# ANALOG PRODUCT DATA BOOK 



M HaRRIS

## Harris Semiconductor Sector Capabilities

Harris Semiconductor, one of the top ten U.S. semiconductor merchant suppliers, is a sector of Harris Corporation - a producer of advanced information processing, communication and microelectronic products for the worldwide Information Technology market.

Harris Semiconductor is organized to address the standard products, custom products, and gallium arsenide semiconductor markets.

## SEMICONDUCTOR PRODUCTS DIVISION:

Harris Semiconductor offers a wide selection of standard analog and digital circuits through its Semiconductor Products Division:

## Analog Products

Harris is a major force in analog integrated circuitry, offering a broad line of products including: analog-to-digital converters, digital-to-analog converters, sample-and-hold circuits, multiplexers, switches, voltage references, operational amplifiers, telecommunications and speech processing products, hybrid subsystems and active filters.

## Digital Products

Harris is a pioneer in developing and producing digital CMOS products including: CMOS RAMs, CMOS PROMs, CMOS microprocessors, CMOS peripherals, CMOS data communications products, and a full line of $80 \mathrm{C} 86 / 88$ microprocessors and peripherals. Semicustom circuit design problems are solved by a complete line of SSI, MSI, and LSI standard cells and programmable logic products featuring on-chip testability. The Harris SHIPs ${ }^{\text {TM }}$ (Semicustom Highly Integrated Peripherals) service features total in-plant capability, proven LSI cells, and an array of customer design entry levels. (See complete digital product listing, page 13-2)

## CUSTOM INTEGRATED CIRCUITS DIVISION (CICD)

Harris designs, develops and manufactures analog, digital bipolar, and CMOS circuits for specialized military and commercial applications. CICD offers a full line of radiation hardened products guaranteed to customer specifications. Strategic, tactical and communications ICs are available as full custom, semicustom and data sheet products. (See complete CICD product listing, page 13-3 \& 13-4)

## MICROWAVE SEMICONDUCTOR DIVISION

Harris Microwave Semiconductor Division develops and manufactures gallium arsenide field effect transistors (GaAs FETs), digital integrated circuits, monolithic microwave integrated circuits, and GaAs FET microwave amplifiers. (See complete Microwave product listing, page 13-4)

Copyright (C) Harris Corporation 1986
(All rights reserved)
Printed in U.S.A.

## Harris Linear, Data Acquisition and Telecom Products

Harris Semiconductor's spectrum of analog products meet many specialized requirements ranging from precision to high speed performance. Capitalizing on advanced linear processing technologies developed over the past 19 years, Harris Semiconductor offers analog products of high quality and unmatched performance.

This data book describes Harris Semiconductor's complete line of Linear, Data Acquisition, and Telecommunication products. In addition, it includes a complete set of data sheets for product specifications; a section of application notes with design details for specific applications of Harris products; and a description of Harris' quality and high reliability program.

If you need more information on these and other Harris products, please contact the nearest Harris sales office listed in the back of this data book. Or return the reply card attached inside back cover.

Harris Semiconductor products are sold by description only. Allspecifications in this data book are applicable only to packaged products; specifications for dice are available upon request. Harris reserves the right to make changes in circuit design, specifications and other information at any time without prior notice. Accordingly, the reader is cautioned to verify that data sheets and other information in this publication are current before placing orders. Information contained in the application notes is intended soley for general guidance; use of the information for user's specific application is at user's risk. Reference to products of other manufacturers are solely for convenience of comparison and do not imply total equivalency of design, performance, or otherwise.

## 1986 Analog Data Book

General Information<br>Operational Amplifiers, Comparators, \& Control Functions

CMOS Analog Switches

Analog-to-Digital Converters

Digital-to-Analog Converters

Sample \& Hold Amplifiers and Signal Processors
Telecommunications

Harris Quality and Reliability

Application Notes
Chip Information

Packaging
Appendices
CMOS Digital Products

CICD Future Rad Hard Products
Harris Microwave Semiconductor Gallium Arsenide/Microwave Products
Alpha Numeric Product Index ..... 1-2
Analog Product Listing ..... 1-4
Ordering Information ..... 1-8
IC Handling Procedure ..... 1-10
Harris Analog IC Technologies ..... 1-10
Competitive Cross Reference Chart ..... 1-13
High Temperature Electronics ..... 1-27
Advanced Packaging Techniques ..... 1-27

# Alpha Numeric Product Index 

HA-OP07 Precision Operational Amplifier
HA-OP27
HA-OP37HA-2400/04/05
Precision, Low Noise Operational Amplifier ..... 2-20
High Slew Rate, Precision, Low Noise Operational Amplifier ..... 2-25
PRAM Four Channel Programmable Amplifiers ..... 2-30
HA-2406HA-2420-1HA-2420/25HA-2500/02/05HA-2510/12/15HA-2520/22/25
HA-2539
HA-2540HA-2541HA-2542HA-2544 ADVANCEHA-2600/02/05
HA-2620/22/25HA-2630/35HA-2640/45HA-2650/55HA-2720/25
Digital Selectable Four Channel Operational Amplifier ..... 2-34
High Temperature Sample and Hold Amplifier ..... 7-5
Fast Sample and Hold Amplifier ..... 7-10
High Slew Rate Operational Amplifiers ..... 2-38
High Slew Rate Operational Amplifiers ..... 2-42
High Slew Rate Operational Amplifiers ..... 2-46
High Slew Rate, Wide Bandwidth Operational Amplifier ..... 2-50
High Slew Rate, Wide Bandwidth Operational Amplifier ..... 2-56
High Slew Rate, Unity Gain Stable Operational Amplifier. ..... 2-62
High Slew Rate, Power Operational Amplifier ..... 2-66
Video Operational Amplifier ..... 2-71
General Purpose High Performance Operational Amplifiers ..... 2-72
Wide Bandwidth Operational Amplifiers ..... 2-76
High Performance Current Boosters ..... 2-80
High Voltage Operational Amplifiers ..... 2-84
Dual General Purpose High Performance Operational Amplifier ..... 2-88
Programmable Low Power Operational Amplifiers ..... 2-92
Quad General Purpose High Performance Amplifiers. ..... 2-98
HA-4600/02/05
Quad General Purpose High Performance Amplifier ..... 2-105
Quad High Speed Comparators ..... 2-109
HA-4900/02/05
Wideband, High Slew Rate, High Output Current Buffer ..... 2-116
HA-5002
HA-5002HA-5033Wideband, High Slew Rate Current Buffer2-120
HA-5101/5111 ADVANCE Low Noise, High Performance Operational Amplifiers ..... 2-128
HA-5102 Dual Low Noise Operational Amplifier. ..... 2-129
HA-5104
Quad Low Noise Operational Amplifier ..... 2-129
HA-5112
Dual High Slew Rate, Low Noise Operational Amplifier ..... 2-129
HA-5114HA-5130/35
Quad High Slew Rate, Low Noise Operational Amplifier ..... 2-129
Precision Operational Amplifiers ..... 2-134
HA-5134 ADVANCE Precision Quad Operational Amplifier ..... 2-141
HA-5141HA-5142
Ultra-Low Power Operational Amplifier ..... 2-142
Dual Ultra-Low Power Operational Amplifier ..... 2-142
HA-5144 Quad Ultra-Low Power Operational Amplifier ..... 2-142
HA-5147 High Slew Rate, Precision, Low Noise Operational Amplifier. ..... 2-148HA-5151/52/54
Low Power Operational Amplifiers ..... 2-153
HA-5160/62HA-5170HA-5180/80AHA-5190/95HA-5320
High Slew Rate, Wide Bandwidth J-FET Operational Amplifiers. ..... 2-157
J-FET Precision Operational Amplifier ..... 2-164
J-FET Precision, Low Bias Current Operational Amplifier ..... 2-169
High Slew Rate, Fast Settling Operational Amplifiers ..... 2-176
High Speed Precision Sample and Hold Amplifier ..... 7-17
Very High Speed Precision Sample and Hold Amplifier ..... 7-24
SLIC Subscriber Line Interface Circuit ..... 8-7
SLIC Subscriber Line Interface Circuit ..... 8-12
SLICs Subscriber Line Interface Circuit ..... 8-17
Monolithic CODECs ..... 8-24
PCM Monolithic Filter ..... 8-33
PCM or CVSD Monolithic Filter ..... 8-40
PCM Monolithic Filter Military Temperature Range ..... 8-48
Monolithic CMOS Serial Interface CODEC/Filter Family ..... 8-57
Transcoder ..... 8-82
2400/1200/600/300 BPS Modem ..... 8-86
Trunk Subscriber Line Interface Circuit (TSLIC). ..... 8-83
DAA Subscriber Line Interface Circuit (DAASLIC) ..... 8-84
Digital Line Transceiver ..... 8-85
All-Digital Continuously Variable Slope Delta Demodulator (CVSD) ..... 8-68
All-Digital Continuously Variable Slope Delta Modulator/Demodulator (CVSD) ..... 8-72
Universal Active Filter ..... 8-79
Low Resistance Single 8/Differential 4 Channel CMOS Analog Muxiplexer ..... 4-68
Dual SPST General Purpose CMOS Analog Switch. ..... 3-6
Quad SPST General Purpose CMOS Analog Switch ..... 3-12PAGE

## Alpha Numeric Product Index (Continued)

HI-201HS
HI-300
HI-301
HI-302
HI-303
HI-304
HI-305
HI-306
HI-307
HI-381
HI-384
HI-387
HI-390
HI-5040
HI-5041
HI-5042
HI-5043
HI-5044
HI-5045
HI-5046/46A
HI-5047/47A
HI-5048
HI-5049
HI-5050
HI-5051
HI-506/507
HI-506A/507A
HI-506LA/507LA
HI-508/509
HI-508A/509A
HI-508LA/509LA
HI-516
HI-518
HI-524
HI-539
HI-546/547
HI-548/549
HI-5610
HI-5618A/18B
HI-562A
HI-565A
HI-5660/60A
HI-5680
HI-5685/85A
HI-5687
HI-5690V
HI-5695V
HI-5697V
HI-574A
HI-5811
HI-674A
Hi-7541
HI-774
HI-774A
HI-DAC16B/C
HV-1000/1000A
HY-94741/42
HY-9574
HY-9590/91
HY-9595/96
HY-9674
HY-9712

Quad SPST High Speed CMOS Analog Switch.............................................................. 3-18
Dual SPST Precision CMOS Analog Switch .................................................................. 3-27
SPDT Precision CMOS Analog Switch ........................................................................... 3-27
Dual DPST Precision CMOS Analog Switch.................................................................. 3-27
Dual SPDT Precision CMOS Analog Switch.................................................................. 3-27
Dual SPST Precision CMOS Analog Switch .................................................................. 3-27
SPDT Precision CMOS Analog Switch ........................................................................... 3-27
Dual DPST Precision CMOS Analog Switch ................................................................. 3-27
Dual SPDT Precision CMOS Analog Switch .................................................................. 3-27
Dual SPST Precision CMOS Analog Switch .................................................................. 3-32
Dual DPST Precision CMOS Analog Switch ................................................................... 3-32
SPDT Precision CMOS Analog Switch .......................................................................... 3-32
Dual SPDT Precision CMOS Analog Switch................................................................. 3-32
Low ON Resistance SPST Analog Switch ....................................................................... 3-38
Low ON Resistance Dual SPST Analog Switch.............................................................. 3-38
Low ON Resistance SPDT Analog Switch..................................................................... 3-38
Low ON Resistance Dual SPDT Analog Switch............................................................. 3-38
Low ON Resistance DPST Analog Switch...................................................................... 3-38
Low ON Resistance Dual DPST Analog Switch.............................................................. 3-38
Low ON Resistance DPDT Analog Switch ...................................................................... 3-38
Low ON Resistance 4PST Analog Switch....................................................................... 3-38
Low ON Resistance Dual SPST Switch ........................................................................... 3-38
Low ON Resistance Dual DPST Switch ........................................................................... 3-38
Low ON Resistance SPDT Switch ................................................................................... 3-38
Low ON Resistance Dual SPDT Switch .......................................................................... 3-38
Single 16/Diff. 8 Channel CMOS Analog Multiplexer.................................................... 4-5
Single 16/Diff. 8 Channel CMOS Analog MUX with Active Overvoltage Protection.. 4-11
Latched Single 16/Diff. 8 Channel CMOS Analog MUX with Overvoltage
Protection .......................................................................................................... 4-17
Single 8/Diff. 4 Channel CMOS Analog Multiplexer..................................................... 4-18
Single 8/Diff. 4 Channel CMOS Analog MUX with Active Overvoltage Protection .. 4-25
Latched Single 8/Diff. 4 Channel CMOS Analog MUX with Overvoltage Protection. 4-31
Programmable Single 16/Diff. 8 Channel CMOS High Speed Analog MUX............... 4-32
Programmable Single 8/Diff. 4 Channel CMOS High Speed Analog MUX................. 4-37
4 Channel Video Multiplexer ........................................................................................... 4-42
4 Channel Low Level Diff. Multiplexer ............................................................................ 4-47
Single 16/Diff. 8 Channel CMOS Analog MUX with Active Overvoltage Protection.. 4-56
Single 8/Diff. 4 Channel CMOS Analog MUX with Active Overvoltage Protection ... 4-62
10-Bit High Speed D/A Converter .................................................................................. 6-17
8-Bit High Speed D/A Converter .................................................................................... 6-23
12-Bit High Speed D/A Converter ................................................................................... 6-5
12-Bit High Speed D/A Converter with Reference .......................................................... 6-10
12-Bit High Speed D/A Converter ................................................................................... 6-30
12-Bit D/A Converter with Reference $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$................................................... 6-39
12-Bit D/A Converter with Reference $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$............................................... 6-45
12-Bit D/A Converter with Reference ( $-55^{\circ} \mathrm{C}$ to ${ }^{+125^{\circ} \mathrm{C} \text { ) .............................................. 6-48 }}$
Fast 12-Bit V-DAC with Reference $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$........................................................ 6-51
Fast 12-Bit V-DAC with Reference $\left(-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$ ) .................................................... 6-51
Fast 12-Bit V-DAC with Reference ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ) ................................................. 6-51
$25 \mu \mathrm{~s}$, Complete 12-Bit A/D Converter with Microprocessor Interface......................... 5-5
Complete, Monolithic 12-Bit Latched D/A Converter..................................................... 6-57
$12 \mu \mathrm{~s}$, Complete 12-Bit A/D Converter with Microprocessor Interface .......................... 5-16
12-Bit Multiplying D/A Converter .................................................................................... 6-66
$8.5 \mu \mathrm{~s}$, Complete 12-Bit A/D Converter with Microprocessor Interface ........................ 5-27
$7 \mu \mathrm{~s}$, Complete 12-Bit A/D Converter with Microprocessor Interface ........................... 5-38
16-Bit D/A Converter......................................................................................................... 6-73
Induction Motor Energy Saver ........................................................................................ 2-183
Low Power Sampling 12-Bit A/D Converter with 8/16-Bit Microprocessor Interface. 5-84
Sampling 12-Bit A/D Converter with 8/16-Bit Microprocessor Interface.................... 5-51
Data Acquisition Front End ............................................................................................. 7-28
Programmable Gain Ampliifier with Multiplexed Inputs ................................................ 4-72
Sampling 12-Bit A/D Converter with 8/16-Bit Microprocessor Interface..................... 5-68
Complete 12-Bit Data Acquisition Subsystem ................................................................ 5-86

## Analog Product Listing

Analog-to-Digital Converters
HI-574A $\quad 25 \mu \mathrm{~s}$, Complete 12-Bit A/D Converter with Microprocessor Interface ..... PAGE
HI-674A $12 \mu \mathrm{~s}$, Complete 12-Bit A/D Converter with Microprocessor Interface ..... 5-16
HI-774 $8.5 \mu \mathrm{~s}$, Complete 12-Bit A/D Converter with Microprocessor Interface ..... 5-27
HI-774A $7 \mu \mathrm{~s}$, Complete $12-\mathrm{Bit}$ A/D Converter with Microprocessor Interface ..... 5-38
Data Acquisition Module ProductsHY-94741/42
Low Power Sampling 12-Bit A/D Converter with 8/16-Bit Microprocessor Interface ..... 5-84
HY-9574 Sampling 12-Bit A/D Converter with 8/16-Bit Microprocessor Interface ..... 5-51
HY-9590/91 Data Acquisition Front End ..... 7-28
HY-9595/96 Programmable Gain Ampliifier with Multiplexed Inputs ..... 4-72
HY-9674 Sampling 12-Bit A/D Converter with 8/16-Bit Microprocessor Interface ..... 5-68
HY-9712 Complete 12-Bit Data Acquisition Subsystem ..... 5-86
Digital-to-Analog Converters
HI-5618A/18B 8-Bit High Speed D/A Converter ..... 6-23
HI-5610 10-Bit High Speed D/A Converter ..... 6-17
HI-562A 12-Bit High Speed D/A Converter ..... 6-5
HI-565A 12-Bit High Speed D/A Converter with Reference ..... 6-10
HI-5660/60A 12-Bit High Speed D/A Converter ..... 6-30
HI-5680 $12-$ Bit D/A Converter with Reference ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ ) ..... 6-39
HI-5685/85A 12 -Bit D/A Converter with Reference $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ ..... 6-45
HI-5687 $12-$ Bit D/A Converter with Reference ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ) ..... 6-48
HI-5811 Complete, Monolithic 12-Bit Latched D/A Converter ..... 6-57
HI-7541 12-Bit Multiplying D/A Converter ..... 6-66
HI-5690V Fast 12-Bit V-DAC with Reference ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ ) ..... 6-51
HI-5695V Fast 12-Bit V-DAC with Reference $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ ..... 6-51
HI-5697V Fast 12 -Bit V-DAC with Reference $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ ) ..... 6-51
HI-DAC16B/C 16-Bit D/A Converter ..... 6-73
Multiplexers
SINGLE 8/DIFFERENTIAL 4 CHANNEL:
HI-508/509 Single 8/Differential 4 Channel CMOS Analog Multiplexer ..... 4-18
HI-508A/509A Single 8/Differential 4 Channel CMOS Analog MUX with Active Overvoltage Protection ..... 4-25
HI-508LA/509LA Latched Single 8/Differential 4 Channel CMOS Analog MUX with Overvoltage Protection ..... 4-31
HI-518 Programmable Single 8/Differential 4 Channel CMOS High Speed Analog MUX. ..... 4-37
HI-548/549 Single 8/Differential 4 Channel CMOS Analog MUX with Active Overvoltage Protection ..... 4-62
HI-1818A/1828A Low Resistance Single 8/Differential 4 Channel CMOS Analog Multiplexer ..... 4-68
SINGLE 16/DIFFERENTIAL 8 CHANNEL:
HI-506/507 Single 16/Differential 8 Channel CMOS Analog Multiplexer ..... 4-5
HI-506A/507A
HI-506LA/507LA ..... HI-516
HI-546/547
Single 16/Differential 8 Channel CMOS Analog MUX with Active Overvoltage Protection ..... 4-11
Latched Single 16/Differential 8 Channel CMOS Analog MUX with Overvoltage Protection ..... 4-17
Programmable Single 16/Differential 8 Channel CMOS High Speed Analog MUX.. ..... 4-32
4 CHANNEL:
HI-524 4 Channel Video Multiplexer ..... 4-42
HI-539 4 Channel Low Level Differential Multiplexer ..... 4-47

## Analog Product Listing (Continued)

## Operational Amplifiers: High Slew-Rate

## SINGLES:

## PAGE

HA-OP37
HA-2510/12/15
HA-2520/22/25
HA-2539
HA-2540
HA-2541
HA-2542
HA-2620/22/25
HA-5101/5111 ADVANCE
HA-5147
HA-5160/62
HA-5190/95
DUALS:
HA-5112
Dual High Slew Rate, Low Noise Operational Amplifier 2-129

QUADS:
HA-2400/04/05
HA-2406
HA-5114
High Slew Rate, Precision, Low Noise Operational Amplifier 2-25
High Slew Rate Operational Amplifiers..................................................................... 2-42
High Slew Rate Operational Amplifiers 2-46
High Slew Rate, Wide Bandwidth Operational Amplifier ......................................... 2-50
High Slew Rate, Wide Bandwidth Operational Amplifier.......................................... 2-56
High Slew Rate, Unity Gain Stable Operational Amplifier........................................ 2-62
High Slew Rate, Power Operational Amplifier .......................................................... 2-66
Wide Bandwidth Operational Amplifiers .................................................................... 2-76
Low Noise, High Performance Operational Amplifiers ........................................... 2-128
High Slew Rate, Precision, Low Noise Operational Amplifier.................................. 2-148
High Slew Rate, Wide Bandwidth J-FET Operational Amplifiers............................. 2-157
High Slew Rate, Fast Settling Operational Amplifiers ............................................... 2-276

## Operational Amplifiers: Wide Bandwidth

## SINGLES:

HA-OP37
HA-2510/12/15
HA-2520/22/25
HA-2539
HA-2540
HA-2541
HA-2542
HA-2600/02/05
HA-2620/22/25
HA-5147
HA-5160/62
HA-5190/95
DUALS:
HA-5112
Dual High Slew Rate, Low Noise Operational Amplifier
2-129
QUADS:
HA-2400/04/05
PRAM Four Channel Programmable Amplifiers2-30

HA-2406

Digital Selectable Four Channel Operational Amplifier

2-34

HA-5114 Quad High Slew Rate, Low Noise Operational Amplifier
2-129

## Operational Amplifiers: Precision

HA-OP07 Precision Operational Amplifier ................................................................................. 2-12

HA-OP27
Precision, Low Noise Operational Amplifier.2-20

HA-5134 ADVANCE Precision Quad Operational Amplifier ...................................................................... 2-141
HA-5147
High Slew Rate, Precision, Low Noise Operational Amplifier. 2-148
HA-5170
J-FET Precision Operational Amplifier 2-164
HA-5180/80A
High Slew Rate, Precision, Low Noise Operational Amplifier................................. 2-25
High Slew Rate Operational Amplifiers..................................................................... 2-42
High Slew Rate Operational Amplifiers..................................................................... 2-46
High Slew Rate, Wide Bandwidth Operational Amplifier......................................... 2-50
High Slew Rate, Wide Bandwidth Operational Amplifier......................................... 2-56
High Slew Rate, Unity Gain Stable Operational Amplifier........................................ 2-62
High Slew Rate, Power Operational Amplifier ........................................................... 2-66
General Purpose High Performance Operational Amplifiers................................... 2-72
Wide Bandwidth Operational Amplifiers .................................................................... 2-76
High Slew Rate, Precision, Low Noise Operational Amplifier.................................. 2-148
High Slew Rate, Wide Bandwidth J-FET Operational Amplifiers............................ 2-157
High Slew Rate, Fast Settling Operational Amplifiers............................................... 2-276


## Analog Product Listing (Continued)

Operational Amplifiers: Low Power
SINGLES:
HA-5141 Ultra-Low Power Operational Amplifier
PAGE
HA-5151/52/54 Low Power Operational Amplifiers ..... 2-142
DUALS:
HA-5142 Dual Ultra-Low Power Operational Amplifier ..... 2-142
HA-5151/52/54 Low Power Operational Amplifiers ..... 2-153
QUADS:
HA-5144 Quad Ultra-Low Power Operational Amplifier ..... 2-142
HA-5151/52/54 Low Power Operational Amplifiers. ..... 2-153
Operational Amplifiers: General Purpose SINGLES:
HA-2600/02/05 General Purpose High Performance Operational Amplifiers ..... 2-72
HA-5101/5111 ADVANCE Low Noise, High Performance Operational Amplifiers ..... 2-128
DUALS:
HA-5102 Dual Low Noise Operational Amplifier. ..... 2-129
HA-5112 Dual High Slew Rate, Low Noise Operational Amplifier. ..... 2-129
QUADS:
HA-2400/04/05 PRAM Four Channel Programmable Amplifiers ..... 2-30
HA-2406 Digital Selectable Four Channel Operational Amplifier ..... 2-34
HA-5104 Quad Low Noise Operational Amplifier ..... 2-129
HA-5114 Quad High Slew Rate, Low Noise Operational Amplifier ..... 2-129
Operational Amplifiers: High Voltage
HA-2640/45 High Voltage Operational Amplifiers ..... 2-84
Operational Amplifiers: Addressable
HA-2400/04/05 PRAM Four Channel Programmable Amplifiers ..... 2-30
HA-2406 Digital Selectable Four Channel Operational Amplifier ..... 2-34
Operational Amplifiers: Current Buffers
HA-2630/35 High Performance Current Boosters ..... 2-80
HA-5002 Wideband, High Slew Rate, High Output Current Buffer ..... 2-116
HA-5033 Wideband, High Slew Rate Current Buffer ..... 2-120
Operational Amplifiers: Sample and Hold
HA-2420-1 High Temperature Sample and Hold Amplifier ..... 7-5
HA-2420/25 Fast Sample and Hold Amplifier ..... 7-10
HA-5320 High Speed Precision Sample and Hold Amplifier ..... 7-17
HA-5330 Very High Speed Precision Sample and Hold Amplifier ..... 7-24
Comparators
HA-4900/02/05 Quad High Speed Comparators ..... 2-109
Control Functions
HV-1000/1000A Induction Motor Energy Saver ..... 2-183

## Analog Product Listing (Continued)

Switches
SPST: PAGE
HI-5040 Low ON Resistance SPST Analog Switch ..... 3-37
$2 \times$ SPST:
HI-200
Dual SPST General Purpose CMOS Analog Switch ..... 3-6
HI-300 Dual SPST Precision CMOS Analog Switch ..... 3-27
HI-304 Dual SPST Precision CMOS Analog Switch ..... 3-27
HI-381 Dual SPST Precision CMOS Analog Switch ..... 3-32
HI-5041 Low ON Resistance Dual SPST Analog Switch ..... 3-37
HI-5048 Low ON Resistance Dual SPST Switch ..... 3-37
4 x SPST:
HI-201Quad SPST General Purpose CMOS Analog Switch.3-12
HI-201HS Quad SPST High Speed CMOS Analog Switch ..... 3-18
SPDT:
HI-301
SPDT Precision CMOS Analog Switch ..... 3-27
HI-305 SPDT Precision CMOS Analog Switch ..... 3-27.
HI-387 SPDT Precision CMOS Analog Switch ..... 3-32
HI-5042 Low ON Resistance SPDT Analog Switch ..... 3-37
HI-5050 Low ON Resistance SPDT Switch ..... 3-37
$2 \times$ SPDT:
HI-303 Dual SPDT Precision CMOS Analog Switch ..... 3-27
HI-307 Dual SPDT Precision CMOS Analog Switch ..... 3-27
HI-390 Dual SPDT Precision CMOS Analog Switch ..... 3-32
HI-5043 Low ON Resistance Dual SPDT Analog Switch. ..... 3-37
HI-5051 Low ON Resistance Dual SPDT Switch ..... 3-37
DPST:
HI-5044 Low ON Resistance DPST Analog Switch ..... 3-37
$2 \times$ DPST:
HI-302 Dual DPST Precision CMOS Analog Switch ..... 3-27
HI-306 Dual DPST Precision CMOS Analog Switch ..... 3-27
HI-384 Dual DPST Precision CMOS Analog Switch ..... 3-32
HI-5045 Low ON Resistance Dual DPST Analog Switch. ..... 3-37
HI-5049 Low ON Resistance Dual DPST Switch ..... 3-37
DPDT:
HI-5046/46A Low ON Resistance DPDT Analog Switch ..... 3-37
4PST:
HI-5047/47A Low ON Resistance 4PST Analog Switch ..... 3-37
Telecommunication Circuits

HC-5502A
HC-5504
HC-5508/09
HC-5510/11
HC-5512/12A
HC-5512C
HC-5512D
HC-5552/53/54/57
HC-5560 ADVANCE
HC-5572 ADVANCE
HC-5580 ADVANCE
HC-5581 ADVANCE
HC-5590 ADVANCE
HC-55536
HC-55564SLIC Subscriber Line Interface Circuit8-7
SLIC Subscriber Line Interface Circuit ..... 8-12
SLICs Subscriber Line Interface Circuit ..... 8-17
Monolithic CODECs ..... 8-24
PCM Monolithic Filter ..... 8-33
PCM or CVSD Monolithic Filter ..... 8-40
PCM Monolithic Filter ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ) ..... 8-48
Monolithic CMOS Serial Interface CODEC/Filter Family ..... 8-57
Transcoder ..... 8-82
2400/1200/600/300 BPS Modem ..... 8-86
Trunk Subscriber Line Interface Circuit (TSLIC) ..... 8-83
DAA Subscriber Line Interface Circuit (DAASLIC) ..... 8-84
Digital Line Transceiver ..... 8-85
All-Digital Continuously Variable Slope Delta Demodulator (CVSD) ..... 8-68
All-Digital Continuously Variable Slope Delta Modulator/Demodulator (CVSD) ..... 8-72
HF-10 Universal Filter ..... 8-79

## Ordering Information

Harris products are designated by "Harris Product Code". These products will always begin with the letter'H'and specific device numbers are isolated by
hyphens. An example product code is shown below. When ordering, please refer to products by the full code identification.


## COMMERCIAL, INDUSTRIAL PRODUCTS

Harris Semiconductor offers a variety of product grades to let you satisfy system requirements. These grades are differentiated in four areas:

1) Operating Temperature Range
2) Electrical Performance
3) Package Type
4) Additional Screening Tests

These parts are marked with appropriate prefix and suffix designations. Product designations for each of the grading parameters are illustrated in the Product Code Example. The information contained in this catalog is intended to describe the expected product performance under the specified operating conditions for each temperature and performance grade.

Device testing sufficient to assure conformance is performed to provide the highest quality in the most cost-effective manner. For those customers who wish to have additional screening (burn-in, etc.), Harris offers DASH 7, DASH 8 and DASH 9+ screening programs (described in section 9 of this catalog).

Military customers are advised that the Harris DASH 8 program is not fully compliant to MIL-STD-883. The Harris DASH 8 program provides products spe-
cified over the -550 C to +1250 C temperature range with the additional screening indicated in Chapter 9. Please refer to the "Military Products" section for information regarding Harris Semiconductor's MIL-STD-883 compliant program.

## SPECIAL ORDERS

For best availability and price, it is urged that standard "Product Code" devices be specified, which are available worldwide from authorized distributors. Where enhanced testing is needed, please refer to the Harris standard DASH 7, DASH 8 or DASH 9+ screening options described in this data book. Harris application engineers may be consulted for information concerning suitability of a product for a given application.

If additional electrical parameter guarantees for reliability screening are absolutely required, a Request For Quotation and Source Control Drawing should be submitted through the local Harris Sales Office or Sales Representative. Harris reserves the right to decline to quote, or to request modification to, special screening requirements.

## MILITARY PRODUCTS

Harris offers a full line of products that are processed in full conformance to the provisions of military standards including MIL-STD-883C for

## MILITARY PRODUCTS (Continued)

Class B parts. The requirements for these products are controlled in one or two ways:

1. Government standards (such as JAN Slash Sheets or DESC Drawings)

## 2. Harris Standards

The Harris standard Military Products Program is based on its experience in the JAN program. JAN certifications are maintained on our production and Product Assurance operations and form the basis of our MIL-STD-883 conformance program. These areas are regularly audited by Harris and by the U.S. government to assure compliance.

Selected products have been qualified to the MIL-M-38510 requirements and are listed on the QPL. There are also a number of Harris parts which are specified by DESC Drawings. In addition, Harris offers many products as fully conformant to MIL-STD-883 via an internal standards program. Please contact the factory or your local Harris Sales Office
or Representative for the latest status on military standard compliant product offerings.

The information in this catalog is intended to describe the expected part behavior under certain operating conditions. The product descriptions contained in this catalog, particularly in the area of electrical performance, do not precisely reflect those of our JAN qualified, DESC or MIL-STD-883 compliant products and are not necessarily test requirements for Harris military standard compliant products.

The actual product test requirements for JAN and DESC parts are described in the appropriate MIL-M38510 slash sheet or DESC Drawing, respectively. In addition, Harris will be issuing product data sheets for MIL-STD-883 compliant parts which will describe actual test requirements. These compliant products will be identified by a " $/ 883$ " suffix on the part number (e.g. HX1-XXXX/883). Please contact the factory or your local Harris Sales Office or Representative for details on MIL-STD-883 compliant product offerings.

Harris Analog IC processes produce circuits more rugged than similar ones. However, no semiconductor is immune from damage resulting from the sudden application of many thousands of volts of static electricity. While the phenomenon of catastropic failure of devices containing MOS transistors or capacitors is well known, even bipolar circuits can be damaged by static discharge, with altered electrical properties and diminished reliability. None of the common IC internal protection networks operate quickly enough to positively prevent damage.

It is suggested that all semiconductors be handled, tested, and installed using standard "MOS handling techniques" of proper grounding of personnel and equipment. Parts and subassemblies should not be in contact with untreated plastic bags or wrapping material. High impedance IC inputs wired to a P.C. connector should have a path to ground on the card.

## HANDLING RULES

Since the introduction of integrated circuits with MOS structures and high quality junctions, a safe and effective means of handling these devices has been of primary importance. One method employed to protect gate oxide structures is to incorporate input protection diodes directly on the monolithic chip. However, there is no completely foolproof system of chip input protection in existance in the industry. In addition most compensation networks in linear circuits are located at high impedance nodes, where protection networks would disturb normal circuit operation. If static discharge occurs at sufficient magnitude ( 2 kV or more), some damage or degradation will usually occur. It has been found that handling equipment and personnel can generate static potentials in excess of 10 KV in a low humidity environment; thus it becomes necessary for additional measures to be implemented to eliminate or reduce static charge. It is evident, therefore, that proper handling procedures or rules should be adopted.

Elimination or reduction of static charge can be accomplished as follows:

- Use conductive work stations. Conductive plastic* mats on work benches and floor, connected to ground through a $1 \mathrm{M} \Omega$ resistor, help eliminate static build-up and discharge, Do not use metallic surfaces.
- Ground all handling equipment.
- Ground all handling personnel with a conductive bracelet through $1 \mathrm{M} \Omega$ to ground (the $1 \mathrm{M} \Omega$ resistor will prevent electroshock injury to personnel). Transient product personnel should wear grounding heel straps.
- Smocks, clothing, and especially shoes of certain insulating materials (notably nylon) should not be worn in areas where devices are handled. These materials, highly dielectric in nature, will hold, or aid, in the generation of a static charge. Where they cannot be eliminated natural materials such as cotton etc., should be used to minimize charge generation capacity. Conductive smocks are also available as an alternative.
- Control relative humidity to as high a level as practical. $50 \%$ is generally considered sufficient (operations should cease if R. H. falls below $25 \%$ ).
- Ionized airblowers reduce charge build-up in areas where grounding is not possible or practical.
- Devices should be in conductive carriers during all phases of transport. Leads may be shorted by tubular metallic carriers, conductive foam or foil.
- In automated handlilng equipment, the belts, chutes, or other surfaces should be of conducting non-metal material. If this is not possible, ionized air blowers or ionizing bars may be a good alternative.
*Supplier 3M Company
"Static Control Table Mat 8210/8210R"
"Static Control Floor Mat 8200/8200R"


## Harris Analog IC Technologies

## JUNCTION ISOLATION (JI)

This is the most common integrated circuit process. Bipolar ICs generally begin with a p-type wafer into which a buried layer pattern, if used, is first diffused. Then the n-type epitaxial layer is grown, and p-type isolation walls are diffused around each area which is to be electrically isolated from the other circuitry. These isolation walls must be diffused deeply into the wafer in order to contact the original $p$-substrate. In operation, the p-substrate and isolation walls are connected to the most negative circuit
potential, so that each active area is surrounded on the sides and bottom by a reverse biased junction through which negligible current flows (Figure 1).

To complete the IC, base and emitter diffusions are performed, the wafer is coated with aluminum and the conductor pattern is etched.

A representative Harris device using this process is the HA-4741.

## DIELECTRIC ISOLATION (DI)

A somewhat different process has been proven particularly advantageous for fabricating high performance analog ICs. This is dielectric isolation (DI), where each active area is surrounded on the sides and bottom by an insulating layer of silicon dioxide, and for mechanical strength imbedded in polycrystalline silicon. This process for bipolar ICs begins with a wafer of n-type silicon. The side of the wafer which will eventually be the bottom is deeply etched to form the sidewall pattern, then silicon dioxide and polycrystalline silicon are grown to fill the etched "moats". The opposite side of the wafer is then polished until the insulating sidewalls appear at the wafer surface (Figure 2). Conventional diffusion and metallization processes follow to complete the IC. DI for analog ICs has a number of advantages:

1. Almost all op amp designs require at least one PNP transistor in the signal path. Typical JI op amps must use a lateral PNP which inherently has very low frequency response, limiting typical compensated bandwidth to 1 MHz . The DI process makes it practical to build a vertical PNP with much higher bandwidth making possible compensated op amp bandwidths of 12 MHz or higher (Figure 3). Also, transistor collector to substrate capacitance is $2 / 3$ less using DI , further enhancing high frequency performance.
2. Other devices such as optimally specified MOS or JFET transistors may be fabricated on the same chip. Isolated diffused and thin film resistors are also practical.
3. The isolation removes the possibility of parasitic SCRs which might create latchup under certain sequences of power and signal application.
4. Leakage currents to the substrate under high temperature conditions are greatly reduced. While the circuits in this data book were not specifically designed for operating temperatures greater than $+125^{\circ} \mathrm{C}$, many have shown superior performance. For ICs requiring the ultimate in radiation resistance, Harris Semiconductor Custom Integrated Circuits Division should be consulted.

## DIELECTRIC ISOLATED CMOS

JI processed CMOS analog ICs, which are generally used in conjunction with several power supplies, are particularly prone to parasitic SCR latchup failures and failures due to input voltage spikes. The DI CMOS process, which is compared in detail in Harris Application Note 521, has proved to be the best solution.

Since analog multiplexers are often used at the input of a data acquisition system, particular attention must be paid to the possibility of damaging input overvoltage conditions. Harris has provided an effective answer in the $\mathrm{HI}-506 \mathrm{~A}$ through $\mathrm{HI}-509 \mathrm{~A}$ and HI-506LA through HI-509LA multiplexers with built-in overvoltage protection.


Figure 1 - Structures of various components formed in the junction-isolation process. (a) Topological view. (b) Cross-sectional view.


Figure 2 - Process steps for dielectric isolation. (a) Surface preparation, (b) N-buried layer diffusion, (c) masking oxide, (d) isolation pattern, (e) silicon etch, (f) dielectric oxide, ( $g$ ) polycrystalline deposition, ( $h$ ) backlap and polish, (i) finished slice.


Figure 3 - The high-frequency process. (a) Cross-sectional view of $P$ and $N$ islands for PNP and NPN transistors. (b) Topological view showing relative placement of transistor regions. (c) Cross-sectional view of high-frequency PNP device formation in the D.I. process.

## Competitive Cross Reference Chart

| MANUFACTURER PART NUMBER | HARRIS PIN-FOR-PIN REPLACEMENT |  | HARRIS ADVANTAGES |
| :---: | :---: | :---: | :---: |
| ADVANCED MICRO DEVICES (AMD) |  |  |  |
| AM118 <br> AM1408 <br> AM1508 <br> AM318 <br> AM6012 <br> AM6112 <br> AM6420 <br> AM7950 <br> LF198 <br> LF398 <br> SSS1408 <br> SSS1508 |  | HA-2510 <br> HI-5618-5 <br> HI-5618-2 <br> HA-2515 <br> HI-562A <br> HI-5660 <br> HI-774A <br> HA-5320 <br> HA-5330 <br> HC-5502A <br> HC-5504 <br> HA-2420 <br> HA-2425 <br> HI-5618-5 <br> HI-5618-2 | Faster, Application Resistors <br> Faster, Application Resistors <br> Faster, Application Resistors <br> Initial Linearity <br> Initial Linearity, Application Resistors <br> Better Noise, Better Longitudinal <br> Balance, Lower Power <br> Improved Performance <br> Improved Performance <br> Faster, Application Resistors <br> Faster, Application Resistors |
| ANALOG DEVICES (ADI) |  |  |  |
| 52 AD1408 AD1508 AD380 AD381 AD389 AD507 AD509 AD515 AD518 AD542L AD545 AD547J AD562 <br> AD563 AD565 AD565A AD566 <br> AD566A | HA-2620 <br> HA-2520 <br> HA-5180 <br> HA-5170 <br> HI-565A <br> HI-565A | HA-5180 <br> HI-5618-5 <br> HI-5618-2 <br> HA-2541 <br> HA-2541 <br> HA-5320 <br> HA-5180 <br> HA-2515 <br> HA-5170 <br> HI-562A <br> HI-5660 <br> HI-565A <br> HI-5660 <br> HI-562 <br> HI-5660 <br> HI-562A | Monolithic <br> Faster, Application Resistors <br> Faster, Application Resistors <br> Monolithic <br> Monolithic <br> Faster, Monolithic <br> Identical <br> Identical <br> Monolithic <br> Better AC <br> Monolithic <br> Better AC <br> Faster <br> Faster <br> Faster <br> Faster |
| AD574A <br> AD575 <br> AD582 <br> AD583K <br> AD583K | $\begin{aligned} & \mathrm{HI}-574 \mathrm{~A} \\ & \text { HA-2425-5 } \\ & \text { HA-2425-5 } \end{aligned}$ | $\begin{aligned} & \mathrm{HI}-574 \mathrm{~A} \\ & \mathrm{HA}-2425 \end{aligned}$ | Digital Timing, Faster <br> Faster, 12 Bit Accuracy <br> Acquisition Time <br> Identical <br> Identical |
| AD585 <br> AD7502 <br> AD7503/01 <br> AD7506 <br> AD7507 | $\begin{aligned} & \mathrm{HI}-506 \\ & \mathrm{HI}-507 \end{aligned}$ | $\begin{aligned} & \text { HA-5320 } \\ & \text { HI-5320/5330 } \\ & \text { HI-1828A } \\ & \text { HI-1818A } \end{aligned}$ | Faster, Better Accuracy <br> Faster, More Accurate <br> Maximum Power Supply Voltage <br> On Resistance <br> Maximum Power Supply Voltage <br> Maximum Power Supply Voltage |

Digital Timing, Faster
Faster, 12 Bit Accuracy
Acquisition Time
Identical
Identical
Faster, Better Accuracy
Faster, More Accurate
Maximum Power Supply Voltage On Resistance

Maximum Power Supply Voltage

# Competitive Cross Reference Chart (Continued) 

| MANUFACTURER PART NUMBER | HARRIS PIN-FOR-PIN REPLACEMENT | $\begin{gathered} \text { HARRIS } \\ \text { CLOSEST } \\ \text { REPLACEMENT } \end{gathered}$ | HARRIS ADVANTAGES |
| :---: | :---: | :---: | :---: |
| ANALOG DEVICES (ADI) (Continued) |  |  |  |
| AD7511 <br> AD7512 <br> AD7521/31 <br> AD7541/41A <br> ADADC80 <br> ADADC84/85 <br> ADDAC08 <br> ADDAC80 <br> ADDAC85 <br> ADDAC87 <br> ADG200 <br> ADLH0032 <br> HOSO5O <br> H0S100 | $\mathrm{HI}-7541$ $\mathrm{HI}-7541$ <br> HI-5690V <br> HI-5695V <br> HI-5697V <br> HA-5033 | HI-201 <br> HI-5043 <br> HI-574A <br> HI-674A <br> HI-674A <br> HI-774A <br> HI-5618 <br> HI-5680 <br> HI-HI-5685 <br> HI-5687 <br> HI-200 <br> HA-5190/2542 <br> HA-2542 | Improved Linearity <br> Lower Output Capacitance <br> Power, Smaller Package <br> Faster, Power, Smaller Package <br> Power, Smaller Package <br> Faster, Power, Small Package <br> Faster, Application Resistors <br> Faster <br> Much Faster <br> Faster <br> Much Faster <br> Faster <br> Much Faster <br> Monolithic <br> Monolithic <br> Monolithic |
| ANALOGIC |  |  |  |
| MN4708 <br> MP1812A <br> MP250M <br> MP260 <br> MP261 <br> MP270/271 |  | HI-508 <br> HI-1818A <br> HI-5680V <br> HA-2420/25 <br> HA-2420/25 <br> HA-2420 <br> HA-5320 | Faster, Monolithic, Power <br> Smaller Package <br> Faster, Monolithic, Smaller Package <br> Monolithic, Smaller Package <br> Monolithic, Smaller Package <br> Monolithic, Smaller Package |
| BECKMAN |  |  |  |
| $\begin{aligned} & 7541 \\ & 7556 \\ & 7580 \\ & \hline \end{aligned}$ | HI-7541 | $\begin{aligned} & \mathrm{HI}-574 \mathrm{~A} \\ & \mathrm{HI}-5680 \\ & \hline \end{aligned}$ | Faster, Monolithic <br> Faster, Smaller Package <br> Faster, Monolithic |
| BURR-BROWN |  |  |  |
| $\begin{aligned} & 3500 \\ & 3503 \\ & 3506 \\ & 3507 \\ & 3508 \\ & 3521 \\ & 3522 \\ & 3523 \\ & 3527 \\ & 3528 \\ & 3550 \\ & 3553 \\ & 3554 \end{aligned}$ | HA-2605 <br> HA-2525 <br> HA-2625 <br> HA-5180 <br> HA-5180 | HA-2600 HA-2505 <br> HA-5170 <br> HA-5180 <br> HA-5180 <br> HA-2541 <br> HA-5033 <br> HA-2542 | Better AC <br> Identical <br> Identical <br> Identical <br> Identical <br> Better AC <br> Better AC and DC <br> Better AC <br> Better AC and DC <br> Better AC <br> Monolithic <br> Monolithic <br> Monolithic |

Competitive Cross Reference Chart (Continued)

| MANUFACTURER PART NUMBER | HARRIS PIN-FOR-PIN REPLACEMENT | $\begin{gathered} \text { HARRIS } \\ \text { CLOSEST } \\ \text { REPLACEMENT } \end{gathered}$ | HARRIS ADVANTAGES |
| :---: | :---: | :---: | :---: |
| BURR-BROWN (Continued) |  |  |  |
| ADC80 <br> ADC84/85 <br> ADC87 <br> ADC574A <br> ADC674A <br> DAC70 <br> DAC700/701 <br> DAC702/703 <br> DAC71/72 <br> DAC80 <br> DAC800 <br> DAC85 <br> DAC850 <br> DAC851 <br> DAC87 <br> DAC870 <br> MPC16S <br> MPC4D <br> MPC800KG <br> MPC801KG <br> MPC801SG <br> MPC8D <br> MPC8S <br> OPA101 <br> OPA102 <br> OPA103 <br> OPA104 <br> OPA11 <br> SCH5320 <br> SHC298AM <br> SHC80/85 <br> SHC85ET <br> SHM60 | HI-574A <br> HI-674A <br> HI-5680 <br> HI-5680 <br> HI-5690V <br> HI-5685 <br> HI-5685 <br> HI-5695V <br> HI-5687 <br> HI-5687 <br> HI-5687 <br> HI-5697V <br> HI-506A-5 <br> HI-509A-5 <br> HI-516-5 <br> HI-518-5 <br> HI-518-2 <br> HI-507A-5 <br> HI-508A-5 <br> HA-2600 <br> HA-5320 | HI-574A <br> HI-674A <br> HI-674A <br> HI-774A <br> HI-774A <br> HI-DAC16 <br> HI-DAC16 <br> HI-DAC16 <br> HI-DAC16 <br> HA-5170 <br> HA-5170 <br> HA-5180 <br> HA-5180 <br> HA-2425 <br> HA-2425 <br> HA-2420 <br> HA-5320 | Smaller Package, Power <br> Faster, Smaller Package, Power <br> Smaller Package, Power <br> Faster, Smaller Package, Power <br> Smaller Package, Power <br> Identical <br> Identical <br> Faster, Monolithic <br> Monolithic, "l" Output <br> Faster, Monolithic, Power <br> Faster, Lower Power <br> Much Faster, Lower Power <br> Faster, Monolithic, Power <br> Faster, Lower Power <br> Much Faster, Lower Power <br> Faster, Lower Power <br> Faster, Monolithic, Power <br> Faster, Monolithic <br> Much Faster, Lower Power <br> Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Better AC <br> Identical <br> Improved Performance <br> Faster, Monolithic, Power <br> Faster, Monolithic, Power <br> Monolithic, Smaller Package |
| DATA DEVICE CORPORATION (DDC) |  |  |  |
| ADH051 <br> ADH8585 <br> ADH8586 <br> DDC5200 <br> DDC5210/11 <br> DDC5212/16 <br> DDC5240 <br> DDCADC85 |  | HA-5330 HI-674A HII74A HI-774A HI-574A HI-674A HI-674A HI-774A HI-674A HI-774A | Monolithic, Smaller Package Power <br> Smaller Package, Power <br> Faster, Smaller Package <br> Smaller Package, Power <br> Faster <br> Smaller Package, Power <br> Smaller Package, Power <br> Faster, Smaller Package, Power |

Monolithic, "l" Output
Faster, Monolithic, Power
Faster, Lower Power Much Faster, Lower Power Faster, Monolithic, Power Faster, Lower Power Much Faster, Lower Power Faster, Lower Power Faster, Monolithic, Power Faster, Monolithic Much Faster, Lower Power entical Identical Identical Identical Identical Identical

Better AC

Identical
Improved Performance Faster, Monolithic, Power Faster, Monolithic, Power Monolithic, Smaller Package

DATA DEVICE CORPORATION (DDC)

## Competitive Cross Reference Chart (Continued)

| MANUFACTURER <br> PART NUMBER | HARRIS <br> PIN-FOR-PIN <br> REPLACEMENT | HARRIS <br> CLOSEST <br> REPLACEMENT | HARRIS <br> ADVANTAGES |
| :---: | :---: | :---: | :---: |

DATA DEVICE CORPORATION (DDC)

| DDCADC87 <br> DDCDAC85 <br> DDCDAC85LD <br> DDCDAC87 <br> DGL13 <br> THC4460 | $\begin{aligned} & \mathrm{HI}-5680 \\ & \mathrm{HI}-5685 \\ & \mathrm{HI}-5687 \end{aligned}$ | $\begin{aligned} & \text { HI-674A } \\ & \text { HI-774A } \\ & \\ & \text { HA-5320 } \\ & \text { HA-5320 } \end{aligned}$ | Smaller Package, Power <br> Faster, Smaller Package, Power <br> Monolithic, Power <br> Monolithic, Power <br> Monolithic, Power <br> Monolithic, Smaller Package, Power <br> Monolithic, Smaller Package |
| :---: | :---: | :---: | :---: |
| DATEL |  |  |  |
|  |  | HI-674A | Lower Power |
|  | HI-574A | HI-774A | Faster, Lower Power |
|  |  | HI-674A | Smaller Package, Power |
|  |  | HI-774A | Faster, Smaller Package, Power |
| ADC85C12 |  | HI-674A | Smaller Package, Power |
|  |  | HI-774A | Faster, Smaller Package, Power |
| ADC8712 |  | HI-674A | Smaller Package, Power |
|  |  | HI-774A | Faster, Smaller Package, Power |
| ADCEH12B1 |  | HI-774A | Faster, Smaller Package, Power |
| ADCHX12B |  | HI-574A | Smaller Package, Power |
|  |  | HI-674A | Faster, Smaller Package, Power |
| ADCL12B2 |  | HI-574A | Smaller Package |
|  |  | HI-674A | Faster, Smaller Package |
| ADCM12B2 |  | HI-674A | Smaller Package |
|  |  | HI-774A | Faster, Smaller Package |
| ADCMA12B2A |  | HI-574A | Faster, Smaller Package |
| ADCMA12B2B |  | HI-574A | Smaller Package |
|  |  | HI-674A | Faster, Smaller Package |
| AM450 | HA-2505 |  |  |
| AM452 | HA-2525 |  |  |
| AM460 | HA-2605 |  |  |
| AM462 | HA-2625 |  |  |
| AM464 | HA-2645 |  |  |
| DAC08B |  | HI-5618 | Faster, Application Resistors |
| DAC562 | HI-562A |  | Identical |
| DAC71/72 |  | HI-DAC16 | Monolithic |
| DAC7541 | HI-7541 |  | Equivalent |
| DAC85 | HI-5685 |  | Faster, Monolithic, Power |
|  | HI-5695V |  | Much Faster, Monolithic |
| DAC85C | HI-5680 |  | Faster, Monolithic, Power |
|  | HI-5690V |  | Much Faster, Monolithic |
| DAC87 | $\begin{aligned} & \mathrm{HI}-5687 \\ & \mathrm{HI}-5697 \mathrm{~V} \\ & \mathrm{HI}-7541 \end{aligned}$ |  | Faster, Monolithic, Power |
|  |  |  | Much Faster, Monolithic |
| DACHA12B |  |  | Faster, Monolithic |
| DACHP16B |  | HI-DAC16 | Monolithic |
| DACHR16B |  | HI-DAC16 | Monolithic, Smaller Package |
| DACHZ12B | $\begin{aligned} & \mathrm{HI}-5680 / 85 / 87 \\ & \mathrm{HI}-5690 / 5 / 7 \mathrm{~V} \end{aligned}$ |  | Faster, Monolithic |
|  |  |  | Much Faster, Monolithic |
| DACIC10B |  | HI-5610 | Faster, Application Resistors |

Competitive Cross Reference Chart (Continued)

| MANUFACTURER PART NUMBER | HARRIS PIN-FOR-PIN REPLACEMENT | $\begin{gathered} \text { HARRIS } \\ \text { CLOSEST } \\ \text { REPLACEMENT } \end{gathered}$ | HARRIS ADVANTAGES |
| :---: | :---: | :---: | :---: |
| DATEL (Continued) |  |  |  |
| DACIC8B <br> MV1606 <br> MV808 <br> MVD409 <br> MVD807 <br> MX1606 <br> MX1616 <br> MX808 <br> MX818 <br> MXD409 <br> MXD807 <br> SHM1C-1 <br> SHM1C-1M <br> SHM20 <br> SHM6M <br> SHM9M <br> SHMLM-2 | HI-506 <br> HI-1818A <br> HI-1828A <br> HI-507 <br> HI-506A <br> HI-516 <br> HI-508A <br> HI-518 <br> HI-509A <br> HI-507A <br> HA-2425 <br> HA-2420 <br> HA-5320 | HI-5618 <br> HA-5320 <br> HA-5330 <br> HA-2420 <br> HA-2420 | Faster, Application Resistors <br> Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Monolithic, Smaller Package <br> Faster, Monolithic, Smaller Package <br> Faster, Monolithic, Smaller Package <br> Faster |
| EXAR |  |  |  |
| $\begin{aligned} & \hline \text { XR3417 } \\ & \text { XR4212 } \\ & \text { XRT-5670 } \end{aligned}$ |  | $\begin{aligned} & \mathrm{HC} 55564 \\ & \mathrm{HA}-4741 \\ & \mathrm{HC}-5560 \end{aligned}$ | More Codes |
| FAIRCHILD |  |  |  |
| $\begin{aligned} & \mu \mathrm{A} 0801 / 02 \\ & \mu \mathrm{~A} 198 \\ & \mu \mathrm{~A} 398 \\ & \mu \mathrm{~A} 565 \end{aligned}$ | HI-565A | $\begin{aligned} & \text { HI-5618 } \\ & \text { HA-2420 } \\ & \text { HA-2425 } \end{aligned}$ | Faster, Application Resistors Improved Performance Improved Performance |
| HITACHI |  |  |  |
| HA-17408 |  | HI-5618 | Faster, Application Resistors |

## Competitive Cross Reference Chart (Continued)

| MANUFACTURER PART NUMBER | HARRIS PIN-FOR-PIN REPLACEMENT | $\begin{gathered} \text { HARRIS } \\ \text { CLOSEST } \\ \text { REPLACEMENT } \end{gathered}$ | HARRIS ADVANTAGES |
| :---: | :---: | :---: | :---: |
| HYBRID SYSTEM |  |  |  |
| ADC550 <br> ADC581 <br> DAC3281-16 <br> DAC331-12 <br> DAC335-12 <br> DAC346C-12 <br> DAC347LP-12 <br> DAC372 <br> DAC3721-10 <br> DAC3721-8 <br> DAC395-8 <br> HS346 <br> HS5200 <br> HS574 <br> HS730 <br> HS7541 <br> HSDAC80 <br> HSDAC87 <br> MUX201 <br> SH725 | HI-7541 <br> HI-574A <br> HI-7541 <br> HI-5687 <br> HI-1818A | HI-574A <br> HI-574A <br> HI-674A <br> HI-DAC16 <br> HI-5687V <br> HI-5697V <br> HI-5680V <br> HI-5690V <br> HI-5687V <br> HI-5697V <br> HI-5680 <br> HI-5610 <br> HI-5618 <br> HI-5618 <br> HA-5320 <br> HI-674A <br> HI-774A <br> HA-5320 <br> HA-5330 <br> HI-5680 <br> HA-2420 | Faster, Smaller Package, Power <br> Faster <br> Monolithic, Smaller Package <br> Faster <br> Faster, Monolithic <br> Faster, Monolithic <br> Faster, Monolithic <br> Faster, Monolithic <br> Faster, Monolithic <br> Faster, Monolithic <br> Monolithic <br> Faster, Monolithic, Smaller Package <br> Faster, Monolithic <br> Monolithic, Smaller Package <br> Faster, Monolithic <br> Faster <br> Digital Timing, Faster <br> Monolithic, Smaller Package <br> Faster, Monolithic, Smaller Package <br> Lower Output Capacitance <br> Faster, Monolithic, Power <br> Faster, Monolithic, Power <br> Lower Power, Smaller Package <br> Faster, Monolithic, Smaller Package |
| INTECH |  |  |  |
| 104BIN-P <br> 411-10BIN <br> 416BIN <br> A3101 <br> A3155 <br> AA880/880-2 <br> A881 <br> A882/884 <br> ADC111 <br> ADC2812 <br> ASH240/250 <br> ASH271 <br> CY2219 <br> CYAAD12QM |  | HI-574A <br> HI-674A <br> HI-5610 <br> HI-DAC16 <br> HI-674A <br> HI-774A <br> HI-574A <br> HI-674A <br> HA-5320 <br> HA-5320 <br> HA-2420/25 <br> HI-574A <br> HI-674A <br> HI-574A <br> HI-674A <br> HA-2420/25 <br> HA-5320 <br> HI-7541 <br> HI-574A <br> HI-674A | Smaller Package, Power <br> Faster, Smaller Package, Power <br> Faster, Smaller Package <br> Smaller Package <br> Smaller Package, Power <br> Faster, Smaller Package, Power <br> Smaller Package, Power <br> Faster, Smaller Package, Power <br> Faster, Monolithic, Power <br> Monolithic, Smaller Package, Power <br> Faster, Monolithic, Power <br> Smaller Package, Power <br> Faster, Smaller Package, Power <br> Smaller Package, Power <br> Faster, Smaller Package, Power <br> Monolithic, Smaller Package, Power <br> Monolithic, Smaller Package, Power <br> Faster, Smaller Package, Power <br> Smaller Package, Power <br> Faster, Smaller Package, Power |


| MANUFACTURER PART NUMBER | HARRIS PIN-FOR-PIN REPLACEMENT | $\begin{gathered} \text { HARRIS } \\ \text { CLOSEST } \\ \text { REPLACEMENT } \end{gathered}$ | HARRIS ADVANTAGES |
| :---: | :---: | :---: | :---: |
| INTEL |  |  |  |
| $\begin{aligned} & \text { D2912 } \\ & \text { D2912A } \\ & \\ & \text { D2910 } \\ & \text { D2910A } \\ & \text { D2911 } \\ & \text { D2911A } \end{aligned}$ | $\begin{aligned} & \text { HC-5512 } \\ & \text { HC-5512 } \\ & \text { HC-5512A } \\ & \text { HC-5510 } \\ & \text { HC-5510 } \\ & \text { HC-5511 } \\ & \text { HC-5511 } \end{aligned}$ |  | Lower Power, Lower Noise Lower Power, Lower Noise Lower Power, Lower Noise Lower Power, Two Supplies Lower Power, Two Supplies Lower Power, Two Supplies Lower Power, Two Supplies |
| INTERSIL |  |  |  |
| AD7521/31 <br> AD7541 <br> DG200 <br> DG201 <br> HA-2500 <br> HA-2510 <br> HA-2520 <br> HA-2600 <br> HA-2620 <br> ICL7611 <br> ICL7615 <br> ICL7621 <br> ICL7642 <br> ICL8017 <br> ICL8021 <br> 1H201 <br> IH5040 <br> IH5041 <br> 1H5042 <br> IH5043 <br> IH5044 <br> IH5045 <br> IH5046 <br> IH5047 <br> IH5048 <br> IH5049 <br> IH5050 <br> IH5051 <br> \|H5108 <br> \|H5110/11 <br> IH5112/13 <br> IH5114/15 <br> IH5200 <br> 1H5201 <br> IH5208 <br> IH6108 <br> IH6116 <br> iH6208 <br> IH6216 | HI-7541 HI-7541 HI-200 HI-201 HA-2500 HA-2510 HA-2520 HA-2600 HA-2620 HA-2720 HA-5141 HA-5142 HA-5144 HA-2720 HI-201 HI-5040 HI-5041 HI-5042 HI-5043 HI-5044 HI-5045 HI-5046 HI-5047 HI-5048 HI-5049 HI-5050 HI-5051 | HA-2520 <br> HI-508A <br> HA-2420/25 <br> HA-2420/25 <br> HA-2420/25 <br> HI-509A <br> HI-508 <br> HI-506 <br> HI-509 <br> HI-507 | Improved Linearity <br> Lower Output Capacitance <br> Dielectric Isolation <br> Dielectric Isolation <br> Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Better Noise <br> Better AC and Noise <br> Better AC and Noise <br> Better AC and Noise <br> Better AC <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Signal Range, Same Pinout <br> Monolithic <br> Monolithic <br> Monolithic <br> Dielectric Isolation <br> Dielectric Isolation <br> VIN Range, Same Pinout <br> RON, DI, Same Pinout <br> RON, DI, Same Pinout <br> RON, DI, Same Pinout <br> RON, DI, Same Pinout |

## Competitive Cross Reference Chart (Continued)

| MANUFACTURER PART NUMBER | HARRIS PIN-FOR-PIN REPLACEMENT | $\begin{gathered} \text { HARRIS } \\ \text { CLOSEST } \\ \text { REPLACEMENT } \end{gathered}$ | HARRIS ADVANTAGES |
| :---: | :---: | :---: | :---: |
| INTRONICS |  |  |  |
| $\begin{aligned} & \text { A-560 } \\ & \text { A-561 } \end{aligned}$ | $\begin{aligned} & \text { HA-2525 } \\ & \text { HA-2625 } \end{aligned}$ |  |  |
| MICRO NETWORKS (MNI) |  |  |  |
| ADC80 <br> DAC80 <br> DAC85 <br> DAC87 <br> MN-ADC84/85/87 <br> MN3009 <br> MN3014 <br> MN3348 <br> MN3349 <br> MN3412 <br> MN343/344 <br> MN346/347 <br> MN370/371 <br> MN373 <br> MN375 <br> MN5200 <br> MN5210 <br> MN5240 <br> MN565A <br> MN574A | HI-5680 <br> HI-5690V <br> HI-5685 <br> HI-5695V <br> HI-5687 <br> HI-5697V <br> HI-565A <br> HI-574A | HI-574A <br> HI-674A <br> HI-674A <br> HI-774A <br> HI-5618 <br> HI-5618 <br> HI-5680V/87V <br> HI-5685V/87V <br> HI-7541 <br> HA-2420 <br> HA-5320 <br> HI-5687V <br> HA-5320 <br> HA-5330 <br> HI-574A <br> HI-674A <br> HI-774A <br> HI-774A | Smaller Package, Power <br> Faster, Smaller Package, Power <br> Faster, Monolithic, Power <br> Much Faster, Monolithic <br> Faster, Monolithic, Power <br> Much Faster, Monolithic <br> Faster, Monolithic, Power <br> Much Faster, Monolithic <br> Smaller Package, Power <br> Faster, Smaller Package, Power <br> Monolithic <br> Monolithic <br> Faster, Monolithic, Power <br> Faster, Monolithic <br> Monolithic <br> Faster, Monolithic <br> Faster, Monolithic <br> Monolithic <br> Faster, Monolithic <br> Monolithic, Lower Power <br> Faster <br> Two Chip Design <br> Faster, Two Chip Design <br> Smaller Package, Power <br> Faster |
| MICRO POWER SYSTEMS (MPS) |  |  |  |
| MP200DI <br> MP201DI <br> MP5507 <br> MP5527 <br> MP5537 <br> MP562 <br> MP574 <br> MP7501/03 <br> MP7502 <br> MP7506 <br> MP7507 <br> MP7508DI <br> MP7509DI <br> MP7521/31 <br> MP7541 <br> MP7621/23 | HI-200 <br> HI-201 <br> HA-OP07 <br> HA-OP27 <br> HA-OP27 <br> HI-562A <br> HI-574A <br> HI-506 <br> HI-507 <br> HI-508 <br> HI-509 <br> HI-7541 <br> HI-7541 <br> HI-7541 | $\begin{aligned} & \mathrm{HI}-1818 \mathrm{~A} \\ & \mathrm{HI}-1828 \mathrm{~A} \end{aligned}$ | Better AC <br> Faster <br> Digital Timing, Faster <br> DI Processing DI Processing Input Overvoltage Isolation Input Overvoltage Isolation Improved Performance |

## Competitive Cross Reference Chart (Continued)

| MANUFACTURER PART NUMBER | HARRIS PIN-FOR-PIN REPLACEMENT | HARRIS CLOSEST REPLACEMENT | HARRIS ADVANTAGES |
| :---: | :---: | :---: | :---: |
| MITEL |  |  |  |
| MT8912 | HC-5512 |  | Better Noise, Better Cross Talk |
| MOSTEK |  |  |  |
| MK5912 | HC-5512 |  | Better Noise |
| MOTOROLA |  |  |  |
| AD562A <br> MC1408 <br> MC1430 <br> MC1431 <br> MC1436 <br> MC1508 <br> MC3403 <br> MC3410 <br> MC3412 <br> MC3417 <br> MC3419 <br> MC145439 <br> MC3510 <br> MC4741 | HI-565A <br> HA-4741 | HI-562A <br> HI-5618-5 <br> HA-2600 <br> HA-2600 <br> HA-2640 <br> HI-5618-2 <br> HA-4741 <br> HI-5610-5 <br> HC-55564 <br> HC-5502A <br> HC-5504 <br> HI-5610-2 | Improved Nonlinearity <br> Faster, Application Resistors <br> Better AC <br> Better AC <br> Better AC and DC <br> Faster, Application Resistors <br> Better Noise <br> Faster, Application Resistors <br> Lower Power, Few External <br> Components <br> Better Longitudinal Balance, Better <br> Transhybrid Loss, Fewer External Components <br> Better Longitudinal Balance, Better <br> Transhybrid Loss, Fewer External <br> Components <br> Chip Reset <br> Faster Application Resistors <br> Better AC, Fewer External <br> Components |
| NATIONAL SEMICONDUCTOR (NSC) |  |  |  |
| AD7521/31 <br> ADC1080/1280 <br> ADC1210/11 <br> DAC0800/01/02 <br> DAC0806/06/08 <br> DAC1200/01 <br> DAC1218/19 <br> DAC1220/21/22 <br> DAC1265 <br> DAC1266 | $\begin{aligned} & \mathrm{HI}-7541 \\ & \\ & \\ & \mathrm{HI}-7541 \\ & \mathrm{HI}-7541 \\ & \mathrm{HI}-565 \mathrm{~A} \end{aligned}$ | HI-574A <br> HI-674A <br> HI-574A <br> HI-5618 <br> HI-5618 <br> HI-5685V/87V <br> HI-5660 | Improved Linearity <br> Smaller Package, Lower Power <br> Faster, Smaller Package, Power <br> Faster, Complete A/D <br> Faster, Application Resistors <br> Faster, Application Resistors <br> Faster, Lower Power |

Competitive Cross Reference Chart (Continued)

| MANUFACTURER PART NUMBER | HARRIS PIN-FOR-PIN REPLACEMENT | $\begin{gathered} \text { HARRIS } \\ \text { CLOSEST } \\ \text { REPLACEMENT } \end{gathered}$ | HARRIS ADVANTAGES |
| :---: | :---: | :---: | :---: |
| NATIONAL SEMICONDUCTOR (NSC) (Continued) |  |  |  |
| DAC1280 | HI-5690V | HI-5680 | Monolithic, Performance |
|  |  | HI-5690V | Faster, Monolithic |
| DAC1285 |  | HI-5685/87 | Monolithic, Performance |
| LF0023/43 |  | HA-2420 | Monolithic, Performance |
| LF0053 |  | HA-2420/25 | Monolithic |
|  |  | HA-5320 | Faster, Monolithic |
| LF11201 | HI-201 |  | CMOS Dielectric Isolation |
| LF11508 | HI-508-2 |  | Faster, Ron, Power |
| LF11509 | HI-509-2 |  | Faster, RON, Power |
| LF13201 | HI-201 |  | CMOS Dielectric Isolation |
| LF13508 | HI-508-5 |  | Faster, RON, Power |
| LF13509 | HI-509-5 |  | Faster, RON, Power |
| LF147 |  | HA-5104 |  |
| LF198 |  | HA-2420 | Improved Performance |
| LF398 |  | HA-2425 | Improved Performance |
| LH0002 | HA-5002 |  | Monolithic, Better AC and DC |
| LH0003 |  | HA-2520 | Monolithic |
| LH004 |  | HA-2640 | Monolithic |
| LH005 |  | HA-2620 | Monolithic |
| LH0022 |  | HA-5180 | Monolithic, Better AC and DC |
| LH0032 | HA-2542 |  | Monolithic |
| LH0033 |  | HA-5033 | Monolithic, Better DC |
| LH0042 |  | HA-5180 | Monolithic, Better AC and DC |
| LH0062 |  | HA-5160 | Monolithic, Better AC |
| LM108A |  | HA-5135 | Better DC and AC |
| LM124 LM144 |  | $\begin{aligned} & \text { HA-4741 } \\ & \text { HA-2640 } \end{aligned}$ | Better AC |
| LM208A |  | HA-5135 | Better DC and AC |
| LM308A |  | HA-5135 | Better DC and AC |
| LM344 |  | HA-2645 |  |
| TP3040 | HC-5512 |  | Better Noise |
| TP3040A | HC-5512A |  | Better Noise |
| TP3020 | HC-5510 |  | Identical |
| TP3021 | HC-5511 |  | Identical |
| TP3054 | HC-5554 |  |  |
| TP3057 | HC-5557 |  |  |
| MF-10 | HF-10 |  | Better Noise, Better Crosstalk, Milspec Temperature Range |

## PRECISION MONOLITHICS, INC. (PMI)

| DAC-08 |  | HI-5618 | Faster, Application Resistors |
| :--- | :--- | :--- | :--- |
| DAC-10 |  | HI-5610 | Application Resistors |
| DAC-100 |  | HI-5610 | Faster, Monolithic |
| DAC-1408 |  | HI-5618-5 | Faster, Application Resistors |
| DAC-1508 |  | HI-5618-2 | Faster, Application Resistors |
| DAC-312 | HI-508 |  | HI-562A |
| DMX-88 |  | Initial Linearity, Application Resistors |  |
| GAP01 |  | HA-2400 | VIN Range, Lower Power |
| MUXX-08 | HI-508 Channels |  |  |
| MUX-16 | HI-506 |  | Faster Switching |
|  |  |  | Faster Switching |

## Competitive Cross Reference Chart (Continued)

| MANUFACTURER PART NUMBER | $\begin{gathered} \text { HARRIS } \\ \text { PIN-FOR-PIN } \\ \text { REPLACEMENT } \end{gathered}$ | $\begin{gathered} \text { HARRIS } \\ \text { CLOSEST } \\ \text { REPLACEMENT } \end{gathered}$ | HARRIS ADVANTAGES |
| :---: | :---: | :---: | :---: |
| PRECISION MONOLITHICS INC.(PMI) (Continued) |  |  |  |
| MUX-24 <br> MUX-28 <br> MUX-88 <br> OP01 <br> OP05 <br> OP07 <br> OP11 <br> OP20 <br> OP27 <br> OP37 <br> OP220 <br> OP420 <br> PM-562 <br> SMP-10/11 <br> SMP-81 | HI-509 <br> HI-507 <br> HI-508 <br> HA-5135 <br> HA-OP07 <br> HA-5141 <br> HA-OP27 <br> HA-OP37 <br> HA-5142 <br> HA-5144 | HA-2500 <br> HA-4741 <br> HI-562A <br> HA-2420/25 <br> HA-5320 <br> HA-2420/25 <br> HA-5320 | Faster Switching <br> Faster Switching <br> Faster Switching <br> Better AC <br> Better AC and DC <br> Better AC and DC <br> Better AC <br> Better AC <br> Better AC <br> Faster <br> Lower Power <br> Faster, Improved Accuracy <br> Lower Power <br> Faster, Improved Accuracy |
| RAYTHEON (RAY) |  |  |  |
| LM108A <br> LM208A <br> LM308A <br> RC4131 <br> RC4136 <br> RC4531 <br> RC4741 <br> RM4131 <br> RM4136 <br> RM4531 <br> RM4741 | $\begin{aligned} & \text { HA-2605 } \\ & \text { HA-2505 } \\ & \text { HA-4741 } \\ & \text { HA-2600 } \\ & \text { HA-2500 } \\ & \text { HA-4741 } \end{aligned}$ | HA-5135 <br> HA-5135 <br> HA-5135 <br> HA-4741 <br> HA-4741 <br> HA-4741 | Better AC and DC <br> Better AC and DC <br> Better AC and DC <br> Better AC <br> Dielectric Isolation <br> Better AC <br> Better AC <br> Dielectric Isolation <br> Better AC |
| RCA |  |  |  |
| CA3020 <br> CA3078 <br> CA31000 <br> CA6078 <br> CD4016 <br> CD22103 | HA-2620 | HA-2542 <br> HA-5141 <br> HA-2720 <br> HI-201 <br> HC-5560 | Better AC and DC More Codes, Asynchronous |
| SIGNETICS (SIG) |  |  |  |
| AM6012 <br> DAC08 <br> LF198 <br> LF398 <br> MC1408 <br> MC1508 <br> MC3410/10C |  | HI-562A <br> HI-5660 <br> HI-5618 <br> HA-2420 <br> HA-2425 <br> HI-5618-5 <br> HI-5618-2 <br> HI-5610-5 | Initial Linearity, Application Resistors Initial Linearity, Application Resistors <br> Faster, Application Resistors <br> Improved Performance <br> Improved Performance <br> Faster, Application Resistors <br> Faster, Application Resistors <br> Faster, Application Resistors |

Competitive Cross Reference Chart (Continued)

| MANUFACTURER PART NUMBER | HARRIS PIN-FOR-PIN REPLACEMENT | $\begin{gathered} \text { HARRIS } \\ \text { CLOSEST } \\ \text { REPLACEMENT } \end{gathered}$ | HARRIS ADVANTAGES |
| :---: | :---: | :---: | :---: |
| SIGNETICS (SIG) (Continued) |  |  |  |
| MC3510 <br> NE531 <br> NE5410 <br> NE5532 <br> NE5533 <br> NE5534 <br> NE5537 <br> NE5539 <br> SE531 <br> SE5410 <br> SE5532 <br> SE5533 <br> SE5534 <br> SE5539 |  | HI-5610-2 <br> HA-2515 <br> HI-5610-5 <br> HA-5102 <br> HA-5112 <br> HA-5101/11 <br> HA-2425-5 <br> HA-5320-5 <br> HA-2539 <br> HA-2510 <br> HI-5610-2 <br> HA-5102 <br> HA-5112 <br> HA-5135 <br> HA-2539 | Faster, Application Resistors <br> Faster, Application Resistors <br> Better Noise <br> Better Noise <br> Lower Power <br> Faster <br> Better AC <br> Faster, Application Resistors <br> Better Noise <br> Better Noise <br> Better AC |
| SILICONIX |  |  |  |
| DG181 DG182 DG184 DG185 DG187 DG188 DG190 DG191 DG200A DG201A DG211 DG300A DG301A DG302A DG303A DG304A DG305A DG306A DG307A DG381A DG384A DG387A DG390A DG5040 DG5041 DG5042 | $\mathrm{HI}-200$ $\mathrm{HI}-201$ $\mathrm{HI}-300$ $\mathrm{HI}-301$ $\mathrm{HI}-302$ $\mathrm{HI}-303$ $\mathrm{HI}-304$ $\mathrm{HI}-305$ $\mathrm{HI}-306$ $\mathrm{HI}-307$ $\mathrm{HI}-381$ $\mathrm{HI}-384$ $\mathrm{HI}-387$ $\mathrm{HI}-390$ $\mathrm{HI}-5040$ $\mathrm{HI}-5041$ $\mathrm{HI}-5042$ | $\begin{aligned} & \mathrm{HI}-381 \\ & \mathrm{HI}-381 \\ & \mathrm{HI}-384 \\ & \mathrm{HI}-384 \\ & \mathrm{HI}-387 \\ & \mathrm{HI}-387 \\ & \mathrm{HI}-390 \\ & \mathrm{HI}-390 \end{aligned}$ | Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Full Temperature Range Specified <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation <br> Dielectric Isolation |

## Competitive Cross Reference Chart（Continued）

| MANUFACTURER PART NUMBER | HARRIS PIN－FOR－PIN REPLACEMENT | $\begin{gathered} \text { HARRIS } \\ \text { CLOSEST } \\ \text { REPLACEMENT } \end{gathered}$ | HARRIS ADVANTAGES |
| :---: | :---: | :---: | :---: |
| SILICONIX（Continued） |  |  |  |
| DG5043 | HI－5043 |  | Dielectric Isolation |
| DG5044 | HI－5044 |  | Dielectric Isolation |
| DG5045 | HI－5045 |  | Dielectric Isolation |
| DG506 | HI－506 |  | Lower Power，DI Processing |
| DG506A | HI－506 |  | Lower Power，DI Processing |
| DG507 | HI－507 |  | Lower Power，DI Processing |
| DG507A | HI－507 |  | Lower Power，DI Processing |
| DG508 | HI－508 |  | Lower Power，DI Processing |
| DG508A | HI－508 |  | Lower Power，DI Processing |
| DG509 | HI－509 |  | Lower Power，DI Processing |
| DG509A | HI－509 |  | Lower Power，DI Processing |
| DG528 |  | HI－508LA | Overvoltage Protection，DI Processing |
| DG529 |  | HI－509LA | Overvoltage Protection，DI Processing |
| SD5200 |  | HI－201HS | Dielectric Isolation |
| DG271 | HI－201HS |  | Higher Speed |
| SOLITRON |  |  |  |
| CM4016A |  | HI－201 | Better AC and DC |
| UC4000 |  | HA－2600 |  |
| UC4002 |  | HA－2605 |  |
| SPRAGUE |  |  |  |
| ULN2139 |  | HA－2600 |  |
| ULN2151 |  | HA－2600 |  |
| ULN2156 |  | HA－2600 |  |
| ULN2157 |  | HA－2650 |  |
| ULN2158 |  | HA－2650 |  |
| ULN2171 |  | HA－2600 |  |
| ULN2172 |  | HA－2620 |  |
| ULN2173 |  | HA－2600 |  |
| ULN2174 |  | HA－2620 |  |
| ULN2175 |  | HA－2600 |  |
| ULN2176 |  | HA－2600 |  |
| TELEDYNE PHILBRICK |  |  |  |
| 1321 | HA－2620 |  |  |
| 1322 | HA－2520 |  | Identical |
| 1332 | HA－2645 |  | Identical |
| 1339 |  | HA－2625 |  |



Competitive Cross Reference Chart (Continued)

| MANUFACTURER PART NUMBER | HARRIS PIN-FOR-PIN REPLACEMENT | $\begin{gathered} \text { HARRIS } \\ \text { CLOSEST } \\ \text { REPLACEMENT } \end{gathered}$ | HARRIS ADVANTAGES |
| :---: | :---: | :---: | :---: |
| TELEDYNE PHILBRICK (Continued) |  |  |  |
| 1341 <br> 1342 <br> 1343 <br> 1344 <br> 1345 <br> 1346 <br> 1347 <br> 1437 <br> 1438 <br> 1460 <br> 1466 <br> 4058 <br> 4058-83 <br> 4068A <br> 4084 <br> 4088 <br> 4189 <br> 4551 <br> 4552 <br> 4553 <br> 4554 <br> 4853 <br> 4854 <br> 4856 <br> 4857 <br> 4866 <br> 7541 <br> DAC80I/V <br> TP5210 <br> TP565A <br> TP574A <br> TPADC85/87 | HA-2540 <br> HA-2539 <br> HA-5190 <br> HA-5160 <br> HA-5162 <br> HA-5180 <br> HA-5180A <br> HI-562A <br> HI-5618 <br> HI-DAC16 <br> HI-507A <br> HI-506A <br> HI-509A <br> HI-508A <br> HA-2420/25 <br> HA-5320 <br> HI-7541 <br> HI-5680I/V <br> HI-565A <br> HI-574A | HA-2541 <br> HA-2541 <br> HA-2542 <br> HA-2542 <br> HI-5680 <br> HI-5687 <br> HI-774A <br> HA-5320 <br> HA-2420 <br> HA-5320 <br> HI-674A <br> HI-774A <br> HI-774A | Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Monolithic <br> Monolithic <br> Monolithic <br> Monolithic <br> Monolithic <br> Monolithic <br> Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Identical <br> Monolithic, Smaller Package <br> Faster, Monolithic, Smaller Package <br> Identical <br> Monolithic, Smaller Package, Power <br> Identical <br> Identical <br> Identical <br> Faster <br> Identical <br> Identical |
| TEXAS INSTRUMENTS (TI) |  |  |  |
| TCM2201 TCM2910A TCM2911A TCM2912C <br> TCM4110 <br> TCM4910 <br> TL022 <br> TL044 | $\begin{aligned} & \text { HC-5512 } \\ & \text { HC-5510 } \\ & \text { HC-5510 } \\ & \text { HA-5142 } \end{aligned}$ | HC-5560 HC-5510 HC-5511 <br> HA-5144 | Lower Power, More Codes <br> CMOS <br> CMOS <br> Better Noise, Better Cross Talk, <br> Lower Power <br> Lower Power, Two Supplies <br> Lower Power, Two Supplies <br> Better DC <br> Better DC |
| TRANSITRON |  |  |  |
| TOA7709 TOA8709 | $\begin{aligned} & \text { HA-2600 } \\ & \text { HA-2605 } \end{aligned}$ |  |  |

## High Temperature Electronics

To serve the growing need for electronics that will operate in severe high temperature environments, Harris will offer integrated circuits that have been characterized over elevated temperatures and that have electrical characteristics guaranteed at $200^{\circ} \mathrm{C}$.
Typical applications include:

- Well Logging
- Industrial Process Control
- Engine Control and Testing
- High Temperature Data Acquisition Systems

It is the intention of Harris Semiconductor to make available in the high temperature series (identified by the -1 suffix following the device part number) all the basic elements required for the designer to build a data acquisition system that will function to specified limits at $200^{\circ} \mathrm{C}$.

The devices to be offered:

- Operational Amplifiers
- Analog Switches
- Analog Multiplexers
- 12 Bit Digital to Analog Converter
- Sample \& Hold Amplifiers
- A/D Converters

All parts offered in the - 1 series have had their electrical performance parameters characterized up to $250{ }^{\circ} \mathrm{C}$.

Production flow of -1 parts includes 160 hours burnin and final electrical test at $200{ }^{\circ} \mathrm{C}$.

Devices available Now:

- HA-2420-1 Sample \& Hold Amplifier
- HA-2600-1 Operational Amplifier
- HA-2620-1 Operational Amplifier
- HI-200-1 Analog Switch
- HI-201-1 Analog Switch

Consult factory for price and availability information.

## Advanced Packaging Techniques

Harris Semiconductor is now offering Leadless Chip Carriers (LCC) as a packaging option on various Analog integrated circuits. An LCC is a square or rectangular package for an Integrated Circuit (IC) that is manufactured in the same manner as a conventional side-braze dual-in-line package (DIP). The LCC is essentially comprised of the cavity and seal ring section of a standard DIP. It offers the user a means of achieving high density system configurations while retaining the reliability benefits of hermetic IC packaging. Figure 1 provides a comparison of the construction of an LCC and a conventional side-braze DIP.

The LCC's two principle advantages over conventional side-braze DIPs are packaging density and electrical performance. Packaging density is the number one advantage to an LCC over a side-braze DIP. The size of a DIP is governed primarily by the number of leads required and not by the size of the IC. As pin count increases, more and more of the DIP package is used only to provide an electrical trace path to the external leads. The size of an LCC is dependent on the size of the die not on the number of leads. As pin count increases, overall size increases but at a much slower rate. Table 1 provides a comparison between the areas of 18,28 and 48 lead LCCs to 18, 28 and 48 lead side-braze DIPs.

The chart indicates a $270 \%$ improvement in packaging area for the 18 lead LCC, and $542 \%$ improvement for the 48 lead LCC. Obviously, sizeable savings in circuit board area can be achieved with this packaging option. The second major advantage of the LCC is in electrical performance. The package size and geometry also dictates trace length and uniformity. Figure 2 provides a comparison between the trace lengths for various LCCs and side-braze DIPs. As pin count goes up, trace lengths get longer, adding resistance and capacitance unequally around the package. As ICs get faster and more complex these factors start to become a limiting factor on performance. LCCs minimize this effect by maintaining, as close as possible, uniform trace length so that the package is significantly smaller determinant of system performance.

The LCC also offers environmental advantages over "chip-and-wire" manufacturing techniques used in high density hybrid circuits. An IC can be fully tested, burned-in and processed in an LCC, thereby guaranteeing its performance.

The IC is further protected by a small hermetic package in which internal wafer vapor content can be carefully controlled during production.

## Advanced Packaging Techniques (Continued)

In summary, Harris Semiconductor Leadless Chip Carriers use a proven technology to provide a reliable high density, high performance packaging option for today's systems.

A list of products available in LCC form is provided in the Packaging Section on page 13-3. Consult the factory or your Harris sales representative for pricing and availability.


| LEAD <br> COUNT | LONGEST TRACE DIP <br> LONGEST TRACE CC | LONGEST TRACE <br> SHORTEST TRACE |  |
| :---: | :---: | :---: | :---: |
|  |  | $\frac{\text { CC }}{}$ | $\frac{\text { DIP }}{6: 1}$ |
| 18 | $2: 1$ | $1.5: 1$ | $3: 1$ |
| 24 | $4: 1$ | $1.5: 1$ | $1.5: 1$ |
| 40 | $5: 1$ | $1.5: 1$ | $7: 1$ |
| 54 | $6: 1$ |  |  |

FIGURE 2. Electrical Performance
(Resistance and Speed)

TABLE I
$\left.\begin{array}{|c|c|c|c|}\hline \begin{array}{c}\text { LEAD } \\ \text { COUNT }\end{array} & \text { LCC } & \text { DREA } & \text { DIP }\end{array} \begin{array}{c}\text { DIP AREA } \\ \text { VS. } \\ \text { LCC AREA }\end{array}\right]$
(All units in square inches)

Operational Amplifiers, Comparators \& Control Functions
Product Index ..... 2-2
Ordering Information ..... 2-3
Standard Products
Packaging Availability ..... 2-3
Selection Guides ..... 2-5
Operational Amplifiers Glossary ..... 2-11
Product Information ..... 2-12

## ABSOLUTE MAXIMUM RATINGS

As with all semiconductors, stresses listed under "Absolute Maximum Ratings" may be applied to devices (one at a time) without resulting in permanent damage. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The conditions listed under "Electrical Characteristics" are the only conditions recommended for satisfactory operation.

# Operational Amplifiers, Comparators and Control Functions 

PAGE
HA-OP07 Precision Operational Amplifier ..... 2-12HA-OP27HA-OP37HA-2400/04/05HA-2406HA-2500/02/05
HA-2510/12/15
HA-2520/22/25
HA-2539
HA-2540
HA-2541
HA-2542HA-2544
HA-2600/02/05
HA-2620/22/25
HA-2630/35
HA-2640/45
HA-2650/55
HA-2720/25
HA-4600/02/05
HA-4741
HA-4900/02/05
HA-5002
HA-5033
HA-5101/5111
HA-5102
HA-5104HA-5112HA-5114HA-5130/35
HA-5134
HA-5141/42/44
HA-5147HA-5151/52/54
HA-5160/62
HA-5170
HA-5180/80A
HA-5190/95
HV-1000/1000A
Preceision, Low Noise Operational Amplifier ..... 2-20
High Slew Rate, Precision, Low Noise Operational Amplifier ..... 2-25
PRAM Four Channel Programmable Amplifiers ..... 2-30
Digital Selectable Four Channel Operational Amplifier ..... 2-34
High Slew Rate Operational Amplifiers ..... 2-38
High Slew Rate Operational Amplifiers ..... 2-42
High Slew Rate Operational Amplifiers ..... 2-46
High Slew Rate, Wide Bandwidth Operational Amplifier. ..... 2-50
High Slew Rate, Wide Bandwidth Operational Amplifier ..... 2-56
High Slew Rate, Unity Gain Stable Operational Amplifier ..... 2-62
High Slew Rate, Power Operational Amplifier ..... 2-66
Video Operational Amplifier ..... 2-71
Wide Bandwidth Operational Amplifiers ..... 2-72
Wide Bandwidth Operational Amplifiers ..... 2-76
High Performance Current Boosters ..... 2-80
High Voltage Operational Amplifiers ..... 2-84
Dual High Performance Operational Amplifiers ..... 2-88
Programmable Low Power Operational Amplifiers ..... 2-92
Quad High Performance Operational Amplifiers ..... 2-98
Quad Operational Amplifier ..... 2-105
Quad High Speed Comparators. ..... 2-109
High Slew Rate, High Output Buffer Amplifier ..... 2-116
Wideband, High Slew Rate Buffer Amplifier ..... 2-120
Low Noise, High Peformance Operational Amplifiers. ..... 2-128
Dual Low Noise Operational Amplifier ..... 2-129
Quad Low Noise Operational Amplifier ..... 2-129
Dual High Slew Rate, Low Noise Operational Amplifier. ..... 2-129
Quad High Slew Rate, Low Noise Operational Amplifier ..... 2-129
Precision Operational Amplifiers ..... 2-134
Precision Quad Operational Amplifier ..... 2-141
Ultra-Low Power Operational Amplifiers ..... 2-142
High Slew Rate, Precision, Low Noise Operational Amplifier ..... 2-148
Ultra-Low Power Operational Amplifiers ..... 2-153
High Slew Rate, Wide Bandwidth J-FET Operational Amplifiers ..... 2-157
J-FET Precision Operational Amplifier ..... 2-164
J-FET Precision, Low Bias Current Operational Amplifier ..... 2-169
High Slew Rate, Fast Settling Operational Amplifier ..... 2-176
Induction Motor Energy Saver. ..... 2-183


Standard Products Packaging Availability

| PACKAGE | PLASTIC DIP 3- |  | CERAMIC DIP 1- |  |  |  |  |  |  | CERAMIC MINI DIP 7- |  |  |  | METAL CAN 2- |  |  |  |  | SURFACE MOUNT |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \hline \text { LCC } \\ 4- \\ \hline \end{gathered}$ | $\begin{array}{\|c\|} \hline \text { PLCC } \\ 4 P- \\ \hline \end{array}$ |  |  |  |  |  |  |  |  |  |
| TEMPERATURE | -5 | -7 |  |  |  |  |  |  |  | -1 | -2 | -4 | -5 | -7 | -8 | -9 | -2 | -4 | -5 | -8 | -1 | -2 | -4 | -5 | -8 | -8 | -5 |
| DEVICE NUMBER |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { HA-OP07 } \\ & \text { HA-OP27 } \\ & \text { HA-OP37 } \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \hline \end{aligned}$ |  |  |  |  |  |  |  |  | $x$ | X <br> X | X | X <br> X <br> X |  | X <br> X <br> X | X <br> X | X | X <br> X <br> X | $\begin{aligned} & X \\ & X \end{aligned}$ |  |
| $\begin{aligned} & \text { HA-2400 } \\ & \text { HA-2404 } \\ & \text { HA-2405 } \\ & \text { HA-2406 } \end{aligned}$ | X |  |  | X | X | $\begin{aligned} & x \\ & x \end{aligned}$ |  | X |  |  |  |  |  |  |  |  |  |  | X |  |
| $\begin{aligned} & \text { HA-2500 } \\ & \text { HA-2502 } \\ & \text { HA-2505 } \end{aligned}$ | X |  |  |  |  |  |  |  |  | $\begin{aligned} & \mathrm{x} \\ & \mathrm{X} \end{aligned}$ |  | X | $\begin{array}{\|l\|} \hline x \\ X \end{array}$ |  | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  |  | $\begin{aligned} & x \\ & x \end{aligned}$ |  |  |
| $\begin{aligned} & \text { HA-2510 } \\ & \text { HA-2512 } \\ & \text { HA-2515 } \end{aligned}$ | X |  |  |  |  |  |  |  |  | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  | X | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  | X | $\begin{array}{\|l} \hline x \\ X \end{array}$ | X |  |
| $\begin{aligned} & \text { HA-2520 } \\ & \text { HA-2522 } \\ & \text { HA-2525 } \\ & \text { HA-2539 } \end{aligned}$ | $\begin{aligned} & x \\ & X \end{aligned}$ |  |  | X | X | X |  | X |  | $\begin{array}{\|l\|} \hline x \\ X \end{array}$ |  | X | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  | $\begin{array}{\|l\|} \hline x \\ X \end{array}$ |  | X | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $x$ X |  |
| $\begin{aligned} & \text { HA-2540 } \\ & \text { HA-2541 } \\ & \text { HA-2542 } \\ & \text { HA-2544 } \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | X | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ |  | $\begin{aligned} & x \\ & x \end{aligned}$ |  | X |  | X | X |  | X <br> X <br> X |  | X <br> X <br> X | $x$ <br> $X$ <br> $X$ | X |  |
| $\begin{aligned} & \text { HA-2600 } \\ & \text { HA-2602 } \\ & \text { HA-2605 } \end{aligned}$ | X |  |  |  |  |  |  |  |  | $\begin{aligned} & x \\ & x \end{aligned}$ |  | X | $\begin{aligned} & x \\ & x \end{aligned}$ | X | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  | X | $\begin{aligned} & x \\ & x \end{aligned}$ |  |  |
| $\begin{aligned} & \text { HA-2620 } \\ & \text { HA-2622 } \\ & \text { HA-2625 } \end{aligned}$ | X |  |  | $\begin{aligned} & x \\ & X \end{aligned}$ |  | X |  | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  | X |  | X | X | X | $\begin{array}{\|l} \mathrm{X} \\ \mathrm{X} \end{array}$ |  | X | X |  |  |


| PACKAGE | PLASTIC DIP 3- |  | CERAMIC DIP 1- |  |  |  |  |  |  | CERAMIC MINI DIP 7- |  |  |  | METAL CAN 2- |  |  |  |  | SURFACE MOUNT |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{array}{\|c} \text { LCC } \\ 4- \end{array}$ | $\begin{gathered} \text { PLCC } \\ 4 \mathrm{P}- \end{gathered}$ |  |  |  |  |  |  |  |  |  |
| TEMPERATURE | -5 | -7 |  |  |  |  |  |  |  | -1 | -2 | -4 | -5 | -7 | -8 | -9 | -2 | -4 | -5 | -8 | -1 | -2 | -4 | -5 | -8 | -8 | -5 |
| DEVICE NUMBER |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { HA-2630 } \\ & \text { HA-2635 } \\ & \text { HA-2640 } \\ & \text { HA-2645 } \end{aligned}$ |  |  |  |  |  |  |  |  |  | X |  | X | X |  | $x$ $x$ |  | $\begin{aligned} & x \\ & x \end{aligned}$ | $x$ $x$ |  |  |
| $\begin{aligned} & \text { HA-2650 } \\ & \text { HA-2655 } \\ & \text { HA-2720 } \\ & \text { HA-2725 } \end{aligned}$ |  |  |  | X |  | X |  | X |  | $\left\lvert\, \begin{aligned} & x \\ & x \end{aligned}\right.$ |  | $\begin{aligned} & x \\ & x \end{aligned}$ | X $x$ |  | X X |  | $\begin{aligned} & x \\ & x \end{aligned}$ | X $x$ |  |  |
| $\begin{aligned} & \text { HA-4600 } \\ & \text { HA-4602 } \\ & \text { HA-4605 } \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{x} \\ & \mathrm{X} \end{aligned}$ |  | $x$ $x$ |  | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { HA-4741 } \\ & \text { HA-4900 } \\ & \text { HA-4902 } \\ & \text { HA-4905 } \end{aligned}$ | X |  |  | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ |  | X X |  | $\begin{aligned} & \hline x \\ & x \\ & x \\ & \hline \end{aligned}$ |  |  |  |  |  |  |  |  |  |  | $x$ $x$ |  |
| HA-5002 <br> HA-5033 <br> HA-5101 <br> HA-5102 <br> HA-5104 | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  |  | X |  | X |  | X |  | $\begin{aligned} & x \\ & x \\ & x \\ & x \end{aligned}$ |  | X <br> X <br> X | $x$ $x$ $x$ |  | $\begin{aligned} & x \\ & x \\ & x \\ & x \end{aligned}$ |  | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | X X $\mathrm{X}$ |  |
| HA-5111 <br> HA-5112 <br> HA-5114 | $\begin{aligned} & x \\ & x \\ & x \end{aligned}$ |  |  | X |  | X |  | X |  | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ |  | $\begin{array}{\|l\|} \hline x \\ x \end{array}$ | $\begin{array}{\|l} \hline x \\ X \end{array}$ |  | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ |  | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{array}{\|l\|} \hline x \\ X \end{array}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  |
| $\begin{aligned} & \text { HA-5130 } \\ & \text { HA-5134 } \\ & \text { HA-5135 } \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ |  |  | X |  | X |  | X |  | $x$ $x$ |  | X $x$ | X x |  | x $x$ |  | X | $x$ $x$ | X |  |
| $\begin{aligned} & \text { HA-5141 } \\ & \text { HA-5141A } \\ & \text { HA-5142 } \\ & \text { HA-5142A } \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ |  |  |  |  |  |  |  |  | $\begin{aligned} & x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ |  | $\begin{aligned} & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  | $\begin{aligned} & x \\ & x \\ & x \\ & x \end{aligned}$ |  | X X | $\begin{array}{\|l} \hline x \\ x \\ x \\ x \end{array}$ | X |  |
| $\begin{aligned} & \text { HA-5144 } \\ & \text { HA-5144A } \\ & \text { HA-5147 } \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & x \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ |  | $\begin{aligned} & \hline X \\ & X \end{aligned}$ |  | $\begin{aligned} & \hline X \\ & X \end{aligned}$ |  | X |  | X | X |  | X |  | X | X | $\begin{aligned} & \hline X \\ & X \\ & X \\ & \hline \end{aligned}$ |  |
| $\begin{aligned} & \text { HA-5151 } \\ & \text { HA-5152 } \\ & \text { HA-5154 } \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{x} \\ & \mathrm{X} \end{aligned}$ |  |  | X |  | X |  | X |  | $\begin{aligned} & x \\ & x \end{aligned}$ |  | $\begin{aligned} & \mathrm{X} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ |  | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & X \\ & X \end{aligned}$ |  |
| $\begin{aligned} & \text { HA-5160 } \\ & \text { HA-5162 } \\ & \text { HA-5170 } \\ & \hline \end{aligned}$ | X |  |  |  |  |  |  |  |  | $x$ | $x$ | X | X |  | $\begin{array}{\|l\|} \hline x \\ x \\ \hline \end{array}$ | X | \| X | X | X |  |
| $\begin{aligned} & \text { HA-5180 } \\ & \text { HA-5180A } \\ & \hline \end{aligned}$ | X |  |  |  |  |  |  |  |  | $\begin{array}{\|l\|} \hline x \\ x \\ \hline \end{array}$ | $\begin{array}{\|l\|} \hline x \\ X \\ \hline \end{array}$ | $\begin{aligned} & x \\ & x \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline x \\ X \\ \hline \end{array}$ |  | $\begin{array}{\|l} \hline x \\ x \\ \hline \end{array}$ | $\begin{array}{\|l} x \\ x \\ \hline \end{array}$ | $\begin{array}{\|l\|} \hline x \\ x \\ \hline \end{array}$ | $\begin{array}{\|l} \hline x \\ x \\ \hline \end{array}$ |  |  |
| $\begin{aligned} & \text { HA-5190 } \\ & \text { HA-5195 } \\ & \text { HV-1000 } \end{aligned}$ | X | X |  | X |  | X |  | X |  |  |  |  |  |  | X |  | X | X | X |  |

OPERATIONAL AMPLIFIERS: HIGH SLEW-RATE

|  | Part Number | Temp. Range |  |  |  | Bandwidth Product (MHz) | Full Power Bandwidth (MHz) | Bias Current (nA) | $\begin{aligned} & \text { Open Loop } \\ & \text { Gain } \\ & (\mathrm{V} / \mathrm{mV}) \end{aligned}$ | Minimum Gain Stable | Comments | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\left\|\begin{array}{c} -55^{\circ} \mathrm{C} \\ 10 \\ 1025^{\circ} \mathrm{C} \end{array}\right\|$ | $\begin{gathered} 0^{\circ} \mathrm{C} \\ 10 \\ +75^{\circ} \mathrm{C} \end{gathered}$ | $\left\lvert\, \begin{gathered} -40^{\circ} \mathrm{C} \\ 10 \\ +85^{\circ} \mathrm{C} \end{gathered}\right.$ |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { 号 } \\ & \text { U } \\ & \frac{2}{\infty} \end{aligned}$ | HA-OP37 | $x$ | X |  | 17 | 63 | 0.3 | 8 | 1500 | 5 | Low Noise | 2-25 |
|  | HA-5147 | $x$ | x |  | 35 | 100 | 0.5 | 8 | 1800 | 10 | Low Noise | 2-148 |
|  | HA-2620 | $x$ |  |  | 35 | 100 | 0.6 | 1 | 150 | 5 |  | 2-76 |
|  | HA-2622 | X |  |  | 35 | 100 | 0.6 | 5 | 150 | 5 |  | 2-76 |
|  | HA-2625 |  | X |  | 35 | 100 | 0.6 | 5 | 150 | 5 |  | 2-76 |
|  | HA-2512 | X |  |  | 60 | 12 | 1.0 | 125 | 15 | Unity |  | 2-42 |
|  | HA-2515 |  | X |  | 60 | 12 | 1.0 | 125 | 15 | Unity |  | 2-42 |
|  | HA-2510 | $x$ |  |  | 65 | 12 | 1.0 | 100 | 15 | Unity |  | 2-42 |
|  | HA-5162 | x | x |  | 70 | 100 | 1.0 | 0.02 | 100 | 10 | JFET | 2-157 |
|  | HA-5160 | X | X |  | 120 | 100 | 1.9 | 0.02 | 150 | 10 | JFET | 2-157 |
|  | HA-2520 | X |  |  | 120 | 20 | 1.9 | 100 | 15 | 3 |  | 2-46 |
|  | HA-2522 | X |  |  | 120 | 20 | 1.9 | 125 | 15 | 3 |  | 2-46 |
|  | HA-2525 |  | $x$ |  | 120 | 20 | 1.9 | 125 | 15 | 3 |  | 2-46 |
|  | HA-5190 | X |  |  | 200 | 150 | 6.5 | 5000 | 30 | 5 |  | 2-176 |
|  | HA-5195 |  | X |  | 200 | 150 | 6.5 | 5000 | 30 | 5 |  | 2-176 |
|  | HA-2541 | X | X |  | 300 | 40 | 4.7 | 6000 | 10 | Unity |  | 2-62 |
|  | HA-2542 | X | X |  | 350 | 60 | 5.5 | 6000 | 10 | 2 | Power Output | 2-66 |
|  | HA-2540 | X | X | X | 400 | 400 | 6.0 | 5000 | 15 | 10 |  | 2-56 |
|  | HA-2539 | X | X | X | 600 | 600 | 9.5 | 5000 | 15 | 10 |  | 2-50 |
|  | HA-5111 | X | X |  | 20 | 60 | 0.3 | 150 | 500 | 10 | Low Noise | 2-128 |
| $\begin{aligned} & \frac{1}{8} \\ & \mathbf{2} \\ & \hline \end{aligned}$ | HA-5112 | X | X |  | 20 | 60 | 0.3 | 130 | 250 | 10 | Low Noise | 2-129 |
| 0$\stackrel{3}{2}$0 | HA-5114 | X | X |  | 20 | 60 | 0.3 | 130 | 250 | 10 | Low Noise | 2-129 |
|  | HA-2400 | X |  |  | 30 | 40 | 0.5 | 50 | 150 | 10 | Addressable | 2-30 |
|  | HA-2404 |  |  | X | 30 | 40 | 0.5 | 50 | 150 | 10 | Addressable | 2-30 |
|  | HA-2405 |  | x |  | 30 | 40 | 0.5 | 50 | 150 | 10 | Addressable | 2-30 |
|  | HA-2406 |  | X |  | 30 | 40 | 0.5 | 50 | 150 | 10 | Addressable | 2-34 |

Selection Guide (Continued)

OPERATIONAL AMPLIFIERS: WIDE BANDWIDTH

|  | Part Number | Temp. Range |  |  | Gain Bandwidth Product (MHz) | Full Power Bandwidth ( MHz ) | Slew <br> Rate <br> (V/ $\mu \mathrm{s}$ ) | Bias Current (nA) | $\begin{aligned} & \text { Open Loop } \\ & \text { Gain } \\ & (\mathrm{V} / \mathrm{mV}) \end{aligned}$ | Minimum Gain Stable | Comments | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} -55^{\circ} \mathrm{C} \\ \text { to } \\ +125^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \\ \text { to } \\ +75^{\circ} \mathrm{C} \end{gathered}$ | $\left\|\begin{array}{c} -40^{\circ} \mathrm{C} \\ \text { to } \\ +85^{\circ} \mathrm{C} \end{array}\right\|$ |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { g } \\ & \underline{1} \\ & \mathbf{~} \\ & \frac{2}{\omega} \end{aligned}$ | HA-2510 | x |  |  | 12 | 1.0 | 65 | 100 | 15 | Unity |  | 2-42 |
|  | HA-2512 | X |  |  | 12 | 1.0 | 60 | 125 | 15 | Unity |  | 2-42 |
|  | HA-2515 |  | X |  | 12 | 1.0 | 60 | 125 | 15 | Unity |  | 2-42 |
|  | HA-2600 | X |  |  | 12 | 0.075 | 7 | 1 | 150 | Unity |  | 2-72 |
|  | HA-2602 | X |  |  | 12 | 0.075 | 7 | 15 | 150 | Unity |  | 2-72 |
|  | HA-2605 |  | X |  | 12 | 0.075 | 7 | 5 | 150 | Unity |  | 2-72 |
|  | HA-2520 | $x$ |  |  | 20 | 2.0 | 120 | 100 | 15 | 3 |  | 2-46 |
|  | HA-2522 | X |  |  | 20 | 1.9 | 120 | 125 | 15 | 3 |  | 2-46 |
|  | HA-2525 |  | $x$ |  | 20 | 1.9 | 120 | 125 | 15 | 3 |  | 2-46 |
|  | HA-2541 | $x$ | $x$ |  | 40 | 4.7 | 300 | 6000 | 10 | Unity |  | 2-62 |
|  | HA-2542 | x | X |  | 60 | 5.5 | 350 | 6000 | 10 | 2 | Power Output | 2-66 |
|  | HA-OP37 | $x$ | $x$ |  | 63 | 0.3 | 17 | 8 | 1800 | 5 | Low Noise | 2-25 |
|  | HA-5147 | $x$ | X |  | 100 | 0.5 | 35 | 8 | 1800 | 10 | Low Noise | 2-148 |
|  | HA-2620 | x |  |  | 100 | 0.6 | 35 | 1 | 150 | 5 |  | 2-76 |
|  | HA-2622 | X |  |  | 100 | 0.6 | 35 | 5 | 150 | 5 |  | 2-76 |
|  | HA-2625 |  | X |  | 100 | 0.6 | 35 | 5 | 150 | 5 |  | 2-76 |
|  | HA-5160 | $x$ | X |  | 100 | 1.9 | 120 | 0.02 | 150 | 10 | JFET | 2-157 |
|  | HA-5162 | $x$ | x |  | 100 | 1.1 | 70 | 0.02 | 100 | 10 | JFET | 2-157 |
|  | HA-5190 | X |  |  | 150 | 6.5 | 200 | 5000 | 30 | 5 |  | 2-176 |
|  | HA-5195 |  | $x$ |  | 150 | 6.5 | 200 | 5000 | 30 | 5 |  | 2-176 |
|  | HA-2540 | $x$ | X | $x$ | 400 | 6.0 | 400 | 5000 | 30 | 10 |  | 2-56 |
|  | HA-2539 | X | X | X | 600 | 9.5 | 600 | 5000 | 30 | 10 |  | 2-50 |
| $\begin{aligned} & \frac{1}{\mathbf{4}} \\ & \overrightarrow{0} \\ & \hline \end{aligned}$ | HA-5112 | X | X |  | 60 | 0.3 | 20 | 130 | 250 | 10 | Low Noise | 2-129 |
| $\begin{aligned} & 0 \\ & 0 \\ & \vdots \\ & 0 \end{aligned}$ | HA-2400 | X |  |  | 40 | 0.5 | 30 | 50 | 150 | 10 | Addressable | 2-30 |
|  | HA-2404 |  |  | X | 40 | 0.5 | 30 | 50 | 150 | 10 | Addressable | 2-30 |
|  | HA-2405 |  | x |  | 40 | 0.5 | 30 | 50 | 150 | 10 | Addressable | 2-30 |
|  | HA-2406 |  | $x$ |  | 40 | 0.5 | 30 | 50 | 150 | 10 | Addressable | 2-34 |
|  | HA-5114 | X | X |  | 60 | 0.3 | 20 | 130 | 250 | 10 | Low Noise | 2-129 |

## Selection Guide (Continued)

OPERATIONAL AMPLIFIERS: PRECISION

| Part <br> Number | Temperature Range |  |  | Offset Voltage $(\mu \mathrm{V})$ | Offset Voltage Drift $\left(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\right)$ |  | Open <br> Loop <br> Gain <br> (V/mV) | $\begin{gathered} \text { Noise } \\ \text { Current } \\ (\mathrm{pA} / \sqrt{\mathrm{Hz})} \end{gathered}$ | $\begin{gathered} \text { Noise } \\ \text { Voltage } \\ (\mathrm{nV} / \sqrt{\mathrm{Hz})} \end{gathered}$ | CMRR <br> (dB) | PSRR <br> (dB) | Supply Current (mA) | Comments | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\left\|\begin{array}{c} -55^{\circ} \mathrm{C} \\ 10 \\ +125^{\circ} \mathrm{C} \end{array}\right\|$ | $\left\lvert\, \begin{gathered} 0^{\circ} \mathrm{C} \\ \text { to } \\ +75^{\circ} \mathrm{C} \end{gathered}\right.$ | $\left\|\begin{array}{c} -40^{\circ} \mathrm{C} \\ 10 \\ 185^{\circ} \mathrm{C} \end{array}\right\|$ |  |  |  |  |  |  |  |  |  |  |  |
| HA-5180 | X | X | X | 100 | 5 | 0.00003 | 1000 | 0.01 | 70 | 110 | 105 | 0.8 | JFET | 2-169 |
| HA-5170 | X | X | X | 100 | 2 | 0.02 | 600 | 0.01 | 10 | 100 | 105 | 1.9 | JFET | 2-164 |
| HA-5180A | X | X | X | 100 | 5 | 0.00003 | 1000 | 0.01 | 70 | 110 | 105 | 0.8 | JFET | 2-169 |
| HA-OP07C |  | X |  | 60 | 0.4 | 1 | 10000 | 0.14 | 9.8 | 120 | 130 | 1 |  | 2-12 |
| HA-OP07E |  | $x$ |  | 10 | 0.4 | 1 | 10000 | 0.14 | 9.6 | 120 | 130 | 1 |  | 2-12 |
| HA-OP07 | X |  |  | 10 | 0.4 | 1 | 10000 | 0.14 . | 9.6 | 120 | 130 | 1 |  | 2-12 |
| HA-OP07A | X |  |  | 10 | 0.4 | 1 | 10000 | 0.14 | 9.6 | 120 | 130 | 1 |  | 2-12 |
| HA-OP27 | X | X |  | 10 | 0.2 | 10 | 1500 | 0.60 | 3 | 120 | 120 | 3 |  | 2-20 |
| HA-OP37 | $x$ | X |  | 10 | 0.2 | 10 | 1500 | 0.60 | 3 | 120 | 120 | 3 | High Speed | 2-25 |
| HA-5147 | X | X |  | 10 | 0.2 | 10 | 1800 | 0.60 | 3 | 120 | 120 | 3 | High Speed | 2-148 |
| HA-5134 | x | $x$ |  | 50 | 2.5 | 2.0 | 1000 | 0.60 | 7 | 120 | 120 | 5 | Quad | 2-141 |

OPERATIONAL AMPLFIERS: LOW POWER

|  | Part <br> Number | Temperature Range |  |  | Supply Current ( $\mu \mathrm{A}$ ) | Supply Range (V) | Slew Rate (V/ $\mu \mathrm{s}$ ) at Indicated Supply Current | Gain Bandwidth Product (kHz) at Indicated Supply Current | Output Swing (V) $\pm 15 V$ Power Supplies | Offset <br> Voltage (mV) | Comments | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\left.\begin{array}{\|l\|} -5^{\circ} \mathrm{C} \\ \text { to } \\ -125^{\circ} \mathrm{C} \end{array} \right\rvert\,$ | $\left\|\begin{array}{c} 0^{\circ} \mathrm{C} \\ 10 \\ +75^{\circ} \mathrm{C} \end{array}\right\|$ | $\begin{gathered} -40^{\circ} \mathrm{C} \\ 10 \\ +85^{\circ} \mathrm{C} \end{gathered}$ |  |  |  |  |  |  |  |  |
|  | HA-5141 | $x$ | X |  | 50 | +2/+40 | 1.0 | 400 | $0 /+3\left(+5 \mathrm{~V}_{\mathrm{S}}\right)$ | 0.7 |  | 2-142 |
|  | HA-5141A | X | X |  | 45 | +2/+40 | 1.5 | 400 | $0 /+4\left(+5 \mathrm{~V}_{\mathrm{S}}\right)$ | 0.5 |  | 2-142 |
|  | HA-5151 | X | X |  | 200 | $+2 /+40$ | 4 | 1300 | $\pm 10$ | 2 | Lower Noise | 2-153 |
| $\begin{aligned} & \text { n } \\ & \stackrel{1}{3} \\ & 0 \end{aligned}$ | HA-5142 | X | X |  | 50 | +2/+40 | 1.0 | 400 | $0 /+3\left(+5 \mathrm{~V}_{\mathrm{S}}\right)$ | 0.7 |  | 2-142 |
|  | HA-5142A | « | X |  | 45 | +2/+40 | 1.5 | 400 | $0 /+4\left(+5 \mathrm{~V}_{\mathrm{S}}\right)$ | 0.5 |  | 2-142 |
|  | HA-5152 | X | $x$ |  | 200 | +2/+40 | 4 | 1300 | $\pm 10$ | 2 | Lower Noise | 2-153 |
| $\begin{aligned} & 0 \\ & \frac{0}{8} \\ & \substack{0} \end{aligned}$ | HA-5144 | X | x |  | 50 | +2/+40 | 1.0 | 400 | $0 /+3\left(+5 \mathrm{~V}_{\text {S }}\right)$ | 0.7 |  | 2-142 |
|  | HA-5144A | X | X |  | 45 | +2/+40 | 1.0 | 400 | $0 /+3\left(+5 \mathrm{~V}_{\mathrm{S}}\right)$ | 0.7 |  | 2-142 |
|  | HA-5154 | $x$ | X |  | 200 | +2/+40 | 4 | 1300 | $\pm 10$ | 2 | Lower Noise | 2-153 |

## Selection Guide (Continued)

OPERATIONAL AMPLIFIERS: GENERAL PURPOSE

|  | Part Number | Temp. Range |  |  | Gain <br> Bandwidth Product (MHz) | Slew Rate (V/ $/ \mathrm{s}$ ) | Offset <br> Voltage (mV) | Bias Current (nA) | Noise Voltage $(\mathrm{nV} / \sqrt{\mathrm{Hz}})$ | Open <br> Loop <br> Gain <br> (V/mV) | Common Mode Range (V) $\pm 15 \mathrm{~V}$ Power Supplies | Supply Current (mA) | Comments | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\left\|\begin{array}{c} -55^{\circ} \mathrm{C} \\ \text { to } \\ +125^{\circ} \mathrm{C} \end{array}\right\|$ | $\begin{gathered} 0^{\circ} \mathrm{C} \\ 10 \\ 10 \\ +75^{\circ} \mathrm{C} \end{gathered}$ | $\left\lvert\, \begin{gathered} -40^{\circ} \mathrm{C} \\ 10 \\ +85^{\circ} \mathrm{C} \end{gathered}\right.$ |  |  |  |  |  |  |  |  |  |  |
|  | HA-2600 | X |  |  | 12 | 7 | 0.5 | 1 | 16 | 150 | $\pm 11$ | 3 |  | 2-72 |
|  | HA-2602 | X |  |  | 12 | 7 | 3 | 15 | 16 | 150 | $\pm 11$ | 3 |  | 2-72 |
|  | HA-2605 |  | X |  | 12 | 7 | 3 | 5 | 16 | 150 | $\pm 11$ | 3 |  | 2-72 |
|  | HA-5101 | X | X |  | 8 | 3 | 0.5 | 130 | 4.3 | 250 | $\pm 12$ | 5 | Low Noise | 2-128 |
| $\begin{aligned} & 0 \\ & 5 \\ & 5 \\ & \hline \end{aligned}$ | HA-5102 | $x$ | X |  | 8 | 3 | 0.5 | 130 | 4.3 | 250 | $\pm 12$ | 5 | Low Noise | 2-129 |
|  | HA-5112 | X | X |  | 60 | 20 | 0.5 | 130 | 4.3 | 250 | $\pm 12$ | 5 | Low Noise | 2-129 |
| $\begin{aligned} & 0 \\ & 0 \\ & \substack{4 \\ 0 \\ \hline} \end{aligned}$ | HA-2400 | X |  |  | 40 | 30 | 4 | 50 | 20 | 150 | $\pm 9$ | 4.8 | Addressable | 2-30 |
|  | HA-2404 |  |  | X | 40 | 30 | 4 | 50 | 20 | 150 | $\pm 9$ | 4.8 | Addressable | 2-30 |
|  | HA-2405 |  | X |  | 40 | 30 | 4 | 50 | 20 | 150 | $\pm 9$ | 4.8 | Addressable | 2-30 |
|  | HA-2406 |  | X |  | 40 | 30 | 4 | 50 | 20 | 150 | $\pm 9$ | 4.8 | Addressable | 2-34 |
|  | HA-5104 | X | X |  | 8 | 3 | 0.5 | 130 | 4.3 | 250 | $\pm 12$ | 5 | Low Noise | 2-129 |
|  | HA-5114 | X | X |  | 60 | 20 | 0.5 | 130 | 4.3 | 250 | $\pm 12$ | 5 | Low Noise | 2-129 |

OPERATIONAL AMPLIFIERS: HIGH VOLTAGE

| Part Number | Features | Applications | Page |
| :---: | :---: | :---: | :---: |
| HA-2640 | - Slew Rate: $\quad 1 \mathrm{~V} / \mu \mathrm{S}$ | - Industrial Controt Systems | 2-84 |
| HA-2645 | - Bandwidth: 4 MHz <br> - Input Offset Voltage: 4 mV <br> - Offset Current: 5nA <br> - Output Voltage Swing: $\pm 35 \mathrm{~V}$ <br> - Input Voltage Range: $\pm 35 \mathrm{~V}$ <br> - Supply Range: $\pm 10 \mathrm{~V}$ to $\pm 40 \mathrm{~V}$ <br> - Output Overload Protection | - Power Supplies <br> - High Voltage Regulators <br> - Resolver Excitation <br> - Signal Conditioning <br> - Signal Conditioning | 2-84 |

## Selection Guide (Continued)

OPERATIONAL AMPLIFIERS: ADDRESSABLE


OPERATIONAL AMPLIFIERS: CURRENT BUFFERS

| Part Number | Features |  | Applications | Page |
| :---: | :---: | :---: | :---: | :---: |
| HA-5033 | - Differential Phase Error: <br> - Differential Gain Error: <br> - High Slew Rate: <br> - Wide Power Bandwidth: <br> - Fast Rise Time: <br> - Wide Power Supply Range: | $\begin{aligned} & 0.10 \\ & 0.1 \% \\ & 1300 \mathrm{~V} / \mu \mathrm{s} \\ & 80 \mathrm{MHz} \\ & 3 \mathrm{~ns} \\ & \pm 5 / \pm 16 \mathrm{~V} \end{aligned}$ | - Video Buffers <br> - HF Buffers <br> - Op Amp Isolation Buffers <br> - High Speed Line Drivers <br> - Impedance matching | 2-120 |
| HA-5002 | - High Slew Rate <br> - High Output Current <br> - Low Quiescent Current | $\begin{aligned} & 1300 \mathrm{~V} / \mu \mathrm{s} \\ & 200 \mathrm{~mA} \\ & 9 \mathrm{~mA} \end{aligned}$ |  | 2-116 |
| HA-2630 | Also see HA-2542 |  |  |  |

## COMPARATORS

| Part Number | Features |  | Applications | Page |
| :---: | :---: | :---: | :---: | :---: |
| HA-4900 | - Fast Response Time: | 130 ns | - Threshold Detectors | 2-109 |
| HA-4902 | - Low Offset Voltage: | 2 mV | - Zero Crossing Detectors |  |
| HA-4905 | - Low Offset Current: | 10 nA | - Window Detectors |  |
|  | - Single or Dual Supply |  | - Interface |  |
|  | - Analog and logic supplies separated for easier interface and noise immunity |  | - Oscillators |  |

## Selection Guide (Continued)

## CONTROL FUNCTIONS

INDUCTION MOTOR ENERGY SAVER

| Part Number | Features | Applications | Page |
| :---: | :---: | :---: | :---: |
| HV-1000 | - HV-1000: Operates directly off 110 VAC line <br> - No Power Supply Required <br> - Provides Power Savings from $10 \%$ to $50 \%$ for motors with light or variable loads <br> - SCR output triggers Triac directly <br> - Load Anticipator senses shock loads and responds instantly with full power <br> - Withstands line surges up to 3500 V <br> - Allows motor to run cooler and quieter <br> - Can be mounted inside motor <br> - Requires only 3 resistors, 3 capacitors and one Triac to assemble complete controller | - Power Tools <br> - Disk Drives <br> - Heat Pumps <br> - Presses <br> - Conveyors <br> - Any application where a single phase motor will occasionally drive at less than its rated load | 2-183 |

## Operational Amplifiers Glossary

## AVERAGE INPUT OFFSET CURRENT DRIFT (دIOS/ $\Delta T$ )

- The ratio of the change in the offset current to the change in temperature producing it.
AVERAGE OFFSET VOLTAGE DRIFT $\left(\Delta V_{\text {OS }} / \Delta T\right)$ - The ratio of the change in the offset voltage to the change in temperature producing it.

BANDWIDTH (BW) - That frequency at which the gain of the amplifier is 3 dB below its low frequency value.
CHANNEL SEPARATION - The ratio of the input of a driven amplifier to the output of an adjacent undriven amplifier.

COMMON MODE INPUT VOLTAGE (VIC) - The average of the two input voltages.

COMMON MODE INPUT VOLTAGE RANGE (VICR) - The range of voltage that if exceeded at either input terminal will cause the amplifer to cease operating properly.

COMMON MODE REJECTION RATIO (CMRR) - The ratio of the differential voltage gain to the common mode voltage gain.

Note: This is measured by determining the ratio of the change in input common-mode voltage to the resulting change in offset voltage.

COMMON MODE RESISTANCE (ric) - The value of resistance looking into both inputs tied together.
DIFFERENTIAL INPUT RESISTANCE ( $r_{i d}$ ) - The value of resistance between two ungrounded inputs.
FULL POWER BANDWIDTH (FPBW) - The maximum frequency at which a full size undistorted sine wave can be obtained at the output of the amplifier.
GAIN BANDWIDTH PRODUCT - The product of the gain and bandwidth at some specified frequency.

INPUT BIAS CURRENT (IBIAS) - The average of the currents flowing into the input terminals when the output is at zero voltage.

INPUT CAPACITANCE (CIN) - The capacitance of either input with the other grounded.
INPUT NOISE CURRENT (in) - The input noise current that would reproduce the noise seen at the output if all amplifier noise sources were set to zero and the source impedances were large compared to the optimum source impedance.

INPUT OFFSET CURRENT (IOS) - The difference in the currents flowing into the two input terminals when the output is at zero voltage.
INPUT OFFSET VOLTAGE ( $V_{O S}$ ) - The differential D.C. voltage required to zero the output voltage with no
input signal or load. Input offset voltage may also be defined for the case where two equal resistances are inserted in series with the input leads.

INPUT NOISE VOLTAGE ( $e_{n}$ ) - The input noise voltage that would reproduce the noise seen at the output if all the amplifier noise sources and source resistances were set to zero.

INPUT RESISTANCE (RIN) - The ratio of the change in input voltage to the change in input current at either terminal with the other grounded.

LARGE SIGNAL VOLTAGE GAIN ( $A_{\mathbf{v}}$ ) - The ratio of the peak to peak output voltage swing (over a specified range) to the change in input voltage required to drive the output.
OUTPUT CURRENT (IOUT) - The output current available from the amplifier at some specified output voltage.

OUTPUT RESISTANCE (RO) - The ratio of the change in output voltage to the change in output current.
OUTPUT SHORT CIRCUIT CURRENT (ISC) - The maximum output current available from the amplifier with the output shorted to ground (or other specified potential)
OUTPUT VOLTAGE SWING (VOUT) - The peak to peak output voltage swing, referred to ground, that can be obtained without clipping under specified loading conditions.
OVERSHOOT - Peak excursion above final value of an output step response.

POWER SUPPLY REJECTION RATIO (PSRR) - The ratio of the change in input offset voltage to the change in power supply voltage producing it.

RISE TIME ( $\mathrm{tr}_{\mathrm{r}}$ ) - The time required for an output voltage step to change from $10 \%$ to $90 \%$ of its final value, when the input is subjected to a small voltage pulse.

SETTLING TIME - The time required, after application of a step input signal, for the output voltage to settle and remain within a specified error band around the final value.

SLEW RATE (SR) - The rate of change of the output under large signal conditions. Slew rate may be specified separately for both positive and negative going changes.

SUPPLY CURRENT (IS) - The current required from the power supply to operate the amplifier with no load and the output at zero volts.

SUPPLY VOLTAGE RANGE - The range of power supply voltage over which the amplifier may be safely operated.

UNITY GAIN BANDWIDTH - The frequency range from D.C. to that frequency where the amplifiers open loop gain is unity.

Precision Operational Amplifier

## FEATURES

- LOW OFFSET VOLTAGE
- LOW OFFSET VOLTAGE DRIFT
$0.4 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
- LOW NOISE
- OPEN LOOP GAIN
$9 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
107
- BANDWIDTH (UNITY GAIN)
2.5 MHz
- ALL BIPOLAR CONSTRUCTION
- PIN CONFIGURATION SAME AS OP-07


## APPLICATIONS

- HIGH GAIN INSTRUMENTATION
- PRECISION DATA ACQUISITION
- PRECISION INTEGRATORS
- BIOMEDICAL AMPLIFIERS
- PRECISION THRESHOLD DETECTORS


## DESCRIPTION

The HA-OP07 is a precision operational amplifier manufactured using a combination of key technological advancements to provide outstanding input characteristics.

A Super Beta input stage is combined with laser trimming, dielectric isolation, and matching techniques to produce $10 \mu \mathrm{~V}$ (Max.) input offset voltage and $0.4 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ input offset voltage average drift. Other features enhanced by this process include $9 n \mathrm{~V}$ (Typ.) Input Noise Voltage, 1nA Input Bias Current, and 140dB Open Loop Gain.

These features coupled with 120dB CMRR and PSRR make the HA-OP07 an ideal device for precision DC instrumentation amplifiers. Excellent input characteristics in conjunction with 2.5 MHz bandwidth and $0.8 \mathrm{~V} / \mu \mathrm{s}$ slew rate, makes this amplifier extremely useful for precision integrator and biomedical amplifier designs. These amplifiers are also well suited for precision data acquisition and for accurate threshold detector applications.

The HA-OP07 is packaged in an 8 pin (T0-99) can, an 8 lead Cerdip, an 8 pin epoxy DIP and is compatible with OP-07 configuration.

HA-0P07/HA-0P07A are specified for $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ operation while the HA-0P07C/HA-0P07E operate from $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$.

## PINOUTS

TOP VIEWS
"Caution:
ESD Sensitive Device"
BALANCE


SCHEMATIC


## ABSOLUTE MAXIMUM RATINGS

(Note 1)

Supply Voltage
Internal Power Dissipation (Note 2)
Differential Input Voltage
Input Voltage
Output Short Circuit Duration
$\pm 22 \mathrm{~V}$
500 mW
$\pm 15 \mathrm{~V}$
$\pm$ V Supplies Indefinite

Storage Temperature Range
$J$ and $Z$ Packages $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Operating Temperature Range
OP-07A, OP-07
OP-07E, OP-07C

ELECTRICAL CHARACTERISTICS at $V_{S}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise stated.

| SYMBOL | PARAMETER | CONDITIONS | HA-0P07A |  |  | HA-OP07 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $\mathrm{V}_{0} \mathrm{~S}$ | Input Offset Voltage |  | - | 10 | 25 | - | 10 | 75 | $\mu \mathrm{V}$ |
| Ios | Input Offset Current |  |  |  | 2.0 |  |  | 2.8 | nA |
| IB | Input Bias Current |  | - | $\pm 1.0$ | $\pm 2.0$ | - | $\pm 1.0$ | $\pm 3.0$ | nA |
| $\mathrm{e}_{\mathrm{np}-\mathrm{p}}$ | Input Noise Voltage | 0.1 Hz to 10 Hz | - | - | 0.6 | - | - | 0.6 | $\mu \mathrm{V}_{\mathrm{p}-\mathrm{p}}$ |
| $\mathrm{e}_{\mathrm{n}}$ | Input Noise Voltage Density | $\begin{aligned} \mathrm{f}_{0} & =10 \mathrm{~Hz} \\ \mathrm{f}_{0} & =100 \mathrm{~Hz} \\ \mathrm{f}_{0} & =1000 \mathrm{~Hz} \end{aligned}$ | - | $\begin{gathered} 13.0 \\ 10.0 \\ 9.6 \end{gathered}$ | $\begin{aligned} & \hline 18.0 \\ & 13.0 \\ & 11.0 \end{aligned}$ | - | $\begin{gathered} \hline 13.0 \\ 10.0 \\ 9.6 \end{gathered}$ | $\begin{aligned} & 18.0 \\ & 13.0 \\ & 11.0 \end{aligned}$ | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $I_{\text {np-p }}$ | Input Noise Current | 0.1 Hz to 10 Hz | - | 15.0 | 30 | - | 15.0 | 30 | $p A_{p-p}$ |
| $I_{n}$ | Input Noise Current Density | $\begin{gathered} f_{0}=10 \mathrm{~Hz} \\ f_{0}=100 \mathrm{~Hz} \\ f_{0}=1000 \mathrm{~Hz} \end{gathered}$ | $\begin{aligned} & \text { - } \\ & \text { - } \end{aligned}$ | $\begin{gathered} 0.4 \\ 0.17 \\ 0.14 \end{gathered}$ | $\begin{aligned} & \hline 0.80 \\ & 0.23 \\ & 0.17 \end{aligned}$ |  | $\begin{gathered} \hline 0.4 \\ 0.17 \\ 0.14 \end{gathered}$ | $\begin{aligned} & \hline 0.80 \\ & 0.23 \\ & 0.17 \end{aligned}$ | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| RIN | Input Resistance Differential Mode |  | 20 | 30 | - | 20 | 30 | - | $M \Omega$ |
| IVR | Input Voltage Range |  | $\pm 12$ | - | - | $\pm 12$ | - | - | V |
| CMRR | Common Mode Rejection Ratio | $\mathrm{V}_{\text {CM }}= \pm 10 \mathrm{~V}$ | 110 | 120 | - | 110 | 120 | - | dB |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{S} \pm 3 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 100 | 130 | - | 100 | 130 | - | dB |
| Avo | Large Signal Voltage Gain | (Note 3) | 120 | 140 | - | 120 | 140 | - | dB |
| $\mathrm{V}_{0}$ | Output Voltage Swing | $\begin{aligned} & R_{\mathrm{L}}=2 \mathrm{~K} \Omega \\ & R_{\mathrm{L}}=600 \Omega \end{aligned}$ | $\begin{aligned} & \pm 12 \\ & \pm 10 \end{aligned}$ | $\pm 12$ | - | $\begin{aligned} & \pm 12 \\ & \pm 10 \end{aligned}$ | $\pm 12$ | - | V |
| SR | Slewing Rate | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | 0.5 | 0.8 | - | 0.5 | 0.8 | - | $\mathrm{V} / \mu \mathrm{s}$ |
| BW | Closed Loop Bandwidth | AVCL $=+1.0$ | 0.6 | 2.5 | - | 0.6 | 2.5 | - | MHz |
| R0 | Open Loop Output Resistance | $f=100 \mathrm{~Hz}$ | - | 45 | - | - | 45 | - | $\Omega$ |
| ${ }^{\prime} \mathrm{CC}$ | Supply Current | No Load | - | 1.0 | 1.3 | - | 1.0 | 1.3 | mA |
| $P_{\text {D }}$ | Power Consumption | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}= \pm 15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}= \pm 3 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 6.0 \end{aligned}$ | $\begin{gathered} 39 \\ 7.8 \end{gathered}$ |  | $\begin{aligned} & 30 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 39 \\ & 7.8 \end{aligned}$ | mW |

ELECTRICAL CHARACTERISTICS at $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V},-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$, unless otherwise stated.

| SYMBOL | PARAMETER | CONDITIONS | HA-0P07E |  |  | HA-0P07C |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $\mathrm{V}_{0 S}$ | Input Offset Voltage |  | - | 50 | 130 | - | 50 | 250 | $\mu \mathrm{V}$ |
| TCV ${ }_{\text {OS }}$ | Avg. Input Offset Voltage Drift Without External Trim |  | - | 0.4 | 0.6 | - | 0.4 | 1.3 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Ios | Input Offset Current |  | - | - | 5.3 | - | - | 8.0 | nA |
| TClos | Avg. Input Offset Current Drift |  | - | 20 | 40 | - | 20 | 50 | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current |  | - | - | 5.5 | - | - | 9.0 | nA |
| $\mathrm{TCl}_{8}$ | Avg. Input Bias Current Drift |  | - | 20 | 40 | - | 20 | 50 | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| IVR | Input Voltage Range |  | $\pm 12$ | - | - | $\pm 12$ | - | - | V |
| CMRR | Common Mode Rejection Ratio | $V_{C M}= \pm 10 \mathrm{~V}$ | 110 | 120 | - | 106 | 120 | - | dB |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{S}= \pm 3 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 100 | 130 | - | 94 | 130 | - | dB |
| Avo | Large Signal Voltage Gain | ( Note 3) | 120 | - | - | 100 | - | - | dB |
| $\mathrm{V}_{0}$ | Output Voltage Swing | $\begin{gathered} \mathrm{R}_{\mathrm{L}}=600 \Omega \\ \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \end{gathered}$ | $\begin{aligned} & \pm 10 \\ & \pm 12 \end{aligned}$ | - | - | $\begin{aligned} & \pm 10 \\ & \pm 11.5 \end{aligned}$ | - | - | V |

NOTES: 1. Absolute maximum ratings are limiting values, applied individually beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied.
2. Derate at $6.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ for operation at ambient temperatures above $+75^{\circ} \mathrm{C}$.
3. $V_{\text {OUT }}= \pm 10 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$. Gain $d B=20 \log _{10}$ Average
$\therefore 120 \mathrm{~dB}=1000 \mathrm{~V} / \mathrm{mV}$
$140 \mathrm{~dB}=10,000 \mathrm{~V} / \mathrm{mV}$

ELECTRICAL CHARACTERISTICS at $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise stated.

| SYMBOL | PARAMETER | CONDITIONS | HA-0P07E |  |  | HA-0P07C |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $\mathrm{V}_{0}$ | Input Offset Voltage |  | - | 10 | 75 | - | 60 | 150 | $\mu \mathrm{V}$ |
| Ios | Input Offset Current |  | - | - | 3.8 | - | - | 6.0 | nA |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current |  | - | $\pm 1.0$ | $\pm 4.0$ | - | $\pm 1.0$ | $\pm 7.0$ | $n \mathrm{~A}$ |
| $\mathrm{e}_{\text {np-p }}$ | Input Noise Voltage | 0.1 Hz to 10 Hz | - | - | 0.6 | - | - | 0.65 | $\mu \mathrm{V}_{\mathrm{p} \text {-p }}$ |
| $\mathrm{e}_{\mathrm{n}}$ | Input Noise Voltage Density | $\begin{gathered} f_{0}=10 \mathrm{~Hz} \\ f_{0}=100 \mathrm{~Hz} \\ f_{0}=1000 \mathrm{~Hz} \\ \hline \end{gathered}$ | - | $\begin{gathered} \hline 13.0 \\ 10.0 \\ 9.6 \end{gathered}$ | $\begin{aligned} & 18.0 \\ & 13.0 \\ & 11.0 \end{aligned}$ | - | $\begin{aligned} & \hline 13.0 \\ & 10.2 \\ & 9.8 \end{aligned}$ | $\begin{aligned} & 20.0 \\ & 13.5 \\ & 11.5 \end{aligned}$ | $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ |
| Inp-p | Input Noise Current | 0.1 Hz to 10 Hz | - | 15.0 | 30 | - | 15.0 | 35 | $p A_{p-p}$ |
| $I_{n}$ | Input Noise Current Density | $\begin{aligned} f_{0} & =10 \mathrm{~Hz} \\ f_{0} & =100 \mathrm{~Hz} \\ f_{0} & =1000 \mathrm{~Hz} \end{aligned}$ | - | $\begin{gathered} \hline 0.4 \\ 0.17 \\ 0.14 \end{gathered}$ | $\begin{aligned} & 0.80 \\ & 0.23 \\ & 0.17 \end{aligned}$ | - | $\begin{gathered} \hline 0.4 \\ 0.17 \\ 0.14 \end{gathered}$ | $\begin{aligned} & 0.90 \\ & 0.27 \\ & 0.18 \end{aligned}$ | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| RIN | Input Resistance Differential Mode |  | 20 | 30 | - | 20 | 30 | - | $\mathrm{M} \Omega$ |
| IVR | Input Voltage Range |  | $\pm 12$ | - | - | $\pm 12$ | - | - | V |
| CMRR | Common Mode Rejection Ratio | $\mathrm{V}_{\text {CM }}= \pm 10 \mathrm{~V}$ | 110 | 120 | - | 106 | 120 | - | dB |
| PSRR | Power Supply Rejection Ratio | V $\pm 3 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | 100 | 130 | - | 94 | 130 | - | dB |
| Avo | Large Signal Voltage Gain | (Note 3) | 120 | 140 | - | 100 | 140 | - | dB |
| $\mathrm{V}_{0}$ | Output Voltage Swing | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=2 \mathrm{~K} \Omega \\ & \mathrm{R}_{\mathrm{L}}=600 \Omega \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 12 \\ & \pm 10 \end{aligned}$ | $\pm 12$ | - | $\begin{gathered} \pm 11.5 \\ \pm 10 \end{gathered}$ | $\pm 12$ | - | V |
| SR | Slewing Rate | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | 0.5 | 0.8 | - | 0.5 | 0.8 | - | $\mathrm{V} / \mathrm{\mu s}$ |
| BW | Closed Loop Bandwidth | AVCL $=+1.0$ | 0.6 | 2.5 | - | 0.6 | 2.5 | - | MHz |
| R0 | Open Loop Output Resistance | $\mathrm{f}=100 \mathrm{~Hz}$ | - | 45 | - | - | 45 | - | $\Omega$ |
| ICC | Supply Current | No Load | - | 1.0 | 1.3 | - | 1.0 | 1.7 | mA |
| $P_{\text {D }}$ | Power Consumption | $\begin{aligned} & V_{C C}= \pm 15 \mathrm{~V} \\ & V_{C C}= \pm 3 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & \hline 35 \\ & 6.0 \end{aligned}$ |  |  | $\begin{gathered} \hline 50 \\ 8 \\ \hline \end{gathered}$ | mW |

ELECTRICAL CHARACTERISTICS at $V_{S}= \pm 15 \mathrm{~V}, 0^{\circ} \mathrm{C} \leq T_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$, unless otherwise stated.

| SYMBOL | PARAMETER | CONDITIONS | HA-0P07E |  |  | HA-0P07C |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Vos | Input Offset Voltage |  | - | 50 | 130 | - | 50 | 250 | $\mu \mathrm{V}$ |
| TCV ${ }_{\text {OS }}$ | Avg. Input Offset Voltage Drift Without External Trim |  | - | 0.4 | 0.6 | - | 0.4 | 1.3 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Ios | Input Offset Current |  | - | - | 5.3 | - | - | 8.0 | nA |
| TClos | Avg. Input Offset Current Drift |  | - | 20 | 40 | - | 20 | 50 | ${ }^{\mathrm{pA} /}{ }^{\circ} \mathrm{C}$ |
| 1 B | Input Bias Current |  | - | - | 5.5 | - | - | 9.0 | nA |
| $\mathrm{TCl}_{\mathrm{B}}$ | Avg. Input Bias Current Drift |  | - | 20 | 40 | - | 20 | 50 | $\mathrm{pA} / \mathrm{OC}$ |
| IVR | Input Voltage Range |  | $\pm 12$ | - | - | $\pm 12$ | - | - | V |
| CMRR | Common Mode Rejection Ratio | $\mathrm{V}_{\text {CM }}= \pm 10 \mathrm{~V}$ | 110 | 120 | - | 106 | 120 | - | dB |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}= \pm 3 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$. | 100 | 130 | - | 94 | 130 | - | dB |
| Avo | Large Signal Voltage Gain | (Note 3) | 120 | - | - | 100 | - | - | dB |
| $\mathrm{V}_{0}$ | Output Voltage Swing | $\begin{gathered} R_{L}=600 \Omega \\ R_{L}=2 \mathrm{k} \Omega \end{gathered}$ | $\begin{aligned} & \pm 10 \\ & \pm 12 \end{aligned}$ | - | - | $\begin{aligned} & \pm 10 \\ & \pm 11.5 \end{aligned}$ | - | - | V |

NOTES: 1. Absolute maximum ratings are limiting values, applied individually beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied.
2. Derate at $6.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ for operation at ambient temperatures above $+75^{\circ} \mathrm{C}$.
3. $V_{\text {OUT }}= \pm 10 \mathrm{~V} ; R_{\mathrm{L}}=2 \mathrm{k} \Omega$. Gain $\mathrm{dB}=20 \log _{10}$ Average
$\therefore 120 \mathrm{~dB}=1000 \mathrm{~V} / \mathrm{mV}$
$140 \mathrm{~dB}=10,000 \mathrm{~V} / \mathrm{mV}$

## SLEW RATE AND TRANSIENT RESPONSE TEST CIRCUIT



SMALL SIGNAL RESPONSE
Vertical Scale: (Volts: 50mV/Div. Output) (Volts: $100 \mathrm{mV} /$ Div. Input) Horizontal Scale: (Time: $1 \mu \mathrm{~s} /$ Div.)

LARGE SIGNAL RESPONSE Vertical Scale: (Volts: 5V/Div.) Horizontal Scale: (Time: $5 \mu \mathrm{~s} /$ Div.)


## SETTLING TIME CIRCUIT



INPUT OFFSET VOLTAGE, INPUT BIAS AND OFFSET CURRENT VS. TEMPERATURE


OFFSET VOLTAGE
STABILITY VS. TIME


INPUT BIAS CURRENT VS. DIFFERENTIAL INPUT VOLTAGE



OPEN LOOP FREQUENCY RESPONSE


CLOSED LOOP FREQUENCY RESPONSE FOR VARIOUS CLOSED LOOP GAINS


OUTPUT VOLTAGE SWING VS. frequency and supply voltage


SMALL SIGNAL BANDWIDTH AND PHASE MARGIN VS. LOAD CAPACITANCE


MAXIMUM OUTPUT VOLTAGE SWING VS. LOAD RESISTANCE AND SUPPLY VOLTAGE


## NORMALIZED AC PARAMETERS

VS. SUPPLY VOLTAGE


CMRR VS. FREQUENCY


## SETTLING TIME FOR VARIOUS OUTPUT STEP VOLTAGES




## POWER SUPPLY CURRENT VS.

 TEMPERATURE AND SUPPLY VOLTAGE

## APPLYING THE HA-OPO7 OPERATIONAL AMPLIFIERS

1. POWER SUPPLY DECOUPLING: Although not absolutely necessary, it is recommended that all power supply lines be decoupled with $.01 \mu \mathrm{~F}$ ceramic capacitors to ground. Decoupling capacitors should be located as near to the amplifier terminals as possible.
2. CONSIDERATIONS FOR PROTOTYPING: The following list of recommendations are suggested for prototyping.

- Resolving low level signals requires minimizing leakage currents caused by external circuitry. Use of quality insulating materials, thorough cleaning of insulating surfaces, and implementation of moisture barriers when required is suggested.
- Error voltages generated by theromocouples formed between dissimilar metals in the presence of temperature gradients should be minimized. Isolation of low level circuitry from heat generating components is recommended.
- Shielded cable input leads, guard rings, and shield drivers are recommended for the most critical applications.

3. When driving large capacitive loads ( $>500 \mathrm{pF}$ ), as small value resistor ( $\approx 50 \Omega$ ) should be connected in series with the output and inside the feedback loop.
4. OFFSET VOLTAGE ADJUSTMENT: A $20 \mathrm{~K} \Omega$ balance potentiometer is recommended if offset nulling is required. However, other potentiometer values such as $10 \mathrm{~K} \Omega, 50 \mathrm{~K} \Omega$, and $100 \mathrm{~K} \Omega$ may be used. The minimum adjustment range for given values is $\pm 2 \mathrm{mV}$.
5. SATURATION RECOVERY: Input and output saturation recovery time is negligible in most applications. However, care should be exercised to avoid exceeding the absolute maximum ratings of the device.
6. DIFFERENTIAL INPUT VOLTAGES: Inputs are shunted with back-to-back diodes for overvoltage protection. In applications where differential input voltages in excess of IV are applied between the inputs, the use of limiting resistors at the inputs is recommended.

OFFSET NULLING CONNECTIONS


* Although $R p$ is shown equal to 20k, other values such as 50k, 100k, and 1M may be used. Range of adjustment is approximately $\pm 2.5 \mathrm{mV}$. $V_{\text {OS }}$ TC of the amplifier is optimized at minimal $V_{\text {OS }}$.

PRECISION INTEGRATOR


The excellent input and gain characteristics of HAOP07 are well suited for precision integrator applications. Accurate integration over seven decades of frequency using HA-OP07, virtually nullifies the need for more expensive chopper-type amplifiers.

## ZERO CROSSING DETECTOR



Low VOS coupled with high open loop Gain, high CMRR, and high PSRR make HA-OP07 ideally suited for precision detector applications.


PRECISION INSTRUMENTATION AMPLIFIER (Av = 100)


PRELIMINARY

Ultra-Low Noise, Precision Operational Amplifier

## Features

- High Slew Rate ................................................... 10 V/ $\mu \mathrm{s}$
- Low Noise ....................................................... 3nV/ $\sqrt{\mathrm{Hz}}$
- Low Drift
$0.2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
- Low VoS
$10 \mu \mathrm{~V}$
- High Gain

1800 V/mV

- High CMRR 126 dB
- Wideband 8.5 MHz


## Description

The HA-OP27 is a low noise operational amplifier offering a remarkable blend of AC and DC parameters. Through advanced processing techniques, this design offers $3 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ of noise at 1 kHz while combining the characteristics of precision and wideband amplifiers.

Laser trimming results in a typical input offset voltage of $10 \mu \mathrm{~V}$ while stabilizing $\mathrm{TCV}_{\text {OS }}$ to $0.2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ without affecting the 8.5 MHz bandwidth or the $10 \mathrm{~V} / \mu$ s slew rate. Precision performance is further enhanced by AVO of $1800 \mathrm{~V} / \mathrm{mV}$, PSRR of $1 \mu \mathrm{~V} / \mathrm{V}$, and CMRR exceeding 120 dB . A modest power consumption of 90 mW and on-chip

## Applications

- Low Level Transducer Amplifiers
- Precision Summing Amplifiers
- Audio Preamplifiers
- Integrators
- Precision Threshold Detectors
compensation for unity gain stability increase the potential uses of this device.

These features make the HA-OP27 an excellent choice for low level signal transducer applications. Additionally, the HA-OP27 is ideally suited for precision summers, audio preamplifiers, stable integrators, and precision threshold detectors.

The HA-OP27 can also be used as a design enhancement by directly replacing the 725, OP05, OP06 and OP07. The HA-OP27 is available in TO-99 Metal Can, both Epoxy and Ceramic 8 pin Mini-DIPs, as well as 20 pin LCC packages.

## Pinouts



## Schematic



## Absolute Maximum Ratings

| ( ${ }^{\text {a }}$ |  |
| :---: | :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

NOTES:

1. Maximum Package Power Dissipation vs. ambient temperature

| Package Type | Maximum Ambient <br> Temperature for Rating | Derate Above Maximum <br> Ambient Temperature |
| :--- | :---: | :---: |
| TO-99 (J) | $80^{\circ} \mathrm{C}$ | $7.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |
| 8-Pin Hermetic DIP (Z) | $75^{\circ} \mathrm{C}$ | $6.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |
| 8-Pin Plastic DIP (P) | $62^{\circ} \mathrm{C}$ | $5.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

2. The OP 27's inputs are protected by back-to-back diodes. Current limiting resistors are not used in order to achieve low noise. If differential input voltage exceeds $\pm 0.7 \mathrm{~V}$, the input current should be limited to 25 mA .
3. For supply voltages less than $\pm 22 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.

Electrical Characteristics at $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

| PARAMETER | SYMBOL | CONDITIONS | HA-OP27A/E |  |  | HA-OP27B/F |  |  | HA-OP27C/G |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Input Offset Voltage <br> Long-Term $\mathrm{V}_{\mathrm{OS}}$ Stability | $\mathrm{V}_{\mathrm{OS}}$ | (Note 1) | - | 10 | 25 | - | 20 | 60 | - | 30 | 100 | $\mu \mathrm{V}$ |
|  | $\mathrm{V}_{\text {OS }}$ /Time | (Note 2) | - | 0.2 | 1.0 | - | 0.3 | 1.5 | - | 0.4 | 2.0 | $\mu \mathrm{V} / \mathrm{Mo}$ |
| Input offset Current | 'os | - | - | 7 | 35 | - | 9 | 50 | - | 12 | 75 | nA |
| Input Bias Current | 'B | - | - | $\pm 10$ | $\pm 40$ | - | $\pm 12$ | $\pm 55$ | - | $\pm 15$ | $\pm 80$ | nA |
| Input Noise Voltage | ${ }^{\text {np-p }}$ | 0.1 Hz to 10 Hz (Note 3, 5) | - | 0.08 | 0.18 | - | 0.08 | 0.18 | - | 0.09 | 0.25 | $\mu \vee \mathrm{p}-\mathrm{p}$ |
| Input Noise Voltage Density | $\mathrm{e}_{\mathrm{n}}$ | $\mathrm{f}_{\mathrm{o}}=10 \mathrm{~Hz}$ (Note 3) | - | 3.5 | 5.5 | - | 3.5 | 5.5 | - | 3.8 | 8.0 |  |
|  | $e_{n}$ | $\mathrm{f}_{\mathrm{O}}=30 \mathrm{~Hz}$ (Note 3) | - | 3.1 | 4.5 | - | 3.1 | 4.5 | - | 3.3 | 5.6 | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  |  | $\mathrm{f}_{\mathrm{O}}=1000 \mathrm{~Hz}$ (Note 3) | - | 3.0 | 3.8 | - | 3.0 | 3.8 | - | 3.2 | 4.5 |  |
| Input Noise Current Density | In | $\mathrm{f}_{\mathrm{O}}=10 \mathrm{~Hz}$ (Note 3) | - | 1.7 | 4.0 | - | 1.7 | 4.0 | - | 1.7 | - |  |
|  |  | $\mathrm{f}_{\mathrm{o}}=30 \mathrm{~Hz}$ (Note 3) | - | 1.0 | 2.3 | - | 1.0 | 2.3 | - | 1.0 | - | $\rho \mathrm{A} / \sqrt{\mathrm{Hz}}$ |
|  |  | $\mathrm{f}_{\mathrm{O}}=1000 \mathrm{~Hz}($ Note 3) | - | 0.4 | 0.6 | - | 0.4 | 0.6 | - | 0.4 | 0.6 |  |
| Input Resistance-Differential-Mode | $\mathrm{R}_{\mathrm{IN}}$ | (Note 4) | 1.5 | 6 | - | 1.2 | 5 | - | 0.8 | 4 | - | M $\Omega$ |
| Input Resistance--Common-Mode | $\mathrm{R}_{\text {INCM }}$ | (Note 4) | - | 3 | - | - | 2.5 | - | - | 2 | - | $\mathrm{G} \Omega$ |
| Input Voltage Range | IVR |  | $\pm 11.0$ | $\pm 12.3$ | - | $\pm 11.0$ | $\pm 12.3$ | - | $\pm 11.0$ | $\pm 12.3$ | - | $v$ |
| Common-Mode Rejection Ratio | CMRR | $\mathrm{V}_{\mathrm{CM}}= \pm 11 \mathrm{~V}$ | 114 | 126 | - | 106 | 123 | - | 100 | 120 | - | dB |
| Power Supply Rejection Ratio | PSSR | $\mathrm{V}_{S}= \pm 4 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | - | 1 | 10 | - | 1 | 10 | - | 2 | 20 | $\mu \mathrm{V} / \mathrm{V}$ |
| Large-Signal Voltage Gain | $A_{\text {vo }}$ | $R_{L} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 1000 | 1800 | - | 1000 | 1800 | - | 700 | 1500 | - |  |
|  |  | $\mathrm{R}_{\mathrm{L}} \geq 1 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 800 | 1500 | - | 800 | 1500 | - | 600 | 1500 | - | $\mathrm{V} / \mathrm{mV}$ |
|  |  | $\begin{gathered} R_{L}=600 \Omega, V_{0}= \pm 1 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{S}}= \pm 4 \mathrm{~V},(\text { Note } 4) \end{gathered}$ | 250 | 700 | - | 250 | 700 | - | 200 | 500 | - |  |
| Output Voltage Swing | $\mathrm{v}_{0}$ | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 12.0$ | $\pm 13.8$ | - | $\pm 12.0$ | $\pm 13.8$ | - | $\pm 11.5$ | $\pm 13.5$ | - |  |
|  |  | $R_{L} \geq 600 \Omega$ | $\pm 10.0$ | $\pm 11.5$ | - | $\pm 10.0$ | $\pm 11.5$ | - | $\pm 10.0$ | $\pm 11.5$ | - | v |
| Slew Rate | SR | $R_{L} \geq 2 k \Omega$ (Note 4) | 7.0 | 10 | - | 7.0 | 10 | - | 7.0 | 10 | - | $\mathrm{V} / \mu \mathrm{s}$ |
| Gain Bandwidth Prod. | GBW | (Note 4) | 5.0 | 8.5 | - | 5.0 | 8.5 | - | 5.0 | 8.5 | - | MHz |
| Open Loop Output Resistance | $\mathrm{R}_{\mathrm{O}}$ | $\begin{gathered} \mathrm{V}_{\mathrm{O}}=0, \mathrm{I}_{\mathrm{O}}=0 \\ (\text { Note } 4) \end{gathered}$ | - | 70 | - | - | 70 | - | - | 70 | - | $\Omega$ |
| Power Consumption | $\mathrm{P}_{\mathrm{d}}$ | $v_{\mathrm{O}}=0$ | - | 90 | 140 | - | 90 | 140 | - | 100 | 170 | mW |
| Offset Adjustment Range |  | $R_{P}=10 \mathrm{k} \Omega$ | - | $\pm 4.0$ | - | - | $\pm 4.0$ | - | - | $\pm 4.0$ | - | mV |

## NOTES:

1. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power. $A / E$ Grades Guaranteed Fully Warmed up.
2. Long Term Input Offset Voltage Stability refers to the average trend line of $V_{\text {OS }}$ vs. Time over extended periods after the first 30 days of
operation. Excluding the initial hour of operation, changes in $\mathrm{V}_{\mathrm{OS}}$ during the first 30 days are typically $2.5 \mu \mathrm{~V}$.
3. Sample tested.
4. Guaranteed by design.
5. See test circuit and typical 0.1 Hz to 10 Hz noise photograph.

Electrical Characteristics for $V_{S}= \pm 15 \mathrm{~V},-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$, unless otherwise noted.

| PARAMETER | SYMBOL | CONDITIONS | HA-OP27A |  |  | HA-OP27B |  |  | HA-OP27C |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Input Offset Voltage | $\mathrm{V}_{\text {OS }}$ | (Note 1) | - | 30 | 60 | - | 50 | 200 | - | 70 | 300 | $\mu \mathrm{V}$ |
| Average Input | $\mathrm{TCV}_{\text {OS }}$ |  |  |  |  |  |  |  |  |  |  |  |
| Offset Drift | TCV OSN | (Note 2) | - | 0.2 | 0.6 | - | 0.3 | 1.3 | - | 0.4 | 1.8 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current | 'OS |  | $\sim$ | 15 | 50 | - | 22 | 85 | - | 30 | 135 | $n \mathrm{~A}$ |
| Input Bias Current | IS |  | - | $\pm 20$ | $\pm 60$ | - | $\pm 28$ | $\pm 95$ | - | $\pm 35$ | $\pm 150$ | $n \mathrm{~A}$ |
| Input Voltage Range | IVR |  | $\pm 10.3$ | $\pm 11.5$ | - | $\pm 10.3$ | $\pm 11.5$ | - | $\pm 10.2$ | $\pm 11.5$ | - | V |
| Common Mode Rejection Ratio | CMRR | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ | 108 | 122 | - | 100 | 119 | - | 94 | 116 | - | dB |
| Power Supply Rejection Ratio | PSRR | $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | - | 2 | 16 | - | 2 | 20 | - | 4 | 51 | $\mu \mathrm{V} / \mathrm{V}$ |
| Large Signal Voltage Gain | $A_{\text {Vo }}$ | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{~K} \Omega, \mathrm{~V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 600 | 1200 | - | 500 | 1000 | - | 300 | 800 | - | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | , $\mathrm{V}_{\mathrm{OM}}$ | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ | $\pm 11.5$ | $\pm 13.5$ | - | $\pm 11.0$ | $\pm 13.2$ | - | $\pm 10.5$ | $\pm 13.0$ | - | V |

Electrical Characteristics for $V_{S}= \pm 15 \mathrm{~V},-250^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70{ }^{\circ} \mathrm{C}$, unless otherwise noted.

| PARAMETER | SYMBOL | CONDITIONS | HA-OP27E |  |  | HA-OP27F |  |  | HA-OP27G |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Input Offset Voltage | $\mathrm{V}_{\text {OS }}$ |  | - | 20 | 50 | - | 40 | 140 | - | 55 | 220 | $\mu \mathrm{V}$ |
| Average Input | $\mathrm{TCV}_{\text {OS }}$ |  |  |  |  |  |  |  |  |  |  |  |
| Offset Drift | TCVOSN | (Note 2) | - | 0.2 | 0.6 | - | 0.3 | 1.3 | - | 0.4 | 1.8 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current | + IOS | - | - | 10 | 50 | - | 14 | 85 | - | 20 | 135 | $n \mathrm{~A}$ |
| Input Bias Current | ${ }^{\prime}$ | - | - | $\pm 14$ | $\pm 60$ | - | $\pm 18$ | $\pm 95$ | - | $\pm 25$ | $\pm 150$ | nA |
| Input Voltage Range | IVR |  | $\pm 10.5$ | $\pm 11.8$ | - | $\pm 10.5$ | $\pm 11.8$ | - | $\pm 10.5$ | $\pm 11.8$ | - | V |
| Common Mode Rejection Ratio | CMRR | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ | 110 | 124 | - | 102 | 121 | - | 96 | 118 | - | dB |
| Power Supply Rejection Ratio | PSRR | $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | - | 2 | 15 | - | 2 | 16 | - | 2 | 32 | $\mu \mathrm{V} / \mathrm{V}$ |
| Large Signal Voltage Gain | Avo | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 750 | 1500 | - | 700 | 1300 | - | 450 | 1000 | - | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{V}_{\mathrm{OM}}$ | $R_{L} \geq 2 \mathrm{k} \Omega$ | $\pm 11.7$ | $\pm 13.6$ | - | $\pm 11.4$ | $\pm 13.5$ | - | $\pm 11.0$ | $\pm 13.3$ | - | V |

NOTES:

1. Input Offset Voltage measurements are performed by automated test 2. The TCV OS performance is within the specifications unnulled or when equipment approximately 0.5 seconds after application of power. nulled with $R_{p}=8 \mathrm{k} \Omega$ to $20 \mathrm{k} \Omega$.

## Test Circuits

## LARGE AND SMALL SIGNAL RESPONSE TEST CIRCUIT

LARGE SIGNAL RESPONSE



SMALL SIGNAL RESPONSE


Test Circuits (continued)
SUGGESTED OFFSET VOLTAGE ADJUSTMENT


* Offset adjustment range is approximately $\pm 4 \mathrm{mV}$

SUGGESTED STABILITY CIRCUITS


Low resistances are preferred for low noise applications as a $1 \mathrm{~K} \Omega$ resistor has $4 \mathrm{nV} \sqrt{\mathrm{Hz}}$ of thermal noise. Total resistances of greather than $10 \mathrm{~K} \Omega$ on either input can reduce stability. In most high resistance applications, a few picofarads of capacitance across the feedback resistor will improve stability.

GAIN, PHASE SHIFT FREQUENCY


## Typical Performance

0.1 Hz to 10 Hz NOISE TEST CIRCUIT


NOTE: ALL CAPACITOR VALUES ARE FOR NON-POLARIZED CAPACITORS ONLY


VOLTAGE NOISE FREQUENCY


# Ultra-Low Noise, Precision, High-Speed Operational Amplifier 

## Features

- Low Noise $\qquad$ $3 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ at 1 kHz
- Low Drift $\qquad$ $0.2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
- Low VOS $\qquad$ $10 \mu \mathrm{~V}$
- High Gain $\qquad$ 1800 V/mV
- High CMRR $\qquad$ 126 dB
- High Slew Rate $\qquad$ $20 \mathrm{~V} / \mu \mathrm{s}$


## Description

## Applications

- Low Level Transducer Amplifiers
- Instrumentation Amplifiers
- Audio Preamplifiers
- Precision Threshold Detectors
- Signal Conditioners

The HA-OP37 operational amplifier is a connection between precision and high speed performance. The low device noise, $3 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ at 1 KHz , allows accurate high speed amplification of extremely low level signals. Precision is attained by a low VOS of typically $10 \mu \mathrm{~V}$, a high gain of $1800 \mathrm{~V} / \mathrm{mV}$, a differential input resistance of $6 \mathrm{M} \Omega$ and an average input offset drift of just $0.2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$. High speed is guaranteed by a slew rate of $17 \mathrm{~V} / \mu \mathrm{s}$ and a gain bandwidth product of 63 MHz . Also the HA-OP37 has a CMRR above 120 dB and a PSRR of typically $1 \mu \mathrm{~V} / \mathrm{V}$.

This combination of characteristics makes the HA-OP37 an outstanding choice for all low noise, precision and
high speed applications where gains are greater than five. The HA-OP37 can be used for precision threshold detectors, instrumentation amplifiers, many audio circuits such as RIAA phone preamplifiers, and in signal conditioning circuits for data acquisition systems.

The HA-OP37 can also be used as an enhancement for existing designs by directly replacing the 725 , OP05, OP06, OP07 and OP27 where gains are greater than five.

The HA-OP37 is available in TO-99 metal can, both epoxy and ceramic 8 pin mini-DIPs, as well as 20 pin LCC packages.
Absolute Maximum Ratings

Supply Voltage $\qquad$ $\pm 22 \mathrm{~V}$
Internal Power Dissipation (Note 1) .................... 500 mW Input Voltage (Note 3) $\qquad$
$\qquad$
Output Short Circuit Duration ......................... Indefinite
Differential Input Voltage (Note 2) ........................ $\pm 0.7 \mathrm{~V}$
Differential Input Current (Note 2) ...................... $\pm 25 \mathrm{~mA}$
Storage Temperature Range
$\qquad$ -650 C to +1500 C
Operating Temperature Range
HA-OP37A, OP37B, OP37C (J,Z) ....... -550 C to $+125^{\circ} \mathrm{C}$
HA-OP37E, OP37F, OP37G (J,Z) .......... -250 C to $+85^{\circ} \mathrm{C}$
HA-OP37E, OP37F, OP37G (P)
(P) $\qquad$ $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

NOTES:

1. Maximum Package Power Dissipation vs. ambient temperature.

| Package Type | Maximum Ambient <br> Temperature for Rating | Derate Above Maximum <br> Ambient Temperature |
| :--- | :---: | :---: |
| TO-99 (J) | $80^{\circ} \mathrm{C}$ | $7.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |
| 8-Pin Hermetic DIP $(\mathrm{Z})$ | $75^{\circ} \mathrm{C}$ | $6.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |
| 8-Pin Plastic DIP (P) | $62^{\circ} \mathrm{C}$ | $5.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

2. The OP37's inputs are protected by back-to-back diodes. Current limiting resistors are not used in order to achieve low noise. If differential input voltage exceeds $\pm 0.7 \mathrm{~V}$, the input current should be limited to 25 mA .
3. For supply voltages less than $\pm 22 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.

Electrical Characteristics at $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

| PARAMETER | SYMBOL | CONDITIONS | HA-OP37A/E |  |  | HA-OP37B/F |  |  | HA-OP37C/G |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Input Offset Voltage | $\mathrm{V}_{\mathrm{OS}}$ | (Note 1) | - | 10 | 25 | - | 20 | 60 | $\therefore$ | 30 | 100 | $\mu \mathrm{V}$ |
| Long Term $\mathrm{V}_{\mathrm{OS}}$ |  |  |  |  |  |  |  |  |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{OS}} /$ Time | (Note 2) | - | 0.2 | 1.0 | - | 0.3 | 1.5 | - | 0.4 | 2.0 | $\mu \mathrm{V} / \mathrm{Mo}$ |
| Input Offset Current | ${ }^{\text {I OS }}$ |  | - | 7 | 35 | - | 9 | 50 | - | 12 | 75 | $n \mathrm{~A}$ |
| Input Bias Current | ${ }^{\prime} \mathrm{B}$ |  | - | $\pm 10$ | $\pm 40$ | - | $\pm 12$ | $\pm 55$ | - | $\pm 15$ | $\pm 80$ | $n \mathrm{~A}$ |
| Input Noise Voltage | $e_{\text {np-p }}$ | 0.1 Hz to 10 Hz (Note 3, 5) | - | 0.08 | 0.18 | - | 0.08 | 0.18 | - | 0.08 | 0.25 | $\mu \mathrm{V}$ p-p |
| Input Noise | $e_{n}$ | $\mathrm{f}_{\mathrm{o}}=10 \mathrm{~Hz}$ (Note 3) | - | 3.5 | 5.5 | - | 3.5 | 5.5 | - | 3.8 | 8.0 |  |
| Voltage Density |  | $\mathrm{f}_{\mathrm{O}}=30 \mathrm{~Hz}$ (Note 3) | - | 3.1 | 4.5 | - | 3.1 | 4.5 | - | 3.3 | 5.6 | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  |  | $\mathrm{f}_{0}=1000 \mathrm{~Hz}$ (Note 3) | - | 3.0 | 3.8 | - | 3.0 | 3.8 | - | 3.2 | 4.5 |  |
| Input Noise | 1 n | $\mathrm{f}_{\mathrm{o}}=10 \mathrm{~Hz}$ (Note 3) | - | 1.7 | 4.0 | - | 1.7 | 4.0 | - | 1.7 | - |  |
| Current Density | $n$ | $\mathrm{f}_{\mathrm{O}}=30 \mathrm{~Hz}$ (Note 3) | - | 1.0 | 2.3 | - | 1.0 | 2.3 | - | 1.0 | - | $\rho \mathrm{A} / \sqrt{\mathrm{Hz}}$ |
|  |  | $\mathrm{f}_{\mathrm{O}}=1000 \mathrm{~Hz}($ Note 3$)$ | - | 0.4 | 0.6 | - | 0.4 | 0.6 | - | 0.4 | 0.6 |  |
| Input ResistanceDifferential Mode | $\mathrm{R}_{\text {IN }}$ | (Note 4) | 1.5 | 6 | - | 1.2 | 5 | - | 0.8 | 4 | - | $M \Omega$ |
| Input ResistanceCommon Mode | $\mathrm{R}_{\text {INCM }}$ | (Note 4) | - | 3 | - | - | 2.5 | - | - | 2 | - | G $\Omega$ |
| Input Voltage Range | IVR |  | $\pm 11.0$ | $\pm 12.3$ | - | $\pm 11.0$ | $\pm 12.3$ | - | $\pm 11.0$ | $\pm 12.3$ | - | V |
| Common Mode Rejection Ratio | CMRR | $\mathrm{V}_{\mathrm{CM}}= \pm 11 \mathrm{~V}$ | 114 | 126 | - | 106 | 123 | - | 100 | 120 | - | dB |
| Power Supply Rejection Ratio | PSSR | $\mathrm{V}_{S}= \pm 4 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | - | 1 | 10 | - | 1 | 10 | - | 2 | 20 | $\mu \mathrm{V} / \mathrm{V}$ |
| Large Signal Voltage Gain | $\mathrm{A}_{\mathrm{VO}}$ | $R_{L} \geq 2 \mathrm{~K} \Omega, \mathrm{~V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 1000 | 1800 | - | 1000 | 1800 | - | 700 | 1500 | - |  |
|  |  | $R_{L} \geq 1 \mathrm{~K} \Omega, \mathrm{~V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 800 | 1500 | - | 800 | 1500 | - | 400 | 1500 | - | $\mathrm{V} / \mathrm{mV}$ |
|  |  | $\begin{gathered} R_{L}=600 \Omega, V_{O}= \pm 1 \mathrm{~V} \\ V_{S}= \pm 4 \mathrm{~V},(\text { Note } 4) \end{gathered}$ | 250 | 700 | - | 250 | 700 | - | 200 | 500 | - |  |
| Output | $\mathrm{V}_{\mathrm{O}}$ | $R_{L} \geq 2 k \Omega$ | $\pm 12.0$ | $\pm 13.8$ | - | $\pm 12.0$ | $\pm 13.8$ | - | $\pm 11.5$ | $\pm 13.5$ | - |  |
| Voltage Swing |  | $R_{L} \geq 600 \Omega$ | $\pm 10.0$ | $\pm 11.5$ | - | $\pm 10.0$ | $\pm 11.5$ | - | $\pm 10.0$ | $\pm 11.5$ | - | V |
| Slew Rate | SR | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega$ (Note 4) | 14 | 20 | - | 14 | 20 | - | 14 | 20 | - | $\mathrm{V} / \mu \mathrm{S}$ |
| Gain Bandwidth Prod | GBW | $\mathrm{f}_{\mathrm{O}}=10 \mathrm{kHz}($ Note 4) | 60 | 80 | - | 60 | 80 | - | 60 | 80 | - |  |
|  |  | $\mathrm{f}_{\mathrm{O}}=1 \mathrm{MHz}($ Note 4) | - | 63 | - | - | 63 | - | - | 63 | - | MHz |
| Open Loop Output Resistance | $\mathrm{R}_{\mathrm{O}}$ | $\begin{gathered} \mathrm{V}_{\mathrm{O}}=0,1_{\mathrm{O}}=0 \\ (\text { Note } 4) \end{gathered}$ | - | 70 | - | - | 70 | - | - | 70 | - | $\Omega$ |
| Power Consumption | $\mathrm{P}_{\mathrm{d}}$ | $\mathrm{v}_{\mathrm{O}}=0$ | - | 90 | 140 | - | 90 | 140 | - | 100 | 170 | mW |
| Offset Adjustment Range |  | $R_{P}=10 \mathrm{k} \Omega$ | - | $\pm 4.0$ | - | - | $\pm 4.0$ | - | - | $\pm 4.0$ | - | mV |

## NOTES

[^0]operation. Excluding the initial hour of operation, changes in $\mathrm{V}_{\mathrm{OS}}$ during the first 30 days are typically $2.5 \mu \mathrm{~V}$.
3. Sample tested.
4. Guaranteed by design.
5. See test circuit and typical 0.1 Hz to 10 Hz noise photograph.

Electrical Characteristics for $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V},-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}$, unless otherwise noted.

| PARAMETER | SYMBOL | CONDITIONS | HA-OP37A |  |  | HA-OP37B |  |  | HA-OP37C |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Input Offset Voitage | $\mathrm{V}_{\mathrm{OS}}$ | (Note 1) | - | 30 | 60 | - | 50 | 200 | - | 70 | 300 | $\mu \mathrm{V}$ |
| Average Input | $\mathrm{TCV}_{\text {OS }}$ |  |  |  |  |  |  |  |  |  |  |  |
| Offset Drift | TCV OSN | (Note 2) | - | 0.2 | 0.6 | - | 0.3 | 1.3 | - | 0.4 | 1.8 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current | 'OS |  | - | 15 | 50 | - | 22 | 85 | - | 30 | 135 | $n \mathrm{~A}$ |
| Input Bias Current | 'B |  | - | $\pm 20$ | $\pm 60$ | - | $\pm 28$ | $\pm 95$ | - | $\pm 35$ | $\pm 150$ | nA |
| Input Voltage Range | IVR |  | $\pm 10.3$ | $\pm 11.5$ | - | $\pm 10.3$ | $\pm 11.5$ | - | $\pm 10.2$ | $\pm 11.5$ | - | $\checkmark$ |
| Common Mode Rejection Ratio | CMRR | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ | 108 | 122 | - | 100 | 119 | - | 94 | 116 | - | dB |
| Power Supply Rejection Ratio | PSSR | $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | - | 2 | 16 | - | 2 | 20 | - | 4 | 51 | $\mu \mathrm{V} / \mathrm{V}$ |
| Large Signal Voltage Gain | $A_{\text {VO }}$ | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 600 | 1200 | - | 500 | 1000 | - | 300 | 800 | - | $V \cdot m V$ |
| Output Voltage Swing | $V_{\text {OM }}$ | $R_{L} \geq 2 k \Omega$ | $\pm 11.5$ | $\pm 13.5$ | - | $\pm 11.0$ | $\pm 13.2$ | - | $\pm 10.5$ | $\pm 13.0$ | - | V |

Electrical Characteristics for $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V},-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}, 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$, unless otherwise noted.

| PARAMETER | SYMBOL | CONDITIONS | HA-OP37E |  |  | HA-OP37F |  |  | HA-OP37G |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Input Offset Voltage | $\mathrm{V}_{\text {OS }}$ | (Note 2) | - | 20 | 50 | - | 40 | 140 | - | 55 | 220 | $\mu \mathrm{V}$ |
| Average Input | $\mathrm{TCV}_{\mathrm{OS}}$ |  |  |  |  |  |  |  |  |  |  |  |
| Offset Drift | TCV OSN |  | - | 0.2 | 0.6 | - | 0.3 | 1.3 | - | 0.4 | 1.8 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current | Ios |  | - | 10 | 50 | - | 14 | 85 | - | 20 | 135 | $n \mathrm{~A}$ |
| Input Bias Current | ${ }^{\prime} \mathrm{B}$ |  | - | $\pm 14$ | $\pm 60$ | - | $\pm 18$ | $\pm 95$ | - | $\pm 25$ | $\pm 150$ | nA |
| Input Voltage Range | IVR |  | $\pm 10.5$ | $\pm 11.8$ | - | $\pm 10.5$ | $\pm 11.8$ | - | $\pm 10.5$ | $\pm 11.8$ | - | V |
| Common Mode Rejection Ratio | CMRR | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ | 110 | 124 | - | 102 | 121 | - | 96 | 118 | - | dB |
| Power Supply Rejection Ratio | PSSR | $\mathrm{V}_{\mathrm{S}}= \pm 4.5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | - | 2 | 15 | - | 2 | 16 | - | 2 | 32 | $\mu \mathrm{V} / \mathrm{V}$ |
| Large Signal Voltage Gain | $\mathrm{A}_{\mathrm{VO}}$ | $\mathrm{R}_{\mathrm{L}} \geq 2 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 750 | 1500 | - | 700 | 1300 | - | 450 | 1000 | - | $\mathrm{V} / \mathrm{mV}$ |
| Output |  |  |  |  |  |  |  |  |  |  |  |  |
| Voltage Swing | $\mathrm{V}_{\text {OM }}$ | $R_{L}^{\prime} \geq 2 \mathrm{k} \Omega$ | $\pm 11.7$ | $\pm 13.6$ | - | $\pm 11.4$ | $\pm 13.5$ | - | $\pm 11.0$ | $\pm 13.3$ | - | V |

NOTES:

1. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.
2. The $T C V_{O S}$ performance is within the specifications unnulled or when nulled $R_{p}=8 \mathrm{k} \Omega$ to $20 \mathrm{k} \Omega$.

## Test Circuits

## LARGE AND SMALL SIGNAL RESPONSE

## TEST CIRCUIT



## Test Circuits (continued)

SUGGESTED OFFSET VOLTAGE ADJUSTMENT


* Offset adjustment range is approximately $\pm 4 \mathrm{mV}$


## SUGGESTED STABILITY CIRCUITS



Low resistances are preferred for low noise applications as a $1 \mathrm{~K} \Omega$ resistor has $4 \mathrm{nV} \sqrt{\mathrm{Hz}}$ of thermal noise. Total resistances of greather than $10 \mathrm{~K} \Omega$ on either input can reduce stability. In most high resistance applications, a few picofarads of capacitance across the feedback resistor will improve stability.

## GAIN, PHASE SHIFT VERSUS FREQUENCY



## Typical Performance

0.1 Hz to 10 Hz NOISE TEST CIRCUIT


LOW FREQUENCY NOISE
NON-POLARIZED CAPACITORS ONLY

voltage noise versus frequency


# PRAM Four Channel <br> Programmable Amplifier 

## FEATURES

- PROGRAMMABILITY
- high slew rate
- WIDE GAIN BANDWIDTH
$30 \mathrm{~V} / \mu \mathrm{s}$
40 MHz
- HIGH GAIN

150,000

- LOW OFFSET CURRENT
- hIGH INPUT IMPEDANCE
- single capacitor compensation
- DTL/TTL COMPATIBLE INPUTS


## APPLICATIONS

- THOUSANDS OF NEW APPLICATIONS; PROGRAM
- SIGNAL SELECTION/MULTIPLEXING
- OP AMP GAIN
- oscillator frequency
- FILTER CHARACTERISTICS
- ADD-SUBTRACT FUNCTIONS
- INTEGRATOR CHARACTERISTICS
- comparator levels


## DESCRIPTION

HA-2400/2404/2405 comprise a series of four-channel programmable amplifiers providing a level of versatility unsurpassed by any other monolithic operational amplifier. Versatility is achieved by employing four input amplifier channels, any one (or none) of which may be electronically selected and connected to a single output stage through DTL/TTL compatible address inputs. The device formed by the output and the selected pair of inputs is an op amp which delivers excellent slew rate, gain bandwidth and power bandwidth performance. Other advantageous features for these dielectrically isolated amplifiers include high voltage gain and input impedance coupled with low input offset voltage and offset current. External compensation is not required on this device at closed loop gains greater than 10.

Each channel of the HA-2400/2404/2405 can be controlled and operated with suitable feedback networks in any of the standard op amp configurations. This specialization makes these amplifiers excellent components for multiplexing, signal selection, and mathematical function designs. With $30 \mathrm{~V} / \mu \mathrm{s}$ slew rate, 40 MHz gain bandwidth, and 30 M ohms input impedance these devices are ideal building blocks for signal generators, active filters, and data acquisition designs. Programmability coupled with 2 mV typical, offset voltage and 5 nA offset current makes these amplifiers outstanding components for signal conditioning circuits.

HA-2400/2404/2405 are available in a 16 pin dual-in-line package. HA- 2400 is specified from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. HA2404 is specified over the $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ range, while HA2405 operates from $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$.

## PINOUT

TOP VIEWS


TRUTH TABLE

| D | $D_{0}$ | EN | SELECTED <br> CHANNEL |
| :---: | :---: | :---: | :---: |
| L | L | H | 1 |
| L | H | H | 2 |
| H | I | H | 3 |
| H | H | H | 4 |
| $X$ | $X$ | L | NONE |

## SCHEMATIC

Condensed circuit diagram for a programmable amplifier (PRAM HA-2400)


Diagram includes: ONE INPUT STAGE, DECODE CONTROL, BIAS NETWORK AND OUTPUT STAGE

## ABSOLUTE MAXIMUM RATINGS

Voltage Between V+ and V-Terminals
Differential Input Voltage
Digital Input Voltage
Output Current
45.0 V
$\pm V_{\text {Supply }}$
-0.76 V to +10.0 V Short Circuit Protected (ISC $\leq \pm 33 \mathrm{~mA}$ )

Internal Power Dissipation (Note 13)
Operating Temperature Range $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ (HA-2400)
$-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ (HA-2404)
$0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}$ (HA-2405)
Storage Temperature Range $-65^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}$

ELECTRICAL CHARACTERISTICS Test Conditions: $V_{\text {Supply }}= \pm 15.0 \mathrm{~V}$ Unless Otherwise Specified.
Digital Inputs: $\quad \mathrm{V}_{1 \mathrm{~L}}=+0.5 \mathrm{~V}, \mathrm{~V}_{1 H}=+2.4 \mathrm{~V}$. Limits apply to each of the four channels, when addressed.

| PARAMETER | TEMP. | HA-2400/HA-2404 LIMITS |  |  | HA- 2405 LIMITS |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Offset Voltage | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 4 | 9 11 |  | 4 | $\begin{gathered} 9 \\ 11 \end{gathered}$ | $m V$ |
| Bias Current (Note 12) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 50 | $\begin{aligned} & 200 \\ & 400 \end{aligned}$ |  | 50 | $\begin{aligned} & 250 \\ & 500 \end{aligned}$ | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| Offset Current (Note 12) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 5 | $\begin{gathered} 50 \\ 100 \end{gathered}$ |  | 5 | $\begin{gathered} 50 \\ 100 \end{gathered}$ | $\begin{aligned} & \text { nA } \\ & \text { nA } \end{aligned}$ |
| Input Resistance (Note 12) | $+25^{\circ} \mathrm{C}$ |  | 30 |  |  | 30 |  | $\mathrm{m} \Omega$ |
| Common Mode Range | Full | $\pm 9.0$ |  |  | $\pm 9.0$ |  |  | V |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Large Signal Voltage Gain (Note 1,5) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ | $\begin{aligned} & 50 \mathrm{~K} \\ & 25 \mathrm{~K} \end{aligned}$ | 150K |  | $\begin{aligned} & 50 \mathrm{~K} \\ & 25 \mathrm{~K} \end{aligned}$ | 150K |  | $\begin{aligned} & v / v \\ & V / V \end{aligned}$ |
| Common Mode Rejection Ratio (Note 2) | Full | 80 | 100 |  | 74 | 100 |  | dB |
| Gain Bandwidth (Notes 3,14) <br> (Notes 4,14) | $\begin{aligned} & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \end{aligned}$ | 20 4 | $\begin{gathered} 40 \\ 8 \end{gathered}$ |  | 20 4 | $\begin{gathered} 40 \\ 8 \end{gathered}$ |  | $\mathrm{MHz}$ MHz |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Output Voltage Swing (Note 1) | Full | $\pm 10.0$ | $\pm 12.0$ |  | $\pm 10.0$ | $\pm 12.0$ |  | V |
| Output Current | $+25^{\circ} \mathrm{C}$ | 10 | 20 |  | 10 | 20 |  | mA |
| Full Power Bandwidth (Notes 3,5,15) | $+25^{\circ} \mathrm{C}$ | 200 | 500 |  | 200 | 500 |  | kHz |
| (Notes 4,5,15) | $+25^{\circ} \mathrm{C}$ | 100 | 200 |  | 100 | 200 |  | kHz |
| TRANSIENT RESPONSE |  |  |  |  |  |  |  |  |
| Rise Time (Notes 4,6) | $+25{ }^{\circ} \mathrm{C}$ |  | 20 | 45 |  | 20 | 50 | ns |
| Overshoot (Notes 4,6) | $+25^{\circ} \mathrm{C}$ |  | 25 | 40 |  | 25 | 40 | \% |
| Slew Rate (Notes 3,7) | $+25^{\circ} \mathrm{C}$ | 20 | 30 |  | 20 | 30 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| (Notes 4,7,14) | $+25^{\circ} \mathrm{C}$ | 6 | 8 |  | 6 | 8 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Settling Time (Notes 4,7,8,14) | $+25^{\circ} \mathrm{C}$ |  | 1.5 | 2.5 |  | 1.5 | 2.5 | $\mu \mathrm{s}$ |
| CHANNEL SELECT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Digital Input Current (VIN $=0 \mathrm{~V}$ ) | Full |  | 1 | 1.5 |  | 1 | 1.5 | mA |
| Digital Input Current ( $\mathrm{V}_{1 \mathrm{~N}}=+5.0 \mathrm{~V}$ ) | Full |  | 5 |  |  | 5 |  | nA |
| Output Delay (Notes 9,14) | $+25^{\circ} \mathrm{C}$ |  | 100 | 250 |  | 100 | 250 | ns |
| Crosstalk (Note 10) | $+25^{\circ} \mathrm{C}$ | -80 | -110 |  | -74 | -110 |  | dB |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Supply Current | $+25^{\circ} \mathrm{C}$ |  | 4.8 | 6.0 |  | 4.8 | 6.0 | mA |
| Power Supply Rejection Ratio (Note 11) | Full | 74 | 90 |  | 74 | 90 |  | dB |

NOTES: 1. $R_{L}=2 k \Omega$
2. $V_{C M}= \pm 5 \mathrm{VDC}$
3. $A_{V}=+10, C_{C O M P}=0, R_{L}=2 k \Omega, C_{L}=50 p F$.
4. $A V=+1, C_{C O M P}=15 p F, R_{L}=2 k \Omega, C_{L}=50 p F$.
5. $\mathrm{VOUT}_{\mathrm{O}}=20 \mathrm{~V}$ peak to peak.
6. $V_{\text {OUT }}=200 \mathrm{mV}$ peak to peak.
7. $V_{\text {OUT }}=10.0 \mathrm{~V}$ peak to peak.
8. To $0.1 \%$ of final value.
9. To $10 \%$ of final value; output then slews at normal rate to final value.
10. Unselected input to output; $\mathrm{V}_{\mathrm{IN}}= \pm 10 \mathrm{VDC}$
11. $V_{\text {SUPP }}= \pm 10 \mathrm{VDC}$ to $\pm 20 \mathrm{VDC}$
12. Unselected channels have approximately the same input parameters.
13. Derate by $4.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $105^{\circ} \mathrm{C}$.
14. Guaranteed by design.
15. FullPower Bandwidth based on slew rate measurement using:

$$
\text { FPBN }=\frac{S . R .}{22 \pi V_{\text {peak }}}
$$

$\mathrm{V}+=+15 \mathrm{~V}$ D. C., $\mathrm{V}-=-15 \mathrm{~V}$ D. C., $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise stated.

INPUT BIAS CURRENT AND OFFSET CURRENT AS A FUNCTION OF TEMPERATURE
 AS A FUNCTION OF TEMPERATURE


NORMALIZED A.C.PARAMETERS VS. SUPPLY VOLTAGE


NORMALIZED A.C. PARAMETERS
-VS. TEMPERATURE


OPEN LOOP FREQUENCY AND PHASE RESPONSE


FREQUENCY RESPONSE VS. CCOMP


OPEN LOOP VOLTAGE GAIN VS. TEMPERATURE



## TYPICAL APPLICATIONS

AMPLIFIER, NON-INVERTING PROGRAMMABLE GAIN


SAMPLE AND HOLD


Sample charging rate $=\frac{\mathrm{I}_{1}}{\mathrm{C}} \mathrm{V} / \mathrm{sec}$.
Hold drift rate $=\frac{\mathrm{I}_{2}}{\mathrm{C}} \mathrm{V} / \mathrm{sec}$.
Switch pedestal error $=\frac{\mathrm{Q}}{\mathrm{C}}$ Volts

$$
\begin{aligned}
\mathrm{I}_{1} & \approx 150 \times 10^{-6} \mathrm{~A} \\
\mathrm{I}_{2} & \approx 200 \times 10^{-9} \mathrm{~A} @+25^{\circ} \mathrm{C} \\
& \approx 600 \times 10^{-9} \mathrm{~A} @-55^{\circ} \mathrm{C} \\
& \approx 100 \times 10^{-9} \mathrm{~A} @+125^{\circ} \mathrm{C} \\
\mathrm{Q} & \approx 2 \times 10^{-12} \mathrm{Coul} .
\end{aligned}
$$

## Digitally Selectable Four Channel Operational Amplifier

## Features

- TTL Compatible Inputs
- Single Capacitor Compensation
- Low Crosstalk.
-110dB
- High Slew Rate $.20 \mathrm{~V} / \mu \mathrm{s}$
- Low Offset Current ....................................................5nA
- Offset Voltage ............................................................ 7 mV
- High Gain-Bandwidth ...........................................30MHz
- High Input Impedance ............................................30M $\Omega$


## Description

The HA-2406 is a monolithic device consisting of four op amp input stages that can be individually connected to one output stage by decoding two TTL lines into four channel select signals. In addition to allowing each channel to be addressed, an enable control disconnects all input stages from the output stage when asserted low.

Each input-output combination of the HA-2406 is designed to be a $20 \mathrm{~V} / \mu \mathrm{s}, 30 \mathrm{MHz}$ gain-bandwidth amplifier that is stable at a gain of ten but by connecting one external 15 pF capacitor all amplifiers are compensated for unity gain operation. The compensation pin may also be used to limit the output swing to TTL levels through suitable clamping diodes and divider networks (see Application Note 514).

## Applications

- Digital Control Of:
- Analog Signal Multiplexing
- Op Amp Gains
- Oscillator Frequencies
- Filter Characteristics
- Comparator Levels
- Ideal for Digital Signal Processing Systems

Dielectric isolation and short-circuit protected output stages contribute to the quality and durability of the HA-2406. When used as a simple amplifier, its dynamic performance is very good and when its added versatility is considered, the HA-2406 is unmatched in the analog world. It can replace a number of individual components in analog signal conditioning circuits for digital signal processing systems. Its advantages include saving board space and reducing power supply requirements.

The HA-2406 is available in a 16 pin dual-in-line package and is guaranteed for operation over the full commercial temperature range $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+75^{\circ} \mathrm{C}\right)$.

Pinout


## Schematic

HA-2406


Diagram includes: One Input Stage, Decode Control, Bias Network and Output Stage.

## Absolute Maximum Ratings

Voltage Between $\mathrm{V}+$ and V - Terminals $\qquad$ 45.0 V

Differential Input Voltage $\qquad$
$\qquad$ $\pm$ Supply
Digital Input Voltage -0.76 V to +10.0 V
Output Current Short Circuit Protected (Isc $\leq \pm 33 \mathrm{~mA}$ )

Electrical Characteristics Test Conditions: $V_{\text {Supply }}= \pm 15.0 \mathrm{~V}$ Unless Otherwise Specified. Digital Inputs: $\mathrm{V}_{\mathrm{IL}}=+0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=+2.4 \mathrm{~V}$. Limits apply to each of the four channels, when addressed.

| PARAMETER | TEMP | HA-2406 LIMITS |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |
| Offset Voltage | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 7 | 10 12 | $\begin{aligned} & \mathrm{mv} \\ & \mathrm{mv} \end{aligned}$ |
| Bias Current (Note 12) | $+25^{\circ} \mathrm{C}$ |  | 50 | 250 | nA |
|  | Full |  |  | 500 | nA |
| Offset Current (Note 12) | $+25^{\circ} \mathrm{C}$ |  | 5 | 50 | nA |
|  | Full |  |  | 100 | nA |
| Input Resistance (Note 12) | $+25^{\circ} \mathrm{C}$ |  | 30 |  | M $\Omega$ |
| Common Mode Range | Full | $\pm 9.0$ |  |  | v |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |
| Large Signal Voltage Gain (Notes 1, 5) | $+25^{\circ} \mathrm{C}$ | 40k | 150k |  | V/v |
|  | Full | 20k |  |  | V/v |
| Common Mode Rejection Ratio (Note 2) | Full | 74 | 80 |  | dB |
| Gain Bandwidth (Note 3, 15) | $+25^{\circ} \mathrm{C}$ | 15 | 30 |  | MHz |
| Gain Bandwidth (Note 4, 15) | $+25^{\circ} \mathrm{C}$ | 3 | 6 |  | MHz |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |
| Output Voltage Swing (Note 1) | Full | $\pm 10.0$ | $\pm 12.0$ |  | v |
| Output Current (Note 13) | $+25^{\circ} \mathrm{C}$ | 10 | 15 |  | mA |
| Full Power Bandwidth (Notes 3, 5, 14, 15) | $+25^{\circ} \mathrm{C}$ | 240 | 320 |  | kHz |
| Full Power Bandwidth (Notes 4, 5, 14) | $+25^{\circ} \mathrm{C}$ | 64 | 95 |  | kHz |
| TRANSIENT RESPONSE |  |  |  |  |  |
| Rise Time (Notes 4, 6) | $+25^{\circ} \mathrm{C}$ |  | 30 | 100 | ns |
| Overshoot (Notes 4, 6) | $+25^{\circ} \mathrm{C}$ |  | 25 | 40 | \% |
| Slew Rate (Notes 3, 7, 15) | $+25^{\circ} \mathrm{C}$ | 15 | 20 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Slew Rate (Notes 4, 7) | $+25^{\circ} \mathrm{C}$ | 4 | 6 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Settling Time (Notes 4, 7, 8, 15) | $+25^{\circ} \mathrm{C}$ |  | 2.0 | 3.5 | $\mu \mathrm{s}$ |
| CHANNEL SELECT CHARACTERISTICS |  |  |  |  |  |
| Digital Input Current ( $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ ) | Full |  | 1 | 1.5 | mA |
| Digital Input Current ( $\mathrm{V}_{1 \mathrm{~N}}=+5.0 \mathrm{~V}$ ) | Full |  | 15 |  | nA |
| Output Delay (Note 9, 15) | $+25^{\circ} \mathrm{C}$ |  | 150 | 300 | ns |
| Crosstalk (Note 10) | $+25^{\circ} \mathrm{C}$ | -74 | -110 |  | dB |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |
| Supply Current | $+25^{\circ} \mathrm{C}$ |  | 4.8 | 7.0 | mA |
| Power Supply Rejection Ratio (Note 11) | Full | 74 | 90 |  | dB |

## Notes:

. $R_{L}=2 k \Omega$
$\mathrm{V}_{\mathrm{CM}}= \pm 5 \mathrm{VDC}$
. $A_{V}=+10, C_{C O M P}=0, R_{L}=2 k \Omega, C_{L}=50 p F$.
. $A_{V}=+1, C_{C O M P}=15 p F, R_{L}=2 k \Omega, C_{L}=50 p F$.
$V_{\text {OUT }}=20 \mathrm{~V}$ peak to peak.
$V_{\text {OUT }}=200 \mathrm{mV}$ peak to peak.
. $\mathrm{V}_{\text {OUT }}=10.0 \mathrm{~V}$ peak to peak.
To $0.1 \%$ of final value.
9. To $10 \%$ of final value; output then slews at normal rate to final value.
10. Unselected input to output; $V_{I N}= \pm 10 \mathrm{VDC}$
11. $V_{\text {SUPP }}= \pm 10 \mathrm{VDC}$ to $\pm 20 \mathrm{VDC}$
12. Unselected channels have approximately the same input parameters.
13. $\mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}$
14. Full power Bandwidth guaranteed based on slew rate measurement using: $\mathrm{FPBW}=\mathrm{S}$. R.
15. Sample tested

Characteristic Curves $\quad \mathrm{V}+=15 \mathrm{VDC}, \mathrm{V}-=-15 \mathrm{VDC}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise stated.

INPUT BIAS CURRENT AND OFFSET CURRENT AS A FUNCTION OF TEMPERATURE


POWER SUPPLY CURRENT DRAIN AS A FUNCTION OF TEMPERATURE


NORMALIZED A. C. PARAMETERS VS. SUPPLY VOLTAGE


NORMALIZED A. C. PARAMETERS VS. TEMPERATURE


OPEN LOOP FREQUENCY AND PHASE RESPONSE


FREQUENCY RESPONSE VS. CCOMP


OPEN LOOP VOLTAGE GAIN VS.
TEMPERATURE


## Characteristic Curves (Continued)




SLEW RATE AND TRANSIENT RESPONSE


TRANSIENT RESPONSE


SLEW RATE AND SETTLING


## Typical Applications



SAMPLE AND HOLD


Sample charging rate $=\frac{11}{\mathrm{C}} \mathrm{V} / \mathrm{sec}$.
Hold drift rate $=\frac{1_{2}}{C} \mathrm{~V} / \mathrm{sec}$.
Switch pedestal error $=\frac{\mathrm{Q}}{\mathrm{C}}$ Volts
$I_{1} \approx 150 \times 10^{-6} \mathrm{~A}$
$\mathrm{I}_{2} \approx 200 \times 10^{-9} \mathrm{~A}$ at $+25^{\circ} \mathrm{C}$
$\approx 600 \times 10^{-9} \mathrm{~A}$ at $-55^{\circ} \mathrm{C}$
$\approx 100 \times 10^{-9} \mathrm{~A}$ at $+125^{\circ} \mathrm{C}$
$Q \approx 2 \times 10^{-12}$ Coul.

# HARRIS 

# Precision High Slew Rate Operational Amplifiers 

## FEATURES

- HIGH SLEW RATE
$30 \mathrm{~V} / \mu \mathrm{S}$
- FAST SETTLING 330ns
- WIDE POWER BANDWIDTH 500 kHz
- HIGH GAIN BANDWIDTH 12 MHz
- HIGH INPUT IMPEDANCE $50 \mathrm{M} \Omega$
- LOW OFFSET CURRENT 10 nA
- INTERNALLY COMPENSATED


## APPLICATIONS

- DATA ACQUISTION SYSTEMS
- R.F.AMPLIFIERS
- VIDEO AMPLIFIERS
- SIGNAL GENERATORS
- PULSE AMPLIFICATION


## DESCRIPTION

HA-2500/2502/2505 comprise a series of monolithic operational amplifiers whose designs are optimized to deliver excellent slew rate, bandwidth, and settling time specifications. The outstanding dynamic features of this internally compensated device are complemented with low offset voltage and offset current.

These dielectrically isolated amplifiers are ideally suited for applications such as data acquisition, R.F., video, and pulse conditioning circuits. Slew rate of $\pm 25 \mathrm{~V} / \mu$ s and $330 \mathrm{~ns}(0.1 \%)$ settling time make these devices excellent components in fast, accurate data acquisition and pulse amplification designs. 12 MHz bandwidth and 500 kHz power bandwidth make these devices well suited to R.F. and video applications. With 2 mV typical offset voltage plus offset trim capability and 10 nA offset current, HA-2500/2502/2505 are particularly useful components in signal conditioning designs.

The gain and offset voltage figures of the HA-2500 series are optimized by internal component value changes while the similar design of the HA-2510 series is maximized for slew rate.

HA-2500/2502/2505 are available in metal can (TO-99) packages. HA-2500 and HA-2502 are specified over the, $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ range. HA-2505 is specified from $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$.


## ABSOLUTE MAXIMUM RATINGS

| Voltage Between V+ and V-Terminals | 40.0 V |
| :--- | ---: |
| Differential Input Voltage | $\pm 15.0 \mathrm{~V}$ |
| Peak Output Current | 50 mA |
| Internal Power Dissipation | 300 mW |

Operating Temperature Range
HA-2500/2502
HA-2505
Storage Temperature Range

$$
\begin{array}{r}
-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\
0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}
\end{array}
$$

ELECTRICAL CHARACTERISTICS
$\mathrm{V}+=+15 \mathrm{~V}$ D. C., $\mathrm{V}-=-15 \mathrm{~V}$ D. C.

| PARAMETER | TEMP. | $\begin{gathered} \text { HA-2500 } \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ |  |  | $\begin{gathered} \text { HA-2502 } \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  | $\begin{gathered} \text { HA-2505 } \\ 0^{\circ} \mathrm{C} \text { to } 75^{\circ} \mathrm{C} \end{gathered}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |  |  |  |
| Offset Voltage | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 2 | $\begin{aligned} & 5 \\ & 8 \end{aligned}$ |  | 4 | $\begin{gathered} 8 \\ 10 \end{gathered}$ |  | 4 | $\begin{gathered} 8 \\ 10 \end{gathered}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Offset Voltage Average Drift | Full |  | 20 |  |  | 20 |  |  | 20 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Bias Current | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full. } \end{gathered}$ |  | 100 | $\begin{aligned} & 200 \\ & 400 \end{aligned}$ |  | 125 | $\begin{aligned} & 250 \\ & 500 \end{aligned}$ |  | 125 | $\begin{aligned} & 250 \\ & 500 \end{aligned}$ | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| Offset Current | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 10 | $\begin{aligned} & 25 \\ & 50 \end{aligned}$ |  | 20 | $\begin{gathered} 50 \\ 100 \end{gathered}$ |  | 20 | $\begin{gathered} 50 \\ 100 \end{gathered}$ | $\begin{aligned} & \text { nA } \\ & \text { nA } \end{aligned}$ |
| Input Resistance (Note 10) | $+25^{\circ} \mathrm{C}$ | 25 | 50 |  | 20 | 50 |  | 20 | 50 |  | $\mathrm{M} \Omega$ |
| Common Mode Range | Full | $\pm 10.0$ |  |  | $\pm 10.0$ |  |  | $\pm 10.0$ |  |  | V |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |  |  |  |
| Large Signal Voltage Gain (Note 1, 4) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ | $\begin{aligned} & 20 \mathrm{~K} \\ & 15 \mathrm{~K} \end{aligned}$ | 30K |  | $\begin{aligned} & 15 \mathrm{~K} \\ & 10 \mathrm{~K} \end{aligned}$ | 25K |  | $\begin{aligned} & 15 \mathrm{~K} \\ & 10 \mathrm{~K} \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{V} / \mathrm{V} \\ & \mathrm{~V} / \mathrm{V} \end{aligned}$ |
| Common Mode Rejection Ratio (Note 2) | Full | 80 | 90 |  | 74 | 90 |  | 74 | 90 |  | dB |
| Gain Bandwidth Product (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 12 |  |  | 12 |  |  | 12 |  | MHz |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |  |  |  |
| Output Voltage Swing (Note 1) | Full | $\pm 10.0$ | $\pm 12.0$ |  | $\pm 10.0$ | $\pm 12.0$ |  | $\pm 10.0$ | $\pm 12.0$ |  | V |
| Output Current (Note 4) | $+25^{\circ} \mathrm{C}$ | $\pm 10$ | $\pm 20$ |  | $\pm 10$ | $\pm 20$ |  | $\pm 10$ | $\pm 20$ |  | mA |
| Full Power Bandwidth (Notes 4,11) | $+25^{\circ} \mathrm{C}$ | 350 | 500 |  | 300 | 500 |  | 300 | 500 |  | kHz |
| TRANSIENT RESPONSE |  |  |  |  |  |  |  |  |  |  |  |
| Rise Time (Notes 1, 5, 6 \& 8) | $+25^{\circ} \mathrm{C}$ |  | 25 | 50 |  | 25 | 50 |  | 25 | 50 | ns |
| Overshoot (Notes 1, 5, 7 \& 8) | $+25^{\circ} \mathrm{C}$ |  | 25 | 40 |  | 25 | 50 |  | 25 | 50 | \% |
| Slew Rate (Notes 1, 5, 8 \& 12) | $+25^{\circ} \mathrm{C}$ | $\pm 25$ | $\pm 30$ |  | $\pm 20$ | $\pm 30$ |  | $\pm 20$ | $\pm 30$ |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Settling Time to $0.1 \%$ <br> (Notes 1, 5, 8 \& 12) | $+25^{\circ} \mathrm{C}$ |  | 0.33 |  |  | 0.33 |  |  | 0.33 |  | $\mu \mathrm{s}$ |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |  |  |  |  |  |
| Supply Current | $+25^{\circ} \mathrm{C}$ |  | 4 | 6 |  | 4 | 6 |  | 4 | 6 | mA |
| Power Supply Rejection Ratio (Note 9) | Full | 80 | 90 |  | 74 | 90 |  | 74 | 90 |  | dB |

NOTES:

1. $R_{L}=2 k \Omega$
2. $V_{O}= \pm 200 \mathrm{mV}$
3. $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$
4. $A V>10$
5. $V_{O}= \pm 10.0 \mathrm{~V}$
6. $C_{L}=50 \mathrm{pF}$
7. $V_{O}= \pm 200 \mathrm{mV}$
8. See transient response test circuits and waveforms Page 2-31.
9. $\Delta V= \pm 5.0 \mathrm{~V}$
10. This parameter value is based on design calculations.
11. Full power bandwidth guaranteed based on slew rate measurement using: FPBW $=$ S. R. $/ 2 \pi V_{\text {peak }}$.
12. $V_{O U T}= \pm 5 \mathrm{~V}$



HA-2510/12/15

High Slew Rate<br>Operational Amplifiers

## FEATURES

- HIGH SLEW RATE
- fast SETTLING $60 \mathrm{~V} / \mu \mathrm{s}$
- WIDE POWER BANDWIDTH
- HIGH GAIN BANDWIDTH.
- HIGH INPUT IMPEDANCE $100 \mathrm{M} \Omega$
- LOW OFFSET CURRENT 10nA
- INTERNALLY COMPENSATED


## APPLICATIONS

- DATA ACQUISITION SYSTEMS
- R.F. AMPLIFIERS
- VIDEO AMPLIFIERS
- SIGNAL GENERATORS
- PULSE AMPLIFICATION


## DESCRIPTION

The HA-2510/2512/2515 are a series of high performance operational amplifiers which set the standards for maximum slew rate, highest accuracy and widest bandwidth for internally compensated monolithic devices. In addition to excellent dynamic characteristics, these dielectrically isolated amplifiers also offer low offset current and high input impedance.

The $+60 \mathrm{~V} / \mu$ s slew rate and $250 \mathrm{~ns}(0.1 \%)$ settling time of these amplifiers is ideally suited for high speed $D / A, A / D$, and pulse amplification designs. HA-2510/2512/2515's superior 12 MHz gain bandwidth and 1000 kHz power bandwidth is extremely useful in R. F. and video applications. For accurate signal conditioning these amplifiers also provide 10 nA offset current, coupled with $100 \mathrm{M} \Omega$ input impedance, and offset trim capability.

The HA-2510 and HA-2512 have guaranteed operation form $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and are available in metal can and ceramic mini DIP packages. Both are offered as a military grade part with the HA-2510 also available in LCC package. The HA-2515 has guaranteed operation from $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ and is available in plastic and ceramic mini DIP and metal can packages.


## ABSOLUTE MAXIMUM RATINGS

| Voltage Between V+and V-Terminals | 40.0 V | Operating Temperature Range |  |
| :--- | ---: | :---: | ---: |
| Differential Input Voltage | $\pm 15.0 \mathrm{~V}$ | HA-2510/2512 | $-55^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C}$ |
| Peak Output Current | 50 mA | HA-2515 | $0^{\circ} \mathrm{C} \leq T_{A} \leq+75^{\circ} \mathrm{C}$ |
| Internal Power Dissipation | 300 mW | Storage Temperature Range | $-65^{\circ} \mathrm{C} \leq T_{A} \leq+150^{\circ} \mathrm{C}$ |

ELECTRICAL CHARACTERISTICS $\mathrm{V}+=+15 \mathrm{~V}$ D. $\mathrm{C} ., \mathrm{V}-=-15 \mathrm{~V}$ D. C.

| PARAMETER | TEMP. | $\begin{gathered} \text { HA-2510 } \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  | $\begin{gathered} \text { HA }-2512 \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  | $\begin{gathered} \text { HA-2515 } \\ 0^{\circ} \mathrm{C} \text { to } 75^{\circ} \mathrm{C} \end{gathered}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |  |  |  |
| Offset Voltage | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 4 | $\begin{gathered} 8 \\ 11 \end{gathered}$ |  | 5 | $\begin{aligned} & 10 \\ & 14 \end{aligned}$ |  | 5 | $\begin{aligned} & 10 \\ & 14 \end{aligned}$ | $\begin{aligned} & m V \\ & m V \end{aligned}$ |
| Offset Voltage Average Drift | Full |  | 20 |  |  | 25 |  |  | 30 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Bias Current | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 100 | $\begin{aligned} & 200 \\ & 400 \end{aligned}$ |  | 125 | $\begin{aligned} & 250 \\ & 500 \end{aligned}$ |  | 125 | $\begin{aligned} & 250 \\ & 500 \end{aligned}$ | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| Offset Current | $\begin{gathered} +25{ }^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 10 | $\begin{aligned} & 25 \\ & 50 \end{aligned}$ |  | 20 | $\begin{gathered} 50 \\ 100 \end{gathered}$ |  | 20 | $\begin{gathered} 50 \\ 100 \end{gathered}$ | $\begin{aligned} & n A \\ & n A \end{aligned}$ |
| Input Resistance (Note 10) | $+25^{\circ} \mathrm{C}$ | 50 | 100 |  | 40 | 100 |  | 40 | 100 |  | $M \Omega$ |
| Common Mode Range | Full | $\pm 10.0$ |  |  | $\pm 10.0$ |  |  | $\pm 10.0$ |  |  | V |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |  |  |  |
| Large Signal Voltage Gain (Note 1, 4) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ | $\begin{aligned} & 10 \mathrm{~K} \\ & 7.5 \mathrm{~K} \end{aligned}$ | 15K |  | $\begin{gathered} 7.5 K \\ 5 K \end{gathered}$ | 15K |  | $\begin{gathered} 7.5 \mathrm{~K} \\ 5 \mathrm{~K} \end{gathered}$ | 15K |  | $\begin{aligned} & V / V \\ & V / V \end{aligned}$ |
| Common Mode Rejection Ratio (Note 2) | Full | 80 | 90 |  | 74 | 90 |  | 74 | 90 |  | dB |
| Gain Bandwidth Product (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 12 |  |  | 12 |  |  | 12 |  | MHz |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |  |  |  |
| Output Voltage Swing (Note 1) | Full | $\pm 10.0$ | $\pm 12.0$ |  | $\pm 10.0$ | $\pm 12.0$ |  | $\pm 10.0$ | $\pm 12.0$ |  | V |
| Output Currert ( (Note 4) | +250 ${ }^{\circ}$ | $\pm 10$ | $\pm 20$ |  | $\pm 10$ | $\pm 20$ |  | $\pm 10$ | $\pm 20$ |  | mA |
| Full Power Bandwidth (Note 4, 11) | +250 ${ }^{\circ}$ | 750 | 1000 |  | 600 | 1000 |  | 600 | 1000 |  | kHz |
| TRANSIENT RESPONSE |  |  |  |  |  |  |  |  |  |  |  |
| Rise Time ( Notes 1, 5, 6 \& 8) | $+25^{\circ} \mathrm{C}$ |  | 25 | 50 |  | 25 | 50 |  | 25 | 50 | ns |
| Overshoot ( Notes 1, 5, 7 \& 8) | +250 ${ }^{\circ}$ |  | 25 | 40 |  | 25 | 50 |  | 25 | 50 | \% |
| Slew Rate (Notes 1, 5, 8 \& 12) | $+25^{\circ} \mathrm{C}$ | $\pm 50$ | $\pm 65$ |  | $\pm 40$ | $\pm 60$ |  | $\pm 40$ | $\pm 60$ |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Settling Time (Notes 1, 5, 8 \& 12) | +250 ${ }^{\circ}$ |  | 0.25 |  |  | 0.25 |  |  | 0.25 |  | $\mu \mathrm{s}$ |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |  |  |  |  |  |
| Supply Current | $+25^{\circ} \mathrm{C}$ |  | 4 | 6 |  | 4 | 6 |  | 4 | 6 | mA |
| Power Supply Rejection Ratio | Full | 80 | 90 |  | 74 | 90 |  | 74 | 90 |  | dB |

NOTES: 1. $R_{L}=2 k \Omega \Omega$
6. $V_{O}= \pm 200 \mathrm{mV}$
2. $V_{C M}= \pm 10 \mathrm{~V}$
7. $V_{O}= \pm 200 \mathrm{mV}$
3. $A_{V}>10$
4. $V_{O}= \pm 10.0 \mathrm{~V}$
5. $C_{L}=50 \mathrm{pF}$
8. See transient response test circuits and waveforms Page 2-35.
9. $\Delta V= \pm 5.0 \mathrm{~V}$
10. This parameter value is based on design calculations.
11. Full power bandwidth guaranteed based on slew rate measurement using: $F P B W=S . R . / 2 \pi V_{\text {peak }}$.
12. $\mathrm{V}_{\mathrm{OUT}}= \pm 5 \mathrm{~V}$


$$
\mathrm{R}_{\mathrm{L}}=2 \mathrm{~K} \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}
$$

Upper Trace: Input

Lower Trace: Output

Vertical $=5 \mathrm{~V} /$ Div.
Horizontal $=100 \mathrm{n} / \mathrm{Div}$.
$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15.0 \mathrm{~V}$

SLEW RATE AND TRANSIENT RESPONSE



HA-2520/22/25

## Uncompensated High Slew <br> Rate Operational Amplifiers

## FEATURES

- HIGH SLEW RATE
- FAST SETTLING
- WIDE POWER BANDWIDTH
- HIGH GAIN BANDWIDTH 20MHz
- HIGH INPUT ImpedANCE $100 \mathrm{M} \Omega$
- LOW OFFSET CURRENT 10 nA


## APPLICATIONS

- DATA ACQUISITION SYSTEMS
- R.F. AMPLIFIERS
- VIDEO AMPLIFIERS
- SIGNAL GENERATORS
- PULSE AMPLIFICATION


## DESCRIPTION

HA-2520/2522/2525 comprise a series of monolithic operational amplifiers delivering an unsurpassed combination of specifications for slew rate, bandwidth and settling time. These dielectrically isolated amplifiers are controlled at close loop gains greater than 3 without external compensation. In addition, these high performance components also provide low offset current and high input impedance.
$120 \mathrm{~V} / \mu \mathrm{s}$ slew rate and $200 \mathrm{~ns}(0.2 \%)$ settling time of these amplifiers make themideal components for pulse amplification and data acquisition designs. These devices are valuable components for R. F. and video circuitry requiring up to 20 MHz gain bandwidth and 2 MHz power bandwidth. For accurate signal conditioning designs the HA-2520/2522/2525's superior dynamic specifications are complimented by 10 nA offset current, $200 \mathrm{M} \Omega$ input impedance and offset trim capability.

The HA-2520 and HA-2522 have guaranteed operation from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and are available in metal can and ceramic mini DIP package. Both are offered as a military grade part with the HA-2520 also available in LCC package. The HA-2525 has guaranteed operation from $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ and is available in plastic and ceramic mini DIP and metal can packages.


## ABSOLUTE MAXIMUM RATINGS

Voltage Between $\mathrm{V}^{+}$and $\mathrm{V}^{-}$Terminals
Differential Input Voltage
Peak Output Current Internal Power Dissipation

| 40.0 V | Operating Temperature Ranges: |  |
| ---: | :---: | ---: |
| $\pm 15.0 \mathrm{~V}$ | HA $-2520 / \mathrm{HA}-2522$ | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |
| 50 mA | HA-2525 | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}$ |
| 300 mW | Storage Temperature Range: | $-65^{\circ} \mathrm{C} \leq T_{A} \leq+150^{\circ} \mathrm{C}$ |

ELECTRICAL CHARACTERISTICS $\mathrm{V}+=+15 \mathrm{~V}$ D.C., $\mathrm{V}-=-15 \mathrm{~V}$ D.C.
$\mathrm{V}+=15 \mathrm{~V}$ D. C., $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise stated.


NORMALIZED AC PARAMETERS vs TEMPERATURE


NORMALIZED AC PARAMETERS vs SUPPLY VOLTAGE AT $+25^{\circ} \mathrm{C}$


Supply Voltage

OPEN LOOP VOLTAGE GAIN vs TEMPERATURE


Temperature ${ }^{\circ} \mathrm{C}$

EQUIVALENT INPUT NOISE
vs BANDWIDTH


OPEN-LOOP FREQUENCY AND PHASE RESPONSE


OPEN LOOP FREQUENCY RESPONSE FOR VARIOUS VALUES OF CAPACITORS FROM BANDWIDTH CONTROL PIN TO GROUND


OUTPUT VOLTAGE SWING vs FREQUENCY AT $+25^{\circ} \mathrm{C}$


Frequency Hz


TYPICAL APPLICATIONS


## Very High Slew Rate Wideband Operational Amplifiers

## Features

- VERY HIGH SLEW RATE
- OPEN LOOP GAIN
- WIDE GAIN-BANDWIDTH
- POWER BANDWIDTH
- LOW゙OFFSET VOLTAGE
- InPUT VOLTAGE NOISE
- OUTPUT VOLTAGE SWING


## Applications

- PULSE AND VIDEO AMPLIFIERS
- WIDEBAND AMPLIFIERS
- HIGH SPEED SAMPLE-HOLD CIRCUITS
- RF OSCILLATORS


## Description

The Harris HA-2539 represents the ultimate in high slew rate wideband, monolithic, operational amplifiers. It has been designed and constructed with the Harris high frequency Bipolar dielectric isolation process and features dynemic parameters hever before available from a truly differential device.

With a $600 \mathrm{~V} / \mu$ s slew rate and a 600 MHz gain-band-width-product, the HA-2539 is ideally suited for use in video and RF amplifier designs, in closed loop gains of 10 or greater. Full $\pm 10 \mathrm{~V}$ swing coupled with outstanding A.C. parameters and complemented by high open loop gain makes the devices useful in high speed data acquisition systems.

The HA-2539 is available in the 14 pin ceramic and epoxy packages, as well as a 20 pin LCC package. The HA-2539-2 denotes $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ operation while the HA-2539-5 operates over the $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ range.

Pinouts

TOP VIEWS


## Schematic



## Specifications

## ABSOLUTE MAXIMUM RATINGS (Note 1)

| Voltage between V+ and V-Terminals | 35 V |
| :--- | ---: |
| Differential Input Voltage | 6 V |
| Output Current | 50 mA (Peak) |
| Internal Power Dissipation (Note 2) | 870 mW (Cerdip) |
| Operating Temperature Range: | (HA-2539-2) |
|  | (HA-2539-5) |
| Storage Temperature Range | $-550 \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |
|  | $00 \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}$ |
|  | $-65^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}$ |

ELECTRICAL CHARACTERISTICS $V_{\text {SUPPLY }}= \pm 15$ Volts; $R_{L}=1 \mathrm{~K}$ ohms, unless otherwise specified.

|  |  | $\begin{gathered} \text { HA-2539-2 } \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  | $\begin{array}{r} \text { HA-2539-5 } \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{array}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | TEMP | MIN | TYP | MAX | MIN | TYP | MAX | UNITS |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Offset Voltage | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { FULL } \end{gathered}$ |  | 8 13 | $\begin{aligned} & 10 \\ & 15 \end{aligned}$ |  | 8 | $\begin{aligned} & 15 \\ & 20 \end{aligned}$ | $\begin{aligned} & m V \\ & m V \end{aligned}$ |
| Average Offset Voltage Drift | FULL |  | 20 |  |  | 20 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Bias Current | $+25{ }^{\circ} \mathrm{C}$ |  | 5 | 20 |  | 5 | 20 | $\mu \mathrm{A}$ |
|  | FULL |  |  | 25 |  |  | 25 | $\mu \mathrm{A}$ |
| Offset Current | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { FULL } \end{gathered}$ |  | 1 | $\begin{aligned} & 6 \\ & 8 \end{aligned}$ |  | 1 | $\begin{aligned} & 6 \\ & 8 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Input Resistance | +250 ${ }^{\circ}$ |  | 10 |  |  | 10 |  | Kohms |
| Input Capacitance | +250 ${ }^{\circ}$ |  | 1.0 |  |  | 1.0 |  | pF |
| Common Mode Range | FULL | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Input Voltage Noise ( $\mathrm{f}=1 \mathrm{kHz}, \mathrm{Rg}_{\mathrm{g}}=0 \Omega$ ) |  |  | 6 |  |  | 6 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Large Signal Voltage Gain (Note 3) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { FULL } \end{gathered}$ | $\begin{gathered} 10 \mathrm{~K} \\ 5 \mathrm{~K} \end{gathered}$ | 15K |  | $\begin{gathered} 10 K \\ 5 K \end{gathered}$ | 15 K |  | $\begin{aligned} & \text { V/V } \\ & \mathrm{V} / \mathrm{V} \end{aligned}$ |
| Common-Mode Rejection Ratio (Note 4) | FULL | 60 |  |  | 60 |  |  | dB |
| Gain-Bandwidth-Product (Notes 5 \& 6) | $+25^{\circ} \mathrm{C}$ |  | 600 |  |  | 600 |  | MHz |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Output Voltage Swing (Note 3) | FULL | $\pm 10$ |  |  | $\pm 10$ |  |  |  |
| Output Current (Note 3) | +250 ${ }^{\circ}$ | 10 |  |  | 10 |  |  | mA |
| Output Resistance | +250 ${ }^{\circ}$ |  | 30 |  |  | 30 |  | Ohms |
| Full Power Bandwidth (Note 3 \& 7) |  | 8.7 | 9.5 |  | 8.7 | 9.5 |  | MHz |
| TRANSIENT RESPONSE (Note 8) |  |  |  |  |  |  |  |  |
| Rise Time | $+25^{\circ} \mathrm{C}$ |  | 7 |  |  | 7 |  | ns |
| Overshoot | $+25^{\circ} \mathrm{C}$ |  | 15 |  |  | 15 |  | \% |
| Slew Rate | $+25^{\circ} \mathrm{C}$ | 550 | 600 |  | 550 | 600 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Settling Time: 10V Step to 0.1\% | $+25^{\circ} \mathrm{C}$ |  | $200$ |  |  | $200$ |  | ns |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |  |
| Supply Current | FULL |  | 20 | 25 |  | 20 | 25 | mA |
| Power Supply Rejection Ratio (Note 9) | FULL | 60 |  |  | 60 |  |  | dB |

## NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied.
2. Derate at $8.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ for operation at ambient temperatures above $+75^{\circ} \mathrm{C}$. Heat sinking required at temperatures above $+75^{\circ} \mathrm{C}$. $\mathrm{T}_{\mathrm{JA}}=1150 \mathrm{C} / \mathrm{W}$; $\mathrm{TJC}_{\mathrm{J}}=35^{\circ} \mathrm{C} / \mathrm{W}$. Thermalloy model 6007 heat sink recommended.
3. $R_{L}=1 \mathrm{~K} \Omega, \mathrm{~V} 0= \pm 10 \mathrm{~V}$
4. $V_{C M}= \pm 10 \mathrm{~V}$
5. $\mathrm{V}_{0}=90 \mathrm{mV}$.
6. $A V=10$.
7. Full power bandwidth guaranteed based on slew rate measurement using FPBW $=\frac{\text { Slew Rate }}{2 \pi \mathrm{~V}_{\text {peak }}}$.
8. Refer to Test Circuits section of data sheet.
9. $V_{S U P P L Y}= \pm 5 \mathrm{VDC}$ to $\pm 15 \mathrm{VDC}$

## Test Circuits

## LARGE AND SMALL SIGNAL RESPONSE TEST CIRCUIT *



$$
\begin{gathered}
A v=10 \\
{ }^{*} C_{L} \leq 10 \mathrm{pF}
\end{gathered}
$$

## LARGE SIGNAL RESPONSE

Vertical Scale: $A=0.5 \mathrm{~V} /$ Div., $B=5.0 \mathrm{~V} /$ Div. Horizontal Scale: Time: 50ns/Div.


## SMALL SIGNAL RESPONSE

Vertical Scale: Input $=10 \mathrm{mV} / \mathrm{Div}$., Output $=50 \mathrm{mV} / \mathrm{Div}$. Horizontal Scale: 20ns/Div.


SETTLING TIME TEST CIRCUIT


* Load Capacitance should be less than 10pF.
** It is recommended that resistors be carbon composition and that feedback and summing network ratios be matched.
*** SETTLE POINT (Summing Node) capacitance should be less than 10 pF . For optimum settling time results, it is recommended that the test circuit be constructed directly onto the device pins. A Tektronix 568 Sampling Oscilloscope with S-3A sampling heads is recommended as a settle point monitor.


## Applications




DIFFERENTIAL GAIN ERROR (3\%)
HA-2539 20dB VIDEO GAIN BLOCK


## Performance Curves



BROADBAND NOISE $(0.1 \mathrm{~Hz}$ to 1 mHz$)$
Vertical Scale: $\mathbf{1 0} \mu \mathrm{V} /$ Div.
Horizontal Scale: $\mathbf{5 0 m s} /$ Div.


POWER SUPPLY REJECTION RATIO VS FREQUENCY


COMMON MODE REJECTION RATIO VS FREQUENCY


OPEN LOOP GAIN/PHASE VS FREQUENCY HA-2539


## Performance Curves (Continued)

> CLOSED LOOP FREQUENCY RESPONSE FOR VARIOUS CLOSED LOOP GAINS


OUTPUT VOLTAGE SWING
VS. LOAD RESISTANCE


SETTLING TIME FOR VARIOUS OUTPUT STEP VOLTAGES


OUTPUT VOLTAGE SWING
VS. FREQUENCY


NORMALIZED AC PARAMETERS
VS. TEMPERATURE


POWER SUPPLY CURRENT VS. TEMPERATURE AND SUPPLY VOLTAGE


## FEATURES

- VERY HIGH SLEW RATE
- FAST SETTLING TIME

400V/ $\mu \mathrm{s}$

- WIDE GAIN-BANDWIDTH 200ns 400 MHz
- POWER BANDWIDTH 6 MHz
- LOW OFFSET VOLTAGE 8 mV
- input voltage noise
- OUTPUT VOLTAGE SWING
- MONOLITHIC BIPOLAR CONSTRUCTION


## APPLICATIONS

- PULSE AND VIDEO AMPLIFIERS
- WIDEBAND AMPLIFIERS
a. HIGH SPEED SAMPLE-HOLD CIRCUITS
- FAST, PRECISE D/A CONVERTERS


## GENERAL DESCRIPTION

The Harris HA-2540 is a wideband, very high slew rate, monolithic operational amplifier featuring superior speed and bandwidth characteristics. Bipolar construction coupled with dielectric isolation allows this truly differential device to deliver outstanding performance in circuits where closed loop gain is 10 or greater. Additionally, the HA-2540 has a drive capability of $\pm 10 \mathrm{~V}$ into a 1 K ohm load. Other desirable characteristics include low input voltage noise, low offset voltage, and fast settling time.

A $400 \mathrm{~V} / \mu \mathrm{s}$ slew rate ensures high performance in video and pulse amplification circuits, while the 400 MHz gain-band-width-product is ideally suited for wideband signal amplification. A settling time of 200 ns also makes the HA-2540 an excellent selection for high speed Data Acquisition Systems.

The HA-2540-2 is specified over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ range while the HA-2540-5 is specified from $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$.

The HA-2540 is available in the 14 pin ceramic and epoxy packages, as well as a 20 pin LCC package.

## PINOUT

## TOP VIEWS



## SCHEMATIC



## ABSOLUTE MAXIMUM RATINGS (Note 1)

| Voltage between V+ and V-Terminals | 35 V |
| :--- | ---: |
| Differential Input Voltage | 6 V |
| Output Current | 50 mA (Peak) |
| Internal Power Dissipation (Note 2) | 870 mW (Cerdip) |
| Operating Temperature Range: | (HA-2540-2) |
|  | (HA-2540-5) |
| Storage Temperature Range | $-550 \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |
|  | $00 \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}$ |
|  | $-650^{\mathrm{C}} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}$ |

ELECTRICAL CHARACTERISTICS $V_{S U P P L Y}= \pm 15$ Volts; $R_{L}=1 \mathrm{~K}$ ohms, unless otherwise specified.

|  |  | $\begin{gathered} \text { HA }-2540-2 \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  | HA-2540-5 <br> $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | TEMP | MIN | TYP | MAX | MIN | TYP | MAX | UNITS |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Offset Voltage | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { FULL } \end{gathered}$ |  | 8 13 | $\begin{aligned} & 10 \\ & 15 \end{aligned}$ |  | 8 | $\begin{aligned} & 15 \\ & 20 \end{aligned}$ | $\begin{aligned} & m V \\ & m V \end{aligned}$ |
| Average Offset Voltage Drift | FULL |  | 20 |  |  | 20 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Bias Current | $+25^{\circ} \mathrm{C}$ |  | 5 | 20 |  | 5 | 20 | $\mu \mathrm{A}$ |
|  | FULL |  |  | 25 |  |  | 25 | $\mu \mathrm{A}$ |
| Offset Current | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { FULL } \end{gathered}$ |  | 1 | $\begin{aligned} & 6 \\ & 8 \end{aligned}$ |  | 1 | $\begin{aligned} & 6 \\ & 8 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Input Resistance | $+25^{\circ} \mathrm{C}$ |  | 10 |  |  | 10 |  | Kohms |
| Input Capacitance | $+25^{\circ} \mathrm{C}$ |  | 1.0 |  |  | 1.0 |  | pF |
| Common Mode Range | FULL | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Input Noise Voltage ( $\mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{g}}=0 \Omega$ ) | $+25^{\circ} \mathrm{C}$ |  | 6 |  |  | 6 |  |  |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Large Signal Voltage Gain (Note 3) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { FULL } \end{gathered}$ | $\begin{gathered} 10 \mathrm{~K} \\ 5 \mathrm{~K} \end{gathered}$ | 15K |  | $\begin{aligned} & \text { 10K } \\ & 5 \mathrm{~K} \end{aligned}$ | 15K |  | $\begin{aligned} & \text { v/v } \\ & \text { V/V } \end{aligned}$ |
| Common-Mode Rejection Ratio (Note 4) | FULL | 60 |  |  | 60 |  |  | dB |
| Gain-Bandwidth-Product (Notes 5 \& 6) | $+25^{\circ} \mathrm{C}$ |  | 400 |  |  | 400 |  | MHz |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Output Voltage Swing (Note 3) | FULL | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Output Current (Note 3) | $+250 \mathrm{C}$ | 10 |  |  | 10 |  |  | mA |
| Output Resistance | $+25^{\circ} \mathrm{C}$ |  | 30 |  |  | 30 |  | Ohms |
| Full Power Bandwidth (Note 3 \& 7) | $+25^{\circ} \mathrm{C}$ | 5.5 | 6 |  | 5.5 | 6 |  | MHz |
| TRANSIENT RESPONSE (Note 8) |  |  |  |  |  |  |  |  |
| Rise Time | $+25^{\circ} \mathrm{C}$ |  | 14 |  |  | 14 |  | ns |
| Overshoot | $+25^{\circ} \mathrm{C}$ |  | 5 |  |  | 5 |  | \% |
| Slew Rate | $+25^{\circ} \mathrm{C}$ | 350 | 400 |  | 350 | 400 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Settling Time: |  |  |  |  |  |  |  |  |
| 10 V Step to 0.1\% | $+25^{\circ} \mathrm{C}$ |  | 200 |  |  | 200 |  | ns |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |  |
| Supply Current | FULL |  | 20 | 25 |  | 20 | 25 | mA |
| Power Supply Rejection Ratio (Note 9) | FULL | 60 |  |  | 60 |  |  | dB |

## NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied.
2. Derate at $8.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ for operation at ambient temperatures above $+75^{\circ} \mathrm{c}$. Heat sinking required at temperatures above $+75^{\circ} \mathrm{c}$. $\mathrm{TJA}_{\mathrm{JA}}=1150 \mathrm{C} / \mathrm{W}$; $\mathrm{T}_{\mathrm{JC}}=35{ }^{\circ} \mathrm{C} / \mathrm{W}$. Thermalloy model 6007 heat sink recommended.
3. $R_{L}=1 \mathrm{~K} \Omega, \mathrm{~V} 0= \pm 10 \mathrm{~V}$
4. $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$
5. $\mathrm{V}_{0}=90 \mathrm{mV}$.
6. $\mathrm{AV}=10$.
7. Full power bandwidth guaranteed based on slew rate measurement using FPBW $=\frac{\text { Slew Rate }}{2 \pi V_{\text {peak }}}$.
8. Refer to Test Circuits section of data sheet.
9. $V_{\text {SUPPLY }}= \pm 5$ VDC to $\pm 15 \mathrm{VDC}$

## TEST CIRCUITS

## LARGE AND SMALL SIGNAL RESPONSE

TEST CIRCUIT*

LARGE SIGNAL RESPONSE
Vertical Scale: (Volts: A=0.5v/Div., B=5.0V/Div.)
Horizontal Scale: (Time: 50ns/Div.)



SMALL SIGNAL RESPONSE
Vertical Scale: Input=10mV/Div.; Output=50mV/Div. Horizontal Scale: 20ns/Div.


## SETTLING TIME TEST CIRCUIT



* Load Capacitance should be less than 10 pF .
** It is recommended that resistors be carbon composition and that feedback and summing network ratios be matched.
*** SETTLE POINT (Summing Node) capacitance should be less than 10pF. For optimum settling time results, it is recommended that the test circuit be constructed directly onto the device pins. A Tektronix 568 Sampling Oscilloscope with S-3A sampling heads is recommended as a settle point monitor.




## WIDEBAND SIGNAL SPLITTER

With one HA-2540 and two low capacitance switching diodes, signals exceeding 10 MHz can be separated. This circuit is most useful for full wave rectification, $A M$ detectors or sync generation.


BOOTSTRAPPING FOR MORE OUTPUT CURRENT AND VOLTAGE SWING


## Features

- Unity Gain Bandwidth $\qquad$ .40 MHz
- High Slew Rate ...................................................280V/ $\mu \mathrm{s}$
- Fast Settling Time....................................................90ns
- Power Bandwidth $\qquad$ 4MHz
- Output Voltage Swing $\qquad$ $\pm 10 \mathrm{~V}$
- Unity Gain Stability
- Monolithic Bipolar Construction


## Applications

- Pulse and Video Amplifiers
- Wideband Amplifiers
- High Speed Sample-Hold Circuits
- Fast, Precise D/A Converters
- High Speed A/D Input Buffer


## Description

The HA-2541 is the first unity gain stable monolithic operational amplifier to achieve 40 MHz unity gain bandwidth. A major addition to the Harris series of high speed, wideband op amps, the HA-2541 is designed for video and pulse applications requiring stable amplifier response at low closed loop gains.

The uniqueness of the HA-2541 is that its slew rate and bandwidth characteristics are specified at unity gain. Historically, high slew rate, wide bandwidth and unity gain stability have been incompatible features for a
monolithic operational amplifier. But features such as $280 \mathrm{~V} / \mu$ s slew rate and 40 MHz unity gain bandwidth clearly show that this is not the case for the HA-2541. These features, along with $90 n$ settling time, make this product an excellent choice for high speed data acquisition systems.

Packaged in a TO-8 metal can or 14 pin ceramic DIP, the HA-2541 is pin compatible with the HA-2540 and HA-5190 op amps. The HA-2541-2 is specified over the temperature range of $-55^{\circ} \mathrm{C}$ to $+125{ }^{\circ} \mathrm{C}$.

## Pinouts

TOP VIEWS


Schematic

Absolute Maximum Ratings（Note 1）Voltage Between V＋and V35 V
Differential Input Voltage ..... ． 6 V

$\qquad$
Output Current

$\qquad$

Internal Power Dissipation（Note 2）TO－8．．．．．．．．．．．．．．1．5W Dip． 1．6W

## Operating Temperature Range：

HA－2541－2．
$-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$
HA－2541－5 $\qquad$ $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}$
Storage Temperature Range $\ldots . . . . .-65^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}$ Maximum Junction Temperature $\qquad$ $+175^{\circ} \mathrm{C}$

Electrical Characteristics $\quad V_{\text {SUPPLY }}= \pm 15$ Volts；$R_{L}=2 K$ Ohms，Unless Otherwise Specified

| PARAMETER | TEMP | HA－2541－2 $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | $\begin{gathered} \text { HA-2541-5 } \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Offset Voltage（Note 11）＊ | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  |  | 2 6 |  |  | 2＊ 6 6 | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Average Offset Voltage Drift | Full |  | 20 |  |  | 20 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Bias Current | ＋250 ${ }^{\circ} \mathrm{C}$ |  | 6 | 35 |  | 6 | 35 | $\mu \mathrm{A}$ |
|  | Full |  |  | 50 |  |  | 50 | $\mu \mathrm{A}$ |
| Offset Current | ＋250 ${ }^{\circ} \mathrm{C}$ |  | 1 | 7 |  | 1 | 7 | $\mu \mathrm{A}$ |
|  | Full |  |  | 9 |  |  | 9 | $\mu \mathrm{A}$ |
| Input Resistance | $+25^{\circ} \mathrm{C}$ |  | 100 |  |  | 100 |  | Kohms |
| Input Capacitance | $+25^{\circ} \mathrm{C}$ |  | 1 |  |  | 1 |  | pF |
| Common Mode Range | Full | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Input Noise Voltage（ $\mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{g}}=0 \Omega$ ） | ＋250 ${ }^{\circ}$ |  | 10 |  |  | 10 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Large Signal Voltage Gain（Note 3） | ＋250 ${ }^{\circ}$ | 10K |  |  | 10K |  |  | V／V |
|  | Full | 5K |  |  | 5 K |  |  | V／V |
| Common－Mode Rejection Ratio（Note 5） | Full | 70 |  |  | 70 |  |  | dB |
| Unity Gain－Bandwidth（Note 6） | $+25^{\circ} \mathrm{C}$ |  | 40 |  |  | 40 |  | MHz |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Output Voltage Swing（Note 4） | Full | $\pm 10$ | $\pm 11$ |  | $\pm 10$ | $\pm 11$ |  | V |
| Output Current（Note 4） | $+25^{\circ} \mathrm{C}$ | 10 |  |  | 10 |  |  | mA |
| Output Resistance | $+25^{\circ} \mathrm{C}$ |  | 2 |  |  | 2 |  | Ohms |
| Full Power Bandwidth（Note 3 \＆7） | $+25^{\circ} \mathrm{C}$ | 3 | 4 |  | 3 | 4 |  | MHz |
| Differential Gain | $+25^{\circ} \mathrm{C}$ |  | 0.1 |  |  | 0.1 |  | \％ |
| Differential Phase | $+25^{\circ} \mathrm{C}$ |  | 0.2 |  |  | 0.2 |  | Degree |
| Harmonic Distortion（Note 10） | $+25^{\circ} \mathrm{C}$ |  | $<0.01$ |  |  | $<0.01$ |  | \％ |
| TRANSIENT RESPONSE（Note 8） |  |  |  |  |  |  |  |  |
| Rise Time | $+25^{\circ} \mathrm{C}$ |  | 4 |  |  | 4 |  | ns |
| Overshoot | $+25^{\circ} \mathrm{C}$ |  | 40 |  |  | 40 |  | \％ |
| Slew Rate | ＋250C | 200 | 280 |  | 200 | 280 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Settling Time： |  |  |  |  |  |  |  |  |
| 10V Step to 0．1\％ | $+25^{\circ} \mathrm{C}$ |  | 90 |  |  | 90 |  | ns |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |  |
| Supply Current | $+25^{\circ} \mathrm{C}$ |  | 33 |  |  | 33 |  | mA |
|  | Full |  |  | 40 |  |  | 45 | mA |
| Power Supply Rejection Ratio（Note 9） | Full | 70 |  |  | 70 |  |  | dB |

## Notes:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied.
2. T0-8: $\theta_{\mathrm{jA}}=100^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{j}}=15^{\circ} \mathrm{C} / \mathrm{W}$.

Recommended heat sink: Thermalloy 2240A $\theta_{\text {SA }}=27^{\circ} \mathrm{C} / \mathrm{W}$ Cerdip: $\theta_{\mathrm{jA}}=91^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{jC}}=35^{\circ} \mathrm{C} / \mathrm{W}$
Recommended heat sink: AAVID \#5802 $\theta_{\text {SA }}=15^{\circ} \mathrm{C} / \mathrm{W}$
3. $\mathrm{V} 0= \pm 10 \mathrm{~V}$
4. $R_{L}=1 K \Omega$
5. $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$
6. $V_{0}=90 \mathrm{mV}$
7. Full Power Bandwidth guaranteed based on slew rate measurement using FPBW $=\frac{\text { Slew Rate }}{2 \pi V_{\text {PEAK }}}$
8. Refer to Test Circuits section of data sheet.
9. $\mathrm{V}_{\text {SUPPLY }}= \pm 5 \mathrm{VDC}$ to $\pm 15 \mathrm{VDC}$
10. $V_{I N}=1 V R M S ; f=10 \mathrm{KHz} ; A v=10$
11. Relaxed Offset Voltage "C" version available in 1986.

## Test Circuits



LARGE SIGNAL RESPONSE


SMALL SIGNAL RESPONSE


SETTLING TIME TEST CIRCUIT


- $A v=-1$
- feedback and summing resistors must be MATCHED (0.1\%)
- HP5082-2810 CLIPPING DIODES RECOMMENDED
- tektronix pg201 fet probe used at settling POINT


## Suggested Offset Voltage Adjustment


*OFFSET ADJUSTMENT RANGE IS APPROXIMATELY $\pm 8 \mathrm{mV}$ FOR $\mathbf{R T} \mathbf{~}=\mathbf{5 K} \Omega$.

## Maximum Power Dissipation Curves

T0-8 METAL CAN

## 14 PIN DIP PACKAGE



MAXIMUM
POWER DISSIPATION
POWER DISSIPATION


MAXIMUM POWER DISSIPATION vs. TEMPERATURE

$$
\left(T_{j} \leq 175^{\circ} C\right)^{*}
$$

*FOR THE GIVEN DIE SIZE AND THERMAL IMPEDANCE DATA, THESE CURVES REPRESENT THE MAXIMUM ALLOWABLE POWER DISSIPATION BEFORE A JUNCTION TEMPERATURE OF 1750C IS EXCEEDED.

## Features

- Stable at Gains of 2 or Greater
- Gain Bandwidth (AvCL = 2) ............................. 120 MHz
- High Slew Rate...................................................300V/ $\mu \mathrm{s}$
- High Output Current............................................ 100 mA
- Power Bandwidth .................................................5.5MHz
- Output Voltage Swing ........................................... $\pm 10 \mathrm{~V}$
- Monolithic Bipolar Construction


## Description

The HA-2542 is a wideband, high slew rate, monolithic operational amplifier featuring an outstanding combination of speed, bandwidth, and output drive capability.

Utilizing the advantages of the Harris D. I. technology this amplifier offers $350 \mathrm{~V} / \mu \mathrm{s}$ slew rate, 120 MHz gain bandwidth, and $\pm 100 \mathrm{~mA}$ output current. Application of this device is further enhanced through stable operation down to closed loop gains of 2.

For additional flexibility, offset null and frequency compensation controls are included in the HA-2542 pinout.

## Applications

- Pulse and Video Amplifiers
- Wideband Amplifiers
- Coaxial Cable Drivers
- Fast Sample-Hold Circuits
- High Frequency Signal Conditioning Circuits

The capabilities of the HA-2542 are ideally suited for high speed coaxial cable driver circuits with gain. With 5.5 MHz full power bandwidth, this amplifier is most suitable for high frequency signal conditioning circuits and pulse/ video amplifiers. Other applications utilizing the HA-2542 advantages include wideband amplifiers and fast samplehold circuits.

Packaged in a 12 pin (T0-8) can, the HA-2542 is pin compatible with the HA-2540, HA-2541, HA-5190, LH0032, and H0S-050C.

## Pinout



## Schematic



```
Absolute Maximum Ratings (Note 1)
    Voltage between V+ and V- Terminals
```

$\qquad$

```35 VDifferential Input Voltage
```

$\qquad$
$\qquad$
$\qquad$

```Output Current
```

$\qquad$

``` 125 mA (Peak)Internal Power Dissipation (Note 2) TO-81.5W

\section*{Operating Temperature Range:}

HA-2542-2 \(\qquad\) \(-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}\)
HA-2542-5 \(\qquad\) \(.0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}\) Storage Temperature Range..... \(-65^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}\) Maximum Junction Temperature \(\qquad\) \(+175^{\circ} \mathrm{C}\)

Electrical Characteristics \(\quad V_{S U P P L Y}= \pm 15\) Volts; \(R_{L}=1 K\) ohms, unless otherwise specified.


\section*{Notes:}
1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied.
2. T0-8: \(\theta_{\mathrm{jA}}=100^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{jC}}=15^{\circ} \mathrm{C} / \mathrm{W}\). Recommended heat sink: Thermalloy \(2240 \mathrm{~A} \theta_{\mathrm{SA}}=27^{\circ} \mathrm{C} / \mathrm{W}\) Dip: \(\theta_{\mathrm{jA}}=91^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{j} \mathrm{C}}=35^{\circ} \mathrm{C} / \mathrm{W}\). Recommended heat sink: AAVID \#5802 \(\theta_{\text {SA }}=15^{\circ} \mathrm{C} / \mathrm{W}\)
3. \(R_{L}=1 \mathrm{~K} \Omega, V_{0}= \pm 10 \mathrm{~V}\)
4. \(\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}\)
5. \(A_{V C L}=2\)
6. \(R_{L}=50 \Omega, V_{0}= \pm 5 \mathrm{~V}\)
7. Full Power Bandwidth guaranteed based on slew rate measurement using FPBW \(=\frac{\text { Slew Rate }}{2 \pi V_{\text {PEAK }}}\)
8. Refer to Test Circuits section of data sheet.
9. \(V_{\text {SUPPLY }}= \pm 5 \mathrm{VDC}\) to \(\pm 15 \mathrm{VDC}\)
10. \(V_{I N}=1 V_{R M S} ; f=10 \mathrm{KHz} ; A_{V}=10\)

\section*{Test Circuits}

\section*{LARGE AND SMALL SIGNAL RESPONSE}

\({ }^{*} C_{L \leq 10 p F}\)

LARGE SIGNAL RESPONSE


SMALL SIGNAL RESPONSE

time delay


\section*{Test Circuits (continued)}

\section*{SETTLING TIME TEST CIRCUIT}

- \(A_{V}=-2\)
- Feedback and summing resistors must be matched (.1\%)
- HP5082-2810 clipping diodes recommended
- Tektronix P6201 FET probe used at settling point

SUGGESTED OFFSET VOLTAGE ADJUSTMENT


\section*{MAXIMUM POWER DISSIPATION CURVES}

MAXIMUM POWER DISSIPATION VS. TEMPERATURE


\section*{Typical Applications}

NONINVERTING CIRCUIT (Avcl \(=100\) )


AvCL \(=100 \cdot\) PHASE AND GAIN

NONINVERTING CIRCUIT (AVCL=2)


AVCL \(=2\) - PHASE AND GAIN


VIDEO CABLE DRIVER PULSE RESPONSE
(1V/DIV.; 100ns/DIV.)

\section*{Features}
- Unity Gain Bandwidth ...........................................33MHz
- High Slew Rate .................................................... 150V/ \(\mu \mathrm{s}\)
- Low Supply Current............................................... 10 mA
- Differential Gain Error .........................................<0.1dB
- Differential Phase Error..........................................<0.10
- Gain Tolerance at 5 MHz . .0.2dB

\section*{Description}

The HA-2544 is a dielectrically isolated, monolithic operational amplifier designed and constructed in the Harris High Frequency Process. It is another addition to the Harris series of high speed, wideband op-amps and offers true video performance combined with the versatility of an op-amp.

The HA-2544 features 33 MHz unity gain bandwidth and \(150 \mathrm{~V} / \mu\) s slew rate while offering video performance of \(<0.1 \mathrm{~dB}\) differential gain error, \(<0.10\) differential phase error, and gain tolerance of just 0.2 dB at 5 MHz . High performance and low power requirements are met with a supply current of only 10 mA .

Uses of the HA-2544 range from video and video test equipment to radar displays and other precise imaging

\section*{Applications}
- Video Systems
- Video Test Equipment
- Radar Displays
- Imaging Systems
- Pulse Amplifiers
- Signal Conditioning Circuits
- Data Acquisition Systems
systems where stringent gain and phase requirements have previously been met with costly hybrids and discrete circuitry. The HA-2544 can also be used as a standard wideband, high speed, and fast settling op-amp in circuits such as pulse amplifiers and high speed data acquisition systems.

The HA-2544 is guaranteed over the military temperature range ( \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) ) in either the -2 or -8 versions, and over the commercial temperature range ( \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) ) as a -5 version. The HA- 2544 is available in TO- 99 metal can, 20 pin LCC, and both epoxy and ceramic Mini-DIP packages.
Pinouts

\section*{Schematic}


\section*{Wideband, High Impedance Operational Amplifiers}

\section*{FEATURES}
- WIDE BANDWIDTH
- HIGH INPUT IMPEDANCE
- LOW input bias current
- LOW INPUT OFFSET CURRENT
- HIGH GAIN
- high slew rate
- OUTPUT SHORT CIRCUIT PROTECTION

\section*{APPLICATIONS}
- VIDEO AMPLIFIER
- PULSE AMPLIFIER
- AUDIO AMPLIFIERS AND FILTERS
- HIGH-Q ACTIVE FILTERS
- high-SPEED COMPARATORS
- LOW DISTORTION OSCILLATORS

\section*{DESCRIPTION}

HA-2600/2602/2605 are internally compensated bipolar operational amplifiers that feature very high input impedance ( 500 \(\mathrm{M} \Omega, \mathrm{HA}-2600\) ) coupled with wideband \(A C\) performance. The high resistance of the input stage is complemented by low offset voltage ( \(0.5 \mathrm{mV}, \mathrm{HA}-2600\) ) and low bias and offset current (1nA, HA-2600) to facilitate accurate signal processing. Input offset can be reduced further by means of an external nulling potentiometer. 12 MHz unity gain-bandwidth product, \(7 \mathrm{~V} / \mu \mathrm{s}\) slew rate and \(150,000 \mathrm{~V} / \mathrm{V}\) open-loop gain enables HA-2600/ 2602/2605 to perform high-gain amplification of fast, wideband signals. These dynamic characterisitics, coupled with fast settling times, make these amplifiers ideally suited to pulse amplification designs as well as high frequency (e.g. video) applications. The frequency response of the amplifier can be tailored to exact design requirements by means of an external bandwidth control capacitor.

In addition to its application in pulse and video amplifier designs, HA-2600/2602/2605 is particularly suited to other high performance designs such as high-gain low distortion audio amplifiers, high- 0 and wideband active filters and high-speed comparators.

The HA-2600 and HA-2602 have guaranteed operation from \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) and are available in metal can and ceramic mini DIP packages. Both are offered as a military grade part. The HA-2605 has guaranteed operation from \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) and is available in plastic and ceramic mini DIP and metal can packages.


\section*{ABSOLUTE MAXIMUM RATINGS}

Voltage Between \(\mathrm{V}^{+}\)and \(\mathrm{V}^{-}\)Terminals Differential Input Voltage
Peak Output Current
Internal Power Dissipation
45.0 V
\(\pm 12.0 \mathrm{~V}\)
Full Short Circuit Protection
300 mW

Operating Temperature Ranges:
\begin{tabular}{cr} 
HA \(2600 /\) HA-2602 & \(-550^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C}\) \\
HA-2605 & \(0^{\circ} \mathrm{C} \leq T_{A} \leq+75^{\circ} \mathrm{C}\) \\
Storage Temperature Range: & \(-65^{\circ} \mathrm{C} \leq T_{A} \leq+150^{\circ} \mathrm{C}\)
\end{tabular}
    \(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}}<+75^{\circ} \mathrm{C}\)
        \(-65^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}\)

ELECTRICAL CHARACTERISTICS V+=+15V D. C., V-=-15V D.C.
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} & \multirow[b]{2}{*}{TEMP} & \multicolumn{3}{|l|}{\[
\begin{gathered}
\text { HA-2600 } \\
-55^{\circ} \mathrm{C} \text { to }+1250 \mathrm{C}
\end{gathered}
\]} & \multicolumn{3}{|l|}{\[
\begin{gathered}
\text { HA-2602 } \\
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
\end{gathered}
\]} & \multicolumn{3}{|c|}{\[
\begin{gathered}
\text { HA-2605 } \\
0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}
\end{gathered}
\]} & \multirow[b]{2}{*}{UNITS} \\
\hline & & MIN & TYP & MAX & MIN & TYP & MAX & MIN & TYP & MAX & \\
\hline \multicolumn{12}{|l|}{INPUT CHARACTERISTICS} \\
\hline Offset Voltage & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 0.5
2 & \[
\begin{aligned}
& 4 \\
& 6
\end{aligned}
\] & & 3 & \[
\begin{aligned}
& 5 \\
& 7
\end{aligned}
\] & & 3 & \[
\begin{aligned}
& 5 \\
& 7
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{mV} \\
& \mathrm{mV}
\end{aligned}
\] \\
\hline Offset Voltage Average Drift & Full & & 5 & & & & & & & & \(\mu \mathrm{V} / \mathrm{O}^{\circ} \mathrm{C}\) \\
\hline Bias Current & +250 \({ }^{\circ}\) & & 1 & 10 & & 15 & 25 & & 5 & 25 & nA \\
\hline & Full & & 10 & 30 & & & 60 & & & 40 & nA \\
\hline Offset Current & \(+25^{\circ} \mathrm{C}\) & & 1 & 10 & & 5 & 25 & & 5 & 25 & nA \\
\hline & Full & & 5 & 30 & & & 60 & & & 40 & nA \\
\hline Input Resistance (Note 10) & +250 \({ }^{\circ}\) & 100 & 500 & & 40 & 300 & & 40 & 300 & & \(M \Omega\) \\
\hline Common Mode Range & Full & \(\pm 11.0\) & & & \(\pm 11.0\) & & & \(\pm 11.0\) & & & V \\
\hline \multicolumn{12}{|l|}{TRANSFER CHARACTERISTICS} \\
\hline Large Signal Voltage Gain (Note 1, 4) & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & \begin{tabular}{l}
100K \\
70K
\end{tabular} & 150K & & \[
\begin{aligned}
& 80 \mathrm{~K} \\
& 60 \mathrm{~K}
\end{aligned}
\] & 150K & & \[
\begin{aligned}
& 80 \mathrm{~K} \\
& 70 \mathrm{~K}
\end{aligned}
\] & 150K & & \[
\begin{aligned}
& V / V \\
& V / V
\end{aligned}
\] \\
\hline Common Mode Rejection Ratio (Note 2) & Full & 80 & 100 & & 74 & 100 & & 74 & 100 & & dB \\
\hline Unity Gain Bandwidth Product (Note 3) & \(+25^{\circ} \mathrm{C}\) & & 12 & & & 12 & & & 12 & & MHz \\
\hline \multicolumn{12}{|l|}{OUTPUT CHARACTERISTICS} \\
\hline Output Voltage Swing (Note 1) & Full & \(\pm 10.0\) & \(\pm 12.0\) & & \(\pm 10.0\) & \(\pm 12.0\) & & \(\pm 10.0\) & \(\pm 12.0\) & & V \\
\hline Output Current (Note 4) & \(+25^{\circ} \mathrm{C}\) & \(\pm 15\) & \(\pm 22\) & & \(\pm 10\) & \(\pm 18\) & & \(\pm 10\) & \(\pm 18\) & & mA \\
\hline Full Power Bandwidth (Notes 4, 11) & \(+25^{\circ} \mathrm{C}\) & 50 & 75 & & 50 & 75 & & 50 & 75 & & kHz \\
\hline \multicolumn{12}{|l|}{TRANSIENT RESPONSE} \\
\hline Rise Time (Notes 1, 5, 6 \& 7) & \(+25^{\circ} \mathrm{C}\) & & 30 & 60 & & 30 & 60 & & 30 & 60 & ns \\
\hline Overshoot (Notes 1, 5, 6 \& 7) & \(+25^{\circ} \mathrm{C}\) & & 25 & 40 & & 25 & 40 & & 25 & 40 & \% \\
\hline Slew Rate (Notes 1, 5, 7 \& 12) & \(+25^{\circ} \mathrm{C}\) & \(\pm 4\) & \(\pm 7\) & & \(\pm 4\) & \(\pm 7\) & & \(\pm 4\) & \(\pm 7\) & & \(\mathrm{V} / \mu \mathrm{s}\) \\
\hline Settling Time (Notes 1, 5, 7 \& 12) & \(+25^{\circ} \mathrm{C}\) & & 1.5 & & & 1.5 & & & 1.5 & & \(\mu \mathrm{s}\) \\
\hline \multicolumn{12}{|l|}{POWER SUPPLY CHARACTERISTICS} \\
\hline Supply Current & \(+25^{\circ} \mathrm{C}\) & & 3.0 & 3.7 & & 3.0 & 4.0 & & 3.0 & 4.0 & mA \\
\hline Power Supply Rejection Ratio (Note 9) & Full & 80 & 90 & & 74 & 90 & & 74 & 90 & & dB \\
\hline
\end{tabular}

NOTES:
1. \(R_{L}=2 K \Omega\)
7. \(V_{O}= \pm 200 \mathrm{mV}\)
2. \(V_{C M}= \pm 10 \mathrm{~V}\)
3. \(\mathrm{V}_{\mathrm{O}}<90 \mathrm{mV}\)
8. See Transient Response Test
4. \(\mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}\)

Circuits \& Waveforms Page 2-57.
5. \(C_{L}=100 \mathrm{pF}\)
6. \(V_{O}= \pm 200 \mathrm{mV}\)
10. This parameter value guaranteed by design calculations.
11. Full power bandwidth guaranteed by slew rate measurement: FPBW \(=\) S. R. \(/ 2 \pi V_{\text {peak }}\).
12. \(\mathrm{V}_{\text {OUT }}= \pm 5 \mathrm{~V}\)

\section*{PHOTO-CURRENT TO VOLTAGE CONVERTER}


REFERENCE VOLTAGE AMPLIFIER

features:
1 minimum bias current in reference cell
2. SHORT CIRCUIT PROTECTION


\section*{VOLTAGE FOLLOWER}

\[
\begin{array}{ll}
1000 \text { GAIN } 0.9999 & \text { SLEW RATE }=4 \mathrm{~V} / \text { H H MIN } \\
\mathrm{Z}_{\text {In }}=-10^{12} \mathrm{MIN} & \text { B. W }=12 \mathrm{MHz} \text { TYP. } \\
\mathrm{Z}_{\text {out }}=.01 \mathrm{MAX} . & \text { OUTPUT SWING }= \pm 10 \mathrm{~V} \text { MIN. TO } 50 \mathrm{kHz}
\end{array}
\]
*A small load capacitance is recommended in all applications where practical to prevent possible high frequency oscillations resulting from external wiring parasitics. Capacitance up to 100 pF has negligible effect on the bandwidth or slew rate.
\(\mathrm{V}+=15 \mathrm{~V}\) D. C., \(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\) unless otherwise stated.

INPUT BIAS CURRENT AND OFFSET CURRENT as a function of temperature


INPUT IMPEDANCE VS. TEMPERATURE, 100 Hz


BROADBAND NOISE CHARACTERISTICS


OUTPUT VOLTAGE SWING VS. FREQUENCY


OPEN-LOOP FREQUENCY RESPONSE FOR VARIOUS VALUES OF CAPACITORS FROM COMPENSATION PIN TO GROUND
Note: External Compensation Components are not Required
for Stability, But May be Added to Reduce Bandwidth if Desired If External Compensation is Used, Also Connect 100pF Capacitor From Output to Ground


TRANSIENT RESPONSE


NOTE: MEASURED ON BOTH POSITIVE AND NEGATIVE TRANSITIONS.

\section*{SLEW RATE AND SETTLING TIME}


SLEW RATE AND TRANSIENT RESPONSE



SUGGESTED VOS ADJUSTMENT


\section*{Very Wideband, Uncompensated Operational Amplifiers}

\section*{FEATURES}
- GAIN BANDWIDTH PRODUCT(AV=5)
- HIGH INPUT IMPEDANCE

100 MHz
\(500 \mathrm{M} \Omega\)
1 nA
1nA
0.5 mV

150K V/V
\(35 \mathrm{~V} / \mu \mathrm{s}\)
- OUTPUT SHORT CIRCUIT PROTECTION

\section*{DESCRIPTION}

HA-2620/2622/2625 are bipolar operational amplifiers that feature very high input impedance ( \(500 \mathrm{M} \Omega\), HA-2620) coupled with wideband \(A C\) performance. The high resistance of the input stage is complemented by low offset voltage \((0.5 \mathrm{mV}\), HA-2620) and low bias and offset current (1nA, HA-2620) to facilitate accurate signal processing. Input offset can be reduced further by means of an external nulling potentiometer. 100 MHz gain-bandwidth product (HA-2620/2622/2625 are stable for closed loop gains greater than 5), \(35 \mathrm{~V} / \mu \mathrm{s}\) slew rate and \(150,000 \mathrm{~V} / \mathrm{V}\) open-loop gain enables HA-2620/2622/2625 to perform high-gain amplification of very fast, wideband signals. These dynamic characterisitcs, coupled with fast settling times, make these amplifiers ideally suited to pulse amplification designs as well as high frequency (e.g. video) applications. The

\section*{APPLICATIONS}
- VIDEO AND R.F. AMPLIFIERS
- PULSE AMPLIFIER
- AUDIO AMPLIFIERS AND FILTERS
- HIGH-Q ACTIVE FILTERS
- HIGH-SPEED COMPARATORS
- LOW DISTORTION OSCILLATORS
frequency response of the amplifier can be tailored to exact design requirements by means of an external bandwidth control capacitor.
In addition to its application in pulse and video amplifier designs HA-2620/2622/2625 is particularly suited to other high performance designs such as high-gain low distortion audio amplifiers, high- 0 and wideband active filters and high-speed comparators.
The HA-2620 and HA-2622 have guaranteed operation from \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) and are available in metal can and ceramic mini DIP packages. Both are offered as a military grade part with the HA-2620 also available in LCC packages. The HA-2625 has guaranteed operation from \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) and is available in plastic and ceramic mini DIP and metal can packages.

\section*{SCHEMATIC}


ABSOLUTE MAXIMUM RATINGS
\begin{tabular}{ll} 
Voltage Between \(\mathrm{V}^{+}\)and V - Terminals & 45.0 V \\
Differential Input Voltage & \(\pm 12.0 \mathrm{~V}\) \\
Peak Output Current & Full Short Circuit Protection \\
Internal Power Dissipation & 300 mW \\
Storage Temperature Range & \(-65^{\circ} \mathrm{C} \leq \mathrm{TA}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}\)
\end{tabular}

ELECTRICAL CHARACTERISTICS \(\mathrm{V}^{+}=+15\) VDC, \(\mathrm{V}^{-=}=-15\) VDC
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} & \multirow[b]{2}{*}{TEMPERATURE} & \multicolumn{3}{|l|}{\[
\begin{gathered}
H A-2620 \\
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
\end{gathered}
\]} & \multicolumn{3}{|l|}{\[
\begin{gathered}
H A-2622 \\
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\
\hline
\end{gathered}
\]} & \multicolumn{3}{|l|}{\[
\begin{gathered}
\mathrm{HA}-2625 \\
0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}
\end{gathered}
\]} & \multirow[b]{2}{*}{UNITS} \\
\hline & & MIN. & TYP. & MAX & MIN. & TYP. & MAX. & MIN. & TYP. & MAX. & \\
\hline INPUT CHARACTERISTICS Offset Voltage (Note 1) & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 0.5 & \[
\begin{aligned}
& 4 \\
& 6
\end{aligned}
\] & & 3 & 5 & & 3 & 5 & \[
\begin{aligned}
& m V \\
& m V
\end{aligned}
\] \\
\hline Bias Current & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & \[
\begin{gathered}
1 \\
10
\end{gathered}
\] & \[
\begin{aligned}
& 15 \\
& 35
\end{aligned}
\] & & 5 & \[
\begin{aligned}
& 25 \\
& 60
\end{aligned}
\] & & 5 & \[
\begin{aligned}
& 25 \\
& 40
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{nA} \\
& \mathrm{nA}
\end{aligned}
\] \\
\hline Offset Current & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & \[
\begin{aligned}
& 1 \\
& 5
\end{aligned}
\] & \[
\begin{aligned}
& 15 \\
& 35
\end{aligned}
\] & & 5 & \[
\begin{aligned}
& 25 \\
& 60
\end{aligned}
\] & & 5 & \[
\begin{aligned}
& 25 \\
& 40
\end{aligned}
\] & \[
\begin{aligned}
& \text { nA } \\
& \text { nA }
\end{aligned}
\] \\
\hline Input Resistance (Note 11 ) & \(+25^{\circ} \mathrm{C}\) & 65 & 500 & & 40 & 300 & & 40 & 300 & & \(\mathrm{M} \Omega\) \\
\hline Common Mode Range & Full & \(\pm 11.0\) & & & \(\pm 11.0\) & & & \(\pm 11.0\) & & & V \\
\hline TRANSFER CHARACTERISTICS Large Signal Voltage Gain (Notes 2 \& 3) & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & \[
\begin{gathered}
100 \mathrm{~K} \\
70 \mathrm{~K}
\end{gathered}
\] & 150K & & \[
\begin{aligned}
& 80 K \\
& 60 K
\end{aligned}
\] & 150K & & \[
\begin{aligned}
& 80 \mathrm{~K} \\
& 70 \mathrm{~K}
\end{aligned}
\] & 150K & & \[
\begin{aligned}
& \text { V/V } \\
& V / V
\end{aligned}
\] \\
\hline Common Mode Rejection Ratio (Note 4) & Full & 80 & 100 & & 74 & 100 & & 74 & 100 & & dB \\
\hline Gain Bandwidth Product (Notes 2, 5, \&6) & \(+25^{\circ} \mathrm{C}\) & & 100 & & & 100 & & & 100 & & MHz \\
\hline \begin{tabular}{l}
OUTPUT CHARACTERISTICS \\
Output Voltage Swing (Note 2)
\end{tabular} & Full & \(\pm 10.0\) & \(\pm 12.0\) & & \(\pm 10.0\) & \(\pm 12.0\) & & \(\pm 10.0\) & \(\pm 12.0\) & & V \\
\hline Output Current (Note 3) & \(+25^{\circ} \mathrm{C}\) & \(\pm 15\) & \(\pm 22\) & & \(\pm 10\) & \(\pm 18\) & & \(\pm 10\) & \(\pm 18\) & & mA \\
\hline Full Power Bandwidth (Notes 2, 3, 7 \& 12) & \(+25^{\circ} \mathrm{C}\) & 400 & 600 & & 320 & 600 & & 320 & 600 & & kHz \\
\hline \begin{tabular}{l}
TRANSIENT RESPONSE \\
Rise Time (Notes 2,7\&8)
\end{tabular} & \(+25^{\circ} \mathrm{C}\) & & 17 & 45 & & 17 & 45 & & 17 & 45 & ns \\
\hline Slew Rate (Notes 2, 7, 8 \& 10) & \(+25^{\circ} \mathrm{C}\) & \(\pm 25\) & \(\pm 35\) & & \(\pm 20\) & \(\pm 35\) & & \(\pm 20\) & \(\pm 35\) & & V/ \(/ \mathrm{s}\) \\
\hline POWER SUPPLY CHARACTERISTICS Supply Current & \(+25^{\circ} \mathrm{C}\) & & 3.0 & 3.7 & & 3.0 & 4.0 & & 3.0 & 4.0 & mA \\
\hline Power Supply Rejection Ratio (Note 9) & Full & 80 & 90 & & 74 & 90 & & 74 & 90 & & dB \\
\hline
\end{tabular}

NOTES: 1. Offset may be externally adjusted to zero.
2. \(R_{L}=2 K \Omega, C_{L}=50 p F\)
8. \(A V=5\) (The HA-2620 family is not stable at unity gain without external compensation.)
3. \(\mathrm{V}_{\mathrm{O}}= \pm 10.0 \mathrm{~V}\)
4. \(\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}\)
5. \(V_{O}<90 \mathrm{mV}\)
6. 40 dB Gain
7. See transient response test circuits and waveforms
9. \(\Delta V_{\text {Sup }}= \pm 5 \mathrm{~V}\)
10. \(\mathrm{V}_{\text {OUT }}= \pm 5 \mathrm{~V}\)
11. This parameter value based upon design calculations.
12. Full power bandwidth guaranteed based upon slew rate measurement FPBW \(=\) S.R. \(/ 2 \pi V_{\text {peak. }}\)

\section*{TYPICAL PERFORMANCE CURVES}
\(\mathrm{V}+=+15 \mathrm{~V}\) D. C., \(\mathrm{V}-=-15 \mathrm{~V}\) D. C., \(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\) unless otherwise stated.


HIGH IMPEDANCE COMPARATOR


FUNCTION GENERATOR


VIDEO AMPLIFIER


INPUT OFFSET VOLTAGE-That voltage which must be applied between the input terminals through two equal resistances to force the output voltage to zero.

INPUT OFFSET CURRENT-The difference in the currents into the two input terminals when the output is at zero voltage.

INPUT BIAS CURRENT-The average of the currents flowing into the input terminals when the output is at zero voltage.

INPUT COMMON MODE VOLTAGE-The average referred to ground of the voltages at the two input terminals.

COMMON MODE RANGE-The range of voltages which is exceeded at either input terminal will cause the amplifier to cease operating.

COMMON MODE REJECTION RATIO-The ratio of a specified range of input common mode voltage to the peak-to-peak change in input offset voltage over this range.

OUTPUT VOLTAGE SWING-The peak symmetrical output voltage swing, referred to ground, that can be obtained without clipping.

INPUT RESISTANCE-The ratio of the change in input voltage to the change in input current.

OUTPUT RESISTANCE-The ratio of the change in output voltage to the change in output current.

VOLTAGE GAIN-The ratio of the change in output voltage to the change in input voltage producing it.

UNITY GAIN BANDWIDTH-The frequency at which the voltage gain of the amplifier is unity.

POWER SUPPLY REJECTION RATIO-The ratio of the change in input offset voltage to the change in power supply voltage producing it.

TRANSIENT RESPONSE-The closed loop step function response of the amplifier under small signal conditions.

GAIN BANDWIDTH PRODUCT-The product of the gain and the bandwidth at a given gain.

SLEW RATE (Rate Limiting) - The rate at which the output will move between full scale stops, measured in terms of volts per unit time. This limit to an ideal step function response is due to the non-linear behavior in an amplifier due to its limited ability to produce large, rapid changes in output voltage (slewing)...restricting it to rates of change of voltage lower than might be predicted by observing the small signal frequency response.

HA-2630/35

\section*{Not Recommended For New Designs See HA-5002}

High Performance Current Booster

\section*{DESCRIPTION}
- OUTPUT CURRENT
- SLEW RATE
- BANDWIDTH
- FULL POWER BANDWIDTH
- INPUT RESISTANCE
- OUTPUT RESISTANCE
- POWER SUPPLY RANGE \(\pm 5 \mathrm{~V}\) to \(\pm 20 \mathrm{~V}\)
- PACKAGE IS ELECTRICALLY ISOLATED

\section*{APPLICATIONS}
- COAXIAL CABLE DRIVERS
- AUDIO OUTPUT AMPLIFIERS
- SERVO MOTOR DRIVERS
- POWER SUPPLIES (BIPOLAR)
- PRECISION DATA RECORDING
\(\pm 400 \mathrm{~mA}\)
\(500 \mathrm{~V} / \mu \mathrm{s}\) 8 MHz 8 MHz \(2.0 \times 10^{6} \Omega\) \(2.0 \Omega\)

\section*{PINOUT}

* Optional Current Limiting Resistor

SCHEMATIC


ABSOLUTE MAXIMUM RATINGS

Voltage Between V+ and V-Terminals
Input Voltage Range
Output Current (Note 2)
Internal Power Dissipation (Note 6) Free Air: In Heat Sink:

40 V
\(\pm\) V Supply
\(\pm 700 \mathrm{~mA}\)
1W
4W

Operating Temperature Range:
\[
\begin{gathered}
-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\
0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}
\end{gathered}
\]
(HA-2630)
(HA-2635)
Storage Temperature Range:
\(-65^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}\)

ELECTRICAL CHARACTERISTICS
\(V_{\text {Supply }}= \pm 15\) Volts \(\quad R_{L}=500 \mathrm{hms}\)
\(R_{1}=R_{2}=0\) Ohms Unless otherwise specified.
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} & \multirow[b]{2}{*}{TEMP.} & \multicolumn{3}{|c|}{\[
\begin{gathered}
\text { HA }-2630 \\
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
\end{gathered}
\]} & \multicolumn{3}{|c|}{\[
\begin{gathered}
\mathrm{HA}-2635 \\
0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}
\end{gathered}
\]} & \multirow[b]{2}{*}{UNITS} \\
\hline & & MIN. & TYP. & MAX. & MIN. & TYP. & MAX. & \\
\hline \multicolumn{9}{|l|}{INPUT CHARACTERISTICS} \\
\hline Bias Current & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 30 & \[
\begin{aligned}
& 150 \\
& 200
\end{aligned}
\] & & 30 & \[
\begin{aligned}
& 150 \\
& 200
\end{aligned}
\] & \[
\begin{aligned}
& \mu \mathrm{A} \\
& \mu \mathrm{~A}
\end{aligned}
\] \\
\hline Input Resistance & \(+25^{\circ} \mathrm{C}\) & & 2.0 & & & 2.0 & & \(\mathrm{m} \Omega\) \\
\hline Input Capacitance & \(+25^{\circ} \mathrm{C}\) & & 5.0 & & & 5.0 & & pF \\
\hline \multicolumn{9}{|l|}{TRANSFER CHARACTERISTICS} \\
\hline Voltage Gain (Note 1) & Full & . 85 & . 95 & & . 85 & . 95 & & V/V \\
\hline Offset Voltage (VOUT - ViN) & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 70 & \[
\begin{aligned}
& \pm 200 \\
& \pm 300
\end{aligned}
\] & & 70 & \[
\begin{aligned}
& \pm 200 \\
& \pm 300
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{mV} \\
& \mathrm{mV}
\end{aligned}
\] \\
\hline Bandwidth (-3dB) & \(+25^{\circ} \mathrm{C}\) & & 8.0 & & & 8.0 & & MHz \\
\hline \multicolumn{9}{|l|}{OUTPUT CHARACTERISTICS} \\
\hline Output Voltage Swing & Full & \(\pm 10\) & \(\pm 12\) & & \(\pm 10\) & \(\pm 12\) & & V \\
\hline Output Current (Note 1) & Full & \(\pm 300\) & \(\pm 400\) & & \(\pm 300\) & \(\pm 400\) & & mA \\
\hline Output Resistance & \(+25^{\circ} \mathrm{C}\) & & 2.0 & & & 2.0 & & \(\Omega\) \\
\hline Full Power Bandwidth (Note 1) & \(+25^{\circ} \mathrm{C}\) & & 8.0 & & & 8.0 & & MHz \\
\hline \multicolumn{9}{|l|}{TRANSIENT RESPONSE} \\
\hline Rise Time (Note 3) & \(+25^{\circ} \mathrm{C}\) & & 30 & & & 30 & & ns \\
\hline Slew Rate (Note 4) & \(+25^{\circ} \mathrm{C}\) & 200 & 500 & & 200 & 500 & & \(\mathrm{V} / \mu \mathrm{s}\) \\
\hline \multicolumn{9}{|l|}{POWER SUPPLY CHARACTERISTICS} \\
\hline Supply Current & Full & & 15 & 20 & & 15 & 23 & mA \\
\hline Supply Voltage Range & Full & \(\pm 5\) & & \(\pm 20\) & \(\pm 5\) & & \(\pm 20\) & V \\
\hline Power Supply Rejection Ratio (Note 5) & Full & & 66 & & & 66 & & dB \\
\hline
\end{tabular}
5. \(\triangle V_{\text {SUPPLY }}= \pm 5 \mathrm{~V}\).
6. Without heat sink, derate by \(14 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) ambient temperature above \(100^{\circ} \mathrm{C}\) ambient, with heat sink, derate by \(67 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) case temperature above \(115^{\circ} \mathrm{C}\) case


TYPICAL APPLICATION


\section*{SOME OTHER APPLICATIONS}
- BIPOLAR POWER SUPPLY
- FUNCTION GENERATOR OUTPUT
- deflection coil drive
- AUDIO OUTPUT AMPLIFIER

\title{
High Voltage \\ Operational Amplifier
}

\section*{FEATURES}
- OUTPUT VOLTAGE SWING
- SUPPLY VOLTAGE
\(\pm 10 \mathrm{~V}\) TO \(\pm 40 \mathrm{~V}\)
- OFFSET CURRENT
- BANDWIDTH 4 MHz
- SLEW RATE \(5 \mathrm{~V} / \mu \mathrm{s}\)
- COMMON MODE INPUT VOLTAGE SWING \(\pm 35 \mathrm{~V}\)
- OUTPUT OVERLOAD PROTECTION

\section*{APPLICATIONS}
- INDUSTRIAL CONTROL SYSTEMS
- POWER SUPPLIES
- HIGH VOLTAGE REGULATORS
- RESOLVER EXCITATION
- SIGNAL CONDITIONING

\section*{DESCRIPTION}

HA-2640 and HA-2645 are monolithic operational amplifiers which are designed to deliver unprecedented dynamic specifications for a high voltage internally compensated device. These dielectrically isolated devices offer very low values for offset voltage and offset current coupled with large output voltage swing and common mode input voltage.

For maximum reliability, these amplifiers offer unconditional output overload protection through current limiting and a chip temperature sensing circuit. This sensing device turns the amplifier "off", when the chip reaches a certain temperature level.

These amplifers deliver \(\pm 35 \mathrm{~V}\) common mode input voltage swing, \(\pm 35 \mathrm{~V}\) output voltage swing, and up to \(\pm 40 \mathrm{~V}\) supply range for use in such designs as regulators, power supplies, and industrial control systems. 4 MHz gain bandwidth and \(5 \mathrm{~V} / \mu \mathrm{s}\) slew rate make these devices excellent components for high performance signal conditioning applications. Outstanding input and output voltage swings coupled with a low 5 nA offset current make these amplifiers excellent components for resolver excitation designs.

The HA-2640/2645 are available in metal can (TO-99) or ceramic min-dip and can be used as high performance pin-forpin replacements for many general performance amplifiers. HA-2640 is specified from \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) and HA-2645 is specified over the \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) range.

\section*{PINOUTS}

\section*{TOP VIEWS}



SCHEMATIC


\section*{ABSOLUTE MAXIMUM RATINGS}

Voltage Between V+ and V-Terminals 100V
Input Voltage Range \(\pm 37 \mathrm{~V}\)
Output Current/Full Short Circuit Protection
Internal Power Dissipation
680 mW *
*Derate by \(4.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) above \(+25^{\circ} \mathrm{C}\)

Operating Temperature Range
\(-55^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C}\) (HA-2640)
\(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C} \quad\) (HA-2645)
Storage Temperature Range
\(-65^{\circ} \mathrm{C} \leq T_{A} \leq+150^{\circ} \mathrm{C}\)
\(V_{\text {Supply }}= \pm 40 \mathrm{~V}, \quad R_{L}=5 K, \quad\) Unless 0 therwise Specified.
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} & \multirow[b]{2}{*}{TEMP.} & \multicolumn{3}{|c|}{\[
\begin{gathered}
\text { HA-2640 } \\
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
\end{gathered}
\]} & \multicolumn{3}{|c|}{\[
\begin{gathered}
\mathrm{HA}-2645 \\
0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}
\end{gathered}
\]} & \multirow[b]{2}{*}{UNITS} \\
\hline & & MIN. & TYP. & MAX. & MIN. & TYP. & MAX. & \\
\hline INPUT CHARACTERISTICS & & & & & & & & \\
\hline Offset Voltage & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 2 & \[
\begin{aligned}
& 4 \\
& 6
\end{aligned}
\] & & 2 & \[
\begin{aligned}
& 6 \\
& 7
\end{aligned}
\] & \[
\begin{aligned}
& m V \\
& m V
\end{aligned}
\] \\
\hline Offset Voltage Average Drift & Full & & 15 & & & 15 & & \(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\) \\
\hline Bias Current & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 10 & \[
\begin{aligned}
& 25 \\
& 50
\end{aligned}
\] & & 12 & \[
30
\] & nA
\[
\mathrm{nA}
\] \\
\hline Off set Current & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 5 & \[
\begin{aligned}
& 12 \\
& 35
\end{aligned}
\] & & 15 & \[
\begin{aligned}
& 30 \\
& 50
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{nA} \\
& \mathrm{nA}
\end{aligned}
\] \\
\hline Input Resistance (Note 10) & \(+25^{\circ} \mathrm{C}\) & 50 & 250 & & 40 & 200 & & \(\mathrm{M} \Omega\) \\
\hline Common Mode Range & Full & \(\pm 35\) & & & \(\pm 35\) & & & V \\
\hline TRANSFER CHARACTERISTICS & & & & & & & & \\
\hline Large Signal Voltage Gain (Note 8) & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & \[
\begin{aligned}
& 100 \mathrm{~K} \\
& 75 \mathrm{~K}
\end{aligned}
\] & 200K & & \[
\begin{gathered}
100 \mathrm{~K} \\
75 \mathrm{~K}
\end{gathered}
\] & 200K & & \[
\begin{aligned}
& V / V \\
& V / V
\end{aligned}
\] \\
\hline Common Mode Rejection Ratio (Note 1) & Full & 80 & 100 & & 74 & 100 & & dB \\
\hline Unity Gain Bandwidth (Note 2) & \(+25^{\circ} \mathrm{C}\) & & 4 & & & 4 & & MHz \\
\hline OUTPUT CHARACTERISTICS & & & & & & & & \\
\hline Output Voltage Swing & Full & \(\pm 35\) & & & \(\pm 35\) & & & V \\
\hline Output Current (Note 9) & \(+25^{\circ} \mathrm{C}\) & \(\pm 12\) & \(\pm 15\) & & \(\pm 10\) & \(\pm 12\) & & mA \\
\hline Output Resistance & \(+25^{\circ} \mathrm{C}\) & & 500 & & & 500 & & \(\Omega\) \\
\hline Full Power Bandwidth (Notes 3 \&11) & \(+25^{\circ} \mathrm{C}\) & & 23 & & & 23 & & kHz \\
\hline TRANSIENT RESPONSE (Note 7) & & & & & & & & \\
\hline Rise Time (Notes 4, 6) & \(+25^{\circ} \mathrm{C}\) & & 60 & 100 & & 60 & 100 & ns \\
\hline Overshoot (Notes 4, 6) & \(+25^{\circ} \mathrm{C}\) & & 15 & 30 & & 15 & 40 & \% \\
\hline Slew Rate (Note 6) & \(+25^{\circ} \mathrm{C}\) & \(\pm 3\) & \(\pm 5\) & & \(\pm 2.5\) & \(\pm 5\) & & \(\mathrm{V} / \mu \mathrm{s}\) \\
\hline POWER SUPPLY CHARACTERISTICS & & & & & & & & \\
\hline Supply Current & \(+25^{\circ} \mathrm{C}\) & & 3.2 & 3.8 & & 3.2 & 4.5 & mA \\
\hline Supply Voltage Range & Full & \(\pm 10\) & & \(\pm 40\) & \(\pm 10\) & & \(\pm 40\) & V \\
\hline Power Supply Rejection Ratio (Note 5) & Full & 80 & 90 & & 74 & 90 & & dB \\
\hline
\end{tabular}
NOTES: 1. \(\mathrm{V}_{\mathrm{CM}}= \pm 20 \mathrm{~V}\)
5. \(\mathrm{V}_{\mathrm{S}}= \pm 10 \mathrm{~V}\) to \(\pm 40 \mathrm{~V}\)
2. \(V_{O}=90 \mathrm{mV}\)
6. \(A_{V}=1\)
3. \(V_{O}= \pm 35 \mathrm{~V}\)
7. \(C_{L}=50 p F, R_{L}=5 K\)
4. \(\mathrm{V}_{\mathrm{O}}= \pm 200 \mathrm{mV}\)
8. \(V_{O}= \pm 30 \mathrm{~V}\)
9. \(R_{L}=1 K\)
10. This parameter based upon design calculations.
11. Full power bandwidth guaranteed based upon slew rate measurement. \(F P B W=S . R . / 2 \pi V_{\text {peak }}\).
\(\mathrm{V}+=\mathrm{V}-=40 \mathrm{VDC}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) UNLESS OTHERWISE STATED



NORMALIZED AC PARAMETERS vs SUPPLY VOLTAGE AT \(+25^{\circ} \mathrm{C}\)


INPUT NOISE CHARACTERISTICS


OPEN LOOP FREQUENCY AND PHASE RESPONSE


OPEN LOOP FREQUENCY RESPONSE FOR VARIOUS VALUES OF CAPACITORS FROM COMPENSATION PIN TO GROUND


NOTE: External Compensation Components are not Required for Stability. But May be Added to Reduce Bandwidth if Desided. \(C_{L}=100 p \mathrm{~F}\) is Also Required for Stability Only if External Compensation Capacitor is Used.


SWITCHING WAVEFORM AND TEST CIRCUIT

VOLTAGE FOLLOWER PULSE RESPONSE

\(R_{L}=5 K, C_{L}=50 p F\) Vertical \(=10 \mathrm{~V} /\) Div.
Horizontal \(=5 \mu \mathrm{~s} / \mathrm{Div}\).
\[
\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}
\]
\[
V_{S}= \pm 40 \mathrm{~V}
\]

SUGGESTED VOS ADJUSTMENT

SLEW RATE AND TRANSIENT RESPONSE TEST CIRCUIT


\section*{DESCRIPTION}
\(5 \mathrm{~V} / \mu \mathrm{s} \quad \mathrm{HA}-2650 / 2655\) contains two internally compensated operational amp-

8 MHz 35nA
\(8 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}\)
75 mW
\(\pm 2 \mathrm{~V}\) TO \(\pm 20 \mathrm{~V}\)

\section*{APPLICATIONS}
- VIDEO AMPLIFIERS
- HIGH IMPEDANCE, WIDEBAND BUFFERS
- INTEGRATORS
- AUDIO AMPLIFIERS lifiers offering high slew rate and high frequency performance combined with exceptional DC characteristics. \(5 \mathrm{~V} / \mu \mathrm{sec}\) slew rate and 8 MHz bandwidth make these amplifiers suitable for processing fast, wideband signals extending into the video frequency spectrum. Signal processing accuracy is enhnaced by front-end performance that includes 1.5 mV offset voltage, \(8 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}\) offset voltage drift and low offset and bias current (1nA and 35 nA respectively). Offset voltage can be trimmed to zero on the devices offered in dual-in-line packages. Signal conditioning is further enhanced by 500M input impedance.

Applications for HA-2650/2655 include video circuit designs such as high impedance buffers, integrators, tone generators and filters. These amplifiers are also ideal components for active filtering of audio and voice signals.

HA-2650/2655 are offered in 14 pin DIP and metal T0-99 packages and are also available in dice form. HA-2650 is specified form \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\). HA-2655 operates from \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\).
- ACTIVE FILTERS


\section*{SCHEMATIC}


\section*{ABSOLUTE MAXIMUM RATINGS}
\(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) Unless Otherwise Stated

Voltage Between V+ and V-Terminals
Differential Input Voltage
Input Voltage (Note 1)
Output Short Circuit Duration

Power Dissipation (Note 2) T0-99 300 mW
T0-116 300 mW

Operating Temperature Range:
\begin{tabular}{rrl} 
HA-2650 & \(-55^{\circ} \mathrm{C}\) & \(\leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}\) \\
HA-2655 & \(0^{\circ} \mathrm{C}\) & \(\leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}\) \\
torage Temperature Range & \(-65^{\circ} \mathrm{C}\) & \(\leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}\)
\end{tabular}

ELECTRICAL CHARACTERISTICS \(\mathrm{V}+=+15 \mathrm{~V}\) D.C., \(\mathrm{V}-=-15 \mathrm{~V}\) D.C.
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} & \multirow[b]{2}{*}{TEMP.} & \multicolumn{3}{|c|}{\[
\begin{gathered}
\mathrm{HA}-2650 \\
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
\end{gathered}
\]} & \multicolumn{3}{|c|}{\[
\begin{gathered}
\text { HA-2655 } \\
0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}
\end{gathered}
\]} & \multirow[b]{2}{*}{UNITS} \\
\hline & & MIN. & TYP. & MAX. & MIN. & TYP. & MAX. & \\
\hline \multicolumn{9}{|l|}{INPUT CHARACTERISTICS} \\
\hline Offset Voltage & \(+25^{\circ} \mathrm{C}\) & & 1.5 & 3 & & 2 & 5 & mV \\
\hline & Full & & & 5 & & & 7 & mV \\
\hline Av. Offset Voltage Drift & Full & & 8 & & & 8 & & \(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\) \\
\hline Bias Current & \(+25^{\circ} \mathrm{C}\) & & 35 & 100 & & 50 & 200 & nA \\
\hline & Full & & & 200 & & & 300 & nA \\
\hline Offset Current & \(+25^{\circ} \mathrm{C}\) & & 1 & 30 & & 2 & 60 & nA \\
\hline & Full & & & 60 & & & 100 & nA \\
\hline Common Mode Range & Full & \(\pm 13\) & & & \(\pm 13\) & & & \(v\) \\
\hline Differential Input Resistance (Note 9) & \(+25^{\circ} \mathrm{C}\) & 5 & 20 & & 5 & 20 & & \(\mathrm{M} \Omega\) \\
\hline Common Mode Input Resistance & \(+25^{\circ} \mathrm{C}\) & & 500 & & & 500 & & \(\mathrm{M} \Omega\) \\
\hline Input Capacitance & \(+25^{\circ} \mathrm{C}\) & & 5 & & & 5 & & pF \\
\hline \multicolumn{9}{|l|}{TRANSFER CHARACTERISTICS} \\
\hline Large Signal Voltage Gain (Note 3ab) & \(+25^{\circ} \mathrm{C}\) & 20K & 40K & & 15K & 40K & & V/V \\
\hline & Full & 15K & & & 10K & & & V/V \\
\hline Common Mode Rejection Ratio (Note 4) & \(+25^{\circ} \mathrm{C}\) & 80 & 100 & & 74 & 100 & & dB \\
\hline & Full & 80 & & & 74 & & & dB \\
\hline \multicolumn{9}{|l|}{OUTPUT CHARACTERISTICS} \\
\hline * Output Voltage Swing (Note 3c) & \(+25^{\circ} \mathrm{C}\) & \(\pm 13\) & \(\pm 14\) & & \(\pm 13\) & \(\pm 14\) & & V \\
\hline & Full & \(\pm 13\) & & & \(\pm 13\) & & & V \\
\hline Full Power Bandwidth (Notes 5 \& 10) & \(+25^{\circ} \mathrm{C}\) & & 80 & & 30 & 80 & & KHz \\
\hline Output Current (Note 3a) & \(+25^{\circ} \mathrm{C}\) & & \(\pm 20\) & & & \(\pm 18\) & & mA \\
\hline Output Resistance & \(+25^{\circ} \mathrm{C}\) & & 100 & & & 100 & & \\
\hline \multicolumn{9}{|l|}{TRANSIENT RESPONSE (Note 6)} \\
\hline Rise Time (Note 7) & \(+25^{\circ} \mathrm{C}\) & & 40 & 80 & & 40 & 90 & ns \\
\hline Overshoot (Note 7) & \(+25^{\circ} \mathrm{C}\) & & 15 & 40 & & 15 & 40 & \% \\
\hline Slew Rate & & \(\pm 2\) & \(\pm 5\) & & \(\pm 2\) & \(\pm 5\) & & \(\mathrm{V} / \mathrm{\mu s}\) \\
\hline \multicolumn{9}{|l|}{POWER SUPPLY CHARACTERISTICS} \\
\hline Supply Current & \(+25^{\circ} \mathrm{C}\) & & 2.5 & 4 & & 3 & 5 & mA \\
\hline Power Supply Rejection Ratio (Note 8) & \(+25^{\circ} \mathrm{C}\) & 80 & 100 & & 74 & 100 & & dB \\
\hline & & 80 & & & 74 & & & \\
\hline
\end{tabular}

NOTES: 1. For supply voltages less than \(\pm 15 \mathrm{~V}\), the absolute maximum input voltage is equal to the supply voltage.
2. Derate at \(4.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) at ambient temperatures above \(+110^{\circ} \mathrm{C}\)
4. \(V_{C M}= \pm 5.0 \mathrm{~V}\)
5. \(A_{V}=1, R_{L}=2 K, V_{O}=20 V_{p p}\)
6. See transient response/slew rate circuit.
7. \(V_{\text {in }}=200 \mathrm{mV}\)
(a) \(V_{O}= \pm 10 \mathrm{~V}\)
(c) \(R_{L}=10 \mathrm{~K}\)
(c) \(R_{L}=10 K\)
8. \(\Delta v= \pm 5.0 \mathrm{~V}\)
(b) \(R_{L}=2 K\)
9. This parameter value based upon design calculations.
10. Full power bandwidth guaranteed based upon slew rate measurement FPBW \(=S . R . / 2 \pi V_{\text {peak }}\).
\(\mathrm{V}+=+15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) unless otherwise stated.



TRANSIENT RESPONSE/SLEW RATE CIRCUIT


Note: Numbers in parentheses refer to the second half of TO-116 package.

SLEWING WAVEFORM


VERTICAL 5V/DIV. HORIZONTAL \(1 \mu \mathrm{~s} / \mathrm{DIV}\).


ABSOLUTE-VALUE CIRCUIT


HIGH IMPEDANCE
HIGH GAIN HIGH FREQUENCY INVERTING AMP


HA-2720/25

\section*{Not Recommended For New Designs}

\section*{FEATURES}
- WIDE PROGRAMMING RANGE

SLEW RATE
\(0.06 \mathrm{TO} 6 \mathrm{~V} / \mu \mathrm{s}\) 5 kHz TO 10 MHz
0.4 TO 50nA \(1 \mu \mathrm{~A}\) TO 1.5 mA
- WIDE POWER SUPPLY RANGE
\(\pm 1.2 \mathrm{TO} \pm 18 \mathrm{~V}\)
- CONSTANT AC PERFORMANCE OVER SUPPLY RANGE

\section*{APPLICATIONS}
- ACTIVE FILTERS
- CURRENT CONTROLLED OSCILLATORS
- VARIABLE ACTIVE FILTERS
- MODULATORS
- BATTERY-POWERED EQUIPMENT

\section*{Wide Range Programmable Operational Amplifier}

\section*{DESCRIPTION}

HA-2720/2725 programmable amplifiers are internally compensated monolithic devices offering a wide range of performance, that can be controlled by adjusting the circuits' "set" current (ISET). By means of adjusting an external resistor or current source, power dissipation, slew rate, bandwidth, output current and input noise can be programmed to desired levels. This versatile adjustment capability enables HA-2720/2725 to provide optimum design solutions by delivering the required level of performance with minimum possible power dissipation. HA-2720 and HA-2725 can, therefore, be utilized as the standard amplifier for a variety of designs simply by adjusting their programming current.

A major advantage of HA-2720/2725 is that operating characteristics remain virtually constant over a wide supply range \(( \pm 1.2 \mathrm{~V}\) to \(\pm 15 \mathrm{~V}\) ), allowing the amplifiers to offer maximum performance in almost any system including battery-operated equipment. A primary application for HA-2720/2725 is in active filters for a wide variety of signals that differ in frequency and amplitude. Also, by modulating the "set" current, HA2720/2725 can be used for designs such as current controlled oscillators modulators, sample and hold circuits and variable active filters.

HA- 2720 is guaranteed over \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\). HA- 2725 is specified from \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\). Both parts are available in T0-99 cans or dice form.


\section*{ABSOLUTE MAXIMUM RATINGS}

Voltage Between V+ and V-Terminals
Differential Input Voltage
Input Voltage (Note 1)
ISET (Current at ISET)
\(\mathrm{V}_{\text {SET }}\) (Voltage to Gnd. at ISET)
45.0V
\(\pm 30.0 \mathrm{~V}\)
\(\pm 15.0 \mathrm{~V}\)
\(500 \mu \mathrm{~A}\)
\(\mathrm{V}+-2.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{SET}} \leq \mathrm{V}_{+}\)

Power Dissipation (Note 2) \(\quad 300 \mathrm{~mW}\)
Operating Temperature Range: HA-2720 \(-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}\) HA-2725 \(\quad 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}\)
Storage Temperature Range \(\quad-65^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}\)

\section*{ELECTRICAL CHARACTERISTICS \(\mathrm{V}+=+3.0 \mathrm{~V}, \mathrm{~V}-=-3.0 \mathrm{~V}\)}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{3}{*}{PARAMETER} & \multirow[b]{3}{*}{TEMP.} & \multicolumn{6}{|c|}{\[
\begin{gathered}
\text { HA-2720 } \\
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
\end{gathered}
\]} & \multicolumn{6}{|c|}{\[
\begin{gathered}
\mathrm{HA}-2725 \\
0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}
\end{gathered}
\]} & \multirow[b]{3}{*}{UNITS} \\
\hline & & \multicolumn{3}{|l|}{ISET \(=1.5 \mu \mathrm{~A}\)} & \multicolumn{3}{|l|}{ISET \(=15 \mu \mathrm{~A}\)} & \multicolumn{3}{|l|}{ISET \(=1.5 \mu \mathrm{~A}\)} & \multicolumn{3}{|l|}{ISET \(=15 \mu \mathrm{~A}\)} & \\
\hline & & MIN. & TYP. & MAX. & MIN. & TYP. & MAX. & MIN. & TYP. & MAX. & MIN. & TYP. & MAX. & \\
\hline INPUT CHARACTERISTICS & & & & & & & & & & & & & & \\
\hline Offset Voltage & \[
\begin{gathered}
25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 2.0 & \[
\begin{aligned}
& 3.0 \\
& 5.0
\end{aligned}
\] & & 2.0 & \[
\begin{aligned}
& 3.0 \\
& 5.0
\end{aligned}
\] & & 2.0 & \[
\begin{aligned}
& 5.0 \\
& 7.0
\end{aligned}
\] & & 2.0 & \[
\begin{aligned}
& 5.0 \\
& 7.0
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{mV} \\
& \mathrm{mV}
\end{aligned}
\] \\
\hline Offset Current & \[
\begin{gathered}
25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 0.5 & \[
\begin{aligned}
& 3.0 \\
& 7.5
\end{aligned}
\] & & 1.0 & \[
\begin{aligned}
& 10 \\
& 20
\end{aligned}
\] & & 0.5 & \[
\begin{aligned}
& 5.0 \\
& 7.5
\end{aligned}
\] & & 1.0 & \[
\begin{aligned}
& 10 \\
& 20
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{nA} \\
& \mathrm{nA}
\end{aligned}
\] \\
\hline Bias Current & \[
\begin{gathered}
25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 2.0 & \[
\begin{aligned}
& 5.0 \\
& 10
\end{aligned}
\] & & 8.0 & \[
\begin{aligned}
& 20 \\
& 40
\end{aligned}
\] & & 2.0 & \[
\begin{aligned}
& 10 \\
& 10
\end{aligned}
\] & & 8.0 & \[
\begin{aligned}
& 30 \\
& 40
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{nA} \\
& \mathrm{nA}
\end{aligned}
\] \\
\hline Input Resistance ( Note 10) & \(25^{\circ} \mathrm{C}\) & & 50 & & & 5 & & & 50 & & & 5 & & \(\mathrm{M} \Omega\) \\
\hline Input Capacitance & \(25^{\circ} \mathrm{C}\) & & 3.0 & & & 3.0 & & & 3.0 & & & 3.0 & & pF \\
\hline TRANSFER CHARACTERISTICS & & & & & & & & & & & & & & \\
\hline Large Signal Voltage Gain (Note 9) & \[
\begin{gathered}
25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & \[
\begin{aligned}
& 15 \mathrm{~K} \\
& 10 \mathrm{~K}
\end{aligned}
\] & 40K & & \[
\begin{aligned}
& 15 \mathrm{~K} \\
& 10 \mathrm{~K}
\end{aligned}
\] & 40K & & \[
\begin{aligned}
& 15 \mathrm{~K} \\
& 10 \mathrm{~K}
\end{aligned}
\] & 40K & & \[
\begin{aligned}
& 15 \mathrm{~K} \\
& 10 \mathrm{~K}
\end{aligned}
\] & 40K & & \[
\begin{aligned}
& \text { V/V } \\
& \text { V/V }
\end{aligned}
\] \\
\hline Common Mode Rejection Ratio (Note 4) & Full & 30 & & & 80 & & & 74 & & & 74 & & & dB \\
\hline OUTPUT CHARACTERISTICS & & & & & & & & & & & & & & \\
\hline Output Voltage Swing (Note 3) & \[
\underset{\text { Full }}{ }{ }^{\circ} \mathrm{C}
\] & \[
\begin{array}{r}
+2.0 \\
\pm 2.0
\end{array}
\] & & & \[
\begin{aligned}
& \pm 2.0 \\
& \pm 2.0
\end{aligned}
\] & & & \[
\begin{array}{r} 
\pm 2.0 \\
\pm 2.0
\end{array}
\] & & & \[
\begin{aligned}
& \pm 2.0 \\
& \pm 2.0
\end{aligned}
\] & & & V \\
\hline Output Current (Note 5) & \(25^{\circ} \mathrm{C}\) & & \(\pm 0.2\) & & & \(\pm 2.0\) & & & \(\pm 0.2\) & & & \(\pm 2.0\) & & mA \\
\hline Output Resistance & \(25^{\circ} \mathrm{C}\) & & 2K & & & 500 & & & 2K & & & 500 & & \(\Omega\) \\
\hline Output Short-Circuit Current & \(25^{\circ} \mathrm{C}\) & & 2.8 & & & 14 & & & 2.8 & & & 14 & & mA \\
\hline TRANSIENT RESPONSE & & & & & & & & & & & & & & \\
\hline Rise Time (Note 6) & \(25^{\circ} \mathrm{C}\) & & 2.5 & & & 0.25 & & & 2.5 & & & 0.25 & & \(\mu \mathrm{s}\) \\
\hline Overshoot (Note 6) & \(25^{\circ} \mathrm{C}\) & & 5 & & & 10 & & & 5 & & & 10 & & \% \\
\hline Slew Rate (Note 7) & & & 0.07 & & & 0.70 & & & 0.07 & & & 0.70 & & \(\mathrm{V} / \mu \mathrm{s}\) \\
\hline POWER SUPPLY CHARACTERISTICS & & & & & & & & & & & & & & \\
\hline Supply Current & \[
\begin{gathered}
25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 15 & 25 & & 170 & 250 & & 15 & 25 & & 170 & 250 & \(\mu \mathrm{A}\)
\(\mu \mathrm{A}\) \\
\hline Power Supply Rejection Ratio (Note 8) & Full & 80 & & & 80 & & & 76 & & & 76 & & & dB \\
\hline
\end{tabular}

ELECTRICAL CHARACTERISTICS \(\mathrm{v}+=+15.0 \mathrm{~V}, \mathrm{v}\). \(=-15.0 \mathrm{~V}\)
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{3}{*}{PARAMETER} & \multirow[b]{3}{*}{TEMP.} & \multicolumn{6}{|c|}{\[
\begin{gathered}
\text { HA- } 2720 \\
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
\end{gathered}
\]} & \multicolumn{6}{|c|}{\[
\begin{gathered}
\mathrm{HA}-2725 \\
0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}
\end{gathered}
\]} & \multirow[b]{3}{*}{UNITS} \\
\hline & & \multicolumn{3}{|l|}{ISET \(=1.5 \mu \mathrm{~A}\)} & \multicolumn{3}{|l|}{ISET \(=15 \mu \mathrm{~A}\)} & \multicolumn{3}{|l|}{ISET \(=1.5 \mu \mathrm{~A}\)} & \multicolumn{3}{|l|}{ISET \(=15 \mu \mathrm{~A}\)} & \\
\hline & & MIN. & TYP. & MAX. & MIN. & TYP. & MAX. & MIN. & TYP. & MAX. & MIN. & TYP. & MAX. & \\
\hline INPUT CHARACTERISTICS & & & & & & & & & & & & & & \\
\hline Offset Voltage & \[
\begin{gathered}
25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 2.0 & 3.0
5.0 & & 2.0 & \[
\begin{aligned}
& 3.0 \\
& 5.0
\end{aligned}
\] & & 2.0 & \[
\begin{aligned}
& 5.0 \\
& 7.0
\end{aligned}
\] & & 2.0 & \[
\begin{aligned}
& 5.0 \\
& 7.0
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{mV} \\
& \mathrm{mV}
\end{aligned}
\] \\
\hline Offset Current & \[
\begin{gathered}
25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 0.5 & 3.0 & & 1.0 & \[
\begin{aligned}
& 10 \\
& 20
\end{aligned}
\] & & 0.5 & \[
\begin{aligned}
& 5.0 \\
& 7.5
\end{aligned}
\] & & 1.0 & \[
\begin{aligned}
& 10 \\
& 20
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{nA} \\
& \mathrm{nA}
\end{aligned}
\] \\
\hline Bias Current & \[
\begin{gathered}
25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 2.0 & \[
\begin{aligned}
& 5.0 \\
& 10
\end{aligned}
\] & & 8.0 & \[
\begin{aligned}
& 20 \\
& 40
\end{aligned}
\] & & 2.0 & \[
\begin{aligned}
& 10 \\
& 10
\end{aligned}
\] & & 8.0 & \[
\begin{aligned}
& 30 \\
& 40
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{nA} \\
& \mathrm{nA}
\end{aligned}
\] \\
\hline Input Resistance (Note 10) & \(25^{\circ} \mathrm{C}\) & & 50 & & & 5 & & & 50 & & & 5 & & \(M \Omega\) \\
\hline Input Capacitance & \(25^{\circ} \mathrm{C}\) & & 3.0 & & & 3.0 & & & 3.0 & & & 3.0 & & pF \\
\hline TRANSFER CHARACTERISTICS & & & & & & & & & & & & & & \\
\hline Large Signal Voltage Gain (Notes 3 \& 9) & \[
\begin{gathered}
25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & \[
\begin{aligned}
& 30 \mathrm{~K} \\
& 20 \mathrm{~K}
\end{aligned}
\] & \[
100 \mathrm{~K}
\] & & \[
\begin{aligned}
& 30 \mathrm{~K} \\
& 20 \mathrm{~K}
\end{aligned}
\] & \[
120 \mathrm{~K}
\] & & \[
\begin{aligned}
& 25 \mathrm{~K} \\
& 20 \mathrm{~K}
\end{aligned}
\] & \[
40 \mathrm{~K}
\] & & \[
\begin{aligned}
& 25 \mathrm{~K} \\
& 20 \mathrm{~K}
\end{aligned}
\] & \[
120 \mathrm{~K}
\] & & \[
\begin{aligned}
& V / V \\
& V / V
\end{aligned}
\] \\
\hline Common Mode Rejection Ratio (Note 4) & \[
\begin{aligned}
& 250^{\circ} \mathrm{C} \\
& \text { Full }
\end{aligned}
\] & & 90 & & \[
80
\] & 90 & & \[
74
\] & 90 & & & 90 & & \[
\begin{array}{r}
\mathrm{dB} \\
\mathrm{~dB} \\
\hline
\end{array}
\] \\
\hline OUTPUT CHARACTERISTICS & & & & & & & & & & & & & & \\
\hline Output Voltage Swing (Note 3) & \[
\begin{gathered}
25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & \[
\begin{aligned}
& \pm 12 \\
& \pm 10
\end{aligned}
\] & & & \[
\begin{aligned}
& \pm 12 \\
& \pm 10
\end{aligned}
\] & & & \[
\begin{aligned}
& \pm 12 \\
& \pm 10
\end{aligned}
\] & \[
\pm 13.5
\] & & \[
\left\lvert\, \begin{aligned}
& \pm 12 \\
& \pm 10
\end{aligned}\right.
\] & \[
\pm 13.5
\] & & \[
\begin{aligned}
& \text { V } \\
& \text { V }
\end{aligned}
\] \\
\hline Output Current (Note 5) & \(25^{\circ} \mathrm{C}\) & & \(\pm 0.5\) & & & \(\pm 5.0\) & & & \(\pm 0.5\) & & & \(\pm 5.0\) & & mA \\
\hline Output Resistance & \(25^{\circ} \mathrm{C}\) & & 2 K & & & 500 & & & 2K & & & 500 & & \(\Omega\) \\
\hline Output Short-Circuit Current & \(25^{\circ} \mathrm{C}\) & & 3.7 & & & 19 & & & 3.7 & & & 19 & & mA \\
\hline TRANSIENT RESPONSE & & & & & & & & & & & & & & \\
\hline Rise Time (Note 6) & \(25^{\circ} \mathrm{C}\) & & 2.0 & & & 0.2 & & & 2.0 & & & 0.2 & & \(\mu \mathrm{s}\) \\
\hline Overshoot (Note 6) & \(25^{\circ} \mathrm{C}\) & & 5 & & & 15 & & & 5 & & & 15 & & \% \\
\hline Slew Rate (Note 7) & \(25^{\circ} \mathrm{C}\) & & 0.1 & & & 0.8 & & & 0.1 & & & 0.8 & & \(\mathrm{V} / \mu \mathrm{s}\) \\
\hline POWER SUPPLY CHARACTERISTICS & & & & & & & & & & & & & & \\
\hline Supply Current & \[
\begin{gathered}
25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 20 & 50 & & 210 & 450 & & 20 & 50 & & 210 & 450 & \[
\begin{aligned}
& \mu \mathrm{A} \\
& \mu \mathrm{~A}
\end{aligned}
\] \\
\hline Power Supply Rejection Ratio (Note 8) & Full & 80 & & & 80 & & & 76 & & & 76 & & & dB \\
\hline
\end{tabular}

NOTES: 1. For supply voltages less than \(\pm 15.0 \mathrm{~V}\), the absolute maximum input voltage is equal to supply voltage. 2. Derate at \(6.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) for operation ambient temperatures above \(75^{\circ} \mathrm{C}\)
\(\frac{V_{\text {SUPPLY }}= \pm 3.0 \mathrm{~V}}{T=+25^{\circ} \mathrm{C} \text { and } \mathrm{Full}}\)
\(\frac{V_{\text {SUPPLY }}= \pm 15.0 \mathrm{~V}}{T=+25^{\circ} \mathrm{C}}\)
\begin{tabular}{rl}
\(I_{S E T}\) & \(=1.5 \mu \mathrm{~A}\) \\
\hline\(R_{L}\) & \(=75 \mathrm{~K} \Omega\) \\
\(R_{L}\) & \(=75 \mathrm{~K} \Omega\)
\end{tabular}
\begin{tabular}{rl}
\({ }^{{ }^{S E T}}\) & \(=15 \mu \mathrm{~A}\) \\
\hline\(R_{L}\) & \(=5 K \Omega\) \\
\(R_{L}\) & \(=75 K \Omega\)
\end{tabular}
4. \(V_{C M}= \pm 1.5 \mathrm{~V}\)
\(T=F u l l\)
5. \(V_{\mathrm{O}}= \pm 2.0 \mathrm{~V}\)
\(V_{C M}= \pm 5.0 \mathrm{~V}\)
6. \(-A_{V}=+1, V_{I N}=400 \mathrm{mV}, R_{L}=5 K, C_{L}=100 \mathrm{pF}\)
7. \(V_{O}= \pm 2.0 \mathrm{~V} \quad V_{O}= \pm 10.0 \mathrm{~V} \quad R_{L}=20 \mathrm{~K} \quad R_{L}=5 \mathrm{~K}\)
8. \(\Delta v= \pm 1.5 \mathrm{~V} \quad \Delta V= \pm 5.0 \mathrm{~V}\)
9. \(V_{O}= \pm 1.0 \mathrm{~V} \quad V_{O}= \pm 10.0 \mathrm{~V}\)
10. This parameter based upon design calculations.

PERFORMANCE CURVES

UNLESS OTHERWISE NOTED: \(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{VDC}\)

CHANGE IN OFFSET VOLTAGE
vs. ISET (UNNULLED)


INPUT BIAS CURRENT
vs. TEMPERATURE


NPUT NOISE CURRENT
vs. ISET


INPUT OFFSET CURRENT
vs. TEMPERATURE


INPUT NOISE VOLTAGE
vs. ISET


NPUT NOISE VOLTAGE AND CURRENT vs. FREQUENCY


OPTIMUM SET CURRENT FOR MINIMUM NOISE vS. SOURCE RESISTOR


UNLESS OTHERWISE NOTED: \(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{VDC}\)

MAXIMUM OUTPUT VOLTAGE SWING vs. LOAD RESISTANCE


OPEN LOOP VOLTAGE GAIN
vs. ISET


GAIN BANDWIDTH PRODUCT vs. ISET


POWER SUPPLY REJECTION
vs. ISET


OPEN LOOP VOLTAGE GAIN vs. TEMPERATURE

vs. ISET


SUPPLY CURRENT vs.
TEMPERATURE


NORMALIZED BANDWIDTH


transient response/slew rate circuit


\section*{Not Recommended For New Designs}

\section*{FEATURES}
- LOW OFFSET VOLTAGE
- HIGH SLEW RATE
- WIDE BANDWIDTH
- LOW DRIFT
- FAST SETTLING \((0.01 \%, 10 \mathrm{~V}\) STEP)
- LOW POWER CONSUMPTION
- SUPPLY RANGE

\section*{APPLICATIONS}
- HIGH Q, WIDE BAND FILTERS
- INSTRUMENTATION AMPLIFIERS
- AUDIO AMPLIFIERS
- DATA ACQUISITION SYSTEMS
- INTEGRATORS
- ABSOLUTE VALUE CIRCUITS
- TONE DETECTORS

\section*{High Performance Quad Operational Amplifier}

\section*{DESCRIPTION}

The HA-4600 series are high performance dielectrically isolated monolithic quad operational amplifiers with superior specificatons not previously available in a quad amplifier. These amplifers offer excellent dynamic performance coupled with low values for offset voltage and drift, input noise voltage and power consumption.

A wide range of applications can be achieved by using the features made available by the HA -4600 series. With wide bandwidth ( 8 MHz ), low power ( \(35 \mathrm{~mW} / \mathrm{amp}\) ), and internal compensation, these devices are ideally suited for precision active filter designs. For audio applications these amplifiers offer low noise ( \(8 \mathrm{nV} / \sqrt{\mathrm{Hz}}\) ) and excellent full power bandwidth \((60 \mathrm{kHz})\). The HA -4602/4605 is particularly useful in designs requiring low offset voltage ( 0.3 mV ) and drift ( \(2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}\) ), such as instrumentation and signal conditioning circuits. The high slew rate \((4 \mathrm{~V} / \mu \mathrm{s})\) and fast settling time \((4.2 \mu \mathrm{~s}\) to \(0.01 \%, 10 \mathrm{~V}\) step) makes these amplifiers useful components in fast, accurate data acquisition systems.

The HA -4600 series are available in 14 pin CERDIP packages which are interchangeable with most other quad op amps. HA -4600/4602-2 is specified from \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) and HA -4600/4605-5 is specified over \(0^{\circ} \mathrm{C}\) to \(+75{ }^{\circ} \mathrm{C}\) range.

\section*{PINOUT}

TOP VIEW


SCHEMATIC


ONE FOURTH ONLY (H A-4600)

\section*{ABSOLUTE MAXIMUM RATINGS (Note 1)}
\(T_{A}=+25^{\circ} \mathrm{C}\) Unless Otherwise Stated
Voltage Between V+ and V-Terminals
Differential Input Voltage
Input Voltage (Note 2)
Output Short Circuit Duration (Note 3)
40.0 V
\(\pm 7 \mathrm{~V}\)
\(\pm 15.0 \mathrm{~V}\)
Indefinite

Power Dissipation (Note 4)
Operating Temperature Range
HA-4600/4602-2
HA-4600/4605-5
Storage Temperature Range

880 mW
\(-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}\)
\(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}\)
\(-65^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}\)

\section*{Electrical Characteristics}
```

V+=+15V,V-=-15V

```
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline & & \multicolumn{3}{|c|}{\[
\begin{aligned}
& \text { HA-4600-2 } \\
& \text { HA } 4600-5
\end{aligned}
\]} & \multicolumn{3}{|c|}{\[
\begin{aligned}
& \text { HA-4602-2 } \\
& \text { HA-4605-5 }
\end{aligned}
\]} & \\
\hline PARAMETER & TEMP & MIN & TYP & MAX & MIN & TYP & MAX & UNITS \\
\hline INPUT CHARACTERISTICS & & & & & & & & \\
\hline Offset Voltage & \[
\begin{gathered}
+250 \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 0.3 & \[
\begin{aligned}
& 2.5 \\
& 3.0
\end{aligned}
\] & & 3.0 & \[
\begin{gathered}
9 \\
10
\end{gathered}
\] & \[
\begin{aligned}
& m V \\
& m V
\end{aligned}
\] \\
\hline Av. Offset Voltage Drift & Full & & 2 & & & 5 & & \(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\) \\
\hline Bias Current & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 130 & \[
\begin{aligned}
& 200 \\
& 325
\end{aligned}
\] & & 200 & \[
\begin{aligned}
& 400 \\
& 500
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{nA} \\
& \mathrm{nA}
\end{aligned}
\] \\
\hline Offset Current & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 30 & \[
\begin{gathered}
75 \\
125
\end{gathered}
\] & & 70 & \[
\begin{aligned}
& 150 \\
& 175
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{nA} \\
& \mathrm{nA}
\end{aligned}
\] \\
\hline Common Mode Range & Full & \(\pm 12\) & & & \(\pm 12\) & & & \(\checkmark\) \\
\hline Input Noise Voltage ( \(f=1 \mathrm{kHz}\) ) & +250C & & 8 & & & 8 & & \(n \mathrm{~V} / \sqrt{\mathrm{Hz}}\) \\
\hline Input Resistance & & & 500 & & & 500 & & k \(\Omega\) \\
\hline TRANSFER CHARACTERISTICS & & & & & & & & \\
\hline Large Signal Voltage Gain (Note 5) & Full & 100K & 250K & & 75K & 250K & & V/V \\
\hline Common Mode Rejection Ratio (Note 9) & Full & 86 & & & 80 & & & dB \\
\hline Channel Separation (Note 6) & +250 \({ }^{\circ}\) & & -108 & & & -108 & & dB \\
\hline Small Signal Bandwidth & \(+25^{\circ} \mathrm{C}\) & & 8 & & & 8 & & MHz \\
\hline OUTPUT CHARACTERISTICS & & & & & & & & \\
\hline \[
\begin{array}{r}
\text { Output Voltage Swing ( } \left.R_{L}=10 \mathrm{~K}\right) \\
\left(R_{L}=2 K\right)
\end{array}
\] & \begin{tabular}{l}
Full \\
Full
\end{tabular} & \[
\begin{aligned}
& \pm 12 \\
& \pm 10
\end{aligned}
\] & \[
\begin{aligned}
& \pm 13 \\
& \pm 12
\end{aligned}
\] & & \[
\begin{aligned}
& \pm 12 \\
& \pm 10
\end{aligned}
\] & \[
\begin{aligned}
& \pm 13 \\
& \pm 12
\end{aligned}
\] & & \[
\begin{aligned}
& \text { v } \\
& \text { V }
\end{aligned}
\] \\
\hline Full Power Bandwidth (Note 5) & +250 \({ }^{\circ}\) & & 60 & & & 60 & & kHz \\
\hline Output Current ( Note 7) & Full & \(\pm 10\) & \(\pm 15\) & & \(\pm 8\) & \(\pm 15\) & & mA \\
\hline Output Resistance & \(+25^{\circ} \mathrm{C}\) & & & & & & & \(\Omega\) \\
\hline TRANSIENT RESPONSE (Note 8) & & & & & & & & \\
\hline Rise Time & +250 \({ }^{\circ}\) & & 50 & 150 & & 50 & 150 & ns \\
\hline Overshoot & \(+250 \mathrm{C}\) & & 30 & 45 & & 30 & 45 & \% \\
\hline Slew Rate & \(+25^{\circ} \mathrm{C}\) & \(\pm 2\) & \(\pm 4\) & & \(\pm 1\) & \(\pm 4\) & & \(\mathrm{V} / \mu \mathrm{s}\) \\
\hline Settling Time (Note 10) & & & 4.2 & & & 4.2 & & \(\mu \mathrm{s}\) \\
\hline POWER SUPPLY CHARACTERISTICS & & & & & & & & \\
\hline Supply Current & +250 \({ }^{\circ}\) & & 4.6 & 5.5 & & 5.0 & 7.5 & mA \\
\hline Power Supply Rejection Ratio (Note 9) & Full & 86 & & & 74 & & & dB \\
\hline
\end{tabular}

\section*{NOTES:}
1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied.
2. For supply voltages less than \(\pm 15 \mathrm{~V}\), the absolute maximum input voltage is equal to the supply voltage.
3. Any one amplifier may be shorted to ground indefinitely.
4. Derate \(5.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) above \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\).
5. \(\mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{~K}\) ohms.
6. Channel separation value is referred to the input of the
amplifier. Input test conditions are: \(f=10 \mathrm{kHz} ; \mathrm{V}_{\text {IN }}=\) 200 mV peak-to-peak; \(\mathrm{R}_{\mathrm{S}}=1 \mathrm{~K}\) ohms. (Refer to Channel Separation vs. Frequency Curve for test circuits.)
7. Output current is measured with \(\mathrm{V}_{\text {OUT }}= \pm 5\) volts.
8. For transient response test circuits and measurement conditions refer to Test Circuits section of the data sheet.
9. \(\Delta V= \pm 5.0\) volts.
10. Settling time is measured to \(0.1 \%\) of final value for a 10 volt input step, \(\mathrm{AV}=-1\).

\section*{TEST CIRCUITS}

LARGE SIGNAL RESPONSE CIRCUIT
(Volts: 5V/Div., Time: \(5 \mu \mathrm{~s} /\) Div.)


SMALL SIGNAL RESPONSE CIRCUIT
(Volts: \(10 \mathrm{mV} / \mathrm{Div}^{2}\), Time: 50ns/Div.)


> VERT. \(5 \mathrm{~V} / \mathrm{DIV}\). HORZ. \(5 \mu \mathrm{~s} / \mathrm{DIV}\).

SETTLING TIME CIRCUIT


OFFSET VOLTAGE INPUT BIAS AND OFFSET CURRENT VS. TEMPERATURE


SMALL SIGNAL BANDWIDTH AND PHASE MARGIN VS. LOAD CAPACITANCE


INPUT NOISE VS. FREQUENCY


OPEN LOOP FREQUENCY RESPONSE


OUTPUT VOLTAGE SWING
VS. FREQUENCY AND SUPPLY VOLTAGE


CHANNEL SEPARATION VS. FREQUENCY


NORMALIZED AC PARAMETERS
VS. SUPPLY VOLTAGE


MAXIMUM OUTPUT VOLTAGE SWING VS. LOAD RESISTANCE AND SUPPLY VOLTAGE


NORMALIZED AC PARAMETERS VS. TEMPERATURE


POWER SUPPLY CURRENT VS. TEMPERATURE AND SUPPLY VOLTAGE


> SETTLING TIME VS. OUTPUT AMPLITUDE \((A V=-1)\)


OUTPUT ERROR VOLTAGE mV

SETTLING TIME VS. OUTPUT AMPLITUDE AND SIGNAL GAIN (AV = -5 AND \(A V=-10\) )

HA-4602-COMMON MODE REJECTION RATIO VS. FREQUENCY

1. POWER SUPPLY DECOUPLING: Although not absolutely necessary, it is recommended that all power supply lines be decoupled with \(.01 \mu \mathrm{~F}\) ceramic capacitors to ground. Decoupling capacitors should be located as near to the amplifier terminals as possible.
2. UNUSED OP AMPS: Unused op amp sections should be connected in a non-inverting follower configuration with
the ( + ) input tied to ground in order to insure optimum performance of devices being used.
3. In high frequency applications where large value feedback resistors are used, a small capacitor ( 3 pF ) may be needed in parallel with the feedback resistor to neutralize the pole introduced by input capacitance.

\section*{APPLICATIONS}

2ND ORDER STATE VARIABLE FILTER ( \(1 \mathrm{kHz}, \mathrm{Q}=10\) )


The state variable filter is relatively insensitive to component changes (changes can be adjusted out with potentiometers) and also has low sensitivity to amplifier bandwidths. (Amplifier gain bandwidth product should be \(\gg 0 \times \mathrm{fc}\) ). The bandwidth criteria will determine whether a general purpose op amp like Harris HA-4741 or the wide band HA-4602/4605 should be used.

This filter finds wide application because multiple filtering functions are available simultaneously (High pass, Lo pass, Band pass, Band reject). In this circuit the various RC products are matched with pot adjustments allowing for non-interactive
adjustment of \(Q\) and \({ }^{f} C\). This allows capacitors \(\left(C_{1}, C_{2}\right)\) with loose tolerances to be used. To tune for \(\mathrm{f}_{\mathrm{C}}\), apply a sine wave at \(\mathrm{f}_{\mathrm{C}}\) to the input, adjust \(\mathrm{R}_{1}\) for equal amplitudes at the Hi pass and Band pass terminals (they will be phased \(90^{\circ}\) apart) then adjust \(R_{2}\) for equal amplitudes at the Band pass and Lo pass terminals.

The state variable filter is often used as building blocks in multiple pole Butterworth of Chebyshev filters. Many references contain normalized tables indicating settings for 0 and \(f_{C}\) of each pole-pair section.

\section*{SALLEN AND KEY 2ND ORDER LO PASS FILTER}


\section*{NOTES:}
1. Make \(\mathbf{R}_{1}=\mathbf{R}_{\mathbf{2}}\)
2. \(f \mathrm{f}=\frac{1}{2 \pi R_{1} \sqrt{C_{1} C_{2}}}\)
3. \(\mathrm{Q}=1 / 2 \sqrt{\frac{\mathrm{C}_{2}}{\mathrm{C}_{1}}}\)

The advantage of using the Sallen and Key filter is simplicity, but in any application this must be weighed against the statevariable type filter for accuracy, practicality, and cost. Amplifier bandwidth limitations are much more apparent at moderate frequencies and Q values with this filter design. (For accuracy, amplifier gain-bandwidth product should be \(\gg \mathrm{f}_{\mathrm{C}} \times 02\) ). The wide bandwidth of the HA-4602/4605 is particularly advantageous in this design even at audio frequencies.

In this filter all component values affect both Q and f C . Precision, temperature stable resistors and capacitors must be used.

For economy, this filter could be used in the low 0 stages of multiple-pole filter design, while the state variable type is used in the more critical stages.

\section*{INSTRUMENTATION AMPLIFIER}


Instrumentation amplifiers (differential amplifiers) are specifically designed to extract and amplify small differential signals from much larger common mode voltages.

To serve as building blocks in instrumentation amplifiers, op amps must have very low offset voltage drift, high gain and wide bandwidth. The HA-4602/4605 is ideally suited for this appli-
cation, delivering superior input and speed characteristics.

The optional circuitry makes use of the fourth amplifier section as a shield driver which enhances the AC common mode rejection by nullifying the effects of capacitance-to-ground mismatch between input conductors.

\section*{FEATURES}
- SLEW RATE
- BANDWIDTH
- INPUT VOLTAGE NOISE
- INPUT OFFSET VOLTAGE
- INPUT BIAS CURRENT
- SUPPLY RANGE
- NO CROSSOVER DISTORTION
- STANDARD QUAD PIN-OUT

\section*{APPLICATIONS}
- UNIVERSAL ACTIVE FILTERS
- D3 COMMUNICATIONS FILTERS
- AUDIO AMPLIFIERS
- BATTERY-POWERED EQUIPMENT

\section*{DESCRIPTION}

The HA-4741, which contains four amplifiers on a monolithic chip, provides a new measure of performance for general purpose operational amplifiers. Each amplifier in the HA-4741 has operating specifications that equal or exceed those of the 741type amplifier in all categories of performance.

HA-4741 is well suited to applications requiring accurate signal processing by virtue of its low values of input offset voltage \((0.5 \mathrm{mV})\), input bias current ( 60 nA ) and input voltage noise \((9 \mathrm{nV} / \sqrt{\mathrm{Hz}}\) at 1 kHz ). 3.5 MHz bandwidth, coupled with high open-loop gain, allow the HA-4741 to be used in designs requiring amplification of wide band signals, such as audio amplifiers. Audio application is further enhanced by the HA-4741's negligible output crossover distortion. These excellent dynamic characteristics also make the HA-4741 ideal for a wide range of active filter designs. Performance integrity of multi-channel designs is assured by a high level of amplifier-to-amplifier isolation ( 108 dB at 1 kHz ).

A wide range of supply voltages ( \(\pm 2 \mathrm{~V}\) to \(\pm 20 \mathrm{~V}\) ) can be used to power the HA-4741, making it compatible with almost any system including battery-powered equipment.

The HA-4741 is available in a 20 pin LCC package as well as both 14 pin ceramic and epoxy mini-dips. The HA-4741-2 operates from \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) and the HA-4741-5 operates over the \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) temperature range.


SCHEMATIC

(114) HA-4741

\section*{ABSOLUTE MAXIMUM RATINGS}
\(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) Unless Otherwise Stated
Voltage Between V+ and V- Terminals
40.0V

Differential Input Voltage
\(\pm 30.0 \mathrm{~V}\)
Input Voltage (Note 1)
Output Short Circuit Duration (Note 2)
40.0 V
\(\pm 30.0 \mathrm{~V}\)
\(\pm 15.0 \mathrm{~V}\)
Indefinite
\begin{tabular}{lr} 
Power Dissipation For & \multicolumn{1}{l}{ (Note 3) } \\
Epoxy Package. & 880 mW \\
Operating Temperature Range & \\
HA-4741-2 & \(-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}\) \\
HA-4741-5 & \(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}\) \\
Storage Temperature Range & \(-65^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}\)
\end{tabular}

\section*{ELECTRICAL CHARACTERISTICS \(\mathrm{V}+=+15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}\)}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} & \multirow[b]{2}{*}{TEMP.} & \multicolumn{3}{|c|}{\[
\begin{gathered}
\text { HA }-4741-2 \\
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
\end{gathered}
\]} & \multicolumn{3}{|c|}{\[
\begin{gathered}
\text { HA-4741-5 } \\
0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}
\end{gathered}
\]} & \multirow[b]{2}{*}{UNITS} \\
\hline & & MIN. & TYP. & MAX. & MIN. & TYP. & MAX. & \\
\hline \multicolumn{9}{|l|}{INPUT CHARACTERISTICS} \\
\hline Offset Voltage & \(+25^{\circ} \mathrm{C}\) & & 0.5 & 3.0 & & 1.0 & 5.0 & mV \\
\hline & Full & & 4.0 & 5.0 & & 4.0 & 6.5 & mV \\
\hline Av. Offset Voltage Drift & Full & & 5 & & & 5 & & \(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\) \\
\hline Bias Current & \(+25^{\circ} \mathrm{C}\) & & 60 & 200 & & 60 & 300 & nA \\
\hline & Full & & & 325 & & & 400 & nA \\
\hline Offset Current & \(+25^{\circ} \mathrm{C}\) & & 15 & 30 & & 30 & 50 & nA \\
\hline & Full & & & 75 & & & 100 & nA \\
\hline Common Mode Range & Full & \(\pm 12\) & & & \(\pm 12\) & & & V \\
\hline Differential Input Resistance & +250 \({ }^{\circ}\) & & 5 & & & 5 & & \(\mathrm{M} \Omega\) \\
\hline Input Voltage Noise ( \(f=1 \mathrm{kHz}\) ) & \(+25^{\circ} \mathrm{C}\) & & 9 & & & 9 & & \(\mathrm{nV} / \sqrt{\mathrm{Hz}}\) \\
\hline \multicolumn{9}{|l|}{TRANSFER CHARACTERISTICS} \\
\hline Large Signal Voltage Gain (Note 4) & \(+25^{\circ} \mathrm{C}\) & 50K & 100K & & 25K & 50K & & V/V \\
\hline & Full & 25K & & & 15K & & & \(\mathrm{V} / \mathrm{V}\) \\
\hline & \(+25^{\circ} \mathrm{C}\) & 80 & & & 80 & & & dB \\
\hline Common Mode Rejection Ratio & Full & 74 & & & 74 & & & dB \\
\hline Channel Separation (Note 5) & \(+25^{\circ} \mathrm{C}\) & 90 & -108 & & 90 & -108 & & dB \\
\hline Small Signal Bandwidth & \(+25^{\circ} \mathrm{C}\) & 2.5 & 3.5 & & 2.5 & 3.5 & & MHz \\
\hline \multicolumn{9}{|l|}{OUTPUT CHARACTERISTICS} \\
\hline Output Voltage Swing ( \(\mathrm{R}_{\mathrm{L}}=10 \mathrm{~K}\) ) & Full & \(\pm 12\) & \(\pm 13.7\) & & \(\pm 12\) & \(\pm 13.7\) & & V \\
\hline ( \(\mathrm{R}_{\mathrm{L}}=2 \mathrm{~K}\) ) & Full & \(\pm 10\) & \(\pm 12.5\) & & \(\pm 10\) & \(\pm 12.5\) & & V \\
\hline Full Power Bandwidth (Notes 4 \& 9) & \(+25^{\circ} \mathrm{C}\) & 14 & 25 & & 14 & 25 & & kHz \\
\hline Output Current (Note 6) & Full & \(\pm 5\) & \(\pm 15\) & & \(\pm 5\) & \(\pm 15\) & & mA \\
\hline Output Resistance & \(+25^{\circ} \mathrm{C}\) & & 300 & & & 300 & & \(\Omega\) \\
\hline \multicolumn{9}{|l|}{TRANSIENT RESPONSE (Notes 7 \& 10)} \\
\hline Rise Time (Note 11) & \(+25^{\circ} \mathrm{C}\) & & 75 & 140 & & 75 & 140 & ns \\
\hline Overshoot (Note 11) & \(+25^{\circ} \mathrm{C}\) & & 25 & 40 & & 25 & 40 & \% \\
\hline Slew Rate (Note 12) & \(+25^{\circ} \mathrm{C}\) & & \(\pm 1.6\) & & & \(\pm 1.6\) & & \(\mathrm{V} / \mu \mathrm{s}\) \\
\hline \multicolumn{9}{|l|}{POWER SUPPLY CHARACTERISTICS} \\
\hline Supply Current & \(+25^{\circ} \mathrm{C}\) & & & 5.0 & & & 7.0 & mA \\
\hline Power Supply Rejection Ratio (Note 8) & Full & 80 & & & 80 & & & dB \\
\hline
\end{tabular}

NOTES:
For supply voltages less than \(\pm 15 \mathrm{~V}\), the absolute maximum input voltage is equal to the supply voltage.
2. One amplifier may be shorted to ground indefinitely.
3. Derate \(5.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) above \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\).
4. \(V_{O U T}= \pm 10, R_{\mathrm{L}}=2 \mathrm{~K}\).
5. Referred to input; \(f=10 \mathrm{kHz}, R_{\mathrm{S}}=1 \mathrm{~K}\).
6. \(\mathrm{V}_{\mathrm{OUT}}= \pm 10\).
7. See Pulse Response Characteristics.
8. \(\Delta V= \pm 5.0 \mathrm{~V}\).
9. Full power bandwidth guaranteed based upon slew rate measurement \(\mathrm{FPBW}=\mathrm{S} . \mathrm{R} . / 2 \pi\) Vpeak.
\(10 R_{L}=2 K, C_{L}=50 \mathrm{pF}\).
11. \(V_{\text {OUT }}= \pm 200 \mathrm{mV}\).
12. \(\mathrm{V}_{\mathrm{OUT}}= \pm 5 \mathrm{~V}\).
\[
V+=+15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25{ }^{\circ} \mathrm{C}
\]

\section*{Unless Otherwise Stated.}

OUTPUT VOLTAGE SWING
VS. FREQUENCY

OPEN LOOP FREQUENCY RESPONSE


NORMALIZED AC PARAMETERS
VS. SUPPLY VOLTAGE


INPUT NOISE VS. FREQUENCY



NORMALIZED AC PARAMETERS
VS. TEMPERATURE


SMALL SIGNAL BANDWIDTH AND PHASE MARGIN VS. LOAD CAPACITANCE


\section*{CHANNEL SEPARATION VS. FREQUENCY}


INPUT BIAS AND OFFSET CURRENT
VS. TEMPERATURE
\begin{tabular}{|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|}
\hline
\end{tabular}

MAXIMUM OUTPUT VOLTAGE SWING VS. LOAD RESISTANCE


POWER CONSUMPTION
VS. TEMPERATURE


\section*{PULSE RESPONSE}

TRANSIENT RESPONSE/SLEW RATE CIRCUIT


SLEW RESPONSE
(Volts: 5V/Div, Time: \(5 \mu \mathrm{~s} /\) Div)


TRANSIENT RESPONSE
(Volts: \(40 \mathrm{mV} /\) Div. , Time: \(100 \mathrm{~ns} /\) Div.)


Precision Quad Comparator

\section*{FEATURES}
- FAST RESPONSE TIME
- LOW OFFSET VOLTAGE
- LOW OFFSET CURRENT
- SINGLE OR DUAL-VOLTAGE SUPPLY OPERATION
- SELECTABLE OUTPUT LOGIC LEVELS
- ACTIVE PULL-UP/PULL-DOWN OUTPUT CIRCUIT - NO EXTERNAL RESISTORS REOUIRED

\section*{APPLICATIONS}
- THRESHOLD DETECTOR
- ZERO-CROSSING DETECTOR
- WINDOW DETECTOR
- ANALOG INTERFACES FOR MICROPROCESSORS
- high stability oscillators
- LOGIC SYSTEM INTERFACES

\section*{DESCRIPTION}

The HA-4900 series are monolithic, quad, precision comparators offering fast response time, low offset voltage, low offset current, and virtually no channel-to-channel crosstalk for applications requiring accurate, high speed, signal level detection. These comparators can sense signals at ground level while iveing operated from either a single +5 volt supply (digital systems) or from dual supplies (analog networks) up to \(\pm 15\) volts. The HA- 4900 series contains a unique current driven output stage which can be connected to logic system supplies ( \(\mathrm{V}_{\text {Logic }}{ }^{+}\)and \(\mathrm{V}_{\text {Logic }}{ }^{-}\)) to make the output levels directly compatible (no external components needed) with any standard logic or special system logic levels. In combination analog/digital systems, the design employed in the HA-4900 series input and output stages prevents troublesome ground coupling of signals between analog and digital portions of the system.

These comparators' combination of features makes them ideal componeints for signal detection and processing in data acquisition systems, test equipment, and microprocessor/ analog signal interface networks.

All devices are available in 16 pin dual-in-line ceramic packages. The HA-4900/4902-2 operates from \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) and the HA-4905-5 operates over a \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) temperature range.

\section*{PINOUTS}

TOP VIEWS



\section*{SCHEMATIC}


ONE FOURTH ONLY (HA-4900 SERIES)

\section*{ABSOLUTE MAXIMUM RATINGS (Note 1)}
\begin{tabular}{lr} 
Voltage Between V+ and V- & 33 V \\
Voltage Between \(V_{\text {Logic }}(+)\) and V Logic \(^{(-)}\) & 18 V \\
Differential Input Voltage & \(\pm 15 \mathrm{~V}\) \\
Peak Output Current & \(\pm 50 \mathrm{~mA}\) \\
Internal Power Dissipation (Note 7, 8) & 2.0 W \\
Storage Temperature Range & \(-65^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 150^{\circ} \mathrm{C}\)
\end{tabular}

ELECTRICAL CHARACTERISTICS \(\quad \mathrm{V}+=+15.0 \mathrm{~V}, \mathrm{~V}_{-}=-15.0 \mathrm{~V}, \mathrm{~V}_{\text {L.ogic }}(+)=5.0 \mathrm{~V}, \mathrm{~V}_{\text {Logic }}(-)=\mathrm{GND}\).
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} & \multirow[b]{2}{*}{TEMP} & \multicolumn{3}{|l|}{\[
\begin{gathered}
\text { HA }-4900-2 \\
-55^{\circ} \mathrm{C} \text { to }+1255^{\circ} \mathrm{C} \\
\hline
\end{gathered}
\]} & \multicolumn{3}{|l|}{\[
\begin{gathered}
\text { HA- } 4902-2 \\
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\
\hline
\end{gathered}
\]} & \multicolumn{3}{|c|}{\[
\begin{aligned}
& \text { HA-4905-5 } \\
& 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\
& \hline
\end{aligned}
\]} & \multirow[b]{2}{*}{UNITS} \\
\hline & & MIN & TYP & MAX & MIN & TYP & MAX & MIN & TYP & MAX & \\
\hline \multicolumn{12}{|l|}{INPUT CHARACTERISTICS} \\
\hline Offset Voltage (Note 2) & \[
\begin{gathered}
25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 2 & 3 & & 2 & 5
8 & & 4 & \[
\begin{aligned}
& 7.5 \\
& 10
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{mV} \\
& \mathrm{mV}
\end{aligned}
\] \\
\hline Offset Current & \[
\begin{gathered}
25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 10 & 25
35 & & 10 & 35
35 & & 25 & \[
\begin{aligned}
& 50 \\
& 70
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{nA} \\
& \mathrm{nA}
\end{aligned}
\] \\
\hline Bias Current (Note 3) & \[
\begin{gathered}
25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 50 & \[
\begin{gathered}
75 \\
150
\end{gathered}
\] & & 50 & \[
\begin{aligned}
& 150 \\
& 200
\end{aligned}
\] & & 100 & \[
\begin{aligned}
& 150 \\
& 300
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{nA} \\
& \mathrm{nA}
\end{aligned}
\] \\
\hline Input Sensitivity (Note 4) & \[
\begin{gathered}
25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & & Vio +.3
\(\mathrm{Vio}+.4\) & & & \[
\begin{aligned}
& \text { Vio }+.5 \\
& \text { Vio }+.6
\end{aligned}
\] & & & \[
\begin{aligned}
& \text { Vio }+.5 \\
& \text { Vio }+.7
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{mV} \\
& \mathrm{mV}
\end{aligned}
\] \\
\hline Common Mode Range & Full & V- & & \(V+-2.4\) & V- & & V+-2.6 & V- & & V+2.4 & v \\
\hline \multicolumn{12}{|l|}{TRANSFER CHARACTERISTICS} \\
\hline Large Signal Voltage Gain & \(25^{\circ} \mathrm{C}\) & & 400K & & & 400K & & & 400K & & v/v \\
\hline Response Time ( \(\mathrm{Tpd}^{0}\) ) (Note 5) & \(25^{\circ} \mathrm{C}\) & & 130 & 200 & & 130 & 200 & & 130 & 200 & ns \\
\hline Response Time ( \(\mathrm{T}_{\text {pd }} 1\) ) (Note 5) & \(250{ }^{\circ} \mathrm{C}\) & & 180 & 215 & & 180 & 215 & & 180 & 215 & ns \\
\hline \multicolumn{12}{|l|}{OUTPUT CHARACTERISITICS} \\
\hline \multicolumn{12}{|l|}{Output Voltage Level} \\
\hline Logic "Low State" (VOL) (Note 6) & Full & & 0.2 & 0.4 & & 0.2 & 0.4 & & 0.2 & 0.4 & v \\
\hline Logic "High State" ( \(\mathrm{V}_{\mathrm{OH}}\) ) (Note 6) & Full & 3.5 & 4.2 & & 3.5 & 4.2 & & 3.5 & 4.2 & & V \\
\hline \multicolumn{12}{|l|}{Output Current} \\
\hline ISink & Full & 3.0 & & & 3.0 & & & 3.0 & & & mA \\
\hline & Full & 3.0 & & & 3.0 & & & 3.0 & & & mA \\
\hline \multicolumn{12}{|l|}{POWER SUPPLY CHARACTERISTICS} \\
\hline Supply Current, Ips \({ }^{(+)}\) & \(25^{\circ} \mathrm{C}\) & & 6.5 & 12 & & 6.5 & 13 & & 7 & 13 & mA \\
\hline Supply Current, Ips ( -1 & \(25^{\circ} \mathrm{C}\) & & 4 & 8 & & 4 & 8 & & 5 & 8 & mA \\
\hline Supply Current, Ips (Logic) & \(25^{\circ} \mathrm{C}\) & & 3.5 & 6 & & 3.5 & 6 & & 3.5 & 6 & mA \\
\hline \multicolumn{12}{|l|}{Supply Voltage Range} \\
\hline \(\mathrm{V}_{\text {Logic }}(+)\) (Note 7) & Full & 0 & & +15.0 & 0 & & +15.0 & 0 & & +15.0 & v \\
\hline \(V_{\text {Logic }}(-)\) (Note 7) & Full & -15.0 & & 0 & -15.0 & & 0 & -15.0 & & 0 & V \\
\hline
\end{tabular}

\section*{NOTES:}
1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied.
2. Minimum differential input voltage required to ensure a defined output state.
3. Input bias currents are essentially constant with differential input voltages up to \(\pm 9\) volts. With differential input voltages from \(\pm 9\) to \(\pm 15\) volts, bias current on the more negative input can rise to approximately \(500 \mu \mathrm{~A}\).
4. \(\mathrm{R}_{\mathrm{S}} \leq 200\) ohms; \(\mathrm{V}_{\mathrm{IN}} \leq\) Common Mode Range. Input sensitivity is the worst case minimum differential input voltage required to guarantee a given output logic state. This parameter inludes the effects of offset voltage, offset current, common mode rejection, and voltage gain.
5. For \(T_{p d}(1) ; 100 m V\) input step, \(-5 m V\) overdrive. For \(\mathrm{T}_{\mathrm{pd}}(0) ;-100 \mathrm{mV}\) input step, 5 mV overdrive. Freq-
ency \(\approx 100 \mathrm{~Hz}\); Duty Cycle \(\approx 50 \%\); Inverting input driven. See Test Circuit below.
6. For \(\mathrm{V}_{\mathrm{OH}}\) and \(\mathrm{V}_{\mathrm{OL}}\) : \(I_{\text {Sink }}=I_{\text {Source }}=3.0 \mathrm{~mA}\). For other values of \(\mathrm{V}_{\text {Logic }} ; \mathrm{V}_{\mathrm{OH}}(\mathrm{min})=.\mathrm{V}_{\text {Logic }}+-1.5 \mathrm{~V}\).
7. Total Power Dissipation (T. P. D.) is the sum of individual dissipation contributions of \(\mathrm{V}+, \mathrm{V}\) - and \(\mathrm{V}_{\text {Logic }}\) shown in curves of Power Dissipation vs. Supply Voltages (see Performance Curves). The calculated T. P. D. is then located on the graph of Maximum Allowable Package Dissipation vs. Ambient Temperature to determine ambient temperature operating limits imposed by the calculated T. P. D. (See Performance Curves). For instance, the combination of \(+15 \mathrm{~V},-15 \mathrm{~V},+5 \mathrm{~V}, 0 \mathrm{~V}\) \(\left(\mathrm{V}+, \mathrm{V}-, \mathrm{V}_{\text {Logic }}{ }^{+}, \mathrm{V}_{\text {Logic }}-\right.\) ) gives a T.P.D. of 350 mW , the combination \(+15 \mathrm{~V},-15 \mathrm{~V}\), 0 V gives a T. P. D. of 450 mW .
8. \(\quad \theta \mathrm{j} \mathrm{A}=75^{\circ} \mathrm{C} / \mathrm{W}\) \(\theta \mathrm{jC}=22^{\circ} \mathrm{C} / \mathrm{W}\)

\section*{RESPONSE TIME TEST CIRCUITS}


For input and output voltage waveforms for various input overdrives see Performance Curves.
\(\mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}, \mathrm{~V}_{\text {Logic }}(+)=5.0 \mathrm{~V}, \mathrm{~V}_{\text {Logic }}(-)=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\), Unless 0 therwise Stated.

INPUT BIAS CURRENT vs. TEMPERATURE


INPUT OFFSET CURRENT vs. TEMPERATURE


INPUT BIAS CURRENT vs. COMMON MODE INPUT VOLTAGE
(VDIFF. \(=0 \mathrm{~V}\) )


SUPPLY CURRENT vs. TEMPERATURE FOR \(\pm 15 \mathrm{~V}\) SUPPLIES AND +5 V LOGIC SUPPLY


SUPPLY CURRENT vs. TEMPERATURE FOR SINGLE +5V OPERATION


\section*{RESPONSE TIME FOR VARIOUS INPUT OVERDRIVES}


MAXIMUM PACKAGE DISSIPATION
vs. \(T_{\text {AMBIENT }}\)



MAXIMUM POWER DISSIPATION vs. SUPPLY VOLTAGE (NO LOAD CONDITION)


\section*{APPLYING THE HA-4900 SERIES COMPARATORS}
1. SUPPLY CONNECTIONS: This device is exceptionally versatile in working with most available power supplies. The voltage applied to the \(\mathrm{V}+\) and V - terminals determines the allowable input signal range; while the voltage applied to the \(\mathrm{V}_{\mathrm{L}}+\) and \(\mathrm{V}_{\mathrm{L}}\) - determines the output swing. In systems where dual analog supplies are available, these would be connected to \(\mathrm{V}+\) and V -, while the logic supply and return would be connected to \(\mathrm{V}_{\text {Logic }}{ }^{+}\)and \(\mathrm{V}_{\text {Logic }}{ }^{-}\). The analog and logic supply commons can be connected together at one point in the system, since the comparator is immune to noise on the logic supply ground. A negative output swing may be obtained by connecting \(\mathrm{V}_{\mathrm{L}}+\) to ground and \(V_{L-}\) to a negative supply. Bipolar output swings (15V P-P, max.) may be obtained using dual supplies. In systems where only a single logic supply is available ( +5 V to +15 V ), \(\mathrm{V}+\) and \(\mathrm{V}_{\text {Logic }}{ }^{+}\)may be connected together to the positive supply while V - and \(\mathrm{V}_{\text {Logic }}{ }^{-}\) are grounded. If an input signal could swing negative with respect the V - terminal, a resistor should be connected in series with the input to limit input current to \(<5 \mathrm{~mA}\) since the C-B junction of the input transistor would be forward biased.
2. UNUSED INPUTS: Inputs of unused comparator sections should be tied to a differential voltage source to prevent output "'chatter".
3. CROSSTALK: Simultaneous high frequency operation of all other channels in the package will not affect the output logic state of a given channel, provided that its differential input voltage is sufficient to define a given logic state ( \(\Delta \mathrm{V}_{\mathrm{IN}} \geq \pm \mathrm{V}_{\mathrm{OS}}\) ). Low level or high impedance input lines should be shielded from other signal sources to reduce crosstalk and interference.
4. POWER SUPPLY DECOUPLING: Decouple all power supply lines with \(.01 \mu \mathrm{~F}\) ceramic capacitors to a ground line located near the package to reduce coupling between channnels or from external sources.
5. RESPONSE TIME: Fast rise time ( \(<200 \mathrm{~ns}\) ) input pulses of several volts amplitude may result in delay times somewhat longer than those illustrated for 100 mV steps. Operating speed is optimized by limiting the maximum differential input voltage applied, with resistor-diode clamping networks.


\section*{DATA ACQUISITION SYSTEM}

In this circuit the HA-4900 series is used in conjunction with a D to A converter to form a simple, versatile, multi-channel analog input for a data acquisition system. In operation the processor first sends an address to the \(D\) to \(A\), then the processor reads the digital word generated by the comparator outputs.

To perform a simple comparison, the processor sets the \(D\) to \(A\) to a given reference level, then examines one or more comparator outputs to determine if their inputs are above or below the reference. A window comparison consists of two such cycles with 2 reference levels set by the \(D\) to \(A\). One way to digitize the inputs would be for the processor to increment the \(D\) to \(A\) in steps. The \(D\) to \(A\) address, as each comparator switches, is the digitized level of the input. While stairstepping the \(D\) to \(A\) is slower than successive approximation, all channels are digitized during one staircase ramp.


TTL TO CMOS


CMOS TO TTL

\section*{LOGIC LEVEL TRANSLATORS}

The HA-4900 series comparators can be used as versatile logic interface devices as shown in the circuits above. Negative logic devices may also be interfaced with appropriate supply connections:

If separate supplies are used for V - and \(\mathrm{V}_{\text {Logic }}\)-, these logic level translators will tolerate several volts of ground line differential noise.


\section*{RS-232 TO CMOS LINE RECEIVER}

This RS-232 type line receiver to drive CMOS logic uses a Schmitt trigger feedback network to give about 1 volt input hysteresis for added noise immunity. A possible problem in an interface which connects two equipments, each plugged into a different AC receptacle, is that the power line voltage may appear at the receiver input when the interface connection is made or broken. The two diodes and a 3 watt input resistor will protect the inputs under these conditions.


\section*{OSCILLATOR/CLOCK GENERATOR}

This self-starting fixed frequency oscillator circuit gives excellent frequency stability. \(R_{1}\) and \(C_{1}\) comprise the frequency determining network while \(R_{2}\) provides the regenerative feedback. Diode \(\mathrm{D}_{1}\) enhances the stability by compensating for the difference between \(\mathrm{V}_{\mathrm{OH}}\) and \(\mathrm{V}_{\text {Supply. }}\) In applications where a precision clock generator up to 100 kHz is required, such as in automatic test equipment, \(\mathrm{C}_{1}\) may be replaced by a crystal.


WINDOW DETECTOR
The high switching speed, low offset current and low offset voltage of the HA-4900 series makes this window detector circuit extremely well suited to applications requiring fast, accurate, decision-making. The circuit above is ideal for industrial process system feedback controllers, or "out-of-limit" alarm indicators.


\section*{SCHMITT TRIGGER (ZERO CROSSING} DETECTOR WITH HYSTERESIS)
This circuit has a 100 mV hysteresis which can be used in applications where very fast transition times are required at the output even though the signal input is very slow. The hysteresis loop also reduces false triggering due to noise on the input. The waveforms below show the trip points developed by the hysteresis loop.


\section*{PRELIMINARY}

\section*{Monolithic, Wideband, High Slew Rate, High Output Current Buffer}

\section*{Applications}
- Line Driver
- Data Acquisition
- 110MHz Buffer
- High Power Current Booster
- High Power Current Source
- Sample and Holds
- Radar Cable Driver
- Video Products

\section*{Description}

The HA-5002 is a monolithic, wideband, high slew rate, high output current, buffer amplifier.

Utilizing the advantages of the Harris D.I. technologies, the HA-5002 current buffer offers \(1300 \mathrm{~V} / \mu\) sec slew rate with 110 MHz of bandwidth. The \(\pm 200 \mathrm{~mA}\) output current capability is enhanced by a 3 ohm output impedance.

The monolithic HA-5002 will replace the hybrid LH0002 with corresponding performance increases. These characteristics range from the 3000 K ohm input impedance to
the increased output voltage swing. Monolithic design technologies have allowed a more precise buffer to be developed with more than an order of magnitude smaller gain error.

The HA-5002 will provide many present hybrid users with a higher degree of reliability and at the same time increase overall circuit performance.

The HA-5002 is available in 8-pin can, 8-pin mini-dip, and 20-pin LCC packages.


Schematic


Absolute Maximum Ratings (Note 1)


\section*{Operating Temperature Range}
\begin{tabular}{|c|}
\hline \multirow[t]{4}{*}{} \\
\hline \\
\hline \\
\hline \\
\hline
\end{tabular}

Electrical Characteristics \(V_{S U P P L Y}= \pm 12 \mathrm{~V}\) to \(\pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=50 \Omega, \mathrm{R}_{\mathrm{L}}=1 \mathrm{~K} \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}\), unless otherwise specified.
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} & \multirow[b]{2}{*}{TEMP} & \multicolumn{3}{|l|}{\(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\)} & \multicolumn{3}{|c|}{\(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\)} & \multirow[b]{2}{*}{UNITS} \\
\hline & & MIN & TYP & MAX & MIN & TYP & MAX & \\
\hline \multicolumn{9}{|l|}{INPUT CHARACTERISTICS} \\
\hline \begin{tabular}{l}
Offset Voltage \\
Avg. Offset Voltage Drift Bias Current \\
Input Resistance Input Noise Voltage ( \(10 \mathrm{~Hz}-1 \mathrm{MHz}\) )
\end{tabular} & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full } \\
\text { Full } \\
+25^{\circ} \mathrm{C} \\
\text { Full } \\
\text { Full } \\
+25^{\circ} \mathrm{C}
\end{gathered}
\] & 1.5 & \[
\begin{gathered}
5 \\
10 \\
10 \\
2 \\
3.4 \\
3 \\
4
\end{gathered}
\] & \[
\begin{gathered}
20 \\
30 \\
7 \\
7 \\
10
\end{gathered}
\] & 1.5 & \[
\begin{gathered}
5 \\
10 \\
10 \\
2 \\
2.4 \\
3 \\
4
\end{gathered}
\] & \[
\begin{gathered}
20 \\
30 \\
7 \\
70
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{mV} \\
\mathrm{mV} \\
\mu \mathrm{~V} / \mathrm{o}^{\mathrm{C}} \\
\mu \mathrm{~A} \\
\mu \mathrm{~A} \\
\mathrm{MS} 2 \\
\mu \vee \mathrm{p}-\mathrm{p}
\end{gathered}
\] \\
\hline \multicolumn{9}{|l|}{TRANSFER CHARACTERISTICS} \\
\hline \begin{tabular}{l}
Voltage Gain (Note 7)
\[
\begin{aligned}
& R_{\mathrm{L}}=100 \Omega \\
& R_{\mathrm{L}}=1 \mathrm{~K} \Omega \\
& \mathrm{RL}=1 \mathrm{~K} \Omega
\end{aligned}
\] \\
-3dB Bandwidth (Note 4) AC Current Gain
\end{tabular} & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
+25^{\circ} \mathrm{C} \\
\text { Full } \\
+25^{\circ} \mathrm{C} \\
+25^{\circ} \mathrm{C}
\end{gathered}
\] & 0.990 & \[
\begin{gathered}
0.971 \\
0.995 \\
\\
110 \\
40
\end{gathered}
\] & & 0.990 & \[
\begin{gathered}
0.971 \\
0.995 \\
\\
110 \\
40
\end{gathered}
\] & & \[
\begin{aligned}
& \mathrm{V} / \mathrm{V} \\
& \mathrm{~V} / \mathrm{V} \\
& \mathrm{~V} / \mathrm{V} \\
& \mathrm{MHz} \\
& \mathrm{~A} / \mathrm{mA}
\end{aligned}
\] \\
\hline \multicolumn{9}{|l|}{OUTPUT CHARACTERISTICS} \\
\hline \begin{tabular}{l}
Output Voltage Swing
\[
\begin{aligned}
& R_{L}=100 \Omega \\
& R_{L}=1 \mathrm{~K} \Omega(\text { Note } 3) \\
& R_{L}=1 \mathrm{~K} \Omega(\text { Note } 5)
\end{aligned}
\] \\
Output Resistance \\
Harmonic Distortion (Note 6)
\end{tabular} & \[
\begin{aligned}
& +25^{\circ} \mathrm{C} \\
& \text { Full } \\
& \text { Full } \\
& \text { Full } \\
& +25^{\circ} \mathrm{C}
\end{aligned}
\] & \(\pm 10\)
\(\pm 10\)
\(\pm 10\) & \[
\begin{gathered}
\pm 10.7 \\
\pm 13.5 \\
\pm 10.5 \\
3 \\
<0.005
\end{gathered}
\] & 10 & \(\pm 10\)
\(\pm 10\)
\(\pm 10\) & \[
\begin{gathered}
\pm 11.2 \\
\pm 13.9 \\
\pm 10.5 \\
3 \\
<0.005
\end{gathered}
\] & 10 & \begin{tabular}{l} 
V \\
V \\
V \\
\(\Omega\) \\
\hline
\end{tabular} \\
\hline \multicolumn{9}{|l|}{TRANSIENT RESPONSE} \\
\hline \begin{tabular}{l}
Rise Time \\
Rise Time \\
Propagation Delay \\
Overshoot \\
Slew Rate \\
Settling Time to \(0.1 \%\)
\end{tabular} & \[
\begin{aligned}
& \text { Full } \\
& +25^{\circ} \mathrm{C} \\
& +25^{\circ} \mathrm{C} \\
& +25^{\circ} \mathrm{C} \\
& +25^{\circ} \mathrm{C} \\
& +25 \mathrm{O}^{\mathrm{C}}
\end{aligned}
\] & 1.0 & \[
\begin{gathered}
3.6 \\
2 \\
30 \\
1.3 \\
50
\end{gathered}
\] & 12 & 1.0 & \[
\begin{gathered}
3.6 \\
2 \\
30 \\
1.3 \\
50
\end{gathered}
\] & 12 & \[
\begin{gathered}
\mathrm{ns} \\
\mathrm{~ns} \\
\mathrm{~ns} \\
\% \\
\mathrm{~V} / \mathrm{ns} \\
\mathrm{~ns}
\end{gathered}
\] \\
\hline \multicolumn{9}{|l|}{POWER REQUIREMENTS} \\
\hline \begin{tabular}{l}
Supply Current \\
Power Supply Rejection Ratio (Note 8)
\end{tabular} & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Fuli } \\
\text { Fuil }
\end{gathered}
\] & 54 & 8.3 & 10 & 54 & 8.3 & 10 & \[
\begin{aligned}
& \mathrm{mA} \\
& \mathrm{~mA} \\
& \mathrm{~dB}
\end{aligned}
\] \\
\hline
\end{tabular}

\section*{NOTES:}
1. Absolute maximum ratings are timiting values, applied individually beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied.
\(\begin{array}{lll}\text { 2. HA7- Mini-DIP } & \theta_{J A}=80^{\circ} \mathrm{C} / \mathrm{W} & \theta_{J C}=20^{\circ} \mathrm{C} / \mathrm{W} \\ \text { HA3- Mini-DIP } & \theta_{J A}=80^{\circ} \mathrm{C} / \mathrm{W} & \theta_{J C}=20^{\circ} \mathrm{C} / \mathrm{W} \\ \text { HA2- TO-99 } & \theta_{J A}=135^{\circ} \mathrm{C} / \mathrm{W} & \theta_{J C}=41^{\circ} \mathrm{C} / \mathrm{W}\end{array}\) HA4- LCC \(\quad \theta_{\mathrm{JA}}=99^{\circ} \mathrm{C} / \mathrm{W} \quad \theta_{\mathrm{JC}}=31^{\circ} \mathrm{C} / \mathrm{W}\)
3. \(V_{\text {SUPPLY }} \pm 15 \mathrm{~V}\)
4. \(V_{I N}=1 V_{R M S}\)
\[
\begin{aligned}
& \text { 5. } V_{\text {SUPPLY }}= \pm 12 \mathrm{~V} \\
& \text { 6. } V I N=1 V_{\text {RMS }} ; f=10 \mathrm{kHz} . \\
& \text { 7. } V_{\text {OUT }}= \pm 10 \mathrm{~V} . \\
& \text { 8. } \Delta V_{\text {SUP }}=10 \mathrm{~V} .
\end{aligned}
\]

\section*{Operating Instructions}

\section*{Layout Considerations}

The wide bandwidth of the HA-5002 necessitates that high frequency circuit layout procedures be followed. Failure to follow these guidelines can result in marginal performance.

Probably the most crucial of the RF/video layout rules is the use of a ground plane. A ground plane provides isolation and minimizes distributed circuit capacitance and inductance which will degrade high frequency performance.

Other considerations are proper power supply bypassing and keeping the input and output connections as short as possible which minimizes distributed capacitance and reduces board space.

\section*{Power Supply Decoupling}

For optimal device performance, it is recommended that the positive and negative power supplies be bypassed with capacitors to ground. Ceramic capacitors ranging in value from 0.01 to \(0.1 \mu \mathrm{~F}\) will minimize high frequency variations in supply voltage, while low frequency bypassing requires larger valued capacitors since the impedance of the capacitor is dependent on frequency.

It is also recommended that the bypass capacitors be connected close to the HA-5002 (preferably directly to the supply pins).

MAXIMUM
FREE AIR POWER DISIPATION


\section*{Test Circuits}

COAXIAL CABLE DRIVER - 50 \(\Omega\) SYSTEM



HA-5002

\section*{Test Circuits}

\section*{LARGE AND SMALL SIGNAL RESPONSE}


SMALL SIGNAL WAVEFORMS

\(R_{S}=50 \Omega\)
\(R_{L}=100 \Omega\)

LARGE SIGNAL WAVEFORMS

\(\mathbf{R}_{\mathbf{S}}=50 \Omega\)
\(R_{L}=1 \mathrm{~K} \Omega\)

SMALL SIGNAL WAVEFORMS

\(\mathbf{R}_{\mathbf{S}}=50 \Omega\)
\(R_{L}=1 K \Omega\)

LARGE SIGNAL WAVEFORMS

\(\mathrm{R}_{\mathrm{S}}=50 \Omega\)
\(R_{L}=1 K \Omega\)

\author{
Video Buffer
}

\section*{fEATURES}
- DIFFERENTIAL PHASE ERROR 0.10
- DIFFERENTIAL GAIN ERROR
- HIGH SLEW RATE ( \(\pm 15 \mathrm{~V}\) )
\(1300 \mathrm{~V} / \mathrm{\mu s}\)
- WIDE BANDWIDTH (SMALL SIGNAL)

250 MHz
- WIDE POWER BANDWIDTH

DC to 65 MHz
- FAST RISE TIME

3ns
- HIGH OUTPUT DRIVE \(\pm 10 \mathrm{~V}\) WITH \(100 \Omega\) LOAD
- WIDE POWER SUPPLY RANGE
\[
\pm 5 \mathrm{~V} \mathrm{TO} \pm 16 \mathrm{~V}
\]
- REPLACE COSTLY HYBRIDS

\section*{APPLICATIONS}
- VIDEO BUFFER
- HIGH FREQUENCY BUFFER
- ISOLATION BUFFER
- HIGH SPEED LINE DRIVER
- IMPEDANCE MATCHING
- CURRENT BOOSTERS
- HIGH SPEED A/D INPUT BUFFERS

\section*{DESCRIPTION}

The HA-5033 is a unity gain monolithic I. C. designed for any application requiring a fast, wideband buffer. Featuring a bandwidth of 250 MHz and outstanding differential phase/gain characteristics, this high performance voltage follower is an excellent choice for video circuit design. Other features, which include a minimum slew rate of \(1000 \mathrm{~V} / \mu \mathrm{s}\) and high output drive capability, make the HA-5033 applicable for line driver and high speed data conversion circuits.

The high performance of this product is a result of the Harris Dielectric Isolation process. A major feature of this process is that it produces both PNP and NPN high frequency transistors which makes wide bandwidth designs, such as the HA5033, practical. Alternative process methods typically produce PNP transistors of lower frequency response, which results in a lower AC performance.

The HA-5033 is available in a 12 pin (TO-8) metal can or an 8 pin epoxy mini-dip. The HA-5033-2 is specified over the military temperature range of \(-55^{\circ} \mathrm{C}\) to +1250 C . The HA-5033-5 is specified over the commercial temperature range of \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\).


\section*{ABSOLUTE MAXIMUM RATINGS (Note 1)}
\begin{tabular}{|c|c|c|c|}
\hline Voltage Between V+ and V-pins & 40 V & Maximum Junction Temperature & \(200^{\circ} \mathrm{C}\) \\
\hline Input Voltage & Equal to Supplies & Operating Temperature Range HA-5033-2 & \(-55^{\circ} \mathrm{C} \leq T A \leq+125^{\circ} \mathrm{C}\) \\
\hline Output Current (Peak) & \(\pm 200 \mathrm{~mA}\) & HA-5033-5 & \(0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+75^{\circ} \mathrm{C}\) \\
\hline Internal Power Dissipation (Note 2) & & Storage Temperature Range & \(-65^{\circ} \mathrm{C} \leq T A \leq+150^{\circ} \mathrm{C}\) \\
\hline T0-8 ( \(+25^{\circ} \mathrm{C}\) ) & 1.75W & & \\
\hline Mini-dip ( \(+25^{\circ} \mathrm{C}\) ) & 1.95W & & \\
\hline
\end{tabular}

ELECTRICAL CHARACTERISTICS \(\quad V_{S U P P L Y}= \pm 12 \mathrm{~V}, \mathrm{R}_{S}=50 \Omega, \mathrm{R}_{\mathrm{L}}=100 \Omega, C_{L}=10 \mathrm{pF}\), unless otherwise specified.
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} & \multirow[b]{2}{*}{TEMP} & \multicolumn{3}{|c|}{\(-55^{\circ} \mathrm{C}\) TO +1250} & \multicolumn{3}{|c|}{\(0^{\circ} \mathrm{C}\) T0 +750 C} & \multirow[b]{2}{*}{UNITS} \\
\hline & & MIN & TYP & MAX & MIN & TYP & MAX & \\
\hline \multicolumn{9}{|l|}{INPUT CHARACTERISTICS} \\
\hline Offset Voltage & \(+250 \mathrm{C}\) & & 5 & 15 & & 5 & 15 & \\
\hline & Full & & 6 & 25 & & 6 & 25 & mV \\
\hline Average Offset Voltage Drift & Full & & 33 & & & 33 & & \(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\) \\
\hline Bias Current & \(+25^{\circ} \mathrm{C}\) & & 20 & 35 & & 20 & 35 & \(\mu \mathrm{A}\) \\
\hline & Full & & 30 & 50 & & 30 & 50 & \(\mu \mathrm{A}\) \\
\hline Input Resistance & \(+25^{\circ} \mathrm{C}\) & & 1.5 & & & 1.5 & & \(\mathrm{M} \Omega\) \\
\hline Input Capacitance & \(+25^{\circ} \mathrm{C}\) & & 1.6 & & & 1.6 & & pF \\
\hline Input ©oise Voltage (Note 3) & \(+25^{\circ} \mathrm{C}\) & & 20 & & & 20 & & \(\mu \mathrm{Vp}-\mathrm{p}\) \\
\hline \multicolumn{9}{|l|}{TRANSFER CHARACTERISTICS} \\
\hline Voltage Gain \(\mathrm{R}_{\mathrm{L}}=100 \Omega\) & \(+25^{\circ} \mathrm{C}\) & . 93 & & & . 93 & & & V/V \\
\hline \(\mathrm{RL}=1 \mathrm{~K} \Omega\) & \(+25^{\circ} \mathrm{C}\) & & . 99 & & & . 99 & & V/V \\
\hline , \(\mathrm{R}_{\mathrm{L}}=100 \Omega\) & Full & . 92 & & & . 92 & & & V/V \\
\hline -3dB Bandwidth & \(+25^{\circ} \mathrm{C}\) & & 250 & & & 250 & & MHz \\
\hline \multicolumn{9}{|l|}{OUTPUT CHARACTERISTICS} \\
\hline \multicolumn{9}{|l|}{Output Voltage Swing} \\
\hline \(\mathrm{R}_{\mathrm{L}}=100 \Omega\) & Full & & \(\pm 10\) & & & \(\pm 10\) & & V \\
\hline \(\mathrm{R}_{\mathrm{L}}=1 \mathrm{~K} \Omega\) ( Note 4) & Full & & \(\pm 11\) & & & \(\pm 11\) & & V \\
\hline Output Current & \(+25^{\circ} \mathrm{C}\) & & \(\pm 100\) & & & \(\pm 100\) & & mA \\
\hline Output Resistance & \(+25^{\circ} \mathrm{C}\) & & 5 & & & 5 & & \(\Omega\) \\
\hline Full Power Bandwidth (Note 5) & \(+25^{\circ} \mathrm{C}\) & & 65 & & & 65 & & MHz \\
\hline \multicolumn{9}{|l|}{TRANSIENT RESPONSE} \\
\hline Rise Time (Note 6) & \(+25^{\circ} \mathrm{C}\) & & 3 & & & 3 & & ns \\
\hline Propagation Delay & \(+25^{\circ} \mathrm{C}\) & & 1 & & & 1 & & ns \\
\hline Overshoot & \(+250 \mathrm{C}\) & & 10 & & & 10 & & \% \\
\hline Slew Rate (Note 7) & \(+25^{\circ} \mathrm{C}\) & 1.0 & 1.3 & & 1.0 & 1.3 & & \(\mathrm{V} / \mathrm{ns}\) \\
\hline Settling Time to .1\% & +250 \({ }^{\circ}\) & & 50 & & & 50 & & ns \\
\hline Differential Phase Error (Note 8) & \(+25^{\circ} \mathrm{C}\) & & . 1 & & & . 1 & & degrees \\
\hline Differential Gain Error \(\}\) (Note 8) & \(+25^{\circ} \mathrm{C}\) & & . 1 & & & . 1 & & \% \\
\hline \multicolumn{9}{|l|}{POWER REQUIREMENTS} \\
\hline Supply Current & \(+25^{\circ} \mathrm{C}\) & & 21 & 25 & & 21 & 25 & mA \\
\hline & Full & & 21 & 30 & & 21 & 30 & mA \\
\hline Power Supply Rejection Ratio & Full & 54 & & & 54 & & & dB \\
\hline Harmonic Distortion (Note 9) & \(+25^{\circ} \mathrm{C}\) & & <0.1 & & & <0.1 & & \% \\
\hline
\end{tabular}

\section*{NOTES}
1. Absolute maximum ratings are limiting values, applied individually beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied.
2. \(\mathrm{TO}-8: \quad \theta \mathrm{JA}=990 \mathrm{C} / \mathrm{W}, \theta \mathrm{JC}=31{ }^{\circ} \mathrm{C} / \mathrm{W}\)

Recommended Heat Sinks for the T0-8:
Thermalloy 2240A, \(\theta\) SA \(=27^{\circ} \mathrm{C} / \mathrm{W}\)
IERC Up-T08-48CB, \(\theta\) SA \(=10^{\circ} \mathrm{C} / \mathrm{W}\)
\[
\text { Mini-dip: } \theta \mathrm{JA}=90^{\circ} \mathrm{C} / \mathrm{W} \quad \theta_{\mathrm{JC}}=27^{\circ} \mathrm{C} / \mathrm{W}
\]
3. 10 Hz to 1 MHz
4. \(\pm V_{S U P P L Y} \pm 15 \mathrm{~V}\).
5. \(V_{0}=1 V_{R M S}, R_{L}=1 \mathrm{~K} \Omega\)
6. \(V_{0}=500 \mathrm{mV}\)
7. \(\pm \mathrm{V}_{\text {SUPPLY }}= \pm 15 \mathrm{~V}, \mathrm{~V}_{0}= \pm 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{~K} \Omega\).
8. Differential gain and phase error are non-linear signal distortions found in video systems and are defined as follows:

Differential Gain error is defined as the change in amplitude at the color subcarrier frequency as the picture signal is varied from blanking to white level.

Differential Phase error is defined as the change in the phase of the color subcarrier as the picture signal is varied from blanking to white level.

Differential gain and phase error were too small to be measured with a Tektronix 520A NTSC Vector Scope.
9. \(\quad V_{I N}=1 V_{R M S}\)

\section*{OPERATING INSTRUCTIONS}

\section*{LAYOUT CONSIDERATIONS}

The wide bandwidth of the HA-5033 necessitates that high frequency circuit layout procedures be followed. Failure to follow these guidelines can result in marginal performance.

Probably the most crucial of the RF/video layout rules is the use of a ground plane. A ground plane provides isolation and minimizes distributed circuit capacitance and inductance which will degrade high frequency performance. This ground plane shielding can also incorporate the metal case of the HA-5033 since pin \# 2 is internally tied to the package. This feature allows the user to make metal to metal contact between the ground plane and the package, which extends shielding, provides additional heat sinking and eliminates the use of a socket, IC sockets contribute inter-lead capacitance which limits device bandwidth and should be avoided.

For the epoxy mini-dip, pin 6 can be tied to either supply, grounded, or simply not used. But to optimize device per-
formance and improve isolation, it is recommended that this pin be grounded.

Other considerations are proper power supply bypassing and keeping the input and output connections as short as possible which minimizes distributed capacitance and reduces board space.

\section*{POWER SUPPLY DECOUPLING}

For optimum device performance, it is recommended that the positive and negative power supplies be bypassed with capacitors to ground. Ceramic capacitors ranging in value from .01 to \(.1 \mu \mathrm{~F}\) will minimize high frequency variations in supply voltage. Solid tantalum capacitors \(1 \mu \mathrm{~F}\) or larger will optimize low frequency performance.

It is also recommended that the bypass capacitors be connected close to the HA-5033 (preferably directly to the supply pins).
test circuits



\section*{APPLICATION 1. VIDEO COAXIAL LINE DRIVER - \(50 \Omega\) SYSTEM}


POSITIVE PULSE RESPONSE
\[
\begin{gathered}
T_{A}=+25^{\circ} \mathrm{C} \\
R_{S}=50 \Omega \\
R_{M}=R_{L}=50 \Omega \\
V_{O}=V_{I N}\left(\frac{R_{L}}{R_{L}+R_{M}}\right)=1 / 2 V_{I N}
\end{gathered}
\]


NEGATIVE PULSE RESPONSE
\[
\begin{gathered}
T_{A}=+250 \mathrm{C} \\
R_{S}=50 \Omega \\
R_{M}=R_{L}=50 \Omega \\
V_{O}=-V_{I N}\left(\frac{R_{L}}{R_{L}+R_{M}}\right)=1 / 2 \text { VIN }
\end{gathered}
\]


APPLICATION 2. VIDEO GAIN BLOCK

INPUT OFFSET VOLTAGE VS. TEMPERATURE VS. SUPPLY VOLTAGE


SUPPLY CURRENT VS. TEMPERATURE VS. SUPPLY VOLTAGE


SLEW RATE VS. LOAD CAPACITAÑCE ( \(\left.\mathrm{R}_{\mathrm{L}}=1 \mathrm{~K} \Omega\right)\)


INPUT BIAS CURRENT VS. TEMPERATURE VS. SUPPLY VOLTAGE



SLEW RATE VS. LOAD CAPACITANCE \(\left(R_{L}=100 \Omega\right)\)


GAIN ERROR VS. INPUT VOLTAGE


GAIN ERROR VS.TEMPERATURE


Y-PARAMETERS
PHASE VS. FREQUENCY


GAIN ERROR VS. INPUT VOLTAGE

\(V_{\text {IN }}{ }^{-}\)V OUT \(^{\text {VS. IOUT }}\)


*SIEMENS \(=\Omega\) - 1

POWER SUPPLY REJECTION RATIO VS. FREQUENCY


TOTAL HARMONIC DISTORTION VS. RMS INPUT VOLTAGE


MAXIMUM POWER DISSIPATION VS. AMBIENT TEMPERATURE


TOTAL HARMONIC DISTORTION VS. FREQUENCY


OUTPUT VOLTAGE SWING VS. LOAD RESISTANCE VS. SUPPLY VOLTAGE


OUTPUT SWING VS. FREQUENCY*


OUTPUT SWING VS. FREQUENCY*

* This curve was obtained by noting the output voltage necessary to produce an observable distortion for a given frequency. If higher distortion is acceptable, then a higher output voltage for a given frequency can be obtained.

However, operating the HA-5033 with increased distortion (to the right of curve shown), will also be accompanied by an increase in supply current. The resulting increase in chip temperature must be considered and heat sinking will be necessary to prevent thermal runaway.

This characteristic is the result of the output transistor operation. If the signal amplitude or signal frequency or both are increased beyond the curve shown, the NPN, PNP output transistors will approach a condition of being simultaneously on. Under this condition, thermal runaway can occur.

\author{
Low Noise, High Performance Operational Amplifiers
}

\section*{Features}
- Low Noise \(\qquad\) \(3.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}\) at 1 KHz
- Wide Bandwidth \(\qquad\) 10MHz (Comp.) 60MHz (Uncomp.)
- High Slew Rate \(\qquad\) .10V/ \(\mu\) s (Comp.) 30V/ \(\mu \mathrm{s}\) (Uncomp.)
- Low Offset Voltage Drift. \(.3 \mu \mathrm{~V} / \mathrm{OC}\)
- High Gain \(\qquad\) \(.6 \times 10^{6} \mathrm{~V} / \mathrm{V}\)
- High CMRR/PSRR. 100 dB
- High Output Drive Capability ................................ 30 mA

\section*{Description}

The HA-5101/5111 are dielectrically isolated operational amplifiers featuring low noise and high performance. Both amplifiers have an excellent noise voltage density of \(3.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}\) at 1 KHz . The uncompensated HA-5111 is stable at a minimum gain of ten and has the same DC specifications as the unity gain stable HA-5101. The difference in compensation yields a 60 MHz gain-bandwidth product and a \(30 \mathrm{~V} / \mu\) s slew rate for the HA- 5111 versus a 10 MHz unity gain bandwidth and a \(10 \mathrm{~V} / \mu\) s slew rate for the HA-5101.

DC characteristics of the HA-5101/5111 assure accurate performance. The 1 mV offset voltage is externally adjustable and offset voltage drift is just \(3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}\). An offset current of only 30 nA reduces input current errors and an open loop voltage gain of \(6 \times 10^{6} \mathrm{~V} / \mathrm{V}\) increases loop gain for low distortion amplification.

\author{
Applications \\ - High Quality Audio Preamplifiers \\ - High Q Active Filters \\ - Low Noise Function Generators \\ - Low Distortion Oscillators \\ - Low Noise Comparators
}

The HA-5101/5111 are ideal for audio applications, especially low-level signal amplifiers such as microphone, tape head, and phono cartridge preamplifiers. Additionally, it is well suited for low distortion oscillators, low noise function generators, and high \(Q\) filters.

The HA-5101/5111-2 has guaranteed operation from \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) and can be ordered as a military grade part (HA-5101/5111-8). The HA-5101/5111-5 has guaranteed operation from \(0^{\circ} \mathrm{C}\) to \(75^{\circ} \mathrm{C}\). All devices are available in ceramic mini DIP and TO-99 can packages. Additionally, the HA-5101/5111-8 is available in a 20 pin LCC package and the HA-5101/5111-5 is available in a plastic mini DIP package.


\section*{FEATURES}
- LOW NOISE
- WIDE BANDWIDTH
- HIGH SLEW RATE
- LOW OFFSET VOLTAGE
0.5 mV
- SINGLE SUPPLY OPERATION
- AVAILABLEIN DUALS OR QUADS

\section*{APPLICATIONS}
- HIGH Q, ACTIVE FILTERS
- AUDIO AMPLIFIERS
- INSTRUMENTATION AMPLIFIERS
- INTEGRATORS
- SIGNAL GENERATORS

\section*{DESCRIPTION}

Low noise and high performance are key words describing HA-5102/04/12/14. These general purpose amplifiers offer an array of dynamic specifications ranging from \(3 \mathrm{~V} / \mu \mathrm{s}\) slew rate and 8 MHz bandwidth ( \(5102 / 04\) ) to \(20 \mathrm{~V} / \mu \mathrm{s}\) slew rate and 60 MHz gain-bandwidth-product (HA-5112/14). Complementing these outstanding parameters is a very low noise specification of \(4.3 \mathrm{nV} / \sqrt{\mathrm{Hz}}\) at kHz .

Fabricated using the Harris standard high frequency process, these operational amplifiers also offer excellent input specifications such as 0.5 mV offset voltage and 30 nA offset current. Complementing these specifications are 108 dB open loop gain and 108 dB channel separation. Consuming a very modest amount of power \((90 \mathrm{~mW} /\) package for duals and \(150 \mathrm{~mW} /\) package for quads), HA-5102/04/12/14 also provide the flexibility of operating from a single +5 V supply.

This impressive combination of features make this series of amplifiers ideally suited for designs ranging from audio amplifiers and active filters to the most demanding signal conditioning and instrumentation circuits.

These operational amplifiers are available in dual or quad form with industry standard pinouts allowing for immediate interchangeability with most other dual and quad operational amplifiers.
\begin{tabular}{ll} 
HA-5102 & Dual, Compensated \\
HA-5112 & Dual, Uncompensated \\
HA-5104 & Quad, Compensated \\
HA-5114 & Quad, Uncompensated
\end{tabular}

\section*{PINOUTS}

TOP VIEWS



HA-5102/12


HA-5104/14

\section*{ABSOLUTE MAXIMUM RATINGS \\ (Note 1)}
```

$\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ Unless Otherwise Stated
Voltage Between V+ and V-Terminals
Differential Input Voltage
Input Voltage (Note 2)
Output Short Circuit Duration (Note 3)

```
40.0 V
\(\pm 7 \mathrm{~V}\)
\(\pm 15.0 \mathrm{~V}\)
Indefinite
\(\pm 15.0 \mathrm{~V}\)
Indefinite

Power Dissipation (Note 4) Operating Temperature Range
HA-5102/5104/5112/5114-2
HA-5102/5104/5112/5114-5
Storage Temperature Range

880 mW
\(-55^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C}\)
\(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}\)
\(-65^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}\)

\section*{ELECTRICAL CHARACTERISTICS}

V+= 15VDC; V- = -15VDC
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline & & \multicolumn{3}{|l|}{\[
\begin{gathered}
\text { HA-5102-2 } \\
\text { HA }-5112-2 \\
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
\end{gathered}
\]} & \multicolumn{3}{|l|}{\[
\begin{gathered}
\text { HA-5104-2 } \\
\text { HA-5114-2 } \\
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
\end{gathered}
\]} & \multicolumn{3}{|l|}{\[
\begin{aligned}
& \text { HA-5102-5 } \\
& \text { HA-5112-5 } \\
& 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}
\end{aligned}
\]} & \multicolumn{3}{|l|}{\[
\begin{aligned}
& \text { HA-5104-5 } \\
& \text { HA-5114-5 } \\
& 0^{\circ} \mathrm{C} \text { to }+755^{\circ} \mathrm{C}
\end{aligned}
\]} & \\
\hline PARAMETER & TEMP & MIN & TYP & max & MIN & TYP & MAX & MIN & TYP & MAX & MIN & TYP & MAX & UNITS \\
\hline INPUT CHARACTERISTICS & & & & & & & & & & & & & & \\
\hline Offset Voltage & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & 0.5 & 2.0 & & 0.5 & 2.5
3.0 & & 0.5 & 2.0 & & 0.5 & 2.5
3.0 & mV
mV \\
\hline Offset Voltage Average Drift & Full & & 3 & & & 3 & & & 3 & & & 3 & & \(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\) \\
\hline Bias Current & \(+25^{\circ} \mathrm{C}\) & & 130 & 200 & & 130 & 200 & & 130 & 200 & & 130 & 200 & nA \\
\hline & Full & & & 325 & & & 325 & & & 325 & & & 325 & nA \\
\hline Offset Current & \(+25^{\circ} \mathrm{C}\) & & 30 & 75 & & 30 & 75 & & 30 & 75 & & 30 & 75 & nA \\
\hline & Full & & & 125 & & & 125 & & & 125 & & & 125 & nA \\
\hline Input Resistance & \(+25^{\circ} \mathrm{C}\) & & 500 & & & 500 & & & 500 & & & 500 & & k \(\Omega\) \\
\hline Common Mode Range & Full & \(\pm 12\) & & & \(\pm 12\) & & & \(\pm 12\) & & & \(\pm 12\) & & & V \\
\hline TRANSFER CHARACTERISTICS & & & & & & & & & & & & & & \\
\hline Large Signal Voltage Gain (Note 5) & \[
\begin{gathered}
+250^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & 100K & 250K & & & 250K & & & 250K & & & 250K & & V/V \\
\hline Common Mode Rejection Ratio (Note 6) & Full & 86 & & & 86 & & & 86 & & & 86 & & & dB \\
\hline Small Signal Bandwidth HA-5102/5104 & \(+25^{\circ} \mathrm{C}\) & & 8 & & & 8 & & & 8 & & & 8 & & MHz \\
\hline Gain Bandwidth Product & \(+25^{\circ} \mathrm{C}\) & & & & & & & & & & & & & \\
\hline HA-5112/5114 AV \(=10\) & & & 60 & & & 60 & & & & 60 & & 60 & & MHz \\
\hline Channel Separation (Note 7) & \(+25^{\circ} \mathrm{C}\) & & 108 & & & 108 & & & 108 & & & 108 & & dB \\
\hline OUTPUT CHARACTERISTICS & & & & & & & & & & & & & & \\
\hline Output Voltage Swing ( \(\mathrm{R}_{\mathrm{L}}=10 \mathrm{~K}\) ) & Full & \(\pm 12\) & \(\pm 13\) & & \(\pm 12\) & \(\pm 13\) & & \(\pm 12\) & \(\pm 13\) & & \(\pm 12\) & \(\pm 13\) & & V \\
\hline \(\left(R_{L}=2 K\right)\) & Full & \(\pm 10\) & \(\pm 12\) & & \(\pm 10\) & \(\pm 12\) & & \(\pm 10\) & \(\pm 12\) & & \(\pm 10\) & \(\pm 12\) & & V \\
\hline Output Current (Note 8) & Full & \(\pm 10\) & \(\pm 15\) & & \(\pm 10\) & \(\pm 15\) & & \(\pm 10\) & \(\pm 15\) & & \(\pm 10\) & \(\pm 15\) & & mA \\
\hline Full Power Bandwidth & & & & & & & & & & & & & & \\
\hline (Note 9) HA-5102/5104 & \(+25^{\circ} \mathrm{C}\) & & 50 & & & 50 & & & 50 & & & 50 & & kHz \\
\hline HA-5112/5114 & \(+25^{\circ} \mathrm{C}\) & & 250 & & & 250 & & & 250 & & & 250 & & kHz \\
\hline Output Resistance & \(+25^{\circ} \mathrm{C}\) & & 110 & & & 110 & & & 110 & & & 110 & & \(\Omega\) \\
\hline
\end{tabular}

\section*{ELECTRICAL CHARACTERISTICS}
\(\mathrm{V}+=15 \mathrm{VDC}\); \(\mathrm{V}-=-15 \mathrm{VDC}\)
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline & & \multicolumn{3}{|l|}{\[
\begin{gathered}
\text { HA-5102-2 } \\
\text { HA-5112-2 } \\
-550^{\circ} \mathrm{C} \text { to }+1250 \mathrm{C}
\end{gathered}
\]} & \multicolumn{3}{|l|}{\[
\begin{gathered}
\text { HA-5104-2 } \\
\text { HA-5114-2 } \\
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
\end{gathered}
\]} & \multicolumn{3}{|l|}{\[
\begin{aligned}
& \text { HA-5102-5 } \\
& \text { HA-5112-5 } \\
& 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}
\end{aligned}
\]} & \multicolumn{3}{|l|}{HA-5104-5 HA-5114-5 \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\)} & \\
\hline PARAMETER & TEMP & MIN & TYP & MAX & MIN & TYP & MAX & MIN & TYP & MAX & MIN & TYP & MAX & UNITS \\
\hline TRANSIENT RESPONSE (Note 10) & & & & & & & & & & & & & & \\
\hline Rise time & & & & & & & & & & & & & & \\
\hline HA-5102/5104 & \(+25^{\circ} \mathrm{C}\) & & 50 & 100 & & 50 & 100 & & 50 & 100 & & 50 & 100 & ns \\
\hline HA-5112/5114 & \(+25^{\circ} \mathrm{C}\) & & 38 & 60 & & 38 & 60 & & 38 & 60 & & 38 & 60 & ns \\
\hline Overshoot & & & & & & & & & & & & & & \\
\hline HA-5102/5104 & \(+25^{\circ} \mathrm{C}\) & & 20 & 35 & & 20 & 35 & & 20 & 35 & & 20 & 35 & \% \\
\hline HA-5112/5114 & \(+25^{\circ} \mathrm{C}\) & & 30 & 40 & & 30 & 40 & & 30 & 40 & & 30 & 40 & \% \\
\hline Slew Rate & & & & & & & & & & & & & & \\
\hline HA-5102/5104 & \(+25^{\circ} \mathrm{C}\) & \(\pm 1\) & \(\pm 3\) & & \(\pm 1\) & \(\pm 3\) & & \(\pm 1\) & \(\pm 3\) & & \(\pm 1\) & \(\pm 3\) & & \(\mathrm{V} / \mathrm{\mu s}\) \\
\hline HA-5112/5114 & +250 \({ }^{\circ}\) & \(\pm 12\) & \(\pm 20\) & & \(\pm 12\) & \(\pm 20\) & & \(\pm 12\) & \(\pm 20\) & & \(\pm 12\) & \(\pm 20\) & & \(\mathrm{V} / \mathrm{\mu s}\) \\
\hline Settling Time (Note 11) & & & & & & & & & & & & & & \\
\hline HA-5102/5104 & \(+25^{\circ} \mathrm{C}\) & & 4.5 & & & 4.5 & & & 4.5 & & & 4.5 & & \(\mu \mathrm{s}\) \\
\hline HA-5112/5114 & \(+25^{\circ} \mathrm{C}\) & & 0.6 & & & 0.6 & & & 0.6 & & & 0.6 & & \(\mu \mathrm{s}\) \\
\hline NOISE CHARACTERISTICS & & & & & & & & & & & & & & \\
\hline Input Noise Voltage
\[
f=10 \mathrm{~Hz}
\] & \(+25^{\circ} \mathrm{C}\) & & & & & 17 & & & & & & & & \\
\hline \(f=1 \mathrm{KHz}\) & & & 4.3 & & & 4.3 & & & 4.3 & & & 4.3 & & \(\mathrm{nV} / \sqrt{\mathrm{Hz}}\) \\
\hline Input Noise Current & \(+25^{\circ} \mathrm{C}\) & & & & & & & & & & & & & \\
\hline \(f=10 \mathrm{~Hz}\) & & & 5.1 & & & 5.1 & & & 5.1 & & & 5.1 & & \(\mathrm{pA} / \sqrt{\mathrm{Hz}}\) \\
\hline \(\mathrm{f}=1 \mathrm{KHz}\) & & & . 57 & & & . 57 & & & . 57 & & & . 57 & & \(\mathrm{pA} / \sqrt{\mathrm{Hz}}\) \\
\hline Broadband Noise Voltage & \(+25^{\circ} \mathrm{C}\) & & & & & & & & & & & & & \\
\hline \(\mathrm{f}=\) DC to -30 KHz & & & 870 & & & 870 & & & 870 & & & 870 & & nVrms \\
\hline POWER SUPPLY CHARACTERISTICS & & & & & & & & & & & & & & \\
\hline Supply Current & & & & & & & & & & & & & & \\
\hline HA-5102/5112 & \(+25^{\circ} \mathrm{C}\) & & 3.0 & 5.0 & & 3.0 & 5.0 & & 3.0 & 5.0 & & 3.0 & 5.0 & mA \\
\hline HA-5104/5114 & \(+25^{\circ} \mathrm{C}\) & & 5.0 & 6.5 & & 5.0 & 6.5 & & 5.0 & 6.5 & & 5.0 & 6.5 & mA \\
\hline Power Supply Rejection Ratio (Note 6) & Full & 86 & & & 86 & & & 86 & & & 86 & & & dB \\
\hline
\end{tabular}

\section*{NOTES:}
1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied.
2. For supply voltages \(< \pm 15 \mathrm{~V}\), the absolute maximum input voltage is equal to the supply voltage.
3. Any one amplifier may be shorted to ground indefinitely.
4. Derate \(5.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) above \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\).
5. \(\mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{~K}\).
6. \(\mathrm{V}= \pm 5.0 \mathrm{~V}\).
7. Channel separation value is refferred to the input of the amp-
lifier. Input test conditions are: \(f=10 \mathrm{kHz} ; \mathrm{V}_{\mathrm{IN}}=200 \mathrm{mV}\) peak to peak; \(\mathrm{R}_{\mathrm{S}}=1 \mathrm{~K} \Omega\). (Refer to Channel Separation vs. Frequency Curve for test circuits.)
8. Output current is measured with \(\mathrm{V}_{\mathrm{OUT}}= \pm 5 \mathrm{~V}\).
9. Full power bandwidth is guaranteed by equation:

Full power bandwidth = Slew Rate \(2 \pi \tau\) V Peak
10. Refer to Test Circuits section of the data sheet.
11. Setting time is measured to \(0.1 \%\) of final value for a 1 volt input step, and \(A V=-10\) for HA-5112/5114 and \(0.1 \%\) of final value for a 10 volt input step, \(A V=-1\) for HA-5102/ 5104.

\section*{TEST CIRCUITS}



VOLTS: Input A: .01V/Div., Output B: \(50 \mathrm{mV} /\) Div. TIME: 50ns/Div.

\section*{SETTLING TIME CIRCUIT}


SCHEMATIC


\section*{Precision \\ Operational Amplifier}

\section*{FEATURES}
- LOW OFFSET VOLTAGE
- LOW OFFSET VOLTAGE DRIFT
- LOW NOISE
- OPEN LOOP GAIN
- BANDWIDTH (UNITY GAIN)
- all bipolar construction

\section*{APPLICATIONS}
- HIGH GAIN INSTRUMENTATION
- PRECISION DATA ACQUISITION
- PRECISION INTEGRATORS
- BIOMEDICAL AMPLIFIERS
- PRECISION THRESHOLD DETECTORS

\section*{DESCRIPTION}

HA-5130/5135 are precision operational amplifiers manufactured using a combination of key technological advancements to provide outstanding input characteristics.

A Super Beta input stage is combined with laser trimming, dielectric isolation, and matching techniques to produce \(25 \mu \mathrm{~V}\) (Max.) input offset voltage and \(0.4 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}\) input offset voltage average drift. Other features enhanced by this process include \(9 n \mathrm{~V}\) (Typ.) Input Noise Voltage, 1nA Input Bias Current, and 140dB Open Loop Gain.

These features coupled with 120dB CMRR and PSRR make HA-5130/ 5135 an ideal device for precision DC instrumentation amplifiers. Excellent input characteristics in conjunction with 2.5 MHz bandwidth and \(0.8 \mathrm{~V} / \mu \mathrm{s}\) slew rate, makes this amplifier extremely useful for precision integrator and biomedical amplifier designs. These amplifiers are also well suited for precision data acquisition and for accurate threshold detector applications.

HA-5130/35 is packaged in an 8 pin (TO-99) can and an 8 lead Cerdip and is pin compatible with many existing op amp configurations. The HA-5135 is also available in a 20 pin LCC.

HA-5130/5135-2 is specified for \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) operation while HA-5130/5135-5 operate from \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\).

\section*{PINOUTS}

TOP VIEWS


,

(BOTH BAL 1 PINS ARE INTERNALLY CONNECTED)

\section*{SCHEMATIC}

\begin{tabular}{lr}
\(T_{A}=+25^{\circ} \mathrm{C}\) Unless otherwise stated & \\
Voltage Between \(\mathrm{V}+\) and V - Terminals & 40.0 V \\
Differential Input Voltage & \(\pm 15.0 \mathrm{~V}\) \\
& \\
Output Short Circuit Duration & Indefinite
\end{tabular}
\begin{tabular}{lr} 
Power Dissipation (Note 2) & 300 mW \\
Operating Temperature Range & \\
HA-5130/5135-2 & \(-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}\) \\
HA-5130/5135-5 & \(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}\) \\
Storage Temperature Range & \(-65{ }^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}\)
\end{tabular}

\section*{ELECTRICAL CHARACTERISTICS \(\quad \mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}\)}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} & \multirow[b]{2}{*}{TEMP.} & \multicolumn{3}{|c|}{HA-5130-2/-5} & \multicolumn{3}{|c|}{HA-5135-2/-5} & \multirow[b]{2}{*}{UNITS} \\
\hline & & MIN. & TYP. & MAX. & MIN. & TYP. & MAX. & \\
\hline INPUT CHARACTERISTICS & & & & & \multirow{13}{*}{\[
\begin{gathered}
\pm 12 \\
20
\end{gathered}
\]} & & & \\
\hline Offset Voltage & \[
+\underset{\text { Full }}{+25^{\circ} \mathrm{C}}
\] & \multirow{12}{*}{\[
\begin{gathered}
\pm 12 \\
20
\end{gathered}
\]} & 10
50 & 25
60 & & 10
50 & \[
\begin{gathered}
75 \\
130
\end{gathered}
\] & \[
\underset{\mu V}{\mu V}
\] \\
\hline Average Offset Voltage Drift & Full & & 0.4 & 0.6 & & 0.4 & 1.3 & \(\mu \mathrm{V} /{ }^{\circ} \mathrm{C}\) \\
\hline Bias Current & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & \(\pm 1\) & +
\(\pm\)
\(\pm 4\) & & \multirow[t]{3}{*}{-1} & \(\pm 4\)
\(\pm 6\) & \[
\begin{aligned}
& \mathrm{nA} \\
& \mathrm{nA}
\end{aligned}
\] \\
\hline Bias Current Average Drift & Full & & 0.02 & 0.04 & & & 0.04 & \(n A /{ }^{\circ} \mathrm{C}\) \\
\hline Offset Current & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & & & 2
4 & & & 4
5.5 & \[
\begin{aligned}
& \mathrm{nA} \\
& \mathrm{nA}
\end{aligned}
\] \\
\hline Offset Current Average Drift & Full & & 0.02 & 0.04 & & 0.02 & 0.04 & \(n \mathrm{n} /{ }^{\circ} \mathrm{C}\) \\
\hline Common Mode Range & Full & & & & & \multirow{3}{*}{30} & \multirow[b]{3}{*}{0.6} & V \\
\hline Differential Input Resistance & \(+25^{\circ} \mathrm{C}\) & & 30 & & & & & \(\mathrm{M} \Omega\) \\
\hline Input Noise Voltage 0.1 Hz to 10 Hz (Note 3) & \(+25^{\circ} \mathrm{C}\) & & & 0.6 & & & & \(\mu V_{\text {p-p }}\) \\
\hline \[
\begin{aligned}
& \text { Input Noise Voltage Density (Note 3) } \\
& f_{0}=10 \mathrm{~Hz} \\
& f_{0}=100 \mathrm{~Hz} \\
& f_{0}=1000 \mathrm{~Hz}
\end{aligned}
\] & \(+25^{\circ} \mathrm{C}\) & & 13.0
10.0
9.0 & 18.0
13.0
11.0 & & \[
\begin{gathered}
13.0 \\
10.0 \\
9.0
\end{gathered}
\] & \[
\begin{aligned}
& 18.0 \\
& 13.0 \\
& 11.0
\end{aligned}
\] & \multirow{3}{*}{\[
\begin{gathered}
\mathrm{pA}_{\mathrm{p}-\mathrm{p}} \\
\mathrm{pA} / \sqrt{\mathrm{Hz}}
\end{gathered}
\]} \\
\hline Input Noise Current (Note 3) 0.1 Hz to 10 Hz & \(+25^{\circ} \mathrm{C}\) & & 15 & 30 & & 15 & 30 & \\
\hline \[
\begin{aligned}
& \text { Input Noise Current Density (Note 3) } \\
& f_{0}=10 \mathrm{~Hz} \\
& f_{0}=100 \mathrm{~Hz} \\
& f_{0}=1000 \mathrm{~Hz}
\end{aligned}
\] & \(+25^{\circ} \mathrm{C}\) & & \[
\begin{aligned}
& 0.4 \\
& 0.17 \\
& 0.14
\end{aligned}
\] & \[
\begin{gathered}
0.8 \\
0.23 \\
0.17
\end{gathered}
\] & & \[
\begin{gathered}
0.4 \\
0.17 \\
0.14
\end{gathered}
\] & \[
\begin{gathered}
0.8 \\
0.23 \\
0.17
\end{gathered}
\] & \\
\hline \multicolumn{9}{|l|}{TRANSFER CHARACTERISTICS} \\
\hline Large Signal Voltage Gain (Note 4) & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & 120
120 & 140 & & 120
120 & 140 & & \[
\begin{aligned}
& \mathrm{dB} \\
& \mathrm{~dB}
\end{aligned}
\] \\
\hline Common Mode Rejection Ratio (Note 5) & Full & 110 & 120 & & 106 & 120 & & dB \\
\hline Closed Loop Bandwidth (AVCL \(=+1\) ) & \(+25^{\circ} \mathrm{C}\) & 0.6 & 2.5 & & 0.6 & 2.5 & & MHz \\
\hline \multicolumn{9}{|l|}{OUTPUT CHARACTERISTICS} \\
\hline Output Voltage Swing (Note 6) & \[
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full }
\end{gathered}
\] & \[
\begin{aligned}
& \pm 10 \\
& \pm 10
\end{aligned}
\] & \(\pm 12\) & & \(\pm 10\)
\(\pm 10\) & \(\pm 12\) & & V \\
\hline Full Power Bandwidth (Note 7) & \(+25^{\circ} \mathrm{C}\) & 8 & 10 & & 8 & 10 & & kHz \\
\hline Output Current (Note 8) & +250 \({ }^{\circ} \mathrm{C}\) & \(\pm 15\) & \(\pm 20\) & & \(\pm 15\) & \[
\pm 20
\] & & mA \\
\hline Output Resistance (Note 9) & \(+25^{\circ} \mathrm{C}\) & & 45 & & & 45 & & \(\Omega\) \\
\hline \multicolumn{9}{|l|}{TRANSIENT RESPONSE (Note 10)} \\
\hline Rise Time & \(+25^{\circ} \mathrm{C}\) & \multirow{3}{*}{0.5} & 340 & & \multirow{3}{*}{0.5} & \multirow[t]{3}{*}{\[
\begin{aligned}
& 340 \\
& 0.8 \\
& 11 \\
& \hline
\end{aligned}
\]} & & \multirow[t]{3}{*}{ns \(\mathrm{V} / \mu \mathrm{s}\)
\(\qquad\)} \\
\hline Slew Rate & \(+25^{\circ} \mathrm{C}\) & & 0.8 & & & & & \\
\hline Settling Time (Note 11) & \(+25^{\circ} \mathrm{C}\) & & 11 & & & & & \\
\hline \multicolumn{9}{|l|}{POWER SUPPLY CHARACTERISTICS} \\
\hline Supply Current & Full & & 1.0 & \multirow[t]{2}{*}{1.3} & \multirow[b]{2}{*}{94} & 1.0 & \multirow[t]{2}{*}{1.7} & \multirow[t]{2}{*}{\[
\begin{gathered}
\mathrm{mA} \\
\mathrm{~dB}
\end{gathered}
\]} \\
\hline Power Supply Rejection Ratio (Note 12) & Full & 100 & 130 & & & 130 & & \\
\hline
\end{tabular}

NOTES:
1. Absolute maximum ratings are limiting values, applied individually beyond which the serviceability of the circuit may be impaired Functional operability under any of these conditions is not necessarily implied.
2. Derate at \(6.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) for operation at ambient temp.'s above \(+75^{\circ} \mathrm{C}\)
3. Not tested. \(90 \%\) of units meet or exceed these specifications.
4. \(\mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{k}\). Gain \(\mathrm{dB}=20 \log 10\) Averag

\section*{\(\therefore 120 \mathrm{~dB}=1000 \mathrm{~V} / \mathrm{mV}\)}
\(140 \mathrm{~dB}=10,000 \mathrm{~V} / \mathrm{mV}\)
5. \(\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V} D \mathrm{C}\)
6. \(\mathrm{R}_{\mathrm{L}}=600 \Omega 2\)
7. \(\mathrm{R}_{\mathrm{L}}=2 \mathrm{k}\); Full power bandwidth guaranteed based on slew rate measurement using \(F P B W=\frac{\text { SLEW RATE }}{2 \pi \text { VPEAK }}\)
8. \(V_{O U T}=10 \mathrm{~V}\)
9. Output resistance measured under open loop conditions ( \(\mathrm{f}=100 \mathrm{~Hz}\) )
10. Refer to test circuits section of the data sheet.
11. Settling time is measured to \(0.1 \%\) of final value for a 10 V output step and \(A V=-1\).
12. \(V_{S U P P}= \pm 5 \mathrm{~V} D C\) to \(\pm 20 \mathrm{~V} D\).

\section*{sLew rate and transient response test circuit}


SMALL SIGNAL RESPONSE
Vertical Scale: (Volts: 50mV/Div. Output) (Volts: \(100 \mathrm{mV} /\) Div. Input) Horizontal Scale: (Time: \(1 \mu \mathrm{~s} /\) Div.)

LARGE SIGNAL RESPONSE
Vertical Scale: (Volts: 5V/Div.) Horizontal Scale: (Time: \(5 \mu \mathrm{~s} /\) Div.)


SETTLING TIME CIRCUIT


INPUT OFFSET VOLTAGE, INPUT BIAS AND OFFSET CURRENT vs. TEMPERATURE


HA-5130 OFFSET VOLTAGE
STABILITY vs. TIME


INPUT BIAS CURRENT vs. DIFFERENTIAL INPUT VOLTAGE


INPUT NOISE vs. FREQUENCY


OPEN LOOP FREQUENCY RESPONSE


CLOSED LOOP FREQUENCY RESPONSE FOR VARIOUS CLOSED LOOP GAINS


OUTPUT VOLTAGE SWING vs. FREQUENCY AND SUPPLY VOLTAGE


SMALL SIGNAL BANDWIDTH AND PHASE MARGIN vs. LOAD CAPACITANCE


MAXIMUM OUTPUT VOLTAGE SWING vs. LOAD RESISTANCE AND SUPPLY VOLTAGE


NORMALIZED AC PARAMETERS

\section*{vs. SUPPLY VOLTAGE}


CMRR vs. FREQUENCY


\section*{SETTLING TIME FOR VARIOUS OUTPUT STEP VOLTAGES}


PSRR vs. FREQUENCY


POWER SUPPLY CURRENT vs. TEMPERATURE AND SUPPLY VOLTAGE


\section*{APPLYING THE HA-5130/5135 OPERATIONAL AMPLIFIERS}
1. POWER SUPPLY DECOUPLING: Although not absolutely necessary, it is recommended that all power supply lines be decoupled with \(.01 \mu \mathrm{~F}\) ceramic capacitors to ground. Decoupling capacitors should be located as near to the amplifier terminals as possible.
2. CONSIDERATIONS FOR PROTOTYPING: The following list of recommendations are suggested for prototyping.
- Resolving low level signals requires minimizing leakage currents caused by external circuitry. Use of quality insulating materials, thorough cleaning of insulating surfaces, and implementation of moisture barriers when required is suggested.
- Error voltages generated by theromocouples formed between dissimilar metals in the presence of temperature gradients should be minimized. Isolation of low level circuitry from heat generating components is recommended.
- Shielded cable input leads, guard rings, and shield drivers are recommended for the most critical applications.
3. When driving large capacitive loads ( \(>500 \mathrm{pF}\) ), as small value resistor ( \(\approx 50 \Omega\) ) should be connected in series with the output and inside the feedback loop.
4. OFFSET VOLTAGE ADJUSTMENT: A \(20 \mathrm{~K} \Omega\) balance potentiometer is recommended if offset nulling is required. However, other potentiometer values such as \(10 \mathrm{~K} \Omega, 50 \mathrm{~K} \Omega\), and \(100 \mathrm{~K} \Omega \Omega\) may be used. The minimum adjustment range for given values is \(\pm 2 \mathrm{mV}\).
5. SATURATION RECOVERY: Input and output saturation recovery time is negligible in most applications. However, care should be exercised to avoid exceeding the absolute maximum ratings of the device.
6. DIFFERENTIAL INPUT VOLTAGES: Inputs are shunted with back-to-back diodes for overvoltage protection. In applications where differential input voltages in excess of IV are applied between the inputs, the use of limiting resistors at the inputs is recommended.

\section*{OFFSET NULLING CONNECTIONS}

*Although \(\mathbf{R p}\) is shown equal to \(\mathbf{2 0 k}\), other values such as \(50 \mathrm{k}, 100 \mathrm{k}\), and 1 M may be used. Range of adjustment is approximately \(\pm 2.5 \mathrm{mV}\). V OS TC of the amplifier is optimized at minimal \(\mathbf{V}_{\mathbf{O S}}\).

PRECISION INTEGRATOR


The excellent input and gain characteristics of HA5130 are well suited for precision integrator applications. Accurate integration over seven decades of frequency using HA-5130, virtually nullifies the need for more expensive chopper-type amplifiers.

\section*{ZERO CROSSING DETECTOR}


Low VOS coupled with high open loop Gain, high CMRR, and high PSRR make HA-5130 ideally suited for precision detector applications.


PRECISION INSTRUMENTATION AMPLIFIER (AV = 100)


\section*{Features}
```

- Low Offset Voltage.

``` \(\qquad\)
``` Typ \(25 \mu \mathrm{~V}\)
- Low Offset Voltage Drift
``` \(\qquad\)
``` Max \(5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}\)
- Offset Voltage Match
``` \(\qquad\)
``` Full Temp. Max \(250 \mu \mathrm{~V}\)
- High Channel Separation
- Low Noise
``` \(\qquad\)
``` 120dB
- Low Noise
- Wider Bandwidth \(7 n V / \sqrt{\mathrm{Hz}}\)
- High CMRR/PSRR
.4MHz
- Dielectric Isolation
```


## Description

The HA-5134 is a precision quad operational amplifier that is pin compatible with the LT1014, OP11, RM4156, and LM148 as well as the HA-4741. Each amplifier features guaranteed maximum values for offset voltage of $250 \mu \mathrm{~V}$, offset voltage drift of $5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, and offset current of $25 n A$ over the full military temperature range while CMRR/PSRR is guaranteed greater than 94dB and AVOL is guaranteed above 250 K V/V from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

Precision performance of the HA-5134 is enhanced by a noise voltage density of $7 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ at 1 KHz , noise current density of $2 \mathrm{pA} / \sqrt{\mathrm{Hz}}$ at 1 KHz and channel separation of 120 dB . Each unity-gain stable quad amplifier is fabricated using the dielectric isolation process to assure performance in the most demanding applications.

## Applications

- Instrumentation Amplifiers
- State-Variable Filters
- Precision Integrators
- Threshold Detectors
- Precision Data Acquisition Systems
- Low-Level Transducer Amplifiers

The HA-5134 is ideal for compact circuits such as instrumentation amplifiers, state-variable filters, and low-level transducer amplifiers. Other applications include precision data acquisition, precision integrators, and accurate threshold detectors in designs where board space is a limitation.

The HA-5134-2 has guaranteed operation from -550 C to $+125^{\circ} \mathrm{C}$ and can be ordered as a military grade part (HA-5134-8). The HA-5134-5 is guaranteed from $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ and all devices are available in ceramic dual-in-line packages. The HA-5134-8 is also available in a 20 pin leadless chip carrier (LCC) package.

## Pinouts

TOP VIEWS


## Schematic



## Ultra-Low Power <br> Operational Amplifiers

## Features

- Low Supply Current....................................... 45 $\mu$ A/AMP
- Wide Operating Voltage Range ........................2V to 3V
- Single or Dual Supply Operation
- High Slew Rate
$1.5 \mathrm{~V} / \mu \mathrm{s}$
- High Gain ............................................................ 100kV/V
- Unity Gain Stable
- "A" Suffix Devices Combine the Above Characteristics with Percision Input Specifications
- Available in Singles, Duals and Quads


## Description

The HA-5141/42/44 ultra-low power operational amplifiers provide AC and DC performance characteristics similar to or better than most general purpose amplifiers while only drawing $1 / 30$ of the supply current of most general purpose amplifiers. These amplifiers are well suited to applications which require low power dissipation and good electrical characteristics.

The HA-5141/42/44 provides accurate signal processing by virtue of their low input offset voltage $(0.5 \mathrm{mV})$, low input bias current ( 45 nA ), high open loop gain ( $100 \mathrm{kV} / \mathrm{V}$ ) and low noise, for low power operational amplifiers $(20 \mathrm{nV} / \sqrt{\mathrm{Hz}})$. These characteristics coupled with a $1.5 / \mu \mathrm{s}$

## Applications

- Portable Instruments
- Meter Amplifiers
- Telephone Headsets
- Microphone Amplifiers
- Instrumentation
slew rate and a 400 kHz bandwidth make the HA5141/42/44 ideal for use in low power instrumentation, audio amplifier and active filter designs. The wide range of supply voltages ( 2 V to 30 V ) also allow these amplifiers to be very useful in low voltage battery powered equipment.

These amplifiers are available in singles (HA-5141, can or Mini-Dip), duals (HA-5142, Can Mini-Dip or 20 pin LCC) or quads (HA-5144, 14 pin Dip or 20 pin LCC) with industry standards pinouts which allow the HA-5141 /5142/5144's to be interchangeable with most other operational amplifiers.

TOP VIEWS


HA-514i


HA-5142


## ABSOLUTE MAXIMUM RATINGS (Note 1)

| Voltage Between V+ and V-Terminals | 40 V | Operating Temperature Range | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}$ |
| :--- | ---: | ---: | ---: |
| Differential Input Voltage | $\pm 7 \mathrm{~V}$ |  | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |
| Output Current | $\mathrm{S} / \mathrm{C}$ Protected | Storage Temperature Range | $-65^{\circ} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}$ |
| Internal Power Dissipation | 500 mW |  |  |

ELECTRICAL CHARACTERISTICS $\mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}$


NOTES:

1. Absolute maximum ratings are limiting values, applied individually beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied.
2. $R_{L}=50 k \Omega$
3. $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pf}$
4. $R_{L}=50 k \Omega$; Full Power Bandwidth guaranteed based on Slew Rate measurement using:

$$
\text { FPBW }=\frac{\text { Slew Rate }}{2 \pi V \text { Peak }}
$$

5. $\mathrm{V}_{0}=+3.5 \mathrm{~V}$ (Source), +1.5 V (Sink)
6. Settling Time is measured to $0.1 \%$ of final value for a 3 V output step and $\mathrm{A}_{\mathrm{V}}=-1$.
7. Maximum input slew rate $=10 \mathrm{~V} / \mu \mathrm{s}$
8. $\mathrm{V}_{\mathrm{CM}}=\mathrm{OV}$ to 3.5 V
9. $V_{O U T}=200 \mathrm{MVPP}$
10. $\mathrm{V}_{\text {OUT }}=1.0 \mathrm{~V}$ to 3.5 V NON " $A$ ", 0.7 V to 4.0 V for " $A$ " version.
11. $+\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$ to +15 V
12. $\mathrm{V}_{0}=1.4 \mathrm{~V}$

## TEST CIRCUITS

SLEW RATE AND TRANSIENT RESPONSE
TEST CIRCUIT


LARGE SIGNAL RESPONSE
Vertical Scale: (Volts: Input $=\mathbf{5 V} /$ Div.) (Volts: Output $=2 \mathrm{~V} /$ Div.)
Horizontal Scale: (Tïme: $\mathbf{2 \mu s} /$ Div.)

+V SUPPLY $=+15 \mathrm{~V},-\mathrm{V}$ SUPPLY $=\mathbf{- 1 5 V}$

Vertical Scale:
(Volts: Input = 2V/Div.) (Volts: Output $=$ = $1 \mathrm{~V} /$ Div.)
Horizontal Scale: (Time: $\mathbf{5} \mu \mathrm{s} /$ Div.)

$+V S U P P L Y=+5 V,-V S U P P L Y=0 V$

SMALL SIGNAL RESPONSE
Vertical Scale:
(Volts: Input $=100 \mathrm{mV} /$ Div.) (Volts: Output = 50mV/Div.)
Horizontal Scale: (Time: $2 \mu \mathrm{~s} /$ Div.)

$+V$ SUPPLY $=+15 \mathrm{~V}$; $-\mathrm{VSUPPLY=-15V}$

Vertical Scale:
(Volts: Input $=100 \mathrm{mV} /$ Div.)
(Volts: Output $=50 \mathrm{mV} /$ Div.)
Horizontal Scale: (Time: $5 \mu \mathrm{~s} /$ Div.)

$+V$ SUPPLY $=+5 V,-V S U P P L Y=0 V$

## PERFORMANCE CURVES

$\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ Unless Otherwise Stated

OPEN LOOP FREQUENCY RESPONSE


BANDWIDTH AND PHASE MARGIN
VS. LOAD CAPACITANCE


OUTPUT VOLTAGE SWING VS. FREQUENCY AND SINGLE SUPPLY VOLTAGE


INPUT OFFSET CURRENT AND BIAS CURRENT VS. TEMPERATURE


SUPPLY VOLTAGE


NORMALIZED AC PARAMETERS VS. TEMPERATURE


INPUT NOISE VS. FREQUENCY


PSRR AND CMRR VS. FREQUENCY


MAXIMUM OUTPUT VOLTAGE SWING VS. LOAD RESISTANCE AND SINGLE SUPPLY VOLTAGE


POWER SUPPLY CURRENT VS. TEMPERATURE AND SINGLE SUPPLY VOLTAGE


CHANNEL SEPARATION VS. FREQUENCY


## SCHEMATIC



## PRELIMINARY

## Ultra-Low Noise Precision High Slew Rate Wideband Operational Amplifiers


#### Abstract

Features - High Speed $\qquad$ $35 \mathrm{~V} / \mu \mathrm{s}$ - Wide Gain Bandwidth $\qquad$ 120 MHz - Low Noise $\qquad$ $3 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ at 1 KHz - Low VOS $\qquad$ $10 \mu \mathrm{~V}$ - High CMRR $\qquad$ 126 dB - High Gain $1800 \mathrm{~V} / \mathrm{mV}$

\section*{Description}

The HA-5147 monolithic operational amplifier features an unparalleled combination of precision DC and wideband high speed characteristics. Utilizing the Harris D. I. technology and advanced processing techniques, this unique design unites low noise ( $3 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ ) precision instrumentation performance with high speed $(35 \mathrm{~V} / \mu \mathrm{s})$ wideband capability.

This amplifier's impressive list of features include low $\mathrm{V}_{\mathrm{OS}}(10 \mu \mathrm{~V})$, wide gain-bandwidth ( 120 MHz ), high open loop gain ( $1800 \mathrm{~V} / \mathrm{mV}$ ), and high CMRR (126dB). Additionally, this flexible device operates over a wide supply range ( $\pm 5 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$ ) while consuming only 140 mW of power.


## Applications

\author{

- High Speed Signal Conditioners <br> - Wide Bandwidth Instrumentation Amplifiers <br> - Low Level Transducer Amplifiers <br> - Fast, Low Level Voltage Comparators <br> - Highest Quality Audio Preamplifiers <br> - Pulse/RF Amplifiers
}

Using the HA-5147 allows designers to minimize errors while maximizing speed and bandwidth in applications requiring gains greater than ten.

This device is ideally suited for low level transducer signal amplifier circuits. Other applications which can utilize the HA-5147's qualities include instrumentation amplifiers, pulse or RF amplifiers, audio preamplifiers, and signal conditioning circuits.

This device can easily be used as a design enhancement by directly replacing the 725 , OP25, OP06, OP07, OP27 and OP37 where gains are greater than ten. The HA-5147 is available in TO-99 metal can, both epoxy and ceramic 8 pin mini-DIPs, as well as 20 pin LCC packages.


```
Absolute Maximum Ratings (Note 1)
TA}=+250\textrm{C}\mathrm{ Unless Otherwise Stated
Voltage Between V+ and V- Terminals
\pm22V
Differential Input Voltage (Note 2) ..................... }\pm0.7\textrm{V
Internal Power Dissipation .............................. 500 mW
Output Short Circuit Duration
```

$\qquad$

``` Indefinite
```


## Operating Temperature Ranges:

```
HA-5147- -2,8
                                -550}\textrm{C}\leqTA\leq+1250'
HA-5147-5
                                00}\textrm{C}\leqTA\leq+750\textrm{C
```



Electrical Characteristics $\quad \mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}, \mathrm{C}_{\mathrm{L}} \leq 10 \mathrm{pF}, \mathrm{Rs}=100 \Omega$

\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} \& \multirow[b]{2}{*}{TEMP} \& \multicolumn{3}{|c|}{HA-5147A} \& \multicolumn{3}{|c|}{HA-5147} \& \multirow[b]{2}{*}{UNITS} \\
\hline \& \& MIN \& TYP \& MAX \& MIN \& TYP \& MAX \& \\
\hline \multicolumn{9}{|l|}{INPUT CHARACTERISTICS} \\
\hline \begin{tabular}{l}
Offset Voltage \\
Average Offset Voltage Drift \\
Bias Current \\
Offset Current \\
Common Mode Range \\
Differential Input Resistance (Note 3) \\
Input Noise Voltage \\
0.1 Hz to 10 Hz (Note 4) \\
Input Noise Voltage Density (Note 5)
\[
\begin{aligned}
f_{0} \& =10 \mathrm{~Hz} \\
f_{0} \& =30 \mathrm{~Hz} \\
f_{0} \& =1000 \mathrm{~Hz}
\end{aligned}
\] \\
Input Noise Current Density (Note 5)
\[
\begin{aligned}
\& f_{0}=10 \mathrm{~Hz} \\
\& f_{0}=30 \mathrm{~Hz} \\
\& f_{0}=1000 \mathrm{~Hz}
\end{aligned}
\]
\end{tabular} \& \[
\begin{aligned}
\& +25^{\circ} \mathrm{C} \\
\& \text { Full } \\
\& \text { Full } \\
\& +25^{\circ} \mathrm{C} \\
\& \text { Full } \\
\& +25^{\circ} \mathrm{C} \\
\& \text { Full } \\
\& \text { Full } \\
\& +25^{\circ} \mathrm{C} \\
\& +25^{\circ} \mathrm{C} \\
\& +25^{\circ} \mathrm{C} \\
\& +25^{\circ} \mathrm{C}
\end{aligned}
\] \& 10.3
1.5 \& 10
30
0.2
\(\pm 10\)
\(\pm 20\)
7
15
11.5
6
0.08

3.5
3.1
3.0
1.7
1.0

0.4 \& | 25 |
| :--- |
| 60 |
| 0.6 |
| $\pm 40$ |
| $\pm 60$ |
| 35 |
| 50 |
| . 18 |
| 5.5 |
| 4.5 |
| 3.8 |
| 4.0 |
| 2.3 |
| 0.6 | \& 10.3

0.8 \& $$
\begin{gathered}
30 \\
70 \\
0.4 \\
\pm 15 \\
\pm 35 \\
12 \\
30 \\
11.5 \\
4 \\
0.09 \\
\\
\hline 3.8 \\
3.3 \\
3.2 \\
\\
1.7 \\
1.0 \\
0.4
\end{gathered}
$$ \& \[

$$
\begin{gathered}
100 \\
300 \\
1.8 \\
\pm 80 \\
\pm 150 \\
75 \\
135 \\
\\
0.25 \\
\\
8.0 \\
5.6 \\
4.5 \\
\\
\\
0.6
\end{gathered}
$$

\] \& \[

$$
\begin{gathered}
\mu V \\
\mu \mathrm{~V} \\
\mu \mathrm{~V} / \mathrm{oC} \\
\mathrm{nA} \\
\mathrm{nA} \\
\mathrm{nA} \\
\mathrm{nA} \\
\mathrm{~V} \\
\mathrm{M} \Omega \\
\mu \mathrm{Vp}-\mathrm{p} \\
\mathrm{nV} / \sqrt{\mathrm{Hz}} \\
\mathrm{pA} \sqrt{\mathrm{~Hz}}
\end{gathered}
$$
\] <br>

\hline \multicolumn{9}{|l|}{TRANSFER CHARACTERISTICS} <br>

\hline | Large Signal Voltage Gain (Note 6) |
| :--- |
| Common Mode Rejection Ratio (Note 7) |
| Gain Bandwidth Product $f_{0}=10 \mathrm{kHz}$ |
| (Note 3) |
| $\mathrm{f}_{0}=1 \mathrm{MHz}$ | \& \[

$$
\begin{aligned}
& +25^{\circ} \mathrm{C} \\
& \text { Full } \\
& \text { Full } \\
& +25^{\circ} \mathrm{C} \\
& +25^{\circ} \mathrm{C}
\end{aligned}
$$
\] \& 1000

600
114

120 \& $$
\begin{gathered}
1800 \\
1200 \\
126 \\
140 \\
120
\end{gathered}
$$ \& \& 700

300
100

120 \& $$
\begin{gathered}
1500 \\
800 \\
120 \\
140 \\
120
\end{gathered}
$$ \& \& \[

$$
\begin{gathered}
\mathrm{V} / \mathrm{mV} \\
\mathrm{~V} / \mathrm{mV} \\
\mathrm{~dB} \\
\mathrm{MHz} \\
\mathrm{MHz}
\end{gathered}
$$
\] <br>

\hline \multicolumn{9}{|l|}{OUTPUT CHARACTERISTICS} <br>

\hline | Output Voltage Swing $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=600 \Omega \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{~K} \Omega \end{aligned}$ |
| :--- |
| Full Power Bandwidth (Note 8) Output Resistance, Open Loop | \& \[

$$
\begin{aligned}
& +25^{\circ} \mathrm{C} \\
& \text { Full } \\
& +25^{\circ} \mathrm{C} \\
& +25^{\circ} \mathrm{C}
\end{aligned}
$$
\] \& $\pm 10.0$

$\pm 11.7$

445 \& $$
\begin{gathered}
\pm 11.5 \\
13.8 \\
500 \\
70
\end{gathered}
$$ \& \& $\pm 10.0$

$\pm 11.4$

445 \& $$
\begin{array}{r} 
\pm 11.5 \\
13.5 \\
500 \\
70
\end{array}
$$ \& \& \[

$$
\begin{gathered}
\mathrm{V} \\
\mathrm{~V} \\
\mathrm{kHz} \\
\Omega
\end{gathered}
$$
\] <br>

\hline \multicolumn{9}{|l|}{TRANSIENT RESPONSE (Note 9)} <br>

\hline | Rise Time |
| :--- |
| Slew Rate (Note 11) |
| Setting Time (Note 10) |
| Overshoot | \& \[

$$
\begin{aligned}
& +25^{\circ} \mathrm{C} \\
& +25^{\circ} \mathrm{C} \\
& +25^{\circ} \mathrm{C} \\
& +25^{\circ} \mathrm{C}
\end{aligned}
$$

\] \& 28 \& \[

$$
\begin{gathered}
22 \\
35 \\
400 \\
20
\end{gathered}
$$

\] \& | $50$ |
| :--- |
| 40 | \& 28 \& \[

$$
\begin{gathered}
22 \\
35 \\
400 \\
20
\end{gathered}
$$

\] \& | 50 |
| :--- |
| 40 | \& \[

$$
\begin{gathered}
\mathrm{ns} \\
\mathrm{~V} / \mu \mathrm{s} \\
\mathrm{~ns} \\
\%
\end{gathered}
$$
\] <br>

\hline \multicolumn{9}{|l|}{POWER SUPPLY CHARACTERISTICS} <br>

\hline | Supply Current |
| :--- |
| Power Supply Rejection Ratio (Note 12) | \& \[

$$
\begin{gathered}
+25^{\circ} \mathrm{C} \\
\text { Full } \\
\text { Full } \\
\hline
\end{gathered}
$$

\] \& \& | $3.5$ |
| :--- |
| 2 | \& 4.0

4 \& \& 3.5
16 \& 4.0

51 \& | mA |
| :--- |
| mA |
| $\mu \mathrm{V} / \mathrm{V}$ | <br>

\hline
\end{tabular}

NOTES:

1. Absolute maximum ratings are limiting values, applied individually beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied.
2. For differential input voltages greater than 0.7 V , the input current must be limited to 25 mA to protect the back-to-back input diodes.
3. This parameter value is based upon design calculations.
4. Refer to Typical Performance section of the data sheet.
5. Sample tested.
6. $\mathrm{V}_{\mathrm{OUT}}= \pm 10 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{~K} \Omega$
7. $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$
8. Full power bandwidth guaranteed based on slew rate measurement using: FPBW $=\frac{\text { Slew Rate }}{2 \pi V_{\text {PEAK }}}$
9. Refer to Test Circuits section of the data sheet.
10. Settling time is specified to $0.1 \%$ of final value for a 10 V output step and $A v=-10$.
11. $\mathrm{V}_{\text {OUT }}=10 \mathrm{~V}$ Step
12. $\mathrm{V}_{\mathrm{S}}= \pm 4 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$

## Test Circuits

## LARGE AND SMALL SIGNAL RESPONSE

## TEST CIRCUIT



LARGE SIGNAL RESPONSE


Vertical Scale:
(Volts: Input $=0.5 \mathrm{~V} /$ Div. )
(Volts: Output = 5V/Div.)
Horizontal Scale: (Time: $500 \mathrm{~ns} /$ Div)

SMALL SIGNAL RESPONSE


$$
\begin{array}{ll}
\text { Vertical Scale: } & \begin{array}{l}
\text { (Volts: Input }=10 \mathrm{mV} / \text { Div) } \\
\\
\\
\text { (Volts: Output }=100 \mathrm{mV} \text { Viv) }
\end{array}
\end{array}
$$

Horizontal Scale: (Time: 100ns)

## Test Circuits (continued)

## SETTLING TIME TEST CIRCUIT



SUGGESTED OFFSET VOLTAGE ADJUSTMENT


* Offset adjustment range is approximately $\pm 4 \mathrm{mV}$.

SUGGESTED STABILITY CIRCUITS


Low resistances are preferred for low noise applications as a $1 \mathrm{~K} \Omega$ resistor has $4 \mathrm{nV} \sqrt{\mathrm{Hz}}$ of thermal noise. Total resistances of greater than $10 \mathrm{~K} \Omega$ on either input can reduce stability. In most high resistance applications, a few picofarads of capacitance across the feedback resistor will improve stability.

## Typical Performance

### 0.1 Hz TO 10 Hz NOISE TEST CIRCUIT



NOTE: All capacitor values are for non-polarized capacitors only.
0.1 Hz TO 10 Hz NOISE


VOLTAGE NOISE VERSUS FREQUENCY


PRELIMINARY

## Low Power Operational Amplifiers

Features- Low Supply Current$\qquad$ $<200 \mu \mathrm{~A} /$ Amplifier- Dual Supply Voltage Range
$\qquad$ $\pm 1 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$

- Single Supply Voltage Range ..... 2 V to 30 V
- Full Power Bandwidth .....  80 KHz
- Low Vos Drift ..... $.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
- Low Noise ..... $15 n V / \sqrt{\mathrm{Hz}}$
- Dielectric Isolation


## Description

The HA-5151/52/54 series is a group of dielectrically isolated bipolar amplifiers designed to provide excellent AC performance while drawing less than $200 \mu \mathrm{~A}$ of supply current per amplifier. These unity gain stable amplifiers are especially well suited for portable and lightweight equipment where available power is limited.

The HA-5151/52/54 series combines superior low power AC performance with DC precision not usually found in general purpose amplifiers. The DC performance is centered around low input offset voltage ( 0.5 mV ), low offset voltage drift ( $3 \mu \mathrm{~V} / \mathrm{O}^{\circ} \mathrm{C}$ ), and low input bias current ( 70 nA ). This is combined with a very low input noise voltage of $15 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ at 1 KHz .

The AC performance of the HA-5151/52/54 series surpasses that of typical low power amplifiers with $4.5 \mathrm{~V} /$ $\mu \mathrm{sec}$ slew rate and a full power bandwidth of 80 KHz . This

## Applications

- Portable Instuments
- Meter Amplifiers
- Telephone Headsets
- Microphone Amplifiers
- Remote Sensor/Transmitter
- Battery Powered Equipment
makes the HA-5151/52/54 series an excellent choice for virtually all audio processing applications as well as remote sensor/transmitter designs requiring both low power and high speed. The suitability of the HA-5151$/ 52 / 54$ series for remote and low power operation is further enhanced by the wide range of supply voltages ( $\pm 1 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ ) as well as single supply operation ( 2 V to 30 V ).

These amplifiers are available in singles (HA-5151, can or mini-dip), duals (HA-5152, can, mini-dip or 20 pin LCC) or quads (HA-5154, 14 pin dip or 20 pin LCC), as well as over both the commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+75^{\circ} \mathrm{C}\right)$ and military $\left(-55^{\circ} \mathrm{C}\right.$ to +1250 C ) temperature ranges. These amplifiers also carry industry standard pinouts which allow the HA-5151/52/54's to be interchangeable with most other operational amplifiers.

## Pinouts




HA-5151




HA-5152


HA-5154

```
Absolute Maximum Ratings (Note 1)
Voltage Between V+ and V- Terminals
    40V
Differential Input Voltage........................................ }\pm7\textrm{V
Output Current......................................S/C Protected
Internal Power Dissipation
```

$\qquad$

``` 500 mW
```


## Operating Temperature Range



Electrical Characteristics $\quad \mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=100 \Omega, \mathrm{C}_{\mathrm{L}} \leq 10 \mathrm{pF}$ unless otherwise specified.

| PARAMETER | TEMP | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  |  | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Offset Voltage | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 0.5 | $\begin{aligned} & 2 \\ & 3 \end{aligned}$ |  | 2 | 3 4 | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Average Offset Voltage Drift | Full |  | 3 |  |  | 3 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Bias Current | $+25^{\circ} \mathrm{C}$ |  | 70 | 150 |  | 70 | 150 | nA |
|  | Full |  |  | 250 |  |  | 250 | nA |
| Offset Current | $+25^{\circ} \mathrm{C}$ |  | 10 | 30 |  | 10 | 30 | nA |
|  | Full |  |  | 50 |  |  | 50 | nA |
| Common Mode Range | Full | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Differential Input Resistance | $+25^{\circ} \mathrm{C}$ |  | 1.5 |  |  | 1.5 |  | $\mathrm{m} \Omega$ |
| Input Noise Voltage ( $f=1 \mathrm{kHz}$ ) | $+25^{\circ} \mathrm{C}$ |  | 14.8 |  |  | 14.8 |  | $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ |
| Input Noise Current ( $f=1 \mathrm{kHz}$ ) | $+25^{\circ} \mathrm{C}$ |  | 0.25 |  |  | 0.25 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Large Signal Voltage Gain (Notes 2, 4) | +250 ${ }^{\circ}$ | 50K | 100K |  | 50K | 100K |  | V/V |
|  | Full | 25K | 50K |  | 25K | 50K |  | V/V |
| Common Mode Rejection Ratio (Note 7) | Full | 80 | 105 |  | 80 | 105 |  | dB |
| Bandwidth (Notes 2, 3) | $+25^{\circ} \mathrm{C}$ |  | 1.3 |  |  | 1.3 |  | MHz |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Output Voltage Swing (Note 2) | Full | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Full Power Bandwidth (Note 2, 4, 8) | $+25^{\circ} \mathrm{C}$ |  | 80 |  |  | 80 |  | kHz |
| Output Current | $+25^{\circ} \mathrm{C}$ |  | $\pm 3$ |  |  | $\pm 3$ |  | mA |
| TRANSIENT RESPONSE (Notes 2, 3) |  |  |  |  |  |  |  |  |
| Rise Time | $+25^{\circ} \mathrm{C}$ |  | 300 |  |  | 300 |  | ns |
| Slew Rate (Note 6) | $+25^{\circ} \mathrm{C}$ | $?$ | 4.5 |  | 2 | 4.5 |  | $\mathrm{V} \mu \mathrm{s}$ |
| Settling Time (Note 5) | $+25^{\circ} \mathrm{C}$ |  | 5 |  |  | 5 |  | $\mu \mathrm{s}$ |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Supply Current | $+25^{\circ} \mathrm{C}$ |  | 200 | 250 |  | 200 | 250 | $\mu \mathrm{A} / \mathrm{Amp}$ |
|  | Full |  |  | 275 |  |  | 275 | $\mu \mathrm{A} / \mathrm{Amp}$ |
| Power Supply Rejection Ratio (Note 9) | Full | 80 | 105 |  | 80 | 105 |  | dB |

## NOTES:

| 1. Absolute maximum ratings are limiting values, applied individually beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied. | 6. Maximum input slew rate $=30 \mathrm{~V} / \mu \mathrm{sec}$. <br> 7. $V_{C M}= \pm 10 \mathrm{~V}$. <br> 8. Full Power Bandwidth is guaranteed by equation: |
| :---: | :---: |
| 2. $R_{L}=10 \mathrm{k} \Omega$ <br> 3. $C_{L}=100 \mathrm{pF}$ | $\text { Full Power Bandwidth }=\frac{\text { Slew Rate }}{2 \pi V \text { Peak }}$ |
| 4. $V_{0}= \pm 10 \mathrm{~V}$ <br> 5. Settling Time is specified to $0.1 \%$ of final value for a 10 V output step and $A_{V}=-1$. | 9. $\Delta V_{S}= \pm 5 \mathrm{~V}$. |

LARGE SIGNAL RESPONSE
Vertical Scale: (Volts: Input = 5V/Div.)
(Volts: Output = 2V/Div.)
Horizontal Scale: (Time: $\mathbf{5 \mu} \mathbf{\mu} /$ Div.)

$+V_{S U P P L Y}=+15 \mathrm{~V},-V_{S U P P L Y}=-15 \mathrm{~V}$

Vertical Scale: (Volts: Input $=1 \mathrm{~V} /$ Div. $)$
(Volts: Output = 1V/Div.)
Horizontal Scale: (Time: $\mathbf{5 \mu \mathrm { s } / \text { Div.) }}$

$+V_{S U P P L Y}=+5 \mathrm{~V},-V_{\text {SUPPLY }}=0 \mathrm{~V}$

SMALL SIGNAL RESPONSE
Vertical Scale: (Volts: Input $=\mathbf{1 0 0} \mathbf{m V} /$ Div.)
(Volts: Output $=\mathbf{5 0} \mathbf{m V} /$ Div.)
Horizontal Scale:(Time: $\mathbf{5 \mu s} /$ Div.)

$$
+V_{S U P P L Y}=+15,-V_{S U P P L Y}=-15 \mathrm{~V}
$$

Vertical Scale: (Volts: Input $=\mathbf{1 0 0} \mathbf{m V} /$ Div. $)$ (Volts: Output = 50mV/Div.)
Horizontal Scale:(Time: $5 \mu \mathrm{~s} /$ Div.)

$+V_{\text {SUPPLY }}=+5 \mathrm{~V},-V_{S U P P L Y}=0 \mathrm{~V}$


## FEATURES

- WIDE GAIN BANDWIDTH
- HIGH SLEW RATE $120 \mathrm{~V} / \mu \mathrm{s}$
- SETTLING TIME (0.2\%) 280ns
- POWER BANDWIDTH 1000 kHz
- OFFSET VOLTAGE 1.0 mV
- BIAS CURRENT 20pA


## APPLICATIONS

- VIDEO AND RF AMPLIFIERS
- DATA ACQUISITION
- PULSE AMPLIFIERS
- PRECISION SIGNAL GENERATION


## DESCRIPTION

The HA-5160/5162 is a wideband, uncompensated, operational amplifier manufactured with FET/Bipolar technologies and dielectric isolation. This monolithic amplifier features superior high frequency capabilities further enhanced by precision laser trimming of the input stage to provide excelent input characteristics. This device has excellent phase margin at a closed loop gain of 10 without external compensation.

The HA-5160/5162 offers a number of important advantages over similar FET input op amps from other manufacturers. In addition to superior bandwidth and settling characteristics, the HARRIS devices have nearly constant slew rate, bandwidth, and settling characteristics over the operating temperature range. This provides the user predictable performance in applications where settling time, full power bandwidth, closed loop bandwidth, or phase shift is critical. Note also that HARRIS specified all parameters at ambient (rather than junction) temperature to provide the designer meaningful data to predict actual operating performance.

Complementing the HA-5160/5162's predictable and excellent dynamic characteristics are very low input offset voltage, very low input bias current, and extremely high input impedance. This ideal combination of features make these amplifiers most suitable for precision, high speed, data acquisition system designs and for a wide variety of signal conditioning applications.* The HA-5160 provides excellent performance for applications which require both precision and high speed perfornance. The HA-5162 meets or exceeds the performance specifications of National's hybrid op amp, the LH0062.

* -2 denotes a range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and -5 denotes a $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ range.

PINOUT

TOP VIEW


Case connected to V-

SCHEMATIC


## ABSOLUTE MAXIMUM RATINGS

Voltage Between V+ and V-
Differential Input Voltage
Peak Output Current
Internal Power Dissipation (Note 2)
Storage Temperature Range

40 V
$\pm 40 \mathrm{~V}$
Full Short Circuit Protection
675 mW
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## ELECTRICAL CHARACTERISTICS $\mathrm{V}+=+15 \mathrm{~V}, \mathrm{v}-=-15 \mathrm{~V}$

|  |  | $\begin{gathered} \text { HA-5160-2 } \\ -55^{\circ} \mathrm{C} \text { to }+125{ }^{\circ} \mathrm{C} \end{gathered}$ |  |  | $\begin{gathered} \text { HA-5160-5 } \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ |  |  | HA-5162-5 <br> $0^{\circ} \mathrm{C}$ to $\mathbf{7 5}^{\circ} \mathrm{C}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | TEMP | MIN | TYP | max | MIN | TYP | MAX | MIN | MAX | TYP | UNITS |
| INPUT CHARACTERISTICS <br> *Offset Voltage <br> Offset Voltage Average Drift *Bias Current <br> *Offset Current <br> Input Resistance <br> Common Mode Range | $+25^{\circ} \mathrm{C}$ Full Full $+25^{\circ} \mathrm{C}$ Full $+25^{\circ} \mathrm{C}$ Full $+25^{\circ} \mathrm{C}$ Full | $\pm 10$ | $\begin{gathered} 1.0 \\ 3.0 \\ 10 \\ 20 \\ 5 \\ 2 \\ 2 \\ 10^{12} \\ \pm 11 \end{gathered}$ | $\begin{gathered} 3.0 \\ 5.0 \\ \\ 50 \\ 10 \\ 10 \\ 5 \end{gathered}$ | $\pm 10$ | 1.0 <br> 3.0 <br> 20 <br> 20 $\begin{gathered} 2 \\ 2 \\ 1012 \\ \pm 11 \end{gathered}$ | $\begin{gathered} 3.0 \\ 5.0 \\ \\ 50 \\ 10 \\ 10 \\ 5 \end{gathered}$ | $\pm 10$ | $\begin{gathered} 3 \\ 5 \\ 20 \\ 20 \\ 2 \\ 2 \\ 2 \\ 10^{12} \\ \pm 11 \end{gathered}$ | $\begin{array}{r} 15 \\ 20 \\ 35 \\ 65 \\ 10 \\ 10 \\ 5 \end{array}$ | mV mV $\mu \mathrm{V} / \mathrm{O}^{\mathrm{C}} \mathrm{C}$ pA nA pA nA $\Omega$ V |
| TRANSFER CHARACTERISTICS <br> *Large Signal Voltage Gain (Note 3) <br> *Common Mode Rejection Ratio (Note 4) <br> Gain Bandwidth Product ( $\mathrm{A} V=10$ ) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \\ \text { Full } \\ \text { Full } \end{gathered}$ | $\begin{gathered} 75 \mathrm{~K} \\ 60 \mathrm{~K} \\ 74 \end{gathered}$ | $\begin{gathered} 150 \mathrm{~K} \\ 100 \mathrm{~K} \\ 80 \\ 100 \end{gathered}$ |  | $\begin{gathered} 75 \mathrm{~K} \\ 60 \mathrm{~K} \\ 74 \end{gathered}$ | $\begin{gathered} 150 \mathrm{~K} \\ 100 \mathrm{~K} \\ 80 \\ 100 \end{gathered}$ |  | $\begin{gathered} 25 K \\ 25 K \\ 70 \end{gathered}$ | $\begin{gathered} 100 \mathrm{~K} \\ 75 \mathrm{~K} \\ 80 \\ 100 \end{gathered}$ |  | V/V <br> v/V <br> dB <br> MHz |
| $\begin{aligned} & \frac{\text { OUTPUT CHARACTERISTICS }}{{ }^{*} \text { Ciitput Voltage Swing (Note 5) }} \\ & \text { *Output Current (Note 6) } \\ & \text { Full Power Bandwidth (Note 7) } \\ & \text { Output Resistance (Note 8) } \end{aligned}$ | $\begin{aligned} & +25^{\circ} \mathrm{C} \\ & \text { Full } \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & \pm 10 \\ & \pm 10 \\ & \pm 15 \end{aligned}$ | $\begin{gathered} \pm 11 \\ \pm 11 \\ \pm 22 \\ 1000 \\ 50 \end{gathered}$ |  | $\pm 10$ $\pm 10$ $\pm 15$ | $\begin{gathered} \pm 11 \\ \pm 11 \\ \pm 22 \\ 1000 \\ 50 \end{gathered}$ |  | $\begin{aligned} & \pm 10 \\ & \pm 10 \\ & \pm 15 \end{aligned}$ | $\begin{array}{r}  \pm 11 \\ \pm 11 \\ \pm 22 \\ 1000 \\ 50 \end{array}$ |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~mA} \\ \mathrm{kHz} \\ \Omega \end{gathered}$ |
| TRANSIENT RESPONSE (Note 9) <br> Rise Time ( $A V=10$ ) <br> Slew Rate ( $A V=10$ ) <br> Settling Time (Note 10) | $\begin{aligned} & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \end{aligned}$ | 100 | $\begin{gathered} 20 \\ 120 \\ 280 \end{gathered}$ |  | 100 | $\begin{gathered} 20 \\ 120 \\ 280 \end{gathered}$ |  | 50 | $\begin{gathered} 20 \\ 70 \\ 400 \end{gathered}$ |  | ns <br> $\mathrm{V} / \mu \mathrm{s}$ <br> ns |
| POWER SUPPLY CHARACTERISTICS <br> *Supply Current <br> *Power Supply Rejection Ratio (Note 11) | $\begin{gathered} \text { Full } \\ +25^{\circ} \mathrm{C} \end{gathered}$ | 74 | 8.0 86 | 10 | 74 | $\begin{aligned} & 8.0 \\ & 86 \end{aligned}$ | 10 | 70 | 8.0 86 | 12 | $\begin{gathered} \mathrm{mA} \\ \mathrm{~dB} \end{gathered}$ |

## NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied.
2. Derate at $6.8 \mathrm{~mW} / \mathrm{oC}$ for operation at ambient temperatures above +750 C .
3. $V_{\text {OUT }}= \pm 10 \mathrm{~V} . R_{L}=2 k$
4. $V_{C M}= \pm 10 \mathrm{~V} D$.
5. $R_{L}=2 k$
6. $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$
7. $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$; Full power bandwidth guaranteed, based on slew rate measurement using FPBW $=\frac{\text { SLEW RATE. }}{2 \pi \text { VPEAK }}$
8. Output resistance measured under open loop conditions.
9. Refer to Test Circuits section of the data sheet.
10. Settling Time is measured to $0.2 \%$ of final value for a 10 volt output step and $A_{V}=10$.
11. $V_{\text {SUPP }}= \pm 10$ V.D.C. to $\pm 20 \mathrm{~V}$ DC.

## TEST CIRCUITS

## LARGE AND SMALL SIGNAL RESPONSE CIRCUIT



## LARGE SIGNAL RESPONSE

Vertical Scale: (Volts: $A=0.5 \mathrm{~V} / \mathrm{Div}^{2}, \mathrm{~B}=5 \mathrm{~V} /$ Div.)
Horizontal Scale: (Time: 500ns/Div.)


SMALL SIGNAL RESPONSE
Vertical Scale: (Volts: $A=10 \mathrm{mV} /$ Div., $B=100 \mathrm{mV} /$ Div.)
Horizontal Scale: (Time: 100ns/Div.)


SETTLING TIME CIRCUIT


- $A v=-10$
- Feedback and summing resistors should be $0.1 \%$.
* Clipping Diodes are optional. HP5082-2810 recommended.

INPUT OFFSET VOLTAGE AND BIAS CURRENT VS. TEMPERATURE


OUTPUT VOLTAGE SWING
VS. FREQUENCY


OPEN LOOP FREQUENCY RESPONSE


> OPEN LOOP FREQUENCY RESPONSE FOR VARIOUS BANDWIDTH CONTROL CAPACITANCES


INPUT NOISE VOLTAGE AND NOISE CURRENT VS. FREQUENCY


NORMALIZED AC PARAMETERS
VS. TEMPERATURE


SETTLING TIME FOR VARIOUS OUTPUT STEP VOLTAGES


## COMMON MODE REJECTION RATIO VS. FREQUENCY



POWER SUPPLY REJECTION RATIO VS. FREQUENCY


POWER SUPPLY CURRENT
VS. TEMPERATURE


1. POWER SUPPLY DECOUPLING: Although not absolutely necessasry, it is recommended that all power supply lines be decoupled with $0.01 \mu \mathrm{~F}$ ceramic capacitors to ground decoupling capacitors should be located as near to the amplifier terminals as possible.
2. STABILITY: The phase margin of the HA-5160/5162 will be improved by connecting a small capacitor ( $>10 \mathrm{pF}$ ) between the
output and the inverting input of the device. This small capacitor compensates for the input capacitance of the FET.
3. CAPACITIVE LOADS: When driving large capacitive loads ( $>100 \mathrm{pF}$ ), it is suggested that a small resistor ( $\approx 100 \Omega$ ). be connected in series with the output of the device and inside the feedback loop.

## APPLICATIONS

SUGGESTED COMPENSATION FOR UNITY GAIN STABILITY *

INVERTING


NONINVERTING


## *VALUES WERE DETERMINED EXPERIMENTALLY FOR OPTIMUM SPEED AND SETTLING TIME

VERTICAL SCALE: (VOLTS: 2V/DIV.)
HORIZONTAL SCALE: (TIME: 500ns/DIV.)


## FEATURES

- LOW OFFSET VOLTAGE $100 \mu \mathrm{~V}$
- LOW OFFSET VOLTAGE DRIFT
- LOW NOISE
$10 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
- HIGH OPEN LOOP GAIN 600K V/V
- WIDE BANDWIDTH 8 MHz


## APPLICATIONS

- HIGH GAIN INSTRUMENTATION AMPLIFIERS
- PRECISION DATA ACQUISITION
- PRECISION INTEGRATORS
- PRECISION THRESHOLD DETECTORS


## PINOUT

## TOP VIEWS



## DESCRIPTION

The Harris HA-5170 is a precision, JFET input, operational amplifier which features low noise, low offset voltage and low offset voltage drift. Constructed using FET/Bipolar technology, the Harris Dielectric Isolation (DI) process, and laser trimming this amplifier offers low input bias and offset currents. This operational amplifier design also completely eliminates the troublesome errors due to warm-up drift.

Complementing these excellent input characteristics are dynamic performance characteristics never before available from precision operational amplifiers. An $8 \mathrm{~V} / \mu$ s slew rate and 8 MHz bandwidth allow the designer to extend precision instrumentation applications in both speed and bandwidth. These characteristics make the HA-5170 well suited for precision integrator amplifier designs.

The superior input characteristics also make the HA-5170 ideally suited for transducer signal amplifiers, precision voltage followers and precision data acquisition systems.

The HA-5170 is available in metal can (T0-99), 20 pin LCC, and both ceramic and epoxy mini-dip packages.

SCHEMATIC


## ABSOLUTE MAXIMUM RATINGS (Note 1)

$T_{A}=+25^{\circ} \mathrm{C}$ Unless otherwise stated Voltage Between V+ and V-Terminals Differential Input Voltage

Output Short Circuit Duration

## ELECTRICAL CHARACTERISTICS $\quad \mathrm{V}+=15 \mathrm{~V}, \mathrm{v}-=-15 \mathrm{~V}$

| PARAMETER | TEMP. | HA-5170-2 |  |  | HA-5170-5 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Offset Voltage | $\begin{gathered} +250^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 0.1 | $\begin{aligned} & 0.3 \\ & 0.5 \end{aligned}$ |  | 0.1 | $\begin{aligned} & 0.3 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Average Offset Voltage Drift (Note 3) | Full |  | 2 | 5 |  | 2 | 5 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Bias Current | $+25^{\circ} \mathrm{C}$ |  | 20 3 | $\begin{gathered} 100 \\ 30 \end{gathered}$ |  | 20 0.1 | $\begin{gathered} 100 \\ 2 \end{gathered}$ | pA $\mathrm{nA}$ |
| Bias Current Average Drift | Full |  | 3 |  |  | 3 |  | $\mathrm{pA}^{\circ}{ }^{\circ} \mathrm{C}$ |
| Offset Current | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 3 | $\begin{gathered} 30 \\ 5 \end{gathered}$ |  | 3 | $\begin{aligned} & 60 \\ & 0.1 \end{aligned}$ | $\mathrm{pA}$ $\mathrm{nA}$ |
| Offset Current Average Drift | Full |  | 0.3 |  |  | 0.3 |  | $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ |
| Common Mode Range | Full | $\pm 10$ | $\begin{gathered} +15.1 \\ -12 \end{gathered}$ |  | $\pm 10$ | $\begin{gathered} +15.1 \\ -12 \end{gathered}$ |  | V |
| Differential Input Resistance | $+25^{\circ} \mathrm{C}$ |  | $6 \times 10^{10}$ |  |  | $6 \times 10^{10}$ |  | $\Omega$ |
| Input Capacitance | $+250 \mathrm{C}$ |  | 12 |  |  | 12 |  | pF |
| Input Noise Voltage 0.1 Hz to 10 Hz (Note 3) | $+250 \mathrm{C}$ |  | 0.5 | 5 |  | 0.5 | 5 | $\mu V_{p-p}$ |
| Input Noise Voltage Density (Note 3) $\begin{aligned} & f_{0}=10 \mathrm{~Hz} \\ & f_{0}=100 \mathrm{~Hz} \\ & f_{0}=1000 \mathrm{~Hz} \end{aligned}$ | $+25^{\circ} \mathrm{C}$ |  | $\begin{aligned} & 20 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{gathered} 150 \\ 50 \\ 25 \end{gathered}$ |  | $\begin{aligned} & 20 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 150 \\ & 50 \\ & 25 \end{aligned}$ | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Input Noise Current Density. (Note 3) $\begin{aligned} & f_{0}=10 \mathrm{~Hz} \\ & f_{0}=100 \mathrm{~Hz} \\ & f_{0}=1000 \mathrm{~Hz} \end{aligned}$ | $+25^{\circ} \mathrm{C}$ |  | $\begin{aligned} & .05 \\ & .01 \\ & .01 \\ & \hline \end{aligned}$ |  | , | $\begin{aligned} & .05 \\ & .01 \\ & .01 \\ & \hline \end{aligned}$ |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Large Signal Voltage Gain (Note 4) | $\begin{gathered} +250^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ | $\begin{aligned} & 300 \mathrm{~K} \\ & 200 \mathrm{~K} \end{aligned}$ | 600K |  | $\begin{aligned} & 300 \mathrm{~K} \\ & 250 \mathrm{~K} \end{aligned}$ | 600 K |  | $\begin{aligned} & V / V \\ & V / V \end{aligned}$ |
| Common Mode Rejection Ratio (Note 5) | Full | 85 | 100 |  | 90 | 100 |  | dB |
| Closed Loop Bandwidth (AVCL $=+1$ ) | $+25^{\circ} \mathrm{C}$ | 4 | 8 |  | 4 | 8 |  | MHz |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Output Voltage Swing (Note 6) | $+25^{\circ} \mathrm{C}$ | $\pm 10$ | $\pm 12$ |  | $\pm 10$ | $\pm 12$ |  | V |
| Full Power Bandwidth (Note 7) | $+25^{\circ} \mathrm{C}$ | 80 | 120 |  | 80 | 120 | . | kHz |
| Output Current (Note 8) | $+25^{\circ} \mathrm{C}$ | $\pm 10$ |  |  | $\pm 10$ |  |  | mA |
| Output Resistance (Note 9) | $+25^{\circ} \mathrm{C}$ |  | 45 |  |  | 45 |  | $\Omega$ |
| TRANSIENT RESPONSE |  |  |  |  |  |  |  |  |
| Rise Time | $+25^{\circ} \mathrm{C}$ |  | 45 | 100 |  | 45 | 100 | ns |
| Slew Rate | $+25{ }^{\circ} \mathrm{C}$ | 5 | 8 |  | 5 | 8 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Settling Time (Note 10) | $+250 \mathrm{C}$ |  | 1 |  |  | 1 |  | $\mu \mathrm{s}$ |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Supply Current | Full |  | 1.9 | 2.5 |  | 1.9 | 2.5 | mA |
| Power Supply Rejection Ratio (Note 11) | Full | 85 | 105 |  | 90 | 105 |  | dB |

NOTES:

1. Absolute maximum ratings are limiting values, applied individually beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied.
2. Derate at $6.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ for operation at ambient temperatures above $+75^{\circ} \mathrm{C}$.
3. Parameter is not $100 \%$ tested. $90 \%$ of all units meet or exceed these specifications.
4. $\mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$.
5. $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ D. C .
6. $R_{L}=2 k \Omega$.
7. $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$; Full power bandwidth guaranteed based on slew rate measurement using $\mathrm{FPBW}=\frac{\text { SLEW RATE }}{2 \pi \text { VPEAK }}$
8. $\mathrm{V}_{\text {OUT }}=10 \mathrm{~V}$.
9. Output resistance measured under open loop conditions ( $\mathrm{f}=100 \mathrm{~Hz}$ ).
10. Settling time is measured to $0.1 \%$ of final value for a 10 V output step and $A V=-1$.
11. $V_{\text {SUPP }}= \pm 5 \mathrm{~V}$ D. C. to $\pm 20 \mathrm{~V}$ D. C.

Vos ADJUSTMENT


LARGE SIGNAL RESPONSE VERTICAL SCALE: 5V/Div. HORIZONT-AL SCALE: 500ns/Div.


LOW FREQUENCY NOISE TEST CIRCUIT


LARGE AND SMALL SIGNAL RESPONSE CIRCUIT


SMALL SIGNAL RESPONSE VERTICAL SCALE: $10 \mathrm{mV} /$ Div. HORIZONTAL SCALE: 100ns/Div.


HA-5170 LOW FREQUENCY NOISE ( 0.1 Hz To 10 Hz )


VERTICAL SCALE: 200nV/Div. (Noise Referred to Input) 5mVDiv. At Output, AVCL $=25,000$
HORIZONTAL SCALE: 1 Sec./Div.

INPUT VOLTAGE NOISE VS. FREQUENCY


POWER SUPPLY REJECTION
RATIO VS. FREQUENCY


OFFSET VOLTAGE VS. TEMPERATURE DRIFT OF REPRESENTATIVE UNITS


BIAS CURRENT VS. TEMPERATURE


COMMON MODE REJECTION RATIO VS. FREQUENCY


SMALL SIGNAL BANDWIDTH \& PHASE MARGIN VS. LOAD CAPACITANCE


NORMALIZED AC PARAMETERS VS. SUPPLY VOLTAGE


NORMALIZED AC PARAMETERS VS. TEMPERATURE


OPEN LOOP FREQUENCY RESPONSE


OUTPUT VOLTAGE SWING VS. FREQUENCY \& SUPPLY VOLTAGE


MAXIMUM OUTPUT VOLTAGE SWING
VS. LOAD RESISTANCE


CLOSED LOOP FREQUENCY RESPONSE FOR VARIOUS CLOSED LOOP GAINS


# H HARRIS MA=5180/80A 

## FEATURES

- ULTRA LOW BIAS CURRENT
- LOW POWER SUPPLY CURRENT
- LOW OFFSET VOLTAGE
0.5 mV (max.)
- BANDWIDTH
- SLEW RATE
$7 \mathrm{~V} / \mu \mathrm{s}$


## APPLICATIONS

- ELECTROMETER AMPLIFIER DESIGNS
- PHOTO CURRENT DETECTORS
- PRECISION, LONG-TERM INTEGRATORS
- LOW DRIFT SAMPLE \& HOLD CIRCUITS
- VERY HIGH IMPEDANCE BUFFERS
- HIGH IMPEDANCE BIOLOGICAL MICRO PROBES


## DESCRIPTION

The HARRIS HA-5180/5180A is an ultra low input bias current, JFET input, monolithic operational amplifier which also features low power, low offset voltage and excellent AC characteristics. Employing FET/Bipolar construction coupled with dielectric isolation this operational amplifier offers the lowest input bias currents (250fA typ.) available in any monolithic operational amplifier. The HA$5180 / 5180 \mathrm{~A}$ has another unique feature in which the offset bias current may be nulled by externally adjusting the offset voltage. For applications which require precision performance the HA-5180A offers an input offset voltage of 0.5 mV (max) while the HA-5180 offers 3 mV (max.)

The HA-5180/5180A also offers excellent AC performance not previously available in similar hybrid or monolithic op amp designs. The 2 MHz bandwidth and $7 \mathrm{~V} / \mu$ s slew rate of the HA-5180/5180A extends the bandwidth and speed for applications such as very low drift sample and hold amplifiers and photo-current detectors. Other applications include use in electrometer designs, $\mathrm{pH} /$ Ion sensitive electrodes, low current oxygen sensors, long term precision integrators and very high impedance buffer measurement designs.

The HA-5180/5180A is packaged in an 8-pin (T0-99) can and an 8lead cerdip and is pin compatible with most existing op amp configurations. The case of the T0-99 package is internally connected to pin 8 so that it may be connected to the same potential as the input. This feature helps minimize stray leakage to the case, helps shield the amplifier from external noise and reduces common mode input capacitance.

## PINOUT




## SCHEMATIC



## ABSOLUTE MAXIMUM RATINGS (Note 1)

$\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ Unless otherwise stated Voltage Between V+ and V- Terminals Differential Input Voltage

Output Short Circuit Duration

Indefinite

Power Dissipation (Note 2)
Operating Temperature Range

## HA-5180/5180A-2

HA-5180/5180A-5
Storage Temperature Range

300 mW
$-55^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}$

ELECTRICAL RATINGS $\mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}$

| PARAMETER | TEMP. | 5180A-2 |  |  | 5180A-5 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Offset Voltage | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 0.1 | 0.5 1 |  | 0.1 | 0.5 1 | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Average Offset Voltage Drift | Full |  | 5 |  |  | 5 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Bias Current (note 3) | $+25^{\circ} \mathrm{C}$ |  | 250 | 1000 |  | 250 | 1000 | fA |
|  | Full |  | 100 | 500 |  | 6 | 30 | pA |
| Offset Current (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 30 | 200 |  | 30 | 200 | fA |
|  | Full |  | 6 | 30 |  | 1 | 5 | pA |
| Common Mode Range | Full | $\pm 10$ | $\pm 12$ |  | $\pm 10$ | $\pm 12$ |  | V |
| Differential Input Resistance | $+25^{\circ} \mathrm{C}$ |  | $10^{12}$ |  |  | $10^{12}$ |  | $\Omega$ |
| Input Noise Voltage, 0.1 Hz to 10 Hz | $+25^{\circ} \mathrm{C}$ |  | 5 |  |  | 5 |  | $\mu \mathrm{Vp}-\mathrm{p}$ |
| Input Noise Voltage Density | $+25^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |
| $\mathrm{fo}_{0}=10 \mathrm{~Hz}$ |  |  | 200 |  |  | 200 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{fo}=100 \mathrm{~Hz}$ |  |  | 120 |  |  | 120 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{fo}=1000 \mathrm{~Hz}$ |  |  | 70 |  |  | 70 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Input Noise Current ( $f=1 \mathrm{kHz}$ ) | $+25^{\circ} \mathrm{C}$ |  | 0.01 |  |  | 0.01 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Large Signal Voltage Gain (Note 4) | $+25^{\circ} \mathrm{C}$ | 200k | 1M |  | 200k |  |  |  |
| Common Mode Rejection Ratio (Note 5) | Full | $\begin{gathered} 150 k \\ 90 \end{gathered}$ | 110 |  | 150 k 90 | 110 |  | $\begin{gathered} \mathrm{V} / \mathrm{V} \\ \mathrm{~dB} \end{gathered}$ |
| Closed Loop Bandwidth (AVCL $=+1$ ) | $+25^{\circ} \mathrm{C}$ |  | 2 |  |  | 2 |  | MHz |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Output Voltage Swing (Note 6) | $+25^{\circ} \mathrm{C}$ | $\pm 10$ | $\pm 12$ |  | $\pm 10$ | $\pm 12$ |  | V |
|  | Full | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Full Power Bandwidth (Note 7) | $+25^{\circ} \mathrm{C}$ |  | 110 |  |  | 110 |  | kHz |
| Output Current (Note 8) | $+25^{\circ} \mathrm{C}$ | $\pm 10$ | $\pm 15$ |  | $\pm 10$ | $\pm 15$ |  | mA |
| Output Resistance (Note 9) | $+25^{\circ} \mathrm{C}$ |  | 25 |  |  | 25 |  | $\Omega$ |
| TRANSIENT RESPONSE |  |  |  |  |  |  |  |  |
| Overshoot | $+25^{\circ} \mathrm{C}$ |  | 30 | 50 |  | 30 | 50 | \% |
| Rise Time | $+25^{\circ} \mathrm{C}$ |  | 75 |  |  | 75 |  | ns |
| Slew Rate | $+25^{\circ} \mathrm{C}$ | 4 | 7 |  | 4 | 7 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Settling Time (Note 10) | +250 |  | 2 |  |  | 2 |  | $\mu \mathrm{s}$ |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Supply Current | Full |  | 0.7 | 1 |  | 0.8 | 1 | mA |
| Power Supply Rejection Ratio (Note 11) | Full | 85 | 105 |  | 85 | 105 |  | dB |

ELECTRICAL RATINGS $\mathrm{v}+=15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}$

| PARAMETER | TEMP. | 5180-2 |  |  | 5180-5 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Offset Voltage | ${ }_{\text {Full }}^{+250}$ |  | 1 | 3 4 |  | 1 | 3 | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Average Offset Voltage Drift | Full |  | 5 |  |  | 5 |  | $\mu \mathrm{V} / \mathrm{O}^{\circ} \mathrm{C}$ |
| Bias Current (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 250 | 1000 |  | 250 | 1000 | fA |
|  | Full |  | 100 | 500 |  | 6 | 30 | pA |
| Offset Current (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 30 | 200 |  | 30 | 200 | fA |
|  | Full |  | 6 | 30 |  | 1 | 5 | pA |
| Common Mode Range | Full | $\pm 10$ | $\pm 12$ |  | $\pm 10$ | $\pm 12$ |  | V |
| Differential Input Resistance | $+25^{\circ} \mathrm{C}$ |  | $10^{12}$ |  |  | $10^{12}$ |  | $\Omega$ |
| Input Noise Voltage, 0.1 Hz to 10 Hz | $+25^{\circ} \mathrm{C}$ |  | 5 |  |  | 5 |  | Vp-p |
| Input Noise Voltage Density $\mathrm{fo}_{0}=10 \mathrm{~Hz}$ | $+25^{\circ} \mathrm{C}$ |  | 200 |  |  | 200 |  | $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{fo}_{0}=100 \mathrm{~Hz}$ |  |  | 120 |  |  | 120 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{fo}_{0}=1000 \mathrm{~Hz}$ |  |  | 70 |  |  | 70 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Input Noise Current ( $\mathrm{f}=1 \mathrm{kHz}$ ) | $+25^{\circ} \mathrm{C}$ |  | 0.01 |  |  | 0.01 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Large Signal Voltage Gain (Note 4) | $+25^{\circ} \mathrm{C}$ | 200k | 1M |  | 200k | 1M |  | V/V |
|  | Full | 150k |  |  | 150k |  |  | V/V |
| Common Mode Rejection Ratio (Note 5) | Full | 90 | 110 |  | 90 | 110 |  | dB |
| Closed Loop Bandwidth (AVCL $=+1$ ) | $+25^{\circ} \mathrm{C}$ |  | 2 |  |  | 2 |  | MHz |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Output Voltage Swing (Note 6) | $+25^{\circ} \mathrm{C}$ | $\pm 10$ | $\pm 12$ |  | $\pm 10$ | $\pm 12$ |  | V |
|  | Full | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Full Power Bandwidth (Note 7) | $+25^{\circ} \mathrm{C}$ |  | 110 |  |  | 110 |  | kHz |
| Output Current (Note 8) | $+25^{\circ} \mathrm{C}$ | $\pm 10$ | $\pm 15$ |  | $\pm 10$ | $\pm 15$ |  | mA |
| Output Resistance (Note 9) | $+25^{\circ} \mathrm{C}$ |  | 25 |  |  | 25 |  | $\Omega$ |
| TRANSIENT RESPONSE |  |  |  |  |  |  |  |  |
| Overshoot | $+25^{\circ} \mathrm{C}$ |  | 30 | 50 |  | 30 | 50 | \% |
| Rise Time | $+25^{\circ} \mathrm{C}$ |  | 75 |  |  | 75 |  | ns |
| Slew Rate | $+25^{\circ} \mathrm{C}$ | 4 | 7 |  | 4 | 7 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Settling Time (Note 10) | $+25^{\circ} \mathrm{C}$ |  | 2 |  |  | 2 |  | $\mu \mathrm{s}$ |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Supply Current | Full |  | 0.7 | 1 |  | 0.8 | 1 | mA |
| Power Supply Rejection Ratio (Note 11) | Full | 85 | 105 |  | 85 | 105 |  | dB |

NOTES:

1. Absolute maximum ratings are limiting values, applied individually beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied.
2. Derate at $6.9 \mathrm{~mW} / \mathrm{o}^{\mathrm{C}}$ for operation at ambient temperatures above $+75^{\circ} \mathrm{C}$
3. This parameter is guaranteed by design and is not $100 \%$ tested.
4. $V_{O U T}= \pm 10 \mathrm{~V} ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$. Gain $\mathrm{dB}=20 \log 10 A v$.
5. $V_{C M}= \pm 10 V$ D.C.
6. $R_{L}=2 k$
7. $R_{L}=2 k, V_{\text {peak }}=10 \mathrm{~V}$; Full power bandwidth guaranteed based on slew rate measurement using $F P B W=\frac{\text { SLEW RATE }}{2 \pi V \text { PEAK }}$
8. $V_{\text {OUT }}= \pm 10 \mathrm{~V}$.
9. Output resistance specified under open loop conditions $(f=100 \mathrm{~Hz})$
10. Settling time is specified to $0.1 \%$ of final value for a 10 V output step and $A V=-1$.
11. $V_{\text {SUPP }}= \pm 5 \mathrm{~V}$ D.C. to $\pm 20 \mathrm{~V}$ D.C.

SMALL SIGNAL BANDWIDTH AND PHASE MARGIN
VS. LOAD CAPACITANCE


NORMALIZED AC PARAMETERS
VS. TEMPERATURE


PSRR VS. FREQUENCY


SUPPLY CURRENT VS. TEMPERATURE


INPUT VOLTAGE NOISE VS. FREQUENCY


CMRR VS. FREQUENCY


SETTLING TIME FOR VARIOUS OUTPUT STEP VOLTAGES


OPEN LOOP FREQUENCY RESPONSE


BIAS CURRENT VS. TEMPERATURE


OUTPUT VOLTAGE SWING VS. FREQUENCY


OUTPUT VOLTAGE SWING VS. LOAD RESISTANCE


The HA-5180/5180A offers one of the lowest input bias currents of any monolithic operational amplifier and is ideal for use in applications for measuring signals from very high impedance or very low current sources. To fully utilize the capabilities of the HA-5180/5180A care should be taken to minimize noise pickup and current leakage paths with the use of shielding and guarding techniques and by placing the device as close as possible to the signal source. The small size and low quiesent current (possible battery operation) of the HA-5180/5180A allows easy installation at the signal source or inside a probe. The HA-5180/ 5180A is internally compensated and is capable of driving long signal cables which have several hundred pF capacitive loading.

If it is not possible to place the HA-5180 very close to the signal source then the use of shielded coaxial cable will offer the best isolation of the high impedance signal line from external noise sources. However, the effects of leakage, capacitance and vibrational noise should be taken into account when using coaxial cables. Leakage can be minimized by using cables with very high insulation resistance (such as polyethylene or Virgin Teflon). For example, the current to voltage converter circuit (as shown in Fig. 1) will eliminate leakage across the insulation of the cable by forcing the signal line to the same potential as the shield. This circuit also provides fast response to input signals because the cable capacitance is never forced to be charged or discharged. However, the cable capacitance directly increases the input capacitance of the circuit and could cause the circuit to become unstable; if so, adding capacitance across Rf will stablilize the circuit again. Leakage can also be reduced in the high-impedance non-inverting configuration (see Fig. 2) by bootstrapping the shield to the same potential as the signal source instead of ground. If low closed-loop gains are used, the non-inverting configuration could also become unstable due to the positive feedback to the input through the cable capacitance. One method of compensating this circuit is to place a small (low leakage) capacitor from the input to ground. This technique will also reduce the effective capacitance presented to the signal source. When large closed-loop gains and/or long cable lengths are used, a buffer should be added to the circuit to drive the shield.


Figure 1. CURRENT TO VOLTAGE CONVERTER


Figure 2. VERY HIGH IMPEDANCE NON-INVERTING AMPLIFIER

When using coaxial cable with the HA-5180 the cable should be kept as rigid and vibration free as possible. Frictional movement of the shield over the insulation can generate electrical charge which is picked up by the high impedance signal line as noise. Movement and bending of the cable can also cause charge. movement due to small changes in cable capacitance and capacitance to surrounding objects. Another source of noise currents is that which is generated by the movement of a conductor in a magnetic feild.

For lowest leakage at the device inputs either use a teflon IC socket or connect the signal line to the HA-5180/5180A inputs using teflon standoffs. A guard ring, as shown in Fig. 3, applied to both sides of the pc board and bootstrapped to the same potential as the input signal will minimize leakage paths across the pc board. Pin 8 of the T0-99 can, which is internally tied to the case, should also be tied to the bootstrap potential to help minimize noise pickup and leakage currents across the package insulation. This technique will also reduce common mode input capacitance.

Cleanliness of circuit boards and components is also important for achieving low leakage currents. Printed circuit boards and components should be thoroughly cleaned by using a low residue solvent such as TMC Freon, rinsed by deionized water and dried with nitrogen. The circuit board should be protected from high contamination and high humidity environments. A good quality conformal coating with low dielectric absorption provides the best protection from humidity and contamination.

Input protection is generally not necessary when designing with the HA-5180/5180A. Many electrometer type devices, especially CMOS, require elaborate zener protection schemes which may compromise overall performance. The Harris dielectric isolation process and JFET input design enables the HA-5180/5180A to withstand input signals several volts beyond either supply and large differential signals equal to the rail-to-rail supply voltage without damage or degradation of performance.



Figure 4. SLEW RATE AND TRANSIENT RESPONSE TEST CIRCUIT

Figure 3. GUARD RING EXAMPLE


Figure 5. SUGGESTED OFFSET ADJUSTMENT CIRCUIT

LARGE SIGNAL RESPONSE
VERTICAL SCALE (Volts: 5V/DIV INPUT)
(Volts: 2V/DIV OUTPUT)
HORIZONTAL SCALE (TIME: $500 \mathrm{~ns} / \mathrm{DIV}$ )


SMALL SIGNAL RESPONSE
VERTICAL SCALE (Volts: 100 mV /DIV INPUT) (Volts: $50 \mathrm{mV} /$ DIV OUTPUT)
HORIZONTAL SCALE (TIME: 500ns/DIV)


## FEATURES

| - FAST SETTLING TIME | 70 ns |
| :--- | ---: |
| - VERY HIGH SLEW RATE | $200 \mathrm{~V} / \mu \mathrm{s}$ |
| - WIDE GAIN-BANDWIDTH | 150 MHz |
| - POWER BANDWIDTH | 6.5 MHz |
| - LOW OFFSET VOLTAGE | 3 mV |
| - INPUT VOLTAGE NOISE | $6 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ |

- MONOLITHIC BIPOLAR CONSTRUCTION


## APPLICATIONS

## - FAST, PRECISE D/A CONVERTERS

- HIGH SPEED SAMPLE-HOLD CIRCUITS
- PULSE AND VIDEO AMPLIFIERS
- WIDEBAND AMPLIFIERS
- REPLACE COSTLY HYBRIDS


## SCHEMATIC



## general description

HA-5190/5195 are monolithic operational amplifiers featuring an ultimate combination of speed, precision, and bandwidth. Employing monolithic bipolar construction coupled with dielectric isolation, these devices are capable of delivering an unparalleled $200 \mathrm{~V} / \mu \mathrm{s}$ slew rate with a settling time of 70 ns ( $0.1 \%$, 5 V output step). These truly differential amplifiers are designed to operate at gains $\geq 5$ without the need for external compensation. Other outstanding HA-5190/5195 features are 150 MHz gain-bandwidth-product and 6.5 MHz full power bandwidth. In addition to these dynamic characteristics, these amplifiers also have excellent input characteristics such as 3 mV offset voltage and 6.0 nV input voltage noise (at 1 kHz ).
With $200 \mathrm{~V} / \mu \mathrm{s}$ slew rate and 70 ns settling time, these devices make ideal output amplifiers for accurate, high speed D/A.converters or the main components in high speed sample/hold circuits. 150 MHz gain-bandwidth-product, 6.5 MHz power bandwidth, and 5 mV offset voltage make HA-5190/5195 ideally suited for a variety of pulse and wideband video amplifier applications.

The HA-5190/5195 are available in metal can (TO-5), 20 pin LCC, and 14 pin ceramic packages.
At temperatures above +750 C , a heat sink is required for HA5190. (See note 2). HA-5190 is specified over the -550C to $+125^{\circ} \mathrm{C}$ range while HA-5195 is specified from $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$.

## PINOUTS



TOP VIEWS


CASE TIED TO VLH0032 PINOUT

## ABSOLUTE MAXIMUM RATINGS

Voltage between $\mathrm{V}+$ and V - Terminals
Differential Input Voltage
Output Current
Internal Power Dissipation (Note 2)
Operating Temperature Range: (HA-5190)
(HA-5195)
Storage Temperature Range

50 mA (Peak)
870mW (Cerdip); 1W (TO-8) Free Air $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+750 \mathrm{C}$
$-65^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+150^{\circ} \mathrm{C}$

ELECTRICAL CHARACTERISTICS VSUPPLY $= \pm 15$ Volts; $R_{L}=200$ ohms, unless otherwise specified.

|  |  | $\begin{gathered} H A-5190 \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  | $\begin{gathered} \text { HA-5195 } \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | TEMP | MIN | TYP | MAX | MIN | TYP | MAX | UNITS |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Offset Voltage | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { FULL } \end{gathered}$ |  | 3.0 | $\begin{gathered} 5.0 \\ 10.0 \end{gathered}$ |  | 3.0 | $\begin{gathered} 6 \\ 10.0 \end{gathered}$ | $\begin{gathered} \mathrm{mV} \\ \mathrm{mV} \end{gathered}$ |
| Average Offset Voltage Drift | FULL |  | 20 |  |  | 20 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Bias Current | $\begin{aligned} & +25^{\circ} \mathrm{C} \\ & \text { FULL } \end{aligned}$ |  | 5 | $\begin{aligned} & 15 \\ & 20 \end{aligned}$ |  | 5 | $15$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Offset Current | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { FULL } \end{gathered}$ |  | 1 | $\begin{aligned} & 4 \\ & 6 \end{aligned}$ |  | 1 | $\begin{aligned} & 4 \\ & 6 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Input Resistance | +250 ${ }^{\circ}$ |  | 10 |  |  | 10 |  | Kohms |
| Input Capacitance | $+25^{\circ} \mathrm{C}$ |  | 1.0 |  |  | 1.0 |  | pF |
| Common Mode Range | FULL | $\pm 5$ |  |  | $\pm 5$ |  |  | V |
| Input Noise Voltage ( $f=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{g}}=0 \Omega$ ) | $+25^{\circ} \mathrm{C}$ |  | 6 |  |  | 6 |  | $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Large Signal Voltage Gain (Note 3) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { FULL } \end{gathered}$ | $\begin{gathered} 15 K \\ 5 K \end{gathered}$ | 30K |  | $\begin{gathered} 10 \mathrm{~K} \\ 5 \mathrm{~K} \end{gathered}$ | 30K |  | $\begin{aligned} & V / V \\ & V / V \end{aligned}$ |
| Common-Mode Rejection Ratio (Note 4) | FULL | 74 |  |  | 74 |  |  | dB |
| Gain-Bandwidth-Product (Notes 5 \& 6) | $+250 \mathrm{C}$ |  | 150 |  |  | 150 |  | MHz |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Output Voltage Swing (Note 3) | FULL | $\pm 5$ | $\pm 8$ |  | $\pm 5$ | $\pm 8$ |  | $v$ |
| Output Current (Note 3) | +250 ${ }^{\circ}$ | 25 | 30 |  | 25 | 30 |  | mA |
| Output Resistance | +250 ${ }^{\circ}$ |  | 30 |  |  | 30 |  | Ohms |
| Full Power Bandwidth (Note 3 \& 7) | $+25^{\circ} \mathrm{C}$ | 5 |  |  | 5 | 6.5 |  | MHz |
| TRANSIENT RESPONSE (Note 8) |  |  |  |  |  |  |  |  |
| Rise Time | $+25^{\circ} \mathrm{C}$ |  | 13 | 18 |  | 13 | 18 | ns |
| Overshoot | $+25^{\circ} \mathrm{C}$ |  | 8 |  |  | 8 |  | \% |
| Slew Rate | $+25^{\circ} \mathrm{C}$ | 160 | 200 |  | 160 | 200 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Settling Time: |  |  |  |  |  |  |  |  |
| 5 V Step to 0.1\% | +2500 |  | 70 |  |  | 70 |  | ns |
| 5 V Step to 0.01\% | $+25^{\circ} \mathrm{C}$ |  | 100 |  |  | 100 |  | ns |
| 2.5V Step to 0.1\% | +250C |  | 50 |  |  | 50 |  | ns |
| 2.5V Step to 0.01\% | +250 ${ }^{\circ}$ |  | 80 |  |  | 80 |  | ns |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |  |
| Supply Current | . FULL |  | 19 | 28 |  | 19 | 28 | mA |
| Power Supply Rejection Ratio (Note 9) | FULL | 70 | 90 |  | 70 | 90 |  | dB |

## NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied.
2. Derate at $8.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ for operation at ambient temperatures above $+75^{\circ} \mathrm{c}$. Heat sinking required at temperatures above $+75^{\circ} \mathrm{c}$. $\mathrm{T}_{J A}=115{ }^{\circ} \mathrm{C} / \mathrm{W}$; $\mathrm{TJC}_{J}=35{ }^{\circ} \mathrm{C} / \mathrm{W}$. Thermalloy model 6007 heat sink recommended.
3. $\mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{C}_{\mathrm{L}}<10 \mathrm{pF}, \mathrm{V} 0= \pm 5 \mathrm{~V}$
4. $\mathrm{V}_{\mathrm{CM}}= \pm 5 \mathrm{~V}$.
5. $\mathrm{V}_{0}=90 \mathrm{mV}$.
6. $\mathrm{AV}=10$.
7. Full power bandwidth guaranteed based on slew rate measurement using FPBW $=\frac{\text { Slew Rate }}{2 \pi V_{\text {peak }}}$.
8. Refer to Test Circuits section of data sheet.
9. $V_{\text {SUPPLY }}= \pm 5 \mathrm{VDC}$ to $\pm 15 \mathrm{VDC}$

## TEST CIRCUITS

## LARGE AND SMALL SIGNAL RESPONSE

 TEST CIRCUIT*

$$
A V=5
$$

${ }^{*} \mathrm{C}_{\mathrm{L}} \leq 10 \mathrm{pF}$

LARGE SIGNAL RESPONSE
Vertical Scale: (Volts: $A=0.5 \mathrm{~V} / D i v ., B=4.0 \mathrm{~V} /$ Div.) Horizontal Scale: (Time: 100ns/Div.)


SMALL SIGNAL RESPONSE
Vertical Scale: (Volts: $A=50 \mathrm{mV} / D i v ., B=100 \mathrm{mV} /$ Div.) Horizontal Scale: (Time: 100ns/Div.)

B
VOUT $-5 \mathrm{~F}-10 \%$


## SETTLING TIME TEST CIRCUIT



* Load Capacitance should be less than 10pF.
** It is recommended that resistors be carbon composition and that feedback and summing network ratios be matched.
*** SETTLE POINT (Summing Node) capacitance should be less than 10 pF . For optimum settling time results, it is recommended that the test circuit be constructed directly onto the device pins. A Tektronix 568 Sampling Oscilloscope with S-3A sampling heads is recommended as a settle point monitor.
$\mathrm{V}+=+15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise stated.

INPUT OFFSET VOLTAGE AND BIAS CURRENT VS. TEMPERATURE


OUTPUT VOLTAGE SWING
VS. FREQUENCY


NORMALIZED AC PARAMETERS
VS. LOAD CAPACITANCE


OPEN LOOP FREQUENCY RESPONSE


NORMALIZED AC PARAMETERS VS. TEMPERATURE


INPUT NOISE VOLTAGE AND NOISE CURRENT VS. FREQUENCY


OUTPUT VOLTAGE SWING
VS. LOAD RESISTANCE


COMMON MODE REJECTION RATIO
VS. FREQUENCY


POWER SUPPLY CURRENT
VS. TEMPERATURE


SETTLING TIME FOR VARIOUS OUTPUT STEP VOLTAGES


POWER SUPPLY REJECTION RATIO VS. FREQUENCY


1. POWER SUPPLY DECOUPLING: Although not absolutely necessary, it is recommended that all power supply lines be decoupled with $0.01 \mu \mathrm{~F}$ ceramic capacitors to ground. Decoupling capacitors should be located as near to the amplifier terminals as possible.
2. STABILITY CONSIDERATIONS: HA-5190/5195 is stable at gains $\geq 5$. Gains $<5$ are covered elsewhere in this data sheet. Feedback resistors should be of carbon composition located as near to the input terminals as possible.
3. WIRING CONSIDERATIONS: Video pulse circuits should be built on a ground plane. Minimum point to point connections directly to the amplifier terminals should be used. When ground planes cannot be used, good single point grounding techniques should be applied.
4. OUTPUT SHORT CIRCUIT: HA-5190/5195 does not have output short circuit protection. Short circuits to ground can be tolerated for approximately 10 seconds. Short circuits to either supply will result in immediate destruction of the device.
5. HEAVY CAPACITIVE LOADS: When driving heavy capacitive loads ( $\geq 100 \mathrm{pF}$ ) a small resistor ( $\approx 100 \Omega$ ) should be conected in series with the output and inside the feedback loop.

APPLICATIONS

## SUGGESTED COMPENSATION FOR UNITY GAIN STABILITY

## NONINVERTING



Vertical Scale: (Volts: 2V/Div.)
Horizontal Scale: (Time: 100ns/Div.)

* Values were determined experimentally for optimum speed and settling time.

R1 and C1 should be optimized for each particular application to ensure best overall frequency response.

INVERTING


VIDEO PULSE AMPLIFIER/75 $\Omega$ COAXIAL DRIVER


VIDEO PULSE AMPLIFIER COAXIAL LINE DRIVER


FAST DAC OUTPUT BUFFER


Vertical Scale: (Volts: 2V/Div.) Horizontal Scale: (Time: 50ns/Div.)

$$
B=V_{\text {OUT }} \quad C=\text { DIGITAL INPUT }
$$



[^1]
## FEATURES

- OPERATES DIRECTLY OFF 120V/240V AC LINE NO POWER SUPPLY REQUIRED
- 50 Hz OR 60 Hz OPERATION
- PRODUCES POWER SAVINGS FROM 10\% TO 50\% FOR MOTORS WITH LIGHT OR VARIABLE LOADS
- SCR OUTPUT STAGE TRIGGERS TRIAC DIRECTLY
- LOAD ANTICIPATOR SENSES SHOCK LOADS AND RESPONDS INSTANTLY WITH FULL POWER
- WITHSTANDS LINE SURGES TO 3500V
- CAUSES MOTOR TO RUN QUIETER, COOLER
- CAN BE MOUNTED INSIDE MOTOR
- NEEDS ONLY 3 RESISTORS, 3 CAPACITORS AND A TRIAC TO ASSEMBLE COMPLETE CONTROLLER


## APPLICATIONS

- MACHINE TOOLS
- INDUSTRIAL SEWING MACHINES
- HEAT PUMPS
- PRESSES
- CONVEYORS
- DISC PACK DRIVES
- ANY APPLICATION WHERE FOR SOME OF THE TIME THE MOTOR IS DRIVING LESS THAN ITS RATED LOAD


## DESCRIPTION

The HV-1000 and HV-1000A are energy saving, induction motor, control circuits designed to reduce the power consumed by single phase induction motors. HV-1000 is for 120V AC use and HV-1000A for 240V AC use.

The controller circuit senses the load on the motor and then controls a TRIAC to apply reduced voltage to lightly loaded motors, full voltage to heavily loaded motors.

The HV-1000/1000A are available in a 16 lead plastic DIP. Ideal for mounting inside induction motors, they can also be mounted in a heat sunk circuit box for external, after market application.

## PINOUT



## FUNCTIONAL DIAGRAM



Input Voltage (With 5k Input Resistor)
Input Voltage (Without Input Resistor)
Power Dissipation
Operating Temperature Range
3500 VPEAK
$\pm 400 \mathrm{VPEAK}$
500 mW
00 C to $+75{ }^{\circ} \mathrm{C}$

Storage Temperature
$-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 seconds)
$300^{\circ} \mathrm{C}$
500 mA

## ELECTRICAL CHARACTERISTICS See Note (a)

HV-1000/1000A using its internal power factor settings (pins 4, 5, 6, 7 shorted together). See Figure 1 for definition of $\theta \mathrm{c}$, the current zero crossing, and $\theta \mathrm{t}$, the TRIAC trigger point. Frequency $=$ both 50 Hz and 60 Hz unless otherwise stated.

| PARAMETER | DEFINITION | MIN | TYP | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Skew (b) | Difference Between Positive and <br> Negative $\theta \mathrm{t}$ for $\theta \mathrm{c}=32^{\circ}$ | 0 | $\pm 6.5$ |  | Degrees |
| Load Anticipator <br> Trip Point (60Hz Operation) | Value of $\theta \mathrm{c}$ at which Load <br> Anticipator Trips at 60 Hz | 16 | 23 |  | Degrees |
| Load Anticipator (c) <br> Trip Point (50Hz Operation) | Value of $\theta \mathrm{c}$ at which Load <br> Anticipator Trips at 50 Hz | 13 | 19 |  | Degrees |
| Full Load Power Factor <br> Setting | Value of $\theta \mathrm{c}$ at which $\theta \mathrm{c}=\theta \mathrm{t}$ | 39 | 43 | 47 | Degrees |
| Full Load Power Factor (d) | Power Factor when $\theta \mathrm{c}=\theta \mathrm{t}$ | .68 | .73 | .77 | Power <br> Factor |
| No Load Power Factor <br> Setting | Value of $\theta \mathrm{c}$ when $\theta \mathrm{t}=146^{\circ}$ | 32 |  | Degrees |  |
| Maximum Input Voltage | Breakover Voltage of Input <br> Protection SCRs | 400 | 500 |  | VPEAK |
| Current Drain | RMS Input Current to chip <br> (Pin 16) | 2.0 | mA <br> RMS |  |  |
| Maximum Output Voltage | Breakover Voltage of Output Stage <br> with Input to Chip Biased Normally <br> with AC Power | 600 | 800 |  | VPEAK |

## NOTES:

(a) No guarantee of power savings can be given since the savings achieved depend entirely on the motor and its application. However, for a completely unloaded motor driving only a flywheel or a pulley, power savings of $50 \%$ are typical. It is not uncommon to observe savings of as much as $80 \%$. In all applications the percentage of power saved will depend on how much of the time the motor runs lightly loaded. Harris Application Note 542 covers the subject of selecting suitable applications.
(b) The presence of skew results in partial rectification of the AC power through the motor and reduced power savings. The skew numbers shown here may decrease the power savings of an unloaded motor as indicated on a rotating wheel type, electric, utility power meter by approximately $10 \%$ maximum.

The skew is greatest at no load ( $\theta \mathrm{c}=320$ ) and decreases linearly to zero as the motor approaches full load.
(c) The effect of a shock load is to shift $\theta \mathrm{c}$ (the current zero crossing) temporarily closer to the voltage zero crossing. If the shock is severe enough to perturb $\theta$ c all the way back to
the load anticipator trip point, the HV-1000 will discontinuously switch (trip) to full power. The anticipator trip point is increased by the absolute value of an external potentiometer, 10k ohms increasing it about 6 degrees. A circuit utilizing an external potentiometer is shown in Figure 6.
(d) This full load power factor is typical of a wide variety of U.S., single phase, 60 Hz , capacitor start induction motors of power levels between $1 / 4 \mathrm{HP}$ and 1 HP . Many other motors, both larger and smaller and operating at 50 Hz , can also be driven satisfactorily by this power factor setting. However, there are some motors for which this full load power factor setting is not satisfactory, being either too high or too low. To suit these motors, a potentiometer must be added as shown in Figure 6. The potentiometer should then be adjusted so that full voltage is applied to the motor ( $\theta \mathrm{c}=\theta \mathrm{t}$ ) when the motor is fully loaded. An oscilloscope and a dynamometer are required to do this setup precisely, although other loading means can be substituted for a dynamometer, if none is available. The absolute value of the potentiometer determines the range of adjustment, a $5 k$ potentiometer giving a much larger range of adjustment than a 1 k potentiometer.

Induction motors run at a speed which depends primarily on the supply frequency, little on voltage. They draw almost a constant current regardless of the load - the motor responds to load with a change in power factor. Thus, a lightly loaded motor wastes energy by heating its windings with inductive current. The HV-1000/1000A measures the load using the current phase angle and then saves power by applying to the motor only sufficient voltage to drive the load.(1) The voltage is adjusted by TRIAC phase control.

The controller chip triggers a TRIAC which is in series with the motor. This varies the RMS voltage across the motor. The resulting voltage waveform across the motor is shown at the top of Figure 1. A motor can be characterized by the relation between the two parameters $\theta \mathrm{c}$ and $\theta \mathrm{t}$, shown in Figure 1 for a typical motor. At point $A$, the motor is running fully loaded with full voltage applied, as it was designed. At point $B$, the motor is running lightly loaded with voltage reduced to the point of stalling. The function of the controller is to force the motor to operate along the load line $A B$, rather than $A C$ which it does naturally. Figure 2 shows an example of the typical power savings which results when the controller chip is incorporated in a motor.

The key features of the circuit are firstly that all analog processing is carried out with the circuitry running entirely on 50 Hz 60 Hz alternating current. Direct current is not used at all. Secondly it is integrated using dielectric isolation, with junction breakdowns of 400V. Junctions are stacked in both the input regulator and the SCR output stage so that the composite breakdown voltage of these stages is $\pm 800 \mathrm{~V}$.

The analog processing which achieves the control function is explained conceptually in Figure 3. At any given load condition, the controller tries to force the motor current phase $\theta \mathrm{c}$ to a pre-programmed set phase. The phase to voltage converter measures the difference between the set phase and $\theta \mathrm{c}$, and increments a pedestal voltage at a rate proportional to the difference, delaying the trigger point $\theta \mathrm{t}$, where a reference ramp intersects the pedestal. The delayed triggering reduces the voltage applied to the motor, decreasing the motor winding current so that $\theta \mathrm{c}$ is forced to the set phase by the modulation of $\theta \mathrm{t}$. The set phase is itself a slow function of $\theta \mathrm{t}$, which produces the sloping controller characteristic fo Figure 1. This is achieved via the feedback path from the output stage to the phase to voltage converter.

An additional feature of the phase to voltage converter is the load anticipator. If $\theta \mathrm{c}$ is typically more than 0.42 ms less than the set phase for 60 Hz operation, which means the motor has received a sudden heavy load, the full line voltage is immediately applied to the motor. This allows the motor to respond at once to a step function load. If the load is abruptly removed, the controller cuts back the voltage applied to the motor over a time period set by the external time constant capacitor. This mechanism is described in more detail in Harris Application Note 542.
(1) This circuit principle was first described by F. J. Nola in U.S. Pat. 4052648.
 Induction Motor


FIGURE 2
Power Savings as a Function of Load for a $1 / 3$ HP Motor


FIGURE 3
Relation of the Voltage and Current Waveforms to the Analog Processing Function

Improvement of the efficiency of single phase induction motors may be achieved in two ways. For motors which drive a steady load equal to their rated capacity, the best method is to use a run capacitor with an auxiliary winding. This causes the internal field structure of the motor to resemble that of a three phase motor, an inherently more efficient arrangement. However, if a capacitor run motor is used to drive less than its rated load, its power consumption will usually be greater than a motor without a run capacitor. If this is the case for a significant fraction of the time, a run capacitor is not effective for improving efficiency. By contrast an electronic energy saving motor controller produces significant improvements in efficiency for lightly loaded motors, and is therefore, the best choice for motors which spend a significant part of their time lightly loaded. Electronic energy saving controllers are useful for machine tools, industrial sewing machines, heat pumps, presses, conveyors, disc pack drives, and commercial washing machines; in other words for any application where the load on the motor is either variable or ill defined. Run capacitors are useful for refrigerators, air conditioners, and ventilation fans - all applications where the load on the motor is steady and well defined. An electronic energy saving controller should not be applied in a circumstance where a motor is driving a constant, steady load
equal to its rated load. In this circumstance the power dissipated in the TRIACs may actually increase the total power usage. However, it sometimes happens that induction motors are relatively conservatively designed, and the real power capability of the motor is greater than that stated. This may come about, for instance, because the motor may have been designed to operate with worst case low line voltage, say, 100 V for a nominal 115V motor. In such a circumstance, an electronic energy saving controller can produce useful savings, because in reality, the conservative design of the motor is causing it to be operating at less than its full capability. This circumstance can be tested experimentally by connecting a power meter to the motor and then adjusting the set power factor with a potentiometer on the controller circuit to test whether reduced power consumption can be obtained. Once set up in this way, the controller will continue to give the motor just sufficient voltage to drive the load in hand, even if the line voltage drifts high. In other words, the energy saving controller also acts as a line voltage regulator. This is especially beneficial in areas where the line voltage fluctuates, since high line voltage can cause an induction motor to consume excessive amounts of power. For more information see Harris Application Note 542 "Using the HV-1000 Induction Motor Energy Saver".

## APPLICATION CIRCUITS



## Basic Circuit

Figure 4 shows the basic application circuit for HV-1000. This circuit would be suitable for a $1 / 2 \mathrm{HP}$ motor. For smaller or larger motors, the time constant capacitor (between pins 2 and 3 ) and snubber capacitor should be scaled in proportion to the size of the motor.

## Operation with a Motor Switch

We recommend that the HV-1000 circuit should be permanently wired to the motor so that HV-1000 and motor are
switched together. However, if this is not possible and a switch has to be placed in series with the motor between the motor and HV-1000, the circuit of Figure 5 should be used. The $0.01 \mu \mathrm{~F}(600 \mathrm{~V})$ capacitor keeps the phase sense property of HV-1000 alive while the switch is open, ensuring a smooth start-up when the switch is closed.


FIGURE 5
Application Circuit with Switch on Motor

## To Adjust the Phase Setting

When it is required to adjust the full load, power factor setting, a potentiometer should be added as shown in Figure 6. The larger the absolute value of the potentiometer, the greater the range of adjustment. 1 k ohms is recommended as a starting
point if potentiometer adjustment is required. Adding the potentiometer also increases sensitivity of the load anticipator, a 10k potentiometer advances the anticipator trip point by 6 degrees. In general the smallest absolute value of potentiometer that covers the desired range of adjustment should be used. 10k ohms is the maximum potentiometer value normally needed.


FIGURE 6
Application Circuit for HV-1000/1000A with Potentiometer to get Increased Anticipator Sensitivity and Adjustable Phase Setting

## Electronic Override

Pin 13 is a TTL logic input which commands full output power. It can be activated with a switch as shown in Figure 7. The diode between pins 13 and 1 needs 5 V capability, it is to prevent negative potentials being applied to pin 13.


FIGURE 7
Application Circuit for HV-1000/1000A Illustrating Electronic Override

NOTES:
(a) Stability: A small number of motors, primarily amongst the larger (above 1 HP ) single phase motors may not necessarily run in a stable fashion with the application circuit of Figure 4. The symptoms are irregular vibration and repeated jerky application of full power to the motor. An oscilloscope placed in differential mode across pins 2 and 3 will show rapid fluctuations in voltage instead of the steady voltage levels characteristic of control equilibrium. This and similar effects are described in Harris Application Note 542. The problem is helped by increasing the inertia on the shaft (e.g., adding a flywheel), by increasing the time constant capacitor and sometimes by adding a potentiometer and adjusting it for smaller power savings. If all these measures fail it may be that a special application circuit will be needed as described in Application Note 542. The effect is dependent on which company manufactured the motor.
(b) Selection of components: The TRIAC used should have a current rating which allows the locked motor current of the motor (often three or more times the run current) to be conducted for as long as this may persist. Normally heat sinking will be required to conduct away the heat of the TRIAC. The 5 k input resistor only performs a useful purpose during voltage surges in excess of 600 V . When this happens, internal crowbar clamps on chip between pins 1 and 16 break over and momentarily conduct about an ampere, causing thousands of volts to be dropped across the 5 k resistor. For this reason the physically large size of a 1 W resistor is needed, otherwise the terminals of the resistor would arc over. The time constant capacitor between pins 2 and 3 is normally chosen to be the smallest value that will allow the motor to run in a stable fashion. If it is chosen too large, the HV-1000 will not throttle back the voltage as quickly, if the load suddenly decreases. This effect reduces the power savings.
Data Sheet Index ..... 3-2
Ordering Information ..... 3-3
Standard Products Packaging Availability ..... 3-3
Analog Switches Glossary ..... 3-4
Selection Guide ..... 3-5
Product Information ..... 3-6

## ABSOLUTE MAXIMUM RATINGS

As with all semiconductors, stresses listed under "Absolute Maximum Ratings" may be applied to devices (one at a time) without resulting in permanent damage. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The conditions listed under "Electrical Characteristics" are the only conditions recommended for satisfactory operation.

## Product Index

Page
HI-200 Dual SPST CMOS Analog Switch ..... 3-6
HI-201 Quad SPST CMOS Analog Switch ..... 3-12
HI-201HS High Speed Quad SPST CMOS Analog Switch. ..... 3-18
HI-300 thru 307 CMOS Analog Switches ..... 3-27
HI-381/384/387/390 CMOS Analog Switches ..... 3-32
HI-5040 thru 5051 CMOS Analog Switches ..... 3-37
HI-5046A and HI-5047A CMOS Analog Switches ..... 3-37

## Ordering Information



Standard Products Packaging Availability

| PACKAGE | PLASTIC DIP 3- |  | CERAMIC DIP 1- |  |  |  |  |  |  | CERAMIC <br> MINI DIP 7- |  |  |  | METAL CAN 2- |  |  |  |  | SURFACE MOUNT |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \text { LCC } \\ 4- \end{gathered}$ | $\begin{gathered} \text { PLCC } \\ \text { 4P. } \end{gathered}$ |  |  |  |  |  |  |  |  |  |
| TEMPERATURE | -5 | -7 |  |  |  |  |  |  |  | -1 | -2 | -4 | -5 | -7 | -8 | -9 | -2 | -4 | -5 | -8 | -1 | -2 | -4 | -5 | -8 | -8 | -5 |
| DEVICE NUMBER |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{HI}-200 \\ & \mathrm{HI}-201 \\ & \mathrm{HI}-201 \mathrm{HS} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  | X | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{array}{\|l} \hline \mathrm{X} \\ \mathrm{x} \\ \mathrm{X} \\ \hline \end{array}$ |  |  |  |  |  | X | X | $x$ | $x$ | X | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  |
| $\begin{aligned} & \mathrm{HI}-300 \\ & \mathrm{HI}-301 \\ & \mathrm{HI}-302 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \hline \end{aligned}$ |  |  | X <br> X <br> x <br> X |  | x <br>  <br> x <br> x |  | X <br> X <br> X <br> X |  |  |  |  |  |  | $\begin{array}{\|l} \hline X \\ X \end{array}$ |  | $\begin{array}{\|l\|} \hline X \\ X \end{array}$ | $\begin{array}{\|l\|} \hline x \\ x \end{array}$ |  |  |
| $\begin{aligned} & \mathrm{HI}-303 \\ & \mathrm{HI}-304 \\ & \mathrm{HI}-305 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \hline \end{aligned}$ |  |  | X <br> X <br> X |  |  <br>  <br>  <br> X <br> X |  | X <br> X <br> X |  |  |  |  |  |  | $\begin{array}{\|l} \hline X \\ X \\ \hline \end{array}$ |  | $X$ <br> X | X <br> X |  |  |
| $\begin{aligned} & \mathrm{HI}-306 \\ & \mathrm{HI}-307 \\ & \mathrm{HI}-381 \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & x \\ & \hline \end{aligned}$ |  |  | X <br> X <br> X |  | $x$ <br>  <br>  <br> x |  | $x$ <br>  <br> x <br> x |  |  |  |  |  |  | X |  | X | X |  |  |
| $\begin{aligned} & \mathrm{HI}-384 \\ & \mathrm{HI}-387 \\ & \mathrm{HI}-390 \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & x \\ & \hline \end{aligned}$ |  |  | 1 <br> $X$ <br> X <br>  |  |  <br>  <br> X <br> X |  |  <br>  <br> X <br> X |  |  |  |  |  |  | X |  | X | X |  |  |
|  | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  |  | $X$ <br>  <br> X <br> X |  | $x$ <br> $x$ <br> x |  | X <br> X <br> x |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{HI}-5043 \\ & \mathrm{HI}-5044 \\ & \mathrm{HI}-5045 \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ |  |  | $X$ <br> $X$ <br> X |  | $X$ <br>  <br> X <br> X |  |  <br>  <br>  <br>  |  |  |  |  |  |  |  |  |  |  | $\begin{aligned} & x \\ & x \end{aligned}$ |  |
| $\begin{aligned} & \mathrm{HI}-5046 \\ & \mathrm{HI}-5046 \mathrm{~A} \\ & \mathrm{HI}-5047 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \hline \end{aligned}$ |  |  | $X$ <br> $X$ <br> X |  | $X$ <br>  <br>  <br> X |  |  <br>  <br> X <br> X |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{HI}-5047 \mathrm{~A} \\ & \mathrm{HI}-5048 \\ & \mathrm{HI}-5049 \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{x} \\ & \mathrm{X} \end{aligned}$ |  |  | $x$ <br> $X$ <br> X |  | $X$ <br> $X$ <br> X |  | X <br> X <br> x |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{HI}-5050 \\ & \mathrm{HI}-5051 \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \end{aligned}$ |  |  | X |  | X <br> X |  | X <br> X |  |  |  |  |  |  |  |  |  |  |  |  |

## Analog Switches Glossary

ANALOG SIGNAL RANGE ( $\pm$ Vs) - The maximum safe input voltage range.

BREAK-BEFORE-MAKE-DELAY (tOPEN) - The elapsed time between the turn-off of one switch and the corresponding turn-on of another switch for a common change in logic state. This delay is measured between the $50 \%$ points of the output transitions.

CHANNEL INPUT CAPACITANCE (CSOFF) The capacitance between the analog input and ground with the channel "OFF." This capacitance consists primarily of the source-body capacitance.

CHANNEL OUTPUT CAPACITANCE (CDOFF) The capacitance between the analog output and ground with the channel "OFF". This capacitance consists of the sum of the drain-body capacitances.

CHANNEL OUTPUT CAPACITANCE (CDON) - The capacitance between the analog output and ground with the channel "ON".

CHARGE INJECTION - The amount of charge transferred to a specified load capacitance due to the switch changing state.

CROSSTALK - The amount of cross coupling from an "OFF" analog input to the output of another "ON" channel output.

DIGITAL INPUT CAPACITANCE - The capacitance between a digital input and ground.

INPUT LOW LEAKAGE CURRENT (IAL) - The current measured at the digital input with a logic low applied.

INPUT LOW THRESHOLD ( $\mathrm{V}_{\mathrm{AL}}$ ) - The maximum allowable voltage that can be applied to the digital inputs and still be recognized by the device as a low input.

INPUT HIGH LEAKAGE CURRENT (IAH) - The current measured at the digital input with a logic high applied.

INPUT HIGH THRESHOLD ( $\mathbf{V}_{\mathbf{A H}}$ ) - The minimum voltage that can be applied to the digital inputs and still be recognized by the device as a high input.

INPUT TO OUTPUT CAPACITANCE (CDSOFF) - The capacitance between the analog input and output when the channel is "OFF".
"OFF" INPUT LEAKAGE CURRENT (ISOFF) - The current measured at the input of an "OFF" channel with a a specified voltage applied to both input and output. This current consists largely of the diode leakage current of the source- body junctions.

OFF ISOLATION - The feedthrough of an applied signal through an "OFF" switch to the output. This feedthrough occurs through the source-body and drain-body capacitances and has a greater effect at high frequencies.
"OFF" OUTPUT LEAKAGE CURRENT (IDOFF) - The current measured at the output of an "OFF" channel with a specified voltage applied to both input and output. This current is due largely to the diode leakages of the drainbody junctions.
"ON" CHANNEL LEAKAGE CURRENT (IDON) - The current flowing through the source-body and drain body junctions of the "ON" channel. This current is measured with a specified voltage applied to both the input and output.
"ON" RESISTANCE (RON) - The series "ON" channel resistance measured between the input and output terminals under a specified range of input voltages.

SUPPLY CURRENT (IS) - The current required from the power supply to operate the switch in a no load condition.

SWITCH TURN "OFF" TIME (tOFF) - The time required to deactivate an "ON" switch to an "OFF" state. This time is measured from the $50 \%$ point of the logic input change to the time the output reaches $10 \%$ of the initial value.

SWITCH TURN "ON" TIME (tON) - The time required to activate an "OFF" switch to an "ON" state. This time is measured for the $50 \%$ point of the logic input to the time the output reaches $90 \%$ of the final value.

## Selection Guide

CMOS SWITCHES

| FUNCTION | DEVICE | RON ( $\Omega$ ) (TYP) | $\begin{aligned} & \text { ID(OFF)(NA) } \\ & \text { (TYP) } \end{aligned}$ | $\begin{gathered} \mathbf{t}(\mathrm{ON})(\mathrm{NS}) \\ \text { (TYP) } \end{gathered}$ | $\begin{gathered} \mathrm{t}(\mathrm{OFF})(\mathrm{NS}) \\ \text { (TYP) } \end{gathered}$ | $\mathrm{P}_{\mathrm{D}}(\mathrm{mW})$ <br> (TYP) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SPST | HI-5040 | 50 | 0.5 | 370 | 280 | 1.5 |
| $2 \times$ SPST | HI-200 | 55 | 1 | 240 | 180 | 15 |
|  | HI-300 | 35 | 0.04 | 210 | 160 | 1 |
|  | HI-304 | 35 | 0.04 | 210 | 160 | 0.3 |
|  | HI-381 | 35 | 0.04 | 210 | 160 | 1 |
|  | HI-5048 | 25 | 0.5 | 370 | 280 | 1.5 |
|  | HI-5041 | 50 | 0.5 | 370 | 280 | 1.5 |
| $4 \times$ SPST | HI-201 | 55 | 1 | 180 | 155 | 15 |
|  | HI-201HS | 30 | 0.3 | 30 | 40 | 120 |
| SPDT | HI-301 | 35 | 0.04 | 210 | 160 | 1 |
|  | HI-305 | 35 | 0.04 | 210 | 160 | 0.3 |
|  | HI-387 | 35 | 0.04 | 210 | 160 | 1 |
|  | HI-5050 | 25 | 0.5 | 370 | 280 | 1.5 |
|  | HI-5042 | 50 | 0.5 | 370 | 280 | 1.5 |
| $2 \times$ SPDT | HI-303 | 35 | 0.04 | 210 | 160 | 1 |
|  | HI-307 | 35 | 0.04 | 210 | 160 | 0.3 |
|  | HI-390 | 35 | 0.04 | 210 | 160 | 1 |
|  | HI-5051 | 25 | 0.5 | 370 | 280 | 1.5 |
|  | HI-5043 | 50 | 0.5 | 370 | 280 | 1.5 |
| DPST | HI-5044 | 50 | 0.5 | 370 | 280 | 1.5 |
| $2 \times$ DPST | HI-302 | 35 | 0.04 | 210 | 160 | 1 |
|  | HI-306 | 35 | 0.04 | 210 | 160 | 0.3 |
|  | HI-384 | 35 | 0.04 | 210 | 160 | 1 |
|  | HI-5049 | 25 | 0.5 | 370 | 280 | 1.5 |
|  | HI-5045 | 50 | 0.5 | 370 | 280 | 1.5 |
| DPDT | HI-5046A | 25 | 0.5 | 370 | 280 | 1.5 |
|  | HI-5046 | 50 | 0.5 | 370 | 280 | 1.5 |
| 4PST | HI-5047A | 25 | 0.5 | 370 | 280 | 1.5 |
|  | HI-5047 | 50 | 0.5 | 370 | 280 | 1.5 |

NOTE: All data represents typical room temperature specifications at $\pm 15 \mathrm{~V}$ supplies. For guaranteed and tested specifications, consult the device data sheet.

## Dual SPST CMOS Analog Switch

## FEATURES

- ANALOG VOLTAGE RANGE
- ANALOG CURRENT RANGE
- TURN-ON TIME 240 ns
- LOW RON
- LOW POWER DISSIPATION
- TTL/CMOS COMPATIBLE


## APPLICATIONS

- HIGH FREQUENCY ANALOG SWITCHING
- SAMPLE AND HOLD CIRCUITS
- DIGITAL FILTERS
- OP AMP GAIN SWITCHING NETWORKS


## DESCRIPTION

$\mathrm{HI}-200$ is a monolithic device comprising two independently selectable SPST switches which feature fast switching speeds ( 240 ns ) combined with low power dissipation ( 15 mW at 250 C ). Each switch provides low "ON" resistance operation for input signal voltages up to the supply rails and for signal currents up to 80 mA . Employing Dielectric Isolation and CMOS processing, HI-200 operates without any applications problems induced by latch-up or SCR mode phenomena.

All devices provide break-before-make switching and are TTL and CMOS compatible for maximum application versatility. $\mathrm{HI}-200$ is an ideal component for use in high frequency analog switching. Typical applications include signal path switching, sample and hold circuit, digital filters,and op amp gain switching networks.

HI-200 is available in DIP and metal (TO-100) cans. HI-200-2 is specified from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ while $\mathrm{HI}-200-5$ operates from $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$. $\mathrm{HI}-200$ is functionally and pin compatible with other available " 200 series" switches.

## PINOUT

TOP VIEWS



CASE TIED TO V

## FUNCTIONAL DIAGRAM



FOR LOGIC HIGH


## ABSOLUTE MAXIMUM RATINGS

Supply Voltage
VREF to Ground
Digital Input Voltage:
Analog Input Voltage (One Switch)
$44 \mathrm{~V}( \pm 22)$
$+20 \mathrm{~V},-5 \mathrm{~V}$
$+\mathrm{V}_{\text {Supply }}+4 \mathrm{~V}$
$-V_{\text {Supply }}-4 \mathrm{~V}$
$+\mathrm{V}_{\text {Supply }}+2.0 \mathrm{~V}$
-V Supply -2.0 V

Total Power Dissipation*
Operating Temperature
HI-200-2
HI-200-4
HI-200-5
Storage Temperature

NOTES: 1. $V_{\text {OUT }}= \pm 10 \mathrm{~V}$ IOUT $=1 \mathrm{~mA}$
5. $V_{A}=+3 V$ or $V_{A}=O V$ for Both Switches
2. Digital Inputs are MOS gates - Typical Leakage is Less Than 1 nA .
3. $V_{A H}=4.0 \mathrm{~V}$
4. $V_{A}=5 \mathrm{~V}, R_{L}=1 \mathrm{k} \Omega, C_{L}=10 \mathrm{pF}, V_{S}=3 \mathrm{VRMS}, f=100 \mathrm{kHz}$
6. Refter to leakage current measurement diagram on page 3-9

[^2]
(UNLESS OTHERWISE SPECIFIED $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\text {SUPPLY }}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V} \mathrm{~V}_{\mathrm{AL}}=0.8 \mathrm{~V}$ AND $\mathrm{V}_{\text {REF }}=0$ PEN).

ON RESISTANCE vs. ANALOG SIGNAL LEVEL, SUPPLY VOLTAGE AND TEMPERATURE


ON RESISTANCE vs. TEMPERATURE

(HI-200)
ON RESISTANCE vs. ANALOG SIGNAL LEVEL
AND POWER SUPPLY VOLTAGE


(HI-200)
SWITCH TIME vs. TTL LOGIC LEVEL


ON/OFF SWITCH TIME vs. LOGIC LEVEL


SWITCHING WAVEFORMS

${ }^{t_{O N}}, \mathrm{t}_{0 F F}$ (TTL INPUT)
$V_{\text {AH }}=+4.0 \mathrm{~V}$


Top: TTL Input Bottom: Output

Vertical: 2V/Div.
Horizontal: 200ns/Div.
${ }^{t_{O N}}, \mathrm{t}_{\mathrm{OFF}}$ (CMOS INPUT)
$V_{\text {REF }}=O P E N, V_{A H}=+15 \mathrm{~V}$


Top: CMOS Input Vertical: 5V/Div. Bottom: Output

Horizontal: 200ns/Div.

H/201

## Quad SPST CMOS

Analog Switch

## FEATURES

- ANALOG VOLTAGE RANGE
- ANALOG CURRENT RANGE
- TURN-ON TIME
- LOW RON $55 \Omega$
- LOW POWER DISSIPATION
- TTL/CMOS COMPATIBLE


## APPLICATIONS

- HIGH FREQUENCY ANALOG SWITCHING
- SAMPLE AND HOLD CIRCUITS
- DIGITAL FILTERS
- OP AMP GAIN SWITCHING NETWORKS


## DESCRIPTION

$\mathrm{HI}-201$ is a monolithic device comprising four independently selectable SPST switches which feature fast switching speeds (185ns) combined with low power dissipation ( 15 mW at $25^{\circ} \mathrm{C}$ ). Each switch provides low "ON" resistance operation for input signal voltages up to the supply rails and for signal currents up to 80 mA . Employing Dielectric Isolation and CMOS processing, $\mathrm{HI}-201$ operates without any applications problems induced by latch-up or SCR-mode phenomena.

All devices provide break-before-make switching and are TTL and CMOS compatible for maximum application versatility. HI-201 is an ideal component for use in high frequency analog switching. Typical applications include signal path switching, sample and hold circuit, digital filters, and op amp gain switching networks.
$\mathrm{HI}-201$ is available in a 16 lead dual-in-line package and a 20 pin LCC package. HI-201-2 is specified from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ while $\mathrm{HI}-201-5$ operates from $0^{\circ} \mathrm{C}$ to $+75{ }^{\circ} \mathrm{C}$. $\mathrm{HI}-201$ is functionally and pin compatible with other available "200 series" switches.


## ABSOLUTE MAXIMUM RATINGS

Supply Voltage Between Pins 4 and 13
VREF to Ground
Digital Input Voltage:

Analog Input Voltage (One Switch)

$$
\begin{aligned}
& 44 \mathrm{~V}( \pm 22) \\
& +20 \mathrm{~V},-5 \mathrm{~V} \\
& \mathrm{~V}_{\text {Supply }}(+)+4 \mathrm{~V} \\
& \mathrm{~V}_{\text {Supply }}(-)-4 \mathrm{~V} \\
& +\mathrm{V}_{\text {Supply }}+2.0 \mathrm{~V} \\
& -\mathrm{V}_{\text {Supply }}-2.0 \mathrm{~V}
\end{aligned}
$$

| Total Power Dissipation* | 750 mW |
| :---: | :---: |
| Operating Temperature |  |
| HI-201-2 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| HI-201-4 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| HI-201-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| *Derate $8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ Above $\mathrm{T}_{\mathrm{A}}=+75^{\circ} \mathrm{C}$ |  |

Total Power Dissipation*
HI-201-2
HI-201-4
$-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## ELECTRICAL CHARACTERISTICS

Unless Otherwise Specified :
Supplies $=+15 \mathrm{~V},-15 \mathrm{~V} ; \mathrm{V}_{\text {REF }}=0$ pen; $\mathrm{V}_{\text {AH }}($ Logic Level High $)=2.4 \mathrm{~V}, \mathrm{~V}_{\text {AL }}($ Logic Level Low $)=+0.8 \mathrm{~V}$
For Test Conditions consult Performance Characteristics

| PARAMETER | TEMP. | $\begin{gathered} \mathrm{HI}-201-2 \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  | $\begin{gathered} \mathrm{HI}-201-5^{*} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | TYP. | MAX . | MIN. | TYP. | MAX |  |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {S }}$, Analog Signal Range | Full | -15 |  | +15 | -15 |  | +15 | V |
| Ron, On Resistance (Note 1) | $+25^{\circ} \mathrm{C}$ |  | 55 | 70 |  | 55 | 80 | $\Omega 2$ |
|  | Full |  | 80 | 100 |  | 75 | 100 | $\Omega$ |
| IS(OFF). Off Input Leakage Current (Note 6) | $+25^{\circ} \mathrm{C}$ |  | 2 | 5 |  | 2 | 50 | $n \mathrm{~A}$ |
|  | Full |  |  | 500 |  |  | 250 | $n \mathrm{~A}$ |
| $1 \mathrm{D}($ OFF), Off Output Leakage Current (Note 6) | $+25^{\circ} \mathrm{C}$ |  | 2 | 5 |  | 2 | 50 | $n \mathrm{~A}$ |
|  | Full |  |  | 500 |  |  | 250 | $n \mathrm{~A}$ |
| $1 \mathrm{D}(0 \mathrm{~N})$, On Leakage Current ( Note 6) | $+25^{\circ} \mathrm{C}$ |  | 2 | 5 |  | 2 | 50 | nA |
|  | Full |  |  | 500 |  |  | 250 | $n \mathrm{~A}$ |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {AL }}$, Input Low Threshold | Full |  |  | 0.8 |  |  | 0.8 | V |
| VAH, Input High Threshold | Full | 2.4 |  |  | 2.4 |  |  | V |
| IA, Input Leakage Current (High or Low) (Note 2) | Full |  |  | 1.0 |  |  | 1.0 | $\mu \mathrm{A}$ |
| SWITCHING CHARACTERISTICS |  |  |  |  |  |  |  |  |
| topen, Break-Before Make Delay (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 30 |  |  | 30 |  | ns |
| ${ }^{\text {ton }}$, Switch ON Time | $+25^{\circ} \mathrm{C}$ |  | 185 | 500 |  | 185 |  | ns |
| toFF, Switch OFF Time | $+25^{\circ} \mathrm{C}$ |  | 220 | 500 |  | 220 |  | ns |
| "Off Isolation" (Note 4) | $+25^{\circ} \mathrm{C}$ |  | 80 |  |  | 80 |  | dB |
| $\mathrm{C}_{\text {S }}(0 \mathrm{FF})$, Input Switch Capacitance | $+25^{\circ} \mathrm{C}$ |  | 5.5 |  |  | 5.5 |  | pF |
| $\mathrm{CD}(0 \mathrm{FF})$ | +250 ${ }^{\circ}$ |  | 5.5 |  |  | 5.5 |  | pF |
| $C_{D}(0 N)$ | $+25^{\circ} \mathrm{C}$ |  | 11 |  |  | 11 |  | pF |
| $\mathrm{C}_{\text {A }}$, Digital Input Capacitance | $+25^{\circ} \mathrm{C}$ |  | 5 |  |  | 5 |  | pF |
| CDS(OFF), Drain-to-Source Capacitance | $+25^{\circ} \mathrm{C}$ |  | 0.5 |  |  | 0.5 |  | pF |
| POWER REQUIREMENTS (Note 5) |  |  |  |  |  |  |  |  |
| PD, Power Dissipation (Note 5) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 15 | 60 |  | 15 | 60 | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \end{aligned}$ |
| $1+$ Current (Pin 13) | +250 ${ }^{\circ} \mathrm{C}$ |  | 0.5 |  |  | 0.5 |  | mA |
|  | Full |  |  | 2.0 |  |  | 2.0 | mA |
| 1-, Current (Pin 4) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 0.5 | 2.0 |  | 0.5 | 2.0 | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |

NOTES: 1. $V_{\text {OUT }}= \pm 10 \mathrm{~V}$ IOUT $=1 \mathrm{~mA}$
2. Digital Inputs are MOS gates - Typical Leakage is Less Than 1 nA .
3. $V_{A H}=4.0 \mathrm{~V}$
4. $V_{A}=5 \mathrm{~V}, R_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{S}}=3 \mathrm{VRMS}, \mathrm{f}=100 \mathrm{kHz}$
5. $\mathrm{V}_{\mathrm{A}}=+3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}$ for All Switches
6. Refer to leakage current measurement diagram on page 3-15

* Note: HI-201-4 has same specifications as $\mathrm{HI}-201-5$ over the temperature range $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.


DIGITAL INPUT BUFFER
AND LEVEL SHIFTER

ALL N-CHANNEL
BODIES TO V-
ALL P-CHANNEL
BODIES TO V+
EXCEPT AS SHOWN.

(UNLESS OTHERWISE SPECIFIED $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\text {SUPPLY }}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V} \mathrm{~V}_{\mathrm{AL}}=0.8 \mathrm{~V}$ AND $\mathrm{V}_{\text {REF }}=0$ PEN).

ON RESISTANCE vs. ANALOG SIGNAL LEVEL, SUPPLY VOLTAGE AND TEMPERATURE


ON RESISTANCE vs. TEMPERATURE

(HI-201)
ON RESISTANCE vs. ANALOG SIGNAL LEVEL AND POWER SUPPLY VOLTAGE



LOGIC " 0 " = SWITCH ON


Top: TTL Input Bottom: Output

Horizontal: $100 \mathrm{~ns} /$ Div. Vertical: 2V/Div.
${ }^{t_{0 N}}, \mathrm{t}_{\text {OFF }}$ (CMOS INPUT)
$V_{\text {REF }}=O P E N, V_{I N}=+15 \mathrm{~V}$


Top: CMOS Input Bottom: Output

Vertical: 5V/Div.
Horizontal: 100ns/Div.

OFF ISOLATION VS. FREQUENCY


# High Speed Quad SPST CMOS Analog Switch 

## FEATURES

- FAST SWITCHING TIMES
- LOW ON RESISTANCE
$30 \Omega$
- PIN COMPATIBLE WITH STANDARD HI-201
- WIDE ANALOG VOLTAGE RANGE
( $\pm 15 \mathrm{~V}$ SUPPLIES)
- LOW CHARGE INJECTION

10pC ( $\pm 15 \mathrm{~V}$ SUPPLIES)

- TTL COMPATIBLE
- SYMMETRICAL SWITCHING

ANALOG CURRENT RANGE
80 mA

## APPLICATIONS

- HIGH SPEED MULTIPLEXING
- HIGH FREQUENCY ANALOG SWITCHING
- SAMPLE AND HOLD CIRCUITS
- DIGITAL FILTERS
- OP AMP GAIN SWITCHING NETWORKS
- INTEGRATOR RESET CIRCUITS


## DESCRIPTION

The HI-201HS is a monolithic CMOS Analog Switch featuring very fast switching speeds and low ON resistance. This integrated circuit consists of four independently selectable SPST switches and is pin compatible with the industry standard HI-201 switch.

Fabricated using silicon-gate technology and the Harris dielectric isolation process, this TTL compatible device offers improved performance over previously available CMOS analog switches. Featuring maximum switching times of 50 ns , low ON resistance of $50 \Omega$ maximum, and a wide analog signal range, the $\mathrm{HI}-201 \mathrm{HS}$ is designed for any application where improved switching performance, particularly switching speed, is required. (A more detailed discussion on the design and application of the HI-201HS can be found in Application Note \#543).

The HA-201HS is available in both plastic and ceramic 14 pin DIPs as well as a 20 pin LCC package. The HA-201HS-2 is specified over the temperature range from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and the -5 version from $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$. The HA-201HS-4 is also offered from $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.


FUNCTIONAL DIAGRAM


Supply Voltage (Between Pins 4 and 13)
$+V_{\text {SUPPLY }}+4 \mathrm{~V}$
-VSUPPLY -4V
Analog Input Voltage (One Switch)
Pins $2,3,6,7,10,11,14,15$
+VSUPPLY +2.0V
-VSUPPLY -2.0V

Total Power Dissipation (Note 2) Maximum Junction Temperature Operating Temperature

HI-201HS-2
HI-201HS-4
HI-201HS-5
Storage Temperature

750 mW $175{ }^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

| PARAMETER |  | HI-201HS-2 |  |  | HI-201HS-5, -4 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TEMP. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |  |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{S}}$, Analog Signal Range | Full | -15 |  | +15 | -15 |  | +15 | V |
| R ON, On Resistance (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 30 | 50 |  | 30 | 50 | $\Omega$ |
|  | Full |  |  | 75 |  |  | 75 | $\Omega$ |
| $\mathrm{R}_{\text {ON }}$ Match | $+25^{\circ} \mathrm{C}$ |  | 3 |  |  | 3 |  | \% |
| IS(OFF), Off Input Leakage Current | $+25^{\circ} \mathrm{C}$ |  | . 3 | 1 |  | . 3 | 1 | nA |
|  | Full |  |  | 100 |  |  | 50 | $n \mathrm{~A}$ |
| ID(OFF), Off Output Leakage Current | $+25^{\circ} \mathrm{C}$ |  | . 3 | 1 |  | . 3 | 1 | nA |
|  | Full |  |  | 100 |  |  | 50 | nA |
| ${ }^{\prime} \mathrm{D}(0 \mathrm{~N})$, On Leakage Current | $+25^{\circ} \mathrm{C}$ |  | . 1 | 1 |  | . 1 | 1 | nA |
|  | Full |  |  | 100 |  |  | 50 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {AL }}$, Input Low Threshold | Full |  |  | 0.8 |  |  | 0.8 | v |
| $\mathrm{V}_{\text {AH }}$, Input High Threshold | $+25^{\circ} \mathrm{C}$ | 2.0 |  |  | 2.0 |  |  | V |
|  | Full | 2.4 |  |  | 2.4 |  |  | V |
| 'AL, Input Leakage Current (Low) | $+25^{\circ} \mathrm{C}$ |  | 200 |  |  | 200 |  | $\mu \mathrm{A}$ |
|  | Full |  |  | -500 |  |  | -500 | $\mu \mathrm{A}$ |
| ${ }^{\prime}$ AH, Input Leakage Current (High)(Note 9) | $+25^{\circ} \mathrm{C}$ |  | 20 |  |  | 20 |  | $\mu \mathrm{A}$ |
|  | Full |  |  | +40 |  |  | +40 | $\mu \mathrm{A}$ |
| SWITCHING CHARACTERISTICS |  |  |  |  |  |  |  |  |
| ${ }_{\text {ton, Switch ON Time ( }}$ (Note 4) | $+25^{\circ} \mathrm{C}$ |  | 30 | 50 |  | 30 | 50 | ns |
| ${ }_{\text {t }}$ FFFi,Switch OFF Time (Note 4) | $+25^{\circ} \mathrm{C}$ |  | 40 | 50 |  | 40 | 50 | ns |
| t0FF2, Switch OFF Time (Note 4) | $+25^{\circ} \mathrm{C}$ |  | 150 |  |  | 150 |  | ns |
| Output Settling Time 0.1\% | $+25^{\circ} \mathrm{C}$ |  | 180 |  |  | 180 |  | ns |
| "Off Isolation" (Note 5) | $+25^{\circ} \mathrm{C}$ |  | 72 |  |  | 72 |  | dB |
| Crosstalk (Note 6) | $+25^{\circ} \mathrm{C}$ |  | 86 |  |  | 86 |  | dB |
| Charge Injection (Note 7) | $+25^{\circ} \mathrm{C}$ |  | 10 |  |  | 10 |  | pC |
| $\mathrm{C}_{\text {S (0FF) , Input Switch Capacitance }}$ | $+25^{\circ} \mathrm{C}$ |  | 10 |  |  | 10 |  | pF |
| $\mathrm{C}_{\mathrm{D}}(0 \mathrm{FF}), 7$, | $+25^{\circ} \mathrm{C}$ |  | 10 |  |  | 10 |  | pF |
| $\left.C_{D(O N)},\right\} \text { Output Switch Capacitance }$ | $+25^{\circ} \mathrm{C}$ |  | 30 |  |  | 30 |  | pF |
| $\mathrm{C}_{\text {A }}$, Digital Input Capacitance $\quad \therefore \quad \therefore$ | $+25^{\circ} \mathrm{C}$ |  | 18 |  |  | 18 |  | pF |
| $\mathrm{C}_{\text {DS }}$ (0FF), Drain-to-Source Capacitance | $+25^{\circ} \mathrm{C}$ |  | . 5 |  |  | . 5 |  | pF |
| POWER REQUIREMENTS (Note 8) |  |  |  |  |  |  |  |  |
| $\mathrm{Pb}_{\mathrm{D}}$, Power Dissipation | $+25^{\circ} \mathrm{C}$ |  | 120 |  |  | 120 |  | mW |
|  | Full |  |  | 240 |  |  | 240 | mW |
| $1+$ Current (Pin 13) | $+25^{\circ} \mathrm{C}$ |  | 4.5 |  |  | 4.5 |  | mA |
|  | Full |  |  | 10.0 |  |  | 10.0 | mA |
| $1^{-}$, Current (Pin 4) | +250 ${ }^{\circ}$ |  | 3.5 |  |  | 3.5 |  | mA |
|  | Full |  |  | 6 |  |  | 6 | mA |

## NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied.
2. Derate $8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ Above $\mathrm{T}_{\mathrm{A}}=+75^{\circ} \mathrm{C}$
$\theta \mathrm{j} A=100^{\circ} \mathrm{C} / \mathrm{W} \theta \mathrm{jC}=32{ }^{\circ} \mathrm{C} / \mathrm{W}$
3. $\mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}, I_{\text {OUT }}=1 \mathrm{~mA}$
4. $R_{L}=1 \mathrm{k} \Omega, C_{L}=35 \mathrm{pF}, \mathrm{V}_{I N}=+10 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=+3 \mathrm{~V}$
(See Switching Waveforms)
5. $\mathrm{V}_{\mathrm{A}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{~K} \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{V}_{\mathrm{IN}}=3 \mathrm{VRMS}$, $f=100 \mathrm{kHz}$
6. $V_{A}=3 V, R_{L}=1 K \Omega, f=100 \mathrm{kHz}, V_{I N}=3 \mathrm{VRMS}$
7. $C_{L}=1000 \mathrm{pF}, \mathrm{V}_{I N}=0 \mathrm{~V}, \mathrm{R}_{I N}=0 \Omega$
$\Delta \mathrm{Q}=\mathrm{C}_{\mathrm{L}} \times \Delta \mathrm{V}_{0}$
8. $\mathrm{V}_{\mathrm{A}}=3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{A}}=0$ for all switches
9. $V_{A}=4 V$

## TEST CIRCUIT

## SWITCHING TEST CIRCUIT (ton, tOFF1, toFF2)



## SWITCHING WAVEFORMS

LOGIC "O" = SWITCH ON

ton, TOFF(TTL INPUT)
$V_{\text {AH }}=+3.0 \mathrm{~V}$


Top: TTL Input (2V/ON)
Bottom: Output (5V/Div.) Horizontal: $100 \mathrm{~ns} /$ Div.

ON RESISTANCE vs ANALOG SIGNAL LEVEL AND TEMPERATURE


IS(OFF) or ID(OFF) vs TEMPERATURE *


SUPPLY CURRENT vs TEMPERATURE


ON RESISTANCE vs ANALOG SIGNAL LEVEL AND POWER SUPPLY VOLTAGE


ID(ON) vs TEMPERATURE*


T-TEMPERATURE ( ${ }^{\circ} \mathrm{C}$ )

LEAKAGE CURRENT vs ANALOG INPUT VOLTAGE

*THEORETICALLY, LEAKAGE CURRENT WILL CONTINUE TO DECREASE BELOW + $25^{\circ} \mathrm{C}$. BUT DUE TO ENVIRONMENTAL CONDITIONS, LEAKAGE MEASUREMENTS BELOW THIS TEMPERATURE ARE NOT REPRESENTATIVE OF ACTUAL SWITCH PERFORMANCE.

DIGITAL INPUT LEAKAGE CURRENT vs TEMPERATURE*


SWITCHING TIME vs TEMPERATURE


SWITCHING TIME vs POSITIVE SUPPLY VOLTAGE


LEAKAGE CURRENT vs ANALOG INPUT VOLTAGE
$\left(V_{\text {IN }} \geq+14 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}} \leq-14 \mathrm{~V}\right)$


SWITCHING TIME vs POSITIVE AND NEGATIVE SUPPLY VOLTAGE


SWITCHING TIME vs NEGATIVE SUPPLY VOLTAGE

*THEORETICALLY, LEAKAGE CURRENT WILL CONTINUE TO DECREASE BELOW $+25^{\circ} \mathrm{C}$. BUT DUE TO ENVIRONMENTAL CONDITIONS, LEAKAGE MEASUREMENTS BELOW THIS TEMPERATURE ARE NOT REPRESENTATIVE OF ACTUAL SWITCH PERFORMANCE.

SWITCHING TIME vs INPUT LOGIC AMPLITUDE


CHARGE INJECTION vs ANALOG INPUT


OFF ISOLATION vs FREQUENCY


INPUT SWITCHING THRESHOLD vs POSITIVE AND NEGATIVE SUPPLY VOLTAGES


CAPACITANCE vs ANALOG INPUT


CROSSTALK vs FREQUENCY.


SWITCHING CHARACTERISTICS vs INPUT VOLTAGE

Typical delay, toN, t0FF, settling time and switching transients in this circuit.


If $R_{L}$ or $C_{L}$ is increased, there will be corresponding increases in rise and/or fall RC times.

LOGIC INPUT

$\mathrm{t}_{0}$

V0 - OUTPUT SWITCHING WAVEFORMS


VO - OUTPUT SWITCHING WAVEFORMS


## APPLICATION INFORMATION

## LOGIC COMPATIBILITY

The HI-201HS is TTL compatible. Its logic inputs (Pins 1, 8, 9,16 ) are designed to react to digital inputs which exceed a fixed, internally generated TTL switching threshold. The HI201 HS can also be driven with CMOS logic ( $0-15 \mathrm{~V}$ ), although the switch performance with CMOS logic will be inferior to that with TTL logic ( $0-5 \mathrm{~V}$ ).

The logic input design of the $\mathrm{HI}-201 \mathrm{HS}$ is largely responsible for its fast switching speed. It is a design which features a unique input stage consisting of complementary vertical PNP and NPN bipolar transistors. This design differs from that of the standard HI-201 product where the logic inputs are MOS transistors.

Although the new logic design enhances the switching speed performance, it also increases the logic input leakage currents. Therefore, the $\mathrm{HI}-201 \mathrm{HS}$ will exhibit larger digital input leakage currents in comparison to the standard $\mathrm{HI}-201$ product.

## CHARGE INJECTION

Charge injection is the charge transferred, through the internal gate-to-channel capacitances, from the digital logic input to the analog output. To optimize charge injection performance for the HI-201HS, it is advisable to provide a TTL logic input with fast rise and fall times.

If the power supplies are reduced from $\pm 15 \mathrm{~V}$, charge injection will become increasingly dependent upon the digital input frequency. Increased logic input frequency will result in larger output error due to charge injection.

## POWER SUPPLY CONSIDERATIONS

The electrical characteristics specified in this data sheet are guaranteed for power supplies of $\pm \mathrm{V}_{S}= \pm 15 \mathrm{~V}$. Power supply voltages less than $\pm 15 \mathrm{~V}$ will result in reduced switch performance. The following information is intended as a design aid only;

| POWER SUPPLY VOLTAGES |  |
| :---: | :--- |
| $\pm 12 \leq \pm \mathrm{V}_{S} \pm 15 \mathrm{~V}$ | Minimal variation |
| $\pm \mathrm{V}_{\mathrm{S}}< \pm 12 \mathrm{~V}$ | Parametric variation <br> becomes increasingly large <br> (increased ON resistance, <br> longer switching times). |
| $\pm \mathrm{V}_{S}< \pm 10 \mathrm{~V}$ | Not recommended |

## SINGLE SUPPLY

The switch operation of the $\mathrm{HI}-201 \mathrm{HS}$ is dependent upon an internally generated switching threshold voltage optimized for $\pm 15 \mathrm{~V}$, power supplies. The $\mathrm{HI}-201 \mathrm{HS}$ does not provide the necessary internal switching threshold in a single supply system. Therefore, if single supply operation is required, the $\mathrm{HI}-30 \mathrm{O}$ series of switches is recommended. The HI-300 series will remain operational to a minimum +5 V single supply.

Switch performance will degrade as power supply voltage is reduced from optimum levels ( $\pm 15 \mathrm{~V}$ ). So it is recommended that a single supply design be thoroughly evaluated to ensure that the switch will meet the requirements of the application.


## DIGITAL INPUT AND

## LEVEL SHIFTER



CMOS Analog Switches

## FEATURES

$\begin{array}{lr}\text { - ANALOG SIGNAL RANGE ( } \pm 15 \mathrm{~V} \text { SUPPLIES) } & \pm 15 \mathrm{~V} \\ \text { - LOW LEAKAGE (TYP. @ } 25^{\circ} \mathrm{C} \text { ) } & 40 \mathrm{pA} \\ \text { - LOW LEAKAGE (TYP. @ } 125^{\circ} \mathrm{C} \text { ) } & 1 \mathrm{nA} \\ \text { - LOW ON RESISTANCE (TYP. @ 250 } \\ \text { - BREAK-BEFORE-MAKE DELAY (TYP.) } & 35 \Omega \\ \text { - CHARGE INJECTION } & 60 \mathrm{~ns} \\ \text { - TTL, CMOS COMPATIBLE } & 30 \mathrm{pC} \\ \text { - SYMETRICAL SWITCH ELEMENTS } & \\ \text { - LOW OPERATING POWER } & 1.0 \mathrm{~mW}\end{array}$ (TYP. FOR HI-300-303)

## FUNCTIONAL DIAGRAM



TYPICAL SWITCH 300 SERIES

## APPLICATIONS

- SAMPLE AND HOLD i.e. LOW LEAKAGE SWITCHING
- OP AMP GAIN SWITCHING i.e. LOW ON RESISTANCE
- PORTABLE, BATTERY OPERATED CIRCUITS
- LOW LEVEL SWITCHING CIRCUITS
- DUAL OR SINGLE SUPPLY SYSTEMS


## PINOUTS (SWITCH STATES ARE FOR A LOGIC " 1 "INPUT)

DUAL SPST HI-300 \& HI-304
(TOP VIEWS)

DIP


| LOGIC | SWITCH |
| :---: | :---: |
| 0 | OFF |
| 1 | ON |

*The substrate and case are internally tied to $V$-. (The case should not be used as the $V$ - connection, however.)

DUAL DPST HI-302 \& HI-306 (TOP VIEW)
DIP


SPDT HI-301 \& HI-305
(TOP VIEWS)
DIP

*The substrate and case are internally tied to $V$-. (The case should not be used as the $V$ - connection, however.)

DUAL SPDT HI-303 \& HI-307
(TOP VIEW)
DIP


|  | SW 1 | SW 3 |
| :---: | :---: | :---: |
| LOGIC | SW 2 | SW 4 |
| 0 | OFF | ON |
| 1 | ON | OFF |


| ABSOLUTE MAXIMUM RATINGS | (Note 1) |
| :---: | :---: |
| Voltage Between Supplies | $44 \mathrm{~V}( \pm 22 \mathrm{~V})$ |
| Digital Input Voltage | $\mathrm{V}^{+}+4.0 \mathrm{~V}$ |
|  | $\mathrm{~V}^{-}-4.0 \mathrm{~V}$ |
| Analog Input Voltage |  |
|  | $\mathrm{V}^{+1.5 \mathrm{~V}}$ |
|  | $\mathrm{~V}^{-} 1.5 \mathrm{~V}$ |

Total Power Dissipation

| 14 Pin Epoxy DIP | 526 mW |
| :--- | :--- |
| 14 Pin Ceramic DIP | 588 mW |
| 10 Pin Metal Can* | 435 mW |

*Derate $6.9 \mathrm{~mW} / 0^{\circ} \mathrm{C}$ Above $\mathrm{T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$
Operating Temperature $\mathrm{HI}-3 \mathrm{XX}-2 \quad-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ $\mathrm{HI}-3 \mathrm{XX}-5 \quad 0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$

Storage Temperature

## ELECTRICAL CHARACTERISTICS

Unless otherwise specified; Supplies $=+15 \mathrm{~V},-15 \mathrm{~V} ; \mathrm{V}_{\text {IN }}=$ Logic Input.
HI-300-303: VIN - for Logic " 1 " $=4 \mathrm{~V}$, for Logic " 0 " $=0.8 \mathrm{~V}$
HI-304-307: VIN - for Logic " 1 " = 11V, for Logic " 0 " $=3.5 \mathrm{~V}$

| PARAMETER | TEMP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Analog Signal Range | Full | -15 |  | +15 | -15 |  | +15 | V |
| RoN ON Resistance (Note 2) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | $\begin{aligned} & 35 \\ & 40 \end{aligned}$ | $\begin{aligned} & 50 \\ & 75 \end{aligned}$ |  | $\begin{aligned} & 35 \\ & 40 \end{aligned}$ | $\begin{aligned} & 50 \\ & 75 \end{aligned}$ | $\Omega$ |
| ISOFF OFF Input Leakage Current (Note 3) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | $\begin{gathered} 0.04 \\ 1 \end{gathered}$ | $\begin{gathered} 1 \\ 100 \end{gathered}$ |  | $\begin{gathered} 0.04 \\ 0.2 \end{gathered}$ | $\begin{gathered} 5 \\ 100 \end{gathered}$ | $\begin{aligned} & \text { nA } \\ & \text { nA } \end{aligned}$ |
| IDOFF OFF Output Leakage Current (Note 3) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | $\begin{gathered} 0.04 \\ 1 \end{gathered}$ | $\begin{gathered} 1 \\ 100 \end{gathered}$ |  | $\begin{array}{r} 0.04 \\ 0.2 \end{array}$ | $\begin{gathered} 5 \\ 100 \end{gathered}$ | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| $10_{\text {ON }}$ ON Leakage Current (Note 4) | $\begin{gathered} +250^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | $\begin{gathered} 0.03 \\ 0.5 \end{gathered}$ | $\begin{gathered} 1 \\ 100 \end{gathered}$ |  | $\begin{array}{r} 0.03 \\ 0.2 \end{array}$ | $\begin{gathered} 5 \\ 100 \end{gathered}$ | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| VINL Input Low Level* | Full |  |  | 0.8 |  |  | 0.8 | V |
| VINH Input High Level* | Full | 4 |  |  | 4 |  |  | V |
| VINL Input Low Level *** | Full |  |  | 3.5 |  |  | 3.5 | V |
| $V_{\text {INH }}$ Input High Level ** | Full | 11 |  |  | 11 |  |  | V |
| IINL Input Leakage Current (Low) (Note 5) | Full |  |  | 1 |  |  | 1 | $\mu \mathrm{A}$ |
| IINH Input Leakage Current (High) (Note 5) | Full |  |  | 1 |  |  | 1 | $\mu \mathrm{A}$ |
| SWITCHING CHARACTERISTICS |  |  |  |  |  |  |  |  |
| topen Break-Before-Make Delay *** | $+25^{\circ} \mathrm{C}$ |  | 60 |  |  | 60 |  | ns |
| ton Switch On Time* | $+250 \mathrm{C}$ |  | 210 | 300 |  | 210 | 300 | ns |
| toff Switch Off Time * | $+25^{\circ} \mathrm{C}$ |  | 160 | 250 |  | 160 | 250 | ns |
| ton Switch On Time ** | $+25{ }^{\circ} \mathrm{C}$ |  | 160 | 250 |  | 160 | 250 | ns |
| toff Switch Off Time ** | $+25^{\circ} \mathrm{C}$ |  | 100 | 150 |  | 100 | 150 | ns |
| Off Isolation (Note 6) | $+25^{\circ} \mathrm{C}$ |  | 60 |  |  | 60 |  | dB |
| Charge Injection (Note 7) | $+25^{\circ} \mathrm{C}$ |  | 3 |  |  | 3 |  | mV |
| CSOFF Input Switch Capacitance | $+25^{\circ} \mathrm{C}$ |  | 16 |  |  | 16 |  | pF |
| CDOFF Output Switch Capacitance | $+25^{\circ} \mathrm{C}$ |  | 14 |  |  | 14 |  | pF |
| $\mathrm{CD}_{\text {ON }}$ Output Switch Capacitance | $+25^{\circ} \mathrm{C}$ |  | 35 |  |  | 35 |  | pF |
| $\mathrm{C}_{\text {IN }}$ (High) Digital Input Capacitance | $+25^{\circ} \mathrm{C}$ |  | 5 |  |  | 5 |  | pF |
| $\mathrm{C}_{\text {IN }}$ (Low) Digital Input Capacitance | $+25^{\circ} \mathrm{C}$ |  | 5 |  |  | 5 |  | pF |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |  |
| I+Current * (Note 8) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 0.09 | $\begin{gathered} 0.5 \\ 1 \end{gathered}$ |  | 0.09 | $0.5$ | $\underset{\mathrm{mA}}{\mathrm{~mA}}$ |
| 1-Current * (Note 8) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 0.01 | $\begin{gathered} 10 \\ 100 \end{gathered}$ |  | 0.01 | 100 | ${ }_{\mu \mathrm{A}}^{\mu \mathrm{A}}$ |
| 1+Current * (Note 9) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 0.01 | $\begin{gathered} 10 \\ 100 \end{gathered}$ |  | 0.01 | 100 | ${ }_{\mu \mathrm{A}}^{\mu \mathrm{A}}$ |
| I-Current * (Note 9) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 0.01 | $\begin{gathered} 10 \\ 100 \end{gathered}$ |  | 0.01 | 100 | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| 1+Current ** (Note 10) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 0.01 | $\begin{gathered} 10 \\ 100 \end{gathered}$ |  | 0.01 | 100 | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| 1-Current ** (Note 10) | $+25^{\circ} \mathrm{C}$ |  | 0.01 | $\begin{gathered} 10 \\ 100 \end{gathered}$ |  | 0.01 | 100 | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| 1+ Current ** (Note 11) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 0.01 | $\begin{gathered} 10 \\ 100 \end{gathered}$ |  | 0.01 | 100 | ${ }_{\mu \mathrm{A}}^{\mathrm{A}}$ |
| I-Current ** (Note 11) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 0.01 | $\begin{gathered} 10 \\ 100 \end{gathered}$ |  | 0.01 | 100 | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |

* HI-300 thru HI-303 Only; ** HI-304 thru HI-307 Only; *** HI-301, HI-303, HI-305, HI-307 Only


## ELECTRICAL CHARACTERISTICS NOTES:

1. As with all semiconductors, stresses listed under "Absolute Maximum Ratings" may be applied to devices (one at a time) without resulting in permanent damage. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The conditions listed under "Electrical Characteristics" are the only conditions recommended for satisfactory operation.
2. $\mathrm{V}_{\mathrm{S}}= \pm 10 \mathrm{~V}, \mathrm{I}_{\mathrm{OUT}}=-10 \mathrm{~mA}$ On resistance derived from the voltage measured across the switch under the above conditions.
3. $V_{S}= \pm 14 V, V_{D}=\mp 14 \mathrm{~V}$.
4. $V_{S}=V_{D}= \pm 14 \mathrm{~V}$.
5. The digital inputs are diode protected MOS gates and typical leakages of 1 nA or less can be expected.
6. $\mathrm{V}_{\mathrm{S}}=1 \mathrm{~V}_{\mathrm{RMS}}, \mathrm{f}=500 \mathrm{kHz}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$. $C_{L}=$ CFIXTURE + CPROBE, "Off Isolation" $=20 \log V S / V D$.
7. $V_{S}=O V, C_{L}=10,000 \mathrm{pF}$, Logic Drive $=5 \mathrm{~V}$ pulse. $(\mathrm{HI}-300$ -303) Switches are symmetrical; $S$ and $D$ may be interchanged. Logic Drive $=15 \mathrm{~V}$ (HI-304-307)
8. V IN $=4 \mathrm{~V}$ (one input) (all other inputs $=0 \mathrm{~V}$ )
9. V IN $=0.8 \mathrm{~V}$ (all inputs).
10. $\mathrm{V}_{\text {IN }}=15 \mathrm{~V}$ (all inputs).
11. $\mathrm{V}_{\mathrm{IN}}=\mathrm{OV}$ (all inputs).
12. To drive from DTL/TTL circuits, pull-up resistors to +5 V supply are recommended.

## TEST CIRCUITS

## SWITCHING TEST CIRCUIT (tON, tOFF)

| SWITCH TYPE | VINH |
| :---: | :---: |
| HI-300 thru HI-303 | 4 V |
| HI-304 thru HI-307 | 15 V |

BREAK-BEFORE-MAKE TEST CIRCUIT (tBBM)

| SWITCH TYPE | VINH |
| :---: | :---: |
| HI-301, HI-303 | 5 V |
| HI-305, HI-307 | 15 V |




## TYPICAL PERFORMANCE CURVES



DEVICE POWER DISSIPATION VS. SWITCHING FREQUENCY



VS. TEMPERATURE *

$R_{\text {DS }}(O N)$ VS. $V_{D}$ AND POWER SUPPLY VOLTAGE



Typical delay, rise, fall, settling times, and switching transients in this circuit.


If $R_{G E N}, R_{L}$ or $C_{L}$ is increased, there will be proportional increases in rise and/or fall RC times.




## TYPICAL PERFORMANCE CURVES (Continued)



SCHEMATIC DIAGRAMS

SWITCH CELL

DIGITAL INPUT BUFFER AND LEVEL SHIFTER


# H/-381/384/ 387/390 

## CMOS Analog Switches

## FEATURES

- ANALOG SIGNAL RANGE ( $\pm 15 \mathrm{~V}$ SUPPLIES) $\pm 15 \mathrm{~V}$
- LOW LEAKAGE (TYP. @ 250 ${ }^{\circ}$ ) 40pA
- LOW LEAKAGE (TYP @ 1250 ${ }^{\circ}$ ) 1nA
- LOW ON RESISTANCE (TYP. @ 250 ${ }^{\circ}$ ) $35 \Omega$
- BREAK-BEFORE-MAKE DELAY (TYP.) 60ns
- CHARGE INJECTION 30pC
- TTL COMPATIBLE
- SYMMETRICAL SWITCH ELEMENTS
- LOW OPERATING POWER (TYP.)


## FUNCTIONAL DIAGRAM



TYPICAL SWITCH - $\mathbf{3 0 0}$ SERIES

## APPLICATIONS

- SAMPLE AND HOLD i.e. LOW LEAKAGE SWITCHING
- OP AMP GAIN SWITCHING i.e. LOW ON RESISTANCE
- PORTABLE BATTERY OPERATED CIRCUITS
- LOW LEVEL SWITCHING CIRCUITS
- DUAL OR SINGLE SUPPLY SYSTEMS


## DESCRIPTION

The HI-381 through HI-390 series of switches are monolithic devices fabricated using CMOS technology and the Harris dielectric isolation process. These devices are TTL compatible and are available in four switching configurations. (See device pinout for particular switching function with a logic " 1 ". input.)
These switches feature low leakage and supply currents, low and nearly constant ON resistance over the analog signal range, break-before-make switching and low power dissipation.
The HI-381 and HI-387 switches are available in a 14 pin epoxy or ceramic DIP or10 pin metal can. The HI-384 and HI-390 are available in a 16 pin epoxy or ceramic DIP. Each of the individual switch types are available in the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ operating ranges.

PINOUTS (SWITCH STATES ARE FOR A LOGIC " " 1 " INPUT)

*The substrate and case are internally tied to $V-$. (The case should not be used as the $V$ - connection, however.)

DUAL DPST HI-384
(TOP VIEW) DIP


SPDT HI-387
(TOP VIEWS)

*The substrate and case are internally tied to $V-$. (The internally tied to $V-$. (The the $V$ - connection, however.)

DUAL SPDT HI-390 (TOP VIEW)

| LOGIC | SW 1 | SW 2 3 |
| :---: | :---: | :---: |
| SW 4 |  |  |
| 0 | OFF | ON |
| 1 | ON | OFF |


| ABSOLUTE MAXIMUM RATINGS (Note 1) |  |  |
| :---: | :---: | :---: |
| Voltage Between Supplies | $44 \mathrm{~V}( \pm 22)$ | Total Power Dissipation |
| Digital Input Voltage |  | 14 Pin Epoxy DIP |
|  |  | 14 Pin Ceramic DIP |

## ELECTRICAL CHARACTERISTICS NOTES :

1. As with all semiconductors, stresses listed under "Absolute Maximum Ratings" may be applied to devices (one at a time) without resulting in permanent damage. This is a stress rating only, Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The conditions listed under "Electrical Characteristics" are the only conditions recommended for satisfactory operation.
2. $\mathrm{V}_{\mathrm{S}}= \pm 10 \mathrm{~V}$, IOUT $=-10 \mathrm{~mA}$ on resistance derived from the voltage measured across the switch under the above conditions.
3. $\mathrm{V}_{\mathrm{S}}= \pm 14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=\mp 14 \mathrm{~V}$.
4. $V_{S}=V_{D}= \pm 14 \mathrm{~V}$.
5. The digital inputs are diode protected MOS gates and typical leakages of 1 nA or less can be expected.
6. $\mathrm{V}_{\mathrm{S}}=1 \mathrm{~V}_{\mathrm{RMS}}, \mathrm{f}=500 \mathrm{kHz}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$, $C_{L}=C_{F I X T U R E}+$ CPROBE, "off isolation" $=20 \log V_{S} / V_{D}$.
7. $V_{S}=O V, C_{L}=10,000 \mathrm{pF}$, Logic Drive $=5 \mathrm{~V}$ pulse. Switches are symmetrical; $S$ and $D$ may be interchanged.
8. $\mathrm{V} I \mathrm{~N}=4 \mathrm{~V}$. (one input) (all other inputs $=0$ )
9. $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}$. (all inputs)
10. To drive from DTL/TTL circuits, pull-up resistors to +5 V Supply are recommended.

## TEST CIRCUITS

SWITCHING TEST CIRCUIT (tON, TOFF)

| SWITCH TYPE | VINH |
| :---: | :---: |
| HI-381 thru HI-390 | 5 V |


*Inverted logic for HI-381

BREAK-BEFORE-MAKE TEST CIRCUIT (tBBM)

| SWITCH TYPE | VINH |
| :---: | :---: |
| HI-387 and HI-390 | 5 V |



$R_{D S(O N)}$ VS. VD AND POWER SUPPLY VOLTAGE


ISOFF OR IDOFF VS. TEMPERATURE*


IDON VS. TEMPERATURE*


* The net leakage into the source or drain is the $n$-channel leakage minus the $p$-channel leakage. This difference can be positive, negative, or zero depending on the analog voltage and temperature, and will vary greatly from unit to unit.


## OUTPUT ON CAPACITANCE

VS. DRAIN VOLTAGE


DIGITAL INPUT CAPACITANCE
VS. INPUT VOLTAGE



SWITCHING TIME VS. POSITIVE SUPPLY VOLTAGE HI-381 thru HI-390


SWITCHING TIME VS. NEGATIVE SUPPLY VOLTAGE HI-381 thru HI-390


INPUT SWITCHING THRESHOLD VS. POSITIVE SUPPLY VOLTAGE HI-381 thru HI-390


Typical delay, rise, fall, settling times, and switching transients in this circuit.


If $R_{G E N}, R_{L}$ or $C_{L}$ is increased, there will be proportional increases in rise and/or fall RC times.




[^3]

HI-5040 thru HI-5051

## FEATURES

- WIDE ANALOG SIGNAL RANGE $\pm 15 \mathrm{~V}$
- LOW "ON" RESISTANCE (TYP) $25 \Omega$
- HIGH CURRENT CAPABILITY (TYP) 80 mA
- BREAK-BEFORE-MAKE SWITCHING TURN-ON TIME (TYP)

370ns TURN-OFF TIME (TYP) 280ns

- NO LATCH-UP
- INPUT MOS GATES ARE PROTECTED FROM ELECTROSTATIC DISCHARGE
- DTL, TTL, CMOS, PMOS COMPATIBLE


## APPLICA TIONS

- HIGH FREQUENCY SWITCHING
- SAMPLE AND HOLD
- DIGITAL FILTERS
- OP AMP GAIN SWITCHING


## DESCRIPTION

This family of CMOS analog switches offers low-resistance switching performance for analog voltages up to the supply rails and for signal currents up to 80 mA . "ON" resistance is low and stays reasonably constant over the full range of operating signal voltage and current. RON remains exceptionally constant for input voltages between +5 V and -5 V and currents up to 50 mA . Switch impedance also changes very little over temperature, particularly between $0^{\circ} \mathrm{C}$ and $+75^{\circ} \mathrm{C}$. RON is nominally 25 ohms for HI-5048 through HI-5051 and HI-5046A/ 5047A and 50 ת for HI-5040 through HI-5047.

All devices provide break-before-make switching and are TTL and CMOS compatible for maximum application versatility. Performance is further enhanced by Dielectric Isolation processing which insures latch-free operation with very low input and output leakage currents ( 0.8 nA at $\mathbf{2 5}^{\circ} \mathrm{C}$ ). This family of switches also features very low power operation $(1.5 \mathrm{~mW}$ at $25^{\circ} \mathrm{C}$.

There are 14 devices in this switch series which are differentiated by type of switch action and value of RON (see Functional diagram). All devices are available in 16 pin D.I.P. packages. The HI-5040/5050 switches can directly replace IH-5040 series devices and are functionally compatible with the DG 180/190 family. Each switch type is available in the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ performance grades.

## FUNCTIONAL DESCRIPTION

| PART NUMBER | TYPE | R ON |
| :---: | ---: | :---: |
| HI-5040 | SPST | $75 \Omega$ |
| HI-5041 | DUAL SPST | $75 \Omega$ |
| HI-5042 | SPDT | $75 \Omega$ |
| HI-5043 | DUALSPDT | $75 \Omega$ |
| HI-5044 | DPST | $75 \Omega$ |
| HI-5045 | DUALDPST | $75 \Omega$ |
| HI-5046 | DPDT | $75 \Omega$ |
| HI-5046A | DPDT | $30 \Omega$ |
| HI-5047 | 4PST | $75 \Omega$ |
| HI-5047A | 4PST | $30 \Omega$ |
| HI-5048 | DUAL SPST | $30 \Omega$ |
| HI-5049 | DUAL DPST | $30 \Omega$ |
| HI-5050 | SPDT | $30 \Omega$ |
| HI-5051 | DUAL SPDT | $30 \Omega$ |

## FUNCTIONAL DIAGRAM

TYPICAL DIAGRAM


## ABSOLUTE MAXIMUM RATINGS

| Supply Voltage $\left(\mathrm{V}^{+}-\mathrm{V}^{-}\right)$ | 36 V |
| :--- | ---: |
| $\mathrm{~V}_{\mathrm{R}}$ to Ground | $\mathrm{V}^{+}, \mathrm{V}^{-}$ |
| Digital and Analog | $\mathrm{V}^{+}+4 \mathrm{~V}$ |
| Input Voltage | $\mathrm{V}^{-}-4 \mathrm{~V}$ |


| Analog Current (S to D) | 80 mA |
| :--- | ---: |
| Total Power Dissipation |  |
| Operating Temperature |  |
| HI- $50 \mathrm{XX}-2$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| HI-50XX-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
|  |  |
| ${ }^{*}$ Derate $6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=75^{\circ} \mathrm{C}$ |  |

## ELECTRICAL CHARACTERISTICS

Unless Otherwise Specified
Supplies $=+15 \mathrm{~V},-15 \mathrm{~V} ; \mathrm{V}_{\mathrm{R}}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{AH}}($ Logic Level High $)=3.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{AL}}($ Logic Level Low $)=+0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=+5 \mathrm{~V}$
For Test Conditions, consult Performance Characteristics

| PARAMETER | TEMP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ANALOG SWITCH CHARACTERISTICS <br> Analog Signal Range <br> Ron,"ON" Resistance (Note 1a) <br> Ron,"ON"Resistance (Note 1b) <br> Ron, Channel-to-Channel Match (Note 1a) <br> Ron, Channel-to-Channel Match (Note 1b) <br> ${ }^{I} S(O F F)=I_{D}(O F F), 0 f f$ Input or Output <br> Leakage Current <br> $I_{D(O N)}, 0 n$ Leakage Current | $\begin{array}{r} \text { Full } \\ +25^{\circ} \mathrm{C} \\ \text { Full } \\ +25^{\circ} \mathrm{C} \\ \text { Full } \\ +25^{\circ} \mathrm{C} \\ +25^{\circ} \mathrm{C} \\ +25^{\circ} \mathrm{C} \\ \text { Full } \\ +25^{\circ} \mathrm{C} \\ \text { Full } \end{array}$ | -15 | 50 25 2 1 0.8 100 0.01 2 |  | -15 | $\begin{gathered} 50 \\ 25 \\ \\ 2 \\ 1 \\ 0.8 \\ 100 \\ 0.01 \\ 2 \end{gathered}$ | $+15$ <br> 75 <br> 50 <br> 10 <br> 5 <br> 500 <br> 500 |  |
| DIGITAL INPUT CHARACTERISTICS <br> $\mathrm{V}_{\text {AL }}$, Input Low Threshold <br> $\mathrm{V}_{\mathrm{AH}}$, Input High Threshold <br> ${ }^{\prime}$ A. Input Leakage Current (High or Lów) | Full <br> Full <br> Full | 3.0 | . 01 | $\begin{aligned} & 0.8 \\ & 1.0 \end{aligned}$ | 3.0 | . 01 | $\begin{aligned} & 0.8 \\ & 1.0 \end{aligned}$ | $V$ $V$ $\mu$ |
| SWITCHING CHARACTERISTICS <br> $t_{\text {on }}$, Switch "ON" Time <br> $t_{\text {off, }}$ Switch "OFF" Time <br> Charge Injection (Note 2) <br> "OFF Isolation" (Note 3) <br> "Crosstalk" (Note 3) <br> $\mathrm{C}_{\mathrm{S}(\mathrm{OFF})}$, Input Switch Capacitance <br> $\left.\begin{array}{l}C_{D(O F F)} \\ C_{D(O N)},\end{array}\right\}$ Output Switch Capacitance <br> $\mathrm{C}_{\mathrm{A}}$, Digital Input Capacitance <br> $\mathrm{C}_{\text {DS (0FF), }}$, Drain-To-Source Capacitance | $\begin{aligned} & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 75 \\ & 80 \end{aligned}$ | $\begin{gathered} 370 \\ 280 \\ 5 \\ 80 \\ 88 \\ 11 \\ 11 \\ \\ 22 \\ 5 \\ 0.5 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 20 \end{gathered}$ |  | $\begin{gathered} 370 \\ 280 \\ 5 \\ 80 \\ 88 \\ 11 \\ 11 \\ \\ 22 \\ 5 \\ 0.5 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \end{gathered}$ | $\begin{gathered} \mathrm{ns} \\ \mathrm{~ns} \\ \mathrm{mV} \\ \mathrm{~dB} \\ \mathrm{~dB} \\ \mathrm{pF} \\ \mathrm{pF} \end{gathered}$ |
| POWER REQUIREMENTS <br> $\mathrm{P}_{\mathrm{D}}$, Quiescent Power Dissipation $\mathrm{I}^{+},+15 \mathrm{~V}$ Quiescent Current $1^{-},-15 \mathrm{~V}$ Quiescent Current $\mathrm{I}_{\mathrm{L}},+5 \mathrm{~V}$ Quiescent Current $I_{R}$, Gnd Quiescent Current | $\begin{array}{r} +25^{\circ} \mathrm{C} \\ \text { Full } \\ \text { Full } \\ \text { Full } \\ \text { Full } \end{array}$ |  | 1.5 | 0.3 0.3 0.3 0.3 |  | 1.5 | $\begin{aligned} & 0.5 \\ & 0.5 \\ & 0.5 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |

NOTES: 1. $V_{\text {OUT }}= \pm 10 \mathrm{~V}, I_{\text {OUT }}=1 \mathrm{~mA}$
a) For $\mathrm{HI}-5040$ thru $\mathrm{HI}-5047$
b) For HI-5048 thru HI-5051, HI-5046A/5047A
2. $V_{I N}=0 V, C_{L}=10,000 \mathrm{pF}$
3. $R_{L}=100 \Omega, f=100 \mathrm{KHz}, V_{I N}=2 V_{P P}, C_{L}=5 p F$

| SPST <br> HI-5040 (75 $\Omega$ ) | DUAL SPST <br> HI-5041 (75 $\Omega$ ) | SPDT $\text { HI-5042 (75 } \Omega)$ |
| :---: | :---: | :---: |
| DUAL SPDT HI-5043 (75 $\Omega$ ) | DPST <br> HI-5044 (75 $\Omega$ ) | DUAL DPST HI-5045 (75 $\Omega$ ) |
| DPDT $\begin{aligned} & \text { HI-5046 }(75 \Omega) \\ & \text { HI-5046A }(30 \Omega) \end{aligned}$ | 4PST $\begin{aligned} & \text { HI-5047 }(75 \Omega) \\ & \text { HI-5047A }(30 \Omega) \end{aligned}$ | DUAL SPST <br> HI-5048 (30 $\Omega$ ) |
| DUAL DPST HI-5049 (30 $\Omega$ ) | SPDT HI-5050 (30 $\Omega$ ) | DUAL SPDT <br> HI-5051 (30 $\Omega$ ) |


(UNLESS OTHERWISE SPECIFIED $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{R}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=3.0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V}$

ON RESISTANCE vs. ANALOG SIGNAL LEVEL, SUPPLY VOLTAGE AND TEMPERATURE

"ON"" RESISTANCE vs. ANALOG SIGNAL LEVEL AND POWER SUPPLY VOLTAGE






PERFORMANCE CHARACTERISTICS AND TEST CIRCUITS (continued)


SWITCHING WAVEFORMS



DIGITAL INPUT BUFFER
AND LEVEL SHIFTER


BODIES TO V-
ALL P-CHANNEL
BODIES TO V+
EXCEPT AS SHOWN
Product Index ..... 4-2
Ordering Information ..... 4-3
Standard Products Packaging Availability ..... 4-3
Selection Guide ..... 4-4
Product Information ..... 4-5

## ABSOLUTE MAXIMUM RATINGS

[^4]
## Product Index

Page
HI-506/HI-507 Single 16 Differential 8 Channel CMOS Analog Multiplexers ..... 4-5
HI-506A/HI-507A Single $16 /$ Differential 8 Channel CMOS Analog Multiplexers with Active OvervoltageProtection4-11
HI-506LA/HI-507LA Single 16/Differential 8 Channel CMOS Analog Multiplexers with Latches and Overvoltage Protection ..... 4-17
HI-508/HI-509 Síngle 8/Differential 4 Channel CMOS Analog Multiplexers ..... 4-18
HI-508A/HI-509A Single 8/Differential 4 Channel CMOS Analog Multiplexers with Active Overvoltage Protection ..... 4-25
HI-508LA/HI-509LA Single 8/Differential 4 Channel CMOS Analog Multiplexers with Latches and Overvoltage Protection ..... 4-31
HI-516 16 Channel/Differential 8 Channel CMOS High Speed Analog Multiplexer ..... 4-32
HI-518 8 Channel/Differential 4 Channel CMOS High Speed Analog Multiplexer ..... 4-37
HI-524 4 Channel Video Multiplexer ..... 4-42
HI-539 Monolithic, 4 Channel, Low Level, Differential Multiplexer ..... 4-47
HI-546/HI-547 Single 16/Differential 8 Channel CMOS Analog Multiplexers with Active Overvoltage Protection ..... 4-56
HI-548/HI-549 Single 8/Differential 4 Channel CMOS Analog Multiplexers with Active Overvoltage Protection ..... 4-62
HI-1818A/1828A Low On Resistance Single 8/Differential 4 Channel CMOS Analog Multiplexers ..... 4-68
HY-9595/9596 Differential 8-Bit/Single 16-Bit Multíplexer with Programmable Gain Amplifier ..... 4-72

## Ordering Information

| HARRIS PRODUCT CODE EXAMP |
| :---: |
|  |

## Standard Products Packaging Availability

| PACKAGE | PLASTIC DIP | CERAMIC DIP |  |  |  |  | SURFACE MOUNT |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  | LCC | PLCC |
| TEMPERATURE | -5 | -2 | -4 | -5 | -7 | -8 | -8 | -5 |
| DEVICE NUMBER MULTIPLEXERS $\begin{aligned} & \mathrm{HI}-0506 \\ & \mathrm{HI}-0506 \mathrm{~A} \end{aligned}$ | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | X | $\begin{aligned} & X \\ & X \end{aligned}$ | X <br> X | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{aligned} & X \\ & X \end{aligned}$ | X |
| $\begin{aligned} & \mathrm{HI}-0507 \\ & \mathrm{HI}-0507 \mathrm{~A} \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{X} \end{aligned}$ | X | $\begin{aligned} & x \\ & x \end{aligned}$ | X X | X X | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | X |
| $\begin{aligned} & \mathrm{HI}-0508 \\ & \mathrm{HI}-0508 \mathrm{~A} \end{aligned}$ | $\begin{aligned} & x \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | X | $\begin{aligned} & x \\ & X \end{aligned}$ | X X | X | $\begin{aligned} & x \\ & x \end{aligned}$ | X |
| $\begin{aligned} & \mathrm{HI}-0509 \\ & \mathrm{HI}-0509 \mathrm{~A} \end{aligned}$ | X X | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | X | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | X X | X X | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | X |
| $\begin{aligned} & \mathrm{HI}-0516 \\ & \mathrm{HI}-0518 \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ |  | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  | X | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  |
| $\begin{aligned} & \mathrm{HI}-0524 \\ & \mathrm{HI}-0539 \end{aligned}$ | $X$ | $\begin{aligned} & x \\ & x \end{aligned}$ |  | X X |  | X <br> X | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & X \end{aligned}$ |
| $\begin{aligned} & \mathrm{HI}-1818 \mathrm{~A} \\ & \mathrm{HI}-1828 \mathrm{~A} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  | $\begin{aligned} & x \\ & x \end{aligned}$ |  | X $\times$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |
| $\begin{aligned} & \mathrm{HI}-0546 \\ & \mathrm{HI}-0547 \end{aligned}$ | $\begin{aligned} & X \\ & X \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | X X | * | * | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |
| $\begin{aligned} & \mathrm{HI}-0548 \\ & \mathrm{HI}-0549 \end{aligned}$ | $\begin{aligned} & x \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | X X | X | * | * | X $\times$ |

*Available as MIL-STD-883 Only.

## CMOS MULTIPLEXERS

| FUNCTION | DEVICE | FEATURE | TTL 'HIGH' $\operatorname{MIN}(V)$ | $\begin{gathered} \text { RON( }(\Omega) \\ \text { (TYP) } \end{gathered}$ | $\begin{aligned} & \text { ID(OFF) } \\ & \text { (nA) } \\ & \text { (TYP) } \end{aligned}$ | $\begin{aligned} & \text { t(ON) } \\ & \text { (ns) } \\ & \text { (TYP) } \end{aligned}$ | $\begin{aligned} & \text { t(OFF) } \\ & \text { (ns) } \\ & \text { (TYP) } \end{aligned}$ | $\begin{aligned} & \text { PD(mW) } \\ & \text { (TYP) } \end{aligned}$ | $\Delta R_{\text {ON }}$ <br> (TYP) | PAGE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4-Channel Differential | HI-1828A | Low RON Low Leakage | 4.0 | 250 | 0.05 | 350 | 250 | 5 | N/A | 4-68 |
|  | HI-509 | Low RON | 2.4 | 180 | 0.3 | 250 | 250 | 23 | 5\% | 4-18 |
|  | HI-509A | Analog Input Overvoltage Protection | 4.0 | 1.2K | 0.3 | 300 | 300 | 7.5 | N/A | 4-25 |
|  | HI-549 | Analog Input Overvoltage Protection with Low $\Delta \mathrm{R}_{\mathrm{ON}}$ | 4.0 | 1.2K | 0.3 | 300 | 300 | 7.5 | $\begin{gathered} 7 \% \\ \mathrm{Max} \end{gathered}$ | 4-62 |
|  | HI-509LA Advanced | Address Latches and Overvoltage Protection | 2.0 | 1 K | 2.0 | 500 | 500 | 40 | N/A | 4-31 |
| 8-Channel | HI-1818A | Low RON Low Leakage | 4.0 | 250 | 0.1 | 350 | 250 | 5 | N/A | 4-68 |
|  | HI-508 | Low RON | 2.4 | 180 | 0.3 | 250 | 250 | 23 | 5\% | 4-18 |
|  | HI-508A | Analog Input Overvoltage Protection | 4.0 | 1.2K | 0.3 | 300 | 300 | 7.5 | N/A | 4-25 |
|  | HI-548 | Analog Input Overvoltage Protection with Low $\Delta \mathrm{R}_{\mathrm{ON}}$ | 4.0 | 1.2K | 0.3 | 300 | 300 | 7.5 | $\begin{gathered} 7 \% \\ \operatorname{Max} \end{gathered}$ | 4-62 |
|  | HI-508LA <br> Advanced | Address <br> Address Latches and Overvoltage Protection. | 2.0 | 1K | 2.0 | 500 | 500 | 40 | N/A | 4-31 |
| 8-Channel Differential | HI-507 | Low RON | 2.4 | 180 | 0.3 | 250 | 250 | 30 | 5\% | 4-5 |
|  | HI-507A | Analog Input Overvoltage Protection | 4.0 | 1.2K | 0.3 | 300 | 300 | 7.5 | N/A | 4-11 |
|  | HI-547 | Analog Input Overvoltage Protection with Low $\Delta \mathrm{R}_{\mathrm{ON}}$ | 4.0 | 1.2K | 0.3 | 300 | 300 | 1 7.5 | $\begin{aligned} & 7 \% \\ & \mathrm{Max} \end{aligned}$ | 4-56 |
|  | HI-507LA <br> Advanced | Address Latches and Overvoltage Protection | 2.0 | 1K | 2.0 | 500 | 500 | 60 | N/A | 4-17 |
| 16-Channel | HI-506 | Low RON | 2.4 | 180 | 0.3 | 250 | 250 | 30 | N/A | 4-5 |
|  | HI-506A | Analog Input Overvoltage Protection | 4.0 | 1.2K | 0.3 | 300 | 300 | 7.5 | N/A | 4-11 |
|  | HI-546 | Analog Input Overvoltage Protection with Low $\Delta$ RON $_{\text {ON }}$ | 4.0 | 1.2K | 0.3 | 300 | 300 | 7.5 | 7\% <br> Max | 4-56 |
|  | HI-506LA <br> Advanced | Address Latches and Overvoltage Protection | 2.0 | 1K | 4.0 | 500 | 500 | 60 | N/A | 4-17 |
| 8-Channel 4-Differential | HI-5.18 <br> Low Leakage | High Speed | 2.4 | 480 | 0.1 | 80 | 80 | 360 | N/A | 4-37 |
| 16-Channel 8-Differential | HI-516 <br> Low Leakage | High Speed | 2.4 | 620 | 0.035 | 100 | 80 | 525 | N/A | 4-32 |
| 4-Channel | HI-524 | Video Bandwidth | 2.4 | 700 | 0.2 | 180 | 180 | 540 | N/A | 4-42 |
| 4-Channel Differential | HI-539 | Low Level Signals | $\begin{gathered} 4.0 \\ \mathrm{R} \mathrm{ON} \\ =4 \Omega \end{gathered}$ | $\begin{gathered} 650 \\ \mathrm{ID}(\mathrm{OFF}) \\ =.003 \end{gathered}$ | 0.03 | 250 | 160 | 2.5 | 0.6\% | 4-47 |
| 8-Differential | HY-9595 <br> Advanced | Input Overvoltage Protected, Latched Programmable Gaịn | 4.0 | 1.2K | 0.3 | TBD | TBD | TBD | N/A | 4-72 |
| 16-Channel | HY-9596 <br> Advanced | Input OV <br> Protected, Latched Programmable Gain | 4.0 | 1K | 0.3 | TBD | TBD | TBD | N/A | 4-72 |

# Single 16/Differential 8 Channel CMOS Analog Multiplexer 

## Features

- Low On Resistance (Typ.) . . . . . . . . . . . . . . . 180
- Wide Analog Signal Range . . . . . . . . . . . . . $\pm 15$ V
- TTL/CMOS Compatible . . . . . . . 2.4 V (Logic " 1 ')
- Access Time (Typ.) . . . . . . . . . . . . . . . . . . . 250 ns
- 44 V Maximum Power Supply
- Break-Before-Make Switching
- No Latch-up
- Replaces DG506A/DG506AA and DG507A/DG507AA


## Applications

- Data Acquisition Systems
- Precision Instrumentation
- Demultiplexing
- Selector Switch


## Description

These monolithic CMOS multiplexers each include an array of sixteen analog switches, a digital decode circuit for channel selection, voltage reference for logic thresholds, and an ENABLE input for device selection when several multiplexers are present.
The Dielectric Isolation (DI) process used in fabrication of these devices eliminates the problem of latchup. Also, DI offers much lower substrate leakage and parasitic capacitance than conventional junction-isolated CMOS (See Application Note 521). With the low ON resistance (180』 typical), this allows low static error, fast channel switching rates, and fast settling.
The switching threshold for each digital input is established by an internal +5 V reference, providing a guaranteed minimum 2.4 V for " 1 " and maximum 0.8 V for " 0 ". This allows direct interface without pullup resistors to signals from most logic families: CMOS, TTL, DTL and some PMOS. For protection against transient overvoltage, the digital inputs include a series $200 \Omega$ resistor and diode clamp to each supply.

The HI-506 is a sixteen channel single-ended multiplexer, and the $\mathrm{HI}-507$ is an eight channel differential version. Each device is available in a 28 pin ceramic or plastic DIP, a 28 pin ceramic LCC or 28 pin plastic LCC (PLCC) package. The recommended supply voltage is $\pm 15 \mathrm{~V}$, and reasonable performance is available down to $\pm 7 \mathrm{~V}$. If input overvoltage protection is needed, the HI-506A/507A multiplexers are recommended. For further information see Application Notes 520 and 521.

The $\mathrm{HI}-506 / 507$ is offered in both commercial and military grades. For additional Hi-Rel screening including 160 hour burn-in specify the " -8 " suffix. For MIL-STD-883 compliant parts, request the 506/883 or 507/883 data sheet.

## Pinouts

| Top View |  |  |  |
| :---: | :---: | :---: | :---: |
| +VSUPP | 1 | 28 | OUT |
| NC | 2 | 27 | - Supp $^{\text {d }}$ |
| NC | 3 | 26 | in 8 |
| IN 16 | 4 | 25 | IM 7 |
| IN 15 | 5 | 24 | IM 6 |
| IN 14 | 6 | 23 | IN 5 |
| IN 13 | 1 | 22 | IN 4 |
| IN 12 | 8 | 21 | IN 3 |
| $1{ }^{1} 1$ | 9 | 20 | in 2 |
| IN 10 | 10 | 19 | IN 1 |
| in 9 | 11 | 18 | ENABLE |
| GNO | 12 | 17 | adoress $A_{0}$ |
| MC | 13 | 16 | adoress $A_{1}$ |
| ADORESS A3 | 14 | 15 | ADORESS $A_{2}$ |

H11-506 (ceramic) H13-506 (plastic)

|  | Top View |  |  |
| :---: | :---: | :---: | :---: |
| - VSupp | 1 | 28 | OUT A |
| OUT 8 | 2 | 27 | .$_{\text {SUPP }}$ |
| NC | 3 | 26 | IIN 8 A |
| IN 88 | 4 | 25 | IN $7 A$ |
| IM 78 | 5 | 24 | IN 6A |
| IN 68 | 6 | 23 | IN 5A |
| IN 58 | 7 | 22 | IM 4A |
| In 48 | 8 | 21 | IN 3A |
| IN 38 | 9 | 20 | IN $2 A$ |
| IN 28 | 10 | 19 | In IA |
| IM 18 | 11 | 18 | ENABLE |
| GNO | 12 | 17 | hadoress at |
| NC | 13 | 16 | aOORESS $A_{1}$ |
| NC | 14 | 15 | AODRESS $A_{2}$ |

H11-507 (ceramic) H13-507 (plastic)



H14-506 (LCC)
HI4P506 (PLCC)



Functional Diagrams


## ABSOLUTE MAXIMUM RATINGS (Note 1)

$V_{\text {Supply }}\left(+\right.$ ) to $V_{\text {Supply }}(-)$
VSupply(+) to GND
V Supply(-) to GND
Digital Input Overvoltage:

44 V
22 V
25 V
$+4 \mathrm{~V}\}$
or 20 mA , whichever occurs first.
Analog Signal Overvoltage (Note 7)

$$
V_{D}, V_{S}\left\{\begin{array}{ll}
V_{\text {Supply }}(+) & +2 V \\
V_{\text {Supply }}(-) & -2 V
\end{array}\right\}
$$

Continuous Current, S or D: $\quad 20 \mathrm{~mA}$
Peak Current, S or D
(Pulsed at $1 \mathrm{~ms}, 10 \%$ duty cycle max): 40 mA
Power Dissipation* (Cerdip) 1.96 W
Operating Temperature Range:

| $\mathrm{HI}-506 / 507-2,-8$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| $\mathrm{H}-506 / 507-4$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| $\mathrm{HI}-506 / 507-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
|  | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Storage Temperature Range $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
*Derate $19.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=75^{\circ} \mathrm{C}$

ELECTRICAL CHARACTERISTICS Unless Otherwise Specified:
Supplies $=+15 \mathrm{~V},-15 \mathrm{~V}$, VAH(Logic Level High) $=+2.4 \mathrm{~V}$, VAL
(Logic Level Low) $=+0.8 \mathrm{~V}$. For Test Conditions, consult Performance Characteristics Section.


## TRUTH TABLES

HI-506

| A3 | $\mathrm{A}_{2}$ | $\mathrm{A}_{1}$ | A0 | EN | "ON" CHANNEL |
| :---: | :---: | :---: | :---: | :---: | :---: |
| X | X | X | X | L | NONE |
| L | L | L | L | H | 1 |
| L | L | L | H | H | 2 |
| L | L | H | L | H | 3 |
| L | L | H | H | H | 4 |
| L | H | L | L | H | 5 |
| L | H | L | H | H | 6 |
| L | H | H | L | H | 7 |
| L | H | H | H | H | 8 |
| H | L | L | L | H | 9 |
| H | L | L | H | H | 10 |
| H | L | H | L | H | 11 |
| H | L | H | H | H | 12 |
| H | H | L | L | H | 13 |
| H | H | L | H | H | 14 |
| H | H | H | L | H | 15 |
| H | H | H | H | H | 16 |

HI-507

| $\mathrm{A}_{2}$ | $\mathrm{A}_{1}$ | A0 | EN | $\begin{aligned} & \text { ON } \\ & \text { CHANNEL } \\ & \text { PAIR } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: |
| X | X | X | L | NONE |
| L | L | L | H | 1 |
| L | L | H | H | 2 |
| L | H | L | H | 3 |
| L | H | H | H | 4 |
| H | L | L | H | 5 |
| H | L | H | H | 6 |
| H | H | L | H | 7 |
| H | H | H | H | 8 |

* $100 \%$ tested for Dash 8. Leakage currents not tested at $-55^{\circ} \mathrm{C}$.

NOTES: 1. Absolute maximum ratings are limiting values. applied individually. beyond which the serviceability of the circuit may be impared Functional operation under any of these conditions is not necessarily implied.
2. $V_{\text {OUT }} \pm 10 \mathrm{~V}$. IOUT -1 mA
3. 10 nA is the practical lower limit for high speed measurement in the production test environment.
4. Digital input leakage is primarily due to the clamp diodes (see Schematic). Typical leakage is less than 1 nA at $25^{\circ} \mathrm{C}$.
5. $\mathrm{V}_{\mathrm{EN}} \quad 0.8 \mathrm{~V} . \mathrm{R}_{\mathrm{L}} \quad 1 \mathrm{~K} . \mathrm{C}_{\mathrm{L}} \quad 15 \mathrm{pF} . \mathrm{V}_{\mathrm{S}} \quad 7 \mathrm{~V}_{\mathrm{RMS}} \mathrm{f} 100 \mathrm{kHz}$. Worst case isolation occurs on channel 8 B due to proximity of the output pins.
6. $\mathrm{V}_{\mathrm{EN}} \cdot \mathrm{V}_{\mathrm{A}}$ OV or 2.4 V .

7 Signal voltage at any analog input or output (S or D) will be clamped to the supply rail by internal diodes. Limit the resulting current as shown under Absolute Maximum Ratings. If an overvoltage condition is an(Icipated (analog input exceeds either power supply voltage), the Harris HI-506A/507A multiplexers are recommended.

Performance Characteristics and Test Circuits
Unless Otherwise Specified; $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, V Supply $= \pm 15 \mathrm{~V}$,
$\mathrm{V}_{\mathrm{AH}}=2.4 \mathrm{~V}, \mathrm{VAL}=0.8 \mathrm{~V}$.
TEST CIRCUIT
NO. 1

ON RESISTANCE
vs. ANALOG INPUT VOLTAGE, TEMPERATURE


ON RESISTANCE vs.
INPUT SIGNAL LEVEL, SUPPLY VOLTAGE


NORMALIZED ON RESISTANCE vs. SUPPLY VOLTAGE


LEAKAGE CURRENT VS. TEMPERATURE





LOGIC THRESHOLD VOLTAGE

POWER SUPPLY CURRENT vs. TEMPERATURE


OFF ISOLATION vs. FREQUENCY



TEST CIRCUIT
NO. 6
SUPPLY CURRENT
SUPPLY CURRENT vs. TOGGLE FREQUENCY

vs. TOGGLE FREQUENCY



## Switching Waveforms




ACCESS TIME


200 NS/DIV

## Switching Waveforms (continued)


*Similar connection for HI-507


TEST CIRCUIT
NO. 9
*Similar connection for HI-507

Schematic Diagrams

ADDRESS DECODER


Delete $\mathrm{A}_{3}$ or $\overline{\mathrm{A}_{3}}$ Input for $\mathrm{HI}-507$



# H/-506A/507A 

## Single 16/Differential 8 Channel CMOS Analog Multiplexer with Active Overvoltage Protection

## Features

- Analog Overvoltage Protection. . . . . . . . . 70 Vpp
- No Channel Interaction During Overvoltage
- ESD Resistant . . . . . . . . . . . . . . . . . >4,000 Volts
- 44 V Maximum Power Supply
- Fail Safe with Power Loss (No Latchup)
- Break-Before-Make Switching
- Analog Signal Range . . . . . . . . . . . . . . . . . $\pm 15 \mathrm{~V}$
- Access Time (Typical). . . . . . . . . . . . . . . . 500 ns
- Standby Power (Typical) . . . . . . . . . . . . . . 7.5 mW


## Applications

- Data Acquisition
- Industrial Controls
- Telemetry


## Description

The HI-506A and HI-507A are analog multiplexers with Active Overvoltage Protection. Analog input levels may greatly exceed either power supply without damaging the device or disturbing the signal path of other channels. Active protection circuitry assures that signal fidelity is maintained even under fault conditions that would destroy other multiplexers. Analog inputs can withstand constant 70 volt peak-to-peak levels and typically survive static discharges beyond 4,000 volts. Digital inputs will also sustain continuous faults up to 4 volts greater than either supply. In addition, signal sources are protected from short circuiting should multiplexer supply loss occur; each input presents $1 \mathrm{k} \Omega$ of resistance under this condition. These features make the $\mathrm{HI}-506 \mathrm{~A}$ and $\mathrm{HI}-507 \mathrm{~A}$ ideal for use in systems where the analog inputs originate from external equipment or separately powered circuitry. Both devices are fabricated with 44 volt dielectrically isolated CMOS technology. The 506A is a 16 channel device and the 507A is an 8 channel differential version. If input overvoltage protection is not needed, the $\mathrm{HI}-506$ and $\mathrm{HI}-507$ multiplexers are recommended. For further information see Application Notes 520 and 521.
Each device is available in a 16 pin plastic or ceramic DIP, a 20 pin ceramic LCC package.
The $\mathrm{HI}-506 \mathrm{~A} / 507 \mathrm{~A}$ are offered in both commercial and military grades. Additional Hi Rel screening including 160 hour burn-in is specified by the " -8 " suffix.

Functional Diagrams


HI-506A


HI-507A

HI-506A/507A Specifications

## ABSOLUTE MAXIMUM RATINGS (Note 1)

Voltage Between Supply Pins
VREF to Ground, V+ to Ground V- to Ground

44 V
22 V
25 V
Digital Input Overvoltage:

$$
\begin{array}{cc}
\mathrm{V}_{\mathrm{EN}}, \mathrm{~V}_{\mathrm{A}}\left\{\begin{array}{cr}
\mathrm{V}_{\text {Supply }}(+) & +4 \mathrm{~V} \\
\mathrm{~V} \text { Supply }(-) & -4 \mathrm{~V}
\end{array}\right\} \\
\text { or 20 } \mathrm{mA} \text {, whichever occurs first. } \\
\text { Analog Input Overvoltage: }
\end{array}
$$

$$
V_{\text {S }}\left\{\begin{array}{ll}
\text { VSupply }(+) & +20 \mathrm{~V} \\
\text { VSupply }(-) & -20 \mathrm{~V}
\end{array}\right\}
$$

Continous Current, S or D: 20 mA
Peak Current, S or D
(Pulsed at $1 \mathrm{msec}, 10 \%$ duty cycle max): 40 mA
Power Dissipation* (Cerdip)
Operating Temperature Range:

| $\mathrm{HI}-506 \mathrm{~A} / 507 \mathrm{~A}-2,8$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| $\mathrm{HI}-506 \mathrm{~A} / 507 \mathrm{~A}-5$ | $0{ }^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| Storage Temperture Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| ${ }^{*}$ Derate $20.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=75^{\circ} \mathrm{C}$ |  |

ELECTRICAL CHARACTERISTICS Unless Otherwise Specified:
Supplies $=+15 \mathrm{~V},-15$ V; VREF $($ Pin 13 $)=$ Open; VAH (Logic Level High $)=+4.0 \mathrm{~V} ;$ VAL
(Logic Level Low) $=+0.8$ V. For Test Conditions, consult Performance Characteristics section.

| PARAMETER | TEMP. | $\begin{gathered} \hline \mathrm{HI}-506 \mathrm{~A} / \mathrm{HI}-507 \mathrm{~A} \\ -2,-8 \\ \hline \end{gathered}$ |  |  | $\begin{gathered} \mathrm{HI}-506 \mathrm{~A} / 507 \mathrm{~A} \\ -5 \\ \hline \end{gathered}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |  |
| ANALOG CHANNEL CHARACTERISTICS |  |  |  |  |  |  |  |  |
| ${ }^{*}$ VS, Analog Signal Range | Full | -15 |  | +15 | -15 |  | +15 | V |
| *RON, On Resistance (Note 2) | $+25^{\circ} \mathrm{C}$ |  | 1.2 | 1.5 |  | 1.5 | 1.8 | K $\Omega$ |
|  | Full |  | 1.5 | 1.8 |  | 1.8 | 2.0 | K $\Omega$ |
| *IS (OFF), Off Input Leakage Current (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 0.03 |  |  | 0.03 |  | nA |
|  | Full |  |  | 50 |  |  | 50 | nA |
| ${ }^{*} \mathrm{I}$ (OFF), Off Output Leakage Current (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 0.1 |  |  | 0.1 |  | nA |
| HI-506A | Full |  |  | 300 |  |  | 300 | nA |
| H1-507A | Full |  |  | 200 |  |  | 200 | nA |
| *ID (OFF), with Input Overvoltage Applied (Note 4) | $+25^{\circ} \mathrm{C}$ |  | 4.0 |  |  | 4.0 |  | nA |
|  | Full |  |  | 2.0 |  |  |  | $\mu \mathrm{A}$ |
| *ID (ON), On Channel Leakage Current (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 0.1 |  |  | 0.1 |  | nA |
| HI-506A | Full |  |  | 300 |  |  | 300 | nA |
| H1-507A | Full |  |  | 200 |  |  | 200 | nA |
| IDIFF. Differential Off Output Leakage Current (HI-507A Only) | Full |  |  | 50 |  |  | 50 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| *VAL, Input Low Threshold TTL Drive | Full |  |  | 0.8 |  |  | 0.8 | V |
| *VAH, Input High Threshold (Note 8) | Full | 4.0 |  |  | 4.0 |  |  | V |
| $\mathrm{V}_{\text {AL }}$ MOS Drive (Note 9) | $+25^{\circ} \mathrm{C}$ |  |  | 0.8 |  |  | 0.8 | V |
| VAH | $+25^{\circ} \mathrm{C}$ | 6.0 |  |  | 6.0 |  |  | V |
| ${ }^{*} \mathrm{I}$, Input Leakage Current (High or Low) (Note 5) | Full |  |  | 1.0 |  |  | 1.0 | $\mu \mathrm{A}$ |
| SWITCHING CHARACTERISTICS |  |  |  |  |  |  |  |  |
| ${ }^{\text {* }}$ A, Access Time | $+25^{\circ} \mathrm{C}$ |  | 0.5 |  |  | 0.5 |  | $\mu \mathrm{S}$ |
|  | Full |  |  | 1.0 |  |  | 1.0 | $\mu \mathrm{S}$ |
| *tOPEN, Break-Before-Make Delay | $+25^{\circ} \mathrm{C}$ | 25 | 80 |  | 25 | 80 |  | ns |
| ${ }^{*}$ ton (EN), Enable Delay (ON) | $+25^{\circ} \mathrm{C}$ |  | 300 | 500 |  | 300 |  | ns |
|  | Full |  |  | 1000 |  |  | 1000 | ns |
| *tOFF (EN), Enable Delay (OFF) | $+25^{\circ} \mathrm{C}$ |  | 300 | 500 |  | 300 |  | ns |
|  | Full |  |  | 1000 |  |  | 1000 | ns |
| Settling Time (0.1\%) | $+25^{\circ} \mathrm{C}$ |  | 1.2 |  |  | 1.2 |  | $\mu \mathrm{S}$ |
| (0.01\%) | $+25^{\circ} \mathrm{C}$ |  | 3.5 |  |  | 3.5 |  | $\mu \mathrm{S}$ |
| "Off Isolation" (Note 6) | $+25^{\circ} \mathrm{C}$ | 50 | 68 |  | 50 | 68 |  | dB |
| CS (OFF), Channel Input Capacitance | $+25^{\circ} \mathrm{C}$ |  | 5 |  |  | 5 |  | pF |
| CD (OFF), Channel Output Capacitance Hl-506A | $+25^{\circ} \mathrm{C}$ |  | 50 |  |  | 50 |  | pF |
| Hl-507A | $+25^{\circ} \mathrm{C}$ |  | 25 |  |  | 25 |  | pF |
| $\mathrm{CA}_{\text {A }}$, Digital Input Capacitance | $+25^{\circ} \mathrm{C}$ |  | 5 |  |  | 5 |  | pF |
| CDS (OFF), Input to Output Capacitance | $+25^{\circ} \mathrm{C}$ |  | 0.1 |  |  | 0.1 |  | pF |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |  |
| PD, Power Dissipation | Full |  | 7.5 |  |  | 7.5 |  | mW |
| * $1+$, Current Pin 1 (Note 7) | Full |  | 0.5 | 2.0 |  | 0.5 | 2.0 | mA |
| *1-, Current Pin 27 (Note 7) | Full |  | 0.02 | 1.0 |  | 0.02 | 1.0 | mA |

## TRUTH TABLES <br> HI-506A

| $A_{3}$ | $\mathrm{A}_{2}$ | A1 | $A_{0}$ | EN | $\begin{gathered} \text { "ON" } \\ \text { CHANNEL } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| X | X | X | X | L | NONE |
| L | L | L | L | H | 1 |
| L | L | L | H | H | 2 |
| L | L | H | L | H | 3 |
| L | L | H | H | H | 4 |
| L | H | L | L | H | 5 |
| L | H | L | H | H | 6 |
| L | H | H | L | H | 7 |
| L | H | H | H | H | 8 |
| H | L' | L | L | H | 9 |
| H | L | L | H | H | 10 |
| H | L | H | L | H | 11 |
| H | L | H | H | H | 12 |
| H | H | L | L | H | 13 |
| H | H | L | H | H | 14 |
| H | H | H | L | H | 15 |
| H | H | H | H | H | 16 |

HI-507A

| $\mathrm{A}_{2}$ | $A_{1}$ | A0 | EN | $\begin{aligned} & \text { ON } \\ & \text { CHANNEL } \\ & \text { PAIR } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: |
| X | X | X | L | NONE |
| L | L | L | H | 1 |
| L | L | H | H | 2 |
| L | H | L | H | 3 |
| L | H | H | H | 4 |
| H | L | L | H | 5 |
| H | L | H | H | 6 |
| H | H | L | H | 7 |
| H | H | H | H | 8 |

* $100 \%$ tested for Dash 8. Leakage currents not tested at $-55^{\circ} \mathrm{C}$.


## NOTES:

| 1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability | peed measurement in the production test nvironment. |
| :---: | :---: |
| of the circuit may be impaired. Functional opera- | 4. Analog Overvoltage $= \pm 33 \mathrm{~V}$. |
| tion under any of these conditions is not necessar- | 5. Digital input leakage is primarily due to the cla |
| ily implied. | diodes (see Schematic). Typical leakage is less |
| 2. $\mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-10$ | than 1 nA at $25^{\circ} \mathrm{C}$. |
| 3. Ten nanoamps is the practica |  |

Performance Characteristics and Test Circuits

Unless Otherwise Specified: TA $=25^{\circ} \mathrm{C}$, V Supply $= \pm 15 \mathrm{~V}$, $V_{\text {AH }}=+4 \mathrm{~V}, \mathrm{~V}_{\text {AL }}=0.8 \mathrm{~V}$ And $\mathrm{V}_{\text {Ref }}=$ Open.

ON RESISTANCE vs.
INPUT SIGNAL LEVEL, SUPPLY VOLTAGE


NORMALIZED ON RESISTANCE vs. SUPPLY VOLTAGE


LEAKAGE CURRENT VS. TEMPERATURE



TEST CIRCUIT NO. 3*


TEST CIRCUIT NO. 4*
*Two measurements per channel:
$+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$. (Two measurements per device for I (OFF): $+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$.)

ANALOG INPUT OVERVOLTAGE CHARACTERISTICS


TEST CIRCUIT
NO. 5

ANALOG INPUT
OVERVOLTAGE CHARACTERISTICS


Performance Characteristics and Test Circuits (continued)


TEST
CIRCUIT
NO. 6

ON CHANNEL CURRENT
vs. VOLTAGE


TEST CIRCUIT

SUPPLY CURRENT
$0^{+ \text {tstan }}$
NO. 7 vs. TOGGLE FREQUENCY


TEST CIRCUIT
NO. 8

ACCESS TIME
vs. LOGIC LEVEL (HIGH)


## Switching Waveforms




200ns/Div.

Schematic Diagrams (continued)

# Single 16/Differential 8 Channel CMOS Analog Multiplexers with Latches and Overvoltage Protection 

## Features

- Analog Overvoltage protection
- Resettable Latches ( $\overline{\mathbf{R S}}$ )
- TTL/DTL and CMOS Compatible
- Failsafe for conditions of Overvoltage \& Loss of Power
- No SCR Latch-up
- Break-before-make switching
- Microprocessor Bus compatible
- Very low leakage-ID(off) $\leq 4 \mathrm{nA}$ (typ)
- Acess time-t $A=500 \mathrm{nS}$ (typ)
- Minimum write pulse width $(\overline{W R})=300 \mathrm{nS}$
- 0 FF isolation $=-100 \mathrm{~dB}$, typ @ 10 Kz


## Description

These monolithic CMOS multiplexers feature on-board address latches, plus overvoltage protection for the analog inputs and the output as well. Each model includes digital inputs for channel selection and an Enable input for device selection under program control. In addition, Write ( $\overline{W R}$ ) and Reset $(\overline{\mathrm{RS}})$ inputs allow the program to store or clear the channel address.

The overvoltage performance of these multiplexers is particularly useful in redundant systems, where the inputs and output must present a high inpedance when power is off. This is achieved by a switch cell with three MOSFET's in series rather than the conventional transmission gate design.

Each channel can withstand overvoltage to $\pm 25$ VDC with respect to ground with power ON or OFF. An OFF channel remains OFF in the presence of overvoltage. If the channel is ON, output voltage is clamped below the supply rail, which protects the load circuit.

The HI-506LA offers 16 single-ended channels, and the HI-507LA is an 8 channel differential version. The recommended supply voltages are $\pm 15 \mathrm{~V}$, though operation at reduced levels or with a single supply may also be inplemented. The package is a 28 pin ceramic or plastic DIP.

Each product is specified for the commercial temperature range ( $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C},-5$ suffix) and the military range $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C},-2$ suffix). For MIL-STD-883 conpliant parts, request the 506LA/883 or 507LA/883 data sheet.

## Functional Diagram

HI-506LA


## HI-507LA



| DEVICE | FUNCTION | FEATURE | TIL "HIG H" MIN (V) | $\mathrm{HoNS}^{2}$ <br> (TYP) | ${ }^{1}$ D(OFF) [ nA ] (TYP) | HON <br> ( n ) <br> (TYP) | (IOFF) <br> [ns) <br> (TYP) | $P \mathrm{O}(\mathrm{mW})$ (TYP) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H1-506LA | 16-Channel | Address <br> Latches and Overvoltage Protection | 2.0 | 1 K | 4.0 | 500 | 500 | 60 |
| Hi-507LA | 8-Channel Differential | Address <br> Latches and Overvoltage Protection | 2.0 | 1K | 2.0 | 500 | 500 | 60 |

## Single 8/Differential 4 Channel CMOS Analog Multiplexer

## Features

$\qquad$

- RON

- Wide Analog Signal Range . . . . . . . . . . . . . $\pm 15$ V
- TTL/CMOS Compatible . . . . . . . 2.4 V (Logic " 1 ")
- Fast Access. . . . . . . . . . . . . . . . . . . . . . . . . 250 ns
- Fast Settling (0.01\%) .600 ns
- 44V Maximum Power Supply
- Break-Before-Make Switching
- No Latch-Up
- Replaces DG508A/DG508AA and

DG509A/DG509AA

## Applications

- Data Acquisition Systems
- Precision Instrumentation
- Demultiplexing
- Selector Switch


## Description

These monolithic CMOS multiplexers each include an array of eight analog switches, a digital decode circuit for channel selection, a voltage reference for logic thresholds, and an ENABLE input for device selection when several multiplexers are present.
The Dielectric Isolation (DI) process used in fabrication of these devices eliminates the problem of latch-up. Also, Dl offers much lower substrate leakage and parasitic capacitance than conventional junction-isolated CMOS (see Application Note 521). Combined with the low ON resistance (180』 typical), these benefits allow low static error, fast channel switching rates, and fast settling.
Switches are guaranteed to break-before-make, so that two channels are never shorted together.
The switching threshold for each digital input is established by an internal +5 V reference, providing a guaranteed minimum 2.4 V for " 1 " and Maximum 0.8 V for " 0 ". This allows direct interface without pull-up resistors to signals from most logic families: CMOS, TTL, DTL and some PMOS. For protection against transient overvoltage, the digital inputs include a series $200 \Omega$ resistor and a diode clamp to each supply.
The $\mathrm{HI}-508$ is an eight channel single-ended multiplexer, and the $\mathrm{HI}-509$ is a four channel differential version. The recommended supply voltage is $\pm 15 \mathrm{~V}$; however, reasonable performance is available down to $\pm 7 \mathrm{~V}$. Each device is available in a 16 pin plastic or ceramic DIP, a 20 pin ceramic LCC or 20 pin plastic LCC (PLCC) package. If input overvoltage protection is needed, the HI-508A/509A multiplexers are recommended. For further information, see Application Notes 520 and 521.
The HI-508/509 is offered in both commercial and military grades, suitable for spacecraft/military applications. For additional HI-Rel screening including 160 hour burn-in, specify the " -8 " suffix. For further information see Application Notes 520 and 521 . For MIL-STD-883 compliant parts, request the $508 / 883$ or $509 / 883$ data sheet.


HI-508/509 Specifications

## ABSOLUTE MAXIMUM RATINGS (Note 1)

$V_{\text {Supply }}(+)$ to $V_{\text {Supply }}(-)$
V Supply(+) to GND
44 V
22 V
V Supply(-) to GND
Digital Input Overvoltage:
$\mathrm{V}_{\mathrm{EN}}, \mathrm{V}_{\mathrm{A}}\left\{\begin{array}{l}\mathrm{V}_{\text {Supply }}(+) \\ \mathrm{V}_{\text {Supply }}(-)\end{array}\right.$
or 20 mA , whichever occurs first.
Analog Signal Overvoltage (Note 7)

$$
V_{D}, V_{S}\left\{\begin{array}{ll}
V_{\text {Supply }}(+) & +2 V \\
V_{\text {Supply }}(-) & -2 V
\end{array}\right\}
$$

Continuous Current, S or D: 20 mA Peak Current, S or D
(Pulsed at $1 \mathrm{~ms}, 10 \%$ duty cycle max): 40 mA Power Dissipation* (Cerdip) 1.09 W Operating Temperature Range:

| $\mathrm{HI}-508 / 509-2,-8$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| $\mathrm{HI}-508 / 509-4$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| $\mathrm{H}-508 / 509-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| *Derate $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=75^{\circ} \mathrm{C}$ |  |

*Derate $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=75^{\circ} \mathrm{C}$

ELECTRICAL CHARACTERISTICS Unless Otherwise Specified:
Supplies $=+15 \mathrm{~V},-15 \mathrm{~V} ; \mathrm{VAH}^{\prime}$ (Logic Level High) $=+2.4 \mathrm{~V}, \mathrm{VAL}^{(L o g i c}$ Level Low)
$=+0.8 \mathrm{~V}$. For Test Conditions, consult Performance Characteristics Section.

| PARAMETER | TEMP. | $\begin{gathered} \mathrm{HI}-508 / \mathrm{HI}-509 \\ -2,-8 \\ \hline \end{gathered}$ |  |  | $\begin{gathered} \mathrm{HI}-508 / 509 \\ -4,-5 \end{gathered}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |  |
| ANALOG CHANNEL CHARACTERISTICS |  |  |  |  |  |  |  |  |
| ${ }^{*} V_{S}$, Analog Signal Range | Full | -15 |  | +15 | -15 |  | +15 | V |
| *RON, On Resistance (Note 2) | $+25^{\circ} \mathrm{C}$ |  | 180 | 300 |  | 180 | 400 | $\Omega$ |
|  | Full |  |  | 400 |  |  | 500 | $\Omega$ |
| $\triangle$ RON, Any Two Channels | $+25^{\circ} \mathrm{C}$ |  | 5 |  |  | 5 |  | \% |
| *IS (OFF), Off Input Leakage Current (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 0.03 |  |  | 0.03 |  | nA |
|  | Full |  |  | 50 |  |  | 50 | nA |
| *ID (OFF), Off Output Leakage Current (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 0.3 |  |  | 0.3 |  | nA |
| HI-508 | Full |  |  | 200 |  |  | 200 | nA |
| HI-509 | Full |  |  | 100 |  |  | 100 | nA |
| *ID (ON), On Channel Leakage Current (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 0.3 |  |  | 0.3 |  | nA |
| HI-508 | Full |  |  | 200 |  |  | 200 | nA |
| HI-509 | Full |  |  | 100 |  |  | 100 | nA |
| *IDIFF, Differential Off Output Leakage Current (HI-509 Only) | Full |  |  | 50 |  |  | 50 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| *VAL, Input Low Threshold | Full |  |  | 0.8 |  |  | 0.8 | V |
| *VAH, Input High Threshold | Full | 2.4 |  |  | 2.4 |  |  | V |
| ${ }^{*} \mathrm{l}$ A, Input Leakage Current (High or Low) (Note 4) | Full |  |  | 1.0 |  |  | 1.0 | $\mu \mathrm{A}$ |
| SWITCHING CHARACTERISTICS |  |  |  |  |  |  |  |  |
| ${ }^{\text {tha }}$, Access Time | $+25^{\circ} \mathrm{C}$ |  | 250 | 500 |  | 250 |  | ns |
|  | Full |  |  | 1000 |  |  | 1000 | ns |
| *tOPEN, Break-Before-Make Interval | $+25^{\circ} \mathrm{C}$ | 25 | 80 |  | 25 | 80 |  | ns |
| ${ }^{*}$ tON (EN), Enable Turn-On | $+25^{\circ} \mathrm{C}$ |  | 250 | 500 |  | 250 |  | ns |
|  | Full |  |  | 1000 |  |  | 1000 | ns |
| *tOFF (EN), Enable Turn-Off | $+25^{\circ} \mathrm{C}$ |  | 250 | 500 |  | 250 |  | ns |
|  | Full |  |  | 1000 |  |  | 1000 | ns |
| ts, Settling Time to 0.1\% | $+25^{\circ} \mathrm{C}$ |  | 360 |  |  | 360 |  | ns |
| to 0.01\% | $+25^{\circ} \mathrm{C}$ |  | 600 |  |  | 600 |  | ns |
| "Off Isolation" (Note 5) | $+25^{\circ} \mathrm{C}$ | 50 | 68 |  | 50 | 68 |  | dB |
| CS (OFF), Channel Input Capacitance | $+25^{\circ} \mathrm{C}$ |  | 5 |  |  | 5 |  | pF |
| CD (OFF), Channel Output Capacitance HI-508 | $+25^{\circ} \mathrm{C}$ |  | 22 |  |  | 22 |  | pF |
| HI-509 | $+25^{\circ} \mathrm{C}$ |  | 11 |  |  | 11 |  | pF |
| CA, Digital Input Capacitance | $+25^{\circ} \mathrm{C}$ |  | 5 |  |  | 5 |  | pF |
| CDS (OFF), Input to Output Capacitance | $+25^{\circ} \mathrm{C}$ |  | . 08 |  |  | . 08 |  | pF |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |  |
| *1+, Positive Supply Current (Note 6) | Full |  | 1.5 | 2 |  | 1.5 | 2 | mA |
| *I-, Negative Supply Current (Note 6)) | Full |  | 0.4 | 1 |  | 0.4 | 1 | mA |
| PD, Power Dissipation | Full |  |  | 45 |  |  | 45 | mW |

## TRUTH TABLES

HI-508

|  |  |  |  | "ON" |
| :---: | :---: | :---: | :---: | :---: |
| $A_{2}$ | $A_{1}$ | $A_{0}$ | $E N$ | CHANNEL |
| X | X | X | L | NONE |
| L | L | L | $H$ | 1 |
| L | L | $H$ | $H$ | 2 |
| L | $H$ | L | $H$ | 3 |
| L | $H$ | $H$ | $H$ | 4 |
| $H$ | $L$ | $L$ | $H$ | 5 |
| $H$ | $L$ | $H$ | $H$ | 6 |
| $H$ | $H$ | L | $H$ | 7 |
| $H$ | $H$ | $H$ | $H$ | 8 |

HI-509

| $A_{1}$ | $A_{0}$ | $E N$ | "ON" <br> CHANNEL <br> PAIR |
| :---: | :---: | :---: | :---: |
| X | X | L | NONE |
| L | L | H | 1 |
| L | $H$ | $H$ | 2 |
| $H$ | $L$ | $H$ | 3 |
| $H$ | $H$ | $H$ | 4 |

${ }^{*} 100 \%$ tested for Dash 8. Leakage currents not tested at $-55^{\circ} \mathrm{C}$

NOTES: 1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operaion under any of these conditions is not necessarily implied.
VOUT $= \pm 10 \mathrm{~V}$, IOUT $=-1 \mathrm{~mA}$.
3. Ten nanoamps is the practical lower limit for high speed measurement in the production test environment.
4. Digital input leakage is primarily due to the clamp diodes (see Schematic). Typical leakage is less than 1 nA at $25^{\circ} \mathrm{C}$.
5. $\mathrm{V}_{\mathrm{EN}}=0.8 \mathrm{~V}, R_{\mathrm{L}}=1 \mathrm{~K}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{V}_{\mathrm{S}}=7$ $V_{\text {RMS }} f=100 \mathrm{kHz}$. Worst case isolation occurs on channel 4 due to proximity of the output pins. 6. $\mathrm{V}_{\mathrm{EN}}, \mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}$ or 2.4 V .
7. Signal voltage at any anaiog input or output (S or D) will be clamped to the supply rail by internal diodes. Limit the resulting current as shown under absolute maximum ratings. If an overvoltage condition is anticipated (analog input exceeds either power supply voltage), the HARRIS HI-508A/509A multiplexers are recommended.

Performance Characteristics and Test Circuits
Unless Otherwise Specified; TA $=25^{\circ} \mathrm{C}$, VSupply $= \pm 15 \mathrm{~V}$, $\mathrm{V}_{\mathrm{AH}}=2.4 \mathrm{~V}, \mathrm{VAL}^{2}=0.8 \mathrm{~V}$.

## TEST CIRCUIT

NO. 1

ON RESISTANCE
vs. ANALOG INPUT VOLTAGE, TEMPERATURE


ON RESISTANCE vs.
INPUT SIGNAL LEVEL, SUPPLY VOLTAGE


NORMALIZED ON RESISTANCE vs. SUPPLY VOLTAGE


LEAKAGE CURRENT VS. TEMPERATURE


TEST CIRCUIT NO. $\mathbf{4}^{*}$


TEST CIRCUIT
NO. 3*

*Two measurements per channel:
$+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$.
(Two measurements per device for ID(OFF):
$+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$.)

LOGIC THRESHOLD
vs. POWER SUPPLY VOLTAGE


POWER SUPPLY CURRENT vs. TEMPERATURE


OFF ISOLATION vs. FREQUENCY


HI-508/509

## Performance Characteristics and Test Circuits (continued)



TEST CIRCUIT
NO. 5
ON CHANNEL CURRENT vs. VOLTAGE


SUPPLY CURRENT vs. TOGGLE FREQUENCY



## Switching Wav



ACCESS TIME


200 NS/DIV

## Switching Waveforms (continued)

> TEST
> CIRCUIT
> NO. 8

*Similar connection for HI-509

## Schematic Diagrams



## ADDRESS INPUT BUFFER LEVER SHIFTER



All N-Channel Bodies to VAll P-Channel Bodies to V+ Unless Otherwise Indicated

Schematic Diagrams (continued)


MULTIPLEX SWITCH


Applications
32 CHANNEL BUFFERED MULTIPLEXER

*Optional; Provides Greater Isolation for AC Signals.

## Applications (continued)

## ONE OF 8 DECODER



## Die Characteristics

Transistor Count
Die Size
Thermal Constants
Tie Substrate to: Process:
$86 \times 79$ mils
$\left.\begin{array}{l}92^{\circ} \mathrm{C} / \mathrm{W} \\ 3 \mathrm{O}^{\circ} \mathrm{C} / \mathrm{W}\end{array}\right\}$ For Ceramic Dip -VSupply
CMOS - DI

$$
\text { Single 8/Differential } 4 \text { Channel }
$$ CMOS Analog Multiplexers with Active Overvoltage Protection

## Description

The HI-508A and 509A are analog multiplexers with Active Overvoltage Protection. Analog input levels may greatly exceed either power supply without damaging the device or disturbing the signal path of other channels. Active protection circuitry assures that signal fidelity is maintained even under fault conditions that would destroy other multiplexers. Analog inputs can withstand constant 70 volt peak-to-peak levels and typically survive static discharges beyond 4,000 volts. Digital inputs will also sustain continuous faults up to 4 volts greater than either supply. In addition, signal sources are protected from short circuiting should multiplexer supply loss occur; each input presents $1 \mathrm{k} \Omega$ of resistance under this condition. These features make the $\mathrm{HI}-508 \mathrm{~A}$ and $\mathrm{HI}-509 \mathrm{~A}$ ideal for use in systems where the analog inputs originate from external equipment or separately powered circuitry. Both devices are fabricated with 44 volt dielectrically isolated CMOS technology. The 508A is an 8 channel device and the 509A is a 4 channel differential version. If input overvoltage protection is not needed, the $\mathrm{HI}-508$ and $\mathrm{Hl}-509$ multiplexers are recommended. For further information see Application Notes 520 and 521.
Each device is available in a 16 pin plastic or ceramic DIP, a 20 pin ceramic LCC package.
The HI-508A/509A are offered in both commercial and military grades. Addition $\mathrm{Hi}-$ Rel screening including 160 hour burn-in is specified by the " -8 " suffix.

## Features

- Analog Overvoltage Protection

70 Vpp

- No Channel Interaction During Overvoltage
- ESD Resistant

4,000 Volts

- 44 V Maximum Power Supply
- Fail Safe with Power Loss (No Latchup)
- Break-Before-Make Switching
- Analog Signal range
- Access Time (Typical). . . . . . . . . . . . . . . . 500 ns
- Standby Power (Typical) . . . . . . . . . . . . . . 7.5 mW


## Applications

- Data Acquisition
- Industrial Controls
- Telemetry


## Pinouts

| Top View |  |  |  |
| :---: | :---: | :---: | :---: |
| $A_{0}$ | 4 | 16 | $A_{1}$ |
| EN | 42 | 15 | $A_{2}$ |
| -Vsup | 43 | 14 | GND |
| IN 1 | 44 | 13 | +VSUP |
| IN 2 | 45 | 12 | IN 5 |
| in 3 | 46 | 11 | IN 6 |
| IN 4 | 47 | 10 | IN 7 |
| OUT | 48 | 9 | IN 8 |

## HI1-508A (ceramic)

 HI3-508A (plastic)

## HI1-509A (ceramic)

HI3-509A (plastic)

HI-506A




HI4-509A (LCC)

Functional Diagrams


HI-508A


HI-509A

## ABSOLUTE MAXIMUM RATINGS (Note 1)

Voltage between Supply Pins
V+ to Ground
V- to Ground 25 V
Digital Input Overvoltage:

$$
\text { VEN, } \mathrm{V}_{\mathrm{A}}\left\{\begin{array}{ll}
\mathrm{V}_{\text {Supply }}(+) & +4 \mathrm{~V} \\
\mathrm{~V}_{\text {Supply }}(-) & -4 \mathrm{~V}
\end{array}\right\}
$$ or 20 mA , whichever occurs first.

Analog Input Overvoltage:
$V_{S}\left\{\begin{array}{l}\text { VSupply(+) } \\ \text { VSupply(-) }\end{array}\right.$

$$
\left.\begin{array}{l}
+20 \mathrm{~V} \\
-20 \mathrm{~V}
\end{array}\right\}
$$

| Continuous Current, S or D: 20 mA |  |
| :---: | :---: |
|  |  |
| (Pulsed at $1 \mathrm{~ms}, 10 \%$ duty cycle max): | 40 |
| Power Dissipation* (CERDIP) | , |
| Operating Temperature Range: |  |
| -508A/509A-2,-8 -55 ${ }^{\circ}$ | $+125^{\circ} \mathrm{C}$ |
| HI-508A/509A-5 | $+75^{\circ} \mathrm{C}$ |
| Storage Temperature Range $-65^{\circ} \mathrm{C}$ to | $+150^{\circ} \mathrm{C}$ |
| $12.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=75^{\circ} \mathrm{C}$ |  |

Continuous Current, S or D: mA (Pulsed at $1 \mathrm{~ms}, 10 \%$ duty cycle max): 40 mA Power Dissipation* (CERDIP) 1.28 W Operating Temperature Range:

ELECTRICAL CHARACTERISTICS Supplies $=+15 \mathrm{~V},-15 \mathrm{~V}$; VAH (Logic Level High) $=$
+4.0 V , VAL(Logic Level Low) $=+0.8 \mathrm{~V}$. (unless otherwise specified).
For Test Conditions, consult Performance Characteristics Section.


Performance Characteristics and Test Circuits
Unless Otherwise Specified $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, V Supply $= \pm 15 \mathrm{~V}$,
$\mathrm{V}_{\mathrm{AH}}=+4 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=0.8 \mathrm{~V}$
TEST CIRCUIT
NO. 1

ON RESISTANCE
vs. ANALOG INPUT VOLTAGE


ON RESISTANCE vs.
INPUT SIGNAL LEVEL, SUPPLY VOLTAGE


NORMALIZED ON RESISTANCE vs. SUPPLY VOLTAGE


LEAKAGE CURRENT VS. TEMPERATURE


ANALOG INPUT
OVERVOLTAGE CHARACTERISTICS

TEST CIRCUIT
NO. 2*


TEST CIRCUIT
NO. 4*


TEST CIRCUIT
NO. 5
ANALOG INPUT OVERVOLTAGE CHARACTERISTICS


HI-508A/509A
Performance Characteristics and Test Circuits (continued)

$V_{\mathrm{IN}}-$ Voltage Across Switch

TEST CIRCUIT

NO. 6
ON CHANNEL CURRENT
vs. VOLTAGE


SUPPLY CURRENT vs. TOGGLE FREQUENCY


TEST CIRCUIT NO. 7

A) +ISUPPLY

SUPPLY CURRENT
vs. TOGGLE FREQUENCY

ACCESS TIME VS. LOGIC LEVEL (HIGH)


TEST CIRCUIT
NO. 8


## Switching Waveforms



ACCESS TIME

$200 \mathrm{~ns} /$ Div.

Switching Waveforms (continued)


## TEST CIRCUIT <br> NO. 10

ENABLE DRIVE


ENABLE DELAY (tON(EN),tOFF(EN))

*Similar connection for HI-509A

ENABLE DELAY (tON(EN),tOFF(EN))


100ns/Div.

Schematic Diagrams



# Single 8 Differential 4 Channel CMOS Analog Multiplexers With Latches and Overvoltage Protection 

## Features

- Analog Overvoltage protection
- Resettable Latches ( $\overline{\mathrm{KS}}$ )
- TTL/DTL and CMOS Compatible
- Failsafe for conditions of Overvoltage \& Loss of Power
- No SCR Latch-up
- Break-before-make switching
- Microprocessor Bus compatible
- Very low leakage - $I_{D(0 f f)} \leq 2 n A$ (typ)
- Access time $-\mathrm{t}_{\mathrm{A}}=500 \mathrm{nS}$ (typ)
- Minimum write pulse width ( $\overline{\mathrm{WR}})=300 \mathrm{nS}$
- OFF isolation $=-100 \mathrm{~dB}$, typ @ 10 kHz


## Description

These monolithic CMOS multiplexers feature on-board address latches, plus overvoltage protection for the analog inputs and the output as well. Each model includes digital inputs for channel selection and an Enable input for device selection under program control. In addition, Write (WR) and Reset (RS) inputs allow the program to store or clear the channel address.

The overvoltage performance of these multiplexers is particularly useful in redundant systems, where the inputs and output must present a high inpedance when power is off. This is achieved by a switch cell with three MOSFET's in series rather than the conventional transmission gate design.

Each channel can withstand overvoltage to $\pm 25 \mathrm{VDC}$ with respect to ground with power ON or OFF An OFF channel remains OFF in the presence of overvoltage. If the channel is 0 N , output voltage is clamped below the supply rail, which protects the load circuit.

The HI-508LA offers 8 single-ended channels, and the HI-509LA is an 4 channel differential version. The recommended supply voltages are $\pm 15 \mathrm{~V}$, though operation at reduced levels or with a single supply may also be inplemented. The package is an 18 pin ceramic or plastic DIP.

Each product is specified for the commercial temperature range ( $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C},-5$ suffix) and the military range $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C},-2$ suffix). For MIL-STD-883 conpliant parts, request the 508 LA/883 or 509LA/883 data sheet.

## Functional Diagram

HI-508LA


## H/-509LA



| DEVICE | FUNCTION | FEATURE |  | Rons <br> (TYP) | $I_{\text {D(OFF) }}$ [ nA ] (TYP) | ION) <br> (ns) <br> (TYP) | $\begin{gathered} \text { I(OFF) } \\ \text { (ns) } \\ \text { (TYP) } \\ \hline \end{gathered}$ | $\begin{gathered} P D(m W) \\ {[T Y P]} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| HI-508LA | 8-Channel | Address <br> Latches and Overvoltage | 2.0 | 1 K | 2.0 | 500 | 500 | 40 |
| HI-509LA | 4-Channel Differential | Address <br> Latches and Overvoltage Protection | 2.0 | 1K | 1.0 | 500 | 500 | 40 |

CAUTION: These devices are sensitive to electrostatic discharge. Proper I. C. handling procedures should be followed.

# 16 Channel/Differential 8 Channel CMOS High Speed Analog Multiplexer 

## FEATURES

- ACCESS TIME (TYP)
- SETTLING TIME (0.1\%) 250ns
- LOW LEAKAGE (TYP) IS(0FF) 10pA ID(OFF) 30 pA
- LOW CAPACITANCE (TYP) CS OFF CDOFF
- HIGH OFF ISOLATION AT 500 kHz
- LOW CHARGEINJECTION
- SINGLE ENDED TO DIFFERENTIAL SELECTABLE (SDS)
- LOGIC LEVEL SELECTABLE (LLS)


## APPLICATIONS

- DATA ACQUISITION SYSTEMS
- PRECISION INSTRUMENTATION
- INDUSTRIAL CONTROL


## DESCRIPTION

The HI-516 is a monolithic dielectrically isolated, high speed, high performance CMOS analog multiplexer. It offers unique built-in channel selection decoding plus an inhibit input for disabling all channels. The dual function of address input $\mathrm{A}_{3}$ enables the $\mathrm{HI}-516$ to be user programmed either as a single ended 16 -channel multiplexer by connecting 'out $A$ ' to out $B^{\prime}$ and using $A_{3}$ as a digital address input, or as an 8-channel differential multiplexer by connecting $\mathrm{A}_{3}$ to the $\mathrm{V}^{-}$supply. The substrate leakages and parasitic capacitances are reduced substantially by using the Harris dielectric isolation process to achieve optimum performance in both high and low level signal applications. The low output leakage current (ID Off $<100 \mathrm{pA} @ 25^{\circ} \mathrm{C}$ ) and fast settling (tSETTLE $=800 \mathrm{~ns}$ to $0.01 \%$ ) characteristics of the device make it an ideal choice for high speed data acquisition systems, precision instrumentation, and industrial process control.

The HI-516 is available in a 28 lead dual-in-line package and a 28 lead LCC package ( -8 only). It is offered in both commercial and military grades. for additional Hi -Rel screening including 160 hour burn-in, specify the -8 suffix.


## FUNCTIONAL DIAGRAM



## ABSOLUTE MAXIMUM RATINGS

Digital Input Overvoltage:

TTL
$-6 \mathrm{~V}<\mathrm{V}_{\text {AH }}<+6 \mathrm{~V}$
A3 VSUPPLY

CMOS
VSUPPLY(+)
GND
Analog Input Voltage:

## $V_{S} \quad\left\{\begin{array}{l}V_{\text {SUPPLY }}(+) \\ \text { VSUPPLY }^{(-)}\end{array}\right.$

Voltage Between Supply Pins
Total Power Dissipation * (Cerdip) 2000 mW Operating Temperature Ranges:

```
HI-516-2,-8
```

HI-516-5
Storage Temperature Range
*Derate $20 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$

ELECTRICAL CHARACTERISTICS (Unless otherwise specified) Supplies $=+15 \mathrm{~V},-15 \mathrm{~V} ; \mathrm{V}_{\text {AH }}$ (Logic Level High) $=+2.4 \mathrm{~V}$, $V_{\text {AL }}($ Logic Level Low $)=+0.8 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}} / \mathrm{LLS}=\mathrm{GND} .($ Note 1$)$

| PARAMETER |  | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | $0^{\circ} \mathrm{C}$ to $+75{ }^{\circ} \mathrm{C}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TEMP | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ANALOG CHANNEL CHARACTERISTICS |  |  |  |  |  |  |  |  |
| V ${ }_{\text {S }}$ Analog Signal Range (Note 2) | Full | -14 |  | +14 | -15 |  | -15 | V |
| R ON , On Resistance ( Note 3 ) | $+25^{\circ} \mathrm{C}$ |  | 620 | 750 |  | 620 | 750 | $\Omega$ |
|  | Full |  |  | 1,000 |  |  | 1,000 | $\Omega$ |
| IS (OFF), Off Input Leakage Current | $+25^{\circ} \mathrm{C}$ |  | 0.01 |  |  | 0.01 |  | nA |
|  | Full |  |  | 50 |  |  | 50 | nA |
| $I_{\text {d }}(0 F F)$, Off Output Leakage Current | $+25^{\circ} \mathrm{C}$ |  | 0.03 |  |  | 0.03 |  | nA |
|  | Full |  |  | 100 |  |  | 100 | nA |
| $I_{\text {I }}(0 N)$, On Channel Leakage Current | $+25^{\circ} \mathrm{C}$ |  | 0.04 |  |  | 0.04 |  | nA |
|  | Full |  |  | 100 |  |  | 100 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {AL }}$ Input Low Threshold (TTL) | Full |  |  | 0.8 |  |  | 0.8 | V |
| $V_{\text {AH }}$ Input High Threshold (TTL) | Full | 2.4 |  |  | 2.4 |  |  | V |
| $\mathrm{V}_{\text {AH }}$ Input Low Threshold (CMOS) | Full |  |  | $0.3 \mathrm{~V}_{\text {DD }}$ |  |  | 0.3VDD | V |
| $\mathrm{V}_{\text {AL }}$ Input High Threshold (CMOS) | Full | 0.7VD |  |  | $0.7 \mathrm{~V}_{\mathrm{DD}}$ |  |  | V |
| ${ }^{\text {AHH }}$ Input Leakage Current (High) | Full |  |  | 1 |  |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {AL }}$ Current (Low) | Full |  |  | 25 |  |  | 25 | $\mu \mathrm{A}$ |
| SWITCHING CHARACTERISTICS |  |  |  |  |  |  |  |  |
| ${ }_{\text {t }}$, Access Time | $+25^{\circ} \mathrm{C}$ |  | 100 | 150 |  | 100 | 150 | ns |
|  | Full |  |  | 200 |  |  | 200 | ns |
| tOPEN, Break before make delay | +250 ${ }^{\circ}$ |  | 20 |  |  | 20 |  | ns |
| ton(EN), Enable Delay (ON) | $+250 \mathrm{C}$ |  | 100 | 150 |  | 100 |  | ns |
| toFF(EN), Enable Delay (0FF) | $+25^{\circ} \mathrm{C}$ |  | 80 | 150 |  | 80 |  | ns |
| Settling Time (0.1\%) | $+25^{\circ} \mathrm{C}$ |  | 250 |  |  | 250 |  | ns |
| (0.01\%) | $+25^{\circ} \mathrm{C}$ |  | 800 |  |  | 800 |  | ns |
| Charge Injection (Note 4) | $+25^{\circ} \mathrm{C}$ |  | 0.3 |  |  | 0.3 |  | pC |
| Off Isolation (Note 5) | $+25^{\circ} \mathrm{C}$ |  | 90 |  |  | 90 |  | dB |
| $\mathrm{CS}_{\text {S }}($ OFF), Channel Input Capacitance | $+25^{\circ} \mathrm{C}$ |  | 2 |  |  | 2 |  | pF |
| $\mathrm{C}_{\mathrm{D}}($ OFF), Channel Output Capacitance | $+25^{\circ} \mathrm{C}$ |  | 18 |  |  | 18 |  | pF |
| ${ }^{C_{A}}$, Digital Input Capacitance | $+25^{\circ} \mathrm{C}$ |  | 5 |  |  | 5 |  | pF |
| CDS(OFF), Input to Output Capacitance | $+25^{\circ} \mathrm{C}$ |  | 0.02 |  |  | 0.02 |  | pF |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |  |
| PD, Power Dissipation | Full |  | 525 |  |  | 525 |  | mW |
| $\mathrm{I}^{+}$, Current (Note 6) | Full |  |  | 25 |  |  | 30 | mA |
| $\mathrm{I}^{-}$, Current (Note 6) | Full |  |  | 25 |  |  | 30 | mA |

NOTES: 1. $V_{D D} /$ LLS pin $=$ open or grounded for TTL Compatibility
$V_{D D} / L L S$ pin $=V_{D D}$ for CMOS Compatibility
2. At temperatures above $90^{\circ} \mathrm{C}$, care must be taken to assure $\mathrm{V}_{\mathrm{S}}$ remains at least 1.0 V below the $\mathrm{V}_{\text {SUPPLY }}$ for proper operation.
3. $\mathrm{V}_{\mathrm{IN}}= \pm 10 \mathrm{~V}, \mathrm{IOUT}=-100 \mu \mathrm{~A}$
4. $\mathrm{V}_{I N}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$, Enable input pulse $=3 \mathrm{~V}, \mathrm{f}=500 \mathrm{kHz}$.
5. $V_{E N}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=3 \mathrm{~V}_{\mathrm{RMS}}, \mathrm{f}=500 \mathrm{kHz}, \mathrm{C}_{\mathrm{L}}=40 \mathrm{pF}$, $R_{L}=1 \mathrm{k}$, Pin 3 grounded.
6. $V_{\mathrm{EN}}=+2.4 \mathrm{~V}$

HI-516 USED AS A 16-CHANNEL MULTIPLEXER OR 8 CHANNEL DIFFERENTIAL MULTIPLEXER *

| USE A3 AS DIGITAL <br> ADDRESS INPUT |  |  |  |  | ON CHANNEL TO |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ENABLE | $A_{3}$ | $A_{2}$ | $A_{1}$ | $A_{0}$ | OUT A | OUT B |  |


| L | X | X | X | X | NONE | NONE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | L | L | L | L | 1A | NONE |
| H | L | L | L | H | $2 A$ | NONE |
| H | L | L | H | L | $3 A$ | NONE |
| H | L | L | H | H | $4 A$ | NONE |
| H | L | H | L | L | $5 A$ | NONE |
| H | L | H | L | H | $6 A$ | NONE |
| H | L | H | H | L | $7 A$ | NONE |
| H | L | H | H | H | $8 A$ | NONE |
| H | H | L | L | L | NONE | $1 B$ |
| H | H | L | L | H | NONE | $2 B$ |
| H | H | L | H | L | NONE | $3 B$ |
| H | H | L | H | H | NONE | $4 B$ |
| H | H | H | L | L | NONE | $5 B$ |
| H | H | H | L | H | NONE | $6 B$ |
| H | H | H | H | L | NONE | $7 B$ |
| H | H | H | H | H | NONE | $8 B$ |

* For 16-Channel single-ended function, tie 'out $A$ ' to 'out $B$ ', for dual 8 -channel function use the $A_{3}$ address pin to select between MUX A and MUX B, where MUX A is selected with $\mathrm{A}_{3}$ low.

HI-516 USED AS A DIFFERENTIAL 8-CHANNEL MULTIPLEXER

| $\mathrm{A}_{3}$ CONNECT TO $\mathrm{V}^{-}$SUPPLLY |  |  |  | ON CHANNEL TO |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ENABLE | $A_{2}$ | $\mathrm{A}_{1}$ | $A_{0}$ | OUT A | OUT B |
| L | X | X | X | NONE | NONE |
| H | L | L | L | 1A | 1B |
| H | L | L | H | 2A | 2B |
| H | L | H | L | 3A | 3B |
| H | L | H | H | 4A | 4B |
| H | H | L | L | 5A | 5B |
| H | H | L | H | 6A | 6B |
| H | H | H | L | 7A | 7B |
| H | H | H | H | 8A | 8B |


| Transistor Count | 647 |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Die Size | 147 mils |  |  |  |  |  |  |  |
| Thermal Constants | $\theta_{\mathrm{ja}}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |  |  |  |  |
|  | $\theta_{\mathrm{jc}}$ | $18^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |  |  |  |  |$|$ For Ceramic DIP

TEST CIRCUIT NO. 1
ON RESISTANCE vs. INPUT SIGNAL LEVEL


TEST CIRCUIT NO. 5 ACCESS TIME

*Two measurements per channel: $+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$.
(Two measurements per device for ID(OFF): $+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$ )

TEST CIRCUIT NO. 6


## TEST CIRCUIT NO. 7

ENABLE DRIVE


ENABLE DELAY (tON(EN), tOFF(EN))


TEST CIRCUIT NO. 8 CHARGE INJECTION TEST CIRCUIT

$\Delta V_{0}$ IS THE MEASURED VOLTAGE ERROR DUE TO CHARGE INJECTION. THE ERROR VOLTAGE IN COULOMBS IS $0=C_{L} X \Delta V_{0}$.


## FEATURES

| - ACCESS TIME (TYP) |  | 80 ns |
| :--- | :--- | ---: |
| - SETTLING TIME (0.1\%) |  | 250 ns |
| - LOW LEAKAGE (TYP) | IS (OFF) | 5 pA |
|  | $I_{D}(0 \mathrm{FF})$ | 15 pA |
| - LOW CAPACITANCE (TYP) | $\mathrm{C}_{\mathrm{S}}(0 \mathrm{FF})$ | 2 pF |
|  | $\mathrm{C}_{\mathrm{D}}(0 \mathrm{FF})$ | 10 pF |
| - HIGH OFF ISOLATION AT 500 kHz |  | 86 dB |
| - LOW CHARGE INJECTION |  | 0.3 pC |

- SINGLE ENDED TO DIFFERENTIAL SELECTABLE (SDS)
- LOGIC LEVEL SELECTABLE (LLS)


## APPLICATIONS

- UATA ACQUISITION SYSTEMS
- TELEMETRY
- INDUSTRIAL CONTROL


## DESCRIPTION

The HI-518 is a monolithic dielectrically isolated, high speed, high performance CMOS analog multiplexer. It offers unique built-in channel selection decoding plus an inhibit input for disabling all channels. The dual function of address input $\mathrm{A}_{2}$ enables the $\mathrm{HI}-518$ to be user programmed either as a single ended 8 -channel multiplexer by connection 'out $A^{\prime}$ to 'out $B^{\prime}$ and using $A_{2}$ as a digital address input, or as a 4-channel differential multiplexer by connecting $A_{2}$ to the $V$ - supply. The substrate leakages and parasitic capacitances are reduced substantially by using the Harris dielectric isolation process to achieve optimum performance in both high and low level signal applications. The low output leakage current (ID Off < 100pA@250 ) and fast settling (tSETTLE=800ns to $0.01 \%$ ) characteristics of the device make it an ideal choice for high speed data acquisition systems, precision instrumentation, and industrial process control.

The HI-518 is available in an 18 lead dual-in-line package and a 20 lead LCC package ( -8 only). It is offered in both commercial and military grades. For additional Hi -Rel screening including 160 hour burn-in, specify the "-8" suffix.

## PINOUT

TOP VIEWS


## FUNCTIONAL DIAGRAM



## ABSOLUTE MAXIMUM RATINGS

Digital Input Overvoltage:

```
TTL
\(\left\{\begin{array}{l}-6 \mathrm{~V}<\mathrm{V}_{\text {AH }}<+6 \mathrm{~V} \\ \text { A2 V SUPPLY }(-)\end{array}\right.\)
CMOS
VSUPPLY(+)
```

Analog Input Voltage:
$V_{S} \quad\left\{\begin{array}{l}V_{S U P P L Y}(+) \\ V_{S U P P L Y(-)}\end{array}\right.$

Voltage Between Supply Pins
Total Power Dissipation * (Cerdip)
1.19 mW

Operating Temperature Ranges:

HI-518-2,-8
HI-518-5
Storage Temperature Range
*Derate $11.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$

ELECTRICAL CHARACTERISTICS (Unless otherwise specified) Supplies $=+15 \mathrm{~V},-15 \mathrm{~V} ; \mathrm{V}_{\mathrm{AH}}($ Logic Level High) $=+2.4 \mathrm{~V}$, $\mathrm{V}_{\mathrm{AL}}\left(\right.$ Logic Level Low) $=+0.8 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}} / \mathrm{LLS}=$ Gnd. $($ Note 1$)$.

| PARAMETER | TEMP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | $0^{\circ} \mathrm{C}$ to +750 ${ }^{\text {c }}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ANALOG CHANNEL CHARACTERISTICS |  |  |  |  |  |  |  |  |
| VS Analog Signal Range (Note 2) | Full | -14 |  | +14 | -15 |  | +15 | v |
| Ron On Resistance (Note 3) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 480 | $\begin{gathered} 750 \\ 1000 \end{gathered}$ |  | 480 | $\begin{gathered} 750 \\ 1000 \end{gathered}$ | $\begin{aligned} & \Omega \\ & \Omega \end{aligned}$ |
| IS (OFF) Off Input Leakage Current | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | . 005 | 50 |  | 0.05 0.60 | 50 | nA |
| ID (OFF) Off Output Leakage Current | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | . 015 | 50 |  | 0.10 | 50 | nA |
| ID (ON) On Channel Leakage Current | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | . 015 | 50 |  | 0.10 | 50 | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| $V_{\text {AL }}$ Input Low Threshold (TTL) | Full |  |  | 0.8 |  |  | 0.8 | V |
| $V_{\text {AH }}$ Input High Threshold (TTL) | Full | 2.4 |  |  | 2.4 |  |  | V |
| $V_{\text {AL }}$ Input Low Threshold (CMOS) | Full |  |  | $0.3 \mathrm{~V}_{\mathrm{DD}}$ |  |  | 0.3VDD | V |
| $V_{\text {AH }}$ Input High Threshold (CMOS) | Full | 0.7VDD |  |  | 0.7VDD |  |  | V |
| ${ }^{\text {IAH }}$ Input Leakage Current (High) | Full |  |  | 1 |  |  | 1 | $\mu \mathrm{A}$ |
| IAL Input Leakage Current (Low) | Full |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |
| SWITCHING CHARACTERISTICS |  |  |  |  |  |  |  |  |
| ${ }^{\text {t } A, ~ A c c e s s ~ T i m e ~}$ | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 80 | $\begin{aligned} & 125 \\ & 150 \end{aligned}$ |  | 80 | $\begin{aligned} & 125 \\ & 150 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tOPEN, Break before make Delay | $+25^{\circ} \mathrm{C}$ |  | 20 |  |  | 20 |  | ns |
| ton (EN), Enable Delay (ON) | $+25^{\circ} \mathrm{C}$ |  | 80 | 150 |  | 80 | 150 | ns |
| t0FF (EN), Enable Delay (OFF) | $+25^{\circ} \mathrm{C}$ |  | 60 | 125 | " | 60 | 125 | ns |
| Settling Time (0.1\%) | $+25^{\circ} \mathrm{C}$ |  | 250 |  |  | 250 |  | ns |
| (0.01\%) | $+25^{\circ} \mathrm{C}$ |  | 800 |  |  | 800 |  | ns |
| Charge Injection (Note 4) | $+25^{\circ} \mathrm{C}$ |  | 0.3 |  |  | 0.3 |  | pC |
| Off Isolation (Note 5) | $+25^{\circ} \mathrm{C}$ |  | 86 |  |  | 86 |  | dB |
| $\mathrm{CS}_{\text {S }}$ (OFF) Channel Input Capacitance | $+25^{\circ} \mathrm{C}$ |  | 2 |  |  | 2 |  | pF |
| $C_{D}$ (OFF) Channel Output Capacitance | $+25^{\circ} \mathrm{C}$ |  | 10 |  | . | 10 |  | pF |
| $\mathrm{C}_{\text {A }}$, Digital Input Capacitance | $+25^{\circ} \mathrm{C}$ |  | 3 |  |  | 3 |  | pF |
| CDS (OFF) İnput to Output Capacitance | $+25^{\circ} \mathrm{C}$ |  | 0.02 |  |  | 0.02 |  | pF |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |  |
| PD, Power Dissipation | Full |  | 360 | 450 |  | 360 | 540 | mW |
| 1+, Current (Note 6) | Full |  | 12 | 15 |  | 12 | 18 | mA |
| $1^{-}$, Current (Note 6) | Full |  | 12 | 15 |  | 12 | 18 | mA |

1. $\mathrm{V}_{\mathrm{DD}} /$ LLS Pin $=$ Open or Grounded ed for TTL compatibility. $V_{D D} / L L S$ for CMOS compatibility.
2. At temperatures above $90^{\circ} \mathrm{C}$, care must be taken to assure $\mathrm{V}_{\mathrm{S}}$ remains at least 1.0 V below the $\mathrm{V}_{\text {SUPPLY }}$.
3. $V_{I N}= \pm 10 \mathrm{~V}$, IOUT $=-100 \mu \mathrm{~A}$.
4. $V_{I N}=0 V, C_{L}=100 \mathrm{pF}$, Enable Input pulse $=3 \mathrm{~V}, \mathrm{f}=500 \mathrm{kHz}$.
5. $C_{L}=40 p F, R_{L}=1 \mathrm{k}$. Due to the pin to pin capacitance between IN 8/4B
(Pin 3) and Out B (Pin 2) channel $8 / 4 \mathrm{~B}$ exhibits 60 dB of Off Isolation under the above test conditions.
6. $V_{E N}=+2.4 \mathrm{~V}$.

## TRUTH TABLES

HI-518 USED AS 8 CHANNEL MULTIPLEXER OR 4 CHANNEL DIFFERENTIAL MULTIPLEXER

| USE A $~ A S ~ D I G I T A L ~$ <br> ADDRESS INPUT |  |  |  |  | ON CHANNEL TO |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ENABLE | A $_{2}$ | A $_{1}$ | A $_{0}$ | OUT A | OUT B |  |
| L | X | X | X | NONE | NONE |  |
| H | L | L | L | 1A | NONE |  |
| H | L | L | H | 2A | NONE |  |
| H | L | H | L | 3A | NONE |  |
| H | L | H | H | 4A | NONE |  |
| H | H | L | L | NONE | 1B |  |
| H | H | L | H | NONE | 2B |  |
| H | H | H | L | NONE | $3 B$ |  |
| H | H | H | H | NONE | 4B |  |

HI-518 USED AS DIFFERENTIAL 4 CHANNEL MULTIPLEXER

| A2 CONNECT TO <br> V- SUPPLY |  | ON CHANNEL TO |  |  |
| :---: | :---: | :---: | :---: | :---: |
| ENABLE | $A_{1}$ | $A_{0}$ | OUT A | OUT B |
| L | X | X | NONE | NONE |
| H | L | L | $1 A$ | $1 B$ |
| H | L | H | $2 A$ | $2 B$ |
| H | H | L | $3 A$ | $3 B$ |
| H | H | H | $4 A$ | $4 B$ |

PERFORMANCE CHARACTERISTICS AND TEST CIRCUITS

TEST CIRCUIT NO. 1
ON RESISTANCE vs. INPUT SIGNAL LEVEL


TEST CIRCUIT NO. 2*

*Two measurements per channel: $+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$. (Two measurements per device for ID(OFF): $+10 \mathrm{~V} /-10 \mathrm{~V}$ and $+10 \mathrm{~V} /-10 \mathrm{~V}$ )

PERFORMANCE CHARACTERISTICS AND TEST CIRCUITS (Continued)

*Two measurements per channel: $+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$.
(Two measurements per device for $1 \mathrm{D}(\mathrm{OFF}):+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$ )


## PERFORMANCE CHARACTERISTICS AND TEST CIRCUITS (Continued)

## TEST CIRCUIT NO. 7

ENABLE DRIVE


ENABLE DELAY (tON(EN), TOFF(EN))


TEST CIRCUIT NO. 8
CHARGE INJECTION TEST CIRCUIT

$\Delta V_{0}$ IS THE MEASURED VOLTAGE ERROR DUE TO CHARGE INJECTION. THE ERROR VOLTAGE IN COULOMBS IS $0=C_{L} X \Delta V_{0}$.


DIE CHARACTERISTICS

Transistor Count
Die Size
Thermal Constants

Tie Substrate to:
Process:

356
$90 \times 93$ mils $\left.\begin{array}{c}84^{\circ} \mathrm{C} / \mathrm{W} \\ 25^{\mathrm{C}} / \mathrm{W}\end{array}\right\}$ For Ceramic Dip
$-V_{\text {Supply }}$
CMOS - DI

## 4 Channel Wideband and Video Multiplexer

## Features

- Crosstalk ( 10 MHz ) $\qquad$ $<-60 \mathrm{~dB}$
- Fast Access Time $\qquad$
- Fast Settling Time 200ns
- TTL Compatible


## Description

The HI-524 is a four channel CMOS analog multiplexer designed to process single-ended signals with bandwidths up to 10 MHz . The chip includes a 1 of 4 decoder for channel selection and an Enable input to inhibit all channels (chip select).

Three CMOS transmission gates are used in each channel, as compared to the single gate in more conventional CMOS multiplexers. This provides a double barrier to the unwanted coupling of signals from each input to the output. In addition, Dielectric Isolation (DI) processing helps to insure that Crosstalk is less than -60 ODB at 10 MHz .

The HI-524 is designed to operate into a wideband buffer amplifier such as the HARRIS HA-2541. The multiplexer chip includes two "on" switches in series, for use as a

## Applications

Wideband Switching

- Radar
- TV Video
- ECM
feedback element with the amplifier. This feedback resistance matches and tracks the channel RON resistance, to minimize the amplifier $\vee_{O S}$ and its variation with temperature.

The HI-524 is well suited to the rapid switching of video and other wideband signals in telemetry, instrumentation, radar and video systems. It is packaged in an 18 pin ceramic or plastic DIP and operates on $\pm 15 \mathrm{~V}$ supplies.

The HI-524 is offered in both commercial and military grades. For aditional Hi-Rel screening including 160 hour burn-in, specify the "- 8 " suffix.

## Pinout

TOP VIEW


## Functional Diagram



```
Absolute Maximum Ratings
Digital Input Overvoltage:
-6V < VAH < +6V
Analog Input (VS) or Output (VO)
+VSUPPLY +2V
-VSUPPLY -2V
Voltage Between Supply33VEither Supply to Ground16.5 V
```

Total Power Dissipation* (Ceramic) ..... 1.23W
Operating Temperature Range

HI-524-2, -8. $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
HI-524-5 $\qquad$
$\qquad$ $.0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$
Storage Temp. Range............................... $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$

Electrical Characteristics (Unless otherwise specified) Supplies $=+15 \mathrm{~V},-15 \mathrm{~V}$; VAH (Logic Level High)

$$
=+2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=(\text { Logic Level Low })=+0.8 \mathrm{~V} ; \mathrm{V}_{\mathrm{EN}}=+2.4 \mathrm{~V}
$$



NOTES:

1. $\mathrm{V}_{\mathrm{IN}}= \pm 10 \mathrm{~V} ; \mathrm{I}_{\mathrm{OUT}}=100 \mu \mathrm{~A}$
(See Test Circuits \# 1)
2. $\mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V} ; \mathrm{VS}= \pm 10 \mathrm{~V}$ (See Test Circuits \# 2,3,4,)
3. MUX output is buffered with HA-5033 amplifier
4. (See Test Circuit \#5)
5. $\mathrm{V}_{\mathrm{IN}}=10 \mathrm{MHz}, 3 \mathrm{Vp}-\mathrm{p}$ on one channel, with any other channel selected. (Worst case is channel 3 selected with input on channel 4). MUX output is buffered with HA-2541 as shown in Applications section. Terminate all channels with $75 \Omega$.
6. Supply currents vary less than 0.5 mA for switching rates from DC to 2 MHz .

ON RESISTANCE (Unless otherwise specified $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\text {SUPPLY }}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=0.8 \mathrm{~V}$ )


## LEAKAGE CURRENT

TEST CIRCUIT NO. 2*


TEST CIRCUIT NO. 3*


TEST CIRCUIT NO. $\mathbf{4 *}^{*}$


LEAKAGE CURRENT
vs. TEMPERATURE


* Two measurements per channel:
$+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$
(Two measurements per device for $I_{D}(O F F)$ :
$+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$.)


## Performance Characteristics and Test Circuits (Continued)

TEST CIRCUIT NO. 5

SETTLING TIME
ACCESS TIME
BREAK-BEFORE-MAKE DELAY*


J
$V_{A}$

* This test requires channel inputs 1 and 4 at the same level.
** Capacitor value may be selected to optimize AC performance
(Use Differential comparator plug-in on scope for settling time measurement)


ACCESS TIME


## Applications

Often it is desirable to buffer the HI-524 output, to avoid loading errors due to the channel "ON" resistance:


* Capacitor value may be selected to optimize AC performance.

The buffer amplifier should offer sufficient bandwidth and slew rate to avoid degradation of the anticipated signals. For video switching, the HA-5033 and HA-2542 offer good performance plus $\pm 100 \mathrm{~mA}$ output current for driving coaxial cables. For general wideband applications, the HA-2541 offers the convenience of unity gain stability
plus $90 n$ settling (to $\pm 0.1 \%$ ) and $\pm 10 \mathrm{~V}$ output swing. Also, the HI-524 includes a feedback resistance for use with the HA-2541. This resistance matches and tracks the channel "ON" resistance, to minimize offset voltage due to the buffer's bias currents.

Note that the on-chip feedback element between pins 16 and 18 includes two switches in series, to simulate a channel resistance. These switches open for $\mathrm{V}_{\mathrm{EN}}=$ Low. This allows two or more HI-524's to operate into one HA-2541, with their feedback elements connected in parallel. Thus, only the selected multiplexer provides feedback, and the amplifier remains stable.

All HI-524 package pins labeled 'SIG GND' (pins 3, 4, 6, 13, 15) should be externally connected to signal ground for best crosstalk performance.

Bypass capacitors ( 0.1 to $1.0 \mu \mathrm{~F}$ ) are recommended from each HI-524 supply pin to power ground (pins 1 and 17 to pin 8). Locate the buffer amplifier near the HI-524 so the two capacitors may bypass both devices.

If an analog input 1 V or greater is present when supplies are off, a low resistance is seen from that input to a supply line. (For example, the resistance is approximately-160 $\Omega$ for an input of $-3 V$.) Current flow may be blocked by a diode in each supply line, or limited by a resistor in series with each channel. The best solution, of course, is to arrange that no digital or analog inputs are present when the power supplies are off.

## Die Characteristics

$\left.\begin{array}{ccc}\text { Transistor Count } & 599 \\ \text { Die Size } & & 146 \times 88.6 \mathrm{mils} \\ \text { Thermal Constants } & \theta_{\mathrm{ja}} & 810 \mathrm{C} / \mathrm{W} \\ & \theta_{\mathrm{jc}} & 220 \mathrm{C} / \mathrm{W}\end{array}\right\}$ For Ceramic DIP

## FEATURES

- DIFFERENTIAL PERFORMANCE,TYP.:
- LOW $\Delta \mathrm{RON}_{\mathrm{ON},+125^{\circ} \mathrm{C}}$
$5.5 \Omega$
- LOW $\Delta$ ID(ON), $+125^{\circ} \mathrm{C}$ 0.6 nA
0.1 pC
$-120 \mathrm{~dB}$
- SETTLING TIME, $\pm 0.01 \%$

900 ns

- WIDE SUPPLY RANGE
$\pm 5 \mathrm{~V} T 0 \pm 18 \mathrm{~V}$
- BREAK-BEFORE-MAKE SWITCHING
- NO LATCH-UP


## APPLICATIONS

- LOW LEVEL DATA ACQUISITION
- PRECISION INSTRUMENTATION
- TEST SYSTEMS
effects becomes significant for low level signals. This problem is minimized in the HI-539 by symmetrical placement of critical circuitry with respect to the few heat producing devices.

The HI-539 is offered in both commercial and military grades. For additional Hi-Rel screening including 160 hour burn-in, specify the " -8 " suffix. Supply voltages are $\pm 15 \mathrm{~V}$ and power consumption is only 2.5 mW . The package is a 16 pin ceramic or plastic DIP.

## DESCRIPTION

The Harris HI-539 is a monolithic, four channel, differential multiplexer. Two digital inputs are provided for channel selection, plus an Enable input to disconnect all channels.

Performance is guaranteed for each channel over the range $\pm 10 \mathrm{~V}$, but is optimized for low level differential signals. Leakage current, for example, which varies slightly with input voltage, has its distribution centered at zero for zero input volts.

In most monolithic multiplexers, the net differential offset due to thermal


FUNCTIONAL DIAGRAM


## ABSOLUTE MAXIMUM RATINGS



## ELECTRICAL CHARACTERISTICS (Unless otherwise specified) Supplies $= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=+4.0 \mathrm{~V}$, $\mathrm{V}_{\mathrm{AH}}\left(\right.$ Logic Level High) $=+4.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}$ (Logic Level Low) $=+0.8 \mathrm{~V}$. See the Performance Characteristics Section for test circuits and conditions. Selected parameters are defined in the Definitions Section.

| PARAMETER | TEMP | HI-539-2, -8 |  | HI-539-4, -5 |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP | MAX (MIN) | TYP | MAX (MIN) |  |
| ANALOG CHANNEL CHARA'S |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{S}}$, Analog Signal Range | Full |  | $(-10) /+10$ |  | $(-10) /+10$ | V |
| RON, On Resistance $V_{\text {IN }}=0 \mathrm{~V}$ | $+25^{\circ} \mathrm{C}$ | 650 | 850 | 650 | 850 | $\Omega$ |
| $\mathrm{V}_{\text {IN }}= \pm 10 \mathrm{~V}$ | +250C | 700 | 900 | 700 | 900 | S2 |
| $V_{\text {IN }}=0 \mathrm{~V}$ | Full | 950 | 1.3 K | 800 | 1K | $\Omega$ |
| $V_{\text {IN }}= \pm 10 \mathrm{~V}$ | Full | 1.1k | 1.4 k | 900 | 1.1k | $\Omega 2$ |
| $\Delta R_{\text {ON }}[$ [Side A - Side B] |  |  |  |  |  |  |
| $V_{\text {IN }}=0 \mathrm{~V}$ | $+25^{\circ} \mathrm{C}$ | 4.0 | 24 | 4.0 | 24 | $\Omega$ |
| $V_{\text {IN }}= \pm 10 \mathrm{~V}$ | $+25^{\circ} \mathrm{C}$ | 4.5 | 27 | 4.5 | 27 | $\Omega$ |
| $V_{\text {IN }}=0 \mathrm{~V}$ | Full | 4.75 | 28 | 4.0 | 24 | $\Omega$ |
| $V_{\text {IN }}= \pm 10 \mathrm{~V}$ | Full | 5.5 | 33 | 4.5 | 27 | $\Omega$ |
| IS(OFF), Off Input Leakage Current (Note 1) |  |  |  |  |  |  |
| Condition OV | $+25^{\circ} \mathrm{C}$ | 30 | 200 | 30 | 200 | pA |
| Condition $\pm 10 \mathrm{~V}$ | $+25^{\circ} \mathrm{C}$ | 100 |  | 100 |  | pA |
| Condition OV | Full | 2 | 10 | 0.2 | 1 | $n \mathrm{~A}$ |
| Condition $\pm 10 \mathrm{~V}$ | Full | 5 | 25 | 0.5 | 2.5 | nA |
| $\Delta \mathrm{I}$ (OFF), [Side A - Side B] |  |  |  |  |  |  |
| Condition OV | $+25^{\circ} \mathrm{C}$ | 3 | 100 | 3 | 100 | pA |
| Condition $\pm 10 \mathrm{~V}$ | $+25^{\circ} \mathrm{C}$ | 10 |  | 10 |  | pA |
| Condition OV | Full | 0.2 | 2 | 0.02 | 0.2 | nA |
| Condition $\pm 10 \mathrm{~V}$ | Full | 0.5 | 5 | 0.05 | 0.5 | nA |
| ID(OFF), Off Output Leakage Current (Note 1) |  |  |  |  |  |  |
| Condition 0V | $+25^{\circ} \mathrm{C}$ | 30 | 200 | 30 | 200 | pA |
| Condition $\pm 10 \mathrm{~V}$ | $+25^{\circ} \mathrm{C}$ | 100 |  | 100 |  | pA |
| Condition OV | Full | 2 | 10 | 0.2 | 1 | nA |
| Condition $\pm 10 \mathrm{~V}$ | Full | 5 | 25 | 0.5 | 2.5 | nA |
| $\Delta I_{D(O F F)},[\text { Side A - Side B] }$ |  |  |  |  |  |  |
| Condition 0 V Condition $\pm 10 \mathrm{~V}$ | +250 +250 | 3 10 | 100 | 3 10 | 100 | pA |
| Condition OV | Full | 0.2 | 2 | 0.02 | 0.2 | nA |
| Condition $\pm 10 \mathrm{~V}$ | Full | 0.5 | 5 | 0.05 | 0.5 | nA |
| ID(ON), On Channel Leakage Current (Note 1) |  |  |  |  |  |  |
| Condition OV. | $+25^{\circ} \mathrm{C}$ | 50 | 200 | 50 | 200 | pA |
| Condition $\pm 10 \mathrm{~V}$ | $+25^{\circ} \mathrm{C}$ | 150 |  | 150 |  | pA |
| Condition OV | Full | 5 | 25 | 0.5 | 2.5 | nA |
| Condition $\pm 10 \mathrm{~V}$ | Full | 6 | 40 | 0.8 | 4.0 | nA |
| $\Delta I_{\text {D }}(0 N)$ [Side A - Side B] |  |  |  |  |  |  |
| Condition OV | $+25^{\circ} \mathrm{C}$ | 10 | 100 | 10 | 100 | pA |
| Condition $\pm 10 \mathrm{~V}$ | $+25^{\circ} \mathrm{C}$ | 30 |  | 30 |  | pA |
| Condition OV | Full | 0.5 | 5 | 0.05 | 0.5 | nA |
| Condition $\pm 10 \mathrm{~V}$ | Full | 0.6 | 6 | 0.08 | 0.8 | nA |
| $\Delta V_{0 S}$, Differential Offset Voltage | $+25^{\circ} \mathrm{C}$ | 0.02 |  | 0.02 |  | $\mu \mathrm{V}$ |
|  | Full | 0.70 |  | 0.08 |  | $\mu \mathrm{V}$ |


| PARAMETER | TEMP | HI-539-2, -8 |  | HI-539-4, -5 |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP | MAX (MIN) | TYP | MAX (MIN) |  |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| $\mathrm{V}_{\text {AL }}$, Input Low Threshold | Full |  | 0.8 |  | 0.8 | v |
| $\mathrm{V}_{\text {AH }}$, Input High Threshold | Full |  | (4.0) |  | (4.0) | v |
| ${ }^{\prime} \mathrm{AH}^{\prime}$, Input Leakage Current (High) | Full |  | 1 |  | 1 | $\mu \mathrm{A}$ |
| 'AL, Input Leakage Current (Low) | Full |  | 1 |  | 1 | $\mu \mathrm{A}$ |
| SWITCHING CHARACTERISTICS |  |  |  |  |  |  |
| $\mathrm{T}_{\text {A }}$, Access Time | $+25^{\circ} \mathrm{C}$ | 250 | 750 | 250 | 750 | ns |
|  | Full |  | 1,000 |  | 1,000 | ns |
| Topen, Break-Before-Make Delay | $+25^{\circ} \mathrm{C}$ | 85 | (30) | 85 | (30) | ns |
|  | Full |  | (30) |  | (30) | ns |
| TON(EN), Enable Delay On | +250 ${ }^{\circ}$ | 250 | 750 | 250 | 750 | ns |
|  | Full |  | 1,000 |  | 1,000 | ns |
| TOFF(EN), Enable Delay Off | $+25^{\circ} \mathrm{C}$ | 160 | 650 | 160 | 650 | ns |
|  | Full |  | 900 |  | 900 | ns |
| Settling Time, to $\pm 0.01 \%$ | $+25^{\circ} \mathrm{C}$ | 0.9 |  | 0.9 |  | $\mu \mathrm{s}$ |
| Charge Injection (Output) | Full | 3 |  | 3 |  | pC |
| $\Delta$ Charge Injection (Output) | Full | 0.1 |  | 0.1 |  | pC |
| Charge Injection (Input) | Full | 10 |  | 10 |  | pC |
| Differential Crosstalk (Note 3) | $+25^{\circ} \mathrm{C}$ | 124 |  | 124 |  | dB |
| Single Ended Crosstalk (Note 3) | $+25^{\circ} \mathrm{C}$ | 100 |  | 100 |  | dB |
| $\mathrm{C}_{\text {S (0FF) , Channel Input Capacitance }}$ | Full | 5 |  | 5 |  | pF |
| $C_{D(0 F F)}$, Channel Output Capacitance | Full | 7 |  | 7 |  | pF |
| $\mathrm{C}_{\mathrm{D}(0 N)}$, Channel On Output Capacitance | Full | 17 |  | 17 |  | pF |
| $\mathrm{C}_{\mathrm{D}} \mathrm{S}$, Input to Output Capacitance (Note 4) | Full | 0.08 |  | 0.08 |  | pF |
| $\mathrm{C}_{\mathrm{A}}$, Digital Input Capacitance | Full | 3 |  | 3 |  | pF |
| POWER REQUIREMENTS |  |  |  |  |  |  |
| PD, Power Dissipation | $+25^{\circ} \mathrm{C}$ | 2.5 |  | 2.5 |  | mW |
|  | Full |  | 45 |  | 45 | mW |
| I+ Current | $+25^{\circ} \mathrm{C}$ | 0.150 |  | 0.150 |  | mA |
|  | Full |  | 2.0 |  | 2.0 | mA |
| 1-Current | $+25^{\circ} \mathrm{C}$ | 0.001 |  | 0.001 |  | mA |
|  | Full |  | 1.0 |  | 1.0 | mA |
| $\pm$ V, Supply Voltage Range | Full | $\pm 15$ | $( \pm 5) / \pm 18$ | $\pm 15$ | $( \pm 5) / \pm 18$ | V |

NOTES

1. See Test Circuits $\# 2,3,4$. The condition $\pm 10 \mathrm{~V}$ means:
$I S(0 F F)$ and $I_{D}(0 F F):\left(V_{S}=+10 \mathrm{~V}, V_{D}=-10 \mathrm{~V}\right)$, then
$\left(\mathrm{VS}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=+10 \mathrm{~V}\right)$
( +10 V , then -10 V )
2. $\Delta \mathrm{V}_{\mathrm{OS}}$ (Exclusive of thermocouple effects) $=$

RON $\triangle I_{D}(O N)+I_{D}(O N) \Delta R_{O N}$.

See Applications section for discussion of additional $\mathrm{V}_{0}$ S error.
3. $\mathrm{V}_{\mathrm{IN}}=1 \mathrm{kHz}, 15 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ on all but the selected channel. See Test Circuit \# 9 .
4. Calculated from typical Single-Ended S, rosstalk performance.
(UNLESS OTHERWISE SPECIFIED $T_{A}=250 \mathrm{C}, \mathrm{V}_{\text {SUPPLY }}= \pm \mathbf{1 5} \mathrm{V}, \mathrm{V}_{\mathrm{AH}}=+4 \mathrm{~V}$ AND $\mathrm{V}_{\mathrm{AL}}=+0.8 \mathrm{~V}$ )

## ON RESISTANCE MEASUREMENT

TEST CIRCUIT
NO. 1


ON RESISTANCE vs.
ANALOG INPUT VOLTAGE


ON RESISTANCE vs. TEMPERATURE


NORMALIZED ON RESISTANCE vs. SUPPLY VOLTAGE


LEAKAGE CURRENT

TEST CIRCUIT
NO. 2*
LEAKAGE CURRENT
vs. TEMPERATURE


TEST CIRCUIT
NO. 3*


TEST CIRCUIT NO. 4* $-10 \mathrm{~V} /+10 \mathrm{~V}$, and 0 V



TEST CIRCUIT
NO. 5
SUPPLY CURRENT vs. toggle frequency

(SIMILAR CONNECTIONS FOR "B" SIDE)

TEST CIRCUIT
NO. 6
ACCESS TIME vs. LOGIC LEVEL (HIGH)

(SIMILAR CONNECTIONS FOR "B" SIDE)


Example: $\mathrm{t} A$ for 4 V logic level

## TEST CIRCUIT

NO. 7

ADDRESS DRIVE


BREAK-BEFORE-MAKE DELAY (TOPEN)

(SIMILAR CONNECTION FOR "B" SIDE)

## TEST CIRCUIT

NO. 8

ENABLE DRIVE


(SIMILAR CONNECTION FOR "B" SIDE)


## TEST CIRCUIT

NO. 9

SINGLE-ENDED CROSSTALK


DIFFERENTIAL CROSSTALK


* AD606 OR BB3630, FOR EXAMPLE

CHARGE INJECTION - Charge (in pC) transferred, during a transition between channels, through the internal gate-tochannel capacitance. The resulting voltage error varies inversely with the output (or input) capacitance.

CROSSTALK - Signal at the multiplexer output, coupling though the CDS capacitance of an OFF channel. Amplitude is proportional to source resistance for the ON channel. See Test Circuit \#9 for single-ended and differential versions of crosstalk.

DIFFERENTIAL LEAKAGE CURRENT ( $\Delta$ IS(OFF), $\left.\Delta I_{D}(O F F), \Delta I_{D}(O N)\right)$ - The absolute difference in leakage for the two sides of a channel.

DIFFERENTIAL OFFSET VOLTAGE ( $\Delta$ VOS) - Voltage between the multiplexer output terminals with both channel input terminals shorted to ground.

DIFFERENTIAL ON RESISTANCE ( $\Delta R_{O N}$ ) - The absolute difference in On Resistance for the two sides of a channel.

INPUT TO OUTPUT CAPACITANCE (CDS) - Capacitance from one input terminal of a channel to the corresponding output of the multiplexer. This parameter is responsible for Crosstalk.

## APPLICATIONS

## GENERAL

The HI-539 accepts inputs in the range -15 V to +15 V , with performance guaranteed over the $\pm 10 \mathrm{~V}$ range. At these higher levels of analog input voltage it is comparable to the $\mathrm{HI}-509$, and is plug-in compatible with that device (as well as the HI-509A). However, as mentioned earlier, the HI-539 was designed to introduce minimum error when switching low level inputs.

Special care is required in working with these low level signals. The main concern with signals below 100 mV is that noise, offset voltage, and other aberrations can represent a large percentage error. A shielded, differential signal path is essential, especially to maintain a noise level below $50 \mu$ Vrms.

## LOW LEVEL SIGNAL TRANSMISSION

The transmission cable carrying the transducer signal is critical in a low level system. It should be as short as practical and rigidly supported. Signal conductors should be tightly twisted for minimum enclosed area, to guard against pickup of electromagnetic interference, and the twisted pair should be shielded
against capacitively coupled (electrostatic) interference. A braided wire shield may be satisfactory, but a lapped foil shield is better since it allows only one tenth as much leakage capacitance to ground per foot. A key requirement for the transmission cable is that it presents a balanced line to sources of noise interference. This means an equal series impedance in each conductor plus an equally distributed impedance from each conductor to ground. The result should be signals equal in magnitude but opposite in phase at any transverse plane. Noise will be coupled in phase to both conductors, and may be rejected as common mode voltage by a differential amplifier connected to the multiplexer output.

Coaxial cable is not suitable for low-level signals because the two conductors (center and shield) are unbalanced. Also, ground loops are produced if the shield is grounded at both ends by standard BNC connectors. If coax must be used, carry the signal on the center conductors of two equal-length cables whose shields are terminated only at the transducer end. As a general rule, terminate (ground) the shield at one end only, preferably at the end with greatest noise interference. This is usually the transducer end for both high and low level signals.

Table 1

| WIRE | EQUIVALENT <br> WIDTH OF P.C. <br> CONDUCTOR <br> (2 oz. Cu.) | D.C. <br> RESISTANCE <br> PER FOOT | INDUCTANCE <br> PER FOOT | IMPEDANCE <br> PER FOOT |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 18 | $0.47^{\prime \prime}$ | $0.0064 \Omega$ | $0.36 \mu \mathrm{H}$ | $0.0064 \Omega$ | $0.0235 \Omega$ |
| 20 | $0.30^{\prime \prime}$ | $0.0102 \Omega$ | $0.37 \mu \mathrm{H}$ | $0.0102 \Omega$ | $0.0254 \Omega$ |
| 22 | $0.19^{\prime \prime}$ | $0.0161 \Omega$ | $0.37 \mu \mathrm{H}$ | $0.0161 \Omega$ | $0.0288 \Omega$ |
| 24 | $0.12^{\prime \prime}$ | $0.0257 \Omega$ | $0.40 \mu \mathrm{H}$ | $0.0257 \Omega$ | $0.0345 \Omega$ |
| 26 | $0.075^{\prime \prime}$ | $0.041 \Omega$ | $0.42 \mu \mathrm{H}$ | $0.041 \Omega$ | $0.0488 \Omega$ |
| 28 | $0.047^{\prime \prime}$ | $0.066 \Omega$ | $0.45 \mu \mathrm{H}$ | $0.066 \Omega$ | $0.0718 \Omega$ |
| 30 | $0.029^{\prime \prime}$ | $0.105 \Omega$ | $0.49 \mu \mathrm{H}$ | $0.105 \Omega$ | $0.110 \Omega$ |
| 32 | $0.018^{\prime \prime}$ | $0.168 \Omega$ | $0.53 \mu \mathrm{H}$ | $0.168 \Omega$ | $0.171 \Omega$ |

## WATCH SMALL $\Delta V$ ERRORS

Printed circuit traces and short lengths of wire can add substantial error to a signal even after it has traveled hundreds of feet and arrived on a circuit board. Here, the small voltage drops due to current flow through connections of a few milliohms must be considered, especially to meet an accuracy requirement of 12 bits or more.

Table 1 is a useful collection of data for calculating the effect of these short connections. (Proximity to a ground plane will lower the values of inductance.)

As an example, suppose the $\mathrm{HI}-539$ is feeding a 12 bit converter system with an allowable error of $\pm 1 / 2$ LSB ( $\pm 1.22 \mathrm{mV}$ ). If the interface logic draws 100 mA from the 5 V supply, this current will produce 1.28 mV across 6 inches of \#24 wire; more than the error budget. Obviously, this digital current must not be routed through any portion of the analog ground return network.

## PROVIDE PATH FOR IBIAS

The input bias current for any DC-coupled amplifier must have an external path back to the amplifier's power supply. No such path exists in Figure 1A, and consequently the amplifer output will remain in saturation.

A single large resistor ( $1 \mathrm{M} \Omega$ to $10 \mathrm{M} \Omega$ ) from either signal line to power supply common will provide the required path, but a resistor on each line is necessary to preserve accuracy. A single pair of these bias current resistors on the HI-539 output may be used if their loading effect can be tolerated (each forms a voltage divider with RON). Otherwise, a resistor pair on each input channel of the multiplexer is required.

The use of bias current resistors is acceptable only if one is confident that the sum of signal plus common-mode voltage will remain within the input range of the multiplexer/amplifier combination.

Another solution is to simply run a third wire from the low side of the signal source, as in Figure 1B. This wire assures a low common-mode voltage as well as providing the path for bias currents. Making the connection near the multiplexer will save wire, but it will also unbalance the line and reduce the amplifier's common-mode rejection.

## DIFFERENTIAL OFFSET, $\Delta$ VOS

There are two major sources of $\Delta \mathrm{V}_{0 S}$. That part, due to the expression ( $R_{O N} \Delta I_{D}(O N)+I_{D}(O N) \Delta R_{O N}$ ) becomes significant with increasing temperature, as shown in the Electrical Characteristics section. The other source of offset is the thermocouple effects due to dissimilar materials in the signal path. These include silicon, aluminum, tin, nickel-iron and (often) gold, just to exit the package.

For the thermocouple effects in the package alone, the constraint on $\Delta V_{0 S}$ may be stated in terms of a limit on the difference in temperature for package pins leading to any channel of the $\mathrm{HI}-539$. For example, a difference of 0.130 C produces a $5 \mu \mathrm{~V}$ offset. Obviously, this $\Delta \mathrm{T}$ effect can dominate the $\Delta V_{O S}$ parameter at any temperature unless care is taken in mounting the $\mathrm{HI}-539$ package.

Temperature gradients across the HI-539 package should be held to a minimum in critical applications. Locate the HI-539 far from heat producing components, with any air currents flowing lengthwise across the package.


Figure 1A


Figure 1B

The amplifier in Figure 1A is unusable because its bias currents cannot return to the power supply. Figure 1B shows two alternative paths for these bias currents: either a pair of resistors, or (better) a third wire from the low side of the signal source.

DIE CHARACTERISTICS

| Transistor Count |  | 236 |
| :--- | :---: | :---: |
| Die Size |  | $92 \times 100$ mils |
| Thermal Constants | $\theta_{\text {ja }}$ | $79^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | $\theta_{\text {jc }}$ | $26^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | $-V_{\text {Supply }}$ |
| Tie Substrate to: |  | CMOS -DI |

# Single 16/Differential 8 Channel CMOS Analog Multiplexer with Active Overvoltage Protection 

Features

- Analog Overvoltage Protection .....  70 Vpp- No Channel Interaction During Overvoltage- ESD Resistant . . . . . . . . . . . . . . . . . >4,000 Volts- Guaranteed RON Matching- 44 V Maximum Power Supply- Break-Before-Make Switching
- Analog Signal Range ..... $\pm 15$ V
- Access Time (Typical) ..... 500 ns
- Standby Power (Typical) ..... 7.5 mW
Applications
- Data Acquisition- Industrial Controls
- Telemetry


## Description

The $\mathrm{HI}-546$ and $\mathrm{HI}-547$ are analog multiplexers with Active Overvoltage Protection and guaranteed RON matching. Analog input levels may greatly exceed either power supply without damaging the device or disturbing the signal path of other channels. Active protection circuitry assures that signal fidelity is maintained even under fault conditions that would destroy other multiplexers. Analog inputs can withstand constant 70 volt peak-to-peak levels and typically survive static discharges beyond 4,000 volts. Digital inputs will also sustain continuous faults up to 4 volts greater than either supply. In addition, signal sources are protected from short circuiting should multiplexer supply loss occur; each input presents $1 \mathrm{k} \Omega$ of resistance under this condition. These features make the $\mathrm{HI}-546$ and $\mathrm{HI}-547$ ideal for use in systems where the analog inputs originate from external equipment or separately powered circuitry. Both devices are fabricated with 44 volt dielectrically isolated CMOS technology. The 546 is a 16 channel device and the 547 is an 8 channel differential version. If input overvoltage protection is not needed, the $\mathrm{HI}-506$ and $\mathrm{HI}-507$ multiplexers are recommended. For further information see Application Notes 520 and 521.

The HI-546/547 are offered in both commercial and military grades. Additional Hi Rel screening to MIL-STD-883 available, specified by the "/883" suffix. For details, see the separate " 883 " data sheet.

Each device is available in a 16 pin plastic or ceramic DIP, a 20 pin ceramic LCC or 20 pin plastic LCC (PLCC) package.

## Pinouts



Functional Diagrams


HI-546


HI-547


## Performance Characteristics and Test Circuits

Unless Otherwise Specified: $\mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, V Supply $= \pm 15 \mathrm{~V}$, $\mathrm{V}_{\mathrm{AH}}=+4 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=0.8 \mathrm{~V}$ And $\mathrm{V}_{\text {Ref }}=\mathrm{Open}$.


ON RESISTANCE vs.
INPUT SIGNAL LEVEL, SUPPLY VOLTAGE



NORMALIZED ON RESISTANCE vs. SUPPLY VOLTAGE

Supply Voltage - Volts

LEAKAGE CURRENT VS. TEMPERATURE


TEST CIRCUIT NO. 2*

TEST CIRCUIT
NO. 3*

TEST CIRCUIT
NO. 4*
*Two measurements per channel: $+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$. (Two measurements per device for ID(OFF): $+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$.)


ON RESISTANCE vs. ANALOG INPUT VOLTAGE


ANALOG INPUT OVERVOLTAGE CHARACTERISTICS


TEST CIRCUIT NO. 5

ANALOG INPUT
OVERVOLTAGE CHARACTERISTICS


## Performance Characteristics and Test Circuits (continued)



TEST CIRCUIT
NO. 6

## ON CHANNEL CURRENT

vs. VOLTAGE


TEST
CIRCUIT
CIRCUIT SUPPLY CURRENT A + +supply
NO. 7
vs. TOGGLE FREQUENCY


ACCESS TIME
vs. LOGIC LEVEL (HIGH)


## Switching Waveforms




200ns/Div.



Die Characteristics Transistor Count Die Size Thermal Constants

Tie Substrate to: Process:

485
$161 \times 85$ mils
$\left.\begin{array}{l}50^{\circ} \mathrm{C} / \mathrm{W} \\ 18^{\circ} \mathrm{C} / \mathrm{W}\end{array}\right\}$ For Ceramic Dip
-VSupply
CMOS-DI

## Single 8/Differential 4 Channel CMOS Analog Multiplexers with Active Overvoltage Protection

## Features

- Analog Overvoltage Protection. . . . . . . . 70 Vpp
- No Channel Interaction During Overvoltage
- ESD Resistant. . . . . . . . . . . . . . . . . >4,000 Volts
- Gúaranteed RON Matching
- 44 V Maximum Power Supply
- Break-Before-Make Switching
- Analog Signal Range. . . . . . . . . . . . . . . . . $\pm 15$ V
- Access Time (Typical). . . . . . . . . . . . . . . . . 500 ns
- Standby Power (Typical) . . . . . . . . . . . . . . 7.5 mW


## Applications

- Data Acquisition
- Industrial Controls
- Telemetry


## Description

The HI-548 and 549 are analog multiplexers with Active Overvoltage Protection and guaranteed RON matching. Analog input levels may greatly exceed either power supply without damaging the device or disturbing the signal path of other channels. Active protection circuitry assures that signal fidelity is maintained even under fault conditions that would destroy other multiplexers. Analog inputs can withstand constant 70 volt peak-to-peak levels and typically survive static discharges beyond 4,000 volts. Digital inputs will also sustain continuous faults up to 4 volts greater than either supply. In addition, signal sources are protected from short circuiting should multiplexer supply loss occur; each input presents $1 \mathrm{k} \Omega$ of resistance under this condition. These features make the $\mathrm{HI}-548$ and $\mathrm{HI}-549$ ideal for use in systems where the analog inputs originate from external equipment or separately powered circuitry. Both devices are fabricated with 44 volt dielectrically isolated CMOS technology. The 548 is an 8 channel device and the 549 is a 4 channel differential version. If input overvoltage protection is not needed, the $\mathrm{HI}-508$ and $\mathrm{HI}-509$ multiplexers are recommended. For further information see Application Notes 520 and 521.

The $\mathrm{HI}-548 / 549$ are offered in both commercial and military grades. Addition Hi-Rel screening to MIL-STD-883 available, specified by the " $/ 883$ " suffix. For details, see the separate " 883 " data sheet.

Each device is available in a 16 pin plastic or ceramic DIP, a 20 pin ceramic LCC or 20 pin plastic LCC (PLCC) package.

Pinouts

Top View

| A | 1 | 16 | $A_{1}$ |
| :---: | :---: | :---: | :---: |
| EN | [2 | 15 | $A_{2}$ |
| -\%sup | 4 | 147 | GND |
| IN 1 | 4 | 13 | +VSUP |
| IN 2 | 45 | 127 | IN 5 |
| IN 3 | 06 | 11 | IN 6 |
| IN 4 | ¢7 | 10 | IN 7 |
| OUT | 48 | 9 | IN 8 |

## HI1-548 (ceramic) HI3-548 (plastic)

Top View


H11-549 (ceramic) H13-549 (plastic)


H14-548 (ceramic) HI4P548 (plastic)


H14-549 (ceramic) HI4P549 (plastic)

## Functional Diagrams



HI-548


HI-549

## ABSOLUTE MAXIMUM RATINGS (Note 1)

| Voltage between Supply Pins | 44 V |
| :--- | :--- |
| V to Ground | 22 V |
| V- to Ground | 22 V |

Digital Input Overvoltage:
$\mathrm{V}_{\mathrm{EN}}, \mathrm{V}_{\mathrm{A}}\left\{\begin{array}{ll}\mathrm{V}_{\text {Supply }}(+) & +4 \mathrm{~V} \\ \text { VSupply }(-) & -4 \mathrm{~V}\end{array}\right\}$
or 20 mA , whichever occurs first.
Analog Input Overvoltage:
$V_{\text {S }}\left\{\begin{array}{ll}\text { VSupply }(+) & +20 \mathrm{~V} \\ \text { VSupply }(-) & -20 \mathrm{~V}\end{array}\right\}$
ELECTRICAL CHARACTERISTICS Supplies $=+15 \mathrm{~V},-15 \mathrm{~V}$; VAH (Logic Level High) $=$
+4.0 V , VAL(Logic Level Low) $=+0.8 \mathrm{~V}$. (unless otherwise spcified).
For Test Conditions, consult Performance Characteristics Section.

| PARAMETER | TEMP. | $\begin{gathered} \hline \mathrm{HI}-548 / \mathrm{HI}-549 \\ -2 \\ \hline \end{gathered}$ |  |  | $\begin{gathered} \hline \mathrm{HI}-548 / 549 \\ -4,-5 \\ \hline \end{gathered}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |  |
| ANALOG CHANNEL CHARACTERISTICS |  |  |  |  |  |  |  |  |
| ${ }^{*} V_{S}$, Analog Signal Range | Full | -15 |  | +15 | -15 |  | +15 | V |
| *RON, On Resistance (Note 2) | $+25^{\circ} \mathrm{C}$ |  | 1.2 | 1.5 |  | 1.5 | 1.8 | K $\Omega$ |
|  | Full |  | 1.5 | 1.8 |  | 1.8 | 2.0 | K $\Omega$ |
| $\triangle$ RON, Any Two Channels | $+25^{\circ} \mathrm{C}$ |  |  | 7.0 |  |  | 7.0 | \% |
| *IS (OFF), Off Input Leakage Current (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 0.03 |  |  | 0.03 |  | nA |
|  | Full |  |  | 50 |  |  | 50 | nA |
| *ID (OFF), Off Output Leakage Current (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 0.1 |  |  | 0.1 |  | nA |
| Hl-548 | Full |  |  | 200 |  |  | 200 | nA |
| H1-549 | Full |  |  | 100 |  |  | 100 | nA |
| *ID(OFF) with Input Overvoltage Applied (Note 4) | $+25^{\circ} \mathrm{C}$ |  | 4.0 |  |  | 4.0 |  | nA |
|  | Full |  |  | 2.0 |  |  |  | $\mu \mathrm{A}$ |
| *ID (ON), On Channel Leakage Current (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 0.1 |  |  | 0.1 |  | nA |
| Hl-548 | Full |  |  | 200 |  |  | 200 | nA |
| HI-549 | Full |  |  | 100 |  |  | 100 | nA |
| IDIFF. Differential Off Output Leakage Current (HI-549 Only) | Full |  |  | 50 |  |  | 50 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| ${ }^{*} \mathrm{~V}_{\text {AL, }}$ Input Low Threshold (Note 8) | Full |  |  | 0.8 |  |  | 0.8 | V |
| ${ }^{*} \mathrm{~V}_{\text {AH }}$, Input High Threshold | Full | 4.0 |  |  | 4.0 |  |  | V |
| ${ }^{*}$ IA, Input Leakage Current (High or Low) (Note 5) | Full |  |  | 1.0 |  |  | 1.0 | $\mu \mathrm{A}$ |
| SWITCHING CHARACTERISTICS |  |  |  |  |  |  |  |  |
| ${ }^{\text {tha }}$, Access Time | $+25^{\circ} \mathrm{C}$ |  | 0.5 |  |  | 0.5 |  | $\mu \mathrm{S}$ |
|  | Full |  |  | 1.0 |  |  | 1.0 | $\mu \mathrm{S}$ |
| *IOPEN, Break-Before-Make Delay | $+25^{\circ} \mathrm{C}$ | 25 | 80 |  | 25 | 80 |  | ns |
| *ON (EN), Enable Delay (ON) | $+25^{\circ} \mathrm{C}$ |  | 300 | 500 |  | 300 |  | ns |
|  | Full |  |  | 1000 |  |  | 1000 | ns |
| *toff (EN), Enable Delay (OFF) | $+25^{\circ} \mathrm{C}$ |  | 300 | 500 |  | 300 |  | ns |
|  | Full |  |  | 1000 |  |  | 1000 | ns |
| Settling Time (0.1\%) | $+25^{\circ} \mathrm{C}$ |  | 1.2 |  |  | 1.2 |  | $\mu \mathrm{S}$ |
| (0.01\%) | $+25^{\circ} \mathrm{C}$ |  | 3.5 |  |  | 3.5 |  | $\mu \mathrm{S}$ |
| "OFF Isolation" (Note 6) | $+25^{\circ} \mathrm{C}$ | 50 | 68 |  | 50 | 68 |  | dB |
| CS (OFF), Channel Input Capacitance | $+25^{\circ} \mathrm{C}$ |  | 5 |  |  | 5 |  | pF |
| CD (OFF), Channel Output Capacitance HI-548 | $+25^{\circ} \mathrm{C}$ |  | 25 |  |  | 25 |  | pF |
| HI-549 | $+25^{\circ} \mathrm{C}$ |  | 12 |  |  | 12 |  | pF |
| CA, Digital Input Capacitance | $+25^{\circ} \mathrm{C}$ |  | 5 |  |  | 5 |  | pF |
| CDS (OFF), Input to Output Capacitance | $+25^{\circ} \mathrm{C}$ |  | 0.1 |  |  | 0.1 |  | pF |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |  |
| PD, Power Dissipation | Full |  | 7.5 |  |  | 7.5 |  | mW |
| *1+, Current (Note 7) | Fuil |  | 0.5 | 2.0 |  | 0.5 | 2.0 | mA |
| *--, Current (Note 7) | Full |  | 0.02 | 1.0 |  | 0.02 | 1.0 | mA |

Continuous Current, S or D: 20 mA
Peak Current, S or D
(Pulsed at $1 \mathrm{~ms}, 10 \%$ duty cycle max): 40 mA Power Dissipation* (Ceramic) 1.28 W Operating Temperature Range:
$\mathrm{HI}-548 / 549-2$,
$\mathrm{HI}-548 / 549-4$

HI-548/549-5
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ Storage Temperature Range $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
*Derate $12.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=75^{\circ} \mathrm{C}$
${ }^{*} 100 \%$ tested for Dash 8. Leakage currents not tested at $-55^{\circ} \mathrm{C}$.

[^5]
## Performance Characteristics and Test Circuits

Unless Otherwise Specified $\mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, V Supply $= \pm 15 \mathrm{~V}$, $\mathrm{V}_{\mathrm{AH}}=+4 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=0.8 \mathrm{~V}$

TEST CIRCUIT
NO. 1

ON RESISTANCE vs.
INPUT SIGNAL LEVEL, SUPPLY VOLTAGE


NORMALIZED ON RESISTANCE
vs. SUPPLY VOLTAGE


LEAKAGE CURRENT VS. TEMPERATURE


ANALOG INPUT OVERVOLTAGE CHARACTERISTICS


## TEST CIRCUIT

NO. 2*


TEST CIRCUIT
NO. $4^{*}$

## TEST CIRCUIT

 NO. 5

TEST CIRCUIT
NO. 3*

*Two measurements per channel: $+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$. (Two measurements per device for ID(OFF): $+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$.)

OVERVOLTAGE CHARACTERISTICS


## H1-548/549

## Performance Characteristics and Test Circuits (continued)



TEST CIRCUIT
NO. 6
ON CHANNEL CURRENT vs. VOLTAGE


## Switching Waveforms

SUPPLY CURRENT vs. TOGGLE FREQUENCY


SUPPLY CURRENT vs. TOGGLE FREQUENCY

TEST CIRCUIT NO. 7

*Similar connection for HI-549

TEST CIRCUIT
NO. 8


ACCESS TIME vs. LOGIC LEVEL (HIGH)

ACCESS TIME VS. LOGIC LEVEL (HIGH)



$200 \mathrm{~ns} /$ Div.

## Switching Waveforms (continued)



## Schematic Diagrams



## Schematic Diagrams (continued)



## Die Characteristics

Transistor Count
Die Size
Thermal Constants $\begin{aligned} & \theta_{\text {ja }} \\ & \theta_{\text {jc }}\end{aligned}$
Tie Substrate to:
Process:
$\left.\begin{array}{l}78^{\circ} \mathrm{C} / \mathrm{W} \\ 25^{\circ} \mathrm{C} M\end{array}\right\}$ For Ceramic Dip $\left.25^{\circ} \mathrm{C} / \mathrm{W}\right\}$
-VSupply
CMOS - D

Low Resistance Single 8/Differential 4 Channel CMOS Analog Multiplexers

## FEATURES

- SIGNAL RANGE
- "ON" RESISTANCE (TYP.)
- INPUT LEAKAGE AT $+125^{\circ} \mathrm{C}$ (TYP.)
- ACCESS TIME (TYP.)
- POWER CONSUMPTION (TYP.)
- DTL/TTL COMPATIBLE ADDRESS
- $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ OPERATION


## APPLICATIONS

- DATA ACQUISITION SYSTEMS
- PRECISION INSTRUMENTATION
- DEMULTIPLEXING
- SELECTOR SWITCH


## DESCRIPTION

The $\mathrm{HI}-1818 \mathrm{~A} / 1828 \mathrm{~A}$ are monolithic high performance CMOS analog multiplexers offering built-in channel selection decoding plus an inhibit (enable) input for disabling all channels. Dielectric Isolation (DI) processing is used for enhanced reliability and performance (see Application Note 521). Substrate leakage and parasitic capacitance are much lower, resulting in extremely low static errors and high throughput rates. Low output leakage (typically 0.1 nA ) and low channel ON resistance ( $250 \Omega$ ) assure optimum performance in low level or current mode applications.

The 1818A is a single-ended 8 channel multiplexer, while the $\mathrm{HI}-1828 \mathrm{~A}$ is a differential 4 channel version. Either device is ideally suited for medical instrumentation, telemetry systems, and microprocessor based data acquisition systems.

The $\mathrm{HI}-1818 \mathrm{~A} / 1828 \mathrm{~A}$ is offered in both commercial and military grades. For additional Hi-Rel screening including 160 hour burn-in, specify the "-8" suffix.


## ABSOLUTE MAXIMUM RATINGS（NOTE 1）

| Supply Voltage Between Pins 14 and 15 | 40.0 V |
| :--- | ---: |
| Logic Supply Voltage，Pin 2 | 30.0 V |
| Analog Input Voltage： $\mathrm{V}_{\text {Supply }}^{+}+2 \mathrm{~V}$ |  |
| $\mathrm{~V}_{\text {Supply }}^{+}-2 \mathrm{~V}$ |  |


| Digital Input Voltage | V－Supply to V＋Supply |
| :--- | :--- |
| Total Power Dissipation（Note 2）${ }^{*}$ | 1.11 W |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| ＊Derate $11.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$ for ceramic package． |  |

ELECTRICAL CHARACTERISTICS


## dIE CHARACTERISTICS

| Transistor Count | 210 |  |  |
| :---: | :---: | :---: | :---: |
| Die Size | $68.5 \times 104$ mils |  |  |
| Thermal Constants | $\begin{aligned} & \theta_{\mathrm{ja}} \\ & \theta_{\mathrm{jc}} \end{aligned}$ | $\begin{aligned} & 90^{\circ} \mathrm{C} / \mathrm{W} \\ & 36^{\circ} \mathrm{C} / \mathrm{W} \end{aligned}$ | For Ceramic DIP |
| Tie Substrate to： Process： |  | －${ }^{\text {Supply }}$ CMOS－D |  |

PERFORMANCE CHARACTERISTICS


## ADDRESS INPUT BUFFER



ALL N-CHANNEL BODIES TO V-

ALL P-CHANNEL BODIES TO V+ UNLESS OTHERWISE INDICATED.


MULTIPLEX SWITCH


## ADVANCE INFORMATION

## Programmable Gain Amplifier with Multiplexed Inputs

## Features

- 12 Bit Accuracy
- Digital Controlled Gain and Input Channel Selection
- Internal Latches for Channel and Gain Select Bits
- Non-Inverting Amplifier Gains . . . . +1, +2, +4 and +8
- Gain Error . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.01\%
- Channel-to-Channel Settling Time max.......... 13 $\mu \mathrm{S}$ typ.......... $9 \mu \mathrm{~S}$
- Input Overvoltage Protection continuous . . . Vsupply + 20V transient. . . . . . . . . . 2000V
- Low Power Dissipation . . . . . . . . . . . . . . . . . . . . 190mW
- Amplifier Offset Adjustment
- Compact 32 Pin DIP
- Compatible with 12 Bit A/D Converters (HI-574A, 674A, etc.) and Sampling A/D Converters (HY-9574, 9674, 9474, etc.)
- Available Temperature Ranges:

Commercial (-5) . . . . . . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$
Industrial (-9) . . . . . . . . . . . . . . . . . . . . $-\mathbf{4 0 ^ { \circ }} \mathrm{C}$ to $\mathbf{+ 8 5}{ }^{\circ} \mathrm{C}$
Military (-2) . . . . . . . . . . . . . . . . . . . . . . $\mathbf{- 5 5 ^ { \circ }} \mathbf{C}$ to $+125^{\circ} \mathrm{C}$

## HY-9595 Features

- 8 Differential Input Channels


## HY-9596

- 16 Pseudo-Differential/Single Ended Input Channels


## Applications

- Process Control Systems
- Status Monitoring Systems
- Multi-Channel High Reliability Data Acquisition Systems
- Industrial and Scientific Instrumentation
- Military Systems


## Functional Diagram



HY-9596


## Description

The HY-9595/9596 is a high performance Programmable Gain Amplifier with multiplexed inputs. The amplifier gain and the input channel are selected digitally, and can be controlled through hardware or software. Internal registers latch the digital control bits, eliminating the need for external latches. This part connects multiple analog inputs to data acquisition systems.
The HY-9595 provides eight (8) pairs of multiplexed differential inputs.

The HY-9596 provides sixteen (16) single-ended (pseudo differential) multiplexed inputs.

## Multiplexer Section

The analog Input Multiplexer includes active input overvoltage protection circuitry, and can withstand a continuous input up to 20 volts greater than either supply. This feature protects the multiplexer against damage when supplies are off, but input signals are present -- essential in systems where the analog inputs originate outside the equipment. Equally important, the HY-9595/9596 can withstand brief input transient spikes of over 4000 volts, which would otherwise require complex external protection.

An overvoltage condition on a deselected input does not cause distortion on the selected input channel.

The Input Multiplexer is guaranteed to break-before-make, so two channels are never shorted together.

Multiplexer Expansion ports are included so external multiplexers can be added, if required.

## Programmable Gain Amplifier Section

The Programmable Gain Amplifier (PGA) provides non-inverting gains under digital control; the gains are $+1,+2,+4$ and +8 . A different gain can be selected for each input channel. A fully differential amplifier is used in both versions, so the pseudodifferential inputs on the HY-9596 are referenced to the SENSE input, rather than to the supply ground.

The resistor network is laser trimmed to minimize gain errors.

## Input Voltage Ranges

The HY-9595/9596 accepts the standard $\pm 10 \mathrm{~V}$ input range. Care must be taken in the system design to avoid overdriving the amplifier, which could result in output signal distortion.

## Temperature Grades

The HY-9595/9596 will be available initially in Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+75^{\circ} \mathrm{C}\right)$ and Industrial $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ temperature grades. A grade is also being developed for the military temperature range $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ ).

## Power Requirements

Power requirements are +5 V and $\pm 15 \mathrm{~V}$, with typical dissipation of 190 mW .

## Package

All models are packaged in a 32-pin DIP with 600 mil row centers. Plastic packages are used for Commercial and Industrial grades. Ceramic hermetic packages will be used for the Military temperature grade.

## Pinouts



## Package


Product Index ..... 5-2
Ordering Information ..... 5-3
Standard Products Packaging Availability ..... 5-3
Selection Guide ..... 5-4
Product Information ..... 5-5

[^6]
## Product Index

|  |  | Page |
| :--- | :--- | :--- |
| HI-574A | Fast, Complete 12-Bit A/D Converter with Microprocessor Interface.......................... $5-5$ |  |
| HI-674A | Fast, Complete 12-Bit A/D Converter with Microprocessor Interface.............................. $5-16$ |  |
| HI-774 | Fast, Complete 12-Bit A/D Converter with Microprocessor Interface.............................. $5-27$ |  |
| HI-774A | Very Fast, Complete 12-Bit A/D Converter with Microprocessor Interface...................... $5-38$ |  |
| HY-9574 | Sampling 12-Bit A/D Converter with 8/16-Bit Microprocessor Interface.......................... $5-51$ |  |
| HY-9674 | Sampling 12-Bit A/D Converter with 8/16-Bit Microprocessor Interface......................... $5-68$ |  |
| HY-94741/742 | Low Power Sampling 12-Bit A/D Converter with 8/16-Bit Microprocessor Interface ...... $5-84$ |  |
| HY-9712 | Complete 12-Bit Data Acquisition Subsystem .................................................................... $5-86$ |  |

## Ordering Information

## HARRIS PRODUCT CODE EXAMPLE



FAMILY: - Analog

- $0^{\circ} \mathrm{C}$ to $+200^{\circ} \mathrm{C}$ *

C - Communications
D - Digital $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

F - Filters $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$

1 - Interface

- $100 \%+25^{\circ} \mathrm{C}$ Probe (Dice Only)

M - Memory

- Dash-7 High Reliability Commercial Product. $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$
$Y$ - Analog Hybrids
8 - Dash-8 Program
HA2-2520-8 (Example only)
PACKAGE:
- Dual-In-Line, Ceramic

2 - Metal Can

- Dual-In Line, Plastic
- Leadless Carriers
- LCC Hybrid
- Mini-DIP, Ceramic

0 - Chip Form

* Special high temperature testing available on certain product types. Consult factory for availability.


## Standard Products Packaging Availability

|  | PACKAGE | CERAMIC DIP |  |  |  | SURFACE MOUNT LCC |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TEMPERATURE | -5 | -2 | -9 | -8 | -8 |
| DEVICE NUMBER ANALOG TO DIGITAL$\begin{aligned} & \mathrm{HI}-574 \mathrm{~A} \\ & \mathrm{HI}-674 \mathrm{~A} \end{aligned}$ |  | X X | $\begin{aligned} & x \\ & x \end{aligned}$ |  | X X |  |
|  | HI-774 <br> HI-774A <br> HY-9574 <br> HY-9674 | $\begin{gathered} x \\ x \\ x \\ x \end{gathered}$ | $\begin{aligned} & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ |  |  |

[^7]Selection Guide

## A/D CONVERTERS

|  | Part Number | Resolution Bits | Temp. Range |  |  | Package | NonLinearity Max. $25^{\circ} \mathrm{C}$ (LSB) | Differential Non-Linearity* Max. $\mathbf{2 5}^{\circ} \mathrm{C}$ | Gain Drift ppms ${ }^{\circ} \mathrm{C}$ Max. Full Temp | $\begin{gathered} \text { Conversion Speed ( } \mu \mathrm{s} \text { ) } \\ \text { (Internal Clock) } \\ \text { 12-Bits } \quad 8 \text {-Bits } \end{gathered}$ |  | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\left.\begin{gathered} -55^{\circ} \mathrm{C} \\ 10 \\ +125^{\circ} \mathrm{C} \end{gathered} \right\rvert\,$ | $\begin{gathered} 0^{\circ} \mathrm{C} \\ 10 \\ +75^{\circ} \mathrm{C} \end{gathered}$ | $\left\|\begin{array}{c} -40^{\circ} \mathrm{C} \\ \text { to } \\ +85^{\circ} \mathrm{C} \end{array}\right\|$ |  |  |  |  |  |  |  |
|  | HI-574AJD | 12 |  | X |  | 28 Pin Cerdip | $\pm 1$ | 11-Bits | $\pm 45$ | 20 | 13 | 5-5 |
|  | HI-574AKD |  |  | X |  |  | $\pm 1 / 2$ | 12-Bits | $\pm 25$ |  |  |  |
|  | HI-574ALD |  |  | X |  |  | $\pm 1 / 2$ | 12-Bits | $\pm 10$ |  |  |  |
|  | HI-574ASD |  | X |  |  |  | $\pm 1$ | 11-Bits | $\pm 50$ |  |  |  |
|  | HI-574ATD |  | X |  |  |  | $\pm 1 / 2$ | 12-Bits | $\pm 25$ |  |  |  |
|  | HI-574AUD |  | X |  |  |  | $\pm 1 / 2$ | 12-Bits | $\pm 12.5$ |  |  |  |
|  | HI-674AJD | 12 |  | x |  | 28 Pin Cerdip | $\pm 1$ | 11-Bits | $\pm 45$ | 12 | 8 | 5-16 |
|  | HI-674AKD |  |  | X |  |  | $\pm 1 / 2$ | 12-Bits | $\pm 25$ |  |  |  |
|  | HI-674ALD |  |  | X |  |  | $\pm 1 / 2$ | 12-Bits | $\pm 10$ |  |  |  |
|  | HI-674ASD |  | X |  |  |  | $\pm 1$ | 11-Bits | $\pm 50$ |  |  |  |
|  | HI-674ATD |  | X |  |  |  | $\pm 1 / 2$ | 12-Bits | $\pm 25$ |  |  |  |
|  | HI-674AUD |  | X |  |  |  | $\pm 1 / 2$ | 12-Bits | $\pm 12.5$ |  |  |  |
|  | HI-774J |  |  | $x$ |  | 28 Pin Cerdip | $\pm 1$ | 11-Bits | $\pm 45$ | 8.5 | 6.4 | 5-27 |
|  | HI-774K |  |  | x |  |  | $\pm 1 / 2$ | 12-Bits | $\pm 25$ |  |  |  |
|  | HI-774L |  |  | X |  |  | $\pm 1 / 2$ | 12-Bits | $\pm 10$ |  |  |  |
|  | HI-774AJD | 12 |  | $x$ |  | 28 Pin Cerdip | $\pm 1$ | 11-Bits | $\pm 45$ | 7 | 4.5 | 5-38 |
|  | HI-774AKD |  |  | X |  |  | $\pm 1 / 2$ | 12-Bits | $\pm 25$ |  |  |  |
|  | HI-774ALD |  |  | X |  |  | $\pm 1 / 2$ | 12-Bits | $\pm 10$ |  |  |  |
|  | HI-774ASD |  | X |  |  |  | $\pm 1$ | 11-Bits | $\pm 50$ |  |  |  |
|  | HI-774ATD |  | X |  |  |  | $\pm 1 / 2$ | 12-Bits | $\pm 25$ |  |  |  |
|  | HI-774AUD |  | X |  |  |  | $\pm 1 / 2$ | 12-Bits | $\pm 12.5$ |  |  |  |
| $\begin{aligned} & \text { 山 } \\ & 2 \\ & 2 \\ & 8 \\ & 8 \end{aligned}$ | HY3-9574J | 12 |  | X |  | 32 Pin <br> Plastic | $\pm 1$ | 11-Bits | $\pm 45$ | 20 | 13 | 5-51 |
|  | HY3-9574K |  |  | X |  |  | $\pm 1 / 2$ | 12-Bits | $\pm 25$ |  |  |  |
|  | HY3-9574L |  |  | X |  |  | $\pm 1 / 2$ | 12-Bits | $\pm 10$ |  |  |  |
|  | HY3-9574A |  |  |  | X |  | $\pm 1$ | 11-Bits | $\pm 50$ |  |  |  |
|  | HY3-9574B |  |  |  | X |  | $\pm 1$ | 12-Bits | $\pm 25$ |  |  |  |
|  | HY3-9674J | 12 |  | X |  | 32 Pin <br> Plastic | $\pm 1$ | 11-Bits | $\pm 45$ | 12 | 8 | 5-68 |
|  | HY3-9674K |  |  | X |  |  | $\pm 1 / 2$ | 12-Bits | $\pm 25$ |  |  |  |
|  | HY3-9674L |  |  | X |  |  | $\pm 1 / 2$ | 12-Bits | $\pm 10$ |  |  |  |
|  | HY3-9674A |  |  |  | X |  | $\pm 1$ | 11-Bits | $\pm 50$ |  |  |  |
|  | HY3-9674B |  |  |  | X |  | $\pm 1 / 2$ | 12-Bits | $\pm 25$ |  |  |  |
|  | $\frac{\mathrm{HY}-94741}{\text { HY-94742 }}$ | 12 | X | X | X | 28 Pin Plastic or Ceramic | $\pm 1 / 2$ | 12-Bits | $\pm 45$ | 20 | 13 | 5-84 |
| $\begin{aligned} & \underset{\sim}{\boldsymbol{x}} \\ & \hline \end{aligned}$ | HY-9712 | 12 | X | X | X | N/A | $\pm 1 / 2$ | 12-Bits | TBD | TBD | TBD | 5-86 |

*Maximum resolution with no missing codes guaranteed.

# Fast, Complete 12-Bit A/D Converter with Microprocessor Interface 

Power requirements are +5 V and $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$, with typical dissipation of 385 mW at $\pm 12 \mathrm{~V}$. Three electrical grades each are offered for the commercial and military temperature ranges. All models are packaged in a 28 pin Side-Brazed DIP. For additional Hi-Rel screening including 160 hour burn-in specify the " -8 " suffix.

## FEATURES

- COMPLETE 12 BIT A/D CONVERTER WITH REFERENCE AND CLOCK.
- FULL 8-, 12- or 16- BIT MICROPROCESSOR BUS INTERFACE.
- 150 nS BUS ACCESS TIME
- NO MISSING CODES OVER TEMPERATURE
- MINIMAL SETUP TIME FOR CONTROL SIGNALS
- $25 \mu$ S MAXIMUM CONVERSION TIME
- LOW NOISE, VIA CURRENT-MODE SIGNAL TRANSMISSION BETWEEN CHIPS
- BYTE ENABLE/SHORT CYCLE (Ao INPUT)
- GUARANTEES BREAK - BEFORE - MAKE ACTION, ELIMINATING BUS CONTENTION DURING READ OPERATION. LATCHED BY THE START CONVERT INPUT (TO SET THE CONVERSION LENGTH).
- IMPROVED SECOND SOURCE FOR AD574A AND HS574
$- \pm 12 \mathrm{~V}$ TO $\pm 15 \mathrm{~V}$ OPERATION


## APPLICATIONS

- MILITARY AND INDUSTRIAL DATA ACQUISITION SYSTEMS
- ELECTRONIC TEST AND SCIENTIFIC INSTRUMENTATION.
- PROCESS CONTROL SYSTEMS.

The HI-574A offers standard unipolar and bipolar input ranges, laser trimmed for specified linearity, gain and offset accuracy. The laser trimmed for specified linearity, gain and offset accuracy. The
buried zener reference circuit is trimmed for minimum temperature coefficient.

## DESCRIPTION

The HI-574A is a complete 12 bit Analog-to-Digital Converter, including a +10 V reference, clock, three-state outputs and a digital interface for microprocessor control. Successive approximation conversion is performed by two monolithic dice housed in a 28 pin package. The bipolar analog die features the Harris Dielectric Isolation process, which provides enhanced AC performance and freedom from latch-up.

Custom design of each IC (Bipolar Analog and CMOS Digital) has yielded improved performance over existing versions of this converter. The voltage comparator features high PSRR plus a high speed current-mode latch, and provides precise decisions down to 0.1LSB of input overdrive. More than 2 X reduction in noise has been achieved by using current instead of voltage for transmission of all signals between the analog and digital IC's. Also, the clock oscillator is current-controlled for excellent stability over temperature.

[^8]
*("NIBBLE" IS A 4 BIT DIGITAL WORD.)
(Typical @ $+25^{\circ} \mathrm{C}$ with $\mathrm{V} \mathrm{Cc}=+15 \mathrm{~V}$ or +12 V , $\mathrm{V}_{\mathrm{L}} \mathrm{OGIC}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}$ or -12 V unless otherwise specified)
DC AND TRANSFER ACCURACY SPECIFICATIONS

| MODEL | HI-574AJ | HI-574AK | HI-574AL | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| Temperature Range | 0 T0 + 75 |  |  | ${ }^{\circ} \mathrm{C}$ |
| Resolution (max) | 12 | 12 | 12 | Bits |
| $\begin{aligned} & \text { Linearity Error } \\ & 25^{\circ} \mathrm{C}(\max ) \\ & 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \text { (max) } \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & \pm 1 \end{aligned}$ | $\begin{array}{r}  \pm 1 / 2 \\ \pm 1 / 2 \\ \hline \end{array}$ | $\begin{array}{r}  \pm 1 / 2 \\ \pm 1 / 2 \\ \hline \end{array}$ | $\begin{array}{\|l\|} \hline \text { LSB } \\ \hline \end{array}$ |
| Differential Linearity Error (Maximum resolution for which no missing codes is guaranteed) $25^{\circ} \mathrm{C}$ <br> $T_{\text {min }}$ to $T_{\text {max }}$ | $\begin{aligned} & 11 \\ & 11 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | Bits Bits |
| Unipolar Offset (max) (Adjustable to zero) | $\pm 2$ | $\pm 2$ | $\pm 2$ | LSB |
| Bipolar Offset (max) <br> (Adjustable to zero) | $\pm 10$ | $\pm 4$ | $\pm 4$ | LSB |
| Full Scale Calibration Error $25^{\circ} \mathrm{C}$ (max), with fixed $50 \Omega$ resistor from REF OUT to REF IN (Adjustable to zero) $T_{\text {min }}$ to $T_{\text {max }}$ (No adjustment at $+25^{\circ} \mathrm{C}$ ) (With adjustment to zero at $+25^{\circ} \mathrm{C}$ ) | $\begin{aligned} & 0.3 \\ & \\ & 0.5 \\ & 0.22 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.4 \\ & 0.12 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & \\ & 0.35 \\ & 0.05 \end{aligned}$ | \% of F.S. <br> \% of F.S. <br> \% of F.S. |
| Temperature Coefficients <br> Guaranteed max change, $T_{\min }$ to $T_{\max }$ (Using internal reference) <br> Unipolar Offset <br> Bipolar Offset <br> Full Scale Calibration | $\begin{gathered} \pm 2 \\ (10) \\ \pm 2 \\ (10) \\ \pm 9 \\ (45) \end{gathered}$ | $\begin{aligned} & \pm 1 \\ & (5) \\ & \pm 1 \\ & (5) \\ & \pm 5 \\ & (25) \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & (5) \\ & \pm 1 \\ & (5) \\ & \pm 2 \\ & (10) \end{aligned}$ | LSB <br> (ppm/ ${ }^{\circ} \mathrm{C}$ ) <br> LSB <br> (ppm/ ${ }^{\circ} \mathrm{C}$ ) <br> LSB <br> (ppm $/{ }^{\circ} \mathrm{C}$ ) |
| Power Supply Rejection <br> Max change in Full Scale Calibration $\begin{aligned} & +13.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+16.5 \mathrm{~V} \text { or }+11.4 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+12.6 \mathrm{~V} \\ & +4.5 \mathrm{~V}<\mathrm{V}_{\text {CoGIC }}<+5.5 \mathrm{~V} \\ & -16.5 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-13.5 \mathrm{~V} \text { or }-12.6 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-11.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 2 \\ \pm 1 / 2 \\ \pm 2 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{array}{\|l\|} \text { LSB } \\ \text { LSB } \\ \text { LSB } \end{array}$ |
| Analog Inputs Input Ranges Bipolar |  | $\begin{array}{r} -5 \text { to }+5 \\ -10 \text { to }+1 \end{array}$ |  | Volts Volts |
| Unipolar |  | $\begin{aligned} & 0 \text { to }+10 \\ & 0 \text { to }+20 \end{aligned}$ |  | Volts Volts |
| Input Impedance 10 Volt Span 20 Volt Span |  | $\begin{aligned} & 5 \mathrm{~K}, \pm 25 \% \\ & 10 \mathrm{~K}, \pm 25 \% \end{aligned}$ |  | $\begin{array}{\|l\|l} \text { Ohms } \\ \text { Ohms } \\ \hline \end{array}$ |
| Power Supplies Operating Voltage Range VLogic Vcc Vee |  | $\begin{aligned} & +4.5 \text { to }+5 \\ & -11.4 \text { to }+1 \\ & -11.4 \text { to }-1 \end{aligned}$ |  | Volts <br> Volts <br> Volts |
| Operating Current Ilogic Icc +15 V Supply $\mathrm{I}_{\mathrm{EE}}$-15V Supply |  | $\begin{aligned} & 7 \text { TYP, } 15 \mathrm{M} \\ & 1 \text { TYP, } 15 \mathrm{M} \\ & 1 \text { TYP, } 28 \mathrm{M} \end{aligned}$ |  | mA <br> mA <br> mA |
| $\begin{aligned} & \text { Power Dissipation } \\ & \pm 15 \mathrm{~V},+5 \mathrm{~V} \\ & \pm 12 \mathrm{~V},+5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 5 \text { TYP, } 720 \mathrm{~N} \\ 385 \text { TYP } \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{mW} \\ \mathrm{~m} W \end{gathered}$ |
| Internal Reference Voltage <br> Output current, ${ }^{1}$ <br> available for external loads (External load should not change during conversion). |  | $\begin{array}{r} 10.00 \pm 0.1 \\ 2.0 \mathrm{MAX} \end{array}$ |  | Volts mA |

1 When supplying an external load and operating on $\pm 12 \mathrm{~V}$ supplies, a buffer amplifier must be provided for the Reference Output.
(Typical @ $+25^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{Cc}}=+15 \mathrm{~V}$ or +12 V , VLOGIC $=+5 \mathrm{~V}$, $\mathrm{V}_{\mathrm{EE}}=-15 \mathrm{~V}$ or -12 V unless otherwise specified)
DC AND TRANSFER ACCURACY SPECIFICATIONS

| MODEL | HI-574AS | HI-574AT | HI-574AU | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| Temperature Range | -55 TO +125 |  |  | ${ }^{\circ} \mathrm{C}$ |
| Resolution (max) | 12 | 12 | 12 | Bits |
| $\begin{aligned} & \text { Linearity Error } \\ & 25^{\circ} \mathrm{C}(\max ) \\ & -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}(\max ) \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & \pm 1 \end{aligned}$ | $\begin{gathered} \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 / 2 \\ \pm 1 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Differential Linearity Error <br> (Maximum resolution for which no missing codes is guaranteed) $25^{\circ} \mathrm{C}$ <br> $T_{\text {min }}$ to $T_{\text {max }}$ | $\begin{aligned} & 11 \\ & 11 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | Bits Bits |
| Unipolar Offset (max) <br> (Adjustable to zero) | $\pm 2$ | $\pm 2$ | $\pm 2$ | LSB |
| Bipolar Offset (max) (Adjustable to zero) | $\pm 10$ | $\pm 4$ | $\pm 4$ | LSB |
| Full Scale Calibration Error $25^{\circ} \mathrm{C}$ (max), with fixed $50 \Omega$ resistor from REF OUT to REF IN (Adjustable to zero) $T_{\text {min }}$ to $T_{\text {max }}$ (No adjustment at $+25^{\circ} \mathrm{C}$ ) (With adjustment to zero at $+25^{\circ} \mathrm{C}$ ) | $\begin{aligned} & 0.3 \\ & 0.8 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.6 \\ & 0.25 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & \\ & 0.4 \\ & 0.12 \end{aligned}$ | \% of F.S. <br> \% of F.S. <br> \% of F.S. |
| Temperature Coefficients <br> Guaranteed max change, $T_{\min }$ to $T_{\max }$ (Using internal reference) <br> Unipolar Offset <br> Bipolar Offset <br> Full Scale Calibration | $\begin{gathered} \pm 2 \\ (5) \\ \pm 4 \\ (10) \\ \pm 20 \\ (50) \end{gathered}$ | $\begin{gathered} \pm 1 \\ (2.5) \\ \pm 2 \\ (5) \\ \pm 10 \\ (25) \end{gathered}$ | $\begin{gathered} \pm 1 \\ (2.5) \\ \pm 1 \\ (2.5) \\ \pm 5 \\ (12.5) \end{gathered}$ | LSB <br> (ppm/ $/{ }^{\circ}$ C) <br> LSB <br> (ppm/ ${ }^{\circ} \mathrm{C}$ ) <br> LSB <br> (ppm/ $/{ }^{\circ}$ ) |
| Power Supply Rejection <br> Max change in Full Scale Calibration $\begin{aligned} & +13.5 \mathrm{~V}<\mathrm{V}_{\text {CC }}<+16.5 \mathrm{~V} \text { or }+11.4 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+12.6 \mathrm{~V} \\ & +4.5 \mathrm{~V}<\mathrm{V}_{\text {LOGIC }}<+5.5 \mathrm{~V} \\ & -16.5 \mathrm{~V}<\mathrm{V}_{\text {EE }}<-13.5 \mathrm{~V} \text { or }-12.6 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-11.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 2 \\ \pm 1 / 2 \\ \pm 2 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Analog Inputs Input Ranges Bipolar |  | $\begin{array}{r} -5 \text { to }+ \\ -10 \text { to }+ \end{array}$ |  | Volts Volts |
| Unipolar |  | $\begin{aligned} & 0 \text { to }+10 \\ & 0 \text { to }+20 \end{aligned}$ |  | Volts Volts |
| Input Impedance 10 Volt Span 20 Volt Span |  | $\begin{aligned} & \mathrm{K} \Omega, \pm 25 \\ & 0 \mathrm{~K} \Omega, \pm 25 \\ & \hline \end{aligned}$ |  | Ohms Ohms |
| Power Supplies Operating Voltage Range VLogic Vcc Vee |  | +4.5 to +5.5 <br> 11.4 to + <br> 11.4 to -1 |  | Volts Volts Volts |
| Operating Current llogic Icc +15V Supply IEE -15V Supply |  | TYP, 15 TYP, 15 1 TYP, 28 |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\begin{aligned} & \text { Power Dissipation } \\ & \quad \pm 15 \mathrm{~V},+5 \mathrm{~V} \\ & \pm 12 \mathrm{~V},+5 \mathrm{~V} \end{aligned}$ |  | 5 TYP, 720 385 TYP | $A X$ | $\begin{gathered} \mathrm{mW} \\ \mathrm{~mW} \end{gathered}$ |
| Internal Reference Voltage Output current, ${ }^{1}$ available for external loads (External load should not change during conversion). |  | $\begin{array}{r} .00 \pm 0.1 \\ 2.0 \mathrm{MAX} \end{array}$ |  | Volts mA |

1 When supplying an external load and operating on $\pm 12 \mathrm{~V}$ supplies, a buffer amplifier must be provided for the Reference Output.

DIGITAL CHARACTERISTICS ${ }^{1}$
(ALL MODELS, OVER FULL TEMP. RANGE)

|  | MIN | TYP | MAX |
| :---: | :---: | :---: | :---: |
| Logic Inputs (CE, $\overline{C S}, \mathrm{R} / \overline{\mathrm{C}}, \mathrm{AO}, 12 / \overline{8}$ ) |  |  |  |
| Logic "1" | $+2.4 \mathrm{~V}^{2}$ |  | +5.5V |
| Logic " 0 " | $-0.5 \mathrm{~V}$ |  | $+0.8 \mathrm{~V}$ |
| Current | $-5 \mu \mathrm{~A}$ | $\pm 0.1 \mu \mathrm{~A}$ | $+5 \mu \mathrm{~A}$ |
| Logic Outputs (DB11-DB0, STS) |  |  |  |
| Logic "0" (lsink - 1.6mA) |  |  | $+0.4 \mathrm{~V}$ |
| Logic " 1 " ( (source - $500 \mu \mathrm{~A}$ ) | +2.4V |  |  |
| Leakage (High - Z State, DB11-DB0 ONLY) | $-5 \mu \mathrm{~A}$ | $\pm 0.1 \mu \mathrm{~A}$ | $+5 \mu \mathrm{~A}$ |
| Capacitance |  | 5 pF |  |

${ }^{1}$ See "HI-574A Timing Specifications" for a detailed listing of digital timing parameters.
${ }^{2}$ Although this guaranteed threshold is higher than standard TTL ( +2.0 V ), bus loading is much less, i.e.,typical input current is only $0.25 \%$ of a TTL load.

## ABSOLUTE MAXIMUM RATINGS

(Specifications apply to all grades, except where noted)

|  | $0 \text { to }+16.5 \mathrm{~V}$ |
| :---: | :---: |
| Vee to Digital Common | 0 to -16.5V |
| Vlogic to Digital Common | +7V |
| Analog Common to Digital Common |  |
| Control Inputs (CE, $\overline{C S}, \mathrm{~A}_{0}, 12 / \overline{8}, \mathrm{R} / \overline{\mathrm{C}}$ ) |  |
| Digital Common | -0.5 V to VLogic +0.5 V |
| nputs (REF IN, BIP OFF, 10Vin) to |  |
| Analog Common |  |



## HI-574A ORDERING GUIDE

| MODEL | TEMP. RANGE | LINEARITY ERROR MAX <br> (Tmin to Tmax) | RESOLUTION (NO MISSING CODES, Tmin to Tmax) | FULL SCALE TC (PPM $/{ }^{\circ} \mathrm{C}$ MAX) |
| :---: | :---: | :---: | :---: | :---: |
| HI1-574AJD-5 | 0 to $75^{\circ} \mathrm{C}$ | $\pm 1$ LSB | 11 Bits | 45.0 |
| HI1-574AKD-5 | 0 to $75^{\circ} \mathrm{C}$ | $\pm 1 / 2$ LSB | 12 Bits | 25.0 |
| HI1-574ALD-5 | 0 to $75^{\circ} \mathrm{C}$ | $\pm 1 / 2$ LSB | 12 Bits | 10.0 |
| HI1-574ASD-2. | -55 to $+125^{\circ} \mathrm{C}$ | $\pm 1$ LSB | 11 Bits | 50.0 |
| HI1-574ASD-8* | -55 to $+125^{\circ} \mathrm{C}$ | $\pm 1$ LSB | 11 Bits | 50.0 |
| HI1-574ATD-2 | -55 to $+125^{\circ} \mathrm{C}$ | $\pm 1$ LSB | 12 Bits | 25.0 |
| HI1-574ATD-8* | -55 to $+125^{\circ} \mathrm{C}$ | $\pm 1$ LSB | 12 Bits | 25.0 |
| HI1-574AUD-2 | -55 to $+125^{\circ} \mathrm{C}$ | $\pm 1$ LSB | 12 Bits | 12.5 |
| HI1-574AUD-8* | -55 to $+125^{\circ} \mathrm{C}$ | $\pm 1$ LSB | 12 Bits | 12.5 |

*Hi-Rel product with burn-in. For additional screening information, refer to Hi-Rel Section of current Analog catalog.

## DEFINITIONS OF SPECIFICATIONS

## LINEARITY ERROR

Linearity error refers to the deviation of each individual code from a line drawn from "zero" through "full scale". The point used as "zero" occurs $1 / 2$ LSB ( 1.22 mV for 10 volt span) before the first code transition (all zeros to only the LSB "on"). "Full scale" is defined as a level $11 / 2$ LSB beyond the last code transition (to all ones). The deviation of a code from the true straight line is measured from the middle of each particular code.

The $\mathrm{HI}-574 \mathrm{AK}, \mathrm{AL}, \mathrm{AT}$, and AU grades are guaranteed for maximum nonlinearity of $\pm 1 / 2 L S B$. For these grades, this means that an analog value which falls exactly in the center of a given code width will result in the correct digital output code. Values nearer the upper or lower
transition of the code width may produce the next upper or lower digital output code. The $\mathrm{HI}-574 \mathrm{AJ}$ and AS grades are guaranteed to $\pm 1$ LSB max error. For these grades, an analog value which falls within a given code width will result in either the correct code for that region or either adjacent one.
Note that the linearity error is not user-adjustable.

## DIFFERENTIAL LINEARITY ERROR (NO MISSING CODES)

A specification which guarantees no missing codes requires that every code combination appear in a monotonic increasing sequence as the analog input level is increased. Thus every code must have a finite width. For the HI-574AK, AL, AT, and AU grades, which
guarantee no missing codes to 12-bit resolution, all 4096 codes must be present over the entire operating temperature ranges. The $\mathrm{HI}-574 \mathrm{AJ}$ and AS grades guarantee no missing codes to 11-bit resolution over temperature; this means that all code combinations of the upper 11 bits must be present; in practice very few of the 12-bit codes are missing.

## UNIPOLAR OFFSET

The first transition should occur at a level $1 / 2$ LSB above analog common. Unipolar offset is defined as the deviation of the actual transition from that point. This offset can be adjusted as discussed on the following pages. The unipolar offset temperature coefficient specifies the maximum change of the transition point over temperature, with or without external adjustment.

## BIPOLAR OFFSET

Similarly, in the bipolar mode, the major carry transition (0111 1111 1111 to 100000000000 ) should occur for an analog value $1 / 2$ LSB below analog common. The bipolar offset error and temperature coefficient specify the initial deviation and maximum change in the error over temperature.

## FULL SCALE CALIBRATION ERROR

The last transition (from 111111111110 to 11111111 1111) should occur for an analog value $1 \frac{1}{2}$ LSB below the nominal full scale ( 9.9963 volts for 10.000 volts full scale). The full scale calibration error is the deviation of the actual level at the last transition from the ideal level. This error, which is typically 0.05 to $0.1 \%$ of full scale, can be trimmed out as shown in Figures 2 and 3 . The full scale calibration error over temperature is given with and without the initial error trimmed out. The temperature coefficients for each grade indicate the maximum change in the full scale gain from the initial value using the internal 10 volt reference.

## TEMPERATURE COEFFICIENTS

The temperature coefficients for full-scale calibration, unipolar offset, and bipolar offset specify the maximum change from the initial $\left(25^{\circ} \mathrm{C}\right)$ value to the value at $\mathrm{T}_{\text {min }}$ or $\mathrm{T}_{\text {max }}$.

## POWER SUPPLY REJECTION

The standard specifications for the $\mathrm{HH}-574 \mathrm{~A}$ assume use of +5.00 and $\pm 15.00$ or $\pm 12.00$ volt supplies. The only effect of power supply error on the performance of the device will be a small change in the full scale calibration. This will result in a linear change in all lower order codes. The specifications show the maximum change in calibration from the initial value with the supplies at the various limits.

## CODE WIDTH

A fundamental quantity for $A / D$ converter specifications is the code width. This is defined as the range of analog input values for which a given digital output code will occur. The nominal value of a code width is equivalent to 1 least significant bit (LSB) of the full scale range or 2.44 mV out of 10 volts for a 12-bit ADC.

## QUANTIZATION UNCERTAINTY

Analog-to-digital converters exhibit an inherent quantization uncertainty of $\pm 1 / 2$ LSB. This uncertainty is a fundamental characteristic of the quantization process and cannot be reduced for a converter of given resolution.

## LEFT-JUSTIFIED DATA

The data format used in the $\mathrm{Hl}-574 \mathrm{~A}$ is left-justified. This means that the data represents the analog input as a fraction of full-scale, ranging from 0 to $\frac{4095}{4096}$. This implies a binary point to the left of the MSB.

## APPLYING THE HI-574A

For each application of this converter, the ground connections, power supply bypassing, analog signal source, digital timing and signal routing on the circuit board must be optimized to assure maximum performance. These areas are reviewed in the following sections, along with basic operating modes and calibration requirements.

## PHYSICAL MOUNTING AND LAYOUT CONSIDERATIONS

## Layout -

Unwanted, parasitic circuit components, (L, R, and C) can make 12 bit accuracy impossible, even with a perfect $A / D$ converter. The best policy is to eliminate or minimize these parasitics through proper circuit layout, rather than try to quantify their effects.

The recommended construction is a double-sided printed circuit board with a ground plane on the component side. Other techniques, such as wire-wrapping or point-to-point wiring on vectorboard, will have an unpredictable effect on accuracy.

In general, sensitive analog signals should be routed between ground traces and kept well away from digital lines. If analog and digital lines must cross, they should do so at right angles.

## Power Supplies

Supply voltages to the HI-574A $(+15 \mathrm{~V},-15 \mathrm{~V}$ and $+5 \mathrm{~V})$ must be "quiet" and well regulated. Voltage spikes on these lines can affect
the converter's accuracy, causing several LSB's to flicker when a constant input is applied. Digital noise and spikes from a switching power supply are especially troublesome. If switching supplies must be used, outputs should be carefully filtered to assure "quiet" DC voltage at the converter terminals.

Further, a bypass capacitor pair on each supply voltage terminal is necessary to counter the effect of variations in supply current. Connect one pair from pin 1 to 15 (Vlogic supply), one from pin 7 to 9 (Vcc to Analog Common) and one from pin 11 to 9 (Vee to Analog Common). For each capacitor pair, a $10 \mu \mathrm{~F}$ tantalum type in parallel with a $0.1 \mu \mathrm{~F}$ ceramic type is recommended.

## Ground Connections

The typical HI-574A ground currents are 5.5 mADC into pin 9 (Analog Common) and 7 mADC out of pin 15 (Digital Common). These pins should be tied together at the package to guarantee specified performance for the converter. In addition, a wide PC trace should run directly from pin 9 to (usually) 15 V common, and from pin 15 to (usually) the +5 V Logic Common. If the converter is located some distance from the system's "single point" ground, make only these connections to pins 9 and 15: Tie them together at the package, and back to the system ground with a single path. This path should have low resistance since it will carry about 1.5 mA of DC current. (Code dependent currents flow in the $\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{EE}}$ and $\mathrm{V}_{\text {LOGIC }}$ terminals, but not through the HI-574A's Analog Common or Digital Common).

## ANALOG SIGNAL SOURCE

The device chosen to drive the $\mathrm{HI}-574 \mathrm{~A}$ analog input will see a nominal load of $5 \mathrm{~K} \Omega$ ( 10 V range) or $10 \mathrm{~K} \Omega$ ( 20 V range). However, the other end of these input resistors may change $\pm 400 \mathrm{mV}$ with each bit decision, creating abrupt changes in current at the analog input. Thus, the signal source must maintain its output voltage while furnishing these step changes in load current, which occur at $1.6 \mu \mathrm{~S}$ intervals. This requires low output impedance and fast settling by the signal source.

The output impedance of an op amp, for example, has an open loop value which, in a closed loop, is divided by the loop gain available at a frequency of interest. The amplifier should have acceptable loop gain at 600 KHz for use with the $\mathrm{HI}-574 \mathrm{~A}$. To check whether the output properties of a signal source are suitable, monitor the 574A's input (pin 13 or 14) with an oscilloscope while a conversion is in progress. Each of the twelve disturbances should subside in one microsecond or less. (The comparator decision is made about $1.5 \mu \mathrm{~S}$ after each code change from the SAR).
If the application calls for a Sample/Hold to precede the converter, it should be noted that not all Sample/Holds are compatible with the $\mathrm{HI}-574 \mathrm{~A}$ in the manner described above. These will require an additional wideband buffer amplifier to lower their output impedance. A simpler solution is to use the Harris HA-5320 Sample/Hold, which was designed for use with the $\mathrm{HI}-574 \mathrm{~A}$.


FIGURE 2. UNIPOLAR CONNECTIONS

## RANGE CONNECTIONS AND CALIBRATION PROCEDURES

The $\mathrm{HI}-574 \mathrm{~A}$ is a "complete" $\mathrm{A} / \mathrm{D}$ converter, meaning it is fully operational with addition of the power supply voltages, a Start Convert signal, and a few external components as shown in Figures 2 and 3. Nothing more is required for most applications.

Whether controlled by a processor or operating in the stand-alone mode, the $\mathrm{HI}-574 \mathrm{~A}$ offers four standard input ranges: 0 V to $+10 \mathrm{~V}, 0 \mathrm{~V}$ to $+20 \mathrm{~V}, \pm 5 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$. The maximum errors for gain and offset are listed under Specifications. If required, however, these errors may be adjusted to zero as explained below. Power supply and ground connections have been discussed in an earlier section.

## Unipolar Connections and Calibration -

Refer to Fig. 2. The resistors shown* are for calibration of offset and gain. If this is not required, replace R2 with a $50 \Omega, 1 \%$ metal film resistor and remove the network on pin 12. Connect pin 12 to pin 9. Then, connect the analog signal to pin 13 for the 0 V to 10 V range, or to pin 14 for the 0 V to 20 V range. Inputs to +20 V ( 5 V over the power supply) are no problem - the converter operates normally.

Calibration consists of adjusting the converter's most negative output to its ideal value (offset adjustment), then, adjusting the most positive output to its ideal value (gain adjustment). To understand the procedure, note that in principle, one is setting the output with respect to the midpoint of an increment of analog input, as denoted by two adjacent code changes. Nominal value of an increment is one


FIGURE 3 BIPOLAR INPUT CONNECTIONS

LSB. However, this approach is impractical because nothing "happens" at a midpoint to indicate that an adjustment is complete. Therefore, calibration is performed in terms of the observable code changes instead of the midpoint between code changes.

For example, midpoint of the first LSB increment should be positioned at the origin, with an output code of all 0's. To do this, apply an input of $+1 / 2 \mathrm{LSB}(+1.22 \mathrm{mV}$ for the 10 V range; $+2.44 \mathrm{mV}$ for the 20 V range). Adjust the Offset potentiometer R1 until the first code transition flickers between 000000000000 and 00000000 0001.

Next, perform a Gain Adjust at positive full scale. Again, the ideal input corresponding to the last code change is applied. This is $1-1 / 2$ LSB's below the nominal full scale $(+9.9963 \mathrm{~V}$ for 10V range; +19.9927 V for 20 V range). Adjust the Gain potentiometer R2 for flicker between codes 111111111110 and 111111111111.

## Bipolar Connections and Calibration -

Refer to Figure 3. The gain and offset errors listed under Specifications may be adjusted to zero using potentiometers R1 and R2*. If
this isn't required, either or both pots may be replaced by a $50 \Omega, 1 \%$ metal film resistor.

Connect the Analog signal to pin 13 for $\mathrm{a} \pm 5 \mathrm{~V}$ range, or to pin 14 for a $\pm 10 \mathrm{~V}$ range. Calibration of offset and gain is similar to that for the unipolar ranges as discussed above. First apply a DC input voltage $1 / 2$ LSB above negative full scale (i.e., -4.9988 V for the $\pm 5 \mathrm{~V}$ range, or -9.9976 V for the $\pm 10 \mathrm{~V}$ range). Adjust the offset potentiometer R1 for flicker between output codes 000000000000 and 00000000 0001. Next, apply a DC input voltage 1-1/2 LSB's below positive full scale ( +4.9963 V for $\pm 5 \mathrm{~V}$ range; +9.9927 V for $\pm 10 \mathrm{~V}$ range). Adjust the Gain potentiometer R2 for flicker between codes 111111111110 and 111111111111.

* The $100 \Omega$ potentiometer R2 provides Gain Adjust for the 10 V and 20 V ranges. In some applications, a full scale of 10.24 V (LSB equals 2.5 mV ) or 20.48 V (LSB equals 5.0 mV ) is more convenient. For these, replace R2 by a $50 \Omega$, $1 \%$ metal film resistor. Then, to provide Gain Adjust for the 10.24 V range, add a $200 \Omega$ potentiometer in series with pin 13 . For the 20.48 V range, add a $500 \Omega$ potentiometer in series with pin 14.


## CONTROLLING THE HI-574A

The HI-574A includes logic for direct interface to most microprocessor systems. The processor may take full control of each conversion, or the converter may operate in the "stand-alone" mode, controlled only by the $\mathrm{R} / \overline{\mathrm{C}}$ input. Full control consists of selecting an 8 or 12 bit conversion cycle, initiating the conversion, and reading the output
data when ready - choosing either 12 bits at once or 8 followed by 4 , in a left-justified format. The five control inputs are all TTL/CMOScompatible: ( $12 / \overline{8}, \overline{\mathrm{CS}}, \mathrm{A}_{0}, \mathrm{R} / \overline{\mathrm{C}}$ and CE ). Table 1 illustrates the use of these inputs in controlling the converter's operations. Also, a simplified schematic of the internal control logic is shown in Figure 4.


FIGURE 4. HI-574A CONTROL LOGIC

## "Stand-Alone Operation"

The simplest control interface calls for a single control line connected to $R / \bar{C}$. Also, CE and $12 / 8$ are wired high, $\overline{C S}$ and $A_{0}$ are wired low, and the output data appears in words of 12 bits each.

The $\mathrm{R} / \overline{\mathrm{C}}$ signal may have any duty cycle within (and including) the extremes shown in Figures 5 and 6. In general, data may be read when R/C is high unless STS is also high, indicating a conversion is in progress. Timing parameters particular to this mode of operation are listed below under "Stand-Alone Mode Timing."


FIGURE 5. LOW PULSE FOR R/ $\overline{\mathbf{c}}$ - OUTPUTS ENABLED AFTER CONVERSION


FIGURE 6. HIGH PULSE FOR R/C̄-OUTPUTS ENABLED WHILE R/C HIGH, OTHERWISE HIGH-Z

STAND-ALONE MODE TIMING

| Symbol | Parameter | Min | Typ | Max | Units |
| :--- | :--- | ---: | ---: | ---: | :---: |
| thrL | Low R/ $\bar{C}$ Pulse Width | 50 |  |  | ns |
| tos | STS Delay from R/ $\bar{C}$ |  |  | 200 | ns |
| thDR | Data Valid After R/ट्ट Low | 25 |  |  | ns |
| ths | STS Delay After Data Valid | 300 | 500 | 1000 | ns |
| thrh | High R/C्C Pulse Width | 150 |  |  | ns |
| todr | Data Access Time |  |  | 150 | ns |

## Conversion Length

A Convert Start transition (see Table 1) latches the state of $A_{0}$, which determines whether the conversion continues for 12 bits ( $A_{0}$ low) or stops with 8 bits ( $\mathrm{A}_{0}$ high). If all 12 bits are read following an 8 bit conversion, the three LSB's will read zero and DB3 will read ONE. $A_{0}$ is latched because it is also involved in enabling the output buffers (see "Reading the Output Data"). No other control inputs are latched.

| $\mathbf{C E}$ | $\overline{\mathbf{C S}}$ | $\mathbf{R} / \overline{\mathbf{C}}$ | $\mathbf{1 2 / \overline { \mathbf { 8 } }}$ | $\mathbf{A}_{\mathbf{0}}$ | OPERATION |
| :---: | :---: | :---: | :---: | :--- | :--- |
| 0 | X | X | X | X | None |
| X | 1 | X | X | X | None |
| $\mathbf{4}$ | 0 | 0 | X | 0 | Initiate 12 bit conversion |
| $\mathbf{4}$ | 0 | 0 | X | 1 | Initiate 8 bit conversion |
| 1 | $\downarrow$ | 0 | X | 0 | Initiate 12 bit conversion |
| 1 | $\downarrow$ | 0 | X | 1 | Initiate 8 bit conversion |
| 1 | 0 | $\downarrow$ | X | 0 | Initiate 12 bit conversion |
| 1 | 0 | $\downarrow$ | X | 1 | Initiate 8 bit conversion |
| 1 | 0 | 1 | 1 | X | Enable 12 bit Output |
| 1 | 0 | 1 | 0 | 0 | Enable 8 MSB's Only |
| 1 | 0 | 1 | 0 | 1 | Enable 4 LSB's Plus 4 |
|  |  |  |  |  | Trailing Zeroes |

TABLE 1
Truth Table fór HI-574A Control Inputs.

## Conversion Start

A conversion may be initiated as shown in Table 1 by a logic transition on any of three inputs: $C E, \overline{C S}$ or $R / \bar{C}$. The last of the three to reach the correct state starts the conversion, so one, two or all three may be dynamically controlled. The nominal delay from each is the same, and if necessary, all three may change state simultaneously. To assure that a particular input controls the start of conversion, the other two should be set up at least 50 nS earlier, however. See the HI-574A Timing Specifications, Convert mode.

This variety of $\mathrm{HI}-574 \mathrm{~A}$ control modes allows a simple interface in most system applications. The Convert Start timing relationships are illustrated in Figure 7.

The output signal STS indicates status of the converter by going high only while a conversion is in progress. While STS is high, the output


FIGURE 7. CONVERT START TIMING
buffers remain in a high impedance state and data cannot be read. Also, an additional Start Convert will not reset the converter or reinitiate a conversion while STS is high. (However, if $\mathrm{A}_{0}$ changes state after a conversion begins, an additional Start Convert signal will latch the new state of $\mathrm{A}_{0}$, possibly causing a wrong cycle length ( 8 vs 12 bits) for that conversion).

## Reading the Output Data

The output data buffers remain in a high impedance state unitil four conditions are met: $\mathrm{R} / \overline{\mathrm{C}}$ high, STS low, CE high and $\overline{\mathrm{CS}}$ low. At that time, data lines become active according to the state of inputs $12 / \overline{8}$ and $A_{0}$. Timing constraints are illustrated in Figure 8.

The $12 / \overline{8}$ input will be tied high or low in most applications, though it is fully TTL/CMOS-compatible. With $12 / \overline{8}$ high, all 12 output lines become active simultaneously, for interface to a 12 or 16 bit data bus. The $\mathrm{A}_{0}$ input is ignored.

With $12 / \overline{8}$ low, the output is organized in two 8 bit bytes, selected one at a time by $A_{0}$. This allows an 8 bit data bus to be connected as shown in Figure 9 . $\mathrm{A}_{0}$ is usually tied to the least significant bit of the address bus, for storing the HI-574A output in two consecutive memory locations. (With $\mathrm{A}_{0}$ low, the 8 MSB's only are enabled. With A $_{0}$ high, 4 MSB's are disabled, bits 4 through 7 are forced to zero, and the 4 LSB's are enabled). This two byte format is considered "left justified data", for which a decimal (or binary!) point is assumed to the left of byte 1 :

BYTE 1
BYTE 2



Further, $A_{0}$ may be toggled at any time without damage to the converter. Break-before-make action is guaranteed between the two data bytes, which assures that the outputs strapped together in Figure 9 will never be enabled at the same time.

A read operation usually begins after the conversion is complete and STS is low. For earliest access to the data however, the read should begin no later than (tod + ths) before STS goes low. See Figure 8.


FIGURE 8. READ CYCLE TIMING

HI-574A TIMING SPECIFICATIONS
$+25^{\circ} \mathrm{C}$ unless otherwise specified

| Symbol | Parameter | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Convert Mode |  |  |  |  |  |
| tosc | STS Delay from CE |  | 100 | 200 | nS |
| thec | CE Pulse width | 50 | 30 |  | nS |
| tssc | $\overline{\text { CS }}$ to CE Setup | 50 | 20 |  | nS |
| thsc | $\overline{\text { CS }}$ Low during CE High | 50 | 20 |  | nS |
| tskc | $\mathrm{R} / \mathrm{C}$ to CE Setup | 50 | 0 |  | nS |
| thri | R/C Low during CE high | 50 | 20 |  | nS |
| tsac | $A_{0}$ to CE Setup | 0 | 0 |  | nS |
| thac | $A_{0}$ Valid during CE high | 50 | 20 |  | nS |
| $t_{c}$ | Conversion time, 12 bit cycle $T$ min to $T$ max | 15 | 20 | 25 | $\mu \mathrm{S}$ |
|  | 8 bit cycle T min to $\mathrm{T}_{\max }$ | 10 | 13 | 17 | $\mu \mathrm{S}$ |
| Read Mode |  |  |  |  |  |
| tod | Access time from CE |  | 75 | 150 | nS |
| tho | Data Valid after CE low | 25 | 35 |  | nS |
| the | Output float delay |  | 100 | 150 | nS |
| tssk | $\overline{C S}$ to CE setup | 50 | 0 |  | nS |
| tsRR | R/C to CE setup | 0 | 0 |  | nS |
| tsar | $\mathrm{A}_{0}$ to CE setup | 50 | 25 |  | nS |
| thSR | $\overline{\text { CS }}$ valid after CE low | 0 | 0 |  | nS |
| thri | R/C̄ high after CE low | 0 | 0 |  | nS |
| thar | $\mathrm{A}_{0}$ valid after CE low | 50 | 25 |  | nS |
| ths | STS delay after data valid | 300 | 500 | 1000 | nS |

Note: Time is measured from $50 \%$ level of digital transitions. tested with a 10 pF and $2 \mathrm{~K} \Omega$ load.


FIGURE 9 INTERFACE TO AN 8 BIT DATA BUS

## DIE CHARACTERISTICS

Transistor Count Die Size:
Analog
Digital

1117
$204 \times 104$ mils $158 \times 84$ mils

Thermal Constants
Process:
$48^{\circ} \mathrm{C} / \mathrm{W}$
$15^{\circ} \mathrm{C} / \mathrm{W}$
Bipolar - DI and
CMOS - JI

# 12 $\mu \mathrm{s}$, Complete 12-Bit A/D Converter with Microprocessor Interface 

## FEATURES

- COMPLETE 12 BIT A/D CONVERTER WITH REFERENCE AND CLOCK.
- FULL 8-, 12- or 16- BIT MICROPROCESSOR BUS INTERFACE.
- 150 nS BUS ACCESS TIME
- NO MISSING CODES OVER TEMPERATURE
- MINIMAL SETUP TIME FOR CONTROL SIGNALS
- $15 \mu$ S MAXIMUM CONVERSION TIME
- LOW NOISE, VIA CURRENT-MODE SIGNAL TRANSMISSION BETWEEN CHIPS
- BYTE ENABLE/SHORT CYCLE (AO INPUT)
- GUARANTEES BREAK-BEFORE-MAKE ACTION, ELIMINATING BUS CONTENTION DURING READ OPERATION. LATCHED BY THE START CONVERT INPUT (TO SET THE CONVERSION LENGTH).
- FASTER VERSION OF THE HI-574A.
- SAME PIN-OUTS AS HI-574A.
$\bullet \pm 12 \mathrm{~V}$ TO $\pm 15 \mathrm{~V}$ OPERATION


## APPLICATIONS

- MILITARY AND INDUSTRIAL DATA ACQUISITION SYSTEMS
- ELECTRONIC TEST AND SCIENTIFIC INSTRUMENTATION.
- PROCESS CONTROL SYSTEMS.


## DESCRIPTION

The HI-674A is a complete 12 bit Analog-to-Digital Converter, including a +10 V reference, clock, three-state outputs and a digital interface for microprocessor control. Successive approximation conversion is performed by two monolithic dice housed in a 28 -pin package. The bipolar analog die features the Harris Dielectric Isolation process, which provides enhanced AC performance and freedom from latch-up.

Custom design of each IC (bipolar analog and CMOS digital) has yielded improved performance over existing versions of this converter. The voltage comparator features high PSRR plus a high speed current-mode latch, and provides precise decisions down to 0.1 LSB of input overdrive. More than $2 x$ reduction in noise has been achieved by using current instead of voltage for transmission of all signals between the analog and digital IC's. Also, the clock oscillator is current-controlled for excellent stability over temperature. The oscillator is trimmed for a nominal conversion time of $12 \pm 1 \mu \mathrm{~s}$.

The HI-674A offers standard unipolar and bipolar input ranges, laser trimmed for specified linearity, gain and offset accuracy. The buried zener reference circuit is trimmed for minimum temperature coefficient.

Power requirements are +5 V and $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$, with typical dissipation of 385 mW at $\pm 12 \mathrm{~V}$. Three electrical grades each are offered for the commercial and military temperature ranges. All models are packaged in a 28 pin Side-Brazed DIP. For additional Hi -Rel screening including 160 hour burn-in specify the " -8 " suffix. including a +10 V reference, clock, three-state outputs and a digital peed current-mode latch, and provides precise decisions down to . .

## PINOUT



CAUTION: These devices are sensitive to electronic discharge. Proper I.C. handling procedures should be followed.

*("NIbBLE" IS A 4 bit digital word.)

## SPECIFICATIONS

(Typical @ $+25^{\circ} \mathrm{C}$ with V cc $=+15 \mathrm{~V}$ or +12 V , $\mathrm{V}_{\text {LOGIC }}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}$ or -12 V unless otherwise specified)
DC AND TRANSFER ACCURACY SPECIFICATIONS

| MODEL | HI-674AJ | HI-674AK | HI-674AL | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| Temperature Range | 0 TO +75 |  |  | ${ }^{\circ} \mathrm{C}$ |
| Resolution (max) | 12 | 12 | 12 | Bits |
| $\begin{array}{\|l\|} \hline \text { Linearity Error } \\ 25^{\circ} \mathrm{C} \text { (max) } \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \text { (max) } \\ \hline \end{array}$ | $\begin{aligned} & \pm 1 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Differential Linearity Error (Maximum resolution for which no missing codes is guaranteed) $25^{\circ} \mathrm{C}$ <br> $T_{\text {min }}$ to $T_{\text {max }}$ | $\begin{aligned} & 11 \\ & 11 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | Bits Bits |
| Unipolar Offset (max) <br> (Adjustable to zero) | $\pm 2$ | $\pm 2$ | $\pm 2$ | LSB |
| Bipolar Offset (max) (Adjustable to zero) | $\pm 10$ | $\pm 4$ | $\pm 4$ | LSB |
| Full Scale Calibration Error $25^{\circ} \mathrm{C}$ (max), with fixed $50 \Omega$ resistor from REF OUT to REF IN (Adjustable to zero) $T_{\text {min }}$ to $T_{\text {max }}$ (No adjustment at $+25^{\circ} \mathrm{C}$ ) (With adjustment to zero at $+25^{\circ} \mathrm{C}$ ) | $\begin{aligned} & 0.3 \\ & \\ & 0.5 \\ & 0.22 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.4 \\ & 0.12 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & \\ & 0.35 \\ & 0.05 \end{aligned}$ | $\%$ of F.S. <br> \% of F.S. <br> \% of F.S. |
| Temperature Coefficients <br> Guaranteed max change, $T_{\min }$ to $T_{\max }$ (Using internal reference) <br> Unipolar Offset <br> Bipolar Offset <br> Full Scale Calibration | $\begin{gathered} \pm 2 \\ (10) \\ \pm 2 \\ (10) \\ \pm 9 \\ (45) \end{gathered}$ | $\begin{aligned} & \pm 1 \\ & (5) \\ & \pm 1 \\ & (5) \\ & \pm 5 \\ & \hline(25) \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & (5) \\ & \pm 1 \\ & (5) \\ & \pm 2 \\ & (10) \end{aligned}$ | LSB <br> (ppm/ ${ }^{\circ} \mathrm{C}$ ) <br> LSB <br> (ppm/ºC) <br> LSB <br> (ppm/ ${ }^{\circ} \mathrm{C}$ ) |
| Power Supply Rejection <br> Max change in Full Scale Calibration $\begin{aligned} & +13.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+16.5 \mathrm{~V} \text { or }+11.4 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+12.6 \mathrm{~V} \\ & +4.5 \mathrm{~V}<\mathrm{V}_{\text {LOGIC }}<+5.5 \mathrm{~V} \\ & -16.5 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-13.5 \mathrm{~V} \text { or }-12.6 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-11.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 2 \\ \pm 1 / 2 \\ \pm 2 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Analog Inputs Input Ranges Bipolar |  | $\begin{array}{r} -5 \text { to }+5 \\ -10 \text { to }+10 \end{array}$ |  | Volts Volts |
| Unipolar |  | $\begin{aligned} & 0 \text { to }+10 \\ & 0 \text { to }+20 \end{aligned}$ |  | Volts Volts |
| Input Impedance 10 Volt Span 20 Volt Span |  | $\begin{aligned} & K, \pm 25 \% \\ & O K, \pm 25 \% \end{aligned}$ |  | Ohms Ohms |
| Power Supplies Operating Voltage Range VLogic Voc Vee |  | $\begin{aligned} & -4.5 \text { to }+5 . \\ & 11.4 \text { to }+16 \\ & 11.4 \text { to }-16 \end{aligned}$ |  | Volts Volts Volts |
| Operating Current Ilogic Icc +15V Supply $I_{\text {EE }}-15 \mathrm{~V}$ Supply |  | TYP, 15 M <br> TYP. 15 MAX <br> TYP, 28 M |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\begin{aligned} & \text { Power Dissipation } \\ & \\ & \\ & \\ & \\ & \\ & \pm 15 \mathrm{~V}, \end{aligned}+5 \mathrm{~V},+5 \mathrm{~V} .$ |  | $\begin{aligned} & \text { TYP, } 720 \mathrm{~N} \\ & 385 \text { TYP } \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \\ & \hline \end{aligned}$ |
| Internal Reference Voltage Output current, ${ }^{1}$ available for external loads (External load should not change during conversion). |  | $\begin{aligned} & .00 \pm 0.1 \\ & 2.0 \mathrm{MAX} \end{aligned}$ |  | Volts mA |

[^9](Typical @ $+25^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{CC}}=+15 \mathrm{~V}$ or +12 V , V LOGIC $=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}$ or -12 V unless otherwise specified)
DC AND TRANSFER ACCURACY SPECIFICATIONS

| MODEL | HI-674AS | HI-674AT | H1-674AU | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| Temperature Range | $-55 \mathrm{TO}+125$ |  |  | ${ }^{\circ} \mathrm{C}$ |
| Resolution (max) | 12 | 12 | 12 | Bits |
| $\begin{aligned} & \text { Linearity Error } \\ & 25^{\circ} \mathrm{C}(\max ) \\ & -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}(\max ) \end{aligned}$ | $\begin{array}{r}  \pm 1 \\ \pm 1 \\ \hline \end{array}$ | $\begin{gathered} \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Differential Linearity Error (Maximum resolution for which no missing codes is guaranteed) $25^{\circ} \mathrm{C}$ <br> $T_{\text {min }}$ to $T_{\text {max }}$ | $\begin{aligned} & 11 \\ & 11 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | $\begin{aligned} & \text { Bits } \\ & \text { Bits } \end{aligned}$ |
| Unipolar Offset (max) (Adjustable to zero) | $\pm 2$ | $\pm 2$ | $\pm 2$ | LSB |
| Bipolar Offset (max) <br> (Adjustable to zero) | $\pm 10$ | $\pm 4$ | $\pm 4$ | LSB |
| Full Scale Calibration Error $25^{\circ} \mathrm{C}$ (max), with fixed $50 \Omega$ resistor from REF OUT to REF IN (Adjustable to zero) $T_{\text {min }}$ to $T_{\text {max }}$ <br> (No adjustment at $+25^{\circ} \mathrm{C}$ ) <br> (With adjustment to zero at $+25^{\circ} \mathrm{C}$ ) | $\begin{aligned} & 0.3 \\ & 0.8 \\ & 0.8 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & \\ & 0.6 \\ & 0.25 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.4 \\ & 0.12 \end{aligned}$ | \% of F.S. <br> $\%$ of F.S. <br> \% of F.S. |
| Temperature Coefficients <br> Guaranteed max change. $T_{\min }$ to $T_{\max }$ (Using internal reference) <br> Unipolar Offset <br> Bipolar Offset <br> Full Scale Calibration | $\begin{gathered} \pm 2 \\ (5) \\ \pm 4 \\ (10) \\ \pm 20 \\ (50) \\ \hline \end{gathered}$ | $\begin{gathered} \pm 1 \\ (2.5) \\ \pm 2 \\ (5) \\ \pm 10 \\ (25) \end{gathered}$ | $\begin{gathered} \pm 1 \\ (2.5) \\ \pm 1 \\ (2.5) \\ \pm 5 \\ (12.5) \end{gathered}$ | LSB <br> (ppm/ ${ }^{\circ} \mathrm{C}$ ) <br> LSB <br> (ppm/ ${ }^{\circ} \mathrm{C}$ ) <br> LSB <br> (ppm/ ${ }^{\circ} \mathrm{C}$ ) |
| Power Supply Rejection Max change in Full Scale Calibration $\begin{aligned} & +13.5 \mathrm{~V}<\mathrm{V}_{\text {cc }}<+16.5 \mathrm{~V} \text { or }+11.4 \mathrm{~V}-\mathrm{V}_{\mathrm{CC}}+12.6 \mathrm{~V} \\ & +4.5 \mathrm{~V}<\mathrm{V}_{\text {LOGIC }}<+5.5 \mathrm{~V} \\ & -16.5 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-13.5 \mathrm{~V} \text { or }-12.6 \mathrm{~V}-\mathrm{V}_{\mathrm{EE}}<-11.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 2 \\ \pm 1 / 2 \\ \pm 2 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Analog Inputs Input Ranges Bipolar |  | $\begin{aligned} & -5 \text { to }+5 \\ & -10 \text { to }+10 \end{aligned}$ |  | Volts Volts |
| Unipolar |  | $\begin{aligned} & 0 \text { to }+10 \\ & 0 \text { to }+20 \end{aligned}$ |  | Volts Volts |
| Input Impedance 10 Volt Span 20 Volt Span |  | $\begin{aligned} & \Omega, \pm 25 \% \\ & K \Omega, \pm 25 \% \\ & \hline \end{aligned}$ |  | Ohms Ohms |
| Power Supplies Operating Voltage Range <br> Vlogic <br> Vcc <br> Vee |  | $\begin{aligned} & 4.5 \text { to }+5.5 \\ & 1.4 \text { to }+16 . \\ & 1.4 \text { to }-16 . \end{aligned}$ |  | Volts Volts Volts |
| Operating Current llogic Icc +15 V Supply lee -15V Supply |  | YP. 15 MAX TYP, 15 MAX TYP, 28 MAX |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ |
| $\begin{aligned} & \text { Power Dissipation } \\ & \pm 15 \mathrm{~V},+5 \mathrm{~V} \\ & \\ & \pm 12 \mathrm{~V},+5 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & \text { TYP, } 720 \text { M } \\ & 385 \text { TYP } \end{aligned}$ |  | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \end{aligned}$ |
| Internal Reference Voltage Output current, ${ }^{1}$ available for external loads (External load should not change during conversion). |  | $\begin{aligned} & 00 \pm 0.1(\mathrm{M} \\ & 2.0 \mathrm{MAX} \end{aligned}$ |  | Volts mA |

[^10]DIGITAL CHARACTERISTICS ${ }^{1}$
(ALL MODELS, OVER FULL TEMP. RANGE)

|  | MIN | TYP | MAX |
| :---: | :---: | :---: | :---: |
| Logic Inputs (CE, $\overline{\mathrm{CS}}, \mathrm{R} / \overline{\mathrm{C}}, \mathrm{AO}, 12 / \overline{8}$ ) |  |  |  |
| Logic "1" | $+2.4 \mathrm{~V}^{2}$ |  | $+5.5 \mathrm{~V}$ |
| Logic "0" | -0.5V |  | $+0.8 \mathrm{~V}$ |
| Current Capacitance | $-5 \mu \mathrm{~A}$ | $\pm \underset{5 \mathrm{nF}}{0.1 \mu \mathrm{~A}}$ | $+5 \mu \mathrm{~A}$ |
| Logic Outputs (DB11-DB0, STS) |  |  |  |
| Logic " 0 " (Isink - 1.6 mA ) |  |  | $+0.4 \mathrm{~V}$ |
| Logic " 1 " (lsource - $500 \mu \mathrm{~A}$ ) | +2.4V |  |  |
| Leakage (High - Z State, DB11-DB0 ONLY) | $-5 \mu \mathrm{~A}$ | $\pm 0.1 \mu \mathrm{~A}$ | $+5 \mu \mathrm{~A}$ |
| Capacitance |  | 5 pF |  |

${ }^{1}$ See "HI-574A Timing Specifications" for a detailed listing of digital timing parameters.
${ }^{2}$ Although this guaranteed threshold is higher than standard TTL ( +2.0 V ), bus loading is much less, i.e.,typical input current is only $0.25 \%$ of a TTL load.

## ABSOLUTE MAXIMUM RATINGS

(Specifications apply to all grades, except where noted)

| Vcc to Digital Common | , |
| :---: | :---: |
| Vee to Digital Common | 0 to -16.5V |
| VLogic to Digital Common | to +7 V |
| Analog Common to Digital Common | $\pm 1 \mathrm{~V}$ |
| Control Inputs (CE, $\overline{C S}, \mathrm{~A}_{0}, 12 / \overline{8}, \mathrm{R} / \overline{\mathrm{C}}$ ) to |  |
| Digital Common | -0.5 V to V V gic +0.5 V |
| puts (REF IN, BIP OFF, 10VIN) to |  |
| Analog Common |  |


| 20Vin to Analog Common . . . . . . . . . . . . . . . . . . . . . . . . $\pm$ 24V |  |
| :---: | :---: |
| REF OUT | Indefinite short to common |
|  | Momentary short to Vcc |
| Chip Temperature | $175^{\circ} \mathrm{C}$ |
| Power Dissipation * . . . . . . . . . . . . . . . . . . . . . . . . . . 2080mW |  |
| Lead Temperature, Soldering . . . . . . . . . . . . . . . . $300^{\circ} \mathrm{C}$, 10 sec . |  |
| Storage Temperature . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Thermal Resistance, ӨJa | $48^{\circ} \mathrm{C} / \mathrm{W}$ |
| Derate $20.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above 75 |  |Chip Temperature$175^{\circ} \mathrm{C}$

Power Dissipation *$300^{\circ} \mathrm{C}, 10 \mathrm{sec}$
Storage Temperature ..... $150^{\circ} \mathrm{C}$
*Derate $20.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$

## HI-674A ORDERING GUIDE

| MODEL | TEMP. RANGE | LINEARITY ERROR MAX <br> (Tmin to Tmax) | RESOLUTION (NO MISSING CODES, Tmin to Tmax) | FULL SCALE TC (PPM/ ${ }^{\circ} \mathrm{C}$ MAX) |
| :---: | :---: | :---: | :---: | :---: |
| HI1-674AJD-5 | 0 to $75^{\circ} \mathrm{C}$ | $\pm 1$ LSB | 11 Bits | 45.0 |
| HI1-674AKD-5 | 0 to $75^{\circ} \mathrm{C}$ | $\pm 1 / 2$ LSB | 12 Bits | 25.0 |
| HI1-674ALD-5 | 0 to $75^{\circ} \mathrm{C}$ | $\pm 1 / 2$ LSB | 12 Bits | 10.0 |
| HI1-674ASD-2 | -55 to $+125^{\circ} \mathrm{C}$ | $\pm 1$ LSB | 11 Bits | 50.0 |
| HI1-674ASD-8* | -55 to $+125^{\circ} \mathrm{C}$ | $\pm 1$ LSB | 11 Bits | 50.0 |
| HIT-674ATD-2 | -55 to $+125^{\circ} \mathrm{C}$ | $\pm 1$ LSB | 12 Bits | 25.0 |
| HI1-674ATD-8* | -55 to $+125^{\circ} \mathrm{C}$ | $\pm 1$ LSB | 12 Bits | 25.0 |
| HI1-674AUD-2 | -55 to $+125^{\circ} \mathrm{C}$ | $\pm 1$ LSB | 12 Bits | 12.5 |
| HI1-674AUD-8* | -55 to $+125^{\circ} \mathrm{C}$ | $\pm 1$ LSB | 12 Bits | 12.5 |

* Hi-Rel product with burn-in. For additional screening information, refer to Section 9 of the current Analog data book.


## DEFINITIONS OF SPECIFICATIONS

## LINEARITY ERROR

Linearity error refers to the deviation of each individual code from a line drawn from "zero" through "full scale". The point used as "zero" occurs $1 / 2$ LSB ( 1.22 mV for 10 volt span) before the first code transition (all zeros to only the LSB "on"). "Full scale" is defined as a level $11 / 2$ LSB beyond the last code transition (to all ones). The deviation of a code from the true straight line is measured from the middle of each particular code.

The $\mathrm{HI}-674 \mathrm{AK}, \mathrm{AL}, \mathrm{AT}$, and AU grades are guaranteed for maximum nonlinearity of $\pm 1 / 2 L S B$. For these grades, this means that an analog value which falls exactly in the center of a given code width will result in the correct digital output code. Values nearer the upper or lower
transition of the code width may produce the next upper or lower digital output code. The $\mathrm{HI}-674 \mathrm{AJ}$ and AS grades are guaranteed to $\pm 1$ LSB max error. For these grades, an analog value which falls within a given code width will result in either the correct code for that region or either adjacent one.
Note that the linearity error is not user-adjustable.

## DIFFERENTIAL LINEARITY ERROR (NO MISSING CODES)

A specification which guarantees no missing codes requires that every code combination appear in a monotonic increasing sequence as the analog input level is increased. Thus every code must have a finite width. For the $\mathrm{HI}-674 \mathrm{AK}, \mathrm{AL}, \mathrm{AT}$, and AU grades, which
guarantee no missing codes to 12-bit resolution, all 4096 codes must be present over the entire operating temperature ranges. The $\mathrm{HI}-674 \mathrm{AJ}$ and AS grades guarantee no missing codes to 11-bit resolution over temperature; this means that all code combinations of the upper 11 bits must be present; in practice very few of the 12-bit codes are missing.

## UNIPOLAR OFFSET

The first transition should occur at a level $1 / 2$ LSB above analog common. Unipolar offset is defined as the deviation of the actual transition from that point. This offset can be adjusted as discussed on the following pages. The unipolar offset temperature coefficient specifies the maximum change of the transition point over temperature, with or without external adjustment.

## BIPOLAR OFFSET

Similarly, in the bipolar mode, the major carry transition (0111 1111 1111 to 100000000000 ) should occur for an analog value $1 / 2$ LSB below analog common. The bipolar offset error and temperature coefficient specify the initial deviation and maximum change in the error over temperature.

## FULL SCALE CALIBRATION ERROR

The last transition (from 111111111110 to 111111111111 ) should occur for an analog value $11 / 2$ LSB below the nominal full scale ( 9.9963 volts for 10.000 volts full scale). The full scale calibration error is the deviation of the actual level at the last transition from the ideal level. This error, which is typically 0.05 to $0.1 \%$ of full scale, can be trimmed out as shown in Figures 2 and 3. The full scale calibration error over temperature is given with and without the initial error trimmed out. The temperature coefficients for each grade indicate the maximum change in the full scale gain from the initial value using the internal 10 volt reference.

## TEMPERATURE COEFFICIENTS

The temperature coefficients for full-scale calibration, unipolar offset, and bipolar offset specify the maximum change from the initial $\left(25^{\circ} \mathrm{C}\right)$ value to the value at $\mathrm{T}_{\min }$ or $\mathrm{T}_{\text {max }}$.

## POWER SUPPLY REJECTION

The standard specifications for the HI -674Aassume use of +5.00 and $\pm 15.00$ or $\pm 12.00$ volt supplies. The only effect of power supply error on the performance of the device will be a small change in the full scale calibration. This will result in a linear change in all lower order codes. The specifications show the maximum change in calibration from the initial value with the supplies at the various limits.

## CODE WIDTH

A fundamental quantity for $A / D$ converter specifications is the code width. This is defined as the range of analog input values for which a given digital output code will occur. The nominal value of a code width is equivalent to 1 least significant bit (LSB) of the full scale range or 2.44 mV out of 10 volts for a 12-bit ADC.

## QUANTIZATION UNCERTAINTY

Analog-to-digital converters exhibit an inherent quantization uncertainty of $\pm 1 / 2$ LSB. This uncertainty is a fundamental characteristic of the quantization process and cannot be reduced for a converter of given resolution.

## LEFT-JUSTIFIED DATA

The data format used in the HI-674A is left-justified. This means that the data represents the analog input as a fraction of full-scale, ranging from 0 to $\frac{4095}{4096}$. This implies a binary point to the left of the MSB.

## APPLYING THE HI-674A

For each application of this converter, the ground connections, power supply bypassing, analog signal source, digital timing and signal routing on the circuit board must be optimized to assure maximum performance. These areas are reviewed in the following sections, along with basic operating modes and calibration requirements.

## PHYSICAL MOUNTING AND LAYOUT CONSIDERATIONS

## Layout -

Unwanted, parasitic circuit components, (L, R, and C) can make 12 bit accuracy impossible, even with a perfect $A / D$ converter. The best policy is to eliminate or minimize these parasitics through proper circuit layout, rather than try to quantify their effects.

The recommended construction is a double-sided printed circuit board with a ground plane on the component side. Other techniques, such as wire-wrapping or point-to-point wiring on vectorboard, will have an unpredictable effect on accuracy.

In general, sensitive analog signals should be routed between ground traces and kept well away from digital lines. If analog and digital lines must cross, they should do so at right angles.

## Power Supplies

Supply voltages to the HI-674A ( $+15 \mathrm{~V},-15 \mathrm{~V}$ and +5 V ) must be "quiet" and well regulated. Voltage spikes on these lines can affect
the converter's'accuracy, causing several LSB's to flicker when a constant input is applied. Digital noise and spikes from a switching power supply are especially troublesome. If switching supplies must be used, outputs should be carefully filtered to assure "quiet" DC voltage at the converter terminals.

Further, a bypass capacitor pair on each supply voltage terminal is necessary to counter the effect of variations in supply current. Connect one pair from pin 1 to 15 (VLogic supply), one from pin 7 to 9 (Vcc to Analog Common) and one from pin 11 to 9 (Vee to Analog Common). For each capacitor pair, a $10 \mu \mathrm{~F}$ tantalum type in parallel with a $0.1 \mu \mathrm{~F}$ ceramic type is recommended.

## Ground Connections

The typical HI-674A ground currents are 6mADC into pin 9 (Analog Ground) and 3mADC out of pin 15 (Digital Common). These pins should be tied together at the package to guarantee specified performance for the converter. In addition, a wide PC trace should run directly from pin 9 to (usually) 15 V common, and from pin 15 to (usually) the +5 V Logic Common. If the converter is located some distance from the system's "single point" ground, make only these connections to pins 9 and 15: Tie them together at the package, and back to the system ground with a single path. This path should have low resistance since it will carry about 3mA of DC current. (Code dependent currents flow in the VCc, Vee and Vlogic terminals, but not through the HI-674A's Analog Common or Digital Common).

## ANALOG SIGNAL SOURCE

The device chosen to drive the $\mathrm{HI}-674 \mathrm{~A}$ analog input will see a nominal load of $5 \mathrm{~K} \Omega$ ( 10 V range) or $10 \mathrm{~K} \Omega$ ( 20 V range). However, the other end of these input resistors may change $\pm 400 \mathrm{mV}$ with each bit decision, creating abrupt changes in current at the analog input. Thus, the signal source must maintain its output voltage while furnishing these step changes in load current, which occur at 950 nS intervals. This requires low output impedance and fast settling by the signal source.

The output impedance of an op amp, for example, has an open loop value which, in a closed loop, is divided by the loop gain available at a frequency of interest. The amplifier should have acceptable loop gain at 1 MHz for use with the HI-674A. To check whether the output properties of a signal source are suitable, monitor the 674A's input (pin 13 or 14) with an oscilloscope while a conversion is in progress. Each of the twelve disturbances should subside in one half microsecond or less. (The comparator decision is made about 850 nS after each code change from the SAR).

If the application calls for a Sample/Hold to precede the converter, it should be noted that not all Sample/Holds are compatible with the $\mathrm{HI}-674 \mathrm{~A}$ in the manner described above. These will require an additional wideband buffer amplifier to lower their output impedance. A simpler solution is to use the Harris HA-5320 Sample/Hold, which was designed for use with the HI-674A.


FIGURE 2. UNIPOLAR CONNECTIONS

## RANGE CONNECTIONS AND CALIBRATION PROCEDURES

The $\mathrm{HI}-674 \mathrm{~A}$ is a "complete" $\mathrm{A} / \mathrm{D}$ converter, meaning it is fully operational with addition of the power supply voltages, a Start Convert signal, and a few external components as shown in Figures 2 and 3. Nothing more is required for most applications.

Whether controlled by a processor or operating in the stand-alone mode, the $\mathrm{HI}-674 \mathrm{~A}$ offers four standard input ranges: 0 V to $+10 \mathrm{~V}, 0 \mathrm{~V}$ to $+20 \mathrm{~V}, \pm 5 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$. The maximum errors for gain and offset are listed under Specifications. If required, however, these errors may be adjusted to zero as explained below. Power supply and ground connections have been discussed in an earlier section.

## Unipolar Connections and Calibration -

Refer to Fig. 2. The resistors shown* are for calibration of offset and gain. If this is not required, replace R2 with a $50 \Omega, 1 \%$ metal film resistor and remove the network on pin 12. Connect pin 12 to pin 9. Then, connect the analog signal to pin 13 for the 0 V to 10 V range, or to pin 14 for the 0 V to 20 V range. Inputs to +20 V ( 5 V over the power supply) are no problem - the converter operates normally.

Calibration consists of adjusting the converter's most negative output to its ideal value (offset adjustment), then, adjusting the most positive output to its ideal value (gain adjustment). To understand the procedure, note that in principle, one is setting the output with respect to the midpoint of an increment of analog input, as denoted by two adjacent code changes. Nominal value of an increment is one


FIGURE 3 BIPOLAR INPUT CONNECTIONS

LSB. However, this approach is impractical because nothing "happens" at a midpoint to indicate that an adjustment is complete. Therefore, calibration is performed in terms of the observable code changes instead of the midpoint between code changes.

For example, midpoint of the first LSB increment should be positioned at the origin, with an output code of all 0's. To do this, apply an input of $+1 / 2 \mathrm{LSB}(+1.22 \mathrm{mV}$ for the 10 V range; $+2.44 \mathrm{mV}$ for the 20 V range). Adjust the Offset potentiometer R1 until the first code transition flickers between 000000000000 and 00000000 0001.

Next, perform a Gain Adjust at positive full scale. Again, the ideal input corresponding to the last code change is applied. This is $1-1 / 2$ LSB's below the nominal full scale ( +9.9963 V for 10 V range; +19.9927 V for 20 V range). Adjust the Gain potentiometer R2 for flicker between codes 111111111110 and 111111111111.

## Bipolar Connections and Calibration -

Refer to Figure 3. The gain and offset errors listed under Specifications may be adjusted to zero using potentiometers R1 and R2*. If
this isn't required, either or both pots may be replaced by a $50 \Omega, 1 \%$ metal film resistor.

Connect the Analog signal to pin 13 for a $\pm 5 \mathrm{~V}$ range, or to pin 14 for a $\pm 10 \mathrm{~V}$ range. Calibration of offset and gain is similar to that for the unipolar ranges as discussed above. First apply a DC input voltage $1 / 2$ LSB above negative full scale (i.e., -4.9988 V for the $\pm 5 \mathrm{~V}$ range, or -9.9976 V for the $\pm 10 \mathrm{~V}$ range). Adjust the offset potentiometer R1 for flicker between output codes 000000000000 and 00000000 0001. Next, apply a DC input voltage 1-1/2 LSB's below positive full scale ( +4.9963 V for $\pm 5 \mathrm{~V}$ range; +9.9927 V for $\pm 10 \mathrm{~V}$ range). Adjust the Gain potentiometer R2 for flicker between codes 111111111110 and 111111111111.
*The $100 \Omega$ potentiometer R2 provides Gain Adjust for the 10 V and 20 V ranges. In some applications, a full scale of 10.24 V (LSB equals 2.5 mV ) or 20.48 V (LSB equals 5.0 mV ) is more convenient. For these, replace R2 by a $50 \Omega, 1 \%$ metal film resistor. Then, to provide Gain Adjust for the 10.24 V range, add a $200 \Omega$ potentiometer in series with pin 13. For the 20.48 V range, add a $500 \Omega$ potentiometer in series with pin 14.

## CONTROLLING THE HI-674A

The HI-674A includes logic for direct interface to most microprocessor systems. The processor may take full control of each conversion, or the converter may operate in the "stand-alone" mode, controlled only by the R/C input. Full control consists of selecting an 8 or 12 bit conversion cycle, initiating the conversion, and reading the output
data when ready - choosing either 12 bits at once or 8 followed by 4 , in a left-justified format. The five control inputs are all TTLCMOScompatible: ( $12 / \overline{8}, \overline{\mathrm{CS}}, \mathrm{A}_{0}, \mathrm{R} / \overline{\mathrm{C}}$ and CE ). Table 1 illustrates the use of these inputs in controlling the converter's operations. Also, a simplified schematic of the internal control logic is shown in Figure 4.


FIGURE 4. HI-674A CONTROL LOGIC

## "Stand-Alone Operation"

The simplest control interface calls for a single control line connected to R/C. Also, CE and $12 / \overline{8}$ are wired high, CS and $\mathrm{Ao}_{0}$ are wired low, and the output data appears in words of 12 bits each.

The $R / \bar{C}$ signal may have any duty cycle within (and including) the extremes shown in Figures 5 and 6 . In general, data may be read when $R / \bar{C}$ is high unless STS is also high, indicating a conversion is in progress. Timing parameters particular to this mode of operation are listed below under "Stand-Alone Mode Timing."


FIGURE 5. LOW PULSE FOR R/̄ - OUTPUTS ENABLED AFTER CONVERSION


FIGURE 6. HIGH PULSE FOR R/̄̄-OUTPUTS ENABLED WHILE R/C
HIGH, OTHERWISE HIGH-Z

STAND-ALONE MODE TIMING

| Symbol | Parameter | Min | Typ | Max | Units |
| :--- | :--- | ---: | :---: | :---: | :---: |
| thri | Low R/C̄ Pulse Width | 50 |  |  | ns |
| tos | STS Delay from R/ $\bar{C}$ |  |  | 200 | ns |
| thor | Data Valid After R/ $\bar{C}$ Low | 25 |  |  | ns |
| ths | STS Delay After Data Valid | 100 | 300 | 600 | ns |
| thrh | High R/C Pulse Width | 150 |  |  | ns |
| toor | Data Access Time |  |  | 150 | ns |

## Conversion Length

A Convert Start transition (see Table 1) latches the state of $A_{0}$, which determines whether the conversion continues for 12 bits ( $A_{0}$ low) or stops with 8 bits ( $A_{0}$ high). If all 12 bits are read following an 8 bit conversion, the three LSB's will read zero andDB3 will read ONE. $A_{0}$ is latched because it is also involved in enabling the output buffers (see "Reading the Output Data"). No other control inputs are latched.

| $\mathbf{C E}$ | $\overline{\mathbf{C S}}$ | $\mathbf{R} / \overline{\mathbf{C}}$ | $\mathbf{1 2 / \mathbf { 8 }}$ | $\mathrm{A}_{\mathbf{0}}$ | OPERATION |
| :---: | :---: | :---: | :---: | :--- | :--- |
| 0 | X | X | X | X | None |
| X | 1 | X | X | X | None |
| $\mathbf{4}$ | 0 | 0 | X | 0 | Initiate 12 bit conversion |
| $\mathbf{4}$ | 0 | 0 | X | 1 | Initiate 8 bit conversion |
| 1 | $\downarrow$ | 0 | X | 0 | Initiate 12 bit conversion |
| 1 | $\dagger$ | 0 | X | 1 | Initiate 8 bit conversion |
| 1 | 0 | $\downarrow$ | X | 0 | Initiate 12 bit conversion |
| 1 | 0 | $\downarrow$ | X | 1 | Initiate 8 bit conversion |
| 1 | 0 | 1 | 1 | X | Enable 12 bit Output |
| 1 | 0 | 1 | 0 | 0 | Enable 8 MSB's Only |
| 1 | 0 | 1 | 0 | 1 | Enable 4 LSB's Plus 4 |
|  |  |  |  |  | Trailing Zeroes |

TABLE 1
Truth Table for HI-674A Control Inputs.

## Conversion Start

A conversion may be initiated as shown in Table 1 by a logic transition on any of three inputs: $C E, \overline{C S}$ or $R / \bar{C}$. The last of the three to reach the correct state starts the conversion, so one, two or all three may be dynamically controlled. The nominal delay from each is the same, and if necessary, all three may change state simultaneously. To assure that a particular input controls the start of conversion, the other two should be set up at least 50 nS earlier, however. See the HI-674A Timing Specifications, Convert mode.

This variety of $\mathrm{HI}-674 \mathrm{~A}$ control modes allows a simple interface in most system applications. The Convert Start timing relationships are illustrated in Figure 7.

The output signal STS indicates status of the converter by going high only while a conversion is in progress. While STS is high, the output


FIGURE 7. CONVERT START TIMING
buffers remain in a high impedance state and data cannot be read. Also, an additional Start Convert will not reset the converter or reinitiate a conversion while STS is high. (However, if $A_{0}$ changes state after a conversion begins, an additional Start Convert signal will latch the new state of $\mathrm{A}_{0}$, possibly causing a wrong cycle length ( 8 vs 12 bits) for that conversion).

## Reading the Output Data

The output data buffers remain in a high impedance state until four conditions are met: $\mathrm{R} / \overline{\mathrm{C}}$ high, STS low, CE high and $\overline{\mathrm{CS}}$ low. At that time, data lines become active according to the state of inputs $12 / \overline{8}$ and $\mathrm{A}_{0}$. Timing constraints are illustrated in Figure 8.

The $12 / \overline{8}$ input will be tied high or low in most applications, though it is fully TTL/CMOS-compatible. With $12 / \overline{8}$ high, all 12 output lines become active simultaneously, for interface to a 12 or 16 bit data bus. The $A_{0}$ input is ignored.
With $12 / 8$ Tow, the output is organized in two 8 bit bytes, selected one a a a time by $\mathrm{A}_{0}$. This allows an 8 bit data bus to be connected as shown in Figure 9 . $\mathrm{A}_{0}$ is usually tied to the least significant bit of the address bus, for storing the $\mathrm{HI}-674 \mathrm{~A}$ output in two consecutive memory locations. (With $\mathrm{A}_{0}$ low, the 8 MSB's only are enabled. With A $_{0}$ high, 4 MSB's are disabled, bits 4 through 7 are forced to zero, and the 4 LSB's are enabled). This two byte format is considered "left justified data", for which a decimal (or binary!) point is assumed to the left of byte 1 :

## BYTE 1

BYTE 2



Further, $A_{0}$ may be toggled at any time without damage to the converter. Break-before-make action is guaranteed between the two data bytes, which assures that the outputs strapped together in Figure 9 will never be enabled at the same time.

A read operation usually begins after the conversion is complete and STS is low. For earliest access to the data however, the read should begin no later than (too + ths) before STS goes low. See Figure 8.


FIGURE 8. READ CYCLE TIMING

| $+25^{\circ} \mathrm{C}$ unless otherwise specified |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Min | Typ | Max | Units |
| Convert Mode |  |  |  |  |  |
| tosc | STS Delay from CE |  | 100 | 200 | nS |
| thec | CE Puise width | 50 | 30 |  | nS |
| tssc | $\overline{\text { CS }}$ to CE Setup | 50 | 20 |  | nS |
| thsc | $\overline{C S}$ Low during CE High | 50 | 20 |  | nS |
| tshc | R/C̄ to CE Setup | 50 | 0 |  | nS |
| thri | $\mathrm{R} / \mathrm{C}$ Low during CE high | 50 | 20 |  | nS |
| tsac | $A_{0}$ to CE Setup | 0 | 0 |  | nS |
| thac | $A_{0}$ Valid during CE high | 50 | 20 |  | nS |
| to | Conversion time, 12 bit cycle T min to $T_{\text {max }}$ | 9 | 12 | 15 | $\mu \mathrm{S}$ |
|  | 8 bit cycle T min to T max | 6 | 8 | 10 | $\mu \mathrm{S}$ |
| Read Mode |  |  |  |  |  |
| tod | Access time from CE |  | 75 | 150 | nS |
| tho | Data Valid after CE low | 25 | 35 |  | nS |
| thi | Output float delay |  | 100 | 150 | nS |
| tssk | $\overline{\mathrm{CS}}$ to CE setup | 50 | 0 |  | nS |
| tsRR | $\mathrm{R} / \overline{\mathrm{C}}$ to CE setup | 0 | 0 |  | nS |
| tsar | $\mathrm{A}_{0}$ to CE setup | 50 | 25 |  | nS |
| thSR | $\overline{\text { CS }}$ valid after CE low | 0 | 0 |  | nS |
| thri | $\mathrm{R} / \overline{\mathrm{C}}$ high after CE low | 0 | 0 |  | nS |
| thair | $\mathrm{A}_{0}$ valid after CE low | 50 | 25 |  | nS |
| ths | STS delay after data valid | 100 | 300 | 600 | nS |

NOTE: Time is measured from $50 \%$ level of digital transitions. Tested with a 10 pF and $2 \mathrm{~K} \Omega$ load.


FIGURE 9. INTERFACE TO AN 8 BIT DATA BUS

## Die Characteristics

Transistor Count
Die Size; Analog
Digital

$48^{\circ} \mathrm{C} / \mathrm{W}$
$15^{\circ} \mathrm{C}$ W
Bipolar-DI
CMOS-J

# $8.5 \mu \mathrm{~s}$, Complete 12-Bit A/D Converter With Microprocessor Interface 

## Features

- Complete 12 Bit A/D Converter With Reference and Clock
- Digital Error Correction
- Full 8-, 12-, or 16-Bit Microprocessor Bus Interface
- 150ns Buss Access Time
- No Missing Codes Over Temperature
- Minimal Setup Time For Control Signals
- $9 \mu \mathrm{~s}$ Maximum Conversion Time Over Temperature
- Low Noise, Via Current-mode signal transmission between chips
- Byte enable/short cycle (Ao Input)
- Guarantees break-before-make action, eliminating bus contention during read operation. Latched by the Start Convert Input (To Set the Conversion Length)
- Faster Version of the HI-574A and HI-674A
- Same Pin-Out as HI-574A and HI-674A
- $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ Operation


## Applications

- Industrial Data Acquisition Systems
- Electronics Test and Scientific Instrumentation
- Process Control Systems


## Description

The HI-774 is a complete 12 bit Analog-to-Digital Converter, including a +10 V reference, clock, three-state outputs and a digital interface for microprocessor control. Successive approximation conversion is performed by two monolithic dice housed in a 28 -pin package. The bipolar analog die features the Harris Dielectric Isolation process, whch provides enhanced AC performance and freedom from latch-up. The digital die features the Smart SAR (SSAR ${ }^{\text {M }}$ ), which includes a digital error correction circuit.

Custom design of each IC (bipolar and CMOS digital) has yielded improved performance over existing versions of this converter. The voltage comparator features high PSRR plus a high speed current-mode latch, and provides precise decisions down to 0.1 LSB of input overdrive. More than 2 X reduction in noise has been achieved by using current instead of voltage for transmission of all signals between the analog and digital IC's. Also, the clock oscillator is current controlled for excellent stability over temperature. The oscillator is trimmed for a guaranteed conversion time of $8.5 \pm 0.5 \mu$ s over temperature.

The HI-774 offers standard unipolar and bipolar input ranges, laser trimmed for specified linearity, gain and offset accuracy. The low noise buried zener reference circuit is trimmed for minimum temperature coefficient.

Power requirements are +5 V and $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$, with typical dissipation of 390 mW at $\pm 12 \mathrm{~V}$. Three electrical grades are offered for the commercial temperature range. All models are packaged in a 28 pin side-brazed, ceramic DIP.

## Pinout

## TOP VIEW

| +5V SUPPLY, V LOGIC ${ }^{1}$ |  | 28 | ]status, sts |  |
| :---: | :---: | :---: | :---: | :---: |
| data mode select, 12/8[2 |  | 27 | ]di11 msb |  |
| CHIP SELECT, $\overline{\text { cs }}{ }_{3}$ |  | 26 | Db10 |  |
| byte addr/Short cycle, $\mathrm{A}_{0} 4$ |  | 25 | -8в9 |  |
| READ/CONVERT, r/C] 5 |  | 24 | Јов8 |  |
| Chip enable, ce 6 |  | 23 | Dob7 |  |
| +12V/+15V SUPPLY, VCC 7 | HI-774 | 22 | Dob6 | 1 digital |
| + IOV reference out 8 |  | 21 | -dis | data |
| analog common 9 |  | 20 | Dob4 | OUTPUTS |
| heference input 10 |  | 19 | Dob3 |  |
| -12V/-15V SUPPLY, $\mathrm{V}_{\text {EE }} 11$ |  | 18 | - $\square^{\text {b }}$ |  |
| BIPOLAR OFFSET, BIP OFF 12 |  | 17 | Dob1 |  |
| 10V InPut 13 |  | 16 | ]obo Lsb |  |
| 20 V Input 14 |  | 15 | Joigital co | mmon |


*("Nibble" is a 4 bit digital word.)

## Die Characteristics

Analog Die
Bipolar, DI
Digital Die
CMOS, JI
Transistor Count
~2100

DC and Transfer Accuracy Specifications
$\left(T_{A}=+25^{\circ} \mathrm{C}\right.$ with $\mathrm{V}_{C C}=+15 \mathrm{~V}$ or $+12 \mathrm{~V}, \mathrm{~V}_{\text {LOGIC }}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}$ or -12 V unless otherwise specified)

| MODEL | HI-774J | HI-774K | HI-774L | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| Temperature Range | 0 to +75 |  |  | ${ }^{\circ} \mathrm{C}$ |
| Resolution (max) | 12 | 12 | 12 | Bits |
| ```Linearity Error 25}\mp@subsup{}{}{\circ}\textrm{C}\mathrm{ (max) 00}\textrm{C}\mathrm{ to +750}\textrm{C}\mathrm{ (max)``` | $\begin{aligned} & \pm 1 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| ```Differential Linearity Error (Maximum resolution for which no missing codes is guaranteed) 25}\mp@subsup{}{}{\circ}\textrm{C Tmin to Tmax``` | $\begin{aligned} & 11 \\ & 11 \end{aligned}$ | $\begin{array}{r} 12 \\ \cdot 12 \end{array}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | Bits Bits |
| Unipolar Offset (max) <br> (Adjustable to zero) | $\pm 2$ | $\pm 2$ | $\pm 2$ | LSB |
| Bipolar Offset (max) <br> (Adjustable to zero) | $\pm 10$ | $\pm 4$ | $\pm 4$ | LSB |
| Full Scale Calibration Error <br> $25^{\circ} \mathrm{C}$ (max), with fixed $50 \Omega$ resistor from <br> REF OUT to REF IN (Adjustable to zero) <br> Tmin to Tmax <br> (No adjustmeat at $+25^{\circ} \mathrm{C}$ ) <br> (With adjustment to zero at $+25^{\circ} \mathrm{C}$ ) | $\begin{gathered} 0.3 \\ \\ 0.5 \\ 0.22 \end{gathered}$ | $\begin{gathered} 0.3 \\ \\ 0.4 \\ 0.12 \end{gathered}$ | $\begin{gathered} 0.3 \\ \\ 0.35 \\ 0.05 \end{gathered}$ | \% of F.S. <br> \% of F.S. <br> \% of F.S. |
| Temperature Coefficients (see definitions) <br> Guaranteed max change, Tmin to Tmax (Using internal reference) <br> Unipolar Offset <br> Bipolar Offset <br> Full Scale Calibration | $\pm 2$ $\pm 2$ $\pm 9$ | $\pm 1$ $\pm 1$ $\pm 5$ | $\begin{aligned} & \pm 1 \\ & \pm 1 \\ & \pm 2 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Power Supply Rejection <br> Max change in Full Scale Calibration $\begin{aligned} & +13.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+16.5 \mathrm{~V} \text { or }+11.4 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+12.6 \mathrm{~V} \\ & +4.5 \mathrm{~V}<\mathrm{V}_{\mathrm{LOGIC}}<+5.5 \mathrm{~V} \\ & -16.5 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-13.5 \text { or }-12.6<\mathrm{V}_{\mathrm{EE}}<-11.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 2 \\ \pm 1 / 2 \\ \pm 2 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Analog Inputs Input Ranges Bipolar |  | $\begin{gathered} -5 \text { to }+5 \\ -10 \text { to }+10 \end{gathered}$ |  | Volts Volts |
| Unipolar |  | $\begin{aligned} & 0 \text { to }+10 \\ & 0 \text { to }+10 \end{aligned}$ |  | Volts Volts |
| Input Impedance 10 Volt Span 20 Volt Span |  | $\begin{aligned} & 5 K, \pm 25 \% \\ & 10 K, \pm 25 \% \end{aligned}$ |  | Ohms Ohms |
| Power Supplies <br> Operating Voltage Range |  | $\begin{aligned} & +4.5 \text { to }+5.5 \\ & 11.4 \text { to }+16 . \\ & 11.4 \text { to }-16.5 \end{aligned}$ |  | Volts Volts Volts |
| Operating Current ILOGIC <br> ICC +15V Supply <br> IEE -15V Supply |  | TYP, 17 MA <br> TYP, 15 MA <br> TYP, 28 MAX |  | mA <br> mA <br> mA |
| $\begin{array}{ll}\text { Power Dissipation } & \pm 15 \mathrm{~V},+5 \mathrm{~V} \text { Supplies } \\ & \pm 12 \mathrm{~V},+5 \mathrm{~V} \text { Supplies }\end{array}$ |  | $\begin{aligned} & \text { TYP, } 730 \\ & 390 \text { TYP } \end{aligned}$ |  | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \end{aligned}$ |
| Internal Reference Voltage <br> Output current, (1) available for external loads (External load should not change during conversion). | $\begin{gathered} +10.00 \pm 0.1 \mathrm{MAX} \\ \text { 2.0 MAX } \end{gathered}$ |  |  | Volts mA |When supplying an external load and operating on $\pm 12 \mathrm{~V}$ supplies, a buffer amplifier must be provided for the Reference Output.

}

Digital Characteristics (All Models, Over Full Temperature Range)

|  | MIN | TYP | MAX |
| :--- | :---: | :---: | :---: |
| Logic Inputs (CE, $\overline{\mathrm{CS}}, \mathrm{R} / \overline{\mathrm{C}}, \mathrm{A}_{\mathrm{O}}, 12 / \overline{8}$ ) <br> Logic "1" | +2.0 V |  |  |
| Logic "0" | -0.5 V |  | +5.5 V |
| Current <br> Capacitance |  | $0.1 \mu \mathrm{~A}$ | $+5 \mu \mathrm{~A}$ |
| Logic Outputs (DB11-DB0, STS) <br> Logic "0" (ISINK - 1.6mA) <br> Logic "1" (ISOURCE - 500 $\mu \mathrm{A})$ |  |  |  |
| Logic "1" (ISOURCE - 10 A$)$ | +2.4 V |  | +0.4 V |
| Leakage (High Z State, DB11-DB0 only) <br> Capacitance | +4.5 V |  |  |

HI-774 Timing Specifications $\left(25^{\circ} \mathrm{C}\right.$ unless otherwise specified.)
Into a load with $R_{L}=2 K \Omega$ and $C_{L}=10 \mathrm{pF}$

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Convert Mode |  |  |  |  |  |
| tDSC | STS Delay from CE |  | 100 | 200 | ns |
| thec | CE Pulse width | 50 | 30 |  | ns |
| tSSC | $\overline{\mathrm{CS}}$ to CE Setup | 50 | 20 |  | ns |
| thSC | $\overline{\mathrm{CS}}$ Low during CE High | 50 | 20 |  | ns |
| tSRC | $\mathrm{R} / \overline{\mathrm{C}}$ to CE Setup | 50 | 0 |  | ns |
| thRC | R/C̄ Low during CE High | 50 | 20 |  | ns |
| tSAC | $A_{0}$ to CE Setup | 0 | 0 |  | ns |
| ${ }^{\text {t HAC }}$ | $A_{0}$ Valid during CE High | $50$ | $30$ |  | ns |
| $\mathrm{t}_{\mathrm{C}}$ | Conversion time, 12 bit cycle $T_{\min }$ to $T_{\max }$ | $\begin{gathered} 7 \\ 5.25 \end{gathered}$ | $8.5$ | $9$ | $\mu \mathrm{s}$ |
|  | 8 bit cycle $T_{\text {min }}$ to $T_{\text {max }}$ |  | 6.4 | $6.8$ | $\mu \mathrm{s}$ |
| Read Mode |  |  |  |  |  |
| tDD | Access time from CE |  | 75 | 150 | ns |
| thD | Data Valid after CE low | 25 | 35 |  | ns |
| thL | Output float delay |  | 70 | 150 | ns |
| tSSR | $\overline{\mathrm{CS}}$ to CE Setup | 50 | 0 |  | ns |
| tSRR | R/C to CE Setup | 0 | 0 |  | ns |
| tSAR | $\mathrm{A}_{0}$ to CE Setup | 50 | 25 |  | ns |
| thSR | $\overline{\text { CS }}$ Valid after CE low | 0 | 0 |  | ns |
| thRR | R/C high after CE low | 0 | 0 |  | ns |
| thar | $A_{O}$ valid after CF. Iow | 50 | 25 |  | ns |
| thS | STS delay after data valid |  | 90 | 300 | ns |

NOTE: Time is measured from $50 \%$ level of digital transitions, except High Z output conditions which are measured at the $10 \%$ or $90 \%$ point.

## Absolute Maximum Ratings (Specifications apply to all grades, except where noted)

| $V_{\text {CC }}$ to Digital Common .............................. 0 to +16.5 V | REF OUT $\ldots . . . . . . . . . . . . . . . . . . . . . . . . . . ~ I n d e f i n i t e ~ s h o r t ~ t o ~ c o m m o n ~$ |
| :--- | :--- | :--- |
| V |  |

* Derate $21.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$


## Definitions of Specifications

## Linearity Error

Linearity error refers to the deviation of each individual code from a line drawn from "zero" through "full scale". The point used as "zero occurs $1 / 2$ LSB ( 1.22 mV for 10 volt span) before the first code transition (all zeros to only the LSB "on"). "Full scale" is defined as a level $11 / 2$ LSB beyond the last code transition (to all ones). The deviation of a code from the true straight line is measured from the middle of each particular code.
The HI-774K and L, grades are guaranteed for maximum nonlinearity of $\pm 1 / 2$ LSB. For these grades, this means that an analog value which falls exactly in the center of a given code width will result in the correct digital output code. Values nearer the upper or lower transition of the code width may produce the next upper or lower digital output code. The HI-774J grade is guaranteed to $\pm 1 \mathrm{LSB}$ max error. For this grade, an analog value which falls within a given code width will result in either the correct code for that region or either adjacent one.
Note that the linearity error is not user-adjustable.

## Differential Linearity Error (No Missing Codes)

A specification which guarantees no missing codes requires that every combination appear in a monotonic increasing sequence as the analog input level is increased. Thus every code must have a finite width. For the HI-774 K and L grades which guarantee no missing codes to 12-bit resolution, all 4096 codes must be present over the entire operating temerature ranges. The $\mathrm{HI}-774 \mathrm{~J}$ grade guarantees no missing codes to 11-bit resolution over temperature; this means that all code combinations of the upper 11 bits must be present; in practice very few of the 12 -bit codes are missing.

## Unipolar Offset

The first transition should occur at a level $1 / 2$ LSB above analog common. Unipolar offset is defined as the deviation of the actual transition from that point. This offset can be adjusted as discussed on the following pages. The unipolar offset temperature coefficient specifies the maximum change of the transition point over temperature, with or without external adjustment.

## Bipolar Offset

Similarly, in the bipolar mode, the major carry transition (0111 11111111 to 100000000000 ) should occur for an analog value $1 / 2$ LSB below analog common. The bipolar offset error and temperature coefficient specify the initial deviation and maximum change in the error over temperature.

## Full Scale Calibration Error

The last transition (from 111111111110 to 11111111 1111) should occur for an analog value $11 / 2$ LSB below the nominal full scale ( 9.9963 volts for 10.000 volts full scale). The full scale calibration error is the deviation of the actual level at the last transition from the ideal level. This error, which is typically 0.05 to $0.1 \%$ of full scale, can be trimmed out as shown in Figures 2 and 3. The full scale calibration error over temperature is given with and without the initial error trimmed out. The temperature coefficients for each grade indicate the maximum change in the full scale gain from the initial value using the internal 10 volt reference.

## Temperature Coefficients

The temperature coefficients for full-scale calibration, unipolar offset, and bipolar offset specify the maximum change from the initial $\left(25^{\circ} \mathrm{C}\right)$ value to the value at Tmin or Tmax.

## Power Supply Rejection

The standard specifications for the HI-774 assume use of +5.00 and $\pm 15.00$ or $\pm 12.00$ volt supplies. The only effect of power supply error on the performance of the device will be a small change in the full scale calibration. This will result in a linear change in all lower order codes. The specifications show the maximum change in calibration from the initial value with the supplies at the various limits.

## Code Width

A fundamental quantity for $A / D$ converter specifications is the code width. This is defined as the range of analog input values for which a given digital output code will occur. The nominal value of a code width is equivalent to 1 least significant bit (LSB) of the full scale range or 2.44 mV out of 10 volts for a 12-bit ADC.

## Quantization Uncertainty

Analog-to-digital converters exhibit an inherent quantization uncertainty of $\pm 1 / 2 \mathrm{LSB}$. This uncertainty is a fundamental characteristic of the quantization process and cannot be reduced for a converter of given resolution.

## Left-Justified Data

The data format used in the HI-774 is left-justified. This means that the data represents the analog input as a fraction of full-scale, ranging from 0 to $\frac{4095}{4096}$. This implies a binary point to the left of the MSB.

## Applying the HI-774

For each application of this converter, the ground connections, power supply bypassing, analog signal source, digital timing and signal routing on the circuit board must be optimized to assure maximum performance. These areas are reviewed in the following sections, along with basic operating modes and calibration requirements.

## PHYSICAL MOUNTING AND LAYOUT CONSIDERATIONS

## Layout-

Unwanted, parasitic circuit components, (L, R, and C) can make 12 bit accuracy impossible, even with a perfect $A / D$ converter. The best policy is to eliminate or minimize these parasitics through proper circuit layout, rather than try to quantify their effects.
The recommended construction is a double-sided printed circuit board with a ground plane on the component side. Other techniques, such as wire-wrapping or point-topoint wiring on vectorboard, will have an unpredictable effect on accuracy.
In general, sensitive analog signals should be routed between ground traces and kept well away from digital lines. If analog and digital lines must cross, they should do so at right angles.

## Power Supplies

Supply voltages to the $\mathrm{HI}-774(+15 \mathrm{~V},-15 \mathrm{~V}$ and +5 V ) must be "quiet" and well regulated. Voltage spikes on these lines can affect the converter's accuracy, causing several LSB's to flicker when a constant input is applied. Digital noise and spikes from a switching power supply are especially troublesome. If switching supplies must be used, outputs should be carefully filtered to assure "quiet" DC voltage at the converter terminals.

Further, a bypass capacitor pair on each supply voltage terminal is necessary to counter the effect of variations in supply current. Connect one pair from pin 1 to 15 (VLOGIC supply), one from pin 7 to 9 ( $\mathrm{V}_{\mathrm{CC}}$ to Analog Common) and one from pin 11 to 9 ( $\mathrm{V}_{\mathrm{EE}}$ to Analog Common). For each capacitor pair, a $10 \mu \mathrm{~F}$ tantalum type in parallel with a $0.1 \mu \mathrm{~F}$ ceramic type is recommended.

## Ground Connections

The typical HI-774 ground currents are 6 mADC into pin 9 (Analog Common) and 3mADC out of pin 15 (Digital Common). These pins should be tied together at the package to guarantee specified performance for the converter. In addition, a wide PC trace should run directly
from pin 9 to (usually) 15 V common, and from pin 15 to (usually) the +5 V Logic Common. If the converter is located some distance from the system's "single point" ground, make only these connections to pins 9 and 15: Tie them together at the package, and back to the system ground with a single path. This path should have low resistance since it will carry about 3 mA of DC current. (Code dependent currents flow in the VCC, VEE and VLOGIC terminals, but not through the HI-774's Analog Common or Digital Common).

## ANALOG SIGNAL SOURCE

The device driving the $\mathrm{HI}-774$ analog input will see a nominal load of $5 \mathrm{~K} \Omega$ ( 10 V range) or $10 \mathrm{~K} \Omega$ ( 20 V range). However, the other end of these input resistors may change as much as $\pm 400 \mathrm{mV}$ with each bit decision. These input disturbances are caused by the internal DAC changing codes which causes a glitch on the summing junction. This creates abrupt changes in current at the analog input causing a "kick back" glitch from the input. Because the algorithm starts with the MSB, the first glitches will be the largest and get smaller as the conversion proceeds. These glitches can occur at 350 ns intervals so an op-amp with a low output impedance and fast settling is desirable. Ultimately, the input must settle to within the window of figure 1 at the bit decision points in order to achieve 12 bit accuracy.

The HI-774 differs from the most high-speed successive approximation type ADC's in that it does not require a high performance buffer or sample and hold. With error correction the input can settle while the conversion is underway, but only during the first $4.8 \mu \mathrm{~s}$. The input must be within $\pm 0.76 \%$ of the final value when the MSB decision is made. This occurs approximately 650 ns after the conversion has been initiated. Digital error correction also loosens the bandwidth requirements of the buffer or sample and hold. As long as the input "kick back" disturbances settle within the window of figure 1 the device will remain accurate. The combined effect of settling and the "kick back' disturbances must remain in the figure 1 window.
If the design is being optimized for speed, the input device should have a closed loop bandwidth to 3 MHz , and a low output impedance (calculated by dividing the open loop output resistance by the open loop gain). If the application requires a high speed sample and hold the Harris HA-5330 or HA-5320 are recommended.

In any design the input (pin 13 or 14) should be checked during a conversion to make sure that the input stays within the correctable window of figure 1.

## DIGITAL ERROR CORRECTION

The HI-774 features the smart sucessive approximation register (SSAR ${ }^{\text {TM }}$ ) which includes digital error correction. This has the advantage of allowing the initial input to vary within $a+31$ to -32LSB window about the final value. The input can move during the first $4.8 \mu \mathrm{~s}$, after which it must remain stable within $\pm 1 / 2$ LSB. With this feature a conversion can start before the input has settled completely; however, it must be within the window as described in Figure 1.

The conversion cycle starts by making the first 8-bit decisions very quickly, allowing the internal DAC to settle only to 8-bit accuracy. Then the converter goes through two error correction cycles. At this point the input must be stable within $\pm 1 / 2$ LSB. These cycles correct the 8 -bit word to 12-bit accuracy for any errors made (up to +16 or -32 bits). This is up one count or down two counts at 8 -bit
resolution. The converter then continues to make the 4LSB decisions, settling out to 12 -bit accuracy. The last four bits can adjust the code in the positive direction by up to 15 bits. This results in a total correction range of +31 to -32 bits. When an 8 -bit conversion is performed, the input must settle to within $\pm 1 / 2$ LSB at 8 bit resolution (which equals $\pm 8$ bits at 12-bit resolution).

With the HI-774 a conversion can be initiated before the input has completely settled, as long as it meets the constraints of the Figure 1 window. This allows the user to start conversion up to $4.8 \mu$ s earlier than with a typical analog to digital converter. A typical successive approximation type ADC must have a constant input during a conversion because once a bit decision is made it is locked in and cannot change.


FIGURE 2. UNIPOLAR CONNECTIONS


FIGURE 3. BIPOLAR INPUT CONNECTIONS

## RANGE CONNECTIONS AND CALIBRATION PROCEDURES

The HI-774 is a "complete" A/D converter, meaning it is fully operational with addition of the power supply voltages, a Start Convert signal, and a few external components as shown in figures 2 and 3. Nothing more is required for most applications.

Whether controlled by a processor or operating in the stand-alone mode, the HI-774 offers four standard input ranges: 0 V to $+10 \mathrm{~V}, 0 \mathrm{~V}$ to $+20 \mathrm{~V}, \pm 5 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$. The maximum errors for gain and offset are listed under Specifications. If required, however, these errors may be adjusted to zero as explained below. Power supply and ground connections have been discussed in an earlier section.

## Unipolar Connections and Calibration-

Refer to figure 2. The resistors shown* are for calibration of offset and gain. If this is not required, replace R2 with a $50 \Omega, 1 \%$ metal fiim resistor and remove the network on pin 12. Connect pin 12 to pin 9. Then, connect the analog signal to pin 13 for the 0 V to 10 V range, or to pin 14 for the 0 V to 20 V range. Inputs to +20 V ( 5 V over the power supply) are no problem-the converter operates normally.

Calibration consists in adjusting the converters's most negative output to its ideal value (offset adjustment), then, adjusting the most positive output to its ideal value (gain adjustment). To understand the procedure, note that in principle, one is settling the output with respect to the midpoint of an increment of analog input, as denoted by two adjacent code changes. Nominal value of an increment is one LSB. However, this approach is impractical because nothing "happens" at a midpoint to indicate that an adjustment is complete. Therefore, calibration is performed in terms of the observable code changes instead of the midpoint between code changes.

For example, midpoint of the first LSB increment should be positioned at the origin, with an output code of all 0's. To do this, apply an input of $+1 / 2 \mathrm{LSB}(+1.22 \mathrm{mV}$ for the 10 V range; +2.44 mV for the 20 V range). Adjust the Offset potentiometer R1 until the first code transition flickers between 000000000000 and 000000000001.
Next, perform a Gain Adjust at positive full scale. Again, the ideal input corresponding to the last code change is applied. This is $11 / 2$ LSB's below the nominal full scale (+9.9963V for 10 V range; +19.9927V for 20 V range). Adjust the Gain potentiometer R2 for flicker between codes 1111 11111110 and 111111111111.

## Bipolar Connections and Calibration-

Refer to Figure 3. The gain and offset errors listed under Specifications may be adjusted to zero using potentiometers R1 and R2*. If this isn't required, either or both pots may be replaced by a $50 \Omega, 1 \%$ metal film resistor.
Connect the Analog signal to pin 13 for a $\pm 5 \mathrm{~V}$ range, or to pin 14 for a $\pm 10 \mathrm{~V}$ range. Calibration of offset and gain is similar to that for the unipolar ranges as discussed above. First apply a DC input voltage $1 / 2$ LSB above negative full scale (i.e., -4.9988 V for the $\pm 5 \mathrm{~V}$ range, or -9.9976 V for the $\pm 10 \mathrm{~V}$ range). Adjust the offset potentiometer R1 for flicker between output codes 000000000000 and 0000 0000 0001. Next, apply a DC input voltage $1 \frac{1}{2}$ LSB's below positive full scale $(+4.9963 \mathrm{~V}$ for $\pm 5 \mathrm{~V}$ range; +9.9927 V for $\pm 10 \mathrm{~V}$ range). Adjust the Gain potentiometer R2 for flicker between codes 111111111110 and 111111111111.
*The $100 \Omega$ potentiometer R2 provides Gain Adjust for the 10 V and 20 V ranges. In some applications, a full scale of 10.24 V (LSB equals 2.5 mV ) or 20.48 V (LSB equals 5.0 mV ) is more convenient. For these, replace R2 by a $50 \Omega, 1 \%$ metal film resistor. Then, to provide Gain Adjust for the 10.24 V range, add a $200 \Omega$ potentiometer in series with pin 13. For the 20.48 range, add a $500 \Omega$ potentiometer in series with the pin 14.

## Controlling the H/-774

The HI-774 includes logic for direct interface to most microprocessor systems. The processor may take full control of each conversion, or the converter may operate in the "stand-alone" mode, controlled only by the R/C input. Full control consists of selecting an 8 or 12 bit conversion cycle, initiating the conversion, and reading the output data when ready-choosing either 12 bits at once or 8 followed by 4 , in a left-justified format. The five control inputs are all TTL/CMOS- compatible: ( $12 / \overline{8}, \overline{\mathrm{CS}}$, $A_{0}, R / \bar{C}$ and CE). Table 1 illustrates the use of these inputs in controlling the converter's operations. Also, a simplified schematic of the internal control logic is shown in Figure 4.

## "Stand-Alone Operation"

The simplest control interface calls for a single control line connected to R/C̄. Also, CE and $12 / 8$ are wired high, $\overline{C S}$ and $A_{O}$ are wired low, and the output data appears in words of 12 bits each.

The $R / \bar{C}$ signal may have any duty cycle within (and including) the extremes shown in Figures 5 and 6. In general, data may be read when $R / \bar{C}$ is high unless STS is also high, indicating a conversion is in progress. Timing parameters particular to this mode of operation are listed in the "Stand-Alone Mode Timing" chart.


FIGURE 4. HI-774 CONTROL LOGIC


FIGURE 5. LOW PULSE FOR R/C-OUTPUTS ENABLED AFTER CONVERSION


FIGURE 6. HIGH PULSE FOR R/C-OUTPUTS ENABLE WHILE R/C HIGH, OTHERWISE HIGH-Z

Stand-Alone Mode Timing

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {tHRL }}$ | Low R/C Pulse Width | 50 |  |  | ns |
| ${ }^{\text {t }} \mathrm{DS}$ | STS Delay from R/C |  |  | 200 | ns |
| tHDR | Data Valid After R/C Low | 20 |  |  | ns |
| $\mathrm{t}_{\mathrm{HS}}$ | STS Delay After Data Valid |  | 90 | 300 | ns |
| thRH | High R/C Pulse Width | 150 |  |  | ns |
| tDDR | Data Access Time |  |  | 150 | ns |

## Conversion Length

A Convert Start transition (see Table 1) latches the state of $A_{0}$, which determines whether the conversion continues for 12 bits ( $A_{O}$ low) or stops with 8 bits ( $A_{0}$ high). If all 12 bits are read following an 8 bit conversion, the last three LSB's will read zero and DB3 will read ONE. $A_{O}$ is latched because it is also involved in enabling the output buffers (see "Reading the Output Data"). No other control inputs are latched.

TABLE 1
TRUTH TABLE FOR HI-774 CONTROL INPUTS

| CE | $\overline{\text { CS }}$ | R/言 | 12/8 | $\mathrm{A}_{0}$ | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | X | X | X | X | None |
| X | 1 | X | $\underline{x}$ | X | None |
| $\stackrel{4}{4}$ | 0 | 0 | x | 0 | Initiate 12 bit conversion |
| 4 | 0 | 0 | x | - | Initiate 8 bit conversion |
| 1 | $\downarrow$ | 0 | X | 0 | Initiate 12 bit conversion |
| 1 | $\downarrow$ | 0 | X | 1 | Initiate 8 bit conversion |
| 1 | 0 | $\dagger$ | x | 0 | Initiate 12 bit conversion |
| 1 | 0 | $\downarrow$ | X | 1 | Initiate 8 bit conversion |
| 1 | 0 | 1 | 1 | X | Enable 12 bit Output |
| 1 | 0 | 1 | 0 | 0 | Enable 8 MSB's Only |
| 1 | 0 | 1 | 0 | 1 | Enable 4 LSB's Plus 4 Trailing Zeroes |

## Conversion Start

A conversion may be initiated as shown in Table 1 by a logic transition on any of three inputs: CE, $\overline{\mathrm{CS}}$ or R/C $\bar{C}$. The last of the three to reach the correct state starts the conversion, so one, two or all three may be dynamically controlled. The nominal delay from each is the same, and if necessary, all three may change state simultaneously. To assure that a particular input controls the start of conversion, the other two should be set up at least 50 nS earlier, however. See the HI-774 Timing Specifications, Convert mode.

This variety of HI-774 control modes allows a simple interface in most system applications. The Convert Start timing relationships are illustrated in Figure 7.


FIGURE 7. CONVERT START TIMING

The output signal STS indicates status of the converter by going high only while a conversion is in progress. While STS is high, the output buffers remain in a high impedance state and data cannot be read. Also, an additional Start Convert will not reset the converter or reinitiate a conversion while STS is high.

## Reading the Output Data

The output data buffers remain in a high impedance state until four conditions are met: $\mathrm{R} / \overline{\mathrm{C}}$ high, STS low, CE high and $\overline{\mathrm{CS}}$ low. At that time, data lines become active according to the state of inputs $12 / \overline{8}$ and $A_{0}$. Timing constraints are illustrated in Figure 8.
The $12 / \overline{8}$ input will be tied high or low in most applications, though it is fully TTL/CMOS-compatible. With $12 / \overline{8}$ high, all 12 output lines become active simultaneously, for interface to a 12 or 16 bit data bus. The Ao input is ignored.

With 12/8 low, the output is organized in two 8 bit bytes, selected one at a time by $A_{0}$. This allows an 8 bit data bus to be connected as shown in figure 9. $A_{O}$ is usually tied to the least significant bit of the address bus, for storing the $\mathrm{HI}-774$ output in two consecutive memory locations. (With $A_{0}$ low, the 8 MSB's only are enabled. With $A_{0}$ high, 4 MSB's are disabled, bits 4 through 7 are forced low, and the 4 LSB's are enabled). This two byte format is considered "left justified data", for which a decimal (or binary!) point is assumed to the left of byte 1 :


Further, $A_{O}$ may be toggled at any time without damage to the converter. Break-before-make action is guaranteed between the two data bytes, which assures that the outputs strapped together in Figure 9 will never be enabled at the same time.


FIGURE 8. READ CYCLE TIMING

A read operation usually begins after the conversion is complete and STS is low. For earliest access to the data
however, the read should begin no later than ( $t_{D D}{ }^{+}{ }^{H S S}$ ) before STS goes low. See Figure 8.


FIGURE 9. INTERFACE TO AN 8 BIT DATA BUS

# $7 \mu \mathrm{~s}$, Complete 12-Bit A/D Converter With Microprocessor Interface 

## Features

- Complete 12 Bit A/D Converter With Reference and Clock
- Digital Error Correction
- Full 8-, 12-, or 16-Bit Microprocessor Bus Interface
- 150 nS Buss Access Time
- No Missing Codes Over Temperature
- Minimal Setup Time For Control Signals
- $8 \mu \mathrm{~s}$ Maximum Conversion Time Over Temperature
- Low Noise, Via Current-mode signal transmission between chips
- Byte enable/short cycle (Ao Input)
- Guarantees break-before-make action, eliminating bus contention during read operation. Latched by the Start Convert Input (To Set the Conversion Length)
- Faster Version of the HI-574A and HI-674A
- Same Pin-Out as HI-574A and HI-674A
- $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ Operation


## Applications

- Military and Industrial Data Acquisition Systems
- Electronics Test and Scientific Instrumentation
- Process Control Systems


## Description

The HI-774A is a complete 12 bit Analog-to-Digital Converter, including a +10 V reference, clock, three-state outputs and a digital interface for microprocessor control. Successive approximation conversion is performed by two monolithic dice housed in a 28-pin package. The bipolar analog die features the Harris Dielectric Isolation process, whch provides enhanced AC performance and freedom from latch-up. The digital die features the smart SAR (SSAR ${ }^{\text {TM }}$ ), which includes a digital error correction circuit.

Custom design of each IC (bipolar and CMOS digital) has yielded improved performance over existing versions of this converter. The voltage comparator features high PSRR plus a high speed current-mode latch, and provides precise decisions down to 0.1 LSB of input overdrive. More than 2 X reduction in noise has been achieved by using current instead of voltage for transmission of all signals between the analog and digital IC's. Also, the clock oscillator is current controlled for excellent stability over temperature. The oscillator is trimmed for a guaranteed conversion time of $7 \pm 1 \mu$ s over temperature.
The HI-774A offers standard unipolar and bipolar input ranges, laser trimmed for specified linearity gain and offset accuracy. The low noise buried zener reference circuit is trimmed for minimum temperature coefficient.

Power requirements are +5 V and $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$, with typical dissipation of 390 mW at $\pm 12 \mathrm{~V}$. Three electrical grades each are offered for the commercial and military temperature ranges. All models are packaged in a 28 pin side-brazed, ceramic DIP. For information on MIL-STD-883 compliant device's request the HI-774A/883 data sheet.

## Pinout

TOP VIEW


## Block Diagram

## Die Characteristics

Analog Die ........................................................ Bipolar, DI
Digital Die ............................................................. CMOS, JI
Transistor Count ....................................................... 2100

## DC and Transfer Accuracy Specifications

$\left(T_{A}=+25^{\circ} \mathrm{C}\right.$ with $\mathrm{V}_{\mathrm{CC}}=+15 \mathrm{~V}$ or $+12 \mathrm{~V}, \mathrm{~V}_{\mathrm{LOGIC}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}$ or -12 V unless otherwise specified)

| MODEL | HI-774AJ | HI-774AK | HI-774AL | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| Temperature Range | 0 TO +75 |  |  | ${ }^{\circ} \mathrm{C}$ |
| Resolution (max) | 12 | 12 | 12 | Bits |
| $\begin{aligned} & \text { Linearity Error } \\ & 25^{\circ} \mathrm{C}(\max ) \\ & 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \text { (max) } \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Differential Linearity Error <br> (Maximum resolution for which no missing codes is guaranteed) $25^{\circ} \mathrm{C}$ <br> Tmin to Tmax | $\begin{aligned} & 11 \\ & 11 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | Bits Bits |
| Unipolar Offset (max) <br> (Adjustable to zero) | $\pm 2$ | $\pm 2$ | $\pm 2$ | LSB |
| Bipolar Offset (max) <br> (Adjustable to zero) | $\pm 10$ | $\pm 4$ | $\pm 4$ | LSB |
| Full Scale Calibration Error $25^{\circ} \mathrm{C}$ (max), with fixed $50 \Omega$ resistor from REF OUT to REF IN (Adjustable to zero) Tmin to Tmax (No adjustment at $+25^{\circ} \mathrm{C}$ ) (With adjustment to zero at $25^{\circ} \mathrm{C}$ ) | $\begin{gathered} 0.3 \\ \\ 0.5 \\ 0.22 \end{gathered}$ | $\begin{gathered} 0.3 \\ \\ 0.4 \\ 0.12 \end{gathered}$ | $\begin{gathered} 0.3 \\ \\ 0.35 \\ 0.05 \end{gathered}$ | \% of F.S. <br> \% of F.S. <br> \% of F.S. |
| Temperature Coefficients (see definitions) <br> Guaranteed max change, Tmin to Tmax (Using internal reference) <br> Unipolar Offset <br> Bipolar Offset <br> Full Scale Calibration | $\begin{aligned} & \pm 2 \\ & \pm 2 \\ & \pm 9 \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & \pm 1 \\ & \pm 5 \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & \pm 1 \\ & \pm 2 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Power Supply Rejection Max change in Full Scale Calibration $\begin{aligned} & +13.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+16.5 \mathrm{~V} \text { or }+11.4 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+12.6 \mathrm{~V} \\ & +4.5 \mathrm{~V}<\mathrm{V}_{\mathrm{LOGI}} \mathrm{CO}^{<+5.5 \mathrm{~V}} \\ & -16.5 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-13.5 \text { or }-12.6<\mathrm{V}_{\mathrm{EE}}<-11.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 2 \\ \pm 1 / 2 \\ \pm 2 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Analog Inputs Input Ranges Bipolar | $\begin{gathered} -5 \text { to }+5 \\ -10 \text { to }+10 \\ \hline \end{gathered}$ |  |  | Volts Volts |
| Unipolar | $\begin{aligned} & 0 \text { to }+10 \\ & 0 \text { to }+20 \end{aligned}$ |  |  | Volts Volts |
| Input Impedance 10 Volt Span 20 Volt Span | $\begin{aligned} & 5 K, \pm 25 \% \\ & 10 K, \pm 25 \% \end{aligned}$ |  |  | Ohms Ohms |
| Power Supplies Operating Voltage Range $V_{\text {LOGIC }}$ <br> $V_{C C}$ <br> $V_{E E}$ | $\begin{gathered} +4.5 \text { to }+5.5 \\ +11.4 \text { to }+16.5 \\ -11.4 \text { to }-16.5 \end{gathered}$ |  |  | Volts Volts Volts |
| Operating Current $\begin{array}{ll}\text { ILOGIC } & \\ \text { ICC } & +15 \mathrm{~V} \text { Supply } \\ \text { IEE }^{\text {LE }} & -15 \mathrm{~V} \text { Supply }\end{array}$ | 8 TYP, 17 MAX 11 TYP, 15 MAX 21 TYP, 28 MAX |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Power Dissipation $\pm 15 \mathrm{~V},+5 \mathrm{~V}$ Supplies <br>  $\pm 12 \mathrm{~V},+5 \mathrm{~V}$ Supplies | $\begin{gathered} 520 \text { TYP, } 730 \text { MAX } \\ 390 \text { TYP } \\ \hline \end{gathered}$ |  |  | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \end{aligned}$ |
| Internal Reference Voltage <br> Output current, (1) available for external loads (External load should not change during conversion). | $\begin{gathered} +10.00 \pm 0.1 \mathrm{MAX} \\ \text { 2.0 MAX } \end{gathered}$ |  |  | Volts mA |

(1) When supplying an external load and operating on $\pm 12 \mathrm{~V}$ supplies, a buffer amplifier must be provided for the Reference Output.

## DC and Transfer Accuracy Specifications

$\left(\mathrm{T}_{\mathrm{A}}=-25^{\circ} \mathrm{C}\right.$ with $\mathrm{V}_{\mathrm{CC}}=+15 \mathrm{~V}$ or $+12 \mathrm{~V}, \mathrm{~V}_{\mathrm{LOGIC}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}$ or -12 V unless otherwise specified)


When supplying an external load and operating on $\pm 12 \mathrm{~V}$ supplies, a buffer amplifier must be provided for the Reference Output.

Digital Characteristics (All models, over full temp. range)

|  | MIN | TYP | MAX |
| :---: | :---: | :---: | :---: |
| Logic Inputs (CE, $\overline{C S}, R / \bar{C}, A O, 12 / 8$ ) <br> Logic "1" <br> Logic " 0 " <br> Current <br> Capacitance | $\begin{aligned} & +2.0 \mathrm{~V} \\ & -0.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0.1 \mu \mathrm{~A} \\ 5 \mathrm{pF} \end{gathered}$ | $\begin{gathered} +5.5 \mathrm{~V} \\ +0.8 \mathrm{~V} \\ 5 \mu \mathrm{~A} \end{gathered}$ |
| Logic Outputs (DB11-DB0, STS) <br> Logic "0" (ISINK - 1.6mA) <br> Logic "1" (ISOURCE - $500 \mu \mathrm{~A}$ ) <br> Logic "1" (ISOURCE - $10 \mu \mathrm{~A}$ ) <br> Leakage (High Z State, DB11-DB0, Only) Capacitance | $\begin{aligned} & +2.4 \mathrm{~V} \\ & +4.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 0.1 \mu \mathrm{~A} \\ 5 \mathrm{pF} \end{gathered}$ | $\begin{aligned} & +0.4 \mathrm{~V} \\ & \pm 5 \mu \mathrm{~A} \end{aligned}$ |

HI-774A Timing Specifications $\left(25^{\circ} \mathrm{C}\right.$ unless otherwise specified.)
Into a load of $R_{L}=2 K \Omega$ and $C_{L}=10 \mathrm{pF}$

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Convert Mode |  |  |  |  |  |
| ${ }^{t}$ DSC <br> $t_{\text {HEC }}$ <br> tSSC <br> tHSC <br> tsRC <br> thRC <br> tsAC <br> $t_{\text {HAC }}$ <br> $t_{c}$ | STS Delay from CE <br> CE Pulse width <br> $\overline{\mathrm{CS}}$ to CE Setup <br> $\overline{C S}$ Low during CE High <br> R/ $\overline{\mathrm{C}}$ to CE Setup <br> R/C Low during CE High <br> $A_{0}$ to CE Setup <br> $A_{0}$ Valid during CE High <br> Conversion time, 12 bit cycle $T_{\min }$ to $T_{\max }$ 8 bit cycle $T_{\min }$ to $T_{\max }$ | $\begin{gathered} 50 \\ 50 \\ 50 \\ 50 \\ 50 \\ 0 \\ 50 \\ 6 \end{gathered}$ | $\begin{gathered} 100 \\ 30 \\ 20 \\ 20 \\ 0 \\ 20 \\ 0 \\ 30 \\ 7 \\ 4.5 \end{gathered}$ | $200$ <br> 8 | nS <br> ns <br> nS <br> nS <br> nS <br> nS <br> nS <br> nS <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{S}$ |
| Read Mode |  |  |  |  |  |
|  | Access time from CE Data Valid after CE Iow Output float delay $\overline{C S}$ to CE Setup R/ $\bar{C}$ to CE Setup $A_{o}$ to CE Setup C $\bar{S}$ Valid after CE low $\mathrm{R} / \overline{\mathrm{C}}$ high after CE low Ao valid after CE low STS delay after data valid | $\begin{gathered} 25 \\ \\ 50 \\ 0 \\ 50 \\ 0 \\ 0 \\ 50 \end{gathered}$ | $\begin{gathered} 75 \\ 35 \\ 70 \\ 0 \\ 0 \\ 25 \\ 0 \\ 0 \\ 25 \\ 90 \end{gathered}$ | $\begin{aligned} & 150 \\ & 150 \\ & 300 \end{aligned}$ |  |

Note: Time is measured from $50 \%$ level of digital transitions, except three state conditions which are measured at the $10 \%$ or $90 \%$ point.

| (Specifications apply to all grades, except where noted) |  |
| :---: | :---: |
| $V_{\text {CC }}$ to Digital Common ............................. 0 to +16.5 V | REF OUT .......................... Indefinite short to common |
| $V_{E E}$ to Digital Common .............................. 0 to -16.5V | Momentary short to $\mathrm{V}_{\mathrm{CC}}$ |
| VLOGIC to Digital Common ........................... 0 to +7 V | Chip Temperature ............................................ $+1750{ }^{\circ}$ |
| Analog Common to Digital Common ..................... $\pm 1 \mathrm{~V}$ | Total Power Dissipation* ................................ 2125mW |
| Control Inputs (CE, CS, $\left.A_{0}, 12 / 8, R / C\right)$ to | Lead Temperature, Soldering ................ $300^{\circ} \mathrm{C}, 10 \mathrm{sec}$. |
| Digital Common ................... -0.5V to VLOGIC +0.5 V | Storage Temperature ........................ -650 ${ }^{\circ}$ to $+150{ }^{\circ} \mathrm{C}$ |
| Analog Inputs (REF IN, BIP OFF, 10VIN) to |  |
| Analog Common ......................................... $\pm 16.5 \mathrm{~V}$ | $\theta_{\text {JC }}$.............................. 140 ${ }^{\text {C/W }}$ |
| 20 V IN to Analog Common .................................. $\pm 24 \mathrm{~V}$ |  |

$\qquad$

* Derate $21.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$


## Definitions of Specifications

## Linearity Error

Linearity error refers to the deviation of each individual code from a line drawn from "zero" through "full scale". The point used as "zero occurs $1 / 2$ LSB ( 1.22 mV for 10 volt span) before the first code transition (all zeros to only the LSB "on"). "Full scale" is defined as a level $11 / 2$ LSB beyond the last code transition (to all ones). The deviation of a code from the true straight line is measured from the middle of each particular code.

The HI-774AK,AL, AT, and AU, grades are guaranteed for maximum nonlinearity of $\pm 1 / 2 L S B$. For these grades, this means that an analog value which falls exactly in the center of a given code width will result in the correct digital output code. Values nearer the upper or lower transition of the code width may produce the next upper or lower digital output code. The HI-774AJ, and AS grades are guaranteed to $\pm 1$ LSB max error. For these grades, an analog value which falls within a given code width will result in either the correct code for that region or either adjacent one.

Note that the linearity error is not user-adjustable.

## Differential Linearity Error (No Missing Codes)

A specification which guarantees no missing codes requires that every combination appear in a monotonic increasing sequence as the analog input level is increased. Thus every code must have a finite width. For the HI-774AK, AL, AT, and AU grades which guarantee no missing codes to 12-bit resolution, all 4096 codes must be present over the entire operating temperature ranges. The HI-774AJ, and AS grades guarantee no missing codes to 11-bit resolution over temperature; this means that all code combinations of the upper 11 bits must be present; in practice very few of the 12-bit codes are missing.

## Unipolar Offset

The first transition should occur at a level $1 / 2$ LSB above analog common. Unipolar offset is defined as the deviation of the actual transition from that point. This offset can be adjusted as discussed on the following pages. The unipolar offset temperature coefficient specifies the maximum change of the transition point over temperature, with or without external adjustment.

## Bipolar Offset

Similarly, in the bipolar mode, the major carry transition ( 011111111111 to 100000000000 ) should occur for an analog value $1 / 2$ LSB below analog common. The bipolar offset error and temperature coefficient specify the initial deviation and maximum change in the error over temperature.

## Full Scale Calibration Error

The last transition (from 111111111110 to 11111111 1111) should occur for an analog value $11 / 2$ LSB below the nominal full scale ( 9.9963 volts for 10.000 volts full scale). The full scale calibration error is the deviation of the actual level at the last transition from the ideal level. This error, which is typically 0.05 to $0.1 \%$ of full scale, can be trimmed out as shown in Figures 2 and 3. The full scale calibration error over temperature is given with and without the initial error trimmed out. The temperature coefficients for each grade indicate the maximum change in the full scale gain from the initial value using the internal 10 volt reference.

## Temperature Coefficients

The temperature coefficients for full-scale calibration, unipolar offset, and bipolar offset specify the maximum change from the initial $\left(25^{\circ} \mathrm{C}\right)$ value to the value at Tmin or Tmax.

## Power Supply Rejection

The standard specifications for the HI-774A assume use of +5.00 and $\pm 15.00$ or $\pm 12.00$ volt supplies. The only effect of power supply error on the performance of the device will be a small change in the full scale calibration. This will result in a linear change in all lower order codes. The specifications show the maximum change in calibration from the initial value with the supplies at the various limits.

## Code Width

A fundamental quantity for A/D converter specifications is the code width. This is defined as the range of analog input values for which a given digital output code will occur. The nominal value of a code width is equivalent to 1 least significant bit (LSB) of the full scale range or 2.44 mV out of 10 volts for a 12-bit ADC.

## Quantization Uncertainty

Analog-to-digital converters exhibit an inherent quantization uncertainty of $\pm 1 / 2$ LSB. This uncertainty is a fundamental characteristic of the quantization process and cannot be reduced for a converter of given resolution.

## Left-Justified Data

The data format used in the HI-774A is left-justified. This means that the data represents the analog input as a fraction of full-scale, ranging from 0 to $\frac{4095}{4096}$. This implies a binary point to the left of the MSB.

## Applying the HI-774A

For each application of this converter, the ground connections, power supply bypassing, analog signal source, digital timing and signal routing on the circuit board must be optimized to assure maximum performance. These areas are reviewed in the following sections, along with basic operating modes and calibration requirements.

## PHYSICAL MOUNTING AND LAYOUT CONSIDERATIONS

## Layout-

Unwanted, parasitic circuit components, (L, R, and C) can make 12 bit accuracy impossible, even with a perfect A/D converter. The best policy is to eliminate or minimize these parasitics through proper circuit layout, rather than try to quantify their effects.

The recommended construction is a double-sided printed circuit board with a ground plane on the component side. Other techniques, such as wire-wrapping or point-to-point wiring on vectorboard, will have an unpredictable effect on accuracy.

In general, sensitive analog signals should be routed between ground traces and kept well away from digital lines. If analog and digital lines must cross, they should do so at right angles.

## Power Supplies

Supply voltages to the $\mathrm{HI}-774 \mathrm{~A}(+15 \mathrm{~V},-15 \mathrm{~V}$ and +5 V ) must be "quiet" and well regulated. Voltage spikes on these lines can affect the converter's accuracy, causing several LSB's to flicker when a constant input is applied. Digital noise and spikes from a switching power supply are especially troublesome. If switching supplies must be used, outputs should be carefully filtered to assure "quiet" DC voltage at the converter terminals.

Further, a bypass capacitor pair on each supply voltage terminal is necessary to counter the effect of variations in supply current. Connect one pair from pin 1 to 15 (VLOGIC supply), one from pin 7 to 9 (VCC to Analog Common) and one from pin 11 to 9 (VEE to Analog Common). For each capacitor pair, a $10 \mu \mathrm{~F}$ tantalum type in parallel with a $0.1 \mu \mathrm{~F}$ ceramic type is recommended.

## Ground Connections

The typical $\mathrm{HI}-774 \mathrm{~A}$ ground currents are 6 mADC into pin 9 (Analog Common) and 3mADC out of pin 15 (Digital Common). These pins should be tied together at the package to guarantee specified performance for the converter. In addition, a wide PC trace should run directly
from pin 9 to (usually) 15 V common, and from pin 15 to (usually) the +5 V Logic Common. If the converter is located some distance from the system's "single point" ground, make only these connections to pins 9 and 15: Tie them together at the package, and back to the system ground with a single path. This path should have low resistance since it will carry about 3mA of DC current. (Code dependent currents flow in the VCC, VEE and VLOGIC terminals, but not through the HI-774A's Analog Common or Digital Common).

## ANALOG SIGNAL SOURCE

The device driving the $\mathrm{HI}-774 \mathrm{~A}$ analog input will see a nominal load of $5 \mathrm{~K} \Omega$ ( 10 V range) or $10 \mathrm{~K} \Omega$ ( 20 V range). However, the other end of these input resistors may change as much as $\pm 400 \mathrm{mV}$ with each bit decision. These input disturbances are caused by the internal DAC changing codes which causes a glitch on the summing junction. This creates abrupt changes in current at the analog input causing a "kick back" glitch from the input. Because the algorithm starts with the MSB, the first glitches will be the largest and get smaller as the conversion proceeds. These glitches can occur at 350nS intervals so an op-amp with a low output impedance and fast settling is desirable. Ultimately, the input must settle to within the window of figure 1 at the bit decision points in order to achieve 12 bit accuracy.

The HI-774A differs from the most high-speed successive approximation type ADC's in that it does not require a high performance buffer or sample and hold. With error correction. The input can settle while the conversion is underway, but only during the first $4.2 \mu \mathrm{~S}$. The input must be within $\pm 0.76 \%$ of the final value when the MSB decision is made. This occurs approximately 600 nS after the conversion has been initiated. Digital error correction also loosens the bandwidth requirements of the buffer or sample and hold. As long as the input "kick back" disturbances settle within the window of figure 1 the device will remain accurate. The combined effect of settling and the "kick back' disturbances must remain in the figure 1 window.

If the design is being optimized for speed, the input device should have a closed loop bandwidth to 3 MHz , and a low output impedance (calculated by dividing the open loop output resistance by the open loop gain). If the application requires a high speed sample and hold the Harris HA-5330 or HA-5320 are recommended.

In any design the input (pin 13 or 14) should be checked during a conversion to make sure that the input stays within the correctable window of figure 1.

## DIGITAL ERROR CORRECTION

The HI-774A features the smart sucessive approximation register (SSAR ${ }^{\text {TM }}$ ) which includes digital error correction. This has the advantage of allowing the initial input to vary within $a+31$ to -32 LSB window about the final value. The input can move during the first $4.2 \mu \mathrm{~s}$, after which it must remain stable within $\pm 1 / 2$ LSB. With this feature a conversion can start before the input has settled completely; however, it must be within the window as described in Figure 1.

The conversion cycle starts by making the first 8-bit decisions very quickly, allowing the internal DAC to settle only to 8-bit accuracy. Then the converter goes through two error correction cycles. At this point the input must be stable within $\pm 1 / 2$ LSB. These cycles correct the 8-bit word to 12-bit accuracy for any errors made (up to +16 or -32 bits). This is up one count or down two counts at 8-bit
resolution. The converter then continues to make the 4LSB decisions, settling out to 12-bit accuracy. The last four bits can adjust the code in the positive direction by up to 15 bits. This results in a total correction range of +31 to -32 bits. When an 8-bit conversion is performed, the input must settle to within $\pm 1 / 2$ LSB at 8 bit resolution (which equals $\pm 8$ bits at 12-bit resolution).

With the HI-774A a conversion can be initiated before the input has completely settled, as long as it meets the constraints of the Figure 1 window. This allows the user to start conversion up to $4.2 \mu$ s earlier than with a typical analog to digital converter. A typical successive approximation type ADC must have a constant input during a conversion because once a bit decision is made it is locked in and cannot change.

FIGURE 1. HI-774A ERROR CORRECTION WINDOW VS. TIME


FIGURE 2. UNIPOLAR CONNECTIONS


FIGURE 3. BIPOLAR INPUT CONNECTIONS

## RANGE CONNECTIONS AND CALIBRATION PROCEDURES

The HI-774A is a "complete" A/D converter, meaning it is fully operational with addition of the power supply voltages, a Start Convert signal, and a few external components as shown in figures 2 and 3 . Nothing more is required for most applications.

Whether controlled by a processor or operating in the stand-alone mode, the HI-774A offers four standard input ranges: 0 V to $+10 \mathrm{~V}, 0 \mathrm{~V}$ to $+20 \mathrm{~V}, \pm 5 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$. The maximum errors for gain and offset are listed under Specifications. If required, however, these errors may be adjusted to zero as explained below. Power supply and ground connections have been discussed in an earlier section.

## Unipolar Connections and Calibration-

Refer to figure 2. The resistors shown* are for calibration of offset and gain. If this is not required, replace R2 with a $50 \Omega, 1 \%$ metal film resistor and remove the network on pin 12. Connect pin 12 to pin 9 . Then, connect the analog signal to pin 13 for the 0 V -to 10 V range, or to pin 14 for the 0 V to 20 V range. Inputs to +20 V ( 5 V over the power supply) are no problem-the converter operates normally.

Calibration consists of adjusting the converters's most negative output to its ideal value (offset adjustment), then, adjusting the most positive output to its ideal value (gain adjustment). To understand the procedure, note that in principle, one is settling the output with respect to the midpoint of an increment of analog input, as denoted by two adjacent code changes. Nominal value of an increment is one LSB. However, this approach is impractical because nothing "happens" at a midpoint to indicate that an adjustment is complete. Therefore, calibration is performed in terms of the observable code changes instead of the midpoint between code changes.

For example, midpoint of the first LSB increment should be positioned at the origin, with an output code of all 0's. To do this, apply an input of $+1 / 2 \mathrm{LSB}(+1.22 \mathrm{mV}$ for the 10 V range; +2.44 mV for the 20 V range). Adjust the Offset potentiometer R1 until the first code transition flickers between 000000000000 and 000000000001.
Next, perform a Gain Adjust at positive full scale. Again, the ideal input corresponding to the last code change is applied. This is $11 / 2$ LSB's below the nominal full scale (+9.9963V for 10 V range; +19.9927 V for 20 V range). Adjust the Gain potentiometer R2 for flicker between codes 1111 11111110 and 111111111111.

## Bipolar Connections and Calibration-

Refer to Figure 3. The gain and offset errors listed under Specifications may be adjusted to zero using potentiometers R1 and R2*. If this isn't required, either or both pots may be replaced by a $50 \Omega, 1 \%$ metal film resistor.
Connect the Analog signal to pin 13 for a $\pm 5 \mathrm{~V}$ range, or to pin 14 for a $\pm 10 \mathrm{~V}$ range. Calibration of offset and gain is similar to that for the unipolar ranges as discussed above. First apply a DC input voltage $1 / 2$ LSB above negative full scale (i.e., -4.9988 V for the $\pm 5 \mathrm{~V}$ range, or -9.9976 V for the $\pm 10 \mathrm{~V}$ range). Adjust the offset potentiometer R1 for flicker between output codes 000000000000 and 0000 0000 0001. Next, apply a DC input voltage $11 / 2$ LSB's below positive full scale ( +4.9963 V for $\pm 5 \mathrm{~V}$ range; +9.9927 V for $\pm 10 \mathrm{~V}$ range). Adjust the Gain potentiometer R2 for flicker between codes 111111111110 and 111111111111.
*The $100 \Omega$ potentiometer R2 provides Gain Adjust for the 10 V and 20 V ranges. In some applications, a full scale of 10.24 V (LSB equals 2.5 mV ) or 20.48 V (LSB equals 5.0 mV ) is more convenient. For these, replace R2 by a $50 \Omega, 1 \%$ metal film resistor. Then, to provide Gain Adjust for the 10.24 V range, add a $200 \Omega$ potentiometer in series with pin 13. For the 20.48 range, add a $500 \Omega$ potentiometer in series with the pin 14.

## Controlling the HI-774A

The HI-774A includes logic for direct interface to most microprocessor systems. The processor may take full control of each conversion, or the converter may operate in the "stand-alone" mode, controlled only by the R/C input. Full control consists of selecting an 8 or 12 bit conversion cycle, initiating the conversion, and reading the output data when ready-choosing either 12 bits at once or 8 followed by 4 , in a left-justified format. The five control inputs are all TTLं/CMOS- compatible: $(12 / \overline{8}, \overline{\mathrm{CS}}$, $A_{0}, R / \bar{C}$ and $\left.C E\right)$. Table 1 illustrates the use of these inputs in controlling the converter's operations. Also, a simplified schematic of the internal control logic is shown in Figure 4.

## "Stand-Alone Operation"

The simplest control interface calls for a single control line connected to R/C. Also, CE and $12 / \overline{8}$ are wired high, $\overline{\mathrm{CS}}$ and $\mathrm{A}_{\mathrm{O}}$ are wired low, and the output data appears in words of 12 bits each.
The $R / \overline{\mathrm{C}}$ signal may have any duty cycle within (and including) the extremes shown in Figures 5 and 6. In general, data may be read when $R / \overline{\mathrm{C}}$ is high unless STS is also high, indicating a conversion is in progress. Timing parameters particular to this mode of operation are listed in the "Stand-Alone Mode Timing" chart.


FIGURE 4．HI－774A CONTROL LOGIC


FIGURE 5．LOW PULSE FOR R／佂－OUTPUTS ENABLED AFTER CONVERSION


FIGURE 6．HIGH PULSE FOR R／$\overline{\mathrm{C}}-$ OUTPUTS ENABLE WHILE R／$\overline{\mathrm{C}}$ HIGH，OTHERWISE HIGH－Z

## Stand－Alone Mode Timing

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| thRL | Low R／言 Pulse Width | 50 |  |  | ns |
| ${ }^{\text {t }}$ DS | STS Delay from R／E |  |  | 200 | ns |
| thDR | Data Valid After R／言 Low | 20 |  |  | ns |
| thS | STS Delay After Data Valid |  | 90 | 300 | ns |
| ${ }_{\text {thRH }}$ | High R／言 Pulse Width | 150 |  |  | ns |
| tDDR | Data Access Time |  |  | 150 | ns |

## Conversion Length

A Convert Start transition (see Table 1) latches the state of $A_{0}$, which determines whether the conversion continues for 12 bits ( $A_{0}$ low) or stops with 8 bits ( $A_{O}$ high). If all 12 bits are read following an 8 bit conversion, the last three LSB's will read zero, and DB3 will read ONE. $A_{O}$ is latched because it is also involved in enabling the output buffers (see "Reading the Output Data"). No other control inputs are latched.

| CE | $\overline{\mathbf{C S}}$ | $\mathbf{R} / \overline{\mathbf{C}}$ | $\mathbf{1 2 / \overline { 8 }}$ | Ao | OPERATION |
| :---: | :---: | :---: | :---: | :--- | :--- |
| 0 | X | X | X | X | None |
| X | 1 | X | X | X | None |
| 4 | 0 | 0 | X | 0 | Initiate 12 Bit Conversion |
| 4 | 0 | 0 | X | 1 | Initiate 8 Bit Conversion |
| 1 | 4 | 0 | X | 0 | Initiate 12 Bit Conversion |
| 1 | 4 | 0 | X | 1 | Initiate 8 Bit Conversion |
| 1 | 0 | 4 | X | 0 | Initiate 12 Bit Conversion |
| 1 | 0 | $\uparrow$ | X | 1 | Initiate 8 Bit Conversion |
| 1 | 0 | 1 | 1 | X | Enable 12 Bit Output |
| 1 | 0 | 1 | 0 | 0 | Enable 8 MSB's Only |
| 1 | 0 | 1 | 0 | 1 | Enable 4 LSB's Plus 4 |
|  |  |  |  |  | Trailing Zeroes |

TABLE 1
TRUTH TABLE FOR HI-774A CONTROL INPUTS

## Conversion Start

A conversion may be initiated as shown in Table 1. by a logic transition on any of three inputs: CE, $\overline{\mathrm{CS}}$ or R/C $\bar{C}$. The last of the three to reach the correct state starts the conversion, so one, two or all three may be dynamically controlled. The nominal delay from each is the same, and if necesary, all three may change state simultaneously. To assure that a particular input controls the start of conversion, the other two should be set up at least 50 nS earlier, however. See the HI-774A Timing Specifications, Convert mode.

This variety of $\mathrm{HI}-774 \mathrm{~A}$ control modes allows a simple interface in most system applications. The Convert Start timing relationships are illustrated in Figure 7.


FIGURE 7. CONVERT START TIMING

The output signal STS indicates status of the converter by going high only while a conversion is in progress. While STS is high, the output buffers remain in a high impedance state and data cannot be read. Also, an additional Start Convert will not reset the converter or reinitiate a conversion while STS is high.

## Reading the Output Data

The output data buffers remain in a high impedance state until four conditions are met: $\mathrm{R} / \overline{\mathrm{C}}$ high, STS low, CE high and CS low. At that time, data lines become active according to the state of inputs $12 / \overline{8}$ and Ao. Timing constraints are illustrated in Figure 8.
The $12 / \overline{8}$ input will be tied high or low in most applications, though it is fully TTL/CMOS-compatible. With $12 / \overline{8}$ high, all 12 output lines become active simultaneously, for interface to a 12 or 16 bit data bus. The Ao input is ignored.
With $12 / \overline{8}$ low, the output is organized in two 8 bit bytes, selected one at a time by $A_{0}$. This allows an 8 bit data bus to be connected as shown in Figure 9. $A_{o}$ is usually tied to the least significant bit of the address bus, for storing the $\mathrm{HI}-774 \mathrm{~A}$ output in two consecutive memory locations. (With $A_{o}$ low, the 8 MSB's only are enabled. With $A_{o}$ high, 4 MSB's are disabled, bits 4 through 7 are forced low, and the 4 LSB's are enabled). This two byte format is considered "left justified data", for which a decimal (or binary!) point is assumed to the left of byte 1 :

## BYTE 1



BYTE 2


Further, $A_{0}$ may be toggled at any time without damage to the converter. Break-before-make action is guaranteed between the two data bytes, which assures that the outputs strapped together in Figure 9 will never be enabled at the same time.


FIGURE 8. READ CYCLE TIMING

A read operation usually begins after the conversion is complete and STS is low. For earliest access to the data
however, the read should begin no later than ( $\mathrm{tDD}{ }^{+} \mathrm{t} H \mathrm{~S}$ ) before STS goes low. See figure 8.


FIGURE 9. INTERFACE TO AN 8 BIT DATA BUS

- Pedestal Error .......................................................1.0mV
- Internal Hold Capacitor
- Fully Differential Input
- TTL Compatible


## Functional Diagram



## Description

The HY -9574 is designed for use in precision, high speed data acquisition systems. The Harris Sample/Hold amplifier (HA-5320) and 12 bit A/D converter (HI-574A) have been combined in a single package to reduce package count and to insure component compatibility.

The Sample/Hold (HA-5320) circuit consists of an input transconductance amplifier capable of providing large amounts of charging current, a low leakage analog switch, and an output integrating amplifier. The analog switch sees virtual ground as its load; therefore, charge injection on the hold capacitor is constant over the entire input/output voltage range. The device includes a hold capacitor, so no external hold capacitor is required.

The Sample and Hold chip (HA-5320) is manufactured using the Harris Dielectric Isolation process, which minimizes stray capacitance and eliminates SCR's. This allows higher speed and latch-free operation.

The 12 bit successive approximation Analog-to-Digital section is an HA-574A chip set. It includes a +10 V reference, clock, three-state outputs and a digital interface for microprocessor control. The bipolar analog die features the Harris Dielectric Isolation process, which
provides enhanced AC performance and freedom from latch-up.

Custom design of each IC (Bipolar Analog and CMOS Digital) has yielded improved versions of this converter. The voltage comparator features high PSRR plus a high speed current-mode latch, and provides precise decisions down to 0.1 LSB of input overdrive. More than 2 X reduction in noise has been achieved by using current instead of voltage for transmission of all signals between the analog and digital IC's. Also, the clock oscillator is current-controlled for excellent stability over temperature. The oscillator is trimmed for a nominal conversion time of $20 \pm 1 \mu \mathrm{~s}$.

The Sample/Hold and ADC stages are not connected internally to provide maximum flexibility to the designer.

The HY-9574 offers standard unipolar and bipolar input ranges, laser trimmed for specified linearity, gain and offset accuracy. The buried zener reference circuit is trimmed for minimum temperature coefficient.

Power requirements are $\pm 15 \mathrm{~V}$ and +5 V , with typical dissipation of 850 mW . All models are packaged in a 32 pin plastic DIP with 600 mil row centers.

## Pinout

TOP VIEW

Absolute Maximum Ratings
$V_{C C}$ to Digital Common ..... 0 to +16.5 V
$V_{E E}$ to Digital Common ..... 0 to -16.5 V
$V_{\text {Logic }}$ to Digital Common. ..... 0 to +7 V
Analog Common to Digital Common.........................士1V
Digital Inputs (CE, CS, A O, 12/8, R/C, S/H) to Digital Common........................ -0.5 V to $\mathrm{V}_{\text {Logic }}+0.5 \mathrm{~V}$

Analog Inputs (REF IN, BIP OFF, $10 \mathrm{~V}_{\text {IN }}+\mathrm{IN},-I N$ )

    to Analog Common.
    
        \(\pm 16.5 \mathrm{~V}\)
    $20 V_{\text {IN }}$ to Analog Common ....................................... $\pm 24 \mathrm{~V}$
$\pm 24 \mathrm{~V}$
REF OUT $\qquad$ Indefinite Short to Common, Momentary Short to $\mathrm{V}_{\mathrm{CC}}$
S/H Differential Input Voltage .................................. $\pm 24 \mathrm{~V}$
S/H Output Current, Continuous .......................... $\pm 20 \mathrm{~mA}$
Storage Temperature ..............................-650 C to +1500 C
Power Dissipation *.............................................. 2560 mW
Lead Temperature, Soldering ...................................1800 C
Thermal Resistance, $\theta \mathrm{ja}$......................................... $390^{\circ} \mathrm{C} / \mathrm{W}$
$\theta \mathrm{jc}$ $140^{\circ}$ / W

* Derate $25.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$

|  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| Maximum Offset Error |  |  | $\pm 3$ | LSB |
| Maximum Sampling Rate (Note 1) |  |  | 37 | kHz |
| POWER SUPPLY REJECTION |  |  |  |  |
| Maximum change in full scale calibration <br> $+15 \mathrm{~V} \pm 0.5 \mathrm{~V}$ <br> J and A models <br> All Other Models  <br> $-15 \mathrm{~V} \pm 0.5 \mathrm{~V}$ J and A Models <br> All Other Models <br> $+5 \mathrm{~V} \pm 0.5 \mathrm{~V}$ All Models |  |  | $\begin{aligned} & \pm 2 \\ & \pm 1 \\ & \pm 3 \\ & \pm 2 \\ & \pm 1 / 2 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| POWER SUPPLIES |  |  |  |  |
| Operating Voltages <br> $V_{\text {Logic }}$ <br> $V_{C C}$ <br> $V_{E E}$ <br> Operating Currents <br> Logic <br> ${ }^{\text {I CC }}$ (Note 3) <br> IEE (Note 3) | $\begin{gathered} 4.5 \\ 14.5 \\ -14.5 \end{gathered}$ | $\begin{gathered} 5.0 \\ 15.0 \\ -15.0 \\ \\ 7 \\ 22 \\ 32 \end{gathered}$ | $\begin{gathered} 5.5 \\ 16.0 \\ -16.0 \\ \\ 15 \\ 28 \\ 41 \end{gathered}$ | Volts <br> Volts <br> Volts <br> mA <br> mA <br> mA |

(In configuration as shown in Figure 1)


FIGURE 1. FOR CALIBRATION INSTRUCTION SEE "RANGE SELECTION AND CALIBRATION PROCEDURES" SECTION OF THIS DATA SHEET.

| PARAMETER | TEMP | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS |  |  |  |  |  |
| Input Voltage Range Input Resistance | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ 25^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} \pm 10 \\ 1 \end{gathered}$ | 5 |  | $\begin{gathered} V \\ M \Omega 2 \end{gathered}$ |
| D.C. \& TRANSFER ACCURACY SPECIFICATIONS |  |  |  |  |  |
| Resolution (Maximum) <br> Linearity Error <br> Differential Linearity Error <br> $J$ and A Models <br> All Other Models | $-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}$ <br> Full <br> Full |  |  | $\begin{aligned} & 12 \\ & \pm 1 \\ & \\ & 11 \\ & 12 \end{aligned}$ | Bits <br> LSB <br> Bits <br> Bits |
| DIGITAL INPUT \& OUTPUT CHARACTERISTICS |  |  |  |  |  |
| Input Voltage (High), $\mathrm{V}_{\text {IH }}$ <br> Input Voltage (Low), $V_{I L}$ <br> Input Current $\left(\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}\right)$ <br> Input Current ( $\mathrm{V}_{\mathrm{IH}}=+5 \mathrm{~V}$ ) <br> Logic " 0 " Output (ISINK $=1.6 \mathrm{~mA}$ ) <br> Logic "1". Output (ISOURCE $=500 \mu \mathrm{~A}$ ) <br> Leakage Current (High Z State, DB0-11 Only) | Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full | $\begin{gathered} +2.4 \\ -0.5 \\ \\ +2.4 \\ -5 \end{gathered}$ | 0.1 | $\begin{gathered} +5.5 \\ +0.8 \\ -5(\text { Note 2) } \\ +5(\text { Note } 2) \\ +0.4 \\ \\ +5 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mu \mathrm{~A} \\ \mu \mathrm{~A} \\ \mathrm{~V} \\ \mathrm{~V} \\ \mu \mathrm{~A} \end{gathered}$ |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |
| Positive Supply Voltage <br> Negative Supply Voltage <br> Logic Supply Voltage <br> Positive Supply Current (Note 3) <br> Negative Supply Current (Note 3) <br> Logic Supply Current <br> Power Supply Rejection $\mathrm{V}+$ (Note 10) <br> $J$ \& A Models <br> All Other Models <br> Power Supply Rejection V- (Note 10) <br> $J$ \& A Models <br> All Other Models <br> Power Dissipation | $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ | $\begin{gathered} +14.5 \\ -14.5 \\ +4.5 \end{gathered}$ | 22 <br> 32 <br> 7 <br> 850 | $\begin{gathered} +16.0 \\ -16.0 \\ +5.5 \\ 28 \\ 41 \\ 15 \\ \\ \pm 2 \\ \pm 1 \\ \\ \pm 2 \\ \pm 1 \end{gathered}$ | V <br> V <br> V <br> mA <br> mA <br> mA <br> LSB <br> LSB <br> LSB <br> LSB <br> mW |
| TIMING SPECIFICATIONS |  |  |  |  |  |
|  <br> STS Delay After Data Valid <br> S/H Acquisition Time (0.01\%) <br> Aperture Time <br> Aperture Uncertainty <br> Droop Rate <br> Throughput Rate (Note 1) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ +25^{\circ} \mathrm{C} \\ +25^{\circ} \mathrm{C} \\ +25^{\circ} \mathrm{C} \\ +25^{\circ} \mathrm{C} \\ +25^{\circ} \mathrm{C} \\ +25^{\circ} \mathrm{C} \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ +25^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 15 \\ 10 \\ 300 \end{gathered}$ | 20 13 500 1.0 25 0.3 0.08 17 | $\begin{gathered} 25 \\ 17 \\ 1000 \\ 1.5 \\ \\ 0.5 \\ 100 \\ 37 \end{gathered}$ | $\mu \mathrm{s}$ $\mu \mathrm{s}$ ns $\mu \mathrm{s}$ ns ns $\mu \mathrm{V} / \mu \mathrm{s}$ $\mu \mathrm{V} / \mu \mathrm{s}$ kHz |

Electrical Characteristics Test Conditions (Unless otherwise specified)
$\mathrm{V}_{\text {Supply }}= \pm 15 \mathrm{~V} ; \mathrm{C}_{\mathrm{H}}-$ Internal; Digital Input (Pin 14), $\mathrm{V}_{\mathrm{AL}}=+0.8 \mathrm{~V}$ (Sample), $\mathrm{V}_{\mathrm{AH}}=+2.0 \mathrm{~V}$ (Hold).

\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multicolumn{2}{|l|}{OPERATING TEMP RANGE} \& \multicolumn{3}{|c|}{\(\mathbf{- 4 0}{ }^{\circ} \mathrm{C} \leq \mathrm{TA} \leq 85{ }^{\circ} \mathrm{C}\)} \& \multicolumn{3}{|r|}{\(\mathbf{0}^{\circ} \mathrm{C} \leq T A \leq 75{ }^{\circ} \mathrm{C}\)} \& \\
\hline PARAMETER \& TEMP \& MIN \& TYP \& MAX \& MIN \& TYP \& MAX \& UNITS \\
\hline \multicolumn{9}{|l|}{INPUT CHARACTERISTICS} \\
\hline \begin{tabular}{l}
Input Voltage Range Input Resistance Input Capacitance Offset Voltage \\
Bias Current \\
Offset Current \\
Common Mode Range CMRR (Note 4) Offset Voltage T.C.
\end{tabular} \& \begin{tabular}{l}
Full \(25^{\circ} \mathrm{C}\) \\
\(25^{\circ} \mathrm{C}\) \\
\(25^{\circ} \mathrm{C}\) \\
Full \\
\(25^{\circ} \mathrm{C}\) \\
Full \\
\(25^{\circ} \mathrm{C}\) \\
Full \\
Full \\
\(25^{\circ} \mathrm{C}\) \\
Full
\end{tabular} \& \[
\begin{gathered}
\pm 10 \\
1
\end{gathered}
\]
\[
\begin{gathered}
\pm 10 \\
80
\end{gathered}
\] \& \begin{tabular}{l}
5 \\
0.2 \\
70 \\
30 \\
90
5
\end{tabular} \& 3
0.5
2.0
200
200
100
100

15 \& $$
\begin{gathered}
\pm 10 \\
1
\end{gathered}
$$

\[
$$
\begin{gathered}
\pm 10 \\
72
\end{gathered}
$$

\] \& | 5 0.5 |
| :--- |
| 100 |
| 30 |
| 90 5 | \& 3

1.0
1.5
300
300
300
300

20 \& | V |
| :--- |
| $M \Omega$ pF |
| mV |
| mV nA nA nA nA V dB $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ | <br>

\hline \multicolumn{9}{|l|}{TRANSFER CHARACTERISTICS} <br>

\hline | Gain, dC |
| :--- |
| Gain Bandwidth Product (Note 5) $C_{H}=100 p F$ |
| OUTPUT CHARACTERISTICS |
| Output Voltage |
| Output Current |
| Full Power Bandwidth (Note 6) Output Resistance (Hold Mode) Total Output Noise, DC to 10 MHz Sample Hold | \& | $25^{\circ} \mathrm{C}$ |
| :--- |
| $25^{\circ} \mathrm{C}$ |
| Full |
| $25^{\circ} \mathrm{C}$ |
| $25^{\circ} \mathrm{C}$ |
| $25^{\circ} \mathrm{C}$ |
| $25^{\circ} \mathrm{C}$ |
| $25^{\circ} \mathrm{C}$ | \& \[

$$
\begin{aligned}
& 10^{6} \\
& \\
& \pm 10 \\
& \pm 10
\end{aligned}
$$

\] \& \[

$$
\begin{gathered}
2 \times 10^{6} \\
2.0 \\
\\
\\
600 \\
1.0 \\
\\
125 \\
125
\end{gathered}
$$

\] \& 200 \& \[

$$
\begin{gathered}
3 \times 10^{5} \\
\\
\pm 10 \\
\pm 10
\end{gathered}
$$

\] \& \[

$$
\begin{gathered}
2 \times 10^{6} \\
2.0 \\
\\
\\
600 \\
1.0 \\
\\
125 \\
125
\end{gathered}
$$

\] \& 200 \& | V/V |
| :--- |
| MHz |
| v |
| mA |
| kHz |
| $\Omega$ |
| $\mu \mathrm{V}$ RMS $\mu \mathrm{V}$ RMS | <br>

\hline \multicolumn{9}{|l|}{TRANSIENT RESPONSE} <br>

\hline Rise Time (Note 5) Overshoot (Note 5) Slew Rate (Note 7) \& $$
\begin{aligned}
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C}
\end{aligned}
$$ \& \& 100

15
45 \& \& . \& 100
15

45 \& \& $$
\begin{gathered}
\mathrm{ns} \\
\% \\
\mathrm{~V} / \mu \mathrm{s}
\end{gathered}
$$ <br>

\hline \multicolumn{9}{|l|}{DIGITAL INPUT CHARACTERISTICS} <br>

\hline Input Voltage (High), $\mathrm{V}_{\mathrm{AH}}$ Input Voltage (Low), $\mathrm{V}_{\mathrm{AL}}$ Input Current $\left(\mathrm{V}_{\mathrm{AL}}=\mathrm{OV}\right)$ Input Current $\left(\mathrm{V}_{\mathrm{AH}}=+5 \mathrm{~V}\right)$ \& | Full |
| :--- |
| Full |
| Full |
| Full | \& 2.0 \& \& \[

$$
\begin{gathered}
0.8 \\
4 \\
0.1
\end{gathered}
$$
\] \& 2.0 \& \& 0.8

4
0.1 \& V
V
$\mu \mathrm{A}$
$\mu \mathrm{A}$ <br>
\hline \multicolumn{9}{|l|}{SAMPLE/HOLD CHARACTERISTICS} <br>

\hline | Acquisition Time ( $0.1 \%$ ) (Note 7) |
| :--- |
| Acquisition Time (0.01\%) (Note 7) |
| Aperture Time (Note 8) |
| Effective Aperture Delay Time |
| (See S/H Glossary) |
| Aperture Uncertainty |
| Hold Capacitor, $\mathrm{C}_{\mathrm{H}}$ |
| Droop Rate |
| Droop Rate |
| Drift Current (Note 9) |
| Drift Current (Note 9) |
| Charge Transfer (Note 9) |
| Hold Mode Settling Time (0.01\%) |
| Hold Mode Feedthrough $10 \mathrm{Vp}-\mathrm{p}, 100 \mathrm{kHz}$ | \& \[

$$
\begin{aligned}
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& \text { Full } \\
& 25^{\circ} \mathrm{C} \\
& \text { Full } \\
& 25^{\circ} \mathrm{C} \\
& \text { Full } \\
& \text { Full }
\end{aligned}
$$

\] \& -50 \& \[

$$
\begin{gathered}
0.8 \\
1.0 \\
25 \\
-25 \\
\\
0.3 \\
100 \\
0.08 \\
2.4 \\
8 \\
0.24 \\
0.1 \\
165 \\
2
\end{gathered}
$$

\] \& | 1.2 |
| :--- |
| 1.5 |
| 0 |
| 0.5 |
| 100 |
| 50 |
| 10 |
| 0.5 |
| 250 | \& -50 \& \[

$$
\begin{gathered}
0.8 \\
1.0 \\
25 \\
-25 \\
\\
0.3 \\
100 \\
0.08 \\
1.2 \\
8 \\
0.12 \\
0.1 \\
165 \\
2
\end{gathered}
$$
\] \& 1.2

1.5
0

0.5
100
50
10
0.5

250 \& $$
\begin{gathered}
\mu \mathrm{s} \\
\mu \mathrm{~s} \\
\mathrm{~ns} \\
\mathrm{~ns} \\
\\
\mathrm{~ns} \\
\mathrm{pF} \\
\mu \mathrm{~V} / \mu \mathrm{s} \\
\mu \mathrm{~V} / \mu \mathrm{s} \\
\mathrm{pA} \\
\mathrm{nA} \\
\mathrm{pC} \\
\mathrm{~ns} \\
\mathrm{mV}
\end{gathered}
$$ <br>

\hline \multicolumn{9}{|l|}{POWER SUPPLY CHARACTERISTICS} <br>

\hline Power Supply Rejection. $\mathrm{V}^{+}$ (Note 10) V- \& | Full |
| :--- |
| Full | \& \[

$$
\begin{aligned}
& 80 \\
& 65
\end{aligned}
$$
\] \& \& \& 80

65 \& \& \& | dB |
| :--- |
| dB | <br>

\hline
\end{tabular}

## DC and Transfer Accuracy Specifications

(Typical @ $+25^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{CC}}=+15 \mathrm{~V}$, $\mathrm{V}_{\text {LOGIC }}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}$ unless otherwise specified)

| MODEL | TEMPERATURE RANGE $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: |
|  | HY-9574J | HY-9574K | HY-9574L |  |
| Resolution (Maximum) | - 12 | 12 | 12 | Bits |
| LINEARITY ERROR |  |  |  |  |
| $\begin{aligned} & 25^{\circ} \mathrm{C} \text { (Maximum) } \\ & 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \text { (Maximum) } \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| DIFFERENTIAL LINEARITY ERROR |  |  |  |  |
| (Max. resolution for which no missing codes is guaranteed) $25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {MIN }}$ to TMAX $^{\text {MA }}$ <br> Unipolar Offset (Max.) (Adjustable to zero) <br> Bipolar Offset (Max.) (Adjustable to zero) | $\begin{gathered} 11 \\ 11 \\ \pm 2 \\ \pm 10 \end{gathered}$ | $\begin{array}{r} 12 \\ 12 \\ \pm 2 \\ \pm 4 \end{array}$ | $\begin{gathered} 12 \\ 12 \\ \pm 2 \\ \pm 4 \end{gathered}$ | Bits <br> Bits <br> LSB <br> LSB |
| FULL SCALE CALIBRATION ERROR |  |  |  |  |
| $25^{\circ} \mathrm{C}$ (Max.), with fixed $50 \Omega$ resistor from REF OUT to REF IN (Adjustable to zero) <br> $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$ <br> (No adjustment at $+25^{\circ} \mathrm{C}$ ) <br> (With adjustment to zero at $+25^{\circ} \mathrm{C}$ ) | $\begin{gathered} 0.3 \\ \\ 0.5 \\ 0.22 \end{gathered}$ | $\begin{gathered} 0.3 \\ \\ 0.4 \\ 0.12 \end{gathered}$ | $\begin{gathered} 0.3 \\ \\ 0.35 \\ 0.05 \end{gathered}$ | \% of Full Scale <br> \% of Full Scale \% of Full Scale |
| TEMPERATURE COEFFICIENTS |  |  |  |  |
| Guaranteed max change to TMIN $^{\text {MIN }}$ TMAX (Using internal ref.) <br> Unipolar Offset <br> Bipolar Offset <br> Full Scale Calibration | $\begin{gathered} \pm 2 \\ (10) \\ \pm 2 \\ (10) \\ \pm 9 \\ (45) \end{gathered}$ | $\begin{aligned} & \pm 1 \\ & (5) \\ & \pm 1 \\ & (5) \\ & \pm 5 \\ & (25) \end{aligned}$ | $\begin{gathered} \pm 1 \\ (5) \\ \pm 1 \\ (5) \\ \pm 2 \\ (10) \end{gathered}$ | $\begin{gathered} \text { LSB } \\ \left(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right) \\ \text { LSB } \\ \left(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right) \\ \text { LSB } \\ \left(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right) \end{gathered}$ |


| POWER SUPPLY REJECTION |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Max. change in Full Scale Calibration $\begin{aligned} & +13.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+16.5 \text { or }+11.4 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+12.6 \mathrm{~V} \\ & +4.5 \mathrm{~V}<\mathrm{V}_{\text {LOGIC }}<+5.5 \mathrm{~V} \\ & -16.5 \mathrm{~V}<\mathrm{V}_{\text {EE }}<-13.5 \mathrm{~V} \text { or }-12.6 \mathrm{~V}<\mathrm{V}_{\text {EE }}<-11.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 2 \\ \pm 1 / 2 \\ \pm 2 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| ANALOG INPUT RANGES |  |  |  |  |
| Bipolar <br> Unipolar |  | $\begin{gathered} -5 \text { to }+5 \\ -10 \text { to }+10 \\ 0 \text { to }+10 \\ 0 \text { to }+20 \end{gathered}$ |  | Volts <br> Volts <br> Volts <br> Volts |
| INPUT IMPEDANCE |  |  |  |  |
| 10 Volt Span <br> 20 Volt Span |  | $\begin{gathered} 5 \mathrm{~K}, \pm 25 \% \\ 10 \mathrm{~K}, \pm 25 \% \end{gathered}$ |  | Ohms Ohms |
| INTERNAL REFERENCE |  |  |  |  |
| Voltage <br> Output Current available for external loads (External load should not change during conversion. |  | $\begin{gathered} +10.0 \pm 0.1 \text { Max. } \\ \text { 2.0 Max. } \end{gathered}$ |  | Volts mA |

HY-9574 Analog-to-Digital Converter Specifications

## DC and Transfer Accuracy Specifications

(Typical @ $+25^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{CC}}=+15 \mathrm{~V}, \mathrm{~V}_{\text {LOGIC }}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}$ unless otherwise specified)


## POWER SUPPLY REJECTION

| Max. change in Full Scale Calibration |  |  |  |
| :---: | :---: | :---: | :---: |
| $+13.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+16.5$ or $+11.4 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+12.6 \mathrm{~V}$ | $\pm 2$ | $\pm 1$ | LSB |
| $+4.5 \mathrm{~V}<\mathrm{V}_{\text {LOGIC }}<+5.5 \mathrm{~V}$ | $\pm 1 / 2$ | $\pm 1 / 2$ | LSB |
| $-16.5 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-13.5 \mathrm{~V}$ or $-12.6 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-11.4 \mathrm{~V}$ | $\pm 2$ | $\pm 1$ | LSB |

ANALOG INPUTS, INPUT RANGES

| Bipolar | $\begin{gathered} -5 \text { to }+5 \\ -10 \text { to }+10 \end{gathered}$ | Volts <br> Volts |
| :---: | :---: | :---: |
| Unipolar | $\begin{aligned} & 0 \text { to }+10 \\ & 0 \text { to }+20 \end{aligned}$ | Volts Volts |
| INPUT IMPEDANCE |  |  |
| 10 Volt Span 20 Volt Span | $\begin{gathered} 5 K \Omega, \pm 25 \% \\ 10 K \Omega, \pm 25 \% \end{gathered}$ | Ohms <br> Ohms |
| INTERNAL REFERENCE |  |  |
| Voltage <br> Output Current available for external loads (External load should not change during conversion. | $\begin{gathered} +10.0 \pm 0.1 \text { Max. } \\ \text { 2.0 Max. } \end{gathered}$ | Volts mA |

## Digital Characteristics (Note 11)

| (ALL MODELS, OVER FULL TEMPERATURE RANGE) | MIN | TYP | MAX |
| :--- | :---: | :---: | :---: |
| Logic Inputs (CE, CS, R/C, A0, 12/8) |  |  |  |
| Logic "1" | $+2.4 \mathrm{~V}($ Note 12) |  | +5.5 V |
| Logic " 0 " | -0.5 V |  |  |
| Current | $-5 \mu \mathrm{~A}$ | $0.1 \mu \mathrm{~A}$ | +0.8 V |
| Capacitance |  | 5 pF |  |
| Logic Outputs (DB11-DB0, STS) |  |  |  |
| Logic "0" (ISINK - 1.6mA) | +2.4 V |  | +0.4 V |
| Logic "1" (ISOURCE-500 $\mu \mathrm{A}$ ) | $-5 \mu \mathrm{~A}$ | $0.1 \mu \mathrm{~A}$ | $+5 \mu \mathrm{~A}$ |
| Leakage (High - Z State, DB11-DB0 Only) | 5 pF |  |  |

NOTES:

7. $V_{o}=10 \mathrm{~V}$ step; $R_{L}=2 k \Omega ; C_{L}=50 p F$.
2. Conventional current flowing into the package is designated " + ", current flowing out is "--".
3. Supply current specified for a OV differential between pins 1 and 32. Supply current will increase with differential input (as may occur in the Hold Mode) to approximately +39 mA and -49 mA at 20 V .
4. $V_{C M}= \pm 5 \mathrm{VDC}$
5. $\mathrm{Vo}_{\mathrm{O}}=200 \mathrm{mVp}-\mathrm{p} ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega ; \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$.
8. Derived from computer simulation only, not tested.
9. $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=+3.5 \mathrm{~V}, \operatorname{tr}<20 \mathrm{~ns}\left(\mathrm{~V}_{\mathrm{IL}}\right.$ to $\left.\mathrm{V}_{\mathrm{IH}}\right)$.
10. Based on a one volt delta in each supply, i.e. $15 \mathrm{~V} \pm 0.5 \mathrm{VDC}$.
11. See "HY-9574 ADC Timing Specifications" for a detailed listing of digital timing parameters.
12. Although this guaranteed threshold is higher than standard TTL $(+2.0 \mathrm{~V})$, bus loading is much less, i.e., typical input current is only $0.25 \%$ of a TTL load.

## Sample/Hold Amplifier Performance Curves $\mathrm{V}_{\text {SUPPLY }}= \pm 15 \mathrm{VDC}$

DRIFT CURRENT vs. TEMPERATURE


OPEN LOOP GAIN AND PHASE RESPONSE


PEDESTAL vs. LOGIC ( $\mathbf{V A H}_{\mathbf{A H}}$ ) VOLTAGE


CHARGE TRANSFER AND DRIFT CURRENT


## CHARGE TRANSFER TEST

DRIFT CURRENT TEST


## Glossary of Terms

## Sample and Hold

Acquisition Time - The time required following a "sample" command, for the output to reach its final value within $\pm 0.1 \%$ or $\pm 0.01 \%$. This is the minimum sample time required to obtain a given accuracy, and includes switch delay time, slewing time and settling time.

Charge Transfer - The small charge transferred to the holding capacitor from the inter-electrode capacitance of the switch when the unit is switched to the Hold Mode. Charge transfer is directly proportional to sample-to-hold offset pedestal error, where:

$$
\text { Charge Transfer }(\mathrm{pC})=\mathrm{C}_{\mathrm{H}}(\mathrm{pF}) \times \text { Offset Error }(\mathrm{V})
$$

Aperture Time - The time required for the sample-andhold switch to open, independent of delays through the switch driver and input amplifier circuitry. The switch opening time is that interval between the conditions of $10 \%$ open and $90 \%$ open.

Hold Step Error - The output error due to Charge Transfer (see above). It may be calculated from the specified parameter, Charge Transfer, using the following relationship:

$$
\text { Hold Step }(V)=\frac{\text { Charge Transfer }(\mathrm{pC})}{100 \mathrm{pF}}
$$

See Sample/Hold Amplifier Performance Curves.
Effective Aperture Delay Time (EADT) - The difference between propagation time from the analog input to the $\mathrm{S} / \mathrm{H}$ switch, and digital delay time between the Hold command and opening of the switch.

EADT may be positive, negative or zero. If zero, the S/H amplifier will output a voltage equal to $V_{I N}$ at the instant the Hold command was received. For negative EADT, the output in Hold (exclusive of pedestal and droop errors will correspond to a value of $\mathrm{V}_{1 N}$ that occurred before the Hold command.

Aperture Uncertainty - The range of variation in Effective Aperture Delay Time. Aperture Uncertainty (also called Aperture Delay Uncertainty, Aperture Time Jitter, etc.) sets a limit on the accuracy with which a waveform can be reconstructed from sample data.

Drift Current - The net leakage current from the hold capacitor during the hold mode. Drift current can be calculated from the droop rate using the formula:

$$
I_{D}(p A)=C_{H}(p F) \times \frac{\Delta V}{\Delta T}(\text { Volts } / \text { sec })
$$

## Analog/Digital Converter

Linearity Error - Linearity error refers to the deviation of each individual code from a line drawn from "zero" through "full scale". The point used as "zero" occurs
$1 / 2$ LSB ( 1.22 mV for 10 volt span) before the first code transition (all zeros to only the LSB "on"). "Full scale" is defined as a level one and one-half ( $11 / 2$ ) LSB's beyond the last code transition (to all ones). The deviation of a code from the true straight line is measured from the middle of each particular code.

The HY-9574K, L, and B grades are guaranteed for maximum nonlinearity of $\pm 1 / 2$ LSB. For these grades, this means that an analog value which falls exactly in the center of a given code width will result in the correct digital output code. Values nearer the upper or lower transition of the code width may produce the next upper or lower digital output code. The HY-9574J and A grades are guaranteed to $\pm 1$ LSB maximum error. For these grades, an analog value which falls within a given code width will result in either the correct code for that region or either adjacent one. Note that the linearity error is not user-adjustable.

Differential Linearity Error (No Missing Codes) - A specification which guarantees no missing codes requires that every code combination appear in a monotonic increasing sequence as the analog input level is increased. Thus every code must have a finite width. For the HY-9574K, L, and B grades, which guarantee no missing codes to 12 -bit resolution, all 4096 codes must be present over the entire operating temperature ranges. The HY-9574J and A grades guarantee no missing codes to 11-bit resolution over temperature; this means that all code combinations of the upper 11 bits must be present; in practice very few of the 12-bit codes are missing.

Unipolar Offset - The first transition should occur at a level $1 / 2 L S B$ above analog common. Unipolar offset is defined as the deviation of the actual transition from that point. This offset can be adjusted as discussed on the following pages. The unipolar offset temperature coefficient specifies the maximum change of the transition point over temperature, with or without external adjustment.

Bipolar Offset - Similarly, in the bipolar mode, the major carry transition (0111 11111111 to 10000000 0000) should occur for an analog value $1 / 2$ LSB below analog common. The bipolar offset error and temperature specify the initial deviation and maximum change in the error over temperature.

Full Scale Calibration Error - The last transition (from 111111111110 to 11111111 1111) should occur for an analog value one and one-half ( $11 / 2$ ) LSB's below the nominal full scale ( 9.9963 volts for 10,000 volts full scale). The full scale calibration error is the deviation of the actual level at the last transition from the ideal level. This error, which is typically 0.05 to $0.1 \%$ of full scale, can be trimmed out as shown in Figures 2 and 3. The full scale calibration error over temperature is given with and without the initial error trimmed out. The temperature coefficients for each grade indicate the maximum change in the full scale gain from the initial value using the internal 10 volt reference.

Temperature Coefficients - The temperature coefficients for full-scale calibration, unipolar offset, and bipolar offset specify the maximum change from the initial $\left(25^{\circ} \mathrm{C}\right)$ value to the value at $\mathrm{T}_{\text {MIN }}$ or $\mathrm{T}_{\text {MAX }}$.

Power Supply Rejection - The standard specifications for the HY-9574 assume use of +5.00 and $\pm 15.00$ volt supplies. The only effect of power supply error on the performance of the device will be a small change in the full scale calibration. This will result in a linear change in all lower order codes. The specifications show the maximum change in calibration from the initial value with the supplies at the various limits.

Code Width - A fundamental quantity for A/D converter specifications is the code width. This is defined as the
range of analog input values for which a given digital output code will occur. The nominal value of a code width is equivalent to 1 least significant bit (LSB) of the full scale range or 2.44 mV out of 10 volts for a 12-bit ADC.

Quantization Uncertainty - Analog-to-digital converters exhibit an inherent quantization uncertainty of $\pm^{1 / 2}$ LSB. This uncertainty is a fundamental characteristic of the quantization process and cannot be reduced for a converter of given resolution.

Left-Justified Data - The data format used in the HY-9574 is left-justified. This means that the data represents the analog input as a fraction of full-scale, ranging from 0 to $\frac{4095}{4096}$. This implies a binary point to the left of the MSB.

## Applying the HY-9574

For each application of this converter, the ground connections, power supply bypassing, analog signal source, digital timing and signal routing on the circuit board must be optimized to assure maximum performance. These areas are reviewed in the following sections, along with basic operating modes and calibration requirements.

## Physical Mounting and Layout Considerations

Layout - Unwanted, parasitic circuit components, (L, R and C) can make 12 bit accuracy impossible, even with a perfect A/D converter. The best policy is to eliminate or minimize these parasitics through proper circuit layout, rather than try to quantify their effects.

The recommended construction is a double-sided printed circuit board with a ground plane on the component side. Other techniques, such as wire-wrapping or point-topoint wiring on vectorboard, will have an unpredictable effect on accuracy.

In general, sensitive analog signals should be routed between ground traces and kept well away from digital lines. If analog and digital lines must cross, they should do so at right angles.

Power Supplies - Supply voltages to the HY-9574 (+15V, -15 V and +5 V ) must be "quiet" and well regulated. Voltage spikes on these lines can affect the converter's accuracy, causing several LSB's to flicker when a constant input is applied. Digital noise and spikes from a switching power supply are especially troublesome. If switching supplies must be used, outputs should be carefully filtered to assure "quiet" DC voltage at the converter terminals.

Further, a bypass capacitor pair on each supply voltage terminal is necessasry to counter the effect of variations in supply current. Connect one pair from pin 24 to 10 (VLOGIC Supply), one from pin 31 to 5 ( $\mathrm{V}_{\mathrm{CC}}$ to Analog Common) and one from pin 2 to 5 (VEE to Analog

Common). For each capacitor pair, a $10 \mu \mathrm{~F}$ tantalum type in parallel with a $0.1 \mu \mathrm{~F}$ ceramic type is recommended.

Ground Connections - Pin 5 (Analog Common) and pin 10 (Digital Common) should be tied together at the package to guarantee specified performance for the converter. In addition, a wide PC trace should run directly from pin 5 to (usually) 15 V common, and from pin 10 to (usually) the +5 V logic common. If the converter is located some distance from the system's "single point" ground, make only these connections to pins 5 and 10: Tie them together at the package, and back to the system ground with a single path. This path should have low resistance. (Code dependent currents flow in the $\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{EE}}$ and VLOGIC terminals, but not through the HY-9574's Analog Common or Digital Common.

## Range Connections And Calibration Procedures

The HY-9574 is a "complete sampling" A/D converter, meaning it can be fully operational with addition of the power supply voltages, a Start Convert signal, and a few external components as shown in Figures 2 and 3. Nothing more is required for most applications.

Whether controlled by a processor or operating in the stand-alone mode, the HY-9574 offers three standard input ranges: 0 V to $+10 \mathrm{~V}, \pm 5 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$. The maximum errors for gain and offset are listed under Specifications. If required, however, these errors may be adjusted to zero as explained below. Power supply and ground connections have been discussed in an earlier section.

Unipolar Connections and Calibration - Refer to Figure 2. The resistors shown are for calibration of offset and gain. If this is not required, replace R2* with a $50 \Omega, 1 \%$ metal film resistor and remove the network on pin 7. Connect pin 7 to pin 5. Then connect the S/H output to pin 8 for the 0 V to 10 V range. Inputs to +20 V ( 5 V over the power supply) are no problem for the A/D - the converter operates normally. But the $\mathrm{S} / \mathrm{H}$ cannot handle inputs over $\mathrm{V}_{\mathrm{CC}}$.

Calibration consists of adjusting the converter's most negative output to its ideal value (offset adjustment), then, adjusting the most positive output to its ideal value (gain adjustment). To understand the procedure, note that in principle, one is settling the output with respect to the midpoint of an increment of analog input, as denoted by two adjacent code changes. Nominal value of an increment is one LSB. However, this approach is impractical because nothing "happens" at a midpoint to indicate that an adjustment is complete. Therefore, calibration is performed in terms of the observable code changes instead of the midpoint between code changes.

For example, midpoint of the first LSB increment should be positioned at the origin, with an output code of all 0 's. To do this, apply an input of $+1 / 2 \mathrm{LSB}(+1.22 \mathrm{mV}$ for the 10 V range). Adjust the Offset potentiometer R1 until the first code transition flickers between 000000000000 and 000000000001.

Next, perform a Gain Adjust at positive full scale. Again, the ideal input corresponding to the last code change is applied. This is one and one-half ( $11 / 2$ ) LSB's below the nominal full scale $(+9.9963 \mathrm{~V}$ for 10 V range). Adjust the Gain potentiometer R2 for flicker between codes 111111111110 and 111111111111.


FIGURE 2. UNIPOLAR CONNECTIONS

Bipolar Connections and Calibration - Refer to Figure 3. The gain and offset errors listed under Specifications may be adjusted to zero using potentiometers R1 and R2*. If this isn't required, either or both pots may be replaced by a $50 \Omega, 1 \%$ metal film resistor.

Connect the S/H output to pin 8 for a $\pm 5 \mathrm{~V}$ range, or to pin 9 for a $\pm 10 \mathrm{~V}$ range. Calibration of offset and gain is similar to that for the unipolar ranges as discussed above. First apply a DC input voltage $1 / 2$ LSB above negative full scale (i.e., -4.9988 V for the $\pm 5 \mathrm{~V}$ range, or -9.9976 V for the $\pm 10 \mathrm{~V}$. range). Adjust the offset potentiometer R1 for flicker between output codes 000000000000 and 000000000001. Next, apply a DC input voltage one and one-half (11/2) LSB's below positive full scale ( +4.9963 V for $\pm 5 \mathrm{~V}$ range; +9.9927 for $\pm 10 \mathrm{~V}$ range). Adjust the Gain potentiometer R2 for flicker between codes 111111111110 and 1111 11111111.

* The $100 \Omega$ potentiometer R2 provides Gain Adjust for the 10 V and 20 V ranges. In some applications, a full scale of 10.24 V (LSB equals 2.5 mV ) is more convenient. For these, replace R2 by a 50S, 1\% metal film resistor. Then, to provide Gain Adjust for the 10.24 V range, add a $200 \Omega$ potentiometer in series with pin 8.


FIGURE 3. BIPOLAR INPUT CONNECTIONS


FIGURE 4. HY-9574 ADC CONTROL LOGIC

## Controlling The HY-9574

The HY-9574 includes logic for direct interface to most microprocessor systems. The processor may take full control of each conversion, or the converter may operate in the "stand-alone" mode, controlled only by the R/C input. Full control consists of selecting an 8 or 12 bit conversion cycle, capturing the signal with the $\mathrm{S} / \mathrm{H}$, initiating the conversion, and reading the output data when ready - choosing either 12 bits at once or 8 followed by 4 , in a left-justified format. The six control inputs are all TTL/CMOS compatible: ( $12 / \overline{8}, \overline{\mathrm{CS}}, \mathrm{Ao}, \overline{\mathrm{S}} / \mathrm{H}, \mathrm{R} / \overline{\mathrm{C}}$ and CE). Table 1 illustrates the use of these inputs in controlling the converter's operations. Also, a simplified schematic of the internal control logic for the ADC is shown in Figure 4.

## "Stand-Alone Operation"

The simplest control interface calls for a single control line connected to R/C as shown in Figure 5. The output data appears in words of 12 bits each.


FIGURE 5. GENERAL PURPOSE 12 BIT "STAND ALONE" CONFIGURATION

The $R / \bar{C}$ signal may have any duty cycle within (and including) the extremes shown in Figures 6 and 7. In general, data may be read when $R / \bar{C}$ is high unless STS is also high, indicating a conversion is in progress. Timing parameters particular to this mode of operation are listed below under "Stand-Alone Mode Timing."


FIGURE 6. LOW pulse for r/ $\overline{\mathbf{c}}$ - OUTPUTS enabled AFTER CONVERSION


FIGURE 7. HIGH PULSE FOR R/ $\bar{C}$ - OUTPUTS ENABLED WITH R/C HIGH, OTHERWISE HIGH-Z

## Stand-Alone Mode Timing

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {thRL }}$ | Low R/工̄ Pulse Width | 50 |  |  | ns |
| tos | STS Delay from R/C |  |  | 200 | ns |
| thDR | Data Valid After R/C̄ Low | 25 |  |  | ns |
| $\mathrm{t}_{\mathrm{HS}}$ | STS Delay After Data Valid | 300 | 500 | 1000 | ns |
| $t_{\text {HRH }}$ | High R/C̄ Pulse Width | 150 |  |  | ns |
| tDDR | Data Access Time |  |  | 150 | ns |

## Conversion Length

A Convert Start transition (See Table 1) latches the state of Ao, which determines whether the conversion continues for 12 bits (Ao low) or stops with 8 bits (Ao high). If all 12 bits are read following an 8 bit conversion, the three LSB's will read zero and DB3 will read ONE. Ao is latched because it is also involved in enabling the output buffers (see "Reading the Output Data"). No other control inputs are latched.

TABLE 1. TRUTH TABLE FOR HY-9574 CONTROL INPUTS

| $\mathbf{C E}$ | $\overline{\mathbf{C S}}$ | $\mathbf{R} / \overline{\mathbf{C}}$ | $\mathbf{1 2 / \mathbf { 8 }}$ | $\mathbf{A o}$ | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :--- |
| 0 | X | X | X | X | None |
| X | 1 | X | X | X | None |
| 1 | 0 | 0 | X | 0 | Initiate 12 bit conversion |
| 1 | 0 | 0 | X | 1 | Initiate 8 bit conversion |
| 1 | 1 | 0 | X | 0 | Initiate 12 bit conversion |
| 1 | 1 | 0 | X | 1 | Initiate 8 bit conversion |
| 1 | 0 | 1 | X | 0 | Initiate 12 bit conversion |
| 1 | 0 | 1 | X | 1 | Initiate 8 bit conversion |
| 1 | 0 | 1 | 1 | X | Enable 12 bit Output |
| 1 | 0 | 1 | 0 | 0 | Enable 8 MSB's Only |
| 1 | 0 | 1 | 0 | 1 | Enable 4 LSB's Plus 4 |
|  |  |  |  |  | Trailing Zeroes |

## Conversion Start

Once a signal is captured by the $\mathrm{S} / \mathrm{H}$, conversion may be initiated as shown in Table 1 by a logic transition on any of three inputs: $C E, \overline{C S}$ or $R / \bar{C}$. The last of the three to reach the correct state starts the conversion, so one, two or all three may be dynamically controlled. The nominal delay from each is the same, and if necessary, all three may change state simultaneously. Tơ' assure that a particular input controls the start of conversion, the other two should be set up at least 50 ns earlier, however. See the HY-9574 Timing Specifications, Convert Mode.

This variety of HY-9574 control modes allows a simple interface in most system applications. The Convert Start timing relationships are illustrated in Figure 8.

The output signal STS indicates status of the converter by going high only while a conversion is in progress. While STS is high, the output buffers remain in a high impedance state and data cannot be read. Also, an


FIGURE 8. CONVERT START TIMING
additional Start Convert will not reset the converter or reinitiate a conversion while STS is high. (However, if Ao changes state after a conversion begins, an additional Start Convert signal will latch the new state of Ao, possibly causing a wrong cycle length (8 vs 12 bits) for that conversion).

## Reading The Output Data

The output data buffers remain in a high impedance state until four conditions are met: $\mathrm{R} / \overline{\mathrm{C}}$ high, STS low, CE high and $\overline{\mathrm{CS}}$ low. At that time, data lines become active according to the state of inputs $12 / \overline{8}$ and Ao. Timing constraints are illustrated in Figure 9.

The $12 / \overline{8}$ input will be tied high or low in most applications, though it is fully TTL/CMOS compatible. With $12 / \overline{8}$ high, all 12 output lines become active simultaneously, for interface to a 12 or 16 bit data bus. The Ao input is ignored.

With $12 / \overline{8}$ low, the output is organized in two 8 bit bytes, selected one at a time by Ao. This allows an 8 bit data bus to be connected as shown in Figure 10. Ao is usually tied


FIGURE 9. READ CYCLE TIMING
to the least significant bit of the address bus, for storing the HY-9574 output in two consecutive memory locations. (With Ao low, the 8 MSB's only are enabled. With Ao high, 4 MSB's are disabled, bits 4 through 7 are forced to zero, and the 4 LSB's are enabled). This two byte format is considered "left justified data", for which a decimal (or binary!) point is assumed to the left of byte 1 :

## BYTE 1

BYTE 2


Further, Ao may be toggled at any time without damage to the converter. Break-before-make action is guaranteed between the two data bytes, which assures that the outputs strapped together in Figure 10 will never be enabled at the same time.

A read operation usually begins after the conversion is complete and STS is low. For earliest access to the data however, the read should begin no later than ( $\mathrm{t}_{\mathrm{DD}}{ }^{+} \mathrm{t}_{\mathrm{HS}}$ ) before STS goes low. See Figure 9.

HY-9574 ADC Timing Specifications at +250C *

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CONVERT MODE |  |  |  |  |  |
| tDSC <br> thec <br> tssc <br> thSC <br> tSRC <br> thRC <br> tSAC <br> thac <br> ${ }^{t} C$ | STS Delay from CE <br> CE Pulse Width <br> $\overline{C S}$ to CE Setup <br> $\overline{\mathrm{CS}}$ Low during CE High <br> $R / \bar{C}$ to CE Setup <br> R/C̄ Low during CE High <br> Ao to CE Setup <br> Ao Valid during CE High <br> Conversion Time, 12-Bit Cycle ** <br> 8-Bit Cycle ** | $\begin{array}{r} 50 \\ 50 \\ 50 \\ 50 \\ 50 \\ 0 \\ 50 \\ 15 \\ 10 \end{array}$ | $\begin{array}{r} 100 \\ 30 \\ 20 \\ 20 \\ 0 \\ 20 \\ 0 \\ 20 \\ 20 \\ 13 \end{array}$ | $200$ $25$ $17$ | ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ |
| READ MODE |  |  |  |  |  |
| tDD <br> thD <br> thL <br> tSSR <br> tSRR <br> tsAR <br> thSR <br> tHRR <br> thAR <br> thS | Access Time from CE Data Valid after CE Low Output Float Delay $\overline{C S}$ to CE Setup R/ $\bar{C}$ to CE Setup Ao to CE Setup $\overline{C S}$ Valid after CE Low R/C̄ High after CE Low Ao Valid after CE Low STS Delay after Data Valid | $\begin{array}{r} 25 \\ 50 \\ 0 \\ 50 \\ 0 \\ 0 \\ 50 \\ 300 \end{array}$ | $\begin{array}{r} 75 \\ 35 \\ 100 \\ 0 \\ 0 \\ 25 \\ 0 \\ 0 \\ 0 \end{array}$ | 150 <br> 150 <br> 1000 | ns <br> ns ns ns ns ns ns ns ns ns |

* Time is measured from $50 \%$ level of digital transitions.
** Tmin to Tmax


FIGURE 10. INTERFACE TO AN 8-BIT DATA BUS

## Package <br> 32 PIN PLASTIC DIP



Ordering Information

| MODEL | TEMPERATURE | MAX <br> LIN. ERROR | RESOLUTION <br> NO MISS. CODE | FULL SCALE TC <br> ppm $/$ OC MAX |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{J}=$ HY3-9574J-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | 11 Bits | 45.0 |
| $\mathrm{~K}=$ HY3-9574K-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ | 12 Bits | 25.0 |
| $\mathrm{~L}=$ HY3-9574L-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | $\pm 1 / 2 \mathrm{LSB}$ | 12 Bits | 10.0 |
| $\mathrm{~A}=$ HY3-9574A-9 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | 11 Bits | 50.0 |
| $B=$ HY3-9574B-9 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{LSB}$ | 12 Bits | 25.0 |

NOTICE: Harris Semiconductor's products are sold by description only. Harris Semiconductor reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders.

## ADVANCED

## Sampling 12 Bit A/D Converter with 8/16 Bit $\mu$ P Interface

```
Features
- Complete 12 Blt Sampling A/D Converter with
    Reference and Clock
- Throughput Rate (Typical)
    12 Bit
                            77kHz
            8 Bit............................................................ 114kHz
- Faster Version of the HY-9574
- 32 Pin Plastic Dual-In-Line Package
```


## A/D Converter Features

```
- Full 8-, 12- or 16-Bit Microprocessor Bus Interface
- 150ns Bus Access Time
- No Missing Codes Over Temperature
- Minimal Setup Time for Control Signals
- \(15 \mu \mathrm{~s}\) Maximum Conversion Time (12-Bit)
- Low Noise, via Current-Mode Signal Transmission Between Chips
- Byte Enable/Short Cycle (AO Input)
```


## Applications

- Precision Industrial Data Acquisition Systems
- Electronic Test and Scientific Instrumentation
- Process Control Systems
- Peak Detectors


## Sample/Hold Features

- Gain DC
$2 \times 10^{6}$ V/V
- Acquisition Time $1.0 \mu \mathrm{~s}( \pm 0.01 \%)$
- Droop Rate $\qquad$ $0.08 \mu \mathrm{~V} / \mu \mathrm{s}\left(25^{\circ} \mathrm{C}\right)$ $2.4 \mu \mathrm{~V} / \mu \mathrm{s}$ (Full Temp.)
- Aperture Time
- Pedestal Error 1.0 mV
- Internal Hold Capacitor
- Fully Differential Input
- TTL Compatible


## Functional Diagram



## Description

The HY-9674 is designed for use in precision, high speed data acquisition systems. The Harris Sample/Hold amplifier (HA-5320) and 12 bit A/D converter (HI-674A) have been combined in a single package to reduce package count and to insure component compatibility.

The Sample/Hold (HA-5320) circuit consists of an input transconductance amplifier capable of providing large amounts of charging current, a low leakage analog switch, and an output integrating amplifier. The analog switch sees virtual ground as its load; therefore, charge injection on the hold capacitor is constant over the entire input/output voltage range. The device includes a hold capacitor, so no external hold capacitor is required.

The Sample and Hold chip (HA-5320) is manufactured using the Harris Dielectric Isolation process, which minimizes stray capacitance and eliminates SCR's. This allows higher speed and latch-free operation.

The 12 bit successive approximation Analog-to-Digital section is an HA-674A chip set. It includes a +10 V reference, clock, three-state outputs and a digital interface for microprocessor control. The bipolar analog die features the Harris Dielectric Isolation process, which
provides enhanced AC performance and freedom from latch-up.

Custom design of each IC (Bipolar Analog and CMOS Digital) has yielded improved versions of this converter. The voltage comparator features high PSRR plus a high speed current-mode latch, and provides precise decisions down to 0.1 LSB of input overdrive. More than 2 X reduction in noise has been achieved by using current instead of voltage for transmission of all signals between the analog and digital IC's. Also, the clock oscillator is current-controlled for excellent stability over temperature. The oscillator is trimmed for a nominal conversion time of $12 \pm 1 \mu \mathrm{~s}$.
The Sample/Hold and ADC stages are not connected internally to provide maximum flexibility to the designer.

The HY-9674 offers standard unipolar and bipolar input ranges, laser trimmed for specified linearity, gain and offset accuracy. The buried zener reference circuit is trimmed for minimum temperature coefficient.

Power requirements are $\pm 15 \mathrm{~V}$ and +5 V , with typical dissipation of 850 mW . All models are packaged in a 32 pin plastic DIP with 600 mil row centers.

## Pinout

TOP VIEW

Absolute Maximum Ratings
$V_{C C}$ to Digital Common. $\qquad$0 to +16.5 V
$V_{E E}$ to Digital Common

n ...VLogic to Digital Common.................................... 0 to +7 V0 to -16.5 V
Analog Common to Digital Common.. 0 to +7 V
Digital Inputs (CE, $\overline{\mathrm{CS}}, \mathrm{A}_{0}, 12 / \overline{8}, \mathrm{R} / \overline{\mathrm{C}}, \overline{\mathrm{S}} / \mathrm{H}$ ) to Digital Common

$\qquad$ -0.5 V to $\mathrm{V}_{\text {Logic }}+0.5 \mathrm{~V}$ Analog Inputs (REF IN, BIP OFF, 10 V IN $+1 \mathrm{~N},-I N$ )to Analog Common.$\pm 16.5 \mathrm{~V}$
20V IN to Analog Common ..... $\pm 24 \mathrm{~V}$

REF OUT $\qquad$ Indefinite Short to Common, Momentary Short to VCC
S/H Differential Input Voltage $\qquad$ S/H Output Current, Continuous .......................... $\pm 20 \mathrm{~mA}$ Storage Temperature ..............................-650 C to $+150{ }^{\circ} \mathrm{C}$ Power Dissipation ** $\qquad$ 2560 mW
Lead Temperature, Soldering .................................. $180^{\circ} \mathrm{C}$
Thermal Resistance, $\boldsymbol{\theta} \mathrm{ja}$. 390ㄷ/W
$\theta \mathrm{jc}$ 140C/W

* Derate 25.6 mWO O above 750 C

|  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| Maximum Offset Error |  |  | $\pm 3$ | LSB |
| 12-Bit Throughput Rate (Note 1) $25^{\circ} \mathrm{C}$ | 60 | 77 | 100 | kHz |
| POWER SUPPLY REJECTION |  |  |  |  |
| Maximum change in full scale calibration |  |  |  |  |
| $+15 \mathrm{~V} \pm 0.5 \mathrm{~V} \quad \mathrm{~J}$ and A models |  |  | $\pm 2$ | LSB |
| All Other Models |  |  | $\pm 1$ | LSB |
| $-15 \mathrm{~V} \pm 0.5 \mathrm{~V} \quad \mathrm{~J}$ and A Models |  |  | $\pm 3$ | LSB |
| All Other Models |  |  | $\pm 2$ | LSB |
| $+5 \mathrm{~V} \pm 0.5 \mathrm{~V} \quad$ All Models |  |  | $\pm 1 / 2$ | LSB |
| POWER SUPPLIES |  |  |  |  |
| Operating Voltages |  |  |  |  |
| $V_{\text {Logic }}$ | 4.5 | 5.0 | 5.5 | Volts |
| $V_{\text {CC }}$ | 14.5 | 15.0 | 16.0 | Volts |
| $V_{E E}$ | -14.5 | -15.0 | -16.0 | Volts |
| Operating Currents |  |  |  |  |
| ILogic |  | 7 | 15 | mA |
| ICC (Note 3) |  | 22 | 28 | mA |
| IEE (Note 3) |  | 32 | 41 | mA |

(In configuration as shown in Figure 1)


FIGURE 1. FOR CALIBRATION INSTRUCTION SEE "RANGE SELECTION AND CALIBRATION PROCEDURES" SECTION OF THIS DATA SHEET.

| PARAMETER | TEMP | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS |  |  |  |  |  |
| Input Voltage Range Input Resistance | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ 25^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} \pm 10 \\ 1 \end{gathered}$ | 5 |  | $\begin{gathered} V \\ \mathrm{M} \Omega \end{gathered}$ |
| D.C. \& TRANSFER ACCURACY SPECIFICATIONS |  |  |  |  |  |
| Resolution (Maximum) <br> Linearity Error <br> Differential Linearity Error $J$ and A Models All Other Models | $-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}$ <br> Full <br> Full |  |  | $\begin{aligned} & 12 \\ & \pm 1 \\ & \\ & 11 \\ & 12 \end{aligned}$ | Bits LSB <br> Bits Bits |
| DIGITAL INPUT \& OUTPUT CHARACTERISTICS |  |  |  |  |  |
| Input Voltage (High), $\mathrm{V}_{\mathrm{IH}}$ <br> Input Voltage (Low), $\mathrm{V}_{\text {IL }}$ <br> Input Current ( $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ ) <br> Input Current ( $\mathrm{V}_{\mathrm{IH}}=+5 \mathrm{~V}$ ) <br> Logic "0" Output (ISINK $=1.6 \mathrm{~mA}$ ) <br> Logic "1" Output (ISOURCE $=500 \mu \mathrm{~A}$ ) <br> Leakage Current (High Z State, DB0-11 Only) | Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full | $\begin{gathered} +2.4 \\ -0.5 \\ +2.4 \\ -5 \end{gathered}$ | 0.1 | $\begin{gathered} +5.5 \\ +0.8 \\ -5(\text { Note } 2) \\ +5(\text { Note } 2) \\ +0.4 \\ +5 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mu \mathrm{~A} \\ \mu \mathrm{~A} \\ \mathrm{~V} \\ \mathrm{~V} \\ \mu \mathrm{~A} \end{gathered}$ |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |
| Positive Supply Voltage <br> Negative Supply Voltage <br> Logic Supply Voltage <br> Positive Supply Current (Note 3) <br> Negative Supply Current (Note 3) <br> Logic Supply Current <br> Power Supply Rejection V+ (Note 10) <br> $J$ \& A Models <br> All Other Models. <br> Power Supply Rejection V- (Note 10) <br> $J \& A$ Models <br> All Other Models <br> Power Dissipation | $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ | $\begin{gathered} +14.5 \\ -14.5 \\ +4.5 \end{gathered}$ | $\begin{gathered} 22 \\ 32 \\ 7 \\ \\ \\ 850 \end{gathered}$ | $\begin{gathered} +16.0 \\ -16.0 \\ +5.5 \\ 28 \\ 41 \\ 15 \\ \\ \pm 2 \\ \pm 1 \\ \\ \pm 2 \\ \pm 1 \end{gathered}$ | V <br> V <br> V mA mA mA <br> LSB LSB <br> LSB <br> LSB <br> mW |
| TIMING SPECIFICATIONS |  |  |  |  |  |
| Conversion Time 12 Bit Cycle <br> 8 Bit Cycle <br> STS Delay After Data Valid <br> S/H Acquisition Time (0.01\%) <br> Aperture Time <br> Aperture Uncertainty <br> Droop Rate <br> Throughput Rate (Note 1) 12 Bit | $\begin{gathered} +25^{\circ} \mathrm{C} \\ +25^{\circ} \mathrm{C} \\ +25^{\circ} \mathrm{C} \\ +25^{\circ} \mathrm{C} \\ +25^{\circ} \mathrm{C} \\ +25^{\circ} \mathrm{C} \\ +25^{\circ} \mathrm{C} \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ +25^{\circ} \mathrm{C} \\ +25^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 9 \\ 6 \\ 100 \end{gathered}$ <br> 60 <br> 87 | $\begin{gathered} 12 \\ 8 \\ 300 \\ 1.0 \\ 25 \\ 0.3 \\ 0.08 \\ 17 \\ 77 \\ 110 \end{gathered}$ | $\begin{aligned} & 15 \\ & 10 \\ & 600 \\ & 1.5 \\ & \\ & 0.5 \\ & 100 \\ & 100 \\ & 140 \end{aligned}$ | $\mu \mathrm{S}$ <br> $\mu \mathrm{s}$ <br> ns <br> $\mu \mathrm{s}$ <br> ns <br> ns <br> $\mu \mathrm{V} / \mu \mathrm{s}$ <br> $\mu \mathrm{V} / \mu \mathrm{s}$ <br> kHz <br> kHz |

Electrical Characteristics Test Conditions (Unless otherwise specified)
$\mathrm{V}_{\text {Supply }}= \pm 15 \mathrm{~V} ; \mathrm{C}_{\mathrm{H}}-$ Internal; Digital Input (Pin 14), $\mathrm{V}_{\mathrm{AL}}=+0.8 \mathrm{~V}$ (Sample), $\mathrm{V}_{\mathrm{AH}}=+2.0 \mathrm{~V}$ (Hold).

\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multicolumn{2}{|l|}{OPERATING TEMP RANGE} \& \multicolumn{3}{|c|}{\(-40^{\circ} \mathrm{C} \leq \mathrm{TA} \leq 85^{\circ} \mathrm{C}\)} \& \multicolumn{3}{|c|}{\(0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq 75{ }^{\circ} \mathrm{C}\)} \& \multirow[b]{2}{*}{UNITS} \\
\hline PARAMETER \& TEMP \& MIN \& TYP \& MAX \& MIN \& TYP \& MAX \& \\
\hline \multicolumn{9}{|l|}{INPUT CHARACTERISTICS} \\
\hline \begin{tabular}{l}
Input Voltage Range Input Resistance Input Capacitance Offset Voltage \\
Bias Current \\
Offset Current \\
Common Mode Range CMRR (Note 4) Offset Voltage T.C.
\end{tabular} \& \begin{tabular}{l}
Full \(25^{\circ} \mathrm{C}\) \\
\(25^{\circ} \mathrm{C}\) \\
\(25^{\circ} \mathrm{C}\) \\
Full \\
\(2^{\circ} \mathrm{C}\) \\
Full \\
\(2^{\circ} \mathrm{C}\) \\
Full \\
Full \\
\({ }^{25}{ }^{\circ} \mathrm{C}\) \\
Full
\end{tabular} \& \[
\begin{gathered}
\pm 10 \\
1
\end{gathered}
\]
\[
\begin{gathered}
\pm 10 \\
80
\end{gathered}
\] \& \begin{tabular}{l}
5 \\
0.2 \\
70 \\
30 \\
90 \\
5
\end{tabular} \& 3
0.5
2.0
200
200
100
100

15 \& $$
\begin{gathered}
\pm 10 \\
1
\end{gathered}
$$

\[
$$
\begin{gathered}
\pm 10 \\
72
\end{gathered}
$$

\] \& | 5 0.5 |
| :--- |
| 100 |
| 30 |
| 90 |
| 5 | \& \[

$$
\begin{gathered}
3 \\
1.0 \\
1.5 \\
300 \\
300 \\
300 \\
300
\end{gathered}
$$

\] \& \[

$$
\begin{gathered}
\hline \mathrm{V} \\
\mathrm{M} \mathrm{\Omega} \\
\mathrm{pF} \\
\mathrm{mV} \\
\mathrm{mV} \\
\mathrm{nA} \\
\mathrm{nA} \\
\mathrm{nA} \\
\mathrm{nA} \\
\mathrm{~V} \\
\mathrm{~dB} \\
\mu \mathrm{~V} / \mathrm{O}^{\circ} \mathrm{C}
\end{gathered}
$$
\] <br>

\hline \multicolumn{9}{|l|}{TRANSFER CHARACTERISTICS} <br>

\hline | Gain, dC |
| :--- |
| Gain Bandwidth Product (Note 5) $C_{H}=100 \mathrm{pF}$ | \& \[

$$
\begin{aligned}
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C}
\end{aligned}
$$

\] \& $10^{6}$ \& \[

$$
\begin{gathered}
2 \times 10^{6} \\
2.0 \\
\hline
\end{gathered}
$$

\] \& \& $3 \times 10^{5}$ \& \[

$$
\begin{gathered}
2 \times 10^{6} \\
2.0
\end{gathered}
$$

\] \& \& \[

$$
\begin{aligned}
& \mathrm{V} / \mathrm{V} \\
& \mathrm{MHz}
\end{aligned}
$$
\] <br>

\hline \multicolumn{9}{|l|}{OUTPUT CHARACTERISTICS} <br>

\hline | Output Voltage |
| :--- |
| Output Current |
| Full Power Bandwidth (Note 6) Output Resistance (Hold Mode) Total Output Noise, DC to 10 MHz Sample Hold | \& | Full $25^{\circ} \mathrm{C}$ $25^{\circ} \mathrm{C}$ $25^{\circ} \mathrm{C}$ |
| :--- |
| $25^{\circ} \mathrm{C}$ |
| $25^{\circ} \mathrm{C}$ | \& \[

$$
\begin{aligned}
& \pm 10 \\
& \pm 10
\end{aligned}
$$

\] \& \[

$$
\begin{array}{r}
600 \\
1.0 \\
125 \\
125 \\
\hline
\end{array}
$$

\] \& \[

$$
\begin{aligned}
& 200 \\
& 200
\end{aligned}
$$
\] \& $\pm 10$

$\pm 10$ \& \[
$$
\begin{aligned}
& 600 \\
& 1.0 \\
& 125 \\
& 125 \\
& \hline
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& 200 \\
& 200
\end{aligned}
$$

\] \& | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \mathrm{kHz} \\ \Omega \end{gathered}$ |
| :--- |
| $\mu \mathrm{V}$ RMS $\mu \mathrm{V}$ RMS | <br>

\hline \multicolumn{9}{|l|}{TRANSIENT RESPONSE} <br>

\hline Rise Time (Note 5) Overshoot (Note 5) Slew Rate (Note 7) \& $$
\begin{aligned}
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C}
\end{aligned}
$$ \& \& 100

15
45 \& \& \& 100
15

45 \& \& $$
\begin{gathered}
\mathrm{ns} \\
\% \\
\mathrm{~V} / \mu \mathrm{s}
\end{gathered}
$$ <br>

\hline \multicolumn{9}{|l|}{DIGITAL INPUT CHARACTERISTICS} <br>

\hline Input Voltage (High), $\mathrm{V}_{\mathrm{AH}}$ Input Voltage (Low), $\mathrm{V}_{\mathrm{AL}}$ Input Current $\left(\mathrm{V}_{\mathrm{AL}}=0 \mathrm{~V}\right)$ Input Current ( $\mathrm{V}_{\mathrm{AH}}=+5 \mathrm{~V}$ ) \& | Full |
| :--- |
| Full |
| Full |
| Full | \& 2.0 \& \& 0.8

4
0.1 \& 2.0 \& \& 0.8
4
0.1 \& $V$
$V$
$\mu A$
$\mu A$ <br>
\hline \multicolumn{9}{|l|}{SAMPLE/HOLD CHARACTERISTICS} <br>

\hline | Acquisition Time (0.1\%) (Note 7) |
| :--- |
| Acquisition Time ( $0.01 \%$ ) (Note 7) |
| Aperture Time (Note 8) |
| Effective Aperture Delay Time |
| (See S/H Glossary) |
| Aperture Uncertainty |
| Hold Capacitor, $\mathrm{C}_{\mathrm{H}}$ |
| Droop Rate |
| Droop Rate |
| Drift Current (Note 9) |
| Drift Current (Note 9) |
| Charge Transfer (Note 9) |
| Hold Mode Settling Time (0.01\%) |
| Hold Mode Feedthrough $10 \mathrm{Vp}-\mathrm{p}, 100 \mathrm{kHz}$ | \& \[

$$
\begin{aligned}
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& 25^{\circ} \mathrm{C} \\
& \text { Full } \\
& 25^{\circ} \mathrm{C} \\
& \text { Full } \\
& 25^{\circ} \mathrm{C} \\
& \text { Full } \\
& \text { Full }
\end{aligned}
$$

\] \& -50 \& \[

$$
\begin{gathered}
0.8 \\
1.0 \\
25 \\
-25 \\
\\
0.3 \\
100 \\
0.08 \\
2.4 \\
8 \\
0.24 \\
0.1 \\
165 \\
2
\end{gathered}
$$

\] \& \[

$$
\begin{gathered}
1.2 \\
1.5 \\
0 \\
\\
\\
0.5 \\
100 \\
50 \\
10 \\
0.5 \\
250
\end{gathered}
$$
\] \& -50 \& 0.8

1.0
25
-25

0.3
100
0.08
1.2
8
0.12
0.1
165
2 \& 1.2
1.5
0

0
0.5
100
50
10
0.5

250 \& $$
\begin{gathered}
\mu \mathrm{s} \\
\mu \mathrm{~s} \\
\mathrm{~ns} \\
\mathrm{~ns} \\
\\
\mathrm{~ns} \\
\mathrm{pF} \\
\mu \mathrm{~V} / \mu \mathrm{s} \\
\mu \mathrm{~V} / \mu \mathrm{s} \\
\mathrm{pA} \\
\mathrm{nA} \\
\mathrm{pC} \\
\mathrm{~ns} \\
\mathrm{mV}
\end{gathered}
$$ <br>

\hline \multicolumn{9}{|l|}{POWER SUPPLY CHARACTERISTICS} <br>

\hline Power Supply Rejection V+ (Note 10) V- \& Full Full \& $$
\begin{aligned}
& 80 \\
& 65
\end{aligned}
$$ \& \& \& \[

$$
\begin{aligned}
& 80 \\
& 65
\end{aligned}
$$

\] \& \& \& | dB |
| :--- |
| dB | <br>

\hline
\end{tabular}

HY-9674 Analog-to-Digital Converter Specifications

## DC and Transfer Accuracy Specifications

(Typical @ $+25^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{CC}}=+15 \mathrm{~V}, \mathrm{~V}_{\text {LOGIC }}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}$ unless otherwise specified)

| MODEL | TEMPERATURE RANGE $\mathbf{0 0}^{\circ} \mathrm{C}$ to $+\mathbf{7 5}{ }^{\circ} \mathrm{C}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: |
|  | HY-9674J | HY-9674K | HY-9674L |  |
| Resolution (Maximum) | 12 | 12 | 12 | Bits |
| LINEARITY ERROR |  |  |  |  |
| $25^{\circ} \mathrm{C}$ (Maximum) <br> $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ (Maximum) | $\begin{aligned} & \pm 1 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| DIFFERENTIAL LINEARITY ERROR |  |  |  |  |
| (Max. resolution for which no missing codes is guaranteed) $25^{\circ} \mathrm{C}$ <br> TMIN to TMAX <br> Unipolar Offset (Max.) (Adjustable to zero) <br> Bipolar Offset (Max.) (Adjustable to zero) | $\begin{gathered} 11 \\ 11 \\ \pm 2 \\ \pm 10 \end{gathered}$ | $\begin{gathered} 12 \\ 12 \\ \pm 2 \\ \pm 4 \end{gathered}$ | $\begin{gathered} 12 \\ 12 \\ \pm 2 \\ \pm 4 \end{gathered}$ | Bits <br> Bits <br> LSB <br> LSB |
| FULL SCALE CALIBRATION ERROR |  |  |  |  |
| $25^{\circ} \mathrm{C}$ (Max.), with fixed $50 \Omega$ resistor from REF OUT to REF IN (Adjustable to zero) <br> $T_{\text {MIN }}$ to TMAX $_{\text {MA }}$ <br> (No adjustment at $+25^{\circ} \mathrm{C}$ ) <br> (With adjustment to zero at $+25^{\circ} \mathrm{C}$ ) | $\begin{gathered} 0.3 \\ \\ 0.5 \\ 0.22 \end{gathered}$ | $\begin{gathered} 0.3 \\ \\ 0.4 \\ 0.12 \end{gathered}$ | $\begin{gathered} 0.3 \\ \\ 0.35 \\ 0.05 \end{gathered}$ | \% of Full Scale <br> \% of Full Scale <br> \% of Full Scale |
| TEMPERATURE COEFFICIENTS |  |  |  |  |
| Guaranteed max change to $\mathrm{T}_{\text {MIN }}$ or $\mathrm{T}_{\text {MAX }}$ (Using internal ref.) Unipolar Offset <br> Bipolar Offset <br> Full Scale Calibration | $\begin{gathered} \pm 2 \\ (10) \\ \pm 2 \\ (10) \\ \pm 9 \\ (45) \end{gathered}$ | $\pm 1$ <br> (5) <br> $\pm 1$ <br> (5) <br> $\pm 5$ <br> (25) | $\pm 1$ <br> (5) <br> $\pm 1$ <br> (5) <br> $\pm 2$ <br> (10) | LSB $\left(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right)$ LSB $\left(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right)$ LSB $\left(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right)$ |
| POWER SUPPLY REJECTION |  |  |  |  |
| Max. change in Full Scale Calibration $\begin{aligned} & +13.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+16.5 \text { or }+11.4 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+12.6 \mathrm{~V} \\ & +4.5 \mathrm{~V}<\mathrm{V}_{\text {LOGIC }}<+5.5 \mathrm{~V} \\ & -16.5 \mathrm{~V}<\mathrm{V}_{\text {EE }}<-13.5 \mathrm{~V} \text { or }-12.6 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-11.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 2 \\ \pm 1 / 2 \\ \pm 2 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| ANALOG INPUT RANGES |  |  |  |  |
| Bipolar <br> Unipolar |  | $\begin{gathered} -5 \text { to }+5 \\ -10 \text { to }+10 \\ 0 \text { to }+10 \\ 0 \text { to }+20 \end{gathered}$ |  | Volts <br> Volts <br> Volts <br> Volts |
| INPUT IMPEDANCE |  |  |  |  |
| 10 Volt Span <br> 20 Volt Span |  | $\begin{gathered} 5 K, \pm 25 \% \\ 10 K, \pm 25 \% \end{gathered}$ |  | Ohms Ohms |
| INTERNAL REFERENCE |  |  |  |  |
| Voltage <br> Output Current available for external loads (External load should not change during conversion. |  | $\begin{aligned} & 10.0 \pm 0.1 \mathrm{Max} \\ & \text { 2.0 Max. } \end{aligned}$ |  | Volts mA |

## DC and Transfer Accuracy Specifications

(Typical @ $+25^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{CC}}=+15 \mathrm{~V}$, $\mathrm{V}_{\text {LOGIC }}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}$ unless otherwise specified)

| MODEL | TEMPERATURE RANGE $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  |
| :---: | :---: | :---: | :---: |
|  | HY-9674A | HY-9674B | UNITS |
| Resolution (Maximum) | 12 | 12 | Bits |
| LINEARITY ERROR |  |  |  |
| $\begin{aligned} & 25^{\circ} \mathrm{C} \text { (Maximum) } \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C} \text { (Maximum) } \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & \pm 1 \end{aligned}$ | $\begin{gathered} \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| DIFFERENTIAL LINEARITY ERROR |  |  |  |
| (Max. resolution for which no missing codes is guaranteed) $25^{\circ} \mathrm{C}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> Unipolar Offset (Max.) (Adjustable to zero) <br> Bipolar Offset (Max.) (Adjustable to zero) | $\begin{gathered} 11 \\ 11 \\ \pm 2 \\ \pm 10 \end{gathered}$ | $\begin{gathered} 12 \\ 12 \\ \pm 2 \\ \pm 4 \end{gathered}$ | Bits <br> Bits <br> LSB <br> LSB |
| FULL SCALE CALIBRATION ERROR |  |  |  |
| $25^{\circ} \mathrm{C}$ (Max.), with fixed $50 \Omega$ resistor from REF OUT to REF IN (Adjustable to zero) <br> $T_{\text {MIN }}$ to $T_{\text {MAX }}$ <br> (No adjustment at $+25^{\circ} \mathrm{C}$ ) <br> (With adjustment to zero at $+25^{\circ} \mathrm{C}$ ) | $\begin{aligned} & 0.3 \\ & 0.8 \\ & 0.5 \end{aligned}$ | $\begin{gathered} 0.3 \\ 0.6 \\ 0.25 \end{gathered}$ | \% of Full Scale <br> \% of Full Scale \% of Full Scale |
| TEMPERATURE COEFFICIENTS |  |  |  |
| Guaranteed max change to $\mathrm{T}_{\text {MIN }}$ or $\mathrm{T}_{\text {MAX }}$ (Using internal ref.) <br> Unipolar Offset <br> Bipolar Offset <br> Full Scale Calibration | $\begin{gathered} \pm 2 \\ (5) \\ \pm 4 \\ (10) \\ \pm 20 \\ (50) \end{gathered}$ | $\begin{gathered} \pm 1 \\ (2.5) \\ \pm 2 \\ (5) \\ \pm 10 \\ (25) \end{gathered}$ | $\begin{gathered} \text { LSB } \\ \left(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right) \\ \text { LSB } \\ \left(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right) \\ \text { LSB } \\ \left(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right) \end{gathered}$ |
| POWER SUPPLY REJECTION |  |  |  |
| Max. change in Full Scale Calibration $\begin{aligned} & +13.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+16.5 \text { or }+11.4 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<+12.6 \mathrm{~V} \\ & +4.5 \mathrm{~V}<\mathrm{V}_{\text {LOGIC }}<+5.5 \mathrm{~V} \\ & -16.5 \mathrm{~V}<\mathrm{V}_{\text {EE }}<-13.5 \mathrm{~V} \text { or }-12.6 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-11.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 2 \\ \pm 1 / 2 \\ \pm 2 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| ANALOG INPUTS, INPUT RANGES |  |  |  |
| Bipolar <br> Unipolar | $\begin{gathered} -5 \text { to }+5 \\ -10 \text { to }+10 \\ 0 \text { to }+10 \\ 0 \text { to }+20 \end{gathered}$ |  | Volts <br> Volts <br> Volts <br> Volts |
| INPUT IMPEDANCE |  |  |  |
| 10 Volt Span 20 Volt Span | $\begin{gathered} 5 \mathrm{~K} \Omega, \pm 25 \% \\ 10 \mathrm{~K} \Omega, \pm 25 \% \end{gathered}$ |  | Ohms Ohms |
| INTERNAL REFERENCE |  |  |  |
| Voltage <br> Output Current available for external loads (External load should not change during conversion. | $\begin{gathered} +10.0 \pm 0.1 \text { Max. } \\ \text { 2.0 Max. } \end{gathered}$ |  | Volts mA |

Digital Characteristics (Note 11)

| (ALL MODELS, OVER FULL TEMPERATURE RANGE) | MIN | TYP | MAX |
| :---: | :---: | :---: | :---: |
| Logic Inputs (CE, $\overline{\mathrm{CS}}, \mathrm{R} / \overline{\mathrm{C}}, \mathrm{A}_{\mathrm{O}}, 12 / \overline{8}$ ) <br> Logic "1" <br> Logic "0" <br> Current <br> Capacitance | $\begin{gathered} +2.4 \mathrm{~V} \text { (Note 12) } \\ -0.5 \mathrm{~V} \\ -5 \mu \mathrm{~A} \end{gathered}$ | $\begin{gathered} 0.1 \mu \mathrm{~A} \\ 5 \mathrm{pF} \end{gathered}$ | $\begin{aligned} & +5.5 \mathrm{~V} \\ & +0.8 \mathrm{~V} \\ & +5 \mu \mathrm{~A} \end{aligned}$ |
| Logic Outputs (DB11-DB0, STS) <br> Logic "0" (ISINK - 1.6 mA ) <br> Logic "1" (ISOURCE - $500 \mu \mathrm{~A}$ ) <br> Leakage (High - Z State, DB11-DB0 Only) Capacitance | $\begin{aligned} & +2.4 \mathrm{~V} \\ & -5 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} 0.1 \mu \mathrm{~A} \\ 5 \mathrm{pF} \end{gathered}$ | $\begin{aligned} & +0.4 \mathrm{~V} \\ & +5 \mu \mathrm{~A} \end{aligned}$ |

NOTES:

1. Maximum T.R. $=\left(\mathrm{t}_{\mathrm{acq}}{ }^{+} \mathrm{t}_{\mathrm{conv}}\right)^{-1}$, see Harris Application Note 538.
2. $V_{o}=10 \mathrm{~V}$ step; $R_{L}=2 k \Omega ; C_{L}=50 p F$.
3. Conventional current flowing into the package is designated " + ", current flowing out is "-".
4. Supply current specified for a OV differential between pins 1 and 32. Supply current will increase with differential input (as may occur in the Hold Mode) to approximately +39 mA and -49 mA at 20 V .
5. $\mathrm{V}_{\mathrm{CM}}= \pm 5 \mathrm{VDC}$
6. $V_{o}=200 \mathrm{mVp}-\mathrm{p} ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega ; \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$.
7. Derived from computer simulation only, not tested.
8. $\mathrm{V}_{I N}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=+3.5 \mathrm{~V}, \operatorname{tr}<20 \mathrm{~ns}\left(\mathrm{~V}_{\mathrm{IL}}\right.$ to $\left.\mathrm{V}_{I H}\right)$.
9. Based on a one volt delta in each supply, i.e. $15 \mathrm{~V} \pm 0.5 \mathrm{VDC}$.
10. See "HY-9674 ADC Timing Specifications" for a detailed listing of digital timing parameters.
11. $V_{o}=20 \mathrm{Vp}-\mathrm{p} ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega ; \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$; Unattenuated output.

## Sample/Hold Amplifier Performance Curves

DRIFT CURRENT vs. TEMPERATURE

## $V_{\text {SUPPLY }}= \pm 15 \mathrm{VDC}$




PEDESTAL vs. LOGIC (VAH) VOLTAGE


## CHARGE TRANSFER AND DRIFT CURRENT



## CHARGE TRANSFER TEST

DRIFT CURRENT TEST

1. Observe the "pedestal" voltage $\mathrm{V}_{\mathrm{p}}$ :
2. Observe the voltage "droop", $\Delta \mathrm{V}_{\mathrm{o}} / \Delta \mathrm{T}$ :

3. Compute charge transfer: $\mathrm{Q}=\mathrm{VpCH}$
4. Measure the slope of the output during hold, $\Delta \mathrm{V}_{\delta} / \Delta \mathrm{T}$, and compute drift current: $I_{D}=\mathrm{C}_{\mathrm{H}} \Delta \mathrm{V}_{\mathrm{O}} / \Delta \mathrm{t}$.

S/H HOLD MODE FEEDTHROUGH ATTENUATION



FEEDTHROUGH (dB) $=20 \log \frac{V_{O U T}}{V_{I N}}$
WHERE $V_{\text {OUT }}=$ VOLTS pp. Hold Mode
$V_{\text {IN }}=$ VOLTS pp

## Glossary of Terms

## Sample and Hold

Acquisition Time - The time required following a "sample" command, for the output to reach its final value within $\pm 0.1 \%$ or $\pm 0.01 \%$. This is the minimum sample time required to obtain a given accuracy, and includes switch delay time, slewing time and settling time.

Charge Transfer - The small charge transferred to the holding capacitor from the inter-electrode capacitance of the switch when the unit is switched to the Hold Mode. Charge transfer is directly proportional to sample-to-hold offset pedestal error, where:

$$
\text { Charge Transfer }(\mathrm{pC})=\mathrm{CH}_{\mathrm{H}}(\mathrm{pF}) \times \text { Offset Error }(\mathrm{V})
$$

Aperture Time - The time required for the sample-andhold switch to open, independent of delays through the switch driver and input amplifier circuitry. The switch opening time is that interval between the conditions of $10 \%$ open and $90 \%$ open.

Hold Step Error - The output error due to Charge Transfer (see above). It may be calculated from the specified parameter, Charge Transfer, using the following relationship:

$$
\frac{\text { Charge Transfer (pC) }}{100 \mathrm{pF}}
$$

See Sample/Hold Amplifier Performance Curves.
Effective Aperture Delay Time (EADT) - The difference between propagation time from the analog input to the S/H switch, and digital delay time between the Hold command and opening of the switch.

EADT may be positive, negative or zero. If zero, the S/H amplifier will output a voltage equal to $\mathrm{V}_{I N}$ at the instant the Hold command was received. For negative EADT, the output in Hold (exclusive of pedestal and droop errors will correspond to a value of $\mathrm{V}_{\mathrm{IN}}$ that occurred before the Hold command.

Aperture Uncertainty - The range of variation in Effective Aperture Delay Time. Aperture Uncertainty (also called Aperture Delay Uncertainty, Aperture Time Jitter, etc.) sets a limit on the accuracy with which a waveform can be reconstructed from sample data.

Drift Current - The net leakage current from the hold capacitor during the hold mode. Drift current can be calculated from the droop rate using the formula:

$$
\operatorname{lD}(p A)=C_{H}(p F) \times \frac{\Delta V}{\Delta T}(\text { Volts } / \text { sec })
$$

## Analog/Digital Converter

LInearity Error - Linearity error refers to the deviation of each individual code from a line drawn from "zero" through "full scale". The point used as "zero" occurs
$1 / 2$ LSB ( 1.22 mV for 10 volt span) before the first code transition (all zeros to only the LSB "on"). "Full scale" is defined as a level one and one-half ( $11 / 2$ ) LSB's beyond the last code transition (to all ones). The deviation of a code from the true straight line is measured from the middle of each particular code.

The HY-9674K, L, and B grades are guaranteed for maximum nonlinearity of $\pm 1 / 2 L S B$. For these grades, this means that an analog value which falls exactly in the center of a given code width will result in the correct digital output code. Values nearer the upper or lower transition of the code width may produce the next upper or lower digital output code. The HY-9674J and A grades are guaranteed to $\pm 1$ LSB maximum error. For these grades, an analog value which falls within a given code width will result in either the correct code for that region or either adjacent one. Note that the linearity error is not user-adjustable.

Differential Linearity Error (No Missing Codes) - A specification which guarantees no missing codes requires that every code combination appear in a monotonic increasing sequence as the analog input level is increased. Thus every code must have a finite width. For the HY-9674K, L, and B grades, which guarantee no missing codes to 12 -bit resolution, all 4096 codes must be present over the entire operating temperature ranges. The HY-9674J and A grades guarantee no missing codes to 11-bit resolution over temperature; this means that all code combinations of the upper 11 bits must be present; in practice very few of the 12-bit codes are missing.

Unipolar Offset - The first transition should occur at a level $1 / 2$ LSB above analog common. Unipolar offset is defined as the deviation of the actual transition from that point. This offset can be adjusted as discussed on the following pages. The unipolar offset temperature coefficient specifies the maximum change of the transition point over temperature, with or without external adjustment.

Bipolar Offset - Similarly, in the bipolar mode, the major carry transition (0111 11111111 to 100000000000 ) should occur for an analog value $1 / 2$ LSB below analog common. The bipolar offset error and temperature specify the initial deviation and maximum change in the error over temperature.

Full Scale Calibration Error - The last transition (from 111111111110 to 11111111 1111) should occur for an analog value one and one-half ( $11 / 2$ ) LSB's below the nominal full scale ( 9.9963 volts for 10,000 volts full scale). The full scale calibration error is the deviation of the actual level at the last transition from the ideal level. This error, which is typically 0.05 to $0.1 \%$ of full scale, can be trimmed out as shown in Figures 2 and 3. The full scale calibration error over temperature is given with and without the initial error trimmed out. The temperature coefficients for each grade indicate the maximum change in the full scale gain from the initial value using the internal 10 volt reference.

Temperature Coefficients - The temperature coefficients for full-scale calibration, unipolar offset, and bipolar offset specify the maximum change from the initial $\left(25^{\circ} \mathrm{C}\right)$ value to the value at $\mathrm{T}_{\text {MIN }}$ or $\mathrm{T}_{\text {MAX }}$.

Power Supply Rejection - The standard specifications for the HY-9674 assume use of +5.00 and $\pm 15.00$ volt supplies. The only effect of power supply error on the performance of the device will be a small change in the full scale calibration. This will result in a linear change in all lower order codes. The specifications show the maximum change in calibration from the initial value with the supplies at the various limits.

Code Width - A fundamental quantity for $A / D$ converter specifications is the code width. This is defined as the
range of analog input values for which a given digital output code will occur. The nominal value of a code width is equivalent to 1 least significant bit (LSB) of the full scale range or 2.44 mV out of 10 volts for a 12-bit ADC.

Quantization Uncertainty - Analog-to-digital converters exhibit an inherent quantization uncertainty of $\pm 1 / 2 L S B$. This uncertainty is a fundamental characteristic of the quantization process and cannot be reduced for a converter of given resolution.

Left-Justified Data - The data format used in the HY-9674 is left-justified. This means that the data represents the analog input as a fraction of full-scale, ranging from 0 to $\frac{4095}{4096}$. This implies a binary point to the left of the MSB.

## Applying the HY-9674

For each application of this converter, the ground connections, power supply bypassing, analog signal source, digital timing and signal routing on the circuit board must be optimized to assure maximum performance. These areas are reviewed in the following sections, along with basic operating modes and calibration requirements.

## Physical Mounting and Layout Considerations

Layout - Unwanted, parasitic circuit components, (L, R and C) can make 12 bit accuracy impossible, even with a perfect $A / D$ converter. The best policy is to eliminate or minimize these parasitics through proper circuit layout, rather than try to quantify their effects.

The recommended construction is a double-sided printed circuit board with a ground plane on the component side. Other techniques, such as wire-wrapping or point-topoint wiring on vectorboard, will have an unpredictable effect on accuracy.

In general, sensitive analog signals should be routed between ground traces and kept well away from digital lines. If analog and digital lines must cross, they should do so at right angles.

Power Supplies - Supply voltages to the HY-9674 (+15V, -15 V and +5 V ) must be "quiet" and well regulated. Voltage spikes on these lines can affect the converter's accuracy, causing several LSB's to flicker when a constant input is applied. Digital noise and spikes from a switching power supply are especially troublesome. If switching supplies must be used, outputs should be carefully filtered to assure "quiet" DC voltage at the converter terminals.

Further, a bypass capacitor pair on each supply voltage terminal is necessasry to counter the effect of variations in supply current. Connect one pair from pin 24 to 10 (VLOGIC Supply), one from pin 31 to 5 ( $V_{C C}$ to Analog Common) and one from pin 2 to 5 (VEE to Analog

Common). For each capacitor pair, a $10 \mu \mathrm{~F}$ tantalum type in parallel with a $0.1 \mu \mathrm{~F}$ ceramic type is recommended.

Ground Connections - Pin 5 (Analog Common) and pin 10 (Digital Common) should be tied together at the package to guarantee specified performance for the converter. In addition, a wide PC trace should run directly from pin 5 to (usually) 15 V common, and from pin 10 to (usually) the +5 V logic common. If the converter is located some distance from the system's "single point" ground, make only these connections to pins 5 and 10: Tie them together at the package, and back to the system ground with a single path. This path should have low resistance. (Code dependent currents flow in the VCC, $\mathrm{V}_{\mathrm{EE}}$ and VLOGIC terminals, but not through the HY-9674's Analog Common or Digital Common.

## Range Connections And Calibration Procedures

The HY-9674 is a "complete sampling" A/D converter, meaning it can be fully operational with addition of the power supply voltages, a Start Convert signal, and a few external components as shown in Figures 2 and 3. Nothing more is required for most applications.

Whether controlled by a processor or operating in the stand-alone mode, the HY-9674 offers three standard input ranges: 0 V to $+10 \mathrm{~V}, \pm 5 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$. The maximum errors for gain and offset are listed under Specifications. If required, however, these errors may be adjusted to zero as explained below. Power supply and ground connections have been discussed in an earlier section.

Unipolar Connections and Calibration - Refer to Figure 2. The resistors shown are for calibration of offset and gain. If this is not required, replace R2* with a $50 \Omega, 1 \%$ metal film resistor and remove the network on pin 7. Connect pin 7 to pin 5 . Then connect the S/H output to pin 8 for the 0 V to 10 V range. Inputs to +20 V ( 5 V over the power supply) are no problem for the $A / D$ - the converter operates normally. But the $\overline{\mathrm{S}} / \mathrm{H}$ cannot handle inputs over VCC.

Calibration consists of adjusting the converter's most negative output to its ideal value (offset adjustment), then, adjusting the most positive output to its ideal value (gain adjustment). To understand the procedure, note that in principle, one is settling the output with respect to the midpoint of an increment of analog input, as denoted by two adjacent code changes. Nominal value of an increment is one LSB. However, this approach is impractical because nothing "happens" at a midpoint to indicate that an adjustment is complete. Therefore, calibration is performed in terms of the observable code changes instead of the midpoint between code changes.

For example, midpoint of the first LSB increment should be positioned at the origin, with an output code of all 0's. To do this, apply an input of $+1 / 2$ LSB $(+1.22 \mathrm{mV}$ for the 10 V range). Adjust the Offset potentiometer R1 until the first code transition flickers between 000000000000 and 000000000001.

Next, perform a Gain Adjust at positive full scale. Again, the ideal input corresponding to the last code change is applied. This is one and one-half ( $11 / 2$ ) LSB's below the nominal full scale $(+9.9963 \mathrm{~V}$ for 10 V range). Adjust the Gain potentiometer R2 for flicker between codes 111111111110 and 111111111111.


FIGURE 2. UNIPOLAR CONNECTIONS

Bipolar Connections and Calibration - Refer to Figure 3. The gain and offset errors listed under Specifications may be adjusted to zero using potentiometers R1 and R2*. If this isn't required, either or both pots may be replaced by a $50 \Omega, 1 \%$ metal film resistor.

Connect the $\bar{S} / \mathrm{H}$ output to pin 8 for a $\pm 5 \mathrm{~V}$ range, or to pin 9 for a $\pm 10 \mathrm{~V}$ range. Calibration of offset and gain is similar to that for the unipolar ranges as discussed above. First apply a DC input voltage $1 / 2$ LSB above negative full scale (i.e., -4.9988 V for the $\pm 5 \mathrm{~V}$ range, or -9.9976 V for the $\pm 10 \mathrm{~V}$ range). Adjust the offset potentiometer R1 for flicker between output codes 000000000000 and 000000000001. Next, apply a DC input voltage one and one-half ( $11 / 2$ ) LSB's below positive full scale $(+4.9963 \mathrm{~V}$ for $\pm 5 \mathrm{~V}$ range; +9.9927 for $\pm 10 \mathrm{~V}$ range). Adjust the Gain potentiometer R2 for flicker between codes 111111111110 and 1111 11111111.

* The $100 \Omega$ potentiometer R2 provides Gain Adjust for the 10 V and 20 V ranges. In some applications, a full scale of 10.24 V (LSB equals 2.5 mV ) is more convenient. For these, replace R2 by a $50 \Omega, 1 \%$ metal film resistor. Then, to provide Gain Adjust for the 10.24 V range, add a $200 \Omega$ potentiometer in series with pin 8.


FIGURE 4. HY-9674 ADC CONTROL LOGIC

## Controlling The HY-9674

The HY-9674 includes logic for direct interface to most microprocessor systems. The processor may take full control of each conversion, or the converter may operate in the "stand-alone" mode, controlled only by the R/C input. Full control consists of selecting an 8 or 12 bit conversion cycle, capturing the signal with the $\overline{\mathrm{S}} / \mathrm{H}$, initiating the conversion, and reading the output data when ready - choosing either 12 bits at once or 8 followed by 4 , in a left-justified format. The six control inputs are all TTL/CMOS compatible: ( $12 / \overline{8}, \overline{\mathrm{CS}}, \mathrm{A}_{0}, \overline{\mathrm{~S}} / \mathrm{H}, \mathrm{R} / \overline{\mathrm{C}}$ and CE). Table 1 illustrates the use of these inputs in controlling the converter's operations. Also, a simplified schematic of the internal control logic for the ADC is shown in Figure 4.

## "Stand-Alone Operation"

The simplest control interface calls for a single control line connected to $R / \bar{C}$ as shown in Figure 5. The output data appears in words of 12 bits each.


FIGURE 5. GENERAL PURPOSE 12 BIT "STAND ALONE" CONFIGURATION

The R/C̄ signal may have any duty cycle within (and including) the extremes shown in Figures 6 and 7. In general, data may be read when $R / \bar{C}$ is high unless $S T S$ is also high, indicating a conversion is in progress. Timing parameters particular to this mode of operation are listed below under "Stand-Alone Mode Timing."


FIGURE 6. LOW PULSE FOR R/ $\overline{\mathbf{C}}$ - OUTPUTS ENABLED AFTER CONVERSION


FIGURE 7. HIGH PULSE FOR R/C - OUTPUTS ENABLED WITH R/C HIGH, OTHERWISE HIGH-Z

## Stand-Alone Mode Timing

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {tHRL }}$ | Low R/C̄ Pulse Width | 50 |  |  | ns |
| ${ }^{t}$ DS | STS Delay from R/C |  |  | 200 | ns |
| thDR | Data Valid After R/C̄ Low | 25 |  |  | ns |
| ${ }^{\text {t }} \mathrm{HS}$ | STS Delay After Data Valid | 100 | 300 | 600 | ns |
| ${ }^{\text {thri }}$ | High R/C̄ Pulse Width | 150 |  |  | ns |
| ${ }^{\text {t DDR }}$ | Data Access Time |  |  | 150 | ns |

## Conversion Length

A Convert Start transition (See Table 1) latches the state of $A_{O}$, which determines whether the conversion continues for 12 bits ( $A_{O}$ low) or stops with 8 bits ( $A_{O}$ high). If all 12 bits are read following an 8 bit conversion, the three LSB's will read zero and DB3 will read ONE. $A_{0}$ is latched because it is also involved in enabling the output buffers (see "Reading the Output Data"). No other control inputs are latched.

TABLE 1. TRUTH TABLE FOR HY-9674 CONTROL INPUTS

| $\mathbf{C E}$ | $\overline{\mathbf{C S}}$ | $\mathbf{R} / \overline{\mathbf{C}}$ | $\mathbf{1 2 / 8}$ | $\mathbf{A O}_{\mathbf{O}}$ | OPERATION |
| :---: | :---: | :---: | :---: | :--- | :--- |
| 0 | X | X | X | X | None |
| X | 1 | X | X | X | None |
| $\mathbf{1}$ | 0 | 0 | X | 0 | Initiate 12 bit conversion |
| 1 | 0 | 0 | X | 1 | Initiate 8 bit conversion |
| 1 | 1 | 0 | X | 0 | Initiate 12 bit conversion |
| 1 | 1 | 0 | X | 1 | Initiate 8 bit conversion |
| 1 | 0 | 1 | X | 0 | Initiate 12 bit conversion |
| 1 | 0 | 1 | X | 1 | Initiate 8 bit conversion |
| 1 | 0 | 1 | 1 | X | Enable 12 bit Output |
| 1 | 0 | 1 | 0 | 0 | Enable 8 MSB's Only |
| 1 | 0 | 1 | 0 | 1 | Enable 4 LSB's Plus 4 |
|  |  |  |  |  | Trailing Zeroes |

## Conversion Start

Once a signal is captured by the $\overline{\mathrm{S}} / \mathrm{H}$, conversion may be initiated as shown in Table 1 by a logic transition on any of three inputs: CE, $\overline{C S}$ or $R / \bar{C}$. The last of the three to reach the correct state starts the conversion, so one, two or all three may be dynamically controlled. The nominal delay from each is the same, and if necessary, all three may change state simultaneously. To assure that a particular input controls the start of conversion, the other two should be set up at least 50 ns earlier, however. See the HY-9674 Timing Specifications, Convert Mode.

This variety of HY-9674 control modes allows a simple interface in most system applications. The Convert Start timing relationships are illustrated in Figure 8.

The output signal STS indicates status of the converter by going high only while a conversion is in progress. While STS is high, the output buffers remain in a high impedance state and data cannot be read. Also, an


FIGURE 8. CONVERT START TIMING
additional Start Convert will not reset the converter or reinitiate a conversion while STS is high. (However, if $A_{0}$ changes state after a conversion begins, an additional Start Convert signal will latch the new state of $A_{0}$, possibly causing a wrong cycle length (8 vs 12 bits) for that conversion).

## Reading The Output Data

The output data buffers remain in a high impedance state until four conditions are met: $\mathrm{R} / \overline{\mathrm{C}}$ high, STS low, CE high and $\overline{\mathrm{CS}}$ low. At that time, data lines become active according to the state of inputs $12 / \overline{8}$ and $A_{0}$. Timing constraints are illustrated in Figure 9.

The $12 / \overline{8}$ input will be tied high or low in most applications, though it is fully TTL/CMOS compatible. With $12 / \overline{8}$ high, all 12 output lines become active simultaneously, for interface to a 12 or 16 bit data bus. The $A_{O}$ input is ignored.

With $12 / \overline{8}$ low, the output is organized in two 8 bit bytes, selected one at a time by $A_{O}$. This allows an 8 bit data bus to be connected as shown in Figure 10. $A_{0}$ is usually tied


FIGURE 9. READ CYCLE TIMING
to the least significant bit of the address bus, for storing the HY-9674 output in two consecutive memory locations. (With $A_{0}$ low, the 8 MSB's only are enabled. With $A_{0}$ high, 4 MSB's are disabled, bits 4 through 7 are forced to zero, and the 4 LSB's are enabled). This two byte format is considered "left justified data", for which a decimal (or binary!) point is assumed to the left of byte 1 :

BYTE 1


Further, $A_{0}$ may be toggled at any time without damage to the converter. Break-before-make action is guaranteed between the two data bytes, which assures that the outputs strapped together in Figure 10 will never be enabled at the same time.

A read operation usually begins after the conversion is complete and STS is low. For earliest access to the data however, the read should begin no later than (tDD ${ }^{+} \mathrm{t} H \mathrm{H}$ ) before STS goes low. See Figure 9.

## HY-9674 ADC Timing Specifications at +250C *

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CONVERT MODE |  |  |  |  |  |
| tDSC <br> thec <br> tsSC <br> tHSC <br> tSRC <br> thRC <br> tsAC <br> thac <br> tc | STS Delay from CE <br> CE Pulse Width <br> $\overline{C S}$ to CE Setup <br> $\overline{\mathrm{CS}}$ Low during CE High <br> R/ $\bar{C}$ to CE Setup <br> R/C Low during CE High <br> $A_{0}$ to CE Setup <br> AO Valid during CE High <br> Conversion Time, 12-Bit Cycle** <br> 8-Bit Cycle** | $\begin{array}{r} 50 \\ 50 \\ 50 \\ 50 \\ 50 \\ 0 \\ 50 \\ 9 \\ 6 \end{array}$ | $\begin{array}{r} 100 \\ 30 \\ 20 \\ 20 \\ 0 \\ 20 \\ 0 \\ 20 \\ 12 \\ 8 \end{array}$ | $200$ $\begin{aligned} & 15 \\ & 10 \end{aligned}$ | ns ns ns ns ns ns ns ns $\mu \mathrm{s}$ $\mu \mathrm{s}$ |
| READ MODE |  |  |  |  |  |
| tDD <br> thD <br> thL <br> tSSR <br> tSRR <br> tSAR <br> tHSR <br> tHRR <br> thAR <br> thS | Access Time from CE Data Valid after CE Low Output Float Delay $\overline{C S}$ to CE Setup R/ $\bar{C}$ to CE Setup $A_{0}$ to CE Setup CS Valid after CE Low R/C High after CE Low Ao Valid after CE Low ST-S Delay after Data Valid | $\begin{array}{r} 25 \\ 50 \\ 0 \\ 50 \\ 0 \\ 0 \\ 50 \\ 100 \end{array}$ | 75 35 100 0 0 25 0 0 0 | 150 <br> 150 <br> 600 | ns ns ns ns ns ns ns ns ns ns |

* Time is measured from $50 \%$ level of digital transitions.
** Tmin to Tmax


FIGURE 10. INTERFACE TO AN 8-BIT DATA BUS

## Features

- Pin for Pin Replacement for the Industry Standard 574 A/D Converter
- Sample-and-Hold Circuit Added for Improved Performance
- Sample-and-Hold Controlled Internally - Operation is Transparent to the User
- 12- or 8-Bit Resolution Modes, Software Selectable
- Permits Faster Measurements when Inputs are Changing Quickly and Resolution is not as Important - Full 12-bit Resolution Available when Inputs Settle
- Throughput Rate 12-bit......................... 43kHz ( $23.2 \mu \mathrm{~s}$ )
(Typical) 8-bit. $\qquad$ $65 \mathrm{kHz}(15.3 \mu \mathrm{~s})$
- Successive Approximation A/D Converter
- Full 8-, 12-, or 16-Bit Microprocessor Bus Interface
- 150ns Bus Access Time
- Plastic 28-Pin Dual-in-Line Package (DIP) for Commercial and Industrial Temperature Ranges; Hermetic Ceramic Package for Military Range

HY-94741

- 10 V Input Range (Bipolar \& Unipolar)

HY-94742

- 20V Bipolar Input Range


## Applications

- Process Control Systems
- Precision Industrial Data Acquisition Systems
- Electronic Test and Scientific Instrumentation


## Functional Diagram



## Description

The HY-9474x is a complete 12-bit Sampling Analog-to-Digital Converter, pin- and functionally-compatible with the popular 574 A/D Converter. A high performance Track-and-Hold Amplifier has been integrated into the 28-pin 574 package to provide accuracy and repeatability when sampling rapidly changing signals. Analog input circuits can now enjoy the benefits of a Track-and-Hold without the need for redesign, because the HY-9474x is a direct replacement for the 574 A/D.

The Track-and-Hold feature is transparent to the user, and requires no special considerations. The HY-9474x is operated exactly like a plain 574 A/D, with the T/H function being controlled internally.

## A/D Section

The Analog-to-Digital (A/D) section uses the proven HI-574A, including a +10 V reference, clock, three-state outputs and a digital interface for microprocessor control. Successive approximation conversion is performed by two monolithic dice (bipolar analog and CMOS digital) housed in the 28-pin package.

## T/H Section

The Track-and-Hold (T/H or S/H) section uses the Harris HA-2420 chip, consisting of a high performance operational amplifier, an ultra-low leakage analog switch and a MOSFET-input amplifier to drive the A/D. A hold capacitor is included inside the package, and none is required externally. The T/H is configured for non-inverting unity gain.

## Process

The $T / H$ and the $A / D$ bipolar chip feature the Harris Dielectric Isolation process which minimizes stray capacitance for enhanced AC performance. Also, parasitic SCRs are eliminated, providing latch-free operation. The CMOS digital chip of the A/D uses the Harris Self-Aligned Junction Isolation (SAJI) process.

## Input Ranges

The HY-9474x offers the most popular unipolar and bipolar input ranges, as shown below:

HY-9474x INPUT VOTAGE RANGES

| MODEL <br> NUMBER | BIPOLAR <br> RANGE | UNIPOLAR <br> RANGE |
| :---: | :---: | :---: |
| HY-94741 | -5 to +5V | 0 to +10V |
| HY-94742 | -10 to +10V | 0 to 10V (11 Bits) |

NOTE:
The T/H curcuit used in the HY-9474x cannot tolerate input voltages which exceed the power supply, so the 0 to +20 V input range available on the 574 A/D is not supported by the HY-9474x.

## Temperature Grades

The HY-9474x will be available initially in Commercial ( 0 to $+75^{\circ} \mathrm{C}$ ) and Industrial ( -40 to $+85^{\circ} \mathrm{C}$ ) temperature grades. A grade is also being developed for the military temperature range $\left(-55\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$.

## Power Requirements

Power requirements are +5 V and $\pm 15 \mathrm{~V}$ with typical dissipation of 700 mW .

## Package

All models are packaged in a 28 -pin DIP with 600 mil row centers. Plastic packages are used for commercial and industrial grades. Ceramic hermetic packages will be used for the military temperature grade.

## Pinout

TOP VIEW

| +5V SUPPLY VLOGIC 1 | 28 | STATUS, STS |
| :---: | :---: | :---: |
| DATA MODE SEL 12/8] 2 | 27 | DB11 MSB |
| CHIP SEL. $\overline{C S}$ - 3 | 26 | $\square \mathrm{DB10}$ |
| BYTE ADDR/SHORT CYCLE. A0 4 | 25 | D89 |
| READ/CONVERT, R/C 5 | 24 | D88 |
| CHIP ENABLE, CE 6 | 23 | $\square$ DB7 |
| +15V SUPPLY, VCC 7 | 22 | - DB6 |
| +10V REF, REF OUT $\square 8$ | 21 | $\square$ DB5 |
| ANALOG COMMON, AC 09 | 20 | D84 |
| REF INPUT, REF IN 10 | 19 | DB3 |
| -15V SUPPLY, VEE 11 | 18 | DB2 |
| BIPOLAR OFFSET: BIP OFF 12 | 17 | DB1 |
| 10V SPAN INPUT. 10 V IN 13 | 16 | DBO LSB |
| 20V SPAN INPUT, 20V In 14 | 15 | DIG COMMON. OC |

Package


PRELIMINARY

## Features

- Complete Multi-Channel Data Acquisition System in a Single Module
- Companion to the HY-98C86 Microprocessor Module
- Input Multiplexer
- 16 channels pseudo differential or 8 channels differential
- input overvoltage protection
- multiplexer expansion pins provided
- channel select word latched in internal control register
- Precision Instrumentation Amplifier (IA)
- resistor programmable gains from 1 to 1000
- Programmable Gain Amplifier (PGA)
- software controllable gains: $1,2,4,8,128,256$, 512, 1024
- uncommitted output - filtering or waveshaping can be inserted
- gain select word latched in internal control register
- Track-and-Hold (T/H)
- self contained - no external capacitor required
- low droop rate
- low apperture uncertainty
- uncommitted output
- Analog-to-Digital Converter (A/D)
- 12 bit resolution
- 8 bit mode for high speed measurements
- 10 V and 20 V input ranges
- bipolar and unipolar conversion modes
- no missing codes over temperature
- bus interface for $\mathbf{8 M H z}$ systems ( 8 or 16 bit)
- Precision 10V Reference with 10mA Drive Capability
- Bi-directional 8 Bit Data Bus Interface
- input control register for channel and gain selection
- two 8 bit data registers for high and low byte of A/D output
- Interrupt Output Line to Tell Microprocessor When Data is Available
- "Lost Data" Flag Tells When Data Has Not Been Read Before Next Conversion is Completed
- Temperature Grades Offered

Military ( -55 to $+125^{\circ} \mathrm{C}$ )
Industrial ( -40 to $+85^{\circ} \mathrm{C}$ )
Commercial ( 0 to $+75^{\circ} \mathrm{C}$ )

## Applications

- Avionics
- Portable Data Acquisition Systems
- Process Control
- Robotics


## Functional Diagram


Product Index ..... 6-2
Ordering Information ..... 6-3
Standard Products
Packaging Availability ..... 6-3
Selection Guide ..... 6-4
Product Information ..... 6-5

## Product Index



## Ordering Information

HARRIS PRODUCT CODE EXAMPLE


1 - Dual-In-Line, Ceramic
2 - Metal Can
3 - Dual-In Line, Plastic
4 - Leadless Carriers (LCC)
LCC Hybrid
7 - Mini-DIP, Ceramic
0 - Chip Form

* Special high temperature testing available availability.

Standard Products Packaging Availability

| PACKAGE | $\begin{gathered} \text { PLASTIC } \\ \text { DIP } \end{gathered}$ | $\begin{gathered} \text { CERAMIC } \\ \text { DIP } \end{gathered}$ |  |  |  | SURFACE MOUNT LCC |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TEMPERATURE | -5 | -2 | -4 | -5 | -8 | -8 |
| DEVICE NUMBER |  |  |  |  |  |  |
| DIGITAL TO ANALOG |  |  |  |  |  |  |
| HI-562A |  | $x$ |  | x | $x$ | x |
| HI-565A |  | x |  | X | x |  |
| HI-5610. |  | $x$ |  | x | x |  |
| HI-5618A |  | x |  | x | x |  |
| HI-5618B |  | X |  | X | x |  |
| HI-5660 |  | x |  | x | x |  |
| HI-5660A |  | x |  | X | x |  |
| HI-56801 |  |  |  | x |  |  |
| HI-5680V |  |  |  | x |  |  |
| HI-5685AI |  |  | x |  |  |  |
| HI-5685AV |  |  | x |  |  |  |
| HI-5685I |  |  | X |  |  |  |
| HI-5685V |  |  | X |  |  |  |
| HI-56871 |  | x |  |  | $x$ |  |
| HI-5687V |  | X |  |  | x | * |
| HI-5690V |  |  |  | x |  |  |
| HI-5695V |  |  | x |  |  |  |
| HI-5697V |  | x |  |  | x | * |
| HI-5811 | x | x | x | x |  |  |
| HI-7541 |  | x | x | x | x |  |
| HI-DAC16B/16C |  |  |  | X |  |  |

[^11]
## Selection Guide

## D/A CONVERTERS

| Part Number | Features | Resolution (Bits) | Maximum Output Range | $\begin{gathered} \text { Settling } \\ \text { Time to } \\ \pm \mathbf{1 / 2} \text { LSB (Typ.) } \end{gathered}$ | $\begin{gathered} \text { Gain } \\ \text { Error } \\ (\% \text { FSR) } \end{gathered}$ | Differential Non-Linearity (Max. @ $\mathbf{2 5}^{\circ} \mathrm{C}$ ) (LSB) | Intergral Non-Linearity (Max. @ $\mathbf{2 5}^{\circ} \mathrm{C}$ ) (LSB) | Reference Requirements VIN/RIN ( $\mathrm{V} / \Omega$ ) | Supply Voltage Power Dissipation $\dagger$ (V/mW, Typ.) | DIP <br> Package Pin Count | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | -5/-2 | -5/-2 |  |  |  |  |
| HI-562A | Industry <br> Standard | 12 | -2mA | 300ns | $\pm 0.024$ | $\pm 1 / 2$ to $\pm 1 / 4$ | $\pm 1 / 2$ to $\pm 1 / 4$ | +10/20K | +5, -15/280 | 24* | 6-5 |
| HI-565A | +10 V Reference On-Chip | 12 | -2mA | 350ns | $\pm 0.1$ | $\pm 1 / 2$ to $\pm 3 / 4$ | $\pm 1 / 4$ to $\pm 1 / 2$ | $+10 / 20 \mathrm{~K}$ <br> (Internal) | $\pm 15 / 320$ | 24 | 6-10 |
| HI-5610 | High Speed | 10 | -5mA | 85ns | $\pm 0.05$ | $\pm 1 / 2$ | $\pm 1 / 2$ | +10/8K | +5, -15/420 | 24 | 6-17 |
| HI-5618A | High Speed | 8 | $-5 \mathrm{~mA}$ | 65 ns | $\pm 0.78$ | $\pm 1 / 4$ | $\pm 1 / 4$ | +10/8K | +5, -15/330 | 18 | 6-23 |
| HI-5618B | High Speed | 8 | $-5 \mathrm{~mA}$ | 65 ns | $\pm 0.78$ | $\pm 1 / 2$ | $\pm 1 / 2$ | +10/8K | +5, -15/330 | 18 | 6-23 |
| HI-5660 | Low Glitch | 12 | -2mA | 250ns | $\pm 0.1$ | $\pm 3 / 4$ | $\pm 1 / 2$ | +10/20K | $\pm 15 / 230$ | 24 | 6-30 |
| HI-5660A | Low Glitch | 12 | -2mA | 250ns | $\pm 0.1$ | $\pm 1 / 2$ | $\pm 1 / 4$ | +10/20K | $\pm 15 / 230$ | 24 | 6-30 |
| HI-5680V/I | Voltage Current DAC 80. $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 12 | $\begin{aligned} & \pm 10 \mathrm{~V} \\ & -2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 1.5 \mu \mathrm{~s} / \\ & 300 \mathrm{~ns} \end{aligned}$ | $\pm 0.1$ | $\pm 3 / 4$ | $\pm 1 / 2$ | $+6.3 / 12.6 \mathrm{~K}$ <br> (Internal) | +5, $\pm 12 / 320$ | 24 | 6-39 |
| HI-5685V/I | Voltage/Current DAC 80 , $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 12 | $\begin{aligned} & \pm 10 \mathrm{~V} \\ & -2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 1.5 \mu \mathrm{~s} / \\ & 300 \mathrm{~ns} \end{aligned}$ | $\pm 0.1$ | $\pm 3 / 4$ | $\pm 1 / 2$ | $+6.3 / 12.6 \mathrm{~K}$ <br> (Internal) | +5. $\pm 12 / 320$ | 24 | 6-45 |
| HI-5685AV/I | Voltage/Current Low Drift $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 12 | $\begin{aligned} & \pm 10 \mathrm{~V} \\ & -2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 1.5 \mu \mathrm{~s} / \\ & 300 \mathrm{~ns} \end{aligned}$ | $\pm 0.1$ | $\pm 3 / 4$ | $\pm 1 / 2$ | $+6.3 / 12.6 \mathrm{~K}$ <br> (Internal) | +5. $\pm 12 / 320$ | 24 | 6-45 |
| HI-5687V/I | Voltage/Current DAC 80 , $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 12 | $\begin{aligned} & \pm 10 \mathrm{~V} \\ & -2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 1.5 \mu \mathrm{~s} / \\ & 300 \mathrm{~ns} \end{aligned}$ | $\pm 0.1$ | $\pm 3 / 4$ | $\pm 1 / 2$ | $+6.3 / 12.6 \mathrm{~K}$ <br> (Internal) | +5. $\pm 12 / 320$ | 24 * | 6-48 |
| HI-5690V | Fast Settling $\mathrm{V}_{\mathrm{O}}$ : DAC 80 $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 12 | $\pm 10 \mathrm{~V}$ | 750ns | $\pm 0.1$ | $\pm 3 / 4$ | $\pm 1 / 2$ | $+6.3 / 12.6 \mathrm{~K}$ (Internal) | $\pm 12 / 555$ | 24 | 6-51 |
| HI-5695V | Fast Settling $\mathrm{V}_{\mathrm{O}}$ : DAC 80 $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 12 | $\pm 10 \mathrm{~V}$ | 750ns | $\pm 0.1$ | $\pm 3 / 4$ | $\pm 1 / 2$ | $\begin{aligned} & +6.3 / 12.6 \mathrm{~K} \\ & \text { (Internal) } \end{aligned}$ | $\pm 12 / 555$ | 24 | 6-51 |
| HI-5697V | Fast Settling $\mathrm{V}_{\mathrm{O}}$ : DAC 80 $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 12 | $\pm 10 \mathrm{~V}$ | $/^{750 \mathrm{~ns}}$ | $\pm 0.1$ | $\pm 3 / 4$ | $\pm 1 / 2$ | $+6.3 / 12.6 \mathrm{~K}$ <br> (Internal) | $\pm 12 / 555$ | $24 *$ | 6-51 |
| HI-5811 | Voltage Out Latched | 12 | $\pm 10 \mathrm{~V}$ | $3 \mu \mathrm{~s}$ | $\pm 0.1$ | $\pm 1 / 2$ | $\pm 1 / 4$ | $+6.3 / 5.36 \mathrm{~K}$ (Internal) | $\pm 15 / 625$ | 28 | 6-57 |
| HI-7541 | Multiplying: Low Power; CMOS | 12 | 1 mA | 1.0 $\mathrm{s}_{\mathrm{s}} \mathrm{Max}$. | $\pm 0.305$ | $\pm 0.5$ to $\pm 1.0$ | $\pm 0.5$ to $\pm 1.0$ | $\pm 10 / 9 \mathrm{~K}$ | +15/30 Max. | 18 | 6-66 |
| HI-DAC16B | 16 Bit <br> Monolithic | 16 | -2mA | $\begin{gathered} 1.0 \mu \mathrm{~s} \\ (14 \mathrm{Bits}) \end{gathered}$ | $\pm 0.1$ | $\pm 1$ Typ. | $\pm 1.5$ Typ. | +10/10K | $\pm 15 / 465$ | 40 | 6-73 |
| HI-DAC16C | 16 Bit Monolithic | 16 | -2mA | $\begin{aligned} & 1.0 \mu \mathrm{~s} \\ & \text { (14 Bıts) } \end{aligned}$ | $\pm 0.1$ | $\pm 2$ Typ. | $\pm 3$ Typ. | +10/10K | $\pm 15 / 465$ | 40 | 6-73 |

[^12]$\dagger$ Most supplies can be varied from $\pm 12$ volts to $\pm 15$ volts, please see data sheets for specific information.

## Features

- Output Current $\qquad$ 2mA, F.S.
- Monolithic Construction
- Extremely Fast Settling 300ns To 0.01\% (Typ)
- Low Gain Drift $\pm 10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ (Max)
- Linearity Guaranteed Over Temperature...... $\pm \mathbf{1 / 2}$ LSB
(Max)
- Designed for Minimum Glitches
- Monotonic Over Temperature


## Applications

- CRT Display Generation
- High Speed A/D Converters
- Video Signal Reconstruction
- Waveform Synthesizers
- High Speed Data Acquisition
- High-Rel Applications
- Precision Instruments


## Description

The Harris $\mathrm{HI}-562 \mathrm{~A}$ is the first monolithic digital-to-analog converter to combine both high speed performance and 12-bit accuracy on the same chip. The HI-562A's fast output current settling of 300 ns to $0.01 \%$ is achieved using dielectric isolation processing to reduce internal parasitics for fast rise and fall times during switching. Output glitches are minimized in the HI-562A by incorporating equally weighted current sources switched into an R-2R ladder network for symmetrical turn-ON and turn-OFF switching times. This creates within the chip a very uniform and constant thermal distribution for excellent linearity and also completely eliminates thermal transients during switching. High stability thin film resistor processing together with laser trimming provide the $\mathrm{HI}-562 \mathrm{~A}$ with guaranteed 12-bit linearity to within $\pm 1 / 2$ LSB maximum at $+25^{\circ} \mathrm{C}$ for -4 and -5 parts and to within $\pm 1 / 4$ LSB maximum at $+25^{\circ} \mathrm{C}$ for -2
and -8 parts. The HI-562A is recommended as a replacement for higher cost hybrid and modular units for increased reliability and accuracy in applications such as CRT displays, precision instruments and data acquisition systems requiring throughput rates as high as 3.3 MHz for full range transitions. Its small size makes it an ideal choice as the heart of high speed A/D converter designs or as a building block in high speed or high resolution industrial process control systems. The HI-562A is also ideally suited for aircraft and space instrumentation where operation over a wide temperature range is required.

The HI-562A is offered in commercial, industrial and military grades. For additional Hi-Rel screening including 160 hour burn-in specify the " -8 " suffix. All are available in a hermetically sealed 24 -lead dual-in-line package.

## Pinout



For LCC $\vdash$ inout see page 6 .

## Schematic



## Absolute Maximum Ratings (Referred to Ground) ${ }^{1}$

| Power Supply Inputs | Operating Temperature Range |
| :---: | :---: |
| Vps+ $\qquad$ $+20 \mathrm{~V}$ | HI-562A-2 ...................... -550 C to $+125^{\circ} \mathrm{C}$ |
| Vps- ................................................ -20V |  |
| VREF (High) .................................. $\pm 16.5 \mathrm{~V}$ | HI-562A-5 ............................ $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| Digital Inputs | HI-562A-8 ....................... -550 ${ }^{\circ}$ to $+125^{\circ} \mathrm{C}$ |
| Bits 1-12 (TTL). <br> $-1 \mathrm{~V},+7.5 \mathrm{~V}$ <br> Bits 1-12 (CMOS) <br> CMOS/TTL LOgic Sel..... <br> $-1 \mathrm{~V}, \mathrm{~V}_{\mathrm{ps}}{ }^{+}$ | Storage Temperature Range .............. $650^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Outputs |  |
| Pins 7, 8, 10, 11 ................................. $\pm \mathrm{V}_{\text {ps }}$ |  |
| Pin 9 .......................................... $+\mathrm{V}_{\text {ps }},-5 \mathrm{~V}$ |  |
| wer Dissipation |  |
| Pd, Package (Ceramic DIP) ............ 2000mW* | -Derate $20 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$ |

 unless otherwise noted)


| PARAMETER | CONDITIONS | HI-562A-2/HI-562A-8 |  |  | HI-562A-4/HI-562A-5 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Major Carry Transient <br> Peak Amplitude <br> Settling Time to 90\% Complete | $\begin{aligned} & \text { From } 011 \ldots 1 \text { to } 100 \ldots 0 \\ & \text { or } 100 \ldots 0 \text { to } 011 \ldots 1 \end{aligned}$ | , | 0.7 35 | : |  | 0.7 35 |  | $\begin{gathered} \mathrm{mA} \\ \mathrm{~ns} \end{gathered}$ |
| $\begin{aligned} & \text { Power Supply Sensitivity (3) } \\ & \text { Unipolar Offset } \\ & \mathrm{V}_{\mathrm{ps}^{+}} \text {@ }+5 \mathrm{~V} \text { or }+15 \mathrm{~V} \\ & \mathrm{Vps}^{-} @-15 \mathrm{~V} \\ & \text { Bipolar Offset } \\ & \mathrm{V}_{\mathrm{ps}^{+}} @ 5 \mathrm{~V} \text { or }+15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{ps}^{-}} \text {@ }-15 \mathrm{~V} \\ & \text { Gain } \\ & \mathrm{V}_{\mathrm{ps}}+@+5 \mathrm{~V} \text { or }+15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{ps}-} @-15 \mathrm{~V} \end{aligned}$ | All Bits OFF <br> All Bits OFF, Bipolar mode <br> All Bits ON |  | $\begin{aligned} & \pm 0.5 \\ & \pm 0.5 \\ & \pm 1.5 \\ & \pm 1.5 \end{aligned}$ | $\begin{aligned} & \pm 3.5 \\ & \pm 7.5 \end{aligned}$ | $\because$ | $\begin{aligned} & \pm 0.5 \\ & \pm 0.5 \\ & \pm 1.5 \\ & \pm 1.5 \end{aligned}$ | $\pm 3.5$ $\pm 7.5$ | $\begin{gathered} \mathrm{ppm} \text { of } \\ \text { FSR/\%Vps } \end{gathered}$ |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Output Current Unipolar Bipolar |  | $\begin{aligned} & -1.6 \\ & \pm 0.8 \\ & \hline \end{aligned}$ | $\begin{array}{r} -2.0 \\ \pm 1.0 \\ \hline \end{array}$ | $\begin{gathered} -2.4 \\ \pm 1.2 \end{gathered}$ | $\begin{aligned} & -1.6 \\ & \pm 0.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & -2.0 \\ & \pm 1.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} -2.4 \\ \pm 1.2 \\ \hline \end{array}$ | mA |
| Resistance |  |  | 2K |  |  | 2K |  | ohms |
| Capacitance |  |  | 20 |  |  | 20 |  | pF |
| Output Voltage Ranges Unipolar <br> Bipolar | Using external op amp and internal scaling resistors. See Figure 1 and Table 1 for connections | \% | $\begin{gathered} 0 \text { to }+5 \\ 0 \text { to }+10 \\ \pm 2.5 \\ \pm 5 \\ \pm 10 \\ \hline \end{gathered}$ | $\cdots$ |  | $\begin{gathered} 0 \text { to }+5 \\ 0 \text { to }+10 \\ \pm 2.5 \\ \pm 5 \\ \pm 10 \\ \hline \end{gathered}$ |  | V |
| Compliance Limit (3) |  | -3 |  | +10 | -3 |  | +10 | V |
| Compliance Voltage (3) | Over full temp. range |  | $\pm 1.0$ |  |  | $\pm 1.0$ |  | V |
| Output Noise | 0.1 to 10 Hz (All Bits ON) 0.1 to 5 MHz (All Bits ON) |  | $\begin{gathered} 30 \\ 100 \end{gathered}$ |  |  | $\begin{gathered} 30 \\ 100 \end{gathered}$ |  | $\mu \mathrm{V}$ (p-p) |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{V}_{\mathrm{ps}^{+}(7)} \\ & \mathrm{V}_{\mathrm{ps}^{-}} \end{aligned}$ | Over full temp. range | $\begin{gathered} 4.5 \\ -13.5 \\ \hline \end{gathered}$ | $\begin{gathered} 5 \\ -15 \\ \hline \end{gathered}$ | $\begin{array}{r} 16.5 \\ -16.5 \\ \hline \end{array}$ | $\begin{array}{r} 4.75 \\ -13.5 \\ \hline \end{array}$ | $\begin{gathered} 5 \\ -15 \\ \hline \end{gathered}$ | $\begin{array}{r} 16.5 \\ -16.5 \\ \hline \end{array}$ | V |
| $\begin{aligned} & \mathrm{pps}^{+}(5) \\ & \mathrm{pps}^{-}(5) \\ & \hline \end{aligned}$ | All Bits ON or OFF in either TTL or CMOS mode $\left(25^{\circ} \mathrm{C}\right.$ ) |  | $\begin{gathered} 8 \\ 16 \end{gathered}$ | $\begin{aligned} & 15 \\ & 23 \end{aligned}$ |  | $\begin{gathered} 8 \\ 16 \end{gathered}$ | $\begin{aligned} & 15 \\ & 23 \end{aligned}$ | mA |
| $\mathrm{Pps}^{+}(5)$ $\mathrm{ps}^{-5}$ | Same as above except over full temp. range |  | $\begin{aligned} & 11 \\ & 20 \end{aligned}$ | $\begin{aligned} & 20 \\ & 30 \end{aligned}$ |  | $\begin{aligned} & 11 \\ & 20 \end{aligned}$ | $\begin{aligned} & 20 \\ & 30 \end{aligned}$ | mA |
| Power Dissipation | $\begin{gathered} \mathrm{V}_{\mathrm{ps}^{+}}=+5 \mathrm{~V}\left(25{ }^{\circ} \mathrm{C}\right) \\ \mathrm{V}_{\mathrm{ps}^{-}}=-15 \mathrm{~V} \end{gathered}$ |  | 280 | 420 |  | 280 | 420 | mW |

## NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these condiitons is not necessarily implied.
2. $\mathrm{V}_{\mathrm{ps}}{ }^{+}$tolerance is $\pm 10 \%$ for $\mathrm{HI}-562 \mathrm{~A}-2,-8$, and $\pm 5 \%$ for $\mathrm{HI}-562 \mathrm{~A}-4,-5$.
3. See Definitions.
4. FSR is "full scale range" and is 20 V for $\pm 10 \mathrm{~V}$ ranges, 10 V for $\pm 5 \mathrm{~V}$ ranges, etc., or $2 \mathrm{~mA}( \pm 20 \%)$ for current output.
5. After 30 seconds warm-up.
6. Using an external op amp with internal span resistors and specified external trim resistors in place of potentiometers R1 and R2. Errors are adjustable to zero using R1 and R2 potentiometers. (See Operating Instructions Figure 2.)
7. The $\mathrm{HI}-562 \mathrm{~A}$ is designed for $\mathrm{V}_{\mathrm{ps}^{+}}=5 \mathrm{~V}$, but $+4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{ps}^{+}} \leq 16.5 \mathrm{~V}$ may be connected if convenient. (For $\mathrm{V}_{\mathrm{ps}^{+}}$above +5 V , there is an increase in power dissipation but little change in performance.

## Die Characteristics

Transistor Count ..... 150
Die Size ..... $103 \times 209$ milsThermal Impedance
$\qquad$$\theta \mathrm{jc}$......................................................................150C/W
Tie Substrate to

$\qquad$
VREF Lo (Analog Ground)
Process .Bipolar-DI

## Definitions of Specifications

## Digital Inputs

The HI-562A accepts digital input codes in binary format and may be user connected for any one of three binary codes: Straight Binary, Two's Complement, or Offset Binary (see Operating Instructions).

| DIGITAL INPUT | ANALOG OUTPUT |  |  |
| :---: | :---: | :---: | :---: |
|  | Straight Binary | Offset Binary | Two's Complement* |
| MSB LSB |  |  |  |
| 000... 000 | Zero | -FS (Full Scale) | Zero |
| 100... 000 | 1/2 FS | Zero | -FS |
| 111... 111 | +FS - 1 LSB | + FS - 1 LSB | 1/2 FS - 1 LSB |
| 011... 111 | 1/2 FS-1 LSB | Zero-1 LSB | +FS - 1 LSB |
| *Invert MSB with external inverter to obtain Two's Complement Coding |  |  |  |

## Accuracy

INTEGRAL NONLINEARITY-The maximum deviation of the actual transfer characteristic from an ideal straight line. The ideal line is positioned according to "end-point linearity" for D/A converter products from Harris Semiconductor, i.e. the line is drawn between the end-points of the actual transfer characteristic (codes $00 \ldots 0$ and $11 \ldots 1$ ).
DIFFERENTIAL NONLINEARITY-The difference between one LSB and the output voltage change corresponding to any two consecutive codes. A Differential Nonlinearity of $\pm 1$ LSB or less guarantees monotonicity.

MONOTONICITY-The property of a D/A converter's transfer function which guarantees that the output derivative will not change sign in response to a sequence of increasing (or decreasing) input codes. That is, the only output response to a code change is to remain constant, increase for increasing code, or decrease for decreasing code.

## Settling Time

That interval between application of a digital step input, and final entry of the analog output within a specified window about the settled value. Harris Semiconductor usually specifies a unipolar 10 V full scale step, to be measured from $50 \%$ of the input digital transition, and a window of $\pm 1 / 2$ LSB about the final value. The device output is then rated according to the worst (longest settling) case: low to high, or high to low.

## Drift

GAIN DRIFT-The change in full scale analog output over the specified temperature range expressed in parts per million of full scale range per ${ }^{\circ} \mathrm{C}$ (ppm of FSR/ ${ }^{\circ} \mathrm{C}$ ). Gain error is measured with respect to $+25^{\circ} \mathrm{C}$ at high $\left(\mathrm{TH}_{\mathrm{H}}\right)$ and low ( $T_{L}$ ) temperatures. Gain drift is calculated for both high ( $T_{H}-25^{\circ} \mathrm{C}$ ) and low ( $+25^{\circ} \mathrm{C}-T_{L}$ ) ranges by dividing the gain error by the respective change in temperature. The specification is the larger of the two representing worst case drift.

OFFSET DRIFT-The change in analog output with all bits OFF over the specified temperature range expressed in parts per million of full scale range per ${ }^{\circ} \mathrm{C}$ ( ppm of FSR / ${ }^{\circ} \mathrm{C}$ ). Offset error is measured with respect to +250 C at high ( $\mathrm{TH}_{\mathrm{H}}$ ) and low ( $\mathrm{T}_{\mathrm{L}}$ ) temperatures. Offset Drift is calculated for both high ( $T_{H}-25^{\circ} \mathrm{C}$ ) and low ( $+25{ }^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}$ ) ranges by dividing the offset error by the respective change in temperature. The specification given is the larger of the two, representing worst-case drift.

## Power Supply Sensitivity

Power Supply Sensitivity is a measure of the change in gain and offset of the D/A converter resulting from a change in $-15 \mathrm{~V},+5 \mathrm{~V}$ or +15 V supplies. It is specified under DC conditions and expressed as parts per million of full scale range per percent of change in power supply (ppm of FSR/\%).

## Compliance

Compliance voltage is the maximum output range for which specified accuracy limits are guaranteed. Compliance limit implies functional operation only and makes no claims to accuracy.

## Glitch

A glitch on the output of a D/A converter is a large transient spike resulting from unequal internal ON-OFF switching times. Worst case glitches usually occur at half-scale or the major carry code transition from 011... 1 to $100 \ldots 0$ or vice versa. For example, if turn ON is greater than turn OFF for $011 \ldots 1$ to $100 \ldots 0$, an intermediate state of $000 \ldots 0$ exists, such that, the output momentarily glitches toward zero output. Matched switching times and fast switching will reduce glitches considerably.

## Operating Instructions

## Decoupling and Grounding

For best accuracy and high frequency performance, the grounding and decoupling scheme shown in Figure 1 should be used. Decoupling capacitors should be connected close to the $\mathrm{HI}-562 \mathrm{~A}$ (preferably to the device pins) and should be tantalum or electrolytic bypassed with ceramic types for best high frequency noise rejection.


FIGURE 1.

## Unipolar and Bipolar Voltage Output Connections

CONNECTIONS—Using an external resistive load, the output compliance should not exceed $\pm 1 \mathrm{~V}$ to maintain specified accuracy. For higher output voltages, accuracy can be maintained by using an external op amp and the internal span resistors as shown in Figure 2 and defined in Table 1 for unipolar and bipolar modes.


* For TTL and DTL compatibility, connect +5 V to pin 1 and tie pin 2 to pin 12. For CMOS compatibility, connect digital power supply ( $9.5 \mathrm{~V} \leq \mathrm{VDD}$ $\leq+12 \mathrm{~V}$ ) to pin 1 and short pin 2 to pin 1.
** Bias resistor, RB, should be chosen to equalize op amp offset voltage due to bias current. Its value is calculated from the parallel combination of the current source output resistance (2K) and the op amp feedback resistor. See Table 1 for values of RB.

Table 1

|  | OUTPUT RANGE | CONNECTIONS |  |  |  | BIAS ( $\mathrm{R}_{\mathrm{B}}$ ) RESISTOR |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \text { Pin } 7 \\ \text { to } \end{gathered}$ | $\begin{gathered} \text { Pin } 8 \\ \text { to } \end{gathered}$ | $\begin{aligned} & \text { Pin } 10 \\ & \text { to } \end{aligned}$ | $\begin{gathered} \text { Pin } 11 \\ \text { to } \end{gathered}$ |  |
| Unipolar | 0 to +10 V | N.C. | N.C. | A | N.C. | 1.43K |
| Mode | 0 to +5 V | N.C. | N.C. | A | 9 | 1.11K |
|  | $\pm 10 \mathrm{~V}$ | D | 9 | N.C. | A | $760 \Omega$ |
|  | $\pm 5 \mathrm{~V}$ | D | 9 | A | N.C. | $840 \Omega$ |
|  | $\pm 2.5 \mathrm{~V}$ | D | 9 | A | 9 | $766 \Omega$ |

## External Gain and Zero Calibration (See Figure 2)

The input reference resistor ( 20 K nominal) and bipolar offset resistors shown in Figure 2 are both intentionally set low by $50 \Omega$ to allow the user to externally trim-out initial errors to a very high degree of precision. The adjustments are made in the voltage output mode using an external op amp as current-to-voltage converter and the HI-562A internal scaling resistors as feedback elements for optimum accuracy and temperature coefficient. For best accuracy over temperature, select an op amp that has good front-end temperature coefficients such as the HA-2600/2605 with offset voltage and offset current tempco's of $5 \mu \mathrm{~V} / \mathrm{O}^{\circ} \mathrm{C}$ in $1 \mathrm{nA} /{ }^{\circ} \mathrm{C}$, respectively. For high speed voltage mode applications where fast settling is required, the HA-2510/2515 is recommended for better than $1.5 \mu$ s settling to $0.01 \%$. Using either one, potentiometer $\mathrm{R}_{3}$ conveniently nulls unipolar offset plus op amp offset in one operation (for HA-2510/2515 and HA-2600/2605 use $\mathrm{R}_{3}=20 \mathrm{~K}$ and 100K, respectively). For bipolar mode operation, $\mathrm{R}_{3}$ should be used to null op amp offset to optimize its tempco (i.e., short 9 to $A$ and adjust $\mathrm{R}_{3}$ for zero before calibrating in bipolar mode). The gain and bipolar offset adjustment range using $100 \Omega$ potentiometers is $\pm 12$ LSB and $\pm 25$ LSB respectively. If desired, the potentiometers can be replaced with fixed $50 \Omega$ (1\%) resistors resulting in an initial gain and bipolar offset accuracy of typically $\pm 1 / 2$ LSB.

| UNIPOLAR CALIBRATION |  |
| :---: | :---: |
| Step 1: Unipolar Offset <br> - Turn all bits OFF <br> - Adjust R3 for zero volts output <br> Step 2: Gain <br> - Turn all bits ON <br> - Adjust R2 for an output of FS - 1 LSB That is, adjust for: <br> 9.9976 V for 0 V to +10 V range <br> 4.9988 V for 0 V to +5 V range |  |
| BIPOLAR CALIBRATION |  |
| Step 1: Bipolar Offset <br> - Turn all bits OFF <br> - Adjust R1 for an output of: -10 V for $\pm 10 \mathrm{~V}$ range -5 V for $\pm 5 \mathrm{~V}$ range -2.5 V for $\pm 2.5 \mathrm{~V}$ range |  |
| Step 2: | ain <br> - Turn bit 1 (MSB) ON; all other <br> - Adjust R2 for zero volts output |

## FEATURES

- DAC AND REFERENCE ON A SINGLE CHIP
- PIN COMPATIBLE WITH AD565A
- VERY HIGH SPEED: SETTLES TO $1 / 2$ LSB IN 250 ns , MAX. FULL SCALE SWITCHING TIME 30ns, TYP.
- GUARANTEED FOR OPERATION WITH $\pm 12 \mathrm{~V}$ SUPPLIES
- MONOTONICITY GUARANTEED OVER TEMPERATURE
- 1/2 LSB MAX NONLINEARITY GUARANTEED OVER TEMPERATURE
- LOW GAIN DRIFT (MAX, DAC PLUS REFERENCE)
- LOW POWER DISSIPATION


## APPLICATIONS

- CRT DISPLAYS
- HIGH SPEED A/D CONVERTERS
- SIGNAL RECONSTRUCTION
- WAVEFORM SYNTHESIS


## DESCRIPTION

The $\mathrm{HI}-565 \mathrm{~A}$ is a fast, 12 bit current output, digital to analog converter. The monolithic chip includes a precision voltage reference, thin-film R-2R ladder, reference control amplifier and twelve high-speed bipolar current switches.

The Harris Semiconductor dielectric isolation process provides latchfree operation while minimizing stray capacitance and leakage currents, to produce an excellent combination of speed and accuracy. Also, ground currents are minimized to produce a low and constant current through the ground terminal, which reduces error due to code-dependent ground currents.

HI-565A dice are laser trimmed for a maximum integral nonlinearity error of $\pm 1 / 4$ LSB at $+25^{\circ} \mathrm{C}$. In addition, the low noise buried zener reference is trimmed both for absolute value and minimum temperature coefficient.

The HI-565A is offered in both commercial and military grades. For additional Hi-Rel screening including 160 hour burn-in, specify the " -8 " suffix. See Ordering Information.

Package is a 24 pin side-brazed ceramic DIP. Power dissipation is typically 250 mW , with $\pm 15 \mathrm{~V}$ supplies.
PINOUT

## ABSOLUTE MAXIMUM RATINGS*

| VCC to Power Ground | 0 V to +18 V | 10V Span R to Reference Ground | $\pm 12 \mathrm{~V}$ |
| :--- | ---: | :--- | ---: |
| VEE to Power Ground | 0 V to -18 V | 20 V Span R to Reference Ground | $\pm 24 \mathrm{~V}$ |
| Voltage on DAC Output (Pin 9) | -3 V to +12 V | Ref Out | Indefinite Short to Power Ground |
| Digital Inputs (Pins $13-24)$ to Power Ground | -1 V to +7.0 V |  | Momentary Short to VCC |
| Ref In to Reference Ground | $\pm 12 \mathrm{~V}$ | Package Power Dissipation | Ceramic (D)* |
| Bipolar Offset to Reference Ground | $\pm 12 \mathrm{~V}$ |  | 1960 mW |

* Absolute maximum ratings are limiting values beyond which the serviceability of the circuit may be impaired.
** Derate $19.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$.

ELECTRICAL CHARACTERISTICS $\left(T_{A}=+250 \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+15 \mathrm{~V}, \mathrm{~V}_{E E}=-15 \mathrm{~V}\right.$, Unless 0 therwise Specified $)$

| MODEL | HI-565AJ, HI-565AS |  |  | HI-565AK, HI-565AT |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| DATA INPUTS (Note 1) (Pins 13 to 24) <br> TTL or 5 V CMOS (TMIN to TMAX) Input Voltage <br> Bit ON Logic " 1 " <br> Bit OFF Logic " 0 " <br> Logic Current (Each Bit) <br> Bit ON Logic " 1 " <br> Bit OFF Logic " 0 " | +2.0 | $\begin{gathered} .01 \\ -2.0 \end{gathered}$ | $\begin{array}{r} +5.5 \\ +0.8 \\ +1.0 \\ +20 \end{array}$ | +2.0 | $\begin{gathered} .01 \\ -2.0 \end{gathered}$ | $\begin{array}{r} +5.5 \\ +0.8 \\ +1.0 \\ +20 \end{array}$ | v <br> $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| RESOLUTION |  |  | 12 |  |  | 12 | Bits |
| OUTPUT <br> Current Unipolar (All Bits On) <br> Bipolar (All Bits on or Off) <br> Resistance (Exclusive of Span Resistors) <br> Offset Unipolar <br> Bipolar (Figure 2, $\mathbf{R}_{3}=$ $50 \Omega$ Fixed) <br> Capacitance <br> Compliance Voltage, TMIN to TMAX | $\begin{aligned} & -1.6 \\ & \pm 0.8 \\ & 1.8 \mathrm{k} \end{aligned}$ | $\begin{gathered} -2.0 \\ \pm 1.0 \\ 2.5 \mathrm{k} \\ 0.01 \\ 0.05 \\ 20 \end{gathered}$ | $\begin{aligned} & -2.4 \\ & \pm 1.2 \\ & 3.2 \mathrm{k} \\ & 0.05 \\ & \\ & 0.15 \\ & +10 \end{aligned}$ | $\begin{aligned} & -1.6 \\ & \pm 0.8 \\ & 1.8 \mathrm{k} \\ & \\ & \\ & -1.5 \end{aligned}$ | $\begin{gathered} -2.0 \\ \pm 1.0 \\ 2.5 \mathrm{k} \\ 0.01 \\ \\ 0.05 \\ 20 \end{gathered}$ | $\begin{aligned} & -2.4 \\ & \pm 1.2 \\ & 3.2 \mathrm{k} \\ & 0.05 \\ & 0.1 \\ & +10 \end{aligned}$ | mA <br> mA <br> $\Omega$ <br> $\%$ of F.S. <br> $\%$ of F.S. <br> pF <br> V |
| $\begin{aligned} & \frac{\text { ACCURACY (Error Relative to }}{\text { Full Scale) }} \\ & \qquad+25^{\circ} \mathrm{C} \\ & \text { TMIN to TMAX }^{\text {M }} \end{aligned}$ |  | $\begin{gathered} \pm 1 / 4 \\ (0.006) \\ \pm 1 / 2 \\ (0.012) \end{gathered}$ | $\begin{gathered} \pm 1 / 2 \\ (0.012) \\ \pm 3 / 4 \\ (0.018) \end{gathered}$ |  | $\begin{gathered} \pm 1 / 8 \\ (0.003) \\ \pm 1 / 4 \\ (0.006) \end{gathered}$ | $\begin{aligned} & \pm 1 / 4 \\ & (0.006) \\ & \pm 1 / 2 \\ & (0.012) \end{aligned}$ | $\begin{gathered} \text { LSB } \\ \text { \% of F.S. } \\ \text { LSB } \\ \text { \% OF F.S. } \end{gathered}$ |
| DIFFERENTIAL NONLINEARITY $+25^{\circ} \mathrm{C}$ |  | $\pm 1 / 2$ | $\pm 3 / 4$ |  | $\pm 1 / 4$. | $\pm 1 / 2$ | LSB |
| TMIN to TMAX | MONOTONICITY GUARANTEED |  |  |  |  |  |  |
| TEMPERATURE COEFFICIENTS <br> With Internal Reference <br> Unipolar Zero <br> Bipolar Zero <br> Gain (Full Scale) <br> Differential Nonlinearity |  | $\begin{gathered} 1 \\ 5 \\ 15 \\ 2 \end{gathered}$ | $\begin{gathered} 2 \\ 10 \\ 40 \end{gathered}$ |  | $\begin{gathered} 1 \\ 5 \\ 10 \\ 2 \end{gathered}$ | $\begin{gathered} 2 \\ 10 \\ 25 \end{gathered}$ | ppm/ ${ }^{\circ} \mathrm{C}$ <br> ppm/ ${ }^{\circ} \mathrm{C}$ <br> ppm/ ${ }^{\circ} \mathrm{C}$ <br> ppm/ ${ }^{\circ} \mathrm{C}$ |
| SETTLING TIME TO $1 / 2$ LSB <br> With High. Z External Load (Note 2) With $75 \Omega$ External Load |  | $\begin{aligned} & 350 \\ & 150 \end{aligned}$ | $\begin{aligned} & 500 \\ & 250 \end{aligned}$ |  | $\begin{aligned} & 350 \\ & 150 \end{aligned}$ | $\begin{aligned} & 500 \\ & 250 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |

SPECIFICATIONS (Continued)

| MODEL | HI-565AJ, HI-565AS |  |  | HI-565AK, HI-565AT |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| FULL SCALE TRANSITION (From 50\% of Logic Input to $90 \%$ of Analog Output) <br> Rise Time <br> Fall Time |  | $\begin{aligned} & 15 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 50 \end{aligned}$ |  | $\begin{aligned} & 15 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 50 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  | $\begin{gathered} 0 \\ -55 \\ -65 \\ -25 \end{gathered}$ |  | $\begin{gathered} +75 \\ +125 \\ +150 \\ +150 \end{gathered}$ | $\begin{gathered} 0 \\ -55 \\ -65 \\ -25 \end{gathered}$ |  | $\begin{aligned} & +75 \\ & +125 \\ & + \\ & +150 \\ & +150 \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & \mathrm{OC} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| POWER REQUIREMENTS <br> ${ }^{1} \mathrm{CC},+11.4$ to +16.5V DC <br> IEE, -11.4 to -16.5V DC |  | $\begin{array}{r} 9.0 \\ -9.5 \end{array}$ | $\begin{array}{r} 11.8 \\ -14.5 \end{array}$ |  | $\begin{gathered} 9.0 \\ -9.5 \end{gathered}$ | $\begin{array}{r} 11.8 \\ -14.5 \end{array}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| POWER SUPPLY GAIN SENSITIVITY <br> (Note 3) $\begin{aligned} & V_{C C}=+11.4 \text { to }+16.5 \mathrm{VDC} \\ & V_{E E}=-11.4 \text { to }-16.5 \mathrm{VDC} \end{aligned}$ |  | $3$ $15$ | 10 25 |  | 3 <br> 15 | 10 $25$ | ppm of F.S. $\%$ ppm of F.S.1\% |
| $\begin{aligned} & \text { PROGRAMMABLE OUTPUT } \\ & \hline \text { RANGES (See Table 1) } \end{aligned}$ |  | $\begin{aligned} & \text { to }+5 \\ & 5 \text { to }+2.5 \\ & \text { to }+10 \\ & 5 \text { to }+5 \\ & 0 \text { to }+10 \end{aligned}$ |  |  | $\begin{aligned} & 0 \text { to }+5 \\ & .5 \text { to }+2 . \\ & 0 \text { to }+10 \\ & -5 \text { to }+5 \\ & 10 \text { to }+10 \end{aligned}$ |  | $\begin{aligned} & v \\ & v \\ & v \\ & v \\ & v \end{aligned}$ |
| EXTERNAL ADJUSTMENTS <br> Gain Error with Fixed $50 \Omega$ Resistor for R2 (Figure 1) <br> Bipolar Zero Error with Fixed $50 \Omega$ Resistor for R3 (Figure 2) <br> Gain Adjustment Range (Figure 1) <br> Bipolar Zero Adjustment Range | $\begin{aligned} & \pm 0.25 \\ & \pm 0.15 \end{aligned}$ | $\begin{gathered} \pm 0.1 \\ \pm 0.05 \end{gathered}$ | $\begin{aligned} & \pm 0.25 \\ & \pm 0.15 \end{aligned}$ | $\begin{aligned} & \pm 0.25 \\ & \pm 0.15 \end{aligned}$ | $\begin{gathered} \pm 0.1 \\ \pm 0.05 \end{gathered}$ | $\begin{gathered} \pm 0.25 \\ \pm 0.1 \end{gathered}$ | \% of F.S. <br> \% of F.S. <br> \% of F.S. <br> \% of F.S. |
| $\frac{\text { REFERENCE INPUT }}{\text { Input Impedance }}$ | 15K | 20K | 25K | 15K | 20K | 25K |  |
| REFERENCE OUTPUT <br> Voltage <br> Current (Available for External Loads) | $\begin{gathered} 9.90 \\ 1.5 \end{gathered}$ | $\begin{gathered} 10.00 \\ 2.5 \end{gathered}$ | 10.10 | $\begin{gathered} 9.90 \\ 1.5 \end{gathered}$ | $\begin{gathered} 10.00 \\ 2.5 \end{gathered}$ | 10.10 | $\underset{m}{V}$ |
| POWER DISSIPATION |  | 250 | 375 |  | 250 | 375 | mW |

NOTES:

1. Guaranteed but not tested over the operating temperature range.
2. See settling time discussion and Figure 3.
3. The Power Supply Gain Sensitivity is tested in reference to a VCC, VEE of $\pm 15 \mathrm{~V}$.

## DIGITAL INPUTS

The HI-565A accepts digital input codes in binary format and may be user connected for any one of three binary codes. Straight Binary, Two's Complement*, or Offset Binary, (See Operating Instructions).

| DIGITAL INPUT | ANALOG OUTPUT |  |  |
| :---: | :---: | :---: | :---: |
|  | Straight <br> Binary | Offset Binary | Two's Complement* |
| MSB...LSB |  |  |  |
| 000... 000 | Zero | -FS (Full Scale) | Zero |
| 100... 000 | 1/2FS | Zero | -FS |
| 111... 111 | +FS - 1 LSB | +FS - 1 LSB | Zero - 1 LSB |
| 011... 111 | 1/2FS - 1 LSB | Zero-1 LSB | +FS - 1 LSB |
| *Invert MSB with external inverter to obtain Two's Complement Coding |  |  |  |

## ACCURACY

NONLINEARITY - Nonlinearity of a D/A converter is an important measure of its accuracy. It describes the deviation from an ideal straight line transfer curve drawn between zero (all bits OFF) and full scale (all bits ON).

DIFFERENTIAL NONLINEARITY - For a D/A converter, it is the difference between the actual output voltage change and the ideal (1 LSB) voltage change for a one bit change in code. A Differential Nonlinearity of $\pm 1$ LSB or less guarantees monotonicity; i.e., the output always increases and never decreases for an increasing input.

## SETTLING TIME

Settling time is the time required for the output to settle to within the specified error band for any input code transition. It is usually specified for a full scale or major carry transition, settling to within $1 / 2$ LSB of final value.

## DRIFT

GAIN DRIFT - The change in full scale analog output over the specified temperature range expressed in parts per million of full scale range per $\mathrm{O}^{\mathrm{O}}$ ( ppm of $\mathrm{FSR} / \mathrm{OC}^{\circ}$ ). Gain error is measured with respect to +250 C at high ( $T_{H}$ ) and low ( $T_{L}$ ) temperatures. Gain drift is calculated for both high ( $\mathrm{T}_{\mathrm{H}}-\mathbf{2 5}{ }^{\circ} \mathrm{C}$ ) and low ranges ( $+250 \mathrm{C}-\mathrm{T}_{\mathrm{L}}$ ) by dividing the gain error by the respective change in temperature. The specification is the larger of the two representing worst case drift.

OFFSET DRIFT - The change in analog output with all bits OFF over the specified temperature range expressed in parts per million of full scale range per ${ }^{\circ} \mathrm{C}$ (ppm of FSR/ ${ }^{\circ} \mathrm{C}$ ). Offset error is measured with respect to $+25^{\circ} \mathrm{C}$ at high $\left(T_{H}\right)$ and low ( $T_{L}$ ) temperatures. Offset Drift is calculated for both high ( $T_{H}-25^{\circ} \mathrm{C}$ ) and low $\left(+25^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}\right.$ ) ranges by dividing the offset error by the respective change in temperature. The specification given is the larger of the two, representing worst-case drift.

## POWER SUPPLY SENSITIVITY

Power Supply Sensitivity is a measure of the change in gain and offset of the $D / A$ converter resulting from a change in -15 V or +15 V supplies. It is specified under DC conditions and expressed as parts per million of full scale range per percent of change in power supply (ppm of FSR/\%).

## COMPLIANCE

Compliance voltage is the maximum output voltage range that can be tolerated and still maintain its specified accuracy. Compliance limit implies functional operation only and makes no claims to accuracy.

## GLITCH

A glitch on the output of a D/A converter is a transient spike resulting from unequal internal ON-OFF switching times. Worst case glitches usually occur at half-scale or the major carry code transition from 011... 1 to $100 . . .0$ or vice versa. For example, if turn ON is greater than turn OFF for 011... 1 to $100 . . .0$, an intermediate state of $000 . . .0$ exists, such that, the output momentarily glitches toward zero output. Matched switching times and fast switching will reduce glitches considerably.

## APPLYING THE HI-565A

## OP AMP SELECTION

The HI-565A's current output may be converted to voltage using the standard connections shown in Figures 1 and 2. The choice of operational amplifier should be reviewed for each application, since a significant trade-off may be made between speed and accuracy.

For highest precision, use an HA-5130. This amplifier contributes negligible error, but requires about $11 \mu$ s to settle within $\pm 0.1 \%$ following a 10 V step.

The Harris Semiconductor HA-2600 is the best all-around choice
for this application, and it settles in $1.5 \mu \mathrm{~s}$ (also to $\pm 0.1 \%$ following a 10 V step). Remember, settling time for the DAC-amplifier combination is $\sqrt{t_{D^{2}}+t_{A}^{2}}$, where $t D, t_{A}$ are settling times for the DAC and amplifier.

## NO-TRIM OPERATION

The HI-565A will perform as specified without calibration adjustments. To operate without calibration, substitute $50 \Omega$ resistors for the $100 \Omega$ trimming potentiometers: In Figure 1 replace R2 with $50 \Omega$; also remove the network on pin 8 and connect $50 \Omega$ to ground. For bipolar operation in Figure 2, replace R3 and R4 with $50 \Omega$ resistors.

Table 1 - Operating Modes and Calibration

| MODE | CIRCUIT CONNECTIONS: |  |  |  | CALIBRATION: |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | OUTPUT RANGE | PIN10 TO | $\begin{gathered} \text { PIN } 11 \\ \text { TO } \end{gathered}$ | RESISTOR <br> (R) | APPLY INPUT CODE | ADJUST | $\begin{gathered} \text { TO SET } \\ \mathrm{V}_{0} \end{gathered}$ |
| Unipolar (See Fig. 1) | 0 to +10 V | $\mathrm{V}_{0}$ | Pin 10 | 1.43 K | All 0 's All 1's | $\begin{aligned} & \text { R1 } \\ & \text { R2 } \end{aligned}$ | $\begin{gathered} 0 \mathrm{~V} \\ +9.99756 \mathrm{~V} \end{gathered}$ |
|  | 0 to +5 V | $\mathrm{V}_{0}$ | Pin 9 | 1.1K | All 0's All 1's | $\begin{aligned} & \text { R1 } \\ & \text { R2 } \end{aligned}$ | $\begin{gathered} 0 \mathrm{~V} \\ +4.99878 \mathrm{~V} \end{gathered}$ |
| Bipolar (See Fig. 2) | $\pm 10 \mathrm{~V}$ | NC | $\mathrm{V}_{0}$ | 1.69K | All 0's All 1's | $\begin{aligned} & \text { R3 } \\ & \text { R4 } \end{aligned}$ | $\begin{gathered} -10 \mathrm{~V} \\ +9.99512 \mathrm{~V} \end{gathered}$ |
|  | $\pm 5 \mathrm{~V}$ | $\mathrm{V}_{0}$ | Pin 10 | 1.43K | All 0's All 1 's | $\begin{aligned} & \text { R3 } \\ & \text { R4 } \end{aligned}$ | $\begin{gathered} -5 \mathrm{~V} \\ +4.99756 \mathrm{~V} \end{gathered}$ |
|  | $\pm 2.5 \mathrm{~V}$ | $\mathrm{V}_{0}$ | Pin 9 | 1.1K | All 0's All 1 's | $\begin{aligned} & \text { R3 } \\ & \text { R4 } \end{aligned}$ | $\begin{gathered} -2.5 \mathrm{~V} \\ +2.49878 \mathrm{~V} \end{gathered}$ |

With these changes, performance is guaranteed as shown under Specifications, "External Adjustments". Typical unipolar zero will be $\pm 1 / 2$ LSB plus the op amp offset.

The feedback capacitor $C$ must be selected to minimize settling time.

## CALIBRATION

Calibration provides the maximum accuracy from a converter by adjusting its gain and offset errors to zero. For the HI-565A, these adjustments are similar whether the current output is used, or whether an external op amp is added to convert this current to a voltage. Refer to Table 1 for the voltage output case, along with Figure 1 or 2.


Calibration is a two step process for each of the five output ranges shown in Table 1. First adjust the negative full scale (zero for unipolar ranges). This is an offset adjust which translates the output characteristic, i.e. affects each code by the same amount.

Next adjust positive FS. This is a gain error adjustment, which rotates the output characteristic about the negative FS value.

For the bipolar ranges, this approach leaves an error at the zero code, whose maximum value is the same as for integral nonlinearity error. In general, only two values of output may be calibrated exactly; all others must tolerate some error. Choosing the extreme end points (plus and minus full scale) minimizes this distributed error for all other codes.


This is a challenging measurement, in which the result depends on the method chosen, the precision and quality of test equipment and the operating configuration of the DAC (test conditions). As a result, the different techniques in use by converter manufacturers can lead to consistently different results. An engineer should understand the advantage and limitations of a given test method before using the specified settling time as a basis for design.

The approach used for several years at Harris Analog Products Division calls for a strobed comparator to sense final perturbations of the DAC output waveform. This gives the LSB a reasonable magnitude ( $814 \mu \mathrm{~V}$ for the $\mathrm{HI}-565 \mathrm{~A}$ ), which provides the comparator with enough overdrive to establish an accurate $\pm 1 / 2$ LSB window about the final settled value. Also, the required test conditions simulate the DAC's environment for a common application - use in a successive approximation A/D converter. Considerable experience has shown this to be a reliable and repeatable way to measure settling time.

The usual specification is based on a 10 V step, produced by simultaneously switching all bits from off-to-on (toN) or on-to-off (tOFF). The slower of the two cases is specified, as measured from $50 \%$ of the digital input transition to the final entry within a window of $\pm 1 / 2$ LSB about the settled value. Four measurements characterize a given type of DAC:
(a) tON, to final value $+1 / 2$ LSB
(b) toN, to final value $-1 / 2$ LSB
(c) tOFF, to final value $+1 / 2$ LSB
(d) toFF, to final value $-1 / 2$ LSB
(Cases (b) and (c) may be eliminated unless the overshoot exceeds $1 / 2$ LSB). For example, refer to Figure 3 for the measurement of case (d).


Figure 3A

## PROCEDURE

As shown in Figure 3B, settling time equals $t \times$ plus the comparator delay ( $\mathrm{t} D=15 \mathrm{~ns}$ ). To measure $\mathrm{t}_{\mathrm{X}}$,

- Adjust the delay on generator $\# 2$ for a $\mathrm{t}_{\mathrm{X}}$ of several microseconds. This assures that the DAC output has settled to its final value.
- Switch on the LSB $(+5 \mathrm{~V})$.
- Adjust the VLSB supply for 50 percent triggering at COMPARATOR OUT. This is indicated by traces of equal brightness on the oscilloscope display as shown in Figure 3B. Note DVM reading.
- Switch the LSB to Pulse (P).
- Readjust the VLSB supply for $50 \%$ triggering as before, and note DVM reading. One LSB equals one tenth the difference in the DVM readings noted above.
- Adjust the VLSB supply to reduce the DVM reading by 5 LSB's (DVM reads 10X, so this sets the comparator to sense the final settled value minus $1 / 2$ LSB). Comparator output disappears.
- Reduce generator \# 2 delay until comparator output reappears, and adjust for "equal brightness".
- Measure $t X$ from scope as shown in Figure 3B. Settling time equals $t X+t D$, i.e. $t X+15 n s$.


## GROUNDS

The HI-565A has two ground terminals, pin 5 (REF GND) and pin 12 (PWR GND). These should not be tied together near the package unless that point is also the system signal ground to which all returns are connected. (If such a point exists, then separate paths are required to pins 5 and 12).

The current through pin 5 is near-zero DC*; but pin 12 carries up to 1.75 mA of code - dependent current from bits 1,2 , and 3. The general rule is to connect pin 5 directly to the system "quiet" point, usually called signal or analog ground. Connect pin 12 to the local digital or power ground. Then, of course, a single path must connect the analog/signal and digital/power grounds.

## LAYOUT

Connections to pin 9 (IOUT) on the HI-565A are most critical for high speed performance. Output capacitance of the DAC is only 20 pF , so a small change or additional capacitance may alter the op amp's stability and affect settling time. Connections
to pin 9 should be short and few. Component leads should be short on the side connecting to pin 9 (as for feedback capacitor C). See the Settling Time section.

## BYPASS CAPACITORS

Power supply bypass capacitors on the op amp will serve the $\mathrm{HI}-565 \mathrm{~A}$ also. If no op amp is used, a $0.01 \mu \mathrm{~F}$ ceramic capacitor from each supply terminal to pin 12 is sufficient, since supply current variations are small.
*Current cancellation is a two-step process within the HI-565A in which code-dependent variations are eliminated, then the resulting DC current is supplied internally. First an auxiliary 9 bit R-2R ladder is driven by the complement of the DAC's input code. Together, the main and auxiliary ladders draw a continuous 2.25 mA from the internal ground node, regardless of input code. Part of this DC current is supplied by the zener voltage reference, and the remainder is sourced from the positive supply via a current mirror which is laser trimmed for zero current through the external terminal (pin 5).

## DIE CHARACTERISTICS

| Transistor Count | 200 |
| :--- | :---: |
| Die Size | $179 \times 107$ mils |
| Thermal Constants; $\theta_{\text {ja }}$ | $51{ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | $\theta \mathrm{jc}$ |
| Tie Substrate to: | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| Process: | Rer. Ground |
|  | Bipolar -DI |

10-Bit High Speed Monolithic Digital-to-Analog Converter

## APPLICATIONS

- CRT DISPLAY GENERATION
- HIGH SPEED A/D CONVERTERS
- VIDEO SIGNAL RECONSTRUCTION
- WAVEFORM SYNTHESIZERS
- HIGH SPEED DATA ACQUISITION
- HIGH RELIABILITY APPLICATIONS
- PRECISION INSTRUMENTS


## DESCRIPTION

The HI-5610 is an ultra-high speed 10 bit monolithic current output digital-to-analog converter. The fast output current settling of 85 ns to $1 / 2$ LSB of its final value is achieved using dielectric isolation processing to reduce internal parasitics for fast rise and fall times during switching. Output glitches are minimized in the $\mathrm{HI}-5610$ by incorporating equally weighted current sources switched into an R-2R ladder network for symmetrical turn-on and turn-off switching times. This creates within the chip a very uniform and constant thermal distribution for excellent linearity and also eliminates thermal transients during switching. High stability thin film resistor processing, together with laser trimming provide the $\mathrm{HI}-5610$ with true 10 bit linearity to within $\pm 1 / 2$ LSB maximum over operating temperature range. The HI-5610's low offset and gain drift over the operating temperature range assures that its absolute accuracy when referred to a fixed 10 V reference will not deviate more than $\pm 1$ LSB for both unipolar and bipolar operation.

The $\mathrm{HI}-5610$ is recommended as a replacement for high cost hybrid and modular units for increased reliability and accuracy in applications such as CRT Displays, precision instruments and data acquisition system requiring through-put rates as high as 12 MHz for full range transitions. Its small size makes it an ideal choice as the essential part of high speed $A / D$ converter designs or as a building block in high speed or high resolution industrial process control systems. The HI-5610 is also ideally suited for aircraft and space instrumentation where operation over a wide temperature range is required.

The HI-5610 is offered in both commercial and military grades. For additional Hi-Rel screening including 160 hour burn-in, specify the " -8 " suffix. All are available in a hermetically sealed 24 lead dual-in-line package.

## PINOUT



* Pin 3 connected to bottom case for high frequency shielding.
** For high speed operation, connect $0.01 \mu \mathrm{~F}$ between Pin 13 and GND. Otherwise, leave $\operatorname{Pin} 13$ open.

FUNCTIONAL DIAGRAM


## ABSOLUTE MAXIMUM RATINGS (Referred to Ground) ${ }^{1}$

| Power Supply Inputs | Vps+ . . . . . . . . . . . + +20V | Power Dissipation* | 2000 mW |
| :---: | :---: | :---: | :---: |
|  | Vps- . . . . . . . . . . . . . 20V |  |  |
| Reference Inputs | VREF (Hi) . . . . . . . + +16.5 V | Operating Temperature Range |  |
|  | VREF (Lo) . . . . . . . . . . $0 V$ | HI-5610-2. | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
|  |  | HI-5610-5 | . $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| Digital Inputs | Bits 1-12 (TTL) . . .-1V, +7.5V | HI-5610-8. | -550 C to $+125^{\circ} \mathrm{C}$ |
|  | Bits 1-12 (CMOS). . . -1V, Vps+ |  |  |
|  | CMOS/TTL Logic Sel-1V, +16.5V | Storage Temperature Range . | $-65{ }^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Outputs | Pins 7, 8, 10, 11. . . . . + +Vps |  |  |
|  | Pin $9 . . . . . . . . . .+V p s, ~-5 V ~$ | * Derate $20 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75{ }^{\circ} \mathrm{C}$. |  |

ELECTRICAL CHARACTERISTICS $\left(@+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{ps}}{ }^{+}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{ps}}=-15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=+10 \mathrm{~V}\right.$, pin 2 ground unless otherwise noted)

| PARAMETER | TEMP | $\begin{aligned} & \text { HI-5610-2 } \\ & \text { HI-5610-8 } \end{aligned}$ |  |  | HI-5610-5 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| ```Digital Inputs (2) TTL Logic Input Voltage (3) Logic "1" Logic "0" Input Current Logic "1" Logic "0"``` | Full Full <br> Full Full | 2.0 | $\begin{gathered} 20 \\ -50 \end{gathered}$ | $\begin{gathered} 0.8 \\ 500 \\ -100 \end{gathered}$ | 2.0 | $\begin{gathered} 20 \\ -50 \end{gathered}$ | $\begin{array}{r}  \\ 0.8 \\ \vdots \\ 500 \\ -100 \end{array}$ | V V <br> nA $\mu \mathrm{A}$ |
| ```CMOS Logic Input Voltage (4) Logic "1" Logic "0" Input Current Logic "1" Logic "0"``` | Full <br> Full <br> Full <br> Full | $0.7 \mathrm{Vps}^{+}$ | $\begin{gathered} 20 \\ -50 \end{gathered}$ | $\begin{gathered} 0.3 \mathrm{~V}_{\mathrm{ps}}{ }^{+} \\ 500 \\ -100 \end{gathered}$ | $0.7 \mathrm{~V}_{\mathrm{ps}^{+}}$ | $\begin{gathered} 20 \\ -50 \end{gathered}$ | $\begin{gathered} 0.3 \mathrm{~V}_{\mathrm{ps}}+ \\ 500 \\ -100 \end{gathered}$ | $\begin{aligned} & V_{\text {ps+ }} \\ & V_{\text {ps+ }} \\ & n A \\ & \mu \mathrm{~A} \end{aligned}$ |
| Reference Input <br> Input Resistance <br> Input Voltage (IOUT $=5 \mathrm{~mA}+20 \%$ ) |  |  | $\begin{gathered} 8 K \\ +10 \end{gathered}$ |  |  | $\begin{gathered} 8 \mathrm{~K} \\ +10 \end{gathered}$ | , | $\begin{aligned} & \Omega \\ & v \end{aligned}$ |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Resolution | Full |  |  | 10 |  |  | 10 | Bits |
| Integral Nonlinearity (5) | $25^{\circ} \mathrm{C}$ |  |  | $\pm 1 / 2$ |  |  | $\pm 1 / 2$ | LSB |
| Differential Nonlinearity (5) | $25^{\circ} \mathrm{C}$ |  |  | $\pm 1 / 2$ |  |  | $\pm 1 / 2$ | LSB |
| Relative Accuracy (6) <br> Gain Error <br> (Input Code 11....1) <br> Unipolar Offset Error <br> (Input Code 00.... 0 ) <br> Bipolar Offset Error <br> (Input Code 00....0) <br> (Adjustable to zero, see Fig. |  |  | $\begin{aligned} & \pm 0.05 \\ & \pm 0.05 \\ & \pm 0.05 \end{aligned}$ | $\begin{aligned} & \pm 0.25 \\ & \pm 0.10 \\ & \pm 0.15 \end{aligned}$ | $\cdot$ | $\begin{aligned} & \pm 0.05 \\ & \pm 0.05 \\ & \pm 0.05 \end{aligned}$ | $\begin{aligned} & \pm 0.25 \\ & \pm 0.10 \\ & \pm 0.15 \end{aligned}$ | (9) <br> \% FSR <br> \% FSR <br> \% FSR |
| Adjustment Range <br> Gain <br> Bipolar Offset |  |  | $\begin{aligned} & \pm 0.25 \\ & \pm 0.25 \end{aligned}$ |  |  | $\begin{aligned} & \pm 0.25 \\ & \pm 0.25 \end{aligned}$ |  | $\begin{aligned} & \text { \% FSR } \\ & \text { \% FSR } \end{aligned}$ |
| Temperature Stability <br> Gain Drift <br> Unipolar Offset Drift <br> Bipolar Offset Drift <br> Differential Nonlinearity | Full <br> Full <br> Full <br> Full |  | $\pm 5$ $\pm 3$ $\pm 3$ $\pm 2$ |  |  | $\pm 5$ $\pm 3$ $\pm 3$ $\pm 2$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ <br> ppm/ ${ }^{\circ} \mathrm{C}$ <br> ppm/ ${ }^{\circ} \mathrm{C}$ <br> ppm/ ${ }^{\circ} \mathrm{C}$ |
| MONOTONICITY - GUARANTEED OVER FULL OPERATING TEMPERATURE RANGE |  |  |  |  |  |  |  |  |
| Settling Time to $1 / 2$ LSB (5) <br> From all 0 's to all 1's <br> From all 1 's to all 0 's |  |  | $\begin{aligned} & 85 \\ & 85 \end{aligned}$ |  |  | $\begin{aligned} & 85 \\ & 85 \end{aligned}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Major Carry Switching to 90\% Complete |  |  | 40 |  |  | 40 |  | ns |


| PARAMETER | TEMP | MIN | TYP | MAX | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply Sensitivity (5) |  |  | $\begin{aligned} & \pm 0.5 \\ & \pm 1.5 \end{aligned}$ | $\pm 3.5$ |  | $\begin{aligned} & \pm 0.5 \\ & \pm 1.5 \end{aligned}$ | $\pm 3.5$ | $\begin{gathered} \mathrm{ppm} \text { of } \\ \mathrm{FSR} / \% \mathrm{~V}_{\mathrm{ps}} \end{gathered}$ |
| $\begin{gathered} \mathrm{V}_{\mathrm{ps}^{-}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{ps}}{ }^{+}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \text { Gain } \\ \text { (Input Code 11...1) } \\ \text { Unipolar Offset } \\ \text { (Input Code 00....) } \\ \text { Bipolar Offset } \\ \text { (Input Code 00....) } \end{gathered}$ |  |  | $\begin{aligned} & \pm 0.5 \\ & \pm 1.5 \end{aligned}$ | $\pm 7.5$ |  | $\begin{aligned} & \pm 0.5 \\ & \pm 1.5 \end{aligned}$ | $\pm 7.5$ |  |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Output Current Unipolar Bipolar |  | $\begin{array}{r} -4.0 \\ \pm 2.0 \end{array}$ | $\begin{array}{r} -5.0 \\ \pm 2.5 \end{array}$ | $\begin{array}{r} -6.0 \\ \pm 3.0 \end{array}$ | $\begin{array}{r} -4.0 \\ \pm 2.0 \end{array}$ | $\begin{array}{r} -5.0 \\ \pm 2.5 \end{array}$ | $\begin{array}{r} -6.0 \\ \pm 3.0 \end{array}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Output Resistance |  |  | 200 |  |  | 200 |  | $\Omega$ |
| Output Capacitance |  |  | 20 |  |  | 20 |  | pF |
| Output Voltage Range (7) <br> Unipolar <br> Bipolar |  |  | $\begin{gathered} +5 \\ +2.5 \\ \pm 2.5 \\ \pm 1.25 \end{gathered}$ |  |  | +5 +2.5 $\pm 2.5$ $\pm 1.25$ |  | $V$ $V$ $V$ $V$ |
| Output Compliance Limit (5) |  | -3 |  | +10 | -3 |  | +10 | V |
| Output Compliance Voltage (5) | Full |  | $\pm 1.5$ |  |  | $\pm 1.5$ |  | V |
| Output Noise Voltage (8) 0.1 Hz to 100 Hz <br> 0.1 Hz to 1 MHz |  |  | 10 100 |  |  | $\begin{gathered} 10 \\ 100 \end{gathered}$ |  | $\begin{aligned} & \mu V_{p-p} \\ & \mu V_{p-p} \end{aligned}$ |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |  |
| $V_{\text {ps }}{ }^{+}(4)$ | Full | 4.5 | 5 | 16.5 | 4.75 | 5 | 16.5 | V |
| $\mathrm{V}_{\mathrm{ps}}{ }^{-}$ | Full | -13.5 | -15 | -16.5 | -13.5 | -15 | -16.5 | V |
| $\mathrm{I}_{\mathrm{ps}}{ }^{+}$(All 1 's or all 0 's in <br> (10) either TTL or CMOS Mode) | $\begin{gathered} 25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | $\begin{gathered} 9 \\ 15 \end{gathered}$ | $\begin{aligned} & 15 \\ & 20 \end{aligned}$ |  | $\begin{gathered} 9 \\ 15 \end{gathered}$ | $\begin{aligned} & 15 \\ & 20 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\begin{aligned} & \mathrm{lps}^{-} \text {(Same as above) } \\ & \text { (10) } \end{aligned}$ | $\begin{gathered} 25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 25 30 | 30 35 |  | $\begin{aligned} & 25 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 35 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |

NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. The HI-5610 accepts digital input codes in binary format and may be user connected for any one of three binary codes. Straight binary, offset binary, or two's complement binary. (See operating instructions).
3. For TTL and DTL compatibility connect +5 V to pin 1 and ground pin 2. The $V_{\mathrm{ps}^{+}}$tolerance is $\pm 10 \%$ for $\mathrm{HI}-5610-2,-8$. And $\pm 5 \%$ for $\mathrm{HI}-5610-5$.
4. For CMOS compatibility based on $\mathrm{Vps}^{+} \geq 9.5 \mathrm{~V}$, (switching thresholds equal $\mathrm{V}_{\mathrm{ps}^{+} / 2}$ ), connect pins 1 and 2. For CMOS levels below 9.5 V , connect pin 2 to ground only (this provides a threshold of approximately +1.4 V ).
5. See definitions.
6. Using an external op amp with internal span resistors and $24.9 \Omega \pm 1 \%$ external trim resistors in place of potentiometers R1 and R2. These errors are adjustable to zero using R1 and R2. (See operating instructions.)
7. Using an external op amp and internal span resistors. (See operating instructions for connections.)
8. Specified for digital input in all ' 1 's or all ' 0 's.
9. FSR is "Full Scale Range" and is 5 V for $\pm 2.5 \mathrm{~V}$ range, 2.5 V for $\pm 1.25 \mathrm{~V}$ range, etc., or 5 mA ( $\pm 20 \%$ ) for current output.
10. After 30 seconds warm-up.

## ACCURACY

INTEGRAL NONLINEARITY - The maximum deviation of the actual transfer characteristic from an ideal straight line. The ideal line is positioned according to "end-point linearity" for D/A converter products from Harris Semiconductor, i.e. the line is drawn between the end-points of the actual transfer characteristic (codes 00. . . 0 and 11. . .1).

DIFFERENTIAL NONLINEARITY - The difference between one LSB and the output voltage change corresponding to any two consecutive codes. A Differential Nonlinearity of $\pm 1$ LSB or less guarantees monotonicity.

MONOTONICITY - The property of a D/A converter's transfer function which guarantees that the output derivative will not change sign in response to a sequence of increasing (or decreasing) input codes. That is, the only output response to a code change is to remain constant, increase for increasing code, or decrease for decreasing code.

## SETTLING TIME

Settling time is the time required for the output to settle within the specified error band for any input code transition. It is usually specified for a full scale transition (11. . 1 to 00. . . 0 or vice versa).

## DRIFT

GAIN DRIFT - The change in full scale analog output over the specified temperature range expressed in parts per million of full scale range per ${ }^{\circ} \mathrm{C}$ ( ppm of $\mathrm{FSR} / \mathrm{OC}$ ). Gain error is measured with respect to +250 C at high ( $\mathrm{TH}_{\mathrm{H}}$ ) and low ( $\mathrm{TL}_{\mathrm{L}}$ ) temperatures. Gain drift is calculated for both high ( $T_{H}-25^{\circ} \mathrm{C}$ ) and low ranges $\left(+25^{\circ} \mathrm{C}\right.$ $-T_{L}$ ) by dividing the gain error by the respective change in temperature. The specification is the larger of the two representing worst case drift.

OFFSET DRIFT - The change in analog output with all bits OFF over the specified temperature range expressed in parts per million of full scale range per ${ }^{\circ} \mathrm{C}$ ( ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ ). Offset error is measured with respect to $+25^{\circ} \mathrm{C}$ at high $\left(\mathrm{T}_{\mathrm{H}}\right)$ and low ( TL ) temperatures. Offset Drift is calculated for both high ( $\mathrm{T}_{\mathrm{H}}-25^{\circ} \mathrm{C}$ ) and low $\left(+25^{\circ} \mathrm{C}\right.$ $-T_{L}$ ) ranges by dividing the offset error by the respective change in temperature. The specification given is the larger of the two, representing worst case drift.

## POWER SUPPLY SENSITIVITY

Power Supply Sensitivity is a measure of the change in gain and offset of the D/A converter resulting from a change in $-15 \mathrm{~V},+5 \mathrm{~V}$ or +15 V supplies. It is specified under DC conditions and expressed as parts per million of full scale range per percent of change in power supply (ppm of FSR/\%).

## COMPLIANCE

Compliance voltage is the maximum output voltage range that can be tolerated and still maintain its specified accuracy. Compliance limit implies functional operation only and makes no claims to accuracy.

## GLITCH

A glitch on the output of a D/A converter is a transient spike resulting from unequal internal ON-OFF switching times. Worst case glitches usually occur at half-scale or the major carry code transition from 011. . . 1 to 100. . 0 or vice versa. For example, if turn $O N$ is greater than turn $O F F$ for 011 . . 1 to 100 . . 0 , an intermediate state of 000 . . 0 exists, such that, the output momentarily glitches toward zero output. Matched switching times and fast switching will reduce glitches considerably.

## OPERATING INSTRUCTIONS

## DECOUPLING AND GROUNDING

For best accuracy and high speed performance, the grounding and decoupling scheme shown in Figure 1 should be used. Decoupling capacitors should be connected close to the HI-5610 (preferably to the device pin) and should be tantalum or electrolytic bypassed with ceramic types for best high frequency noise rejection.


FIGURE 1

## HIGH PRECISION PERFORMANCE

The output accuracy of the $\mathrm{HI}-5610$ depends mainly on the accuracy of voltage applied to the VREF input, since full scale output current is approximately $4 \mathrm{~V}_{\mathrm{REF}} / 8 \mathrm{~K} \Omega$. For precision performance a +10 V voltage reference with reasonably low temperature coefficient such as HA-1608 is recommended. For voltage output operation use an external op amp as current-to-voltage converter and the HI-5610 internal scaling resistors as feedback elements. The selected op amp should have a good front-end temperature coefficient such as HA-2600/2605 with offset voltage and offset current tempco's of $5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ and $1 \mathrm{nA} /{ }^{\circ} \mathrm{C}$, respectively. The input reference resistor ( $7.975 \mathrm{~K} \Omega$ ) and bipolar offset resistor ( $3.975 \mathrm{~K} \Omega$ ) are both intentionally set low by $25 \Omega$ to allow the user to externally trim-out initial errors to a very high degree of precision. For high speed voltage output applications where fast settling is required, the HA-2510/2515 is recommended for better than $1 \mu \mathrm{~s}$ settling to $1 / 2$ LSB.

## UNIPOLAR VOLTAGE OUTPUT CONNECTIONS AND CALIBRATION

The connections for unipolar +5 V and +2.5 V voltage output using an external op amp and the internal span resistors are shown in Figure 2 and Figure 3, respectively.

CALIBRATION - UNIPOLAR
Step 1 Offset

- Turn all bits off (all 0's)
- Adjust R3 for zero volts output

Step 2 Gain

- Turn all bits on (all 1 's)
- Adjust R1 for an output of FS-1LSB

That is, adjust for:
4.99512 V for 0 V to +5 V range
2.49756 V for OV to +2.5 V range

UNIPOLAR - STRAIGHT BINARY OV TO +5V OUTPUT RANGE

| DIGITAL INPUT | ANALOG OUTPUT |  |
| :---: | :---: | :---: |
| 11.... 1 | FS - 1LSB | $=4.99512 \mathrm{~V}$ |
| 10.... 0 | $1 / 2$ FS | $=2.50000 \mathrm{~V}$ |
| $01 \ldots 1$ | $1 / 2 \mathrm{FS}$-1LSB | $=2.49512 \mathrm{~V}$ |
| $00 \ldots 0$ | Zero | $=0.00000 \mathrm{~V}$ |



UNIPOLAR - STRAIGHT BINARY OV TO +2.5V OUTPUT RANGE

| DIGITAL INPUT | ANALOG OUTPUT |  |
| :---: | :---: | :---: |
| 11.... 1 | FS - 1LSB | $=2.49756 \mathrm{~V}$ |
| $10 \ldots 0$ | 1/2FS | $=1.25000 \mathrm{~V}$ |
| 01 . . . . 1 | 1/2FS -1LSB | $=1.24756 \mathrm{~V}$ |
| $00 \ldots 0$ | Zero | $=0.00000 \mathrm{~V}$ |



FIGURE 3

## BIPOLAR VOLTAGE OUTPUT CONNECTIONS AND CALIBRATION

The connections for Bipolar $\pm 2.5 \mathrm{~V}$ and $\pm 1.25 \mathrm{~V}$ voltage output using an external op amp and the internal span resistors are shown in Figure 4 and Figure 5, respectively.

## CALIBRATION - BIPOLAR

Step 1, Offset:

- Turn all bits off (all 0's)
- Adjust R2 for output voltage as follows:
$-2.5 \mathrm{~V}, \pm 2.5 \mathrm{~V}$ range
$-1.25 \mathrm{~V}, \pm 1.25 \mathrm{~V}$ range
Step 2, Gain:
- Turn all bits on (all 1's)
- Adjust R1 for an output voltage of (+FS -1LSB). That is:
$+2.49512 \mathrm{~V}, \pm 2.5 \mathrm{~V}$ range
$+1.24756 \mathrm{~V}, \pm 1.25 \mathrm{~V}$ range

| Transistor Count |  | 138 |
| :--- | :---: | :---: |
| Die Size: |  | $103 \times 209$ mils |
| Thermal Constants; | $\theta$ ja | $50^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | $\theta$ jc | $15^{\circ} \mathrm{C} / \mathrm{W}$ |
| Tie Substrate to: |  | Ground (V REF Lo) |
| Process: | Bipolar -DI |  |

## 8-Bit High Speed Digital-to-Analog Converters

## FEATURES

- VERY FAST SETTLING CURRENT OUTPUT 65ns
- MINIMUM NONLINEARITY ERROR
HI-5618A
HI-5618B
$\pm 1 / 4$ LSB MAX $\pm 1 / 2$ LSB MAX
- LOW POWER OPERATION

340 mW TYP

- ON-CHIP RESISTORS FOR GAIN AND BIPOLAR OFFSET
- GUARANTEED MONOTONIC OVER TEMPERATURE
- CMOS, TTL, OR DTL COMPATIBLE


## APPLICATIONS

- high speed process control
- CRT DISPLAY GENERATION
- HIGH SPEED A/D CONVERSION
- WAVEFORM SYNTHESIS
- HIGH RELIABILITY APPLICATIONS
- VIDEO SIGNAL RECONSTRUCTION


## DESCRIPTION

The HI-5618A/B are very high speed 8 bit current output D/A converters. These monolithic devices are fabricated with dielectrically isolated bipolar processing, which reduces internal parasitic capacitance to allow fast rise and fall times. This achieves a typical full scale settling time of 65 ns to $\pm 1 / 2$ LSB. Output glitches are minimized by incorporation of equally weighted current sources, switched to either an R-2R ladder network or ground for symmetrical turn ON and turn OFF times. High stability thin film resistors provide excellent accuracy without trimming. For example, the HI-5618A has $\pm 1 / 4$ LSB maximum nonlinearity error at $+25^{\circ} \mathrm{C}$, with $\pm 3 / 8$ LSB guaranteed over the full operating temperature range.

The $\mathrm{HI}-5618 \mathrm{~A} / \mathrm{B}$ are recommended for any application requiring high speed and accurate conversions. They can be used in CRT displays and systems requiring throughput rates as high as 20 MHz for full scale transitions. Other applications include high speed process control, defense systems, avionics, and space instrumentation.

The HI-5618A-5 and $\mathrm{HI}-5618 \mathrm{~B}-5$ are specified for operation from $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$. The " $-2^{\prime \prime}$ versions are specified from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. The $\mathrm{HI}-5618 \mathrm{~A} / \mathrm{B}$ is offered in both commercial and military grades. For additional Hi-Rel screening including 160 hour burn-in, specify the " -8 " suffix.

Power requirements are +5 V and -15 V . Package is an 18 pin ceramic DIP.

## PINOUT

TOP VIEW


## FUNCTIONAL DIAGRAM

## ABSOLUTE MAXIMUM RATINGS (Referred to Ground) (1)

| Power Supply Inputs | Vps+ . . . . . . . . . . . . +20V | Power Dissipation* . . . . . . . . . . . . . . . . . 1330mW |
| :---: | :---: | :---: |
|  | Vps- . . . . . . . . . . . . . 20 V |  |
| Reference Inputs | VREF ( Hi ). . . . . . . . +16.5V | Operating Temperature Range |
|  | VREF (Lo) . . . . . . . . . 0 O | HI-5618A/B-2. . . . . . . . . . . . . . . -550 ${ }^{\circ}$ to +1250 ${ }^{\circ} \mathrm{C}$ |
|  |  | HI-5618A/B-5. . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to +750 ${ }^{\circ}$ |
| Digital Inputs | Bits 1-12 (TTL) . . .-1V, +7.5V | HI-5618-A/B-8 . . . . . . . . . . . . . -550 ${ }^{\circ}$ to +1250 ${ }^{\circ}$ |
|  | Bits 1-12 (CMOS). . . -1V, Vps+ |  |
|  | CMOS/TTL Logic Sel-1V, +16.5V | Storage Temperature Range . . . . . . . . -650 ${ }^{\text {c to }+150{ }^{\circ} \mathrm{C}}$ |
| Outputs | Pins 5, 7, 8. . . . . . . . . + Vps |  |
|  | Pin $6 \ldots . . . . . .+V p s,-2.5 V$ |  |

ELECTRICAL CHARACTERISTICS $\quad\left(\mathrm{Vps}^{+}=+5 \mathrm{~V} ; \mathrm{V}_{\mathrm{ps}}=-15 \mathrm{~V} ; \mathrm{V}_{\mathrm{REF}}=+10 \mathrm{~V}\right.$; Pin 2 to GND , unless otherwise noted $)$

| PARAMETER |  | $\begin{aligned} & \text { HI-5618A/B-2 } \\ & \text { HI-5618A/B-8 } \end{aligned}$ |  |  | HI-5618A/B-5 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TEMP | MIN | TYP | MAX | MIN | TYP | MAX |  |

INPUT CHARACTERISTICS

| Digital Inputs (2) <br> TTL logic Input Voltage (3) Logic " 1 " <br> Logic "0" | Full Full | 2.0 |  | 0.8 | 2.0 |  | 0.8 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TTL Logic Input Current $\begin{aligned} & \text { Logic " } 1 \text { " } \\ & \text { Logic " } 0 \text { " }\end{aligned}$ | $\begin{aligned} & \text { Full } \\ & \text { Full } \end{aligned}$ |  | $\begin{gathered} 20 \\ -50 \end{gathered}$ | $\begin{array}{r} 500 \\ -100 \end{array}$ |  | $\begin{gathered} 20 \\ -50 \end{gathered}$ | $\begin{array}{r} 500 \\ -100 \end{array}$ | $\begin{aligned} & \mathrm{nA} \\ & \mu \mathrm{~A} \end{aligned}$ |
| CMOS Logic Input Voltage (4). Logic " 1 " ${ }^{\text {Logic }} 0$ | Full Full | $0.7 \mathrm{~V}_{\mathrm{ps}}{ }^{+}$ |  | $0.3 \mathrm{~V}_{\text {ps }}{ }^{+}$ | $0.7 \mathrm{~V}_{\mathrm{ps}}{ }^{+}$ |  | $0.3 \mathrm{Vps}^{+}$ | V |
| CMOS Logic Input Current $\begin{array}{ll}\text { Logic " } 1 \text { " } \\ \text { Logic " } 0\end{array}$ | $\begin{aligned} & \text { Full } \\ & \text { Full } \end{aligned}$ |  | $\begin{gathered} 20 \\ -50 \end{gathered}$ | $\begin{gathered} 500 \\ -100 \end{gathered}$ |  | $\begin{gathered} 20 \\ -50 \end{gathered}$ | $\begin{array}{r} 500 \\ -100 \end{array}$ | $\begin{aligned} & \mathrm{nA} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Reference Input Input Resistance Input Voltage (IOUT $=5 \mathrm{~mA} \pm 20 \%$ ) | $\begin{aligned} & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \end{aligned}$ |  | 8 k +10 |  |  | $8 k$ +10 |  | $\Omega$ $V$ |

TRANSFER CHARACTERISTICS

| Resolution | Full | 8 |  | 8 |  | Bits |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Nonlinearity, Integral and  <br> Differential HI-5618A <br>  HI-5618B,$r l$ | $\begin{gathered} 25^{\circ} \mathrm{C} \\ \text { Full } \\ 25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | $\pm 1 / 4$ $\pm 1 / 8$ $\pm 3 / 8$ $\pm 1 / 2$ $\pm 5 / 8$ |  | $\begin{aligned} & \pm 1 / 4 \\ & \pm 3 / 8 \\ & \pm 1 / 2 \\ & \pm 5 / 8 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Initial Accuracy (6) <br> (Relative to External +10 V Reference) <br> Gain <br> Unipolar Zero <br> Bipolar Offset (Neg. Full Scale) | $\begin{aligned} & 25^{\circ} \mathrm{C} \\ & 25^{\circ} \mathrm{C} \\ & 25^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{gathered} \pm 2 \\ \pm 1 / 8 \\ \pm 2 \end{gathered}$ |  | $\begin{gathered} \pm 2 \\ \pm 1 / 8 \\ \pm 2 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Temperature Stability <br> Gain Drift <br> Unipolar Zero Drift <br> Bipolar Zero Drift | Full <br> Full |  | $\begin{gathered} \pm 1 / 4 \\ \pm 1 / 16 \\ \pm 1 / 4 \end{gathered}$ |  | $\begin{gathered} \pm 1 / 4 \\ \pm 1 / 16 \\ \pm 1 / 4 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Settling Time (5) to $1 / 2$ LSB <br> High Impedance (11) (from all 0's to all 1 's) or (from all 1 's to all 0 's) | $+25^{\circ} \mathrm{C}$ | 65 | 75 | 65 | 75 | ns |

SPECIFICATIONS (Continued)

| PARAMETER | TEMP | $\begin{aligned} & \mathrm{HI}-5618 \mathrm{~A} / \mathrm{B}-2 \\ & \mathrm{HI}-5618 \mathrm{~A} / \mathrm{B}-8 \end{aligned}$ |  |  | HI-5618A/B-5 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |

TRANSFER CHARACTERISTICS (Continued)

| Glitch (5) - Major Carry Transition Duration <br> Amplitude (See Fig. 4) <br> Area | $\begin{aligned} & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \end{aligned}$ | $\begin{gathered} 20 \\ 350 \\ 3500 \end{gathered}$ |  | $\begin{gathered} 20 \\ 350 \\ 3500 \end{gathered}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply Sensitivity (5) |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{ps}}{ }^{+}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{ps}^{-}}=-13 \mathrm{~V}$ to -16.5 V |  |  |  |  |  |  |
| Unipolar Zero (Input Code 00...0) | $+25^{\circ} \mathrm{C}$ | $\pm 0.5$ |  | $\pm 0.5$ |  | ppm of |
| Bipolar Offset (Input Code 00...0) | $+25^{\circ} \mathrm{C}$ | $\pm 1.5$ |  | $\pm 1.5$ |  | FSR/\% Vps <br> (9) |
| $\mathrm{V}_{\mathrm{ps}^{-}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{ps}^{+}}=4.5 \mathrm{~V}$ to 5.5 V |  |  |  |  |  |  |
| Unipolar Zero (Input Code $00 \ldots$. 0 ) | $+25^{\circ} \mathrm{C}$ | $\pm 0.5$ |  | $\pm 0.5$ |  |  |
| Bipolar Offset (Input Code 00...0) | $+25^{\circ} \mathrm{C}$ | $\pm 1.5$ |  | $\pm 1.5$ |  |  |

OUTPUT CHARACTERISTICS

| Output Current | Unipolar Bipolar | $\begin{aligned} & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \end{aligned}$ | $\begin{gathered} -4 \\ \pm 2.0 \end{gathered}$ | $\begin{gathered} -5 \\ \pm 2.5 \end{gathered}$ | $\begin{gathered} -6 \\ \pm 3.0 \end{gathered}$ | $\begin{gathered} -4 \\ \pm 2.0 \end{gathered}$ | $\begin{gathered} -5 \\ \pm 2.5 \end{gathered}$ | $\begin{gathered} -6 \\ \pm 3.0 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Resistance |  | $+25^{\circ} \mathrm{C}$ |  | 500 |  |  | 500 |  | $\Omega$ |
| Output Capacitance |  | $+25^{\circ} \mathrm{C}$ |  | 20 |  |  | 20 |  | pF |
| Output Voltage Range (7) | Unipolar <br> Bipolar | $\begin{aligned} & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{gathered} +10 \\ +5 \\ \pm 10 \\ \pm 5 \\ \pm 2.5 \end{gathered}$ |  |  | $\begin{gathered} +10 \\ +5 \\ \pm 10 \\ \pm 5 \\ \pm 2.5 \end{gathered}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| Output Compliance Voltage (5) |  | $+25^{\circ} \mathrm{C}$ |  | $\pm 1.5$ |  |  | $\pm 1.5$ |  | V |
| Output Noise Voltage (8) | 0.1 Hz to 100 Hz <br> 0.1 Hz to 1 Mhz | $\begin{aligned} & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{gathered} 30 \\ 100 \end{gathered}$ |  |  | 30 100 |  | $\begin{aligned} & \mu V_{p-p} \\ & \mu V_{p-p} \end{aligned}$ |

POWER REQUIREMENTS (4)

| $\mathrm{V}_{\mathrm{ps}+}$ | Full | 4.5 | 5 | 16.5 | 4.5 | 5 | 16.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{ps}}{ }^{-}$ | Full | $-13.5$ | -15 | $-16.5$ | $-13.5$ | -15 | -16.5 | V |
| $I_{p s^{+}}$(10) (All 1 's or all 0 's in either TTL or CMOS mode) $(3,4)$ | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 9 | 12 |  | 9 | 12 | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{ps}}{ }^{-10}$ ( 10 (ll 1 's or all $0^{\prime} \mathrm{s}$ in either TTL or CMOS mode) $(3,4)$ | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | - 19 | 26 |  | 19 | 26 | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. The HI-5618 accepts digital input codes in binary format and may be user connected for any one of three binary codes. Straight binary, offset binary, or two's complement binary. (See operating instructions)
3. For TTL and DTL compatibility connect +5 V to pin 1 and ground pin 2. The $\mathrm{V}_{\mathrm{ps}^{+}}$tolerance is $\pm 10 \%$ for $\mathrm{HI}-5618 \mathrm{~A} / \mathrm{B}$ $-2,-8$; and $\pm 5 \%$ for $\mathrm{HI}-5618 \mathrm{~A} / \mathrm{B}-5$.
4. For CMOS compatibility based on $\mathrm{V}_{\mathrm{ps}^{+}} \geqslant 9.5 \mathrm{~V}$, (switching thresholds equal $\mathrm{V}_{\mathrm{ps}^{+}} / 2$ ), connect pins 1 and 2. For CMOS levels below 9.5 V , connect pin 2 to ground only (this provides a threshold of approximately +1.4 V ).
5. See definitions.
6. These errors may be adjusted to zero using external potentiometers $R_{1}, R_{2}, R_{3} . R_{1}$ and $R_{2}$ each provide more than $\pm 3$ LSB's adjustment. (See Operating Instructions). The specifications listed under initial accuracy are based on use of an external op amp, internal span and offset resistors, and $100 \Omega$ $\pm 1 \%$ resistors, in place of $R_{1}$ and $R_{2}$.
7. Using an external op amp with the internal span and offset resistors. See Operating Instructions.
8. Specified for all " 1 ' $s$ " or all " 0 ' $s$ " digital input.
9. FSR is "Full Scale Range", i.e., 20 V for $\pm 10 \mathrm{~V}$ range; 10 V for $\pm 5 \mathrm{~V}$ range, etc. Nominal full scale output current is 5 mA .
10. After 30 seconds warm-up.
11. See Test Circuit, Figure 3.
12. See Test Circuit, Figure 4.

## ACCURACY

INTEGRAL NONLINEARITY - The maximum deviation of the actual transfer characteristic from an ideal straight line. The ideal line is positioned according to "end-point linearity" for D/A converter products from Harris Semiconductor, i.e. the line is drawn between the end-points of the actual transfer characteristic (codes 00. . . 0 and 11...1).

DIFFERENTIAL NONLINEARITY - The difference between one LSB and the output voltage change corresponding to any two consecutive codes. A Differential Nonlinearity of $\pm 1$ LSB or less guarantees monotonicity.

MONOTONICITY - The property of a D/A converter's transfer function which guarantees that the output derivative will not change sign in response to a sequence of increasing (or decreasing) input codes. That is, the only output response to a code change is to remain constant, increase for increasing code, or decrease for decreasing code.

GAIN DRIFT - The change in full scale analog output over the specified temperature range expressed in fractional LSB's, or parts per million of full scale range per ${ }^{\circ} \mathrm{C}$ ( ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ ). Gain error is measured with respect to $+25^{\circ} \mathrm{C}$ at high ( $\mathrm{T}_{\mathrm{H}}$ ) and low ( $\mathrm{T}_{\mathrm{L}}$ ) temperatures. Gain drift is calculated for both high ( $T_{H}-25^{\circ} \mathrm{C}$ ) and low ranges ( $+25^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}$ ) by dividing the gain error by the respective change in temperature. The specification is the larger of the two representing worst case drift.

ZERO DRIFT - The change in analog output with all bits OFF over the specified temperature range expressed in parts per million of full scale range per ${ }^{\circ} \mathrm{C}$ (ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ ). Zero error is measured with respect to $+25^{\circ} \mathrm{C}$ at high ( $\mathrm{T}_{\mathrm{H}}$ ) and low ( $\mathrm{T}_{\mathrm{L}}$ ) temperatures. Zero Drift is calculated for high ( $\mathrm{T}_{\mathrm{H}}-25^{\circ} \mathrm{C}$ ) and low $\left(+25^{\circ} \mathrm{C}\right.$ $\left.-T_{L}\right)$ ranges by dividing the offset error by the respective change in temperature. The specification given is the larger of the two representing worst case drift.

## SETTLING TIME

Settling time is the time required for the output to settle to within the specified error band for any input code transition. It is usually specified for a full scale transition. D/A settling time may vary depending upon the impedance level being driven. A comparator presents a high impedance, while an op amp connected for current to voltage conversion presents a low impedance. Figure 3a shows the test circuit used for testing the $\mathrm{HI}-5618 \mathrm{~A} / \mathrm{B}$ for TS (OFF) into a high impedance.

## GLITCH

A glitch on the output of a $D / A$ converter is a transient spike resulting from unequal internal ON-OFF switching times. Worst case glitches usually occur at half-scale or the major carry code transition from 011. . . 1 to 100 . . 0 or vice versa. For example, if turn ON is greater than turn OFF for 100. . . 1 to 100 . . 0 , an intermediate state of 000 . . 0 exists, such that, the output momentarily glitches toward zero output. In general, when a $D / A$ is driven by a set of external logic gates, the unmatched turn on - turn off times at the gates will add to the glitch problem. See Figure 4.

## POWER SUPPLY SENSITIVITY

Power Supply Sensitivity is a measure of the change in gain and offset of the D/A converter resulting from a change in the +5 V or -15 V supplies. It is specified under DC conditions and expressed as parts per million of full scale range per percent of change in power supply (ppm of FSR/\%).

## COMPLIANCE VOLTAGE

When the D/A converter is used without an op amp, it may be configured for various ranges of voltage at its output. However, Compliance Voltage is the maximum full scale voltage for which the converter will comply with its specifications.

## OPERATING INSTRUCTIONS

## decoupling and grounding

For best accuracy and high speed performance, the grounding and decoupling scheme shown in Figure 1 should be used. Decoupling capacitors should be connected close to the $\mathrm{HI}-5618 \mathrm{~A} / \mathrm{B}$; preferably to the device pin. A solid tantalum or electrolytic capacitor in parallel with a smaller ceramic type is recommended.


## UNIPOLAR AND BIPOLAR VOLTAGE OUTPUT CONNECTIONS

Make connections as shown in the table and Figure 2, for five standard output ranges :

|  | OUTPUT RANGE | CONNECTIONS |  |  | BIAS <br> RESISTOR RB |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \text { PIN } 5 \\ \text { TO } \end{gathered}$ | $\begin{gathered} \text { PIN } 7 \\ \text { TO } \end{gathered}$ | $\begin{gathered} \text { PIN } 8 \\ \text { TO } \end{gathered}$ |  |
| Unipolar | 0 to +10 V | NC | A | NC | $400 \Omega$ |
| Mode | 0 to +5 V | NC | A | 6 | $330 \Omega$ |
| Bipolar | $\pm 10 \mathrm{~V}$ | D | NC | A | $400 \Omega$ |
| Mode | $\pm 5 \mathrm{~V}$ | D | A | NC | $360 \Omega$ |
|  | $\pm 2.5 \mathrm{~V}$ | D | A | 6 | $310 \Omega$ |



The HI-5618A/B accepts an 8 bit digital word in Straight Binary code. In the bipolar mode this code becomes Offset Binary. Also in bipolar mode, the MSB may be complemented using an external

UNIPOLAR - STRAIGHT BINARY OV TO +10V OUTPUT RANGE

| DIGITAL INPUT | ANALOG OUTPUT |  |
| :---: | :---: | :---: |
| 11 ..... 1 | FS - 1 LSB | $=9.96094 \mathrm{~V}$ |
| $10 \ldots 0$ | 1/2FS | $=5.00000 \mathrm{~V}$ |
| $01 \ldots 1$ | 1/2FS-1 LSB | $=4.96094 \mathrm{~V}$ |
| $00 \ldots 0$ | Zero | $=0.00000 \mathrm{~V}$ |

UNIPOLAR - STRAIGHT BINARY OV TO +5V OUTPUT RANGE

| DIGITAL INPUT | ANALOG OUTPUT |  |
| :---: | :---: | :---: |
| 11 . . . . 1 | FS - 1 LSB | $=4.98047 \mathrm{~V}$ |
| 10 ..... 0 | 1/2FS | $=2.50000 \mathrm{~V}$ |
| 01 ..... 1 | 1/2FS - 1 LSB | $=2.48047 \mathrm{~V}$ |
| $00 \ldots 0$ | Zero | $=0.00000 \mathrm{~V}$ |

Output Accuracy of the $\mathrm{HI}-5618 \mathrm{~A} / \mathrm{B}$ is affected directly by the reference voltage, since $\mathrm{I}_{0}(\mathrm{~F} / \mathrm{S}) \simeq 4\left(\mathrm{~V}_{\text {REF }} / 8 \mathrm{k} \Omega\right)$. For precision performance, a stable +10 V reference with low temperature coefficient is recommended.

The output current may be converted to voltage using an external op amp with the internal span and offset resistors, as shown above in the table. The op amp should have good front end temperature coefficients. For example, the HA-2600/2605 is well suited to this application, with offset voltage and offset current tempco's of

## CALIBRATION (See Figure 2)

## UNIPOLAR MODE -

1. Apply zero (all 0 's) input, and adjust $\mathrm{R}_{3}$ for OV output.
2. Apply full scale (all 1 's) input, and adjust $R_{1}$ for:
+9.96094 Volts, $\quad+10$ Volt range
+4.98047 Volts, $\quad+5$ Volt range

## BIPOLAR MODE -

1. Apply negative full scale (also called bipolar offset): All 0's for offset binary; $1000 \ldots$ for 2 's complement. Adjust $\mathrm{R}_{2}$ for output voltages as follows:
-10 Volts, $\quad \pm 10$ Volt Range
inverter to obtain 2's complement code. Here are the correct outputs for some key input codes:

| DIGITAL INPUT | ANAL | OUTPUT |
| :---: | :---: | :---: |
| 11 ..... 1 | +FS -1 LSB | $=+9.92188 \mathrm{~V}$ |
| $10 \ldots 0$ | Zero | $=+0.00000 \mathrm{~V}$ |
| $01 \ldots .$. | Zero -1 LSB | $=-0.07813 \mathrm{~V}$ |
| $00 \ldots 0$ | -FS | $=-10.0000 \mathrm{~V}$ |

> BIPOLAR - TWO'S COMPLEMENT ** $\pm 10 \mathrm{~V}$ OUTPUT VOLTAGE RANGE

| DIGITAL INPUT | ANALOG OUTPUT |  |
| :---: | :---: | :---: |
| 01 .... 1 | +FS - 1 LSB | $=+9.92188 \mathrm{~V}$ |
| $00 \ldots 0$ | Zero | $=+0.00000 \mathrm{~V}$ |
| 11 ..... 1 | Zero-1 LSB | $=-0.07813 \mathrm{~V}$ |
| 10 ..... 0 | -FS | $=-10.0000 \mathrm{~V}$ |

** Invert MSB with external inverter to obtain two's complement coding.
$5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ and $1 \mathrm{nA} /{ }^{\circ} \mathrm{C}$, respectively. The input reference resistor ( $7.9 \mathrm{k} \Omega$ ) and bipolar offset resistor ( $3.9 \mathrm{k} \Omega$ ) are both intentionally set low by $100 \Omega$ to allow the user to externally trim out initial errors to a high degree of precision.

For high speed voltage output applications where fast settling is required, the HA-2510/25 is recommended for settling times better than 250 ns to $1 / 2$ LSB. The HA-5190/95 is recommended for applications requiring settling times less than 150 ns . (See Applications).

$$
\begin{array}{ll}
-5 \text { Volts, } & \pm 5 \text { Volt Range } \\
-2.5 \text { Volts, } & \pm 2.5 \text { Volt Range }
\end{array}
$$

2. Apply positive full scale (all 1 's for offset Binary; 0111. ... for 2's complement) Adjust $\mathrm{R}_{1}$ for output voltages as follows: +9.92188 Volts, $\pm 10$ Volt Range +4.96094 Volts, $\pm 5$ Volt Range +2.48047 Volts, $\quad \pm 2.5$ Volt Range
3. Apply zero input (1000. . . . for offset Binary; 0000. . . . for 2's complement). Output should be zero volts. Any error is due to nonlinearity in the DAC, and cannot be nulled without disrupting the calibration in steps 2 and 3.

## SETTLING TIME

Turn-off settling time ( $\mathrm{T}_{\mathrm{S}}(\mathrm{OFF})$ ) is somewhat longer than $\mathrm{T}_{\mathrm{S}}(\mathrm{ON})$ for the HI-5618. Typical TS(OFF) performance is shown in Figure 3C, using the circuit of Figure 3A.

Refer to Figure 3B; Settling time following turn-off equals $T X$ plus $T_{D}$. The comparator delay $T_{D}$ may be measured at $1 \mathrm{mV} / \mathrm{cm}$, using a Tektronix 7A13 differential comparator or equivalent. Then, $\mathrm{T}_{\mathrm{X}}$ is easily measured in a short procedure:

- Adjust delay on generator \#2 for TX approximately $1 \mu \mathrm{~s}$
- Switch the LSB to +5 V (ON).
- Adjust the $\mathrm{V}_{\text {LSB }}$ supply for 50 percent triggering at COMP. OUT (equal brightness).
- DVM reads -1 LSB. Adjust VLSB supply so DVM reads -1/2 LSB.
- Switch the LSB to $P$ (pulse); COMP. OUT pulse disappears.
- Reduce generator \# 2 delay until COMP. OUT pulse reappears; adjust delay for "equal brightness".
- Measure TX from scope. (Any overshoot will be less than $1 / 2$ LSB, so it is not necessary to examine the other side of the envelope, i.e. final value plus $1 / 2$ LSB.)


Figure 3A


Figure 3B


Figure 3C

OUTPUT GLITCH MEASUREMENT


Figure 4

## APPLICATIONS

HIGH SPEED VOLTAGE OUTPUT


* NOMINAL VALUE, SELECTED FOR OPTIMUM STEP RESPONSE.


## DIE CHARACTERISTICS

Transistor Count
Die Size:
Thermal Constants;

Tie Substrate to:
Process:

122
$103 \times 209$ mils $75^{\circ} \mathrm{C} / \mathrm{W}$
$17^{\circ} \mathrm{C} / \mathrm{W}$
Ground (VREF Lo)
Bipolar - DI

# High Speed Monolithic Digital-to-Analog Converter 

## FEATURES

- MONOLITHIC CONSTRUCTION
- FAST SETTLING (TO $\pm 1 / 2 \mathrm{LSB}$ ) 350 ns
- $\pm 1 / 2$ LSB MAX. NONLINEARITY GUARANTEED OVER tEMPERATURE
- INTERNAL CANCELLATION OF GROUND CURRENT
- EXCELLENT POWER SUPPLY REJECTION 1ppm/\%PS
- LOW COST


## APPLICATIONS

- HIGH SPEED A/D CONVERTERS
- CRT DISPLAYS
- WAVEFORM SYNTHESIS


## DESCRIPTION

The HI-5660 is a current output, 12 bit monolithic digital-toanalog converter. It offers high speed plus enhanced accuracy, through internal cancellation of ground currents.

Fabrication of the HI-5660 features the Harris bipolar dielectric isolation process, which eliminates latchup and minimizes parasitic capacitance and leakage currents. The chip includes nichrome thin-film resistors, laser trimmed at the wafer level to a maximum linearity error of $\pm 1 / 4$ LSB at $+25^{\circ} \mathrm{C}$.

Near zero current in the Analog Ground terminal simplifies use of the $\mathrm{HI}-5660$ by minimizing noise and offsets between the package and the system analog ground. This is accomplished by adding a complement current to the internal ground from an auxiliary R-2R ladder, and then supplying the resultant DC current from the positive power supply.

Electrical performance is similar to that of the AD566A. Pinouts are identical except for pin 1, which requires a +5 V supply (versus no connection on the AD566A).

The HI-5660 is offered in two accuracy grades each for the commercial and military temperature ranges. Package is a 24 pin ceramic DIP, and power requirements are $\pm 12 \mathrm{~V}$ to +15 V .


## FUNCTIONAL DIAGRAM



## ABSOLUTE MAXIMUM RATINGS $\dagger$

VCC to Power Ground
VEE to Power Ground
Voltage on DAC Output (Pin 9)
OV
10V Span R to Reference Ground
20V Span R to Reference Ground
$\pm 24 \mathrm{~V}$
Package Power Dissipation
Ceramic *
1920 mW
Digital Inputs (Pins 13-24) to Power Ground
-1 V to +7.0 V

Bipolar Offset to Reference Ground
$\pm 12 \mathrm{~V}$
$\dagger$ Absolute maximum ratings are limiting values beyond which the serviceability of the circuit may be impaired.

* Derate $19.2 \mathrm{~mW}{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$

ELECTRICAL CHARACTERISTICS $\left(T_{A}=+250 \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=10 \mathrm{~V}\right.$, Unless Otherwise Specified)

| MODEL | HI-5660-5 |  |  | HI-5660A-5 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| DATA INPUTS (Note 1) (Pins 13 to 24) |  |  |  |  |  |  |  |
| TTL or 5V CMOS (TMIN to TMAX) Input Voltage |  |  |  |  |  |  |  |
| Bit ON Logic '1' | 2.0 |  | 5.5 | 2.0 |  | 5.5 | V |
|  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |
| Bit ON Logic " 1 " |  | 2 | 10 |  | 2 | 10 | $\mu \mathrm{A}$ |
| Bit OFF Logic '0" |  | -10 | -50 |  | -10 | -50 | $\mu \mathrm{A}$ |
| RESOLUTION |  |  | 12 |  |  | 12 | Bits |
| OUTPUT |  |  |  |  |  |  |  |
| Current $\begin{array}{ll}\text { Unipolar (All Bits On) } \\ & \text { Bipolar (All Bits on or Off) }\end{array}$ | -1.6 | -2.0 | -2.4 | -1.6 | -2.0 |  |  |
|  | $\pm 0.8$ | $\pm 1.0$ | $\pm 1.2$ | $\pm 0.8$ | $\pm 1.0$ | $\pm 1.2$ | mA |
| Resistance (Exclusive of Span Resistors) | 2.0K | 2.5 K | 3.0 K | 2.0K | 2.5 K | 3.0 K | $\Omega$ |
| Offset $\begin{aligned} & \text { Unipolar } \\ & \text { Bipolar (Figure 2, R3 = }\end{aligned}$ |  | . 01 | . 05 |  | . 01 | . 05 | \% of FS |
|  |  |  |  |  |  |  |  |
| $50 \Omega$ Fixed) <br> Capacitance |  | . 05 | . 15 |  | . 05 | 0.10 | \% of FS |
|  |  | 25 |  |  | 25 |  | pF |
| Compliance Voltage, TMIN to TMAX | -3 |  | +12 | -3 |  | +12 | V |
| ACCURACY (Error Relative to Full Scale) |  |  |  |  |  |  |  |
| $+25^{\circ} \mathrm{C}$ |  |  | $\pm 1 / 2$ |  |  | $\pm 1 / 4$ |  |
| TMIN to TMAX |  | $(0.006)$ $\pm 1 / 2$ | $(0.012)$ $\pm 3 / 4$ |  | (0.003) | $(0.006)$ $\pm 1 / 2$ | \% of FS |
|  |  | (0.012) | (0.018) |  | (0.006) | (0.012) | \% of FS |
| DIFFERENTIAL NONLINEARITY |  |  |  |  |  |  |  |
| $+25^{\circ} \mathrm{C}$ |  | $\pm 1 / 2$ | $\pm 3 / 4$ |  | $\pm 1 / 4$ | $\pm 1 / 2$ | LSB |
| TMIN to TMAX | MONOTONICITY GUARANTEED ( $\pm 1$ LSB MAX) |  |  |  |  |  |  |
| TEMPERATURE COEFFICIENTS |  |  |  |  |  |  |  |
| Unipolar Zero |  | 1 | 2 |  | 1 | 2 | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Bipolar Zero |  | 5 | 10 |  | 5 | 10 | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Gain (Full Scale) |  | 7 | 10 |  | 7 | 10 | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Differential Nonlinearity |  | 2 | 6 |  | 2 | 2 | ppm/ ${ }^{\circ} \mathrm{C}$ |
| SETTLING TIME TO 1/2 LSB |  |  |  |  |  |  |  |
| With High Z External Load (Note 2) |  | 500 |  |  | 500 |  | ns |
| With $75 \Omega$ External Load |  | 250 |  |  | 250 |  | ns |



NOTES:

1. The Digital Input Levels are Guaranteed but not Tested Over the Temperature Range.
2. See Settling Time Section.

ELECTRICAL CHARACTERISTICS $\left(T_{A}=+255^{\circ}, V_{C C}=+15 \mathrm{~V}, \mathrm{~V}_{E E}=-15 \mathrm{~V}\right.$, Unless 0 therwise Specified)

| MODEL | $\begin{aligned} & \text { HI-5660-2, } \\ & \text { HI-5660-8 } \end{aligned}$ |  |  | $\begin{aligned} & \text { HI-5660A-2, } \\ & \text { HI-5660A-8 } \end{aligned}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| DATA INPUTS (Note 1) (Pins 13 to 24) |  |  |  |  |  |  |  |
| ```TTL or 5V CMOS (TMIN to TMAX) Input Voltage Bit ON Logic "1" Bit OFF Logic "0" Logic Current (Each Bit) Bit ON Logic " 1" Bit OFF Logic " 0"``` | $\begin{aligned} & 2.0 \\ & 0.0 \end{aligned}$ | $\begin{gathered} 2 \\ -10 \end{gathered}$ | $\begin{gathered} 5.5 \\ 0.8 \\ \\ 10 \\ -50 \end{gathered}$ | $\begin{aligned} & 2.0 \\ & 0.0 \end{aligned}$ | $\begin{gathered} 2 \\ -10 \end{gathered}$ | $\begin{gathered} 5.5 \\ 0.8 \\ \\ 10 \\ -50 \end{gathered}$ | V V <br> $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| RESOLUTION |  |  | 12 |  |  | 12 | Bits |
| OUTPUT |  |  |  |  |  |  |  |
| Current Unipolar (All Bits On) <br>  <br> Bipolar (All Bits on or Off) <br> Resistance (Exclusive of Span Resistors) <br> Offset Unipolar <br>  Bipolar (Figure 2, R3 $=$ <br> Capacitance 50S Fixed) <br> Compliance Voltage, TMIN to TMAX  | $\begin{gathered} -1.6 \\ \pm 0.8 \\ 2.0 \mathrm{~K} \\ \\ \\ -3 \end{gathered}$ | $\begin{gathered} -2.0 \\ \pm 1.0 \\ 2.5 \mathrm{~K} \\ .01 \\ \\ .05 \\ 25 \end{gathered}$ | $\begin{gathered} -2.4 \\ \pm 1.2 \\ 3.0 \mathrm{~K} \\ .05 \\ \\ .15 \\ +12 \end{gathered}$ | $\begin{aligned} & -1.6 \\ & \pm 0.8 \\ & 2.0 \mathrm{~K} \\ & \\ & \\ & -3 \end{aligned}$ | $\begin{gathered} -2.0 \\ \pm 1.0 \\ 2.5 \mathrm{~K} \\ .01 \\ \\ .05 \\ 25 \end{gathered}$ | $\begin{gathered} -2.4 \\ \pm 1.2 \\ 3.0 \mathrm{~K} \\ .05 \\ \\ .10 \\ +12 \end{gathered}$ | mA <br> mA <br> $\Omega$ <br> \% of FS <br> \% of FS <br> pF <br> V |
| $\frac{\text { ACCURACY (Error Relative to }}{\text { Full Scale) }}$ |  |  |  |  |  |  |  |
| $+25^{\circ} \mathrm{C}$ <br> TMIN to TMAX |  | $\begin{gathered} \pm 1 / 4 \\ (0.006) \\ \pm 1 / 2 \\ (0.012) \end{gathered}$ | $\begin{gathered} \pm 1 / 2 \\ (0.012) \\ \pm 3 / 4 \\ (0.018) \end{gathered}$ |  | $\begin{gathered} \pm 1 / 8 \\ (0.003) \\ \pm 1 / 4 \\ (0.006) \end{gathered}$ | $\begin{gathered} \pm 1 / 4 \\ (0.006) \\ \pm 1 / 2 \\ (0.012) \end{gathered}$ | LSB <br> \% of FS <br> LSB <br> \% of FS |
| DIFFERENTIAL NONLINEARITY |  |  |  |  |  |  |  |
| $+25^{\circ} \mathrm{C}$ |  | $\pm 1 / 2$ | $\pm 3 / 4$ |  | $\pm 1 / 4$ | $\pm 1 / 2$ | LSB |
| TMIN to TMAX | MONOTONICITY GUARANTEED ( $\pm 1$ LSB MAX) |  |  |  |  |  |  |
| TEMPERATURE COEFFICIENTS |  |  |  |  |  |  |  |
| Unipolar Zero <br> Bipolar Zero <br> Gain (Full Scale) <br> Differential Nonlinearity |  | 1 5 7 2 | $\begin{gathered} 2 \\ 10 \\ 10 \\ 6 \end{gathered}$ |  | 1 5 7 2 | $\begin{gathered} 2 \\ 10 \\ 10 \\ 2 \end{gathered}$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| SETTLING TIME TO 1/2 LSB |  |  |  |  |  |  |  |
| With High 2 External Load (Note 2) With 75S2 External Load |  | $\begin{aligned} & 500 \\ & 250 \end{aligned}$ |  |  | $\begin{aligned} & 500 \\ & 250 \end{aligned}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |


| MODEL | $\begin{aligned} & \mathrm{HI}-5660-2, \\ & \mathrm{HI}-5660-8 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{HI}-5660 \mathrm{~A}-2, \\ & \mathrm{HI} 5660 \mathrm{~A}-8 \end{aligned}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| TEMPERATURE RANGE |  |  |  |  |  |  |  |
| Operating Storage | $\begin{aligned} & -55 \\ & -65 \end{aligned}$ |  | $\begin{array}{r} +125 \\ +150 \end{array}$ | $\begin{aligned} & -55 \\ & -65 \end{aligned}$ |  | $\begin{array}{r} +125 \\ +150 \end{array}$ | ${ }^{\circ} \mathrm{OC}$ |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{V}_{\mathrm{CC}},+4.5 \mathrm{~V} \text { to }+16.5 \mathrm{~V}_{\mathrm{DC}} \\ & \mathrm{~V}_{\mathrm{EE},},-11.4 \text { to }-16.5 \mathrm{~V}_{\mathrm{DC}} \end{aligned}$ |  | $\begin{gathered} 7 \\ -13 \end{gathered}$ | $\begin{gathered} 12 \\ -17 \end{gathered}$ |  | 7 -13 | $\begin{gathered} 12 \\ -17 \end{gathered}$ | $\begin{gathered} \mathrm{mA} \\ \mathrm{~mA} \end{gathered}$ |
| POWER SUPPLY GAIN SENSITIVITY |  |  |  |  |  |  |  |
| $\begin{aligned} & V_{C C}=+4.5 \text { to }+16.5 \mathrm{~V}_{\mathrm{DC}} ; V_{\mathrm{EE}}=-15 \mathrm{~V} \\ & V_{\mathrm{EE}}=-11.4 \text { to }-16.5 \mathrm{~V} \mathrm{DC} ; \mathrm{V}_{\mathrm{CC}}=+15 \mathrm{~V} \end{aligned}$ |  | 1 | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ |  | 1 | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | ppm of FS/\% <br> ppm of FS/\% |
| $\begin{aligned} & \text { PROGRAMMABLE OUTPUT } \\ & \text { RANGES (See Table 1) } \\ & \hline \end{aligned}$ | $\begin{gathered} 0 \text { to }+5 \\ -2.5 \text { to }+2.5 \\ 0 \text { to }+10 \\ -5 \text { to }+5 \\ -10 \text { to }+10 \end{gathered}$ |  |  | $\begin{gathered} 0 \text { to }+5 \\ -2.5 \text { to }+2.5 \\ 0 \text { to }+10 \\ -5 \text { to }+5 \\ -10 \text { to }+10 \end{gathered}$ |  |  | V V V V |
| EXTERNAL ADJUSTMENTS |  |  |  |  |  |  |  |
| Gain Error with Fixed $50 \Omega$ Resistor for $\mathrm{R}_{2}$ (Figure 1) |  | $\pm 0.1$ | $\pm 0.25$ |  | $\pm 0.1$ | $\pm 0.25$ | \% of FS |
| Bipolar Offset Error with Fixed $50 \Omega$ Resistor for $\mathrm{R}_{3}$ (Figure 2) |  |  |  |  |  |  | \% of FS |
| Gain Adjustment Range (Figure 1) | $\pm 0.25$ |  |  | $\pm 0.25$ |  |  | \% of FS |
| Bipolar Offset Adjustment Range (Fig. 2) | $\pm 0.15$ |  |  | $\pm 0.15$ |  |  | \% of FS |
| REFERENCE INPUT |  |  |  |  |  |  |  |
| Input Impedance | 16K | 20K | 24K | 16K | 20K | 24K | $\Omega$ |
| POWER DISSIPATION |  | 230 | 330 |  | 230 | 330 | mW |
| MULTIPLYING MODE PERFORMANCE (All Models) |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |
| Quadrants Two (2): Bipolar Operation at Digital Input Only. <br> Reference Voltage Unipolar: +10 V Max, +2 V Min. |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |
| Accuracy 10 Bits ( $\pm 0.05 \%$ of Reduced F.S.) for $2 V_{D C}$ Reference Voltage. |  |  |  |  |  |  |  |
| Reference Feedthrough (Unipolar Mode, <br> All Bits OFF, and +2 V to +10 V ( $\mathrm{p}-\mathrm{p}$ ), Sinewave Frequency for $1 / 2$ LSB ( $p-p$ ) Feedthrough) |  |  |  |  |  |  |  |
| $\begin{array}{lll}\text { Output Slew Rate } & 10 \%-90 \% & 1.3 \mathrm{~mA} / \mu \mathrm{s} \\ & 90 \%-10 \% & 1.3 \mathrm{~mA} / \mu \mathrm{s}\end{array}$ |  |  |  |  |  |  |  |
| Output Settling Time (All Bits ON and a <br> +2 V to +10 V Step Change in Reference <br> Voltage) |  |  |  |  |  |  |  |
| CONTROL AMPLIFIER |  |  |  |  |  |  |  |
| Full Power Bandwidth ( +10 V to +3 V ) Small Signal Closed-Loop Bandwidth |  | 200 2.4 |  |  | 200 2.4 |  | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{MHz} \end{aligned}$ |

NOTES:

1. The Digital Input Levels are Guaranteed but not Tested Over the Temperature Range.
2. See Settling Time Section.

## DIGITAL INPUTS

The $\mathrm{HI}-5660$ accepts digital input codes in binary format and may be user connected for any one of three binary codes: Straight Binary, Two's Complement*, or Offset Binary (See Operating Instructions).

| DIGITAL INPUT | ANALOG OUTPUT |  |  |
| :---: | :---: | :---: | :---: |
|  | Straight Binary | Offset Binary | Two's Complement* |
| MSB...LSB |  |  |  |
| 000... 000 | Zero | -FS (Full Scale) | Zero |
| 100... 000 | 1/2FS | Zero | -FS |
| 111... 111 | +FS - 1 LSB | +FS - 1 LSB | Zero - 1 LSB |
| 011... 111 | 1/2FS -- 1 LSB | Zero-1 LSB | +FS - 1 LSB |
| *Invert MSB with external inverter to obtain Two's Complement Coding |  |  |  |

## ACCURACY

INTEGRAL NONLINEARITY - The maximum deviation of the actual transfer characteristic from an ideal straight line. The ideal line is positioned according to "end-point linearity" for D/A converter products from Harris Semiconductor, i. e. the line is drawn between the end-points of the actual transfer characteristic (codes 00... 0 and 11...1).

DIFFERENTIAL NONLINEARITY - The difference between one LSB and the output voltage change corresponding to any two consecutive codes. A Differential Nonlinearity of $\pm 1$ LSB or less guarantees monotonicity.

MONOTONICITY - The property of a D/A converter's transfer function which guarantees that the output derivative will not change sign in response to a sequence of increasing (or decreasing) input codes. That is, the only output response to a code change is to remain constant, increase for increasing code, or decrease for decreasing code.

## SETTLING TIME

That interval between application of a digital step input, and final entry of the analog output within a specified window about the settled value. Harris Semiconductor usually specifies a unipolar 10 V full scale step, to be measured from $50 \%$ of the
input digital transition, and a window of $\pm 1 / 2$ LSB about the final value. The device output is then rated according to the worst (longest settling) case: low to high, or high to low.

## DRIFT

GAIN DRIFT - The change in full scale analog output over the specified temperature range expressed in parts per million of full scale range per ${ }^{\circ} \mathrm{C}$ ( ppm of $\mathrm{FSR} / \mathrm{OC}$ ). Gain error is measured with respect to $+25{ }^{\circ} \mathrm{C}$ at high ( $\mathrm{T}_{H}$ ) and low ( $\mathrm{T}_{\mathrm{L}}$ ) temperatures. Gain drift is calculated for both high ( $\mathrm{T}_{\mathrm{H}}-\mathbf{2 5 0}$ ) and low ranges $\left(+250 \mathrm{C}-\mathrm{T}_{\mathrm{L}}\right)$ by dividing the gain error by the respective change in temperature. The specification is the larger of the two representing worst case drift.

OFFSET DRIFT - The change in analog output with all bits OFF over the specified temperature range expressed in parts per million of full scale range per ${ }^{\circ} \mathrm{C}$ ( ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ ). Offset error is measured with respect to $+25^{\circ} \mathrm{C}$ at high ( $T_{H}$ ) and low ( $T_{L}$ ) temperatures. Offset Drift is calculated for both high ( $\mathrm{TH}_{\mathrm{H}}-25^{\circ} \mathrm{C}$ ) and low ( $+25^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}$ ) ranges by dividing the offset error by the respective change in temperature. The specification given is the larger of the two, representing worst-case drift.

## POWER SUPPLY SENSITIVITY

Power Supply Sensitivity is a measure of the change in gain and offset of the $D / A$ converter resulting from a change in -15 V or +15 V supplies. It is specified under DC conditions and expressed as parts per million of full scale range per percent of change in power supply (ppm of FSR/\%).

## COMPLIANCE

Compliance voltage is the maximum output voltage range that can be tolerated and still maintain its specified accuracy. Compliance limit implies functional operation only and makes no claims to accuracy.

## GLITCH

A glitch on the output of a $D / A$ converter is a transient spike resulting from unequal internal ON-OFF switching times. Worst case glitches usually occur at half-scale or the major carry code transition from 011... 1 to $100 . . .0$ or vice versa. For example, if turn ON is greater than turn OFF for 011... 1 to $100 \ldots 0$, an intermediate state of $000 . . .0$ exists, such that, the output momentarily glitches toward zero output. Matched switching times and fast switching will reduce glitches considerably.

## APPLYING THE HI-5660

## OP AMP SELECTION

The HI-5660's current output may be converted to voltage using the standard connections shown in Figures 1 and 2. The choice of operational amplifier should be reviewed for each application, since a significant trade-off may be made between speed and accuracy.

For highest precision, use an HA-5130. This amplifier contri-
butes negligible error, but requires about $11 \mu \mathrm{~s}$ to settle within $\pm 0.1 \%$ following a 10 V step.

The Harris Semiconductor HA-2600 is the best all-around choice for this application, and it settles in $1.5 \mu \mathrm{~s}$ (also to $\pm 0.1 \%$ following a 10 V step). Remember, settling time for the DAC-amplifier combination is $\sqrt{t_{D^{2}}+t_{A}^{2}}$, where $t_{D}, t_{A}$ are settling times for the DAC and amplifier.

Table 1 - Operating Modes and Calibration

| MODE | CIRCUIT CONNECTIONS: |  |  |  | CALIBRATION: |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | OUTPUT RANGE | PIN10 TO | $\begin{gathered} \text { PIN } 11 \\ \text { TO } \end{gathered}$ | $\begin{aligned} & \text { RESISTOR } \\ & (R)^{*} \end{aligned}$ | APPLY INPUT CODE | ADJUST | $\begin{gathered} \text { TO SET } \\ \mathrm{V}_{0} \end{gathered}$ |
| Unipolar (See Fig. 1) | 0 to +10 V | $\mathrm{V}_{0}$ | Pin 10 | 1.43K | All 0's All 1's | $\begin{aligned} & \text { R1 } \\ & \text { R2 } \end{aligned}$ | $\begin{gathered} 0 \mathrm{~V} \\ +9.99756 \mathrm{~V} \end{gathered}$ |
|  | 0 to +5 V | $\mathrm{V}_{0}$ | Pin 9 | 1.1K | All 0 's All 1's | $\begin{aligned} & \text { R1 } \\ & \text { R2 } \end{aligned}$ | $\begin{gathered} 0 \mathrm{~V} \\ +4.99878 \mathrm{~V} \end{gathered}$ |
| Bipolar (See Fig. 2) | $\pm 10 \mathrm{~V}$ | NC | $\mathrm{V}_{0}$ | 1.69K | All 0's All 1's | $\begin{aligned} & \text { R3 } \\ & \text { R4 } \end{aligned}$ | $\begin{gathered} -10 \mathrm{~V} \\ +9.99512 \mathrm{~V} \end{gathered}$ |
|  | $\pm 5 \mathrm{~V}$ | $\mathrm{V}_{0}$ | Pin 10 | 1.43K | All 0 's All 1 's | $\begin{aligned} & \text { R3 } \\ & \text { R4 } \end{aligned}$ | $\begin{gathered} -5 \mathrm{~V} \\ +4.99756 \mathrm{~V} \end{gathered}$ |
|  | $\pm 2.5 \mathrm{~V}$ | $\mathrm{V}_{0}$ | Pin 9 | 1.1K | All 0 's All 1 's | $\begin{aligned} & \text { R3 } \\ & \text { R4 } \end{aligned}$ | $\begin{gathered} \quad-2.5 \mathrm{~V} \\ +2.49878 \mathrm{~V} \end{gathered}$ |

*Many op amps do not require this resistor, since a bias current of 60 nA produces a worst case output error of only $100 \mu \mathrm{~N}$. For a low bias current amplifier, connect its non-inverting input directly to ground.

## NO-TRIM OPERATION

The HI-5660 will perform as specified without calibration adjustments. To operate without calibration, substitute $50 \Omega$ resistors for the $100 \Omega$ trimming potentiometers: In Figure 1 replace R2 with $50 \Omega$; also remove the network on pin 7 and connect $50 \Omega$ to ground. For bipolar operation in Figure 2, replace R 3 and R 4 with $50 \Omega$ resistors.

With these changes, performance is guaranteed as shown under Specifications, "External Adjustments". Typical unipolar zero will be $\pm 1 / 2$ LSB plus the op amp offset.

When using wide bandwidth op amps, the feedback capacitor C may be selected to minimize settling time.

## CALIBRATION

Calibration provides the maximum accuracy from a converter by adjusting its gain and offset errors to zero. For the $\mathrm{HI}-5660$,
these adjustments are similar whether the current output is used, or whether an external op amp is added to convert this current to a voltage. Refer to Table 1 for the voltage output case, along with Figure 1 or 2.

Calibration is a two step process for each of the five output ranges shown in Table 1. First adjust the negative full scale (zero for unipolar ranges). This is an offset adjust which translates the output characteristic, i.e. affects each code by the same amount.

Next adjust positive FS. This is a gain error adjustment, which rotates the output characteristic about the negative FS value.

For the bipolar ranges, this approach leaves an error at the zero code, whose maximum value is the same as for integral nonlinearity error. In general, only two values of output may be calibrated exactly; all others must tolerate some error. Choosing the extreme end points (plus and minus full scale) minimizes this distributed error for all other codes.


Figure 1 - Unipolar Voltage Output


Figure 2 - Bipolar Voltage Output

This is a challenging measurement, in which the result depends on the method chosen, the precision and quality of test equipment and the operating configuration of the DAC (test conditions). As a result, the different techniques in use by converter manufacturers can lead to consistently different results. An engineer should understand the advantage and limitations of a given test method before using the specified settling time as a basis for design.

The approach used for several years at Harris Analog Products Division calls for a strobed comparator to sense final perturbations of the DAC output waveform. This gives the LSB a reasonable magnitude ( $814 \mu \mathrm{~V}$ for the $\mathrm{HI}-5660$ ), which provides the comparator with enough overdrive to establish an accurate $\pm 1 / 2$ LSB window about the final settled value. Also, the required test conditions simulate the DAC's environment for a common application - use in a successive approximation A/D converter. Considerable experience has shown this to be a reliable and repeatable way to measure settling time.

The usual specification is based on a 10 V step, produced by simultaneously switching all bits from off-to-on ( $\mathrm{t} O \mathrm{~N}$ ) or on-to-off (tOFF). The slower of the two cases is specified, as measured from $50 \%$ of the digital input transition to the final entry within a window of $\pm 1 / 2$ LSB about the settled value. Four measurements characterize a given type of DAC:
(a) tON, to final value $+1 / 2$ LSB
(b) toN, to final value $-1 / 2$ LSB
(c) tOFF, to final value $+1 / 2$ LSB
(d) tOFF, to final value $-1 / 2$ LSB
(Cases (b) and (c) may be eliminated unless the overshoot exceeds $1 / 2$ LSB). For example, refer to Figure 3 for the measurement of case (d).


Figure 3A

## PROCEDURE

As shown in Figure 3B, settling time equals $\mathrm{t} X$ plus the comparator delay ( $\mathrm{t}_{\mathrm{D}}=15 \mathrm{~ns}$ ). To measure $\mathrm{t}_{\mathrm{X}}$,

- Adjust the delay on generator $\# 2$ for a $t \times$ of several microseconds. This assures that the DAC output has settled to its final value.
- Switch on the LSB ( +5 V ).
- Adjust the $\mathrm{V}_{\text {LSB }}$ supply for 50 percent triggering at COMPARATOR OUT. This is indicated by traces of equal brightness on the oscilloscope display as shown in Figure 3B. Note DVM reading.
- Switch the LSB to Pulse (P).
- Readjust the VLSB supply for $50 \%$ triggering as before, and note DVM reading. One LSB equals one tenth the difference in the DVM readings noted above.
- Adjust the VLSB supply to reduce the DVM reading by, 5 LSB's (DVM reads 10X, so this sets the comparator to sense the final settled value minus $1 / 2$ LSB). Comparator output disappears.
- Reduce generator \# 2 delay until comparator output reappears, and adjust for "equal brightness".
- Measure $t_{X}$ from scope as shown in Figure 3B. Settling time equals $\mathrm{t}_{\mathrm{X}}+\mathrm{t} \mathrm{D}$, i.e. $\mathrm{tx}+15 \mathrm{~ns}$.



## GROUNDS

The HI-5660 has two ground terminals, pin 3 (ANALOG GND) and pin 12 (DIGITAL GND). The current through pin 3 is near-zero DC, but pin 12 carries up to 1.75 mA of code-dependent current from bits 1,2 and 3. The general rule is to connect pin 3 to the system analog ground and pin 12 to the power or digital ground. If the system has a single ground point, provide separate paths to pins 3 and 12.

Current cancellation in pin 3 is accomplished as follows: An auxiliary 9 bit R-2R ladder is driven by the complement of the HI-5660 input code. Together, the main and auxiliary ladders draw a constant 2.25 mA from the internal analog ground, regardless of input code. This current is then sourced from the positive supply via a current mirror, yielding near-zero current through pin 3.

## LAYOUT

Connections to pin 9 (IOUT) on the $\mathrm{HI}-5660$ are very critical for high speed performance. Output capacitance of the DAC is only 25 pF , so a small change or additional capacitance may alter the output op amp's stability and affect settling time. Connections to pin 9 should be short and few. Component leads should be short on the side connecting to pin 9 (as for feedback capacitor C).

## BYPASS CAPACITORS

Power supply bypass capacitors on the op amp will serve the $\mathrm{HI}-5660$ also. If no op amp is used, a $0.01 \mu \mathrm{~F}$ ceramic capacitor from each supply terminal to pin 12 is sufficient.

## DIE CHARACTERISTICS

| Transistor Count |  | 158 |
| :--- | :---: | :---: |
| Die Size: |  | $104 \times 172$ mils |
| Thermal Constants; | $\theta_{\text {ja }}$ | $52^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | $\theta_{\mathrm{jc}}$ | $170 \mathrm{C} / \mathrm{W}$ |
| Tie Substrate to: |  | Analog Ground |
| Process: |  | Bipolar -DI |

## FEATURES

- DAC 80 ALTERNATE SOURCE
- MONOLITHIC CONSTRUCTION (SINGLE CHIP)
- FAST SETTLING
- GUARANTEED MONOTONIC
$0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$
- WAFER LASER TRIMMED
- APPLICATIONS RESISTORS ON-CHIP
- ON-BOARD REFERENCE
- DIELECTRIC ISOLATION (DI) PROCESSING
- $\pm 12 \mathrm{~V}$ POWER SUPPLY OPERATION


## APPLICATIONS

- HIGH SPEED A/D CONVERTERS
- PRECISION INSTRUMENTATION
- CRT DISPLAY GENERATION


## DESCRIPTION

The HI-5680 is a monolithic, direct replacement for the popular DAC80-CBI, DAC80Z-CBI, and DAC85C-CBI, incorporating the best features of each. Single chip construction, along with several design innovations, make the HI-5680 the optimum choice for low cost, high reliability applications.

Harris' unique Dielectric Isolation(DI) processing reduces internal parasitics, resulting in fast switching times and minimum glitch. On-board span reșistors are provided for good tracking over temperature, and are laser trimmed to high accuracy. These may be used with the on-board op-amp (voltage output models; $\mathrm{HI}-5680 \mathrm{~V}$ ), or with a user supplied external amplifier (HI-5680I).

Internally, the HI-5680 eliminates code dependent ground currents by routing current from the positive supply to the internal ground node, as determined by an auxiliary $\mathrm{R}^{\prime}-2 \mathrm{R}$ ladder. This results in a cancellation of code dependent ground currents allowing virtually zero variation in current through the package common, pin 21.

The HI-5680 is available in both current and voltage output models which are guaranteed over the $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ temperature range. All models include a buried zener reference featuring low temperature coefficient. In addition, the voltage output models include an on-board output amplifier. Both versions operate with $\mathrm{a}+5 \mathrm{~V}$ logic supply and $\mathrm{a} \pm \mathrm{V}_{\mathrm{S}}$ in the range of $\pm(11.4 \mathrm{~V}$ to 16.5 V ).

## PINOUTS





HI-5680 V
HI-5685 V
HI-5687 V

## FUNCTIONAL DIAGRAM CURRENT OUTPUT



HI-5680 I
HI-5685 I
HI-5687 I

| ABSOLUTE MAXIMUM RATINGS (1) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply Inputs | $+\mathrm{V}_{\mathrm{S}} \quad+20 \mathrm{~V}$ |  | Power Dissipation* |  | 2040 mW |
|  | $-\mathrm{V}_{\text {S }} \quad-20 \mathrm{~V}$ |  | Operating Temperature Range |  |  |
|  | +VLOGIC |  |  |  |  |
| Reference | Input (pin 16) Output drain | $+\mathrm{V}_{5}$ | Storage Temperature Range |  |  |
|  |  | 2.5 mA |  |  | $-65{ }^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Digital Inputs | Bits 1 to 12 | -1 V to +12 V |  | * Derate $20.4 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75{ }^{\circ} \mathrm{C}$ |  |

ELECTRICAL CHARACTERISTICS
$\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {LOGIC }}=+5 \mathrm{~V}\right.$, PIN 16 CONNECTED TO PIN 24 UNLESS OTHERWISE SPECIFIED.)

| PARAMETER | CONDITIONS | HI-5680 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| DIGITAL INPUT (3) |  |  |  |  |  |
| Resolution Logic Levels Logic "1" Logic " 0 " | TTL Compatible at $+1 \mu \mathrm{~A}$ <br> at $-100 \mu \mathrm{~A}$ | $\begin{array}{r} +2 \\ 0 \end{array}$ |  | $\begin{gathered} 12 \\ +5.5 \\ +0.8 \end{gathered}$ | Bits <br> Volts <br> Volts |
| ACCURACY (3) |  |  |  |  |  |
| Linearity Error Differential Lin. Error Gain Error (2) Offset Error (2) Monotonicity | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ & 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ & 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{aligned} & \pm 1 / 4 \\ & \pm 1 / 2 \\ & \pm 0.1 \\ & \pm .05 \end{aligned}$ <br> Guaranteed | $\begin{aligned} & \pm 1 / 2 \\ & \pm^{3 / 4} \\ & \pm 0.3 \\ & \pm 0.15 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { \%FSR } \\ & \text { \%FSR } \end{aligned}$ |
| DRIFT (3) <br> Total Bipolar Drift (Includes gain, offset and linearity drifts.) <br> Total Error Unipolar (Note 6) Bipolar (Note 6) Gain <br> Unipolar Offset Bipolar Offset | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ & 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ & \text { Including internal } \\ & \text { reference } \\ & \begin{array}{l} \text { Exclusive of internal } \\ \text { reference } \end{array} \end{aligned}$ |  | $\begin{aligned} & \pm 0.08 \\ & \pm 0.06 \\ & \pm 15 \\ & \pm 5 \\ & \pm 1 \\ & \pm 5 \end{aligned}$ | $\begin{aligned} & \pm 20 \\ & \pm 0.15 \\ & \pm .1 \\ & \pm 30 \\ & \pm 7 \\ & \pm 3 \\ & \pm 10 \end{aligned}$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> \%FSR <br> \%FSR <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> ppm/ ${ }^{\circ} \mathrm{C}$ <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| CONVERSION SPEED (3) <br> Voltage Models <br> Settling time (3) <br> With $10 \mathrm{~K} \Omega$ Feedback <br> With $5 \mathrm{~K} \Omega$ Feedback <br> For 1 LSB change <br> Slew Rate <br> Current Models <br> Settling time (3) <br> 10 to $100 \Omega$ load <br> $1 \mathrm{~K} \Omega$ load | to $\pm 0.01 \%$ of FSR for FSR Change <br> to $\pm 0.01 \%$ of FSR for FSR Change | 10 | $\begin{aligned} & 3 \\ & 1.5 \\ & 1.5 \\ & 15 \\ & \\ & \\ & 300 \\ & 1000 \end{aligned}$ |  | $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mathrm{V} / \mu \mathrm{s}$ <br> ns <br> ns |
| ANALOG OUTPUT <br> Voltage Models Output current Output Resistance Short Circuit Duration | to common | $\pm 5$ | $\begin{gathered} .05 \\ \text { continuous } \end{gathered}$ |  | $\stackrel{m A}{\Omega}$ |

## SPECIFICATIONS (continued)

| PARAMETER | CONDITIONS | HI-5680X |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| ANALOG OUTPUT Current Models <br> Output Current Unipolar Bipolar <br> Output Resistance Unipolar Bipolar Compliance (3) |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  | -1.6 | -2 | -2.4 | mA |
|  |  | $\pm 0.8$ | $\pm 1$ | $\pm 1.2$ | mA |
|  |  |  |  |  |  |
|  |  |  | 2.0 |  | K $\Omega$ |
|  |  |  | 2.0 |  | K $\Omega$ |
|  |  | -2.5 |  | +10 | V |
| INTERNAL REFERENCE |  |  |  |  |  |
| Output Voltage |  | +6.174 | +6.3 | +6.426 | V |
| Output Impedance |  |  | 1.5 |  | $\Omega$ |
| External Current |  |  |  | +2.5 | mA |
| Tempco of Drift |  |  | 20 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| POWER SUPPLY <br> SENSITIVITY (3) |  |  |  |  |  |
|  |  |  |  |  |  |
| +15V supply |  |  |  | . 002 | \%FSR |
| -15V supply |  |  |  | . 002 | $\Delta V_{s}$ |
| +5V supply |  |  |  | . 002 |  |
| POWER SUPPLY <br> REQUIREMENTS (5) |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
| - +15 V |  | +11.4 | +15 | +16.5 | V |
| -15V |  | -11.4 | -15 | -16.5 | V |
| +5V |  | + 4.5 | + 5 | +16.5 | V |
| Current |  |  |  |  |  |
| +15V |  |  |  | 11 | mA |
| -15V |  |  | -12 | -20 | mA |
| +5V |  |  | 4.5 | 8 | mA |

## NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. Adjustable to zero using external potentiometers.
3. See definitions.
4. FSR is "Full Scale Range" and is 20 V for $\pm 10 \mathrm{~V}$ range, 10 V for $\pm 5 \mathrm{~V}$ range, etc., or $2 \mathrm{~mA}( \pm 20 \%)$ for current output.
5. The HI-5680 will operate with supply voltages as low as $\pm 11.4 \mathrm{~V}$. It is recommended that output voltage range -10 V to +10 V not be used if the supply voltages are less than $\pm 12 \mathrm{~V}$.
6. With gain and offset errors adjusted to zero at $25^{\circ} \mathrm{C}$.

| Transistor Count |  | 259 |
| :--- | :---: | :---: |
| Die Size: |  | $210 \times 125$ mils |
| Thermal Constants; | $\theta_{\text {ja }}$ | $490 \mathrm{C} / \mathrm{W}$ |
|  | $\theta_{\text {jc }}$ | $12^{\circ} \mathrm{C} / \mathrm{W}$ |
| Tie Substrate to: |  | Ground |
| Process: |  | Bipolar -DI |

## DIGITAL INPUTS

The HI-5680 accepts digital input codes in complementary, binary, complementary offset binary, and complementary two's complement binary.

| DIGITAL INPUT | ANALOG OUTPUT |  |  |
| :---: | :---: | :---: | :---: |
|  | Complementary Binary | Complementary Offset Binary | Complementary Two's Complement * |
| MSB LSB |  |  |  |
| 000... 000 | + Full Scale | + Full Scale | -LSB |
| 100... 000 | Mid Scale -1 LSB | -1 LSB | + Full Scale |
| 111... 111 | Zero | - Full Scale | Zero |
| 011...111 | +1/2 Full Scale | Zero | - Full Scale |

* Invert MSB with external inverter to obtain CTC Coding


## SETTLING TIME

That interval between application of a digital step input, and final entry of the analog output within a specified window about the settled value. Harris Semiconductor usually specifies a unipolar 10 V or bipolar full scale step, to be measured from $50 \%$ of the input digital transition, and a window of $\pm 1 / 2$ LSB about the final value. The device output is then rated according to the worst (longest settling) case: low to high, or high to low.

## DRIFT

GAIN DRIFT - The change in full scale analog output over the specified temperature range expressed in parts per million of full scale per ${ }^{\circ} \mathrm{C}$ ( ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ ). Gain error is measured with respect to $+25^{\circ} \mathrm{C}$ at high $\left(\mathrm{T}_{\mathrm{H}}\right)$ and low ( $\mathrm{T}_{\mathrm{L}}$ ) temperatures. Gain drift is calculated for both high ( $T_{H}-25^{\circ} \mathrm{C}$ ) and low ranges $\left(+25^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}\right)$ by dividing the gain error by the respective change in temperature. The specification is the larger of the two representing worst case drift.

OFFSET DRIFT - The change in analog output with all bits OFF over the specified temperature range expressed in parts per million of full scale range per ${ }^{\circ} \mathrm{C}$ (ppm of FSR/ $/{ }^{\circ} \mathrm{C}$ ). Offset error is measured with respect to $+25^{\circ} \mathrm{C}$ at high ( $\mathrm{T}_{\mathrm{H}}$ ) and low ( $T_{L}$ ) temperatures. Offset Drift is calculated for both high ( $\mathrm{T}_{\mathrm{H}}-25^{\circ} \mathrm{C}$ ) and low ( $+25^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}$ ) ranges by dividing the offset error by the respective change in temperature. The specification given is the larger of the two, representing worstcase drift.

## ACCURACY

INTEGRAL NONLINEARITY - The maximum deviation of the actual transfer characteristic from an ideal straight line. The ideal line is positioned according to "end-point linearity" for D/A converter products from Harris Semiconductor, i.e. the line is drawn between the end-points of the actual transfer characteristic (codes $00 . . .0$ and 11...1).

DIFFERENTIAL NONLINEARITY - The difference between one LSB and the output voltage change corresponding to any two consecutive codes. A Differential Nonlinearity of $\pm 1$ LSB or less guarantees monotonicity.

MONOTONICITY - The property of a D/A converter's transfer function which guarantees that the output derivative will not change sign in response to a sequence of increasing (or decreasing) input codes. That is, the only output response to a code change is to remain constant, increase for increasing code, or decrease for decreasing code.

## POWER SUPPLY SENSITIVITY

Power Supply Sensitivity is a measure of the change in gain and offset of the $D / A$ converter resulting from a change in -15 V , or +15 V supplies. It is specified under DC conditions and expressed as parts per million of full scale range per percent of change in power supply (ppm of FSR/\%).

## COMPLIANCE

Compliance voltage is the maximum output voltage range that can be tolerated and still maintain its specified accuracy. Compliance limit implies functional operation only and makes no claims to accuracy.

## GLITCH

A glitch on the output of a D/A converter is a transient spike resulting from inequal internal ON-OFF switching times. Worst case glitches usually occur at half-scale or the major carry code transition from 011... 1 to $100 \ldots 0$ or vice versa. For example, if turn ON is greater than turn OFF for 011 ... 1 to $100 . . .0$, an intermediate state of $000 \ldots 0$ exists, such that, the output momentarily glitches toward zero output. Matched switching times and fast switching will reduce glitches considerably. (Measured as one half the product of duration and amplitude.)

## DECOUPLING AND GROUNDING

For best accuracy and high frequency performance, the grounding and decoupling scheme shown in Figure 1 should be used. Decoupling capacitors should be connected close to the HI5680 (preferrably to the device pins) and should be tantalum or electrolytic bypassed with ceramic types for best high frequency noise rejection.


## FIGURE 1

analog ground

## REFERENCE SUPPLY

An internal 6.3Volt reference is provided on board all $\mathrm{HI}-5680$ models. This voltage (pin 24) is accurate to $\pm 2 \%$ and must be connected to the reference input (pin 16) for specified operation. This reference may be used externally, provided current drain is limited to 2.5 mA . An external buffer amplifier is recommended if this reference is to be used to drive other system components. Otherwise, variations in the load driven by the reference will result in gain variations of the $\mathrm{HI}-5680$. All gain adjustments should be made under constant load conditions.

## VOLTAGE OUTPUT HI-5680V/85V/87V



FIGURE 2
RANGE CONNECTIONS

|  |  | CONNECT |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  | RANGE | 15 | 17 |
|  | PIN | PIN |  |  |
|  | RAp | 19 |  |  |
| Unipolar | 0 to +5 V | 18 | N.C. | 20 |
|  | 0 to +10 V | 18 | N.C. | N.C. |
| Bipolar | $\pm 2.5 \mathrm{~V}$ | 18 | 20 | 20 |
|  | $\pm 5 \mathrm{~V}$ | 18 | 20 | N.C. |
|  | $\pm 10 \mathrm{~V}$ | 19 | 20 | 15 |

## CURRENT OUTPUT HI-56801/85I/871


${ }^{\dagger} R_{B}$ should equal the DAC's output resistance, which is $2 K \Omega / /$ RFEEDBACK.

EXTERNAL AMPLIFIER CONNECTIONS
To use the HI-56801 with an external amplifier, connect as follows:

| RANGE | PIN 17 <br> to | PIN 18 <br> to | PIN 19 <br> to | PIN 20 <br> to |
| :---: | :---: | :---: | :---: | :---: |
| 0 to +10 V | N.C. | B | $18^{*}$ | $19^{*}$ |
| 0 to +5 V | N.C. | B | 15 | N.C. |
| $\pm 10 \mathrm{~V}$ | 15 | N.C. | B | N.C. |
| $\pm 5 \mathrm{~V}$ | 15 | B | $18^{*}$ | $19^{*}$ |
| $\pm 2.5 \mathrm{~V}$ | 15 | B | 15 | N.C. |

* these connections help reduce stray capacitance in the feedback loop.


## GAIN AND OFFSET CALIBRATION

(Applies to Figure 2 and 3.)


H/-5685/5685A

## High Performance Monolithic 12-Bit Digital-to-Analog Converter

## FEATURES

- DAC 85 ALTERNATE SOURCE
- MONOLITHIC CONSTRUCTION (SINGLE CHIP)
- FAST SETTLING
- GUARANTEED.MONOTONIC $\quad-25^{\circ} \mathrm{C} \mathrm{TO}+85^{\circ} \mathrm{C}$
- WAFER LASER TRIMMED
- APPLICATIONS RESISTORS ON-CHIP
- ON-BOARD REFERENCE
- DIELECTRIC ISOLATION (DI) PROCESSING
- $\pm 12 \mathrm{~V}$ POWER SUPPLY OPERATION


## APPLICATIONS

- HIGH SPEED A/D CONVERTERS
- PRECISION INSTRUMENTATION
- CRT DISPLAY GENERATION


## DESCRIPTION

The HI-5685 is a monolithic direct replacement for the popular DAC85-CBI and the ACCA85LD-CBI. Single chip construction along with several design innovations make the HI-5685 the optimum choice for low cost, high reliability applications.
Harris unique Dielectric Isolation (DI) processing reduces internal parasitics resulting in fast switching times and minimum glitch. On board span resistors are provided for good tracking over temperature, and are laser trimmed to high accuracy. These may be used with the on-board op-amp (voltage output models; HI-5685V), or with a user supplied external amplifier (HI-5685). Internally, the HI-5685 eliminates code dependent ground currents by routing current form the positive supply to the internal ground node, as determined by an auxiliary R-2R ladder. This results in a cancellation of code dependent ground currents allowing virtually zero variation in current through the package common, pin 21.
The HI-5685 and HI-5685A are available in both current and voltage output models which are guaranteed over the $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range. All models include a buried zener reference featuring low temperature coefficient. In addition, the voltage output models include and on-board output amplifier. Both versions operate with a +5 V logic supply and $\mathrm{a} \pm \mathrm{V}_{\mathrm{S}}$ in the range of $\pm(11.4 \mathrm{~V}$ to 16.5 V$)$.
Reference HI-5680 for Functional Diagrams, (see pg. 5-40), Definitions of Specifications, (see pg. 5-43), and Operating Instructions (see pg. 5-44).

The HI-5685A offers exceptionally low drift over temperature. Gain drift is a maximum $+10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$, over $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.



ABSOLUTE MAXIMUM RATINGS
(1)

| Power Supply Inputs | $+V_{S}$ | +20 V |
| :--- | :--- | :--- |
|  | $-\mathrm{V}_{\mathrm{S}}$ | -20 V |
|  | $+\mathrm{V}_{\text {LOGIC }} \quad+20 \mathrm{~V}$ |  |
| Reference | Input (pin 16) | $\pm \mathrm{V}_{\mathrm{S}}$ |
|  | Output drain | 2.5 mA |
| Digital Inputs | Bits 1 to 12 | -IV to +12 V |

Power Dissipation *
*Derate $20.4 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
Operating Temperature Range HI-5685I/V-4 HI-5685AI/V-4

Storage Temperature Range

2040 mW
$-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$-65^{\circ}$ to $+150^{\circ} \mathrm{C}$

For functional diagram, definition of specifications and operating instructions, see the HI-5680.

## ELECTRICAL CHARACTERISTICS

$\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{S}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {LOGIC }}=5 \mathrm{~V}\right.$, PIN 16 CONNECTED TO PIN 24 UNLESS OTHERWISE SPECIFIED)


| PARAMETER | CONDITIONS | HI-5685 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| ANALOG OUTPUT |  |  |  |  |  |
| Voltage Models Output Current Output Impedance (DC) <br> Current Models |  | $\pm 5$ | 0.05 |  | $\begin{gathered} \mathrm{mA} \\ \Omega \end{gathered}$ |
| Output Current | Full Scale |  |  |  |  |
| Unipolar |  | -1.6 | -2 | -2.4 | mA |
| Bipolar |  | $\pm 0.8$ | $\pm 1$ | $\pm 1.2$ | mA |
| Output Resistance | ' |  | 2.0 |  |  |
| Unipolar Bipolar |  |  | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ |  | $\mathrm{K} \Omega$ $\mathrm{K} \Omega$ |
| Compliance (3) |  | -2.5 |  | +10 | V |
| INTERNAL REFERENCE |  |  |  |  |  |
| Output voltage |  | +6.174 | +6.3 | +6.426 | V |
| Output Impedance |  |  | 1.5 |  | $\Omega$ |
| External Current |  |  |  | +2.5 | mA |
| Tempco of Drift |  |  | $\pm 10$ | $\pm 20$ | PPM $/{ }^{\circ} \mathrm{C}$ |
| POWER SUPPLY SENSITIVITY (3) |  |  |  |  |  |
| +15V |  |  |  | . 002 | \%FSR |
|  |  |  |  |  | $\mathrm{SV}_{\mathrm{S}}$ |
| -15V |  |  |  | . 002 |  |
| +5V |  |  |  | . 002 |  |
| POWER SUPPLY REQUIREMENTS(5) |  |  |  |  |  |
| Range |  |  |  |  |  |
| +15V |  | +11.4 |  | +16.5 | V |
| -15V |  | -11.4 | -15 | -16.5 | V |
| +5V |  | +4.5 | +5 | +16.5 | V |
| Current |  |  |  |  |  |
| +15V |  |  | 8 | 11 | mA |
| -15V |  |  | -12 | -20 | mA |
| +5V |  |  | 4.5 | 8 | mA |

## NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. Adjustable to zero using external potentiometers.
3. See Definitions on HI-5680.
4. FSR is "full scale range" and is 20 V for $\pm 10 \mathrm{~V}$ range, 10 V for $\pm 5 \mathrm{~V}$ range, etc., or $2 \mathrm{~mA}( \pm 20 \%)$ for current output.
5. The HI-5685 will operate with supply voltages as low as $\pm 11.4 \mathrm{~V}$. It is recommended that output voltage range -10 V to +10 V not be used if the supply voltages are less than $\pm 12.5 \mathrm{~V}$.

## DIE CHARACTERISTICS

| Transistor Count |  | 259 |
| :--- | :---: | :---: |
| Die Size: |  | $210 \times 125$ mils |
| Thermal Constants; | $\theta$ ja | $490^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | $\theta$ jc | $12^{\circ} \mathrm{C} / \mathrm{W}$ |
| Tie Substrate to: |  | Ground |
| Process: |  | Bipolar -DI |

## FEATURES

- dAC 87 ALTERNATE SOURCE
- MONOLITHIC CONSTRUCTION (SINGLE CHIP)
- FAST SETTLING
- GUARANTEED SPECIFICATIONS
$-55^{\circ} \mathrm{C}$ to $1250^{\circ} \mathrm{C}$
- wafer laser trimmed
- APPLICATIONS RESISTORS ON-CHIP
- on-board refertence
- DIELECTRIC ISOLATION (DI) PROCESSING
- $\pm 12 \mathrm{~V}$ POWER SUPPLY OPERATION
- MIL STD 883 PROCESSING AVAILABLE


## APPLICATIONS

- HIGH SPEED A/D CONVERTERS
- PRECISION INSTRUMENTATION
- CRT DISPLAY GENERATION


## DESCRIPTION

The $\mathrm{HI}-5687$ is a monolithic direct replacement for the popular DAC87-CBI wide temperature range d-to-a converter. Single chip construction, along with several design innovations make the HI-5687 the optimum choice for low cost, high reliablility applications.
Harris unique Dielectric Isolation (DI) processing reduces internal parasitics resulting in fast switching times and minimum glitch. ON board span resistors are provided for good tracking over temperature, and are laser trimmed to high accuracy. These may be used with the on-board op-amp (voltage output models; $\mathrm{HI}-5687 \mathrm{~V}$ ), or with a user supplied external amplifier (HI-5687).
Internally, the HI-5687 eliminates code dependent ground currents by routing current from the positive supply to the internal ground mode, as determined by an auxiliary R-2R ladder. This results in a cancellation of code dependent ground currents allowing virtually zero variation in current through the package common, pin 21. The HI-5687 is available in both current and voltage output models which are $100 \%$ tested over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range. All models include a buried zener reference featuring low temperature coefficient. In addition, the voltage output models include an on-board output amplifier. Both versions operate with a +5 V logic supply and $\mathrm{a} \pm \mathrm{V}_{\mathrm{S}}$ in the range of $\pm(11.4 \mathrm{~V}$ to 16.5 V ).

Reference HI-5680 for Functional Diagrams, (see pg. 5-40), Definitions of Specifications, (see pg. 5-43), and Operating Instructions, (see pg. 5-44).

For additional Hi-Rel screening including a 160 hour burn-in, specify the "-8" suffix.



| ABSOLUTE MAXIMUM RATINGS (1) |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Power Supply Inputs | $+V_{S} \quad+$ | OV | Power Dissipation * | 2040 mW |
|  | - $\mathrm{V}_{S}$ | OV | * Derate $20.4 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ abpve $75{ }^{\circ} \mathrm{C}$ |  |
|  | $+\mathrm{V}_{\text {LOGIC }}+20 \mathrm{~V}$ |  | Operating Temperature Range |  |
|  |  |  | HI-5687I/V-2 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Reference | Input (pin 16) Output drain | $\begin{aligned} & \pm \mathrm{VS}_{\mathrm{S}} \\ & 2.5 \mathrm{~mA} \end{aligned}$ | HI-56871/V-8 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
|  |  |  |  |  |
|  |  |  | Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Digital Inputs | Bits 1 to $12 \quad-1 \mathrm{~V}$ to +12 V |  |  |  |
| For functional diagram, definition of specifications and operating instructions, see the HI-5680. |  |  |  |  |

## ELECTRICAL CHARACTERISTICS

( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{S}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {LOGIC }}=+5 \mathrm{~V}$, PIN 16 CONNECTED TO PIN 24 UNLESS OTHERWISE SPECIFIED.)



## NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. Adjustable to zero using external potentiometers.
3. See Definitions.
4. FSR is a "full scale range" and is 20 V for $\pm 10 \mathrm{~V}$ range, 10 V for $\pm 5 \mathrm{~V}$ range, etc., or $2 \mathrm{~mA}( \pm 20 \%)$ for current output.
5. The $\mathrm{HI}-5687$ will operate with supply voltages as low as $\pm 11.4 \mathrm{~V}$. It is recommended that output voltage ranges -10 V to +10 V and not be used if the supply voltages are less than $\pm 12.5 \mathrm{~V}$.
6. With gain and offset errors adjusted to zero at $25^{\circ} \mathrm{C}$.

DIE CHARACTERISTICS

| Transistor Count |  | 259 |
| :--- | :---: | :---: |
| Die Size: |  | $210 \times 125$ mils |
| Thermal Constants; | $\theta$ ja | $490 \mathrm{C} / \mathrm{W}$ |
|  | $\theta$ jc | $12^{\circ} \mathrm{C} / \mathrm{W}$ |
| Tie Substrate to: |  | Ground |
| Process: |  | Bipolar -DI |

## Features

\author{

- Voltage Output with Fast Settling High Slew Rate <br> 750ns High Slew Rate ................................................................. 50V/ $\mu \mathrm{s}$ <br> - Industry Standard Pinout - AD-DAC 80 \& HI-5680 compatible <br> - Two-Supply Operation 11.4 V to 16.5 V -11.4 V to -16.5 V <br> - Low Noise Voltage Reference $1 / F(0.1 \mathrm{~Hz}$ to 10 Hz ) $15 \mu \mathrm{Vp}-\mathrm{p}$ <br> - Guaranteed Monotonic Over Full Temperature Range <br> - Application Resistors On-Chip <br> - Monolithic Construction (Single Chip) <br> - Dielectric Isolation (DI) Processing <br> - Complete Family of Temperature Grades
}


## Description

The HI-5690V series of complete 12 bit digital to analog converters includes a low noise, low temperature coefficient buried zener reference and a fast settling output amplifier. The series consists of the HI-5690V, -5695 V and -5697 V , for the commercial, industrial and military temperature ranges. Monolithic (single chip) construction along with several design innovations make these converters an optimum choice for high speed, high reliability applications.

The Harris unique Dielectric Isolation (DI) processing reduces internal parasitics, resulting in fast switching times and minimum glitch. Wafer-level laser trimming of span resistors and bit current cells ensures high accuracy and exceptional tracking over temperature.
Internally, the HI-5690V series eliminates code dependent ground currents by routing current from the positive
supply to the internal ground node, as determined by an auxiliary $\mathrm{R}-2 \mathrm{R}$ ladder. This results in a cancellation of code dependent ground currents, allowing virtually zero variation in current through the package common, thus minimizing analog ground noise seen by the converter.

The HI-5690V series operates from two supplies $\pm \mathrm{Vs}$ in the range of $\pm 11.4$ Volts to $\pm 16.5$ volts. It is pin compatible with the AD-DAC 80 series and $\mathrm{HI}-5680$ series, and since Pin 13 is not internally connected (Logic supply on standard 5680's) this device is compatible in applications with or without +5 Volts applied to Pin 13. The converter performance is guaranteed over the full power supply operating range, but not all output ranges are available with low supply voltages. Hi-Rel screening including a 160 hour burn-in, may be specified by adding the suffix -8 . The package is a 24 pin side-brazed, ceramic DIP.


| MODEL | INPUT CODE | OUTPUT <br> MODE | TEMPERATURE <br> RANGE |
| :---: | :--- | :--- | :---: |
| HI1-5690V-5 | Complementary Binary | Voltage | 00 C to $75^{\circ} \mathrm{C}$ |
| HI1-5695V-4 | Complementary Binary | Voltage | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| HI1-5697V-2 | Complementary Binary | Voltage | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| HI1-5697V-8* | Complementary Binary | Voltage | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

[^13]| Absolute Maximum Ratings (Note 1) | Operating Temperature Range |
| :---: | :---: |
| $\begin{array}{r} \text { Power Supply Inputs+Vs } \\ \text {-......................................................................................... } \end{array}$ |  |
| Reference | HI-5697V-2 ........................................ $-.45{ }^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Input (pin 16) + Vs | HI-5697V-8.......................................-550 ${ }^{\circ}$ to +1250 C |
| Analog output can be shorted to common or either supply. (Note2) | Storage Temperature Range ................. $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Digital Inputs <br> Bits 1 to 12 $\qquad$ -1 V to +12 V |  |
| Power Dissipation* ............................................ 2040 mW | *Derate $20.4 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$ |

## Electrical Characteristics (Guaranteed over the specified ranges for both temperature and supply voltage unless

 otherwise noted. Pin 16 connected to Pin 24, unless otherwise noted. $R_{L}=2 \mathrm{~K} \Omega$ )| PARAMETER | HI-5690V, HI-5695V, and HI-5697V |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | CONDITIONS | MIN | TYP | MAX | UNITS |
| DIGITAL INPUT (Note 3) |  |  |  |  |  |
| Resolution |  |  |  | 12 | Bits |
| Logic Levels | TTL Compatible |  |  |  |  |
| Logic ' 1 ' | $+1 \mu \mathrm{~A}$ | +2 |  | +5.5 | Volts |
| Logic '0' | $-100 \mu \mathrm{~A}$ | 0 |  | +0.8 | Volts |
| Input Currents |  |  |  |  |  |
| IIH | +2V |  |  | +1 | $\mu \mathrm{A}$ |
| ILL | +0.8V |  |  | -100 | $\mu \mathrm{A}$ |
| ACCURACY (Note 3) |  |  |  |  |  |
| Linearity Error All grades | +250 ${ }^{\circ}$ |  | $\pm 3 / 16$ | $\pm 1 / 2$ | LSB |
| HI-5690V, HI-5695V |  |  | $\pm 1 / 5$ | $\pm 1 / 2$ | LSB |
| HI-5697V |  |  | $\pm 1 / 4$ | $\pm 3 / 4$ | LSB |
| Differential Lin.Error |  |  |  |  |  |
| HI-5690V |  |  | $\pm 1 / 5$ | $\pm 3 / 4$ | LSB |
| HI-5695V |  |  | $\pm 1 / 5$ | $\pm 3 / 4$ | LSB |
| HI-5697V |  |  | $\pm 1 / 4$ | $\pm 1$ | LSB |
| Monotonicity |  |  | Guaranteed |  |  |
| Gain Error (Note 4) |  |  |  |  |  |
| HI-5690 | $+250 \mathrm{C}$ |  | $\pm 0.05$ | $\pm 0.30$ | \%FSR (5) |
| HI-5695V | $+25^{\circ} \mathrm{C}$ |  | $\pm 0.05$ | $\pm 0.20$ | \%FSR |
| HI-5697V | $+25{ }^{\circ} \mathrm{C}$ |  | $\pm 0.05$ | $\pm 0.20$ | \%FSR |
| Offset Error (Note 4) |  |  |  |  |  |
| HI-5690V | $+25^{\circ} \mathrm{C}$ |  | $\pm 0.02$ | $\pm 0.15$ | \%FSR |
| HI-5695V, Hi-5697V | $+250 \mathrm{C}$ |  | $\pm 0.02$ | $\pm 0.10$ | \%FSR |
| THERMAL DRIFT (Note 3) |  |  |  |  |  |
| Total Bipolar Drift (Includes gain, offset \& linearity drifts.) |  |  |  |  |  |
| HI-5690V |  |  | $\pm 15$ | $\pm 25$ | ppm/ ${ }^{\circ} \mathrm{C}$ |
| HI-5695V |  |  | $\pm 10$ | $\pm 20$ | ppm/ ${ }^{\circ} \mathrm{C}$ |
| HI-5697V |  |  | $\pm 15$ | $\pm 30$ | ppm/oc |
| Gain |  |  |  |  |  |
| HI-5690V |  |  | $\pm 10$ | $\pm 30$ | ppm/0 ${ }^{\circ}$ |
| HI-5695V |  |  | $\pm 8$ | $\pm 20$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| HI-5697V |  |  | $\pm 8$ | $\pm 20$ | ppm/ $/{ }^{\circ} \mathrm{C}$ |


| PARAMETER | HI-5690V, HI-5695V, and HI-5697V |  |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | CONDITIONS | MIN | TYP | MAX |  |
| Unipolar Offset Bipolar Offset <br> Total Error (Note 6) Unipolar HI-5690V <br> HI-5695V <br> HI-5697V <br> Bipolar HI-5690V HI-5695V HI-5697V |  |  | $\begin{aligned} & \pm 1.5 \\ & \pm 5 \\ & \\ & \pm 0.08 \\ & \pm 0.10 \\ & \pm 0.13 \\ & \\ & \pm 0.06 \\ & \pm 0.09 \\ & \pm 0.12 \end{aligned}$ | $\begin{aligned} & \pm 4 \\ & \pm 15 \\ & \\ & \pm 0.17 \\ & \pm 0.20 \\ & \pm 0.30 \\ & \\ & \pm 0.12 \\ & \pm 0.12 \\ & \pm 0.30 \end{aligned}$ | $\begin{gathered} \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \\ \text { \%FSR (4) } \\ \text { \%FSR } \\ \% \text { FSR } \\ \text { \%FSR } \\ \text { \%FSR } \\ \text { \%FSR } \end{gathered}$ |
| CONVERSION SPEED (Note 3) <br> Settling Time (Note 3) <br> With 10K Feedback <br> With 5K Feedback $\begin{aligned} & \text { HI-5690V, HI-5695V } \\ & \text { HI-5697V } \end{aligned}$ <br> For 1 LSB change <br> Slew Rate | to $\pm 0.01 \%$ of $F S R$ for FSR Change $F S R=20 \mathrm{~V} ; \pm 15 \mathrm{~V}$ <br> Supplies $F S R=10 \mathrm{~V}$ <br> Major Carry |  | $\begin{aligned} & 0.9 \\ & \\ & 0.75 \\ & 0.75 \\ & 0.50 \\ & 50 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.2 \\ & 1.2 \end{aligned}$ | $\mu \mathrm{S}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ <br> $\mathrm{V} / \mu \mathrm{s}$ |
| ANALOG OUTPUT <br> Output current <br> Output Resistance | DC | $\pm 5$ | 0.05 |  | $\underset{\Omega}{\mathrm{mA}}$ |
| INTERNAL REFERENCE <br> Output Voltage <br> Output Resistance <br> External Current <br> Reference Drift $\begin{aligned} & \mathrm{HI}-5690 \mathrm{~V} \\ & \mathrm{HI}-5695 \mathrm{~V} \\ & \mathrm{HI}-5697 \mathrm{~V} \end{aligned}$ <br> Output Noise at $+25^{\circ} \mathrm{C}$ <br> Wideband <br> Low Frequency | DC <br> 10 Hz to 10 kHz <br> 0.1 Hz to 10 Hz | +6.250 | $\begin{aligned} & +6.3 \\ & 1.5 \\ & \\ & \pm 5 \\ & \pm 5 \\ & \pm 5 \\ & \\ & 12.5 \\ & 15 \end{aligned}$ | $\begin{aligned} & +6.350 \\ & +2.5 \\ & \pm 20 \\ & \pm 20 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \Omega \\ \mathrm{~mA} \\ \\ \mathrm{ppm} / \mathrm{o}^{\circ} \mathrm{C} \\ \mathrm{ppm} / \mathrm{O}^{\mathrm{C}} \\ \mathrm{ppm} / \mathrm{O}^{\mathrm{C}} \\ \mu \mathrm{Vrms} \\ \mu \mathrm{Vp}-\mathrm{p} \end{gathered}$ |
| POWER SUPPLY SENSITIVITY (Note 3) <br> +Vs (Pin 22) <br> -Vs (Pin 14) |  |  | $\begin{aligned} & 0.0008 \\ & 0.001 \end{aligned}$ | $\begin{aligned} & 0.002 \\ & 0.002 \end{aligned}$ | \%FSR/\%Vs <br> \%FSR/\%Vs |
| POWER SUPPLY <br> REQUIREMENT (Note 7) <br> Range <br> +Vs (Pin 22) <br> -Vs (Pin 14) <br> Current <br> + Vs (Pin 22) <br> -Vs (Pin 14) <br> Pin 13 (No Connection) | $\begin{aligned} & \leq+15 \mathrm{~V} \\ & \geq-15 \mathrm{~V} \end{aligned}$ | $\begin{gathered} +11.4 \\ -11.4 \end{gathered}$ | $\begin{gathered} +15 \\ -15 \\ \\ 18.5 \\ -20.5 \\ 0 \end{gathered}$ | $\begin{gathered} +16.5 \\ -16.5 \\ 22 \\ -26 \end{gathered}$ | $\begin{gathered} V \\ V \\ \mathrm{~mA} \\ \mathrm{~mA} \\ \mathrm{~mA} \end{gathered}$ |

NOTES: 1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. The output is designed to withstand a temporary short to common or either supply for a mimimum of one minute.
3. See definitions.
4. Adjustable to zero using external potentiometers.
5. FSR is "Full Scale Range" and is equal to the fuil scale output voltage minus the zero scale output voltage (i.e. 20 V for $\pm 10 \mathrm{~V}$ range, 10 V for $\pm 5 \mathrm{~V}$ range, etc.)
6. With gain and offset errors adjusted to zero at $25^{\circ} \mathrm{C}$.
7. The HI-569XV series will operate with supply voltages as low as $\pm 11.4 \mathrm{~V}$. It is recommended that output voltage range -10 V to +10 V not be used if the supply voltages are less than $\pm 13 \mathrm{~V}$.

## Digital Inputs

The HI-5690V series accepts digital input codes in complementary binary, complementary offset binary, and complementary two's complement binary.

| DIGITAL INPUT | ANALOG OUTPUT |  |  |
| :---: | :---: | :---: | :---: |
|  | COMPLEMENTARY BINARY | COMPLEMENTARY OFFSET BINARY | COMPLEMENTARY TWO's COMPLEMENT* |
| MSB LSB |  | $\cdots$ |  |
| 000.... 000 | +Full Scale | +Full Scale | -LSB |
| 100.... 000 | Mid Scale -1 LSB | -1 LSB | +Full Scale |
| 111.... 111 | Zero | -Full Scale | Zero |
| 011.... 111 | +1/2 Full Scale | Zero | -Full Scale |

*Invert MSB with external inverter to obtain CTC Coding

## Settling Time

That interval between application of a digital step input, and final entry of the analog output within a specified window about the settled value. Harris Semiconductor usually specifies a unipolar 10 V full scale step, to be measured from $50 \%$ of the input digital transition, and a window of $\pm 1 / 2$ LSB about the final value. The device output is then rated according to the worst (longest settling) case: low to high, or high to low. In a 12 bit system $\pm 1 / 2$ LSB $= \pm 0.012 \%$ of FSR.

## Thermal Drift

Thermal drift is based on measurements at $+25^{\circ} \mathrm{C}$, at high $\left(T_{H}\right)$ and low ( $T_{L}$ ) temperatures. Drift calculations are made for the high ( $\mathrm{T} \mathrm{H}-25^{\circ} \mathrm{C}$ ) and low ( $+25^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}$ ) ranges, and the larger of the two values is given as a specification representing worstcase drift.

Gain Drift, Offset Drift, Reference Drift and Total Bipolar Drift are calculated in parts per million per ${ }^{\circ} \mathrm{C}$ as follows:
Gain Drift $=\frac{\Delta \mathrm{FSR} / \Delta^{\circ} \mathrm{C}}{\mathrm{FSR}} \times 10^{6}$
Offset Drift $=\frac{\Delta \text { Offset } / \Delta^{\circ} \mathrm{C}}{\mathrm{FSR}} \times 10^{6}$
Reference Drift $=\frac{\Delta \mathrm{V}_{\mathrm{REF}} / \Delta^{\circ} \mathrm{C}}{\mathrm{V}_{\mathrm{REF}}} \times 10^{6}$
Total Bipolar Drift $=\frac{\Delta \mathrm{V}_{\mathrm{O}} / \Delta^{\circ} \mathrm{C}}{\mathrm{FSR}} \times 10^{6}$

NOTE: FSR = Full Scale Output Voltage

- Zero Scale Output Voltage

$$
\begin{aligned}
& \Delta F S R=F S R\left(T_{H}\right)-F S R\left(+25^{\circ} \mathrm{C}\right) \\
& \quad \text { or } F S R\left(+25^{\circ} \mathrm{C}\right)-\mathrm{FSR}\left(\mathrm{~T}_{\mathrm{L}}\right) \\
& V_{\mathrm{O}}=\text { Steady-state response to any input code. }
\end{aligned}
$$

Total Bipolar Drift is the variation of output voltage with temperature, in the bipolar mode of operation. It represents the net effect of drift in. Gain, Offset, Linearity and Reference Voltage. Total Bipolar Drift values are calculated, based on measurements as explained above. Gain and Offset need not be calibrated to zero at $+25^{\circ} \mathrm{C}$. The specified limits for TBD apply for any input code and for any power supply setting within the specified operating range.

## Accuracy

LINEARITY ERROR (Short for "Integral Linearity Error." Also, sometimes called "Integral Nonlinearity"and "Non-linearity".)- The maximum deviation of the actual transfer characteristic from an ideal straight line. The ideal line is positioned according to end-point linearity for D/A converter products from Harris Semiconductor, i.e. the line is drawn between the end-points of the actual transfer characteristic (codes 00... 0 and 11...1).

DIFFERENTIAL LINEARITY ERROR - The difference between one LSB and the output voltage change corresponding to any two consecutive codes. A Differential Nonlinearity of $\pm 1$ LSB or less guarantees monotonicity.

MONOTONICITY - The property of a D/A converter's transfer function which guarantees that the output derivative will not change sign in response to a sequence of increasing (or decreasing) input codes. That is, the only output response to a code change is to remain constant, increase for increasing code, or decrease for decreasing code.

TOTAL ERROR-The net output error resulting from all internal effects (primarily non-ideal Gain, Offset, Linearity and Reference Voltage). Supply voltages may be set to any values within the specified operating range. Gain and offset errors must be calibrated to zero at $+25^{\circ} \mathrm{C}$. Then the specified limits for Total Error apply for any input code and for any temperature within the specified operating range.

## Power Supply Sensitivity

Power Supply Sensitivity is a measure of the change in gain and offset of the D/A converter resulting from a change in -Vs, or +Vs supplies. It is specified under DC conditions and expressed as full scale range percent of change divided by power supply percent change.


## Glitch

A glitch on the output of a D/A converter is a transient spike resulting from unequal internal ON-OFF switching times. Worst case glitches usually occur at half-scale, i.e. the major carry code transition from 011... 1 to $100 \ldots 0$ or vice versa. For example, if turn ON is greater than OFF for $011 \ldots 1$ to $100 \ldots 0$, an intermediate state of $000 \ldots 0$ exists, such that, the output momentarily glitches toward zero output. Matched switching times and fast switching will reduce glitches considerably. (Measured as one half the product of duration and amplitude.)

## Decoupling and Grounding

For best accuracy and high frequency performance, the grounding and decoupling scheme shown in Figure 1 should be used. Decoupling capacitors should be connected close to the HI-569XV (preferably to the device pins) and should be tantalum or electrolytic bypassed with ceramic types for best high frequency noise rejection.


Figure 1.

## Reference Supply

An internal 6.3 Volt reference is provided on board all $\mathrm{HI}-569 \mathrm{XV}$ models. This voltage (pin 24) is accurate to $\pm 0.8 \%$ and must be connected to the reference input (pin 16) for specified operation. This reference may be used externally, provided current drain is limited to 2.5 mA . An external buffer amplifier is recommended if this reference is to be used to drive other system components. Otherwise, variations in the load driven by the reference will result in gain variations of the $\mathrm{HI}-569 \mathrm{XV}$. All gain adjustments should be made under constant load conditions.

## Output Voltage Ranges



Figure 2.
RANGE CONNECTIONS

|  |  | CONNECT |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  | PIN <br> 15 | PIN <br> 17 | PIN <br> 19 |
|  |  | 18 | N.C. | 20 |
|  | 0 to +10 V | 18 | N.C. | N.C. |
| Bipolar | $\pm 2.5 \mathrm{~V}$ | 18 | 20 | 20 |
|  | $\pm 2.5 \mathrm{~V}$ | 18 | 20 | N.C. |
|  | $\pm 10 \mathrm{~V}$ | 19 | 20 | 15 |

Gain and Offset Calibration


## Functional Block Diagram



Dle \& Package Characteristics
Transistor Count ..... 280
Die Size $219 \times 123$ milsThermal Impedance;
$\theta j a$490ㄷ/W
$\theta$ jc ..... 120 C/WTie Substrate to:............................................................ GroundProcessBipolar-DI

## Features

- Microcomputer Interface with Double-Buffered Latches
- Single Chip Construction
- Alternate Source for the DAC811
- 6.3V Reference On-Chip
- Voltage Output: $\pm 10 \mathrm{~V}, \pm 5 \mathrm{~V},+10 \mathrm{~V}$
- Monotonicity Guaranteed Over Temperature
- Linearity guaranteed over temperature: 1/2 LSB Max
- Guaranteed for Operation with $\pm 12 \mathrm{~V}$ and $\pm 15 \mathrm{~V}$ Supplies
- TTL/5V CMOS-Compatible Logic Inputs


## Description

The HI-5811 is a complete, monolithic 12 bit digital-toanalog converter. It includes a precision voltage reference, microcomputer interface logic, double-buffered latch and a voltage output amplifier. The DAC features high speed current switches and a laser-trimmed thin film resistor network for fast, accurate operation.

The input latch is separated into three independently controlled 4-bit groups (nibbles), which allows the twelve input data lines to connect directly to a $4,8,12$ or 16 bit bus. Data may be either left or right justified. An additional 12 bit latch buffers the internal DAC and blocks conversion of the partial and temporary words which appear while assembling 12 bits from a narrower data bus. Thus, the converter output can receive full 12 bit updates from a 4 bit or 8 bit data bus. To save computer instructions, the

## Applications

- Microprocessor Controlled Data Acquisition Systems
- Precision Instrumentation
- Waveform Synthesizers
- Industrial Process Control
same command may load (strobe) both the D/A latch and the final input nibble(s).

The HI-5811 is offered in two electrical grades for each of three operating temperature ranges: J-K, A-B, and R-S grades for the commercial, industrial, and military ranges. Each grade is laser-trimmed at the wafer level and guaranteed monotonic over its operating range. The maximum linearity error at $+25^{\circ} \mathrm{C}$ is $\pm 1 / 4 \mathrm{LSB}$ ( $\mathrm{K}, \mathrm{B}$ and S grade) and $\pm 1 / 2$ LSB ( $J, A$ and $R$ grades).

Settling Time to $\pm 0.01 \%$ of full scale is $4 \mu$ s maximum. The $\mathrm{HI}-5811$ is specified for operation with supplies form $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$, with a maximum power dissipation of 800 mW . Package is 28 pin plastic DIP ( J and K grades) or a 28 pin ceramic side-brazed DIP (A, B, R, and S grades).

Pinout

|  | TOP VIEW |  |  |
| :---: | :---: | :---: | :---: |
| VOD +5 V | 4 | 28 | $\square V_{\text {REF }}$ OUT |
| $\overline{W R}$ | -1 | 27 | $\square$ BIP. OFFSET |
| $\overline{\text { LDAC }}$ | $\square^{3}$ | 26 | $\square \mathrm{Z}$ JUNCTION |
| $\bar{N}$ | -4 | 25 | $\square$ IOV RANGE |
| $\mathrm{N}_{\mathrm{B}}$ | $\square 5$ | 24 | $\square \mathrm{V}_{\text {OUT }}$ |
| $\overline{\mathrm{N}}$ | $\square^{6}$ | 23 | $\square \mathrm{ACOM}$ |
| $\mathrm{D}_{11}$ (MSB) | - 7 | 22 | $\square \mathrm{GAIN}$ ADJ. |
| $\mathrm{D}_{10}$ | -8 | 21 | - - $\mathrm{V}_{\text {CC }}$ |
| Dg | -9 | 20 | $\square+V_{C C}$ |
| $\mathrm{D}_{8}$ | $\square 10$ | 19 | $\square \mathrm{D}_{3}$ |
| $\mathrm{D}_{7}$ | -11 | 18 | $\square \mathrm{D}_{2}$ |
| $\mathrm{D}_{6}$ | 다 12 | 17 | $\square \mathrm{D}_{1}$ |
| $\mathrm{D}_{5}$ | 마 | 16 | $\square D_{0}$ (LSB) |
| $\mathrm{D}_{4}$ | -14 | 15 | $\square \mathrm{DCOM}$ |

Functional Diagram


## Absolute Maximum Ratings



## Operating Temperature

J, K $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$
A, B $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
R, S...........................................................-550 C to $+125^{\circ} \mathrm{C}$
Storage Temperature (A, B, R, S) ......... $65^{\circ} \mathrm{C}$ to ${ }^{+1500^{\circ} \mathrm{C}}$
(J, K)
$-60^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$
*Derate $20 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$

## NOTE:

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability. Metal lids of ceramic packages are connected to $-V_{C C}$.

Electrical Characteristics $\quad \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \pm \mathrm{VCC}=12 \mathrm{~V}$ or 15 V unless otherwise noted.

| MODEL <br> PARAMETER | H1-5811A, J |  |  | HI-58118,K |  |  | HI-5811R |  |  | H1-5811S |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT |  |  |  |  |  |  |  |  |  |  |  |  |  |
| DIGITAL INPUT <br> Resolution <br> Codes (1) <br> Digital Input <br> Over Operating <br> Temp. Range (2) <br> $\mathrm{V}_{\mathrm{IH}}$ <br> $V_{\text {IL }}$ <br> $I_{I H}, V_{1}=+2.7 \mathrm{~V}$ <br> $\mathrm{I}_{\mathrm{IL}}, \mathrm{V}_{1}=+0.4 \mathrm{~V}$ <br> Digital Interface <br> Timing Over Temp. Range ${ }^{t}$ WP. $\overline{W R}$ pulse width $t_{A W}(1), \overline{N_{X}}$ and $\overline{\text { LDAC }}$ valid to end of WR <br> ${ }^{t}$ DW , data valid to end of $\overline{W R}$ <br> ${ }^{t}{ }_{D H}$, data valid hold time | +2.0 0.0 <br> 50 <br> 50 <br> 80 <br> 0 | USB, BOB | 12 $\begin{aligned} & +15 \\ & +0.8 \\ & +10 \\ & \pm 20 \end{aligned}$ | $\begin{gathered} +2.0 \\ 0.0 \end{gathered}$ <br> 50 <br> 50 <br> 80 <br> 0 | USB, BOB | 12 <br> $+15$ <br> $+0.8$ <br> $+10$ <br> $\pm 20$ | $\begin{gathered} +2.0 \\ 0.0 \end{gathered}$ <br> 50 <br> 50 <br> 80 <br> $+10$ | USB, Вов | $\begin{aligned} & +15 \\ & +0.8 \\ & +10 \\ & \pm 20 \end{aligned}$ | $\begin{gathered} +2.0 \\ 0.0 \end{gathered}$ <br> 50 50 $80$ $+10$ | USB, BOB | 12 $\begin{aligned} & +15 \\ & +0.8 \\ & +10 \\ & \pm 20 \end{aligned}$ | Bits <br> VDC <br> VDC <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> nsec <br> nsec <br> nsec <br> nsec |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |  |  |  |  |  |
| ACCURACY <br> Linearity Error <br> Differential Linearity Error <br> Gain Error (3) <br> Offset Error (3) <br> Monotonicity <br> Power Supply Sensitivity, <br> ${ }^{+} \mathrm{V}_{\mathrm{CC}}$ <br> $-V_{C C}$ $v_{D D}$ |  | $\begin{gathered} \pm 1 / 4 \\ \pm 1 / 2 \\ \pm 0.1 \\ \pm 0.05 \\ \text { maranteed } \\ \pm 0.001 \\ \\ \pm 0.002 \\ \pm 0.0005 \end{gathered}$ | $\begin{gathered} \pm 1 / 2 \\ \pm 3 / 4 \\ \pm 0.2 \\ \pm 0.15 \\ \pm 0.003 \\ \pm 0.006 \\ \pm 0.0015 \end{gathered}$ |  | $\begin{aligned} & \pm 1 / 8 \\ & \pm 1 / 4 \\ & \pm 0.1 \\ & \pm 0.05 \\ & \text { iuarantee } \\ & \pm 0.001 \\ & \pm 0.002 \\ & \pm 0.0005 \end{aligned}$ | $\begin{gathered} \pm 1 / 4 \\ \pm 1 / 2 \\ \pm 0.2 \\ \pm 0.15 \\ \pm 0.003 \\ \\ \pm 0.006 \\ \pm 0.0015 \end{gathered}$ |  | $\begin{gathered} \pm 1 / 4 \\ \pm 1 / 2 \\ \pm 0.1 \\ \pm 0.05 \\ \pm 0.001 \\ \\ \pm 0.002 \\ \pm 0.0005 \end{gathered}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 3 / 4 \\ & \pm 0.2 \\ & \pm 0.15 \\ & \\ & \pm 0.003 \\ & \pm 0.006 \\ & \pm 0.0015 \end{aligned}$ |  | $\begin{gathered} \pm 1 / 8 \\ \pm 1 / 4 \\ \pm 0.1 \\ \pm 0.05 \\ \text { uarantee } \\ \pm 0.001 \\ \\ \pm 0.002 \\ \pm 0.0005 \end{gathered}$ | $\begin{gathered} \pm 1 / 4 \\ \pm 1 / 2 \\ \pm 0.2 \\ \pm 0.15 \\ \\ \pm 0.003 \\ \pm 0.006 \\ \pm 0.0015 \end{gathered}$ |  |
| DRIFT (over operating temperature range) <br> Gain <br> Unipolar Offset <br> Bipolar Zero <br> Lin. Error Over Temp. Range Monotonicity Over Temperature Range |  | $\pm 10$ <br> $\pm 5$ <br> $\pm 5$ <br> $\pm 1 / 2$ <br> aranteed | $\pm 30$ <br> $\pm 10$ <br> $\pm 10$ <br> $\pm 3 / 4$ |  | $\pm 10$ <br> $\pm 5$ <br> $\pm 5$ <br> $\pm 1 / 4$ <br> uarantee | $\begin{aligned} & \pm 20 \\ & \pm 7 \\ & \pm 7 \\ & \pm 1 / 2 \end{aligned}$ |  | $\pm 15$ <br> $\pm 5$ <br> $\pm 5$ <br> $\pm 1 / 2$ <br> uaranteed | $\pm 30$ <br> $\pm 10$ <br> $\pm 10$ <br> $\pm 3 / 4$ |  | $\pm 15$ <br> $\pm 5$ <br> $\pm 5$ <br> $\pm 1 / 4$ <br> uaranteed | $\pm 30$ <br> $\pm 7$ <br> $\pm 7$ <br> $\pm 1 / 2$ | ppm of FSR $/{ }^{\circ} \mathrm{C}$ ppm of FSR/ ${ }^{\circ} \mathrm{C}$ <br> ppm of FSR $/{ }^{\circ} \mathrm{C}$ <br> LSB |


| $\cdots$ |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MODEL <br> PARAMETER | HI-5811A, J |  |  | HI-5811B,K |  |  | HI-5811R |  |  | HI-5811S |  |  | UNITS |
|  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| CONVERSION SPEED |  |  |  |  |  |  |  |  |  |  |  |  |  |
| SETTLING TIME(6) <br> (to within $\pm 0.01 \%$ of FSR of final value; $2 \mathrm{k} \Omega$ load) <br> For Full Scale Range Change, 20V Range 10V Range <br> For 1LSB Chg. at <br> Major carry (7) <br> Slew Rate (6) | 8 | $\begin{gathered} 3 \\ 3 \\ 1 \\ 1 \\ 12 \end{gathered}$ | 4 | 8 | $\begin{gathered} 3 \\ 3 \\ 1 \\ 12 \end{gathered}$ | 4 4 | 8 | $\begin{gathered} 3 \\ 3 \\ 1 \\ 1 \\ 12 \\ \hline \end{gathered}$ | 4 | 8 | $\begin{gathered} 3 \\ 3 \\ 1 \\ 1 \\ 12 \end{gathered}$ | $\begin{aligned} & 4 \\ & 4 \end{aligned}$ | $\mu \mathrm{sec}$ <br> $\mu \mathrm{sec}$ <br> $\mu \mathrm{sec}$ <br> $\mathrm{V} / \mu \mathrm{sec}$ |
| OUTPUT |  |  |  |  |  |  |  |  |  |  |  |  |  |
| ANALOG OUTPUT <br> Voltage Range $( \pm \mathrm{VCC}=15 \mathrm{~V})(8)$ <br> Unipolar <br> Bipolar <br> Output Current <br> Output Impedance (at DC) <br> Short Circuit to Common Duration | $\pm 5$ * | $\begin{gathered} 0 \text { to }+10 \\ \pm 5, \pm 10 \\ 0.2 \\ \text { definite } \end{gathered}$ |  | $\pm 5$ | $\begin{gathered} 0 \text { to }+10 \\ \pm 5, \pm 10 \\ 0.2 \\ \text { Indefinite } \end{gathered}$ |  | $\pm 5$ | $\begin{gathered} 0 \text { to }+10 \\ \pm 5, \pm 10 \\ 0.2 \\ \text { Indefinite } \end{gathered}$ |  | $\pm 5$ | $\begin{gathered} 0 \text { to }+10 \\ \pm 5, \pm 10 \\ 0.2 \\ \text { Indefinite } \end{gathered}$ |  | $\begin{gathered} V \\ V \\ \mathrm{~mA} \\ \Omega \end{gathered}$ |
| REFERENCE VOLTAGE . <br> Voltage <br> Source Current Available for external loads Temperature Coefficient Short Circuit to Common Duration | $\begin{aligned} & +6.2 \\ & +2.0 \end{aligned}$ | $+6.3$ $\pm 10$ <br> definite | $+6.4$ $\pm 30$ | $\begin{aligned} & +6.2 \\ & +2.0 \end{aligned}$ | $+6.3$ $\pm 10$ <br> Indefinite | $+6.4$ $\pm 20$ | $\begin{aligned} & +6.2 \\ & +2.0 \end{aligned}$ | $+6.3$ $\pm 10$ <br> Indefinite | $+6.4$ $\pm 30$ | $\begin{aligned} & +6.2 \\ & +2.0 \end{aligned}$ | $+6.3$ $\pm 10$ <br> Indefinit | $+6.4$ $\pm 20$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \end{gathered}$ |
| POWER SUPPLY REQUIREMENTS |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Voltage, <br> $+\mathrm{V}_{\mathrm{CC}}$ <br> $-V_{C C}$ <br> $V_{D D}$ <br> Current (no load), <br> $+V_{\mathrm{CC}}$ <br> $-V_{C C}$ <br> $V_{D D}$ <br> Potential at DCOM. <br> with Respect to ACOM (9) <br> Power Dissipation | $\begin{gathered} +11.4 \\ -11.4 \\ +4.5 \end{gathered}$ | $\begin{gathered} +15 \\ -15 \\ +5 \\ +16 \\ -23 \\ +8 \end{gathered}$ | $\begin{aligned} & +16.5 \\ & -16.5 \\ & +5.5 \\ & +25 \\ & -35 \\ & +15 \\ & \\ & \pm 0.5 \\ & 800 \end{aligned}$ | $\begin{gathered} +11.4 \\ -11.4 \\ +4.5 \end{gathered}$ | $\begin{aligned} & +15 \\ & -15 \\ & +5 \\ & +16 \\ & -23 \\ & +8 \end{aligned}$ | $\begin{aligned} & +16.5 \\ & -16.5 \\ & +5.5 \\ & +25 \\ & -35 \\ & +15 \\ & \pm 0.5 \\ & 800 \end{aligned}$ | $\begin{gathered} +11.4 \\ -11.4 \\ +4.5 \end{gathered}$ | $\begin{aligned} & +15 \\ & -15 \\ & +5 \\ & +16 \\ & -23 \\ & +8 \end{aligned}$ | $\begin{aligned} & +16.5 \\ & -16.5 \\ & +5.5 \\ & +25 \\ & -35 \\ & +15 \\ & \pm 0.5 \\ & 800 \end{aligned}$ | $\begin{gathered} +11.4 \\ -11.4 \\ +4.5 \end{gathered}$ | $\begin{aligned} & +15 \\ & -15 \\ & +5 \\ & +16 \\ & -23 \\ & +8 \end{aligned}$ | $+16.5$ <br> $-16.5$ <br> $+5.5$ <br> $+25$ <br> -35 <br> $+15$ <br> $\pm 0.5$ 800 | VDC <br> VDC <br> VDC <br> mA <br> mA <br> mA <br> V <br> mW |

## Notes:

1. USB $=$ Unipolar Straight Binary; $\mathrm{BOB}=$ Bipolar Offset Binary
2. At the major carry, $7 \mathrm{FF}_{16}$ to $800_{16}$ and $800_{16}$ to $7 \mathrm{FF}_{16}$

Refer to Logic Input Compatiblity Section
8. Minimum supply voltage required for $\pm 10 \mathrm{~V}$ outut swing is $\pm 13.5 \mathrm{~V}$
3. Adjustable to zero with external trim potentiometer.
4. Error at input code $000_{16}$ for both unipolar and bipolar ranges

FSR means Full Scale Range and is 20 V for the $\pm 10 \mathrm{~V}$ Range
6. Maximum or minimum represent the $3 \sigma$ limit. Not $100 \%$ tested for this parameter.

Output swing for $\pm 11.4$ supplies is at least -8 V to +8 V .
9. The maximum voltage at which ACOM and DCOM may be separated without affecting accuracy specifications.

Ordering Information

|  | Linearity Error <br> (Max @ $25^{\circ} \mathbf{C}$ in LSBs) | Differential Linearity Error <br> (Max @ $\mathbf{2 5}^{\circ} \mathrm{C}$ in LSBs) | Temperature <br> Range |
| :--- | :---: | :---: | :---: |
| HI3-5811J-5 | $1 / 2$ | $3 / 4$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| HI3-5811K-5 | $1 / 4$ | $1 / 2$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| HI1-5811A-4 | $1 / 2$ | $3 / 4$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| HI1-5811B-4 | $1 / 4$ | $1 / 2$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| HI1-5811R-2 | $1 / 2$ | $3 / 4$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| HI1-5811S-2 | $1 / 4$ | $1 / 2$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Timing Diagrams

(LOAD FIRST RANGE FROM DATA BUS: $\overline{\text { LDAC }}=1$ )


WRITE CYCLE \#1
(LDAd SECOND RANK FROM FIRSt rank: $\overline{N_{A}}, \overline{N_{B}}, \overline{N_{C}}=1$ )


WRITE CYCLE \#2

## Pin Nomenclature

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 1 | $V_{\text {DD }}$ | Logic Supply, +5V |
| 2 | $\bar{W}$ | WRITE, command signal to load latches. Logic low loads latches. |
| 3 | $\overline{\text { LDAC }}$ | LOAD D/A CONVERTER, enables $\overline{W R}$ to load the D/A latch. Logic low enables. |
| 4 | $\overline{N_{A}}$ | NIBBLE $A$, enables $\overline{W R}$ to load input latch $A$. (the most significant nibble. Logic low enables. |
| 5 | $\overline{N_{B}}$ | NIBBLE B, enables $\overline{W R}$ to load input latch B. Logic low enables. |
| 6 | $\overline{N_{C}}$ | NIBBLE C, enables $\overline{W R}$ to load input latch C (the least significant nybble). Logic low enables. |
| 7 | $\mathrm{D}_{11}$ | DATA, Bit 12, MSB; positive true. |
| 8 | $\mathrm{D}_{10}$ | DATA, Bit 11 |
| 9 | D9 | DATA, Bit 10 |
| 10 | $\mathrm{D}_{8}$ | DATA, Bit 9 |
| 11 | $\mathrm{D}_{7}$ | DATA, Bit 8 |


| PIN | NAME | FUNCTION |
| :---: | :--- | :--- |
| 12 | $D_{6}$ | DATA, Bit 7 |
| 13 | $D_{5}$ | DATA, Bit 6 |
| 14 | $D_{4}$ | DATA, Bit 5 |
| 15 | DCOM | DIGITAL COMMON, VDD supply return |
| 16 | $D_{0}$ | DATA, Bit 1, LSB |
| 17 | $D_{1}$ | DATA, Bit 2 |
| 18 | $D_{2}$ | DATA, Bit 3 |
| 19 | $D_{3}$ | DATA, Bit 4 |
| 20 | V VCC | Analog Supply Input, +15 V or +12V |
| 21 | -VCC | Analog Supply Input, -15V or -12 V |
| 22 | GAIN ADJ. | To externally adjust gain |
| 23 | ACOM | Analog Common, $\pm V_{\text {CC }}$ supply return |
| 24 | VOUT | D/A converter voltage output |
| 25 | 1OV Range | Connect to pin 24 for 10V Range |
| 26 | SJ | SUMMING JUNCTION of output |
|  |  | amplifier |
| 27 | BPO | BIPOLAR OFFSET. Connect to pin 26 |
|  |  | for Bipolar Operation |
| 28 | Ref Out | 6.3V reference output |

## Discussion of Specifications

## INPUT CODES

The HI-5811 accepts positive true binary input codes. HI-5811 may be connected by the user for any one of the following codes: USB (unipolar straight binary), BOB (bipolar offset binary) or, using an external inverter on the MSB line, BTC (binary two's complement). See Table 1.

## ACCURACY

INTEGRAL NONLINEARITY-The maximum deviation of the actual transfer characteristic from an ideal straight line. The ideal line is positioned according to "end-point linearity" for D/A converter products from Harris Semiconductor, i. e. the line is drawn between the endpoints of the actual transfer characteristic (codes 00... 0 and 11...1).

TABLE 1. DIGITAL INPUT CODES.

| DIGITAL INPUT | ANALOG OUTPUT |  |  |
| :---: | :---: | :---: | :---: |
|  | USB | BOB | BTC* |
|  | Unipolar | Bipolar | Binary |
|  | Straight | Offset | Two's |
|  | Binary | Binary | Complement |
|  | + Full Scale | + Full Scale | -1 LSB |
|  |  |  |  |
| 100000000000 | + 1/2 Full Scale | Zero | -Full Scale |
| 011111111111 | 1/2 Full Scale$-1 \text { LSB }$ | -1 LSB | + Full Scale |
|  |  |  |  |
| 000000000000 | Zero | -Full Scale | Zero |
|  |  |  |  |

* Invert the MSB of the BOB code with external inverter to obtain BTC code.

DIFFERENTIAL NONLINEARITY - The difference between one LSB and the output voltage change corresponding to any two consecutive codes. A Differential Nonlinearity of $\pm 1$ LSB or less guarantees monotonicity.

MONOTONICITY - The property of a D/A converter's transfer function which guarantees that the output derivative will not change sign in response to a sequence of increasing (or decreasing) input codes. That is, the only output response to a code change is to remain constant, increase for increasing code, or decrease for decreasing code.

## SETTLING TIME

That interval between application of a digital step input, and final entry of the analog output within a specified window about the settled value. Harris Semiconductor usually specifies a unipolar 10 V full scale step, to be measured from $50 \%$ of the input digital transition, and a window of $\pm 1 / 2$ LSB about the final value. The device output is then rated according to the worst (longest settling) case: low to high, or high to low.

## DRIFT

GAIN DRIFT - The change in full scale analog output over the specified temperature range expressed in parts per million full scale range per ${ }^{\circ} \mathrm{C}$ ( ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ ). Gain error is measured with respect to $+25^{\circ} \mathrm{C}$ at high $\left(\mathrm{TH}_{\mathrm{H}}\right)$ and low ( $T_{L}$ ) temperatures. Gain drift is calculated for both high ( $\mathrm{T}_{\mathrm{H}}-25^{\circ} \mathrm{C}$ ) and low ranges ( $+25^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}$ ) by dividing the gain error by the respective change in temperature. The specification is the larger of the two representing worst case drift.

OFFSET DRIFT- The change in analog output with all bits OFF over the specified temperature range expressed in parts per million of full scale range per ${ }^{\circ} \mathrm{C}$ (ppm of FSR/ ${ }^{\circ} \mathrm{C}$ ). Offset error is measured with respect to $+25{ }^{\circ} \mathrm{C}$ at high $\left(T_{H}\right)$ and low ( $T_{L}$ ) temperatures. Offset Drift is calculated for both high ( $\mathrm{TH}_{\mathrm{H}}-25^{\circ} \mathrm{C}$ ) and low ( $+25^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}$ ) ranges by dividing the offset error by the respective change in temperature. The specification given is the larger of the two, representing worst-case drift.

## POWER SUPPLY SENSITIVITY

Power Supply Sensitivity is a measure of the change in gain and offset of the D/A converter resulting from a change in -15 V or +15 V supplies. It is specified under DC conditions and expressed as parts per million of full scale range per percent of change in power supply (ppm of FSR/\%). See Figure 1.

## COMPLIANCE

Compliance voltage is the maximum output voltage range that can be tolerated and still maintain its specified accuracy. Compliance limit implies functional operation only and makes no claims to accuracy.

## GLITCH

A glitch on the output of a D/A converter is a transient spike resulting from unequal internal ON-OFF switching times. Worst case glitches usually occur at half-scale or
the major carry code transition from 011... 1 to $100 . . .0$ or vice versa. For example, if turn ON is greater than turn OFF for 011... 1 to 100...0, an intermediate state of 000... 0 exists, such that, the output momentarily glitches toward zero output. Matched switching times and fast switching will reduce glitches considerably.


FIGURE 1. POWER SUPPLY REJECTION VERSUS POWER SUPPLY RIPPLE FREQUENCY.

## Operation

HI-5811 is a complete single IC chip 12-bit D/A converter. The chip contains a 12 -bit D/A converter, voltage reference, output amplifier, and microcomputer-compatible input logic as shown in Figure 2.


FIGURE 2. HI-5811 BLOCK DIAGRAM.

## INTERFACE LOGIC

Input latches A, B, and C hold data temporarily while a complete 12-bit word is assembled before loading into the D/A register. This double-buffered organization prevents the generation of spurious analog output values. Each register is independently addressable.

These input latches are controlled by $\overline{N_{A}}, \overline{N_{B}}, \overline{N_{C}}$ and $\overline{W R}$. $\overline{N_{A}}, \overline{N_{B}}$, and $\cdot \overline{N_{C}}$ are internally NORed with $\overline{W R}$ so that the input latches transmit data when both $\overline{N_{A}}$ (or $\overline{N_{B}}, \overline{N_{C}}$ ) and $\overline{W R}$ are at logic " 0 ". When either $\overline{N_{A}}$ (or $\overline{N_{B}}, \overline{N_{C}}$ ) or $\overline{W R}$ go to logic " 1 ", the input data is latched into the input registers and held until both $\overline{N_{A}}$ ( $\operatorname{or} \overline{N_{B}}, \overline{N_{C}}$ ) and $\overline{W R}$ go to logic " 0 ".
The D/A latch is controlled by $\overline{\text { LDAC }}$ and $\overline{W R} . \overline{\mathrm{LDAC}}$ and $\bar{W}$ R are internally NORed so that the latches transmit data to the D/A switches when both $\overline{\text { DAC }}$ and $\overline{W R}$ are at logic " 0 ". When either $\overline{\text { LDAC }}$ or $\overline{W R}$ are at logic " 1 ", the data is latched in the D/A latch and held until $\overline{\mathrm{LDAC}}$ and $\overline{\mathrm{WR}}$ go to logic "0".
All latches are level-triggered. Data present when the control signals are logic " 0 " will enter the latch. When any one of the control signals returns to logic " 1 ", the data is latched. A truth table for all latches is given in Table 2.

TABLE 2. HI-5811 INTERFACE LOGIC TRUTH TABLE.

| $\overline{\text { WR }}$ | $\overline{\mathbf{N}_{\mathbf{A}}}$ | $\overline{\mathbf{N}_{\mathbf{B}}}$ | $\overline{\mathbf{N}_{\mathbf{C}}}$ | $\overline{\text { LDAC }}$ | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :--- |
| 1 | X | X | X | X | No Operation <br> 0 |
| 0 | 1 | 1 | 1 | Enables Input Latch 4 <br> MSB's |  |
| 0 | 1 | 0 | 1 | 1 | Enables Input Latch 4 <br> 0 |
| 0 | 1 | 0 | 1 | Middle Bits <br> Enables Input Latch 4 <br> LSB's |  |
| 0 | 1 | 1 | 1 | 0 | Loads D/A Latch From |
| 0 | 0 | 0 | 0 | 0 | Input Latches <br> All Latches Transparent |

"X" = Don't Care.


FIGURE 3. RELATIONSHIP OF OFFSET AND GAIN ADJUSTMENTS FOR A UNIPOLAR D/A CONVERTER


## GAIN AND OFFSET ADJUSTMENTS

Figures 3 and 4 illustrate the relationship of Offset and Gain adjustments to unipolar and bipolar D/A converter output.

## OFFSET ADJUSTMENT

For unipolar (USB) configurations, apply the digital input code that should produce zero voltage output and adjust the Offset potentiometer for zero output. For bipolar (BOB, BTC) configurations, apply the digital input code that should produce the maximum negative output voltage and adjust the Offset potentiometer for minus full scale voltage. Example: If the Full Scale Range is connected for 20 V , the maximum negative output voltage is 10V. See Table 3 for corresponding codes.

TABLE 3. DIGITAL INPUT/ANALOG OUTPUT VOLTAGE

|  | ANALOG OUTPUT VOLTAGE |  |  |
| :---: | ---: | ---: | ---: |
| DIGITAL INPUT | 0 to +10 V | $\pm 5 \mathrm{~V}$ | $\pm 10 \mathrm{~V}$ |
| 12-Bit Resolution |  |  |  |
| MSB LSB |  |  |  |
|  |  |  |  |
| 111111111111 | +9.9976 V | +4.9976 V | +9.9951 V |
| 100000000000 | +5.0000 V | 0.0000 V | 0.00000 V |
| 01111111111 | +4.9976 V | -0.0024 V | -0.0049 |
| 000000000000 | 0.0000 V | -5.0000 V | -10.0000 V |
| 1 LSB | 2.44 mV | 2.44 mV | 4.88 mV |

## GAIN ADJUSTMENT

For either unipolar or bipolar configurations, apply the digital input that should give the maximum postive voltage output. Adjust the Gain potentiometer for this postive full scale voltage. See Table 3 for positive full scale voltages.

## $\pm 12 V$ OPERATION

The HI-5811 is fully specified for operation on $\pm 12 \mathrm{~V}$ power supplies. However, in order for the output to swing to $\pm 10 \mathrm{~V}$, the power supplies must be $\pm 13.5 \mathrm{~V}$ or greater. When operating with $\pm 12 \mathrm{~V}$ supplies, the output swing should be restricted to $\pm 8 \mathrm{~V}$ in order to meet specifications.

## LOGIC INPUT COMPATIBILITY

The HI-5811 digital inputs are TTL, LSTTL, and $54 / 74 \mathrm{HC}$ CMOS-compatible over the operating range of $V_{D D}$. The input switching threshold remains at the TTL threshold over the supply range.

The logic input current over temperature is low enough to permit driving the HI-5811 directly from the outputs of 4000B and 54/74C CMOS devices.

## Installation

## POWER SUPPLY CONNECTIONS

Decoupling: For optimum performance and noise rejection, power supply decoupling capacitors should be added as shown in the Connection Diagram, Figure 5.


FIGURE 5. POWER SUPPLY, GAIN, AND OFFSET POTENTIOMETER CONNECTIONS.

These capacitors ( $1 \mu \mathrm{~F}$ tantalum recommended) should be located close to the HI-5811.

The HI-5811 features separate digital and analog power supply returns to permit optimum connections for low noise and high speed performance. The Analog Common (pin 23) and Digital Common (pin 15) should be connected together at one point. Separate returns minimize current flow in low level signal paths if properly connected. Logic return currents are not added into the analog signal return path. $\mathrm{A} \pm 0.5 \mathrm{~V}$ difference between ACOM and DCOM is permitted for specified operation. High frequency noise on DCOM with respect to ACOM may permit noise to be coupled through to the analog output, therefore, some caution is required in applying these common connections.

The Analog Common is the high quality return for the $D / A$ converter and should be connected directly to the analog reference point of the system. The load driven by the output amplifier should be returned to the Analog Common.

## EXTERNAL OFFSET AND GAIN ADJUSTMENT

Offset and Gain may be trimmed by installing external Offset and Gain potentiometers. Connect these potentiometers as shown in Figure 5. TCR of the potentiometers should be $100 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ or less. The $1.0 \mathrm{M} \Omega$ and $3.9 \mathrm{M} \Omega$ resistors ( $20 \%$ carbon or better) should be located close to the $\mathrm{HI}-5811$ to prevent noise pickup. If it is not convenient to use these high value resistors, an equivalent " $T$ " network, as shown in Figure 6, may be substituted in each case. The Gain Adjust (pin 22) is a high impedance point and a $0.001 \mu \mathrm{~F}$ to $0.01 \mu \mathrm{~F}$ ceramic capacitor should be connected from this pin to Analog Common to reduce noise pickup in all applications, including those not employing external gain adjustment.


FIGURE 6. EQUIVALENT RESISTANCES.

## OUTPUT RANGE CONNECTIONS

Internal scaling resistors provided in the HI-5811 may be connected to produce bipolar output voltage ranges of $\pm 10 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ or unipolar output voltage range of 0 to +10 V . The 20 V range ( $\pm 10 \mathrm{~V}$ bipolar range) is internally connected. Refer to Figure 7. Connections for the output ranges are listed in Table IV.


FIGURE 7. OUTPUT AMPLIFIER VOLTAGE RANGE SCALING CIRCUIT.
tABLE 4. OUTPUT RANGE CONNECTIONS.

| Output <br> Range | Digital <br> Input Codes | Connect <br> Pin 25 to | Connect <br> Pin 27 to |
| :--- | :---: | :---: | :---: |
| 0 to +10 V | USB | 24 | 23 |
| $\pm 5 \mathrm{~V}$ | BOB or BTC | 24 | 26 |
| $\pm 10 \mathrm{~V}$ | BOB or BTC | NC | 26 |

## Applications

## MICROCOMPUTER BUS INTERFACING

The HI-5811 interface logic allows easy interface microcomputer bus structures. The control signal $\overline{W R}$ is derived from external device select logic and the I/O Write or Memory Write (depending upon the system design) signals from the microcomputer.

The latch enable line $\overline{N_{A}}, \overline{N_{B}}, \overline{N_{C}}$ and $\overline{\text { LDAC }}$ determine which of the latches are enabled. It is permissible to enable two or more latches simultaneously as shown in some of the following examples.

The double-buffered latch permits data to be loaded into the input latches of several HI-5811's and later strobed into the D/A latch of all D/A's simultaneously updating all analog outputs. All the interface schemes shown below use a base address decoder. If blocks of memory are unused, the base address decoder can be simplified or eliminated altogether. For instance if half the memory space is unused, address line $\mathrm{A}_{15}$ of the microcomputer can be used as the chip select control.

## 4-BIT INTERFACE

An interface to a 4-bit microcomputer is shown in Figure 8. Each HI-5811 occupies four address locations. A 74LS139 provides the two to four decoder and selects these with the base address. Memory Write ( $\overline{\mathrm{WR}}$ ) of the microcomputer is connected directly to the $\overline{W R}$ pin of the HI-5811. A 8205 decoder is an alternative device to use instead of the 74LS139.


FIGURE 8. ADDRESSING AND CONTROL FOR 4-BIT MICROCOMPUTER INTERFACE.

## 8-BIT INTERFACE

The control logic of $\mathrm{HI}-5811$ permits interfacing to rightor left-justified data formats illustrated in Figure 9. When a 12-bit D/A converter is loaded from an 8-bit bus, two bytes of data are required. Figures 10 and 11 show an addressing scheme for right-justified and left justified data respectively. The base address is decoded from the highorder address bits. $A_{0}$ and $A_{1}$ address the appropriate latches. Note that adjacent addresses are used. For the right justified case X...X10 loads the 8 LSB's and X...X01 loads the 4 MSB's and simultaneously transfers input latch data to the D/A latch. Addresses X...X00 and X...X11 are not used.

Left-justified data is handled in a similar manner, shown in Figure 11. The HI-5811still occupies two adjacent locations in the microcomputer's memory map.


FIGURE 9. 12-BIT DATA FORMATS FOR 8-BIT SYSTEMS.


FIGURE 10. RIGHT-JUSTIFIED DATA BUS INTERFACE.

## INTERFACING MULTIPLE HI-5811'S IN 8-BIT SYSTEMS

Many applications require that the outputs of several D/A converters be updated simultaneously such as automatic test systems. The interface shown in Figure 12 uses a 74LS138 decoder to decode a set of eight adjacent addresses to load the input latches of four HI-5811's. The example shows a right-justified data format.

A ninth address using $\mathrm{A}_{3}$ causes all HI-5811's to be updated simultaneously. If a particular HI-5811 is always loaded last, for instance, D/A \#4, $A_{3}$ is not needed, thus
saving 8 address spaces for other uses. Incorporate $A_{3}$ into the Base Address Decoder, remove the inverter, con-
nect the common $\overline{\text { LDAC }}$ line to $\overline{N_{C}}$ of $D / A \# 4$, and connect G1 of the 74LS138 to +5 V .


FIGURE 11. LEFT-JUSTIFIED DATA BUS INTERFACE


FIGURE 12. INTERFACING MULTIPLE HI-5811's TO AN 8 -BIT BUS

## 12- AND 16-BIT MICROCOMPUTER INTERFACE

For this application the input latch enables lines, $\overline{\mathrm{N}}_{\mathrm{A}}, \overline{\mathrm{N}}_{\mathrm{B}}$,
$\bar{N}_{C}$ are tied low, causing the latches to be transparent. The D/A latch, and therefore HI-5811, is selected by the address decoder and strobed by WR.

## Die Characteristics

| Transistor Count | 690 |
| :---: | :---: |
| Die Size | $123 \times 134$ mils |
| Thermal Constants Ceramic | $\theta \mathrm{ja} 50^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | $\theta$ jc 170${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Plastic | $\theta \mathrm{ja} 32^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | $\theta$ jc $20^{\circ} \mathrm{C} / \mathrm{W}$ |
| Tie Substrate to: | -VCC |
| Process: | Bipolar JI |

HI-7541
12-Bit Multiplying Monolithic Digital-toAnalog Converter

## FEATURES

- FULL FOUR QUADRANT MULTIPLICATION
- .01\% RELATIVE ACCURACY OVER TEMPERATURE
- LOW OUTPUT CAPACITANCE

100pF MAX

- TTL/CMOS COMPATIBLE
- MONOLITHIC CONSTRUCTION
- VERY LOW OUTPUT LEAKAGE CURRENT $\pm 100 \mathrm{nA}$ MAX
- LOW GAIN ERROR


## DESCRIPTION

The Harris $\mathrm{HI}-7541$ is a 12 -Bit Monolithic Digital to Analog converter, offering full four quadrant multiplying capability. The chip features dielectrically isolated CMOS technology to assure fast settling time and freedom from latch-up. Included are thin film ladder and applications resistors, laser trimmed for accuracy over the full operating temperature range.

The HI-7541 is recommended as a high performance direct replacement for the AD7541 device. It operates on a single +5 V to +15 V supply and is available in an $18-\mathrm{pin}$ ceramic package as well as in dice form. For additional Hi-Rel screening including 160 hour burn-in, specify the " -8 " suffix.

## APPLICATIONS

- PROGRAMMABLE GAIN AMPLIFIERS
- PROGRAMMABLE FUNCTION GENERATION



## FUNCTIONAL DIAGRAM



DIGITAL INPUTS (DTL, TTL, CMOS COMPATIBLE) LOGIC: A SWITCH IS CLOSED TO IOUTI FOR ITS DIGITAL INPUT IN A HIGH (LOGIC 1) STATE.

| Power Supply Inputs VDD | +17V | Power Dissipation | 1235 mW |
| :---: | :---: | :---: | :---: |
| Reference Inputs VREF ( Hi ) | $\pm 25 \mathrm{~V}$ | Derate above +750 C by $12.4 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$. |  |
| Digital Input Range Bits 1-12 | $V_{D D}$ to GND | Operating Temperature Range |  |
|  |  | HI-7541SD/TD | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
|  |  | HI-7541AD/BD | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
|  |  | HI-7541JD/J0/KD | $0^{\circ} \mathrm{C}$ to $+75{ }^{\circ} \mathrm{C}$ |
| Output Voltage (Pins 1 and 2) | -400 mV to $\mathrm{V}_{\mathrm{DD}}$ | HI-7541SD/883 AND TD/883. | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
|  |  | Storage Temperature Range | $-65{ }^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

## ELECTRICAL CHARACTERISTICS $\left(@ 25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=+10 \mathrm{~V}\right.$ Unless otherwise noted)

| PARAMETER |  | HI-7541KD/BD/TD |  |  | HI-7541JD/AD/SD/JO/SO |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS |

INPUT CHARACTERISTICS

| Digital Inputs <br> Input Voltage <br> Logic 1, $\mathrm{V}_{\text {IH }}$ <br> Logic $0, V_{I L}$ | $\begin{aligned} & \text { Bit ON }=" \text { Logic } 1 " \\ & \text { Bit OFF }=" \text { Logic } 0 " \end{aligned}$ | 2.4 |  | 0.8 | 2.4 |  | 0.8 | $\begin{aligned} & \text { v } \\ & \text { v } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |
| Input Current <br> Logic 1 <br> Logic 0 | $\begin{aligned} & V_{I N}=15 \mathrm{~V} \\ & V_{I N}=0 \mathrm{~V} \end{aligned}$ |  |  | 1 -1 |  |  | 1 -1 | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Reference Input Input Resistance Input Voltage |  | 7 -10 | 9 | 12 +10 | 7 -10 | 9 | 12 +10 | $k \Omega$ $V$ |

TRANSFER CHARACTERISTICS

| Resolution | Over Full Temp. Range | 12 |  | 12 |  | Bits |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Integral (2) <br> Nonlinearity | Over Full Temp Range |  | $\pm 1 / 2$ |  | $\pm 1$ | LSB |
| Differential (2) <br> Nonlinearity | Over Full Temp Range |  | $\pm 1 / 2$ |  | $\pm 1$ | LSB |
| Gain Error (2) | @ $+25^{\circ} \mathrm{C}$ Over Full Temp. Range |  | $\begin{aligned} & \pm 12.5 \\ & \pm 16.7 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \pm 12.5 \\ & \pm 16.7 \\ & \hline \end{aligned}$ | LSB |
| Gain Tempco (2)(5) | Over Full Temp. Range |  | $\pm 10$ |  | $\pm 10$ | PPM/ ${ }^{\circ} \mathrm{C}$ |
| $\begin{aligned} & \text { Settling Time (2) (5) } \\ & \text { to } \pm 1 / 2 \text { LSB } \end{aligned}$ |  |  | 1 |  | 1 | $\mu \mathrm{s}$ |
| PSRR (2) | $12.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 16.0 \mathrm{~V}$ <br> Over Full Temp. Range |  | $\pm .01$ $\pm .02$ |  | $\pm .01$ $\pm .02$ | $\left.\begin{array}{\|c\|c\|c\|} \hline \% \text { FSR } /{ }^{\circ} \\ \% \Delta V_{D D} \end{array} \right\rvert\,$ |

## OUTPUT CHARACTERISTICS

| Output (2) <br> Leakage Current | $\mathrm{V}_{\mathrm{REF}}= \pm 10 \mathrm{~V}$ $@+25^{\circ} \mathrm{C}$ Over Full Temp. Range |  |  | $\begin{gathered} \pm 50 \\ \pm 200 \end{gathered}$ |  |  | $\begin{aligned} & \pm 50 \\ & \pm 200 \end{aligned}$ | nA nA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Capacitance (2) (5) |  |  |  | 100 |  |  | 100 | pF |
| Feed Through (2)(5) | $\mathrm{V}_{\text {REF }}=20 \mathrm{Vpp}$ @ 10 kHz |  |  | $\pm 1$ |  |  | $\pm 1$ | mVpp |

## POWER REQUIREMENTS

| $V_{D D}$ | (See Fig. $6,8 \& 9$ ) | +5 | +15 | +16 | +5 | +15 | +16 | $V$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{D D}(3)$ |  |  |  | 2 |  |  | 2 | $m A$ |

## NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. See Definitions.
3. After 30 seconds warm-up.
4. Specification's subject to change without notice.
5. Guaranteed by design, not tested.

## DEFINITIONS OF SPECIFICATIONS

## ACCURACY

INTEGRAL NONLINEARITY - The maximum deviation of the actual transfer characteristic from an ideal straight line. The ideal line is positioned according to "end-point linearity" for D/A converter products from Harris Semiconductor, i.e. the line is drawn between the end-points of the actual transfer characteristic (codes 00. . . 0 and 11. . 1).

DIFFERENTIAL NONLINEARITY - The difference between one LSB and the output voltage change corresponding to any two consecutive codes. A Differential Nonlinearity of $\pm 1$ LSB or less guarantees monotonicity.

MONOTONICITY - The property of a D/A converter's transfer function which guarantees that the output derivative will not change sign in response to a sequence of increasing (or decreasing) input codes. That is, the only output response to a code change is to remain constant, increase for increasing code, or decrease for decreasing code.

## SETTLING TIME

That interval between application of a digital step input, and final entry of the analog output within a specified window about the settled value. Harris Semiconductor usually specifies a
unipolar 10V full scale step, to be measured from $50 \%$ of the input digital transition, and a window of $\pm 1 / 2$ LSB about the final value. The device output is then rated according to the worst (longest settling) case: low to high, or high to low.

## FEEDTHROUGH ERROR

Variation in $V_{\text {OUT }}$ due to variation in $V_{\text {REF }}$, for the condition all bits OFF (zero output current).

## GAIN

The gain is defined only when the MDAC is used with an output operational amplifier in which case it is $V_{\text {OUT/VREF }}$.

## POWER SUPPLY REJECTION RATIO (PSRR)

Variation in $\mathrm{V}_{\text {OUT }}$ due to variation in $\mathrm{V}_{\mathrm{DD}}$, expressed in $\% F S R / \% V_{\text {ps }}$.

## OUTPUT CAPACITANCE

Measured capacity from IOUT1 or IOUT2 terminals to ground.

## OUTPUT LEAKAGE CURRENT

Current leakage to ground from IOUT1 (all bits low) or IOUT2 (all bits high) with no connection to the span resistor (Pin 18).

## OPERATING INSTRUCTIONS

## BYPASSING AND GROUNDING

For best accuracy and high frequency performance the grounding and bypass scheme shown in Figure 1 should be used. Bypass capacitors should be connected close to the $\mathrm{HI}-7541$ (preferably
to the device pins) and should be tantalum in parallel with a smaller ceramic type for best high frequency noise rejection.


FIGURE 1

## UNIPOLAR BINARY OPERATION

For most applications the $\mathrm{HI}-7541$ requires an output operational amplifier, since both IOUT1 and IOUT2 should remain at ground potential to avoid linearity errors. Figure 2 shows the connections for unipolar straight binary operation. The cali-
bration of gain will require either $\mathbf{R}_{\mathbf{1}}$ (to increase gain) or $\mathbf{R}_{\mathbf{2}}$ (to decrease gain), but not both. If both these resistors are omitted, the gain error is guaranteed not to exceed $\pm 0.15 \%$ of full scale, over the military temperature range. See the "Offset" section for calibration of the error at zero.

## CODE TABLE- UNIPOLAR OPERATION

| DIGITAL INPUT |  |  |  |  |  |  |  |  |  |  |  | NOMINAL ANALOG OUTPUT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $-V_{\text {REF }}(1-2-12)$ |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | $-V_{\text {REF }}(1 / 2+2-12)$ |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - $\mathrm{V}_{\text {REF }} / 2$ |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $-V_{\text {REF }}(1 / 2-2-12)$ |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | - $\mathrm{V}_{\text {REF }}(2-12)$ |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

CODE TABLE - BIPOLAR (OFFSET) OPERATION

| DIGITAL INPUT |  |  |  |  |  |  |  |  |  |  | NOMINAL ANALOG OUTPUT |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $-V_{\text {REF }}(1-2-11)$ |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | $-V_{\text {REF }}(2-11)$ |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $V_{\text {REF }}(2-11)$ |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | $V_{\text {REF }}(1-2-11)$ |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $V_{\text {REF }}$ |

## BIPOLAR (4-QUADRANT) BINARY OPERATION

Figure 3 shows the configuration for bipolar offset binary coded operation. As in the unipolar case, gain calibration
requires either $R_{1}$ or $R_{2}$, but not both. The network $R_{3} / R_{5} / R_{7}$ assures that $\mathrm{V}_{0}=\mathrm{OV}$ at the zero (midrange) code 100000 000000 , for which IOUT1 and IOUT2 differ by $1 / 2$ LSB.

*A Schottky diode to ground should be connected to IOUT1 or IOUT2, for any application in which a negative voltage greater than 400 mV may be applied. This can occur with certain high speed op amps, whose inverting input may offer a low impedance to the negative supply rail during turn-on of power.

For these applications, the HI-7541 output will source excessive current and suffer damage unless it is clamped with a Schottky diode (such as the HP5082-2811 or equivalent).

FIGURE 3

## OFFSET AND GAIN CALIBRATION

| UNIPOLAR CALIBRATION (Fig. 2) |  |
| :---: | :---: |
| Step 1: <br> Step 2: | Unipolar Zero Offset Adjustment <br> - Turn all bits OFF (00...00) <br> - Adjust offset trimpot (See Figure 5) for VOUT $=0 \mathrm{~V}$. <br> Unipolar Gain Adjustment <br> - Turn all bits ON (11...11) <br> - Adjust $\mathbf{R}_{1}$ or $\mathbf{R}_{2}$ for an output of $V_{\text {OUT }}=-V_{\text {REF }}\left(1-2^{-12}\right)$ |
|  | BIPOLAR CALIBRATION (Fig. 3) |
| Step 1: <br> Step 2: | Bipolar Offset Adjustment <br> - Set $V_{\text {REF }}=+10 \mathrm{~V}$ <br> - Turn all bits OFF (0000...00) <br> - Adjust $\mathrm{R}_{5}$ so that $\mathrm{V}_{\text {OUT }}=10 \mathrm{~V}$ <br> Bipolar Gain Adjustment <br> - Set $V_{R E F}=+10 \mathrm{~V}$ <br> - Turn all bits ON (1111...11) <br> - Adjust $\mathrm{R}_{1}$ or $\mathrm{R}_{2}$ so that $\mathrm{V}_{\text {OUT }}=-9.99512 \mathrm{~V}$ |

## SELECTING AN OPERATIONAL AMPLIFIER

The outputs IOUT1 and IOUT2 must remain very close to ground potential for the $\mathrm{HI}-7541$ to maintain its accuracy. Because of this constraint, most applications require selection of a suitable output op-amp. Harris Analog Products Division offers a wide range of high performance op-amps which are well suited to a variety of applications.

## COMPENSATION

In the standard configurations of Figures 1 and 2 the output capacitance of the MDAC along with the feedback resistance introduces a pole in the open loop response of the system. This pole may cause undesirable phase shift leading to excessive ringing or even oscillation. The phase shift may be compensated by placing a capacitor in the feedback loop. Figure 4 shows this scheme. The compensation is exact for RoCo $=$ RFB CFB. This is a special case, however, since both Ro and Co are dependent on the digital code for a CMOS MDAC.

A practical approach is to turn all bits of the MDAC ON while applying a square wave of appropriate magnitude to the reference input. Then select a feedback capacitor which gives approximately $20 \%$ of overshoot, which is equal to a 450 Phase Margin. This form of compensation reduces the overall bandwidth of the system, which is dependent on the op amp selected.

## MDAC EQUIVALENT CIRCUIT WITH COMPENSATION



FIGURE 4

## OP AMP PARAMETERS

The addition of the output amplifier has a direct effect on many of the MDAC parameters, including bandwidṭh, settling time, accuracy and tempco. Settling time is difficult to measure for the HI-7541 since the current outputs have almost no voltage compliance. The output settling time of the MDAC-OP AMP system can be measured; and if the settling time of the Op Amp itself is known, that of the MDAC can be estimated by the RootSum of Squares method;

$$
T_{M D A C}=\sqrt{T^{2} M D A C / A M P-T^{2} A M P}
$$

The bandwidth of the MDAC itself can be approximated by modeling it as a voltage source ( $\mathrm{V}_{\text {ref }}$ ) followed by a series resistance (Ro) and capacitance (Co) as in figure 4. The halfpower frequency then is;

$$
f=\frac{1}{2 \pi R_{0} C_{0}}
$$

If $R_{0}=10 \mathrm{~K} \Omega$ and $\mathrm{C}_{0}=50$ pf then $f=318 \mathrm{KHz}$. However, an output amplifier virtually eliminates $\mathrm{C}_{0}$ by maintaining zero volts across it, thus extending the DAC/amplifier bandwidth almost to that of the amplifier alone.

TABLE 1 HARRIS OP AMPS
(TYPICAL AT TA $=+\mathbf{2 5}{ }^{\circ} \mathrm{C}$ )

| Op Amp <br> HA- | Full Power <br> B. W. | Offset <br> Voltage | Offset <br> Voltage <br> Drift | Bias <br> Current | CFB* <br> Compensation <br> for 450 P.M. | Settling <br> Time** |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2600 | 75 KHz | $500 \mu \mathrm{~V}$ | $5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | 1 nA | 20 pf | $1.5 \mu \mathrm{~s}$ |
| 2525 | 1.6 MHz | 5 mV | $30 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | 125 nA | 12 pf | 200 ns |
| 5100 | 150 KHz | $500 \mu \mathrm{~V}$ | $5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | 20 pA | 18 pf | $1.7 \mu \mathrm{~s}$ |
| 5130 | 600 KHz | $100 \mu \mathrm{~V}$ | $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | 1 nA | 30 pf | $11 \mu \mathrm{~s}$ |
| 5190 | 6.5 MHz | 3 mV | $20 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $5 \mu \mathrm{~A}$ | 2 pf | 70 ns |

* For standard configuration such as Figure 3. Vref equals 1 KHz 10 V peak to peak square wave.
** For the Op Amp alone. $\mathrm{AVCL}=-1,10 \mathrm{~V}$ step to $0.1 \%$.


## OFFSET

The amplifier's Offset Voltage $\mathrm{V}_{\mathbf{O S}}$ contributes a code dependent output error, since $V_{O S}$ is multiplied by a gain factor (1 + RF/ROUT) in which ROUT is code dependent. ROUT ranges from $10 \mathrm{k} \Omega$ to $30 \mathrm{k} \Omega$ for nonzero input codes. $\mathrm{RF}_{\mathrm{F}}$ is $10 \mathrm{k} \Omega$, which leads to an output error variation of $2 / 3 \mathrm{~V}_{0 S}$ (from $4 / 3 \mathrm{~V}_{0 S}$ to 2 VOS ).


FIGURE 5

This effect applies for offset introduced at the noninverting terminal as well as $\mathrm{V}_{\text {OS }}$ inherent in the amplifier. Therefore, the common technique of nulling $\mathrm{V}_{\mathrm{OS}}$ (due to bias current) with a resistor from the noninverting input to ground is not recommended. Instead, choose an amplifier with low $\mathrm{V}_{\mathrm{OS}}(200 \mu \mathrm{~V}$ or less) and low IBIAS ( 75 nA or less), and connect the noninverting input directly to ground. The HA-5130 and HA-5170 are recommended for these high accuracy applications.

Output Leakage Current from the HI-7541 flows through the feedback resistor to create another type of offset error. This leakage is insignificant except at high temperature, where the maximum output error is one millivolt. To null this error, inject an opposing current at the summing junction using a network as shown in Figure 5. All lead lengths connecting to IOUT1 should be short, to minimize capacitance to ground and maintain a fast settling time.

## PERFORMANCE CURVES

GAIN ERROR vs. SUPPLY VOLTAGE


FIGURE 6
LINEARITY vs. SUPPLY VOLTAGE


FIGURE 8

FEEDTHROUGH ERROR vs. FREQUENCY


FIGURE 7
SUPPLY CURRENT vs. SUPPLY VOLTAGE


FIGURE 9

## DIE CHARACTERISTICS

Transistor Count
Die Size:
Thermal Constants;

198
$111 \times 99$ mils
$81^{\circ} \mathrm{C} / \mathrm{W}$
$23^{\circ} \mathrm{C} / \mathrm{W}$

Tie Substrate to:
Ground
CMOS - DI

## FEATURES

- 16 BIT RESOLUTION
- MONOLITHIC DIBIPOLAR CONSTRUCTION
- FAST SETTLING TIME
- LOW DIFF. NONLIN. DRIFT
$1 \mu \mathrm{~s}$ TO $.003 \% \mathrm{FS}$
- LOW GAIN DRIFT
$\pm 0.3 \mathrm{ppm} / \mathrm{OC}$
- ON-CHIP SPAN \& OFFSET RESISTORS
- TTL/5V-CMOS COMPATIBLE
- LOW UNIPOLAR OFFSET
- LOW UNIPOLAR OFFSET T.C.
$\leq 1 / 2 \mathrm{LSB} @+25^{\circ} \mathrm{C}$
$\pm 0.2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$
- EXCELLENT STABILITY


## APPLICATIONS

- HIGH RESOLUTION CONTROL SYSTEMS
- HIGH FIDELITY AUDIO RECONSTRUCTION
- PRECISION FUNCTION GENERATION AND INSTRUMENTATION


## PINOUT



## DESCRIPTION

The HARRIS HI-DAC16 is a 16 -bit, current output D/A converter. Single chip construction includes thin-film application resistors for use with an external op amp. These permit standard output voltage ranges of 0 to $+5 \mathrm{~V}, 0$ to $+10 \mathrm{~V}, \pm 2.5 \mathrm{~V}, \pm 5 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$. The HI-DAC16B is monotonic to 15 bits; and the HI-DAC16C to 14 bits.

Reference and span resistors have adjacent placement on the chip for optimum match and thermal tracking. Futhermore, this layout feature helps minimize the superposition error caused by selfheating of the span resistor, reducing it to less than $1 / 10$ LSB. This and other design innovations have produced exceptionally stable operation over temperature. Typical temperature coefficients are $\pm 1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ for gain error and $0.3 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ for differential nonlinearity error.

The internal architecture is an extension of the earlier $\mathrm{HI}-562$ with several major improvements. All code dependent ground currents are steered to a separate non-critical path, namely, power supply ground. This feature allows the precision ground of the converter to be sensed with virtually zero voltage drop referred to system ground. The result is the complete elimination of nonlinearities due to code dependent ground currents while yielding an extremely low unipolar offset of less than 1/2LSB. Because of this separation, the user may route the precision ground some distance to the system ground without degrading converter accuracy.

The HARRIS HI-DAC 16 delivers a stable, accurate output without sacrifice in speed. Settling time to within $\pm 0.003 \%$ is one microsecond. Overall performance of this monolithic device should be attractive for applications such as high fidelity audio and highresolution control systems.

Two accuracy grades are offered, and typical power dissipation is 465 mW . Package is a 40 pin ceramic DIP. For further information, see Application Note 539.


## ABSOLUTE MAXIMUM RATINGS (Referred to Ground)

| Power Supply Inputs | $V_{p s}{ }^{+}$ | +20V | Power Dissipation * | 2440 mW |
| :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{V}_{\mathrm{ps}}{ }^{-}$ | -20V | Operating Temperature Range |  |
| Reference Inputs | $V_{\text {REF }}(\mathrm{Hi})$ | $\pm \mathrm{V}_{\mathrm{ps}}$ |  |  |
| Digital Inputs | Bits 1 to 16 | -1V, +12V | HI-DAC 16B/C | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| Outputs |  | $\pm \mathrm{V}_{\mathrm{ps}}$ | Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

ELECTRICAL CHARACTERISTICS $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{ps}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {ref }}=+10 \mathrm{~V}\right.$, unless otherwise specified)

| PARAMETER | CONDITIONS | HI-DAC16B |  |  | HI-DAC16C |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Digital Inputs | Bit ON "Logic 1" Bit OFF "Logic 0" |  |  |  |  |  |  |  |
| Input Voltage <br> Logic "1" <br> Logic "0" |  | 2.0 |  | 0.8 | $2.0$ |  | 0.8 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Input Current Logic "1" |  |  | 20 | 500 |  | 20 | 500 | nA |
| Logic "0" |  | -50 |  |  | -50 |  |  | $\mu \mathrm{A}$ |
| Reference Input Input Resistance Input Voltage |  |  | 10 10 |  |  | 10 10 |  | $\mathrm{K} \Omega$ V |
| TRANSFER |  |  |  |  |  |  |  |  |
| CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Resolution | Full Temperature Range |  | 16 |  |  | 16 |  | Bits |
| Nonlinearity | $25^{\circ} \mathrm{C}$ <br> Full Temperature Range |  | $\pm 0.0023$ | $\pm 0.0045$ |  | $\pm 0.0045$ | $\pm 0.009$ | \%FSR (3) |
| Differential Nonlinearity | $25^{\circ} \mathrm{C}$ <br> Full Temperature Range |  | $\pm 0.0015$ | $\pm 0.003$ |  | $\pm 0.003$ | $\pm 0.006$ | \%FSR |
| Relative Accuracy (5) <br> Unipolar Gain Error <br> Bipolar Offset Error Unipolar Offset Error | With $100 \Omega(1 \%)$ Trim Resistors |  |  |  |  |  |  |  |
|  | All Bits 0 N |  | $\pm 0.1$ | $\pm 0.25$ |  | $\pm 0.1$ | $\pm 0.25$ |  |
|  | All Bits OFF |  | $\begin{gathered} \pm 0.15 \\ \pm 0.002 \end{gathered}$ | $\begin{array}{r}  \pm 0.43 \\ \pm 0.05 \end{array}$ |  | $\begin{gathered} \pm 0.15 \\ \pm 0.002 \end{gathered}$ | $\begin{array}{r}  \pm 0.43 \\ \pm 0.05 \end{array}$ | \%FSR |
| Adjustment Range <br> Gain <br> Bipolar Offset | See Operating Instructions |  |  |  |  |  |  |  |
|  | Using Trim Potentiometers as shown in Figure 1 |  |  | $\begin{gathered} \pm 3 \\ \pm 0.43 \end{gathered}$ |  |  | $\begin{gathered} \pm 3 \\ \pm 0.43 \end{gathered}$ | \%FSR |
| Temperature Stability <br> Gain Drift (2) <br> Offset Drift (2) <br> Unipolar Offset <br> Bipolar Offset <br> Differential Nonlinearity | Drift specified with internal span resistors for voltage output |  |  |  |  |  |  |  |
|  | Full Temperature Range |  | $\pm 1$ | $\pm 5$ |  | $\pm 1$ | $\pm 5$ | ppm of FSR/ ${ }^{\circ} \mathrm{C}$ |
|  | All Bits OFF |  | $\begin{aligned} & \pm 0.2 \\ & \pm 0.5 \end{aligned}$ |  |  | $\begin{aligned} & \pm 0.2 \\ & \pm 0.5 \end{aligned}$ |  |  |
|  | Full Temperature Range |  |  |  |  |  |  |  |
| Settling Time (2) to $\pm 0.003 \% \mathrm{FS}$ | All Bits ON-to-OFF or OFF-to-ON |  | 1.0 |  |  | 1.0 |  | $\mu \mathrm{s}$ |


| PARAMETER | CONDITIONS | HI-DAC16B |  |  | HI-DAC16C |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Glitch (2) | $\begin{aligned} & \text { From } 0111 \ldots 1 \text { to } 100 \ldots 0 \\ & \text { or } 100 \ldots 0 \text { to } 011 \ldots .1 \end{aligned}$ |  | 1300 |  |  | 1300 |  | $\mathrm{mV}-\mathrm{ns}$ |
| ```Power Supply (2) Rejection Ratio, PSRR (3) Vps+ V ps-``` |  |  | 1.5 1.5 |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | $\begin{gathered} \mathrm{ppm} \text { of } \\ \mathrm{FSR} / \% \mathrm{~V}_{\mathrm{ps}} \end{gathered}$ |
| OUTPUT <br> CHARACTERISTICS <br> Output Current <br> Unipolar <br> Bipolar |  | $\begin{gathered} -1.6 \\ \pm 0.8 \end{gathered}$ | $\begin{gathered} -2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} -2.4 \\ \pm 1.2 \end{gathered}$ | $\begin{gathered} -1.6 \\ \pm 0.8 \end{gathered}$ | $\begin{gathered} -2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} -2.4 \\ \pm 1.2 \end{gathered}$ | mA |
| Resistance |  |  | 2.5 k |  |  | 2.5k |  |  |
| Capacitance | . |  | 10 |  |  | 10 |  | pF |
| Output Voltage Ranges Unipolar <br> Bipolar | Using external op amp and internal scaling resistors. See Figure 1 and Table 1 for connections |  | $\begin{gathered} 0 \text { to }+5 \\ 0 \text { to }+10 \\ \pm 2.5 \\ \pm 5 \\ \pm 10 \end{gathered}$ |  |  | $0 \text { to }+5$ $0 \text { to }+10$ $\pm 2.5$ |  | V |
| Compliance Limit (2) |  | -3 |  | +10 | -3 |  | +10 | V |
| Compliance Voltage (2) | Full Temperature Range |  | $\pm 1$ |  |  | $\pm 1$ |  | V |
| Output Noise | 0.1 to 5 MHz (All bits 0 N ) |  | 30 |  |  | 30 |  | $\mu$ VRMS |
| POWER REQUIREMENTS $\begin{aligned} & V_{p s^{+}}(7) \\ & V_{p s^{-}} \end{aligned}$ | Full Temperature Range | $\begin{array}{r} 13.5 \\ -13.5 \end{array}$ | $\begin{aligned} & +15 \\ & -15 \end{aligned}$ | $\begin{array}{r} 16.5 \\ -16.5 \end{array}$ | $\begin{array}{r} 13.5 \\ -13.5 \end{array}$ | $\begin{aligned} & +15 \\ & -15 \end{aligned}$ | $\begin{array}{r} 16.5 \\ -16.5 \end{array}$ | V |
| $\begin{aligned} & I_{p s^{+}}(4) \\ & I_{\mathrm{ps}^{-}}(4) \end{aligned}$ | All Bits ON or OFF Full Temperature Range | -25 | $\begin{aligned} & +13 \\ & -18 \end{aligned}$ | +18 | -25 | $\begin{aligned} & +13 \\ & -18 \end{aligned}$ | +18 | mA |
| Power Dissipation |  |  | 465 |  |  | 465 |  | mW |

NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impared. Functional operation under any of these conditions is not necessarily implied.
2. See Definitions.
3. FSR is "full scale range" and is 20 V for $\pm 10 \mathrm{~V}$ range, 10 V for $\pm 5 \mathrm{~V}$ range, etc., or $2 \mathrm{~mA}( \pm 20 \%)$ for current output.
4. After 30 seconds warm-up.
5. Using an external op amp with internal span resistors and specified external trim resistors in place of potentiometers $\mathbf{R}_{1}$ and $\mathbf{R}_{\mathbf{2}}$. Errors are adjustable to zero using $\mathbf{R}_{1}$ and $\mathbf{R}_{\mathbf{2}}$ potentiometers. (See Operating Instructions Figure 2.)

## DIGITAL INPUTS

The HI-DAC 16B/C accepts digital input codes in binary format and may be user connected for any one of three binary codes. Straight Binary, Two's Complement, or Offset Binary. (See Operation Instructions).

| DIGITAL INPUT | ANALOG OUTPUT |  |  |
| :---: | :---: | :---: | :---: |
|  | Straight <br> Binary | Offset <br> Binary | Two's <br> Complement * |
| $\begin{gathered} \text { MSB LSB } \\ 000 \ldots . .000 \\ 100 . .000 \\ 111 . .111 \\ 011 . . .111 \end{gathered}$ | $\begin{gathered} \text { Zero } \\ 1 / 2 F S \\ +\mathrm{FS}-1 \mathrm{LSB} \\ 1 / 2 F S-1 \mathrm{LSB} \end{gathered}$ | $\left\lvert\, \begin{gathered} \text {-FS 9(Full Scale) } \\ \text { Zero } \\ + \text { FS }-1 \text { LSB } \\ \text { Zero }-1 \text { LSB } \end{gathered}\right.$ | $\begin{gathered} \text { Zero } \\ - \text { FS } \\ \text { Zero }-1 \mathrm{LSB} \\ \text { +FS }-1 \mathrm{LSB} \end{gathered}$ |
| *Invert MSB with external inverter to obtain Two's Complement Coding |  |  |  |

## ACCURACY

INTEGRAL NONLINEARITY - The maximum deviation of the actual transfer characteristic from an ideal straight line. The ideal line is positioned according to "end-point linearity" for D/A converter products from Harris Semiconductor, i.e. the line is drawn between the end-points of the actual transfer characteristic (codes $00 . . .0$ and 11...1).

DIFFERENTIAL NONLINEARITY - The difference between one LSB and the output voltage change corresponding to any two consecutive codes. A Differential Nonlinearity of $\pm 1$ LSB or less guarantees monotonicity.

MONOTONICITY - The property of a D/A converter's transfer function which guarantees that the output derivative will not change sign in response to a sequence of increasing (or decreasing) input codes. That is, the only output response to a code change is to remain constant, increase for increasing code, or decrease for decreasing code.

## SETTLING TIME

Settling time is the time required for the output to settle to within the specified error band for any input code transition. It is usually specified for a full scale or major carry transition.

## DRIFT

GAIN DRIFT - The change in full scale analog output over the specified temperature range expressed in parts per million of full scale per ${ }^{\circ} \mathrm{C}$ ( ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ ). Gain error is measured with respect to $+25^{\circ} \mathrm{C}$ at high ( $\mathrm{T}_{H}$ ) and low ( $\mathrm{T}_{\mathrm{L}}$ ) temperatures. Gain drift is calculated for both high ( $\mathrm{T}_{\mathrm{H}}-25^{\circ} \mathrm{C}$ ) and low ranges ( $+25^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}$ ) by dividing the gain error by the respective change in temperature. The specification is the larger of the two representing worst case drift.

OFFSET DRIFT - The change in analog output with all bits OFF over the specified temperature range expressed in parts per million of full scale range per ${ }^{\circ} \mathrm{C}$ ( ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ ). Offset error is measured with respect to $+25^{\circ} \mathrm{C}$ at high ( $\mathrm{T}_{H}$ ) and low ( $T_{L}$ ) temperatures. Offset Drift is calculated for both high ( $T_{H}-25^{\circ} \mathrm{C}$ ) and low $\left(+25^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}\right.$ ) ranges by dividing the offset error by the respective change in temperature. The specification given is the larger of the two, representing worstcase drift.

## POWER SUPPLY SENSITIVITY

Power Supply Sensitivity is a measure of the change in gain and offset of the $D / A$ converter resulting from a change in -15 V , or +15 V supplies. It is specified under DC conditions and expressed as parts per million of full scale range per percent of change in power supply (ppm of FSR/\%).

## COMPLIANCE

Compliance voltage is the maximum output voltage range that can be tolerated and still maintain its specified accuracy. Compliance limit implies functional operation only and makes no claims to accuracy.

## GLITCH

A glitch on the output of a D/A converter is a transient spike resulting from unequal internal ON-OFF switching times. Worst case glitches usually occur at half-scale or the major carry code transition from $011 \ldots .1$ to $100 . . .0$ or vice versa. For example, if turn $O N$ is greater than turn $0 F F$ for $011 . . .1$ to $100 . . .0$, an intermediate state of 000 ... 0 exists, such that, the output momentarily glitches toward zero output. Matched switching times and fast switching will reduce glitches considerably. (Calculated as the product of duration and amplitude.)

## UNIPOLAR AND BIPOLAR VOLTAGE OUTPUT CONNECTIONS

FIGURE 1


TABLE 1

|  | OUTPUT RANGE | CONNECTIONS |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \text { PIN5 } \\ \text { to } \end{gathered}$ | $\begin{gathered} \hline \text { PIN4 } \\ \text { to } \end{gathered}$ | $\begin{aligned} & \text { PIN9 } \\ & \text { to } \end{aligned}$ | $\begin{array}{\|c} \text { PIN B } \\ \text { to } \end{array}$ |
| UNIPOLAR MODE | $\begin{aligned} & 0 \text { to }+10 \mathrm{~V} \\ & 0 \text { to }+5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{D} \\ & \mathrm{D} \end{aligned}$ | $\begin{aligned} & \mathrm{A} \\ & \mathrm{~A} \end{aligned}$ | N.C. <br> PIN6 | $\stackrel{19}{*}$ |
| BIPOLAR MODE | $\begin{aligned} & \pm 10 \mathrm{~V} \\ & \pm 5 \mathrm{~V} \\ & \pm 2.5 \mathrm{~V} \end{aligned}$ | C C C | $\begin{gathered} \text { N.C. } \\ \text { A } \\ \text { A } \end{gathered}$ | $\begin{gathered} \text { A } \\ \text { N.C. } \\ 6 \end{gathered}$ | 19 |

*Connect an external 1.1 K ohm resistor to ground.

## GAIN AND ZERO CALIBRATION

The HI-DAC16B/C input reference resistor, bipolar offset resistor and span resistors are optimized for excellent tracking over temperature. LASER trimming of the reference circuit resistors corrects the unipolar Gain and Offset errors to high accuracy. The remaining error can be adjusted with trimming potentiometers. The bipolar Gain and Offset errors are greater since the LASER correction is done in the unipolar mode, however these too are easily adjusted. Figure 1 illustrates the connections for unipolar and bipolar operation. Trimming potentiometers $\mathbf{R 1}_{1}, \mathbf{R}_{\mathbf{2}}$, and $\mathbf{R}_{3}$ are required for adjustment.

|  | UNIPOLAR CALIBRATION |
| :---: | :---: |
| Step 1: <br> Step 2: | Offset <br> - Turn all bits OFF (00..0) <br> - Adjust R3 for zero volts output <br> Gain <br> - Turn all bits ON (11..1) <br> - Adjust $\mathrm{R}_{2}$ for an output of $\mathrm{FS}-1$ LSB That is, adjust for: $\begin{aligned} & 9.999847 \text { for }+10 \mathrm{~V} \text { range } \\ & 4.999924 \text { for }+5 \mathrm{~V} \text { range } \end{aligned}$ |
|  | BIPOLAR CALIBRATION |
| Step 1: <br> Step 2: | Offset <br> Turn all bits OFF (00..0) <br> Adjust $\mathrm{R}_{1}$ for an output of -10 V for $\pm 10 \mathrm{~V}$ range <br> -5 V for $\pm 5 \mathrm{~V}$ range <br> -2.5 V for $\pm 2.5 \mathrm{~V}$ range <br> Gain <br> Turn all bits ON (11..1) <br> Adjust $\mathrm{R}_{2}$ for FS -1 LSB output <br> That is, adjust for: <br> 9.999695 for $\pm 10 \mathrm{~V}$ range <br> 4.999847 for $\pm 5 \mathrm{~V}$ range <br> 2.499924 for $\pm 2.5 \mathrm{~V}$ range |

## OTHER CONSIDERATIONS

## GROUNDS

The HI-DAC16 has two ground terminals, pin 12 (REF GND) and pin 40 (PWR GND). These should not be tied together near the package unless that point is also the system signal ground to which all returns are connected. (If such a point exists, then separate paths are required to pins 12 and 40 ).

The current through pin 12 is near-zero $D C^{*}$, but pin 40 carries up to 1.75 mA of code - dependent current from bits 1,2 , and 3 . The general rule is to connect pin 12 directly to the system signal, or analog ground. Connect pin 40 to the local digital or power ground. Then, of course, a single path must connect the analog/signal and digital/power grounds.
*Current cancellation is a two-step process in which codedependent variations are eliminated, then the resulting DC current is supplied internally. First, an auxiliary 13 -bit R-2R Ladder is driven by the complement of the DAC's input code. Together the main and auxiliary ladders draw a continuous 3.25 mA from the internal ground node, regardless of input code. Part of this DC current is supplied by the zener voltage reference, and the remainder is sourced from the positive supply via a current mirror which is laser trimmed for zero current through the external terminal (pin 12)

## LAYOUT

Connections to pin 6 (IOUT) on the HI-DAC16 are most critical for high speed performance. Output capacitance of the DAC is only 10 pF , so a small additional capacitance will alter the op amp's stability and affect settling time. Connections to pin 6 should be short and few. Component leads should be short on the side connecting to pin 6.

## BYPASS CAPACITORS

Power supply bypass capacitors on the op amp will serve the HI -DAC16 also. If no op amp is used, a $0.01 \mu \mathrm{~F}$ ceramic capacitor from each supply terminal to pin 40 is sufficient, since supply current variations are small.

## THERMAL EFFECTS

A consideration when using the DAC16 is Temperature Stability. In applications where full scale shift could be a problem, the use of a heat sink and/or a cooling fan is suggested. This will decrease the magnitude of the total variation by lowering the effective thermal resistance between the package and its environment. The device should be kept in a stable isothermal environment, and a warm-up time consistent with accuracy requirements should be provided

## SELECTING AN OPERATIONAL AMPLIFIER

The HI-DAC16 is a high resolution, high accuracy DAC. Many applications will require an op-amp used as a current-to-voltage converter at the DAC output. (Careful consideration should be given the choice of this amplifier as a poor selection can seriously degrade the inherent qualities of the DAC.)

The HA-5130 is an excellent choice to maintain high accuracy with an average Offset Drift of only $0.4 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ leading to an error over temperature of $30 \mu \mathrm{~V}(0.0003 \%$ FSR for a 10 V FS). Initial offset and bias current are $10 \mu \mathrm{~V}$ and 3 nA respectively, while input noise current of $0.2 \mathrm{pA} / \sqrt{\mathrm{Hz}}$. Settling time is adequate for most audio applications. ( $11 \mu \mathrm{~s}$ typ. to $0.1 \%$ ).

## COMPOSITE AMPLIFIER

It is desirable at times to have an output amplifier which combines the qualities of those op-amps available to the designer. For instance one may wish to combine the excellent front-end characteristics of the HA- 5130 with the speed of a device such as the HA-2540 ( $\mathrm{t}_{\text {settle }}=250 \mathrm{~ns}$ to $0.1 \%$ ). In these instances there is the option of the composite amplifier. The basic configuration is shown in Figure 2.

## COMPOSITE AMPLIFIER



FIGURE 2

The composite amplifier may be used to achieve a compromise depending on the requirements of a design. Trade-offs in performance can be made and the following equations apply:

$$
\begin{array}{ll}
\text { Offset; } & V_{0 F F}=\frac{V_{0 F F 2}}{A_{01}}+V_{0 F F 1} \\
\text { Bias; } & I_{B I A S}=I_{B I A S 2}+I_{B I A S 1} \\
\text { Gain; } & \frac{V_{0}}{V_{1}}=A V(S)=A_{V 2}(S)\left[1+A_{V 1}(S)\right]
\end{array}
$$

The amplifier $A_{2}$ should be of wide bandwidth and fast settling time.

## DIE CHARACTERISTICS

| Transistor Count |  | 190 |
| :--- | :---: | :---: |
| Die Size: |  | $215 \times 125$ mils |
| Thermal Constants; | $\theta_{\text {ja }}$ | $41^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | $\theta_{\text {jc }}$ | $11^{\circ} \mathrm{C} / \mathrm{W}$ |
| Tie Substrate to: |  | Analog Ground |
| Process: | Bipolar -DI |  |

Product Index ..... 7-2
Ordering Information ..... 7-3
Standard Products Packaging Availability ..... 7-3
Selection Guide ..... 7-4
Product Information ..... 7-5

## Product Index

Page
HA-2420-1 $200^{\circ} \mathrm{C}$ Sample and Hold Amplifier ..... 7-5
HA-2420/2425 Fast Sample and Hold ..... 7-10
HA-5320 High Speed Precision Monolithic Sample and Hold Amplifier ..... 7-17
HA-5330 Very High Speed Precision Monolithic Sample and Hold Amplifier ..... 7-24
HY-9590/91 Data Acquisition. Front End Including: Multiplexer, PGA and Sample/Hold Stages ..... 7-28

## Ordering Information



## Standard Products Packaging Availability



* Available as MIL-STD-883 only.


## Selection Guide

SAMPLE AND HOLD

| Part Number | Features | Temp. Range |  |  | Package | Acquisition Time, (to 0.01\%) Typ., 250ㅇ | Charge Transfer Typ., 250ㄷ | $\begin{aligned} & \text { Aperture } \\ & \text { Time } \\ & \text { Typ., } 25^{\circ} \mathrm{C} \end{aligned}$ | Gain <br> Bandwidth Product Typ., 250ㄷ | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\left.\begin{gathered} -55^{\circ} \mathrm{C} \\ 10 \\ +125^{\circ} \mathrm{O} \end{gathered} \right\rvert\,$ | $\left\|\begin{array}{c} 0^{\circ} \mathrm{C} \\ 10 \\ +75^{\circ} \mathrm{C} \end{array}\right\|$ | $\left\|\begin{array}{c} -40^{\circ} \mathrm{C} \\ \text { to } \\ +85^{\circ} \mathrm{C} \end{array}\right\|$ |  |  |  |  |  |  |
| $\begin{aligned} & \text { HA-2420 } \\ & \text { HA-2425 } \end{aligned}$ | Low Charge Transfer Low Droop Rate | x | $x$ |  | 14 Pin Cerdip, Epoxy DIP, LCC, PLCC | $3.2 \mu \mathrm{~s}$ | 5 pC | 30 ns | 2.5 MHz | 7-10 |
| HA-5320 | High Speed Precision Complete-Includes Hold Capacitor | x | x |  | 14 Pin Cerdip, LCC | $1 \mu \mathrm{~s}$ | 0.1 pC | 25ns | 2.0 MHz | 7-17 |
| HA-5330 | High Speed Precision Complete-Includes Hold Capacitor | x | x | x | 14 Pin Cerdip, Com | $0.5 \mu \mathrm{~s}$ | 0.05 pC | 20 ns | 4.5 MHz | 7-24 |

## DATA ACQUISITION FRONT END

| Part Number | Features | Temp. Range |  |  | Package | Acquisition Time, (to 0.01\%) Typ., $25^{\circ} \mathrm{C}$ | $\begin{gathered} \text { Droop } \\ \text { Rate } \\ \left(C_{H} \text { INT. }\right) \end{gathered}$ | Gain <br> Error <br> Max. | Effective Aperture Delay | Aperture Uncertainty | CMRR | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\left\|\begin{array}{c} -55^{\circ} \mathrm{C} \\ 10 \\ +125^{\circ} \mathrm{C} \end{array}\right\|$ | $\left\|\begin{array}{c} 0^{\circ} \mathrm{C} \\ 10 \\ +75^{\circ} \mathrm{C} \end{array}\right\|$ | $\left\|\begin{array}{c} -40^{\circ} \mathrm{C} \\ 10 \\ +85^{\circ} \mathrm{C} \end{array}\right\|$ |  |  |  |  |  |  |  |  |
| HY-9590 | 8-Channel Differential <br> Mulitplexer, <br> Programmable Gain <br> Amplifier, <br> Precison Sample/Hold | x | x | x | $\begin{aligned} & 32 \text { Pin } \\ & \text { Plastic/or } \\ & \text { Ceramic DIP } \end{aligned}$ | $6 \mu \mathrm{~s}$ | $0.08 \mu \mathrm{~V} / \mu \mathrm{s}$ | 0.01\% | -25ns | 0.3ns | 70dB | 7-28 |
| HY-9591 | 16-Channel Single <br> Ended Multiplexer, <br> Programmable Gain <br> Amplifier, <br> Precision Sample/Hold | x | x | x | 32 Pin Plastic/or Ceramic DIP | $6 \mu \mathrm{~s}$ | $0.08 \mu \mathrm{~V} / \mu \mathrm{s}$ | 0.01\% | -25ns | 0.3 ns | 70 dB | 7-28 |

## High Temperature Sample and Hold Amplifier

## FEATURES $\quad\left(T_{A}=2000^{\circ} \mathrm{C}\right)$

- LOW DROOP RATE ( $\mathrm{C}_{\mathrm{H}}=0.01 \mu \mathrm{~F}$ )
$22 \mu \mathrm{~V} / \mu \mathrm{s}$
- FAST ACQUISITION TIME ( $\pm 0.01 \%$ )
$3.2 \mu \mathrm{~s}$
- HIGH SLEW RATE
$7 \mathrm{~V} / \mu \mathrm{s}$
- WIDE BANDWIDTH
2.5 MHz
- LOW EFFECTIVE APERTURE DELAY TIME

30ns

- TTL COMPATIBLE CONTROL INPUT


## APPLICATIONS

- GEOTHERMAL AND NUCLEAR INSTRUMENTATION
- OIL WELL LOGGING
- AUTOMOTIVE ENGINE MONITORING
- ATOD CONVERSION SYSTEMS
- DTOA DEGLITCHER
- auto zero systems
- PEAK DETECTOR
- GATED OP AMP


## PINOUT



## DESCRIPTION

The HA-2420-1 is a monolithic sample-and-hold amplifier guaranteed to operate over the $-55^{\circ} \mathrm{C}$ to $+200^{\circ} \mathrm{C}$ temperature range. The circuit consists of a high performance operational amplifier in series with an ultra low leakage analog switch and a MOSFET input unity gain output buffer amplifier.

With an external holding capacitor connected to the switch output, a versatile, high performance sample-and-hold circuit is formed. When the switch is closed, the device behaves as an operational amplifier, and any of the standard op amp feedback networks may be connected around the device to control gain, frequency response etc. When the switch is opened, the output will remain at its last level.

Performance as a sample-and-hold at $200^{\circ} \mathrm{C}$ compares very favorably with other monolithic, hybrid and discrete circuits having lower temperature ranges. High slew rate, wide bandwidth, and low acquisition time provide an excellent dynamic response. The ability to operate at gains other than unity eliminate the need for an external scaling amplifier.

The device may also be used as a versatile operational amplifier with a gated output for applications such as analog switches, multiplexed sample-and-holds, etc.

Power requirement is $\pm 15 \mathrm{~V}$. The package is a 14 pin ceramic DIP.

## FUNCTIONAL DIAGRAM

SAMPLE/

OFFSET


## ABSOLUTE MAXIMUM RATINGS

| Voltage Between V+ and V-Terminals | 40 V | Internal Power Dissipation* | 1500 mW |
| :--- | ---: | :--- | ---: |
| Differential Input Voltage | $\pm 24 \mathrm{~V}$ | Operating Temperature Range | $-55^{\circ} \mathrm{C} \leqslant \mathrm{TA}_{\mathrm{A}} \leqslant+200{ }^{\circ} \mathrm{C}$ |
| Digital Input Voltage (Pin 14) | $+8 \mathrm{~V},-15 \mathrm{~V}$ | Storage Temperature Range | $-650^{\circ} \mathrm{C} \leqslant \mathrm{T}_{\mathrm{A}} \leqslant+150^{\circ} \mathrm{C}$ |
| Output Current | Short Circuit Protected | *Derate $10.35 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$ |  |

## ELECTRICAL CHARACTERISTICS Test Conditions (Unless otherwise specified) VSUPPLY = $\pm 15.0 \mathrm{~V} ; \mathrm{C}_{\mathrm{H}}=1000 \mathrm{pF}$;

 Digital Input (Pin 14), $\mathrm{V}_{\mathrm{IL}}=+0.8 \mathrm{~V}$ (Sample), $\mathrm{V}_{\mathrm{IH}}=+2.0 \mathrm{~V}$ (Hold)| PARAMETER | TEMP | HA-2420-1 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |
| *Offset Voltage | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 2 3 | $\begin{aligned} & 4 \\ & 6 \end{aligned}$ | $\begin{aligned} & m V \\ & m V \end{aligned}$ |
| *Bias Current | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 50 | $\begin{aligned} & 200 \\ & 400 \end{aligned}$ | $\begin{aligned} & n A \\ & n A \end{aligned}$ |
| *Offset Current | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 10 | $\begin{gathered} 50 \\ 100 \end{gathered}$ | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| Input Resistance | +250 ${ }^{\circ}$ | 5 | 10 |  | MS |
| Common Mode Range | Full | $\pm 10$ |  |  | V |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |
| *Large Signal Voltage Gain (Note 1, 4) | Full | 25K | 50K |  | V/V |
| *Common Mode Rejection (Note 2) | Full | 80 | 90 |  | dB |
| Hold Mode Feedthrough Attenuation (Note 8) | +250C |  | -76 |  | dB |
| Gain Bandwidth Product (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 2.5 |  | MHz |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |
| *Output Voltage Swing (Note 1) | Full | $\pm 10$ |  |  | V |
| Output Current | +250 ${ }^{\circ} \mathrm{C}$ | $\pm 15$ |  |  | mA |
| Full Power Bandwidth (Note 3, 4) | +250 ${ }^{\circ}$ |  | 100 |  | kHz |
| Output Resistance (D.C.) | $+25^{\circ} \mathrm{C}$ |  | . 15 |  | $\Omega$ |
| TRANSIENT RESPONSE |  |  |  |  |  |
| Rise Time ( Note 3, 5) | +250 ${ }^{\circ}$ |  | 50 |  | ns |
| Overshoot (Note 3, 5) | $+25^{\circ} \mathrm{C}$ |  | 25 |  | \% |
| Slew Rate (Note 3,6) | $+25^{\circ} \mathrm{C}$ |  | 7 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |
| Digital Input Current ( $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ ) | Full |  |  | 0.8 | mA |
| Digital Input Current ( $\mathrm{V}_{\text {IN }}=+5.0 \mathrm{~V}$ ) | Full |  |  | 20 | $\mu \mathrm{A}$ |
| Digital Input Voltage (Low) | Full |  |  | 0.8 | V |
| Digital Input Voltage (High) | Full | 2.0 |  |  | V |
| SAMPLE/HOLD CHARACTERISTICS |  |  |  |  |  |
| Acquisition Time to $1 \%$ 10V Step (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 2.3 |  | $\mu \mathrm{s}$ |
| Acquisition Time to .01\% 10V Step (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 3.2 |  | $\mu \mathrm{s}$ |
| Aperture Time | $+25^{\circ} \mathrm{C}$ |  | 30 |  | ns |
| Effective Aperture Delay Time | $+25^{\circ} \mathrm{C}$ |  | 30 |  | ns |
| Aperture Uncertainty Time | $+25^{\circ} \mathrm{C}$ |  | 5 |  | ns |
| *Drift Current (Note 3, 7) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | $\begin{gathered} 5 \\ 220 \end{gathered}$ | 50 | $\begin{aligned} & \mathrm{pA} \\ & \mathrm{nA} \end{aligned}$ |
| * Hold Step Error (Note 7) | $+250 \mathrm{C}$ |  | 9 | 15 | mV |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |
| *Supply Current (+) | Full |  | 5.5 | 7 | mA |
| *Supply Current (-) | Full |  | 4.5 | 6 | mA |
| *Power Supply Rejection | Full | 80 | 90 |  | dB |

NOTES:

1. $R L=2 k \Omega$
2. $\mathrm{VCM}= \pm 10 \mathrm{VDC}$
3. $\mathrm{AV}=+1, \mathrm{RL}=2 \mathrm{k} \Omega, \mathrm{CL}=50 \mathrm{pF}$
4. VOUT $=20 \mathrm{~V}$ peak-to-peak
5. VOUT $=200 \mathrm{mV}$ peak-to-peak
. $V$ OUT $=10.0 \mathrm{~V}$ peak-to-peak
*100\% Tested
6. $\mathrm{VIN}=O \mathrm{~V}$
7. $\mathrm{fIN} \leq 100 \mathrm{kHz}$

## PERFORMANCE CURVES

$V_{S U P P L Y}= \pm 15 \mathrm{~V}, \mathrm{C}_{\mathrm{H}}=1,000 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+\mathbf{2 0 0}{ }^{\circ} \mathrm{C}$, unless otherwise specified.

## TYPICAL PERFORMANCE <br> VS. <br> HOLD CAPACITANCE



DRIFT CURRENT
VS.
TEMPERATURE
HOLD STEP VOLTAGE *
VS.
INPUT VOLTAGE


HOLD STEP VOLTAGE * VS.
HOLD CAPACITANCE


* Hold step voltage is the output error
following a switch from sample to hold.

Operation of the HA-2420-1 at $+200^{\circ} \mathrm{C}$ is similar to that of the -2 version at $+125^{\circ} \mathrm{C}$. Most of the maximum limits are the same, except for slight increases in supply and input bias currents, and a 55 X increase in drift current. (Drift current is responsible for voltage droop error in the HOLD mode.) At high temperatures, a guard ring is essential, to counteract the increased flow of drift current from the hold capacitor. See Figure 2.

The components and materials external to this integrated circuit must carry a similar qualification for high temperature operation. TEFLON ${ }^{\circledR}$ * wire insulation and a TEFLON IC socket (if used) are recommended, along with TEFLON

## BASIC SAMPLE-AND-HOLD

(TOP VIEW)


Figure 1
dielectric for the bypass and hold capacitors. In addition, the holding capacitor should have extremely high insulation resistance and low dielectric absorption.

Figure 1 shows a typical unity gain circuit, with Offset Zeroing. All of the other normal op amp feedback configurations may be used with the HA-2420-1. The input amplifier may be used as a gated amplifier by utilizing Pin 11 as the output. This amplifier has excellent drive capabilities along with exceptionally low switch leakage.

For more applications, consult Harris Application Note 517, or factory applications group.

## GUARD RING LAYOUT

(BOTTOM VIEW)


Figure 2

## GLOSSARY OF TERMS

## ACQUISITION TIME:

The time required following a "sample" command, for the output to reach its final value within $\pm 0.1 \%$ or $\pm 0.01 \%$. This is the minimum sample time required to obtain a given accuracy, and includes switch delay time, slewing time and settling time.

## APERTURE TIME:

The time required for the sample-and-hold switch to open, independent of delays through the switch driver and input amplifier circuitry. The switch opening time is that interval between the conditions of $10 \%$ open and $90 \%$ open.

## EFFECTIVE APERTURE DELAY TIME (EADT):

The difference between propagation time from the analog input to the $\mathrm{S} / \mathrm{H}$ switch, and digital delay time between the Hold command and opening of the switch.

TEFLON is a registered trademark of Dupont Corporation

EADT may be positive, negative or zero. If zero, the S/H amplifier will output a voltage equal to $\mathrm{V}_{I N}$ at the instant the Hold command was received. For negative EADT, the output in Hold (exclusive of pedestal and droop errors) will correspond to a value of VIN that occurred before the Hold command.

## APERTURE UNCERTAINTY:

The range of variation in Effective Aperture Delay Time. Aperture Uncertainty (also called Aperture Delay Uncertainty, Aperture Time Jitter, etc.) sets a limit on the accuracy with which a waveform can be reconstructed from sample data.

## DRIFT CURRENT:

The net leakage current from the hold capacitor during the hold mode. Drift current can be calculated from the droop rate using the formula:

$$
I_{D}(\mathrm{pA})=C_{H}(\mathrm{pF}) \times \frac{\Delta V}{\Delta T}(\text { Volts } / \mathrm{sec})
$$



DASH 1 PRODUCT FLOW
HARRIS SEMICONDUCTOR DASH 1 PRODUCT FLOW 100\% SCREENING PROCEDURE

|  | SCREEN | $\begin{aligned} & \text { MIL-STD-883 } \\ & \text { METHOD/COND } \end{aligned}$ |
| :---: | :---: | :---: |
| (1) | Internal Visual | 2010 Cond. B |
| ) | Stabilization Bake | 1008 Cond. C (24 hrs. minimum) |
|  | Temperature Cycling | 1010 Cond. C |
|  | Constant Acceleration | 2001 Cond. E; Y1 plane |
|  | Seal: A Fine | 1014 Cond. A or B |
|  | B Gross | 1014 Cond. C |
|  | Initial Electrical | Harris Specifications |
|  | Burn-In Test | 1015, 160 hrs. @ $125^{\circ} \mathrm{C}$ (or equivalent) (Burn-In circuits enclosed) |
|  | Electrical 100\% | Tested at Worst Case |
|  | go-no-go | Operating Conditions |
|  | External Visual | 2009 Sample Inspection |
| ) | Lot Acceptance | Table I, Group A Elect. Tests |
| (11) | Final Electrical | Harris Specifications @ $+200^{\circ} \mathrm{C}$ |

## Features

- Maximum Acquisition Time (10V Step to $0.1 \%$ ) ...... $4 \mu \mathrm{~s}$ (10V Step to 0.01\%)........................................................ $6 \mu \mathrm{~s}$
- Low Droop Rate (CH = 1000pF)......................... $5 \mu \mathrm{~V} / \mathrm{ms}$
- Bandwidth .............................................................2.5MHz
- Low Effective Aperture Delay Time ........................30ns
- TTL Compatible Control Input
- $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ Operation


## Description

The HA-2420/2425 is a monolithic circuit consisting of a high performance operational amplifier with its output in series with an ultra-low leakage analog switch and MOSFET input unity gain amplifier.

With an external holding capacitor connected to the switch output, a versatile, high performance sample-andhold or track-and-hold circuit is formed. When the switch is closed, the device behaves as an operational amplifier, and any of the standard op amp feedback networks may be connected around the device to control gain, frequency response, etc. When the switch is opened the output will remain at its last level.

Performance as a sample-and-hold compares very favorably with other monolithic, hybrid, modular, and discrete

## Applications

- 12-Bit Data Acquisition
- D to A Deglitcher
- Auto Zero Systems
- Peak Detector
- Gated Op Amp
circuits. Accuracy to better than $0.01 \%$ is achievable over the temperature range. Fast acquisition is coupled with superior droop characteristics, even at high temperatures. High slew rate, wide bandwidth, and low acquisition time produce excellent dynamic characteristics. The ability to operate at gains greater than 1 frequently eliminates the need for external scaling amplifiers.

The device may also be used as a versatile operational amplifier with a gated output for applications such as analog switches, peak holding circuits, etc. For more information, please see Application Note number 517.

The MIL-STD-883 and the High Temperature $\left(200^{\circ} \mathrm{C}\right)$ data sheets for this device are available on request.


Absolute Maximum Ratings<br>Voltage Between V+ and V. Terminals<br>Differential Input Voltage<br>Digital Input Voltage (Pin 14)<br>Output Current<br>Power Dissipation

40 V
$\pm 24 \mathrm{~V}$
$+8 \mathrm{~V},-15 \mathrm{~V}$
it Protected
$W$ (Note 7 )

Operating Temperature Range
HA-2420-2/8
HA-2425-5
Storage Temperature Range
$-55^{\circ} \mathrm{C} \leqslant \mathrm{T}_{A} \leqslant+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C} \leqslant \mathrm{T}_{A} \leqslant+75^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C} \leqslant \mathrm{T}_{A} \leqslant+150^{\circ} \mathrm{C}$
Short Circuit Protected
855 mW (Note 7)

Test Conditions (Unless otherwise specified) $\mathrm{V}_{\text {SUPPLY }}= \pm 15.0 \mathrm{~V} ; \mathrm{C}_{\mathrm{H}}=1000 \mathrm{pF}$;
Digital Input (Pin 14), $\mathrm{V}_{\mathrm{IL}}=+0.8 \mathrm{~V}$ (Sample), $\mathrm{V}_{\mathrm{IH}}=+2.0 \mathrm{~V}$ (Hold)

| PARAMETER | TEMP | HA-2420-2 |  |  | HA-2425-5 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Input Voitage Range | Full | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| *Offset Voltage | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 2 | $\begin{aligned} & 4 \\ & 6 \end{aligned}$ |  | $\begin{aligned} & 3 \\ & 4 \end{aligned}$ | $\begin{aligned} & 6 \\ & 8 \end{aligned}$ | $\begin{aligned} & m V \\ & m V \end{aligned}$ |
| *Bias Current | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 40 | $\begin{aligned} & 200 \\ & 400 \end{aligned}$ |  | 40 | $\begin{aligned} & 200 \\ & 0 \end{aligned}$ | $\begin{aligned} & n A \\ & n A \end{aligned}$ |
| *Offset Current | $\begin{gathered} +250^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 10 | $\begin{gathered} 50 \\ 100 \end{gathered}$ |  | 10 | $\begin{gathered} 50 \\ 100 \end{gathered}$ | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| Input Resistance | +250 ${ }^{\circ}$ | 5 | 10 |  | 5 | 10 |  | $\mathrm{M} \Omega$ |
| Common Mode Range | Full | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |
| *Large Signal Voltage Gain (Note 1, 4) | Full | 25K | 50K |  | 25K | 50K |  | V/V |
| *Common Mode Rejection (Note 2) | Full | -80 | -90 |  | -74 | -90 |  | dB |
| Hold Mode Feedthrough Attenuation (Note 9) | Full |  | -76 |  |  | -76 |  | dB |
| Gain Bandwidth Product (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 2.5 |  |  | 2.5 |  | MHz |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| *Output Voltage Swing (Note 1) | Full | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Output Current | $+25^{\circ} \mathrm{C}$ | $\pm 15$ |  |  | $\pm 15$ |  |  | mA |
| Full Power Bandwidth (Note 3, 4) | $+25^{\circ} \mathrm{C}$ |  | 100 |  |  | 100 |  | kHz |
| Output Resistance (D.C.) | $+25^{\circ} \mathrm{C}$ |  | . 15 |  |  | . 15 |  | $\Omega$ |
| TRANSIENT RESPONSE |  |  |  |  |  |  |  |  |
| Rise Time ( Note 3, 5) | $+25^{\circ} \mathrm{C}$ |  | 75 | 100 |  | 75 | 100 | ns |
| Overshoot (Note 3,5) | $+25^{\circ} \mathrm{C}$ |  | 25 | 40 |  | 25 | 40 | \% |
| Slew Rate (Note 3, 6) | $+25^{\circ} \mathrm{C}$ | 3.5 | 5 |  | 3.5 | 5 |  | $\mathrm{V} / \mathrm{\mu s}$ |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Digital Input Current ( $\mathrm{V}_{1 \mathrm{~N}}=0 \mathrm{~V}$ ) | Full |  |  | -0.8 |  |  | -0.8 | mA |
| Digital Input Current ( $\mathrm{V}_{1 \mathrm{~N}}=+5.0 \mathrm{~V}$ ) | Full |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |
| Digital Input Voltage (Low) | Full |  |  | 0.8 |  |  | 0.8 | V |
| Digital Input Voltage (High) | Full | 2.0 |  |  | 2.0 |  |  | V |
| SAMPLE/HOLD CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Acquisition Time to .1\% 10V Step (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 2.3 | 4 |  | 2.3 | 4 | $\mu \mathrm{s}$ |
| Acquisition Time to $\mathbf{. 0 1 \%} 10 \mathrm{~V}$ Step (Note 3) | $+25^{\circ} \mathrm{C}$ |  | 3.2 | 6 |  | 3.2 | 6 | $\mu \mathrm{s}$ |
| Aperture Time (Note 10) | $+25^{\circ} \mathrm{C}$ |  | 30 |  |  | 30 |  | ns |
| Effective Aperture Delay Time | $+25^{\circ} \mathrm{C}$ |  | 30 |  |  | 30 |  | ns |
| Aperture Uncertainty | $+25^{\circ} \mathrm{C}$ |  | 5 |  |  | 5 |  | ns |
| *Drift Current (Note 3, 8) | $+25^{\circ} \mathrm{C}$ |  | 5 |  |  | 5 |  | PA |
|  | Full |  | 1.8 | 4.0 |  | 0.1 | 1.0 | nA |
| *Hold Stop Error (Note 8) | $+25^{\circ} \mathrm{C}$ |  | 10 | 20 |  | 10 | 20 | mV |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |  |  |
| *Supply Current (+) | $+25^{\circ} \mathrm{C}$ |  | 3.5 | 5.5 |  | 3.5 | 5.5 | mA |
| *Supply Current (-) | $+25^{\circ} \mathrm{C}$ |  | 2.5 | 3.5 |  | 2.5 | 3.5 | mA |
| *Power Supply Rejection | Full | -80 | -90 |  | -74 | -90 |  | dB |

NOTES:

1. $R_{L}=2 K \Omega$
2. $\mathrm{V}_{\text {OUT }}=10.0 \mathrm{~V}$ peak-to-peak
3. $\mathrm{V}_{1 \mathrm{~N}}=0 \mathrm{~V}$
4. $V_{C M}= \pm 10 \mathrm{VDC}$
5. $A_{V}= \pm 1, R L=2 \mathrm{k} \Omega, C_{L}=50 \mathrm{pF}$
6. $\mathrm{V}_{\text {OUT }}=20 \mathrm{~V}$ peak-to-peak
7. $V_{\text {OUT }}=200 \mathrm{mV}$ peak-to-peak
8. Derate Power Dissipation by $8.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$, above $+75^{\circ} \mathrm{C}$ Ambient temperature
9. $\mathrm{f} / \mathrm{N} \leqslant 100 \mathrm{kHz}$
10. Derived from computer simulation only; not tested.

## PERFORMANCE CURVES

VSUPPLY $= \pm 15 \mathrm{VDC}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{H}}=1,000 \mathrm{pF}$ Unless Otherwise Specified

## TYPICAL SAMPLE AND HOLD PERFORMANCE AS A FUNCTION OF HOLDING CAPACITOR




DRIFT CURRENT VS. TEMPERATURE


OPEN LOOP FREQUENCY RESPONSE


OPEN LOOP PHASE RESPONSE
HOLD MODE FEED THROUGH ATTENUATION


## HOLD STEP VS. INPUT VOLTAGE



Figure 1

## OFFSET ADJUSTMENT

The offset voltage of the HA-2420/2425 may be adjusted using a $100 \mathrm{k} \Omega$ trim pot, as shown in Figure 6. The recommended adjustment procedure is:

1. Apply zero volts to the sample-and-hold input, and a square wave to the $\mathrm{S} / \mathrm{H}$ control.
2. Adjust the trim pot for zero volts output in the hold mode.

## GAIN ADJUSTMENT

The linear variation in pedestal voltage with sample-and-hold input voltage causes a $-0.06 \%$ gain error ( $C_{H}=1000 \mathrm{pF}$ ). In some applications ( $D / A$ deglitcher, $A / D$ converter) the gain error can be adjusted elsewhere in the system, while in other applications it must be adjusted at the sample-andhold. The two circuits shown below demonstrate how to adjust gain error at the sample-and-hold.

The recommended procedure for adjusting gain error is:

1. Perform offset adjustment.
2. Apply the nominal input voltage that should produce $a+10 \mathrm{~V}$ output.
3. Adjust the trim pot for +10 V output in the hold mode.
4. Apply the nominal input voltage that should produce a -10 V output.
5. Measure the output hold voltage ( $\mathrm{V}-10$ NOMINAL). Adjust the trim pot for an output hold voltage of
$\frac{(\mathrm{V}-10 \text { NOMINAL) }+(-10 \mathrm{~V})}{2}$

## INVERTING CONFIGURATION



Figure 2

NONINVERTING CONFIGURATION


Figure 3

## TEST CIRCUITS

## HOLD STEP ERROR AND DRIFT CURRENT



Figure 4

## HOLD STEP ERROR TEST

1. With a D.C. input voltage, observe the following waveforms:

2. Set rise/fall times of S/H Control to approximately 20 ns.

## DRIFT CURRENT TEST

1. With a D.C. input voltage, observe the following waveforms:

2. Measure the slope of the output during hold, $\Delta \mathrm{V} / \Delta \mathrm{t}$, and compute drift current from: $I_{D}=C_{H} \Delta V / \Delta t$

HOLD MODE FEEDTHROUGH ATTENUATION


Figure 5
NOTE: Compute hold mode feedthrough attenuation from the formula:
Feedthrough Attenuation $=20 \log \frac{\mathrm{~V}_{\text {OUT }} \text { HOLD }}{\mathrm{V}_{\text {IN }}{ }^{H O L D}}$
Where $\mathrm{V}_{\text {OUT }}$ HOLD = Peak-Peak value of output sinewave during the hold mode.
ACQUISITION TIMES $\left(\mathrm{C}_{\mathrm{H}}=1000 \mathrm{pF}\right)$
-10V TO UV

+1V TO OV

CONTROL SAMPLE HOLD $\qquad$
SCHEMATIC


## APPLICATIONS

BASIC SAMPLE-AND-HOLD CONTROL (TOP VIEW)


## NOTES:

1. Figure 6 shows a typical unity gain circuit, with Offset Zeroing. All of the other normal op amp feedback configurations may be used with the HA-2420/2425. The input amplifier may be used as a gated amplifier by utilizing Pin 11 as the output. This amplifier has excellent drive capabilities along with exceptionally low switch leakage.
2. The method used to reduce leakage paths on the P.C. board and the device package is shown in Figure 7.

GUARD RING LAYOUT (BOTTOM VIEW)


Figure 7

This guard ring is recommended to minimize the drift during hold mode.
3. The holding capacitor should have extremely high insulation resistance and low dielectric absorption. Polystyrene (below $+85^{\circ} \mathrm{C}$ ), Teflon, or Parlene types are recommended.

For more applications, consult Harris Application Note 517, or factory applications group.

## GLOSSARY OF TERMS

## ACQUISITION TIME:

The time required following a "sample" command, for the output to reach its final value within $\pm 0.1 \%$ or $\pm 0.01 \%$. This is the minimum sample time required to obtain a given accuracy, and includes switch delay time, slewing time and settling time.

## APERTURE TIME:

The time required for the sample-and-hold switch to open, independent of delays through the switch driver and input amplifier circuitry. The switch opening time is that interval between the conditions of $10 \%$ open and $90 \%$ open.

## EFFECTIVE APERTURE DELAY TIME (EADT):

The difference between propagation time from the analog input to the $\mathrm{S} / \mathrm{H}$ switch, and digital delay time between the Hold command and opening of the switch.
EADT may be positive, negative or zero. If zero, the S/H
amplifier will output a voltage equal to $\mathrm{V}_{I N}$ at the instant the Hold command was received. For negative EADT, the output in Hold (exclusive of pedestal and droop errors) will correspond to a value of VIN that occurred before the Hold command.

## APERTURE UNCERTAINTY:

The range of variation in Effective Aperture Delay Time. Aperture Uncertainty (also called Aperture Delay Uncertainty, Aperture Time Jitter, etc.) sets a limit on the accuracy with which a waveform can be reconstructed from sample data.

## DRIFT CURRENT

The net leakage current from the hold capacitor during the hold mode. Drift current can be calculated from the droop rate using the formula:

$$
\operatorname{ID}(p A)=C_{H}(p F) \times \frac{\Delta V}{\Delta T}(\text { Volts } / \mathrm{sec})
$$

## DIE CHARACTERISTICS

| Transistor Count: |  | 78 |
| :--- | :--- | :---: |
| Die Dimensions: |  | $97 \times 61$ mils |
| Thermal Constants: | $\theta_{\text {ja }}$ | $1170 \mathrm{C} / \mathrm{W}$ |
|  | $\theta$ jc | $460 \mathrm{C} / \mathrm{W}$ |

Tie Substrate to: Process:
-VSUPPLY Bipolar, Dielectric Isolation

## FEATURES

- GAIN, dc
- ACQUISITION TIME
- DROOP RATE
- aperture time
- HOLD STEP ERROR (SEE GLOSSARY)
$2 \times 10^{6} \mathrm{~V} / \mathrm{V}$
1.0 us ( $0.01 \%$ )
$0.08 \mu \mathrm{~V} /$ us $\left(25^{\circ} \mathrm{C}\right)$
$17 \mu \mathrm{~V} / \mathrm{\mu s}$ (FULL TEMP)
- INTERNAL HOLD CAPACITOR
- FULLY DIFFERENTIAL INPUT
- TTL COMPATIBLE


## APPLICATIONS

- PRECISION DATA ACQUISITION SYSTEMS
- D/A CONVERTER DEGLITCHING
- AUTO-ZERO CIRCUITS
- PEAK DETECTORS

PINOUT


## DESCRIPTION

The HA-5320 was designed for use in precision, high speed data acquisition systems.

The circuit consists of an input transconductance amplifier capable of providing large amounts of charging current, a low leakage analog switch, and an output integrating amplifier. The analog switch sees virtual ground as its load; therefore, charge injection on the hold capacitor is constant over the entire input/output voltage range. The pedestal voltage resulting from this charge injection can be adjusted to zero by use of the offset adjust inputs. The device includes a hold capacitor. However, if improved droop rate is required at the expense of acquisition time, additional hold capacitance may be added externally.

This monolithic device is manufactured using the Harris Dielectric Isolation Process, minimizing stray capacitance and eliminating SCR's. This allows higher speed and latch-free operation. The HA-5320 is available in a ceramic 14 -pin DIP. For further information, please see Application Note number 538.

FUNCTIONAL DIAGRAM



Internal Power Dissipation *
1.33W

Operating Temperature Range
HA-5320-2/8
HA-5320-5
Storage Temperature Range

* Derate $13.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C} \leq T A \leq+75^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C} \leq \mathrm{TA} \leq+150^{\circ} \mathrm{C}$

ELECTRICAL CHARACTERISTICS Test Conditions (unless otherwise specified)
V Supply $= \pm 15 \mathrm{~V} ; \mathrm{C}_{\mathrm{H}}-$ Internal; Digital Input (Pin 14), $\mathrm{VIL}_{\mathrm{IL}}=+0.8 \mathrm{~V}$ (sample), $\mathrm{V}_{\mathrm{AH}}=+2.0 \mathrm{~V}$ (hold).

| PARAMETER |  | HA-5320-2/8 |  |  | HA-5320-5 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TEMP | MIN | TYP | MAX | MIN | TYP | MAX |  |

INPUT CHARACTERISTICS

| Input Voltage Range | Full | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Resistance | $25^{\circ} \mathrm{C}$ | 1 | 5 |  | 1 | 5 |  | $\mathrm{M} \Omega$ |
| Input Capacitance | $25^{\circ} \mathrm{C}$ |  |  | 3 |  |  | 3 | pF |
| Offset Voltage | $25^{\circ} \mathrm{C}$ |  | 0.2 |  |  | 0.5 |  | mV |
|  | Full |  |  | 2.0 |  |  | 1.5 | mV |
| Bias Current | $250^{\circ} \mathrm{C}$ |  | 70 | 200 |  | 100 | 300 | nA |
|  | Full |  |  | 200 |  |  | 300 | nA |
| Offset Current | $25^{\circ} \mathrm{C}$ |  | 30 | 100 |  | 30 | 300 | nA |
|  | Full |  |  | 100 |  |  | 300 | nA |
| Common Mode Range | Full | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| CMRR (Note 3) | $250^{\circ} \mathrm{C}$ | 80 | 90 |  | 72 | 90 |  | dB |
| Offset Voltage T.C. | Full |  | 5 | 15 |  | 5 | 20 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |

TRANSFER CHARACTERISTICS


OUTPUT CHARACTERISTICS

| Output Voltage | Full | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Current | $25^{\circ} \mathrm{C}$ | $\pm 10$ |  |  | $\pm 10$ |  |  | mA |
| Full Power Bandwidth (Note 4) | $25^{\circ} \mathrm{C}$ |  | 600 |  |  | 600 |  | KHz |
| Output Resistance (Hold mode) | $25^{\circ} \mathrm{C}$ |  | 1.0 |  |  | 1.0 |  | $\Omega$ |
| Total Output Noise, DC to 10 MHz |  |  |  |  |  |  |  |  |
| Sample | $25^{\circ} \mathrm{C}$ |  | 125 | 200 |  | 125 | 200 | $\mu \mathrm{V}$ RMS |
| Hold | $25^{\circ} \mathrm{C}$ |  | 125 | 200 |  | 125 | 200 | $\mu \mathrm{V}$ RMS |


| PARAMETER |  | HA-5320-2/8 |  |  | HA -5320-5 |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TEMP | MIN | TYP | MAX | MIN | TYP | MAX | UNITS |

TRANSIENT RESPONSE

| Rise Time (Note 5) | $25^{\circ} \mathrm{C}$ |  | 100 |  |  |  |  |  |
| :--- | :--- | :--- | ---: | :--- | :--- | :--- | :--- | :--- |
|  | $25^{\circ} \mathrm{C}$ |  |  | 100 |  | nS <br> $\%$ <br> Overshoot (Note 5) <br> Slew Rate (Note 6) | $25^{\circ} \mathrm{C}$ |  |
| 45 |  |  | 15 |  | V |  |  |  |

DIGITAL INPUT CHARACTERISTICS

| Input Voltage (High), VIH | Full | 2.0 |  |  | 2.0 |  |  | V |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Voltage (Low), VIL | Full |  |  | 0.8 |  |  | 0.8 | V |
| Input Current (VIL $=0 \mathrm{~V}$ ) | Full |  |  | 4 |  |  | 4 | $\mu \mathrm{~A}$ |
| Input Current (VIH $=+5 \mathrm{~V}$ ) | Full |  |  | 0.1 |  |  | 0.1 | $\mu \mathrm{~A}$ |

SAMPLE/HOLD CHARACTERISTICS

| Acquisition Time (.1\%) (Note 7) | $25^{\circ} \mathrm{C}$ |  | 0.8 | 1.2 |  | 0.8 | 1.2 | $\mu \mathrm{S}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Acquisition Time (.01\%) (Note 7) | $25^{\circ} \mathrm{C}$ |  | 1.0 | 1.5 |  | 1.0 | 1.5 | $\mu \mathrm{S}$ |
| Aperture Time (Note 8) | $25^{\circ} \mathrm{C}$ |  | 25 |  |  | 25 |  | ns |
| Effective Aperture Delay Time (See Glossary) | $25^{\circ} \mathrm{C}$ | -50 | -25 | 0 | -50 | -25 | 0 | ns |
| Aperture Uncertainty | $25^{\circ} \mathrm{C}$ |  | 0.3 |  |  | 0.3 |  | ns |
| Droop Rate | $250^{\circ} \mathrm{C}$ |  | 0.08 | 0.5 |  | 0.08 | 0.5 | $\mu \mathrm{V} / \mathrm{us}$ |
| Droop Rate | Full |  | 17 | 100 |  | 1.2 | 100 | $\mu \mathrm{V} / \mathrm{us}$ |
| Drift Current (Note 9) | $25^{\circ} \mathrm{C}$ |  | 8 | 50 |  | 8 | 50 | pA |
| Drift Current (Note 9) | Full |  | 1.7 | 10 |  | 0.12 | 10 | nA |
| Charge Transfer (Note 9) | $25^{\circ} \mathrm{C}$ |  | 0.1 | 0.5 |  | 0.1 | 0.5 | pC |
| Hold Mode Settling Time (.01\%) | Full |  | 165 | 350 |  | 165 | 350 | ns |
| Hold Mode Feedthrough $\left(10 V_{p-p}, 100 k H z\right)$ | Full |  | 2 |  |  | 2 |  | mV |

POWER SUPPLY CHARACTERISTICS

| Positive Supply Current (Note 10) | $25^{\circ} \mathrm{C}$ |  | 11 | 13 |  | 11 | 13 | mA |
| :--- | :--- | :--- | ---: | ---: | ---: | ---: | ---: | :--- |
| Negative Supply Current (Note 10) | $25^{\circ} \mathrm{C}$ |  | -11 | -13 |  | -11 | -13 | mA |
| Power Supply Rejection $\mathrm{V}^{+}$ | Full | 80 |  |  | 80 |  |  | dB |
| (Note 11) | Vull | 65 |  |  | 65 |  |  | dB |

NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. Internal Power Dissipation may limit Output Current below +20 mA .
3. $V_{C M}= \pm 5 V D C$
4. $V_{O}=20 V_{p-p} ; R_{L}=2 \mathrm{~K} \Omega ; C_{L}=50 \mathrm{pF}$; unattenuated output.
5. $V_{O}=200 \mathrm{~m} V_{p-p} ; R_{L}=2 K \Omega ; C_{L}=50 p F$.
6. $V_{O}=20 V$ Step; $R_{L}=2 K \Omega ; C_{L}=50 p F$.
7. $\mathrm{V}_{\mathrm{O}}=10 \mathrm{~V}$ Step; $\mathrm{R}_{\mathrm{L}}=2 \mathrm{~K} \Omega ; \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$.
8. Derived from computer simulation only; not tested.
9. $V_{I N}=0 V, V_{I H}=+3.5 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}<20 \mathrm{~ns}\left(\mathrm{~V}_{\mathrm{IL}}\right.$ to $\left.\mathrm{V}_{\mathrm{IH}}\right)$
10. Specified for a zero differential input voltage between pins 1 and 2. Supply current will increase with differential input (as may occur in the Hold mode) to approximately $\pm 28 \mathrm{~mA}$ at 20 V .
11. Based on a one volt delta in each supply, ie. $15 \mathrm{~V} \pm 0.5 \mathrm{~V}$ DC.

The HA-5320 has the uncommitted differential inputs of an op amp, allowing the Sample/Hold function to be combined with many conventional op amp circuits. See the Harris Application Note 517 for a collection of circuit ideas. (Note, however, these apply to a different Sample/Hold amplifier. The HA-5320 is not necessarily plug-in compatible.)

## LAYOUT

A printed circuit board with ground plane is recommended for best performance. Bypass capacitors (. 01 to $0.1 \mu \mathrm{~F}$, ceramic) should be provided from each power supply terminal to the Power Gnd terminal on pin 13.

The ideal ground connections are pin 6 (Reference Ground) directly to the system Signal Ground, and pin 13 (Supply Ground) directly to the system Supply Common.
ed between pins 7 and 11. This external hold capacitance will reduce droop rate at the expense of acquisition time, and provide other trade-offs as shown in the Performance Curves.

If an external hold capacitor $\mathrm{C}_{\mathrm{H}}$ is used, then a noise bandwidth capacitor of value $0.1 C_{H}$ should be connected from pin 8 to ground. Exact value and type are not critical.

The hold capacitor $C_{H}$ should have high insulation resistance and low dielectric absorption, to minimize droop errors. Polystyrene dielectric is a good choice for operating temperatures up to $+85^{\circ} \mathrm{C}$. Teflon ${ }^{(8)}$ * and glass dielectrics offer good performance to +1250 C and above.

The hold capacitor terminal (pin 11) remains at virtual ground potential. Any PC connection to this terminal should be kept short and "guarded" by the ground plane, since nearby signal lines or power supply voltages will introduce errors due to drift current.

## HOLD CAPACITOR

The HA-5320 includes a 100 pF MOS hold capacitor, sufficient for most high speed applications (the Electrical Characteristics section is based on this internal capacitor). Additional capacitance may be add-

## APPLICATIONS

Figure 1 shows the HA-5320 connected as a unity gain noninverting amplifier - its most widely used configuration. As an input device for a fast successive - approximation $A / D$ converter, it offers the highest throughput rate available from a monolithic IC sample/hold amplifier. Also, the HA-5320's hold step error is adjustable to zero using the Offset Adjust potentiometer, to deliver a 12 bit accurate output from the converter.

The application may call for an external hold capacitor $\mathrm{C}_{\mathrm{H}}$ as shown. As mentioned earlier, $0.1 \mathrm{C}_{\mathrm{H}}$ is then recommended at pin 8 to re-
duce output noise in the Hold mode.
The HA-5320 output circuit does not include short circuit protection, and consequently its output impedance remains low at high frequencies. Thus, the step changes in load current which occur during an $A / D$ conversion are absorbed at the $S / H$ output with minimum voltage error. A momentary short circuit to ground is permissible, but the output is not designed to tolerate a short of indefinite duration.


TYPICAL HA-5320 CONNECTIONS; NONINVERTING UNITY GAIN MODE.

TYPICAL SAMPLE AND HOLD PERFORMANCE AS FUNCTION OF HOLDING CAPACITOR

$C_{H}$ VALUE, PICOFARADS

DRIFT CURRENT
VS. TEMPERATURE

temperature, ${ }^{\circ} \mathrm{C}$


HOLD STEP vs. INPUT VOLTAGE
HOLD STEP
VOLTAGE
(MILLIVOLTS)


DC INPUT (VOLTS)

CHARGE TRANSFER AND DRIFT CURRENT


CHARGE TRANSFER TEST

1. Observe the "hold step" voltage Vp :

2. Compute charge transfer: $\mathrm{Q}=\mathrm{VpC} \mathrm{C}_{\mathrm{H}}$

DRIFT CURRENT TEST

1. Observe the voltage "droop", $\Delta \mathrm{V}_{\mathrm{O}} / \Delta \mathrm{T}$ :

2. Measure the slope of the output during hold, $\Delta \mathrm{V}_{\mathrm{O}} / \Delta \mathrm{T}$, and compute drift current: $I_{D}=C_{H} \Delta V_{O} / \Delta t$.

HOLD MODE FEED THROUGH ATTENUATION


Feedthrough in $\mathrm{dB}=20 \log \frac{\mathrm{~V}_{\text {OUT }}}{\mathrm{V}_{\text {IN }}}$ where:
VOUT $=$ Volts pp, Hold Mode,
$\mathrm{V}_{\mathrm{IN}}=$ Volts pp.

## ACQUISITION TIME:

The time required following a "sample" command, for the output to reach its final value within $\pm 0.1 \%$ or $\pm 0.01 \%$. This is the minimum sample time required to obtain a given accuracy, and includes switch delay time, slewing time and settling time.

## CHARGE TRANSFER:

The small charge transferred to the holding capacitor from the inter-electrode capacitance of the switch when the unit is switched to the Hold mode. Charge transfer is directly proportional to sample-to-hold offset pedestal error, where:

$$
\text { Charge Transfer }(\mathrm{pC})=\mathrm{C}_{\mathrm{H}}(\mathrm{pF}) \times \text { Offset Error }(\mathrm{V})
$$

## APERTURE TIME:

The time required for the sample-and-hold switch to open, independent of delays through the switch driver and input amplifier circuitry. The switch opening time is that interval between the conditions of $10 \%$ open and $90 \%$ open.

## HOLD STEP ERROR:

Hold Step Error is the output error due to Charge Transfer (see above). It may be calculated from the specified parameter, Charge Transfer, using the following relationship:

## EFFECTIVE APERTURE DELAY TIME (EADT):

The difference between propagation time from the analog input to the S/H switch, and digital delay time between the Hold command and opening of the switch.

EADT may be positive, negative or zero. If zero, the $\mathrm{S} / \mathrm{H}$ amplifier will output a voltage equal to $\mathrm{V}_{1 N}$ at the instant the Hold command was received. For negative EADT, the output in Hold (exclusive of pedestal and droop errors) will correspond to a value of $\mathrm{V}_{\text {IN }}$ that occurred before the Hold command.

## APERTURE UNCERTAINTY:

The range of variation in Effective Aperture Delay Time. Aperture Uncertainty (also called Aperture Delay Uncertainty, Aperture Time Jitter, etc.) sets a limit on the accuracy with which a waveform can be reconstructed from sample data.

## DRIFT CURRENT:

The net leakage current from the hold capacitor during the hold mode. Drift current can be calculated from the droop rate using the formula:

$$
\operatorname{ID}(p A)=C_{H}(p F) \times \frac{\Delta V}{\Delta T}(\text { Volts } / \mathrm{sec})
$$

See Performance Curves.

Transistor Count: Die Dimensions: Thermal Constants:

Tie Substrate to Process:

175
$90.2 \times 143.7$ mils
$75^{\circ} \mathrm{C} / \mathrm{W}$
$15^{\circ} \mathrm{C} / \mathrm{W}$
-VSupply
Bipolar
Dielectric Isolation

## Very High Speed Precision Monolithic Sample and Hold Amplifier

## Features

- Very Fast Acquisition . . . . . . . . . . . . . . . . . 350ns (0.1\%)

500ns (0.01\%)

- Low Droop Rate $0.01 \mu \mathrm{~V} / \mu \mathrm{s}$
- Very Low Offset .0 .2 mV
- High Slew Rate. . . . . . . . . . . . . . . . . . . . . . . . . . . $90 \mathrm{~V} / \mu \mathrm{s}$
- Wide Supply Range. . . . . . . . . . . . . . . . . $\pm 11 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$
- Internal Hold Capacitor
- Fully Differential Input
- TTL/CMOS Compatible


## Applications

- Precision Data Acquisition Systems
- D/A Converter Deglitching
- Auto-Zero Circuits
- Peak Detectors


## Description

The HA-5330 is a very fast sample and hold amplifier designed primarily for use with high speed A/D converters. It utilizes the Harris Dielectric Isolation process to achieve a 500ns acquisition time to 12-bit accuracy and a droop rate of $0.01 \mu \mathrm{~V} / \mu \mathrm{s}$. The circuit consists of an input transconductance amplifier capable of producing large amounts of charging current, a low leakage analog switch, and an integrating output stage which includes a 90 pF hold capacitor.

The analog switch operates into a virtual ground, so charge injection on the hold capacitor is constant and independent of $\mathrm{V}_{\mathrm{in}}$. Charge injection is held to a low value by compensation circuits and, if necessary, the resulting 0.5 mV hold step error can be adjusted to zero via the Offset Adjust terminals. Compensation is also used to minimize leakage currents which cause voltage droop in the Hold mode.

The HA-5330 will operate at reduced supply voltages (to $\pm 11 \mathrm{~V}$ ) with a reduced signal range. This monolithic device is available in a ceramic 14-pin DIP. The MIL-STD-883 data sheet for this device is available on request.

## Pinout



## Functional Diagram



| Absolute Maximum Ratings (Note 1) | Output Current, continuous ........... $\pm$ 17mA (Note 2) |
| :---: | :---: |
|  | Total Power Dissipation* .................... 1.33W |
| Voltage between V+ and PWR/SIG GND. . . . . . . . +20 V |  |
| Voltage between V - and PWR/SIG GND. . . . . . . . -20 V | Operating Temperature Range |
| Voltage between PWR GND and SIG GND ....... $\pm 2.0 \mathrm{~V}$ |  |
| Differential Input Voltage ..................... $\pm 24 \mathrm{~V}$ |  |
| Voltage between S/H Control and | HA-5330-4....................... $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| PWR/SIG GND ......................... +8 C , -6 V | HA-5330-5.................... $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| * Derate $13.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$ | Storage Temperature. $\ldots \ldots \ldots \ldots \ldots-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Electrical Characteristics Test Conditions (unless otherwise specified) V Supply $= \pm 15 \mathrm{~V} \pm 3 \%$; Digital Input (Pin 8): $\mathrm{V}_{\mathrm{IL}}=+0.8 \mathrm{~V}$ (sample): $\mathrm{V}_{\mathrm{IH}}=+2.0 \mathrm{~V}$ (hold); SIG GND $=$ PWR GND

| PARAMETER | TEMP | $\begin{gathered} \text { HA-5330 } \\ -2,-4 \\ \hline \end{gathered}$ |  |  | $\begin{gathered} \text { HA-5330 } \\ -5 \end{gathered}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Input Voltage Range | Full | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Input Resistance (Note 3) | $25^{\circ} \mathrm{C}$ | 5 | 15 |  | 5 | 15 |  | $\mathrm{M} \Omega$ |
| Input Capacitance | $25^{\circ} \mathrm{C}$ |  | 3 |  |  | 3 |  | pF |
| Offset Voltage | $25^{\circ} \mathrm{C}$ |  | 0.2 |  |  | 0.2 |  | mV |
|  | Full |  |  | 2.0 |  |  | 1.5 | mV |
| Offset Voltage T.C. | Full |  | 1 | 10 |  | 1 | 10 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Bias Current | $25^{\circ} \mathrm{C}$ |  | $\pm 20$ |  |  | $\pm 20$ |  | nA |
|  | Full |  |  | $\pm 500$ |  |  | $\pm 300$ | nA |
| Offset Current | $25^{\circ} \mathrm{C}$ |  | 20 |  |  | 20 |  | nA |
|  | Full |  |  | 500 |  |  | 300 | nA |
| Common Mode Range | Full | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| CMRR (Note 4) | Full | 86 | 100 |  | 86 | 100 |  | dB |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Gain, DC | Full | $2 \times 10^{6}$ | $2 \times 10^{7}$ |  | $2 \times 10^{6}$ | $2 \times 10^{7}$ |  | V/V |
| Gain Bandwidth Product (Note 5) | $25^{\circ} \mathrm{C}$ |  | 4.5 |  |  | 4.5 |  | MHz |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Output Voltage | Full | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| Output Current | Full | $\pm 10$ |  |  | $\pm 10$ |  |  | mA |
| Full Power Bandwidth (Note 6) | $25^{\circ} \mathrm{C}$ |  | 1.6 |  |  | 1.6 |  | MHz |
| Output Resistance |  |  | 0. |  |  |  |  | - |
| (Hold Mode) | $25^{\circ} \mathrm{C}$ |  | 0.2 |  |  | ${ }_{0}^{0.2}$ |  | $\Omega$ |
| (Sample Mode) | $25^{\circ} \mathrm{C}$ |  | $10^{-5}$ | 0.001 |  | $10^{-5}$ | 0.001 | $\Omega$ |
| Total Output Noise, DC to 4.0 MHz |  |  |  |  |  |  |  |  |
| Sample | $25^{\circ} \mathrm{C}$ |  | 230 |  |  | 230 | ( | $\mu \mathrm{V}$ RMS |
| Hold | $25^{\circ} \mathrm{C}$ |  | 190 |  |  | 190 |  | $\mu \mathrm{V}$ RMS |


| PARAMETER | TEMP | $\begin{gathered} \text { HA-5330 } \\ -2,-4 \\ \hline \end{gathered}$ |  |  | $\begin{gathered} \text { HA-5330 } \\ -5 \\ \hline \end{gathered}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| TRANSIENT RESPONSE |  |  |  |  |  |  |  |  |
| Rise Time (Note 5) | $25^{\circ} \mathrm{C}$ |  | 70 |  |  | 70 |  | ns |
| Overshoot (Note 5) | $25^{\circ} \mathrm{C}$ |  | 10 |  |  | 10 |  | \% |
| Slew Rate (Note 7) | $25^{\circ} \mathrm{C}$ |  | 90 |  |  | 90 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Input Voltage (High), $\mathrm{V}_{\text {IH }}$ | Full | 2.0 |  |  | 2.0 |  |  | V |
| Input Voltage (Low), $\mathrm{V}_{\text {IL }}$ | Full |  |  | 0.8 |  |  | 0.8 | V |
| Input Current ( $\mathrm{V}_{\mathrm{IL}}=\mathrm{OV}$ ) | Full |  | 10 | 40 |  | 10 | 40 | $\mu \mathrm{A}$ |
| Input Current ( $\mathrm{V}_{1 \mathrm{H}}=+5 \mathrm{~V}$ ) | Full |  | 10 | 40 |  | 10 | 40 | $\mu \mathrm{A}$ |
| SAMPLE/HOLD CHARACTERISTICS |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { Acquisition Time (Note 8) } \\ & \text { (0.1\%) } \\ & \text { (0.01\%) } \end{aligned}$ |  |  |  |  |  |  |  |  |
|  | $25^{\circ} \mathrm{C}$ |  | 350 |  |  | 350 |  | ns |
|  | Full |  |  | 500 |  |  | 500 | ns |
|  | $25^{\circ} \mathrm{C}$ |  | 500 |  |  | 500 |  | ns |
|  | Full |  |  | 900 |  |  | 900 | ns |
| Aperture Time (Note 3) | $25^{\circ} \mathrm{C}$ |  | 20 |  |  | 20 |  | ns |
| Effective Aperture Delay Time (See Glossary) | $25^{\circ} \mathrm{C}$ | -50 | -25 | 0 | -50 | -25 | 0 | ns |
| Aperture Uncertainty | $25^{\circ} \mathrm{C}$ |  | 0.1 |  |  | 0.1 |  | ns |
| Droop Rate (Note 9) | $25^{\circ} \mathrm{C}$ |  | 0.01 |  |  | 0.01 |  | $\mu \mathrm{V} / \mu \mathrm{s}$ |
|  | Full |  |  | 100 |  |  | 10 | $\mu \mathrm{V} / \mu \mathrm{s}$ |
| Hold Step Error (Note 10) | $25^{\circ} \mathrm{C}$ |  | 0.5 |  |  | 0.5 |  | mV |
| Hold Mode Settling Time (0.01\%) | $25^{\circ} \mathrm{C}$ |  | 100 | 200 |  | 100 | 200 | ns |
| Hold Mode Feedthrough $20 \mathrm{~V}_{\mathrm{nn}} 100 \mathrm{kHz}$ | Full |  | -88 |  |  | -88 |  | dB |
| $20 \mathrm{~V}_{\mathrm{pp},} 100 \mathrm{kHz}$ |  |  |  |  |  |  |  |  |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Positive Supply Current | Full |  | 18 | 22 |  | 18 | 24 | mA |
| Negative Supply Current | Full |  | 19 | 23 |  | 19 | 25 | mA |
| Power Supply Rejection V+,V- (Note 11) | Full | 86 | 100 |  | 86 | 100 |  | dB |

NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. Internal Power Dissipation may limit Output Current below $\pm 17 \mathrm{~mA}$.
3. Derived from computer simulation only; not tested.
4. $V_{C M}= \pm 10 V D C$
5. $\mathrm{V}_{\mathrm{O}}=200 \mathrm{mV}_{\mathrm{p}-\mathrm{p}} ; \mathrm{R}_{\mathrm{L}}=2 \mathrm{~K} ; \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$.
6. Full power bandwidth based on slew rate measurement using

$$
\mathrm{FPBW}=\frac{\text { SLEW RATE }}{2 \pi \mathrm{~V}_{\text {peak }}}
$$

7. $\mathrm{V}_{\mathrm{O}}=20 \mathrm{~V}$ Step; $\mathrm{R}_{\mathrm{L}}=2 \mathrm{~K} ; \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$.
8. $V_{O}=10 \mathrm{~V}$ Step; $R_{L}=2 K ; C_{L}=50 \mathrm{pF}$.
9. This parameter is measured at ambient temperature extremes in a high speed test environment. Consequently, steady state heating effects from internal power dissipation are not included.
10. $V_{I N}=O V ; V_{I H}=+3.5 V_{i} t_{r}=20 \mathrm{~ns}\left(V_{I L}\right.$ to $\left.V_{I H}\right)$. See graph.
11. Based on a three volt delta in each supply, ie. $15 \mathrm{~V}= \pm 1.5 \mathrm{~V} D C$.

## Applying the HA-5330

The HA-5330 has the uncommitted differential inputs of an op amp, allowing the Sample/Hold function to be combined with many conventional op amp circuits. See the Harris Application Note 517 for a collection of circuit ideas. (Note, however, these apply to a different Sample/Hold amplifier. The HA-5330 is not plug-in compatible.)

## Layout

A printed circuit board with ground plane is recommended for best performance. Bypass capacitors ( .01 to $0.1 \mu \mathrm{~F}$, ceramic) should be provided from each power supply terminal to the Power Gnd terminal on pin 12.

## Applications

The HA-5330 is configured as a unity gain noninverting amplifier by simply connecting the output ( $\mathbf{p i n} 7$ ) to the inverting input (pin 14). As an input device for a fast successive approximation A/D converter, it offers an extremely high throughput rate. Also, the HA-5330's pedestal error is adjustable to zero by using an Offset Adjust potentiometer (10K to 50K) center tapped to V -.
The ideal ground connections are pin 11 (Signal Ground) directly to the system Signal Ground (Analog Ground), and pin 12 (Power Ground) directly to the system Supply Common.

## Hold Capacitor

The HA-5330 includes a 90 pF MOS hold capacitor, sufficient for most high speed applications (the Electrical Characteristics section is based on this internal capacitor).

## Output Stage

The HA-5330 output circuit does not include short circuit protection, and consequently its output impedance remains low at high frequencies. Thus, the step changes in load current which occur during an A/D conversion are absorbed at the $\mathrm{S} / \mathrm{H}$ output with minimum voltage error. A momenatry short circuit to ground is permissible, but the output is not designed to tolerate a short of indefinite duration.

## Glossary of Terms

## Acquisition Time:

The time required following a "sample" command, for the output to reach its final value within $\pm 0.1 \%$ or $\pm 0.01 \%$. This is the minimum sample time required to obtain a given accuracy, and includes switch delay time, slewing time and settling time.

## Aperture Time:

The time required for the sample-and-hold switch to open, independent of delays through the switch driver and input amplifier circuitry. The switch opening time is that interval between the conditions of $10 \%$ open and $90 \%$ open.

## Hold Step Error:

Hold step error is the output shift due to charge transfer from the sample to the hold mode. It is also referred to as "offset step" or "pedistal error".


## Effective Aperture Delay Time (EADT):

The difference between propagation time from the analog input to the S/H switch, and digital delay time between the Hold command and opening of the switch.

EADT may be positive, negative or zero. If zero, the S/H amplifier will output a voltage equal to $\mathrm{V}_{I N}$ at the instant the Hold command was received. For negative EADT, the output in Hold (exclusive of pedestal and droop errors) will correspond to a value of $\mathrm{V}_{I N}$ that occured before the Hold command.

## Aperture Uncertainty:

The range of variation in Effective Aperture Delay Time. Aperture Uncertainty (also called Aperture Delay Uncertainty, Aperture Time Jitter, etc. ) sets a limit on the accuracy with which a waveform can be reconstructed from sample data.

## ADVANCED

# Data Acquisition Front End 

## Features

- Pin Compatible with HI-5900/5901
- Input Overvoltage Protection
- 12-Bit Accuracy
- Software Controlled Gain and Input Channel Selection
- Inverting Gains of -1, -2, -4 and -8
- 0.01\% Gain Error
- Zero Offset Adjustment
- Output Track/Hold Amplifier
- $6 \mu \mathrm{~s}$ Acquisition Time (typ.)
- Track/Hold Droop Rate. $\qquad$ $0.08 \mu \mathrm{~V} / \mu \mathrm{s}$
- Low Power Dissipation 580 mW
- Compact 32 Pin DIP
- Available Temperature Ranges:

Commercial (-5) $\qquad$ $.0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ Industrial (-9) $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Military (-2).
$\qquad$ $55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## Applications

- High Performance Multi-Channel Acquisition
- Status Monitoring Systems
- Process Control Systems
- Instrumentation
- High Reliability DAS's
- Military Systems


## HY-9590 Features

- 8 Differential Input Channels

HY-9591 Features

- 16 Pseudo-Differential/Single Ended Input Channels


## Functional Diagrams

HY-9590


HY-9591


## Description

The HY-9590 and the HY-9591 are data acquisition front end subsystems which can be used to interface multiple sensors to an Analog-to-Digital Converter (ADC) for computer processing. Both products combine an analog input Multiplexer (MUX), a Programmable Gain Instrumentation Amplifier (PGA), and a Track-and-Hold (T/H) amplifier. Adding a timing circuit and one ADC yields a complete data acquisition system.

The HY-9590 provides eight pairs of multiplexed differential inputs.

The HY-9591 has sixteen single-ended or pseudo differential channels of multiplexed inputs.

Both devices provide input fault protection. Input channel expansion can be easily implemented with external multiplexers. Both input lines of the instrumentation (PGA) amplifier are buffered by high-quality non-inverting amplifiers. These buffers isolate each line from external source impedances, preserving the high CMRR of the amplifier block. Also, the buffers provide a high input impedance for each channel.

The PGA, which includes an op amp, a laser trimmed monolithic resistor network, and a four channel differential multiplexer, offers precision inverting gain values of $-1,-2,-4$, and -8 . The voltage gain is selected by a two bit digital word. The output of the PGA drives the Track-andHold amplifier, and the ground side of the PGA is isolated by a buffer amplifier to further enhance the CMRR.

The output Track/Hold amplifier is a monolithic device, internally connected for non-inverting unity gain. In the "track" mode, it operates as a high performance buffer
amplifier. With the internal 100pF holding capacitor (INT $C_{H}$ ), the T/H has an effective aperture delay time (EADT) of $-25 n s$. (See 1986 Harris Analog Data Book, page 7-23 for definition of EADT). External capacitance can be added to reduce droop rate and pedestal error at the expense of increased acquisition time.

The electrical differences between the $\mathrm{HI}-5900 / 5901$ and the pin compatible HY-9590/91 are summarized below:

## Differences Between HI-590X and HY-959X

| PARAMETER | HI-5900/01 | HY-9590/91 |
| :--- | :--- | :--- |
| External <br> Hold Capacitor | Required | Optional, 100pF supplied |
|  | Tied From $\mathrm{C}_{\mathrm{H}}$ <br> Pin to GND | Tied From CH <br> Pin to T/H OUTPUT |

If a HY-9590/91 is intended to replace a $\mathrm{HI}-5900 / 01$, the external hold capacitor must be either: (a) disconnected from pin 17, or (b) disconnected from ground and re-connected to pin 18 (T/H OUT). It should be noted that by using only the internal 100 pF hold capacitor, the HY-9590/91 outperforms the HI-5900/01 using the standard 1000 pF capacitor in pedestal error and aperture uncertainty.

The HY-9590/91 accepts the standard $\pm 10 \mathrm{~V}$ input range. Power requirements are $\pm 15 \mathrm{~V}$ with typical dissipation of 580 mW . All models are packaged in a 32 pin plastic DIP with 600 mil row centers, except military temperature parts, which use a ceramic package.

## Pinouts

TOP VIEW

## Package


Product Index ..... 8-2
Ordering Information ..... 8-3
Standard Products Packaging Availability ..... 8-3
Glossary of Telecom Terms ..... 8-4
Telecom Line Card Glossary ..... 8-5
Product Information ..... 8-7

[^14]
## Product Index

Page
HC-5502A Subscriber Line Interface Circuit (SLIC) ..... 8-7
HC-5504 Subscriber Line Interface Circuit (SLIC) ..... 8-12
HC-5508/09 Subscriber Line Interface Circuit (SLIC) ..... 8-17
HC-5510/5511 Monolithic CODECs ..... 8-24
HC-5512/5512A PCM Monolithic Filters ..... 8-33
HC-5512C PCM or CVSD Monolithic Filter ..... 8-40
HC-5512D PCM Monolithic Filter Military Temperature Range ..... 8-48
HC-5552/53/54/57 Monolithic Combo Family ..... 8-57
HC-55536 All-Digital Continuously Variable Slope Delta Demodulator (CVSD) Decode Only ..... 8-68
HC-55564 All-Digital Continuously Variable Slope Delta Modulator (CVSD) ..... 8-72
HF-10 Universal Active Filter ..... 8-79
HC-5560 Transcoder ..... 8-82
HC-5580 Trunk Subscriber Line Interface Circuit (TSLIC) ..... 8-83
HC-5581 DAA Subscriber, Line Interface Circuit (DAASLIC) ..... 8-84
HC-5590 Digital Line Transceiver ..... 8-85
HC-5572 2400/1200/600/300 BPS Modem ..... 8-86

## Ordering Information



## Standard Products Packaging Availability

| PACKAGE | PLASTIC DIP 3- |  | CERAMIC DIP 1- |  |  |  |  | SURFACE MOUNT |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \text { LCC } \\ 4- \end{gathered}$ | $\begin{gathered} \hline \text { PLCC } \\ \text { 4P- } \end{gathered}$ |
| TEMPERATURE | -5 | -7 |  |  |  |  |  | -2 | -5 | -7 | -8 | -9 | -8 | -5 |
| DEVICE NUMBER <br> TELECOM <br> HC-5502A | X | X |  | X | X |  | X |  | X |
| HC-5504 | X | X |  | X | X |  | X |  | X |
| $\begin{aligned} & \text { HC-5508 } \\ & \text { HC-5509 } \end{aligned}$ | X |  |  |  |  |  |  |  | X |
| $\begin{aligned} & \text { HC-5510 } \\ & \text { HC-5511 } \end{aligned}$ |  |  |  | X |  |  |  |  |  |
| $\begin{aligned} & \text { HC-5512 } \\ & \text { HC-5512A } \end{aligned}$ |  |  |  | X X | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  |  |  |  |
| HC-5512C |  |  |  | X | X |  |  |  |  |
| HC-5512D |  |  | X |  |  | X |  | X |  |
| HC-55536 |  |  |  | X |  |  |  |  |  |
| HC-55564 |  |  | X | X | X | X | X | X |  |
| HC-5560 | X |  |  |  |  |  |  |  |  |
| HF-0010 |  |  | X | X | X | X | X |  |  |

## Glossary of Telecom Terms

BORSCHT: Acronym for functions provided by a subscriber line interface circuit. Includes Battery feed, Overvoltage protection, Ringing, Supervision, Coding, Hybrid and Test functions.

CHIP POWER DOWN: Ability to minimize device power dissipation by shutting down majority of power consuming circuitry, putting the device in an "idle" state. Not to be confused with Power Denial, which minimizes power dissipation across the 2 w loop.

DC/DC CONVERTER: Converts one DC voltage to another. Commonly used in transmission equipment where different DC voltages are required throughout a system.

FAULT CURRENTS: These are loop currents that flow during loop fault conditions, i.e., shorts in the line. Integrated on the SLIC is a fault current limit circuit which protects the SLIC from excessive power.

FREQUENCY RESPONSE: A measure of the variation of the transmission performance of the SLIC with respect to frequency variations.

IDLE CHANNEL NOISE (ICN): Noise measurements must characterize the annoyance to a user of unwanted signals. ICN is a measure of these unwanted signals under idle (no signal) channel conditions.

INSERTION LOSS OR TRANS HYBRID GAIN VARIATION: Simply the gain or loss of a signal through the SLIC from $2 w$ to $4 w$ and from $4 w$ to $2 w$.

LEVEL LINEARITY OR GAIN TRACKING: A measure of the linearity of gain over a range of signal levels at a particular frequency. (Dynamic range usually +3 dBm to -55 dBm ).

LINE POLARITY REVERSAL: Refers to 2 w side tip and ring lines. Tip lines normally more positive with respect to the ring line. Reverse polarity is used for signaling purposes on trunk lines.

LONGITUDINAL CURRENT REJECTION: Ability of SLIC to suppress currents induced in the subscriber loop by power lines, antennae, etc.

LOOP CURRENT LIMIT: This is the maximum current the SLIC will allow in the subscriber loop. It is controlled by sensing loop current across the feed resistors, and adjusting the DC bias voltage at ring feed accordingly.

LOW FREQUENCY LONGITUDINAL BALANCE: Measure of degree of match of tip to ground and ring to ground impedance in the presence of large longitudinal currents at power line frequencies ( $50,60 \mathrm{~Hz}$ ).

OVERLOAD LEVEL: Upper limit of the SLICs dynamic range where speech signals just start to clip. This parameter sets the maximum speech power level the device can handle.

PROGRAMMABLE DC FEED: Ability to control the tip feed and ring feed output DC bias voltages that establish loop current.

PSRR: Measures the SLICs ability to reject noise in the power supply. SLIC must not allow the noise to couple into the speech paths.

SURGE PROTECTION: Adequate protection of the SLIC must be provided against lightning, low frequency induction, and power contact surges. The combination of split feed resistors, a diode bridge and ability of the feed amplifiers to reject longitudinal currents afford adequate protection to the SLIC.

TRANS HYBRID LOSS: A measure of the SLICs ability to separate the bidirectional speech transmission path into distinct transmit and receive paths on the 4 w side.

2W LONGITUDINAL BALANCE: A measure of the degree of balance of tip to ground and ring to ground. Mismatches result in degradation of longitudinal current suppression in on-hook and off-hook conditions.

## Telecom Line Card Glossary

RING RELAY: Allows switching of AC ringing signal from ring generator to drive subscriber telephone ringer via tip or ring side.

RING RELAY DRIVER: SLIC output to drive ring relay coil.
SNUBBER NETWORK: RC network across ring relay contacts to reduce effects of inductive kickbacks to SLIC.
DC ISOLATION CAPACITOR: Blocks DC loop current from transformer.
ZENER DIODE: Secondary protection for RX and TX amplifiers.
AC HYBRID TRANSFORMER: Provides 2 wire-4wire and 4 wire-2wire conversion of voice signals.
BALANCING NETWORK: Provides 2wire line impedance matching and transhybrid balance.
DC FEED RESISTORS: Four $150 \Omega$ resistors that provide $600 \Omega$ of 2 wire impedance and provide sense mechanism for SLIC to detect switch hook, ground key and ring trip. Also provides some high voltage protection to SLIC by dividing in half any voltage transient.

TX/RX AMPLIFIERS: Amplifies voice signal lost in hybrid transformer. Also provides impedance conversion from 2wire-4wire and 4wire-2wire.

SUPERVISION NETWORK: Monitors SLICs switch hook, ringtrip, and ground key detection functions, and flags controller.

CONTROLLER: Stores ring command, ring trip, switch hook information, etc., until system CPU or line circuit can react.

$$
1
$$

## FEATURES

- MONOLITHIC INTEGRATED DEVICE
- DI HIGH VOLTAGE PROCESS
- COMPATIBLE WITH WORLDWIDE PBX PERFORMANCE REQUIREMENTS
- CONTROLLED SUPPLY OF BATTERY FEED CURRENT FOR SHORT LOOPS
- INTERNAL RING RELAY DRIVER
- LOW POWER CONSUMPTION DURING STANDBY
- SWITCH HOOK, GROUND KEY AND RING TRIP DETECTION FUNCTIONS
- SELECTIVE DENIAL OF POWER TO SUBSCRIBER LOOPS


## APPLICATIONS

- SOLID STATE LINE INTERFACE CIRCUIT FOR ANALOG AND DIGITAL PBX SYSTEMS
- DIRECT INWARD DIAL (DID) TRUNKS
- VOICE MESSAGING PBX's


## PINOUT

## TOP VIEW



## DESCRIPTION

The HARRIS SLIC incorporates many of the BORSHT functions on a single IC chip. This includes DC battery feed, a ring relay driver, supervisory and hybrid functions. This device is designed to maintain transmission performance in the presence of externally induced longitudinal currents. Using the unique HARRIS dielectric isolation process, the SLIC can operate directly with a wide range of station battery voltages.

The SLIC also provides selective denial of power. If the PBX system becomes overloaded during an emergency, the SLIC will provide system protection by denying power to selected subscriber loops.

The HARRIS SLIC is ideally suited for the design of new digital PBX systems, by eliminating bulky hybrid transformers.

SLIC is available in either a 24 pin dual-in-line plastic or ceramic package. The SLIC is also available as unpackaged die.

## FUNCTIONAL DIAGRAM



## ABSOLUTE MAXIMUM RATINGS

| Maximum Continuous Supply Voltages | $\begin{aligned} & \left(\mathrm{V}_{\mathrm{B}}-\right) \\ & \left(\mathrm{V}_{\mathrm{B}^{+}}\right) \\ & \left(\mathrm{V}_{\mathrm{B}^{+}}-\mathrm{V}_{\mathrm{B}^{-}}\right) \end{aligned}$ | $\begin{array}{r} -60 \text { to }+.5 \text { Volts } \\ -.5 \text { to }+15 \text { Volts } \\ 75 \text { Volts } \end{array}$ |
| :---: | :---: | :---: |
| Operating Ambient Temperaure Range | ( $T_{A}$ ) | $0^{\circ} \mathrm{C}$ to $+75{ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range (RSRG) |  | $-40^{\circ} \mathrm{C}$ to $+85{ }^{\circ} \mathrm{C}$ |
| Thermal Resistance ( $\theta \mathrm{J}-\mathrm{A}$ ) (Plastic) |  | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Resistance ( $\theta \mathrm{J}-\mathrm{A}$ ) (Ceramic) |  | $61^{\circ} \mathrm{C} / \mathrm{W}$ |

## RECOMMENDED OPERATING CONDITIONS

| Positive Supply Voltage ( $\mathrm{V}_{\mathrm{B}^{+}}$) | 10.8 to 13.2 Volts |
| :--- | ---: |
| Negative Supply Voltage (V. $\mathrm{B}^{-}$) | -42 to -58 Volts |
| Minimum High Level Logic Input Voltage | 2.4 Volts |
| Maximum Low Level Logic Input Voltage | 0.8 Volts |
| Loop Resistance $\left(R_{\mathrm{L}}\right)$ | 200 to 1200 Ohms |
| Ambient Operating Temperature Range (TA) | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |

## ELECTRICAL CHARACTERISTICS

$\left(V_{B^{-}}=-48 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}^{+}}=+12 \mathrm{~V}, \mathrm{AG}=\mathrm{BG}=\mathrm{DG}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$ Unless Otherwise Stated)

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| On Hook Power Dissipation | 'Long, $=0$ |  | 135 | 174 | mW |
| Off Hook Power Dissipation | $\mathrm{R}_{\text {LOOP }}=6000 \mathrm{hms}, \mathrm{I}_{\text {Long }}=0$ |  | 743 | 795 | mW |
| Off Hook IB+ | $\mathrm{R}_{\text {LOOP }}=600$ Ohms, $\mathrm{I}_{\text {Long }}=0$ |  |  | 4.3 | mA |
| Off Hook IB- | $R_{\text {LOOP }}=600$ Ohms, $\mathrm{I}_{\text {Long }}=0$ |  |  | 38 | mA |
| Off Hook Loop Current | $R_{\text {LOOP }}=12000 \mathrm{hms}, \mathrm{I}_{\text {Long }}=0$ |  | 21 |  | mA |
| Off Hook Loop Current | $\mathrm{R}_{\text {LOOP }}=12000 \mathrm{hms}, \mathrm{V}_{\mathrm{B}^{-}}=-42 \mathrm{~V}$, $\mathrm{L}_{\text {Long }}=0$ | 17.5 |  |  | mA |
| Off Hook Loop Current | $\mathrm{R}_{\text {LOOP }}=2000 \mathrm{hms}, \mathrm{I}_{\text {Long }}=0$ | 25.5 | 30 | 34.5 | mA |
| Fault Cyrrents |  |  |  |  |  |
| TIP to Ground |  |  | 14 |  | mA |
| RING to Ground |  |  | 47 |  | mA |
| TIP to RING |  |  | 30 |  | mA |
| TIP and RING to Ground |  |  | 47 |  | mA |
| Ring Relay Drive $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{IOL}=62 \mathrm{~mA}$ |  | 0.2 | 0.5 | V |
| Ring Trip Detection Period | $\mathrm{R}_{\text {LOOP }}=6000 \mathrm{hms}$ |  | 2 | 3 | Ring Cycles |
| Switch Hook Detection Threshold | $\overline{\mathrm{SHD}}=\mathrm{VOL}$ | 10 |  |  | mA |
|  | $\overline{S H D}=\mathrm{VOH}$ |  |  | 5 | mA |
| Ground Key Detection Threshold | $\overline{\mathrm{GKD}}=\mathrm{VOL}$ | 20 |  |  | mA |
|  | $\overline{\mathrm{GKD}}=\mathrm{VOH}$ |  |  | 10 |  |
| Dial Pulse Distortion |  | 0 |  | 5 | ms |
| Receive Input Impedance |  |  | 90 |  | $k$ Ohms |
| Transmit Output Impedance |  |  | 1 |  | Ohm |
| Two Wire Return Loss | (Return Loss Referenced |  |  |  |  |
| SRL LO | to $600 \Omega+2.16 \mu \mathrm{~F}$ ) |  | 15.5 |  | dB |
| ERL |  |  | 24 |  | dB |
| SRL HI |  |  | 31 |  | dB |
| Longitudinal Balance | 1V Peak-Peak $200 \mathrm{~Hz} \mathrm{-} 3400 \mathrm{~Hz}$ |  |  |  |  |
| 2 Wire Off Hook .- |  | 58 | 65 |  | dB |
| 2 Wire On Hook |  | 60 | 63 |  | dB |
| 4 Wire Off Hook |  | 50 | 58 |  | dB |
| Low Frequency Longitudinal Balance | R.E.A. Method |  |  | 23 | dBrnC |
|  | - . . |  |  | -67 | dBMOP |


| - PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Insertion Loss | @ 1kHz, OdBm Input Level |  |  |  |  |
| 2 Wire - 4 Wire |  |  | $\pm .05$ | $\pm 0.2$ | dB |
| 4 Wire - 2 Wire |  |  | $\pm .05$ | $\pm 0.2$ | dB |
| Frequency Response | $200-3400 \mathrm{~Hz}$ Referenced to Absolute Loss at 1 kHz and OdBm Signal Level |  | $\pm .02$ | $\pm 0.05$ | dB |
| Idle Channel Noise 2 Wire - 4 Wire |  |  |  | 5 | dBrnC |
|  |  |  | -89 | -85 | dBMOP |
| 4 Wire - 2 Wire |  |  | 1 | 5 | dBrnC |
| ., |  |  | -89 | -85 | dBMOP |
| Absolute Delay |  |  |  |  |  |
| 2 Wire - 4 Wire |  |  |  | 2 | $\mu s$ |
| 4 Wire - 2 Wire |  |  |  | 2 | $\mu \mathrm{s}$ |
| Envelope Delay |  |  |  |  |  |
| 2 Wire - 4 Wire 4 Wire - 2 Wire |  |  |  | 2 | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| Trans Hybrid Loss | Balance Network Set Up for 6000 hm Termination at 1 kHz | 36 | 40 |  | dB |
| Overload Level |  |  |  |  |  |
| 2 Wire - 4 Wire |  | +4 |  |  | dBm |
| 4 Wire - 2 Wire |  | +4 |  |  | dBm |
| Level Linearity | at 1 kHz |  |  |  |  |
| 2 Wire - 4 Wire | +3 to -40 dBm |  |  | $\pm .05$ | dB |
|  | -40 to -50 dBm |  |  | $\pm .1$ | dB |
|  | -50 to -55 dBm |  |  | $\pm .3$ | dB |
| 4 Wire - 2 Wire | +3 to -40 dBm |  |  | $\pm .05$ | dB |
|  | -40 to -50dBm |  |  | $\pm .1$ | dB |
|  | -50 to -55 dBm |  |  | $\pm .3$ | dB |
| Power Supply Rejection Ratio $V_{\mathrm{B}}+$ to 2 Wire |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{B}}+$ to 2 Wire | $30-60 \mathrm{~Hz}, \mathrm{R}_{\text {LOOP }}=600 \mathrm{~S} 2$ | 15 |  |  | dB |
| $\mathrm{V}_{\mathrm{B}}+$ to Transmit |  | 15 |  |  | dB |
| $V_{B}-$ to 2 Wire $V_{B}-$ to Transmit |  | 15 15 |  |  | dB |
| $\mathrm{V}_{\mathrm{B}}$ - to Transmit |  | 15 |  |  | dB |
| $\mathrm{V}_{\mathrm{B}}+$ to 2 Wire | 200-16kHz | 30 |  |  | dB |
| $V_{B+}$ to Transmit | $\mathrm{R}_{\text {LOOP }}=600 \mathrm{~S} 2$ | 30 |  |  | dB |
| $V_{B}$ - to 2 Wire |  | 30 |  |  | dB |
| $V_{B}$ - to Transmit |  | 30 |  |  | dB |
| Logic Inputs |  |  |  |  |  |
| Logic '0' VIL |  |  |  | 0.8 | Volts |
| Logic '1' $\mathrm{V}_{\text {IH }}$ |  | 2.0 |  | 5.5 | Volts |
| Logic Outputs | Max Two LS Loads |  |  |  |  |
| Logic '0' $\mathrm{V}_{\mathrm{OL}}$ |  |  | 0.1 | 0.5 | Volts |
| Logic '1' $\mathrm{V}_{\mathrm{OH}}$ |  | 2.7 | 5.0 | 5.5 | Volts |

## OVERVOLTAGE PROTECTION AND

 LONGITUDINAL CURRENT REJECTIONThe SLIC device, in conjunction with an external protection bridge, will withstand high voltage lightning surges and power line crosses.

High voltage surge conditions are as specified in Table 1.

The SLIC will withstand longitudinal currents up to a maximum or 30 mA RMS, 15 mA RMS per leg, without any performance degradation.
tABLE 1

| PARAMETER | $\begin{array}{\|c\|} \text { TEST } \\ \text { CONDITION } \end{array}$ | $\begin{gathered} \text { PERFORMANCE } \\ \text { (MAX) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: |
| Longitudinal Surge | $10 \mu$ sise/ $1000 \mu \mathrm{~s}$ Fall | $\pm 1000$ (Plastic) <br> $\pm 500$ (Ceramic) | V Peak V Peak |
| Metallic Surge | $10 \mu$ S Rise/ $1000 \mu$ s Fall | $\pm 1000$ (Plastic) <br> $\pm 500$ (Ceramic) | $V$ Peak <br> V Peak |
| $\begin{aligned} & \text { T/GND } \\ & \text { R/GND } \end{aligned}$ | $10 \mu$ Rise/ $1000 \mu \mathrm{~s}$ Fall | $\begin{aligned} & \pm 1000 \text { (Plastic) } \\ & \ddagger 500 \text { (Ceramic) } \end{aligned}$ | V Peak <br> V Peak |
| $\begin{aligned} & \text { 50/60Hz } \\ & \text { Current } \\ & \hline \text { T/GND } \\ & \text { R/GND } \end{aligned}$ | 700 Vms Limited to 10A rms | 11 | Cycles |


| PIN NUMBER | SYMBOL | DESCRIPTION |
| :---: | :---: | :---: |
| 1 | TIP | An analog input connected to the TIP (more positive) side of the subscriber loop through a $150 \Omega$ feed resistor and a ring relay. Functions with the Ring terminal (Pin 2) to receive voice signals from the telephone and for Loop Monitoring Purposes. |
| 2 3 | RING $V_{B^{+}}$ | An analog input connected to the RING (more negative) side of the subscriber loop through a $150 \Omega$ feed resistor. Functions with the Tip terminal (Pin 1) to receive voice signals from the telephone and for loop monitoring purposes. <br> Positive Voltage Source - Most positive supply. $\mathrm{V}_{\mathrm{B}}+$ is typically 12 volts with an operational range of 10.8 to 13.2 volts. |
| 4 | CAP 1 | Capacitor \#1 - Optional Capacitor used to improve power supply rejection. This pin should be left open if unused. |
| 5 | CAP 3 | Capacitor \#3 - An external capacitor to be connected between this terminal and analog ground. Required for proper operation of the loop current limiting function, and for filtering -48 V supply. Typical value is $0.3 \mu \mathrm{~F}, 30 \mathrm{~V}$. |
| 6 | DG | Digital Ground - To be connected to zero potential and serves as a reference for all digital inputs and outputs on the SLIC. |
| 7 | RS | Ring Synchronization Input - A TTL-compatible clock input. The clock is arranged such that a positive transition occurs on the negative going zero crossing of the ring voltage source, ensuring that the ring relay is activated and deactivated when the instantaneous ring voltage is near zero. If synchronization is not required, tie to +5 V . |
| 8 | $\overline{\mathrm{RD}}$ | Relay Driver - A low active open collector logic output. When enabled, the external ring relay is energized. Maximum $\overline{\mathrm{RD}}$ voltage is 15 volts. |
| 9 | TF | Tip Feed- A low impedance analog output connected to the $T$ terminal (Pin 1) through a 150 S2feed resistor. Functions with the RF terminal (Pin 10) to provide loop current, feed voice signals to the telephone set, and sink longitudinal current. |
| 10 | RF | Ring Feed - A low impedance analog output connected to the R terminal (Pin 2) through a $150 \Omega 2$ feed resistor. Functions with the TF terminal (Pin 9) to provide loop current, feed voice signals to the telephone set, and sink longitudinal currents. |
| 11 | $\mathrm{V}_{\mathrm{B}^{-}}$ | Negative Voltage Source - Most negative supply. $\mathrm{V}_{\mathrm{B}}$ - is typically -48 volts with an operational range of -42 to -58 volts. Frequently referred to as "battery". |
| 12 | BG | Battery Ground - To be connected to zero potential. All loop current and some quiescent current flows into this ground terminal. |
| 13 | $\overline{\text { SHD }}$ | Switch Hook Detection - A low active LS TTL -compatible logic output. This output is enabled for loop currents exceeding 10 mA and disabled for loop currents less than 5 mA . |
| 14 | $\overline{G K D}$ | Ground Key Detection - A low active LS TTL-compatible logic output. This output is enabled if the DC current into the ring lead exceeds the DC current out of the tip lead by more than 20 mA , and disabled if this current difference is less than 10 mA . |
| 15 | $\overline{\text { PD }}$ | Power Denial - A low active TTL-compatible logic input. When enabled, the loop current is limited to a maximum 2 mA , the switch hook detect ( $\overline{\mathrm{SHD}}$ ) and ground key detect ( $\overline{\mathrm{GKD}}$ ) are not necessarily valid, and the relay driver ( $\overline{\mathrm{RD}}$ ) output is disabled. |
| 16 | $\overline{\mathrm{RC}}$ | Ring Command - A low active TTL-compatible logic input. When enabled, the relay driver ( $\overline{\mathrm{RD}}$ ) output goes low on the next rising edge of the ring sync (RS) input, as long as the SLIC is not in the power denial state $(\overline{\mathrm{PD}}=0)$ or the subscriber is not already off-hook ( $\overline{\mathrm{SHD}}=0$ ). |
| 17 | CAP 2 | Capacitor \#2 - An external capacitor to be connected between this terminal and digital ground. Prevents false ground key indications from occurring during ring trip detection. Typical value is $0.15 \mu \mathrm{~F}, 10 \mathrm{~V}$. This capacitor is not used if ground key function is not required. |
| 18 | OUT | The analog output of the spare operational amplifier. |
| 19 | -IN | The inverting analog input of the spare operational amplifier. |
| 20 | +IN | The non-inverting analog input of the spare operational amplifier. |
| 21 | RX | Receive Input, Four Wire Side - A high impedance ( $90 \mathrm{k} \Omega$ ) analog input which is internally biased. Capacitive coupling to this input is required. AC signals appearing at this input differentially drive the tip feed and ring feed terminals, which in turn drive tip and ring through $\mathbf{3 0 0} 0 \mathrm{hms}$ of feed resistance on each side of the line. |
| 22 | CAP 4 | Capacitor \#4 - An external capacitor to be connected between this terminal and analog ground. This capacitor prevents false ground key indication and false ring trip detection from occurring when longitudinal currents are induced onto the subscriber loop from near proximity power lines and other noise sources. This capacitor is also required for the proper operation of ring trip detection. Typical value is $0.5 \mu \mathrm{~F}$, to $1.0 \mu \mathrm{~F}, 20 \mathrm{~V}$. This capacitor should be nonpolarized. |
| 23 | AG | Analog Ground - To be connected to zero potential and serves as a reference for the transmit output (TX) and receive input ( RX ) terminals. |
| 24 | TX | Transmit Output, Four Wire Side - A low impedance ( $10 \Omega \max$ ) analog output which represents the differential voltage across tip and ring. Transhybrid balancing must be performed (using the SLIC microcircuit's spare op amp) beyond this output to completely implement two to four wire conversion. This output is unbalanced and referenced to analog ground. Since the DC level of this output varies with loop current, capacitive coupling to the next stage is essential. |

TYPICAL LINE CIRCUIT APPLICATION WITH THE MONOLITHIC SLIC


TYPICAL COMPONENT VALUES

| $\mathrm{C} 1=0.5 \mu \mathrm{~F}($ Note 1$)$ | $\mathrm{C}=0.5 \mu \mathrm{~F}, 20 \mathrm{~V}$ |
| :--- | :--- |
| $\mathrm{C} 2=0.15 \mu \mathrm{~F}, 10 \mathrm{~V}$ | $\mathrm{CC}=\mathrm{C} 7=0.5 \mu \mathrm{~F}(10 \%$ Match Required) (Note 2), 20V |
| $\mathrm{C}=0.3 \mu \mathrm{~F}, 30 \mathrm{~V}$ | $\mathrm{CB}=0.01 \mu \mathrm{~F}, 100 \mathrm{~V}$ |
| $\mathrm{C4}=0.5 \mu \mathrm{~V}$ to $1.0 \mu \mathrm{~F}$, | $\mathrm{CS}=0.01 \mu \mathrm{~F}, 20 \mathrm{~V}, \pm 20 \%$ |
| $+10 \%, 20 \mathrm{~V}$ (Should |  |

$R \rightarrow R 3=100 k \Omega \quad(0.1 \%$ Match Required, $1 \%$ absolute value $), 2 B=0$
$R B_{1}=R B_{2}=R B_{3}=R B_{4}=150 \Omega \quad(0.1 \%$ Match Required, $1 \%$ absolute value)
$R_{S}=1 \mathrm{~K} \Omega, C_{S}=0.1 \mu \mathrm{~F}, 200 \mathrm{~V}$ typically, depending on $V_{\text {Ring }}$ and line length.. $\mathrm{Z1}=150 \mathrm{~V}$ to 200 V transient protector. PTC used as ring ballast.

NOTE 1: $\quad \mathrm{C} 1$ is an optional capacitor used to improve +12 V supply rejection. This pin must be left open if unused.
NOTE 2: To obtain the specified transhybrid loss it is necessary for the thee legs of the balance network, C6-R1 and R2 and C7-ZB-R3, to match in impedance to within $0.3 \%$. Thus, if C6 and C7 and $1 \mu \mathrm{~F}$ each, a 20\% match is adequate. It should be noted that the transmit output to C6 sees a $\mathbf{- 1 0 . 5}$ to $\mathbf{- 2 1}$ volt step when the loop is closed and that too large a value for C6 may produce an excessively long transient at the op amp output to the PCM Filter /CODEC.

A $0.5 \mu \mathrm{~F}$ and $100 \mathrm{~K} \Omega$ gives a time constant of 50 msec . The uncommitted op amp output is internally clamped to stay within $\pm 5.5 \mathrm{~V}$ and also has current limiting protection.

NOTE 3: Secondary protection diode bridge recommended is MDA 220 or equivalent.

ADDITIONAL INFORMATION IS CONTAINED
IN APPLICATION NOTE 549, "THE HC-550X TELEPHONE SLICs" BY GEOFF PHILLIPS

## FEATURES

- MONOLITHIC INTEGRATED DEVICE
- DI HIGH VOLTAGE PROCESS
- COMPATIBLE WITH WORLDWIDE PBX PREFORMANCE REQUIREMENTS
- CONTROLLED SUPPLY OF BATTERY FEED CURRENT FOR SHORT LOOPS
- INTERNAL RING RELAY DRIVER
- ALLOWS INTERFACING WITH NEGATIVE SUPERIMPOSED RINGING SYSTEMS
- LOW POWER CONSUMPTION DURING STANDBY
- SWITCH HOOK GROUND KEY AND RING TRIP DETECTION FUNCTIONS
- SELECTIVE DENIAL OF POWER TO SUBSCRIbER LOOPS


## APPLICATIONS

- SOLID STATE LINE INTERFACE CIRCUIT FOR ANALOG AND DIGITAL PBX SYSTEMS
- DIRECT INWARD DIAL (DI) TRUNKS
- VOICE MESSAGING PBXs


## PINOUT

TOP VIEW


## DESCRIPTION

The HARRIS SLIC incorporates many of the BORSHT functions on a single IC chip. This includes DC battery feed, a ring relay driver, supervisory and hybrid functions. This device is designed to maintain transmission performance in the presence of externally induced longitudinal currents.

The SLIC also provides selective denial of power. If the PBX system becomes overloaded during an emergency, the SLIC will provide system protection by denying power to selected subscriber loops.

The HARRIS SLIC is ideally suited for the design of new PBX systems, be eliminating bulky hybrid transformers.

SLIC is available in either a 24 pin dual-in-line plastic or ceramic package. The SLIC is also available in die form.

## FUNCTIONAL DIAGRAM



## ABSOLUTE MAXIMUM RATINGS

| Maximum Continuous Supply Voltages ( $\mathrm{V}_{\mathrm{B}-}$ ) | -60 to +0.5 V |
| :---: | :---: |
| $\left(V_{B+}\right)$ | -. 5 to +15V |
| $\left(V_{B+-} V_{B-}\right)$ | 75V |
| Operating Ambient Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| Storage Temperature Range (RSRG) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Thermal Resistance ( $\theta \mathrm{J}-\mathrm{A}$ ) (Plastic) | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Resistance ( $\theta \mathrm{J}-\mathrm{A}$ ) (Ceramic) | 610 ${ }^{\circ} / \mathrm{W}$ |

## RECOMMENDED OPERATING CONDITIONS

$\begin{array}{ll}\text { Positive Supply Voltage ( } V_{B+} \text { ) } & 10.8 \text { to } 13.2 \mathrm{~V} \\ \text { Negative Supply Voltage }\left(V_{B-}\right) & -42 \text { to }-58 \mathrm{~V}\end{array}$
Mimimum High Level Logic Input Voltage 2.4 V
Maximum Low Level Logic Input Voltage 0.8 V
Loop Resistance ( $\mathrm{R}_{\mathrm{L}}$ )
200 to $1200 \Omega$
$0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$

ELECTRICAL CHARACTERISTICS $\mathrm{V}_{\mathrm{B}}-=-48, \mathrm{~V}_{\mathrm{B}}+=+12 \mathrm{~V}, \mathrm{AG}=\mathrm{BG}=\mathrm{DG}=\mathrm{OV}, \mathrm{T}_{\mathrm{A}}-25^{\circ} \mathrm{C}$ Unless Otherwise Stated

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| On Hook Power Dissipation | 'Long. $=0$ |  | 135 | 174 | mW |
| Off Hook Power Dissipation | $\mathrm{R}_{\text {LOOP }}=600$ Ohms, $\mathrm{I}_{\text {Long. }}=0$ |  | 390 | 704 | mW |
| Off Hook IB+ | $R_{\text {LOOP }}=600$ Ohms, $\mathrm{I}_{\text {Long. }}=0$ |  | 3 | 4.3 | mA |
| Off Hook IB- | $R_{\text {LOOP }}=600$ Ohms, $I_{\text {Long. }}=0$ |  | 35 | 40 | mA |
| Off Hook Loop Current | $\mathrm{R}_{\text {LOOP }}=1200$ Ohms, $\mathrm{I}_{\text {Long. }}=0$ |  | 21 |  | mA |
| Off Hook Loop Current | $\mathrm{R}_{\text {LOOP }}=1200$ Ohms, $\mathrm{V}_{\mathrm{B}^{-}}=-42 \mathrm{~V}, \mathrm{I}_{\text {Long. }}=0$ | 17.5 |  |  | mA |
| Off Hook Loop Current | $R_{\text {LOOP }}=200$ Ohms, $1_{\text {Long. }}=0$ | 36 | 41 | 48 | mA |
| Fault Currents |  |  |  |  |  |
| TIP to Ground |  |  | 14 |  | mA |
| RING to Ground |  |  | 63 |  | mA |
| TIP to RING |  |  | 41 |  | mA |
| TIP and RING to Ground |  |  | 63 |  | $m \mathrm{~A}$ |
| Ring Relay Drive $\mathrm{V}_{\text {OL }}$ | $\mathrm{I}_{O L}=62 \mathrm{~mA}$ |  | 0.2 | 0.5 | V |
| Ring Trip Detection Period | $\mathrm{R}_{\text {LOOP }}=6000 \mathrm{hms}$ |  | 2 | 3 | Ring Cycles |
| Switch Hook Detection Threshold | $\overline{\text { SHD }}=\mathrm{V}_{0 \mathrm{~L}}$ | 10 |  |  | mA |
|  | $\overline{\mathrm{SHD}}=\mathrm{V}_{\mathrm{OH}}$ |  |  | 5 | mA |
| Ground Key Detection Threshold | $\overline{\mathrm{GKD}}=\mathrm{V}_{\mathrm{OL}}$ | 20 |  |  | mA |
|  | $\overline{\mathrm{GKD}}=\mathrm{V}_{\mathrm{OH}}$ |  |  | 10 | mA |
| Dial Pulse Distortion |  | 0 |  | 5 | ms |
| Receive Input Impedance |  |  | 90 |  | k Ohms |
| Transmit Output Impedance |  |  | 1 |  | Ohm |
| Two Wire Return Loss | (Return Loss Referenced |  |  |  |  |
| SRL LO | to $600 \Omega+2.16 \mu \mathrm{~F})$ |  | 15.5 |  | dB |
| ERL |  |  | 24 |  | dB |
| SRL HI |  |  | 31 |  | dB |
| Longitudinal Balance | 1V Peak-Peak ( $200 \mathrm{~Hz}-3400 \mathrm{~Hz}$ ) |  |  |  |  |
| 2 Wire Off Hook |  | 58 | 65 |  | dB |
| 2 Wire On Hook |  | 60 | 63 |  | dB |
| 4 Wire Off Hook |  | 50 | 58 |  | dB |
| Low Frequency Longitudinal Balance | R.E.A. Method |  |  | 23 | dBrnC |
| Insertion Loss | @ 1kHz, OdBm Input Level |  |  | -67 | dBmop |
| 2 Wire-4 Wire |  |  | $\pm .05$ | $\pm 0.2$ | dB |
| 4 Wire - 2 Wire |  |  | $\pm .05$ | $\pm 0.2$ | dB |
| Frequency Response | 200-3400Hz Referenced to Absolute Loss at 1 kHz and OdBm Signal Level |  | $\pm .02$ | $\pm 0.05$ | dB |
| Idle Channel Noise |  |  |  |  |  |
| 2 Wire - 4 Wire |  |  | 1 | 5 | dBrnC |
|  |  |  | -89 | -85 | dBmop |
| 4 Wire - 2 Wire |  |  | 1 | 5 | dBrnC |
|  |  |  | -89 | -85 | dBmop |
| Absolute Delay |  |  |  |  |  |
| 2 Wire - 4 Wire |  |  |  | 2 | $\mu \mathrm{s}$ |
| 4 Wire-2 Wire |  |  |  | 2 | $\mu \mathrm{s}$ |


| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Envelope Delay 2 Wire - 4 Wire 4 Wire - 2 Wire |  |  |  | 2 | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| Trans Hybrid Loss | Balance Network Set Up for 6000 hm Termination at 1 kHz | 36 | 40 |  | dB |
| Overload Level 2 Wire - 4 Wire 4 Wire - 2 Wire |  | +4 +4 |  |  | $\begin{aligned} & \mathrm{dBm} \\ & \mathrm{dBm} \end{aligned}$ |
| Level Linearity | at 1 kHz |  |  |  |  |
| 2 Wire - 4 Wire | +3 to -40 dBm |  |  | $\pm 0.05$ | dB |
|  | -40 to -50dBm |  |  | $\pm 0.1$ | dB |
|  | -50 to -55dBm |  |  | $\pm 0.3$ | dB |
| 4 Wire - 2 Wire | +3 to -40 dBm |  |  | $\pm 0.05$ | dB |
|  | -40 to -50dBm |  |  | $\pm 0.1$ | dB |
|  | -50 to -55dBm |  |  | $\pm 0.3$ | dB |
| Power Supply Rejection Ratio |  |  |  |  |  |
| $\mathrm{VB}+$ to 2 Wire | $30-60 \mathrm{~Hz}, \mathrm{R}$ LOOP $=600 \Omega$ | 15 |  |  | dB |
| $\mathrm{V}_{\mathrm{B}}+$ to Transmit |  | 15 |  |  | dB |
| $V_{B}$ - to 2 Wire |  | 15 |  |  | dB |
| $\mathrm{V}_{\mathrm{B}}$ - to Transmit |  | 15 |  |  | dB |
| $V_{B}+$ to 2 Wire | 200-16kHz | 30 |  |  | dB |
| $\mathrm{V}_{\mathrm{B}}+$ to Transmit | $\mathrm{R}_{\text {LOOP }}=600 \Omega$ | 30 |  |  | dB |
| $V_{B}$ - to 2 Wire |  | 30 |  |  | dB |
| $V_{B}$ - to Transmit |  | 30 |  |  | dB |
| Logic Inputs |  |  |  |  |  |
| Logic '0' VIL |  | 0.0 |  | 0.8 | V |
| Logic '1' VIH |  | 2.0 |  | 5.5 | V |
| Logic Outputs | Max Two LS Loads |  |  |  |  |
| Logic '0' $\mathrm{V}_{\text {OL }}$ |  |  | 0.1 | 0.5 | V |
| Logic '1' $\mathrm{V}_{\mathrm{OH}}$ |  | 2.7 |  | 5.5 | V |

## OVERVOLTAGE PROTECTION AND LONGITUDINAL CURRENT REJECTION

TABLE 1

The SLIC device, in conjunction with an external protection bridge, will withstand high voltage ligntning surges and power line crosses.

High voltage surge conditions are as specified in Table 1.
The SLIC will withstand longitudinal currents up to a maximum or 30 mA RMS, 15 mA RMS per leg, without any performance degradation.

| PARAMETER | TEST <br> CONDITION | PERFORMANCE <br> (MAX) | UNITS |
| :--- | :---: | :---: | :---: |
| Longitudinal | $10 \mu$ s Rise/ | $\pm 1000$ (Plastic) | V Peak |
| Surge | $1000 \mu$ s Fall | $\pm 500$ (Ceramic) | V Peak |
| Metallic Surge | $10 \mu$ s Rise/ | $\pm 1000$ (Plastic) | V Peak |
|  | $1000 \mu$ s Fall | $\pm 500$ (Ceramic) | V Peak |
| T/GND | $10 \mu$ s Rise/ | $\pm 1000$ (Plastic) | V Peak |
| R/GND | $1000 \mu$ s Fall | $\pm 500$ (Ceramic) | V Peak |
| $50 / 60 \mathrm{~Hz}$ |  |  |  |
| Current |  |  |  |
| T/GND | 700 V rms | 11 | Cycles |
| R/GND | Limited to |  |  |
|  | $10 A$ rms |  |  |


| PIN NUMBER | SYMBOL | DESCRIPTION |
| :---: | :---: | :---: |
| 1 | TIP | An Analog input connected to the Tip (More Positive) side of the subscriber loop through a $150 \Omega$ feed resistor and a ring relay. Functions with the Ring terminal (Pin 2) to receive voice signals from the telephone and for loop monitoring purposes. |
| 2 | RING | An Analog input connected to the Ring (More Negative) side of the subscriber loop through a $150 S 2$ feed resistor. Functions with the Tip terminal (Pin 1) to receive voice signals from the telephone and for loop monitoring purposes. |
| 3 | RFS | Senses ring side of loop for ground key and ring trip detection. During ringing, the ring signal is inserted into the line at this node and RF is isolated from RFS via a relay. |
| 4 | $V B+$ | Positive Voltage Source-Most positive supply. VB + is typically 12 volts with an operational range of 10.8 to 13.2 volts. |
| 5 | CAP 3 | Capacitor \#3-An external capacitor to be connected between this terminal and analog ground. Required for proper operation of the loop current limiting function, and for filtering -48 V supply. Typical value is $0.3 \mu \mathrm{~F}, 30 \mathrm{~V}$. |
| 6 | DG | Digital Ground-To be connected to zero potential and serves as a reference for all digital inputs and outputs on the SLIC microcircuit. |
| 7 | RS | Ring Synchronization Input-a TTL • compatible clock input. The clock is arranged such that a positive pulse ( $50 \cdot 500 \mu \mathrm{~s}$ ) occurs on the negative going zero crossing of the ring voltage source, ensuring that the ring relay is activated and deactivated when the instantaneous ring voltage is near zero. If synchronization is not required, then tie to +5 V . |
| 8 | $\overline{\mathrm{RD}}$ | Relay Driver-a low active open collector logic output. When enabled, the external ring relay is energized. Maximum $\overline{R D}$ voltage is 15 volts. |
| 9 | TF | Tip Feed-A low impedance Analog output connected to the T terminal (Pin 1) through a $150 \Omega$ feed resistor. Functions with the RF terminal (Pin 10) to provide loop current, feed voice signals to the telephone set, and sink longitudinal currents. |
| 10 | RF | Ring Feed-A low impedance Analog output connected to the R terminal (Pin 2) through a $150 \Omega$ feed resistor. Functions with the TF terminal (Pin 9) to provide loop current, feed voice signals to the telephone set, and sink longitudinal currents. |
| 11 | $V_{B}-$ | Negative Voltage Source-Most negative supply. VB - is typically -48 volts with an operational range of -42 to -58 volts. Frequently referred to as "battery." |
| 12 | BG | Battery Ground-To be connected to zero potential. All loop current and some quiescent current flows into this ground terminal. |
| 13 | $\overline{S H D}$ | Switch Hook Detection-A low active LS TTL-compatible logic output. This output is typically enabled for loop currents exceeding 7.5 mA and typically disabled for loop currents less than 7.5 mA . |
| 14 | GKD | Ground Key Detection-A low active LS TTL-compatible logic output. This output is typically enabled if the DC current into the ring lead exceeds the DC current out of the tip lead by more than 12.5 mA , and typically disabled if this current difference is less than 12.5 mA . |
| 15 | $\overline{P D}$ | Power Denial-A low active TTL-compatible logic input. When enabled, the loop current is limited to a maximum 2 mA , the switch hook detect ( $\overline{\mathrm{SHD}}$ ) and ground key detect $(\overline{\mathrm{GKD}})$ are not necessarily valid and the relay driver ( $\overline{\mathrm{RD}})$ output is disabled. |
| 16 | $\overline{\mathrm{RC}}$ | Ring Command-A low active TTL-compatible logic input. When enabled, the relay driver ( $\overline{\mathrm{RD}}$ ) output goes low on the next high level of the ring sync ( RS ) input, as long as the SLIC is not in the power denial state $(\overline{\mathrm{PD}}=0)$ or the subscriber is not already off-hook ( $\overline{\mathrm{SHD}}=0$ ). |
| 17 | CAP 2 | Capacitor \#2-An external capacitor to be connected between this terminal and digital ground. Prevents false ground key indications from occuring during ring trip detection. Typical value is $0.15 \mu \mathrm{~F}, 10 \mathrm{~V}$. This capacitor is not needed if ground key function is not required and pin 17 may be left open or connected to digital ground. |
| 18 | OUT | The analog output of the spare operational amplifier. The output voltage swing is typically $\pm 5 \mathrm{~V}$. |
| 19 | -IN | The inverting analog input of the spare operational amplifier. |
| 20 | $+\mathrm{IN}$ | The non-inverting analog input of the spare operational amplifier. |
| 21 | RX | Receive Input, Four Wire Side-A high impedance ( $90 \mathrm{k} \Omega$ ) analog input which is internally biased. Capacitive coupling to this input is required. AC signals appearing at this input differentially drive the tip feed and ring feed terminals, which in turn drive tip and ring through 300 Ohms of feed resistance on each side of the line. |
| 22 | CAP 4 | Capacitor \#4-An external capacitor to be connected between this terminal and analog ground. This capacitor prevents false ground key indication and false ring trip detection from occuring when longitudinal currents are induced onto the subscriber loop from near proximity power lines and other noise sources. This capactior is also required for the proper operation of ring trip detection. Typical value is $0.5 \mu \mathrm{~F}$ to $1.0 \mu \mathrm{~F}, 20 \mathrm{~V}$. This capacitor should be nonpolarized. |
| 23 | AG | Analog ground-To be connected to zero potential and serves as a reference for the transmit output (TX) and receive input (RX) terminals. |
| 24 | TX | Transmit Output, Four Wire Side-A low impedance (10』max) analog output which represents the differential voltage across tip and ring. Transhybrid balancing must be performed (using the SLIC microcircuit's spare op amp) beyond this output to completely implement two to four wire conversion. This output is unbalanced and referenced to analog ground. Since the DC level of this output varies with loop current, capacitive coupling to the next stage is essential. |


(1) Secondary protection diode bridge recommended is an MDA 220 or equivalent.
(2) To obtain the specified transhybrid loss of $\mathbf{4 0 d B}$ it is necessary for the 3 legs of the balance network, C6-R1 and R2 and C7-ZB - R3, to match in impedance to within $0.3 \%$. If C6 and $\mathbf{C 7}$ are $1 \mu \mathrm{~F}$ each, a $\mathbf{2 0 \%}$ match is adequate. It should be noted that the transmit output to C6 sees a -22 V step when the loop is closed. Too large a value for C6 may produce an excessively long transient at the op amp output to the PCM Filter/CODEC. A $0.5 \mu \mathrm{~F}$ and $100 \mathrm{k} \Omega$ gives a time constant of 50 msec . The uncommited op amp output is internally clamped to stay within $\pm 5.5 \mathrm{~V}$ and also has current limiting protection.

ADDITIONAL INFORMATION IS CONTAINED IN
APPLICATION NOTE 549
"THE HC-550X TELEPHONE SLICs" BY GEOFF PHILLIPS

## PRELIMINARY

## SLICs <br> Subscriber Line Interface Circuits

## Features

- Monolithic Integrated Device
- DI High Voltage Process
- Compatible with Worldwide PBX Performance Requirements
- Controlled Supply of Battery Feed Current for Short Loops
- Internal Ring Relay Driver and Message Waiting Relay Driver
- Programmable Loop Current Limit and Self-Test Function (HC-5509)
- Low Power Consumption During Standby
- Switch Hook, Ground Key, Ring Trip and Message Waiting Detection Functions
- Selective Denial of Power to Subscriber Loops
- Two On Chip Op Amps for Transhybrid Balance and 2 Wire Impedance Matching


## Applications

- Solid State Line Interface Circuit for PBX or Central Office Systems
- Hotel/Motel (Message/Waiting) Switching Systems
- Direct Inward Dialing (DID) Trunks
- Voice Messaging PBX's
- Analog Trunk Echo Cancellor Interface


## Description

The HC-5508/09 SLICs incorporate many of the BORSHT functions on a monolithic IC. These include DC battery feed with loop current limiting, overvoltage protection, ringing, supervisory and hybrid functions. The devices are designed to maintain specified transmission performance in the presence of externally induced longitudinal currents.

The SLICs also provide selective denial of power, a 40 mA loop current limit, line fault protection, and thermal current limiting. If a PBX/CO system becomes overloaded during an emergency or is subjected to line faults, the SLICs will provide system protection by denying power to selected subscriber loops or by limiting loop current. Switch hook, ground key, ring trip, and message waiting detection functions are also incorporated into the SLIC devices.
The Harris SLICs are ideally suited for the design of PBX and CO systems, replacing bulky hybrid transformers.

The HC-5508 SLIC is available in a 28 pin Dual-In-Line plastic package, or in die form. The HC-5509 is available in a 44 pin PLCC or in a die form which allow users the option to access additional functions including a self test function and an externally programmable loop current limit.
Both SLICs are ideally suited for use with the HC-5512/12A PCM filters, the HC-5510/11 PCM CODECs, and the HC5552/3/4/7 serial interface PCM combos.



## Description of Pin Functions

| PIN | SYMBOL | DESCRIPTION |
| :---: | :---: | :---: |
| 1 | AG | Analog Ground - To be connected to zero potential. Serves as a reference for the transmit output ( $T X$ ) and receive input ( $R X$ ) terminals. |
| 2 | $\mathrm{VB}^{+}$ | Positive Voltage Source - Most positive supply. $\mathrm{V}_{\mathrm{B}^{+}}$is typically 12 volts with an operational range of 10.8 to 13.2 volts. |
| 3 | C3 | Capacitor \#3 - An external capacitor to be connected between this terminal and analog ground. Required for proper operation of the loop current limiting function, and for filtering -48 V supply. Typical value is $0.3 \mu \mathrm{~F}, 30 \mathrm{~V}$. |
| 4 | F1 | Function Address 1 - TTL and CMOS compatible input used with FO function address line to externally select logic functions; ring command, message waiting, and loop power denial. The three selectable functions are mutually exclusive. (See Truth Table 1.) |
| 5 | F0 | Function Address 0 - TTL and CMOS compatible input used with F1 function address line to externally select logic functions; ring command, message waiting, and loop power denial. The three selectable functions are mutually exclusive. (See Truth Table 1.) |
| 6 | RS | Ring Synchronization Input - A TTL compatible clock input. The clock is arranged such that a positive pulse ( $50-500 \mu \mathrm{~s}$ ) occurs on the negative going zero crossing of the ring voltage source, ensuring that the ring relay is activated and deactivated when the instantaneous ring voltage is near zero. If synchronization is not required, then tie to +5 V . |
| 7 | $\overline{\text { SHD }}$ | Switch Hook Detection - A low active LS TTL compatible logic output. This output is typically enabled for loop currents exceeding 12 mA and typically disabled for loop currents less than 12 mA . |
| 8 | $\overline{\text { GKD }}$ | Ground Key Detection - A low active LS TTL compatible logic output. This output is typically enabled if the DC current into the ring lead exceeds the DC current out of the tip lead by more than 15 mA and typically disabled if this current difference is less than 15 mA . |
| 9 | C2 | Capacitor \#2 - An external capacitor to be connected between this terminal and digital ground. Prevents false ground key indications from occurring during ring trip detection. Typical value is $0.15 \mu \mathrm{~F}, 10 \mathrm{~V}$. This capacitor is not needed if ground key function is not required and may be left open or connected to digital ground. |
| 10 | OUT2 | The analog output of spare operational amplifier Number 2. The output voltage swing is typically $\pm 5 \mathrm{~V}$. |
| 11 | -IN2 | The inverting analog input of spare operational amplifier Number 2. |
| 12 | OUT1 | The analog output of spare operational amplifier Number 1. The output voltage swing is typically $\pm 5 \mathrm{~V}$. |
| 13 | -IN1 | The inverting analog input of spare operational amplifier Number 1. |
| 14 | TIP | An analog input connected to the TIP (more positive) side of subscriber loop through a $50 \Omega 2$ feed resistor and a ring relay. Functions with the RING terminal to receive voice signals from the telephone and for loop monitoring purposes. |

## Description of Pin Functions (Continued)

| PIN | SYMBOL | DESCRIPTION |
| :---: | :---: | :---: |
| 15 | RING | An Analog input connected to the RING (more negative) side of the subscriber loop through a $50 \Omega$ feed resistor. Functions with the TIP terminal to receive voice signals from the telephone and for loop monitoring purposes. |
| 16 | RFS | Senses ring side of loop for ground key detection. During Ring Injected ringing, the ring signal is inserted into the line at this node to isolate RF from the ring signal via the ring relay. For balanced or Tip Injected Ringing, the RF and RFS pins must be shorted. |
| 17 | RX | Receive Input, Four Wire Side - A high impedance analog input which is internally biased. Capacitive coupling to this input is required. AC signals appearing at this input differentially drive the Tip Feed and Ring Feed terminals, which in turn drive TIP and RING through 100 ohms of feed resistance on each side of the line. |
| 18 | C1 | Capacitor \#1 - An external capacitor to be connected between this terminal and ground. It prevents false ring trip detection and false message waiting detection from occurring when longitudinal currents are induced onto the subscriber loop from power lines and other noise sources. Typical value is $0.5 \mu \mathrm{~F}$ to $1.0 \mu \mathrm{~F}, 20 \mathrm{~V}$. This capacitor should be nonpolarized. |
| 19 | TX | Transmit Ouput, Four Wire Side - A low impedance ( $10 \Omega \mathrm{max}$ ) analog output which represents the differential voltage across TIP and RING. Transhybrid balancing must be performed (using the SLIC microcircuit spare op amps) beyond this output to completely implement two to four wire conversion. This output is referenced to analog ground. Since the DC level of this output varies with loop current, capacitive coupling to the next stage is necessary. |
| 20 | C4 | Capacitor \#4 - An external capacitor to be connected between this terminal and analog ground. This capacitor prevents false ground key indication from occurring when longitudinal currents are induced into the subscriber loop from power lines and other noise sources. Typical value is 0.5 $\mu \mathrm{F}$ to $1.0 \mu \mathrm{~F}, 20 \mathrm{~V}$. This capacitor should be nonpolarized. |
| 21 | $\overline{\mathrm{MWR}}$ | Message Waiting Relay Driver - A active low open collector logic output. Used to switch a high voltage onto the line to drive a telephone set neon lamp to indicate a message is waiting. |
| 22 | DG | Digital Ground - To be connected to zero potential. Serves as a reference for all digital inputs and outputs on the SLIC microcircuit. |
| 23 | $\overline{\mathrm{RD}}$ | Ring Relay Driver - A active low open collector logic output. Used to switch ring signals onto the 2 wire line. |
| 24 | VFB | Feedback signal from the tip feed amplifier. To be used in conjunction with transmit output signal ( $T X$ ) and the spare op-amps to accommodate $2 W$ line impedance matching. |
| 25 | TF | Tip Feed - A low impedance analog output connected to the TIP terminal through a $50 \Omega$ feed resistor. Functions with the RF terminal to provide loop current, feed voice signals to the telephone set, and sink longitudinal currents. |
| 26 | RF | Ring Feed - A low impedance analog output connected to the RING terminal through a $50 \Omega$ feed resistor. Functions with the TF terminal to provide loop current, feed voice signals to the telephone set, and sink longitudinal currents. |
| 27 | $V_{B^{-}}$ | Negative Voltage Source - Most negative supply. $\mathrm{V}_{\mathrm{B}}$ - is typically -48 volts with an operational range of -25 to -58 volts. Frequently referred to as "battery". |
| 28 | BG | Battery Ground - To be connected to zero potential. All loop current and some quiescent current flows into this ground terminal. |

## Absolute Maximum Ratings

Max. Continuous Supply Voltages (VB+) ..... -0.5 V to +15 V

$$
(\mathrm{VB}+)-(\mathrm{VB}-) \ldots \ldots . .+75 \mathrm{~V}
$$

Operating Ambient Temperature (TA) $\ldots . . . . .0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ Storage Temperature Range (TS) ... $25^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Recommended Operating Conditions
Positive Power Supply (VB+) ..... $+12 \mathrm{~V} \pm 5 \%$Negative Power Supply(VB-)
-25 V to -58 V
Ambient Operating Temperature Range
(TA)
$0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$

Electrical Characteristics Typical Conditions Unless Otherwise Stated:

$$
\begin{aligned}
& \mathrm{VB}-=-48 \mathrm{~V}, V B+=12 \mathrm{~V}, \mathrm{AG}=\mathrm{DG}=\mathrm{BG}=0 \mathrm{~V}, \mathrm{TA}=25^{\circ} \mathrm{C} \text {, } \\
& \text { All AC Parameters are Specified at } 600 \Omega
\end{aligned}
$$

TABLE 1.

| F1 | FO | ACTION |
| :--- | :--- | :--- |
| 0 | 0 | Normal Loop Feed |
| 0 | 1 | $\overline{\mathrm{RD}}$ Active |
| 1 | 0 | $\overline{\mathrm{MWR}}$ Active |
| 1 | 1 | Loop Power Denial Active |

## A.C. Transmission Performance

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RX Input Impedance | 300 Hz to 3.4 KHz | 1 |  |  | M $\Omega$ |
| 4W Input Overload Level | 300 Hz to 3.4 KHz | +4 |  |  | dBm |
| 2W Input Overload Level | 300 Hz to 3.4 KHz | +4 |  |  | dBm |
| 2W Longitudinal Impedance | Per Lead |  | 100 |  | $\Omega$ |
| 2W Return Loss <br> SRL LO <br> ERL <br> SRL HI | 200 Hz to 500 Hz 500 Hz to 2.5 KHz 2.5 KHz to 3.2 KHz | $\begin{aligned} & 25 \\ & 25 \\ & 25 \end{aligned}$ | 35 40 40 |  | $\begin{aligned} & d B \\ & d B \\ & d B \end{aligned}$ |
| 2W Longitudinal to Metallic Balance <br> Off Hook <br> On Hook | $\begin{aligned} & \text { per ANSI/IEEE STD } \\ & 455-1976 \\ & 300 \mathrm{~Hz} \text { to } 3400 \mathrm{~Hz} \\ & 10 \mathrm{~Hz} \text { to } 3400 \mathrm{~Hz} \end{aligned}$ | $\begin{aligned} & 55 \\ & 60 \end{aligned}$ | $\begin{aligned} & 65 \\ & 63 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| 4W Longitudinal to Metallic Balance Off Hook | $\begin{aligned} & \text { per ANSI/IEEE STD } \\ & 455-1976 \\ & 300 \mathrm{~Hz} \text { to } 3400 \mathrm{~Hz} \end{aligned}$ | 50 | 55 |  | dB |
| Low Frequency Longitudinal Balance 2W and 4W | R.E.A. Method |  |  | $\begin{gathered} -67 \\ 23 \end{gathered}$ | dBmop dBrnC |
| Longitudinal Current Capability | Per Lead |  |  | 15 | mArms |

## A.C. Transmission Performance (Continued)

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Insertion Loss 2W/4W, 4W/2W | 0dBm @ 300Hz to 3400Hz |  |  | $\pm 0.2$ | dB |
| Level Linearity 2W/4W <br> 4W/2W | Ref. to -10 dBm +3 to -40 dBm -40 to -50 dBm -50 to -55 dBm +3 to -40 dBm -40 to -50 dBm -50 to -55 dBm |  |  | $\begin{gathered} \pm 0.05 \\ \pm 0.1 \\ \pm 0.3 \\ \pm 0.05 \\ \pm 0.1 \\ \pm 0.3 \end{gathered}$ |  |
| Absolute Delay 2W/4W 4W/2W | 300 Hz to 3400 Hz 300 Hz to 3400 Hz |  |  | $\begin{aligned} & 2 \\ & 2 . \end{aligned}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| Envelope Delay Distortion 2W/4W, 4W/2W | 500 Hz to 1 KHz 1 KHz to 2.6 KHz 2.6 KHz to 2.8 KHz |  |  | $\begin{aligned} & 2 \\ & 2 \\ & 2 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| Transhybrid Loss, THL | OdBm @ 1KHz | 36 | 40 |  | D $\beta$ |
| Total Harmonic Distortion 2W/4W, 4W/2W, 4W/4W | Ref. Level OdBm 300 Hz to 3400 Hz |  |  | -52 | dB |
| Idle Channel Noise 2 W and 4 W | C-Message Psophometric 3 KHz Flat |  |  | $\begin{gathered} 5 \\ -85 \\ 15 \end{gathered}$ | dBrnC dBmop dBrn |
| Power Supply Rejection Ratio $\begin{aligned} & V B+\text { to } 2 W \\ & V B+\text { to } 4 W \\ & V B-\text { to } 2 W \\ & \text { VB- to } 4 W \end{aligned}$ $V B+\text { to } 2 W$ $\mathrm{VB}+\text { to } 4 \mathrm{~W}$ VB- to 2W VB- to 4W | 30 Hz to 200 Hz <br> $\mathrm{V}_{\text {NOISE }}=100 \mathrm{mVrms}$ <br> 200 Hz to 16 KHz <br> $\mathrm{V}_{\text {NOISE }}=100 \mathrm{mVrms}$ | $\begin{aligned} & 25 \\ & 25 \\ & 25 \\ & 25 \\ & 30 \\ & 30 \\ & 30 \\ & 30 \end{aligned}$ |  |  | $d B$ <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB |

Specifications HC-5508/09

## D.C. Performance

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Loop Current Limit |  |  | 40 | 46 | mA |
| Loop Current During Power Denial |  |  |  | $\pm 2$ | mA |
| Fault Currents <br> TIP to Ground RING to Ground TIP and RING to Ground TIP to RING |  |  | $\begin{gathered} 40 \\ 60 \\ 100 \\ 40 \end{gathered}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Switch Hook Detection Threshold Ground Key Detection Threshold |  |  | $\begin{aligned} & 12 \\ & 15 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Message Waiting Detection Threshold Ring Trip Detection Threshold |  |  | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Ring Trip Detection Period Dial Pulse Distortion |  |  | $\begin{gathered} 2 \\ 0.1 \end{gathered}$ | 3 | Cycles mS |
| Relay Driver Outputs ( $\overline{\mathrm{RD}}, \overline{\mathrm{MWR}}$ ) On Current Off Leakage Current Delay Time Rise and Fall Time | $\begin{aligned} & V_{S A T}=1.2 \mathrm{~V} \\ & +12 \mathrm{~V} \text { to } 0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 50 \\ \pm 10 \end{gathered}$ | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~S} \end{aligned}$ |
| TTL/CMOS Logic Inputs <br> (F0, F1, RS) <br> Logic '0' VIL <br> Logic '1' $V_{I H}$ |  | 2.0 |  | $\begin{aligned} & 0.8 \\ & 5.5 \end{aligned}$ | V |
| Input Current (F0, F1, RS) | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 5 \mathrm{~V}$ |  |  | $\pm 100$ | $\mu \mathrm{A}$ |
| Ring Synchronization (RS) Pulse Width <br> Delay Time, Sync to Driver Off |  | $\begin{aligned} & 25 \\ & 20 \end{aligned}$ |  | 20 | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| Logic Inputs Logic '0' $V_{I L}$ Logic '1' $V_{\text {IH }}$ |  | 0.0 2.0 |  | $\begin{aligned} & 0.8 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| Logic Outputs Logic '0' $\mathrm{V}_{\mathrm{IL}}$ Logic '1' $\mathrm{V}_{\mathrm{IH}}$ | Max Two LS Loads | 2.7 | 0.1 | $\begin{gathered} 0.5 \\ 5.5 \end{gathered}$ | $\begin{aligned} & \text { V } \\ & \text { v } \end{aligned}$ |
| Power Dissipation On Hook |  | - | 200 |  | mW |

## Uncommitted Op Amps

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Input Offset Voltage |  |  | 10 | 15 | mV |
| Input Offset Current |  |  |  | 100 | nA |
| Input Bias Current |  |  |  |  |  |
| Differential Input Resistance |  |  | 1 | 400 | nA |
| Input Noise Voltage | $\mathrm{f}=1 \mathrm{KHz}$ |  | M, |  |  |
| Output Voltage Swing | $\mathrm{RL}=10 \mathrm{~K} \Omega$ |  | $\pm 5$ | n |  |
| Output Resistance |  |  |  | 10 | $\Omega$ |
| Small Signal GBW |  |  | 1 |  | MH |

## Overvoltage Protection and Longitudinal Current Rejection

The SLIC devices, in conjunction with an external protection bridge, will withstand high voltage lightning surges and power line crosses.

High voltage surge conditions are as specified in Table 2.

The SLICs will withstand longitudinal currents up to a maximum total of 30 mArms ( 15 mArms per leg) without any performance degradation.

TABLE 2.

| PARAMETER | TEST <br> CONDITION | PERFORMANCE <br> (MAXIMUM) | UNITS |
| :--- | :--- | :--- | :--- |
| Longitudinal | $10 \mu \mathrm{~s}$ Rise/ | $\pm 1000$ (Plastic) | V Peak |
| Surge | $1000 \mu \mathrm{~s}$ Fall | $\pm 500$ (Ceramic) | V Peak |
| Metallic Surge | $10 \mu$ s Fall | $\pm 1000$ (Plastic) | V Peak |
|  | $1000 \mu \mathrm{~s}$ Fall | $\pm 500$ (Ceramic) | V Peak |
| T/GND | $10 \mu \mathrm{~s}$ Rise/ | $\pm 1000$ (Plastic) | V Peak |
| R/GND | $1000 \mu \mathrm{~s}$ Fall | $\pm 500$ (Ceramic) | V Peak |
| 50/60Hz Current |  |  |  |
| T/GND | 700 V rms |  | Cycles |
| R/GND | Limited to |  |  |
|  | 10 A rms |  |  |

## Typical Component Values:

$\mathrm{C} 1=0.5 \mu \mathrm{~F}$ to $1 \mu \mathrm{~F}, 20 \mathrm{~V}$ (Nonpolarized)
$\mathrm{C} 2=0.15 \mu \mathrm{~F}, 10 \mathrm{~V}$
$K R_{F}=20 K \Omega\left(R F=2\left(R_{1}+R_{4}\right)\right), K=$ Scaling Factor $)$
$R_{B 1}=R_{B 2}=R_{B 3}=R_{B 4}=50 \Omega(1 \%$ Absolute, $0.1 \%$ Match Required)
$R_{S 1}=R_{S 2}=1 \mathrm{~K} \Omega$ Typically
$\mathrm{C}_{\mathrm{S} 1}=\mathrm{C}_{\mathrm{S} 2}=0.1 \mu \mathrm{~F}, 200 \mathrm{~V}$ Typically, Depending of $\mathrm{V}_{\text {RING }}$ and Line Length.
$Z_{1}=150$ to 200 V Transient Protector. PTC used as Ring Generator Ballast.
Secondary Protection Diode Bridge Recommended is an MDA 220 or equivalent.
$\mathrm{C} 3=0.3 \mu \mathrm{~F}, 30 \mathrm{~V}$
C4 $=0.5 \mu \mathrm{~F}-1.0 \mu \mathrm{~F} \pm 10 \%, 20 \mathrm{~V}$ (Should be Nonpolarized)
$\mathrm{C} 5=0.01 \mu \mathrm{~F}, 100 \mathrm{~V} \pm 20 \%$
C6 $=0.01 \mu \mathrm{~F}, 20 \mathrm{~V} \pm 20 \%$
$\mathrm{C}_{\mathrm{AC}}=0.5 \mu \mathrm{~F}, 20 \mathrm{~V}$
$K Z_{0}=60 \mathrm{~K} \Omega\left(Z_{0}=600 \Omega, \mathrm{~K}=\right.$ Scaling Factor $)$
RGAIN $=$ User Defined
$R_{B A L}=100 \mathrm{~K} \Omega$

NOTE: HC-5508 applications diagram shows Ring Injected Ringing Configuration. A Balanced or Tip injected configuration may also be used For additional applications information refer to Applications Note 549 by Geoff Phillips, "The HC-550X Telephone SLICs."

Monolithic CODECs

## Features

- Industry Standard Pinout
- Low Power switched capacitor CMOS
- Low Operation Power $\qquad$ 45mW Typical
- Low Standby Power. $\qquad$ 1 mW Typical
- $\pm 5 \mathrm{~V}$ Operation
- TTL Compatible Digital Interface
- Time Slot Assignment or Alternate Fixed Time Slot Modes
- Internal Precision Reference
- Internal Sample and Hold Capacitors
- Internal Auto-Zero Circuit
- HC-5510- $\mu$-Law Coding With Signaling Capabilities that meet Bell D3/D4 specifications
- HC-5511-A-Law Coding with Signaling Capabilities that meet CCITT specifications
- Synchronous or Asynchronous Operation


## Description

The HC-5510 and HC-5511 are monolithic PCM CODECs implemented with double-poly CMOS technology. The HC-5510 is intended for $\mu$-law applications and contains logic for $\mu$-law signaling insertion and extraction. The HC-5511 is intended for A-law applications.

Each device contains separate $D / A$ and $A / D$ circuitry, all necessary sample and hold capacitors, a precision voltage reference and internal auto-zero circuit. A serial control port allows an external controller to individually assign the PCM input and output ports to one of up to 32

## Applications

- Pulse Code Modulation Coding and Decoding for Digital PBX and Central Office Telecommunications Switching Systems
- Analog to Digital Conversion in MODEMs and Multiplexers
- Data Acquisition Systems



## ABSOLUTE MAXIMUM RATINGS

| Operating Temperature | $-25^{\circ} \mathrm{C}$ to +1250 C |
| :--- | ---: |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| V $_{C C}$ with Respect to GNDD | 7 V |
| V $_{C C}$ with Respect to V $_{\text {BB }}$ | 14 V |
| VBB with Respect to GNDD | -7 V |
| Voltage at Any Input or Output | $V_{B B}-0.3 \mathrm{~V}$ to $V_{C C}+0.3 \mathrm{~V}$ |
| Lead Temperature (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

DC ELECTRICAL CHARACTERISTICS Unless otherwise noted, $T_{A}=0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V} \pm 5 \%$. Typical characteristics are specified at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. All digital signals are referenced to GNDD. All analog signals are referenced to GNDA.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INTERFACE |  |  |  |  |  |  |
| 1 | Input Current | -10 |  | 10 | $\mu \mathrm{A}$ | $0<\mathrm{V}_{\text {IN }}<\mathrm{V}_{\text {CC }}$ |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  |  | 0.6 | v |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 |  |  | $v$ |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage |  |  | $\begin{aligned} & 0.4 \\ & 0.4 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ | $\begin{aligned} & \mathrm{DX}, 10 \mathrm{~L}=4.0 \mathrm{~mA} \\ & \mathrm{SIG}, 10 \mathrm{C}=0.5 \mathrm{~mA} \\ & \mathrm{TSX}, 10 \mathrm{~L}=3.2 \mathrm{~mA}, 0 \text { pen Drain } \\ & \mathrm{PDN}, 10 \mathrm{~L}=1.6 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\begin{aligned} & 2.4 \\ & 2.4 \end{aligned}$ |  |  | $\begin{aligned} & \text { v } \\ & \text { v } \end{aligned}$ | $\begin{aligned} & \mathrm{DX}, \mathrm{IOH}=6 \mathrm{~mA} \\ & \mathrm{SIG}_{\mathrm{R}}, \mathrm{IOH}=0.6 \mathrm{~mA} \end{aligned}$ |
| ANALOG INTERFACE |  |  |  |  |  |  |
| $z_{1}$ | VFX Input Impedance when Sampling | 2.0 |  |  | k $\Omega$ | Resistance in Series with Approximately 70pF |
| $z_{0}$ | Output Impedance at $\mathrm{VF}_{\mathbf{R}}$ |  | 10 | 20 | $\Omega$ | $-3.1 \mathrm{~V}<\mathrm{VF}_{\mathrm{R}}<3.1 \mathrm{~V}$ |
| $\mathrm{v}_{0}$ | Output Offset Voltage at VFR | -25 |  | 25 | mV | $\mathrm{D}_{\mathrm{R}}=\mathrm{PCM}$ Zero Code, HC-5510 or Alternating $\pm 1$ Code, HC-5511 |
| IN | Analog Input Bias Current | -0.1 |  | 0.1 | $\mu \mathrm{A}$ | $V_{\text {IN }}=0 \mathrm{~V}$ |
| R1 $\times 1$ | DC Blocking Time Constant | 4.0 |  |  | ms |  |
| C1 | DC Blocking Capacitor | 0.1 |  |  | $\mu \mathrm{F}$ |  |
| R1 | Input Bias Resistor |  |  | 160 | $\mathrm{k} \Omega$ |  |
| POWER DISSIPATION |  |  |  |  |  |  |
| Icco | Standby Current, VCC |  | 0.1 | 0.4 | mA |  |
| IbBo | Standby Current, $\mathrm{V}_{\text {BB }}$ |  | 0.03 | 0.1 | mA |  |
| Icci | Operating Current, VCC |  | 4.5 | 8.0 | mA |  |
| $I_{\text {bB1 }}$ | Operating Current, $\mathrm{V}_{\mathrm{BB}}$ |  | 4.5 | 8.0 | mA |  |

A.C. Electrical Characteristics

Unless otherwise noted, the analog input is a $0 \mathrm{dBm0}, 1.02 \mathrm{kHz}$ sine wave. The digital input is a PCM bit stream generated by passing a $0 \mathrm{dBm} 0,1.02 \mathrm{kHz}$ sine wave through an ideal encoder. All output levels are $\sin \mathrm{x} / \mathrm{x}$ corrected.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Absolute Level |  |  | = |  | The nominal OdBm0 levels for the HC-5510 and HC-5511 are 1.520 Vrms and 1.525 Vrms respectively. The resulting nominal overload level is 3.096 V peak for both devices. All gain measurements for the encode and decode portions of the HC-5510/ HC-5511 are based on these nominal levels after the necessary $\sin x / x$ corrections are made. |
| $\mathrm{G}_{\text {RA }}$ | Receive Gain, Absolute | -0.125 |  | 0.125 | dB | $\mathrm{T}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}, \mathrm{~V}_{\text {BB }}=-5 \mathrm{~V}$ |
| $\mathrm{G}_{\text {RAT }}$ | Absolute Receive Gain Variation with Temperature | -0.05 |  | 0.05 | dB | $\mathrm{T}=0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ |
| Grav | Absolute Receive Gain Variation with Supply Voltage | -0.07 |  | 0.07 | dB | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\text {BB }}=-5 \mathrm{~V} \pm 5 \%$ |
| GXA | Transmit Gain, Absolute | -0.325 |  | -0.075 | dB | $\mathrm{T}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V}$ |
| GXAT | Absolute Transmit Gain Variation with Temperature | -0.05 |  | 0.05 | dB | $\mathrm{T}=0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ |
| GXAV | Absolute Transmit Gain Variation with Supply Voltage | -0.07 |  | 0.07 | dB | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\text {BB }}=-5 \mathrm{~V} \pm 5 \%$ |
| GrAL | Absolute Receive Gain Variation with Level | $\begin{aligned} & -0.3 \\ & -0.2 \\ & -0.4 \\ & -1.0 \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.2 \\ & 0.4 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ | CCITT Method 2 Relative to -10 dBm 0 OdBm0 to $3 \mathrm{dBm0}$ -40 dBm 0 to 0 OBm 0 -50 dBm 0 to $-40 \mathrm{dBm0}$ -55 dBm 0 to -50 dBm 0 |
| GXAL | Absolute Transmit Gain Variation with Level | $\begin{aligned} & -0.3 \\ & -0.2 \\ & -0.4 \\ & -1.0 \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.2 \\ & 0.4 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ | CCITT Method 2 Relative to -10 dBm 0 $0 \mathrm{dBm0}$ to $3 \mathrm{dBm0}$ -40 dBm 0 to $0 \mathrm{dBm0}$ -50 dBm 0 to -40dBm0 -55dBm0 to -50dBm0 |
| $S / D_{R}$ | Receive Signal to Distortion Ratio | $\begin{aligned} & 35 \\ & 29 \\ & 25 \end{aligned}$ |  |  | dBc dBc dBc | ```Sinusoidal Test Method Input Level -30 dBm 0 to \(0 \mathrm{dBm0}\) \(-40 \mathrm{dBm0}\) -45dBm0``` |
| S/DX | Transmit Signal to Distortion Ratio | $\begin{aligned} & 35 \\ & 29 \\ & 25 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{dBC} \\ & \mathrm{dBc} \\ & \mathrm{dBC} \end{aligned}$ | Sinusoidal Test Method Input Level -30 dBm 0 to $0 \mathrm{dBm0}$ <br> -40dBm0 <br> -45dBm0 |
| $N_{R}$ | Receive Idle Channel Noise |  |  | $\begin{gathered} 6 \\ -84 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { dBnrc0 } \\ & \text { dBm0p } \end{aligned}$ | $\begin{aligned} & D_{R}=\text { Steady State PCM Code } \\ & \text { HC }-5510 \\ & \text { HC-5511 } \\ & \hline \end{aligned}$ |
| $\mathrm{N}_{\mathrm{X}}$ | Transmit Idle Channel Noise |  |  | $\begin{gathered} 13 \\ -67 \end{gathered}$ | $\begin{aligned} & \text { dBrnc0 } \\ & \text { dBm0p } \end{aligned}$ | $\begin{aligned} & H C-5510, V F_{X}=O V \text { (no signaling) } \\ & H C-5511, V F_{X}=O V \end{aligned}$ |
| $\mathrm{HD}_{\mathrm{R}}$ | Receive Harmonic Distortion |  |  | -47 | dB | 2nd or 3rd Harmonic |
| HDX | Transmit Harmonic Distortion |  |  | -47 | dB | 2nd or 3rd Harmonic |
| $\mathrm{PPSR}_{\mathrm{R}}$ | Positive Power Supply Rejection, Receive | 40 |  |  | dB | $\begin{aligned} & D_{R}=\text { Steady PCM Code }, V_{C C}= \\ & 5.0 V_{D C}+200 \mathrm{mV} \text { rms }, f=1.02 \mathrm{kHz} \end{aligned}$ |
| PPSRX | Positive Power Supply Rejection, Transmit | 50 |  |  | dB | $\begin{aligned} & \text { Input Level }=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V} D \mathrm{DC} \\ & +200 \mathrm{mVrms}, f=1.02 \mathrm{kHz} \end{aligned}$ |
| NPSR ${ }_{R}$ | Negative Power Supply Rejection, Receive | 45 |  |  | dB | $\begin{aligned} & \mathrm{D}_{\mathrm{R}}=\text { Steady PCM Code, } \mathrm{V}_{\mathrm{BB}}= \\ & -5.0 \mathrm{~V}_{\mathrm{DC}}+200 \mathrm{mVrms}, \mathrm{f}=1.02 \mathrm{kHz} \end{aligned}$ |
| NPSRX | Negative Power Supply Rejection Transmit | 50 |  |  | dB | $\begin{aligned} & \text { Input Level }=0 \mathrm{~V}, V_{B B}=-5.0 V_{D C} \\ & +200 \mathrm{mV} \text { Vms, } f=1.02 \mathrm{kHz} \end{aligned}$ |
| CTXR | Transmit to Receive Crosstalk |  |  | -75 | dB | $\mathrm{D}_{\mathrm{R}}=$ Steady PCM Code |
| CTRX $^{\text {P }}$ | Receive to Transmit Crosstalk |  |  | $\begin{array}{r} -70 \\ -65 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ | $\begin{aligned} & \text { Transmit Input Level }=0 \mathrm{~V} \\ & \text { HC-5510 } \\ & \text { HC-5511 } \end{aligned}$ |

## Timing Specifications

Unless otherwise noted, $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5.0 \pm 5 \%$. All digital signals are referenced to GNDD and measured at $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\text {IH }}$ levels as indicated in the timing waveforms.

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tPC | Period of Clock | 485 |  |  | ns | $\mathrm{CLK}_{\mathrm{C}}, \mathrm{CLK}_{\mathrm{R}}, \mathrm{CLK} \mathrm{X}$ |
| tra, tFC | Rise and Fall Time of Clock |  |  | 30 | ns | CLK $_{\text {c }}$, CLK $_{\text {R }}, \mathrm{CLKX}$ |
| tWCH | Width of Clock High | 165 |  |  | ns | CLKC, CLKR, CLKX |
| tWCL | Width of Clock Low | 165 |  |  | ns | CLKC, CLKR, CLKX |
| tA/D | A/D Conversion Time |  |  | 16 | Time Slots | From End of Encoder Time Slot to Completion of Conversion |
| tD/A | D/A Conversion Time |  |  | 2 | Time Slots | From End of Decoder Time Slot to Transition of $V F_{R}$ |
| tSDC | Set-Up Time, $\mathrm{D}_{\mathrm{C}}$ to CLKC | 100 |  |  | ns |  |
| thDC | Hold Time, CLKC to DC | 100 |  |  | ns |  |
| tSFC | Set-Up Time, FSX or CLKX | 100 |  |  | ns |  |
| thFX | Hold Time, CLKx to FSx | 100 |  |  | ns |  |
| tozX | Delay Time to Enable DX on TS Entry | 25 |  | 125 | ns | $C_{L}=150 \mathrm{pF}$ |
| tDDX | Delay Time, CLKX to DX |  |  | 125 | ns | $C_{L}=150 \mathrm{pF}$ |
| tDXZ | Delay Time, Dx to High Impedance State on TS Exit | 50 |  | 165 | ns | $C_{L}=0 \mathrm{pF}$ |
| tDTSL | Delay to $\overline{\mathrm{TS}} \mathrm{X}$ Low | 30 |  | 185 | ns | $0 \leq \mathrm{C}_{\mathrm{L}} \leq 150 \mathrm{pF}$ |
| tDTSH | Delay to $\overline{\mathrm{TS}} \mathrm{X} \mathbf{O f f}$ | 30 |  | 185 | ns | $C_{L}=0 p F$ |
| tss $x$ | Set-Up Time, SIGX to CLKX | 100 |  |  | ns |  |
| thSX | Hold Time, CLKX to SIGX | 100 |  |  | ns |  |
| tSFR | Set-Up Time, FSR to CLK ${ }_{\text {R }}$ | 100 |  |  | ns |  |
| thFR | Hold Time, $\mathrm{CLK}_{\mathrm{R}}$ to $\mathrm{FS}_{\mathrm{R}}$ | 100 |  |  | ns |  |
| tSDR | Set-Up Time, $\mathrm{D}_{\text {R }}$ to $\mathrm{CLK}_{\mathrm{R}}$ | 40 |  |  | ns |  |
| thDR | Hold Time, CLK ${ }_{\text {R }}$ to $\mathrm{D}_{\mathrm{R}}$ | 30 |  |  | ns |  |
| tDSR | Delay Time, CLK $_{R}$ to SIG $_{\text {R }}$ |  |  | 300 | ns | $C_{L}=100 \mathrm{pF}$ |

HC-5510 Pin Assignments

| PIN NO. | SYMBOL | DESCRIPTION |
| :---: | :---: | :---: |
| 1 | SC1 | Internally connected to GNDA. |
| 2 | SC2 | Connects VFX to an external sample / hold capacitor if fitted for use with pin compatible NMOS CODEC. Insures gain compatibility. |
| 3 | VFX | Analog input to the encoder. This signal will be sampled at the end of the encoder time slot and the resulting PCM code will be shifted out during the subsequent encode time slot. |
| 4 | NC | Unused |
| 5 | GNDA | Analog ground. All analog signals are referenced to this pin. Must be same potential as GNDD. |
| 6 | SIGR | Receive signaling bit output. During receive signaling frames the least significant (last) bit shifted into $D_{R}$ is internally latched and appears at this output-SIG $\mathrm{G}_{\mathrm{R}}$ will then remain valid until changed during a subsequent receive signaling frame or reset by a power-down command. |
| 7 | NC | Unused |
| 8 | DR | Serial PCM data input to the decoder. During the decoder time slot, PCM data is shifted into $D_{R}$, most significant bit first, on the falling edge of CLK R . |
| 9 | PDN | TTL output level which goes high when the CODEC is in the power-down mode. May be used to power-down other circuits associated with the PCM channel. Can be wire ANDed with other PDN outputs. |
| 10 | VFR | Analog output from the decoder. The decoder sample and hold amplifier is updated approximately $15 \mu \mathrm{~s}$ after the end of the decode time slot. |
| 11 | NC | Unused |
| 12 | NC | Unused |
| 13 | GNDD | Digital ground. All digital levels are referenced to this pin. Must be same potential as GNDA. |
| 14 | DX | Serial PCM "Three-State" output from the encoder. During the encoder time slot, the PCM code for the previous sample of VFX is shifted out, most significant bit first, on the rising edge of CLKX. |
| 15 | $\overline{\mathrm{TS}} \mathrm{X}$ | Time slot output. This TTL compatible open-drain output pulses low during the encoder time slot. May be used to enable external "Three-State" bus drivers if highly capacitive loads must be driven. Can be wire ANDed with other $\overline{T S} X$ outputs. |
| 16 | VCC | $5 \mathrm{~V}( \pm 5 \%)$ input. |
| 17 | CLK $_{\text {R }}$ | Master decoder clock input used to shift in the PCM data on $D_{R}$ and to operate the decoder sequencer. May operate at $1.536 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 2.048 MHz . May be asynchronous with CLKX or CLKC. |
| 18 | $\mathrm{FS}_{\mathrm{R}}$ | Decoder frame sync pulse. Normally occurring at an 8 kHz rate, this pulse is nominally one CLK R cycle wide. Extending the width of $F_{R}$ to two or more cycles of CLK $_{R}$ signifies a receive signaling frame. |
| 19 | CLKX | Master encoder clock input used to shift out the PCM data on $D X$ and to operate the encoder sequencer. May operate at $1.536 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 2.048 MHz . May be asynchronous with $\mathrm{CLK}_{\mathrm{R}}$ or CLKC. |
| 20 | FSX | Encoder frame sync pulse. Normally occurring at an 8 kHz rate, this pulse is nominally one CLKX cycle wide. Extending the width of FSX to two or more cycles of CLKX signifies a transmit signaling frame. |
| 21 | SIGX | Transmit signaling input. During a transmit signaling frame, the signal at SIGX is shifted out of $D_{X}$ in place of the least significant (last) bit of PCM data. |
| 22 | $V_{B B}$ | $-5 \mathrm{~V}( \pm 5 \%)$ input. |
| 23 | DC | Serial control data input. Serial data on $\mathrm{D}_{\mathrm{C}}$ is shifted into the CODEC on the falling edge of CLKC. In the fixed time slot mode, $\mathrm{D}_{\mathrm{C}}$ doubles as a power-down input. |
| 24 | CLKC | Control clock input used to shift serial control data into DC. CLKC must pulse 8 times during a period of time less than or equal to one frame time, although the 8 pulses may overlap a frame boundary. CLKC need not be synchronous with CLKX or CLK R. Connecting CLK $C$ continuously high places the HC-5510/HC-5511 into the fixed time slot mode. |

## HC－5511 Pin Assignments

| PIN NO． | SYMBOL | DESCRIPTION |
| :---: | :---: | :---: |
| 1 | SC1 | Internally connected to GNDA． |
| 2 | SC2 | Connects VFX to an external sample／hold capacitor if fitted for use with pin compatible NMOS CODEC．Insures gain compatibility． |
| 3 | VFX | Analog input to the encoder．This signal will be sampled at the end of the encoder time slot and the resulting PCM code will be shifted out during the subsequent encode time slot． |
| 4 | NC | Unused |
| 5 | GNDA | Analog ground．All analog signals are referenced to this pin．Must be same potential as GNDD． |
| 6 | NC | Unused |
| 7 | DR | Serial PCM data input to the decoder．During the decoder time slot，PCM data is shifted into DR， most significant bit first，on the falling edge of CLK $R_{R}$ ． |
| 8 | PDN | Open drain output which turns off when the CODEC is in the power－down mode． May be used to power－down other circuits associated with the PCM channel．Can be wire ANDed with other PDN outputs． |
| 9 | VFR | Analog output from the decoder．The decoder sample and hold amplifier is updated approximately $15 \mu \mathrm{~s}$ after the end of the decode time slot． |
| 10 | NC | Unused |
| 11 | NC | Unused |
| 12 | GNDD | Digital ground．All digital levels are referenced to this pin．Must be same potential as GNDA． |
| 13 | DX | Serial PCM＂Three－State＂output from the encoder．During the encoder time slot，the PCM code for the previous sample of VFX is shifted out，most signficant bit first，on the rising edge of CLKX． |
| 14 | $\overline{\mathrm{TS}} \mathrm{X}$ | Time slot output．This TTL compatible open－drain output pulses low during the encoder time slot． May be used to enable external＂Three－State＂bus drivers if highly capacitive loads must be driven． Can be wire ANDed with other TSX outputs． |
| 15 | VCC | $5 \mathrm{~V}( \pm 5 \%)$ input． |
| 16 | CLK $_{\text {R }}$ | Master decoder clock input used to shift in the PCM data on $\mathrm{D}_{\mathrm{R}}$ and to operate the decoder sequencer． May operate at $1.536 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 2.048 MHz ．May be asynchronous with CLKX or CLKC． |
| 17 | $\mathrm{FS}_{\mathrm{R}}$ | Decoder frame sync pulse．Normally occurring at an 8 kHz rate，this pulse is nominally one CLK $\mathrm{R}_{\mathrm{R}}$ cycle wide． |
| 18 | CLKX | Master encoder clock input used to shift out the PCM data on DX and to operate the encoder sequencer． May operate at $1.536 \mathrm{MHz}, 1.544 \mathrm{MHz}$ ，or 2.048 MHz ．May be asynchronous with CLKR or CLKC． |
| 19 | FSX | Encoder frame sync pulse．Normally occurring at an 8 kHz rate，this pulse is nominally one CLKX cycle wide． |
| 20 | VBB | －5V（ $\pm 5 \%$ ）input． |
| 21 | DC | Serial control data input．Serial data on $D_{C}$ is shifted into the CODEC on the falling edge of CLKC． In the fixed time slot mode， $\mathrm{D}_{\mathrm{C}}$ doubles as a power－down input． |
| 22 | CLKC | Control clock input used to shift serial control data into DC．CLKC must pulse 8 times during a period of time less than or equal to one frame time，although the 8 pulses may overlap a frame boundary． CLK $C$ need not be synchronous with CLKX or CLKR．Connecting CLKC continuously high places the HC－5510／HC－5511 into the fixed time slot mode． |

## Timing Waveforms



## Pinouts

TOP VIEW


TOP VIEW


## Functional Description

Power-Up
Upon application of power, internal circuitry initializes the CODEC and places it into the power-down mode. No sequencing of 5 V or -5 V is required. In the power-down mode, all nonessential circuits are deactivated, the"Three-State" PCM data output $D_{X}$ is placed in the high impedance state and the receive signaling output of the HC-5510, SIG ${ }_{R}$, is reset to logical zero. Once in the power-down mode, the method of activating the HC-5510/5511 depends on the chosen mode of operation, time slot assignment or fixed time slot.

## Time Slot Assignment Mode

The time slot assignment mode of operation is selected by maintaining CLKC in a normally low state. The state of the CODEC is updated by pulsing CLK $C$ eight times within a period of $125 \mu \mathrm{~s}$ or less. The falling edge of each clock pulse shifts the data on the $\mathrm{D}_{\mathrm{C}}$ input into the CODEC. The first two control bits determine if the subsequent control bits $\mathrm{B} 3-\mathrm{B} 8$ are to specify the time slot for the encoder ( $B 1=0$ ), the decoder ( $B 2=0$ ) or both ( $B 1$ and $B 2=0$ ) or if the CODEC is to be placed into the power-down mode ( $B 1$ and $B 2=1$ ). The desired action will take place upon the occurrence of the second frame sync pulse following the first pulse of CLKC. Assigning a time slot to either the encoder or decoder will automatically powerup the entire CODEC circuit. The $\mathrm{DX}_{\mathrm{X}}$ output and $\mathrm{D}_{\mathrm{R}}$ input, however, will be inhibited for one additional frame to allow the analog circuitry time to stabilize. If separate time slots are to be assigned to the encoder and the decoder, the encoder time slot should be assigned first. This is necessary because up to four frames are required to assign both time slots separately, but only three frames are necessary to activate the $D \mathrm{X}$ output. If the encode time slot has not been updated, the PCM data will appear at the output pin during the previously assigned time slot which may now be assigned to another CODEC.

## Fixed Time Slot Mode

There are several ways in which the HC-5510/5511 may operate in the fixed time slot mode. The first and easiest method is to leave CLKC disconnected or to connect CLKC to $\mathrm{V}_{\mathrm{CC}}$. In this situation, $\mathrm{D}_{\mathrm{C}}$ behaves as a power-down input. When $\mathrm{D}_{\mathrm{C}}$ goes low, both encode and decode time slots are set to one on the second subsequent frame sync pulse. Time slot one corresponds to the eight CLKX or CLK $\mathrm{R}_{\mathrm{R}}$ cycles starting one cycle from the nominal leading edge of $\mathrm{FSX}_{X}$ or $\mathrm{FS}_{\mathrm{R}}$ respectively. As in the time slot assignment mode, the $\mathrm{DX}_{\mathrm{X}}$ output is inhibited for one additional frame after the circuit is powered up. A logical " 1 " on DC powers the CODEC down on the second subsequent FSX pulse.

A second fixed time slot method is to operate CLK $C$ continulously. Placing a " 1 " on $D_{C}$ will then cause the serial control register to fill up with ones. With B1 and B2 equal to " 1 " the CODEC will power-down. Placing a " 0 " on DC will cause the serial control register to fill up with zeroes, assigning time slot one to both the encoder and decoder and powering up the device. One important restriction with this method of operation is that the rising transition of $D_{C}$ must occur at least 8 cycles of CLKC prior to FSX. If this restriction is not followed, it is possible that on the frame prior to power-down, the encoder
could be assigned to an incorrect time slot (e.g., 1, 3, 7, 15 or 31), resulting in a possible PCM bus conflict.

## Serial Control Port

When the HC-5510/HC-5511 is operated in the time slot assignment mode or the fixed time slot mode with continuous clock, the data on $\mathrm{D}_{\mathrm{C}}$ is shifted into the serial control register, bit 1 first. In the time slot assignment mode, depending on B1 and B2, the data in the RCV or XMT time slot registers is updated at the second FSR $_{\text {R }}$ or FSX pulse after the first CLK $_{\text {C pulse, or the }}$ CODEC is powered down. In the continuous clock fixed time slot mode, the CODEC is powered up or down at every second $\mathrm{FS}_{\mathrm{R}}$ or $\mathrm{FSX}_{\mathrm{X}}$ pulse. The control register data is interpreted as follows:

| B1 | B2 | ACTION |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Assign Time Slot to Encoder and Decoder <br> Assign Time Slot to Encoder <br> Assign Time Slot to Decoder <br> Power-Down CODEC |  |  |  |  |
| 0 | 1 |  |  |  |  |  |
| 1 | 0 |  |  |  |  |  |
| 1 | 1 |  |  |  |  |  |
| B3 | B4 | B5 | B6 | B7 | B8 | TIME SLOT |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 0 | 0 | 0 | 1 | 2 |
| 0 | 0 | 0 | 0 | 1 | 0 | 3 |
| 0 | 0 | 0 | 0 | 1 | 1 | 4 |
| - | - | . | - | - | - | - |
|  | - | - | - | - |  | - |
| 1 | 1 | 1 | 1 | 1 | 0 | 63 |
| 1 | 1 | 1 | 1 | 1 | 1 | 64 |

During the power-down command, bits 3 through 8 are ignored. Note that with 64 possible time slot assignments it is frequently possible to assign a time slot which does not exist. This can be useful to disable an encoder or decoder without powering down the CODEC.

## Signaling

The HC-5510 $\mu$-law CODEC contains circuitry to insert and extract signaling information for the PCM data. The transmit signaling frame is signified by widening the FSX pulse from one cycle of CLKX to two or more cycles.

When this occurs, the data present on the SIGX input at the eighth clock pulse of the encode time slot is inserted into the last bit of the PCM data stream. A receive signaling frame is indicated in a similar fashion by widening the $\mathrm{FS}_{\mathrm{R}}$ pulse to two or more cycles of CLKR.

During a receive signaling frame, the last PCM bit shifted in is latched into a flip-flop and appears at the SIGR output. This output will remain unchanged until the next signaling frame, until a power-down is executed or until power is removed from the device. Since the least significant bit of the PCM data is lost during a signaling frame, the decoder interprets the bit as a " $1 / 2$ " (i.e., half way between a " 0 " and a " 1 "). This minimizes the noise and distortion due to the signaling.

## Functional Description (Continued)

## Encoding Delay

The encoding process begins immediately at the end of the encode time slot and is concluded no later than 17 time slots later. In normal applications, this PCM data is not shifted out until the next time slot $125 \mu$ s later, resulting in an encoding delay of $125 \mu \mathrm{~s}$. In some applications it is possible to operate the CODEC at a higher frame rate to reduce this delay. With a 2.048 MHz clock, the $\mathrm{FS}_{\mathrm{X}}$ rate could be increased to 15 kHz , reducing the delay from $125 \mu \mathrm{~s}$ to $67 \mu \mathrm{~s}$.

## Decoding Delay

The decoding process begins immediately after the end of the decoder time slot. The output of the decoder sample and
hold amplifier is updated 28 CLK $_{R}$ cycles later. The decoding delay is therefore approximately 28 clock cycles plus one half of a frame time or $81 \mu$ s for a 1.544 MHz system with an 8 kHz frame rate or $76 \mu \mathrm{~s}$ for a 2.048 MHz system with an 8 kHz frame rate. Again, for some applications the frame rate could be increased to reduce this delay.

## Typical Application

A typical application of the HC-5510/11 used in conjunction with the HC-5512/12A PCM filter is shown. The values of resistor R1 and DC blocking capacitor C1, are noncritical. The capacitor value should exceed $0.1 \mu \mathrm{~F}, \mathrm{R} 1$ should be less than $160 \mathrm{k} \Omega$, and the product $\mathrm{R} 1 \times \mathrm{C} 1$ should exceed 4 ms .

## Typical Application



The power supply decoupling capacitors should be $0.1 \mu \mathrm{~F}$. In order to take advantage of the excellent noise performance of the HC-5510/HC5511/HC-5512, care must be taken in board layout to prevent coupling of digital noise into the sensitive analog lines. The above application is configured for a fixed time slot mode of operation.

* The external sample/hold capacitor required for use with pin-compatible NMOS CODECs introduces attenuation due to the capacitive divider formed with C1. The SC pins connect VFX to this sample/hold capacitor (via a $300 \Omega$ resistor) to ensure gain compatibility. The HC-5510/11 itself does not require an external sample/hold capacitor.
** For use with Monolithic Slics, such as HC-5502A; HC-5504 and HC-5508. The output may be taken directly at VF $\mathrm{R}_{\mathrm{R}}$.


## FEATURES

- EXCEEDS ALL D3/D4 AND CCITT SPECIFICATIONS
- +5V, -5 V POWER SUPPLIES
- LOW POWER CONSUMPTION:

45 mW ( $600 \Omega 0 \mathrm{dBm}$ LOAD)
30 mW (POWER AMPS DISABLED)

- POWER DOWN MODE: 0.5 mW
- 20dB GAIN ADJUST RANGE
- NO EXTERNAL ANTI-ALIASING COMPONENTS
- SIN $x / x$ CORRECTION IN RECEIVE FILTER
- $50 / 60 \mathrm{~Hz}$ REJECTION IN TRANSMIT FILTER
- TTL AND CMOS COMPATIBLE LOGIC
- ALL INPUTS PROTECTED AGAINST STATIC DISCHARGE DUE TO HANDLING


## PINOUT

DUAL-IN-LINE PACKAGE
TOP VIEW


## DESCRIPTION

The HC-5512/HC-5512A filter is a monolithic circuit containing both transmit and receive filters specifically designed for PCM CODEC filtering applications in 8 kHz sampled systems.

The filter is manufactured using double-poly silicon gate CMOS technology. Switched capacitor integrators are used to simulate classical LC ladder filters which exhibit low component sensitivity.

## TRANSMIT FILTER STAGE

The transmit filter is a fifth order elliptic low pass filter in series with a fourth order Chebyshev high pass filter. It provides a flat response in the passband and rejection of signals below 200 Hz and above 3.4 kHz .

## RECEIVE FILTER STAGE

The receive filter is a fifth order elliptic low pass filter designed to reconstruct the voice signal from the decoded/demultiplexed signal which, as a result of the sampling process, is a stairstep signal having the inherent sin $x / x$ frequency response. The receive filter approximates the function required to compensate for the degraded frequency response and restore the flat passband response.

FIGURE 1

## FUNCTIONAL DIAGRAM



## ABSOLUTE MAXIMUM RATINGS

Supply Voltages<br>Power Dissipation<br>Input Voltage<br>Output Short-Circuit Duration<br>Operating Temperature Range<br>Storage Temperature $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$<br>Lead Temperature (Soldering, 10 seconds)

$\pm 7 \mathrm{~V}$
$\pm 7 \mathrm{~V}$
Continuous
$300^{\circ} \mathrm{C}$

## DC ELECTRICAL CHARACTERISTICS

Unless otherwise noted, $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{C}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V} \pm 5 \%$, clock frequency is 1.544 MHz . Typical parameters are specified at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V}$. Digital interface voltages measured with respect to digital ground, GNDD. Analog voltages measured with respect to analog ground, GNDA.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER DISSIPATION |  |  |  |  |  |  |
| ${ }^{\text {ccoo }}$ | $\mathrm{V}_{\mathrm{CC}}$ Standby Current | PDN $=\mathrm{V}_{\mathrm{DD}}$, Power Down Mode |  | 50 | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{BBO}}$ | $\mathrm{V}_{\mathrm{BB}}$ Standby Current | PDN $=\mathrm{V}_{\mathrm{DD}}$, Power Down Mode |  | 50 | 100 | $\mu \mathrm{A}$ |
| ${ }^{\text {CCO }}$ | $\mathrm{V}_{\mathrm{CC}}$ Operating Current | PWRI $=\mathrm{V}_{\text {BB }}$, Power Amp Inactive |  | 3.0 | 4.0 | mA |
| $\mathrm{I}_{\mathrm{BB} 1}$ | $V_{B B}$ Operating Current | PWRI $=\mathrm{V}_{\text {BB }}$, Power Amp Inactive |  | 3.0 | 4.0 | mA |
| ${ }^{\text {C CC2 }}$ | $V_{C C}$ Operating Current | Note 1 |  | 4.6 | 6.4 | mA |
| $\mathrm{I}_{\mathrm{BB} 2}$ | $\mathrm{V}_{\mathrm{BB}}$ Operating Current | Note 1 |  | 4.6 | 6.4 | mA |

DIGITAL INTERFACE

| I inc | Input Current, CLK | $\mathrm{V}_{\mathrm{BB}} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ | -10 | 10 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IINP | Input Current, PDN | $V_{B B} \leq V_{\text {IN }} \leq V_{C C}$ | - 100 |  | ${ }_{\mu} \mathrm{A}$ |
| $\mathrm{I}_{\text {INO }}$ | Input Current, CLK0 | $\mathrm{V}_{\mathrm{BB}} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}-0.5 \mathrm{~V}$ | - 10 | -0.1 | ${ }_{\mu} \mathrm{A}$ |
| $V_{\text {IL }}$ | Input Low Voltage, CLK, PDN |  | 0 | 0.8 | V |
| $V_{\text {IH }}$ | Input High Voltage, CLK, PDN |  | 2.2 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $V_{\text {ILO }}$ | Input Low Voltage, CLKO |  | $\mathrm{V}_{B B}$ | $\mathrm{V}_{\mathrm{BB}}+0.5$ | V |
| $V_{110}$ | Input Intermediate Voltage, CLK0 |  | -0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH} 0}$ | Input High Voltage, CLK0 |  | $\mathrm{V}_{C C}-0.5$ | $\mathrm{V}_{\mathrm{CC}}$ | V |

TRANSMIT INPUT OP AMP

| $\left\|B_{x}\right\|$ | Input Leakage Current, $\mathrm{VF}_{\mathrm{x}}$ I | $\mathrm{V}_{\mathrm{BB}} \leq \mathrm{VF} \mathrm{F}_{\mathrm{X}} \mathrm{I} \leq \mathrm{V}_{\mathrm{CC}}$ | -100 |  | 100 | nA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RIX ${ }^{1}$ | Input Resistance, $\mathrm{VF}_{\mathrm{x}} \mathrm{I}$ | $\mathrm{V}_{\mathrm{BB}} \leq \mathrm{VF}_{\mathrm{X}} \mathrm{I} \leq \mathrm{V}_{\mathrm{CC}}$ | 10 |  |  | M $\Omega$ |
| VOS $^{1} 1$ | Input Offset Voltage, $\mathrm{VF}_{x} \mathrm{I}$ | $-2.5 \mathrm{~V} \leq \mathrm{V}_{1 \mathrm{~N}} \leq+2.5 \mathrm{~V}$ | -20 |  | 20 | mV |
| $V_{\text {CM }}$ | Common-Mode Range, $\mathrm{VF}_{\mathrm{x}} \mathrm{l}$ |  | -2.5 |  | 2.5 | $\checkmark$ |
| CMRR | Common-Mode Rejection Ratio | $-2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq 2.5 \mathrm{~V}$ | 60 |  |  | dB |
| PSRR | Power Supply Rejection of $\mathrm{V}_{\mathrm{CC}}$ or $V_{B B}$ |  | 60 |  |  | dB |
| $\mathrm{R}_{\text {OL }}$ | Open Loop Output Resistance, $\mathrm{GS}_{\mathrm{x}}$ |  |  | 1 |  | k $\Omega$ |
| $\mathrm{R}_{\mathrm{L}}$ | Minimum Load Resistance, $\mathrm{GS}_{\mathrm{x}}$ |  | 10 |  |  | k $\Omega$ |
| $\mathrm{C}_{\mathrm{L}}$ | Maximum Load Capacitance, $\mathrm{GS}_{\mathrm{x}}$ |  |  |  | 100 | pF |
| $\mathrm{VO}_{\mathrm{x}} \mathrm{I}$ | Output Voltage Swing, GS ${ }_{\text {x }}$ | $R_{L} \geq 10 \mathrm{k}$ | $\pm 2.5$ |  |  | V |
| $A_{\text {Vol }}$ | Open Loop Voltage Gain, $\mathrm{GS}_{\mathrm{x}}$ | $\mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k}$ | 5,000 |  |  | V/V |
| $\mathrm{F}_{\mathrm{c}}$ | Open Loop Unity Gain Bandwidth, GS ${ }_{x}$ |  |  | 2 |  | MHz |

## AC ELECTRICAL CHARACTERISTICS

Unless otherwise specified, $\mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. All parameters are specified for a signal level of 0 dBmO at 1 kHz . The $0 \mathrm{dBm0}$ level is assumed to be 1.54 Vrms measured at the output of the transmit or receive filter.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TRANSMIT FILTER (Transmit filter input op amp set to the non-inverting unity gain mode, with VF $\mathbf{x} 1=1.09$ Vrms unless otherwise noted.) |  |  |  |  |  |  |
| RL ${ }_{\text {x }}$ | Minimum Load Resistance, $\mathrm{VF}_{\mathrm{x}} \mathrm{O}$ | $-3.2 \mathrm{~V}<\mathrm{V}_{\text {OUT }}<3.2 \mathrm{~V}$ | 10 | 1 | 100 | k $\Omega$ |
| $C L_{x}$ | Load Capacitance, VF $\mathrm{X}_{\mathrm{X}} \mathrm{O}$ |  |  |  |  | pF |
| $\mathrm{RO}_{\mathrm{x}}$ | Output Resistance, VF ${ }_{\text {x }} \mathrm{O}$ |  |  |  | 3 | $\Omega$ |
| PSRR1 | $\mathrm{V}_{\mathrm{CC}}$ Power Supply Rejection, $\mathrm{VF}_{\mathrm{x}} \mathrm{O}$ | $\mathrm{f}=1 \mathrm{kHz}, V F_{\mathrm{x}} \mathrm{I}+=0 \mathrm{Vrms}$ | 30 |  |  | dB |
| PSRR2 | $\mathrm{V}_{\mathrm{BB}}$ Power Supply Rejection, $\mathrm{VF}_{\mathrm{x}} \mathrm{O}$ | Same as Above | 35 |  |  | dB |
| GA ${ }_{\text {x }}$ | Absolute Gain | $\mathrm{f}=1 \mathrm{kHz}(\mathrm{HC}-5512 \mathrm{~A})$ | 2.9 | 3.0 | 3.1 | dB |
|  |  | $f=1 \mathrm{kHz}(\mathrm{HC}-5512)$ | 2.875 | 3.0 | 3.125 | dB |
| $\mathrm{GR}_{\mathrm{x}}$ | Gain Relative to $\mathrm{GA}_{\mathrm{x}}$ | Below 50 Hz |  |  | -35 | dB |
|  |  | 50 Hz |  | -41 | -35 | dB |
|  |  | 60 Hz |  | -35 | -30 | dB |
|  |  | 200 Hz (HC-5512A) | -1.5 |  | 0 | dB |
|  |  | 200 Hz (HC-5512) | -1.5 |  | 0.05 | dB |
|  |  | 300 Hz to 3 kHz (HC-5512A) | -0.125 |  | 0.125 | dB |
|  |  | 300 Hz to 3 kHz ( $\mathrm{HC}-5512$ ) | -0.15 |  | 0.15 | dB |
|  |  | 3.3 kHz | -0.35 |  | 0.03 | dB |
|  |  | 3.4 kHz | -0.70 |  | -0.1 | dB |
|  |  | 4.0 kHz |  | - 15 | -14 | dB |
|  |  | 4.6 kHz and Above |  |  | -32 | dB |
| $D A_{x}$ | Absolute Delay at 1 kHz |  |  |  | 230 | $\mu \mathrm{S}$ |
| $D D_{x}$ | Differential Envelope Delay from 1 kHz to 2.6 kHz |  |  |  | 60 | $\mu \mathrm{S}$ |
| $D P_{x} 1$ | Single Frequency Distortion Products |  |  |  | -48 | dB |
| DP ${ }^{2}$ | Distortion at Maximum•Signal Level | $0.16 \mathrm{Vrms}, 1 \mathrm{kHz}$ Signal Applied to $V F_{X} I+$, Gain $=20 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ |  |  | -45 | dB |
| $N C_{x}{ }^{1}$ | Total C Message Noise at $V \mathrm{~F}_{\mathrm{x}} \mathrm{O}$ |  |  | 2 | 5 | dBrnc0 |
| $N C_{x} 2$ | Total C Message Noise at $\mathrm{VF}_{\mathrm{x}} \mathrm{O}$ | Gain Setting Op Amp at 20 dB , Non-Inverting, Note 3 $T_{A}=0^{\circ} \mathrm{C} \text { to } 70^{\circ} \mathrm{C}$ |  | 3 | 6 | dBrnc0 |
| $\mathrm{GA}_{\mathrm{x}}{ }^{\text {T }}$ | Temperature Coefficient of 1 kHz Gain |  |  | 0.0004 |  | $\mathrm{dB} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{GA}_{\mathrm{x}} \mathrm{S}$ | Supply Voltage Coefficient of 1 kHz Gain | $\begin{aligned} & V_{C C}=5.0 \mathrm{~V} \pm 5 \% \\ & V_{B B}=-5.0 \mathrm{~V} \pm 5 \% \end{aligned}$ |  | 0.01 |  | $d B / V$ |
| $C T_{R X}$ | Crosstalk, Receive to Transmit $20 \log \frac{V F_{x} O}{V F_{R} O}$ | Receive Filter Output $=2.2 \mathrm{Vrms}$ $V F_{x} I+=0 \mathrm{Vrms}, \mathrm{f}=0.2 \mathrm{kHz}$ to 3.4 kHz Measure $\mathrm{VF}_{\mathrm{x}} \mathrm{O}$ |  |  | -70 | dB |
| $\mathrm{GR}_{\mathrm{x}} \mathrm{L}$ | Gaintracking Relative to GA ${ }_{\text {x }}$ | $\begin{aligned} & \text { Output Level }=+3 \mathrm{dBm0} \\ & +2 \mathrm{dBm0} \text { to }-40 \mathrm{dBm0} \\ & -40 \mathrm{dBm0} \text { to }-55 \mathrm{dBm0} \end{aligned}$ | $\begin{gathered} -0.1 \\ -0.05 \\ -0.1 \end{gathered}$ |  | $\begin{gathered} 0.1 \\ 0.05 \\ 0.1 \end{gathered}$ | dB <br> dB <br> dB |

## AC ELECTRICAL CHARACTERISTICS (Continued)

Unless otherwise specified, $T_{A}=25^{\circ} \mathrm{C}$. All parameters are specified for a signal level of $0 \mathrm{dBm0}$ at 1 kHz . The 0 dBmO level is assumed to be 1.54 Vrms measured at the output of the transmit or receive filter.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |

RECEIVE FILTER (Unless otherwise noted, the receive filter is preceded by a $\sin x / x$ filter with an input signal level of 1.54 Vrms.)

| $1 \mathrm{~B}_{\mathrm{R}}$ | Input Leakage Current, $\mathrm{VF}_{\mathrm{R}} \mathrm{I}$ | $-3.2 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 3.2 \mathrm{~V}$ | -100 |  | 100 | nA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $R I_{R}$ | Input Resistance, $\mathrm{VF}_{\mathrm{R}} \mathrm{l}$ | . | 10 |  |  | $\mathrm{M} \Omega$ |
| $\mathrm{RO}_{\mathrm{R}}$ | Output Resistance, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  |  | 1 | 3 | $\Omega$ |
| $C L_{R}$ | Load Capacitance, $V F_{R} \mathrm{O}$ |  |  |  | 100 | pF |
| $\mathrm{RL}_{\mathrm{R}}$ | Load Resistance, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  | 10 |  |  | k $\Omega$ |
| PSRR3 | Power Supply Rejection of $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{BB}}, \mathrm{VF}_{\mathrm{R}} \mathrm{O}$ | $V F_{\text {R }}$ Connected to GNDA $f=1 \mathrm{kHz}$ | 35 |  |  | dB |
| $\operatorname{VOS}_{R} \mathrm{O}$ | Output DC Offset, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ | VF $\mathrm{F}_{\mathrm{R}} \mathrm{l}$ Connected to GNDA | -200 |  | 200 | mV |
| $\mathrm{GA}_{\mathrm{R}}$ | Absolute Gain | $\begin{aligned} & f=1 \mathrm{kHz}(H C-5512 A) \\ & f=1 \mathrm{kHz}(H C-5512) \end{aligned}$ | -0.1 -0.125 | 0 0 | 0.1 0.125 | $\mathrm{dB}$ $\mathrm{dB}$ |
| $\mathrm{GR}_{\mathrm{R}}$ | Gain Relative to Gain at 1 kHz | Below 300 Hz |  |  | 0.125 | dB |
|  |  | 300 Hz to 3.0 kHz (HC-5512A) | -0.125 |  | 0.125 | dB |
|  |  | 300 Hz to $3.0 \mathrm{kHz}(\mathrm{HC}-5512)$ | -0.15 |  | 0.15 | dB |
|  |  | 3.3 kHz | -0.35 |  | 0.03 | dB |
|  |  | 3.4 kHz | -0.7 |  | -0.1 | dB |
|  |  | 4.0 kHz |  |  | -14 | dB |
|  |  | 4.6 kHz and Above |  |  | -32 | dB |
| $D A_{R}$ | Absolute Delay at 1 kHz |  |  |  | 100 | $\mu \mathrm{S}$ |
| $D D_{R}$ | Differential Envelope Delay 1 kHz to 2.6 kHz |  |  |  | 100 | $\mu \mathrm{S}$ |
| $D P_{R} 1$ | Single Frequency Distortion Products | $\mathrm{f}=1 \mathrm{kHz}$ |  |  | -48 | dB |
| $D P_{R} 2$ | Distortion at Maximum Signal Level | 2.2 Vrms Input to $\operatorname{Sin} \mathrm{x} / \mathrm{x}$ Filter. $f=1 \mathrm{kHz}, R_{L}=10 \mathrm{k}$ |  |  | -45 | dB |
| $N \mathrm{C}_{\mathrm{R}}$ | Total C-Message Noise at $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  |  | 3 | 5 | dBrnc0 |
| $\mathrm{GA}_{\mathrm{R}}{ }^{\text {T }}$ | Temperature Coefficient of 1 kHz Gain |  |  | 0.0004 |  | $\mathrm{dB} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{GA}_{\mathrm{R}} \mathrm{S}$ | Supply Voltage Coefficient of 1 kHz Gain |  |  | 0.01 |  | $\mathrm{dB} / \mathrm{V}$ |
| $C T_{X R}$ | Crosstalk, Transmit to Receive $20 \log \frac{V F_{R} \mathrm{O}}{\mathrm{VF} F_{x} \mathrm{O}}$ | $\begin{aligned} & \text { Transmit Filter Output }=2.2 \mathrm{Vrms} \\ & V F_{\mathrm{R}} \mathrm{I}=0 \mathrm{Vrms}, \mathrm{f}=0.3 \mathrm{kHz} \text { to } 3.4 \mathrm{kHz} \\ & \text { Measure } \mathrm{VF} \mathrm{~F}_{\mathrm{R}} \mathrm{O} \end{aligned}$ |  |  | -70 | dB |
| $\mathrm{GR}_{\mathrm{R}} \mathrm{L}$ | Gaintracking Relative to $\mathrm{GA}_{R}$ | $\begin{aligned} & \text { Output Level }=+3 \mathrm{dBm0} \\ & +2 \mathrm{dBm0} \text { to }-40 \mathrm{dBm0} \\ & -40 \mathrm{dBm0} \text { to }-55 \mathrm{dBm0} \\ & \text { Note } 5 \end{aligned}$ | $\begin{gathered} -0.1 \\ -0.05 \\ -0.1 \end{gathered}$ |  | $\begin{gathered} 0.1 \\ 0.05 \\ 0.1 \end{gathered}$ | dB <br> dB <br> dB |

## AC ELECTRICAL CHARACTERISTICS (Continued)

Unless otherwise specified, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. All parameters are specified for a signal level of 0 dBm 0 at 1 kHz . The 0 dBmO level is assumed to be 1.54 Vrms measured at the output of the transmit or receive filter.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RECEIVE OUTPUT POWER AMPLIFIER |  |  |  |  |  |  |
| IBP | Input Leakage Current, PWRI | $-3.2 \mathrm{~V} \leq \mathrm{V}_{1 \mathrm{~N}} \leq 3.2 \mathrm{~V}$ | 0.1 |  | 3 | $\mu \mathrm{A}$ |
| RIP | Input Resistance, PWRI |  | 10 |  |  | $\mathrm{M} \Omega$ |
| ROP1 | Output Resistance, PWRO + , PWRO - | Amplifiers Active |  | 1 |  | $\Omega$ |
| CLP | Load Capacitance, PWRO +. PWRO - |  |  |  | 500 | pF |
| $G A_{p}+$ | Gain, PWRI to PWRO + | $R_{L}=600 \Omega$ Connected Between |  | 1 |  | V/V |
| $\mathrm{GA}_{\mathrm{P}^{-}}$ | Gain, PWRI to PWRO - | ```PWRO + and PWRO - , Input Level = 0 dBm0 (Note 4)``` |  | -1 |  | V/V |
| GR $\mathrm{P}^{\text {L }}$ | Gaintracking Relative to $0 \mathrm{dBm0}$ Output Level | $\begin{aligned} & \mathrm{V}=2.05 \mathrm{Vrms}, \mathrm{R}_{\mathrm{L}}=600 \mathrm{~s} 2 \\ & \mathrm{~V}=1.75 \mathrm{Vrms}, \mathrm{R}_{\mathrm{L}}=300 \Omega 2 \end{aligned}(\text { Notes } 4,5)$ | $\begin{aligned} & -0.1 \\ & -0.1 \end{aligned}$ |  | 0.1 0.1 | $\mathrm{dB}$ $\mathrm{dB}$ |
| $S / D_{P}$ | Signal/Distortion | $\begin{aligned} & \mathrm{V}=2.05 \mathrm{Vrms}, \mathrm{R}_{\mathrm{L}}=600 \mathrm{~s} 2 \\ & \mathrm{~V}=1.75 \mathrm{Vrms}, \mathrm{R}_{\mathrm{L}}=300 \mathrm{~s} 2 \end{aligned}(\text { Notes } 4.5)$ |  |  | $\begin{aligned} & -45 \\ & -45 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| VOSP | Output DC Offset. PWRO +. PWRO - | PWRI Connected to GNDA | - 50 |  | 50 | mV |
| PSRR5 | Power Supply Rejection of $\mathrm{V}_{\mathrm{CC}}$ or $V_{B B}$ | PWRI Connected to GNDA | 45 |  |  | dB |

Note 1: Maximum power consumption will depend on the load impedance connected to the power amplifier. The specification listed assumes 0 dBm is delivered to $600 \Omega$ connected from PWRO+ to PWRO-
Note 2: Voltage input to receive filter at $O V, V F_{R} O$ connected to PWRI, $600 \Omega$ from PWRO+ to PWRO-. Output measured from

## PWRO + to PWRO-.

Note 3: The 0 dBmO level for the filter is assumed to be 1.54 Vrms measured at the output of the XMT or RCV filter.
Note 4: The odBm0 level for the power amplifiers is load dependent. For $R_{L}=600 \Omega$ to GNDA the $0 \mathrm{dBm0}$ level is 1.43 Vrms
measured at the amplifier output for $R_{L}=300 \Omega$ the $0 \mathrm{dBm0}$ level is 1.22 Vrms .
Note 5: VF $\mathrm{R}_{\mathrm{R}}$ connected to PWRI, input signal applied to VFRI.

## INTERFACE CIRCUIT FOR HC-5510 CODEC



Note 1: Transmit voltage gain $=\frac{R 1+R 2}{R 2} \times \sqrt{2}$ (The filter itself introduces a 3 dB gain) $(\mathrm{R} 1+\mathrm{R} 2 \geq 10 \mathrm{k})$.
Note 2: Receive gain $=\frac{R 4}{R 3+R 4}$
(R3+R4 $\geq 10 \mathrm{k}$ )
Note 3: In the configuration shown, the receive filter power amplifiers will drive a $600 S 2 T$ to $R$ termination to a signal level of 8.5 dBm . An alternative arrangement, using a transformer winding ratio equivalent to $1.414: 1$ and $300 \Omega 2$ resistor, RS, will provide a maximum signal level of 10.1 dBm across a 600 S 2 termination impedance.

| Pin No. | Name | Function | Pin <br> No. | Name | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | VF $\mathrm{x}^{\prime}+$ | The non-inverting input to the transmit filter stage. | 11 | GNDD | Digital ground input pin. All digital signals are refer- |
| 2 | VF $\mathrm{X}_{\mathrm{I}}$ - | The inverting input to the transmit filter stage. | 12 | CLK | enced to this pin. <br> Master input clock. Input fre- |
| 3 | GS ${ }_{\text {x }}$ | The output used for gain adjustments of the transmit filter. |  |  | quency can be selected as $2.048 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 1.536 MHz . |
| 4 | $V F_{R} \mathrm{O}$ | The low power receive filter output. This pin can directly drive the receive port of an electronic hybrid. | 13 | PDN | The input pin used to power down the HC-5512/12A during idle periods. Logic $1\left(\mathrm{~V}_{\mathrm{CC}}\right)$ |
| 5 | PWRI | The input to the receive filter differential power amplifier. |  |  | power down condition. An internal pull-up is provided. |
| 6 | PWRO + | The non-inverting output of the receive filter power amplifier. This output can directly interface conventional transformer hybrids. | 14 | CLKO | This input pin selects internal counters in accordance with the CLK input clock frequency: |
| 7 | PWRO - | The inverting output of the receive filter power amplifier. This output can be used with PWRO + to differentially drive a transformer hybrid. |  |  | CLK Connect CLKO to: |
| 8 | $V_{B B}$ | The negative power supply pin. Recommended input is |  |  | provided. |
| 9 | $V_{C C}$ | $-5 \mathrm{~V}$ <br> The positive power supply pin. The recommended input is 5 V . | 15 | GNDA | Analog ground input pin. All analog signals are referenced to this pin. Not internally connected to GNDD. |
| 10 | $V F_{R} \mathrm{l}$ | The input pin for the receive filter stage. | 16 | $V F_{x} \mathrm{O}$ | The output of the transmit filter stage. |

## TYPICAL PERFORMANCE CHARACTERISTICS




The HC-5512/12A monolithic filter contains four main sections; Transmit Filter, Receive Filter, Receive Filter Power Amplifier, and Frequency Divider/ Select Logic (Figure 1). A brief description of the operation for each section is provided below.

## Transmit Filter

The input stage of the transmit filter is a CMOS operational amplifier which provides an input resistance of greater than $10 \mathrm{M} \Omega$, a voltage gain of greater than 5,000 , low power consumption (less than 3 mW ), high power supply rejection, and is capable of driving a $10 \mathrm{k} \Omega$ load in parallel with up to 100 pF . The inputs and output of the amplifier are accessible for added flexibility. Noninverting mode, inverting mode, or differential amplifier mode operation can be implemented with external resistors. It can also be connected to provide a gain of up to 20 dB without degrading the overall filter performance.

The input stage is followed by a prefilter which is a two-pole RC active low pass filter designed to attenuate high frequency noise before the input signal enters the switched-capacitor high pass and low pass filters.

A high pass filter is provided to reject $\mathbf{2 0 0 H z}$ or lower noise which may exist in the signal path. The low pass portion of the switched-capacitor filter provides stopband attenuation which exceeds the D3 and D4 specifications as well as the CCITT G712 recommendations.

The output stage of the transmit filter, the postfilter, is also a two-pole RC active low pass filter which attenuates clock frequency noise by at least. 40 dB . The output of the transmit filter is capable of driving a $\pm 3.2 \mathrm{~V}$ peak to peak signal into a $10 \mathrm{k} \Omega$ load in paralle with up to 100 pF .

## Receive Filter

The input stage of the receive filter is a prefilter which is similar to the transmit prefilter. The prefilter attenuates high frequency noise that may be present on
the receive input signal. A switched capacitor low pass filter follows the prefilter to provide the necessary passband flatness, stopband reejction and $\sin x / x$ gain correction. A postfilter which is similar to the transmit postfilter follows the low pass stage. It attenuates clock frequency noise and provides a low output impedance capable of directly driving an electronic subscriber-line-interface circuit.

## Receive Filter Power Amplifiers

Two power amplifiers are also provided to interface to transformer coupled line circuits. These two amplifiers are driven by the output of the receive postfilter through gain setting resistors, R3, R4 (Figure 2). The power amplifiers can be deactivated, when not required, by connecting the power amplifier input (pin 5) to the negative power supply $V_{B B}$. This reduces the total filter power consumption by approximately $10 \mathrm{~mW}-20 \mathrm{~mW}$ depending on output signal amplitude.

## Power Down Control

A power down mode is also provided. A logic 1 power down command applied on the PDN pin (pin 13) will reduce the total filter power consumption to less than 1 mW . If the PWRI pin (pin 5 ) is connected to $\mathrm{V}_{\mathrm{BB}}$, the power amplifier output will enter a high impedance (tri-state) mode. Otherwise, the power amplifier output will be clamped to $V_{B B}$.

## Frequency Divider and Select Logic Circuit

This circuit divides the external clock frequency down to the switching frequency of the low pass and high pass switched capacitor filters. The divider also contains a TTL-CMOS interface circuit which converts the external TTL clock level to the CMOS logic level required for the divider logic. This interface circuit can also be directly driven by CMOS logic. A frequency select circuit is provided to allow the filter to operate with $2.048 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 1.536 MHz clock frequencies. By connecting the frequency select pin CLKO (pin 14) to $\mathrm{V}_{\mathrm{CC}}$, a 2.048 MHz clock input frequency is selected. Digital ground selects 1.544 MHz and $\mathrm{V}_{\mathrm{BB}}$ selects 1.536 MHz .

## APPLICATIONS INFORMATION

## Gain Adjust

Figure 2 shows the signal path interconnections between the HC-5512/12A and HC-5510 single channel CODEC. The transmit RC coupling components have been chosen both for minimum passband droop and to present the correct impedance to the CODEC during sampling.
Optimum noise and distortion performance will be obtained for the HC-5512/12A filter when operated with system peak overload voltages of $\pm 2.5 \mathrm{~V}$ to $\pm 3.2 \mathrm{~V}$ at $V F_{x} \mathrm{O}$. When interfacing to a PCM CODEC with a peak overload voltages outside this range, further gain or attenuation may be required.

For example, the HC-5512/12A filter can be used with
the HC-5510/5511 series CODEC which has a 5.5 V peak overload voltage. A gain stage following the transmit filter output and an attenuation stage following the CODEC output are required.

## Board Layout

Care must be taken in PCB layout to minimize power supply and ground noise. Analog ground (GNDA) of each filter should be connected to digital ground (GNDD) at a single point, which should be bypassed to both power supplies. Further power supply decoupling adjacent to each filter and CODEC is recommended. Ground loops should be avoided, both between GNDA and GNDD and between the GNDA traces of adjacent filters and CODECs.

## PCM or CVSD Monolithic Filter

## FEATURES

- +5V, -5V POWER SUPPLIES
- LOW POWER CONSUMPTION:

45 mW ( $600 \Omega$ 0dBm LOAD)
30mW (POWER AMPS DISABLED)

- POWER DOWN MODE: 0.5mW
- 20dB GAIN ADJUST RANGE
- NO EXTERNAL ANTI-ALIASING COMPONENTS
- SIN $x / x$ CORRECTION IN RECEIVE FILTER
- $50 / 60 \mathrm{~Hz}$ REJECTION IN TRANSMIT FILTER
- TTL AND CMOS COMPATIBLE LOGIC
- ALL INPUTS PROTECTED AGAINST STATIC DISCHARGE DUE TO HANDLING


## PINOUT



## DESCRIPTION

The HC-5512C filter is a monolithic circuit containing both transmit and receive filters originally designed for PCM CODEC filtering applications in 8 kHz sampled systems.

The filter lends itself well as a cost effective replacement of a discrete audio input/output filter for the continuously variable slope delta modulator (CVSD).

The filter is manufactured using double-poly silicon gate CMOS technology. Switched capacitor integrators are used to simulate classical LC ladder filters which exhibit low component sensitivity.

## TRANSMIT FILTER STAGE

The transmit filter is a fifth order elliptic low pass filter in series with a fourth order Chebyshev high pass filter. It provides a flat response in the passband and rejection of signals below 200 Hz and above 3.4 kHz .

## RECEIVE FILTER STAGE

The receive filter is a fifth order elliptic low pass filter designed to reconstruct the voice signal from the decoded/demultiplexed signal which, as a result of the sampling process, is a stairstep signal having the inherent $\sin x / x$ frequency response. The receive filter approximates the function required to compensate for the degraded frequency response and restore the flat passband response.

## FUNCTIONAL DIAGRAM



FIGURE 1

## ABSOLUTE MAXIMUM RATINGS

| Supply Voltages | $\pm 7 \mathrm{~V}$ |
| :--- | ---: |
| Power Dissipation | $1 \mathrm{~W} /$ Package |
| Input Voltage | $\pm 7 \mathrm{~V}$ |
| Output Short-Circuit Duration | Continuous |
| Operating Temperature Range | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

## DC ELECTRICAL CHARACTERISTICS

Unless otherwise noted, $T_{A}=0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}, \mathrm{V}_{C C}=5.0 \mathrm{~V} \pm 5 \%, V_{B B}=-5.0 \mathrm{~V} \pm 5 \%$, clock frequency is 1.544 MHz . Typical parameters are specified at $\mathrm{T}_{\mathrm{A}}=25{ }^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V}$. Digital interface voltages measured with respect to digital ground, GNDD. Analog voltages measured with respect to analog ground, GNDA.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER DISSIPATION |  |  |  |  |  |  |
| ${ }^{\text {ccoo }}$ | $\mathrm{V}_{\mathrm{CC}}$ Standby Current | PDN $=V_{\text {DD }}$, Power Down Mode |  | 50 | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {BBO }}$ | $\mathrm{V}_{\text {BB }}$ Standby Current | PDN $=V_{\text {DD }}$, Power Down Mode |  | 50 | 100 | $\mu \mathrm{A}$ |
| ${ }^{\text {ccc1 }}$ | $\mathrm{V}_{\text {CC }}$ Operating Current | PWRI $=V_{B B}$, Power Amp Inactive |  | 3.0 | 4.5 | mA |
| $\mathrm{I}_{\mathrm{BB} 1}$ | $\mathrm{V}_{\mathrm{BB}}$ Operating Current | PWRI $=\mathrm{V}_{\mathrm{BB}}$, Power Amp Inactive |  | 3.0 | 4.5 | mA |
| $\mathrm{I}_{\text {CC2 }}$ | $\mathrm{V}_{\text {CC }}$ Operating Current | Note 1 |  | 4.6 | 6.4 | mA |
| $\mathrm{I}_{\text {BB2 }}$ | $\mathrm{V}_{\mathrm{BB}}$ Operating Current | Note 1 |  | 4.6 | 6.4 | mA |
| DIGITAL INTERFACE |  |  |  |  |  |  |
| IINC | Input Current, CLK | GNDD $\leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| IINP | Input Current, PDN | GNDD $\leq V_{\text {IN }} \leq V_{\text {CC }}$ | - 100 |  |  | $\mu \mathrm{A}$ |
| I'No | Input Current, CLKO | $\mathrm{V}_{\mathrm{BB}} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{CC}}-0.5 \mathrm{~V}$ | - 10 |  | 0 | $\mu \mathrm{A}$ |
| $V_{\text {IL }}$ | Input Low Voltage, CLK, PDN |  | 0 |  | 0.8 | V |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage, CLK, PDN |  | 2.2 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\text {ILO }}$ | Input Low Voltage, CLKO |  | $\mathrm{V}_{\mathrm{BB}}$ |  | $\mathrm{v}_{\mathrm{BB}}+0.5$ | v |
| $V_{110}$ | Input Intermediate Voltage, CLK0 |  | -0.8 |  | 0.8 | v |
| $\mathrm{V}_{\mathrm{IHO}}$ | Input High Voltage, CLKO |  | $\mathrm{V}_{\mathrm{CC}}-0.5$ |  | $\mathrm{V}_{\mathrm{CC}}$ | v |
| TRANSMIT INPUT OP AMP |  |  |  |  |  |  |
| $\left\|B_{x}\right\|$ | Input Leakage Current, $\mathrm{VF}_{\mathrm{x}} \mathrm{I}$ | $V_{B B} \leq V^{\prime}{ }^{\prime} \leq V_{C C}$ | - 100 |  | 100 | nA |
| RIX ${ }^{1}$ | Input Resistance, $\mathrm{VF}_{\mathrm{x}}$ I | $\mathrm{V}_{\mathrm{BB}} \leq \mathrm{VF} \mathrm{F}_{\mathrm{x}} \leq \leq \mathrm{V}_{\mathrm{CC}}$ | 10 |  |  | $\mathrm{M} \Omega$ |
| $\operatorname{VOS}_{x} 1$ | Input Offset Voitage, $\mathrm{VF}_{\mathrm{x}}$ I |  | -20 |  | 20 | mV |
| $\mathrm{V}_{\text {CM }}$ | Common-Mode Range, $\mathrm{VF}_{\mathrm{x}} \mathrm{I}$ |  | -2.5 |  | 2.5 | V |
| CMRR | Common-Mode Rejection Ratio | $-2.5 \mathrm{~V} \leq \mathrm{V}_{1 \mathrm{~N}} \leq+2.5 \mathrm{~V}$ | 60 |  |  | dB |
| PSRR | Power Supply Rejection of $\mathrm{V}_{\mathrm{CC}}$ or $V_{B B}$ |  | 60 |  |  | dB |
| $\mathrm{R}_{\mathrm{OL}}$ | Open Loop Output Resistance, GS ${ }_{x}$ |  |  | 1 |  | k $\Omega$ |
| $\mathrm{R}_{\mathrm{L}}$ | Minimum Load Resistance, $\mathrm{GS}_{\mathrm{x}}$ |  | 10 |  |  | k $\Omega$ |
| $C_{L}$ | Maximum Load Capacitance, $\mathrm{GS}_{\mathrm{x}}$ |  |  |  | 100 | pF |
| $\mathrm{VO}_{\mathrm{x}} \mathrm{I}$ | Output Voltage Swing, $\mathrm{GS}_{\text {x }}$ | $R_{L} \geq 10 \mathrm{k}$ | $\pm 2.5$ |  |  | V |
| $A_{\text {Vol }}$ | Open Loop Voltage Gain, $\mathrm{GS}_{\mathrm{x}}{ }^{\prime}$ | $R_{L} \geq 10 \mathrm{k}$ | 3400 |  |  | VIV |
| $\mathrm{F}_{\mathrm{c}}$ | Open Loop Unity Gain Bandwidth, GS ${ }_{x}$ |  |  | 2 |  | MHz |

## AC ELECTRICAL CHARACTERISTICS

Unless otherwise specified, $\mathrm{T}_{A}={ }^{25} \mathrm{C}$. All parameters are specified for a signal level of 0 dBm 0 at 1 kHz . The 0 dBmO level is assumed to be 1.54 Vrms measured at the output of the transmit or receive filter.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

TRANSMIT FILTER (Transmit filter input op amp set to the non-inverting unity gain mode, with VF $\mathbf{X}$ I $=1.09 \mathrm{Vrms}$ unless otherwise noted.)

| $\mathrm{RL}_{\text {x }}$ | Minimum Load Resistance | $-3.2 \mathrm{~V}<\mathrm{V}_{\text {OUT }}<3.2 \mathrm{~V}$ | 10 |  |  | k $\Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $C L_{x}$ | Load Capacitance, $\mathrm{VF}_{\mathrm{x}} \mathrm{O}$ |  |  |  | 100 | pF |
| $\mathrm{RO}_{\times}$ | Output Resistance, $\mathrm{VF}_{\mathrm{x}} \mathrm{O}$ |  |  | 1 | 3 | $\Omega$ |
| PSRR1 | $\mathrm{V}_{\mathrm{CC}}$ Power Supply Rejection, $\mathrm{VF}_{\mathrm{x}} \mathrm{O}$ | $\mathrm{f}=1 \mathrm{kHz}, \mathrm{VF}_{\mathrm{x}} \mathrm{I}+=0 \mathrm{Vrms}$ | 30 |  |  | dB |
| PSRR2 | $\mathrm{V}_{\mathrm{BB}}$ Power Supply Rejection, $\mathrm{VF}_{\mathrm{x}} \mathrm{O}$ | Same as Above | 30 |  |  | dB |
| $\mathrm{GA}_{\mathrm{x}}$ | Absolute Gain | $\mathrm{f}=1 \mathrm{kHz}$ | 2.8 | 3.0 | 3.2 | dB |
| $\mathrm{GR}_{\mathrm{x}}$ | Gain Relative to $\mathrm{GA}_{\mathrm{x}}$ | Below 50 Hz |  |  | -35 | dB |
|  |  | 50 Hz |  | -41 | -35 | dB |
|  |  | 60 Hz |  | -35 | -30 | dB |
|  |  | 200 Hz | -1.5 |  | 0.2 | dB |
|  |  | 300 Hz to 3 kHz | -0.15 |  | 0.15 | dB |
|  |  | 3.3 kHz | -0.45 |  | 0.25 | dB |
|  |  | 3.4 kHz | -0.70 |  | -0.1 | dB |
|  |  | 4.0 kHz |  | -15 | -14 | dB |
|  |  | 4.6 kHz and Above |  |  | -32 | dB |
| $D A_{x}$ | Absolute Delay at 1 kHz |  |  |  | 230 | $\mu \mathrm{S}$ |
| $D D_{x}$ | Differential Envelope Delay from 1 kHz to 2.6 kHz |  |  |  | 60 | $\mu \mathrm{S}$ |
| $\mathrm{DP}_{\mathrm{x}} 1$ | Single Frequency Distortion Products |  |  |  | -40 | dB |
| DP ${ }^{2}$ | Distortion at Maximum Signal Level | $0.16 \mathrm{Vrms}, 1 \mathrm{kHz}$ Signal Applied to $V F_{x} I+$, Gain $=20 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ |  |  | - 40 | dB |
| $N C^{1} 1$ | Total C Message Noise at $\mathrm{VF}_{\mathrm{x}} \mathrm{O}$ with $\mathrm{V}_{\mathrm{IN}}=0$ |  |  |  | 10 | dBrnc0 |
| $N C_{x} 2$ | Total C Message Noise at $\mathrm{VF}_{\mathrm{x}} \mathrm{O}$ with $\mathrm{V}_{\mathrm{IN}}=0$ | Gain Setting Op Amp at 20 dB , Non-Inverting, Note 3 |  |  | 10 | dBrnco |
| $\mathrm{GA}_{x}{ }^{\text {T }}$ | Temperature Coefficient of 1 kHz Gain |  |  | 0.0004 |  | $\mathrm{dB} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{GA}_{\mathrm{x}} \mathrm{S}$ | Supply Voltage Coefficient of 1 kHz Gain |  |  | 0.01 |  | $\mathrm{dB} / \mathrm{V}$ |
| $C T_{\text {RX }}$ | Crosstalk, Receive to Transmit $20 \log \frac{V F_{x} O}{V F_{R} O}$ | Receive Filter Output $=2.2 \mathrm{Vrms}$ $V F_{\mathrm{x}} \mathrm{I}+=0 \mathrm{Vrms}, \mathrm{f}=0.2 \mathrm{kHz}$ to 3.4 kHz Measure $\mathrm{VF}_{\mathrm{x}} \mathrm{O}$ |  |  | $-60$ | dB |
| GR $\mathrm{K}_{\mathrm{L}}$ | Gaintracking Relative to $\mathrm{GA}^{\text {x }}$ | $\begin{aligned} & \text { Output Level }=+3 \mathrm{dBm0} \\ & +2 \mathrm{dBm0} \text { to }-40 \mathrm{dBm0} \\ & -40 \mathrm{dBm0} \text { to }-55 \mathrm{dBm0} \end{aligned}$ | $\begin{gathered} -0.1 \\ -0.05 \\ -0.1 \end{gathered}$ |  | $\begin{gathered} 0.1 \\ 0.05 \\ 0.1 \end{gathered}$ |  |

## AC ELECTRICAL CHARACTERISTICS (Continued)

Unless otherwise specified, $T_{A}=25^{\circ} \mathrm{C}$. All parameters are specified for a signal level of 0 dBmO at 1 KHz . The 0 dBmO level is assumed to be 1.54 Vrms measured at the output of the transmit or receive filter.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RECEIVE FILTER (Unless otherwise noted, the receive filter is preceded by a sin $x / x$ filter with an input signal level of 1.54 Vrms .) |  |  |  |  |  |  |
| $1 B_{R}$ | Input Leakage Current, $\mathrm{VF}_{\mathrm{R}} \mathrm{l}$ | $-2.5 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 2.5 \mathrm{~V}$ | -100 |  | 100 | nA |
| $\mathrm{RI}_{\mathrm{R}}$ | Input Resistance, $\mathrm{VF}_{\mathrm{R}} \mathrm{l}$ |  | 10 |  |  | $\mathrm{M} \Omega$ |
| $\mathrm{RO}_{\mathrm{R}}$ | Output Resistance, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  |  | 1 | 3 | $\Omega$ |
| $C L_{R}$ | Load Capacitance, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  |  |  | 100 | pF |
| $\mathrm{RL}_{\text {R }}$ | Load Resistance, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  | 10 |  |  | k $\Omega$ |
| PSRR3 | Power Supply Rejection of $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{BB}}, \mathrm{VF}_{\mathrm{R}} \mathrm{O}$ | VF $F_{\text {R }}$ Connected to GNDA $\mathrm{f}=1 \mathrm{kHz}$ | 30 |  |  | dB |
| $\mathrm{VOS}_{\mathrm{R}} \mathrm{O}$ | Output DC Offset, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ | VF $\mathrm{F}_{\mathrm{R}} \mathrm{C}$ Connected to GNDA | -200 |  | 200 | mV |
| $\mathrm{GA}_{\mathrm{R}}$ | Absolute Gain | $\mathrm{f}=1 \mathrm{kHz}$ | -0.2 | 0 | 0.2 | dB |
| $G R_{R}$ | Gain Relative to Gain at 1 kHz | Below 300 Hz |  |  | 0.125 | dB |
|  |  | 300 Hz to 3.0 kHz | -0.15 |  | 0.15 | dB |
|  |  | 3.3 kHz | -0.45 |  | 0.25 | dB |
|  |  | 3.4 kHz | -0.7 |  | -0.1 | dB |
|  |  | 4.0 kHz |  |  | -14 | dB |
|  |  | 4.6 kHz and Above |  |  | -32 | dB |
| $D A_{R}$ | Absolute Delay at 1 kHz |  |  |  | 100 | $\mu \mathrm{S}$ |
| $\mathrm{DD}_{\mathrm{R}}$ | Differential Envelope Delay 1 kHz to 2.6 kHz |  |  |  | 100 | $\mu \mathrm{S}$ |
| $\mathrm{DP}_{\mathrm{R}} 1$ | Single Frequency Distortion Products | $\mathrm{f}=1 \mathrm{kHz}$ |  |  | -40 | dB |
| DP $\mathrm{R}^{2}$ | Distortion at Maximum Signal Level | 2.2 Vrms Input to $\operatorname{Sin} \mathrm{x} / \mathrm{x}$ Filter, $f=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ |  |  | -40 | dB |
| $N C_{R}$ | Total C-Message Noise at $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  |  |  | 10 | dBrnco |
| $\mathrm{GA}_{\text {R }} \mathrm{T}$ | Temperature Coefficient of 1 kHz Gain |  |  | 0.0004 |  | $\mathrm{dB} /{ }^{\circ} \mathrm{C}$ |
| $G A_{R} S$ | Supply Voltage Coefficient of 1 kHz Gain |  |  | 0.01 |  | $\mathrm{dB} / \mathrm{V}$ |
| $C T_{X R}$ | Crosstalk, Transmit to Receive $20 \log \frac{V F_{\mathrm{R}} \mathrm{O}}{\mathrm{VF} F_{x} \mathrm{O}}$ | Transmit Filter Output $=2.2 \mathrm{Vrms}$ $\mathrm{VF}_{\mathrm{R}} \mathrm{I}=0 \mathrm{Vrms}, \mathrm{f}=0.3 \mathrm{kHz}$ to 3.4 kHz Measure $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  |  | -60 | dB |
| $\mathrm{GR}_{\mathrm{R}} \mathrm{L}$ | Gaintracking Relative to $\mathrm{GA}_{\mathrm{R}}$ | $\begin{aligned} & \text { Output Level }=+3 \mathrm{dBm0} \\ & +2 \mathrm{dBm0} \text { to }-40 \mathrm{dBm0} \\ & -40 \mathrm{dBm0} \text { to }-55 \mathrm{dBm0} \\ & \text { Note } 5 \end{aligned}$ | $\begin{gathered} -0.1 \\ -0.05 \\ -0.1 \end{gathered}$ |  | $\begin{gathered} 0.1 \\ 0.05 \\ 0.1 \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |

## AC ELECTRICAL CHARACTERISTICS (Continued)

Unless otherwise specified, $T_{A}=25^{\circ} \mathrm{C}$. All parameters are specified for a signal level of $0 \mathrm{dBm0}$ at 1 KHz . The 0 dBmO level is assumed to be 1.54 Vrms measured at the output of the transmit or receive filter.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |

## RECEIVE OUTPUT POWER AMPLIFIER

| IBP | Input Leakage Current. PWRI | $-2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq 2.5 \mathrm{~V}$ | 0.1 |  | 3 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RIP | Input Resistance, PWRI |  | 10 |  |  | Ms2 |
| ROP1 | Output Resistance. PWRO + . PWRO - | Amplifiers Active |  | 1 |  | $\Omega$ |
| CLP | Load Capacitance. PWRO + PWRO - |  |  |  | 500 | pF |
| GAP ${ }^{+}$ | Gain. PWRI to PWRO + | $\mathrm{R}_{\mathrm{L}}=600 \Omega$ Connected Between |  | 1 |  | V/V |
| $G A_{P}$ - | Gain. PWRI to PWRO - | ```PWRO + and PWRO - , Input Level =0 dBm0 (Note 4)``` |  | -1 |  | V/V |
| GR $\mathrm{P}_{\mathrm{L}}$ | Gaintracking Relative to $0 \mathrm{dBm0}$ Output Level | $\begin{aligned} & V=2.05 \mathrm{Vrms}, R_{L}=600 \Omega \\ & V=1.75 \mathrm{Vrms} . R_{\mathrm{L}}=300 \Omega \end{aligned}(\text { Notes } 4,5)$ | $\begin{aligned} & -0.1 \\ & -0.1 \end{aligned}$ |  | 0.1 0.1 | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| $S / D_{P}$ | Signal/Distortion | $\begin{aligned} & V=2.05 \mathrm{Vrms}, R_{L}=600 \Omega 2 \\ & V=1.75 \mathrm{Vrms}, R_{L}=300 \Omega 2 \end{aligned}(\text { Notes } 4.5)$ |  |  | $\begin{aligned} & -45 \\ & -45 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| vosp | Output DC Offset. PWRO + . PWRO - | PWRI Connected to GNDA | - 50 |  | 50 | mV |
| PSRR5 | Power Supply Rejection of $\mathrm{V}_{\mathrm{CC}}$ or $V_{B B}$ | PWRI Connected to GNDA | 45 |  |  | dB |

Note 1: Maximum power consumption will depend on the load impedance connected to the power amplifier. The specification listed assumes 0 dBm is delivered to $600 \Omega$ connected from PWRO+ to PWRO-.
Note 2: Voltage input to receive filter at $0 \mathrm{~V}, \mathrm{VF}_{\mathrm{R}} \mathrm{O}$ connected to PWRI, $600 \Omega$ from PWRO+ to PWRO-. Output measured from PWRO+ to PWRO-.
Note 3: The OdBm0 level for the filter is àssumed to be 1.54 Vrms measured at the output of the XMT or RCV filter.
Note 4: The $0 \mathrm{dBm0}$ level for the power amplifiers is load dependent. For $\mathrm{R}_{\mathrm{L}}=600 \Omega$ to GNDA the 0 dBm 0 level is 1.43 Vrms measured at the amplifier output for $R_{L}=300 \Omega$ the $0 \mathrm{dBm0}$ level is 1.22 Vrms .
Note 5: $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ connected to PWRI , input signal applied to $V F_{R} \mathrm{I}$.

## tYPICAL PERFORMANCE CHARACTERISTICS



FIGURE 2


FIGURE 3

| Pin <br> No. | Name | Function |
| :---: | :---: | :---: |
| 1 | VF $\mathrm{x}^{\prime}+$ | The non-inverting input to the transmit filter stage. |
| 2 | $V F_{x}{ }^{-}$ | The inverting input to the transmit filter stage. |
| 3 | GS ${ }_{\text {x }}$ | The output used for gain adjustments of the transmit filter. |
| 4 | $V F_{R} \mathrm{O}$ | The low power receive filter output. This pin can directly drive the receive port of an electronic hybrid. |
| 5 | PWRI | The input to the receive filter differential power amplifier. |
| 6 | PWRO + | The non-inverting output of the receive filter power amplifier. This output can directly interface conventional transformer hybrids. |
| 7 | PWRO - | The inverting output of the receive filter power amplifier. This output can be used with PWRO + to differentially drive a transformer hybrid. |
| 8 | $\mathrm{V}_{\mathrm{BB}}$ | The negative power supply pin. Recommended input is -5 V . |
| 9 | $\mathrm{V}_{\mathrm{CC}}$ | The positive power supply pin. The recommended input is 5 V . |
| 10 | $V F_{R}$ | The input pin for the receive filter stage. |


| Pin <br> No. | Name | Function |
| :---: | :---: | :---: |
| 11 | GNDD | Digital ground input pin. All digital signals are referenced to this pin. |
| 12 | CLK | Master input clock. Input frequency can be selected as $2.048 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 1.536 MHz . |
| 13 | PDN | The input pin used to power down the HC-5512C during idle periods. Logic $1\left(\mathrm{~V}_{\mathrm{CC}}\right)$ input voltage causes a power down condition. An internal pull-up is provided. |
| 14 | CLKO | This input pin selects internal counters in accordance with the CLK input clock frequency: <br> CLK Connect CLKO to: <br> An internal pull-up is provided. |
| 15 | GNDA | Analog ground input pin. All analog signals are referenced to this pin. Not internally connected to GNDD. |
| 16 | $V F_{x} O$ | The output of the transmit filter stage. |

The HC-5512C monolithic filter contains four main sections; Transmit Filter, Receive Filter, Receive Filter Power Amplifier, and Frequency Divider/ Select Logic (Figure 1). A brief description of the operation for each section is provided below.

## Transmit filter

The input stage of the transmit filter is a CMOS operational amplifier which provides an input resistance of greater than $10 \mathrm{M} \Omega$, a voltage gain of greater than 3,400 , low power consumption (less than 3 mW ), high power supply rejection, and is capable of driving a $10 \mathrm{k} \Omega$ load in parallel with up to 100 pF . The inputs and output of the amplifier are accessible for added flexibility. Noninverting mode, inverting mode, or differential amplifier mode operation can be implemented with external resistors. It can also be connected to provide a gain of up to 20 dB without degrading the overall filter performance.

The input stage is followed by a prefilter which is a two-pole RC active low pass filter designed to attenuate high frequency noise before the input signal enters the switched-capacitor high pass and low pass filters.

A high pass filter is provided to reject 200 Hz or lower noise which may exist in the signal path. The low pass portion of the switched-capacitor filter provides stopband attenuation.

The output stage of the transmit filter, the postfilter, is also a two-pole RC active low pass filter which attenuates clock frequency noise by a least 40 dB . The output of the transmit filter is capable of driving a $\pm 2.5 \mathrm{~V}$ peak to peak signal into a $10 \mathrm{k} \Omega$ load in parallel with up to 100 pF .

## Receive Filter

The input stage of the receive filter is a prefilter which is similar to the transmit prefilter. The prefilter attenuates high frequency noise that may be present on the receive input signal. A switched capacitor low pass
filter follows the prefilter to provide the necessary passband flatriess, stopband rejection and $\sin x / x$ gain correction. A postfilter which is similar to the transmit postfilter follows the low pass stage. It attenuates clock frequency noise and provides a low output impedance capable of directly driving an electronic subscriber-line-interface circuit.

## Receive Filter Power Amplifiers

Two power amplifiers are also provided to interface to transformer coupled line circuits in PCM applications. These two amplifiers are driven by the output of the receive postfilter through gain setting resistors, R3, R4 (Figure 4). The power amplifiers can be deactivated, when not required, by connecting the power amplifier input (pin 5) to the negative power supply $V_{B B}$. This reduces the total filter power consumption by approximately $10 \mathrm{~mW}-20 \mathrm{~mW}$ depending on output signal amplitude.

## Power Down Control

A power down mode is also provided. A logic 1 power down command applied on the PDN pin (pin 13) will reduce the total filter power consumption to less than 1 mW . If the PWRI pin (pin 5) is connected to $\mathrm{V}_{\mathrm{BB}}$, the power amplifier output will enter a high impedance (tri-state) mode. Otherwise, the power amplifier output will be clamped to $V_{B B}$.

## Frequency Divider and Select Logic Circuit

This circuit divides the external clock frequency down to the switching frequency of the low pass and high pass switched capacitor filters. The divider also contains a TTL-CMOS interface circuit which converts the external TTL clock level to the CMOS logic level required for the divider logic. This interface circuit can also be directly driven by CMOS logic. A frequency select circuit is provided to allow the filter to operate with $2.048 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 1.536 MHz clock frequencies. By connecting the frequency select pin CLKO (pin 14) to $V_{C C}$, a 2.048 MHz clock input frequency is selected. Digital ground selects 1.544 MHz and $V_{B B}$ selects 1.536 MHz .


Note 1: Transmit voitage gain $=\frac{R 1+R 2}{R_{2}} \times \sqrt{2}$ (The filter itself introduces a 3 dB gain) $\left(\mathrm{R}_{1}+\mathbf{R 2} \geq 10 \mathrm{k}\right)$.
Note 2: Receive gain $=\frac{\text { R4 }}{\text { R3 }+ \text { R4 }}$ (R3 + R4 $\geq 10 \mathrm{k}$ )
Note 3: In the configuration shown, the receive filter power amplifiers will drive a $600 \Omega \mathrm{~T}$ to R termination to a signal level of 8.5 dBm . An al ternative arrangement, using a transformer winding ratio equivalent to $1.414: 1$ and $300 S 2$ resistor, RS, will provide a
*Note 4:|Although the HC-5512C/D may be used in some PCM telephone applicatio
for PCM telephone transmission systems.
FIGURE 4

## INTERFACE CIRCUIT FOR HC-55564 CVSD



## APPLICATIONS INFORMATION

## Gain Adjust

Figure 4 shows the signal path interconnections between the HC-5512C and HC-5510 single channel CODEC. The transmit RC coupling components have been chosen both for minimum passband droop and to present the correct impedance to the CODEC during sampling.

Figure 5 shows the signal path interconnections between the HC-5512C and the HC-55564 CVSD. For the circuit shown, the audio signal into the CVSD should be $1 \mathrm{Vp}-\mathrm{p}$ over the 3.2 kHz band to obtain a flat response. $\mathrm{R}_{\mathrm{A}}, \mathrm{R}_{\mathrm{B}}$ and $\mathrm{C}_{\mathrm{A}}$ form a simple lead lag filter at the output of the $\mathrm{HC}-5512 \mathrm{C}$ receive filter which introduces a pole and a zero at 3.3 kHz to help compensate against the filters' inherent $\sin \mathrm{x} / \mathrm{x}$ characteristic. (See Figure 3). Note that the transmit side of the filter provides an inherent +3 dB voltage gain, and the resistor RD, at VFRI causes a voltage loss from audio out to VFRI, owing to the $100 \mathrm{~K} \Omega$ output impedance of the CVSD at audio out. Generally, the higher the RD value used, the more thermal noise introduced to the circuit.

Optimum noise and distortion performance will be obtained for the HC-5512C filter when operated with system peak
overload voltages of $\pm 2.5 \mathrm{~V}$ to $\pm 3.2$ at $V F_{x} 0$ and $V F_{R} 0$. When interfacing to a PCM CODEC or CVSD with a peak overload voltage outside this range, further gain or attenuation may be required.

For example, the HC-5512/5512A/5512C/5512D filter can be used with the HC-5510/5511 series CODEC which has a 5.5 V peak overload voltage, or with the HC-55564 CVSD which has a 4.0 V peak overload voltage. A gain stage following the transmit filter output and an attenuation stage following the CODEC or CVSD output are required in this case.

## Board Layout

Care must be taken in PCB layout to minimize power supply and ground noise. Analog ground of each filter and each CVSD should be connected to digital ground at a single point, which should be bypassed to both power supplies. Further power supply decoupling adjacent to each filter and CODEC, and each filter and CVSD is recommended. Ground loops should be avoided between GNDA and-GNDD, between the GNDA traces of adjacent filters and CODECs, and between the analog ground traces of adjacent filters and CVSDs.

## PCM or CVSD Monolithic Filter

## Features

- +5V, -5V Power Supplies
- Low Power Consumption:

45mW (600S 0dBm Load)
30mW (Power Amps Disabled)

- Power Down Mode:
0.5 mW
- No External Anti-Aliasing Components
- Sin $\mathbf{x} / \mathrm{x}$ Correction in Receive Filter
- 50/60Hz Rejection in Transmit Filter
- TTL and CMOS Compatible Logic
- All Inputs Protected Against Static Discharge Due to Handling
- Military Temperature Range....... -550 C to $+125^{\circ} \mathrm{C}$


## Pinout

TOP VIEW CERDIP


BOTTOM VIEW
LCC


## Description

The HC-5512D filter is a monolithic circuit containing both transmit and receive filters originally designed for PCM CODEC filtering applications in 8 kHz sampled systems.

The filter lends itself well as a cost effective replacement of a discrete audio input/output filter for CVSD/ PCM/ADPCM/PAM speech filtering. Other applications include telephone line cards, modems and multiplexers.

The HC-5512D is a wider specification version of the HC-5512 that meets military requirements and most D3/D4 and CCITT specifications. To meet the Harris Military Dash -8 program $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$, the HC-5512D undergoes a manufacturing process which requires more test, burn-in and inspection than the HC-5512.

The filter is manufactured using double-poly silicon gate CMOS technology. Switched capacitor integrators are
used to simulate classical LC ladder filters which exhibit low component sensitivity.

## Transmit Filter Stage

The transmit filter is a fifth order elliptic low pass filter in series with a fourth order Chebyshev high pass filter. It provides a flat response in the passband and rejection of signals below 200 Hz and above 3.4 kHz .

## Receive Filter Stage

The receive filter is a fifth order elliptic low pass filter designed to reconstruct the voice signal from the decoded/demultiplexed signal which, as a result of the sampling process, is a stairstep signal having the inherent $\sin x / x$ frequency response. The receive filter approximates the function required to compensate for the degraded frequency response and restore the flat passband response.

## Functional Diagram



## Absolute Maximum Ratings

| Supply Voltages................................................................................... 7 F |  |
| :---: | :---: |
| Input Voltage |  |
| Output Short-Circuit Duration | Continuous |
| Operating Temperature Range | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, | $300{ }^{\circ} \mathrm{C}$ |

DC Electrical Characteristics Unless otherwise noted, $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}+5.0 \mathrm{~V} \pm 5 \%$, Clock Frequency is 1.544 MHz . Typical parameters are specified at $T_{A}=+250$ $\mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5.0 \mathrm{~V}$. Digital interface voltages measured with respect to digital ground, GNDD. Analog voltages measured with respect to analog ground, GNDA.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER DISSIPATION |  |  |  |  |  |  |
| ${ }^{\text {I CoO }}$ | $V_{C C}$ Standby Current | PDN $=V_{\text {DD }}$, Power Down Mode |  | 50 | 200 | $\mu \mathrm{A}$ |
| IBBO | $V_{\text {BB }}$ Standby Current | PDN $=V_{\text {DD }}$, Power Down Mode | -200 | -50 |  | $\mu \mathrm{A}$ |
| 'cc1 | $\mathrm{V}_{\text {CC }}$ Operating Current | PWRI $=\mathrm{V}_{\text {BB }}$, Power Amp Inactive |  | 3.0 | 7.0 | mA |
| IBB1 | $\mathrm{V}_{\mathrm{BB}}$ Operating Current | PWRI $=\mathrm{V}_{\mathrm{BB}}$, Power Amp Inactive | -7.0 | -3.0 |  | mA |
| ICC2 | $V_{C C}$ Operating Current | Note 1 |  | 4.6 | 9.0 | mA |
| 'BB2 | $V_{B B}$ Operating Current | Note 1 | -9.0 | -4.6 |  | mA |
| DIGITAL INTERFACE |  |  |  |  |  |  |
| IINC | Input Current, CLK | GNDD $\leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| linp | Input Current, PDN | GNDD $\leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ | -100 |  | 100 | $\mu \mathrm{A}$ |
| I INO | Input Current, CLKO | GNDD $\leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{CC}}-0.5 \mathrm{~V}$ | -10 |  | 0 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage, CLK, PDN |  | 0 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage, CLK, PDN |  | 2.2 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $V_{\text {ILO }}$ | Input Low Voltage, CLK0 | ; | $\mathrm{V}_{\mathrm{BB}}$ |  | $\mathrm{V}_{\mathrm{BB}}+0.5$ | V |
| $V_{110}$ | Input Intermediate Voltage, CLK0 |  | -0.8 |  | 0.8 | V |
| $\mathrm{V}_{\text {IHO }}$ | Input High Voltage, CLK0 |  | $\mathrm{V}_{\mathrm{CC}}-0.5$ |  | $\mathrm{v}_{\mathrm{CC}}$ | V |
| TRANSMIT INPUT OP AMP |  |  |  |  |  |  |
| ${ }^{\prime 3}{ }^{1} 1$ | Input Leakage Current, $\mathrm{VF}_{\mathrm{X}}$ I | $\mathrm{V}_{\mathrm{BB}} \leq \mathrm{VF} \mathrm{F}_{\mathrm{x}} \mathrm{I} \leq \mathrm{V}_{\mathrm{CC}}$ | -100 |  | 100 | nA |
| RIXI | Input Resistance, $\mathrm{VF}_{\mathrm{X}} \mathrm{I}$ | $\mathrm{V}_{\mathrm{BB}} \leq \mathrm{VF}_{\mathrm{X}} \mathrm{I} \leq \mathrm{V}_{\mathrm{CC}}$ | 10 |  |  | M $\Omega$ |
| $\operatorname{vos}^{1}$ | Input Offset Voltage, $V F_{X}$ I | $-2.5 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq+2.5 \mathrm{~V}$ | -20 |  | 20 | mV |
| $V_{\text {CM }}$ | Common Mode Range, $\mathrm{VF}_{\mathrm{X}} \mathrm{l}$ |  | -2.5 |  | 2.5 | $\checkmark$ |
| CMRR | Common Mode Rejection Ratio | $-2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq+2.5 \mathrm{~V}$ | 60 |  |  | dB |
| PSRR+ | Power Supply Rejection of $\mathrm{V}_{\text {CC }}$ |  | 60 |  |  | dB |
| PSRR- | Power Supply Rejection of VBB |  | 60 |  |  | dB |
| ROL | Open Loop Output Resistance, $\mathrm{GS}_{\mathrm{x}}$ |  |  | 1 |  | k $\Omega$ |
| $\mathrm{R}_{\mathrm{L}}$ | Minimum Load Resistance, $\mathrm{GS}_{\mathrm{X}}$ |  | 10 |  |  | k $\Omega$ |
| $\mathrm{C}_{\mathrm{L}}$ | Maximum Load Capacitance, $\mathrm{GS}_{\mathrm{x}}$ |  |  |  | 100 | pF |
| $\mathrm{VO}^{\prime}{ }^{\prime}$ | Output Voltage Swing, GS ${ }_{x}$ | $R_{L} \geq 10 \mathrm{k}$ | -2.5 |  | 2.5 | V |
| Avol | Open Loop Voltage Gain, $\mathrm{GS}_{\mathrm{x}}$ Open Loop Unity Gain Bandwidth, | $R_{L} \geq 10 k$ | 3000 |  |  | V/V MHz |
| ${ }^{\text {c }}$ | $\begin{aligned} & \text { Open Loop Unity Gain Bandwidth, } \\ & \text { GS }_{x} \end{aligned}$ |  |  | 2 |  | MHz |

AC Electrical Characteristics Unless otherwise noted, typical parameters are specified at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. All parameters are specified for a signal level of 0 dBm at 1 kHz . The 0 dBm level is assumed to be 1.54 Vrms measured at the output of the transmit or receive filter.


AC Electrical Characteristics Unless otherwise noted, typical parameters are specified at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$. All (Continued) parameters are specified for a signal level of 0 dBm at 1 kHz . The 0 dBm level is assumed to be 1.54 Vrms measured at the output of the transmit or receive filter.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RECEIVE FILTER (Unless otherwise noted, the receive filter is preceded by a $\sin x / x$ filter with an input signal level of 1.54 Vrms .) |  |  |  |  |  |  |
| ${ }_{18} \mathrm{~B}_{\mathrm{R}}$ | Input Leakage Current, $\mathrm{VF}_{\mathrm{R}}$ I | $-2.5 \mathrm{~V} \leq \mathrm{V}_{1 \mathrm{~N}} \leq 2.5 \mathrm{~V}$ | -100 | 1 | 100 | nA |
| $\mathrm{RI}_{\mathrm{R}}$ | Input Resistance, $\mathrm{VF}_{\mathrm{R}} \mathrm{I}$ |  | 10 |  |  | $\mathrm{M} \Omega$ |
| $\mathrm{RO}_{\mathrm{R}}$ | Output Resistance, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  |  |  | 3 | $\Omega$ |
| $\mathrm{CL}_{\mathrm{R}}$ | Load Capacitance, VFRO |  |  |  | 100 | pF |
| $\mathrm{RL}_{\mathrm{R}}$ | Load Resistance, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  | 10 |  |  | k $\Omega$ |
| PSRR3 | Power Supply Rejection of $V_{C C}$ or $V_{B B}, \mathrm{VF}_{\mathrm{R}} \mathrm{O}$ | VFRI Connected to GNDA $f=1 \mathrm{kHz}$ | 35 |  |  | dB |
| $\mathrm{VOS}_{R} \mathrm{O}$ | Output DC Offset, $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ |  | -200 | 0 | 200 | mV |
| $\mathrm{GA}_{\mathrm{R}}$ | Absolute Gain | $f=1 \mathrm{kHz}$ | -0.2 |  | 0.2 | dB |
| $\mathrm{GR}_{\mathrm{R}}$ | Gain Relative to Gain at 1 kHz | Below 300Hz |  |  | 0.125 | dB |
|  |  | Below 300Hz $300 \mathrm{~Hz} \text { to } 3.0 \mathrm{kHz}$ | -0.15 |  | 0.15 | dB |
|  |  | 3.3 kHz | -0.5 |  | 0.15 | dB |
|  |  | 3.4 kHz | -1.0 |  | 0.0 | dB |
|  |  | 4.0 kHz |  |  | -10 | dB |
|  |  | 4.6 kHz and Above |  |  | -30 | dB |
| $\mathrm{DAR}_{R}$ | Absolute Delay at 1 kHz Differential Envelope Delay 1 kHz to 2.6 kHz |  |  |  | 100 | $\mu \mathrm{s}$ |
| $\mathrm{DD}_{\mathrm{R}}$ |  |  |  |  | 100 | $\mu \mathrm{s}$ |
| $\mathrm{DP}_{\mathrm{R}} 1$ | Single Frequency Distortion Products | $f=1 \mathrm{kHz}$ |  |  | -40 | dB |
| $\mathrm{DP}_{\mathrm{R}}{ }^{2}$ | Distortion at Maximum Signal Level | 2.2Vrms Input to $\operatorname{Sin} \mathrm{x} / \mathrm{x}$ Filter, $f=1 \mathrm{kHz}, R_{L}=10 \mathrm{k}$ |  |  | -40 | dB |
| $\mathrm{NC}_{\mathrm{R}}$ | Total C-Message Noise at $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ | $f=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k}$ |  | 0.0004 | 10 | dBrnco |
| $\mathrm{GA}_{\mathrm{R}^{\top}}{ }^{\text {a }}$ | Temperature Coefficient of 1 kHz Gain |  |  |  |  | $\mathrm{dB} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{GAR}_{\text {R }}$ | Supply Voltage Coefficient of 1 kHz Gain |  |  | 0.01 |  | dB/V |
| CTXR | Crosstalk, Transmit to Receive $20 \log V F_{R} O$ | Transmit Filter Output $=2.2 \mathrm{Vrms}$ $\mathrm{VF}_{\mathrm{R}} \mathrm{I}=0 \mathrm{Vrms}, \mathrm{f}=0.3 \mathrm{kHz}$ to 3.4 kHz |  |  | -60 | dB |
| GR $\mathrm{R}^{\text {L }}$ | Gaintracking Relative to GAR | Measure $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ <br> Output Level $=+3 \mathrm{dBm} 0$ to -45 dBm 0 | -0.1 |  | 0.1 | dB |
|  |  | -50 dBm0 | -0.15 |  | 0.15 | dB |
|  |  | $-55 \mathrm{dBm} 0$ <br> Note 3 | -0.25 |  | 0.25 | dB |

AC Electrical Characteristics Unless otherwise noted, typical parameters are specified at $T_{A}=+25^{\circ} \mathrm{C}$. All (Continued) parameters are specified for a signal level of 0 dBm at 1 kHz . The 0 dBm level is assumed to be 1.54 Vrms measured at the output of the transmit or receive filter.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RECEIVE OUTPUT POWER AMPLIFIER |  |  |  |  |  |  |
| IBP | Input Leakage Current, PWRI | $-2.5 \mathrm{~V} \leq \mathrm{V}_{1 \mathrm{~N}} \leq 2.5 \mathrm{~V}$ | 0.1 |  | 3 | $\mu \mathrm{A}$ |
| RIP | Input Resistance, PWRI |  | 10 |  |  | $\mathrm{M} \Omega$ |
| ROP1 | Output Resistance, PWRO + PWRO- | Amplifiers Active |  | 1 |  | $\Omega$ |
| CLP | Load Capacitance, PWRO + PWRO- |  |  |  | 500 | pF |
| GAP ${ }^{+}$ | Gain, PWRI to PWRO+ | $R_{L}=600 \Omega$ Connected Between |  | 1 |  | V/V |
| GAP- | Gain, PWRI to PWRO- | PWRO+ and PWRO- <br> Input Level = OdBm0 (Note 2) |  | -1 |  | V/V |
| GRPL | Gaintracking Relative to 0dBm0 | $\mathrm{V}=2.05 \mathrm{Vrms}, \mathrm{R}_{\mathrm{L}}=600 \Omega$ | -0.1 |  | 0.1 | dB |
|  | Output Level | $\mathrm{V}=1.75 \mathrm{Vrms}, \mathrm{R}_{\mathrm{L}}=300 \Omega$ (Notes 2,3) | -0.1 |  | 0.1 | dB |
| S/ $D_{P}$ | Signal/Distortion | $\mathrm{V}=2.05 \mathrm{Vrms}, \mathrm{R}_{\mathrm{L}}=600 \Omega$ |  |  | -45 | dB |
|  |  | $V=1.75 \mathrm{Vrms}, \mathrm{R}_{\mathrm{L}}=300 \Omega$ (Notes 2,3) |  |  | -45 | dB |
| VOSP | Output DC Offset, PWRO + PWRO- | PWRI Connected to GNDA | -50 |  | 50 | mV |
| PSRR5 | Power Supply Rejection of $\mathrm{V}_{\mathrm{CC}}$ or $V_{B B}$ | PWRI Connected to GNDA | 45 |  |  | dB |

NOTES: 1. Maximum power consumption will depend on the load impedance connected to the power amplifier. The specification listed assumes 0 dBm is delivered to $600 \Omega$ connected from PWRO + to PWRO-
2. The OdBmo level for the power amplifiers is load dependent. For $R_{L}=600 \Omega$ to GNDA the 0 dBm 0 level is 1.43 Vrms measured at the amplifier output. For $R_{L}=300 \Omega$ the 0 dBm 0 level is 1.22 Vrms .
3. $V F_{R} O$ connected to $P W R I$, input signal applied to $V F_{R^{\prime}}$.

## Typical Performance Characteristics

TRANSMIT FILTER STAGE


FIGURE 2.

RECEIVE FILTER STAGE


FIGURE 3.

## Pin Assignments

| PIN <br> NO. | NAME | FUNCTION |
| :---: | :---: | :---: |
| 1 | $V F_{X}{ }^{+}$ | The non-inverting input to the transmit filter stage. |
| 2 | $V F_{X}{ }^{1-}$ | The inverting input to the transmit filter stage. |
| 3 | $\mathrm{GS}_{\mathrm{x}}$ | The output used for gain adjustments of the transmit filter. |
| 4 | $V F_{R} \mathrm{O}$ | The low power receive filter output. This pin can directly drive the receive port of an electronic hybrid. |
| 5 | PWRI | The input to the receive filter differential power amplifier. |
| 6 | PWRO+ | The non-inverting output of the receive filter power amplifier. This output can directly interface conventional transformer hybrids. |
| 7 | PWRO- | The inverting output of the receive filter power amplifier. This output can be used with PWRO+ to differentially drive a transformer hybrid. |
| 8 | $V_{\text {BB }}$ | The negative power supply pin. Recommended input is -5 V . |
| 9 | $V_{C C}$ | The positive power supply pin. Recommended input is 5 V . |
| 10 | $V F_{R}{ }^{1}$ | The input pin for the receive filter stage. |
| 11 | GNDD | Digital ground input pin. All digital signals are referenced to this pin |
| 12 | CLK | Master input clock. Input frequency can be selected as $2.048 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 1.536 MHz . |
| 13 | PDN | The input pin used to power down the HC-5512D during idle periods. Logic 1 ( $\mathrm{V}_{\mathrm{CC}}$ ) input voltage causes a power down condition. An internal pull-up is provided. |
| 14 | CLKO | This input pin selects internal counters in accordance with the CLK input clock frequency: <br> CLK <br> Connect CLKO to: |
|  |  | 2048 kHz VCC <br> 1544 kHz GNDD <br> 1536 kHz VBB |
|  |  | An internal pull-up is provided. |
| 15 | GNDA | Analog ground input pin. All analog signals are referenced to this pin. Not internally connected to GNDD. |
| 16 | VFxO | The output of the transmit filter stage. |

## Functional Description

The HC-5512D monolithic filter contains four main sections; Transmit Filter, Receive Filter, Receive Filter Power Amplifier, and Frequency Divider/Select Logic (Figure 1). A brief description of the operation for each section is provided below.

## Transmit Filter

The input stage of the transmit filter is a CMOS operational amplifier which provides an input resistance of greater than $10 \mathrm{M} \Omega$, a voltage gain of greater than 3,000 , low power consumption (less than 3 mW ), high power supply rejection, and is capable of driving a $10 \mathrm{k} \Omega$ load in parallel with up to 25 pF . The inputs and output of the amplifier are accessible for added flexibility. Non-inverting mode, inverting mode, or differential amplifier mode operation can be implemented with external resistors. It can also be connected to provide a gain of up to 20 dB without degrading the overall filter performance.

The input stage is followed by a prefilter which is a twopole RC active low pass filter designed to attenuate high frequency noise before the input signal enters the switched-capacitor high pass and low pass filters.

A high pass filter is provided to reject 200 Hz or lower noise which may exist in the signal path. The low pass portion of the switched-capacitor filter provides stopioand attenuation.

The output stage of the transmit filter, the postfilter, is also a two-pole RC active low pass filter which attenuates clock frequency noise by at least 40 dB . The output of the transmit filter is capable of driving a $\pm 2.5 \mathrm{~V}$ peak to peak signal into a $10 \mathrm{k} \Omega$ load in parallel with up to 25 pF .

## Receive Filter

The input stage of the receive filter is a prefilter which is similar to the transmit prefilter. The prefilter attenuates high frequency noise that may be present on the receive input signal. A switched capacitor low pass filter follows the prefilter to provide the necessary passband flatness,
stopband rejection and $\sin x / x$ gain correction. A postfilter which is similar to the transmit postfilter follows the low pass stage. It attenuates clock frequency noise and provides a low output impedance capable of directly driving an electronic subscriber-line-interface circuit.

## Receive Filter Power Amplifiers

Two power amplifiers are also provided to interface to transformer coupled line circuits in PCM applications. These two amplifiers are driven by the output of the receive postfilter through gain setting resistors, R3 and R4 (Figure 4). The power amplifiers can be deactivated, when not required, by connecting the power amplifier input (pin 5) to the negative power supply $\mathrm{V}_{\mathrm{BB}}$. This reduces the total filter power consumption by approximately $10 \mathrm{~mW}-20 \mathrm{~mW}$ depending on output signal amplitude.

## Power Down Control

A power down mode is also provided. A logic 1 power down command applied on the PDN pin (pin 13) will reduce the total filter power consumption to less than 1 mW . If the PWRI pin ( $\operatorname{pin} 5$ ) is connected to VBB, the power amplifier output will enter a high impedance (three-state) mode. Otherwise, the power amplifier output will be clamped to $\mathrm{V}_{\mathrm{BB}}$.

## Frequency Divider and Select Logic Circuit

This circuit divides the external clock frequency down to the switching frequency of the low pass and high pass switched capacitor filters. The divider also contains a TTL-CMOS interface circuit which converts the external TTL clock level to the CMOS logic level required for the divider logic. This interface circuit can also be directly driven by CMOS logic. A frequency select circuit is provided to allow the filter to operate with 2.048 MHz , 1.544 MHz or 1.536 MHz clock frequencies. By connecting the frequency select pin CLKO (pin 14) to VCC, a 2.048 MHz clock input frequency is selected. Digital ground selects 1.544 MHz and VBB selects 1.536 MHz .

## Interface Circuit for HC-5510 CODEC



Note 1. Transmit voltage gain $=\frac{R 1+R 2}{R 2} \times \sqrt{2}$ (The filter itself introduces a 3 dB gain) $(\mathrm{R} 1+\mathrm{R} 2 \geq 10 \mathrm{k})$.
Note 2. Receive gain $\frac{\mathrm{R} 4}{\mathrm{R} 3+\mathrm{R} 4}$
(R3 + R4 $\geq 10 k$ )
Note 3. In the configuration shown, the receive filter power amplifiers will drive a $600 \Omega \mathrm{~T}$ to R termination to a signal level of 8.5 dBm . An alternative arrangement, using a transformer winding ratio equivalent to $1.414: 1$ and $300 \Omega$ resistor, $R_{S}$, will provide a maximum signal level of 10.1 dBm across a $600 \Omega$ termination impedance.
*Note 4. The HC-5512C/HC-5512D may be used in some PCM telephone applications, it does meet most CCITT and D3/D4 specifications for PCM telephone transmission systems.

FIGURE 4.

## Interface Circuit for HC-55564 CVSD



FIGURE 5.

## Applications Information

## Gain Adjust

Figure 4 shows the signal path interconnections between the HC-5512D and HC-5510 single channel CODEC. The transmit RC coupling components have been chosen both for minimum passband droop and to present the correct impedance to the CODEC during sampling.

Figure 5 shows the signal path interconnections between the HC-5512D and the HC-55564 CVSD. For the circuit shown, the audio signal into the CVSD should be $1 \mathrm{Vp}-\mathrm{p}$ over the 3.2 kHz band to obtain a flat response. $\mathrm{R}_{\mathrm{A}}, \mathrm{R}_{\mathrm{B}}$ and $\mathrm{C}_{\mathrm{A}}$ form a simple lead lag filter at the output of the HC-5512D receive filter which introduces a pole and a zero at 3.3 kHz to help compensate against the filters' inherent $\sin x / x$ characteristic. (See Figure 3). Note that the transmit side of the filter provides an inherent +3 dB voltage gain, and the resistor RD, at VFRI causes a voltage loss from audio out to VFRI, owing to the $100 \mathrm{k} \Omega$ output impedance of the CVSD at audio out. Generally, the higher the RD value used, the more thermal noise introduced to the circuit.

Optimum noise and distortion performance will be obtained for the HC-5512D filter when operated with system
peak overload voltages of $\pm 2.5 \mathrm{~V}$ to $\pm 3.2$ at $\mathrm{VF}_{\mathrm{X}} \mathrm{O}$ and $V F_{R} O$. When interfacing to a PCM CODEC or CVSD with a peak overload voltage outside this range, further gain or attenuation may be required.

For example, the HC-5512/12A/12C/12D filter can be used with the HC-5510/11 series CODEC which has a 5.5 V peak overload voltage, or with the HC-55564 CVSD which has a 4.0 V peak overload voltage. A gain stage following the transmit filter output and an attenuation stage following the CODEC or CVSD output are required in this case.

## Board Layout

Care must be taken in PCB layout to minimize power supply and ground noise. Analog ground o feach filter and each CVSD should be connected to digital ground at a single point, which should be bypassed to both power supplies. Further power supply decoupling adjacent to each filter and CODEC, and each filter and CVSD is recommended. Ground loops should be avoided between GNDA and GNDD, between the GNDA traces of adjacent filters and CODECs, and between the analog ground traces of adjacent filters and CVSDs.

# HC-5552/53 HC-5554/57 

## Features

- Complete CODEC/FILTER (COFIDEC) Family
- HC-5552 - $\mu$-Law with Short Frame Signaling (18 Pin)
- HC-5553 - $\mu$-Law with Both Short and Long Frame Signaling (20 Pin)
- HC-5554- $\mu$-Law without Signaling (16 Pin)
- HC-5557 - $\mu$-Law (16 Pin)
- Low Operation Power ( 60 mW Typical)
- Low Standby Power (1mW Typical)
- $\pm 5 \mathrm{~V}$ Power Supplies
- Meets or Exceed all D3/D4 and CCITT Specifications
- TTL or CMOS Compatible Digital Interfaces
- PCM Data Serial Input/Output
- Synchronous or Asynchronous Operation
- Automatic Power-Down


## Pinouts

TOP VIEW


DUAL-IN-LINE PACKAGE

## Description

The CODEC/FILTER (COFIDEC) family includes A-Law and $\mu$-Law monolithic CODEC/FILTERS implemented with double-poly CMOS technology.

The transmit side of the device consists of:

- an amplifier with external gain adjustment
- an RC active prefilter to eliminate high frequency noise
- a switched capacitor band-pass filter including a notch filter at 55 Hz to reject signals below 200 Hz and above 3400 Hz
- a change redistribution coder which samples and encodes filtered signal in the companded $\mu$-Law or A-Law PCM format
- a precision voltage reference
- an internal auto-zero network to cancel the transmit offset

The receive side of the device consists of:

- an expanding decoder (A-Law or $\mu$-Law) to reconstruct the analog signal
- a switched-capacitor low-pass filter which corrects for the $\sin x / x$ response of the decoder output and rejects signals above 3400 Hz
- an RC active filter followed by a single ended power amplifier able to drive a 600X load
- a precision voltage reference

The PCM word is transmitted/received in a serial format compatible with industry standard.

The device is operated with two (transmit and receive) master clocks ( $1.536 \mathrm{MHz}, 1.544 \mathrm{MHz}$ or 2.048 MHz ) which may be asynchronous:

Also required are transmit and receive bit clock which may vary from 64 KHz to 2.048 MHz and transmit and receive frame sync pulses.

Functional Diagram

## Pin Description



| HC-5552 | HC-5553 <br> PIN \# | HC-5554 <br> HC-5557 <br> PIN \# | NAME |  |  |
| :---: | :---: | :---: | :---: | :---: | :--- |


| 1. | 1 | 1 | $\mathrm{V}_{\mathrm{BB}}$ | Negative Power Supply $\mathrm{V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%$. |
| :---: | :---: | :---: | :---: | :---: |
| 2 | 2 | 2 | GNPA | Ground Analog Ground. All signals are referenced to this pin. |
| 3 | 3 | 3 | $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ | Analog Output of the Receiver Filter. |
| 4 | 4 | 4 | $\mathrm{V}_{\mathrm{CC}}$ | Positive Power Supply $\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5$. |
| 5 | 5 | 5 | $\mathrm{FS}_{\text {R }}$ | Receive Frame Sync Pulse. An 8 KHz pulse train which enables the PCM word to be shifted into the receiver register. |
| 6 | 6 | 6 | $\mathrm{D}_{\mathrm{R}}$ | Receive Data Input. The receiver register clocks in $D_{R}$ input with bit clock falling edge following an $\mathrm{FS}_{\mathrm{R}}$ rising edge. |
| 7 | 7 | 7 | $\begin{gathered} \text { BCLK }_{R} \\ \& \text { CLKSEL } \end{gathered}$ | Bit Clock which shifts $D_{R}$ data into the receiver register. May vary from 64 KHz to 2.048 MHz . Alternately may be a clock selection in synchronous mode. See Table 1 in Functional Description for synchronous operation. |
| 8 | 8 | 8 | MCLK $_{R}$ \& PDN | Receive Master Clock must be $1.536,1.544$ or 2.084 MHz . May be asynchronous with MCLKX and BCLK ${ }_{R}$. If MCLK $R_{R}$ is low, the COFIDEC operates in synchronous mode. If MCLK $R_{R}$ is tied high, the COFIDEC is powered down. |
|  | 9 |  | $\mathrm{SF}_{\mathrm{R}}$ | When high during $\mathrm{FS}_{\mathrm{R}}, \mathrm{SF}_{\mathrm{R}}$ indicates a receive signaling frame in long frame mode. |
| 9 | 10 |  | SIGR | The signaling bit appears at this output after each receive signaling frame. |
| 10 | 11 |  | SIGX | Signaling Data Input. This input is inserted in place of LSB or PCM word during signaling frame. |
|  | 12 |  | SFX | When high during $\mathrm{FS}_{\mathrm{X}}, \mathrm{SF}_{\mathrm{X}}$ indicates a transmit signaling frame in long frame mode. |
| 11 | 13 | 9 | $\text { MCLK }_{X}$ | Transmit Master Clock. Must be $1.536,1.544$ or 2.048 MHz . May be asynchronous with MCLK ${ }_{R}$. See table 1 in Functional Description for synchronous operation. |
| 12 | 14 | 10 | $B^{\text {BCLK }}$ X | Bit Clock. May vary from 64 KHz to 2.048 MHz , but must be synchronous with MCLKX. |
| 13 | 15 | 11 | DX | Three-State PCM data output enabled by FSX. |
| 14 | 16 | 12 | $\mathrm{FS}_{\mathrm{X}}$ | Transmit Frame Sync Pulse. An 8KHz pulse train which enables the PCM word to be shifted out through DX with BCLK X . |
| 15 | 17 | 13 | $\overline{T S X}$ | Open drain output. Pulled down durning time slot. |
| 16 | 18 | 14 | GSX | Analog output of transmit amplifier. Used to set the gain. |
| 17 | 19 | 15 | VFX ${ }^{1-}$ | Inverting input of transmit amplifier. |
| 18 | 20 | 16 | VFX ${ }^{\text {+ }}$ | Non inverting input of transmit amplifier. |

## Power Up/Power Down

The COFIDEC is automatically placed into the powerdown mode when $V_{C C}$ and $V_{B B}$ are applied to the circuit. All the analog blocks are de-activated and the DX and $\mathrm{VF}_{\mathrm{R}} \mathrm{O}$ outputs are in their high impedance state.
When a low level or a clock is applied on MCLKR, the COFIDEC powers up.
During the first two frames, the DX output is in the high impedance state. To compensate rapidly for the offset of the transmit section, the auto-zero circuit is in quick capture mode during the first 512 frames and the input of the low pass filter is set to zero during the first 256 frames. When a high level is applied on MCLK $_{R}$, the device goes into power down mode.

## Transmit Section

The input of the transmit section is an operational amplifier whose gain can be externally adjusted. This amplifier exhibits low noise, wide bandwidth and low offset voltage ( 1 mV typical). The input amplifier drives an anti-aliasing RC active filter. The switched capacitor band-pass filter is split into a 5th order elliptic low-pass filter and a 3rd order elliptic high-pass filter which includes a 55 Hz notch filter to guarantee excellent line ( 50 or 60 Hz ) rejection. The structure of each filter is fully differential so that their performance is not affected by parasitic elements.
The A/D converter is of a companding type according to $A$ (HC-5557) or $\mu$ (HC-5552/53/54) coding laws.

## Receive Section

The receive section includes an expanding $D / A$ converter according to A (HC-5557) or $\mu$ (HC-552/53/54) coding laws. The decoder is followed by a 5 th order switched capacitor low-pass filter and an RC active filter.
As for the transmit part, the filters are fully differential. The output amplifier has a unity gain and can drive a $600 \Omega / 500 \mathrm{pF}$ load.
Seperately trimmed voltage references are provided for transmit and receive sections respectively. Clocking circuits and internal power supplies are also fully independent. This arrangement greatly reduces crosstalk between the transmit and receive blocks and improves performance.

## Synchronous Operation

A low level on $M_{C L K}$ input presets the circuit into synchronous mode. In this case, MCLKX and BCLKX are used for both transmit and receive sections, and BCLK ${ }_{R}$ is used as a master clock select. A high level or open circuit selects the normal frequency and a low level selects the alternate frequency (See Table 1 below).

TABLE 1.

| BCLKR/CLKSEL | HC-5557 | HC-5552/53/54 |
| :--- | :---: | :---: |
| Clock | 2.048 MHz | $1.544 / 1.536 \mathrm{MHz}$ |
| Low | $1.536 / 1.544 \mathrm{MHz}$ | 2.048 MHz |
| High or Open | 2.048 MHz | $1.536 / 1.544 \mathrm{MHz}$ |

The bit clock BCLKx may vary from 64 KHz to 2.048 MHz provided that BCLKX is synchronous with MCLKX. For 1.544 MHz operation, the device automatically compensates for the 193rd clock pulse of each frame.

## Asynchronous Operation

Two asynchronous modes are allowed with excellent transmission performance:
$10 /$ MCLK $_{R}$ is fully independent of MCLKX and must be 2.048 MHz for $\mathrm{HC}-5557$ (A law) and 1.544 or 1.536 MHz for HC-5552/53/54 ( $\mu$ law) (freq MCLKX $=$ freq MCLK $_{R}$ $\pm 50 \mathrm{ppm})$.
20/If required, MCLKX can also be used as a master clock for both transmit and receive sections (MCLKX input connected externally to $\mathrm{MCLK}_{R}$ input).
In both modes, BCLKX and BCLKR may operate from 64 KHz to 2.048 MHz . BCLKx must be synchronous with MCLKX, but BCLK $R_{R}$ may be asynchronous with MCLK $K_{R}$ (freq $B C L K_{R}=$ freq MCLK $R_{R} \pm 50 p p m$ ).
The degradation of the signal to total distortion ration under all permitted asynchronous conditions does not exceed 0.5 dB as compared to the same measurement made with fully synchronous clocks.

## Data Acquisition and Transmission

In both short and long frame operation, when FSX is high, the first BCLKX rising edge enables the DX buffer and shifts the sign bit out. The other bits are shifted out with the 7 following rising edges of BCLKX. The falling edge of the 8th BCLKX pulse disables the DX buffer.
Similarly, when $F S_{R}$ is high, the first $B C L K_{R}$ rising edge enables the PCM word to be latched in from $D_{R}$ input with the 8 following falling edges of BCLK $_{R}$.

## Detection of Short or Long Frame Operation

A long frame of short frame operation is detected by sensing FSX on the 3rd rising edge of BCLKX after FSX low to high transition. At this time, if a high level is sensed on FSX, a long frame operation is detected.
Upon power up a short frame operation is assumed.

## Signaling

In transmission, the signaling bit provided by SIGx input is latched by the 8th BCLKX rising edge after FSX low to high transition and inseted in place of the LSB of the PCM word during the frame.
In reception, the signaling bit is extracted from the PCM word (LSB) in the receive register and transferred to SIGR output. The data at SIGR output will be held until next signaling frame. At the same time the decoder compensates for the loss of the LSB by setting the LSB to $1 / 2$ to minimize noise and distortion.

* In SHORT frame, the COFIDEC senses a signaling frame when $F_{X}\left(F_{R}\right)$ is still high during the 1st falling edge of BCLKX (BCLKR ) after $\mathrm{FSX}_{\mathrm{X}}\left(\mathrm{FS}_{R}\right)$ low to high transition. * In LONG frame, the frame sync pulses FSX and FSR R $^{\text {are }} 3$ or more bit clock periods long. A signaling frame is identified from $S F_{X}$ and $S F_{R}$ for transmit and receive sections respectively. $\mathrm{SFX}_{X}\left(\mathrm{SF}_{\mathrm{R}}\right)$ must be high for 3 or more BCLKX ( $B C L K_{R}$ ) periods for a signaling frame and stay low for a non signaling frame.
NOTE: Transmit and Receive Sections must be both in LONG frame or both in SHORT frame.
HC-5553 can be used for both short and long frame signaling. For short frame use, $S F_{X}$ and $S F_{R}$ should be tied low or left open circuit.
HC-5552 is intended for short frame application only. Signaling is not possible with HC-5554 or HC-5557.


## Specifications HC-5552/53/54/57

## Absolute Maximum Ratings

$V_{C C}$ to GND....................................................-0.3V to +7 V
$V_{B B}$ to GND +0.3 V to -7 V
Voltage at any Digital Input or Output $\qquad$ $V_{C C}+0.3 V$ to GND -0.3V
Voltage at any Analog
Input or Output
$. \mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{BB}}-0.3 \mathrm{~V}$
Operating Temperature Range
$-25^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$
Storage Temperature Range
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering 10 seconds) .......... $+300^{\circ} \mathrm{C}$

Electrical Characteristics Unless otherwise specified: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}-5 \mathrm{~V} \pm 5 \%, \mathrm{GND}=0 \mathrm{~V}$
$\mathrm{T}_{\mathrm{A}}=+0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ : typical characteristics specified at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=5.0 \mathrm{~V}$, $T_{A}=+25^{\circ} \mathrm{C}$; all signals are referenced to GND.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Digital Interface |  |  |  |  |  |  |
| $V_{\text {IL }}$ | Input Low Voltage |  |  |  | 0.6 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.2 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\begin{aligned} & D_{X}, I_{L}=5.0 \mathrm{~mA} \\ & S I G_{R}, I_{L}=1.0 \mathrm{~mA} \\ & T S X, I_{L}=3.2 \mathrm{~mA}, \text { Open Drain } \end{aligned}$ |  |  | $\begin{aligned} & 0.4 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\begin{aligned} & D_{X}, I_{L}=-5.0 \mathrm{~mA} \\ & \text { SIG, } I_{L}=-1.0 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 2.4 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IIL | Input Low Current (Note 1) | GND $\leq V_{\text {IN }} \leq V_{\text {IL }}$, All Digital Inputs | -10 |  | 10 | $\mu \mathrm{A}$ |
| 1 IH | Input High Current (Note 1) | $\mathrm{V}_{\text {IH }} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| IOZ | Output Current in High Impedance State | $\mathrm{D}_{\mathrm{X}, \mathrm{GND}} \leq \mathrm{V}_{\mathrm{O}} \leq \mathrm{V}_{\mathrm{CC}}$ | -10 |  | 10 | $\mu \mathrm{A}$ |

Analog Interface with Transmit Input Amplifier (All Devices)

| 1, XA | Input Leakage Current | $-2.5 \mathrm{~V} \leq \mathrm{V} \leq+2.5 \mathrm{~V}, \mathrm{VF} \mathrm{X}^{1+}$ or $\mathrm{VF} \mathrm{X}^{1-}$ | -200 |  | 200 | nA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $R_{1} X A$ | Input Resistance | $-2.5 \mathrm{~V} \leq \mathrm{V} \leq+2.5 \mathrm{~V}$, $\mathrm{VFX}{ }^{\text {l }}$ or VFXI- | 10 |  |  | $\mathrm{M} \Omega$ |
| RoXA | Output Resistance | Closed Loop, Unity Gain |  | 1 | 3 | $\Omega$ |
| $R_{\text {L }} \times \mathrm{A}$ | Load Resistance | GSX | 10 |  |  | k $\Omega$ |
| $C_{L} \times \mathrm{XA}$ | Load Capacitance | GSX |  |  | 50 | pF |
| $V_{0} X A$ | Output Level | $G S_{X} R_{L}=10 \mathrm{k} \Omega$ | $\pm 2.8$ | $\pm 4.2$ |  | V |
| AVXA | Voltage Gain | VFXX ${ }^{\text {+ }}$ to GSX | 5000 |  |  | V/V |
| FUXA | Unity Gain Bandwidth |  | 1 | 2 |  | MHz |
| $V_{\text {OS }} \times$ A | Offset Voltage |  | -20 | 1 | 20 | mV |
| $\mathrm{V}_{\text {CM }}{ }^{\text {XA }}$ | Common-Mode Voltage |  | -2.5 |  | +2.5 | V |
| CMRRXA | Common-Mode Rejection Ratio |  | 60 | 80 |  | dB |
| PSRRXA | Power Supply Rejection Ratio |  | 60 | 70 |  | dB |

Analog Interface with Receive Filter (All Devices)

| RoRF | Output Resistance | Pin VFro |  | 1 | 3 | $\Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RLRF | Load Resistance | $\mathrm{VF}_{\mathrm{R}} \mathrm{O}= \pm 2.5 \mathrm{~V}$ | 600 |  |  | $\Omega$ |
| $C_{L}$ RF | Load Capacitance |  |  |  | 500 | pF |
| $\mathrm{VOS}_{R} \mathrm{O}$ | Output DC Offset Voltage |  | -100 |  | 100 | mV |

Power Dissipation (All Devices)

| ICCO | Power-Down Current |  | 0.15 | .5 | mA |  |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| IBBO | Power-Down Current |  |  | 0.05 | 0.3 | mA |
| ICC1 | Active Current |  |  | 6 | 9 | mA |
| IBB1 | Active Current |  |  | 6 | 9 | mA |

NOTE: 1). SFX, SFR: Internal pull down ( $2 \mu \mathrm{~A}$ typical)
BCLR: Internal pull up ( $2 \mu \mathrm{~A}$ typical)

Transmission Characteristics (Continued)
Unless otherwise specified: $T_{A}=+0{ }^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, $V_{C C}=5 \mathrm{~V} \pm 5 \%, V_{B B}=-5 \mathrm{~V} \pm 5 \%, G N D=0 \mathrm{~V}, f=1.02 \mathrm{kHz}$, $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{dBm0}$, transmit input amplifier connected for unity gain non-inverting.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Transmit Section Transfer Characteristics |  |  |  |  |  |  |
| GXR | Transmit Gain Relative to Gain at $820 \mathrm{~Hz}(0 \mathrm{dBm0})$ |  | $\begin{gathered} -1.8 \\ -0.15 \\ -0.7 \end{gathered}$ | . | $\begin{gathered} -35 \\ -7 \\ -0.15 \\ +0.15 \\ +0.15 \\ +0.15 \\ +0.15 \\ 0 \\ -14 \\ -32 \end{gathered}$ | dB <br> dB <br> dB <br> $d B$ <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB |




Transmission Characteristics (Continued)
Unless otherwise specified: $T_{A}=+0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$,
$V_{C C}=5 \mathrm{~V} \pm 5 \%, V_{B B}=-5 \mathrm{~V} \pm 5 \%, G N D=0 \mathrm{~V}, \mathrm{f}=1.02 \mathrm{kHz}$,
$\mathrm{V}_{\text {IN }}=0 \mathrm{dBm0}$, transmit input amplifier connected for unity gain non-inverting.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Amplitude Response |  |  |  |  |  |  |
|  | Absolute Levels | Nominal 0dB0 levels is 4 dBm ( $600 \Omega$ ) OdBm0 (All devices) |  | 1.2277 |  | Vrms |
|  | Maximum Overload Levels | HC-5552, HC-5553, HC-5554 (3.17dBm0) <br> HC-5557 (3.14dBm0) |  | $\begin{aligned} & 2.501 \\ & 2.492 \end{aligned}$ |  | $V_{D C}$ <br> $V_{D C}$ |
| GXA | Transmit Gain, Absolute | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V}$ <br> Input at GSX $=0 \mathrm{dBm0}$ at 1020 Hz | 0.15 |  | 0.15 | dB |
| GXATV | Absolute Transmit Gain Variation with Temperature and Supply Voltage | $\begin{aligned} & T_{A}=+0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ & V_{C C}=5 \mathrm{~V} \pm 5 \%, V_{B B}=-5 \mathrm{~V} \pm 5 \% \end{aligned}$ |  |  | $\pm 0.15$ | dB |
| GXRL | Transmit Gain Variations with level | Sinusoidal Test Method <br> Reference Level $=-10 \mathrm{dBm0}$ <br> $\mathrm{VFX}^{1+}=-40 \mathrm{dBm0}$ to $+3 \mathrm{dBm0}$ <br> $V \mathrm{FX}^{1+}=-50 \mathrm{dBm0}$ to $-40 \mathrm{dBm0}$ <br> $V \mathrm{VX}^{1+}=-55 \mathrm{dBm} 0$ to -50 dBm 0 | $\begin{gathered} 0.2 \\ -0.4 \\ -1.2 \end{gathered}$ |  | $\begin{aligned} & 0.2 \\ & 0.4 \\ & 1.2 \end{aligned}$ | dB <br> dB <br> dB |
| GRA | Receive Gain, Absolute | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V}$ <br> Input = Digital Code Sequence for OdBm0 Signal at 1020 Hz | -0.15 |  | 0.15 | dB |
| GratV | Absolute Receive Gain <br> Variation with Temperature and Supply Voltage | $\begin{aligned} & T_{A}=+0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ & V_{C C}=5 \mathrm{~V} \pm 5 \%, V_{B B}=-5 \mathrm{~V} \pm 5 \% \end{aligned}$ |  |  | $\pm 0.15$ | dB |
| $\mathrm{G}_{\text {RRL }}$ | Receive Gain Variations with Level | ```Sinusoidal Test Method Reference Input PCM Code Corresponds to an Ideally Encoded \(=10 \mathrm{dBm} 0\) Signal PCM Level Level \(=-40 \mathrm{dBm} 0\) to +3 dBm 0 PCM Level \(=-50 \mathrm{dBm} 0\) to -40 dBm 0 PCM Level \(=-55 \mathrm{dBm} 0\) to \(-50 \mathrm{dBm0}\)``` | $\begin{gathered} 0.2 \\ -0.4 \\ -1.2 \end{gathered}$ |  | $\begin{aligned} & +0.2 \\ & +0.4 \\ & +1.2 \end{aligned}$ | dB <br> dB <br> dB |
| $\mathrm{V}_{\mathrm{RO}}$ | Receive Ouput Drive Level | $R_{L}=600 \Omega$ | -2.5 |  | 2.5 | V |
| Envelope Delay Distortion with Frequency |  |  |  |  |  |  |
| DXA | Transmit Delay, Absolute | $f=1600 \mathrm{~Hz}$ |  | 290 | 315 | $\mu \mathrm{s}$ |
| DXR | Transmit Delay, Relative to DXA | $f=500 \mathrm{~Hz}-600 \mathrm{~Hz}$ $f=600 \mathrm{~Hz}-800 \mathrm{~Hz}$ $f=800 \mathrm{~Hz}-1000 \mathrm{~Hz}$ $f=1000 \mathrm{~Hz}-1600 \mathrm{~Hz}$ $f=1600 \mathrm{~Hz}-2600 \mathrm{~Hz}$ $f=2600 \mathrm{~Hz}-2800 \mathrm{~Hz}$ $f=2800 \mathrm{~Hz}-3000 \mathrm{~Hz}$ | . | $\begin{gathered} 140 \\ 100 \\ 50 \\ 20 \\ 60 \\ 80 \\ 140 \end{gathered}$ | $\begin{gathered} 220 \\ 145 \\ 75 \\ 50 \\ 100 \\ 110 \\ 200 \end{gathered}$ |  |
| DRA | Receive Delay, Absolute | $f=750 \mathrm{~Hz}$ |  | 160 | 180 | $\mu \mathrm{s}$ |
| DRR | Receive Delay, Relative to DRA | $\begin{aligned} & f=500 \mathrm{~Hz}-1600 \mathrm{~Hz} \\ & f=1600 \mathrm{~Hz}-260 \mathrm{~Hz} \\ & f=2600 \mathrm{~Hz}-2800 \mathrm{~Hz} \\ & f=2800 \mathrm{~Hz}-3000 \mathrm{~Hz} \end{aligned}$ |  | $\begin{aligned} & 40 \\ & 90 \\ & 120 \\ & 140 \end{aligned}$ | $\begin{gathered} 60 \\ 120 \\ 140 \\ 175 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \end{aligned}$ |

Transmission Characteristics (Continued) Unless otherwise specified: $T_{A}=+0{ }^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%, \mathrm{GND}=0 \mathrm{~V}, \mathrm{f}=1.02 \mathrm{kHz}$, $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{dBm0}$, transmit input amplifier connected for unity gain non-inverting.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Receive Section Transfer Characteristics |  |  |  |  |  |  |
| $\mathrm{GRR}^{\text {R }}$ | Receive Gain Relative to Gain at 820 Hz ( $0 \mathrm{dBm0}$ ) | $f=0 \mathrm{~Hz}-3000 \mathrm{~Hz}$ $f=3000 \mathrm{~Hz}-3400 \mathrm{~Hz}$ $f=3400 \mathrm{~Hz}-3600 \mathrm{~Hz}$ $\mathrm{f}=3600 \mathrm{~Hz}-4000 \mathrm{~Hz}$ $\mathrm{f}=4000 \mathrm{~Hz}$ - 4600 Hz | $-0.15$ |  | $\begin{gathered} +0.15 \\ +0.15 \\ +0.15 \\ 0 \\ -14 \end{gathered}$ | dB <br> dB <br> dB <br> dB <br> dB |
| sos | Spurious Out-of-Band Signals at the channel output | $\begin{aligned} & \text { Image Signals at VF } \mathrm{FRO}_{\mathrm{R}} \\ & f=4600 \mathrm{~Hz}-7600 \mathrm{~Hz} \\ & \mathrm{f}=7600 \mathrm{~Hz}-8400 \mathrm{~Hz} \end{aligned}$ |  |  | $\begin{aligned} & -30 \\ & -40 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |



Transmission Characteristics (Continued)
Unless otherwise specified: $T_{A}=+0{ }^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 5 \%, \mathrm{GND}=0 \mathrm{~V}, \mathrm{f}=1.02 \mathrm{kHz}$, $\mathrm{V}_{\text {IN }}=0 \mathrm{dBm0}$, transmit input amplifier connected for unity gain non-inverting.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Noise |  |  |  |  |  |  |
| $\mathrm{N}_{\mathrm{XC}}$ | Transmit Idle Channel Noise, C Message Weighted | HC-5552, HC-5553, HC-5554 $\mathrm{VFXI} \mathrm{I}^{+}=\mathrm{OV}$ |  | 12 | 15 | dBrnCo |
| $\mathrm{N}_{\mathrm{XP}}$ | Transmit Noise, P Message Weighted | $\mathrm{HC}-5557$  <br> $\mathrm{VF} \mathrm{X}^{1+}=\mathrm{OV}$ (Note 1) <br> (Note 2)  |  | $\begin{aligned} & -74 \\ & -70 \end{aligned}$ | $\begin{aligned} & -69 \\ & -67 \end{aligned}$ | dBm0p dBm0p |
| $\mathrm{N}_{\mathrm{RC}}$ | Receive Idle Channel Noise, C Message Weighted | HC-5552, HC-5553, HC-5554 PCM Code equals alternating Positive and Negative Zero |  | 8 | 11 | dBrnCo |
| NRP | Receive Idle Channel Noise, P Message Weighted | HC-5557 <br> PCM Code equals Positive Zero |  | -82 | -79 | dBm0p |
| $\mathrm{N}_{\text {RS }}$ | Noise, Single Frequency | $f=0 \mathrm{KHz}$ to 100 KHz , Loop Around Measurment, $\mathrm{VFXI}^{1+}=0 \mathrm{Vrms}$ |  |  | -53 | dBm0 |

Power Supply Rejection

| PPSRX | Positive Power Supply Rejection Transmit | $\begin{aligned} & V F_{X^{1+}}=0 \mathrm{Vrms} \\ & \mathrm{VCC}=5.0 \mathrm{~V}_{\mathrm{DC}}+100 \mathrm{mVrms} \\ & \mathrm{f}=0-50 \mathrm{KHz} \end{aligned}$ | 40 |  |  | dBC |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NPSRX | Negative Power Supply Rejection Transmit | $\begin{aligned} & \text { VFXI }{ }^{1+}=0 \mathrm{Vrms} \\ & \mathrm{VBB}_{\mathrm{BB}}=-5.0 \mathrm{VDC}^{+}+100 \mathrm{mVrms} \\ & \mathrm{f}=0-50 \mathrm{KHz} \end{aligned}$ | 40 |  |  | dBC |
| $\mathrm{PPSR}_{R}$ | Positive Power Supply Rejection Receive | PCM Code equals Positive Zero $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}_{\mathrm{DC}}+100 \mathrm{mVrms}$ $\mathrm{f}=0-4000 \mathrm{~Hz}$ $f=0-50 \mathrm{KHz}$ | $\begin{aligned} & 40 \\ & 25 \end{aligned}$ |  |  | $\begin{gathered} \mathrm{dBC} \\ \mathrm{~dB} \end{gathered}$ |
| NPSRR | Negative Power Supply Rejection Receive | PCM Code equals Positive Zero $V_{B B}=-5.0 V_{D C}+100 \mathrm{mVrms}$ $f=0-4000 \mathrm{~Hz}$ $f=0-50 \mathrm{KHz}$ | 40 25 |  |  | $\begin{gathered} \mathrm{dBC} \\ \mathrm{~dB} \end{gathered}$ |


| Distortion |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STDX/R | Signal to Total Distortion Transmit or Receive Channel | $\begin{aligned} & \text { Sinusoidal Test Method } \\ & \begin{aligned} & \text { Level }=3.0 \mathrm{dBm0} \\ &=0 \mathrm{dBmO} \text { to }-30 \mathrm{dBMO} \\ &=-40 \mathrm{dBm0} \text { XMT } \\ & \text { RCV } \\ &=-55 \mathrm{dBmO} \text { XMT } \\ & \text { RCV } \end{aligned} \end{aligned}$ | $\begin{aligned} & 33 \\ & 36 \\ & 29 \\ & 30 \\ & 14 \\ & 15 \end{aligned}$ |  |  | dBC <br> dBC <br> dBC <br> dBC <br> dBC <br> dBC |
| SFDX | Single Frequency Distortion Transmit |  |  |  | -46 | dB |
| SFDR | Single Frequency Distortion Receive | / |  |  | -46 | dB |
| IMD | Intermodulation Distortion | Loop Around Measurement, VFXI ${ }^{+}=-4 \mathrm{dBm0}$ to $-21 \mathrm{dBm0}$, two frequencies in the range 300 Hz to 3400 Hz |  |  | -41 | dB |
| Crosstalk |  |  |  |  |  |  |
| CTX-R | Transmit to Receive Crosstalk OdBm0 Transmit Level | $\begin{aligned} & f=300 \mathrm{~Hz}-3400 \mathrm{~Hz} \\ & D_{R}=\text { Steady PCM Code } \end{aligned}$ |  | -90 | -75 | dB |
| ${ }^{\text {CT }}$ R-X | Receive to Transmit Crosstalk OdBm0 Receive Level | $\begin{aligned} & f=300 \mathrm{~Hz}-3400 \mathrm{~Hz} \\ & V \mathrm{FX}^{1+}=0 \mathrm{~V} \end{aligned}$ |  | -90 | -70 | dB |

NOTE: 1). Quantization Noise, measured by extrapolation from the distortion result.
2). Idle Channel Noise, due to alternating sign bit of a perfectly zeroed encoder.

HC-5552/53/5457
Timing Specifications

| SYMBO | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clocks |  |  |  |  |  |  |
| 1/TPM | Frequency of Master Clock | Depends on the Device used and the BCLK ${ }_{R} / C_{L K S E L}$ pin Selection |  | $\begin{aligned} & 1.536 \\ & 1.544 \\ & 2.048 \end{aligned}$ |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| TWMH | Width of Master Clock High | $\mathrm{VIH}=2.2 \mathrm{~V}$ | 160 |  |  | ns |
| TWML | Width of Master Clock Low | $\mathrm{VIL}=0.6 \mathrm{~V}$ | 160 |  |  | ns |
| TRM | Rise Time of Master Clock |  |  |  | 50 | ns |
| TFM | Fall Time of Master Clock |  |  |  | 50 | ns |
| TPB | Period of Bit Clock |  | 488 |  | 15625 | ns |
| TWBH | Width of Bit Clock High | $\mathrm{VIH}=2.2 \mathrm{~V}$ | 160 |  |  | ns |
| TWBL | Width of Bit Clock Low | $\mathrm{VIL}=0.6 \mathrm{~V}$ | 160 |  |  | ns |
| TRB | Rise Time of Bit Clock | TPB $=488 \mathrm{~ns}$ |  |  | 50 | ns |
| TFB | Fall Time Bit Clock | TPB $=488 \mathrm{~ns}$ |  |  | 50 | ns |
| Frame Sync Pulses |  |  |  |  |  |  |
| TSFB | Frame Sunc High Set up before 1st Bit Clock rising |  | 50 |  |  | ns |
| THOLD | Frame Sunc Low Hold after Bit Clock rising |  | 50 |  |  | ns |
| TWFH | Width of Frame Sync High |  | 100 |  |  | ns |
| TSFBS | Frame Sync Low Set up before 1st Bit Clock falling | Short Frame without Signaling | 100 |  |  | ns |
| THFBS | Frame Sync High Hold after 1st Bit Clock falling | Short Frame with Signaling | 100 |  |  | ns |
| TSFBL | Frame Sync Low Set up before 3rd Bit Clock rising | Short Frame with Signaling | 100 |  |  | ns |
| THFBL | Frame Sync High Hold after 3rd Bit Clock rising | Long Frame | 100 |  |  | ns |
| TWFL | Width of Frame Sync Low | Long Frame and $64 \mathrm{KBit} / \mathrm{s}$ | 100 |  |  | ns |
| TSSFB | SFX/R Set up before 1st Bit Clock rising | Long Frame Signaling | 0 |  |  | ns |
| THSFB | SFX/R Hold after 3rd Bit Clock rising | Long Frame Signaling | 100 |  |  | ns |
| Data |  |  |  |  |  |  |
| TDBXE | Delay from 1st Bit Clock rising to TSX Low | Load $=150 \mathrm{pF}+2$ LSTTL loads | 20 |  | 140 | ns |
| TDBXZ | Delay from 8th Bit Clock falling to $\overline{T_{X}}$ disabled |  | 50 |  | 165 | ns |
| TDBDE | Delay from 1st Bit Clock rising to Data output enabled | Load $=150 \mathrm{pF}+2$ LSTTL loads | 20 |  | 165 | ns |
| TDBD | Delay from Bit Clock rising to Data output valid | Load $=150 \mathrm{pF}+2$ LSTTL loads |  |  | 180 | ns |
| TDBDZ | Delay from 8th Bit Clock falling to Data output disabled |  | 50 |  | 165 | ns |
| TSSGB | SIGX, Set up before 8th Bit Clock rising |  | 50 |  |  | ns |
| THSGB | SIGX, Hold after 8th Bit Clock rising |  | t00 |  |  | ns |
| TSDB | Data input Set up before Bit Clock falling |  | 50 |  |  | ns |
| THDB | Data input Hold after Bit Clock falling |  | 50 |  |  | ns |
| TDBSG | Delay from 8th Bit Clock falling to SIG $_{\mathrm{R}}$ valid | Load $=50 \mathrm{pF}+2$ LSTTL loads | 300 |  |  | ns |



## Operating Instructions

Ground should be applied to the device before any other connection. Although $V_{C C}$ and $V_{B B}$ can be connected in any order, one should check that voltages on all inputs and on supply rails stay within absolute maximum ratings even for very short periods to avoid any latch-up. All ground connections to each device should meet at a common point as close as possible to the GND pin.

Two $0.1 \mu \mathrm{~F}$ decoupling capacitors are required from the common ground point to $V_{C C}$ and $V_{B B}$.

The ground point of each COFIDEC should be tied to a common card ground in star formation, rather than via a ground bus.


TYPICAL SYNCHRONOUS APPLICATION

## NOTICE:

Harris Semiconductor's products are sold by description only. Harris Semiconductor reserves the right to make changes in circuit design and/or specfications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders.

For maintenance of performance and reliability, Harris Semiconductor strongly recommends that the "I.C. Handling Procedures", Iocated in Section 1 of the current Analog Products Data Book, be followed closely by any activity involved with I. C Products.

## All-Digital Continuous Variable Slope Delta Demodulator (CVSD)

## FEATURES

- REQUIRES FEWER EXTERNAL PARTS
- LOW POWER DRAIN: 1.5 mW FROM SINGLE 3.0-7.0V SUPPLY
- TIME CONSTANTS DETERMINED BY CLOCK FREQUENCY; NO CALIBRATION OR DRIFT PROBLEMS; AUTOMATIC OFFSET ADJUSTMENT
\& FILTER RESET BY DIGITAL CONTROL
- automatic overload recovery
- AUTOMATIC "QUIET" PATTERN GENERATION


## APPLICATIONS

- SPEECH SYNTHESIS
- AUDIO MANIPULATIONS; DELAY LINES, ECHO GENERATION/SUPPRESSION, SPECIAL EFFECTS, ETC.
- PAGERS


## DESCRIPTION

The HC-55536 is a CMOS integrated circuit used to convert serial NRZ digital data to an analog (voice) signal. Conversion is by delta demodulation, using the continuously variable slope (CVSD) method.

While signals are compatible with other CVSD circuits, the internal design is unique. The analog loop filters have been replaced by digital filters which use very low power and require no external timing components. This digital approach allows inclusion of many desirable features, which otherwise would be difficult to implement. Internal time constants are optimized for a 16 K bit/sec data rate. However, the device is usable from 9 K bits $/ \mathrm{sec}$ to above 64 K bits $/ \mathrm{sec}$.

The HC-55536 is available in a 14 pin ceramic DIP package. Chips are available, probe tested at $+25^{\circ}$ C.



## ABSOLUTE MAXIMUM RATINGS

Voltage at any Pin
Maximum VDD Voltage
Minimum VDD Voltage
Operating VDD Range

GND -0.3V to $\mathrm{VDD}+0.3 \mathrm{~V}$
$+7.0 \mathrm{~V}$
$+3.0 \mathrm{~V}$
+3.0 V to +7.0 V

Operating Temperature (-5)

Storage Temperature Range
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## ELECTRICAL CHARACTERISTICS $V_{D D}=+5.0 \mathrm{~V}$; Bit Rate $=16 \mathrm{~K}$ Bits $/ \mathrm{sec} ; \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.

| PARAMETER | MIN | TYP | MAX | UNIT | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clock Sampling Rate |  | 16 | 64 | K Bits/Sec | (1) |
| Clock Duty Cycle | 30 |  | 70 | \% |  |
| Supply Voltage | +3.0 |  | +7.0 | V |  |
| Supply Current |  | 0.3 | 1.5 | mA |  |
| Logic "1" Input, $\mathrm{V}_{\text {IH }}$ | 3.5 | 4.5 |  | V | (2) |
| Logic "0" Input , VIL |  |  | 1.5 | V | (2) |
| Audio Output Voltage |  | 0.5 | 1.2 | $V_{\text {RMS }}$ | (3) |
| Audio Output Impedance |  | 150 |  | $k \Omega$ | (4) |
| Syllabic Filter Time Constant |  | 4.0 |  | ms | (5) |
| L.P. Signal estimate Filter Time Conatant |  | 0.94 |  | ms | (5) |
| Step Size Ratio |  | 24 |  | dB | (6) |
| Resolution |  | 0.1 |  | \% | (7) |
| Minimum Step Size |  | 0.2 |  | \% | (8) |
| Slope Overload |  | Fig. 1 |  | - | (9) |
| Signal/Noise Ratio | 25 |  |  | dB |  |
| Quieting Pattern Amplitude |  | 10 |  | $m V_{p-p}$ | (10) |
| Clamping Threshold |  | 0.75 |  | F.S. | (11) |

## NOTES:

1. There is one NRZ data bit per clock period. Clock must be phased with digital data such that a positive clock transition occurs in the middle of each received data bit.
2. Logic inputs are CMOS compatible at supply voltage and are diode protected. Digital data input is NRZ at clock rate and changes with negative clock transitions.
3. As mentioned elsewhere, this output includes a DC bias of VDD/2. Therefore an AC coupling capcitor (min. $4.7 \mathrm{f})$ is required unless the output filter also includes this bais.
4. Presents approximately 150 kr in series with recovered audio boltage. Zero-signal reference is $V_{D D} / 2$.
5. Note that filter time constants are inversely proportional to clock rate.
6. Step size compression ratio of the syllabic filter is defined as the ratio of the filter output, with an equal $1-0$ bit density input to the filter, to its minimum output.
7. Minimum quantization voltage level expressed as a percentage of supply voltage.
8. The minimum step size between levels is twice the resolution.
9. For large signal amplitudes or high frequencies, the encoder may become slope-overloaded. Figure 1 shows the frequency response at various signal levels, measured with a 3 kHz lowpass filter having a $130 \mathrm{~dB} /$ octave roll-off to -50 dB .
10. The "quieting" pattern or idle-channel audio output steps at $1 / 2$ the bit rate, changing state on negative clock transitions.
11. The recovered signal will be clamped, and the computation will be inhibited, when the recovered signal reaches threequarters of full-scale value, and will unclamp when it falls below this value (positive or negative).

FIG. 1. Illustrates the frequency response of the HC-55536 for varying input levels. To prevent slope overload (slew rate limiting) do not exceed the 0 dB boundary. The frequency response is directly proportional to the sampling rate. The output levels were measured after filtering.


Figure 1 - Transfer Function for CVSD at 16KB

| $\begin{aligned} & \text { PIN } \\ & \text { 14-LEAD } \\ & \text { D.I.P. } \end{aligned}$ | SYMBOL | DESCRIPTION |
| :---: | :---: | :---: |
| 1 | VDD | Positive supply voltage. |
| 2 | N.C. | * No internal connection is made to these pins. |
| 3 | Audio Out | Recovered audio out. Presents approximately 150 Kr source with $D C$ offset of $V_{D D} / 2$ should be externally $A C$ couples. |
| 4 | N.C. | * No internal connection is made to these pins. |
| 5 | N.C. | *No internal connection is made to these pins. |
| 6,7 | N.C. | * No internal connection is made to these pins. |
| 8 | Digital Gnd. | Logic ground. |
| 9 | Clock | Sampling rote clock must be synchronized with the digital input data such that the data is valid at the positive clock transition. |
| 10 | N.C. | * No o internal connection is made to these pins. |
| 11 | N.C. | * No internal connection is made to these pins. |
| 12 | Digital In | Input for the received seriai NRZ digital NRZ data. |
| 13 | FZ | Active low logic input. Activation this input resets the internal logic and forces the recovered audio output into the "quieting" condition. |
| 14 | N.C. |  |

*NOTE: No active input should be left in a "floating condition".
TIMING WAVEFORMS

tDS: DATA SET UP TIME, 100ns TYPICAL

Figure 3 - CVSD Timing Diagram

# Continuously Variable <br> Slope Delta-modulator (CVSD) 

## Features

- All Digital
- Requires Few External Parts
- Low Power Drain: 1.5mW Typical From Single 3.0V-7V Supply
- Time Constants Determined by Clock Frequency; No Calibration or Drift Problems; Automatic Offset Adjustment
- Half Duplex Operation Under Digital Control
- Filter Reset Under Digital Control
- Automatic Overload Recovery
- Automatic "Quiet" Pattern Generation
- AGC Control Signal Available


## Applications

- Voice Transmission Over Data Channels (Modems)
- Voice/Data Multiplexing (Pair Gain)
- Voice Encryption/Scrambling
- Voicemail
- Audio Manipulations: Delay Lines, Time Compression, Echo Generation/Suppression, Special Effects, Etc.
- Pagers/Satellites
- Data Aquisition Systems
- Voice I/O For Digital Systems and Speech Synthesis Requiring Small Size, Low Weight, and Ease of Reprogrammability


## Description

The HC-55564 is a half duplex modulator/demodulator CMOS integrated circuit used to convert voice signals into serial NRZ digital data and to reconvert that data into voice. The conversion is by delta-modulation, using the Continuously Variable Slope (CVSD) method of modula-tion/de-modulation.

While the signals are compatible with other CVSD circuits, the internal design is unique. The analog loop filters have been replaced by very low power digital filters which require no external timing components. This approach allows inclusion of many desirable features which would be difficult to implement using other approaches.

The fundamental advantages of delta-modulation, along with its simplicity and serial data format, provide an efficient (low data rate/low memory requirements) method for voice digitization. The device may be easily configured with the HC-5512C/12D PCM/CVSD filter.

The HC-55564 is usable from 9 K bits/sec to above 64 Kbps . The unit is available in a 14 pin ceramic DIP or LCC package in commerical, industrial, and military temperature ranges including the Harris High Rel Dash 7 and Dash 8 programs. Application Notes 607 and 576 are available, as are Demonstation Boards.

## Functional Diagram



## Pinouts

TOP VIEWS


Pin Assignments

| PIN \# | PIN \# |  |  |
| :---: | :---: | :---: | :---: |
| 14-PIN | 20-PIN | SYMBOL |  |
| DIP | LCC | SYESCRIPTION |  |


| 1 | 2 | $V_{\text {DD }}$ | Positive supply voltage. Voltage range is +3.0 V to +7.0 V . |
| :---: | :---: | :---: | :---: |
| 2 | 3 | Analog Gnd | Analog Ground connection to D/A ladders and comparator. |
| 3 | 4 | AOUT | Audio Out recovered from 10 bit DAC. May be used as side tone at the transmitter. Presents approximately 150 kilohm source with DC offset of $\mathrm{V}_{\mathrm{DD}} / 2$. Within $\pm 2 \mathrm{~dB}$ of Audio Input. Should be externally AC coupled. |
| 4 | 6 | $\overline{\text { AGC }}$ | Automatic Gain Control output. A logic low level will appear at this output when the recovered signal excursion reaches one-half of full scale value. In each half cycle full scale is $V_{D D} / 2$. The mark-space ratio is proportional to the average signal level. |
| 5 | 8 | AIN | Audio Input to comparator. Should be externally AC coupled. Presents approximately 280 kilohms in series with $\mathrm{V}_{\mathrm{DD}} / 2$. |
| 6,7 | $\begin{gathered} \text { 1,5,7,9, } \\ \text { 10,11, } \\ 15,17 \end{gathered}$ | NC | No internal connection is made to these pins. |
| 8 | 12 | Digital Gnd | Logic ground. OV reference for all logic inputs and outputs |
| 9 | 13 | Clock | Sampling rate clock. In the decode mode, must be synchronized with the digital input data such that the data is valid at the positive clock transition. In the encode mode, the digital data is clocked out on the negative going clock transition. The clock rate equals the data rate. |
| 10 | 14 | $\overline{\text { Encode/ }}$ <br> Decode | A single CVSD can provide half-duplex operation. The encode or decode function is selected by the logic level applied to this input. A low level selects the encode mode, a high level the decode mode. |
| 11 | 16 | $\overline{\text { APT }}$ | Alternate Plain Text input. Activating this input causes a digital quieting pattern to be transmitted, however; internally the CVSD is still functional and a signal is still available at the AOUT port. Active low. |
| 12 | 18 | Digital In | Input for the received digital NRZ data. |
| 13 | 19 | $\overline{F Z}$ | Force Zero input. Activating this input resets the internal logic and forces the digital output and the recovered audio output into the "quieting" condition. An alternating $1-0$ pattern appears at the digital output at $1 / 2$ the clock rate. When this is decoded by a receive CVSD, a $10 \mathrm{mVp}-\mathrm{p}$ inaudible signal appears at audio output. Active low. |
| 14 | 20 | Digital Out | Output for transmitted digital NRZ data. |

NOTE: No active input should be left in a "floating condition."

Absolute Maximum Ratings

| Voltage at Any Pin ................. GND -0.3V to VDD +0.3V |  |
| :---: | :---: |
| Maximum $\mathrm{V}_{\text {DD }}$ Voltage | +7.0V |
| Minimum $\mathrm{V}_{\text {DD }}$ Voltage | +3.0V |
| Operating $\mathrm{V}_{\text {DD }}$ Range | +3.0 V to +7.0V |

Maximum $\mathrm{V}_{\mathrm{DD}}$ Voltage ........................................... +7.0 V
Minimum $V_{D D}$ Voltage
+3.0 V to +7.0 V

## Electrical Characteristics

Unless otherwise noted, $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+5.0 \mathrm{~V}$, Sampling Rate $=16 \mathrm{Kbps}, \mathrm{AG}=\mathrm{DG}=\mathrm{OV}, \mathrm{A}_{1} \mathrm{~N}=1.2 \mathrm{Vrms}$.

| SYMBOL | PARAMETER | MIN | TYPICAL | MAX | UNITS | CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CLK | Sampling Rate | 9 | 16 | 64 | Kbps | Note 1 |
| ${ }^{\prime}$ DD | Supply Current |  | 0.3 | 1.5 | mA |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logic '1' Input | 3.5 |  |  | V | Note 2 |
| $V_{\text {IL }}$ | Logic '0' Input |  |  | 1.5 | V | Note 2 |
| $\mathrm{V}_{\mathrm{OH}}$ | Logic '1' Output | 4.0 |  |  | V | Note 3 |
| $\mathrm{V}_{\mathrm{OL}}$ | Logic '0' Output |  |  | 0.4 | V | Note 3 |
|  | Clock Duty Cycle | 30 |  | 70 | \% |  |
| $\mathrm{AlN}_{\text {I }}$ | Audio Input Voltage |  | 0.5 | 1.2 | Vrms | AC coupled. Note 4 |
| AOUT | Audio Output Voltage |  | 0.5 | 1.2 | Vrms | AC coupled. Note 5 |
| $Z_{I N}$ | Audio Input Impedance |  | 280 |  | k $\Omega$ | Note 6 |
| ZOUT | Audio Output Impedance |  | 150 |  | $\mathrm{k} \Omega$ | Note 6 |
| $A_{E-D}$ | Transfer Gain | -2.0 |  | +2.0 | dB | No Load. Audio In to Audio Out. |
| $A_{E}$ | Encode Gain |  | . 34 |  | dB |  |
| $A_{D}$ | Decode Gain |  | 1.23 |  | dB |  |
| ${ }^{\text {t }}$ S | Syllabic Filter Time Constant |  | 4.0 |  | mS | Note 7 |
| ${ }^{\text {t }}$ SE | Signal Estimate Filter Time Constant | 1.0 |  |  | mS | Note 7 |
|  | Resolution |  | 0.1 |  | \% | Note 8 |
|  | Minimum Step Size |  | 0.2 |  | \% | Note 9 |
| $\mathrm{V}_{\text {QP }}$ | Quieting Pattern Amplitude |  | 10 |  | $m \vee p-p$ | $\begin{aligned} & \mathrm{FZ}=0 \mathrm{~V} \text { or } \mathrm{APT}=0 \mathrm{~V} \text {, or } \\ & \text { AIN }=0 \mathrm{~V} . \text { Note } 10 \end{aligned}$ |
| $\mathrm{V}_{\text {AL }}$ | $\overline{\text { AGC Lo Threshold }}$ |  | 1.24 |  | Vp-p | Note 11 |
| $\mathrm{V}_{\text {AH }}$ | $\overline{\text { AGC }} \mathrm{Hi}$ Threshold |  | 3.85 |  | Vp-p | Note 11 |
| $\mathrm{V}_{\text {CTH }}$ | Clamping Threshold |  | 0.75 |  | F.S. | Note 12 |

## NOTES:

1. There is one NRZ (Non-Return Zero) data bit per clock period. Data is clocked out on the negative clock edge. Data is clocked into the CVSD on the positive going edge (see Figure 2). Clock may be run at less than 9 Kbps and greater than 64 Kbps .
2. Logic inputs are CMOS compatible at supply voltage and are diode protected. Digital data input is NRZ at clock rate.
3. Logic outputs are CMOS compatible at supply voltage and will withstand short-circuits to $V_{\text {DD }}$ or ground. Digital data output is NRZ and changes with negative clock transitions. Each output will drive two LS TTL loads.
4. Recommended voice input range for best voice performance. Should be externally AC coupled.
5. May be used for side-tone in encode mode. Should be externally AC coupled. Varies with aduio input level by $\pm \mathrm{dB}$.
6. Presents series impedance with audio signal. Zero signal reference is approximatey $\mathrm{V}_{\mathrm{DD}} / 2$.
7. Note that filter time constants are inversely proportional to clock rate. Both filters approximate single pole responses.
8. Minimum quantization voltage level expressed as a percentage of supply voltage.
9. The minimum step size between levels is twice the resolution.
10. The "quieting" pattern or idle-channel audio output steps at one-half the bit rate, changing state on negative clock transitions.
11. A logic " 0 " will appear at the AGC output pin when the recovered signal reaches one-half of full-scale value (positive or negative), ie. at $V_{D D} / 2$ $\pm 25 \%$ of $V_{D D}$.
12. The recovered signal will be clamped, and the computation will be inhibited, when the recovered signal reaches three-quarters of fullscale value, and will unclamp when it falls below this value (positive or negative).

## Timing Waveforms


${ }^{\mathbf{t}} \mathbf{D S}$ : DATA SET UP TIME, $\mathbf{1 0 0 n s}^{\mathbf{n}}$ TYPICAL

FIGURE 2. CVSD TIMING DIAGRAM

## Interface Circuit for HC-55564 CVSD



FIGURE 3.

## CVSD Hookup for Evaluation

The circuit in Figure 3 is sufficient to evaluate the voice quality of the CVSD, since when encoding the feedback signal at the audio output pin is the reconstructed audio input signal. CVSD design considerations are as follows;

1) Care should be taken in layout to maintain isolation between analog and digital signal paths for proper noise consideration.
2) Power supply decoupling is necessary as close to the device as possible. A 0.1 uf should be sufficient.
3) Ground, then power, must be present before any input signals are applied to the CVSD. Failure to observe this may cause a latchup condition which may be destructive. Latchup may be removed by cycling the power off/on. A power-up reset circuit may be used that strobes Force Zero (Pin 13) during power-up as follows:
4) Analog (signal) ground (Pin 2) should be externally tied to Pin 8 and power ground. It is recommended that the AIN and AOUT ground returns connect only to Pin 2.
5) Digital inputs and outputs are compatible with standard CMOS logic using the same supply voltage. All unused logic inputs must be tied to the appropriate logic level for desired operation. TTL outputs will require 1K Ohm pull-up resistors. Pins 4 and 14 will each drive CMOS logic or one low power TTL input.
6) Since the Audio Out pins are internally DC biased to $V_{D D / 2}$, $A C$ coupling is required. In general, a value of $0.1 \mu \mathrm{f}$ is sufficient for AC coupling of the CVSD audio pins to a filter circuit.
7) The AGC output may be externally integrated to drive an AGC pre-amp, or it could drive an LED indicator through a buffer to indicate proper speaking volume.

Figures 4, 5, and 6 illustrate the typical frequency response of the HC-55564 for varying input levels and for varying sampling rates. To prevent slope overload (slew limiting), the OdB boundry should not be exceeded. The frequency response is directly proportional to the
sampling clock rate. The flat bandwidth at OdB doubles for every 16 kHz increase in sampling rate. The output levels were measured in the encode mode, without filtering, from $A_{I N}$ to $A O U T$, at $V_{D D}=+5 \mathrm{~V}$. $O d B=1.2 \mathrm{Vrms}$.


FIGURE 4. TRANSFER FUNCTION FOR CVSD AT 16Kbps
signal level @ AOUT


FIGURE 5. TRANSFER FUNCTION FOR CVSD AT 32Kbps

SIGNAL LEVEL @ AOUT


FIGURE 6. TRANSFER FUNCTION FOR CVSD AT 64Kbps

The following typical performance distortion graphs wererealized with the test configuration of Figure 7. The measurement vehicle for Total Harmonic Distortion (THD) was an HP-339A distortion measurement set, and
for 2 nd and 3rd harmonic distortion, an HP-3582A spectrum analyzer. All measurement conditions were at $V_{D D}=+5 \mathrm{~V}$, and 2 nd and 3rd harmonic distortion measurements were C-message filtered. $0 \mathrm{~dB}=1.2 \mathrm{Vrms}$.


FIGURE 7. TEST AND MEASUREMENT CIRCUIT


FIGURE 8. CVSD SIGNAL LEVEL VERSUS TOTAL HARMONIC DISTORTION


CVSD input level versus 2nd and 3Rd harmonic distortion c-message weighted



FIGURE 9A, B, C. CVSD INPUT LEVEL VERSUS 2ND AND 3RD HARMONIC DISTORTION




FIGURE 10A, B, C. CVSD INPUT FREQUENCY VERSUS 2ND AND 3RD HARMONIC DISTORTION

## Universal Active Filter

## Features

- Industry Standard Pinout
- Low Crosstalk $\qquad$ -60dB
- Low Clock Feed Through 2 mVrms
- Low Standby Current $500 \mu \mathrm{~A}$
- Clock to Center Frequency Ratio Accuracy $\pm \mathbf{2}$ \%
- Filter Cutoff Frequency Stability Directly Dependent on External Clock Quality
- Separate High-pass (or Notch or All-Pass), Band-Pass, Low-pass Outputs
- $f_{0} \times Q$ Range up to 50 kHz Minimum
- Operates to $\mathrm{f}_{\mathrm{O}}=\mathbf{2 0 k H z}$ Minimum
- Specifications Guaranteed for $\mathrm{T}_{\mathrm{A}}$ from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$


## Applications

- General Purpose Audio-Band Filtering
- Real-Time Programming
- Prototyping
- Dynamic Reconfiguration
- High Q Applications
- Precision Filtering at Low Q
- Precision Oscillators
- Extended Temperature
- Voice Response Systems
- Modems
- Tone Generators
- Data Acquisition Systems
- Building Block for Precision Higher-Order Filters (Directly Cascadable)

The HF-10 topology is very useful since it produces three different, but related, transfer functions simultaneously. Each transfer function has the same pole locations but different zero locations. One of the outputs is either a notch, all-pass, or high-pass signal, depending on the feedback configuration chosen by the user; the other outputs are band-pass and low-pass signals. The center frequency of the complex pole pair, $f_{0}$, is determined by the external clock frequency and the state of the " $50 / 100 /$ CL" input. This value can also be scaled by a function of the external resistor values depending on the feedback configuration. The other important filter characteristics, such as gain, $Q$, etc. are determined by functions of external resistor values. Any of the classical filter configurations (Butterworth, Bessel, Cauer/Elliptic, Chebyshev, etc.) can be realized.
The second order sections can be used separately with the constraint that the clock input for each section be driven by signals of the same level (i.e., either TTL or CMOS logic levels), and that the two clock signals share the same digital ground. If it is desired that a fourth order function be realized, the two sections can be cascaded. The "L Sh" (level shift) input is used in conjunction with the clock inputs to allow compatibility with either TTL or CMOS clock levels.
The HF-10 can be powered-down by connecting the " $50 / 100 / \mathrm{CL}$ " input to $V_{D}$. This disables the reference current generators for the operational amplifiers and the clock level shifters.

The HF-10 provides a number of advantages over other universal active filters: higher accuracy at frequency extremes; superior clock feedthrough suppression; significantly lower crosstalk; better performance over $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$; drives smaller impedance to higher peak output voltage; and capable of precision oscillator applications (phase is continuous when frequency is changed).
The device is available in a 20 pin ceramic package in commercial and military temperature ranges. Application note is available.


System Block Diagram


Filter Block Diagram



Lead Temperature (Soldering, 10 Sec. ) $\qquad$ $300{ }^{\circ} \mathrm{C}$ Output Loading RLOAD $\geqq 3.5 \mathrm{~K} \Omega$ CLOAD $\leqq 100 \mathrm{pF}$

Electrical Characteristics (Complete Filter) $\pm 4.5 \mathrm{~V}<\mathrm{V}_{\mathrm{S}}< \pm 5.5 \mathrm{~V},-55^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125{ }^{\circ} \mathrm{C}$, Refer to Figure 1.

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency Range | $\mathrm{f}_{0} \mathrm{XQ}<50 \mathrm{kHz}$ | 50 |  | 20K | Hz |
| Clock to Center Frequency Ratio |  |  |  |  |  |
| $\mathrm{f}^{\text {CLK }}$ /fo ${ }_{\text {O }}=50$ | Pin $12=V^{+}, Q=10$ |  |  | $\pm 2 \%$ |  |
|  | $\mathrm{f}_{0} \times \mathrm{Q}<50 \mathrm{kHz}$ |  |  |  |  |
| $\mathrm{f}_{\mathrm{CLK}} / \mathrm{f}_{\mathrm{O}}=100$ | Pin $12=$ AGND, $\mathrm{Q}=10$ |  |  | $\pm 2 \%$ |  |
|  | $\mathrm{f}_{0} \mathrm{XQ}<50 \mathrm{kHz}$ |  |  |  |  |
| Q Range | $\mathrm{f}_{0} \mathrm{XQ}<50 \mathrm{kHz}$ | 0.5 |  | 100 |  |
| Q Accuracy (Q Deviation from an Ideal Continuous Filter) |  |  |  |  |  |
| $\mathrm{f}^{\mathrm{f}} \mathrm{CLK} / \mathrm{f}_{\mathrm{O}}=50$ | Pin $12=\mathrm{V}^{+}, \mathrm{Q} \leq 20$ |  |  | $\pm 4 \%$ |  |
|  | $\mathrm{f}_{0} \mathrm{XQ}<50 \mathrm{kHz}$ |  |  |  |  |
| $\mathrm{f}_{\mathrm{CLK}} / \mathrm{ff}_{\mathrm{O}}=100$ | $\operatorname{Pin} 12=A G N D, Q \leq 20$ |  |  | $\pm 3 \%$ |  |
|  | $\mathrm{f}_{\mathrm{O}} \mathrm{XQ}<50 \mathrm{kHz}$ |  |  |  |  |
| $f_{0}$ XQ Product |  | 50K |  |  | Hz |
| $f_{0}$ Temperature Coefficient $f_{C L K} / f_{O}=50$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | $\pm 100$ | ppm/ ${ }^{\circ} \mathrm{C}$ |
|  | Pin $12=\mathrm{V}^{+}, \mathrm{f}_{\mathrm{O}} \mathrm{XQ}<50 \mathrm{kHz}$ |  |  | $\pm 100$ | ppm/oc |
|  | External Clock Temperature Independent |  |  |  |  |
| $\mathrm{f}_{\mathrm{CLK}} / \mathrm{f}_{\mathrm{O}}=100$ | Pin $12=$ AGND, $\mathrm{f}_{0} \mathrm{XQ}<50 \mathrm{kHz}$ |  |  | $\pm 100$ | ppm/ ${ }^{\circ} \mathrm{C}$ |
|  | External Clock Temperature Independent |  |  |  |  |
| Q Temperature Coefficient | $\begin{gathered} T_{A}=25^{\circ} \mathrm{C} \\ \mathrm{f}_{\mathrm{O}} \mathrm{XQ}<50 \mathrm{kHz}, \mathrm{Q} \text { Setting } \end{gathered}$ |  |  | $\pm 500$ | ppm/ ${ }^{\circ} \mathrm{C}$ |
|  | Resistors Temperature Independent |  |  |  |  |
| Crosstalk | $\mathrm{INV}_{\mathrm{A}}=0 \mathrm{dBm} @ 1 \mathrm{kHz}$ |  | -60 |  | dB |
|  | $\mathrm{INV}_{\mathrm{B}}=\mathrm{OV}$ |  |  |  |  |
| Clock Feedthrough | See Figure 2 |  | 2 | 5 | mVrms |
| Clock Frequency | Min @ $\mathrm{f}_{\text {CLK }} / \mathrm{f}_{0}=50, \mathrm{Max} @ \mathrm{fCLK} / \mathrm{f}_{\mathrm{O}}=100$ | 2.5 |  | 2048 | kHz |
| Power Supply Current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 13 |  | mA |
| Standby Current | $\operatorname{Pin} 12=\mathrm{V}_{\mathrm{A}^{-}}$ |  | 500 |  | $\mu \mathrm{A}$ |

Electrical Characteristics (Internal Operational Amplifiers)

$$
\pm 4.5 \mathrm{~V}<\mathrm{V}_{\mathrm{S}}< \pm 5.5 \mathrm{~V},-55^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}, \text { Refer to Figure } 1
$$

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Voltage Swing (Pins 1, 2, 3, 18, | 19, 20) |  |  |  |  |
| Op Amp Gain-BW Product | RLOAD $=3.5 K \Omega$ | $\pm 3.5$ |  |  | V |
| Op Amp Slew Rate |  |  |  |  |  |
| Power Supply Rejection <br> Ratio (PSRR) |  | 5.5 | 3.8 |  | MHz |

HF-10
Pin Assignments

| SYMBOL | DESCRIPTION | L |
| :---: | :---: | :---: |


| LP, BP, N/AP/HP (A or B) | Low-pass, band-pass, notch or all-pass or high-pass outputs of each second order section. |
| :---: | :---: |
| INV (A or B) | Inverting input of the summing op amp of each filter. |
| S1 (A or B) | Inverting summing input pin used in most filter configurations. |
| $S_{A / B}$ | Activates a switch connecting one of the inputs of the filter's second summer to either analog ground ( $S_{A / B}$ low to $V_{A^{-}}$) or to the low-pass output of the circuit ( $S_{A / B}$ high to $V_{A^{+}}$). This allows flexibility in the various modes of operation of the I. C. |
| $\mathrm{V}_{\mathrm{A}^{+}}, \mathrm{V}^{+}{ }^{+}$ | Analog positive supply and digital positive supply. These pins are internally connected through the I.C. substrate and therefore, $\mathrm{V}_{\mathrm{A}^{+}}$and $\mathrm{V}_{\mathrm{D}^{\times}}$should be derived from the same power supply source. They have been brought out separately so they can be bypassed by separate capacitors, if desired. They can be externally tied together and bypassed by a single capacitor. |
| $\mathrm{V}_{A^{-}}, \mathrm{V}_{\mathrm{D}^{-}}$ | Analog and digital negative supply respectively. The same comments as for $\mathrm{V}_{\mathrm{A}^{+}}, \mathrm{V}_{\mathrm{D}^{+}}$apply here. |
| L Sh | Level shift pin. Accommodates various clock levels with dual or single supply operation. With dual $\pm 5 \mathrm{~V}$ supplies, the HF-10 can be driven with CMOS clock levels ( $\pm 5 \mathrm{~V}$ ), and the "L Sh" pin should be tied either to the system ground or to the negative supply pin. If the same supplies as above are used and TTL clock levels, derived from a $0 V$ to 5 V supply, are used, the " L Sh" pin should be tied to the system ground. For single supply operation ( 0 V and 10 V ), the $\mathrm{V}_{\mathrm{D}}$ - and $\mathrm{V}_{\mathrm{A}}$-pins should be connected to the system ground, the AGND pin should be biased at 5 V , and the " L Sh" pin should also be tied to the system ground. This will accommodate both CMOS and TTL clock levels. |
| CLK ( A or B ) | Clock inputs for each switched capacitor filter building block. Should both be of the same level (TTL or CMOS). The level shift (L Sh) pin description discusses how to accommodate their levels. The duty cycle of the clock should preferably be close to $50 \%$, especially when clock frequencies above 200 kHz are used. This allows the maximum time for the op amps to settle, yielding optimum filter operation. |
| 50/100/CL | By tying this pin to $\mathrm{V}_{\mathrm{D}^{+}}$, a $50: 1$ clock to filter center frequency operation is obtained. Tying at mid-supplies (i. e., analog ground with dual supplies) allows the filter to operate at a 100:1 clock to center frequency ratio. When tied to VD-, a simple current limiting circuit is triggered to limit the overall supply current. The filtering action is then aborted. |
| AGND | Analog ground pin. Should be connected to the system ground for dual supply operation or biased at midsupply for single supply operation. The Non-inverting inputs of the filter op amps are connected to the AGND pin so a "clean" ground is mandatory. |

Note: All pins are protected against static discharge.

## Typical Filter Configuration


figure 2. MEASURING CHANNEL A CLOCK FEEDTHROUGH

FIGURE 1.
figure 1.

## ADVANCE

## Features

- Single 5V Supply $\qquad$ 10mA Max.
- Mode Selectable Coding Including:
- AMI (T1, T1C)
- B8ZS (T1)
- B6ZS (T2)
- HDB3 (PCM30)
- North American and European Compatibility
- Simultaneous Encoding and Decoding
- Asynchronous Operation
- Loop Back Control
- Transmission Error Detection
- Alarm Indication Signal
- Replaces CD22103, MJ1440, MJ1471 and TCM2201 Transcoders


## Applications

- North American and European PCM Transmission Lines where Pseudo Ternary Line Code Substitution Schemes are Desired
- Any Equipment that Interfaces T1, T1C, T2 or PCM30 Lines Including Multiplexers, Channel Service Units, (CSUs) Echo Cancellors, Digital Cross-Connects (DSXs), T1 Compressors, etc.


## Description

The HC-5560 digital line transcoder provides encoding and decoding of pseudo ternary line code substitution schemes. Unlike other industry standard transcoders, the HC-5560 provides four worldwide compatible mode selectable code substitution schemes, including HDB3 (High Density Bipolar 3), B6ZS, B8ZS (Bipolar with 6 or 8 Zero Substitution), and AMI (Alternate Mark Inversion).

The HC-5560 is fabricated in CMOS and operates from a
single 5V supply. All inputs and outputs are TTL compatible. The HC-5560 is available in 20 pin dual-in-line ceramic packages over the commercial temperature range, $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$.

The HC-5560 is ideally suited for use with the HC-5562 Receive Line Interface Unit (RLIU). Application Note Number 573 is available.

## Pinout

TOP VIEW

| FORCE AIS 1 | 20 | $\square \mathrm{VDD}$ |
| :---: | :---: | :---: |
| MODE SELECT 102 | 19 | $\square$ OUTPUT ENABLE |
| NRZ DATA IN 0 | 18 | $\square \overline{\text { RESET }}$ |
| CLOCK ENC 4 | 17 | Q OUT1: |
| MODE SELECT 2 - 5 | 16 | $\square$ OUT2 |
| NRZ DATA OUT 6 | 15 | $\square \mathrm{BIN}$ |
| CLOCK DEC 7 | 14 | $\square$ LOOP TEST ENABL |
| RESET AIS 8 | 13 | AIN |
| AIS 09 | 12 | CLOCK |
| vss 10 | 11 | P ERROR |

Functional Diagram


## Features

- Meets FCC Part 68 Isolation and Most Signal Transmission Requirements
- Requires No External Transformers or Optoisolators
- Externally Programmable Termination Impedance
- Simple Interface to Data and Voice Systems
- Single Supply Operation from 5V to 15V
- Fully Integrated, Using Dielectric Isolation


## Applications

- Trunk Interfaces for Private Branch Exchanges (PBXs), Automatic Call Distributors (ACDs), Remote Switching Units (RSUs), Least Cost Routing Systems (LCRs), Hybrid Key Systems, and Remote Line Testers.


## Description

The Harris Trunk Subscriber Line Interface Circuit (TSLIC) incorporates into a single integrated circuit, the line interface on the terminal, private switching exchange, or subscriber end of the public switched telephone network.

Using the Harris dielectric isolation process, the TSLIC bridges the required isolation boundary without need for transformers or optoisolators.

The on-chip functions include on/off hook mode control, ring detection, hybrid, relay driver, loop current monitor, and a general purpose detector. The DC termination characteristic includes loop current limiting to minimize power dissipation. The off-hook AC termination impedance is externally set, giving complex or resistive line matching capability. The device can be interfaced to both loop-start and ground-start trunk lines.

## Pinout

TOP VIEW


Functional Diagram


## DAA Subscriber Line Interface Circuit - DAASLIC

## Features

- Meets FCC Part 68 Isolation and Most Signal Transmission Requirements
- Requires No External Transformer or Optoisolators
- Externally Programmable Termination Impedance
- Simple Interface to Data and Voice Systems
- Single Supply Operation from 5V to 15V
- Fully Integrated, Using Dielectric Isolation


## Applications

- Data Access Arrangement (DAA)
- Telephone Answering Machines
- Facsimile Machines
- Modems and Multiplexers


## Description

The Harris Data Access Arrangement Subscriber Line Interface Circuit (DAASLIC) incorporates into a single integrated circuit, the line interface on the terminal or subscriber end of the public switched telephone network.
Using the Harris dielectric isolation process, the DAASLIC bridges the required isolation boundary without need for transformers or optoisolators.

The on-chip functions include on/off-hook mode control, ring detection, hybrid, dual transmit inputs, squelch, loop current monitor, and a general purpose detector. The DC termination characteristic includes loop current limiting to minimize power dissipation. The off-hook AC termination impedance is externally set, giving complex or resistive line matching capability.

## Pinout

TOP VIEW


## Functional Diagram



## Features

- Monolithic Integrated Device
- Data Rates up to 160K Bits/s will Support Two B and One D Channel with Additional Overhead for Frame and Handshake Information
- Full Duplex Transmission using AMI Line Code Adaptive Hybrid Techniques
- On Chip Clock Recovery Circuit Allows the Device to be Operated in Either a Master or Slave Mode
- Low Idle Power Dissipation Using State-of-the-art CMOS Technology
- Line Interface Driver
- Synchronous Serial Mode Allows External Protocol Generation with DLT Transparently Receiving/Transmitting


## Description

The Harris Digital Line Transceiver (DLT) implements a complete full duplex data transmission system using an echo cancellation technique. Data rates up to $160 \mathrm{~KB} / \mathrm{s}$ can be accommodated. Functions of the circuit can be divided into three groups:
-transmit
—receive
-control/interface
The transmit functions include scrambler, bipolar coder

## Applications

- Integrated Voice and Data Transmission
- Secure Voice and Data Terminals
- Integrated Digital Services Network (ISDN) U-Interface
and transmit filter. The receive functions and receive filter, $\sqrt{f}$ equalizer, echo canceller, detector, timing recovery and descrambler.

Transmitted and received bit streams are synchronous. Both are locked to a master clock running at 3.88 MHz (for a $160 \mathrm{~KB} / \mathrm{s}$ data rate). The subscriber DLT extracts the clock from the received signal and locks its own transmitter to the recovered clock.

## Block Diagram

HC-5590 DLT BLOCK DIAGRAM


HC-5572

## ADVANCE INFORMATION

Modem Signal Processor

## Features

- Monolithic Integrated Device
- CCITT V. 22 BIS/V. 22 and BELL 212A Compatible
- Adaptive and Compromise Equalizers Ensure Modem Performance Over Poor Telephone Line Conditions
- Microprocessor-Compatible Interface Bus
- Programmable Mode Selection


## Description

The Harris Modem Signal Processor is a single chip synchronous voiceband modem intended for use in switched or leased lines. It is programmable for operation at $2400,1200,600$, or 300 bits per second (BPS), full duplex (FDX) data transmission compatible with CCITT V. 22 BIS, V. 22 or BELL 212A specifications.

Switched capacitor techniques are used in the HC-5572 to perform various signal processing functions. Adaptive and compromise equalizers are included to ensure

- Answer Tone Generation and Detection
- CCITT V. 25 2100Hz Tone Generation and Detection
- State-of-the-art CMOS Technology, Ensuring Low Power Dissipation
the modem's performance over poor telephone line conditions.

The telephone line interface with the HC-5572 can be accomplished with either a solid-state terminal SLIC, such as the Harris HC-5580, or through a transformer-based Data Access Arrangement (DAA).
The HC-5572 is fabricated using CMOS technology. All digital input and output signals are TTL compatible. Power supply requirements are $\pm 5 \mathrm{~V}$.

## Functional Diagram


The Total Approach to Quality ..... 9-2
Harris Standard Flows ..... 9-2
Quality Beginning to End ..... 9-6
Electrical Screening and Test Procedures ..... 9-9
Harris and The JAN Program ..... 9-12
Burn-In Circuit Index ..... 9-13
Burn-In Circuit Drawings ..... 9-15

## Harris Quality and Reliability

## Harris Takes the Total Approach to Quality

Quality and reliability do not occur by accident in microcircuit manufacturing. They can be achieved only as a result of precise design, capable manufacturing methods, carefully controlled production processes and accurate screening and testing. Quality and reliability must be totally designed and built into the product. They are not characteristics that can be added after manufacture. They must be part and parcel of the flow from the original design through final assembly and test.

The major steps affecting microcircuit reliability and quality are:

- Initial circuit selection and design.
- Selection of package materials and design.
- Die layout and geometry.
- Raw material inspection and QC.
- Wafer/die production process and controls.
- Die/package assembly and controls.
- Screening and test procedures.


## Harris Standard Flows

Harris Semiconductor offers a variety of standard product flows which cover the myriad of application environments our customers experience. These flows run the gambet of low cost commercial parts to fully qualified JAN microcircuits. All of these grades have one thing in common. They result from meticulous attention to quality, starting with design decisions made during product development and ending with the labeling of shipping containers for delivery to our customers. The standard flows offered are:

Dash 5 -. Electrical performance guaranteed from $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$.
Dash 7 - Dash 5 plus 96 hours of burn-in to reduce infant mortality risk in customer applications.

Dash 2 - Electrical performance guaranteed from $-55^{\circ} \mathrm{C}$ to $+125{ }^{\circ} \mathrm{C}$.
Dash 8 - Electrical performance guaranteed from $-55^{\circ} \mathrm{C}$ to $+125{ }^{\circ} \mathrm{C}$ plus 160 hours of burn-in with PDA of $5 \% .100 \%$ preseal visual per Mil Std 883C Method 2010.
JAN
Class B - Fully qualified and certified microcircuit manufactured per Mil M 38510 requirements.

Details of the individual process requirements are contained in the flow charts which follow.

(1) $\mathrm{T}_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for all grades except

DASH-7 (DASH-7 TA $=0^{\circ} \mathrm{C}$ to ${ }^{+} 75^{\circ} \mathrm{C}$ )

## Harris Semiconductor Standard Processing Flows (continued)



## Harris Semiconductor Standard Processing Flows (continued)



Package \& Ship or Stock
(2) $-5 /-7 \quad 0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ $-2 /-8 / \mathrm{JAN}-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## Advantages of Standard Flows

Wherever feasible, and in accordance with good value engineering practice, the IC user should specify device grades based on one of the five standard Harris manufacturing flows. These are more than adequate for the overwhelming majority of applications and may be utilized quite effectively if the user engineer bases his designs on the standard data book or slash sheet (as applicable) electrical limits.

Some of the more impcrtant advantages gained by using standard as opposed to custom flows are as follows:

- Lower cost than the same or an equivalent flow executed on a custom basis. This results from the higher efficiency achieved with a constant product flow and the elimination of such extra cost items as special fixturing, test programs, additional handling, and added documentation.
- Faster delivery. The manufacturer often can supply many items from inventory and, in any case, can establish and maintain a better product flow when there is no need to restructure process and/or test procedures.
- Increased confidence in the devices. A continuing flow of a given product permits the manufacturer to monitor trends which may bear on end-product performance or reliability and to implement corrective action, if necessary.
- Reduction of risk. Since each product is processed independent of specific customer orders, the manufacturer absorbs production variability within its scheduling framework without major impact on deliveries. In a custom flow, a lot failure late in the production cycle can result in significant delays in delivery due to the required recycling time.

Despite the advantages of using standard flows, there are cases where a special or custom flow is mandatory to meet design or other requirements. In such cases, the Harris Marketing groups stand ready to discuss individual customer needs and, where indicated, to accomodate appropriate custom flows.

## Quality Beginning to End

There are several significant elements which comprise Harris Semiconductor's approach to quality that don't show on a process flow chart. Some of these are as follows:

## INITIAL CIRCUIT SELECTION AND DESIGN

Once operational characteristics and parameter limits have been defined there are many different circuit configurations capable of conforming to them. Harris designers are tasked to choose those which are capable of meeting the required performance specifications with maximum reliability.

Powerful computer aided design (CAD) techniques are applied in developing the original concepts and detailed schematics, with computer modeled circuit simulation used to corroborate projected product performance. Monte Carlo methods, and other simulation techniques are also used, as appropriate to achieve specific objectives.

Regardless of the circuit approach selected, high reliability, top performance, and maximum potential yield to the required specifications are the governing criteria.

Individual active device types and component values are selected to provide optimum circuit performance and to minimize sensitivity to parametric changes which may occur with aging or as a result of environmental conditions．

Since most Harris products are sold into military，industrial and commercial end use applica－ tions most circuits are designed to meet military temperature range requirements at the out－ set．This results in more capable products introduced to all segments of the marketplace．

## Die Layout and Geometry

Conformance with good layout practice is a must，for consistently reliable devices cannot be assembled from poorly designed chips．Therefore，the IC layout phase at Harris is con－ trolled by ground rules which establish the＂do＇s＂and＂don＇ts＂for each manufacturing pro－ cess．These rules define dimensions and toleranced to insure product immunity to process variations，while maximizing product reliability under worst－case stress conditions．Compu－ terized ground rule software packages are used by the chip designers to assure dimensional adherence of diffusion windows as well as interconnect width and spacing．Automatic checkout procedures confirm that the product conforms to the established ground rules．


## Raw Material Inspection and QC

Acknowledging that Hi －Rel，high performance devices can be manufactured only by using top quality materials，Harris subjects incoming materials，piece parts and supplies to docu－ mented tests and inspections．The techniques used are selected for optimum evaluation of the materials checked to ensure full compliance with Harris internal specifications．Close coordination with the suppliers is maintained to assure a reliable supply of quality materials．

## Wafer Die Production Process and Controls

Harris has a wide range of state-of-the-art wafer and die processing capabilities, permitting the circuit designer to choose the optimum production technique for each type of device.

Depending on specific design and performance specifications, devices, may be fabricated using either conventional or complementary bipolar, CMOS, combined bipolar and CMOS, NMOS or PMOS construction. Two complementary vertical bipolar processes are available, offering frequency responses two orders of magnitude higher than conventional fabrication techniques.

Regardless of the process involved, statistical process control charts are employed to maximize the visibility of wafer lot variability during production. These charts take the form of $\overline{\mathrm{X}} / \mathrm{R}$ charts for variables data and $\overline{\mathrm{C}} / \overline{\mathrm{p}}$ charts for attributes data. Typical process control points include diffusion, thin film, photo resist steps as well as inspection points or electrical device measurements. The goal of the control charts is three fold:

- Isolate and eliminate special causes of variability to preclude the production of wafers with a process which is not operating correctly.
- Define the natural limits of variability in a process to determine its capability in light of engineering expectation.
- Provide a reference baseline for process enhancements or changes to improve capability or reduce cost.

With high reliability an integral part of its manufacturing philosphy, Harris Semiconductor does not have separate production lines for standard and JAN devices. Rather, all Harris devices of a given type are manufactured on the same line. Product grades are selected by the application of screening tests and inspection from the same generic process flows in wafer fab.

## Die/Package Assembly and Controls

Each major process operation (mount, bond, seal, trim) is carefully monitored by in-process quality control steps. In addition, many mechanical and environmental tests are implemented during the die/package assembly stage. The specific controls and tests utilized at each step are in strict compliance with the applicable standards for the device reliability class designation.

## Burn-In

$100 \%$ burn-in is a screening procedure used when applicable to detect devices subject to infant mortality failure modes. Biases are applied to simulate worst-case operational conditions, permitting the identification and elimination of marginal units.

The applied voltage levels, operational state, temperature and test period vary with the type of device and reliability class, as governed by the applicable standards. Electrical test of the device is performed both prior to and after the burn-in period.

## Electrical Screening and Test Procedures

While many factors are critical in the production of I. C. devices, the electrical screening and test procedures, are critical to matching product performance to customer need. All products receive $100 \%$ electrical test per the data sheet requirements for each product type. In addition product lots received a battery of QA inspections and tests to assure compliance with Harris production standards.

## Reliability Assessment and Enhancement

At Harris, realibility assurance is a dynamic program with the primary and ultimate goal of securing full product performance throughout its usage life. Each manufacturing phase from original design to final packaging is subject to continuous review, analysis, and evaluation, with modifications introduced as needed to improve product performance and reliability. There are three important sources of reliability data:

1. Initial qualification
2. Add on life
3. Field failure history

## New Products/Processes/Packages

Two requirements are imposed on the product development phase of new circuits and processes. First is the use of proper process methodology, design techniques, and layout practices. New designs are reviewed throughout the course of their development for conformance to the constraints defined by process ground rules. These rules document the results of years of experimentation and experience and reflect a relatively conservative approach to process capability and technology. Second is demonstration of reliability performance of a new product or process through a series of stress tests designed to accelerate typical failure mechanisms in integrated circuits. Qualification requirements are illustrated in Table I for a variety of product/process/package maturity conditions. These tests are executed by the Harris Reliability organization for each new product/package/process before circuits are committed to the marketplace. Failure rate predictions are made based on test results. More importantly, failure analysis results are fed back into design and process engineering organizations to generate corrective action (if applicable) and enhance product performance. Each new product entry must meet minimum failure rate standards to qualify for sale to customers.

## "Add On"

An important source of reliability information is performance of established products through extended life testing under worst-case operating conditions. Failure rate predictions for specific products or product types are available on request via Harris Semiconductor Reliability bulletins;

Accelerated life test are utilized to estimate the expected field failure rate of our products. Life tests are conducted periodically on regular production samples. Sample sizes are typically 200 units which are operated at 1250 C at nominal supply voltages and with forcing and loading conditions simulating typical application environments. Where possible, operating conditions are structured to provide maximum thermal and electrical acceleration of the natural failure mechanisms found in I. C. devices.

All rejected devices are carefully analyzed and activation energies are assigned based on the observed failure mechanisms. There rates are then computed based on thermal derating factors per the Arrhenius equation. The results are reported in the Harris Reliability bulletins based on derating to $+550^{\circ}$ C operations and nominal supply conditions. Failure rates are reported at the $60 \%$ confidence level and the $95 \%$ confidence level.

Finally, life tests are monitored at mid-point intervals to assure that failure rates are decreasing and that no wearout mechanisms are at work.

TABLE 1. TEST MATRIX

| Design <br> Package <br> Process | New <br> New <br> New | New Est. | New <br> Exist <br> New | New <br> Exist <br> Est. | Exist <br> New <br> New | Exist <br> New <br> Est. | Exist <br> Exist <br> New | Exist <br> Exist <br> Est. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Abuse Tests 20 Units | X | x | X | x | X |  | X | x |
| Max. Ratings <br> 20 Units: No Failures | x |  | X | x | X |  | X | X |
| 86/86 or Autoclave 50 Units: No Failures | x | x | x |  | x | x | x |  |
| Constr. Analysis <br> 5 Units: No Failures | X | X | x | X | X | x | X | X |
| Centrifuge <br> 50 Units: No Failures | X | x |  |  | x | x |  |  |
| Ele. Charac. 20 Units: No Failures | x | x | x | X | x |  | x | x |
| ESD Immunity <br> 20 Units: No Failures | x | x | x | x | x |  | X | X |
| Fig. Test <br> 20 Units: No Failures | x | x | x | x | x |  | x |  |
| HTOL Sample Groups | $\begin{gathered} 200 \\ (\min ) \end{gathered}$ | $\begin{aligned} & 200 \\ & (\mathrm{~min}) \end{aligned}$ | $\begin{aligned} & 200 \\ & (\min ) \end{aligned}$ | $\begin{gathered} 200 \\ (\min ) \end{gathered}$ | $\begin{aligned} & 200 \\ & (\mathrm{~min}) \end{aligned}$ | $\begin{aligned} & 200 \\ & (\mathrm{~min}) \end{aligned}$ | $\begin{aligned} & 200 \\ & (\mathrm{~min}) \end{aligned}$ | $\begin{gathered} 200 \\ (\mathrm{~min}) \end{gathered}$ |
| Latch-up <br> 20 Units: No Failures | x | x | x | x | x |  |  |  |
| Lead Integrity 20 Units: No Failures | x | x |  |  | x | x | X | x |
| Mech. Charac. <br> 20 Units: No Failures | X | X |  |  | x | X |  |  |
| Mech. Schock <br> 50 Units: No Failures | x | X |  |  | x | x |  |  |
| Moisture Resist <br> 50 Units: No Failures | X | X |  |  | x | X |  |  |
| $\begin{aligned} & \theta \mathrm{ja} / \theta \mathrm{jc} \\ & 20 \text { Units } \end{aligned}$ | X | X |  |  | X | X |  |  |
| Solvent Resistance <br> 4 Units: No Failures | x | x |  |  | x | X |  |  |
| Solderability <br> 20 Units: No Failures | x | x |  |  | X | x |  |  |
| Temperature Cycling 50 Units: No Failures | X | X |  |  | X | X |  |  |
| Thermal Shock 50 Units: No Failures | x | x |  |  | x | x |  |  |
| Vibration <br> 50 Units: No Failures | x | x |  |  | X | X |  |  |

## Field Failures

The final source of continued reliability assessment and enhancements is the analysis of defects on products returned by our customer.

An exhaustive analysis of device failures is a requirement of the Harris reliability program. After failure confirmation by electrical test, the device is processed through the standard failure analysis procedure outlined below.

## FAILURE ANALYSIS FLOW



## Harris and the JAN Program

Harris Semiconductor became an active participant in the JAN program as the first microcircuit manufacturer to JAN-qualify a PROM, receiving a QPL-2 qualification in 1972 and the higher level QPL-1 qualification in 1974 for the military version of the HPROM0512, as defined by MIL-M-38510, Slash Sheet 201. Since this initial effort, Harris has received JAN line certification for production lines supplying dielectrically isolated (DI) operational amplifiers, analog switches, analog multiplexers, and junction isolated op amps.

Harris will continue to pursue further line certification and part qualification efforts, offering users an ever-expanding line for JAN-qualified devices.

JAN-Qualified Devices

| TYPE | FUNCTION | MIL-M-38510/ | QPL-1 |
| :---: | :--- | :---: | :--- |
| HA2-2600 | High Performance <br> Operational Amplifier | 12202 BGC | Now <br> Qualified |
| HA2-2620 | Very Wide Band, <br> Uncompensated Op Amp | 12203 BGC | Now <br> Qualified |
| HA2-2500 | Precision <br> High Slew Rate Op Amp | 12204 BGC | Now <br> Qualified |
| HA2-2510 | High Slew Rate Op Amp | $12205 B G C$ | Now <br> Qualified |
| HA2-2520 | High Slew Rate <br> Uncompensated Op Amp | $12206 B G C$ | Now <br> Qualified |
| HA1-4741 | Quad Operational Amp | $11003 B C B$ | Now <br> Qualified |
| HI-201 | Quad SPST <br> CMOS Analog Switch | $12302 B E B$ | Now <br> Qualified |

## Burn-In Circuit Index

DRAWING NUMBER

HA-OP07
HA-OP27
HA-OP37
HA-2400/04/05
HA-2406
HA-2420/25
HA-2420 (LCC)
HA-2500/02/05
HA-2510/12/15
HA-2520/22/25
HA-2539
HA-2540
HA-2541
HA-2542
HA-2544
HA-2600/02/05
HA-2620/22/25
HA-2630/35
HA-2640/45
HA-2650/55
HA-2720/25
HA-4600/02/05
HA-4741
HA-4900/02/05
HA-5002
HA-5033
HA-5101
HA-5102
HA-5104
HA-5111
HA-5112
HA-5114
HA-5130/35
HA-5134
HA-5141
HA-5142
HA-5144
HA-5147
HA-5151
HA-5152
HA-5154
HA-5160/62
HA-5170
HA-5180
HA-5190/95
HA-5320
HA-5330
HC-5502A
HC-5504
HC-5508
HC-5510
HC-5511
HC-5512/5512A
HC-5512C
HC-5512D
HC-5554
HC-5557
HC-55564
HF-10
HI-200
HI-200 (LCC)
Precision Operational Amplifier ..... 4
Ultra-Low Noise, Precision Operational Amplifier. ..... 5
Ultra-Low Noise, Precision, High-Speed Operational Amplifier ..... 5
PRAM, Four Channel Operational Amplifiers ..... 1
Digitally Selected 4 Channel Operational Amplifier. ..... 1
Fast Sample and Hold Operational Amplifiers ..... 2
Fast Sample and Hold Operational Amplifiers ..... 3
Precision High Slew Rate Operational Amplifiers ..... 4
High Slew Rate Operational Amplifiers ..... 4
Uncompensated High Slew Rate Operational Amplifiers ..... 4
Very High Slew Rate Wideband Operational Amplifiers ..... 5
Wideband, Fast Settling Operational Amplifiers ..... 5
Wideband, Fast Settling, Unity Gain Stable Operational Amplifiers ..... 5
Wideband, High Slew Rate, High Output Current Operational Amplifiers ..... 5
Video Operational Amplifiers ..... 4
Wideband, High Impedance Operational Amplifiers ..... 4
Very Wideband, Uncompensated Operational Amplifiers. ..... 4
High Performance Current Booster. ..... 6
High Voltage Operational Amplifiers ..... 7
Dual High Performance Operational Amplifiers ..... 8
Wide Range Programmable Operational Amplifiers ..... 10
High Performance Quad Operational Amplifiers. ..... 11
Quad Operational Amplifier ..... 11
Precision Quad Comparators ..... 12
Monolithic, Wideband, High Slew Rate, High Output Current Buffer ..... 13
Video Buffer ..... 6
Low Noise, High Performance Operational Amplifier. ..... 4
Low Noise, High Performance Operational Amplifiers ..... 8, 9
Low Noise, High Performance Operational Amplifers ..... 11
Low Noise, High Performance Operational Amplifiers ..... 5
Low Noise, High Performance Operational Amplifiers ..... 9
Low Noise, High Performance Operational Amplifiers ..... 14
Precision Operational Amplifiers ..... 4
Precision Quad Operational Amplifiers ..... 11
Ultra-Low Power Operational Amplifier ..... 4
Ultra-Low Power Operational Amplifier ..... 8, 9
Ultra-Low Power Operational Amplifier ..... 11
Ultra-Low Noise, Precision High Slew Rate, Wideband Operational Amplifier ..... 5
Low Power Operational Amplifier ..... 4
Low Power Operational Amplifier ..... 8, 9
Low Power Operational Amplifier ..... 11
Wideband, JFET Input, High Slew Rate, Uncompensated Operational Amplifier ..... 4
Precision JFET Input Operational Amplifier ..... 4
Low Bias Current, Low Power JFET Input Operational Amplifier. ..... 4
Wideband, Fast Settling Operational Amplifiers ..... 5
High Speed Precision Monolithic Sample and Hold Amplifier ..... 15
Very High Speed Precision Monolithic Sample and Hold Amplifier ..... 16
Subscriber Line Interface Circuit (SLIC) ..... 17
Subscriber Line Interface Circuit (SLIC) ..... 18
Subscriber Line Interface Circuit (SLIC) ..... 19
PCM CODEC ..... 20
PCM CODEC ..... 21
PCM Monolithic Filter ..... 22
PCM or CVSD Monolithic Filter. ..... 22
PCM or CVSD Monolithic Filter. ..... 22
Monolithic CMOS Serial Interface COFIDEC Family ..... 23
Monolithic CMOS Serial Interface COFIDEC Family ..... 23
All-Digital Continuously Variable Slope Delta Modulator (CVSD) ..... 24
Universal Active Filter ..... 25
Dual SPST CMOS Analog Switch ..... 26
Dual SPST CMOS Analog Switch ..... 27
HI-201 Quad SPST CMOS Analog Switch ..... 28
$\mathrm{HI}-201 \mathrm{HS}$ High Speed Quad SPST CMOS Analog Switch ..... 28
HI-300 Dual SPST CMOS Analog Switch ..... 29
HI-301 SPDT CMOS Analog Switch ..... 29
HI-302 Dual DPST CMOS Analog Switch ..... 29
HI-303 Dual SPDT CMOS Analog Switch ..... 30
HI-304 Dual SPST CMOS Analog Switch ..... 30
HI-305 SPDT CMOS Analog Switch ..... 30
HI-306 Dual DPST CMOS Analog Switch ..... 30
HI-307 Dual SPDT CMOS Analog Switch ..... 38
HI-381 Dual SPST CMOS Analog Switch ..... 31
HI-384 Dual DPST CMOS Analog Switch ..... 32
HI-387 SPDT CMOS Analog Switch ..... 31
HI-390 Dual SPDT CMOS Analog Switch ..... 32
HI-506/507 Single 16/Differential 8 Channel CMOS Analog Multiplexers ..... 34
HI-506A/507A 16 Channel CMOS Analog Multiplexers with Overvoltage Protection ..... 34
HI-506/507 (LCC) Single 16/Differential 8 Channel CMOS Analog Multiplexers ..... 35
HI-506A/507A (LCC) 16 Channel CMOS Analog Multiplexers with Overvoltage Protection ..... 35
HI-506LA/507LA Single 16/Differential 8 Channel CMOS Analog Multiplexers with Latches and Overvoltage Protection ..... 36
HI-508/508A 8 Channel Single-Ended Multiplexer. ..... 37
HI-508/508A (LCC) 8 Channel Single-Ended Multiplexer. ..... 38
HI-508LA/509LA Single 8/Differential 4 Channel CMOS Analog Multiplexers with Latches and Overvoltage Protection ..... 39
HI-509/509A 4 Channel Differential Multiplexers ..... 40
HI-509/509A (LCC) 4 Channel Differential Multiplexers ..... 41
HI-516HI-516 (LCC)
16 Channel/Differential 8 Channel CMOS High Speed Analog Multiplexer ..... 42
16 Channel/Differential 8 Channel CMOS High Speed Analog Multiplexer ..... 43 ..... 43
HI-518 8 Channel/Differential 4 Channel CMOS High Speed Analog Multiplexer ..... 44
HI-5244 Channel Video Multiplexer45
HI-539 Monolithic, Four Channel, Low Level, Differential Multiplexer. ..... 40
HI-562A 12-Bit High Speed Monolithic Digital-to-Analog Converter ..... 46
HI-562A (LCC) 12-Bit High Speed Monolithic Digital-to-Analog Converter. ..... 47
HI-565A High Speed Monolithic Digital-to-Analog Converter with Reference ..... 48
HI-574A
HI-674A
HI-1818A
Fast, Complete 12-Bit A/D Converter with Microprocessor Interface ..... 49
$12 \mu \mathrm{~s}$, Complete 12-Bit A/D Converter with Microprocessor Interface ..... 49
Low Resistance 8 Channel CMOS Analog Multiplexer ..... 50
HI-1828A Low Resistance 8 Channel CMOS Analog Multiplexer ..... 51
HI-5040 Low Resistance SPST Switch ..... 33
HI-5041 Low Resistance Dual SPST Switch ..... 33
HI-5042 Low Resistance SPDT Switch ..... 33
HI-5043 Low Resistance Dual SPDT Switch ..... 33
HI-5044 Low Resistance DPST Switch ..... 33
HI-5045 Low Resistance Dual DPST Switch ..... 33
HI-5046 Low Resistance DPDT Switch ..... 33
HI-5046A Low Resistance DPDT Switch ..... 33
HI-5047 Low Resistance 4 PST Switch ..... 33
HI-5047A Low Resistance 4 PST Switch ..... 33
HI-5048 Low Resistance Dual SPST Switch ..... 33
HI-5049 Low Resistance Dual DPST Switch ..... 33
HI-5050 Low Resistance SPDT Switch ..... 33
HI-5051 Low Resistance Dual SPDT Switch ..... 33
HI-5610 10-Bit High Speed Monolithic Digital-to-Analog Converter ..... 52
HI-5618A/5618B 8-Bit High Speed Digital-to-Analog Converters ..... 53
HI-5660/5660A High Speed Monolithic Digital-to-Analog Converter ..... 54
HI-5687 (I)Wide Temperature Range Monolithic 12-Bit Digital-to-Analog Converter55
HI-5687 (V) Wide Temperature Range Monolithic 12-Bit Digital-to-Analog Converter ..... 56
HI-7541 12-Bit Multiplying Monolithic Digital-to-Analog Converter ..... 57HI-7541 (LCC)
58HV-100012-Bit Multiplying Monolithic Digital-to-Analog Converter
Induction Motor Energy Saver. ..... 59
HY-9574
Sampling 12-Bit A/D Converter with 8/16-Bit Microprocessor Interface ..... 60
HY-9590/91 Data Acquisition Front End ..... 61


NOTES:
$\mathrm{R}_{1}=100 \mathrm{~K} \pm 5 \%$
$\mathrm{C}_{1}=910 \mathrm{pF}$
$\mathrm{C}_{2}, \mathrm{C}_{3}=0.01 \mu \mathrm{~F}$
$\mathrm{Q}_{1}=100 \mathrm{KHz}$
$\mathrm{D}_{1}, \mathrm{D}_{2}=\mathrm{IN} 4002$
$\mathrm{O}_{2}=50 \mathrm{KHz}$
$\mathrm{Q}_{3}=25 \mathrm{KHz}$
3 HA-2420 (LCC)


NOTES:
C1, C2 $=0.01 \mu \mathrm{~F}$
D1, D2 $=$ IN 4002
5 HA-2539; HA-2540; HA-2541; HA-2542; HA-5111;
HA-5147; HA-5190/95; HA-OP27; HA-OP37


NOTES:
$R_{1}=1 \mathrm{~K} \pm 5 \%$
$\mathrm{R}_{2}=10 \mathrm{~K} \pm 5 \%$
$\mathrm{C}_{1}, \mathrm{C}_{2}=0.01 \mu \mathrm{~F}$
$\mathrm{D}_{1}, \mathrm{D}_{2}=\mathrm{IN} 4002$


NOTES:
C1, C2 $=.01 \mu \mathrm{~F}$
D1, D2 $=$ IN4002
4 HA-2500/02/05; HA-2510/12/15; HA-2520/22/25;
HA-2544; HA-2600/02/05; HA-2620/22/25;
HA-5101; HA-5130/35; HA-5141; HA-5151;
HA-5160/62; HA-5170; HA-5180; HA-OP07


NOTES:
$\mathrm{C}_{1},=0.01 \mu \mathrm{~F}$
$\mathrm{C}_{2}, \mathrm{C}_{3}=0.01 \mu \mathrm{~F}$
$D_{1}, D_{2}=I N 4002$
6

8 HA-2650/55; HA-5102; HA-5142; HA-5152 (MINI DIP)


NOTES:
$\mathrm{C}_{1}=0.01 \mu \mathrm{~F}$
C2, $\mathrm{C}_{3}=0.01 \mu \mathrm{~F}$
$D_{1}, D_{2}=$ IN 4002
NOTES:
$\mathrm{C}_{1}, \mathrm{C}_{2}=0.01 \mu \mathrm{~F}$
$D_{1}, D_{2}=1 N 4002$

## 9

HA-2650/55; HA-5102; HA-5112;
HA-5142; HA-5152

## 10 HA-2720/25

## (METAL CAN)



NOTES:
$R_{1}=1 \mathrm{~K} \pm 5 \%$
$R_{2}=10 K \pm 5 \%$
$\mathrm{C}_{1}, \mathrm{C}_{2}=0.01 \mu \mathrm{~F}$
$D_{1}, D_{2}=I N 4002$


NOTES:
$\mathrm{C}_{1}, \mathrm{C}_{2}=0.01 \mu \mathrm{~F}$
$D_{1}, D_{2}=I N 4002$

NOTES:
$C_{1}, C_{2}=0.01 \mu \mathrm{~F}$
$D_{1}, D_{2}=I N 4002$
12
HA-4900/02/05

NOTES:

$R_{1}=5 K \pm 5 \%$
$C_{1}, C_{2}, C_{3}=0.01 \mu \mathrm{~F}$
$D_{1}, D_{2}, D_{3}=$ IN 4004

13 HA-5002


NOTES:
$\mathrm{C}_{1}, \mathrm{C}_{2}=0.01 \mu \mathrm{~F}$
$\mathrm{D}_{1}, \mathrm{D}_{2}=\mathrm{IN} 4002$

15


NOTES:
$\mathrm{R} 1=10 \mathrm{~K} \Omega$
$\mathrm{D} 1=\mathrm{D} 2=1 \mathrm{~N} 4002$
$\mathrm{C} 1=\mathrm{C} 2=0.01 \mu \mathrm{~F}$

NOTES:
All Resistors $\pm 10 \%$
All Pin not specified leave open
$\mathrm{F} 2=60 \mathrm{~Hz}, 0-5 \mathrm{~V}$ Square Wave
F1 $=1 / 240 \mathrm{~Hz} 0-5 \mathrm{~V}$ Square Wave


14


NOTES:
$\begin{array}{ll}R_{1}=1 \mathrm{~K} \pm 5 \% & C_{1}, C_{2}=0.01 \mu \mathrm{~F} \\ R_{2}=10 \mathrm{~K} \pm 5 \% & D_{1}, D_{2}=1 \mathrm{~N} 4002\end{array}$

## 16 HA-5330



NOTES:
$\mathrm{R}_{1}=510 \Omega, 5 \%, 1 / 2$ Watt
$\mathrm{C}_{1}=\mathrm{C}_{2}=.1 \mu \mathrm{f}$
$\mathrm{C}_{3}=47 \mathrm{pf}, 10 \%, 50 \mathrm{~V}$
$D_{1}=D_{2}=I N 4002$ or Equiv.
$R_{2}=0 S_{2}$ or Jumper wire
$\mathrm{f}_{2}=250 \mathrm{KHz}$, TTL Levels, $50 \%$ Duty Cycle
$f_{1}=125 \mathrm{KHz},+5 \mathrm{~V}$ to -5 V levels, $50 \%$ Duty Cycle
18
HC-5504

NOTES:
All Resistors $\pm 10 \%$
All Pin not specified leave open F2 $=60 \mathrm{~Hz}, 0-5 \mathrm{~V}$ Square Wave F1 $=1 / 240 \mathrm{~Hz}, 0-5 \mathrm{~V}$ Square Wave




NOTES:
$\mathrm{S} 1=1 \mathrm{KHz}, 5.0 \mathrm{Vp-p}$ Sine Wave
S2 $=100 \mathrm{KHz}$, Clock, +5 V to Gnd
All Caps are in $\mu \mathrm{F}$


NOTES:
$\mathrm{C} 1=\mathrm{C} 2=0.01 \mu \mathrm{~F}$
$R=10 \mathrm{~K} \Omega \pm 5 \%$,
$\mathrm{D} 1=\mathrm{D} 2=\mathrm{IN} 4002$
29 HI-300; HI-301; HI-302


NOTES:
R1, R2, R3, R4 $=10 \mathrm{k} \Omega, 5 \%$,
$\mathrm{C} 1, \mathrm{C} 2=.01 \mu \mathrm{~F}$
D1, D2 $=$ IN4002

26 HI-200


NOTES:
$R 1, R 2=1 \mathrm{k} \Omega$
$\mathrm{C} 1, \mathrm{C} 2=.01 \mu \mathrm{~F}$
$\mathrm{D} 1, \mathrm{D} 2=\mathrm{IN} 4002$
28 HI-201; HI-201HS


NOTES:
$R 1, R 2, R 3, R 4=10 k \Omega, 5 \%$,
$\mathrm{C} 1, \mathrm{C} 2=.01 \mu \mathrm{~F}$
D1, D2 = IN4002
$30 \mathrm{HI}-303 ; \mathrm{HI}-304 ; \mathrm{HI}-305 ; \mathrm{HI}-306 ; \mathrm{HI}-307$


NOTES:
R1 to R4 $=10 \mathrm{~K} \Omega$
C1 $=0.01 \mu \mathrm{~F}$
D1 $=\mathrm{IN} 4002$

31


NOTES:
$\mathrm{R} 1-\mathrm{R} 4=10 \mathrm{k} \Omega, \pm 5 \%$,
$\mathrm{C} 1-\mathrm{C} 2=.01 \mu \mathrm{~F}$
D1 - D2 $=$ IN4002
33 HI-5040 Through HI-5051


NOTES:
R1 - R4 = 10k $\Omega$, $5 \%$,
$\mathrm{C} 1, \mathrm{C} 2, \mathrm{C} 3=.01 \mu \mathrm{~F}$
D1, D2, D3 = IN4002

## 35



32 HI-384; HI-390


NOTES:
$R 1-R 4=10 \mathrm{k} \Omega, \pm 5 \%$,
$\mathrm{C} 1-\mathrm{C} 2=.01 \mu \mathrm{~F}$
$\mathrm{D} 1-\mathrm{D} 2=$ IN4002
34 HI-506/507; HI-506A/507A; HI-546/547


D1, D2, D3 $=$ IN4002

## 36 HI-506LA/507LA




NOTES:
$\mathrm{R} 1=10 \mathrm{k} \Omega$
$\mathrm{C} 1, \mathrm{C} 2, \mathrm{C} 3=.01 \mu \mathrm{f}$
D1, D2, D3 $=1$ N4002
39
HI-508LA/509LA


NOTES:
$R 1=1 \mathrm{~K} \Omega$
$\mathrm{C} 1=\mathrm{C} 2=0.1 \mu \mathrm{~F}$
D1 $=$ D2 $=$ IN4002
41


HI-509/509A (LCC); HI-549 (LCC)
$\mathrm{R} 1, \mathrm{R} 2=10 \mathrm{k} \Omega 2$
$\mathrm{C} 1, \mathrm{C} 2, \mathrm{C} 3=.01 \mu \mathrm{f}$
D1, D2, D3 = IN4002

## 38


$\mathrm{R} 1=10 \mathrm{k} \Omega$
C1, C2, C3 $=.01 \mu \mathrm{f}$
D1, D2, D3 $=$ IN4002
40 HI-509/509A; HI-539; HI-549


NOTES:
R1, R2 $=10 \mathrm{k} \Omega$
C1, C2, C3 $=.01 \mu \mathrm{f}$
D1, D2, D3 $=$ IN4002


R1, R2 $=10 \mathrm{k} \Omega$
D1, D2, D3 = IN4002
$\mathrm{C} 1, \mathrm{C} 2, \mathrm{C} 3=.01 \mu \mathrm{~F}$

43



## 44 <br> HI-518



NOTES:
$R 1, R 2=10 \mathrm{k} \Omega$
$\mathrm{C} 1, \mathrm{C} 2, \mathrm{C} 3=.01 \mu \mathrm{~F}$
D1, D2, D3" $=$ IN4002
46
HI-562A

NOTES:
$\mathrm{C} 1-\mathrm{C} 3=.01 \mu \mathrm{~F}$
D1 - D3 $=$ IN4002
$f_{0}=100 \mathrm{KHz}, 50 \%$ Duty Cycle


## 48 <br> HI-565A




$\mathrm{C} 1-\mathrm{C} 3=0.1 \mu \mathrm{~F}$
D1 - D3 $=1$ N4002
$\mathrm{V}_{\text {IN }}=$ Triangle Wave Form, +5 V to -5 V .1 KHz
$\mathrm{f}_{\mathrm{o}}=10 \mathrm{KHZ}, 90 \%$ Duty Cycle, 0 V to 5 V

## 51

HI-1828A


NOTES:
$R 1, R 2=20 \mathrm{k} \Omega$
$\mathrm{C} 1, \mathrm{C} 2, \mathrm{C} 3=.01 \mu \mathrm{~F}$
D1, D2, D3 = IN4002


## NOTES:

D1 - D3 $=$ IN4002 or Similar
$\mathrm{C} 1-\mathrm{C} 3=.1 \mu \mathrm{~F}$
$\mathrm{f} 1=100 \mathrm{KHz}$, TTL Level, $50 \%$ Duty Cycle

## 



NOTES:
$\mathrm{C} 1, \mathrm{C} 2, \mathrm{C} 3=.01 \mu \mathrm{~F}$
D1, D2, D3 = IN4002

## 52

## HI-5610

NOTES:
$R 1=50 \mathrm{k} \Omega$
D2, D3, D1 = IN4002
$\mathrm{C} 2, \mathrm{C} 3, \mathrm{C} 1=0.01 \mu \mathrm{~F}$
$\mathrm{f}_{\mathrm{O}}=1 \mathrm{KHz}, 50 \%$ Duty Cycle

## 54

HI-5660/5660A


## NOTES:

$\mathrm{C} 1-\mathrm{C} 3=.01 \mu \mathrm{f}$
D1 - D3 $=$ IN4002
$f_{o}=100 \mathrm{KHz}, 50 \%$ Duty Cycle



Application Note Index

Application Note Abstracts

## Application Notes

10-2

10-8

10-11

As with all semiconductors, stresses listed under "Absolute Maximum Ratings" may be applied to devices (one at a time) without resulting in permanent damage. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The conditions listed under "Electrical Characteristics" are the only conditions recommended for satisfactory operation.

## Application Note Index

APPLICATIONPAGE
Absolute Accuracy ..... 522 ..... 10-53
Active Filter 514 ..... 10-14
ADC Accuracy (Linearity, Gain \& Offset Error) 520, 530 ..... 10-37, 71
ADC Microprocessor Interface ..... 529, 545 ..... 10-69, 135
ADC Servo Type ..... 524 ..... 10-56
ADC Successive Approximation. ..... 524 ..... 10-56
ADC Tracking ..... 524 ..... 10-56
Adder-Subtractor ..... 10-14
514
Adding Multiplexer Channels ..... 10-37
AGC Amplifier ..... 10-63
AGC with Squelch Control ..... 10-129
Aliasing ..... 10-93
Alternate Plain Text (APT) ..... 10-226
Alternatives to CMOS Switches and Multiplexers ..... 10-37
AMI Code ..... 10-215
Analog Multiplexer ..... 10-14, 135
Analog to Digital Converters ..... 10-56, 71, 74, 206
524, 530, 531, 560
Analog Switches ..... 10-37, 46, 74, 78
520, 521, 531, 532,10-82, 122
Attenuator ..... 10-14534, 543
Audio Circuits/Drivers 548, 552, 554 ..... 10-142, 179, 192
Auto Zero Amplifiers. ..... 10-74
Auto Zero Circuit ..... 10-93
Automatic Gain Control (AGC) ..... 10-226
Automatic Offset Correction (DAS) ..... 10-71
Balance Network ..... 10-154
Balanced Modulator ..... 10-14
Bandpass Filter. ..... 10-192
Bar Code Scanner. ..... 10-129
Basic CMOS Switch. ..... 10-46
Battery Feed. ..... 10-154
Battery Ground (BG) ..... 10-154
Bias Current Test (Op Amps) ..... 10-11
Bias Current Reduction in High Speed Op Amps ..... 10-59
BORSHT ..... 10-154
Broadband Noise in Op Amps ..... 10-30
B825/B625 (Bipolar Code Substitutions) ..... 10-215
Capacitive Feedback (Op Amps) ..... 10-21
Care and Feeding of Switches. ..... 520 ..... 10-37
Cascading High Speed Amplifiers ..... 10-109
Central Office (C.O.) ..... 10-154
Charge Injection in Switches ..... 10-82
Charge Pool Power Supply ..... 10-129
CMOS Analog Switches ..... 10-37, 46, 74, 78 ..... 10-82, 122
520, 521, 531, 532,
520, 521, 531, 532,
CMOS Versus Bipolar Switches Devices. ..... 10-46 ..... 521
Coaxial Cable Driver ..... 10-59, 142, 179
525, 548, 552.
CODEC (Timing) ..... 10-210
570
Common Mode Rejection Ratio Test (Op Amps) ..... 10-11
Comparator ..... 10-13, 14
Compensation to Input Capacitance (Op Amp) ..... 10-21
Complex Load ..... 10-154
Compliance ..... 10-53
Composite Amplifier ..... 10-100, 109, 173, 179
Computer Interface ..... 10-87
Constant Current Source/Sink Circuit ..... 10-105
Continuity Check (Op Amps) ..... 10-11
Continuously Variable Slope Delta Modulator (CVSD) ..... 10-226
Crystal Oscillator. ..... 10-142
Current Loop Transmitter ..... 10-129

## Application Note Index (Continued)

APPLICATION A. N. NUMBER(S) PAGE
Crystal Oscillator. 548 ..... 10-142
Current Loop Transmitter 544 ..... 10-129
Current to Voltage Converter ..... 525, 553 ..... 10-59, 184
Current Sense Amplifier ..... 540 ..... 10-105
Current Sink Circuit ..... 540 ..... 10-105
Current Source Circuit ..... 540 ..... 10-105
DAC 16 ..... 539 ..... 10-100
DAC De-Glitcher 517 ..... 10-23
DAC Gain Drift 522 ..... 10-53
DAC Offset Drift (Unipolar or Bipolar) ..... 522 ..... 10-53
DAC Output Current to Voltage Converter 525, 539 ..... 10-59, 100
DAC Settling Time .522 ..... 10-53
DAC Transfer Function 522 ..... 10-53
DACs 522, 524, 530, 539, ..... 10-53, 56, 71, 100
Data Acquisition System 524, 529, 530, 535 ..... 10-56, 68, 71, 87
Data Acquisition System Configurations ..... 560 ..... 10-206 ..... 10-74
Data Bus Interface (HI-DAC-16) ..... 10-100
DC Error Reduction in High Speed Op Amps ..... 10-109
DC Gain Controlled Video Amplifier ..... 10-63
DC Motor Speed Control ..... 10-179
Definition of Multiplexer/Analog Switch Terms ..... 10-37
Demultiplexing ..... 10-37
D.I. ..... 10-46
Dielectric Isolation Advantages in Switches ..... 10-46
Differential Multiplexing ..... 10-37
Differential Nonlinearity ..... 10-53
Digital Interface (Multiplexers) ..... 10-37,
Digital Interface With Switches ..... 10-37
Digital Offset Correction (DAD) ..... 10-71
Droop Rate Error (S\&H) ..... 538 ..... 10-93
Encode/Decode 607, 576 ..... 10-226, 224
Expanding the HY-9590/9591 560 ..... 10-206
Fast Settling Operational Amplifier 525, 526 ..... 10-59, 63
Fault Loop Current Limiting ..... 549Feed Resistors54910-154
Feedthrough 538 ..... 10-93
Filter. ..... 514 ..... 10-14
Filters (DAS) ..... 535 ..... 10-87
Flash Converter Drivers 548, 552 ..... 10-142, 179
Floating Body JI Technology 521 ..... 10-46
Force Zero (FZ) ..... 607, 57610-226, 224
Four Wire Side (4W) ..... 549 ..... 10-154
Frequency Compensation 525, 541 ..... 10-59, 109
Gain Controlled Video Amplifier ..... 526 ..... 10-63
Gated Op Amp Applications (Sample \& Hold) HA-2420/2425. ..... 517 ..... 10-23
Ground Current Cancellation ..... 10-100
Ground Key Detection (GKD) ..... 549 ..... 10-154
HA-2400/2404/2405 514, 519 ..... 10-14, 30
HA-2420/2425 520, 524, 531, 538 ..... $10-37,56,74,93$
HA-2500/2502/2505 519 ..... 10-30
HA-2510/2512/2515 519 ..... 10-30
HA-2520/2522/2525 .519 ..... 10-30
HA-2539 .541 ..... 10-109

## Application Note Index (Continued)

| APPLICATION | A. N. NUMBER(S) | PAGE |
| :---: | :---: | :---: |
|  |  |  |
| HA-2541. | . 550 | .. 10-173 |
| HA-2542........................................................................................552............................................... 10-179 |  |  |
| HA-2600/2602/2605........................................................................519............................................... 10-30 |  |  |
| HA-2620/2622/2625 | .509, 519. | .. 10-13, 30 |
| HA-2640/2645 ..............................................................................519.............................................. 10-30 |  |  |
| HA-2720/2725 .............................................................................519.............................................. 10-30 |  |  |
| HA-2730/2735 .............................................................................519.............................................. 10-30 |  |  |
| HA-4600/4602/4605.......................................................................519............................................... 10-30 |  |  |
| HA-4741.......................................................................................519............................................... 10-30 |  |  |
| HA-5033.......................................................................................548............................................... 10-142 |  |  |
| HA-5102/5104/5112/5114 | . 554 | .. 10-192 |
| HA-5130/5135 ................................................................................519............................................... 10-30 |  |  |
| HA-5141/5142/5144....................................................................... 544............................................... 10-129 |  |  |
| HA-5170........................................................................................ 540............................................... 10-105 |  |  |
| HA-5180....................................................................................... 555.............................................. 10-199 |  |  |
| HA-5190/5195 ...............................................................................525, 526....................................... 10-59, 63 |  |  |
|  |  |  |
| HDB3 ...........................................................................................573.............................................. 10-215 |  |  |
| Heat Sinking the HA-2541 \& HA-2542 ............................................ 550, 552....................................... 10-173, 179 |  |  |
| HI-200 ........................................................................................ 520, 521, 531, 532 ......................... 10-37, 46, 74, 78 |  |  |
| HI-201.......................................................................................520, 521, 531, 532 ......................... 10-37, 46, 74, 78 |  |  |
| HI-201HS. | ...520, 521, 531, 532, | .. 10-37, 46, 74, 78 |
|  | 543................. | .. 10-122 |
| $\mathrm{HI}-301$ to $\mathrm{HI}-307$ | .520, 521, 531, 532, | .. 10-37, 46, 74, 78 |
|  | 534... | 10-82 |
| $\mathrm{HI}-381$ to $\mathrm{HI}-390$ | ..520, 521, 531, 532, | .. 10-37, 46, 74, 78 |
|  | 534. | .. 10-82 |
| HI-506/507/508/509 | .520, 521, 524, 531 | .. 10-37, 46, 56, 74 |
| HI-506A/507A/508A/509A. | .520, 521, 531. | .. 10-37, 46, 74 |
| HI-506LA/507LA/508LA/509LA | . 545 | .. 10-135 |
| HI-516/518. | . 531. | ... 10-74 |
| HI-5040 to HI-5051 | .520, 521, 531, 532 | .. 10-37, 46, 74, 78 |
| HI-5618 | . 530 | .. 10-71 |
| HI-562A. | . 524 | .. 10-56 |
| HI-574A/674A | $\ldots 560,529,530,531,$ | $\begin{aligned} & 10-206,68,71,74 \\ & 10-135 \end{aligned}$ |
| HI-774A. | .524, 529 | .. 10-56, 68 |
| HI-5320 | .531, 538. | .. 10-74, 93 |
| HI-5330. | . 524 | .. 10-56 |
| HY-9590/9591. | . $560,529,530$. | .. 10-206, 68, 71 |
| High Accuracy Multiconverter DAS System . | . 535 | . 10-87 |
| High Impedance Transducers Interfac | . 540,555 | . 10-105, 199 |
| High Power Audio Circuits | . 552 | . 10-179 |
| High Slew-Rate Op Amp . | . 541 | . 10-109 |
| High Speed Amplifiers | $\begin{aligned} & 514,515,525,526, \\ & 541 \ldots . . . . . . . . . . . . . . . . . . . . ~ \end{aligned}$ | $\begin{aligned} & . . .10-14,21,59,63 \\ & \ldots .10-109 \end{aligned}$ |
| High Speed Precision MUX System. | .. 553. | ... 10-184 |
| High Speed Sample \& Hold | ..525, 543, 548 | 10-59, 122, 142 |
| High Speed Switch... | .. 543 | . 10-122 |
| High Throughput MUX/DEMUX | .. 550 | . 10-173 |
| HV-1000. | .. 542 | .. 10-113 |
| Hybrid Conversion 2W to 4W | . 549 | ... 10-154 |
| Hybrid Conversion 4W to 2W ....................................................... 549 ................................................ 10-154 |  |  |
| IMES (Induction Motor Energy Saver) | .. 542 | . 10-113 |
| Impedance of Electrical Connections. | .. 535 | . 10-87 |
| Input Capacitance Considerations (Op Amps). | .. 515 | . 10-21 |
| Input Overvoltage Protection in Switches. | ..521, 532. | . 10-46, 78 |
| Instrumentation Amplifier. | ....540, 553, 555 | ... 10-105, 184, 199 |
| Integrator...................................... | . $514,543 . . . . . . . . . .$. | . 10-14, 122 |

## Application Note Index (Continued)

APPLICATIONInterface DTL/TTL/CMOS.A. N. NUMBER(S)
PAGE520
Inverting Programmable Gain Amplifier 514, 53410-37
J-FET Input Precision Op Amp Stage Description 540. ..... 10-105
Latched Multiplexers ..... 545 ..... 10-135Latch Proof JI Technology ...................................................................... 521
10-46
Latch-Up in Analog Switches ..... 521
Latch-Up in Analog Switches ..... 10-46
522
Least Significant Bit (LSB) ..... 10-53
549
Level Linearity ..... 10-154
Line Coding ..... 10-215
Linear Dielectric Isolation Technology ..... 521 ..... 10-46
Logarithmic Amplifier ..... 553 ..... 10-184
Logarithmic Current to Voltage Converter ..... 10-199
Longitudinal Balance ..... 10-154
Longitudinal Current. ..... 10-154
Loop Current Limit. ..... 10-154
Low Level Signals ..... 10-87
Low Noise Op Amps ..... 10-184, 192
Low-Pass Filter ..... 10-122
Low Power Op Amps ..... 10-129
Low Supply Voltage Operation of Switches ..... 10-82
Metallic Current ..... 10-154
Microprocessor Interface ..... 10-87
Microphone Amplifier ..... 10-129
Monostable Multivibator ..... 10-129
Most Significant Bit (MSB) ..... 10-53
Motor Controller (HV-1000) ..... 10-113
Multiplexed Sample \& Hold ..... 10-23
Multiplexer Accuracy (Input-Output Offset) ..... 10-37
Multiplexer Timing in a DAS. ..... 10-37
Multiplexer $\mathrm{V}_{\text {REF }}$ ..... 10-37
Multiplexers. ..... 10-37, 46, 56, 74
10-135
Multiplexers Overvoltage Protected vs. Unprotected. ..... 10-37
Multiplexers with Latches. ..... 10-135
Multiplying D/A Converter ..... 10-14 ..... 514
Multivibrator ..... 10-14, 129
NAB Pre-Amplifier Circuit 544, 553, 554. ..... 10-129, 184, 192
10
Noise in Operational Amplifiers 519, 554 ..... 10-30, 192
Noise Reduction In JFET Op Amps ..... 554, 555 ..... 10-192, 199
Non-Inverting Programmable Gain Amplifier ..... 514 ..... 10-14
Nonlinearity (Linearity Error) ..... 10-53
Non-Return to Zero (NRZ) 573, 576, 607. ..... 10-215, 224, 226
Nyquist Frequency. ..... 538 ..... 10-93
Offset Current Test (Op Amps) ..... 508 ..... 10-11
Offset Nulling of High Speed Op Amps 525, 541 ..... 10-59, 109
Offset Voltage Test (Op Amps) ..... 508 ..... 10-11
Op Amp Properties of the HI-5320 and HI-2420 ..... 10-93 ..... 538
Open Loop Voltage Gain Test (Op Amps) ..... 10-11
Operational Amplifier Noise Considerations ..... 10-30
Operational Amplifier Test Procedures ..... 10-11
Operational Amplifier Stability ..... 10-21, 59
Oscillator ..... 10-14, 109
Output Current Boosting (Op Amps) ..... 10-59, 63, 109
Output Current Test (Op Amps) ..... 10-11
Output Limiter ..... 10-59

## Application Note Index (Continued)

APPLICATION
Output Short Circuit Protection (Op Amps) ..... 541 ..... 10-109A. N. NUMBER(S)PAGE
Output Voltage Swing Increase (Op Amps) ..... 10-109
Output Voltage Swing Test (Op Amps) ..... 508 ..... 10-11
Overvoltage Protected Multiplexer ..... 521 ..... 10-46
Overvoltage Protection of Switches 521, 532, 534Parasitic SCR Latch Up
521 ..... 10-46
PCM 30/CEPT 573 ..... 10-215
Peak Detector 538, 555 ..... 10-93, 199
Phase Selector ..... 10-14
Photo Diode Current to Voltage Converter ..... 10-199
Pop-Corn Noise in Op Amps ..... 10-30
Power Denial (PD) ..... 10-154
Power Dissipation Measurement (Op Amps) ..... 10-11
Power Saving with HV-1000 ..... 10-113
Power Supply Considerations for Switches ..... 10-78
Power Supply Rejection Ratio Test (Op Amps) ..... 10-11
PRAM ..... 10-14
Precision Op Amps ..... 10-184
Precision Integrator ..... 10-199
Precision JFET Operational Amplifier ..... 10-105 ..... 199
Private Branch (PBX) ..... 10-154
Programmable Analog Microcircuit ..... 10-14
Programmable Adder-Subtractor ..... 10-14
Programmable Attenuator ..... 10-14
Programmable Gain Amplifiers (PGA) 514, 531, 534, 535, ..... 10-14, 74, 82, 87
Programmable Power Supply10-122, 184Protection of Analog Switches10-46
Pulse Code Modulation (PCM)
521 ..... 10-224, 226
Quieting Pattern (QP) 576, 607 ..... $10-224,226$
Radiofrequency AGC Amplifier ..... 10-63
Ramp Generator ..... 10-14
Reference Pins of Switches ..... 10-78
Remote Sensor Loop Transmitter ..... 10-192
Resolution ..... 10-53
R Loop ..... 10-154
RIAA Pre-Amplifier ..... 10-192
Ring Injection ..... 10-154
Ring Feed Sense (RFS) ..... 10-213
Ring Synchronization ..... 10-213
Ring Trip Detection (RTD) ..... 10-154
Sample \& Hold 517, 520, 524, 531 ..... 10-23, 37, 56, 74
538, 514, 525 ..... 10-93, 14, 59
Sample \& Hold Applications
Sample \& Hold Peak Detector ..... 10-93 ..... 10-199
Sample \& Hold Sample Rates ..... 10-93
Sample \& Hold Accuracy (Offset, Charge Inj., Gain, Drift Error) ...... 520 ..... 10-37
Sampling Rate (DAS) ..... 10-87
Sense Circuits ..... 10-105
Signal Conditioning ..... 10-82
Signal Generator ..... 10-14
Signal Processing System ..... 10-93
Signal Splitter ..... 10-109
Sine Wave Oscillator ..... 10-14, 105
Single Ended vs. Differential Signal Paths. ..... 10-87
Single Op Amp Instrumentation Amplifier ..... 10-105
Single Supply Operation of Switches 532, 534 ..... 10-78, 82

## Application Note Index (Continued)

APPLICATION
A. N. NUMBER(S) PAGE
16 Bit Settling Time 539 ..... 10-100
Spot Noise in Op Amps ..... 519 ..... 10-30
Stability (Op Amps) 515, 525 ..... 10-21, 59
Static Discharge ..... 521 ..... 10-46
Static Handling Precautions ..... 520 ..... 10-37
Subscriber Line Interface Circuit (SLIC) .549, 571 ..... 10-154, 213
Surge Protection ..... 549 ..... 10-154
Switches 520, 521, 531, 532, ..... 10-37, 46, 74, 78
534, 543 ..... 10-82, 122
Switch Alternatives ..... 531 ..... 10-74
531
Switch Applications in Data Acquisition Systems ..... 10-74
549
Switch Hook Detection (SHD) ..... 10-154
532
Switch Power Supply Considerations. ..... 10-78
Switch Selection Criteria 520, 531 ..... 10-37, 74
Switching Video Signals ..... 543 ..... 10-122
Syllabic Filter ..... 607 ..... 10-226
Synchronous Rectifier ..... 514 ..... 10-14
T1/T1C/T2 ..... 573 ..... 10-215
Test Procedures for Operational Amplifiers ..... 508 ..... 10-11
Thermal Loop Current Limiting ..... 10-154
Tip Feed/Ring Feed Amplifiers (TF/TR) ..... 549 ..... 10-154
Tip/Ring ..... 549 ..... 10-154
Tone Correction Circuit ..... 554 ..... 10-192
Track and Hold ..... 514 ..... 10-14
Transcoder ..... 573 ..... 10-215
Transducers 535, 553, 554, 555 ..... 10-87, 184, 192, 1
Transhybrid Loss ..... 549 ..... 10-154
Transversal Amplifier ..... 10-154
Transmission Gate Design ..... 521 ..... 10-46
Two Wire Side (2W) ..... 549 ..... 10-154
Understanding PCM Coding ..... 574 ..... 10-221
Universal Mixer Stage ..... 554 ..... 10-192
$\mu \mathrm{P}$ Interface .529, 535, 545 ..... 10-68, 87, 135
Video Amplifier $.525,526,541,548$ 10-59, 63, 109, 14
Video Gain Block ..... 548 ..... 10-142
Video Signal Switching ..... 543
10-122
Wideband Operational Amplifier ..... 541 ..... 10-109
Weinbridge Oscillator ..... 544 ..... 10-129

# Applications Note Abstracts 

| AN\# | TITLE | ABSTRACTS | PAGE |
| :--- | :--- | :--- | :--- |
| 508 | Test Procedures For <br> Operational Amplifiers | Operational amplifier test procedures for offset voltage, bias current, <br> offset current, open loop voltage gain, common mode rejection ratio, <br> power supply rejection ratio, output voltage swing, output current, con- <br> tinuity checks, power dissipation measurements. | 10-11 |

# Application Note Abstracts (Continued) 

TITLE

ABSTRACTS
PAGE offset voltage, single Op Amp instrumentation amplifier, sine wave oscillator, high impedance transducers interface, current source/sink and current sense circuits.

Prototyping considerations, output short circuit protection, offset voltage adjustment,frequency compensation, composite amplifier scheme DC error reduction, boosting output current, increasing output signal swing, cascade amplifier, video gain block, high frequency oscillator, wideband signal splitter.

What is an IMES? IMES application; HV-1000 algorithm; load anticipation; basic circuit application of HV-1000; measuring power savings; handling precautions and reliability.

Application enhancement using the $\mathrm{HI}-201 \mathrm{HS}$, high speed multiplexers, high speed sample and hold, analog switch and Op Amp circuitry, integrator with start/reset, low pass filter with select break frequency, amplifier with programmable gain, future applications.

Operation, noise performance, applications (remote sensor loop transmitter, charge pool power supply, low power microphone preamplifier, AGC with squelch control, Wein bridge oscillator, bar code scanner, monostable multivibrator).

Description and applications for the Harris HI-50XL family of latched overvoltage protected multiplexers.

Operation, video performance, video parameter specifications, $Y$ parameters, applications (flash converter pre-driver, coaxial line driver, video gain block, high speed sample and hold, audio drivers, crystal oscillator).
"ON" resistance, leakage currents, switching speeds, power supply requirements, internal switch operation and schematics, single supply operation, charge injection, power supplies conditions and protective circuitry.

A collection of guidelines for the design of a Data Acquisition System. Includes Signal Conditioning, Transducers, Single-Ended vs. Differential Signal Paths, Low Level Signals, Filters, Programmable Gain Amplifiers, Sampling Rate, and computer interfacing.

Description and electrical specifications for the HA-5320 Sample/Hold Amplifiers, explanation of errors sources, and HA-5320 applications.

Detailed description of the HI-DAC16 D-A Converter, chip photo and schematic, plus applications and interface considerations.

Internal design and technology, J-FET noise discussion, trimming of
System configurations, analog switch types, CMOS switch selection

Power supply considerations, input overvoltage protection, single supply operation, various questions about Harris D. I. switches.

New Multiplexers Simplify System Design

A Designer's Guide For The HA-5033 Video Buffer

Noise J-FET Input Operational Amplifier

Using HA-2539 Very High
Slew-Rate Wideband Operational Amplifier

Using The HV-1000 Induction Motor Energy Saver

New High Speed Switch Offers Sub-50ns Switching Times

Micropower Op Amp Family
Design Considerations For A Data Acquisition System (DAS)

Monolithic Sample/Hold Combines Speed And Precision

A Monolithic 16 Bit D/A Converter

HA-5170 Precision Low

# Application Note Abstracts (Continued) 

| AN\# | TITLE | ABSTRACTS | PAGE |
| :--- | :--- | :--- | :--- |
| 549 | The HC-550X Telephone <br> Subscriber Line Interface <br> Circuit | Complete description of device functionality and applications of SLIC. | 10-154 |

## TEST PROCEDURES FOR OPERATIONAL AMPLIFIERS

By G. G. Miler

The offset voltage of the amplifier under test (A.U.T.) is measured as follows:

1. Set + and $-V$ to the desired supply voltage and close S4 and S5.
2. Measure the voltage at $\mathrm{V}_{\mathrm{OFF}}$.

The offset voltage is equal to $\left(\mathrm{V}_{\mathrm{OFF}}\right)\left(10^{-3}\right)$. The feedback amplifier, A1, drives the input of the A.U.T. so that the output is at ground reference, $\mathrm{V}_{\text {OFF }}$ is driven to 1000 times the voltage necessary to compensate for the offset voltage.

The bias current is measured as follows:

1. Measure the offset voltage, $\mathrm{V}_{\mathrm{OFF} 1}$, as above.
2. Open S4 and measure $\mathrm{V}_{\mathrm{OFF}}$.
3. The plus input current is equal to $\mathrm{V}_{\text {OFF2 }}$ $\left.V_{\text {OFF1 }}\right) \times 10^{-7}$.
4. Close S 4 and open S 5 and measure $\mathrm{V}_{\text {OFF4 }}$.
5. The minus input current is equal to $\mathrm{V}_{\text {OFF4 }}$ $-V_{\text {OFF } 1}$ ) $\times 10^{-7}$.

TEST CIRCUIT FOR MEASUREMENT OF OFFSET VOLTAGE, BIAS CURRENT, AND OFFSET CURRENT $10 \mathrm{~K} \Omega$


The bias current is equal to the average of the plus and minus input currents.

The input offset current is measured as follows:

1. Measure the offset voltage, $\mathrm{V}_{\mathrm{OFF}}$, as above.
2. Open S4 and S5 and measure $\mathrm{V}_{\text {OFF2 }}$.
3. The offset current is equal to $\left(\mathrm{V}_{\text {OFF2 }}\right.$ $\left.\mathrm{V}_{\text {OFF1 }}\right) \times 10^{-7}$.

TEST CIRCUIT FOR MEASURING OPEN LOOP VOLTAGE GAIN


The open loop voltage gain is measured as follows:

1. Set the $+V$ and $-V$ supply voltages to the desired value and set- $\mathrm{V}_{\text {OUT }}$ to ground.
2. Close S1 so that the sample and hold will null the offset voltage.
3. S1 can be opened when the circuit stabilizes. The sample and hold will maintain the voltage which nulls the offset voltage.
4. Set $-V_{\text {OUT }}$ to the desired output voltage, $-\mathrm{V}_{4}$ and measure $\mathrm{V}_{\text {GAIN4 }}$.
5. Set $-\mathrm{V}_{\text {OUT }}$ to another output voltage, -V 5 and measure $\mathrm{V}_{\text {GAIN5 }}$.
6. The gain is equal to

$$
\left[\frac{\mathrm{V}_{4}-\mathrm{V}_{5}}{\mathrm{~V}_{\mathrm{GAIN} 4}-\mathrm{V}_{\mathrm{GAIN}}}\right] \times 20,000
$$

$-V_{\text {OUT }}$ can be first set to zero and then to -10 volts. This gives the gain in the plus direction. The gain in the minus direction can be determined by using zero and +10 volts. The average gain can be determined by using output voltages of -10 and +10 volts.

## TEST CIRCUITS FOR MEASUREMENT OF COMMON MODE REJECTION RATIO AND POWER SUPPLY REJECTION RATIO



Common Mode Rejection Ratio:

1. Set +V to $+20 \mathrm{VDC},-\mathrm{V}$ to $-10 \mathrm{VDC}, \mathrm{V}_{\mathrm{OUT}}$ +5 VDC by applying -5 VDC to $-\mathrm{V}_{\text {OUT }}$.
2. Measure $\mathrm{V}_{\mathrm{OFF}}$.
3. Set +V to $+10 \mathrm{VDC},-\mathrm{V}$ to $-20 \mathrm{VDC}, \mathrm{V}_{\mathrm{OUT}}$ to -5 VDC by applying +5 VDC to $-V_{\text {OUT. }}$.
4. Measure $\left|V_{\text {OFF2 }}-V_{\text {OFF4 }}\right|<1.0$ VDC. The +1.0 volt limit corresponds to a rejection ratio of 80 dB .

## Power Supply Rejection Ratio:

1. Set +V to $+20 \mathrm{VDC},-\mathrm{V}$ to $15 \mathrm{VDC}, \mathrm{V}_{\mathrm{OUT}}$ to ground by grounding $-\mathrm{V}_{\text {OUT }}$.
2. Measure V OFF2.
3. Set +V to +10 VDC .
4. Measure | VOFF2 $-V_{\text {OFF4 }}$ | <1.0 VDC.
5. Set $+V$ to +15 VDC, $-V$ to -10 VDC .
6. Measure VOFF6.
7. Set $-V$ to -20 VDC.
8. Measure $\left|V_{\text {OFF6 }}-V_{\text {OFF8 }}\right|<1.0 \mathrm{VDC}$.

The $\pm 1.0$ volt limit corresponds to a rejection ratio of 80 dB .

TEST CIRCUITS FOR MEASURING OUTPUT VOLTAGE/CURRENT, POWER DISSIPATION, AND CONTINUITY CHECKS


The output voltage/current is measured by connecting a load resistor, $R_{L}$, to the output of the A.U.T. The value of $R_{L}$ is chosen to yield an output current which is the minimum acceptable output current at the desired output voltage. The amplifier under test is programed to a voltage greater than the desired output voltage by applying an equal but opposite polarity voltage to $=\mathrm{V}_{\text {OUT }}$. The output voltage, $\mathrm{V}_{\text {OUT }}$, is measured to see if it reaches the desired output voltage. This test is performed driving the output positive and driving the output negative.

The power dissipation is measured by driving the output voltage to zero by grounding-V OUT and measuring the current in one of the power supply leads.

The continuity of the bandwidth control point is checked by applying -5 V to $-\mathrm{V}_{\text {OUT }}$ and grounding the bandwidth control point through a 100 K resistor. $V_{\text {OUT }}$ should be less than one volt. There is a known relationship between the voltage at the bandwidth control point and the output voltage, $\mathrm{V}_{\text {OUT }}$. This relationship depends on the device type. The continuity of the offset control points is determined by measuring the voltage at these points. These voltages will be slightly less than the positive supply voltage for the HA-2600 and the HA-2500.

## SIMPLIFIED SCHEMATIC OF THE COMPLETE D.C. TEST CIRCUIT FOR OPERATIONAL AMPLIFIERS



# A SIMPLE COMPARATOR USING THE HA-2620 

G. G. Miller

The input current and impedance of a comparator circuit frequently loads the source and reference signals enough to cause significant errors. This problem is frequently eliminated by using a high impedance operational amplifier between the signal and the comparator. Figure 1 shows a simple circuit in which the operational amplifier is used as a comparator which is capable of driving approximately ten logic gates. The input impedance of the HA-2620 is typically $500 \mathrm{M} \Omega$. The input current is typically 1 nA . The minimum output current of 15 mA is obtainable with an output swing of up to $\pm 10$ volts.


FIGURE 1 - HIGH IMPEDANCE COMPARATOR

The bandwidth control point is a very high impedance point having the same voltage as the amplifier output. The output swing can be conveniently limited by clamping the swing of the bandwidth control point. The maximum current through the clamp diodes is approximately $300 \mu \mathrm{~A}$. The switching time is dependent on the output voltage swing and the stray capacitance at the bandwidth control point.

Figure 2 shows the waveforms for the comparator. The stray capacitance at the bandwidth control point can be reduced considerably below that of the breadboard circuit; this would improve the switching time. The switching time begins to increase more rapidly as the overdrive is reduced below 10 mV and is approximately $1 \mu \mathrm{~s}$ for an overdrive of 5 mV . Dependable switching can be obtained with an overdrive as small as 1 mV . However, the switching time increases to almost $12 \mu \mathrm{~s}$.


A common mode range of $\pm 11$ volts and a differential input range of $\pm 12$ volts makes the HA-2620 a very versatile comparator. The HA-2620 can sink or supply a minimum of 15 mA . The ability to externally clamp the output to any desired range makes the HA-2620 a very flexible comparator which is capable of driving unusual loads.

# THE HA-2400 PRAM FOUR CHANNEL OPERATIONAL AMPLIFIER 

By Don Jones

## INTRODUCTION

Harris Semiconductor has announced a new linear device, the HA-2400/HA-2405 Four Channel Operational Amplifier. This combines the functions of an analog switch and a high performance operational amplifier, and makes practical a large number of new linear circuit applications.


A functional diagram of the HA-2400 is shown above. There are four preamplifier sections, one of which is selected through the DTL/TTL compatible inputs and connected to the output amplifier. The selected analog input terminals and the output terminal form a high performance operational amplifier.

In actuality, the circuit consists of four conventional op-amp input circuits connected in parallel to a conventional op-amp output circuit. The decode/control circuitry furnishes operating current only to the selected input section.

## CIRCUIT CONNECTIONS

These input control the selection of the amplifier input channels in accordance with the truth table below:

| GAIN, VOLTS/VOLT |  | $\begin{gathered} \mathrm{C}_{\text {COMP }} \\ \mathrm{pF} \end{gathered}$ | BANDWIDTH (TYPICAL) (-3dB), MHz | SLEW RATE (TYPICAL) |
| :---: | :---: | :---: | :---: | :---: |
| NON-INVERTING | INVERTING |  |  | VOLTS/ $\mu \mathrm{s}$ |
| 1 | - | 15 | 8.0 | 15 |
| 2 | 1 | 7 | 8.0 | 20 |
| 3 | 2 | 4 | 8.0 | 22 |
| 5 | 4 | 3 | 6.0 | 25 |
| 8 | 7 | 2 | 5.0 | 30 |
| $>10$ | $>9$ | 0 | $40 \div$ GAIN | 50 |

The digital inputs can be driven with any DTL or TTL circuit which uses a standard +5.0 V supply.

## COMPENSATION

Frequency compensation for closed loop stability is recommended for closed loop gains less than 10. This is accomplished by connection of a single external capacitor from Pin 12 to A. C. ground (the V+ supply is reccommended). The following table shows the minimum suggested compensation for various closed loop gains, with the resultant bandwidth and slew rate. Obviously, when the four channels are connected with different feedback networks, the channel with the lowest closed loop gain will govern the required compensation.

| $\mathrm{D}_{0}$ | D1 | ENABLE | CHANNEL 1 | CHANNEL 2 | CHANNEL 3 | CHANNEL 4 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | H | ON | OFF | OFF | OFF |
| H | L | H | OFF | ON | OFF | OFF |
| L | H | H | OFF | OFF | ON | OFF |
| H | H | H | OFF | OFF | OFF | ON |
| L or H | L or H | L | OFF | OFF | OFF | OFF |

Compensation capacitors of greater value can be used to obtain lower bandwidth, greater
phase margin, and reduced overshoot, at the expense of proportionately reduced slew rate.

External lead-lag networks could also be used to optimize bandwidth and/or slew rate at a particular gain.

## APPLICATIONS

Any circuit function which can be constructed using a conventional operational amplifier can also be constructed using any channel of the HA-2400. Similar or different networks can be wired from the output to each channel input pair. The device can therefore be used to select and condition different input signals, or to select between different op-amp functions to be performed on a single input signal.

To wire a particular op-amp function to a channel, simply connect the appropriate network between the two inputs for that channel and the common output in the same manner as in wiring a conventional op-amp. It is often possible to design with fewer external components than would be required in wiring four separate op-amps (see Application Numbers 2 and 3 on the following pages). It should be remembered that the networks for unselected channels may still constitute a load at the amplifier output and the signal input, as if the unselected input terminals were disconnected from the network.

If offset adjustment is required, it can generally be accomplished by resistive summation at either of the inputs for each channel (see Application Number 8).

The analog input terminals of the OFF channels draw the same bias current as the ON inputs. The maximum differential input voltage of these terminals must be observed and their voltage levels must never exceed the supply voltages.

When the Enable input is held low, all four input channels are disconnected from the output. When this occurs, the output voltage will generally slowly drift towards the negative supply. If a zero volt output condition is required, one channel should be wired as a voltage follower with its positive input grounded.

The amplifier output impedance remains low, even when the inputs are disabled; so it is not
generally practical to wire the outputs of two or more devices directly together. The compensation pins of two devices, however, could be wired together to produce a switch with one output and more than four input channels.

The voltage at the compensation pin is about 0.7 V more positive than the output signal, but has a very high source impedance. Maximum current from this pin is about $300 \mu \mathrm{~A}$, which makes it a convenient point for limiting the output swing through clamping diodes and divider networks (see Application Number 13).

Even if the application only requires a single channel to be switched on and off, it is often more economical to use the HA-2400, rather than a separate analog switch and high performance op-amp. Unused analog channel inputs should be grounded. Unused digital inputs may be wired to ground for a permanent "low" input, or either left open or wired to +5.0 V for a permanent "high" input.

Illustrated on the following pages are a few of the thousands of possible applications for the Four Channel Operational Amplifier. These will give the reader a general impression of how the units can be connected; and probably will help generate many other ideas for applications. Also included are some "challenges" for the reader to modify the illustrated designs to perform different functions.

## APPLICATION NO. 1



ANALOG MULTIPLEXER WITH BUFFERED INPUT AND OUTPUT

This circuit is used for analog signal selection or time division multiplexing. As shown, the feedback signal places the selected amplifier channel in a voltage follower (non-inverting unity gain) configuration, and provides very high input impedance and low output impedance. The single package replaces four input buffer amplifiers, four analog switches with decoding, and one output buffer amplifier.

For low level input signals, gain can be added to one or more channels by connecting the $(-)$ inputs to a voltage divider between output and ground. Bandwidth is approximately 8 MHz , and the output will slew from one level to another at about 15.0 V per microsecond.

Expansion to multiplex 5 to 12 channels can be accomplished by connecting the compensation pins of two or three devices together, and using the output of only one of the devices. The Enable input on the unselected devices must be low.

Expansion to 16 or more channels is accomplished in a straightforward manner by connecting outputs of 4 four-channel multiplexers to the inputs of another four-channel multiplexer.

Differential signals can be handled by two identical multiplexers addressed in parallel.

Inverting amplifier configurations can also be used, but the feedback resistors may cause crosstalk from the output to unselected inputs.

## APPLICATION NO. 2



AMPLIFIER, NON-INVERTING PROGRAMMABLE GAIN
This is a non-inverting amplifier configuration with feedback resistors chosen to produce a gain of $0,1,2,4$, or 8 depending on the Digital Control inputs.

Comparators at the output could be used for automatic gain selection for auto-ranging meters, etc.

CHALLENGE: Design a circuit using only
two HA-2400's which can be programmed to any of 16 different gains.

## APPLICATION NO. 3



AMPLIFIER, INVERTING PROGRAMMABLE GAIN
The circuit above can be programmed for a gain of $0,-1,-2,-4$ or -8 .

This could also have been accomplished with one input resistor and one feedback resistor per channel in the conventional manner, but this would require eight resistors rather than five.

## APPLICATION NO. 4



ATTENUATOR PROGRAMMABLE

This circuit performs the function of dividing the input signal by a selected constant (1, 2, 4,8 , or $\infty$ as illustrated). To multiply by a selected constant, see circuit No. 2. While T, $\boldsymbol{\pi}$, or $L$ sections could be used in the input attenuator, this is not necessary since the amplifier loading is negligible and a constant input impedance is maintained. The circuit is thus much simpler and more accurate than the usual method of constructing a constant impedance ladder and switching sections in and out with analog switches.

Two identical circuits may be used to attenuate a balanced line.

## APPLICATION NO. 5



ADDER/SUBTRACTOR PROGRAMMABLE FUNCTION
The circuit shown above can be programmed to give the output functions $-\mathrm{K}_{1} \mathrm{X},-\mathrm{K}_{2} \mathrm{Y}$, $-\left(K_{3} X+K_{4} Y\right)$, or $K_{5} X-K_{6} Y$. Obviously, many other functions of one or more variables can be constructed, including combinations with analog multiplier or logarithmic modules.

This device opens up many new design approaches in digitally controlled analog computation or signal manipulation.

## APPLICATION NO. 6



PHASE SELECTOR/PHASE DETECTOR/ SYNCHRONOUS RECTIFIER/BALANCED MODULATOR

This circuit passes the input signal at unity gain, either unchanged, or inverted depending on the Digital Control input. A buffered input is shown, since low source impedance is essential. Gain can be added by modifications to the feedback networks. Signals up to 100 kHz can be handled with 20.0 V peak-topeak output. The circuit becomes a phase detector by driving the Digital Control input with a reference phase at the same frequency as the input signal, the average D. C. output being proportional to the phase difference, with zero volts at +900 . By connecting the output to a comparator, which in turn drives the Digital Control, a synchronous full-wave rectifier is formed.

With a low frequency input signal and a high frequency digital control signal, a balanced (surpressed carrier) modulator is formed.

## APPLICATION NO. 7



> INTEGRATOR/RAMP GENERATOR WITH INITIAL CONDITION RESET

It is difficult in practice to set the initial conditions accurately in an integrator. This usually requires wiring contacts of a mechanical relay across the capacitor - - leakage currents of solid state switches produce integration inaccuracy. The scheme shown above eliminates these reliability and accuracy problems.

Channel 1 is wired as a conventional integrator, Channel 2 as a voltage follower. When Channel 2 is switched on, the output will follow VIN, and C will discharge to maintain zero volts across it. When Channel 1 is then switched on the output will initially be at the instantaneous value of $\mathrm{V}_{I N}$, and then will commence integrating towards the opposite polarity. This circuit is particularly suitable for timing ramp generation using a fixed D. C. input. Many variations are possible, such as programmable time constant integrators.

## APPLICATION NO. 8



TRACK AND HOLD/SAMPLE AND HOLD
Channel 1 is wired as a voltage follower and
is turned on during the track/sample time. If the product of $\mathrm{R} \times \mathrm{C}$ is sufficiently short compared to the period of maximum output frequency, or sample time, C will charge to the output level. Channel 2 is an integrator with zero input signal. When Channel 2 is then turned on, the output will remain at the voltage across $C$.

An even simpler circuit can be made by wiring one channel as an amplifier, choosing the compensation capacitor to yield the minimum required bandwidth or slew rate. When the Enable input is pulled low, the output will tend to remain at its last level, because of the charge remaining on the compensating capacitor.

## APPLICATION NO. 9



SINE WAVE OSCILLATOR PROGRAMMABLE FREQUENCY

Any oscillator which can be constructed using an op-amp, such as the twin-T, phase shift, crystal controlled types, etc. can be made programmable by using the HA-2400. Illustrated above is a Wien Bridge type, which is very popular for signal generators, since it is easily tunable over a wide frequency range, and has a very low distortion sine wave output. The frequency determining networks can be designed from about 10 Hz to greater than 1 MHz . Output level is about 6.0 V RMS. By substituting a programmable attenuator (Circuit No. 4) for the Buffer Amplifier, a very versatile sine wave source for automatic testing, etc. can be constructed.

CHALLENGE: A high Q , narrow band filter can be made by feeding back greater than $1 / 3$ of the output to the negative input. Design a circuit using the HA-2400 and an RC network which can be programmed either to generate or to detect an audio tone of the same frequency. Such a circuit would be quite useful for data communications.

APPLICATION NO. 10


MULTIVIBRATOR, FREE RUNNING, PROGRAMMABLE FREQUENCY

This is the simplest of any programmable oscillator circuit, since only one stable timing capacitor is required. The output square wave is about 25.0 V peak-to-peak and has
rise and fall times of about $0.5 \mu \mathrm{~s}$. If a programmable attenuator circuit (No. 4) is placed between the output and the divider network, 16 frequencies can be produced with two HA-2400's and still only one timing capacitor.

A precision programmable square-triangle generator can also be constructed by adapting circuit described in Harris Application Note 507 to the HA-2400.

## APPLICATION NO. 11



ACTIVE FILTER PROGRAMMABLE

Shown above is a second order low pass filter with programmable cutoff frequency. This circuit should be driven from a low source impedance since there are paths from the output to the input through the unselected networks.

Virtually any filter function which can be constructed with a conventional op-amp can be made programmable with the HA-2400.

A useful variation would be to wire one channel as a unity gain amplifier, so that one could select the unfiltered signal, or the same signal filtered in various manners. These could be cascaded to provide a wide variety of programmable filter functions.

## APPLICATION NO. 12



POWER SUPPLY PROGRAMMABLE

Many systems require one or more relatively low current voltage sources which can be programmed to a few predetermined levels. It is no longer necessary to purchase a programmable power supply with far more capability than needed. The circuit shown above produces positive output levels, but could be modified for negative or bipolar outputs. Q1 is the series regulator transistor, selected for the required current and power capability. R1, Q2 and Q3 form an optional short circuit protection circuit, with R1 chosen to drop about 0.7 V at the maximum output current. The compensation capacitor, $C$. should be chosen to keep the overshoot, when switching, to an acceptable level.

CHALLENGE: Design a supply using only two HA-2400's which can be programmed to 16 binary weighted (or 10 BCD weighted) output levels.

## APPLICATION NO. 13



COMPARATOR, FOUR CHANNEL

When operated open loop without compensation, the HA-2400 becomes a comparator with four selectable input channels. The clamping network at the compensation pin limits the output voltage to allow DTL or TTL digital circuits to be driven with a fanout of up to ten loads.

Output rise and fall times will be about 100 ns for differential input signals of several hundred millivolts, but will be in the microsecond region for small differential signals.

The circuit can be used to compare several signals against each other or against fixed references; or a single signal can be compared against several references. A "window comparator", which assures that a signal is within a voltage range, can be formed by monitoring the output polarity while rapidly switching between two channels with different reference inputs and the same signal input.

## APPLICATION NO. 14



MULTIPLYING D TO A CONVERTER

The circuit above performs the function, $V_{\text {OUT }}=V_{\text {IN }} \cdot \frac{N}{16,}$ where $N$ is the binary number from 0 to 15 formed by the digital input. If the analog input is a fixed D.C. reference, the circuit is a conventional 4-bit $D$ to $A$. The input could also be a variable or A.C. signal, in which case the output is the product of the analog signal and the digital signal.

The circuit on the left is a programmable attenuator with weights of $0,1 / 4,1 / 2$ or $3 / 4$. The circuit on the right is a non-inverting adder which adds weights to the first output of $0,1 / 16,1 / 8$ or $3 / 16$.

If four quadrant multiplication is required, place the Phase Selector circuit (No. 6) in series with either the analog input or output. The $\mathrm{D}_{0}$ input of that stage becomes the + or - sign bit of the digital input.

## MORE CHALLENGES

One of our favorite college textbooks paused at each climactic point with a statement to the effect that, "Proof of the following theorem is omitted, and is suggested as an exercise for the student."

The following is a list of some additional applications in which we believe the HA-2400 will prove very valuable. The "proofs", at present, remain as exercises for our ingenious readers.

- A to D Converter, Dual Slope Integrating
- Active Filter, State Variable Type with Programmable Frequency and/or Programmable " $0^{\prime}$ "
- Amplifier with Programmable D.C. Level Shift
- Chopper Amplifiers
- Crossbar Switches
- Current Source, Programmable
- F.M. Stereo Modulator
- F.S.K. Modem
- Function Generators, Programmable
- Gyrator, Programmable
- Monostable Multivibrator, Programmable
- Multiplier, Pulse Averaging
- Peak Detector with Reset
- Resistance Bridge Amplifier/Comparator with Programmable Range
- Sense Amp/Line Receiver with Programmable Threshold
- Spectrum Analyzer, Scanning Type
- Sweep Generator, Programmable
- Switching Regulator
- Touch-Tone ${ }^{\text {TM }}$ Generator/Detector (Use Harris HD-0165 Keyboard Encoder I.C.)


## FEEDBACK

We believe we have only scratched the surface of possible applications for a multiple channel operational amplifier.

If you have a solution for any of the previous "challenges" or any new application, please let us know. Anything from a one word description to a tested design will be welcome.

## OPERATIONAL AMPLIFIER STABILITY: INPUT CAPACITANCE CONSIDERATIONS

By Don Jones

This is the first in a series of notes dealing with stabilization and optimization of A.C. response in operational amplifiers. One of the more common difficulties in applying operational amplifiers will be discussed.
Let's consider the unity gain inverting amplifier circuit shown below:


This appears to be a straightforward application with reasonable component values.

But, with the input grounded, the circuit output shows an oscillation at about 5 MHz .

Even more surprising, if the same device is connected as a voltage follower with the same load, it is perfectly stable. Since the inverting amplifier has 6 dB less feedback than the voltage follower, shouldn't it be more stable?

The culprit here is capacitance at the amplifier inverting input. The HA-2600 in the TO-99 can has an input capacitance of about 2 or 3 pF . When soldered on a P.C. card, or inserted in a socket, wiring capacitance might add another 3 to 6 pF . With only 5 K effective resistance at this point, 5 to 10 pF seems pretty negligible, doesn't it? But let's find out.

The open loop amplitude and phase response
characteristics of the amplifier between 1 and 10 MHz looks like this:


The characteristics of the feedback network alone with 5 pF capacitance to ground looks like this:


Combining these two graphs by algebraically adding the dB gains together and adding the phase shifts together gives us the open loop response at the summing point:


We can see that on the composite response curves, the phase shift crosses $180^{\circ}$ at 5.5 MHz , and that there is still about +2 dB of gain at this frequency. Therefore, closing the loop automatically creates an oscillator.

How can we overcome this effect? If we add a capacitor across the feedback resistor, we can cancel the effects of the input capacitance:


If the feedback capacitance matches the input capacitance, the response curves of the feedback network alone will be a flat -6 dB and $0^{\circ}$ across the frequency band. The composite curves will then show a bandwidth of 7.5 MHz and a positive phase margin of $33^{\circ}$. So the circuit will now be quite stable, It's amazing how much difference that small capacitance can make.

The general scheme for compensation of various circuit types is shown below:



NON-INVERTING AMPLIFIER


FOLLOWER WITH FEEDBACK RESISTOR
It's not really necessary to know the exact value of stray capacitance, $\mathrm{C}_{1}$ - for most layouts, about 5 to 10 pF is a good guess. Unless you are trying to squeeze out the last Hz of frequency response, it doesn't hurt to guess on the high side. At higher gains, where $\mathrm{C}_{2}$ calculates out to less than 1 or 2 pF , it isn't necessary to use $\mathrm{C}_{2}$ - but it won't disturb anything if you do use it.

If you are uncertain about whether compensation is necessary, check the pulse response or frequency response of the closed loop stage. Hook a pulse generator to the input, and adjust the amplitude for about a 200 millivolt step at the output - if the output overshoot is less than $40 \%$ of the step, the circuit will be stable. Alternately, check the small signal frequency response of the stage - if the high frequency peaking is less than +6 dB , more than the low frequency gain, the circuit is stable. Of course, you can increase the compensation capacitor if you need even smoother response.

The phenomena we have described are not peculiar to any one amplifier type. Wideband amplifiers require a little more care in the design of feedback networks; but the same type oscillations will show up on 741 type amplifiers with higher feedback resistor values.

# APPLICATIONS OF A MONOLITHIC SAMPLE-AND-HOLD/GATED OPERATIONAL AMPLIFIER 

By Don Jones

## INTRODUCTION

The sample-and-hold or track-and-hold function is very widely used in linear systems. Until recently, this function was available only in modular or hybrid circuits; or perhaps most frequently the circuit was constructed by the user from an analog switch, a capacitor, and a very low bias current operational amplifier.

A high quality sample-and-hold circuit must meet certain requirements:
(1) The holding capacitor must charge up and settle to its final value as quickly as possible.
(2) When holding, the leakage current at the capacitor must be as near zero as possible to minimize voltage drift with time.
(3) Other sources of error must be minimized.

Design of a sample-and-hold, particularly the user built variety, involves a number of compromises in the above requirements. The amplifier or other device feeding the analog switch must have high current capability and be able to drive capacitive loads with stability. The analog switch must have both low ON resistance and extremely low OFF leakage currents. But, leakage currents of most analog switches (except the dielectrically isolated types) run to several hundred nanoamperes at elevated temperatures. The analog switch must have very low coupling between the digital input and analog output, because any spikes generated at the instant of turn-off will change the charge on the capacitor. The output amplifier must have extremely low bias current over the temperature range, and also
must have low offset drift and sufficient slew rate; a combination satisfied by only a few available amplifiers.

## THE HA-2420/2425

The HA-2420/2425 is the first complete monolithic sample-and-hold integrated circuit. A functional diagram is shown in Figure 1.


Figure 1 - HA-2420/2425 Functional Diagram

The input amplifier stage is a high performance operational amplifier with excellent slew rate, and the ability to drive high capacitance loads without instability. The switching element is a highly efficient bipolar transistor stage with extremely low leakage in the OFF condition. The output amplifier is a MOSFET input unity gain follower to achieve extremely low bias current.

MOSFET inputs are generally not used for D.C. amplifiers because their offset voltage
drift is difficult to control. In this configura tion, however, negative feedback is generally applied between the output and inputs of the entire device, and the effect of this offset drift at the inputs is divided by the open loop gain of the input amplifier stage.

The schematic of the HA-2420 is in Figure 2. During sampling ( $\mathrm{S} / \mathrm{H}$ control LOW) the signal path through the input amplifier stage starts at Q31-34, through 045 and Q46, and then to the holding capacitor terminal through Q51-54. The output follower amplifier has its input at MOSFET 060.

## HA-2420/2425

## Sample-and-Hold



NOTE: 1. Unless otherwise specified resistance values are in OHMS, capacitance values are in picofarads.


Figure 3 - Holding Capacitor, $\mathbf{C}_{H}$
TYPICAL SAMPLE-AND-HOLD PERFORMANCE AS A FUNCTION OF HOLDING CAPACITANCE

Figure 2
In the "hold" mode, the S/H control is HIGH, so Q21 conducts, turning on 027 which diverts the signal away from Q 45 and O 46 , and passes the signal to V - through Q 57 . Q 57 also forces 051-54 to ride up and down with the output signal, so there is virtually zero potential between these transistor bases and the voltage on $\mathrm{C}_{\mathrm{H}}$; completely eliminating leakage from $\mathrm{C}_{\mathrm{H}}$ back into the input amplifier.

## SAMPLE-AND-HOLD APPLICATIONS

A number of basic applications are shown on the following pages. The device is exceptionally versatile, since it can be wired into any of the hundreds of feedback configurations possible with any operational amplifier. In many applications the device will replace both an operational amplifier and a sample-and-hold module.

The larger the value of the timing capacitor, the longer time it will hold the signal without excessive drift; however, it will also reduce the
charging rate/slew rate and the amplifier bandwidth during sampling. So the capacitance value must be optimized for each particular application. The graph in Figure 3 shows these tradeoffs. Drift during holding tends to double for every $10^{\circ} \mathrm{C}$ rise in ambient temperature. The holding capacitor should have extremely high insulation resistance and low dielectric absorption-polystyrene (below $+85^{\circ} \mathrm{C}$ ), Teflon, or mica types are recommended.

## Guard Ring Layout (Bottom View)



Figure 4
For least drift during holding, leakage paths on the P.C. board and on the device package surface must be minimized. Since the output voltage is nearly equal to the voltage on $\mathrm{C}_{\mathrm{H}}$, the output line may be used as a guard line surrounding the line to $\mathrm{C}_{\mathrm{H}}$. Then, since the potentials are nearly equal, very low leakage currents will flow. The two package pins surrounding the $\mathrm{C}_{\mathrm{H}}$ pin are not internally connected, and may be used as guard pins to reduce leakage on the package surface. A suggested P.C. guard ring layout is shown in Figure 4.

## GATED OPERATIONAL

## AMPLIFIER APPLICATIONS

An operational amplifier with a highly efficient analog switch in series with its output is a very useful building block for linear systems. The amplifier can be connected in any of the conventional op amp feedbark configurations.

With the switch closed, the circuit behaves as a conventional op amp with excellent bandwidth, slew rate, high output current capability, and is able to drive capacitive loads with good stability. With the switch open, the output node is an almost perfect open circuit.

The output buffer amplifier has extremely high input impedance and exceptionally low bias current, but is not particularly well suited for D.C. applications outside an overall feedback loop, since its offset voltage may be quite high.

A number of possible gated amplifier applications are suggested in the following section.

## APPLICATION NO. 1

Feedback is the same as a conventional op amp voltage follower which yields a unity gain, non-inverting output. This hookup also has a very high input impedance.

The only difference between a track-and-hold and a sample-and-hold is the time period during which the switch is closed. In track-andhold operation, the switch is closed for a relatively long period during which the output signal may change appreciably; and the output will hold the level present at the instant the switch is opened. In sample-and-hold opera-

## Basic Track-and-Hold/Sample-and-Hold


tion, the switch is closed only for the period of time necessary to fully charge the holding capacitor.

APPLICATION NO. 2
Sample-and-Hold With Gain


This is the standard non-inverting amplifier feedback circuit.

It illustrates one of the many ways in which the HA-2420 may be used to perform both op amp and sampling functions, eliminating the need for a separate scaling amplifier and sample-and-hold module.

In general, it is usually best design practice to scale the gain such that the largest expected signal will give an output close to + or -10 volts. Drift current is essentially independent of output level, and less percentage drift will occur in a given time for a larger output signal.

APPLICATION NO. 3

This illustrates another application in which the hookup versatility of the HA-2400 often eliminates the need for a separate operational amplifier and sample-and-hold module. This hookup will have somewhat higher input to output feedthrough during "hold," than the non-inverting connection, since output impedance is the open-loop value during "hold," and feedthrough will be:

$$
\frac{\operatorname{Vin} R_{o}}{R_{1}+R_{2}+R_{0}}
$$

Inverting Sample-and-Hold


## APPLICATION NO. 4

It is often required that a signal be filtered prior to sampling. This can be accomplished with only one device. Any of the inverting and non-inverting filters which can be built with op amps can be implemented. However, it is necessary that the sampling switch be closed for sufficient time for the filter to settle when active filter types are connected around the device.

Filtered Sample-and-Hold


## Cascaded Sample-and-Hold



Short sample times require a low value holding capacitor; while long, accurate hold times require a high value holding capacitor. So, achieving a very long hold with a short sample appears to be contradictory. However, it can be accomplished by cascading two $\mathrm{S} / \mathrm{H}$ circuits, the first with a low value capacitor, the second with a high value. Then the second S/H can sample for as long a time as the first circuit can accurately hold the signal.

## APPLICATION NO. 6

Two or more S/H circuits may share a common holding capacitor and output as shown. The only limit to the number of devices to be

Multiplexed Sample-and-Hold

multiplexed is that the leakage currents of all devices add together, which increases drift during holding.

A/D Converter


Certain analog to digital converters such as the successive approximation type require that the input signal be a steady D.C. level during the conversion cycle. The HA-2420 is ideal for holding the signal steady during conversion; and also functions as a buffer amplifier for the input signal, adding gain, inversion, etc., if required.

The system illustrated is a complete 8 bit successive approximation converter requiring only four I.C. packages and capable of up to 40,000 conversions per second.

## APPLICATION NO. 8

De-Glitcher


The word "glitch" has been a universal slang expression among electronics people for an unwanted transient condition. In D to A converters, the word has achieved semi-official status for an output transient which momentarily goes in the wrong direction when the digital input address is changed.

In the illustration, the HA-2420 does double duty, serving as a buffer amplifier as well as a glitch remover, delaying the output by $1 / 2$ clock cycle.

The HA- 2420 may be used to remove many other types of "glitches" in a system. If a delayed sample pulse is required, this can be generated using a dual monostable multivibrator I.C.

## APPLICATION NO. 9

This circuit reconstructs and separates analog signals which have been time division multiplexed.

The conventional method, shown on the left, has several restrictions, particularly when a short dwell time and a long, accurate hold time is required. The capacitors must charge from a low impedance source through the resistance and current limiting characteristics of the multiplexer. When holding, the high impedance lines are relatively long and subject

to noise pickup and leakage. When FET input buffer amplifiers are used for low leakage, severe temperature offset errors are often introduced.
Use of the HA-2420 greatly diminishes all of these problems.

## APPLICATION NO. 10

Automatic Offset Zeroing


This basic circuit has widespread applications in instrumentation, A/D conversion, DVM's and DPM's to eliminate offset drift errors by periodically rezeroing the system. Basically, the input is periodically grounded, the output offset is then sampled and fed back to cancel the error.

The system illustrated automatically zeros a high gain amplifier. Care in the actual design is necessary to assure that the zeroing loop is dynamically stable. A second sample-and-hold could be added in series with the output to remove the output discontinuity.

Many variations of this scheme are possible to suit the individual system.

## APPLICATION NO. 11

Integrate-Hold-Reset


This circuit accurately computes the functions,

$$
v_{o}=\int_{T_{1}}^{T_{2}} v_{\text {in }} d t
$$

and holds the answer for further processing.
Resetting circuits for integrators have always been a practical design problem. The reset circuit must produce an extremely low leakage current across the integrating capacitor, and must produce a very low offset voltage when turned on. The circuit illustrated has excellent results since the leakage at the switch node is exceptionally low. $\mathrm{R}_{\mathrm{C}}$ and $\mathrm{C}_{\mathrm{c}}$ prevent oscillations during reset and their product should be at least 0.02 times $R_{1} \times C_{l}$.

For the simpler integrate and reset function without a hold, substitute an ordinary operational amplifier for the upper device.

## APPLICATION NO. 12

This accurate, low drift peak detector circuit combines the basic sample-and-hold connection with a comparator, and will detect 20V $\mathrm{p}-\mathrm{p}$ signals up to 50 kHz .

When the input signal level exceeds the voltage being stored in the $S / H$, the comparator trips, and a new sample of the input is taken. The S/H offset pot should be adjusted for a slight positive offset, so that the comparator will trip back when the new peak is acquired; otherwise the comparator would remain "on" and the S/H would follow the peak back down.

To make a negative peak detector, reverse the comparator inputs, and adjust the S/H for a negative offset.


The reset function, which is difficult to achieve in other peak detector circuits, forces a new sample at the instantaneous input level.

## APPLICATION NO. 13

## Plot High Speed Waveforms <br> With Sampling Techniques



This useful application illustrates how fast repetitive waveforms can be slowed down using sampling techniques. The input signal is much too fast to be tracked directly by the $\mathrm{X}-\mathrm{Y}$ recorder; but sampling allows the recorder to be driven as slow as necessary.

To operate, the waveform is first synched in on the scope. Then the potentiometer connected to the recorder $X$ input is slowly advanced, and the waveform will be reproduced. The HA-2420 samples for a very short interval once each horizontal sweep of the scope. The sampling instant is determined by the potentiometer at the instant when the horizontal sweep waveform corresponds to the $X$ position of the recorder.

This principle can be applied to many systems for waveform analysis, etc.

APPLICATION NO. 14

## Gated Operational Amplifier



The following are a few of the many applications where an operational amplifier followed by a highly efficient analog switch could be used:

Analog Multiplexer Element Gated Oscillator<br>Precision Timing Circuit<br>Chopper Type Modulator/Demodulator<br>Crosspoint Switch Element<br>Reset or Initial Conditions Switch<br>Gated Comparator<br>Automatic Calibration Switch<br>Gated Voltage Regulator

FOR YOUR INFORMATION

## Harris Analog

# OPERATIONAL AMPLIFIER NOISE PREDICTION 

By Richard Whitehead

## INTRODUCTION

When working with op amp circuits an engineer is frequently required to predict the total RMS output noise in a given bandwidth for a certain feedback configuration. While op amp noise can be expressed in a number of ways, "spot noise" (RMS input voltage noise or current noise which would pass through 1 Hz wide bandpass filters centered at various discrete frequencies), affords a universal method of predicting output noise in any op amp configuration.

## THE NOISE MODEL

Figure 1 is a typical noise model depicting the noise voltage and noise current sources that are added together in the form of root mean square to give the total equivalent input voltage noise (RMS), therefore:

$$
E_{n i}=\sqrt{\mathrm{eni}^{2}+I_{n i^{2}} R_{g}^{2}+4 K T R_{g}} \text { where }
$$

$E_{n i}$ is the total equivalent input voltage noise of the circuit.
$e_{n i}$ is the equivalent input voltage noise of the amplifier.
$I_{n i}{ }^{2} \mathrm{R}_{\mathrm{g}}{ }^{2}$ is the voltage noise generated by the current noise.
$4 \mathrm{KTR}_{\mathrm{g}}$ expresses the thermal noise generated by the external resistors in the circuit where $\mathrm{K}=1.23 \times 10^{-23}$ joules $/{ }^{\circ} \mathrm{K} ; \quad \mathrm{T}=300^{\circ} \mathrm{K}$ $(270 \mathrm{C})$ and $R_{g}=\left(\frac{R_{1} R_{3}}{R_{1}+R_{3}}\right)+R^{2}$


Figure 1
The total RMS output noise ( $\mathrm{E}_{\mathrm{no}}$ ) of an amplifier stage with gain $=G$ in the bandwidth between $f_{1}$ and $f_{2}$ is:

$$
E_{n o}=G\left(f_{1} f^{f} E_{n i}{ }^{2} \mathrm{df}^{1 / 2}\right)
$$

Note that in the amplifier stage shown, G is the non-inverting gain $\left(G=1+\frac{\mathrm{R}_{2}}{\mathrm{R}_{1}}\right)$ regardless of which input is normally driven.

## PROCEDURE FOR COMPUTING

 TOTAL OUTPUT NOISE1. Refer to the voltage noise curves for the amplifier to be used. If the $\mathrm{R}_{\mathrm{g}}$ value in the application is close to the $\mathrm{Rg}_{\mathrm{g}}$ value in one of the curves, skip directly to step 6 , using that curve for values of $\mathrm{Eni}^{2}$. If not, go to step 2.
2. Enter values of $e_{n i}{ }^{2}$ in line (a) of the table below from the curve labeled" $\mathrm{R}_{\mathrm{g}}=0 \Omega$ ".
3. From the current noise curves for the
amplifier, obtain the values of $\mathrm{ini}^{2}$ for each of the frequencies in the table, and multiply each by $\mathrm{Rg}_{\mathrm{g}}{ }^{2}$, entering the products in line (b) of the table.
4. Obtain the value of 4 KTRg from Figure 14 , and enter it on line (c) of the table. This is constant for all frequencies. The $4 \mathrm{KTR}_{\mathrm{g}}$ value must be adjusted for temperatures other than normal room temperature.
5. Total each column in the table on line (d). This total is $E_{n i}{ }^{2}$.

|  | 10 Hz | 100 Hz | 1 KHz | 10 KHz | 100 KHz |
| :--- | :--- | :--- | :--- | :--- | :--- |
| (a) $\mathrm{e}_{\mathrm{ni}}{ }^{2}$ |  |  |  |  |  |
| (b) $\mathrm{I}_{\mathrm{ni}}{ }^{2} \mathrm{R}_{\mathrm{g}}{ }^{2}$ |  |  |  |  |  |
| (c) $4 \mathrm{KTR}_{\mathrm{g}}$ |  |  |  |  |  |
| (d) $\mathrm{E}_{\mathrm{ni}}{ }^{2}$ |  |  |  |  |  |

6. On linear scale graph paper enter each of the values for $\mathrm{E}_{\mathrm{ni}}{ }^{2}$ vs. frequency. In most cases, sufficient accuracy can be obtained simply by joining the points on the graph with straight line segments.
7. For the bandwidth of interest, calculate the area under the curve by adding the areas of trapezoidal segments. This procedure assumes a perfectly square bandpass condition; to allow for the more normal -6db/octave bandpass skirts, multiply the upper ( -3 db ) frequency by 1.57 to obtain the effective bandwidth of the circuit, before computing the area. The total area obtained is equivalent to the square of the total input noise over the given bandwidth.
8. Take the square root of the area found above and multiply by the gain (G) of the circuit to find the total Output RMS noise.

## A TYPICAL EXAMPLE

It is necessary to find the output noise of the circuit shown below between 1 KHz and 24 KHz .


Figure 2
The HA-2600 In a Typical G $=1000$ Circuit
Values are selected from Figures 5, 5a and 14 to fill in the table as shown below. An $\mathrm{Rg}_{\mathrm{g}}$ of $30 \mathrm{~K} \Omega$ was selected.

|  | 10 Hz | 100 Hz | 1 KHz | 10 KHz | 100 KHz |
| :--- | :---: | :---: | :---: | :---: | :---: |
| (a) $\mathrm{eni}^{2}$ | $3.6 \times 10^{-15}$ | $1.156 \times 10^{-15}$ | $7.84 \times 10^{-16}$ | $7.29 \times 10^{-16}$ | $7.29 \times 10^{-16}$ |
| (b) $\mathrm{Ini}^{2} \mathrm{R}_{\mathrm{g}}{ }^{2}$ | $9.9 \times 10^{-16}$ | $1.89 \times 10^{-16}$ | $3.15 \times 10^{-17}$ | $7.2 \times 10^{-18}$ | $7.2 \times 10^{-18}$ |
| (c) $4 \mathrm{KTR}_{\mathrm{g}}$ | $4.968 \times 10^{-16}$ | $4.968 \times 10^{-16}$ | $4.968 \times 10^{-16}$ | $4.968 \times 10^{-16}$ | $4.968 \times 10^{-16}$ |
| (d) $\mathrm{Eni}^{2}$ | $5.09 \times 10^{-15}$ | $1.86 \times 10^{-15}$ | $1.31 \times 10^{-15}$ | $1.23 \times 10^{-15}$ | $1.23 \times 10^{-15}$ |

The totals of the selected values for each frequency is in the form of $\mathrm{Eni}^{2}$. This should be plotted on linear graph paper as shown below:


HA-2600 Total Equivalent Input Noise Squared

Since a noise figure is needed for the frequency of 1 KHz to 24 KHz , it is necessary to calculate the effective bandwidth of the circuit. With AV $=60 \mathrm{db}$ the upper 3db point is approximately 24 KHz . The product of $1.57(24 \mathrm{KHz})$ is 37.7 KHz and is the effective bandwidth of the circuit.

The shaded area under the curve is approximately $45 \times 10-12$ Volts ${ }^{2}$; the total equivalent input noise is $\sqrt{\mathrm{Eni}^{2}}$ or 6.7 microvolts, and the total output noise for the selected bandwidth is $\sqrt{\mathrm{E}_{\mathrm{ni}}{ }^{2}} \times$ (closed loop gain) or 6.7 millivolts RMS.

## ACTUAL MEASUREMENTS FOR COMPARISON

The circuit shown below was used to actually measure the broadband noise of the HA2600 for the selected bandwidth:


Figure 3
A Typical Test Circuit for Broadband Noise Measurements

The frequencies below the $\mathrm{f}_{1}$ point of the bandwidth selected are filtered out by the RC network on the output of HA-2600. The measurement of the broadband noise is observed on the true RMS voltmeter. The measured output noise of the circuit is 4.7 microvolts RMS as compared to the calculated value of 6.7 microvolts RMS.

## ACQUIRING THE DATA FOR CALCULATIONS

Spot noise values must be generated in order to make the output noise prediction. The effects of "Popcorn" noise have been excluded due to the type of measurement system.

The Quan-Tech Control Unit, model no. 2283 and Filter Unit, model no. 2181 were used to acquire spot noise voltage values expressed in ( $\mathrm{V} \sqrt{\mathrm{Hz}}$ ). The test system performs measurements from 10 Hz by orders of magnitude to 100 KHz with an effective bandwidth of 1 Hz at each tested frequency.
used in the measuring system to reveal the effects of $\mathrm{Rg}_{\mathrm{g}}$ on each type of Harris' op amps and to obtain proper voltage noise values essential for current noise calculations.

## A DISCUSSION ON "POPCORN" NOISE

"Popcorn" noise was first discovered in early 709 type op amps. Essentially it is an abrupt step-like shift in offset voltage (or current) lasting for several milliseconds and having amplitude from less than one microvolt to several hundred microvolts. Occurance of the "pops" is quite random - an amplifier may exhibit several "pops" per second during one observation period and then remain "popless" for several minutes. Worst case conditions are usually at low temperatures with high values of $\mathrm{Rg}_{\mathrm{g}}$. Some amplifier designs and some manufacturer's products are notoriously bad in this respect. Although theories of the popcorn mechanism differ, it is known that devices with surface contamination of the semiconductor chip will be particularly bad "poppers". Advertising claims notwithstanding, the authors have never seen any manufacturer's op amp that was completely free of "popcorn". Some peak detector circuits have been developed to screen devices for low amplitude 'pops", but $100 \%$ assurance is impossible because an infinite test time would be required. Some studies have shown that spot noise measurements at 10 Hz and 100 Hz , discarding units that are much higher than typical, is an effective screen for potentially high "popcorn" units.

The vast majority of Harris op amps will exhibit less than $3 \mu \mathrm{~V}$ peak-to-peak "popcorn". Screening can be performed, but it should be noted that the confidence level of the screen could be as low as $60 \%$.

## REFERENCES

Fitchen, F.C. and Motchenbacker, C.D. Low Noise Electronic Design. New York: John Wiley and Sons, 1973.

Instruction Manual, Model 2173C Transistor Noise Analyzer Control Unit. Quan-Tech, Division of KMS Industries. Whippany, New Jersey.

Curve 1
HA-5130/35 INPUT NOISE VOLTAGE


Curve 2
HA-240C INPUT NOISE VOLTAGE


Curve 3
HA-2500/2510/2520 INPUT NOISE VOLTAGE


Curve 1A
HA-5130/35 INPUT NOISE CURRENT


Curve 2A
HA-2400 INPUT NOISE CURRENT


Curve 3A
HA-2500/2510/2520 INPUT NOISE CURRENT


## TYPICAL SPOT NOISE CURVES (continued)

Curve 4
HA-2600/2620 INPUT NOISE VOLTAGE


Curve 5
HA-2640/2645 INPUT VOLTAGE NOISE ( $\mathrm{V}_{\mathrm{S}}= \pm 30 \mathrm{~V}$ )


Curve 6
HA-2700 INPUT NOISE VOLTAGE


Curve 4A
HA-2600/2620 INPUT NOISE CURRENT


Curve 5A
HA-2640/45 INPUT NOISE CURRENT (VS $= \pm 30 \mathrm{~V}$ )


Curve 6A
HA-2700 INPUT NOISE CURRENT


Curve 7
HA-2720/2730 INPUT NOISE VOLTAGE (ISET $=1 \mu \mathrm{~A}$ )


Curve 8
HA-2720/2730 INPUT NOISE VOLTAGE (ISET $=10 \mu \mathrm{~A})$


Curve 9
HA-2720/2730 INPUT NOISE VOLTAGE (ISET $=100 \mu \mathrm{~A}$ )


Curve 7A
HA-2720/2730 INPUT NOISE CURRENT (ISET = $1 \mu \mathrm{~A}$ )


Curve 8A
HA-2720/2730 INPUT NOISE CURRENT (ISET $=10 \mu \mathrm{~A}$ )


$$
\text { HA-2720/2730 INPUT NOISE CURRENT (ISET = } 100 \mu \mathrm{~A} \text { ) }
$$



## TYPICAL SPOT NOISE CURVES (continued)

Curve 10


Curve 10A
HA-4602/4605 INPUT NOISE CURRENT


Curve 11
HA-4741 INPUT NOISE VOLTAGE


Curve 11A HA-4741 INPUT NOISE CURRENT


Curve 12


# CMOS ANALOG MULTIPLEXERS AND SWITCHES; APPLICATIONS CONSIDERATIONS 

Don Jones and AI Little

## Introduction

This article describes several important considerations for the use of CMOS analog multiplexers and switches. It includes selection criteria, parameter definitions, handling and design precautions, interfacing, typical applications, and special topics such as overvoltage protection and R.F. switching. Some other devices which perform analog switching functions are discussed as well.

Application Note 521 is also recommended for the analog multiplexer and switch user. It details the different CMOS processes used by various manufacturers, showing the performance trade-offs and failure modes which may be encountered with each.

## Choosing the Right Device

## A. Multiplexers: Protected or Unprotected?

Analog input signals which originate externally to a system can be destructive to a multiplexer for several reasons:

1. Analog signals may be present while the MUX power supplies are off.
2. The signal lines may receive induced voltage spikes from nearby sources.
3. Static electricity may be introduced on the signal lines by personnel or equipment.
4. Grounding problems are frequent; A. C. power line voltages at high impedance can appear on the signal lines. Signal lines can be accidentally shorted to other voltage sources.

Each of these situations are common in data acquisition, telemetry, and process control systems. In each case, a voltage at the multiplexer input exceeds the rail voltage. Without current limiting, this voltage will degrade or destroy the device.

Any conventional CMOS multiplexer can be protected against overvoltage destruction by external resistordiode networks which limit input current to a safe level. Such networks are expensive, however, both in cost and in circuit board space. Another drawback is the output signal corruption that accompanies an overvoltage regardless of which input is selected. This occurs due to
parasitic bipolar transistors within the multiplexer which turn on during overvoltage. (Application Note 521 explains this mechanism in detail).

A few multiplexers feature built-in overvoltage protection, designed to eliminate the external networks. The protection capability varies widely among these devices, however. Some offer very slight advantages over ordinary multiplexers while others withstand wide voltage extremes. Unfortunately, nearly all suffer from the same output signal corruption problem described above.

Harris overvoltage protected multiplexers, HI-506A/ 507A/508A/509A, are an exception to this rule. During overvoltage, active protection circuitry automatically shuts off the parasitic transistor, thereby preventing output signal contamination. These devices will withstand a continuous voltage on any one input of $\pm 20$ Volts greater than either supply (this limitation is due only to temperature rise considerations at maximum ambient) and have withstood simulated static discharge conditions of greater than 4,500 Volts.

It should be emphasized that only the HI-506A through 509A (and exact equivalents from authorized alternate suppliers) will have this kind of protection necessary for inputs from the outside world. Certain CMOS process improvements, such as "floating body" and "buried layer" do help minimize one failure mode (latchup) but will still fail under excess voltage or current conditions prevalent in this type application.

A simplified equivalent circuit of the Harris internal protection network is shown in Figure 1.


FIGURE 1.

This will help answer the question of what happens when the supplies are turned off, but input signals are present. If the supplies are shorted to ground, then the inputs will have about $1 \mathrm{~K} \Omega$ impedance to ground. If the supplies are open circuit, then the most positive and most negative inputs will act as supplies to the multiplexer.

In normal operating parameters, internally protected multiplexers have one difference from the unprotected versions-ON resistance is necessarily higher because of the added series current limiting resistor. However, to achieve the same degree of protection with conventional devices, the same resistance must be added externally, plus external diodes which would add to the effective leakage currents.

Conventional unprotected multiplexers are suitable for systems where the MUX inputs come from sources within the equipment, such as from op amps powered by the same $\pm 15$ volt supplies. The HI-506/507/1818A/1828A are intended for this type system. They are entirely free of any latch-up tendency, which have plagued some other types, even in these more benign applications. They are also free of the performance compromises which have accompanied some attempts to cure the latch-up problem.

## B. Which Switch To Switch To?

Harris furnishes a complete line of CMOS analog switches, including replacements for most of the available CMOS and JFET switches. All types feature rugged no-latch-up construction, uniform characteristics over the analog signal range, and excellent high frequency characteristics.

The HI-200 and HI-201 replace the popular, low cost DG200 and DG201 types dual and quad switches.

The HI-1800A is low leakage dual DPST switch with a versatile addressing scheme, allowing use of a single type for many different switching functions.

The HI-5040 through HI-5051 are low resistance types, offering one to four switches in virtually all combinations. These replace the HI-5040 series with significantly better performance, and with both 75 ohm and 30 ohm switches available in all configurations. These are also plug-in replacements for many of the DG180 and DG1.90 series of FET hybrid switches, offering the advantage of monolithic construction, but with slightly longer switching times.

The analog switches do not contain overvoltage protection on the analog inputs, although they will withstand inputs 2 or 4 volts greater than the supplies. External current limiting should be provided if higher overvoltages are anticipated, such as a resistor in series with the analog input of value: R (ohms) $\geq\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {SUPPLY }}\right) \times 50$ where VIN is the maximum expected input voltage. All digital inputs do have overvolgate/static charge protection.

## Data Sheet Definitions

## A. Absolute Maximum Ratings

As with all semiconductors, these are maximum conditions which may be applied to a device (one at a time) without resulting in permanent damage. The device may, or may not, operate satisfactorily under these conditions conditions listed under "Electrical Characteristics" are the only ones guaranteed for satisfactory operation.

## B. $\mathrm{V}_{\mathbf{S}}$, Analog Signal Range

The input analog signal range over which reasonable accurate switching will take place. For supply voltages lower than nominal, $V_{S}$ will be equal to the voltage span between the supplies. Note that other parameters such as RON and leakage currents are guaranteed over a smaller input range, and would tend to degrade towards the $V_{S}$ limits. All Harris devices can withstand $+V_{S}$ applied at an input while $-\mathrm{V}_{\mathrm{S}}$ is applied to the output (or vice-versa) without switch breakdown - this is not true for some other manufacturers' devices.

## C. RON, On Resistance

The effective series on-switch resistance measured from input to output under specified conditions. Note that RON changes with temperature (highest at high temperature) and to a lesser degree with signal voltage and current.

## D. IS(OFF), ID(OFF), ID(ON): Leakage Currents

Currents measured under conditions illustrated on the data sheet. Harris prefers to guarantee only worstcase high temperature leakages, because room temperature picoampere levels are virtually impossible to measure repeatable on available automated test equipment. Even under laboratory conditions, fixture and test equipment stray leakages may frequently exceed the device leakage. Leakages tend to double every $10^{\circ} \mathrm{C}$ temperature rise, so it is reasonable to assume that the $+25^{\circ} \mathrm{C}$ figure is about 0.001 times the $+125^{\circ} \mathrm{C}$ measurement; however, in some cases there may be ohmic leakages, such as on the package surface, which would make the $+25^{\circ} \mathrm{C}$ reading higher than calculated.

Each of these leakage figures is the algebraic sum of all currents at the point being measured: to each power supply, to ground, and through the switches; so the current direction cannot be predicted. In making an error analysis it should be assumed that all leakages are in the worst-case direction.

In most systems, ID(ON) has the most effect, creating a voltage offset across the closed switch equal to ID(ON) $x$ RON.

## E. $\mathbf{V}_{\mathbf{A L}}, \mathbf{V}_{\mathbf{A H}}$; Input Thresholds

The lower and upper limits for the digital address input voltage at which the switching action takes place. All other parameters will be valid if all " 0 " addressd inputs are less than $V_{A L}$ and all " 1 " inputs are greater than $V_{A H}$. Logic compatibility will be discussed in detail later in this paper.

## F. IA, Input Leakage Current

Current at a digital input, which may be in either direction. Digital inputs on Harris devices are similar to CMOS logic inputs; connection to MOS gates through resistor-diode protection networks. Unlike some other devices there is no DC negative resistance region which could create an oscillating condition.

## G. TA, TON, TOFF; Access Time

The logic delay time plus output rise time to the $90 \%$ point of a full scale analog output swing. After this time the output will continue to rise, approaching the $100 \%$ point on an exponential curve determined by $R_{O N} \times C_{D}(O F F)$.

## H. TOPEN, Break-Before-Make Delay

The time delay between one switch turning OFF and another switch turning ON; both switches being commanded simultaneously. This prevents a momentary condition of both switches being ON, generally a very minor problem.

## I. $C_{S}(O F F), C_{D}(O F F), C_{D}(O N)$ Input/Output Capacitance

Capacitance with respect to ground measured at the analog input/output terminals. $C_{D}(O N)$ is generally the sum of $\mathrm{C}_{S}$ (OFF) and $\mathrm{C}_{\mathrm{D}}(\mathrm{OFF}) . \mathrm{C}_{\mathrm{D}}(\mathrm{OFF})$ is usually the most important term as rise time/settling characteristics are determined by RON $\times C_{D}(O F F)$, as well as the high frequency transmission characteristics.

## J. CDS(OFF), Drain to Source Capacitance

The equivalent capacitance shunting an open switch.

## K. OFF Isolation

The proportion of a high frequency signal applied to an open switch input appearing at the output:
off isolation $=20 \log \frac{V_{I N}}{V_{\text {OUT }}}$
This feedthrough is transmitted through CDS(OFF) to a load composed of $C_{D}(O F F)$ in parallel with the external load. The isolation generally decreases by 6 dB /octave with increasing frequency.

## L. $C_{A}$, Digital Input Capacitance

Capacitance to ground measured at digital input. This chiefly affects propagation delays when driven by CMOS logic.

## M. PD, Power Dissipation: I+, I-

Quiescent power dissipation, $P_{D}=\left(V+x I^{+}\right)+\left(V-x I_{-}\right)$. This may be specified both operating and standby ("Enable" pin ON/OFF). Note that, as with all CMOS devices, dissipation increases with switching frequency; but that Harris devices exhibit much less of this effect.

## Care And Feeding of Multiplexers And Switches

Dielectrically isolated CMOS ICs require no more care in handling and use than any other semiconductor - bipolar or otherwise. However, they are not indestructible, and reasonable common sense care should be taken.

In a laboratory breadboard, power should be shut off before inserting or removing any IC. It is especially important that supply lines have decoupling capacitors to ground permanently installed at the IC socket pins, as intermittent supply connections can create high voltage spikes through the inductance of a few feet of wire.

Because each of the major manufacturers of CMOS multiplexers and switches uses a radically different process, it is urged that units from all prospective suppliers be equally tested in breadboards and prototypes. It will be interesting to note which types survive best the hazards of a few weeks of breadboard testing.

Particular care of semiconductors during incoming inspection and installation is quite important, because the cost of reworking finished assemblies with even a small percentage of preventable failures can seriously erode profits. All equipment should be periodically inspected for proper grounding. With these devices, it is not usually necessary to shackle personnel to the nearest water pipe, if reasonable attention is paid to clothing and floor coverings; but be alert for periods of unusually high static electricity. If special lines are already set up for handling MOS devices, it wouldn't hurt to use them.

There are a few good rules for P.C. card layout:

1. Each card or removable subassembly should contain decoupling capacitors for each supply line to ground. This not only helps keep noise away from the analog lines, but gives good protection from static electricity damage when loose cards are handled.
2. When digital inputs come through a card connector, the pull-up resistor should be at the CMOS input. This forces current through the connector and prevents possible dry circuit conditions (see following discussion on digital interface).
3. All unused digital inputs must be tied to logic " 0 " (ground) or logic " 1 " (logic supply or device + supply) depending on truth table and action desired. Open inputs tend to oscillate between " 0 " and " 1 ". It would also be best to ground any unused analog inputs/outputs and any uncommitted device pins.

## Digital Interface

## A. Reference Connection

$\mathrm{HI}-5040$ thru $\mathrm{HI}-5051$ and $\mathrm{HI}-1800 \mathrm{~A} / 1818 \mathrm{~A} / 1828 \mathrm{~A}$ require a connection to the digital logic supply ( +5 V to +15 V ).

The HI-200/201/506A/507A have VREF pins which are normally left open when driving from +5 volt logic (DTL or TTL), but may be connected to higher logic supplies (to +15 V ) to raise the threshold levels when driving from CMOS or HNIL. The HI-200/201 will have significantly lower power dissipation when VREF is connected to a high level supply.

The HI-506/507/508A/509A do not have VREF terminals, but will operate reliably with any logic supplied from +5 to +15 volts.

## B. DTL/TTL Interface

One major difference found in comparisons of similar devices from different manufactures is the worst-case digital input high threshold ( $\mathrm{V}_{\mathrm{AH}}$ or $\mathrm{V}_{\mathrm{IH}}$ ). These range anywhere from +2 V to +5 V ; and anything greater than +2.4 V is obviously not compatible with worst-case TTL output levels. The fact is that no CMOS input is truly TTL compatible unless an external pull-up resistor is added. TTL output stages were not designed with CMOS loads in mind.

The experienced designer will always add a pull-up resistor from CMOS input to the +5 volt supply when driving from TTL/DTL:

1. Interchangeability: allows substitution of similar devices from several manufacturers.
2. Noise immunity: a TTL output in the "high" condition can be quite high impedance. Even when voltage noise immunity seems satisfactory, the line is quite susceptible to induced noise. The pull-up resistor will reduce the impedance while increasing voltage noise immunity.
3. Compatibility: one manufacturer does guarantee +2.0 volt minimum $V_{A H}$. However, this is accomplished with circuitry that is anything but TTL compatible: input current vs. voltage shows an abrupt positive then negative resistance kegion which is not the kind of load recommended for an emitter follower stage. A pull-up resistor will swamp out the negative resistance. Other CMOS inputs capacitively couple internal switching spikes to the input which could cause double-triggering without the pull-up resistor.
4. Reliability: it shouldn't happen with carefully processed ICs, but any possible long term degradation of CMOS devices usually involves threshold voltage shifts. The pull-up resistor will help maintain operation
if input thresholds drift out of spec. On units without adequate input protection, the resistor will also help protect the device when a loose P.C. card is handled. Where the interface goes through a P.C. connector, the resistor will force current through the connector to break down any insulating film which otherwise might build up and cause erratic dry circuit operation.

A 2 K ohm resistor connected from the CMOS input to the +5 volt supply is adequate for any TTL type output. If power consumption is critical, open collector TTL/DTL should be used, allowing a higher value resistor - the voltage drop across the resistor is computed from the sum of specified " 1 " level leakage currents at the TTL output and CMOS input.

## C. CMOS Interface

The digital input circuitry on all Harris devices is identical to series 4000 and $54 \mathrm{C} / 74 \mathrm{C}$ logic inputs, and is compatible with CMOS logic with supplies between +5 V and +15 V without external pull-up resistors.

## D. Electromechanical Interface

When driving inputs from mechanical switches or relays, either a pull-up or pull-down resistor must be connected at the CMOS input to clear the dry circuit and damp out any spikes, as illustrated in Figure 2, (b) and (c).

(a) POOR

(b) GOOD

(c) GOOD
FIGURE 2.

## A Practical Multiplexer Application

Figure 3 illustrates a practical data acquisition system hookup using an analog multiplexer, a monolithic sample-and-hold and an A/D converter. The HA-2420/ 2425 sample-and-hold is a particularly good choice for this type application because it eliminates the need for a separate high impedance, high slew rate buffer amplifier. Its acquisition time is consistent with CMOS multiplexer settling times and most available A/D conversion times. Errors, after initial adjustment, are consistent with up to 12 bit absolute accuracy over a wide temperature range.

## A. Accuracy

D.C. error sources include:

1. Multiplexer:
a. input offset $=R$ source $\times \operatorname{IS}(O F F)$
b. output offset $=R(O N) \times(I D(O N)+I$ bias $(S / H)$
2. Sample-and-Hold
a. input offset voltage
b. charge injection; sample-to-hold offset
c. gain error during "hold"
d. drift during hold
3. A/D converter:
a. linearity
b. gain drift
c. offset drift

Item 1 (a) and (b), and 2(d) become significant only at very high temperatures. 2(a) and (b) are initially adjusted out with the offset adjustment pot on the $\mathrm{S} / \mathrm{H}$. 2(c) is usually adjusted out by A/D gain adjustment, but could also be removed by a voltage divider feedback on the S/H to give a slightly greater than unity gain during "sample". After initial adjustments, typical $\mathrm{S} / \mathrm{H}$ errors are less than 0.5 mV over $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$. Note that after adjustment, there may be an appreciable offset at the S/H output when switching from sample to hold. This is not a problem, since accuracy is required only during "hold", and the system is adjusted for this.

The largest system errors are usually 3(b) and (c), drifts with temperature and time. If two multiplexer channels can be dedicated for stable ( ${ }^{+}$) and ( - ) reference voltage inputs, then the data processor can continuously calibrate the system, effectively removing all errors, except 1 (a) and 3(a) which are usually negligible.


FIGURE 3.

## B. Timing

The timing diagram in Figure 3 indicates the necessary system delays for each multiplexer address:
$\mathrm{T}_{1}$ is the combined acquisition time for the multiplexer and $\mathrm{S} / \mathrm{H}$.
$T_{2}$ is the short interval required for the sample-tohold transient to settle.
$T_{3}$ is the A/D conversion time.
The following table indicates minimum recommended timing for $\pm 10$ volt input range for acquisition/settling times to $1 / 2$ LSB accuracy:

| 10 bit: | $\frac{\mathrm{T}_{1}}{6 \mu \mathrm{~s}}$ | $\frac{\mathrm{~T}_{2}}{1 \mu \mathrm{~s}}$ |
| :--- | :---: | :---: |
| 12 bit: | $12 \mu \mathrm{~s}$ | $2 \mu \mathrm{~s}$ |

The multiplexer, by itself, requires about $2 \mu \mathrm{~s}$ and $9 \mu \mathrm{~s}$ settling to 10 bit and 12 bit accuracy, respectively; but fortunately this can be concurrent with $\mathrm{S} / \mathrm{H}$ acquisition time. This is longer than would be predicted by the RON $C_{D}$ time constant; probably because of internal distributed capacitance, a rather long period is required to traverse the last few millivolts towards the final value.

It should be noted that impedance conditions at the multiplexer inputs can affect the necessary acquisition time. At the instant the multiplexer switches from one channel to a new one, there is appreciable current pulled through the new channel input in order to charge $C_{D}$ from its old level to its new level. This can cause ringing on signal lines, or glitches at signal conditioning amplifier outputs which require longer periods to settle. It is best for signal conditioning amplifiers to be wide band types, such as HA-5170, so that their high frequency output impedance is low and recovery from load transients is fast; even though the signal to be measured is very low bandwidth.

The $T_{1}$ and $T_{2}$ times could be eliminated by alternating two $\mathrm{S} / \mathrm{H}$ circuits, acquiring a new signal on the second while A/D conversion is taking place. The two $\mathrm{S} / \mathrm{H}$ circuits would have inputs connected together, and outputs alternately connected to the A/D by an analog switch. Total time, then, would be $T_{3}$ plus the analog switch settling time.

If the MUX input channels are sequentially switched, each channel will be sampled at a rate of:

$$
F S=\frac{1}{N\left(T_{1}+T_{2}+T_{3}\right)}
$$

samples per second, where $N$ is the number of channels. The frequency spectra of the input signals must then be no higher than $\frac{F S}{2}$.

In many systems, however, each channel carries a different maximum frequency of interest, and it may be desirable to depart from simple sequential scanning. Quickly varying signals, for example, could be addressed several times during a scanning period.

## C. Adding Channels

For more than sixteen channels, several multiplexers may be tied together at the outputs, and addressed in parallel, but with only one "enabled" at a time. The MUX output offset will be increased, since ID (OFF or ON) is additive. Also, output capacitance, $C_{D}$, is additive, creating increased access times.

These errors can be minimized in large systems by having several tiered levels of multiplexing; where the outputs of a number of MUXs are individually connected to the inputs of another MUX.

## D. Differential Multiplexing

When low level analog signals must be conducted over a distance, it is generally better, from a noise pickup standpoint, to use a balanced transmission line carrying signals which are differential with respect to ground.

A dual multiplexer is used for this purpose, as shown in Figure 4. Two sample-and-hold circuits plus an op amp form a high impedance differential sample-and-hold with gain. At gains greater than 4 , the minimum sampling time ( $\mathrm{T}_{1}$ in previous example) must be increased proportionately to gain to allow for overdamped settling characteristics.

When handling low level, or high impedance signals, consideration should be given to adding signal conditioning amplifiers at the signal sources, since this can often produce less troublesome, more accurate, lower cost systems.


FIGURE 4.

## E. Demultiplexing

Since the switches in a CMOS MUX conduct equally well in either direction, it is perfectly feasible to use it as a single input-selected multiple output switch. Figure 5 illustrates its use as a demultiplexer, with capacitors to hold the output signal between samples. When the address lines are synchronous with the address of the original multiplexer, the output lines will create the original inputs, except level changes will be in steps.

Overvoltage protection is not effective with signals injected at the normal MUX output, so an external network
should be added, if necessary.
A more accurate demultiplexer could be constructed using the HA-2420/2425 sample-and-hold for each channel, connecting inputs together and sampling each channel sequentially.


## Analog Switch Applications

## A. High Current Switching

Analog switches are sometimes required to conduct appreciable amounts of current, either continuous, or instantaneous - such as charging or discharging a capacitor. For best reliability, it is recommended that instantaneous current be limited to less than 80 mA peak and that average power over any 100 millisecond period be limited to $12 R_{\mathrm{ON}} \leq$ (absolute maximum derated powerquiescent power). Note that RON increases at high current levels, which is characteristic of any FET switch. Switching elements may be connected in parallel to reduce RON.

## B. Op Amp Switching Applications

When analog switches are used either to select an op amp input, or to change op amp gain, minor circuit rearrangements can frequently enhance accuracy. In Figure 6(a), $R_{O N}$ of the input selector switch adds to $R_{1}$, reducing gain and allowing gain to change with temperature. By switching into a noninverting amplifier (b), gain change becomes negligible. Similarly, in a gain switching circuit, RON is part of the gain determining network in (c), but has negligible effect in (d).

(a) LOW ACCURACY

(c) LOW ACCURACY


FIGURE 6. (d) HIGH ACCURACY

## C. Switching Spikes And Charge Injection

Transient effects when turning a switch off or on are of concern in certain applications. Short duration spikes are generated (Figure 7(a)) as a result of capacitive coupling between digital signals and the analog output. These have the effect of creating an acquisition time interval during which the output level is invalid even when little or no steady state level change is involved. The total net energy (charge injection) coupled to the analog circuit is of concern when switching the voltage on a capacitor, since the injected charge will change the capacitor voltage at the instant the switch is opened (Figure 7(b)).

(a)

(b)

FIGURE 7.
Charge injection is measured in picocoulombs; the voltage transferred to the capacitor computed by
$V=\frac{\text { Charge ( } \mathrm{pC} \text { ) }}{\text { Capacitance ( } \mathrm{pF} \text { ) }}$
Both of these effects are, in general, considerably less for CMOS switches than for equivalent resistance JFET or PMOS devices, since the gate drive signals for the two switching transistors are of opposite polarity. However, complete cancellation is not possible, since the $N$ and $P$ channel switches do not receive gate signals quite simulaneously, and their geometrics are necessarily different to achieve the desired D.C. resistance match.

In applications where transients create a problem, it is frequently possible to minimize the effect by cancellation in a differential circuit, similar to Figure 8.


FIGURE 8.
Among the Harris analog switches, the HI-201 is the best from the transient standpoint, having turn-on spikes of about 100 mV peak, 50 ns width at the $50 \%$ point, and charge injection at turn-off of about 20 picocoulombs. Transients of the HI-5040 series are several times higher.

## D. High Frequency Switching

When considering a switching element for R.F. or video type information, two factors must be watched: attenuation vs. frequency characteristics of an ON switch, and
feedthrough vs. frequency characteristics of the OFF switch. Optimizing the first characteristic requires a low RON $\times C_{D}$ product, and the second a low value of CDS (OFF).

One approach is to use the 30 ohm switch types of the HI-5040 series.

Figure 9 illustrates three circuit configurations; (a) is a simple series switch, (b) is a series-shunt configuration to reduce feedthrough, and (c) is a SPDT selector configuration with series-shunt elements. A 1 K ohm load is illustrated, which might be the input impedance of a buffer amplifier; a lower load resistance would improve the response characteristics, but would create greater losses in the switch and would tend to distort high level signals.


FIGURE 9.
Figure 10 shows ON and OFF frequency response for each of the above configurations. Arbitrarily, we will define useful frequency response as the region where ON losses are less than -3dB and OFF isolation is greater than -40dB.

The simple configuration (a) has excellent ON response, but OFF isolation limits the useful range to about 1 MHz (the data sheet indicates -80 dB isolation at 100 kHz , but this is measured with 100 ohms load, which acounts for the 20dB difference).
The circuit in (b) shows a good improvement in isolation produced by the low impedance of the shunt switch. The useful range is about 10 MHz ; which could also be achieved in a simple SPDT 2-switch selector if source impedances are very low.

The selector switch in (c) has excellent characteristics, both ON and OFF curves indicating 40 MHz useful response. Additional switches connected to the same point would reduce the ON response because of added shunt capacitance; but this could be eliminated by feeding separate summing amplifier inputs.


FIGURE 10.
For many applications, a better approach is to use the $\mathrm{HI}-524$ monolithic wideband CMOS multiplexer. This device utilizes a series-shunt multiple switching network to achieve low crosstalk without sacrificing or compromising other operational parameters. As shown in Figure 11, each channel comprises three CMOS FET switch gates, with two in series and the third shunted to ground. The two series switches ensure both a high off isolation and low feed-through capacitance. The shunt grounding switch, closed automatically by the control logic when its corresponding series pair are open, shunts nonselected channels to ground, thus minimizing cross talk. With this circuit topology, crosstalk is typically -60dB at 10 MHz .

A buffer amplifier is used with the HI-524 for high frequency applications, due to its higher ON resistance, and should offer sufficient bandwidth and slew rate to avoid degradation of the anticipated signals. For video switching, the HA-5033 and HA-2542 offer good performance plus $\pm 100 \mathrm{~mA}$ output current for driving coaxial cables. For general wideband applications, the HA-2541 offers


FIGURE 11.
the convenience of unity gain stability plus 90 ns settling (to $\pm 0.1 \%$ ) and $\pm 10 \mathrm{~V}$ output swing. Also, the HI-524 includes a feedback resistance for use with the HA-2541. This resistance matches and tracks the channel ON resistance, to minimize offset voltage due to the buffer's bias currents.

Careful layout is, of course, important for high frequency switching applications to avoid feedthrough paths or excessive load capacitance.

## Alternatives to CMOS Switches and Multiplexers

CMOS devices are excellent in many applications. However, there are some other devices which merit consideration in certain analog switching circuits where they may improve performance, reduce parts count, or be more economical.

## A. The PRAM, Programmable Amplifier

The HA-2400/2405 is a unique monolithic bipolar circuit which combines analog switching with high performance operational amplifiers. It basically consists of four op amp type input stages, any one of which is connected to a single output by bipolar switches controlled through a TTL compatible address decoder. In a single package, it contains the equivalent of 5 op amps plus a 4 channel multiplexer. It has literally hundreds of applications in signal selection and programmable signal conditioning.

Figure 12 illustrates a four channel multiplexer. Connections from the output to each input stage are always the same as a comparable op amp circuit; the +1 gain connection is illustrated.

(b) ANALOG MULTIPLEXER WITH BUFFERED INPUT AND OUTPUT

FIGURE 12.
Advantages over a comparable CMOS multiplexer circuit areas follows:

1. High input impedance ( $10^{12}$ ohnms), low output impedance ( $<0.1$ ohm) means than ON resistance and leakage currents are no longer of concern. There is negligible transient loading of input lines.
2. Gain filtering, etc. can easily be added with feedback networks.
3. Fast acquistion $(1.5 \mu \mathrm{~s})$.
4. Wide bandwidth $(8 \mathrm{MHz})$.
5. Superior feedthrough characteristics $(-110 \mathrm{~dB}$ at $10 \mathrm{kHz},-60 \mathrm{~dB}$ at 1 MHz ).
Disadvantages include:
6. Less accuracy for low level D.C. signals; the offset voltages of each input stage do not necessarily match or track each other.
7. Cannot be used in reverse as a demultiplexer.
8. Disabling the device (enable pin low) does not open the output line, or drive the output to zero. Adding channels may be accomplished by tying compensation pins together.

Figure 13 illustrates the PRAM used as a programmable gain amplifier. Any connection possible with op amps can
be wired 4 ways to make programmable active filters, oscillators, etc., etc. Harris Application Note 514 shows many possibilities.


## B. Sample-And-Hold

The sample-and-hold function has often been accomplished with separate analog switches and op amps. These designs always involve performance tradeoffs between acquisition time, charge injection, and droop rate.

The HA-2420/2425 monolithic sample-and-hold, illustrated previously in Figure 3 has many times better tradeoffs, usually at a lower total cost than the other approaches. The switching element is a complementary bipolar circuit with feedback which allows high charging currents ( 30 mA ), low charge injection ( 10 pC ), and ultra low OFF leakage current ( 5 pA ) ; a combination not approached in any other electronic switch. These factors make it also superior as an integrator reset switch, or as a precision peak detector as shown in Figure 14. Harris Application Note 517 illustrates many other applications.


FIGURE 14.

# GETTING THE MOST OUT OF CMOS DEVICES FOR ANALOG SWITCHING JOBS 

By: Ernie Thibodeaux and AI Little

## Introduction

CMOS analog switches and multiplexers are now widely used for a broad range of applications. They offer low power consumption, low on-resistance, and will conduct a signal in either direction. In addition, CMOS switch structures exhibit no DC offset voltage and can usually handle signals up to the supply rails.

Not all CMOS analog switches are alike, however. Different technologies are employed by different manufacturers. Some types, handicapped by inherent process limitations, can create significant problems for the user. Switches built with older types of junction isolation, for example, can literally self-destruct when a latch-up condition occurs. To prevent destruction, costly external protective circuits are needed, but the devices can still latch up unless the power is turned on and off in a set sequence. Switch circuits can also be destroyed by electrostatic discharge, input overvoltage spikes and power supply transients.

Newer types of technologies include latch-proof junction isolation (JI), floating-body junction isolation, and dielectric isolation (DI). Both JI techniques are conventional processes that have been slightly modified to alleviate the old problem of latch-up. However, both of these JI technologies still require costly external protection circuits to guard against burn-out in such applications as analog-signal multiplexing that interface them with the outside world. That is why Jl devices are best suited for internal-switching applications where the electrical environment can be controlled. In contrast, the improved DI technology, by virtue of its construction, offers analogswitching devices suitable for many inside applications, as well as providing on-board analog protection for devices that interface with the other circuits. Happily, the smaller substrate area of the DI device delivers a better speed-power product than the J technology.

## The Basic CMOS Switch

The basic CMOS transistor (Figure 1) has parasitic junctions that are reverse-baised during normal operation.

However, certain overvoltage conditions can forwardbias these junctions to cause high currents that could possibly destroy the devices.


FIGURE 1. BAD
In the basic CMOS analog switch, the parasitic junctions are reversedbiased during normal operation. Large overvoltages, however, make them forward-biased and draw large currents.

The parasitic junctions are actually npn and pnp transistors that are normally reverse-biased by the applied body potentials. However, because many analog switches, and especially multiplexers, are connected to their analog sources through long lines, they are highly susceptible to externally induced voltage spikes. For example, these spikes, which can often exceed the p-channel body potential, $\mathrm{V}+$, can inadvertently turn on a normally off switch through the parasitic pnp transistor (Figure 1).

The $n$-channel device is similarly affected when the parasitic npn transistor is turned on by a negative overvoltage. This action, commonly known as channel interaction, causes momentary channel-to-channel shorting, which introduces significant errors in the system. This intermittent condition is rarely isolated because it occurs only randomly.

One of the adverse effects of channel interaction is illustrated in Figure 2. Channel 1 of an analog multiplexer is selected when all other channels are off. Channel 16 receives an input-noise spike that momentarily exceeds the positive supply. The sequence causes channel 1 read-out to be +16 V because of interaction with channel 16 just before initiating the hold command to the sample-and-hold device. To prevent this annoyance requires additional protective circuits that clamp each channel input to a voltage below the threshold of the parasitics to ensure that the channels remain inactive under any conditions.


FIGURE 2. WORSE
With CMOS devices, noise spikes can cause channel interaction. In this multiplexer, although channel 1 is only one selected, noise spikes cause cross talk in channel 16, which affects reading.

A more serious condition exists when the substrates ( p - or n -) lose their respective potentials to ground (Figure 3) -a condition that occurs when power to the device is turned off while the analog signals are still present. In this situation, the analog switch, which at that point represents a diode connected through the low impedance of the supply, draws high current from the analog source.

This current turns on the switch through its parasitics and shorts all channels to the output. These shorts can easily be catastrophic in multiplexer systems that have different power supplies for the analog source and the multiplexer switch. An error during troubleshooting or an inadvertent supply glitch can trigger this fault mode and destroy the whole system. Therefore, there is obviously much more to system reliability than having latch-proof CMOS devices.


FIGURE 3. STILL WORSE
Most serious in CMOS swithes is losing substrate potential to ground. This condition, which happens when power is lost and the analog signal is present, causes very high currents.

## Considering Latch-Proof JI Technology

The standard Jl process has been modified by what is claimed to be latch-proof construction through control of the effective betas of the parasitic transistors. A cross section in Figure 4(a) shows the CMOS structure along with its parasitic transistors and the equivalent circuit in Figure 4(b) that gives rise to the silicon-controlled-rectifier latchup problem.

Under any of the fault conditions previously mentioned, the npn and/or pnp can trigger this quasidual-gate SCR into a state of high conduction. If the transistor $\beta$ product is 1 or greater, this configuration is sustained until either the device burns up or all sources of power are removed. By using a buried-layer configuration, as shown in the cross section, the $\beta$ product is reduced to less than 1 , eliminating the latch-up conditions.

Again, especially in multiplexer applications, the latchfree devices do not guarantee against destruction, and the JI multiplexer still requires costly discrete circuits around

(a)

(b)

FIGURE 4. LATCH-PROOF.
Junction-Isolated devices are now made latch-proof with a buried-layer configuration (a), which keeps beta of parasitic transistor under unity. That kills chance for latch-up (b), which plagues devices built with older junction-isolation technology.


FIGURE 5. PROTECTION STILL NEEDED.
Although new JI devices won't latch up, they still can be destroyed by large currents. That's why typical JI multiplexers, like the one shown here, still need to be surrounded by external protective components, which drive up system costs.
the device, as shown in Figure 5. If an overvoltage exists, the resistor/diode circuit at each analog input limits the input voltage to the supply-voltage range to prevent the parasitic transistor action.

The resistors limit the overvoltage currents through the diodes. The diodes must have a low threshold voltagemuch lower than the 0.6 V silicon-junction threshold of the internal parasitic diodes-to ensure that the parasitics do not turn on.

A germanium diode offers a low threshold voltage, but its high leakage current makes it impractical, especially in $0.1 \%$ systems. Therefore, in most applications, more ex-
pensive low-leakage diodes are used.
For example, Schottky diodes meet the requirements but they are expensive. The total cost per multiplexer, including parts and labor, for the discrete protection circuit may well be double the initial purchase price of the device. Even then, its reliability will never approach that of an IC that has this protection already built in.

## The Floating-Body J/ Technology

Standard JI technology allows another approach to latchproof device construction: a portion of the SCR continuity is broken by floating the "body" or substrate of the
n-channel switching device. A cross section of this process is similar to that in Figure 4(a), excluding the buried layer and the negative supply connection to the p - substrate, so that the dual-gate SCR is changed to a single-gate device that can only be triggered by the pnp parasitic. This, of course, reduces the latch-up probability by $50 \%$.

To completely eliminate latch-up, as before, the $\beta$ product of the transistors is reduced to less than 1. This accomplishment, certainly a significant improvement over the conventional process, offers greater reliability, but certain trade-offs must be made when the body of a MOSFET is floated.

Nominal source-to-drain breakdown voltages are reduced which limit the peak-to-peak signal range. Over-all breakdown is limited by the collector-emitter breakdown voltage, $B V_{C E O}$, of the non-parasitic transistor of the floating $n$-channel MOSFET. The breakdown voltage increases with the degree of reverse-bias potential applied to the substrate. With a floating body, BVCEO is minimum, so particular care is necessasry when using these devices in configurations such as single-pole doublethrow, dpst, and dpdt, where each side of the switch connects to opposite polarities. The peak-to-peak handling capability is specified at a minimum of 22 V ; therefore, 30 V pk-pk cannot be switched with $\pm 15 \mathrm{~V}$ supplies, as it can with other CMOS devices.

What's more, the leakage currents of floating-body JI devices are higher than other types, simply because the ICEO of the floating base for the npn is much greater than ICBO of other devices having fixed reversed-biased body potentials. The increased leakage currents in spst switches may not be too significant.

However, in multiplexers that have the outputs of as many as 16 switches tied together in one IC, the total summation of currents can significantly affect system accuracy. For example, the specification for a worst-case 16-channel floating-body multiplexer is 10 microamperes, and the channel on resistance is 550 ohms. The DC offset error would be 5.5 millivolts, representing an accuracy to 0.055\%

Other 16-channel types specify worst-case parameters of 500 nanoamperes and channel resistance between 550 ohms and 2 kilohms. Their DC offset error is between 0.28 mV and 1 mV , respectively, allowing accuracy to 0.01\% or better.

Finally, the effective off impedance of the floating-body switch is degraded by the floating-body technique. Offisolation characteristics of a MOSFET are primarily determined by its source-to-drain capacitance. But with the base floating, the effective capacitance from emitter to collector is increased by the series combination of emitter-base and base-collector-junction capacitances (Figure 6a). This increase degrades the over-all off-isolation characteristics. For example, the off isolation for a typical floating-body channel at 1 megahertz that has $R_{L}=100$ ohms is specified to be -54 decibels, which
compares favorably with other types. However, at lower frequencies such as 1 kHz , the isolation is only -62 dB , compared to more than -110 dB for improved devices. Capacitances $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ for them are shunted by the low AC impedance of the supply voltage (Figure 6b).


FIGURE 6. FLOATING BODIES.
Floating-body switches have degraded "off" impedance because total capacitance (a) combines two junction capacitances. In DI circuit (b), capacitances are shunted out.

## The Linear Dielectric-/solation Technology

The linear dielectric-isolation process requires no modifications to guard against latch-up. Its basic construciton ensures that the SCR configuration that causes latch-up can not exist. The functional cross section in Figure 7 reveals the silicon-dioxide isolation barrier fabricated between all parasitic transistors. This isolation allows each active element to be self-contained and independent with no interface junctions. At most, only three-layer structures are permitted for each tub, so that four-layer structures, or SCRs, are impossible. Also, since the DI technology requires no guard bands, junction capacitances, leakage currents, and size are minimized. The resulting increase in packing density per wafer, together with increased yields, enables these devices to be costcompetitive with other types.


FIGURE 7. HOW DI DOES IT.
Dielectric isolation eliminates latch-up by a silicon-dioxide isolation barrier between devicees. This separates all active elements, eliminating interface junctions that cause parasitic SCRs.

In working with DI devices, the IC designer is not burdened with the fixed substrate potentials found in JI devices. He may let the substrate float, fix it to some
potential, or even modulate it. Figure 8 depicts a typical DI analog switch circuit that minimizes the variation of on resistance with the analog signal. Ordinarily, in conventional circuits, the body or substrate potentials of the n and p -channel devices are fixed and the source-to-body bias potentials vary with the analog input voltage. This change in body bias causes a wide variation of on resistance within the analog signal range. However, the DI circuit, the bodies of $P_{1}$ and $N_{1}$ are connected together through $\mathrm{N}_{3}$ during the on state. This change in body bias causes a wide variation of on resistance within the analog signal range. However, in the DI circuit, the bodies of $\mathrm{P}_{1}$ and $\mathrm{N}_{1}$ are connected together through $\mathrm{N}_{3}$ during the on state. This allows the body to follow the input voltage providing a constant source-body bias and therefore a constant on resistance. During the offstate, the bodies of $\mathrm{N}_{1}$ and $\mathrm{P}_{1}$ are at their respective supply potentials through $\mathrm{P}_{2}$ and $\mathrm{N}_{2}$, thereby preserving high off isolation and low leakage currents.


FIGURE 8. DI DOES IT.
In dielectrically isloated switches, on resistance modulation by the analog input is minimized by connecting $N_{1}$ and $P_{1}$ bodies together through $N_{3}$.

## Designing a Foolproof CMOS Analog Multiplexer

In dielectrically isolated multiplexer circuits, protection can be provided on the chip primarily to eliminate channel interaction. This protection prevents normally off channels from being turned on by parasitics from other channels. And because this interaction is prevented, even worst-case power-supply faults cannot destroy the device. Moreover, since DI structures have no SCR effect, protection against latch-up and power-sequencing are not necessary. In short, DI multiplexers with built-in protection can withstand virtually any conceivable fault from the outside world.

The typical protected DI multiplexer (Figure 9) benefits from a combined bipolar/CMOS technology. The illustrated bipolar section is used to sense an analog over voltage condition and steer current away from the parasitic MOSFET junctions. Each of the switching de-
vices, $N_{1}$ and $P_{1}$, has its own proteciton circuits. Devices $P_{3}, D_{6}, D_{7}$ and $Q_{6}$ protect $P_{1}$, while $N_{3}, D_{4}, D_{5}$ and $Q_{5}$ protect $N_{1}$. When the switch is off, the substrate of the p-channel FET, $\mathrm{P}_{1}$, is connected to $\mathrm{V}+$ through $\mathrm{P}_{3}$ and diode $D_{7}$ for maximum isolation and low leakage currents in the off state. If the input voltage suddenly exceeds $\mathrm{V}+$, the source-body junction, which would normally conduct, is instead clamped by transistor $Q_{6}$.


FIGURE 9. WINNING COMBINATION.
Combining bipolar and MOS technologies in the same multiplexer gives built-in protection. This circuit is typical for each channel in multiplexers HI-506A, HI-507A, HI-508A and HI-509A.

The base-emitter junction conducts to hold the sourcebody diode off with a saturation voltage VCE(SAT) of about 0.2 V . Thus clamped, the switch is protected from the effects of overvoltage.

Clamp $Q_{6}$ always turns on before the forward-voltage drop of the source-body diode is exceeded because diode D6 requires an additional forward-voltage drop for conduction though the parasitic junciton. Moreover, resistor $R_{1}$ limits the current flowing through $Q_{6}$ when high overvoltages exist. Although $\mathrm{R}_{1}$ adds to the total onresistance of the channel, its associated error is insignificant, since most systems provide high-impedance buffering anyway. Foi negative overvoltages, $\mathrm{N}_{1}$ is similarly protected. What's more, the protection circuit, rated at a continuous overvoltage of 35 V , reveals a crosstalk current of only about 5nA (Figure 10).

When the switch is normally turned on, the substrates of $N_{1}$ and $P_{1}$ are connected together through $N_{2}$, which, as described before, results in a constant on resistance.

This condition represents an absolute error from channel interaction of only 6 microvolts (RON $\times 5 n A$ ) - certainly negligible in most systems. In contrast, floating-body types have guarantees only that they won't be burned up by $\pm 25 \mathrm{~V}$ overvoltage. Their manufacturers do not make any claim against channel interaction. In fact, channel interaction occurs readily in these devices when the $n$ - and p-channel thresholds are exceeded by an overvoltage.

For example, the $n$-channel device, although floating, would be inadvertently turned on if the analog input exceeded the negative supply by its gate-to-source threshold, which is typically 1.5 V .


DI switches have minimal cross-talk problems. An overvoltage of 33 V produces a cross-talk current of only 5 nA - an absolute error from channel interaction of only $6 \mu \mathrm{~V}$.

In addition to handling continuous input overvoltages, the HI-506A/507A/508A/509A multiplexers also survive very large transient conditions. These devices typically withstand repeated static discharges well beyond 4,000 volts at any analog input. In fact, even the unprotected HI-506/507/508/509 units can withstand discharges beyond 3,000 volts, though they do not compare to the steady state and signal protection offered by the " $A$ " series.

## Adding Benefits

Additional DI benefits are passed on to the user in the design of the digital input-protection circuit shown in Figure 11. The fabrication of all components as isolated silicon islands eliminates any possibility of latch-up. The diodes switch fast and quickly discharge any static charge that may appear at the digital MOS input gates. Tests have shown that the digital inputs can typically withstand repeated discharges at the 2,000 volt level.

The DI technology enables a wide variety of active elements to be integrated on the same chip to provide maximum versatility. For example, in the transistor-tran-sistor-logic/CMOS reference circuit shown in Figure 12, the bipolar technology enables realization of a simple zener reference circuit, consisting of resistor $\mathrm{R}_{2}$ and transistors $Q_{1}, Q_{2}$, and $Q_{3}$.


FIGURE 11. DIGITAL PROTECTION.
DI devices also protect digital inputs. For example, the diodes in this circuit quickly discharge any static charge that may appear on an MOS input gate.


FIGURE 12. PACKING IT IN.
DI technology increases chip density of analog switch, allowing more circuit capability per package. For example, DI designs make possible this internal logic reference circuit in $\mathrm{HI}-200$ and $\mathrm{HI}-201$ switches.

The circuit develops a stable 5 V reference for interfacing with TTL and eliminates the need for an additional 5 V logic supply. Current for the zener $\left(Q_{3}\right)$ is supplied through the normally on MOSFET, $\mathrm{P}_{1}$, which can be easily turned off if not needed to minimize power consumption when interfacing with CMOS-logic circuits. $P_{1}$ turns off when $V+$ or supply voltage $V_{D D}$ is applied to the reference terminal $V_{\text {REF }}$ to convert the ICs power consumption from bipolar to CMOS level. If power is not critical, $V_{\text {REF }}$ can be left open to speed switching.

In high-speed data acquisition systems, the designer is concerned with both quiescent power and dynamic power consumption. If JI devices are used, the capacitance or leakage currents are so high they contribute a major portion of total power consumption. That situation is caused by the large-geometry parasitic junctions formed by the $n$ - junction.

In contrast, the smaller substrate area of the DI device provides much less power drain. Dynamic-power consumption as a function of frequency for several

16 -channel analog multiplexers $\pm 15 \mathrm{~V}$ supplies is shown in Figure 13. The DI device consumes only 100 mW at 1 MHz to yield the best speed-power product.


DI devices not only perform well, but do it with less power. Dynamic-power consumption data for commercial multiplexers shows DI device consuming only 100 mW at 1 MHz .

# DIGITAL TO ANALOG CONVERTER TERMINOLOGY 

By Dick Ti Tung

## INTRODUCTION

In recent years the development and rapid reduction in cost of digital integrated circuits have resulted in an explosion in the applications of digital processing systems in the area of data acquisition and automatic process control. The need for a building block, such as the digital-to-analog converter (DAC), which interfaces the digital system with the analog world, is evident.

The purpose of digital-to-analog conversion is to produce a unique but consistent analog quantity, voltage or current, for a given digital input code. The most commonly used input digital code to a DAC is the natural binary number. A natural binary number is represented as

$$
\begin{aligned}
& N=A_{n} 2^{n}+A_{n-1} 2^{n-1}+\ldots+A_{1} 2^{1}+A_{0} 2^{0}+ \\
& A_{-1} 2^{-1}+\ldots+A_{-n} 2^{-n}
\end{aligned}
$$

where the coefficients $A_{i}$ (for $n \geqslant i \geqslant-n$ ) assume the values of " 0 " or " 1 " and is called a "bit". The left half portion of the binary number N
$A_{n} 2^{n}+A_{n-1} 2^{n-1}+\ldots+A_{1} 2^{1}+A_{0} 2^{0}$
constitutes the integer part of the number N , whereas the right portion
$\mathrm{A}_{-} 1^{-1}+\mathrm{A}_{-2} 2^{-2}+\ldots+\mathrm{A}_{-n} 2^{-n}$
constitutes the fractional part of the number N . The bit that carries the greatest weight (left most bit) is called the most significant bit, or MSB. Similarly, the bit with the smallest weight (right most bit) is called the least significant bit, or LSB.

The analog output of a $n$-bit binary DAC is related to its binary number in the following manner:
$E_{0}=F S\left(A_{-1} 2^{-1}+A_{-2} 2^{-2}+\ldots+A_{-n} 2^{-n}\right)$
where the term FS is defined as the nominal FullScale output of the DAC and it is known as the unreachable Full-Scale. It is easy to see that the actual Full-Scale output of the DAC, EFS, with all the input bits " 1 " is
$E_{F S}=F S\left(2^{-1}+2^{-2}+\ldots+2^{-n}\right)=F S\left(1-2^{-n}\right)$.

The term $\mathrm{FS}\left(1 / 2^{n}\right)$ is the smallest output level that the DAC can resolve and it is known as the 1 LSB output level change. It is universal practice that the input code of a DAC is written in the form of binary integer with the fractional nature of the corresponding number understood.

As an example, the transfer function of an ideal 3-bit binary DAC is plotted as shown in Figure 1. Since a 3-bit DAC has only 8 discrete input codes which correspond to 8 different output levels (ranging from zero to $7 / 8 \mathrm{FS}$ ), no other output levels can exist and it is plotted as a bar graph. The line that connects the Zero and FS is called the Gain Curve.


There are two other input codings associated with binary DACs known as Bipolar codes, which are offset binary and two's complement binary codes. The offset binary code is obtained by offsetting the binary code such that the half-scale code, $10 \ldots 0$, becomes zero. And the two's complement code is achieved by inverting the MSB of the offset binary

## TERMINOLOGY

code such that it is mathematically consistent with computer arithmetic. The transfer functions for the 3-bit DAC with offset binary input code and two's complement input code are plotted as shown in Figure 2 and Figure 3, respectively. (The +FS and -FS limits are used for easy interpretation of Bipolar operations. They are not confined by the previous definition of FS.)

In practical DACs, the zero output level may not be exactly zero (offset error), the range from zero to FS may not be exactly as specified (gain error), the differences in output levels may not be changing uniformly (nonlinearity), and so on. In selecting a DAC for a given application, some characteristics may have to be weighted more than the others. An understanding of some of the terms and characteristics involved in D/A conversion is helpful in choosing the correct part.


Figure 2 - Ideal Transfer Function Offset Binary (Bipolar)


Figure 3 - Ideal Transfer Function Two's Complement (Bipolar)

Least Significant Bit (LSB) - The digital input bit carrying the lowest numerical weight ( $1 / 2^{n}$ ); or the analog output level shift associated with this bit (FSR/2n) which is the smallest possible analog output step.

Most Significant Bit (MSB) - The digital input bit carrying the highest numerical weight ( $1 / 2$ ); or the analog output level shift associated with this bit. In a binary DAC the MSB creates a $1 / 2$ FSR output level shift.

Resolution - An indication of the number of possible analog output levels a DAC will produce. Usually, it is expressed as the number of input bits. For example, a 12 -bit binary DAC will have $212=4096$ possible output levels (including zero) and it has a resolution of 12 bits.

Absolute Accuracy - A measure of the deviation of the analog output level from the ideal value under any input combination. Accuracy can be expressed as a percentage of full scale range, a number of bits ( $n$ bits accuracy means a magnitude of $1 / 2^{n}$ FSR possible error may exist), or a fraction of the LSB (if a DAC with $n$-bit resolution has $1 / 2$ LSB accuracy the magnitude of the possible error is $1 / 2(1 / 2 n F S R)$ ). Accuracy may be of the same, higher, or lower order of magnitude as the resolution. Possible error in individual bit weight may be cumulative with combination of bits and may change due to temperature variations. Usually, the accuracy of a DAC is expressed in terms of nonlinearity, differential nonlinearity, and zero and gain drift due to temperature variations.

Nonlinearity (linearity error) - A measure of the deviation of the analog output level from an ideal straight line transfer curve drawn between zero and full scale (commonly referred as endpoint linearity).

Differential Nonlinearity - A measure of the deviation between the actual output level change from the ideal (1 LSB) output level change for a one bit change in input code. A differential nonlinearity of $\pm 1$ LSB or less guarantees monotonicity; that is the output always increases for an increasing input.

Gain Drift - A measure of the change in full scale analog output, with all bits 1's, over the specified temperature range expressed in parts per million of full scale range per ${ }^{\circ} \mathrm{C}$ (PPM of FSR/ ${ }^{\circ} \mathrm{C}$ ). It is measured with respect to $+25^{\circ} \mathrm{C}$ at high ( $\mathrm{TH}_{\mathrm{H}}$ ) and low ( $T_{L}$ ) temperature, and it is specified the larger of the two representing worst case drift.

Offset Drift (Unipolar or Bipolar) - A measure of the change in analog output, with all bits 0 's, over the specified temperature range expressed in parts per million of full scale range per ${ }^{\circ} \mathrm{C}$ (PPM of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ ). It is measured with respect to $+25^{\circ} \mathrm{C}$ at high ( $\mathrm{TH}^{\prime}$ ) and low ( $T_{L}$ ) temperature, and it is specified the larger of the two representing worst case drift.

Settling Time - The total time measured from a digital input change to the time the analog output reaches its new value within. a specified error band. Usually, the settling time is specified for a DAC to settle for a Full-Scale code change ( 00 . . . 0 to $11 \ldots 1$ or $11 \ldots 1$ to $00 \ldots .0$ ) to within $+1 / 2$ LSB of its final value.

Compliance - Compliance voltage is the maximum output voltage range that can be tolerated and still maintain the specified accuracy.

The effects of gain error, offset error, nonlinearity, and differential nonlinearity on the transfer functions are plotted, respectively, as shown in Figure 4, 5, $6, \& 7$. A conversion chart which shows the number of bits and its resolution is given in Table 1.


Figure 4 - Gain Error


Figure 5 - Offset Error


Figure 6 - Linearity Error


Figure 7 - Differential Linearity Error (Non-Monotonicity)

Table 1 - Conversion Chart

| \# OF <br> BITS | LSB | RESOLUTION |  | TEMPCO PPM/ ${ }^{\circ} \mathrm{C}-1$ LSB DRIFT OVER |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 1.5620 | 15,625 | 208.3 | 86.8 |
| 7 | $\mathrm{FS} / 128$ | 0.7812 | 7.812 | 104.2 | 43.4 |
| 8 | $\mathrm{FS} / 256$ | 0.3906 | 3,906 | 52.1 | 21.7 |
| 9 | $\mathrm{FS} / 512$ | 0.1953 | 1,953 | 26.0 | 10.9 |
| 10 | $\mathrm{FS} / 1024$ | 0.0977 | 977 | 13.0 | 5.4 |
| 11 | $\mathrm{FS} / 2048$ | 0.0488 | 488 | 6.5 | 2.7 |
| 12 | $\mathrm{FS} / 4096$ | 0.0244 | 244 | 3.3 | 1.4 |
| 13 | $\mathrm{FS} / 8192$ | 0.0122 | 122 | 1.6 | 0.68 |
| 14 | $\mathrm{FS} / 16384$ | 0.00610 | 61 | 0.8 | 0.34 |
| 15 | $\mathrm{FS} / 32768$ | 0.00305 | 31 | 0.4 | 0.17 |
| 16 | $\mathrm{FS} / 65536$ | 0.00153 | 15 | 0.2 | 0.08 |

# DIGITAL TO ANALOG CONVERTER HIGH SPEED ADC APPLICATIONS 

By Dick Ti Tung and Tom Westenburg

## ANALOG-TO-DIGITAL CONVERTER (ADC)

The uses of high speed DACs in CRT display, industrial process control, signal regeneration, etc., are well established. Perhaps one of the most important applications is to use the DAC in high speed ADC design. There are two types of ADC design where high speed and high resolution DACs are essential.

## TRACKING ADC OR SERVO TYPE ADC

The tracking ADC is very efficient in monitoring one analog signal continuously, converting it into a sequence of digital codes representing the analog signal in real time.

Functionally, the analog input is compared with the output of a DAC, with the digital input of the DAC being driven by a counter. After the ADC is turned on, the counter increments until the DAC output crosses the analog input value. The counter will then, running up or down, drive the DAC 1 LSB at a time to track the input signal. The counter state represents the digital equivalent of the input signal.

In Figure 1, the analog input is fed into the span resistor of a DAC. The analog input voltage range is selectable in the same way as the output voltage range of the DAC. The net current flow through the ladder termination resistance, i.e. $2 \mathrm{k} \Omega$ for $\mathrm{HI}-562 \mathrm{~A}$ produces an error voltage at the DAC output. This error voltage is compared with $1 / 2$ LSB by a comparator. When the error voltage is within $\pm 1 / 2$ LSB range, the $Q$ output of the comparators are both low, which stops the counter and gives a data ready signal to indicate that the digital output is correct. If the error exceeds the $\pm 1 / 2$ LSB range, the counter is enabled and driven in an up or down direction depending on the polarity of the error voltage.

Since the digital output changes state only when there is a significant change in the analog input, the data ready signal is then very useful in adaptive systems or computer systems for efficient data transfer. When monitoring a slowly varying input, it is necessary to
read the digital output only after a change has taken place. The data ready signal could be used to trigger a flip-flop to indicate the condition and reset it after read-out.

The main disadvantage of the tracking ADC is that the time required to initially acquire a signal, for a 12 bit ADC, could be up to 4096 clock periods. The input signal usually must be filtered so that its rate of change does not exceed the tracking range of the ADC (1 LSB per clock period).

## SUCCESSIVE-APPROXIMATION ADC

Perhaps the most widely used technique for a high speed analog-to-digital converter design is the successive approximation method. Ideal for interfacing with computers, this type is capable of both high speed and high resolution, and the conversion time is fixed and independent of the magnitude of the input voltage.

Figure 2 shows a block diagram of a successive-approximation ADC. When a negative going start conversion pulse is applied to the ADC, the internal registers of the successive approximation register (SAR) are set to low except for the MSB, which is set to high. This turns on the MSB of the DAC. The FS output current of the DAC is compared with the current fed through the span resistor by the analog input. The net current flow through the ladder termination resistance produces an error voltage at the DAC output. This error voltage is then compared with a fixed reference by a comparator to determine whether the analog input is greater or less than the present state of the DAC. The result of the compari-son is clocked into the SAR at the rising edge of the clock. The MSB of the SAR will be set to high if the analog input is greater; otherwise, it will be set to low. At the same time, the second bit of the SAR is set to high with the remaining bits at their previous states. During the second clock period, the sum of the result of the first choice and the weight of the second bit is compared with the analog input. The second bit is set to high or low in the same manner as the MSB, and so on, until the LSB is updated.

During this conversion time, the output of a status flip-flop is set to high, indicating that a conversion is taking place. It will return to low at the end of conversion to signify that the output state of the SAR represents the digital equivalent of the input analog voltage.

It is easy to see that in any successive-approximation ADC application, the analog input should remain reasonably constant during the conversion to avoid erroneous results. This is usually accomplished by using a sample-and-hold circuit in the analog line.

However with the new digital error correction circuitry incorporated in the HI-774A the input can vary. During the first portion of the conversion the input can move up to $+0.78 \% /-0.76 \%$ of FSR and remain 12-bits accurate. This error correction window allows the user to start a conversion before the input has completely settled.

## DATA ACQUISITION SYSTEM

The typical data acquisition system is depicted in Figure 3. The $\mathrm{HI}-506$ multiplexer is used as an analog input selector. Which is controlled by a binary counter to address the appropriate channel. The HA-5330 is a high speed sample and hold. Sample Hold Control is tied to the status (STS) output of the HI-774A, so that whenever a conversion is in process the $\mathrm{S} / \mathrm{H}$ is in the hold mode. A conversion is initiated by the clock input going low, and when the clock goes high the mux address changes. The mux will be acquiring the next channel while the ADC is converting the present input, held by the $S / \mathrm{H}$. The clock low time should be between 225 ns and $6.5 \mu \mathrm{~s}$, with the period greater than $8.5 \mu \mathrm{~s}$. With this timing R/C will be high at the end of a conversion so the output data will be valid $\sim 100 \mathrm{~ns}$ before STS goes low. This allows STS to clock the data into the storage register. The register address will be offset by one, if this is a problem then a 4-bit latch can be added to the input of the storage register. With a 100 KHz clock rate each channel will be read every $160 \mu \mathrm{~s}$.

This 16 -channel data acquisition system is applicable to industrial process control, and multi-channel panel display. It can also interface with an intelligent terminal, such as a micro-computer system, to provide multi-channel data conversion function. The offset error and gain error of the data acquisition system over the operating temperature range can be easily compensated by proper programming.

By the same token, a 15-channel data acquisition system with offset correction could be easily incorporated as shown in Figure 4. Consider the case that one of the analog input channels is dedicated to sense the ground level, and its binary equivalent is stored in latch register B in its complementary form to establish a ground reference in real time. All the other analog input channels will then be converted and stored in
register $A$, one at a time. The binary adder will perform the binary subtraction in less than $1 \mu \mathrm{~s}$ for the given pair of $A$ and $B$. This, in fact, eliminates the offset error of the ADC, offset error of the $\mathrm{S} / \mathrm{H}$ circuit, and excess droop of the $\mathrm{S} / \mathrm{H}$ due to temperature variation.

This circuit is easy to implement and is especially useful when an intelligent terminal is not available. To expand this concept one step further, the gain error of the system due to temperature variations could also be eliminated if a binary multiplier is used to correct the gain facter in real time.


Figure 1. Tracking ADC


Figure 3. 16 Channel Data Acquisition System


Figure 4. 15 Channel Data Acquisition System with Offset Correction

No. 525

# HA-5190/5195 FAST SETTLING OPERATIONAL AMPLIFIER 

By G. Cotreau, D. Jones, R. Whitehead

## INTRODUCTION

The military temperature range HA-5190 and its commercial temperature equivalent, HA-5195, are monolithic operational amplifiers featuring $\pm 200 \mathrm{~V} / \mu \mathrm{s}$ slew rate, 150 mHz gain-bandwidth--product, and 70 ns settling time. Similar performance has previously been available only in more costly modular and hybrid amplifiers, which require much higher bandwidth and slew rate to achieve the same settling time as HA$5190 / 5195$. Since it exhibits a classical $-6 d B / o c t a v e$ rolloff over most of its frequency range, remarkably smooth output wave forms are generated by HA5190 when reasonable care is employed.

Applications for this op amp include pulse, RF, and video amplifiers, wave form generators, high speed data acquisition and instrumentation circuits.

## INSIDE THE HA-5190/5195

Figure 1 shows the schematic of the HA-5190/5195 design. The schematic can be simplified to show the AC signal path as shown in Figure 2.

The input stage consists of two symmetrical differential transistor pairs. The signal path for positive going signals is $\mathrm{Q}_{1}, \mathrm{Q}_{2}$, and $\mathrm{Q}_{3}$, while negative going signals pass through $\mathrm{Q}_{4}, \mathrm{Q}_{5}$, and $\mathrm{Q}_{6}$. The signal then goes through the output stage (represented by the voltage follower symbol) consisting of one PNP and two NPN emitter followers.

In Figure 2, the compensation network is $\mathrm{C}_{1}, \mathrm{C}_{2}, \mathrm{C}_{3}$, and $\mathrm{R}_{29}$. This network makes the amplifier system appear as second-order critically damped. The scheme produces the dominant pole plus two zeros. The zeros are positioned to cancel the effects of undesired poles developed by the $F_{t}$ of the transistors.


Figure 1. HA-5190/5195 Schematic.


Figure 2. Simplified HA-5190 Schematic.

When using the HA-5190, high frequency layout techniques are recommended for bread-boarding. The device should be mounted through a ground plane. If an IC socket is to be used, Teflon types are recommended. Feedback components should be mounted between Teflon insulated standoffs located as close as possible to the device pins.

The input impedance characteristic of the HA-5190 is such that the closed loop performance ( $D C$ and $A C$ ) will depend on both the feedback component ratio and the actual impedance presented to each amplifier input. For best high frequency performance, resistor values for feedback networks should be limited to a maximum of 5 K ohms (preferably less than 1 K ohm). Film type resistors are recommended. Power supply decoupling with ceramic capacitors from the device supply pins to ground is essential.

It is recommended that optimum circuit values for a particular application be developed through experi-mentation using amplifiers from several production runs. The PC artwork in the vicinity of the HA5190 should be prototyped early to determine any sensitivites to layout.

## OPERATION AT ELEVATED TEMPERATURES

HA-5190/5195 may be used without a heat sink up to $+75{ }^{\circ} \mathrm{C}$ ambient. Above this temperature the power derating is $8.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ and a heat sink should be used. THERMALLOY model 6007 heat sink is recommended. For temperatures up to $+125^{\circ} \mathrm{C}$, the thermal resistance of the heat sink should be $30.6^{\circ} \mathrm{C} / \mathrm{W}$ maximum.

## FREQUENCY COMPENSATION

HA-5190/5195 is stable in standard DC amplifier configurations with closed loop gains exceeding +5 or -4 . At these or higher gains, optimum $A C$ performance can be achieved by keeping network resistor values as low as is practical.

Quite simple circuitry, as illustrated in Figure 3, gives excellent performance for lower closed loop gains. The compensation schemes use the amplifier's differential input impedance to reduce both the input and feedback signals thereby raising the effective noise gain approximately 14 dB to a stable point on the frequency response curve.

Inverting and non-inverting unity gain connections for HA-5190 are shown in Figure 3 (a) and (c). R3 and $\mathrm{R}_{5}$ serve only to balance DC voltage offsets due to input bias current, and may be replaced with a short for $A C$ applications. $C_{1}$ is not neccessary for stability, but helps reduce overshoot and smooth the frequency response. Settling time or frequency response can be optimized (about 30 mHz small signal bandwidth is practical) by fine tuning component values.

(a) Gain $=-1$

(b) Stabilization using $Z_{I N}$.

(c) Gain $=+1$

(d) Stabilization using $Z_{I N}$.

(e) Non-inverting gain stage.

(f) Integrator

Figure 3. Compensation recommended when
$1+\frac{R_{2}}{R_{1}}<5$.

For closed loop gains between 1 and 5 , reducing $\mathrm{R}_{1}$ in Figure 3 (a) and (e) will raise the gain with minimum effect on bandwidth. However, in the inverting configuration, $\mathrm{R}_{1}$ determines the input impedance, and it may be more practical to raise $\mathrm{R}_{2}$ at the expense of bandwidth. In Figure 3 (e), R4 and R5 may be reduced as gain is increased and removed entirely at gains greater than +4 .

For applications requiring $100 \%$ feedback at high frequencies, such as integrators and low pass filters, HA-5190/5195's compensation scheme should be thoroughly evaluated through experimentation. The circuit in Figure 3 (f) is quite stable, using the two 1 K ohm resistors.

## SUGGESTED METHODS FOR PERFORMANCE ENHANCEMENT

To avoid compromising AC performance, the HA5190 design does not include provisions for internal offset adjustment.

The circuits in Figure 4 (a) and (b) show two possible schemes for offset voltage adjustment.

Figure 5 (a) and (b) uses the inherent qualities of the FET to reduce input bias currents by several orders of magnitude and raise input impedance to thousands of megohms. Both circuits are shown in the unity gain follower mode. Circuit gain can be implemented using normal feedback techniques. To optimize for speed, care should be taken in layout. Experimental results yielded slew rates of approximately $130 \mathrm{~V} / \mu \mathrm{s}$.

Figure 5 (c) illustrates a composite inverting amplifier which greatly reduces DC errors due to the HA-5190 input bias current and gain, while retaining superior settling time. The 0 dB frequency of the integrator section approximates the open loop low frequency pole ( $\sim 2.5 \mathrm{kHz}$ ) of the HA-5190. This circuit might also be connected as a current-to-voltage amplifier for use with a high accuracy, high speed DAC.

Figure 6 shows a composite amplifier scheme for boosting output current drive of the HA-5190/5195. The circuit gain (shown $A V=5$ ) can be adjusted using normal feedback systems. HA-5190 used in conjunction with HA-2630 can drive 50 ohm coaxial cable with 10 volt peak-to-peak signals at speeds up to $200 \mathrm{~V} / \mathrm{f}$ s.

## APPLICATIONS

## INTRODUCTION

HA-5190/5195 represents an ideal building block for high speed, precision data acquisition systems and for video pulse amplification. Although this amplifier can be used in a wide variety of other applications, the ones to be discussed show where it can be used most advantageously.

(b)

RANGE OF ADJUSTMENT FOR BOTH NON-INVERTING (LEFT) AND INVERTING AMPLIFIERS (RIGHT) DETERMINED BY PRODUCT OF VSUPPLY AND R3/R4 RATIO.

$$
A V=1+\frac{R_{1}}{R_{2}+R_{3}}
$$

Figure 4. Offset Nulling.

(a) values should be determined EXPERIMENTALLY FOR OPTIMIZED PERFORMANCE.
(b) $R_{1}$ AND $R_{2} \approx 15 K^{*}$

INPUT FETS ARE MATCHED PAIR 2N5564


Figure 5. Reducing Input Bias Currents.


Figure 6. Boosting Output Current.

## Application 1 Fast DAC Output Buffer

The circuit at right illustrates the HA-5190's usefulness as a high speed DAC buffer.

The amplifier operates as a current-to-voltage converter/output buffer to the $\mathrm{HI}-5610$ which is a precision 10 bit DAC with output current settling time less than 100 ns . The voltage divider on the noninverting input serves to null any DC errors introduced into the system. The amplifier maximizes speed of the system since its dynamic performance exceeds that of the DAC.

## Application 2 High Speed Sample/Hold

Sample/Hold circuits are used in many areas of data acquisition systems such as de-glitchers for D/A converters and input stages for successive approximation $A / D$ converters.

The circuit at right uses the speed and drive capability of the HA-5190 coupled with two high speed DMOS FET switches.

The input amplifier is allowed to operate at a gain of -5 although the overall circuit gain is unity. Acquisition times of less than 100 ns to $0.1 \%$ of a 1 volt input step are possible. Drift current can be appreciably reduced by using FET input buffers on the output stage of the Sample/Hold.

## Application 3 Video Pulse Amplifier/75 ohm

## Coaxial Driver

HA-5190/5195 is also well suited for video pulse applications. The circuit at right could be found in various types of video broadcasting equipment where 75 ohm systems are commonly employed.

HA-5190 can drive the 75 ohm coaxial cable with signals up to 2.5 volts peak-to-peak without the need for current boosting. In this circuit the overall gain of the circuit is approximately unity because of the impedance matching network.

## Application 4 Output Limiter

HA-5190 is rated for $\pm 5$ volt output swing, and saturates at $\pm 7$ volts. As with most op amps, recovery from output saturation is slow compared to the amplifier's normal response time; so some form of limiting, either of the input signal or in the feedback path, is desirable if saturation might occur. The circuit above illustrates a feedback limiter, where gain is reduced if the output exceeds $\pm(\mathrm{Vz}+2 \mathrm{Vf})$. A 5 volt zener with a sharp knee characteristic is recommended.


# VIDEO APPLICATIONS HA-5190/5195 

By L. E. Garner

## INTRODUCTION

Offering superior performance in video and RF circuits, the HA-5190/5195 family can be used effectively in the design of television broadcast studio equipment, test instruments, and monitoring or surveillance TV systems. A very high $200 \mathrm{~V} / \mu$ s slew rate, a full power bandwidth of 6.5 MHz , and a fast settling time of only 70 ns (typ) are but three of the unique characteristics which make these devices ideal for critical wideband video and RF applications. Other features include true differential operation, excellent stability with gains $\geq 5$, and complete freedom from latch up, the latter a result of the exclusive HARRIS dielectric isolation process combined with optimized chip design and layout.

The op amp family can be used, typically, as studio tape head, test instrument, and video camera preamplifiers, as buffers, as broadcast relay link repeațers, as coaxial line drivers, and as cable or industrial system video repeater and bridging amplifiers. Extremely versatile, the devices can be operated effectively in AGC and dc gain controlled configurations as well as in fixed gain designs, and are fully capable of driving low impedance loads.

When used in standard video amplifier configurations, the HA-5190/5195 devices easily meet or exceed the performance tolerance specifications of applicable current FCC (NTSC) composite TV signal standards as well as the requirements of EIA Tentative Standard RS-170A.

## VIDEO PERFORMANCE

The overall color video performance of the HA 5190/ 5195 family was confirmed by checking a number of standard devices. Tests were made to determine both video response and signal/noise ratio under typical operating conditions. The basic video amplifier circuit illustrated in Figure 1 was used for the tests, with the actual procedures abstracted from those described in EIA Standard RS-250-B. The general test setup is shown in Figure 2.

## VIDEO RESPONSE TESTS

Referring to Figure 1, the test video amplifier comprised an HA5190/5195 op amp, BNC coaxial input jack J1, input level control R1 shunted by impedance matching resistor R2, input series stabilization resistor R3, gain control network R4-Rgain, series output limiting resistor Rs, and BNC coaxial output jack J2. Operational power was supplied by a well regulated and filtered dual line operated power supply.


Figure 1-Test Video Amplifier


Figure 2-Video Response Test Setup

Initially, standard NTSC and EIA ramp and timing test signals were applied using the Tektronix Models 146A (1480) and 147A video test generators. Amplifier performance was observed and measured at various levels with a Tektronix 520A Vectorscope and HP Model 1715A 200 MHz delta time Oscilloscope. Three of the RS-250-B specified test waveforms used are illustrated in Figure 3, including the (a) ramp linearity, (b) 12.5 T and $2 \dagger$ sine-squared pulse and bar, and (c) multiburst signals. With the test signal level maintained at 1.0 V p-p, level control R1 was adjusted as needed to establish a 1.0 V p-p output signal (at J2) for each gain value. The Vectorscope was used to measure color differential phase and gain, with the Oscilloscope used to check for distortion of the $2 \mathrm{~T}, 12.5 \mathrm{~T}$, multiburst and color bar signals. The average test results are summarized in Table A. All measured values were well within applicable specifications.

Table A - Summary of Test Results

| NOMINAL <br> GAIN | R $_{\text {gain }}$ | R $_{\mathbf{s}}$ | DIFF <br> $\phi$ | DIFF <br> GAIN | $2 T$ | $12.5 T$ | MULTI | COLOR <br> BARS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | $\infty$ | 0 | $-0.2^{\circ}$ | $-0.5 \%$ | UNM* | UNM* | FLAT | UNM* |
| 2 | 1 k | $75 \Omega$ | $-0.15^{\circ}$ | $\approx 0$ | UNM* | UNM* | FLAT | UNM* |
| 5 | $251 S 2$ | $200 \Omega$ | $-0.2^{\circ}$ | $\approx 0$ | UNM* | UNM* | FLAT | UNM* |
| 10 | $110 \Omega 2$ | $200 \Omega$ | $-0.4^{\circ}$ | $-0.5 \%$ | UNM** | UNM* | FLAT | UNM* |

*UNM : UNMEASURABLE DISTORTION
a)


$\mu$ SEC


Figure 3-Video Test Signal Waveforms

## S/N RATIO

Signal/noise (S/N) ratio measurements were made using the same basic amplifier configuration, but with Rgain fixed at $251 \Omega, \pm 1 \%$, and Rs at $200 \Omega$ $\pm 5 \%$. The dc power supply terminals were bypassed with a $100 \mu \mathrm{~F}$ tantalum capacitor. A Tektronix 147A NTSC Test Signal Generator was used as a signal source, with output measurements made using a Rhode \& Schwartz Video Noise Meter, as diagrammed in Figure 4. The Tektronix 147A was set to deliver a flat field signal at 50 IRE units, with the R\&S Video Noise Meter adjusted as follows: (a) 10 kHz High pass, (b) Video Bandpass, (c) Subcarrier Trap OFF, (d) Internal Sync, (e) Tilt \& Sag Comp OFF.

Under the specified conditions and with level control R1 adjusted to deliver a 1.0 V p-p signal at J 2 , the measured p-p signal/RMS noise ratio averaged 68 dB , or well over the minimum value required by applicable standards.


Figure 4-S/N Ratio Test Setup

## GENERAL CONSIDERATIONS

Since the HA-5190/5195 devices do notrequire special treatment, optimum video performance can be achieved by observing standard high frequency design and wiring practices. However, the following suggestions, abstracted in part from HARRIS Application Note 525, should prove helpful when developing practical designs.

## POWER SUPPLY REQUIREMENTS

A well-regulated, well-filtered dual dc power source is required for best operation, for the op amps draw moderate currents during normal operation. Although not essential in all applications, it is recommended that the power supply lines be decoupled using $0.01 \mu \mathrm{~F}$ ceramic capacitors to circuit ground, with the capacitors located as near to the amplifier terminals as possible to minimize lead inductances. For optimum performance and operation at specified parameters, the dc power supply should furnish not less than $\pm 10 \mathrm{~V}$ dc, with higher source voltages ( $\pm 15 \mathrm{~V}$, typically) preferred.

## TEMPERATURE CONSIDERATIONS

The HA-5190/5195 devices can be used without heat sinks at ambient temperatures up to $75^{\circ} \mathrm{C}$. Under these conditions, the internally generated heat stabilizes device operation and ensures relative immunity
to external temperature variations. At ambients above $75^{\circ} \mathrm{C}$, however, the devices should be derated at $8.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$, with a suitable heat sink, such as a THERMALLOY Model 6007, used to provide adequate heat dissipation. At temperatures up to $+125^{\circ} \mathrm{C}$, the thermal resistance of the heat sink should be no greater than $30.6^{\circ} \mathrm{C} / \mathrm{W}$.

Under some conditions, the internally generated heat can affect other components. Therefore, avoid mounting temperature sensitive devices or components near or directly adjacent to the op amps.

## DESIGN HINTS

Except for their exceptional performance specifications, the HA-5190/5195 devices are essentially standard op amps and may be treated as such by the video equipment or system designer. Thus, conventional design techniques may be used when developing specific circuit configurations, as long as maximum ratings are observed and adequate compensation is made for device operational characteristics. For example, the closed loop performance ( dc and ac) at gains $\geq 5$ depends on both the feedback component ratio and the actual impedance at each amplifier input. Since the devices offer a comparatively low input impedance, feedback network resistor values should be 5 k or less (preferably, less than 1 k ) for optimum high frequency performance.

If the intended video application requires a high input impedance, a FETpreamp stage may be added ahead of the HA-5190/5195 op amp, as shown in Figure 5. Full details and an additional FET input circuit are provided in HARRIS Semiconductor Application Note 525.

Where used, a FET preamp not only raises the effective input impedance from (approximately) 10 k to thousands of megohms, but also reduces the input bias current requirement by several orders of magnitude. There is, of course, a trade-off in frequency response, with a FET input stage reducing the effective overall slew rate from $200 \mathrm{~V} / \mu \mathrm{s}$ to $130 \mathrm{~V} / \mu \mathrm{s}$ (typically). However, the full power bandwidth with a FET input is more than adequate for all low to mid level video applications.


Figure 5- FET Input Circuit

Some video applications may require output currents which exceed the maximum capabilities of the HA5190/5195 devices. In these cases, the HA-5190/ 5195 op amps can be teamed with high performance current boosters such as, for example, the HA-2630/ 2635 devices. A typical cascaded op amp/booster circuit is illustrated in Figure 6. Since the current booster, a unity gain device, has a typical slew rate and bandwidth (Slew rate $500 \mathrm{~V} / \mu \mathrm{s}$, BW 8.0 MHz ) far greater than that of the op amp, the overall frequency performance of the composite amplifier is essentially that of the op amp alone.

To compensate for manufacturing tolerances and ensure optimum performance, the fixed component values used in specific designs should be finalized empirically, using active devices from several production runs.


Figure 6-Boosting Output Current

## PROTOTYPING TIPS

In accordance with standard engineering practice, new circuit designs should be breadboarded to verify overall operation. Afterwards, a number of preproduction prototypes identical to the planned production design should be assembled and tested using active devices from several production runs. These prototype tests permit optimization of component values and determination of circuit sensitivities to layout and component positioning. Preliminary environmental tests, if required, also may be made using the prototypes.

If IC sockets are used, Teflon types are preferred to minimize distributed capacitances. For the same reason, feedback components should be mounted between Teflon insulated standoffs located as close as practicable to the device pins or socket terminals. For maximum stability, film type resistors are recommended for the feedback networks.

Signal carrying leads should be kept short and direct, of course, to minimize both lead inductances and distributed capacitances. The devices should be mounted through a ground plane cr, if this is impracticable, single point grounding should be used to avoid ground loops.

## TYPICAL APPLICATIONS

The test circuit given in Figure 1 may be used as a general purpose video amplifier, although minor changes in component values may be needed to optimize operation for specific requirements. Additional practical circuits are illustrated in Figures 7 and 8.

## RF AGC AMPLIFIER

Designed and checked as a buffer for the head preamp of a studio video tape recorder, the circuit shown in Figure 7 functions as a wide band adjustable AGC amplifier. With an effective bandwidth of approximately 10 MHz , it is capable of handling RF input signal frequencies from 3.2 to 10 MHz at levels ranging from 40 mV up to 3 V p-p.

AGC action is achieved by using opto coupler/isolator OCl as part of the gain control feedback loop. In operation, the positive peaks of the amplified output signal drive the OCI LED into a conducting state. Since the resistance of the OCl photosensitive element is inversely proportional to light intensity, the higher the signal level, the lower the feedback resistance to the op amp inverting input and hence the greater the negative feedback, thereby lowering stage gain. Any changes in gain occur smoothly because the inherent memory characteristic of the photoresistor acts to integrate the peak signal inputs. In practice, the stage gain is adjusted automatically to a point where the output signal positive peaks are approximately one diode drop above ground.

GAIN SET control R5 applies a fixed dc bias to the op amp non-inverting input, thus establishing the steady-state zero input signal current through the OCI LED and determining the signal level at which AGC action begins. In experimental tests under large signal conditions (i.e., $\mathrm{E}_{\mathrm{IN}}=3 \mathrm{~V}$ p-p), a GAIN SET value of -0.26 V provided unity gain, while a value of -1.55 V yielded on AV of 2.7 , with a flat response to 5.0 MHz at both levels. Under small signal conditions (i.e., $\mathrm{E}_{I N}=40 \mathrm{mV}$ ), gains from 8 to 50 could be achieved as the GAIN SET value was adjusted from 0.65 V to -80 mV . At $\mathrm{AV}=8$, the frequency response was flat to 5 MHz , while at $A_{V}=80$, the response was limited to that of the HA-5190/5195.

The effective AGC range depends on a number of factors, including individual device characteristics, the nature of the RF drive signal, the initial setting for R5, et al. Theoretically, however, the AGC range can be as high as 4000:1 for a perfect op amp, for the OCl photoresistor can vary in value from 1 Megohm with the LED dark to $250 \Omega$ with the LED full on.


Figure 7-RF AGC Amplifier


Figure 8-DC Gain Controlled Video Amplifier (Analog Multiplier)

## DC GAIN CONTROLLED VIDEO AMPLIFIER

Suitable for use in virtually any application requiring a variable gain wideband or video amplifier, the circuit illustrated in Figure 8 employs a cascaded op amp integrator and transistor buffer (Q1) to drive the amplifier gain control element. Except for a simple modification, the HA-5190/5195 stage is connected as a conventional non-inverting operational amplifier, and includes input and output impedance matching resistors R1 and R4, respectively, series stabilization resistor R2, and power supply bypass capacitors C1 and C2. The circuit differs from standard designs in that the gain control network includes a photoresistor, part of OCl .

Referring to the schematic diagram, opto coupler/ isolator OCl contains two matched photoresistors, both activated by a common LED. The effective resistances offered by these devices is inversely proportional to the light emitted by the LED. The greater the current through the LED, then, the more intense its light emission, and the lower the effective values of the photoresistors. One photoresistor is part (with R3) of the HA-5190/5195 gain network, while the other forms a voltage-divider with R6 to control the bias applied to the integrator noninverting terminal.

In operation, the dc voltage supplied by GAIN control R8 is applied to the integrator inverting input terminal through input resistor R7. Depending on the relative magnitude of the control voltage, the integrator output will either charge or discharge C3. This change in output, amplified by Q1, controls the current supplied to the OCI LED through series limiting resistor R5. This action continues until the voltage applied to the integrator noninverting input by the R6-photoresistor voltage divider matches the control voltage applied by R8 to the inverting input. At the same time, of course, the ratio of the R3-photoresistor gain network is changing, adjușting the op amp stage gain. As the control (R8) voltage is readjusted, the OCl photo-resistances track these changes, automatically readjusting the op amp gain in accordances with the new control voltage setting.

In experimental tests with typical devices, the amplifier gain could be varied from 12 dB to 2 dB as the dc control voltage was changed from 5.0 to 10.5 Volts . Typical plots of stage gain ( $\mathrm{A} V$ ) versus control voltage ( V ) are shown in Figure 9.

Since all temperature sensitive components are inside the integrator feedback loop, the circuit is quite stable with respect to changes in the ambient temperature.


## ACKNOWLEDGEMENTS

A. J. Carl Cooper of HARRIS CVS (Consolidated Video Systems), 1255 E. Arques Ave., Sunnyvale, CA. 94086, developed the basic circuits described herein and, in addition, devised and executed the initial evaluation and performance tests.
B. Richard Whitehead and Robert Junkins of HARRIS SEMICONDUCTOR, P.O. Box 883, Melbourne, Fla. 32901, carried out additional confirmation tests of circuit performance and made other significant contributions to this publication.

## REFERENCES

1. HA-5190/5195 Wideband, Fast Settling Operational Amplifiers (Harris data brochure)
2. Application Note 525 - HA-5190/5195 Fast Settling Operational Amplifier. May 1979.
3. EIA STANDARD RS-170A - Color Television Studio Picture Line Amplifier Output.
4. EIA STANDARD RS5-250-B - Electrical Performance Standards for Television Relay Facilities. NOTE

No. 529

# MICROPROCESSOR INTERFACE METHODS FOR HIGH-SPEED DATA ACQUISITION SYSTEMS 

By L. E. Enriquez, J. E. Sullivan, D. T. Tung, T. Westenburg

Since their introduction in the early 1970's microprocessors have dramatically displaced random logic for system design. This explosive growth of microprocessor applications has greatly influenced the increased use of peripheral interface integrated circuits (IC's). These special IC's were developed to support CRT's, printers, floppy disks and other peripheral devices, but virtually none were offered for analog input signal conditioning and conversion. Typical systems using a single microprocessor board and multiple analog interface boards became commonplace due to the lack of suitable analog interface IC's. Today, new units are available which provide microprocessor compatibility with analog input signal conditioning and processing within a compact package. These new products permit the assembly of a complete analog interface and microprocessor system on a sirigle board no larger than those used in the past for the microprocessor alone. The HY-9590 and the HY-9591 analog signal processors and the HI-574A family of Analog to Digital Converters (ADC) are state-of-the-art devices.

A typical analog to microprocessor interface (data acquisition subsystem) consists of five functional blocks. (See Figure 1). Multiple input signals are accepted and selected by the input multiplexer, with the programmable gain instrumentation amplifier providing both common mode signal rejection and signal amplification. Additional signal processing is required between the output of the instrumentation amplifier and the ADC, for the latter connot convert a continuously changing analog signal into digital form. The additional processing is provided by the track-and-hold stage, which samples the instantaneous value of the analog signal on command and holds this level as a steady input to the ADC until the conversion cycle is completed. The ADC supplies a series of digital output words, which correspond to the individually sampled analog levels. Finally, digital logic circuitry is required to interface the function control signals from the microprocessor to the individual circuit elements.

As shown by the dotted lines in Figure 1, two devices, the HY-9590 (or the HY-9591), and the HI-574A contain all of the necessary analog and digital building blocks needed,
for a complete two package, multi-channel data acquisition subsystem. The HY-9590 includes an eight-channel differential input multiplexer, a precision gain programmable instrumentation amplifier and a unity gain track-and-hold stage. Designed for 16-channel pseudo-differential or single-ended applications, the HY-9591 features a 16-channel multiplexer, a precision gain programmable instrumentation amplifier and a unity gain track-and-hold amplifier. All input control lines are microprocessor compatible and well suited for NMOS, CMOS, and TTL logic.

The HI-574A, 674A and 774A are a high speed, 12 bit ADC family which features a microprocessor compatible threestate output bus and software programmable output format permitting its application in 8,12 , and 16 -bit systems. Accepting either unipolar or bipolar inputs, the device incorporates input latches on all digital control lines, assuring full compatibility with TTL, CMOS, and NMOS logic. The unit also features an on-board, overridable, precision +10 volt reference with sufficient output current capability for external applications.

When used in combination, the HY-9590 (or 9591) and the HI-774A form a high performance, extremely acccurate two-package data acquisition subsystem with a 100 KHz throughput rate with optimized timing. The system is compatible with all standard microprocessor systems although the interface peripherals required will vary from one system to another, depending on individual system complexity. An example of a two chip, high performance data acquisition subsystem using a microcomputer is illustrated in Figure 2. This example, using the Intel 8748 series microcomputer, is applicable to any of the currently available microcomputers. Both hardware and software requirements have been minimized to reduce costs and provide maximum flexibility.

Four microcomputer control lines along with the microcomputer bus satisfy all of the interface requirements. Two of the lines are used to initiate data conversion and to interrupt the microcomputer when data is available. The remaining two lines enable data onto the bus under microcomputer control. The bus is structured so that
channel selection, amplifier gain and ADC modes of operation are controlled by simply outputting data to the bus. Input data is in the form of two bytes: the first byte contains the most significant eight bits with the second byte continuing the least significant four bits, and four trailing zeroes.

The complete DAS operates under software control for maximum flexibility. A microcomputer internal software timing loop establishes the necessary hardware timing signals. The software flowchart in Figure 3 illustrates typical system operation.

The system depicted in Figure 2 operates at a 50 KHz throughput rate, but can be optimized for 100 KHz throughput by implementing overlapped timing (see Figure 3). Similar high performance DAS's systems can be implemented for a variety of applications and offering compatibility with most microcomputers.

Interfacing a DAS to a microprocessor system bus is similar to interfacing any other perhipheral device. Figure 4 illustrates an interface for an Intel 8085A microprocessor system and is similar to most popular microprocessors.

As with any peripheral device an address selection technique must be used to select specific devices. In small systems a simple bit flag and latch can be implemented, but in larger systems an address decoder or PIA is better suited. The circuit in Figure 4 uses two separate addresses, one for the Signal Processor and one for the ADC. This allows the use of overlapped timing for higher throughput rates. When a conversion is initiated status (STS) will go high, this places the track \& hold into the hold mode. The MSB decision is approximately 600 ns after STS goes high which leaves a safe margin for the track \& hold to settle (hold mode settling $=250$ ns max).

While the conversion is underway the signal processor can be set up for the next conversion. By selecting the next channel and gain now, the input to the track \& hold will have time to settle before the next conversion is initiated. When STS goes low the processor is interrupted and directed to a read routine, simultaneously the track and hold goes into track and acquires the new input voltage. As soon as the read cycle is complete, another conversion can be initiated.

This system could be further enhanced by using a 16-bit processor, which eliminates the two byte read operation. It actually eliminates both the second byte read and a move (MOV) command used for storing the first byte. Another method would be to add latches on the output of the HI-774A, this reduces the inactive time for the converter. If latches are implemented they can be clocked by the falling edge of STS, if R/C is high at least 650 ns before the end of conversion.

Further enhancement of system performance can be achieved with Direct Memory Access (DMA), FIFO's and other circuits to alleviate the high speed data handling requirements that a 100 kHz throughput DAS places on the microprocessor.

In conclusion, a single board microprocessor DAS can now be easily implemented using newly available analog interface devices. These devices not only support the requirements of microprocessor system buses but provide superior performance compared to discrete designs, while using far less printed circuit (PC) board real estate. The versatile HY-9590, HY-9591, and the HI574A family offer ideal solutions for these and other applications requiring high performance, and cost-effective microprocessor interface capability.


FIGURE 1. DATA ACQUISITION SUBSYSTEM


FIGURE 2. MICROCOMPUTER WITH HIGH PERFORMANCE DATA ACQUISITION SUBSYSTEM


FIGURE 4.

# A DATA ACQUISITION AND CONVERSION SYSTEM WITH LESS THAN $\pm 1$ LSB OFFSET ERROR 

By John E. Sullivan

The continuing pressure for higher resolution and higher accuracy Data Acquisition Systems requires smaller overall system offset errors. Historically, with eight-bit systems, offsets of up to 30 or 40 millivolts were acceptable, and the use of trimpots or fixed resistors for adjustment was more than adequate. State-of-the-art systems with 12 to 16bit resolution, however, require total system offset over temperature to be less than 5 millivolts. Offset voltages of this magnitude are difficult to achieve using trimpots, and extremely difficult to stabilize in uncontrolled thermal environments.

Ideally, a DAS system should have less than $\pm 1$ LSB of offset error regardless of the number of bits incorporated in the system. This goal is extremely difficult to achieve using linear design techniques. Digital design techniques, however, can be used to null offsets, typically to $\pm 1 / 2$ LSB over the complete temperature operating range.

A typical Data Acquisition System is illustrated in Figure 1. System offset correction can be accomplished at any stage even though each stage contributes to the overall offset. The first step to offset correction is to have the analog to digital converter


Figure 1 - Typical Data Acquisition Block Diagram
(A/D) calculate the digital code representing total system offset when the input is grounded. This code, when converted back to analog form, inverted and added to the input circuitry at a convenient point, will null all offsets.

Figure 2 shows a simple digital offset correction scheme. The additional digital to analog converter (D/A) U3 and op amp U2 convert the calculated digital offset code back to analog form. Op amp U1 inverts this signal and adds it to the input differential amplifier. The inverted signal is scaled by resistors RA and RB such that a 1LSB step of the $A / D$ is equal but opposite in sign to a 1 LSB step of the D/A at TP1. This scaling can be calculated by Equation 1.

Equation 1

$$
\frac{V P_{1}}{2^{n 1}}=\frac{R A}{R B} \quad \frac{V P_{2}}{2^{n 2}}
$$

Where: $\quad V P_{1}=$ Dynamic range of Linear $A / D$ in volts
$\mathrm{n}_{1}=$ Number of Bits of $A / D$
$V P_{2}=$ Dynamic Range of Linear D/A in volts
$\mathrm{n}_{2}=$ Number of Bits of D/A
RA $=$ Feedback Resistor
$R B=$ Input Resistor


Figure 2 - Digital Error Correction Block Diagram

Measurement of the system offset is made with all digital input bits to the D/A set at logic 0 . Further, the $D / A$ is configured for bipolar operation so that a digital input bits to the D/A set at logic 0 . Further, the $D / A$ is configured for bipolar operation so that a digital zero input results in a positive half full scale output voltage at TP1. This ensures that the A/D need only measure positive offset voltages and not negative voltages, allowing for systems operating both in uinpolar and bipolar modes.

The size of the D/A converter is determined by the maximum amount of offset that must be corrected by the system:

## Equation 2



In operation, a spare input channel is grounded and the input to the D/A is forced to digital zero. The resulting compound offset, Voffset, is then equal to the voltage at TP1 plus all component offsets. The A/D then calculates a digital code representing $V_{\text {offset }}$ which is latched into the D/A. Due to the inversion and scaling of the Op Amp U2, this is equivalent to subtracting Voffset from the half full scale output of the D/A. Obviously the result is the nulling of Voffset.

The most critical parameter in this circuit is the ratio of the resistors RA and RB. This ratio will determine the overall accuracy of the correction, and $1 \%$ resistors are sufficiently accurate to null all offsets. Normally for 12 and 14-bit systems, a 6-bit DAC will correct all possible offsets.


Figure 3 - Auto-Zero Analog to Digital Converter

Various configurations can be employed to minimize parts count. Fully automatic offset correction is added to the HI-5900/HI-5712 DAS component set using only four additional I.C.'s as shown in Figure 3. External digital logic or a microprocessor selects a spare input channel which has been previously grounded. Receipt of the Auto-Z strobe initializes the auto-zero function by clearing the latch to all zeroes, resulting in a D/A output of 32 LSB's of positive offset. The microprocessor then initiates an analog to digital conversion sequence. The Conversion Complete status line of the $A / D$ causes the latch to strobe and store the digital offset correction term to the D/A converter. The analog correction term is then injected into the zero adjust pin of the $A / D$ converter. Care must be taken when injecting the correction term to this point on the $A / D$ since the ratio of RA/RB is affected by the impedance of the summing junction.

Table 1 lists the accuracy of correction for various full scale input ranges. The offset after correction listed in the Table is the maximum observed offset when 10 different 5900's and 5712's were tested at all temperature ranges between -550 C , and
$+125{ }^{\circ} \mathrm{C}$ ambient. In no case did the offset after correction ever exceed 1LSB of the analog to digital converter.

| HI-5712 INPUT <br> CONFIGURATION | RS | RA | AFTER CORRECTION |
| :---: | :---: | :---: | :---: |
| 0 TO +10 V | $681 \Omega 2$ | $147 \mathrm{k} \Omega$ | 0.5 mV |
| 0 TO +20 V | $825 \Omega$ | $147 \mathrm{k} \Omega$ | 1.0 mV |
| -5 V TO +5 V | $580 \Omega$ | $147 \mathrm{k} \Omega$ | 1.0 mV |
| -10 V TO +10 V | $681 \Omega$ | 147 ks 2 | 2.0 mV |

Table 1 - Offset Correction Accuracy

Along with the straight forward benefit of greatly improved offset performance, this correction technique eliminates the requirement for any offset adjustments, either initially or during the operating life of the DAS. In practice, the auto-zero function need only to be used after system power is applied or after a significant change in ambient temperature. Therefore, high performance microprocessor-based DAS systems requiring maximum performance can employ this technique to improve accuracy with minimal impact on throughput rate.

# ANALOG SWITCH APPLICATIONS IN A/D DATA CONVERSION SYSTEMS 

By Richard Whitehead

## INTRODUCTION

A choice of three approaches is available when implementing a data conversion system: 1). 'build-from-scratch", 2) buy sub-systems and configure a system, or 3) purchase a pre-engineered system which meets the requirements. Also, as a matter of economics, the users of sensor-based data acquisition systems make it common practice to ensure a maximum number of elements are shared in the system. An invaluable tool used in this process is the analog switch or multiplexer. The purpose of this article is to focus attention on those parts of the system which require analog switches and to emphasize the importance of relative operating parameters.

## BASIC SYSTEM CONFIGURATIONS

A/D data conversion systems can be categorized into two general groups: 1) low level signal conversion (analog signals below 1 volt) and 2) high level signal conversion (analog signals above 1 volt). Within these categories, four basic data conversion configurations are illustrated to point out the advantages of using analog switches.

Conditioning the analog signals prior to multiplexing (Figure 1A) is the most popular system arrangement and is both efficient and capable of high performance This configuration, which shares the level signals. Figure 1B represents a more austere approach resulting in lower cost and decreased performance. This type is useful in less demanding applications such as processing high level signals. To process multichannel, single event information such as wind tunnel or seismographic measurements the arrangement shown in Figure 1C is most likely to be used. This configuration represents a more expensive, less efficient approach due to the decreased number of shared elements. Figure 1D shows the elimination of the analog multiplexer and sample
and hold circuits. By moving the multiplexing task to the digital domain, slower and lower cost $A / D$ converters can be used.

## tYPES OF ANALOG SWITCHES

The most commonly used types of analog switches found in today's data conversion systems are: reed relay, JFET, and CMOS. Reed relays offer low ON and high OFF resistance and are capable of handling very high voltages, but have slow speeds. JFET switches have lower OFF leakage current and are capable of very high speeds. CMOS switches, which are the most popular and widely used in multiplexer applications, have low OFF leakage currents, good speed, and stable ON resistance under varying input signal conditions.

## SELECTING THE PROPER CMOS ANALOG SWITCH

The data conversion system error budget should be used to narrow the field of CMOS analog switches suitable for the application. Primarily, the speed of the switch must be consistent with the systems's sample rate requirements without introducing unacceptable transfer error. Significant dynamic errors inherent to CMOS analog switches are OFF channel leakage current and a settling time value dictated by the device's ON resistance and its inherent capacitance. Figure 2 shows the equivalent of a CMOS analog switch giving all of the inherent and distributed properties which may become the source of unwanted system errors.

Other system restrictions may further narrow the field of candidates suitable to performing the switching task. These restrictions could include, low power budget, hostile environment, cost, alternate sourcing, and package density. It's possible that all of
these restrictions could occur, and this situation mat influence the user to seek a compromise solution to his problem.

Fortunately, CMOS analog switches consume very little power and only the most demanding power budget would feel the strain of their power requirements. If the poerating environment of the device includes high voltage spikes, excessive noise pickup, and/or power supply interruptions, the selection should be narrowed to the internally protected analog multiplexers such as the HARRES HI-506A/ 507A or the HI-546/547. These multiplexers come with guaranteed overvoltage specifications which engance the reliability of the data conversion system. They also insure output signal integrity while an overvoltage condition occurs on an unselected channel. It should also be ensured that the CMOS analog switch selected does not exhibit any inherent latch-up tendencies. The Harris dielectrically isolated CMOS analog switches offer latch free operation.

To some users the proper CMOS analog switch selection may become complicated leading to possible alternate solutions. An example of such a situation could be in high speed data conversion system where the settling time constraint placed on the multiplexer results in an unacceptable time penalty (Figure 3A). Figure 3 B shows an alternate and practical solution to this problem. The two tiered multiplexing scheme may reduce the errors caused by leakage currents and settling time by an order of magnitude. Another practical solution would be to select an analog signal processor such as the HARRIS HY-9590/9591 shown in Figures 4A and 4B. These devices facilitate user application and reduce engineering time thereby reducing overall cost.

## OTHER USES FOR CMOS ANALOG SWITCHES

Attention has been focused on the selection of CMOS analog multiplexers used to increase efficiency of data conversion systems through shared elements. But the versatile CMOS switch is not limited to only that function. Obviously they can be used in sample and hold circuits, with important parameters being switching speed, OFF leakage current, and charge transfer. Analog switches such as the HARRIS HI-200/201 and HI-300 series may be used in sample and hold circuits and also in auto-zeroing circuits for integrating type data converters (Figure 5).

Figure 6 shows the CMOS analog switch used to program the gain of an instrumentation amplifier.

## HIGHLIGHTS

In A/D data conversion systems analog switches are mainly used as multi-channel multiplexers to increase system efficiency through shared elements.

CMOS analog switches are the most widely used in data conversion systems.

When selecting the proper CMOS analog switch, look for low OFF leakage current, good settling time, latch free operation, and stable ON resistance under varying analog signal input conditions.

If the environment is histile, select from the internally protedted CMOS analog multiplexers.

Where an alternate solution is required, attempt to ensure your solution is the most practical with respect to your error budget.

References:

Garrett, Patrick H. Analog Systems for Microprocessors and Minicomputers. Virginia: Reston Publishing Company, Inc., 1978.

Kaufman, Milton and Seidman, Arthur H. Handbook of Electronic Calculations. New York: McGrawHill Book Company, 1979.


Figure 1A - Multiplexed. Signal Conditioning for Low Level Inputs


Figure 1B - Multiplexed. High Level Inputs


Figure 1C - Multiplexed. Sample / Hold Outputs


Figure 1D - Drgrtally Multiplexed A/D Outputs


Figure 2 - Equivalent CMOS ANALOG SWITCH
DC Offset Error $=$ RDS $\times I D$
Setting Time Determined by RDS $\times \mathbf{C D}_{\mathbf{D}}$


Figure 3A - Cascaded Multiplexers: Output Leakage Currents and Output Capacitance Increase Errors


Figure 3B - Cascaded Multiplexers Two - Tiered Method : Errors Reduced Through Shared Switch


Figure 5. This autozero integrating converter uses six analog switches $-S_{1}$ through $S_{6}$. Zero correction occurs when $S_{3}, S_{4}$ and $S_{6}$ are "on". Integration occurs with $S_{1}$ closed. Integrate-reference takes place when $\mathrm{S}_{2}$ or $\mathrm{S}_{5}$ is "on".


Figure 6 - Programmable Gain Instrumentation Amplifier

# COMMON QUESTIONS CONCERNING CMOS ANALOG SWITCHES 

By Carl Wolfe

## INTRODUCTION

The following information is a direct result of a significant amount of time spent in response to questions from users of HARRIS analog switches. Among the variety of questions are a few which seem to be asked more frequently than others. Over the next few pages, these questions are discussed with the hope that the answers will be helpful to the users and potential users of HARRIS analog switches. Some questions are technical in nature while others are simply questions on interpretation of the HARRIS Analog Data Book.

## POWER SUPPLY CONSIDERATIONS

The first two questions are similar questions and the explanation will apply to both:

QUESTION\#1: If the power supplies are off, will the switch be open? (Present a high impedance to the input signal)
QUESTION \#2: If the power supplies are off, can an input signal be applied?

Both of these questions refer to an overvoltage condition when the supplies are off and an input signal is applied. A common misunderstanding is that the switch will be open and block the signal when actually the opposite occurs.

What is meant by the power supplies being off? Does it refer to the supplies being shorted to ground or does it imply they are open circuited?

If the power supplies go to ground, the input signal will pass through the switch and appear at the output. The explanation for this can be seen in Figure 1, which is a simplified CMOS switch cell. This switch cell consists of two enhancement type field effect transistors, one N -channel and one P -channel. An enhancement type of device is a FET which is normally off without some potential (gate voltage)
to turn it on. A P-channel FET requires a negative potential (gate to source voltage) to turn it on and an N -channel FET requires a positive potential (gate to source). Contained in the physical structure of the FETS are parasitic transitors which are shown in Figure 1 as diodes from the source and drain to the body potentials of the devices. These diodes or parasitic junctions are normally reversed biased. If those junctions are forward biased, a fault condition exists where the signal is passed through the parasitic transitor. This is what occurs if the power supplies go to ground. Depending on the polarity of the input signal, either the N or P channel FET parasitics will be forward biased and the signal passed through the switch.


Figure 1. Basic CMOS Transmission Gate

Having the signal pass through the switch may be acceptable in some applications, but most likely it is not. An example would be user who was switching various voltages (transducers) as shown in Figure 2. If the supplies go to ground and these signals pass through the switch, the input voltage sources could easily be shorted.


Figure 2. Switching Multiple Inputs
Another situation occurs if the power supplies are open circuited where the most positive and negative input signals will provide power to the switch. In this case, the signals being used for power will be passed to the output, but the remaining switches with inputs less than those used for supply will operate properly.

## input overvoltage protection

There is a possibilty the switch will be damaged if exposed to excessive current levels during an overvoltage condition. A second overvoltage condition is the case where the input signals exceed the existing power supply levels. Neither of these situations are recommended and the following questions are similar to those frequently asked.

QUESTION \#3: Can an input greater than the supplies be applied?

QUESTION \#4: In my application, there is a possibility that the switch will lose power and the input signal will still be applied. Is there a way to protect the switch if this situation occurs?

Referring to Figure 1 once again, if the input signal exceeds the supply by an amount greater than the breakdown voltage of the parasitic junction, the normally reversed biased junction will come forward biased. These forward biased junctions will pass the input signals to the output and possibly short out the input voltage sources.

The most common form of protection circuit for these types of overvoltage conditions is the resistordiode network at the input of the switch as shown in Figure 3.

This circuit protects the device if the supplies go to ground or if the input exceeds the supply. If either of these situations occur the diodes will be forward biased and current path to ground will exist. This will protect the switch from excessive current levels. The primary purpose of the resistor is to limit the current through the diode.


Figure 3. Protection for Each Analog Input

Another advantage of using diode protection is that it prevents the input signal from passing to the output. This is a result of the input being clamped to the breakdown voltage of the protection diodes. If this breakdown voltage is less than the threshold voltage (turn on voltage) of the parasitic diodes, the parasitic transistor will remain reverse biased and the signal will not pass through the switch.

There are some disadvantages to the user with this type of protection. One would be the economics involved with using external protection for each analog input. This could present a cost problem if a large number of channels were involved. Another concern would be the current limiting resistors which adds to the on resistance of the switch contributing to the overall system error. A further possible source of error is current leakage in the diodes. It is recommended that low leakage diodes, such as schottkey diodes be used.

The protection circuit just discussed is not used to protect the switch from latch up. The HARRIS switches are constructed using the dielectric isolation process and the four layer SCR found in JI technology does not exist. This circuit is intended to protect the device from high current levels which result from the forward biasing of the parasitic transistors which are inherent in all FET structures.

If for some reason the resistor-diode protection circuit cannot be used there are other possibilities. The following method may help to avoid the extra cost of protecting each input. In this method, since the supplies are open circuited, the most positive and most negative signal will power-up the chip and any input with signals less than those being used for power will operate properly. However, this method can only be used if the outputs are not common and a user can afford to have at least two signals pass to the output.


Figure 4. Powering the Switch With the Input Signals
Another alternative does not involve protection circuitry, but instead takes advantage of CMOS technology. An example would be a user who has $\pm 15 \mathrm{~V}$ supplies and needs to switch a +18 V signal as shown in Figure 5. This appears to be an overvoltage condition since the input exceeds the supply. But rather than protect the device, the user can shift the supplies to $+20 \mathrm{~V},-10 \mathrm{~V}$. Now the input signal is within the supply level and the switch should work properly. In certain applications the supply voltages can be adjusted in order to pass a larger range of input signals.


Figure 5. Varying the Supplies to Meet the $\mathrm{V}_{\mathbf{I N}}<$ V Supply Requirements

## SINGLE SUPPLY OPERATION

Single supply operation is a topic which is discussed frequently and the following are examples of typical questions.

QUESTION \#5: Can the switch be operated at a single power supply?

QUESTION \#6: What is the minimum power supply possible?

Usually engineers with critical power requirements request single supply operation. An example would be battery operated applications such as portable equipment. In these cases the designer is limited to single supply, low supply or both.

Trade-offs exist with single supply operation that should be pointed out to the user. An example is the HI-300 series of switches which has the capability of operating with a single +5 volt supply. The performance of the switch will vary, however, as the supply voltage varies. So, for the HI-300 series, as supply voltage decreases, the on resistance and the switching times increase. A 300 series switch with a single +5 volt supply will have higher on resistance and slower switching speeds than the same device at $\pm 15$ volts or even a single +15 volt supply. This represents a change in both DC and AC performance. Even though the switch may now meet the users power requirements at single supply, the question is whether it will still meet the performance requirements.

The explanation for these variations can be found in the FET devices composing the switch cell itself. The variation in on resistance is due to the fact that the channel impedance of FET is dependent on the gate - source bias. Since the gate voltage is determined by the supply voltage, it can be concluded that the on resistance is a function of the supply voltage.

The fact that the on resistance varies with supply voltage directly relates to the slower switching times, since the higher on resistance will reduce the available current needed to charge the internal capacitance of the switch. Lower changing current relates directly to slower switching times.

## QUESTIONS ABOUT HARRIS SWITCHES

Many of the questions asked about switches could apply to any CMOS switch manufacturer's products. But some questions are unique to both the Harris product line and data catalog. The following are examples of some of the more common questions concerning the Harris Analog Data Catalog.
QUESTION \#7: What is the difference between the VL and VR pins on the HI-5043 and VREF pins on the HI-201?

The device pins mentioned above have their own individual functions even though they are all associated wth the logic reference circuits of their respective designs. For the $\mathrm{HI}-201$, the $\mathrm{V}_{\text {REF }}$ pin is the terminal which establishes the logic threshold levels for which the switch will change state. Although it is normally left open when driving from +5 V logic (DTL or TTL), it can be connected to a higher supply in order to raise the switching threshold levels when driving from CMOS Logic greater than 5 volts. The VREF pin enables the user to change from TTL to CMOS Logic.
The reference circuit of the HI-50XX series of switches is different from the HI-201, which accounts for the $V_{R}$ and $V_{L}$ pins. Even though the $V_{R}$ terminal is brought out on the package, it is recommended that this pin be grounded. This terminal establishes the ground for the internal ref-
erence circuit. The $V_{L}$ pin performs a similar function to the $V_{\text {REF }}$ pin on the $\mathrm{HI}-201$. It is normally connected to 5 volts for TTL logic but can be tied to a higher supply for CMOS levels. This effectively raises the switching thresholds to accomodate the higher CMOS level.

The next question is easily the most frequently asked question about HARRIS HI-50XX series of switches.

QUESTION \#8: Are the switch functions shown on the data sheet a result of the logic address being HIGH or LOW ?

Actually, the answer to the question is printed at the top of the data sheet page,depicting switch functions "switch states are for a logic 1 input". Therefore, the address is in the HIGH state for the switch functions shown on that page.

Some other areas which are often questioned on the data sheets are the maximum ratings and performance between channels of the switches. The following questions are typical:

QUESTION \#9: Will the switch operate at the absolute maximum ratings?

The topic of absolute maximum ratings does create some confusion. Basically, the contents of the Electrical characteristic table are the guaranteed parameters. The switch may operate with conditions other than those recommended, but are not guaranteed parameters. Anything above absolute maximum ratings may permanently damage the device.

Problems sometime arise when a customer tests some parts at conditions other than those which are guaranteed. If the parts work, the user may go ahead and design around these conditions. But there is a good possibility the next batch of switches may not perform in the same manner. The user must be aware that anything outside the guaranteed limits is a user's risk and susceptable to variations in manufacturing.

QUESTION \#10: What is the variation in "on" resistance between channels on the switch?

There are two causes for these variation. One cause is process variation which is due to variables in manufacturing. This can create variation between channels on the same unit. The second reason is lot variation which can cause differences in performance from unit to unit. After all variations are taken into account, a good "rule of thumb" is $\pm 10 \%$ tolerance on typical parameter values. So if a device has a typical on resistance of $50 \Omega$, a user could expect a $\pm 5 \Omega$ variatian.

# ADDITIONAL INFORMATION ON THE HI-300 SERIES SWITCH 

By Carl Wolfe

## INTRODUCTION

The introduction of the $\mathrm{HI}-300$ series of CMOS analog switches is the latest addition to the HARRIS switch family and gives the designer a viable second source to the Siliconix DG 300 series analog switch.

This family of monolithic, dielectrically isolated, CMOS analog switches consists of twelve products, the $\mathrm{HI}-300$ thru $\mathrm{HI}-307$ and the $\mathrm{HI}-381$ thru $\mathrm{HI}-390$ are designed for TTL level compatibility (logic " 0 " = .8V, logic " 1 " = 4.0 V ). The HI-304 thru $\mathrm{HI}-307$ are CMOS compatible (logic " 0 " $=3.5 \mathrm{~V}$, logic " 1 " = 11V).

The HI-300 series features low and nearly constant on resistance over analog signal range, low leakage and minimal power dissipation.

## IMPROVED PERFORMANCE

An understanding of what a designer would consider important in an analog switch is useful in order to illustrate the advantage of the $\mathrm{HI}-300$ series. Although any parameter could be considered important for a particular application, there are certain parameters considered to be most critical for the majority of applications. These parameters are:

$$
\begin{aligned}
& \text { "on" Resistance (Ron) } \\
& \text { leakage current (ISOFF, IDOFF, IDON) } \\
& \text { switching speed (ton, toff) } \\
& \text { power supply current (I+, I-) }
\end{aligned}
$$

These parameters are important because the majority of designs require either high accuracy, speed, or low power dissipation.

## ON RESISTANCE

In high accuracy systems, such as data acquisition systems, the designer would be concerned with minimizing errors caused by "on" resistance and leakage currents. An inverting programmable gain amplifier
shown in Figure 1 will help illustrate the need for low on resistance and leakage current in high accuracy systems.


Figure 1 - Inverting Programmable Gain Amplifier

Ideally, the voltage gain of this inverting amplifier would be, $A V=-\left(R_{F} / R_{1}\right)$. But when using a switch to program the gain, its characteristics must be taken into account and the amplifier gain equation must be modified to $A V=-\left(R_{F}+R_{O N} / R_{1}\right)$. The higher the on resistance of the switch, the greater the gain error. Variations in the on resistance of the switch will also effect the gain error.

## LEAKAGE CURRENT

Another source of error occurs in the switch "off" state, where leakage current causes offset voltage errors. In Figure 1, leakage current flowing through the feedback resistor creates an output voltage error equivalent to the expression, $\mathrm{Vo}_{0}=\mathrm{RF} \times \operatorname{IDOFF}$.

## SWITCHING SPEED

A designer concerned with switching times would
obviously be sensitive to the ton and toff specifications. A low value of "on" resistance is also important, since this resistance increases the RC time constants and can slow the circuits overall performance.

## POWER SUPPLY REQUIREMENTS

The last critical parameter would be power consumption. There are certain applications where power supply currents are the primary concern of the designer. Examples would be portable or battery operated equipment.

The majority of switch applications require critical performance in one or more of the areas just discussed. The HI-300 series offers improved performance in each of these areas. The following tables compare the HI-300 series with existing HARRIS switches. Table 1 contains maximum specifications for $\mathrm{T}=125^{\circ} \mathrm{C}$ and Table 2 consists of typical values at $T=25^{\circ} \mathrm{C}$.
$+125^{\circ} \mathrm{C}$ Maximum Specifications

| SWITCH <br> TYPE | RON | I LEAKAGE | I SUPPLY | tON tOFF |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| HI-200 | $125 \Omega$ | 500 nA | 2 mA | 500 ns | 500 ns |
| HI-5040 | $75 \Omega$ | 500 nA | .3 mA | 1000 ns | 500 ns |
| HI-300 | $75 \Omega$ | 100 nA | .1 mA | 300 ns | 250 ns |

Table 1 - Switch Comparisons at $\mathbf{T}=1250 \mathrm{C}$
$+25^{\circ} \mathrm{C}$ Typical Specifications

| SWITCH <br> TYPE | RON | I LEAKAGE | I SUPPLY | tON TOFF |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| HI-200 | $55 \Omega$ | 1 nA | .5 mA | 240 ns | 330 ns |
| HI-5040 | $25 \Omega$ | .8 nA | .3 mA | 370 ns | 280 ns |
| HI-300 | $30 \Omega$ | .1 nA | $.23 \mu \mathrm{~A}$ | 210 ns | 160 ns |

Table 2 - Switch Comparisons at $\mathbf{T}=250 \mathrm{C}$
From these tables it should be clear that the HI-300 series offers improved performance to the designer.

## INSIDE THE HI-300

Figure 2 shows the schematic of the digital input and driver stages of the $\mathrm{HI}-300$. The purpose of this stage is to take the logic level signals and condition them to drive the gates of the FET switch cells.

The HI-300 series has a digital input protection circuit consisting of a $200 \Omega$ series resistor and clamping diodes, D1 and D2, to the supplies.

These diodes will quickly discharge any static charge which might appear at the digital inputs.

The F. E. T. Devices N1 thru N5 and P1 thru P5 form the input buffer and level shifter which establishes the proper voltages to drive the switch cell. N6,N7, P6, and P7 form the output buffers which isolate the level shifter from the capacitive load of the switch cell.


Figure 2 - Partial Schematic


Figure 3 - Schematic
The switch cell shown in Figure 3 is based on the FET devices N1 and P1. The remaining devices, N2 thru P5 serve various functions, such as reducing leakage current, minimizing on resistance variations and minimizing charge injection.

## ADDITIONAL PERFORMANCE CHARACTERISTICS

## (A) SINGLE SUPPLY OPERATION

The HI-300 series has the capability of single supply operation. These switches can operate to a minimum supply of +5 volts, although designers must be aware of the trade off which exists at these levels. The trade off is the performance of the switch will vary as the supply level varies. Examples of these performance variations are increased on resistance and slower switching times. So, a HI-300 series switch with a single five volt supply will have higher on resistance and slower switching speeds then the same device at $\pm 15$ volts or even a single +15 volt supply.

The explanation for these variations can be found in the F.E.T. devices composing the switch cell itself. The variation in on resistance is due to the fact that the channel impedance of the FET is dependent on the gate-source bias. Since the gate voltage is determined by the supply voltage, it can be concluded that the on resistance is a function of the supply voltage.

The fact that the on resistance varies with supply voltage directly relates to the slower switching times. The higher resistance reduces the available current
needed to charge the internal capacitances of the switch. Lower charging current directly relates to the slower switching times.

The explanations, just given, along with the following typical curves of the $\mathrm{HI}-300$ single supply operation, should aid the designer in applying the HI-300 series in single supply applications.

## INPUT SWITCHING THRESHOLD

 VS. POSITIVE SUPPLY VOLTAGE
## HI-300 THRU HI-307



INPUT SWITCHING THRESHOLD VS. POSITIVE SUPPLY VOLTAGE HI-381 THRU HI-390


SWITCHING TIME VS. V+ POSITIVE SUPPLY VOLTAGE


RDS(ON) VS. ANALOG AND POSITIVE SUPPLY VOLTAGE WITH V- = OV


## B) CHARGE INJECTION

The charge injection of a switch is a critical parameter for certain applications, such as small signal switching or sample and hold circuits.

For the case of small signal switching, unwanted switching spikes result from this transferred charge causing system errors. These spikes are created when the transitions of the gate voltage are capacitively coupled to the output through the gate to source and gate to drain capacitances, as shown in Figure 4. The magnitude of these switching spikes will depend on the values of the load and source impedances, the value of the gate voltage and the size of the internal capacitances of the switch.

For the sample and hold circuit, shown in Figure 5, a common problem is sample to hold offset error. It is caused by the same mechanisms discussed for the small signal application, but in this case the charge is transferred to the hold capacitor and an offset voltage is created. The voltage is determined by the following relationship. $\quad V=\mathrm{Q} / \mathrm{CH}$.


Figure 4 - Charge Transfer


Figure 5 - Sample and Hold
Charge injection can create problems in the type of applications just described. A typical curve of the HI-300 series charge injection performance is shown in Figure 6 as an aid to designing in these type of circuits.


Figure 6 - Charge Injection vs. Input Voltage

## APPLICATION HINTS

## A. POWER SUPPLY CONSIDERATIONS

The HI-300 series analog inputs do not feature overvoltage protection. External protection circuitry would be necessary if the switches were subjected to possibly destructive situations.

An example could be an overvoltage condition where the power supplies to the switch go down while an analog input signal is still present. A common misunderstanding is that the switch will be open and block the input signal, when actually the opposite occurs.

If the power supplies go to ground, the input signal will pass through the switch and appear at the outpuit. The explanation for this can be seen in Figure 7, which is a simplified CMOS switch cell. This switch cell consists of two enhancement type field effect transistors, one N -channel and one P -channel. An enhancement type of device is a FET which is normally off without some potential (gate voltage) to turn it on. A P-channel FET requires a negative potential (gate to source voltage) to turn it on an N -channel FET requires a positive potential (gate to source). Contained in the physical structure of the FETS are parasitic transistors which are shown in Figure 7 as diodes from the source and drain to the body potentials of the devices. These diodes or parasitic junctions are normally reversed biased. If
those junctions are forward biased, a fault condition exists where the signal is passed through the parasitic transistor. This is what occurs if the power supplies go to ground. Depending on the polarity of the input signal, either the N or P channel $\operatorname{FET}$ parasitics will be forward biased and the signal passed through the switch.


Figure 7 - Basic CMOS Transmission Gate

Another situation occurs if the power supplies are open circuited, the most positive and negative input signals will provide power to the switch. In this case, the signals being used for power will be passed to the output, but the remaining switches with input signals less than those used for supply will operate properly.

A second overvoltage condition is the case where the input signals exceed the existing power supply levels. Referring to Figure 7, if the input signal exceeds the supply by an amount greater than the breakdown voltage of the parasitic junction, the normally reversed biased junction will become forward biased. These forward biased junctions will pass the input signals to the output and possibly short out the input voltage sources.

The most common form of protection circuit for these types of overvoltage conditions is the resistordiode network at the input of the switch as shown in Figure 8. This circuit protects the device if the supplies go to ground or if the input exceeds the supply. If either of these situations occur, the diodes will be forward biased and a current path to ground will exist. This protects the switch from excessive current levels. The primary purpose of the resistor is to limit the current through the diodes.


Figure 8 - Protection for Each Analog Input
Another advantage of using diode protection is that it prevents the signal from passing to the output. This is a result of the input being clamped to the breakdown voltage of the protection diodes. If this breakdown voltage is less than the threshold voltage (turn on voltage) of the parasitic diodes, the parasitic transistor will remain reversed biased and the signal will not pass through the switch.

The protection network may introduce unwanted error into the circuit in the form of leakage current and increased on resistance. It is recommended that low leakage diodes be used, such as Schottkey diodes. If the switch is looking into a high impedance, such as the input operational amplifier, the error introduces by the increased on resistance will be negligible.

The protection circuit just discussed is not used to prevent the switch from latch up. The HI-300 series switch is constructed using the HARRIS dielectric isolation process and the four layer SCR found in Jl technology does not exist. This circuit is intended to protect the device from high current levels which result from the forward biasing of the parasitic transistors which are inherent in all FETS.

An alternative to protection circuits takes advantage of CMOS technology. Assume an overvoltage condition exists where the input exceeds supply. Rather than use external components to protect the device, it may be possible to shift the supplies in order to accomodate the input signal. An example would be an application with $\pm 15$ volt supplies, but attempting to switch a +18 volt input signal. A possible solution would be to shift the supplies to $\mathrm{V}+=+20 \mathrm{~V}$ and $\mathrm{V}-=-10 \mathrm{~V}$ and now the input signal is within the existing supplies. In some applications the supply voltage can be adjusted in order to pass larger input signals.

## ACKNOWLEDGEMENT

A. Engineering staff of Harris Semiconductor, P.O. Box 883, Melbourne, FL 32901, particularly Frank Cooper, whose useful comments contributed to this publication.

## REFERENCES

(1) Eugene L. Zuch, "Keep track of a sample - hold from mode to mode to locate errors", Electronic Design, Dec 6, 1978.
(2) Don Jones, "CMOS Analog Multiplexers and Switches' Applications Considerations" Harris Application Note 520.
(3) Ernie Thibodeax, "Getting the most out of C-MOS devices for analog switching jobs", Harris Application Note 521.
(4) Hunter, Bill, CMOS DATA BOOK: Tab Books, 1978.

FOR YOUR INFORMATION

By Tarlton Fleming

## INTRODUCTION

This is a collection of guidelines for the design of a data acquisition system. Its purpose is to supplement the more methodical block-by-block discussions available in numerous other papers and application notes. Emphasis in this note is on the less easily quantifiable happenings "between the blocks", rather than a description of the block components and their error contributions. This latter information may be found in the Bibilography under "General".

A data acquisition system is defined to include all the components needed to generate the electrical analogs of various physical variables, transmit these signals to a central location and digitize the information for entry into a digital computer. Among these components are transducers, amplifiers, filters, multiplexers, sample/holds and analog-to-digital converters. The system also includes all signal paths tying these functions together.

Several system architectures will be considered, followed by a general discussion aimed at the designer who must choose hardware for a given application. Topics include:

- Data Acquisition System Architecture
- Signal Conditioning
- Transducers
- Single-Ended vs. Differential Signal Paths
- Low-Level Signals
- Filters
- Programmable Gain Amplifier
- Sampling Rate
- Computer Interface


## DATA ACQUISITION SYSTEM ARCHITECTURE

At present the most widely used DAS configuration is that shown in Fig. 1. It handles a
moderate number of analog channels, feeding into a common multiplexer, programmable gain amplifier (if required), track/hold amplifier and A-D converter.

A more specialized and expensive variation is to place a Track/Hold in each channel as shown in Fig. 2. Switching all channels to HOLD simultaneously produces a "snapshot" view which preserves the phase relation of signals in all channels. This information is important in seismic studies and vibration analyses.

The DAS system of Fig. 3 offers many advantages, but is not yet practical except for slowly changing channel data. Low frequency signals allow dedication of a slow but accurate integrating type A-D converter for each channel. The channel filters often included to reduce aliasing errors and noise are not necessary, since aliasing is not a problem with low bandwidth signals. The integrating converter suppresses wideband noise by averaging it about the instantaneous signal level. Also, the converter's integration period may be chosen to provide almost complete rejection of a specific interference frequency such as 60 Hz . Digital outputs from the converters are then digitally multiplexed.

The system shown in Fig. 3 has an inherent advantage over the other two systems, having eliminated both the track/hold and the analog multiplexer with their many error contributions. The disadvantage, of course, is cost. Fig. 3 would become the system of choice in many more applications, if a significant reduction should occur in the price of suc-cessive-approximation A-D converters.

A small RAM may be added at the converter's output in any of these systems, to buffer the computer and offload its involvement with individual conversions. Timing and control may be arranged to scan all channels repeatedly, and continuously update a RAM location for each channel. The computer is then free to look at a recent reading for any channel, at any time.

Further discussion will center on Fig. 1, both in the single-ended version shown, and in the differential version.


FIGURE 1. Typical Data Acquisition System


FIGURE 2. DAS System For Simultaneous Sampling Of All Channels


FIGURE 3. High Accuracy, Multi-Converter DAS System

## SIGNAL CONDITIONING

Signal conditioning refers to all the operations performed on a transducer signal up to (and including) digitization by the A-D converter. Standard among these operations are multiplexing, programmable gain, and Track/Hold. Others may be added as required:

- Transducer excitation
- Amplification
- Filtering
- Calibratioń
- Linearization
- Voltage to current conversion (4 to 20 mA ; 10 to 50 mA )
- rms to dc conversion
- Logarithmic signal compression
- Common mode rejection

For highest signal-to-noise ratio all signal conditioning should be performed near the transducer, with the exception of common mode rejection and filtering. Filters should be located near the multiplexer input. Besides minimizing alias errors originating in the high end of the transducer's output spectrum, filters suppress wideband noise picked up on signal lines to the transducer.

## TRANSDUCERS

The first item in the signal path of a DAS is the transducer. This device usually transforms energy from one form to another, producing an electrical analog of the physical variables to be monitored or measured. Transducers are based on a variety of physical principles but most produce a voltage as output. Some yield an intermediate variable such as
resistance or capacitance, which is transformed to voltage by an applied electrical excitation (carrier frequency, dc voltage, current source).

Often, several types of transducers are available to sense a given quantity. When selecting a voltage output transducer, remember that a low source resistance is desirable, both to minimize noise and to reduce loading by the next "block" in the signal path. Provision on the transducer for a convenient method of signal calibration will be welcome, once a system is in operation. Also, a center tap on the transducer allows better interface to a balanced line if low level signals are to be transmitted.

Several questions arise at this point:

- Should the signal path be single-ended or differential?
- Should the signal be transmitted at low level ( 100 mV ) or high level?
- What type of conductor should be used for signal transmission?
Answers to these and other questions are covered in the following Sections.


## SINGLE-ENDED VS. DIFFERENTIAL SIGNAL PATHS

Consider the transducer output. A high level signal ( 100 mV to 10 V ) is easier to handle than low level. Is a common mode signal present? If not, is it likely to be acquired as "pickup" during transmission? This is likely if the cable is routed near fluorescent lights, motors or other electrical machinery. If common mode voltage is not expected, then an economical single-ended connection is possible, with a single wire per channel and a common return. (see Fig. 4). High level signals, short distance and controlled conditions will ensure good performance with this arrangement.


FIGURE 4. Single-ended Data Paths
Low level signals require special treatment. Whether high or low level, the presence of common mode voltage calls for a differential signal path. The most widely used solution is an unshielded, twisted pair of wires, good for 1000 feet or so with a bandwidth of 100 KHz . As a minimum then, two wires per channel feed into a differential amplifier or multiplexer, buffered by a full or pseudo-differential amplifier to reject the unwanted common mode voltage (see Fig. 5).


FIGURE 5. Differential Data Paths
For the case in which the transducer output is a low level voltage, the choice is whether to transmit it as is, or to boost the level by adding an amplifier. The amplifier will provide low source impedance as well as gain; two valuable forms of signal conditioning. However, providing power to a remote amplifier can be difficult. Even if a supply is available at the remote site, the voltage between two widely separated commons presents a problem. If the sum of signal plus common mode voltage does not exceed the input range of either the multiplexer or buffer amplifier, Fig. 5 can be used.

A more expensive approach is required for higher common mode voltages. One reliable technique is the "flying capacitor" multiplexer of Fig. 6, using reed relay switches. This works well for thermocouples bonded to machinery and riding on hundreds of volts relative to DAS ground, but in some applications the reed relay's 1 ms response time can be a limitation.


FIGURE 6. "Flying Capacitor" multiplexer using reed relay switches for high CMV signals.

Isolation amplifiers can handle higher voltages and higher bandwidths than the system of Fig. 6. For example, magnetically isolated amplifiers are rated at 2 KV and up with a small signal bandwidth of approximately 2 KHz . One of these per channel is expensive, but in addition to common mode rejection it can solve the problem of supplying power at the remote transducer. Isolation amplifier models are available which include $\pm 15 \mathrm{~V}$ terminals, referenced to the floating front-end of the amplifier. This power can provide transducer excitation and supply an amplifier or other signal conditioning circuitry.

For higher bandwidth data, optically isolated isolation amplifiers are available with $\mathrm{f}-3 \mathrm{~dB}=15 \mathrm{KHz}$ and 2 KV isolation. These amplifiers do not provide the external supply terminals to power transducer circuitry.

## LOW LEVEL SIGNALS

The main concern with signals below 100 mV is that noise, offset voltage, and other aberrations can represent a large percentage error. A shielded, differential signal path is essential for transmitting these signals, especially to maintain a noise level below $50 \mu \mathrm{~V}$ rms.

Most transducer outputs are low level and low bandwidth as well. Since shielding precautions to be described are intended to produce an acceptable signal to noise ratio, filters may not be necessary. Otherwise, active filters with their relatively large dc errors should not be used for low level signals. Passive filters on the other hand, are restricted to two or three poles as a practical limit, which in turn restricts the allowable signal bandwidth for a given accuracy (see the Section titled Filters).

The transmission cable carrying the transducer signal is critical in a low level system. It should be as short as practical and rigidly supported. Signal conductors should be tightly twisted for minimum enclosed area, to guard against pickup of electromagnetic interference, and the twisted pair should be shielded against capacitively coupled (electrostatic) interference. A braided wire shield may be satisfactory, but a lapped foil shield is better since it allows only one tenth as much leakage capacitance to ground per foot.

A key requirement for the transmission cable is that it present a balanced line to sources of noise interference. This means an equal series impedance in each conductor plus an equally distributed impedance from each conductor to ground. The result should be signals equal in magnitude but opposite in phase at any transverse plane. Noise will be coupled inphase to both conductors and rejected as common mode voltage. Again, any such noise will be directly proportional to the source impedance driving the line. An isolation or instrumentation amplifier may be used to terminate the line, providing high input impedance, common-mode rejection, conversion from a differential to single-ended signal path, and a buffer for the ON resistance of the following multiplexer.

Coaxial cable is not suitable for low-level signals because the two conductors (center and shield) are unbalanced. Also, ground loops are produced if the shield is grounded at both ends by standard BNC connectors. If coax must be used, carry the signal on the center conductors of two equallength cables whose shields are terminated only at the transducer end. As a general rule, terminate (ground) the shield at one end only, preferably at the end with greatest noise interference. This is usually the transducer end for both high and low level signals.

Printed circuit traces and short lengths of wire can add substantial error to a signal even after it has traveled hundreds of feet and arrived on a circuit board. Here, the small voltage drops due to current flow through connections of a few milliohms must be considered, especially to meet an accuracy requirement of 12-bits or more.

The table of Fig. 7 is a useful collection of data for calculating the effect of these short connections. (Proximity to a ground plane will lower the values for inductance.)

| WIRE <br> GAGE | EQUIVALENT <br> WIDTH OF <br> P.C. <br> CONDUCTOR <br> (2 OZ. Cu.) | DC <br> RESISTANCE <br> PER FOOT | INDUCTANCE <br> PER FOOT | IMPEDANCE <br> PER FOOT |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| 18 | $0.47^{\prime \prime}$ | $0.0064 \Omega$ | $0.36 \mu \mathrm{H}$ | $0.0064 \Omega$ | $0.0235 \Omega$ |
| 20 | $0.30^{\prime \prime}$ | $0.0102 \Omega 2$ | $0.37 \mu \mathrm{H}$ | $0.0102 \Omega$ | $0.0254 \Omega$ |
| 22 | $0.19^{\prime \prime}$ | $0.0161 \Omega$ | $0.38 \mu \mathrm{H}$ | $0.0161 \Omega 2$ | $0.0288 \Omega$ |
| 24 | $0.12^{\prime \prime}$ | $0.0257 \Omega$ | $0.40 \mu \mathrm{H}$ | $0.0257 \Omega$ | $0.0345 \Omega$ |
| 26 | $0.075^{\prime \prime}$ | $0.041 \Omega \Omega$ | $0.42 \mu \mathrm{H}$ | $0.041 \Omega$ | $0.0488 \Omega 2$ |
| 28 | $0.047^{\prime \prime}$ | $0.066 \Omega 2$ | $0.45 \mu \mathrm{H}$ | $0.066 \Omega 2$ | $0.0718 \Omega 2$ |
| 30 | $0.029^{\prime \prime}$ | $0.105 \Omega$ | $0.49 \mu \mathrm{H}$ | $0.105 \Omega$ | $0.110 \Omega 2$ |
| 32 | $0.018^{\prime \prime}$ | $0.168 \Omega$ | $0.53 \mu \mathrm{H}$ | $0.168 \Omega$ | $0.171 \Omega$ |

FIGURE 7. Impedance of Electrical Connections, $+20^{\circ} \mathrm{C}$

As an example, suppose the ADC in Fig. 1 has 12-bit resolution, and the system accuracy is to be $\pm 1 / 2$ LSB $( \pm 1.2 \mathrm{mV})$. The interface logic might draw 100 mA from the +5 V supply. Flowing through six inches of \#24 wire, this current produces a drop of 1.28 mV ; more than the entire error budget. Obviously, this digital current must not be routed through any portion of the analog ground return network.

## FILTERS

The presampling or anti-aliasing filters shown in Fig. 1 are normally required with high-level signals of significant bandwidth, especially if the signal is to be reconstructed by a digital-to-analog converter after processing. If low level signals require a passive filter, the differential configuration of Fig. 8 preserves some degree of impedance balance on the line.


FIGURE 8. A Passive, Two Pole, Low Pass, Differential Input Filter

A low-pass Butterworth response is best for the channel bandlimiting filter in most data acquisition systems. The Butterworth filter output decreases monotonically with frequency, though this attenuation is very slight within the passband. Other filter types produce ripple in the passband, whose amplitude degrades accuracy unless expensive, high tolerance components are used.

Butterworth is not the most linear phase response, and if signal group delay is critical an ellip-
tic (Bessel) filter should be chosen. Again, however, Butterworth fits most applications. A given number of poles may be had by cascading the two and three pole sections shown in Fig. 9. Either reference under "Filters" in the Bibliography gives a systematic procedure for calculating $R$ and $C$ values in terms of a given cutoff frequency. See the Section on "Sampling Rate" for the poles vs. accuracy requirement.

a. TWO POLE SECTION

b. Three pole section

FIGURE 9. Butterworth Low-Pass Filters

## PROGRAMMABLE GAIN AMPLIFIER (PGA)

Unless the ratio of highest to lowest signals anticipated on any channel is $\leq 2$, some form of programmable gain amplification is desirable between the multiplexer and A-D converter. Without this variable gain block, the MSB's are idled one after another as input level decreases. Although the resolution of an $n$-bit converter remains a constant $\mathrm{FS} / 2^{n}$ by definition, resolution referred to the input level is decreasing (FS = Full Scale).

Considering resolution as referred to the input level, a 12 -bit converter digitizes an input of .06 FS to only 8 bits. The full 12 -bit resolution applies only for $V_{I N} \geq F S / 2$. Therefore to fully utilize the converter, gain should be added as necessary before each conversion, to meet the condition $\mathrm{FS} / 2 \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{FS}$. Then the amount of gain introduced by the PGA is noted by the computer to keep track of the actual input value.

Three other services are performed by the PGA:

1. Buffering: Prevents a loading effect due to the multiplexer's ON resistance.
2. Differential to Single-Ended Conversion: Necessary.for the majority of Track (or Sample)/Holds and A-D converters.
3. Common Mode Rejection (CMR). When connected to the output of a differential multiplexer, the PGA's differential input rejects the common mode voltage accumulated by a signal transmission cable. Fig. 10 shows a subtractor or "pseudo-differential" PGA suitable for wideband signals with low common mode content. In this circuit, CMR is limited by precision of the " $K$ " ratio and variations in the channel source impedance.


FIGURE 10. Subtractor or Pseudo-Differential PGA

Fig. 11 is the full differential PGA, necessary for low-level, high common mode signals. This version offers the highest gain accuracy and for high gain, the best CMR.


FIGURE 11. Full Differential PGA
The PGA normally precedes the Track/Hold, since the PGA would amplify any error introduced by that device. This order must be reversed to implement an auto-range capability, because the signal voltage must be held at the PGA input for the duration of an auto-range subroutine by the computer. Such an algorithm consists of:

- Set PGA gain
- Trigger a conversion
- Note RESULT
- Iterate until (FS/2 $\leq$ RESULT $\leq$ FS)


## SAMPLING RATE

Throughput rate for a DAS may be defined as the maximum number of digital samples per second that it can produce without exceeding its specified limit for accuracy. The system may run at a lower speed to avoid generating redundant and useless data; but if a waveform of significant bandwidth is to be reconstructed from the digital samples, then "the higher the better" is generally the rule for sampling rate.

The required rate is often higher than one would suppose. For example, using the criteria of data bandwidth alone, a very low sample rate is required for the slowly changing voltage outputs from a solar panel. Once per minute for each channel might be enough. With 60 channels though, the rate required is once per second. In addition, one might require a maximum of one second for notice of failure on any channel, boosting the required sample rate to 60 samples per second. In this manner low bandwidth channels may require a high speed DAS, according to the relationship:

System Sample Rate $=($ Highest Channel Rate $)$ X (Number of Channels)

Also, a very high sample rate is required to preserve the high frequency content of a transient event on a single channel. The most commonly encountered requirement though, is a multichannel DAS (see Fig. 1) with a modest bandwidth on each channel. For example, each data source might be an accelerometer with an output ranging through several hundred Hertz.

Notice that the low and high bandwidth signals just described cannot be handled efficiently with the same system. A sample rate high enough for the highest bandwidth channel will oversample the lower bandwidth channels, generating unnecessary data. High and low bandwidth data are best handled by separate multiplexer/converter systems.

Presampling filters are essential to ensure accuracy in the sequence of digital samples representing a given channel. Since the multiplexer is a sampler (as is the Sample/Hold and A-D Converter) this means a separate filter dedicated to each channel preceding the multiplexer. A single filter following the multiplexer would do the job, but its modest response time would form a bottleneck restricting the sample rate. Guidelines are needed then, to relate a given level of accuracy to data bandwidth, filter cutoff frequency, and number of filter poles.

As mentioned earler, a filter limits the error due to alias frequencies by restricting the bandwidth of both signal and noise. Either acting alone or in concert may cause error, since alias frequencies arise in several ways:

1. Overlap of the signal spectrum and the lower sideband associated with the sampling frequency $\mathrm{f}_{\mathrm{s}}$.
2. Overlap of the upper and lower sidebands associated with any two consecutive harmonics of $\mathrm{f}_{\mathrm{s}}$.
3. Overlap of any sideband with wideband noise from the data channel.

A band-reject filter would control case 1, but a low-pass type is needed to handle cases 2 and 3 as well. Again, the Butterworth response is preferred in most applications, but it does offer increasing phase shift and gain error for frequencies approaching the cutoff ( -3 dB ) frequency. This cutoff should be set no higher than necessary for acceptable gain error in the highest signal components. A higher cutoff will only include unnecessary noise bandwidth.

Finally, for a given accuracy specification such as $\pm 1 / 2$ LSB, a tradeoff may be made between the sample rate and number of poles. These poles usually come from the filter, but the number may include any pole(s) inherent in the transducer, provided they occur at an acceptable location relative to the cutoff frequency.

Fig. 12 shows aliasing error due to the signal spectrum alone vs sampling rate for different numbers of poles. The horizontal axis is normalized to Sampling Frequency/Cutoff Frequency. Notice that a 2-pole filter requires a sampling frequency 30 times the filter cutoff frequency, just to obtain $1 \%$ accuracy. For $\pm 1 / 2$ LSB error in a 12 -bit system ( $\pm .01 \%$ ), a 5-pole filter requires sampling at 11 times the cutoff frequency. Remember, Fig. 12 applies only to the signal spectrum. Noise will cause some additional aliasing error.

Clearly, Nyquist's Sampling Theorem is not a practical guide for sampling rate in real applications. Actual (as opposed to hypothetical) filters cannot bandlimit a signal sufficiently to permit the theoretical minimum of two samples per cycle of highest signal frequency.

No. 538

# MONOLITHIC SAMPLE/HOLD COMBINES SPEED AND PRECISION 

By Tarlton Fleming

## INTRODUCTION

A new Sample-Hold amplifier from Harris Semiconductor offers the best combination of speed and accuracy available in a monolithic device. It was developed for moderate to high speed applicationsand particularly as an input for successive-approximation $A / D$ converters which perform a precise conversion in 30 microseconds or less. This secondgeneration design includes a 100pF MOS hold capacitor, and offers a 1.0 microsecond acquisition time along with high accuracy over the commercial and military temperature ranges.

This new product, the HA-5320, can track a signal indefinitely (like an op amp) while in the sample mode. At the instant a digital HOLD command is applied the corresponding signal level is held and maintained at the output. The ratio of sample (track) to hold time is set by the user, according to the duty cycle of his digital control signal.

## COMPARISON WITH EARLIER DESIGN

The HA-5320 retains the versatility of its predecessor, the popular HA-2420. That is, both have the uncommitted differential inputs of an op amp, allowing their Sample-Hold function to be combined with many conventional op amp circuits. Their circuit designs are different, though, producing significant differences in performance. These are best illustrated by describing the new device in contrast with older HA-2420. Table 1 summarizes the electrical characteristics of each, based on a 100 pF hold capacitor.

Both IC's are packaged in a 14 pin DIP and operate on $\pm 15 \mathrm{~V}$ supplies. The hold capacitor connections differ as shown in Figure 1. Otherwise, the pinouts are compatible to this extent: Either device will
operate in an existing HA-2420 socket if pin 6 is grounded, preferably to the system signal ground.

The HA-5320 delivers optimum performance when used as intended - relying on the internal 100 pF hold capacitor alone. At $+75^{\circ} \mathrm{C}$ this capacitor allows only $19 \mu \mathrm{~V}$ of droop in $15 \mu \mathrm{~s}$. The Droop Rate is proportional to Drift Current, which increases with temperature (Figure 3). Droop may be reduced by adding external cpacitance $\mathrm{C}_{\mathrm{H}}$ as shown in Figure 1B. This extra capacitance will reduce the bandwidth (Figure 5) and affect other parameters as shown in Figure 4. Also, a capacitor of value $0.1 \mathrm{C}_{\mathrm{H}}$ should be added at pin 8 to reduce output noise in the Hold mode. Whether operating with additional hold capacitance or not, an HA-5320 offers a considerable improvement in accuracy over the HA-2420. Particularly welcome is the elimination of variation in "pedestal" error with input voltage. Further, the residual pedestal error may be nulled to zero, yielding great accuracy at a given temperature.

Figure 1A. HA-2420 Diagram

Test Conditions: $\mathrm{VPS}_{\mathrm{P}}= \pm 15 \mathrm{~V} ; \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V}$ (Sample);

$$
\mathrm{V}_{\mathrm{AL}}=2.0 \mathrm{~V}(\text { Hold }) ; \mathrm{C}_{\mathrm{H}}=100 \mathrm{pF}
$$

(Room Temp $\mathrm{R}=+25^{\circ} \mathrm{C}$; Full Temp. F is $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

|  |  | HA-5320 |  |  | HA-2420 |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETERS | TEMP. | MIN | TYP | MAX | MIN | TYP | MAX | UNITS |
| Input Characteristics |  |  |  |  |  |  |  |  |
| Offset Voltage | $\begin{gathered} R \\ \mathrm{~F} \end{gathered}$ |  | 0.2 | $\begin{aligned} & 0.5 \\ & 2.0 \end{aligned}$ |  | 2 | 6 | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Bias Current | $\begin{gathered} R \\ \mathrm{~F} \end{gathered}$ |  | 70 | $\begin{aligned} & 200 \\ & 200 \end{aligned}$ |  | 40 | 400 | $\begin{aligned} & \text { nA } \\ & \text { nA } \end{aligned}$ |
| Offset Current | $\begin{gathered} R \\ \mathrm{~F} \end{gathered}$ |  | 30 | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ |  | 10 | 100 | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| Common Mode Range CMRR | $\begin{aligned} & F \\ & R \end{aligned}$ | $\begin{aligned} & \pm 10 \\ & -80 \end{aligned}$ | -90 |  | $\pm 10$ -80 | -90 |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~dB} \end{gathered}$ |
| Transfer Characteristics <br> Large Signal Voltage Gain Feedthrough Attentuation, 100 KHz <br> Gain Bandwidth Product | $\begin{aligned} & \mathrm{R} \\ & \mathrm{~F} \\ & \mathrm{R} \end{aligned}$ | $\left\lvert\, \begin{gathered} 1 \times 10^{6} \\ 76 \end{gathered}\right.$ | $\begin{gathered} 2 \times 10^{6} \\ 80 \\ 2.0 \end{gathered}$ |  |  | $\begin{gathered} 50 K \\ 76 \\ 2.8 \end{gathered}$ |  | $\begin{gathered} \mathrm{V} / \mathrm{V} \\ \mathrm{~dB} \\ \mathrm{MHz} \end{gathered}$ |
| $\begin{aligned} & \frac{\text { Output Characteristics }}{\text { Voltage }} \\ & \text { Current } \\ & \text { Full Power Bandwidth } \end{aligned}$ | F R R | $\begin{aligned} & \pm 10 \\ & \pm 10 \end{aligned}$ | 600 |  | $\pm 10$ $\pm 15$ | 100 |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \mathrm{KHz} \end{gathered}$ |
| Transient Response <br> Rise Time <br> Overshoot <br> Slew Rate | $R$ $R$ $R$ |  | $\begin{gathered} 100 \\ 15 \\ 45 \end{gathered}$ |  | 5 | $\begin{gathered} 50 \\ 25 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 40 \end{aligned}$ | $\begin{gathered} \mathrm{nS} \\ \% \\ \mathrm{~V} / \mathrm{S} \end{gathered}$ |
| Digital Input Characteristics <br> Voltage High ( $\mathrm{VAH}_{\mathrm{AH}}$ ) <br> Voltage Low (VAL) <br> Current (VAL $=0 \mathrm{~V}$ ) <br> Current ( $\mathrm{V}_{\mathrm{AH}}=5 \mathrm{~V}$ ) | F F F F | 2.0 |  | $\begin{gathered} 0.8 \\ -4 \\ 100 \end{gathered}$ | 2.0 |  | 0.8 -800 $20 K$ | $\begin{gathered} V \\ \mathrm{~V} \\ \mu \mathrm{AA} \\ \mathrm{nA} \end{gathered}$ |
| Sample/Hold Characteristics <br> Acquisition Time, to $\pm 0.1 \%$ FS $\pm 0.01 \%$ FS <br> Aperture Time <br> Effective Aperture Delay Time <br> Aperture Uncertainty <br> Drift Current <br> Pedestal Error | $\begin{aligned} & R \\ & R \\ & R \\ & R \\ & R \\ & R \\ & R \\ & F \\ & R \end{aligned}$ |  | $\begin{gathered} 0.8 \\ 1.0 \\ 25 \\ -25 \\ 0.25 \\ 8 \\ 1.7 \\ 1.0 \end{gathered}$ |  |  | $\begin{gathered} 2.5 \\ 3 \\ 30 \\ 30 \\ 5 \\ 5 \\ 0.5 \\ 9 \end{gathered}$ | $\begin{aligned} & 50 \\ & 4.0 \end{aligned}$ | $\begin{gathered} \mu \mathrm{S} \\ \mu \mathrm{~S} \\ \mathrm{~ns} \\ \mathrm{~ns} \\ \mathrm{~ns} \\ \mathrm{pA} \\ \mathrm{nA} \\ \mathrm{mV} \end{gathered}$ |
| Power Supply Characteristics <br> Positive Voltage <br> Negative Voltage <br> Positive Current <br> Negative Current <br> PSRR | $\begin{aligned} & F \\ & F \\ & R \\ & R \\ & F \end{aligned}$ | $\begin{array}{r} 14.5 \\ -14.5 \\ \\ -65 \end{array}$ | $\begin{gathered} 15 \\ -15 \\ 11 \\ -11 \\ -75 \end{gathered}$ | $\begin{gathered} 16 \\ -16 \\ 13 \\ -13 \end{gathered}$ | -80 | $\begin{array}{r} 15 \\ -15 \\ 8.5 \\ -8.5 \\ -90 \end{array}$ | $\begin{array}{\|c\|} 12.5 \\ -12.5 \end{array}$ | $\begin{gathered} V \\ V \\ m A \\ m A \\ d B \end{gathered}$ |

Table 1. Electrical Characteristics HA-5320 vs. HA-2420.


Figure 1B. HA-5320 Diagram

## UNDERSTANDING PEDESTAL ERROR

When a $\mathrm{S} / \mathrm{H}$ amplifier is switched from Sample to Hold, its output voltage rarely matches the ideal value one would expect from a perfect device. Instead, it differs by a small $\Delta \mathrm{V}$ of a few millivolts, even with a DC input applied. Called "Sample to hold offset" or "pedestal", this error has a predictable polarity and magnitude for given conditions.

In general, this error is affected by magnitude of the input voltage, magnitude of the digital control level $\mathrm{V}_{\mathrm{AH}}$, rise time of the logic transition, size of the hold capacitor and temperature. Most troublesome of these is the variation of pedestal with input voltage, and this effect has been completely eliminated in the HA-5320.

Pedestal error is caused by the injection of charge onto the hold capacitor from a digital input, through small values of parasitic capacitance. Injection can come directly from the $S / H$ control input or from the internal switch action. In Figure 1A and1B, the capacitance of a base-collector junction in the switching circuit is represented as Cp , which varies with base-collector voltage for the transistor. That voltage is constant for the HA-5320, since Cp connects to a virtual ground. Therefore, charge injection and the resulting pedestal error are not affected by changes in VIN. (For the HA-2420 in Figure 1A, Cp varies with $\mathrm{V}_{\mathrm{IN}}$ and produces a varying pedestal.)

Another source of injected charge is the S/H control signal. This coupling is virtually zero within the HA-5320 chip, but a packaged unit exhibits about one millivolt change in pedestal per volt change in TTL level. However, compensation in the chip has been adjusted for zero pedestal at the nominal TTL level of 3.5V.

## NULL THE PEDESTAL

This may be accomplished by introducing an equal and opposite voltage at the output, using the Offset Adjust terminals as shown in Figure 2. Since pedestal error does not change with $V_{I N}$, it may be treated
as a simple offset. Use of the Offset Adjust shifts the pedestal error to the Sample Mode though, which may cause problems in a few applications.


Figure 2. Signal Processing System
For these, one may make use of the relation between pedestal magnitude and the digital input level.

As mentioned earlier, the pedestal changes about one mV per volt of change in the digital " 1 " level, or $\mathrm{V}_{\mathrm{AH}}$. For small systems simply adjust $\mathrm{V}_{\mathrm{AH}}$ until the pedestal is eliminated. In larger systems, the same adjustment may be made locally:


## UNDERSTANDING DROOP ERROR

"Droop" is a change in output voltage vs. time while in the hold mode, caused by a flow of leakage current from the hold capacitor. For the HA-5320, this change is quite linear with time. The leakage current includes "off" leakage from the bipolar switch and bias current into the inverting input of the output integrator. The switch output consists of the joined collectors of two "off" transistors, NPN and PNP. These are tied to a JFET gate at the integrator input, so the hold capacitor looks at three leakage components, each of which doubles every $10^{\circ} \mathrm{C}$. Ideally, these sum to zero and maintain a net zero leakage into the hold capacitor with changes in temperature. Effort has been made to achieve this. The JFET also produces less output noise than does the MOSFET used in the HA-2420.

An externally-supplied hold capacitor may provide other avenues for leakage current, but of course the HA-5320 does not require an external capacitor. Its 100 pF internal hold capacitor is a guaranteed and factory-tested component. This eliminates the uncertainty associated with a user supplied com-
ponent, and also eliminates the selection, purchase, stocking, test and assembly of high quality hold capacitors.

The typical leakage (called "drift") current varies with temperature as shown in Figure 3. Then, droop error is directly related to drift current by the relation

$$
\mathrm{V}_{\text {DROOP }}=\frac{\text { IDRIFT } \Delta \mathrm{tH}}{\mathrm{C}_{\mathrm{H}}}
$$

where $\mathrm{t}_{\mathrm{H}}$ is time in the hold mode. Using $\mathrm{CH}_{\mathrm{H}}=100 \mathrm{pF}$ and $\Delta t_{\mathrm{H}}=25 \mu \mathrm{~s}$, typical droop error may be calculated for a given temperature:

$$
\text { VDROOP }=\begin{array}{r}
1.25 \mu \mathrm{~V} @+25^{\circ} \mathrm{C} \\
23.0 \mu \mathrm{~V} @+75^{\circ} \mathrm{C} \\
425.0 \mu \mathrm{~V} @+125^{\circ} \mathrm{C}
\end{array}
$$

This shows a typical droop error of less than $1 / 5$ LSB in 12 bits at $+125^{\circ} \mathrm{C}$, for one of the major applications targeted for this device (input to a successive-approximation A/D converter with $25 \mu$ s conversion time.)


Figure 3. Hold Mode Drift Current v.s. Temperature


Figure 4. Typical Sample-and-Hold Performance v.s. Hold Capacitance


Figure 5. Open Loop Gain and Phase Response

## OUTPUT CURRENT

Up to $\pm 20 \mathrm{~mA}$ may flow without damage, but the guaranteed limit for normal operation is $\pm 10 \mathrm{~mA}$. The design does not include short circuit protection; consequently output impedance remains low with increasing frequency. This is an advantage in Figure 2, where the S/H output sees step changes in load current as a conversion proceeds. The HA-5320 is able to absorb these current changes with only a small and brief ( $5 \mathrm{mV}, 100 \mathrm{nS}$ ) perturbation in its output voltage. A higher output impedance would extend this transient toward the moment of decision by the converter's comparator, producing a degradation in digital output accuracy.

With power applied, avoid a momentary short of the HA-5320 output to any fixed potential such as ground or either supply.

## SIGNAL PROCESSING CONSIDERATIONS

An analog signal may be digitized by a Sample/HoldAD converter system such as the one shown in Figure 2. If required, the analog signal may then be reconstructed from that sequence of digital samples, using a D/A converter. One might ask, how does the sample/hold alone constrain this sampling process? That is, how high a frequency can be digitized to a given level of accuracy?

The HA-5320 imposes three types of limit on the highest signal frequency applied at its input. First, the analog channel in the Sample mode has a 2 MHz small signal BW, and a 600 KHz Full Power BW (20 Vpp input). Next, Aperture Uncertainty Time contributes a trade-off between accuracy and frequency. Finally, Acquisition Time places a ceiling on the maximum sample rate obtainable with a given $A / D$ converter, according to:

$$
\operatorname{MAXSR}=\frac{1}{\mathrm{tACQ}+\mathrm{tCONV}}
$$

where tCONV is the A/D converter's conversion time. (Input frequency must not exceed one half the Sample rate, unless the application is tolerant of "alias" errors).

For example, the typical HA-5320 Acquisition Time for a 10 V step is:

| Temp | $\begin{array}{c}\text { Acquisition } \\ \pm 0.1 \%\end{array}$ |  |
| :--- | :---: | :---: | \(\left.\begin{array}{rl}Time, \mathrm{t} ACQ <br>

\pm 0.01 \%\end{array}\right]\)

Thus a $25 \mu$ s converter could generate approximately $(1 \mu \mathrm{~s}+25 \mu \mathrm{~s})-1=38,460$ samples per second, allowing input frequencies as high as 19.23 KHz under ideal conditions (a low noise signal source with abrupt bandlimiting).

In most applications though, a low pass "antialiasing" filter is required to bandlimit the HA-5320 input. This filter controls "alias" error by reducing the amplitude of all signals and noise at andabove the,Nyquist frequency (SR/2). A given accuracy requirement translates to a minimum attenuation at the Nyquist frequency, which is accomplished by increasing the sample rate and/or the filter complexity(\#poles). Twelve bit ( $\pm 1 / 2$ LSB) accuracy for example, calls for a 5 pole filter and sampling at 11 X the highest signal frequency of interest. Using 38.46 KHz for Sample Rate, this limits the input frequency to 3500 Hz (SR/11). If this seems low, bear in mind that 12 bits $\pm 1 / 2$ LSB is a tight specification.

The HA-5320's Aperture Uncertainty Time also imposes a limit on input frequency, independent of that due to filter poles and sample rate. The relation is

$$
\mathrm{f}_{\max }=\frac{1}{2 \mathrm{n}+1 \pi \mathrm{t}_{\mathrm{AU}}}
$$

where $t_{A U}$ is the aperture uncertainty and $f_{\text {max }}$ is the highest frequency that can be sampled to $\pm 1 / 2$ LSB accuracy at $n$-bit resolution. Typical $t_{A U}$ is 270ps for the HA-5320, leading to 143.9 KHz for $f_{\text {max }}$ at 12 bits. That makes the HA-5320 compatible with some of the fastest 12 bit converters available today. Also, since $f_{\text {max }}$ increases for lower resolution, the frequency limit based on aliasing will be encountered first in nearly all applications.

Another parameter of concern is feedthrough. After sampling a signal and holding it, how much of that signal will couple to the output and appear superimposed on the DC level there? At 100 KHz , the answer is 1 mVpp at the output, due to 10 Vpp at the input. At 10 KHz , the feedthrough is still -80 dB indicating the coupling path is resistive over this range.

At lower frequencies, the feedthrough is less (better) than this, since the HA-5320 is designed for relatively short hold periods. For example, the 3500 Hz limit mentioned above for a $12 \mathrm{bit}, 25 \mu \mathrm{~s}$ converter requires $285 \mu \mathrm{~s}$ to complete one cycle. The HA-5320 will see only a small fraction of this input cycle during each hold period.

## OP AMP PROPERTIES

Both the HA-5320 and HA-2420 behave like op amps in the sample mode, and may be treated as suchthat is, external feedback may be connected to form filters, integrators, inverting and non-inverting amplifiers with gain, etc. This versatility is in contrast to many other designs in which the inverting input is internally connected, committing the device to the noninverting unity gain configuration.

Referring to Figure 1, it may be noted that the HA-5320 is even more like an op amp that the HA-2420. Where the HA-2420 input stage is a voltage amplifier (actually an op amp by itself), the HA-5320 input stage is a transconductance amplifier, producing an output current $g_{m}$ VIN. Also, the HA-5320 output stage is an integrator, analogous to the 2nd stage of a classical op amp. The hold capacitor corresponds to the op amp's compensation capacitor, through here the analogy falters. Like the op amp though, closed loop gainbandwidth product for the HA-5320 may be predicted from the expression $\mathrm{gm} / \mathrm{C}_{\mathrm{H}}$.

Fabrication of the HA-5320 features the Harris high frequency dielectric isolation (DI) process, with front-diffused collectors and P-channel JFET's. This approach has yielded DC input characteristics which compare well with those of premium monolithic op amps. Typical Offset Voltage is $200 \mu \mathrm{~V}$ at $+25^{\circ} \mathrm{C}$ and only 2 mV at +1250 . Offset Current is guaranteed less than 100 nA at $+125^{\circ} \mathrm{C}$, or half the value of Bias Current at that temperature. Common Mode Rejection is guaranteed 80 dB minimum over the $\pm 10 \mathrm{~V}$ range, with 90 dB typical.

The HA-5320 is very stable in the noninverting unity gain connection. Typical phase margin is 600 at an open loop unity gain frequency of about 2 MHz .

As mentioned earlier, the addition of external hold capacitance has a direct affect on bandwidth. For example, adding 1000 pF increases $\mathrm{CH}_{\mathrm{H}}$ from 100 pF to 1100 pF . As a result, the 2 MHz unity gain bandwidth shrinks to $(100 / 1100) 2 \mathrm{MHz}=182 \mathrm{KHz}$. This means more time must be allowed for acquisition for a new sample, but not in the same ratio: Acquisition Time to $.01 \%$ increases from $1.0 \mu \mathrm{~s}$ to only $8.7 \mu \mathrm{~s}$.

Figure 6 shows the response to a 10 volt step in the sample mode. The asymmetry from rise to fall time for slew rate and overshoot is common to all units.

Figure 7 shows some Sample/Hold characteristics for a small signal ( 10 mVpp ) input. The Sample to Hold settling time is less than 200ns-higher gain and sweep speed resolve this to about 160 ns . Notice
the final overshoot is less than $.01 \%$ (one millivolt). This response is the same for any signal level. Also, slew rate is proportional to the magnitude of an input step, yielding a fairly constant value for slewing time, regardless of the distance slewed. This produces about one microsecond of acquisition time for any step change exceeding small signal conditions. For the small signal input of Figure 7, however, acquistion time is about 400ns (no slewing).


Figure 6. Step Response


Figure 7. Small Signal Transient Response

## APPLICATIONS

## A/D CONVERTER INPUT

An important application has been presented in Figure 2, in which the HA-5320 serves to reduce the aperture time of an A/D converter. More directly, the Sample/Hold "freezes" an instantaneous value of VIN and holds it constant during the analog to digital conversion. In Table 2, $\mathrm{f}_{\max }$ without a Sample/ Hold is relatively low, since aperture time equals the HI-5712 conversion time. Adding the HA-5320 substitues a much smaller aperture, which could allow an input frequency over 100 KHz , but a lower limit is imposed by alias error effects. This limit depends on various conditions in the application, so the values listed for $\mathrm{f}_{\text {max }}$ (using the HA-5320) are only representative.

| REQUIRED | HI-5712 <br> CONVERSION <br> TIME, MAX. | fMAX (Vin) <br> WITHOUT <br> SAMPLE/HOLD | MAXIMUM <br> SAMPLING <br> RATE | fMAX (Vin) | Min. \#POLES, <br> ANTI-ALIASING <br> FILTER |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $7 \mu \mathrm{~S}$ | 88.8 Hz | 111 KHz | 24.8 KHz | 8 |
| 10 BITS $\pm 1 / 2 \mathrm{LSB}$ | $8.5 \mu \mathrm{~S}$ | 18.3 Hz | 95 KHz | 6.2 KHz | 3 |
| 12 BITS $\pm 1 / 2 \mathrm{LSB}$ | $10 \mu \mathrm{~S}$ | 3.9 Hz | 83 KHz | 1.5 KHz | 3 |

Table 2. Accuracy v.s. Maximum Input Frequency $f_{\text {max }}$

## AUTO-ZERO CIRCUIT

A Sample/Hold may be used to form a simple but effective auto-zero loop. In Figure 8, an HA-5320 is used to mainte : zero calibration for 7 channels of data.

The HI-5900 is a DAS subsystem which includes an 8 channel differential multiplexer, programmable gain amplifier and output sample/hold (the HA2420). By dedicating channel 8 as the ground reference, a zero correction is accomplished whenever channel 8 is addressed. This must be done often enough to avoid the affects of droop error, and also following each change of PGA gain. The $10 \mathrm{~K} / 10 \Omega$ divider reduces the percentage effect of droop error by causing the Sample/Hold to store 1000X the actual correction value.


Figure 8. Auto-Zero Circuit

## PEAK DETECTOR

An analog signal requires about 100 ns to propagate through the HA-5320. For time varying signals, this assures a voltage difference between input and output. Also, the voltage changes polarity when the signal slope changes polarity (passes a peak). This behavior makes possible a Sample-Hold peak detector, by adding a comparator to detect the polarity changes.

In Figure 9 the exclusive NOR gate allows a reset function which forces the HA-5320 to the sample


Figure 9. Positive Peak Detector
mode. The connections shown detect positive peaks; the comparator inputs may be reversed to detect negative peaks. Also, offset must be introduced to provide enough step in voltage to trip the comparator after passing a peak.

This circuit works well from below 100 Hz up to the frequency at which slew rate limiting occurs. It captures the amplitude of voltage pulses, provided the pulse duration is sufficient for slewing to the top of the pulse.

The author wishes to thank design engineer Paul Hernandez and senior technician Roger O'Brien for their technical support.

# A MONOLITHIC 16-BIT D/A CONVERTER 

By Tarlton Fleming

## INTRODUCTION

Close attention to second order error sources has produced a 16 bit monolithic current-output DAC whose performance over temperature surpasses all similar products available at this time. The HIDAC 16 B is a dielectrically-isolated, bipolar device offering typical differential and integral nonlinearities of $+1 / 2$ LSB, $+3 / 4$ LSB respectively at room temperature, increasing to double those limits (maximum) at $+75^{\circ} \mathrm{C}$. Current mode settling time is $1 \mu \mathrm{~s}$ to $\pm .003 \%$ FSR. It carries forward a tradition among monolithic electronic components, in performing a function both at lower cost and with smaller size than most of its predecessors.

The prospect of an emerging market for digital audio equipment is driving the development of high-resolution converters within many semiconductor companies. All are anticipating a need for D/A converters in high volume, whose technical requirements are already well established (14 bit resolution and accuracy, monotonic from $0^{0}$ to $700,1-2 \mu \mathrm{~s}$ settling time). Also, the aggressively low selling price of audio playback units dictates a monolithic IC component as the most promising solution.

HARRIS offering in this area was first announced at the 1982 International Solid State Circuits Conference in San Francisco. Called the HI-DAC16, its architecture is an extension of the earlier 12 bit HI-562, but with several significant innovations in circuit design and layout topology. The current result is solid performance at 15 bits. A sixteen bit accurate device is also under development. Since this performance exceeds the present requirements for playback of digital audio, the HI -DAC16 has targeted the markets for high resolution process control and precision instrumentation. It also promises a lower cost alternative for industrial weighing systems, automatic test equipment and high performance vector graphics, as well as digital audio. Performance is specified in Table 1 for the B and C grade units, which were introduced in March.

| PARAMETER | MODEL |  |
| :---: | :---: | :---: |
|  | HI-DAC16B | HI-DAC16C |
| Resolution | 16 Bits | * |
| $\begin{aligned} & \text { Unipolar Offset @ } 25^{\circ} \mathrm{C} \\ & 0^{\circ}=755^{\circ} \mathrm{C} \end{aligned}$ | $\pm .002 \%$ FSR <br> $\pm .5 \mathrm{ppm}$ of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ | * |
| $\begin{aligned} & \text { Integral Nonlinearity @ } 25^{\circ} \mathrm{C} \\ & 0^{\circ}-75^{\circ} \mathrm{C} \end{aligned}$ | $\begin{gathered} \pm .0023 \% \text { FSR } \\ \pm .0045 \% \text { FSR, Max } \end{gathered}$ | $\begin{gathered} \pm .0045 \% \text { FSR } \\ \pm .009 \% \text { FSR, Max } \end{gathered}$ |
| Differential Nonlinearity $0^{\circ}-75^{\circ} \mathrm{C}$ | $\begin{gathered} \pm .0015 \% \text { FSR } \\ \pm .003 \% \text { FSR, Max } \end{gathered}$ | $\begin{gathered} \pm .003 \% \text { FSR } \\ \pm .006 \% \text { FSR, Max } \end{gathered}$ |
| Reference Input |  |  |
| Voltage | 10 V | * |
| Resistance | $10 \mathrm{~K} \Omega$ | * |
| Output |  |  |
| Resistance | $2.5 \mathrm{~K} \Omega$ | * |
| Capacitance | 10pf | * |
| Settling Time <br> (Full Scale Transition) | $1 \mu \mathrm{sec}$ | * |
| Current Settling to ${ }^{+} .003 \%$ |  |  |
| Noise at Output |  |  |
| RMS +10.1 Hz to 5 MHz | 1/5 LSB | * |
| Power Supply Sensitivities | 951 |  |
| Gain | 85 db or $.8 \mathrm{ppm} / \%$ | * |
| Differential Nonlinearity | 95 db or .3ppm/\% | * |
| Power Dissipation | 465 mW | * |

Table 1

To appreciate the challenge posed by a 16 bit converter, consider that an LSB is only $153 \mu \mathrm{~V}$, based on a 10 V full scale voltage output. Similarly for current outputs, the nominal 2 mA full scale sets an LSB at only 30.5 nanoamps. One must be very careful in handling these small increments of signal to avoid losing them among the offsets, noise and bias currents normally present in a system application.

For example, the analog ground connection to a conventional switched current source DAC contains code-dependent currents varying from zero to 2 mA or more. Flowing through 6 inches of a typical 40 mil wide printed circuit trace, these currents produce an IR drop of 66 micro volts - nearly $1 / 2$ LSB in a 16 bit system.

The HI-DAC16 eliminates this problem by supplying the ground current from within the chip. This allows its analog ground terminal to sense the system ground at any reasonable distance, without an IR drop.


Figure 1.
Photomicrograph of the HI-DAC16. Digital-to-Analog Converter circuit combines dielectrically isolated bipolar technology with nichrome thinfilm resistors.


## BASIC FACTS

The $\mathrm{HI}-\mathrm{DAC} 16$ operates on $\pm 15 \mathrm{~V}$, with 456 mW typical power dissipation. Package is a 40 pin side braze DIP. The 16 digital inputs accept a TTL compatible Straight Binary code word, and the nominal full scale current output is 2 mA . An external +10 V reference must be supplied. See Figures 1 and 2 for the chip layout and location of functions.

As shown in Figure 3, an onboard thin-film resistor provides a one-half scale offset for the bipolar ranges. Two more span resistors provide feedback around
an external op amp to establish any of the standard ranges of output voltage: $+5 \mathrm{~V},+10 \mathrm{~V}, \pm 2.5 \mathrm{~V}, \pm 5 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$.

To minimize offset error due to the op amp's input bias currents, each amplifier input should see the same source resistance. An additional onboard resistor network may be connected to the amplifier's noninverting input to provide this matching for three of the five output ranges.


Figure 3.
Simplified Functional Diagram of the HI-DAC16. Details of the ground current cancellation circuit are in Figure 4.

## A LOOK AT DESIGN DETAILS

Internal cancellation of ground current is one of the HI-DAC16's most significant improvements. It simplifies application of the device by reducing current in the analog ground terminal nearly to zero. DC offset voltage between the package and system ground is eliminated, and dynamic code-dependent current variations are contained within the chip.

Refer to Figure 4. The chip includes two identical thin film R-2R ladders, deposited with physical symmetry about a common analog ground bus. The main ladder generates output current $\mathrm{I}_{\mathrm{O}}$ for the lower 13 bits.

The auxiliary ladder is driven by a complement of the DAC's input code, so the two ladders together draw a constant 3mA from the internal analog ground regardless of input code. (The auxiliary ladder generates a complementary current $\overline{I_{\mathrm{O}}}$ which is dumped into the non-critical power ground.) The nominal three milliamps is supplied internally from the positive power supply, via a current mirror driven by a 0.5 mA current source. Net current through the external analog ground is zero. Further, this null condition is maintained with variations in temperature and reference voltage, since the current source is driven by the control amplifier.

To accomplish binary weighting of the sixteen bit currents, identical current cells are employed, each with a $250 \mu \mathrm{~A}$ sink and a differential transistor pair used as a two position bipolar switch. For the three MSB's, cell currents are switched either to lo or power ground. For the remaining 13 bits, binary currents are obtained from an R-2R ladder.

Four cells are switched in tandem for the MSB; two for bit 2 and one for bit 3 . In all, 20 cells mirror current from a set of four reference cells, with all 24 driven by an onboard control amplifier and the reference voltage. The resulting transfer function is:
$I_{0}=\frac{V_{\text {REF }}}{4 \text { ReF }_{\text {REF }}}\left(4 B_{1}+2 B_{2}+B_{3}+\frac{B_{4}}{2}+\frac{B_{5}}{4}+\frac{B_{6}}{8}+\ldots \ldots+\frac{B_{16}}{213}\right)$
. . . . where $\mathrm{B}_{1}$ through $\mathrm{B}_{16}$ are logical values for the sixteen digital inputs, ie. either " 1 " or " 0 ".


Figure 4.
Ground Current Cancellation. The auxiliary ladder adds complementary current to Analog Ground, to eliminate variations due to input code changes. The resulting DC current is then supplied internally from $\mathrm{V}_{\mathrm{CC}}$.

Several measures have been taken to counteract the linearity errors produced by any slight mismatch in cell currents or non-ideal tracking of the composite reference cell. First, the four reference calls are physically positioned among the cells of the first three MSB's in a pattern which minimizes tracking errors. Although close matching is assured by the control of process parameters and the careful matching of resistor and transistor geometries, small errors arise due to thermal gradients and IR drops in the negative supply bus. This bus is configured as a tree rather than a single wide conductor, to minimize the impact of IR drops and their change with temperature. Further, cell matching is enhanced by operation of all cells at the same current, which establishes a uniform power dissipation across the cell array.
"Superposition error" is another aberration in the transfer function of D/A converters, in which the voltage output for a given code does not exactly agree with the sum of those bits if they are turned on one at a time. Small IR drops in the ground line can cause this; as can a slight change in value of the onboard span resistor. Small changes are produced by self heating due to the flow of feedback current from the op amp. This effect is nonlinear with current and may be calibrated to zero at full scale, yielding a maximum error for outputs near 0.6 of full scale.

In the HI-DAC16, however, superposition error is hardly measureable. Ground current has been cancelled, eliminating that error component. To minimize the effect of self heating, the reference resistor is located between the two span resistors to provide a tight thermal coupling among the three. The ratio of reference to span value is only $2: 1$, using identical geometries, so a temperature change in either span quickly produces a similar effect in the reference resistor. However, a change in the reference produces an opposite effect on the output. The net effect is a first order cancellation of superposition error.

## settling time - a challenging

## MEASUREMENT

This measurement is routine at 8 bit resolution and challenging at 12 bits, but at 14 bits it pushes the limit of currently available techniques. As mentioned earlier, typical full scale settling for the HI-DAC16's current output is one microsecond (to $\pm 0.003 \%$ of full scale which is $\pm 1 / 2$ LSB at 14 bits). Although the time interval is only moderately fast, it is difficult to measure the $\pm 1 / 2 \mathrm{LSB}$ window at high resolution.

The method in use at Harris Analog Division sim-
ulates the conditions seen by a DAC when used in a successive approximation $A / D$ converter. A strobed comparator (The HA-4950) is used to sense the DAC output with respect to a $\pm 1 / 2$ LSB window about the final settled value. At 14 bits, the comparator operates reliably (HI-DAC16 provides $203 \mu \mathrm{~V}$ for the LSB in this setup) but at higher resolution the smaller LSB doesn't provide enough overdrive. These measurements will require either a better comparator or a different test method.

For the voltage output case, the LSB is large enough at a given resolution to ease the problem. Also, the settling time is longer. If the amplifier settles in $t_{a}$, the DAC in $t_{d}$ and the measured value for the combination is $t_{m}$, then $t_{d}=\sqrt{t_{m}{ }^{2},-t_{a}{ }^{2}}$, provided the amplifier has a single pole response.

## VOLTAGE OUTPUT - ANY OLD OP AMP WON'T DO



Figure 5.
Composite amplifier provides fast, accurate conversion of output current to voltage.

The HI-DAC16 imposes strenuous demands on its output current-to-voltage amplifier. Amplifier offset voltage adds error to its voltage output; input bias current adds error to the DAC output current; and finite open loop gain introduces gain error. These errors can be compensated by the calibration of offset and gain, but some error will reappear as temperature varies. A precision op amp like the HA-5130 contributes so little DC error that no calibration is required in most cases. It's not fast enough though, for high rates of update at the DAC input. HA-5130 settlirg time is rated $11 \mu \mathrm{~s}$, just to settle within $\pm 0 . \%$ (for a 10 V step, slewing at $0.8 \mathrm{~V} / \mu \mathrm{s})$.

Other op amps with different compromises in speed and accuracy may be chosen, but no single monolithic op amp can meet all these requirements:

| Input Bias Current | 3 nA |
| :--- | ---: |
| Input Offset Voltage | $15 \mu \mathrm{~V}$ |
| Large Signal Voltage Gain | $10^{6}$ |
| Settling Time to $\pm 0.003 \%$ | $2 \mu \mathrm{~s}$ |

Unity Gain Stable

However, a composite based on two monolithic op amps can offer that performance at reasonable cost. The basic connections are shown in Figure 5.

In this arrangement the HA-5130 contributes low input bias current, low offset voltage and high open loop gain, while the HA-2540 contributes high slew rate, wide bandwidth and fast settling. The JFET buffers the HA-2540's input bias current, and CFB may be selected to optimize settling time.

## DATA BUS INTERFACE

In general, a D/A converter is more readily connected to a digital data bus than its counterpart, the A/D converter. The interface is especially straightforward if the DAC input and data bus have the same width (in number of bits).

Figure 6 for example, shows the HI-DAC16 providing an analog output from the 16 bit data bus of an 8086 system. The DAC is updated with every coincidence of the $M / \overline{I O}$ and $\overline{W R}$ signals and a proper address. Low Power Schottky TTL latches are recommended for minimal time skew in the arrival of individual bit signals. This in turn, minimizes glitch energy in the DAC output during code changes.

Interfacing the HI-DAC16 to an 8 bit data bus simply requires the microprocessor to write two consecutive bytes to the DAC input. Unless some form of double buffering is employed, however, the DAC output will assume an unwanted intermediate state during the interval between application of the first byte and arrival of the second. This problem is eliminated in Figure 7 with a few additional ICs.

In Figure 7, the HI-DAC16 is connected to a generalized 8 bit system. The Address Decode Logic produces exclusive low states on $\mathrm{Q}_{1}$, then on $\mathrm{Q}_{2}$, for two consecutive addresses. These two decoded address signals are gated with "Address Valid" and "Write" from the microprocessor to produce clock inputs for the latches. As a result, the first (and least significant) byte is latched into FF1, then both bytes are fed to the DAC input simultaneously via FF2 and FF3.

The programmable interface devices available in most microprocessor component families are not "double-buffered" and so offer little advantage for interface to the HI-DAC16. The circuits of Figures 6 and 7 are more direct and less expensive. Also, digital feedthrough to the DAC's analog output can be a problem when interface circuitry is included on the DAC chip. For the HI-DAC16, external gates and latches provide a barrier to shut out this digital noise from the microprocessor.

The author wishes to thank design engineer, Tom Guy, for technical advice in support of this article.


Figure 6.
Interface for a 16 bit DAC and 16 bit data bus ( 8086 system, minimum mode): New data is latched to the DAC input following a simultaneous low on each input to the NAND gate. The latches are strobed when $\overline{W R}$ returns high.


Figure 7.
An 8 bit data bus feeds a 16 bit DAC through this simple interface. The address for the least significant byte produces $\mathbf{Q}_{1}$. Coincidence of $\mathbf{Q}_{1}$, ADDRESS VALID and WR Clocks this first byte into FF1. Similarly, the second byte produces $\mathbf{Q}_{\mathbf{2}}$ which results in a strobe to FF2 and FF3, applying both bytes to the DAC input simultaneously.

# HA-5170 PRECISION LOW NOISE JFET INPUT OPERATIONAL AMPLIFIER 

By J. S. Prentice and R. W. Leath

## INTRODUCTION

The HA-5170 is a precision, JFET input, operational amplifier which features low noise ( $12 \mu \mathrm{~V} /$ $\sqrt{\mathrm{Hz}}$ at 1 KHz$)$, low offset voltage $(100 \mu \mathrm{~V})$, low offset voltage drift ( $3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ ) , and low bias currents (20pA). Complementing these excellent input characteristics are dynamic performance characteristics never before available from precision operational amplifiers. An $8 \mathrm{~V} / \mu$ s slew rate, 5 MHz bandwidth and fast settling times less than $1.5 \mu \mathrm{~s}$ (settling to $0.01 \%$ ) make the HA- 5170 well suited for fast, precision A/D OR D/A converter designs, precision sample and holds, precision integrators, or transducer signal amplifier designs.

## INSIDE THE HA-5170

The Harris technology has two important advantages. First, a unique ion implant process produces JFET's with excellent matching and low 1/f noise. Second, the JFET's are in their own dielectrically isolated islands which completely eliminates the largest gate current component - the island to substrate leakage.

The HA-5170 has two voltage gain stages. The first consists of a differential JFET pair with resistor loads which develops a gain of 10 . The second is a complete bipolar op amp with a gain of 30 K . The absence of active loads in the first stage insures that the offset voltage, offset voltage drift and noise voltage result exclusively from the input JFET pair.

When it comes to JFET noise, bigger is better. The JFET input noise voltage, both the $1 / \mathrm{f}$ and white components, is inversely proportional to the square root of the gate area. Likewise, the input noise voltage due to the drain load resistors is inversely proportional to the square root of the resistance value. The JFET's "weigh in" at a whopping 110 mil 2 gate area with the resistors at $14 \mathrm{~K} \Omega$. This results in typical noise voltages of $12 \mathrm{nV} / \mathrm{Hz}$ at 1 K $\mathrm{Hz}, 25 \mathrm{nV} / \mathrm{Hz}$ at 10 Hz and $1 \mu \mathrm{~V}$ p-p over the 0.1 to 10 Hz frequency band.

Trimming the offset voltage of a JFET op amp usually degrades the offset voltage temperature coefficient, so a trim scheme that simultaneously nulls both the offset voltage and offset voltage temperature drift was developed. The dominant JFET mismatches arise from mismatches in the channel height and doping profiles, not photolithography errors. It is not surprising that the $\mathrm{V}_{\mathrm{p}}$ mismatches correlate with the IDSS mismatches.

The amplifier offset voltage is given by
$V_{\mathrm{OS}}=\Delta \mathrm{V}_{\mathrm{P}}\left(1-\sqrt{\frac{I_{\mathrm{DS}}}{I_{\mathrm{DSS}}}}\right)+\frac{\mathrm{V}_{\mathrm{P}}}{2} \sqrt{\frac{I_{\mathrm{DS}}}{I_{\mathrm{DSS}}}}\left(\frac{\Delta_{\mathrm{ISS}}}{I_{\mathrm{DSS}}}-\frac{\Delta_{\mathrm{D}}}{I_{\mathrm{DS}}}\right)$
In this circuit, the mismatch of the drain load resistor sets the JFET drain current mismatch.

$$
\frac{\Delta l_{\mathrm{DS}}}{\mathrm{I}_{\mathrm{DS}}}=-\frac{\Delta \mathrm{R}}{\mathrm{R}}
$$

Thus, the offset voltage can be zeroed by trimming the load resistors. Since $V_{p}$ has a large positive temperature coefficient, the offset voltage drift is normally degraded. By making the loads from composite resistors, thin film resistors in series with diffused resistors, the temperature coefficient of the $\Delta R / R$ ratio can be set to cancel both the trimming induced drift and also the JFET mismatch induce drift. This makes the HA-5170 the first JFET op amp in which trimming the offset voltage simultaneously trims the offset temperature drift. Furthermore, the offset voltage drift is reduced to even lower values when the offset voltage is nulled externally with an offset adjustment pot. The 5170 has a typical offset voltage of $100 \mu \mathrm{~V}$, offset drift of $3 \mu \mathrm{~V} / \mathrm{OC}$ (without external offset nulling), and warm-up drift of only $20 \mu \mathrm{~V}$.

The excellent dc performance of the HA-5170 is complemented with dynamic ac performance never before available from precision operational amplifiers. The $8 \mathrm{~V} / \mu$ slew rate and 5 MHz bandwidth allow the designer to extend precision instrumentation applications in bolth speed and bandwidth. The fast settling time of the HA-5170 (typically less than
$1.5 \mu \mathrm{~s}$, settling to $0.01 \%$ ) also makes it well suited for fast precision $A / D$ and D/A converter designs.

## APPLICATIONS

Several applications which utilize the design features and excellent performance of the HA-5170 are described below.

## Single Op Amp Instumentation Amplifier

The HA-5170 may be used as a single op amp instrumentation amplifier because of a unique design feature which places the offset adjust terminals at the juncture of two differential gain stages. The instrumentation amplifier, as shown in Fig. 1, is very simple and provides good performance features such as low noise, low offset voltage, low offset voltage drift and high input impedance at low cost.


Figure 1. Single Op Amp Instrumentation Amplifier

The gain of the first differential stage is internally fixed at a gain approximately equal to 12. A feedback resistor $\mathrm{R}_{1}$ connected between the output (Pin 6) and the balance pin (Pin 5) will close the loop around the second differential stage and set its gain. The closed loop gain of the instrumentation amplifier varies directly with the value of $\mathbf{R}_{1}$ and is approximately

$$
\mathrm{AVCL}=12.5 \mathrm{~V} / \mathrm{V} / \mathrm{K} \Omega
$$

The minimum gain which can be applied is about $125\left(\mathrm{R}_{1}=\mathrm{R}_{2}=10 \mathrm{~K} \Omega\right)$ because the current into pins 1 or 5 must be limited to 4 mA .

The second resistor $\left(R_{2}\right.$, which is connected between Pin 1 and a reference voltage) is used to establish a reference voltage level for the output. This reference voltage may be placed at ground potential or may be variable for use as offset adjustment. The resistor $\mathrm{R}_{2}$ should also be matched with $\mathrm{R}_{1}$ in order to maintain high common mode and power supply rejection ratios. Standard $1 \%$ tolerance resistors will typically provide 90 dB rejection ratios.

The two inputs of the HA-5170, pins 2 and 3, may now be used as high impedance, true differential
inputs with a common mode range of $-\mathrm{V}_{\text {supply }}+3 \mathrm{~V}$ to $+\mathrm{V}_{\text {supply }}+0.1 \mathrm{~V}$. If resistor values $R_{1}=R_{2}=16 \mathrm{~K} \Omega$ are used, for example, this circuit will provide a closed loop gain of 200 with a 3 dB bandwidth of 20 kHz and a THD $<0.5 \%$ (V out $\left.=2 V_{p-p}\right)$. The gain linearity is typically better than $0.2 \%$. However, the gain also changes about $0.2 \% / \mathrm{V}$ with both common mode and power supply voltages. The gain T.C. is around $450 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ but this can be reduced to less than $200 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ just by using carbon film resistors which normally have negative T.C.'s (approximately $260 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ for $16 \mathrm{~K} \Omega$ resistors). Of course using resistors which have negative T.C.'s near 450ppm/ ${ }^{\circ} \mathrm{C}$ will cancel gain T.C.'s altogether. If a variable gain is desired, a trim pot (in addition to $\mathrm{R}_{1}$ and $\mathrm{R}_{2}$ ) may be placed between the offset adjust pins. Resistors $\mathrm{R}_{1}$ and $\mathrm{R}_{2}$ and the maximum value of the trim pot will set the minimum gain. As the resistance of the trim pot is decreased, the gain will increase proportionally to the inverse of the trim pot resistance. This relationship of gain and trim pot resistance is shown in Fig. 2.

This circuit also maintains all to the HA-5170's excellent as and dc characteristics such as low offset voltage, low offset voltage drift, low noise, and high gain.


Figure 2. Closed Loop Gain Vs. Conductance Of Trimpot

## SINE WAVE OSCILLATOR

The instrumentation amplifier circuit described above can be easily modified to produce a low distortion sine wave oscillator with voltage controlled amplitude as shown in Fig. 3. The small changes in gain of the instrumentation amplifier that occur with changes in common mode voltage has been exploited here to provide oscillator amplitude control with a voltage source. Another unique feature of this circuit is that is does not require any of the nonlinear components that most other sine wave oscillators require.

The phase lead network, which consist of $\mathrm{R}_{3}, \mathrm{R}_{4}$, and $\mathrm{C}_{1}$, cancel the phase lag through the amplifier and oscillation occurs at the frequency where the product of amplifier gain and voltage feedback ex-
actly equals one. The amplifier gain is expressed as

$$
A V=\frac{A}{\left(1+j \omega / \omega_{0}\right)}
$$

where $A$ is the dc gain (about 125 for $R_{1}=R_{2}=$ $10 \mathrm{k} \Omega$ ),$\omega_{\mathrm{o}}$ is the bandwidth (about $200 \mathrm{~K} \mathrm{rad} / \mathrm{s}$ ) and $\omega$ is the frequency of oscillation. The voltage feedback is expressed as

$$
\frac{j \omega C_{1} R_{4}}{\left[1+j \omega C_{1}\left(R_{3}+R_{4}\right)\right]}
$$

For their product to be equal to one, both of the following must be true:

$$
\begin{aligned}
\omega & =\frac{\omega_{0}}{\left[C_{1}\left(R_{3}+R_{4}\right)\right]} \\
A C_{1} R_{4} & =C_{1}\left(R_{3}+R_{4}\right)+\frac{1}{\omega_{0}}
\end{aligned}
$$

The oscillation amplitude is stabilized at the point where the loop gain is equal to one by the small gain nonlinearity of the instrumentation amplifier.


Figure 3. Sine Wave Oscillator With Voltage Controlled Amplititude
This operating point and initial amplitude is set by the resistor divider network of $R_{3}$ and trim pot $R_{4}\left(R_{4} \ll R_{3}\right)$. The amplitude can then be varied by applying a common mode voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) through R3. Positive common mode voltages increase amplitude by decreasing gain non-linearity while neg-


Figure 4. Oscillation Amplitude Vs. $\mathbf{V}_{\mathbf{I N}}$
ative common mode voltages decrease amplitude. A typical curve of amplitude versus common mode voltage is shown in Figure 4. The gain non-linearity of the instrumentation amplifier is small, however, and distortion less than $0.5 \%$ can be obtained over a 100 Hz to 100 kHz range.

Frequencies down to 10 Hz can be achieved by lowering $\omega_{0}$ with a capacitor in parallel with $\mathrm{R}_{1}$.

## HIGH IMPEDANCE TRANSDUCERS

The HA-5170 is well suited as a preamplifier for high impedance transducers, such as photo diodes and hydrophones, because of its high input impedance and low current noise. Fig. 5 shows a photo diode preamplifier circuit whose output voltage is approximately the photo diode current times the value of $R_{1}$. When no light is present, the output of the HA-5170 is


Figure 5. Photodiode Preamplifier
The signal to noise ratio is maximized when the rms sum of op amp and resistor noise current sources is equal to or lower than the noise current of the photo diode. Noise voltage sources are converted to noise current sources by dividing by $\mathrm{R}_{1}$. The noise current of the photo diode may be approximated by the shot noise formula $2 q I_{d}$, where $I_{d}$ is the dark current, and is in the range of $10^{-13}$ to $10^{-14} \mathrm{~A} / \sqrt{\mathrm{Hz}}$, depending upon the choice of photo diodes. The rms sum of the three sources is approximately $4 \times 10^{-14} \mathrm{~A} / \sqrt{\mathrm{Hz}}$ at 1 kHz , assuming $\mathrm{R}_{1}=20 \mathrm{M} \Omega$. This rms summation is approximately the same magnitude as the noise current of the photo diode with the dominant noise source being the resistor noise (about $2.9 \times 10^{-14}$ $\mathrm{A} / \sqrt{\mathrm{Hz}})$. If a bipolar op amp were used instead of the HA-5170, the noise current (typ. $4 \times 10^{-13}$ $\mathrm{A} / \sqrt{\mathrm{Hz}}$ ) would be much higher than the noise current of the photo diode. The response time of the photo diode can be improved by applying 5 to 20 volts of reverse bias but the increased speed is achieved at the expense of higher shot noise.

A resistor equal to the feedback resistor could be inserted between the non-inverting input and ground to reduce offset voltage. This is usually not necessary since the output offset voltage would only be $600 \mu \mathrm{~V}$ for a $20 \mathrm{M} \Omega$ resistor.

Fig. 6 shows a hydrophone preamplifier with a 100 Hz to 100 kHz bandwith and a gain of 100 . Since hydrophone impedance is capacitive, it should be bypassed with a large bleeder resistor to shunt the bias currents to ground.


Figure 6. Hydrophone Preamplifier

## CURRENT SOURCE/SINK AND CURRENT SENSE CIRCUITS

The HA-5170 can be used as a well regulated, two terminal, constant current source or sink, as shown in Fig. 7, or as a current sense amplifier, as shown in Fig. 8. These circuits take advantage of FET inputs' capability to accept a common mode voltage up to 0.1 V above the positive supply.

The current from the constant current source consists of amplifier supply current and load current through $R_{2}$, both of which pass through the sense resistor $R_{1}$. The amplifier output will sink just enough current to cause the IR drop across $\mathrm{R}_{1}$ to equal the amplifier offset voltage. This offset voltage may be adjusted by the trim pot $R_{3}$ and typically has a minimum adjustment range of 6 mV . Smaller offset voltages give better power supply rejection ratios and usually give better results. The amplifier supply current, typ. 1.8 mA , sets the minimum constant current while the amplifier short circuit protection limits the maximum to 15 mA . Current regulation better than $0.08 \% / V$ and temperature variations better than $0.08 \% /{ }^{\circ} \mathrm{C}$ can be achieved with this design.

Two operating constraints should be observed for best results. The resistor $\mathrm{R}_{1}$ should be selected so that the amplifier output voltage remains at least 1.3 V from either supply pin and the total voltage across pins 4 and 7 should be at least 12 V but not over 40 V .

The HA-5170 may also be used as a simple current sense amplifier in power supply applications. In this circuit, the power supply current develops a small voltage drop across the sense resisitor (RS in Fig. 8) and the ammeter will display a current which is equal to $I_{S} \times \frac{R_{S}}{R_{1}}$. Of course the HA-5170 could also be placed in an open loop (comparator) configuration in which case the output would "trip" when the IR drop across $R_{S}$ exceeds the offset voltage. This "trip" point can be controlled by an offset adjust trim pot connected as shown. The low noise, low offset voltage, and low bias current characteristics of the HA-5170 provide accurate measurement of supply current with very few components and can operate over a supply range of 7 to 40 V .


Figure 7. Two Terminal Constant Current Source/Sink


Figure 8. Current Sense Amplifier

# USING HA-2539 VERY HIGH SLEW RATE WIDEBAND OPERATIONAL AMPLIFIERS 

By Richard Whitehead

## Introduction

With the superior dynamic performance available from HA-2539, a wide variety of applications can be "idealized". From high fidelity audio to television broadcast and receiving equipment these operational amplifiers can be used to provide increased system capabilities. Employing the Harris high frequency dielectric isolation process these true differential input devices offer $600 \mathrm{~V} \mu \mathrm{~s}$ slew rate coupled with 600 MHz gain bandwidth product. These parameters in conjunction with an excellent time delay of 4 ns (see photo), standardize HA-2539 in critical wideband video and RF applications.


HA-2539 Transient Response Waveforms

## Protyping With HA-2539

Being a "true" operational amplifier, HA-2539 may be "designed in" using conventional high frequency amplifier techniques. Quality I.C. sockets may be used, but for maximized dynamic performance it is suggested these devices be mounted through a ground plane. External components should have minimal lead lengths and preferably connected directly to the device pins. Metal film or metal oxide resistors are recommended for feedback components. If direct connection is not possible, Teflon insulated standoffs should be used with locations as close as possible to device pins.

Power supply decoupling with $.001 \mu \mathrm{~F}$ ceramic ca-
is essential. Alternatively, filter connectors such as Erie 1201-052 are suggested for optimum decoupling.

HA-2539 may be used without heat sinks up to $+75^{\circ} \mathrm{C}$ ambient. Power derating above this temperature is $8.7 \mathrm{~mW} / \mathrm{OC}$ and heat sinking is recommended. Thermalloy model 6007 or Unitrack CPU 1017 heat sinks are suggested for temperatures up to +1250 C ambient.

## General Operating Considerations

Dynamic performance of HA-2539 was maximized through the exclusion of output short circuit pretection and internal offset voltage adjustment circuitry.

Although these amplifiers can withstand momentary short circuits to ground, it is recommended that some output current limiting network be used, if the operating environment is hostile. Figure 1 shows a suggested method for output terminal protection.

Offset voltage adjustment may be accomplished by the suggested methods shown in Figure 2 (a) and (b).


Figure 1. OUTPUT PROTECTION FROM FAULT CONDITIONS
 AMPLIFIERS (RIGHT) DETERMINED BY PRODUCT OF VSUPPLY AND R3/R4 RATIO

## Figure 2. OFFSET NULLING

As with many wideband, high speed devices, recovery from output saturation can be in the order of microseconds. HA-2539's saturation recovery from its positive rail is of the classical variety where voltage charges on the "body" capacitances of output devices must discharge before normal operation can be resumed. Recovery from the negative rail is similar to the positive rail recovery except during saturation small signal oscillation may occur. This oscillation is due mainly to a regenerative signal coupled back to the input during saturation.

## General Applications

## FREQUENCY COMPENSATION

HA-2539 is stable in standard operational amplifier circuits with closed loop gains exceeding +10 or -9 . Keeping the network resistor values as low as practical in these configurations should optimize the dynamic performance.

Circuit configurations shown in Figure 3 may be used to stabilize HA-2539 at closed loop gains less than specified. Figure 3 (a) employs capacitance to over damp HA-2539's response. Stable operation to gains of 5 are practical. Figure 3 (b) uti-


Figure 3. a. COMPENSATION BY OVERDAMPING
lizes the amplifier's differential input impedance to reduce input and feedback signals thereby raising noise gain to a stable point on the response curve. Gains of -3 are practical.


Figure 3. b. STABILIZATION USING ZIN

## Reducing DC Errors

A composite amplifier scheme may be used to reduce errors due to offset voltage and bias current. Figure 4 shows HA-2539 and HA-5170 in a composite configuration which greatly reduces DC errors without compromising the high speed, wideband characteristics of HA-2539.

The HA-2539 amplifies signals above 40 KHz which are fed forward via $\mathrm{C}_{2}$ and $\mathrm{R}_{2}$. Resistors $\mathrm{R}_{4}$ and $\mathrm{R}_{5}$ set the voltage gain at -10 . The slew rate of this circuit was measured at $350 \mathrm{~V} / \mu \mathrm{s}$. Settling time to a $0.1 \%$ level for a 10 V output step is under 150 ns and the gain bandwidth product is 300 MHz .

The HA- 5170 amplifies signals below 40 KHz , as set by $\mathrm{C}_{1}$ and $\mathrm{R}_{1}$, and controls the dc input characteristics such as offset voltage, drift, and bias currents of the composite amplifier. Therefore, it has an offset voltage of $100 \mu \mathrm{~V}$, drift of $2 \mu \mathrm{~V} / \mathrm{o}^{\mathrm{C}}$ and bias currents in the 20 pA range. The offset voltage may be externally nulled by connecting a 20 K pot to pins 1 and 5 with the wiper tied to the negative supply. The dc gains of the HA-5170 and HA-2539 are cascaded which means that the dc gain of the composite amplifier is well over 160 dB .
The excellent $A C$ and DC performance of this composite amplifier is complemented by its low noise performance, $0.5 \mu \mathrm{~V}$ rms from 0.1 Hz 100 Hz , and makes it very useful in high speed data acquisition systems.


Figure 4. COMPOSITE AMPLIFIER

## Boosting Output Power And Increasing Output Signal Swing

Figure 5 shows a cost effective method for increasing output voltage swing or boosting power of HA-2539 while adapting the device to supply rails which exceed the absolute maximum ratings. The supply rail values are limited only by the breakdown voltages of the transistors used, provided $\mathrm{R}_{1}$ through $\mathrm{R}_{4}$, are set to limit the voltage at the device supply pins to nominal supply values ( $\pm 15 \mathrm{~V}$ ). Transistor selection should be limited to high fT (greater than 60 MHz ) types such as MPS-A06 and MPS-A56. Physical layout properties may necessitate the use of phase lead compensation, in which case CF may be added. It has unmeasurable distortion and very low noise within the audio band.


Figure 5. BOOTSTRAPPING FOR MORE OUTPUT POWER AND VOLTAGE SWING

## Applications

## INTRODUCTION

HA-2539 may be utilized in a wide variety of applications ranging from active filters to video pulse amplification. However, the applications to follow were selected to show where this can be used most advantageously.

## APPLICATION 1: CASCADED AMPLIFIER

Cascaded amplifier sections are used to extend bandwidth and increase gain. Using two HA-2539 devices, this circuit is capable of 60 db gain at 20 MHz .


## APPLICATION 1 CASCADED AMPLIFIER SECTION

## APPLICATION 2: VIDEO GAIN BLOCK

Video drivers and gain blocks used in color video systems are most always required to have outstanding differential phase and differential gain specifications. These requirements historically have eliminated the use of operational amplifiers and favor large discrete amplifiers which can be tailored to minimize system errors.

This configuration utilizes the wide bandwidth and speed of HA-2539 plus the output drive cap-
ability of HA-2630. Stabilization circuitry is avoided by operating HA-2539 at a closed loop gain of 10 while maintaining an overall block gain of unity. However, gain of the block may be varied using the equation:

$$
\frac{V_{\text {OUT }}}{V_{\text {IN }}}=5 \frac{R_{2}}{\left(R_{1}+R_{2}\right)}
$$

$$
\text { where } \mathbf{R}_{1}+\mathrm{R}_{\mathbf{2}}=75 \text { ohms }
$$

A maximum block gain of 3 is recommended to prevent signal distortion.

The output stage of HA-2630 is biased to a higher current level through resistor RZ. Maintaining this biased "on" condition reduces signal distortion and virtually eliminates errors due to differential phase by decreasing the percent change in the output stage operating point.

The circuit in Figure 1 was tested for differential phase and differential gain using a Tektronix 520A vector scope and a Tektronix 146 video signal generator. Both differential phase and differential gain were too small to be measured.


APPLICATION 2 VIDEO GAIN BLOCK
APPLICATION 3: HIGH FREQUENCY OSCILLATOR
Intended primarily as a building block for a QRP transmitter, this 20 MHz oscillator delivered a "clean" $6 \mathrm{Vp}-\mathrm{p}$ signal into a 100 ohm load.


## APPLICATION 4: WIDEBAND SIGNAL SPLITTER

With one HA-2539 and two low capacitance switching diodes, signals exceeding 10 MHz can be seperated This circuit is most useful for full wave rectification, AM detectors or sync generation.


## APPLICATION 4 WIDEBAND SIGNAL SPLITTER

## Acknowledgments

A. Terry D. Hass of Solitron, Inc., Stuart, FI. developed and tested video gain block.
B. Ron Jasinski of Sound Studio Services, 3208 Cahuenga Blvd. West, Los Angeles, CA. 90068 Developed and tested bootstrapped output scheme.
C. Russ W. Leath of Harris Semiconductor developed and tested composite amplifier circuit.

## References

Application Note 525 - HA-5190/5195 Fast Settling Operational Amplifier May 1979.

Tobey, Braeme, and Huelsman. Operational Amplifiers Design and Applications. New York: McGrawHill Book Company, 1971.

# USING THE HV-1000 INDUCTION MOTOR ENERGY SAVER 

By P. W. Shackle and R. S. Pospisil

## WHAT'S IN A NAME?

The HV-1000 is an integrated circuit intended to reduce onto one chip, most of the circuitry of the single phase, induction motor, energy saver circuits first described by Frank Nola of the NASA Marshall Space Flight Center in U.S. Pat. 4052648. The original name given to such motor controller circuits was "power factor controller", or more precisely "power factor sensing controller". The origin of this name lay in the fact that induction motors draw almost a constant current regardless of load, as long as the motor is turning. The motor responds to loading by producing a more resistive power factor, thus drawing more power from the line. The load on the motor can be sensed by measuring the power factor, and so this can be used as the basis of a control algorithm. The original controllers adjusted the firing time of a TRIAC in series with the motor in such a way that the time delay between the voltage zero crossing and the current zero crossing was reduced and held constant. To the extent that this time interval represents the power factor for a non-sinusoidal waveform, the power factor was indeed being improved and kept constant. However, if one adopts the utility company definition of power factor as

$$
\frac{\text { Watts }}{\text { Volt Amperes }}
$$

then, because both the Amperes and the Watts are reduced roughly proportionately, the power factor, by this definition, is almost unchanged. To avoid confusion, Harris has chosen not to refer to power factor control, using instead the acronym "IMES" (Induction Motor Energy Saver).

## APPLICATIONS

## Generalities on when to use an IMES:

The induction motor energy saver performs its function by taking advantage of the fact that an AC induction motor runs at almost a constant speed regardless of the voltage applied, its speed being determined by the frequency of the AC supply. When the motor is lightly loaded the voltage applied
to the motor can be reduced so that it consumes less current and power, as long as a sufficient voltage remains to drive whatever load is present. All that the IMES does is to sense the load on the motor (through the power factor), and then turn down the voltage by a predetermined amount. To a first approximation, the usefulness of applying an IMES in a given situation can be gauged by driving the motor with a variable transformer and using a power meter to measure the power consumed. If there are circumstances where reducing the voltage reduces the power consumed, then probably the IMES can save some energy. Remember when you do this that the IMES can turn the voltage up and down much faster than you can to follow rapid variations in loading.

Some obvious circumstances where a motor is very lightly loaded part of the time include a radial arm saw (or any saw), a bench grinder or a drill press. In each case it is easy to see that until the machine is actually cutting something, little work is being done and usually the power consumed can be reduced by having the IMES reduce the voltage in between the actual work periods. Less obvious circumstances are the commercial washing machine and the office typewriter. The key to these applications is that in each case, the motors in question must be capable of briefly delivering very high torque, so that for much of the rest of the time, the motor is relatively lightly loaded. The wouldbe energy saver engineer must keep firmly in mind the fact that for energy savings to be possible, the motor must be relatively lightly loaded compared to its real capability. To make the point more strongly, if you reduce the voltage applied to a one horsepower motor when it is driving a one horsepower load, most likely it will use more power, not less. For example, many of the pump designs used for irrigation sprinklers, pool pumps and well pumps are relatively inefficient hydraulically and load their motors to about the same degree regardless of the volume of water being pumped. Furthermore, the motor supplied is likely to be very well matched to this nearly constant load so that any attempt to reduce the voltage with an IMES will cause more, not less power to be used.

Sometimes the manufacturer of say, a belt sander or a sump pump will have designed the equipment with the idea in mind that the usage will only be very intermittent. In this case, when the motor is actually working, it might be outputting twice its rated power. If this condition were prolonged, the motor might be burned out very rapidly. Clearly no power savings are to be had when the machine is loaded. In the case of the sump pump, no savings are to be had at all since the motor is off when it is not pumping. In the case of belt sanders, the authors have once seen a belt sander in which the motor was running almost at full load when the machine was not doing any work at all. Again, no energy savings are possible in these circumstances by reducing the voltage. This should not be taken as an implication that the IMES cannot be used on any belt sander - merely that some such machines can have much under-powered motors.

One application that is less obvious is the reverse cycle air conditioner or heat pump. It frequently happens that the motor in these machines is much less heavily loaded during the heating cycle than it is during the cooling cycle. In this case, application of the IMES can result in useful energy savings. An industrial clutched compressor, where the motor runs continuously and the compressor is clutched in intermittently, is another useful application.

## Three specific tests to identify an IMES application:

From the foregoing discussion and examples, we can now proceed to develop a set of test criteria which allow the identification of good applications for the IMES. The first question is - is the motor in question a single phase induction motor? Vacuum cleaners and portable drills, for instance, frequently have so called universal motors, a totally different kind of motor to which the IMES is not applicable. The IMES principle can be applied to big industrial three phase motors, but such controllers are typically complex and expensive systems. The prime candidates for application are single phase, 120 or 240 V induction motors of more than $1 / 4 \mathrm{HP}$. The HV-1000 can be applied to capacitor-start motors and to ca-pacitor-start, capacitor-run or two value capacitor motors. It would not normally be useful to apply it to a permanent split capacitor motor, since these are usually applied to equipment with steady, non varying loads.

The second question is - does the motor in question experience strongly varying loads, with a large part of the time being lightly loaded? For instance, most ventilation fans have very steady loads and could not be expected to show any power savings. On the other hand, industrial sewing machines have such strongly varying loads that large flywheels are often incorporated to try and smooth the variations. These are an excellent area of application for the IMES.

The third question to be asked is whether the motor operates a sufficient number of hours per year, for the power savings that result, to pay for the cost of
the IMES over the lifetime of the equipment, or in the case of an after-market add on, over the desired financial payback period. Sometimes surprising results are obtained - for instance, consider a typewriter which uses 60W when plugged in. If it runs eight hours a day, five days a week for a year, the motor is switched on for 2080 hours per year. With the IMES attached, the power consumed may go down to only 30W, a savings of 30 W or 62.4 kilowatt hours per year. In an area such as New York City, where electricity costs about $\$ .10$ per KW. hour at time of writing, the savings are $\$ 6.24$ per year or $\$ 18.72$ over a three year payback period. This number is surprisingly large considering the low power consumption of the typewriter, but the result is inflated by the $50 \%$ savings which are possible. In the case of say, a domestic washing machine, energy savings of 60 W -hours are possible over a complete cycle. So that with ten cycles per week, the potential savings are 31.2 KW hours per year. At an average power cost of $\$ .07$ per KW hour, the savings are $\$ 2.18$ per year or \$13.10 over a six year lifetime. In a launderette context where 100 cycles per week are possible, the savings would be $\$ 21.84$ per year. A profile of a typical application of an IMES might be a light industrial carpentry shop where a circular saw operated by a $3 / 4 \mathrm{HP}$ motor was operated for six hours per day. For $50 \%$ of the time, the saw is spinning idly as the planks are loaded in to be cut or cleared away. When idling, the motor normally draws 200W - this is reduced to 100W by the IMES. Thus the savings are $.1 \mathrm{KW} \times 6 \times 50 \% \times 260$ days $=78$ KW hours per year. At an average price of $\$ .07$ per KW hour, the payback is $\$ 5.46$ per year of $\$ 27.30$ over a five year lifetime for the machine. Finally, in computing savings, the hard to quantify fact should not be forgotten that most motors run quieter and cooler with an IMES.

## PRECISELY, WHAT DOES THE HV-1000 IMES DO AND WHY DOES IT HAVE TO BE THAT WAY?

In this section we describe the functional capabilities of the HV-1000 and their significance for the user.

## The characteristics of a TRIAC controlled motor:

The earliest IMES circuits simply placed a TRIAC in series with the motor and gated the TRIAC on at such a point in each half cycle, that the time delay between the current zero crossing and the voltage zero crossing was kept constant (Figure 1). The trouble with this method of control is that in order for the motor to respond in a stable fashion, the phase sense signal had to be averaged over many cycles otherwise the slightest jerk, vibration, or electrical noise would produce an undesirable large response from the motor. This then gave another problem - that a genuinely fast changing load was not catered to - e.g. when feeding the wood into a circular saw, the motor would stall before the controller turned the voltage up in response to the load. For this reason, it is necessary for an IMES to have a
load anticipator or panic button. When a rapid increase in load is sensed, the HV-1000 IMES instantaneously produces full voltage, preventing a stall.


Figure 1.
In determining the best characteristics for an IMES, it is clearly necessary that when the motor is fully loaded, the TRIAC should be fired at the current zero crossing. In other words, the TRIAC should be on continuously, so that full voltage is applied to the motor. This also defines the desired point in the cycle for the current zero crossing. The diagram at the top of Figure 2 illustrates the voltage waveform as a function of time across the terminals of a TRIAC controlled motor. $\theta_{\mathrm{C}}$ is the current zero crossing and $\theta_{\mathrm{t}}$ is the TRIAC trigger point. At full load these should coincide. If a motor is controlled in such a way that $\theta_{\mathrm{c}}$ is kept constant, then as the state of the motor is moved from full load to no load, $\theta_{\mathrm{t}}$ will be observed to gradually move to the right, resulting in a throttling back of the voltage applied to the motor. At no load, $\theta_{\mathrm{t}}$ will have been delayed by the maximum amount consistent with maintaining $\theta_{c}$ constant. If, by virtue of forced control of the system, $\theta_{\mathrm{t}}$ is now moved even further to the right, $\theta_{\text {c }}$ will move to the left, but most motors will keep running. In other words, this experiment demonstrates that simply maintaining $\theta_{\mathrm{c}}$ constant is not the optimum algorithm for getting the best savings more power savings can be obtained by an algorithm which moves $\theta_{\mathrm{c}}$ to the left by a few hundred microseconds as the load on the motor decreases.

To quantitatively represent this more optimum algorithm, the graphical presentation in the lower half of Figure 2 is helpful. $\theta_{\mathrm{c}}$ is plotted against $\theta_{\mathrm{t}}$, and the resulting plots can be used to characterize both the motor and the controller. To characterize the motor, consider first the circumstance where full voltage is applied to the motor. In this case, $\theta_{c}=\theta_{t}$ and the full voltage condition may be represented by the line AC along all points of which $\theta_{\mathrm{c}}=\theta_{\mathrm{t}}$. The operating point will move up and down AC as the motor load is varied. Now, suppose that for a given value of $\theta_{\mathrm{t}}$, the load on the motor is increased, decreasing $\theta_{c}$, until the motor stalls. Recording the value of $\theta_{c}$ at which this happens produces the line DB, the locus of $\theta_{\mathrm{c}}$ values at which the motor stalls. It is apparent that for a given point on $A C$, i.e. a given load, $\theta_{t}$ can be increased
(the motor throttled back) at constant load. $\theta_{\mathbf{C}}$ will decrease in response, and the operating point of the motor will trace out a line, such as CB, until the motor finally stalls. In this way, the family of curves CB, AD, etc. is traced out. These curves represent the characteristics of a TRIAC controlled motor.
The HV-1000 algorithm:
In the experiment described above, $\theta_{\mathrm{c}}$ was kept constant starting from point $A$, the fully loaded motor with full voltage. It can now be seen that the classic "constant power factor" type of controller has a characteristic which is a horizontal line of constant $\theta_{\mathbf{c}}$ across to the no load characteristic from point $A$. Clearly point $B$, the condition where the motor is throttled back as much as possible, will never be achieved unless the controller has a characteristic which allows $\theta_{\mathrm{c}}$ to vary with $\theta_{\mathrm{t}}$. The HV-1000 IMES is programmed with such a characteristic, shown by the controller line of Figure 2. The HV-1000 IMES does not keep $\theta_{\mathrm{c}}$ constant, but instead allows it to vary in such a way that the voltage is throttled back as much as possible for lightly loaded motors. The curves of Figure 2 were plotted for a General Electric $1 / 3$ HP general purpose motor. Different families of curves will be obtained for other motors. The controller line corresponds to the HV-1000 without an external potentiometer (pins 4, 5, 6 shorted together).


Figure 2.
The load anticipator:
Figure 2 illustrates several interesting properties of the HV-1000/motor combination. Note that the controller line does not hit the full voltage line until
above full load; in other words, the voltage is still throttled back slightly even at full load. For this particular motor this produces close to optimum power savings. For a small number of motors the controller line may have to be moved up or down (see next section) with an external potentiometer to get optimum power savings. When the HV-1000 is fitted with a relatively small (e.g. 0.10 microfarad) time constant capacitor, the operating point of the motor will be observed to stay usually within 100 microseconds of the controller line. However, with a relatively large ( 5 microfarad) time constant capacitor the response time of the system will be several seconds. In this case when a sudden shock load is applied, $\theta_{\mathrm{t}}$ will at first stay constant, and the operating point will drop vertically downwards as $\theta_{c}$ diminishes. Because of angular momentum stored in the rotor and pulleys, the operating point may actually drop a few hundred microseconds below the stall line before the motor stops. As mentioned above, the HV-1000 has built into it a load anticipator designed expressly to prevent such a stall. Its operation can be represented by the "anticipator trip" line shown in Figure 2. Whenever $\theta_{\mathrm{c}}$ drops below this line, the HV-1000 connects an "on" SCR and a resistor across the time constant capacitor and discharges it, after at most a hundred milliseconds, depending on the size of the capacitor. The HV-1000 thus is forced to produce full output voltage almost instantaneously. It will be observed, that since the controller characteristic slopes, the anticipator trip line is much closer to the controller line at no load than it is at full load. At no load, only a small disturbance is required to trigger the anticipator, whereas at half load, a much larger shock (and corresponding change in $\theta_{\mathrm{c}}$ ) is needed to trigger the anticipator. The trip line shown represents the HV-1000 without an external potentiometer. It is interesting to observe that above half load, the trip line actually lies below the stall line. This means that in this region the anticipator can only be tripped by a very large, sudden shock load, which actually pushes $\theta_{\mathrm{c}}$ momentarily below the stall line. In theory, there exists a certain size and rate of change of shock, which is fast enough that the controller cannot respond normally, and yet slow enough that the anticipator is not tripped. For this particular motor, there was no problem in practice; however, there are motors with a relatively higher stall line, where it is apparent that adding the HV-1000 clearly does cause premature stalling. In this case, it is necessary to increase the sensitivity by moving up the anticipator trip line. This is controlled by the absolute value of the external potentiometer when added on pin 4,5 and 6. 5 k ohms raises the trip line by 100 microseconds, 10 k ohms raises it to 200 microseconds.

Adjusting the set point of the potentiometer allows the controller line to be moved vertically up and down on the $\theta_{\mathrm{C}}$ axis. For small absolute values (e.g. 1 k ) the motion is essentially upwards only, and depending on the motor, may not be sufficient to apply full voltage to an unloaded motor. A 10 k potentiometer will allow up to 500 microseconds of downward movement and will permit even an un-
loaded motor to have full voltage applied. When the controller line is slewed up and down with an external potentiometer, the anticipator trip line is automatically moved by the same amount in the same direction so that the relationship between the two lines is unchanged. This relationship can only be changed by modulating the absolute value (not the ratio) of the potentiometer. As a starting point where a potentiometer has to be added to optimise the control line for a given motor, a $2 k$ potentiometer is recommended. Smaller absolute values give a lesser range of control, while larger values tend to make the anticipator too sensitive and the potentiometer setting too critical.

## The HV-1000 self-adapts to different motors:

It is illuminating to reflect that, different motors have their no load, half load, etc. curves differently placed on Figure 2, while the contoller line is fixed. Then, when the HV-1000 is applied to different motors, entirely different values of $\theta_{\mathrm{c}}$ and $\theta_{\mathrm{t}}$ will result at say, no load or half load. This in sharp contrast with the earlier generation of IMES devices which simply forced every motor to a constant $\theta_{\mathbf{c}}$. It can be seen that because of the sloping characteristic of the controller line, the HV-1000 can apply different values of $\theta_{\mathrm{c}}$ and $\theta_{\mathrm{t}}$ at no load to each motor according to its need. In other words, the HV-1000 has a degree of self-adaptability. It can accomodate a surprisingly wide range of motors using its internal settings without an external potentiometer. The HV-1000, without a potentiometer, will control a majority of fractional horsepower American induction motors. However, when sufficiently common requirements are identified, HV-1005 and HV-1010 are planned, which will have the controller line set at different points on the $\theta_{\mathrm{c}}$ axis.

## NON STANDARD BEHAVIORS

OF THE HV-1000
As stated previously, the HV-1000, with no potentiometer, will do a fairly good job of driving most U.S., fractional horsepower, induction motors most of the time. In this section, we describe a number of circumstances in which undesirable effects can manifest themselves. Most of these are relatively rare, and most represent oversights in the design of the application circuit.

## Instability:

The symptom here is the motor shaft drives the load in short, erratic, violent bursts. An erratic banging noise may be heard. This problem is worse with relatively big (above 1 HP ) motors for which the ratio of the torque available to the rotor inertia is more extreme. A special kind of application circuit is needed to control the motor in this circumstance, as described in the next section. Motors from different manufacturers vary greatly in their behavior with respect to this problem.

## Anticipator banging :

The symptoms of the problem are that the controller rhythmically applies full voltage with a bang, then slowly throttles back until full voltage is again applied with a bang. The periodicity is fixed by the external time constant capacitor. This problem is easily fixed but very disconcerting when first observed. Refer to Figure 2. It can be seen that inside the no load full load range of the motor, the anticipator trip line does not intersect the controller line. This is not always the case - suppose, for instance, that the anticipator trip line had been deliberately shifted up with an external potentiometer, when it might intersect the controller line inside the operating area, or possibly a different motor might have characteristics shifted relatively to the right in Figure 2. Again, the intersection of the controller line and the anticipator trip line could come inside the motors operating area (although in practice this has never yet been observed without an external potentiometer). Suppose the system of motor and IMES had just had a heavy load removed. The operating point will relax along the "no load" line CB with a speed fixed by the time constant capacitor. If the anticipator trip line has been moved upwards sufficiently, the operating point will encounter the anticipator trip point before the controller line. The anticipator will then fire, transferring the operating point abruptly to point $C$. The operating point will then start off along CB again. The cure is to either place a slight load on the motor or to reduce the absolute value of the potentiometer, shifting down the anticipator trip line. If a resistor is being used in series with pin 5 , its value should be reduced.

## Latch up:

In this circumstance the HV-1000 simply does not throttle back after reacting to a full load. This is normal, expected behavior associated with too high a value of external potentiometer. It normally starts at about 10 K ohms, but is somewhat motor dependent. The cure is to reduce the absolute value of the potentiometer or the resistor in series with pin 5.

## Gross rectification:

Here the controller applies half rectified AC to the motor, causing it to vibrate loudly and not turn. Switch off at once. It is caused by too small a time constant capacitor. It cannot happen with a time constant capacitor above $0.1 \mu \mathrm{~F}$.

## Glitching:

With this effect, the symptom is that the motor intermittently gets a higher voltage applied to it. The effect is infrequent and non-periodic. The most likely cause is voltage spikes on the AC line breaking over the input protection crowbars. When this happens, the output SCRs are usually turned on delivering full power to the motor. The input protection crowbars fire at $\pm 500 \mathrm{~V}$. This symptom can sometimes be helped with a capacitor (high voltage!) between pins 1 and 16. Sometimes also electrical noise, even from the firing of the TRIAC, can cause the ant-
icipator to fire prematurely. Placing $0.01 \mu \mathrm{~F}$ (5V) between Pins 1 and 12 usually stops such problems, since such noise normally comes in on the phase sense lead, Pin 12. Since A.C. power lines are often full of spikes, infrequent glitches are regarded as normal HV-1000 behavior. They do not detract from power savings and are the means by which HV-1000 protects itself.

## DESIGNING THE APPLICATION CIRCUIT FOR HV-1000

A general purpose application circuit for the HV-1000 is shown in Figure 3. This is the simplest application circuit possible, and will satisfactorily drive a large percentage of U.S., fractional horsepower, induction motors. The TRIAC must be capable of handling the locked rotor condition of the motor for as long as this condition may exist. This is often as much as three times or more the normal running current of the motor - as high as 30 A for a typical $115 \mathrm{~V}, 1 / 2 \mathrm{HP}$ motor. Normally the TRIAC will require some kind of heat sink - eight or ten watts power dissipation in not, uncommonly encountered. The snubber shown is primarily for illustration. Its purpose is to minimize radio frequency interference, prevent high frequencies being sent down the AC line, and to attenuate the inductive voltage kickback, which appears at the zero crossing of the current through the motor, from accidentally triggering the output stage of HV-1000 or the TRIAC. In some circumstances, the snubber capacitor and resistor can be eliminated completely, and the system will still run normally, although generating a lot of radio frequency noise. Different sizes of capacitors will also work.


Figure 3. Basic Application Circuit For HV-1000
The 5 K ohm resistor shown is for surge protection in the event of an overvoltage surge, internal protection clamps between pins 1 and 16 breakover and latch down to 1.5 V , momentarily dropping all the voltage across this resistor. This voltage can be many kilovolts for a few microseconds, and even though the power dissipation is low, the physically large size
of a 1 W resistor is needed to stop arcing from taking place between the terminals and to absorb the energy of the surge. The $1 \mu \mathrm{~F}$ capacitor sets the response time constant for the system. Figure 4 shows the relationship between capacitor size and response time of the system. It must be kept in mind that this is basically the time in which the IMES throttles back the voltage after removing a heavy load. The load anticipator will always stop the motor from stalling when the load increases sharply. The sensitivity of the load anticipator can be enhanced by adding an external potentiometer. Even with the potentiometer shorted, the HV-1000 will still produce full power in response to extremely sharp load shocks. The greater the absolute value of the potentiometer, the more sensitive is the load anticipator.


HV-1000 Response Time as a Function of Capacitor Size
The criteria for satisfactory operation of the HV-1000 IMES circuit are that full line voltage should be applied to the motor when it is close to full load, and that the motor should not stall when exposed to a shock load. Also, the motor should run smoothly at all times without any juddering or vibration. The energy savings should normally be around $50 \%$ at no load, diminishing to essentially nothing at full load. A typical plot of Power In against Power Out for the HV-1000 with a $1 / 2 \mathrm{HP}$, Century, electric motor is shown in Figure 5. Remember that in many kinds of equipment, the "no load" losses associated with driving pulley belts and bearings may be sufficient to load the motor by 50 or 100 watts, so the true

no load savings of the motor may not be seen.
If the motor stalls more easily with the HV-1000 IMES than it did before, this means that the anticipator trip line is probably too low for the motor and needs raising as described previously. The anticipator sensitivity can be increased with the use of an external potentiometer as shown in Figure 6. A 5 kilohm potentiometer will commonly give a sufficient increase in sensitivity. Ten kilohms gives an extreme increase. If the absolute value of the potentiometer is too high, the motor will observed to give a bump or bang as it gets full power in response to the slightest disturbance. In the extreme case, the rhythmic


Figure 6.
Application Circuit for the HV-1000 with Potentiometer to get Increased Anticipator Sensitivity and Adjustable Phase Setting.
anticipator banging described in the previous section will be seen. The angular setting of the potentiometer has to be set so that the motor is given full voltage at full load, or produces optimum power savings in the application at hand. (Some motors exist which give optimum power savings when full voltage is only applied at twice full load.) If a piece of equipment is being manufactured containing the HV-1000, then once the potentiometer settings are established, the potentiometer can be replaced by two resistors having the same values. If many hundreds of thousands of such parts are needed, the equivalent resistor settings can be incorporated inside the HV1000 by arrangement with the factory.

If difficulties with the stability of the motor being controlled are encountered, as descibed previously, special precautions are needed. The nature of the instability is that the controller may over-correct the voltage in response to a small disturbance in the motor's load. Thus the instability comes about as a result of the relationship between the response times of the motor and controller - for disturbances of a certain frequency, the controller's response may be lagging that of the motor by half a cycle, so the controller is actually increasing the voltage at a point in time when it should be decreasing it. Frequently,
the inertia of the motor's normal load slows down the motor's response sufficiently to produce stability. Failing this, capacitor values as large as $10 \mu \mathrm{~F}$ or as small as $0.1 \mu \mathrm{~F}$ can be tried between pins 2 and 3 . If all these simple expedients are not effective, the remedy is to tailor the frequency response of the controller with a circuit like that shown in Figure 7. This circuit is shown for example only, it was found to be optimal for a 1.5 HP Emerson motor. For other motors, slightly different values of the compensation network components connected to pins 2 and 3 may be needed. The purpose of the diode across the 50 K resistor is to permit the load anticipator to discharge the $3 \mu \mathrm{~F}$ capacitor rapidly, when necessary. At the time of writing no motor has yet been found which could not be stabilized by a compensation network of the general type shown between pins 2 and 3 in Figure 7 .


Figure 7.
Application Circuit for a $11 / 2$ HP Motor Which Showed Instability with the Basic Application Circuit.

## SPECIALIZED APPLICATION FEATURES OF HV-1000

Tailoring the response curve:
Referring to Figure 2, the reader will remember that the HV-1000 controller line is a line sloping down to the right, by contrast with earlier generations of IMES, which had a horizonal (constant $\theta_{\mathrm{c}}$ ) characteristic. For specialized purposes, typically involving stability, the HV-1000 controller line can be made into a horizontal line if desired. This is done simply by not contacting Pin 7, the Mode pin. A consequence of this is that the load anticipator sensitivity then becomes independent of load. For historical reasons, this is called "single slope" operation. Operation with pins 7 and 5 strapped together is called "dual slope". In single slope operation, the controller loses its self-adaptive property.

## Moving back the phase setting without increasing

the anticipator sensitivity:
So far the only method of moving down the controller line (reducing $\theta_{\mathbf{c}}$ ) described has involved the use
of a potentiometer which has the side effect of increasing the anticipator sensitivity. To reduce $\theta_{\mathrm{C}}$ without affecting the anticipator, try placing a low voltage ( 5 V ) capacitor between pins 1 and 12. $0.05 \mu \mathrm{~F}$ reduces $\theta_{\mathrm{c}}$ about 0.5 msecs and shifts the anticipator trip point by the same amount in the same direction.

## Over riding the control function :

There are certain circumstances in which it may be necessary or desirable to disable the control function completely, and simply feed the straight line voltage to the motor. This can be done using pin 13, which is a TTL logic input. It is activated by the application of +2.4 V with respect to $\operatorname{pin} 1$ and a current of 0.1 mA . Doing this triggers the load anticipator. Figure 8 shows this feature being used with the 0.1 mA being derived from the AC Input, Pin 16. This figure also shows pin 7 open to produce single slope operation. The diode shown between pins 13 and 1 is to prevent negative polarity voltages being applied to the TTL input, pin 13. (Not using this diode would result in degraded long term reliability.) In this illustration the positive voltage to trigger the logic input each cycle is being derived from the AC input power.


Figure 8.
Application Circuit for the HV-1000 Illustrating Single Slope Operation and Electronic Override.

Circumstances in which the overide might be needed include when equipment other than the motor are connected to the motor and need momentary full voltage. Also it sometimes happens that TRIACs fail by turning into a diode in one direction. In this case, circuitry could detect the imbalance and apply a voltage to pin 13, turning the IMES full on most of the time, and preventing essentially direct current from being applied to an AC motor.

## Full power starting:

As a generalization, the HV-1000 will start the motor with full power. When the system has been previously inactive, the time constant capacitor will be discharged corresponding to full power. Also for most motors, the transients associated with starting will usually trigger the load anticiapator, again producing a full power start. However, there are certain special
circumstances where HV-1000 may not produce a full power start.
a) If a motor is driving a light load, so the time constant capacitor is fully charged, and switched off momentarily while a full load is applied; then, when the motor is switched on again, the HV-1000 may "soft start" for a fraction of a second. This tendency can be minimized by using a larger time constant capacitor and by increasing the load anticipator sensitivity with an external potentiometer or resistor. If the behavior is frequent and totally unacceptable, a complete fix is to use the application circuit for electronic override shown in Figure 9. Here the 100 kohm resistor which sends the line voltage to pin 13 is replaced by $0.01 \mu \mathrm{~F}$ to the start capacitor of the motor. Thus all the time the starter winding is operating, the HV-1000 is commanded to full voltage, guaranteeing a full power start. Since the start capacitor terminals may be inside the motor, this circuit is best suited for motor manufacturers.
b) In some installations the presence of a switch between the HV-1000 and the motor may be unavoidable. When the switch is opened, the HV-1000 will slew to minimum output voltage. In most cases the transient associated with switch closure will trigger the load anticipator, but this can not be guaranteed. Sometimes a "soft start" may then occur. A fix for this circumstance is to place a $0.01 \mu \mathrm{~F}$ linepower voltage capacitor across the motor and its switch. This "closes the loop" on the HV-1000 control system even when the switch is open. The result is that the HV-1000 will slew to full voltage, not minimum voltage, when the switch is open, guaranteeing a full power start. For example, in the context of an after-market add on controller, the $0.01 \mu \mathrm{~F}$ is placed across the output terminals of the controller.


Figure 9.
Application Circuit Which Ensures Full Power Starting Under All Conditions.

## MEASURING POWER SAVINGS

A relatively simple and inexpensive power meter can be obtained from the Robinaire Manufacturing Company of Montpelier, Ohio. For many times the price a sophisticated watt-volt-amp meter (Model 259 V.A.W. meter) is sold by Clarke Hess Communications Research Corporation of New York City. Used utility company kilowatt hour meters, rebuilt and recalibrated, can be obtained from the Hialeah Meter Company of Hialeah, Florida.

All of the above will give slightly differing results for power savings, because of the different ways in which they react to the high frequency components in a TRIAC chopped current.

## SAFETY

The HV-1000 application circuits shown in the previous figures contain linepower voltages which can be lethal under certain conditions. In assembling and testing such circuits all precautions relevant to the safe handling of 120 V and 240 V AC should be observed.

In some instances, TRIACs have been known to fail through overheating in such a manner that they resemble a diode in one direction. If no other precautions are taken, an HV-1000 IMES circuit under this circumstance will end up supplying a large component of direct current to the motor, which will not be limited by the inductance of the windings. The motor may overheat, unless it is thermally protected, as are most motors made today. Alternatively, a sense circuit can be devised to detect the rectification and trigger the HV-1000 via the Override, Pin 13.

If the TRIAC fails in the off or open circuit state, the HV-1000 will be destroyed immediately, since it is not designed to carry significant amounts of line current.

## HANDLING PRECAUTIONS AND RELIABILITY

Although the HV-1000 can survive multi-kilovolt surges in its application circuit, the chip by itself is sensitive to electrostatic discharge, and precautions should be taked, and handling, to prevent accidental "zapping" of the dual in-line package.

If the HV-1000 is inadvertently inserted backwards into its socket, the chip is not damaged. Usually, the motor will be observed to run without any control. Normal operation will resume when the package is rotated.

Because of the relatively high voltages (including multi kilovolt lightning surges) to be found on the HV-1000 circuit, it is recommended for best reliability, that if a printed circuit board is used, the
conductors having large potential differences should be widely spaced. Coating the whole assembly with resin or varnish will usually improve the reliability achieved.

## ACKNOWLEDGEMENTS

The authors wish to acknowledge several helpful conversations with Frank J. Nola of the NASA Marshall Space Flight Center. The development of the HV-1000 was aided by the donation of a motor collection by Reliance Electric, Leeson Electric, Gould Electric, Bodine Motors and Emerson Electric. Illuminating comments from the engineering staff of Doerr Electric and the G.E. General Purpose Motor Division were invaluable.

## BIBLIOGRAPHY

The following selected readings may be of interest to those wishing to further pursue the study of single phase induction motor energy savers.

1. NASA Technical Brief MFS 23280. Summer 1977. "Save Power in AC Induction Motors".
2. U.S. Patent 4052648. "Power Factor Control System for AC Induction Motors". F.J. Nola.
3. NASA Technical Brief MFS 23988. Spring 1979. "Fast Response Power Saver for Induction Motors".
4. NASA Technical Brief MFS 25323. Summer 1980. "Improved Power Factor Controiier".
5. "Circuit Saves Power in AC Induction Motors". F.J. Nola, EDN, P185, September 5, 1979.
6. "Improvement in Energy Efficiency of Induction Motors by Means of Voltage Control". N. Mohan. IEEE Trans. on Power Apparatus and Systems. Vol PAS-99, No. 4, July/Aug 1980. P1466.
7. "Energy Efficiency of Electric Motors". A Report Prepared for the U.S. Department of Energy. Report No. HCP/M50217-01 reprinted April 1978.
8. "Load Responsive Motor Controller". NASA Tech Briefs. Spring 1981. Vol. 6, No. 1, MFS25560.
9. "The Case for the Power Factor Sensing Motor Controller". M.L. Cohen. Proceedings of the Second International MOTORCON Conference, March 29, 1982. P 621. Published by Intertec Communications, Oxnard, California.
10. "Energy-Efficient Electric Motors". A book by J.C. Andreas, Published by Marcel Dekler Inc., of New York, 1982.

# NEW HIGH SPEED SWITCH OFFERS SUB-50ns SWITCHING TIMES 

## INTRODUCTION

An ideal CMOS analog switch would exhibit such characteristics as zero resistance when turned on, infinite resistance when turned off, zero power consumption, and zero switching time. Unfortunately, such a device is usually found as an example in a college textbook. The real world offers tradeoffs and imperfections which prevent the realization of the ideal. The integrated circuit designer works within these limits and attempts to optimize device performance by utilizing new technologies and improving circuit design. The development of a new high speed analog switch required the use of both of these techniques to achieve its performance. (See Appendix I: "Inside the HI-201HS").

The HARRIS HI-201HS is the industry's first sub50ns monolithic analog switch and along with fast switching speed, offers improved performance and pin compatibility with industry standard 201's (Fig. 1). This article will discuss the technology, performance, and applications for this product.

## IMPROVE THOSE EXISTING DESIGNS

The application circuits which follow are examples of typical applications and illustrate how the HI201HS can improve existing applications where standard 201's are presently being used.

The first example is a high speed multiplexer shown in Fig. 2. The analog multiplexer is a circuit which switches a number of analog inputs to a single output and is used heavily in data conversion and avionic applications. This function can be easily achieved with the $\mathrm{HI}-201 \mathrm{HS}$ by tieing the outputs together and selecting the appropriate analog input. The HI201 HS is an excellent choice for this application since its low on resistance and leakage current will reduce system error, and its high speed is unmatched by any other monolithic analog switch. Since the output capacitance is additive, the RC time constant of the

By Carl Wolfe

load will increase when the outputs are made common.

The next application is a high speed sample and hold which takes advantage of the improved performance of the HI-201HS and the precision F.E.T. input of the HA-5160 high slew rate amplifier. A sample and hold circuit or track and hold as it is sometimes called, has two operating modes. In one mode the switch is closed and the capacitor charges to the input voltage. The second mode occurs when the switch is opened and the capacitor holds this charge for a specified period of time.

The speed of a sample and hold circuit is directly related to the switching device used and the output amplifier. This characteristic of a sample and hold circuit is called the acquisition time. It is defined as the time required following a "sample" command, for the output to reach its final value. The acquisition time includes the switch delay time, the time constant of the switch on resistance and hold capacitor ( $T=$ RON CHOLD), and the slew and settling times of the output amplifier.

The photographs shown in Fig. 3 illustrate the improvement in the acquisition time possible by using the $\mathrm{HI}-201 \mathrm{HS}$. The first photograph represents the sample/hold circuit using a standard 201 switch and an HA-5100 operational amplifier. The first waveform is the "Sample" voltage ( $\mathrm{V}_{\mathrm{A}}$ ). The second waveform is the voltage on the hold capacitor $\left(\mathrm{V}_{1}\right)$. And the third waveform is the output of the amplifier $\left(V_{2}\right)$.

The second photograph is the same circuit with a $\mathrm{HI}-201 \mathrm{HS}$ and on HA-5160 op amp. Comparison of the photographs shows the HI-201HS has significantly reduced the switch delay time and the high slew rate of the 5160 amplifier has also contributed to the reduced acquisition time.

A source of error in this circuit is a d. c. offset which is called sample to hold offset error. This error is
primarily due to the charge injection (Q) of the switch and is related to the hold capacitance by the following expression,

$$
\text { offset error }\left(\mathrm{V}_{\mathrm{O}}\right)=\frac{\text { charge transfer }(\mathrm{Q})}{\mathrm{C}_{\mathrm{H}}}
$$

The reduced charge injection of the $\mathrm{HI}-201 \mathrm{HS}$ (typically 10 pc ) will result in immediate reduction of this error.

Using analog switches with operational amplifiers is common in circuit design. An example is shown in Figure 4 which is an integrator with start/reset capability.


| LOGIC | SWITCH |
| :---: | :---: |
| $O-V_{A L} \leq 8 \mathrm{~V}$ | ON |
| $1-V_{A H} \geq 2.4 \mathrm{~V}$ | OFF |

TYPICAL SPECIFICATIONS ( $\pm 15 \mathrm{~V}$ Supply)

| Analog Signal Range | $\pm 15 \mathrm{~V}$ |
| :--- | :---: |
| On Resistance | $30 \Omega$ |
| Off Leakage | .3 nA |
| Switch On Time | 30 ns |
| Power Dissipation | 120 mW |

Figure 1. Typical Pinout and Specifications - The HI201HS is pin compatible with standard 201's and offers improved performance. Specifications given are typical values at $\mathbf{T}_{A}=\mathbf{2 5}^{\circ} \mathrm{C}$.

(a)

(b)

Figure 2. High Speed Analog Multiplexer: (a) circuit response using the standard 201 ( $T_{\text {access }}=400 \mathrm{~ns}$ ) (b) circuit response using $\mathrm{HI}-201 \mathrm{HS}$ ( $\mathrm{t}_{\text {access }}=50 \mathrm{~ns}$ ). The access time is defined as total time required to activate an "off" switch to the "on" state. Access time is normally measured from the initiation of the digital input pulse $\left(V_{A}\right)$ to the $\mathbf{9 0 \%}$ point of the output transition.


Figure 3A. High Speod Sample and Hold: The basic sample and hold samples the input voltage when the switch is closed and the capacitor holds the voltage when the switch is open. The speed of the switching element affects the speed of the sample and hold.



Figure 3B. Circuit response to a "Sample" command using a standard 201 and an HA-5100 operational amplifier (Acquisition time $=1.5 \mu \mathrm{~s}$ )


Figure 3C. Circuit response using an $\mathrm{HI}-201 \mathrm{HS}$ and HA-5160: HI-201HS significantly reduces switch delay time. (Acquisition time $=\mathbf{5 0 0} \mathbf{n s}$ )


Figure 4A. Integrator with Start/Reset: A low logic input pulse disconnects the integrator from the analog input and discharges the capacitor. When the logic input changes to a high state, integrator is activated.


Figure 4B. Low Level Integration- Circuit response using standard 201 switch.


Figure 4C. Low level integration-Circuit response illustrates improved charge injection of the HI-201HS.

The switch is used to apply the input signal and to reset the integrator. Applying a low logic level removes the input signal and the capacitor is discharged. When a logic level high is present, the input signal is integrated with a rate of change equal to

$$
\mathrm{dvo} / \mathrm{dt}=\frac{i_{f}}{C_{f}}=\frac{-V_{i}}{R_{1} C_{f}}
$$

The reduced on resistance, leakage current, and charge injection of the HI-201HS will improve the performance of this circuit and an example of this improved peformance can be seen in the photographs in Figure 4. These photographs illustrate the reduced charge injection which the 201HS offers. The component values are $R_{1}=1 \mathrm{M} \Omega, C=150 \mathrm{pF}$ and $V_{I N}$ $=-1 \mathrm{~V}$. With these values, the amplifier will integrate the input signal with a slope of $6.6 \mathrm{mv} / \mu \mathrm{s}$. For a $50 \mu \mathrm{~s}$ time period, the amplifier will integrảte to a magnitude of $\approx 300 \mathrm{mV}$. The photographs of the test results indicate this to be true, but it should be apparent that the two photographs are quite different. The first photograph represents the amplifier output using a standard 201 as the reset switch. The second photograph is the same circuit with a 201HS.

The offset error in the first photograph is due to the charge injection of the switch. Using the expression $\mathrm{Q}=\mathrm{V} \times \mathrm{C}$ and knowing the standard 201 has a typical charge transfer of 30 pc , this offset can be calculated. $V=Q / C=30 \mathrm{pc} / 150 \mathrm{pf}=200 \mathrm{mV}$.

Other examples of combining switches and amplifiers are shown in figures 5 and 6. In both these applications the switch is used to tailor the amplifiers performance. Figure 5 is a low pass filter with a selectable break frequency.


Figure 5. Low Pass Filter with Selectable Break Fre-quency- Switch selection places various values of capacitance in parallel with the feedback resistor. The value of the capacitor determines the break frequency. The break frequency is that frequency at which the signal begins attenuation.


Figure 6. Amplifier with Programmable Gain- Switch selection activates a new voltage gain which is determined by the resistive feedback.

Depending on which switch is selected, a particular cutoff frequency is introduced by the expression,

$$
\mathrm{FC}_{\mathrm{C}}=\frac{1}{2 \pi \mathrm{R} \mathrm{C}} \mathbf{x}
$$

A programmable gain amplifier is shown in Figure 6. Similar in function to the filter application, the gain of the amplifier is determined by selection of a switch.

When using switches with other components it is important that a switch be selected which introduces a minimal amount of error to the circuit. Operational amplifier gain error due to high on resistance or offset voltages due to excessive leakage current and charge injection are examples of potential error created by the switch. The previous applications have demonstrated that the 201 HS offers improved performance by minimizing circuit error and increasing system speed.

## ON THE DRAWING BOARD

Since the introduction of the HI-201HS switch, many engineers have expressed an interest in using this new product. Although much of their work is in a preliminary stage and they do not want to divulge exact details on their designs, the following information is intended to give you an idea of how other engineers are considering using the $\mathrm{HI}-201 \mathrm{HS}$.

The majority of the engineers are interested in taking advantage of the products fast switching speed. One particular engineering group is investigating replacement of DMOS (double-diffused MOS) transistors with the $\mathrm{HI}-201 \mathrm{HS}$.

The DMOS transistor is capable of extremely fast switching speeds (1ns) and until now, switches
fabricated using CMOS technology have not been fast enough to be considered. But the $\mathrm{HI}-201 \mathrm{HS}$ is attractive since it offers unprecedented switching speed along with the established benefits of CMOS technology. Such benefits include a wider analog signal range capability and lower operating power requirements.

A common application for analog switches is time division multiplexing, where many signals are processed on a single channel. High speed switching allows higher information capacity on the channel, since the switching speeds of an analog switch are directly related to the maximum switch activation frequency. The faster a switch can turn on and off, the higher the possible switching frequency. An example of this relationship is shown in Figure 7. If a switch is activated at a frequency of 1 MHz , it must turn on and off within a 500 ns time period. Since the HI-201HS has a maximum on and off times of 50 ns , and can turn on and off within a 100 ns time period, it theoretically possible that it can be activated at a 5 MHz frequency rate. This improved capability is making the $\mathrm{HI}-201 \mathrm{HS}$ an attractive component to design engineers requiring high frequency data processing. Conversations with engineers indicates that possible applications are computer graphics and visual display circuit designs.


$T=1 / f$
$T=1 / 10^{6}$
$\mathrm{T}=10^{-6} \mathrm{sec}=1 \mu \mathrm{~s}$
$\frac{T}{2}=500 \mathrm{~ns}$

Figure 7. High Frequency Switching - $\mathrm{HI}-201 \mathrm{HS}$ fast switching times allow it to transfer data at a higher rate of frequency.

Another area where the $\mathrm{HI}-201 \mathrm{HS}$ is generating interest is in the area of medical electronics. This is a growing field and improvements are continously being made as products become available much of the medical equipment being designed requires both high speed and accuracy.

Medical test equipment is primarily used to transmit or receive information from the patient. An example where both these functions are used is in the area of ultrasound. Ultrasound testing requires that a signal be transmitted to the patient and the return signal is then amplified and displayed or recorded. The 201 HS is being considered for the use in such an application and would be used to control the transmission and reception of these signals.


Figure 8. Video Switching with Improved IsolationImproved high frequency off state performance is obtained by using a $\mathbf{T}$-Switch configuration. When two series switches are off, the third switch is shorted to ground.

The designers are not only interested in fast switching speed, but also in low on resistance. This is an important aspect of the switch since many of the electrical signals in medical electronics are of a small magnitude. An example is patient monitoring equipment which converts physiological parameters into electrical signals. If these low level electrical signals require switching before amplification, a low on resistance switch is essential to minimize the voltage drop across the switch itself. The low on resistance of the HI-201HS enables it to be used in applications using signals of smaller magnitude.

Video circuit design involves the control of high frequency signals. Applications which require the switching of these high frequency signals are usually limited by the off isolation and crosstalk performance of the switch. Off isolation is defined as the amount of feedthrough of an applied signal through an off switch. Crosstalk is the amount of cross coupling of an "off" channel to the output of an "on" channel. Both of these switch characteristics will degrade as the frequency of the input signal increases.

The $\mathrm{HI}-201 \mathrm{HS}$ has some improvement over the standard 201 in these areas but the configuration shown in Figure 8 is being used by designers to improve the isolation capabilities of CMOS analog switches. This configuration is known as " $T$ " switching since the three switches used for passing the signal could be thought of in the shape of the letter $T$. The simplified figure shows that when switches \# 1 and \# 2 are off, switch \#3 is tied to ground. When switches \#1 and \#2 are on, \#3 is off. This improves isolation by having two channels in series off and any feedthrough is fed to ground.

## CONCLUSION

The HARRIS HI-201HS is the fastest monolithic CMOS analog switch available. It offers improved performance for existing designs and should be considered for use in any application where switching speed is an important criteria.

## ACKNOWLEDGEMENTS

The author would like to thank Gary Maulding, Frank Cooper, and Bob Junkins for their technical assistance, Ken Timko and Dick Whitehead for their editorial comments, and the dynamic duo of Lilly Andrews and Kathy Glines for their secretarial skills and patience in the preparation of this paper.

## REFERENCES

1. D. F. Stout, "Handbook of Operational Amplifier Circuit Design". New York: McGraw-Hill, 1976.
2. J. G. Graeme, G.E. Tobey, and L. P. Huelsman, "Operational Amplifiers: Design and Applications"' New York: McGraw Hill, 1971.
3. J. A. Connelly, "Analog Integrated Circuits" New York: John Wiley \& Sons, 1975.
4. HA-2420/2425 Fast Sample and Hold data sheet, Harris Semiconductor.

## APPENDIX / - INSIDE THE HI-201Hs

The HI-201 is a TTL compatible quad CMOS analog switch which features switching times under 50 ns and a typical "on" resistance of $35 \Omega$. The fast switching times are achieved through a combination of process and circuit design techniques. The HI201 HS is fabricated using a dielectric isolation process with complementary PNP and NPN bipolar transistors and polysilicon-gate CMOS. The use of bi-technology process enabled a unique circuit called a ${ }^{\text {© }}$. C. Static Level Shifter to be designed.

The typical CMOS analog switch consists of a switch cell which is driven by a level shifter. The level shifter converts a single logic input into two complementary outputs which drive the gates of the CMOS switch cell (Fig. A). The switch cell represents a capacitive load to the level shifter, so fast switching times require large drive currents to charge these capacitances quickly. The D. C. Static level shifter circuit (Fig. B) provides large drive currents only when switching and dissipates little power in a quiescent condition.

The D. C. static level shifter achieves high switching speeds through the use of a unique bipolar input stage and a network of switching and holding MOS transistors. Devices MN5, MP5, MN9 MP9 are the switching transistors and MN6, MP6, MN10, MP10 are the holding transistors. The major advantage of the bipolar input transistors is that its transconductance $\left(g_{m}\right)$ is much higher than that possible with F. E. T. transistors.

To understand the level shifter operation, consider a change of logic input from low state to high. Initially $\mathrm{V}_{\mathrm{A}}$ is low, $\mathrm{Q}=\mathrm{Q}_{1}=\mathrm{Q}^{\prime}=-15 \mathrm{~V}$ and $\overline{\mathrm{Q}}=$ $\overline{\mathrm{Q}}_{1}=\overline{\mathrm{Q}^{\prime}}=15 \mathrm{~V} . \mathrm{VB}$ is at ground and $\mathrm{QN} 2, \mathrm{QP} 2$ are off. When VA goes high, QN2, QP2 turn on, which slew the gates of switching devices MN5, MP5 with a current $I=\left(V_{A}-2 V_{B E}\right) / R$. The switching devices overcome the holding devices, MN10, MP10 and switch the internal nodes $\mathrm{Q}_{1}$, and $\overline{\mathrm{Q}}_{1}$. CMOS buffers I11, I13 provide large drive currents to the switch cell, while inverters 112 , 114 provide delayed feedback signals. The feedback signals turn off holding devices MN10, MP10 while turning on holding devices MN6, MP6. The feedback also turns on QN2, QP2 by means of MN1, MP1. These feedback signals have returned the level shifter to a static condition by turning the bipolar input stage and MOS switching transistors off.


Figure A. Simplified I. C. Analog Switch OperationLevel Shifter converts logic input into drive signal for CMOS switch cell.


Figure B. Simplified D. C. Static Level Shifter - The level shifter consists of a unique bipolar input stage and a network of switching and holding devices.

Similar operation occurs when $\mathrm{V}_{\mathrm{A}}$ goes from high to low, bipolar transistors QN1, QP1 turn on MN9, MP9. The feedback resets the holding devices and turns off the bipolar input stage.

## APPENDIX // HI-201Hs vs. STANDARD 201

The use of a dual technology process and a creative design improves the performance of this analog switch. The following table illustrates the results of this combination by comparing the specification of the $\mathrm{HI}-201 \mathrm{HS}$ with the standard 201.

It should be apparent from Table 1 the substantial improvement in switching speeds offered by the HI-201HS. But since the switch "off" time of the high speed switch is measured differently from the standard 201, a brief discussion of test methods will avoid any confusion.

Figure $A$ is a typical switching time test circuit for an analog switch. The "on" time is measured from the logic input to the $90 \%$ point of the output.

The "off" time can be measured from the logic input to either the $90 \%$ or $10 \%$ point of the output. This variation in the "off" time test point is due to the dependence of the measurement on the load. The dominant component of the switch "off" time is an exponential RC time constant determined by the values of the load resistance and capacitance. The "off" time of the HI-201HS is measured to the $90 \%$ point. The RC time constant due to load is excluded from this measurement. The photograph included in Figure A is a typical $\mathrm{HI}-201 \mathrm{HS}$.switching time response.

The remainder of table one compares other critical specifications of CMOS analog switches. The HI$\mathbf{2 0 1 H S}$ is not only a high speed switch but also offers improved performance in other areas. The parameters of "on" resistance, leakage current, and charge injection can all contribute unwanted errors to system level applications. With the improvements shown in these areas, the $\mathrm{HI}-201 \mathrm{HS}$ offers potential improvement in system accuracy for a wide variety of applications. and since the $\mathrm{HI}-201 \mathrm{HS}$ is pin compatible with existing 201's, the high speed version can be plugged into existing designs for immediate improvement in performance.

The HI-201HS is an improvement over the standard 201 in many areas, but some trade-offs still exist. One such trade-off was the power dissipation of the product. In order to meet the high speed criteria, larger internal currents are needed which in turn demand increased supply current. But this apparent shortcoming is more than offset by the products performance.

| Parameter | Temperature | HARRIS <br> HI-201HS | HARRIS <br> HI-201 |
| :---: | :---: | :---: | :---: |
| Switching Speed <br> tON <br> tOFF | 250 | 50 ns |  |
| 50 ns | 500 ns <br> 500 ns |  |  |
| ON Resistance <br> ISOFF <br> IDOFF | 1250 | $75 \Omega$ | $125 \Omega$ |
| Leakage Current <br> Q | 1250 | 100 nA | 500 nA |
| Charge Injection <br> Q | 250 | 10 pc (typ) | 30 pc (typ) |
| Power Dissipation <br> Pd | 1250 | 240 mw | 60 mw |

Table 1. Specification Comparison: Improved performance of $\mathrm{HI}-201 \mathrm{HS}$ over standard 201's (all values are maximums unless stated otherwise).

SWITCHING TEST CIRCUIT (tON, tOFF)

(a)

(b)

(c)

Figure A. Switching Time Test Circuit: (a) Switching test circuit, (b) Switching waveforms, (c) Typical HI-201HS response.

# MICROPOWER OP AMP FAMILY 

Russell Leath and Richard Whitehead

## Introduction

Offering the best speed power product of any low power operational amplifier available, the HA$5141 / 42 / 44$ can be effectively utilized in a wide variety of portable system applications. The features available from this family of devices can be easily incorporated into dictation equipment, medical monitoring systems, remote electronic sensors and other system designs.

## Low or Micropower?

Actually, the HA-5141/42/44 operational amplifiers are micropower devices. That is, they consume microwatts of power ( $250 \mu \mathrm{~W}$ typ.) as opposed to low power devices which consume 1 to 10 mW . This exceptionally low power consumption however does not compromise the speed and flexibility of this family of amplifiers. Table 1 lists the speed/power relationships of the HA-5141 and other amplifiers in its class. The industry standard 741 was listed to show that HA-5141 has more speed for a fraction of the power consumed. A brief discussion concerning how the HA-5141/42/44 achieves this unique relationship can be found in the inset below.

| Part <br> Number | Power <br> Dissipatlon | Slow <br> Rate | Full Power <br> Bandwldth | Gain <br> Bandwidth |
| :--- | :---: | :---: | :---: | :---: |
| HA-5141 | $250 \mu \mathrm{~W}$ | $1.5 \mathrm{~V} / \mu \mathrm{s}$ | 60 KHz | 400 KHz |
| RC4132 | $250 \mu \mathrm{~W}$ | $.13 \mathrm{~V} / \mu \mathrm{s}$ | 5.5 KHz | 150 KHz |
| OP-20 | $275 \mu \mathrm{~W}$ | $.02 \mathrm{~V} / \mu \mathrm{s}$ | .9 KHz | 100 KHz |
| LM1OC | $2000 \mu \mathrm{~W}$ | $.11 \mathrm{~V} / \mu \mathrm{s}$ | 5.5 KHz | 80 KHz |
| LM741 | $8000 \mu \mathrm{~W}$ | $.7 / \mathrm{V} \mu \mathrm{s}$ | 20 KHz | 1500 KHz |

TABLE 1. SPEED/POWER RELATIONSHIPS
For highest speed for power consumed, HA-5141 is a factor of 10 better than the nearest device.

## Dual or Single Supply

Enhancing the micropower consumption and speed capabilities of the HA-5141/42/44 is its ability to operate over a wide range of supplies. It can be operated in double supply mode from $\pm 15 \mathrm{~V}$ down to $\pm 1.5 \mathrm{~V}$ or in single mode from +30 V down to +3 V . The quiescent supply current ( $60 \mu \mathrm{~A} / \mathrm{amp}$.) remains nearly constant over the entire supply range making it most suitable for operation in battery powered systems.

## Making the Most of Micro Amps

To achieve high slew rate while requiring only $60 \mu \mathrm{~A}$ to operate, the HA-5141/42/44 design utilizes a current amplifying front end. As can be seen in the simplified schematic under zero signal conditions, current source $l_{1}$ flows through $D_{1}$ and $P_{1}$ while $l_{1}$ flows through $D_{2}$ and $P_{2}$. This flow sets up a DC bias current of $\mathrm{I}_{1}$ and $\mathrm{I}_{2}$ through $\mathrm{N}_{1}$ and $\mathrm{N}_{2}$.

Under small signal conditons, the cross coupling of $\mathrm{N}_{1}$ to $P_{1}$ and $N_{2}$ to $P_{1}$ establishes small signal currents $i$, and i2 through collectors of $N_{1}$ to $P_{2}$ and $N_{2}$ and $P_{1}$ respectively. This differential current ( $\mathrm{i}_{1}-\mathrm{i}_{2}$ ) is similar to a standard differential pair and is given by;

$$
i_{1}-i_{2}=g m \text { where gm }=f(\text { hib })
$$

However, under large signal inputs and unlike the standard differential pair, the maximum differential current is not limited by the DC biasing current sources. The maximum slewing current is limited only by the $\beta$ of $\mathrm{N}_{1}$ and is orders of magnitude larger than the DC biasing current.

For a standard differential pair under large signal con-
ditions the differential current is given by;

$$
i_{1}-i_{2}=l_{1} \tanh
$$

$$
\text { and } i_{1}-i_{2 m a x}=2 i_{1}
$$

But for the HA-5141/42/44 the large signal differential current is;

$$
i_{1}-i_{2}=I_{1}(\theta / v t-\theta-v / v t)
$$

and $\mathrm{i}_{1}-\mathrm{i}_{2}$ increases exponentially until limited by $\beta_{\mathrm{Ni}}$. The HA-5141/42/44 design utilizes two gain stages which allows for high DC gain at lower collector impedance levels. These lower impedance levels permit unstacked device design which allows for lower operating voltage levels.


HA-5141/2/44 CURRENT AMPLIFYING FRONT END

## Noise Parameters Also Attractive

With rugged bipolar construction combined with the dielectric isolation technology, the HA-5141/42/44 design maintains noise characteristics comparable to amplifiers requiring much higher supply currents. The noise curves compare the HA-5141 with other amplifiers in its class. It is readily observed that the HA-5141 has lower noise components even with higher source impedances. With typical noise values of $23 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ and $.03 \mathrm{pA} / \sqrt{\mathrm{Hz}}$ at 1 KHz this device family is very "user friendly" to the portable system designer.


NOISE CURVES COMPARING HA-5141 WITH OTHER AMPLIFIERS

## Other Useful Qualities

When operated in single supply mode this family of amplifiers is capable of output voltage swings from OV to $V(+)-1$ Volt while sourcing $3 m A$ output current. Their common range under single supply conditions is

0 V to $\mathrm{V}(+)-1 \mathrm{~V}$. These qualities coupled with 60 KHz full power bandwidth and 0.4 MHz small signal bandwidth further widens the application range of the HA5141/42/44.

## Applications

The flexibility and inherent qualities of the HA$5141 / 42 / 44$ are most suitable for battery operated and/or low voltage systems such as remote electronic sensors or solar operated designs. The following applications are just a few of the many possibilities which can best utilize this amplifier's capabilities.

## Application 1-Remote Sensor Loop Transmitter

This circuit shows amplifier $A_{1}$ as a sensor amplifier in a bridge configuration. Amplifiers $A_{2}$ and $A_{3}$ are configured as a voltage to frequency converter and $A_{4}$ is used as the transmitter. This entire sensor/transmitter can be powered directly from a 4 to 20 mA current loop.

The bridge configuration produces a linear output with respect to the changes in resistance of the sensor. The voltage at the output of $\mathrm{A}_{1}$ causes the integrator output $A_{2}$ to ramp down until it crosses the comparator threshold voltage of $A_{3}$. $\quad A_{3}$ turns on $Q_{1}$ and $Q_{2} . Q_{1}$ causes the output of $A_{2}$ to ramp up at a rate nearly equal to its negative slope while $Q_{2}$ provides hysteresis for the comparator. In addition, $\mathrm{Q}_{1}$ and $\mathrm{Q}_{2}$ help eliminate changes in power supply (loop) voltage. Amplifier $A_{4}$ and $Q_{3}$ are configured as a constant current sink which turns on when the comparator goes "high". The resulting increase in loop current transmits the frequency of the V to F converter back to the control circuitry.


REMOTE SENSOR - CURRENT LOOP TRANSMITTER

## Application 2-Charge Pool Power Supply

It is usually desirable to have the remote transmitter of a 4 to 20 mA current loop system powered directly from the transmission line. In some cases this is not possible due to high power requirements set by the remote sensor/transmitter system. In these cases an alternative to the seperate power supply is still possible. If the remote transmitter can be operated in a pulsed mode where it is active only long enough to perform its function, then a charge pool power supply can still allow the transmitter to be powered directly by the current loop. In this circuit a constant current $l_{1}$ is supplied to the charge pool capacitor (CP) by the HA-5141 (where $I_{1}=3 \mathrm{~mA}$ ). The voltage $\mathrm{V}_{1}$ continues to rise until the output of the HA-5141 approaches +Vs or the optional voltage limiting provides by $\mathrm{Z}_{2}$. The LM2931 voltage requlator supplies the transmitter with a stable +5 V supply from the charge collected by CP. Available power supply current is determined by the duration, allowable voltage droop on Cp , and required repetition rate. Example: If $\mathrm{V}_{1}$ is allowed to droop 4.4 V and the duration of operation is 1 msec , the available power supply current is ap-


CHARGE POOL POWER SUPPLY FOR PULSED LOAD 4-20mA LOOP TRANSMITTER
proximately $\mathrm{Ips}=\mathrm{Cp} \frac{\mathrm{dV} 1}{\mathrm{dt}}=68 \mu \mathrm{~F} \cdot \frac{4.4 \mathrm{~V}}{1 \mathrm{msec}}=30 \mathrm{~mA}$.
The repetition rate of operation is determined by the time required for the 3 mA constant current source to restore $\mathrm{V}_{1}$ to its previous value. In this example: $\mathrm{t}=68 \mu \mathrm{~F} \cdot \frac{4.4 \mathrm{~V}}{3 \mathrm{~mA}}=100 \mathrm{msec}$ is required.

## Application 3-Low Power Microphone Amplifier

The HA-514X op amp is very well suited for use in audio applications which require high gain, bandwidth and speed at low voltages and with low power comsumption. Requirements such as these are usually found in battery, telephone line or solar powered circuits. The circuit below shows how the HA-5141 may be used to amplify the audio signal from an Electret microphone. This circuit may be operated with a single power supply voltage as low as 3 V or as high as 40 V and can provide over 25 dB of gain over the audio frequency range. The $1 \mathrm{~V} / \mu \mathrm{sec}$ slew rate and low noise of the HA5141 provides low distortion operation while only consuming about $60 \mu \mathrm{~A}$ of supply current.


Rbias value depends on + V value

## Application 4-AGC with Squelch Control

Automatic gain control is a very useful feature in a number of audio amplifier circuits such as tape recorders, telephone speaker phones, communication systems and P.A. systems. The circuits shown below consists of a HA-5144 quad op amp and a FET transistor used as a voltage controlled resistor to implement an A.G.C. circuit with squelch control. The squelch function helps eliminate noise in communications systems when no signal is present and allows remote hands free operation of tape recorder systems. Amplifier $A_{1}$ is placed in an inverting gain $T$ configuration in order to
provide a fairly wide gain range and to keep the signal level across the FET small. The small signal level across the FET and the addition of resistors $\mathrm{R}_{5}$ and $\mathrm{R}_{6}$ help reduce nonlinearities and distortion. Amplifier $A_{2}$ acts as a negative peak detector to keep track of signal amplitude. Amplifier $A_{3}$ may be used to amplify this peak signal if the cutoff voltage of the FET is higher than desired. Amplifier A4 acts as a comparator in the squelch control section of the circuit. When the signal level falls below the voltage set by R10 the gate of the FET is pulled low turning it off completely and reducing the gain to 2.4. The output $A_{4}$ may also be used as a control signal in applications such as a hands free tape recorder system.


## AGC WITH SQUELCH CONTROL

## Application 5-Low Voltage Wein Bridge Oscillator

The circuit shown to the right utilizes a HA-5142 dual op amp and FET to produce a low voltage, low power Wein bridge sine wave oscillator. Resistors $R$ and capacitors C control the frequency of oscillation while the FET, used as a voltage controlled resistor, maintains the gain of $A_{1}$ at exactly 3 to sustain oscillation. The 20 K pot may be used to vary the signal amplitude. The HA-5142 has the capability to operate down to $\pm 1.5 \mathrm{~V}$ supplies and this circuit will produce a low distortion sine wave output while drawing only $120 \mu \mathrm{~A}$ of supply current.


LOW VOLTAGE WEIN BRIDGE OSCILLATOR

## Application 6-Bar Code Scanner

The circuit shown below illustrates a method of interfacing a HEDS-1000 emitter-detector pair with a HA5144 for use as a bar code scanner circuit. The HA5144 is used as an amplifier system which converts the bar and space widths of the printed bar code into a pulse width modulated digital signal. Amplifier $A_{1}$ is used to amplify the current output of the detector. The output of $A_{1}$ is passed to two precision peak detector circuits which detect the positive and negative peaks of
the received signal. Amplifier $\mathrm{A}_{4}$ is used as a comparator whose reference is maintained at the midpoint of the peak to peak signal by resistors $\mathrm{R}_{5}$ and $\mathrm{R}_{6}$. This provides a more accurate edge detection and less ambiguity in bar width. Amplifier $\mathrm{A}_{5}$ is used as an optional noise gate which only allows data to pass through the gate when the peak to peak modulation signal is larger than 1 diode drop. This circuit is operated by a single supply voltage with low power consumption which makes it ideal for battery operated data entry systems.


BAR CODE SCANNER

## Application 7-Monostable Multivibrator

The circuit to the right illustrates the usefulness of the HA-5141 as a battery powered monostable. In this circuit the ratio is set to .632 , which allows the time constant equation to be reduced to:

$$
\mathrm{T}=\mathrm{R}_{\mathrm{t}} \mathrm{C}_{\mathrm{t}}
$$

$D_{2}$ is used to force the output to a defined state by

clampinng the negative input at +0.6 V . Triggering is set by $C_{1}, R_{3}$, and $D_{2}$. An applied trigger pulls the positive input below the clamp voltage ( +0.6 V ) which cause the output to change state. This state is held because the negative input cannot "follow" the change due to $R_{t}$, $\mathrm{C}_{\mathrm{t}}$. As can be seen in the photograph, this particular circuit has a output pulse width set at approximately $100 \mu \mathrm{~s}$. Use of potentiometers for $\mathrm{R}_{\mathrm{t}}$ and varible capacitors for $C_{t}$ will allow for a wide variation in $T$.


SCALE: VERTICAL, $A=1$ V/DIV $B=2$ V/DIV HORIZONTAL $=\mathbf{5 0} \boldsymbol{\mu} \mathbf{s} /$ DIV

## APPLICATION NOTE 544

## Application 8-AC Coupled Dynamic Amplifier

The circuit shown below is yet another of the many ways to utilize the advantages of HA-5141/42/44. This circuit would be most useful for biomedical instrumentation and acts as a bandpass filter with gain. Low frequency cutoff is set at 10 Hz while the high frequency break point is given by the open loop roll off characteristic of the HA-5141/42/44. In this case, the AVc1 = -60 dB the rolloff occurs at approximately 300 Hz . This corner frequency may be trimmed by inserting a capacitor in parallel with $\mathrm{R}_{\mathrm{f}}$.

## Acknowledgements

A. Russell Leath of Georgia Institute of Technology Engineering Experiment Station, Atlanta, GA., developed an evaluated the circuits in this Application Note.
B. Don Jones, Jon Dutra, and David Graen, Harris Semiconductor, Analog Division, Field Application Engineers provided inputs leading to the development of the circuits in this Application Note.
C. Gerry Cotreau, Harris Semiconductor, Analog Division, provided inputs involving operation of the HA5141/42/44 devices.


AC COUPLED DYNAMIC AMPLIFIER (AvCL $\mathbf{= - 1 0 0 0 )}$

NOTICE: Information contained in application notes is intended solely for general guidance; use of the information for user's specific application is at user's risk.

# NEW MULTIPLEXERS SIMPLIFY SYSTEM DESIGN 

By T. R. Fleming and T. M. Westenburg

## INTRODUCTION

Monolithic analog multiplexers have been available since the early seventies. They provide simple switching functions and have undergone relatively few design changes. However, system designers have established three desireable attributes which widen these products. range of application and save board area where they are used.

- Latched channel address inputs
- Overvoltage protection
- High impedance at the channel inputs with power off

These features have been available separately, but only the new HI-50XL family from Harris Semiconductor combines all three in a single product.

Latches for the channel address are required in many cases, so these have been provided on-chip. (If not needed, they may be wired in the "transparent" mode). Overvoltage protection is needed when channel inputs connect directly to a user-accessable interface; having this protection built into the multiplexer often eliminates the need for external resistors and diodes. Finally, high analog input impedance with power off is very welcome in the design of redundant systems, where a powered-down standby MUX may be wired in parallel with an active one.

These products form a conventional multiplexer family: HI-506L/507L, 16 Channel Single Ended/8 Channel Differential versions; and HI-508L/509L, the 8 Channel SE/4 Channel Differential versions. The term " $50 \times \mathrm{L}$ " refers to this product family. In the following sections, the new switch is compared with older designs and the 50XL control signals are described. Next comes a discussion of tradeoffs associated with different methods of interface to a microprocessor system, and a detailed description of a typical application.

## NEW SWITCH DESIGN

The switch cell of the 50XL has a different structure than earlier Harris designs (HI-50X, HI-50XA). The
new switch (Figure 1) consists of an N -channel, P channel and N -channel MOSFET in series, as opposed to the trnasmission gate configuration with an N and P-channel device in parallel. The series N-P-N switch offers much higher Off Isolation with power off and better fault performance. Channel overvoltage protection is inherent since at least one of the three MOSFETs will turn off in the presence of overvoltage.

For the conditions shown in Figure 1 (power on; switch closed), gate voltage for the outer N -channel MOSFETs is +15 V . Therefore, channel resistance in the left hand device will increase as the analog input increases from zero, since $\mathrm{V}_{\mathrm{GS}}$ is approaching the threshold value (approximately 2V). Similarly, the P-channel resistance increases as the input increases in the negative direction, yielding an overall variation of "ON Resistance" as shown in Figure 2. This variation restricts the useable signal range somewhat, but provides a natural "shutoff" for inputs which approach or exceed the supply voltages. Of particular interest is the behavior with power off, in which RON remains high for all values of input. Table 1 shows the conditions of a $50 X L$ switch for all modes of operation and values of input voltage.

A further advantage for the 50XL switch over earlier designs is its higher OFF Isolation: -72 dB with power, and -56 dB with power off ( V IN $=3 \mathrm{~V}_{\mathrm{rms}} @ 500 \mathrm{kHz}$ ). That is, switch feedthrough with the power off is less than 0.17\%.


Figure 1. Switch Cell


Figure 2. $\mathrm{V}_{\text {IN }}$ vs. $\mathrm{R}_{\mathrm{ON}}$

Table 1. 50XL Switch Behavior

| MODE OF OPERATION | ANALOG INPUT, $\mathrm{V}_{\text {IN }}$ |  |  |
| :---: | :---: | :---: | :---: |
|  | NEGATIVE OVERVOLTAGE ( $\mathrm{V}_{\mathrm{IN}} \leq-14 \mathrm{~V}$ ) | NORMAL OPERATION $\left(-10 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq+10 \mathrm{~V}\right)$ | POSITIVE OVERVOLTAGE ( $V_{I N} \geq+14 V$ ) |
| Power On; Switch Closed | Oxo | 000 | XOO |
| Power On; <br> Switch Open | OXX | XXX | $x \times{ }^{*}$ |
| Power Off | OXX | - | x $\times$ * ${ }^{*}$ |

(Switch MOSFETs: N-P-N, where $X=O F F ; O=O N$ )

* State of the P -channel MOSFET is indeterminate.


## CONTROL SIGNALS

The Address inputs $A_{0}, A_{1}, A_{2}, A_{3}$ and Enable are latched into an internal buffer when $\overline{W R}$ goes from low to high. These digital inputs are DTL, TTL and CMOS compatible. Each latch output is level shifted into the decode section, which activates the appropriate channel, (if any). The device may be reset (all channels OFF) by taking $\overline{\mathrm{RS}}$ low. Usually, $\overline{\mathrm{RS}}$ is tied to the system reset line to assure that all channels are OFF following a turn-on of power. The reset ( $\overline{R S}$ ) line may also be tied to the power supply with a resistor and capacitor to provide a delay from initial power-up. Refer to Figure 3.

The reset function overrides all others, just as $\overline{W R}$ (Write) overrides the address inputs ( $\mathrm{A}_{0}-\mathrm{A}_{3}$ and EN are ignored when $\overline{W R}$ is high). With $\overline{W R}$ low and $\overline{R S}$ high, the switches respond immediately to a change in channel address; i.e., the latches are "transparent".

Members of the 50XL family are easily interfaced to a microprocessor system. The channel select lines may be tied directly to either the address or the data bus. No I/O interface device (PIA, PPI) is required since latches are provided on the HI-50XL chip. However, some additional hardware may be necessary for deriving the HI-50XL $\overline{W R}$ signal, depending on system requirements. Refer to Figure 4.


Figure 3. 50XL Switch Behavior


Figure 4. 50XL Control Requirements

## THE 50XL-SYSTEM INTERFACE

There are perhaps eight basic ways to connect a 50XL multiplexer in a microprocessor system. Most of these are options common to the interface of any peripheral device, so the most appropriate method is usually indicated by the system hardware and its intended use.

To operate the $50 \times \mathrm{L}$, three functions must be provided - chip (device) selection, channel selection ( $A_{0}$, $A_{1} \ldots A_{N}, E N$ ) and control ( $\overline{W R}, \overline{R S}$ ). Channel selection is accomplished by a direct connection either to the data bus (simpler software) or to the address bus (higher clock speed allowable). For either case, a chip select is obtained in the usual way, using either an address bus decoder or the "bit flag' method, in which one address line is dedicated to the 50 XL . Further, many systems will offer access to the 50XL through an option of either "memory mapping" or "I/O mapping", yielding eight different interface connections.

Four of these cases are illustrated in Figure 5, in which each HI-506L multiplexer is installed in the I/O space of an 8085 microprocessor. Channel selection is by the data bus ( $\# 1, \# 2$ ) and the address bus ( $\# 3, \# 4$ ). Device selection is provided by an address decoder ( $\# 1, \# 3$ ) and by the dedicated address line "bit flags" (\#2, \#4).

For each multiplexer, external gates and control lines are arranged to write a 5 bit word ( $A_{0}, A_{1}, A_{2}, A_{3}$, EN) to the address inputs, and latch it by a low-to-
high transition at MUX's $\overline{W R}$ input. The 50XL requires a minimum 300 ns for this WR pulse, and if necessary, a monostable multivibrator (one-shot) may be added to extend the pulse's duration. To clarify these system timing relationships, the parameters relevant to an 8085 I/O Write operation are shown in Figure 6, along with two selected waveforms from Figure 5 and the 50XL Write Pulse. As an alternative, however, the timing requirements may easily be met using a programmable peripheral interface device (PPI, PIA, or equivalent).


## SYSTEM APPLICATION EXAMPLE

Figure 7 includes two separate data acquisition systems controlled by an 8085 microprocessor. In the upper system, 16 analog channels are multiplexed into a Sample/Hold - A/D Converter combination which provides sample rates as high as 2.7 kHz per channel. In the lower system, two HI-506Ls are operated as a single 32 channel multiplexer, delivering the analog signal through a buffer amplifier directly to an A/D converter. Bandwidth of these 32 analog signals is limited since no Sample/Hold is used (for 12 bit accuracy, BW must not exceed 2 hertz). However, each channel may be digitized every $736 \mu \mathrm{~s}$, for a 1.36 kHz sample rate.

In each system of Figure 7, control of the HI-506L multiplexer is as shown in Figure $5, \# 2$. That is, the latched address inputs are connected directly to the data bus for channel selection, and a single bit of the I/O address is used as a chip select. (Up to eight peripherals may be controlled in this manner). The multi-
plexer's $\overline{W R}$ input is derived by appropriate gating of this chip select with the $8085 \overline{W R}$ and $10 / \bar{M}$ signals.

In the upper system a D-type flip-flop simultaneously initiates a conversion and switches the Sample/Hold to Hold. This is acceptable since the Hold mode settling is only 185 ns , and at least $1 \mu \mathrm{~s}$ will elapse before the converter's first bit decision. Similarly, the lower system uses a flip-flop to initiate conversions and another flip-flop to control the HI-200 switch, forming a 32 channel multiplexer.

The two multiplexers in the lower system are operated in parallel so two analog signals are always presented to the analog switch. Crosstalk in the switch is not a concern since only low BW signals are involved. As an alternative, one may eliminate the $\mathrm{HI}-200$ switch and its flip-flop by connecting the MUX outputs together and using the ENable controls to enable one multiplexer at a time. However, output capacitances add together to increase the output time constant. Additional settling time must be allowed for the multiplexer, so the result is a lower channel rate than with the $\mathrm{HI}-200$ switch arrangement.

| PARAMETER | $\begin{aligned} & \text { TYPICAL } \\ & +\mathbf{2 5}{ }^{\circ} \mathrm{C} \end{aligned}$ | MIN LIMITS FULL TEMP. RANGE | UNITS |
| :---: | :---: | :---: | :---: |
| ${ }^{\text {twW }}$, Write Pulse Width | 155 | 300 | ns |
| tow, A, EN Data Valid To WRITE (Stabilization Time) | 85 | 225 | ns |
| twD, A, EN Data Valid After WRITE (Hold Time) | 20 | 100 | ns |
| trs, RESET Pulse Width (not shown) | 250 | 400 | ns |



Figure 6. Timing Requirements.

Initiation of a Read operation by the processor toggles a flip-flop in each system, setting the converters to Read and (for the upper system) switching the Sample/Hold to Sample. Finally, each converter's STATUS output is inverted and tied directly to one of the processor's interrupt request terminals, with higher priority to the upper converter. The processor may execute instructions until a conversion is completed in either system - then it vectors to a Read routine, stores the data, and triggers another conversion. Each result will occupy two bytes of memory
since a 12 bit word must be transmitted on an 8 bit data bus. The HI-574A accomplishes this by monitoring the $A_{0}$ address line with its $A_{0}$ control input, allowing the converter to route the two bytes into consecutive memory locations.

Machine language routines suitable for exercising the system of Figure 7 are listed in the following section. Also, detailed parametric limits for the HI-506L and HI-507L multiplexers are listed in Figure 8.


Figure 7. HI-50XL System Application.

## SOFTWARE CONTROL

These brief assembly routines implement the basic operations required in Figure 7. Since hardware connections commit various lines of the address and
data buses to specific jobs, control information may be conveyed to the system components by individual bit signals on these buses. The programmer simply writes an appropriate control word to the location of a given component. Control words are composed according to the bit information shown below:


OPERATIONS

1. Select Channel 5 of upper MUX:

| $X$ | $X$ | 0 | 1 | 0 | 0 | 0 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MVI | $=10$ HEX |  |  |  |  |  |  |
| OUT | $=85 \mathrm{H}$ |  |  |  |  |  |  |
| MOH |  |  |  |  |  |  |  |


| 1 | $\times$ | $\times$ | $X$ | 0 | 1 | 0 | 1 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |$|=85 \mathrm{HEX}$

2. $\mathrm{S} / \mathrm{H}$ to HOLD and start a conversion, upper converter:

3. Read output of top converter, following an interrupt via 8085 RST7.5 input. (Converter output is 11010110 1001.):

Read 1st byte -


Read 2nd byte -


Interrupt RST7.5 causes a JUMP to the following service routine:

| IN | O2H | Read first byte |
| :--- | :--- | :--- |
| MOV | D, A | Move data to D register pair |
| IN | O3H | Read second byte |
| MOV | E, A | Move data to E register pair |
| MVI | A, 1AH | Move control word to Accumulator |
| SIM |  | Reset Interrupt |
| IStore data instructions) |  |  |
| RET | Return |  |

4. Select Channel 14 of lower MUX:


Note: MUX channels are numbered 0 to 15.

| MV1 | A, 9EH |
| :--- | :--- |
| OUT | $20 H$ |

Move control word to Accumulator Write word to MUX
5. Initiate a conversion in lower converter:

6. Read output of lower converter following an interrupt via 8085 RST5.5 input:

This is accomplished with a routine identical to that in Operation // 3, except location 04 H is used instead of 02 H , and 05 H instead of 03 H .

# A DESIGNERS GUIDE FOR THE HA-5033 VIDEO BUFFER <br> Carl Wolfe 

## Introduction

Harris Semiconductor is an industry leader in the high speed, wideband, monolithic operational amplifier market. Due to the high performance of Harris products, designers in the more specialized areas of electronics have shown interest in utilizing these products in their applications. One such area is video design. In an effort to address this market, Harris has introduced the HA-5033 video buffer.

This paper will discuss the HA-5033 design and provide additional performance characteristics not shown in the data sheet.

## HA-5033 Description

The HA-5033 is a unity gain monolithic I.C. designed for any application requiring a fast wideband buffer. A voltage follower by design, this product is optimized for high speed $50 \Omega$ and $75 \Omega$ coaxial cable driver applications common in color video systems.

Critical performance characteristics are summarized in Table 1. Outstanding differential phase/gain characteristics combined with an output current capability of $\pm 100 \mathrm{~mA}$ makes the HA-5033 an excellent choice for the line driver applications required in video circuit design.

| PARAMETER | MIN | TYP | MAX | UNITS |
| :--- | :---: | :---: | :---: | :---: |
| Input Offset Voltage |  |  | 15 | mV |
| Input Bias Current |  |  | 35 | $\mu \mathrm{~A}$ |
| Differential Phase |  | .1 |  | degree |
| Differential Gain |  | .1 |  | $\%$ |
| Slew Rate ( $\pm 15 \mathrm{~V}$ ) | 1000 |  |  | $\mathrm{~V} / \mu \mathrm{S}$ |
| Output Current |  | $\pm 100$ |  | mA |
| Bandwidth (small signal) |  | 250 |  | MHz |
| Bandwidth (VIN $=1 \mathrm{~V}_{\text {RMS }}$ ) |  | 65 |  | MHz |
| Supply Current |  |  | 20 | mA |

TABLE 1. HA-5033 SPECIFICATIONS: $\mathrm{T}_{A}=+25^{\circ} \mathrm{C}$; $\pm V_{\text {SUPPLY }}= \pm \mathbf{1 2 V}$ (UNLESS OTHERWISE SHOWN)

Other features, which include a minimum slew rate of $1000 \mathrm{~V} / \mu \mathrm{s}$, make the HA-5033 useful in high speed A/D data conversion and sample/hold circuits.

The HA-5033 is offered in two package configurations,
the T0-8 metal can and the 8 pin epoxy Mini-Dip. The pinouts for each package are illustrated in Figure 1.

## TOP VIEWS



METAL CAN PACKAGE


MINI-DIP

FIGURE 1. HA-5033 PINOUTS: T0-8 METAL CAN-PIN COMPATIBLE WITH THE LH0033 HYBRID. 8 PIN MINI-DIP - FABRICATED USING A COPPER LEAD FRAME. ADVANTAGES include excellent thermal characteristics AND BOARD SPACE SAVINGS.

The high performance of this product (summarized in Table 1) is the result of the Harris High Frequency Dielectric Isolation Process. A major feature of this process is that it provides both PNP and NPN high frequency transistors which make wide bandwidth designs, such as the HA-5033, practical.

## A Closer Look

Most manufacturer's data sheets provide a schematic diagram and depending upon the complexity of the product, this schematic may be comprehensive or possibly a simplified version. Schematics are a visual means of presenting information, ranging from reliability data, such as transistor counts, to circuit information for circuit analysis or computer simulation. But the most important reason for the schematic is to communicate to the customer the internal structure of the product and therefore, some insight into its operation.

At first glance, a schematic may appear as nothing more than a collection of resistors and transistors. But upon closer examination, particular areas of operation should become evident. Using the HA-5033 as an example (Figure 2), it will be shown that the HA-5033 consists of a signal path, bias network, and performance optimization circuitry.


FIGURE 2. HA-5033 SCHEMATIC: VIDEO BUFFER DESIGN CONSISTS OF THREE OPERATING AREAS; SIGNALPATH, BIAS NETWORK AND PERFORMANCE OPTIMIZATION CIRCUITRY.

Signal buffering is accomplished by cascading two emitter followers. In order to achieve symmetrical positive and negative output drive capability, two pairs are paralleled. The first pair consists of Q1 and Q4 for positive drive while the second pair Q2, Q3, provide negative drive. The emitter resistors of Q1, Q2 ensure stability with respect to load resistance, enhance differential phase/gain performance, and stabilize the quiescent operating point. This signal path has been high-lighted on the schematic.

The bias circuitry consists primarily of the diode-biasing located on the left portion of the schematic along with transistors Q5, Q6. This circuitry ensures the designed performance of the other active elements.

The performance optimization circuits are a slew enhancement circuit and a bias network buffer circuit. The transistors Q7, Q8, Q9 and Q10 are for slew enhancement. If the input voltage exceeds the output by

one $\mathrm{V}_{\mathrm{BE}}$, Q 7 will turn on Q10, which in turn provides extra base drive to Q1. Similary, Q9 will supply extra base drive to Q2.

Transistors Q11, Q12, Q13 and Q14 prevent high frequency or transient signals from affecting the bias circuitry. This prevents $\mathrm{C}_{\mathrm{CB}}$ multiplication of current sources Q5 and Q6, which also improves differential gain/phase performance.

Note that output current limiting was not designed into the HA-5033. If there is a possiblity of the output being shorted to ground or the supplies, external current limiting will be necessary.

Any designer interested in using the HA-5033 should be aware of a characteristic related to output transistor operation. As the data sheet performance curves (reproduced in Figure 3) show, the output swing is a function of frequency. These curves show the point at


FIGURE 3. OUTPUT SWING VS. FREQUENCY PERFORMANCE CURVES: CURVES SHOW POINT OF OBSERVABLE DISTORTION FOR GIVEN FREQUENCY. OPERATION BEYOND THE CURVES SHOWN WILL APPROACH CONDITIONS WHERE OUTPUT TRANSISTORS ARE SIMULTA NEOUSLY ON. THE RESULTING INCREASE IN CHIP TEMPERATURE WILL LEAD TO THERMAL RUNAWAY.
which observable distortion occurs for a given frequency. However, if the signal amplitude, signal frequency or both are increased beyond the curves shown, thermal "runaway" will occur. This is due to both the NPN and PNP output transistors approaching a condition of being simultaneously on. This condition has been computer simulated and the results are shown in Figure 4.

(a) $V_{\text {peak }}=5 \mathrm{~V}, \mathrm{~B}_{\mathrm{L}}=100$

- SUPPLY CURRENT


FIGURE 4. OUTPUT TRANSISTOR COMPUTER SIMULA TION RESULTS

This condition occurs if the frequency of the analog signed does not allow sufficient time for the output PNP transistor to turn off. The frequency which causes this "push-push" output stage can be determined by using the following relationship,

$$
\text { Full Power Bandwidth (FPB) }=\frac{S R}{2 \pi V_{p}}
$$

## Where:

SR = Slew Rate
$V_{p}=$ Analog Signal Peak Voltage
Therefore, the designer can determine the approximate frequency of thermal runaway by supplying the peak analog voltage and measuring the buffer slew rate for a particular application.

For example, the slew rate for the HA-5033 with a load of $R_{L}=1 \mathrm{~K}$ ohm and $C_{L}=1000$ pFwas measured to be 83 $\mathrm{V} / \mu \mathrm{S}$. The FPB for a 5 V peak analog signal was calculated,

$$
\mathrm{FPB}=\frac{83 \mathrm{~V} / \mu \mathrm{S}}{2 \pi(5 \mathrm{~V})}=2.6 \mathrm{MHz}
$$

So the estimated frequency of thermal runaway for the given conditions is 2.6 MHz . Measurements in the lab resulted in a thermal runaway frequency equal to 2.5 MHz .

Although the FPB relationship gives the designer a method of estimating the frequency of thermal runaway, it is recommended that the HA-5033 be operated to the left of the curves shown in Figure 3. Heat sinking the buffer will not prevent this condition from occuring.

The purpose of heat sinking a semiconductor is to maintain the device junction temperature below a specified maximum limit. This is a thermal problem and can be evaluated using the thermal analog of Ohms Law illustrated in Figure 5.

## Where:

$P_{d m a x}=$ Power Dissipated $\left(P_{D C}+P_{A C}\right)$, Watts
$\mathrm{T}_{\mathrm{j}}=$ Maximum Junction Temperature, ${ }^{\circ} \mathrm{C}$
$\mathrm{T}_{\mathrm{a}}=$ Ambient Temperature, ${ }^{\circ} \mathrm{C}$
$\theta_{\mathrm{j}-\mathrm{c}}=$ Junction to Case Thermal Resistance, ${ }^{\circ} \mathrm{C} / \mathrm{W}$
$\theta \mathrm{c}-\mathrm{s}=$ Case to Heat Sink Thermal Resistance, 0C/W
$\theta_{\mathrm{s}-\mathrm{a}}=$ Heat Sink to Ambient Thermal Resistance, ${ }^{\circ} \mathrm{C} / \mathrm{W}$


FIGURE 5. THERMAL ANALOG OF OHMS LAW: SEMICONDUCTOR /HEAT SINK SYSTEM

In this thermal system, current is replaced by power, voltage by temperature, and electrical resistance by thermal resistance. By using Figure 5, the following expression is derived,

$$
P_{\mathrm{dmax}}=\frac{\mathrm{T}_{\mathrm{jmax}}-\mathrm{T}_{\mathrm{A}}}{\theta \mathrm{j}-\mathrm{c}+\theta \mathrm{c}-\mathrm{s}+\theta \mathrm{s}-\mathrm{a}}
$$

This expression allows the designer to determine the maximum power dissipation of a semiconductor/heat sink system.

In order to make use of these expressions, the following information is required. $\theta_{j-c}$ and $T_{j \max }$, from the semiconductor manufacturer and $\theta_{\mathrm{c}-\mathrm{s}}$ and $\theta_{\mathrm{s}-\mathrm{a}}$, from the heat sink manufacturer.

For the Harris HA-5033, the maximum junction temperature is $T_{j \max }=200^{\circ} \mathrm{C}$. The thermal impedances for the HA-5033 in the T0-8 metal can package are $\theta_{\mathrm{j}-\mathrm{c}}=$ $31^{\circ} \mathrm{C} / \mathrm{W}$ and $\theta_{\mathrm{j}-\mathrm{a}}=99^{\circ} \mathrm{C} / \mathrm{W}$. The epoxy mini-dip thermal impedances are $\theta_{\mathrm{j}-\mathrm{c}}=27^{\circ} \mathrm{C} / \mathrm{W}$ and $\theta_{\mathrm{j}-\mathrm{a}}=90^{\circ} \mathrm{C} / \mathrm{W}$.

Recommended heat sinks for the HA-5033 in the T0-8 metal can package are the Thermalloy 2240A ${ }^{1}$ and IERC-UP-T08-51CB2 (base), IERC-UP-C7 (top). Thermal impedances are $\theta_{\mathrm{S}-\mathrm{a}}=27^{\circ} \mathrm{C} / \mathrm{W}$ and $\theta_{\mathrm{S}-\mathrm{a}}=10^{\circ} \mathrm{C} / \mathrm{W}$, respectively. $\theta_{\mathrm{C}-\mathrm{s}}$ is dependent upon the type of insulator or thermal joint compound used. Both products are two piece heat sinks, but differ in design.

By using the given product information and supplying an operating ambient temperature, the designer can determine the maximum power the system will dissipate and not exceed the maximum junction temperature.

For example, Figure 6 shows the maximum power dissipation for the HA-5033 in a T0-8 metal can package to be 1.75 W at $25^{\circ} \mathrm{C}$.


FIGURE 6. HA-5033 MAXIMUM POWER DISSIPATION VS AMBIENT TEMPERATURE: FREE AIR

The maximum power dissipation of the HA-5033/ 2240A heat sink system is calculated to be,

$$
P_{\mathrm{dmax}}=\frac{200-25}{31+27}=3.01 \mathrm{~W}
$$

Therefore, the HA-5033 used with the Thermalloy 2240 A can dissipate 3.0 W at $25^{\circ} \mathrm{C}$ and not exceed the maximum junction temperature of $200{ }^{\circ} \mathrm{C}$.

The power dissipation limits shown in Figure 6 and those determined with the heat sink apply for both quiescent and load related power. Therefore,
$P_{\text {dmax }}>P_{D C}+P_{A C}$
$P_{D C}=(+V)(+I)+(-V)(-I)$
$P_{A C}=(1 / T)_{O} \int^{T} v(t) i(t) d t$

## Video Performance

The images which appear on your television picture tube are created by a process called scanning ${ }^{3}$. Scanning is a method of recreating the optical image of a scene one line at a time. Referring to Figure7a, an electron beam moves or "scans" from left to right and quickly returns to a position below its starting spot This process continues until the bottom of the picture is reached and the beam returns to the original top left hand position. This method is called sequential scanning.


SEQUENTIAL SCANNING


## Application Note 548

Incorporated into present television broadcast standards is a technique called interlaced scanning. Interlaced scanning recreates the scene by providing two half scans. As shown in Figure 7b, the first scan traces out the odd numbered lines, the second scan fills in the even numbered lines. This technique avoids the flicker problem and excessive bandwidths required for similar picture definition using sequential scanning.

The United States NTSC (National Television Systems Committee) broadcast standard is a 525 line standard. Each scan consists of $2621 / 2$ lines. The first scan is known as field one, the second, field two. Therefore, the complete picture consists of two fields.


FIGURE 8. MULTIBURST SIGNAL (FIELD 1, LINE 17) ALLOWS FREQUENCY RESPONSE CHECKS


FIGURE 10. COMPOSITE SIGNAL (FIELD 1, AND 2, LINE 18) DESIGNED FOR GAIN AND TIME DELAY TESTS

The first 21 lines of each field are blank. Those lines are left open and are not used to broadcast video information. Instead, these lines contain other important information, such as sync pulses, data transmission, and test signals. The test signals contained in these lines are called the Vertical Interval Test Signals (VITS) ${ }^{4,5}$, which allows real-time monitoring of the television broadcast signal quality. These test signals were used to evaluate the video performance of the HA-5033.

Four test signals are commonly used in the vertical interval. They are the multiburst, color bar, composite and vertical interval reference. These test signals are shown in Figures 8 through 11.


FIGURE 9. COLOR BAR (FIELD 2, LINE 17) ENABLES MONITORING OF COLOR TRANSMISSION QUALITY


FIGURE 11. VERTICAL INTERVAL REFERENCE SIGNAL (FIELD 1 AND 2, LINE 19) PROVIDES COLOR AND GAIN REFERENCES

Each test signal was created to allow various distortions to be measured without interfering with the normal video transmission. These signal distortions which exist in television systems are defined as linear or nonlinear. Non-linear distortion, such as differential phase and gain, vary with the amplitude of the picture signal. Linear distortions, usually dependent upon frequency response, are independent of signal level. For example, the multiburst test signal is very useful for frequency response checks, where as the composite signal contains signals for checking gain error.

Determining the HA-5033's performance level with respect to the NTSC standard required the definition of a measurement method. Test equipment was needed that would produce the necessary NTSC test signals and also monitor the device under test performance. The test configuration, shown in Figure 12 consisted of a Tektronix 149A NTSC ${ }^{6}$ generator and Marconi TF 2914A video analyzer?.

*TEKTRONIX 1910 NTSC DIGITAL GENERATOR RECOMMENDED

## FIGURE 12. HA-5033 NTSC PERFORMANCE TEST CONFIGURATION

The TF 2914A has the capability of measuring 24 separate video parameters. Other advantages include direct readout and much more accuracy than possible using scope methods. Table 2 lists the video parameters tested on the HA-5033 along with the particular VITS utilized by the TF 2914A.

| VIDEO PARAMETER | VERTICAL INTERVAL TEST SIGNAL USED |
| :--- | :--- |
| Luminance Bar Amplitude | Luminance Bar, Composite Signal (Fig. 10) |
| Sync Amplitude | Sync Pulse, Composite Signal (Fig. 10) |
| 2T Pulse to Bar Ratio | 2T Pulse/Luminance Bar, Composite Signal (Fig. 10) |
| Chrominance to Luminance Gain Inequality | Chrominance Component Amplitude of the 12.5T Pulse and Lu- <br> minance Bar Amplitude, Composite Signal (Fig. 10) |
| Chrominance to Luminance Delay | Time Difference of Chrominance and Luminance Components <br> of the 12.5T Pulse, Composite Signal (Fig. 10) |
| Luminance Non-Linearity | Largest and Smallest Step Amplitude of the Modulated Step <br> Staircase, Composite Signal (Fig. 10) |
| Signal to Noise Ratio | Luminance Bar Level to Noise Voltage, Composite Signal <br> (Fig. 10) |
| Chrominance to Luminance Crosstalk | Chrominance Component of 3 Step Modulated Pedestal and <br> Luminance Bar, Multiburst Signal (Fig. 8) |
| Low Frequency Error | Amplitude of Low Frequency Signals |
| Bar Tilt | Difference of Luminance Bar Amplitude, Composite Signal <br> (Fig. 10) |
| 2T K Factor | 2T Pulse, Composite Signal (Fig. 10) |
| Differential Gain | Amplitude Deviation of Modulated Step Staircase, Composite <br> Signal (Fig. 10) |
| Differential Phase | Phase Deviation of Modulated Step Staircase, Composite Sig- <br> nal (Fig. 10) |
| Flag | Luminance Amplitude, Multiburst Signal (Fig. 8) |
| Multiburst 1-6 | Amplitude of Each Frequency Burst, Multiburst Signal (Fig. 8) |
| Color Reference Burst Amplitude | Color Burst Amplitude, Multiburst Signal (Fig. 8) |

Since the TF 2914A measurement includes any inaccuracies of the NTSC signal generator, a "delta" measurement was neccesary. The NTSC generator was connected directly to the analyzer and the results recorded. Next, the HA-5033 was inserted and the results
recorded. The difference between the two readings was considered the actual HA-5033 performance. Table 3 lists the video performance results of the HA5033.

| VIDEO PARAMETER | HA-5033 | UNITS |
| :--- | :---: | :---: |
| Luminance Bar Amplitude | 93.6 | IRE* |
| Sync Amplitude | 37.5 | IRE |
| 2T Pulse to Bar Ratio | 99.9 | IRE |
| Chrominance to Luminance Gain Inequality | 99.9 | IRE |
| Chrominance to Luminance Delay | 1.5 | nS |
| Luminance Non-Linearity | 0.1 | $\%$ |
| Signal-to-Noise Ratio | 66 | db |
| Chrominance to Luminance Crosstalk | 51.6 | IRE |
| Low Frequency Error | 0.3 | mv |
| Bar Tilt | 0.3 | IRE |
| 2T K Factor | 0.1 | K |
| Differential Gain | 0.1 | \% |
| Differential Phase | 0.1 | degree |
| Flag | 99.5 | IRE |
| Multiburst 1 Amplitude | 49.2 | IRE |
| Multiburst 2 Amplitude | 49.3 | IRE |
| Multiburst 3 Amplitude | 51.0 | IRE |
| Multiburst 4 Amplitude | 50.4 | IRE |
| Multiburst 5 Amplitude | 49.7 | IRE |
| Multiburst 6 Amplitude | 50.0 | IRE |
| Color Reference Burst Amplitude | 40.4 | IRE |

TABLE 3. HA-5033 NTSC VIDEO PERFORMANCE

* IEEE Standard 205-1958 defines the levels of television video signal in terms of IRE units. 100 IRE units $=0.714 \mathrm{~V}, \mathrm{P}-\mathrm{P}$


## Applying The HA-5033

The most important consideration when designing with the HA-5033 is layout. The wide bandwidth of the buffer necessitates that high frequency layout procedures be followed. Recommended procedures include the use of a ground plane, minimization of all lead lengths, avoiding sockets, and proper power supply decoupling.

Standard practice in RF/Video layout is the use of a ground plane. A ground plane minimizes distributed circuit capacitance and inductance which degrade high frequency performance. The ground plane can also incorporate the metal case of the HA-5033, since pin \#2 is internally tied to package. This feature allows the user to make contact between the ground plane and the package which extends shielding, provides additional heat sinking and eliminates the use of a socket. IC sockets contribute bandwidth limiting interlead capacitance and should be avoided.

For the epoxy mini-dip, additional heatsinking can be derived from soldering the no connection pins \#2, 3, and 7 to the ground plane. Also, pin \#6 can be tied to either supply, grounded or left open. But to optimize device performance and improve isolation, it is recommended that this pin be grounded.

Another method of enhancing device performance is power supply decoupling. For the HA-5033, it is recommended that the positive and negative power supplies be bypassed with capacitors to ground. Ceramic capacitors ranging in value from .01 to $.1 \mu \mathrm{~F}$ will minimize high frequency variations in supply voltage. Solid tantalum capacitors $1 \mu \mathrm{~F}$ or larger will optimize low frequency performance. It is also recommended that the bypass capacitors be connected as close to the HA5033 as possible, preferably directly to the supply pins.

Finally, keeping all lead lengths as short as possible will minimize distributed capacitance and reduce board space. It is essential that the guidelines dis-
cussed above be followed to avoid marginal performance.

Another consideration when applying the HA-5033 is load capacitance. Although the HA-5033 is designed to handle load capacitance values up to $.01 \mu \mathrm{~F}$, it has a worst case stability region in the area of 50 pF . The computer simulation of the HA-5033 frequency response in

Figure 13 illustrates the gain peaking which occurs in the 150 MHz region.

There are three suggested methods of dealing with this particular characteristic of the HA-5033. Isolating the load capacitance from the buffer output is the object of the first method. This is accomplished by placing a series resistor between the output and the load.


FIGURE 13. COMPUTER SIMULATION OF HA- 5033 GAIN CHARACTERISTICS VS FREQUENCY AND LOAD CAPACITANCE

A second technique utilizes the HA-5033 frequency response with respect to load capacitance. Referring once again to Figure 13, notice that the gain peaking is removed with additional load capacitance. This is the basis of method two, adding additional load capacitance to approach a region of stability.

A drawback to adding more load capacitance is that the buffer's dynamic characteristic will degrade and bandwidth performance will be less than data sheet specifications. The third method solves this trade-off by using a "bootstrap" technique of adding capacitance from input to output. This method achieves sta-
bility without sacrificing performance.
An explanation of why adding capacitance will stabilize the HA-5033 can be found in the $Y$ parameter data shown in Figure 14. The expression for the buffer gain in terms of $Y$ parameter is:

$$
A V=\frac{V_{O U T}}{V_{I N}}=\frac{-Y_{21}}{Y_{22}+Y_{L}}
$$

$Y_{21}=$ Forward Transmittance
Y22 $=$ Output Admittance
$Y L=$ Load Admittance

*SIEMENS $=\Omega$ - -1
FIGURE 14. HA-5033 Y PARAMETER DATA

Notice that the load admittance, $Y_{22}$, phase becomes inductive $\left(-j Y_{L}=-90^{\circ}\right)$ at high frequency. So if the load, $Y_{L}$, is capacitive $\left(+j Y_{C}=+90^{\circ}\right)$ and the sum of $Y_{22}+Y_{L}$ become small, peaking occurs. Adding additional capacitance changes the effective phase angle and peaking can be reduced.

Using the HA-5033 as the analog input buffer of a flash converter is an example of application where the suggested stabilization methods are useful. Although its been stressed to keep all distributed capacitance to a minimum to optimize device operation, the load which a flash converter presents to the buffer represents a greater concern.

Flash or parallel converters are a special case, since the analog input circuit must drive a non-linear input impedance 8 . This non-linearity is due to the potential input impedance changes of the 255 parallel comparators which comprise the converter analog input. In ad-
dition to the non-linearity, the input capacitance of these converters tends to be relatively large, 100-300pF.

Example of the various stabilization methods tested with the TWR 10078 bit video flash converter are shown in Figure 15. Figure 15a illustrates the series resistor method. 15b is the load capacitance method and 15 c is the bootstrap method. Photographs of the experimental results show the analog input sampling convert signal (pin 30), the MSB digital output (D1 pin 40), and the buffer output (converter input).

It is recommended that a complete evaluation for each method be conducted to determine the optimum component values. The value of the series resistor will depend upon the input capacitance of the particular converter used. A suggested starting value is 50 ohms . With the capacitance methods, the distributed capacitance of the layout will affect component values. These experimental results were obtained using $C=240 \mathrm{pf}$.


FIGURE 15a. ENHANCING 5033 PERFORMANCE IN FLASH CONVERTER APPLICATIONS: SERIES RESISTOR METHOD


FIGURE 15b. LOAD CAPACITANCE METHOD


FIGURE 15c. BOOTSTRAP CAPACITANCE METHOD

The signal levels in most video applications are $1 \mathrm{~V} p-\mathrm{p}$ or less. Although the HA-5033 was shown with $\pm 15 \mathrm{~V}$ power supplies in the converter applications, lower power supplies will accommodate these video signal levels. For example, at $\pm 5 \mathrm{~V}$ power supplies, the HA5033 can swing $\pm 2 \mathrm{~V}$ into a 75 ohm load.

The HA-5033 is an excellent high speed line device capable of driving 50 ohm and 75 ohm coaxial cable.

These type of drive requirements are common in video circuit design. Figures 15 and 16 illustrate two typical application examples. Figure 15 is an example of a 50 ohm system using the HA-5033 alone. $\mathrm{R}_{\mathrm{m}}$ matches the buffer output impedance to the cables characteristic impedance. Depending upon the response required, this resistor may not be necessary. If used, the output voltage will be one half the input voltage.


FIGURE 15. VIDEO COAXIAL LINE DRIVER - 50 OHM SYSTEM


FIGURE 16. VIDEO GAIN BLOCK

Figure 16 illustrates the use of the buffer within the feedback loop of an operational amplifier. This configuration provides additional output current capability for the HA-2539 op amp and gives the designer voltage gain control.

Another application which utilizes the HA-5033's output drive capability is the high speed sample and hold circuit shown in Figure 17. The input buffer provides drive current to the hold capacitor while the output buffer functions as a data line driver. The switching element in this application is the $\mathrm{HI}-201 \mathrm{HS}$ high speed CMOS switch which contributes it's own benefits to the application ${ }^{9}$. Depending upon the application requirements, using the HA-5033 as the output buffer in Figure

17a may not be acceptable. Lab tests have shown that the input bias current of the HA-5033 becomes a factor for low values of hold capacitance $(<.01 \mu \mathrm{~F})$ during the hold mode.

A solution is to add a low bias current F.E.T. input stage, as shown in Figure 17b. Q1 acts as a voltage follower and Q2 is a current source. Matching Q1, Q2 and R1, R2 are important considerations in order to minimize offset voltages.

(a)

(b)

FIGURE 17a. HIGH SPEED SAMPLE/HOLD (b) MODIFIED OUTPUT BUFFER

When the drive capability of the HA-5033 is insufficient, consider adding an external output stage. Figure 18a illustrates an example where a push-pull complementary output stage has been added to the HA-5033. Although unable to drive the low impedances of speakers, typically 4-8 ohm, the buffer can be used to drive audio output transistors. A variation of this configuration is shown in Figure 18b, where separate buffers individually drive each transistor base. A low noise input stage is provided by the HA-5102.

(a)

(b)

## FIGURE 18. AUDIO DRIVERS

A common method of achieving an audio oscillator circuit is to use a transistor or IC amplifier with LC or RC feedback. An alternative technique of generating sinusoidal waveforms, using the HA-5033, is shown in Figure 19. Crystal oscillators offer improved frequency stability over time and temperature. This particular oscillator configuration ${ }^{10}$ produces an 18.18 MHz , $2.8 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ sinusoidal waveform into a 1 K ohm load.


FIGURE 19. CRYSTAL OSCILLATOR: $\pm V= \pm 15 \mathrm{~V}, \mathrm{C} 1=12 \mathrm{pF}$, C2 $=39 \mathrm{pF}$, 18 MHz QUARTZ CRYSTAL

## Conclusion

The HA-5033 is a high performance integrated circuit presently being utilized in a wide variety of applications. This paper has provided additional information to aid designers in applying the HA-5033 video buffer in future applications.

## References

1. Thermalloy Semiconductor Accessories Catalog Thermalloy Inc. Dallas, Texas.
2. Heat Sink/Dissipator Products and Thermal Management Guide International Electronic Research Corp. Burbank, California
3. William L. Hughes, "Television Fundamentals and Standards" Electronic Engineers Handbook ed. Donald G. Fink (McGraw-Hill, 1975) p. 20-3
4. "VITS Analysis for TV Screening" Tektronix Application Note \#T900, 1978
5. "Video Facility Testing/Technical Performance Objectives." NTC Report No. 7, Published by the Public Broadcasting Service for the NTC, 1976.
6. Tektronix 1984 Product Catalog.
7. Marconi Instruments 1983-84 Product Catalog.
8. "Monolithic Video A/D Converter", TRW TDC1007J Data Sheet, 1978.
9. "New High Speed Switch Offers Sub-50ns Switching Time"
Harris Application Note 543, 1983.
10. Tor Hougen, "Keep Your Oscillator Simple", EDN, June, 1984, p. 236-238.

## Further Reading

1. "TV/Video Sync Primer", Hewlett-Packard Product Note 005-1, 1981.
2. Stu Rasmussen and Clifford B. Schrock "Television Operational Measurements, Video and RF for NTSC Systems" Tektronix, 1980.
3. "Electrical Performance Standards for Television Relay Facilities" Electronic Industries Association Standard RS-250-B, 1976.
4. L. E. Weaver, Television Video Transmission Measurements, (London, Marconi Instruments, 1971).
5. F. F. Mazda, ed., Electronic Engineers Reference Book, 5th ed. (London Butterworth, 1982).

## Acknowledgements

1. Technical contributions of John Prentice and Robert Junkins.
2. Sales and Technical Staff of Marconi Instruments.

NOTICE: Information contained in application notes is intended solely for general guidance; use of the information for user's specific application is at user's risk.

# THE HC-550X TELEPHONE SUBSCRIBER LINE INTERFACE CIRCUITS (SLIC) 

Geoff Phillips, C. Eng., M.I.E.E.

### 1.0 Introduction

The HC-550X family of telephone subscriber line interface circuits (SLIC) integrate most of the BORSCHT functions of the traditional hybrid and transformer interface circuits onto one chip. The circuits are manufactured in a 200 V dielectric isolation (DI) process and together with a secondary protection diode bridge give 1 kV of isolation from lightning induced faults between the subscriber loop and the telephone office.

The BORSCHT functions provided are:

- BATTERY FEED WITH LOOP CURRENT LIMITING
- OVERVOLTAGE PROTECTION
- RINGING
- SUPERVISION/SIGNALING
- HYBRID

The HC-5502A is intended for use in systems utilizing single ended tip (positive side) injected ringing and limits the short loop current to $30 \dot{m A}$; the HC-5504 is intended for use in ring side (negative side) injected ringing systems and will limit the short loop current to 40 mA . It should be noted that the HC-5504 can also be configured to operate in switches employing either of the two single ended ringing methods and in balanced ringing systems.

This note will describe each subfunction of the SLIC and will discuss several system design features, including balance networks and complex impedance matching.

### 2.0 An Overview of the Basic Phone Loop And Its Environment

Figure 1 illustrates a simplified telephone network. Each subscriber is connected via a 2 wire (2W) loop to a switch office which provides intersubsciber loop switching and signal processing (analog and/or digital).

The SLIC is the primary interface between the 4 wire (4W) (ground referenced) low voltage switch environment and the 2W ("floating") high voltage loop environment.

The loop consists of a wire A (the tip wire), the telephone set or its equivalent, and wire $B$ (the ring wire). A DC voltage is applied across the tip and ring wires at the line card which is housed in the telephone office: The battery is usually a nominal -48 V , and is often called the quiet or talking battery. When the telephone is off-hook, a DC path is established around the loop. DC loop current will flow around the loop from tip feed to ring feed. This is called Battery Feed.


FIGURE 1. SIMPLIFIED TELEPHONE NETWORK.

The SLIC must be able to sense this DC current and flag the switch controller: This is referred to as Switch Hook Detection (SHD). It tells the switch controller that the line is busy, and is a supervisory function.

The subscriber set is often located very close to the switch office. Thus, the loop resistance will be very low and the SLIC should incorporate a feedback network that will limit the loop current to a specified maximum to prevent battery power drain and minimize power dissipation at the board level. The HC-550X SLICs sense the loop current and adjust the voltage on the ring side of the line to cause line current saturation.

The telephone can be rung by switching a ring relay to connect a ring generator to the loop. The on-off switching of the relay (cadencing) is controlled by the Ring Command (RC) input which gates the relay driver output. When the user answers the telephone, the ring relay is automatically tripped, the ring command signal is inhibited and the 2W loop is made ready for voice transmission. Voice signals are transmitted onto the loop by directly modulating the DC feed. This AC voice signal is coupled to the users earpiece via a transformer in the telephone set. Voice transmission for the 2 W to the 4 W system is called the hybrid function. For 2W to 4W transmission, the subscriber talking into his set modulates the resistance of the telephone microphone. This causes AC current in the loop which is sensed by the SLIC and transmitted as a ground referenced voltage signal to the signal processing electronics within the switch.

Subscriber loops are usually measured in terms of loop resistance. The nominal loop length is 1200 ohms. Owing to the length of the lines and their location near power lines, common mode or longitudinal currents are often induced. The SLIC has to distinguish between these noise signals (longitudinal) and the transversal signals, and reject the unwanted longitudinal components: this is a measure of the SLIC's longitudinal balance. The primary noise sources are $60 / 50 \mathrm{~Hz}$ power lines, cable cross talk, and R.F. transmissions. The Harris SLICs will accomodate 15 mARMS of noise currents on each side of the loop.

The line is also subjected to lightning strikes. Together with primary and secondary protection networks, the SLIC must withstand 1 kV peak of lightning induced energy. In fact, the plastic encapsulated Harris SLIC can withstand a 1 kV peak strike with a small signal diode bridge providing voltage clamping, and current steering.

### 3.0 The Harrls HC-550X

The HC-550X family of SLICs are primarly intended for use within Private Branch Exchanges (PBX) although they can be used in the larger switch networks found in Central Offices (C.O.).

Figure 2 shows the functional schematic of the SLIC. The subfunctions to be described are:
A. Line Feed Amplifiers
B. Transversal Amplifiers
C. Loop Current Limiting: Metallic, Fault and Thermal Limiting
D. Ring Trip and Ground Key Detection
E. Spare or Uncommitted Operational Amplifier
F. Logic Network

### 3.1 Line Feed Amplifiers

The line feed amplifiers are high power op amps, and are connected to the subscriber loop through 300 ohms of feed resistance; the configuration is shown in Figure 3. The feed resistors provide a 600 ohm balanced load for the 2 W to 4 W transmission, and limit longitudinal currents; the two resistors immediately adjacent to the feed amplifiers function as sense resistors for 2 W to 4 W transmission and signalling purposes.

The tip feed amplifier is configured as a unity gain non-inverting buffer. A -4 V bias (derived from the negative battery ( $\mathrm{V}_{\mathrm{B}_{-}}$) in the bias network) is applied to the input of the amplifier. Hence, the tip feed DC level is at -4 V . The principal reason for this offset is to accomodate sourcing and sinking of longitudinal noise currents up to 15 m ARMS without saturating the amplifier output. The tip feed amplifier also feeds the ring feed amplifier, which is configured as a unity gain inverting amplifier as seen from the TF amplifier. The noninverting input to the RF amp is biased at a VB-/2. Looking into this terminal the amplifier has a noninverting gain of 2 . Thus, the DC output at ring feed is:

$$
V_{R F}(D C)=(4+V B-) \text { Volts }
$$

For a -48 volt battery, $\mathrm{V}_{\mathrm{RF}}=-44$ volts. Hence, the nominal battery feed across the loop provided by the SLIC is 40 volts. When the subscriber goes off-hook this DC feed causes current (metallic current) to flow around the loop.
The received audio signal $V_{R X}$ from the switch is fed into the tip feed amplifier and appears at the TF terminal. It is also fed through the ring feed amplifier and is inverted. Thus, a differential signal of $2 \mathrm{~V}_{\mathrm{RX}}$ appears across the line: for a 600 ohm line this compensates the 6 dB loss due to the 600 ohms of line feed resistance. The $V_{R X}$ signal causes $A C$ audio currents to flow around the loop which are then AC coupled to the earpiece of the telephone set. Figure 4 shows the single ended AC equivalent circuit of the subscriber loop for voice transmission. In the general case the signal design equation for 4 W to 2 W transmission is given by:
$V_{\text {LINE }}=\left(\frac{Z_{\text {LINE }}}{600+Z_{\text {LINE }}}\right) \times 2 V_{R X}$


FIGURE 2. SLIC FUNCTIONAL SCHEMATIC.


FIGURE 3. LINE FEED AMPLIFIERS.


FIGURE 4. SINGLE ENDED AC SIGNAL EQUIVALENT CIRCUIT.

### 3.2 The Transversal Amplifier (TA)

Whereas the feed amplifiers perform the 4 W to 2 W transmission function, the transversal amplifier acts as the 2 W to 4 W hybrid. The TA is a summing amplifier configured to reject common mode signals. It will thus reject 2 W common mode signals. Figure 4 shows the single ended signal transmission path. Given below is the design equation of the 2 W to 4 W signal transmission. It can be seen that RB2 and RB4 act as loop current sense resistors, and that the voice signal output of the amplifier is a function of the differential voltages appearing across RB2 and RB4.

Thus, the transversal amplifier also has a DC output proportional to the metallic current in the loop. The output voltage is given by:

$$
V T X=2\left(I_{T I P}+I_{R I N G}\right) \quad\left(R_{B 2}+R_{B 4}\right)
$$

where ITIP and IRING are assumed positive as indicated in Figure 1. This DC level is used as an input to a comparator whose output feeds into the logic circuitry as SH. This signal is used to gate SHD.

Voice signals on the loop are transformed by the TA into ground referenced signals as shown by the above equations. Since the TA output has a DC offset it is necessary to AC couple the output to any external circuitry. Note, that during 4W to 2 W transmission, the transversal amplifier will have an audio signal at its output proportional to the 4 W audio receive signal and the loop's equivalent AC impedance. This is called the transhybrid return, and must be cancelled (or balanced) out to prevent an echo effect. This is discussed more fully in Section 4 under Transhybrid Balancing.

### 3.3 Loop Current LImIting

The nominal loop length is equivalent to an 1800 ohm load across the feed amplifiers However, on a short loop the line resistance often approaches zero. Thus, a need exists to control the maximum DC loop current that can flow around the loop to prevent an excessive current drain from the system battery. This limit is typically specified between 30 mA and 40 mA for general PBX applications. Figure 5 depicts the feedback network that modifies the RF voltage as a function of metallic current. Figure 6 illustrates the loop current characteristics as a function of line resistance.

As indicated above, the TA has a DC voltage output directly proportional to the loop current. This voltage level is scaled by R19 and R18. The scaled level forms the 'Metallic' input to one side of a Transconductance Amplifier. The reference input to this amplifier is


FIGURE 5. LOOP CURRENT LIMIT CONTROL.


FIGURE 6. DC LOOP CURRENT CHARACTERISTICS.
generated in the bias network, and is equivalent to 30 mA or 40 mA loop current, typically, for the HC-5502A and HC-5504, respectively. When the metallic input exceeds the set reference level, the transconductance amplifier sources current. This current will charge C3 in positive direction causing the RF (Ring Feed) voltage to approach the TF (Tip Feed), effectively reducing the battery feed across the loop which will limit the DC loop current. C3 will continue to charge until an equilibrium level is attained at lLOOP $=$ ILOOP MAXmA. The time constant of this feedback loop is set by R21 ( 90 K ohm) and C3 which is nominally $0.33 \mu \mathrm{~F}$.
The RF voltage level is also modified to reduce or control loop current during ring line faults (e.g.ground or power line crosses), and thermal overload. Figure 2 illustrates this. It can be seen that the thermal and fault current circuitry works in parallel with the transconductance amplifier.

### 3.4 LongItudInal Amplifler

The longitudinal amplifier is an op amp configured as a closed loop differential amplifier with a nominal gain of 0.1 (HC-5504) or 0.581 (HC-5502A). The output is a measure of any imbalance between ITIP and IRING as described in Figure 1. The transfer function of this amplifier is given by:

$$
\text { VLONG }=K\left(I_{\text {TIP }}-I_{\text {RING }}\right) 150
$$

Where $K$ is the gain factor of the amplifier. The gain factor is much less than one since ring voltage (up to $150 V_{\text {peak }}$ ) can appear at the Ring or Ring Feed Sense terminals and are attenuated to protect the amplifier.

The longitudinal amplifier's principle functions are Ring Trip Detection (RTD) and Ground Key Detection (GKD). GKD provides a means for the subscriber to flag a PBX attendant and is used extensively in Europe: The ring line is grounded at the telephone set via a push switch incorporated within the telephone. This causes a DC current imbalance between the tip and ring sides of the loop which gives rise to a negative voltage at the output of the longitudinal amplifier. The
output of the amplifier after being filtered by R20 and C4 to attenuate AC signals is fed into a detector whose output GK gates the necessary logic to drive GKD or inhibit the ring relay driver to remove ringing signals from the line in an off-hook condition. In order to prevent false ground key owing to line noise or during ring trip, the internal GKD logic is delayed via C2. An internal current source of $5 \mu \mathrm{~A}$ has to charge C 2 up to a 5 V level before allowing the ground key signal to propagate. Thus, for $\mathrm{C} 2=0.15 \mu \mathrm{~F}$, a delay of 150 ms is established.

Ringing the line and Ring Trip Detection are discussed more fully in Section 4.

### 3.5 Uncommitted Op Amp

An uncommitted op amp is provided on the chip. This is a standard op amp with an output swing of $\pm 5 \mathrm{~V}$. It is primarily intended to be used to balance the transhybrid return signal discussed in Section 3.2 above. The amplifier has an offset voltage of 10 mV ; an open loop gain of 66dB; a GBW product of 2 MHz ; slews at $1 \mathrm{~V} / \mu$ s typically, and has a $\pm 2 \mathrm{~mA}$ output current drive capability.

### 3.6 The Loglc Network

The logic network utilizes 12 L logic. All external inputs and outputs are LS TTL compatible: the relay driver is an open collector output that can sink 60 mA with a
$V_{C E}$ of 1 V .
Figure 7 is a schematic of the combination logic within the network. The external inputs RC (Relay Control) and PD (Power Denial) allow the switch controller to ring the line or deny power to the loop, respectively. The Ring Synchronization input (RS) facilitates switching of the ring relay near a ring current zero crossing in order to minimize inductive kick-back from the telephone ringer.

The internal inputs SH and GK control ring trip and provide supervisory flags to the system controller via the Switch Hook Detect (SHD) and Ground Key Detect (GKD) outputs.

### 4.0 Designing with the Harris SLIC

General application circuits for the HC-5502A and HC-5504 SLICs are given in Figures 8 and 9. In this section, several specific design and application areas will be discussed:
A. Ringing the Line
B. Power Denial
C. Transhybrid and Longitudinal Balance
D. Complex Impedance Matching
E. Surge Protection

### 4.1 RIngIng The Line

The HC-5502A is used for tip injected ringing (also called single ended ground referenced ringing), and the HC-5504 is used for ring injected or single ended


FIGURE 7. HC-5502A/04 LOGIC GATE SCHEMATIC.


TYPICAL COMPONENT VALUES
$\mathrm{C}=0.5 \mu \mathrm{~F}$ (1)
$\mathrm{C} 2=0.15 \mu \mathrm{~F}, 10 \mathrm{~V}$
$\mathrm{C} 3=0.3 \mu \mathrm{~F}, 30 \mathrm{~V}$
$\mathrm{C4}=0.5 \mu \mathrm{~F}$ to $1.0 \mu \mathrm{~F}, \pm 10 \%, 20 \mathrm{~V}$ (Must be nonpolarized)
$\mathrm{C} 5=0.5 \mu \mathrm{~F}, 20 \mathrm{~V}$
C6 $=\mathbf{C 7}=0.5 \mu \mathrm{~F}(10 \%$ Match Required) (2). 20 V $C 8=0.01 \mu \mathrm{~F}, 100 \mathrm{~V}$

R1 $\rightarrow$ R3 $=100 \mathrm{k} \Omega(0.1 \%$ Match Required, $1 \%$ Absolute Value), $Z B=0$ for $600 \Omega$ Terminations (2) $R B 1=$ RB2 $=$ RB3 $=$ RB4 $=150 \Omega(0.1 \%$ Match Required, $1 \%$ Absolute Value) $\mathrm{R}_{\mathrm{S}}=1 \mathrm{~K} \Omega, \mathrm{C}_{S}=0.1 \mu \mathrm{~F}, 200 \mathrm{~V}$ Typically, Depending on $V_{\text {RING }}$ and Line Length.

NOTES:
(1) $\mathbf{C 1}$ is an optional capacitor used to improve +12 V supply rejection. This pin must be left open if unused.
(2) To obtain the specified transhybrid loss it is necessary for the three legs of the balance network, C6-R1 and R2 and C7-28-R3, to match in impedance to within $0.3 \%$. Thus, if C6 and C7 are $1 \mu \mathrm{~F}$ each, a $20 \%$ match is adequate. It should be noted that the transmit output to $\mathbf{C 6}$ sees a $\mathbf{- 2 2 V}$ step when the loop is closed and that too large a value for $\mathbf{C 6}$ may produce an excessively long transient at the op amp output to the PCM filter/CODEC. A $0.5 \mu \mathrm{~F}$ and $100 \mathrm{~K} \Omega$ gives a time constant of 50 msec .

FIGURE 8. HC-5502A LINE APPLICATION CIRCUIT.


TYPICAL COMPONENT VALUES
$\mathrm{C} 2=0.15 \mu \mathrm{~F}, 10 \mathrm{~V}$
$\mathrm{C} 3=0.3 \mu \mathrm{~F}, 30 \mathrm{~V}$
$\mathrm{C} 4=0.5 \mu \mathrm{~F}, 20 \mathrm{~V}$
$\mathrm{C} 5=0.5 \mu \mathrm{~F}, 20 \mathrm{~V}$
C6 $=\mathbf{C 7}=\mathbf{0} .5 \mu \mathrm{~F}$ ( $\mathbf{1 0 \%}$ Match Required) (2)
$\mathrm{CB}=0.01 \mu \mathrm{~F}, 100 \mathrm{~V}$
R1 $=$ R2 $=$ R3 $=100 \mathrm{k} \mathbf{~} 0.1 \%$ Match Required, ZB $=0$ for $600 \Omega$ Terminations (2)
RB1 $=$ RB2 $=$ RB3 $=$ RB4 $=150 \Omega$ ( $0.1 \%$ Match Required)
RS1 $=$ RS2 $=1 \mathrm{~K} \Omega$ Typically
$\mathrm{C}_{\mathrm{S} 1}=\mathrm{C}_{\mathrm{S} 2}=0.1 \mu \mathrm{~F}, 200 \mathrm{~V}$ typically, depending on VRING and Line Length.

NOTES:
(1) Secandary protection diode bridge recommended is an MDA 220 or similar.
(2) To obtain the specified transhybrid loss of 40 dB it is necessary for the 3 legs of the balance network, C6-R1 and R2 and C7-ZB-R3, to match in impedance to within $0.3 \%$. If C 6 and C 7 are $1 \mu \mathrm{~F}$ each, a $\mathbf{2 0 \%}$ match is adequate. It should be noted that the transmit output to C6 sees a -22V step when the loop is closed. Too large a value for C6 may produce an excessively long transient at the op amp output to the PCM Filter/CODEC. A $0.5 \mu \mathrm{~F}$ and $100 \mathrm{k} \Omega$ gives a time constant of 50 msec . The uncommited op amp output is internally clamped to stay within $\pm 5.5 \mathrm{~V}$ and also has current limiting protection.

FIGURE 9. HC-5504 LINE APPLICATION CIRCUIT.
battery referenced ringing. Figures 10 and 11 show the two different ringing schemes. Note, that the HC-5504 can be used for either of the single ended ringing schemes: to use the 5504 for tip injected ringing the Ring Feed Sense (RFS) and RF pins are permanently connected externally, and the scheme shown in Figure 10 adopted.

The Ring Command (RC) input is taken low during ringing. This activates the ring relay driver (RR) output providing the telephone is not off-hook or the line is not in a power denial state. The ring relay connects the ring generator to the subscriber loop. The ring generator output is usually an $80 \mathrm{~V}_{\text {RMS }}, 20 \mathrm{~Hz}$ signal. For use with the Harris SLIC, the ring signal should not exceed 150V


FIGURE 10. HC-5502A TIP INJECTED SINGLE ENDED RINGING.


FIGURE 11. HC-5504 RING INJECTED SINGLE ENDED RINGING.
peak. Since the telephone ringer is AC coupled, only ring current will flow. For the HC-5502A SLIC, the ring current is sunk by the ring feed amplifier output stage whereas for the HC-5504 the ring path flows directly into $\mathrm{V}_{\mathrm{B}}$ - via a set of relay contacts. The high impedance terminal RFS exists on the HC-5504 so that the low impedance RF node can be isolated from the hot end of the ring path in the battery referenced ring scheme.

The $A C$ ring current flowing in the subscriber circuit will be sensed across RB4, and will give rise to an AC voltage at the output of the longitudinal amplifier. R19 and C4 attenuate this signal before it reaches the ring trip detector to prevent false ring trip. C4 is nominally set at $0.47 \mu \mathrm{~F}$ but can be increased towards $1 \mu \mathrm{~F}$ for short lines or if several telephones are connected in parallel across the line in order to prevent false or intermittent ring trip.

When the subscriber goes off-hook, a DC path is established between the output winding of the ring generator and the battery ground or $\mathrm{V}_{\mathrm{B}}$ - terminal. A DC longitudinal imbalance is established since no tip feed current is flowing through the tip feed resistors. The longitudinal amplifier output is driven negative. Once it exceeds the ring trip threshold of the ring trip detector, the logic circuitry is driven by GK to trip the ring relay establishing an off-hook condition such that SHD will become active as loop metallic current starts to flow.

In addition to its ability to be used for tip or ring injected systems, the 5504 can also be configured for systems utilizing balanced ringing. Figure 12 shows such an application. The main advantage of balanced ringing is that it tends to minimize cross coupling effects owing to the differential nature of the ring tone across the line.

Figure 13 illustrates the sequence of events during ring trip with ring synchronization for a tip injected ring system. Note, that owing to the $90^{\circ}$ phase shift introduced by the low pass filter (R19, C4) the RS pulse will occur at the most negative point of the attenuated ring signal that is fed into the ring trip detector. Hence, when DC conditions are established for RTD, the AC component actually assists ring trip taking place. For a ring side injected ring system, the RS pulse should occur at the positive zero crossing of the ring signal as it appears at RFS.If ring synchronization is not used, then the RS pin should be held permanently to a logic high of 5 V nominally: ring trip will occur asynchronously with respect to the ring voltage. Ring trip is guaranteed to take place within three ring cycles after the telephone going offhook.

It is recommended that an RC snubber network is placed across the ring relay contacts to minimize inductive kick-back effects from the telephone ringer. Typical values for such a network are shown in Figure 9.


FIGURE 12. HC-5504 BALANCED RINGING CONFIGURATION.


FIGURE 13. RING TRIP SEQUENCE.

### 4.2 Power Denlal (PD)

Power denial limits power to the subscriber loop: it does not power down the SLIC, i.e. the SLIC will still consume its normal on-hook quiescent power during a power denial period. This function is intended to "isolate" from the battery, under processor control, selected subscriber loops during an overload or similar fault status.

If PD is selected, the logic circuitry inhibits RC and switches in a current source to C3. The capacitor charges up to a nominal -3.5 V at which point it is clamped. Since TF is always biased at -4 V , the battery feed across the loop is essentially zero, and minimum loop power will be dissipated if the circuit goes offhook. No signalling functions are available during this mode.

After power denial is released ( $P D=1$ ), it will be several hundred milliseconds ( 300 ms ) before the RF output reaches its nominal battery setting. This is due to the RC time constant of R21 and C3.

$Z_{B}=R 1\left(\frac{4 R_{B}+Z_{L}}{8 R_{B}}\right)$ WHERE $R_{B}=150$
$\therefore$ IF $Z_{L}=4 R_{B} \quad$ (i.e. $600 \Omega$ LINE)
THEN $\mathbf{Z}_{\mathrm{B}}=$ R1

FIGURE 14. SLIC TRANSHYBRID BALANCE EQUATIONS.

### 4.3 Transhybrid Loss And Longitudinal Balance

During 4 W to 2 W transmission, the 4 W signal is returned to the transmit output: this is called transhybrid return: it is not a reflection from the line as it will only occur if the loop is closed. In order to prevent echo and instability in the switch, this returned signal must be balanced out before it reaches the filter/CODEC. The level of the returned signal is given below, and a balancing network utilizing the on-chip spare op amp is indicated in Figure 14. Since the returned received signal's amplitude and phase are a function of the line's A.C. impedance, the balance network is a function of the same.

For a resistive line, the two arms of the balance network (Figure 14) are also resistive. In the simplest case, for a 600 ohm system, the two parts of the summing network have equi-resistance values. For a transhybrid balance greater than 36 dB , component tolerances of $\pm 0.5 \%$ are recommended. Both arms of the summing network are capacitively coupled since the TA and TF amplifiers have output and input D.C. biases, respectively. The values of the capacitors are chosen to prevent degradation of the audio frequency response. For capacitive values of $0.5 \mu \mathrm{~F}$, components with tolerances of $10 \%$ can be used since at voice band frequencies the reactance of the capacitor has minimal effect on the impedance of the balance network.

The transhybrid returned signal is given by:

$$
\left.V_{T X}=-V_{R X} \frac{4 R}{\left(2 R+Z_{L}\right)}\right)
$$

where $R=\left(R_{B 1}+R_{B 2}\right)=\left(R_{B 3}+R_{B 4}\right)$, and
$Z_{L}=$ Line Impedance

For the balance network, the general equation is given by:

$$
Z_{B}=2 R+Z_{L} \text { with } R 1=4 R \text { in Figure } 14
$$

A full derivation of the balance equation is given in Appendix A. A measure off this balance is known as transhybrid loss. For a 600 ohm resistive line, a balance of 40 dB at 1 kHz is attainable. In practice owing to variations in lines and telephone sets the balance is usually lower than in the ideal case: A balance in the order of 25 dB will often be measured and accepted.
By switching out the balance network, it is possible for the controller to conduct loop back tests providing the loop can be closed via a test relay in the line card.
Longitudinal balance is equivalent to common mode rejection ratio. Looking into the line card tip and ring terminals towards the SLIC, the 2W balance is a function of the impedance match between tip and ring to ground. The 4 W balance is a funciton of the 2 W balance, and the matching of the feedback resistor ratios around the transversal amplifier. (The TA itself must also exhibit a CMRR in excess of the required longitudinal balance.) The SLIC user can only control the matching of the feed resistors. For a nominal 60 dB of rejection, these must match within $0.1 \%$. The on-chip resistors are thin film SiCr resistors and are matched within $0.1 \%$. The amplifier has a CMRR of 70 dB giving a typical 4 W balance of 60 dB .

### 4.4 Complex Impedance Matching

The SLIC is usually used in systems that have a line characteristic impedance of 600 ohms resistive. Thus, the $4 \times 150$ ohms feed resistors present a balanced 600 ohms load to the line. If the characteristic impedance of the line varies from 600 ohms but remains resistive, then this can be compensated for by increasing or decreasing the value of $R_{B 1}$ and $R_{B 3}$. For example, if the line is defined as 900 ohms resistive, then $R_{B 1}$ and $R_{\text {B3 }}$ could be increased to 300 ohms each and the line will be matched. The increase in feed resistance could impact the DC performance on long lines.

In case of lines having a complex characteristic impedance the SLIC circuit can be configured to adequately match the line. Figure 15 shows a typical equivalent line impedance as defined in many European countries. Figure 16 illustrates the circuitry required to match and balance such a line. The component design equations are given below. A qualitative description is given of the circuit to explain its operation; a full mathematical derivation is given in Appendix A.

For the equivalent impedance shown in Figure 15, it can be seen that at low frequencies, the impedance will increase and become more resistive as the voice frequency increases, the reactance of $C_{L}$ decreases, thus the line impedance will also decrease. In order to match the line impedance, a feedback network is required that provides low frequency positive feedback and high frequency negative feedback. The scheme of Figure 16 does this. An additional op amp is required to realize the circuit.


FIGURE 15. TYPICAL EQUIVALENT COMPLEX LINE IMPEDANCE.

The degree of match over the voice band is a function of the $R$ and $C$ component tolerances and the degree of approximation to their theoretical values. The curves in Figure 17 show typical matching characteristics. The objective is to maximize the 2 W return loss. Some values are indicated in Figure 17.

Resistor RS in Figure16 is added to ensure circuit stability. A nominal value of 300 ohms is advised which will not effect the A.C. performance of the circuit. Capacitor CF can be used to optimize the transmit signal's frequency response. This is caused by non-realization of ideal component values. CF adds a pole to the circuit which compensates this non-flat response. (See Figure 18). For complex impedance applications a certain amount of circuit optimization will be required by the user in order to obtain an adequate 2 W return loss performance and a satisfactory transmit frequency response.

As indicated, the above method for matching complex lines requires an additional op amp to the SLICs on board op amp. It also requires several capacitors whose values are often non-standard. Also, tightly toleranced capacitors are expensive. A second method exists to match the line, it minimizes the number of capacitors to the number of capactive elements within the line's equivalent impedance model. (There is usually one capacitive element.) Assuming just one capacitor in the line impedance network, the capacitor's value can be scaled to a standard value which will improve the performance of the circuit. A


FIGURE 16. COMPLEX LINE IMPEDANCE TRANSFORM CIRCUIT HC-5502A.

second additional external op amp is necessary; however, the ease of implementation and the performance attained could warrant this overhead. The mathematical derivation of this method is given in Appendix B together with an application circuit.

### 4.5 LIne Fault Protection

The subscriber loop can exist in a very hostile electrical environment. It is often in close proximity to very high voltage power lines, and can be subjected to lightning induced voltage surges. The SLIC has to provide isolation between the subscriber loop and the telephone office. Methods for dealing with longitudinally induced power frequency currents and excessive DC line current have been discussed.

The most stringent line fault condition that the SLIC has to withstand is that of the lightning surge.

The Harris monolithic SLIC in conjuction with a simple low cost diode bridge can achieve up to 1 KV of isolation between the loop and switch office. The level of isolation is a function of the packaging technology and geometry together with the chip layout geometries. One of the principal reasons for using DI technology for fabricating the SLIC is that it lends itself most readily to manufacturing monolithic circuits for high voltage applications.

Figures 8 and 9 show general application circuits for the HC-5502A and HC-5504 SLICs. Asecondary protection diode bridge is indicated which protects the feed amplifiers during a fault. Figure 19 illustrates more clearly the fault current paths during a lightning or transient high voltage strike. Most line systems will
have primary protection networks. They often take the form of a carbon block or arc discharge device. These limit the fault voltage to $500 \mathrm{~V}-1000 \mathrm{~V}$ peak before it reaches the switch line cards. Thus when a transient high voltage fault has occurred, it will be transmitted as a wave front down the line. The primary protection network limits the voltage to 500 V to 1000 V . The attenuated wave front will continue down the line towards the SLIC. The feed amplifier outputs appear to the surge as very low impedance paths to the system battery. Once the surge reaches the feed resistors, fault current will flow into or out of the feed amplifier output stages until the relevant protection diodes switch on. Bench measurements have indicated peak fault currents of up to 150 mA into and out of the SLIC during the finite turn on time of the diode bridge. Once the necessary diodes have started to conduct all the fault current will be handled by them. The geometry of the SLIC and its package has been designed to withstand the full rated peak fault voltage at its tip ( $T$ ) and ring ( $R$ ) terminals: for ceramic packages this is 500 V peak, and for plastic (or epoxy) packaged SLICs this is 1000 V peak. The circuits are rated against standard lightning characteristics defined by Figure 20. The ceramic package contains an air gap whereas the plastic packages contain no void. The dielectric constant of air is lower than that of the epoxy and it is this which breaks down at lower voltages than the plastic compound.
If the user wishes to characterize SLIC devices under simulated high voltage fault conditions on the bench, he should ensure that the negative battery power supply has sufficient current capability to source the negative peak fault current and low series inductance. If this is not the case, then the battery supply could be pulled more negative and destroy the SLIC if the total ( $\mathrm{V}_{\mathrm{B}+}+\mathrm{V}_{\mathrm{B}-}$ ) voltage across it exceeds 80 V .


FIGURE 18. TWO WIRE - FOUR WIRE TRANSMISSION:


FIGURE 19. FAULT PROTECTION


FIGURE 20. SIMULATED LIGHTNING STRIKE WAVEFORM.

## APPENDIX A <br> BALANCING AND <br> IMPEDANCE MATCHING THE HC-550X SLIC

1. Evaluating balance network for HC-5502A/HC-5504 SLIC.

The Figure A1 schematic illustrates the general 4 W to 2W signal implementation of a SLIC IC.

In order to achieve transhybrid rejection of the Rx signal, the op amp configuration needs to be implemented in order to subtract out any portion of the Rx signal that might appear at the TX terminal of the SLIC. The value of $Z_{B}$ is a function of $Z_{L}$; a general derivation of $Z_{B}$ is given in Figure $A 2$. Consider the single ended signal path equivalent circuit of the HC-550X.

For $\mathrm{V}_{\mathrm{RX}}$ only we require $\mathrm{V}_{\mathrm{T}}=0$.
$V_{T X}^{\prime}=\left(\frac{R}{2 R+Z_{L}}\right) \times 2 V_{R X} ; \quad V_{T X}=\left(\frac{-4 R}{2 R+Z_{L}}\right) \times V_{R X}$

For $\mathrm{V}_{\mathrm{T}}=0$ we must have the condition:
$\frac{V_{R X}}{Z_{B}}=\frac{V_{T X}}{R 1} \quad$ where $V_{T X}=f\left(V_{R X}\right)$
$\frac{V_{R X}}{Z_{B}}=\left[V_{R X} \times\left(\frac{4 R}{2 R+Z_{L}}\right)\right] / R 1$
$Z_{B} \quad=\quad R_{1} \times\left(\frac{2 R+Z_{L}}{4 R}\right)$
Thus if $Z_{L}=2 R$...(i.e. 600 ohm)
then $Z_{B}=R 1$
For general case let $R 1=4 R$
$Z_{B}=2 R+Z_{L}$


FIGURE A1.


FIGURE A2.
2. Matching complex line/load configurations...

For some users it is necessary for the SLIC to appear as a complex impedance looking into SLIC from the 2W line in order to match complex line impedances.

Consider a typical complex line configuration, see Figure A3.

By implementing positive and negative feedback around the $\mathrm{V}_{\mathrm{RX}}$ to $\mathrm{V}_{\mathrm{TX}}$ loop, the output impedance of the SLIC can be transformed to match $\mathrm{Z}_{\mathrm{L}}$. Again, consider the single ended signal path equivalent circuit of the SLIC together with a feedback network $H(s)$, as shown in Figure A4.


FIGURE A3.


FIGURE A4.


Assume transmission only; $\mathrm{V}_{\mathrm{RX}}=0$.
$H(s)$ network will provide positive and negative feedback to give $\mathrm{Z}_{\mathrm{O}}$ (s)

$$
\begin{align*}
& V_{O}=2 R I_{O}+2 V_{R X}^{\prime} \\
& V_{R X}^{\prime}=H V_{T X}^{\prime}=2 H I_{O} R \\
& V_{O}=2 R I_{O}+4 H I_{O} R \\
& Z_{O}=V_{O} / I_{O} \\
& Z_{O}=2 R(1+2 H) \\
& H=\left(Z_{O}-2 R\right) / 4 R \tag{A}
\end{align*}
$$

Figure A5 indicates that network H can be configured as follows to provide required positive and negative feedback.
$i_{1}+i_{2}=-i_{3}$
$\left(\frac{V_{T X}^{\prime}-K V_{T X}^{\prime}}{Z_{1}}\right)+\left(\frac{V_{R X}-K V_{T X}^{\prime}}{Z_{2}}\right)=\frac{K V_{T X}^{\prime}-V_{R X}^{\prime}}{Z_{2}}$
For $V_{R X}=0$ and defining $H=V_{R X} / V_{T X}$ the above equation reduces to:
$H=K\left[\frac{2 Z_{1}+Z_{2}\left(1-\frac{1}{K}\right)}{Z_{1}}\right]$
Equations $(A)$ and $(B)$ are equivalent. Equation $(A)$ can be expanded for a particular $Z_{O}$ requirement. Equation (B) can then be manipulated so that terms and coefficients of the two final equations can be compared to solve for $Z_{1}, Z_{2}$ and $K$.

## EXAMPLE

This example is given for the complex impedance considered above.

Require $\mathrm{Z}_{\mathrm{O}}$ to appear as in Figure A6.


FIGURE A5.


FIGURE A6.
From Equation $A$, it can be shown that for $Z_{o}$ above
$H=\left(\frac{R_{1 L}+R_{2 L}-2 R}{4 R}\right) \times \frac{\left(1-s T\left[\frac{2 R-R_{1 L}}{R_{1 L}+R_{2 L}-2 R}\right)\right]}{(1+s T)}$

Consider Equation (B). Assume $Z_{1}$ and $Z_{2}$ have the form $N_{X} / D_{X}$. Thus Equation (B) reduces to:
$H=K\left[\frac{2 N_{1} D_{2}+N_{2} D_{1}(1-1 / k)}{N_{1} D_{2}}\right]$
Comparing terms in Equations $C$ and $D$ :
$N_{1} D_{2}=(1+s T)$
Let $N_{1}=1, Z_{1}$ and $Z_{2}$ can be configured thus:


Substituting for $Z_{1}$ and $Z_{2}$, equation $D$ reduces to:
$H=2 K \times\left[\frac{i-s R_{2}\left(C_{1}\left[\frac{1-K}{2 K}\right]-C_{2}\right)}{\left(1+s T_{2}\right)}\right]$
Comparing terms in equations (C) and ( $E$ ), the following working formula for $Z_{1}$ and $Z_{2}$ and $K$ are derived:
$Z_{2}$ :

$$
\begin{align*}
& \mathrm{R} 2=\mathrm{R}_{2} \mathrm{~L}  \tag{1}\\
& \mathrm{C}_{2}=\mathrm{C}_{2} \mathrm{~L} \tag{2}
\end{align*}
$$

K : K is a constant and is configured as a potential divider.

if $R_{P 1}=\frac{R_{P 2}}{n} \quad$ where $n$ is an integer
then $\frac{2 n}{1+n}=\frac{\left(R_{1 L}+R_{2 L}\right)-2 R}{4 R}$
$Z_{1}: \quad C_{1}=C_{2 L} \quad\left[\frac{2 R_{2 L}}{10 R-\left(R_{1 L}+R_{2 L}\right)}\right]$
The final circuit configuration will take account of the complex impedance transform network, and the balance network derived in Equation 1. The circuit is illustrated in Figure A7.

## APPENDIX B COMPLEX LINE IMPEDANCE MATCHING WITH SLIC



FIGURE B1. TWO TO FOUR WIRE TRANSMISSION. SINGLE ENDED AC EQUIVALENT CIRCUIT OF SUBSCRIBER LOOP.

Consider Figure B1. Assume $\mathrm{V}_{\mathrm{RX}}=0$. (2W to 4 W transmission)

At match:

$$
\begin{aligned}
i_{S} & =\frac{V_{T}}{2 Z_{0}}=\frac{V m}{Z o} \\
Z o & =2 R_{F}+Z_{o} \\
Z_{0} & =\frac{V_{o}}{i_{S}} \\
V_{o} & =Z o^{\prime} . i_{S}=i_{S} Z o-2 i_{S} R_{F} \\
\text { but } V m & =i_{S} Z o ; \quad \therefore V_{o}=V m-2 i_{S} R_{F}
\end{aligned}
$$

$$
\begin{aligned}
& V s=i_{s} R F, \quad \therefore V s=\frac{R_{F}}{\left(2 R_{F}+Z o^{\prime}\right)} \times V m \\
& \therefore V m=\left(i s R_{F}\right) \frac{\left(2 R_{F}+Z o^{\prime}\right)}{R F}
\end{aligned}
$$

(2) in (1) for $V m$, and $Z_{o}=2 R F+Z o^{\prime}$

$$
V_{o}=2 V s\left(\left(\frac{Z_{o}}{2 R F}\right)-1\right)
$$

This matching equation can be realized as shown in Figure B2.


FIGURE B2. FOUR WIRE TO TWO WIRE TRANSMISSION


FIGURE B3.

Transhybrid Balance
Consider Figure B3. Evaluate $\mathrm{V}_{\mathrm{TX}}$ in terms of $\mathrm{V}_{\mathrm{RX}}$, in order to establish transhybrid balance equation.

For general case, let line transhybrid impedance be $Z_{B}$.
$V_{o}=-2\left[V_{R X}+\frac{V_{m}}{2}+\frac{V_{T X}}{2}\right]$
Equation (1)
$V m=-2 V_{s}=\frac{-2 R_{F}}{2 R_{F}+Z_{B}} \quad x V_{0}$
$V_{T X}=\frac{\left(Z_{o}\right)}{\left(2 R_{F}+Z_{B}\right)} \times V_{o}$
Equation (2)

From Equation (1):
$V_{R X}=-\left[\frac{V_{0}}{2}+\frac{V_{m}}{2}+\frac{V_{T X}}{2}\right]$
$2 V_{R X}=-\left[\frac{Z_{B}+Z_{o}}{2 R_{F}+Z_{B}}\right] \times V_{o}$
$V_{R X}=\frac{-\left(Z_{B}+Z_{0}\right)}{2\left(2 R_{F}+Z_{B}\right)} \quad x V_{o}$
Equation (3)

Compare Equations (2) and (3): we need to scale
Equation (3) by:
Zo $\left(\frac{2}{Z_{B}+Z_{0}}\right)$ in order to equate to Equation (2).

$V_{R X}^{\prime}=\frac{Z_{o}}{2\left(2 R_{F}+Z_{B}\right)} \quad x V_{o}$
$\therefore \mathrm{V}_{\mathrm{RX}}=\frac{-\mathrm{V}_{\mathrm{TX}}}{2}$ :
Transhybrid balance can be achieved using simple summing amplifier network.

If $Z_{B}=Z_{o}$ then Equation (3) becomes:
$V_{R X}=\frac{-\left(Z_{0}\right)}{\left(2 R_{F}+Z_{0}\right)} \times V_{o}$
Equation (4)
and Equation (2) becomes:
$V_{T X}=\frac{Z_{0}}{2 R_{F}+Z_{0}} \quad \times V_{o}$
Equation (5)
$\therefore V_{T X}=-V_{R X}$ and $T H$ balance is achieved using resistive summing amp network. The complete application circuit is shown in Figure B4.


FIGURE B4. APPLICATION OF SECOND LINE IMPEDANCE MATCHING ALGORITHIM.

NOTICE: Information contained in application notes is intended solely for general guidance; use of the information for user's specific application is at user's risk.

# APP 

# USING THE HA-2541 

Alan W. Hansford

## Introduction

In response to an industry wide need for a faster, unity gain stable, monolithic operational amplifier, Harris Semiconductor has designed and manufactured the HA-2541 device.

This fully differential op amp has an unprecedented set of dynamic parameters which should be most useful for demanding designs in video, data acquisition, robotics, and RF systems. These devices' capabilities may also be utilized when existing systems must be upgraded or modified for additional performance.

The HA-2541's outstanding features include 90ns settling time, $300 \mathrm{~V} / \mu$ s slew rate, and 40 MHz unity gain bandwidth, which until recently, could only be achieved through hybrid configurations.

The applications information which follows, points in the direction where a vast number of application circuits await the HA-2541.

## Prototyping

As with any high performance device, care should be taken in prototyping so as not to undermine the performance characteristics of the HA-2541. Séveral simple do's and don'ts should avoid most design problems. Standard high frequency layout techniques are strongly recommended in order to gain the full benefit of the HA-2541's capabilities. The first is proper mounting of the HA-2541 through a ground plane. Since sockets tend to extend the lead length and increase parasitic capacitance, they are not recommended. If sockets must be used, Teflon types are preferred. The mounting of the feedback components should be as close as practical to the HA-2541 and on Teflon standoffs.

The wide bandwidth of the HA-2541 makes it prone to unwanted high frequency poles if large value feedback resistors are used ( 10 K ohms). This calls for low value film type resistors. Actual component values may depend heavily on layout implementation. It is therefore suggested that early prototyping be done to verify the quality of operation and to optimize component values. Additionally, power supply decoupling as close to the power pins as possible, is recommended.

## Thermal Considerations

In order to achieve the $300 \mathrm{~V} / \mu \mathrm{sec}$ slew rate that the HA-2541 is capable of, a high quiescent power level was needed. This, along with the high output capacity of the HA-2541, means that the package must dissipate a large amount of heat.

The device's junction temperature upper limit is $175^{\circ} \mathrm{C}$. This places a restriction on the power output at elevated ambient temperatures. The charts below mark the acceptable region of operation with and without a heat sink (Thermalloy 2240A or 6007 are acceptable units and the ones used in the construction of the charts). The curves assume proper installation including the use of heat conductive compounds to facilitate the energy transfer.

> MAXIMUM

POWER DISSIPATION TO-8 METAL CAN


CHART 1. TO-8 METAL CAN
MAXIMUM POWER DISSIPATION DIP


CHART 2. 14 PIN DIP PACKAGE

## Performance Enhancements

The HA-2541, like any other high performance device, has certain design features, which give the HA-2541 its excellent wideband performance. Although the HA-2541 has been laser trimmed to minimize offset voltage, an external potentiometer connection has been provided to reduce this even more. Figure 1 illustrates the suggested offset adjustment.

The input DC performance is improved by the use of balanced input impedances on the two input terminals of the device. Figure 2 illustrates this technique which greatly reduces any effects caused by the input offset currents.

The input signal can be given even more isolation from the effects of input bias currents with the use of FET buffered inputs as shown in Figure 3. The reduction of the input bias currents is quite large, which makes the FET HA-2541 combination an excellent choice for low current applications such as atomic particle detectors (radiation counter circuitry).

*Offset Adjustment Range is Approximately $\pm 8 \mathrm{mV}$ for $\mathrm{RT}=5 \mathrm{~K} \Omega$
FIGURE 1. SUGGESTED METHOD FOR NULLING VOS

*Value should be
determined experimentally
for optimum performance.

## Applications

The HA-2541 is a very versatile device with applications in nearly every area of its bandwidth. Perhaps one of the best ways to gain some familiarity with the part is by examining its use in some of the more straightforward applications. The Wein Bridge oscillator in Figure 4 is just such an application.

The HA-2541 is well suited for use as the heart of an oscillator circuit. In spite of the rudimentary diode limiting provided by $R_{3}-R_{7}$ and $D_{1} \& D_{2}$, a good quality sine wave of 40 MHz is readily attainable with an upper limit of 50 MHz which exceeds the unity gain bandwidth of the HA-2541.
$R_{1} C_{1}$ and $R_{2} C_{2}$ provide the required regenerative feedback needed for adequate frequency stability. In theory the feedback network requires a gain of three to sustain oscillation. However, the practical gain needed is just over three and is provided for by $\mathrm{R}_{8}$ and Rg .


FIGURE 2. MINIMIZING THE EFFECTS OF OFFSET CURRENT


FIGURE 4. 40MHz WEIN BRIDGE OSCILLATOR

High power amplifiers and buffers are in use in a wide variety of applications. Many times the "high power" capability is needed to drive large capacitive loads as well as low value resistive loads. In both cases the final driver stage is usually a power transistor of some type, but because of their inherently low gain, several stages of predrivers are often required. The HA-2541, with its 10 mA output rating, is powerful enough to drive a power transistor without additional stages of current amplification. This capability is well demonstrated with the high power buffer circuit in Figure 5.

The HA-2541 acts as the pre-driver to the output power transistor. Together, they form a unity gain buffer with the ability to drive three 50 ohm coaxial cables in parallel, each with a capacitance of 2000 pF . The total combined load is 16.6 ohms and 6000 pF capacitance.

## Video

One of the primary uses of the HA-2541 is in the area of video applications. These applications include signal construction, synchronization addition and removal, as well as signal modification. A wide bandwidth device such as the HA-2541 is well suited for use in this class of amplifier. This, however, is a more involved group of applications than ordinary amplifier applications since video signals contain precise DC levels which must be retained.

The addition of a clamping circuit restores DC levels at the output of an amplifier stage. The simple form of the
circuit is shown in Figure 6A with a capacitor and analog switch added to the inverting amplifier configuration. The switch closes during a certain portion of the incoming signal. This causes the capacitor to charge to a value which represents the OV reference of the input waveform. The shorting action of the switch causes the output of the $\mathrm{HA}-2541$ to go to 0 V during the 0 V reference of the input signal.

This simple amplifier/clamping circuit has several drawbacks. The largest is the drain on the holding capacitor by the input bias currents of the HA-2541, with the resulting change in the reference voltage. This condition is easily addressed with the use of an HA-5320 sample and hold. The low output impedance of the sample and hold can easily provide the required input bias current for the HA-2541 without draining the holding capacitor. The result is a constant DC reference between the scan lines of the video signal.

The second drawback of the simple amplifier/clamp results from the color synchronization information being transmitted along with the 0 Volt DC reference level. By closing the analog switch, the color burst is passed through the low impedance capacitor to ground and consequently lost. This situation is remedied by placing a 3.57 MHz trap in series with the analog switch and holding capacitor. This will block the color burst signal and allow it to be passed to the output as an amplified signal. Figure $6 B$ shows both the "trap" and the sample and hold reference additions to the simple amplifier with DC restore.


FIGURE 5. DRIVING POWER TRANSISTORS TO GAIN ADDITIONAL CURRENT BOOSTING


The amplifier designs to this point work with the full video signal or the "composite" signal. The HA-2541 has several applications one stage back, in the construction of the composite signal itself.

The composite video signal has several components which must be combined to create the final waveform. One that has already been used is the 0 volt reference and the color burst combination. Two others are the horizontal synchronization pulse and the video picture information.

The circuit in Figure 7 is a traditional summing amplifier configuration with the addition of the now familiar DC clamping circuit. The operation is quite simple in that each component (synchronization, color burst, picture information, etc.) of the composite video signal is applied to its own input terminal of the amplifier. These combine algebraically and form the composite signal at the output. The clamping circuit (if used) restores the 0 volt reference of the composite signal.


FIGURE 7. SUMMING AMPLIFIER FOR COMPOSITE VIDEO PLUS CLAMPING CIRCUIT

One drawback resulting from the algebraic addition of the input waveforms is the requirement that each input component exist only during the period that it is needed in the composite signal. An example of this is the color burst which can be present at its input terminal only during its portion of the composite signal since no gating circuitry is available.

The multiplexer circuit in Figure 8 can be used for video signal construction by gating each component through to the HA-2541 as it is required. The inherent channel separation of the multiplexer allows each component of the composite signal to be continuously present at the input. This has several important implications. The first is that the duration of each component of the signal is precisely controlled by a digital timing chain (which can be easily reproduced at remote locations with high precision). Second, the only analog signals needed are the color burst and the picture information. All reference signals such as the horizontal synchronization, the 0 volt reference, and the previously unmentioned vertical synchronization signals can be simulated with accurate DC references. These are gated, along with the other components, to form the composite video signal.

An extension of the multiplexed signal construction technique is a type of signal modification. When several cameras are used together without a common synchronization signal, they are not easily combined for special effects and switching. A solution to this problem would be to strip the synchronization pulses off of each of the incoming camera waveforms and apply a new common
synchronization pulse. The new pulse will enable switching equipment to combine the separate signals for whatever effect is needed.

It should be noted that widely varying horizontal speeds may necessitate the use of analog delay chains with the synchronization technique. This will produce pictures of compatible quality and proportion (vertical speed is more constant and contains a dead zone for any differences, vertical retrace).


FIGURE 8. MULTIPLEXING WITH HA-2541

The multiplexer system used for video signal construction has other applications of interest. The concept of combining several channels into one can be reversed to form a demultiplexer, where the function is to take several combined channels and separate them into their original form. This type of application can be implemented to solve some well-known industrial problems.

The multiplexer/demultiplexer scheme is readily adapted to the industrial remote controller system where several sensors must communicate over transmission lines to the controller. With the multiplexer/demultiplexer configuration a very large number of sensors are able to communicate with the controller over extended distances through a single coaxial line.

The wide bandwidth of the HA-2541 coupled with its high output rating make it an excellent component of multiplexed data systems. Several schemes of signal switching can be used at the multiplexer end of the system. The $\mathrm{HI}-5051$ switch is well suited for this application especially in the differential configuration shown in Figure 8. The charge injection due to switching channels in and out of the circuit is minimized in this differential mode. A reset pulse aligns the system synchronization and provides the basis for channel separation in the demultiplexer section. As the channels are sequentially placed at the HA-2541 input, they are transmitted to the demultiplexer circuit. In Figure 9 the HA-5320 sample and hold acts as a buffer for each channel and provide a reference source when the other channels are being addressed. Another plus in this demultiplexer circuit is the capability of "de-glitching" the information by simply shifting the clocking rate so as to place all channels in the hold mode during the presence of input spikes.

## Write Amplifier

The recent proliferation of industrial and computerized equipment containing programmable memory has increased the need for reliable recording media. The magnetic tape medium is presently one of the most widely used methods. The primary component of any magnetic recording mechanism is the "write" mechanism. In support of this area the circuit of Figure 10 is presented.

The concept of the write generator is very basic. The digital input causes both a change in the output amplitude as well as a change in frequency. This type of operation is accomplished by altering the value of a resistor in the standard twin tee oscillator. An HI-201 analog switch was used to facilitate the switching action. The effect of the external components on the feedback network requires $\mathrm{R}_{6 \mathrm{~A}}$ and $R_{6 B}$ to be much smaller than would normally have been expected when using the twin tee feedback scheme.


FIGURE 9. DEMULTIPLEXING WITH HA-2541


FIGURE 10. USING HA-2541 AS A WRITE AMPLIFIER

The output seen in the photograph of Figure 11 is limited with the aid of $D_{1}, D_{2}$ and $R_{4}-R_{7}$. This is aided by fixing the gain of the amplifier to just over three with $\mathrm{R}_{8}$ and $\mathrm{Rg}_{9}$.


FIGURE 11. DIGITALLY CONTROLLED OUTPUT OF WRITE AMPLIFIERS

## Composite Amplifier

The wide bandwidth of the HA-2541 can be used to extend the dynamic range of other useful but frequency limited amplifiers. The HA-5170 is an excellent example of this adaptation. The precision DC characteristic of the HA-5170 are augmented by the bandwidth of the HA-2541. This produces a composite amplifier which approximates the DC performance of the HA-5170 and the frequency range of the HA-2541.

The circuit in Figure 12 has been optimized for operation in the neighborhood of 15 MHz . Optimization is quite simple and is accomplished largely through $\mathrm{C}_{\mathrm{A}}$. If a lower frequency region of operation is desired, an additional capacitor, $\mathrm{C}_{2}$, will give greater flexibility in the choice of component values.

## Programmable Amplifier

Often a circuit will be called upon to perform several functions. In these situations the variable gain configuration of Figure 13 may be quite useful. This programmable gain stage depends on CMOS analog switches to alter the amount of feedback and thereby the gain of the stage. Placement of the switching elements inside relatively low current area of the feedback loop, minimizes the effects of bias currents and switch resistance on the calculated gain of the stage. Voltage spikes may occur during the switching process, resulting in temporarily reduced gain because of the make-before-break operation of the switches. This can be minimized by providing a separate voltage divider network for each switched gain.


FIGURE 12. COMPOSITE AMPLIFIER


FIGURE 13. A GAIN PROGRAMMABLE HA-2541

## References

1. William L. Hughes, "Television Fundamentals and Standards" Electronic Engineers Handbook ed.
Bonald G. Fink (McGraw-Hill, 1975) p. 20-3.
2. Thermalloy Semiconductor Accessories Catalog, Thermalloy Inc. Dallas, Texas.
3. Arthur B. Williams, "Designers Handbook of Integrated Circuits." (McGraw-Hill, 1984) pps. 1-10, 1-27.

## USING THE HA-2542

Dick Whitehead

## Introduction

In the multi-faceted electronics industry, there are many circuit applications which require the capabilities of two or more types of operational amplifiers in the same location. To fulfill this need, design engineers are usually challenged with fabricating a discrete amplifier design or selecting an expensive hybrid amplifier which appears to be an "ALL-IN-ONE" type of amplifier.

The Harris HA-2542 is a state of the art monolithic device which also approaches the "ALL-IN-ONE" amplifier concept. This device features an outstanding set of AC parameters augmented by excellent output drive capability providing for suitable application in both high speed and high output drive circuits.

Offset voltage nulling and bandwidth controls add flexibility when the HA-2542 is used in performance-tailored applications.

Primarily intended to be used in balanced $50 \Omega$ and $75 \Omega$ coaxial cable systems as a driver, the HA-2542 could also be used as a power booster in audio systems as well as a power amp in power supply circuits. This device would also be suitable as a small DC motor driver.

## Prototyping Guidelines

For best overall performance in any application, it is recommended that high frequency layout techniques be used. This should include: 1) mounting the device through a ground plane: 2) connecting unused pins to the ground plane: 3) mounting feedback components on Teflon standoffs and/or locating these components as close to the device as possible; 4) placing power supply decoupling capacitors from device supply pins to ground.

As a result of speed and bandwidth optimization, the HA-2542's case potential, when powered-up is equal to the V-potential. Therefore, contact with other circuitry or ground should be avoided.

## Heat Sinking

To drive heavy loads found in typical coaxial cable systems, the HA-2542 may require heat sinking to avoid exceeding its maximum junction temperature $\left(+175^{\circ} \mathrm{C}\right)$. Figure 1 shows maximum power dissipation curves derived for the HA-2542 with and without the recommended heat sink. Should another type of heat sink be used, then the


FIGURE 1. HA-2542 MAXIMUM POWER DISSIPATION CURVES
following expression should be used to determine maximum power dissipation.

$$
P_{d m a x}=\frac{T_{j \max }-T_{A}}{\theta_{j-\mathrm{C}}+\theta_{\mathrm{C}-\mathrm{s}}+\theta_{\mathrm{S}-\mathrm{a}}}
$$

Where: $\mathrm{T}_{\mathrm{jmax}}=$ maximum junction temperature of the device
$\mathrm{T}_{\mathrm{A}}=$ Ambient
$\theta_{\mathrm{j}-\mathrm{c}}=$ Junction to case thermal resistance
$\theta_{\mathrm{C}-\mathrm{s}}=$ Case to heat sink thermal resistance
$\theta_{\mathrm{S}-\mathrm{a}}=$ Heat sink to ambient thermal resistance

## Performance Enhancements

DC errors can be reduced and AC stability increased by recommended adjustments to the control points made available in the HA-2542 device. The suggested method for nulling the offset voltage of HA-2542 is shown in Figure 2, while Figure 3 suggests the method for controlling the bandwidth. Figure 4 shows normalized AC parameters versus compensation capacitance. Experimental results indicated that approximately 17 pF was necessary to stabilize the HA-2542 for unity gain operation.

*OFFSET ADJUSTMENT RANGE IS APPROXIMATELY $\pm 15 \mathrm{mV}$ FOR $R_{T}=5 \mathrm{~K} \Omega$.

FIGURE 2. SUGGESTED OFFSET VOLTAGE ADJUSTMENT


FIGURE 3. SUGGESTED METHOD FOR INCREASING AC STABILITY

aC PARAMETERS
referred to value at opf


FIGURE 4. NORMALIZED AC PARAMETERS
For best high frequency performance, feedback resistor values should be restricted to minimal values. Values below $5 \mathrm{~K} \Omega$ are recommended to reduce possibilities of introducing unwanted poles into the application's transfer function. Figure 5 indicates how high values for closed loop gain can be implemented, while maintaining feedback element values. This method is called "T network" feedback and values for the resistors can be derived from the following expression.

$$
R_{1}=\frac{R^{2}}{R_{f}-2 R}
$$

Where: $R_{f}$ is the value of feedback resistance to be reduced and $R$ is a value preselected by the designer.


WHERE R IS PRESELECTED AND R ${ }_{F}$ IS DESIRED FEEDBACK RESISTOR VALUE.

Figure 5. KEEPING FEEDBACK VALUES LOW
Utilizing some relatively familiar techniques, the input bias currents of the HA-2542 can be sharply reduced. Figure 6 employs discrete FETs to provide input bias currents in the pA range without appreciably diminishing the AC performance.

${ }^{*} \mathrm{R}_{\mathrm{b} 1}$ AND $\mathrm{R}_{\mathrm{b} 2}$ SHOULD BE
DETERMINED EXPERIMENTALLY FOR BEST RESULTS.
FIGURE 6. USING DISCRETE FETS TO REDUCE THE HA-2542's INPUT BIAS CURRENT

Composite amplifiers are hybrid "marriages" between precision and wideband operational amplifiers. Using the HA-2542 as the AC device in the composite amplifier shown in Figure 7 provides an additional dimension to its


FIGURE 7. COMPOSITE AMPLIFIER CIRCUIT REDUCES DC ERRORS
capabilities. Now, the hybrid represents a precision type, high speed, wideband, power amplifier.

In this circuit, high frequency amplification tasks are performed by the HA-2542 and are set by combination $\mathrm{R}_{1}-\mathrm{C}_{1}$. The HA-5170 acts as the DC amplifier providing precision type input parameters while cascading its DC gain with that of the HA-2542. This cascade of gains develops very high loop gain for the composite amplifier.

## Applications

Most attractive to the video system designer is the HA2542's combination of speed, bandwidth, and output drive capability. Augmenting these features are much desired differential gain and phase specifications of $0.1 \%$ and 0.2 degrees respectively. Previously these parameters could only be provided by hybrid or discrete component circuit-
ry. A primary application which fully utilizes these features is the coaxial cable driver.

The configuration shown in Figure 8 represents a simple multi-channel security system. The HA-2542 is being operated at a closed loop gain of 2 and is driving a balanced coaxial line system which appears as a $50 \Omega$ load. The signal throughput from the multiplexer input to the coaxial outputs is 1 . Experimental results showed that coaxial line lengths could exceed 100 feet without adversely affecting video signal quality.

HA-2542 is capable of $2 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ signals to 16 MHz in this configuration. Resistor $R_{B}$ is used to trim overall system gain to prevent color saturation if the cameras and monitors are color types. The controller to the multiplexer could be one of several variations including remote, remote wired, or automatically time sequenced.


FIGURE 8. MULTI-CHANNEL SECURITY SYSTEM


FIGURE 9. DRIVING UNBALANCED COAXIAL CABLES
The HA-2542 is equally at home driving unbalanced coxial lines as shown in Figure 9. The system gain is 2 and, depending on cable length, compensation capacitance may be necessary to provide additional stability. In this configuration, the HA-2542 can delivery $10 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ signals at frequencies above 8 MHz . For this application, power requirements will usually necessitate the use of heat sinking for the HA-2542.

Another video type application requiring an op amp with excellent speed and output drive is the analog input driver of a flash converter circuit. Figure 10 shows the HA-2542 buffering the input of an 8-bit flash converter. Because of the heavy input capacitance ( $100 \mathrm{pF}-300 \mathrm{pF}$ ) and high number of individual internal comparator inputs (255), the impedance of the input is non-linear. A typical high speed op amp used in this configuration would exhibit oscillation tendencies regardless of compensation and isolation techniques used. The photograph shown in Figure 10 indicates that the HA-2542 is very stable in this application.



FIGURE 10. DRIVING THE NON-LINEAR INPUT IMPEDANCE OF FLASH CONVERTERS (ONE INPUT SHOWN)

## Power Supply

The HA-2542 with its excellent output current could also be used as a power source in DC power supply systems. In Figure 11, a simplified digitally programmable power supply is shown which utilizes the high output current capabilities of the HA-2542. Combination $R_{1}-R_{2}$ sets the gain of the amplifier, while VREF and the "weighted" resistor ladder permit the HI-201 to perform digital selection of the voltage to be used.


FIGURE 11. DIGITALLY PROGRAMMABLE POWER SUPPLY

## Audio

In studio quality audio systems, the HA-2542 could be readily used in driver applications such as a speaker driver. Figure 12 shows a method which increases the power capability of a drive system for audio speakers. In this circuit two HA-2542s are used to operate on half cycles only, which greatly increases their power handling capability." "Bridging" the speaker as shown makes 200 mA of output current available to drive the load. The HA-5102 is used as an AC coupled, low noise, preamplifier which drives the bridge circuit.


FIGURE 12. BRIDGE LOAD DRIVE FOR AUDIO CIRCUITS

Another variation of the bridged load type circuit is shown in Figure 13a. In this circuit the load voltage is increased by a factor of 4 . The HA-2542s are connected in a manner such that the output voltages will be equal in amplitude and opposite in phase. This circuit can also be used to drive long lengths of twisted shielded pair cable.

## Boosting Output Current

If the excellent output current of the HA-2542 requires boosting because of extreme loading, then the configuration shown in Figure 13b could be used. In this circuit, the HA-2542 drives the high power transistor stage and provides circuit gain. With the power transistors shown, the output drive is increased to several amps. Speed and power bandwidth have not been appreciably affected. Boosting the output current to these higher levels provides for additional implementation into DC motor drive or bridge transducer drive circuits.


FIGURE 13A. DIFFERENTIAL CIRCUIT FOR LINE DRIVING

The output drive capability of the HA-2542 is highly suitable for direct drive applications of small DC motors and, since it is an operational amplifier, it can also perform the function of motor speed control. This type of closed loop system can be found throughout the robotics and media recording industries.

The system shown in Figure 14 consists of the HA-2542, a small 12V DC motor, and a position encoder. During


FIGURE 13B. DRIVER STAGE FOR HIGH POWER TRANSISTORS
operation, the encoder causes a series of "constant width" pulses to charge $\mathrm{C}_{1}$. The integrated pulses develop a reference voltage which is proportional to motor speed and is applied to the inverting input of HA-2542. The non-inverting input is held at a constant voltage which represents the desired motor speed. A difference between these two inputs will send a corrected drive signal to the motor which completes the speed control system loop.

NOTE

# HA-5147, ULTRA LOW NOISE AMPLIFIER 

By Alan Hansford

## Introduction

Engineers interested in precision signal processing will find the HA-5147, with its unique features, very interesting. Utilizing an advanced design with special device geometries, the HA-5147 has moved the Harris dielectric process into a new arena of both speed and precision. Perhaps one of the most remarkable features of the HA-5147 is its ultra low noise performance, which makes it the first monolithic amplifier to combine speed, precision, and ultra low noise operation (Figure 1).

To realize this device, intense attention was given to the "total" design from input to output (Figure 2).

The input stage consists of a cross-coupled differential pair which provides a very high CMRR (125dB) through the use of CASCODE circuits. Effective use of the bias current cancellation scheme also keeps the bias currents to a mere 10 nA . With laser trimming of the load resistors R 1 and R 2 , the offset voltage is kept below $25 \mu \mathrm{~V}$ at $25^{\circ} \mathrm{C}$. The entire input stage has been optimized for low noise operation and is largely responsible for the amplifier's ultra low noise voltage of $3.0 \mathrm{nV} / \sqrt{\mathrm{Hz}} @ 1 \mathrm{KHz}$. Low frequency noise, on the other hand, is particularly important in DC applications and the HA-5147's 2.7 Hz lower noise corner will prove quite beneficial for many users.

The loading on R1 and R2 is kept to a minimum through the use of emitter followers between the input stage and the second differential pair. C4 provides a feedforward path around the second stage at high frequencies and feeds into the level shifter and current mirror section. This portion of the design provides a differential to singleended conversion and relies on C2 to tailor the rolloff of the second stage. Two vertically-constructed PNP transistors within the level shifter dramatically increase the frequency response of the amplifier compared to that of other construction techniques.
Emitter followers in the fourth stage reduce the capacitive loading effects of C1 by providing a separate driver for C1 and the output stage. The output stage here is a high speed buffer that employs complementary transistors as well as short circuit protection.

The high performance features of the HA-5147 have quite clearly moved this device closer to the "ideal" than any other amplifier in its class. Yet, with some simple external components, this device can be positioned even closer to the "ideal." An offset nulling potentiometer can reduce $V_{\text {os }}$ (Figure 3a), while the already hefty output stage (lout $=20 \mathrm{mAmin}$ ) can be boosted without reducing the excellent speed and bandwidth characteristics (Figure 3b).

|  | $\begin{gathered} \text { PRECISION } \\ 0 P-37 \end{gathered}$ | HA-5147 <br> PRECISION WIDEBAND | $\begin{gathered} \text { WIDEBAND } \\ \text { HA-2620 } \end{gathered}$ |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{0}$ | $25 \mu \mathrm{~V}$ | $25 \mu \mathrm{~V}$ | 4 mV |
| $V_{\text {OS }}$ DRIFT | $1 \mu \mathrm{~V} / \mathrm{mo}$. | $1 \mu \mathrm{~V} / \mathrm{mo}$. | $10 \mu \mathrm{~V} / \mathrm{mo}$. |
| Vos TEMPCO | $0.2 \mu \mathrm{~V} / \mathrm{C}$ | $0.6 \mu \mathrm{~V} / \mathrm{C}$ | $5 \mu \mathrm{~V} / \mathrm{C}$ |
| Ibias | $\pm 10 \mathrm{nA}$ | $\pm 8 \mathrm{nA}$ | $\pm 1 \mathrm{nA}$ |
| los | $\pm 7 \mathrm{nA}$ | $\pm 10 \mathrm{nA}$ | $\pm 1 \mathrm{nA}$ |
| NOISE VOLTAGE | $3.0 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ | $3.0 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ | $16 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| NOISE CURRENT | $0.4 \mathrm{pA} / \sqrt{\mathrm{Hz}}$ | $0.4 \mathrm{pA} / \sqrt{\mathrm{Hz}}$ | $1.6 \mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| OPEN LOOP GAIN | $1.8 \mathrm{~V} / \mu \mathrm{V}$ | $1.8 \mathrm{~V} / \mu \mathrm{V}$ | $0.15 \mathrm{~V} / \mu \mathrm{V}$ |
| CMRR | 126dB | 125dB | 100dB |
| PSRR | 120dB | 130dB | 90 dB |
| GAIN BANDWIDTH | 63 MHz | 120 MHz | 100 MHz |
| SLEW RATE | $17 \mathrm{~V} / \mu \mathrm{s}$ | 37V/ $\mu \mathrm{s}$ | $35 \mathrm{~V} / \mu \mathrm{s}$ |
| POWER BANDWIDTH | 270 KHz | 560 KHz | 550 KHz |
| POWER CONSUMPTION | 90 mW | 85 mW | 90 mW |

FIGURE 1.
The HA-5147 combines the qualities of precision Op Amps with those of the wideband speed category.


FIGURE 2.
Intense attention was given to the "total" design from inputs to output.


FIGURE 3a.
Nulling the HA-5147's offset voltage to 0 volts brings it closer to "ideal"

## Low Noise Design

Since the HA-5147 is a very low noise operational amplifier, low noise design techniques must be used to make the most of this feature. There are two primary means of keeping noise down, one requires the amplifier inputs to look into low source resistances and the other requires bandwidth limiting by filtering. A short outline of noise prediction will be presented here to support these concepts.
Noise can be divided into several categories, which include thermal noise (white noise) and flicker noise (pink noise or $1 / f$ noise). The feedback components are strongly dominated by thermal noise making thermal noise the most important of these from a system design standpoint (an exception to this are high gain DC amplifiers which require low $1 / f$ noise as measured by the noise corner"). Flicker noise is more a function of the amplifier construction quality, and system design variations are less effective in reducing this type of noise.
Noise is usually rated in one of two ways. The first is RMS voltage or current (a measure of peak-to-peak noise in a given bandwidth) and the second is by noise density spectrum in $\mathrm{V} / \sqrt{\mathrm{Hz}}$ and $\mathrm{A} / \sqrt{\mathrm{Hz}}$ (a measure of the spectral content of the noise in the frequency domain). The two rating schemes are related, with RMS noise levels generated from the integration of the noise density spectrum over a desired frequency bandwidth.


FIGURE 3b.
The HA-5147's output current can be boosted to $\pm 100 \mathrm{~mA}$ by using the HA-5033. AC performance is not affected.

As an illustration of noise prediction, the noise density for the standard inverting amplifier configuration (Figure 4a) will be determined. The total noise is derived from the combination of several noise sources, only three of which are of any significance. These are the amplifier's noise voltage, the thermal noise of the feedback components, and the noise generated by the current noise of the amplifier within the feedback components.
The total noise is defined as the square root of the sum of the squares of the individual noise terms.

$E_{n}=$ total noise
$\mathrm{G}=$ gain of stage
$E_{a m p}=$ amplifier noise voltage........3.0nV/ $\sqrt{\mathrm{Hz}} @ f>1 \mathrm{KHz}$

$E_{\text {current noise in }}=I_{\text {noise }} R_{\text {eq }}$
feedback network $\quad \quad$ Inoise $=0.4 \mathrm{pA} / \sqrt{\mathrm{Hz}} @ f>1 \mathrm{KHz}$ or more specifically . . .
$E_{n}=G \sqrt{\left(E_{a m p}\right)^{2}+R_{e q} 4 K T+\left(I_{\text {noise }} R_{e q}\right)^{2}}$


FIGURE 4. NOISE PREDICTION CIRCUITS
A reasonable estimate of noise levels can be generated with these two basic amplifier circuits.

Both the amplifier noise voltage and noise current are constant above 1 KHz and rise slightly for lower frequencies (Figure 5). The resistor thermal noise is derived from the parallel combination of the feedback network ( $R_{\text {eq }}$ ) and several constants (4KT). The third noise term again uses the equivalent resistance of the feedback network ( $R_{e q}$ ) as well as the current noise generated at the input terminals of the amplifier.

It should be evident from the above formula that extremely large values of $R_{e q}$ (especially over 10 Kohm ) will dominate the noise density while low values for Req will yield to the amplifier's own noise characteristics. Note the asyptotic convergence of the noise voltages in Figures $3 a-3 c$ at low values of Req.

A second circuit (Figure 4b) balances the effects of input bias currents by placing a resistor $R_{c}$, equal to $R_{\text {eq }}$, between the non-inverting input and ground. While reducing DC errors, this configuration adds two additional terms to the noise formula.

The original contributors to output noise remain as before and the additional terms represent the thermal contribution by $R_{C}$ and the associated amplifier current noise seen through that resistor. To optimize DC design, $R_{\text {in }} \| R_{f}=R_{e q}=R_{c}$, therefore the noise density equation reduces to...
$E_{n}=G \sqrt{\left(E_{a m p}\right)^{2+2 R}} \mathrm{R}_{\mathrm{eq}} 4 K T+2\left(\text { Inoise } R_{e q}\right)^{2}$
Again the relationship between large values of $R_{e q}$ and a high noise density spectrum remains.


FIGURE 5. HA-5147 NOISE CHARACTERISTICS
The HA-5147's exceptional noise characteristics may be used to improve existing and new high quality audio systems.

RMS noise is derived in part as the integral of the noise density spectrum over a given bandwidth. Below is the complete expression. .


The strict integration assuming $E_{n}$ is constant works well for $f_{0}$ above $\approx 1 \mathrm{KHz}$. Both the amplifier's noise voltage and the noise current increase for frequencies below 1 KHz . This makes for difficult integration since complicated expressions for Inoise and Eamp must be generated. To avoid this problem, graphical integration techniques or sampled methods can be used with great success.

The curves in Figures 6a-6c illustrate the relationship between the RMS noise and Req for both amplifier designs. It should be apparent from the predicted RMS noise curves that increased bandwidth causes an increase in noise voltage. An interesting effect of this relationship is that only absolute bandwidth ( $\mathrm{f}_{1}-\mathrm{f}_{0}$ ) is important. The general frequencies of interest (if they are above 1 KHz ) are irrelevant. More simply, 100 Hz of bandwidth near 10 KHz contains as much noise as 100 Hz of bandwidth near 1 MHz . This implies that bandwidth should be restricted with appropriate high and low pass filtering, if the lowest noise voltages are to be attained.

From the previous discussion, it is apparent that low noise designs require low resistor values. This is not to say that high gain should be avoided, just that low input and source resistance values are required for low noise opera-


FIGURE 6b. PREDICTED NOISE
Predicted RMS noise at output for bandwidth of $20 \mathrm{~Hz}-20 \mathrm{KHz}$ for $\mathrm{HA}-5147$.


FIGURE 7. INSTRUMENTATION AMPLIFIER
Thanks to higher speed and more bandwidth, this standard three amplifier instrumentation amplifier will have 10 MHz bandwidth and 550 KHz power bandwidth.
tion. Closer examination of the RMS noise formula will also show that limiting bandwith, with filtering, will also reduce noise levels. Additionally, metal film and wirewound resistors have lower excess noise (a component of resistor noise in addition to thermal noise) than carbon resistors and are therefore preferred.

## Applications

Heavily used throughout the world of signal processing is the instrumentation amplifier and it is this particular cir-


FIGURE 6c. PREDICTED NOISE
Predicted RMS noise at output for bandwidth of $10 \mathrm{~Hz}-100 \mathrm{~Hz}$ for HA-5147.


FIGURE 8. HA-5147 CMRR VS. FREQUENCY
The instrumentation amplifier's maximum CMRR can now be moved to much higher frequencies when using the HA-5147.
cuit that can best utilize all of the features of the HA-5147. By using the HA-5147, the standard 3 amplifier instrumentation circuit (Figure 7) is now able to extend its bandwidth to 10 MHz or its power bandwidth to 500 KHz . Additionally, the maximum CMRR ( $>120 \mathrm{~dB}$ ) is extended to higher frequencies (Figure 8). Other "error producing" input referred parameters of the HA-5147 such as noise, $V_{\text {OS }}$, Ibias, $V_{\text {OS }}$ drift and temperature coefficients have been minimized, thus maximizing the capabilities of this application.


FIGURE 9. LOW LEVEL BRIDGE AMPLIFIER
Very small bridge signals are sensed and amplified accurately when using the precision performance of the HA-5147

Another circuit requiring very accurate amplification of its signal is the transducer bridge amplifier (Figure 9). The HA-5147, shown in an inverting bridge amplifier configuration, is recommended when it is necessary to detect very small bridge level signals. Its high open loop gain ( $>120 \mathrm{~dB}$ ), low noise, and excellent values for $\mathrm{V}_{\mathrm{OS}}, \mathrm{V}_{\mathrm{OS}}$ drift, and bias current provide exceptional sensitivity to the smallest transducer variations. Full scale calibration of this circuit is made possible by placing a small valued potentiometer in series with $R_{j}$. Nulling is accomplished with R2.

The high slew rate ( $37 \mathrm{~V} / \mu \mathrm{s}$ ) and the excellent output current drive ( $\pm 20 \mathrm{~mA} \min$.) make HA-5147 highly suitable as an input output buffer amplifier for analog multiplexers (Figure 10). The precision input characteristics of the HA-5147 help simplify system "error budgets" while its speed and drive capabilities provide fast charging of the multiplexer's output capacitance. This eliminates any increased multiplexer acquisition time, which can be induced by more limited amplifiers. The HA-5147 accurately transfers information to the next stage while effectively reducing any loading effects on the multiplexer's output.

Staying within the realm of signal processing, another standard and much used circuit configuration can be enhanced by the speed and precision of the HA-5147. A precision threshold detector (Figure 11) requires low noise, low and stable offset voltage, high open loop gain, and high speed. These requirements are met by the HA-5147, while adding excellent CMRR and PSRR to the list. The standard variations of this circuit can easily be implemented using the HA-5147. For example, hysteresis can be generated by adding R1 to provide a small amount of positive feedback. The circuit becomes a pulse width modulator if $V_{\text {ref }}$ and the input signal are left to vary. Although the output drive capability of this device is excellent, the optional buffering circuit may be used to drive heavier loads while preventing loading effects on the amplifier.


FIGURE 10. HIGH SPEED INPUT/OUTPUT ANALOG MULTIPLEXER BUFFERING
Reduced "error" budgets and higher speeds of operation are easily achieved when the combined speed and precision of the HA-5147 are used in these buffer amplifier applications.


FIGURE 11. PRECISION THRESHOLD DETECTOR

This device can be used to increase response times while maintaining precise detection.

Engineers working with professional audio designs will find the HA-5147 highly desirable for many of their applications. With its exceptional noise characteristics (Figure 5), wide power bandwidth ( 500 KHz ), and modest power consumption ( 85 mW ), this device can be used as a high quality audio preamplifier or as an intermediate stage gain block. A circuit similar to that in Figure 3b can be incorporated into studio or stage monitors.

The audio preamplifier of Figure 3b has a limited output current range. The audio power amplifier in Figure 12 overcomes this limitation and can provide an even greater boost to the HA-5147. Q1 and Q2 are a complementary pair arranged in a push pull manner, with R1 and R2 providing the necessary drive current. The maximum output voltage corresponds to the minimum output current since

$$
\left(15-V_{b e}-V_{0}\right) / R_{1}
$$

is the drive current to the transistors. D1 and D2 insure the proper biasing of the transistors as well as a clean crossover from Q1 to Q2.


FIGURE 12. HIGH POWER AMPLIFIER
The additional drive capability of the power transistors allows the HA-5147 to drive very heavy loads


FIGURE 13. PROFESSIONAL AUDIO NAB TAPE PLAYBACK PREAMPLIFIERS
This NAB tape playback preamplifier fully utilizes the speed, bandwidth, and noise features of the HA-5147

An audio circuit which can make maximum use of the speed, bandwidth, and low noise of the HA-5147 is the NAB tape playback preamplifier (Figure 13). This circuit is configured to provide low frequency boost to 50 Hz , flat response to 3 KHz , and high frequency attenuation above 3 KHz . Compensation for variations in tape and tape head performance can be achieved by trimming R1 and R2.

Signal generation applications will also find this high precision device useful. As an astable multivibrator (Figure 14) the power bandwidth of the HA-5147 extends the circuit's frequency range to approximately 500 KHz . $R_{t}$ can be made adjustable to vary the frequency if desired. Any timing errors due to $\mathrm{V}_{\text {Os }}$ or $I_{\text {bias }}$ have been minimized by the precision characteristics of the HA-5147. D1 and D2, if used, should be matched to prevent additional timing errors. These clamping diodes may be omitted by tying $R_{t}$ and the positive feedback resistor Rf directly to the output.


FIGURE 14. ASTABLE MULTIVIBRATOR
Higher frequencies of operation and reduced timing errors make the HA-5147 an attractive building block in signal generation applications.


FIGURE 15. PROGRAMMABLE AMPLIFIER
Variable gain of $1,10,100,1000$ is achieved by selecting the proper amount of feedback with the use of analog switches.

Often a circuit will be called upon to perform several functions. In these situations the variable gain configuration of Figure 15 may be quite useful. This programmable gain stage depends on CMOS analog switches to alter the
amount of feedback and thereby the gain of the stage. Placement of the switching elements inside the relatively low current area of the feedback loop, minimizes the effects of bias currents and switch resistance on the calculated gain of the stage. Voltage spikes may occur during the switching process, resulting in temporarily reduced gain because of the make-before-break operation of the switches. This can be minimized by providing a separate voltage divider network for each level of gain.

Many signal processing applications depend on low noise characteristics for their operation. One such application involves logrithmic amplifiers. The input sensitivity range is governed by the system noise in such a circuit. The HA-5147, with its low noise characteristics, can extend the basic sensitivity of the common logrithmic amplifier (Figure 16). The circuit uses a matched pair of transistors to offset the effects of temperature and quiescent currents. The final expression for $\mathrm{V}_{\text {out }}$ reduces to ....

$$
V_{\text {out }}=-0.259\left(1+R_{5} / R_{6}\right) \ln \left[0.5 V_{\text {in }} / V_{\text {ref }}\right]
$$

or using the schematic values ...

$$
V_{\text {out }}=-\ln \left[0.2 V_{\text {in }}\right]
$$

R6 should be temperature dependent if the expression for $V_{\text {out }}$ is to hold over an extended temperature range. The overall sensitivity is from a few millivolts to about twice $V_{\text {ref. }}$


FIGURE 16. LOGRITHMIC AMPLIFIER
The matched pair of transistors makes this a very temperature stable logrithmic amplifier.


FIGURE 17. INPUT BUFFERED MIXER
Several signals can be combined using this circuit with a minimum of channel cross-talk.

A high signal to noise ratio is important in signal construction and combination. The HA-5147 aids in lowering overall system noise and thereby raises system sensitivity. The signal combination circuit in Figure 17 incorporates input buffering with several other features to form a relatively efficient mixer stage.

The potentiometer used for each channel allows for both variable input levels as well as a constant impedance for the driving source. The buffers serve mainly to prevent reverse cross-talk back through the resistor network. This allows for the combination of varying strength signals without reverse contamination. The gain of the final stage is set at a minimum of 10 and can be adjusted to as much as 20 . This allows a great deal of flexibility in combining a vast array of input signals.

## References

D-C Amplifier Noise Revisited, Al Ryan \& Tim Scranton Analog Dialog, 1969.

Fitchen, F.C. and Motchenbacker, C.D. Low Noise Electronic Design, New York: John Wiley and Sons, 1973.

Instruction Manual, model 2173C Transistor Noise Analyzer Control Unit. Quan-Tech, Division of KMS Industries. Whippany, New York.

NOTE—————

# LOW NOISE FAMILY HA-5102/04/12/14 

by Alan Wayne Hansford

The HA-5102/04/12/14 series is comprised of four separate products designed to meet a wide range of needs. This is accomplished, in part, by offering two groups, the HA-5102/04, each with $3 \mathrm{~V} / \mu \mathrm{Sec}$ slew rate and the HA-5112/14, each with $20 \mathrm{~V} / \mu \mathrm{Sec}$ slew rate.

HA-5102 Dual Amplifier $3 \mathrm{~V} / \mu \mathrm{Sec} \quad$ Unity Gain Stable HA-5104 Quad Amplifier 3V $/ \mu$ Sec Unity Gain Stable HA-5112 Dual Amplifier $20 \mathrm{~V} / \mu \mathrm{Sec}$ Gains 10 or more HA-5114 Quad Amplifier $20 \mathrm{~V} / \mu \mathrm{Sec}$ Gains 10 or more

The entire series shares a common design with the size of the interval compensation capacitor the only difference. The noise voltage and noise current will therefore be the same across the series. With a very low noise input stage at just $4.0 \mathrm{nV} / \sqrt{\mathrm{Hz}} @ 1 \mathrm{KHz}$, the HA-5102/04/12/14 is an excellent choice in applications where a high signal-tonoise ratio is critical, as in professional audio circuits and transducer monitors.

In addition to identical noise performance within the series, the HA-5102/04/12/14 all share common DC specifications with 0.5 mV of offset voltage and 130 nA of bias current. The high open loop gain, $250 \mathrm{KV} / \mathrm{V}$, together with the choice of compensation levels, will allow the HA-5102/04/12/14 series to meet a wide range of requirements.

## Low Noise Design

Since the HA-5102 is a very low noise operational amplifier, low noise design techniques must be used to make the most of this feature. There are two primary means of keeping noise down, one requires the amplifier inputs to look into low source resistances and the other requires bandwidth limiting by filtering. A short outline of noise prediction will be presented here to support these concepts.

Noise can be divided into several categories, which include thermal noise (white noise) and flicker noise (pink noise or1/f noise). The feedback components are strongly dominated by thermal noise making thermal noise the most important of these from a system design standpoint (an exception to this are high gain DC amplifiers which require low $1 / \mathrm{f}$ noise as measured by the "lower $1 / f$ noise corner"). Flicker noise is more a function of the
amplifier construction quality, and system design variations are less effective in reducing this type of noise.

Noise is usually rated in one of two ways. The first is RMS voltage or current (a measure of peak-to-peak noise in a given bandwidth) and the second is by noise density spectrum in $\mathrm{V} / \sqrt{\mathrm{Hz}}$ and $\mathrm{A} / \sqrt{\mathrm{Hz}}$ (a measure of the spectral content of the noise in the frequency domain). The two rating schemes are related, with RMS noise levels generated from the integration of the noise density spectrum over a desired frequency bandwidth.

As an illustration of noise prediction, the noise density for the standard inverting amplifier configuration (Figure 1a) will be determined. The total noise is derived from the combination of several noise sources, only three of which are of any significance. These are the amplifier's noise voltage, the thermal noise of the feedback components, and the noise generated by the current noise of the amplifier within the feedback components.

The total noise is defined as the square root of the sum of the squares of the individual noise terms.
$E_{n}=G \sqrt{\left(E_{a m p}\right)^{2}+\left(E_{\substack{\text { feedback } \\ \text { network }}}\right)^{2}+\left(E_{\begin{array}{c}\text { current noise in } \\ \text { feedback network }\end{array}}\right.}$
$E_{n}=$ total noise
$\mathrm{G}=$ gain of stage
$\mathrm{E}_{\mathrm{amp}}=$ amplifier noise voltage $. . . . . . .4 .0 \mathrm{nV} / \sqrt{\mathrm{Hz}} @ \mathrm{f}>1 \mathrm{KHz}$

or more specifically . . .
$E_{n}=G \sqrt{\left(E_{a m p}\right)^{2}+R_{e q} 4 K T+\left(\text { Inoise } R_{e q}\right)^{2}}$
(a)

(b)


FIGURE 1.
A reasonable estimate of noise levels can be generated with these two basic amplifier circuits.

Both the amplifier noise voltage and noise current are constant above 1 KHz and rise slightly for lower frequencies (Figure 2). The resistor thermal noise is derived from the parallel combination of the feedback network ( $R_{e q}$ ) and several constants (4KT). The third noise term again uses the equivalent resistance of the feedback network ( $R_{e q}$ ) as well as the current noise generated at the input terminals of the amplifier.


FIGURE 2.
Noise current and voltage for HA-5102/04/12/14.
It should be evident from the above formula that extremely large values of $R_{\text {eq }}$ (especially over 10Kohm) will dominate the noise density while low values for $R_{\text {eq }}$ will yield to the amplifier's own noise characteristics. Note the asyptotic convergence of the noise voltages in Figures $3 a-3 c$ at low values of $R_{e q}$.

A second circuit (Figure 1b) balances the effects of input bias currents by placing a resistor $R_{c}$, equal to $R_{e q}$, between the non-inverting input and ground. While reducing DC errors, this configuration adds two additional terms to the noise formula.

The original contributors to output noise remain as before and the additional terms represent the thermal contribution by $R_{C}$ and the associated amplifier current
noise seen through that resistor. To optimize DC design, $R_{\text {in }}| | R_{f}=R_{e q}=R_{c}$, therefore the noise density equation reduces to ...
$E_{n}=G \sqrt{\left(E_{a m p}\right)^{2}+2 R_{e q} 4 K T+2\left(\text { Inoise } R_{e q}\right)^{2}}$
Again the relationship between large values of $R_{e q}$ and a high noise density spectrum remains.


FIGURE 3a. PREDICTED NOISE
Predicted RMS noise at output for bandwidth of $0.1 \mathrm{~Hz}-50 \mathrm{KHz}$ for HA-5102/04 and $0.1 \mathrm{~Hz}-250 \mathrm{KHz}$ for HA-5112/14.


FIGURE 3b. PREDICTED NOISE
Predicted RMS noise at output for bandwidth of $20 \mathrm{~Hz}-20 \mathrm{KHz}$ for HA-5102/04/12/14.


FIGURE 3c. PREDICTED NOISE
Predicted RMS noise at output for bandwidth of $20 \mathrm{~Hz}-100 \mathrm{~Hz}$ for HA-5102/04/12/14.

RMS noise is derived in part as the integral of the noise density spectrum over a given bandwidth. Below is the complete expression...
$E_{r m s}\left(\right.$ from $f_{0}$ to $\left.f_{1}\right)=$
 $E_{\substack{\text { noise } \\ \text { density } \\ \text { spectrum }}} 2$ df

The strict integration assuming $E_{n}$ is constant works well for $\mathrm{f}_{0}$ above $\approx 1 \mathrm{KHz}$. Both the amplifier's noise voltage and the noise current increase for frequencies below 1 KHz . This makes for difficult integration since complicated expressions for Inoise and Eamp must be generated. To avoid this problem, graphical integration techniques or sampled methods can be used with great success.

The curves in Figures 3a-3c illustrate the relationship between the RMS noise and Req for both amplifier designs. It should be apparent from the predicted RMS noise curves that increased bandwidth causes an increase in noise voltage. An interesting effect of this relationship is that only absolute bandwidth ( $\mathrm{f}_{1}-\mathrm{f}_{0}$ ) is important. The general frequencies of interest (if they are above 1 KHz ) are irrelevant. More simply, 100 Hz of bandwidth near 10 KHz contains as much noise as 100 Hz of bandwidth near 1 MHz . This implies that bandwidth should be restricted with appropriate high and low pass filtering, if the lowest noise voltages are to be attained.

From the previous discussion, it is apparent that low noise designs require low resistor values. This is not to say that high gain should be avoided, just that low input and source resistance values are required for low noise operation. Closer examination of the RMS noise formula will also show that limiting bandwidth, with filtering, will also reduce noise levels. Additionally, metal film and wirewound resistors have lower excess noise (a component of resistor noise in addition to thermal noise) than carbon resistors and are therefore preferred.

## Applications

Electronic scales have come into wide use and the HA5102, as a very low noise device, can improve such designs. One circuit (Figure 4) uses a strain gauge sensing element as part of a resistive Wien-bridge. An auto-zero circuit is also incorporated into this design by including a sample-and-hold network.

The bridge signal drives the inverting input of a differenti-ally-configured HA-5102. The non-inverting input is driven by the other half of the HA-5102 used as a buffer for the holding capacitor, $\mathrm{C}_{h}$. This second amplifier and its capacitor $\mathrm{C}_{h}$ form the sampling circuit used for automatic output zeroing. The 20Kohm resistor between the holding capacitor $\mathrm{C}_{h}$ and the input terminal, reduces the drain from the bias currents. A second resistor Rg is used in the feedback loop to balance the effect of $R_{8}$. If $R_{7}$ is approximately equal to the resistance of the strain gauge, the input signal from the bridge can be roughly nulled with $\mathrm{R}_{6}$.


FIGURE 4.
Auto-zeroing scale circuit uses a strain gauge/bridge arrangement to improve sensitivity.

With very close matching of the ratio $R_{4} / R_{1}$ to $R_{3} / R_{2}$, the output offset can be nulled by closing $\mathrm{S}_{1}$. This will charge $\mathrm{C}_{\mathrm{h}}$ and provide a 0 volt difference to the inputs of the second amplifier, which results in a 0 volt output. In this manner, the output of the strain gauge can be indirectly zeroed. $\mathrm{R}_{10}$ and potentiometer $\mathrm{R}_{11}$ provide an additional mechanism for fine tuning $V_{\text {out, }}$, but they may also increase offset voltage away from the zero point. $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ reduce the circuit's susceptibility to noise and transients.

The rise of digital equipment and computers, has created an entire realm of signal processing equipment. In most cases the computer requires elaborate circuitry to bridge over into the analog domain. The digitally programmable attenuator (Figure 5) is a rather simple circuit that still allows a great deal of control of analog signals.

The first stage is a simple buffer used to isolate the signal source from the attenuator stages to follow. Each of the subsequent stages is preceded by a voltage divider formed by two resistors and CMOS switch. Provided that the CMOS switch for each stage is "closed", the drive signal will be attenuated according to the basic voltage divider relationship at each stage. In the event a switch is "open" nearly all of the signal strength will be passed to the next stage through the 1 K resistor. The amplifiers act as buffers for the divider networks and reduce interaction between stages. Eight levels of attenuation are possible with the circuit as illustrated in Figure 5, but more stages could be added. Each divider network must be closely matched to the resistor ratios shown or the level of attenuation will not match the levels in the logic chart.

## Audio Applications

The HA-5102/04/12/14 series lends itself to audio designs. This is due in large part to the low noise characteristics of the series. With $4.0 \mathrm{nV} / \sqrt{\mathrm{Hz}} @ 1 \mathrm{KHz}$, very low noise designs can be realized with little effort. This allows more attention to be placed on the quality of the designs.


FIGURE 5.
Several resistors may be combined to obtain the precise resistor values used in this precision attenuator or a potentiometer may prove adequate.


FIGURE 6.
The tone correction circuit requires a low impedance driving source, yet it provides a great deal of control over the output waveform.

The following group of designs point to some of the applications in which the HA-5102/04/12/14 series can improve performance without major circuit alterations. They depend, in part, on the $\pm 20 \mathrm{~V} / \mu \mathrm{Sec}$ slew rate of the HA-5112/14, which will allow a small signal to be passed without distortion up to 12 MHz . The bandwidth of these devices is more than adequate for audio use. The HA-5102/04 will pass a full 10 V signal out to 200 KHz without distortion and at unity gain. Many other uses for these devices exist. The audio applications simply suggest the more likely uses for the series.

Tone correction of an audio signal is an application that relies on both the low distortion and the low noise of the HA-5102. The Baxandal-type circuit in Figure 6 uses input buffering because of the relatively low input impedance of the RC networks. The output stage is basically a summation amplifier with the high frequency contribution varied by the treble control and the low frequency by the bass control. The component values given in Figure 6 allow $\pm 12 \mathrm{~dB}$ of gain over the audio range.

One of the more common audio applications is signal correction for recording and playback. Several standard circuits are available and the HA-5102 should prove an


FIGURE 7.
The RIAA amplifier provides industry standard signal correction for vinyl record recordings.


## FIGURE 8. PROFESSIONAL AUDIO NAB TAPE PLAYBACK PREAMPLIFIER

This NAB tape playback preamplifier fully utilizes the speed, bandwidth, and noise features of the HA-5102.
excellent centerpiece for these. One such circuit is the RIAA preamplifier used to match the frequency characteristics of vinyl records and phonograph cartridges.

The RIAA circuit essentially provides low frequency boost below 318 Hz and high frequency attenuation above 3150 Hz . Recent modifications to the response standard include a 31.5 Hz peak gain region to reduce DC oriented distortion from external vibration. The circuit in Figure 7 provides the desired response and with the extra amplifier of the HA-5102, the package can economically provide an additional stage of gain and isolation for a cleaner response and pickup.

The NAB (magnetic tape standard) amplifier circuits are also well suited for use with the HA-5102 (Figure 8). The NAB preamplifier is configured to provide low frequency boost to 50 Hz , flat response to 3 KHz , and high frequency attenuation above 3 KHz . Compensation for variations in tape and tape head performance can be achieved by trimming $R_{1}$ and $R_{2}$.

The low noise characteristics of the HA-5102 family lead to low system noise and improved signal to noise ratios. This has become increasingly more important as the
various recording mediums have progressed to the point of near perfection, at least so far as the ear is concerned.

At the other end of the audio spectrum, opposite the playback arena, is initial sound generation and the microphone. The HA-5104/14 is a very practical choice for a dynamic microphone preamplifier (Figure 9). The relatively simple design allows for DC coupling of both input and output:

The microphone sees an input impedance equal to $R_{1}+R_{2}$ ( 2 Kohm ). The input impedance of the amplifier group is not matched to the 6000 hm impedance of the microphone. This is because the instrumentation amplifier does not rely on input power, but rather input voltage alone for its driving source. In many cases the frequency range of the microphone will be extended with the reduced loading.
$R_{5}, R_{6}$, and $R_{7}$ provide stable DC gain in conjunction with $R_{3}$ and $R_{4}$, which form the DC feedback network around the first two amplifiers. $R_{7}$ also controls the DC offset at the output. $\mathrm{R}_{8}, \mathrm{Rg}$, and $\mathrm{C}_{3}$ provide the proper $A C$ gain above 0.6 Hz . $\mathrm{R}_{14}$ is tuned for maximum CMRR by matching the feedback element ratios of the third amplifier $\left[R_{11} / R_{10}=\left(R_{13}+R_{14}\right) / R_{12}\right]$. With a total gain of 4 dB , the 2 mV microphone signal is increased to the standard $1 V_{\mathrm{rms}}$ output.

The optional output stage provides a 600ohm matched output impedance to maximize the power transfer to the next stage. The HA-5104 and the HA-5114 will both function well in this circuit. There will, however, be an extra unused amplifier. To avoid this unused amplifier the tone correction circuit in Figure 6 is recommended for use with the fourth amplifier. If the HA-5114 is used, the DC gain resistors R' and R3' in Figure 6 must be used with the tone correction circuit to insured proper DC stability.

One of the most useful circuits in audio filtering is the Biquad. This universal filter offers low pass, high pass, band pass, band elimination, and all pass functions. The HA-5104 is an excellent choice for the four amplifier Biquad circuit in Figure 10. This is due in large part to the low noise and high slew rate characteristics of the HA-5104, both of which reduce distortion effects.

The Biquad consists of two successive integration stages followed by an inverting stage. The entire group has a feedback loop from the front to the back consisting of $R_{1}$ which is chiefly responsible for controlling the center frequency, $\omega_{0}$. The first stage of integration is termed a "poor" integrator because of $R_{2}$ which limits the range of integration. $R_{2}$ and $C$ form the time constant of the first stage integrator with $R_{3}$ influencing the gain $(H)$ almost directly. The band pass function is taken after the first stage with the low pass function taken after the third stage. The remaining filter operations are generated by various combination of the three stages.

The Biquad is "orthogonally" tuned, meaning that $\omega_{0}, Q$, and gain $(H)$ can all be independently adjusted. The component values in Figure 10 will allow $\omega_{0}$ to range from

40 Hz to 20 KHz . The other component values give an adequate range of operation to allow for virtually universal filtering in the audio region. $\omega_{0}$, Q , and gain $(H)$ can all be independently adjusted by adjusting $\mathrm{R}_{1}-\mathrm{R}_{3}$ respectively and in succession.


FIGURE 9.
The dynamic microphone preamplifier does not use a transformer which reduces both complexity and cost.


The biquad offers a universal filter with $\omega_{0}, Q$, and gain "orthogonally" tuned.

The standard Biquad circuit in Figure 10 uses three stages of inverting amplifiers. This produces negative feedback for stability (any odd number of stages would produce the same effect). There, however, is no restriction such that only inverting stages must be used. The standard Biquad of Figure 10 has been altered in Figure 11 by combining the function of the last two stages into one non-inverting integrator. This reduces the number of amplifiers required for the band pass function to just two. The bandpass transfer function is of course altered to reflect the consolidation of the last two stages and is as follows...
$\frac{V 3}{V_{1}}=\frac{-R_{1} R_{2} R_{3} C s}{\left(R_{1} R_{2} R_{3} R_{4} C C\right) s^{2}+\left(R_{1} R_{2} R_{3} R_{4} C\right) s+2 R_{2} R_{3}}$

$$
=\frac{-\left(1 / R_{3} C\right) s}{s^{2}+\left(1 / R_{2} C\right) s+2 / R_{1} R_{4} C C}
$$

$$
=\frac{+H \omega_{0}^{2}}{s^{2}+\left(\omega_{0} / Q\right) s+\omega_{0}^{2}}
$$

therefore....
$\omega_{0}=\sqrt{2 / R_{1} R_{4} C C}$
$Q=\sqrt{2 R_{2} 2 / R_{1} R_{4}}$
$H=-R_{1} R_{4} C / 2 R_{3}$
if $C_{1}=C_{2}=C$

The two amplifier Biquad bandpass filter constructed around the HA-5102 can easily be incorporated into a ten band graphic equalizer. By restricting gain to $\pm 12 \mathrm{~dB}$ and requiring $Q=1.7$, a very usable design can be generated. See Figure 12.


FIGURE 11.
The two amplifier biquad forms an economical band pass filter, which in this case is oriented towards a ten band equalizer.

A high signal to noise ratio is important in signal construction applications. The low noise aspect of the HA-5104 aids in lowering the system noise and thereby raises the system sensitivity. The signal combination circuit in Figure 13 incorporates input buffering with several other features to form a relatively efficient mixer stage.


FIGURE 12.
The bandpass stages can be incorporated into a multiple band equalizer.


The 600 ohm input impedance provides for proper audio level signal mixing using the HA-5104.

The circuit in Figure 13 uses buffer stages to prevent channel crosstalk back through the mixer resistor network. The potentiometers used for each stage allow for convenient signal strength adjustment while main taining input impedance matching at the 600ohm audio standard. The feedback resistor $R_{f}$ will permit the output signal gain to be as high as 15 dB . The circuit in Figure 14 illustrates some of the other possible buffer combinations. These include a differential input stage, a voltage follower as well as both non-inverting and inverting stages. The allowable resistor ratios and recommended device types are also included. One restriction applies to this type of mixer network which is $\mathrm{Rg}>2.4 \mathrm{Kohm}$. This limits the worst case output current for each of the input buffers to less than 10 mA .

The bulk of the HA-5102/04/12/14 series applications have involved audio uses. This does not represent the full range of application of the series. In general, most
common amplifier applications, excluding video, could benefit from the group. The goal here was to introduce the designer to some of the more common and well know
designs using the series, in hope of triggering interest for more exclusive uses.


FIGURE 14.
Universal mixer stage combines the more useable configurations of the HA-5102/04/12/14 family to meet most signal construction needs.

## References

"D-C Amplifier Noise Revisited", AI Ryan \& Tim Scranton Analog Dialog, 1969.

Fitchen, F.C. and Motchenbacker, C.D. Low Noise Electronic Design, New York: John Wiley and sons, 1973.

Instruction Manual, model 2173C Transistor Noise Analyzer Control Unit. Quan-Tech, Division of KMS Industries. Whippany, New York.
M. E. VanValkenburg, Analog Filter Design, New York. Holt, Rinehart and Winston, 1982.

# ULTRA LOW BIAS AMPLIFIER, HA-5180 

by Alan Wayne Hansford

Most amplifiers depend on the voltage at the inputs to determine the output voltage, and require a parasitic input bias current for proper operation. Typically these currents are in the $\mu \mathrm{A}$ range, but they needn't be so large. A very few devices fall into the ultra low bias current group which ranges from fA levels to a few PA. The HA-5180 is one of the few, with only 250fA of Bias current.

DC offset errors are created at the output of most amplifiers from the interaction of input bias currents with circuit resistances. If bias currents are significantly reduced, as with the HA-5180, the DC errors are also significantly reduced. This implies that with very low bias currents, larger resistances can be used without creating a DC error that exceeds normal bias current/resistance combinations. A great many high source impedance applications are only practical with some means of bias reduction, typically FET buffering. The ultra-low bias amplifiers, like the HA-5180, eliminate the need for FET buffering with its FET input stage. This makes the HA-5180 particularly well suited for atomic particle detectors and precision sampling circuits, to name two.

The outstanding features of the HA-5180 do not end simply at input bias current, but combine to form a very usable device. The Common Mode Rejection Ratio (CMRR) and Power Supply Rejection Ratio (PSRR) are both examples of this. The rejection of a common signal appearing at both input terminals of the device is 105 dB (CMRR) and the rejection of power supply fluctuations is 110 dB (PSRR). The open loop gain is a very respectable $1000 \mathrm{KV} / \mathrm{V}$. All of these outstanding features reflect the quality built into the HA-5180.

Given the type of device and the primary emphasis on low input bias currents, the HA-5180 has several other points worthy of praise. The basic speed of the device with a 2 MHz bandwidth and a $7 \mathrm{~V} / \mu \mathrm{Sec}$ slew rate, is above average and noteworthy for any amplifier. This becomes even more apparent in light of the low supply current $(0.8 \mathrm{~mA})$. The relationship between supply current and speed usually implies that a high speed device requires a high supply current. Yet, the design of the HA-5180 has judiciously metered its use of available supply current to optimize speed at gains as low as unity.

## Building Tips

The HA-5180 was designed with high performance in mind as indicated by its parameter list. The design enhancements did not stop at the drawing board however, and have been brought into the user's control. The most interesting development is the case connection to pin 8 of the can. By grounding the can through pin 8 , a high level of shielding may be easily implemented. The effects of shielding should be further increased by using a grounding plane under the HA-5180. Both of these techniques will also improve the heat transfer away from the chip and package to extend the operational safety margins.

The remarkably low input bias currents are extremely important to many applications. They, in spite of their merit, can not stand alone in every circuit design. For this reason the voltage offset pins were included in the design of the HA-5180. With pins 1 and 5 (Figure 1), the offset voltage can be reduced below the very acceptable value of $100 \mu \mathrm{~V}$, establishing an amplifier with nearly ideal characteristics.


FIGURE 1.
Nulling the HA-5180s offset adjust to 0 volts brings it closer to the "ideal".

## Low Noise Design

Since the HA-5180 is a moderately low noise operational amplifier, low noise design techniques must be used to make the most of this feature. There are two primary means of keeping noise down, one requires the amplifier inputs to look into low source resistances and the other requires bandwidth limiting by filtering. A short outline of noise prediction will be presented here to support these concepts.

Noise can be divided into several categories, which include thermal noise (white noise) and flicker noise (pink noise or $1 / \mathrm{f}$ noise). The feedback components are strongly dominated by thermal noise making thermal noise the most important of these from a system design standpoint (an exception to this are high gain DC amplifiers which require low $1 / f$ noise as measured by the lower " $1 / \mathrm{f}$ noise corner"). Flicker noise is more a function of the amplifier construction quality, and system design variations are less effective in reducing this type of noise.

Noise is usually rated in one of two ways. The first is RMS voltage or current (a measure of peak-to-peak noise in a given bandwidth) and the second is by noise density spectrum in $\mathrm{V} / \sqrt{\mathrm{Hz}}$ and $\mathrm{A} / \sqrt{\mathrm{Hz}}$ (a measure of the spectral content of the noise in the frequency domain). The two rating schemes are related, with RMS noise levels generated from the integration of the noise density spectrum over a desired frequency bandwidth.

As an illustration of noise prediction, the noise density for the standard inverting amplifier configuration (Figure 2a) will be determined. The total noise is derived from the combination of several noise sources, only three of which are of any significance. These are the amplifier's noise voltage, the thermal noise of the feedback components, and the noise generated by the current noise of the amplifier within the feedback components.

The total noise is defined as the square root of the sum of the squares of the individual noise terms.
$E_{n}=G \sqrt{\left.\left(E_{\text {amp }}\right)^{2+( } E_{\begin{array}{c}\text { feedback } \\ \text { network }\end{array}}\right)^{2}+\left(E_{\begin{array}{c}\text { current noise in } \\ \text { feedback network }\end{array}}\right)^{2}}$
$E_{n}=$ total noise
$\mathrm{G}=$ gain of stage
$\mathrm{E}_{\mathrm{amp}}=$ amplifier noise voltage......... $70 \mathrm{nV} / \sqrt{\mathrm{Hz}} @ \mathrm{f}>1 \mathrm{KHz}$

or more specifically . . .
$E_{n}=G \quad \sqrt{\left(E_{a m p}\right)^{2}+R_{e q} 4 K T+\left(I_{n o i s e} R_{e q}\right)^{2}}$
Both the amplifier noise voltage and noise current are constant above 1 KHz and rise slightly for lower frequencies (Figure 3). The resistor thermal noise is derived from the parallel combination of the feedback network ( $R_{e q}$ ) and several constants ( 4 KT ). The third noise term again uses the equivalent resistance of the feedback network ( $R_{e q}$ ) as well as the current noise generated at the input terminals of the amplifier.

It should be evident from the above formula that extremely large values of $R_{\text {eq }}$ (usually over 10 Kohm , but


FIGURE 2. NOISE PREDICTION CIRCUITS
A reasonable estimate of noise levels can be generated with these two basic amplifier circuits.


FIGURE 3. NOISE VOLTAGE
Due to the extremely low noise currents, only the voltage noise generates a significant contribution.

1Megohm for the HA-5180) will dominate the noise density while low values for $R_{\text {eq }}$ will yield to the amplifier's own noise characteristics. Note the asyptotic con vergence of the noise voltages in Figures $4 a-4 c$ at low values of $R_{\text {eq }}$.

A second circuit (Figure 2b) balances the effects of input bias currents by placing a resistor $R_{C}$, equal to $R_{e q}$, between the non-inverting input and ground. While reducing DC errors, this configuration adds two additional terms to the noise formula.
$E_{n}=G \sqrt{\left(E_{a m p}\right)^{2+} R_{e q} 4 K T+\left(I_{\text {noise }} R_{e q}\right)^{2}} \begin{array}{r}+R_{c} 4 K T+\left(I_{\text {noise }} R_{C}\right)^{2}\end{array}$
The original contributors to output noise remain as before and the additional terms represent the thermal contribution by $\mathrm{R}_{\mathrm{C}}$ and the associated amplifier current noise seen through that resistor. To optimize DC design, $R_{i n}| | R_{f}=R_{e q}=R_{C}$, therefore the noise density equation reduces to ...
$E_{n}=G \quad \sqrt{\left(E_{a m p}\right)^{2}+2 R_{e q} 4 K T+2\left(I_{\text {noise }} R_{e q}\right)^{2}}$
Again the relationship between large values of $R_{e q}$ and $a$ high noise density spectrum remains.

RMS noise is derived in part as the integral of the noise density spectrum over a given bandwidth. Below is the complete expression...
$E_{r m s}\left(\right.$ from $f_{0}$ to $\left.f_{1}\right)=\sqrt{\int_{f_{0}}^{f_{1}}} \begin{array}{lll} & E_{\text {noise }}^{\text {density }} \begin{array}{l}\text { spectrum }\end{array} & d f\end{array}$

The strict integration assuming $\mathrm{E}_{\mathrm{n}}$ is constant works well for $f_{0}$ above $\approx 1 \mathrm{KHz}$. Both the amplifier's noise voltage and the noise current increase for frequencies below 1 KHz . This makes for difficult integration since complicated


FIGURE 4a. PREDICTED NOISE
Predicted RMS noise at output of HA-5180 for a bandwidth of $0.1 \mathrm{~Hz}-110 \mathrm{KHz}$.
expressions for $I_{\text {noise }}$ and $\mathrm{E}_{\text {amp }}$ must be generated. To avoid this problem, graphical integration techniques or sampled methods can be used with great success.

The curves in Figures 4a-4c illustrate the relationship between the RMS noise and Req for both amplifier designs. It should be apparent from the predicted RMS noise curves that increased bandwidth causes an increase in noise voltage. An interesting effect of this relationship is that only absolute bandwidth ( $f_{1}-f_{0}$ ) is important. The general frequencies of interest (if they are above 1 KHz ) are irrelevant. More simply, 100 Hz of bandwidth near 10 KHz contains as much noise as 100 Hz of bandwidth near 1 MHz . This implies that bandwidth should be restricted with appropriate high and low pass filtering, if the lowest noise voltages are to be attained.


FIGURE 4b. PREDICTED NOISE
Predicted RMS noise at output of HA-5180 for a bandwidth of $20 \mathrm{~Hz}-20 \mathrm{KHz}$.


FIGURE 4c. PREDICTED NOISE
Predicted RMS noise at output of HA-5180 for a bandwidth of $20 \mathrm{~Hz}-100 \mathrm{~Hz}$.

*Diode used for S/H peak detector
FIGURE 5a.
"Fast" sample-and-hold must be nulled using the offset potentiometers but offers very short aquisition times.


FIGURE 5b.
"Precision" sample-and-hold is an excellent use of the HA-5180, but, because of the extended feedback, has greater overshoot.


FIGURE 6.
The standard three amplifier instrumentation configuration gives a multimeter preamplifier extremely high input impedance.

From the previous discussion, it is apparent that low noise designs require low resistor values. This is not to say that high gain should be avoided, just that low input and source resistance values are required for low noise operation. Closer examination of the RMS noise formula will also show that limiting bandwith, with filtering, will also reduce noise levels. Additionally, metal film and wirewound resistors have lower excess noise (a component of resistor noise in addition to thermal noise) than carbon resistors and are therefore preferred.

## Applications

One of the most critical applications, relative to input bias currents, is the sample-and-hold. The HA-5180 requires such a low input bias current (250fA) that the drain on holding capacitors is all but eliminated. Figure 5 illustrates both a "precision" sample-and-hold as well as a "fast" sample-and-hold. Both circuits buffer the input voltage and the sampled voltage on $\mathrm{C}_{\mathrm{h}}$.

The "precision" circuit achieves a lower error voltage by closing the feedback loop around both amplifiers. This adds a delay to the feedback signal and increases the overshoot. The DC error voltages are reduced in this configuration and can be reduced further with the $V_{O S}$ offset nulling potentiometers, hence the term "precision". $\mathrm{C}_{1}$ improves transient response while $\mathrm{R}_{1}$ provides isolation of the input and the output during the hold cycle. $\mathrm{S}_{1}$ determines whether the holding capacitor $\mathrm{C}_{\mathrm{h}}$ follows the input voltage or holds a previous value. The necessary feedback to the input buffer is provided by $\mathrm{S}_{2}$ during the hold operation. $\mathrm{D}_{1}$ converts the sample-and-hold into a peak voltage sample-and-hold. $D_{2}$ reduces the reverse saturation of the input buffer when used in the peak mode.

The "fast" sample-and-hold incorporates feedback around each amplifier separately. This makes for a much faster response, but does tend to increase DC error voltages. The effects of DC offset can be minimized with the $V_{\text {Os }}$ offset nulling potentiometers. As with the precision sample-and-hold, $\mathrm{S}_{1}$ controls the charging and holding operation of the holding capacitor $\mathrm{C}_{\mathrm{h}} . \mathrm{D}_{1}$, as before, converts the circuit into a peak voltage sample-and-hold.

Like the sample-and-hold, the differential instrumentation amplifier relies on extremely high input impedance for effective operation. The HA-5180 with its JFET input stage, performs well as a multimeter preamplifier (Figure 6). The standard three amplifier configuration is used with very close matching of the resistor ratios $R_{5} / R_{4}$ and $\left(R_{7}+R_{8}\right) / R 6$, to insure high common mode rejection (CMRR). The gain is controlled through $R_{3}$ and is equal to $2 R_{1} / R_{3}$. Additional gain can be had by increasing the ratios $R_{5} / R_{4}$ and $\left(R_{7}+R_{8}\right) / R_{6}$.

The capacitors $C_{1}$ and $C_{2}$ improve the $A C$ response by limiting the effects of transients and noise. Two suggested values are given for maximum transient suppression at frequencies of interest. Some of the faster

DVM's are operating at a peak sampling frequency of 3 KHz , hence the 4 KHz low pass time constant. The 40 KHz low pass time constant for AC voltage ranges is an arbitrary choice, but should be chosen to match the bandwidth of the other components in the system. $C_{1}$ and $\mathrm{C}_{2}$ may however, reduce CMRR for AC signals if not closely matched. Input impedances have also been added to provide adequate DC bias currents for the HA-5180 when open circuited.

## Sensors And Transducers

Most passive transducers and sensors vary in resistance relative to light, sound, pressure, etc. Often the average resistance of the transducer is quite large. This presents a problem in the choice of an amplifier, since bias currents are typically high enough to create a significant error voltage (Verror $=1$ bias R ). Extremely low input bias currents of the HA-5180 minimize this effect for the most part and allow for more conventional transducer and sensor circuits.

The circuit in Figure 7 uses a light sensitive cadmium sulfide cell to form a crude light level detecton module. If $R$, the sensor matching resistor, is equal to the "dark" resistance of the cadimum sulfide cell, the amplifier output will range from 0 volts to $\approx 12$ volts as the light level ranges from "dark" to "bright". The circuit in Figure 8 operates in a similar manner but use the standard non-inverting configuration instead of the voltage follower configuration. This allows for variable gain. Although the "dark" resistance of the cadmium sulfide cell is only $\approx 7 \mathrm{Kohms}$, the principles of operation apply to other types of detectors which require the high input impedance of the HA-5180 for reasonable linearity and useability.

An example of a high resistive value sensor that depends heavily on high amplifier input impedance is the pH probe and Detector, with the average probe resistance on the order of 100 Megohms . The circuits in Figures 7 and 8 may still be used with this type of transducer, but a bridge circuit may prove more appropriate (Figure 9). The greatest sensitivity is achieved if $R_{1}$ is approximately equal to the probe resistance. The circuit can be "zeroed" with $\mathrm{R}_{2}$ while the full scale voltage is controlled by $\mathrm{R}_{5}$. The correlation between pH and output voltage may not be linear, which would necessitate a shaping circuit. A calibration scheme, using solutions of known pH , may prove adequate and more reliabile over a period of time due to probe variance.

The general schematic could be applied to strain gauges or any other type of resistive sensor. The key is the extremely low input bias current required by the HA-5180, which allows higher value resistances to be used without producing significant error voltages. This leads to more conventional designs with less exotic circuitry.

Along the same lines as the pH meter and light level detector, is the photo-diode current to voltage converter (Figure 10). One common use of this type of device is as a light to voltage converter for densitometers. This circuit depends on the light level/current relationship of a photo-


FIGURE 7.
Cadmium Sulfide cells control two light detection circuits.


FIGURE 8.
Cadmium Sulfide cells control two light detection circuits.


FIGURE 9.
Another popular sensor circuit is the bridge network. The pH probe can be replaced with nearly any resistive sensor.
diode. Since the diode will only pass as much current as the light level will allow, the diode becomes a light controlled current sink. A current source is summed along with the photo-diode current, and a difference current appears at the input of the HA-5180. Relying on ideal amplifier input impedance, which is nearly the case with the HA-5180, all of the difference current is applied to $\mathrm{R}_{\mathrm{f}}$. The output is then defined as . . .

$$
V_{\text {out }}=\left(I_{\text {ref }}-I_{d}\right) R_{f}
$$

Several current sources may be used. The simplest is a resistor with $I=\left(V_{C C}-V_{b e}\right) R$. A more accurate current source is the two transistor current mirror, where $1=$ ( $\left.V_{C C}-V_{b e}\right) / R_{r e f}$ (Figure 10). Since the controlling component, Rref, is not in the current path for I, a more accurate summation at the amplifier input terminal can take place. The stage can be zeroed with R or Rref as the case may be. The nulling potentiometer will provide the fine zero.

The precision integrator is a classic circuit which can also benefit from the JFET inputs of the HA-5180. The traditional relationship between C and R holds very well in one


FIGURE 10.
The low bias currents of the HA-5180 provide a nearly ideal summing point $\left(^{*}\right)$ for the circuit currents in this photo-diode current to voltage converter.
design (Figure 11), since the drain on $C$ by the amplifier is so small. A second HA-5180 has been incorporated into this design to allow a threshold voltage to be adjusted. The threshold voltage is set while present at the input with $S_{1}$ and $S_{2}$ closed. $S_{1}$ is opened before $S_{2}$, then $S_{3}$ is closed momentarily to reset the output voltage. The stage will then take the time integral of the input signal relative to the threshold voltage. $R_{2}$ provides stable gain during the threshold setting procedure. The nulling potentiometer reduces the effects of $V_{\text {os }}$.

The precision integrator can be converted into a precision timer with a few modifications. The reset switch used to discharge the capacitor $C$ is used as the timer on reset switch. The output will be proportional to the elapse time as long as the input voltage is constant and not equal to the threshold voltage. If the timer needs a hold function, a switch must be inserted to isolate the capacitor $C$ from the resistor R.

Many signal processing applications depend on low amplifier bias currents for their operation. One such design involves logarithmic amplifiers (Figure 12). The input sensitivity is governed by the system bias currents in such a circuit. The HA-5180, with its low input bias currents, can extend the sensitivity of the logarithmic current to voltage converter. The specific application may well be an atomic particle counter in which the current from the detector is converted into a voltage. For the design in Figure 12 the output voltage is defined as ...

$$
V_{0}=-V_{t}\left(R_{3}+R_{4}\right) / R_{3} \ln \left[I_{\text {in }} / I_{\text {ref }}\right] ; \text { where } V_{t}=0.0259 V
$$

Using the schematic values, the expression reduces to .....

$$
V_{0}=-\ln \left[2000 I_{i n}\right]
$$

This is a typical matched transistor pair logarithmic amplifier. The matching removes a constant from the output expression and improves temperature stability. The temperature stability will be even greater if $R_{t}$ varies inversely with temperature.

The input range of this circuit can be extended by using another HA-5180 as a current preamplifier to the logarithmic converter, as shown in Figure 12.

The HA-5180 is an extremely powerful building block. The sample-and-hold and the precision integrator are examples of the low drain placed on circuit capacitors by the bias currents. The bias currents themselves are nearly low enough to class the HA-5180 as an "ideal amplifier" in that respect. The transducer applications illustrate the HA-5180's merit in this area. The list of applications and uses could continue on, but the material presented should allude to the general applications and uses of the HA-5180.


FIGURE 11.
$\mathrm{S}_{1}$ and $\mathrm{S}_{2}$ when closed, provide a threshold settling for this precision integrator while $S_{3}$ allows the output to be reset.

$$
v_{\text {out }}=-\ln \left(\frac{I_{\text {in }}}{I_{\text {ref }}}\right)=-\ln \left(\frac{I_{\text {in }}}{500 \mu \mathrm{~A}}\right)=-\ln \left(2000 I_{\text {in }}\right)
$$



FIGURE 12
Logarithmic current to voltage converter depends on the low bias currents of the HA-5180 for accuracy.

## References

"D-C Amplifier Noise Revisited", Al Ryan \& Tim Scranton Analog Dialog, 1969.
Fitchen, F.C. and Motchenbacker, C.D. Low Noise Electronic Design, New York: John Wiley and sons, 1973.
Instruction Manual, model 2173C Transistor Noise Analyzer Control Unit. Quan-Tech, Division of KMS Industries. Whippany, New York.

# APPLYING THE HY-9590 ANALOG DATA ACQUISITION SIGNAL PROCESSOR 

By John E. Sullivan

## INTRODUCTION

The HY-9590 Analog Data Acquisition Signal Processor is a powerful building block for use in a Data Acquisition Subsystem (DAS), or in stand-alone operation. Incorporating a differential analog multiplexer, a programmable gain instrumentation amplifier and track and hold amplifier, the HY-9590 is an ideal signal conditioning element for a wide range of commercial, industrial and military applications.

## FUNCTIONAL OPERATION OF THE HY-9590

As illustrated in Figure 1, the HY-9590 incorporates three primary components. An input multiplexer controls selection of the signal to be processed, the programmable gain instrumentation amplifier provides common mode signal rejection and gain while the track and hold amplifier stores the instantaneous signal level for final signal processing. Signal acquisition, including multiplexer, amplifier, and track and hold settling times, is less than $10 \mu \mathrm{~s}$ to $0.01 \%$ accuracy.

The multiplexer selects one of eight possible differential analog input signals to be processed, or it can be dis-
abled to the high impedance state. All analog input lines have full overvoltage protection and can tolerate inputs up to 20 volts in excess of the power supply voltages for extended periods and transient spikes up to several hundred volts.

Expansion lines, MUX OUT A and MUX OUT B, can be used either to expand the number of input channels or as monitor outputs. The multiplexer exhibits a nominal 1.2 kilohm ON resistance; therefore, when using MUX OUT A or MUX OUT B as monitor points, a high impedance monitor ( $>1$ megohm) should be used to minimize loading affects.

Select lines $A_{0}, A_{1}$ and $A_{2}$ operate in binary mode ( 000 selects channel 1 and 111 selects Channel 8). The enable line, when LOW, DISABLES the multiplexer and forces its output to the high impedance state. Both the select and enable lines have an operating range of V - to +0.8 volts for a logic 0 input and 4 volts to $\mathrm{V}+$ for a logic 1 input. When driving these inputs with TTL logic, a 1 K ohm pullup resistor is recommended to ensure proper switching. All unused inputs (both signal and control) can be hardwired to either V - or ground for a logic 0 and +5 volts ( $\mathrm{V}_{\mathrm{CC}}$ ) or $\mathrm{V}+$ for a logic 1.


FIGURE 1 - FUNCTIONAL BLOCK DIAGRAM

## PROGRAMMABLE GAIN INSTRUMENTATION AMPLIFIER

The programmable gain instrumentation amplifier (PGA) operates in the true differential mode with $A$ input signals being inverted and $B$ input signals being noninverted. Some applications will have true differential input signals with an infinite impedance to ground. These applications should incorporate a 5 megohm resistor to ground from both the MUX OUT A and MUX OUT B outputs to allow amplifier bias currents to flow to ground.

The PGA has digitally selectable gains of $-1,-2,-4$ and -8 in binary format ( $00, \mathrm{G}=-1 ; 11, \mathrm{G}=-8$ ). The digital control levels are identical to those of the input multiplexer, and as such require 1 k ohm pullup resistors when driven from TTL logic.

The $V_{\text {REF }}$ LOW line can be tied to ground or used for offset nulling as illustrated in Figure 2. Other configurations such as level shifting or quasi-differential outputs can also be implemented as shown in Figure 5.

## TRACK AND HOLD AMPLIFIER

The track and hold amplifier stores and holds the instantaneous signal level applied to its input when the


FIGURE 2 - TYPICAL CONFIGURATION
$\mathrm{T} / \mathrm{H}$ line goes to a logic 1. The $\mathrm{T} / \mathrm{H}$ mode control is fully TTL compatible and requires no pullup resistor, with the track mode defined as -5 to +0.8 V and the hold mode defined as +2 to +7 volts.

This device includes an internal 100pF hold capacitor for fast acquisition time. For some applications, an external hold capacitor may be added to reduce droop rate and pedestal error at the expense of acquisition time. This capacitor should be selected for minimum dielectric absorption and leakage as found in teflon or polystyrene types.

The hold capacitor terminal (pin 17) remains at virtual ground potential. Any PC connection to this terminal should be kept short and "guarded" by the ground plane. This is to prevent errors caused by nearby signal lines or power supply voltages.

Figure 3 illustrates the typical track and hold performance as a function of the hold capacitor. As the hold capacitor increases, the acquisition time also increases and the droop rate hold step error decreases.

The hold step voltage error is also a constant magnitude over the DC input range as shown in Figure 4. This error may be nulled out by using the VREF output circuit as shown in Figure 2.


FIGURE 3 - TYPICAL TRACK AND HOLD PERFORMANCE AS FUNCTION OF HOLDING CAPACITOR


FIGURE 4 - HOLD STEP vs. INPUT VOLTAGE

## APPLICATION HINTS

## 1. Expanding the Channel Capacity of the HY-9590

Figure 5 illustrates a typical HY-9590 with its channel capacity increased from 8 to 16 channels. Further expansion can easily be implemented by adding more address lines (each additional address line doubles the channel capacity) and the required control logic to enable each multiplexer. The limiting factor determining the number of additional multiplexers that can be used, is the parasitic capacitance caused by each additional multiplexer.

## 2. The HY-9590 in a Two-Chip DAS

The HY-9590, when teamed with the HI-674A A/D converter as illustrated in Figure 6 will provide a two-package DAS with 12-bit accuracy and a 65 kHz throughput rate. The gain selection of the HY-9590 gives this system a dynamic range of 15 bits.


FIGURE 5 - EXPANDING THE HY-9590 TO 16 INPUT CHANNELS

| SELECTED <br> CHANNEL | $\mathbf{A}_{3}$ | $\mathbf{A}_{2}$ | $\mathbf{A}_{1}$ | $\mathbf{A}_{\mathbf{0}}$ |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | 0 | 0 | 0 |
| 2 | 0 | 0 | 0 | 1 |
| 3 | 0 | 0 | 1 | 0 |
| 4 | 0 | 0 | 1 | 1 |
| 5 | 0 | 1 | 0 | 0 |
| 6 | 0 | 1 | 0 | 1 |
| 7 | 0 | 1 | 1 | 0 |
| 8 | 0 | 1 | 1 | 1 |
| 9 | 1 | 0 | 0 | 0 |
| 10 | 1 | 0 | 0 | 1 |
| 11 | 1 | 0 | 1 | 0 |
| 12 | 1 | 0 | 1 | 1 |
| 13 | 1 | 1 | 0 | 0 |
| 14 | 1 | 1 | 0 | 1 |
| 15 | 1 | 1 | 1 | 0 |
| 16 | 1 | 1 | 1 | 1 |



FIGURE 6 - DATA ACQUISITION SYSTEM (USING ONLY 2 PACKAGES)

# UNDERSTANDING CODEC TIMING 

D. J. Donovan and G. R. Davis

## 5510/11 COder/DECoder or CODEC

## Introduction

Owing to the inherent complexity of CODEC designs, interpretation of functional descriptions and especially timing diagrams one might find in data sheets may be somewhat confusing. To better understand CODEC timing, this application note will provide a comprehensive and clear interpretation of CODEC timing sequences, and modes of operation. Application No. 574, Understanding PCM Coding, by D. J. Donovan is a suggested companion to this Application Note. To facilitate maximum comprehension, some key terms must be defined and understood.

## Frame (Refer to Timing Diagram 1)

A frame is a repetitive group of PCM data that is the result of a single sampling of all voice channels, plus additional bit(s) for synchronization. The data rate determines the frames structure as follows:

USA ( $\mu$ Law) 8 bits/channel $\times 24$ channels +1 sync bit $=$ Japan 193 bits/frame $\times 8000$ samples $/ \mathrm{sec}$. $=$ 1.544 MHz data rate. The $\mathrm{HC}-5510$ uses $\mu$-law coding.

Europe (A Law) 8 bits/channel x 32 channels $=256$ bits/frame $\times 8000$ samples $/ \mathrm{sec} .=$ 2.048 MHz data rate. The HC-5511 uses A-law coding.

## Frame Synchronization Pulse FSX, FSR

 (Refer to Timing Diagram 2)The frame synchronization (frame sync) pulse is an 8 kHz signal of varying duty cycle that determines the beginning of a frame. Assuming a $1.544 \mathrm{MHz} \mu$ Law system, each frame contains 192 bits of voice data plus one bit for synchronization (from equation above). The digitized voice data is derived from multiplexing 24 separate voice channels, each of which is assigned one of 24 time slots by a system controller through a shared CODEC. Each time slot contains 8 bits of information representing one voice sample encoded by a CODEC.

The frame sync pulse must be used in conjunction with and synchronous to a master clock. The relationship of frame sync pulse edges to the master clock determines when PCM data is transferred
onto the DX data transmit bus or received from the $D_{R}$ data receive bus.

## Time Slot (Refer to Timing Diagram 1)

A Time Slot is that segment of time between two frame pulses where a CODEC is selected to encode or decode. Each time slot contains 8 bits of PCM data, the result of a single sample of one channel (CODEC). Transmit ( $D X$ ) and receive ( $R_{X}$ ) may operate with different time slot assignments.

## Time Slot Modes

The 5510/11 CODEC may operate in one of two time slot modes: a time slot assignment mode; or a fixed time slot mode.

## Time Slot Assignment

(Refer to Timing Diagram 2)
Each CODEC must be assigned a time slot in which to operate. A CODEC may be assigned only one time slot during one frame period. Time slots are assigned by the pulsing of the CLKC pin, eight times within a $125 \mu$ s period, while 8 bits of serial data are input on the DC pin, the serial control data input pin of the CODEC. The first two bits of serial data at DC setup the encoder, the decoder or both, for time slot assignment, and the remaining 6 bits tell the CODEC what time slot it is assigned (Refer to Table 1). A new time slot may be assigned every other frame.

## Fixed Time Slot (Refer to Timing Diagram 3)

The CODEC may be operated in a mode such that the time from the beginning of a frame sync pulse to the point where PCM data is transferred onto the PCM highway does not change. The fixed time slot is normally time slot 1, which corresponds to the eight CLKX/R cycles starting one cycle from the nominal leading edge of $F S_{X}$ or $\mathrm{FS}_{R}$, respectively. The PCM data appears on DX after the start of the frame sync pulse FSX, and immediately after the rising edge of CLKX/R (see photo below). To operate in this mode, CLKC should be open or tied to VCC and the DC Pin, toggled to either power down the CODEC, or to assign time slot 1 to the encoder and the decoder (refer to Table 1). The photo below illustrates typical CODEC timing and PCM data ( $D X$ ) waveforms and their relationships for the fixed time slot operation mode.

## Signalling S/GX/SIGR

(Refer to Timing Diagram 4)
Some CODECs may be used to transmit special signalling information during the 8th (LSB) bit of the PCM data stream in a particular time slot. This is accomplished by increasing the pulse width of the frame pulse to two or more CLKX/R pulses. This puts the CODEC into the signaling mode so that it will not decode the eighth bit as regular PCM data. The data present on SIGx input during the 8th clock pulse of the time slot is inserted into the $D_{X}$ data stream in the LSB position. The LSB data is latched during each time slot on the receive CODEC end and transferred to the SIGR output. To minimize error, the PCM decoder will interpret the remaining LSB bit segment as $1 / 2$, as opposed to a 1 or 0 .

## CLKX/CLKR

These are the master clocks used to run the encoder ( X ) or the decoder (R). They need not be synchronous.

## CLKC

This is the control clock and is used to clock in the serial data present on the serial control port DC.

This clock is
used in conjunction with DC to assign time slots and to control power down.

## Synchronous vs. Asynchronous

This is simply the difference in synchronizing CLKX and CLKR or running them asynchronously.

## Power Down Methods

When power is first applied to the CODEC, it is placed in a power down mode. There are several ways to power down the CODEC from a normal operating mode, the most common of which is clocking in data on the DC pin using the $\mathrm{CLK}_{\mathrm{C}}$ pin at an 8 kHz rate. The negative edge of CLK $\mathrm{C}_{\mathrm{C}}$ shifts data on the DC pin into a serial control register, bit 1 first. If B1 and B2 are both 1's, the CODEC powers down and the remaining 6 bits are ignored.

The CODEC may be disabled without powering down simply by assigning it a time slot that does not exist. From Table 1, there are 64 possible time slots, only 24 (or 32 depending on total data rate) of which are valid. When a CODEC is assigned a non-valid time slot. *The system will not recognize the data.

## Timing Diagrams

The scope photo below illustrates various timing relationships within the CODEC. The frame sync pulse $\mathrm{FSX} / \mathrm{R}$ is $8 \mathrm{kHz}(125 \mu \mathrm{~s})$, while the master clock is 1.544 MHz . In this case, the transmit and receive sections of the CODEC are synchronous, that is, they use the same clock. Notice the PCM data appears on the CODEC's DX pin at the first rising edge of CLKX/R, after
an FSX/R pulse positive edge. The 8 segments of the $D X$ waveform represent 1 bit (MSB) for sign and 7 bits of PCM data assigned to timeslot 1 (TS1) or channel 1. This data is multiplexed with PCM data from other CODEC's, forming a continuous Time Division Multiplexed (TDM) PCM data bit stream for up to 24 (32 European) CODEC's. The effective data rate is 1.544 MHz (2.048 European).



Note that $\mathrm{DXX}_{\mathrm{X}}$ is not multiplexed onto $\mathrm{FS}_{\mathrm{X} / \mathrm{R}}$.
timing diagram 2. TIME SLOT ASSIGNMENT
TABLE 1

| B1 | B2 | ACTION |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Assign Time Slot to Encoder and Decoder Assign Time Slot to Encoder. Assign Time Slot to Decoder Power-Down CODEC |  |  |  |  |
| 0 | 1 |  |  |  |  |  |
| 1 | 0 |  |  |  |  |  |
| 1 | 1 |  |  |  |  |  |
| B3 | B4 | B5 | B6 | B7 | B8 | TIME SLOT |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 0 | 0 | 0 | 1 | 2 |
| 0 | 0 | 0 | 0 | 1 | 0 | 3 |
| 0 | 0 | 0 | 0 | 1 | 1 | 4 |
| . | . | - | . | . | - | . |
| . | . |  |  | . |  | . |
| 1 | $i$ | 1 | 1 | 1 | 0 | 63 |
| 1 | 1 | 1 | 1 | 1 | 1 | 64 |

 LEADING EDGE OF FSX/R.

TIMING DIAGRAM 3. FIXED TIME SLOT MODE


TIMING DIAGRAM 4. SIGNALLING MODE

## USING RING SYNC WITH HC-5502A AND HC-5504 SLICs

Dave Donovan

## Introduction

The ring synchronization (sync) input pin, is a TTL compatible clock input in both the HC-5502A and HC-5504 SLICs. It's purpose is to insure that the ririg relay is activated or deactivated only when the instantaneous AC ring voltage, which may be as high as 150 V peak, is at or near AC zero crossing.

If ring sync is not used, it must be tied high to insure proper ring trip. When used, it is important to consider at which zero crossing of the AC ring voltage, positive or negative, the ring sync signal must be synchronized with. Subsequent illustrations and equations highlight this consideration.

For detailed description of the ring trip sequence of events, refer to Application Note 549 by P. G. Phillips. Excerpts from the pertinent section are included below.

## Ring Trip Sequence

The Ring Command (RC) input is taken low during ringing. This activates the ring relay driver (RR) output providing the telephone is not off-hook or the line is not in a power denial state. The ring relay connects the ring generator to the subscriber loop. The ring generator output is usually an $80 \mathrm{~V}_{\mathrm{RMS}}, 20 \mathrm{~Hz}$ signal. For use with the Harris SLIC, the ring signal should not exceed 150 V peak. Since the telephone ringer is AC coupled, only ring current will flow. For the HC-5502A SLIC, the ring current is sunk by the ring feed amplifier output stage whereas for the HC-5504 the ring path flows directly into $V_{B}$ - via a set of relay contacts. The high impedance terminal RFS exists on the $\mathrm{HC}-5504$ so that the low impedance RF node can be isolated from the hot end of the ring path in the battery referenced ring scheme.

The $A C$ ring current flowing in the subscriber circuit will be sensed across RB4, and will give rise to an AC voltage at the output of the longitudinal amplifier. R19 and C4 attenuate this signal before it reaches the ring trip detector to prevent false ring trip. C4 is nominally set at $0.47 . \mu \mathrm{F}$ but can be increased towards $1 \mu \mathrm{~F}$ for short lines or if several telephones are connected in parallel across the line in order to prevent false or intermittent ring trip.

When the subscriber goes off-hook, a DC path is established between the output winding of the ring generator and the battery ground or $\mathrm{V}_{\mathrm{B}}$ - terminal. A DC longitudinal imbalance is established since no tip feed current is flowing through the tip feed resistors. The longitudinal amplifier output is driven negative. Once it exceeds the ring trip threshold of the ring trip detector, the logic circuitry is driven by GK to trip the ring relay establishing an off-hook condition such that SHD will become active as loop metallic current starts to flow.

Figure 1 illustrates the sequence of events during ring trip with ring synchronization. Note, that owing to the 900 phase shift introduced by the low pass filter (R19, C4) the RS pulse will occur at the most negative point of the attenuated ring signal that is fed into the ring trip detector. Hence, when DC conditions are established for RTD, the AC component actually assists ring trip taking place. If ring synchronization is not used, then the RS pin should be held permanently to a logic high of 5 V nominally: ring trip will occur asynchronously with respect to the ring voltage. Ring trip is guaranteed to take place within three ring cycles after the telephone going off-hook.


FIGURE 1. RING TRIP SEQUENCE.

Case I: HC-5502A Tip Injected Ringing
$V_{L A}=\left(I_{\text {RING }}-I_{T I P}\right)(R B 4)(K)$
(During Ringing ITIP = 0)
$V_{\text {LA }}=\left(I_{\text {RING }}\right)($ RB4 $)(K)$
IRING $=\left(V_{\text {RF }}-V_{\text {RING }}\right) / R B 4$
$\therefore \mathrm{V}_{\mathrm{LA}}=\left(\mathrm{V}_{\mathrm{RF}}-\mathrm{V}_{\mathrm{RING}}\right) \mathrm{K}$


FIGURE 2.



FIGURE 3.
For Case I, refer to Figures 2 and 3. In this situation the desired result is obtained, namely, that ring sync occurs during the negative peak of $\mathrm{V}_{\mathrm{C}}$. This helps achieve ring trip faster because, once a subscriber goes off-hook, a negative DC shift is observed at $\mathrm{V}_{\mathrm{C}}$. This shift approaches a comparator threshold in the ring trip detection circuit. If the negative peak of $\mathrm{V}_{\mathrm{C}}(\mathrm{AC})$ precedes the negative going DC shift at $\mathrm{V}_{\mathrm{C}}$, one can achieve ring trip in a shorter time frame. Also this configuration allows ring trip to occur for long lines, in the order of 3000 ohms. At these line lengths, the DC negative shift will never reach the threshold because there is not enough DC current through the sense resistor, RB4. However, the negative peak of $\mathrm{V}_{\mathrm{C} 4}(\mathrm{AC})$ will cross the ring trip detector comparator threshold and ring trip will occur.

Conclusion 1: For this case make sure ring sync is synchronized with the negative zero crossing of VRING as it appears on the line.

Case II: HC-5504 Ring Injected Ringing
$V_{\text {LA }}=$ (IRING - ITIP) (RB4) (K)
(During Ringing ITIP $=0$ )
$V_{\text {LA }}=\left(I_{\text {RING }}\right)($ RB4 $)(K)$
$I_{\text {RING }}=\left(V_{\text {RFS }}-V_{\text {RING }}\right) / R B 4$
$\therefore \mathrm{V}_{\text {LA }}=\left(\mathrm{V}_{\text {RFS }}-\mathrm{V}_{\text {RING }}\right) \mathrm{K}$


FIGURE 4.


FIGURE 5.
For Case II refer to Figures 4 and 5 . Here ring sync must be synchronized with the positive zero crossing of VRING (AC) as it appears on the line so as to coincide with the negative peak of $\mathrm{V}_{\mathrm{C}}$ ( AC ), as in the previous case. One can see from Figure 5 that ring sync on the negative zero crossing would coincide with the positive peak of $\mathrm{V}_{\mathrm{C} 4}$, inhibiting ring trip for loops greater than approximately 800 ohms.
Conclusion 2: For this case make sure ring sync is synchronized with the positive zero crossing of $\mathrm{V}_{\text {RING }}$ (AC.).
For all other ring configurations, namely, tip injected and balanced ringing for the 5504, if ring sync is used, it must be synchronized with the negative zero crossing of $V_{\text {RING }}(A C)$.

## Acknowledgement

The author wishes to thank Geoff Philliips for his contribution to this paper.

## THE HC-5560 DIGITAL LINE TRANSCODER

David J. Donovan

### 1.0 Introduction

The Harris HC-5560 digital line transcoder provides mode selectable, psuedo ternary line coding and decoding schemes for North American and European transmission lines. Coding schemes include Alternate Mark Inversion (AMI), Bipolar with N Zero Substitution (BNZS), and High Density Bipolar 3 (HDB3), used for transmission lines as follows:

AMI: North American $\mathrm{T} 1(1.544 \mathrm{MHz})$ and $\mathrm{T} 1 \mathrm{C}(3.152 \mathrm{MHz})$ lines
B6ZS: North American T2(6.3212MHz) lines
B8ZS: North American $\mathrm{T} 1(1.544 \mathrm{MHz}$ ) lines
HDB3: European PCM30(2.048 \& 8.448MHz) CEPT lines. Recommended by CCITT

The transcoder is a single chip, single supply device fabricated with standard cell CMOS. Features include simultaneous coding and decoding, asynchronous operation, loop back mode, transmission error detection, an alarm indication signal, and a full chip reset.

This application note will describe why coding for digital transmission is necessary, the types of coding, which is best, and why, and the functionality and applications of the HC-5560 digital line transcoder.

### 2.0 Why Line Coding?

Transmission of serial data over any distance, be it a twisted pair, fiber optic link, coaxial cable, etc., requires "maintenance" of the data as it is transmitted (through repeaters, echo cancellors etc.). The data integrity must be maintained through data reconstruction, with proper timing, and retransmitted. Line codes were created to facilitate this "maintenance".

In selecting a particular line coding scheme some considerations must be made, as not all line codes adequately provide the all important synchronization between transmitter and receiver. Other considerations for line code selection are noise and interference levels, error detection/checking, implementation requirements, and the available bandwidth.

### 2.1 Unipolar Coding

The most basic transmission code is unipolar or unbalanced coding whereby each discrete variable to be
transmitted is assigned a different level, $O V$ and +3 V , for example:


There are, however, a number of disadvantages:

- The average power $(\mathrm{Ao} / 2)$ is two times other codes
- The coded signal contains DC and low frequency components. When long strings of zeros are present, a DC or baseline wander occurs. This results in loss of timing and data because a receiver/repeater cannot optimally discriminate ones and zeros.

- Repeaters/receivers require a minimum pulse density for proper timing extraction. Long strings of ones or zeros contain no timing information and lead to timing jitter and possible loss of synchronization.
- There is no provision for line error rate monitoring.


### 2.2 Bipolar Coding is Better

With bipolar, or balanced, coding, the same data may be transmitted more efficiently achieving the same error distance with half the power ( $\mathrm{AO} / 4$ ). This coding is often referred to as Non-Return to Zero (NRZ) coding as the signal level is maintained for the duration of the signal interval.


Although bipolar coding is more efficient than unipolar, it still lacks provisions for line error monitoring, and is susceptible to DC wander and timing jitter.

The HC-5560 digital line transcoder provides a number of augmented bipolar coding schemes which:

- Eliminate DC Wander
- Minimize Timing Jitter
- Provide for Line Error Monitoring

This is accomplished by introducing controlled redundancy in the code through extra coding levels.

### 3.0 Line Code Descriptions

The HC-5560 transcoder allows a user to implement any of the four line coding schemes described below.

AMI, Alternate Mark Inversion, is used primarily in North American T1 ( 1.544 MHz ) and T1C ( 3.152 MHz ) carriers. Zeros are coded as the absence of a pulse and one's are coded alternately as positive or negative pulses. This type of coding reduces the average voltage level to zero to eliminate DC spectral components, thereby eliminating DC wander.


To facilitate timing maintenance at regenerative repeaters along a transmission path, a minimum pulse density of logic 1 's is required. Using AMI, there is a possibility of long strings of zeros and the required density may not always exist, leading to timing jitter and therefore higher error rates.

A method for insuring a minimum logic 1 density by substituting bipolar code in place of strings of 0 's is called BNZS or Bipolar with N Zero Substitution. B6ZS is used commonly in North American T2 ( 6.3212 MHz ) carriers. For every string of 6 zeros, bipolar code is substituted according to the following rule:

If the immediate preceding pulse is of $(-)$ polarity, then code each group of 6 zeros as $0-+0+-$, and if the immediate preceding pulse is of ( ${ }^{+}$) polarity, code each group of 6 zeros as $0+-0-+$. One can see the consecutive logic 1 pulses of the same polarity violate the AMI coding scheme.



B8ZS is used commonly in North American T1 $(1.544 \mathrm{MHz})$ and $\mathrm{T} 1 \mathrm{C}(3.152 \mathrm{MHz})$ carriers. For every string of 8 zeros, bipolar code is substituted according to the following rules:

1) If the immediate preceding pulse is of (-) polarity, then code each group of 8 zeros as $000-+0+$ -
2) If the immediate preceding pulse is of $\left(^{+}\right)$polarity, then code each group of 8 zeros as $000+-0-+$.


The BNZS coding schemes, in addition to eliminating DC wander, minimize timing jitter and allow a line error monitoring capability.

Another coding scheme is HDB3, high density bipolar 3, used primarily in Europe for 2.048 MHz carriers. This code is similar to BNZS in that it substitutes bipolar code for 4 consecutive zeros according to the following rules:

1) If the polarity of the immediate preceding pulse is (-) and there have been an odd (even) number of logic 1 pulses since the last substitution, each group of 4 consecutive zeros is coded as $000-(+00+)$.
2) If the polarity of the immediate preceding pulse is (+) then the substitution is $000+(-00-)$ for odd (even) number of logic 1 pulses since the last substitution.


HDB3


HDB3


The 3 in HDB3 refers to the coding format that precludes strings of zeros greater than 3. Note that violations are produced only in the fourth bit location of the substitution code and that successive substitutions produce alternate polarity violations.


FIGURE 1. SUMMARY OF CODING SCHEMES PROVIDED BY THE HC-5560 TRANSCODER.

A summary graph of all four substitution coding schemes is illustrated in Figure 1. To simplify timing recovery, logic 1 's are encoded with $50 \%$ duty cycle pulses.

### 4.0 Functional Description

The HC-5560 transcoder can be divided into six sections: transmitter(coder), receiver(decoder), error detector, all ones detector, testing functions, and output controls. A block diagram is shown in Figure 2.


FIGURE 2. HC-5560 TRANSCODER FUNCTIONAL BLOCK DIAGRAM.

### 4.1 Transmitter (Coder)

The transmitter codes a non-return to zero (NRZ) binary unipolar input signal (NRZ IN) into two binary unipolar return to zero (RZ) output signals (OUT1, OUT2). These output signals represent the NRZ data stream modified according to the selected encoding scheme (i.e., AMI, B8ZS, B6ZS, HDB3) and are externally mixed together (usually via a transistor or transformer network) to create a ternary bipolar signal for driving transmission lines.

### 4.2 Receiver (Decoder)

The receiver accepts as its input the ternary data from the transmission line that has been externally split into two binary unipolar return to zero signals ( $\mathrm{A}_{I N}$ and $\mathrm{B}_{I N}$ ). These signals are decoded, according to the rules of the selected line code into one binary unipolar NRZ output signal (NRZ OUT).

The encoder and decoder sections of the chip perform independently (excluding loopback condition) and may operate simultaneously.

### 4.3 Error Detector

The Error output signal is active high for one cycle of CLK DEC upon the detection of any bipolar violation in the received $A_{I N}$ and $B_{I N}$ signals that is not part of the selected line coding scheme. The bipolar violation is not removed, however, and shows up as a pulse in the NRZ DATA OUT signal. In addition, the Error output signal monitors the received $A_{I N}$ and $B_{I N}$ signals for a string of zeros that violates the maximum consecutive zeros allowed for the selected line coding scheme (i.e., 8 for B8ZS, 6 for B6ZS, and 4 for HDB3). In the event that an excessive amount of zeros is detected, the Error output signal will be active high for one cylce of CLK DEC during the zero that exceeds the maximum number. In the case that a high level should simultaneously appear on both received input signals $A_{I N}$ and $B_{I N}$ a logical one is assumed and appears on the NRZ data out stream with the error signal active.

### 4.4 All Ones Detector

An input signal received at inputs $A_{I N}$ and $B_{I N}$ that consists of all ones (or marks) is detected and signalled by a high level at the alarm indication signal (AIS) output is set to a high level when less than three zeros are received during one period of Reset AIS immediately followed by another period of Reset AIS containing less than three zeros. The AIS output is reset to a low level upon the first period of Reset AIS containing 3 or more zeros.

### 4.5 Testing Functions

A logic high level on LTE enables a loopback condition where OUT1 is internally connected to input AIN and OUT2 is internally connected to BIN (this disables inputs AIN and BIN to external signals). In this condition, the input signal NRZ DATA IN appears at output NRZ DATA OUT (delayed by the amount of clock cycles it takes to encode and decode the selected line code). A decode clock must be supplied for this operation. The Reset input can be used to initialize this process.

### 4.6 Output Controls

The output controls are Output Enable and Force AIS. These pins allow normal operation, force OUT1 and OUT2 to zero, or force OUT1 and OUT2 to output all ones (AIS condition).

### 5.0 Applications

The HC-5560 transcoder is designed for use in North American and European PCM transmission lines where psuedo ternary line code substitution schemes are desired. Any equipment that interfaces to T1, T1C, T2 or PCM30 transmission lines may incorporate transcoders. Such equipment includes multiplexers, channel service units, echo cancellors, repeaters, etc. This section will illustrate and describe a basic circuit application, and various system level applications examples.

### 5.1 Basic Applications Circuit

The basic applications circuit is shown in Figure 3. The encoder accepts serially clocked unipolar non-return to zero (NRZ/PCM) data at the NRZ IN pin and codes it into two unipolar return to zero (RZZ) signals at pins Out1 and Out2. A coding scheme is chosen via mode select pins MS1 and MS2. Data is clocked in on the negative edge of ECLK and clocked out on the positive edge of ECLK.

The outputs must be mixed externally, via a transistor/transformer network, to produce the ternary 'bipolar' code selected and to drive the transmission line. The length of Out1 and Out2 are set by the length of the positive ECLK pulse.

To decode ternary coded data, the signal must first be split into two unipolar signals and presented to the AIN and BIN pins. This may be accomplished by an amplifier with a differential output, and two comparators. Both inputs are sampled by the positive edge of DCLK. Decoded data is clocked out in NRZ form to the NRZ OUT pin on the positive edge of DCLK.

All the logic inputs and outputs are TTL compatible.

### 5.2 System Level Examples

Examples of system level transcoder applications are illustrated in Figure 4 through 8.


FIGURE 3. BASIC TRANSCODER APPLICATIONS CIRCUIT.


FIGURE 4. M12 MULTIPLEXER


FIGURE 5. CHANNEL SERVICE UNIT (CSU)


FIGURE 6. ECHO CANCELLOR


FIGURE 7. DIGITAL CROSS CONNECT (DCS)


FIGURE 8. T1 COMPRESSION BY ADPCM

# UNDERSTANDING PCM CODING 

David J. Donovan

### 1.0 Introduction

The process of converting analog voice signals into Time Division Multiplexed (TDM) Pulse Code Modulated (PCM) format is described and illustrated herein. Application Note No. 570, "Understanding CODEC Timing", by D.J. Donovan is recommended reading as accompanyment to this application note.

Analog time varying voice input information is transmitted over two-wire (2w) pairs (channels) from subscribers. The PCM filter band-limits voice signals to 4 kHz , one per channel, and removes power line and ringing frequencies. Research has shown that voice transmission band-limited to 4 kHz has enough fidelity for telephony purposes.

### 2.0 Sampling

The process of converting filtered voice information into a digitized pulse train format begins with sampling the voice signal at uniform intervals. These intervals are determined by the Nyquist Sampling Theorem, which simply states that any signal may be completely re-constructed from its representative sampling, if it is sampled at least twice the maximum frequency of interest. The telephone system, being a worldwide standard 8 kHz sampling system, satisfies Nyquist, as all voice signals are band-limited to 4 kHz . When the voice waveform is sampled, a train of short pulses is produced, each representing the amplitude of the waveform at the specific instant of sampling. This process is called Pulse Amplitude Modulation (PAM). The envelope of the PAM samples replicate the original waveform. Figures 1A thru 1D illustrate representative PAM samples for up to 24(30) individual voice channels in a $\mu$-Law (A-Law) telephone system.

There are relatively large intervals between each PAM sample that may be used for transmitting PAM samples from other voice channels. Interleaving several voice channels on a common bus is the fundamental principle of Time Division Multiplexing (TDM). As the number of voice channels on the TDM bus increases, the time alloted to each sample is reduced, and bandwidth requirements increase (See Figure 1E).


FIGURE 1 (A THROUGH E).

### 3.0 Quantizing

The PAM samples still represent the voice signal in analog form. For digital transmission, further processing is required. Pulse Code Modulation (PCM) is a technique used to convert the PAM samples to a binary weighted code for digital transmission. PCM coding is a two step process performed by the CODEC. The first step is quantization, where each sample is assigned a specific quantizing interval. The second step is PCM coding of the quantizing interval into an 8 bit PCM code word. Each is discussed in the text that follows.

Converting PAM samples to a digital signal involves assigning the amplitude of a PAM sample one of a whole range of possible amplitude values, which are divided into quantizing intervals. There are 256 possible quantizing intervals, 128 positive and 128 negative. The boundaries between adjacent quantizing intervals are called decision values.

If PAM samples are uniformly quantized, there will be situations where several different amplitude values will be assigned the same quantizing interval during encoding. Then, during decoding, one signal amplitude value is recovered for each quantizing interval which corresponds to the midpoint of the quantizing interval. This results in small discrepencies that occur between the original waveform and the quantized approximation; i.e., infinite analog levels in the original waveform being assigned finite quantizing intervals. These discrepancies result in a quantizing noise or quantizing distortion, the magnitude of which is inversely proportional to the number of discrete quantizing intervals. These noise signals may be of the same order of magnitude as the input signal, thereby reducing the signal to quantizing noise ratio to an intolerable level. For this reason non-uniform quantization is used. Large signals need a smaller number of quantizing intervals, while small signals require a larger number of quantizing intervals. Such a non-uniform quantization process is defined as companding characteristics by both Bell and CCITT.

The PCM CODEC performs this non-uniform or non-linear quantization through $\mu$-Law or A-law companding characteristics shown in Figure 2. This process enhances lower amplitude signals, to allow them to compete with system noise, and attenuates higher amplitude signals, preventing them from saturating the system. This form of signal compression results in a relatively uniform signal to quantization noise ratio, approaching 40 dB for a wide range of input amplitudes. Also, the dynamic range approaches that of a 13(11) bit A/D or $80(66) \mathrm{dB}$ for $\mu$-Law (A-Law) companding. The digital realization of this companding process is obtained by a segment and chord piecewise linear approximation to a semi-logarithmic function.

Both the $\mu$-Law and A-law companding characteristics are composed of 8 linear segments or chords in each quadrant. Within each chord are 16 uniform quantization intervals, or steps. With $\mu$-Law, moving away from the origin, each chord is twice the width of the preceding chord, and each group of 16 uniform steps is twice the width of the preceding group. It is also referred to as the 15 segment characteristic. The first chord about the origin in the positive and the negative quadrant are of the same slope and are therefore considered one chord (chord 0). With A-law, the first two chords and step groups in each quadrant are uniform. Successive chords and steps follow the same pattern as $\mu$-Law. A-Law is referred to as the. 13 segment characteristic. The first two chords about the origin in the positive quadrant, and the first two chords about the origin in the negative quadrant are all of the same slope and therefore are considered one chord (chord 1). There are 64 uniform steps in chord 1, 32 positive and 32 negative. However, for purposes of encoding and decoding samples that fall into the quantization intervals in chord 1, a different 3 bit chord code (refer to Figure 3) is assigned for the first segment of 16 uniform steps closest to the origin and the next segment moving away from the origin. Chord 1 in A-Law is twice that of chord 0 in $\mu$-Law.


FIGURE 2.
The $\mu$-Law companding characteristic is used primarily in North America and Japan, while A-Law is used primarily in Europe. The differences are minimal and are summarized below:

## $\mu$-Law

- Step sizes double for each successive chord
- Virtual edge $=+/-8159$ units
- Input level $=3.172 \mathrm{dBm0}$
- 2 codes for 0 input

A-Law

- Step sizes double for each successive chord after the second chord
- Virtual edge $=+/-4096$ units
- Input level $=3.14 \mathrm{dbm0}$
- No code for 0 input

The input level is determined with reference to the power level at the central office or 'switch'. That point is referred to as the zero transmission level point (OTLP). All CODEC measurements must be translated to the OTLP. The unit of translated level is the dBmO ( dB relative to 1 mW referred to a transmission level of OTLP).

There is no absolute voltage standard for the CODEC, however, a standard exists relative to full scale. The point at which the CODEC begins to clip is called the virtual edge. It is measured in normalized voltage units or steps, $+/-8159$ steps for $\mu$-Law and $+/-4096$ steps for A-Law. If a PAM sample representing the peak of a voice input signal hits the virtual edge of a $\mu$-Law system, it has a relative power of $+3.172 \mathrm{dBm0}$. The corresponding A-Law relative power is $+3.14 \mathrm{dBm0}$. These numbers are chosen to minimize intrinsic gain error at 0 dBm 0 and 1000 Hz .

### 4.0 Encoding

The second stage of conversion to binary PCM data for transmission involves the coding of the 256 quantizing intervals assigned to the individual PAM samples into 8 bit binary words ( 7 data bits plus 1 sign bit). The MSB in each word is a polarity bit indicating a 1 for positive quadrant quantizing intervals, and a 0 for negative quadrant quantizing intervals. The next three bits represent the chord and the last four bits identify the step within the chord. The 8 bit PCM word partitioning is illustrated in Figure 3.


A-Law and $\mu$-Law coding about the origin differ. $\mu$-Law defines two codes for OV input while A-Law defines no code for OV input (see Figure 4). The two $\mu$-Law zero codes represent a normal quantization step that is divided into halves by the $y$-axis of the companding curve (refer to Figure 2). These half steps represent the lowest resolvable signal of the $\mu$-Law characteristic.

| INPUT | BINARY <br> EQUIV. | $\mu$-LAW | A-LAW |
| :--- | :---: | :---: | :---: |
| +FULL SCALE | 11111111 | 10000000 | 10101010 |
| +CENTER | 10000000 | 11111111 | 11010101 |
| -CENTER | 00000000 | 01111111 | 01010101 |
| -FULL SCALE | 01111111 | 00000000 | 00101010 |

FIGURE 4.

### 5.0 Multiplexing and Transmission

Each 8 bit PCM word is transmitted in its respective time slot, which is assigned to each CODEC by the system controller (See App. Note 5.70). A number of PCM words may be transmitted consecutively from different channels, creating a PCM TDM signal for transmission. Each CODEC channel has an average data rate of 8 K samples $/ \mathrm{sec} \times 8$ bits $=64 \mathrm{kbits} / \mathrm{s}$. This means that within a $1 / 8 \mathrm{kHz}=125 \mu$ s period, 24(30) PCM words of 8 bits each are transmitted consecutively in a $\mu$-Law (A-Law) system.

## $5.1 \mu$-Law Systems

For $\mu$-Law systems, the bus format allows 24 groups, or timeslots, of 8 bit PCM words, plus one synchronization (sync) bit for a total of 193 bits per frame (see Figure 5). This sync bit partitions the boundary between timeslots 24 and 1, and allows the time slot counter at the receive end to maintain sync with the transmit end. All signalling information is contained in bit 8 (LSB) of the PCM word. These multiplexed frames of 24,193 bit channels constitute the 1.544 MHz T 1 transmission channel.

### 5.2 A-Law Systems

For A-Law systems, the bus format groups data into 32 timeslots of 8 bit PCM words each, giving 30 voice channels plus one 8 bit sync and alarm channel, and one 8 bit signalling channel. The sync and alarm, and signalling in
formation are contained in channels 0 and 16, respectively (see Figure 5). Bits 2, 4, 6, and 8 are inverted for transmission per CCITT recomendation. These multiplexed frames of 32,256 bit channels constitute the 2.048 MHz PCM30-CEPT (Committee of European Postal and Telegraph) transmission channel.


### 6.0 Line Coding

PCM code generated by the CODEC function is in Non-Return to Zero (NRZ) format. It cannot effectively be transmitted directly on a transmission line because the signal contains a DC component and lacks timing information.

An additional coding step is necessary which converts NRZ code to a pseudo ternary code suitable for transmission. Practical coding schemes include Alternate Mark Inversion (AMI), Bipolar with N Zero Substitution (BNZS), and High Density Bipolar 3 (HDB3) coding. These schemes eliminate the dc component of NRZ code, thereby eliminating the troublesome dc wander phenomenon. They also provide a means for detecting line coding errors, and enhance synchronization between transmitter and receiver through reduction of timing jitter. For additional information, refer to Application Note 573, "The HC-5560 Transcoder", by D. J. Donovan.

### 7.0 Demultiplexing

After transmission, the CODEC must recover the 8 bit PCM words from the TDM signal, sort out, decode, and distribute the PCM information appropriately. The demultiplexing process is fully controlled electronically.

### 8.0 Decoding

The CODEC receive function allocates a signal amplitude to each 8 bit PCM word which corresponds to the midpoint of the particular quantizing interval. The expanding characteristic is the same as that for non-linear companding on the transmit side. If the LSB of a $\mu$-Law PCM word contains signalling information, it is extracted by the CODEC, latched into a flip-flop, and distributed to the CODEC signalling output (SigR). This means that there is a lost bit (LSB) in the incoming PCM data stream during a signalling frame. The decoder interprets the missing LSB as a $1 / 2$ (i.e. halfway between a 0 and a 1 ) to minimize noise and distortion. The PCM words are decoded in the order in which they are received and then converted to PAM pulses. The PAM pulses are summed, then low pass filtered, which smoothes the PAM envelope and reproduces the original voice signal.

# Harris Analog 

# HC-5512C PCM FILTER CLEANS UP CVSD CODEC SIGNALS 

P. G. Phillips and D. J. Donovan

The HC-5512 is a CMOS switched capacitor PCM Filter originally designed for use with the PCM CODEC to filter transmit and receive audio signals. The HC-5512C is a wider specification version of the HC-5512 that conveniently lends itself to be configured as a input/output filter for the HC-55564 CVSD. This offers the designer extremely high quality filter characteristics for a minimum component count and system cost.

The HC-5512C Filter is manufactured using double-poly silicon gate CMOS technology. Switched capacitor integrators are used to simulate LC ladder filters with low component sensitivity. The IC contains two switched capacitor filters. The transmit filter is a fifth order elliptic low pass filter cascaded with a fourth order Chebyshev high pass filter. It has a flat band pass response and rejects signals of frequencies less than 200 Hz and greater than 3.4 kHz . The receive filter is a fifth order elliptic low pass filter with SINX/X compensation. The response of this filter can be tailored for CVSD use with an external RC network to flatten the SINX/X correction characteristic.

The HC-55564 is a half duplex modulator/demodulator CMOS integrated circuit used to convert voice signals into serial NRZ digital data and reconvert that data into voice. Continuously Variable Slope Deltamodulation
(CVSD) is the method of conversion. As in any sampling system, the reconstituted signal contains noise due to

## Transmit Filter Stage <br> 

FIGURE 1A. TRANSMIT FILTER STAGE
switching. In addition, to prevent alias distortion, the input signal must be filtered to remove frequencies above one-half the sampling frequency. In order to minimize these unwanted noise frequencies, and to pre-condition the input signal, it is necessary to filter the input and the decoded output of the CVSD.

The transmit and receive filter responses are shown in Figures 1A and 1B. The transfer characteristic of the CVSD is illustrated in Figure 2. A suggested circuit configuration is shown in Figure 3.

The HC-5512C filter is configured such that it utilizes a 2.048 MHz clock for the switched capacitors. A 16 kHz or 32 kHz sampling clock for the CVSD is easily derived as shown in Figure 3. A 32 kHz sampling clock is recommended to enhance noise performance, frequency response, and dynamic range of the CVSD. For the circuit as shown the audio signal into the CVSD should be 1Vp-p over the 3.2 kHz band to obtain a flat response. As can be seen from Figure 2, for lower frequency signals, higher signal levels can be used. However, an external compensation network is required to flatten the inherent SINX/X output response of the receive filter stage (see Figure $1 B$ ). $R_{A}, R_{B}$ and $C_{A}$ form a simple lead lag filter at the output of the receive filter in the HC-5512C. This introduces a pole at 1 kHz and a zero at 3.3 kHz in order to give some degree of compensation against the filter's SINX/X characteristics.


FIGURE 1B. RECEIVE FILTER STAGE

- The CVSD is AC coupled to the filter since the audio in /out ports of the CVSD are DC biased at $V_{D D} / 2$. (In fact, audio can be directly coupled to $V_{\text {FRI }}$ if desired.) It is often necessary to provide a side tone back to the user headset so the speaker may hear his own voice, thus preventing a dead feeling in the instrument. The side tone is provided at the audio out pin of the CVSD during the encode operation and is of the same amplitude as the input signal, transfer gain excepted.

The CVSD has an Automatic Gain Control (AGC) output. The signal present is a digital output whose duty cycle is proportional to the average input audio level. The signal may be integrated to provide feedback information to an AGC amplifier or a voice level indicator.

The Force Zero (FZ) input to the CVSD is used to reset all the internal counters at the start of an encode or decode cycle to prevent momentary overload. It will also recover the part from a latch-up condition. Cycling FZ during power-up sequencing is recommended. A suggested power-up reset circuit is shown in Figure 3 on the FZ control line. During the time FZ is active (low), an alternating 1,0 quieting pattern appears at the NRZ output which is at half the sampling clock rate, and is decoded inaudible. The quieting pattern may also be generated by activating the Alternate Plain Text (APT) input (low), or by removing the signal from the audio input pin.

Additional information on CVSD is contained in Application Note 607.


FIGURE 2. TRANSFER FUNCTION FOR CVSD AT 16KB
Illustrates the frequency response of the HC-55564 for varying input levels. To prevent slope overload (slew rate limiting) do not exceed the 0dB boundary. The frequency response is directly proportional to the sampling rate. The output levels were measured after filtering.


FIGURE 3. SUGGESTED CVSD-PCM FILTER INTERFACE

# DELTA MODULATION FOR VOICE TRANSMISSION 

By Don Jones

## INTRODUCTION TO DELTAMOD

Delta modulation has evolved into a simple, efficient method of digitizing voice for secure, reliable communications and for voice I/O in data processing.

To illustrate basic principles, a very simple delta modulator and demodulator are illustrated in Figure 1. The modulator is a sampled data system employing a negative feedback loop. A comparator senses whether or not the instantaneous level of the analog voice input is greater or less than the feedback signal. The comparator output is clocked by a flip-flop to form a continuous NRZ digital data stream. This digital data is also integrated and fed back to the comparator. The feedback system is such that the integrator ramps up and down to produce a rough approximation of the input waveform. An identical integrator in the demodulator produces the same waveform, which when filtered, reproduces the voice.

One can see that the digital data 0 's and 1's are commands to the integrators to "go up" or "go down" respectively. Another way of looking at it is that the digital data stream also has analog significance; it approximates the differential of the voice, since analog integration of the data reproduces the voice.

Note that the integrator output never stands still; it always travels either up or down by a fixed amount in any clock period. Because of its fixed integrator output slope, the simple delta modulator is less than ideal for encoding human voice which may have a wide dynamic amplitude range.

The integrator cannot track large, high frequency signals with its fixed slope. Fortunately, human speech has statistically smaller amplitudes at higher frequencies, therefore an integrator time constant of about 1 millisecond will satisfactorily reproduce voice in a 3 kHz bandwidth.

A more serious limitation is that voice amplitude changes which are less than the height of the integrator ramp during one clock period cannot be resolved. So dynamic range is proportional to clock frequency, and satisfactory range cannot be obtained at desirable low clock rates.

A means of effectively increasing dynamic range is called "companding" (compressing-expanding); where at the modulator, small signals are given higher relative gain, and an inverse characteristic is produced at the demodulator.

The CVSD: A popular effective scheme for companded delta modulation is known as CVSD (continuously variable slope deltamod) shown in Figure 2. Additional digital logic, a second integrator, and an analog multiplier are added to the simple modulator.

Under small input signal conditions, the second integrator (known as the syllabic filter) has no input, and circuit function is identical to the simple modulator, except that the multiplier is biased to output quite small ramp amplitudes giving good resolution to the small signals.

A larger signal input is characterized by consecutive strings of 1 's or 0 's in the data as the integrator attempts to track the input. The logic input to the syllabic filter actuates whenever 3 or more consecutive 0 's or 1 's are present in the data. When this happens, the syllabic filter output starts to build up, increasing the multiplier gain, passing larger amplitude ramps to the comparator, enabling the system to track the larger signal. Up to a limit, the more consecutive 1 's or 0 's generated, the larger the ramp amplitude. Since the larger signals increase the negative feedback of the modulator and the forward gain of the demodulator, companding takes place. By listening tests, the syllabic filter time constant of 4 to 10 milliseconds is generally considered optimum.

An outstanding characteristic of CVSD is its ability, with fairly simple circuitry, to transmit intelligible voice at relatively low data rates. Companded PCM, for telephone quality transmission, requires about 64 K bits $/ \mathrm{sec}$ data rate per channel. CVSD produces equal quality at 32 K bits $/ \mathrm{sec}$. (However, at this rate it does not handle tone signals or phase encoded modern transmissions as well.)

CVSD is useful at even lower data rates. At 16 K bits/sec the reconstructed voice is remarkably natural, but has a slightly "Fuzzy Edge". At $9: 6 \mathrm{~K}$ bits $/ \mathrm{sec}$ intelligibility is still excellent, although the sound
is reminiscent of a damaged loudspeaker. Of course, very sophisticated speech compression techniques have been used to transmit speech at even lower data
rates; but CVSD is an excellent compromise between circuit simplicity and bandwidth economy.


## THE DIGITAL CVSD

Delta modulated data is in a form which can be digitally filtered with fairly simple circuitry. A compatible CVSD can be made using digital integrators and multipliers driving a digital-to-analog converter. The block diagram of the Harris HC-55564 monolithic CVSD is shown in Figure 3.

The CMOS digital circuit functions of Figure 3 closely parallel the equivalent analog function in Figure 2. The filters are single pole recursive types using shift registers with feedback. A digital multiplier feeds a 10 bit R-2R DAC which reconstructs the voice waveform. The DAC output is in steps, rather than ramps.


Figure 3 - HC-55564 CVSD Functional Diagram

The digital CVSD has a number of advantages over its analog counterpart, and has desirable features which would otherwise require additional circuitry:

1) The all CMOS device requires only 1 mA current from a single +4.5 V to +7 V supply.
2) No bulky external precision resistors or capacitors are required for the integrators; time constants of the digital filters are set by the clock frequency and do not drift with time or temperature.
3) For best intelligibility and freedom from listener fatigue, it is important that the recovered audio is quiet during the pauses between spoken words. During quiet periods, an alternate " 1 ", " 0 " pattern should be encoded, which when decoded and filtered will be inaudible. Achieving this in the analog CVSD requires that up and down ramp slopes are precisely equal and that offsets in the comparator and amplifiers are adjusted to zero. Improper adjustment or excessive component drift can result in noisy oscillations. In the digital design, comparator offset and drift are adjusted by a long up-down counter summed to the DAC to insure that over a period of time equal numbers of 1 's and 0 's are generated.

An added feature is automatic quieting, where if the DAC input would be less than 2 LSB's the quieting pattern is generated instead. This has proven to aid intelligibility.
4) To prevent momentary overload when beginning to encode or decode, it is desirable to initialize the integrators. In the analog CVSD, external analog switches would be required to discharge the capacitors.

In the digital CVSD, the filters are reset by momentarily putting the "Force Zero" pin low. At the same time, a quieting pattern is generated without affecting internal encoding by putting the "Alternate Plain Text" pin low.
5) In some analog CVSD designs, transient noise will be generated during recovery from a low frequency overdriven input condition. The digital CVSD has a clipped output with instant recovery, when overdriven.
6) Half-duplex operation (using the same device, switching between the encode and decode functions) requires external circuits with the analog CVSD, while the digital type is switched internally by a logic input.

## APPLICATIONS OF DELTA MODULATION

1) Telecommunications: Digitized signals are easily routed and multiplexed with low cost digital gates. Voice channels may be easily added to existing multiplexed digital data transmission systems. The digital signals are much more immune to crosstalk and noise when transmitted over long distances by wire, R.F., or optical paths. CVSD has better intelligibility than PCM when random bit errors are introduced during transmission.
2) Secure Communications: Digital data can be quite securely encrypted using fairly simple standard hardware (Figure 4a). Scrambled speech for audio channels may also be accomplished by encoding into a shift register, then selecting different segments of the shifted data in pseudo-random fashion and decoding it (Figure 4b).
3) Audio Delay Lines: Although charge-coupled deviced (CCD) will perform this function, they are still expensive and choice of configurations is quite limited. Also, there is a practical limit to the number of CCD stages, since each introduces a slight degradation to the signal.

As shown in Figure 5, the delay line consists of a CVSD modulator, a shift register and a demodulator. Delay is proportional to the number of register stages divided by the clock frequency. This can be used in speech scrambling, as explained above, echo supression in PA systems; special echo effects; music enhancement or synthesis; and recursive or nonrecursive filtering.
4). Voice I/O: Digitized speech can be entered into a computer for storage, voice identification, or word recognition. Words stored in ROM's, disc memory, etc. can be used for voice output. CVSD, since it can operate at low data rates, is more efficient in storage requirements than PCM or other A to D conversions: Also, the data is in a useful form for filtering or other processing.


Figure 4b - Voice Transmission Scrambling


Figure 5 - Audio Delay Line


Figure 6 - CVSD Hookup for Evaluation
Figure 6 illustrates a simple evaluation breadboard circuit for the $\mathrm{HC}-55564$. A single device is sufficient to evaluate sound quality, etc. since, when encoding, the feedback signal at pin 3 is identical to the decoded signal from a receiver. The following are some pointers for using the devices:

1) Power supply decoupling is essential with the capacitor (C1 in Figure 6) located close to the I.C.
2) Power to the I.C. must be present before the audio input, the clock, or other digital inputs are applied. Failure to observe this may result in a latchup condition, which is usually not destructive and may be removed by cycling the supply off, then on.
3) Signal ground (pin 2) should be externally connected to pin 8 and power ground. It is recommended for noise-free operation that the audio input and output ground returns connect directly to pin 2 and to no other grounds in the system. Pins 6 and 7 must be open circuited.
4) Digital inputs and outputs are similar to and compatible with standard CMOS logic circuits using the same supply voltage. The illustrated 10 K pullup resistors are necessary only with mechanical switches, and are not necessary when driving these pins with CMOS. Unused digital inputs should be tied to the appropriate supply rail for the desired operation. TTL output, however, will require pullup resistors (about 1 K ) to obtain the required CMOS input levels. Pins 4 and 14 will drive CMOS logic, or each can drive one low power TTL input.
5) Capacitor coupling is recommended for the audio in and out (pins 3 and 5) as each pin is internally biased to about $1 / 2$ the supply voltage.
6) The AGC output (pin 4) is a digital output, whose duty cycle is dependent on the average audio level. This may be externally integrated to drive an AGC preamplifier; or it could be used (through a buffer gate) to drive an LED indicator to indicate proper speaking volume.
7) To prevent generation of alias frequencies, the input filter should reduce the audio amplitude at frequencies greater than half the clock rate to less than 12 millivolts peak-to-peak.
8) The PCM Filter shown in the data sheet lends itself well as a cost-effective input/output filter to the CVSD.
9) A suggested receiver clock circuit is a free running multivibrator, synchronized at each transition of the incoming data. Any synch errors occurring during reception of long strings of zeros or ones will have negligible effect on the decoded voice.

Figures 7 though 11 illustrate some typical audio output (before filtering) and digital output waveforms. To make the scope picture stationary, the audio input generator was synchronized with a submultiple of the clock frequency.

Figure 7 shows the results of a large low frequency sine wave. The somewhat jagged peaks are typical of all CVSD systems. Note that the digital output is continuous "ones" while the waveform is slewing down and continuous "zeros" while slewing up.

Figure 8 shows the excellent recovery from overdriven conditions at low frequency. Some analog type CVSD's have trouble recovering from this condition.

As mentioned previously, CVSD's cannot handle large signals at high frequencies (but these are not generally present in the human voice). Figure 9 shows this limitation where the voice output is slewing at its maximum rate, but cannot catch up with the input. At reduced amplitudes, however, the same signal can be reproduced, as shown in Figure 10.

The transfer function curve on the data sheet shows that at 16 kHz clock rate, a 1.2 V RMS signal can be tracked up to 500 Hz . With a 32 kHz clock, the same curves may be used, but with each of the indicated frequencies doubled. Likewise, each of the SNR figures shown on the data sheet will be 6 dB better with a 32 kHz clock.

Figure 11 shows the 10 millivolt voice output waveform at $1 / 2$ the clock rate, when there is no audio input. After filtering, this signal is inaudible.

$0.5 \mathrm{~ms} / \mathrm{DIV}$.
VOICE IN $=250 \mathrm{~Hz}, 4 \mathrm{~V}$ P-P SINE WAVE
CLOCK $=16 \mathrm{kHz}$

Figure 7 - CVSD Large Signal Sine Wave Reconstruction

$0.5 \mathrm{~ms} / \mathrm{DIV}$.
VOICE IN $=\mathbf{2 5 0 H z}, 6 \mathrm{~V}$ P-P SINE WAVE
CLOCK $=16 \mathrm{kHz}$

Figure 8 - CVSD Large Signal, Low Frequency Clipped Waveform

$0.2 \mathrm{~ms} / \mathrm{DIV}$.
VOICE IN $=1 \mathrm{kHz}, 6 \mathrm{~V}$ P-P SINE WAVE
CLOCK $=16 \mathrm{kHz}$

Figure 9 - CVSD Large Signal, High Frequency Slew Limiting

$0.2 \mathrm{~ms} / \mathrm{DIV}$.
VOICE $I N=1 \mathrm{kHz}, 0.15 \mathrm{~V}$ P_P SINE WAVE
CLOCK $=\mathbf{1 6 k H z}$

Figure 10 - CVSD Small Signal Sine Wave Reconstruction

$50 \mu_{\mathrm{s}}$ /DIV.
VOICE IN $=0$
CLOCK $=\mathbf{1 6 k H z}$

Figure 11 - CVSD Zero Signal Idle Pattern

## GENERAL INFORMATION

Harris Analog Products are available in chip form to the hybrid micro circuit designer. The standard chips are DC electrically tested to the data sheet limits for the commercial device and are $100 \%$ visually inspected. Packaging for shipment consists of waffle pack carriers plus an anti-static cushioning strip for extra protection.

The hybrid industry has rapidly become more diversified and stringent in its requirements for integrated circuits. To meet these demands Harris has several options additional to standard chip processing available upon request at extra cost. For more information consult the nearest Harris Sales Office.

## CHIP ORDERING INFORMATION

Standard and special chip sales are available through Harris authorized chip suppliers or direct from the factory. Contact the local Harris Sales Office for pricing and delivery information. (Minimum quantities may apply).

## MECHANICAL INFORMATION

Dimensions: All chip dimensions nominal with a tolerance of $\pm .003$ ". Maximum chip thickness is $.019^{\prime \prime}+.001$ ".

Bonding Pads: Minimum bonding pad size is $.004^{\prime \prime} \times .004$ " unless otherwise specified.

## DICE GEOMETRIES AND DIMENSIONS

May be obtained by contacting the factory or your local Harris Sales Office.

HARRIS PRODUCT CODE EXAMPLE

| PREFIX:H (HARRIS) <br> FAMILY: <br> A - Analog <br> C - Communications <br> D - Digital <br> F - Filters <br> I - Interface <br> M - Memory <br> V - Analog, High Voltage |  |
| :--- | :--- |


Analog Package Selection ..... 12-2Guide
Package Configurations ..... 12-4

Harris Analog Package Selection Guide

| PART NUMBER | PACKAGE CONFIGURATION (See Note) |  |  |  |  | $\begin{gathered} \text { PLASTIC } \\ \text { LEADED } \\ \text { CHIP CARRIER } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | CAN | PLASTIC | CERDIP | SIDE BRAZED | $\begin{aligned} & \text { CERAMIC } \\ & \text { LEADLESS } \\ & \text { CHIP CARRIER } \end{aligned}$ |  |
| $\begin{aligned} & \text { HA-OP07 } \\ & \text { HA-OP27 } \\ & \text { HA-OP37 } \\ & \text { HA-2400/04/05/06 } \\ & \text { HA-2420/25 } \end{aligned}$ | $\begin{aligned} & W \\ & w \\ & w \end{aligned}$ | M <br> O N | $\begin{aligned} & A \\ & A \\ & A \\ & \text { C1 } \\ & \text { B1 } \end{aligned}$ | - | $\begin{aligned} & T \\ & T \\ & T \\ & T \end{aligned}$ |  |
| $\begin{aligned} & \text { HA-2500/02/05 } \\ & \text { HA-2510/12/15 } \\ & \text { HA-2520/22/25 } \\ & \text { HA-2539 } \\ & \text { HA-2540 } \end{aligned}$ | $\begin{aligned} & w \\ & w \\ & w \end{aligned}$ | $\begin{aligned} & M \\ & M \\ & M \\ & N \\ & N \end{aligned}$ | A <br> A <br> A <br> B1 <br> B1 |  | $\begin{aligned} & T \\ & T \\ & T \\ & T \\ & T \\ & T \end{aligned}$ |  |
| HA-2541 <br> HA-2542 <br> HA-2600/02/05 <br> HA-2620/22/25 <br> HA-2630/35 | $\begin{aligned} & Y \\ & Y \\ & W \\ & W \\ & Y \end{aligned}$ | $\begin{gathered} N \\ M \\ M, N \end{gathered}$ | $\begin{gathered} \mathrm{B} 1 \\ \mathrm{~B} 2 \\ \text { A } \\ \text { A, B1 } \end{gathered}$ |  | T |  |
| HA-2640/45 <br> HA-2650/55 <br> HA-2720/25 <br> HA-4600/02/05 <br> HA-4741 | $\begin{aligned} & \text { W } \\ & \text { W } \\ & \text { W } \end{aligned}$ | M $\begin{aligned} & \mathrm{N} \\ & \mathrm{~N} \end{aligned}$ | $\begin{gathered} \mathrm{A} \\ \mathrm{~A} \\ \mathrm{~A} \\ \mathrm{~B} 1 \\ \mathrm{~B} 1 \end{gathered}$ |  | T |  |
| $\begin{aligned} & \text { HA-4900/02/05 } \\ & \text { HA-5002 } \\ & \text { HA-5033 } \\ & \text { HA-5102/5112 } \\ & \text { HA-5104/5114 } \end{aligned}$ | $\begin{aligned} & W \\ & Y \\ & W \end{aligned}$ | $\begin{aligned} & M \\ & M \\ & M \\ & N \end{aligned}$ | C1 <br> A <br> A <br> B1 |  | $\begin{aligned} & \mathrm{T} \\ & \mathrm{~T} \\ & \mathrm{~T} \\ & \mathrm{~T} \end{aligned}$ |  |
| HA-5130/35 <br> HA-5141/41A <br> HA-5142/42A <br> HA-5144/44A <br> HA-5147 | W <br> W <br> W <br> W | $\begin{aligned} & M \\ & M \\ & M \\ & N \end{aligned}$ | $\begin{gathered} \text { A } \\ \text { A } \\ \text { A } \\ \text { B1 } \\ \text { A } \end{gathered}$ | , | $\begin{aligned} & T \\ & T \\ & T \\ & T \\ & T \\ & T \end{aligned}$ |  |
| $\begin{aligned} & \text { HA-5151/52/54 } \\ & \text { HA-5160/62 } \\ & \text { HA-5170 } \\ & \text { HA-5180 } \\ & \text { HA-5190/95 } \end{aligned}$ | $\begin{aligned} & W \\ & W \\ & W \\ & W \\ & W \\ & Y \end{aligned}$ | $\begin{aligned} & M \\ & M \\ & M \end{aligned}$ | A <br> A <br> A <br> B1 |  | $\begin{aligned} & T \\ & T \\ & T \end{aligned}$ |  |
| $\begin{aligned} & \text { HA-5320 } \\ & \text { HA-5330 } \\ & \text { HC-5502A } \\ & \text { HC-5504 } \\ & \text { HC-5508 } \end{aligned}$ |  | $\begin{aligned} & R \\ & R \\ & S \end{aligned}$ | $\begin{gathered} \mathrm{B} 1 \\ \mathrm{~B} 2 \\ \mathrm{G} \\ \mathrm{G} \end{gathered}$ |  | $\begin{aligned} & \mathrm{T} \\ & \mathrm{~T} \end{aligned}$ | $\begin{aligned} & A B \\ & A B \end{aligned}$ |
| $\begin{aligned} & \text { HC-5510 } \\ & \text { HC-5511 } \\ & \text { HC-5512/12A/12C } \\ & \text { HC-5512D } \\ & \text { HC-5552 } \end{aligned}$ |  |  | $\begin{gathered} \mathrm{G} \\ \mathrm{~F} \\ \mathrm{C} 2 \\ \mathrm{C} 2 \\ \mathrm{D} \end{gathered}$ | ' | T |  |

NOTE: "Package Configuration" references drawings on the following pages. Package designations constructing the part number are explained in the Ordering Information, Section 1.
Solder Dipped Parts add +.003 inches to dimension B \& C in Plastic, and dimension $\phi B$ in Cans.
Dimensions are $\frac{\text { MIN }}{\text { MAX }}$ and in inches.
BSC means Basic Spacing Between Centers

Harris Analog Package Selection Guide (Continued)

| PART NUMBER | PACKAGE CONFIGURATION (See Note) |  |  |  |  | PLASTIC <br> LEADED CHIP CARRIER |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | CAN | PLASTIC | CERDIP | SIDE BRAZED | $\begin{aligned} & \text { CERAMIC } \\ & \text { LEADLESS } \\ & \text { CHIP CARRIER } \end{aligned}$ |  |
| HC-5552 <br> HC-5553 <br> HC-5554 <br> HC-5557 <br> HC-55536 |  |  | $\begin{gathered} \mathrm{D} \\ \mathrm{E} \\ \mathrm{C} 2 \\ \mathrm{C} 2 \\ \mathrm{~B} 1 \end{gathered}$ |  |  |  |
| $\begin{aligned} & \text { HC-55564 } \\ & \text { HD-0165 } \\ & \text { HF-10 } \\ & \text { HI-200 } \\ & \text { HI-201 } \end{aligned}$ | X | $\begin{aligned} & \mathrm{N} \\ & \mathrm{O} \end{aligned}$ | $\begin{aligned} & \mathrm{B} 1 \\ & \mathrm{G} \\ & \mathrm{E} \\ & \mathrm{~B} 1 \\ & \mathrm{C} 1 \end{aligned}$ |  | T <br> T |  |
| $\begin{aligned} & \text { HI-201HS } \\ & \text { HI-300/01/04/05 } \\ & \text { HI-302/03/06/07 } \\ & \text { HI-381/387 } \\ & \text { HI-384/390 } \end{aligned}$ | $x$ $X$ | $\begin{aligned} & \mathrm{O} \\ & \mathrm{~N} \\ & \mathrm{~N} \\ & \mathrm{~N} \\ & \mathrm{O} \end{aligned}$ | $\begin{aligned} & \text { C1 } \\ & \text { B1 } \\ & \text { B1 } \\ & \text { B1 } \\ & \text { C1 } \end{aligned}$ |  | T |  |
| HI-506/507 <br> HI-506A/507A <br> HI-506L/507L <br> HI-508/509 <br> HI-508A/509A |  | $\begin{aligned} & \mathrm{S} \\ & \mathrm{~S} \\ & \mathrm{~S} \\ & \mathrm{O} \\ & \mathrm{O} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{C} 1 \\ & \mathrm{C} 1 \end{aligned}$ |  | U <br> T | $A B$ <br> AA |
| $\begin{aligned} & \mathrm{HI}-508 \mathrm{~L} / 509 \mathrm{~L} \\ & \mathrm{HI}-516 \\ & \mathrm{HI}-518 \\ & \mathrm{HI}-524 \\ & \mathrm{HI}-539 \end{aligned}$ |  | $\begin{aligned} & P \\ & S \\ & P \\ & P \\ & O \end{aligned}$ | $\begin{aligned} & \mathrm{D} \\ & \mathrm{H} \\ & \mathrm{D} \\ & \mathrm{D} \\ & \mathrm{C} 1 \end{aligned}$ |  | T | $\begin{aligned} & A A \\ & A A \\ & A A \end{aligned}$ |
| $\begin{aligned} & \mathrm{HI}-546 / 547 \\ & \mathrm{HI}-548 / 549 \\ & \mathrm{HI}-562 \mathrm{~A} \\ & \mathrm{HI}-565 \mathrm{~A} \\ & \mathrm{HI}-574 \mathrm{~A} \end{aligned}$ |  | $\begin{aligned} & \mathrm{S} \\ & \mathrm{O} \end{aligned}$ | $\begin{gathered} \mathrm{H} \\ \mathrm{C} 1 \end{gathered}$ | $\begin{aligned} & \mathrm{J} \\ & \mathrm{~J} \\ & \mathrm{~K} \end{aligned}$ | $\begin{aligned} & U \\ & T \\ & U \\ & V \end{aligned}$ | $\begin{aligned} & A B \\ & A A \end{aligned}$ |
| $\begin{aligned} & \text { HI-674A } \\ & \text { HI-774 } \\ & \text { HI-774A } \\ & \text { HI-1818A/28A } \\ & \text { HI-5040 thru } 5051 \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{C} 1 \\ & \mathrm{C} 1 \end{aligned}$ | $\begin{aligned} & \mathrm{K} \\ & \mathrm{~K} \\ & \mathrm{~K} \end{aligned}$ | V <br> V |  |
| $\begin{aligned} & \text { HI-5043/45 } \\ & \text { HI-5610 } \\ & \text { HI-5618A/18B } \\ & \text { HI-5660/60A } \\ & \text { HI-5680/85/85A/87 } \end{aligned}$ |  | 0 | C1 <br> D | $\begin{aligned} & \mathrm{J} \\ & \mathrm{~J} \\ & \mathrm{~J} \end{aligned}$ | U |  |
| $\begin{aligned} & \text { HI-5690V/95V/97V } \\ & \text { HI-5721 } \\ & \text { HI-7541 } \\ & \text { HI-DAC16B/C } \\ & \text { HV-1000/1000A } \end{aligned}$ |  | 0 |  | $\begin{aligned} & \mathrm{J} \\ & \mathrm{~K} \\ & \mathrm{I} \\ & \mathrm{~L} \end{aligned}$ | U |  |
| HY-94741/2 <br> HY-9574 <br> HY-9674 <br> HY-9590/91 <br> HY-9595/96 |  | $\begin{aligned} & \text { HA } \\ & \text { HB } \\ & H B \\ & H B \\ & H B \end{aligned}$ |  |  | - |  |

## Package Configuration

| A | B | C | D | E | .300 CERAMIC DUAL－IN－LINE |
| :--- | :--- | :--- | :--- | :--- | :--- |



|  | ceom |  | omid | \％om |  |  |  | Oim | ome |  |  |  |  |  | Omb | \％mis | Om |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\frac{\square}{\text { ¢ }}$ | $\frac{15}{205}$ | ， 110 | $\frac{980}{005}$ | $\frac{80}{\text { ado }}$ | $\frac{\mathrm{og}}{00}$ |  | $\frac{95}{35}$ | $\frac{235}{255}$ | $\frac{\mathrm{zam}}{\text { j0 }}$ | $\frac{\mathrm{mom}}{10}$ | 잉․ | ${ }^{10}$ | $\frac{10}{10}$ | ${ }^{\text {mom }}$ | \％ | $\frac{98}{\infty 0}$ |  | ${ }_{6}^{\circ}$ |
| $\because$ | $\frac{18}{m s}$ | $\frac{15}{205}$ | ． 1.10 | $\frac{018}{081}$ | ${ }_{\text {ase }}^{\text {ase }}$ | $\frac{00}{00}$ | ${ }_{\text {dot }}^{\text {ata }}$ | $\frac{75}{75}$ | ${ }^{\frac{285}{125}}$ | ${ }^{\frac{20}{30}}$ | ${ }^{\text {cm }}$ | ${ }^{\circ}$ | ${ }^{\frac{18}{10}}$ | ${ }_{\text {\％}}^{100}$ | ${ }_{\text {mox }}^{\text {mox }}$ | $\frac{9}{m}$ | ${ }_{\text {\％}}^{0}$ |  | ${ }_{\text {\％}}^{0}$ |
| ${ }^{2}$ | $\frac{18}{19}$ | $\frac{.15}{205}$ | ．$\frac{10}{10}$ | $\frac{0}{065}$ | $\frac{\text { ose }}{\text { ond }}$ | $\frac{\mathrm{ol}}{\mathrm{ol}}$ |  | ${ }^{\frac{75}{75}}$ | $\frac{23}{35}$ |  | $\stackrel{\mathrm{om}}{10}$ | ${ }^{\circ}$ | ${ }^{\text {mas }}$ | $\frac{150}{100}$ | $\stackrel{m}{\text { mix }}$ | \％ |  |  | ${ }^{\circ 0}$ |
| a | $\frac{180}{m i}$ | $\frac{158}{205}$ | $\frac{.10}{10}$ | $\frac{\mathrm{ols}}{0.0}$ | ${ }_{\text {a }}^{\text {ase }}$ | （osol | ${ }_{\text {ata }}{ }_{\text {ata }}$ | $\frac{75}{15}$ | ${ }^{\frac{2 m 5}{2 s}}$ | ${ }^{\frac{2 \mathrm{mag}}{30}}$ | \％om | \％ | \％ | ${ }^{150}$ | ${ }^{\text {mom }}$ | $\frac{\text { mis }}{\text { min }}$ |  |  | ${ }_{\substack{\circ \\ 90}}^{0}$ |
| ${ }^{2}$ | ${ }_{60}^{60}$ | $\frac{15}{205}$ | $\frac{.10}{10}$ | $\frac{08}{\text { aid }}$ | $\frac{10}{60}$ | 紫： | ${ }_{\text {of }}^{\text {omb }}$ | $\frac{78}{750}$ | $\frac{\mathrm{as}}{\frac{\mathrm{za}}{\text { asm }}}$ | $\frac{\mathrm{za}}{\mathrm{jom}}$ | ${ }_{\text {am }}^{\text {om }}$ | \％ | 茞 | ${ }^{100}$ | ${ }_{\text {mom }}^{\text {mox }}$ | \％ | \％ |  | \％ |
| － | $\frac{18}{61}$ | $\frac{.15}{90}$ | $\frac{.10}{100}$ |  | $\frac{\square 5}{50}$ |  | $\frac{\text { me }}{\text { ata }}$ | ${ }^{\frac{2}{45}}$ | ${ }^{\frac{23}{35}}$ | ${ }^{\text {pmo }}$ | ${ }_{0}^{\circ} \mathrm{mm}$ | ${ }^{\circ}$ | 边 | ${ }_{100}^{100}$ | $\stackrel{m 0}{\text { mox }}$ | \％ | $\frac{\mathrm{ol}}{0.0}$ |  | \％ |
|  | $\frac{20}{101}$ | $\frac{180}{100}$ | ：100 | ${ }_{0}^{00}$ | \％ |  |  | \％ | $\frac{185}{\text { im }}$ | $\frac{\mathrm{pm}}{\mathrm{mom}}$ | \％$\frac{2 m}{100}$ |  | \％ | ， 5 | ${ }_{\text {max }}^{\text {max }}$ | 嫘 | ${ }_{0}^{0}$ |  |  |

## F ． 400 CERAMIC DUAL－IN－LINE

## G $\quad$ H .600 CERAMIC DUAL－IN－LINE



## I ． 300 SIDEBRAZE DUAL－IN－LINE



NOTE：1）Dimensions are：$\frac{\text { MIN }}{\text { MAX }}$
2）All Dimensions in inches $\quad$ 3）BSC Means Basic Spacing Between Centerlines

## Package Configuration (Continued)

| J | K | L | .600 SIDEBRAZE DUAL-IN-LINE |
| :--- | :--- | :--- | :--- |



| PKG. CODE | $\begin{array}{\|l\|} \hline \text { LEAD } \\ \text { COUNT } \\ \hline \end{array}$ | дім. | $\underset{\mathrm{B}}{\mathrm{DIM} .}$ | $\begin{aligned} & \text { Dim. } \\ & 81 \end{aligned}$ | $\underset{c}{\mathrm{DIM} .}$ | $\underset{\mathrm{D}}{\mathrm{DIM}}$ | $\underset{E}{\operatorname{Dim} .}$ | $\mathrm{DIM} .$ | dim. | Dim. | dim. <br> L1 | $\mathrm{DIM} .$ | DIM. | $\stackrel{\text { DIM. }}{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $J$ | ${ }^{24}$ | $\frac{.120}{154}$ | $\frac{.016}{.023}$ | $\frac{.040}{.054}$ | $\frac{.008}{.015}$ | $\frac{1.185}{1.215}$ | $\frac{.587}{.603}$ | $\frac{.588}{612}$ | $\frac{100}{\text { BSC }}$ | $\frac{.125}{.180}$ | $\frac{.150}{180}$ | $\frac{080}{\text { MAX }}$ | $\frac{.005}{\operatorname{MIN}}$ | $\frac{.040}{.060}$ |
| k | ${ }^{28}$ | $\frac{.120}{154}$ | $\frac{.016}{.023}$ | $\frac{.040}{.054}$ | $\frac{.008}{.015}$ | $\frac{1.385}{1.415}$ | $\frac{.587}{.603}$ | $\frac{.588}{.612}$ | $\frac{.100}{\text { BSC }}$ | $\frac{.125}{180}$ | $\frac{.150}{195}$ | $\frac{.080}{\operatorname{MAX}}$ | $\frac{.005}{\text { MiN }}$ | $\frac{.030}{.060}$ |
| $\llcorner$ | 40 | $\frac{.120}{.154}$ | $\frac{.016}{.023}$ | $\frac{.040}{.054}$ | $\frac{.008}{.015}$ | $\frac{1.980}{2.020}$ | $\frac{.587}{.603}$ | $\frac{588}{.612}$ | $\frac{.100}{\text { BSC }}$ | $\frac{.125}{180}$ | $\frac{.150}{195}$ | $\frac{.080}{\operatorname{MAX}}$ | $\frac{.005}{\text { MIN }}$ | $\frac{.040}{.060}$ |


| $M$ | $\mathbf{N}$ | $\mathbf{O}$ | $\mathbf{P}$ | $\mathbf{0}$ | .300 PLASTIC DUAL-IN-LINE |
| :--- | :--- | :--- | :--- | :--- | :--- |



## R $\quad \mathrm{S} \quad .600$ PLASTIC DUAL-IN-LINE




| PKg. CODE | LEAD COUNT | dim. | Dim. | $\operatorname{Dim}_{B}$ | DIM. | DIM. | dim. | DIM. | $\stackrel{\text { O1M. }}{12}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\top}$ | $\left\|\begin{array}{c} 20 \\ .350 \mathrm{so} \end{array}\right\|$ | $\frac{.073}{0.089}$ | $\frac{.063}{.077}$ | $\frac{.020}{0.030}$ | $\frac{.342}{358}$ | $\frac{.342}{3.368}$ | $\frac{.050}{\text { BSC }}$ | $\frac{.042}{.058}$ | . 0775 |
| $\checkmark$ | $\left\|\begin{array}{c} 28 \\ .45050 \end{array}\right\|$ | $\frac{.073}{0.089}$ | $\frac{.063}{0.77}$ | $\frac{.015}{0.30}$ | $\frac{.445}{480}$ | $\frac{.445}{.460}$ | ${ }^{.050}$ | $\frac{.042}{.058}$ | $\frac{.075}{.085}$ |
| $\checkmark$ | $\begin{gathered} .650 \\ \hline 40 \end{gathered}$ | $\frac{.073}{.089}$ | $\stackrel{.063}{.077}$ | $\frac{.020}{.030}$ | $\frac{.643}{.662}$ | $\frac{.643}{.682}$ | $\frac{.050}{\frac{.050}{5 S C}}$ | . 0.042 | $\frac{.075}{.095}$ |



W TO-99 METAL CAN

## X TO-100 METAL CAN



## X TO-8 METAL CAN



## Package Configuration (Continued)

## AA AB AC PLASTIC CHIP CARRIER



| $\begin{array}{\|l\|} \hline \text { PKG. } \\ \text { CODE } \end{array}$ |  | $\underset{A}{D I M} .$ | $\underset{B}{D_{B}}$ | $\underset{\operatorname{sim}}{\operatorname{Dim}}$ | $\operatorname{Dim}_{\mathrm{D}_{\mathbf{E}} .}^{.}$ | $\operatorname{Dim.}_{\mathrm{D}_{1 / E 1}}$ | оıм. | Dim. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AA | 20 | $\frac{.165}{.180}$ | $\frac{.013}{.021}$ | $\frac{.026}{.032}$ | $\frac{.385}{395}$ | $\frac{.350}{356}$ | $\frac{.050}{\mathrm{BSC}}$ | $\frac{.025}{.045}$ |
| ${ }^{\text {ab }}$ | ${ }^{28}$ | $\frac{.165}{180}$ | $\frac{.013}{0.021}$ | $\frac{.026}{.032}$ | $\frac{.485}{495}$ | $\frac{.450}{.456}$ | $\frac{.050}{\mathrm{BSC}}$ | $\frac{.025}{.045}$ |
| AC | 44 | $\frac{.165}{180}$ | $\frac{.013}{.021}$ | $\frac{.026}{0.032}$ | $\frac{.685}{.695}$ | $\frac{.650}{.656}$ | $\frac{.050}{\text { BSC }}$ | $\frac{.025}{.045}$ |

HA HB . 600 HYBRID PLASTIC DUAL-IN-LINE

CMOS Digital Products ..... 13-2
CICD Rad Hard Products ..... 13-3
CICD Future Rad Hard Products ..... 13-4
Harris Microwave Semiconductor
Gallium Arsenide/Microwave Products ..... 13-4
Harris Sales Locations ..... 13-5

# CMOS Digital Products 

80C86 Family: CPUs
80C86............................................... Static 16-bit Microprocessor
80C88................................................ Static 8/16-bit Microprocessor
80C86 Family: Peripherals

| 82C37A | High Performance Programmable DMA Controller |
| :---: | :---: |
| 82C50A .......... | Asynchronous Communication Element |
| 82C52. | Full Duplex UART |
| 82C54. | Programmable Interval Timer |
| 82C55A | Programmable Peripheral Interface |
| 82C59A. | Priority Interrupt Controller |
| 82C82. | Octal Latch |
| 82 C 83 H . | Octal Latch Inverting Bus Driver |
| 82C84A. | Clock Generator Driver |
| 82C85. | Static Clock Controller/Generator |
| 82 C 86 H | Octal Bus Transceiver |
| 82 C 87 H | Octal Bus Transceiver (Inverting) |
| 82C88.. | Bus Controller |
| 82C89.......................................... | Bus Arbiter |

Data Communications

| HD-15530 | Manchester Encoder-Decoder |
| :---: | :---: |
| HD-15531 | Manchester Encoder-Decoder |
| HD-4702 . | Programmable Bit Rate Generator |
| HD-6402 | Universal Asynchronous Receiver Transmitter |
| HD-6406 | Programmable Asynchronous Communication Interface |
| HD-6408 | Asynchronous Manchester Adapter |
| HD-6409 | Manchester Encoder-Decoder |

CMOS Memory

| HM-6504 | 4K $\times 1$ Synchronous RAM |
| :---: | :---: |
| HM-6508. | $1 \mathrm{~K} \times 1$ Synchronous RAM |
| HM-6514 | 1K $\times 4$ Synchronous RAM |
| HM-6516. | 2K $\times 8$ Synchronous RAM |
| HM-65162 | 2K $\times 8$ Asynchronous RAM |
| HM-6518. | $1 \mathrm{~K} \times 1$ Synchronous RAM |
| HM-65262 | 16K $\times 1$ Asynchronous RAM |
| HM-6551. | $256 \times 4$ Synchronous RAM |
| HM-6561 | $256 \times 4$ Synchronous RAM |
| HM-6564 | 64K Synchronous RAM Module |
| HM-6616. | 2K x 8 Fuse Link PROM |
| HM-6641. | $512 \times 8$ Fuse Link PROM |
| HM-8808A | 8K $\times 8$ Asynchronous CMOS RAM Module |
| HM-8808. | 8K $\times 8$ Asynchronous CMOS RAM Module |
| HM-92560. | 256K Synchronous RAM Module |
| HM-92570. | 256K Synchronous RAM Module |

## CMOS Programmable Logic

| HPL-16LC8. | Programmable Logic |
| :---: | :---: |
| HPL-16RC4 | Programmable Logic |
| HPL-16RC6 | Programmable Logic |
| HPL-16RC8 | Programmable Logic |
| HPL-82C339 | Programmable Chip Select Decoder (PCSD) |

## CICD Radiation Hardened Products

## Memories

| HS-6508RH | 1K $\times 1$ CMOS Static RAM (Synchronous) | Rad Hard |
| :---: | :---: | :---: |
| HS-6551RH. | $256 \times 4$ CMOS Static RAM (Synchronous) | Rad Hard |
| HS-6504RH | 4K x 1 CMOS Static RAM (Synchronous) | Rad Hard |
| HS-6514RH | 1K $\times 4$ CMOS Static RAM (Synchronous) | Rad Hard |
| HS-6564RH | 64 K CMOS RAM Module ( $8 \mathrm{~K} \times 8$ or $16 \mathrm{~K} \times 4$ ) | Rad Hard |
| HS-65262RH | $16 \mathrm{~K} \times 1$ CMOS Static RAM (Asynchronous) | Rad Hard |
| HS-6641RH | $512 \times 8$ CMOS PROM (Synchronous) | Rad Hard |

## 80C85 Microprocessor Family

| HS-80C85 | 8-Bit CMOS Microprocessor | Rad H |
| :---: | :---: | :---: |
| HS-81C55RH | $256 \times 8$ CMOS RAM with I/O Ports and Timer | Rad Ha |
| HS-83C55RH | $2 \mathrm{~K} \times 8 \mathrm{CMOS}$ ROM with I/O Ports | Rad Hard |
| HS-54C138RH | 3-8-Bit CMOS Decoder | Rad Hard |
| HS-82C08RH | 8-Bit CMOS Bus Transceiver | Rad Ha |
| HS-82C12RH | 8-Bit CMOS Latch | Rad Ha |
| HS-3374RH | CMOS/TTL Bi-directional Level Shifter | Rad Hard |

Multiplexers
HS-508ARH ..................... 8 Channel CMOS Analog Multiplexer Rad Hard
HS-1840RH ....................... 16 Channel CMOS Analog Multiplexer
OP AMPs

| HS-3516RH | Wide Band OP AMP | Rad Hard |
| :---: | :---: | :---: |
| HS-3530RH | Low Power OP AMP | Rad Hard |
| HS-5104RH | Quad Low Noise OP AMP | Rad Hard |

## Analog Switches

| HS-302R | CMOS Analog Switch Dual DPST |
| :---: | :---: |
| HS-303R | CMOS Analog Switch Dual SPDT |
| HS-306RH | CMOS Analog Switch Dual DPST |
| HS-307RH | CMOS Analog Switch Dual SPDT |
| HS-384RH | CMOS Analog Switch Dual DPST |
| HS-390R | CMOS Analog Switch Dual SPDT |

## Communications

| HS-15530RH | CMOS Manchester Encoder/Decoder | Rad Hard |
| :---: | :---: | :---: |
| HS-3182 | ARINC 429 Bus Interface Line Driver |  |
| HS-3282 | CMOS ARINC 429 Bus Interface Circuit |  |
| HS-3273 | CMOS MIL-STD-1553 Bus Interface Circuit |  |
| HS-3447 | CMOS Data Encription/Decription Device Cypher ${ }^{\text {m }}$ |  |

## Semicustom

HS-G0600RH ................... CMOS Gate Array 600 Gates
HS-G1200RH ................... CMOS Gate Array 1200 Gates
HS-G2500RH ................. CMOS Gate Array 2500 Gates
HS-DXXXXRH.................. CMOS Standard Cell 3 Micron
HS-CXXXXRH................. CMOS Standard Cell 2.5 Micron

## CICD Future Radiation Hardened Products

## Memories

| HS-65142RH $\ldots \ldots \ldots \ldots . . . . . . . . .1 \mathrm{~K} \times 4$ CMOS Static RAM High Speed (Asynchronous) | Rad Hard |
| :--- | :--- |
| HS-6616RH ................... $2 \mathrm{~K} \times 8 \mathrm{CMOS}$ PROM (Synchronous) | Rad Hard |

80C86 Microprocessor Family

| HS-80C86RH $\ldots \ldots \ldots \ldots \ldots . . . . . . . . . .$. 16-Bit CMOS Microprocessor $^{\text {CMOS DMA Controller }}$ | Rad Hard |
| :--- | :--- |
| HS-82C37ARH.............. CM | Rad Hard |
| HS-82C52RH ................ CMOS Full Duplex UART | Rad Hard |
| HS-82C54RH ................ CMOS Programmable Interval Timer | Rad Hard |
| HS-82C55RH .............. CMOS Programmable Peripheral Interface | Rad Hard |
| HS-82C59ARH.............. CMOS Programmable Interrupt Controller | Rad Hard |
| HS-82C85RH ................ CMOS Static Clock Controller/Generator | Rad Hard |

## Semicustom

HS-G5000RH

# Harris Microwave Semiconductor Gallium Arsenide/Microwave Products 

## GaAs FETs

| HMF-0300 | 125 mW GaAs FET - Chip |
| :---: | :---: |
| HMF-0301. | 125 mW GaAs FET - Packaged |
| HMF-0302 | 125 mW GaAs FET - Flange |
| HMF-0310 | High Gain GaAs FET - Chip |
| HMF-0314 | High Gain GaAs FET - Package |
| HMF-0600 | 250 mW GaAs FET - Chip |
| HMF-0602 | 250 mW GaAs FET - Flange |
| HMF-0610 | High Gain Power GaAs FET - Chip |
| HMF-0620 | High Gain GaAs FET - Chip |
| HMF-1200 | 500 mW GaAs FET - Chip |
| HMF-1202 | 500 mW GaAs FET - Flange |
| HMF-2400 | 1 W GaAs FET - Chip |
| HMF-2402 | 1 W GaAs FET - Flange |

## GaAs Integrated Circuits

HMD-11011-2 ................. Divide by 10/11 Variable Modulus Divider
HMD-11016-1 ............... Divide by 2/4/8 Binary Counter
HMD-11101-2 ............... 5 5-Input NOR/OR Gate
HMD-11104-2 ............... 5 -Input NAND/AND Gate
HMD-11131-2 ................ Master/Slave D Flip-Flop
HMD-11301-2 ............... Divide by Two Prescaler
HMD-12141-1 ............... Four-Bit Universal Shift Register
IC Evaluation Kits
HMK-11MSI-1................. MSI Evaluation Kit
HMK-11SSI-2.................. SSI Evaluation Kit
GaAs Programs and Services
Monolithic Microwave Integrated Circuits (MMICs)
Custom Analog Integrated Circuits
Custom Digital Integrated Circuits
Semicustom Digital Integrated Circuits
High Reliability Screening

## U.S. Sales Offices**

## COMPANY HEADQUARTERS

2401 Palm Bay Road
Palm Bay FL 32905

## ALABAMA

P.O. Box 7065

Huntsville, AL 35807
(205) 837-8886

## ARIZONA

Suite 250
1717 E. Morten Avenue
Phoenix, AZ 85020
(602) 870-0080

## CALIFORNIA

* Suite 320

1503 South Coast Drive
Costa Mesa, CA 92626
(714) 540-2176

* Suite C100

883 Stierlin Road
Mountain View, CA 94043
(415) 964-6443

* Suite 205

6400 Canoga Avenue
Woodland Hills, CA 91367
(818) 992-0686

## COLORADO

Suite 200
61 Inverness Drive East
Englewood. CO 80112
(303) 799-8600

## FLORIDA

* 1301 Woody Burke Road
P.O. Box 1239

Melbourne, FL 32901
(305) 724-3576

GEORGIA
Suite 400
875 Johnson Ferry Road N.E.
Altanta, GA 30342
(404) 256-4000

## ILLINOIS

* Suite M

1555 Mittel Drive
Wood Dale, IL 60191
(312) 860-7884

## MASSACHUSETTS

* Suite 3A

83 Cambridge Street
Burlington, MA 01803
(617) 273-5942

## minNesota

Suite 703
2850 Metro Drive
Bloomington, MN 55420
(612) 854-3558

NEW YORK

* Suite 426

555 Broadhollow Road
Melville, L.I. NY 11747
(516) 249-4500

## NORTH CAROLINA

P.O. Box 31747

Raleigh, NC 27622
(919) 847-8985

## OHIO

Suite 204
5880 Sawmill Road
Dublin, OH 43017
(614) 766-4111

OREGON
Suite 250
500 W. 8th Street
Vancouver, WA 98660
(503) 283-7027
(206) 696-0043

## PENNSYLVANIA

Suite 1101
996 Old Eagle School Road
Wayne, PA 19087
(215) 687-6680

## TEXAS

* 16001 Dallas Parkway P.O. Box 809022-Mail Zone 32

Dallas, TX 75380-9002
(214) 386-2570

## WASHINGTON

33919 9th Avenue South
Federal Way, WA 98003
(206) 838-4878

## European Sales Offices

## COMPANY HEADQUARTERS

ENGLAND

* Harris/MHS Semiconductor Sales Ltd.

Eskdale Road
Winnersh Triangle
Wokingham RG11 5TR
Berkshire
United Kingdom
TEL: 0734-698787
TWX: 848-174

FRANCE

* Matra-Harris Semiconducteurs

Les Quadrants
3 Avenue du Centre
78182 Saint-Quentin-en-Yvelines
TEL: 3-1-3043 8272
TWX: 697-317

Matra-Harris Semiconducteurs
Electronic Center
La Chanterie Route De Gachet
BP 942
44075 Nantes Cedex
TEL: 33-40-30-30-30
TWX: 711-930
Matra-Harris Semiconducteurs
Locazirst 5
Chemin Des Pres
38240 Meylan
TEL: (33) 76903090
TWX: 980644F

## ITALY

Harris/MHS Semiconductors Sales SRL 20092 Cinisello Balsamo
Via Fratelli Cracchi 48
Milan
TEL: 39-2-618-8282
TWX: 324-019

## SWEDEN

Harris/MHS Semiconductor Sales AB
Stockholmsvagen 116
18338 Taby
TEL: 46-8-792-1240
TWX: 14867

## WEST GERMANY

* Harris/MHS Semiconductor Sales GmbH Erfurterstrasse 29
D-8057 Eching (Munich)
TEL: 49-89-3190050
TWX: 524126
TLX: 5213866
Harris/MHS Semiconductor Sales GmbH Steinhof 37-3
4006 Erkrath
Dusseldorf
TEL: 49-211-242036
TLX: 8582836

[^15]**Contact (305)724-7226 for location of Custom Intergrated Circuits Field Offices.

Transistor Vetriebsgesellschaft $\mathrm{mbH} \& \mathrm{Co} . \mathrm{KG}$.
Auhofstr 41A
A-1130 Wien
TEL: 43-0222-82-94-01
TWX: 133738

## BELGIUM

MCA-Tronix 513 Route du Condroz 4020 Liege TEL: 32-41-362-780 TWX: 4642052

DENMARK
Ditz Schweitzer A.S.
Vallensbaekvej 41
P.O. Box 5

DK-2600 Glostrup
TEL: 45-2-453-044
TWX: 33257

## FINLAND

Yleiselektronikka OY
P.O. Box 73

SF-02201 Espoo
TEL: 358-05-62-1122
TWX: 123212

## FRANCE

Almex SA
Zone Industrielle 48 Rue de L'Aubepine 92160 Antony
TEL: 1-666-21-12
TWX: 250067
A2M
18 Avenue Dutartre
78150 Le Chesnay
TEL: 3-954-91-13
TWX: 698376
EPROM
185 Rue de Lyon
13015 Marseille
TEL: 91-02-97-76
TWX: 400622
Feutrier Rhones-Alpes
Rue des Trois Glorieuses
42270 St Priest en Jarez
TEL: 77-74-67-33
TWX: 300021
Feutrier Provence
Zone Industrielle Avenue Laplace 13470 Carnoux TEL: 42-82-16-41

RTF
9 Rue d'Arcueil
94250 Gentilly
TEL: 1-664-11-01
TWX: 201069
RTF
Lotissement La Marqueille
12 Blvd de la Caprice
31320 Escalquens
TEL: 61-81-51-57
TWX: 520927
Spetelec
Tour Europa III 94532 Rungis Cedex
TEL: 1-686-56-65
TWX: 250801

## WEST GERMANY

Alfred Neye-Enatechnik GmbH
Postfach 1240
Schillerstr 14
D-2085 Quickborn
TEL: 49-4106-6121
TWX: 213590
Jermyn GmbH
Schulster 84
Postfach 1180
D-6277 Camberg-Wuerges
TEL: 49-6434-231
TWX: 484426
Kontron Halbleiter GmbH
Breslauer Str 2
Postfach 1351
D-8057 Eching bei Munchen
TEL: 81-65-77-372
TWX: 522122
Kontron Hockfrequenz GmbH
Oskar-Von-Miller-Str
8057 Eching
TEL: 81-65-771
TWX: 526795
Spoerle Electronic KG
Max-Planck-Str 1-3
D-6072 Dreieich Bei Frankfurt
TEL: 49-6103-30-40

## ISRAEL

MRBD Industries Ltd.
Jabotinsky Street
Postbox 1717
II-Ramat-Gan 54
TEL: 03-736479/7378701
TWX: 341467

## ITALY

Kontron SPA
Via Fantoli 16-15
20138 Milan
TEL: 39-2-50721
TWX: 312288

Lasi Electronica
Via Le Lombardia 1
1-20092 Cinisello Balsamo
TEL: 6120441
TWX: 331612
SO CO EL Srl
Via B Ricasoli 16-6
16156 Pegli Genova
TEL: 39-10-680270

## NETHERLANDS

Techmation Electronics BV
Postbus 9
NL-4175 ZG Haaften
TEL: (9068) 6451
TWX: 18612

## NORWAY

National Elektro
Ulveneien 75
P.O. Box 53, Oekern

N-Oslo 5
TEL: 47-2-64-4970
TWX: 71265
REPUBLIC OF SOUTH AFRICA
Allied Electronic Components
P.O. Box 6090

Dunswart 1508
Boksburg East Transvaal
TEL: 27-11-892-1001
TWX: 42559
Advanced Semi Devices
Johannesburg 2000
P.O. Box 2944

TEL: 27-11-8025820
TWX: 428201
SPAIN
Selco
Menorca 3
28009 Madrid
TEL: 34-1-4094634
TWX: 45458

## SWEDEN

A. B. Betoma

Box 1138
S-171-22 Solna
TEL: 46-8-820280
TWX: 19389
Fertronic AB
Box 3035
S-17103 Solna
TEL: 46-8-83-0060
TWX: 11181

## SWITZERLAND

Stolz A. G.
Taefernstr 15
CH-5405 Baden-Daettwil
TEL: 56-840151
TWX: 54070

UNITED KINGDOM \& IRELAND
Access Ltd.
Jubilee House
Jubilee Road
Letchworth
Hertfordshire SG6 1QH
TEL: 44-462-682333
TWX: 825252
Macro Marketing Ltd.
Burnham Lane
Slough, Berkshire
TEL: 44-62886-4422
TWX: 847945

R R Electronics Ltd.
St. Martins Way Industrial Estate
Cambridge Road
Bedford MK42 OLF
Bedfordshire
TEL: 44-234-47188
TWX: 826251

Thame Components Ltd.
Thame Park Industrial Estate
Thame OX9 3RS
Oxfordshire
TEL: 44-84421-4561
TWX: 837917

Stewart Electronics Ltd
Western Building
Vere Road
Kirkmuirhill ML11 9RP
Lanarkshire
TEL: 44-555-892393
TWX: 777404

Trim Electronics Ltd.
Trim
County Meath
Eire
TEL: 046-36263
TWX: 0027-90342

## Far East Sales Office

## COMPANY HEADQUARTERS

Harris K.K.
Shinjuku NS Bldg. Box 6153
2-4-1 Nishi-Shinjuku
Shinjuku-Ku, Tokyo 163 Japan
TEL: (03) 345-8911
TLX: J26525 HARRISKK
FAX: (03) 345-8910

## Far East Distributors \& Representatives

## AUSTRALIA

VSI Electronics Pty Ltd.
16 Dickson Avenue
Artarmon, N.S.W. 2064
TEL: 61-2-439-8622
TLX: AA22846
FAX: 61-2-439-6435

## HONG KONG

Karin Electronics Supplies Co., Ltd.
Kai Sun Industrial Bldg. 7F
166 Wai Yip Street, Kwun Tong
Kowloon, Hong Kong
TEL: 852-3-898252
TLX: 55322 KRNHK HX
FAX: 852-3-7541121

## INDIA

Zenith Electronics 106 Mittal Chambers
Nariman Point, Bombay 400021
TEL: 91-20-29464
TLX: 11-3152 ZNTH

## JAPAN

Hakuto Co., Ltd.
Toranomon Sangyo Bldg.
1-2-29 Toranomon
Minato-ku, Tokyo 105
TEL: (03) 502-2211
TLX: J22912 BRAPAN
FAX: (03) 508-2405

Japan Macnics Corp.
516 Imai Minami-cho
Nakahara-ku, Kawasaki-shi
Kanagawa-ken 211
TEL: 044-711-0022
TLX: 3842145
FAX: 044-711-2214
Micron Inc.
5-21-12 Sendagaya
Shibuya-ku, Tokyo 151
TEL: (03) 356-5541
TLX: 2322943 MICRO J
FAX: (03) 341-3566
Ryoyo Electro Corp.
Konwa Bldg.
1-12-22 Tsukiji
Chuo-ku, Tokyo 104
TEL: (03) 543-7711
FAX: (03) 555-9295

## KOREA

Hyundai Electronics
Industries Co., Ltd.
C.P.O. Box 10036

Seoul, Korea
TEL: 82-2-743-8386
TLX: K29793
FAX: 82-2-741-0317

## NEW ZEALAND

Professional Electronics, Ltd.
P.O. Box 31143

Auckland, New Zealand
TEL: 64-9-493-048
TLX: NZ21084 PROTON
FAX: 64-9-493045

## SINGAPORE

Desner Electronics
(Far East) Pte Ltd.
190 Middle Road, 16-07
Fortune Centre, Singapore 0718
TEL: 65-337-3188
TLX: RS39191 DTD
FAX: 65-3373180
TAIWAN
Leadtorn Industrial Inc.
2F, No. 2, Lane 166
Ming Shen E. Road
Taipei, Taiwan, R.O.C.
TEL: 886-2-571-7241
TLX: 21795
FAX: 886-2-541-7274

## Harris Semiconductor Spectrum of Products

Analog<br>CMOS Digital<br>Gallium Arsenide<br>\section*{Semicustom}<br>Custom

## FOR YOUR INFORMATION, OUR NAME IS HARRS

M HARRIS


[^0]:    1. Input Offset Voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power. $A / E$ Grades Guaranteed Fully Warmed up.
    2. Long Term Input Offset Voltage Stability refers to the average trend line of $\mathrm{V}_{\text {OS }} \mathrm{vs}$. Time over extended periods after the first 30 days of
[^1]:    * Time delay between $B$ and $C$ represents total time delay for $0 V$ to $+5 V$ full scale coded change.

[^2]:    ** Note: $\mathrm{HI}-200-4$ has same specifications as $\mathrm{HI}-200-5$ over the temperature range $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

[^3]:    * NOTE: The turn-off time is primarily limited here by the RC time constant ( 100 ns ) of the load.

[^4]:    As with all semiconductors, stresses listed under "Absolute Maximum Ratings" may be applied to devices (one at a time) without resulting in permanent damage. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The conditions listed under "Electrical Characteristics" are the only conditions recommended for satisfactory operation.

[^5]:    NOTES: 1. Absolute maximum ratings are limiting values, applied individually, 5. Digital input leakage is primarily due to the clamp diodes (see beyond which the serviceability of the circuit may be impaired
    Functional operation under any of these conditions is not necessarily
    Functional operation under any of these conditions is not necessarily implied Schematic). Typical leakage is less than 1 nA at $25^{\circ} \mathrm{C}$
    $\mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}$. IOUT $=-100 \mu \mathrm{~A}$.
    3. $10 n A$ is the practical lower limit for high speed measurement in the production test environment.
    4. Analog Overvoitage $= \pm 33 \mathrm{~V}$.

[^6]:    As with all semiconductors, stresses listed under "Absolute Maximum Ratings" may be applied to devices (one at a time) without resulting in permanent damage. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The conditions listed under "Electrical Characteristics" are the only conditions recommended for satisfactory operation.

[^7]:    *Available as MIL-STD-883 only.

[^8]:    CAUTION: These devices are sensitive to electronic discharge. Proper I.C. handling procedures should be followed.

[^9]:    1 When supplying an external load and operating on $\pm 12 \mathrm{~V}$ supplies, a buffer amplifier must be provided for the Reference Output.

[^10]:    1 When supplying an external load and operating on +12 V supplies, a buffer amplifier must be provided for the Refererice Outpu!

[^11]:    *Available as MIL-STD-883 Only.

[^12]:    *Surface Mount Package Available

[^13]:    * The suffix " -8 " signifies military high reliability product with burn-in (160 hours).

[^14]:    As with all semiconductors, stresses listed under "Absolute Maximum Ratings" may be applied to devices (one at a time) without resulting in permanent damage. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The conditions listed under "Electrical Characteristics" are the only conditions recommended for satisfactory operation.

[^15]:    *Field Applications Assistance Available.

