

Data
Acquisition

## THE NEW HARRIS SEMICONDUCTOR

In December 1988, Harris Semiconductor acquired the General Electric Solid State division, thereby adding former GE, RCA, and Intersil devices to the Harris Semiconductor line.

This Data Acquisition databook represents the full line of Harris Semiconductor Data Acquisition products for commercial applications and supersedes previously published Data Acquisition databooks under the Harris, GE, RCA or Intersil names. For a complete listing of all Harris Semiconductor products, please refer to the Product Selection Guide (SPG-201R; ordering information below).

For complete, current and detailed technical specifications on any Harris device please contact the nearest Harris sales, representative or distributor office; or direct literature requests to:

```
Harris Semiconductor Literature Department
P.O. Box 883, MS CB1-28
Melbourne, FL 32901
(407) 724-3739
FAX 407-724-3937
```

CALL 1-800-4HARRIS FOR INFORMATION
U.S. HEADQUARTERS

Harris Semiconductor 1301 Woody Burke Road Melbourne, Florida 32902
TEL: (407) 724-3000
SOUTH ASIA
Harris Semiconductor H.K. Ltd 13/F Fourseas Building 208-212 Nathan Road Tsimshatsui, Kowloon Hong Kong
TEL: (852) 723-6339

EUROPEAN HEADQUARTERS
Harris Semiconductor
Mercure Centre
Rue de la Fusse 100 1130 Brussels, Belgium
TEL: (32) 2-246-2111
NORTH ASIA
Harris K.K.
Shinjuku NS Bldg. Box 6153
2-4-1 Nishi-Shinjuku Shinjuku-Ku, Tokyo 163 Japan
TEL: 81-3-3345-8911

Harris Semiconductor products are sold by description only. All specifications in this product guide are applicable only to packaged products; specifications for die are available upon request. Harris reserves the right to make changes in circuit design, specifications and other information at any time without prior notice. Accordingly, the reader is cautioned to verify that information in this publication is current before placing orders. Reference to products of other manufacturers are solely for convenience of comparison and do not imply total equivalency of design, performance, or otherwise.


## TABLE OF CONTENTS

A/D CONVERTERS INTEGRATING A/D SUCCESSIVE APPROXIMATION A/D CONVERTERS FLASH D/A CONVERTERS ANALOG SWITCHES MULTIPLEXERS DISPLAY DRIVERS REAL-TIME CLOCK COUNTERS WITH DISPLAY DRIVERS/TIMEBASE GENERATORS

DATA COMMUNICATIONS
MEMORY
PACKAGING INFORMATION
NEW PRODUCTS

## DATA ACQUISITION PRODUCT TECHNICAL ASSISTANCE

For technical assistance on the Harris products listed in this databook, please contact Field Applications Engineering staff available at one of the following Harris Sales Offices:

UNITED STATES

| CALIFORNIA | Costa Mesa . . . . . . . . . . . . . . 714-433-0600 |
| :---: | :---: |
|  | San Jose. . . . . . . . . . . . . . . . . 408-922-0977 |
|  | Woodland Hills . . . . . . . . . . . 818-992-0686 |
| FLORIDA | Melbourne . . . . . . . . . . . . . . . 407-724-3576 |
| GEORGIA | Norcross. . . . . . . . . . . . . . . . . 404-246-9320 |
| ILLINOIS | Schaumburg . . . . . . . . . . . 708-240-3480 |
| MASSACHUSETTS | Burlington ................ 617-221-1850 |
| NEW JERSEY | Mt. Laurel . . . . . . . . . . . . . . . . 609-727-1909 |
|  | Rahway. . . . . . . . . . . . . . . . 201-381-4210 |
| TEXAS | Dallas . . . . . . . . . . . . . . . . . . 214-733-0800 |
| INTERNATIONAL |  |
| FRANCE | Paris . . . . . . . . . . . . . . . . . . 33-1-346-54046 |
| GERMANY | Munich . . . . . . . . . . . . . . . . 49-8-963-8130 |
| ITALY | Milano . . . . . . . . . . . . . . . . . . 39-2-262-22141 |
| JAPAN | Tokyo . . . . . . . . . . . . . . . . . 81-3-345-8911 |
| KOREA | Seoul. . . . . . . . . . . . . . . . . . . 82-2-551-0931 |
| U.K. | Camberley . . . . . . . . . . . . . . 44-2-766-86886 |

For literature requests, please contact Harris Telemarketing at 407-724-3739.

## 



GENERAL INFORMATION
ALPHANUMERIC PRODUCT INDEX ..... 1-2
PRODUCT INDEX BY FAMILY ..... 1-8
OBSOLETE PARTS AND NOT RECOMMENDED FOR NEW DESIGN PARTS ..... 1-14
CHIP/WAFER DIE INFORMATION ..... 1-15
APPLICATION NOTE ABSTRACTS ..... 1-16
DATA ACQUISITION PRODUCT CROSS REFERENCE ..... 1-18

## Alphanumeric Product Index

AD590 2-Wire Current Output Temperature Transducer ..... 12-2
AD7520
10-Bit Multiplying D/A Converter ..... 6-3
AD7521 12-Bit Multiplying D/A Converter ..... 6-3
AD7523 8-Bit Multiplying D/A Converter ..... 6-10
AD753010-Bit Multiplying D/A Converter.6-3
AD7531
12-Bit Multiplying D/A Converter ..... 6-3
AD7533 10-Bit Multiplying D/A Converter ..... 6-16
AD7541 12-Bit Multiplying D/A Converter ..... 6-22
AD7545
12-Bit Buffered Multiplying CMOS DAC ..... 6-29
ADC0802 8 -Bit $\mu$ P-Compatible A/D Converter ..... 4-2
ADC0803 8 -Bit $\mu$ P-Compatible A/D Converter ..... 4-2
ADC0804 8-Bit $\mu$ P-Compatible A/D Converter ..... 4-2
CA3161 BCD to Seven Segment Decoder/Driver ..... 9-2
CA3162/CA3162A A/D Converter for 3½-Digit Display ..... 2-2
СА3168 2-Digit BCD to Seven Segment Decoder/Driver ..... 9-6
СА3304 CMOS Video-Speed 4-Bit Flash A/D Converter ..... 5-2
САЗ306 CMOS Video-Speed 6-Bit Flash A/D Converter ..... 5-12
САЗ310/САЗ310A CMOS 10-Bit A/D Converter with Internal Track and Hold ..... 4-20
CA3318C CMOS Video-Speed 8-Bit Flash A/D Converter ..... 5-26
CA3338 CMOS Video-Speed 8-Bit R-2R D/A Converter ..... 6-37
DG180 Dual SPST 10 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG181 Dual SPST 30 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG182 Dual SPST 75 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG183 Dual DPST 10 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG184 Dual DPST 30 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG185 Dual DPST 75 Ohm High-Speed Driver with JFET Swtich ..... 7-5
DG186 SPDT 10 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG187 SPDT 30 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG188SPDT 75 Ohm High-Speed Driver with JFET Switch7-5
DG189 Dual SPDT 10 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG190 Dual SPDT 30 Ohm High-Speed Driver with JFET Switch ..... 7-5DG191
Dual SPDT 75 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG200 Dual SPST CMOS Analog Switch ..... 7-11
DG201 Quad SPST CMOS Analog Switch ..... 7-15
DG201A Quad Monolithic SPST CMOS Analog Switch ..... 7-19
DG202 Quad Monolithic SPST CMOS Analog Switch ..... 7-19
DG211 Quad Monolithic SPST CMOS Analog Switch ..... 7-24
DG212 Quad Monolithic SPST CMOS Analog Switch ..... 7-24

## Alphanumeric Product Index (Continued)

DG300A Dual SPST TTL Compatible CMOS Analog Switch ..... 7-27
DG301A SPDT TTL Compatible CMOS Analog Switch ..... 7-27
DG302A Dual DPST TTL Compatible CMOS Analog Switch ..... 7-27
DG303A Dual SPDT TTL Compatible CMOS Analog Switch ..... 7-27
DG308A Quad Monolithic SPST CMOS Analog Switch ..... 7-32
DG309 Quad Monolithic SPST CMOS Analog Switch ..... 7-32
DG506A 16-Channel CMOS Analog Multiplexer ..... 8-3
DG507A Dual 8-Channel CMOS Analog Multiplexer ..... 8-3
DG508A 8-Channel CMOS Analog Multiplexer ..... 8-13
DG509A Dual 4-Channel CMOS Analog Multiplexer ..... 8-13
DG526 16-Channel CMOS Latchable Multiplexer ..... 8-21
DG527 Dual 8-Channel CMOS Latchable Multiplexer ..... 8-21
DG528 8-Channel Latchable Multiplexer ..... 8-31
DG529 Dual 4-Channel Latchable Multiplexer ..... 8-31
HI-200 Dual SPST CMOS Analog Switch ..... 7-36
HI-201 Quad SPST CMOS Analog Switch ..... 7-42
HI-201HS High-Speed Quad SPST CMOS Analog Switch ..... 7-48
HI-222 High Frequency Video Switch ..... 7-57
HI-300 Dual SPST CMOS Analog Switch ..... 7-65
HI-301 SPDT CMOS Analog Switch ..... 7-65
HI-302 Dual DPST CMOS Analog Switch ..... 7-65
HI-303 Dual SPDT CMOS Analog Switch ..... 7-65
HI-304 Dual SPST CMOS Analog Switch ..... 7-65
HI-305 SPDT CMOS Analog Switch ..... 7-65
HI-306 Dual DPST CMOS Analog Switch ..... 7-65
HI-307 Dual SPDT CMOS Analog Switch ..... 7-65
HI-381 Dual SPST CMOS Analog Switch ..... 7-70
HI-384 Dual DPST CMOS Analog Switch ..... 7-70
HI-387 SPDT CMOS Analog Switch ..... 7-70
HI-390 Dual SPDT CMOS Analog Switch ..... 7-70
HI-506 Single 16 Channel CMOS Analog Multiplexer ..... 8-46
HI-506A Single 16 Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-52
Hi-507 Differential 8-Channel CMOS Analog Multiplexer ..... 8-46
HI-507A Differential 8-Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-52
HI-508 Single 8. Channel CMOS Analog Multiplexer ..... 8-58HI-508A
Single 8:Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-65

## Alphanumeric Product Index (Continued)

HI-509 Differential 4-Channel CMOS Analog Multiplexer ..... 8-58
HI-509A Differential 4-Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-65
HI-516 Programmable 16-Channel/Differential 8-Channel CMOS High-Speed Analog Multiplexer ..... 8-71
HI-518 Programmable 8-Channel/Differential 4-Channel CMOS High-Speed Analog Mulitplexer ..... 8-76
HI-524 4-Channel Wideband and Video Multiplexer ..... 8-81
HI-539 Monolithic, 4-Channel, Low Level, Differential Multiplexer ..... 8-86
HI-546 Single 16-Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-95
HI-547 Differential 8-Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-95
HI-548 Single 8-C̄hannel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-101
HI-549 Differential 4-Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-101
HI-562A 12-Bit High-Speed Monolithic D/A Converter ..... 6-46
HI-565A High-Speed Monolithic D/A Converter with Reference ..... 6-52
HI-574A Fast, Complete 12-Bit A/D Converter with Microprocessor Interface ..... 4-35
HI-674A $12 \mu \mathrm{~s}$, Complete 12 -Bit A/D Converter with Microprocessor Interface ..... 4-46
HI-774 $8 \mu \mathrm{~s}$, Complete 12 -Bit A/D Converter with Microprocessor Interface ..... 4-57
HI-1818A Low Resistance Single 8-Channel CMOS Analog Multiplexer ..... 8-40
HI-1828A Low Resistance Differential 4-Channel CMOS Analog Multiplexer ..... 8-40
HI-5040SPST CMOS Analog Switch7-76
HI-5041 Dual SPST CMOS Analog Switch ..... 7-76
HI-5042 SPDT CMOS Analog Switch ..... 7-76
HI-5043 Dual SPDT CMOS Analog Switch ..... 7-76
HI-5044 DPST CMOS Analog Switch ..... 7-76
HI-5045 Dual DPST CMOS Analog Switch ..... 7-76
HI-5046 DPDT CMOS Analog Switch ..... 7-76
HI-5046A DPDT CMOS Analog Switch ..... 7-76
HI-5047 4PST CMOS Analog Switch ..... 7-76
HI-5047A 4PST CMOS Analog Switch ..... 7-76
HI-5048 Dual SPST CMOS Analog Switch ..... 7-76
HI-5049 Dual DPST CMOS Analog Switch ..... 7-76
HI-5050 SPDT CMOS Analog Switch ..... 7-76
HI-5051 Dual SPDT CMOS Analog Switch ..... 7-76
HI-5700 8-Bit, 20MSPS Flash A/D Converter ..... 5-37
HI-5701 6-Bit, 30MSPS Flash A/D Converter ..... 16-9

## Alphanumeric Product Index (Continued)

HI-7151 10-Bit High-Speed A/D Converter with Track and Hold ..... 4-70
HI-7152
10-Bit High-Speed A/D Converter with Track and Hold ..... 4-87
HI-71538-Channel 10-Bit High Speed Sampling A/D Converter4-104
HI-7153 8-Channel 10-Bit High Speed Sampling A/D Converter ..... 16-10
HI-7159 Microprocessor Compatible 5½-Digit A/D Converter ..... 3-2
HI-DAC16B/DAC16C 16-Bit D/A Converter ..... 6-59
HI-DAC80V 12-Bit, Low Cost Monolithic D/A Converter ..... 6-66
HI-DAC85V 12-Bit, Low Cost Monolithic D/A Converter ..... 6-72
ICL232 +5 Volt Powered Dual RS-232 Transmitter/Receiver ..... 13-2ICL71C03/ICL8052
Precision 41⁄2-Digit A/D Converter ..... 2-9
ICL71C03/ICL8068 Precision 4½-Digit A/D Converter ..... 2-9
ICL7104/ICL8052 14/16-Bit $\mu$ P-Compatible 2-Chip A/D Converter ..... 3-3
ICL7104/ICL8068 14/16-Bit $\mu$ P-Compatible 2-Chip A/D Converter ..... 3-3
ICL710631⁄2-Digit LCD Single-Chip A/D Converter2-30
ICL7107 31⁄2-Digit LED Single-Chip A/D Converter ..... 2-30
ICL7109 12-Bit $\mu \mathrm{P}$-Compatible A/D Converter ..... 3-24
ICL7112 12-Bit High-Speed CMOS $\mu$ P-Compatible A/D Converter ..... 4-105
ICL7115 14-Bit High-Speed CMOS $\mu$ P-Compatible A/D Converter ..... 4-118
ICL7116 3½-Digit with Display Hold Single-Chip A/D Converter ..... 2-43
ICL7117 3½-Digit with Display Hold Single-Chip A/D Converter ..... 2-43
ICL7121 16-Bit Multiplying Microprocessor-Compatible D/A Converter ..... 6-78
ICL7126 3½-Digit Low Power Single-Chip A/D Converter ..... 2-55
ICL7129 4½-Digit LCD Single-Chip A/D Converter ..... 2-67
ICL7134 14-Bit Multiplying $\mu \mathrm{P}$-Compatible D/A Converter ..... 6-85
ICL7135 4½-Digit BCD Output A/D Converter ..... 3-44
ICL7136 3½-Digit LCD Low Power A/D Converter ..... 2-81
ICL7137 3½-Digit LED Low Power Single-Chip A/D Converter ..... 2-93
ICL7139 33/4-Digit Autoranging Multimeter ..... 2-103
ICL7149 Low Cost 33/4-Digit Autoranging Multimeter ..... 2-117
ICL7182
101 Segment LCD Bargraph A/D Converter ..... 2-131
ICL8052 A/D Converter - Low Leakage, Low Noise ..... 3-3
ICL8068 A/D Converter - Low Leakage, Low Noise ..... 3-3
ICL8069 Low Voltage Reference ..... 12-13
ICM7170 $\mu \mathrm{P}$-Compatible Real-Time Clock ..... 10-2
ICM7207/A CMOS Timebase Generator ..... 11-2
ICM7208 7-Digit LED Display Counter ..... 11-8
ICM7209 Timebase Generator ..... 11-15
ICM7211 4-Digit LCD Display Driver ..... 9-10

## Alphanumeric Product Index (Continued)

ICM7212 4-Digit LED Display Driver ..... 9-10
ICM7213 One Second/One Minute Timebase Generator ..... 11-18
ICM7216A/B/D 8-Digit Multi-Function Frequency Counter/Timer ..... 11-23
ICM7217 4-Digit LED Display Programmable Up/Down Counter ..... 11-42
ICM7218 8-Digit LED Multiplexed Display Driver ..... 9-22
ICM7224 4½-Digit LCD/LED Display Counter ..... 11-59
ICM7226A/B 8-Digit Multi-Function Frequency Counter/Timer ..... 11-67
ICM7228 8-Digit LED Multiplexed Display Driver ..... 9-33
ICM7231 Numeric/Alphanumeric Triplexed LCD Display Driver ..... 9-54
ICM7232 Numeric/Alphanumeric Triplexed LCD Display Driver ..... 9-54
ICM7243 8-Character $\mu$ P-Compatible LED Display Driver ..... 9-70
ICM7249 5½-Digit LCD $\mu$-Power Event/Hour Meter ..... 11-82
IH401A Quad Varafet Analog Switch ..... 7-87
IH5009 Quad 100 Ohm Virtual Ground Analog Switch ..... 7-92
IH5010 Quad 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5011 Quad 100 Ohm Virtual Ground Analog Switch ..... 7-92
IH5012 Quad 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5014 Triple 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5016Triple 150 Ohm Virtual Ground Analog Switch7-92
IH5017 Dual 100 Ohm Virtual Ground Analog Switch ..... 7-92
IH5018 Dual 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5019 Dual 100 Ohm Virtual Ground Analog Switch ..... 7-92
IH5020 Dual 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5022 Single 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5024 Single 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5043 Dual SPDT 75 Ohm High-Level CMOS Analog Switch ..... 7-99
IH5052 Quad SPST CMOS Analog Switch ..... 7-108
IH5053 Quad SPST CMOS Analog Switch ..... 7-108
IH5108 8-Channel Fault Protected CMOS Analog Multiplexer ..... 8-108
IH5116 16-Channel Fault Protected CMOS Analog Multiplexer ..... 8-117
IH5140 SPST High-Level CMOS Analog Switch ..... 7-114
IH5141 Dual SPST High-Level CMOS Analog Switch ..... 7-114
IH5142 SPDT High-Level CMOS Analog Switch ..... 7-114
IH5143 Dual SPDT High-Level CMOS Analog Switch ..... 7-114

## Alphanumeric Product Index (Continued)

IH5144 DPST High-Level CMOS Analog Switch ..... 7-114
IH5145 Dual DPST High-Level CMOS Analog Switch ..... 7-114
IH5151 Dual SPDT High-Level CMOS Analog Switch ..... 7-125
IH5208
4-Channel Differential Fault Protected CMOS Analog Multiplexer ..... 8-130
IH5216 8-Channel Differential Fault Protected CMOS Analog Mulitplexer ..... 8-139
IH5341 Dual SPST CMOS RF/Video Switch ..... 7-133
IH5352 Quad SPST CMOS RF/Video Switch ..... 7-139
IH6108 8-Channel CMOS Analog Multiplexer ..... 8-153
IH6201 Dual CMOS Driver/Voltage Translator ..... 7-144
IH6208 4-Channel Differential CMOS Analog Multiplexer ..... 8-163
IM6653 4096-Bit CMOS UV EPROM ..... 14-2
IM6654 4096-Bit CMOS UV EPROM ..... 14-2

## Product Index by Family

A/D CONVERTERS DISPLAY PAGE
CA3162/CA3162A A/D Converter for 3½-Digit Display ..... 2-2
ICL71C03/ICL8052 Precision 4½-Digit A/D Converter ..... 2-9
ICL71C03/ICL8068 Precision 4½-Digit A/D Converter ..... 2-9
ICL7106 3 112 -Digit LCD Single-Chip A/D Converter ..... 2-30
ICL7107 3½-Digit LED Single-Chip A/D Converter ..... 2-30
ICL7116 3½-Digit with Display Hold Single-Chip A/D Converter ..... 2-43
ICL7117 3112-Digit with Display Hold Single-Chip A/D Converter ..... 2-43
ICL7126 3½-Digit Low Power Single-Chip A/D Converter ..... 2-55
ICL7129 4½-Digit LCD Single-Chip A/D Converter ..... 2-67
ICL7136 3½-Digit LCD Low Power A/D Converter ..... 2-81
ICL7137 3½-Digit LED Low Power Single-Chip A/D Converter ..... 2-93
ICL7139 33/4-Digit Autoranging Multimeter ..... 2-103
ICL7149 Low Cost 33/4-Digit Autoranging Multimeter ..... 2-117
ICL7182 101 Segment LCD Bargraph A/D Converter ..... 2-131
A/D CONVERTERS INTEGRATING
HI-7159 Microprocessor-Compatible 51⁄2-Digit A/D Converter ..... 3-2
ICL7104/ICL8052 14/16-Bit $\mu$ P-Compatible 2-Chip A/D Converter ..... 3-3
ICL7104/ICL8068 14/16-Bit $\mu$ P-Compatible 2-Chip A/D Converter ..... 3-3
ICL7109 12-Bit $\mu \mathrm{P}$-Compatible A/D Converter ..... 3-24
ICL7135 4½-Digit BCD Output A/D Converter ..... 3-44
A/D SUCCESSIVE APPROXIMATION
ADC0802 8-Bit $\mu$ P-Compatible A/D Converter ..... 4-2
ADC0803 8 -Bit $\mu \mathrm{P}$-Compatible A/D Converter ..... 4-2
ADC0804 8 -Bit $\mu \mathrm{P}$-Compatible A/D Converter ..... 4-2
CA3310/CA3310A CMOS 10-Bit A/D Converter with Internal Track and Hold ..... 4-20
HI-574A ..... 4-35
Fast, Complete 12-Bit A/D Converter with Microprocessor
Fast, Complete 12-Bit A/D Converter with Microprocessor Interface Interface
HI-774 $8 \mu \mathrm{~s}$, Complete 12 -Bit A/D Converter with Microprocessor Interface ..... 4-57
HI-674A $12 \mu \mathrm{~s}$, Complete 12 -Bit A/D Converter with Microprocessor Interface ..... 4-46
HI-7151 10-Bit High-Speed A/D Converter with Track and Hold ..... 4-70
HI-7152 10-Bit High-Speed A/D Converter with Track and Hold ..... 4-87
HI-7153 8-Channel 10-Bit High-Speed A/D Converter with Track and Hold ..... 4-104
ICL7112 12-Bit High-Speed CMOS $\mu \mathrm{P}$-Compatible A/D Converter ..... 4-105
ICL7115 14-Bit High-Speed CMOS $\mu$ P-Compatible A/D Converter ..... 4-118
A/D CONVERTERS FLASH
CA3304 CMOS Video-Speed 4-Bit Flash A/D Converter ..... 5-2
САЗ306 CMOS Video-Speed 6-Bit Flash A/D Converter ..... 5-12
CA3318C CMOS Video-Speed 8-Bit Flash A/D Converter ..... 5-26
HI-5700 8-Bit, 20MSPS Flash A/D Converter ..... 5-37

## Product Index by Family (Continued)

D/A CONVERTERS PAGE
AD7520 10-Bit Multiplying D/A Converter ..... 6-3
AD7521 12-Bit Multiplying D/A Converter ..... 6-3
AD75238-Bit Multiplying D/A Converter6-10
AD7530 10-Bit Multiplying D/A Converter ..... 6-3
AD7531 12-Bit Multiplying D/A Converter ..... 6-3
AD7533 10-Bit Multiplying D/A Converter ..... 6-16
AD7541 12-Bit Multiplying D/A Converter ..... 6-22
AD7545 12-Bit Buffered Multiplying CMOS DAC ..... 6-29
CA3338 CMOS Video-Speed 8-Bit R-2R D/A Converter ..... 6-37
HI-562A 12-Bit High-Speed Monolithic D/A Converter ..... 6-46
HI-565A High-Speed Monolithic D/A Converter with Reference ..... 6-52
HI-DAC16B/DAC16C 16-Bit D/A Converter ..... 6-59
HI-DAC80V 12-Bit, Low Cost, Monolithic D/A Converter ..... 6-66
HI-DAC85V 12-Bit, Low Cost, Monolithic D/A Converter ..... 6-72
ICL7121 16-Bit Multiplying Microprocessor-Compatible D/A Converter ..... 6-78
ICL7134 14-Bit Multiplying $\mu \mathrm{P}$-Compatible D/A Converter ..... 6-85
ANALOG SWITCHES
DG180 Dual SPST 10 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG181 Dual SPST 30 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG182 Dual SPST 75 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG183 Dual DPST 10 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG184 Dual DPST 30 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG185 Dual DPST 75 Ohm High-Speed Driver with JFET Swtich ..... 7-5
DG186 SPDT 10 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG187 SPDT 30 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG188 SPDT 75 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG189 Dual SPDT 10 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG190 Dual SPDT 30 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG191 Dual SPDT 75 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG200 Dual SPST CMOS Analog Switch ..... 7-11
DG201 Quad SPST CMOS Analog Switch ..... 7-15DG201A
Quad Monolithic SPST CMOS Analog Switch ..... 7-19
DG202 Quad Monolithic SPST CMOS Analog Switch ..... 7-19
DG211 Quad Monolithic SPST CMOS Analog Switch ..... 7-24
DG212 Quad Monolithic SPST CMOS Analog Switch ..... 7-24
DG300A Dual SPST TTL Compatible CMOS Analog Switch ..... 7-27
DG301A SPDT TTL Compatible CMOS Analog Switch ..... 7-27
DG302A Dual DPST TTL Compatible CMOS Analog Switch ..... 7-27
DG303A Dual SPDT TTL Compatible CMOS Analog Switch ..... 7-27
DG308A Quad Monolithic SPST CMOS Analog Switch ..... 7-32
DG309 ..... 7-32

# Product Index by Family (Continued) 

ANALOG SWITCHES (Continued)HI-200Dual SPST CMOS Analog Switch7-36
HI-201Quad SPST CMOS Analog Switch7-42
HI-201HS High-Speed Quad SPST CMOS Analog Switch ..... 7-48
HI-222 High Frequency Video Switch ..... 7-57
HI-300 Dual SPST CMOS Analog Switch ..... 7-65
HI-301 SPDT CMOS Analog Switch ..... 7-65
HI-302 Dual DPST CMOS Analog Switch ..... 7-65
HI-303 Dual SPDT CMOS Analog Switch ..... 7-65
HI-304 Dual SPST CMOS Analog Switch ..... 7-65
HI-305 SPDT CMOS Analog Switch ..... 7-65
HI-306 Dual DPST CMOS Analog Switch ..... 7-65
HI-307 Dual SPDT CMOS Analog Switch ..... 7-65
HI-381 Dual SPST CMOS Analog Switch ..... 7-70
HI-384 Dual DPST CMOS Analog Switch ..... 7-70
HI-387 SPDT CMOS Analog Switch ..... 7-70
HI-390 Dual SPDT CMOS Analog Switch ..... 7-70
HI-5040 SPST CMOS Analog Switch ..... 7-76
HI-5041 Dual SPST CMOS Analog Switch ..... 7-76
HI-5042 SPDT CMOS Analog Switch ..... 7-76
HI-5043 Dual SPDT CMOS Analog Switch ..... 7-76
HI-5044 DPST CMOS Analog Switch ..... 7-76
HI-5045 Dual DPST CMOS Analog Switch ..... 7-76
HI-5046 DPDT CMOS Analog Switch ..... 7-76
HI-5046A DPDT CMOS Analog Switch ..... 7-76
HI-5047 4PST CMOS Analog Switch ..... 7-76
HI-5047A 4PST CMOS Analog Switch ..... 7-76
HI-5048 Dual SPST CMOS Analog Switch ..... 7-76
HI-5049 Dual DPST CMOS Analog Switch ..... 7-76
HI-5050 SPDT CMOS Analog Switch ..... 7-76
HI-5051 Dual SPDT CMOS Analog Switch ..... 7-76
IH401A Quad Varafet Analog Switch ..... 7-87
IH5009 Quad 100 Ohm Virtual Ground Analog Switch ..... 7-92
IH5010 Quad 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5011 Quad 100 Ohm Virtual Ground Analog Switch ..... 7-92
IH5012 Quad 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5014 Triple 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5016 Triple 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5017 Dual 100 Ohm Virtual Ground Analog Switch ..... 7-92
IH5018 Dual 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5019 Dual 100 Ohm Virtual Ground Analog Switch ..... 7-92
IH5020 Dual 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5022 Single 150 Ohm Virtual Ground Analog Switch ..... 7-92

## Product Index by Family (Continued)

ANALOG SWITCHES (Continued)IH5024 Single 150 Ohm Virtual Ground Analog Switch . . . . . . . . . . . . . . 7-92
IH5043Dual SPDT 75 Ohm High-Level CMOS Analog SwitchH50437-99
IH5052 Quad SPST CMOS Analog Switch ..... 7-108
IH5053 Quad SPST CMOS Analog Switch ..... 7-108
IH5140 SPST High-Level CMOS Analog Switch ..... 7-114
IH5141 Dual SPST High-Level CMOS Analog Switch ..... 7-114
IH5142 SPDT High-Level CMOS Analog Switch ..... 7-114
IH5143 Dual SPDT High-Level CMOS Analog Switch ..... 7-114
IH5144 DPST High-Level CMOS Analog Switch ..... 7-114
IH5145 Dual DPST. High-Level CMOS Analog Switch ..... 7-114
IH5151 Dual SPDT High-Level CMOS Analog Switch ..... 7-125
IH5341 Dual SPST CMOS RF/Video Switch ..... 7-133
IH5352 Quad SPST CMOS RF/Video Switch ..... 7-139
IH6201 Dual CMOS Driver/Voltage Translator ..... 7-144

## MULTIPLEXERS

DG506A 16-Channel CMOS Analog Multiplexer ..... 8-3
DG507A Dual 8-Channel CMOS Analog Multiplexer ..... 8-3
DG508A 8-Channel CMOS Analog Multiplexer ..... 8-13
DG509A Dual 4-Channel CMOS Analog Multiplexer ..... 8-13
DG526 16-Channel CMOS Latchable Multiplexer ..... 8-21
DG527 Dual 8-Channel CMOS Latchable Multiplexer ..... 8-21
DG528 8-Channel Latchable Multiplexer ..... 8-31
DG529 Dual 4-Channel Latchable Multiplexer ..... 8-31
HI-1818A/1828A Low Resistance Single 8/Differential 4-Channel CMOS Analog Multiplexers ..... 8-40
HI-506 Single 16-Channel CMOS Analog Multiplexer ..... 8-46
HI-507 Differential 8-Channel CMOS Analog Multiplexer ..... 8-46
HI-506A
Single 16-Channel CMOS Analog
Single 16-Channel CMOS Analog
Multiplexer with Active Overvoltage Protection ..... 8-52
HI-507A Differential 8-Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-52

# Product Index by Family (Continued) 

MULTIPLEXERS (Continued) PAGE
HI-508 Single 8-Channel CMOS Analog Multiplexer ..... 8-58
HI-509 Differential 4-Channel CMOS Analog Multiplexer ..... 8-58
HI-508A Single 8-Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-65
HI-509A Differential 4-Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-65
HI-516 Programmable 16-Channel/Differential 8-Channel CMOS High-Speed Analog Multiplexer ..... 8-71
HI-518 Programmable 8-Channel/Differential 4-Channel CMOS High-Speed Analog Mulitplexer ..... 8-76
HI-524 4-Channel Wideband and Video Multiplexer ..... 8-81
HI-539 Monolithic, 4-Channel, Low Level, Differential Multiplexer ..... 8-86
HI-546 Single 16-Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-95
HI-547 Differential 8-Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-95
HI-548 Single 8-Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-101
HI-549 Differential 4-Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-101
IH5108 8-Channel Fault Protected CMOS Analog Multiplexer ..... 8-108
IH5116 16-Channel Fault Protected CMOS Analog Multiplexer ..... 8-117
IH5208 4-Channel Differential Fault Protected CMOS Analog Multiplexer ..... 8-130
IH5216 8-Channel Differential Fault Protected CMOS Analog Mulitplexer ..... 8-139
IH6108 8-Channel CMOS Analog Multiplexer ..... 8-153
IH6208 4-Channel Differential CMOS Analog Multiplexer ..... 8-163
DISPLAY DRIVERS
CA3161 BCD to Seven Segment Decoder/Driver ..... 9-2
САЗ168 2-Digit BCD to Seven Segment Decoder/Driver ..... 9-6
ICM7211 4-Digit LCD Display Driver ..... 9-10
ICM7212 4-Digit LED Display Driver ..... 9-10
ICM7218 8-Digit LED Multiplexed Display Driver ..... 9-22
ICM7228 8-Digit LED Multiplexed Display Driver ..... 9-33
ICM7231 Numeric/Alphanumeric Triplexed LCD Display Driver ..... 9-54
ICM7232 Numeric/Alphanumeric Triplexed LCD Display Driver ..... 9-54
ICM7243 8-Character $\mu \mathrm{P}$-Compatible LED Display Driver ..... 9-70
REALTIME CLOCK
ICM7170 $\mu$ P-Compatible Real-Time Clock ..... 10-2
Product Index by Family (Continued)
COUNTERS WITH DISPLAY DRIVERS/TIMEBASE GENERATORS ..... PAGE
ICM7207IA CMOS Timebase Generator ..... 11-2
ICM7208 7-Digit LED Display Counter ..... 11-8
ICM7209 Timebase Generator ..... 11-15
ICM7213 One Second/One Minute Timebase Generator ..... 11-18
ICM7216A/B/D 8-Digit Multi-Function Frequency Counter/Timer ..... 11-23
ICM7217 4-Digit LED Display Programmable Up/Down Counter ..... 11-42
ICM7224 4½ Digit LCD Display Counter ..... 11-59
ICM7226A/B 8-Digit Multi-Function Frequency Counter/Timer ..... 11-67
ICM7249 5½-Digit LCD $\mu$-Power Event/Hour Meter ..... 11-82
SPECIAL PURPOSE
AD590 2-Wire Current Output Temperature Transducer ..... 12-2
ICL8069 Low Voltage Reference ..... 12-13
DATA COMMUNICATIONS
ICL232 +5 Volt Powered Dual RS-232 Transmitter/Receiver ..... 13-2
MEMORY
IM6653 4096-Bit CMOS UV EPROM ..... 14-2
IM6654 4096-Bit CMOS UV EPROM ..... 14-2

## Harris Semiconductor Data Acquisition

Obsolete Parts and Not Recommended for New Design Parts

| OBSOLETE <br> PRODUCT | SUGGESTED <br> REPLACEMENT |
| :--- | :--- |
| HI-DAC87V/883 | AD7545SQ/883 |
|  |  |
|  |  |
| ICM7218E | ICM7228A,B,C,D |
| ICM7225 |  |
| ICM7233 | HI5040 or IH5140* |
| IH5040 | HI5041 or IH5141* |
| IH5041 | HI5042 or IH5142* |
| IH5042 | H5044 or IH5144* |
| IH5044 | HI5045 or IH5145* |
| IH5045 | HI5046* |
| IH5046 | HI5047* |
| IH5047 |  |
|  |  |
|  | HI5048* |
| IH5148 | HI5049* |
| IH5149 | HI5050* |
| IH5150 | DG506A* |
| IH6116 | DG507A* |
| IH6216 |  |
| IH9108 | HD-6402* |
|  |  |
| IM4702 |  |
| IM6402 |  |


| NOT RECOMMENDED <br> FOR NEW DESIGN | SUGGESTED <br> REPLACEMENT |
| :--- | :--- |
| ICM7218A,B,C,D | ICM7228A,B,C,D |
| ICL7112 | ICL7115* |
| HI-7159 | HI-7159A* |
| HI-562A | HI-565A |
| HI-DAC16B/16C | ICL7121 |
| ICL7107CDL | ICL7107CPL* |
| ICL7107CJL | ICL7107CPL* |
| ICL7126CDL | ICL7126CPL* |
| ICL7135CJI | ICL7135CPI* |
| ICL7136CDL | ICL7136CPL* |
| ICL7136CJL | ICL7136CPL* |
| ICL7137CDL | ICL7137CPL* |
| ICM7231BFIJL | ICM7231BFIPL* |
| ICM7231BFIM44 | ICM7231BFIPL |
| ICM7232BFIJL | ICM7231BFIPL* |
| ICM7232CRIJL | ICM7232CRIPL* |
| ICM7232CRIM44 | ICM7232CRIPL |
| ICM7232BFIM44 | ICM7232BFIPL |
| ICM7217AIJI | ICM7217AIPI |
| ICM7217CIJI | ICM7217CIPI |
| ICL7139CM44 | ICL7139CPL |
| ICL7116RCPL | ICL7116CPL |
| ICL7117RCPL | ICL7117CPL |
| ICL7137RCPL | ICL7137CPL |
|  |  |

[^0]
# Chip/Wafer/Die Information 

## Die Availability

> Most of the products listed in this catalog are available in Die or Wafer form. Please consult your local sales office or representative for specific information.

## Application Note Abstracts

A002 Principles of Data Acquisition and Conversion
AO04 IH5009 Low Cost Analog Switch Series
A016 Selecting A/D Converters

AO17 The Integrating A/D Converter

A018 Do's and Dont's of Applying A/D Converters
A019 4½-Digit Panel Meter Demonstration/Instrumentation Boards

AO20 A Cookbook Approach to High-Speed Data Acquisition and Microprocessor Interfacing

AO23 Low Cost Digital Panel Meter Designs

AO28 Building an Autoranging DMM with the ICL71C03A/8052A A/D Converter Pair

AO30 ICL7104; a Binary Output A/D Converter for $\mu$ Processors

A032 Understanding the AutoZero and Common Mode Performance of the ICL7106/7107/7109 Family
AO42 $\begin{aligned} & \text { Interpretation of Data } \\ & \text { Converter Accuracy }\end{aligned}$ Converter Accuracy Specifications

A046 Building a Battery Operated Autoranging DVM with the ICL7106
AO47 Games People Play with Harris's A/D Converters

A048 Know Your Converter Codes

A049 Applying the ICL7109 A/D Converter

AO52 Tips for Using Single-Chip 31⁄2-Digit A/D Converters

AO54 Display Driver Family Combines Convenience of Use with Microprocessor Interfaceability

## ABSTRACTS

This glossary defines the most often used terms in the field of data conversion technology.
Presents theory, converter coding, topologies, and specifications.

Compares the members of the IH5009 "virtual ground" analog switches and provides suggested applications.
Describes the differences between integrating converters and successive approximation converters. Includes a checklist for decision making, and a note on multiplexed data systems.

Provides an explanation of integrating A/D converters, together with a detailed error analysis.

An analysis of proper design techniques using D/A converters.
Describes two typical PC board layouts using the 8052A/7103A 4½-digit A/D pair. Includes schematics, parts layout, list of materials, etc. Also see AO28.

Uses the building block approach to design a complete 12 volt system. Explains the significance of each component and demonstrates methods for microprocessor interfacing, including the use of control signals.

Provides a detailed explanation of the 7106 and $710731 / 2$-digit panel meter IC's, and describes two of the evaluation kits available from Harris.

This companion application note to AO19 explains the use of the 8052A/7103A converter pair to build a $\pm 41 / 2$-digit autoranging digital multimeter. Included are schematics, circuit descriptions, tips and hints, etc.

Describes in detail the operation of the 7104. Includes in digital interfacing, handshake mode, buffer gain, auto-zero, and external zero. Appendix includes detailed discussion of auto-zero loop residual errors in dual slope A/D conversion.

Explains in detail the operation of the ICL7106/7107/7109 family of A/D converters.

Cognizance of accuracy factors involved when interfacing data converters into system applications permits designers to meet overall error budget constraints. Transfer functions; quantization noise; offset, gain, and linearity errors; and temperature effects must be interpreted to satisfy specification requirements.
Explains principles of autoranging, problems, and solutions. Includes clock circuits, power supply requirements, design hints, schematics, etc.

Describes 25 different integrating A/D converter applications. Input circuits, conversion modifications, display and microprocessor interfaces are shown in detail.

When you work with A/D and D/A converters, there are many input and output codes to choose from.
The operation and application of the ICL7109 12-bit integrating A/D converter is presented.
Answers frequently asked questions regarding the operation of $31 / 2$-digit singlechip A/D converters. Included are sections on power supplies, displays, timing, and component selection.
Compares and describes the various display drivers. Includes design examples for 7 segment, alphanumeric, and bargraph systems.

## Application Note Abstracts ${ }_{\text {(Coninues) }}$

| AN\# | TITLE | ABSTRACTS |
| :---: | :---: | :---: |
| A057 | Graphs Give Aperture Time Required for A/D Conversion | It is important for the designer to know what aperture time is required to keep the system error to a tolerable value in terms of the resolution of his A/D converter. |
| A059 | Digital Panel Meter Experiments for the Hobbyist | Explains how the ICL7106/7107 can be used to make fundamental measurements of voltage, current, and resistance. |
| KB11 | 33/4-Digit Autoranging Multimeter - ICL7139EV/Kit | Detailed description of internal device circuitry and its intended operation, assembly instructions, block diagrams, current, voltage, resistance measurements, electrical characteristics. An excellent means of checking the characteristics and evaluating the performance of the ICL7139. |
| R009 | Reduce CMOS-Multiplexer Troubles through Proper Device Solutions | Addresses the issue of error sources, specifically output leakage and overvoltage protection circuitry. Discusses multiplexer selection alternatives. |
| RO23 | Interface a Real-Time Clock Chip to the IBM PC or Apple II | Discusses crystal selection, oscillator circuitry, battery backup scheme and PC board layout and how these affect the accuracy and stability of the RealTime Clock. |
| 520 | CMOS Analog Multiplexers and Switches; Application Considerations | Switch selection criteria, datasheet definitions, care and feeding of multiplexers and switches, digital interface, practical multiplexer applications alternative to CMOS switches and multiplexers. |
| 521 | Getting the Most Out of CMOS Devices for Analog Switching Jobs | CMOS versus bipolar device performances, over voltage and channel interaction conditions, Jl technology and latch-up, floating-body Jl technology, foolproof CMOS analog multiplexer, other DI benefits. |
| 522 | Digital-to-Analog Converter Terminology | Explains DAC terminology, Resolution Gain Error, Offset Error, Linearity Error, Differential Linearity Error, Drift, Settling Time, etc. |
| 524 | Digital-to-Analog Converter High-Speed A/D Applications | Use of High-Speed DAC's in tracking, servo, and successive approximation Analog-to-Digital Converters. Design ideas for Data Acquisition Systems. |
| 531 | Analog Switch Applications in A/D Data Conversion Systems | System configurations, analog switch types, CMOS switch selection guidelines, alternate uses of CMOS switches. |
| 532 | Common Questions Concerning CMOS Analog Switches | Power supply considerations, input overvoltage protection, single supply operation, various questions about Harris D.I. switches. |
| 534 | Additional Information on the HI-300 Series Switch | "ON" resistance, leakage currents, switching speeds, power supply requirements, internal switch operation, charge injection, power supplies conditions, and protective circuitry. |
| 535 | Design Considerations for a Data Acquisition System (DAS) | A collection of guidelines for the design of a Data Acquisition System. Includes signal conditioning, transducers, single-ended vs. differential signal paths, low level signals, filters, Programmable Gain Amplifiers, sampling rate, and computer interfacing. |
| 539 | A Monolithic 16-Bit D/A Converter | Detailed description of the HI-DAC16 D/A Converter, chip photo and schematic, plus applications and interface considerations. |
| 543 | New High-Speed Switch Offers Sub-50ns Switching Times | Application enhancement using the $\mathrm{HI}-201 \mathrm{HS}$, high-speed multiplexers, highspeed sample and hold, analog switch and op amp circuitry, integrator with start/reset, low pass filter with select break frequency, amplifier with programmable gain, future applications. |
| 557 | Recommended Test Procedures for Analog Switches | Description of analog switch test methods employed at Harris Semiconductor. |
| 559 | HI-222 Video/HF Switch Optimizes Key Parameters | Presents video performance characteristics such as differential gain and phase, off-isolation, crosstalk. Also covers reduced supply operation, charge injection, and PC board layout techniques. |

## Competitive Cross Reference Chart

| Part Number | Harris Pin-for-Pin Replacement | Harris Closest Replacement |
| :---: | :---: | :---: |
| AD562 | HI-562A |  |
| AD562A | HI-562A |  |
| AD563 |  | HI-565A |
| AD565A | HI-565A |  |
| AD571 |  | CA3310, HI-7151/52 |
| AD573 |  | CA3310, HI-7151/52 |
| AD574A | HI-574A |  |
| AD589 | ICL8069 |  |
| AD590 | AD590 |  |
| AD674A | HI-674A |  |
| AD679 |  | ICL7115 |
| AD5240 |  | HI-674A, HI-774 |
| AD7501 |  | HI-508 |
| AD7506 | DG506A |  |
| AD7506 | HI-506 |  |
| AD7507 | HI-507 |  |
| AD7507 | DG507A |  |
| AD7511 |  | HI-201 |
| AD7512 |  | HI-5043 |
| AD7520 | AD7520 |  |
| AD7521 | AD7521 |  |
| AD7523 | AD7523 |  |
| AD7530 | AD7530 |  |
| AD7531 | AD7531 |  |
| AD7533 | AD7533 |  |
| AD7534 |  | ICL7134 |
| AD7535 |  | ICL7134 |
| AD7536 |  | ICL7134 |
| AD7538 |  | ICL7134 |
| AD7541 | AD7541 |  |
| AD7545 | AD7545 |  |
| AD7579 |  | CA3310, HI-7151/52 |
| AD7580 |  | СА3310, HI-7151/52 |
| ADADC80 |  | HI-574A, HI-674A |
| ADADC84-85 |  | HI-674A, HI-774 |
| ADC0802 | ADC0802 |  |
| ADC0803 | ADC0803 |  |
| ADC0804 | ADC0804 |  |
| ADC1080/1280 |  | HI-574A |
| ADC1080/1280 |  | HI-674A |
| ADC1210/11 |  | HI-574A |
| ADC550 |  | HI-574A |
| ADC574A | HI-574A |  |
| ADC581 |  | HI-574A |
| ADC674A | HI-674A |  |
| ADC774 | HI-774 |  |
| ADC80 |  | HI-674A |
| ADC84/85 |  | HI-674A |
| ADC8412 |  | HI-674A |
| ADC85C12 |  | HI-674A |

## Competitive Cross Reference Chart (Coninued)

| Part Number | Harris Pin-for-Pin Replacement | Harris Closest Replacement |
| :---: | :---: | :---: |
| ADC8712 |  | HI-674A |
| ADC9012 |  | HI-674A |
| ADC910 |  | HI-7151/52 |
| ADCHX12B |  | HI-574A, HI-674A |
| ADCL12B2 |  | HI-574A |
| ADCL12B2 |  | HI-674A |
| ADCM12B2 |  | HI-674A |
| ADCMA12B2B |  | HI-674A |
| ADCMA12B2B |  | HI-574A |
| ADCMAl13B2A |  | HI-574A |
| ADDAC71/72 |  | HI-DAC16, ICL7121 |
| ADDAC80V | HI-DAC80V |  |
| ADDAC85V | HI-DAC85V |  |
| ADDAC87V | HI-DAC87V |  |
| ADG201 | DG201A |  |
| ADG201HS | HI-201HS |  |
| ADG202 | DG202 |  |
| ADG211 | DG211 |  |
| ADG212 | DG212 |  |
| ADG506A | DG506A |  |
| ADG507A | DG507A |  |
| ADG508A | DG508A |  |
| ADG509A | DG509A |  |
| ADG526 | DG526 |  |
| ADG527 | DG527 |  |
| ADG528 | DG528 |  |
| ADG529 | DG529 |  |
| AM6012 |  | HI-562A |
| CA3304 | CA3304 |  |
| СА3306 | CA3306 |  |
| СА3338 | САЗ338 |  |
| DA700/701 |  | HI-DAC16, ICL7121 |
| DA702/703 |  | HI-DAC16, ICL7121 |
| DAC1020 | AD7520 |  |
| DAC1021 | AD7520 |  |
| DAC1022 | AD7520 |  |
| DAC1220 | AD7521 |  |
| DAC1221 | AD7521 |  |
| DAC1222 | AD7521 |  |
| DAC1265 | HI-565A |  |
| DAC3281016 |  | HI-DAC16, ICL7121 |
| DAC346C |  | HI-DAC80V |
| DAC347LP-12 |  | HI-DAC87 |
| DAC372 |  | HI-DAC80 |
| DAC562 | HI-562A |  |
| DAC70 |  | HI-DAC16, ICL7121 |
| DAC71/72 |  | HI-DAC16, ICL7121 |
| DAC7541 | AD7541 |  |
| DAC7545 | AD7545 |  |
| DAC80 | HI-DAC80V |  |
| DAC85 | HI-DAC85V |  |
| DAC87 | HI-DAC87V |  |
| DACHR16B |  | HI-DAC16 |

# Competitive Cross Reference Chart (Continued) 

| Part Number | Harris Pin-for-Pin Replacement | Harris Closest Replacement |
| :---: | :---: | :---: |
| DG180 | DG180 |  |
| DG181 | DG181 |  |
| DG182 | DG182 |  |
| DG183 | DG183 |  |
| DG184 | DG184 |  |
| DG185 | DG185 |  |
| DG186 | DG186 |  |
| DG187 | DG187 |  |
| DG188 | DG188 |  |
| DG189 | DG189 |  |
| DG190 | DG190 |  |
| DG191 | DG191 |  |
| DG200A | DG200 |  |
| DG201A | DG201A |  |
| DG202 | DG202 |  |
| DG211 | DG211 |  |
| DG212 | DG212 |  |
| DG271 | HI-201HS |  |
| DG300A | DG300A |  |
| DG301A | DG301A |  |
| DG302A | DG302A |  |
| DG303A | DG303A |  |
| DG304A | HI-304 |  |
| DG305A | HI-305 |  |
| DG306A | HI-306 |  |
| DG307A | HI-307 |  |
| DG308A | DG308A |  |
| DG309 | DG309 |  |
| DG381A | HI-381 |  |
| DG384A | HI-384 |  |
| DG387A | HI-387 |  |
| DG390 | HI-390 |  |
| DG5040 | HI-5040 |  |
| DG5041 | HI-5041 |  |
| DG5041 | HI-5042 |  |
| DG5043 | IH5043/HI-5043 |  |
| DG5044 | HI-5044 |  |
| DG5045 | HI-5045 |  |
| DG506A | DG506A |  |
| DG507A | DG507A |  |
| DG508A | DG508A |  |
| DG509A | DG509A |  |
| DG5140 | IH5140 |  |
| DG5141 | IH5141 |  |
| DG5142 | IH5142 |  |
| DG5143 | IH5143 |  |
| DG5144 | IH5144 |  |
| DG5145 | IH5145 |  |

# Competitive Cross Reference Chart (Continued) 

| Part Number | Harris Pin-for-Pin Replacement | Harris Closest Replacement |
| :---: | :---: | :---: |
| DG526 | DG526 |  |
| DG527 | DG527 |  |
| DG528 | DG528 |  |
| DG529 | DG529 |  |
| HI-506A | HI-506A |  |
| HI-507A | HI-507A |  |
| HI-508A | HI-508A |  |
| HI-509A | HI-509A |  |
| HS5200 |  | HI-674A |
| HS574 | HI-574A |  |
| HS574 | HI-674A |  |
| HS7541 | AD7541 |  |
| HS7545 | AD7545 |  |
| HSDA387 | HI-DAC87V |  |
| ICL7106 | ICL7106 |  |
| ICL7107 | ICL7107 |  |
| ICL7109 | ICL7109 |  |
| ICL7112 | ICL7112 |  |
| ICL7115 | ICL7115 |  |
| ICL7116 | ICL7116 |  |
| ICL7117 | ICL7117 |  |
| ICL7121 | ICL7121 |  |
| ICL7126 | ICL7126 |  |
| ICL7129 | ICL7129 |  |
| ICL7134 | ICL7134 |  |
| ICL7135 | ICL7135 |  |
| ICL7136 | ICL7136 |  |
| ICL7137 | ICL7137 |  |
| ICL7139 | ICL7139 |  |
| ICL7149 | ICL7149 |  |
| ICL7182 | ICL7182 |  |
| ICL8069 | ICL8069 |  |
| ICM7170 | ICM7170 |  |
| ICM7207 | ICM7207 |  |
| ICM7208 | ICM7208 |  |
| ICM7209 | ICM7209 |  |
| ICM7210 | ICM7210 |  |
| ICM7211 | ICM7211 |  |
| ICM7212 | ICM7212 |  |
| ICM7213 | ICM7213 |  |
| ICM7217 | ICM7217 |  |
| ICM7218 | ICM7218, ICM7228 |  |
| ICM7224 | ICM7224 |  |
| ICM7226 | ICM7226 |  |
| ICM7228 | ICM7228 |  |
| ICM7231 | ICM7231 |  |
| ICM7243 | ICM7243 |  |
| ICM7249 | ICM7249 |  |
| LF11201 | DG201 |  |
| LF13201 | DG201A |  |
| LF13508 | DG508A |  |
| LF13509 | DG509A |  |
| LM113 | ICL8069 |  |
| LT1081 | ICL232 |  |

# Competitive Cross Reference Chart (Continued) 

| Part Number | Harris Pin-for-Pin Replacement | Harris Closest Replacement |
| :---: | :---: | :---: |
| MAX130 | ICL7106 |  |
| MAX131 | ICL7136 |  |
| MAX136 | ICL7116 |  |
| MAX173 | HI-7152 |  |
| MAX177 | HI-7151 |  |
| MAX232 | ICL232 |  |
| MAX358 | IH5108 |  |
| MAX359 | IH5208 |  |
| MC3412 | HI-565A |  |
| MP5010 | ICL8069 |  |
| MP574A | HI-574, HI-674A |  |
| MP7520 | AD7520 |  |
| MP7521 | AD7521 |  |
| MP7523 | AD7523 |  |
| MP7533 | AD7533 |  |
| MP7541 | AD7541 |  |
| MP7545 | AD7545 |  |
| MP7621 | AD7541 |  |
| MP7682 | CA3306 |  |
| MP7684 | HI-5700 |  |
| MP7684A | HI-5700 |  |
| MPC800KG | HI-516-5 |  |
| MPC801KG | HI-518-2 |  |
| MPC801SG | HI-518-1 |  |
| MUX-08 | HI-508 |  |
| MUX-16 | HI-506 |  |
| MUX-24 | HI-509 |  |
| MUX-28 | HI-507 |  |
| MUX-88 | HI-508 |  |
| MX151 |  | HI-7152 |
| MX565A | HI-565A |  |
| M $\times 574 \mathrm{~A}$ | HI-574A |  |
| M $\times 674 \mathrm{~A}$ | HI-674A |  |
| M $\times 774$ | HI-774 |  |
| MX7520 | AD7520 |  |
| MX7521 | AD7521 |  |
| M $\times 7523$ | AD7523 |  |
| M $\times 7530$ | AD7530 |  |
| MX7533 | AD7533 |  |
| M $\times 7534$ |  | ICL7134 |
| MX7535 |  | ICL7134 |
| MX7536 |  | ICL7134 |
| MX7541 | AD7541 |  |
| MX7545 | AD7545 |  |
| PM562 | HI-562A |  |
| PM7533 | AD7533 |  |
| PM7541 | AD7541 |  |
| PM7545 | AD7545 |  |
| TL185 | HI-5045 |  |
| TL188 | HI-5042 |  |
| TL191 | IH5043/HI-5043 |  |
| TLC7135 | ICL7135 |  |
| TS8308 |  | CA3318 |
| TSC04 | ICL8069 ICL232 |  |

# Competitive Cross Reference Chart (Continued) 

| Part Number | Harris Pin-for-Pin <br> Replacement | Harris Closest <br> Replacement |
| :--- | :--- | :--- |
| TSC7106 | ICL7106 |  |
| TSC7707 | ICL71107 |  |
| TSC7109 | ICL7109 |  |
| TSC7116 | ICL7116 |  |
| TSC7117 | ICL7117 |  |
| TSC7726 | ICL7126 |  |
| TSC7135 | ICL7129 |  |
| TSC7136 | ICL7135 |  |
| TSC7137 | ICL7136 |  |
| TSC7211 | ICL7137 | ICL7149 |
| TSC7212 | ICM7211 | ICM7212 |
| TSC805 |  |  |
| TSC810 | ICL7116 | ICL7149 |
| TSC855 |  |  |
| TSC9491 | ICL8069 |  |

A/D CONVERTERS DISPLAY
CA3162/CA3162A A/D Converter for 3½-Digit Display ..... 2-2
ICL71C03/ICL8052 Precision 4½-Digit A/D Converter ..... 2-9
ICL71C03/ICL8068 Precision 41⁄2-Digit A/D Converter ..... 2-9
ICL7106 3½-Digit LCD Single-Chip A/D Converter ..... 2-30
ICL7107 3½-Digit LED Single-Chip A/D Converter ..... 2-30
ICL7116 3½-Digit with Display Hold Single-Chip A/D Converter ..... 2-43
ICL7117 3½-Digit with Display Hold Single-Chip A/D Converter ..... 2-43
ICL7126 3½-Digit Low Power Single-Chip A/D Converter ..... 2-55
ICL71294½-Digit LCD Single-Chip A/D Converter2-67
ICL7136 3½-Digit LCD Low Power A/D Converter ..... 2-81
ICL7137 3½-Digit LED Low Power Single-Chip A/D Converter ..... 2-93
ICL7139 33/4-Digit Autoranging Multimeter ..... 2-103
ICL7149 Low Cost 33/4-Digit Autoranging Multimeter ..... 2-117
ICL7182 101 Segment LCD Bargraph A/D Converter ..... 2-131

8

## HARPIS

CA3162，CA3162A
A／D Converter for 3－Digit Display

## Features：

－Dual－slope A／D conversion
－Multiplexed BCD display
－Ultra－stable internal band－gap voltage reference
－Capable of reading 99 mV below ground with single supply
－Differential input
a Internal timing－no external clock required
－Choice of low－speed $(4-\mathrm{Hz})$ or high－speed $(96-\mathrm{Hz})$ conversion rate
－＂Hold＂inhibits conversion but maintains delay
－Overrange indication－＂EEE＂for reading greater than +999 mV ，＂－＂ for reading more negative than －99 mV when used with CA3161E BCD－to－Seven Segment Decoder／ Driver
－Extended temperature range version available

The CA3162E and CA3162AE are $\left.\right|^{2} L$ monolithic $A / D$ converters that provide a 3 －digit multiplexed BCD output． They are used with the CA3161E BCD－to－Seven－Segment Decoder／Driver＊and a minimum of external parts to implement a complete 3 －digit display．The CA3162AE is identical to the CA3162E except for an extended operating temperature range．
The CA3162 is supplied in a 16 －lead dual－in－line plastic package（ $E$ suffix）．The CA3162 is also available in chip form（H suffix）．
＊The CA3161E is described in RCA data bulletin File No． 1079.

TERMINAL ASSIGNMENT
CA3162E



Fig． 1 －Functional block diagram of the CA3162E．

## MAXIMUM RATINGS, Absolute-Maximum Values:

DC SUPPLY VOLTAGE (between terminals 7 and 14) ..... +7V
INPUT VOLTAGE (terminal 10 or 11 to ground) ..... $\pm 15 \mathrm{~V}$
DEVICE DISSIPATION
Up to $\mathrm{T}_{\mathrm{A}}=+55^{\circ} \mathrm{C}$750 mWAbove TA $=+55^{\circ} \mathrm{C}$
$\qquad$ Derate Linearly at $7.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ AMBIENT TEMPERATURE RANGE:
Operating, CA3162E ..... 0 to $+75^{\circ} \mathrm{C}$
Operating, CA3162AE ..... -40 to $+85^{\circ} \mathrm{C}$
Storage ..... -65 to $+150^{\circ} \mathrm{C}$
LEAD TEMPERATURE (DURING SOLDERING)At distance $1 / 16 \pm 1 / 32$ inch $(1.59 \pm 0.79 \mathrm{~mm})$ from case for 10 seconds max

## ELECTRICAL CHARACTERISTICS at TA $=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}$, Zero pot centered, galn pot $=\mathbf{2 . 4} \mathbf{k} \Omega$ unless otherwise stated

| CHARACTERISTIC | TEST CONDITIONS * | LIMITS |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |
| Operating Supply Voltage Range V + | - | 4.5 | 5 | 5.5 | V |
| Supply Current, I+ | $100 \mathrm{k} \Omega$ to $\mathrm{V}+$ on terms. 3, 4, 5 | - | - | 17 | mA |
| Input Impedance, ZI | - | - | 100 | - | $\mathrm{M} \Omega$ |
| Input Bias Current, lis | Terms. 10 and 11 | - | -80 | - | nA |
| Unadjusted Zero Offset | $\mathrm{V}_{11}-\mathrm{V}_{10}=0 \mathrm{~V}$, read decoded output | -12 | - | +12 | mV |
| Unadjusted Gain | $V_{11}-V_{10}=900 \mathrm{mV}$, read decoded output | 846 | - | 954 | mV |
| Linearity | See Notes 1 and 2 | -1 | - | +1 | Count |
| Conversion Rate: <br> Slow Mode | Term. $6=$ open or gnd | - | 4 | - | Hz |
| Fast Mode | Term. $6=5 \mathrm{~V}$ | - | 96 | - |  |
| Conversion Control Voltage (Hold Mode) at Terminal 6 | - | 0.8 | 1.2 | 1.6 | V |
| Common-Mode Input Voltage <br> Range, VICR | See Note 3, 4 | -0.2 | - | +0.2 | V |
| BCD Sink Current at terms. 1, 2, 15, 16 | $\mathrm{VBCD} \geq 0.5 \mathrm{~V}$, at logic zero state | 0.4 | 1.6 | - | mA |
| Digit Select Sink Current at terms. 3, $4,5$ | VDigit Select $=4 \mathrm{~V}$ at logic zero <br> state | 1.6 | 2.5 | - | mA |
| Zero Temperature Coefficient | $\mathrm{VI}=0 \mathrm{~V}$, zero pot centered | - | 10 | - | $\mu \mathrm{V} /{ }^{\circ} \mathrm{V}$ |
| Gain Temperature Coefficient | $\mathrm{VI}^{\prime}=900 \mathrm{mV}$, gain pot $=2.4 \mathrm{~K} \Omega$ | - | 0.005 | - | \%/ ${ }^{\circ} \mathrm{C}$ |

## Notes:

1. Apply zero volts across $\mathrm{V}_{11}$ to $\mathrm{V}_{10}$. Adjust zero potentiometer to give 000 mV reading. Apply 900 mV to input and adjust gain potentiometer to give 900 mV reading.
2. Linearity is measured as a difference from a straight line drawn through zero and positive full scale. Limits do not include $\pm 0.5$ count bit digitizing error.
3. For applications where negative terminal 10 is not operated at terminal 7 potential, a return path of not more than $100 \mathrm{k} \Omega$ resistance must be provided for input bias currents.
4. The common-mode input voltage above ground cannot exceed +0.2 V if the full input signal range of 999 mV is required at terminal 11. That is, terminal 11 may not operate higher than 1.2 V positive with respect to ground or 0.2 V negative with respect to ground. If the maximum input signal is less than 999 mV , the common-mode input voltage may be raised accordingly.

## Data Conversion Circults

## CA3162, CA3162A

## Circuit Description

The functional block diagram of the CA3162E is shown in Fig. 1. The heart of the system is the $\mathrm{V} / \mathrm{I}$ converter and reference-current generator. The V/I converter converts the input voltage applied between terminals 10 and 11 to a current that charges the integrating capacitor on terminal 12 for a predetermined time interval. At the end of the charging interval, the $\mathrm{V} / \mathrm{I}$ converter is disconnected from the integrating capacitor, and a band-gap reference constant-current source of opposite polarity is connected. The number of clock counts that elapse before the charge is restored to its original value is a direct measure of the signal induced current. The restoration is sensed by the comparator, which in turn latches the counter. The count is then multiplexed to the BCD outputs.
The timing for the CA3162E is supplied by a $786-\mathrm{Hz}$ ring oscillator, and the input at terminal 6 determines the sampling rate. A $5-\mathrm{V}$ input provides a high-speed sampling
rate $(96 \mathrm{~Hz})$, and grounding or floating terminal 6 provides a low-speed ( 4 Hz ) sampling rate. When terminal 6 is fixed at + 1.2 V (by placing a 12 K resistor between terminal 6 and the + $5-\mathrm{V}$ supply) a."hold" feature is available. While the CA3162E is in the hold mode, sampling continues at 4 Hz but the display data are latched to the last reading prior to the application of the 1.2 V . Removal of the 1.2 V restores continuous display changes. Note, however, that the sampling rate remains at 4 Hz .
Fig. 3 shows the timing of sampling and digit select pulses for the high-speed mode. Note that the basic A/D conversion process requires approximately 5 ms in both modes.

The "EEE" or "---" displays indicate that the range of the system has been exceeded in the positive or negative direction, respectively. Negative voltages to -99 mV are displayed with the minus sign in the MSD. The BCD code is 1010 for a negative overrange (---) and 1011 for a positive overrange (EEE).


Fig. 2 - Basic digital readout system using the CA3162E and the CA3161E.


Fig. 3-High speed mode timing diagram.

## CA3162, CA3162A

## CA3162E Liquid Crystal Display (LCD) Application

Fig. 4 shows the CA3162E in a typical LCD application. LCD's may be used in favor of LED displays in applications requiring lower power dissipation, such as battery-operated equipment, or when visibility in high-ambient-light conditions is desired.
Multiplexing of LCD digits is not practical, since LCD's must be driven by an ac signal and the average voltage across each segment is zero. Three CD4056B liquid-crystal decoder/drivers are therefore used. Each CD4056B contains an input latch so that the BCD data for each digit may be latched into the decoder using the inverted digit-select outputs of the CA3162E as strobes.

The capacitors on the outputs of inverters G3 and G4 filter out the decode spikes on the MSD and NSD signals. The
capacitors and pull-up resistors connected to the MSD, NSD and LSD outputs are there to shorten the digit drive signal thereby providing proper timing for the CD4056B latches.

Inverters G1 and G2 are used as an astable multivibrator to provide the ac drive to the LCD backplane. Inverters G3, G4, and G5 are the digit-select inverters and require pull-up resistors to interface the open-collector outputs of the CA3162E to CMOS logic. The BCD outputs of the CA3162E may be connected directly to the corresponding CD4056B inputs (using pull-up resistors). In this arrangement, the CD4056B decodes the negative sign ( - ) as an " $L$ " and the positive overload indicator ( E ) as an " H ".
The circuit as shown in Fig. 4, using G7, G8 and G9, will decode the negative sign (-) as a negative sign (-), and the positive overload indicator ( E ) as " H ".


Fig. 4-Typical LCD application.

## Data Conversion Circuits

## CA3162, CA3162A

## CA3162E Common-Cathode, LED Display Application

Fig. 5 shows the CA3162E connected to a CD4511B decode/driver to operate a common-cathode LED display. Unlike the CA3161E, the CD4511B remains blank for all BCD codes greater than nine. After 999 mV the display blanks rather than displaying EEE, as with the CA3161E. When displaying negative voltage, the first digit remains blank instead of ( - ), and during a negative or positive overrange the display blanks.

The additional logic shown within the dotted area of Fig. 5 restores the negative sign ( - ), allowing the display of negative numbers as low as -99 mV . Negative overrange is indicated by a negative sign (-) in the MSD position. The rest of the display is blanked. During a positive overrange, only segment $b$ of the MSD is displayed. One inverter from the CD4049B is used to operate the decimal points. By connecting the inverter input to either the MSD or NSD line either DP1 or DP2 will be displayed. Fig. 7 shows the P.C. board and component placement.


Fig. 5 - Typical common-cathode LED application.


Fig. 6 - P.C. board* template (actual size $\pm 3 \%$ ) and component layout guide for circuit shown in Fig. 2.


Fig. 7 - P.C. board template (actual size $\pm 3 \%$ ) and component layout guide for circuit shown in Fig. 5.

## Data Conversion Circuits



Dimensions and pad layout for CA3162H chip.

## ORDERING INFORMATION

| Part Number | Temperature Range | Package |
| :---: | :---: | :---: |
| CA3162E | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 -Pin Plastic Dip |
| CA3162AE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 -Pin Plastic Dip |

HARRIS

## ICL8052/ICL71C03 ICL8068/ICL71C03 Precision 41⁄2 Digit A/D Converter

## GENERAL DESCRIPTION

The ICL8052 or ICL8068/ICL71C03 chip pairs with their multiplexed BCD output and digit drivers are ideally suited for the visual display DVM/DPM market. The outstanding $41 / 2$ digit accuracy, 200.00 mV to 2.0000 V full scale capability, auto-zero and auto-polarity combine with true ratiometric operation, almost ideal differential linearity and time-proven dual slope conversion. Use of these chip pairs eliminates clock feedthrough problems, and avoids the critical board layout usually required to minimize charge injection.
When only 2000 counts of resolution are required the 71 C 03 can be wired for $31 / 2$ digits and give up to 30 readings/second making it ideally suited for a wide variety of applications.
The ICL71C03 is an improved CMOS plug-in replacement for the ICL7103 and should be used in all new designs.

## ORDERING INFORMATION

| Part Number | Temp. Range | Package |
| :--- | :--- | :--- |
| ICL8052CPD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Pin Plastic DIP |
| ICL8052CDD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Pin Ceramic DIP |
| ICL8052CJD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Pin CERDIP |
| ICL8052ACPD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Pin Plastic DIP |
| ICL8052ACDD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Pin Ceramic DIP |
| ICL8052ACJD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Pin CERDIP |
| ICL8068CDD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Pin Ceramic DIP |
| ICL8068ACDD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Pin Ceramic DIP |
| ICL8068ACJD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Pin CERDIP |
| ICL71C03CPI | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 28-Pin Plastic DIP |
| ICL71C03ACPI | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 28-Pin Plastic DIP |

## FEATURES

- Typically Less Than $2 \mu \mathrm{~V}$ p-p Noise ( 200.00 mV Full Scale, ICL8068)
- Accuracy Guaranteed to $\pm 1$ Count over Entire $\pm \mathbf{2 0 , 0 0 0}$ Counts (2.0000V Full Scale)
- Guaranteed Zero Reading for OV Input
- True Polarity at Zero Count for Precise Null Detection
- Single Reference Voltage Required
- Over-range and Under-Range Signals Available for Auto-Ranging Capability
- All Outputs TTL Compatible
- Medium Quality Reference (40 ppm typical) on Board
- Blinking Display Gives Visual Indication of Overrange
- Six Auxillary Inputs/Outputs Are Available for Interfacing to UARTs, Microprocessors or Other Complex Circuitry
- 5 pA Input Current Typical (8052A)


Figure 1: ICL8052/ICL8068 Pin Configuration and Functional Diagram


0439-2
Figure 2: ICL71C03 Pin Configuration

## ABSOLUTE MAXIMUM RATINGS

Power Dissipation (Note 1) . . . . . . . . . . . . . . . . . . . . . . 500 mW
Storage Temperature $\ldots \ldots \ldots \ldots \ldots . . .6^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 Sec .) . . . . . . . . . . . . . $300^{\circ} \mathrm{C}$
8052, 8068
Suppiy Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 18 \mathrm{~V}$
Differential Input Voltage
(8068)
$\pm 30 \mathrm{~V}$
(8052)....................................................... . $\pm 6 \mathrm{~V}$

Input Voltage (Note 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 15 \mathrm{~V}$
Output Short Circuit Duration,
All Outputs (Note 3) $\qquad$ . Indefinite
Operating Temperature $\qquad$ $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

71C03
Power Supply Voltage (GND to $\mathrm{V}^{+}$) . . . . . . . . . . . . . . . . . 6.5V
Negative Supply Voltage (GND to $\mathrm{V}^{-}$) . . . . . . . . . . . . . -17 V
Analog Input Voltage (Note 4) .................... $\mathrm{V}^{+}$to $\mathrm{V}^{-}$
Digital Input Voltage
(Note 5)
. $(G N D-0.3 V)$ to $\left(V^{+}+0.3 V\right)$
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Symbol | Characteristics | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IINL $\mathrm{I}_{\mathrm{INH}}$ | Clock In, Run/ $\overline{\text { Hold, }} 41 / 2 / \overline{31 / 2}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0 \\ & \mathrm{~V}_{\mathrm{IN}}=+5 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.6 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mu \mathrm{~A} \\ & \hline \end{aligned}$ |
| $\begin{aligned} & \mathrm{I}_{\mathrm{NL}} \\ & \mathrm{I}_{\mathrm{NH}} \\ & \hline \end{aligned}$ | Comp. In Current | $\begin{aligned} & V_{I N}=0 \\ & V_{I N}=+5 V \end{aligned}$ |  | $\begin{aligned} & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {INTH }}$ | Threshold Voltage |  |  | 2.5 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | All Outputs | $\mathrm{l}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ |  | 0.25 | 0.40 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | $\begin{aligned} & B_{1}, B_{2}, B_{4}, B_{8} \\ & D_{1}, D_{2}, D_{3}, D_{4}, D_{5} \end{aligned}$ | $\mathrm{IOH}^{\prime}=-1 \mathrm{~mA}$ | 2.4 | 4.2 |  | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Busy, $\overline{\text { Strobe }}$, <br> Over-range, Under-range <br> Polarity | $\mathrm{l}_{\mathrm{OH}}=-10 \mu \mathrm{~A}$ | 4.9 | 4.99 |  | V |
| $\mathrm{r}_{\text {DS }}$ (on) | Switches 1, 3, 4, 5, 6 |  |  | 400 |  | $\Omega$ |
| $\mathrm{r}_{\text {DS }}(\mathrm{on})$ | Switch 2 |  |  | 1200 |  | $\Omega$ |
| l ( off ) | Switch Leakage (All) |  |  | 2 |  | pA |
| $\mathrm{V}+$ | +5V Supply Range |  | +4 | +5 | +6 | V |
| V - | -15V Supply Range |  | -5 | -15 | -18 | V |
| $1^{+}$ | +5V Supply Current | fclk $=0$ |  | 1.1 | 3.0 | mA |
| $1^{-}$ | -15V Supply Current | $\mathrm{fclk}=0$ |  | 0.8 | 3.0 | mA |
| CPD | Power Dissipation Capacitance | vs. Clock Freq |  | 40 |  | pF |
|  | Clock Freq. (Note 6) |  | DC | 2000 | 1200 | kHz |

NOTES 1: Dissipation rating assumes device is mounted with all leads welded or soldered to printed circuit board in ambient temperature below $+70^{\circ} \mathrm{C}$. For higher temperatures, derate $10 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.

2: For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
3: Short circuit may be to ground or either supply. Rating applies to $+70^{\circ} \mathrm{C}$ ambient temperature.
4: Input voltages may exceed the supply voltages provided the input current is limited to $\pm 100 \mu \mathrm{~A}$.
5: Connecting any digital inputs or outputs to voltages greater than $\mathrm{V}^{+}$or less than GND may cause destructive device latchup. For this reason it is recommended that the power supply to the 71C03 be established before any inputs from sources not on that supply are applied.

6: This specification relates to the clock frequency range over which the ICL71C03(A) will correctly perform its various functions. See the "Max Clock Frequency" section under COMPONENT VALUE SELECTION for limitations on the clock frequency range in a system.

ICL8068 ELECTRICAL CHARACTERISTICS
( $V_{\text {SUPPLY }}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified)

| Symbol | Characteristics | Test Conditions | 8068 |  |  | 8068A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| EACH OPERATIONAL AMPLIFIER |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | 20 | 65 |  | 20 | 65 | mV |
| IN | Input Current (either input) (Note 1) | $V_{C M}=0 \mathrm{~V}$ |  | 175 | 250 |  | 80 | 150 | pA |
| CMRR | Common-Mode Rejection Ratio | $V_{C M}= \pm 10 \mathrm{~V}$ | 70 | 90 |  | 70 | 90 |  | dB |
|  | Non-Linear Component of Common-Mode Rejection Ratio (Note 2) | $\mathrm{V}_{\mathrm{CM}}= \pm 2 \mathrm{~V}$ |  | 110 |  |  | 110 |  | dB |
| $A_{V}$ | Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}}=50 \mathrm{k} \Omega$ | 20,000 |  |  | 20,000 |  |  | $\mathrm{V} / \mathrm{V}$ |
| SR | Slew Rate |  |  | 6 |  |  | 6 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| GBW | Unity Gain Bandwidth |  |  | 2 |  |  | 2 |  | MHz |
| ISC | Output Short-Circuit Current |  |  | 5 |  |  | 5 |  | mA |
| COMPARATOR AMPLIFIER |  |  |  |  |  |  |  |  |  |
| Avol | Small-Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}}=30 \mathrm{k} \Omega$ |  |  | 4000 |  |  |  | V/V |
| $+\mathrm{V}_{\mathrm{O}}$ | Positive Output Voltage Swing |  | +12 | +13 |  | + 12 | +13 |  | V |
| $-\mathrm{V}_{\mathrm{O}}$ | Negative Output Voltage Swing |  | -2.0 | -2.6 |  | -2.0 | -2.6 |  | V |
| VOLTAGE REFERENCE |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{0}$ | Output Voltage |  | 1.5 | 1.75 | 2.0 | 1.60 | 1.75 | 1.90 | V |
| Ro | Output Resistance |  |  | 5 |  |  | 5 |  | $\Omega$ |
| TC | Temperature Coefficient |  |  | 50 |  |  | 40 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| $V_{\text {SUPPLY }}$ | Supply Voltage ( $\mathrm{V}^{++}$- $\mathrm{V}^{-}$) |  | $\pm 10$ |  | $\pm 16$ | $\pm 10$ |  | $\pm 16$ | V |
| ISUPPLY | Supply Current Total |  |  |  | 14 |  | 8 | 14 | mA |

## ICL8052 ELECTRICAL CHARACTERISTICS

( $V_{\text {SUPPLY }}= \pm 15 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}$ unless otherwise specified)

| Symbol | Characteristics | Test Conditions | 8052 |  |  | 8052A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| EACH OPERATIONAL AMPLIFIER |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage | $V_{C M}=0 \mathrm{~V}$ |  | 20 | 75 |  | 20 | 75 | mV |
| In | Input Current (either input) (Note 1) | $V_{C M}=0 \mathrm{~V}$ |  | 5 | 50 |  | 2 | 10 | pA |
| CMRR | Common-Mode Rejection Ratio | $V_{C M}= \pm 10 \mathrm{~V}$ | 70 | 90 |  | 70 | 90 |  | dB |
|  | Non-Linear Component of Common-Mode Rejection Ratio (Note 2) | $\mathrm{V}_{\mathrm{CM}}= \pm 2 \mathrm{~V}$ |  | 110 |  |  | 110 |  | dB |
| $A_{V}$ | Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}}=50 \mathrm{k} \Omega$ | 20,000 |  |  | 20,000 |  |  | V/V |
| SR | Slew Rate |  |  | 6 |  |  | 6 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| GBW | Unity Gain Bandwidth |  |  | 1 |  |  | 1 |  | MHz |
| ISC | Output Short-Circuit Current |  |  | 20 |  |  | 20 |  | mA |

# ICL8052/ICL71C03, ICL8068/ICL71C03 

## ICL8052 ELECTRICAL CHARACTERISTICS

(VSUPPLY $= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified) (Continued)

| Symbol | Characteristics | Test Conditions | 8052 |  |  | 8052A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |

## COMPARATOR AMPLIFIER

| AVOL | Small-Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}}=30 \mathrm{k} \Omega$ |  | 4000 |  |  |  |  | $\mathrm{~V} / \mathrm{V}$ |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $+\mathrm{V}_{\mathrm{O}}$ | Positive Output Voltage Swing |  | +12 | +13 |  | +12 | +13 |  | V |
| $-\mathrm{V}_{\mathrm{O}}$ | Negative Output Voltage Swing |  | -2.0 | -2.6 |  | -2.0 | -2.6 |  | V |

VOLTAGE REFERENCE

| $V_{O}$ | Output Voltage |  | 1.5 | 1.75 | 2.0 | 1.60 | 1.75 | 1.90 | V |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\mathrm{O}}$ | Output Resistance |  |  | 5 |  |  | 5 |  | $\Omega$ |
| TC | Temperature Coefficient |  |  | 50 |  |  | 40 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {SUPPLY }}$ | Supply Voltage $(\mathrm{V}++-\mathrm{V}-)$ |  | $\pm 10$ |  | $\pm 16$ | $\pm 10$ |  | $\pm 16$ | V |
| ISUPPLY | Supply Current Total |  |  | 6 | 12 |  | 6 | 12 | mA |

NOTES 1: The input bias currents are junction leakage currents which approximately double for every $10^{\circ} \mathrm{C}$ increase in the junction temperature, $T_{J}$. Due to limited production test time, the input bias currents are measured with junctions at ambient temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation, Pd. $T_{J}=T_{A}+R_{\theta J A} P d$ where $R_{\theta J A}$ is the thermal resistance from junction to ambient. A heat sink can be used to reduce temperature rise.
2: This is the only component that causes error in dual-slope converter.

## SYSTEM ELECTRICAL CHARACTERISTICS: 8068/71C03

$\left(\mathrm{V}^{+}+=+15 \mathrm{~V}, \mathrm{~V}^{+}=+5 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, Clock Frequency Set for 3 Reading $/ \mathrm{Sec}$.)

| Characteristics | Conditions | 8068/71C03(1) |  |  | 8068A/71C03A(2) |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Zero Input Reading | $\begin{array}{\|l\|} \hline V_{\text {IN }}=0.0 \mathrm{~V} \\ \text { Full Scale }=200.00 \mathrm{mV} \\ \hline \end{array}$ | -000.0 | $\pm 000.0$ | +000.0 | -000.00 | $\pm 000.00$ | +000.00 | Digital Reading |
| Ratiometric Reading (Note 3) | $\begin{aligned} & V_{\text {IN }}=V_{\text {REF }} \\ & \text { Full Scale }=2.000 \mathrm{~V} \end{aligned}$ | +0.999 | +1.000 | +1.001 | +0.9999 | +1.0000 | + 1.0001 | Digital Reading |
| Linearity Over $\pm$ Full Scale (Error of Reading from Best Straight Line) | $-2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq+2 \mathrm{~V}$ |  | 0.2 | 1 |  | 0.5 | 1 | COUNTS |
| Differential Linearity (Difference between Worse Case Step of Adjacent Counts and Ideal Step) | $-2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq+2 \mathrm{~V}$ |  | 0.01 |  |  | 0.01 |  | COUNTS |
| Rollover Error (Difference <br> in Reading for Equal <br> Positive \& Negative <br> Voltage Near Full Scale) | $-\mathrm{V}_{\mathrm{IN}} \equiv+\mathrm{V}_{\mathrm{IN}} \approx 2 \mathrm{~V}$ |  | 0.2 | 1 |  | 0.5 | 1 | COUNTS |
| Noise (P-P Value Not Exceeded 95\% of Time) | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V} \\ & \text { Full Scale }=200.0 \mathrm{mV} \end{aligned}$ |  | 3 |  |  | 2 |  | $\mu \mathrm{V}$ |
| Leakage Current at Input | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 200 | 300 |  | 100 | 200 | pA |
| Zero Reading Drift | $\begin{aligned} & V_{I N}=0 V \\ & 0 \leq T_{A} \leq 50^{\circ} \mathrm{C} \\ & (\text { Note } 4) \end{aligned}$ |  | 1 | 5 |  | 0.5 | 2 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Scale Factor Temperature Coefficient | $\begin{aligned} & V_{I N}=+2 V \\ & 0 \leq T_{A} \leq 50^{\circ} \mathrm{C} \end{aligned}$ <br> (Note 4) <br> (Ext. Ref. $0 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ ) |  | 3 | 15 |  | 2 | 5 | ppm $/{ }^{\circ} \mathrm{C}$ |

## ICL8052/ICL71C03, ICL8068/ICL71C03

SYSTEM ELECTRICAL. CHARACTERISTICS: 8052/71C03
$\left(\mathrm{V}^{++}=+15 \mathrm{~V}, \mathrm{~V}^{+}=+5 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, Clock Frequency Set for 3 Reading/Sec.)

| Characteristics | Conditions | 8068/71C03(1) |  |  | 8068A/71C03A(2) |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Zero Input Reading | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0.0 \mathrm{~V} \\ & \text { Full Scale }=2.000 \mathrm{~V} \end{aligned}$ | -0.000 | $\pm 0: 000$ | +0.000 | -0.0000 | $\pm 0.0000$ | +0.0000 | Digital Reading |
| Ratiometric Reading (Note 3) | $\begin{aligned} & V_{I N}=V_{R E F} \\ & \text { Full Scale }=2.000 \mathrm{~V} \end{aligned}$ | +0.999 | +1.000 | +1.001 | +0.9999 | + 1.0000 | +1.0001 | Digital Reading |
| Linearity Over $\pm$ Full Scale (Error of Reading from Best Straight Line) | $-2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq+2 \mathrm{~V}$ |  | 0.2 | 1 |  | 0.5 | 1 | COUNTS |
| Differential Linearity (Difference between Worse Case Step of Adjacent Counts and Ideal Step) | $-2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq+2 \mathrm{~V}$ |  | 0.01 |  |  | 0.01 |  | COUNTS |
| Rollover Error Difference in Reading for Equal Positive \& Negative Voltage Near Full Scale) | $-\mathrm{V}_{\mathrm{IN}} \equiv+\mathrm{V}_{\mathrm{IN}} \approx 2 \mathrm{~V}$ |  | 0.2 | 1 |  | 0.5 | 1 | COUNTS |
| Noise (P-P Value not Exceeded 95\% of Time) | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V} \\ & \text { Full Scale }=200.0 \mathrm{mV} \\ & \text { Full Scale }=2.000 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 20 \\ & 50 \end{aligned}$ |  |  | 30 |  | $\mu \mathrm{V}$ |
| Leakage Current at Input | $V_{I N}=0 V$ |  | 5 | 30 |  | 3 | 10 | pA |
| Zero Reading Drift | $\begin{aligned} & V_{I N}=0 V \\ & 0 \leq T_{A} \leq 70^{\circ} \mathrm{C} \end{aligned}$ |  | 1 | 5 |  | 0.5 | 2 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Scale Factor <br> Temperature Coefficient | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=+2 \mathrm{~V} \\ & 0 \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} \end{aligned}$ <br> (Ext. Ref. $0 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ ) |  | 3 | 15 |  | 2 | 5 | ppm $/{ }^{\circ} \mathrm{C}$ |

NOTES 1: Tested in $31 / 2$ digit ( 2,000 count) circuit shown in Figure 7, clock frequency 12 kHz . Pin 271 C 03 connected to GND.
2: Tested in $41 / 2$ digit ( 20,000 count) circuit shown in Figure 7, clock frequency 120 kHz . Pin 2 71C03A open.
3: Tested with a low dielectric absorption integrating capacitor. See Component Selection Section.
4: The temperature range can be extended to $+70^{\circ} \mathrm{C}$ and beyond as long as the auto-zero and reference capacitors are increased to absorb the higher leakage of the 8068.


## DETAILED DESCRIPTION

## Analog Section

Figure 4 shows the equivalent Circuit of the Analog Section of both the ICL71C03/8052 and the ICL71C03/8068 in the 3 different phases of operation. If the RUN/HOLD pin is left open or tied to $\mathrm{V}^{+}$, the system will perform conversions at a rate determined by the clock frequency: 40,002 at $41 / 2$ digit and 4002 at $31 / 2$ digit clock periods per cycle (see Figure 5 for details of conversion timing.

## 1. AUTO-ZERO PHASE I (Figure 4A)

During Auto-Zero, the input of the buffer is connected to $V_{\text {REF }}$ through switch 2, and switch 3 closes a loop around the integrator and comparator, the purpose of which is to charge the auto-zero capacitor until the integrator output does not change with time. Also, switches 1 and 2 recharge the reference capacitor to $V_{\text {REF }}$.

## 2. INPUT INTEGRATE PHASE II (Figure 4B)

During Input Integrate the auto-zero loop is opened and the ANALOG INPUT is connected to the BUFFER INPUT through switch 4 and $\mathrm{C}_{\text {REF }}$. If the input signal is zero, the buffer, integrator and comparator will see the same voltage
that existed in the previous state (Auto-Zero). Thus, the integrator output will not change but will remain stationary during the entire Input Integrate cycle. If $\mathrm{V}_{\mathrm{IN}}$ is not equal to zero, an unbalanced condition exists compared to the AutoZero phase, and the integrator will generate a ramp whose slope is proportional to $V_{I N}$. At the end of this phase, the sign of the ramp is latched into the polarity $F / F$.

## 3. DEINTEGRATE PHASE II (Figures 4C and 4D)

During the Deintegrate phase, the switch drive logic uses the output of the polarity F/F in determining whether to close switch 6 or 5 . If the input signal is positive, switch 6 is closed and a voltage which is $\mathrm{V}_{\text {REF }}$ more negative than during Auto-Zero is impressed on the BUFFER INPUT. Negative Inputs will cause $+2\left(\mathrm{~V}_{\text {REF }}\right)$ to be applied to the BUFFER INPUT via switch 5 . Thus, the reference capacitor generates the equivalent of a $(+)$ or $(-)$ reference from the single reference voltage with negligible error. The reference voltage returns the output of the integrator to the zerocrossing point established in Phase I. The time, or number of counts, required to do this is proportional to the input voltage. Since the Deintegrate phase can be twice as long as the Input Integrate phase, the input voltage required to give a full scale reading is $2 \mathrm{~V}_{\mathrm{REF}}$.

## 



Figure 4A: Phase I Auto-Zero


Figure 4B: Phase II Integrate Input


0439-5
Figure 4C: Phase III + Deintegrate


Figure 4D: Phase III - Deintegrate
Figure 4: Analog Section of Either ICL8052 or ICL8068 with ICL71C03


0439-8

| COUNTS |  |  |  |
| :---: | :---: | :---: | :---: |
|  | Phase I | Phase II | Phase III |
| $41 / 2$ Digit | 10,001 | 10,000 | 20,001 |
| $31 / 2$ Digit | 1,001 | 1,000 | 2,001 |

Figure 5: Conversion Timing

## Zero-Crossing Flip-Flop

Figure 6 shows the problem that the zero-crossing F/F is designed to solve.


Figure 6: Integrator Output Near Zero-Crossing

The integrator output is approaching the zero-crossing point where the count will be latched and the reading displayed. For a 20,000 count instrument, the ramp is changing approximately 0.50 mV per clock pulse ( 10 V max integrator output divided by 20,000 counts). The clock pulse feedthrough superimposed upon this ramp would have to be less than $100 \mu \mathrm{~V}$ peak to avoid causing significant errors.

The flip-flop interrogates the data once every clock pulse after the transients of the previous clock pulse and halfclock pulse have died down. False zero-crossings caused by clock pulses are not recognized. Of course, the flip-flop delays the true zero-crossing by one count in every instance, and if a correction were not made, the display would always be one count too high. Therefore the counter is disabled for one clock pulse at the beginning of phase 3. This one count delay compensates for the delay of the zerocrossing flip-flop, and allows the correct number to be latched into the display. Similarly, a one count delay at the beginning of phase 1 gives an overload display of 0000 instead of 0001. No delay occurs during phase 2, so that true ratiometric readings result.

## ICL8052/ICL71C03, ICL8068/ICL71C03

## DETAILED DESCRIPTION

## Digital Section

The 71C03 includes several pins which allow it to operate conveniently in more sophisticated systems. These include:

1. $41 / 2 / \overline{31 / 2}$ (Pin 2). When high (or open) the internal counter operates as a full $41 / 2$ decade counter, with a complete measurement cycle requiring 40,002 counts. When held low, the least significant decade is cleared and the clock is fed directly into the next decade. A measurement cycle now requires only 4,002 clock pulses. All 5 digit drivers are active in either case, with each digit lasting 200 counts with Pin 2 high ( $41 / 2$ digit) and 20 counts for Pin 2 low ( $31 / 2$ digit). 2. RUN/ $\overline{\text { HOLD }}$ ) (Pin 4). When high (or open) the A/D will free-run with equally spaced measurement cycles every $40,002 / 4,002$ clock pulses. If taken low, the converter will continue the full measurement cycle that it is doing and then hold this reading as long as Pin 4 is held low. A short positive pulse (greater than 300 ns ) will now initiate a new measurement cycle beginning with up to $10,001 / 1,001$ counts of auto zero. Of course if the pulse occurs before the full measurement cycle ( $40,002 / 4,002$ counts) is completed, it will not be recognized and the converter will simply complete the measurement it is doing. An external indication that a full measurement cycle has been completed is that the first STROBE pulse (see below) will occur 101/11 counts after the end of this cycle. Thus, if RUN/ $\overline{\text { HOLD }}$ is low and has been low for at least 101/11 counts, the converter is holding and ready to start a new measurement when pulsed high.
2. STROBE (Pin 18). This is a negative-going output pulse that aids in transferring the BCD data to external latches, UARTs or microprocessors. There are 5 negative-going STROBE pulses that occur in the center of each of the digit drive pulses and occur once and only once for each measurement cycle starting 101/11 pulses after the end of the full measurement cycle. Digit 5 (MSD) goes high at the end of the measurement cycle and stays on for 201/21 counts. In the center of this digit pulse (to avoid race conditions between changing BCD and digit drives) the first STROBE pulse goes negative for $1 / 2$ clock pulse width. Similary, after Digit 5, Digit 4 goes high (for 200/20 clock pulses) and 100/ 10 pulses later the STROBE goes negative for the second time. This continues through Digit 1 (LSD) when the fifth and last STROBE pulse is sent. The digit drive will continue to scan (unless the previous signal was over-range) but no additional STROBE pulses will be sent until a new measurement is available.
3. BUSY (Pin 28). BUSY goes high at the beginning of signal integrate and stays high until the first clock pulse after zero-crossing (or after end of measurement in the case of an OVER-RANGE). The internal latches are enabled (i.e., loaded) during the first clock pulse after BUSY and are latched at the end of this clock pulse. The circuit automatically reverts to auto-zero when not BUSY so it may also be considered an $\overline{\mathrm{A}-\mathrm{Z}}$ signal. A very simple means for transmitting the data down a single wire pair from a remote location would be to AND BUSY with clock and subtract 10,001/1,001 counts from the number of pulses receivedas mentioned previously there is one "NO-count" pulse in each Reference Integrate cycle.
4. OVER-RANGE (Pin 4). This pin goes positive when the input signal exceeds the range $(20,000 / 2,000)$ of the converter. The output F-F is set at the end of BUSY and is reset to zero at the beginning of Reference Integrate in the next measurement cycle.
5. UNDER-RANGE (Pin 13). This pin goes positive when the reading is $9 \%$ of range or less. The output $F-F$ is set at the end of BUSY (if the new reading is 1800/180 or less) and is reset at the beginning of Signal Integrate of the next reading.
6. POLARITY (Pin 3). This pin is positive for a positive input signal. It is valid even for a zero reading. In other words, +0000 means the signal is positive but less than the least significant bit. The converter can be used as a null detector by forcing equal $(+)$ and $(-)$ readings. The null at this point should be less than 0.1 LSB. This output becomes valid at the beginning of Reference Integrate and remains correct until it is revalidated for the next measurement.
7. Digit Drives (Pins 19, 24, 25, 26 and 27). Each digit drive is a positive-going signal which lasts for 200/20 clock pulses. The scan sequence is $D_{5}(M S D), D_{4}, D_{3}, D_{2}$ and $D_{1}$ (LSD). All five digits are scanned even when operating in the $31 / 2$ digit mode, and this scan is continuous unless an OVER-RANGE occurs. Then all Digit drives are blanked from the end of the STROBE sequence until the beginning of Reference Integrate, at which time $D_{5}$ will start the scan again. This gives a blinking display as a visual indication of OVER-RANGE.
8. BCD (Pins 20, 21, 22 and 23). The Binary coded decimal bit $B_{8}, B_{4}, B_{2}$ and $B_{1}$ are positive logic signals that go on simultaneously with the Digit driver.

ICL8052/ICL71C03, ICL8068/ICL71C03


Figure 7: Timing Diagram for Outputs

## ICL8052/ICL71C03, ICL8068/ICL71C03

## COMPONENT VALUE SELECTION

For optimum performance of the analog section, care must be taken in the selection of values for the integrator capacitor and resistor, auto-zero capacitor, reference voltage, and conversion rate. These values must be chosen to suit the particular application.

## Integrating Resistor

The integrating resistor is determined by the full scale input voltage and the output current of the buffer used to charge the integrator capacitor. This current should be small compared to the output short circuit current such that thermal effects are kept to a minimum and linearity is not affected. Values of $5 \mu \mathrm{~A}$ to $40 \mu \mathrm{~A}$ give good results with a nominal of $20 \mu \mathrm{~A}$. The exact value may be chosen by

$$
\mathrm{R}_{I \mathrm{NT}}=\frac{\text { Full Scale Voltage }}{20 \mu \mathrm{~A}}
$$

*NOTE: If gain is used in the buffer amplifier then-

$$
\mathrm{R}_{\mathrm{INT}}=\frac{\text { (Buffer Gain) (Full Scale Voltage) }}{20 \mu \mathrm{~A}}
$$

## Integrating Capacitor

The product of integrating resistor and capacitor is selected to give 9 V swing for full scale inputs. This is a compromise between possibly saturating the integrator (at +14 V ) due to tolerance build-up between the resistor, capacitor and clock and the errors a lower voltage swing could induce due to offsets referred to the output of the comparator. In general, the value of $\mathrm{C}_{\mathrm{INT}}$ is given by

$$
\left.\mathrm{C}_{\mid \mathrm{NT}}=\frac{\left[\begin{array}{c}
10,000(41 / 2 \text { Digit }) \\
1000(31 / 2 \text { Digit })
\end{array} \times \text { Clock Period }\right)}{}\right] \times(20 \mu \mathrm{~A})
$$

A very important characteristic of the integrating capacitor is that it has low dielectric absorption to prevent roll-over or ratiometric errors. A good test for dielectric absorption is to use the capacitor with the input tied to the reference.
This ratiometric condition should read half scale 1.0000 , and any deviation is probably due to dielectric absorption. Polypropylene capacitors give undetectable errors at reasonable cost. Polystyrene and polycarbonate capacitors may be used in less critical applications.

## Auto-Zero and Reference Capacitor

The size of the auto-zero capacitor has some influence on the noise of the system, with a larger value capacitor giving less noise. The reference capacitor should be large enough such that stray capacitance to ground from its nodes is negligible.

When gain is used in the buffer amplifier the reference capacitor should be substantially larger than the auto-zero capacitor. As a rule of thumb, the reference capacitor should be approximately the gain times the value of the auto-zero capacitor. The dielectric absorption of the reference cap and auto-zero cap are only important at power-on or when the circuit is recovering from an overload. Thus, smaller or cheaper caps can be used here if accurate readings are not required for the first few seconds of recovery.

## Reference Voltage

The analog input required to generate a full scale output is $\mathrm{V}_{\mathrm{IN}}=2 \mathrm{~V}_{\mathrm{REF}}$.

The stability of the reference voltage is a major factor in the overall absolute accuracy of the converter. For this reason, it is recommended that an external high quality reference be used where the ambient temperature is not controlled or where high-accuracy absolute measurements are being made.

## Buffer Gain

At the end of the auto-zero interval, the instantaneous noise voltage on the auto-zero capacitor is stored and subtracted from the input voltage while adding to the reference voltage during the next cycle. The result of this is that the noise voltage is effectively somewhat greater than the input noise voltage of the buffer itself during integration. By introducing some voltage gain into the buffer, the effect of the auto-zero noise (referred to the input) can be reduced to the level of the inherent buffer noise. This generally occurs with a buffer gain of between 3 and 10. Further increase in buffer gain merely increases the total offset to be handled by the auto-zero loop, and reduces the available buffer and integrator swings, without improving the noise performance of the system. The circuit recommended for doing this with the ICL8068/ICL71C03 is shown in Figure 8.


Figure 8: Adding Buffer Gain to the ICL8068

## ICL8052/ICL71C03, ICL8068/ICL71C03

## ICL8052 vs ICL8068

The ICL8052 offers significantly lower input leakage currents than the ICL8068, and may be found preferable in systems with high input impedances. However, the ICL8068 has substantially lower noise voltage, and is the device of choice for systems where noise is a limiting factor, particularly in low signal level conditions.

## Max Clock Frequency

The maximum conversion rate of most dual-slope A/D converters is limited by the frequency response of the comparator. The comparator in this circuit is no exception, even though it is entirely NPN with an open-loop gain-bandwidth product of 300 MHz . The comparator output follows the integrator ramp with a $3 \mu$ s delay, and at a clock frequency of $160 \mathrm{kHz}(6 \mu \mathrm{~s}$ period) half of the first reference integrate clock period is lost in delay. This means that the meter reading will change from 0 to 1 with a $50 \mu \mathrm{~V}$ input, 1 to 2 with $150 \mu \mathrm{~V}, 2$ to 3 at $250 \mu \mathrm{~V}$ etc. This transition at midpoint is considered desirable by most users. However, if the clock frequency is increased appreciably above 160 kHz , the instrument will flash " 1 " on noise peaks even when the input is shorted.

For many dedicated applications where the input signal is always of one polarity, the delay of the comparator need not be a limitation. Since the non-linearity and noise do not increase substantially with frequency, clock rates of up to approximately 1 MHz may be used. For a fixed clock frequency, the extra count or counts caused by comparator delay will be a constant and can be subtracted out digitally.

The minimum clock frequency is established by leakage on the auto-zero and reference caps. With most devices; measurement cycles as long as 10 seconds give no measurable leakage error.

To achieve maximum rejection of 60 Hz pickup, the signal integrate cycle should be a multiple of 60 Hz . Oscillator frequencies of $300 \mathrm{kHz}, 200 \mathrm{kHz}, 150 \mathrm{kHz}, 120 \mathrm{kHz}, 100 \mathrm{kHz}$, $40 \mathrm{kHz}, 331 / 3 \mathrm{kHz}$, etc. should be selected. For 50 Hz rejection, oscillator frequencies of $250 \mathrm{kHz}, 1662 / 3 \mathrm{kHz}, 125 \mathrm{kHz}$, 100 kHz , etc. would be suitable. Note that $100 \mathrm{kHz}(2.5$ readings/second) will reject both 50 Hz and 60 Hz .

The clock used should be free from significant phase or frequency jitter. A simple two-gate oscillator and one based on a CMOS 7555 timer are shown in the Applications section. The multiplexed output means that if the display takes significant current from the logic supply, the clock should have good PSRR.

## APPLICATIONS

## Specific Circuits Using the 8068/71C03 8052/71C03

Figure 9 shows the complete circuit for a $\pm 41 / 2$ digit ( $\pm 200.0 \mathrm{mV}$ full scale) A/D converter with LED readout using the internal reference of the 8068/52. If an external reference is used, the reference supply (pin 7) should be connected to ground and the 300 pF reference cap deleted. The circuit also shows a typical RC input filter. Depending on the application, the time-constant of this filter can be made faster, slower, or the filter deleted completely. The $1 / 2$ digit LED is driven from the 7 segment decoder, with a zero reading blanked by connecting a D5 signal to RBI input of the decoder.

A voltage translation network is connected between the comparator output of the 8068/52 and the auto-zero input of the $71 \mathrm{C03}$. The purpose of this network is to assure that, during auto-zero, the output of the comparator is at or near the threshold of the 71 C 03 logic $(+2.5 \mathrm{~V})$ while the autozero capacitor is being charged to $\mathrm{V}_{\text {REF }}(+100.0 \mathrm{mV}$ for a 200.0 mV instrument). Otherwise, even with zero volts in, some reference integrate period would be required to drive the comparator output to the threshold level. This would show up as an equivalent offset error. Once the divider network has been selected, the unit-to-unit variation should contribute less than a tenth of a count error. A second feature is the back-to-back diodes, used to lower the noise. In the normal operating mode they offer a high impedance and long integrating time constant to any noise pulses charging the auto-zero cap. At startup or recovery from an overload, their impedance is low to large signals so that the cap can be charged up in one auto-zero cycle. The buffer gain does not have to be set precisely at 10 since the gain is used in both the integrate and deintegrate phase. For scale factors other than 200.00 mV the gain of the buffer should be changed to give a $\pm 2 \mathrm{~V}$ buffer output. For 2.0000 V full scale this means unity gain and for $20,000 \mathrm{mV}(1 \mu \mathrm{~V}$ resolution) a gain of 100 is necessary. Not all 8068As can operate properly at a gain of 100 since their offset should be less than 10 mV in order to accommodate the auto-zero circuitry. However, for devices selected with less than 10 mV offset, the noise performance is reasonable with approximately $1.5 \mu \mathrm{~V}$ near full scale. On all scales less than 200.00 mV , the voltage translation network should be made adjustable as an offset trim.


The auto-zero cap should be $1 \mu \mathrm{~F}$ for all scales and the reference capacitor should be $1 \mu \mathrm{~F}$ times the gain of the buffer amplifier. At this value if the input leakages of the 8052/8068 are equal, the droop effects will cancel giving zero offset. This is especially important at high temperature. Some typical component values are shown in the table below. For $31 / 2$ digit conversion use 12 kHz clock.
$\mathrm{V}^{++}=+15 \mathrm{~V}, \mathrm{~V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}$
Clock Freq. $=120 \mathrm{kHz}$ ( $41 / 2$ Digit) or 12 kHz ( $31 / 2$ Digit)

| Specification | Valve |  |  | Units |
| :--- | :---: | :---: | :---: | :---: |
| Full Scale $\mathrm{V}_{\text {IN }}$ | 20 | 200 | 2000 | mV |
| Buffer Gain <br> (RB1 + RB2) <br> RB2 | $100^{*}$ | 10 | 1 | $\mathrm{~V} / \mathrm{V}$ |
| $\mathrm{R}_{\text {INT }}$ | 100 | 100 | 100 | $\mathrm{k} \Omega$ |
| $\mathrm{C}_{\text {INT }}$ | 0.22 | 0.22 | 0.22 | $\mu \mathrm{~F}$ |
| $\mathrm{C}_{\text {AZ }}$ | 1.0 | 1.0 | 1.0 | $\mu \mathrm{~F}$ |
| $\mathrm{C}_{\text {REF }}$ | 10 | 10 | 1.0 | $\mu \mathrm{~F}$ |
| $\mathrm{~V}_{\text {REF }}$ | 10 | 100 | 1000 | mV |
| Resolution (41/2 Digit) | 1 | 10 | 100 | $\mu \mathrm{~V}$ |

*Note comment on offset limitations above. Buffer gain does not improve ICL8052 noise performance adequately.

A suitable circuit for driving a plasma-type display is shown in Figure 10. The high voltage anode driver buffer is made by Dionics. The 3 AND gates and caps driving "BI" are needed for interdigit blanking of multiple-digit display
elements, and can be omitted if not needed. The 2 K and 3 K resistors set the current levels in the display. A similar arrangement can be used with "Nixie" tubes.
Nixie is a registered trademark of Burroughs Corporation.


0439-13
Figure 10: ICL8052-8068/71C03A Plasma Display Circuit

## ICL8052/ICL71C03, ICL8068/ICL71C03

## ANALOG AND DIGITAL GROUNDS

Extreme care must be taken to avoid ground loops in the layout of 8068 or $8052 / 71$ C03A circuits, especially in high sensitivity circuits. It is most important that return currents from digital loads are not fed into the analog ground line. Both of the above circuits have considerable current flowing in the digital ground returns from drivers, etc. A recommended connection sequence for the ground lines is shown in Figure 11.

## Other Circuits for Display Applications

Popular LCD displays can be interfaced to the Output of the ICL71C03 with suitable display drivers, such as the ICM7211A as shown in Figure 12. A standard CMOS 4000 series LCD driver circuit is used for displaying the $1 / 2$ digit, the polarity, and the "overrange" flag. A similar circuit can be used with the ICM7212A LED driver. Of course, another full driver circuit could be ganged to the one shown if required. This would be useful if additional annunciators were needed.
Figure 12 shows the complete circuit for a $41 / 2$ digit $( \pm 2.000 \mathrm{~V}) \mathrm{A} / \mathrm{D}$, again using the internal reference of the 8052A/8068A.

Figure 13 shows a more complicated circuit for driving LCD displays. Here the data is latched into the ICM7211 by the STROBE signal and "Overrange" is indicated by blanking the 4 digits. A clock oscillator circuit using the ICM7555 CMOS timer is shown. Some other suitable clock circuits are suggested in Figures 14 and 15. The 2-gate circuit should use CMOS gates to maintain good power supply rejection.

A problem sometimes encountered with the 8052/68/ $71 \mathrm{C} 03 \mathrm{~A} / \mathrm{D}$ is that of gross over-voltage applied to the input. Voltage in excess of $\pm 2.000 \mathrm{~V}$ may cause the integrator output to saturate. When this occurs, the integrator can no longer source (or sink) the current required to hold the summing junction (Pin 11) at the voltage stored on the auto zero capacitor. As a result, the voltage across the integrator capacitor decreases sufficiently to give a false voltage reading. This problem can also show up as large-signal instability on overrange conditions. A simple solution to this problem is to use junction FET transistors across the integrator capacitor to source (or sink) current into the summing junction and prevent the integrator amplifier from saturating, as shown in Figure 16.


ICL8052/ICL71C03, ICL8068/ICL71C03


Figure 12: Driving LCD Displays

ICL8052/ICL71C03, ICL8068/ICL71C03




## 



Figure 15: LM311 Oscillator


0439-19
Figure 16: Gross Overvoltage Protection Circuit

## INTERFACING WITH UARTS AND MICROPROCESSORS

Figure 17 shows a very simple interface between a freerunning 8068/8052/71C03A and a UART. The five STROBE pulses start the transmission of the five data words. The digit 5 word is 0000 XXXX , digit 4 is 1000 XXXX , digit 3 is 0100 XXXX , etc. Also the polarity is transmitted indirectly by using it to drive the Even Parity Enable Pin (EPE). It EPE of the receiver is held low, a parity flag at the receiver can be decoded as a positive signal, no flag as negative. A complex arrangement is shown in Figure 16. Here the UART can instruct the A/D to begin a measurement sequence by a word on RRI. The Busy signal resets the Data Ready Reset (DRR). Again STROBE starts the transmit sequence. A quad 2 input multiplexer is used to superimpose polarity, over-range, and under-range onto the $D_{5}$ word since in this instance it is known that $B_{2}=B_{4}=$ $B_{8}=0$.

For correct operation it is important that the UART clock be fast enough that each word is transmitted before the next STROBE pulse arrives. Parity is locked into the UART at load time but does not change in this connection during an output stream.

Circuits to interface the 71C03(A) directly with three popular microprocessors are shown in Figures 19, 20 and 21. The main differences in the circuits are that the IM6100 with its 12 bit word capability can accept polarity, over-range, under-range, 4 bits of BCD and 5 digits simultaneously where the 8080/8048 and the MC6800 groups with 8 bit words need to have polarity, over-range and under-range multiplexed onto the Digit 5 word-as in the UART circuits. In each case the microprocessor can instruct the A/D when to begin a measurement and when to hold this measurement.

## APPLICATION NOTES

A016 "Selecting A/D Converters," by David Fullagar
A017 "The Integrating A/D Converters," by Lee Evans
A018 "Do's and Dont's of Applying A/D Converters," by Peter Bradshaw and Skip Osgood

A023 "Low Cost Digital Panel Meter Designs," by David Fullagar and Michael Dufort
A028 "Building an Auto-Ranging DMM Using the 8052A/ 7103A A/D Converter Pair," by Larry Goff
R005 "Interfacing Data Converters \& Microprocessors," by Peter Bradshaw et al, Electronics, Dec. 9, 1976

Figure 17: Simple 71C03/71C03A to UART Interface


0439-21
Figure 18: Complex 71C03/7103A to UART Interface ICL8052/ICL71C03, ICL8068/ICL71C03



Figure 21: ICL71C03 to MCS-48, -80, -85 Interface

# ICL8052/ICL71C03, ICL8068/ICL71C03 

The ICL71C03 does not have an internal crystal or RC oscillator. It has a clock input only.
Integration Period

$$
\begin{aligned}
& \mathbf{t}_{\text {INT }}=\frac{10,000}{f_{\text {CLOCK }}}(41 / 2 \text { Digit }) \\
& \mathbf{t}_{\text {INT }}=\frac{1,000}{f_{\text {CLOCK }}}(31 / 2 \text { Digit })
\end{aligned}
$$

Integration Clock Period
$\mathbf{t}_{\text {CLOCK }}=\mathbf{1 / f} \mathbf{\text { Clock }}$
$60 \mathrm{~Hz} / 50 \mathrm{~Hz}$ Rejection Criterion
$\mathbf{t}_{\mathbf{N T}} / \mathrm{t}_{60 \mathrm{~Hz}}$ or $\mathrm{t}_{\mathrm{INT}} / \mathrm{t}_{50 \mathrm{~Hz}}=$ Integer
Optimum Integration Current

$$
I_{\mathbf{N N T}}=20.0 \mu \mathrm{~A}
$$

Full Scale Analog Input Voltage
$V_{\text {INFS }}$ Typ. $=200 \mathrm{mV}$ to $\mathbf{2 . 0 V}=\mathbf{2} \mathrm{V}_{\text {REF }}$ Integrate Resistor

$$
\mathbf{R}_{\text {INT }}=\frac{\text { (Buffer Gain) } \times V_{\text {INFS }}}{I_{\text {INT }}}
$$

Integrate Capacitor

$$
\mathbf{C}_{\text {INT }}=\frac{\left(\mathbf{t}_{\mathbf{I N T}}\right)\left(\mathbf{I}_{\mathrm{INT}}\right)}{\mathbf{V}_{\text {INT }}}
$$

Integrator Output Voltage

$$
V_{I N T}=\frac{\left(t_{I N T}\right)\left(I_{I N T}\right)}{C_{I N T}}
$$

$\mathrm{V}_{\text {INT }}$ Typically $=9.0 \mathrm{~V}$
Display Count

$$
\begin{aligned}
& \text { Count }=10,000 \times \frac{V_{I N}}{V_{R E F}}(41 / 2 \text { Digit }) \\
& \text { Count }=1,000 \times \frac{V_{I N}}{V_{\text {REF }}}(31 / 2 \text { Digit })
\end{aligned}
$$

NOTE: The $41 / 2$ digit mode's LSD will be output as a zero in the $31 / 2$ digit mode.
Output Type:
4 Nibbles BCD with Polarity and Overrange
Power Supply: $\pm \mathbf{1 5 . 0 V},+5.0 \mathrm{~V}$

$$
\begin{aligned}
& \mathbf{v}^{++}=+15.0 \mathbf{v} \\
& \mathbf{v}^{-}=-15.0 \mathbf{v} \\
& \mathbf{v}^{+}=+5.0 \mathbf{v}
\end{aligned}
$$

Auto Zero Capacitor Values $0.01 \mu \mathrm{~F}<\mathbf{C}_{A Z}<1.0 \mu \mathrm{~F}$
Reference Capacitor Value

$$
\mathbf{C}_{\mathbf{R E F}}=\text { (Buffer Gain) } \times \mathbf{C}_{\mathbf{A Z}}
$$



0439-23

$$
\begin{aligned}
\mathrm{t}_{\mathrm{tCONV}}= & 40,002 * \text { tcLock }(41 / 2 \text { Digit Mode }) \\
\mathrm{t}_{\mathrm{COONV}}= & 4,002 * \mathrm{t}_{\mathrm{CLOCK}}(31 / 2 \text { Digit Mode }) \\
& \text { Integrator Output }
\end{aligned}
$$

## GENERAL DESCRIPTION

The Harris ICL7106 and 7107 are high performance, low power $31 / 2$-digit A/D converters containing all the necessary active devices on a single CMOS I.C. Included are sevensegment decoders, display drivers, a reference, and a clock. The 7106 is designed to interface with a liquid crystal display (LCD) and includes a backplane drive; the 7107 will directly drive an instrument-size light emitting diode (LED) display.

The 7106 and 7107 bring together an unprecedented combination of high accuracy, versatility, and true economy. It features auto-zero to less than $10 \mu \mathrm{~V}$, zero drift of less than $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, input bias current of 10 pA max., and rollover error of less than one count. True differential inputs and reference are useful in all systems, but give the designer an uncommon advantage when measuring load cells, strain gauges and other bridge-type transducers. Finally, the true economy of single power supply operation (7106), enables a high performance panel meter to be built with the addition of only 10 passive components and a display.

## Single-Chip A/D Converter

## FEATURES

- Guaranteed Zero Reading for 0 Volts Input on All Scales
- True Polarity at Zero for Precise Null Detection
- 1pA Typical Input Current
- True Differential Input and Reference
- Direct Display Drive - No External Components Required - LCD ICL7 106 — LED ICL7107
- Low Noise - Less Than $15 \mu$ V p-p
- On-Chip Clock and Reference
- Low Power Dissipation - Typically Less Than 10 mW
- No Additional Active Circuits Required
- New Small Outline Surface Mount Package Available


## ORDERING INFORMATION

| Part Number | Temperature <br> Range | Package | Display Type |
| :---: | :---: | :---: | :---: |
| ICL7106CPL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 40-Pin Plastic DIP | Direct Drive LCD |
| ICL7106RCPL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $40-$ Pin Plastic DIP (Note 1) | Direct Drive LCD |
| ICL7106CM44 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $44-$-Pin Surface Mount | Direct Drive LCD |
| ICL7107CPL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $40-$-Pin Plastic DIP | Common Anode LED |
| ICL7107RCPL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $40-$ Pin Plastic DIP (Note 1) | Common Anode LED |
| ICL7107CM44 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 44-Pin Surface Mount | Common Anode LED |

NOTE 1: "R" indicates device with reversed leads.


Figure 1: Pin Configurations

## ABSOLUTE MAXIMUM RATINGS

Supply Voltage
ICL7106, $\mathrm{V}^{+}$to $\mathrm{V}^{-}$........................................ 15V
ICL7107, $\mathrm{V}+$ to GND $+6 \mathrm{~V}$
ICL7107, V- to GND .................................. -9V
Analog Input Voltage (either input)(Note 1) $\ldots . . \mathrm{V}+$ to $\mathrm{V}^{-}$
Reference Input Voltage (either input) .......... V+ to $\mathrm{V}^{-}$
Clock Input
ICL7 106 TEST to $\mathrm{V}^{+}$
ICL7107 GND to $\mathrm{V}^{+}$

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
NOTES 1: Input voltages may exceed the supply voltages provided the input current is limited to $\pm 100 \mu \mathrm{~A}$.
2: Dissipation rating assumes device is mounted with all leads soldered to printed circuit board.

## ELECTRICAL CHARACTERISTICS

(Note 3)

| Characteristics | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Zero Input Reading | $\begin{aligned} & V_{I N}=0.0 \mathrm{~V} \\ & \text { Full Scale }=200.0 \mathrm{mV} \end{aligned}$ | -000.0 | $\pm 000.0$ | +000.0 | Digital Reading |
| Ratiometric Reading | $\begin{aligned} & V_{I N}=V_{R E F} \\ & V_{\text {REF }}=100 \mathrm{mV} \end{aligned}$ | 999 | 999/1000 | 1000 | Digital Reading |
| Rollover Error (Difference in reading for equal positive and negative inputs near Full Scale) | $-\mathrm{V}_{\mathrm{IN}}=+\mathrm{V}_{\mathrm{IN}} \cong 200.0 \mathrm{mV}$ | -1 | $\pm .2$ | +1 | Counts |
| Linearity (Max. deviation from best straight line fit) | Full scale $=200.0 \mathrm{mV}$ or full scale $=2.000 \mathrm{~V}$ (Note 6) | -1 | $\pm .2$ | +1 | Counts |
| Common Mode Rejection Ratio (Note 4) | $\begin{aligned} & V_{C M}= \pm 1 \mathrm{~V}, \mathrm{~V}_{I N}=0 \mathrm{~V} \\ & \text { Full Scale }=200.0 \mathrm{mV} \end{aligned}$ |  | 50 |  | $\mu \mathrm{V} / \mathrm{V}$ |
| Noise (Pk-Pk value not exceeded 95\% of time) | $\begin{aligned} & V_{\text {IN }}=0 \mathrm{~V} \\ & \text { Full Scale }=200.0 \mathrm{mV} \end{aligned}$ |  | 15 |  | $\mu \mathrm{V}$ |
| Leakage Current Input | $\mathrm{V}_{\text {IN }}=0$ (Note 6) |  | 1 | 10 | pA |
| Zero Reading Drift | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0 \\ & 0^{\circ}<\mathrm{T}_{\mathrm{A}}<70^{\circ} \mathrm{C} \text { (Note 6) } \end{aligned}$ |  | 0.2 | 1 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Scale Factor Temperature Coefficient | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=199.0 \mathrm{mV} \\ & 0^{\circ}<\mathrm{T}_{\mathrm{A}}<70^{\circ} \mathrm{C} \\ & \text { (Ext. Ref. Oppm } /{ }^{\circ} \mathrm{C} \text { ) (Note 6) } \\ & \hline \end{aligned}$ |  | 1 | 5 | ppm $/{ }^{\circ} \mathrm{C}$ |
| V+ Supply Current (Does not include LED current for 7107) | $\mathrm{V}_{\mathrm{IN}}=0$ |  | 0.8 | 1.8 | mA |
| V-Supply Current (7107 only) |  |  | 0.6 | 1.8 | mA |
| Analog Common Voltage (With respect to Pos. Supply) |  <br> Pos. Supply | 2.4 | 2.8 | 3.2 | V |
| Temp. Coeff. of Analog Common (With respect to Pos. Supply) | 25k $\Omega$ between Common \& Pos. Supply |  | 80 |  | ppm $/{ }^{\circ} \mathrm{C}$ |

ELECTRICAL CHARACTERISTICS (Note 3) (Continued)

| Characteristics | Test Conditions | Min | Typ | Max | Unit |
| :--- | :--- | :---: | :---: | :---: | :---: |
| 7106 ONLY <br> Pk-Pk Segment Drive Voltage <br> Pk-Pk Backplane Drive Voltage <br> (Note 5) | $\mathrm{V}+$ to $\mathrm{V}^{-}=9 \mathrm{~V}$ | 4 | 5 | 6 | V |
| 7107 ONLY |  | $\mathrm{V}=5.0 \mathrm{~V}$ |  |  |  |
| Segment Sinking Current <br> (Except Pin 19 \& 20) | Segment voltage=3V | 5 | 8.0 |  | mA |
| (Pin 19 only) <br> (Pin 20 only) |  | 10 | 16 |  |  |

NOTES 3: Unless otherwise noted, specifications apply to both the 7106 and 7107 at $T_{A}=25^{\circ} \mathrm{C}, f_{\text {clock }}=48 \mathrm{kHz} .7106$ is tested in the circuit of Figure 2.7107 is tested in the circuit of Figure 3.
4: Refer to "Differential Input" discussion.
5: Back plane drive is in phase with segment drive for 'off' segment, $180^{\circ}$ out of phase for 'on' segment. Frequency is 20 times conversion rate. Average DC component is less than 50 mV .
6: Not tested, guaranteed by design.

## TEST CIRCUITS



Figure 2: ICL7106 Test Circuit and Typical Application With Liquid Crystal Display Components Selected for 200 mV Fuli Scale



Figure 4: Analog Section of 7106/7107

## DETAILED DESCRIPTION

## Analog Section

Figure 4 shows the Analog Section for the ICL7106 and 7107. Each measurement cycle is divided into three phases. They are (1) auto-zero (A/Z), (2) signal integrate (INT) and (3) de-integrate (DE).

## Auto-zero phase

During auto-zero three things happen. First, input high and low are disconnected from the pins and internally shorted to analog COMMON. Second, the reference capacitor is charged to the reference voltage. Third, a feedback loop is closed around the system to charge the auto-zero capacitor $\mathrm{C}_{A Z}$ to compensate for offset voltages in the buffer amplifier, integrator, and comparator. Since the comparator is included in the loop, the $A / Z$ accuracy is limited only by the noise of the system. In any case, the offset referred to the input is less than $10 \mu \mathrm{~V}$.

## Signal Integrate phase

During signal integrate, the auto-zero loop is opened, the internal short is removed, and the internal input high and low are connected to the external pins. The converter then integrates the differential voltage between IN HI and IN LO for a fixed time. This differential voltage can be within a wide common mode range: up to one volt from either supply. If, on the other hand, the input signal has no return with respect to the converter power supply, IN LO can be tied to analog COMMON to establish the correct common-mode voltage. At the end of this phase, the polarity of the integrated signal is determined.

## De-integrate phase

The final phase is de-integrate, or reference integrate. Input low is internally connected to analog COMMON and input high is connected across the previously charged reference capacitor. Circuitry within the chip ensures that the
capacitor will be connected with the correct polarity to cause the integrator output to return to zero. The time roquired for the output to return to zero is proportional to tho input signal. Specifically the digital reading displayed is $1000\left(\frac{\mathrm{~V}_{\mathrm{IN}}}{\mathrm{V}_{\mathrm{REF}}}\right)$.

## Differential Input

The input can accept differential voltages anywhere within the common mode range of the input amplifier, or specifically from 0.5 volts below the positive supply to 1.0 volt above the negative supply. In this range, the system has a CMRR of 86 dB typical. However, care must be exercised to assure the integrator output does not saturate. A worst case condition would be a large positive common-mode voltage with a near full-scale negative differential input voltage. The negative input signal drives the integrator positive when most of its swing has been used up by the positive common mode voltage. For these critical applications the integrator output swing can be reduced to less than the recommended 2 V full scale swing with little loss of accuracy. The integrator output can swing to within 0.3 volts of either supply without loss of linearity. See Application Note A032 for a discussion of the effects of stray capacitance.

## Differential Reference

The reference voltage can be generated anywhere within the power supply voltage of the converter. The main source of common mode error is a roll-over voltage caused by the reference capacitor losing or gaining charge to stray capacity on its nodes. If there is a large common mode voltage, the reference capacitor can gain charge (increase voltage) when called up to de-integrate a positive signal but lose charge (decrease voltage) when called up to deintegrate a negative input signal. This difference in reference for positive or negative input voltage will give a roll-over error. However, by selecting the reference capacitor such that it is
large enough in comparison to the stray capacitance, this error can be held to less than 0.5 count worst case. (See Component Value Selection.)

## Analog COMMON

This pin is included primarily to set the common mode voltage for battery operation (7106) or for any system where the input signals are floating with respect to the power supply. The COMMON pin sets a voltage that is approximately 2.8 volts more negative than the positive supply. This is selected to give a minimum end-of-life battery voltage of about 6V. However, analog COMMON has some of the attributes of a reference voltage. When the total supply voltage is large enough to cause the zener to regulate ( $>7 \mathrm{~V}$ ), the COMMON voltage will have a low voltage coefficient ( $0.001 \% / \mathrm{V}$ ), low output impedance ( $\cong 15 \Omega$ ), and a temperature coefficient typically less than $80 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.
The limitations of the on-chip reference should also be recognized, however. With the 7107, the internal heating which results from the LED drivers can cause some degradation in performance. Due to their higher thermal resistance, plastic parts are poorer in this respect than ceramic. The combination of reference Temperature Coefficient (TC), internal chip dissipation, and package thermal resistance can increase noise near full scale from $25 \mu \mathrm{~V}$ to $80 \mu \mathrm{Vp}-\mathrm{p}$. Also the linearity in going from a high dissipation count such as 1000 ( 20 segments on) to a low dissipation count such as 1111( 8 segments on) can suffer by a count or more. Devices with a positive TC reference may require several counts to pull out of an overrange condition. This is because overrange is a low dissipation mode, with the three least significant digits blanked. Similarly, units with a negative TC may cycle between overrange and a nonoverrange count as the die alternately heats and cools. All these problems are of course eliminated if an external reference is used.
The 7106, with its negligible dissipation, suffers from none of these problems. In either case, an external reference can easily be added, as shown in Figure 5.


Figure 5: Using an External Reference

## ICL7106/ICL7107

Analog COMMON is also used as the input low return during auto-zero and de-integrate. If IN LO is different from analog COMMON, a common mode voltage exists in the system and is taken care of by the excellent CMRR of the converter. However, in some applications IN LO will be set at a fixed known voltage (power supply common for instance). In this application, analog COMMON should be tied to the same point, thus removing the common mode voltage from the converter. The same holds true for the reference voltage. If reference can be conveniently tied to ana$\log$ COMMON, it should be since this removes the common mode voltage from the reference system.

Within the IC, analog COMMON is tied to an N channel FET that can sink approximately 30 mA of current to hold the voltage 2.8 volts below the positive supply (when a load is trying to pull the common line positive). However, there is only $10 \mu \mathrm{~A}$ of source current, so COMMON may easily be tied to a more negative voltage thus over-riding the internal reference.

## TEST

The TEST pin serves two functions. On the 7106 it is coupled to the internally generated digital supply through a $500 \Omega$ resistor. Thus it can be used as the negative supply for externally generated segment drivers such as decimal points or any other presentation the user may want to include on the LCD display. Figures 6 and 7 show such an application. No more than a 1 mA load should be applied.


0335-7
Figure 6: Simple Inverter for Fixed Decimal Point


## DISPLAY FONT



Figure 8: Digital Section 7106


The second function is a "lamp test". When TEST is pulled high (to $\mathrm{V}^{+}$) all segments will be turned on and the display should read - 1888. The TEST pin will sink about 10 mA under these conditions.
Caution: on the 7106, in the lamp test mode, the segments have a constant DC voltage (no square-wave) and may burn the LCD display if left in this mode for several minutes.

## DIGITAL SECTION

Figures 8 and 9 show the digital section for the 7106 and 7107, respectively. In the 7106, an internal digital ground is generated from a 6 volt Zener diode and a large $P$ channel source follower. This supply is made stiff to absorb the relative large capacitive currents when the back plane (BP) voltage is switched. The BP frequency is the clock frequency divided by 800 . For three readings/second this is a 60 Hz square wave with a nominal amplitude of 5 volts. The segments are driven at the same frequency and amplitude and are' in phase with BP when OFF, but out of phase when ON. In all cases negligible DC voltage exists across the segments.
Figure 9 is the Digital Section of the 7107. It is identical to the 7106 except that the regulated supply and back plane drive have been eliminated and the segment drive has been increased from 2 to 8 mA , typical for instrument size common anode LED displays. Since the 1000 output (pin 19) must sink current from two LED segments, it has twice the drive capability or 16 mA .
In both devices, the polarity indication is "on" for negative analog inputs. If IN LO and IN HI are reversed, this indication can be reversed also, if desired.

## System Timing

Figure 10 shows the clocking arrangement used in the 7106 and 7107. Three basic clocking arrangements can be used:

1. An external oscillator connected to pin 40.
2. A crystal between pins 39 and 40.
3. An R-C oscillator using all three pins.

The oscillator frequency is divided by four before it clocks the decade counters. It is then further divided to form the three convert-cycle phases. These are signal integrate ( 1000 counts), reference de-integrate ( 0 to 2000 counts) and auto-zero ( 1000 to 3000 counts). For signals less than full scale, auto-zero gets the unused portion of reference deintegrate. This makes a complete measure cycle of 4,000 counts ( 16,000 clock pulses) independent of input voltage. For three readings/second, an oscillator frequency of 48 kHz would be used.
To achieve maximum rejection of 60 Hz pickup, the signal integrate cycle should be a multiple of 60 Hz . Oscillator frequencies of $240 \mathrm{kHz}, 120 \mathrm{kHz}, 80 \mathrm{kHz}, 60 \mathrm{kHz}, 48 \mathrm{kHz}, 40 \mathrm{kHz}$, $331 / 3 \mathrm{kHz}$, etc. should be selected. For 50 Hz rejection, Oscillator frequencies of $200 \mathrm{kHz}, 100 \mathrm{kHz}, 662 / 3 \mathrm{kHz}, 50 \mathrm{kHz}$, 40 kHz , etc. would be suitable. Note that 40 kHz ( 2.5 readings/second) will reject both 50 and 60 Hz (also 400 and 440 Hz ).


0335-11
Figure 10: Clock Circuits

## COMPONENT VALUE SELECTION

## Integrating Resistor

Both the buffer amplifier and the integrator have a class A output stage with $100 \mu \mathrm{~A}$ of quiescent current. They can supply $4 \mu \mathrm{~A}$ of drive current with negligible non-linearity. The integrating resistor should be large enough to remain in this very linear region over the input voltage range, but small enough that undue leakage requirements are not placed on the PC board. For 2 volt full scale, $470 \mathrm{k} \Omega$ is near optimum and similarly a $47 \mathrm{k} \Omega$ for a 200.0 mV scale.

## Integrating Capacitor

The integrating capacitor should be selected to give the maximum voltage swing that ensures tolerance build-up will not saturate the integrator swing (approx. 0.3 volt from either supply). In the 7106 or the 7107 , when the analog COMMON is used as a reference, a nominal $\pm 2$ volt full scale integrator swing is fine. For the 7107 with $\pm 5$ volt supplies and analog COMMON tied to supply ground, a $\pm 3.5$ to $\pm 4$ volt swing is nominal. For three readings/second ( 48 kHz clock) nominal values for $\mathrm{C}_{\mathrm{INT}}$ are $0.22 \mu \mathrm{~F}$ and $0.10 \mu \mathrm{~F}$, respectively. Of course, if different oscillator frequencies are used, these values should be changed in inverse proportion to maintain the same output swing.

An additional requirement of the integrating capacitor is that it must have a low dielectric absorption to prevent rollover errors. While other types of capacitors are adequate for this application, polypropylene capacitors give undetectable errors at reasonable cost.

## Auto-Zero Capacitor

The size of the auto-zero capacitor has some influence on the noise of the system. For 200 mV full scale where noise is very important, a $0.47 \mu \mathrm{~F}$ capacitor is recommended. On the 2 volt scale, a $0.047 \mu \mathrm{~F}$ capacitor increases the speed of recovery from overload and is adequate for noise on this scale.

## Reference Capacitor

A $0.1 \mu \mathrm{~F}$ capacitor gives good results in most applications. However, where a large common mode voltage exists (i.e. the REF LO pin is not at analog COMMON) and a 200 mV scale is used, a larger value is required to prevent roll-over error. Generally $1.0 \mu \mathrm{~F}$ will hold the roll-over error to 0.5 count in this instance.

## Oscillator Components

For all ranges of frequency a $100 \mathrm{k} \Omega$ resistor is recommended and the capacitor is selected from the equation $f=\frac{0.45}{R C}$. For 48 kHz clock (3 readings/second), $C=100 \mathrm{pF}$.

## Reference Voltage

The analog input required to generate full-scale output (2000 counts) is: $\mathrm{V}_{\mathrm{IN}}=2 \mathrm{~V}_{\text {REF }}$. Thus, for the 200.0 mV and 2.000 volt scale, Vref should equal 100.0 mV and 1.000 volt, respectively: However, in many applications where the A/D is connected to a transducer, there will exist a scale factor other than unity between the input voltage and the digital reading. For instance, in a weighing system, the designer might like to have a full scale reading when the voltage from the transducer is 0.682 V . Instead of dividing the input down to 200.0 mV ; the designer should use the input voltage directly and select $\mathrm{V}_{\text {REF }}=0.341 \mathrm{~V}$. Suitable values for integrating resistor and capacitor would be $120 \mathrm{k} \Omega$ and $0.22 \mu \mathrm{~F}$. This makes the system slightly quieter and also avoids a divider network on the input. The 7107 with $\pm 5 \mathrm{~V}$ supplies can accept input signals up to $\pm 4 \mathrm{~V}$. Another advantage of this system occurs when a digital reading of zero is desired for $\mathrm{V}_{\text {IN }} \neq 0$. Temperature and weighing systems with a variable tare are examples. This offset reading can be conveniently generated by connecting the voltage transducer between IN HI and COMMON and the variable (or fixed) offset voltage between COMMON and IN LO.

## 7107 Power Supplies

The 7107 is designed to work from $\pm 5 \mathrm{~V}$ supplies. However, if a negative supply is not available, it can be generated from the clock output with 2 diodes, 2 capacitors, and an inexpensive I.C. Figure 11 shows this application. See ICL7660 data sheet for an alternative.


0335-12
Figure 11: Generating Negative Supply from +5 V

In fact, in selected applications no negative supply is required. The conditions to use a single +5 V supply are:

1. The input signal can be referenced to the center of the common mode range of the converter.
2. The signal is less than $\pm 1.5$ volts.
3. An external reference is used.

## TYPICAL APPLICATIONS

The 7106 and 7107 may be used in a wide variety of configurations. The circuits which follow show some of the possibilities, and serve to illustrate the exceptional versatility of these A/D converters.


0335-13
Figure 12: 7106 using the internal reference. Values shown are for 200.0 mV full scale, 3 readings per second, floating supply voltage ( 9 V battery).


0335-14
Figure 13: 7107 using the internal reference. Values shown are for $\mathbf{2 0 0 . 0 m V}$ full scale, 3 readings per second. IN LO may be tied to either COMMON for inputs floating with respect to supplies, or GND for single ended inputs. (See discussion under Analog COMMON.)


0335-15
Figure 14: 7107 with an external band-gap reference ( 1.2 V type). IN LO is tied to COMMON, thus establishing the correct common mode voltage. If COMMON is not shorted to GND, the input voltage may float with respect to the power supply and COMMON acts as a preregulator for the reference. If COMMON is shorted to GND, the input is single ended (referred to supply ground) and the preregulator is over-ridden.


0335-16
Figure 15: 7107 with Zener diode reference. Since low T.C. zeners have breakdown voltages $\sim 6.8 \mathrm{~V}$, diode must be placed across the total supply (10V). As in the case of Figure 15, IN LO may be tied to either COMMON or GND.


0335-17
Figure 16: 7106/7107: Recommended component values for 2.000 V full scale.


0335-18
Figure 17: 7107 operated from single +5 V supply. An external reference must be used in this application, since the voltage between $\mathbf{V}+$ and $\mathbf{V}$ - is insufficient for correct operation of the internal reference.


0335-19
Figure 18: 7107 measuring ratiometric values of Quad Load Cell. The resistor values within the bridge are determined by the desired sensitivity.


Figure 19: 7106 used as a digital centigrade thermometer. A silicon diode-connected transistor has a temperature coefficient of about $-2 \mathrm{mV} /{ }^{\circ} \mathrm{C}$. Calibration is achieved by placing the sensing transistor in ice water and adjusting the zeroing potentiometer for a $\mathbf{0 0 0 . 0}$ reading. The sensor should then be placed in boiling water and the scale-factor potentiometer adjusted for $\mathbf{1 0 0 . 0}$ reading.


Figure 20: Circuit for developing Underrange and Overrange signals from 7106 outputs.

## ICL7106/ICL7107



Figure 21: Circuit for developing Underrange and Overrange signals from 7107 outputs. The LM339 is required to ensure logic compatibility with heavy display loading.

## APPLICATION NOTES

A016 "Selecting A/D Converters", by David Fullagar.
A017 "The Integrating A/D Converter", By Lee Evans.
A018 "Do's and Don'ts of Applying A/D Converters", by Peter Bradshaw and Skip Osgood.
A023 "Low Cost Digital Panel Meter Designs", by David Fullagar and Michael Dufort.
A032 "Understanding the Auto-Zero and Common Mode Performance of the ICL7106/7/9 Family", by Peter Bradshaw.
A046 "Building a Battery-Operated Auto Ranging DVM with the ICL7106", by Larry Goff.
A052 "Tips for Using Single-Chip 3½-Digit A/D Converters", by Dan Watson.


0335-23
Figure 22: AC to DC Converter with 7106. TEST is used as a common mode reference level to ensure compatibility with most op-amps.

Figure 23: Display Buffering for increased drive current. Requires four DM7407 Hex Buffers. Each buffer is capable of sinking 40 mA .

ICL7106/07

## INTEGRATING A/D CONVERTER EQUATIONS

Oscillator Frequency
fosc $=0.45 / \mathrm{RC}$
Cosc $>50 \mathrm{pF} ;$ R $_{\text {OSC }}>50 \mathrm{~K} \Omega$
fosc typ. $=48 \mathrm{KHz}$
Oscillator Period
$\mathbf{t}_{\mathrm{OSC}}=\mathrm{RC} / 0.45$
Integration Clock Frequency
$\mathbf{f C L O C K}^{\mathbf{~}=\mathbf{f O S C} / 4}$
Integration Period $\mathrm{t}_{\text {INT }}=1000 \times\left(4 / \mathrm{f}_{\mathrm{OSC}}\right)$
$60 / 50 \mathrm{~Hz}$ Rejection Criterion $\mathbf{t}_{\mathbf{N T}} / \mathbf{t}_{60 \mathrm{~Hz}}$ or $\mathbf{t}_{\mathrm{INT} / \mathbf{t}_{50 \mathrm{~Hz}}=\text { Integer }}$
Optimum Integration Current $\mathrm{I}_{\mathrm{INT}}=4.0 \mu \mathrm{~A}$
Full Scale Analog Input Voltage $V_{\text {INFS }}$ Typically $=\mathbf{2 0 0} \mathbf{m V}$ or $\mathbf{2 . 0 V}$
Integrate Resistor

$$
R_{\text {INT }}=\frac{V_{\mathrm{INFS}}}{I_{\mathrm{INT}}}
$$

Integrate Capacitor

$$
\mathbf{C}_{\text {INT }}=\frac{\left(\mathbf{t}_{\text {INT }}\right)\left(\mathbf{I}_{\text {INT }}\right)}{\mathbf{V}_{\text {INT }}}
$$

Integrator Output Voltage Swing

$$
V_{I N T}=\frac{\left(t_{I N T}\right)\left(I_{I N T}\right)}{C_{I N T}}
$$

$V_{\text {INT }}$ Maximum Swing:
$\left(\mathbf{V}^{-}+\mathbf{0 . 5 V}\right)<\mathbf{V}_{\text {INT }}<\left(\mathbf{V}^{+}-\mathbf{0 . 5 V}\right)$
$\mathrm{V}_{\text {INT }}$ typically $=\mathbf{2 . 0} \mathrm{V}$
Display Count

Conversion cycle
${ }^{\text {theY }}=$ tcLOcK $\times 4000$
$\mathbf{t}_{\mathbf{C Y C}}=\mathbf{t}_{\mathrm{OSC}} \times 16,000$
when $\mathrm{f}_{\mathrm{OSC}}=48 \mathrm{KHz} ; \mathrm{t}_{\mathrm{cYc}}=333 \mathrm{mS}$
Common Mode Input Voltage
$\left(\mathrm{V}^{-}+\mathbf{1 . 0 V}\right)<\mathrm{V}_{\mathbf{I N}}<\left(\mathrm{V}^{+}-\mathbf{0 . 5 V}\right)$
Auto Zero Capacitor
$0.01 \mu \mathrm{~F}<\mathrm{C}_{A Z}<1.0 \mu \mathrm{~F}$
Reference Capacitor
$0.1 \mu \mathrm{~F}<\mathrm{C}_{\text {REF }}<1.0 \mu \mathrm{~F}$
$V_{\text {COM }}$
Biased between $\mathbf{V}+$ and $\mathbf{V}-$.
$\mathrm{V}_{\mathrm{COM}} \cong \mathrm{V}^{+}-2.8 \mathrm{~V}$
Regulation lost when $\mathrm{V}^{+}$to $\mathrm{V}^{-}<\cong \mathbf{6 . 4 V}$.
If $\mathrm{V}_{\mathbf{C O M}}$ is externally pulled down to
( $\mathrm{V}^{+}$to $\mathrm{V}^{-}$)/2, the $\mathrm{V}_{\text {COM }}$ circuit will
turn off.
ICL7106 Power Supply: Single 9V
$\mathbf{V}^{+}-\mathbf{V}^{-}=\mathbf{9 V}$
Digital supply is generated internally
$\mathbf{V}_{\mathbf{G N D}} \cong \mathrm{V}^{+}-\mathbf{4 . 5 V}$
ICL7106 Display: LCD
Type: Direct drive with digital logic supply amplitude.
ICL7107 Power Supply: Dual $\pm 5.0 \mathrm{~V}$
$\mathrm{V}^{+}=+5.0 \mathrm{~V}$ to GND
$\mathrm{V}^{-}=-5.0 \mathrm{~V}$ to GND
Digital Logic and LED driver supply
V + to GND
ICL7107 Display: LED
Type: Non-Multiplexed Common Anode

$$
\mathrm{COUNT}=1000 \times \frac{\mathrm{V}_{\mathbb{I N}}}{\mathrm{V}_{\mathrm{REF}}}
$$



Total Conversion Time $=4000{ }^{*} t_{\text {CLOCK }}=16,000 * t_{\text {OSC }}$
Figure 24

## FEATURES

- HoLD Reading Input Allows Indefinite Display Hold
- Guaranteed Zero Reading for 0 Volts Input
- True Polarity at Zero for Precise Null Detection
- 1pA Input Current Typical
- True Differential Input
- Direct Display Drive - No External Components Required - LCD ICL7116
- LED ICL7117
- Low Noise - Less Than $15 \mu$ V pk-pk Typical
- On-Chip Clock and Reference
- Low Power Dissipation - Typically Less Than 10mW
- No Additional Active Circuits Required
- New Small Outline Surface Mount Package Available ORDERING INFORMATION

| Part <br> Number | Temperature <br> Range | Package | Display <br> Type |
| :--- | :---: | :--- | :--- |
| ICL7 716 CPL <br> ICL7116CM44 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ <br> $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 40 Pin Plastic DIP <br> 44 Pin Surface Mount | LCD <br> LCD |
| ICL7117CPL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 40 Pin Plastic DIP | LED |

## GENERAL DESCRIPTION

The Harris ICL7116 and 7117 are high performance, low power $3-1 / 2$ digit A/D converters. All the necessary active devices are contained on a single CMOS I.C., including seven segment decoders, display drivers, reference, and a clock. The 7116 is designed to interface with a liquid crystal display (LCD) and includes a backplane drive; the 7117 will directly drive an instrument-size common anode light emitting diode (LED) display.
The 7116 and 7117 have almost all of the features of the 7106 and 7107 with the addition of a HoLD Reading input. With this input, it is possible to make a measurement and then retain the value on the display indefinitely. To make room for this feature the reference input has been referenced to Common rather than being fully differential. These circuits retain the accuracy, versatility, and true economy of the 7106 and 7107. They feature auto-zero to less than $10 \mu \mathrm{~V}$, zero drift of less than $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, input bias current of 10 pA maximum, and roll over error of less than one count. The versatility of true differential input is of particular advantage when measuring load cells, strain gauges and other bridge-type transducers. And finally, the true economy of single power supply operation (7116) enables a high performance panel meter to be built with the addition of only eleven passive components and a display.

[^1]
## ICL7116/7117

## ABSOLUTE MAXIMUM RATINGS

## ICL7116

Supply Voltage ( $\mathrm{V}^{+}$to $\mathrm{V}^{-}$) ............................. 15V
Analog Input Voltage (either input) (Note 1) ...... $V^{+}$to $\mathrm{V}^{-}$
Reference Input Voltage (either input) $\ldots . . . . . . V^{+}$to $\mathrm{V}^{-}$
HLDR; Clock Input ............................. Test to $\mathrm{V}^{+}$
Power Dissipation (Note 2)
Ceramic Package ............................... . 1000mW
Plastic Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 800 mW
Operating Temperature . . . . . . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature $\ldots \ldots . \ldots \ldots . . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10sec) ............... 300 ${ }^{\circ} \mathrm{C}$

## ICL7117

| Supply Voltage ${ }^{+}$ | 9V |
| :---: | :---: |
| Analog Input Voltage (either input) (Note 1) | V+ to $\mathrm{V}^{-}$ |
| Reference Input Voltage (either input) | $V+$ to $V^{-}$ |
| HLDR, Clock Input | Gnd to V+ |
| Power Dissipation (Note 2) |  |
| Ceramic Package | 1000mW |
| Plastic Package | 800 mW |
| Operating Temperature | to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature | to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10sec) | $300^{\circ} \mathrm{C}$ |

'Note 1: Input voltages may exceed the supply voltages provided the input current is limited to $\pm 100 \mu \mathrm{~A}$.
Note 2: Dissipation rating assumes device is mounted with all leads soldered to printed circuit board.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
ELECTRICAL CHARACTERISTICS (Note 3)

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Zero Input Reading | $\begin{aligned} & V_{I N}=0.0 \mathrm{~V} \\ & \text { Full Scale }=200.0 \mathrm{mV} \end{aligned}$ | -000.0 | $\pm 000.0$ | +000.0 | Digital Reading |
| Ratiometric Reading | $\begin{aligned} & V_{\mathrm{IN}}=\mathrm{V}_{\mathrm{REF}} \\ & \mathrm{~V}_{\mathrm{REF}}=100 \mathrm{mV} \end{aligned}$ | 999 | 999/1000 | 1000 | Digital Reading |
| Rollover Error (Difference in reading for equal positive and negative reading near Full Scale) | $\left\|\mathrm{V}_{\mathbb{N}}\right\| \cong 200.0 \mathrm{mV}$ | -1 | $\pm 0.2$ | +1 | Counts |
| Linearity (Max. deviation from best straight line fit) | Full Scale $=200 \mathrm{mV}$ <br> or Full Scale $=2.000 \mathrm{~V}$ (Note 7) | -1 | $\pm 0.2$ | +1 | Counts |
| Common Mode Rejection Ratio (Note 4) | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}= \pm 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}, \\ & \text { Full Scale }=200.0 \mathrm{mV} \end{aligned}$ |  | 50 |  | $\mu \mathrm{V} / \mathrm{V}$ |
| Noise (Pk — Pk value not exceeded 95\% of time) | $\begin{aligned} & V_{I N}=0 \mathrm{~V} \\ & \text { Full Scale }=200.0 \mathrm{mV} \end{aligned}$ |  | 15 |  | $\mu \mathrm{V}$ |
| Leakage Current @ Input | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ (Note 7) |  | 1 | 10 | pA |
| Zero Reading Drift | $\begin{aligned} & \mathrm{V}_{I N}=0 \\ & 0^{\circ} \mathrm{C}<\mathrm{T}_{A}<70^{\circ} \mathrm{C} \text { (Note 7) } \end{aligned}$ |  | 0.2 | 1 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Scale Factor Temperature Coefficient | $\begin{aligned} & V_{I N}=199.0 \mathrm{mV} \\ & 0^{\circ} \mathrm{C}<T_{A}<70^{\circ} \mathrm{C} \end{aligned}$ <br> (Ext. Ref. Oppm $/{ }^{\circ} \mathrm{C}$ ) (Note.7) |  | 1 | 5 | ppm $/{ }^{\circ} \mathrm{C}$ |
| V+ Supply Current (Does not include LED current for 7117) | $\mathrm{V}_{\mathrm{IN}}=0$ |  | 0.8 | 1.8 | mA |
| V-Supply Current (7117 only) |  |  | 0.6 | 1.8 | mA |
| Analog Common Voltage (With respect to pos. supply) | $25 \mathrm{k} \Omega$ between COMMON \& pos. Supply | 2.4 | 2.8 | 3.2 | V |
| Temp. Coeff. of Analog Common (with respect to pos. Supply) | $25 \mathrm{k} \Omega$ between COMMON \& pos. Supply |  | 80 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Input Resistance, Pin 1 (Note 6) |  | 30 | 70 |  | k $\Omega$ |
| $\mathrm{V}_{\text {IL }}$, Pin 1 (7116 only) |  |  |  | TEST+1.5 | V |

ELECTRICAL CHARACTERISTICS
(Note 3) (Continued)

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$, Pin 1 (7117 only) |  |  |  | $\mathrm{GND}+1.5$ | V |
| $\mathrm{~V}_{\mathrm{IH}}$, Pin 1 (Both) |  | $\mathrm{V}+-1.5$ |  |  | V |
| 7116 ONLY | $\mathrm{V}+-\mathrm{V}-=9 \mathrm{~V}$ | 4 | 5 | 6 | V |
| Pk-Pk Segment Drive Voltage |  | 4 | 5 | 6 |  |
| Pk-Pk Backplane Drive Voltage |  |  |  |  |  |
| (Note 5) |  |  |  |  |  |
| 7117 ONLY | $\mathrm{V}+=5.0 \mathrm{~V}$ |  |  |  |  |
| Segment Sinking Current | Segment Voltage $=3 \mathrm{~V}$ | 5 | 8.0 |  | mA |
| (Except Pin 19 and 20) <br> (Pin 19 only) <br> (Pin 20 only) |  | 10 | 16 |  |  |

NOTES: 3. Unless otherwise noted, specifications apply to both the 7116 and 7117 at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{clock}}=48 \mathrm{kHz} .7116$ is tested in the circuit of Figure 2.7117 is tested in the circuit of Figure 3.
4. Refer to "Differential Input" discussion.
5. Back plane drive is in phase with segment drive for 'off' segment, $180^{\circ}$ out of phase for 'on' segment. Frequency is 20 times conversion rate. Average DC component is less than 50 mV .
6. The 7116 logic input has an internal pull-down resistor connected from HLDR, pin 1, to TEST, pin 37 . The 7117 logic input has an internal pull-down resistor connected from HLDR, pin 1 to GROUND, pin 21.
7. Not tested, guaranteed by design.

## TEST CIRCUITS



0338-3
Figure 2: ICL7116 Test Circuit and Typical Application With Liquid Crystal Display


Figure 3: ICL7117 Test Circuit and Typical Application With LED Display

## DETAILED DESCRIPTION

## Analog Section

Figure 4 shows the Analog Section for the ICL7116 and 7117. Each measurement cycle is divided into three phases. They are (1) auto-zero (A/Z), (2) signal integrate (INT) and (3) de-integrate (DE).

## Auto-zero phase

During auto-zero three things happen. First, input high and low are disconnected from the pins and internally shorted to analog COMMON. Second, the reference capacitor is charged to the reference voltage. Third, a feedback loop is closed around the system to charge the auto-zero capacitor $\mathrm{C}_{\mathrm{AZ}}$ to compensate for offset voltages in the buffer amplifier, integrator, and comparator. Since the comparator is included in the loop, the A-Z accuracy is limited only by the noise of the system. In any case, the offset referred to the input is less than $10 \mu \mathrm{~V}$.

## Signal Integrate phase

During signal integrate, the auto-zero loop is opened, the internal short is removed, and the internal input high and
low are connected to the external pins. The converter then integrates the differential voltage between IN HI and IN LO for a fixed time. This differential voltage can be within a wide common mode range; within one volt of either supply. If, on the other hand, the input signal has no return with respect to the converter power supply, IN LO can be tied to analog COMMON to establish the correct common-mode voltage. At the end of this phase, the polarity of the integrated signal is determined.

## De-integrate phase

The final phase is de-integrate, or reference integrate. Input low is internally connected to analog COMMON and input high is connected across the previously charged reference capacitor. Circuitry within the chip ensures that the capacitor will be connected with the correct polarity to cause the integrator output to return to zero. The time required for the output to return to zero is proportional to the input signal. Specifically the digital reading displayed is $1000\left(\frac{\text { Vin }}{\text { Vref }}\right)$.


Figure 4: Analog Section of 7116/7117

## Differential Input

The input can accept differential voltages anywhere within the common mode range of the input amplifier; or specifically from 0.5 volts below the positive supply to 1.0 volt above the negative supply. In this range the system has a CMRR of typically 86 dB . However, since the integrator also swings with the common mode voltage, care must be exercised to assure the integrator output does not saturate. A worse case condition would be a large positive commonmode voltage with a near full-scale negative differential input voltage. The negative input signal drives the integrator positive when most of its swing has been used up by the positive common mode voltage. For these critical applications the integrator swing can be reduced to less than the recommended 2 V full scale swing with little loss of accuracy. The integrator output can swing to within 0.3 volts of either supply without loss of linearity. See Application Note A032 for a discussion of the effects of stray capacitance.

## Reference

The reference input must be generated as a positive voltage with respect to COMMON. Note that current flowing in the COMMON pins' internal resistance causes a slight shift in the effective reference voltage, disturbing ratiometric readings at low reference inputs. If possible, do not let this current vary.

## Analog COMMON

This pin is included primarily to set the common mode voltage for battery operation (7116) or for any system where the input signals are floating with respect to the power supply. The COMMON pin sets a voltage that is approximately 2.8 volts less than the positive supply. This is selected to provide proper operation with a minimum end-of-life battery voltage of about 6 V . However, analog COMMON does have some of the attributes of a reference voltage. When the total supply voltage is large enough to cause the zener to regulate ( $>7 \mathrm{~V}$ ), the COMMON voltage will have a low voltage coefficient (. $001 \% / \mathrm{V}$ ), low output impedance ( $\cong 15 \Omega$ ), and a temperature coefficient typically less than $80 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.

The limitations of the on-chip reference should also be recognized, however. With the 7117, the internal heating which results from the LED drivers can cause some degradation in performance. Due to their higher thermal resistance, plastic parts are poorer in this respect than ceramic. The combination of reference Temperature Coefficient (TC), internal chip dissipation, and package thermal resistance can increase noise near full scale from $25 \mu \mathrm{~V}$ to $80 \mu \mathrm{Vpk}-\mathrm{pk}$. Also the linearity in going from a high dissipation count such as 1000 ( 20 segments on) to a low dissipation count such as 1111 ( 8 segments on) can suffer by a count or more. Devices with a positive TC reference may require several counts to pull out of an overload condition. This is because overload is a low dissipation mode, with the three least significant digits blanked. Similarly, units with a negative TC may cycle between overload and a nonoverload count as the die alternately heats and cools. All these problems are of course eliminated if an external reference is used.

The 7116, with its negligible dissipation, suffers from none of these problems. In either case, an external reference can easily be added, as shown in Figure 5.

Analog COMMON is also the voltage that input low returns to during auto-zero and de-integrate. If IN LO is different from analog COMMON, a common mode voltage exists in the system and is taken care of by the excellent CMRR of the converter. However, in some applications IN LO will be set at a fixed known voltage (power supply common for instance). In this application, analog COMMON should be tied to the same point, thus removing the common mode voltage from the converter.


0338-6
Figure 5: Using an External Reference
Within the IC, analog COMMON is tied to an $N$ channel FET that can sink 30 mA or more of current to hold the voltage 2.8 volts below the positive supply (when a load is trying to pull the common line positive). However, there is only $10 \mu \mathrm{~A}$ of source current, so COMMON may easily be tied to a more negative voltage thus over-riding the internal reference.

## TEST

The TEST pin serves two functions. On the 7116 it is coupled to the internally generated digital supply through a $500 \Omega$ resistor. Thus it can be used as the negative supply for externally generated segment drivers such as decimal points or any other presentation the user may want to include on the LCD display. Figures 6 and 7 show such an application. No more than a 1 mA load should be applied.


0338-7
Figure 6: Simple Inverter for Fixed Decimal Point

## ICL7116/7117



0338-8
Figure 7: Exclusive 'OR' Gate for Decimal Point Drive

The second function is a "lamp test". When TEST is pulled to high (to $\mathrm{V}^{+}$) all segments will be turned on and the display should read - 1888. [Caution: on the 7116, in the lamp test mode, the segments have a constant DC voltage (no square-wave) and will burn the LCD display if left in this mode for several minutes.]

## DIGITAL SECTION

Figures 8 and 9 show the digital section for the 7116 and 7117, respectively. In the 7116, an internal digital ground is generated from a 6 volt Zener diode and a large $P$ channel source follower. This supply is made stiff to absorb the relative large capacitive currents when the back plane (BP) voltage is switched. The BP frequency is the clock frequency divided by 800 . For three readings/second this is a 60 Hz square wave with a nominal amplitude of 5 volts. The segments are driven at the same frequency and amplitude and are in phase with BP when OFF, but out of phase when ON. In all cases negligible DC voltage exists across the segments.

Figure 9 is the Digital Section of the 7117. It is identical to that of the 7116 except the regulated supply and back plane drive have been eliminated and the segment drive has been increased from 2 to 8 mA , typical for instrument size common anode LED displays. Since the 1000 output (pin 19) must sink current from two LED segments, it has twice the drive capability or 16 mA .

In both devices the polarity indicator is ON for negative analog inputs. This can be reversed by simply reversing IN LO and IN HI.

## HOLD Reading Input

The HLDR input will prevent the latch from being updated when this input is at a logic " 1 ". The chip will continue to make A/D conversions, however, the results will not be updated to the internal latches until this input goes low. This input can be left open or connected to TEST (7116) or GROUND (7117) to continuously update the display. This input is CMOS compatible, and has a $70 \mathrm{k} \Omega$ typical resistance to either TEST (7116) or GROUND (7117).

DISPLAY FONT



Figure 9: Digital Section 7117

## System Timing

Figure 10 shows the clocking arrangement used in the 7116 and 7117. Three basic clocking arrangements can be used:

1. An external oscillator connected to pin 40.
2. A crystal between pins 39 and 40.
3. An R-C oscillator using all three pins.

The oscillator frequency is divided by four before it clocks the decade counters. It is then further divided to form the three convert-cycle phases. These are signal integrate ( 1000 counts), reference de-integrate ( 0 to 2000 counts) and auto-zero (1000 to 3000 counts). For signals less than full scale, auto-zero gets the unused portion of reference deintegrate. This makes a complete measure cycle of 4,000 ( 16,000 clock pulses) independent of input voltage. For three readings/second, an oscillator frequency of 48 kHz would be used.

To achieve maximum rejection of 60 Hz pickup, the signal integrate cycle should be a multiple of 60 Hz . Oscillator frequencies of $240 \mathrm{kHz}, 120 \mathrm{kHz}, 80 \mathrm{kHz}, 60 \mathrm{kHz}, 48 \mathrm{kHz}, 40 \mathrm{kHz}$, $331 / 3 \mathrm{kHz}$, etc. should be selected. For 50 Hz rejection, Oscillator frequencies of $200 \mathrm{kHz}, 100 \mathrm{kHz}, 662 / 3 \mathrm{kHz}, 50 \mathrm{kHz}$, 40 kHz , etc. would be suitable. Note that 40 kHz ( 2.5 readings/second) will reject both 50 and 60 Hz (also 400 and 440 Hz ).


0338-11
Figure 10: Clock Circuits

## COMPONENT VALUE SELECTION

## Integrating Resistor

Both the buffer amplifier and the integrator have a class A output stage with $100 \mu \mathrm{~A}$ of quiescent current. They can supply $20 \mu \mathrm{~A}$ of drive current with negligible non-linearity. The integrating resistor should be large enough to remain in this very linear region over the input voltage range, but small enough that undue leakage requirements are not placed on the PC board. For 2 volts full scale, $470 \mathrm{k} \Omega$ is near optimum and similarly a $47 \mathrm{k} \Omega$ resistor is optimum for a 200.0 mV scale.

## Integrating Capacitor

The integrating capacitor should be selected to give the maximum voltage swing that ensures tolerance build-up will not saturate the integrator swing (approx. 0.3 volt from either supply). In the 7116 or the 7117, when the analog COMMON is used as a reference, a nominal $\pm 2$ volt full scale integrator swing is fine. For the 7117 with $\pm 5$ volt supplies and analog common tied to supply ground, a $\pm 3.5$ to $\pm 4$ volt swing is nominal. For three readings/second ( 48 kHz clock), nominal values for $\mathrm{C}_{\mathrm{INT}}$ are $0.22 \mu \mathrm{~F}$ and $0.10 \mu \mathrm{~F}$, respectively. Of course, if different oscillator frequencies are used, these values should be changed in inverse proportion to maintain the same output swing.

An additional requirement of the integrating capacitor is it have low dielectric absorption to prevent roll-over errors. While other types of capacitors are adequate for this application, polypropylene capacitors give undetectable errors at reasonable cost.

## Auto-Zero Capacitor

The size of the auto-zero capacitor has some influence on the noise of the system. For 200 mV full scale where noise is very important, a $0.47 \mu \mathrm{~F}$ capacitor is recommended. On the 2 volt scale, a $0.047 \mu \mathrm{~F}$ capacitor increases the speed of recovery from overload and is adequate for noise on this scale.

## Reference Capacitor

A $0.1 \mu \mathrm{~F}$ capacitor gives good results in most applications. If rollover errors occur a larger value, up to $1.0 \mu \mathrm{~F}$ may be required.

## Oscillator Components

For all ranges of frequency a $100 \mathrm{k} \Omega$ resistor is recommended and the capacitor is selected from the equation $f \cong \frac{0.45}{R C}$. For 48 kHz clock (3 readings/second), $C=100 \mathrm{pF}$.

## Reference Voltage

The analog input required to generate full-scale output (2000 counts) is: $\mathrm{V}_{\mathrm{IN}}=2 \mathrm{~V}_{\text {REF }}$. Thus, for the 200.0 mV and 2.000 volt scale, $V_{\text {REF }}$ should equal 100.0 mV and 1.000 volt, respectively. However, in many applications where the A/D is connected to a transducer, there will exist a scale factor other than unity between the input voltage and the
digital reading. For instance, in a weighing system, the designer might like to have a full scale reading when the voltage from the transducer is 0.682 V . Instead of dividing the input down to 200.0 mV , the designer should use the input voltage directly and select $\mathrm{V}_{\mathrm{REF}}=0.341 \mathrm{~V}$. Suitable values for integrating resistor and capacitor would be $120 \mathrm{k} \Omega$ and $0.22 \mu \mathrm{~F}$. This makes the system slightly quieter and also avoids a divider network on the input. The 7117 with $\pm 5$ volts supplies can accept input signals up to $\pm 4$ volts. Another advantage of this system occurs when a digital reading of zero is desired for $\mathrm{V}_{\mathbf{I N}} \neq 0$. Temperature and weighing systems with a variable tare are examples. This offset reading can be conveniently generated by connecting the voltage transducer between IN HI and COMMON and the variable (or fixed) offset voltage between COMMON and IN LO.

## 7117 Power Supplies

The 7117 is designed to work from $\pm 5$ volt supplies. However, if a negative supply is not available, it can be generated from the clock output with 2 diodes, 2 capacitors, and an inexpensive I.C. Figure 11 shows this application. See ICL7660 data sheet for an alternative.


0338-12
Figure 11: Generating Negative Supply from $+5 v$

In fact, in selected applications no negative supply is required. The conditions to use a single +5 V supply are:

1. The input signal can be referenced to the center of the common mode range of the converter.
2. The signal is less than $\pm 1.5$ volts in magnitude.
3. An external reference is used.

## TYPICAL APPLICATIONS

The 7116 and 7117 may be used in a wide variety of configurations. The circuits which follow show some of the possibilities, and serve to illustrate the exceptional versatility of these A/D converters.


0338-13
Figure 12: 7116 using the internal reference. Values shown are for $\mathbf{2 0 0 . 0 m V}$ full scale, 3 readings per second, floating supply voltage (9V battery).


0338-14
Figure 13: 7117 using the internal reference. Values shown are for 200.0 mV full scale, 3 readings per second. IN LO may be tied to either COMMON for inputs fioating with respect to supplies, or GND for single ended inputs. (See discussion under Analog Common.)


0338-15
Figure 14: 7116/7117: Recommended component values for 2.000 V full scale.


0338-16
Figure 15: 7117 operated from single +5 V supply. An external reference must be used in this application, since the voltage between $\mathbf{V}+$ and $\mathbf{V}^{\text {- }}$ is insufficient for correct operation of the internal reference.


0338-17
Figure 16: 7117 measuring ratiometric values of Quad Load Cell. The resistor values within the bridge are determined by the desired sensitivity.


0338-18
Figure 17: 7116 used as a digital centigrade thermometer. A silicon diode-connected transistor has a temperature coefficient of about $-2 \mathrm{mV} /{ }^{\circ} \mathrm{C}$. Calibration is achieved by placing the sensing transistor in ice water and adjusting the zeroing potentiometer for a 000.0 reading. The sensor should then be placed in boiling water and the scale-factor potentiometer adjusted for 100.0 reading.

## APPLICATION NOTES

A016 "Selecting A/D Converters," by David Fullagar.
A017 "The Integrating A/D Converter," by Lee Evans.
A018 "Do's and Don'ts of Applying A/D Converters," by Peter Bradshaw and Skip Osgood.
A023 "Low Cost Digital Panel Meter Designs," by David Fullagar and Michael Dufort.
A032 "Understanding the Auto-Zero and Common-Mode Behavior of the ICL7106/7/9 Family," by Peter Bradshaw.
A046 "Building a Battery-Operated Auto Ranging DVM with the ICL7106," by Larry Goff.
A047 "Games People Play with Harris' A/D Converters," edited by Peter Bradshaw.
A052 "Tips for Using Single-Chip 3½-Digit A/D Converters," by Dan Watson.

ICL7116/17

## INTEGRATING A/D CONVERTER

## EQUATIONS

Oscillator Frequency

$$
\begin{aligned}
& \text { fosc }=0.45 / \text { RC } \\
& \text { Cosc }^{2} \mathbf{5 0} \mathrm{pF} ; \text { R OSC }>50 \mathrm{k} \Omega
\end{aligned}
$$

$$
\text { fosc typ. }=48 \text { kHz }
$$

Oscillator Period $\mathbf{t}_{\mathrm{OSC}}=\mathrm{RC} / \mathbf{0 . 4 5}$
Integration Clock Frequency flock $=\mathbf{f o s c} / 4$
Integration Period $t_{\text {INT }}=1000 \times(4 /$ fosc $)$
$60 / 50 \mathrm{~Hz}$ Rejection Criterion $\mathrm{t}_{\mathrm{INT}} / \mathrm{t}_{60 \mathrm{~Hz}}$ or $\mathrm{t}_{\mathrm{INT}} / \mathrm{t}_{50 \mathrm{~Hz}}=$ Integer
Optimum Integration Current $\mathrm{I}_{\mathrm{INT}}=4.0 \mu \mathrm{~A}$
Full Scale Analog Input Voltage
$\mathrm{V}_{\text {INFS }}$ typically $=\mathbf{2 0 0} \mathbf{~ m V}$ or 2.0 V
Integrate Resistor

$$
\mathbf{R}_{\mathrm{INT}}=\frac{\left(\mathrm{V}_{\mathrm{INFS}}\right)}{I_{\mathrm{I}_{\mathrm{NT}}}}
$$

Integrate Capacitor

$$
C_{I N T}=\frac{\left(t_{I N T}\right)\left(I_{I N T}\right)}{V_{I N T}}
$$

Integrator Output Voltage Swing

$$
V_{\text {INT }}=\frac{\left(\mathbf{t}_{\text {INT }}\right)\left(I_{\text {INT }}\right)}{C_{\text {INT }}}
$$

$\mathrm{V}_{\text {INT }}$ Maximum Swing:

$$
\left(\mathrm{V}^{-}+0.5 \mathrm{~V}\right)<\mathrm{V}_{\text {INT }}<\left(\mathrm{V}^{+}-0.5 \mathrm{~V}\right)
$$

$\mathrm{V}_{\text {INT }}$ typically $=\mathbf{2 . 0 V}$
Display Count
COUNT $=1000 \times \frac{V_{\text {IN }}}{V_{\text {REF }}}$

Conversion Cycle

$$
\begin{aligned}
& \mathbf{t}_{\mathrm{CYC}}=\mathbf{t}_{\mathrm{CLOCK}} \times 4,000 \\
& \mathbf{t}_{\mathrm{CYC}}=\mathbf{t}_{\mathrm{OSC}} \times 16,000 \\
& \text { when } \mathrm{f}_{\mathrm{OSC}}=48 \mathrm{kHz}, \mathrm{t}_{\mathrm{CYC}}=333 \mathrm{~ms}
\end{aligned}
$$

Common Mode Input Voltage $\left(\mathrm{V}^{-}+\mathbf{1 . 0 V}\right)<\mathrm{V}_{\mathbf{I N}}<\left(\mathrm{V}^{+}-\mathbf{0 . 5 V}\right)$
Auto Zero Capacitor $0.01 \mu \mathrm{~F}<\mathrm{C}_{\mathrm{AZ}}<1.0 \mu \mathrm{~F}$
Reference Capacitor

$$
0.1 \mu \mathbf{F}<\mathbf{C}_{\text {REF }}<1.0 \mu \mathrm{~F}
$$

Vсом
Biased between $\mathbf{V}^{+}$and $\mathbf{V}^{-}$.
$\mathbf{V}_{\text {COM }} \cong \mathrm{V}^{+}-\mathbf{2 . 8 V}$
Regulation lost when $V^{+}$to $V^{-}<\cong 6.4 \mathrm{~V}$.
If $\mathbf{V}_{\mathbf{C O M}}$ is externally pulled down to $\left(\mathrm{V}^{+}\right.$to $\left.\mathrm{V}^{-}\right) / 2$,
the $\mathrm{V}_{\text {COM }}$ circuit will turn off.
ICL7116 Power Supply: Single 9V $\mathbf{V}^{+}-\mathbf{V}-=\mathbf{9 V}$
Digital supply is generated internally
$\mathbf{V}_{\mathbf{G N D}} \cong \mathrm{V}^{+}-\mathbf{4 . 5 V}$
ICL7116 Display: LCD
Type: Direct drive with digital
logic supply amplitude.
ICL7117 Power Supply: Dual $\pm 5.0 \mathrm{~V}$
$\mathrm{V}^{+}=+5.0 \mathrm{~V}$ to GND
$\mathrm{V}^{-}=-5.0 \mathrm{~V}$ to GND
Digital Logic and LED driver supply: $\mathrm{V}^{+}$to GND.
ICL7117 Display: LED
Type: Non-Multiplexed Common Anode


0338-19
Total Conversion Time $=4000 *$ t $_{\text {CLOCK }}=16,000 *$ tosc

HARRIS

## GENERAL DESCRIPTION

The Harris ICL7126 is a high performance, very low power $31 / 2$-digit A/D converter. All the necessary active devices are contained on a single CMOS IC, including seven segment decoders, display drivers, reference, and clock. The 7126 is designed to interface with a liquid crystal display (LCD) and includes a backplane drive. The supply current is $100 \mu \mathrm{~A}$, ideally suited for 9 V battery operation.

The 7126 brings together an unprecedented combination of high accuracy, versatility, and true economy. It features auto-zero to less than $10 \mu \mathrm{~V}$, zero drift of less than $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, input bias current of 10pA max., and rollover error of less than one count. The versatility of true differential input and reference is useful in all systems, but gives the designer an uncommon advantage when measuring load cells, strain gauges and other bridge-type transducers. And finally the true economy of single power supply operation allows a high performance panel meter to be built with the addition of only 10 passive components and a display.

The ICL7126 can be used as a plug-in replacement for the ICL7106 in a wide variety of applications, changing only the passive components.

## Single-Chip A/D Converter

FEATURES

- 8,000 Hours Typical 9 Volt Battery Life
- Guaranteed Zero Reading for 0 Volts Input On All Scales
- True Polarity at Zero for Precise Null Detection
- 1pA Typical Input Current
- True Differential Input and Reference
- Direct LCD Display Drive - No External Components Required
- Pin Compatible With The ICL7 106
- Low Noise - Less Than $15 \mu \mathrm{Vp}$-p
- On-Chip Clock and Reference
- Low Power Dissipation Guaranteed Less Than 1mW
- No Additional Active Circuits Required

ORDERING INFORMATION

| Part Number | Temperature <br> Range | Package |
| :---: | :---: | :---: |
| ICL7126CPL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 40-Pin Plastic DIP |
| ICL7126RCPL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 40-Pin Plastic DIP* |
| ICL7126CDL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 40 -Pin Ceramic DIP |
| ICL7126CJL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 40-Pin CERDIP |

* " $R$ " indicates device with reversed leads.


0339-1

Figure 1: Pin Configuration

[^2]
## ABSOLUTE MAXIMUM RATINGS

Supply Voltage ( $\mathrm{V}^{+}$to $\mathrm{V}^{-}$) ............................... 15V Analog Input Voltage (Either Input) (Note 1) .... V+ to $\mathrm{V}^{-}$ Reference Input Voltage (Either Input) .......... V+ to $\mathrm{V}^{-}$ Clock Input TEST to ${ }^{+}+$

| Power Dissipation (Note 2) |  |
| :---: | :---: |
| Ceramic Package | 1000 mW |
| Plastic Package | 800 mW |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature | $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
|  | $300^{\circ} \mathrm{C}$ |

NOTE 1: Input voltages may exceed the supply voltages provided the input current is limited to $\pm 100 \mu \mathrm{~A}$.
NOTE 2: Dissipation rating assumes device is mounted with all leads soldered to printed circuit board.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ELECTRICAL CHARACTERISTICS (Note 3)

| Characteristics | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Zero Input Reading | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=0.0 \mathrm{~V} \\ & \text { Full Scale }=200.0 \mathrm{mV} \end{aligned}$ | -000.0 | $\pm 000.0$ | +000.0 | Digital Reading |
| Ratiometric Reading | $\begin{aligned} & V_{I N}=V_{\text {REF }} \\ & V_{\text {REF }}=100 \mathrm{mV} \end{aligned}$ | 999 | 999/1000 | 1000 | Digital Reading |
| Rollover Error (Difference in reading for equal positive and negative reading near Full Scale) | $\left\|-V_{\text {IN }}\right\|=+\mathrm{V}_{\mathrm{IN}} \cong 200.0 \mathrm{mV}$ | -1 | $\pm 0.2$ | +1 | Counts |
| Linearity (Max. deviation from best straight line fit) | Full scale $=200 \mathrm{mV}$ or full scale $=2.000 \mathrm{~V}$ | -1 | $\pm 0.2$ | +1 | Counts |
| Common Mode Rejection Ratio (Note 4) | $\begin{aligned} & V_{C M}= \pm 1 \mathrm{~V}, V_{I N}=0 \mathrm{~V} \\ & \text { Full Scale }=200.0 \mathrm{mV} \end{aligned}$ |  | 50 |  | $\mu \mathrm{V} / \mathrm{V}$ |
| Noise (Pk - Pk value not exceeded 95\% of time) | $\begin{aligned} & V_{I N}=0 \mathrm{~V} \\ & \text { Full Scale }=200.0 \mathrm{mV} \end{aligned}$ |  | 15 |  | $\mu \mathrm{V}$ |
| Leakage Current @ Input | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  | 1 | 10 | pA |
| Zero Reading Drift | $\begin{aligned} & V_{I N}=0 \\ & 0^{\circ} \mathrm{C}<T_{A}<70^{\circ} \mathrm{C} \end{aligned}$ |  | 0.2 | 1 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Scale Factor Temperature Coefficient | $\begin{aligned} & V_{I N}=199.0 \mathrm{mV} \\ & 0^{\circ} \mathrm{C}<T_{A}<70^{\circ} \mathrm{C} \end{aligned}$ <br> (Ext. Ref. $0 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ ) |  | 1 | 5 | ppm $/{ }^{\circ} \mathrm{C}$ |
| Supply Current (Does not include COMMON current) | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0 \\ & (\text { Note } 6) \end{aligned}$ |  | 70 | 100 | $\mu \mathrm{A}$ |
| Analog COMMON Voltage (With respect to pos. supply) | $250 \mathrm{k} \Omega$ between Common \& pos. Supply | 2.4 | 2.8 | 3.2 | V |

## ELECTRICAL CHARACTERISTICS (Note 3) (Continued)

| CHARACTERISTICS | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Temp. Coeff. of Analog COMMON <br> (with respect to pos. Supply) |  <br> pos. Supply |  | 150 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |  |
| Pk-Pk Segment Drive Voltage <br> (Note 5) | $\mathrm{V}+$ to $\mathrm{V}-=9 \mathrm{~V}$ | 4 | 5 | 6 | V |
| Pk-Pk Backplane Drive Voltage <br> (Note 5) | $\mathrm{V}+$ to $\mathrm{V}-=9 \mathrm{~V}$ | 4 | 5 | 6 | V |
| Power Dissipation Capacitance | vs. Clock Freq. |  | 40 |  | pF |

NOTES: 3. Unless otherwise noted, specifications apply at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}_{\text {clock }}=16 \mathrm{kHz}$ and are tested in the circuit of Figure 4.
4. Refer to "Differential Input" discussion.
5. Back plane drive is in phase with segment drive for 'off' segment, $180^{\circ}$ out of phase for 'on' segment. Frequency is 20 times conversion rate. Average DC component is less than 50 mV .
6. During auto zero phase, current is $10-20 \mu \mathrm{~A}$ higher. 48 kHz oscillator, Figure 5 , increases current by $8 \mu \mathrm{~A}$ (typ).
7. Extra capacitance of CERDIP package changes oscillator resistor value to $470 \mathrm{k} \Omega$ or $150 \mathrm{k} \Omega$ ( 1 reading $/ \mathrm{sec}$ or 3 readings $/ \mathrm{sec}$ ).


## TEST CIRCUITS



0339-4
Figure 3: ICL7126 with Liquid Crystal Display


Figure 4: 7126 Clock Frequency
16kHz. (1 reading/sec)


## DETAILED DESCRIPTION

## Analog Section

Figure 2 shows the Functional Diagram of the Analog Section for the ICL7126. Each measurement cycle is divided into three phases. They are (1) auto-zero (A-Z), (2) signal integrate (INT) and (3) de-integrate (DE).

## Auto-zero phase

During auto-zero three things happen. First, input high and low are disconnected from the pins and internally shorted to analog COMMON. Second, the reference capacitor is charged to the reference voltage. Third, a feedback loop is closed around the system to charge the auto-zero capacitor $\mathrm{C}_{A Z}$ to compensate for offset voltages in the buffer amplifier, integrator, and comparator. Since the comparator is included in the loop, the A-Z accuracy is limited only by the noise of the system. In any case, the offset referred to the input is less then $10 \mu \mathrm{~V}$.

## Signal Integrate phase

During signal integrate, the auto-zero loop is opened, the internal short is removed, and the internal input high and low are connected to the external pins. The converter then integrates the differential voltage between IN HI and IN LO for a fixed time. This differential voltage can be within a wide common mode range; within one Volt of either supply. If, on the other hand, the input signal has no return with respect to the converter power supply, IN LO can be tied to analog COMMON to establish the correct common-mode voltage. At the end of this phase, the polarity of the integrated signal is determined.

## De-integrate phase

The final phase is de-integrate, or reference integrate. Input low is internally connected to analog COMMON and in-
put high is connected across the previously charged reference capacitor. Circuitry within the chip ensures that the capacitor will be connected with the correct polarity to cause the integrator output to return to zero. The time required for the output to return to zero is proportional to the input signal. Specifically the digital reading displayed is $1000\left(\frac{\mathrm{~V}_{\mathrm{IN}}}{\mathrm{V}_{\mathrm{REF}}}\right)$.

## Differential Input

The input can accept differential voltages anywhere within the common mode rante of the input amplifier; or specifically from 0.5 Volts below the positive supply to 1.0 Volt above the negative supply. In this range the system has a CMRR of 86 db typical. However, since the integrator also swings with the common mode voltage, care must be exercised to assure the integrator output does not saturate. A worst case condition would be a large positive commonmode voltage with a near.full-scale negative differential input voltage. The negative input.signal drives the integrator positive when most of its swing has been used up by the positive common mode voltage. For these critical applications the integrator swing can be reduced to less than the recommended 2 V full scale swing with little loss of accuracy . The integrator output can swing within 0.3 Volts of either supply without loss of linearity.

## Differential:Reference

The reference voltage can be generated anywhere within the power supply voltage of the converter. The main source of common mode error is a roll-over voltage caused by the reference capacitor losing or gaining charge to stray capacity on its nodes. If there is a large common mode voltage, the reference capacitor can gain charge (increase voltage) when called up to de-integrate a positive signal but lose charge (decrease voltage) when called up to deintegrate a negative input signal. This difference in reference for $(+)$ or $(-)$ input voltage will give a roll-over error. However, by selecting the reference capacitor large enough in comparison to the stray capacitance, this error can be held to less than 0.5 count for the worst case condition. (See Component Value Selection.)

## Analog COMMON

This pin is included primarily to set the common mode voltage for battery operation or for any system where the input signals are floating with respect to the power supply. The COMMON pin sets a voltage that is approximately 2.8 Volts more negative than the positive supply. This is selected to give a minimum end-of-life battery voltage of about 6 V . However, analog COMMON has some of the attributes of a reference voltage. When the total supply voltage is large enough to cause the zener to regulate ( $<7 \mathrm{~V}$ ), the COMMON voltage will have a low voltage coefficient ( $0.001 \% / \%$ ), low output impedance ( $\cong 15 \Omega$ ), and a temperature coefficient typically less than $80 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.
The limitations of the on-chip reference should also be recognized, however. The reference temperature coefficient (TC) can cause some degradation in performance. Temper-
ature changes of 2 to $8^{\circ} \mathrm{C}$, typical for instruments, can give a scale factor error of a count or more. Also the common voltage will have a poor voltage coefficient when the total supply voltage is less than that which will cause the zener to regulate ( $<7 \mathrm{~V}$ ). These problems are eliminated if an external reference is used, as shown in Figure 6.


Figure 6: Using an External Reference
Analog COMMON is also used as the input low return during auto-zero and de-integrate. If IN LO is different from analog COMMON, a common mode voltage exists in the system and is taken care of by the excellent CMRR of the converter. However, in some applications IN LO will be set at a fixed known voltage (power supply common for instance). In this application, analog COMMON should be tied to the same point, thus removing the common mode voltage from the converter. The same holds true for the reference voltage. If reference can be conveniently referenced to analog COMMON, it should be since this removes the common mode voltage from the reference system.

Within the IC, analog COMMON is tied to an $N$ channel FET that can sink 3 mA or more of current to hold the voltage 2.8 Volts below the positive supply (when a load is trying to pull the common line positive). However, there is only $1 \mu \mathrm{~A}$ of source current, so COMMON may easily be tied to a more negative voltage thus over-riding the internal reference.

## TEST

The TEST pin serves two functions. It is coupled to the internally generated digital supply through a $500 \Omega$ resistor. Thus it can be used as the negative supply for externally generated segment drivers such as decimal points or any other presentation the user may want to include on the LCD display. Figures 7 and 8 show such an application. No more than a 1 mA load should be applied.

The second function is a "lamp test." When TEST is pulled high (to $\mathrm{V}^{+}$) all segments will be turned on and the display should read - 1888. The TEST pin will sink about 10 mA under these conditions.
Caution: In the lamp test mode, the segments have a constant D-C voltage (no square-wave) and may burn the LCD display if left in this mode for extended periods.



0339-9
Figure 8: Exclusive 'OR' Gate for Decimal Point Drive

DISPLAY FONT


## DIGITAL SECTION

Figure 9 shows the digital section for the 7126. An internal digital ground is generated from a 6 Volt Zener diode and a large $P$ channel source follower. This supply is made stiff to absorb the relative large capacitive currents when the back plane (BP) voltage is switched. The BP frequency is the clock frequency divided by 800 . For three readings/ second this is a 60 Hz square wave with a nominal amplitude of 5 Volts. The segments are driven at the same frequency and amplitude and are in phase with BP when OFF, but out of phase when ON. In all cases negligible DC voltage exists across the segments. The polarity indication is "ON" for negative analog inputs. If IN LO and IN HI are reversed, this indication can be reversed also, if desired.

## System Timing

Figure 10 shows the clocking arrangement used in the 7126. Three basic clocking arrangements can be used:

1. An external oscillator connected to pin 40.
2. A crystal between pins 39 and 40.
3. An R-C oscillator using all three pins.

The oscillator frequency is divided by four before it clocks the decade counters. It is then further divided to form the three convert-cycle phases. These are signal integrate ( 1000 counts), reference de-integrate ( 0 to 2000 counts) and auto-zero ( 1000 to 3000 counts). For signals less than full scale, auto-zero gets the unused portion of reference deintegrate. This makes a complete measure cycle of 4,000 ( 16,000 clock pulses) independent of input voltage. For three readings/second, an oscillator frequency of 48 kHz would be used.


To achieve maximum rejection of 60 Hz pickup, the signal integrate cycle should be a multiple of 60 Hz . Oscillator frequencies of $60 \mathrm{kHz}, 48 \mathrm{kHz}, 40 \mathrm{kHz}, 33-1 / 3 \mathrm{kHz}$, etc. should be selected. For 50 Hz rejection, oscillator frequencies of 66$2 / 3 \mathrm{kHz}, 50 \mathrm{kHz}, 40 \mathrm{kHz}$, etc. would be suitable. Note that 40 kHz ( 2.5 readings/second) will reject both 50 and 60 Hz (also 400 and 440 Hz ).

## COMPONENT VALUE SELECTION

## Integrating Resistor

Both the buffer amplifier and the integrator have a class $A$ output stage with $6 \mu \mathrm{~A}$ of quiescent current. They can supply $\sim 1 \mu A$ of drive current with negligible non-linearity. The integrating resistor should be large enough to remain in this very linear region over the input voltage range, but small enough that undue leakage requirements are not placed on the PC board. For 2 Volt full scale, $1.8 \mathrm{~m} \Omega$ is near optimum and similarly $180 \mathrm{k} \Omega$ for a 200.0 mV scale.

## Integrating Capacitor

The integrating capacitor should be selected to give the maximum voltage swing that ensures tolerance build-up will not saturate the integrator swing (approx. 0.3 Volt from either supply). When the analog COMMON is used as a reference, a nominal $\pm 2$ Volt full scale integrator swing is fine. For three readings/second ( 48 kHz clock) nominal values for $\mathrm{C}_{\text {INT }}$ are $0.047 \mu \mathrm{~F}$, for $1 / \mathrm{sec}(16 \mathrm{kHz}) 0.15 \mu \mathrm{~F}$. Of course, if different oscillator frequencies are used, these values should be changed in inverse proportion to maintain the same output swing.

The integrating capacitor should have low dielectric absorption to prevent roll-over errors. While other types may be adequate for this application, polypropylene capacitors give undetectable errors at reasonable cost.
At three readings/sec., a $750 \Omega$ resistor should be placed in series with the integrating capacitor, to compensate for comparator delay. See App. Note A017 for a description of the need and effects of this resistor.

## Auto-Zero Capacitor

The size of the auto-zero capacitor has some influence on the noise of the system. For 200 mV full scale where noise is very important, a $0.32 \mu \mathrm{~F}$ capacitor is recommended. On the 2 Volt scale, a $0.033 \mu \mathrm{~F}$ capacitor increases the speed of recovery from overload and is adequate for noise on this scale.

## Reference Capacitor

A $0.1 \mu \mathrm{~F}$ capacitor gives good results in most applications. However, where a large common mode voltage exists (i.e., the REF LO pin is not analog COMMON) and a 200 mV scale is used, a larger value is required to prevent roll-over error. Generally $1.0 \mu \mathrm{~F}$ will hold the roll-over error to 0.5 count in this instance.

## Oscillator Components

For all ranges of frequency a 50 pF capacitor is recommended and the resistor is selected from the approximate equation $f \sim \frac{0.45}{R C}$. For 48 kHz clock ( 3 readings/second), $R=180 \mathrm{k} \Omega$.

## Reference Voltage

The analog input required to generate full-scale output (2000 counts) is: $\mathrm{V}_{\mathrm{IN}}=2 \mathrm{~V}_{\text {REF }}$. Thus, for the 200.0 mV and 2.000 Volt scale, $V_{\text {REF }}$ should equal 100.0 mV and 1.000 Volt, respectively. However, in many applications where the A/D is connected to a transducer; there will exist a scale factor other than unity:between the input voltage and the digital reading. For instance, in a weighing system, the designer might like to have a full scale reading when the voltage from the transducer is 0.682 V . Instead of dividing the input down to 200.0 mV , the designer should use the input voltage directly and select $\mathrm{V}_{\text {REF }}=0.341 \mathrm{~V}$. A suitable value for integrating resistor would be $330 \mathrm{k} \Omega$. This makes the system slightly quieter and also avoids the necessity of a divider network on the input. Anotherradvantage of this system occurs when a digital reading of zero is desired for $\mathrm{V}_{\mathrm{IN}} \neq 0$. Temperature and weighting systems with a variable tare are examples. This offset reading can be conveniently generated by connecting the voltage transducer between IN HI and COMMON and the variable (or fixed) offset voltage between COMMON and IN LO.

## TYPICAL APPLICATIONS

The 7126 may be used in a wide variety of configurations. The circuits which follow show some of the possibilities; and serve to illustrate the exceptional versatility of these A/D converters.



0339-13
Figure 12: 7126 with an external band-gap reference ( 1.2 V type).

IN LO is tied to COMMON, thus establishing the correct common mode voltage. COMMON acts as a pre-regulator for the reference. Values shown are for 1 reading per second.


0339-14
Figure 13: Recommended component values for 2.000 V full scale, 3 readings per second.
For 1 reading per second, delete $750 \Omega$ resistor, change $\mathbf{C}_{\text {INT }}$, ROSC to values of Figure 12.


0339-15
Figure 14: 7126 with Zener diode reference.
Since low T.C. zeners have breakdown voltages $\sim 6.8 \mathrm{~V}$, diode must be placed across the total supply (10V). As in the case of Figure 13, IN LO may be tied to COMMON.


0339-16
Figure 15: 7126 operated from single +5 V supply.
An external reference must be used in this application, since the voltage between $\mathrm{V}^{+}$and $\mathbf{V}$ - is insufficient for correct operation of the internal reference.


Figure 16: 7126 measuring ratiometric values of Quad Load Cell.
The resistor values within the bridge are determined by the desired sensitivity.


0339-18
Figure 17: 7126 used as a digital centigrade thermometer.
A silicon diode-connected transistor has a temperature coefficient of about $-2 \mathrm{mV} /{ }^{\circ} \mathrm{C}$. Calibration is achieved by placing the sensing transistor in ice water and adjusting the zeroing potentiometer for a 000.0 reading. The sensor should then be placed in boiling water and the scale-factor potentiometer adjusted for 100.0 reading.


0339-19
Figure 18: Circuit for developing Underrange and Overrange signals from 7126 outputs.


0339-20
Figure 19: AC to DC Converter with 7126. Test is used as a common mode reference level to ensure compatibility with most op-amps.

## APPLICATION NOTES

A016 "Selecting A/D Converters", by David Fullagar.
A017 "The Integrating A/D Converter", by Lee Evans.
A018 "Do's and Don'ts of Applying A/D Converters", by Peter Bradshaw and Skip Osgood.
A023 "Low Cost Digital Panel Meter Designs", by David Fullagar and Michael Dufort.
A032 "Understanding the Auto-Zero and Common Mode Performance of the ICL7106/7/9 Family", by Peter Bradshaw.
A046 "Building a Battery-Operated Auto Ranging DVM with the ICL7106", by Larry Goff.
A052 "Tips for Using Single-Chip 3½-Digit A/D Converters", by Dan Watson.

## 7126 EVALUATION KIT

After purchasing a sample of the 7126, the majority of users will want to build a simple voltmeter. The parts can then be evaluated against the data sheet specifications, and tried out in the intended application.
To facilitate evaluation of this unique circuit, Harris is offering a kit which contains all the necessary components to build a $31 / 2$-digit panel meter. With the ICL7126EV/KIT and the small number of additional components required, an engineer or technician can have the system "up and running" in about half an hour. The kit contains a circuit board, a display (LCD), passive components, and miscellaneous hardware.

## ICL7126

## INTEGRATING A/D CONVERTER EQUATIONS

```
Oscillator Frequency
    fosc \(=0.45 /\) RC
    Cosc > \(\mathbf{5 0} \mathbf{~ p F ;}\) R \(\mathbf{\text { osc }}>\mathbf{5 0} \mathbf{k} \Omega\)
    fosc typ. \(=\mathbf{4 8} \mathbf{~ k H z}\)
Oscillator Period
    tosc = RC/0.45
Integration Clock Frequency
    fclock \(=\) fosc/4
Integration Period
    \(\mathrm{t}_{\text {INT }}=1000 \times(4 / \mathrm{fosc})\)
\(60 / 50 \mathrm{~Hz}\) Rejection Criterion
    \(\mathrm{t}_{\mathrm{INT}} / \mathrm{t}_{60} \mathrm{~Hz}\) or \(\mathrm{t}_{\mathrm{INT}} / \mathrm{t}_{50} \mathrm{~Hz}=\) Integer
Optimum Integration Current
    \(I_{\text {INT }}=1.0 \mu \mathrm{~A}\)
Full Scale Analog Input Voltage
    \(V_{\text {INFS }}\) Typically \(=\mathbf{2 0 0} \mathbf{~ m V}\) or 2.0 V
Integrate Resistor
    \(R_{\text {INT }}=\frac{V_{\text {INFS }}}{I_{\text {INT }}}\)
Integrate Capacitor
    \(\mathbf{C}_{\text {INT }}=\frac{\left(\mathbf{t}_{\text {INT }}\right)\left(I_{\text {INT }}\right)}{\mathbf{V}_{\text {INT }}}\)
Integrator Output Voltage Swing
    \(\mathbf{V}_{\text {INT }}=\frac{\left(\mathbf{t}_{\text {INT }}\right)\left(\mathbf{l}_{\text {INT }}\right)}{\mathbf{C}_{\text {INT }}}\)
\(\mathbf{V}_{\text {INT }}\) Maximum Swing:
    ( \(\mathrm{V}^{-}+\mathbf{0 . 5 V}\) ) \(<\mathrm{V}_{\text {INT }}<\left(\mathrm{V}^{+}-\mathbf{0 . 5 V}\right)\)
    \(\mathbf{V}_{\text {INT }}\) typically \(=\mathbf{2 . 0 V}\)
```

Display Count
COUNT $=1000 \times \frac{V_{\text {IN }}}{\mathbf{V}_{\text {REF }}}$
Conversion Cycle
$\mathbf{t}_{\mathbf{C Y C}}=\mathbf{t}_{\mathbf{C L O C K}} \times \mathbf{4 0 0 0}$
$\mathbf{t}_{\mathbf{C Y C}}=\mathbf{t}_{\text {OSC }} \times \mathbf{1 6 , 0 0 0}$
when $\mathbf{f o s c}=\mathbf{4 8} \mathbf{~ k H z ; ~} \mathbf{t}_{\mathrm{CYc}}=\mathbf{3 3 3} \mathbf{~ m s}$
Common Mode Input Voltage $\left.\left(\mathrm{V}^{-}+\mathbf{1 . 0 V}\right)<\mathrm{V}_{\mathbf{I N}}<\mathbf{( V + - 0 . 5 V}\right)$
Auto Zero Capacitor $0.01 \mu \mathrm{~F}<\mathrm{C}_{\mathrm{AZ}}<1.0 \mu \mathrm{~F}$
Reference Capacitor $0.1 \mu \mathrm{~F}<\mathbf{C}_{\text {REF }}<1.0 \mu \mathrm{~F}$
$V_{\text {COM }}$ Biased between $\mathbf{V}^{+}$and $\mathbf{V}^{-}$. $\mathbf{V}_{\text {COM }} \cong \mathrm{V}+\mathbf{- 2 . 8 V}$ Regulation lost when $\mathrm{V}^{+}$to $\mathrm{V}^{-}<\cong 6.4 \mathrm{~V}$.
If $\mathbf{V}_{\text {COM }}$ is externally pulled down to ( $\mathrm{V}^{+}$to $\mathrm{V}^{-}$)/2, the $\mathrm{V}_{\text {COM }}$ circuit will turn off.
Power Supply: Single 9V $\mathbf{V}^{+}-\mathbf{V}^{-}=\mathbf{9 V}$ Digital supply is generated internally $\mathbf{V}_{\mathbf{G N D}} \cong \mathrm{V}^{+}-\mathbf{4 . 5 V}$
Display: LCD
Type: Direct drive with digital logic supply amplitude.


## ICL7129 4½ Digit LCD Single-Chip A/D Converter

## GENERAL DESCRIPTION

The Harris ICL7129 is a very high-performance $41 / 2$-digit analog-to-digital converter that directly drives a multiplexed liquid crystal display. This single-chip CMOS integrated circuit requires only a few passive components and a reference to operate. It is ideal for high-resolution hand-held digital multimeter applications.
The performance of the ICL7129 has not been equaled before in a single-chip A/D converter. The successive integration technique used in the ICL7129 results in accuracy better than $0.005 \%$ of full-scale and resolution down to $10 \mu \mathrm{~V} /$ count.
The ICL7129, drawing only 1 mA from a 9 V battery, is well suited for battery powered instruments. Provision has been made for the detection and indication of a "LOW/BATTERY" condition. Autoranging instruments can be made with the ICL7129 which provides overrange and underrange outputs and $10: 1$ range changing input. The ICL7129 instantly checks for continuity, giving both a visual indication and a logic level output which can enable an external audible transducer. These features and the high performance of the ICL7129 make it an extremely versatile and accurate instrument-on-a-chip.

## FEATURES

- $\pm 19,999$ Count A/D Converter Accurate to $\pm 4$ Count
- $10 \mu$ V Resolution On 200mV Scale
- 110dB CMRR
- Direct LCD Display Drive
- True Differential Input and Reference
- Low Power Consumption
- Decimal Point Drive Outputs
- Overrange and Underrange Outputs
- Low Battery Detection and Indication
- 10:1 Range Change Input

ORDERING INFORMATION

| Part <br> Number | Temperature <br> Range | Package |
| :--- | :---: | :--- |
| ICL7129CPL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 40-Pin Plastic DIP |
| ICL7129RCPL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 40-Pin Plastic DIP* |
| ICL7129CM44 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 44-Pin Surface Mount |

* " $R$ " indicates device with reversed leads.


Figure 1: Functional Diagram

[^3]
## ABSOLUTE MAXIMUM RATINGS

Supply Voltages (V+ to $\mathrm{V}^{-}$) ............................ . 15V Reference Voltage (REF HI or REF LO) ......... V+ to $\mathrm{V}^{-}$ Input Voltage (Note 1) (IN HI or INLO) ................................. $\mathrm{V}^{+}$to $\mathrm{V}^{-}$

Digital Input Pins
1, 2, 19, 20, 21, 22, 27,
37, 38, 39, 40 $\qquad$
Note 1: Input voltages may exceed the supply voltages provided that input current is limited to $\pm 400 \mu \mathrm{~A}$. Currents above this value may result in invalid display readings but will not destroy the device if limited to $\pm 1 \mathrm{~mA}$.
Note 2: Dissipation ratings assume device is mounted with all leads soldered to printed circuit board.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$\mathrm{V}-$ to $\mathrm{V}+=9 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=1.00 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{CLK}}=120 \mathrm{kHz}$, unless otherwise noted.

| Characteristics | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Zero Input Reading | $\begin{aligned} & V_{I N}=0 V \\ & 200 \mathrm{mV} \text { Scale } \end{aligned}$ | -0000 | 0000 | +0000 | Counts |
| Zero Reading Drift | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V} \\ & 0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+70^{\circ} \mathrm{C} \end{aligned}$ |  | $\pm 0.5$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Ratiometric Reading | $\begin{aligned} & V_{I N}=V_{\text {REF }}=1000 \mathrm{mV} \\ & \text { RANGE }=2 \mathrm{~V} \end{aligned}$ | 9996 | 9999 | 10000 | Counts |
| Range Change Accuracy | $\begin{aligned} & V_{I N}=0.10000 \mathrm{~V} \text { on Low } \\ & \text { Range } \approx \\ & V_{I N}=1.0000 \mathrm{~V} \text { on High Range } \end{aligned}$ | 0.9999 | 1.0000 | 1.0001 | Ratio |
| Rollover Error | $-\mathrm{V}_{\text {IN }}=+\mathrm{V}_{\text {IN }}=199 \mathrm{mV}$ |  | 1.5 | 3.0 | Counts |
| Linearity Error | 200 mV Scale |  | 1.0 |  |  |
| Input Common-Mode Rejection Ratio | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}=1.0 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{~N}}=0 \mathrm{~V} \\ & 200 \mathrm{mV} \text { Scale } \end{aligned}$ |  | 110 |  | dB |
| Input Common-Mode Voltage Range | $\begin{aligned} & V_{I N}=0 \mathrm{~V} \\ & 200 \mathrm{mV} \text { Scale } \end{aligned}$ |  | $\begin{aligned} & \left(\mathrm{V}^{-}\right)+1.5 \\ & \left(\mathrm{~V}^{+}\right)-1.0 \end{aligned}$ |  | V |
| Noise (p-p Value not Exceeding 95\% of Time) | $\begin{aligned} & V_{I N}=0 \mathrm{~V} \\ & 200 \mathrm{mV} \text { Scale } \end{aligned}$ |  | 14 |  | $\mu \mathrm{V}$ |
| Input Leakage Current | $V_{\text {IN }}=0 \mathrm{~V}, \operatorname{Pin} 32,33$ |  | 1 | 10 | pA |
| Scale Factor Tempco | $\begin{aligned} & \mathrm{V}_{I N}=199 \mathrm{mV} \\ & 0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+70^{\circ} \mathrm{C} \\ & \text { External } \mathrm{V}_{\text {REF }}=\mathrm{Oppm}^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  | 2 | 7 | ppm $/{ }^{\circ} \mathrm{C}$ |
| COMMON Voltage | $\mathrm{V}+$ to Pin 28 | 2.8 | 3.2 | 3.5 | V |
| COMMON Sink Current COMMON Source Current | $\Delta$ Common $=+0.1 \mathrm{~V}$ |  | 0.6 |  | mA |
|  | $\Delta$ Common $=-0.1 \mathrm{~V}$ |  | 10 |  | $\mu \mathrm{A}$ |
| DGND Voltage | $\begin{aligned} & V^{+} \text {to } \operatorname{Pin} 36 \\ & V^{+} \text {to } V^{-}=9 V \end{aligned}$ | 4.5 | 5.3 | 5.8 | V |
| DGND Sink Current | $\Delta \mathrm{DGND}=+0.5 \mathrm{~V}$ |  | 1.2 |  | mA |
| Supply Voltage Range | $\mathrm{V}+$ to V - (Note 1) | 6 | 9 | 12 | V |

ELECTRICAL CHARACTERISTICS
$\mathrm{V}^{-}$to $\mathrm{V}^{+}=9 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=1.00 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{CLK}}=120 \mathrm{kHz}$, unless otherwise noted. (Continued)

| Characteristics | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Current Excluding COMMON Current | $\mathrm{V}+$ to $\mathrm{V}^{-}=9 \mathrm{~V}$ |  | 1.0 | 1.5 | mA |
| Clock Frequency | (Note 1) |  | 120 | 360 | kHz |
| $V_{\text {DISP }}$ Resistance | $\mathrm{V}_{\text {DISP }}$ to $\mathrm{V}^{+}$ |  | 50 |  | k $\Omega$ |
| Low Battery Flag Activation Voltage | $\mathrm{V}^{+}$to $\mathrm{V}^{-}$ | 6.3 | 7.2 | 7.7 | V |
| CONTINUITY Comparator Threshold Voltages | $V_{\text {OUT }}$ Pin $27=\mathrm{HI}$ <br> $V_{\text {OUT }}$ Pin $27=$ LO | 100 | $\begin{aligned} & 200 \\ & 200 \end{aligned}$ | 400 | mV |
| Pull-Down Current | Pins 37, 38, 39 |  | 2 | 10 | $\mu \mathrm{A}$ |
| "Weak Output" Current Sink/Source | Pin 20, 21 Sink/Source |  | 3/3 |  | $\mu \mathrm{A}$ |
|  | Pin 27 Sink/Source |  | 3/9 |  |  |
| Pin 22 Source Current Pin 22 Sink Current |  |  | $\begin{gathered} 40 \\ 3 \end{gathered}$ |  | $\mu \mathrm{A}$ |

NOTES: 1. Device functionality is guaranteed at the stated Min/Max limits. However, accuracy can degrade under these conditions.


0340-2
Figure 2: Pin Configurations


Table 1. Pin Descriptions

| Pin | Name | Function |
| :---: | :---: | :---: |
| 1 | OSC1 | Input to first clock inverter. |
| 2 | OSC3 | Output of second clock inverter. |
| 3 | ANNUNCIATOR DRIVE | Backplane squarewave output for driving annunciators. |
| 4 | $\mathrm{B}_{1}, \mathrm{C}_{1}$, CONT | Output to display segments. |
| 5 | $\mathrm{A}_{1}, \mathrm{G}_{1}, \mathrm{D}_{1}$ | Output to display segments. |
| 6 | $\mathrm{F}_{1}, \mathrm{E}_{1}, \mathrm{DP}_{1}$ | Output to display segments. |
| 7 | $\mathrm{B}_{2}, \mathrm{C}_{2}$, LO BATT | Output to display segments. |
| 8 | $\mathrm{A}_{2}, \mathrm{G}_{2}, \mathrm{D}_{2}$ | Output to display segments. |
| 9 | $F_{2}, E_{2}, D P_{2}$ | Output to display segments. |
| 10 | $B_{3}, C_{3}$, MINUS | Output to display segments. |
| 11 | $A_{3}, G_{3}, D_{3}$ | Output to display segments. |
| 12 | $\mathrm{F}_{3}, \mathrm{E}_{3}, \mathrm{DP}_{3}$ | Output to display segments. |
| 13 | $\mathrm{B}_{4}, \mathrm{C}_{4}, \mathrm{BC}_{5}$ | Output to display segments. |
| 14 | $\mathrm{A}_{4}, \mathrm{D}_{4}, \mathrm{G}_{4}$ | Output to display segments. |
| 15 | $\mathrm{F}_{4}, \mathrm{E}_{4}, \mathrm{DP}_{4}$ | Output to display segments. |
| 16 | BP3 | Backplane \#3 output to display. |
| 17 | BP2 | Backplane \# 2 output to display. |
| 18 | BP1 | Backplane \# 1 output to display. |
| 19 | $V_{\text {DISP }}$ | Negative rail for display drivers. |
| 20 | $\mathrm{DP}_{4} / \mathrm{OR}$ | INPUT: When HI, turns on most significant decimal point. OUTPUT: Pulled HI when result count exceeds $\pm 19,999$. |
| 21 | $\mathrm{DP}_{3} / \mathrm{UR}$ | INPUT: Second most significant decimal point on when HI. OUTPUT: Pulled HI when result count is less than $\pm 1,000$. |
| 22 | $\overline{\text { LATCH/HOLD }}$ | INPUT: When floating, A/D converter operates in the free-run mode. When pulled HI, the last displayed reading is held. When pulled LO, the result counter contents are shown incrementing during the de-integrate phase of cycle. <br> OUTPUT: Negative going edge occurs when the data latches are updated. Can be used for converter status signal. |


| Pin | Name | Function |
| :---: | :---: | :---: |
| 23 | V- | Negative power supply terminal. |
| 24 | V+ | Positive power supply terminal, and positive rail for display drivers. |
| 25 | INT IN | Input to integrator amplifier. |
| 26 | INT OUT | Output of integrator amplifier. |
| 27 | CONTINUITY | INPUT: When LO, continuity flag on the display is off. When HI , continuity flag is on. <br> OUTPUT: HI when voltage between inputs is less than +200 mV . LO when voltage between inputs is more than +200 mV . |
| 28 | COMMON | Sets common-mode voltage of 3.2 V below $V+$ for DE, 10X, etc. Can be used as pre-regulator for external reference. |
| 29 | $\mathrm{CREF}^{+}$ | Positive side of external reference capacitor. |
| 30 | $\mathrm{C}_{\text {REF }}{ }^{-}$ | Negative side of external reference capacitor. |
| 31 | BUFFER | Output of buffer amplifier. |
| 32 | IN LO | Negative input voltage terminal. |
| 33 | IN Hi | Positive input voltage terminal. |
| 34 | REF HI | Positive reference voltage input terminal. |
| 35 | REF LO | Negative reference voltage input terminal. |
| 36 | DGND | Ground reference for digital section. |
| 37 | RANGE | $3 \mu \mathrm{~A}$ pull-down for 200 mV scale. Pulled HIGH externally for 2 V scale. |
| 38 | $\mathrm{DP}_{2}$ | Internal $3 \mu \mathrm{~A}$ pull-down. When HI , decimal point 2 will be on. |
| 39 | $\mathrm{DP}_{1}$ | Internal $3 \mu \mathrm{~A}$ pull-down. When HI , decimal point 1 will be on. |
| 40 | OSC2 | Output of first clock inverter. Input of second clock inverter. |

## DETAILED DESCRIPTION

Harris' ICL7129 is a uniquely designed single-chip A/D converter. It features a new "successive integration" technique to achieve $10 \mu \mathrm{~V}$ resolution on a 200 mV full-scale range. To achieve this resolution a 10:1 improvement in noise performance over previous monolithic CMOS A/D converters was accomplished. Previous integrating converters used an external capacitor to store an offset correction voltage. This technique worked well but greatly increased the equivalent noise bandwidth of the converter. The ICL7129 removes this source of error (noise) by not using an auto-zero capacitor. Offsets are cancelled using digital techniques instead. Savings in external parts cost are realized as well as improved noise performance and elimination of a source of electromagnetic and electrostatic pick-up.
The overall functional diagram of the ICL7129 is shown in Figure 1. The heart of this A/D converter is the sequence counter/decoder which drives the control logic and keeps
track of the many separate phases required for each conversion cycle. The sequence counter is constantly running and is a separate counter from the up/down results counter which is activated only when the integrator is de-integrating. At the end of a conversion the data remaining in the results counter is latched, decoded and multiplexed to the liquid crystal display.

The analog section block diagram shown in Figure 4 includes all of the analog switches used to configure the voltage sources and amplifiers in the different phases of the cycle. The input and reference switching schemes are very similar to those in other less accurate integrating A/D converters. There are 5 basic configurations used in the full conversion cycle. Figure 5 illustrates a typical waveform on the integrator output. INT, $\mathrm{INT}_{1}$, and $\mathrm{INT}_{2}$ all refer to the signal integrate phase where the input voltage is applied to the integrator amplifier via the buffer amplifier. In this phase, the integrator ramps over a fixed period of time in a direction opposite to the polarity of the input voltage.



0340-5
Figure 5: Integrator Waveform for Negative Input Voltage Showing Successive Integration Phases and Residue Voltage


0340-6
Figure 6: Biasing Structure for COMMON and DGND
$D E_{1}, D E_{2}$, and $D E_{3}$ are the de-integrate phases where the reference capacitor is switched in series with the buffer amplifier and the integrator ramps back down to the level it started from before integrating. However, since the de-integrate phase can terminate only at a clock pulse transition, there is always a small overshoot of the integrator past the starting point. The ICL7129 amplifies this overshoot by 10 and $D E_{2}$ begins. Similarly $D E_{2}$ 's overshoot is amplified by 10 and $D E_{3}$ begins. At the end of $D E_{3}$ the results counter holds a number with $51 / 2$ digits of resolution. This was obtained by feeding counts into the results counter at the $31 / 2$ digit level during $D E_{1}$, into the $41 / 2$ digit level during $D E_{2}$ and the $51 / 2$ digit level for $D E_{3}$. The effects of offset in the buffer, integrator, and comparator can now be cancelled by repeating this entire sequence with the inputs shorted and subtracting the results from the original reading. For this phase $\mathrm{INT}_{2}$ switch is closed to give the same common-mode voltage as the measurement cycle. This assures excellent CMRR. At the end of the cycle the data in the up/down results counter is accurate to $0.02 \%$ of full-scale and is sent to the display driver for decoding and multiplexing.

## COMMMON, DGND, AND "LOW BATTERY"

The COMMON and DGND (Digital GrouND) outputs of the ICL7129 are generated from internal zener diodes (Figure 6). COMMON is included primarily to set the commonmode voltage for battery operation or for any system where the input signals float with respect to the power supplies. It also functions as a pre-regulator for an external precision reference voltage source. The voltage between DGND and $\mathrm{V}+$ is the supply voltage for the logic section of the ICL7129 including the display multiplexer and drivers. Both COMMON and DGND are capable of sinking current from external loads, but caution should be taken to ensure that these outputs are not overloaded. Figure 7 shows the connection of external logic circuitry to the ICL7129. This connection will work providing that the supply current requirements of the logic do not exceed the current sink capability of the DGND pin. If more supply current is required, the buffer in Figure 8 can be used to keep the loading on DGND to a minimum. COMMON can source approximately $12 \mu \mathrm{~A}$ while DGND has no source capability.

The "LOW BATTERY" annunciator of the display is turned on when the voltage between $\mathrm{V}^{+}$and $\mathrm{V}^{-}$drops below 7.2 V typically. The exact point at which this occurs is determined by the 6.3 V zener diode and the threshold voltage of the n -channel transistor connected to the $\mathrm{V}^{-}$rail in Figure 6. As the supply voltage decreases, the n -channel transistor connected to the V-rail eventually turns off and the "LOW BATTERY" input to the logic section is pulled HIGH, turning on the "LOW BATTERY" annunciator.


Figure 7: DGND Sink Current


0340-8
Figure 8: Buffered DGND

## I/O PORTS

Four pins of the ICL7129 can be used as either inputs or outputs. The specific pin numbers and functions are described in the Pin Description table (Table 1). If the output function of the pin is not desired in an application it can easily be overridden by connecting the pin to $\mathrm{V}^{+}(\mathrm{HI})$ or DGND (LO). This connection will not damage the device because the output impedance of these pins is quite high. A simplified schematic of these input/output pins is shown in Figure 9 . Since there is approximately $500 \mathrm{k} \Omega$ in series with the output driver, the pin (when used as an output) can only drive very light loads such as 4000 series, 74CXX type CMOS logic, or other high input impedance devices. The output drive capability of these four pins is limited to $3 \mu \mathrm{~A}$, nominally, and the input switching threshold is typically DGND ${ }^{+} 2 \mathrm{~V}$.


## $\overline{\text { LATCH/HOLD, OVERRANGE, AND }}$ UNDERRANGE TIMING

The $\overline{\text { LATCH }} / \mathrm{HOLD}$ output ( pin 22 ) will be pulled low during the last 100 clock cycles of each full conversion cycle. During this time the final data from the ICL7129 counter is latched and transferred to the display decoder and multiplexer. The conversion cycle and LATCH/HOLD timing are directly related to the clock frequency. A full conversion cycle takes 30,000 clock cycles which is equivalent to 60,000 oscillator cycles. OverRange (OR pin 20) and UnderRange (UR pin 21) outputs are latched on the falling edge of $\overline{\mathrm{LATCH}} / \mathrm{HOLD}$ and remain in that state until the end of the next conversion cycle. In addition, digits 1 through 4 are blanked during overrange. All three of these pins are "weak outputs" and can be overridden with external drivers or pullup resistors to enable their input functions as described in the Pin Description table.

## INSTANT CONTINUITY

A comparator with a built-in 200 mV offset is connected directly between INPUT HI and INPUT LO of the ICL7129 (Figure 10). The CONTINUITY output (pin 27) will be pulled high whenever the voltage between the analog inputs is less than 200 mV . This will also turn on the "CONTINUITY" annunciator on the display. The CONTINUITY output may be used to enable an external alarm or buzzer, thereby giving the ICL7129 an audible continuity checking capability.


Figure 10: "Instant Continuity" Comparator and Output Structure


Figure 11: Triplexed Liquid Crystal Display Layout for ICL7129
0340-11


Figure 12: Typical Backplane and Annunciator Drive Waveforms


0340-13
Figure 13: Multimeter Example Showing Use of Annunciator Drive Output

Since the CONTINUITY output is one of the four "weak outputs" of the ICL7129, the "continuity" annunciator on the display can be driven by an external source if desired. The continuity function can be overridden with a pull-down resistor connected between CONTINUITY pin and DGND (pin 36).

## DISPLAY CONFIGURATION

The ICL7129 is designed to drive a triplexed liquid crystal display. This type of display has three backplanes and is driven in a multiplexed format similar to the ICM7231 display driver family. The specific display format is shown in Figure 11. Notice that the polarity sign, decimal points, "LOW BATTERY", and "CONTINUITY" annunciators are directly driven by the ICL7129. The individual segments and annunciators are addressed in a manner similar to row-column addressing. Each backplane (row) is connected to onethird of the total number of segments. BP1 has all F, A, and $B$ segments of the four least significant digits. BP2 has all of
the C, E, and G segments. BP3 has all D segments, decimal points, and annunciators. The segment lines (columns) are connected in groups of three bringing all segments of the display out on just 12 lines.

## ANNUNCIATOR DRIVE

A special display driver output is provided on the ICL7129 which is intended to drive various kinds of annunciators on custom multiplexed liquid crystal displays. The ANNUNCIATOR DRIVE output (pin 3 ) is a squarewave signal running at the backplane frequency, approximately 100 Hz . This signal swings from $V_{\text {DISP }}$ to $V^{+}$and is in sync with the three backplane outputs BP1, BP2, and BP3. Figure 12 shows these four outputs on the same time and voltage scales.

Any annunciator associated with any of the three backplanes can be turned on simply by connecting it to the ANNUNCIATOR DRIVE pin. To turn an annunciator off connect it to its backplane. An example of a display and annunciator drive scheme is shown in Figure 13.


Figure 14: Two Methods for Temperature Compensating the Liquid Crystal Display

## DISPLAY TEMPERATURE COMPENSATION

For most applications an adequate display can be obtained by connecting $\mathrm{V}_{\text {DISP }}$ (pin 19) to DGND (pin 36). In applications where a wide temperature range is encountered, the voltage drive levels for some triplexed liquid crystal displays may need to vary with temperature in order to maintain good display contrast and viewing angle. The amount of temperature compensation will depend upon the type of liquid crystal used. Display manufacturers can supply the temperature compensation requirements for their displays. Figure 14 shows two circuits that can be adjusted to give a temperature compensation of $\approx+10 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ between $\mathrm{V}^{+}$and $\mathrm{V}_{\text {DISP }}$. The diode between DGND and $\mathrm{V}_{\text {DISP }}$ should have a low turn-on voltage to assure that no forward current is injected into the chip if $V_{\text {DISP }}$ is more negative than DGND.

## COMPONENT SELECTION

There are only three passive components around the ICL7129 that need special consideration in selection. They are the reference capacitor, integrator resistor, and integrator capacitor. There is no auto-zero capacitor like that found in earlier integrating A/D converter designs.

The integrating resistor is selected to be high enough to assure good current linearity from the buffer amplifier and integrator and low enough that PC board leakage is not a problem. A value of $150 \mathrm{k} \Omega$ should be optimum for most applications. The integrator capacitor is selected to give an
optimum integrator swing at full-scale. A large integrator swing will reduce the effect of noise sources in the comparator but will affect rollover error if the swing gets too close to the positive rail ( $\approx 0.7 \mathrm{~V}$ ). This gives an optimum swing of $\approx 2.5 \mathrm{~V}$ at full-scale. For a $150 \mathrm{k} \Omega$ integrating resistor and 2 conversions per second the value is $0.10 \mu \mathrm{~F}$. For different conversion rates, the value will change in inverse proportion. A second requirement for good linearity is that the capacitor have low dielectric absorption. Polypropylene caps give good performance at a reasonable price. Finally the foil side of the cap should be connected to the integrator output to shield against pick-up.
The only requirement for the reference cap is that it be low leakage. In order to reduce the effects of stray capacitance, a $1.0 \mu \mathrm{~F}$ value is recommended.

## CLOCK OSCILLATOR

The ICL7129 achieves its digital range changing by integrating the input signal for 1000 clock pulses ( 2,000 oscillator cycles) on the 2 V scale and 10,000 clock pulses on the 200 mV scale. To achieve complete rejection of 60 Hz on both scales, an oscillator frequency of 120 kHz is required, giving two conversions per second.

In low resolution applications, where the converter uses only $31 / 2$ digits and $100 \mu \mathrm{~V}$ resolution, an R-C type oscillator is adequate. In this application a C of 51 pF is recommended and the resistor value selected from $\mathrm{fOSC}=0.45 /$ RC. However, when the converter is used to its full potential ( $41 / 2$ digits and $10 \mu \mathrm{~V}$ resolution) a crystal oscillator is recom-
mended to prevent the noise from increasing as the input signal is increased due to frequency jitter of the R-C oscillator. Both R-C and crystal oscillator circuits are shown in Figure 15.


Figure 15: RC and Crystal Oscillator Circuits

## POWERING THE ICL7129

The ICL7129 may be operated as a battery powered hand-held instrument or integrated into larger systems that have more sophisticated power supplies. Figures 16, 17, and 18 show various powering modes that may be used with the ICL7129.

The standard supply connection using a 9 V battery is shown in Figure 3.

The power connection for systems with +5 V and -5 V supplies available is shown in Figure 16. Notice that measurements are with respect to ground. COMMON is also tied to INLO to remove any common-mode voltage swing on the integrator amplifier inputs.

It is important to notice that in Figure 16, digital ground of the ICL7129 (DGND pin 36) is not directly connected to power supply ground. DGND is set internally to approximately 5 V less than the $\mathrm{V}^{+}$terminal and is not intended to be used as a power input pin. It may be used as the ground reference for external logic, as shown in Figure 7 and 8. In Figure 7, DGND is used as the negative supply rail for external logic provided that the supply current for the external logic does not cause excessive loading on DGND. The DGND output can be buffered as shown in Figure 8. Here, the logic supply current is shunted away from the ICL7129 keeping the load on DGND low. This treatment of the DGND output is necessary to insure compatibility when the external logic is used to interface directly with the logic inputs and outputs of the ICL7129.


0340-16
Figure 16: Powering the ICL7129 from +5 V and
-5V Power Supplies
When a battery voltage between 3.8 V and 7 V is desired for operation, a voltage doubling circuit should be used to bring the voltage on the ICL7129 up to a level within the power supply voltage range. This operating mode is shown in Figure 17.


0340-17
Figure 17: Powering the ICL7129 from a 3.8V to 6V Battery

Again measurements are made with respect to COMMON since the entire system is floating. Voltage doubling is accomplished by using an ICL7660 CMOS voltage converter and two inexpensive electrolytic capacitors. The same principle applies in Figure 18 where the ICL7129 is being used in a system with only a single +5 V power supply. Here measurements are made with respect to power supply ground.

A single polarity power supply can be used to power the ICL7129 in applications where battery operation is not appropriate or convenient only if the power supply is isolated from system ground. Measurements must be made with respect to COMMON or some other voltage within its input common-mode range.

## VOLTAGE REFERENCES

The COMMON output of the ICL7129 has a temperature coefficient of $\pm 80 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ typically. This voltage is only suitable as a reference voltage for applications where ambient temperature variations are expected to be minimal. When the ICL7129 is used in most environments, other voltage references should be considered. The diagram in Figures 3 and 18 show the ICL8069 1.2V band-gap voltage source used as the reference for the ICL7129, and the COMMON output as its pre-regulator. The reference voltage for the ICL7129 is set to 1.000 V for both 2 V and 200 mV full-scale operation.


0340-18
Figure 18: Powering the ICL7129 from a Single Polarity Power Supply

## ICL7129 <br> MULTIPLE INTEGRATION A/D CONVERTER EQUATIONS

```
Oscillator Frequency
    \(\mathrm{f}_{\mathrm{OSC}}=0.45 / \mathrm{RC}\)
    Cosc \(>50 \mathrm{pF} ; \mathrm{R}_{\text {OSC }}>50 \mathrm{k} \Omega\)
    fosc typ. \(=120\) kHz
                            OR
    fosc \(=120 \mathrm{kHz}\) Crystal (Recommended)
Oscillator Period
    tosc \(=1 /\) fosc
Integration Clock Period
    \(t_{\text {clock }}=\mathbf{2}^{*}\) tosc
Integration Period
    \(\mathbf{t}_{\mathrm{INT}(\mathbf{2 V})}=\mathbf{1 0 0 0}^{*} \mathrm{t}_{\mathrm{CLOCK}} \quad\) (Range \(\left.=1\right)\)
    \(\mathrm{t}_{\mathrm{INT}(200 \mathrm{mV})}=10,000^{*} \mathrm{t}_{\mathrm{CLOCK}} \quad\) (Range \(\left.=0\right)\)
\(60 / 50 \mathrm{~Hz}\) Rejection Criterion
    \(\mathrm{t}_{\mathrm{INT}} / \mathrm{t}_{60 \mathrm{~Hz}}\) or \(\mathrm{t}_{\mathrm{INT}} / \mathrm{t}_{50 \mathrm{~Hz}}=\) Integer
Optimum Integration Current
    \(\mathbf{I}_{\text {INT }}=13 \mu \mathrm{~A}\)
Full Scale Analog Input Voltage
    \(V_{\text {INFS }}\) Typically \(=\mathbf{2 0 0} \mathbf{~ m V}\) or 2.0 V
Integrate Resistor
    \(R_{\text {INT }}=V_{\text {INFS }} / I_{\text {INT }}\)
    \(R_{\text {INT T Typ. }}=150 \mathrm{k} \Omega\)
Integrate Capacitor
    \(\mathbf{C}_{\text {INT }}=\frac{\left(\mathbf{t}_{\text {INT }}\right)\left(I_{\text {INT }}\right)}{\mathbf{V}_{\text {INT }}}\)
Integrator Output Voltage Swing
\[
\mathbf{V}_{\mathbf{I N T}}=\frac{\left(\mathbf{I}_{\text {INT }}\right)\left(\mathbf{I}_{\text {INT }}\right)}{\mathbf{C}_{\text {INT }}}
\]
```

Display Count


COUNT $=10,000 \times \frac{V_{\text {IN }} \times 10}{V_{\text {REF }}}$ (Range $\left.=0\right)$ (200 mV Range)
Minimum VREF: $\mathbf{5 0 0} \mathbf{~ m V}$
Common Mode Input Voltage

$$
\left(\mathrm{V}^{-}+1.0 \mathrm{~V}\right)<\mathrm{V}_{\mathrm{IN}}<\left(\mathrm{V}^{+}-0.5 \mathrm{~V}\right)
$$

Auto Zero Capacitor: $\mathrm{C}_{\mathrm{AZ}}$ not used
Reference Capacitor: $0.1 \mu \mathrm{~F}<\mathrm{C}_{\text {REF }}<1.0 \mu \mathrm{~F}$
$V_{\text {COM }}$
Biased Between $\mathbf{V}^{+}$and $\mathbf{V}$-.
$\mathbf{V}_{\text {COM }} \cong \mathbf{V +}-2.9 \mathrm{~V}$
Regulation lost when $\mathrm{V}^{+}$to $\mathrm{V}^{-}<\cong \mathbf{6 . 4 V}$.
If $\mathrm{V}_{\text {COM }}$ is externally pulled down to ( $\mathrm{V}^{+}$to $\mathrm{V}^{-}$)/2, the $\mathrm{V}_{\text {COM }}$ circuit will turn off.
Power Supply: Single 9V $\mathbf{V}^{+}-\mathbf{V}^{-}=\mathbf{9 V}$
Digital supply is generated internally
$\mathbf{V}_{\mathbf{G N D}} \cong \mathbf{V}^{+}-\mathbf{4 . 5 V}$
Display: Triplexed LCD
Continuity Output On If

$$
V_{\text {INHI }} \text { to } V_{\text {INLO }}<200 \mathrm{mV}
$$

Conversion Cycle (In Both Ranges)
$\mathbf{t}_{\text {CYC }}=\mathbf{t}_{\text {CLOCK }} \times \mathbf{3 0 , 0 0 0}$
$\mathrm{V}_{\text {INT }}$ Maximum Swing:
$\left(\mathrm{V}^{-}+\mathbf{0 . 5 V}\right)<\mathrm{V}_{\mathrm{INT}}<\left(\mathrm{V}^{+}-\mathbf{0 . 7 V}\right)$


## 3½-Digit LCD Low Power A/D Converter

## GENERAL DESCRIPTION

The Harris ICL7136 is a high performance, very low power $31 / 2$-digit A/D converter. All the necessary active devices are contained on a single CMOS IC, including seven-segment decoders, display drivers, reference, and clock. The 7136 is designed to interface with a liquid crystal display (LCD) and includes a backplane drive. The supply current is under $100 \mu \mathrm{~A}$, ideally suited for 9 V battery operation.

The 7136 brings together an unprecedented combination of high accuracy, versatility, and true economy. High accuracy, like auto-zero to less than $10 \mu \mathrm{~V}$, zero drift of less than $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, input bias current of 10 pA max., and rollover error of less than one count. The versatility of true differential input and reference is useful in all systems, but gives the designer an uncommon advantage when measuring load cells, strain gauges and other bridge-type transducers. And finally the true economy of single power supply operation allows a high performance panel meter to be built with the addition of only 7 passive components and a display.

The ICL7136 is an improved version of the ICL7126, eliminating the overrange hangover and hysteresis effects, and should be used in its place in all applications. It can also be used as a plug-in replacement for the ICL7106 in a wide variety of applications, changing only the passive components.

## FEATURES

- First-Reading Recovery From Overrange Gives Immediate "OHMS" Measurement
- Guaranteed Zero Reading for OV Input
- True Polarity at Zero for Precise Null Detection
- 1pA Typical Input Current
- True Differential Input and Reference
- Direct LCD Display Drive - No External Components Required
- Pin Compatible With The ICL7106, ICL7126
- Low Noise - $15 \mu \mathrm{~V}$ p-p Without Hysteresis or Overrange Hangover
- On-Chip Clock and Reference
- Low Power Dissipation, Guaranteed Less Than 1mW - Gives 8,000 Hours Typical 9V Battery Life
- No Additional Active Circuits Required

ORDERING INFORMATION

NOTES 1. " $R$ " indicates device with reversed leads.
2. Add " $T$ " to part number to specify tape and reel packaging.


## ABSOLUTE MAXIMUM RATINGS

Supply Voltage ( $\mathrm{V}^{+}$to $\mathrm{V}^{-}$) .............................. 15 V
Analog Input Voltage (either input)(Note 1) ..... V+ to $\mathrm{V}^{-}$
Reference Input Voltage (either input) $\ldots . . . . . . V^{+}$to $V^{-}$
Clock Input
TEST to $\mathrm{V}^{+}$

| Power Dissipation (Note 2) |  |
| :---: | :---: |
| Ceramic Package | 1000 mW |
| Plastic Package | 800 mW |
| Operating Temperature . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |
| Storage Temperature $\ldots . . . . . . . . . . . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
|  |  |

NOTES 1: Input voltages may exceed the supply voltages, provided the input current is limited to $\pm 100 \mu \mathrm{~A}$.
2: Dissipation rating assumes device is mounted with all leads soldered to printed circuit board.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.


ELECTRICAL CHARACTERISTICS (Notes 3, 7)

| Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Zero Input Reading | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=0.0 \mathrm{~V} \\ & \text { Full-Scale }=200.0 \mathrm{mV} \end{aligned}$ | -000.0 | $\pm 000.0$ | +000.0 | Digital Reading |
| Ratiometric Reading | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {REF }}, \mathrm{V}_{\text {REF }}=100 \mathrm{mV}$ | 999 | 999/1000 | 1000 | Digital Reading |
| Roll-Over Error (Difference in reading for equal positive and negative reading near full-scale) | $-\mathrm{V}_{\text {IN }}=+\mathrm{V}_{\text {IN }} \cong 200.0 \mathrm{mV}$ | -1 | $\pm 0.2$ | +1 | Counts |
| Linearity (Max. deviation from best straight line fit) | Full-scale $=200 \mathrm{mV}$ or Full-Scale $=2.000 \mathrm{~V}$ | -1 | $\pm 0.02$ | +1 | Counts |
| Common-Mode Rejection Ratio (Note 4) | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}= \pm 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \\ & \text { Full-Scale }=200.0 \mathrm{mV} \end{aligned}$ |  | 50 |  | $\mu \mathrm{V} / \mathrm{V}$ |
| Noise (Pk-Pk value not exceeded 95\% of time) | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$, Full Scale $=200.0 \mathrm{mV}$ |  | 15 |  | $\mu \mathrm{V}$ |
| Leakage Current @ Input | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 1 | 10 | pA |

ELECTRICAL CHARACTERISTICS
(Notes 3, 7) (Continued)

NOTES: 3. Unless otherwise noted, specifications apply at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{clock}}=16 \mathrm{kHz}$ and are tested in the circuit of Figure 4.
4. Refer to "Differential Input" discussion.
5. Backplane drive is in phase with segment drive for "off" segment, $180^{\circ}$ out of phase for "on" segment. Frequency is 20 times conversion rate. Average DC component is less than 50 mV .
6. 48 kHz oscillator, Figure 5, increases current by $20 \mu \mathrm{~A}$ (typ).
7. Extra capacitance of CERDIP package changes oscillator resistor value to $470 \mathrm{k} \Omega$ or $150 \mathrm{k} \Omega$ ( 1 reading $/ \mathrm{sec}$ or 3 readings $/ \mathrm{sec}$ ).

## TEST CIRCUITS



0343-4
Figure 3: ICL7136 with Liquid Crystal Display



Figure 5: Clock Frequency 48kHz (3 readings/sec)

## DETAILED DESCRIPTION (Analog Section)

Figure 2 shows the Functional Diagram of the Analog Section for the ICL7136. Each measurement cycle is divided into four phases. They are 1) auto-zero (A-Z), 2) signal integrate (INT), 3) de-integrate (DE) and 4) zero integrator (ZI).

## AUTO-ZERO PHASE

During auto-zero three things happen. First, input high and low are disconnected from the pins and internally shorted to analog COMMON. Second, the reference capacitor is charged to the reference voltage. Third, a feedback loop is closed around the system to charge the auto-zero capacitor, $\mathrm{C}_{A Z}$, to compensate for offset voltages in the buffer amplifier, integrator, and comparator. Since the comparator is included in the loop; the A-Z accuracy is limited only by the noise of the system. In any case, the offset referred to the input is less than $10 \mu \mathrm{~V}$.

## SIGNAL INTEGRATE PHASE

During signal integrate, the auto-zero loop is opened, the internal short is removed, and the internal input high and low are connected to the external pins. The converter then integrates the differential voltage between IN HI and IN LO for a fixed time. This differential voltage can be within a wide common-mode range; within 1V of either supply. If, on the other hand, the input signal has no return with respect to the converter power supply, IN LO can be tied to analog COMMON to establish the correct common-mode voltage. At the end of this phase, the polarity of the integrated signal is determined.

## DE-INTEGRATE PHASE

The next phase is de-integrate, or reference integrate. Input low is internally connected to analog COMMON and input high is connected across the previously charged reference capacitor. Circuitry within the chip ensures that the
capacitor will be connected with the correct polarity to cause the integrator output to return to zero. The time required for the output to return to zero is proportional to the input signal. Specifically, the digital reading displayed is $1000\left(V_{\text {IN }} / V_{\text {REF }}\right)$.

## ZERO INTEGRATOR PHASE

The final phase is zero integrator. First, input low is shorted to analog COMMON. Second, the reference capacitor is charged to the reference voltage. Finally, a feedback loop is closed around the system to input high to cause the integrator output to return to zero. Under normal conditions, this phase lasts for between 11 to 140 clock pulses, but after a "heavy" overrange conversion, it is extended to 740 clock pulses.

## Differential Input

The input can accept differential voltages anywhere within the common-mode range of the input amplifier; or specifically from 0.5 V below the positive supply to 1.0 V above the negative supply. In this range the system has a CMRR of 86 dB typical. However, since the integrator also swings with the common-mode voltage, care must be exercised to assure the integrator output does not saturate. A worst case condition would be a large positive common-mode voltage with a near full-scale negative differential input voltage. The negative input signal drives the integrator positive when most of its swing has been used up by the positive com-mon-mode voltage. For these critical applications the integrator swing can be reduced to less than the recommended 2V full-scale swing with little loss of accuracy. The integrator output can swing within 0.3 V of either supply without loss of linearity.

## Differential Reference

The reference voltage can be generated anywhere within the power supply voltage of the converter. The main source of common-mode error is a roll-over voltage caused by the reference capacitance losing or gaining charge to stray capacity on its nodes. If there is a large common-mode voltage, the reference capacitor can gain charge (increase voltage) when called up to de-integrate a positive signal but lose charge (decrease voltage) when called up to de-integrate a negative input signal. This difference in reference for $(+)$ or ( - ) input voltage will give a roll-over error. However, by selecting the reference capacitor large enough in comparison to the stray capacitance, this error can be held to less than 0.5 count for the worst case condition (see Component Values Selection).

## Analog Common

This pin is included primarily to set the common-mode voltage for battery operation or for any system where the input signals are floating with respect to the power supply. The COMMON pin sets a voltage that is approximately 3.0 V more negative than the positive supply. This is selected to give a minimum end-of-life battery voltage of about 6 V . However, analog COMMON has some of the attributes of a reference voltage. When the total supply voltage is large enough to cause the zener to regulate ( $>7 \mathrm{~V}$ ), the COMMON voltage will have a low voltage coefficient ( $0.001 \% /$ $\%$ ), low output impedance ( $\cong 35 \Omega$ ), and a temperature coefficient typically less than $150 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.


0343-7
Figure 6: Using an External Reference

The limitations of the on-chip reference should also be recognized, however. The reference temperature coefficient (TC) can cause some degradation in performance. Temperature changes of $2^{\circ} \mathrm{C}$ to $8^{\circ} \mathrm{C}$, typical for instruments, can give a scale factor error of a count or more. Also, the COMMON voltage will have a poor voltage coefficient when the total supply voltage is less than that which will cause the zener to regulate ( $\langle 7 \mathrm{~V}$ ). These problems are eliminated if an external reference is used, as shown in Figure 6.
Analog COMMON is also used as the input low return during auto-zero and de-integrate. If IN LO is different from analog COMMON, a common-mode voltage exists in the system and is taken care of by the excellent CMRR of the converter. However, in some applications IN LO will be set at a fixed known voltage (power supply common for instance). In this application, analog COMMON should be tied to the same point, thus removing the common-mode voltage from the converter. The same holds true for the reference voltage. If the reference can be conveniently referred to analog COMMON, it should be since this removes the common-mode voltage from the reference system.
Within the IC, analog COMMON is tied to an N channel FET which can sink 3mA or more of current to hold the voltage 3.0V below the positive'supply (when a load is trying to pull the common line positive). However, there is only $1 \mu \mathrm{~A}$ of source current, so COMMON may easily be tied to a more negative voltage, thus overriding the internal reference.


0343-9
Figure 7: Simple Inverter for Fixed Decimal Point

## TEST

The TEST pin serves two functions. It is coupled to the internally generated digital supply through a $500 \Omega$ resistor. Thus, it can be used as the negative supply for external segment drivers such as for decimal points or any other presentation the user may want to include on the LCD display. Figures 7 and 8 show such an application. No more than a 1 mA load should be applied.

The second function is a "lamp test." When TEST is pulled high (to $\mathrm{V}^{+}$) all segments will be turned on and the display should read -1888 . The TEST pin will sink about 10 mA under these conditions.
Caution: In the lamp test mode, the segments have a constant DC voltage (no square-wave). This may burn the LCD display if maintained for extended periods.


0343-10
Figure 8: Exclusive "OR" Gate for Decimal Point Drive

## DETAILED DESCRIPTION (Digital Section)

Figure 9 shows the digital section for the 7136. An internal digital ground is generated from a 6 V Zener diode and a large $P$ channel source follower. This supply is made stiff to absorb the relatively large capacitive currents when the backplane (BP) voltage is switched. The BP frequency is the clock frequency divided by 800 . For three readings/second this is a 60 Hz square-wave with a nominal amplitude of 5 V . The segments are driven at the same frequency and


Figure 9: Digital Section
amplitude and are in phase with BP when OFF, but out of phase when ON. In all cases negligible DC voltage exists across the segments. The polarity indication is "ON" for negative analog inputs. If IN LO and IN HI are reversed, this indication can be reversed also, if desired.

## System Timing

Figure 10 shows the clock oscillator provided in the 7136. Three basic clocking arrangements can be used:

1. An external oscillator connected to pin 40.
2. A crystal between pins 39 and 40.
3. An RC oscillator using all three pins.

The oscillator frequency is divided by four before it clocks the decade counters. It is then further divided to form the


Figure 10: Clock Circuits
four convert-cycle phases. These are signal integrate (1000 counts), reference de-integrate ( 0 counts to 2000 counts), zero integrator ( 11 counts to 140 counts*) and auto-zero ( 910 counts to 2900 counts). For signals less than fullscale, auto-zero gets the unused portion of reference de-integrate and zero integrator. This makes a complete measure cycle of 4000 ( 16,000 clock pulses) independent of input voltage. For three readings/second, an oscillator frequency of 48 kHz would be used.
To achieve maximum rejection of 60 Hz pickup, the signal integrate cycle should be a multiple of the 60 Hz period. Oscillator frequencies of $60 \mathrm{kHz}, 48 \mathrm{kHz}, 40 \mathrm{kHz}, 331 / 3 \mathrm{kHz}$, etc. should be selected. For 50 Hz rejection, oscillator frequencies of $662 / 3 \mathrm{kHz}, 50 \mathrm{kHz}, 40 \mathrm{kHz}$, etc. would be suitable. Note that 40 kHz ( 2.5 readings/second) will reject both 50 Hz and 60 Hz (also 400 Hz and 440 Hz ). See also A052.

## COMPONENT VALUE SELECTION

## (See also A052)

## Integrating Resistor

Both the buffer amplifier and the integrator have a class $A$ output stage with $6 \mu \mathrm{~A}$ of quiescent current. They can supply $\sim 1 \mu \mathrm{~A}$ of drive current with negligible non-linearity. The integrating resistor should be large enough to remain in this very linear region over the input voltage range, but small enough that undue leakage requirements are not placed on the PC board. For 2 V full-scale, $1.8 \mathrm{M} \Omega$ is near optimum, and similarly $180 \mathrm{k} \Omega$ for a 200.0 mV scale.

## Integrating Capacitor

The integrating capacitor should be selected to give the maximum voltage swing that ensures tolerance build-up will not saturate the integrator swing (approx. 0.3 V from either supply). When the analog COMMON is used as a reference, a nominal $\pm 2 \mathrm{~V}$ full-scale integrator swing is fine. For three readings/second ( 48 kHz clock) nominal values for $\mathrm{C}_{\text {INT }}$ are $0.047 \mu \mathrm{~F}$, for 1 reading $/$ second ( 16 kHz ) $0.15 \mu \mathrm{~F}$. Of course, if different oscillator frequencies are used, these values should be changed in inverse proportion to maintain the same output swing.

The integrating capacitor should have low dielectric absorption to prevent roll-over errors. While other types may be adequate for this application, polypropylene capacitors give undetectable errors at reasonable cost.

## Auto-Zero Capacitor

The size of the auto-zero capacitor has some influence on the noise of the system. For 200 mV full-scale where noise is very important, a $0.47 \mu \mathrm{~F}$ capacitor is recommended. The ZI phase allows a large auto-zero capacitor to be used without causing the hysteresis or overrange hangover problems that can occur with the ICL7126 or ICL7106 (see A032).

## Reference Capacitor

A $0.1 \mu \mathrm{~F}$ capacitor gives good results in most applications. However, where a large common-mode voltage exists (i.e., the REF LO pin is not at analog COMMON) and a 200 mV scale is used, a larger value is required to prevent roll-over error. Generally, $1.0 \mu \mathrm{~F}$ will hold the roll-over error to 0.5 count in this instance.

[^4]
## Oscillator Components

For all ranges of frequency a 50 pF capacitor is recommended and the resistor is selected from the approximate equation $f \sim 0.45 / R C$. For 48 kHz clock ( 3 readings $/ \mathrm{sec}-$ ond), $R=180 \mathrm{k} \Omega$, for $16 \mathrm{kHz}, \mathrm{R}=560 \mathrm{k} \Omega$.

## Reference Voltage

The analog input required to generate full-scale output (2000 counts) is $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}_{\text {REF }}$. Thus, for the 200.0 mV and 2.000 V scale, $\mathrm{V}_{\text {REF }}$ should equal 100.0 mV and 1.000 V , respectively. However, in many applications where the A/D is connected to a transducer, there will exist a scale factor other than unity between the input voltage and the digital reading. For instance, in a weighing system, the designer might like to have a full-scale reading when the voltage from the transducer is 0.682 V . Instead of dividing the input down to 200.0 mV , the designer should use the input voltage directly and select $\mathrm{V}_{\text {REF }}=0.341 \mathrm{~V}$. A suitable value for the integrating resistor would be $330 \mathrm{k} \Omega$. This makes the system slightly quieter and also avoids the necessity of a divider network on the input. Another advantage of this system occurs when a digital reading of zero is desired for $\mathrm{V}_{1 \mathrm{~N}} \neq 0$. Temperature and weighing systems with a variable tare are examples. This offset reading can be conveniently generated by connecting the voltage transducer between IN HI and COMMON and the variable (or fixed) offset voltage between COMMON and IN LO.

## TYPICAL APPLICATIONS

The 7136 may be used in a wide variety of configurations. The circuits which follow show some of the possibilities, and serve to illustrate the exceptional versatility of these A/D converters.



0343-14
Figure 12: 7136 with an External Band-Gap Reference (1.2V Type)

IN LO is tied to COMMON, thus establishing the correct common-mode voltage. COMMON acts as a pre-regulator for the reference. Values shown are for 1 reading $/ \mathrm{sec}$.


0343-15
Figure 13: Recommended Component Values for 2.000V Full-Scale, 3 Readings/Sec
For 1 reading/sec, change $\mathrm{C}_{\mathrm{INT}}$, R $_{\text {OSC }}$ to values of Figure 12.


0343-16
Figure 14: 7136 with Zener Diode Reference

Since low TC zeners have breakdown voltages $\sim 6.8 \mathrm{~V}$, diode must be placed across the total supply (10V). As in the case of Figure 13, IN LO may be tied to COMMON.


0343-17
Figure 15: 7136 Operated from Single +5 V Supply

An external reference must be used in this application, since the voltage between $\mathrm{V}+$ and $\mathbf{V}$ - is insufficient for correct operation of the internal reference.

[^5]

0343-18
Figure 16: 7136 Measuring Ratiometric Values of Quad Load Cell
The resistor values within the bridge are determined by the desired sensitivity.


Figure 17: 7136 used as a Digital Centigrade Thermometer
0343-19

A silicon diode-connected transistor has a temperature coefficient of about $-2 \mathrm{mV} /{ }^{\circ} \mathrm{C}$. Calibration is achieved by placing the sensing transistor in ice water and adjusting the zeroing potentiometer for a 000.0 reading. The sensor should then be placed in boiling water and the scale-factor potentiometer adjusted for a 100.0 reading. See ICL8073/4 and AD590 data sheets for alternative circuits.


Figure 18: Circuit for Developing Underrange and Overrange Signals from 7136 Outputs


Figure 19: AC to DC Converter with 7136
Test is used as a common-mode reference level to ensure compatibility with most op amps.

## APPLICATION NOTES

A016 "Selecting A/D Converters," by David Fullagar.
A017 "The Integrating A/D Converter," by Lee Evans.
A018 "Do's and Dont's of Applying A/D Converters," by Peter Bradshaw and Skip Osgood.
A023 "Low Cost Digital Panel Meter Designs," by David Fullagar and Michael Dufort.
A032 "Understanding the Auto-Zero and Common-Mode Behavior of the ICL7106/7/9 Family," by Peter Bradshaw.
A046 "Building a Battery-Operated Auto Ranging DVM with the ICL7106," by Larry Goff.
A047 "Games People Play with Harris' A/D Converters," edited by Peter Bradshaw.
A052 "Tips for Using Single-Chip 3½-Digit A/D Converters," by Dan Watson.

## ICL7136 <br> INTEGRATING A/D CONVERTER EQUATIONS

```
Oscillator Frequency
    fosc \(=0.45 /\) RC
```



```
    fosc typically \(=\mathbf{4 8} \mathbf{~ k H z}\)
Oscillator Period
    tosc \(=\) RC/0.45
Integration Clock Frequency
    fclock \(=\) fosc/4
Integration Period
    \(\mathrm{t}_{\text {INT }}=1000 \times\) (4/fosc)
\(60 / 50 \mathrm{~Hz}\) Rejection Criterion
    \(\mathrm{t}_{\mathrm{INT}} / \mathrm{t}_{60 \mathrm{~Hz}}\) or \(\mathrm{t}_{\mathrm{INT}} / \mathrm{t}_{50} \mathrm{~Hz}^{2}=\) Integer
Optimum Integration Current
    \(I_{\text {INT }}=1.0 \mu \mathrm{~A}\)
Full Scale Analog Input Voltage
    \(V_{\text {INFS }}\) typically \(=\mathbf{2 0 0} \mathbf{~ m V}\) or 2.0 V
Integrate Resistor
    \(\mathbf{R}_{\text {INT }}=\frac{\mathbf{V}_{\text {INFS }}}{I_{\text {INT }}}\)
Integrate Capacitor
    \(C_{\text {INT }}=\frac{\left(\mathbf{t}_{I N T}\right)\left(I_{I N T}\right)}{V_{\text {INT }}}\)
Integrator Output Voltage Swing
    \(\mathbf{V}_{\text {INT }}=\frac{\left(\mathbf{t}_{\text {INT }}\right)\left(\mathbf{I}_{\text {INT }}\right)}{\mathbf{C}_{\text {INT }}}\)
    \(V_{\text {INT }}\) Maximum Swing:
    \(\left(\mathrm{V}^{-}+0.5 \mathrm{~V}\right)<\mathrm{V}_{\text {INT }}<\left(\mathrm{V}^{+}-\mathbf{0 . 5 V}\right)\)
    \(\mathbf{V}_{\text {INT }}\) typically \(=\mathbf{2 . 0 V}\)
```

Display Count
COUNT $=1000 \times \frac{V_{\text {IN }}}{\mathbf{V}_{\text {REF }}}$
Conversion Cycle
$\mathbf{t}_{\mathbf{C Y C}}=\mathbf{t}_{\mathbf{C L O C K}} \times \mathbf{4 , 0 0 0}$
$\mathbf{t}_{\mathbf{C Y C}}=\mathbf{t}_{\mathbf{O S C}} \times \mathbf{1 6 , 0 0 0}$
when fosc $=\mathbf{4 8} \mathbf{~ k H z ; ~} \mathbf{t} \mathbf{c y c}=\mathbf{3 3 3} \mathbf{~ m s}$
Common Mode Input Voltage
$\left(\mathrm{V}^{-}+\mathbf{1 . 0 V}\right)<\mathrm{V}_{\mathbf{I N}}<\left(\mathrm{V}^{+}-\mathbf{0 . 5 V}\right)$
Auto Zero Capacitor
$0.01 \mu \mathrm{~F}<\mathrm{C}_{\mathrm{AZ}}<1.0 \mu \mathrm{~F}$
Reference Capacitor $0.1 \mu \mathrm{~F}<\mathrm{C}_{\text {REF }}<1.0 \mu \mathrm{~F}$
$V_{\text {COM }}$
Biased between $\mathrm{V}^{+}$and $\mathrm{V}^{-}$.
$\mathbf{V}_{\text {COM }} \cong \mathrm{V}^{+}$- $\mathbf{2 . 8 V}$
Regulation lost when $\mathrm{V}^{+}$to $\mathrm{V}^{-} \leq \cong \mathbf{6}: 4 \mathrm{~V}$.
If $\mathrm{V}_{\text {COM }}$ is externally pulled down to ( $\mathrm{V}^{+}$to $\mathrm{V}^{-}$)/2, the $\mathrm{V}_{\text {COM }}$ circuit will turn off.
Power Supply: Single 9V
$\mathbf{v}^{+}-\mathbf{v}^{-}=\mathbf{9 V}$
Digital supply is generated internally
$\mathrm{V}_{\mathrm{GND}} \cong \mathrm{V}^{+}-\mathbf{4 . 5 V}$
Display: LCD
Type: Direct drive with digital
logic supply amplitude.

```
\(\left(\mathrm{V}^{-}+\mathbf{0 . 5 V}\right)<\mathrm{V}_{\text {INT }}<\left(\mathrm{V}^{+}-\mathbf{0 . 5 V}\right)\)
\(\mathrm{V}_{\mathrm{INT}}\) typically \(=\mathbf{2 . 0 \mathrm { V }}\)
```



## 3½-Digit LED Low Power Single-Chip A/D Converter

## FEATURES

- First-Reading Recovery From Overrange allows • Immediate "OHMS" Measurement
- Guaranteed Zero Reading for OV Input
- True Polarity at Zero for Precise Null Detection
- 1pA Typical Input Current
- True Differential Input and Reference
- Direct LED Display Drive - No External Components Required
- Pin Compatible With The ICL7107
- Low Noise - $15 \mu \mathrm{Vp}-\mathrm{p}$ Without Hysteresis or Overrange Hangover
- On-Chip Clock and Reference
- Improved Rejection of Voltage On COMMON Pin
- No Additional Active Circuits Required


HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXGLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

301669-003
NOTE: All typical values have been characterized but are not tested.
ABSOLUTE MAXIMUM RATINGS

Analog Input Voltage (either input)(Note 1) ...... V+ to $\mathrm{V}^{-}$ Reference Input Voltage (either input) .......... $\mathrm{V}^{+}$to $\mathrm{V}^{-}$
Clock Input GND to $\mathrm{V}^{+}$
Power Dissipation (Note 2)
$\quad$ Ceramic Package $\ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots . .1000 \mathrm{~mW}$
Plastic Package $\ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots .800 \mathrm{~mW}$
Operating Temperature $\ldots \ldots \ldots \ldots \ldots \ldots .0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature $\ldots \ldots \ldots \ldots \ldots .65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10sec) $\ldots \ldots \ldots \ldots . .300^{\circ} \mathrm{C}$

Power Dissipation (Note 2)
Ceramic Package ............................
Operating Temperature ..................... $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature $. \ldots . . . . . . . . . . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10sec) ................ $300^{\circ} \mathrm{C}$

Note 1: Input voltages may exceed the supply voltages, provided the input current is limited to $\pm 100 \mu \mathrm{~A}$.
Note 2: Dissipation rating assumes device is mounted with all leads soldered to printed circuit board.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
ELECTRICAL CHARACTERISTICS
(Note 3)

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Zero Input Reading | $\begin{aligned} & V_{I N}=0.0 \mathrm{~V} \\ & \text { Full-Scale }=200.0 \mathrm{mV} \end{aligned}$ | -000.0 | $\pm 000.0$ | +000.0 | Digital Reading |
| Ratiometric Reading | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {REF }}, \mathrm{V}_{\text {REF }}=100 \mathrm{mV}$ | 998 | 999/1000 | 1000 | Digital Reading |
| Roll-Over Error (Difference in reading for equal positive and negative reading near full-scale) | $-\mathrm{V}_{1 \mathrm{~N}}=+\mathrm{V}_{1 \mathrm{~N}} \cong 200.0 \mathrm{mV}$ | -1 | $\pm 0.2$ | +1 | Counts |
| Linearity (Max. deviation from best straight line fit) | Full-scale $=200 \mathrm{mV}$ or Full-Scale $=2.000 \mathrm{~V}$ | -1 | $\pm 0.02$ | +1 | Counts |
| Common-Mode Rejection Ratio (Note 4) | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}}= \pm 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \\ & \text { Full-Scale }=200.0 \mathrm{mV} \end{aligned}$ |  | 30 |  | $\mu \mathrm{V} / \mathrm{V}$ |
| Noise (Pk-Pk value not exceeded 95\% of time) | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$, Full-Scale $=200.0 \mathrm{mV}$ |  | 15 |  | $\mu \mathrm{V}$ |
| Leakage Current @ Input | $\mathrm{V}_{1 \mathrm{~N}}=0 \mathrm{~V}$ |  | 1 | 10 | pA |
| Zero Reading Drift | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}, 0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+70^{\circ} \mathrm{C}$ |  | 0.2 | 1 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Scale Factor Temperature Coefficient | $\begin{aligned} & \mathrm{V}_{I N}=199.0 \mathrm{mV}, 0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+70^{\circ} \mathrm{C} \\ & \text { (Ext. Ref. Oppm } /{ }^{\circ} \mathrm{C} \text { ) } \end{aligned}$ |  | 1 | 5 | ppm/ ${ }^{\circ} \mathrm{C}$ |
| V+Supply Current (Does not Include LED current) | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ (Note 5) |  | 70 | 200 | $\mu \mathrm{A}$ |
| V-Supply current |  |  | 40 |  |  |
| Analog COMMON Voltage (With respect to positive supply) | $250 \mathrm{k} \Omega$ between Common and Positive Supply | 2.4 | 2.8 | 3.2 | V |
| Temp. Coeff. of Analog COMMON (With respect to positive supply) | $250 \mathrm{k} \Omega$ between Common and Positive Supply |  | 150 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Segment Sinking Current <br> (Except Pins 19 \& 20) <br> (Pin 19 only) <br> (Pin 20 only) | $\begin{aligned} & \mathrm{V}^{+}=5.0 \mathrm{~V} \\ & \text { Segment Voltage }=3 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 5 \\ 10 \\ 4 \end{gathered}$ | $\begin{gathered} 8.0 \\ 16 \\ 7 \end{gathered}$ |  | mA |
| Power Dissipation Capacitance | vs. Clock Frequency |  | 40 |  | pF |

NOTES: 3. Unless otherwise noted, specifications apply at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{f}_{\text {clock }}=16 \mathrm{kHz}$ and are tested in the circuit of Figure 4.
4. Refer to "Differential Input" discussion.
5. 48 kHz oscillator, Figure 5 , increases current by $35 \mu \mathrm{~A}$ (typ).
6. Extra capacitance of CERDIP package changes oscillator resistor value to $470 \mathrm{k} \Omega$ or $150 \mathrm{k} \Omega$ ( 1 reading $/ \mathrm{sec}$ or $3 \mathrm{readings} / \mathrm{sec}$ ).


0344-3
Figure 3: ICL7137 with LED Display

## TEST CIRCUITS



0344-4
Figure 4: $\mathbf{7 1 3 7}$ Clock Frequency $\mathbf{1 6 k H z}$ (1 reading/sec)


## DETAILED DESCRIPTION

## (Analog Section)

Figure 1 shows the Functional Diagram of the Analog Section for the ICL7137. Each measurement cycle is divided into four phases. They are 1) auto-zero (A-Z), 2) signal integrate (INT), 3) de-integrate (DE) and 4) zero-integrator (ZI).

## AUTO-ZERO PHASE

During auto-zero three things happen. First, input high and low are disconnected from the pins and internally shorted to analog COMMON. Second, the reference capacitor is charged to the reference voltage. Third, a feedback loop is closed around the system to charge the auto-zero capacitor, $\mathrm{C}_{\mathrm{AZ}}$, to compensate for offset voltages in the buffer amplifier, integrator, and comparator. Since the comparator is included in the loop, the A-Z accuracy is limited only by the noise of the system. In any case, the offset referred to the input is less than $10 \mu \mathrm{~V}$.

## SIGNAL INTEGRATE PHASE

During signal integrate, the auto-zero loop is opened, the internal short is removed, and the internal input high and low are connected to the external pins. The converter then integrates the differential voltage between IN HI and IN LO for a fixed time. This differential voltage can be within a wide common-mode range; within 1V of either supply. If, on the other hand, the input signal has no return with respect to the converter power supply, IN LO can be tied to analog COMMON to establish the correct common-mode voltage. At the end of this phase, the polarity of the integrated signal is determined.

## DE-INTEGRATE PHASE

The next phase is de-integrate, or reference integrate. Input low is internally connected to analog COMMON and input high is connected across the previously charged reference capacitor. Circuitry within the chip ensures that the capacitor will be connected with the correct polarity to cause the integrator output to return to zero. The time required for the output to return to zero is proportional to the input signal. Specifically; the digital reading displayed is 1000(VIN $/ V_{\text {REF }}$ ).

## ZERO INTEGRATOR PHASE

The final phase is zero integrator. First, input low is shorted to analog COMMON. Second, the reference capacitor is charged to the reference voltage. Finally, a feedback loop is closed around the system to input high to cause the integrator output to return to zero. Under normal conditions, this phase lasts for between 11 to 140 clock pulses, but after a "heavy" overrange conversion, it is extended to 740 clock pulses.

## Differential Input

The input can accept differential voltages anywhere within the common-mode range of the input amplifier; or specifically from 0.5 V below the positive supply to 1.0 V above the negative supply. In this range the system has a CMRR of 90 dB typical. However, since the integrator also swings with the common-mode voltage, care must be exercised to assure the integrator output does not saturate. A worst case condition would be a large positive common-mode voltage with a near full-scale negative differential input voltage. The negative input signal drives the integrator positive when most of its swing has been used up by the positive com-mon-mode voltage. For these critical applications the integrator swing can be reduced to less than the recommended 2 V full-scale swing with little loss of accuracy. The integrator output can swing within 0.3 V of either supply without loss of linearity.

## Differential Reference

The reference voltage can be generated anywhere within the power supply voltage of the converter. The main source of common-mode error is a roll-over voltage caused by the reference capacitance losing or gaining charge to stray capacity on its nodes. If there is a large common-mode voltage, the reference capacitor can gain charge (increase voltage) when called up to de-integrate a positive signal but lose charge (decrease voltage) when called up to de-integrate a negative input signal. This difference in reference for $(+)$ or $(-)$ input voltage will give a roll-over error. However, by selecting the reference capacitor large enough in comparison to the stray capacitance, this error can be held to less than 0.5 count for the worst case condition (see Component Value Selection).

## Analog Common

This pin is included primarily to set the common-mode voltage for battery operation or for any system where the input signals are floating with respect to the power supply. The COMMON pin sets a voltage that is approximately 3.0 V more negative than the positive supply. This is selected to give a minimum end-of-life battery voltage of about 6 V .

However, analog COMMON has some of the attributes of a reference voltage. When the total supply voltage is large enough to cause the zener to regulate ( $>7 \mathrm{~V}$ ), the COMMON voltage will have a low voltage coefficient ( $0.001 \% /$ $\%$ ), low output impedance ( $\cong 35 \Omega$ ), and a temperature coefficient typically less than $150 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.

The limitations of the on-chip reference should also be recognized, however. The reference temperature coefficient (TC) can cause some degradation in performance. Temperature changes of $2^{\circ} \mathrm{C}$ to $8^{\circ} \mathrm{C}$, typical for instruments, can give a scale factor error of a count or more. Also, the COMMON voltage will have a poor voltage coefficient when the total supply voltage is less than that which will cause the zener to regulate ( $\langle 7 \mathrm{~V}$ ). These problems are eliminated if an external reference is used, as shown in Figure 6.


Figure 6: Using an External Reference
Analog COMMON is also used as the input low return during auto-zero and de-integrate. If IN LO is different from analog COMMON, a common-mode voltage exists in the system and is taken care of by the excellent CMRR of the converter. However, in some applications IN LO will be set at a fixed known voltage (power supply common for instance). In this application, analog COMMON should be tied to the same point, thus removing the common-mode voltage from the converter. The same holds true for the reference voltage. If the reference can be conveniently referred to analog COMMON, it should be since this removes the common-mode voltage from the reference system.

Within the IC, analog COMMON is tied to an $N$ channel FET which can sink $100 \mu \mathrm{~A}$ or more of current to hold the voltage 3.0V below the positive supply (when a load is trying to pull the common line positive). However, there is only $1 \mu \mathrm{~A}$ of source current, so COMMON may easily be tied to a more negative voltage, thus overriding the internal reference.

## TEST

The TEST pin is coupled to the internal digital supply through a $500 \Omega$ resistor, and functions as a "lamp test." When TEST is pulled high (to $\mathrm{V}^{+}$) all segments will be turned on and the display should read - 1888. The TEST pin will sink about 10 mA under these conditions.

## DISPLAY FONT



Figure 7: Digital Section
0344-8


Figure 8: Display Buffering for Increased Drive Current

## DETAILED DESCRIPTION (Digital Section)

Figure 7 shows the digital section for the 7137. The segments are driven at 8 mA , suitable for instrument size common anode LED displays. Since the 1000 output (pin 19) must sink current from two LED segments, it has twice the drive capability or 16 mA . The polarity indication is "ON" for negative analog inputs. If $\operatorname{NN} \mathrm{LO}$ and $\operatorname{IN~HI}$ are reversed, this indication can be reversed also, if desired.

Figure 8 shows a method of increasing the output drive current, using four DM7407 Hex Buffers. Each buffer is capable of sinking 40 mA .

## System Timing

Figure 9 shows the clock oscillator provided in the 7137. Three basic clocking arrangements can be used:

1. An external oscillator connected to pin 40.
2. A crystal between pins 39 and 40.
3. An RC oscillator using all three pins.


0344-10
Figure 9: Clock Circuits
The oscillator frequency is divided by four before it clocks the decade counters. It is then further divided to form the four convert-cycle phases. These are signal integrate (1000 counts), reference de-integrate ( 0 counts to 2000 counts), zero integrator ( 11 counts to 140 counts*) and auto-zero ( 910 counts to 2900 counts). For signals less than fullscale, auto-zero gets the unused portion of reference de-integrate and zero integrator. This makes a complete measure cycle of 4000 ( 16,000 clock pulses) independent of input voltage. For three readings/second, an oscillator frequency of 48 kHz would be used.
To achieve maximum rejection of 60 Hz pickup, the signal integrate cycle should be a multiple of the 60 Hz period. Oscillator frequencies of $60 \mathrm{kHz}, 48 \mathrm{kHz}, 40 \mathrm{kHz}, 331 / 3 \mathrm{kHz}$, etc. should be selected. For 50 Hz rejection, oscillator frequencies of $662 / 3 \mathrm{kHz}, 50 \mathrm{kHz}, 40 \mathrm{kHz}$, etc. would be suitable. Note that 40 kHz ( 2.5 readings/second) will reject both 50 Hz and 60 Hz (also 400 Hz and 440 Hz .) See also A052.
*After an overranged conversion of more than 2060 counts, the zero integrator phase will last 740 counts, and auto-zero will last 260 counts.

## COMPONENT VALUE SELECTION

(See Application Note A052)

## Integrating Resistor

Both the buffer amplifier and the integrator have a class A output stage with $6 \mu \mathrm{~A}$ of quiescent current. They can supply $\sim 1 \mu \mathrm{~A}$ of drive current with negligible non-linearity. The integrating resistor should be large enough to remain in this very linear region over the input voltage range, but small enough that undue leakage requirements are not placed on the PC board. For 2 V full-scale, $1.8 \mathrm{M} \Omega$ is near optimum, and similarly $180 \mathrm{k} \Omega$ for a 200.0 mV scale.

## Integrating Capacitor

The integrating capacitor should be selected to give the maximum voltage swing that ensures tolerance build-up will not saturate the integrator swing (approx. 0.3 V from either supply). When the analog COMMON is used as a reference, a nominal $\pm 2 \mathrm{~V}$ full-scale integrator swing is fine. For three readings/second ( 48 kHz clock) nominal values for $\mathrm{C}_{\text {INT }}$ are $0.047 \mu \mathrm{~F}$, for 1 reading $/$ second ( 16 kHz ) $0.15 \mu \mathrm{~F}$. Of course, if different oscillator frequencies are used, these values should be changed in inverse proportion to maintain the same output swing.

The integrating capacitor should have low dielectric absorption to prevent roll-over errors. While other types may be adequate for this application, polypropylene capacitors give undetectable errors at reasonable cost.

## Auto-Zero Capacitor

The size of the auto-zero capacitor has some influence on the noise of the system. For 200 mV full-scale where noise is very important, a $0.47 \mu \mathrm{~F}$ capacitor is recommended. The ZI phase allows a large auto-zero capacitor to be used without causing the hysteresis or overrange hangover problems that can occur with the ICL7107 or ICL7117 (See Application Note A032).

## Reference Capacitor

A $0.1 \mu \mathrm{~F}$ capacitor gives good results in most applications. However, where a large common-mode voltage exists (i.e., the REF LO pin is not at analog COMMON) and a 200 mV scale is used, a larger value is required to prevent roll-over error. Generally, $1.0 \mu \mathrm{~F}$ will hold the roll-over error to 0.5 count in this instance.

## Oscillator Components

For all ranges of frequency a 50 pF capacitor is recommended and the resistor is selected from the approximate equation $f \cong 0.45 / R C$. For 48 kHz clock ( 3 readings $/ \mathrm{sec}$ ond), $R=180 \mathrm{k} \Omega$, while for 16 kHz ( 1 reading $/ \mathrm{sec}$ ), $\mathrm{R}=560 \mathrm{k} \Omega$.

## Reference Voltage

The analog input required to generate full-scale output (2000 counts) is: $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}_{\text {REF }}$. Thus, for the 200.0 mV and $2,000 \mathrm{~V}$ scale, $\mathrm{V}_{\text {REF }}$ should equal 100.0 mV and 1.000 V , respectively. However, in many applications where the A/D is connected to a transducer, there will exist a scale factor other than unity between the input voltage and the digital reading. For instance, in a weighing system, the designer might like to have a full-scale reading when the voltage from the transducer is 0.682 V . Instead of dividing the input down
to 200.0 mV , the designer should use the input voltage directly and select $\mathrm{V}_{\text {REF }}=0.341 \mathrm{~V}$. A suitable value for the integrating resistor would be $330 \mathrm{k} \Omega$. This makes the system slightly quieter and also avoids the necessity of a divider network on the input. Another advantage of this system occurs when a digital reading of zero is desired for $\mathrm{V}_{\mathrm{IN}} \neq 0$. Temperature and weighing systems with a variable tare are examples. This offset reading can be conveniently generated by connecting the voltage transducer between $\mathbb{N ~ H I}$ and


0344-11
Figure 10: 7137 Using the Internal Reference.

Values shown are for 200.0 mV full-scale, 3 readings/sec. IN LO may be tied to either COMMON for inputs floating with respect to supplies, or GND for single ended inputs. (See discussion under Analog COMMON.)


0344-12
Figure 11: 7137 with an External Band-Gap Reference (1.2V Type).
IN LO is tied to COMMON, thus establishing the correct common-mode voltage. COMMON acts as a pre-regulator for the reference. Values shown are for 1 reading/sec.

COMMON and the variable (or fixed) offset voltage between COMMON and IN LO.

## TYPICAL APPLICATIONS

The 7137 may be used in a wide variety of configurations. The circuits which follow show some of the possibilities, and serve to illustrate the exceptional versatility of these A/D converters.


0344-13
Figure 12: Recommended Component Values for 2.000V Full-Scale, 3 Readings/Sec.
For 1 reading/sec, change $\mathbf{C}_{\text {INT }}$, R $_{\text {OSC }}$ to values of Figure 11.


0344-14
Figure 13: 7137 with Zener Diode Reference.
Since low TC zeners have breakdown voltages $\sim 6.8 \mathrm{~V}$, diode must be placed across the total supply (10V). As in the case of Figure 11, IN LO may be tied to COMMON.


Figure 14: 7137 Operated from Single +5 V Supply.
An external reference must be used in this application, since the voltage between $V+$ and $\mathbf{V}^{-}$is insufficient for correct operation of the internal reference.



Figure 16: Circuit for developing Underrange and Overrange signals from outputs.

The LM339 is required to ensure logic compatibility with heavy display loading.


0344-18
Figure 17: AC to DC Converter with 7137

## APPLICATION NOTES

A016 "Selecting A/D converters," by David Fullagar.
A017 "The Integrating A/D Converter," by Lee Evans.
A018 "Do's and Dont's of Applying A/D Converters," by Peter Bradshaw and Skip Osgood.
A023 "Low Cost Digital Panel Meter Designs," by David Fullagar and Michael Dufort.
A032 "Understanding the Auto-Zero and Common-Mode Behavior of the ICL7106/7/9 Family," by Peter Bradshaw.
A046 "Building a Battery-Operated Auto Ranging DVM with the ICL7106," by Larry Goff.
A047 "Games People Play with Harris' A/D Converters" edited by Peter Bradshaw.
A052 "Tips for Using Single-Chip 3½-Digit A/D Converters," by Dan Watson.

## INTEGRATING A/D CONVERTER

 EQUATIONS```
Oscillator Frequency
```



```
    Cosc > \(\mathbf{5 0} \mathrm{pF}\); \(\mathrm{R}_{\mathrm{OSc}}>\mathbf{5 0} \mathbf{~ k} \Omega\)
    fosc typ. \(=\mathbf{4 8} \mathbf{~ k H z}\)
Oscillator Period
    \(\mathrm{t}_{\mathrm{osc}}=\mathrm{RC} / 0.45\)
Integration Clock Frequency
    fclock \(=\) fosc \(/ 4\)
Integration Period
    \(\mathrm{t}_{\mathrm{INT}}=1000 \times(4 / \mathrm{fosc})\)
\(60 / 50 \mathrm{~Hz}\) Rejection Criterion
    \(\mathrm{t}_{\mathrm{NT}} / \mathrm{t}_{60} \mathrm{~Hz}\) or \(\mathrm{t}_{\mathrm{NT}} / \mathrm{t}_{50 \mathrm{~Hz}}=\) Integer
Optimum Integration Current
    \(\mathrm{I}_{\mathrm{INT}}=1.0 \mu \mathrm{~A}\)
Full Scale Analog Input Voltage
    \(V_{\text {INFS }}\) typically \(=\mathbf{2 0 0} \mathbf{~ m V}\) or \(\mathbf{2 . 0 V}\)
Integrate Resistor
    \(\mathbf{R}_{\text {INT }}=\frac{V_{\text {INFS }}}{I_{I_{\text {NT }}}}\)
Integrate Capacitor
    \(\mathbf{C}_{\text {INT }}=\frac{\left(\boldsymbol{I}_{\text {INT }}\right)\left(\mathbf{I}_{\text {INT }}\right)}{\mathbf{V}_{\text {INT }}}\)
Integrator Output Voltage Swing
\[
V_{\text {INT }}=\frac{\left(\mathrm{I}_{\text {INT }}\right)\left(I_{\text {INT }}\right)}{\mathrm{C}_{\text {INT }}}
\]
\(V_{\text {INT }}\) Maximum Swing:
\(\left(\mathbf{V}^{-}+0.5 \mathrm{~V}\right)<\mathbf{V}_{\text {INT }}<\left(\mathrm{V}^{+}-\mathbf{0 . 5 V}\right)\)
\(\mathbf{V}_{\text {INT }}\) typically \(=\mathbf{2 . 0 V}\)
```


## Display Count

$$
\text { COUNT }=1000 \times \frac{V_{I N}}{V_{R E F}}
$$

Conversion Cycle
$\mathbf{t}_{\mathbf{C Y C}}=\mathbf{t}_{\mathbf{C L O C K}} \times \mathbf{4 0 0 0}$
$t_{\text {CYC }}=\mathbf{t}_{\text {OSC }} \times 16,000$
when fosc $=48 \mathrm{kHz}, \mathrm{t}_{\mathrm{cyc}}=\mathbf{3 3 3} \mathrm{ms}$
Common Mode Input Voltage

$$
\left(\mathrm{V}^{-}+1.0 \mathrm{~V}\right)<\mathrm{V}_{\mathrm{IN}}<\left(\mathrm{V}^{+}-0.5 \mathrm{~V}\right)
$$

Auto Zero Capacitor
$0.01 \mu \mathrm{~F}<\mathrm{C}_{\mathrm{AZ}}<1.0 \mu \mathrm{~F}$
Reference Capacitor
$0.1 \mu \mathrm{~F}<\mathrm{C}_{\text {REF }}<1.0 \mu \mathrm{~F}$
$\mathrm{V}_{\text {COM }}$
Biased between $\mathbf{V}^{+}$and $\mathbf{V}^{-}$
$\mathbf{V}_{\text {COM }} \cong \mathbf{V}+\mathbf{- 2 . 8 V}$
Regulation lost when $\mathrm{V}^{+}$to $\mathrm{V}^{-}<\cong \mathbf{6 . 4 V}$.
If $\mathrm{V}_{\text {COM }}$ is externally pulled down to
( $\mathrm{V}^{+}$to $\mathrm{V}^{-}$)/2, the $\mathrm{V}_{\text {COM }}$ circuit will turn off.
Power Supply: Dual $\pm 5.0 \mathrm{~V}$
$\mathrm{V}^{+}=+5.0 \mathrm{~V}$ to GND
$V^{-}=-5.0 \mathrm{~V}$ to GND
Digital Logic and LED driver supply $\mathrm{V}^{+}$to GND
Display: LED
Type: Non-Multiplexed Common Anode


Figure 18

## GENERAL DESCRIPTION

The Harris ICL7139 is a high performance, low power, auto-ranging digital multimeter IC. Unlike other autoranging multimeter ICs, the ICL7139 always displays the result of a conversion on the correct range. There is no "range hunting" noticeable in the display. The unit will autorange between the four different ranges. A manual switch is used to select the 2 high group ranges. DC current ranges are 4 mA and 40 mA in the low current group, 400 mA and 4 A in the high current group. Resistance measurements are made on 4 ranges, which are divided into two groups. The low resistance ranges are $4 / 40$ kilohms. High resistance ranges are $0.4 / 4$ megohms. Resolution on the lowest range is 1 ohm.

## ORDERING INFORMATION

| Part <br> Number | Temperature <br> Range | Package |
| :---: | :---: | :---: |
| 1 CL 7139 CPL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 40 Pin Plastic DIP |

## FEATURES

- 13 Ranges:

4 DC Voltage- $400 \mathrm{mV}, 4 \mathrm{~V}, 40 \mathrm{~V}, 400 \mathrm{~V}$
1 AC Voltage-400V
4 DC Current-4 mA, $40 \mathrm{~mA}, 400 \mathrm{~mA}, 4 \mathrm{~A}$
4 Resistance-4 K $\Omega, 40 \mathrm{~K} \Omega, 400 \mathrm{~K} \Omega, 4 \mathrm{M} \Omega$

- Autoranging-First Reading is Always on Correct Range
- On-Chip Duplex LCD Display Drive Including Three Decimal Points and 11 Annunciators
- No Additional Active Components Required
- Low Power Dissipation-Less than $\mathbf{2 0} \mathbf{~ m W}$-1000 Hour Typical Battery Life
- Average Responding Converter for Sinewave Inputs
- Display Hold Input
- Continuity Output Drives Piezoelectric Beeper
- Low Battery Annunciator with On-Chip Detection
- Guaranteed Zero Reading for 0 Volts Input on All Ranges

Figure 1: Pin Configuration

[^6]Storage Temperature Range . . . . . . . . . . $65^{\circ} \mathrm{C}$ to $+130^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec ) . . . . . . . . . . . . . . $300^{\circ} \mathrm{C}$
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ELECTRICAL CHARACTERISTICS $\mathrm{V}^{+}=+9.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\text {REF }}$ adjusted for -3.700 reading on DC volts, test circuit as shown in Figure 3. Crystal $=120 \mathrm{kHz}$.

| Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Zero Input Reading | $\mathrm{V}_{\text {IN }}$ or $\mathrm{l}_{\text {IN }}$ or $\mathrm{R}_{\text {IN }}=0.00$ | -00.0 |  | +00.0 | V, I, $\Omega$ |
| Linearity (Best Straight Line) (Note 6) | (Note 1) | -1 |  | +1 | Counts |
| Accuracy DC V, 400 Volt Range Only | (Note 1) |  |  | $\pm 1$ | $\%$ of RDG $\pm 1$ |
| Accuracy DC V, 400 Volt Range Excluded | (Note 1) |  |  | $\pm 0.30$ | $\%$ of RDG $\pm 1$ |
| Accuracy Ohms, 4K and 400K Range | (Note 1) |  |  | $\pm 0.75$ | $\%$ of RDG $\pm 8$ |
| Accuracy Ohms, 40K and 4 Meg Range | (Note 1) |  |  | $\pm 1$ | $\%$ of RDG $\pm 9$ |
| Accuracy DC I, Unadjusted for FS | (Note 1) |  |  | $\pm 0.75$ | $\%$ of RDG $\pm 1$ |
| Accuracy DC I, Adjusted for FS | (Note 1) |  | $\pm 0.2$ |  | $\%$ of RDG $\pm 1$ |
| Accuracy AC V (Note 5) | @60 Hz |  | $\pm 2$ |  | \% of RDG |
| Open Circuit Voltage for Ohms Measurements | RUNKNOWN = Infinity |  | $V_{\text {REF }}$ |  | V |
| Noise (Note 2, 95\% of Time) | $\mathrm{V}_{\mathrm{IN}}=0, \mathrm{DC}$ Volts |  | 0.1 |  | LSB |
| Noise (Note 2, 95\% of Time) | $\mathrm{V}_{\mathrm{IN}}=0, A C$ Volts |  | 4 |  | LSB |
| Supply Current | $\mathrm{V}_{\mathrm{IN}}=0, \mathrm{DC}$ Voltage Range |  | 1.5 | 2.4 | mA |
| Analog Common (with Respect to $\mathrm{V}^{+}$) | ICOMMON $<10 \mu \mathrm{~A}$ | 2.7 | 2.9 | 3.1 | V |
| Temperature Coefficient of Analog Common | ICOMMON $<10 \mu \mathrm{~A}$, Temp $=0-70^{\circ} \mathrm{C}$ |  | -100 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Output Impedance of Analog Common | ICOMMON $<100 \mu \mathrm{~A}$ |  | 1 | 10 | $\Omega$ |
| Backplane/Segment Drive Voltage | Average DC $<50 \mathrm{mV}$ | 2.8 | 3.0 | 3.2 | V |
| Backplane/Segment Display Frequency |  |  | 75 |  | Hz |
| Switch Input Current (Note 3) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}^{+}$to $\mathrm{V}^{-}$ | -50 |  | $+50$ | $\mu \mathrm{A}$ |
| Switch Input Levels (High Trip Point) |  | $\mathrm{V}^{+}-0.5$ |  | V+ | V |
| Switch Input Levels (Mid Trip Point) |  | $V^{-}+3$ |  | $\mathrm{V}+-2.5$ | V |
| Switch Input Levels (Low Trip Point) |  | V- |  | V - + 0.5 | V |
| Beeper Output Drive (Rise or Fall Time) | $\mathrm{C}_{\text {LOAD }}=10 \mathrm{nF}$ |  | 25 | 100 | $\mu \mathrm{S}$ |
| Beeper Output Frequency |  |  | 2 |  | kHz |
| Continuity Detect | Range $=$ Low Ohms, $\mathrm{V}_{\text {REF }}=1.00 \mathrm{~V}$ |  | 1.5 |  | k $\Omega$ |
| Power Supply Functional Operation | $\mathrm{V}+$ to V - | 7 | 9 | 11 | V |
| Low Battery Detect (Note 4) | $\mathrm{V}+$ to V - | 6.5 | 7 | 7.5 | V |

NOTE 1: Accuracy is defined as the worst case deviation from ideal input value including: offset, linearity, and rollover error.
2: Noise is defined as the width of the uncertainty window (where the display will flicker) between two adjacent codes.
3: Applies to pins 17-20.
4: Analog Common falls out of regulation when the Low Battery Detect is asserted, however the ICL7139 will continue to operate correctly with a supply voltage above 7 volts and below 11 volts.
5: For 50 Hz use a 100 kHz crystal.
6: Guaranteed by design, not tested.
RDG $=$ Reading


Figure 2: Functional Diagram

## 33/4-Digit Autoranging DMM Using Harris' ICL7139



Figure 3: ICL7139 Test Circuit

Table 1: Pin Numbers and Function

| 1/0 | Pin Number | Pin Function |
| :---: | :---: | :---: |
| 0 | 1 | Segment Driver POL/AC |
| 0 | 2 | Backplane 2 |
| 0 | 3 | Backplane 1 |
| 1 | 4 | V+ |
| 1 | 5 | V- |
| 1 | 6 | Reference Input |
| 0 | 7 | Lo Ohms |
| 0 | 8 | Hi Ohms |
| 1/0 | 9 | Deintegrate |
| 1/O | 10 | Analog Common |
| 1 | 11 | Int I |
| 1 | 12 | Int V/Ohms |
| 1 | 13 | Triple Point |
| 1 | 14 | Auto Zero Capacitor ( $\mathrm{C}_{\mathrm{AZ}}$ ) |
| 1 | 15 | Integrate Capacitor ( $\mathrm{C}_{\text {INT }}$ ) |
| 0 | 16 | Beeper Output |
| 1 | 17 | $\mathrm{mA} / \mu \mathrm{A}$ |
| 1 | 18 | Ohms/V/A |
| 1 | 19 | Hi Ohms DC/Lo Ohms AC |
| 1 | 20 | Hold |
| 0 | 21 | Oscillator Out |
| 1 | 22 | Oscillator In |
| 0 | 23 | Segement DRIVER k/m |
| 0 | 24 | Segment Driver Ohms/A |
| 0 | 25 | Segment Driver M Ohms/ $\mu \mathrm{A}$ |
| 0 | 26 | Segment Driver Lo Bat/V |
| 0 | 27 | Segment Driver $\mathrm{B}_{0} / \mathrm{C}_{0}$ |
| 0 | 28 | Segment Driver $\mathrm{A}_{0} / \mathrm{D}_{0}$ |
| 0 | 29 | Segment Driver $\mathrm{G}_{0} / \mathrm{E}_{0}$ |
| 0 | 30 | Segment Driver $\mathrm{F}_{0} / \mathrm{DP}_{1}$ |
| 0 | 31 | Segment Driver $\mathrm{B}_{1} / \mathrm{C}_{1}$ |
| 0 | 32 | Segment Driver $A_{1} / D_{1}$ |
| 0 | 33 | Segment Driver $\mathrm{G}_{1} / \mathrm{E}_{1}$ |
| 0 | 34 | Segment Driver $\mathrm{F}_{1} / \mathrm{DP}_{1}$ |
| 0 | 35 | Segment Driver $\mathrm{B}_{2} / \mathrm{C}_{2}$ |
| 0 | 36 | Segment Driver $\mathrm{A}_{2} / \mathrm{D}_{2}$ |
| 0 | 37 | Segment Driver $\mathrm{G}_{2} / \mathrm{E}_{2}$ |
| 0 | 38 | Segment Driver $\mathrm{F}_{2} / \mathrm{DP}_{3}$ |
| 0 | 39 | Segment Driver $\mathrm{B}_{3} / \mathrm{C}_{3}$ |
| 0 | 40 | Segment Driver $\mathrm{ADG}_{3} / \mathrm{E}_{3}$ |

NOTE: For segment drivers, segments are listed as (segment for backplane 1)/(segment for backplane 2). Example: pin 27; segment $B_{0}$ is on backplane 1 , segment $C_{0}$ is on backplane 2.

## DETAILED DESCRIPTION

## General

Figure 2 is a simplified block diagram of the ICL7139. The digital section includes all control logic, counters, and display drivers. The digital section is powered by $\mathrm{V}+$ and Digital Common, which is about 3 V below $\mathrm{V}+$. The oscillator is also in the digital section. Normally 120 kHz for rejection of 60 Hz AC interference and 100 kHz for rejection of 50 Hz AC, the oscillator output is divided by two to generate the internal master clock. The analog section contains the integrator, comparator, reference section, analog buffers, and several analog switches which are controlled by the digital logic. The analog section is powered from $\mathrm{V}^{+}$and $\mathrm{V}^{-}$.

## DC VOLTAGE MEASUREMENT

## Autozero

Only those portions of the analog section which are used during DC voltage measurements are shown in Figure 5. As shown in the timing diagram (Figure 6), each measurement starts with an autozero (AZ) phase. During this phase, the integrator and comparator are configured as unity gain buffers and their non-inverting inputs are connected to Common. The output of the integrator, which is equal to its offset, is stored on $\mathrm{C}_{\mathrm{AZ}}$-the autozero capacitor. Similarly, the offset of the comparator in stored in $\mathrm{C}_{\mathrm{INT}}$. The autozero cycle equals 1000 clock cycles which is one 60 Hz line cycle with a 120 kHz oscillator or one 50 Hz line cycle with a 100 kHz crystal.

## Range 1 Integrate

The ICL7139 performs a full autorange search for each reading, beginning with range 1 . During the range 1 integrate period, internal switches connect the INT V/Ohm terminal to the Triple Point (Pin 13). The input signal is integrated for 10 clock cycles, which are gated out over a period of 1000 clock cycles to ensure good normal mode rejection of AC line interference.

## Range 1 Deintegrate

At the beginning of the deintegrate cycle, the polarity of the voltage on the integrator capacitor $\left(\mathrm{C}_{\mathrm{INT}}\right)$ is checked, and either the DEINT + or DEINT- is asserted. The integrator capacitor $\mathrm{C}_{\mathrm{INT}}$ is then discharged with a current equal to $\mathrm{V}_{\text {REF }} / \mathrm{R}_{\text {DEINT }}$. The comparator monitors the voltage on $\mathrm{C}_{\text {INT }}$. When the voltage on $\mathrm{C}_{\text {INT }}$ is reduced to zero (actually to the $\mathrm{V}_{\mathrm{OS}}$ of the comparator), the comparator output switches, and the current count is latched. If the $\mathrm{C}_{\text {INT }}$ voltage zero-crossing does not occur before 4000 counts have elapsed, the overload flag is set. "OL" (overload) is then displayed on the LCD. If the latched result is between 360 and 3999, the count is transferred to the output latches and is displayed. When the count is less than 360, an underrange has occurred, and the ICL7139 then switches to range 2-the 40 V scale.

## Range 2

The range 2 measurement begins with an autozero cycle similar to the one that preceded range 1 integration. Range 2 cycle length however, is one AC line cycle, minus 360 clock cycles. When performing the range 2 cycle, the signal is integrated for 100 clock cycles, distributed throughout
one line cycle. This is done to maintain good normal mode rejection. Range 2 sensitivity is ten times greater than range 1 ( 100 vs. 10 clock cycle integration) and the full scale voltage of range 2 is 40 V . The range 2 deintegrate cycle is identical to the range 1 deintegrate cycle, with the result being displayed only for readings greater than 360 counts. If the reading is below 360 counts, the ICL7139 again asserts the internal underrange signal and proceeds to range 3.

## Range 3

The range 3 or 4 V full scale measurement is identical to the range 2 measurement, except that the input signal is integrated during the full 1000 clock cycles (one line frequency cycle). The result is displayed if the reading is greater than 360 counts. Underrange is asserted, and a range 4 measurement is performed if the result is below 360 counts.

## Range 4

This measurement is similar to the range 1,2 and 3 measurements, except that the integration period is 10,000 clock cycles ( 10 line cycles) long. The result of this mea-
surement is transferred to the output latches and displayed even if the reading is less than 360.

## Autozero

After finding the first range for which the reading is above 360 counts, the display is updated and an autozero cycle is entered. The length of the autozero cycle is variable which results in a fixed measurement period of 24,000 clock cycles (24 line cycles).


Figure 4: Display Segment Nomenclature


## DC CURRENT

Figure 7 shows a simplified block diagram of the analog section of the ICL7139 during DC current measurement. The DC current measurements are very similar to DC voltage measurements except: 1) The input voltage is developed by passing the input current through a 0.1 ohm ( HI current ranges), or 9.9 ohm (LOW current ranges) current sensing resistor; 2) Only those ranges with 1000 and 10,000 clock cycles of integration are used; 3) The $\mathrm{R}_{\text {INT }}$ I resistor is 1 megohm, rather than the 10 megohm value used for the $\mathrm{R}_{\text {INT }} \mathrm{v}$ resistor.

By using the lower value integration resistor, and only the 2 most sensitive ranges, the voltage drop across the current sensing resistor is 40 mV maximum on the 4 mA and 400 mA ranges; 400 mV maximum on the 40 mA and 4 A scales. With some increase in noise, these "burden" voltages can be reduced by lowering the value of both the current sense resistors and the RINT ; resistor proportionally. The DC current measurement timing diagram is similar to the DC voltage measurement timing diagram, except in the DC current timing diagram, the first and second integrate and deintegrate phases are skipped.

## AC VOLTAGE MEASUREMENT

As shown in Figure 8, the AC input voltage is applied directly to the ICL7139 input resistor. No separate AC to DC conversion circuitry is needed. The AC measurement cycle is begun by disconnecting the integrator capacitor and using the integrator as an autozeroed comparator to detect the positive-going zero crossing. Once synchronized to the AC input, the autozero loop is closed and a normal integrate/deintegrate cycle begins. The ICL7139 resynchronizes itself to the AC input prior to every reading. Because diode D4 is in series with the integrator capacitor, only positive current from the integrator flows into the integrator capacitor, $\mathrm{C}_{\mathrm{INT}}$. Since the voltage on $\mathrm{C}_{\mathrm{INT}}$ is proportional to the half-wave rectified average AC input voltage, a conversion factor must be applied to convert the reading to RMS. This conversion factor is $\pi / 2 \sqrt{2}=1.1107$, and the system clock is manipulated to perform the RMS conversion. As a result the deintegrate and autozero cycle times are reduced by $10 \%$.

## Ratiometric Ohms Measurement

The ratiometric ohms measurement is performed by first integrating the voltage across an unknown resistor, Rx , then
effectively deintegrating the voltage across a known resistor ( $\mathrm{R}_{\text {KNOWN1 }}$ or $\mathrm{R}_{\text {KNOWN2 }}$ of Figure 9). The shunting effect of RINTV does not affect the reading because it cancels exactly between integration and deintegration. Like the current measurements, the ohm measurements are split into two sets of ranges. LO ohms measurements use a 10 kilohm reference resistor, and the full scale ranges are 4 and 40 kilohms. Hl ohms measurements use a 1 megohm reference resistor, and the full scale ranges are 0.4 and 4 me gohms. The measurement phases and timing are the same as the measurement phases and timing for DC current except: 1) During the integrate phases the input voltage is the voltage across the unknown resistor Rx, and; 2) During the deintegrate phases, the input voltage is the voltage across the reference resistor RKNOWN1 or RKNOWN2.

## Continuity Indication

When the ICL7139 is in the LO ohms measurement mode, the continuity circuit of Figure 10 will be active. When the voltage across Rx is less than approximately 100 mV , the beeper output will be on. When RKNOWN is 10 kilohms, the beeper output will be on when Rx is less than 1 kilohm.


Figure 7: Detailed Circuit Diagram for DC Current Measurement

## Common Voltage

The analog and digital common voltages of the ICL7139 are generated by an on-chip resistor/zener/diode combination, hown in Figure 11. The resistor values are chosen so the ( efficient of the diode voltage cancels the positive temp rature coefficient of the zener voltage. This voltage is then buffered to provide the analog common and the digital common voltages. The nominal voltage between $\mathrm{V}^{+}$and analog common is 3 V . The analog common buffer can sink about 20 mA , or source 0.01 mA , with an output impedance of 10 ohms. A pullup resistor to $\mathrm{V}^{+}$may be used if more sourcing capability is desired. Analog common may be used to generate the reference voltage, if desired.

## Oscillator

The ICL7139 uses a parallel resonant-type crystal in a Pierce oscillator configuration, as shown in Figure 12, and requires no other external components. The crystal eliminates the need to trim the oscillator frequency. An external signal may be capacitively coupled in OSC IN, with a signal level between 0.5 and 3 V pk-pk. Because the OSC OUT
pin is not designed to drive large external loads, loading on this pin should not exceed a single CMOS input. The oscillator frequency is internally divided by two to generate the ICL7139 clock. The frequency should be 120 kHz to reject 60 Hz AC signals, and 100 kHz to reject 50 Hz signals.

## Display Drivers

Figure 13 shows typical LCD Drive waveforms, RMS ON, and RMS OFF voltage calculations. Duplex multiplexing is used to minimize the number of connections between the ICL7139 and the LCD. The LCD has two separate backplanes. Each drive line can drive two individual segments, one referenced to each backplane. The ICL7139 drives $33 / 4$ 7 -segment digits, 3 decimal points, and 11 annunciators. Annunciators are used to indicate polarity, low battery condition, and the range in use. Peak drive voltage across the display is approximately. 3 V . An LCD with approximately 1.4V RMS threshold voltage should be used. The third voltage level needed for duplex drive waveforms is generated through an on-chip resistor string. The DC component of the drive waveforms is guaranteed to be less than 50 mV .


## Ternary Input

The Ohms/Volts/Amps logic input is a ternary, or 3-level input. This input is internally tied to the common voltage through a high-value resistor, and will go to the middle, or "Volts" state, when not externally connected. When connected to $\mathrm{V}^{-}$, approximately $5 \mu \mathrm{~A}$ of current flows out of the input. In this case, the logic level is the "Amps", or low state. When connected to $\mathrm{V}^{+}$, about $5 \mu \mathrm{~A}$ of current flows into the input. Here, the logic level is the "Ohms", or high state. For other pins, see Table 2.

Table 2: Ternary Inputs Connections

| Pin <br> Number | $\mathbf{v}^{+}$ | OPEN <br> or COM | $\mathbf{v}-$ |
| :---: | :---: | :---: | :---: |
| 17 | mA | $\mu \mathrm{~A}$ | Test |
| 18 | Ohms | Volts | Amps |
| 19 | Hi $\Omega / \mathrm{DC}$ | Lo $\Omega / \mathrm{AC}$ | Test |
| 20 | Hold | Auto | Test |

## COMPONENT SELECTION

For optimum performance while maintaining the low-cost advantages of the ICL7139, care must be taken when selecting external components. This section reviews specifications and performance effects of various external components.

## Integrator Capacitor, $\mathrm{C}_{\text {INT }}$

As with all dual-slope integrating convertors, the integration capacitor must have low dielectric absorption to reduce linearity errors. Polypropylene capacitors add undetectable errors at a reasonable cost, while polystyrene and polycarbonate may be used in less critical applications. The

ICL7139 is designed to use a $3.3 \mathrm{nF}(0.0033 \mu \mathrm{~F}) \mathrm{C}_{\text {INT }}$ with an oscillator frequency of 120 kHz and an R $\mathrm{R}_{\text {INTV }}$ of 10 megohms. With a 100 kHz oscillator frequency (for 50 Hz line frequency rejection), $\mathrm{C}_{\text {INT }}$ and $\mathrm{R}_{\text {INTV }}$ affects the voltage swing of the integrator. Voltage swing should be as high as possible without saturating the integrator. Saturation occurs when the integrator output is within 1 V of either $\mathrm{V}^{+}$or $\mathrm{V}^{-}$. Integrator voltage swing should be about $\pm 2 \mathrm{~V}$ when using standard component values. For different $\mathrm{R}_{\text {INTV }}$ and oscillator frequencies the value of $\mathrm{C}_{\mathrm{INT}}$ can be calculated from:

$$
\begin{aligned}
\mathrm{C}_{\mathrm{INT}} & =\frac{(\text { Integrate Time }) \times \text { (Integrate Current) }}{(\text { Desired Integrator Swing) }} \\
& =\frac{\left(10,000 \times 2 \times \text { Oscillator Period) } \times 0.4 \mathrm{~V} / \mathrm{R}_{\text {INTV }}\right.}{(2 \mathrm{~V})}
\end{aligned}
$$

## Integrator Resistors

The normal values of the $\mathrm{R}_{\text {INT }} \vee$ and $\mathrm{R}_{\text {INT }}$ I resistors are 10 megohms and 1 megohm respectively. Though their absolute values are not critical, unless the value of the current sensing resistors are trimmed, their ratio should be 10:1, within $0.05 \%$. Some carbon composition resistors have a large voltage coefficient which will cause linearity errors on the 400 V scale. Also, some carbon composition resistors are very noisy. The class " $A$ " output of the integrator begins to have nonlinearities if required to sink more than $70 \mu \mathrm{~A}$ (the sourcing limit is much higher). Because $\mathrm{R}_{\text {INT }} \vee$ drives a virtual ground point, the input impedance of the metor is equal to RINT $v$.

## Deintegration Resistor, RDEINT

Unlike most dual-slope A/D converters, the ICL7139 uses different resistors for integration and deintegration. RDEINT should normally be the same value as RINTV, and have the same temperature coefficient. Slight errors in matching may be corrected by trimming the reference voltage.


0079-9
Figure 9: Detailed Circuit Diagram for Ratiometric Ohms Measurement

## Autozero Capacitor, $\mathrm{C}_{\mathbf{A Z}}$

The $\mathrm{C}_{A Z}$ is charged to the integrator's offset voltage during the autozero phases, and subtracts that voltage from the input signal during the integrate phases. The integrator thus appears to have zero offset voltage. Minimum $\mathrm{C}_{\mathrm{AZ}}$ value is determined by: 1) Circuit leakages; 2) $\mathrm{C}_{\mathrm{Az}}$ self-discharge; 3) Charge injection from the internal autozero switches. To avoid errors, the $\mathrm{C}_{A Z}$ voltage change should be less than $1 / 10$ of a count during the 10,000 count clock cycle integration period for the 400 mV range. These requirements set a lower limit of $0.047 \mu \mathrm{~F}$ for $\mathrm{C}_{A Z}$ but $0.1 \mu \mathrm{~F}$ is the preferred value. The upper limit on the value of $\mathrm{C}_{A Z}$ is set by the time constant of the autozero loop, and the 1 line cycle time period allotted to autozero. $\mathrm{C}_{A Z}$ may be several 10s of microfarads before approaching this limit.

The ideal $C_{A Z}$ is a low leakage polypropylene or Teflon capacitor. Other film capacitors such as polyester, polystyrene, and polycarbonate introduce negligible errors. If a few seconds of settling time upon power-up is acceptable, the $\mathrm{C}_{\mathrm{AZ}}$ may be a ceramic capacitor, provided it does not have excessive leakage.

## Ohms Measurement Resistors

Because the ICL7139 uses a ratiometric ohms measurement technique, the accuracy of ohms reading is primarily determined by the absolute accuracy of the RKNOWN1 and RKNOWN2. These should normally be 10 kilohms and 1 megohm, with an absolute accuracy of at least $0.5 \%$.

## Current Sensing Resistors

The 0.1 ohm and 9.9 ohm current sensing resistors convert the measured current to a voltage, which is then measured using R $\mathrm{R}_{\text {INT }}$. The two resistors must be closely matched, and the ratio between $\mathrm{R}_{\text {INT }}$ I and these two resistors must be accurate-normally $0.5 \%$. The 0.1 ohm resistor must be capable of handling the full scale current of 4 amps, which requires it to dissipate 1.6 watts.

## Continuity Beeper

The Continuity Beeper output is designed to drive a piezoelectric transducer at 2 kHz (using a 120 kHz crystal), with a voltage output swing of $\mathrm{V}+$ to $\mathrm{V}-$. The beeper output off state is at the $\mathrm{V}^{+}$rail. When crystals with different frequencies are used, the frequency needed to drive the transducer can be calculated by dividing the crystal frequency by 60 .

## Display

The ICL7139 uses a custom, duplexed drive display with range, polarity, and low battery annunciators. With a 3 volt peak display voltage, the RMS ON voltage will be 2.37 V minimum; RMS OFF voltage will be 1.06 V maximum. Because the display voltage is not adjustable, the display should have a $10 \%$ ON threshold of about 1.4 V . Most display manufacturers supply a graph that shows contrast versus RMS drive voltage. This graph can be used to determine what the contrast ratio will be when driven by the ICL7139. Most display thresholds decrease with increasing temperature. The threshold at the maximum operating temperature should be checked to ensure that the "off" segments will not be turned "on" at high temperatures.


NOTE 1: The ICL7139 contains a comparator that is enabled on the lowest ohms range. It trips at approximately $1.5 \mathrm{k} \Omega$ and enables the beeper driver to oscillate (between $\mathrm{V}^{-}$and $\mathrm{V}^{+}$) at 2 kHz . The beeper driver is capable of driving a piezo-electric transducer. The beeper output response is independent of the state of the conversion; therefore appears instantaneous to the user. Some applications may require a 150 pF capacitor between pin 4 and pin 8 to insure a sharp on/off continuity detection.


0079-11
Figure 11: Analog and Digital Common Voltage Generator Circuit

## Crystal

The ICL7139 is designed to use a parallel resonant 120 kHz or 100 kHz crystal with no additional external components. The R parameter should be less than 25 kilohms to ensure oscillation. Initial frequency tolerance of the crystal can be a relatively loose $0.05 \%$.

## Switches

Because the logic input draws only about $5 \mu \mathrm{~A}$, switches driving these inputs should be rated for low current, or "dry" operations. The switches on the external inputs must be able to reliably switch low currents, and be able to handle voltages in excess of 400V AC.

## Reference Voltage Source

A voltage divider connected to $\mathrm{V}^{+}$and Common is the simplest source of reference voltage. While minimizing external component count, this approach will provide the same voltage tempco as the ICL7139 Common-about 100 PPM $/{ }^{\circ} \mathrm{C}$. To improve the tempco, an ICL8069 bandgap reference may be used (see Figure 14). The reference voltage source output impedance must be $\leq \mathrm{R}_{\text {DEINT }} / 4000$.

## Applications, Examples, and Hints

A complete autoranging $33 / 4$ digit multimeter is shown in Figure 15. The following sections discuss the functions of specific components and various options.

## Meter Protection

The ICL7139 and its external circuitry should be protected against accidental application of $110 / 220 \mathrm{~V}$ AC line voltages on the ohms and current ranges. Without the necessary precautions, both the 7139 and its external components could be damaged under such fault conditions. For the current ranges, fast-blow fuses should be used between S5A in Figure 15 and the 0.1 ohm and 9.9 ohm shunt resistors. For the ohms ranges, no additional protection circuitry is required. However, the 10 kilohm resistor connected to pin 7 must be able to dissipate 1.2 W or 4.8 W for short periods of time during accidental application of 110 V or 220 V AC line voltages respectively.


0079-12
Figure 12: Internal Oscillator Circuit Diagram

## Printed Circuit Board Layout Considerations

Particular attention must be paid to rollover performance, leakages, and guarding when designing the PCB for a ICL7139-based multimeter.

## Rollover Performance, Leakages, and Guarding

Because the ICL7139 system measures very low currents, it is essential that the PCB have low leakage. Boards should be properly cleaned after soldering. Areas of particular importance are: 1) The INT V/ $\Omega$ and INT I Pins; 2) The Triple Point; 3) The R REINT and the $\mathrm{C}_{\mathrm{AZ}}$ pins.

The conversion scheme used by the ICL7139 changes the common mode voltage on the integrator and the capacitors $\mathrm{C}_{A Z}$ and $\mathrm{C}_{\text {INT }}$ during a positive deintegrate cycle. Stray capacitance to ground is charged when this occurs, removing some of the charge on $\mathrm{C}_{\text {INT }}$ and causing rollover error. Rollover error increases about 1 count for each picofarad of capacitance between $\mathrm{C}_{A Z}$ or the Triple Point and ground, and is seen as a zero offset for positive voltages. Rollover error is not seen as gain error.

The rollover error causes the width of the +0 count to be larger than normal. The ICL7139 will thus read zero until several hundred microvolts are applied in the positive direction. The ICL7139 will read -1 when approximately $-100 \mu \mathrm{~V}$ is applied.
The rollover error can be minimized by guarding the Triple Point and $\mathrm{C}_{A Z}$ nodes with a trace connected to the $\mathrm{C}_{\mathrm{INT}}$ pin, which is driven by the output of the integrator. Guarding these nodes with the output of the integrator reduces the stray capacitance to ground, which minimizes the charge error on $\mathrm{C}_{\mathrm{INT}}$ and $\mathrm{C}_{\mathrm{AZ}}$. If possible, the guarding should be used on both sides of the PC board.

## Stray Pickup

While the ICL7139 has excellent rejection of line frequency noise and pickup in the DC ranges, any stray coupling will affect the AC reading. Generally, the analog circuitry should be as close as possible to the ICL7139. The analog circuitry should be removed or shielded from any 120V AC power inputs, and any AC sources such as LCD drive waveforms. Keeping the analog circuit section close to the ICL7139 will also help keep the area free of any loops, thus reducing magnetically coupled interference coming from power transformers, or other sources.



Figure 14: External Voltage Reference Connection to ICL7139


NOTE 1: Crystal is a Statek or SaRonix CX-IV type.
2: Multimeter protection components have not been shown.
3: Display is from LXD, part number 38D8R02H (or equivalent).
4: Beeper is from muRata, part number PKM24-4A0 (or equivalent).


Figure 16: PC Board Layout
$\begin{array}{llll} & & \\ \text { SEMIC ONDUCTOR }\end{array}$

## GENERAL DESCRIPTION

The Harris ICL7149 is a high performance, low power, autoranging digital multimeter IC. Unlike other autoranging multimeter ICs, the ICL7149 always displays the result of a conversion on the correct range. There is no "range hunting" noticeable in the display. The unit will autorange between the four different ranges in the DC voltage, DC current and resistance measurement modes. A manual switch is used to select the 2 high group ranges. DC current ranges are 4 mA and 40 mA in the low current group, 400 mA and 4A in the high current group. Resistance measurements are made on 4 ranges, which are divided into two groups. The low resistance ranges are $4 / 40$ kilohms. High resistance ranges are $0.4 / 4$ megohms. Resolution on the lowest range is 1 ohm .

## ORDERING INFORMATION

| Part <br> Number | Temperature <br> Range | Package |
| :---: | :---: | :---: |
| ICL7149CPL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 40 Pin Plastic DIP |
| ICL7149CM44 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 44 Pin Surface Mount |

## FEATURES

- 18 Ranges:

4 DC Voltage- $400 \mathrm{mV}, 4 \mathrm{~V}, 40 \mathrm{~V}, 400 \mathrm{~V}$
2 AC Voltage-with Optional AC Circuit
4 DC Current-4 mA, $40 \mathrm{~mA}, 400 \mathrm{~mA}, 4 \mathrm{~A}$ 4 AC Current with Optional AC Circuit 4 Resistance- $4 \mathrm{k} \Omega, 40 \mathrm{k} \Omega, 400 \mathrm{k} \Omega, 4 \mathrm{M} \Omega$

- Autoranging-First Reading is Always on Correct Range
- On-Chip Duplex LCD Display Drive Including Three Decimal Points and 11 Annunciators
- Low Power Dissipation-Less than $\mathbf{2 0} \mathbf{~ m W}$ - $\mathbf{1 0 0 0}$ Hour Typical Battery Life
- Display Hold Input
- Continuity Output Drives Piezoelectric Beeper
- Low Battery Annunciator with On-Chip Detection
- Guaranteed Zero Reading for 0 Volts Input on All Ranges


[^7]
## ABSOLUTE MAXIMUM RATINGS

Supply Voltage ( $\mathrm{V}^{+}$to $\mathrm{V}^{-}$) . . . . . . . . . . . . . . . . . . . . . . . . . . 15 V
Reference Input Voltage ( $\mathrm{V}_{\mathrm{REF}}$ to COM) . . . . . . . . . . . . . . . . 3 V
Analog Input Current.................................. . $100 \mu \mathrm{~A}$
(IN+ Current or IN+ Voltage)
Clock Input Swing $\qquad$ .$V^{+}$to $V+-3$
${ }^{r}$ Power Dissipation (Plastic Package) ...... 800 mW
Operating Temperature Range
ELECTRICAL CHARACTERISTICS ${ }^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

Storage Temperature Range ............ $-65^{\circ} \mathrm{C}$ to $+130^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec ) . . . . . . . . . . . . . . $300^{\circ} \mathrm{C}$
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
volts, test circuit as shown in Figure 3. Crystal Frequency $=120 \mathrm{kHz}$.

| Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Zero Input Reading | $\mathrm{V}_{\text {IN }}$ or $\mathrm{I}_{\text {IN }}$ or $\mathrm{R}_{\text {IN }}=0.00$ | -00.0 |  | +00.0 | $\mathrm{V}, \mathrm{I}, \Omega$ |
| Linearity (Best Straight Line) (Note 5) | (Note 1) | -1 |  | +1 | Counts |
| Accuracy DC V, 400 Volt Range Only | (Note 1) |  |  | $\pm 1$ | $\%$ of RDG $\pm 1$ |
| Accuracy DC V, 400 Volt Range Excluded | (Note 1) |  |  | $\pm 0.30$ | $\%$ of RDG $\pm 1$ |
| Accuracy Ohms, 4 K and 400K Range | (Note 1) |  |  | $\pm 0.75$ | $\%$ of RDG $\pm 8$ |
| Accuracy Ohms, 40K and 4Meg Range | (Note 1) |  |  | $\pm 1$ | $\%$ of RDG $\pm 9$ |
| Accuracy DC I, Unadjusted for FS | (Note 1) |  |  | $\pm 0.75$ | $\%$ of RDG $\pm 1$ |
| Accuracy DC I, Adjusted for FS | (Note 1) |  | $\pm 0.2$ |  | $\%$ of RDG $\pm 1$ |
| Open Circuit Voltage for Ohms Measurements | RUNKNOWN $=$ Infinity |  | $\mathrm{V}_{\text {REF }}$ |  | V |
| Noise (Note 2, 95\% of Time) | $V_{\text {IN }}=0$, DC Volts |  | 0.1 |  | LSB |
| Supply Current | $\mathrm{V}_{\text {IN }}=0, \mathrm{DC}$ Voltage Range |  | 1.5 | 2.4 | mA |
| Analog Common (with Respect to $\mathrm{V}^{+}$) | $\mathrm{I}_{\text {COMMON }}<10 \mu \mathrm{~A}$ | 2.7 | 2.9 | 3.1 | V |
| Temperature Coefficient of Analog Common | $\begin{aligned} & \text { ICOMMON }<10 \mu \mathrm{~A}, \\ & \text { Temp }=0^{\circ} \mathrm{C}-70^{\circ} \mathrm{C} \end{aligned}$ |  | -100 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Output Impedance of Analog Common | ICOMMON $<100 \mu \mathrm{~A}$ |  | 1 | 10 | $\Omega$ |
| Backplane/Segment Drive Voltage | Average DC < 50 mV | 2.8 | 3.0 | 3.2 | V |
| Backplane/Segment Display Frequency |  |  | 75 |  | Hz |
| Switch Input Current (Note 3) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}^{+}$to $\mathrm{V}^{-}$ | -50 |  | $+50$ | $\mu \mathrm{A}$ |
| Switch Input Levels (High Trip Point) |  | $\mathrm{V}+-0.5$ |  | V+ | V |
| Switch Input Levels (Mid Trip Point) |  | $V^{-}+3$ |  | $\mathrm{V}+-2.5$ | V |
| Switch Input Levels (Low Trip Point) |  | V - |  | $\mathrm{V}-+0.5$ | V |
| Beeper Output Drive (Rise or Fall Time) | $\mathrm{C}_{\text {LOAD }}=10 \mathrm{nF}$ |  | 25 | 100 | $\mu \mathrm{s}$ |
| Beeper Output Frequency |  |  | 2 |  | kHz |
| Continuity Detect | $\begin{aligned} & \text { Range }=\text { Low Ohms, } \\ & V_{\text {REF }}=1.00 \mathrm{~V} \end{aligned}$ |  | 1.5 |  | k $\Omega$ |
| Power Supply Functional Operation | $\mathrm{V}+$ to $\mathrm{V}^{-}$ | 7 | 9 | 11 | V |
| Low Battery Detect (Note 4) | $\mathrm{V}+$ to $\mathrm{V}^{-}$ | 6.5 | 7 | 7.5 | V |

NOTE 1: Accuracy is defined as the worst case deviation from the ideal input value including: offset, linearity and rollover error.
2: Noise is defined as the width of the uncertainty window (where the display will flicker) between two adjacent codes.
3: Applies to pins 17-20.
4: Analog Common falls out of regulation when the Low Battery Detect is asserted, however the ICL7149 will continue to operate correctly with a supply voltage above 7 volts and below 11 volts.
5: Guaranteed by design, not tested.
RDG $=$ Reading


Figure 2: Functional Diagram

## 33/4-Digit Autoranging DMM Using Harris' ICL7149



Figure 3: ICL7149 Test Circuit

Table 1: Pin Numbers and Functions

| 1/0 | Pin Number | Pin Function |
| :---: | :---: | :---: |
| 0 | 1 | Segment Driver, POL/AC |
| 0 | 2 | Backplane 2 |
| 0 | 3 | Backplane 1 |
| 1 | 4 | V+ |
| 1 | 5 | V- |
| 1 | 6 | Reference Input |
| 0 | 7 | Lo Ohms |
| 0 | 8 | Hi Ohms |
| 1/0 | 9 | Deintegrate |
| 1/O | 10 | Analog Common |
| 1 | 11 | Int I |
| 1 | 12 | Int V/Ohms |
| 1 | 13 | Triple Point |
| 1 | 14 | Auto Zero Capacitor ( $\mathrm{C}_{A Z}$ ) |
| 1 | 15 | Integrate Capacitor ( $\mathrm{C}_{\text {INT }}$ ) |
| 0 | 16 | Beeper Output |
| 1 | 17 | $\mathrm{mA} / \mu \mathrm{A}$ |
| 1 | 18 | Ohms/V/A |
| 1 | 19 | Hi Ohms-DC/Lo Ohms-AC |
| 1 | 20 | Hold |
| 0 | 21 | Oscillator Out |
| 1 | 22 | Oscillator In |
| 0 | 23 | Segment Driver k/m |
| 0 | 24 | Segment Driver Ohms/A |
| 0 | 25 | Segment Driver M Ohms/ $\mu \mathrm{A}$ |
| 0 | 26 | Segment Driver Lo Bat/V |
| 0 | 27 | Segment Driver $\mathrm{B}_{0} / \mathrm{C}_{0}$ |
| 0 | 28 | Segment Driver $\mathrm{A}_{0} / \mathrm{D}_{0}$ |
| 0 | 29 | Segment Driver $\mathrm{G}_{0} / \mathrm{E}_{0}$ |
| 0 | 30 | Segment Driver $\mathrm{F}_{0} / \mathrm{DP}_{1}$ |
| 0 | 31 | Segment Driver $\mathrm{B}_{1} / \mathrm{C}_{1}$ |
| 0 | 32 | Segment Driver $A_{1} / D_{1}$ |
| 0 | 33 | Segment Driver $\mathrm{G}_{1} / \mathrm{E}_{1}$ |
| 0 | 34 | Segment Driver $\mathrm{F}_{1} / \mathrm{DP}_{1}$ |
| 0 | 35 | Segment Driver $\mathrm{B}_{2} / \mathrm{C}_{2}$ |
| 0 | 36 | Segment Driver $\mathrm{A}_{2} / \mathrm{D}_{2}$ |
| 0 | 37 | Segment Driver $\mathrm{G}_{2} / \mathrm{E}_{2}$ |
| 0 | 38 | Segment Driver $\mathrm{F}_{2} / \mathrm{DP}_{3}$ |
| 0 | 39 | Segment Driver $\mathrm{B}_{3} / \mathrm{C}_{3}$ |
| 0 | 40 | Segment Driver $\mathrm{ADG}_{3} / \mathrm{E}_{3}$ |

NOTE: For segment drivers, segments are listed as (segment for backplane 1)/(segment for backplane 2). Example: pin 27; segment BO is on backplane 1, segment C0 is on backplane 2.

## DETAILED DESCRIPTION General

Figure 2 is a simplified block diagram of the ICL7149. The digital section includes all control logic, counters, and display drivers. The digital section is powered by $\mathrm{V}+$ and Digital Common, which is about 3 V below $\mathrm{V}+$. The oscillator is also in the digital section. Normally 120 kHz for rejection of 60 Hz AC interference and 100 kHz for rejection of 50 Hz $A C$, the oscillator output is divided by two to generate the internal master clock. The analog section contains the integrator, comparator, reference section, analog buffers, and several analog switches which are controlled by the digital logic. The analog section is powered from $\mathrm{V}^{+}$and $\mathrm{V}^{-}$.

## DC VOLTAGE MEASUREMENT

## Autozero

Only those portions of the analog section which are used during DC voltage measurements are shown in Figure 5. As shown in the timing diagram (Figure 6), each measurement starts with an autozero (AZ) phase. During this phase, the integrator and comparator are configured as unity gain buffers and their non-inverting inputs are connected to Common. The output of the integrator, which is equal to its offset, is stored on $\mathrm{C}_{\mathrm{AZ}}$, the autozero capacitor. Similarly, the offset of the comparator is stored in $\mathrm{C}_{\mathrm{INT}}$. The autozero cycle equals 1000 clock cycles, which is one 60 Hz line cycle with a 120 kHz crystal, or one 50 Hz line cycle with a 100 kHz crystal.

## Range 1 Integrate

The ICL7149 performs a full autorange search for each reading, beginning with range 1 . During the range 1 integrate period, internal switches connect the INT V/Ohm terminal to the Triple Point (Pin 13). The input signal is integrated for 10 clock cycles, which are gated out over a period of 1000 clock cycles to ensure good normal mode rejection of AC line interference.

## Range 1 Deintegrate

At the beginning of the deintegrate cycle, the polarity of the voltage on the integrator capacitor ( $\mathrm{C}_{\mathrm{INT}}$ ) is checked, and either the DEINT+ or DEINT- is asserted. The integrator capacitor $\mathrm{C}_{I N T}$ is then discharged with a current equal to $V_{\text {REF }} /$ RDEINT. The $^{\text {Comparator monitors the voltage on }}$ $\mathrm{C}_{\mathrm{INT}}$. When the voltage on $\mathrm{C}_{\mathrm{INT}}$ is reduced to zero (actually to the $\mathrm{V}_{\mathrm{OS}}$ of the comparator), the comparator output switches, and the current count is latched. If the $\mathrm{C}_{\text {INT }}$ voltage zero-crossing does not occur before 4000 counts have elapsed, the overload flag is set. "OL" (overload) is then displayed on the LCD. If the latched result is between 360 and 3999, the count is transferred to the output latches and is displayed. When the count is less than 360, an underrange has occurred, and the ICL7149 then switches to range 2 -the 40 V scale.

## Range 2

The range 2 measurement begins with an autozero cycle similar to the one that preceded range 1 integration. range 2 cycle length however, is one AC line cycle, minus 360 clock cycles. When performing the range 2 cycle, the signal is integrated for 100 clock cycles, distributed throughout one line cycle. This is done to maintain good normal mode rejection. Range 2 sensitivity is ten times greater than range 1 ( 100 vs 10 clock cycle integration) and the full scale voltage of range 2 is 40 V . The range 2 deintegrate cycle is identical to the range 1 deintegrate cycle, with the result being displayed only for readings greater than 360 counts. If the reading is below 360 counts, the ICL7149 again asserts the internal underrange signal and proceeds to range 3.

## Range 3

The range 3 or 4 V full scale measurement is identical to the range 2 measurement, except that the input signal is integrated during the full 1000 clock cycles (one line frequency cycle). The result is displayed if the reading is greater than 360 counts. Underrange is asserted, and a range 4 measurement is performed if the result is below 360 counts.

## Range 4

This measurement is similar to the range 1,2 and 3 measurements, except that the integration period is 10,000 clock cycles ( 10 line cycles) long. The result of this measurement is transferred to the output latches and displayed even if the reading is less than 360 .

## Autozero

After finding the first range for which the reading is above 360 counts, the display is updated and an autozero cycle is entered. The length of the autozero cycle is variable which results in a fixed measurement period of 24,000 clock cycles (24 line cycles).


Figure 4: Display Segment Nomenclature


Figure 5: Detailed Circuit Diagram for DC Voltage Measurement


Line Frequency Cycles
(1 Cycle $=1000$ Internal Clock Pulses $=2000$ Oscillation Cycles)
Figure 6: Timing Diagram for DC Voltage Measurement

## DC CURRENT

Figure 7 shows a simplified block diagram of the analog section of the ICL7149 during DC current measurement. The DC current measurements are very similar to DC voltage measurements except: 1) The input voltage is developed by passing the input current through a 0.1 ohm ( HI current ranges), or 9.9 ohm (LOW current ranges) current sensing resistor; 2) Only those ranges with 1000 and 10,000 clock cycles of integration are used; 3) The RINTI resistor is 1 megohm, rather than the 10 megohm value used for the $\mathrm{R}_{\text {INT }} \mathrm{V}$ resistor.

By using the lower value integration resistor, and only the 2 most sensitive ranges, the voltage drop across the current sensing resistor is 40 mV maximum on the 4 mA and 400 mA ranges; 400 mV maximum on the 40 mA and 4 A scales. With some increase in noise, these "burden" voltages can be reduced by lowering the value of both the current sense resistors and the $\mathrm{R}_{\text {INT }}$ I resistor proportionally. The DC current measurement timing diagram is similar to the DC voltage measurement timing diagram, except in the DC current timing diagram, the first and second integrate and deintegrate phases are skipped.

## AC VOLTAGE MEASUREMENT

The ICL7149 is designed to be used with an optional AC to DC voltage converter circuit. It will autorange through two voltage ranges ( 400 V and 40 V ), and the AC annunciator is enabled as with the ICL7139. A typical averaging AC to DC converter is shown in Figure 8, while an RMS to DC converter is shown in Figure 9. AC current can also be measured with some simple modifications to either of the two circuits in Figures 8 and 9.

## Ratiometric Ohms Measurement

The ratiometric ohms measurement is performed by first integrating the voltage across an unknown resistor, Rx , then effectively deintegrating the voltage across a known resistors ( $\mathrm{R}_{\text {KNOWN1 }}$ or $\mathrm{R}_{\text {KNOWN2 }}$ of Figure 10). The shunting effect of RINTV does not affect the reading because it cancels exactly between integration and deintegration. Like the current measurements, the ohm measurements are split into two sets of two ranges. LO ohms measurements use a 10 kilohm reference resistor, and the full scale ranges are 4 and 40 kilohms. HI ohms measurements use a 1 megohm reference resistor, and the full scale ranges are 0.4 and 4 megohms. The measurement phases and timing are the same as the measurement phases and timing for DC current except: 1) During the integrate phases the input voltage is the voltage across the unknown resistor Rx, and; 2) During the deintegrate phases, the input voltage is the voltage across the reference resistor RKNOWN1 or $\mathrm{R}_{\text {KNOWN2. }}$

## Continuity Indication

When the ICL7149 is in the LO ohms measurement mode, the continuity circuit of Figure 11 will be active. When the voltage across $R x$ is less than approximately 100 mV , the beeper output will be on. When $\mathrm{R}_{\text {KNOWN }}$ is 10 kilohms, the beeper output will be on when $R x$ is less than 1 kilohm.

## Common Voltage

The analog and digital common voltages of the ICL7149 are generated by an on-chip resistor/zener/diode combination, shown in Figure 12. The resistor values are chosen so the coefficient of the diode voltage cancels the positive temperature coefficient of the zener voltage. This voltage is then buffered to provide the analog common and the digital common voltages. The nominal voltage between $\mathrm{V}+$ and analog common is 3 V . The analog common buffer can sink about 20 mA , or source 0.01 mA , with an output impedance of 10 ohms. A pullup resistor to $\mathrm{V}^{+}$may be used if more sourcing capability is desired. Analog common may be used to generate the reference voltage, if desired.

## Oscillator

The ICL7149 uses a parallel resonant-type crystal in a Pierce oscillator configuration, as shown in Figure 13, and requires no other external components. The crystal eliminates the need to trim the oscillator frequency. An external signal may be capacitively coupled to OSC IN, with a signal level between 0.5 V and 3 V pk-pk. Because the OSC OUT pin is not designed to drive large external loads, loading on this pin should not exceed a single CMOS input. The oscillator frequency is internally divided by two to generate the ICL7149 clock. The frequency should be 120 kHz to reject 60 Hz AC signals, and 100 kHz to reject 50 Hz signals.

## Display Drivers

Figure 14 shows typical LCD Drive waveforms, RMS ON, and RMS OFF voltage calculations. Duplex multiplexing is used to minimize the number of connections between the ICL7149 and the LCD. The LCD has two separate backplanes. Each drive line can drive two individual segments, one referenced to each backplane. The ICL7149 drives $33 / 4$ 7 -segment digits, 3 decimal points, and 11 annunciators. Annunciators are used to indicate polarity, low battery condition, and the range in use. Peak drive voltage across the display is approximately 3V. An LCD with approximately 1.4V RMS threshold voltage should be used. The third voltage level needed for duplex drive waveforms is generated through an on-chip resistor string and the DC component of the drive waveforms is guaranteed to be less than 50 mV .

## Ternary Input

The Ohms/Volts/Amps.logic input is a ternary, or 3-level input. This input is internally tied to the common voltage through a high-value resistor, and will go to the middle, or "Volts" state, when not externally connected. When connected to $\mathrm{V}^{-}$, approximately $5 \mu \mathrm{~A}$ of current flows out of the input. In this case, the logic level is the "Amps", or low state. When connected to $\mathrm{V}^{+}$, about $5 \mu \mathrm{~A}$ of current flows into the input. Here, the logic level is the "Ohms", or high state. For other pins, see Table 2.

Table 2: Ternary Inputs Connections

| Pin <br> Number | $\mathbf{v}^{+}$ | OPEN <br> or COM | $\mathbf{v}^{-}$ |
| :---: | :---: | :---: | :---: |
| 17 | mA | $\mu \mathrm{~A}$ | Test |
| 18 | Ohms | Volts | Amps |
| 19 | Hi $\Omega / \mathrm{DC}$ | Lo $\Omega / \mathrm{AC}$ | Test |
| 20 | Hold | Auto | Test |

## COMPONENT SELECTION

For optimum performance while maintaining the low-cost advantages of the ICL7149, care must be taken when selecting external components. This section reviews specifications and performance effects of various external components.

## Integrator Capacitor, $\mathrm{C}_{\text {INT }}$

As with all dual-slope integrating convertors, the integration capacitor must have low dielectric absorption to reduce linearity errors. Polypropylene capacitors add undetectable errors at a reasonable cost, while polystyrene and polycarbonate may be used in less critical applications. The ICL7149 is designed to use a $3.3 \mathrm{nF}(0.0033 \mu \mathrm{~F}) \mathrm{C}_{\mathbb{I N T}}$ with
an oscillator frequency of 120 kHz and an RINTV of 10 megohms. With a 100 kHz oscillator frequency (for 50 Hz line frequency rejection), both $\mathrm{C}_{\text {INT }}$ and $\mathrm{R}_{\text {INTV }}$ affect the voltage swing of the integrator. Voltage swing should be as high as possible without saturating the integrator, which occurs when the-integrator output is within 1 V of either $\mathrm{V}^{+}$or $\mathrm{V}^{-}$. Integrator voltage swing should be about $\pm 2 \mathrm{~V}$ when using standard component values. For different RINTV and oscillator frequencies the value of $\mathrm{C}_{\mathbf{I N T}}$ can be calculated from:

$$
\begin{aligned}
\mathrm{C}_{\text {INT }} & =\frac{(\text { Integrate Time }) \times \text { (Integrate Current) }}{(\text { Desired Integrator Swing })} \\
& =\frac{\left(10,000 \times 2 \times \text { Oscillator Period) } \times 0.4 \mathrm{~V} / \mathrm{R}_{\text {INTV }}\right.}{(2 \mathrm{~V})}
\end{aligned}
$$



Figure 7: Detailed Circuit Diagram for DC Current Measurement


Figure 8: AC Voltage Measurement Using Optional Averaging Circuit


0094-9
Figure 9: AC Voltage Measurement Using Optional RMS Converter Circuit


Figure 10: Detailed Circuit Diagram for Ratiometric Ohms Measurement


Figure 11: Continuity Beeper Drive Circuit

NOTE: The ICL7139 contains a comparator that is enabled on the lowest ohms range. It trips at approximately $1.5 \mathrm{k} \Omega$ and enables the beeper driver to oscillate (between $\mathrm{V}^{-}$and $\mathrm{V}^{+}$) at 2 kHz . The beeper driver is capable of driving a piezo-electric transducer. The beeper output response is independent of the state of the conversion; therefore appears instantaneous to the user. Some applications may require a 150 pF capacitor between pin 4 and pin 8 to insure a sharp on/off continuity detection.

## Integrator Resistors

The normal values of the RINT V and R RINT I resistors are 10 megohms and 1 megohm respectively. Though their absolute values are not critical, unless the value of the current sensing resistors are trimmed, their ratio should be 10:1, within $0.05 \%$. Some carbon composition resistors have a large voltage coefficient which will cause linearity errors on the 400 V scale. Also, some carbon composition resistors are very noisy. The class " $A$ " output of the integrator begins to have nonlinearities if required to sink more than $70 \mu \mathrm{~A}$ (the sourcing limit is much higher). Because RINT v drives a virtual ground point, the input impedance of the meter is equal to $\mathrm{R}_{\text {INT }} \mathrm{v}$.

## Deintegration Resistor, RDEINT

Unlike most dual-slope A/D converters, the ICL7149 uses different resistors for integration and deintegration. RDEINT should normally be the same value as RINTV, and have the same temperature coefficient. Slight errors in matching may be corrected by trimming the reference voltage.

## Autozero Capacitor, $\mathrm{C}_{\mathrm{Az}}$

The $\mathrm{C}_{A Z}$ is charged to the integrator's offset voltage during the autozero phases, and subtracts that voltage from the input signal during the integrate phases. The integrator thus appears to have zero offset voltage. Minimum $\mathrm{C}_{\mathrm{AZ}}$ value is determined by: 1) Circuit leakages; 2) $\mathrm{C}_{A Z}$ self-discharge; 3) Charge injection from the internal autozero switches. To avoid errors, the $\mathrm{C}_{\mathrm{AZ}}$ voltage change should be less than $1 / 10$ of a count during the 10,000 count clock cycle integration period for the 400 mV range. These requirements set a lower limit of $0.047 \mu \mathrm{~F}$ for $\mathrm{C}_{A Z}$ but $0.1 \mu \mathrm{~F}$ is the preferred value. The upper limit on the value of $C_{A Z}$ is set by the time constant of the autozero loop, and the line cycle time period allotted to autozero. $\mathrm{C}_{A Z}$ may be several 10s of microfarads before approaching this limit.

The ideal $C_{A Z}$ is a low leakage polypropylene or Teflon capacitor. Other film capacitors such as polyester, polystyrene, and polycarbonate introduce negligible errors. If a few seconds of settling time upon power-up is acceptable, the $\mathrm{C}_{\mathrm{AZ}}$ may be a ceramic capacitor, provided it does not have excessive leakage.

## Ohms Measurement Resistors

Because the ICL7149 uses a ratiometric ohms measurement technique, the accuracy of ohms reading is primarily determined by the absolute accuracy of the RKNOWN1 and $\mathrm{R}_{\text {KNOWN2. }}$. These should normally be 10 kilohms and 1 megohm, with an absolute accuracy of at least $0.5 \%$.

## Current Sensing Resistors

The 0.1 ohm and 9.9 ohm current sensing resistors convert the measured current to a voltage, which is then measured using $\mathrm{R}_{\text {INT }}$. The two resistors must be closely matched, and the ratio between $\mathrm{R}_{\text {INT }}$ I and these two resistors must be accurate-normally $0.5 \%$. The 0.1 ohm resistor must be capable of handling the full scale current of 4 amps, which requires it to dissipate 1.6 watts.

## Continuity Beeper

The Continuity Beeper output is designed to drive a piezoelectric transducer at 2 kHz (using a 120 kHz crystal), with a voltage output swing of $\mathrm{V}^{+}$to $\mathrm{V}^{-}$. The beeper output off state is at the $\mathrm{V}+$ rail. When crystals with different frequencies are used, the frequency needed to drive the transducer can be calculated by dividing the crystal frequency by 60 .

## Display

The ICL7149 uses a custom, duplexed drive display with range, polarity, and low battery annunciators. With a 3 volt peak display voltage, the RMS ON voltage will be 2.37 V minimum; RMS OFF voltage will be 1.06 V maximum. Because the display voltage is not adjustable, the display should have a $10 \%$ ON threshold of about 1.4 V . Most


Figure 12: Analog and Digital Common Voltage Generator Circuit
display manufacturers supply a graph that shows contrast versus RMS drive voltage. This graph can be used to determine what the contrast ratio will be when driven by the ICL7149. Most display thresholds decrease with increasing temperature, and the threshold at the maximum operating temperature should be checked to ensure that the "off" segments will not be turned "on" at high temperatures.

## Crystal

The ICL7149 is designed to use a parallel resonant 120 kHz or 100 kHz crystal with no additional external components. The R parameter should be less than 25 kilohms to ensure oscillation. Initial frequency tolerance of the crystal can be a relatively loose $0.05 \%$

## Switches

Because the logic input draws only about $5 \mu \mathrm{~A}$, switches driving these inputs should be rated for low current, or "dry" operations. The switches on the external inputs must be able to reliably switch low currents, and be able to handle voltages in excess of 400 V AC.

## Reference Voltage Source

A voltage divider connected to $\mathrm{V}^{+}$and Common is the simplest source of reference voltage. While minimizing external component count, this approach will provide the same voltage tempco as the ICL7149 Common-about $100 \mathrm{PPM} /{ }^{\circ} \mathrm{C}$. To improve the tempco, an ICL8069 bandgap reference may be used (see Figure 15). The reference voltage source output impedance must be $\leq \mathrm{R}_{\mathrm{DEINT}} / 4000$.

## Applications, Examples, and Hints

A complete autoranging $33 / 4$ digit multimeter is shown in Figure 16. The following sections discuss the functions of specific components and various options.

## Meter Protection

The ICL7149 and its external circuitry should be protected against accidental application of 110/220V AC line voltages on the ohms and current ranges. Without the necessary precautions, both the 7149 and its external components could be damaged under such fault conditions. For the current ranges, fast-blow fuses should be used between S5A in Figure 16 and the 0.1 ohm and 9.9 ohm shunt resistors. For the ohms ranges, no additional protection circuitry is required. However, the 10 kilohm resistor connected to pin 7 must be able to dissipate 1.2W or 4.8 W for short periods of time during accidental application of 110 V or 220 V AC line voltages respectively.


0094-13
Figure 13: Internal Oscillator Circuit Diagram


Figure 14: Duplexed LCD Drive Waveforms

## Printed Circuit Board Layout Considerations

Particular attention must be paid to rollover performance, leakages, and guarding when designing the РСВ for a ICL7149-based multimeter.

## Rollover Performance, Leakages, and Guarding

Because the ICL7139 system measures very low currents, it is essential that the PCB have low leakage. Boards should be properly cleaned after soldering. Areas of particular importance are: 1) The INT V/ $\Omega$ and INT I Pins; 2) The Triple Point; 3) The R REINT and the $\mathrm{C}_{A Z}$ pins.

The conversion scheme used by the ICL7139 changes the common mode voltage on the integrator and the capacitors $\mathrm{C}_{\mathrm{AZ}}$ and $\mathrm{C}_{\text {INT }}$ during a positive deintegrate cycle. Stray capacitance to ground is charged when this occurs, removing some of the charge on $\mathrm{C}_{\text {INT }}$ and causing rollover error. Rollover error increases about 1 count for each picofarad of capacitance between $\mathrm{C}_{A Z}$ or the Triple Point and ground, and is seen as a zero offset for positive voltages. Rollover error is not seen as gain error.

The rollover error causes the width of the +0 count to be larger than normal. The ICL7139 will thus read zero until several hundred microvolts are applied in the positive direction. The ICL7139 will read -1 when approximately $-100 \mu \mathrm{~V}$ are applied.
The rollover error can be minimized by guarding the Triple Point and $\mathrm{C}_{A Z}$ nodes with a trace connected to the $\mathrm{C}_{\text {INT }}$ pin, which is driven by the output of the integrator. Guarding these nodes with the output of the integrator reduces the stray capacitance to ground, which minimizes the charge error on $\mathrm{C}_{I N T}$ and $\mathrm{C}_{A Z}$. If possible, the guarding should be used on both sides of the PC board.

## Stray Pickup

While the ICL7149 has excellent rejection of line frequency noise and pickup in the DC ranges, any stray coupling will affect the AC reading. Generally, the analog circuitry should be as close as possible to the ICL7149. The analog circuitry should be removed or shielded from any 120V AC power inputs, and any AC sources such as LCD drive waveforms. Keeping the analog circuit section close to the ICL7149 will also help keep the area free of any loops, thus reducing magnetically coupled interference coming from power transformers, or other sources.


Figure 15: External Voltage Reference Connection to ICL7149


Figure 16: Basic Multimeter Application Circuit for ICL7149
NOTE 1: Crystal is a Statek CX-1V type.
2: Multimeter protection components have not been shown.
3: Display is from LXD, part number 38D8R02H or equivalent.
4: Beeper is from muRata, part number PKM24-4A0 or equivalent.


0094-17
Figure 17: PC Board Layout

## GENERAL DESCRIPTION

The Harris ICL7182 is a complete analog-to-digital converter (ADC) that directly drives a multiplexed liquid crystal display (LCD). Included are a charge-balanced ADC, a 2.56 V bandgap reference, display decode and driver, and a 50 kHz oscillator. Only a display and three passive components are required for a complete analog bargraph.

The fully differential analog and reference inputs may be operated anywhere between and including the supply rails. This allows sensing either ground-referenced signals or bridge configurations. Linearity and zero offset errors are guaranteed to be less than $0.5 \%$ for a 1 V full-scale input. The full-scale differential input range is 200 mV to 1.1 V .

The low drift $50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ reference is trimmed to $1.5 \%$ accuracy and, when used with a simple resistor divider, can set the full-scale input voltage. The reference, when used with an Harris ICL7660, extends the operating supply range from 3 V to 40 V and allows sensing input signals below ground.

The backplane and segment drivers supply the LCD with the proper waveforms to create a discrete series of segments forming a 101 segment bar which is proportional to the input voltage, with a plus or minus annunciator to indicate the polarity. In addition, three independent TTL controllable annunciators are provided for limit or unit indication. The bargraph multiplexing scheme provides duplex contrast ratio and allows the complete system to be placed in a standard 40 pin DIP. The LCD operating voltage is externally set to adjust contrast for a range of fluid types and temperature.

The internal oscillator requires no external components and establishes the conversion rate and backplane clock frequency. The nominal conversion rate of 25 per second can be easily changed between 15 to 40 conversions per second by adding a single capacitor or overdriving the oscillator.

## FEATURES

- 1\% Resolution ... 100 Data Segments Plus Zero
- No Missing Segments Guaranteed
- Single 5V Supply Operation
- Only Three Passive Components Required
- True Differential Input and Reference -
- Direct LCD Display Drive Provides Duplex Contrast Ratio
- Overrange and Polarity Indication
- Three User Defined Annunciators-Easily Expandable
- Precision On-Chip Reference . . . 50 ppm $/{ }^{\circ} \mathrm{C}$
- Low Average Power Consumption ... $\mathbf{1 . 8} \mathbf{~ m W}$
- 40 Pin DIP or 44 Pin Surface Mount Package
- Extended Temperature Range Operation

ORDERING INFORMATION

| Part <br> Number | Temperature <br> Range | Package <br> Description |
| :--- | :--- | :--- |
| ICL7182CPL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 40 -Pin Plastic DIP |
| ICL7182CM44 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 44 -Pin Surface Mount |



[^8]
## ABSOLUTE MAXIMUM RATINGS

Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{SS}}$ ) . . . . . . . . . . . . . . . . . . . . . . . . . . 10 V
Supply Voltage ( $V_{C C}$ to $V_{D S}$ ) . . . . . . . . . . . . . . . . . . . . . . . . 11 V
Display Drive Pin Voltage . . . . . . $\left(\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}\right)$ to $\left(\mathrm{V}_{\mathrm{DS}}-0.3 \mathrm{~V}\right)$
Analog or Reference Inputs. . . . $\left(\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}\right)$ to $\left(\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}\right)$
Com, Osc, Ax, Ay,
$\mathrm{Az}, \mathrm{T} 1, \mathrm{~T} 5$ Pins............. $\left(\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}\right)$ to $\left(\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}\right)$
Reference Output Current ................................ . 8 mA
Lead Temperature (Soldering, 10 sec ) . . . . . . . . . . . . . . $300^{\circ} \mathrm{C}$
Storage Temperature Range . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Operating Temperature Range $\ldots \ldots \ldots . .-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Continuous Total Power Dissipation ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ )

$$
40 \text { Pin DIP Plastic Package . . . . . . . . . . . . . . . . . . . } 500 \mathrm{~mW}
$$ 44 Pin CM Plastic Package . . . . . . . . . . . . . . . . . . 375 mW

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ELECTRICAL CHARACTERISTICS Unless otherwise stated: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{V}_{\mathrm{DS}}=\mathrm{GND}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, $\mathrm{V}_{\text {REF }}=1.000 \mathrm{~V}, \mathrm{VIN}_{\mathrm{CM}}=\mathrm{VREF}_{\mathrm{CM}}=2.5 \mathrm{~V}$, pin 6 open (Note 1)

| Parameter | Test Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Zero Input Reading <br> Unadjusted Gain Error <br> Linearity Error <br> Rollover Error <br> Conversion Time <br> Display Update Rate Input Referred Noise DC Power Supply Rejection | $\begin{aligned} & V_{I N}=0.0 \mathrm{~V} \\ & V_{I N}=V_{\text {REF }} \\ & \text { (Note 2) } \end{aligned}$ $V_{I N}=-V_{\text {REF }}(\text { Note } 3)$ <br> (Note'4) $\mathrm{V}_{\mathrm{CC}}=4.5 \text { to } 6.0 \mathrm{~V}$ | $\begin{gathered} \hline-0 \\ -1 \\ -0.63 \\ -0.5 \end{gathered}$ | $\begin{gathered} \pm 0 \\ 0 \\ \pm 0.2 \\ \pm 0.1 \\ 400 \\ 25 \\ 500 \\ 0.02 \\ \hline \end{gathered}$ | $\begin{gathered} +0 \\ +1 \\ +0.63 \\ +0.5 \end{gathered}$ | Segs Segs Segs Segs $\mu \mathrm{S}$ Hz $\mu \mathrm{V}$ Segs $/ V$ |
| ANALOG INPUT |  |  |  |  |  |
| Common Mode Rejection Ratio Differential Mode Input Average Input Current | $\begin{aligned} & \mathrm{VIN}_{\mathrm{CM}}=0 \mathrm{~V} \text { to } 5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}} \cong 0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=1.0 \mathrm{~V}(\text { Note } 5) \end{aligned}$ |  | $\begin{gathered} 0.02 \\ 1.0 \\ 1.3 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 1.1 \end{aligned}$ | $\begin{gathered} \hline \text { Segs } / V \\ V \\ n A \\ \hline \end{gathered}$ |
| REFERENCE INPUT |  |  |  |  |  |
| Common Mode Rejection Ratio Average Input Current | $\begin{aligned} & \text { VREF }_{\text {CM }}=0.5 \mathrm{~V} \text { to } 4.5 \mathrm{~V} \\ & \text { (Note 6) } \end{aligned}$ |  | $\begin{gathered} 0.01 \\ 6 \end{gathered}$ | 0.1 | $\begin{gathered} \text { Segs/V } \\ \mathrm{nA} \end{gathered}$ |
| REFERENCE OUTPUT |  |  |  |  |  |
| Output Voltage <br> Temperature Coefficient Output Impedance Current Into VRout Pin Current Out of VRout Output Noise | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}-\mathrm{VRout}, \text { lout }=0 \mu \mathrm{~A} \\ & -25^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<85^{\circ} \mathrm{C}, \text { lout }=0 \mu \mathrm{~A} \\ & \text { lout }=+10 \mu \mathrm{~A} \text { to }-2 \mathrm{~mA} \end{aligned}$ <br> 0.1 Hz to 10 Hz (Note 4) | $2.520$ $10$ | $\begin{gathered} 2.560 \\ 50 \\ 1.3 \\ 20 \\ 8 \\ 110 \end{gathered}$ | $\begin{gathered} 2.590 \\ 200 \\ 5 \\ 2 \end{gathered}$ | ppm $/{ }^{\circ} \mathrm{C}$ <br> $\Omega$ <br> $\mu \mathrm{A}$ <br> mA <br> $\mu \mathrm{V}$ |
| POWER SUPPLY |  |  |  |  |  |
| Supply Current Average Supply Current Peak Supply Voltage Range | (Note 6) <br> (Note 6) <br> Guaranteed by PSRR | 4.5 | $\begin{array}{r} 350 \\ 1.5 \\ 5.0 \end{array}$ | $\begin{aligned} & 500 \\ & 2.0 \\ & 6.0 \end{aligned}$ | $\begin{gathered} \mu \mathrm{A} \\ \mathrm{~mA} \\ \mathrm{~V} \end{gathered}$ |
| OSCILLATOR |  |  |  |  |  |
| Oscillator Frequency <br> Backplane Frequency | Osc Pin Open Osc Pin Open | $\begin{aligned} & 26 \\ & 25 \end{aligned}$ | $\begin{aligned} & 51 \\ & 50 \end{aligned}$ | $\begin{aligned} & 72 \\ & 70 \end{aligned}$ | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{~Hz} \end{aligned}$ |
| DISPLAY DRIVE |  |  |  |  |  |
| Display Output Impedance DC Component of Display $V_{D S}$ Supply Current | $\begin{aligned} & V_{C C}-V_{D S}=3 V \text { to } 7 V \\ & V_{C C}-V_{D S}=3 V \text { to } 7 V \\ & V_{C C}-V_{D S}=3 V \text { to } 7 V(\text { Note } 7) \end{aligned}$ | -50 | $\begin{gathered} 70 \\ \pm 10 \\ 60 \\ \hline \end{gathered}$ | $\begin{gathered} 200 \\ 50 \\ 120 \\ \hline \end{gathered}$ | $\mathrm{k} \Omega$ <br> mV <br> $\mu \mathrm{A}$ |

ELECTRICAL CHARACTERISTICS (Continued) Unless otherwise stated: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{V}_{\mathrm{DS}}=\mathrm{GND}$, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\text {REF }}=1.000 \mathrm{~V}, \mathrm{VIN}_{\mathrm{CM}}=\mathrm{VREF}_{\mathrm{CM}}=2.5 \mathrm{~V}$, pin 6 open (Note 1)

| Parameter | Test Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| ANNUNCIATOR INPUTS |  |  |  |  |  |
| Input High Voltage Input Low Voltage Input Leakage | Operating Temp Range Operating Temp Range Operating Temp Range | 2.4 -1 | 0.001 | $\begin{array}{r} 0.8 \\ +1 \\ \hline \end{array}$ | V <br> V $\mu \mathrm{A}$ |

NOTE 1: The differential mode input voltages are defined as: $V_{I N}=(I N H I-I N L O)$ and VREF $=($ REF HI - REF LO). The common mode input voltage, VINCM and VREF ${ }_{C M}$, is defined as the average differential input voltage with respect to $V_{S S}$.

2: The linearity error is the deviation from a straight line which passes through negative full scale and postive full scale readings.
3: The rollover error is defined as the difference in reading for equal positive and negative inputs near full-scale.
4: Peak to peak value not exceeded $95 \%$ of the time ( $\pm 2$ standard deviations).
5: Defined as the average current flowing into the input with a $1.0 \mu \mathrm{~F}$ capacitor across $\mathrm{V}_{I N}$ or $\mathrm{V}_{\text {REF }}$ inputs and the common mode voltage at $1 / 2 \mathrm{VCC}$.
6: The average supply current is measured with a supply bypass capacitor and annunciator inputs tied to $V_{\text {SS }}$.
7: The supply current for $\mathrm{V}_{\mathrm{DS}}$ flows from the $\mathrm{V}_{\mathrm{CC}}$ pin.

## PIN DESCRIPTION AND FUNCTION

| Pin No. | Symbol | Description |
| :---: | :---: | :---: |
| 1 | T5 | Test pin \# 5, buffered oscillator frequency divided by two that can typically source and sink 2 mA . |
| 2 | Ax | - Annunciator Segx select, low turns on Segx, high turns off Segx. |
| 3 | Ay | Annunciator Segy select, low turns on Segy, high turns off Segy. |
| 4 | Az | Annunciator Segz select, low turns on Segz, high turns off Segz. |
| 5 | T1 | Test pin \#1, normally left open or tied to $\mathrm{V}_{\text {SS }}$. |
| 6 | Osc | 50 kHz free running oscillator control and clock input pin. The internal oscillator may be overdriven by a 30 to 80 kHz external clock driving pin 6 , or the free running frequency can be reduced by adding an external capacitor between pin 6 and $V_{C C}$. |
| 7 | $\mathrm{V}_{\mathrm{CC}}$ | Positive supply voltage. |
| 8 | VRout | Bandgap reference buffered output, down 2.56 V from $\mathrm{V}_{\mathrm{CC}}$. |
| 9 | REF HI | Positive Reference Input. |
| 10 | REF LO | Negative Reference Input. |
| 11 | IN HI | Positive Analog Input. |
| 12 | IN LO | Negative Analog Input. |
| 13 | Common | Internally generated voltage which is typically within $\pm 50 \mathrm{mV}$ of $1 / 2\left(V_{C C}-V_{S S}\right)$ and has $1.4 \mathrm{k} \Omega$ output impedance. This pin is normally left open or bypassed with a $0.1 \mu \mathrm{~F}$ capacitor to signal ground. |
| 14 | $\mathrm{V}_{\text {SS }}$ | Negative supply voltage, normally ground. |
| 15 | $V_{\text {DS }}$ | Display negative voltage, establishes the pk-pk display drive. |
| 16-28 | BP13-BP1 | LCD backplane drivers. |
| 29-36 | Seg0-Seg7 | LCD segment drivers. |
| 37 | Sign | Positive sign segment driver. |
| 38 | Segz | Annunciator driver selected by Az. |
| 39 | Segy | Annunciator driver selected by Ay. |
| 40 | Segx | Annunciator driver selected by Ax. |



0093-2
Figure 2: Functional Diagram
$\left.\begin{array}{rl}\text { ANNUNCIATORS } \\ \text { SIGN } \\ \text { OVERRANGE }\end{array}\right)$

Figure 3: ICL7182 using the internal reference. Values shown are for 1.000 V full-scale, 25 readings per second, single 5 V supply.

## TYPICAL PERFORMANCE CHARACTERISTICS

Average Analog Input Current vs. Frequency and Common Mode Voltage


0093-4

Average Reference Input Current vs. Frequency and Common Mode Voltage


## TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



Backplane Output Impedance vs. $\mathrm{V}_{\mathrm{DS}}$ and Temperature


0093-8

Reference Bias Current vs.
Breakdown Voltage


Oscillator Frequency vs. Temperature and Supply Voltage


0093-7
Annunciator Input Threshold vs. Power Supply Voltage


0093-9


## FUNCTIONAL DESCRIPTION

A functional diagram of the ICL7182 A/D converter is shown in Figure 2. The device operates on the cyclic converter principle implemented with switched capacitor amplifiers. Analog switches are closed sequentially by state machine control logic to sample the input and perform a multi-ply-by-two and delay function. The sampled input charge is recirculated and compared to the reference to determine the weight of each bit. The sign is determined first and after 18 cycles a 9 -bit binary code is latched and the display is updated.

Under normal operation the conversion requires 32 clock cycles and the display updates once every 2048 clock cycles. Before and during the conversion the supply current for the analog section increases from typically $300 \mu \mathrm{~A}$ to 1.3 mA and remains high for a total of 96 clock cycles. The operation proceeds as follows:

| Clock Cycle | Operation |
| :--- | :--- |
| $0-96$ | Supply current increases from $300 ~ \mu \mathrm{~A}$ to <br> 1.3 mA |
| $0-47$ | Converter autozero begins |
| 48 | IN LO is sampled |
| 49 | IN HI is sampled |
| $50-70$ | REF LO and REF HI are sampled once <br> per clock cycle <br> Converter output is latched and display is <br> updated |
| $71-77$ | Supply current decreases from 1.3 mA to <br> $300 \mu \mathrm{~A}$ |
| $78-2047$ | New conversion begins |
| 2048 |  |

The changing supply current may result in a noisy reading if the supply dynamic impedance is high. This can be resolved by using a supply bypass capacitor.

## Analog Inputs

The analog and reference inputs are guaranteed to correctly operate within the supply voltage. Both inputs will continue to function 200 mV to 400 mV outside of the supplies but the converter specifications degrade as the input protection diodes become forward biased.
As the reference and analog inputs are sampled, transient currents flow from the inputs to charge small internal capacitors.

These transient currents occur at the leading edge of the internal clock and decay at a rate determined by the input capacitance of the converter and the source resistance. Source resistances larger than Rs given in the equation below will cause conversion errors.

$$
\operatorname{Rs}(\max )=\frac{1}{6(\text { Fosc })(\mathrm{Cin})}
$$

Where: Fosc = Oscillator frequency

$$
\begin{aligned}
& \mathrm{Cin}=40 \mathrm{pF}, \text { typical input capacitance } \\
& \mathrm{Rs}=\text { Source resistance }
\end{aligned}
$$

## Input Bypass Capacitor

For source resistances larger than Rs above (typically $80 \mathrm{k} \Omega$ ) bypass capacitors across the inputs will average these charging currents and cause a small DC current to flow through the output resistance of the analog and reference source signals. The average input current is a function of the common mode voltage and the oscillator frequency (see typical graphs). This current is typically 2 nA for the analog input and 6 nA for the reference input. The effects of the voltage drops across source resistances, due to the average value of input current, can be compensated by fullscale adjustment while the given source resistor and input bypass capacitor are in place.

## Reference Output

The internal bandgap reference behaves like a 2.56 V zener with the cathode tied to $\mathrm{V}_{\mathrm{CC}}$ and the anode tied to VRout. The regulator circuitry maintains a low $1.3 \Omega$ output impedance for bias currents through the zener between $90 \mu \mathrm{~A}$ and 2 mA . At minimum supply voltage the internal $20 \mathrm{k} \Omega$ resistor will provide $10 \mu \mathrm{~A}$ of current sink into VRout. The minimum sink current may be increased by adding an external resistor from VRout to $\mathrm{V}_{\mathrm{SS}}$.

The reference is internally trimmed to within $1.5 \%$ of 2.56 V . The reference output can be externally divided (see Figure 3) to establish the full-scale input. Two fixed value resistors with $1 \%$ tolerance will relate to a system accuracy of $2 \%$ RMS.

## Display Drive

The binary output of the A/D converter is encoded to drive 8 segments that serpentine across thirteen backplanes of an LCD display. The backplanes are driven with three level signals and the segment lines are driven with two level signals. The three levels of the backplane are set by the $\mathrm{V}_{\mathrm{CC}}$ supply, the $\mathrm{V}_{\mathrm{DS}}$ supply, and the output of a voltage divider which is connected between $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{DS}}$. The two levels of the segment drive are set by the $V_{C C}$ and $V_{D S}$ supplies.
The bargraph takes advantage of the fact that above a particular segment all segments will be off and below that segment all segments will be on, also that only one backplane will have segments which are both on and off. The backplanes with all segments off are driven with an "off backplane" waveform, the backplanes with all segments on are driven with an "on backplane" waveform, and the one backplane with both on and off segments is driven with a "unique backplane" waveform. The off segments are driven with an off segment waveform and the on segments are driven with an on segment waveform with respect to the unique backplane. The sign segment and annunciator segment drives are designed for use with respect to BP1. The phasing between display waveforms is shown in Figure 4.


Figure 4: Display Drive Waveforms
The LCD segments appear ON when the RMS voltage between the backplane and segment drives is greater than the $90 \%$-ON voltage of the LCD fluid, and they appear OFF when the RMS voltage is less than $10 \%-$ ON voltage of the LCD fluid. For the $1 / 2$ multiplexed (duplex) waveforms used on the ICL7182 a 2.25:1 contrast ratio is achieved

## Display Set Voltage

The $\mathrm{V}_{\mathrm{DS}}$ pin sets the peak-to-peak amplitude of the display drive waveforms. This voltage should be selected to give maximum contrast for a particular LCD fluid type and temperature. Good contrast ratio is obtained if $\mathrm{V}_{\mathrm{DS}}$ is set within the range determined by the equation below.

$$
\begin{gathered}
(1.27)\left(\mathrm{Vt} \mathrm{~g}_{90 \%}\right) \leq\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{DS}}\right) \leq(2.26)\left(\mathrm{Vth}_{10 \%}\right) \\
\text { Where: } \mathrm{Vth}_{90 \%}=90 \% \text { ON Visual Threshold } \\
\text { Vth }_{10 \%}=10 \% \text { ON Visual Threshold }
\end{gathered}
$$

For example the Hamlin Inc. type 02 LCD fluid has $\mathrm{Vth}_{90 \%}=3.05 \mathrm{~V}$ and $\mathrm{Vth}_{10 \%}=2.2 \mathrm{~V}$, therefore the best contrast is achieved when $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{DS}}$ is set between 3.9 V and 5 V . For most applications where $\mathrm{V}_{\mathrm{CC}}$ is tied to a +5 V supply the $\mathrm{V}_{\mathrm{DS}}$ pin can be tied to ground.

To accommodate a large range of temperatures and fluid types the $\mathrm{V}_{\mathrm{DS}}$ pin can be driven above or below $\mathrm{V}_{\mathrm{SS}}$. The voltage difference between $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{DS}}$ can vary from from 3 V to 7 V . For $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{DS}}$ less than 3 V the output impedance of the backplane drivers increase substantially. The dependence of display drive output impedance on $V_{D S}$ and temperature is shown in the typical performance curves.



0093-13
Figure 5: Contrast vs. Applied RMS Voltage

Display Set Voltage (Continued)


## Temperature Effects and Temperature Compensation

The performance of the IC material is affected by temperature in two ways. The response time of the display to changes in applied RMS voltage gets longer as the display temperature drops. At very low temperatures $\left(-20^{\circ} \mathrm{C}\right)$ some displays may take several seconds to change a new character after the new information appears at the outputs. However, for most applications above $0^{\circ} \mathrm{C}$ this will not be a problem with available multiplexed LCD materials, and for low-temperature applications, high-speed liquid crystal materials are available. One high temperature effect to consider deals with plastic materials used to make the polarizer. Some polarizers become soft at high temperatures and permanently lose their polarizing ability, thereby seriously degrading display contrast. Some displays also use sealing materials unsuitable for high temperature use. Thus, when specifying displays the following must be kept in mind: liquid crystal material, polarizer, and seal materials.

A more important effect of temperature is the variation of threshold voltage. For typical liquid crystal materials suitable for multiplexing, the peak voltage has a temperature coefficient of -7 to $-14 \mathrm{mV} /{ }^{\circ} \mathrm{C}$. This means that as tem-
perature rises, the threshold voltage goes down. Assuming a fixed value for $V_{p}$, when the threshold voltage drops below $V_{p} / 3$ OFF segments begin to be visible. Figure 6 shows the temperature dependence of peak voltage for the same liquid crystal material of Figure 5.
For applications where the display temperature does not vary widely, $V_{P}$ may be set at a fixed voltage chosen to make the RMS OFF voltage, $\mathrm{V}_{\mathrm{P}} / 3$, just below the threshold voltage at the highest temperature expected. This will prevent OFF segments turning ON at high temperature (this at the cost of reduced contrast for ON segments at low temperatures).

For applications where the display temperature may vary to wider extremes, the display voltage $\mathrm{V}_{\text {DISP }}$ (and thus $\mathrm{V}_{P}$ ) may require temperature compensation to maintain sufficient contrast without OFF segments becoming visible.

## Display Voltage and Temperature Compensation

These circuits allow control of the display peak voltage by bringing the bottom of the voltage divider resistor string out at pin 15. The simplest means for generating a display voltage suitable to a particular display is to connect a potentiometer from pin 15 to $\mathrm{V}_{\text {SS }}$ as shown in Figure 7. A potentiometer with a maximum value of $100 \mathrm{k} \Omega$ should give sufficient range of adjustment to suit most displays. This method for generating display voltage should be used only in applications where the temperature of the chip and display won't vary more than $\pm 5^{\circ} \mathrm{C}\left( \pm 9^{\circ} \mathrm{F}\right)$, as the resistors on the chip have a positive temperature coefficient, which will tend to increase the display peak voltage with an increase in temperature. The display voltage also depends on the power supply voltage, leading to tighter tolerances for wider temperature ranges.


## Display Set Voltage (Continued)



0093-16
Figure 8A: Temperature compensation and contrast adjustment for LCD fluid types which have visual threshold tempcos of $\sim-10 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ and operate with 3 V to 4.0 V .


0093-17
Figure 8B: Generating a negative supply from +5 V to drive the display voltage pin below ground. This allows use of wide temperature LCD fluids which require peak-peak display drives of 3.5 V to 7 V . For LCD fluids which have threshold tempcos of $\sim-8 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ the collector of Q1 and $200 \mathrm{k} \Omega$ resistor should be tied to $\mathbf{V}_{\text {ROUT }}$, for larger threshold tempcos of $\sim-16 \mathbf{m V} /{ }^{\circ} \mathrm{C}$ this point should be tied to $\mathbf{V}_{\mathbf{C C}}$.


0093-18
Figure 9: Conceptually a flexible LCD contrast and temperature compensation using an ICL7664 can be designed in this manner. This technique allows adjusting the display voltage and temperature compensation independently.

## Display Layout

Custom displays developed for the ICL7182 need to be arranged such that the 8 segment lines serpentine across 13 backplanes. The annunciators and first eight data segments share a common backplane (BP1). An example layout is shown in Figure 10. This $1.3^{\prime \prime}$ by $4.5^{\prime \prime}$ display is available from Hamlin Inc. (part \# 4464-363-921) for prototyping and evaluation.
Custom Display


## APPLICATIONS



0093-20
Figure 11: 7182 using the internal reference. Values shown are for 1.00 V full-scale, $1 \%$ adjustment sensitivity, 24 readings per second, 6 V floating supply (four stacked 1.5 V dry cells).*


0093-21
Figure 12: 7182 using the internal reference and ICL7660 as a supply regulator. This allows sensing ground reference bipolar inputs with a single +5 V supply. Values shown for 1.00 V full-scale, $0.25 \%$ adjustment sensitivity.


Figure 13: Using Exclusive 'OR' Gate for additional annunciator drivers.


Figure 14: 7182 measuring ratiometric values of Quad Load Cell. The resistor values within bridge are determined by the desired sensitivity.

## APPLICATIONS (Continued)



| $\underline{\mathrm{V}_{\mathrm{O}}}=\frac{1 / \mathrm{RC}}{}$ | RPM | Hz | Period |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }} \mathrm{S}+1 / \mathrm{R}_{3} \mathrm{C}_{3}$ | 600 | 10 | 100 ms |
| $=\frac{1}{2 \pi \mathrm{R}_{3} \mathrm{C}_{3}}$ | 1000 | 16.7 | 60 ms |
| SW1 Momenta | 5000 | 83 | 12 ms |
| Switch SPST | 10,000 | 166.7 | 6 ms |


| No. of <br> Cylinders | Events <br> Per Cycle | Strokes <br> Per Cycle |
| :---: | :---: | :---: |
| 1 | 0.5 | 4 |
| 4 | 2 | 4 |
| 6 | 3 | 4 |
| 8 | 4 | 4 |

Figure 15: Tachometer with Set Point

## APPLICATIONS (Continued)




## A/D CONVERTERS INTEGRATING

HI-7159 Microprocessor-Compatible 5½-Digit A/D Converter ..... 3-2
ICL7104/ICL8052 14/16-Bit $\mu$ P-Compatible 2-Chip A/D Converter ..... 3-3
ICL7104/ICL8068 14/16-Bit $\mu$ P-Compatible 2-Chip A/D Converter ..... 3-3
ICL710912-Bit $\mu \mathrm{P}$-Compatible A/D Converter3-24
ICL7135 41⁄2-Digit BCD Output A/D Converter ..... 3-44

# HI-7159 

## PRELIMINARY

May 1991

## Microprocessor Compatible 5½ Digit A/D Converter

## Features

- $\pm 200,000$ Count A/D Converter
- 2V Full Scale Reading With $10 \mu \mathrm{~V}$ Resolution
- 15 Conversions Per Second in 51⁄2 Digit Mode
- 60 Conversions Per Second in 4 $1 / 2$ Digit Mode
- Serial or Parallel Interface Modes
- Four Selectable Baud Rates
- Differential Analog Input
- Differential Reference Input
- Digital Autozero


## Applications

- Weigh Scales
- Part Counting Scales
- Laboratory Instruments
- Process Control/Monitoring
- Energy Management
- Seismic Monitoring


## Description

The Harris HI-7159 is a monolithic A/D converter that uses a unique dual slope technique which allows it to resolve input changes as small as 1 part in $200,000(10 \mu \mathrm{~V})$ without the use of critical external components. Its digital autozeroing feature virtually eliminates zero drift over temperature. The device is fabricated in Harris' proprietary low noise BiMOS process, resulting in exceptional linearity and noise performance.

The HI-7159's resolution can be switched between a high resolution 200,000 count ( $51 / 2$ digit) mode, and a high speed 20,000 count ( $41 / 2$ digit) mode without any hardware modifications. In the $41 / 2$ digit uncompensated mode, speeds of 60 conversions per second can be achieved. The $\mathrm{HI}-7159$ is designed to be easily interfaced with most microprocessors through either of its two serial and one parallel interface modes. In the serial modes, any one of four common. Baud rates is available.

## Ordering Information

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
| :---: | :---: | :---: |
| $\mathrm{H} 13-7159-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 Pin Plastic DIP |

## Pinout

## 28 LEAD PLASTIC DIP

 TOP VIEW

Functional Block Diagram


## ICL8052/ICL7104 and ICL8068/ICL7104 14/16-Bit $\mu \mathrm{P}$-Compatible 2-Chip A/D Converter

## FEATURES

- 16/14 Bit Binary Three-State Latched Outputs Plus Polarity and Overrange
- Ideally Suited for Interface to UARTs and Microprocessors
- Conversion On Demand or Continuously
- Guaranteed Zero Reading for Zero Volts Input
- True Polarity at Zero Count for Precise Null Detection
- Single Reference Voltage for True Ratiometric Operation
- Onboard Clock and Reference
- Auto-Zero; Auto-Polarity
- Accuracy Guaranteed to 1 Count
- All Outputs TTL Compatible
- $\pm 4 \mathrm{~V}$ Analog Input Range
- Status Signal Available for External Sync, A/Z in Preamp, etc

| Part Number | Temp. Range | Package |
| :--- | :--- | :--- |
| ICL8068CDD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Pin Ceramic DIP |
| ICL8068ACDD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Pin Ceramic DIP |
| ICL8068ACJD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Pin CERDIP |
| ICL7104-14CPL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 40-Pin Plastic DIP |
| ICL7104-16CPL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 40-Pin Plastic DIP |


| Part Number | Temp. Range | Package |
| :--- | :--- | :--- |
| ICL8052CPD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Pin Plastic DIP |
| ICL8052CDD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Pin Ceramic DIP |
| ICL8052CJD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Pin CERDIP |
| ICL8052ACPD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Pin Plastic DIP |
| ICL8052ACDD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Pin Ceramic DIP |
| ICL8052ACJD | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14-Pin CERDIP |



0346-1
Figure 1: ICL8052A (8068A)/ICL7104 16/14 Bit A/D Converter Functional Diagram

[^9]
## ICL8052/ICL7104 and ICL8068/ICL7104

## ABSOLUTE MAXIMUM RATINGS

Power Dissipation (1) All Devices . . . . . . . . . . . . . . . . 500mW
Storage Temperature .................. $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature . . . . . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10sec) .............. $300^{\circ} \mathrm{C}$
ICL8052, 8068
Supply Voltage $\pm 18 \mathrm{~V}$
Differential Input Voltage (8068) ..................... $\pm 30 \mathrm{~V}$
(8052) .................. $\pm 6 \mathrm{~V}$

Input Voltage (2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 15 \mathrm{~V}$
Output Short Circuit Duration,
All Outputs (3) $\qquad$ . Indefinite
NOTE 1 Dissipation rating assumes device is mounted with all leads welded or soldered to printed circuit board in ambient temperature below $+70^{\circ} \mathrm{C}$. For higher temperatures, derate $10 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.
2: For supply voltages less than $\pm 15 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
3: Short circuit may be to ground or either supply. Rating applies to $+70^{\circ} \mathrm{C}$ ambient temperature.
4 Input voltages may exceed the supply voltages provided the input current is limited to $\pm 100 \mu \mathrm{~A}$.
5: Connecting any digital inputs or outputs to voltages greater than $\mathrm{V}^{+}$or less than GND may cause destructive device latchup. For this reason it is recommended that no inputs from sources not on the same power supply be applied to the ICL 7104 before its power supply is established.

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.


ICL7104 ELECTRICAL CHARACTERISTICS $\quad \mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{~V}^{++}=+15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$,
fCLOCK $=200 \mathrm{kHz}$ )

| Symbol | Characteristics |  |  | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IN | Clock Input | CLOCK 1 |  | $\mathrm{V}_{\text {in }}=+5 \mathrm{~V}$ to 0 V | $\pm 2$ | $\pm 7$ | $\pm 30$ | $\mu \mathrm{A}$ |
| 1 IN | Comparator I/P | COMP IN (Note 1) |  | $\mathrm{V}_{\text {in }}=0 \mathrm{~V}$ to +5 V | -10 | $\pm 0.001$ | +10 | $\mu \mathrm{A}$ |
| 1 IH | Inputs with Pulldown | MODE |  | $\mathrm{V}_{\text {IN }}=+5 \mathrm{~V}$ | +1 | +5 | +30 | $\mu \mathrm{A}$ |
| ILL |  |  |  | $\mathrm{V}_{\text {in }}=0 \mathrm{~V}$ | -10 | $\pm 0.01$ | +10 | $\mu \mathrm{A}$ |
| $\mathrm{IIH}^{\text {H }}$ | Inputs <br> with <br> Pullups | SEN, R/F | (Note 2) | $\mathrm{V}_{\text {in }}=+5 \mathrm{~V}$ | -10 | $\pm 0.01$ | +10 | $\mu \mathrm{A}$ |
| IIL |  | $\left.\begin{array}{l} \overline{\mathrm{LBEN}}, \overline{\mathrm{MBEN}}, \\ \overline{\mathrm{HBEN}}, \overline{\mathrm{CE} / \mathrm{LD}} \end{array}\right\}$ |  | $\mathrm{V}_{\text {in }}=0 \mathrm{~V}$ | -30 | -5 | -1 | $\mu \mathrm{A}$ |


| Symbol | Characteristics |  | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage | All Digital Inputs |  | 2.5 | 2.0 | - | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage | All Digital Inputs |  |  | 1.5 | 1.0 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Digital <br> Outputs <br> Three-Stated On | $\begin{aligned} & \overline{\text { LBEN }} \\ & \overline{\text { MBEN }} \text { (16-only) } \\ & \overline{\text { HBEN }} \\ & \overline{\text { CE/LD }} \\ & \text { BIT n, POL, OR } \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ | - | 0.27 | . 4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ |  |  | $\mathrm{IOH}=-10 \mu \mathrm{~A}$ |  | 4.5 | - | V |
| $\mathrm{V}_{\mathrm{OH}}$ |  |  | $\mathrm{I}_{\mathrm{OH}}=-240 \mu \mathrm{~A}$ | 2.4 | 3.5 | - | V |
| lol | Digital Outputs <br> Three-Stated Off | BIT n, POL, OR | $0 \leq \mathrm{V}_{\text {out }} \leq \mathrm{V}^{+}$ | -10 | $\pm .001$ | + 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Non-Three State <br> Digital <br> Output | STTS | $\mathrm{I}_{\mathrm{OL}}=3.2 \mathrm{~mA}$ | - | 0.3 | . 4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ |  |  | $\mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.4 | 3.3 | - | V |
| $\mathrm{V}_{\mathrm{OL}}$ |  | CLOCK 2 | $\mathrm{I}_{\mathrm{OL}}=320 \mu \mathrm{~A}$ |  | 0.5 |  | V |
| $\mathrm{V}_{\mathrm{OH}}$ |  |  | $\mathrm{I}_{\mathrm{OH}}=-320 \mu \mathrm{~A}$ |  | 4.5 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ |  | CLOCK 3 (-14 ONLY) | $\mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ |  | 0.27 | . 4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ |  |  | $\mathrm{IOH}=-320 \mu \mathrm{~A}$ | 2.4 | 3.5 |  | V |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | Switch | Switch 1 |  | - | 25k |  | $\Omega$ |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ |  | Switches 2,3 |  | - | 4k | 20k | $\Omega$ |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ |  | Switches 4,5,6,7,8,9 |  | - | 2k | 10k | $\Omega$ |
| $\mathrm{I}_{\mathrm{D} \text { (off) }}$ |  | Switch Leakage |  | - | 15 |  | pA |
| $\mathrm{f}_{\text {Clock }}$ | Clock | Clock Freq. (Note 4) |  | DC | 200 | 400 | kHz |
| $1^{+}$ | Supply Currents | +5 V Supply Current All outputs high impedance | Freq. $=200 \mathrm{kHz}$ |  | 200 | 600 | $\mu \mathrm{A}$ |
| $1^{++}$ |  | +15V Supply Current | Freq. $=200 \mathrm{kHz}$ |  | . 3 | 1.0 | mA |
| $\mathrm{I}^{-}$ |  | -15V Supply Current | Freq. $=200 \mathrm{kHz}$ |  | 25 | 200 | $\mu \mathrm{A}$ |
| $\mathrm{v}^{+}$ | Supply Voltage Range | Logic Supply | Note 5 | 4.0 |  | $+11.0$ | V |
| $\mathrm{v}^{++}$ |  | Positive Supply |  | +10.0 |  | +16.0 | V |
| $\mathrm{V}^{-}$ |  | Negative Supply |  | -16.0 |  | -10.0 | V |

NOTES: 1. This spec applies when not in Auto-Zero phase.
2. Apply only when these pins are inputs, i.e., the mode pin is low, and the 7104 is not in handshake mode.
3. Apply only when these pins are outputs, i.e., the mode pin is high or the 7104 is in handshake mode
4. Clock circuit shown in Figs. 15 and 16.
5. $\mathrm{V}^{+}$must not be more positive than $\mathrm{V}++$

## ICL8052/ICL7104 and ICL8068/ICL7104

ICL8068 ELECTRICAL CHARACTERISTICS
( $V_{\text {SUPPLY }}= \pm 15 \mathrm{~V}$ unless otherwise specified)

| Symbol | Characteristics | Test Conditions | 8068 |  |  | 8068A |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| EACH OPERATIONAL AMPLIFIER |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | 20 | 65 |  | 20 | 65 | mV |
| In | Input Current (either input) (Note 1) | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | 175 | 250 |  | 80 | 150 | pA |
| CMRR | Common-Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ | 70 | 90 |  | 70 | 90 |  | dB |
|  | Non-Linear Component of CommonMode Rejection Ratio (Note 2) | $\mathrm{V}_{\mathrm{CM}}= \pm 2 \mathrm{~V}$ |  | 110 |  |  | 110 |  | dB |
| $A_{V}$ | Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}}=50 \mathrm{k} \Omega$ | 20,000 |  |  | 20,000 |  |  | V/V |
| SR | Slew Rate |  |  | 6 |  |  | 6 |  | $\mathrm{V} / \mathrm{\mu s}$ |
| GBW | Unity Gain Bandwidth |  |  | 2 |  |  | 2 |  | MHz |
| ISC | Output Short-Circuit Current |  |  | 5 |  |  | 5 |  | mA |
| COMPARATOR AMPLIFIER |  |  |  |  |  |  |  |  |  |
| AVOL | Small-signal Voltage Gain | $\mathrm{R}_{\mathrm{L}}=30 \mathrm{k} \Omega$ |  | 4000 |  |  |  |  | V/V |
| $+\mathrm{V}_{\mathrm{O}}$ | Positive Output Voltage Swing |  | +12 | +13 |  | +12 | +13 |  | V |
| $-\mathrm{V}_{\mathrm{O}}$ | Negative Output Voltage Swing |  | -2.0 | -2.6 |  | -2.0 | -2.6 |  | V |
| VOLTAGE REFERENCE |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{O}}$ | Output Voltage |  | 1.5 | 1.75 | 2.0 | 1.60 | 1.75 | 1.90 | V |
| $\mathrm{R}_{\mathrm{O}}$ | Output Resistance |  |  | 5 |  |  | 5 |  | $\Omega$ |
| TC | Temperature Coefficient |  |  | 50 |  |  | 40 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| V SUPPLY | Supply Voltage Range |  | $\pm 10$ |  | $\pm 16$ | $\pm 10$ |  | $\pm 16$ | V |
| ISUPPLY | Supply Current Total |  |  |  | 14 |  | 8 | 14 | mA |

ICL8052 ELECTRICAL CHARACTERISTICS (VSUPPLY $= \pm 15 \mathrm{~V}$ unless otherwise specified)

| Symbol | Characteristics | Test Conditions | 8052 |  |  | 8052A |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| EACH OPERATIONAL AMPLIFIER |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | 20 | 75 |  | 20 | 75 | mV |
| In | Input Current (either input) (Note 1) | $V_{C M}=0 \mathrm{~V}$ |  | 5 | 50 |  | 2 | 10 | pA |
| CMRR | Common-Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ | 70 | 90 |  | 70 | 90 |  | dB |
|  | Non-Linear Component of CommonMode Rejection Ratio (Note 2) | $\mathrm{V}_{\mathrm{CM}}= \pm 2 \mathrm{~V}$ |  | 110 |  |  | 110 |  | dB |
| $A_{V}$ | Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}}=50 \mathrm{k} \Omega$ | 20,000 |  |  | 20,000 |  |  | $\mathrm{V} / \mathrm{V}$ |
| SR | Slew Rate |  |  | 6 |  |  | 6 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| GBW | Unity Gain Bandwidth |  |  | 1 |  |  | 1 |  | MHz |
| ISC | Output Short-Circuit Current |  |  | 20 |  |  | 20 |  | mA |
| COMPARATOR AMPLIFIER |  |  |  |  |  |  |  |  |  |
| Avol | Small-signal Voltage Gain | $\mathrm{R}_{\mathrm{L}}=30 \mathrm{k} \Omega$ |  | 4000 |  |  |  |  | V/V |
| $+\mathrm{V}_{\mathrm{O}}$ | Positive Output Voltage Swing |  | +12 | +13 |  | +12 | +13 |  | V |
| $-\mathrm{V}_{\mathrm{O}}$ | Negative Output Voltage Swing |  | -2.0 | -2.6 |  | -2.0 | -2.6 |  | V |

## ICL8052 ELECTRICAL CHARACTERISTICS <br> ( $V_{\text {SUPPLY }}= \pm 15 \mathrm{~V}$ unless otherwise specified) (Continued)

| Symbol | Characteristics | Test Conditions | 8052 |  |  | 8052A |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| VOLTAGE REFERENCE |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{0}$ | Output Voltage |  | 1.5 | 1.75 | 2.0 | 1.60 | 1.75 | 1.90 | V |
| $\mathrm{R}_{\mathrm{O}}$ | Output Resistance |  |  | 5 |  |  | 5 |  | $\Omega$ |
| TC | Temperature Coefficient |  |  | 50 |  |  | 40 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| V SUPPLY | Supply Voltage Range |  | $\pm 10$ |  | $\pm 16$ | $\pm 10$ |  | $\pm 16$ | V |
| ISUPPLY | Supply Current Total |  |  | 6 | 12 |  | 6 | 12 | mA |

NOTES: 1. The input bias currents are junction leakage currents which approximately double for every $10^{\circ} \mathrm{C}$ increase in the junction temperature, $\mathrm{T}_{\mathrm{J}}$. Due to limited production test time, the input bias currents are measured with junctions at ambient temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation, Pd. $T_{J}=T_{A}+R_{\theta J A} P d$ where $R_{\theta J A}$ is the thermal resistance from junction to ambient. A heat sink can be used to reduce temperature rise.
2. This is the only component that causes error in dual-slope converter.

$\mathrm{V}^{-}=-15 \mathrm{~V}$, fclock $=200 \mathrm{kHz}$ ) (Note 4)

| Characteristics | Test Conditions | 8068A/7104-14 |  |  | 8068A/7104-16 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Zero Input Reading | $\begin{array}{\|l\|} \hline V_{\text {in }}=0.0 \mathrm{~V} \\ V_{\text {REF }}=2.000 \mathrm{~V} \\ \hline \end{array}$ | -00000 | $\pm 00000$ | +00000 | -00000 | $\pm 00000$ | +00000 | Counts |
| Ratiometric Error(1) | $\mathrm{V}_{\text {in }}=\mathrm{V}_{\mathrm{REF}}=2.0000 \mathrm{~V}$ | -1 | 0 | +1 | -1 | 0 | +1 | LSB |
| Linearity over $\pm$ Full Scale (error of reading from best straight line) | $-4 V \leq V_{\text {in }} \leq+4 V$ |  | 0.5 | 1 |  | 0.5 | 1 | LSB |
| Differential Linearity (difference between worst case step of adjacent counts and ideal step) | $-4 \mathrm{~V} \leq \mathrm{V}_{\text {in }} \leq+4 \mathrm{~V}$ |  | . 01 |  |  | . 01 |  | LSB |
| Rollover error (Difference in reading for equal positive \& negative voltage near full scale) | $-V_{\text {in }}=+V_{\text {in }} \cong 4 \mathrm{~V}$ |  | 0.5 | 1 |  | 0.5 | 1 | LSB |
| Noise (P-P value not exceeded $95 \%$ of time) | $\begin{aligned} & \mathrm{V}_{\text {in }}=0 \mathrm{~V} \\ & \text { Full scale }=4.000 \mathrm{~V} \end{aligned}$ |  | 2 |  |  | 2 |  | $\mu \mathrm{V}$ |
| Leakage Current at Input (2) | $\mathrm{V}_{\text {in }}=0 \mathrm{~V}$ |  | 100 | 165 |  | 100 | 165 | PA |
| Zero Reading Drift | $\begin{aligned} & \mathrm{V}_{\text {in }}=0 \mathrm{~V} \\ & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  | 0.5 |  |  | 0.5 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Scale Factor Temperature (3) Coefficient | $\begin{aligned} & \mathrm{V}_{\text {in }}=+4 \mathrm{~V} \\ & 0 \leq \mathrm{T}_{\mathrm{A}} \leq 50^{\circ} \mathrm{C} \\ & \text { ext. ref. } 0 \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  | 2 | 5 |  | 2 | 5 | ppm $/{ }^{\circ} \mathrm{C}$ |

SYSTEM ELECTRICAL CHARACTERISTICS: ICL8052/7104 $\mathrm{N}^{++}=+15 \mathrm{~V}, \mathrm{v}^{+}=+5 \mathrm{~V}$, $\mathrm{V}^{-}=-15 \mathrm{~V}, \mathrm{f}_{\mathrm{CLOCK}}=200 \mathrm{kHz}$ ) (Note 4)

| Characteristics | Test Conditions | 8052A/7104-14 |  |  | 8052A/7104-16 |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Zero Input Reading | $\begin{aligned} & \hline V_{\text {in }}=0.0 \mathrm{~V} \\ & V_{\text {REF }}=2.000 \mathrm{~V} \end{aligned}$ | -00000 | $\pm 00000$ | +00000 | -00000 | $\pm 00000$ | +00000 | Counts |
| Ratiometric Error (3) | $\mathrm{V}_{\text {in }}=\mathrm{V}_{\text {REF }}=2.0000 \mathrm{~V}$ | -1 | 0 | +1 | -1 | 0 | +1 | LSB |
| Linearity over $\pm$ Full Scale (error of reading from best straight line) | $-4 \mathrm{~V} \leq \mathrm{V}_{\text {in }} \leq+4 \mathrm{~V}$ |  | 0.5 | 1 |  | 0.5 | 1 | LSB |
| Differential Linearity (difference between worst case step of adjacent counts and ideal step) | $-4 \mathrm{~V} \leq \mathrm{V}_{\text {in }} \leq+4 \mathrm{~V}$ |  | . 01 |  |  | . 01 |  | LSB |
| Rollover error (Difference in reading for equal positive \& negative voltage near full scale) | $-\mathrm{V}_{\text {in }}=+\mathrm{V}_{\text {in }} \approx 4 \mathrm{~V}$ |  | 0.5 | 1 |  | 0.5 | 1 | LSB |
| Noise (P-P value not exceeded $95 \%$ of time) | $\begin{aligned} & V_{\text {in }}=0 \mathrm{~V} \\ & \text { Full scale }=4.000 \mathrm{~V} \end{aligned}$ |  | 30 |  |  | 30 |  | $\mu \mathrm{V}$ |
| Leakage Current at Input (2) | $\mathrm{V}_{\text {in }}=0 \mathrm{~V}$ |  | 20 | 30 |  | 20 | 30 | pA |
| Zero Reading Drift | $\begin{aligned} & V_{\text {in }}=0 \mathrm{~V} \\ & 0 \leq T_{A} \leq 70^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  | 0.5 |  |  | 0.5 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Scale Factor Temperature Coefficient | $\begin{aligned} & V_{\text {in }}=+4 \mathrm{~V} \\ & 0 \leq T_{A} \leq 70^{\circ} \mathrm{C} \\ & \text { (ext. ref. } 0 \mathrm{ppm} /{ }^{\circ} \mathrm{C} \text { ) } \\ & \hline \end{aligned}$ |  | 2 |  |  | 2 |  | ppm $/{ }^{\circ} \mathrm{C}$ |

NOTES: 1. Tested with low dielectric absorption integrating capacitor.
2. The input bias currents are junction leakage currents which approximately double for every $10^{\circ} \mathrm{C}$ increase in the junction temperature, $T_{J}$. Due to limited production test time, the input bias currents are measured with junctions at ambient temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation, $\mathrm{Pd} . \mathrm{T}_{J}=\mathrm{T}_{\mathrm{A}}+\mathrm{R}_{\theta \mathrm{JA}} \mathrm{Pd}$ where $\mathrm{R}_{\theta J A}$ is the thermal resistance from junction to ambient. A heat sink can be used to reduce temperature rise.
3. The temperature range can be extended to $70^{\circ} \mathrm{C}$ and beyond if the Auto-Zero and Reference capacitors are increased to absorb the high temperature leakage of the 8068 . See note 2 above.
4. SYSTEM ELECTRICAL CHARACTERISTICS are not tested; for reference only.

ICL8052/ICL7104 and ICL8068/ICL7104


Figure 3: Full 18 Bit Three State Output


0346-4

Figure 4: Various Combinations of Byte Disables

## AC CHARACTERISTICS ( $\left.\mathrm{V}^{++}=+15 \mathrm{~V}, \mathrm{~V}^{+}=+5 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}\right)$



Figure 5: Direct Mode Timing Diagram
Table 1: Direct Mode Timing Requirements (Note: Not tested in production)

| Symbol | Description | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :---: |
| $t_{\text {bea }}$ | $\overline{\text { XBEN Min. Pulse Width }}$ |  | 300 |  |  |
| $\mathrm{t}_{\text {dab }}$ | Data Access Time from $\overline{\text { XBEN }}$ |  | 300 |  |  |
| $\mathrm{t}_{\mathrm{dhb}}$ | Data Hold Time from $\overline{\text { XBEN }}$ |  | 200 |  |  |
| $\mathrm{t}_{\text {cea }}$ | $\overline{\text { CE/LD Min. Pulse Width }}$ |  |  |  |  |
| $\mathrm{t}_{\text {dac }}$ | Data Access Time from $\overline{\mathrm{CE} / \mathrm{LD}}$ |  | 350 |  |  |
| $\mathrm{t}_{\mathrm{dhc}}$ | Data Hold Time from $\overline{\mathrm{CE} / \mathrm{LD}}$ |  | 350 |  |  |
| $\mathrm{t}_{\mathrm{cwh}}$ | CLOCK 1 High Time |  | 280 |  |  |

Table 2: Handshake Timing Requirements (Note: Not tested in production.)

| Name | Description | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {mw }}$ | MODE Pulse (minimum) |  | 20 |  | ns |
| $\mathrm{t}_{\mathrm{sm}}$ | MODE pin set-up time |  | -150 |  |  |
| $\mathrm{t}_{\mathrm{me}}$ | MODE pin high to low $Z \overline{C E / L D}$ high delay |  | 200 |  |  |
| $\mathrm{t}_{\mathrm{mb}}$ | MODE pin high to XBEN low $Z$ (high) delay |  | 200 |  |  |
| $\mathrm{t}_{\text {cel }}$ | CLOCK 1 high to $\overline{C E / L D}$ low delay |  | 700 |  |  |
| $\mathrm{t}_{\text {ceh }}$ | CLOCK 1 high to $\overline{C E / L D}$ high delay |  | 600 |  |  |
| $t_{c b l}$ | CLOCK 1 high to XBEN low delay |  | 900 |  |  |
| $\mathrm{t}_{\mathrm{cbh}}$ | CLOCK 1 high to $\overline{X B E N}$ high delay |  | 700 |  |  |
| $\mathrm{t}_{\text {cdh }}$ | CLOCK 1 high to data enabled delay |  | 1100 |  |  |
| $\mathrm{t}_{\text {cdl }}$ | CLOCK 1 low to data disabled delay |  | 1100 |  |  |
| $\mathrm{t}_{\text {ss }}$ | Send ENable set-up time |  | -350 |  |  |
| $\mathrm{t}_{\mathrm{cbz}}$ | CLOCK 1 high to XBEN disabled delay |  | 2000 |  |  |
| $t_{\text {cez }}$ | CLOCK. 1 high to $\overline{C E / L D}$ disabled delay |  | 2000 |  |  |
| $\mathrm{t}_{\text {cwh }}$ | CLOCK 1 High Time | 1250 | 1000 |  |  |



Table 3: Pin Descriptions

| Pin | Symbol | Option | Description |
| :---: | :---: | :---: | :---: |
| 1 | $\mathrm{V}^{++}$ |  | Positive Supply Voltage Nominally +15 V |
| 2 | GND |  | Digital Ground .OV, ground return |
| 3 | STTS |  | STaTuS output. HI during Integrate and Deintegrate until data is latched. LO when analog section is in Auto-Zero configuration. |
| 4 | POL |  | POLarity. Three-state output. HI for positive input. |
| 5 | OR |  | OverRange. Three-state output. |
| 6 | $\begin{array}{\|l\|l\|} \hline \text { BIT } 16 . \\ \text { BIT } 14 \\ \hline \end{array}$ | $\begin{aligned} & -16 \\ & -14 \end{aligned}$ | (Most significant bit) |
| 7 | $\begin{aligned} & \text { BIT } 15 \\ & \text { BIT } 13 \end{aligned}$ | $\begin{array}{r} -16 \\ -14 \\ \hline \end{array}$ | Data Bits, Three-state outputs. <br> See Table 4 for format of ENables and bytes. HIGH = true |
| 8 | $\begin{aligned} & \text { BIT } 14 \\ & \text { BIT } 12 \end{aligned}$ | $\begin{aligned} & -16 \\ & -14 \\ & \hline \end{aligned}$ |  |
| 9 | $\begin{aligned} & \text { BIT } 13 \\ & \text { BIT } 11 \end{aligned}$ | $\begin{aligned} & -16 \\ & -14 \\ & \hline \end{aligned}$ |  |
| 10 | $\begin{aligned} & \text { BIT } 12 \\ & \text { BIT } 10 \end{aligned}$ | $\begin{aligned} & -16 \\ & -14 \\ & \hline \end{aligned}$ |  |
| 11 | $\begin{array}{\|l\|} \hline \text { BIT } 11 \\ \text { BIT } 9 \\ \hline \end{array}$ | $\begin{aligned} & -16 \\ & -14 \end{aligned}$ |  |
| 12 | $\text { BIT } 10$ $\mathrm{nc}$ | $\begin{aligned} & -16 \\ & -14 \\ & \hline \end{aligned}$ |  |
| 13 | $\begin{array}{\|l} \hline \text { BIT } 9 \\ \text { nc } \\ \hline \end{array}$ | $\begin{array}{r} -16 \\ -14 \\ \hline \end{array}$ |  |
| 14 | BIT 8 |  |  |
| 15 | BIT 7 |  |  |
| 16 | BIT 6 |  |  |
| 17 | BIT 5 |  |  |
| 18 | BIT 4 |  |  |
| 19 | BIT 3 |  |  |
| 20 | BIT 2 |  |  |
| 21 | BIT 1 |  | Least significant bit. |
| 22 | LBEN |  | Low $\bar{B} y t e \overline{E N a b l e . ~ I f ~ n o t ~ i n ~}$ handshake mode (see pin 27) when LO (with $\overline{\mathrm{CE}} / \overline{\mathrm{LD}}$, pin 30) activates low-order byte outputs, BITS 1-8 <br> When in handshake mode (see pin 27), serves as a low-byte flag output. See Figures 12, 13, 14. |
| 23 | $\overline{\text { MBEN }}$ $\overline{\text { HBEN }}$ | $\begin{aligned} & -16 \\ & -14 \end{aligned}$ | $\bar{M}$ id $\overline{\text { Byte }}$ ENable. Activates BITS $9-16$, see $\overline{\text { LBEN }}$ (pin 22) <br> High $\bar{B} y t e ~ E N a b l e . ~$ <br> Activates BITS 9-14, POL, OR, <br> see $\overline{\text { LBEN }}$ (pin 22) |


| Pin | Symbol | Option | Description |
| :---: | :---: | :---: | :---: |
| 24 | HBEN CLOCK3 | $\begin{aligned} & -16 \\ & -14 \end{aligned}$ | Figh Byte ENable. Activates POL, OR, see $\overline{\text { LBEN (pin 22). }}$ RC oscillator pin. Can be used as clock output. |
| Pin | Symbol |  | Description |
| 25 | CLOCK1 | Clock input. External clock or ocsillator. |  |
| 26 | CLOCK2 | Clock output. Crystal or RC oscillator. |  |
| 27 | MODE | Input LO; Direct output mode where $\overline{\mathrm{CE}}$ / $\overline{\mathrm{LD}}, \overline{\mathrm{HBEN}}, \overline{\mathrm{MBEN}}$ and $\overline{\mathrm{LBEN}}$ act as inputs directly controlling byte outputs. If pulsed HI causes immediate entry into handshake mode (see Figure 14). If HI , enables $\overline{\mathrm{CE} / \mathrm{LD}, \overline{H B E N}, \overline{M B E N} \text {, and }}$ $\overline{\text { LBEN }}$ as outputs. Handshake mode will be entered and data output as in Figures 12 \& 13 at conversion completion. |  |
| 28 | R/ $\bar{H}$ | Run/ $\overline{\text { Hold: }}$ Input HI-conversions continously performed every $2^{17}(-16)$ or $2^{15}(-14)$ clock pulses. Input LOconversion in progress completed, converter will stop in Auto-Zero 7 counts before input integrate. |  |
| 29 | SEN | Send-ENable: Input controls timing of byte transmission in handshake mode. HI indicates 'send'. |  |
| 30 | $\overline{\mathrm{CE}} / \overline{\mathrm{LD}}$ | C̄hip-Ēnable/Loā̄. With MODE (pin 27) LO, $\overline{\mathrm{CE}} / \overline{\mathrm{LD}}$ serves as a master output enable; when HI , the bit outputs and POL, OR are disabled. With MODE HI, pin serves as a $\bar{L} o a \bar{D}$ strobe (-ve going) used in handshake mode. See Figures 12 \& 13. |  |
| 31 | $\mathrm{V}^{+}$ | Positive Logic Supply Voltage. Nominally +5 V . |  |
| 32 | AN I/P | ANalog InPut. High Side. |  |
| 33 | BUFIN | BUFfer INput to analog chip (ICL8052 or ICL8068) |  |
| 34 | REFCAP2 | REFerence CAPacitor (negative side) |  |
| 35 | AN.GND. | ANalog GrouND. Input low side and reference low side. |  |
| 36 | A-Z | Auto-Zero node. |  |
| 37 | VREF | Voltage REFerence input (positive side). |  |
| 38 | REFCAP1 | REFerence CAPacitor (positive side). |  |
| 39 | COMP-IN | COMParator INput from 8052/8068 |  |
| 40 | V | Negative Supply Voltage. Nominally -15 V . |  |

Table 4: Three-State Byte Formats and ENable Pins

| 7104-16 | $\overline{C E / L D}$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | HBEN |  | MBEN |  |  |  |  |  |  |  | LBEN |  |  |  |  |  |  |  |
|  | POL | O/R | B16 | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 |
|  |  |  | HBEN |  |  |  |  |  |  |  | LBEN |  |  |  |  |  |  |  |
| 7104-14 |  |  | POL | O/R | B14 | B13 | B12 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 |

Figure 1 shows the functional block diagram of the operating system. For a detailed explanation, refer to Figure 7 below.


Figure 7A: Phase I Auto-Zero


## DETAILED DESCRIPTION

## Analog Section

Figure 7 shows the equivalent Circuit of the Analog Section of both the ICL7104/8052 and the ICL7104/8068 in the 3 different phases of operation. If the Run/Hold pin is left open or tied to $\mathrm{V}+$, the system will perform conversions at a rate determined by the clock frequency: 131,072 for - 16 and 32,368 for - 14 clock periods per cycle (see Figure 9 conversion timing).

## Auto-Zero Phase I Figure 7A

During Auto-Zero, the input of the buffer is shorted to analog ground thru switch 2, and switch 1 closes a loop around the integrator and comparator. The purpose of the loop is to charge the Auto-Zero capacitor until the integrator output no longer changes with time. Also, switches 4 and 9 recharge the reference capacitor to $\mathrm{V}_{\text {REF }}$.


Figure 7D: Phase III - Deintegrate

## ICL8052/ICL7104 and ICL8068/ICL7104

## Input Integrate Phase II Figure 7B

During input integrate the Auto-Zero loop is opened and the analog input is connected to the buffer input thru switch 3. (The reference capacitor is still being charged to $V_{\text {REF }}$ during this time.) If the input signal is zero, the buffer, integrator and comparator will see the same voltage that existed in the previous state (Auto-Zero). Thus the integrator output will not change but will remain stationary during the entire Input Integrate cycle. If $\mathrm{V}_{\text {IN }}$ is not equal to zero, an unbalanced condition exists compared to the Auto-Zero phase, and the integrator will generate a ramp whose slope is proportional to $\mathrm{V}_{\mathbb{I N}}$. At the end of this phase, the sign of the ramp is latched into the polarity F/F.
Deintegrate Phase III Figure 7C \& D
During the Deintegrate phase, the switch drive logic uses the output of the polarity $F / F$ in determining whether to close switches 6 and 9 or 7 and 8 . If the input signal was positive, switches 7 and 8 are closed and a voltage which is $V_{\text {REF }}$ more negative than during Auto-Zero is impressed on the buffer input. Negative inputs will cause $+V_{\text {REF }}$ to be applied to the buffer input via switches 6 and 9 . Thus, the reference capacitor generates the equivalent of a ( + ) reference or a ( - ) reference from the single reference voltage with negligible error. The reference voltage returns the output of the integrator to the zero-crossing point established in Phase I. The time, or number of counts, required to do this is proportional to the input voltage. Since the Deintegrate phase can be twice as long as the Input integrate
phase, the input voltage required to give a full scale reading $=2 \mathrm{~V}_{\mathrm{REF}}$.
NOTE: Once a zero crossing is detected, the system automatically reverts to Auto-Zero phase for the leftover Deintegrate time (unless Run/ Hold is manipulated, see Run/Fold Input in detailed description, digital section).

## Buffer Gain

At the end of the auto-zero interval, the instantaneous noise voltage on the auto-zero capacitor is stored, and subtracts from the input voltage while adding to the reference voltage during the next cycle. The result is that this noise voltage effectively is somewhat greater than the input noise voltage of the buffer itself during integration. By introducing some voltage gain into the buffer, the effect of the auto-zero noise (referred to the input) can be reduced to the level of the inherent buffer noise. This generally occurs with a buffer gain of between 3 and 10. Further increase in buffer gain merely increases the total offset to be handled by the autozero loop, and reduces the available buffer and integrator swings, without improving the noise performance of the system. The circuit recommended for doing this with the ICL8068/ICL7104 is shown in Figure 8. With careful layout, the circuit shown can achieve effective input noise voltages on the order of 1 to $2 \mu \mathrm{~V}$, allowing full 16-bit use with full scale inputs of as low as 150 mV . Note that at this level, thermoelectric EMFs between PC boards, IC pins, etc., due to local temperature changes can be very troublesome. For further discussion, see App. Note A030.


Figure 8: Adding Buffer Gain to ICL8068
Table 5: Typical Component Values $\left(\mathrm{V}^{++}=+15 \mathrm{~V}, \mathrm{~V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{f}_{\mathrm{CLOCK}}=200 \mathrm{kHz}\right)$

| ICL8052/8068 with | ICL7104-16 |  |  | ICL7104-14 |  | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Full scale $\mathrm{V}_{\text {IN }}$ | 200 | 800 | 4000 | 100 | 4000 | mV |
| Buffer Gain | 10 | 1 | 1 | 10 | 1 | $\mathrm{~V} / \mathrm{V}$ |
| $\mathrm{R}_{\text {INT }}$ | 100 | 43 | 200 | 47 | 180 | $\mathrm{k} \Omega$ |
| $\mathrm{C}_{\mathrm{INT}}$ | .33 | .33 | .33 | 0.1 | 0.1 | $\mu \mathrm{~F}$ |
| $\mathrm{C}_{\text {AZ }}$ | 1.0 | 1.0 | 1.0 | 1.0 | 1.0 | $\mu \mathrm{~F}$ |
| $\mathrm{C}_{\text {ref }}$ | 10 | 1.0 | 1.0 | 10 | 1.0 | $\mu \mathrm{~F}$ |
| $\mathrm{~V}_{\text {REF }}$ | 100 | 400 | 2000 | 50 | 2000 | mV |
| Resolution | 3.1 | 12 | 61 | 6.1 | 244 | $\mu \mathrm{~V}$ |



| COUNTS |  |  |  |
| :---: | :---: | :---: | :---: |
|  | PHASE I | PHASE II | PHASE III |
| -16 | 32768 | 32768 | 65536 |
| -14 | 8192 | 8192 | 16384 |

Figure 9: Conversion Timing

## ICL8052 vs ICL8068

The ICL8052 offers significantly lower input leakage currents than the ICL8068, and may be found preferable in systems with high input impedances. However, the ICL8068 has substantially lower noise voltage, and for systems where system noise is a limiting factor, particularly in low signal level conditions, will give better performance.

## COMPONENT VALUE SELECTION

For optimum performance of the analog section, care must be taken in the selection of values for the integrator capacitor and resistor, auto-zero capacitor, reference voltage, and conversion rate. These values must be chosen to suit the particular application.

## Integrating Resistor

The integrating resistor is determined by the full scale input voltage and the output current of the buffer used to charge the integrator capacitor. This current should be small compared to the output short circuit current such that thermal effects are kept to a minimum and linearity is not affected. Values of 5 to $40 \mu \mathrm{~A}$ give good results with a nominal of $20 \mu \mathrm{~A}$. The exact value may be chosen by

$$
\mathrm{R}_{\mathrm{INT}}=\frac{\text { full scale voltage }{ }^{*}}{20 \mu \mathrm{~A}}
$$

*Note: If gain is used in the buffer amplifier then -

$$
R_{I N T}=\frac{\text { (Buffer gain) (full scale voltage) }}{20 \mu \mathrm{~A}}
$$

## Integrating Capacitor

The product of integrating resistor and capacitor is selected to give 9 volt swing for full scale inputs. This is a compromise between possibly saturating the integrator (at +14
volts) due to tolerance build-up between the resistor, capacitor and clock and the errors a lower voltage swing could induce due to offsets referred to the output of the comparator. In general, the value of $\mathrm{C}_{\mathrm{INT}}$ is given by
$\mathrm{C}_{\text {INT }}=\frac{\left[\begin{array}{c}(32768 \text { for }-16) \\ (8192 \text { for }-14)\end{array}\right] \times 20 \mu \mathrm{~A} \times \text { clock period }}{\text { Integrator Output Voltage Swing }}$
A very important characteristic of the integrating capacitor is that it have low dielectric absorption to prevent roll-over or ratiometric errors. A good test for dielectric absorption is to use the capacitor with the input tied to the reference.

This ratiometric condition should read half scale ( $100 \ldots 000$ ) and any deviation is probably due to dielectric absorption. Polypropylene capacitors give undetectable errors at reasonable cost. Polystyrene and polycarbonate capacitors may also be used in less critical applications.

## Auto-Zero and Reference Capacitor

The size of the auto-zero capacitor has some influence on the noise of the system, a large capacitor giving less noise. The reference capacitor should be large enough such that stray capacitance to ground from its nodes is negligible.
Note: When gain is used in the buffer amplifier the reference capacitor should be substantially larger than the autozero capacitor. As a rule of thumb, the reference capacitor should be approximately the gain times the value of the auto-zero capacitor. The dielectric absorption of the reference cap and auto-zero cap are only important at power-on or when the circuit is recovering from an overload. Thus, smaller or cheaper caps can be used here if accurate readings are not required for the first few seconds of recovery.

## ICL8052/ICL7104 and ICL8068/ICL7104

## Reference Voltage

The analog input required to generate a full scale output is $\mathrm{V}_{\mathrm{IN}}=2 \mathrm{~V}_{\mathrm{REF}}$.
The stability of the reference voltage is a major factor in the overall absolute accuracy of the converter. The resolution of the ICL7104 at 16 bits is one part in 65536, or 15.26 ppm . Thus, if the reference has a temperature coefficient of $50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ (on board reference) a temperature change of $1 / 3^{\circ} \mathrm{C}$ will introduce a one-bit absolute error. For this reason, it is recommended that an external high quality reference be used where the ambient temperature is not controlled or where high-accuracy absolute measurements are being made.

## DETAILED DESCRIPTION

## Digital Section

The digital section includes the clock oscillator circuit, a 16 or 14 bit binary counter with output latches and TTLcompatible three-state output driyers, polarity, over-range and control logic and UART handshake logic, as shown in the Block Diagram Figure 10 ( 16 bit version shown).

Throughout this description, logic levels will be referred to as "low" or "high". The actual logic levels are defined under "ICL7104 Electrical Characteristics". For minimum pow-
er consumption, all inputs should swing from GND (low) to $\mathrm{V}^{+}$(high). Inputs driven from TTL gates should have 3$5 \mathrm{k} \Omega$ pullup resistors added for maximum noise immunity.

## MODE Input

The MODE input is used to control the output mode of the converter. When the MODE pin is connected to GND or left open (this input is provided with a pulldown resistor to ensure a low level when the pin is left open), the converter is in its "Direct" output mode, where the output data is directly accessible under the control of the chip and byte enable inputs. When the MODE input is pulsed high, the converter enters the UART handshake mode and outputs the data in three bytes for the 7104-16 or two bytes for the 7104-14 then returns to "direct" mode. When the MODE input is left high, the converter will output data in the handshake mode at the end of every conversion cycle. (See section entitled "Handshake Mode" for further details).

## STaTuS Output

During a conversion cycle, the STaTuS output goes high at the beginning of Input Integrate (Phase II), and goes low one-half clock period after new data from the conversion has been stored in the output latches. See Figure 9 for details of this timing. This signal may be used as a "data valid" flag (data never changes while STaTuS is low) to drive interrupts, or for monitoring the status of the converter.



Figure 11: Run/Hold Operation

## Run/Hold Input

When the Run/Hold input is connected to $\mathrm{V}^{+}$or left open (this input has a pullup resistor to ensure a high level when the pin is left open), the circuit will continuously perform conversion cycles, updating the output latches at the end of every Deintegrate (Phase III) portion of the conversion cycle (See Figure 9). (See under "Handshake Mode" for exception.) In this mode of operation, the conversion cycle will be performed in 131,072 for 7104-16 and 32768 for 7104-14 clock periods, regardless of the resulting value.
If Run/Hold goes low at any time during Deintegrate (Phase III) after the zero crossing has occurred, the circuit will immediately terminate Deintegrate and jump to AutoZero. This feature can be used to eliminate the time spent in Deintegrate after the zero-crossing. If Run/Hold stays or goes low, the converter will ensure a minimum Auto-Zero time, and then wait in Auto-Zero until the Run//̈old input goes high. The converter will begin the Integrate (Phase II) portion of the next conversion (and the STaTuS output will go high) seven clock periods after the high level is detected at Run/Hold. See Figure 11 for details.

Using the Run/Fold input in this manner allows an easy "convert on demand" interface to be used. The converter may be held at idle in Auto-Zero with Run/Hold low. When Run/Hold goes high the conversion is started, and when the STaTuS output goes low the new data is valid (or transferred) to the UART - see Handshake Mode). Run/Hold may now go low terminating Deintegrate and ensuring a minimum Auto-Zero time before stopping to wait for the next conversion. Alternately, Run/Hold can be used to minimize conversion time by ensuring that it goes low during Deintegrate, after zero crossing, and goes high after the hold point is reached. The required activity on the Run/Hold input can be provided by connecting it to the CLOCK3 (-14), CLOCK2 (-16) Output. In this mode the conversion time is dependent on the input value measured. Also refer to Harris Application Bulletin A030 for a discussion of the effects this will have on Auto-Zero performance.

If the Run/Hold input goes low and stays low during AutoZero (Phase I), the converter will simply stop at the end of Auto-Zero and wait for Run/Hold to go high. As above, Inte-
grate (Phase II) begins seven clock periods after the high level is detected.

## Direct Mode

When the MODE pin is left at a low level, the data outputs [bits 1 through 8 low order byte, see Table 4 for format of middle ( -16 ) and high order bytes] are accessible under control of the byte and chip ENable terminals as inputs. These ENable inputs are all active low, and are provided with pullup resistors to ensure an inactive high level when left open. When the chip ENable input is low, taking a byte ENable input low will allow the outputs of that byte to become active (three-stated on). This allows a variety of parallel data accessing techniques to be used. The timing requirements for these outputs are shown under AC Characteristics and Table 1.

It should be noted that these control inputs are asynchronous with respect to the converter clock - the data may be accessed at any time. Thus it is possible to access the data while it is being updated, which could lead to scrambled data. Synchronizing the access of data with the conversion cycle by monitoring the STaTuS output will prevent this. Data is never updated while STaTuS is low. Also note the potential bus conflict described under "Initial Clear Circuitry".

## Handshake Mode

The handshake output mode is provided as an alternative means of interfacing the ICL7104 to digital systems, where the A/D converter becomes active in controlling the flow of data instead of passively responding to chip and byte ENable inputs. This mode is specifically designed to allow a direct interface between the ICL7104 and industry-standard UARTs (such as the Harris CMOS UARTs, IM6402/3) with no external logic required. When triggered into the handshake mode, the ICL7104 provides all the control and flag signals necessary to sequence the three (ICL7106-16) or two (ICL7104-14) bytes of data into the UART and initiate their transmission in serial form. This greatly eases the task and reduces the cost of designing remote data acquisition stations using serial data transmission to minimize the number of lines to the central controlling processor.

Entry into the handshake mode will occur if either of two conditions are fulfilled; first, if new data is latched (i.e. a conversion is completed) while MODE pin (pin 27) is high, in which case entry occurs at the end of the latch cycle; or secondly, if the MODE pin goes from low to high, when entry will occur immediately (if new data is being latched, entry is delayed to the end of the latch cycle). While in the handshake mode, data latching is inhibited, and the MODE pin is ignored. (Note that conversion cycles will continue in the normal manner). This allows versatile initiation of handshake operation without danger of false data generation; if the MODE pin is held high, every conversion (other than those completed during handshake operations) will start a new handshake operation, while if the MODE pin is pulsed. high, handshake operations can be obtained "on demand."
When the converter enters the handshake mode, or when the MODE input is high, the chip and byte ENable terminals become TTL-compatible outputs which provide the control signals for the output cycle. The Send ENable pin (SEN) (pin 29) is used as an indication of the ability of the external device to receive data. The condition of the line is sensed
$\qquad$
once every clock pulse, and if it is high, the next (or first) byte is enabled on the next rising CLOCK 1 (pin 25) clock edge, the corresponding byte ENable line goes low, and the Chip ENable/LoaD pin (pin 30) (CE/LD) goes low for one full clock pulse only, returning high.

On the next falling CLOCK 1 clock pulse edge, if SEN remains high, or after it goes high again, the byte output lines will be put in the high impedance state (or three-stated off). One half pulse later, the byte ENable pin will be cleared high, and (unless finished) the $\overline{C E} / \overline{L D}$ and the next byte ENable pin will go low. This will continue until all three (2 in the case of the 14 bit device) bytes have been sent. The bytes are individually put into the low impedance state i.e.: three-stated on during most of the time that their byte ENable pin is (active) low. When receipt of the last byte has been acknowledged by a high SEN, the handshake mode will be cleared, re-enabling data latching from conversions, and recognizing the condition of the MODE pin again. The byte and chip ENable will be three-stated off, if MODE is low, but held high by their (weak) pullups. These timing relationships are illustrated in Figure 12, 13, and 14, and Table 2.


Figure 12 shows the sequence of the output cycle with SEN held high. The handshake mode (Internal MODE high) is entered after the data latch pulse (since MODE remains high the $\overline{\mathrm{CE}} / \overline{\mathrm{LD}}, \overline{\mathrm{LBEN}}, \overline{\mathrm{MBEN}}$ and $\overline{\text { HBEN }}$ terminals are active as outputs). The high level at the SEN input is sensed on the same high to low internal clock edge. On the next to high internal clock edge, the $\overline{\mathrm{CE}} / \overline{\mathrm{LD}}$ and the HBEN outputs assume a low level and the high-order byte ( POL and OR , and except for -16 , Bits $9-14$ ) outputs are enabled. The $\overline{C E} / \overline{L D}$ output remains low for one full internal clock period only, the data outputs remain active for $1-1 / 2$ internal clock periods, and the high byte ENable remains low for two clock periods. Thus the $\overline{\mathrm{CE}} / \overline{\mathrm{LD}}$ output low level or low to high edge may be used as a synchronizing signal to ensure valid data, and the byte ENable as an output may be used as a byte identification flag. With SEN remaining high the converter completes the output cycle using $\overline{\mathrm{CE}} / \overline{\mathrm{LD}}, \overline{\mathrm{MBEN}}$ and LBEN while the remaining byte outputs (see Table 4) are activated. The handshake mode is terminated when all bytes are sent (3 for -16, 2 for -14).

Figure 13 shows an output sequence where the SEN input is used to delay portions of the sequence, or handshake, to ensure correct data transfer. This timing diagram shows the relationships that occur using an industry-standard IM6402/3 CMOS UART to interface to serial data channels. In this interface, the SEN input to the ICL7104 is driven by the TBRE (Transmitter Buffer Register Empty) output of the UART, and the $\overline{\mathrm{CE}} / \overline{\mathrm{LD}}$ terminal of the ICL7104
drives the TBRL (Transmitter Buffer Register Load) input to the UART. The data outputs are paralleled into the eight Transmitter Buffer Register inputs.
Assuming the UART Transmitter Buffer Register is empty, the SEN input will be high when the handshake mode is entered after new data is stored. The $\overline{C E} / \overline{\mathrm{LD}}$ and HBEN terminals will go low after SEN is sensed, and the high order byte outputs become active. When $\overline{\mathrm{CE}} / \overline{\mathrm{LD}}$ goes high at the end of one clock period, the high order byte data is clocked into the UART Transmitter Buffer Register. The UART TBRE output will now go low, which halts the output cycle with the HBEN output low, and the high order byte outputs active. When the UART has transferred the data to the Transmitter Register and cleared the Transmitter Buffer Register, the TBRE returns high. On the next ICL7104 internal clock high to low edge, the high order byte outputs are disabled, and one-half internal clock later, the HBEN output returns high. At the same time, the $\overline{\mathrm{CE}} / \overline{\mathrm{LD}}$ and $\overline{\text { MBEN }}(-16)$ or LBEN outputs go low, and the corresponding byte outputs become active. Similarly, when the $\overline{\mathrm{CE}} / \overline{\mathrm{LD}}$ returns high at the end of one clock period, the enabled data is clocked into the UART Transmitter Buffer Register, and TBRE again goes low. When TBRE returns to a high it will be sensed on the next ICL7104 internal clock high to low edge, disabling the data outputs. For the 16 bit device, the sequence is repeated for $\overline{L B E N}$. One-half internal clock later, the handshake mode will be cleared, and the chip and byte ENable terminals return high and stay active (as long as MODE stays high).



With the MODE input remaining high as in these examples. the converter will output the results of every conversion except those completed during a handshake operation. By triggering the converter into handshake mode with a low to high edge on the MODE input, handshake output sequences may be performed on demand. Figure 14 shows a handshake output sequence triggered by such an edge. In addition, the SEN input is shown as being low when the converter enters handshake mode. In this case, the whole output sequence is controlled by the SEN input, and the sequence for the first (high order) byte is similar to the sequence for the other bytes. This diagram also shows the output sequence taking longer than a conversion cycle. Note that the converter still makes conversions, with the STaTuS output and Run/Hold input functioning normally. The only difference is that new data will not be latched when in handshake mode, and is therefore lost.

## Initial Clear Circuitry

The internal logic of the 7104 is supplied by an internal regulator between $\mathrm{V}^{++}$and Digital Ground. The regulator includes a low-voltage detector that will clear various registers. This is intended to ensure that on initial power-up, the control logic comes up in Auto-Zero, with the 2nd, 3rd, and 4th MSB bits cleared, and the "mode" F/F cleared (i.e. in "direct" mode). This, however, will also clear these regis-
ters if the supply voltage "glitches" to a low enough value. Additionally, if the supply voltage comes up too fast, this clear pulse may be too narrow for reliable clearing. In general, this is not a problem, but if the UART internal "MODE" F/F should come up set, the byte and chip ENable lines will become active outputs. In many systems this could lead to bus conflicts, especially in non-handshake systems. In any case, SEN should be high (held high for non-handshake systems) to ensure that the MODE F/F will be cleared as fast as possible (see Figure 12 for timing). For these and other reasons, adequate supply bypass is recommended.

## Oscillator

The ICL7104-14 is provided with a versatile three terminal oscillator to generate the internal clock. The oscillator may be overdriven, or may be operated as an RC or crystal oscillator.
Figure 15 shows the oscillator configured for RC operation. The internal clock will be of the same frequency and phase as the voltage on the CLOCK 3 pin. The resistor and capacitor should be connected as shown. The circuit will oscillate at a frequency given by $f=.45 /$ RC. A $50-100 \mathrm{k} \Omega$ resistor is recommended for useful ranges of frequency. For optimum 60 Hz line rejection, the capacitor value should be chosen such that $32768(-16), 8192(-14)$ clock periods is close to an integral multiple of the 60 Hz period.


0346-19
Figure 15: RC Oscillator (ICL7104-14 Only)
Note that CLOCK 3 has the same output drive as the bit outputs.
As a result of pin count limitations, the ICL7104-16 has only CLOCK 1 and CLOCK 2 available, and cannot be used as an RC oscillator. The internal clock will correspond to the inverse of the signal on CLOCK 2. Figure 16 shows a crystal oscillator circuit, which can be used with both 7104 versions. If an external clock is to be used, it should be applied to CLOCK 1. The internal clock will correspond to the signal applied to this pin.


Figure 16: Crystal Oscillator 0346-20

## POWER SUPPLY SEQUENCING

Because of the nature of the CMOS process used to fabricate the ICL7104, and the multiple power supplies used, there are certain conditions of these supplies under which a disabling and potentially damaging SCR action can occur. All of these conditions involve the $\mathrm{V}^{+}$supply ( $\mathrm{nom} .+5 \mathrm{~V}$ ) being more positive than the $\mathrm{V}^{++}$supply. If there is any possibility of this occuring during start-up, shut down, under transient conditions during operation, or when inserting a PC board into a "hot" socket, etc., a diode should be placed between $\mathrm{V}^{+}$and $\mathrm{V}^{++}$to prevent it. A germanium or Schottky rectifier diode would be best, but in most cases a silicon rectifier diode is adequate.

## ANALOG AND DIGITAL GROUNDS

Extreme care must be taken to avoid ground loops in the layout of ICL8068 or ICL8052/7104 circuits, especially in 16 -bit and high sensitivity circuits. It is most important that return currents from digital loads are not fed into the analog ground line. A recommended connection sequence for the ground lines is shown in Figure 17.

## APPLICATIONS INFORMATION

Some applications bulletins that may be found useful are listed here:
A016 "Selecting A/D Converters", by Dave Fullagar
A017 "The Integrating A/D Converter", by Lee Evans
A018 "Do's and Dont's of Applying A/D Converters", by Peter Bradshaw and Skip Osgood
A030 "The ICL7104 - A Binary Output A/D Converter for Microprocessors", by Peter Bradshaw
R005 "Interfacing Data Converter \& Microprocessors", by Peter Bradshaw et al, Electronics, Dec. 9, 1976.


Figure 17: Grounding Sequence

## ICL8052/ICL7104 and ICL8068/ICL7104

ICL7104
with ICL8052/8068
INTEGRATING A/D CONVERTER EQUATIONS
Oscillator
CRYSTAL or RC (RC on - 14 part only)
fosc Typically 200 kHz
$\mathrm{f}_{\mathrm{OSC}}=\mathbf{0 . 4 5}$ /RC (ICL7104-14 only)
Cosc > 50 pF and Rosc $>$ 50k
Oscillator Period
tosc $=1 /$ fosc
Integration Clock Frequency
$\mathrm{f}_{\mathrm{CLO}}=\mathrm{fosc}$
Integration Period
$\mathrm{t}_{\mathrm{INT}}=8192 \times \mathrm{t}_{\mathrm{OSC}}(7104-14)$
$\mathrm{t}_{\mathrm{INT}}=32768 \times \mathrm{t}_{\mathrm{OSC}}$ (7104-16)
$60 / 50 \mathrm{~Hz}$ Rejection Criterion
$\mathrm{t}_{\mathrm{INT}} / \mathrm{t}_{60 \mathrm{~Hz}}$ or $\mathrm{t}_{\mathrm{INT}} / \mathrm{t}_{50 \mathrm{~Hz}}=$ Integer
Optimum Integration Current
$\mathrm{I}_{\mathrm{INT}}=20 \mu \mathrm{~A}$
Full Scale Analog Input Voltage
$V_{\text {INFS }}$ Typ. $=200 \mathrm{mV}$ to $2.0 \mathrm{~V}=2 \mathrm{~V}_{\text {REF }}$
Integrate Resistor
$\mathbf{R}_{\text {INT }}=\frac{\text { (Buffer Gain) } \times \mathbf{V}_{\text {INFS }}}{I_{\text {INT }}}$
Integrate Capacitor
$C_{\text {INT }}=\frac{\left(\mathbf{t}_{\text {INT }}\right)\left(\mathbf{l}_{\text {INT }}\right)}{\left.\mathbf{V}_{\text {INT }}\right)}$

Integrator Output Voltage

$$
V_{I N T}=\frac{\left(t_{I N T}\right)\left(I_{I N T}\right)}{C_{I N T}}
$$

$$
\mathrm{V}_{\mathrm{INT}} \text { Typ. }=9.0 \mathrm{~V}
$$

Output Count
Count $=8192 \times \frac{V_{I N}}{V_{\text {REF }}}$
Count $=32768 \times \frac{\mathrm{V}_{\text {IN }}}{\mathrm{V}_{\text {REF }}}$
Output Type:
Binary Amplitude with Polarity and Overrange Bits.
Power Supply: $\pm \mathbf{1 5 . 0 V},+5 \mathrm{~V}$
$\mathbf{V}^{++}=+15 \mathbf{V}$
$\mathrm{V}^{-}=-15 \mathrm{~V}$
$\mathbf{V}^{+}=+5 \mathbf{V}$
$V_{\text {REF }} \cong 1.75 \mathrm{~V}$
If $\mathrm{V}_{\text {REF }}$ not used, float output pin.
Auto Zero Capacitor Values
$0.01 \mu \mathrm{~F}<\mathbf{C}_{\mathrm{AZ}}<1.0 \mu \mathrm{~F}$
Reference Capacitor Value
$\mathbf{C}_{\text {REF }}=$ (Buffer Gain) $\times \mathbf{C}_{\mathbf{A Z}}$


Conversion Time (in Continuous Mode):
$32,768 * t_{\text {osc }}(7104-14)$
131,072 * $\mathrm{t}_{\text {osc }}(7104-16)$
Figure 18

## GENERAL DESCRIPTION

The ICL7109 is a high performance, CMOS, low power integrating A/D converter designed to easily interface with microprocessors.
The output data ( 12 bits, polarity and overrange) may be directly accessed under control of two byte enable inputs and a chip select input for a simple parallel bus interface. A UART handshake mode is provided to allow the ICL7109 to work with industry-standard UARTs in providing serial data transmission, ideal for remote data logging applications. The RUN/HOLD input and STATUS output allow monitoring and control of conversion timing.
The ICL7109 provides the user with the high accuracy, low noise, low drift, versatility and economy of the dualslope integrating $A / D$ converter. Features like true differential input and reference, drift of less than $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, maximum input bias current of 10 pA , and typical power consumption of 20 mW make the ICL7109 an attractive per-channel alternative to analog multiplexing for many data acquisition applications.

## FEATURES

- 12 Bit Binary (Plus Polarity and Overrange) Dual Slope Integrating Analog-to-Digital Converter
- Byte-Organized TTL-Compatible Three-State Outputs and UART Handshake Mode for Simple Parallel or Serial Interfacing to Microprocessor Systems
- RUN/HOLD Input and STATUS Output Can Be Used to Monitor and Control Conversion Timing
- True Differential Input and Differential Reference
- Low Noise - Typically $15 \mu \mathrm{~V}$ p-p
- 1pA Typical Input Current
- Operates At Up to $\mathbf{3 0}$ Conversions Per Second
- On-Chip Oscillator Operates With Inexpensive 3.58MHz TV Crystal Giving 7.5 Conversions Per Second for 60 Hz Rejection May Also Be Used With An RC Network Oscillator for Other Clock Frequencies


## ORDERING INFORMATION

| Part Number | Temp. Range | Package |
| :---: | :---: | :---: |
| ICL7109MDL | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 40 -Pin Ceramic DIP |
| ICL7109IDL | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 -Pin Ceramic DIP |
| ICL7109IJL | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 -Pin CERDIP |
| ICL7109CPL | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 40 -Pin Plastic DIP |



0336-1
(See Figure 2 for typical connection to a UART or Microcomputer)
Figure 1: Pin Configuration and Test Circuit

[^10]

| Power Dissipation (Note 3) |  |
| :---: | :---: |
| Ceramic Package | 1W @ $+85^{\circ} \mathrm{C}$ |
| Plastic Package . . . . . . . . . . . . . . . . 500mW @ $+70^{\circ} \mathrm{C}$ |  |
| Operating Temperature |  |
| Ceramic Package (MDL) | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Ceramic Package (IDL) | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Plastic Package (CPL) | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature | $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
|  | $+300^{\circ} \mathrm{C}$ |

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ELECTRICAL CHARACTERISTICS $\quad\left(\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}\right.$, $\mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{CLK}}=3.58 \mathrm{MHz}$, unless otherwise indicated.) Test circuit as shown on first page of this data sheet.
ANALOG SECTION

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Zero Input Reading | $\begin{aligned} & V_{I N}=0.0000 \mathrm{~V} \\ & V_{\text {REF }}=204.8 \mathrm{mV} \\ & \hline \end{aligned}$ | -0000 | $\pm 0000$ | +0000 | Counts |
|  | Ratiometric Error(4) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {REF }}=204.8 \mathrm{mV}$ | -3 |  | 0 | Counts |
|  | Non-Linearity (Max deviation from best straight line fit) | Full Scale $=409.6 \mathrm{mV}$ to 2.048 V Over full operating temperature range. (Note 4), (Note 6) | -1 | $\pm .2$ | +1 | Counts |
|  | Roll-over Error (difference in reading for equal pos. and neg. inputs near full scale) | Full Scale $=409.6 \mathrm{mV}$ to 2.048 V (Note 5), (Note 6) | -1 | $\pm .2$ | +1 | Counts |
| CMRR | Common Mode Rejection Ratio | $\begin{aligned} & \mathrm{V}_{\mathrm{CM}} \pm 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \\ & \text { Full Scale }=409.6 \mathrm{mV} \end{aligned}$ |  | 50 |  | $\mu \mathrm{V} / \mathrm{V}$ |
| VCMR | Input Common Mode Range | Input Hi, Input Lo, Common (Note 4) | $V-+1.5$ |  | $\mathrm{V}+-1.0$ | V |
| $e_{n}$ | Noise (p-p value not exceeded $95 \%$ of time) | $\begin{aligned} & V_{I N}=0 \mathrm{~V} \\ & \text { Full Scale }=409.6 \mathrm{mV} \end{aligned}$ |  | 15 |  | $\mu \mathrm{V}$ |
| ILLK | Leakage current at Input | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0 \text { All devices at } 25^{\circ} \mathrm{C} \\ & \mathrm{ICL} 7109 \mathrm{CPL} 0^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq+70^{\circ} \mathrm{C} \text { (Note 4) } \\ & \mathrm{ICL} 71091 \mathrm{DL}-25^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq+85^{\circ} \mathrm{C} \text { (Note 4) } \\ & \mathrm{ICL} 7109 \mathrm{MDL}-55^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq+125^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1 \\ 20 \\ 100 \\ 2 \end{gathered}$ | $\begin{gathered} 10 \\ 100 \\ 250 \\ 5 \end{gathered}$ | pA <br> pA <br> pA <br> nA |
|  | Zero Reading Drift | $\mathrm{V}_{\text {IN }}=0 \mathrm{VR}_{1}=0 \Omega$ (Note 4) |  | 0.2 | 1 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  | Scale Factor Temperature Coefficient | $\mathrm{V}_{\mathrm{IN}}=408.9 \mathrm{mV}=>7770_{8}$ <br> reading <br> Ext. Ref. 0 ppm $/{ }^{\circ} \mathrm{C}$ (Note 4) |  | 1 | 5 | ppm $/{ }^{\circ} \mathrm{C}$ |
| 1+ | Supply Current ${ }^{+}$+ to GND | $V_{I N}=0$, Crystal Osc <br> 3.58 MHz test circuit |  | 700 | 1500 | $\mu \mathrm{A}$ |
| ISUPP | Supply Current V + to V- |  |  | 700 | 1500 | $\mu \mathrm{A}$ |
| $V_{\text {REF }}$ | Ref Out Voltage | Referred to $\mathrm{V}^{+}, 25 \mathrm{k} \Omega$ between $\mathrm{V}+$ and REF OUT | -2.4 | -2.8 | -3.2 | V |
|  | Ref Out Temp. Coefficient | $25 \mathrm{k} \Omega$ between $\mathrm{V}^{+}$and REF OUT |  | 80 |  | ppm $/{ }^{\circ} \mathrm{C}$ |

ELECTRICAL CHARACTERISTICS $\quad\left(\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, unless otherwise indicated.) Test circuit as shown on first page of this data sheet. (Continued)
DIGITAL SECTION

| Symbol | - Parameter |  | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage |  | $\begin{aligned} & \text { IOUT }=100 \mu \mathrm{~A} \\ & \text { Pins 2-16, 18, 19, } 20 \end{aligned}$ | 3.5 | 4.3 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage |  | $\mathrm{I}_{\text {OUT }}=1.6 \mathrm{~mA}$ |  | 0.2 | 0.4 | V |
|  | Output Leakage Current |  | Pins 3-16 high impedance |  | $\pm .01$ | $\pm 1$ | $\mu \mathrm{A}$ |
|  | Control I/O Pullup Current |  | Pins $18,19,20$ V OUT $=\mathrm{V}^{+}-3 \mathrm{~V}$ MODE input at GND |  | 5 |  | $\mu \mathrm{A}$ |
|  | Control I/O Loading |  | HBEN Pin 19 LBEN Pin 18 (Note 4) |  |  | 50 | pF |
| $\mathrm{V}_{1} \mathrm{H}$ | Input High Voltage |  | Pins 18-21, 26, 27 referred to GND | 3.0 |  |  | V |
| VIL | Input Low Voltage |  | Pins 18-21, 26, 27 referred to GND |  |  | 1 | V |
|  | Input Pull-up Current |  | Pins 26, $27 \mathrm{~V}_{\text {OUT }}=\mathrm{V}+-3 \mathrm{~V}$ |  | 5 |  | $\mu \mathrm{A}$ |
|  | Input Pull-up Current |  | Pins 17, $24 \mathrm{~V}_{\text {OUT }}=\mathrm{V}+-3 \mathrm{~V}$ |  | 25 |  | $\mu \mathrm{A}$ |
|  | Input Pull-down Current |  | Pin $21 . V_{\text {OUT }}=G N D+3 V$ |  | 5 |  | $\mu \mathrm{A}$ |
| $\mathrm{O}_{\mathrm{OH}}$ | Oscillator Output <br> Current | High | $\mathrm{V}_{\text {OUT }}=2.5 \mathrm{~V}$ |  | 1 |  | mA |
| $\mathrm{O}_{\mathrm{OL}}$ |  | Low | $\mathrm{V}_{\text {OUT }}=2.5 \mathrm{~V}$ |  | 1.5 |  | mA |
| $\mathrm{BO}_{\mathrm{OH}}$ | Buffered Oscillator <br> Output Current | High | $\mathrm{V}_{\text {OUT }}=2.5 \mathrm{~V}$ |  | 2 |  | mA |
| BO OL |  | Low | $\mathrm{V}_{\text {OUT }}=2.5 \mathrm{~V}$ |  | 5 |  | mA |
| ${ }_{\text {tw }}$ | MODE Input Pulse Width |  | (Note 4) | 50 |  |  | ns |

NOTES: 1. Input voltages may exceed the supply voltages provided the input current is limited to $\pm 100 \mu \mathrm{~A}$
2. Due to the SCR structure inherent in the process used to fabricate these devices, connecting any digital inputs or outputs to voltages greater than $\mathrm{V}^{+}$ or less than GND may cause destructive device latchup. For this reason it is recommended that no inputs from sources other than the same power supply be applied to the ICL7109 before its power-supply is established, and that in multiple supply systems the supply to the ICL7109 be activated first. 3. This limit refers to that of the package and will not be obtained during normal operation.
4. This parameter is not production tested, but is guaranteed by design.
5. Roll-over error for $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ is $\pm 3$ counts maximum.
6. A full-scale voltage of 2.048 V is used because a full scale voltage of 4.096 V exceeds the devices Common Mode Voltage Range.
7. For Cerdip package the Ratiometric error can be -4 (Min.).

TABLE 1: Pin Assignment and Function Description

| Pin | Symbol | Description |  |  |
| :---: | :---: | :---: | :---: | :---: |
| 1 | GND | Digital Ground, OV. Ground return for all digital logic. |  |  |
| 2 | STATUS | Output High during integrate and deintegrate until data is latched. <br> Output Low when analog section is in AutoZero configuration. |  |  |
| 3 | POL | Polarity - HI for Positive input. |  | All three state output data bits |
| 4 | OR | Overrange - HI if Overranged. |  |  |
| 5 | B12 | Bit 12 | (Most Significant Bit) |  |
| 6 | B11 | Bit 11 | $\mathrm{HI}=$ true |  |
| 7 | B10 | Bit 10 |  |  |
| 8 | B9 | Bit 9 |  |  |
| 9 | B8 | Bit 8 |  |  |
| 10 | B7 | Bit 7 |  |  |
| 11 | B6 | Bit 6 |  |  |
| 12 | B5 | Bit 5 |  |  |
| 13 | B4 | Bit 4 |  |  |
| 14 | B3 | Bit 3 |  |  |
| 15 | B2 | Bit 2 |  |  |
| 16 | B1 | Bit 1 | (Least Significant Bit) |  |
| 17 | TEST | Input High — Normal Operation. <br> Input Low - Forces all bit outputs high. <br> Note: This input is used for test purposes only. <br> Tie high if not used. |  |  |
| 18 | LBEN | Low Byte Enable - With Mode (Pin 21) low, and $\overline{C E / L O A D}$ (Pin 20) low, taking this pin low activates low order byte outputs B1 — B8. <br> - With Mode (Pin 21) high, this pin serves as a low byte flag output used in handshake mode. See Figures 8, 9, 10. |  |  |
| 19 | HBEN | High Byte Enable - With Mode (Pin 21) low, and $\overline{C E / L O A D}$ (Pin 20) low, taking this pin low activates high order byte outputs B9 - B12, POL, OR. <br> - With Mode (Pin 21) high, this pin serves as a high byte flag output used in handshake mode. See Figures 8, 9, 10. |  |  |
| 20 | $\overline{\text { CE/LOAD }}$ | Chip Enable Load - With Mode (Pin 21) low. $\overline{C E / L O A D}$ serves as a master output enable. When high, B1 - B12, POL, OR outputs are disabled. <br> - With Mode (Pin 21) high, this pin serves as a load strobe used in handshake mode. See Figures 8, 9, 10. |  |  |


| Pin | Symbol | Description |
| :---: | :---: | :---: |
| 21 | MODE | Input Low - Direct output mode where $\overline{\text { CE/LOAD (Pin 20), } \overline{\text { HBEN }} \text { (Pin 19) and LBEN }}$ <br> (Pin 18) act as inputs directly controlling byte outputs. <br> Input Pulsed High - Causes immediate entry into handshake mode and output of data as in Figure 10. <br> Input High - Enables CE/LOAD (Pin 20), HBEN (Pin 19), and LBEN (Pin 18) as outputs, handshake mode will be entered and data output as in Figures 8 and 9 at conversion completion. |
| 22 | OSC IN | Oscillator Input |
| 23 | OSC OUT | Oscillator Output |
| 24 | OSC SEL | Oscillator Select - Input high configures OSC IN, OSC OUT, BUF OSC OUT as RC oscillator - clock will be same phase and duty cycle as BUF OSC OUT. <br> - Input low configures OSC IN, OSC OUT for crystal oscillator - clock frequency will be $1 / 58$ of frequency at BUF OSC OUT. |
| 25 | BUF OSC OUT | Buffered Oscillator Output |
| 26 | RUN/ $\overline{H O L D}$ | Input High - Conversions continuously performed every 8192 clock pulses. Input Low - Conversion in progress completed, converter will stop in Auto-Zero 7 counts before integrate. |
| 27 | SEND | Input - Used in handshake mode to indicate ability of an external device to accept data. Connect to +5 V if not used. |
| 28 | V- | Analog Negative Supply - Nominally -5V with respect to GND (Pin 1). |
| 29 | REF OUT | Reference Voltage Output - Nominally 2.8 V down from $\mathrm{V}^{*}$ ( $\operatorname{Pin} 40$ ). |
| 30 | BUFFER | Buffer Amplifier Output |
| 31 | AUTO-ZERO | Auto-Zero Node - Inside foil of $\mathrm{C}_{A Z}$ |
| 32 | INTEGRATOR | Integrator Output - Outside foil of $\mathrm{C}_{\text {INT }}$ |
| 33 | COMMON | Analog Common - System is Auto-Zeroed to COMMON |
| 34 | INPUT LO | Differential Input Low Side |
| 35 | INPUT HI | Differential Input High Side |
| 36 | REF IN + | Differential Reference Input Positive |
| 37 | REF CAP + | Reference Capacitor Positive |
| 38 | REF CAP | Reference Capacitor Negative |
| 39 | REF IN | Differential Reference Input Negative |
| 40 | $\mathrm{V}^{+}$ | Positive Supply Voltage - Nominally +5 V with respect to GND (Pin 1). |

Note: All digital levels are positive true.


0336-2
Figure 2A: Typical Connection Diagram UART Interface - To transmit latest result, send any word to UART


Figure 2B: Typical Connection Diagram Parallel Interface With 8048 Microcomputer

## DETAILED DESCRIPTION

## Analog Section

Figure 3 shows the equivalent circuit of the Analog Section of the ICL7109. When the RUN/HOLD input is left open or connected to $\mathrm{V}^{+}$, the circuit will perform conversions at a rate determined by the clock frequency ( 8192 clock periods per cycle). Each measurement cycle is divided into three phases as shown in Figure 4. They are (1) Auto-Zero (AZ), (2) Signal Integrate (INT) and (3) Deintegrate (DE).

## Auto-Zero Phase

During auto-zero three things happen. First, input high and low are disconnected from their pins and internally shorted to analog COMMON. Second, the reference capacitor is charged to the reference voltage. Third, a feedback loop is closed around the system to charge the auto-zero capacitor $\mathrm{C}_{\mathrm{AZ}}$ to compensate for offset voltages in the buffer amplifier, integrator, and comparator. Since the comparator is included in the loop, the AZ accuracy is limited only by the noise of the system. In any case, the offset referred to the input is less than $10 \mu \mathrm{~V}$.


Figure 3: Analog Section


Figure 4: Conversion Timing (RUN/HOLD Pin High)

## Signal Integrate Phase

During signal integrate the auto-zero loop is opened, the internal short is removed and the internal high and low inputs are connected to the external pins. The converter then integrates the differential voltage between IN HI and IN LO for a fixed time of 2048 clock periods. Note that this differential voltage must be within the common mode range of the inputs. At the end of this phase, the polarity of the integrated signal is determined.

## De-Integrate Phase

The final phase is de-integrate, or reference integrate. Input low is internally connected to analog COMMON and input high is connected across the previously charged (during auto-zero) reference capacitor. Circuitry within the chip ensures that the capacitor will be connected with the correct polarity to cause the integrator output to return to zero crossing (established in Auto Zero) with a fixed slope. Thus the time for the output to return to zero (represented by the number of clock periods counted) is proportional to the input signal.

## Differential Input

The input can accept differential voltages anywhere within the common mode range of the input amplifier; or specifically from 1.0 volts below the positive supply to 1.5 volts above the negative supply. In this range the system has a CMRR of 86 dB typical. However, since the integrator also swings with the common mode voltage, care must be exercised to assure the integrator output does not saturate. A worst case condition would be a large positive common mode voltage with a near full-scale negative differential input voltage. The negative input signal drives the integrator positive when most of its swing has been used up by the positive common mode voltage. For these critical applications the integrator swing can be reduced to less than the recommended 4 V full scale with some loss of accuracy. The integrator output can swing within 0.3 volts of either supply without loss of linearity.

The ICL7109 has, however, been optimized for operation with analog common near digital ground. With power supplies of +5 V and -5 V , this allows a 4 V full scale integrator swing positive or negative thus maximizing the performance of the analog section.

## Differential Reference

The reference voltage can be generated anywhere within the power supply voltage of the converter. The main source of common mode error is a roll-over voltage caused by the reference capacitor losing or gaining charge to stray capacity on its nodes. If there is a large common mode voltage, the reference capacitor can gain charge (increase voltage) when called up to deintegrate a positive signal but lose charge (decrease voltage) when called up to deintegrate a negative input signal. This difference in reference for ( + ) or $(-)$ input voltage will give a roll-over error. However, by selecting the reference capacitor large enough in comparison to the stray capacitance, this error can be held to less than 0.5 count for the worst case condition (see Component Values Selection below).
The roll-over error from these sources is minimized by having the reference common mode voltage near or at ana$\log$ COMMON.

## Component Value Selection

For optimum performance of the analog section, care must be taken in the selection of values for the integrator capacitor and resistor, auto-zero capacitor, reference voltage, and conversion rate. These values must be chosen to suit the particular application.
The most important consideration is that the integrator output swing (for full-scale input) be as large as possible. For example, with $\pm 5 \mathrm{~V}$ supplies and COMMON connected to GND, the nominal integrator output swing at full scale is $\pm 4 \mathrm{~V}$. Since the integrator output can go to 0.3 V from either supply without significantly affecting linearity, a 4 V integrator output swing allows 0.7 V for variations in output swing due to component value and oscillator tolerances. With $\pm 5 \mathrm{~V}$ supplies and a common mode range of $\pm 1 \mathrm{~V}$ required, the component values should be selected to provide $\pm 3 \mathrm{~V}$ integrator output swing. Noise and rollover errors will be slightly worse than in the $\pm 4 \mathrm{~V}$ case. For larger common mode voltage ranges, the integrator output swing must be
reduced further. This will increase both noise and rollover errors. To improve the performance, supplies of $\pm 6 \mathrm{~V}$ may be used.

## Integrating Resistor

Both the buffer amplifier and the integrator have a class A output stage with $100 \mu \mathrm{~A}$ of quiescent current. They supply $20 \mu \mathrm{~A}$ of drive current with negligible non-linearity. The integrating resistor should be large enough to remain in this very linear region over the input voltage range, but small enough that undue leakage requirements are not placed on the PC board. For 4.096 volt full scale, $200 \mathrm{k} \Omega$ is near optimum and similarly a $20 \mathrm{k} \Omega$ for a 409.6 mV scale. For other values of full scale voltage, $\mathrm{R}_{\text {INT }}$ should be chosen by the relation

$$
R_{I N T}=\frac{\text { full scale voltage }}{20 \mu \mathrm{~A}}
$$

## Integrating Capacitor

The integrating capacitor $\mathrm{C}_{\mathrm{INT}}$ should be selected to give the maximum integrator output voltage swing without saturating the integrator (approximately 0.3 volt from either supply). For the ICL7109 with $\pm 5$ volt supplies and analog common connected to GND, a $\pm 3.5$ to $\pm 4$ volt integrator output swing is nominal. For $7-1 / 2$ conversions per second ( 61.72 kHz clock frequency) as provided by the crystal oscillator, nominal values for $\mathrm{C}_{\text {INT }}$ and $\mathrm{C}_{\mathrm{AZ}}$ are $0.15 \mu \mathrm{~F}$ and $0.33 \mu \mathrm{~F}$, respectively. If different clock frequencies are used, these values should be changed to maintain the integrator output voltage swing. In general, the value of $\mathrm{C}_{\mathrm{INT}}$ is given by

$$
\mathrm{C}_{\mathrm{INT}}=\frac{(2048 \times \text { clock period })(20 \mu \mathrm{~A})}{\text { integrator output voltage swing }} \mu \mathrm{F}
$$

An additional requirement of the integrating capacitor is that it have low dielectric absorption to prevent roll-over errors. While other types of capacitors are adequate for this application, polypropylene capacitors give undetectable errors at reasonable cost up to $85^{\circ} \mathrm{C}$. For the military temperature range, Teflon ${ }^{\circledR}$ capacitors are recommended. While their dielectric absorption characteristics vary somewhat from unit to unit, selected devices should give less than 0.5 count of error due to dielectric absorption.

## Auto-Zero Capacitor

The size of the auto-zero capacitor has some influence on the noise of the system: a smaller physical size and a larger capacitance value lower the overall system noise. However, $C_{A Z}$ cannot be increased without limits since it, in parallel with the integrating capacitor forms an R-C time constant that determines the speed of recovery from overloads and more important the error that exists at the end of an auto-zero cycle. For 409.6 mV full scale where noise is very important and the integrating resistor small, a value of $\mathrm{C}_{\mathrm{AZ}}$ twice $\mathrm{C}_{\mathrm{INT}}$ is optimum. Similarly for 4.096 V full scale where recovery is more important than noise, a value of $\mathrm{C}_{A Z}$ equal to half of $\mathrm{C}_{I N T}$ is recommended.

For optimal rejection of stray pickup, the outer foil of $\mathrm{C}_{A Z}$ should be connected to the R-C summing junction and the inner foil to pin 31 . Similarly the outer foil of $\mathrm{C}_{\mathrm{INT}}$ should be connected to pin 32 and the inner foil to the R-C summing junction. Teflon®, or equivalent, capacitors are recommended above $85^{\circ} \mathrm{C}$ for their low leakage characteristics.

## Reference Capacitor

A $1 \mu \mathrm{~F}$ capacitor gives good results in most applications. However, where a large reference common mode voltage exists (i.e. the reference low is not at analog common) and a 409.6 mV scale is used, a larger value is required to prevent roll-over error. Generally $10 \mu \mathrm{~F}$ will hold the roll-over error to 0.5 count in this instance. Again, Teflon ${ }^{\oplus}$, or equivalent capacitors should be used for temperatures above $85^{\circ} \mathrm{C}$ for their low leakage characteristics.

## Reference Voltage

The analog input required to generate a full scale output of 4096 counts is $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}_{\text {REF }}$. Thus for a normalized scale, a reference of 2.048 V should be used for a 4.096 V full scale, and 204.8 mV should be used for a 0.4096 V full scale. However, in many applications where the A/D is sensing the output of a transducer, there will exist a scale factor other than unity between the absolute output voltage to be measured and a desired digital output. For instance, in a weighing system, the designer might like to have a full scale reading when the voltage from the transducer is 0.682 V . Instead of dividing the input down to 409.6 mV , the input voltage should be measured directly and a reference voltage of 0.341 V should be used. Suitable values for integrating resistor and capacitor are $33 \mathrm{k} \Omega$ and $0.15 \mu \mathrm{~F}$. This avoids a divider on the input. Another advantage of this system occurs when a zero reading is desired for non-zero input. Temperature and weight measurements with an offset or tare are examples. The offset may be introduced by connecting the voltage output of the transducer between common and analog high, and the offset voltage between common and analog low, observing polarities carefully. However, in processor-based systems using the ICL7109, it may be more efficient to perform this type of scaling or tare subtraction digitally using software.

## Reference Sources

The stability of the reference voltage is a major factor in the overall absolute accuracy of the converter. The resolution of the ICL7109 at 12 bits is one part in 4096, or 244 ppm . Thus if the reference has a temperature coefficient of $80 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ (onboard reference) a temperature difference of $3^{\circ} \mathrm{C}$ will introduce a one-bit absolute error.

For this reason, it is recommended that an external highquality reference be used where the ambient temperature is not controlled or where high-accuracy absolute measurements are being made.
The ICL7109 provides a REFerence OUTput (pin 29) which may be used with a resistive divider to generate a suitable reference voltage. This output will sink up to about 20 mA without significant variation in output voltage, and is provided with a pullup bias device which sources about $10 \mu \mathrm{~A}$. The output voltage is nominally 2.8 V below $\mathrm{V}^{+}$, and has a temperature coefficient of $\pm 80 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ typ. When using the onboard reference, REF OUT (Pin 29) should be connected to REF - (pin 39), and REF + should be connected to the wiper of a precision potentiometer between REF OUT and $\mathrm{V}^{+}$. The circuit for a 204.8 mV reference is shown in the test circuit. For a 2.048 mV reference, the fixed resistor should be removed, and a $25 \mathrm{k} \Omega$ precision potentiometer between REF OUT and $\mathrm{V}+$ should be used.

Note that if pins 29 and 39 are tied together and pins 39 and 40 accidentally shorted (e.g., during testing), the reference supply will sink enough current to destroy the device. This can be avoided by placing a $1 \mathrm{k} \Omega$ resistor in series with pin 39.

## DETAILED DESCRIPTION

## Digital Section

The digital section includes the clock oscillator and scaling circuit, a 12 -bit binary counter with output latches and TTL-compatible three-state output drivers, polarity, overrange and control logic, and UART handshake logic, as shown in Figure 5.

Throughout this description, logic levels will be referred to as "low" or "high". The actual logic levels are defined in the Electrical Characteristics Table. For minimum power consumption, all inputs should swing from GND (low) to $\mathrm{V}^{+}$ (high). Inputs driven from TTL gates should have $3-5 \mathrm{k} \Omega$ pullup resistors added for maximum noise immunity.

## MODE Input

The MODE input is used to control the output mode of the converter. When the MODE pin is low or left open (this input is provided with a pulldown resistor to ensure a low level when the pin is left open), the converter is in its "Direct" output mode, where the output data is directly accessible under the control of the chip and byte enable inputs. When the MODE input is pulsed high, the converter enters the UART handshake mode and outputs the data in two bytes, then returns to "direct" mode. When the MODE input is left high, the converter will output data in the handshake mode at the end of every conversion cycle. (See section entitled "Handshake Mode" for further details).

## STATUS Output

During a conversion cycle, the STATUS output goes high at the beginning of Signal Integrate (Phase II), and goes low one-half clock period after new data from the conversion has been stored in the output latches. See Figure 4 for details of this timing. This signal may be used as.a "data valid" flag (data never changes while STATUS is low) to drive interrupts, or for monitoring the status of the converter.

## RUN/ $\overline{H O L D}$ Input

When the RUN/ $\overline{\text { HOLD }}$ input is high, or left open, the circuit will continuously perform conversion cycles, updating the output latches after zero crossing during the Deintegrate (Phase III) portion of the conversion cycle (See Figure 4). In this mode of operation, the conversion cycle will be performed in 8192 clock periods, regardless of the resulting value.

If RUN/ $\overline{\text { HOLD }}$ goes low at any time during Deintegrate (Phase III) after the zero crossing has occurred, the circuit will immediately terminate Deintegrate and jump to AutoZero. This feature can be used to eliminate the time spent in Deintegrate after the zero-crossing. If RUN/ $\overline{\text { HOLD }}$ stays or goes low, the converter will ensure minimum Auto-Zero time, and then wait in Auto-Zero until the RUN/ $\overline{\mathrm{HOLD}}$ input goes high. The converter will begin the Integrate (Phase II) portion of the next conversion (and the STATUS output will go high) seven clock periods after the high level is detected at RUN/HOLD. See Figure 6 for details.


Figure 5: Digital Section


Using the RUN/ $\overline{H O L D}$ input in this manner allows an easy "convert on demand" interface to be used. The converter may be held at idle in auto-zero with RUN/HOLD low. When RUN/HOLD goes high the conversion is started, and when the STATUS output goes low the new data is valid (or transferred to the UART - see Handshake Mode). RUN/ HOLD may now be taken low which terminates deintegrate and ensures a minimum Auto-Zero time before the next conversion.

Alternately, RUN/ $\overline{\mathrm{HOLD}}$ can be used to minimize conversion time by ensuring that it goes low during Deintegrate, after zero crossing, and goes high after the hold point is reached. The required activity on the RUN/HOLD input can be provided by connecting it to the Buffered Oscillator Output. In this mode the conversion time is dependent on the input value measured. Also refer to Harris Application Bulletin A032 for a discussion of the effects this will have on Auto-Zero performance.

If the RUN/ $\overline{H O L D}$ input goes low and stays low during Auto-Zero (Phase I), the converter will simply stop at the end of Auto-Zero and wait for RUN/ $\overline{H O L D}$ to go high. As above, Integrate (Phase II) begins seven clock periods after the high level is detected.

## Direct Mode

When the MODE pin is left at a low level, the data outputs (bits 1 through 8 low order byte, bits 9 through 12, polarity and over-range high order byte) are accessible under control of the byte and chip enable terminals as inputs. These three inputs are all active low, and are provided with pullup resistors to ensure an inactive high level when left open. When the chip enable input is low, taking a byte enable input low will allow the outputs of that byte to become active (three-stated on). This allows a variety of parallel data accessing techniques to be used, as shown in the section entitled "Interfacing." The timing requirements for these outputs are shown in Figure 7 and Table 2.

## Table 2 －Direct Mode Timing Requirements <br> （See Note 4 of Electrical Characteristics）

| SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $t_{\text {BEA }}$ | Byte Enable Width | 350 | 220 |  | ns |
| t $_{\text {DAB }}$ | Data Access Time <br> from Byte Enable |  | 210 | 350 | ns |
| t $_{\text {DHB }}$ | Data Hold Time <br> from Byte Enable |  | 150 | 300 | ns |
| $\mathrm{t}_{\text {CEA }}$ | Chip Enable Width | 400 | 260 |  | ns |
| t $_{\text {DAC }}$ | Data Access Time <br> from Chip Enable |  | 260 | 400 | ns |
| t $_{\text {DHC }}$ | Data Hold Time <br> from Chip Enable |  | 240 | 400 | ns |



0336－8
Figure 7：Direct Mode Output Timing
It should be noted that these control inputs are asynchro－ nous with respect to the converter clock－the data may be accessed at any time．Thus it is possible to access the latches while they are being updated，which could lead to erroneous data．Synchronizing the access of the latches with the conversion cycle by monitoring the STATUS output will prevent this．Data is never updated while STATUS is low．

## Handshake Mode

The handshake output mode is provided as an alternative means of interfacing the ICL7109 to digital systems，where the A／D converter becomes active in controlling the flow of data instead of passively responding to chip and byte en－ able inputs．This mode is specifically designed to allow a direct interface between the ICL7109 and industry－standard UARTs（such as the Harris IM6402／3）with no external logic required．When triggered into the handshake mode，the

ICL7109 provides all the control and flag signals necessary to sequentially transfer two bytes of data into the UART and initiate their transmission in serial form．This greatly eases the task and reduces the cost of designing remote data ac－ quisition stations using serial data transmission．

Entry into the handshake mode is controlled by the MODE pin．When the MODE terminal is held high，the ICL7109 will enter the handshake mode after new data has been stored in the output latches at the end of a conversion （See Figures 8 and 9）．The MODE terminal may also be used to trigger entry into the handshake mode on demand． At any time during the conversion cycle，the low to high transition of a short pulse at the MODE input will cause immediate entry into the handshake mode．If this pulse oc－ curs while new data is being stored，the entry into hand－ shake mode is delayed until the data is stable．While the converter is in the handshake mode，the MODE input is ignored，and although conversions will still be performed， data updating will be inhibited（See Figure 10）until the con－ verter completes the output cycle and clears the handshake mode．

When the converter enters the handshake mode，or when the MODE input is high，the chip and byte enable terminals become TTL－compatible outputs which provide the control signals for the output cycle（See Figures 8，9，and 10）．

In handshake mode，the SEND input is used by the con－ verter as an indication of the ability of the receiving device （such as a UART）to accept data．

Figure 8 shows the sequence of the output cycle with SEND held high．The handshake mode（Internal MODE high）is entered after the data latch pulse，and since MODE remains high the CE／LOAD，$\overline{L B E N}$ and $\overline{\text { HBEN }}$ terminals are active as outputs．The high level at the SEND input is sensed on the same high to low internal clock edge that terminates the data latch pulse．On the next low to high internal clock edge the $\overline{C E / L O A D}$ and the HBEN outputs assume a low level，and the high－order byte（bits 9 through 12，POL，and OR）outputs are enabled．The CE／LOAD out－ put remains low for one full internal clock period only，the data outputs remain active for $1-1 / 2$ internal clock periods， and the high byte enable remains low for two clock periods． Thus the CE／LOAD output low level or low to high edge may be used as a synchronizing signal to ensure valid data， and the byte enable as an output may be used as a byte identification flag．With SEND remaining high the converter completes the output cycle using CE／LOAD and LBEN while the low order byte outputs（bits 1 through 8 ）are acti－ vated．The handshake mode is terminated when both bytes are sent．

Figure 9 shows an output sequence where the SEND in－ put is used to delay portions of the sequence，or handshake to ensure correct data transfer．This timing diagram shows the relationships that occur using an industry－standard IM6402／3 CMOS UART to interface to serial data channels． In this interface，the SEND input to the ICL7109 is driven by the TBRE（Transmitter Buffer Register Empty）output of the UART，and the $\overline{C E / L O A D}$ terminal of the ICL7109 drives the TBRL（Transmitter Buffer Register Load）input to the UART．The data outputs are paralleled into the eight Trans－ mitter Buffer Register inputs．


Figure 8: Handshake With Send Held Positive


Figure 9: Handshake - Typical UART Interface Timing


0336-11
Figure 10: Handshake Triggered By Mode

Assuming the UART Transmitter Buffer Register is empty, the SEND input will be high when the handshake mode is entered after new data is stored. The CE/LOAD and HBEN terminals will go low after SEND is sensed, and the high order byte outputs become active. When CE/LOAD goes high at the end of one clock period, the high order byte data is clocked into the UART Transmitter Buffer Register. The UART TBRE output will now go low, which halts the output cycle with the HBEN output low, and the high order byte outputs active. When the UART has transferred the data to the Transmitter Register and cleared the Transmitter Buffer Register, the TBRE returns high. On the next ICL7109 internal clock high to low edge, the high order byte outputs are disabled, and one-half internal clock later, the HBEN output returns high. At the same time, the CE/LOAD and LBEN outputs go low, and the low order byte outputs become active. Similarly, when the CE/LOAD returns high at the end of one clock period, the low order data is clocked into the UART Transmitter Buffer Register, and TBRE again goes low. When TBRE returns to a high it will be sensed on the next ICL7109 internal clock high to low edge, disabling the data outputs. One-half internal clock later, the handshake mode will be cleared, and the CE/LOAD, HBEN, and LBEN terminals return high and stay active (as long as MODE stays high).

With the MODE input remaining high as in these examples, the converter will output the results of every conversion except those completed during a handshake operation. By triggering the converter into handshake mode with a low to high edge on the MODE input, handshake output sequences may be performed on demand. Figure 10 shows a handshake output sequence triggered by such an edge. In addition, the SEND input is shown as being low when the converter enters handshake mode. In this case, the whole output sequence is controlled by the SEND input, and the sequence for the first (high order) byte is similar to the sequence for the second byte. This diagram also shows the output sequence taking longer than a conversion cycle. Note that the converter still makes conversions, with the STATUS output and RUN/ HOLD input functioning normally. The only difference is that new data will not be latched when in handshake mode, and is therefore lost.

## Oscillator

The ICL7109 is provided with a versatile three terminal oscillator to generate the internal clock. The oscillator may be overdriven, or may be operated with an RC network or crystal. The OSCILLATOR SELECT input changes the internal configuration of the oscillator to optimize it for RC or crystal operation.

When the OSCILLATOR SELECT input is high or left open (the input is provided with a pullup resistor), the oscillator is configured for RC operation, and the internal clock will be of the same frequency and phase as the signal at the BUFFERED OSCILLATOR OUTPUT. The resistor and capacitor should be connected as in Figure 11. The circuit will oscillate at a frequency given by $f=0.45 / R C$. A $100 \mathrm{k} \Omega$ resistor is recommended for useful ranges of frequency. For optimum 60 Hz line rejection, the capacitor value should be chosen such that 2048 clock periods is close to an integral multiple of the 60 Hz period (but should not be less than 50pF).


0336-12
Figure 11: RC Oscillator
When the OSCILLATOR SELECT input is low a feedback device and output and input capacitors are added to the oscillator. In this configuration, as shown in Figure 12, the oscillator will operate with most crystals in the 1 to 5 MHz range with no external components. Taking the OSCILLATOR SELECT input low also inserts a fixed $\div 58$ divider circuit between the BUFFERED OSCILLATOR OUTPUT and the internal clock. Using an inexpensive 3.58 MHz TV crystal, this division ratio provides an integration time given by:

$$
\begin{aligned}
& T_{\text {INT }}=(2048 \text { clock periods }) \times\left(T_{\text {CLOCK }}\right)=33.18 \mathrm{~ms} \\
& \text { where } T_{\text {CLOCK }}=\frac{58}{3.58 \mathrm{MHz}}
\end{aligned}
$$

This time is very close to two 60 Hz periods or 33.33 ms . The error is less than one percent, which will give better than 40 dB 60 Hz rejection. The converter will operate reliably at conversion rates of up to 30 per second, which corresponds to a clock frequency of 245.8 kHz .


0336-13
Figure 12: Crystal Oscillator

If at any time the oscillator is to be overdriven, the overdriving signal should be applied at the OSCILLATOR INPUT, and the OSCILLATOR OUTPUT should be left open. The internal clock will be of the same frequency, duty cycle, and phase as the input signal when OSCILLATOR SELECT is left open. When OSCILLATOR SELECT is at GND, the clock will be a factor of 58 below the input frequency.
When using the ICL7109 with the IM6403 UART, it is possible to use one 3.58 MHz crystal for both devices. The BUFFERED OSCILLATOR OUTPUT of the ICL7109 may be used to drive the OSCILLATOR INPUT of the UART, saving the need for a second crystal. However, the BUFFERED OSCILLATOR OUTPUT does not have a great deal of drive capability, and when driving more than one slave device, external buffering should be used.

## Test Input

When the TEST input is taken to a level halfway between V ${ }^{+}$and GND, the counter output latches are enabled, allowing the counter contents to be examined anytime.
When the TEST input is connected to GND, the counter outputs are all forced into the high state, and the internal clock is disabled. When the input returns to the $1 / 2\left(\mathrm{~V}^{+}\right.$ - GND) voltage (or to $\mathrm{V}^{+}$) and one clock is applied, all the counter outputs will be clocked to the low state. This allows easy testing of the counter and its outputs.

## INTERFACING

## Direct Mode

Figure 13 shows some of the combinations of chip enable and byte enable control signals which may be used when interfacing the ICL7109 to parallel data lines. The CE/LOAD input may be tied low, allowing either byte to be controlled by its own enable as in Figure 13A. Figure 13B shows a configuration where the two byte enables are connected together. In this configuration, the $\overline{C E / L O A D}$ serves as a chip enable, and the HBEN and LBEN may be connected to GND or serve as a second chip enable. The 14 data outputs will all be enabled simultaneously. Figure 13C shows the HBEN and LBEN as flag inputs, and CE/LOAD as a master enable, which could be the READ strobe available from most microprocessors.
Figure 14 shows an approach to interfacing several ICL7109s to a bus, ganging the $\overline{\mathrm{HBEN}}$ and $\overline{\mathrm{LBEN}}$ signals to several converters together, and using the $\overline{C E / L O A D}$ inputs (perhaps decoded from an address) to select the desired converter.


Figure 13: Direct Mode Chip and Byte Enable Combinations


0336-17
Figure 14: Tri-stating Several 7109's to a Small Bus

Some practical circuits utilizing the parallel three-state output capabilities of the ICL7109 are shown in Figures 15 through 20 . Figure 15 shows a straightforward application to the intel 8048/80/85 microprocessors via an 8255PPI, where the ICL7109 data outputs are active at all times. The I/O ports of an 8155 may be used in the same way. This interface can be used in a read-anytime mode, although a read performed while the data latches are being updated will lead to scrambled data. This will occur very rarely, in the proportion of setup-skew times to conversion time. One way to overcome this is to read the STATUS output as well, and if it is high, read the data again after a delay of more than $1 / 2$
converter clock period. If STATUS is now low, the second reading is correct, and if it is still high, the first reading is correct. Alternatively, this timing problem is completely avoided by using a read-after-update sequence, as shown in Figure 16. Here the high to low transition of the STATUS output drives an interrupt to the microprocessor causing it to access the data latches. This application also shows the RUN/HOLD input being used to initiate conversions under software control.

A similar interface to Motorola MC6800 or Rockwell R650X systems is shown in Figure 17. The high to low transition of the STATUS output generates an interrupt via the



Control Register B CB1 line. Note that CB2 controls the RUN/HOLD pin through Control Register B, allowing soft-ware-controlled initiation of conversions in this system as well.

The three-state output capability of the ICL7109 allows direct interfacing to most microprocessor busses. Examples of this are shown in Figures 18 and 19. It is necessary to carefully consider the system timing in this type of interface,
to be sure that requirements for setup and hold times, and minimum pulse widths are met. Note also the drive limitations on long buses. Generally this type of interface is only favored if the memory peripheral address density is low so that simple address decoding can be used. Interrupt handling can also require many additional components, and using an interface device will usually simplify the system in this case.



0336-22
Figure 19: Direct ICL7109 — MC680X Bus Interface

## Handshake Mode

The handshake mode allows ready interface with a wide variety of external devices. For instance, external latches may be clocked by the rising edge of CE/LOAD, and the byte enables may be used as byte identification flags or as load enables.
Figure 20 shows a handshake interface to Intel microprocessors again using an 8255PPI. The handshake operation with the 8255 is controlled by inverting its Input Buffer Full (IBF) flag to drive the SEND input to the ICL7109, and using the CE/LOAD to drive the 8255 strobe. The internal control register of the PPI should be set in MODE 1 for the port used. If the 7109 is in handshake mode and the 8255 IBF flag is low, the next word will be strobed into the port. The strobe will cause IBF to go high (SEND goes low), which will keep the enabled byte outputs active. The PPI will generate an interrupt which when executed will result in the data being read. When the byte is read, the IBF will be reset low, which causes the ICL7109 to sequence into the next byte. This figure shows the MODE input to the ICL7109 connected to a control line on the PPI. If this output is left high, or tied high separately, the data from every conversion (provided the data access takes less time than a conversion) will be sequenced in two bytes into the system.
If this output is made to go from low to high, the output sequence can be obtained on demand, and the interrupt may be used to reset the MODE bit. Note that the RUN/ HOLD input to the ICL7109 may also be driven by a bit of the 8255 so that conversions may be obtained on command
under software control. Note that one port of the 8255 is not used, and can service another peripheral device. The same arrangement can also be used with the 8155.

Figure 21 shows a similar arrangement with the MC6800 or MCS650X microprocessors, except that both MODE and RUN/ $\overline{H O L D}$ are tied high to save port outputs.
The handshake mode is particularly convenient for directly interfacing to industry standard UARTs (such as the Harris IM6402/6403 or Western Digital TR1602) providing a minimum component count means of serially transmitting converted data. A typical UART connection is shown in Figure 2A. In this circuit, any word received by the UART causes the UART DR (Data Ready) output to go high. This drives the MODE input to the ICL7109 high, triggering the ICL7109 into handshake mode. The high order byte is output to the UART first, and when the UART has transferred the data to the Transmitter Register, TBRE (SEND) goes high and the second byte is output. When TBRE (SEND) goes high again, $\overline{\mathrm{LBEN}}$ will go high, driving the UART DRR (Data Ready Reset) which will signal the end of the transfer of data from the ICL7109 to the UART.
Figure 22 shows an extension of the one converter one UART scheme to several ICL7109s with one UART. In this circuit, the word received by the UART (available at the RBR outputs when DR is high) is used to select which converter will handshake with the UART. With no external components, this scheme will allow up to eight ICL7109s to interface with one UART. Using a few more components to decode the received word will allow up to 256 converters to be accessed on one serial line.


Figure 20: Handshake Interface - ICL7109 to 8048, 80/85



Figure 22: Multiplexing Converters with Mode Input
The applications of the ICL7109 are not limited to those shown here. The purpose of these examples is to provide a starting point for users to develop useful systems, and to show some of the variety of interfaces and uses of the ICL7109. Many of the ideas suggested here may be used in combination; in particular the uses of the STATUS, RUN/ HOLD, and MODE signals may be mixed.

## APPLICATION NOTES

A016 "Selecting A/D Converters," by David Fullagar
A017 "The Integrating A/D Converters," by Lee Evans
A018 'Do's and Don'ts of Applying A/D Converters," by Peter Bradshaw and Skip Osgood
A030 "The ICL7104 - A Binary Output A/D Converter for Microprocessors," by Peter Bradshaw
A032 "Understanding the Auto-Zero and Common Mode Performance of the ICL7106 Family," by Peter Bradshaw
R005 "Interfacing Data Converters \& Microprocessors," by Peter Bradshaw et al, Electronics, Dec. 9, 1976.

## ICL7109 <br> INTEGRATING A/D CONVERTER <br> EQUATIONS

```
Oscillator Frequency
    fosc \(=0.45 / R C\)
    Cosc > \(50 \mathrm{pF} ; \mathrm{R}_{\text {OSC }}>50 \mathrm{k} \Omega\)
    fosc typ. \(=\mathbf{6 0} \mathbf{~ k H z}\)
        or
    \(\mathrm{f}_{\mathrm{OSC}}=3.58 \mathrm{MHz}\) Crystal
Oscillator Period
    \(\mathbf{t}_{\text {OSC }}=\mathrm{RC} / 0.45\)
    \(t_{\text {osc }}=1 / 3.58 \mathrm{MHz}\) (Crystal)
Integration Clock Frequency
    \(\mathbf{f}_{\text {CLOCK }}=\mathbf{f o s c}^{\text {(RC Mode) }}\)
    \(\mathbf{f}_{\text {CLOCK }}=\mathrm{fosc}^{\text {OS }} 58\) (Crystal)
    \(\mathbf{t}_{\text {clock }}=1 / \mathbf{f}_{\text {Clock }}\)
Integration Period
    \(\mathbf{t}_{\text {INT }}=2048 \times \mathbf{t}_{\text {CLOCK }}\)
\(60 / 50 \mathrm{~Hz}\) Rejection Criterion
    \(\mathrm{t}_{\mathrm{INT}} / \mathrm{t}_{60 \mathrm{~Hz}}\) or \(\mathrm{t}_{\mathrm{INT}} / \mathrm{t}_{50 \mathrm{~Hz}}=\) Integer
Optimum Integration Current
    \(I_{\text {INT }}=20.0 \mu \mathrm{~A}\)
Full Scale Analog Input Voltage
    \(V_{\text {INFS }}\) Typically \(=\mathbf{2 0 0} \mathbf{~ m V}\) or 2.0 V
Integrate Resistor
\[
R_{\text {INT }}=\frac{V_{\text {INFS }}}{I_{\text {INT }}}
\]
Integrate Capacitor
\[
C_{I N T}=\frac{\left(t_{I_{N T}}\right)\left(I_{I N T}\right)}{V_{I N T}}
\]
Integrator Output Voltage Swing
\(\mathrm{V}_{\text {INT }}=\frac{\left(\mathrm{t}_{\text {INT }}\right)\left(\mathrm{l}_{\text {INT }}\right)}{\mathrm{C}_{\text {INT }}}\)
\(\mathrm{V}_{\text {INT }}\) Maximum Swing:
\(\left(\mathrm{V}^{-}+0.5 \mathrm{~V}\right)<\mathrm{V}_{\mathrm{INT}}<\left(\mathrm{V}^{+}-0.5 \mathrm{~V}\right)\)
\(\mathrm{V}_{\text {INT }}\) Typically \(=2.0 \mathrm{~V}\)
```



TOTAL CONVERSION TIME $=8192 * t_{\text {CLOCK }}$ (IN FREE-RUN MODE)

HARRIS

## GENERAL DESCRIPTION

The Harris ICL7135 precision A/D converter, with its multiplexed BCD output and digit drivers, combines dual-slope conversion reliability with $\pm 1$ in 20,000 count accuracy and is ideally suited for the visual display DVM/DPM market. The 2.0000 V full scale capability, auto-zero and auto-polarity are combined with true ratiometric operation, almost ideal differential linearity and true differential input. All necessary active devices are contained on a single CMOS I.C., with the exception of display drivers, reference, and a clock.
The intersil ICL7135 brings together an unprecedented combination of high accuracy, versatility, and true economy. It features auto-zero to less than $10 \mu \mathrm{~V}$, zero drift of less than $1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, input bias current of 10 pA max., and rollover error of less than one count. The versatility of multiplexed BCD outputs is increased by the addition of several pins which allow it to operate in more sophisticated systems. These include STROBE, OVERRANGE, UNDER-RANGE, RUN/ $\overline{\text { HOLD }}$ and BUSY lines, making it possible to interface the circuit to a microprocessor or UART.

## FEATURES

- Accuracy Guaranteed to $\pm 1$ Count Over Entire $\pm 20,000$ Counts (2.0000 Volts Full Scale)
- Guaranteed Zero Reading for 0 Volts Input
- 1pA Typical Input Current
- True Differential Input
- True Polarity at Zero Count for Precise Null Detection
- Single Reference Voltage Required
- Over-Range and Under-Range Signals Available for Auto-Range Capability
- All Outputs TTL Compatible
- Blinking Outputs Gives Visual Indication of Overrange
- Six Auxiliary Inputs/Outputs Are Available for Interfacing to UARTs, Microprocessors or Other Circuitry
- Multiplexed BCD Outputs


## ORDERING INFORMATION

| Part Number | Temp. Range | Package |
| :---: | :---: | :---: |
| ICL7135CJI | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 28-Pin CERDIP |
| ICL7135CPI | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 28-Pin Plastic DIP |



[^11]
## ABSOLUTE MAXIMUM RATINGS

Supply Voltage $\mathrm{V}^{+}$....................................... 6 V $V^{-}$................................... $-9 V$
Analog Input Voltage (either input) (Note 1) ..... V+ to $\mathrm{V}^{-}$
Reference Input Voltage (either input) $V+$ to $V^{-}$
Clock Input Gnd to V+

Power Dissipation (Note 2)
Ceramic Package ................................ 1000mW
Plastic Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 800 mW
Operating Temperature $\ldots \ldots \ldots \ldots \ldots . . .0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature $\ldots \ldots . \ldots \ldots . . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10sec) ............... $300^{\circ} \mathrm{C}$
Note 1: Input voltages may exceed the supply voltages provided the input current is limited to $+100 \mu \mathrm{~A}$.
Note 2: Dissipation rating assumes device is mounted with all leads soldered to printed circuit board.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

|  |  |  |
| :---: | :---: | :---: |
| $\begin{array}{r} v^{-} \frac{1}{1} \\ \text { Reference } \end{array}$ |  | 22 UNDERRANGE |
| ANALOG COMMON 3 |  | 268 STROBE |
| INT OUT 4 |  | $225 / \mathrm{H}$ |
| AZ in 5 |  | 24 digital gnd |
| BUFF OUT 6 |  | 23 POL |
| REF. CAP. 7 | ICL7135 | $22 . \mathrm{CLOCK}$ IN |
| REF. CAP. ${ }^{+8}$ |  | 21 busY |
| INLO 9 |  | 20 (LSD) D1 |
| IN HI 10 |  | 19 D2 |
| v+ 11 |  |  |
| (MSD) DS 12 |  | 17 D 4 |
| (LSB) 81 |  | 16 (MSE) 88 |
| 82 |  | 15 B4 |

Figure 2: Pin Configuration Outline dwgs JI, PI)

## ELECTRICAL CHARACTERISTICS <br> (Note 1)

$\left(\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, Clock Frequency Set for 3 Reading/Sec)

| Symbol | Characteristics | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG (Note 1) (Note 2) |  |  |  |  |  |  |
|  | Zero Input Reading | $\begin{aligned} V_{I N} & =0.0 \mathrm{~V} \\ V_{\text {REF }} & =1.000 \mathrm{~V} \end{aligned}$ | -00000 | $\pm 00000$ | +00000 | Counts |
|  | Ratiometric Error (2) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {REF }}=1.000 \mathrm{~V}$ | -3 | -1 | 0 | Counts |
|  | Linearity over $\pm$ Full Scale (error of reading from best straight line) | $-2 \mathrm{~V} \leq \mathrm{V}_{1 \mathrm{~N}} \leq+2 \mathrm{~V}$ |  | 0.5 | 1 | LSB |
|  | Differential Linearity (difference between worse case step of adjacent counts and ideal step) | $-2 \mathrm{~V} \leq \mathrm{V}_{1 \mathrm{~N}} \leq+2 \mathrm{~V}$ |  | . 01 |  | LSB |
|  | Rollover error (Difference in reading for equal positive \& negative voltage near full scale) | $-\mathrm{V}_{\mathrm{IN}} \equiv+\mathrm{V}_{\mathrm{IN}} \approx 2 \mathrm{~V}$ |  | 0.5 | 1 | LSB |

ELECTRICAL CHARACTERISTICS
(Note 1)
$\left(\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, Clock Frequency Set for 3 Reading/Sec) (Continued)

| Symbol | Characteristics | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $e_{n}$ | Noise (P-P value not exceeded 95\% of time) | $\begin{aligned} \mathrm{V}_{\text {IN }} & =0 \mathrm{~V} \\ \text { Full scale } & =2.000 \mathrm{~V} \end{aligned}$ |  | 15 |  | $\mu \mathrm{V}$ |
| IILK | Leakage Current at Input | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  | 1 | 10 | pA |
|  | Zero Reading Drift | $\begin{gathered} V_{I N}=0 V \\ 0^{\circ} \leq T_{A} \leq 70^{\circ} \mathrm{C} \end{gathered}$ |  | 0.5 | 2 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| TC | Scale Factor Temperature Coefficient (3) | $\begin{gathered} \mathrm{V}_{\mathrm{IN}}=+2 \mathrm{~V} \\ 0 \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} \\ \text { (ext. ref. } 0 \text { ppm } /{ }^{\circ} \mathrm{C} \text { ) } \end{gathered}$ |  | 2 | 5 | ppm/ ${ }^{\circ} \mathrm{C}$ |
| DIGITAL |  |  |  |  |  |  |
| INPUTS |  |  |  |  |  |  |
| $V_{\text {INH }}$ <br> $\mathrm{V}_{\text {INL }}$ <br> IINL <br> IINH | Clock in, Run/Hold, See Figure 4 | $\begin{gathered} \mathrm{V}_{\mathrm{IN}}=0 \\ \mathrm{~V}_{\mathrm{IN}}=+5 \mathrm{~V} \end{gathered}$ | 2.8 | $\begin{gathered} 2.2 \\ 1.6 \\ 0.02 \\ 0.1 \end{gathered}$ | $\begin{gathered} 0.8 \\ 0.1 \\ 10 \end{gathered}$ | V <br> mA <br> $\mu \mathrm{A}$ |
| OUTPUTS |  |  |  |  |  |  |
| VoL <br> $\mathrm{V}_{\mathrm{OH}}$ <br> $\mathrm{V}_{\mathrm{OH}}$ | All Outputs $\begin{aligned} & \mathrm{B}_{1}, \mathrm{~B}_{2}, \mathrm{~B}_{4}, \mathrm{~B}_{8} \\ & \mathrm{D}_{1}, \mathrm{D}_{2}, \mathrm{D}_{3}, \mathrm{D}_{4}, \mathrm{D}_{5} \end{aligned}$ BUSY, STROBE, <br> OVER-RANGE, UNDER-RANGE POLARITY | $\begin{aligned} \mathrm{I}_{\mathrm{OL}} & =1.6 \mathrm{~mA} \\ \mathrm{IOH}_{\mathrm{OH}} & =-1 \mathrm{~mA} \\ \mathrm{IOH} & =-10 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 4.9 \end{aligned}$ | $\begin{gathered} 0.25 \\ 4.2 \\ 4.99 \end{gathered}$ | 0.40 | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| SUPPLY |  |  |  |  |  |  |
| V+ | +5V Supply Range |  | $+4$ | +5 | $+6$ | V |
| V - | -5V Supply Range |  | -3 | -5 | -8 | V |
| $1+$ | +5 V Supply Current | $\mathrm{f}_{\mathrm{C}}=0$ |  | 1.1 | 3.0 | mA |
| $1-$ | -5V Supply Current | $\mathrm{f}_{\mathrm{c}}=0$ |  | 0.8 | 3.0 |  |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance | vs. Clock Freq |  | 40 |  | pF |
| CLOCK |  |  |  |  |  |  |
|  | Clock Freq. (Note 4) |  | DC | 2000 | 1200 | kHz |

NOTES: 1. Tested in $4-1 / 2$ digit ( 20,000 count) circuit shown in Figure 3, clock frequency 120 kHz .
2. Tested with a low dielectric absorption integrating capacitor, the $27 \Omega$ INT. OUT resistor shorted, and RINT $=0$. See Component Selection Section.
3. The temperature range can be extended to $+70^{\circ} \mathrm{C}$ and beyond as long as the auto-zero and reference capacitors are increased to absorb the higher leakage of the ICL7135.
4. This specification relates to the clock frequency range over which the ICL7135 will correctly perform its various functions. See "Max Clock Frequency" section for limitations on the clock frequency range in a system.


Figure 3: 7135 Test Circuit


## DETAILED DESCRIPTION

## Analog Section

Figure 5 shows the Block Diagram of the Analog Section for the ICL7135. Each measurement cycle is divided into four phases. They are (1) auto-zero (A-Z), (2) signal-integrate (INT), (3) deintegrate (DE) and (4) zero-integrator (ZI).

## AUTO-ZERO PHASE

During auto-zero three things happen. First, input high and low are disconnected from the pins and internally shorted to analog COMMON. Second, the reference capacitor is charged to the reference voltage. Third, a feedback loop is closed around the system to charge the auto-zero capacitor $\mathrm{C}_{A Z}$ to compensate for offset voltages in the buffer amplifier, integrator, and comparator. Since the comparator is included in the loop, the A-Z accuracy is limited only by the noise of the system. In any case, the offset referred to the input is less than $10 \mu \mathrm{~V}$.

## SIGNAL INTEGRATE PHASE

During signal integrate, the auto-zero loop is opened, the internal short is removed, and the internal input high and low are connected to the external pins. The converter then integrates the differential voltage between IN HI and IN LO for a fixed time. This differential voltage can be within a wide common mode range; within one volt of either supply. If, on the other hand, the input signal has no return with respect to the converter power supply, IN LO can be tied to analog COMMON to establish the correct common-mode voltage. At the end of this phase, the polarity of the integrated signal is latched into the polarity F/F.

## DE-INTEGRATE PHASE

The Third phase is de-integrate, or reference integrate. Input LOW is internally connected to analog COMMON and input high is connected across the previously charged reference capacitor. Circuitry within the chip ensures that the capacitor will be connected with the correct polarity to cause the integrator output to return to zero. The time required for the output to return to zero is proportional to the input signal. Specifically the digital reading displayed is: OUTPUT COUNT $=10,000\left(\frac{V_{\text {IN }}}{V_{\text {REF }}}\right)$.

## ZERO INTEGRATOR PHASE

The final phase is zero integrator. First, input low is shorted to analog COMMON. Second, a feedback loop is closed around the system to input high to cause the integrator output to return to zero. Under normal condition, this phase lasts from 100 to 200 clock pulses, but after an overrange conversion, it is extended to 6200 clock pulses.

## Differential Input

The input can accept differential voltages anywhere within the common mode range of the input amplifier; or specifically from 0.5 volts below the positive supply to 1.0 volt above the negative supply. In this range the system has a CMRR of 86 dB typical. However, since the integrator also swings with the common mode voltage, care must be exercised to assure the integrator output does not saturate. A worst case condition would be a large positive commonmode voltage with a near full-scale negative differential input voltage. The negative input signal drives the integrator positive when most of its swing has been used up by the positive common mode voltage. For these critical applications the integrator swing can be reduced to less than the recommended 4 V full scale swing with some loss of accuracy. The integrator output can swing within 0.3 volts of either supply without loss of linearity.


## Analog Common

Analog COMMON is used as the input low return during auto-zero and de-integrate. If IN LO is different from analog COMMON, a common mode voltage exists in the system and is taken care of by the excellent CMRR of the converter. However, in most applications IN LO will be set at a fixed known voltage (power supply common for instance). In this application, analog COMMON should be tied to the same point, thus removing the common mode voltage from the converter. The reference voltage is referenced to analog COMMON.

## Reference

The reference input must be generated as a positive voltage with respect to COMMON, as shown in Figure 6.

## DETAILED DESCRIPTION

## Digital Section

Figure 7 shows the Digital Section of the 7135. The 7135 includes several pins which allow it to operate conveniently in more sophisticated systems. These include:
Run/FOLD (Pin 25). When high (or open) the A/D will freerun with equally spaced measurement cycles every 40,002 clock pulses. If taken low, the converter will continue the full measurement cycle that it is doing and then hold this reading as long as $\mathrm{R} / \overline{\mathrm{H}}$ is held low. A short positive pulse (greater than 300 ns ) will now initiate a new measurement cycle, beginning with between 1 and 10,001 counts of auto zero. If the pulse occurs before the full measurement cycle $(40,002$ counts) is completed, it will not be recognized and the converter will simply complete the measurement it is doing. An external indication that a full measurement cycle has been completed is that the first strobe pulse (see below) will occur 101 counts after the end of this cycle. Thus, if Run/ HOLD is low and has been low for at least 101 counts, the converter is holding and ready to start a new measurement when pulsed high.
$\overline{\text { STROBE (Pin 26). This is a negative going output pulse that }}$ aids in transferring the BCD data to external latches, UARTs or microprocessors. There are 5 negative going STROBE pulses that occur in the center of each of the digit drive pulses and occur once and only once for each measurement cycle starting 101 pulses after the end of the full measurement cycle. Digit 5 (MSD) goes high at the end of the measurement cycle and stays on for 201 counts. In the center of this digit pulse (to avoid race conditions between changing BCD and digit drives) the first STROBE pulse goes negative for $1 / 2$ clock pulse width. Similarly, after digit 5 , digit 4 goes high (for 200 clock pulses) and 100 pulses later the STROBE goes negative for the second time. This continues through digit 1 (LSD) when the fifth and last STROBE pulse is sent. The digit drive will continue to scan (unless the previous signal was overrange) but no additional STROBE pulses will be sent until a new measurement is available.
BUSY (Pin 21). BUSY goes high at the beginning of signal integrate and stays high until the first clock pulse after zerocrossing (or after end of measurement in the case of an overrange). The internal latches are enabled (i.e., loaded) during the first clock pulse after busy and are latched at the end of this clock pulse. The circuit automatically reverts to
auto-zero when not BUSY, so it may also be considered a $\overline{(Z I+A Z)}$ signal. A very simple means for transmitting the data down a single wire pair from a remote location would be to AND BUSY with clock and subtract 10,001 counts from the number of pulses received - as mentioned previously there is one "NO-count" pulse in each reference integrate cycle.


OVER-RANGE (Pin 27). This pin goes positive when tho input signal exceeds the range $(20,000)$ of the converter. The output F/F is set at the end of BUSY and is reset to zero at the beginning of Reference integrate in the next measurement cycle.
UNDER-RANGE (Pin 28). This pin goes positive when the reading is $9 \%$ of range or less. The output $F / F$ is set at the end of BUSY (if the new reading is 1800 or less) and is reset at the beginning of signal integrate of the next reading.
POLARITY (Pin 23). This pin is positive for a positive input signal. It is valid even for a zero reading. In other words, +0000 means the signal is positive but less than the least significant bit. The converter can be used as a null detector by forcing equal frequency of $(+)$ and ( - ) readings. The null at this point should be less than 0.1 LSB. This output becomes valid at the beginning of reference integrate and remains correct until it is re-validated for the next measurement.
Digit Drives (Pins 12, 17, 18, 19 and 20). Each digit drive is a positive going signal that lasts for 200 clock pulses. The scan sequence is $D_{5}$ (MSD), $D_{4}, D_{3}, D_{2}$ and $D_{1}$ (LSD). All five digits are scanned and this scan is continuous unless an over-range occurs. Then all digit drives are blanked from the end of the strobe sequence until the beginning of Reference Integrate when $D_{5}$ will start the scan again. This can give a blinking display as a visual indication of over-range.
BCD (Pins 13, 14, 15 and 16). The Binary coded Decimal bits $B_{8}, B_{4}, B_{2}$ and $B_{1}$ are positive logic signals that go on simultaneously with the digit driver signal.

## COMPONENT VALUE SELECTION

For optimum performance of the analog section, care must be taken in the selection of values for the integrator capacitor and resistor, auto-zero capacitor, reference voltage, and conversion rate. These values must be chosen to suit the particular application.

## Integrating Resistor

The integrating resistor is determined by the full scale input voltage and the output current of the buffer used to charge the integrator capacitor. Both the buffer amplifier and the integrator have a class A output stage with $100 \mu \mathrm{~A}$ of quiescent current. They can supply $20 \mu \mathrm{~A}$ of drive current with negligible non-linearity. Values of 5 to $40 \mu \mathrm{~A}$ give good results, with a nominal of $20 \mu \mathrm{~A}$, and the exact value of integrating resistor may be chosen by

$$
R_{I N T}=\frac{\text { full scale voltage }}{20 \mu \mathrm{~A}}
$$

## Integrating Capacitor

The product of integrating resistor and capacitor should be selected to give the maximum voltage swing which ensures that the tolerance built-up will not saturate the integrator swing (approx. 0.3 volt from either supply). For $\pm 5$ volt supplies and analog COMMON tied to supply ground, a $\pm 3.5$ to $\pm 4$ volt full scale integrator swing is fine, and $0.47 \mu \mathrm{~F}$. is nominal. In general, the value of $\mathrm{C}_{\mathrm{INT}}$ is given by

$$
\begin{aligned}
\mathrm{C}_{\mathrm{INT}} & =\left(\frac{[10,000 \times \text { clock period }] \times \mathrm{I}_{\mathrm{INT}}}{\text { integrator output voltage swing }}\right) \\
& =\frac{(10,000)(\text { clock period })(20 \mu \mathrm{~A})}{\text { integrator output voltage swing }}
\end{aligned}
$$

A very important characteristic of the integrating capacitor is that it has low dielectric absorption to prevent roll-over or ratiometric errors. A good test for dielectric absorption is to use the capacitor with the input tied to the reference.

This ratiometric condition should read half.scale 0.9999 , and any deviation is probably due to dielectric absorption. Polypropylene capacitors give undetectable errors at reasonable cost. Polystyrene and polycarbonate capacitors may also be used in less critical applications.


0342-9
Figure 8: Timing Diagram for Outputs

## Auto-Zero and Reference Capacitor

The physical size of the auto-zero capacitor has an influence on the noise of the system. A larger capacitor value reduces system noise. A larger physical size increases system noise. The reference capacitor should be large enough such that stray capacitance to ground from its nodes is negligible.

The dielectric absorption of the reference cap and autozero cap are only important at power-on or when the circuit is recovering from an overload. Thus, smaller or cheaper caps can be used here if accurate readings are not required for the first few seconds of recovery.

## Reference Voltage

The analog input required to generate a full-scale output is $\mathrm{V}_{\mathrm{IN}}=2 \mathrm{~V}_{\mathrm{REF}}$.

The stability of the reference voltage is a major factor in the overall absolute accuracy of the converter. For this reason, it is recommended that a high quality reference be used where high-accuracy absolute measurements are being made.

## Rollover Resistor and Diode

A small rollover error occurs in the 7135, but this can be easily corrected by adding a diode and resistor in series between the INTegrator OUTput and analog COMMON or ground. The value shown in the schematics is optimum for the recommended conditions, but if integrator swing or clock frequency is modified, adjustment may be needed. The diode can be any silicon diode, such as 1N914. These components can be eliminated if rollover error is not important, and may be altered in value to correct other (small) sources of rollover as needed.

## Max Clock Frequency

The maximum conversion rate of most dual-slope A/D converters is limited by the frequency response of the comparator. The comparator in this circuit follows the integrator ramp with a $3 \mu \mathrm{~s}$ delay, and at a clock frequency of 160 kHz ( $6 \mu \mathrm{~s}$ period) half of the first reference integrate clock period is lost in delay. This means that the meter reading will change from 0 to 1 with a $50 \mu \mathrm{~V}$ input, 1 to 2 with $150 \mu \mathrm{~V}$, 2 to 3 at $250 \mu \mathrm{~V}$, etc. This transition at mid-point is considered desirable by most users; however, if the clock frequency is increased appreciably above 160 kHz , the instrument will flash " 1 " on noise peaks even when the input is shorted.
For many-dedicated applications where the input signal is always of one polarity, the delay of the comparator need not be a limitation. Since the non-linearity and noise do not increase substantially with frequency, clock rates of up to $\sim 1 \mathrm{MHz}$ may be used. For a fixed clock frequency, the extra count or counts caused by comparator delay will be constant and can be subtracted out digitally.
The clock frequency may be extended above 160 kHz without this error, however, by using a low value resistor in series with the integrating capacitor. The effect of the resistor is to introduce a small pedestal voltage on to the integrator output at the beginning of the reference integrate phase. By careful selection of the ratio between this resistor and the integrating resistor (a few tens of ohms in the recommended circuit), the comparator delay can be compensated and the maximum clock frequency extended by approximately a factor of 3 . At higher frequencies, ringing and second order breaks will cause significant nonlinearities in the first few counts of the instrument - see Application Note A017.

The minimum clock frequency is established by leakage on the auto-zero and reference caps. With most devices, measurement cycles as long as 10 seconds give no measurable leakage error.

To achieve maximum rejection of 60 Hz pickup, the signal integrate cycle should be a multiple of 60 Hz . Oscillator frequencies of $300 \mathrm{kHz}, 200 \mathrm{kHz}, 150 \mathrm{kHz}, 120 \mathrm{kHz}, 100 \mathrm{kHz}$, $40 \mathrm{kHz}, 331 / 3 \mathrm{kHz}$, etc. should be selected. For 50 Hz rejection, oscillator frequencies of $250 \mathrm{kHz}, 1662 / 3 \mathrm{kHz}, 125 \mathrm{kHz}$, 100 kHz , etc. would be suitable. Note that 100 kHz ( 2.5 readings/second) will reject both 50 and 60 Hz .

The clock used should be free from significant phase or frequency jitter. Several suitable low-cost oscillators are shown in the Applications section. The multiplexed output means that if the display takes significant current from the logic supply, the clock should have good PSRR.

## Zero-Crossing Flip-Flop

The flip-flop interrogates the data once every clock pulse after the transients of the previous clock pulse and halfclock pulse have died down. False zero-crossings caused by clock pulses are not recognized. Of course, the flip-flop delays the true zero-crossing by up to one count in every instance, and if a correction were not made, the display would always be one count too high. Therefore, the counter is disabled for one clock pulse at the beginning of phase 3. This one-count delay compensates for the delay of the zero-crossing flip-flop, and allows the correct number to be latched into the display. Similarly, a one-count delay at the beginning of phase 1 gives an overload display of 0000 instead of 0001. No delay occurs during phase 2, so that true ratiometric readings result.

## EVALUATING THE ERROR SOURCES

Errors from the "ideal" cycle are caused by:

1. Capacitor droop due to leakage.
2. Capacitor voltage change due to charge "suck-out" (the reverse of charge injection) when the switches turn off.
3. Non-linearity of buffer and integrator.
4. High-frequency limitations of buffer, integrator and comparator.
5. Integrating capacitor non-linearity (dielectric absorption.)
6. Charge lost by $\mathrm{C}_{\text {REF }}$ in charging $\mathrm{C}_{\text {stray }}$.
7. Charge lost by $\mathrm{C}_{A Z}$ and $\mathrm{C}_{I N T}$ to charge $\mathrm{C}_{\text {stray }}$.

Each of these errors is analyzed for its error contribution to the converter in application notes listed on the back page, specifically A017 and A032.

## NOISE

The peak-to-peak noise around zero is approximately $15 \mu \mathrm{~V}$ (pk-to-pk value not exceeded $95 \%$ of the time). Near full scale, this value increases to approximately $30 \mu \mathrm{~V}$. Much of the noise originates in the auto-zero loop, and is proportional to the ratio of the input signal to the reference.

## ANALOG AND DIGITAL GROUNDS

Extreme care must be taken to avoid ground loops in the layout of ICL7135 circuits, especially in high-sensitivity circuits. It is most important that return currents from digital loads are not fed into the analog ground line.

## POWER SUPPLIES

The 7135 is designed to work from $\pm 5 \mathrm{~V}$ supplies. However, in selected applications no negative supply is required. The conditions to use a single +5 V supply are:

1. The input signal can be referenced to the center of the common mode range of the converter.
2. The signal is less than $\pm 1.5$ volts.

See "differential input" for a discussion of the effects this will have on the integrator swing without loss of linearity.

## TYPICAL APPLICATIONS

The circuits which follow show some of the wide variety of possibilities, and serve to illustrate the exceptional versatility of this A/D converter.

Figure 9 shows the complete circuit for a $4-1 / 2$ digit $( \pm 2.000 \mathrm{~V})$ full scale) A/D with LED readout using the ICL8069 as a 1.2 V temperature compensated voltage reference. It uses the band-gap principal to achieve excellent stability and low noise at reverse currents down to $50 \mu \mathrm{~A}$. The circuit also shows a typical R-C input filter. Depending on the application, the time-constant of this filter can be made faster, slower, or the filter deleted completely. The $1 / 2$ digit LED is driven from the 7 segment decoder, with a zero reading blanked by connecting a D5 signal to RBI input of the decoder. The 2 -gate clock circuit should use CMOS gates to maintain good power supply rejection.

A suitable circuit for driving a plasma-type display is shown in Figure 10. The high voltage anode driver buffer is made by Dionics. The 3 AND gates and caps driving ' Bl ' are needed for interdigit blanking of multiple-digit display elements, and can be omitted if not needed. The $2.5 \mathrm{k} \Omega$ \& $3 \mathrm{k} \Omega$ resistors set the current levels in the display. A similar arrangement can be used with Nixie ${ }^{\circledR}$ tubes.

The popular LCD displays can be interfaced to the O/P of the ICL7135 with suitable display drivers, such as the ICM7211A as shown in Figure 11. A standard CMOS 4030 QUAD XOR gate is used for displaying the $1 / 2$ digit, the polarity, and an 'overrange' flag. A similar circuit can be used with the ICL7212A LED driver and the ICM7235A vacuum fluorescent driver with appropriate arrangements made for the 'extra' outputs. Of course, another full driver circuit could be ganged to the one shown if required. This would be useful if additional annunciators were needed. The Figure shows the complete circuit for a $4-1 / 2$ digit ( $\pm 2,000 \mathrm{~V}$ ) A/D.

Figure 12 shows a more complicated circuit for driving LCD displays. Here the data is latched into the ICM7211 by the STROBE signal and 'Overrange' is indicated by blanking the 4 full digits.



0342-12
Figure 10: ICL7135 Plasma Display Circuit


Figure 11: LCD Display with Digit Blanking on Overrange


A problem sometimes encountered with both LED \& plas-ma-type display driving is that of clock source supply line variations. Since the supply is shared with the display, any variation in voltage due to the display reading may cause clock supply voltage modulation. When in overrange the display alternates between a blank display and the 0000 overrange indication. This shift occurs during the reference integrate phase of conversion causing a low display reading just after overrange recovery. Both of the above circuits have considerable current flowing in the digital supply from drivers, etc. A clock source using an LM311 voltage comparator with positive feedback (Figure 13) could minimize any clock frequency shift problem.
The 7135 is designed to work from $\pm 5$ volt supplies. However, if a negative supply is not available, it can be generated with an ICL7660 and two capacitors (Figure 14).


0342-15
Figure 13: LM311 Clock Source


0342-16
Figure 14: Generating a Negative Supply from +5 V

## INTERFACING WITH UARTS AND MICROPROCESSORS

Figure 15 shows a very simple interface between a freerunning ICL7135 and a UART. The five STROBE pulses start the transmission of the five data words. The digit 5 word is 0000 XXXX , digit 4 is 1000 XXXX , digit 3 is 0100XXXX, etc. Also the polarity is transmitted indirectly by using it to drive the Even Parity Enable Pin (EPE). If EPE of the receiver is held low, a parity flag at the receiver can be decoded as a positive signal, no flag as negative. A complex arrangement is shown in Figure 16. Here the UART can instruct the A/D to begin a measurement sequence by a word on RRI. The BUSY signal resets the Data Ready Reset (DRR). Again STROBE starts the transmit sequence. A quad 2 input multiplexer is used to superimpose polarity, over-range, and under-range onto the $D_{5}$ word since in this instance it is known that $\mathrm{B}_{2}=\mathrm{B}_{4}=\mathrm{B}_{8}=0$.


Figure 16: Complex ICL7135 to UART Interface


Figure 17: ICL7135 to MC6800, MCS650X Interface


Figure 18: ICL7135 to MCS-48, -80, 85 Interface

For correct operation it is important that the UART clock be fast enough that each word is transmitted before the next STROBE pulse arrives. Parity is locked into the UART at load time but does not change in this connection during an output stream.
Circuits to interface the ICL7135 directly with three popular microprocessors are shown in Figures 17 and 18. The 8080/8048 and the MC6800 groups with 8 bit buses need to have polarity, over-range and under-range multiplexed onto the Digit 5 word - as in the UART circuit. In each case the microprocessor can instruct the A/D when to begin a measurement and when to hold this measurement.

## APPLICATION NOTES

A016 "Selecting A/D Converters," by David Fullagar
A017 "The Integrating A/D Converters," by Lee Evans

A018 "Do's and Don'ts of Applying A/D Converters," by Peter Bradshaw and Skip Osgood
A023 "Low Cost Digital Panel Meter Designs," by David Fullager and Michael Dufort
A028 "Building an Auto-Ranging DMM Using the 8052A/ 7103A A/D Converter Pair," by Larry Goff
A030 "The ICL7104 - A Binary Output A/D Converter for Microprocessors", by Peter Bradshaw
A032 "Understanding the Auto-Zero and Common Mode Performance of the ICL7106 Family", by Peter Bradshaw
R005 "Interfacing Data Converters \& Microprocessors," by Peter Bradshaw et al, Electronics, Dec. 9, 1976

## ICL7135 <br> INTEGRATING A/D CONVERTER EQUATIONS

## Clock Input

The ICL7135 does not have an internal oscillator. It requires an external clock
fclock typ $=120 \mathrm{KHz}$
Clock Period
$\mathbf{t}_{\text {CLOCK }}=\mathbf{1 / f} \mathbf{f L O C K}$
Integration Period
$\mathrm{t}_{\text {INT }}=10000 \times \mathrm{t}_{\text {CLOCK }}$
$60 / 50 \mathrm{~Hz}$ Rejection Criterion
$\mathbf{t}_{\mathrm{INT}} / \mathrm{t}_{60 \mathrm{~Hz}}$ or $\mathrm{t}_{\mathrm{INT}} / \mathrm{t}_{50 \mathrm{~Hz}}=$ Integer
Optimum Integration Current
$I_{\text {INT }}=20.0 \mu \mathrm{~A}$
Full Scale Analog Input Voltage
$\mathrm{V}_{\text {INFs }}$ Typically $=\mathbf{2 0 0} \mathbf{~ m V}$ or 2.0 V
Integrate Resistor
$R_{\text {INT }}=\frac{\left(V_{\text {INFS }}\right)}{\left(l_{\text {INT }}\right)}$
Integrate Capacitor
$C_{\text {INT }}=\frac{\left(\mathbf{t}_{\mathrm{INT}}\right)\left(\mathrm{I}_{\mathrm{INT}}\right)}{\left(\mathrm{V}_{\mathrm{INT}}\right)}$
Integrator Output Voltage Swing

$$
V_{\text {INT }}=\frac{\left(t_{\mathbf{I}_{N T}}\right)\left(\mathrm{I}_{\text {INT }}\right)}{\left(\mathrm{C}_{\text {INT }}\right)}
$$

$\mathbf{V}_{\text {INT }}$ Maximum Swing:
( $\left.\left.\mathrm{V}^{-}+\mathbf{0 . 5}\right)<\mathrm{V}_{\text {INT }}<\mathbf{(} \mathrm{V}^{+}-0.5 \mathrm{~V}\right)$
$\mathbf{V}_{\text {INT }}$ typically $=\mathbf{2 . 7} \mathbf{V}$

Display Count

$$
\text { COUNT }=10000 \times \frac{V_{I N}}{V_{\mathrm{REF}}}
$$

Conversion Cycle
$\mathbf{t}_{\mathbf{C Y C}}=\mathbf{t}_{\text {CLOCK }} \times \mathbf{4 0 0 0 2}$
when $f_{\text {CLOCK }}=120 \mathrm{KHz}, \mathrm{t}_{\mathrm{CYC}}=\mathbf{3 3 3} \mathbf{~ m s}$
Common Mode Input Voltage

$$
\left(\mathrm{V}^{-}+1.0 \mathrm{~V}\right)<\mathrm{V}_{\mathrm{IN}}<\left(\mathrm{V}^{+}-0.5 \mathrm{~V}\right)
$$

Auto Zero Capacitor $0.01 \mu \mathrm{~F}<\mathrm{C}_{\mathrm{AZ}}<1.0 \mu \mathrm{~F}$
Reference Capacitor $0.1 \mu \mathrm{~F}<\mathrm{C}_{\text {REF }}<\mathbf{1 . 0} \mu \mathrm{F}$
Power Supply: Dual $\pm 5.0 \mathrm{~V}$
V+ $=+5.0$ to GND V+ $=-5.0$ to GND
Output Type:
4 BCD Nibbles With
Polarity and Overrange Bits
There is no internal reference available on the ICL7135. An external reference is required due to the 7135's 41/2 digit resolution.

## A/D SUCCESSIVE APPROXIMATION

ADC0802 8-Bit $\mu$ P-Compatible A/D Converter ..... 4-2
ADC0803 8 -Bit $\mu \mathrm{P}$-Compatible A/D Converter ..... 4-2
ADC0804 8-Bit $\mu \mathrm{P}$-Compatible A/D Converter ..... 4-2
CA3310/CA3310A CMOS 10-Bit A/D Converter with Internal Track and Hold ..... 4-20
HI-574A Fast, Complete 12-Bit A/D Converter with Microprocessor Interface ..... 4-35
HI-674A $12 \mu \mathrm{~s}$, Complete 12-Bit A/D Converter with Microprocessor Interface ..... 4-46
HI-774 $8 \mu \mathrm{~s}$, Complete 12 -Bit A/D Converter with Microprocessor Interface ..... 4-57
HI-7151 10-Bit High-Speed A/D Converter with Track and Hold ..... 4-70
HI-7152 10-Bit High-Speed A/D Converter with Track and Hold ..... 4-87
HI-7153 8-Channel 10-Bit High-Speed A/D Converter with Track and Hold ..... 4-104
ICL7112 12-Bit High-Speed CMOS $\mu$ P-Compatible A/D Converter ..... 4-105
ICL7115 14-Bit High-Speed CMOS $\mu$ P-Compatible A/D Converter ..... 4-118

## ADC0802 - ADC0804 8-Bit $\mu$ P-Compatible A/D Converters

## GENERAL DESCRIPTION

The ADC0802 family are CMOS 8-bit successive approximation A/D converters which use a modified potentiometric ladder, and are designed to operate with the 8080A control bus via three-state outputs. These converters appear to the processor as memory locations or I/O ports, and hence no interfacing logic is required.

The differential analog voltage input has good common-mode-rejection, and permits offsetting the analog zero-in-put-voltage value. In addition, the voltage reference input can be adjusted to allow encoding any smaller analog voltage span to the full 8 bits of resolution.

## ORDERING INFORMATION

| Part <br> Number | Error | External <br> Conditions | Temperature <br> Range | Package |
| :--- | :--- | :--- | :--- | :--- |
| ADC0802LCN | $\pm 1 / 2 \mathrm{bit}$ | $\mathrm{V}_{\text {REF }} / 2=2.500 \mathrm{~V}_{\mathrm{DC}}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 pin Plastic DIP |
| ADC0802LCD | $\pm 3 / 4 \mathrm{bit}$ | (No Adjustments) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 pin CERDIP |
| ADC0802LD | $\pm 1 \mathrm{bit}$ |  | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 20 pin CERDIP |
| ADC0802LD/HR | $\pm 1 \mathrm{bit}$ |  | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 20 pin CERDIP |
| ADC0803LCN | $\pm 1 / 2 \mathrm{bit}$ | $\mathrm{V}_{\text {REF }} / 2$ Adjusted for | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 pin Plastic DIP |
| ADC0803LCD | $\pm 3 / 4 \mathrm{bit}$ | Correct.Full-Scale | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 pin CERDIP |
| ADC0803LD | $\pm 1 \mathrm{bit}$ | Reading | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 20 pin CERDIP |
| ADC0804LCN | $\pm 1 \mathrm{bit}$ | $\mathrm{V}_{\text {REF }} / 2=2.500 \mathrm{~V}_{\mathrm{DC}}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 pin Plastic DIP |
| ADC0804LCD | $\pm 1$ bit | (No Adjustments) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 pin CERDIP |



0334-1

Figure 1: Typical Application

(Outline dwg. CD, CN )
Figure 2: Pin Configuration

[^12]

Figure 3：Functional Diagram of ADC0802－ADC0804
0334－3

## ADC0802-ADC0804

## ABSOLUTE MAXIMUM RATINGS

Supply Voltage ......................................... 6.5V
Voltage at Any Input $\ldots . . . . . . . . . .$.
Storage Temperature Range $\ldots \ldots . . . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Package Dissipation at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \ldots \ldots . \ldots . .875 \mathrm{~mW}$
Lead Temperature (Soldering, 10sec) ............... $300^{\circ} \mathrm{C}$

OPERATING RATINGS
Temperature Range
ADC0802/03LD ...................... . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
ADC0802/03/04LCD .................. $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
ADC0802/03/04LCN ..................... $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Supply Voltage Range operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS <br> (Notes 1 and 7)

Converter Specifications: $\mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and $\mathrm{f} \mathrm{CLK}=640 \mathrm{kHz}$ unless otherwise stated.

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADC0802: <br> Total Unadjusted Error | $\mathrm{V}_{\mathrm{REF}} / 2=2.500 \mathrm{~V}$ |  |  | $\pm 1 / 2$ | LSB |
| ADC0803: <br> Total Adjusted Error | $\mathrm{V}_{\text {REF }}$ /2 Adjusted for Correct Full-Scale Reading |  |  | $\pm 1 / 2$ | LSB |
| ADC0804: <br> Total Unadjusted Error | $\mathrm{V}_{\mathrm{REF}} / 2=2.500 \mathrm{~V}$ |  |  | $\pm 1$ | LSB |
| $\mathrm{V}_{\text {REF }} / 2$ Input Resistance | Input Resistance at Pin 9 | 1.0 | 1.3 |  | k $\Omega$ |
| Analog Input Voltage Range | (Note 2) | GND-0.05 |  | $\mathrm{V}++0.05$ | V |
| DC Common-Mode Rejection | Over Analog Input Voltage Range |  | $\pm 1 / 16$ | $\pm 1 / 8$ | LSB |
| Power Supply Sensitivity | $V^{+}=5 \mathrm{~V} \pm 10 \%$ Over Allowed Input Voltage Range |  | $\pm 1 / 16$ | $\pm 1 / 8$ | LSB |

Converter Specifications: $\mathrm{V}^{+}=5 \mathrm{~V}, 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ and $\mathrm{f} \mathrm{CLK}=640 \mathrm{kHz}$ unless otherwise stated.

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADC0802: <br> Total Unadjusted Error | $\mathrm{V}_{\mathrm{REF}} / 2=2.500 \mathrm{~V}$ |  |  | $\pm 1 / 2$ | LSB |
| ADC0803: <br> Total Adjusted Error | $\mathrm{V}_{\text {REF }}$ /2 Adjusted for Correct Full-Scale Reading |  |  | $\pm 1 / 2$ | LSB |
| ADC0804: <br> Total Unadjusted Error | $\mathrm{V}_{\mathrm{REF}} / 2=2.500 \mathrm{~V}$ |  |  | $\pm 1$ | LSB |
| $\mathrm{V}_{\text {REF }} / 2$ Input Resistance | Input Resistance at Pin 9 | 1.0 | 1.3 |  | k $\Omega$ |
| Analog Input Voltage Range | (Note 2) | GND-0.05 |  | $\mathrm{V}++0.05$ | V |
| DC Common-Mode Rejection | Over Analog Input Voltage Range |  | $\pm 1 / 8$ | $\pm 1 / 4$ | LSB |
| Power Supply Sensitivity | $\mathrm{V}+=5 \mathrm{~V} \pm 10 \%$ Over Allowed Input Voltage Range |  | $\pm 1 / 16$ | $\pm 1 / 8$ | LSB |

Converter Specifications: $\mathrm{V}^{+}=5 \mathrm{~V},-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ and $\mathrm{f} \mathrm{CLK}=640 \mathrm{kHz}$ unless otherwise stated.

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| ADC0802: <br> Total Unadjusted Error | $V_{\text {REF }} / 2=2.500 \mathrm{~V}$ |  |  | $\pm 3 / 4$ | LSB |
| ADC0803: <br> Total Adjusted Error | $V_{\text {REF }} / 2$ Adjusted for Correct <br> Full-Scale Reading |  |  | $\pm 3 / 4$ | LSB |
| ADC0804: <br> Total Unadjusted Error | $V_{\text {REF }} / 2=2.500 \mathrm{~V}$ |  |  | $\pm 1$ | LSB |
| VREF/2 Input Resistance | Input Resistance at Pin 9 | 1.0 | 1.3 |  | $\mathrm{k} \Omega$ |
| Analog Input Voltage Range | (Note 2) | $\mathrm{GND}-0.05$ |  | $\mathrm{~V}+ \pm 0.05$ | V |
| DC Common-Mode Rejection | Over Analog Input Voltage Range |  | $\pm 1 / 8$ | $\pm 1 / 4$ | LSB |
| Power Supply Sensitivity | $\mathrm{V}+=5 \mathrm{~V} \pm 10 \%$ Over Allowed <br> Input Voltage Range |  | $\pm 1 / 16$ | $\pm 1 / 8$ | LSB |

Converter Specifications: $\mathrm{V}^{+}=5 \mathrm{~V},-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ and $\mathrm{f} \mathrm{CLK}=640 \mathrm{kHz}$ unless otherwise stated.

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADC0802: <br> Total Unadjusted Error | $\mathrm{V}_{\text {REF }} / 2=2.500 \mathrm{~V}$ |  |  | $\pm 1$ | LSB |
| ADC0803: <br> Total Adjusted Error | $V_{\text {REF }}$ /2 Adjusted for Correct Full-Scale Reading |  |  | $\pm 1$ | LSB |
| ADC0804: <br> Total Unadjusted Error | $\mathrm{V}_{\text {REF }} / 2=2.500 \mathrm{~V}$ |  |  | $\pm 11 / 4$ | LSB |
| $\mathrm{V}_{\text {REF } / 2 ~ I n p u t ~ R e s i s t a n c e ~}$ | Input Resistance at Pin 9 | 1.0 | 1.3 |  | $\mathrm{k} \Omega$ |
| Analog Input Voltage Range | (Note 2) | GND-0.05 |  | $\mathrm{V}++0.05$ | V |
| DC Common-Mode Rejection | Over Analog Input Voltage Range |  | $\pm 1 / 8$ | $\pm 1 / 4$ | LSB |
| Power Supply Sensitivity | $\mathrm{V}+=5 \mathrm{~V} \pm 10 \%$ Over Allowed Input Voltage Range |  | $\pm 1 / 8$ | $\pm 1 / 4$ | LSB |

## ADC0802-ADC0804

## DC ELECTRICAL CHARACTERISTICS

Digital Levels and DC Specifications: $\mathrm{V}^{+}=5 \mathrm{~V}$ and $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$, unless otherwise noted.

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CONTROL INPUTS (Note 6) |  |  |  |  |  |  |
| $\mathrm{V}_{\text {INH }}$ | Logical "1" Input Voltage (Except Pin 4 CLK IN) | $\mathrm{V}^{+}=5.25 \mathrm{~V}$ | 2.0 |  | V+ | V |
| $\mathrm{V}_{\text {INL }}$ | Logical "0" Input Voltage (Except Pin 4 CLK IN) | $\mathrm{V}+=4.75 \mathrm{~V}$ |  |  | 0.8 | V |
| V+ CLK | CLK IN (Pin 4) Positive Going Threshold Voltage |  | 2.7 | 3.1 | 3.5 | V |
| $V^{-}$CLK | CLK IN (Pin 4) Negative Going Threshold Voltage |  | 1.5 | 1.8 | 2.1 | V |
| $\mathrm{V}_{\mathrm{H}}$ | CLK IN (Pin 4) Hysteresis $\left(\mathrm{V}_{\mathrm{CLK}}{ }^{+}\right)-\left(\mathrm{V}_{\mathrm{CLK}}{ }^{-}\right)$ |  | 0.6 | 1.3 | 2.0 | V |
| IINHI | Logical "1" Input Current (All Inputs) | $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}$ |  | 0.005 | 1 | $\mu \mathrm{A}$ |
| Innlo | Logical "0" Input Current (All Inputs) | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | -1 | -0.005 |  | $\mu \mathrm{A}$ |
| 1+ | Supply Current (Includes <br> Ladder Current) | $\begin{gathered} \mathrm{f}_{\mathrm{CLK}}=640 \mathrm{kHz}, \\ \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \text { and } \overline{\mathrm{CS}}=\mathrm{HI} \end{gathered}$ |  | 1.3 | 2.5 | mA |

DC ELECTRICAL CHARACTERISTICS
Digital Levels and DC Specifications: $\mathrm{V}+=5 \mathrm{~V}$ and $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$, unless otherwise noted. (Continued)

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DATA OUTPUTS AND INTR |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0" Output Voltage | $\begin{aligned} & \mathrm{I}_{0}=1.6 \mathrm{~mA} \\ & \mathrm{~V}+=4.75 \mathrm{~V} \end{aligned}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logical "1" Output Voltage | $\begin{gathered} \mathrm{I}_{0}=-360 \mu \mathrm{~A} \\ \mathrm{~V}+=4.75 \mathrm{~V} \end{gathered}$ | 2.4 |  |  | V |
| lo | 3-State Disabled Output Leakage (All Data Buffers) | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=0 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}=5 \mathrm{~V} \end{aligned}$ | -3 |  | 3 | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Isource | Output Short Circuit Current | $\mathrm{V}_{\text {OUT }}$ Short to Gnd $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 4.5 | 6 |  | mA |
| ISINK | Output Short Circuit Current | $\mathrm{V}_{\text {OUT }}$ Short to $\mathrm{V}+\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 9.0 | 16 |  | mA |

NOTES: 1. All voltages are measured with respect to GND, unless otherwise specified. The separate AGND point should always be wired to the DGND, being careful to avoid ground loops.
2. For $V_{\mathbb{N}(-)} \geq V_{I N(+)}$ the digital output code will be 00000000 . Two on-chip diodes are tied to each analog input (see Block Diagram) which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the $\mathrm{V}^{+}$supply. Be careful, during testing at low $\mathrm{V}^{+}$. levels (4.5V), as high level analog inputs (5V) can cause this input diode to conduct-especially at elevated temperatures, and cause errors for analog inputs near full-scale. As long as the analog $V_{\mathbb{I}}$ does not exceed the supply voltage by more than 50 mV , the output code will be correct. To achieve an absolute 0 V to 5 V input voltage range will therefore require a minimum supply voltage of 4.950 V over temperature variations, initial tolerance and loading.
3. With $\mathrm{V}^{+}=6 \mathrm{~V}$, the digital logic interfaces are no longer TTL compatible.
4. With an asynchronous start pulse, up to 8 clock periods may be required before the internal clock phases are proper to start the conversion process.
5. The $\overline{\mathrm{CS}}$ input is assumed to bracket the $\overline{W R}$ strobe input so that timing is dependent on the $\overline{W R}$ pulse width. An arbitrarily wide pulse width will hold the converter in a reset mode and the start of conversion is initiated by the low to high transition of the WR pulse (see Timing Diagrams).
6. CLK IN (pin 4) is the input of a Schmitt trigger circuit and is therefore specified separately.
7. None of these A/Ds requires a zero-adjust. However, if an all zero code is desired for an analog input other than 0.0 V , or if a narrow full-scale span exists (for example: 0.5 V to 4.0 V full-scale) the $\mathrm{V}_{\mathbb{I}(-)}$ input can be adjusted to achieve this. See Zero Error on page 10 of this data sheet.

AC ELECTRICAL CHARACTERISTICS
Timing Specifications: $\mathrm{V}^{+}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise stated.

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {f CLK }}$ | Clock Frequency | $\begin{aligned} & \mathrm{V}^{+}=6 \mathrm{~V}(\text { Note } 3) \\ & \mathrm{V}^{+}=5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ | $\begin{aligned} & 640 \\ & 640 \end{aligned}$ | $\begin{gathered} 1280 \\ 800 \end{gathered}$ | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{kHz} \end{aligned}$ |
| $\mathrm{t}_{\text {conv }}$ | Clock Periods per Conversion (Note 4) |  | 62 |  | 73 |  |
| CR | Conversion Rate In Free-Running Mode | $\overline{\text { INTR }}$ tied to $\overline{\mathrm{WR}}$ with $\overline{\mathrm{CS}}=0 \mathrm{~V}, \mathrm{f}_{\mathrm{CLK}}=640 \mathrm{kHz}$ |  |  | 8888 | conv/s |
| $t^{\text {W }}$ ( $\overline{W R}$ ) 1 | Width of $\overline{W R}$ Input (Start Pulse Width) | $\overline{\mathrm{CS}}=0 \mathrm{~V}$ (Note 5) | 100 |  |  | ns |
| $t_{\text {acc }}$ | Access Time (Delay from Falling Edge of $\overline{\mathrm{RD}}$ to Output Data Valid) | $\begin{aligned} & C_{\mathrm{L}}=100 \mathrm{pF} \text { (Use Bus Driver IC } \\ & \text { for Larger } \mathrm{C}_{\mathrm{L}} \text { ) } \end{aligned}$ |  | 135 | 200 | ns |
| $t_{16}, t_{0 h}$ | 3-State Control (Delay from Rising Edge of $\overline{\mathrm{RD}}$ to $\mathrm{HI}-\mathrm{Z}$ State) | $\begin{aligned} & C_{L}=10 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \\ & \text { (See 3-State Test Circuits) } \end{aligned}$ |  | 125 | 250 | ns |
| $t_{W}, t_{\text {RI }}$ | Delay from Falling Edge of $\overline{W R}$ to Reset of INTR |  |  | 300 | 450 | ns |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance of Logic Control Inputs |  |  | 5 |  | pF |
| $\mathrm{C}_{\text {OUT }}$ | 3-State Output Capacitance (Data Buffers) |  |  | 5 |  | pF |



0334-6
Figure 4: 3-State Test Circuits and Waveforms

## ADC0802-ADC0804

## TYPICAL PERFORMANCE CHARACTERISTICS




0334-14

## TYPICAL PERFORMANCE CHARACTERISTICS (Continued)




0334-17
Figure 5: Timing Diagrams

Transfer Function


Error Plot


0334-18
0334-19
a) Accuracy $= \pm 0$ LSB; A Perfect A/D

Transfer Function


b) Accuracy $= \pm 1 / 2$ LSB

Figure 6: Clarifying the Error Specs of an A/D Converter

## UNDERSTANDING A/D ERROR SPECS

A perfect A/D transfer characteristic (staircase waveform) is shown in Figure 6a. The horizontal scale is analog input voltage and the particular points labeled are in steps of $1 \mathrm{LSB}\left(19.53 \mathrm{mV}\right.$ with 2.5 V tied to the $\mathrm{V}_{\text {REF }} / 2 \mathrm{pin}$ ). The digital output codes which correspond to these inputs are shown as $D-1, D$, and $D+1$. For the perfect $A / D$, not only will center-value ( $A-1, A, A+1$, . . .) analog inputs produce the correct output digital codes, but also each riser (the transitions between adjacent output codes) will be located $\pm 1 / 2$ LSB away from each center-value. As shown, the risers are ideal and have no width. Correct digital output codes will be provided for a range of analog input voltages which extend $\pm 1 / 2$ LSB from the ideal center-values. Each tread (the range of analog input voltage which provides the same digital output code) is therefore 1LSB wide.

The error curve of Figure 6b shows the worst case transfer function for the ADC0802. Here the specification guarantees that if we apply an analog input equal to the LSB ana$\log$ voltage center-value, the A/D will produce the correct digital code.

Next to each transfer function is shown the corresponding error plot. Notice that the error includes the quantization uncertainty of the A/D. For example, the error at point 1 of Figure $6 a$ is $+1 / 2$ LSB because the digital code appeared $1 / 2$ LSB in advance of the center-value of the tread. The error plots always have a constant negative slope and the abrupt upside steps are always 1LSB in magnitude, unless the device has missing codes.

## FUNCTIONAL DESCRIPTION

A functional diagram of the ADC0802 series of A/D converters is shown in Figure 3. All of the package pinouts are shown and the major logic control paths are drawn in heavi-er-weight lines. The device operates on the successive approximation principle (see APPLICATION NOTES A016 and A020 for a more detailed description of this principle). Analog switches are closed sequentially by successive-approximation logic until the analog differential input voltage $\left[\mathrm{V}_{\text {IN(+) }}-\mathrm{V}_{\text {IN(-) }}\right]$ matches a voltage derived from a tapped resistor string across the reference voltage. The most significant bit is tested first and after 8 comparisons ( 64 clock cycles), an 8 -bit binary code ( $11111111=$ full-scale) is transferred to an output latch.

The normal operation proceeds as follows. On the high-to-low transition of the WR input, the internal SAR latches and the shift-register stages are reset, and the INTR output will be set high. As long as the $\overline{C S}$ input and $\overline{W R}$ input remain low, the A/D will remain in a reset state. Conversion will start from 1 to 8 clock periods after at least one of these inputs makes a low-to-high transition. After the requisite number of clock pulses to complete the conversion, the INTR pin will make a high-to-low transition. This can be used to interrupt a processor, or otherwise signal the availability of a new conversion. A $\overline{\mathrm{RD}}$ operation (with $\overline{\mathrm{CS}}$ low) will clear the INTR line high again. The device may be operated in the free-running mode by connecting INTR to the $\overline{\mathrm{WR}}$ input with $\overline{\mathrm{CS}}=0$. To ensure start-up under all possible conditions, an external WR pulse is required during the first power-up cycle. A conversion-in-process can be interrupted by issuing a second start command.

## Digital Details

The converter is started by having $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ simultaneously low. This sets the start flip-flop (F/F) and the resulting " 1 " level resets the 8 -bit shift register, resets the interrupt (INTR) F/F and inputs a " 1 " to the D flip-flop, DFF1, which is at the input end of the 8 -bit shift register. Internal clock signals then transfer this " 1 " to the Q output of DFF1. The AND gate, G1, combines this " 1 " output with a clock signal to provide a reset signal to the start $F / F$. If the set signal is no longer present (either $\overline{W R}$ or $\overline{C S}$ is a " 1 "), the start F/F is reset and the 8 -bit shift register then can have the " 1 " clocked in, which starts the conversion process. If the set signal were to still be present, this reset pulse would have no effect (both outputs of the start F/F would be at a " 1 " level) and the 8 -bit shift register would continue to be held in the reset mode. This allows for asynchronous or wide $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ signals.

After the " 1 " is clocked through the 8 -bit shift register (which completes the SAR operation) it appears as the input to DFF2. As soon as this " 1 " is output from the shift register, the AND gate, G2, causes the new digital word to transfer to the 3 -state output latches. When DFF2 is subsequently clocked, the $\bar{Q}$ output makes a high-to-low transition which causes the INTR F/F to set. An inverting buffer then supplies the INTR output signal.

When data is to be read, the combination of both $\overline{\mathrm{CS}}$ and $\overline{R D}$ being low will cause the INTR F/F to be reset and the 3state output latches will be enabled to provide the 8 -bit digital outputs.

## Digital Control Inputs

The digital control inputs ( $\overline{\mathrm{CS}}, \overline{\mathrm{RD}}$, and $\overline{\mathrm{WR}}$ ) meet standard TTL logic voltage levels. These signals are essentially equivalent to the standard A/D Start and Output Enable control signals, and are active low to allow an easy interface to microprocessor control busses. For non-microprocessor based applications, the $\overline{C S}$ input (pin 1) can be grounded and the standard A/D Start function obtained by an active low pulse at the $\overline{W R}$ input (pin 3). The Output Enable function is achieved by an active low pulse at the $\overline{\mathrm{RD}}$ input (pin 2).

## Analog Operation

The analog comparisons are performed by a capacitive charge summing circuit. Three capacitors (with precise ratioed values) share a common node with the input to an auto-zeroed comparator. The input capacitor is switched between $\mathrm{V}_{\mathrm{IN}(+)}$ and $\mathrm{V}_{\mathrm{IN}(-)}$, while two ratioed reference capacitors are switched between taps on the reference voltage divider string. The net charge corresponds to the weighted difference between the input and the current total value set by the successive approximation register. A correction is made to offset the comparison by $1 / 2$ LSB (see Figure 6a).

## Analog Differential Voltage Inputs and Common-Mode Rejection

This A/D gains considerable applications flexibility from the analog differential voltage input. The $\mathrm{V}_{\operatorname{IN}(-)}$ input (pin 7) can be used to automatically subtract a fixed voltage value from the input reading (tare correction). This is also useful in $4 \mathrm{~mA}-20 \mathrm{~mA}$ current loop conversion. In addition, commonmode noise can be reduced by use of the differential input.
The time interval between sampling $\mathrm{V}_{\operatorname{IN}(+)}$ and $\mathrm{V}_{\mathrm{IN}(-)}$ is $41 / 2$ clock periods. The maximum error voltage due to this slight time difference between the input voltage samples is given by:

$$
\Delta \mathrm{V}_{\mathrm{e}}(\mathrm{MAX})=\left(\mathrm{V}_{\mathrm{p}}\right)\left(2 \pi \mathrm{f}_{\mathrm{cm}}\right)\left[\frac{4.5}{\mathrm{f}_{\mathrm{CLK}}}\right]
$$

where:
$\Delta V_{e}$ is the error voltage due to sampling delay
$V_{P}$ is the peak value of the common-mode voltage
$f_{c m}$ is the common-mode frequency
For example, with a 60 Hz common-mode frequency, $f_{\mathrm{cm}}$, and a 640 kHz A/D clock, fcLK, keeping this error to $1 / 4$ LSB ( $\sim 5 \mathrm{mV}$ ) would allow a common-mode voltage, $\mathrm{V}_{\mathrm{P}}$, given by:

$$
V_{p}=\frac{\left[\Delta V_{\mathrm{e}}(\mathrm{MAX})\left(\mathrm{f}_{\mathrm{CLK}}\right)\right]}{\left(2 \pi \mathrm{f}_{\mathrm{cm}}\right)(4.5)}
$$

or

$$
V_{p}=\frac{\left(5 \times 10^{-3}\right)\left(640 \times 10^{3}\right)}{(6.28)(60)(4.5)} \cong 1.9 \mathrm{~V}
$$

The allowed range of analog input voltage usually places more severe restrictions on input common-mode voltage levels than this.
An analog input voltage with a reduced span and a relatively large zero offset can be easily handled by making use of the differential input (see Reference Voltage Span Adjust).

## Analog Input Current

The internal switching action causes displacement currents to flow at the analog inputs. The voltage on the onchip capacitance to ground is switched through the analog differential input voltage, resulting in proportional currents entering the $\mathrm{V}_{I N(+)}$ input and leaving the $\mathrm{V}_{\operatorname{IN}(-)}$ input. These current transients occur at the leading edge of the internal clocks. They rapidly decay and do not inherently cause errors as the on-chip comparator is strobed at the end of the clock period.

## Input Bypass Capacitors

Bypass capacitors at the inputs will average these charges and cause a DC current to flow through the output resistances of the analog signal sources. This charge pumping action is worse for continuous conversions with the $\mathrm{V}_{\operatorname{IN}(+)}$ input voltage at full-scale. For a 640 kHz clock frequency with the $V_{\operatorname{IN}(+)}$ input at 5 V , this DC current is at a maximum of approximately $5 \mu \mathrm{~A}$. Therefore, bypass capacitors should not be used at the analog inputs or the $\mathbf{V}_{\text {REF }} / 2$ pin for high resistance sources ( $>1 \mathrm{k} \Omega$ ). If input bypass capacitors are necessary for noise filtering and high source resistance is desirable to minimize capacitor size, the effects of the voltage drop across this input resistance, due to the average value of the input current, can be compensated by a full-scale adjustment while the given source resistor and input bypass capacitor are both in place. This is possible because the average value of the input current is a precise linear function of the differential input voltage at a constant conversion rate.

## Input Source Resistance

Large values of source resistance where an input bypass capacitor is not used, will not cause errors since the input currents settle out prior to the comparison time. If a lowpass filter is required in the system, use a low-value series resistor ( $\leq 1 \mathrm{k} \Omega$ ) for a passive RC section or add an op amp RC active low-pass filter. For low-source-resistance applications, ( $\leq 1 \mathrm{k} \Omega$ ), a $0.1 \mu \mathrm{~F}$ bypass capacitor at the inputs will minimize EMI due to the series lead inductance of a long wire. A $100 \Omega$ series resistor can be used to isolate this capacitor (both the $R$ and $C$ are placed outside the feedback loop) from the output of an op amp, if used.

## Stray Pickup

The leads to the analog inputs (pins 6 and 7) should be kept as short as possible to minimize stray signal pickup (EMI). Both EMI and undesired digital-clock coupling to these inputs can cause system errors. The source resistance for these inputs should, in general, be kept below $5 \mathrm{k} \Omega$. Larger values of source resistance can cause undesired signal pickup. Input bypass capacitors, placed from the analog inputs to ground, will eliminate this pickup but can create analog scale errors as these capcitors will average the transient input switching currents of the A/D (see Analog Input Current). This scale error depends on both a large source resistance and the use of an input bypass capacitor. This error can be compensated by a full-scale adjustment of the A/D (see Full-Scale Adjustment) with the source resistance and input bypass capacitor in place, and the desired conversion rate.

## Reference Voltage Span Adjust

For maximum application flexibility, these A/Ds have been designed to accommodate a $5 \mathrm{~V}, 2.5 \mathrm{~V}$ or an adjusted voltage reference. This has been achieved in the design of the IC as shown in Figure 7.


Figure 7: The $V_{\text {REFERENCE }}$ Design on the IC
Notice that the reference voltage for the IC is either $1 / 2$ of the voltage which is applied to the $\mathrm{V}^{+}$supply pin, or is equal to the voltage which is externally forced at the $\mathrm{V}_{\text {REF }} /$ 2 pin. This allows for a pseudo-ratiometric voltage reference using, for the $\mathrm{V}^{+}$supply, a 5 V reference voltage. Alternatively, a voltage less than 2.5 V can be applied to the $\mathrm{V}_{\text {REF }} /$ 2 input. The internal gain to the $\mathrm{V}_{\text {REF }} / 2$ input is 2 to allow this factor of 2 reduction in the reference voltage.
Such an adjusted reference voltage can accommodate a reduced span or dynamic voltage range of the analog input voltage. If the analog input voltage were to range from 0.5 V to 3.5 V , instead of 0 V to 5 V , the span would be 3 V . With 0.5 V applied to the $\mathrm{V}_{\operatorname{IN}(-)}$ pin to absorb the offset, the reference voltage can be made equal to $1 / 2$ of the 3 V span or 1.5 V . The A/D now will encode the $\mathrm{V}_{\mathbb{N}(+)}$ signal from 0.5 V to 3.5 V with the 0.5 V input corresponding to zero and the 3.5 V input corresponding to full-scale. The full 8 bits of resolution are therefore applied over this reduced analog input voltage range. The requisite connections are shown in Figure 8. For expanded scale inputs, the circuits of Figures 9 and 10 can be used.

## ADC0802－ADC0804



0334－23
Figure 8：Offsetting the Zero of the ADC0802 and Performing an Input Range（Span）Adjustment


0334－24
Figure 9：Handling $\pm 10 \mathrm{~V}$ Analog Input Range


0334－25
Figure 10：Handling $\pm 5 \mathrm{~V}$ Analog Input Range

## Reference Accuracy Requirements

The converter can be operated in a pseudo－ratiometric mode or an absolute mode．In ratiometric converter applica－ tions，the magnitude of the reference voltage is a factor in both the output of the source transducer and the output of the A／D converter and therefore cancels out in the final
digital output code．In absolute conversion applications， both the initial value and the temperature stability of the reference voltage are important accuracy factors in the op－ eration of the A／D converter．For $\mathrm{V}_{\mathrm{REF}} / 2$ voltages of 2.5 V nominal value，initial errors of $\pm 10 \mathrm{mV}$ will cause conversion errors of $\pm 1$ LSB due to the gain of 2 of the $\mathrm{V}_{\text {REF }} / 2$ input．In reduced span applications，the initial value and the stability of the $\mathrm{V}_{\mathrm{REF}} / 2$ input voltage become even more important． For example，if the span is reduced to 2.5 V ，the analog input LSB voltage value is correspondingly reduced from 20 mV （ 5 V span）to 10 mV and 1 LSB at the $\mathrm{V}_{\text {REF }} / 2$ input becomes 5 mV ．As can be seen，this reduces the allowed initial tolerance of the reference voltage and requires corre－ spondingly less absolute change with temperature varia－ tions．Note that spans smaller than 2.5 V place even tighter requirements on the initial accuracy and stability of the ref－ erence source．
In general，the reference voltage will require an initial ad－ justment．Errors due to an improper value of reference volt－ age appear as full－scale errors in the A／D transfer function． IC voltage regulators may be used for references if the am－ bient temperature changes are not excessive．

## Zero Error

The zero of the A／D does not require adjustment．If the minimum analog input voltage value， $\mathrm{V}_{\operatorname{IN}(\mathrm{MIN})}$ ，is not ground， a zero offset can be done．The converter can be made to output 00000000 digital code for this minimum input volt－ age by biasing the A／D $\mathrm{V}_{\operatorname{IN}(-)}$ input at this $\mathrm{V}_{\operatorname{IN}(\mathrm{MIN})}$ value （see Applications section）．This utilizes the differential mode operation of the A／D．
The zero error of the A／D converter relates to the loca－ tion of the first riser of the transfer function and can be measured by grounding the $\mathrm{V}_{\operatorname{IN}(-)}$ input and applying a small magnitude positive voltage to the $\mathrm{V}_{\mathrm{IN}(+)}$ input．Zero error is the difference between the actual DC input voltage which is necessary to just cause an output digital code tran－ sition from 00000000 to 00000001 and the ideal $1 / 2$ LSB value（ $1 / 2 \mathrm{LSB}=9.8 \mathrm{mV}$ for $\mathrm{V}_{\mathrm{REF}} / 2=2.500 \mathrm{~V}$ ）．

## Full－Scale Adjust

The full－scale adjustment can be made by applying a dif－ ferential input voltage which is $11 / 2$ LSB down from the de－ sired analog full－scale voltage range and then adjusting the magnitude of the $\mathrm{V}_{\text {REF }} / 2$ input（pin 9）for a digital output code which is just changing from 11111110 to 11111111. When offsetting the zero and using a span－adjusted $\mathrm{V}_{\text {REF }} / 2$ voltage，the full－scale adjustment is made by inputting $\mathrm{V}_{\text {MIN }}$ to the $\mathrm{V}_{\mathrm{IN}(-)}$ input of the $\mathrm{A} / \mathrm{D}$ and applying a voltage to the $\mathrm{V}_{\mathrm{IN}(+)}$ input which is given by：

$$
V_{I N(+)^{f s a d j}}=V_{M A X}-1.5\left[\frac{\left(V_{M A X}-V_{\mathrm{MIN}}\right)}{256}\right]
$$

where：
$V_{M A X}=$ the high end of the analog input range and
$\mathrm{V}_{\mathrm{MIN}}=$ the low end（the offset zero）of the analog range． （Both are ground referenced．）

## ADC0802－ADC0804

## Clocking Option

The clock for the A／D can be derived from an external source such as the CPU clock or an external RC network can be added to provide self－clocking．The CLK IN（pin 4） makes use of a Schmitt trigger as shown in Figure 11.
Heavy capacitive or DC loading of the CLocK R pin should be avoided as this will disturb normal converter oper－ ation．Loads less than 50 pF ，such as driving up to $7 \mathrm{~A} / \mathrm{D}$ converter clock inputs from a single CLK R pin of 1 convert－ er，are allowed．For larger clock line loading，a CMOS or low power TTL buffer or PNP input logic should be used to mini－ mize the loading on the CLK R pin（do not use a standard TTL buffer）．

## Restart During a Conversion

If the $A / D$ is restarted（ $\overline{C S}$ and $\overline{W R}$ go low and return high）during a conversion，the converter is reset and a new conversion is started．The output data latch is not updated if the conversion in progress is not completed．The data from the previous conversion remain in this latch．

## Continuous Conversions

In this application，the $\overline{\mathrm{CS}}$ input is grounded and the $\overline{\mathrm{WR}}$ input is tied to the $\overline{\operatorname{INTR}}$ output．This $\overline{\mathrm{WR}}$ and $\overline{\mathrm{NTR}}$ node should be momentarily forced to logic low following a pow－ er－up cycle to insure circuit operation．See Figure 12 for details．


Figure 11：Self－Clocking the A／D


Figure 12：Free－Running Connection

## ADC0802－ADC0804

## Driving the Data Bus

This CMOS A／D，like MOS microprocessors and memo－ ries，will require a bus driver when the total capacitance of the data bus gets large．Other circuitry，which is tied to the data bus，will add to the total capacitive loading，even in 3－ state（high－impedance mode）．Backplane bussing also greatly adds to the stray capacitance of the data bus．

There are some alternatives available to the designer to handle this problem．Basically，the capacitive loading of the data bus slows down the response time，even though DC specifications are still met．For systems operating with a relatively slow CPU clock frequency，more time is available in which to establish proper logic levels on the bus and therefore higher capacitive loads can be driven（see Typi－ cal Performance Characteristics）．

At higher CPU clock frequencies time can be extended for I／O reads（and／or writes）by inserting wait states（8080） or using clock－extending circuits（6800）．

Finally，if time is short and capacitive loading is high，ex－ ternal bus drivers must be used．These can be 3 －state buff－ ers（low power Schottky is recommended，such as the 74LS240 series）or special higher－drive－current products which are designed as bus drivers．High－current bipolar bus drivers with PNP inputs are recommended．

## Power Supplies

Noise spikes on the $\mathrm{V}^{+}$supply line can cause conversion errors as the comparator will respond to this noise．A low－in－ ductance tantalum filter capacitor should be used close to the converter $\mathrm{V}^{+}$pin，and values of $1 \mu \mathrm{~F}$ or greater are recommended．If an unregulated voltage is ：available in the system，a separate 5 V voltage regulator for the converter （and other analog circuitry）will greatly reduce digital noise on the $V^{+}$supply．An ICL7663 can be used to regulate such a supply from an input as low as 5.2 V ．

## Wiring and Hook－Up Precautions

Standard digital wire－wrap sockets are not satisfactory for breadboarding with this A／D converter．Sockets on PC boards can be used．All logic signal wires and leads should be grouped and kept as far away as possible from the ana－ $\log$ signal leads．Exposed leads to the analog inputs can cause undesired digital noise and hum pickup；therefore， shielded leads may be necessary in many applications．

A single－point analog ground should be used which is separate from the logic ground points．The power supply bypass capacitor and the self－clocking capacitor（if used） should both be returned to digital ground．Any $\mathrm{V}_{\mathrm{REF}} / 2$ by－ pass capacitors，analog input filter capacitors，or input sig－ nal shielding should be returned to the analog ground point． A test for proper grounding is to measure the zero error of the A／D converter．Zero errors in excess of $1 / 4$ LSB can usually be traced to improper board layout and wiring（see Zero Error for measurement）．Further information can be found in A018．

## TESTING THE A／D CONVERTER

There are many degrees of complexity associated with testing an A／D converter．One of the simplest tests is to apply a known analog input voltage to the converter and use LEDs to display the resulting digital output code as shown in Figure 13.
For ease of testing，the $\mathrm{V}_{\text {REF }} / 2$（pin 9）should be supplied with 2.560 V and a $\mathrm{V}+$ supply voltage of 5.12 V should be used．This provides an LSB value of 20 mV ．

If a full－scale adjustment is to be made，an analog input voltage of $5.090 \mathrm{~V}(5.120-11 / 2 \mathrm{LSB}$ ）should be applied to the $\mathrm{V}_{\operatorname{IN}(+)}$ pin with the $\mathrm{V}_{\operatorname{IN}(-)}$ pin grounded．The value of the $\mathrm{V}_{\mathrm{REF}} / 2$ input voltage should be adjusted until the digital output code is just changing from 11111110 to 11111111. This value of $\mathrm{V}_{\text {REF }} / 2$ should then be used for all the tests．


0334－28．
Figure 13：Basic Tester for the A／D
The digital－output LED display can be decoded by divid－ ing the 8 bits into 2 hex characters，one with the 4 most－sig－ nificant bits（MS）and one with the 4 least－significant bits （LS）．The output is then interpreted as a sum of fractions times the full－scale voltage：

$$
V_{\text {OUT }}=\left(\frac{M S}{16}+\frac{L S}{256}\right)(5.12) \mathrm{V}
$$

For example, for an output LED display of 10110110 , the MS character is hex B (decimal 11) and the LS character is hex (and decimal) 6, so

$$
V_{\text {OUT }}=\left(\frac{11}{16}+\frac{6}{256}\right)(5.12)=3.64 \mathrm{~V}
$$

Figures 14 and 15 show more sophisticated test circuits.


0334-29
Figure 14: A/D Tester with Analog Error Output. This circuit can be used to generate "error plots" of Figure 6.


0334-30
Figure 15: Basic "Digital" A/D Tester

## APPLICATIONS

## Interfacing 8080/85 or Z-80 Microprocessors

This converter has been designed to directly interface with 8080/85 or Z-80 Microprocessors. The 3-state output capability of the A/D eliminates the need for a peripheral interface device, although address decoding is still required to generate the appropriate $\overline{\mathrm{CS}}$ for the converter. The A/D can be mapped into memory space (using standard memo-ry-address decoding for $\overline{\mathrm{CS}}$ and the $\overline{\text { MEMR }}$ and $\overline{\text { MEMW }}$ strobes) or it can be controlled as an I/O device by using the $\overline{/ / O R}$ and $\overline{\mathrm{IOWW}}$ strobes and decoding the address bits A0 $\rightarrow$ A7 (or address bits A8 $\rightarrow$ A15, since they will contain the same 8 -bit address information) to obtain the $\overline{\mathrm{CS}}$ input. Using the I/O space provides 256 additional addresses and may allow a simpler 8 -bit address decoder, but the data can only be input to the accumulator. To make use of the additional memory reference instructions, the A/D should be mapped into memory space. See A020 for more discussion of memory-mapped vs I/O-mapped interfaces. An example of an A/D in I/O space is shown in Figure 16.

The standard control-bus signals of the 8080 ( $\overline{\mathrm{CS}}, \overline{\mathrm{RD}}$ and $\overline{\mathrm{WR}}$ ) can be directly wired to the digital control inputs of the $A / D$, since the bus timing requirements, to allow both starting the converter, and outputting the data onto the data bus, are met. A bus driver should be used for larger microprocessor systems where the data bus leaves the PC board and/or must drive capacitive loads larger than 100 pF .

It is useful to note that in systems where the A/D converter is 1 of 8 or fewer I/O-mapped devices, no address-decoding circuitry is necessary. Each of the 8 address bits (A0 to A7) can be directly used as $\overline{C S}$ inputs, one for each I/O device.

## Interfacing the $\mathbf{Z - 8 0}$ and $\mathbf{8 0 8 5}$

The Z-80 and 8085 control buses are slightly different from that of the 8080. General $\overline{R D}$ and $\overline{W R}$ strobes are provided and separate memory request, MREQ, and I/O request, $\overline{\mathrm{ORQ}}$, signals have to be combined with the generalized strobes to provide the appropriate signals. An advantage of operating the A/D in I/O space with the Z-80 is that the CPU will automatically insert one wait state (the $\overline{\mathrm{RD}}$ and $\overline{W R}$ strobes are extended one clock period) to allow more time for the I/O devices to respond. Logic to map the A/D in I/O space is shown in Figure 17. By using MREQ in place of $\widehat{\text { IORQ, a memory-mapped configuration results. }}$

Additional I/O advantages exist as software DMA routines are available and use can be made of the output data transfer which exists on the upper 8 address lines (A8 to A15) during I/O input instructions. For example, MUX channel selection for the A/D can be accomplished with this operating mode.

The 8085 also provides a generalized $\overline{R D}$ and $\overline{W R}$ strobe, with an $10 / \bar{M}$ line to distinguish $I / O$ and memory requests. The circuit of Figure 17 can again be used, with $10 / \bar{M}$ in place of $\overline{\mathrm{IORQ}}$ for a memory-mapped interface, and an extra inverter (or the logic equivalent) to provide $\overline{\mathrm{O}} / \mathrm{M}$ for an I/O-mapped connection.

## Interfacing 6800 Microprocessor Derivatives <br> (6502, etc.)

The control bus for the 6800 microprocessor derivatives does not use the $\overline{R D}$ and $\overline{W R}$ strobe signals. Instead it employs a single $R / \bar{W}$ line and additional timing, if needed, can be derived from the $\phi 2$ clock. All I/O devices are memorymapped in the 6800 system, and a special signal, VMA, indicates that the current address is valid. Figure 16 shows an interface schematic where the A/D is memory-mapped in the 6800 system. For simplicity, the $\overline{\mathrm{CS}}$ decoding is shown using $1 / 2$ DM8092. Note that in many 6800 systems, an already decoded $4 / 5$ line is brought out to the common bus at pin 21. This can be tied directly to the $\overline{C S}$ pin of the A/D, provided that no other devices are addressed at HEX ADDR: 4 XXX or 5 XXX .

In Figure 19 the ADC0802 series is interfaced to the MC6800 microprocessor through (the arbitrarily chosen) Port B of the MC6820 or MC6821 Peripheral Interface Adapter (PIA). Here the $\overline{C S}$ pin of the A/D is grounded since the PIA is already memory-mapped in the MC6800 system and no $\overline{\mathrm{CS}}$ decoding is necessary. Also notice that the A/D output data lines are connected to the microprocessor bus under program control through the PIA and therefore the A/ D $\overline{\mathrm{RD}}$ pin can be grounded.


Figure 16：ADC0802 to 8080A CPU Interface

## APPLICATION NOTES

Some applications bulletins that may be found useful are listed here:
A016 "Selecting A/D Converters," by Dave Fullagar.
A018 "Do's and Dont's of Applying A/D Converters," by Peter Bradshaw and Skip Osgood.
A020 "A Cookbook Approach to High Speed Data Acquisition and Microprocessor Interfacing," by Ed Sliger.
A030 "The ICL7104 - A Binary Output A/D Converter for Microprocessors," by Peter Bradshaw.
R005 "Interfacing Data Converters \& Microprocessors," by Peter Bradshaw et al, Electronics, Dec. 9, 1976.


0334-32
Figure 17: Mapping the $A / D$ as an I/O device for use with the Z-80 CPU


0334-33
*Note 1: Numbers in parentheses refer to MC6800 CPU pinout.
${ }^{* *}$ Note 2: Numbers or letters in brackets refer to standard MC6800 system common bus code.
Figure 18: ADC0802 to MC6800 CPU Interface

## ADC0802－ADC0804



Figure 19：ADC0802 to MC6820 PIA Interface

SEMICOONDUCTOR

## CA3310, CA3310A <br> CMOS 10-Bit Analog-to-Digital Converter with Internal Track and Hold

## GENERAL DESCRIPTION

The Harris CA3310 is a fast, low power, 10-bit successive approximation analog-to-digital converter, with microproces-sor-compatible outputs. It uses only a single 3 V to 6 V supply and typically draws just 3 mA when operating at 5 V . It can accept full rail-to-rail input signals, and features a builtin track and hold. The track and hold will follow high bandwidth input signals, as it has only a 100 ns (typical) input time constant.
The ten data outputs feature full high-speed CMOS threestate bus driver capability, and are latched and held through a full conversion cycle. Separate 8 MSB and 2 LSB enables, a data ready flag, and conversion start and ready reset inputs complete the microprocessor interface.

An internal, adjustable clock is provided and is available as an output. The clock may also be driven from an external source.

## FEATURES

- CMOS Low Power (15 mW Typ.)
- Single Supply Voltage (3V to 6V)
- $13 \mu$ s Conversion Time
- Built-In Track and Hold
- Rail-to-Rail Input Range
- Latched 3-State Output Drivers
- Microprocessor-Compatible Control Lines
- Internal or External Clock


## APPLICATIONS

- Fast, No-Droop, Sample and Hold
- Voice Grade Digital Audio
- DSP Modems
- Remote Low Power Data Acquisition Systems
- $\mu \mathrm{P}$ Controlled Systems


## ORDERING INFORMATION

| Part Number | Linearity <br> (INL, DNL) | Temperature <br> Range | Package |
| :--- | :--- | :--- | :--- |
| CA3310E | $\pm 0.75 \mathrm{LSB}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 -Pin Plastic DIP |
| CA3310AE | $\pm 0.5 \mathrm{LSB}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 -Pin Plastic DIP |
| CA3310D | $\pm 0.75 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 24 -Pin Ceramic DIP |
| CA3310AD | $\pm 0.5 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 24 -Pin Ceramic DIP |

NOTE: Consult sales office for availability of SOIC packages.


Figure 1: Pin Configuration

[^13]

Figure 2: Functional Diagram

## ABSOLUTE MAXIMUM RATINGS

Operating-Temperature Range $\left(T_{A}\right)$ :
Package Type D $\ldots \ldots \ldots \ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

Package Type E ......................... $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature (TSTG) $\ldots \ldots \ldots . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (During Soldering):
At distance $1 / 16 \mathrm{in} . \pm 1 / 32 \mathrm{in}$. ( $1.59 \mathrm{~mm} \pm 0.79 \mathrm{~mm}$ ) from case for 10 s max. . . . . ............................ $+265^{\circ} \mathrm{C}$
Unit inserted into a PC Board (min.
thickness $1 / 16$ in., 1.59 mm ) with solder contacting lead tips
only . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $+300^{\circ} \mathrm{C}$
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS $\quad T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{AA}^{+}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}^{+}}=4.608 \mathrm{~V}$,

 $\mathrm{V}_{\mathrm{SS}}=\mathrm{V}_{\mathrm{AA}^{-}}=\mathrm{V}_{\mathrm{REF}}{ }^{-}=\mathrm{GND}$, Clock $=$ External 1 MHz (Unless Noted)| Parameter |  | Test Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| ACCURACY: SEE TEXT FOR DEFINITIONS |  |  |  |  |  |  |
| Resolution |  |  |  | 10 |  |  | Bits |
| Differential Linearity Error | $\begin{aligned} & \text { CA3310 } \\ & \text { CA3310A } \end{aligned}$ |  |  | $\begin{gathered} \pm 0.5 \\ \pm 0.25 \end{gathered}$ | $\begin{gathered} \pm 0.75 \\ \pm 0.5 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Integral <br> Linearity Error | $\begin{aligned} & \text { CA3310 } \\ & \text { CA3310A } \end{aligned}$ |  |  | $\begin{gathered} \pm 0.5 \\ \pm 0.25 \end{gathered}$ | $\begin{gathered} \pm 0.75 \\ \pm 0.5 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Gain Error | $\begin{aligned} & \text { СА3310 } \\ & \text { САЗ310A } \end{aligned}$ |  |  | $\pm 0.25$ | $\begin{gathered} \pm 0.5 \\ \pm 0.25 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Offset Error | $\begin{aligned} & \text { САЗ310 } \\ & \text { САЗ310A } \end{aligned}$ |  |  | $\pm 0.25$ | $\begin{gathered} \pm 0.5 \\ \pm 0.25 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |


| ANALOG INPUT |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Resistance | In Series with Input Sample Capacitors |  | 330 |  | $\Omega$ |
| Input Capacitance | During Sample State |  | 300 |  | pF |
| Input Capacitance | During Hold State |  | 20 |  | pF |
| Input Current | $\begin{aligned} & \text { At } \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{REF}}+=5 \mathrm{~V} \\ & \text { At } \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{REF}}-=0 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & +300 \\ & -100 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Static Input Current | $\begin{aligned} & \mathrm{STRT}=\mathrm{V}+, \mathrm{CLK}=\mathrm{V}+ \\ & \mathrm{At}=\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {REF }}+=5 \mathrm{~V} \\ & \mathrm{At}=\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {REF }}-=0 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} 1 \\ -1 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| Input + Full-Scale Range | (Note 2) | $\mathrm{V}_{\text {REF }}{ }^{-+1}$ |  | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| Input - Full-Scale Range | (Note 2) | $\mathrm{V}_{\text {SS }}-0.3$ |  | $\mathrm{V}_{\mathrm{REF}}+{ }^{+1}$ | V |
| Input Bandwidth | From Input RC Time Constant |  | 1.5 |  | MHz |

DIGITAL INPUTS: DRST, OEL, OEM, STRT, CLK

| High-Level Input Voltage | Over $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ to 6V (Note 2) | 70 |  | \% of $\mathrm{V}_{\mathrm{DD}}$ |
| :---: | :---: | :---: | :---: | :---: |
| Low-Level Input Voltage | Over $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ to 6V (Note 2) |  | 30 | $\%$ of $V_{D D}$ |
| Input Leakage Current | Except CLK |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Input Capacitance | (Note 2) |  | 10 | pF |
| Input Current | CLK Only (Note 2) |  | $\pm 400$ | $\mu \mathrm{A}$ |
| DIGITAL OUTPUTS: D0-D9, DRDY |  |  |  |  |
| High-Level Output Voltage | $\mathrm{I}_{\text {SOURCE }}=-4 \mathrm{~mA}$ | 4.6 |  | V |
| Low-Level Output Voltage | $\mathrm{I}_{\text {SINK }}=6 \mathrm{~mA}$ |  | 0.4 | V |
| Three-State Leakage | Except DRDY |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Output Capacitance | Except DRDY (Note 2) |  | 20 | pF |
| CLK OUTPUT |  |  |  |  |
| High-Level Output Voltage | $\mathrm{I}_{\text {SOURCE }}=100 \mu \mathrm{~A}$ (Note 2) | 4 |  | V |
| Low-Level Output Voltage | $\mathrm{I}_{\text {SINK }}=100 \mu \mathrm{~A}$ (Note 2) |  | 1 | V |

## CA3310, CA3310A

ELECTRICAL CHARACTERISTICS $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{AA}^{+}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}{ }^{+}=4.608 \mathrm{~V}$, $\mathrm{V}_{\mathrm{SS}}=\mathrm{V}_{\mathrm{AA}^{-}}=\mathrm{V}_{\text {REF }}{ }^{-}=\mathrm{GND}$, Clock $=$ External 1 MHz (Unless Noted) (Continued)

| Parameter | Test Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| TIMING |  |  |  |  |  |
| Clock Frequency | Internal, CLK and $\mathrm{R}_{\text {EXT }}$ Open | 200 | 300 | 400 | kHz |
|  | Internal, CLK Shorted to R EXXT | 600 | 800 | 1000 | kHz |
|  | External, Applied to CLK: Max. <br> (Note 2) <br> Min. | 100 | $\begin{gathered} 4 \\ 10 \end{gathered}$ | 2 | $\mathrm{MHz}$ $\mathrm{kHz}$ |
| Clock Pulse Width, TLOW, $\mathrm{T}_{\text {HIGH }}$ | External, Applied to CLK: <br> See Figure 6 (Note 2) | 100 |  |  | ns |
| Conversion Time |  | 13 |  |  | $\mu \mathrm{S}$ |
| Aperture Delay, $\mathrm{T}_{\mathrm{D}}$ APR | See Figure 6 |  | 100 |  | ns |
| Clock to Data Ready Delay, T $11^{\text {DRD }}$ | See Figure 6 |  | 150 |  | ns |
| Clock to Data Ready Delay, $\mathrm{T}_{\mathrm{D} 2}$ DRDY | See Figure 6 |  | 250 |  | ns |
| Clock to Data Delay, $T_{D}$ Data | See Figure 6 |  | 200 |  | ns |
| Start Removal Time, $\mathrm{T}_{\mathrm{R}}$ STRT | See Figures 8 \& 9 (Note 1) |  | -120 |  | ns |
| Start Setup Time, TSU STRT | See Figure 9 |  | 160 |  | ns |
| Start Pulse Width, TW STRT | See Figures 8 \& 9 |  | 10 |  | ns |
| Start to Data Ready Delay, TD3 DRDY | See Figures 8 \& 9 |  | 170 |  | ns |
| Clock Delay from Start, $T_{D}$ CLK | See Figure 8 |  | 200 |  | ns |
| Ready Reset Removal Time, $\mathrm{T}_{\text {R }}$ DRST | See Figure 10 (Note 1) |  | -80 |  | ns |
| Ready Reset Pulse Width, TW DRST | See Figure 10 |  | 10 |  | ns |
| Ready Reset to Data Ready Delay, TD4 DRDY | See Figure 10 |  | 35 |  | ns |
| Output Enable Delay, $\mathrm{T}_{\text {EN }}$ | See Figure 7 |  | 40 |  | ns |
| Output Disable Delay, TII | See Figure 7 |  | 50 |  | ns |
| SUPPLIES |  |  |  |  |  |
| Supply Operating Range, $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{AA}}$. | (Note 2) | 3 |  | 6 | V |
| Supply Current, IDD $+I_{\text {AA }}$ | See Figures 20 \& 21 |  | 3 | 8 | mA |
| Supply Standby Current | Clock Stopped During Cycle 1 |  | 3.5 |  | mA |
| Analog Supply Rejection | @120 Hz, See Figure 19 |  | 25 |  | $\mathrm{mV} / \mathrm{V}$ |
| Reference Input Current | See Figure 16 |  | 160 |  | $\mu \mathrm{A}$ |
| TEMPERATURE DEPENDENCY |  |  |  |  |  |
| Offset Drift | @ 0 to 1 Code Transition |  | -4 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Gain Drift | @ 1022 to 1023 Code Transition |  | -6 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Internal Clock Speed | See Figure 5 |  | -0.5 |  | \%/ ${ }^{\circ} \mathrm{C}$ |

[^14] 2: Parameter not tested, but guaranteed by design or characterization.

Table 1: Pin Description

| Pin Number | Name | Function |
| :---: | :---: | :---: |
| 1-10 | D0-D9 | Three-state outputs for data bits representing $2^{0}$ (LSB) through $2^{9}$ (MSB). |
| 11 | DRDY | Output flag signifying new data is available. Goes high at end of clock period 13, goes low when new conversion started. Also reset asynchronously by DRST. |
| 12 | $V_{S S}$ | Digital ground. |
| 13 | DRST | Active low input, resets DRDY. |
| 14 | OEM | Active low input, three-state enable of D2-D9. |
| 15 | OEL | Active low input, three-state enable of D0, D1. |
| 16 | $\mathrm{V}_{\mathrm{AA}^{-}}$ | Analog ground. |
| 17 | $\mathrm{V}_{\text {AA }}{ }^{+}$ | Analog + supply. |
| 18 | $V_{\text {REF }}{ }^{-}$ | Reference input voltage, sets 0 code ( - ) end of input range. |
| 19 | STRT | Active low start conversion input. Recognized after end of clock period 13. |
| 20 | CLK | Clock input or output. Conversion functions are synchronous to high-going edge. |
| 21 | $\mathrm{R}_{\text {EXT }}$ | Clock adjust input when using internal clock. |
| 22 | $\mathrm{V}_{\text {REF }}{ }^{+}$ | Reference input voltage, set 1023 code (+) end of input range. |
| 23 | $\mathrm{V}_{\text {IN }}$ | Analog input. |
| 24 | $V_{D D}$ | Digital + supply. |

## DEVICE OPERATION

The CA3310 is a CMOS 10-bit analog-to-digital converter that uses capacitor-charge balancing to successively approximate the analog input. A binarily weighted capacitor network forms the D-to-A "Heart" of the device. Figure 2 shows a functional diagram of the CA3310.
The capacitor network has a common node which is connected to a comparator. The second terminal of each capacitor is individually switchable to the input, $\mathrm{V}_{\text {REF }}{ }^{+}$or $V_{\text {REF }}{ }^{-}$.

During the first three clock periods of a conversion cycle, the switchable end of every capacitor is connected to the input. The comparator is being auto-balanced at its trip point, thus setting the voltage at the capacitor common node.

During the fourth period, all capacitors are disconnected from the input, the one representing the MSB (D9) is connected to the $\mathrm{V}_{\text {REF }}{ }^{+}$terminal, and the remaining capacitors to $\mathrm{V}_{\text {REF }}{ }^{-}$. The capacitor-common node, after the charges
balance out, will represent whether the input was above or below $1 / 2$ of $\left(V_{\text {REF }^{+}}-\mathrm{V}_{\text {REF }}{ }^{-}\right)$.

At the end of the fourth period, the comparator output is stored and the MSB capacitor is either left connected to $\mathrm{V}_{\mathrm{REF}}{ }^{+}$(if the comparator was high) or returned to $\mathrm{V}_{\mathrm{REF}}{ }^{-}$. This allows the next comparison to be at either $3 / 4$ or $1 / 4$ of $\left(\mathrm{V}_{\text {REF }}{ }^{+}-\mathrm{V}_{\text {REF }}{ }^{-}\right)$.
At the end of periods 5 through 12, capacitors representing the next to MSB (D8) through the next to LSB (D1) are tested, the result stored, and each capacitor either left at $\mathrm{V}_{\text {REF }}{ }^{+}$or at $\mathrm{V}_{\text {REF }}{ }^{-}$.

At the end of the 13th period, when the LSB (DO) capacitor is tested, DO and all the previous results are shifted to the output registers and drivers. The capacitors are re-connected to the input, the comparator returns to the balance state, and the data-ready output goes active. The conversion cycle is now complete.

## DEVICE OPERATION (Continued)

## Clock

The CA3310 can operate either from its internal clock or from one externally supplied. The CLK pin functions either as the clock output or input. All converter functions are synchronous with the rising edge of the clock signal.
Figure 3 shows the configuration of the internal clock. The clock output drive is low power: if used as an output, it should not have more than 1 CMOS gate load applied, and wiring capacitance should be kept to a minimum.


Figure 3: CA3310 Clock Circuitry
The $\mathrm{R}_{\text {EXT }}$ pin allows adjusting of the internal clock frequency by connecting a resistor between $\mathrm{R}_{\mathrm{EXT}}$ and CLK. Figure 4 shows the typical relationship between the resistor and clock speed, while Figure 4 shows clock speed versus temperature and supply voltage.


Figure 4: Typical CA3310/CA3310A internal clock frequency vs. external resistance


0195-5
Figure 5: Typical CA3310/CA3310A internal clock frequency vs. temperature and supply voltage

The internal clock will shut down if the A/D is not restarted after a conversion. This is described under Control Timing. The clock could also be shut down with an open collector driver applied to the CLK pin. This should only be done during the sample portion (the first three periods) of a conversion cycle, and might be useful for using the device as a digital sample and hold: this is described further under Applications.

If an external clock is supplied to the CLK pin, it must have sufficient drive to overcome the internal clock source. The external clock can be shut off, but again only during the sample portion of a conversion cycle. At other times, it must be above the minimum frequency shown in the specifications.

If the internal or external clock was shut off during the conversion time (clock cycles 4 through 13) of the A/D, the output might be invalid due to balancing capacitor droop.

An external clock must also meet the minimum TLow and $\mathrm{T}_{\text {HIGH }}$ times shown in the specifications. A violation may cause an internal miscount and invalidate the results.

## Control Signals

The CA3310 may be synchronized from an external source by using the STRT (Start Conversion) input to initiate conversions, or if STRT is tied low, may be allowed to free-run. In the free-running mode, illustrated in Figure 6, each conversion takes 13 clock periods.

DEVICE OPERATION (Continued)


Figure 6. CA3310 Timing Diagram, Free Running, STRT Tied Low, DRST Tied High

The input is tracked from clock period 1 through period 3, then disconnected as the successive approximation takes place. After the start of the next period 1 (specified by $T_{D}$ data), the output is updated.

The DRDY (Data Ready) status output goes high (specified by $T_{D 1}$ DRDY) after the start of clock period 1, and returns low (specified by $\mathrm{T}_{\mathrm{D} 2}$ DRDY) after the start of clock period 2. DRDY may also be asynchronously reset by a low on DRST (to be discussed later).

If the output data is to be latched externally by the DRDY signal, the trailing edge of DRDY should be used: there is no guaranteed set-up time to the leading edge.

The 10 output data bits are available in parallel on threestate bus driver outputs. When low, the OEM input enables the most significant byte (D2 through D9) while the OEL input enables the two least significant bits (D0, D1). TEN and TDIS specify the output enable and disable times, respectively. See Figure 7.


Figure 7: CA3310 Output Enable/Disable Timing Diagram

When the STRT input is used to initiate conversions, operation is slightly different depending on whether an internal or external clock is used.

Figure 8 illustrates operation with an internal clock. If the STRT signal is removed (at least $T_{R}$ STRT) before clock period 1 , and is not re-applied during that period, the clock will shut off after entering period 2. The input will continue to track and the DRDY. output will remain high during this time.


0195-8
Figure 8: CA3310 Timing Diagram, STRT Pulsed Low, DRST Tied High, Internal Clock

A low signal applied to STRT (at least $T_{W}$ STRT wide) can now initiate a new conversion. The STRT signal (after a delay of TD3 DRDY) will cause the DRDY flag to drop, and (after a delay of $T_{D} C l k$ ) cause the clock to restart.

Depending on how long the clock was shut off, the low portion of clock period 2 may be longer than during the remaining cycles.

The input will continue to track until the end of period 3 , the same as when free-running.
Figure 9 illustrates the same operation as above, but with an external clock. If STRT is removed (at least $T_{R}$ STRT) before clock period 1, and not re-applied during that period, the clock will continue to cycle in period 2. A low signal applied to STRT will drop the DRDY flag as before, and with the first positive-going clock edge that meets the TSU STRT set-up time, the converter will continue with clock period 3.

The DRDY flag output, as described previously, goes active at the start of period 1 , and drops at the start of period 2 or upon a new STRT command, whichever is later. It may also be controlled with the DRST (Data Ready Reset) input. Figure 10 depicts this operation.

DEVICE OPERATION (Continued)
DRST must be removed (at least $T_{R}$ DRST) before the start of period 1 to allow DRDY to go high. A low level on DRST (at least $T_{W}$ DRST wide) will (after a delay of $T_{D 4}$ DRDY) drop DRDY.


Figure 9: CA3310 Timing Diagram, STRT Pulsed Low, DRST Tied High, External Clock


Figure 10: CA3310 Timing Diagram, DRST Pulsed Low, STRT Tied High

## Analog Input

The analog input pin is a predominantly capacitive load that changes between the track and hold periods of a conversion cycle. During hold, clock period 4 through 13, the input loading is leakage and stray capacitance, typically less than $0.1 \mu \mathrm{~A}$ and 20 pF .

At the start of input tracking, clock period 1, some charge is dumped back to the input pin. The input source must have low enough impedance to dissipate the charge by the end of the tracking period. The amount of charge is dependent on supply and input voltages. Figure 11 shows typical peak input currents for various supply and input voltages, while Figure 12 shows typical average input currents. The average current is also proportional to clock frequency, and should be scaled accordingly.


Figure 11. Typical CA3310/CA3310A Peak Input Current vs. Input Voltage


Figure 12. Typical CA3310/CA3310A Average Input Current vs. Input Voltage

During tracking, the input appears as approximately a 300 pF capacitor in series with $330 \Omega$, for a 100 ns time constant. A full-scale input swing would settle to $1 / 2$ LSB ( $1 / 2048$ ) in 7 RC time constants. Doing continuous conversions with a 1 MHz clock provides $3 \mu \mathrm{~s}$ of tracking time, so up to $1000 \Omega$ of external source impedance ( 400 ns time constant) would allow proper settling of a step input.
If the clock was slower, or the converter was not restarted immediately (causing a longer sample time), a higher source impedance could be used.

Table 2: Output Code Table

| Code Description | Input Voltage * | Binary Output Code |  |  |  |  |  |  |  |  |  | Decimal <br> Count |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\left(\mathrm{V}_{\text {REF }+}-\mathrm{V}_{\text {REF }-}\right)=4.608 \mathrm{~V}$ <br> (V) | $\begin{array}{\|c} \hline \text { MSB } \\ \text { D9 } \end{array}$ | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | $\begin{gathered} \text { LSB } \\ \text { DO } \end{gathered}$ |  |
| Zero | 0.000 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 LSB | 0.0045 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| $1 / 4\left(V_{\text {REF }}+-\mathrm{V}_{\text {REF }}{ }^{-}\right)$ | 1.152 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 256 |
| $1 / 2\left(V_{\text {REF }}+-V_{\text {REF }}-\right.$ ) | 2.304 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 512 |
| $3 / 4\left(V_{\text {REF }}+-\mathrm{V}_{\text {REF }}-\right.$ ) | 3.456 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 768 |
| $\left(\mathrm{V}_{\text {REF }}+-\mathrm{V}_{\text {REF }}-\right.$ )-1 LSB | 4.6035 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1023 |

*The voltages listed above are the ideal centers of each output code shown as a function of its associated reference voltage.

The CA3310's low-input time constant also allows good tracking of dynamic input waveforms. The sampling rate with a 1 MHz clock is approximately 80 kHz . A Nyquist rate (fSAMPLE $/ 2$ ) input sine wave of 40 kHz would have negligible attenuation and a phase lag of only 1.5 degrees.

## Accuracy Specifications

The CA3310 accepts an analog input between the values of $\mathrm{V}_{\text {REF }}{ }^{-}$and $\mathrm{V}_{\text {REF }}{ }^{+}$, and quantizes it into one of $2^{10}$ or 1024 output codes. Each code should exist as the input is varied through a range of $1 / 1024 \times\left(\mathrm{V}_{\mathrm{REF}}{ }^{+}-\mathrm{V}_{\mathrm{REF}}{ }^{-}\right)$, referred to as 1 LSB of input voltage. A differential linearity error, illustrated in Figure 13, occurs if an output code


Figure 13: CA3310/CA3310A Definition of Differential Linearity Error
occurs over other than the ideal ( 1 LSB ) input range. Note that as long as the error does not reach -1 LSB, the converter will not miss any codes.

The CA3310 output should change from a code of $000_{16}$ to $001_{16}$ at an input voltage of ( $\mathrm{VREF}^{-}+1 \mathrm{LSB}$ ). It should also change from a code of $3 \mathrm{FE}_{16}$ to $3 \mathrm{FF}_{16}$ at an input of ( $\mathrm{VREF}^{+}-1 \mathrm{LSB}$ ). Any differences between the actual and expected input voltages that cause these transitions are the offset and gain errors, respectively. Figure 14 illustrates these errors.


Figure 14. CA3310/CA3310A Definition of Gain and Offset Error

## CA3310, CA3310A

DEVICE OPERATION (Continued)
As the input voltage is increased linearly from the point that causes the $000_{16}$ to $001_{16}$ transition to the point that causes the $3 \mathrm{FE}_{16}$ to $3 \mathrm{FF}_{16}$ transition, the output code should also increase linearly. Any deviation from this input-to-output correspondence is integral linearity error, illustrated in Figure 15.
Note that the integral linearity is referenced to a straight line drawn through the actual end points, not the ideal end points. For absolute accuracy to be equal to the integral linearity, the gain and offset would have to be adjusted to ideal.


Figure 15. CA3310/CA3310A Definition of Integral Linearity Error

## Offset and Gain Adjustments

The $\mathrm{V}_{\text {REF }}{ }^{+}$and $\mathrm{V}_{\text {REF }}{ }^{-}$pins, references for the two ends of the analog input range, are the only means of doing offset or gain adjustments. In a typical system, the $\mathrm{V}_{\text {REF }}{ }^{-}$might be returned to a clean ground, and offset adjustment done on an input amplifier. $\mathrm{V}_{\mathrm{REF}}{ }^{+}$would then be adjusted for gain.
$\mathrm{V}_{\mathrm{REF}}{ }^{-}$could be raised from ground to adjust offset or to accommodate an input source that can't drive down to ground. There are current pulses that occur, however, during the successive approximation part of a conversion cycle, as the charge-balancing capacitors are switched between $\mathrm{V}_{\mathrm{REF}}{ }^{-}$and $\mathrm{V}_{\mathrm{REF}}{ }^{+}$. For that reason, $\mathrm{V}_{\text {REF }}{ }^{-}$and $\mathrm{V}_{\text {REF }}{ }^{+}$should be well bypassed. Figure 16 shows peak and average $\mathrm{V}_{\text {REF }}{ }^{+}$current.


Figure 16. Typical CA3310/CA3310A $\mathrm{V}_{\text {REF }}{ }^{+}$ Current vs. $\mathbf{V R E F}^{+}$Voltage

## Other Accuracy Effects

Linearity, offset, and gain errors are dependent on the magnitude of the full-scale input range, $\mathrm{V}_{\mathrm{REF}}{ }^{+}-\mathrm{V}_{\mathrm{REF}}{ }^{-}$ Figure 17 shows how these errors vary with full-scale range.

The clocking speed is a second factor that affects conversion accuracy. Figure 18 shows the typical variation of linearity, offset, and gain errors versus clocking speed.


Figure 17. Typical CA3310/CA3310A Normalized Gain, Offset, Integral and Differential Linearity Errors vs. Reference Voltage

## DEVICE OPERATION (Continued)

Gain and offset drift due to temperature are kept very low by means of auto-balancing the comparator. The specifications show typical offset and gain dependency on temperature.

There is also very little linearity change with temperature, only that caused by the slight slowing of CMOS with increasing temperature. At $+85^{\circ} \mathrm{C}$, for instance, the ILE and DLE would be typically those for a $20 \%$ faster clock than at $+25^{\circ} \mathrm{C}$.


0195-18
Figure 18. Typical CA3310/CA3310A Normalized Gain, Offset, Integral and Differential Linearity Errors vs. Clock Speed

## Power Supplies and Grounding

$\mathrm{V}_{\mathrm{DD}}(+)$ and $\mathrm{V}_{\mathrm{SS}}(\mathrm{GND})$ are the digital supply pins: they operate all internal logic and the output drivers. Because the output drivers can cause fast current spikes in the $V_{D D}$ and $V_{S S}$ lines, $V_{S S}$ should have a low impedance path to digital ground and $V_{D D}$ should be well bypassed.

Except for $\mathrm{V}_{\mathrm{AA}}{ }^{+}$, which is a substrate connection to $\mathrm{V}_{\mathrm{DD}}$, all pins have protection diodes connected to $V_{D D}$ and $V_{S S}$ : input transients above $V_{D D}$ or below $V_{S S}$ will get steered to the digital supplies. Current on these pins must be limited by external means to the values specified under maximum ratings.

The $\mathrm{V}_{\mathrm{AA}^{+}}$and $\mathrm{V}_{\mathrm{AA}}{ }^{-}$terminals supply the charge-balancing comparator only. Because the comparator is autobalanced between conversions, it has good low-frequency supply rejection. It does not reject well at high frequencies,

## CA3310, CA3310A

however: $\mathrm{V}_{\mathrm{AA}}{ }^{-}$should be returned to a clean analog ground, and $\mathrm{V}_{\mathrm{AA}}{ }^{+}$should be RC decoupled from the digital supply.

There is approximately $50 \Omega$ of substrate impedance between $V_{D D}$ and $V_{A A}{ }^{+}$. This can be used, for example, as part of a low-pass R-C filter to attenuate switching supply noise. A $10 \mu \mathrm{~F}$ capacitor from $\mathrm{V}_{\mathrm{AA}}{ }^{+}$to ground would attenuate 30 kHz noise by approximately 40 dB . Note that back-to-back diodes should be placed from $\mathrm{V}_{\mathrm{DD}}$ to $\mathrm{V}_{A A}{ }^{+}$to handle supply to capacitor turn-on or turn-off current spikes.
Figure 19 shows $\mathrm{V}_{\mathrm{AA}}{ }^{+}$supply rejection versus frequency. Note that the frequency to be rejected scales with the clock: the 100 Hz rejection with a 100 kHz clock would be roughly equivalent to the 1 kHz rejection with a 1 MHz clock.
The supply current for the CA3310 is dependent on clock frequency, supply voltage, and temperature. Figure 20 shows the typical current versus frequency and voltage, while Figure 21 shows it versus temperature and voltage. Note that if stopped in auto-balance, the supply current is typically somewhat higher than if free-running. See Specifications.


Figure 19: Typical CA3310/CA3310A $\mathbf{V}_{\text {AA }}$ Supply Sensitivity

## CA3310, CA3310A

## DEVICE OPERATION (Continued)



Figure 20. Typical CA3310/CA3310A Supply Current vs. Clock Frequency


Figure 21: Typical CA3310/CA3310A Supply Current vs. Temperature

## APPLICATIONS CIRCUITS

## Differential Input A/D System

As the CA3310 accepts a unipolar positive-analog input, the accommodation of other ranges requires additional circuitry. The input capacitance and the input energy also force using a low-impedance source for all but slow speed use. Figure 22 shows the CA3310 with a reference, input amplifier, and input-scaling resistors for several input ranges.
The ICL7663S regulator was chosen as the reference, as it can deliver less than 0.25 V input-to-output (dropout) voltage and uses very little power. As high a reference as possible is generally desirable, resulting in the best linearity and rejection of noise at the CA3310.
The tantalum capacitor sources the $\mathrm{V}_{\text {REF }}$ current spikes during a conversion cycle. This relieves the response and peak current requirements of the reference.

The CA3140 op-amp provides good slewing capability for high bandwidth input signals and can quickly settle the energy that the CA3310 outputs at its $\mathrm{V}_{\mathrm{IN}}$ terminal. It can also drive close to the negative supply rail.
If system supply sequencing or an unknown input voltage is likely to cause the op-amp to drive above the $V_{D D}$ supply, a diode clamp can be added from pin 8 of the op-amp to the $V_{D D}$ supply. The minus drive current is low enough not to require protection.
With a 2 MHz clock ( $\sim 150 \mathrm{kHz}$ sampling), Nyquist criteria would give a maximum input bandwidth of 75 kHz . The resistor values chosen are low enough to not seriously degrade system bandwidth (an op-amp settling) at that clock frequency. If A/D clock frequency and bandwidth requirements are lower, the resistor values (and input impedance) can be made correspondingly higher.
The A/D system would generally be calibrated by tying $\mathrm{V}_{\mathrm{IN}}{ }^{-}$to ground and applying a voltage to $\mathrm{V}_{\text {IN }}+$ that is 0.5 LSB ( $1 / 2048$ of full-scale range) above ground. The opamp offset should be adjusted for an output code dithering between $000_{16}$ and $001_{16}$ for unipolar use, or $100_{16}$ and $101_{16}$ for bipolar use. The gain would then be adjusted by applying a voltage that is 1.5 LSB below the positive fullscale input, and adjusting the reference for an output dithering between $3 \mathrm{FE}_{16}$ and $3 \mathrm{FF}_{16}$.

## APPLICATIONS CIRCUITS (Continued)



Figure 22. Unipolar or Bipolar Differential Input and A/D Converter System

Note that R1 through R5 should.be very well matched, as they affect the common-mode rejection of the A/D system. Also, if R2 and R3 are not matched, the offset adjust of the op-amp may not have enough adjustment range in biploar systems.

The common-mode input range of the system is set by the supply voltage available to the op-amp. The range that can be applied to the $\mathrm{V}_{\mathrm{IN}^{-}}{ }^{-}$terminal can be calculated by:
$\left(\frac{R 4}{R 5}+1\right) V_{\text {IN }}^{-}$for the most negative
$\left(\frac{R 4}{R 5}+1\right)\left(V_{\text {IN }}^{+}-2.5 \mathrm{~V}\right)-\left(\frac{R 4}{R 5}\right) \mathrm{V}_{\mathrm{REF}}+$ for the most positive

## Single +5V Supply

If only a single 5 V supply is available, an ICL7660 can be used to provide approximately +8 V and -4 V to the opamp. Figure 23 shows this approach. Note that the convert-
er and associated capacitors should be grounded to the digital supply. The $100 \Omega$ in series with each supply at the op-amp isolates digital and analog grounds.

## Digital Sample and Hold

With a minimum of external logic, the CA3310 can be made to wait at the verge of ending a sample. A start pulse will then, after the internal aperture delay, capture the input and finish the conversion cycle. Figure 24 illustrates this application.

The CA3310 is connected as if to free run. The Data Ready signal is shifted through a CD74HC175, and at the low-going clock edge just before the sample would end, is used to hold the clock low.
The same signal, active high, is available to indicate the CA3310 is ready to convert. A low pulse to reset the CD74HC175 will now release the clock, and the sample will end as it goes positive. Ten cycles later, the conversion will be complete, and DRDY will go active.

## APPLICATIONS CIRCUITS（Continued）



0195－23
All Capacitors $=10 \mu \mathrm{~F}, 10 \mathrm{~V}$ D＝Digital Ground

Figure 23：Plus and Minus Voltage Supply for Op－Amp


Figure 24：Digital Track－and－Hold Block Diagram

## CA3310, CA3310A

## OPERATING AND HANDLING

## CONSIDERATIONS

## 1. Handling

All inputs and outputs of Harris CMOS devices have a network for electrostatic protection during handling. Recommended handling practices for CMOS devices are described in ICAN-6526. "Guide to Better Handling and Operation of CMOS Integrated Circuits".

## 2. Operating

## Operating Voltage

During operation near the maximum supply voltage limit, care should be taken to avoid or suppress power supply turn-on and turn-off transients, power supply ripple, or ground noise; any of these conditions must not cause $V_{D D}$ - $V_{S S}$ to exceed the absolute maximum rating.

## Input Signals

To prevent damage to the input protection circuit, input signals should never be greater than $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ nor less than $\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$. Input currents must not exceed 20 mA even when the power supply is off.

## Unused Inputs

A connection must be provided at every input terminal. All unused input terminals must be connected to either $V_{D D}$ or $V_{\mathrm{SS}}$, whichever is appropriate.

## Output Short Circuits

Shorting of outputs to $V_{D D}$ or $V_{S S}$ may damage CMOS devices by exceeding the maximum device dissipation.

# Fast, Complete 12-Bit A/D Converter with Microprocessor Interface 

## Features

- Complete 12-Bit A/D Converter with Reference and Clock
- Full 8-, 12- or 16-Bit Microprocessor Bus Interface
- 150ns Bus Access Time
- No Missing Codes Over Temperature
- Minimal Set-up Time for Control Signals
- $25 \mu$ s Maximum Conversion Time
- Low Noise, via Current-Mode Signal Transmission Between Chips
- Byte Enable/Short Cycle (AO Input)
- Guaranteed Break-Before-Make Action, Eliminating Bus Contention During Read Operation. Latched by the Start Convert Input (To Set the Conversion Length)
- Improved Second Source for AD574A and HS574
- $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ Operation


## Applications

- Military and Industrial Data Acquisition Systems
- Electronic Test and Scientific Instrumentation
- Process Control Systems


## Description

The $\mathrm{HI}-574 \mathrm{~A}$ is a complete 12-bit Analog-to-Digital Converter, including a +10 V reference, clock, three-state outputs and a digital interface for microprocessor control. Successive approximation conversion is performed by two monolithic dice housed in a 28 pin package. The bipolar analog die features the Harris Dielectric Isolation process, which provides enhanced AC performance and freedom from latch-up.

Custom design of each IC (bipolar analog and CMOS digital) has yielded improved performance over existing versions of this converter. The voltage comparator features high PSRR plus a high speed current-mode latch, and provides precise decisions down to 0.1 LSB of input overdrive. More than 2 X reduction in noise has been achieved by using current instead of voltage for transmission of all signals between the analog and digital IC's. Also, the clock oscillator is current-controlled for excellent stability over temperature. The oscillator is trimmed for a nominal conversion time of $20 \pm 1 \mu \mathrm{~s}$.
The HI-574A offers standard unipolar and bipolar input ranges, laser trimmed for specified linearity, gain and offset accuracy. The buried zener reference circuit is trimmed for minimum temperature coefficient.

Power requirements are +5 V and $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$, with typical dissipation of 385 mW at $\pm 12 \mathrm{~V}$. All models are available in a 28 pin Sidebrazed DIP. For additional Hi-Rel screening including 160 hour burn-in, specify the " -8 " suffix. For MIL-STD-883 compliant parts, request the HI-574A/883 data sheet.


CAUTION: These devices are sensitive to electrostatic discharge. Proper IC handling procedures should be followed.

HI-574A
$\forall t<G-I H$

(Typical @ $+25^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{cc}}=+15 \mathrm{~V}$ or +12 V , $\mathrm{V}_{\text {LOGIC }}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}$ or -12 V unless otherwise specified)

## DC and Transfer Accuracy Specifications

| MODEL | HI-574AJ | HI-574AK | HI-574AL | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| Temperature Range | $-5\left(0^{\circ} \mathrm{C}\right.$ to $\left.+75^{\circ} \mathrm{C}\right)$ |  |  |  |
| Resolution (max) | 12 | 12 | 12 | Bits |
| Linearity Error $25^{\circ} \mathrm{C}$ (max) $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ (max) | $\begin{aligned} & \pm 1 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Differential Linearity Error $250 \mathrm{C}$ <br> (Maximum resolution for which no missing codes is guaranteed) $25^{\circ} \mathrm{C}$ <br> Tmin to Tmax | $\begin{aligned} & \pm 1 \\ & 12 \\ & 11 \end{aligned}$ | $\begin{gathered} \pm 1 \\ 12 \\ 12 \end{gathered}$ | $\begin{gathered} \pm 1 / 2 \\ 12 \\ 12 \\ \hline \end{gathered}$ | LSBs <br> Bits <br> Bits |
| Unipolar Offset (max) (Adjustable to zero) | $\pm 2$ | $\pm 1.5$ | $\pm 1$ | LSB |
| $\begin{aligned} & \text { Bipolar Offset (max) } \quad \mathrm{V}_{\mathrm{IN}}=\mathrm{OV} \text { (Adjustable to zero) } \\ & \mathrm{V}_{\mathrm{IN}}=-10 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 4 \\ \pm 0.15 \end{gathered}$ | $\begin{gathered} \pm 4 \\ \pm 0.1 \end{gathered}$ | $\begin{array}{r}  \pm 3 \\ \pm 0.1 \end{array}$ | $\begin{aligned} & \text { LSB } \\ & \% \text { of F.S. } \end{aligned}$ |
| Full Scale Calibration Error $25^{\circ} \mathrm{C}$ (max), with fixed $50 \Omega$ resistor from REF OUT to REF IN (Adjustable to zero) $T_{\text {min }}$ to $T_{\text {max }}$ (No adjustment at $+25^{\circ} \mathrm{C}$ ) (With adjustment to zero at $+25^{\circ} \mathrm{C}$ ) | $\begin{aligned} & \pm 0.25 \\ & \\ & \pm 0.475 \\ & \pm 0.22 \end{aligned}$ | $\begin{gathered} \pm 0.25 \\ \\ \pm 0.375 \\ \pm 0.12 \end{gathered}$ | $\begin{aligned} & \pm 0.15 \\ & \\ & \pm 0.20 \\ & \pm 0.05 \end{aligned}$ | $\%$ of F.S. <br> \% of F.S. <br> $\%$ of F.S. |
| Temperature Coefficients <br> Guaranteed max change, $T_{\text {min }}$ to $T_{\text {max }}$ (Using internal reference) <br> Unipolar Offset <br> Bipolar Offset <br> Full Scale Calibration | $\begin{gathered} \pm 2 \\ (10) \\ \pm 2 \\ (10) \\ \pm 9 \\ \hline(45) \\ \hline \end{gathered}$ | $\begin{aligned} & \pm 1 \\ & (5) \\ & \pm 1 \\ & (5) \\ & \pm 2 \\ & (10) \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & (5) \\ & \pm 1 \\ & (5) \\ & \pm 2 \\ & (10) \\ & \hline \end{aligned}$ | LSB $\left(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right)$ LSB $\left(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right)$ LSB $\left(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right)$ |
| $\begin{aligned} & \text { Power Supply Rejection } \\ & \quad \text { Max change in Full Scale Calibration } \\ & +13.5 \mathrm{~V}<\mathrm{V}_{\mathrm{Cc}}<+16.5 \mathrm{~V} \text { or }+11.4 \mathrm{~V}<\mathrm{Vcc}<+12.6 \mathrm{~V} \\ & +4.5 \mathrm{~V}<\mathrm{V}_{\text {LoGIc }}<+5.5 \mathrm{~V} \\ & -16.5 \mathrm{~V}<\mathrm{V}_{\text {EE }}<-13.5 \mathrm{~V} \text { or }-12.6 \mathrm{~V}<\mathrm{V}_{\text {EE }}<-11.4 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} \pm 2 \\ \pm 1 / 2 \\ \pm 2 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Analog Inputs Input Ranges Bipolar | $\begin{gathered} -5 \text { to }+5 \\ -10 \text { to }+10 \\ \hline \end{gathered}$ |  |  | Volts Volts |
| Unipolar | $\begin{aligned} & 0 \text { to }+10 \\ & 0 \text { to }+20 \end{aligned}$ |  |  | Volts Volts |
| Input Impedance 10 Volt Span 20 Volt Span | $\begin{gathered} 5 K, \pm 25 \% \\ 10 K, \pm 25 \% \end{gathered}$ |  |  | Ohms Ohms |
| Power Supplies Operating Voltage Range VLogic Vcc VEE | $\begin{gathered} +4.5 \text { to }+5.5 \\ +11.4 \text { to }+16.5 \\ -11.4 \text { to }-16.5 \end{gathered}$ |  |  | Volts Volts Volts |
| Operating Current llogic Icc +15V Supply $\mathrm{I}_{\mathrm{EE}}-15 \mathrm{~V}$ Supply | 7 TYP, 15 MAX 11 TYP, 15 MAX 21 TYP, 28 MAX |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\begin{aligned} & \text { Power Dissipation } \\ & \pm 15 \mathrm{~V},+15 \mathrm{~V} \\ & \pm 12 \mathrm{~V},+5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 515 \text { TYP, } 720 \text { MAX } \\ 385 \text { TYP } \\ \hline \end{gathered}$ |  |  | $\begin{gathered} \mathrm{mW} \\ \mathrm{mw} \\ \hline \end{gathered}$ |
| Internal Reference Voltage, $T_{\text {min }}$ to $T_{\text {max }}$ Output current, ${ }^{1}$ available for external loads (External load should not change during conversion). | $\begin{gathered} +10.00 \pm 0.5 \mathrm{MAX} \\ 2.0 \mathrm{MAX} \end{gathered}$ |  |  | Volts <br> mA |

[^15]Specifications HI-574A
(Typical @ $+25^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{CC}}=+15 \mathrm{~V}$ or +12 V , $\mathrm{V}_{\text {LoGic }}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}$ or -12 V unless otherwise specified)
DC and Transfer Accuracy Specifications

| MODEL | HI-574AS | HI-574AT | HI-574AU | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| Temperature Range | $-2,-8\left(55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ |  |  |  |
| Resolution (max) | 12 | 12 | 12 | Bits |
| Linearity Error $25^{\circ} \mathrm{C}$ (max) $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ (max) | $\begin{aligned} & \pm 1 \\ & \pm 1 \end{aligned}$ | $\begin{gathered} \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Differential Linearity Error $250 \mathrm{C}$ <br> (Maximum resolution for which no missing codes is guaranteed) $25^{\circ} \mathrm{C}$ <br> Tmin to Tmax | $\begin{aligned} & \pm 1 \\ & 12 \\ & 11 \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & 12 \\ & 12 \end{aligned}$ | $\begin{gathered} \pm 1 / 2 \\ 12 \\ 12 \\ \hline \end{gathered}$ | LSBs <br> Bits <br> Bits |
| Unipolar Offset (max) (Adjustable to zero) | $\pm 2$ | $\pm 1.5$ | $\pm 1$ | LSB |
| Bipolar Offset (max) $\mathrm{V}_{\mathrm{IN}}=\mathrm{OV}$ (Adjustable to zero) $\mathrm{V}_{\text {IN }}=-10 \mathrm{~V}$ | $\begin{gathered} \pm 4 \\ \pm 0.15 \end{gathered}$ | $\begin{gathered} \pm 4 \\ \pm 0.1 \end{gathered}$ | $\begin{array}{r}  \pm 3 \\ \pm 0.1 \end{array}$ | $\begin{aligned} & \text { LSB } \\ & \% \text { of F.S. } \end{aligned}$ |
| Full Scale Calibration Error $25^{\circ} \mathrm{C}$ (max), with fixed $50 \Omega$ resistor from REF OUT to REF IN (Adjustable to zero) $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> (No adjustment at $+25^{\circ} \mathrm{C}$ ) <br> (With adjustment to zero at $+25^{\circ} \mathrm{C}$ ) | $\begin{aligned} & \pm 0.25 \\ & \pm 0.75 \\ & \pm 0.50 \end{aligned}$ | $\begin{gathered} \pm 0.25 \\ \pm 0.50 \\ 0.25 \end{gathered}$ | $\begin{aligned} & \pm 0.15 \\ & \\ & \pm 0.275 \\ & \pm 0.125 \end{aligned}$ | $\%$ of F.S. <br> \% of F.S. <br> $\%$ of F.S. |
| Temperature Coefficients <br> Guaranteed max change, $T_{\text {min }}$ to $T_{\text {max }}$ (Using internal reference) <br> Unipolar Offset <br> Bipolar Offset <br> Full Scale Calibration | $\begin{gathered} \pm 2 \\ (5) \\ \pm 2 \\ (5) \\ \pm 20 \\ (50) \\ \hline \end{gathered}$ | $\begin{gathered} \pm 1 \\ (2.5) \\ \pm 2 \\ (5) \\ \pm 10 \\ (25) \\ \hline \end{gathered}$ | $\begin{gathered} \pm 1 \\ (2.5) \\ \pm 1 \\ (2.5) \\ \pm 5 \\ (12.5) \\ \hline \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \left(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right) \\ & \mathrm{LSB} \\ & \left(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right) \\ & \mathrm{LSB} \\ & \left(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\right) \\ & \hline \end{aligned}$ |
| Power Supply Rejection <br> Max change in Full Scale Calibration $\begin{aligned} & +13.5 \mathrm{~V}<\mathrm{V}_{\mathrm{cc}}<+16.5 \mathrm{~V} \text { or }+11.4 \mathrm{~V}<\mathrm{V}_{\mathrm{cc}}<+12.6 \mathrm{~V} \\ & +4.5 \mathrm{~V}<\mathrm{V}_{\text {LoGIC }}<+5.5 \mathrm{~V} \\ & -16.5 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-13.5 \mathrm{~V} \text { or }-12.6 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-11.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 2 \\ \pm 1 / 2 \\ \pm 2 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Analog Inputs Input Ranges Bipolar | $\begin{gathered} -5 \text { to }+5 \\ -10 \text { to }+10 \end{gathered}$ |  |  | Volts Volts |
| Unipolar | $\begin{aligned} & 0 \text { to }+10 \\ & 0 \text { to }+20 \end{aligned}$ |  |  | Volts Volts |
| Input Impedance 10 Volt Span 20 Volt Span | $\begin{aligned} & 5 K \Omega, \pm 25 \% \\ & 10 \mathrm{~K} \Omega, \pm 25 \% \\ & \hline \end{aligned}$ |  |  | Ohms Ohms |
| Power Supplies Operating Voltage Range Vlogic Vcc Vee | $\begin{gathered} +4.5 \text { to }+5.5 \\ +11.4 \text { to }+16.5 \\ -11.4 \text { to }-16.5 \end{gathered}$ |  |  | Volts <br> Volts <br> Volts |
| Operating Current logic Icc +15 V Supply <br> $\mathrm{I}_{\mathrm{EE}}-15 \mathrm{~V}$ Supply | 7 TYP, 15 MAX <br> 11 TYP, 15 MAX <br> 21 TYP, 28 MAX |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\begin{aligned} & \text { Power Dissipation } \\ & \pm 15 \mathrm{~V},+15 \mathrm{~V} \\ & \pm 12 \mathrm{~V},+5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 515 \text { TYP, } 720 \text { MAX } \\ & 385 \text { TYP } \end{aligned}$ |  |  | $\begin{gathered} \mathrm{mW} \\ \mathrm{~mW} \end{gathered}$ |
| Internal Reference Voltage , $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ Output current available for external loads (External load should not change during conversion) | $\begin{gathered} +10.00 \pm .05 \mathrm{MAX} \\ \text { 2.0 MAX } \end{gathered}$ |  |  | Volts <br> mA |

HI-574A
DIGITAL CHARACTERISTICS'
(ALL MODELS, OVER FULL TEMP. RANGE)

|  | MIN | TYP | MAX |
| :---: | :---: | :---: | :---: |
| Logic Inputs (CE, $\overline{\mathrm{CS}}, \mathrm{R} / \overline{\mathrm{C}}, \mathrm{AO}, 12 / \overline{8})^{2}$ |  |  |  |
| Logic "1" | +2.4V |  | +5.5V |
| Logic "0" | -0.5V |  | $+0.8 \mathrm{~V}$ |
| Current | $-5 \mu \mathrm{~A}$ | $\pm 0.1 \mu \mathrm{~A}$ | $+5 \mu \mathrm{~A}$ |
| Logic Outputs (DB11-DB0, STS). |  |  |  |
| Logic " 0 " (Isink - 1.6mA) |  |  | +0.4V |
| Logic "1" (lsource - $500 \mu \mathrm{~A}$ ) | +2.4V |  |  |
| Leakage (High - Z State, DB11-DB0 ONLY) | $-5 \mu \mathrm{~A}$ | $\pm 0.1 \mu \mathrm{~A}$ | $+5 \mu \mathrm{~A}$ |
| Capacitance |  | 5pF |  |

${ }^{1}$ See "Hl-574A Timing Specifications" for a detailed listing of digital timing parameters. -
${ }^{2}$ Although this guaranteed threshold is higher than standard ITL ( +2.0 V ), bus loading is much less, i.e atypical input current is only $0: 25 \%$ of a ITL load..

## Absolute Maximum Ratings

(Specifications apply to all grades, except where noted)
Vcc to Digital Common ............................. 0 to +16.5 V
VEE to Digital Common . . . . . . . . . . . . . . . . . . . . . . . . 0 to 1 - 16.5 V
VLocic to Digital Common . . . . . . . . . . . . . . . . . . . . . . . . 0 to +7 V
Analog Common to Digital Common .......................... $\pm 1 \mathrm{~V}$
Control Inputs (CE, CS, $\mathrm{A}_{0}, 12 / \overline{8}, \mathrm{R} / \overline{\mathrm{C}}$ ) to $\begin{aligned} & \text { Digital Common ........ }-0.5 \mathrm{~V} \text { to } \mathrm{V} \text { Logic }+0.5 \mathrm{~V}\end{aligned}$
Analog Inputs (REF IN, BIP OFF, 10Vis) to
Analog Common ........................ $\pm 16.5 \mathrm{~V}$

20Vis to Analog Common $\pm 24 \mathrm{~V}$
REF OUT Indefinite short to common Momentary short to Vcc
Junction Temperature $\qquad$ ................. $175^{\circ} \mathrm{C}$
Lead Temperature, Soldering $300^{\circ} \mathrm{C}, 10 \mathrm{sec}$.
Storage Temperature . ........................ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
*Derate $20.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $7 \mathbf{7 5}^{\circ} \mathrm{C}$

## Ordering Information

| PART NUMBER | INL | TEMPERATURE RANGE | PACKAGE |
| :--- | :---: | :---: | :--- |
| HI1-574AJD-5 | $\pm 1 \mathrm{LSB}$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 -Pin Ceramic Dip |
| HI1-574AKD-5 | $\pm 0.5 \mathrm{LSB}$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 -Pin Ceramic Dip |
| HI1-574ALD-5 | $\pm 0.5 \mathrm{LSB}$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 -Pin Ceramic Dip |
| HI1-574ASD-2 | $\pm 1 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 -Pin Ceramic Dip |
| HI1-574ATD-2 | $\pm 0.5 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 -Pin Ceramic Dip |
| HI1-574AUD-2 | $\pm 0.5 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 -Pin Ceramic Dip |
| HI1-574ASD/883 | $\pm 1 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 -Pin Ceramic Dip |
| HI1-574ATD/883 | $\pm 0.5 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 -Pin Ceramic Dip |
| HI1-574AUD/883 | $\pm 0.5 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 -Pin Ceramic Dip |
| HI4-574ASE/883 | $\pm 1 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $44-$ Pin Ceramic LCC |
| HI4-574ATE/883 | $\pm 0.5 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 44 -Pin Ceramic LCC |
| HI4-574AUE/883 | $\pm 0.5 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $44-$ Pin Ceramic LCC |

## Definitions of Specifications

## LINEARITY ERROR

Linearity error refers to the deviation of each individual code from a line drawn from "zero" through "full scale". The point used as "zero" occurs $1 / 2 L S B(1.22 \mathrm{mV}$ for 10 volt span) before the first code transition (all zeros to only the LSB "on"). "Full scale" is defined as a level $11 / 2$ LSB beyond the last code transition (to all ones). The deviation of a code from the true straight line is measured from the middle of each particular code.

The HI-574AK, AL, AT, and AU grades are guaranteed for maximum nonlinearity of $\pm 1 / 2 L S B$. For these grades, this means that an analog value which falls exactly in the center of a given code width will result in the correct digital output code. Values nearer the upper or lower
transition of the code width may produce the next upper or lower digital output code. The $\mathrm{HI}-574 \mathrm{AJ}$ and AS grades are guaranteed to $\pm 1$ LSB max error. For these grades, an analog value which falls within a given code width will result in either the correct code for that region or either adjacent one.
Note that the linearity error is not user-adjustable.

## DIFFERENTIAL LINEARITY ERROR

(NO MISSING CODES)
A specification which guarantees no missing codes requires that every code combination appear in a monotonic increasing sequence as the analog input level is increased. Thus every code must have a finite width. For the HI-574AK, AL, AT, and AU grades, which

## Definitions of Specifications (Continued)

guarantee no missing codes to 12-bit resolution, all 4096 codes must be present over the entire operating temperature ranges. The HI-574AJ and AS grades guarantee no missing codes to 11-bit resolution over temperature; this means that all code combinations of the upper 11 bits must be present; in practice very few of the 12-bit codes are missing.

## UNIPOLAR OFFSET

The first transition should occur at a level $1 / 2$ LSB above analog common. Unipolar offset is defined as the deviation of the actual transition from that point. This offset can be adjusted as discussed on the following pages. The unipolar offset temperature coefficient specifies the maximum change of the transition point over temperature, with or without external adjustment.

## BIPOLAR OFFSET

Similarly, in the bipolar mode, the major carry transition (0111 1111 1111 to 100000000000 ) should occur for an analog value $1 / 2$ LSB below analog common. The bipolar offset error and temperature coefficient specify the initial deviation and maximum change in the error over temperature.

## FULL SCALE CALIBRATION ERROR

The last transition (from 111111111110 to 111111111111 ) should occur for an analog value $11 / 2$ LSB below the nominal full scale ( 9.9963 volts for 10.000 volts full scale). The full scale calibration error is the deviation of the actual level at the last transition from the ideal level. This error, which is typically 0.05 to $0.1 \%$ of full scale, can be trimmed out as shown in Figures 2 and 3. The full scale calibration error over temperature is given with and without the initial error trimmed out. The temperature coefficients for each grade indicate the maximum change in the full scale gain from the initial value using the internal 10 volt reference.

## TEMPERATURE COEFFICIENTS

The temperature coefficients for full-scale calibration, unipolar offset, and bipolar offset specify the maximum change from the initial $\left(25^{\circ} \mathrm{C}\right)$ value to the value at $\mathrm{T}_{\min }$ or $\mathrm{T}_{\text {max }}$.

## POWER SUPP'Y REJECTION

The standard specifications for the $\mathrm{HI}-574 \mathrm{~A}$ assume use of +5.00 and $\pm 15.00$ or $\pm 12.00$ volt supplies. The only effect of power supply error on the performance of the device will be a small change in the full scale calibration. This will result in a linear change in all lower order codes. The specifications show the maximum change in calibration from the initial value with the supplies at the various limits.

## CODE WIDTH

A fundamental quantity for $A / D$ converter specifications is the code width. This is defined as the range of analog input values for which a given digital output code will occur. The nominal value of a code width is equivalent to 1 least significant bit (LSB) of the full scale range or 2.44 mV out of 10 volts for a 12-bit ADC.

## QUANTIZATION UNCERTAINTY

Analog-to-digital converters exhibit an inherent quantization uncertainty of $\pm 1 / 2$ LSB. This uncertainty is a fundamental characteristic of the quantization process and cannot be reduced for a converter of given resolution.

## LEFT-JUSTIFIED DATA

The data format used in the HI-574A is left-justified. This means that the data represents the analog input as a fraction of full-scale, ranging from 0 to $\frac{4095}{4096}$. This implies a binary point to the left of the MSB.

## Applying the HI-574A

For each application of this converter, the ground connections, power supply bypassing, analog signal source, digital timing and signal routing on the circuit board must be optimized to assure maximum performance. These areas are reviewed in the following sections, along with basic operating modes and calibration requirements.

## PHYSICAL MOUNTING AND LAYOUT CONSIDERATIONS

## Layout -

Unwanted, parasitic circuit components, (L, R, and C) can make 12 bit accuracy impossible, even with a perfect $A / D$ converter. The best policy is to eliminate or minimize these parasitics through proper circuit layout, rather than try to quantify their effects.

The recommended construction is a double-sided printed circuit board with a ground plane on the component side. Other techniques, such as wire-wrapping or point-to-point wiring on vectorboard, will have an unpredictable effect on accuracy.

In general, sensitive analog signals should be routed between ground traces and kept well away from digital lines. If analog and digital lines must cross, they should do so at right angles.

## Power Supplies

Supply voltages to the HI-574A ( $+15 \mathrm{~V},-15 \mathrm{~V}$ and +5 V ) must be "quiet" and well regulated. Voltage spikes on these lines can affect
the converter's accuracy, causing several LSB's to flicker when a constant input is applied. Digital noise and spikes from a switching power supply are especially troublesome. If switching supplies must be used, outputs should be carefully filtered to assure "quiet" DC voltage at the converter terminals.

Further, a bypass capacitor pair on each supply voltage terminal is necessary to counter the effect of variations in supply current. Connect one pair from pin 1 to 15 (Vlogic supply), one from pin 7 to 9 (Vcc to Analog Common) and one from pin 11 to 9 (Vee to Analog Common). For each capacitor pair, a $10 \mu \mathrm{~F}$ tantalum type in parallel with a $0.1 \mu \mathrm{~F}$ ceramic type is recommended.

## Ground Connections

The typical $\mathrm{Hl}-574 \mathrm{~A}$ ground currents are 5.5 mADC into pin 9 (Analog Common) and 7 mADC out of pin 15 (Digital Common). These pins should be tied together at the package to guarantee specified performance for the converter. In addition, a wide PC trace should run directly from pin 9 to (usually) 15 V common, and from pin 15 to (usually) the +5 V Logic Common. If the converter is located some distance from the system's "single point" ground, make only these connections to pins 9 and 15: Tie them together at the package, and back to the system ground with a single path. This path should have low resistance since it will carry about 1.5 mA of DC current. (Code dependent currents flow in the $\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{EE}}$ and $\mathrm{V}_{\text {LOGGC }}$ terminals, but not through the HI-574A's Analog Common or Digital Common).

## analog signal source

The device chosen to drive the HI-574A analog input will see a nominal load of $5 \mathrm{~K} \Omega$ ( 10 V range) or $10 \mathrm{~K} \Omega$ ( 20 V range). However, the other end of these input resistors may change $\pm 400 \mathrm{mV}$ with each bit decision, creating abrupt changes in current at the analog input. Thus, the signal source must maintain its output voltage while furnishing these step changes in load current, which occur at $1.6 \mu \mathrm{~S}$ intervals. This requires low output impedance and fast settling by the signal source.

The output impedance of an op amp, for example, has an open loop value which, in a closed loop, is divided by the loop gain available at a frequency of interest. The amplifier should have acceptable loop gain at 600 KHz for use with the $\mathrm{HI}-574 \mathrm{~A}$. To check whether the output properties of a signal source are suitable, monitor the 574A's input (pin 13 or 14) with an oscilloscope while a conversion is in progress. Each of the twelve disturbances should subside in one microsecond or less. (The comparator decision is made about $1.5 \mu \mathrm{~S}$ after each code change from the SAR).

If the application calls for a Sample/Hold to precede the converter, it should be noted that not all Sample/Holds are compatible with the $\mathrm{HI}-574 \mathrm{~A}$ in the manner described above. These will require an additional wideband buffer amplifier to lower their output impedance. A simpler solution is to use the Harris HA-5320 Sample/Hold, which was designed for use with the $\mathrm{HI}-574 \mathrm{~A}$.


FIGURE 2. UNIPOLAR CONNECTIONS

## RANGE CONNECTIONS AND CALIBRATION PROCEDURES

The HI-574A is a "complete" A/D converter, meaning it is fully operational with addition of the power supply voltages, a Start Convert signal, and a few external components as shown in Figures 2 and 3. Nothing more is required for most applications.

Whether controlled by a processor or operating in the stand-alone mode, the $\mathrm{HI}-574 \mathrm{~A}$ offers four standard input ranges: 0 V to $+10 \mathrm{~V}, 0 \mathrm{~V}$ to $+20 \mathrm{~V}, \pm 5 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$. The maximum errors for gain and offset are listed under Specifications. If required, however, these errors may be adjusted to zero as explained below. Power supply and ground connections have been discussed in an earlier section.

## Unipolar Connections and Calibration -

Refer to Fig. 2. The resistors shown* are for calibration of offset and gain. If this is not required, replace R2 with a $50 \Omega, 1 \%$ metal film resistor and remove the network on pin 12. Connect pin 12 to pin 9. Then, connect the analog signal to pin 13 for the 0 V to 10 V range, or to pin 14 for the 0 V to 20 V range. Inputs to +20 V ( 5 V over the power supply) are no problem - the converter operates normally.

Calibration consists of adjusting the converter's most negative output to its ideal value (offset adjustment), then, adjusting the most positive output to its ideal value (gain adjustment). To understand the procedure, note that in principle, one is setting the output with respect to the midpoint of an increment of analog input, as denoted by two adjacent code changes. Nominal value of an increment is one


FIGURE 3 BIPOLAR INPUT CONNECTIONS

LSB. However, this approach is impractical because nothing "happens" at a midpoint to indicate that an adjustment is complete. Therefore, calibration is performed in terms of the observable code changes instead of the midpoint between code changes.
For example, midpoint of the first LSB increment should be positioned at the origin, with an output code of all 0 's. To do this, apply an input of $+1 / 2 \mathrm{LSB}(+1.22 \mathrm{mV}$ for the 10 V range; $+2.44 \mathrm{mV}$ for the 20 V range). Adjust the Offset potentiometer R1 until the first code transition flickers between 000000000000 and 00000000 0001.

Next, perform a Gain Adjust at positive full scale. Again, the ideal input corresponding to the last code change is applied. This is $1-1 / 2$ LSB's below the nominal full scale $(+9.9963 \mathrm{~V}$ for 10 V range; +19.9927 V for 20 V range). Adjust the Gain potentiometer R2 for flicker between codes 111111111110 and 111111111111.

## Bipolar Connections and Calibration -

Refer to Figure 3. The gain and offset errors listed under Specifications may be adjusted to zero using potentiometers R1 and R2*. If
this isn't required, either or both pots may be replaced by a $50 \Omega, 1 \%$ metal film resistor.

Connect the Analog signal to pin 13 for a $\pm 5 \mathrm{~V}$ range, or to pin 14 for a $\pm 10 \mathrm{~V}$ range. Calibration of offset and gain is similar to that for the unipolar ranges as discussed above. First apply a DC input voltage $1 / 2$ LSB above negative full scale (i.e., -4.9988 V for the $\pm 5 \mathrm{~V}$ range, or -9.9976 V for the $\pm 10 \mathrm{~V}$ range). Adjust the offset potentiometer R1 for flicker between output codes 000000000000 and 00000000 0001. Next, apply a DC input voltage $1-1 / 2$ LSB's below positive full scale ( +4.9963 V for $\pm 5 \mathrm{~V}$ range; +9.9927 V for $\pm 10 \mathrm{~V}$ range). Adjust the Gain potentiometer R2 for flicker between codes 111111111110 and 111111111111.
*The $100 \Omega$ potentiometer R2 provides Gain Adjust for the 10 V and 20 V ranges. In some applications, a full scale of 10.24 V (LSB equals 2.5 mV ) or 20.48 V (LSB equals 5.0 mV ) is more convenient. For these, replace R2 by a $50 \Omega, 1 \%$ metal film resistor. Then, to provide Gain Adjust for the 10.24 V range, add a $200 \Omega$ potentiometer in series with pin 13 . For the 20.48 V range, add a $500 \Omega$ potentiometer in series with pin 14.

## CONTROLLING THE HI-574A

The HI-574A includes logic for direct interface to most microprocessor systems. The processor may take full control of each conversion, or the converter may operate in the "stand-alone" mode, controlled only by the R/C̄ input. Full control consists of selecting an 8 or 12 bit conversion cycle, initiating the conversion, and reading the output
data when ready-choosing either 12 bits at once or 8 followed by 4 , in a left-justified format. The five control inputs are all TTL/CMOScompatible: ( $12 / \overline{8}, \overline{\mathrm{CS}}, \mathrm{A}_{0}, \mathrm{R} / \overline{\mathrm{C}}$ and CE). Table 1 illustrates the use of these inputs in controlling the converter's operations. Also, a simplified schematic of the internal control logic is shown in Figure 4.


FIGURE 4. HI-574A CONTROL LOGIC

## "Stand-Alone Operation"

The simplest control interface calls for a single control line connected to $\mathrm{R} / \overline{\mathrm{C}}$. Also, CE and $12 / \overline{8}$ are wired high, $\overline{\mathrm{CS}}$ and $\mathrm{A}_{0}$ are wired low, and the output data appears in words of 12 bits each.
The $\mathrm{R} / \overline{\mathrm{C}}$ signal may have any duty cycle within (and including) the extremes shown in Figures 5 and 6 . In general, data may be read when R/C is high unless STS is also high, indicating a conversion is in progress. Timing parameters particular to this mode of operation are listed below under "Stand-Alone Mode Timing."


FIGURE 5. LOW PULSE FOR R/ $\overline{\mathbf{C}}-$ OUTPUTS ENABLED AFTER CONVERSION


FIGURE 6. HIGH PULSE FOR R/C̄-OUTPUTS ENABLED WHILER/C HIGH, OTHERWISE HIGH-Z

STAND-ALONE MODE TIMING

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: | :---: |
| tHRL | Low R/C Pulse Width | 50 | - | - | ns |
| tDS | STS Delay From R/C | - | - | 200 | ns |
| tHDR | Data Valid After R/C Low | 25 | - | - | ns |
| tHS | STS Delay After Data Valid | 300 | - | 1200 | ns |
| tHRH | High R/C Pulse Width | 150 | - | - | ns |
| tDDR | Data Access Time | - | - | 150 | ns |

Time is measured from $50 \%$ level of digital transitions. Tested with a 50 pF and $3 \mathrm{k} \Omega$ load.

## Conversion Length

A Convert Start transition (see Table 1) latches the state of $A_{0}$, which determines whether the conversion continues for 12 bits ( $A_{0}$ low) or stops with 8 bits ( $A_{0}$ high). If all 12 bits are read following an 8 bit conversion, the three LSB's will read zero and DB3 will read ONE. $A_{0}$ is latched because it is also involved in enabling the output buffers (see "Reading the Output Data"). No other control inputs are latched.

| CE | $\overline{\mathrm{CS}}$ | R// | 12/8 | $A_{0}$ | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | X | X | X | X | None |
| X | 1 | X | X | X | None |
| 4. | 0 | 0 | X | 0 | Initiate 12 bit conversion |
| 4 | 0 | 0 | X | 1 | Initiate 8 bit conversion |
| 1 | $\downarrow$ | 0 | X | 0 | Initiate 12 bit conversion |
| 1 | $\downarrow$ | 0 | X | 1 | Initiate 8 bit conversion |
| 1 | 0 | - | X | 0 | Initiate 12 bit conversion |
| 1 | 0 | $\dagger$ | X | 1 | Initiate 8 bit conversion |
| 1 | 0 | 1 | 1 | X | Enable 12 bit Output |
| 1 | 0 | 1 | 0 | 0 | Enable 8 MSB's Only |
| 1 | 0 | 1 | 0 | 1 | Enable 4 LSB's Plus 4 Trailing Zeroes |

TABLE 1
Truth Table for HI-574A Control Inputs.

## Conversion Start

A conversion may be initiated as shown in Table 1 by a logic transition on any of three inputs: $\mathrm{CE}, \overline{\mathrm{CS}}$ or $\mathrm{R} / \overline{\mathrm{C}}$. The last of the three to reach the correct state starts the conversion, so one, two or all three may be dynamically controlled. The nominal delay from each is the same, and if necessary, all three may change state simultaneously. To assure that a particular input controls the start of conversion, the other two should be set up at least 50 nS earlier, however. See the HI-574A Timing Specifications, Convert mode.

This variety of $\mathrm{HI}-574 \mathrm{~A}$ control modes allows a simple interface in most system applications. The Convert Start timing relationships are illustrated in Figure 7.

The output signal STS indicates status of the converter by going high only while a conversion is in progress. While STS is high, the output


FIGURE 7, CONVERT START TIMING
buffers remain in a high impedance state and data cannot be read. Also, an additional Start Convert will not reset the converter or reinitiate a conversion while STS is high. (However, if $\mathrm{A}_{0}$ changes state after a conversion begins, an additional Start Convert signal will latch the new state of $A_{0}$, possibly causing a wrong cycle length ( 8 vs 12 bits) for that conversion).

## Reading the Output Data

The output data buffers remain in a high impedance state unitil four conditions are met: $\mathrm{R} / \overline{\mathrm{C}}$ high, STS low, CE high and CS low. At that 'time, data lines become active according to the state of inputs 12/8 and $\mathrm{A}_{0}$. Tim.ng constraints are illustrated in Figure 8.
The $12 / \overline{8}$ input will be tied high or low in most applications, though it is fully TTL/CMOS-compatible. With $12 / \overline{8}$ high, all 12 output lines become active simultaneously, for interface to a 12 or 16 bit data bus. The $A_{0}$ input is ignored.
With $12 / 8 / \mathrm{low}$, the output is organized in two 8 bit bytes, selected one at a time by $A_{0}$. This allows an 8 bit data bus to be connected as shown in Figure $9 . A_{0}$ is usually tied to the least significant bit of the address bus, for storing the $\mathrm{H}-574 \mathrm{~A}$ output in two consecutive memory locations. (With $\mathrm{A}_{0}$ low, the 8 MSB's only are enabled. With $A_{0}$ high, 4 MSB's are disabled, bits 4 through 7 are forced to zero, and the 4 LSB's are enabled). This two byte format is considered "left justified data", for which a decimal (or binary!) point is assumed to the left of byte 1 :


Further, $A_{0}$ may be toggled at any time without damage to the converter. Break-before-make action is guaranteed between the two data bytes, which assures that the outputs strapped together in. Figure 9 will never be enabled at the same time.

A read operation usually begins after the conversion is complete and STS is low. For earliest access to the data however, the read should begin no later than (tod +ths ) before STS goes low. See Figure 8.


FIGURE 8. READ CYCLE TIMING

Timing Specifications $+25^{\circ} \mathrm{C}$ Unless Otherwise Specified

| Symbol | Parameter | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Convert Mode |  |  |  |  |  |
| tosc | STS Delay from CE |  |  | 200 | nS |
| thec | CE Pulse width | 50 |  |  | nS |
| tssc | $\overline{C S}$ to CE Setup | 50 |  |  | nS |
| thisc | CS Low during CE High | 50 |  |  | nS |
| tspc | R/C్̄ to CE Setup | 50 |  |  | nS |
| thric | R/C̄ Low during CE high | 50 |  |  | nS |
| tsac | $A_{0}$ to CE Setup | 0 |  |  | nS |
| thac | $\mathrm{A}_{0}$ Valid during CE high | 50 |  |  | nS |
| tc | Conversion time, 12 bit cycle T min to T max | 15 | 20 | 25 | $\mu \mathrm{S}$ |
|  | 8 bit cycle T min to T max | 10 | 13 | 17 | $\mu \mathrm{S}$ |
| Read Mode |  |  |  |  |  |
| too | Access time from CE |  | 75 | 150 | nS |
| tно | Data Valid after CE low | 25 |  |  | nS |
| thi | Output float delay |  | 100 | 150 | nS |
| tssk | $\overline{\mathrm{CS}}$ to CE setup | 50 |  |  | nS |
| tsfR | R/ $/ \overline{\mathrm{C}}$ to CE setup | 0 |  |  | nS |
| tsar | $\mathrm{A}_{0}$ to CE setup | 50 |  |  | nS |
| thsk | CS valid after CE Iow | 0 |  |  | nS |
| thri | $\mathrm{R} / \overline{\mathrm{C}}$ high after CE low | 0 |  |  | nS |
| thar | $\mathrm{A}_{0}$ valid after CE low | 50 |  |  | nS |
| ths | STS delay after data valid | 300 |  | 1200 | nS |

NOTE: Time is measured from $50 \%$ level of digital transitions. Tested with a 50 pF and $3 \mathrm{k} \Omega$ load.


FIGURE 9 INTERFACE TO AN 8 BIT DATA BUS


## $12 \mu \mathrm{~s}$, Complete 12-Bit A/D Converter with Microprocessor Interface

Features

- Complete 12-Bit A/D Converter with Reference and
Clock
- Full 8-, 12- or 16-Bit Microprocessor Bus Interface
- 150ns Bus Access Time
- No Missing Codes Over Temperature
- Minimal Set-up Time for Control Signals
- $15 \mu \mathrm{~s}$ Maximum Conversion Time
- Low Noise, via Current-Mode Signal Transmission
Between Chips
- Byte Enable/Short Cycle (Ao Input)
- Guaranteed Break-Before-Make Action, Eliminating
Bus Contention During Read Operation. Latched by
the Start Convert Input (To Set the Conversion
Length)
- Faster Version of the HI-574A
- Same Pinout as the HI-574A
- $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ Operation

Features

- Complete 12-Bit A/D Converter with Reference and Clock
- Full 8-, 12- or 16-Bit Microprocessor Bus Interface
- 150ns Bus Access Time
- No Missing Codes Over Temperature
- Minimal Set-up Time for Control Signals
- $15 \mu \mathrm{~s}$ Maximum Conversion Time
- Low Noise, via Current-Mode Signal Transmission Between Chips
Byte Enable/Short Cycle (Ao Input)
iminating the Start Convert Input (To Set the Conversion Length)
- Faster Version of the HI-574A
- $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ Operation


## Applications

- Military and Industrial Data Acquisition Systems
- Electronic Test and Scientific Instrumentation
- Process Control Systems


## Description

The HI-674A is a complete 12-bit Analog-to-Digital Converter, including a +10 V reference, clock, three-state outputs and a digital interface for microprocessor control. Successive approximation conversion is performed by two monolithic dice housed in a 28 pin package. The bipolar analog die features the Harris Dielectric Isolation process, which provides enhanced AC performance and freedom from latch-up.
Custom design of each IC (bipolar analog and CMOS digital) has yielded improved performance over existing versions of this converter. The voltage comparator features high PSRR plus a high speed current-mode latch, and provides precise decisions down to 0.1 LSB of input overdrive. More than 2 X reduction in noise has been achieved by using current instead of voltage for transmission of all signals between the analog and digital IC's. Also, the clock oscillator is current-controlled for excellent stability over temperature. The oscillator is trimmed for a nominal conversion time of $12 \pm 1 \mu \mathrm{~s}$.

The HI-674A offers standard unipolar and bipolar input ranges, laser trimmed for specified linearity, gain and offset accuracy. The buried zener reference circuit is trimmed for minimum temperature coefficient.

Power requirements are +5 V and $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$, with typical dissipation of 385 mW at $\pm 12 \mathrm{~V}$. All models are available in a 28 pin Sidebrazed DIP. For additional Hi-Rel screening including 160 hour burn-in specify the " -8 " suffix. For MIL-STD-883 compliant parts, request the HI-674A/883 data sheet.

## Pinout

## CERAMIC DIP

TOP VIEW


## HI-674A

Block Diagram

*"'Mibble" is a 4 bit digital word.)

Specifications HI-674A
(Typical @ $+25^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{CC}}=+15 \mathrm{~V}$ or +12 V , $\mathrm{V}_{\text {LoGIC }}=+5 \mathrm{~V}$, $\mathrm{V}_{\mathrm{EE}}=-15 \mathrm{~V}$ or -12 V unless otherwise specified)
DC and Transfer Accuracy Specifications

| MODEL | HI-674AJ | H-674AK | H1-674AL | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| Temperature Range | $-5\left(0^{\circ} \mathrm{C}\right.$ to $\left.+75^{\circ} \mathrm{C}\right)$ |  |  |  |
| Resolution (max) | 12 | 12 | 12 | Bits |
| $\begin{aligned} & \text { Linearity Error } \\ & 25^{\circ} \mathrm{C} \text { (max) } \\ & 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \text { (max) } \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Differential Linearity Error 250C <br> (Maximum resolution for which no missing codes is guaranteed) $25^{\circ} \mathrm{C}$ <br> Tmin to Tmax | $\begin{aligned} & \pm 1 \\ & \\ & 12 \\ & 11 \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & 12 \\ & 12 \end{aligned}$ | $\begin{gathered} \pm 1 / 2 \\ 12 \\ 12 \\ \hline \end{gathered}$ | LSBs <br> Bits <br> Bits |
| Unipolar Offset (max) (Adjustable to zero) | $\pm 2$ | $\pm 1.5$ | $\pm 1$ | LSB |
| Bipolar Offset (max) $\mathrm{V}_{\mathrm{IN}}=\mathrm{OV}$ (Adjustable to zero) $\mathrm{V}_{\text {IN }}=-10 \mathrm{~V}$ | $\begin{gathered} \pm 4 \\ \pm 0.15 \end{gathered}$ | $\begin{gathered} \pm 4 \\ \pm 0.1 \end{gathered}$ | $\begin{array}{r}  \pm 3 \\ \pm 0.1 \end{array}$ | $\begin{aligned} & \text { LSB } \\ & \% \text { of F.S. } \end{aligned}$ |
| Full Scale Calibration Error $25^{\circ} \mathrm{C}$ (max), with fixed $50 \Omega$ resistor from REF OUT to REF IN (Adjustable to zero) $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ (No adjustment at $+25^{\circ} \mathrm{C}$ ) (With adjustment to zero at $+25^{\circ} \mathrm{C}$ ) | $\begin{aligned} & \pm 0.25 \\ & \pm 0.475 \\ & \pm 0.22 \end{aligned}$ | $\begin{gathered} \pm 0.25 \\ \\ \pm 0.375 \\ 0.12 \\ \hline \end{gathered}$ | $\begin{array}{r}  \pm 0.15 \\ \\ \pm 0.20 \\ 0.05 \\ \hline \end{array}$ | $\%$ of F.S. <br> $\%$ of F.S. <br> $\%$ of F.S. |
| Temperature Coefficients <br> Guaranteed max change, $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ (Using internal reference) <br> Unipolar Offset <br> Bipolar Offset <br> Full Scale Calibration | $\begin{gathered} \pm 2 \\ (10) \\ \pm 2 \\ (10) \\ \pm 9 \\ (45) \end{gathered}$ | $\begin{gathered} \pm 1 \\ (5) \\ \pm 1 \\ (5) \\ \pm 2 \\ (10) \\ \hline \end{gathered}$ | $\begin{aligned} & \pm 1 \\ & (5) \\ & \pm 1 \\ & (5) \\ & \pm 2 \\ & (10) \end{aligned}$ | LSB <br> (ppm/ ${ }^{\circ} \mathrm{C}$ ) <br> LSB <br> (ppm/ ${ }^{\circ} \mathrm{C}$ ) <br> LSB <br> (ppm/ ${ }^{\circ} \mathrm{C}$ ) |
| $\begin{aligned} & \text { Power Supply Rejection } \\ & \quad \text { Max change in Full Scale Calibration } \\ & +13.5 \mathrm{~V}<\mathrm{V}_{c c}<+16.5 \mathrm{~V} \text { or }+11.4 \mathrm{~V}<\mathrm{V} \text { cc }<+12.6 \mathrm{~V} \\ & +4.5 \mathrm{~V}<\mathrm{V}_{2} \text {. } c<+5.5 \mathrm{~V} \\ & -16.5 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-13.5 \mathrm{~V} \text { or }-12.6 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-11.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 2 \\ \pm 1 / 2 \\ \pm 2 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Analog Inputs Input Ranges Bipolar |  | $\begin{array}{r} -5 \text { to }+5 \\ -10 \text { to }+10 \\ \hline \end{array}$ |  | Volts Volts |
| Unipolar |  | $\begin{aligned} & 0 \text { to }+10 \\ & 0 \text { to }+20 \end{aligned}$ |  | Volts Volts |
| Input Impedance 10 Volt Span 20 Volt Span |  | $\begin{aligned} & \mathrm{K}, \pm 25 \% \\ & \mathrm{OK}, \pm 25 \% \end{aligned}$ |  | Ohms Ohms |
| Power Supplies Operating Voltage Range Vlogic Vcc VeE |  | $\begin{aligned} & 4.5 \text { to }+5.5 \\ & 11.4 \text { to }+16 \\ & 11.4 \text { to }-16 \end{aligned}$ |  | Volts <br> Volts <br> Volts |
| Operating Current llogic Icc +15 V Supply $\mathrm{I}_{\mathrm{EE}}$-15V Supply |  | TYP, 15 M TYP, 15 M TYP, 28 M |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\begin{aligned} & \hline \text { Power Dissipation } \\ & \pm 15 \mathrm{~V},+5 \mathrm{~V} \\ & \pm 12 \mathrm{~V},+5 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} \text { TYP, } 720 \mathrm{~N} \\ 385 \text { TYP } \end{gathered}$ |  | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \end{aligned}$ |
| Internal Reference Voltage, $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ Output current available for external loads (External load should not change during conversion) |  | $\begin{array}{r} .00 \pm .05 \\ 2.0 \mathrm{MAX} \end{array}$ |  | Volts mA |

(Typical @ $+25^{\circ} \mathrm{C}$ with $\mathrm{V} \mathrm{Cc}=+15 \mathrm{~V}$ or +12 V , V logic $=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}$ or -12 V unless otherwise specified)
DC and Transfer Accuracy Specifications

| MODEL | HI-674AS | H1-674AT | HI-674AU | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| Temperature Range | $-2,-8\left(55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ |  |  |  |
| Resolution (max) | 12 | 12 | 12 | Bits |
| Linearity Error $25^{\circ} \mathrm{C}$ (max) $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ (max) | $\begin{aligned} & \pm 1 \\ & \pm 1 \end{aligned}$ | $\pm 1 / 2$ | $\begin{gathered} \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Differential Linearity Error $250 \mathrm{C}$ <br> (Maximum resolution for which no missing codes is guaranteed) $\begin{aligned} & 25^{\circ} \mathrm{C} \\ & \mathrm{~T} \min \text { to } \mathrm{Tmax} \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & 12 \\ & 11 \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & 12 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{gathered} \pm 1 / 2 \\ 12 \\ 12 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { LSBs } \\ & \text { Bits } \\ & \text { Bits } \\ & \hline \end{aligned}$ |
| Unipolar Offset (max) (Adjustable to zero) | $\pm 2$ | $\pm 1.5$ | $\pm 1$ | LSB |
| $\begin{aligned} & \text { Bipolar Offset (max) } \quad \mathrm{V}_{\mathrm{IN}}=\mathrm{OV} \text { (Adjustable to zero) } \\ & \mathrm{V}_{\mathrm{IN}}=-10 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 4 \\ \pm 0.15 \end{gathered}$ | $\begin{array}{r}  \pm 4 \\ \pm 0.1 \end{array}$ | $\begin{array}{r}  \pm 3 \\ \pm 0.1 \\ \hline \end{array}$ | LSB \% of F.S. |
| Full Scale Calibration Error $25^{\circ} \mathrm{C}$ (max), with fixed $50 \Omega$ resistor from REF OUT to REF IN (Adjustable to zero) $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ (No adjustment at $+25^{\circ} \mathrm{C}$ ) (With adjustment to zero at $+25^{\circ} \mathrm{C}$ ) | $\begin{aligned} & \pm 0.25 \\ & \pm 0.75 \\ & \pm 0.50 \end{aligned}$ | $\begin{array}{r}  \pm 0.25 \\ \\ \pm 0.50 \\ 0.25 \\ \hline \end{array}$ | $\begin{aligned} & \pm 0.15 \\ & \pm 0.275 \\ & \pm 0.125 \end{aligned}$ | \% of F.S. <br> \% of F.S. <br> $\%$ of $\operatorname{F.S}$. |
| Temperature Coefficients <br> Guaranteed max change, $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ (Using internal reference) <br> Unipolar Offset <br> Bipolar Offset <br> Full Scale Calibration | $\begin{gathered} \pm 2 \\ (5) \\ \pm 2 \\ (5) \\ \pm 20 \\ (50) \\ \hline \end{gathered}$ | $\begin{gathered} \pm 1 \\ (2.5) \\ \pm 2 \\ (5) \\ \pm 10 \\ (25) \\ \hline \end{gathered}$ | $\begin{gathered} \pm 1 \\ (2.5) \\ \pm 1 \\ (2.5) \\ \pm 5 \\ (12.5) \\ \hline \end{gathered}$ | LSB <br> (ppm/ ${ }^{\circ} \mathrm{C}$ ) <br> LSB <br> (ppm/ ${ }^{\circ} \mathrm{C}$ ) <br> LSB <br> (ppm/ $/{ }^{\circ} \mathrm{C}$ ) |
| Power Supply Rejection Max change in Full Scale Calibration $\begin{aligned} & +13.5 \mathrm{~V}<V_{\mathrm{Cc}}<+16.5 \mathrm{~V} \text { or }+11.4 \mathrm{~V}<\mathrm{V}_{\mathrm{cc}}<+12.6 \mathrm{~V} \\ & +4.5 \mathrm{~V}<\mathrm{V}_{\text {Locic }}<+5.5 \mathrm{~V} \text { or } \\ & -16.5 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-13.5 \mathrm{~V} \text { or }-12.6 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-11.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 2 \\ \pm 1 / 2 \\ \pm 2 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Analog Inputs Input Ranges Bipolar | $\begin{gathered} -5 \text { to }+5 \\ -10 \text { to }+10 \\ \hline \end{gathered}$ |  |  | Volts Volts |
| Unipolar | $\begin{aligned} & 0 \text { to }+10 \\ & 0 \text { to }+20 \end{aligned}$ |  |  | Volts Volts |
| Input Impedance 10 Volt Span 20 Volt Span | $\begin{gathered} 5 \mathrm{~K} \Omega, \pm 25 \% \\ 10 \mathrm{~K} \Omega, \pm 25 \% \\ \hline \end{gathered}$ |  |  | Ohms Ohms |
| Power Supplies Operating Voltage Range VIogic Vcc Vee | $\begin{gathered} +4.5 \text { to }+5.5 \\ +11.4 \text { to }+16.5 \\ -11.4 \text { to }-16.5 \end{gathered}$ |  |  | Volts <br> Volts <br> Volts |
| Operating Current liogic Icc +15 V Supply $\mathrm{I}_{\text {EE }}-15 \mathrm{~V}$ Supply | 7 TYP, 15 MAX 11 TYP, 15 MAX 21 TYP, 28 MAX |  |  | mA <br> mA <br> mA |
| $\begin{aligned} & \text { Power Dissipation } \\ & \pm 15 \mathrm{~V},+15 \mathrm{~V} \\ & \pm 12 \mathrm{~V},+5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 515 \text { TYP, } 720 \text { MAX } \\ & 385 \text { TYP } \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \end{aligned}$ |
| Internal Reference Voltage , $T_{\text {min }}$ to $T_{\text {max }}$ Output current available for external loads (External load should not change during conversion) | $\begin{gathered} +10.00 \pm .05 \mathrm{MAX} \\ \text { 2.0 MAX } \end{gathered}$ |  |  | Volts mA |

Digital Specifications ${ }^{1}$ (All Models, Over Full Temperature Range)

|  | MIN | TYP | MAX |
| :---: | :---: | :---: | :---: |
| ```Logic Inputs (CE, C\overline{S, R/\overline{C}, AO, 12/\overline{8}}\mp@subsup{)}{}{2} Logic "1" Logic "0" Current Capacitance``` | $\begin{aligned} & +2.4 \mathrm{~V} \\ & -0.5 \mathrm{~V} \\ & -5 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} \pm 0.1 \mu \mathrm{~A} \\ 5 \mathrm{pF} \\ \hline \end{gathered}$ | $\begin{aligned} & +5.5 \mathrm{~V} \\ & +0.8 \mathrm{~V} \\ & +5 \mu \mathrm{~A} \end{aligned}$ |
| Logic Outputs (DB11-DB0, STS) <br> Logic " 0 " (Isink - 1.6 mA ) <br> Logic " 1 " (Isource - $500 \mu \mathrm{~A}$ ) <br> Leakage (High - Z State, DB11-DB0 ONLY) <br> Capacitance | $\begin{aligned} & +2.4 V \\ & -5 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} \pm 0.1 \mu \mathrm{~A} \\ 5 \mathrm{pF} \\ \hline \end{gathered}$ | $\begin{aligned} & +0.4 \mathrm{~V} \\ & +5 \mu \mathrm{~A} \end{aligned}$ |

1 See "HI-674A Timing Specifications" for a detailed listing of digital timing parameters.
2 Although this guaranteed threshold is higher than standard TTEi(+2.0V), busjoading is much less, i.e., typical input current is only $0.25 \%$ of a TTL load.

## Absolute Maximum Ratings

(Specifications apply to all grades, except where noted)
Vcc to Digital Common 0 to +16.5 V
$V_{\text {EE }}$ to Digital Common
VLogic to Digital Common . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0 . 0 to $16+7 \mathrm{~V}$
Analog Common to Digital Common....................... $\pm 1 \mathrm{~V}$
Control Inputs (CE, CS, $A_{0}, 12 / \overline{8}, \mathrm{R} / \overline{\mathrm{C}}$ ) to
Digital Common $\ldots \ldots . .-0.5 \mathrm{~V}$ to V logic +0.5 V
Analog Inputs (REF IN, BIP OFF, 10Vis) to
Analog Common ...................... $\pm 16.5 \mathrm{~V}$

20Vin to Analog Common $\qquad$ REF OUT . . . . . . . . . . . . . . . . . . . . . Indefinite short to common ....$\pm 24 \mathrm{~V}$ Momentary short to Vcc
Junction Temperature $\ldots 175^{\circ} \mathrm{C}$
Lead Temperature, Soldering ..................... $300^{\circ} \mathrm{C}$, 10 sec.
Storage Temperature ....................... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## Ordering Information

| PART NUMBER | INL | TEMPERATURE RANGE | PACKAGE |
| :--- | :---: | :---: | :--- |
| HI1-674AJD-5 | $\pm 1 \mathrm{LSB}$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI1-674AKD-5 | $\pm 0.5 \mathrm{LSB}$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI1-674ALD-5 | $\pm 0.5 \mathrm{LSB}$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI1-674ASD-2 | $\pm 1 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI1-674ATD-2 | $\pm 0.5 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI1-674AUD-2 | $\pm 0.5 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI1-674ASD $/ 883$ | $\pm 1 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI1-674ATD/883 | $\pm 0.5 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI1-674AUD $/ 883$ | $\pm 0.5 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI4-674ASE/883 | $\pm 1 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 44 Pin Ceramic LCC |
| HI4-674ATE/883 | $\pm 0.5 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 44 Pin Ceramic LCC |
| HI4-674AUE/883 | $\pm 0.5 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 44 Pin Ceramic LCC |

## Definitions of Specifications

## LINEARITY ERROR

Linearity error refers to the deviation of each individual code from a line drawn from "zero"' through "full scale". The point used as "zero" occurs $1 / 2$ LSB ( 1.22 mV for 10 volt span) before the first code transition (all zeros to only the LSB "on"). "Full scale" is defined as a level $11 / 2$ LSB beyond the last code transition (to all ones). The deviation of a code from the true straight line is measured from the middle of each particular code.

The HI-674AK, AL, AT, and AU grades are guaranteed for maximum nonlinearity of $\pm 1 / 2 L S B$. For these grades, this means that an analog value which falls exactly in the center of a given code width will result in the correct digital output code. Values nearer the upper or lower
transition of the code width may produce the next upper or lower digital output code. The HI -674AJ and AS grades are guaranteed to $\pm 1$ LSB max error. For these grades, an analog value which falls within a given code width will result in either the correct code for that region or either adjacent one.
Note that the linearity error is not user-adjustable.

## dIFFERENTIAL LINEARITY ERROR

## (NO MISSING CODES)

A specification which guarantees no missing codes requires that every code combination appear in a monotonic increasing sequence as the analog input level is increased. Thus every code must have a finite width. For the $\mathrm{HI}-674 \mathrm{AK}, \mathrm{AL}, \mathrm{AT}$, and AU grades, which

## Definitions of Specifications (Continued)

guarantee no missing codes to 12 -bit resolution, all 4096 codes must be present over the entire operating temperature ranges. The $\mathrm{HI}-674 \mathrm{AJ}$ and AS grades guarantee no missing codes to 11-bit resolution over temperature; this means that all code combinations of the upper 11 bits must be present; in practice very few of the 12-bit codes are missing.

## UNIPOLAR OFFSET

The first transition should occur at a level $1 / 2 L S B$ above analog common. Unipolar offset is defined as the deviation of the actual transition from that point. This offset can be adjusted as discussed on the following pages. The unipolar offset temperature coefficient specifies the maximum change of the transition point over temperature, with or without external adjustment.

## BIPOLAR OFFSET

Similarly, in the bipolar mode, the major carry transition (0111 1111 1111 to 100000000000 ) should occur for an analog value $1 / 2$ LSB below analog common. The bipolar offset error and temperature coefficient specify the initial deviation and maximum change in the error over temperature.

## FULL SCALE CALIBRATION ERROR

The last transition (from 111111111110 to 111111111111 ) should occur for an analog value $11 / 2$ LSB below the nominal full scale ( 9.9963 volts for 10.000 volts full scale). The full scale calibration error is the deviation of the actual level at the last transition from the ideal level. This error, which is typically 0.05 to $0.1 \%$ of full scale, can be trimmed out as shown in Figures 2 and 3. The full scale calibration error over temperature is given with and without the initial error trimmed out. The temperature coefficients for each grade indicate the maximum change in the full scale gain from the initial value using the internal 10 volt reference.

## TEMPERATURE COEFFICIENTS

The temperature coefficients for full-scale calibration, unipolar offset, and bipolar offset specify the maximum change from the initial $\left(25^{\circ} \mathrm{C}\right)$ value to the value at $\mathrm{T}_{\text {min }}$ or $\mathrm{T}_{\text {max }}$.

## POWER SUPPLY REJECTION

The standard specifications for the $\mathrm{HI}-674$ Aassume use of +5.00 and $\pm 15.00$ or $\pm 12.00$ volt supplies. The only effect of power supply error on the performance of the device will be a small change in the full scale calibration. This will result in a linear change in all lower order codes. The specifications show the maximum change in calibration from the initial value with the supplies at the various limits.

## CODE WIDTH

A fundamental quantity for $A / D$ converter specifications is the code width. This is defined as the range of analog input values for which a given digital output code will occur. The nominal value of a code width is equivalent to 1 least significant bit (LSB) of the full scale range or 2.44 mV out of 10 volts for a 12-bit ADC.

## QUANTIZATION UNCERTAINTY

Analog-to-digital converters exhibit an inherent quantization uncertainty of $\pm 1 / 2 L S B$. This uncertainty is a fundamental characteristic of the quantization process and cannot be reduced for a converter of given resolution.

## LEFT-JUSTIFIED DATA

The data format used in the $\mathrm{HI}-674 \mathrm{~A}$ is left-justified. This means that the data represents the analog input as a fraction of full-scale, ranging from 0 to $\frac{4095}{4096}$. This implies a binary point to the left of the MSB.

## Applying the HI-674A

For each application of this converter, the ground connections, power supply bypassing, analog signal source, digital timing and signal routing on the circuit board must be optimized to assure maximum performance. These areas are reviewed in the following sections, along with basic operating modes and calibration requirements.

## PHYSICAL MOUNTING AND LAYOUT CONSIDERATIONS

Layout -
Unwanted, parasitic circuit components, ( $\mathrm{L}, \mathrm{R}$, and C ) can make 12 bit accuracy impossible, even with a perfect $A / D$ converter. The best policy is to eliminate or minimize these parasitics through proper circuit layout, rather than try to quantify their effects.
The recommended construction is a double-sided printed circuit board with a ground plane on the component side. Other techniques, such as wire-wrapping or point-to-point wiring on vectorboard, will have an unpredictable effect on accuracy.

In general, sensitive analog signals should be routed between ground traces and kept well away from digital lines. If analog and digital lines must cross, they should do so at right angles.

## Power Supplies

Supply voltages to the $\mathrm{HI}-674 \mathrm{~A}(+15 \mathrm{~V},-15 \mathrm{~V}$ and $+5 \mathrm{~V})$ must be "quiet" and well regulated. Voltage spikes on these lines can affect
the converter's accuracy, causing several LSB's to flicker when a constant input is applied. Digital noise and spikes from a switching power supply are especially troublesome. If switching supplies must be used, outputs should be carefully filtered to assure "quiet" DC voltage at the converter terminals.
Further, a bypass capacitor pair on each supply voltage terminal is necessary to counter the effect of variations in supply current. Connect one pair from pin 1 to 15 (VLogic supply), one from pin 7 to 9 (Vcc to Analog Common) and one from pin 11 to 9 ( $V_{\text {Ee }}$ to Analog Common). For each capacitor pair, a $10 \mu \mathrm{~F}$ tantalum type in parallel with a $0.1 \mu \mathrm{~F}$ ceramic type is recommended.

## Ground Connections

The typical $\mathrm{HI}-674 \mathrm{~A}$ ground currents are 6mADC into pin 9 (Analog Ground) and 3mADC out of pin 15 (Digital Common). These pins should be tied together at the package to guarantee specified performance for the converter. In addition, a wide PC trace should run directly from pin 9 to (usually) 15 V common, and from pin 15 to (usually) the +5 V Logic Common. If the converter is located some distance from the system's "single point" ground, make only these connections to pins 9 and 15: Tie them together at the package, and back to the system ground with a single path. This path should have low resistance since it will carry about 3 mA of DC current. (Code dependent currents flow in the Vcc, VEE and Vlogic terminals, but not through the HI-674A's Analog Common or Digital Common).

## ANALOG SIGNAL SOURCE

The device chosen to drive the HI-674A analog input will see a nominal load of $5 \mathrm{~K} \Omega$ ( 10 V range) or $10 \mathrm{~K} \Omega$ ( 20 V range). However, the other end of these input resistors may change $\pm 400 \mathrm{mV}$ with each bit decision, creating abrupt changes in current at the analog input. Thus, the signal source must maintain its output voltage while furnishing these step changes in load current, which occur at 950 :nS intervals. This requires low output impedance and fast settling by the signal source.

The output impedance of an op amp, for example, has an open loop value which, in a closed loop, is divided by the loop gain available at a frequency of interest. The amplifier should have acceptable loop gain at 1 MHz for use with the HI-674A. To check whether the output properties of a signal source are suitable, monitor the 674A's input (pin 13 or 14) with an oscilloscope while a conversion is in progress. Each of the twelve disturbances should subside in one half microsecond or less. (The comparator decision is made about 850 $n S$ after each code change from the SAR).

If the application calls for a Sample/Hold to precede the converter, it should be noted that not all Sample/Holds are compatible with the $\mathrm{HI}-674 \mathrm{~A}$ in the manner described above. These will require an additional wideband buffer amplifier to lower their output impedance. A simpler solution is to use the Harris HA-5320 Sample/Hold, which was designed for use with the $\mathrm{HI}-674 \mathrm{~A}$.


FIGURE 2. UNIPOLAR CONNECTIONS

## RANGE CONNECTIONS AND CALIBRATION PROCEDURES

The HI-674A is a "complete" A/D converter, meaning it is fully operational with addition of the power supply voltages, a Start Convert signal, and a few external components as shown in Figures 2 and 3 . Nothing more is required for most applications.

Whether controlled by a processor or operating in the stand-alone mode, the $\mathrm{HI}-674 \mathrm{~A}$ offers four standard input ranges: OV to $+10 \mathrm{~V}, 0 \mathrm{~V}$ to $+20 \mathrm{~V}, \pm 5 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$. The maximum errors for gain and offset are listed under Specifications. If required, however, these errors may be adjusted to zero as explained below. Power supply and ground connections have been discussed in an earlier section.

## Unipolar Connections and Calibration -

Refer to Fig. 2. The resistors shown* are for calibration of offset and gain. If this is not required, replace R2 with a $50 \Omega, 1 \%$ metal film resistor and remove the network on pin 12. Connect pin 12 to pin 9. Then, connect the analog signal to pin 13 for the 0 V to 10 V range, or to pin 14 for the 0 V to 20 V range. Inputs to +20 V ( 5 V over the power supply) are no problem - the converter operates normally.
Calibration consists of adjusting the converter's most negative output to its ideal value (offset adjustment), then, adjusting the most positive output to its ideal value (gain adjustment). To understand the procedure, note that in principle, one is setting the output with respect to the midpoint of an increment of analog input, as denoted by two adjacent code changes. Nominal value of an increment is one


FIGURE 3 BIPOLAR INPUT CONNECTIONS

[^16]LSB. However, this approach is impractical because nothing "happens" at a midpoint to indicate that an adjustment is complete. Therefore, calibration is performed in terms of the observable code changes instead of the midpoint between code changes.

For example, midpoint of the first LSB increment should be positioned at the origin, with an output code of all 0 's. To do this, apply an input of $+1 / 2 \mathrm{LSB}(+1.22 \mathrm{mV}$ for the 10 V range $;+2.44 \mathrm{mV}$ for the 20 V range). Adjust the Offset potentiometer R1 until the first code transition flickers between 000000000000 and 00000000 0001

Next, perform a Gain Adjust at positive full scale. Again, the ideal input corresponding to the last code change is applied. This is $1-1 / 2$ LSB's below the nominal full scale $(+9.9963 \mathrm{~V}$ for 10 V range; +19.9927 V for 20 V range). Adjust the Gain potentiometer R2 for flicker between codes 111111111110 and 111111111111.

## Bipolar Connections and Calibration -

Refer to Figure 3. The gain and offset errors listed under Specifications may be adjusted to zero using potentiometers R1 and R2*. If
this isn't required, either or both pots may be replaced by a $50 \Omega, 1 \%$ metal film resistor.

Connect the Analog signal to pin 13 for a $\pm 5 \mathrm{~V}$ range, or to pin 14 for a $\pm 10 \mathrm{~V}$ range. Calibration of offset and gain is similar to that for the unipolar ranges as discussed above. First apply a DC input voltage $1 / 2$ LSB above negative full scale (i.e., -4.9988 V for the $\pm 5 \mathrm{~V}$ range, or -9.9976 V for the $\pm 10 \mathrm{~V}$ range). Adjust the offset potentiometer R1 for flicker between output codes 000000000000 and 00000000 0001. Next, apply a DC input voltage $1-1 / 2$ LSB's below positive full scale ( +4.9963 V for $\pm 5 \mathrm{~V}$ range; +9.9927 V for $\pm 10 \mathrm{~V}$ range). Adjust the Gain potentiometer R2 for flicker between codes 111111111110 and 111111111111.

* The $100 \Omega$ potentiometer R2 provides Gain Adjust for the 10 V and 20 V ranges. In some applications, a full scale of 10.24 V (LSB equals 2.5 mV ) or 20.48 V (LSB equals 5.0 mV ) is more convenient. For these, replace R2 by a $50 \Omega$, $1 \%$ metal film resistor. Then, to provide Gain Adjust for the 10.24 V range, add a $200 \Omega$ potentiometer in series with pin 13. For the 20.48 V range, add a $500 \Omega$ potentiometer in series with pin 14


## CONTROLLING THE HI-674A

The $\mathrm{HI}-674 \mathrm{~A}$ includes logic for direct interface to most microprocessor systems. The processor may take full control of each conversion, or the converter may operate in the "stand-alone" mode, controlled only by the R/C input. Full control consists of selecting an 8 or 12 bit conversion cycle, initiating the conversion, and reading the output
data when ready - choosing either 12 bits at once or 8 followed by 4 , in a left-justified format. The five control inputs are all TTLCMOScompatible: ( $12 / \overline{8}, \overline{C S}, A_{0}, \mathrm{R} / \overline{\mathrm{C}}$ and CE ). Table 1 illustrates the use of these inputs in controlling the converter's operations. Also, a simplified schematic of the internal control logic is shown in Figure 4.


FIGURE 4. HI-674A CONTROL LOGIC

## "Stand-Alone Operation"

The simplest control interface calls for a single control line connected to $R / \bar{C}$. Also, CE and $12 / \overline{8}$ are wired high, $\overline{C S}$ and $A_{0}$ are wired low, and the output data appears in words of 12 bits each.

The $\mathrm{R} / \overline{\mathrm{C}}$ signal may have any duty cycle within (and including) the extremes shown in Figures 5 and 6. In general, data may be read when R/C is high unless STS is also high, indicating a conversion is in progress. Timing parameters particular to this mode of operation are listed below under "Stand-Alone Mode Timing."


FIGURE 5. LOW PULSE FOR R/ $\overline{\mathbf{C}}$ - OUTPUTS ENABLED AFTER CONVERSION


FIGURE 6. HIGH PULSE FOR R/C -OUTPUTS ENABLED WHILE R/C HIGH, OTHERWISE HIGH-Z

STAND-ALONE MODE TIMING

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :--- | :--- | :---: | :---: | :---: | :---: |
| tHRL | Low R/C Pulse Width | 50 | - | - | ns |
| tDS | STS Delay From R/C | - | - | 200 | ns |
| tHDR | Data Valid After R/C Low | 25 | - | - | ns |
| tHS | STS Delay After Data Valid | 25 | - | 850 | ns |
| tHRH | High R/C Pulse Width | 150 | - | - | ns |
| tDDR | Data Access Time | - | - | 150 | ns |

Time is measured from $50 \%$ level of digital transitions. Tested with a 50 pF and $3 \mathrm{k} \Omega$ load.

## Conversion Length

A Convert Start transition (see Table 1) latches the state of $\mathrm{A}_{0}$, which determines whether the conversion continues for 12 bits ( $A_{0}$ low) or stops with 8 bits ( $A_{0}$ high). If all 12 bits are read following an 8 bit conversion, the three LSB's will read zero and DB3 will read ONE. $A_{0}$ is latched because it is also involved in enabling the output buffers (see "Reading the Output Data"). No other control inputs are latched.

| $\mathbf{C E}$ | $\overline{\mathbf{C S}}$ | $\mathbf{R} / \overline{\mathbf{C}}$ | $\mathbf{1 2 / \overline { 8 }}$ | A $_{0}$ | OPERATION |
| :---: | :---: | :---: | :---: | :--- | :--- |
| 0 | $X$ | $X$ | $X$ | $X$ | None |
| $X$ | 1 | $X$ | $X$ | $X$ | None |
| $\mathbf{4}$ | 0 | 0 | $X$ | 0 | Initiate 12 bit conversion |
| $\mathbf{4}$ | 0 | 0 | $X$ | 1 | Initiate 8 bit conversion |
| 1 | $\downarrow$ | 0 | $X$ | 0 | Initiate 12 bit conversion |
| 1 | $\searrow$ | 0 | $X$ | 1 | Initiate 8 bit conversion |
| 1 | 0 | $\searrow$ | $X$ | 0 | Initiate 12 bit conversion |
| 1 | 0 | $\vdots$ | $X$ | 1 | Initiate 8 bit conversion |
| 1 | 0 | 1 | 1 | $X$ | Enable 12 bit Output |
| 1 | 0 | 1 | 0 | 0 | Enable 8 MB's Only |
| 1 | 0 | 1 | 0 | 1 | Enable 4 4SB's Plus 4 |
|  |  |  |  |  | Trailing Zeroes |

## TABLE 1

Truth Table for HI-674A Control Inputs.

## Conversion Start

A conversion may be initiated as shown in Table 1 by a logic transition on any of three inputs: $C E, \overline{C S}$ or $R / \bar{C}$. The last of the three to reach the correct state starts the conversion, so one, two or all three may be dynamically controlled. The nominal delay from each is the same, and if necessary, all three may change state simultaneously. To assure that a particular input controls the start of conversion, the other two should be set up at least 50 nS earlier, however. See the $\mathrm{HI}-674 \mathrm{~A}$ Timing Specifications, Convert mode.

This variety of HI -674A control modes allows a simple interface in most system applications. The Convert Start timing relationships are illustrated in Figure 7.

The output signal STS indicates status of the converter by going high only while a conversion is in progress. While STS is high, the output


FIGURE 7. CONVERT START TIMING
buffers remain in a high impedance state and data cannot be read. Also, an additional Start Convert will not reset the converter or reinitiate a conversion while STS is high. (However, if $A_{0}$ changes state after a conversion begins, an additional Start Convert signal will latch the new state of $A_{0}$, possibly causing a wrong cycle length ( 8 vs 12 bits) for that conversion).

## Reading the Output Data

The output data buffers remain in a high impedance state until four conditions are met: $\mathrm{R} / \overline{\mathrm{C}}$ high, STS low, CE high and $\overline{\mathrm{CS}}$ low. At that time, data lines become active according to the state of inputs $12 / \overline{8}$ and $\mathrm{A}_{0}$. Timing constraints are illustrated in Figure 8.
The $12 / \overline{8}$ input will be tied high or low in most applications, though it is fully TTL/CMOS-compatible. With $12 / \overline{8}$ high, all 12 output lines become active simultaneously, for interface to a 12 or 16 bit data bus. The $A_{0}$ input is ignored.
With $12 / \overline{8}$ low, the output is organized in two 8 bit bytes, selected one at a time by $A_{0}$. This allows an 8 bit data bus to be connected as shown in Figure 9 . $A_{0}$ is usually tied to the least significant bit of the address bus, for storing the HI-674A output in two consecutive memory locations. (With $\mathrm{A}_{0}$ low, the 8 MSB's only are enabled. With $\mathrm{A}_{0}$ high, 4MSB's are disabled, bits 4 through 7 are forced to zero, and the 4 LSB's are enabled). This two byte format is considered "left justified data", for which a decimal (or binary!) point is assumed to the left of byte 1 :

BYTE 1
BYTE 2


Further, $A_{0}$ may be toggled at any time without damage to the converter. Break-before-make action is guaranteed between the two data bytes, which assures that the outputs strapped together in Figure 9 will never be enabled at the same time.
A read operation usually begins after the conversion is complete and STS is low. For earliest access to the data however, the read should begin no later than (too +ths ) before STS goes low. See Figure 8.


FIGURE 8. READ CYCLE TIMING

Timing Specifications $+25^{\circ} \mathrm{C}$ Unless Otherwise Specified

| Symbol | Parameter | Min | Typ | Max | Unifs |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Convert Mode |  |  |  |  |  |
| tosc | STS Delay from CE |  |  | 200 | nS |
| thec | CE Pulse width | 50 |  |  | nS |
| tssc | $\overline{\mathrm{CS}}$ to CE Setup | 50 |  |  | nS |
| thsc | CS Low during CE High | 50 |  |  | nS |
| tskc | R/C్ర to CE Setup | 50 |  |  | nS |
| thrc | R/C Low during CE high | 50 |  |  | nS |
| tsac | $\mathrm{A}_{0}$ to CE Setup | 0 |  |  | nS |
| thac | $A_{0}$ Valid during CE high | 50 |  |  | nS |
| tc | Conversion time, 12 bit cycle T min to T max | 9 | 12 | 15 | $\mu \mathrm{S}$ |
|  | 8 bit cycle $T$ min to $T$ max |  | 8 | 10 | $\mu \mathrm{S}$ |
| Read Mode |  |  |  |  |  |
| tod | Access time from CE |  | 75 | 150 | nS |
| tho | Data Valid after CE low | 25 |  |  | nS |
| thi | Output float delay |  | 100 | 150 | nS |
| tssk | $\overline{\mathrm{CS}}$ to CE setup | 50 |  |  | nS |
| tsRR | R/ $\overline{\mathrm{C}}$ to CE setup | 0 |  |  | nS |
| tsar | $\mathrm{A}_{0}$ to CE setup | 50 |  |  | nS |
| thsr | CS valid after CE low | 0 |  |  | nS |
| thrR | $\mathrm{R} / \mathrm{C}$ high after CE low | 0 |  |  | nS |
| thar | $A_{0}$ valid after CE low | 50 |  |  | nS |
| ths | STS delay after data valid | 25 |  | 850 | nS |

NOTE: Time is measured from $50 \%$ level of digital transitions. Tested with a 50 pF and $3 \mathrm{k} \Omega$ load.


FIGURE 9. INTERFACE TO AN 8 BIT DATA BUS

## Die Characteristics

Transistor Count
Die Size; Analog
Digital

1117 $204 \times 104$ mils $158 \times 84$ mils

Thermal Constants; $\theta_{\text {ja }}$
Process
$48^{\circ} \mathrm{C} / \mathrm{W}$
$15^{\circ} \mathrm{C} / \mathrm{W}$
Bipolar-DI
CMOS-JI

## $8 \mu \mathrm{~s}$, Complete 12-Bit A/D Converter With Microprocessor Interface

## Features

- Complete 12 Bit A/D Converter With Reference and Clock
- Digital Error Correction
- Full 8-, 12-, or 16-Bit Microprocessor Bus Interface
- 150ns Bus Access Time
- No Missing Codes Over:Temperature
- Minimal Setup Time For Control Signals
- $9 \mu \mathrm{~s}$ Maximum Conversion Time Over Temperature
- Low Noise, Via Current-Mode Signal Transmission between Chips.
- Byte Enable/Short Cycle ( $A_{0}$ Input)
- Guarantees break-before-make action, eliminating bus contention during read operation. Latched by the Start Convert Input (To Set the Conversion Length)
- Faster Version of the HI-574A and HI-674A
- Same Pinout as HI-574A and HI-674A
- $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ Operation


## Applications

- Industrial Data Acquisition Systems
- Electronics Test and Scientific Instrumentation
- Process Control Systems


## Description

The HI-774 is a complete 12 bit Analog-to-Digital Converter, including a +10 V reference clock, three-state outputs and a digital interface for microprocessor control. Successive approximation conversion is performed by two monolithic dice housed in a 28 -pin package. The bipolar analog die features the Harris Dielectric Isolation process, whch provides enhanced AC performance and freedom from latch-up. The digital die features the Smart SAR (SSAR ${ }^{\text {Tu }}$ ), which includes a digital error correction circuit.
Custom design of each IC (bipolar and CMOS digital) has yielded improved performance over existing versions of this converter. The voltage comparator features high PSRR plus a high speed current-mode latch, and provides precise decisions down to 0.1 LSB of input overdrive. More than 2 X reduction in noise has been achieved by using current instead of voltage for transmission of all signals between the analog and digital IC's. Also, the clock oscillator is current controlled for excellent stability over temperature.

The HI-774 offers standard unipolar and bipolar input ranges, laser trimmed for specified linearity, gain and offset accuracy. The low noise buried zener reference circuit is trimmed for minimum temperature coefficient.
Power requirements are +5 V and $\pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$, with typical dissipation of 390 mW at $\pm 12 \mathrm{~V}$. All models are packaged in a 28 pin Ceramic Sidebrazed DIP.

## Pinout

| SIDEBRAZE DIP TOP VIEW |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| +5V SUPPLY, V ${ }_{\text {LOGIC }}$ | $\sim$ | 28 | Status, sts |  |
| data mode select, 12/8 ${ }^{\text {d }}$ |  | 27 | ]DB11 MSB |  |
| CHIP SELECT, $\overline{C S} \square^{3}$ |  | 26 | $\square \mathrm{DB10}$ |  |
| BYTE ADDR/SHORT CYCLE, $A_{0} 4$ |  | 25 | ]0b9 |  |
| READ/CONVERT, R/Ē-5 |  | 24 | ] $\mathrm{DB8}$ |  |
| CHIP ENABLE, CE ${ }^{6}$ |  | 23 | ]b8 |  |
| +12V/+15V SUPPLY, VCC ${ }^{\text {C }}$ | HI-774 | 22 | 万0B6 | digital |
| +10V reference out 8 |  | 21 | $\square \mathrm{DB5}$ | DATA |
| ANALOG COMMON 9 |  | 20 | Dob4 | OUTPUTS |
| REFERENCE INPUT 10 |  | 19 | $\square \mathrm{DB3}$ |  |
| -12V/-15V SUPPLY, VEE 11 |  | 18 | $\square \mathrm{DB2}$ |  |
| BIPOLAR OFFSET, BIP OFF 12 |  | 17 | Dob1 |  |
| 10V INPUT 13 |  | 16 | ]dbolsb |  |
| 20V INPUT 14 |  | 15 | ]oigital com | MON |

CAUTION: These devices are sensitive to electronic discharge. Proper I.C. handling procedures should be followed.

## Block Diagram


*("NIBBLE" IS A 4 BIT DIGITAL WORD.)

## Die Characteristics

Transistor Count
Die Dimensions
Analog
$.204 \times 104$ mils
Digital $200 \times 82$ mils
Process ......................................Bipolar-DI and CMOS-JI
Thermal Constants ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ )

| $\theta_{\text {ja }}$ | $\theta_{\text {jc }}$ |
| :--- | :--- |
| 47 | 14 |

## Specifications HI-774

(Typical @ $+25^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{Cc}}=+15 \mathrm{~V}$ or $+12 \mathrm{~V}, \mathrm{~V}_{\text {LOGIC }}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}$ or -12 V unless otherwise specified)
DC and Transfer Accuracy Specifications

| MODEL | HI-774J | HI-774K | HI-774L | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| Temperature Range | $-5\left(0^{\circ} \mathrm{C}\right.$ to $\left.+75^{\circ} \mathrm{C}\right)$ |  |  |  |
| Resolution (max) | 12 | 12 | 12 | Bits |
| Linearity Error $25^{\circ} \mathrm{C}$ (max) $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}(\max )$ | $\begin{aligned} & \pm 1 \\ & \pm 1 \end{aligned}$ |  | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| (Maximum resolution for which no missing codes is guaranteed) $25^{\circ} \mathrm{C}$ <br> Tmin to Tmax | $\begin{aligned} & 11 \\ & 11 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | Bits Bits |
| Unipolar Offset (max) (Adjustable to zero) | $\pm 2$ | $\pm 1.5$ | $\pm 1$ | LSB |
| Bipolar Offset (max) $\quad \mathrm{V}_{I N}=\mathrm{OV}$ (Adjustable to zero) $V_{I N}=-10 \mathrm{~V}$ | $\begin{gathered} \pm 4 \\ \pm 0.15 \end{gathered}$ | $\begin{gathered} \pm 4 \\ \pm 0.1 \end{gathered}$ | $\begin{array}{r}  \pm 3 \\ \pm 0.1 \end{array}$ | $\begin{aligned} & \text { LSB } \\ & \% \text { of } F . S . \end{aligned}$ |
| Full Scale Calibration Error $25^{\circ} \mathrm{C}$ (max), with fixed $50 \Omega$ resistor from REF OUT to REF IN (Adjustable to zero) $T_{\text {min }}$ to $T_{\text {max }}$ <br> (No adjustment at $+25^{\circ} \mathrm{C}$ ) <br> (With adjustment to zero at $+25^{\circ} \mathrm{C}$ ) | $\begin{aligned} & \pm 0.25 \\ & \pm 0.475 \\ & \pm 0.22 \end{aligned}$ | $\begin{gathered} \pm 0.25 \\ \pm 0.375 \\ \pm 0.12 \end{gathered}$ | $\begin{aligned} & \pm 0.15 \\ & \\ & \pm 0.20 \\ & \pm 0.05 \end{aligned}$ | $\%$ of F.S. <br> \% of F.S. <br> \% of f.S. |
| Temperature Coefficients <br> Guaranteed max change, $T_{\text {min }}$ to $T_{\text {max }}$ (Using internal reference) <br> Unipolar Offset <br> Bipolar Offset <br> Full Scale Calibration | $\begin{aligned} & \pm 2 \\ & \pm 2 \\ & \pm 9 \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & \pm 2 \\ & \pm 5 \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & \pm 1 \\ & \pm 2 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| $\begin{aligned} & \text { Power Supply Rejection } \\ & \quad \text { Max change in Full Scale Calibration } \\ & +13.5 \mathrm{~V}<\mathrm{V}_{\mathrm{Cc}}<+16.5 \mathrm{~V} \text { or }+11.4 \mathrm{~V}<\mathrm{Vcc}<+12.6 \mathrm{~V} \\ & +4.5 \mathrm{~V}<\mathrm{V}_{\text {LoGic }}<+5.5 \mathrm{~V} \text { or }-12.6 \mathrm{~V}<\mathrm{V}_{\text {EE }}<-11.4 \mathrm{~V} \\ & -16.5 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-13.5 \mathrm{~V} \text { or } \end{aligned}$ | $\begin{gathered} \pm 2 \\ \pm 1 / 2 \\ \pm 2 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Analog Inputs Input Ranges Bipolar | $\begin{gathered} -5 \text { to }+5 \\ -10 \text { to }+10 \\ \hline \end{gathered}$ |  |  | Volts Volts |
| Unipolar | $\begin{aligned} & 0 \text { to }+10 \\ & 0 \text { to }+20 \end{aligned}$ |  |  | Volts Volts |
| Input Impedance 10 Volt Span 20 Volt Span | $\begin{gathered} 5 \mathrm{~K} \Omega, \pm 25 \% \\ 10 \mathrm{~K} \Omega, \pm 25 \% \\ \hline \end{gathered}$ |  |  | Ohms Ohms |
| Power Supplies Operating Voltage Range Vlogic Vcc Vee | $\begin{array}{r} +4.5 \text { to }+5.5 \\ +11.4 \text { to }+16.5 \\ -11.4 \text { to }-16.5 \\ \hline \end{array}$ |  |  | Volts <br> Volts <br> Volts |
| Operating Current liogic Icc +15 V Supply $\mathrm{I}_{\mathrm{EE}}-15 \mathrm{~V}$ Supply | 7 TYP, 15 MAX <br> 11 TYP, 15 MAX <br> 21 TYP, 28 MAX |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\begin{aligned} & \text { Power Dissipation } \\ & \pm 15 \mathrm{~V},+15 \mathrm{~V} \\ & \pm 12 \mathrm{~V},+5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 515 \text { TYP, } 720 \text { MAX } \\ 385 \text { TYP } \\ \hline \end{gathered}$ |  |  | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \end{aligned}$ |
| Internal Reference Voltage، $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ Output current available for external loads (External load should not change during conversion) | $\begin{gathered} +10.00 \pm 0.05 \text { MAX } \\ 2.0 \mathrm{MAX} \end{gathered}$ |  |  | Volts mA |

Specifications HI-774

## tLL-IH

(Typical @ $+25^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{cc}}=+15 \mathrm{~V}$ or $+12 \mathrm{~V}, \mathrm{~V}_{\mathrm{LOGIC}}=+5 \mathrm{~V}$, $\mathrm{V}_{\mathrm{EE}}=-15 \mathrm{~V}$ or -12 V unless otherwise specified)
DC and Transfer Accuracy Specifications

| MODEL | HI-774S | HI-774T | HI-774U | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| Temperature Range | $-2,-8\left(55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ |  |  |  |
| Resolution (max) | 12 | 12 | 12 | Bits |
| Linearity Error $25^{\circ} \mathrm{C}$ (max) $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ (max) | $\begin{aligned} & \pm 1 \\ & \pm 1 \end{aligned}$ | $\begin{gathered} \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| (Maximum resolution for which no missing codes is guaranteed) $25^{\circ} \mathrm{C}$ <br> Tmin to Tmax | $\begin{aligned} & 11 \\ & 11 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | $\begin{aligned} & \text { LSBs } \\ & \text { Bits } \\ & \text { Bits } \\ & \hline \end{aligned}$ |
| Unipolar Offset (max) (Adjustable to zero) | $\pm 2$ | $\pm 2$ | $\pm 1$ | LSB |
| Bipolar Oliset (max) $\mathrm{V}_{\mathrm{IN}}=\mathrm{OV}$ (Adjuslable to zero) $V_{I N}=-10 \mathrm{~V}$ | $\begin{gathered} \pm 4 \\ \pm 0.15 \end{gathered}$ | $\begin{array}{r}  \pm 0.1 \\ \pm 0.1 \end{array}$ | $\begin{array}{r}  \pm 3 \\ \pm 0.1 \end{array}$ | $\begin{aligned} & \text { LSB } \\ & \% \text { of F.S. } \end{aligned}$ |
| Full Scale Calibration Error $25^{\circ} \mathrm{C}$ (max), with fixed $50 \Omega$ resistor from REF OUT to REF IN (Adjustable to zero) $T_{\text {min }}$ to $T_{\text {max }}$ (No adjustment at $+25^{\circ} \mathrm{C}$ ) (With adjustment to zero at $+25^{\circ} \mathrm{C}$ ) | $\begin{aligned} & \pm 0.25 \\ & \pm 0.75 \\ & \pm 0.50 \end{aligned}$ | $\begin{aligned} & \pm 0.25 \\ & \pm 0.50 \\ & \pm 0.25 \\ & \hline \end{aligned}$ | $\begin{gathered} \pm 0.15 \\ \\ \pm 0.275 \\ \pm 0.125 \\ \hline \end{gathered}$ | \% of F.S. <br> \% of F.S. <br> \% of F.S. |
| Temperature Coefficients <br> Guaranteed max change, $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\max }$ (Using internal reference) <br> Unipolar Offset <br> Bipolar Offset <br> Full Scale Calibration | $\begin{aligned} & \pm 2 \\ & \pm 2 \\ & \pm 20 \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & \pm 2 \\ & \pm 10 \end{aligned}$ | $\begin{aligned} & \pm 1 \\ & \pm 1 \\ & \pm 5 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| ```Power Supply Rejection Max change in Full Scale Calibration \(+13.5 \mathrm{~V}<\mathrm{Vcc}<+16.5 \mathrm{~V}\) or \(+11.4 \mathrm{~V}<\mathrm{Vcc}<+12.6 \mathrm{~V}\) \(+4.5 \mathrm{~V}<\mathrm{V}_{\text {Logic }}<+5.5 \mathrm{~V}\) \(-16.5 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-13.5 \mathrm{~V}\) or \(-12.6 \mathrm{~V}<\mathrm{V}_{\mathrm{EE}}<-11.4 \mathrm{~V}\)``` | $\begin{gathered} \pm 2 \\ \pm 1 / 2 \\ \pm 2 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Analog Inputs Input Ranges Bipolar | $\begin{gathered} -5 \text { to }+5 \\ -10 \text { to }+10 \\ \hline \end{gathered}$ |  |  | Volts Volts |
| Unipolar | $\begin{aligned} & 0 \text { to }+10 \\ & 0 \text { to }+20 \end{aligned}$ |  |  | Volts Volts |
| Input Impedance 10 Volt Span 20 Volt Span | $\begin{gathered} 5 \mathrm{~K} \Omega, \pm 25 \% \\ 10 \mathrm{~K} \Omega, \pm 25 \% \\ \hline \end{gathered}$ |  |  | Ohms Ohms |
| Power Supplies Operating Voltage Range VLogic Vcc Vee | $\begin{gathered} +4.5 \text { to }+5.5 \\ +11.4 \text { to }+16.5 \\ -11.4 \text { to }-16.5 \end{gathered}$ |  |  | Volts <br> Volts <br> Volis |
| Operating Current llogic Icc +15 V Supply $I_{\text {EE }}$-15V Supply | 7 TYP, 15 MAX <br> 11 TYP, 15 MAX <br> 21 TYP, 28 MAX |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\begin{aligned} & \text { Power Dissipation } \\ & \pm 15 \mathrm{~V},+15 \mathrm{~V} \\ & \pm 12 \mathrm{~V},+5 \mathrm{~V} \end{aligned}$ | 515 TYP, 720 MAX 385 TYP |  |  | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \end{aligned}$ |
| Internal Reference Voltage , $T_{\text {min }}$ to $T_{\text {max }}$ Output current available for external loads (External load should not change during conversion) | $\begin{gathered} +10.00 \pm 0.05 \mathrm{MAX} \\ 2.0 \mathrm{MAX} \end{gathered}$ |  |  | Volts mA |

Digital Specifications (All Models, Over Full Temperature Range)

|  | MIN | TYP | MAX |
| :---: | :---: | :---: | :---: |
| ```Logic Inputs (CE, }\overline{\textrm{CS}},\textrm{R}/\overline{\textrm{C}},\mp@subsup{\textrm{A}}{0}{\prime},12/\overline{8} Logic "1" Logic "0" Current Capacitance``` | $\begin{aligned} & +2.0 \mathrm{~V} \\ & -0.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0.1 \mu \mathrm{~A} \\ 5 \mathrm{pF} \end{gathered}$ | $\begin{aligned} & +5.5 \mathrm{~V} \\ & +0.8 \mathrm{~V} \\ & +5 \mu \mathrm{~A} \end{aligned}$ |
| Logic Outputs (DB11-DB0, STS) <br> Logic "0" (ISINK - 1.6mA) <br> Logic "1" (ISOURCE - $500 \mu \mathrm{~A}$ ) <br> Logic "1" (ISOURCE - $10 \mu \mathrm{~A}$ ) <br> Leakage (High Z State, DB11-DB0 only) Capacitance | $\begin{aligned} & +2.4 \mathrm{~V} \\ & +4.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 0.1 \mu \mathrm{~A} \\ 5 \mathrm{pF} \end{gathered}$ | $\begin{aligned} & +0.4 \mathrm{~V} \\ & \pm 5 \mu \mathrm{~A} \end{aligned}$ |

HI-774 Timing Speciflcations $\quad\left(+25^{\circ} \mathrm{C}\right.$ Unless Otherwise Specified) Into a load with $\mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega$ and $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CONVERT MODE |  |  |  |  |  |
| tDSC | STS Delay From CE | - | 100 | 200 | ns |
| tHEC | CE Pulse Width | 50 | 30 | - | ns |
| tSSC | CS to CE Setup | 50 | 20 | - | ns |
| tHSC | CS Low During CE High | 50 | 20 | - | ns |
| tSRC | R/C to CE Setup | 50 | 0 | - | ns |
| thRC | R/C Low During CE High | 50 | 20 | - | ns |
| tSAC | $A_{0}$ to CE Setup | 0 | 0 | - | ns |
| tHAC | $A_{0}$ Valid During CE High | 50 | 30 | - | ns |
| $t_{c}$ | Conversion time, 12 bit Cycle Tmin to Tmax (-5) | - | 8.0 | 9 | $\mu \mathrm{s}$ |
|  | 8 bit Cycle Tmin to Tmax (-5) | - | 6.4 | 6.8 | $\mu \mathrm{s}$ |
|  | 12 bit Cycle Tmin to Tmax (-2) | - | 9 | 11 | $\mu \mathrm{s}$ |
|  | 8 bit Cycle Tmin to Tmax (-2) | - | 6.8 | 8.3 | $\mu \mathrm{s}$ |
| READ MODE |  |  |  |  |  |
| tDD | Access Time From CE | - | 75 | 150 | ns |
| tHD | Data Valid After CE Low | 25 | 35 | - | ns |
| thL | Output Float Delay | - | 70 | 150 | ns |
| tSSR | CS to CE Setup | 50 | 0 | - | ns |
| tSRR | R/C to CE Setup | 0 | 0 | - | ns |
| tSAR | $A_{0}$ to CE Setup | 50 | 25 | - | ns |
| thSR | CS Valid After CE Low | 0 | 0 | - | ns |
| thRR | R/C High After CE Low | 0 | 0 | - | ns |
| tHAR | A ${ }_{\text {V }}$ Valid After CE Low | 50 | 25 | - | ns |
| tHS | STS Delay After Data Valid | - | 90 | 300 | ns |

NOTE: Time is measured from $50 \%$ level of digital transitions, except High $Z$ output conditions which are measured at the $10 \%$ or 90\% point.

Absolute Maximum Ratings (Specifications apply to all grades, except where noted)

| $V_{C C}$ to Digital Common ............................ 0 to +16.5 V | REF OUT .......................... Indefinite short to common |
| :---: | :---: |
| $V_{E E}$ to Digital Common .............................. 0 to -16.5V | Momentary short to VCC |
| VLOGIC to Digital Common .......................... 0 to +7 V | Junction Temperature ..................................... +1750 ${ }^{\circ}$ |
| Analog Common to Digital Common ..................... $\pm 1 \mathrm{~V}$ | Lead Temperature, Soldering ................. $300^{\circ} \mathrm{C}, 10 \mathrm{sec}$. |
| Control Inputs (CE, $\overline{C S}, A_{0}, 12 / \overline{8}, R / \bar{C}$ ) to <br> Digital Common .................... -0.5 V to $\mathrm{V}_{\text {LOGIC }}+0.5 \mathrm{~V}$ | Storage Temperature ........................ - $65^{\circ} \mathrm{C}$ to $+150{ }^{\circ} \mathrm{C}$ |
| Analog Inputs (REF IN, BIP OFF, $10 \mathrm{~V}_{\text {IN }}$ ) to <br> Analog Common $\qquad$ $\pm 16.5 \mathrm{~V}$ |  |
| 20 V IN to Analog Common .................................. $\pm 24 \mathrm{~V}$ |  |

## Definitions of Specifications

## Linearity Error

Linearity error refers to the deviation of each individual code from a line drawn from "zero" through "full scale". The point used as "zero occurs $1 / 2$ LSB ( 1.22 mV for 10 volt span) before the first code transition (all zeros to only the LSB "on"). "Full scale" is defined as a level $11 / 2$ LSB beyond the last code transition (to all ones). The deviation of a code from the true straight line is measured from the middle of each particular code.
The $\mathrm{HI}-774 \mathrm{~K}$ and L , grades are guaranteed for maximum nonlinearity of $\pm 1 / 2 L S B$. For these grades, this means that an analog value which falls exactly in the center of a given code width will result in the correct digital output code. Values nearer the upper or lower transition of the code width may produce the next upper or lower digital output code. The HI-774J grade is guaranteed to $\pm 1 \mathrm{LSB}$ max error. For this grade, an analog value which falls within a given code width will result in either the correct code for that region or either adjacent one.
Note that the linearity error is not user-adjustable.
Differential Linearity Error (No Missing Codes)
A specification which guarantees no missing codes requires that every combination appear in a monotonic increasing sequence as the analog input level is increased. Thus every code must have a finite width. For the $\mathrm{HI}-774 \mathrm{~K}$ and L grades which guarantee no missing codes to 12-bit resolution, all 4096 codes must be present over the entire operating temerature ranges. The HI-774J grade guarantees no missing codes to 11-bit resolution over temperature; this means that all code combinations of the upper 11 bits must be present; in practice very few of the 12 -bit codes are missing.

## Unipolar Offset

The first transition should occur at a level $1 / 2$ LSB above analog common. Unipolar offset is defined as the deviation of the actual transition from that point. This offset can be adjusted as discussed on the following pages. The unipolar offset temperature coefficient specifies the maximum change of the transition point over temperature, with or without external adjustment.

## Bipolar Offset

Similarly, in the bipolar mode, the major carry transition ( 011111111111 to 100000000000 ) should occur for an analog value $1 / 2$ LSB below analog common. The bipolar offset error and temperature coefficient specify the initial deviation and maximum change in the error over temperature.

## Full Scale Calibration Error

The last transition (from 111111111110 to 11111111 1111) should occur for an analog value $11 / 2$ LSB below the nominal full scale ( 9.9963 volts for 10.000 volts full scale). The full scale calibration error is the deviation of the actual level at the last transition from the ideal level. This error, which is typically 0.05 to $0.1 \%$ of full scale, can be trimmed out as shown in Figures 2 and 3. The full scale calibration error over temperature is given with and without the initial error trimmed out. The temperature coefficients for each grade indicate the maximum change in the full scale gain from the initial value using the internal 10 volt reference.

## Temperature Coefficients

The temperature coefficients for full-scale calibration, unipolar offset, and bipolar offset specify the maximum change from the initial $\left(25^{\circ} \mathrm{C}\right)$ value to the value at Tmin or Tmax.

## Power Supply Rejection

The standard specifications for the $\mathrm{HI}-774$ assume use of +5.00 and $\pm 15.00$ or $\pm 12.00$ volt supplies. The only effect of power supply error on the performance of the device will be a small change in the full scale calibration. This will result in a linear change in all lower order codes. The specifications show the maximum change in calibration from the initial value with the supplies at the various limits.

## Code Width

A fundamental quantity for $A / D$ converter specifications is the code width. This is defined as the range of analog input values for which a given digital output code will occur. The nominal value of a code width is equivalent to 1 least significant bit (LSB) of the full scale range or 2.44 mV out of 10 volts for a 2 -bit ADC.

## Quantization Uncertainty

Analog-to-digital converters exhibit an inherent quantization uncertainty of $\pm 1 / 2 L S B$. This uncertainty is a fundamental characteristic of the quantization process and cannot be reduced for a converter of given resolution.

## Left-Justified Data

The data format used in the HI-774 is left-justified. This means that the data represents the analog input as a fraction of full-scale, ranging from 0 to $\frac{4095}{4096}$. This implies a binary point to the left of the MSB.

## Applying the HI-774

For each application of this converter, the ground connections, power supply bypassing, analog signal source, digital timing and signal routing on the circuit board must be optimized to assure maximum performance. These areas are reviewed in the following sections, along with basic operating modes and calibration requirements.

## PHYSICAL MOUNTING AND LAYOUT CONSIDERATIONS

## Layout-

Unwanted, parasitic circuit components, (L, R, and C) can make 12 bit accuracy impossible, even with a perfect A/D converter. The best policy is to eliminate or minimize these parasitics through proper circuit layout, rather than try to quantify their effects.

The recommended construction is a double-sided printed circuit board with a ground plane on the component side. Other techniques, such as wire-wrapping or point-topoint wiring on vectorboard, will have an unpredictable effect on accuracy.
In general, sensitive analog signals should be routed between ground traces and kept well away from digital lines. If analog and digital lines must cross, they should do so at right angles.

## Power Supplies

Supply voltages to the $\mathrm{HI}-774(+15 \mathrm{~V},-15 \mathrm{~V}$ and +5 V ) must be "quiet" and well regulated. Voltage spikes on these lines can affect the converter's accuracy, causing several LSB's to flicker when a constant input is applied. Digital noise and spikes from a switching power supply are especially troublesome. If switching supplies must be used, outputs should be carefully filtered to assure "quiet" DC voltage at the converter terminals.

Further, a bypass capacitor pair on each supply voltage terminal is necessary to counter the effect of variations in supply current. Connect one pair from pin 1 to 15 (VLOGIC supply), one from pin 7 to 9 (VCC to Analog Common) and one from pin 11 to 9 (VEE to Analog Common). For each capacitor pair, a $10 \mu \mathrm{~F}$ tantalum type in parallel with a $0.1 \mu \mathrm{~F}$ ceramic type is recommended.

## Ground Connections

The typical $\mathrm{HI}-774$ ground currents are 6 mADC into pin 9 (Analog Common) and 3mADC out of pin 15 (Digital Common). These pins should be tied together at the package to guarantee specified performance for the converter. In addition, a wide PC trace should run directly
from pin 9 to (usually) 15 V common, and from pin 15 to (usually) the +5 V Logic Common. If the converter is located some distance from the system's "single point" ground, make only these connections to pins 9 and 15: Tie them together at the package, and back to the system ground with a single path. This path should have low resistance since it will carry about 3 mA of DC current. (Code dependent currents flow in the VCC, VEE and VLOGIC terminals, but not through the HI-774's Analog Common or Digital Common).

## ANALOG SIGNAL SOURCE

The device driving the $\mathrm{HI}-774$ analog input will see a nominal load of $5 \mathrm{~K} \Omega$ ( 10 V range) or $10 \mathrm{~K} \Omega$ ( 20 V range). However, the other end of these input resistors may change as much as $\pm 400 \mathrm{mV}$ with each bit decision. These input disturbances are caused by the internal DAC changing codes which causes a glitch on the summing junction. This creates abrupt changes in current at the analog input causing a "kick back" glitch from the input. Because the algorithm starts with the MSB, the first glitches will be the largest and get smaller as the conversion proceeds. These glitches can occur at 350ns intervals so an op-amp with a low output impedance and fast settling is desirable. Ultimately, the input must settle to within the window of figure 1 at the bit decision points in order to achieve 12 bit accuracy.

The HI-774 differs from the most high-speed successive approximation type ADC's in that it does not require a high performance buffer or sample and hold. With error correction the input can settle while the conversion is underway, but only during the first $4.8 \mu \mathrm{~s}$. The input must be within $\pm 0.76 \%$ of the final value when the MSB decision is made. This occurs approximately 650 ns after the conversion has been initiated. Digital error correction also loosens the bandwidth requirements of the buffer or sample and hold. As long as the input "kick back" disturbances settle within the window of figure 1 the device will remain accurate. The combined effect of settling and the "kick back' disturbances must remain in the figure 1 window.

If the design is being optimized for speed; the input device should have a closed loop bandwidth to 3 MHz , and a low output impedance (calculated by dividing the open loop output resistance by the open loop gain). If the application requires a high speed sample and hold the Harris HA-5330 or HA-5320 are recommended.
In any design the input (pin 13 or 14) should be checked during a conversion to make sure that the input stays within the correctable window of figure 1.

## DIGITAL ERROR CORRECTION

The HI-774. features the smart sucessive approximation register (SSAR ${ }^{\text {rM }}$ ) which includes digital error correction. This has the advantage of allowing the initial input to vary within $a+31$ to -32LSB window about the final value. The input can move during the first $4.8 \mu \mathrm{~s}$, after which it must remain stable within $\pm 1 / 2 L S B$. With this feature a conversion can start before the input has settled completely; however, it must be within the window as described in Figure 1.

The conversion cycle starts by making the first 8-bit decisions very quickly, allowing the internal DAC to settle only to 8-bit accuracy. Then the converter goes through two error correction cycles. At this point the input must be stable within $\pm 1 / 2$ LSB. These cycles correct the 8 -bit word to 12 -bit accuracy for any errors made (up to +16 or -32 bits). This is up one count or down two counts at 8-bit
resolution. The converter then continues to make the 4LSB decisions, settling out to 12-bit accuracy. The last four bits can adjust the code in the positive direction by up to 15 bits. This results in a total correction range of +31 to -32 bits. When an 8-bit conversion is performed, the input must settle to within $\pm 1 / 2$ LSB at 8 bit resolution (which equals $\pm 8$ bits at 12-bit resolution).

With the HI-774 a conversion can be initiated before the input has completely settled, as long as it meets the constraints of the Figure 1 window. This allows the user to start conversion up to $4.8 \mu$ s earlier than with a typical analog to digital converter. A typical successive approximation type ADC must have a constant input during a conversion because once a bit decision is made it is locked in and cannot change.


FIGURE 1. HI-774 ERROR CORRECTION WINDOW VS. TIME


FIGURE 2. UNIPOLAR CONNECTIONS


FIGURE 3. BIPOLAR INPUT CONNECTIONS
*When driving the 20 V (pin 14) input, minimize capacitance on pin 13.

## RANGE CONNECTIONS AND CALIBRATION PROCEDURES

The HI-774 is a "complete" A/D converter, meaning it is fully operational with addition of the power supply voltages, a Start Convert signal, and a few external components as shown in figures 2 and 3 . Nothing more is required for most applications.

Whether controlled by a processor or operating in the stand-alone mode, the $\mathrm{HI}-774$ offers four standard input ranges: 0 V to $+10 \mathrm{~V}, 0 \mathrm{~V}$ to $+20 \mathrm{~V}, \pm 5 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$. The maximum errors for gain and offset are listed under Specifications. If required, however, these errors may be adjusted to zero as explained below. Power supply and ground connections have been discussed in an earlier section.

## Unipolar Connections and Calibration-

Refer to figure 2. The resistors shown* are for calibration of offset and gain. If this is not required, replace R2 with a $50 \Omega, 1 \%$ metal fiim resistor and remove the network on pin 12. Connect pin 12 to pin 9. Then, connect the analog signal to pin 13 for the 0 V to 10 V range, or to pin 14 for the 0 V to 20 V range. Inputs to +20 V ( 5 V over the power supply) are no problem-the converter operates normally.

Calibration consists in adjusting the converters's most negative output to its ideal value (offset adjustment), then, adjusting the most positive output to its ideal value (gain adjustment). To understand the procedure, note that in principle, one is settling the output with respect to the midpoint of an increment of analog input, as denoted by two adjacent code changes. Nominal value of an increment is one LSB. However, this approach is impractical because nothing "happens" at a midpoint to indicate that an adjustment is complete. Therefore, calibration is performed in terms of the observable code changes instead of the midpoint between code changes.

For example, midpoint of the first LSB increment should be positioned at the origin, with an output code of all 0's. To do this, apply an input of $+1 / 2 \mathrm{LSB}(+1.22 \mathrm{mV}$ for the 10 V range; +2.44 mV for the 20 V range). Adjust the Offset potentiometer R1 until the first code transition flickers between 000000000000 and 000000000001.

Next, perform a Gain Adjust at positive full scale. Again, the ideal input corresponding to the last code change is applied. This is $11 / 2$ LSB's below the nominal full scale ( +9.9963 V for 10 V range; +19.9927 V for 20 V range). Adjust the Gain potentiometer R2 for flicker between codes 1111 11111110 and 111111111111.

## Bipolar Connections and Calibration-

Refer to Figure 3. The gain and offset errors listed under Specifications may be adjusted to zero using potentiometers R1 and R2*. If this isn't required, either or both pots may be replaced by a $50 \Omega, 1 \%$ metal film resistor.
Connect the Analog signal to pin 13 for a $\pm 5 \mathrm{~V}$ range, or to pin 14 for a $\pm 10 \mathrm{~V}$ range. Calibration of offset and gain is similar to that for the unipolar ranges as discussed above. First apply a DC input voltage $1 / 2$ LSB above negative full scale (i.e., -4.9988 V for the $\pm 5 \mathrm{~V}$ range, or -9.9976 V for the $\pm 10 \mathrm{~V}$ range). Adjust the offset potentiometer R1 for flicker between output codes 000000000000 and 0000 00000001 . Next, apply a DC input voltage $11 / 2$ LSB's below positive full scale ( +4.9963 V for $\pm 5 \mathrm{~V}$ range; +9.9927 V for $\pm 10 \mathrm{~V}$ range). Adjust the Gain potentiometer R 2 for flicker between codes 111111111110 and 111111111111.
*The $100 \Omega$ potentiometer R2 provides Gain Adjust for the 10 V and 20 V ranges. In some applications, a full scale of 10.24 V (LSB equals 2.5 mV ) or 20.48 V (LSB equals 5.0 mV ) is more convenient. For these, replace R2 by a $50 \Omega, 1 \%$ metal film resistor. Then, to provide Gain Adjust for the 10.24 V range, add a $200 \Omega$ potentiometer in series with pin 13. For the 20.48 range, add a $500 \Omega$ potentiometer in series with the pin 14.

## Controlling the HI-774

The HI-774 includes logic for direct interface to most microprocessor systems. The processor may take full control of each conversion, or the converter may operate in the "stand-alone" mode, controlled only by the R/ $\bar{C}$ input. Full control consists of selecting an 8 or 12 bit conversion cycle, initiating the conversion, and reading the output data when ready-choosing either 12 bits at once or 8 followed by 4 , in a left-justified format. The five control inputs are all TTL/CMOS- compatible: $(12 / \overline{8}, \overline{\mathrm{CS}}$, $A_{0}, R / \bar{C}$ and $C E$ ). Table 1 illustrates the use of these inputs in controlling the converter's operations. Also, a simplified schematic of the internal control logic is shown in Figure 4.

## "Stand-Alone Operation"

The simplest control interface calls for a single control line connected to $\mathrm{R} / \overline{\mathrm{C}}$. Also, CE and $12 / 8$ are wired high, $\overline{\mathrm{CS}}$ and $\mathrm{A}_{\mathrm{O}}$ are wired low, and the output data appears in words of 12 bits each.

The $R / \bar{C}$ signal may have any duty cycle within (and including) the extremes shown in Figures 5 and 6 . In general, data may be read when $R / \bar{C}$ is high unless STS is also high, indicating a conversion is in progress. Timing parameters particular to this mode of operation are listed in the "Stand-Alone Mode Timing" chart.


FIGURE 4. HI-774 CONTROL LOGIC


FIGURE 5. LOW PULSE FOR R/C̄-OUTPUTS ENABLED AFTER CONVERSION


FIGURE 6. HIGH PULSE FOR R/ $\bar{C}-O U T P U T S ~ E N A B L E ~ W H I L E ~ R / \bar{C} ~ H I G H, ~ O T H E R W I S E ~ H I G H-Z ~$

## Stand-Alone Mode Timing

| SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| thRL | Low R/C Pulse Width | 50 |  |  | ns |
| tos | STS Delay from R/C |  |  | 200 | ns |
| thDR | Data Valid After R/C Low | 20 |  |  | ns |
| $\mathrm{t}_{\mathrm{HS}}$ | STS Delay After Data Valid |  | 90 | 300 | ns |
| thRH | High R/C̄ Pulse Width | 150 |  |  | ns |
| tDDR | Data Access Time |  |  | 150 | ns |

## Conversion Length

A Convert Start transition (see Table 1) latches the state of $A_{0}$, which determines whether the conversion continues for 12 bits ( $A_{0}$ low) or stops with 8 bits ( $A_{0}$ high). If all 12 bits are read following an 8 bit conversion, the last three LSB's will read zero and DB3 will read ONE. AO is latched because it is also involved in enabling the output buffers (see "Reading the Output Data"). No other control inputs are latched.

TABLE 1
TRUTH TABLE FOR HI-774 CONTROL INPUTS

| $\mathbf{C E}$ | $\overline{\mathbf{C S}}$ | $\mathbf{R} / \overline{\mathbf{C}}$ | $\mathbf{1 2} / \overline{\mathbf{8}}$ | $\mathbf{A}_{\mathbf{0}}$ | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :--- |
| 0 | X | X | X | X | None |
| X | 1 | X | X | X | None |
| $\mathbf{4}$ | 0 | 0 | X | 0 | Initiate 12 bit conversion |
| $\mathbf{4}$ | 0 | 0 | X | 1 | Initiate 8 bit conversion |
| 1 | $\downarrow$ | 0 | X | 0 | Initiate 12 bit conversion |
| 1 |  | 0 | X | 1 | Initiate 8 bit conversion |
| 1 | 0 | $\downarrow$ | X | 0 | Initiate 12 bit conversion |
| 1 | 0 | $\searrow$ | X | 1 | Initiate 8 bit conversion |
| 1 | 0 | 1 | 1 | X | Enable 12 bit Output |
| 1 | 0 | 1 | 0 | 0 | Enable 8 MSB's Only |
| 1 | 0 | 1 | 0 | 1 | Enable 4 LSB's Plus 4 |
|  |  |  |  |  | Trailing Zeroes |

## Conversion Start

A conversion may be initiated as shown in Table 1 by a logic transition on any of three inputs: $C E, \overline{C S}$ or $R / \bar{C}$. The last of the three to reach the correct state starts the conversion, so one, two or all three may be dynamically controlled. The nominal delay from each is the same, and if necessary, all three may change state simultaneously. To assure that a particular input controls the start of conversion, the other two should be set up at least 50 nS earlier, however. See the HI-774 Timing Specifications, Convert mode.

This variety of $\mathrm{HI}-774$ control modes allows a simple interface in most system applications. The Convert Start timing relationships are illustrated in Figure 7.


FIGURE 7. CONVERT START TIMING

The output signal STS indicates status of the converter by going high only while a conversion is in progress. While STS is high, the output buffers remain in a high impedance state and data cannot be read. Also, an additional Start Convert will not reset the converter or reinitiate a conversion while STS is high.

## Reading the Output Data

The output data buffers remain in a high impedance state until four conditions are met: R/C̄ high, STS low, CE high and $\overline{\mathrm{CS}}$ low. At that time, data lines become active according to the state of inputs $12 / \overline{8}$ and $A_{0}$. Timing constraints are illustrated in Figure 8.
The $12 / \overline{8}$ input will be tied high or low in most applications, though it is fully TTL/CMOS-compatible. With $12 / \overline{8}$ high, all 12 output lines become active simultaneously, for interface to a 12 or 16 bit data bus. The Ao input is ignored.

With $12 / 8$ low, the output is organized in two 8 bit bytes, selected one at a time by $A_{0}$. This allows an 8 bit data bus to be connected as shown in figure $9 . A_{0}$ is usually tied to the least significant bit of the address bus, for storing the HI-774 output in two consécutive memory locations. (With $\mathrm{A}_{\mathrm{O}}$ low, the 8 MSB's only are enabled. With $\mathrm{A}_{0}$ high, 4 MSB's are disabled, bits 4 through 7 are forced low, and the 4 LSB's are enabled). This two byte format is considered "left justified data", for which a decimal (or binary!) point is assumed to the left of byte 1 :


Further, $A_{O}$ may be toggled at any time without damage to the converter. Break-before-make action is guaranteed between the two data bytes, which assures that the outputs strapped together in Figure 9 will never be enabled at the same time.


FIGURE 8. READ CYCLE TIMING

A read operation usually begins after the conversion is complete and STS is low. For earliest access to the data
however, the read should begin no later than ( $t_{D D}+t_{H S}$ ) before STS goes low. See Figure 8.


FIGURE 9. INTERFACE TO AN 8 BIT DATA BUS

HI-774

## Ordering Information

| PART NUMBER | INL | TEMPERATURE RANGE | PACKAGE |
| :---: | :---: | :---: | :---: |
| HIT-774JD-5 | $\pm 1$ LSB | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI1-774KD-5 | $\pm 0.5$ LSB | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI1-774LD-5 | $\pm 0.5$ LSB | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI1-774SD-2 | $\pm 1$ LSB | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI1-774TD-2 | $\pm 0.5 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI1-774UD-2 | $\pm 0.5$ LSB | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI1-774S/883 | $\pm 1$ LSB | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI1-774T/883 | $\pm 0.5$ LSB | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI1-774U/883 | $\pm 0.5 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI4-774S/883 | $\pm 1 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 44 Pin Ceramic LCC |
| HI4-774T/883 | $\pm 0.5$ LSB | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 44 Pin Ceramic LCC |
| HI1-774U/883 | $\pm 0.5$ LSB | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 44 Pin Ceramic LCC |

## 10-Bit High Speed A/D Converter with Track \& Hold

## GENERAL DESCRIPTION

The Harris $\mathrm{HI}-7151$ is a high speed 10 -bit A/D converter which uses a Two Step Flash algorithm to achieve throughput rates of 100 kHz . A unique switched capacitor technique allows a new input voltage to be sampled while a conversion is taking place.

A Track and Hold amplifier is included on the chip, consisting of two high speed amplifiers and an internal hold capacitor.

Microprocessor bus interfacing is simplified by the use of standard Chip Select, Read, and Write control signals. The digital three-state outputs are byte organized for interfacing to either 8 - or 16 -bit systems. An Over-Range pin, together with the MSB, can be used to indicate an out-of-range condition.
The HI-7151 operates with $\pm 5 \mathrm{~V}$ supplies. A single +2.5 V reference is required to provide a bipolar input range from -2.5 V to +2.5 V .
Internal high speed CMOS buffers at both the analog and reference inputs simplify external drive requirements.

## ORDERING INFORMATION

| Part <br> Number | Linearity <br> (Max. DLE) | Temperature <br> Range | Package |
| :---: | :---: | :---: | :---: |
| HI3- $7151 \mathrm{~J}-5$ | $\pm 1 \mathrm{LSB}$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 Pin Plastic DIP |
| HI3-7151K -5 | $\pm 1 / 2$ LSB | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 Pin Plastic DIP |
| HI3-7151A-9 | $\pm 1 \mathrm{LSB}$ | $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 Pin Plastic DIP |
| HI3-7151B-9 | $\pm 1 / 2 \mathrm{LSB}$ | $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 Pin Plastic DIP |
| HI1-7151S-2 | $\pm 1 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |
| HI1-7151T-2 | $\pm 1 / 2 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |

## FEATURES

- $10 \mu$ s Conversion Time
- 100 kHz Continuous Throughput Rate
- No Offset or Gain Adjustments Necessary
- Internal Track and Hold Amplifier
- Analog and Reference Inputs Fully Buffered
- $\mu \mathrm{P}$ Compatible Byte Organized Outputs
- Low Power Consumption ( 150 mW )
- Uses a Single 2.5 V Reference for $\pm 2.5 \mathrm{~V}$ Input Range

APPLICATIONS

- $\mu$ P Controlled Data Acquisition Systems
- DSP
-Avionics
-Sonar
- Process Control
-Automotive Transducer Sensing
-Industrial
- Robotics
- Digital Communications
- Image Processing


0436-1
Figure 1: Pin Configuration

ABSOLUTE MAXIMUM RATINGS
Supply Voltage

$$
\begin{aligned}
& \mathrm{V}+\text { to } \operatorname{Gnd} \text { (DG/AG/GND) . . . . . }-0.3 \mathrm{~V}<\mathrm{V}+<+5.7 \mathrm{~V} \\
& \mathrm{~V} \text { - to Gnd (DG/AG/GND)...... -5.7V }<\mathrm{V}-<+0.3 \mathrm{~V} \\
& \text { Analog Input Pins ....... } \mathrm{V}^{-}-0.3 \mathrm{~V}<\mathrm{V}_{\text {INA }}<\mathrm{V}^{+}+0.3 \mathrm{~V} \\
& \text { Digital I/O:Pins . . .........DG }-0.3 \mathrm{~V}<\mathrm{V}_{1 / \mathrm{O}}<\mathrm{V}^{+}+0.3 \mathrm{~V} \\
& \text { Power Dissipation (Note 2) } \\
& \text { ) } \ldots \ldots \ldots \ldots \ldots \ldots . \ldots 500 \mathrm{~mW} \\
& \text { Derate above } 75^{\circ} \mathrm{C} \text { at }-10 \mathrm{~mW} /{ }^{\circ} \mathrm{C} \\
& \text { Operating Temperature Range } \\
& \text { H13-7151X-9 } \\
& -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}
\end{aligned}
$$

NOTE 1: Input voltages may exceed the supply voltage provided the input current is limited to $\pm 1 \mathrm{~mA}$. 2: Dissipation rating assumes device is mounted with all leads soldered to printed circuit board.
ELECTRICAL CHARACTERISTICS
(Note 4)
ACCURACY $\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=2.50 \mathrm{~V}$, fclk $=300 \mathrm{kHz}, 50 \%$ duty cycle

| Symbol | Parameter | Temperature (Note 3) | J, A Grade |  |  | K, B Grade |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| RES | Resolution (Note 5) (With no missing codes) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 10 |  |  | 10 |  |  | Bits |
|  |  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ | 10 |  |  | 10 |  |  | Bits |
| ILE | Integral Linearity Error | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | $\pm 0.5$ | $\pm 1.0$ |  | $\pm 0.3$ | $\pm 0.5$ | LSB |
|  |  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ |  | $\pm 0.75$ | $\pm 1.0$ |  | $\pm 0.5$ | $\pm 0.75$ | LSB |
| DLE | Differential Linearity Error | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | $\pm 1.0$ |  |  | $\pm 0.5$ | LSB |
|  |  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ |  |  | $\pm 1.0$ |  |  | $\pm 0.75$ | LSB |
| $\mathrm{V}_{\text {OS }}$ | Bipolar Offset Error | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | $\pm 1.0$ | $\pm 2.5$ |  | $\pm 0.6$ | $\pm 1.5$ | LSB |
|  |  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ |  | $\pm 1.5$ | $\pm 3.0$ |  | $\pm 1.0$ | $\pm 2.0$ | LSB |
| $\begin{aligned} & \mathrm{eG}^{+} \& \\ & \mathrm{eG}^{-} \end{aligned}$ | Unadjusted Gain Error | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | $\pm 1.0$ | $\pm 2.5$ |  | $\pm 0.6$ | $\pm 1.5$ | LSB |
|  |  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ |  | $\pm 1.5$ | $\pm 3.0$ |  | $\pm 1.0$ | $\pm 2.0$ | LSB |

NOTE 3: $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ : See Ordering Information Table.


Figure 2: Functional Diagram

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
Storage Temperature Range ........... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec ) . . . . . . . . . . . . . . $300^{\circ} \mathrm{C}$


## ELECTRICAL CHARACTERISTICS <br> (Continued)

DC CHARACTERISTICS
$\mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, fclk $=300 \mathrm{kHz}, 50 \%$ duty cycle, unless stated otherwise.

| Symbol | Parameter | Conditions (Note 4) | $+25^{\circ} \mathrm{C}$ |  |  | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to } \\ & +75^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to } \\ +85^{\circ} \mathrm{C} \end{gathered}$ |  | Units | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| ANALOG INPUT |  |  |  |  |  |  |  |  |  |  |  |
| VIR <br> IBI <br> $\mathrm{CV}_{\mathrm{IN}}$ | Analog Input Range <br> Analog Input Bias Current Analog Input Capacitance | $V_{1 N}=0 \mathrm{~V}$ | $-\mathrm{V}_{\text {REF }}$ | 0.01 8 | $\begin{gathered} +V_{\text {REF }} \\ 100 \\ 20 \end{gathered}$ | $-\mathrm{V}_{\text {REF }}$ | $\begin{gathered} +V_{R E F} \\ 100 \end{gathered}$ | $-\mathrm{V}_{\text {REF }}$ | $\begin{gathered} +V_{R E F} \\ 100 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{nA} \\ \mathrm{pF} \end{gathered}$ | 5 |
| REFERENCE INPUT |  |  |  |  |  |  |  |  |  |  |  |
| VRR <br> IBR <br> CVr | Reference Input Range <br> Reference Input <br> Bias Current <br> Reference Input Capacitance | $\mathrm{V}_{\mathrm{REF}}=2.50 \mathrm{~V}$ | 2.2 | $\begin{gathered} 2.5 \\ 0.01 \\ 7 \end{gathered}$ | $\begin{gathered} 2.6 \\ 100 \\ 20 \end{gathered}$ | 2.2 | $\begin{aligned} & 2.6 \\ & 100 \end{aligned}$ | 2.2 | $\begin{aligned} & 2.6 \\ & 100 \end{aligned}$ | V <br> nA <br> pF | 6 <br> 5 |
| TRACK AND Hold (See text) |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { SR } \\ & \text { BW } \end{aligned}$ | Slew Rate <br> Bandwidth <br> Aperture Time <br> Aperture Uncertainty <br> Feedthrough in HOLD <br> Acquisition Time | $\mathrm{F}_{\mathrm{IN}}=100 \mathrm{kHz}$ |  | $\begin{gathered} 9 \\ 1.5 \\ 30 \\ 2 \\ -80 \\ 1.5 \end{gathered}$ |  |  |  |  |  | $\begin{gathered} \mathrm{V} / \mu \mathrm{s} \\ \mathrm{MHz} \\ \mathrm{~ns} \\ \mathrm{~ns} \\ \mathrm{~dB} \\ \mu \mathrm{~s} \end{gathered}$ |  |
| LOGIC INPUTS |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & v_{\mathrm{IH}} \\ & \mathrm{v}_{\mathrm{IL}} \\ & \mathrm{I}_{\mathrm{IL}} \\ & \mathrm{c}_{\mathrm{IN}} \end{aligned}$ | Input High Voltage Input Low Voltage Logic Input Current Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}, \mathrm{~V}+$ | 2.0 | 0.05 5 | 0.8 1 17 | 2.0 | 0.8 1 | 2.0 | 0.8 1 | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mu \mathrm{~A} \\ \mathrm{pF} \end{gathered}$ | 5 |

LOGIC OUTPUTS

| $\mathrm{V}_{\text {OH }}$ | Output High Voltage | $1 \mathrm{OH}=-200 \mu \mathrm{~A}$ | 2.4 |  |  | 2.4 |  | 2.4 |  | V |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ |  |  | 0.4 |  | 0.4 |  | 0.4 | V |  |
| ${ }^{\text {OLL }}$ | Output Leakage Current | $\overline{\mathrm{RD}}=\mathrm{V}^{+}, \mathrm{V}_{\text {OUT }}=\mathrm{V}^{+}$ |  | 0.04 | 1 |  | 10 |  | 10 | $\mu \mathrm{A}$ |  |
|  |  | $\overline{\mathrm{RD}}=\mathrm{V}^{+}, \mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | -1 | -0.01 |  | -10 |  | -10 |  | $\mu \mathrm{A}$ |  |
| Cout | Output Capacitance | High-Z State |  | 7 | 15 |  |  |  |  | pF | 5 |

POWER SUPPLY VOLTAGE RANGE

| V ${ }^{+}$ | Functional Operation | 4.5 | 5.0 | 5.5 | 4.5 | 5.5 | 4.5 | 5.5 | V | 7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V- | Only | -4.5 | -5.0 | -5.5 | -4.5 | -5.5 | -4.5 | -5.5 | V | 7 |

## POWER SUPPLY REJECTION

| eGVS | $\mathrm{V}^{+}, \mathrm{V}^{-}$Gain Coefficient | $\begin{aligned} & \mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=-4.75 \mathrm{~V},-5.25 \mathrm{~V} \\ & \mathrm{~V}^{-}=-5 \mathrm{~V}, \mathrm{~V}^{+}=4.75 \mathrm{~V}, 5.25 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \pm 0.1 \\ & \pm 0.1 \end{aligned}$ | $\begin{aligned} & \pm 0.5 \\ & \pm 0.5 \end{aligned}$ | $\pm 0.6$ $\pm 0.6$ | $\begin{aligned} & \pm 0.6 \\ & \pm 0.6 \end{aligned}$ | LSB |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| vosvs | $\mathrm{V}^{+}, \mathrm{V}^{-}$Offset Coefficient | $\begin{aligned} & \mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=-4.75 \mathrm{~V},-5.25 \mathrm{~V} \\ & \mathrm{~V}^{-}=-5 \mathrm{~V}, \mathrm{~V}^{+}=4.75 \mathrm{~V}, 5.25 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \pm 0.1 \\ & \pm 0.1 \end{aligned}$ | $\begin{aligned} & \pm 0.5 \\ & \pm 0.5 \end{aligned}$ | $\begin{aligned} & \pm 0.6 \\ & \pm 0.6 \end{aligned}$ | $\begin{aligned} & \pm 0.6 \\ & \pm 0.6 \end{aligned}$ | LSB |  |

## SUPPLY CURRENTS

| $1^{+}$ | V+Supply Current | $\begin{aligned} & V^{+}=5 V \pm 10 \% \\ & V^{-}=-5 V \pm 10 \% \end{aligned}$ | 20 | 30 | 30 | 30 | mA |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1{ }^{-}$ | V-Supply Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$, Digital | -10 | -15 | -15 | -15 | mA |  |
| IGND | GND Current | Outputs are Unloaded | -8 | -15 | -15 | -15 | mA |  |
| IDG | DG Current |  | -2 | -3 | -3 | -3 | mA |  |
| IAG | AG Current |  | 0.02 | 10 | 10 | 10 | $\mu \mathrm{A}$ |  |

NOTE 4: FSR.(Full Scale Range) $=2 \times \mathrm{V}_{\text {REF }}\left(5.00 \mathrm{~V}\right.$ at $\left.\mathrm{V}_{\mathrm{REF}}=2.50 \mathrm{~V}\right)$. LSB (Least Significant Bit) $=\mathrm{FSR} / 1024\left(4.88 \mathrm{mV}\right.$ at $\left.\mathrm{V}_{\mathrm{REF}}=2.50 \mathrm{~V}\right)$.
5: Parameter not tested. Parameter guaranteed by design, simulation, or characterization.
6: Only $\mathrm{V}_{\text {OS }}$ and GAIN ERROR functionality tested at 2.2 V and 2.6 V .
7: Guaranteed by functionality test.

## ELECTRICAL CHARACTERISTICS (Continued)

AC CHARACTERISTICS
$\mathrm{V}^{+}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}^{-}=-5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\text {REF }}=2.50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{fclk}=300 \mathrm{kHz}, 50 \%$ duty cycle, $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ (including stray for D0-D9, OVR, $\overline{\mathrm{HOLD}}, \overline{\mathrm{BUSY}}$ ), unless stated otherwise

| Symbol | Parameter | Conditions (Note 11) | $+25^{\circ} \mathrm{C}$ |  |  | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to } \\ & +75^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to } \\ +85^{\circ} \mathrm{C} \end{gathered}$ |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| D | Clock Input Duty Cycle |  | 45 | 50 | 55 | 45 | 55 | 45 | 55 | \% | 5 |
| tsps | Continuous Conversion Time |  | 60 |  | $\begin{gathered} 3 \text { tck } \\ 10 \end{gathered}$ | 60 | $\begin{gathered} \text { 3tck } \\ 10 \end{gathered}$ | 60 | $\begin{gathered} \text { 3tck } \\ 10 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~S} \end{aligned}$ | $\begin{aligned} & 9 \\ & 9 \end{aligned}$ |
| tconv | Slow Memory Mode Conversion Time |  |  |  | $4 \mathrm{tck}+0.9$ |  | $4 \mathrm{tck}+0.9$ |  | 4tck +0.9 | $\mu \mathrm{s}$ | 5, 8 |
| tcyc | Continuous Throughput |  |  |  | fclk/3 |  | fclk/3 |  | fclk/3/3 | sps | 9 |
| tck | CLOCK Period |  |  | 1/fclk |  |  |  |  |  |  |  |
| tckhr | CLOCK to $\overline{\mathrm{HOLD}}$ Rise Delay |  | 150 | 290 | 500 | 140 | 525 | 120 | 525 | ns | 5 |
| twrl | $\overline{\text { WR }}$ Pulse Width |  | 200 | 113 | tck/2 | 225 | tck/2 | 225 | tck/2 | ns | 5,8,10 |
| thold | $\overline{\text { WR }}$ to $\overline{\text { HOLD }}$ Delay |  |  | 80 | 170 |  | 200 |  | 200 | ns | 5,8 |
| tbd | $\overline{\text { BUSY }}$ to DATA |  |  | 40 | 200 |  | 230 |  | 230 | ns | 5,8 |
| twrd | $\overline{\text { WR }}$ to $\overline{\mathrm{RD}}$ Active |  | 100 |  |  | 100 |  | 100 |  | ns | 5,8 |
| tckhf | CLOCK to $\overline{\text { HOLD Fall }}$ Delay |  | 50 | 125 | 250 | 40 | 275 | 25 | 275 | ns | 5,9 |
| tdata | HOLD to DATA change |  | 100 | 200 | 400 | 90 | 550 | 70 | 550 | ns | 5,9 |
| trd | $\overline{\text { RD }}$ LO to Active |  |  | 75 | 150 |  | 190 |  | 190 | ns | 5,13 |
| trx | $\overline{\mathrm{AD}} \mathrm{HI}$ to Inactive |  |  | 25 | 60 |  | 80 |  | 80 | ns | 5,14 |
| tad | HBE to DATA |  |  | 70 | 150 |  | 165 |  | 165 | ns | 5 |
| tcd | $\overline{\text { CS }}$ to DATA |  |  | 95 | 180 |  | 210 |  | 210 | ns | 5 |
| tbusy | $\overline{\mathrm{RD}}$ to $\overline{\mathrm{BUSY}}$ |  |  | 35 | 200 |  | 200 |  | 200 | ns | 5 |
| tr | Rise Time |  |  | 50 | 100 |  | 125 |  | 125 | ns | 5,12 |
| tf | Fall Time |  |  | 45 | 100 |  | 120 |  | 120 | ns | 5,12 |

NOTE 8: Slow memory mode timing.
9: Fast memory or DMA mode of operation, except the first conversion which is equal to tconv.
10: Maximum specification to prevent multiple triggering with $\overline{\mathrm{WR}}$.
11: All input drive signals are specified with $\mathrm{tr}=\mathrm{tf} \leq 20 \mathrm{~ns}$ and shall swing from $\mathrm{V}_{\mathrm{IL}}-0.4 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{IH}}+0.4 \mathrm{~V}$ for all timing specifications. A signal is considered to change state as it crosses a 1.4 V threshold (except trd \& trx).
12: tr and tf load is $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ (including stray capacitance) to DG and is measured from the 10-90\% point.
13: trd is the time required for the data output level to change by $10 \%$ in response to $\overline{\mathrm{RD}}$ crossing a voltage level of 1.4 V . High- Z to $\mathrm{V}_{\mathrm{OH}}$ is measured with $R_{L}=-2.5 \mathrm{k} \Omega$ and $C_{L}=100 \mathrm{pF}$ (including stray) to $D G$. High- $Z$ to $V_{O L}$ is measured with $R_{L}=2.5 \mathrm{k} \Omega$ to $\mathrm{V}+$ and $C_{L}=100 \mathrm{pF}$ (including stray) to $D G$.
14: trx is the time required for the data output level to change by $10 \%$ in response to $\overline{R D}$ crossing a voltage level of $1.4 \mathrm{~V} . \mathrm{V}_{\mathrm{OH}}$ to High- Z is measured with $R_{L}$ $=2.5 \mathrm{k} \Omega$ and $C_{L}=10 \mathrm{pF}$ (including stray) to DG . $\mathrm{V}_{\mathrm{OL}}$ to High- Z is measured with $R_{L}=2.5 \mathrm{k} \Omega$ to $\mathrm{V}^{+}$and $C_{L}=10 \mathrm{pF}$ (including stray) to $D G$.

## TIMING DIAGRAMS



0436-6
Figure 3A: Slow Memory Mode (16-Bit Data Bus)


Note: With SMODE = DG, internal logic disables the output latches form being updated during a READ operation.

TIMING DIAGRAMS (Continued)


Figure 3C: DMA Mode

Table 1: Pin Description

| Pin | Name | Description |
| :---: | :---: | :---: |
| 1 | GND | Ground return for comparators (0V) |
| 2 | V- | Negative supply voltage input ( -5.0 V ) |
| 3 | $V_{\text {REF }}$ | Reference voltage input ( +2.50 V ) |
| 4 | AG | Analog ground reference (0V) |
| 5 | VIN | Analog input voltage |
| 6 | SET | Connect to $\mathrm{V}+$ for proper operation. |
| 7 | $\overline{\text { BUSY }}$ | Output High-Conversion complete Output Low-Conversion in progress. Output floats when chip is not selected ( $\overline{\mathrm{RD}}$ and $\overline{\mathrm{CS}}$ both high). |
| 8 | CLK | Clock input |
| 9 | HOLD | Indicates start of conversion. Active low. |
| 10 | $\overline{W R}$ | Write input. With $\overline{\mathrm{CS}}$ low, starts conversion when pulsed low; continuous conversions when kept low. |
| 11 | $\overline{\mathrm{CS}}$ | Chip select input. Active low. |
| 12 | $\overline{\mathrm{RD}}$ | Read input. With $\overline{\mathrm{CS}}$ low, enables output buffers when pulsed low; outputs updated at end of conversion when kept low. |
| 13 | SMODE | Slow memory mode input. Active high. |
| 14 | DG | Digital ground (0V) |


| Pin | Name | Description |  |
| :---: | :---: | :---: | :---: |
| 15 | BUS | Bus select input <br> High = all outputs enabled together D0-D9, OVR <br> Low = outputs enabled by HBE |  |
| 16 | HBE | Byte select (HBE/LBE) input for 8-bit bus. <br> Input high—High byte select, D8-D9, OVR <br> Input low-Low byte select, D0-D7 |  |
| 17 | D0 | Bit 0 (Least significant, LSB) <br> Bit 1 <br> Bit 2 <br> Bit 3 <br> Output <br> Bit 4 <br> Data <br> Bits <br> Bit 5 <br> ( High = True) <br> Bit 6 <br> Bit 7 <br> Bit 8 (Most significant) <br> Bit 9 (Sign) | Low <br> Byte |
| 18 | D1 |  |  |
| 19 | D2 |  |  |
| 20 | D3 |  |  |
| 21 | D4 |  |  |
| 22 | D5 |  |  |
| 23 | D6 |  |  |
| 24 | D7 |  |  |
| 25 | D8 |  | High <br> Byte |
| 26 | D9 |  |  |
| 27 | OVR | Out of Range flag. Valid at end of conversion when output exceeds full-scale. |  |
| 28 | V+ | Positive supply voltage input ( +5.0 V ) |  |

## DETAILED DESCRIPTION

The HI-7151 is a high speed 10-bit A/D converter which achieves throughput rates of 100 kHz by use of a Two Step Flash algorithm. A pipelined operation has been achieved through the use of switched capacitor techniques which allow the device to sample a new input voltage while a conversion is taking place. The $\mathrm{HI}-7151$ requires a single reference input of +2.5 V , which is internally inverted to -2.5 V , thereby allowing an input range of -2.5 V to +2.5 V . 10 bits including sign are two's complement coded. The analog and reference inputs are internally buffered by high speed CMOS buffers, which greatly,simplifies the external analog drive requirements for the device.


## A/D SECTION

The HI-7151 uses a conversion algorithm which is generally called a "Two Step Flash" algorithm. This algorithm enables very fast conversion rates without the penalty of high power dissipation or high cost. A detailed functional diagram is presented in Figure 4.

The input voltage is first converted into a 5 -bit result (plus Out of Range information) by the flash converter. This flash converter consists of an array of 33 auto-zeroed comparators which perform a comparison between the input voltage and subdivisions of the reference voltage. These subdivisions of the reference voltage are formed by forcing the reference voltage and its negative on the two ends of a string of 32 resistors.

The reference input to the HI-7151 is buffered by a high speed CMOS amplifier which is used to drive one end of the resistor string. Another high speed amplifier configured in
the inverting unity gain mode inverts the reference voltage with respect to analog ground and forces it onto the other end of the resistor string. Both reference amplifiers are offset trimmed at the factory in order to increase the accuracy of the HI-7151 and to simplify its usage.

The 5-bit result of the first flash conversion is latched into the upper five bits of double buffered latches. It is also converted back into an analog signal by choosing the ladder voltage which is closest to but less than the input voltage. The selected voltage (VTAP) is then subtracted from the input voltage. This residue is amplified by a factor of 32 and referenced to the negative reference voltage (VSCA $=\left(\mathrm{V}_{\text {IN }}\right.$ - VTAP) $\times 32+$ VREF $^{-}$). This subtraction and amplification operation is peformed by a Switched Capacitor Amplifier (SCA). The output of the SCA falls between the positive and negative reference voltages and can therefore be digitized by the original 5 -bit flash converter (second flash conversion).


The 5-bit result of the second flash conversion is latched into the lower five bits of double buffered latches. At the end of a conversion, 10 bits of data plus an Out of Range bit are latched into the second level of latches and can then be put on the digital output pins.

The conversion takes place in three clock cycles and is illustrated in Figure 5. When the conversion begins, the track and hold goes into its hold mode for 1 clock cycle. During the first half clock cycle the comparator array is in its auto-zero mode and it samples the input voltage. During the second half clock cycle, the comparators make a comparison between the input voltage and the ladder voltages. At the beginning of the third half clock cycle, the first most significant 5 -bit result becomes available. During the first clock cycle, the SCA was sampling the input voltage. After the first flash result becomes available and a ladder tap voltage has been selected the SCA amplifies the residue between the input and ladder tap voltages. During the next
three half clock cycles, while the SCA output is settling to its required accuracy, the comparators go into their auto-zero mode and sample this voltage. During the sixth half clock cycle, the comparators perform another comparison whose 5-bit result becomes available on the next clock edge.

## TRACK AND HOLD ANALOG INPUT

A Track and Hold amplifier has been fully integrated on the front end of the A/D converter. Because of the sampling nature of this A/D converter, the input is required to stay constant only during the first clock cycle. Therefore, the Track and Hold (T/H) amplifier "holds" the input voltage only during the first clock cycle and it acquires the input voltage for the next conversion during the remaining two clock cycles. The high input impedance of the T/H input amplifier simplifies analog interfacing. Input signals up to $\pm V_{\text {REF }}$ can be directly connected to the $A / D$ without buffering. The A/D output code table is shown in Table 2.

Table 2: A/D Output Code Table

| Analog Input |  | Output Data |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LSB $=2\left(\mathrm{~V}_{\text {REF }}\right) / 1024$ | $\mathrm{V}_{\text {REF }}=\mathbf{2 . 5 0 0} \mathrm{V}$ | OVR | $\begin{gathered} \text { SIGN } \\ 9 \end{gathered}$ | $\begin{gathered} \text { MSB } \\ 8 \end{gathered}$ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | $\begin{gathered} \text { LSB } \\ 0 \end{gathered}$ |
| $z+V_{\text {REF }}$ | 2.500 V to ${ }^{+}$(+OVR) | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| $+\mathrm{V}_{\text {REF }}-1 \mathrm{LSB}$ | 2.49512 V (+FULL SCALE) | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| +1LSB | 0.00488 V | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 0 | 0.000 V | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| -1LSB | -0.00488V | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| $-\mathrm{V}_{\text {REF }}$ | -2.500V (-FULL SCALE) | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| $\leq-V_{\text {REF }}-1 L S B$ | $-2.50488 \mathrm{~V}^{\text {to }} \mathrm{V}^{-}$(-OVR) | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

The timing signals for the Track and Hold amplifier are generated internally, and are also provided externally (HOLD) for synchronization purposes. The T/H amplifier consists of two high speed CMOS amplifiers and an internal hold capacitor. Its typical slew rate and bandwidth are $9 \mathrm{~V} / \mu \mathrm{s}$ and 1.5 MHz respectively. It is configured to give a very small hold pedestal without the use of an external hold capacitor. The hold pedestal is typically less than $100 \mu \mathrm{~V}$.

Acquisition of the analog input signal is the time required by the $\mathrm{T} / \mathrm{H}$ for its output to reach its final value within a specified error band. This time is a function of the logic delay time, op amp slewing time, and settling time. The T/H is in the track mode for 2 clock cycles ( $6.7 \mu \mathrm{~s}$ @ CLK $=$ 300 kHz ) but the output typically settles to within $1 / 4$ LSB in $1.5 \mu \mathrm{~s}$.

Aperture delay time is the time required for the $\mathrm{T} / \mathrm{H}$ switch to open following the internal hold command. This is the delay with respect to falling edge of $\overline{W R}$ and the internal hold command. It is equal to Thold (typ) - 50 ns (typ) which is typically 30 ns .

Aperture uncertainty (jitter) is a range of variation in the aperture time. The greater the aperture time the larger the uncertainty in the analog voltage being converted. If the aperture time is nulled out by advancing the hold command (WR) or the signal is repetitively sampled, aperture uncertainty becomes the major source of time error. The aperture uncertainty for the T/H is typically 2 ns which sets the maximum input bandwidth to 77.7 kHz for 1 LSB resolution.
fmax $=1 /\left(2 \pi \times 2^{n} \times\right.$ ta $)$
where $\mathrm{n}=$ resolution in bits
ta $=$ aperture uncertainty
All of the internal amplifiers are offset trimmed at the factory to give improved accuracy and to minimize the number of external components. If necessary, offset error can be adjusted either at an external interface buffer or by using digital post correction.

## REFERENCE INPUT

The reference input to the $\mathrm{HI}-7151$ is buffered by a high speed CMOS amplifier. The reference input range is 2.2 V to 2.6 V .

## POWER REQUIREMENTS

Power to the chip should be applied in the following order: $\mathrm{V}^{-}, \mathrm{V}^{+}$, and $\mathrm{V}_{\text {REF }}$. In applications where $\mathrm{V}^{+}$is supplied prior to $\mathrm{V}^{-}$, the positive supply current will be approximately 2 times its nominal value until V - is applied (this is not a latchup condition).

## INITIALIZATION

In fast memory and DMA modes (after proper power, $V_{\text {REF }}$, and clock) up to 6 clock cycles are required for circuit initialization. After circuit initialization, valid data will be available in 3 clock cycles.

## MICROPROCESSOR INTERFACE

The HI-7151 can be interfaced to microprocessors through the use of standard Write, Read, Chip Select, and HBE control pins. The digital outputs are two's complement coded, three-state gated, and byte organized for bus interface with 8 - and 16 -bit systems. The digital outputs (D0-D9, OVR, and $\overline{B U S Y}$ ) may be accessed under control of BUS, byte enable input HBE, chip select, and read inputs for a simple parallel bus interface. The microprocessor can read the current data in the output latches in typically $75 \mathrm{~ns} /$ byte (trd). An over range pin (OVR) together with the MSB (D9) pin set to either a logic 0 or 1 will indicate a positive or negative over-range condition respectively. All digital output buffers are capable of driving one TTL load.
The HI-7151 can be interfaced to a microprocessor using one of three modes: slow memory, fast memory, and DMA mode.

## SLOW MEMORY MODE

In slow memory mode, the conversion will be initiated by the microprocessor by selecting the chip ( $\overline{\mathrm{CS}}$ ) and pulsing $\overline{W R}$ low. This mode is selected by hardwiring the SMODE pin to $\mathrm{V}^{+}$. This mode is intended for use with microprocessors (such as the 8086) which can be forced into a WAIT state. For example, in a configuration where the BUSY output is tied to the 8086 READY input, an attempt to read the data before the conversion is complete will force the processor into a WAIT state until BUSY goes high, at which time the data at the output is valid. This resembles a $10 \mu \mathrm{~s} \mathrm{ac}-$ cess time RAM. It allows the processor to initiate a conversion, WAIT, and READ data with a single READ instruction. When the 8 -bit bus operation is selected, high and low byte data may be accessed in either order. An I/O truth table is presented in Table 3 for the slow memory mode of operation.

Table 3: Slow Memory Mode I/O Truth Table (SMODE $=\mathbf{V}+$ )

| $\overline{\mathbf{C S}}$ | $\overline{\text { WR }}$ | $\overline{\mathbf{R D}}$ | BUS | HBE | Function |
| :---: | :---: | :---: | :---: | :---: | :--- |
| 0 | 0 | X | X | X | Initiates a conversion |
| 1 | X | X | X | X | Disables all chip commands |
| 0 | X | 0 | 1 | X | D0-D9 \& OVR enabled |
| 0 | X | 0 | 0 | 0 | Low byte enabled: D0-D7 |
| 0 | X | 0 | 0 | 1 | High byte enabled: D8-D9, OVR |
| X | X | 1 | X | X | Disables all outputs (High impedance) |

$X=$ don't care

## FAST MEMORY MODE

The fast memory mode of operation is selected by tying the SMODE and WR pins to DG. In this mode, the chip performs continuous conversions and only $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ are required to read the data. Whenever the SMODE pin is low, $\overline{W R}$ is independent of $\overline{C S}$ in starting a conversion cycle. During the first conversion cycle, $\overline{\mathrm{HOLD}}$ follows $\overline{\mathrm{WR}}$ going low.
Data can be read a byte at a time or all 11 bits at once. The internal logic disables the output latches from being updated during a read after the high byte data is
accessed. It will continue to be disabled until after the low byte data is accessed. THEREFORE, WHEN 8-BIT BUS OPERATION IS SELECTED, THE DATA MUST BE ACCESSED HIGH BYTE FIRST, LOW BYTE NEXT. If the low byte is accessed first followed by high byte, the results from the next conversion cycle will be lost because the updating of the output latch is disabled. BUSY is continuously low when accessed with a read command in this mode. An I/O truth table is presented in Table 4 for the fast memory mode of operation.

The data can be defined in time by monitoring the HOLD pin. The conversion data can be read after HOLD has gone low.

Table 4: Fast Memory Mode I/O Truth Table (SMODE = DG)

| $\overline{\mathbf{C S}}$ | $\overline{\mathrm{WR}}$ | $\overline{\mathrm{RD}}$ | BUS | HBE | Function |
| :---: | :---: | :---: | :---: | :---: | :--- |
| X | 0 | X | X | X | Continuous conversion, $\overline{\mathrm{WR}}$ may be tied to DG |
| 1 | X | X | X | X | Disables only the $\overline{\mathrm{RD}}$ command |
| 0 | X | 0 | 1 | X | D0-D9 \& OVR enabled |
| 0 | X | 0 | 0 | 1 | High byte enabled: D8-D9, OVR (enable 1st) |
| 0 | X | 0 | 0 | 0 | Low byte enabled: D0-D7 (must enable 2nd) |
| X | X | 1 | X | X | Disables all outputs (High impedance) |

X = don't care

## DMA MODE

This mode is a complete hardwire mode where the HI-7151 continuously converts. The user implements hardware to store the results in memory, bypassing the microprocessor. This mode is recognized by the chip when SMODE is hardwired to $\mathrm{V}^{+}$and $\overline{\mathrm{CS}}, \overline{\mathrm{RD}}, \overline{\mathrm{WR}}$ are hardwired to DG. When 8 -bit bus operation is selected, high and low byte data may be accessed in either order. BUSY is continuously low when accessed with a read command in this mode. An I/O truth table is presented in Table 5 for the DMA mode of operation.

Table 5: DMA Mode I/O Truth Table (SMODE $=\mathbf{V}+, \overline{\mathbf{C S}}=\overline{\mathbf{W R}}=\overline{\mathbf{R D}}=\mathbf{D G})$

| BUS | HBE | Function |
| :---: | :---: | :--- |
| 1 | $X$ | D0-D9 \& OVR enabled |
| 0 | 0 | Low byte enabled: D0-D7 |
| 0 | 1 | High byte enabled: D8-D9, OVR |

[^17]

Figure 6: Ground and Power Supply Decoupling

## OPTIMIZING SYSTEM PERFORMANCE

The HI-7151 has three ground pins (AG, DG, GND) for improved system accuracy. Proper grounding and bypassing is illustrated in Figure 6. The AG pin is a ground pin that does not carry any current and is used internally as a reference ground. The reference input and analog input should be referenced to the analog ground (AG) pin. The digital inputs and outputs should be referenced to the digital ground (DG) pin. The GND pin is a return point for the supply current of the comparator array. The comparator array is designed such that this current is approximately constant at all times and does not vary with input voltage. By virtue of the switched capacitor nature of the comparators, it is necessary to hold GND firmly at zero volts at all times. Therefore, the system ground star connection should be located as close to this pin as possible.

As in any analog system, good supply bypassing is necessary in order to achieve optimum system performance (minimize conversion errors). The power supplies should be bypassed with at least a $20 \mu \mathrm{~F}$ tantalum and $0.1 \mu \mathrm{~F}$ ceramic capacitors to GND. The reference input should be bypassed with a $0.1 \mu \mathrm{~F}$ ceramic capacitor to AG. The capacitor leads should be as short as possible.

The pins on the HI-7151 are arranged such that the ana$\log$ pins are well isolated from the digital pins. In spite of this
arrangement; there is always pin to pin coupling. Therefore the analog inputs to the device should not be driven from very high output impedance sources. PC board layout should screen the analog and reference inputs with AG. Using a soldier mask is good practice and helps reduce leakage due to moisture contamination on the PC board.

## APPLICATIONS

Typical applications are illustrated in Figures 7 through 9 for the slow memory, fast memory, and DMA modes of operation. The output data is configured for 16 -bit bus operation for these three applications. By tying BUS to DG and connecting the HBE input to the system address decoder, the output data can be configured for 8 -bit bus systems.

Figure 10 illustrates an application where the $\mathrm{HI}-7151$ is used with an analog multiplexer to form a multi-channel data acquisition system. Either slow memory or fast memory modes of operation can be selected. Fast memory mode should be selected for maximum throughput. Multiplexer channel acquisition should occur approximately 500 ns after HOLD goes high. This allows 2 clocks minus $0.5 \mu \mathrm{~s}$ for the input to settle. With a 300 kHz clock the input has up to $6.2 \mu \mathrm{~s}$ to settle.




An intelligent system which performs a scale factor adjustment under software control with the addition of a programmable gain block between the multiplexer and $\mathrm{HI}-7151$ is illustrated in Figure 11. The microprocessor first performs a conversion and then checks the over-range status (OVR) bit. If the OVR bit is high, the microprocessor addresses a precision gain circuit for scale factor adjustment and initiates another conversion. The microprocessor must keep track of the selected scale factor.

The accuracy of the programmable gain amplifier should be better than $0.05 \%$. For optimum system performance, op amp frequency response, settling time, and charge injection of the analog switch must be considered.

Figure 12 illustrates the HI-7151 interfaced to FIFO memories for use in DMA applications.


Figure 10: Multi-Channel Data Acquisition System



HI-7152 10-Bit High Speed A/D Converter with Track \& Hold

## GENERAL DESCRIPTION

The Harris $\mathrm{HI}-7152$ is a high speed 10 -bit A/D converter which uses a Two Step Flash algorithm to achieve throughput rates of 200 kHz . A unique switched capacitor technique allows a new input voltage to be sampled while a conversion is taking place.

A Track and Hold amplifier is included on the chip, consisting of two high speed amplifiers and an internal hold capacitor.

Microprocessor bus interfacing is simplified by the use of standard Chip Select, Read, and Write control signals. The digital three-state outputs are byte organized for interfacing to either 8- or 16 -bit systems. An Over-Range pin, together with the MSB, can be used to indicate an out-of-range condition.

The HI- 7152 operates with $\pm 5 \mathrm{~V}$ supplies. A single +2.5 V reference is required to provide a bipolar input range from -2.5 V to +2.5 V .

Internal high speed CMOS buffers at both the analog and reference inputs simplifies external drive requirements.


## FEATURES

- $5 \mu \mathrm{~s}$ Conversion Time
- 200 KHz Continuous Throughput Rate
- No Offset or Gain Adjustments Necessary
- Internal Track and Hold Amplifier
- Analog and Reference Inputs Fully Buffered
- $\mu \mathrm{P}$ Compatible Byte Organized Outputs
- Low Power Consumption ( 150 mW )
- Uses a Single 2.5 V Reference for $\pm \mathbf{2 . 5 V}$ Input Range


## APPLICATIONS

- $\mu \mathrm{P}$ Controlled Data Acquisition Systems
- DSP
-Avionics
-Sonar
- Process Control
-Automotive Transducer Sensing
-Industrial
- Robotics
- Digital Communications
- Image Processing

ORDERING INFORMATION

| Part <br> Number | Linearity <br> (Max. DLE) | Temperature <br> Range $x$ | Package |
| :---: | :---: | :---: | :---: |
| HI3-7152J-5 | $\pm 1$ LSB | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 Pin Plastic DIP |
| HI3-7152K-5 | $\pm 1 / 2$ LSB | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 Pin Plastic DIP |
| HI3-7152A-9 | $\pm 1$ LSB | $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 Pin Plastic DIP |
| HI3-7152B-9 | $\pm 1 / 2$ LSB | $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 Pin Plastic DIP |
| HI1-7152S-2 | $\pm 1$ LSB | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 Pin Ceramic DIP |

[^18]ABSOLUTE MAXIMUM RATINGS
(Note 1)
Supply Voltage
$\mathrm{V}+$ to GND (DG/AG/GND) $\ldots . .-0.3 \mathrm{~V}<\mathrm{V}^{+}<+5.7 \mathrm{~V}$
V - to GND (DG/AG/GND) $\ldots . .-5.7 \mathrm{~V}<\mathrm{V}^{-}<+0.3 \mathrm{~V}$

Analog Input Pins ....... $\mathrm{V}^{-}-0.3 \mathrm{~V}<\mathrm{V}_{\text {INA }}<\mathrm{V}^{+}+0.3 \mathrm{~V}$
Digital I/O Pins ........ DG $-0.3 \mathrm{~V}<\mathrm{V}_{\mathrm{I} / \mathrm{O}}<\mathrm{V}^{+}+0.3 \mathrm{~V}$
Power Dissipation (Note 2)
$<500 \mathrm{~mW}$ derate above $75^{\circ} \mathrm{C}$ at $10 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
Operating Temperature Range
HI3-7152X-5 $.0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ HI3-7152.X-9 . . . . . . . . . . . . . . . . . . . . . . . . . $40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

Storage Temperature Range . ............ $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (soldering, 10 sec )
$.300^{\circ} \mathrm{C}$

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
NOTE 1: Input voltages may exceed the supply voltage provided the input current is limited to $\pm 1 \mathrm{~mA}$
2: Dissipation rating assumes device is mounted with all leads soldered to printed circuit board.

ELECTRICAL CHARACTERISTICS (Note 4)
ACCURACY $\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=2.50 \mathrm{~V}$. fclk $=600 \mathrm{kHz}, 50 \%$ duty cycle.

| Symbol | Parameter | Temperature (Note 3) | J, A Grade |  |  | K, B Grade |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| RES | Resolution (Note 5) (with no missing codes) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 10 |  |  | 10 |  |  | bits |
|  |  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ | 10 |  |  | 10 |  |  | bits |
| ILE | Integral Linearity Error | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | $\pm 0.5$ | $\pm 1.0$ |  | $\pm 0.3$ | $\pm 0.5$ | LSB |
|  |  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ |  | $\pm 0.75$ | $\pm 1.0$ |  | $\pm 0.5$ | $\pm 0.75$ | LSB |
| DLE | Differential Linearity Error | $\mathrm{T}_{\text {A }}=+25^{\circ} \mathrm{C}$ |  |  | $\pm 1.0$ |  |  | $\pm 0.5$ | LSB |
|  |  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ |  |  | $\pm 1.0$ |  |  | $\pm 0.75$ | LSB |
| $\mathrm{V}_{\mathrm{OS}}$ | Bipolar Offset Error | $\mathrm{T}_{\text {A }}=+25^{\circ} \mathrm{C}$ |  | $\pm 1.0$ | $\pm 2.5$ |  | $\pm 0.6$ | $\pm 1.5$ | LSB |
|  |  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ |  | $\pm 1.5$ | $\pm 3.0$ |  | $\pm 1.0$ | $\pm 2.0$ | LSB |
| $\begin{gathered} \mathrm{eG}^{+} \text {and } \\ \mathrm{eG}^{-} \\ \hline \end{gathered}$ | Unadjusted Gain Error | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | $\pm 1.0$ | $\pm 2.5$ |  | $\pm 0.6$ | $\pm 1.5$ | LSB |
|  |  | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\mathrm{MAX}}$ |  | $\pm 1.5$ | $\pm 3.0$ |  | $\pm 1.0$ | $\pm 2.0$ | LSB |

NOTES 3: See Ordering Information Table.
4: FSR (Full Scale Range) $=2 \times \mathrm{V}_{\text {REF }}\left(5.00 \mathrm{~V}\right.$ at $\mathrm{V}_{\text {REF }}=2.50 \mathrm{~V}$ ). LSB (Least Significant Bit) $=\mathrm{FSR} / 1024\left(4.88 \mathrm{mV}\right.$ at $\left.\mathrm{V}_{\text {REF }}=2.50 \mathrm{~V}\right)$.
5: Parameter not tested. Parameter guaranteed by design, simulation, or characterization.
6: Only $\mathrm{V}_{\mathrm{OS}}$ and GAIN ERROR functionality tested at 2.2 V and 2.6 V .
DC CHARACTERISTICS
$\mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, fclk $=600 \mathrm{kHz}, 50 \%$ duty cycle, unless stated otherwise.

| Symbol | Parameter | Conditions (Note 4) | $+25^{\circ} \mathrm{C}$ |  |  | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to } \\ & +75^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to } \\ +85^{\circ} \mathrm{C} \end{gathered}$ |  | Units | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| ANALOG INPUT |  |  |  |  |  |  |  |  |  |  |  |
| VIR <br> IBI <br> $\mathrm{CV}_{\text {IN }}$ | Analog Input Range <br> Analog Input Bias Current <br> Analog Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | $-\mathrm{V}_{\text {REF }}$ | 0.01 8 | $\begin{gathered} +V_{R E F} \\ 100 \\ 20 \end{gathered}$ | $-\mathrm{V}_{\text {REF }}$ | $\begin{gathered} +V_{\text {REF }} \\ 100 \end{gathered}$ | $-\mathrm{V}_{\text {REF }}$ | $\begin{gathered} +V_{R E F} \\ 100 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{nA} \\ \mathrm{pF} \end{gathered}$ | 5 |
| REFERENCE INPUT |  |  |  |  |  |  |  |  |  |  |  |
| VRR <br> IBR <br> CVr | Reference Input Range <br> Reference Input Bias Current <br> Reference Input Capacitance | $\mathrm{V}_{\mathrm{REF}}=2.50 \mathrm{~V}$ | 2.2 | 2.5 0.01 7 | 2.6 100 20 | 2.2 | $\begin{aligned} & 2.6 \\ & 100 \end{aligned}$ | 2.2 | $\begin{aligned} & 2.6 \\ & 100 \end{aligned}$ | V <br> nA pF | $6$ $5$ |

ELECTRICAL CHARACTERISTICS (Continued)
DC CHARACTERISTICS (Continued)
$\mathrm{V}^{+}=5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, fclk $=600 \mathrm{kHz}, 50 \%$ duty cycle, unless stated otherwise.

| Symbol | Parameter | Conditions <br> (Note 4) | $+25^{\circ} \mathrm{C}$ |  |  | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to } \\ & +75^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to } \\ +85^{\circ} \mathrm{C} \end{gathered}$ |  | Units | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| TRACK AND HOLD (See text) |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { SR } \\ & \text { BW } \end{aligned}$ | Slew Rate <br> Bandwidth <br> Aperture Time <br> Aperture Uncertainty <br> Feedthrough in HOLD <br> Acquisition Time | $\mathrm{F}_{\mathrm{IN}}=100 \mathrm{kHz}$ |  | $\begin{gathered} 9 \\ 1.5 \\ 30 \\ 2 \\ -80 \\ 1.5 \end{gathered}$ |  |  |  |  |  | $\mathrm{V} / \mu \mathrm{S}$ <br> MHz <br> ns <br> ns <br> dB <br> $\mu \mathrm{s}$ |  |
| LOGIC INPUTS |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{v}_{\mathrm{IH}} \\ & \mathrm{v}_{\mathrm{IL}} \\ & \mathrm{I}_{\mathrm{IL}} \\ & \mathrm{C}_{\mathrm{IN}} \\ & \hline \end{aligned}$ | Input High Voltage Input Low Voltage Logic Input Current Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{~V}^{+}$ | 2.0 | $\begin{gathered} 0.05 \\ 5 \\ \hline \end{gathered}$ | 0.8 1 17 | 2.0 | $\begin{gathered} 0.8 \\ 1 \end{gathered}$ | 2.0 | 0.8 1 | V V $\mu \mathrm{A}$ pF | 5 |

LOGIC OUTPUTS

| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-200 \mu \mathrm{~A}$ | 2.4 |  |  | 2.4 |  | 2.4 |  | V |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{lOL}=1.6 \mathrm{~mA}$ |  |  | 0.4 |  | 0.4 |  | 0.4 | V |  |
| lol | Output Leakage Current | $\overline{\mathrm{RD}}=\mathrm{V}^{+}$, |  | 0.04 | 1 |  | 10 |  | 10 | $\mu \mathrm{A}$ |  |
|  |  | $\mathrm{V}_{\text {OUT }}=\mathrm{V}^{+}$ |  |  |  |  |  |  |  |  |  |
|  |  | $\overline{\mathrm{RD}}=\mathrm{V}+$, | -1 | -0.01 |  | -10 |  | -10 |  | $\mu \mathrm{A}$ |  |
|  |  | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  |  |  |  |  |  |  |  |  |
| Cout | Output Capacitance | High-Z State |  | 7 | 15 |  |  |  |  | pF | 5 |

POWER SUPPLY VOLTAGE RANGE

| $V^{+}$ | Functional Operation | 4.5 | 5.0 | 5.5 | 4.5 | 5.5 | 4.5 | 5.5 | $V$ | 7 |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V^{-}$ | Only | -4.5 | -5.0 | -5.5 | -4.5 | -5.5 | -4.5 | -5.5 | V | 7 |

## POWER SUPPLY REJECTION

$\left.\left.\begin{array}{|l|l|l|l|l|l|l|l|l|l|l|l|}\hline \text { eGVS } & \mathrm{V}^{+}, \mathrm{V}^{-} \text {Gain Coefficient } & \begin{array}{l}\mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}^{-}=-4.75 \mathrm{~V},-5.25 \mathrm{~V} \\ \mathrm{~V}^{-}=-5 \mathrm{~V}, \mathrm{~V}^{+}=4.75 \mathrm{~V}, 5.25 \mathrm{~V}\end{array} & & \begin{array}{l} \pm 0.1 \\ \pm 0.1\end{array} & \pm 0.5 \\ \pm 0.5\end{array}\right) ~ \begin{array}{l} \pm 0.6 \\ \pm 0.6\end{array}\right)$

SUPPLY CURRENTS

| $I^{+}$ | $\mathrm{V}+$ Supply Current | $\mathrm{V}+=5 \mathrm{~V} \pm 10 \%$, |  | 20 | 30 |  | 30 |  | 30 | mA |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| I- | V - Supply Current | $\mathrm{V}-=-5 \mathrm{~V} \pm 10 \%$ |  | -10 | -15 |  | -15 |  | -15 | mA |  |
| IGND | GND Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$, Digital |  | -8 | -15 |  | -15 |  | -15 | mA |  |
| IDG | DG Current | Outputs are Unloaded |  | -2 | -3 |  | -3 |  | -3 | mA |  |
| IAG | AG Current |  | 0.02 | 10 |  | 10 |  | 10 | $\mu \mathrm{~A}$ |  |  |

NOTES 4: FSR (Full Scale Range) $=2 \times V_{\text {REF }}\left(5.00 \mathrm{~V}\right.$ at $\left.V_{\text {REF }}=2.50 \mathrm{~V}\right)$. LSB (Least Significant Bit) $=F R R / 1024\left(4.88 \mathrm{mV}\right.$ at $\left.V_{\text {REF }}=2.50 \mathrm{~V}\right)$.
5: Parameter not tested. Parameter guaranteed by design, simulation, or characterization.
6: Only $\mathrm{V}_{\mathrm{OS}}$ and GAIN ERROR functionality tested at 2.2 V and 2.6 V .
7: Guaranteed by functionality test.

## ELECTRICAL CHARACTERISTICS (Continued)

## AC CHARACTERISTICS

$\mathrm{V}^{+}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}^{-}=-5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{REF}}=2.50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{fclk}=600 \mathrm{kHz}, 50 \%$ duty cycle, $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ (including stray for D0-D9, OVR, $\overline{\mathrm{HOLD}}, \overline{\mathrm{BUSY}})$, unless stated otherwise

| Symbol | Parameter | Conditions <br> (Note 11) | $+25^{\circ} \mathrm{C}$ |  |  | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to } \\ & +75^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to } \\ +85^{\circ} \mathrm{C} \end{gathered}$ |  | Units | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| D | Clock Input Duty Cycle |  | 45 | 50 | 55 | 45 | 55 | 45 | 55 | \% | 5 |
| tsps | Continuous Conversion Time |  | 60 |  | $\begin{gathered} 3 \text { tck } \\ 5 \end{gathered}$ | 60 | $\begin{gathered} \text { 3tck } \\ 5 \end{gathered}$ | 60 | 3tck | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \hline \end{aligned}$ | $\begin{aligned} & 9 \\ & 9 \end{aligned}$ |
| tconv | Slow Memory Mode Conversion Time |  |  |  | 4tck +0.9 |  | 4tck +0.9 |  | 4tck +0.9 | $\mu \mathrm{S}$ | 5, 8 |
| tcyc | Continuous Throughput |  |  |  | fclk/3 |  | fclk/3 |  | fclk/3 | sps | 9 |
| tck | CLOCK Period |  |  | 1/fclk |  |  |  |  |  |  |  |
| tckhr | CLOCK to HOLD Rise Delay |  | 150 | 290 | 500 | 140 | 525 | 120 | 525 | ns | 5 |
| twrl | $\overline{\text { WR Pulse Width }}$ |  | 200 | 113 | tck/2 | 225 | tck/2 | 225 | tck/2 | ns | 5, 8, 10 |
| thold | $\overline{\text { WR }}$ to $\overline{\text { HOLD }}$ Delay |  |  | 80 | 170 |  | 200 |  | 200 | ns | 5,8 |
| tbd | $\overline{\text { BUSY to DATA }}$ |  |  | 40 | 200 |  | 230 |  | 230 | ns | 5,8 |
| twrd | $\overline{\text { WR }}$ to $\overline{\mathrm{RD}}$ Active |  | 100 |  |  | 100 |  | 100 |  | ns | 5,8 |
| tckhf | CLOCK to $\overline{\text { HOLD }}$ Fall Delay |  | 50 | 125 | 250 | 40 | 275 | 25 | 275 | ns | 5,9 |
| tdata | HOLD to DATA Change |  | 100 | 200 | 400 | 90 | 550 | 70 | 550 | ns | 5,9 |
| trd | $\overline{\mathrm{RD}}$ LO to Active |  |  | 75 | 150 |  | 190 |  | 190 | ns | 5,13 |
| trx | $\overline{\mathrm{RD}} \mathrm{H}$ to Inactive |  |  | 25 | 60 |  | 80 |  | 80 | ns | 5,14 |
| tad | HBE to DATA |  |  | 70 | 150 |  | 165 |  | 165 | ns | 5 |
| tcd | CS to DATA |  |  | 95 | 180 |  | 210 |  | 210 | ns | 5 |
| tbusy | $\overline{\mathrm{RD}}$ to $\overline{\mathrm{BUSY}}$ |  |  | 35 | 200 |  | 200 |  | 200 | ns | 5 |
| tr | Rise Time |  |  | 50 | 100 |  | 125 |  | 125 | ns | 5,12 |
| tf | Fall Time |  |  | 45 | 100 |  | 120 |  | 120 | ns | 5,12 |

NOTES 8: Slow memory mode timing.
9: Fast memory or DMA mode of operation, except the first conversion which is equal to tconv.
10: Maximum specification to prevent multiple triggering with $\overline{W R}$.
11: All input drive signals are specified with $\mathrm{tr}=\mathrm{tf} \leq 20 \mathrm{~ns}$ and shall swing from $\mathrm{V}_{\mathrm{IL}}-0.4 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{IH}}+0.4 \mathrm{~V}$ for all timing specifications: A signal is considered to change state as it crosses a 1.4 V threshold (except trd \& trx).
12: tr and tf load is $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ (including stray capacitance) to DG and is measured from the $10 \%-90 \%$ point.
13: trd is the time required for the data output level to change by $10 \%$ in response to $\overline{R D}$ crossing a voltage level of 1.4 V . High- $Z$ to $V_{O H}$ is measured with $R_{L}=2.5 \mathrm{k} \Omega$ and $C_{L}=100 \mathrm{pF}$ (including stray) to DG . High- $Z$ to $V_{\mathrm{OL}}$ is measured with $R_{\mathrm{L}}=2.5 \mathrm{k} \Omega$ to $\mathrm{V}+$ and $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ (including stray) to DG .
14: trx is the time required for the data output level to change by $10 \%$ in response to $\overline{\mathrm{RD}}$ crossing a voltage level of 1.4 V . $\mathrm{V}_{\mathrm{OH}}$ to High- Z is measured with $R_{L}=2.5 \mathrm{k} \Omega$ and $C_{L}=10 \mathrm{pF}$ (including stray) to $D G . V_{\mathrm{OL}}$ to High- Z is measured with $\mathrm{R}_{\mathrm{L}}=\mathbf{2 . 5} \mathbf{k} \Omega$ to $\mathrm{V}^{+}$and $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ (including stray) to DG .


Figure 2: Functional Diagram

TIMING DIAGRAMS


0437-6
Figure 3A: Slow Memory Mode (16-Bit Data Bus)


NOTE: With SMODE = DG, Internal Logic Disables the Output Latches from Being Updated during a Read Operation.
Figure 3B: Fast Memory Mode (8-Bit Data Bus)

$\overline{B U S Y}$ $\qquad$


Figure 3C: DMA Mode (16-Bit Data Bus)

Table 1: Pin Description

| Pin | Name | Description |
| :---: | :---: | :---: |
| 1 | GND | Ground return for comparators (0V) |
| 2 | V- | Negative supply voltage input ( -5.0 V ) |
| 3 | $V_{\text {REF }}$ | Reference voltage input ( +2.50 V ) |
| 4 | AG | Analog ground reference (0V) |
| 5 | $\mathrm{V}_{\text {IN }}$ | Analog input voltage |
| 6 | SET | Connect to $\mathrm{V}+$ for proper operation. |
| 7 | $\overline{\text { BUSY }}$ | Output High-Conversion complete. <br> Output Low-Conversion in progress. <br> Output floats when chip is not selected ( $\overline{R D}$ and $\overline{\mathrm{CS}}$ both high). |
| 8 | CLK | Clock input |
| 9 | HOLD | Indicates start of conversion. Active low. |
| 10 | $\overline{W R}$ | Write input. With $\overline{C S}$ low, starts conversion when pulsed low; continuous conversions when kept low. |
| 11 | $\overline{\mathrm{CS}}$ | Chip select input. Active low. |
| 12 | $\overline{\mathrm{RD}}$ | Read input. With $\overline{C S}$ low, enables output buffers when pulsed low; outputs updated at end of conversion when kept low. |
| 13 | SMODE | Slow memory mode input. Active high. |
| 14 | DG | Digital ground (OV) |


| Pin | Name | Description |  |
| :---: | :--- | :--- | :--- |
| 15 | BUS | $\begin{array}{l}\text { Bus select input } \\ \text { High = all outputs enabled together } \\ \text { D0-D9, OVR }\end{array}$ |  |
| Low = outputs enabled by HBE |  |  |  |$]$

## DETAILED DESCRIPTION

The HI-7152 is a high speed 10 -bit A/D converter which achieves throughput rates of 200 kHz by use of a Two Step Flash algorithm. A pipelined operation has been achieved through the use of switched capacitor techniques which allow the device to sample a new input voltage while a conversion is taking place. The HI-7152 requires a single reference input of +2.5 V , which is internally inverted to -2.5 V , thereby allowing an input range of -2.5 V to +2.5 V . 10 bits including sign are two's complement coded. The analog and reference inputs are internally buffered by high speed CMOS buffers, which greatly simplifies the external analog drive requirements for the device.


Figure 4: Detailed Block Diagram

## A/D SECTION

The HI-7152 uses a conversion algorithm which is generally called a "Two Step Flash" algorithm. This algorithm enables very fast conversion rates without the penalty of high power dissipation or high cost. A detailed functional diagram is presented in Figure 4.
The input voltage is first converted into a 5 -bit result (plus Out of Range information) by the flash converter. This flash converter consists of an array of 33 auto-zeroed comparators which perform a comparison between the input voltage and subdivisions of the reference voltage. These subdivisions of the reference voltage are formed by forcing the reference voltage and its negative on the two ends of a string of 32 resistors.
The reference input to the $\mathrm{HI}-7152$ is buffered by a high speed CMOS amplifier which is used to drive one end of the resistor string. Another high speed amplifier configured in the inverting unity gain mode inverts the reference voltage with respect to analog ground and forces it onto the other end of the resistor string. Both reference amplifiers are offset trimmed at the factory in order to increase the accuracy of the HI-7152 and to simplify its usage.

The 5-bit result of the first flash conversion is latched into the upper five bits of double buffered latches. It is also converted back into an analog signal by choosing the ladder voltage which is closest to but less: than the input voltage. The selected voltage (V.TAP) is then subtracted from the input voltage. This residue is amplified by a factor of 32 and referenced to the negative reference voltage (VSCA $=\left(\mathrm{V}_{\mathrm{IN}}\right.$ - VTAP) $\times 32+\mathrm{V}_{\text {REF }^{-}}{ }^{-}$. This subtraction and amplification operation is peformed by a Switched Capacitor Amplifier (SCA). The output of the SCA falls between the positive and negative reference voltages and can therefore be digitized by the original 5-bit flash converter (second flash conversion).

The 5-bit result of the second flash conversion is latched into the lower five bits of double buffered latches. At the end of a conversion, 10 bits of data plus an Out of Range bit are latched into the second level of latches and can then be put on the digital output pins.


Figure 5: Internal ADC.Timing Diagram

The conversion takes place in three clock cycles and is illustrated in Figure 5. When the conversion begins, the track and hold goes into its hold mode for 1 clock cycle. During the first half clock cycle the comparator array is in its auto-zero mode and it samples the input voltage. During the second half clock cycle, the comparators make a comparison between the input voltage and the ladder voltages. At the beginning of the third half clock cycle, the first most significant 5 -bit result becomes available. During the first clock cycle, the SCA was sampling the input voltage. After the first flash result becomes available and a ladder tap voltage has been selected the SCA amplifies the residue between the input and ladder tap voltages. During the next three half clock cycles, while the SCA output is settling to its required accuracy, the comparators go into their auto-zero mode and sample this voltage. During the sixth half clock cycle, the comparators perform another comparison whose 5 -bit result becomes available on the next clock edge.

## TRACK AND HOLD ANALOG INPUT

A Track and Hold amplifier has been fully integrated on the front end of the A/D converter. Because of the sampling nature of this $A / D$ converter, the input is required to stay constant only during the first clock cycle. Therefore, the Track and Hold (T/H) amplifier "holds" the input voltage only during the first clock cycle and it acquires the input voltage for the next conversion during the remaining two clock cycles. The high input impedance of the T/H input amplifier simplifies analog interfacing. Input signals up to $\pm V_{\text {REF }}$ can be directly connected to the $A / D$ without buffering. The A/D output code table is shown in Table 2.
The timing signals for the Track and Hold amplifier are generated internally, and are also provided externally (HOLD) for synchronization purposes. The T/H amplifier consists of two high speed CMOS amplifiers and an internal hold capacitor. Its typical slew rate and bandwidth are $9 \mathrm{~V} / \mu \mathrm{s}$ and 1.5 MHz respectively. It is configured to give a very small hold pedestal without the use of an external hold capacitor. The hold pedestal is typically less than $100 \mu \mathrm{~V}$.

Table 2: A/D Output Code Table

| Analog Input |  | Output Data |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LSB = $2\left(\mathrm{~V}_{\text {REF }}\right) / 1024$ | $\mathbf{V}_{\text {REF }}=2.500 \mathrm{~V}$ | OVR | $\begin{gathered} \text { SIGN } \\ 9 \end{gathered}$ | $\begin{gathered} \text { MSB } \\ 8 \end{gathered}$ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | $\begin{gathered} \text { LSB } \\ 0 \end{gathered}$ |
| $z+V_{\text {REF }}$ | 2.500 to C ( + OVR) | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| $+\mathrm{V}_{\text {REF }}-1 \mathrm{LSB}$ | 2.49512 (+FULL SCALE) | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| +1LSB | 0.00488 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 0 | 0.000 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| -1LSB | -0.00488 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| $-\mathrm{V}_{\text {REF }}$ | -2.500 (-FULL SCALE) | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| $s-V_{\text {REF }}-1 \mathrm{LSB}$ | -2.50488 to V- (-OVR) | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Acquisition of the analog input signal is the time required by the $T / H$ for its output to reach its final value within a specified error band. This time is a function of the logic delay time, op amp slewing time, and settling time. The T/H is in the track mode for 2 clock cycles ( $3.3 \mu \mathrm{~s}$ @ CLK $=$ 600 kHz ) but the output typically settles to within $1 / 4 \mathrm{LSB}$ in $1.5 \mu \mathrm{~s}$.
Aperture delay time is the time required for the $\mathrm{T} / \mathrm{H}$ switch to open following the internal hold command. This is the delay with respect to falling edge of $\overline{W R}$ and the internal hold command. It is equal to $\mathrm{T}_{\text {HOLD }}$ (typ) - 50 ns (typ) which is typically 30 ns .
Aperture uncertainty (jitter) is a range of variation in the aperture time. The greater the aperture time the larger the uncertainty in the analog voltage being converted. If the aperture time is nulled out by advancing the hold command (WR) or the signal is repetitively sampled, aperture uncertainty becomes the major source of time error. The aperture uncertainty for the T/H is typically 2 ns which sets the maximum input bandwidth to 77.7 kHz for 1 LSB resolution.
$F_{\max }=1 /\left(2 \pi \times 2^{n} \times t a\right)$
where $\mathrm{n}=$ resolution in bits

$$
\text { ta }=\text { aperture uncertainty }
$$

All of the internal amplifiers are offset trimmed at the factory to give improved accuracy and to minimize the number of external components. If necessary, offset error can be adjusted either at an external interface buffer or by using digital post correction.

## REFERENCE INPUT

The reference input to the HI-7152 is buffered by a high speed CMOS amplifier. The reference input range is 2.2 V to 2.6 V .

## POWER REQUIREMENTS

Power to the chip should be applied in the following order: $\mathrm{V}^{-}, \mathrm{V}^{+}$, and $\mathrm{V}_{\text {REF }}$. In applications where $\mathrm{V}^{+}$is supplied prior to $\mathrm{V}^{-}$, the positive supply current will be approximately 2 times its nominal value until V - is applied (this is not a latchup condition).

## INITIALIZATION

In fast memory and DMA modes (after proper power, $V_{\text {REF }}$, and clock) up to 6 clock cycles are required for circuit initialization. After circuit initialization, valid data will be available in 3 clock cycles.

## MICROPROCESSOR INTERFACE

The HI-7152 can be interfaced to microprocessors through the use of standard Write, Read, Chip Select, and HBE control pins. The digital outputs are two's complement coded, three-state gated, and byte organized for bus interface with 8 - and 16 -bit systems. The digital outputs (D0-D9, OVR, and $\overline{B U S Y}$ ) may be accessed under control of BUS, byte enable input HBE, chip select, and read inputs for a simple parallel bus interface. The microprocessor can read the current data in the output latches in typically $75 \mathrm{~ns} /$ byte (trd). An over range pin (OVR) together with the MSB (D9) pin set to either a logic 0 or 1 will indicate a positive or negative over-range condition respectively. All digital output buffers are capable of driving one TTL load.

The HI-7152 can be interfaced to a microprocessor using one of three modes: slow memory, fast memory, and DMA mode.

## SLOW MEMORY MODE

In slow memory mode, the conversion will be initiated by the microprocessor by selecting the chip ( $\overline{\mathrm{CS}}$ ) and pulsing $\overline{W R}$ low. This mode is selected by hardwiring the SMODE pin to $\mathrm{V}^{+}$. This mode is intended for use with microprocessors (such as the 8086) which can be forced into a WAIT state. For example, in a configuration where the BUSY output is tied to the 8086 READY input, an attempt to read the data before the conversion is complete will force the processor into a WAIT state until BUSY goes high, at which time the data at the output is valid. This resembles a $5 \mu \mathrm{~s}$ access time RAM. It allows the processor to initiate a conversion, WAIT, and READ data with a single READ instruction. When the 8 -bit bus operation is selected, high and low byte data may be accessed in either order. An I/O truth table is presented in Table 3 for the slow memory mode of operation.

Table 3: Slow Memory Mode I/O Truth Table (SMODE = V + )

| $\overline{\mathbf{C S}}$ | $\overline{\text { WR }}$ | $\overline{\text { RD }}$ | BUS | HBE | Function |
| :---: | :---: | :---: | :---: | :---: | :--- |
| 0 | 0 | X | X | X | Initiates a conversion |
| 1 | X | X | X | X | Disables all chip commands |
| 0 | X | 0 | 1 | X | D0-D9 and OVR enabled |
| 0 | X | 0 | 0 | 0 | Low byte enabled: D0-D7 ... |
| 0 | X | 0 | 0 | 1 | High byte enabled: D8-D9, OVR |
| X | X | $\mathbf{1}$ | X | X | Disables all outputs (High impedance) |

$X=$ don't care
Table 4: Fast Memory Mode I/O Truth Table (SMODE = DG)

| $\overline{\text { CS }}$ | $\overline{W R}$ | $\overline{\mathbf{R D}}$ | BUS | HBE | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| X | 0 | X | X | X | Continuous conversion, $\overline{W R}$ may be tied to DG |
| 1 | X | X | X | X | Disables only the $\overline{\mathrm{RD}}$ command |
| 0 | X | 0 | 1 | X | D0-D9 and OVR enabled |
| 0 | X | 0 | 0 | 1 | High byte enabled: D8-D9, OVR (enable 1st) |
| 0 | X | 0 | 0 | 0 | Low byte enabled: D0-D7 (must enable 2nd) |
| X | X | 1 | X | X | Disables all outputs (High impedance) |

$X=$ don't care

## FAST MEMORY MODE

The fast memory mode of operation is selected by tying the SMODE and WR pins to DG. In this mode, the chip performs continuous conversions and only $\overline{C S}$ and $\overline{R D}$ are required to read the data. Whenever the SMODE pin is low, $\overline{\mathrm{WR}}$ is independent of $\overline{\mathrm{CS}}$ in starting a conversion cycle. During the first conversion cycle, HOLD follows WR going low.

Data can be read a byte at a time or all 11 bits at once. The internal logic disables the output latches from being updated during a read after the high byte data is accessed. It will continue to be disabled until after the low byte data is accessed. THEREFORE, WHEN 8-BIT BUS OPERATION IS SELECTED, THE DATA MUST BE ACCESSED HIGH BYTE FIRST, LOW BYTE NEXT. If the low byte is accessed first followed by high byte, the results from the next conversion cycle will be lost because the updating of the output latch is disabled. BUSY is continuously low when accessed with a read command in this mode. An I/O truth table is presented in Table 4. for the fast memory mode of operation.

The data can be defined in time by monitoring the $\overline{\text { HOLD }}$ pin. The conversion data can be read after HOLD has gone low.

## DMA MODE

This mode is a complete hardwire mode where the $\mathrm{HI}-7152$ continuously converts. The user implements hardware to store the results in memory, bypassing the microprocessor. This mode is recognized by the chip when SMODE is hardwired to $\mathrm{V}^{+}$and $\overline{\mathrm{CS}}, \overline{\mathrm{RD}}, \overline{W R}$ are hardwired to DG. When 8-bit bus operation is selected, high and low byte data may be accessed in either order. $\overline{B U S Y}$ is continuously low when accessed with a read command in this mode. An I/O truth table is presented in Table 5 for the DMA mode of operation.

Table 5: DMA Mode I/O Truth Table $\mathbf{( S M O D E}=\mathbf{V}+, \overline{\mathbf{C S}}=\overline{\mathbf{W R}}=\overline{\mathbf{R D}}=\mathbf{D G})$

| BUS | HBE | Function |
| :---: | :---: | :--- |
| 1 | $X$ | D0-D9 and OVR enabled |
| 0 | 0 | Low byte enabled: D0-D7 |
| 0 | 1 | High byte enabled: D8-D9, OVR |

$\mathrm{X}=$ don't care

## OPTIMIZING SYSTEM PERFORMANCE

The HI-7152 has three ground pins (AG, DG, GND) for improved system accuracy. Proper grounding and bypassing is illustrated in Figure 6. The AG pin is a ground pin that does not carry any current and is used internally as a reference ground. The reference input and analog input should be referenced to the analog ground (AG) pin. The digital inputs and outputs should be referenced to the digital ground (DG) pin. The GND pin is a return point for the supply current of the comparator array. The comparator array is designed such that this current is approximately constant at all times and does not vary with input voltage. By virtue of the switched capacitor nature of the comparators, it is necessary to hold GND firmly at zero volts at all times. Therefore, the system ground star connection should be located as close to this pin as possible.
As in any analog system, good supply bypassing is necessary in order to achieve optimum system performance (minimize conversion errors). The power supplies should be bypassed with $20 \mu \mathrm{~F}$ tantalum and $0.1 \mu \mathrm{~F}$ ceramic capacitors to GND. The reference input should be bypassed with a $0.1 \mu \mathrm{~F}$ ceramic capacitor to AG. The capacitor leads should be as short as possible.

The pins on the HI-7152 are arranged such that the ana$\log$ pins are well isolated from the digital pins. In spite of this arrangement, there is always pin to pin coupling. Therefore the analog inputs to the device should not be driven from very high output impedance sources. PC board layout should screen the analog and reference inputs with AG. Using a soldier mask is good practice and helps reduce leakage due to moisture contamination on the PC board.

## APPLICATIONS

Typical applications are illustrated in Figures 7 through 9 for the slow memory, fast memory, and DMA modes of operation. The output data is configured for 16 -bit bus operation for these three applications. By tying BUS to DG and connecting the HBE input to the system address decoder, the output data can be configured for 8 -bit bus systems.

Figure 10 illustrates an application where the HI-7152 is used with an analog multiplexer to form a multi-channel data acquisition system. Either slow memory or fast memory modes of operation can be selected. Fast memory mode should be selected for maximum throughput. Multiplexer channel acquisition should occur approximately 500 ns after $\overline{\text { HOLD }}$ goes high. This allows 2 clocks minus $0.5 \mu \mathrm{~s}$ for the input to settle. With a 600 kHz clock the input has up to $2.8 \mu \mathrm{~s}$ to settle.


Figure 6: Ground and Power Supply Decoupling




0437-16
Figure 9: DMA Mode Application


An intelligent system which performs a scale factor adjustment under software control with the addition of a programmable gain block between the multiplexer and HI-7152 is illustrated in Figure 11. The microprocessor first performs a conversion and then checks the over-range status (OVR) bit. If the OVR bit is high, the microprocessor addresses a precision gain circuit for scale factor adjustment and initiates another conversion. The microprocessor must keep track of the selected scale factor.


Figure 11: Multi-Channel Data Acquisition
System with Programmable Gain


0437-20
Figure 12: DMA/FIFO Data Acquisition System

September 1991

## 8-Channel 10 Bit High Speed Sampling A/D Converter

## Features

- $5 \mu \mathrm{~s}$ Conversion Time
- 8-Channel Multiplexer
- 200,000 Channels/Second Throughput Rate
- Over 9 Effective Bits at 20 kHz
- No Offset or Gain Adjustments Necessary
- Analog and Reference Inputs Fully Buffered
- On-Chip Track and Hold Amplifier
- $\mu \mathrm{P}$ Compatible Interface
- 2's Complement Data Output
- 150mW Power Consumption
- Only a Single 2.5V Reference Required for a $\pm 2.5 \mathrm{~V}$ Input Range
- Out-of-Range Flag


## Applications

- $\mu \mathrm{P}$ Controlled Data Acquisition Systems
- DSP
- Avionics
- Sonar
- Process Control
- Automotive Transducer Sensing
- Industrial
- Robotics
- Digital Communications


## General Description

The HI-7153 is an 8 -channel high speed 10 bit A/D converter which uses a Two Step Flash algorithm to achieve through-put rates of 200 kHz . The converter features an 8 -channel CMOS analog multiplexer with random channel addressing. A unique switched capacitor technique allows a new input voltage to be sampled while a conversion is taking place.
Internal high speed CMOS buffers at both the analog and reference inputs simplifies interface requirements.

A Track and Hold amplifier is included on the chip, consisting of two high speed amplifiers and an internal hold capacitor, reducing external circuitry.
Microprocessor bus interfacing is simplified by the use of standard Chip Select, Read, and Write control signals. The digital three-state outputs are byte organized for bus interface to 8 or 16 bit systems. An Out-of-Range pin, together with the MSB bit, can be used to indicate an under or over-range condition.
The HI-7153 operates with $\pm 5 \mathrm{~V}$ supplies. Only a single +2.5 V reference is required to provide a bipolar input range from -2.5 V to +2.5 V .

## Ordering Information

| PART NO. | LINEARITY <br> (MAX. ILE) | TEMPERATURE <br> RANGE | PACKAGE |
| :--- | :---: | :---: | :---: |
| $\mathrm{HI} 3-7153 \mathrm{~J}-5$ | $\pm 1.0 \mathrm{LSB}$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 40 Pin Plastic DIP |
| $\mathrm{HI} 3-7153 \mathrm{~A}-9$ | $\pm 1.0 \mathrm{LSB}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 Pin Plastic DIP |
| $\mathrm{HI} 1-7153 \mathrm{~S}-2$ | $\pm 1.0 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 40 Pin Ceramic DIP |
| $\mathrm{HI} 1-7153 \mathrm{~S} / 883$ | $\pm 1.0 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 40 Pin Ceramic DIP |

## Pinout <br> HI-7153 <br> TOP VIEW



Functional Diagram


HARRIS

## GENERAL DESCRIPTION

The ICL7112 is a monolithic 12-bit resolution, tast successive approximation A/D converter. It uses thin film resistors and CMOS circuitry combined with an on-chip PROM calibration table to achieve 12 -bit linearity without laser trimming. Special design techniques used in the DAC and comparator result in high speed operation, while the fully static silicon-gate CMOS circuitry keeps the power dissipation very low.

Microprocessor bus interfacing is eased by the use of standard memory WRite and ReaD cycle timing and control signals, combined with Chip Select and Address pins. The digital output pins are byte-organized and three-state gated for bus interface to 8 - and 16 -bit systems.
The ICL7112 provides separate Analog and Digital grounds for increased system accuracy. Operating with $\pm 5 \mathrm{~V}$ supplies, the ICL7112 accepts 0 V to +10 V input with a -10 V reference or 0 V to -10 V input with a +10 V reference.

## FEATURES

- 12-Bit Resolution and Accuracy
- No Missing Codes
- Microprocessor Compatible Byte-Organized Buffered Outputs
- Auto-Zeroed Comparator for Low Offset Voltage - Low Linearity and Gain Errors
- Low Power Consumption ( 60 mW )
- No Gain or Offset Adjustment Necessary
- Provides 3\% Useable Overrange
- Fast Conversion ( $40 \mu \mathrm{sec}$.)


## ORDERING INFORMATION

| Part <br> Number | Resolution <br> with No <br> Missing <br> Codes | Temperature <br> Range | Package |
| :--- | :--- | :--- | :--- |
| ICL7112JCDL | 11 Bits <br> ICL7112KCDL <br> 12 Bits <br> ICL7112LCDL | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ <br> $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ <br> $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 40 Pin Ceramic <br> 40 Pin Ceramic <br> 40 Pin Ceramic |
| ICL7112JIDL | 11 Bits | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 Pin Ceramic |
| ICL7112KIDL | 12 Bits | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 Pin Ceramic |
| ICL7112LIDL | 12 Bits | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 Pin Ceramic |
| ICL7112JMDL | 11 Bits | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 40 Pin Ceramic |
| ICL7112KMDL | 12 Bits | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 40 Pin Ceramic |
| ICL7112LMDL | 12 Bits $*$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 40 Pin Ceramic |

*Over Operating Temperature Range

Figure 1: ICL7112 Functional Diagram


| NC 1 | $\Gamma$ | 40 NC |
| :---: | :---: | :---: |
| AGNDf 2 |  | 39 AGND |
| $\overline{\mathrm{CS}} 3$ |  | 38 V REF |
| $\overline{\mathrm{RD}} 4$ |  | $37{ }_{1 / 1}$ |
| $A_{0} 5$ |  | 36 COMP |
| BUS 6 |  | 35 r |
| DGND 7 |  | $34 C_{A Z}$ |
| (MSB) $\mathrm{D}_{11} 8$ |  | 33 WR |
| $\mathrm{D}_{10} \square$ |  | $32]$ TEST |
| $\mathrm{D}_{9} 10$ | ICL7112 | 31 OSC2 |
| $\mathrm{D}_{8} \square 11$ |  | 30 OSC1 |
| $\mathrm{D}_{7} 12$ |  | 29 TEST |
| $\mathrm{D}_{6} 13$ |  | 28 PROG |
| $\mathrm{D}_{5} 14$ |  | $27{ }^{+}$ |
| $\mathrm{D}_{4} 15$ |  | 26 OVR |
| $\mathrm{D}_{3} 16$ |  | 25 EOC |
| $\mathrm{D}_{2} 17$ |  | 24.15 |
| $\mathrm{D}_{1} 18$ |  | $23 . \mathrm{NC}$ |
| (LSB) $D_{0} 19$ |  | 22 NC |
| NC 20 |  | 21 NC |

Figure 2: Pin Configuration (Outline Dwg. DL)

[^19]
## ABSOLUTE MAXIMUM RATINGS (1)

Supply Voltage $\mathrm{V}+$ to DGND $\ldots \ldots \ldots . . . \begin{gathered}-0.3 \mathrm{~V} \text { to }+6.5 \mathrm{~V}\end{gathered}$
Supply Voltage V - to DGND . . . . . . . . . . . . +0.3 V to -6.5 V
$V_{\text {REF }} \mathrm{V}_{\text {IN }}$ to DGND .$\pm 25 \mathrm{~V}$
AGND to DGND................................... +1 IV to -1V
$\mathrm{V}_{\text {REF }}, \mathrm{V}_{\text {IN }}$, AGND Current . .............................. 25 mA
Digital I/O Pin Voltages . . . . . . . . . . . . . -0.3 V to ( $\mathrm{V}^{+}+0.3 \mathrm{~V}$ )
PROG to DGND Voltage ................. $\mathrm{V}^{-}$to ( $\mathrm{V}^{+}+0.3$ )
Note 1: All voltages with respect to DGND, unless otherwise noted.
2: Assumes all leads soldered or welded to printed circuit board.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other. conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

Test Conditions: $\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=-10.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{clk}}=500 \mathrm{kHz}$ unless otherwise noted.


## ELECTRICAL CHARACTERISTICS

Test Conditions: $\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{~V}^{-}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=-10.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{clk}}=500 \mathrm{kHz}$ unless otherwise noted. (Continued)

| Symbol | Parameter | Test Conditions | J |  |  | K |  |  | L |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |


| Logic Input |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ | Low State Input Voltage | Tmin-Tmax |  |  | 0.8 |  |  | 0.8 |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High State Input Voltage | Tmin-Tmax | 2.4 |  |  | 2.4 |  |  | 2.4 |  |  | V |
| ILIH | Logic Input Current | $0<\mathrm{V}_{\text {IN }}<\mathrm{V}^{+}$ |  | 1 | 10 |  | 1 | 10 |  | 1 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{IN}}$ | Logic Input Capacitance |  |  | 15 |  |  | 15 |  |  | 15 |  | pF |


| $\mathrm{V}_{\mathrm{OL}}$ | Low State Output Voltage | $\text { IOUT }=1.6 \mathrm{~mA} \quad \text { Tmin-Tmax }$ |  |  | 0.4 |  |  | 0.4 |  |  | 0.4 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High State Output Voltage | $\text { IOUT }=-200 \mu \mathrm{~A} \text { Tmin-Tmax }$ | 2.8 |  |  | 2.8 |  |  | 2.8 |  |  | V |
| lox | Three-State Output Current | $0<\mathrm{V}_{\text {OUT }}<\mathrm{V}^{+}$ |  | 1 |  |  | 1 |  |  | 1 |  | $\mu \mathrm{A}$ |
| Cout | Logic Output Capacitance | Three-State |  | 15 |  |  | 15 |  |  | 15 |  | pF |

Power Requirements

| $V_{\text {SUPPLY }}$ | Supply Voltage Range | Functional Operation Only | $\pm 4.5$ |  | $\pm 6.0$ | $\pm 4.5$ |  | $\pm 6.0$ | $\pm 4.5$ |  | $\pm 6.0$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ISUPPLY | Supply Current, $1+, 1-$ | $\begin{array}{r} \mathrm{Rm} \\ \text { Tmin-Tmax } \end{array}$ |  | 2 | $\begin{aligned} & 4 \\ & 6 \end{aligned}$ |  | 2 | $\begin{aligned} & 4 \\ & 6 \end{aligned}$ |  | 2 | $\begin{aligned} & 4 \\ & 6 \end{aligned}$ | mA |

NOTES 1: Full scale range (FSR) is 10 V (reference adjusted).
2: Assume all leads are soldered or welded to printed circuit board.
3: " J " and " K " versions not production tested. Guaranteed by Integral Linearity Dest.
4: Typical values are not tested, for reference only
5: Not production tested. Guaranteed by design.


Figure 3: Read Cycle Timing


Figure 4: Write Cycle Timing
AC ELECTRICAL CHARACTERISTICS Test Conditions: $\mathrm{V}^{+}=+5.0 \mathrm{~V}, \mathrm{~V}^{-}=-5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, $f_{c l k}=500 \mathrm{kHz}$ unless otherwise noted. Data derived from extensive characterization testing. Parameters are not production tested.

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE TIMING |  |  |  |  |  |  |
| $t_{c d}$ | Prop. Delay $\overline{C S}$ to Data | $\overline{\mathrm{RD}}$ Low, $\mathrm{A}_{0}$ Valid |  |  | 200 | ns |
| $\mathrm{tad}_{\text {a }}$ | Prop. Delay $\mathrm{A}_{0}$ to Data | $\overline{\mathrm{CS}}$ Low, $\overline{\mathrm{RD}}$ Low |  |  | 200 |  |
| $\mathrm{t}_{\mathrm{rd}}$ | Prop. Delay $\overline{\mathrm{RD}}$ to Data | $\overline{\mathrm{CS}}$ Low, $\mathrm{A}_{0}$ Valid |  |  | 200 |  |
| $t_{r x}$ | Prop. Delay Data to Three State |  |  |  | 150 |  |
| $t_{\text {ed }}$ | Prop. Delay EOC High to Data |  |  |  | 200 |  |
| WRITE CYCLE TIMING |  |  |  |  |  |  |
| $t_{w r}$ | WR Low Time |  | 150 |  |  | ns |
| $t_{\text {we }}$ | Prop. Delay $\overline{\text { WR }}$ Low to EOC Low | Wait Mode | 1 |  | 2 |  |
| $\mathrm{t}_{\mathrm{e}}$ | EOC High Time | Free-Run Mode | 0.5 |  | 1.5 | 1/fclk |
| $\mathrm{t}_{\text {conv }}$ | Conversion Time |  |  |  | 20 |  |
| $\mathrm{f}_{\text {clk }}$ | Clock Frequency Range | Functional Operation Only |  | 500 |  | kHz |

TABLE 1: PIN DESCRIPTIONS

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 1 |  | No connection |
| 2 | $\mathrm{AGND}_{\mathrm{f}}$ | FORCE input for Analog Ground |
| 3 | $\overline{\mathrm{CS}}$ | Chip Select enables reading and writing (active low) |
| 4 | $\overline{\mathrm{RD}}$ | $\overline{\text { ReaD (active low) }}$ |
| 5 | $\mathrm{A}_{0}$ | $\begin{aligned} & \text { Byte select }\left(l o w=D_{0}-D_{7},\right. \\ & \text { high } \left.=D_{8}-D_{11}, O V R\right) \end{aligned}$ |
| 6 | BUS | Bus select (low $=$ outputs enabled by $A_{0}$, high = all outputs enabled together) |
| 7 | DGND | Digital GrouND return |
| 8 | $\mathrm{D}_{11}$ | Bit 11 (most significant bit) |
| 9 | $\mathrm{D}_{10}$ | Bit 10 |
| 10 | $\mathrm{D}_{9}$ | Bit $9 \times$ High Byte |
| 11 | $\mathrm{D}_{8}$ | Bit 8 |
| 12 | $\mathrm{D}_{7}$ | Bit 7 Output |
| 13 | $\mathrm{D}_{6}$ | Bit 6 Data |
| 14 | $\mathrm{D}_{5}$ | Bit 5 Bits |
| 15 | $\mathrm{D}_{4}$ | Bit $4 \quad$ (High = True) |
| 16 | $\mathrm{D}_{3}$ | Bit 3 |
| 17 | $\mathrm{D}_{2}$ | Bit 2 Low Byte |
| 18 | $\mathrm{D}_{1}$ | Bit 1 |
| 19 | $\mathrm{D}_{0}$ | Bit 0 (least significant bit) |
| 20 |  | No Connection |
| 21 |  | No Connection |
| 22 |  | No Connection |
| 23 |  | No Connection |
| 24 |  | No Connection |
| 25 | EOC | End Of Conversion flag (low= busy, high = conversion complete) |
| 26 | OVR | OVerRange flag (valid at end of conversion when output code exceeds full-scale, threestate output enabled with high byte) |
| 27 | V+ | Positive power supply input |
| 28 | PROG | Used for programming only. Must tie to $\mathrm{V}^{+}$ for normal operation |
| 29 | TEST | Used for programming only. Must tie to $\mathrm{V}+$ for normal operation |


| PIN | NAME | FUNCTION |
| :---: | :---: | :--- |
| 30 | OSC1 | Oscillator inverter input |
| 31 | OSC2 | Oscillator inverter output |
| 32 | TEST | Must tie to $\mathrm{V}^{+}$for normal operation |
| 33 | $\overline{\text { WR }}$ | WRite pulse input (low starts new <br> conversion) |
| 34 | $\mathrm{C}_{\text {AZ }}$ | Auto-zero capacitor connection* |
| 35 | $\mathrm{~V}^{-}$ | Negative power supply input |
| 36 | COMP | Used in test, tie to $\mathrm{V}^{-}$ |
| 37 | $\mathrm{~V}_{\text {IN }}$ | SENSE line for input voltage |
| 38 | $\mathrm{~V}_{\text {REF }}$ | SENSE line for reference input |
| 39 | AGND $_{\text {S }}$ | SENSE line for analog ground |
| 40 |  | No connection |

*NOTE: The voltage on $\mathrm{C}_{\mathrm{AZ}}$ is driven: Never connect directly to ground.
TABLE 2: I/O CONTROL

| $\mathbf{C S}$ | $\overline{\text { WR }}$ | $\mathbf{R D}$ | $A_{0}$ | BUS | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :--- |
| 0 | 0 | x | x | x | Initiates a Conversion |
| 1 | x | x | x | x | Disables all Chip Commands |
| 0 | x | 0 | 0 | 0 | Low Byte is Enabled |
| 0 | x | 0 | 1 | 0 | High Byte is Enabled |
| 0 | x | 0 | x | 1 | Low and High Bytes Enabled Together |
| x | x | 1 | x | x | Disables Outputs (High-Impedance) |

## TABLE 3: TRANSFER FUNCTION

| INPUT VOLTAGE | EXPECTED OUTPUT CODE |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {REF }}=-10.0 \mathrm{~V}$ | OVR | MSB |  | LSB |
| 0 | 0 | 0 | 0000000000 | 0 |
| +0.00244 | 0 | 0 | 000000000 | 1 |
| +0.30029 | 0 | 0 | 0000111101 | 1 |
| +4.99756 | 0 | 0 | 1111111111 | 1 |
| +5.00000 | 0 | 1 | 0000000000 | 0 |
| +9.99512 | 0 | 1 | 1111111111 | 0 |
| +9.99756 | 0 | 1 | 1111111111 | 1 |
| $+10.00000$ | 1 | 0 | 0000000000 | 0 |
| +10.00244 | 1 | 0 | 0000000000 | 1 |
| + 10.29000 | 1 | 0 | 0000111101 | 1 |

## DETAILED DESCRIPTION

The ICL7112 is basically a successive approximation A/D converter with an internal structure much more complex than a standard SAR-type converter. Figure 1 shows the functional diagram of the ICL7112 12-bit A/D converter. The additional circuitry incorporated into the ICL7112 is used to perform error correction and to maintain the operating speed in the $40 \mu$ s range.

The internal DAC of the ICL7112 is designed around a radix of 1.85 rather than the traditional 2.00 . This radix gives each bit of the DAC a weight of approximately $54 \%$ of the previous bit. The result is a useable range that extends to $3 \%$ beyond the full-scale input of the A/D. The actual value of each bit is measured and stored in the on-chip PROM. The absolute value of each bit weight then becomes relatively unimportant because of the error correction action of the ICL7112.

The output of the high-speed auto-zeroed comparator is fed to the data input of a successive approximation register (SAR). This register is uniquely designed for the ICL7112 in that it tests bit pairs instead of individual bits in the manner of a standard SAR. At the beginning of the conversion cycle, the SAR turns on the MSB $\left(D_{11}\right)$ and the MSB-4 bit ( $D_{7}$ ). The sequence continues for each bit pair, $B_{x}$ and $B_{x-4}$, until only the four LSBs remain. The sequence concludes by testing the four LSBs individually.

The SAR output is fed to the DAC register and to the preprogrammed PROM where it acts as PROM address. PROM data is fed to a full-adder/accumulator where the decoded results from each successive phase of the conversion are summed with the previous results. After 20 clock cycles, the accumulator contains the final binary data which is latched and sent to the three-state output buffers. The accuracy of the A/D converter depends primarily upon the accuracy of the data that has been programmed into the PROM during the final test portion of the manufacturing process.

The error correcting algorithm built into the ICL7112 reduces the initial accuracy requirements of the DAC. The overlap in the testing of bit pairs reduces the accuracy requirements on the comparator which has been optimized for speed. Since the comparator is auto-zeroed, no external adjustment is required to get ZERO code for ZERO input voltage.

Twenty clock cycles are required for the complete 12-bit conversion. The auto-zero circuitry associated with the comparator is employed during the last three clock cycles of the conversion to cancel the effect of offset voltage. Also during this time, the SAR and accumulator are reset in preparation for the start of the next conversion.

The overflow output of the full-adder is also the OVerRange (OVR) output of the ICL7112. Unlike standard SARtype A/D converters, the ICL7112 has the capability of providing valid useable data for inputs that exceed the fullscale range by as much as $3 \%$.

## OPTIMIZING SYSTEM PERFORMANCE

When using A/D converters with 12 or more bits of resolution, special attention must be paid to grounding and the elimination of potential ground loops. A ground loop can be formed by allowing the return current from the ICL7112's DAC to flow through traces that are common to other analog circuitry. If care is not taken, this current can generate small unwanted voltages that add to or detract from the reference or input voltages of the A/D converter.

Figures 5 and 6 show two different grounding techniques. Although the difference between the two circuits may not be readily apparent, the circuit of Figure 5 is very likely to have significant ground loop errors which the circuit of Figure 6 avoids. In Figure 5, the supply currents for analog ground, digital ground, and the reference voltage all flow through a lead common to the input. This will generate a DC offset voltage due to the currents flowing in the resistance of the common lead. This offset voltage will vary with the input voltage and with the digital output. Even the auto-zero loop of the ICL7112 cannot remove this error.

Figure 6 shows a much better arrangement. The ground and reference currents do not flow through the input common lead, eliminating any error voltages. Note that the supply currents and any other analog system currents must also be returned carefully to analog ground. The clamp diodes will protect the ICL7112 against signals which could result from separate analog and digital grounds. The absolute maximum voltage rating between AGND and DGND is $\pm 1.0 \mathrm{~V}$. The two inverse-parallel diodes clamp this voltage to less than $\pm 0.7 \mathrm{~V}$.

## INPUT WARNING

As with any CMOS integrated circuit, no input voltages should be applied to the ICL7112 until the $\pm 5 \mathrm{~V}$ power supplies have stabilized.

## INTERFACING TO DIGITAL SYSTEMS

The ICL7112 provides three-state data output buffers, $\overline{\mathrm{CS}}, \overline{\mathrm{RD}}, \overline{\mathrm{WR}}$, and bus select inputs ( $\mathrm{A}_{0}$ and BUS ) for interfacing to a wide variety of microcomputers and digital systems. The I/O Control Truth Table shows the functions of the digital control lines. The BUS select and $A_{0}$ lines are provided to enable the output data onto either 8 -bit or 16 -bit data buses. A conversion is initiated by a WR pulse (pin 33) when $\overline{C S}$ (pin 3) is low. Data is enabled on the bus when the chip is selected and $\overline{R D}$ (pin 4 ) is low.

Figure 7 illustrates a typical interface to an 8-bit microcomputer. The "Start and Wait" operation requires the fewest external components and is initiated by a low level on the $\overline{W R}$ input to the ICL7112 after the I/O or memorymapped address decoder has brought the $\overline{\mathrm{CS}}$ input low. After executing a delay or utility routine for a period of time greater than the conversion time of the ICL7112, the processor issues two consecutive bus addresses to read output data into two bytes of memory. A low level on $A_{0}$ enables the LSBs and a high level enables the MSBs.


0107-5
Figure 5: Improper Grounding Technique Will Cause Ground Loop Errors


Figure 6: Recommended Grounding Technique to Eliminate Ground Loop Errors


By adding a three-state buffer and two control gates, the End-of-Conversion (EOC) output can be used to control a "Start and Poll" interface (Figure 8). In this mode, the $A_{0}$ and $\overline{\mathrm{CS}}$ lines connect the EOC output to the data bus along with the most significant byte of data. After pulsing the WR line to initiate a conversion, the microprocessor continually reads the most significant byte until it detects a high level on the EOC bit. The "Start and Poll" interface increases data throughput compared with the "Start and Wait" method by eliminating delays between the conversion termination and the microprocessor read operation.

Other interface configurations can be used to increase data throughput without monopolizing the microprocessor during waiting or polling operations by using the EOC line as an interrupt generator as shown in Figure 9. After the conversion cycle is initiated, the microprocessor can continue to execute routines that are independent of the A/D converter until the converter's output register actually holds valid data. For fastest data throughput, the ICL7112 can be connected directly to the data bus but controlled by way of a Direct Memory Access (DMA) controller as shown in Figure 10.

## APPLICATIONS

Figure 11 shows a typical application of the ICL7112 12bit A/D converter. A bipolar input voltage range of +10 V to -10 V is the result of using the current through $\mathrm{R}_{2}$ to force a $1 / 2$ scale offset on the input amplifier ( $\mathrm{A}_{1}$ ). The output of $\mathrm{A}_{1}$ swings from 0 V to -10 V . The overall gain of the A/D is varied by adjusting the $100 \mathrm{k} \Omega$ trim resistor, $\mathrm{R}_{5}$. Since the ICL7112 is automatically zeroed every conversion, the system gain and offset stability will be superb as long as a reference with a tempco of $1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ and stable external resistors are used.

It is important to note that since the 7112's DAC current flows in $A_{1}$, the amplifier should be a wideband ( $\mathrm{GBW}>20 \mathrm{MHz}$ ) type to minimize errors.

The clock for the ICL7112 is taken from whatever system clock is available and divided down to the level for a con-
version time of $40 \mu \mathrm{~s}$. Output data is controlled by the BUS and $A_{0}$ inputs. Here they are set for 8 -bit bus operation with BUS grounded and $A_{0}$ under the control of the address decode section of the external system.

Because the ICL7112's internal accumulator generates accurate output data for input signals as much as $3 \%$ greater than full-scale, and because the converter's OVR output flags overrange inputs, a simple microprocessor routine can be employed to precisely measure and correct for system gain and offset errors. Figure 12 shows a typical data acquisition system that uses a 10.0 V reference, input signal multiplexer, and input signal Track/Hold amplifier. Two of the multiplexer's input channels are dedicated to sampling the system analog ground and reference voltage. Here, as in Figure 11, bipolar operation is accommodated by an offset resistor between the reference voltage and the summing junction of $A_{1}$. A flip-flop in $\mathrm{IC}_{3}$ sets $\mathrm{IC}_{2}$ 's Track/Hold input after the microprocessor has initiated a WR command, and resets when EOC goes high at the end of the conversion.

The first step in the system calibration routine is to select the multiplexer channel that is connected to system analog ground and initiate a conversion cycle for the ICL7112. The results represent the system offset error which comes from the sum of the offsets from $\mathrm{IC}_{1}, \mathrm{IC}_{2}$, and $\mathrm{A}_{1}$. Next the channel connected to the reference voltage is selected and measured. These results, minus the system offset error, represent the system full-scale range. A gain error correction factor can be derived from this data. Since the ICL7112 provides valid data for inputs that exceed full-scale by as much as $3 \%$, the OVR output can be thought of as a valid 13th data bit. Whenever the OVR bit is high, however, the total 12 -bit result should be checked to insure that it falls within $100 \%$ and $103 \%$ of full-scale. Data beyond $103 \%$ of full-scale should be discarded.

## CLOCK CONSIDERATIONS

The ICL7112 provides an internal inverter which is brought out to pins OSC1 and OSC2, for crystal or ceramic resonator oscillator operation. The clock frequency is calculated from:

$$
\mathrm{f}_{\mathrm{CLK}}=\frac{20}{\mathrm{t}_{\mathrm{conv}}}
$$


（B）



0107-11


0107-12
Figure 9: Using EOC as an Interrupt



0107-15
Figure 11: Typical Application with Bipolar Input Range, Forced Ground, and 10 Volt Ultra-Stable Reference


0107-16
Figure 12: Multi-Channel Data Acquisition System with Zero and Reference Lines Brought to Multiplexer for System Gain and Offset Error Correction

## GENERAL DESCRIPTION

The ICL7115 is the first monolithic 14-bit resolution, fast successive approximation A/D converter. It uses thin film resistors and CMOS circuitry combined with an on-chip PROM calibration table to achieve $\pm 0.009 \%$ linearity without laser trimming. Special design techniques used in the DAC and comparator result in high speed operation, while the fully static silicon-gate CMOS circuitry keeps the power dissipation very low.

Microprocessor bus interfacing is made easy by the use of standard WRite and ReaD cycle timing and control signals, combined with Chip Select and Address pins. The digital output pins are byte-organized and three-state gated for bus interface to 8 and 16-bit systems.

The ICL7115 provides separate Analog and Digital grounds. Analog ground, voltage reference and input voltage pins are separated into force and sense lines for increased system accuracy. Operating with $\pm 5 \mathrm{~V}$ supplies, the ICL7115 accepts 0 V to +10 V input with a -10 V reference or 0 V to -10 V input with a +10 V reference.

## FEATURES

- 14-Bit Resolution (LSB $=610 \mu \mathrm{~V}$ )
- No Missing Codes to 14 Bits
- Microprocessor Compatible Byte-Organized Buffered Outputs
- Fast Conversion ( $40 \mu \mathrm{~s}$ )
- Auto-Zeroed Comparator for Low Offset Voltage
- Low Linearity and Gain Error
- Low Power Consumption ( 60 mW )
- No Gain or Offset Adjustment Necessary
- Provides 3\% Useable Overrange
- FORCE/SENSE and Separate Digital and Analog Ground Pins for Increased System Accuracy


## ORDERING INFORMATION

| Part <br> Number | Resolution(1) <br> with No <br> Missing Codes | Temp. <br> Range | Package |
| :--- | :---: | :---: | :---: |
| ICL7115JCDL | 12 Bits | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 40 Pin Ceramic |
| ICL7115KCDL | 13 Bits | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 40 Pin Ceramic |
| ICL7115LCDL | 14 Bits | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 40 Pin Ceramic |
| ICL7115JIDL | 12 Bits | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 Pin Ceramic |
| ICL7115KIDL | 13 Bits | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 Pin Ceramic |
| ICL7115LIDL | 14 Bits | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 Pin Ceramic |
| ICL7115JMDL | 12 Bits | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 40 Pin Ceramic |
| ICL7115KMDL | 13 Bits | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 40 Pin Ceramic |
| ICL7115LMDL | 14 Bits | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 40 Pin Ceramic |
| ICL7115JMLL | 12 Bits | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 40 Pin LCC |
| ICL7115KMLL | 13 Bits | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 40 Pin LCC |

NOTE 1: Specified at $25^{\circ} \mathrm{C}$.


Figure 1: ICL7115 Functional Diagram

| ABSOLUTE MAXIMUM | S |
| :---: | :---: |
| Supply Voltage ${ }^{+}+$to DGND | . V to +6.5 V |
| Supply Voltage V- to DGND | +0.3 V to -6.5V |
| $\mathrm{V}_{\text {REFs }}$, $\mathrm{V}_{\text {REFf, }} \mathrm{V}_{\text {INs }}$, $\mathrm{V}_{\text {INf }}$ to DG | 5V to -25V |
| $A^{\prime} \mathrm{ALD}_{s}, \mathrm{AGND}_{\mathrm{f}}$ to DGND | 1V |
| Current in FORCE and SENSE | . 25mA |
| Digital I/O Pin Voltages | to $\mathrm{V}^{+}+0.3 \mathrm{~V}$ |
| PROG to DGND Voltage | o $\mathrm{V}++0.3 \mathrm{~V}$ |


| Operating Temperature Range |  |
| :---: | :---: |
| ICL7115XCXX | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| ICL7115XIXX | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| ICL7115XMXX | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation $\ldots \ldots . . . . . . .$. derate above $70^{\circ} \mathrm{C} @ 10 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 500 mW |
| Lead Temperature (Soldering, 10sec) | $300^{\circ} \mathrm{C}$ |

NOTE 1: All voltages with respect to DGND, unless otherwise noted.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.


| Vaefi 1 |  | 40] VNI |
| :---: | :---: | :---: |
| AGND 2 |  | $39 \mathrm{AGND}_{3}$ |
| CS 3 |  | $38 . \mathrm{VREFs}$ |
| $\overline{\mathrm{RD}} 4$ |  | 37 Vins |
| $A_{0} 5$ |  | 36 COMP |
| Bus 6 |  | 35 v |
| DGND 7 |  | 34. $C_{A Z}$ |
| (MSB) $\mathrm{D}_{13} 8$ |  | 33 WR |
| $\mathrm{D}_{12} 9$ | ICL7115 | 32. TEST |
| D 110 |  | $31.05 C 2$ |
| $\mathrm{D}_{10} 11$ |  | 30 OSCl |
| D9 12 |  | 29. TEST |
| Ds 13 |  | 28 PROG |
| O7 14 |  | $27 \mathrm{v}^{+}$ |
| $\mathrm{D}_{6} 15$ |  | 26 OVR |
| Ds 16 |  | 25 EOC |
| D4 17 |  | 24. $B_{17}$ |
| $\mathrm{D}_{3} 18$ |  | 23 $\mathrm{B}_{16}$ |
| $\mathrm{D}_{2} 19$ |  | 22] $B_{15}$ |
| D. 20 |  | $21 D_{0}$ (LSB) |

0337-1
(Outline DWG DL)

Figure 2: Pin Configuration

## ELECTRICAL CHARACTERISTICS

Test Conditions: $\mathrm{V}^{+}=+5.0 \mathrm{~V}, \mathrm{~V}^{-}=-5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{ref}}=-10.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{F}_{\mathrm{Clk}}=500 \mathrm{kHz}$ unless otherwise noted.

| Symbol | Parameter | Test Conditions | $J$ |  |  | K |  |  | L |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |

ACCURACY

| RES | Resolution |  |  | 14 |  |  |  |  |  | Bits |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RES(NMC) | Resolution with No Missing Codes | $\begin{array}{\|cr\|} (\text { Notes 1, 2, 3) } & \mathrm{Rm} \\ & \text { Tmin-Tmax } \end{array}$ |  | $\begin{aligned} & 12 \\ & 11 \end{aligned}$ |  | $\begin{array}{l\|} 13 \\ 12 \end{array}$ |  | 14 <br> 13 |  | Bits |
| ILE | Integral Linearity Error | (Notes 1, 2) | $\begin{array}{r} \mathrm{Rm} \\ \mathrm{Tmin}-\mathrm{Tmax} \end{array}$ |  | $\begin{aligned} & \pm 0.018 \\ & \pm 0.024 \end{aligned}$ |  | $\begin{aligned} & \pm 0.012 \\ & \pm 0.020 \end{aligned}$ |  | $\begin{array}{\|l\|}  \pm 0.009 \\ \pm 0.018 \end{array}$ | \%FSR |
| FSE | Unadjusted Full Scale Error | Adjustable to Zero | $\begin{array}{\|c\|r\|} \hline & R m \\ \text { Tmin-Tmax } \end{array}$ |  | $\begin{aligned} & \pm 0.10 \\ & \pm 0.12 \end{aligned}$ |  | $\begin{aligned} & \pm 0.08 \\ & \pm 0.10 \end{aligned}$ |  | $\begin{aligned} & \pm 0.08 \\ & \pm 0.10 \end{aligned}$ | \%FSR |
|  |  |  | $1\left\|\begin{array}{r} R m \\ T \min -T \max \end{array}\right\|$ |  | $\begin{aligned} & \pm 0.10 \\ & \pm 0.13 \end{aligned}$ |  | $\begin{aligned} & \pm 0.08 \\ & \pm 0.11 \end{aligned}$ |  | $\begin{aligned} & \pm 0.08 \\ & \pm 0.11 \end{aligned}$ |  |
|  |  |  | $\begin{array}{\|c\|r\|} M & R m \\ 1 & T_{\text {min-Tmax }} \\ \hline \end{array}$ |  | $\begin{aligned} & \pm 0.10 \\ & \pm 0.14 \end{aligned}$ |  | $\begin{aligned} & \pm 0.08 \\ & \pm 0.12 \end{aligned}$ |  | $\begin{aligned} & \pm 0.08 \\ & \pm 0.12 \end{aligned}$ |  |
| ZE | Zero Error | (Notes 1,2) | $\begin{array}{r} \mathrm{Rm} \\ \mathrm{Tmin}-\mathrm{Tmax} \end{array}$ |  | $\begin{gathered} \pm 1 \\ \pm 1.5 \end{gathered}$ |  | $\begin{gathered} \pm 1 \\ \pm 1.5 \end{gathered}$ |  | $\begin{gathered} \pm 1 \\ \pm 1.5 \end{gathered}$ | LSB |

ANALOG INPUT

| $\mathrm{V}_{I N}$ | Analog Input Range |  | 0 |  | 10.3 | 0 |  | 10.3 | 0 |  | 10.3 | V |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\mathrm{IN}}$ | Input Resistance | (Notes 2, 3) | 4 |  | 9 | 4 |  | 9 | 4 |  | 9 | $\mathrm{k} \Omega$ |
| $\mathrm{T}_{\mathrm{C}}\left(\mathrm{R}_{I N}\right):$ | Temperature <br> Coefficient of $R_{I N}$ | Tmin-Tmax |  | -300 |  |  | -300 |  |  | -300 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |

## REFERENCE INPUT

| $V_{\text {REF }}$ | Analog Reference |  | -10.0 |  |  | -10.0 |  |  | -10.0 |  | $V$ |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| R REF | Reference <br> Resistance |  |  | 5 |  |  | 5 |  |  | 5 |  | $\mathrm{k} \Omega$ |

## POWER SUPPLY SENSITIVITY

| PSRR | Power Supply Rejection Ratio | $\begin{array}{r} \mathrm{V}^{+}, \mathrm{V}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \quad \mathrm{Rm} \\ \mathrm{~T}_{\text {min }-T_{\max }} \end{array}$ | $\pm 0.5$ | $\pm 1$ $\pm 2$ | $\pm 0.5$ | $\pm 1$ $\pm 2$ | $\pm 0.5$ | $\pm 1$ $\pm 2$ | LSB |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

## LOGIC INPUT

| $\mathrm{V}_{\mathrm{IL}}$ | Low State <br> Input Voltage | Tmin-Tmax |  |  | 0.8 |  |  | 0.8 |  |  | 0.8 | V |
| :--- | :--- | ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{~V}_{\mathrm{IH}}$ | High State <br> Input Voltage | Tmin-Tmax | 2.4 |  |  | 2.4 |  |  | 2.4 |  |  | V |
| $\mathrm{l}_{\mathrm{LIH}}$ | Logic Input Current | $0<\mathrm{V}_{\mathrm{IN}}<\mathrm{V}^{+}$ |  | 1 | 10 |  | 1 | 10 |  | 1 | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{C}_{\mathrm{IN}}$ | Logic Input <br> Capacitance |  |  | 15 |  |  | 15 |  |  | 15 |  | pF |

## ELECTRICAL CHARACTERISTICS

Test Conditions: $\mathrm{V}^{+}=+5.0 \mathrm{~V}, \mathrm{~V}^{-}=-5.0 \mathrm{~V}, \mathrm{~V}_{\text {ref }}=-10.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{F}_{\mathrm{Clk}}=500 \mathrm{kHz}$ unless otherwise noted. (Continued)

| Symbol | Parameter | Test Conditions | $J$ |  |  | K |  |  | L |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |

LOGIC OUTPUT

| $\mathrm{V}_{\mathrm{OL}}$ | Low State Output Voltage | $\begin{array}{rl\|} \text { IOUT } & =1.6 \mathrm{~mA} \\ \text { Tmin }- \text { Tmax } \end{array}$ |  |  | 0.4 |  |  | 0.4 |  |  | 0.4 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High State Output Voltage | $\left\lvert\, \begin{gathered} \text { IOUT }=-200 \mu \mathrm{~A} \\ \text { Tmin-Tmax } \end{gathered}\right.$ | 2.8 |  |  | 2.8 |  |  | 2.8 |  |  | V |
| lox | Three-State Output Current | $0<\mathrm{V}_{\text {OUT }}<\mathrm{V}^{+}$ |  | 1 |  |  | 1 |  |  | 1 |  | $\mu \mathrm{A}$ |
| COUT | Logic Output Capacitance | Three-State |  | 15 |  |  | 15 |  |  | 15 |  | pF |

POWER REQUIREMENTS

| $V_{\text {SUPPLY }}$ | Supply Voltage Range | Functional Operation Only | $\pm 4.5$ |  | $\pm 6.0$ | $\pm 4.5$ |  | $\pm 6.0$ | $\pm 4.5$ | $\pm 6.0$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ISUPPLY | Supply Current $1+, 1-$ | $\begin{array}{r} \mathrm{Rm} \\ \mathrm{Tmin}-\mathrm{Tmax} \end{array}$ |  | 2 | 4 |  | 2 | 4 | 2 | 4 | mA |

NOTE 1: Full-scale range (FSR) is 10 V (reference adjusted).
2: Assume all leads soldered or welded to printed circuit board.
3: Guaranteed, not tested.
4: Typical values are not tested, for reference only.


Figure 3: Read Cycle Timing


Figure 4: Write Cycle Timing

## AC ELECTRICAL CHARACTERISTICS

TEST CONDITIONS: $\mathrm{V}^{+}=+5.0 \mathrm{~V}, \mathrm{~V}^{-}=-5.0 \mathrm{~V}, \mathrm{~V}_{\text {ref }}=-10.0 \mathrm{~V}, \mathrm{~F}_{\mathrm{clk}}=500 \mathrm{kHz}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise noted. Data derived from extensive characterization testing. Parameters are not production tested.

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE TIMING |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{cd}}$ | Prop. Delay $\overline{C S}$ to Data | $\overline{\mathrm{RD}}$ Low, $\mathrm{A}_{0}$ Valid |  |  | 200 | ns |
| $\mathrm{tad}_{\text {ad }}$ | Prop. Delay $\mathrm{A}_{0}$ to Data | $\overline{\mathrm{CS}}$ Low, $\overline{\mathrm{RD}}$ Low |  |  | 200 |  |
| $\mathrm{t}_{\mathrm{rd}}$ | Prop. Delay $\overline{\mathrm{RD}}$ to Data | $\overline{\mathrm{CS}}$ Low, $\mathrm{A}_{0}$ Valid |  |  | 200 |  |
| $\mathrm{t}_{\mathrm{rx}}$ | Prop. Delay Data to Three State |  |  |  | 150 |  |
| $t_{\text {ed }}$ | Prop. Delay EOC High to Data |  |  |  | 200 |  |
| WRITE CYCLE TIMING |  |  |  |  |  |  |
| $t_{\text {wr }}$ | $\overline{\text { WR Low Time }}$ |  | 150 |  |  | ns |
| $t_{\text {we }}$ | Prop. Delay $\overline{W R}$ Low to EOC Low | Wait Mode | 1 |  | 2 | 1/fclk |
| $t_{\text {eo }}$ | EOC High Time | Free-Run Mode | 0.5 |  | 1.5 |  |
| $\mathrm{t}_{\text {conv }}$ | Conversion Time |  |  |  | 20 |  |
| $\mathrm{f}_{\text {clk }}$ | Clock Frequency | Functional Operation Only |  | 500 |  | kHz |

TABLE 1: PIN DESCRIPTIONS

| PIN | NAME | FUNCTION |  |
| :---: | :---: | :---: | :---: |
| 1 | $V_{\text {REFt }}$ | FORCE line for reference input. |  |
| 2 | $\mathrm{AGND}_{\mathrm{f}}$ | FORCE input for analog ground |  |
| 3 | $\overline{\mathrm{CS}}$ | Chip Select enables reading and writing (active low) |  |
| 4 | $\overline{\mathrm{RD}}$ | $\overline{\text { ReaD ( }}$ (active low) |  |
| 5 | $A_{0}$ | $\begin{aligned} & \text { Byte select }\left(\text { low }=D_{0}-D_{7},\right. \\ & \text { high } \left.=D_{8}-D_{13}, O V R\right) \end{aligned}$ |  |
| 6 | BUS | Bus select (low = outputs enabled by $\mathrm{A}_{0}$, high = all outputs enabled together) |  |
| 7 | DGND | Digital GrouND return |  |
| 8 | $\mathrm{D}_{13}$ | Bit 13 (most significant bit) <br> Bit 12 <br> Bit 11 <br> Bit 10 <br> Bit 9 <br> Output <br> Bit 8 <br> Data <br> Bit 7 <br> Bits <br> Bit 6 <br> ( $\mathrm{High}=$ True $)$ <br> Bit 5 <br> Bit 4 <br> Bit 3 <br> Bit 2 <br> Bit 1 <br> Bit 0 (least significant bit) | High Byte |
| 9 | $\mathrm{D}_{12}$ |  |  |
| 10 | $\mathrm{D}_{11}$ |  |  |
| 11 | $\mathrm{D}_{10}$ |  |  |
| 12 | $\mathrm{D}_{9}$ |  |  |
| 13 | $\mathrm{D}_{8}$ |  |  |
| 14 | $\mathrm{D}_{7}$ |  | Low Byte |
| 15 | $\mathrm{D}_{6}$ |  |  |
| 16 | $\mathrm{D}_{5}$ |  |  |
| 17 | $\mathrm{D}_{4}$ |  |  |
| 18 | $\mathrm{D}_{3}$ |  |  |
| 19 | $\mathrm{D}_{2}$ |  |  |
| 20 | $\mathrm{D}_{1}$ |  |  |
| 21 | $\mathrm{D}_{0}$ |  |  |
| 22 | $\mathrm{B}_{15}$ | Used for programming only (Do not connect-Leave Open) |  |
| 23 | $\mathrm{B}_{16}$ |  |  |  |
| 24 | $\mathrm{B}_{17}$ |  |  |  |
| 25 | EOC | End Of Conversion flag (low = busy, high = conversion complete) |  |
| 26 | OVR | OVerRange flag (valid at end of conversion when output code exceeds full-scale, threestate output enabled with high byte) |  |
| 27 | V+ | Positive power supply input |  |
| 28 | PROG | Used for programming only. Must tie to $\mathrm{V}^{+}$ for normal operation |  |
| 29 | TEST | Used for programming only. Must tie to $\mathrm{V}^{+}$ for normal operation |  |


| PIN | NAME | FUNCTION |
| :---: | :---: | :--- |
| 30 | OSC1 | Oscillator inverter input |
| 31 | OSC2 | Oscillator inverter output |
| 32 | TEST | Used for programming only. Must tie <br> to $V^{+}$ <br> for normal operation. |
| 33 | $\overline{\text { WR }}$ | $\bar{W}$ White pulse input (low starts new <br> conversion) |
| 34 | $\mathrm{C}_{\text {AZ }}$ | Auto-zero capacitor connection* |
| 35 | $\mathrm{~V}^{-}$ | Negative power supply input |
| 36 | COMP | Used in test, tie to $V^{-}$ |
| 37 | $V_{\text {INs }}$ | SENSE line for input voltage |
| 38 | $V_{\text {REFs }}$ | SENSE line for reference input |
| 39 | AGND $_{\text {s }}$ | SENSE line for analog ground |
| 40 | $V_{\text {INf }}$ | FORCE line for input voltage |

*NOTE: The voltage on $\mathrm{C}_{A Z}$ is driven: Never connect directly to ground.
TABLE 2: I/O CONTROL

| $\overline{\mathbf{C S}}$ | $\overline{W R}$ | $\overline{R D}$ | $\mathbf{A}_{0}$ | $\mathbf{B U S}$ | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :--- |
| 0 | 0 | x | x | x | Initiates a Conversion |
| 1 | x | x | x | x | Disables all Chip Commands |
| 0 | x | 0 | 0 | 0 | Low Byte is Enabled |
| 0 | x | 0 | 1 | 0 | High Byte is Enabled |
| 0 | x | 0 | x | 1 | Low and High Bytes Enabled Together |
| x | x | 1 | x | x | Disables Outputs (High-Impedance) |

## TABLE 3: TRANSFER FUNCTION

| INPUT VOLTAGE | EXPECTED OUTPUT CODE |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {REF }}=-10.0 \mathrm{~V}$ | OVR | MSB |  | LSB |
| + 0.00000 | 0 | 0 | 00000000000 | 0 |
| +0.00061 | 0 | 0 | 000000000000 | 1 |
| +0.29968 | 0 | 0 | 000011110101 | 1 |
| +4.99939 | 0 | 0 | 111111111111 | 1 |
| + 5.000 | 0 | 1 | 000000000000 | 0 |
| +9.99878 | 0 | 1 | 111111111111 | 0 |
| +9.99939 | 0 | 1 | 111111111111 | 1 |
| +10.00000 | 1 | 0 | 00000000000 | 0 |
| + 10.00061 | 1 | 0 | 000000000000 | 1 |
| +10.29968 | 1 | 0 | 000011110101 | 1 |

## DETAILED DESCRIPTION

The ICL7115 is basically a successive approximation A/D converter with an internal structure much more complex than a standard SAR-type converter. Figure 1 shows the functional diagram of the ICL7115 14-bit A/D converter. The additional circuitry incorporated into the ICL7115 is used to perform error correction and to maintain the operating speed in the $40 \mu$ s range.
The internal 17-bit DAC of the ICL7115 is designed around a radix of 1.85 rather than the traditional 2.00 . This radix gives each bit of the DAC a weight of approximately $54 \%$ of the previous bit. The result is a useable range that extends to $3 \%$ beyond the full-scale input of the A/D. The actual value of each bit is measured and stored in the onchip PROM. The absolute value of each bit weight then becomes relatively unimportant because of the error correction action of the ICL7115.

The output of the high-speed auto-zeroed comparator is fed to the data input of a 17-bit successive approximation register (SAR). This register is uniquely designed for the ICL7115 in that it tests bit pairs instead of individual bits in the manner of a standard SAR. At the beginning of the conversion cycle, the SAR turns on the MSB ( $\mathrm{B}_{16}$ ) and the MSB-4 bit ( $\mathrm{B}_{12}$ ). The sequence continues for each bit pair, $B_{x}$ and $B_{x-4}$, until only the four LSBs remain. The sequence concludes by testing the four LSBs individually.

The SAR output is fed to the DAC register and to the preprogrammed 17 -word by 17-bit PROM where it acts as PROM address. PROM data is fed to a 17-bit full-adder/accumulator where the decoded results from each successive phase of the conversion are summed with the previous results. After 20 clock cycles, the accumulator contains the final binary data which is latched and sent to the three-state output buffers. The accuracy of the A/D converter depends primarily upon the accuracy of the data that has been programmed into the PROM during the final test portion of the manufacturing process.

The error correcting algorithm built into the ICL7115 reduces the initial accuracy requirements of the DAC. The overlap in the testing of bit pairs reduces the accuracy requirements on the comparator which has been optimized for speed. Since the comparator is auto-zeroed, no external adjustment is required to get ZERO code for ZERO input voltage.

Twenty clock cycles are required for the complete 14-bit conversion. The auto-zero circuitry associated with the comparator is employed during the last three clock cycles of the conversion to cancel the effect of offset voltage. Also during this time, the SAR and accumulator are reset in preparation for the start of the next conversion.

The overflow output of the 17-bit full-adder is also the OVerRange (OVR) output of the ICL7115. Unlike standard SAR-type A/D converters, the ICL7115 has the capability of providing valid useable data for inputs that exceed the fullscale range by as much as $3 \%$.

## OPTIMIZING SYSTEM PERFORMANCE

The FORCE and SENSE inputs for $V_{I N}$ and $V_{\text {REF }}$ are also shown driven by external op-amps. This technique elimi-
nates the effect of small voltage drops which can appear between the input pin of the IC package and the actual resistor on the chip. If the small gauge wire and the bonds that connect the chip to its package have more than $300 \mathrm{~m} \Omega$ of total series resistance, the result can be a voltage error equivalent to 1LSB. If no op-amps are used for $\mathrm{V}_{\text {IN }}$ and $V_{\text {REF }}$, connections should be made directly to the SENSE lines. The external op-amps also serve to transform the relatively low impedance at the $\mathrm{V}_{\text {IN }}$ and $\mathrm{V}_{\text {REF }}$ pins into a high impedance. The input offset voltages of these amplifiers should be kept low in order to maintain the overall A/D converter system accuracy.

When using A/D converters with more than 12 bits of resolution, special attention must be paid to grounding and the elimination of potential ground loops. A ground loop can be formed by allowing the return current from the ICL7115's DAC to flow through traces that are common to other ana$\log$ circuitry. If care is not taken, this current can generate small unwanted voltages that add to or detract from the reference or input voltages of the A/D converter.

Ground loops can be eliminated by the use of the analog ground FORCE and SENSE lines provided on the ICL7115 as shown in Figures 5 and 6. In Figure 5 the FORCE line is the only point that is connected to system analog ground. In Figure 6, the op-amp $A_{3}$ forces the voltage at AGND to be equal to analog system ground. The addition of this op-amp overcomes the main deficiency of the arrangement in Figure 5: the $\mathrm{V}_{\mathbb{I N}}$ and $\mathrm{V}_{\text {REF }}$ sources are not referenced to true analog system ground.

The clamp diodes in Figure 6 are required because spurious op-amp output on AGNDf during power-on can exceed the absolute max rating of $\pm 1.0 \mathrm{~V}$ between AGDf and DGND. The two inverse-parallel diodes clamp the voltage between AGNDs and DGND to $\pm 0.7 \mathrm{~V}$.

## INPUT WARNING

As with any CMOS integrated circuit, no input voltages should be applied to the ICL7115 until the $\pm 5 \mathrm{~V}$ power supplies have stabilized.

## INTERFACING TO DIGITAL SYSTEMS

The ICL7115 provides three-state data output buffers, $\overline{C S}, \overline{R D}, \overline{W R}$, and bus select inputs ( $A_{0}$ and BUS) for interfacing to a wide variety of microcomputers and digital systems. The I/O Control Truth Table shows the functions of the digital control lines. The BUS select and $A_{0}$ lines are provided to enable the output data onto either 8 -bit or 16 -bit data buses. A conversion is initiated by a WR pulse (pin 33) when $\overline{C S}$ (pin 3) is low. Data is enabled on the bus when the chip is selected and $\overline{R D}$ (pin 4) is low.

Figure 7 illustrates a typical interface to an 8-bit microcomputer. The "Start and Wait" operation requires the fewest external components and is initiated by a low level on the WR input to the ICL7115 after the I/O or memorymapped address decoder has brought the $\overline{\mathrm{CS}}$ input low. After executing a delay or utility routine for a period of time greater than the conversion time of the ICL7115, the processor issues two consecutive bus addresses to read output data into two bytes of memory. A low level on $\mathrm{A}_{0}$ enables the LSBs and a high level enables the MSBs.


0337-5
Figure 5: $\mathrm{V}_{\mathrm{IN}}$ and $\mathrm{V}_{\text {REF }}$ Input Buffers


Figure 6: Using a Forced Ground


By adding a three-state buffer and two control gates, the End-of-Conversion (EOC) output can be used to control a "Start and Poll" interface (Figure 8). In this mode, the $\mathrm{A}_{0}$ and $\overline{C S}$ lines connect the EOC output to the data bus along with the most significant byte of data. After pulsing the WR line to initiate a conversion, the microprocessor continually reads the most significant byte until it detects a high level on the EOC bit. The "Start and Poll" interface increases data throughput compared with the "Start and Wait" method by eliminating delays between the conversion termination and the microprocessor read operation.

Other interface configurations can be used to increase data throughput without monopolizing the microprocessor during waiting or polling operations by using the EOC line as an interrupt generator as shown in Figure 9. After the conversion cycle is initiated, the microprocessor can continue to execute routines that are independent of the A/D converter until the converter's output register actually holds valid data. For fastest data throughput, the ICL7115 can be connected directly to the data bus but controlled by way of a Direct Memory Access (DMA) controller as shown in Figure 10.

## APPLICATIONS

Figure 11 shows a typical application of the ICL7115 14bit $A / D$ converter. A bipolar input voltage range of +5 V to -5 V is the result of using the current through $\mathrm{R}_{2}$ to force a $1 / 2$ scale offset on the input amplifier ( $\mathrm{A}_{2}$ ). The output of $\mathrm{A}_{2}$ swings from $O V$ to -5 V . The overall gain of the A/D is varied by adjusting the $100 \mathrm{k} \Omega$ trim resistor, $R_{5}$. Since the ICL7115 is automatically zeroed every conversion, the system gain and offset stability will be superb as long as a reference with a tempco of $1 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ and stable external resistors are used.

In Figure 11, note that the $0.22 \mu \mathrm{~F}$ auto-zero capacitor is connected directly between the $\mathrm{C}_{A Z}$ pin and analog ground SENSE. A 3 forces the analog ground of the ICL7115 to be the zero reference for the input signal. Its offset voltage is not important in this example because the voltage to be digitized is referred to the analog ground SENSE line rather than system analog ground. It is important to note that since the 7115's DAC current flows in $A_{1}, A_{2}$ and $A_{3}$ these amplifiers should be wideband ( $G B W>20 \mathrm{MHz}$ ) types to minimize errors.

The clock for the ICL7115 is taken from whatever system clock is available and divided down to the 500 kHz level for
a conversion time of $40 \mu \mathrm{~s}$. Output data is controlled by the BUS and $A_{0}$ inputs. Here they are set for 8 -bit bus operation with BUS grounded and $A_{0}$ under the control of the address decode section of the external system.

Because the ICL7115's internal accumulator generates accurate output data for input signals as much as $3 \%$ greater than full-scale, and because the converter's OVR output flags overrange inputs, a simple microprocessor routine can be employed to precisely measure and correct for system gain and offset errors. Figure 12 shows a typical data acquisition system that uses a 5.0 V reference, input signal multiplexer, and input signal Track/Hold amplifier. Two of the multiplexer's input channels are dedicated to sampling the system analog ground and reference voltage. Here, as in Figure 11, bipolar operation is accommodated by an offset resistor between the reference voltage and the summing junction of $A_{1}$. A flip-flop in $I C_{3}$ sets $I_{2}$ 's Track/Hold input after the microprocessor has initiated a WR command, and resets when EOC goes high at the end of the conversion.

The first step in the system calibration routine is to select the multiplexer channel that is connected to system analog ground and initiate a conversion cycle for the ICL7115. The results represent the system offset error which comes from the sum of the offsets from $I C_{1}, I C_{2}$, and $A_{1}$. Next the channel connected to the reference voltage is selected and measured. These results, minus the system offset error, represent the system full-scale range. A gain error correction factor can be derived from this data. Since the ICL7115 provides valid data for inputs that exceed full-scale by as much as $3 \%$, the OVR output can be thought of as a valid 15th data bit. Whenever the OVR bit is high, however, the total 14 -bit result should be checked to insure that it falls within $100 \%$ and $103 \%$ of full-scale. Data beyond $103 \%$ of full-scale should be discarded.

The ICL7115 provides an internal inverter which is brought out to pins OSC1 and OSC2, for crystal or ceramic resonator oscillator operation. The clock frequency is calculated from:

$$
\mathrm{f}_{\mathrm{CLK}}=\frac{20}{\mathrm{t}_{\mathrm{conv}}} \text { for 14-bit operation }
$$






Figure 11: Typical Application with Bipolar Input Range, Forced Ground, and 10 Volt Ultra-Stable Reference


Figure 12: Multi-Channel Data Acquisition System with Zero and Reference Lines Brought to Multiplexer for System Gain and Offset Error Correction


## A/D CONVERTERS FLASH

CA3304 CMOS Video-Speed 4-Bit Flash A/D Converter ..... 5-2
САЗ306CA3318CMOS Video-Speed 6-Bit Flash A/D Converter5-12
HI-5700CMOS Video-Speed 8-Bit Flash A/D Converter5-26
8-Bit, 20MSPS Flash A/D Converter ..... 5-37

## GENERAL DESCRIPTION

FEATURES
The Harris CA3304 is a CMOS paralle (FLASH) analog-to-digital converter designed for applications demanding both low-power consumption and high-speed digitization. Digitizing at 25 MHz , for example, requires only about 35 mW .
The CA3304 operates over a wide, full-scale signal inputvoltage range of $1 / 2$ volt up to the DC supply voltage. Power consumption is as low as 10 mW , depending upon the clock frequency selected.
The intrinsic high conversion rate makes the CA3304 types ideally suited for digitizing high-speed signals. The overflow bit makes possible the connection of two or more CA3304s in series to increase the resolution of the conversion system. A series connection of two CA3304s may be used to produce a 5 -bit, 25 MHz converter. Operation of two CA3304s in parallel doubles the conversion speed (i.e., increases the sampling rate from 25 MHz to 50 MHz . A data change pin indicates when the present output differs from the previous, thus allowing compaction of data storage.
Sixteen paralleled auto-balanced voltage comparators measure the input voltage with respect to a known reference to produce the parallel-bit outputs in the CA3304. Fifteen comparators are required to quantize all input voltage levels in this 4-bit converter, and the additional comparator is required for the overflow bit.

- CMOS/SOS Low Power with Video Speed ( 25 mW typ)
- Parallel Conversion Technique
- Single Power Supply Voltage (3V to 7.5V)
- 25 MHz Sampling Rate ( 40 ns Conversion Time) at 5V Supply
- 4-Bit Latched 3-State Output with Overflow and Data Change Outputs
- $1 / 8$ LSB Maximum Nonlinearity (A Version)
- Inherent Resistance to Latch-Up Due to SOS Process
- Bipolar Input Range with Optional Second Supply


## APPLICATIONS

- TV Video Digitizing (Industrial/Security)
- High-Speed A/D Conversion
- Ultrasound Signature Analysis
- Transient Signal Analysis
- High-Energy Physics Research
- General-Purpose Hybrid ADCs
- Optical Character Recognition
- Radar Pulse Analysis
- Motion Signature Analysis
- Robot Vision

ORDERING INFORMATION

| Part <br> Number | LInearity <br> (INL, DNL) | Sampling <br> Rate | Temperature <br> Range | Package |
| :--- | :---: | :---: | :---: | :--- |
| CA3304E | $\pm 0.25 \mathrm{LSB}$ | $25 \mathrm{MHz}(40 \mathrm{~ns})$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Pin Plastic DIP |
| CA3304AE | $\pm 0.125 \mathrm{LSB}$ | $25 \mathrm{MHz}(40 \mathrm{~ns})$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Pin Plastic DIP |
| CA3304M | $\pm 0.25 \mathrm{LSB}$ | $25 \mathrm{MHz}(40 \mathrm{~ns})$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Pin Plastic SOIC |
| CA3304AM | $\pm 0.125 \mathrm{LSB}$ | $25 \mathrm{MHZ}(40 \mathrm{~ns})$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Pin Plastic SOIC |
| CA3304D | $\pm 0.25 \mathrm{LSB}$ | 25 MHz (40ns) | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 Pin Ceramic DIP |
| CA3304AD | $\pm 0.125 \mathrm{LSB}$ | 25 MHz (40ns) | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 Pin Ceramic DIP |



Figure 1: Pin Configuration

## CA3304, CA3304A

ABSOLUTE MAXIMUM RATINGS
DC Supply Voltage Range ( $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{AA}}{ }^{+}$)
(Voltage Referenced to $\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{AA}}-$ Terminal,
Whichever, is More Negative) -0.5 V to +8 V
Input Voltage Range
CE1, CE2 Inputs ............ $V_{S S}-0.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$ Clock, $\mathrm{V}_{\text {REF }}{ }^{+}, \mathrm{V}_{\text {REF }}{ }^{-}$,
$\mathrm{V}_{\text {IN }}$ Inputs $\ldots \ldots \ldots \ldots \ldots . \mathrm{V}_{\mathrm{AA}}-0.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{AA}}+0.5 \mathrm{~V}$
DC Input Current
Any Input.
$\pm 20 \mathrm{~mA}$
Power Dissipation per Package ( $P_{D}$ )
For $T_{A}=-55^{\circ} \mathrm{C}$ to $+55^{\circ} \mathrm{C} \ldots \ldots \ldots . . . . . . . .315 \mathrm{~mW}$
For $\mathrm{T}_{\mathrm{A}}=+55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Derate Linearly at $3.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ )
CA3304D, СA3304AD $\ldots \ldots \ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
CA3304E, CA3304AE $\ldots \ldots \ldots . . . . . .$.

Storage Temperature
Range ( $\mathrm{T}_{\text {stg }}$ )
Lead Temperature (During Soldering)
At Distance $1 / 16 \mathrm{in} . \pm 1 / 32$ in. $(1.59 \mathrm{~mm} \pm 0.79 \mathrm{~mm})$ from Case for 10s Max.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
Recommended Supply Voltage Range

$$
\left(V_{D D} \text { or } V_{A A^{+}}\right)
$$

.3V to 7.5 V
Recommended $\mathrm{V}_{\mathrm{AA}}{ }^{+}$
Voltage Range................. $V_{D D}-1 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+2.5 \mathrm{~V}$
Recommended $\mathrm{V}_{\mathrm{AA}}{ }^{-}$
Voltage Range $\ldots \ldots \ldots \ldots . . V_{S S}-2.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{SS}}+1 \mathrm{~V}$


NOTE: $\overline{C E 1}$ and CE2 inputs and data outputs have standard CMOS protection networks to $V_{D D}$ and $V_{S S}$. Anaolog inputs and clock have standard CMOS protection networks to $\mathrm{V}_{\mathrm{AA}}{ }^{+}$and $\mathrm{V}_{\mathrm{AA}}$

Figure 2: Functional Diagram

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{REF}}{ }^{+}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{AA}^{+}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{AA}^{-}}=\mathrm{V}_{\mathrm{REF}}{ }^{-}=$ $V_{S S}=G N D$, fCLK $=25 \mathrm{MHz}$ unless noted otherwise.

| Parameter |  |  | Test Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| Resolution |  |  |  |  | 4 |  |  | Bits |
| Input Errors | Integral Linearity Error | CA3304A |  |  | $\pm 0.1$ | $\pm 0.125$ |  |
|  |  | CA3304 |  |  | $\pm 0.125$ | $\pm 0.25$ |  |
|  | Differential Linearity Error | САЗ304A |  |  | $\pm 0.1$ | $\pm 0.125$ |  |
|  |  | CA3304 |  |  | $\pm 0.125$ | $\pm 0.25$ |  |
|  | Quantizing Error (Inherent) |  |  |  |  | $\pm 0.5$ | LSB |
|  | Offset Error (Unadjusted) | CA3304A |  |  |  | $\pm 0.75$ |  |
|  |  | CA3304 |  |  |  | $\pm 1.0$ |  |
|  | Gain Error (Unadjusted) | САЗ304A |  |  |  | $\pm 0.75$ |  |
|  |  | СА3304 |  |  |  | $\pm 1.0$ |  |
| Input Range | $\mathrm{V}_{\text {REF }}+$ Range |  | (Note 4) | $\mathrm{VAA}^{-}+0.5$ |  | $\mathrm{V}_{\text {AA }}{ }^{+}$ |  |
|  | $\mathrm{V}_{\text {REF }}$ - Range |  | (Note 4) | $\mathrm{V}_{\text {AA }}{ }^{-}$ |  | $V_{A A}{ }^{+}-0.5$ | v |
|  | Full-Scale Input Range |  | (Note 1, 4) | 0.5 |  | $\mathrm{V}_{\text {AA }}$ |  |
| Input Loading | Input Capacitance |  |  |  | 10 |  | pF |
|  | Input Current |  | $\mathrm{V}_{\mathrm{IN}}=2.0 \mathrm{~V}$ (Note 2) |  | 150 | 200 | $\mu \mathrm{A}$ |
|  | Resistor Ladder Impedance |  | $\begin{aligned} & V_{I N}=5 V \\ & C L K=L o w \end{aligned}$ | 640 |  | 960 | $\Omega$ |
| Conversion Timing | Maximum Conversion Speed |  | CLK = Square Wave | 25 | 30 |  | MSPS |
|  | Auto-Balance Time ( $\phi 1$ ) |  |  | 20 |  | $\infty$ |  |
|  | Sample Time ( $\phi 2$ ) |  |  | 20 |  | 5000 | ns |
|  | Aperture Delay |  |  |  | 3 |  |  |
| Allowable Input Bandwidth |  |  | (Note 4) | DC |  | $\mathrm{f}_{\mathrm{CLK}} / 2$ |  |
| -3 dB Input Bandwidth |  |  |  |  | 40 |  |  |
| Output Timing | Data Valid Delay |  | (Note 4) |  | 30 | 40 |  |
|  | Data Hold Time |  | (Note 4) | 15 | 25 |  |  |
|  | Output Enable Time |  |  |  | 15 |  |  |
|  | Output Disable Time |  |  |  | 10 |  |  |
| Device Current, $\mathrm{I}_{\text {AA }}$ |  |  | Continuous Clock |  | 5.5 |  | mA |
|  |  |  | Continuous $\phi 2$ |  | 0.4 |  |  |
|  |  |  | Continuous $\phi 1$ |  | 2 |  |  |

## CA3304, CA3304A

ELECTRICAL CHARACTERISTICS
at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{REF}}{ }^{+}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{AA}}{ }^{+}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{AA}^{-}}=\mathrm{V}_{\mathrm{REF}^{-}}=$ $\mathrm{V}_{\mathrm{SS}}=\mathrm{GND}, \mathrm{f}_{\mathrm{CLK}}=25 \mathrm{MHz}$ unless noted otherwise. (Continued)

| Parameter |  |  | Test Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| Device Current, IDD |  |  |  | Continuous Clock |  | 1.5 |  | mA |
|  | $\begin{aligned} & \mathrm{V}_{\mathrm{AA}^{+}}=5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{SS}}=\overline{\mathrm{CEI}}=\mathrm{V}_{\mathrm{AA}}{ }^{-}=\mathrm{CLK}=\mathrm{GND} \end{aligned}$ |  | Continuous $\phi 2$ |  | 5 | 10 |  |  |
|  | $\mathrm{VAA}^{+}=7 \mathrm{~V}$ |  | Continuous $\phi 1$ |  | 5 | 20 |  |  |
| Digital Inputs | Maximum $\mathrm{V}_{\text {IN }}$, Low | CLOCK | (Note 3, 4) |  |  | $0.3 \times \mathrm{V}_{\mathrm{AA}}$ | V |  |
|  |  | CE1, CE2 | (Note 4) |  |  | $0.3 \times V_{D D}$ |  |  |
|  | Minimum $\mathrm{V}_{\mathbb{N}}$, High | CLOCK | (Note 3, 4) | $0.7 \times \mathrm{V}_{\mathrm{AA}}$ |  |  |  |  |
|  |  | $\overline{\mathrm{CE}}, \mathrm{CE} 2$ | (Note 4) | $0.7 \times V_{\text {DD }}$ |  |  |  |  |
|  | Input Leakage, except CLK |  | $V=0 \mathrm{~V}, 5 \mathrm{~V}$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |  |
|  | Input Leakage, CLK |  | (Note 3) |  | $\pm 100$ | $\pm 150$ |  |  |
| Digital Outputs | Output Low (Sink) Current |  | $\mathrm{V}_{\mathrm{O}}=0.4 \mathrm{~V}$ | 6 |  |  | mA |  |
|  | Output High (Source) Current |  | $\mathrm{V}_{\mathrm{O}}=4.6 \mathrm{~V}$ | -3 |  |  |  |  |
|  | 3-State Leakage Current |  | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}, 5 \mathrm{~V}$ |  | $\pm 0.2$ | $\pm 5$ | $\mu \mathrm{A}$ |  |

NOTES 1: Full-scale input range, $\mathrm{V}_{\mathrm{REF}}{ }^{+}-\mathrm{V}_{\mathrm{REF}}{ }^{-}$, may be in the range of 0.5 V to $\mathrm{V}_{\mathrm{AA}}{ }^{+}-\mathrm{V}_{\mathrm{AA}}{ }^{-}$volts. Linearity errors increase at lower full-scale ranges, however.

2: Input current is due to energy transferred to the input at the start of the sample period. The average value is dependent on input and $V_{D D}$ voltage.
3: The CLK input is a CMOS inverter with a $50 \mathrm{k} \Omega$ feedback resistor. It operates from the $\mathrm{V}_{\mathrm{AA}}{ }^{+}$and $\mathrm{V}_{\mathrm{AA}}{ }^{-}$supplies. It may be AC -coupled with a 1 V peak-to-peak minimum source.
4: Parameter not tested, but guaranteed by design or characterization.


Figure 3: Timing Diagram


0438－5
With $\phi 2$ as standby state（fastest method，but standby limited to $5 \mu \mathrm{~s}$ maximum）


0438－6
With $\phi 1$ as standby state（indefinite standby，double pulse needed）


With $\phi 2$ as standby state（indefinite standby，lower power than 5b）
Figure 5：Pulse－Mode Timing Diagrams

Table 1: Pin Description

| Pin | Name | Description |
| :---: | :---: | :---: |
| 1 | Bit 1 | Bit 1 (LSB) |
| 2 | Bit 2 | Bit 2 |
| 3 | Bit 3 | Bit 3 Data |
| 4 | Bit 4 | Bit 4 (MSB) Bits |
| 5 | DC | Data Change |
| 6 | OF | Overflow |
| 7 | CE2 | Three-state output enable input, active low. See Table 2. |
| 8 | $\mathrm{V}_{\text {SS }}$ | Digital Ground |
| 9 | $\overline{\mathrm{CE} 1}$ | Three-state output enable input, active high. See Table 2. |
| 10 | $\mathrm{V}_{\mathrm{AA}}{ }^{+}$ | Analog power supply, +5 V |
| 11 | $\mathrm{V}_{\text {IN }}$ | Analog signal input |
| 12 | $\mathrm{V}_{\text {REF }}{ }^{+}$ | Reference Voltage Positive Input |
| 13 | $\mathrm{V}_{\text {REF }}{ }^{-}$ | Reference Voltage Negative Input |
| 14 | $\mathrm{V}_{\mathrm{AA}^{-}}$ | Analog Ground |
| 15 | CLK | Clock Input |
| 16 | $V_{D D}$ | Digital Power Supply, +5V |

Table 2: Chip Enable Truth Table

| $\overline{\text { CE1 }}$ | CE2 | Bit 1-Bit 4 | DC, OF |
| :---: | :---: | :---: | :---: |
| 0 | 1 | Valid | Valid |
| 1 | 1 | Three-State | Valid |
| $X$ | 0 | Three-State | Three-State |

X = Don't Care

## DEVICE OPERATION

A sequential parallel technique is used by the CA3304 converter to obtain its high-speed operation. The sequence consists of the "Auto Balance" phase and the "Sample Unknown" phase (Refer to the circuit diagram). Each conversion takes one clock cycle.* The "Auto Balance" ( $\phi 1$ ) occurs during the Low period of the clock cycle, and the "Sample Unknown" ( $\phi 2$ ) occurs during the High period of the clock cycle.
*Note: This device requires only a single-phase clock. The terminology of $\phi 1$ and $\phi 2$ refers to the High and Low periods of the same clock.

During the "Auto Balance" phase, a transmission-gate switch is used to connect each of 16 commutating capacitors to their associated ladder reference tap. Those tap voltages will be as follows:

$$
\begin{aligned}
V_{\text {tap }}(N) & =\left[\left(V_{R E F} / 16\right) \times N\right]-\left[V_{R E F} /(2 \times 16)\right] \\
& =V_{\text {REF }}[(2 N-1) / 32]
\end{aligned}
$$

Where: $\mathrm{V}_{\text {tap }}(\mathrm{N})=$ Reference ladder tap voltage at point N .

$$
\begin{aligned}
V_{\text {REF }} & =\text { Voltage across } V_{R E F}-\text { to } V_{\text {REF }}{ }^{+} \\
N & =\text { Tap number (1 through 16) }
\end{aligned}
$$

The other side of the capacitor is connected to a singlestage inverting amplifier whose output is shorted to its input by a switch. This biases the amplifier at its intrinsic trip point, which is approximately $\left(\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}\right) / 2$. The capacitors now charge to their associated tap voltages, priming the circuit for the next phase.

In the "Sample Unknown" phase, all ladder tap switches are opened, the comparator amplifiers are no longer shorted, and $V_{I N}$ is switched to all 16 capacitors. Since the other end of the capacitor is now looking into an effectively open circuit, any voltage that differs from the previous tap voltage will appear as a voltage shift at the comparator amplifiers. All comparators whose tap voltages were lower than $\mathrm{V}_{\mathrm{IN}}$ will drive the comparator outputs to a "low" state. All comparators whose tap voltages were higher than $\mathrm{V}_{\mathrm{IN}}$ will drive the comparator outputs to a "high" state. A second, capaci-tor-coupled, auto-zeroed amplifier further amplifies the outputs.

The status of all these comparator amplifiers are stored at the end of this phase ( $\phi 2$ ), by a secondary latching amplifier stage. Once latched, the status of the 16 comparators is decoded by a 16 -to-5-bit decode array and the results are clocked into a storage register at the rising edge of the next $\phi 2$.

If the input is greater than $31 / 32 \times V_{\text {REF }}$, the overflow output will go "high". (The bit outputs will remain high). If the output differs from that of the previous conversion, the data change output will go "high".

A 3-state buffer is used at the output of the 7 storage registers which are controlled by two chip-enable signals. CE1 will independently disable B1 through B4 when it is in a high state. CE2 will independently disable B1 through B4 and the OF and DC buffers when it is in the low state.

## CONTINUOUS CLOCK OPERATION

One complete conversion cycle can be traced through the CA3304 via the following steps. (Refer to timing diagram Figure 3). The rising edge of the clock input will start a "sample" phase. During this entire "High" state of the clock, the 16 comparators will track the input voltage and the 16 latches will track the comparator outputs. At the falling edge of the clock, all 16 comparator outputs are captured by the 16 latches. This ends the "sample" phase and starts the "auto balance" phase for the comparators. During this "Low" state of the clock the output of the latches propagates through the decode array and a 6-bit code appears at the $D$ inputs of the output registers. On the next rising edge of the clock, this 6 -bit code is shifted into the output registers and appears with time delay $t_{d}$ as valid data at the output of the 3 -state drivers. This also marks the start of a new "sample" phase, thereby repeating the conversion process for this next cycle.

## PULSE MODE OPERATION

For sampling high-speed nonrecurrent or transient data, the converter may be operated in a pulse mode in one of three ways. The fastest method is to keep the converter in the Sample Unknown phase, $\phi 2$, during the standby state. The device can now be pulsed through the Auto Balance phase with as little as 20 ns . The analog value is captured on the leading edge of $\phi 1$ and is transferred into the output registers on the trailing edge of $\phi 1$. We are now back in the standby state, $\phi 2$, and another conversion can be started within 20 ns , but not later than $5 \mu \mathrm{~s}$ due to the eventual droop of the commutating capacitors. Another advantage of this method is that it has the potential of having the lowest power drain. The larger the time ratio between $\phi 2$ and $\phi 1$, the lower the power consumption. (See timing diagram Figure 5 a ).

The second method uses the Auto Balance phase, $\phi 1$, as the standby state. In this state the converter can stay indefinitely waiting to start a conversion. A conversion is performed by strobing the clock input with two $\phi 2$ pulses. The first pulse starts a Sample Unknown phase and captures the analog value in the comparator latches on the trailing edge. A second $\phi 2$ pulse is needed to transfer the date into the output registers. This occurs on the leading edge of the second pulse. The conversion now takes place in 40ns, but the repetition rate may be as slow as desired. The disadvantage to this method is the slightly higher device dissipation due to the low ratio of $\phi 2$ to $\phi 1$. (See timing diagram Figure 5b).

For applications requiring both indefinite standby and lowest power, standby can be in the $\phi 2$ (Sample Unknown) state with two $\phi 1$ pulses to generate valid data (see Figure 5c). The conversion process now takes 60ns. [Note that the above numbers do not include the $t_{D}$ (Output Delay) time.]

## INCREASED ACCURACY

In most cases the accuracy of the CA3304 should be sufficient without any adjustments. In applications where accuracy is of utmost importance, two adjustments can be made to obtain better accuracy; i.e., offset trim and gain trim.

## OFFSET TRIM

In general offset correction can be done in the preamp circuitry by introducing a DC shift to $V_{I N}$ or by the offset trim of the op-amp. When this is not possible the $\mathrm{V}_{\text {REF }}{ }^{-}$input can be adjusted to produce an offset trim.

The theoretical input voltage to produce the first transition is $1 / 2$ LSB. The equation is as follows:

$$
\begin{aligned}
\mathrm{V}_{I N}(0 \text { to } 1 \text { transition }) & =1 / 2 \mathrm{LSB}=1 / 2\left(\mathrm{~V}_{\mathrm{REF}} / 16\right) \\
& =\mathrm{V}_{\mathrm{REF}} / 32
\end{aligned}
$$

Adjust offset by applying this input voltage and adjusting the $\mathrm{V}_{\text {REF }}{ }^{-}$voltage or input amplifier offset until an output code alternating between 0 and 1 occurs.

## CA3304, CA3304A

## GAIN TRIM

In general the gain trim can also be done in the preamp circuitry by introducing a gain adjustment for the op-amp. When this is not possible, then a gain adjustment circuit should be made to adjust the reference voltage. To perform this trim, $\mathrm{V}_{\mathrm{IN}}$ should be set to the 15 to overflow transition. That voltage is $1 / 2$ LSB less than $\mathrm{V}_{\mathrm{REF}}{ }^{+}$and is calculated as follows:

$$
\begin{aligned}
\mathrm{V}_{\text {IN }}(15 \text { to } 16 \text { transition }) & =V_{\text {REF }}-\mathrm{V}_{\text {REF }} / 32 \\
& =V_{\text {REF }}(31 / 32)
\end{aligned}
$$

To perform the gain trim, first do the offset trim and then apply the required $V_{I N}$ for the 15 to overflow transition. Now adjust $\mathrm{V}_{\mathrm{REF}}{ }^{+}$until that transition occurs on the outputs.

## LAYOUT, INPUT AND SUPPLY CONSIDERATIONS

The CA3304 should be mounted on a ground-planed, printed-circuit board, with good high-frequency decoupling capacitors mounted as close as possible. If the supply is noisy, decouple $\mathrm{V}_{\mathrm{AA}}{ }^{+}$with a resistor as shown in Figure 6a. The CA3304 outputs current spikes to its input at the start of the auto-balance and sample clock phases. A low impedance source, such as a locally-terminated $50 \Omega$ coax cable, should be used to drive the input terminal. A fast-settling buffer such as the HA-5033, HA-5242, or CA3450 should be used if the source is high impedance. The $V_{\text {REF }}$ terminals also have current spikes, and should be well bypassed.

Care should be taken to keep digital signals away from the analog input, and to keep digital ground currents away from the analog ground. If possible, the analog ground should be connected to digital ground only at the CA3304.

## BIPOLAR OPERATION

The CA3304, with separate analog $\left(\mathrm{V}_{\mathrm{AA}}{ }^{+}, \mathrm{V}_{\mathrm{AA}}{ }^{-}\right)$and digital ( $V_{D D}, V_{S S}$ ) supply pins, allows true bipolar or negative input operation. The $\mathrm{V}_{\mathrm{AA}^{-}}$pin may be returned to a negative supply (observing maximum voltage ratings to $\mathrm{V}_{A A}+$ or $\mathrm{V}_{\mathrm{DD}}$ and recommended rating to $\mathrm{V}_{\mathrm{SS}}$ ), thus allowing the $V_{R E F}{ }^{-}$potential also to be negative. Figure $6 b$ shows operation with an input range of -1 V to +1 V . Similarly, $\mathrm{V}_{\mathrm{AA}}{ }^{+}$and $\mathrm{V}_{\mathrm{REF}}{ }^{+}$could be maintained at a higher voltage than $V_{D D}$, for an input range above the digital supply.

## DIGITAL INPUT AND OUTPUT LEVELS

The clock input is a CMOS inverter operating from and with logic input levels determined by the $V_{A A}$ supplies. If $\mathrm{V}_{\mathrm{AA}}{ }^{+}$or $\mathrm{V}_{\mathrm{AA}}{ }^{-}$are outside the range of the digital supplies, it may be necessary to level shift the clock input to meet the required $30 \%$ to $70 \%$ of $V_{A A}$ input swing. Figure $6 b$ shows an example for a negative $V_{A A}{ }^{-}$.

An alternate way of driving the clock is to capacitively couple the pin from a source of at least 1 V peak-to-peak. An internal $50 \mathrm{k} \Omega$ feedback resistor will keep the DC level at the intrinsic trip point. Extremely non-symmetrical clock waveforms should be avoided, however.

The remaining digital inputs and outputs are referenced to $V_{D D}$ and $V_{S S}$. If TTL or other lower voltage sources are to drive the CA3304, either pull-up resistors or CD74HCT series "QMOS" buffers are recommended.

## CA3304, CA3304A

## 5-BIT RESOLUTION

To obtain 5-bit resolution, two CA3304s can be wired together. Necessary ingredients include an open-ended ladder network, an overflow indicator, three-state outputs, and chip-enable controls-all of which are available on the CA3304.

The first step for connecting a 5-bit circuit is to totem-pole the ladder networks, as illustrated in Figure 7. Since the absolute-resistance value of each ladder may vary, external trim of the mid-reference voltage may be required.

The overflow output of the lower device now becomes the fifth bit. When it goes high, all counts must come from the upper device. When it goes low, all counts must come from the lower device. This is done simply by connecting the lower overflow signal to the $\overline{\mathrm{CE}}$ control of the lower A/D converter and the CE2 control of the upper A/D converter. The three-state outputs of the two devices (bits 1 through 4) are now connected in parallel to complete the circuitry.


0438-8
Figure 6a: Typical CA3304 Unipolar Circuit Configuration


Figure 6b: Typical CA3304 Bipolar Circuit Configuration


Figure 7: Typical CA3304 5-Bit Configuration
Table 3: Output Code Table

| Code Description | Input Voltage (V) |  |  |  |  | Output Code |  |  |  |  | Decimal Count |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\begin{gathered} \mathbf{V}_{\mathbf{R E F}^{+}}=\mathbf{1 V} \\ \mathbf{V}_{\mathbf{R E F}}=-\mathbf{1 V} \end{gathered}$ | $\begin{aligned} & 1.6 \mathrm{~V} \\ & 0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { 2V } \\ & \text { OV } \end{aligned}$ | $\begin{gathered} 3.2 \mathrm{~V} \\ 0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 4.8 \mathrm{~V} \\ 0 \mathrm{~V} \end{gathered}$ | OF | B4 | B3 | B2 | B1 |  |
| Zero | -1.000 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 LSB | -0.875 | 0.1 | 0.125 | 0.2 | 0.3 | 0 | 0 | 0 | 0 | 1 | 1 |
| 2 LSB | -0.750 | 0.2 | 0.250 | 0.4 | 0.6 | 0 | 0 | 0 | 1 | 0 | 2 |
| - | - | $\bullet$ | - | $\bullet$ | $\bullet$ | - | - | - | - | - | - |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | - | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | - | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | - | $\bullet$ | - | - | - | $\bullet$ |
| $1 / 2$ Full Scale - 1 LSB | -0.125 | 0.7 | 0.875 | 1.4 | 2.1 | 0 | 0 | 1 | 1 | 1 | 7 |
| $1 / 2$ Full Scale | 0 | 0.8 | 1.000 | 1.6 | 2.4 | 0 | 1 | 0 | 0 | 0 | 8 |
| $1 / 2$ Full Scale +1 LSB | 0.125 | 0.9 | 1.125 | 1.8 | 2.7 | 0 | 1 | 0 | 0 | 1 | 9 |
| - | - | $\bullet$ | - | $\bullet$ | $\bullet$ | - | - | - | - | - | $\bullet$ |
| - | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | - | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | - | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| Full Scale - 1 LSB | 0.750 | 1.4 | 1.750 | 2.8 | 4.2 | 0 | 1 | 1 | 1 | 0 | 14 |
| Full Scale | 0.875 | 1.5 | 1.875 | 3.0 | 4.5 | 0 | 1 | 1 | 1 | 1 | 15 |
| Overflow | 1.000 | 1.6 | 2.000 | 3.2 | 4.8 | 1 | 1 | 1 | 1 | 1 | 31 |
| Step Size | 0.125 | 0.1 | 0.125 | 0.2 | 0.3 |  |  |  |  |  |  |

NOTE: The voltages listed are the ideal centers of each output code shown as a function of its associated reference voltage. See Ideal Transfer Curve Figure 8. The output code should exist for an input equal to the ideal center voltage $\pm 1 / 2$ of the step size.


0438-11
Figure 8: Ideal Transfer Curve

## OPERATING AND HANDLING CONSIDERATIONS

## 1. HANDLING

All inputs and outputs of CMOS devices have a network for electrostatic protection during handling. Recommended handling practices for CMOS devices are described in ICAN-6525. "Guide to Better Handling and Operation of CMOS Integrated Circuits."

## 2. OPERATING

## Operating Voltage

During operation near the maximum supply voltage limit, care should be taken to avoid or suppress power supply turn-on and turn-off transients, power supply ripple, or ground noise; any of these conditions must not cause the power supply voltages to exceed the absolute maximum rating.

## Input Signals

To prevent damage to the input protection circuit, input signals should never be greater than $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{AA}}{ }^{+}$nor less than $\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{AA}^{-}}$(depending upon which supply the protection network is referenced. See Maximum Ratings). Input currents must not exceed 20 mA even when the power supply is off.

## Unused Inputs

A connection must be provided at every input terminal. All unused input terminals must be connected to either $V_{D D}$ or $V_{S S}$, whichever is appropriate.

## Output Short Circuits

Shorting of outputs to any supply potential may damage CMOS devices by exceeding the maximum device dissipation.

## CA3306, CA3306A, CA3306C CMOS Video-Speed 6-Bit Flash Analog-to-Digital Converter

## GENERAL DESCRIPTION

The Harris CA3306 family are CMOS parallel (FLASH) an-alog-to-digital converters designed for applications demanding both low-power consumption and high-speed digitization. Digitizing at 15 MHz , for example, requires only about 50 mW .
The CA3306 family operates over a wide, full-scale signal input-voltage range of 1 V up to the DC supply voltage. Power consumption is as low as 15 mW , depending upon the clock frequency selected. The CA3306 types may be directly retrofitted into CA3300 sockets, offering improved linearity at a lower reference voltage and higher operating speed with a 5 V supply.

The intrinsic high conversion rate makes the CA3306 types ideally suited for digitizing high-speed signals. The overflow bit makes possible the connection of two or more CA3306s in series to increase the resolution of the conversion system. A series connection of two CA3306s may be used to produce a 7 -bit high-speed converter. Operation of two CA3306s in parallel doubles the conversion speed (i.e., increases the sampling rate from 15 MHz to 30 MHz ).
Sixty-four paralleled auto-balanced comparators measure the input voltage with respect to a known reference to produce the parallel-bit outputs in the CA3306. Sixty-three comparators are required to quantize all input voltage levels in this 6 -bit converter,..and the additional comparator is required for the overflow bit.

## FEATURES

- CMOS Low Power with Video Speed ( -70 mW typ)
- Parallel Conversion Technique
- Signal Power Supply Voltage (3V to 7.5V)
- $15-\mathrm{MHz}$ Sampling Rate with Single 5V Supply
- 6-Bit Latched 3-State Output with Overflow Bit
- Pin-For-Pin Retrofit for the CA3300


## APPLICATIONS

- TV Video Digitizing
- High-Speed A/D Conversion
- Ultrasound Signature Analysis
- Transient Signal Analysis
- High-Energy Physics Research
- High-Speed Oscilloscope Storage/Display
- General-Purpose Hybrid ADCs
- Optical Character Recognition
- Radar Pulse Analysis
- Motion Signature Analysis
- Robot Vision


Figure 1. Pin Configuration

[^20]
## CA3306, CA3306A, CA3306C

| ABSOLUTE MAXIMUM RATINGS |  |
| :---: | :---: |
| DC Supply-Voltage Range, (VDD) |  |
| (Voltage Referenced |  |
| to $\mathrm{V}_{\text {SS }}$ Terminal) | $+8.5$ |
| Input Voltage Range |  |
| All Inputs except Zener | -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$ |
| DC Input Current |  |
| CLK, PH, $\overline{\mathrm{CE}}$, CE2, $\mathrm{V}_{\text {IN }}$ | $\pm 20 \mathrm{~mA}$ |
| Power Dissipation per Package ( $\mathrm{P}_{\mathrm{D}}$ ): |  |
| For $T_{A}=-55^{\circ} \mathrm{C}$ to $+55^{\circ} \mathrm{C} \ldots \ldots \ldots \ldots \ldots \ldots . .315 \mathrm{~mW}$ |  |
| For $\mathrm{T}_{\mathrm{A}}=+55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} \ldots \ldots \ldots$. . Derate Linearly |  |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ): |  |
| Ceramic Package-D Suffix.......... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |
| Plastic Package-E Suffix . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |

Storage Temperature Range (TSTG) $\ldots . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Lead Temperature (During Soldering): At Distance $1 / 16 \pm 1 / 32$ in. $(1.59 \pm 0.79 \mathrm{~mm})$ from Case for 10s Max.
$+265^{\circ} \mathrm{C}$
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
Recommended Supply Voltage Range
3 V to 8 V


Figure 2: Functional Diagram

## CA3306, CA3306A, CA3306C

ELECTRICAL CHARACTERISTICS @ $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}+=4.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{V}_{\text {REF }}{ }^{-}=\mathrm{GND}$, Clock
$=15 \mathrm{MHz}$ Square Wave for CA3306 or CA3306A, 10 MHz for CA3306C

| Parameter |  | Test Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Resolution |  |  |  | 6 |  |  | Bits |
| Integral Linearity Error | $\begin{aligned} & 3306,3306 \mathrm{C} \\ & 3306 \mathrm{~A} \end{aligned}$ |  |  | $\begin{gathered} \pm 0.25 \\ \pm 0.2 \end{gathered}$ | $\begin{gathered} \pm 0.5 \\ \pm 0.25 \end{gathered}$ | LSB |
| Differential Linearity Error | $\begin{aligned} & 3306,3306 \mathrm{C} \\ & 3306 \mathrm{~A} \end{aligned}$ |  |  | $\begin{gathered} \pm 0.25 \\ \pm 0.2 \end{gathered}$ | $\begin{gathered} \pm 0.5 \\ \pm 0.25 \end{gathered}$ |  |
| Quantizing Error |  | Inherent |  |  | $\pm 0.5$ |  |
| Offset Error | $\begin{aligned} & 3306,3306 \mathrm{C} \\ & 3306 \mathrm{~A} \end{aligned}$ | (Note 1) |  | $\begin{gathered} \pm 0.5 \\ \pm 0.25 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 0.5 \end{gathered}$ |  |
| Gain Error | $\begin{aligned} & 3306,3306 \mathrm{C} \\ & 3306 \mathrm{~A} \end{aligned}$ | (Note 2) |  | $\begin{gathered} \pm 0.5 \\ \pm 0.25 \end{gathered}$ | $\begin{gathered} \pm 1 \\ \pm 0.5 \end{gathered}$ |  |
| Positive Full Scale Input Range |  | (Note 3, 4) | 1 | 4.8 | $V_{D D}+0.5$ | V |
| Negative Full Scale Input Range |  | (Note 3, 4) | -0.5 | 0 | $V_{D D}-1$ |  |
| Input Capacitance |  |  |  | 15 |  | pF |
| Input Current |  | $\mathrm{V}_{\mathrm{IN}}=4.92 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ |  |  | $\pm 500$ | $\mu \mathrm{A}$ |
| Resistor Ladder Impedance |  |  | 650 | 1100 | 1550 | $\Omega$ |
| Maximum Conversion Speed | $\begin{aligned} & 3306 \mathrm{C} \\ & 3306,3306 \mathrm{~A} \end{aligned}$ |  | $\begin{array}{r} 10 \\ 15 \\ \hline \end{array}$ | $\begin{aligned} & 13 \\ & 20 \\ & \hline \end{aligned}$ |  | MSPS |
| Maximum Conversion Speed | $\begin{aligned} & 3306 \mathrm{C} \\ & 3306,3306 \mathrm{~A} \end{aligned}$ | (Note 4) <br> $\phi 1, \phi 2 \geq$ Minimum | $\begin{aligned} & 12 \\ & 18 \end{aligned}$ |  |  |  |
| Auto Balance Time ( $\phi 1$ ) | $\begin{aligned} & 3306 \mathrm{C} \\ & 3306,3306 \mathrm{~A} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 50 \\ 33 \\ \hline \end{array}$ |  | $\begin{aligned} & \infty \\ & \infty \end{aligned}$ | ns |
| Sample Time ( $\mathbf{~} 2$ ) $^{\text {a }}$ | $\begin{aligned} & 3306 \mathrm{C} \\ & 3306,3306 \mathrm{~A} \end{aligned}$ | (Note 4) | $\begin{aligned} & 33 \\ & 22 \end{aligned}$ |  | $\begin{aligned} & 5000 \\ & 5000 \end{aligned}$ |  |
| Aperture Delay |  |  |  | 8 |  |  |
| Aperture Jitter |  |  |  | 100 |  | $\mathrm{ps}_{\mathrm{p} \text {-p }}$ |
| Allowable Input Bandwidth |  | (Note 4) | DC |  | $\mathrm{f}_{\text {CLOCK }} / 2$ | MHz |
| -3 dB input Bandwidth |  |  |  | 30 |  |  |
| Output Data Valid Delay.(Tb) | $\begin{aligned} & 3306 \mathrm{C} \\ & 3306,3306 \mathrm{~A} \end{aligned}$ |  |  | $\begin{aligned} & 35 \\ & 30 \end{aligned}$ | $\begin{aligned} & 50 \\ & 40 \end{aligned}$ | ns |
| Output Data Hold Time | $\left(T_{H}\right)$ | (Note 4) | 15 | 25 |  |  |
| Output Enable Time | ( $\mathrm{TEN}^{\text {) }}$ |  |  | 20 |  |  |
| Output Disable Time | (T ${ }_{\text {DIS }}$ ) |  |  | 15 |  |  |
| IDD Current, Refer to Figure 3 | $\begin{aligned} & 3306 \mathrm{C} \\ & 3306,3306 \mathrm{~A} \end{aligned}$ | Continuous Conversion (Note 4) |  | $\begin{aligned} & 11 \\ & 14 \end{aligned}$ | $\begin{array}{r} 20 \\ 25 \\ \hline \end{array}$ | mA |
| IDD Current |  | Continuous $\phi 1$ |  | 7.5 | 15 |  |
| Maximum $\mathrm{V}_{\text {IN }}$, Logic 0 |  | All Digital Inputs (Note 4) |  |  | $0.3 \times V_{\text {DD }}$ | V |
| Minimum $\mathrm{V}_{\text {IN }}$, Logic 1 |  | All Digital Inputs (Note 4) | $0.7 \times V_{D D}$ |  |  |  |

ELECTRICAL CHARACTERISTICS $@ T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}+=4.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{V}_{\text {REF }}-=\mathrm{GND}$, Clock
$=15 \mathrm{MHz}$ Square Wave for CA3306 or CA3306A, 10 MHz for CA3306C (Continued)

| Parameter | Test Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Digital Input Current | Except CLK, $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, 5 \mathrm{~V}$ |  | $\pm 1$ | $\pm 5$ | $\mu \mathrm{A}$ |
| Digital Input Current | CLK Only |  | $\pm 100$ | $\pm 200$ |  |
| Digital Output 3-State Leakage | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}, 5 \mathrm{~V}$ |  | $\pm 1$ | $\pm 5$ |  |
| Digital Output Source Current | $\mathrm{V}_{\text {OUT }}=4.6 \mathrm{~V}$ | -1.6 |  |  | mA |
| Digital Output Sink Current | $\mathrm{V}_{\text {OUT }}=0.4 \mathrm{~V}$ | 3.2 |  |  |  |
| Zener Voltage | $\mathrm{I}_{\mathrm{z}}=10 \mathrm{~mA}$ | 5.4 | 6.2 | 7.4 | V |
| Zener Dynamic Impedance | $\mathrm{I}_{\mathrm{Z}}=10 \mathrm{~mA}, 20 \mathrm{~mA}$ |  | 12 | 25 | $\Omega$ |
| Gain Temperature Coefficient |  |  | +0.1 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| Offset Temperature Coefficient |  |  | -0.1 |  |  |
| Zener Temperature Coefficient |  |  | -0.5 |  |  |

NOTES 1: OFFSET ERROR is the difference between the input voltage that causes the 00 to 01 output code transition and $\left(\mathrm{V}_{\text {REF }^{+}}-\mathrm{V}_{\mathrm{REF}}{ }^{-}\right) / 128$.
2: GAIN ERROR is the difference the input voltage that causes the $3 F_{16}$ to overflow output code transition and $\left(V_{R E F}{ }^{+}-V_{R E F}{ }^{-}\right) \times 127 / 128$.
3: The total input voltage range, set by $\mathrm{V}_{\mathrm{REF}}{ }^{+}$and $\mathrm{V}_{\mathrm{REF}}{ }^{-}$, may be in the range of 1 to $\left(\mathrm{V}_{\mathrm{DD}}+1\right) \mathrm{V}$.
4: Parameter not tested, but guaranteed by design or characterization.

## ORDERING INFORMATION

| Part <br> Number | LInearity (INL, DNL) | Sampling Rate | Temperature Range | Package |
| :---: | :---: | :---: | :---: | :---: |
| САЗ306E CA3306AE CA3306CE | $\begin{gathered} \pm 0.5 \mathrm{LSB} \\ \pm 0.25 \mathrm{LSB} \\ \pm 0.5 \mathrm{LSB} \end{gathered}$ | $\begin{gathered} 15 \mathrm{MHz}(67 \mathrm{~ns}) \\ 15 \mathrm{MHz}(67 \mathrm{~ns}) \\ 10 \mathrm{MHz}(100 \mathrm{~ns}) \end{gathered}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 18-Pin Plastic DIP 18-Pin Plastic DIP 18-Pin Plastic DIP |
| $\begin{aligned} & \text { CA3306M } \\ & \text { CA3306CM } \end{aligned}$ | $\begin{aligned} & \pm 0.5 \mathrm{LSB} \\ & \pm 0.5 \mathrm{LSB} \end{aligned}$ | $\begin{gathered} 15 \mathrm{MHz}(67 \mathrm{~ns}) \\ 10 \mathrm{MHz}(100 \mathrm{~ns}) \end{gathered}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ | 20-Pin Plastic SOIC <br> 20-Pin Plastic SOIC |
| CA3306D CA3306AD CA3306CD CA3306J3 CA3306CJ3 | $\begin{gathered} \pm 0.5 \mathrm{LSB} \\ \pm 0.25 \mathrm{LSB} \\ \pm 0.5 \mathrm{LSB} \\ \pm 0.5 \mathrm{LSB} \\ \pm 0.5 \mathrm{LSB} \end{gathered}$ | $\begin{gathered} 15 \mathrm{MHz}(67 \mathrm{~ns}) \\ 15 \mathrm{MHz}(67 \mathrm{~ns}) \\ 10 \mathrm{MHz}(100 \mathrm{~ns}) \\ 15 \mathrm{MHz}(67 \mathrm{~ns}) \\ 10 \mathrm{MHz}(100 \mathrm{~ns}) \end{gathered}$ | $\begin{aligned} & -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ | 18-Pin Ceramic DIP 18-Pin Ceramic DIP 18-Pin Ceramic DIP 20-Pin LCC 20-Pin LCC |



Figure 3: Typical ID as a Function Of $V_{D D}$


Figure 4: Input-to-Output Timing Diagram


Figure 5: Output Enable Timing Diagram

## CA3306, CA3306A, CA3306C

TYPICAL PERFORMANCE CHARACTERISTICS


0193-4
Typical Maximum Ambient Temperature as a Function of Supply Voltage


0193-6
Typical Non-Linearity as a Function of Reference Voltage


0193-8
Typical Average Input Current as a Function of Input Voltage


0193-5
Typical Non-Linearity as a Function of Clock Speed


Typical Peak Input Current as a Function of Input Voltage


0193-9
Typical Maximum Clock Frequency as a Function of Supply Voltage


Table 1: Pin Description

| Pin | Name | Description |
| :---: | :---: | :--- |
| 1 | B6 | Bit 6, Output (MSB) |
| 2 | OF | Overflow, Output |
| 3 | VSS | Digital Ground |
| 4 | V $_{\text {Z }}$ | Zener Reference Output |
| 5 | CE2 | Three-state Output Enable Input, <br> Active Low. See Table 2. |
| 6 | CE1 | Three-state Output Enable Input, <br> Active High. See Table 2. |
| 7 | CLK | Clock Input |
| 8 | PHASE | Sample clock phase control input. <br> When PHASE is low, "Sample <br> Unknown" occurs when the clock <br> is low and "Auto Balance" occurs <br> when the clock is high (see text). |
| 9 | V $_{\text {REF }+}$ | Reference Voltage Positive Input |
| 10 | V $_{\text {REF }-}$ | Reference Voltage Negative Input |
| 11 | VIN | Analog Signal Input |
| 12 | V $_{\text {DD }}$ | Power Supply, + 5V |
| 13 | B1 | Bit 1, Output (LSB) |
| 14 | B2 | Bit 2, Output |
| 15 | B3 | Bit 3, Output |
| 16 | REF (ctr) | Reference Ladder Midpoint |
| 17 | B4 | Bit 4, Output |
| 18 | B5 | Bit 5, Output |

Table 2: Chip Enable Truth Table

| $\overline{\text { CE1 }}$ | CE2 | B1-B6 | OF |
| :---: | :---: | :---: | :---: |
| 0 | 1 | Valid | Valid |
| 1 | 1 | Three-state | Valid |
| $X$ | 0 | Three-state | Three-state |

$\mathrm{X}=$ don't care

## DEVICE OPERATION

A sequential parallel technique is used by the CA3306 converter to obtain its high-speed operation. The sequence consists of the "Auto Balance" phase $\phi 1$ and the "Sample Unknown" phase $\phi 2$. (Refer to the circuit diagram.) Each conversion takes one clock cycle.* With the phase control low, the "Auto Balance" ( $\phi 1$ ) occurs during the High period of the clock cycle, and the "Sample Unknown" ( $\phi 2$ ) occurs during the low period of the clock cycle.

During the "Auto Balance" phase, a transmission-gate switch is used to connect each of 64 commutating capacitors to their associated ladder reference tap. Those tap voltages will be as follows:

$$
\begin{aligned}
V_{T A P}(N) & =\left[\left(V_{R E F} / 64\right) \times N\right]-\left[V_{R E F} /(2 \times 64)\right] \\
& =V_{R E F}[(2 N-1) / 128]
\end{aligned}
$$

Where: $\mathrm{V}_{\text {TAP }}(\mathrm{N})=$ reference ladder tap voltage at point N
$\mathrm{V}_{\mathrm{REF}}=$ voltage across $\mathrm{V}_{\mathrm{REF}}{ }^{-}$to $\mathrm{V}_{\text {REF }}{ }^{+}$ $N=$ tap number (1 through 64)
*This device requires only a single-phase clock. The terminology of $\phi 1$ and $\phi 2$ refers to the High and Low periods of the same clock.

## CA3306, CA3306A, CA3306C

## DEVICE OPERATION (Continued)

The other side of the capacitor is connected to a singlestage inverting amplifier whose output is shorted to its input by a switch. This biases the amplifier at its intrinsic trip point, which is approximately, $\left(V_{D D}-V_{S S}\right) / 2$. The capacitors now charge to their associated tap voltages, priming the circuit for the next phase.

In the "Sample Unknown" phase, all ladder tap switches are opened, the comparator amplifiers are no longer shorted, and $\mathrm{V}_{\mathbb{I N}}$ is switched to all 64 capacitors. Since the other end of the capacitor is now looking into an effectively open circuit, any voltage that differs from the previous tap voltage will appear as a voltage shift at the comparator amplifiers. All comparators whose tap voltages were lower than $V_{I N}$ will drive the comparator outputs to a "low" state. All comparators whose tap voltages were higher than $\mathrm{V}_{I N}$ will drive the comparator outputs to a "high" state. A second, capaci-tor-coupled, auto-zeroed amplifier further amplifies the outputs.

The status of all these comparator amplifiers are stored at the end of this phase ( $\phi 2$ ), by a secondary latching amplifier stage. Once latched, the status of the 64 comparators is decoded by a 64-to-7-bit decode array and the results are clocked into a storage register at the rising edge of the next $\phi 2$.

A 3-state buffer is used at the output of the 7 storage registers which are controlled by two chip-enable signals. $\overline{\mathrm{CE}} 1$ will independently disable B 1 through B 6 when it is in a high state. CE2 will independently disable B1 through B6 and the OF buffers when it is in the low state (Table 2).

To facilitate usage of this device a phase-control input is provided which can effectively complement the clock as it enters the chip. Also, an on-board zener is provided for use as a reference voltage.

## Continuous Clock Operation

One complete conversion cycle can be traced through the CA3306 via the following steps. (Refer to timing diagram, Figure 4.) With the phase control in a "High" state, the rising edge of the clock input will start a "sample" phase. During this entire "High" state of the clock, the 64 comparators will track the input voltage and the 64 latches willtrack the comparator outputs. At the falling edge of the clock, after the specified aperture delay, all 64 comparator outputs are captured by the 64 latches. This ends the "sample" phase and starts the "auto balance" phase for the comparators. During this "Low" state of the clock the output of the latches propagates through the decode array and
a 7 -bit code appears at the $D$ inputs of the output registers. On the next rising edge of the clock, this 7 -bit code is shifted into the output registers and appears with time delay $t_{D}$ as valid data at the output of the 3 -state drivers. This also marks the start of a new "sample" phase, thereby repeating the conversion process for this next cycle.

## Pulse Mode Operation

For sampling high-speed nonrecurrent or transient data, the converter may be operated in a pulse mode in one of three ways. The fastest method is to keep the converter in the Sample Unknown phase, $\phi 2$, during the standby state. The device can now be pulsed through the Auto Balance phase with a single pulse. The analog value is captured on the leading edge of $\phi 1$ and is transferred into the output registers on the trailing edge of $\phi 1$. We are now back in the standby state, $\phi 2$, and another conversion can be started, but not later than $5 \mu \mathrm{~s}$ due to the eventual droop of the commutating capacitors. Another advantage of this method is that it has the potential of having the lowest power drain. The larger the time ratio between $\phi 2$ and $\phi 1$, the lower the power consumption. (See timing diagram, Figure 6.)

The second method uses the Auto Balance phase, $\phi 1$, as the standby state. In this state the converter can stay indefinitely waiting to start a conversion. A conversion is performed by strobing the clock input with two $\$ 2$ pulses. The first pulse starts a Sample Unknown phase and captures the analog value in the comparator latches on the trailing edge. A second $\phi 2$ pulse is needed to transfer the data into the output registers. This occurs on the leading edge of the second pulse. The conversion now takes slightly longer, but the repetition rate may be as slow as desired. The disadvantage to this method is the higher device dissipation due to the low ratio of $\phi 2$ to $\phi 1$. (See timing diagram, Figure 6b.)
For applications requiring both indefinite standby and lowest power, standby can be in the $\phi 2$ (Sample Unknown) state with two $\phi 1$ pulses to generate valid data (see Figure 6 c). Valid data now appears two full clock cycles after starting the conversion process.

## Analog Input Considerations

The САЗ306 input terminal is characterized by a small capacitance (see Specifications) and a small voltage-dependent current (See Typical Performance Characteristics). The signal-source impedance should be kept low, however, when operating the CA3306 at high clock rates.

## CA3306, CA3306A, CA3306C

## DEVICE OPERATION (Continued)

The CA3306 outputs a short (less than 10 ns ) current spike of up to several mA amplitude (See Typical Performance Characteristics) at the beginning of the sample phase. (To a lesser extent, a spike also appears at the beginning of auto balance.) The driving source must recover from the spike by the end of the same phase, or a loss of accuracy will result.
A locally terminated $50 \Omega$ or $75 \Omega$ source is generally sufficient to drive the CA3306. If gain is required, a high-speed, fast-settling op amp, such as the HA-5033, HA-2542, or CA3450 is recommended.

## Digital Input And Output Interfacing

The two chip-enable and the phase-control inputs are standard CMOS units. They should be driven from less than $0.3 \times V_{D D}$ to at least $0.7 \times V_{D D}$. This can be done from 74HC series CMOS (QMOS), TTL with pull-up resistors, or, if $V_{D D}$ is greater than the logic supply, open collector or open drain drivers plus pull-ups. (See Figure 11.)

The clock input is more critical to timing variations, such as $\phi 1$ becoming too short, for instance. Pull-up resistors should generally be avoided in favor of active drivers. The clock input may be capacitively coupled, as it has an inter$\mathrm{nal} 50 \mathrm{k} \Omega$ feedback resistor on the first buffer stage, and will seek its own trip point. A clock source of at least $1 \mathrm{~V}_{\mathrm{p} \text {-p }}$ is adequate, but extremely non-symmetrical waveforms should be avoided.
The output drivers have full rail-to-rail capability. If driving CMOS systems with $V_{D D}$ below the $V_{D D}$ of the CA3306, a CD74HC4050 or CD74HC4049 should be used to step down the voltage. If driving LSTTL systems, no step-down should be necessary, as most LSTTLs will take input swings up to 10 V to 15 V .
Although the output drivers are capable of handling typical data bus loading, the capacitor charging currents will produce local ground disturbances. For this reason, an external bus driver is recommended.

## Increased Accuracy

In most cases the accuracy of the CA3306 should be sufficient without any adjustments. In applications where accuracy is of utmost importance, three adjustments can be made to obtain better accuracy; i.e., offset trim, gain trim, and midpoint trim.

## Offset Trim

In general offset correction can be done in the preamp circuitry by introducing a DC shift to $\mathrm{V}_{\mathrm{IN}}$ or by the offset
trim of the op amp. When this is not possible the $\mathrm{V}_{\mathrm{REF}}{ }^{-}$ input can be adjusted to produce an offset trim. The theoretical input voltage to produce the first transition is $1 / 2$ LSB. The equation is as follows:

$$
\begin{aligned}
\mathrm{V}_{\mathrm{IN}}(0 \text { to } 1 \text { transition }) & =1 / 2 \mathrm{LSB}=1 / 2\left(\mathrm{~V}_{\mathrm{REF}} / 64\right) \\
& =\mathrm{V}_{\mathrm{REF}} / 128
\end{aligned}
$$

If $\mathrm{V}_{\mathrm{IN}}$ for the first transition is less than the theoretical, then a single-turn $50 \Omega$ pot connected between $\mathrm{V}_{\text {REF }}{ }^{-}$and ground will accomplish the adjustment. Set $V_{\mathbb{I N}}$ to $1 / 2$ LSB and trim the pot until the 0 to 1 transition occurs.

If $\mathrm{V}_{\text {IN }}$ for the first transition is greater than the theoretical, then the $50 \Omega$ pot should be connected between $\mathrm{V}_{\text {REF }}{ }^{-}$and a negative voltage of about 2 LSB's. The trim procedure is as stated previously.

## Gain Trim

In general the gain trim can also be done in the preamp circuitry by introducing a gain adjustment for the op amp. When this is not possible, then a gain adjustment circuit should be made to adjust the reference voltage. To perform this trim, $\mathrm{V}_{I N}$ should be set to the 63 to overflow transition. That voltage is $1 / 2$ LSB less than V REF $^{+}$and is calculated as follows:

$$
\begin{aligned}
V_{\text {IN }}(63 \text { to } 64 \text { transition }) & =V_{\text {REF }}-V_{\text {REF }} / 128 \\
& =V_{\text {REF }}(127 / 128)
\end{aligned}
$$

To perform the gain trim; first do the offset trim and then apply the required $V_{I N}$ for the 63 to overflow transition. Now adjust $\mathrm{V}_{\mathrm{REF}}{ }^{+}$until that transition occurs on the outputs.

## Midpoint Trim

The reference center ( RC ) is available to the user as the midpoint of the resistor ladder. To trim the midpoint, the offset and gain trims should be done first. The theoretical transition from count 31 to 32 occurs at $311 / 2$ LSB's. That voltage is as follows:

$$
\begin{aligned}
\mathrm{V}_{\mathrm{IN}}(31 \text { to } 32 \text { transition }) & =31.5\left(\mathrm{~V}_{\mathrm{REF}} / 64\right) \\
& =\mathrm{V}_{\mathrm{REF}}(63 / 128)
\end{aligned}
$$

An adjustable voltage follower can be connected to the RC pin or a $2 k$ pot can be connected between $\mathrm{V}_{\text {REF }}{ }^{+}$and $\mathrm{V}_{\text {REF }}{ }^{-}$with the wiper connected to $R C$. Set $\mathrm{V}_{\text {IN }}$ to the 31 to 32 transition voltage, then adjust the voltage follower or the pot until the transition occurs on the output bits.

## CA3306, CA3306A, CA3306C

## DEVICE OPERATION (Continued)

The Reference Center point can also be used to create unique transfer functions. The user must remember, however, that there is approximately $120 \Omega$ in series with the RC pin.

## APPLICATIONS

## 7-Bit Resolution

To obtain 7-bit resolution, two CA3306s can be wired together. Necessary ingredients include an open-ended ladder network, an overflow indicator, three-state outputs, and chip-enabler controls-all of which are available on the CA3306.

The first step for connecting a 7 -bit circuit is to totem-pole the ladder networks, as illustrated in Figure 8. Since the absolute-resistance value of each ladder may vary, external trim of the mid-reference voltage may be required.

The overflow output of the lower device now becomes the seventh bit. When it goes high, all counts must come from the upper device. When it goes low, all counts must come from the lower device. This is done simply by connecting the lower overflow signal to the CE1 control of the lower A/D converter and the CE2 control of the upper A/D converter. The three-state outputs of the two devices (bits 1 through 6) are now connected in parallel to complete the circuitry.

## Doubled Sampling Speed

The phase control and both positive and negative true chip enables allow the parallel connection of two CA3306s to double the sampling speed. Figure 9 shows this configuration. One converter samples on the positive phase of the clock, and the second on the negative. The outputs are also alternately enabled. Care should be taken to provide a near square-wave clock if operating at close to the maximum clock speed for the devices.

## 8-Bit to 12-Bit Conversion Techniques

To obtain 8-to-12-bit resolution and accuracy, use a feedforward conversion technique. Two A/D converters will be needed to convert up to 11 bits; three A/D converters to convert 12 bits. The high speed of the CA3306 allows 12-bit conversions in the 500 -to- 900 ns range.

The circuit diagram of a high-speed 12-bit A/D converter is shown in Figure 10. In the feed-forward conversion method two sequential conversions are made. Converter A first does a coarse conversion to 6 bits. The output is applied to a 6-bit D/A converter whose accuracy level is good to 12 bits. The D/A converter output is then subtracted from the input voltage, multiplied by 32 , and then converted by a second flash A/D converter, which is connected in a 7 -bit configuration. The answers from the first and second conversions are added together with bit 1 of the first conversion overlapping bit 7 of the second conversion.

When using this method, take care that:

- The linearity of the first converter is better than $1 / 2$ LSB.
- An offset bias of 1 LSB ( $1 / 64$ ) is subtracted from the first conversion since the second converter is unipolar.
- The D/A converter and its reference are accurate to the total number of bits desired for the final conversion (the A/D converter need only be accurate to 6 bits).
The first converter can be offset-biased by adding a $20 \Omega$ resistor at the bottom of the ladder and increasing the reference voltage by 1 LSB . If a 6.4 V reference is used in the system, for example, then the first CA3306 will require a 6.5 V reference.


Figure 7: Typical CA3306 6-Bit Configuration, 5V Supply


Figure 8: Typical CA3306 7-Bit Resolution Configuration


Figure 9: Typical CA3306 6-Bit Resolution Configuration with Double Sampling Rate Capability


Figure 10: Typical CA3306, $800 \mathrm{~ns}, 12$-Bit ADC System


0193-20
Figure 11: 5V Logic Interface Circuit for $V_{D D}>5.5 \mathrm{~V}$

## CA3306, CA3306A, CA3306C

Table 3: Output Code Table

*The voltages listed above are the ideal centers of each output code shown as a function of its associated reference voltage.

## OPERATING AND HANDLING CONSIDERATIONS

## 1. Handling

All inputs and outputs of Harris CMOS devices have a network for electrostatic protection during handling. Recommended handling practices for CMOS devices are described in ICAN-6525. "Guide to Better Handling and Operation of CMOS Integrated Circuits."

## 2. Operating

## Operating Voltage

During operation near the maximum supply voltage limit, care should be taken to avoid or suppress power supply turn-on and turn-off transients, power supply ripple, or ground noise; any of these conditions must not cause $V_{D D}$ - $\mathrm{V}_{\mathrm{SS}}$ to exceed the absolute maximum rating.

## Input Signals

To prevent damage to the input protection circuit, input signals should never be greater than $\mathrm{V}_{\mathrm{DD}}$ nor less than $\mathrm{V}_{\mathrm{SS}}$. Input currents must not exceed 20 mA even when the power supply is off. The zener (pin 4) is the only terminal allowed to exceed $V_{D D}$.

## Unused Inputs

A connection must be provided at every input terminal. All unused input terminals must be connected to either $V_{D D}$ or $V_{S S}$, whichever is appropriate.

## Output Short Circuits

Shorting of outputs to $V_{D D}$ or $V_{S S}$ may damage CMOS devices by exceeding the maximum device dissipation.

## CA3318C

 CMOS Video Speed 8-Bit Flash Ahalog-to-Digital Converter $m^{1010^{9}}$
## GENERAL DESCRIPTION

The Harris CA3318C is a CMOS parallel FFLASH) and to-digital converter designed for applications demanding both low-power consumption and high-speed digitization.

The CA3318 operates over a wide full-scale input-voltage range of 4 V up to 7.5 V with maximum power consumptions depending upon the clock frequency selected. When operated from a 5 V supply at a clock frequency of 15 MHz , the typical power consumption of the CA3318 is 150 mW .

The intrinsic high conversion rate makes the CA3318 ideally suited for digitizing high-speed signals. The overflow bit makes possible the connection of two or more CA3318's in series to increase the resolution of the conversion system. A series connection of two CA3318's may be used to produce a 9-bit high-speed converter. Operation of two CA3318's in parallel doubles the conversion speed (i.e., increases the sampling rate from 15 to 30 MHz ).
256 paralleled auto-balanced voltage comparators measure the input voltage with respect to a known reference to produce the parallel-bit outputs in the CAЗ318.

255 comparators are required to quantize all input voltage levels in this 8 -bit converter, and the additional comparator is required for the overflow bit.

FEATURES

- CMOS Low Power with SOS Speed (150 mW Typ.)
- Parallel Conversion Technique
- 15-MHz Sampling Rate ( 67 ns Conversion Time)
- 8-Bit Latched 3-State Output with Overflow Bit
- $\pm 1$ LSB Accuracy (Typ.)
- Single Supply Voltage (4 to 7.5V)
- 2 Units in Series Allow 9-Bit Output
- 2 Units in Parallel Allow 30 MHz Sampling Rate


## APPLICATIONS

- TV Video Digitizing (Industrial/Security/Broadcast)
- High-Speed A/D Conversion
- Ultrasound Signature Analysis
- Transient Signal Analysis
- High-Energy Physics Research
- High-Speed Oscilloscope Storage/Display
- General-Purpose Hybrid ADCs
- Optical Character Recognition
- Radar Pulse Analysis
- Motion Signature Analysis
- $\mu$ P Data Acquisition Systems

ORDERING INFORMATION

| Part <br> Number | LInearity <br> (INL) | Sampling <br> Rate | Temperature <br> Range | Package |
| :---: | :---: | :---: | :---: | :---: |
| CA3318CE | $\pm 1.25 \mathrm{LSB}$ | $15 \mathrm{MHz}(67 \mathrm{~ns})$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 Pin Plastic DIP |
| CA3318CM | $\pm 1.5 \mathrm{LSB}$ | $15 \mathrm{MHz}(67 \mathrm{~ns})$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 Pin Plastic SOIC |
| CA3318CD | $\pm 1.5 \mathrm{LSB}$ | $15 \mathrm{MHz}(67 \mathrm{~ns})$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 Pin Ceramic DIP |

NOTE: Consult sales office for availability of SOIC package.


Flgure 1: Pln Conflguration

[^21]```
ABSOLUTE MAXIMUM RATINGS
DC Supply Voltage Range ( \(\mathrm{V}_{\mathrm{DD}}\) of \(\mathrm{V}_{\mathrm{AA}}{ }^{+}\))
    (Referenced to \(\mathrm{V}_{\mathrm{SS}}\) or \(\mathrm{V}_{A A}-\) Terminal, Which-
    ever is More Negative) ..................... -0.5 V to +8 V
Input Voltage Range
    CE2 and CE1 \(\ldots \ldots \ldots . . \mathrm{V}_{\mathrm{AA}^{-}}-0.5 \mathrm{~V}\) to \(\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}\)
    Clock, Phase, \(\mathrm{V}_{\mathrm{REF}}{ }^{-}\),
        \(1 / 2\) Ref \(\ldots \ldots \ldots \ldots . . . V_{A A^{-}}-0.5 \mathrm{~V}\) to \(\mathrm{V}_{\mathrm{AA}^{+}}+0.5 \mathrm{~V}\)
    \(1 / 4\) Ref...................... \(V_{S S}-0.5 \mathrm{~V}\) to \(V_{D D}+0.5 \mathrm{~V}\)
    \(\mathrm{V}_{\text {IN }}, 3 / 4 \mathrm{REF}, \mathrm{V}_{\text {REF }}{ }^{+} \ldots . . \mathrm{V}_{\mathrm{AA}^{-}}-0.5 \mathrm{~V}\) to \(\mathrm{V}_{\mathrm{AA}}{ }^{-}+7.5 \mathrm{~V}\)
Output Voltage Range
    Bits 1-8, Overflow
    (Outputs Off)
        \(. V_{S S}-0.5 \mathrm{~V}\) to \(\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}\)
```



```
    Clock, Phase, CE1, CE2, VIN, Bits 1-8, Overflow
```

ABSOLUTE MAXIMUM RATINGS
DC Supply Voltage Range（ $\mathrm{V}_{\mathrm{DD}}$ of $\mathrm{V}_{\mathrm{AA}}{ }^{+}$）
（Referenced to $\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{AA}}-$ Terminal，Which－
ever is More Negative）．．．．．．．．．．．．．．．．．．．．-0.5 V to +8 V
Input Voltage Range
CE2 and $\overline{\mathrm{CE}} 1 \ldots \ldots \ldots . . \mathrm{V}_{\mathrm{AA}^{-}}-0.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$
$1 / 2$ Ref ．．．．．．．．．．．．．．．． $\mathrm{V}_{\mathrm{AA}}{ }^{-}-0.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{AA}}{ }^{+}+0.5 \mathrm{~V}$

Output Voltage Range
Bits 1－8，Overflow
Outputs Off）$\ldots \ldots \ldots . . . . . . V_{S S}-0.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$

Clock，Phase，$\overline{\mathrm{CE}}, \mathrm{CE} 2, \mathrm{~V}_{\mathrm{IN}}$ ，Bits 1－8，Overflow


## ELECTRICAL CHARACTERISTICS

| Parameter | Test Conditions at $25^{\circ} \mathrm{C}$ $\begin{gathered} \mathbf{V}_{\mathbf{A A}^{+}}=\mathbf{V}_{\mathbf{D D}}=\mathbf{5 V}, \mathbf{V}_{\mathbf{R E F}}+=6.4 \mathrm{~V}, \\ \mathbf{V}_{\mathbf{R E F}}-=\mathbf{V}_{\mathbf{A A}^{-}}=\mathbf{V}_{\mathbf{S S}}, \mathbf{C L K}=15 \mathrm{MHz}, \end{gathered}$ <br> All Ref. Points Adjusted <br> (Unless Otherwise Noted) | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Resolution |  | 8 |  |  | Bits |
| Integral Linearity Error |  |  |  | $\pm 1.5$ | - LSB |
| Differential Linearity Error |  |  |  | $+1,-0.8$ | LSB |
| Quantizing Error |  |  |  | $\pm 0.5$ | LSB |
| Maximum Input Bandwidth | (Note 1) CA3318C | 2.5 |  |  | MHz |
| Offset Error, Unadjusted | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {REF }}-+1 / 2 \mathrm{LSB}$ | -0.5 | 4.5 | 6.4 | LSB |
| Gain Error Unadjusted | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {REF }}+-1 / 2 \mathrm{LSB}$ | -1.5 | 0 | 1.5 | LSB |
| $\begin{aligned} & V_{\text {IN }} \text { and }\left(V_{\text {REF }}+\right)-\left(V_{\text {REF }}-\right) \\ & \text { Full Scale Range } \end{aligned}$ | (Notes 2, 4) | 4 |  | 7 | V |
| $\mathrm{V}_{\text {IN }}$ Input Capacitance |  |  | 30 |  | pF |
| $\mathrm{V}_{\text {IN }}$ Input Current (See Text) | $\mathrm{V}_{\mathrm{IN}}=5.0 \mathrm{~V}, \mathrm{~V}_{\text {REF }}{ }^{+}=5.0 \mathrm{~V}$ |  |  | 3.5 | mA |
| Ladder Impedance |  | 270 | 500 | 800 | $\Omega$ |
| Max. Conversion Speed | CLK = Square Wave | 15 | 17 |  | MSPS |
| Auto Balance Time ( $\phi 1$ ) |  | 33 |  | $\infty$ | ns |
| Sample Time ( $\phi 2$ ) | (Note 4) | 25 |  | 500 | ns |
| Aperture Delay |  |  | 15 |  | ns |
| Aperture Jitter |  |  | 100 |  | pS |
| Differential Gain Error | Unadjusted |  | 2 |  | \% |
| Differential Phase Error | Unadjusted |  | 1 |  | \% |
| Data Valid Time ( $T_{D}$ ) | (Note 4) |  | 50 | 65 | ns |
| Data Hold Time ( $\mathrm{T}_{\mathrm{H}}$ ) | (Note 4) | 25 | 40 |  | ns |
| Output Enable Time ( $\mathrm{TEN}^{\text {) }}$ |  |  | 18 |  | ns |
| Output Disable Time ( $\mathrm{T}_{\text {DIS }}$ ) |  |  | 18 |  | ns |
| Device Current (IDD $+I_{A A}$ ) (Excludes IREF) | Continuous Conversion.(Note 4) |  | 30 | 60 | mA |
|  | Auto Balance ( $\phi 1$ ) |  | 30 | 60 |  |
| Digital Inputs: |  |  |  |  |  |
| Low Level Input Voltage $\mathrm{V}_{\mathrm{OL}}$ : $\overline{\mathrm{CE}}, \mathrm{CE} 2$ | (Note 4) |  |  | $0.2 V_{D D}$ | V |
| CLK, Phase | (Note 4) |  |  | $0.2 \mathrm{~V}_{\mathrm{AA}}$ | V |
| High Level Input Voltage $\mathrm{V}_{\mathrm{IN}}$ : $\overline{\mathrm{CE}}, \mathrm{CE} 2$ | (Note 4) | $0.7 \mathrm{~V}_{\mathrm{DD}}$ |  |  | V |
| CLK, Phase | (Note 4) | $0.7 \mathrm{~V}_{\mathrm{AA}}$ |  |  | V |
| Input Leakage Current, II: Except CLK Input | (Note 3) |  | $\pm 0.2$ | $\pm 5$ | $\mu \mathrm{A}$ |
| - Input Capacitance, $\mathrm{C}_{1}$ |  |  | 3 |  | pF |

## CA3318C

ELECTRICAL CHARACTERISTICS (Continued)

| Parameter | Test Conditions at $25^{\circ} \mathrm{C}$ $\mathbf{V}_{\mathbf{A A}}{ }^{+}=\mathbf{V}_{\mathbf{D D}}=5 \mathrm{~V}, \mathbf{V}_{\mathbf{R E F}}+=6.4 \mathrm{~V}$ <br> $\mathbf{V}_{\mathbf{R E F}^{-}}=\mathbf{V}_{\mathbf{A A}}{ }^{-}=\mathbf{V}_{\mathbf{S S}}, \mathbf{C L K}=15 \mathrm{MHz}$, <br> All Ref. Points Adjusted <br> (Unless Otherwise Noted) | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Digital Outputs: |  |  |  |  |  |
| Output Low (Sink) Current | $\mathrm{V}_{\mathrm{O}}=0.4 \mathrm{~V}$ | 4 | 10 |  | mA |
| Output High (Source) Current | $\mathrm{V}_{\mathrm{O}}=4.5 \mathrm{~V}$ | -4 | -6 |  |  |
| 3-State Output Off-State Leakage Current, loz |  |  | $\pm 0.2$ | $\pm 5$ | $\mu \mathrm{A}$ |
| Output Capacitance, $\mathrm{C}_{\mathrm{O}}$ |  |  | 4 |  | pF |

NOTE 1: A full scale sine wave input of greater than $\mathrm{F}_{\text {clock }} / 2$ or the specified input bandwidth (whichever is less) may cause an erroneous output code. The -3 dB bandwidth for frequency response purposes is greater than 30 MHz .
2: $V_{\mathbb{N}}$ (Full Scale) or $V_{R E F}+$ should not exceed $V_{A A}++1.5 V$ for accuracy.
3: The clock input is a CMOS inverter with a $50 \mathrm{k} \Omega$ feedback resistor and may be AC coupled with $1 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ min. source.
4: Parameter not tested, but guaranteed by design or characterization.

Table 1: Pin Description

| Pin | Name | Description |
| :---: | :---: | :---: |
| 1 | B1 | Bit 1 (LSB) <br> Bit 2 <br> Bit 3 <br> Output <br> Bit 4 <br> Data <br> Bit 5 <br> Bits <br> Bit 6 <br> ( High = True) <br> Bit 7 <br> Bit 8 (MSB) <br> Overflow <br> Reference Ladder $1 / 4$ Point <br> Digital Ground <br> Digital Power Supply, +5 V <br> Three-State Output Enable Input, <br> Active Low. See Table 2. <br> Three-State Output Enable Input, <br> Active High. See Table 2. <br> Reference Voltage Negative Input <br> Analog Signal Input <br> Analog Ground <br> Clock Input <br> Sample clock phase control input. <br> When PHASE is low, "Sample <br> Unknown" occurs when the clock is low and "Auto Balance" occurs when the clock is high (see text). |
| 2 | B2 |  |
| 3 | B3 |  |
| 4 | B4 |  |
| 5 | B5 |  |
| 6 | B6 |  |
| 7 | B7 |  |
| 8 | B8 |  |
| 9 | OF |  |
| 10 | 1/4R |  |
| 11 | $\mathrm{V}_{\mathrm{SS}}$ |  |
| 12 | $V_{D D}$ |  |
| 13 | CE2 |  |
| 14 | $\overline{\mathrm{CE}}$ |  |
| 15 | $V_{\text {REF }-}$ |  |
| 16 | $\mathrm{V}_{\text {IN }}$ |  |
| 17 | $\mathrm{V}_{\mathrm{AA} \text { - }}$ |  |
| 18 | CLK |  |
| 19 | PHASE |  |

Table 1: Pin Description (Continued)

| Pin | Name | Description |
| :---: | :---: | :--- |
| 20 | $1 / 2 R$ | Reference Ladder Midpoint |
| 21 | $V_{I N}$ | Analog Signal Input |
| 22 | $V_{\text {REF }}+$ | Reference Voltage Positive Input |
| 23 | $3 / 4 R$ | Reference Ladder $3 / 4$ Point |
| 24 | $V_{\text {AA }}+$ | Analog Power Supply, +5 V |

Table 2: Chip Enable Truth Table

| $\overline{\text { CE1 }}$ | CE2 | B1-B8 | OF |
| :---: | :---: | :---: | :---: |
| 0 | 1 | Valid | Valid |
| 1 | 1 | Three-State | Valid |
| $X$ | 0 | Three-State | Three-State |

$\mathrm{x}=$ Don't Care

## DEVICE OPERATION

A sequential parallel technique is used by the CA3318 converter to obtain its high-speed operation. The sequence consists of the "Auto-Balance" phase, $\phi 1$, and the "Sample Unknown" phase, $\phi 2$. (Refer to the circuit diagram.) Each conversion takes one clock cycle*. With the phase control (pin 19) high, the "Auto-Balance" ( $\phi$ ) occurs during the high period of the clock cycle, and the "Sample Unknown" ( $\phi 2$ ) occurs during the low period of the clock cycle.

[^22]During the "Auto-Balance" phase, a transmission switch is used to connect each of the first set of 256 commutating capacitors to their associated ladder reference tap. Those tap voltages will be as follows:

$$
\begin{aligned}
V_{\text {tap }}(N) & \left.=\left[(N / 256) V_{\text {REF }}\right]-(1 / 512) V_{\text {REF }}\right] \\
& =[(2 N-1) / 512] V_{\text {REF }}
\end{aligned}
$$

Where:
$V_{\text {tap }}(n)=$ reference ladder tap voltage at point $n$.
$V_{\text {REF }}=$ voltage across $V_{\text {REF }}-$ to $V_{\text {REF }}+$
$N=$ tap number (1 through 256)
The other side of these capacitors are connected to sin-gle-stage amplifiers whose outputs are shorted to their inputs by switches. This balances the amplifiers at their intrinsic trip points, which is approximately $\left(\mathrm{V}_{\mathrm{AA}}+-\mathrm{V}_{\mathrm{AA}}-\right) / 2$. The first set of capacitors now charges to their associated tap voltages.
At the same time a second set of commutating capacitors and amplifiers is also auto-balanced. The balancing of the second-stage amplifier at its intrinsic trip point removes any tracking differences between the first and second amplifier stages. The cascaded auto-balance (CAB) technique, used here, increases comparator sensitivity and temperature tracking.

In the "Sample Unknown" phase, all ladder tap switches and comparator shorting switches are opened. At the same time $V_{\mathbb{I N}}$ is switched to the first set of commutating capacitors. Since the other end of the capacitors are now looking into an effectively open circuit, any input voltage that differs from the previous tap voltage will appear as a voltage shift at the comparator amplifiers. All comparators that had tap voltages greater than $\mathrm{V}_{\mathrm{IN}}$ will go to a "high" state at their outputs. All comparators that had tap voltages lower than $V_{\mathbb{N}}$ will go to a "low" state.

The status of all these comparator amplifiers is ac coupled through the second-stage comparator and stored at the end of this phase ( $\phi 2$ ) by a latching amplifier stage. The latch feeds a second latching stage, triggered at the end of $\phi 1$. This delay allows comparators extra settling time. The status of the comparators is decoded by a 256 to 9 -bit decoder array, and the results are clocked into a storage register at the end of the next $\phi 2$.

A 3-stage buffer is used at the output of the 9 storage registers which are controlled by two chip-enable signals. $\overline{\mathrm{CE}} 1$ will independently disable B1 through B8 when it is in a high state. CE2 will independently disable B1 through B8 and the OF buffers when it is in the low state.

To facilitate usage of this device, a phase control input is provided which can effectively complement the clock as it enters the chip.

## Continuous-Clock Operation

One complete conversion cycle can be traced through the CA3318 via the following steps. (Refer to timing diagram.) With the phase control in a "low" state, the rising edge of the clock input will start a "sample" phase. During this entire "high" state of the clock, the comparators will track the input voltage and the first-stage latches will track the comparator outputs. At the falling edge of the clock, all 256 comparator outputs are captured by the 256 latches. This ends the "sample" phase and starts the "auto-balance" phase for the comparators. During this "low" state of the clock, the output of the latches settles and is captured by a second row of latches when the clock returns high. The second-stage latch output propagates through the decode array, and a 9-bit code appears at the D inputs of the output registers. On the next falling edge of the clock, this 9-bit code is shifted into the output registers and appears with time delay $t_{d}$ as valid data at the output of the 3 -state drivers. This also marks the end of the next "sample" phase, thereby repeating the conversion process for this next cycle.

## Pulse-Mode Operation

The CA3318 needs two of the same polarity clock edges to complete a conversion cycle: If, for instance, a negative going clock edge ends sample " $N$ ", then data " N " will appear after the next negative going edge. Because of this requirement, and because there is a maximum sample time of 500 ns (due to capacitor droop), most pulse or intermittent sample applications will require double clock pulsing.

If an indefinite standby state is desired, standby should be in auto-balance, and the operation would be as in Figure 5A.

If the standby state is known to last less than 500 ns and lowest average power is desired, then operation could be as in Figure 5B.

## Increased Accuracy

In most cases the accuracy of the CA3318 should be sufficient without any adjustments. In applications where accuracy is of utmost importance, five adjustments can be made to obtain better accuracy, i.e., offset trim; gain trim; and $1 / 4$, $1 / 2$ and $3 / 4$ point trim.


Figure 3：Input to Output Timing Diagram


Figure 4：Output Enable Timing Diagram


A：Standby in Indefinite Auto Balance（Shown with Phase＝Low）


B：Standby in Sample（Shown with Phase＝Low）
Figure 5：Pulse Mode Operation

## Offset Trim

In general, offset correction can be done in the preamp circuitry by introducing a dc shift to $\mathrm{V}_{\mathrm{IN}}$ or by the offset trim of the op amp. When this is not possible the $\mathrm{V}_{\text {REF }}$ - input can be adjusted to produce an offset trim. The theoretical input voltage to produce the first transition is $1 / 2$ LSB. The equation is as follows:

$$
\begin{aligned}
\mathrm{V}_{\mathrm{IN}}(0 \text { to } 1 \text { transition }) & =1 / 2 \mathrm{LSB}=1 / 2 \\
& \left.=\mathrm{V}_{\mathrm{REF}} / 256\right) \\
& =\mathrm{V}_{\text {REF }} / 512
\end{aligned}
$$

If $\mathrm{V}_{\mathrm{IN}}$ for the first transition is less than the theoretical, then a single-turn $50 \Omega$ pot connected between $V_{\text {REF }}-$ and ground will accomplish the adjustment. Set $\mathrm{V}_{\mathrm{IN}}$ to $1 / 2$ LSB and trim the pot until the 0-to-1 transition occurs.

If $\mathrm{V}_{\text {IN }}$ for the first transition is greater than the theoretical, then the $50 \Omega$ pot should be connected between $\mathrm{V}_{\text {REF }}-$ and a negative voltage of about 2 LSB's. The trim procedure is as stated previously.

## Gain Trim

In general, the gain trim can also be done in the preamp circuitry by introducing a gain adjustment for the op amp. When this is not possible, then a gain adjustment circuit should be made to adjust the reference voltage. To perform this trim, $\mathrm{V}_{\mathrm{IN}}$ should be set to the 255 to overflow transition. That voltage is $1 / 2$ LSB less than $V_{\text {REF }}+$ and is calculated as follows:

$$
\begin{aligned}
\mathrm{V}_{\mathrm{IN}}(255 \text { to } 256 \text { transition }) & =\mathrm{V}_{\text {REF }}-\mathrm{V}_{\text {REF }} / 512 \\
& =V_{\text {REF }}(511 / 512)
\end{aligned}
$$

To perform the gain trim, first do the offset trim and then apply the required $\mathrm{V}_{\mathrm{IN}}$ for the 255 to overflow transition. Now adjust $\mathrm{V}_{\text {REF }}+$ until that transition occurs on the outputs.

## $1 / 4$ Point Trims

The $1 / 4,1 / 2$ and $3 / 4$ points on the reference ladder are brought out for linearity adjusting or if the user wishes to create a non-linear transfer function. The $1 / 4$ points can be driven by the reference drivers shown (Figure 7) or by 2-K pots connected between $\mathrm{V}_{\text {REF }}+$ and $\mathrm{V}_{\text {REF }}-$. The $1 / 2$ (mid-) point should be set first by applying an input of 257/512 $\times$ ( $\mathrm{V}_{\text {REF }}$ ) and adjusting for an output changing from 128 to 129 . Similarly the $1 / 4$ and $3 / 4$ points can be set with inputs of 129/512 and 385/512 $\times\left(\mathrm{V}_{\text {REF }}\right)$ and adjusting for counts of 192 to 193 and 64 to 65 . (Note that the points are actually $1 / 4,1 / 2$ and $3 / 4$ of full scale +1 LSB.)

## 9-Bit Resolution

To obtain 9-bit resolution, two CA3318's can be wired together. Necessary ingredients include an open-ended
ladder network, an overflow indicator, three-state outputs, and chip-enable controls-all of which are available on the САЗ318.
The first step for connecting a 9-bit circuit is to totem-pole the ladder networks, as illustrated in Figure 8. Since the absolute resistance value of each ladder may vary, external trim of the mid-reference voltage may be required.
The overflow output of the lower device now becomes the ninth bit. When it goes high, all counts must come from the upper device. When it goes low, all counts must come from the lower device. This is done simply by connecting the lower overflow signal to the CE1 control of the lower A/ D converter and the CE2 control of the upper A/D converter. The three-state outputs of the two devices (bits 1 through 8) are now connected in parallel to complete the circuitry. The complete circuit for a 9 -bit A/D converter is shown in Figure 9.

## Grounding/Bypassing

The analog and digital supply grounds of a system should be kept separate and only connected at the A/D. This keeps digital ground noise out of the analog data to be converted. Reference drivers, input amps, reference taps, and the $V_{A A}$ supply should be bypassed at the A/D to the ana$\log$ side of the ground. See Figure 10 for a block diagram of this concept. All capacitors shown should be low impedance $0.1 \mu \mathrm{~F}$ ceramics and should be mounted as close to the $A / D$ as possible. If $V_{A A}+$ is derived from $V_{D D}$, a small ( $10 \Omega$ resistor or inductor and additional filtering ( $4.7 \mu \mathrm{~F}$ tantalum) may be used to keep digital noise out of the analog system.

## Input Loading

The CA3318 outputs a current pulse to the $\mathrm{V}_{\text {IN }}$ terminal at the start of every sample period. This is due to capacitor charging and switch feedthrough and varies with input voltage and sampling rate. The signal source must be capable of recovering from the pulse before the end of the sample period to guarantee a valid signal for the A/D to convert. Suitable high speed amplifiers include the HA-5033, HA-2542; and CA3450. Figure 11 is an example of an amplifier which recovers fast enough for sampling at 15 MHz .

## Output Loading

The CMOS digital output stage, although capable of driving large loads, will reflect these loads into the local ground. It is recommended that a local QMOS buffer such as CD74HC541E be used to isolate capacitive loads.

Table 3: Output Code Table

| Code Description | Input Voltage* | Itage* $\mathrm{V}_{\text {REF }}$ | Binary Output Code |  |  |  |  |  |  |  |  | Decimal Count |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 6.40V <br> (V) | $\begin{gathered} 5.12 \mathrm{~V} \\ (\mathrm{~V}) \end{gathered}$ | OF | $\begin{aligned} & \text { MSB } \\ & \text { B8 } \end{aligned}$ | B7 | B6 | B5 | B4 | B3 | B2 | $\begin{array}{r} \text { LSB } \\ \text { B1 } \end{array}$ |  |
| Zero | 0.00 | 0.00 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 LSB | 0.025 | 0.02 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| 2 LSB | 0.05 | 0.04 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 2 |
| $\bullet$ | $\bullet$ | - |  |  |  |  | $\bullet$ |  |  |  |  | $\bullet$ |
| $\bullet$ | $\bullet$ | $\bullet$ |  |  |  |  | $\bullet$ |  |  |  |  | $\bullet$ |
| $1 / 4$ Full Scale | 1.60 | 1.28 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 64 |
| - |  | $\bullet$ |  |  |  |  | - |  |  |  |  | - |
| - | $\bullet$ | $\bullet$ |  |  |  |  | $\bullet$ |  |  |  |  | $\bullet$ |
| - | $\bullet$ | $\bullet$ |  |  |  |  | $\bullet$ |  |  |  |  | $\bullet$ |
| 1/2 Full Scale - 1 LSB | 3.175 | 2.54 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 127 |
| $1 / 2$ Full Scale | 3.20 | 2.56 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 128 |
| $1 / 2$ Full Scale +1 LSB | 3.225 | 2.58 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 129 |
| - | $\bullet$ | $\bullet$ |  |  |  |  | $\bullet$ |  |  |  |  | $\bullet$ |
| $\bullet$ | $\bullet$ | $\bullet$ |  |  |  |  | $\bullet$ |  |  |  |  | $\bullet$ |
| $3 / 4$ Full Scale | 4.80 | 3.84 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 192 |
| - | $\bullet$ | $\bullet$ |  |  |  |  | $\bullet$ |  |  |  |  | - |
| $\bullet$ | $\bullet$ | $\bullet$ |  |  |  |  | $\bullet$ |  |  |  |  | - |
| $\bullet$ | - | $\bullet$ |  |  |  |  | $\bullet$ |  |  |  |  | - |
| Full Scale - 1 LSB | 6.35 | 5.08 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 254 |
| Full Scale | 6.375 | 5.10 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 255 |
| Over Flow | 6.40 | 5.12 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 511 |

* The voltages listed above are the ideal centers of each output code shown as a function of its associated reference voltage.


## Reducing Power

Most power is consumed while in the auto-balance state. When operating at lower than 15 MHz clock speed, power can be reduced by stretching the sample ( $\phi 2$ ) time. The constraints are a minimum balance time ( $\phi 1$ ) of 33 ns , and a maximum sample time of 500 ns . Longer sample times cause droop in the auto-balance capacitors. Power can also be reduced in the reference string by switching the reference on only during auto-balance.

## Clock Input

The Clock and Phase inputs feed buffers referenced to $\mathrm{V}_{\mathrm{AA}}+$ and $\mathrm{V}_{\mathrm{AA}}-$. Phase should be tied to one of these two potentials, while the clock (if DC coupled) should be driven at least from 0.2 to $0.7 \times\left(\mathrm{V}_{A A^{+}}-\mathrm{V}_{\mathrm{AA}}-\right)$. The clock may also be $A C$ coupled with at least a $1 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ swing. This allows TTL drive levels or 5 V QMOS levels when $\mathrm{V}_{\mathrm{AA}}{ }^{+}$is greater than 5 V .



0194-8
Figure 7: Typical $1 / 4$ Point Drivers for Adjusting Linearity (Use for Maximum Linearity)
NOTE: All Op Amps $=3 / 4$ CA324E
Bypass All Reference Points to Analog Ground Near A/D with $0.1 \mu \mathrm{~F}$ Ceramic Caps.

Adjust $V_{\text {REF }}+$ First, then $1 / 2,3 / 4$ and $1 / 4$ Points.


Figure 8: Using two CA3318's for 9-Bit Resolution
NOTE: Reference Taps and $V_{A A}$ Should be Bypassed to AGND with $0.1 \mu \mathrm{~F}$ Low Impedance Caps.
The Mid-Point Driver must be Stable with Capacitive Loads.


Figure 9: Typical Circuit Configuration for the CA3318 with No Linearity Adjust
NOTE: All Capacitors $=0.1 \mu \mathrm{~F}$, Low Inductance Ceramic (Unless Noted)


Figure 10: Typical System Grounding/Bypassing


0194-12
Figure 11: Typical High Bandwidth Amplifier for Driving the CA3318

## OPERATING AND HANDLING

## CONSIDERATIONS

1. Handling

All inputs and outputs for CMOS devices have a network for electrostatic protection during handling. Recommended handling practices for CMOS devices are described in ICAN-6525 "Guide to Better Handling and Operation of CMOS Integrated Circuits".
2. Operating

## Operating Voltage

During operation near the maximum supply voltage limit, care should be taken to avoid or suppress power supply turn-on and turn-off transients, power supply ripple, or ground noise; any of these conditions must not.cause $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ to exceed the absolute maximum rating.

## Input Signals

As shown in the maximum ratings, all inputs except $V_{\text {in }}$, $3 / 4 R E F$, and $V_{\text {REF }}+$ have diodes to $V_{D D}$ or $V_{A A}+$ and from $V_{S S}$ or $V_{A A}-V_{i n}, 3 / 4$ REF, and $V_{\text {REF }}+$ have, instead, 10 V zener diodes to $\mathrm{V}_{\mathrm{AA}^{-}}$. No current of greater than 20 mA should be allowed through any of these diodes, even when the supplies are off.

## Unused Inputs

A connection must be provided at every input terminal. All unused input terminals must be connected to either $V_{D D}$ or $V_{S S}$, whichever is appropriate.

## Output Short Circuits

Shorting of outputs to $V_{D D}$ or $V_{S S}$ may damage $C M O S$ devices by exceeding the maximum device dissipation.

## PRELIMINARY

April 1990

8 Bit, 20MSPS Flash A/D Converter

## Features

- 20MSPS Conversion Rate
- 9 MHz Full Power Input Bandwidth
- No Missing Codes
- Sample and Hold Not Required
- $\pm 3 / 4$ LSB Differential Linearity Error (Typical)
- CMOS/TTL Compatible
- Single +5 V Supply Voltage
- Improved Replacement for MP7684
- Higher Operating Frequency
- Higher Output Drive
- Lower Leakage Current
- Lower Reference Current


## Applications

- Video Digitizing
- Radar Systems
- Medical Imaging
- Communication Systems
- High Speed Data Acquisition Systems


## Pinout

28 PIN (PLASTIC DIP) TOP VIEW


## Description

The HI-5700 is a monolithic, 8-bit, CMOS FLASH Analog-to-Digital Converter. Fabricated in the Harris L7 CMOS process, it is designed for high speed applications where wide bandwidth and low power consumption are - essential. Its 20MSPS speed is made possible by a parallel architecture which also eliminates the need for an external sample and hold circuit. The $\mathrm{HI}-5700$ delivers $\pm 3 / 4$ LSB differential nonlinearity while consuming only 550 mW typically. Latched outputs are provided which present valid data to the output bus one clock cycle after the convert command is received. An overflow bit is provided to allow the series connection of two converters, thus achieving 9bit resolution.
The HI-5700 is available in Commercial and Industrial Temperature ranges. It comes in 28 pin Plastic DIP.

[^23]CAUTION: These devices are sensitive to electrostatic discharge. Proper IC handling procedures should be followed.
Copyright © Harris Corporation 1990

HI-5700

## Pin Description

| PIN <br> NUMBER | NAME | DESCRIPTION |
| :---: | :--- | :--- |
| 1 | CLK | Clock Input Pin |
| 2 | D7 | Bit 7 Output (MSB) |
| 3 | D6 | Bit 6 Output |
| 4 | D5 | Bit 5 Output |
| 5 | D4 | Bit 4 Output |
| 6 | 1/4R | 1/4th Point of R Ladder |
| 7 | VDD | Power Supply of Digital Circuit |
| 8 | GND | Digità Ground |
| 9 | $3 / 4 R$ | 3/4th Point of R Ladder |
| 10 | D3 | Bit 3 Output |
| 11 | D2 | Bit 2 Output |
| 12 | D1 | Bit 1 Output |
| 13 | D0 | Bit 0 Output (LSB) |
| 14 | OFW | Digital Output Overflow Pin |


| PIN NUMBER | NAME | DESCRIPTION |
| :---: | :---: | :---: |
| 15 | CE2 | Chip Enable Control Pin (See Truth Table) |
| 16 | $\overline{\mathrm{CE}} 1$ | Chip Enable Control Pin (See Truth Table) |
| 17 | $\mathrm{V}_{\text {REF }}(+)$ | Reference Voltage (+) Input Pin |
| 18 | AV ${ }_{\text {DD }}$ | Power Supply of Analog Circuit |
| 19 | AGND | Analog Circuit Ground |
| 20 | AGND | Analog Circuit Ground |
| 21 | $A V_{D D}$ | Power Supply of Analog Circuit |
| 22 | 1/2R | Mid Point of R Ladder: - |
| 23 | AV ${ }_{\text {DD }}$ | Power Supply of Analog Circuit |
| 24 | AGND | Analog Ground |
| 25 | AGND | Analog Ground |
| 26 | AVDD | Power Supply of Analog Circuit |
| 27 | $V_{\text {REF ( }-1}$ | Reference Voltage (-) Input |
| 28 | $\mathrm{V}_{\mathrm{IN}}$ | Analog Input |

Block Diagram


| Absolute Maximum Ratings (Note 1) |  | Operating Temperature Range |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \mathrm{HI}-5700 \mathrm{~A} \\ & \mathrm{HI}-5700 \mathrm{~J} . \end{aligned}$ |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  |
|  |  | . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| All Other Pins (Max) |  |  |  | Junction Tem |  | -65 ${ }^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |  |
| All Other Pins (Min) |  | Storage Temperature. |  |  |  |  |
| Total Power Dissipation $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C} \ldots \ldots . .10 .100 \mathrm{~mW}$ |  |  |  |  |  |  |
| Electrical Specifications: $A V_{D D}=V_{D D}=+5.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{REF}(+)}=+4.0 \mathrm{~V} ; \mathrm{V}_{\mathrm{REF}(-)}=\mathrm{GND}=\mathrm{AGND}=\mathrm{OV} ; \mathrm{F}_{\mathrm{S}}=$ Specified Clock Frequency @ $50 \%$ Duty Cycle; $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$; Full Temperature Range, Unless Otherwise Specified. |  |  |  |  |  |  |
| PARAMETER (Note 2) |  | TEST CONDITIONS | HI-5700 A/J |  |  | UNITS |
|  |  | MIN | TYP | MAX |  |
| SYSTEM PERFORMANCE |  |  |  |  |  |  |
| Resolution <br> Integral Linearity Error (INL) |  |  | $\begin{aligned} & \mathrm{F}_{\mathrm{S}}=250 \mathrm{KHz}, \mathrm{f}_{\mathrm{in}}=58 \mathrm{~Hz} \text { ramp } \\ & \mathrm{F}_{\mathrm{S}}=250 \mathrm{KHz}, \mathrm{f}_{\mathrm{in}}=58 \mathrm{~Hz} \text { ramp } \end{aligned}$ | 8 | - | - | Bits |
|  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - |  | $\pm 3 / 4$ | $\pm 2$$\pm 21 / 4$ | LSB |
|  | $\mathrm{T}_{\mathrm{A}}=$ Full | - |  |  |  | LSB |
|  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $\mathrm{F}_{\mathrm{S}}=10 \mathrm{MHz}, \mathrm{f}_{\text {in }}=2.4 \mathrm{KHz}$ ramp | - | $\pm 11 / 4$ | - | LSB |
|  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $\mathrm{F}_{\mathrm{S}}=15 \mathrm{MHz}, f_{\text {in }}=3.5 \mathrm{KHz}$ ramp | - | $\pm 13 / 4$ | - | LSB |
|  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $\mathrm{F}_{\mathrm{S}}=20 \mathrm{MHz}, \mathrm{f}_{\text {in }}=4.7 \mathrm{KHz}$ ramp | - | $\pm 2$ | - | LSB |
|  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $\mathrm{F}_{\mathrm{S}}=25 \mathrm{MHz}, \mathrm{f}_{\text {in }}=5.9 \mathrm{KHz} \mathrm{ramp}$ | - | $\pm 31 / 2$ | - | LSB |
| Differential Linearity Error (DNL) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $\begin{aligned} & F_{S}=250 \mathrm{KHz}, \mathrm{f}_{\text {in }}=58 \mathrm{~Hz} \text { ramp } \\ & F_{\mathrm{S}}=250 \mathrm{KHz}, \mathrm{f}_{\mathrm{in}}=58 \mathrm{~Hz} \text { ramp } \end{aligned}$ | - | $\pm 3 / 4$ | $+1 \overline{-} /-1$ | LSB |
|  | $\mathrm{T}_{\mathrm{A}}=$ Full |  | - |  |  | LSB |
|  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $\mathrm{F}_{\mathrm{S}}=10 \mathrm{MHz}, \mathrm{f}_{\text {in }}=2.4 \mathrm{KHz}$ ramp | - | $\pm 3 / 4$ | - | LSB |
|  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $\mathrm{F}_{\mathrm{S}}=15 \mathrm{MHz}, \mathrm{f}_{\mathrm{in}}=3.5 \mathrm{KHz}$ ramp | - | $\pm 3 / 4$ | - | LSB |
|  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $\mathrm{F}_{\mathrm{S}}=20 \mathrm{MHz}, \mathrm{f}_{\text {in }}=4.7 \mathrm{KHz}$ ramp | - | $\pm 9 / 10$ | - | LSB |
|  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $\mathrm{FS}_{\mathrm{S}}=25 \mathrm{MHz}, \mathrm{f}_{\mathrm{in}}=5.9 \mathrm{KHz}$ ramp | - | $\pm 11 / 4$ | - | LSB |
| Minimum Conversion Rate | $\mathrm{T}_{\mathrm{A}}=$ Full | No Missing Codes | - | - | 0.125 | MSPS |
| Maximum Conversion Rate | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | No Missing Codes No Missing Codes | - | 24 | - | MSPS |
|  | $\mathrm{T}_{\mathrm{A}}=$ Full |  |  | 19 |  | MSPSMHz |
| Full Power Input Bandwidth |  | $\mathrm{FS}=14 \mathrm{MHz}$ | - | 9 | - |  |
| Signal to Noise Ratio (SNR) |  | $\mathrm{F}_{\text {S }}=1.0 \mathrm{MHz}, \mathrm{f}_{\text {in }}=100 \mathrm{kHz}$$\mathrm{F}_{\text {S }}=10 \mathrm{MHz}, \mathrm{f}_{\text {in }}=100 \mathrm{kHz}$ | - | 47 | - | $\begin{gathered} \mathrm{MHz} \\ \mathrm{~dB} \end{gathered}$ |
| RMS Signal |  |  | - | 47 |  | dB |
| RMS Noise <br> Signal to Noise Ratio (SINAD) |  | $\mathrm{F}_{S}=10 \mathrm{MHz}, \mathrm{f}_{\text {in }}=100 \mathrm{kHz}$ $\mathrm{FS}=10 \mathrm{MHz}, \mathrm{f}_{\text {in }}=3.0 \mathrm{MHz}$ | - | 43 | - | dB |
|  |  | $\mathrm{F}_{\text {S }}=1.0 \mathrm{MHz}, \mathrm{f}_{\text {in }}=100 \mathrm{kHz}$ | - | 45 | - | dB |
| a$=$ |  | $\mathrm{F}_{\mathrm{S}}=10 \mathrm{MHz}, \mathrm{f}_{\mathrm{in}}=100 \mathrm{kHz}$ | - | 44 |  | dB |
| RMS Noise + Distortion <br> Total Harmonic Distortion |  | $\begin{aligned} & F_{S}=10 \mathrm{MHz}, f_{\text {in }}=3.0 \mathrm{MHz} \\ & F_{S}=10 \mathrm{MHz}, f_{\text {in }}=100 \mathrm{kHz} \\ & F_{S}=10 \mathrm{MHz}, f_{\text {in }}=3.0 \mathrm{MHz} \end{aligned}$ | - | 35 | - | dB |
|  |  | - | -49 | - | dBc |  |
| Aperture Delay, ${ }_{\text {taP }}$ |  |  | - | -37 | - | dBc |
|  |  | $\mathrm{FS}_{\mathrm{S}}=10 \mathrm{MHz}, \mathrm{f}_{\mathrm{in}}=3.0 \mathrm{MHz}$ | - | 6 | - | ns |
| Aperture Jitter, taJ |  |  | - | 30 | - | ps |
| V10 Error |  |  | - | 4 | 6 | LSB |
| Full Scale Error |  |  | - | 1 | 3 | LSB |
| SWITCHING CHARACTERISTICS |  |  |  |  |  |  |
| Data Output Enable Time, TEN Data Output Disable Time, TDIS Data Output Delay, toD |  |  | - | 20 | - | ns |
|  |  |  | - | 20 | - | ns |
|  |  |  | - | 25 | - | ns |
| ELECTRICAL CHARACTERISTICS |  |  |  |  |  |  |
| Total Reference Resistance Analog Input Resistance Analog Input Capacitance Analog Input Bias Current Input Logic High Voltage, $\mathrm{V}_{\mathrm{IH}}$ Input Logic Low Voltage, $\mathrm{V}_{\mathrm{IL}}$ Input Logic High Current Input Logic Low Current Digital Input Capacitance Output Logic Sink Current, IOL Output Logic Source Current, IOH Digital Output Capacitance Digital Output Leakage Supply Currrent Supply Current vs. Clock Power Supply Rejection Ratio |  | DC | 210 | 425 | 560 | $\Omega$ |
|  |  | - | 10 | - | $\mathrm{M} \Omega$ |  |
|  |  | - | 60 | - | pF |  |
|  |  | - | 0.01 | 1.0 | $\mu \mathrm{A}$ |  |
|  |  | 2.0 | - | - | V |  |
|  |  | - | - | 0.8 | V |  |
|  |  | - | - | 1 | $\mu \mathrm{A}$ |  |
|  |  | - | - | 1 | $\mu \mathrm{A}$ |  |
|  |  | - | 7 | - | pF |  |
|  |  | $\mathrm{V}_{\mathrm{O}}=0.4 \mathrm{~V}$ | - | 3 | - | mA |
|  |  | V$\mathrm{V}=4.6 \mathrm{~V}$$\mathrm{CE} 2=0 \mathrm{~V}$ | - | -3 | - | mA |
|  |  | - | 5 | - | pF |  |
|  |  | CE2 $=0 \mathrm{~V}$ | - | 10 | 1 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{F}_{S}=4 \mathrm{MSPS}$ | - | 110 | - | mA |
|  |  | $\begin{aligned} & \mathrm{FS}_{\mathrm{S}}>4 \mathrm{MSPS} \\ & 5 \mathrm{VDC} \pm 10 \% \end{aligned}$ | - | 2.3 | - | $\mathrm{mA} / \mathrm{MHz}$ |
|  |  | - | $\pm 1$ | $\pm 3$ | LSB |  |

```
NOTES: 1. Absolute Maximum Ratings are limiting values applied individually
        beyond which the device may be damaged. Functional Operation
        under any of these conditions is not necessarily implied.
    2. See Glossary of Terms.
```

Timing Parameters $C_{L}=30 \mathrm{pF}$


| $\overline{4}$ | TR1 | CE2 | DO-D7 |
| :---: | :---: | :---: | :---: |
| 0 | 1 | Vallid | Valid |
| 1 | 1 | $\mathrm{Hi}-\mathrm{Z}$ | Valid |
| X | 0 | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |

Timing Diagram


OUTPUT ENABLE TIMING DIAGRAM


## Performance Curves

SUPPLY CURRENT vs. CLOCK DUTY CYCLE


NORMALIZED PD vs. TEMPERATURE


## Application Circuit



## Theory of Operation

The HI-5700 is an 8-bit analog-to-digital converter based on a parallel CMOS "flash" architecture. This flash technique is an extremely fast method of A/D conversion because all bit decisions are made simultaneously. Very dense circuitry is required to realize this technique, however, since a separate comparator is used to detect each code transition. In all, 256 comparators are used in the $\mathrm{HI}-5700$ : $\left(2^{8}-1\right)$ comparators to encode the output word, plus an additional comparator to detect Overflow.

While bipolar flash converters usually compare the input signal to a string of reference voltages in real time, the CMOS HI-5700 works by alternately switching between a "Sample" mode and an "Auto-Zero" mode. Splitting up the comparison process in this CMOS technique offers a number of significant advantages. The offset voltage of each CMOS comparator is dynamically cancelled with each conversion cycle such that offset voltage drift is virtually eliminated during operation. In addition, the power consumption of CMOS circuitry is lower than bipolar, and the input clock may be slowed or completely halted to further reduce power. The block diagram and timing diagram illustrate how the HI-5700 CMOS flash converter operates.
The input clock which controls the operation of the $\mathrm{HI}-5700$ is first split into a non-inverting (Phase 1) clock and an inverting (Phase 2) clock. These two clocks, in turn, synchronize all internal timing of analog switches and control logic within the converter.

In the "Auto-Zero" mode, all "Phase 1" switches close and "Phase 2" switches open. The output of each comparator is momentarily tied to its own input, self-biasing the comparator midway between GND and AVDD and presenting a low impedance to a small input capacitor. Each capacitor, in turn, is connected to a reference voltage tap from the resistor ladder. The Auto-Zero mode quickly pre-charges all 256 input capacitors between the self-bias voltage and each respective tap voltage.

In the "Sample" mode, all "Phase 1" switches open and "Phase 2" switches close. This suddenly places each comparator into a sensitive high-gain amplifier configuration. In this open loop state, the input impedance is very high (like the input of a CMOS gate) and any small voltage shift at the input will now drive the output either high or low. The "Phase 2" state also switches each input capacitor from its reference tap to the input signal. This instantly transfers any voltage difference between the reference tap and input voltage to the comparator input. All 256 comparators are thus driven simultaneously to a defined logic output. For example, if the input voltage is at mid-scale, capacitors precharged near zero during "Phase 1 " will push comparator inputs higher than the self-bias voltage at "Phase 2"; capacitors pre-charged near the reference voltage push the respective comparator inputs lower than the bias point. In general, all capacitors pre-charged by taps above the input voltage force a "low" voltage at comparator inputs; those pre-charged below the input voltage force "high" inputs at the comparators.

During the next "Phase 1" Auto-Zero state, comparator output data is latched into the encoder logic block and the first stage of encoding takes place. The following "Phase 2" state completes the encoding process. The 8 data bits (plus overflow bit) are latched into the output flip-flops at the next falling clock edge. The Overflow bit is set if the input voltage exceeds $\left(V_{R E F}(+)^{-1 / 2 L S B}\right)$. The output bus may be either enabled or disabled according to the state of CE1 and CE2 (see Truth Table). When disabled, output bits assume a high impedance state.
As shown in the timing diagram, the digital output word becomes valid after the second "Phase 1" state after sampling. There is thus a one and a half clock cycle delay between input sample and digital output. "Data Output Delay" time indicates the slight time delay for data to become valid the in "Phase 1" state. Refer to the Glossary of Terms for other definitions.

## Applications Information

## Signal Source

The input to the $\mathrm{HI}-5700$ should be driven by a high output drive amplifier or buffer such as the HA-5033. The signal source must handle significant transient currents from the large dynamic capacitive load that occurs during conversion. The signal source may drive above or below the power supply rails, but should not exceed about 0.5 V beyond the rails or damage may occur. Input voltages of -0.5 V to $1 / 2 \mathrm{LSB}$ are converted to all zeros; input voltages of $\left(V_{\left.\operatorname{REF}(+)^{-1} / 2 L S B\right)}\right.$ to ( $\mathrm{AV} V_{D D}+0.5 \mathrm{~V}$ ) are converted to all ones with Overflow bit set.

## Power Supplies

The HI-5700 operates nominally from 5 volt supplies but will work from 3 volts to 6 volts. Power to the device is split such that analog and digital circuits within the $\mathrm{HI}-5700$ are powered separately. The analog supply should be well regulated and "clean" from significant noise, especially high frequency noise. The digital supply should match the analog supply within about 0.5 volts and should be referenced externally to the analog supply at a single point. Analog and digital grounds should not be separated by more than 0.5 volts. It is recommended that power supply decoupling capacitors be placed as close to the supply pins as possible. A combination of $0.01 \mu \mathrm{~F}$ ceramic and $10 \mu \mathrm{~F}$ tantalum capacitors are recommended for this purpose as shown in the application circuit schematic.

## Reducing Power Consumption

Power dissipation in the $\mathrm{HI}-5700$ is related to clock frequency and clock duty cycle. For a fixed $50 \%$ clock duty cycle, power may be reduced by lowering the clock frequency. For given conversion frequency, power may be reduced by reducing the Auto-Zero ("Phase 1") portion of the clock duty cycle (up to the minimum $t_{A Z}$ limit). This relationship is illustrated in the Performance Curves. Power can be minimized by halting the clock in the Sample ("Phase 2") state.

## Applications Information (Continued)

## Voltage Reference

The reference voltage is applied across the resistor ladder at the input of the converter, between $\mathrm{V}_{\mathrm{REF}}(+)$ and $\mathrm{V}_{\text {REF }}(-)$. In most applications, $\mathrm{V}_{\mathrm{REF}(-)}$ is simply tied to analog ground such that the reference source drives $\mathrm{V}_{\text {REF }}(+)$. The reference must be capable of supplying enough current to drive the minimum ladder resistance of 210 Ohms over temperature.
The HI-5700 is specified for a reference voltage of 4.0 volts, but will operate with voltages as high as the AVDD supply. In the case of 4.0 volt reference operation, the converter encodes the analog input into a binary output in LSB increments of $\left(V_{R E F}(+)-V_{\text {REF }}(-)\right) / 256$, or 15.6 mV . Reducing the reference voltage reduces the LSB size proportionately and will thus increase linearity errors. The minimum practical reference voltage is about 2.5 volts. Because the reference voltage terminals are subjected to internal transient currents during conversion, it is important to drive the reference pins from a low impedance source and to decouple thoroughly. Again, ceramic and tantalum ( $0.01 \mu \mathrm{~F}$ and $10 \mu \mathrm{~F}$ ) capacitors near the package pin are recommended. It is not necessary to decouple the $1 / 4 \mathrm{REF}$, 1/2REF and 3/4REF tap point pins for most applications.

It is possible to elevate $\mathrm{V}_{\text {REF }(-)}$ from ground if necessary. In this case, the $\mathrm{V}_{\text {REF }}(-)$ pin must be driven from a low impedance reference capable of sinking the current through the resistor ladder. Careful decoupling is again recommended.

## Digital Control and Interface

The HI-5700 provides a standard high speed interface to external CMOS and TTL logic families. Two chip enable inputs control the three-state outputs of output bits DO through D7 and the Overflow (OFW) bit. As indicated in the Truth Table, all output bits are high impedance when CE2 is low, and output bits D0 through D7 are independently controlled by $\overline{\mathrm{CE}}$.

## Clock

The clock should be properly terminated to digital ground near the clock input pin. Clock frequency defines the conversion frequency and controls the converter as described in the "Theory of Operation" section. The Auto-Zero ("Phase 1 ") half cycle of the clock may be reduced to 25 ns ; the Sample ("Phase 2") half cycle may be varied from a minimum of 25 ns to a maximum of $5 \mu \mathrm{~s}$. Refer to the Timing Parameters table and the Timing Diagram for more information.

## Zeroing Full Scale Error and $\mathrm{V}_{10}$ Error

Full Scale Error may be zeroed by adjusting the reference voltage higher or lower such that the 254 to 255 code transition occurs at the ideal location. $\mathrm{V}_{10}$ Error may be adjusted in a similar fashion if a negative reference voltage is used. In this case the negative reference should be adjusted such that the 0 to 1 code transition occures at the ideal location.

## Glossary of Terms

Aperture Delay: Aperture delay is the time delay between the external sample command (the rising edge of the clock) and the time at which the signal is actually sampled. This delay is due to clock path propagation delays.

Aperture Jitter: This is the rms variation in the aperture delay due to random noise effects.

Differential Linearity Error: The differential linearity error is the difference in LSBs between the spacing of the measured midpoint of adjacent codes and the spacing of ideal midpoints of adjacent codes. The ideal spacing of each midpoint is 1.0 LSB . The range of values that are possible are minimum of -1.0 LSB (which implies a missing code) to positive values that can exceed +1.0LSB.
Full Power Input Bandwidth: Full power bandwidth is the frequency at which the amplitude of the fundamental of the digital output word has decreased 3dB below the amplitude of an input sine wave. The input sine wave has a peak to peak amplitude equal to the reference voltage. The bandwidth given is measured at the specified sampling frequency.

Full Scale Error: Full Scale Error is the difference between the actual input voltage of the 254 to 255 code transition and the ideal value of $(\operatorname{VREF}(+)-1.5 \mathrm{LSB})$. This error is expressed in LSBs.

Integral Linearity Error: The integral linearity error is the difference in LSBs between the measured code centers and the ideal code centers. The ideal code centers are calculated using a straight line drawn between the endpoints of the converter's transfer function.

LSB: Least Significant Bit $=\left(V_{\text {REF }}(+)-V_{\text {REF }}(-)\right) / 256$. All $\mathrm{HI}-5700$ specifications are given for a 15.6 mV LSB size $\left(\mathrm{V}_{\mathrm{REF}}(+)=4.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}(-)}=0.0 \mathrm{~V}\right)$.

Power Supply Rejection Ratio: PSRR is expressed in LSBs and is the maximum shift in code transition points due to a power supply voltage shift. This is measured at the 0 to 1 code transition point and the 254 to 255 code transition point with a power supply voltage shift from the nominal value of 5.0 V .

Signal to Noise Ratio (SNR); The ratio in dB of the rms signal to rms noise at specified input and sampling frequencies.
Signal to Noise Ratio (SINAD): The ratio in dB of the rms signal to the rms sum of the noise and harmonic distortion at specified input and sampling frequencies.

Total Harmonic Distortion (THD): The ratio in dB of the rms sum of the first five harmonic components to the rms signal for a specified input and sampling frequency.
$\mathrm{V}_{10}$ Error: The difference between the actual input voltage of the 0 to 1 code transition and the ideal value of ( $\mathrm{V}_{\mathrm{REF}}(-)$ $+0.5 \mathrm{LSB})$. $\mathrm{V}_{1 \mathrm{O}}$ Error is expressed in LSBs.

## DATA



## D/A CONVERTERS

Selection Guide ..... 6-2
AD7520 10-Bit Multiplying D/A Converter ..... 6-3
AD7521 12-Bit Multiplying D/A Converter ..... 6-3
AD7523 8-Bit Multiplying D/A Converter. ..... 6-10
AD7530 10-Bit Multiplying D/A Converter ..... 6-3
AD7531 12-Bit Multiplying D/A Converter ..... 6-3
AD7533 10-Bit Multiplying D/A Converter ..... 6-16
AD7541 12-Bit Multiplying D/A Converter ..... 6-22
AD7545 12-Bit Buffered Multiplying CMOS DAC ..... 6-29
CA3338 CMOS Video-Speed 8-Bit R-2R D/A Converter ..... 6-37
HI-562A 12-Bit High-Speed Monolithic D/A Converter ..... 6-46
HI-565A High-Speed Monolithic D/A Converter with Reference ..... 6-52
HI-DAC16B/DAC16C 16-Bit D/A Converter ..... 6-59
HI-DAC80V 12-Bit, Low.Cost, Monolithic D/A Converter ..... 6-66
HI-DAC85V 12-Bit, Low Cost, Monolithic D/A Converter ..... 6-72
ICL7121 16-Bit Multiplying Microprocessor-Compatible D/A Converter ..... 6-78
ICL7134 14-Bit Multiplying $\mu \mathrm{P}$-Compatible D/A Converter ..... 6-85

## CMOS D/A Converters

| Type | Res. (Bits) | Settling Time to $1 / 2$ LSB | Integral NonLinearity $( \pm \% \text { FSR : LSB) }$ | Diff. NonLinearity ( $\pm$ LSB) | $\begin{array}{\|c} \text { Gain } \\ \text { Error } \\ ( \pm \% \text { FSR }) \\ \hline \end{array}$ | Output I/V | Input <br> Buffer | Power Supply (V) | Temp. <br> Range ( ${ }^{\circ} \mathrm{C}$ ) | Comment |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AD7523 | 8 | 200ns max. | $\begin{array}{ll} 0.2 & : 1 / 2 \\ 0.1 & : 1 / 4 \\ 0.05 & : 1 / 8 \end{array}$ | Guaranteed monotonic | 1.8 max. | 1 | No | 5 to 16 | $\begin{gathered} 0 \text { to }+70 \\ -55 \text { to }+125 \end{gathered}$ | Multiplying DAC Industry standard |
| $\begin{aligned} & \text { CA3338 } \\ & \text { CA3338A } \end{aligned}$ | 8 | 20 ns | $\begin{array}{ll} 0.4 & : 1 \\ 0.3 & : 3 / 4 \end{array}$ | $\begin{aligned} & 3 / 4 \\ & 1 / 2 \end{aligned}$ |  | V | Yes | 5 | $\begin{aligned} & -40 \text { to }+85 \\ & -55 \text { to }+125 \end{aligned}$ | Video applications Low glitch |
| AD7520 <br> AD7530 | 10 | 500ns | $\begin{array}{ll} 0.2 & : 2 \\ 0.1 & : 1 \\ 0.05 & : 1 / 2 \\ \hline \end{array}$ |  | 0.3 | 1 | No | 5 to 16 | $\begin{gathered} 0 \text { to }+70 \\ -25 \text { to }+85 \\ -55 \text { to }+125 \end{gathered}$ | Multiplying DAC Industry standard |
| AD7533 | 10 | 800ns max. | $\begin{array}{ll} 0.2 & : 2 \\ 0.1 & : 1 \\ 0.05 & : 1 / 2 \end{array}$ |  | 1.5 max | 1 | No | 5 to 16 | 0 to +70 | Multiplying DAC Industry standard Low cost |
| AD7521 <br> AD7531 | 12 | 500ns | $\begin{array}{ll} 0.2 & : 8 \\ 0.1 & : 4 \\ 0.05 & : 2 \\ \hline \end{array}$ |  | 0.3 | 1 | No | 5 to 16 | $\begin{gathered} 0 \text { to }+70 \\ -25 \text { to }+85 \\ -55 \text { to }+125 \end{gathered}$ | Multiplying DAC Industry standard |
| AD7541 | 12 | $1 \mu \mathrm{~s}$ max. | $\begin{aligned} & 0.024: 1 \\ & 0.012: 1 / 2 \\ & 0.012: 1 / 2 \end{aligned}$ | $>1 / 2$ | 0.4 max. | 1 | No | 5 to 16 | $\begin{gathered} 0 \text { to }+70 \\ -25 \text { to }+85 \\ -55 \text { to }+125 \end{gathered}$ | Multiplying DAC High performance Industry standard |
| AD7545 | 12 | $2 \mu \mathrm{~s}$ max. | $\begin{aligned} & 0.05: 2 \\ & 0.024: 1 \\ & 0.012: 1 / 2 \end{aligned}$ | 4 1 1 | $\begin{aligned} & 0.6 \\ & 0.4 \\ & 0.2 \end{aligned}$ | 1 | Yes | 5 to 15 | $\begin{gathered} 0 \text { to }+70 \\ -40 \text { to }+85 \\ -55 \text { to }+125 \end{gathered}$ | Mulitplying DAC Industry standard |
| ICL7134 | 14 | $1 \mu \mathrm{~s}$ | $\begin{gathered} 0.012: 3 / 2 \\ 0.006: 1 \\ 0.003: 1 / 2 \\ \hline \end{gathered}$ | 12 Bit 13 mono14 tonic | 0.024 0.012 0.006 | 1 | Yes double | $\begin{gathered} 3.5 \text { to } \\ 6.0 \end{gathered}$ | $\begin{gathered} 0 \text { to }+70 \\ -25 \text { to }+85 \\ -55 \text { to }+125 \end{gathered}$ | On-chip PROM Controlled Correction DAC |
| ICL7121 | 16 | $3 \mu \mathrm{~s}$ max. | $\begin{gathered} 0.009: 6 \\ 0.006: 4 \\ 0.003: 2 \\ \text { (1 LSB typ.) } \end{gathered}$ | 14 Bit <br> 15 mono- <br> 16 tonic | $\begin{aligned} & 0.04 \\ & 0.02 \\ & 0.01 \end{aligned}$ | 1 | Yes | $\begin{gathered} 4.5 \text { to } \\ 5.5 \end{gathered}$ | $\begin{gathered} 0 \text { to }+70 \\ -55 \text { to }+125 \end{gathered}$ | On-chip PROM <br> Controlled Correction DAC |

## Bipolar D/A Converters

| Type | Res. (Bits) | Settling Time to $1 / 2$ LSB | Integral NonLinearity <br> ( $\pm \%$ FSR : LSB) | Diff. NonLinearity ( $\pm$ LSB) | $\begin{gathered} \text { Gain } \\ \text { Error } \\ ( \pm \% \text { FSR }) \end{gathered}$ | Output I/V | Input <br> Buffer | Power Supply | Temp. <br> Range ( ${ }^{\circ} \mathrm{C}$ ) | Comment |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { ICL8018A } \\ & \text { ICL8019A } \end{aligned}$ | 4 | $\begin{aligned} & 200 \mathrm{~ns} \\ & \text { (12 bits) } \end{aligned}$ | 0.01 Maximum 0.1 Input Code | solute error | at any | 1 . | No | $\begin{array}{r} +5 \\ -15 \end{array}$ | $\begin{gathered} 0 \text { to }+70 \\ -55 \text { to }+125 \end{gathered}$ | 4-bit expandable current-switch |
| HI-562A | 12 | 300 ns | 0.012 : 1/2 | 1/2 | 0.024 | 1 | No | $\begin{array}{r} +5 \\ -15 \end{array}$ | $\begin{gathered} 0 \text { to }+75 \\ -25 \text { to }+85 \\ -55 \text { to }+125 \\ \hline \end{gathered}$ | Industry standard |
| HI565A | 12 | 350ns | 0.012 : $1 / 2$ | $3 / 4$ | 0.1 | 1 | No | $\pm 12$ | $\begin{gathered} 0 \text { to }+75 \\ -55 \text { to }+125 \end{gathered}$ | $\begin{aligned} & \text { On-chip +10V } \\ & \text { reference } \end{aligned}$ |
| HI-DAC80V | 12 | $1.5 \mu \mathrm{~s}$ | 0.012 : $1 / 2$ | 3/4 | $0.3$ <br> max. | V | No | $\pm 15$ | 0 to +75 | On-chip reference and output op-amp |
| HI-DAC85V | 12 | $1.5 \mu \mathrm{~s}$ | 0.012 : $1 / 2$ | 1/2 | 0.15 <br> max. | V | No | $\pm 15$ | -25 to +85 | On-chip reference and output op-amp |
| $\begin{aligned} & \text { HI-DAC16B } \\ & \text { HI-DAC16C } \end{aligned}$ | 16 | $\begin{gathered} 1 \mu \mathrm{~s} \\ \text { (14 bits) } \end{gathered}$ | $\begin{gathered} 0.002: 3 / 2 \\ 0.0045: 3 \text { (typ.) } \end{gathered}$ | $\begin{gathered} 1 \\ 2 \text { (typ.) } \end{gathered}$ | 0.1 | 1 | No | $\pm 15$ | 0 to +75 | High temperature stability |

## GENERAL DESCRIPTION

The AD7520/AD7530 and AD7521/AD7531 are monolithic, high accuracy, low cost 10-bit and 12-bit resolution, multiplying digital-to-analog converters (DAC). Harris' thinfilm on CMOS processing gives up to 10-bit accuracy with TTL/CMOS compatible operation. Digital inputs are fully protected against static discharge by diodes to ground and positive supply.
Typical applications include digital/analog interfacing, multiplication and division, programmable power supplies, CRT character generation, digitally controlled gain circuits, integrators and attenuators, etc.
The AD7530 and AD7531 are identical to the AD7520 and AD7521, respectively, with the exception of output leakage current and feedthrough specifications,

## AD7520/AD7530 AD7521/AD7531 10/12-Bit Multiplying D/A Converters

## FEATURES

- AD7520/AD7530: 10 Bit Resolution; 8, 9 and 10 Bit Linearity
- AD7521/AD7531: 12 Bit Resolution; 8, 9 and 10 Bit Linearity
- Low Power Dissipation: 20mW (Max)
- Low Nonlinearity Tempco: 2 ppm of FSR/ $/{ }^{\circ} \mathrm{C}$
- Current Settling Time: $\mathbf{5 0 0 n s}$ to $\mathbf{0 . 0 5 \%}$ of FSR
- Supply Voltage Range: +5 V to +15 V
- TTL/CMOS Compatible
- Full Input Static Protection
- /883B Processed Versions Available


## ORDERING INFORMATION

| Nonlinearity | Part Number/Package |  |  |
| :---: | :---: | :---: | :---: |
|  | Plastic DIP | CERDIP | CERDIP |
| $0.2 \%$ (8-Bit) | AD7520JN | AD7520JD | AD7520SD |
|  | AD7530JN |  | AD7520SD/883B |
|  | AD7521JN |  | AD7521SD/883B |
| $0.1 \%$ (9-Bit) | AD7531JN |  | AD7520KN |
|  | AD7530KN |  | AD7520KD |
|  | AD7521KN |  | AD7531KN |


(Switches shown for Digital Inputs "High")
(Resistor values are nominal)
Figure 1: Functional Diagram

[^24]
## AD7520/AD7530 AD7521/AD7531



| TOP VIEW AD7521 (AD7531) |  |  |  |
| :---: | :---: | :---: | :---: |
| AD7520 (AD7530) |  |  |  |
| louti 1 | 16 RfEEDBACK | lour2 2 | 17 VREF |
| loutz 2 | $15]$ Vref | GND 3 | $16 \mathrm{v}^{+}$ |
| GND 3 | [14] $\mathrm{V}^{+}$ | BIT 1 (MSB) 4 | 15 BIT 12 (LSB) |
| BIT 1 (MSB) 4 | $13]$ BIT 10 (LSB) | BIT 25 | [14 BIT 11 |
| BIT 25 | 12] BIT 9 | Bit $3 \longdiv { 8 }$ | 13] BIT 10 |
| BIT 3 -6 | 11] BIT 8 | BIT 47 | 12 BIT 9 |
| BIT 47 | $10]$ | BIT 58 | 11 Bit 8 |
| BIT 5 | 9] BIT 6 | BIT $6 \square$ | 10 BIT 7 |

0330-2
Figure 2: Pin Configurations
ELECTRICAL CHARACTERISTICS $\left(\mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=+10 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$ unless otherwise specified)

| Parameter |  |  | Test Conditions |  | $\begin{gathered} \text { AD7520 } \\ \text { (AD7530) } \end{gathered}$ | $\begin{gathered} \text { AD7521 } \\ \text { (AD7531) } \end{gathered}$ | Unit | Limit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC ACCURACY (Note 1) |  |  |  |  |  |  |  |  |
| Resolution |  |  |  |  | 10 | 12 | Bits |  |
| Nonlinearity (Note 2) | VERSION | J | $\mathrm{S}, \mathrm{~T}, \mathrm{U}: \text { over }-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}$$-10 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq+10 \mathrm{~V}$ | Fig. 3 | $\pm 0.2$ (8-Bit) |  | \% of FSR | Max |
|  |  | K |  | Fig. 3 | $\pm 0.1$ (9-Bit) |  | \% of FSR | Max |
|  |  | L |  | Fig. 3 | $\pm 0.05$ (10-Bit) |  | \% of FSR | Max |
| Nonlinearity Tempco (Notes 2 and 3) |  |  | $-10 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq+10 \mathrm{~V}$ |  |  |  | ppm of FSR $/{ }^{\circ} \mathrm{C}$ | Max |
| Gain Error (Note 2) |  |  |  |  |  |  | \% of FSR | Typ |
| Gain Error Tempco (Notes 2 and 3) |  |  |  |  |  |  | ppm of FSR $/{ }^{\circ} \mathrm{C}$ | Max |

## ELECTRICAL CHARACTERISTICS ( $\mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=+10 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified) <br> (Continued)

| Parameter |  | Test Conditions |  | $\begin{gathered} \text { AD7520 } \\ \text { (AD7530) } \end{gathered}$ | $\begin{gathered} \text { AD7521 } \\ \text { (AD7531) } \end{gathered}$ | Unit | Limit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Leakage Current (either output) |  | Over the specified temperature range |  | $\begin{gathered} \pm 200 \\ ( \pm 300) \end{gathered}$ |  | nA | Max |
| Power Supply Rejection (Note 2) |  |  | Fig. 4 | $\pm 0.005$ |  | \% FSR/\% $/ \mathrm{V}^{+}$ | Typ |
| AC ACCURACY (Note 3) |  |  |  |  |  |  |  |
| Output Current Setting Time |  | To 0.05\% of FSR (All digital inputs low to high and high to low) | Fig. 8 | 500 |  | ns | Typ |
| Feedthrough Error |  | $V_{\text {REF }}=20 \mathrm{Vpp}, 100 \mathrm{kHz}$ (50kHz) All digital inputs low | Fig. 7 | 10 |  | $\mathrm{mV} p \mathrm{p}$ | Max |
| REFERENCE INPUT |  |  |  |  |  |  |  |
| Input Resistance |  | All digital inputs high lout1 at ground. |  | $\begin{gathered} 5 k \\ 10 \mathrm{k} \\ 20 \mathrm{k} \end{gathered}$ |  | $\Omega$ | Min <br> Typ <br> Max |
| ANALOG OUTPUT |  |  |  |  |  |  |  |
| Voltage Compliance (both outputs) |  | (Note 3) |  | See absolute | max. ratings |  |  |
| Output Capacitance (Note 3) | IOUT1 <br> IOUT2 | All digital inputs high | Fig. 6 |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ | $\begin{aligned} & \text { Typ } \\ & \text { Typ } \\ & \hline \end{aligned}$ |
|  | IOUT1 lout2 | All digital inputs low | Fig. 6 |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { Typ } \\ & \text { Typ } \\ & \hline \end{aligned}$ |
| Output Noise (both outputs) (Note 3) |  |  | Fig. 5 | Equivale Johns | to $10 \mathrm{k} \Omega$ noise |  | Typ |

## DIGITAL INPUTS

| Low State Threshold | Over the specified temp range | 0.8 | V | Max |
| :---: | :---: | :---: | :---: | :---: |
| High State Threshold |  | 2.4 | V | Min |
| Input Current ( $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or +15 V ) |  | $\pm 1$ | $\mu \mathrm{A}$ | Max |
| Input Coding | See Tables 1 \& 2 | Binary/Offset Binary |  |  |

## POWER REQUIREMENTS

| Power Supply Voltage Range |  |  | +5 to +15 | V |  |
| :--- | :--- | :---: | :---: | :---: | :---: |
| + <br> (Excluding Ladder Network) | All digital inputs at 0V or V + |  | $\pm 1$ | $\mu \mathrm{~A}$ | Typ |
|  | All digital inputs high or low |  | 2 | mA | Max |
|  |  | 20 | mW | Typ |  |

NOTES: 1. Full scale range (FSR) is 10 V for unipolar and $\pm 10 \mathrm{~V}$ for bipolar modes.
2. Using internal feedback resistor, R FEEDBACK
3. Guaranteed by design, not subject to test.
4. Accuracy not guaranteed unless outputs at GND potential.

TEST CIRCUITS NOTE: The following test circuits apply for the AD7520. Similar circuits are used for the AD7530, AD7521 and AD7531.


Figure 4: Power Supply Rejection


Figure 5: Noise


0330-8
Figure 7: Feedthrough Error


## DEFINITION OF TERMS

NONLINEARITY: Error contributed by deviation of the DAC transfer function from a "best straight line" through the actual plot of transfer function. Normally expressed as a percentage of full scale range or in (sub)multiples of 1 LSB.
RESOLUTION: It is addressing the smallest distinct analog output change that a D/A converter can produce. It is commonly expressed as the number of converter bits. A con-
verter with resolution of $n$ bits can resolve output changes monly expressed as the number of converter bits. A con-
verter with resolution of $n$ bits can resolve output changes of $2^{-n}$ of the full-scale range, e.g. $2^{-n} V_{\text {REF }}$ for a unipolar conversion. Resolution by no means implies linearity.
SETTLING TIME: Time required for the output of a DAC to
SETTLING TIME: Time required for the output of a DAC to
settle to within specified error band around its final value (e.g. $1 / 2$ LSB) for a given digital input change, i.e. all digital inputs LOW to HIGH and HIGH to LOW.
GAIN ERROR: The difference between actual and ideal analog output values at full-scale range, i.e. all digital inputs at HIGH state. It is expressed as a percentage of full-scale range or in (sub)multiples of 1 LSB.

FEEDTHROUGH ERROR: Error caused by capacitive coupling from V ${ }_{\text {REF }}$ to lout1 with all digital inputs LOW.
OUTPUT CAPACITANCE: Capacitance from lout1 and louta terminals to ground.
OUTPUT LEAKAGE CURRENT: Current which appears on lout1 terminal when all digital inputs are LOW or on lout2 terminal when all digital inputs are HIGH.

## DETAILED DESCRIPTION

The AD7520, AD7530, AD7521 and AD7531 are monolithic, multiplying D/A converters. A highly stable thin film R-2R resistor ladder network and NMOS SPDT switches form the basis of the converter circuit, CMOS level shifters permit low power TTL/CMOS compatible operation. An external voltage or current reference and an operational amplifier are all that is required for most voltage output applications.

A simplified equivalent circuit of the DAC is shown in Figure 9. The NMOS SPDT switches steer the ladder leg currents between IOUT1 and lout2 buses which must be held either at ground potential. This configuration maintains a constant current in each ladder leg independent of the input code.


Figure 9: AD7520/21/30/31 Functional Diagram
Converter errors are further reduced by using separate metal interconnections between the major bits and the outputs. Use of high threshold switches reduces the offset (leakage) errors to a negligible level.

The level shifter circuits are comprised of three inverters with a positive feedback from the output of the second to the first, (Figure 10). This configuration results in TTL/ CMOS compatible operation over the full military temperature range. With the ladder SPDT switches driven by the level shifter, each switch is binarily weighted for an ON resistance proportional to the respective ladder leg current. This assures a constant voltage drop across each switch, creating equipotential terminations for the 2R ladder resistors and highly accurate leg currents.


0330-12
Figure 11: Unipolar Binary Operation (2-Quadrant Multiplication)

TABLE 1
CODE TABLE - UNIPOLAR BINARY OPERATION

| Digital Input | Analog Output |
| :--- | :--- |
| 1111111111 | $-\mathrm{V}_{\text {REF }}\left(1-2^{-n}\right)$ |
| 1000000001 | $-\mathrm{V}_{\text {REF }}\left(1 / 2+2^{-n}\right)$ |
| 1000000000 | $-\mathrm{V}_{\text {REF }} / 2$ |
| 0111111111 | $-\mathrm{V}_{\text {REF }}\left(1 / 2-2^{-n}\right)$ |
| 0000000001 | $-\mathrm{V}_{\text {REF }}\left(2^{-n}\right)$ |
| 0000000000 | 0 |

NOTE: 1. LSB $=2^{-n} V_{\text {REF }}$

$$
\text { 2. } \begin{aligned}
n & =10 \text { for } 7520,7530 \\
n & =12 \text { for } 7521,7531
\end{aligned}
$$

## APPLICATIONS

## Unipolar Binary Operation

The circuit configuration for operating the AD7520 in unipolar mode is shown in Figure 11. Similar circuits can be used for AD7521, AD7530 and AD7531. With positive and negative $V_{\text {REF }}$ values the circuit is capable of 2-Quadrant multiplication. The "Digital Input Code/Analog Output Value" table for unipolar mode is given in Table 1.

## AD7520/AD7530 AD7521/AD7531

## ZERO OFFSET ADJUSTMENT

1. Connect all digital inputs to GND.
2. Adjust the offset zero adjust trimpot of the output operational amplifier for OV at $\mathrm{V}_{\text {OUT }}$.

## GAIN ADJUSTMENT

1. Connect all digital inputs to $\mathrm{V}^{+}$.
2. Monitor $\mathrm{V}_{\text {OUT }}$ for $\mathrm{a}-\mathrm{V}_{\text {REF }}(1-2-n)$ reading. $(n=10$ for AD7520/30 and $n=12$ for AD7521/31).
3. To decrease Vout, connect a series resistor ( 0 to $250 \Omega$ ) between the reference voltage and the $V_{\text {REF }}$ terminal.
4. To increase $\mathrm{V}_{\text {OUT, }}$ connect a series resistor ( 0 to $250 \Omega$ ) in the lout1 amplifier feedback loop.

## Bipolar (Offset Binary) Operation

The circuit configuration for operating the AD7520 in the bipolar mode is given in Figure 12. Similar circuits can be used for AD7521, AD7530 and AD7531. Using offset binary digital input codes and positive and negative reference voltage values, 4-Quadrant multiplication can be realized. The "Digital Input Code/Analog Output Value" table for bipolar mode is given in Table 2.


Figure 12: Bipolar Operation (4-Quadrant Multiplication)

TABLE 2
CODE TABLE - BIPOLAR (OFFSET BINARY) OPERATION

| DIGITAL INPUT | ANALOG OUTPUT |
| :--- | :--- |
| 1111111111 | $-\mathrm{V}_{\text {REF }}\left(1-2^{-(n-1)}\right)$ |
| 1000000001 | $-\mathrm{V}_{\text {REF }}\left(2^{-(n-1)}\right)$ |
| 1000000000 | 0 |
| 0111111111 | V $_{\text {REF }}\left(2^{-(n-1)}\right)$ |
| 0000000001 | V REF $\left(1-2^{-(n-1)}\right)$ |
| 0000000000 | $V_{\text {REF }}$ |

NOTE: 1. $L S B=2^{-(n-1)} V_{\text {REF }}$
2. $n=10$ for 7520 and 7521
$=12$ for 7530 and 7531

A "Logic 1 " input at any digital input forces the corresponding ladder switch to steer the bit current to lout1 bus. A "Logic 0" input forces the bit current to lout2 bus. For any code the lout1 and lout2 bus currents are complements of one another. The current amplifier at lout2 changes the polarity of louT2 current and the transconductance amplifier at lout1 output sums the two currents. This configuration doubles the output range. The difference current resulting at zero offset binary code, (MSB = "Logic 1", All other bits = "Logic 0 "), is corrected by using an external resistor, (10 Megohm), from VREF to lout2.

## OFFSET ADJUSTMENT

1. Adjust $\mathrm{V}_{\mathrm{REF}}$ to approximately +10 V .
2. Connect all digital inputs to "Logic 1".
3. Adjust Iout2 amplifier offset adjust trimpot for 0 V $\pm 1 \mathrm{mV}$ at louT2 amplifier output.
4. Connect MSB (Bit 1) to "Logic 1" and all other bits to "Logic 0".
5. Adjust lout1 amplifier offset adjust trimpot for 0 V $\pm 1 \mathrm{mV}$ at $\mathrm{V}_{\text {OUT }}$.

## GAIN ADJUSTMENT

1. Connect all digital inputs to $\mathrm{V}^{+}$.
2. Monitor $V_{\text {OUT }}$ for a $-V_{\text {REF }}(1-2-(n-1)$ ) volts reading. ( $n=10$ for AD7520 and AD7530, and $n=12$ for AD7521 and AD7531).
3. To increase $\mathrm{V}_{\text {OUT }}$, connect a series resistor of up to $250 \Omega$ between $V_{\text {OUT }}$ and RFEEDBACK.
4. To decrease $\mathrm{V}_{\text {OUt }}$, connect a series resistor of up to $250 \Omega$ between the reference voltage and the $\mathrm{V}_{\text {REF }}$ terminal.

## Analog/Digital Division

With the AD7520 connected in its normal multiplying configuration as shown in Figure 11, the transfer function is:

$$
V_{O}=-V_{I N}\left(\frac{A_{1}}{2^{1}}+\frac{A_{2}}{2^{2}}+\frac{A_{3}}{2^{3}}+\cdots \cdot \frac{A_{n}}{2^{n}}\right)
$$

where the coefficients $A_{x}$ assume a value of 1 for an ON bit and 0 for an OFF bit.

By connecting the DAC in the feedback of an operational amplifier, as shown in Figure 13, the transfer function becomes: LSB).

$$
\begin{aligned}
& \qquad V_{O}=\left(\frac{-V_{I N}}{\frac{A_{1}}{2^{1}}+\frac{A_{2}}{2^{2}}+\frac{A_{3}}{2^{3}}+\ldots \frac{A_{n}}{2^{n}}}\right) \\
& \text { This is division of an analog variable }\left(V_{I N}\right) \text { by a digital } \\
& \text { word. With all bits off, the amplifier saturates to its bound, } \\
& \text { since division by zero isn't defined. With the LSB (Bit-10) } \\
& \text { ON, the gain is 1023. With all bits ON, the gain is } 1( \pm 1
\end{aligned}
$$



0330-15
Figure 13: Analog/Digital Divider
For further information on the use of this device, see the following Application Bulletins:
A018 "Do's and Don'ts of Applying A/D Converters," by Peter Bradshaw and Skip Osgood
A002 "Principles of Data Acquisition and Conversion".
A042 "Interpretation of Data Converter Accuracy Specifications". AD7523
8-Bit Multiplying
D/A Converter

## GENERAL DESCRIPTION

The AD7523 is a monolithic, low cost, high performance, 10 bit accurate, multiplying digital-to-analog converter (DAC), in a 16 -pin DIP.

Harris' thin-film resistors on CMOS circuitry provide 8 -bit resolution (8, 9 and 10-bit accuracy), with TTL/CMOS compatible operation.

The AD7523's accurate four quadrant multiplication, full military temperature range operation, full input protection from damage due to static discharge by clamps to $\mathrm{V}+$ and GND, and very low power dissipation make it a very versatile converter.

Low noise audio gain controls, motor speed controls, digitally controlled gain and attenuators are a few of the wide range of applications of the 7523 .

## FEATURES

- 8, 9 and 10 Bit Linearity
- Low Gain and Linearity Temperature Coefficients
- Full Temperature Range Operation
- Static Discharge Input Protection
- DTL/TTL/CMOS Compatible
- +5 to +15 Volts Supply Range
- Fast Settling Time: 150 ns Max at $25^{\circ} \mathrm{C}$
- Four Quadrant Multiplication

ORDERING INFORMATION

| Nonlinearity | Part Number/Package |  |
| :--- | :---: | :---: |
|  | Plastic DIP | CERDIP |
| $0.2 \%(8 \mathrm{Bit})$ | AD7523JN |  |
| $0.1 \%(9 \mathrm{Bit})$ | AD7523KN | AD7523TD/HR |
| $0.05 \%(10 \mathrm{Bit})$ | AD7523LN |  |
| TEMPERATURE RANGE | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |




0331-2
Figure 2: Pin Configuration

[^25]ABSOLUTE MAXIMUM RATINGS $\left(T_{A}=25^{\circ} \mathrm{C}\right.$ unless otherwise noted)


100 mV to $\mathrm{V}+\quad$ Operating Temperatures
Output Voltage Compliance ............... -100 mV to $\mathrm{V}^{+}$
$\mathrm{JN}, \mathrm{KN}, \mathrm{LN}$ Versions................ $.0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
TD Version $\ldots \ldots \ldots \ldots \ldots \ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature $\ldots . . . . . . . . . .$.
Lead Temperature (Soldering, 10sec) ........................... $0^{\circ} \mathrm{C}$
Power Dissipation:
Plastic Package -
up to $+70^{\circ} \mathrm{C}$..................................... 670 mW

Power Dissipation:
Plastic Package -
. 670 mW
derate above $+70^{\circ} \mathrm{C}$ by $\ldots \ldots . . . . . . . . . . . . . .3 .3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10sec) $\ldots . . . . . .$.

CAUTION:

1. The digital control inputs are zener protected; however, permanent damage may occur on unconnected units under high energy electrostatic fields. Keep unused units in conductive foam at all times.
2. Do not apply voltages higher than VDD and lower than GND to any terminal except $\mathrm{V}_{\text {REF }}+\mathrm{R}_{\text {FEEDBACK }}$.

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
ELECTRICAL CHARACTERISTICS
$\left(\mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=+10 \mathrm{~V}, \mathrm{~V}_{\text {OUT } 1}=\mathrm{V}_{\text {OUT } 2}=0 \mathrm{~V}\right.$ unless otherwise specified $)$

| Parameter | Test Conditions | $T_{A}$ <br> $+25^{\circ} \mathrm{C}$ | $T_{A}$ <br> $\operatorname{Min}-M a x$ | Unit | Limit |
| :---: | :---: | :---: | :---: | :---: | :---: |

## DC ACCURACY (Note 1)

| Resolution |  |  |  | 8 | 8 | Bits | Min |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Nonlinearity (Note 2) | J |  | $\begin{aligned} & -10 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq+10 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT } 1}=\mathrm{V}_{\text {OUT } 2}=0 \mathrm{~V} \end{aligned}$ | $\pm 0.2$ | $\pm 0.2$ | \% of FSR | Max |
|  | K | T |  | $\pm 0.1$ | $\pm 0.1$ | \% of FSR | Max |
|  | L |  |  | $\pm 0.05$ | $\pm 0.05$ | \% of FSR | Max |
| Monotonicity |  |  |  | Guaranteed |  |  |  |
| Gain Error (Note 2) |  |  | All Digital Inputs high. | $\pm 1.5$ | $\pm 1.8$ | \% of FSR | Max |
| Nonlinearity Tempco (Notes 2 and 3) |  |  | $-10 \mathrm{~V} \mathrm{~V}_{\text {REF }}+10 \mathrm{~V}$ |  |  | ppm of FSR $/{ }^{\circ} \mathrm{C}$ | Max |
| Gain Error Tempco (Notes 2 and 3) |  |  |  |  |  | ppm of FSR $/{ }^{\circ} \mathrm{C}$ | Max |
| Output Leakage Current (either output) |  |  | $\mathrm{V}_{\text {OUT } 1}=\mathrm{V}_{\text {OUT } 2}=0$ | $\pm 50$ | $\pm 200$ | nA | Max |

AC ACCURACY

| Power Supply Rejection (Note 2) | $\mathrm{V}+=14.0$ to 15.0 V | $\pm 0.02$ | $\pm 0.03$ | $\%$ of $\mathrm{FSR} / \% \Delta \mathrm{~V}+$ | Max |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Output Current Settling Time (Note 3) | To 0.2\% of FSR, $\mathrm{R}_{\mathrm{L}}=100 \Omega$ | 150 | 200 | ns | Max |
| Feedthrough Error (Note 3) | $\mathrm{V}_{\mathrm{REF}}=20 \mathrm{~V}$ pp, 200 kHz sine wave. <br> All digital inputs low. | $\pm 1 / 2$ | $\pm 1$ | LSB | Max |

## REFERENCE INPUT

| Input Resistance (Pin 15) | All digital inputs high. lout1 at ground. | 5K | $\Omega$ | Min |
| :---: | :---: | :---: | :---: | :---: |
|  |  | 20K |  | Max |
| Temperature Coefficient (Note 3) |  | -500 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ | Max |

ANALOG OUTPUT

| Output Capacitance (Note 3) | Cout1 | All digital inputs high | 100 | pF | Max |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Cout2 |  | 30 | pF | Max |
|  | COUT1 | All digital inputs low | 30 | pF | Max |
|  | $\mathrm{C}_{\text {OUT2 }}$ |  | 100 | pF | Max |

ELECTRICAL CHARACTERISTICS
$\left(\mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=+10 \mathrm{~V}, \mathrm{~V}_{\text {OUT1 }}=\mathrm{V}_{\text {OUT2 }}=0 \mathrm{~V}\right.$ unless otherwise specified) (Continued)

| Parameter | Test Conditions | $\begin{gathered} T_{A} \\ +25^{\circ} \mathrm{C} \end{gathered}$ | $\underset{\text { Min-Max }}{\mathbf{T}_{A}}$ | Unit | Limit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INPUTS |  |  |  |  |  |
| Low State Threshold |  | 0.8 |  | V | Max |
| High State Threshold |  | 2.4 |  | V | Min |
| Input Current (Low or high) | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or +15 V | $\pm 1$ |  | $\mu \mathrm{A}$ | Max |
| Input Coding | See Tables 1 \& 2 | Binary/Offset Binary |  |  |  |
| Input Capacitance (Note 3) |  | 4 |  | pF | Max |
| POWER REQUIREMENTS |  |  |  |  |  |
| Power Supply Voltage Range | Accuracy is tested and guaranteed at $\mathrm{V}^{+}=+15 \mathrm{~V}$, only. | +5 to +16 |  | V |  |
| $1+$ (Excluding Ladder Network) | All digital inputs High or Low | 2 | 2.5 | mA | Max |

NOTES: 1. Full scale range (FSR) is 10 V for unipolar and $\pm 10 \mathrm{~V}$ for bipolar modes.
2. Using internal feedback resistor, RFEEDBACK.
3. Guaranteed by design; not subject to test.
4. Accuracy not guaranteed unless outputs at ground potential.

## DETAILED DESCRIPTION

The AD7523 is a monolithic multiplying D/A converter. A highly stable thin film R-2R resistor ladder network and NMOS SPDT switches form the basis of the converter circuit, CMOS level shifters permit low power TTL/CMOS compatible operation. An external voltage or current reference and an operational amplifier are all that is required for most voltage output applications.

A simplified equivalent circuit of the DAC is shown in Figure 3. The NMOS SPDT switches steer the ladder leg currents between IOUT1 and lout2 buses which must be held at ground potential. This configuration maintains a constant current in each ladder leg independent of the input code.

Converter errors are further reduced by using separate metal interconnections between the major bits and the outputs. Use of high threshold switches reduces the offset (leakage) errors to a negligible level.

The level shifter circuits are comprised of three inverters with a positive feedback from the output of the second to the first, (Figure 4). This configuration results in TTL/CMOS compatible operation over the full military temperature range. With the ladder SPDT switches driven by the level shifter, each switch is binarily weighted for an ON resistance proportional to the respective ladder leg current. This assures a constant voltage drop across each switch, creating equipotential terminations for the $2 R$ ladder resistors and highly accurate leg currents.

(4) (5) (6) 0331-8

[^26]Figure 3: AD7523 Functional Diagram


Figure 4: СMOS Switch

## APPLICATIONS

## UNIPOLAR OPERATION



NOTES: 1. R1 and R2 used only if gain adjustment is required. 2. CR1 protects AD7523 against negative transients.

Figure 5: Unipolar Binary Operation

## APPLICATIONS

## Unipolar Binary Operation

The circuit configuration for operating the AD7523 in unipolar mode is shown in Figure 5. With positive and negative $V_{\text {REF }}$ values the circuit is capable of 2-Quadrant multiplication. The "Digital Input Code/Analog Output Value" table for unipolar mode is given in Table 1.

## ZERO OFFSET ADJUSTMENT

1. Connect all digital inputs to GND.
2. Adjust the offset zero adjust trimpot of the output operational amplifier for $0 \mathrm{~V} \pm 1 \mathrm{mV}$ (max) at $\mathrm{V}_{\text {OUT }}$.

## GAIN ADJUSTMENT

1. Connect all digital inputs to $\mathrm{V}^{+}$.
2. Monitor $V_{\text {OUT }}$ for $a-V_{\text {REF }}\left(1-1 / 2^{8}\right)$ reading.
3. To increase $\mathrm{V}_{\text {OUT }}$, connect a series resistor, R2, ( 0 to $250 \Omega$ ) in the lout1 amplifier feedback loop.
4. To decrease $\mathrm{V}_{\text {OUT }}$, connect a series resistor, R1, (0 to $250 \Omega$ ) between the reference voltage and the $V_{\text {REF }}$ terminal.
Table 1. Unipolar Binary Code Table

| Digital Input <br> MSB LSB | Analog Output |
| :---: | :---: |
| 11111111 | $-\mathrm{V}_{\text {REF }}\left(\frac{255}{256}\right)$ |
| 10000001 | $-\mathrm{V}_{\text {REF }}\left(\frac{129}{256}\right)$ |
| 10000000 | $-\mathrm{V}_{\text {REF }}\left(\frac{128}{256}\right)=-\frac{\mathrm{V}_{\text {REF }}}{2}$ |
| 01111111 | $-\mathrm{V}_{\text {REF }}\left(\frac{127}{256}\right)$ |
| 00000001 | $-\mathrm{V}_{\text {REF }}\left(\frac{1}{256}\right)$ |
| 00000000 | $-\mathrm{V}_{\text {REF }} \quad\left(\frac{0}{256}\right)=0$ |

NOTE: 1 LSB $=\left(2^{-8}\right)\left(V_{\text {REF }}\right)=\left(\frac{1}{256}\right)\left(V_{\text {REF }}\right)$

## BIPOLAR OPERATION



NOTES:

1. R3/R4 MATCH $0.1 \%$ OR BETTER.
2. R1, R2 USED ONLY IF GAIN ADJUSTMENT IS REQUIRED.
3. CR1 \& CR2 PROTECT AD7523 AGAINST NEGATIVE TRANSIENTS.

Figure 6: Bipolar Operation (4-Quadrant Multiplication)

## Bipolar (Offset Binary) Operation

The circuit configuration for operating the AD7523 in the bipolar mode is given in Figure 6. Using offset binary digital input codes and positive and negative reference voltage values, Four-Quadrant multiplication can be realized. The "Digital Input Code/Analog Output Value" table for bipolar mode is given in Table 2.
Table 2. Bipolar (Offset Binary) Code Table

| Digital Input <br> MSB LSB | Analog Output |  |
| :---: | :---: | :---: |
| 11111111 | $-V_{\text {REF }}$ | $\left(\frac{127}{128}\right)$ |
| 10000001 | $-V_{\text {REF }}$ | $\left(\frac{1}{128}\right)$ |
| 10000000 | 0 |  |
| 01111111 | $+V_{\text {REF }}$ | $\left(\frac{1}{128}\right)$ |
| 00000001 | $+V_{\text {REF }}$ | $\left(\frac{127}{128}\right)$ |
| 00000000 |  |  |
|  |  | $\left(\frac{128}{128}\right)$ |

NOTE: 1 LSB $=\left(2^{-7}\right)\left(V_{\text {REF }}\right)=\left(\frac{1}{128}\right)\left(V_{\text {REF }}\right)$

A "Logic 1 " input at any digital input forces the corresponding ladder switch to steer the bit current to louty bus. A "Logic 0 " input forces the bit current to lout2 bus. For any code the lout1 and lout2 bus currents are complements of one another. The current amplifier at lout2 changes the polarity of lout2 current and the transconductance amplifier at louT1 output sums the two currents. This configuration doubles the output range. The difference current resulting at zero offset binary code, (MSB = "Logic 1", All other bits = "Logic 0"), is corrected by using an external resistor, ( $10 \mathrm{M} \Omega$ ), from $V_{\text {REF }}$ to lout2 (Figure 6).

## OFFSET ADJUSTMENT

1. Adjust $\mathrm{V}_{\text {REF }}$ to approximately +10 V .
2. Connect all digital inputs to "Logic 1 ".
3. Adjust lout2 amplifier offset adjust trimpot for OV $\pm 1 \mathrm{mV}$ at IOUT2 amplifier output.
4. Connect MSB (Bit 1) to "Logic 1 " and all other bits to "Logic 0".
5. Adjust louT1 amplifier offset adjust trimpot for OV $\pm 1 \mathrm{mV}$ at $\mathrm{V}_{\text {OUT }}$.

## GAIN ADJUSTMENT

1. Connect all digital inputs to $\mathrm{V}^{+}$.
2. Monitor $V_{\text {OUT }}$ for $a-V_{\text {REF }}\left(1-1 / 2^{7}\right)$ volts reading.
3. To increase $V_{\text {OUT }}$, connect a series resistor, R2, of up to $250 \Omega$ between $V_{\text {OUt }}$ and R REEDBACK.
4. To decrease $\mathrm{V}_{\text {OUT }}$, connect a series resistor, R1, of up to $250 \Omega$ between the reference voltage and the $V_{\text {REF }}$ terminal.

## POWER DAC DESIGN USING AD7523



Vout $=-V_{\text {IN }} / D$
WHERE:
$D=\frac{B I T 1}{21}+\frac{B I T 2}{22}+\cdots \frac{\text { BITB }}{2^{6}}$
$\left(0 \leq \mathrm{D} \leq \frac{255}{256}\right)$

Figure 7: Divider (Digitally Controlled Gain)


0331-7

$$
\begin{aligned}
& V_{\text {OUT }}=V_{\text {REF }}\left[\left(\frac{R_{2}}{R_{1}+R_{2}}\right)-\left(\frac{R_{1} D}{R_{1}+R_{2}}\right)\right] \\
& \text { Where } D=\frac{\text { Bit } 1}{2^{1}}+\frac{\text { Bit } 2}{2^{2}}+\ldots \frac{\text { Bit } 8}{2^{8}}
\end{aligned}
$$

$$
\left(0 \leq \mathrm{D} \leq \frac{255}{256}\right)
$$

Figure 8: Modified Scale Factor and Offset

## DEFINITION OF TERMS

NONLINEARITY: Error contributed by deviation of the DAC transfer function from a "best straight line" through the actual plot of transfer function. Normally expressed as a percentage of full scale range or in (sub)multiples of 1 LSB.
RESOLUTION: It is addressing the smallest distinct analog output change that a D/A converter can produce. It is commonly expressed as the number of converter bits. A converter with resolution of $n$ bits can resolve output changes of $2^{-n}$ of the full-scale range, e.g. $2^{-n} V_{R E F}$ for a unipolar conversion. Resolution by no means implies linearity.
SETTLING TIME: Time required for the output of a DAC to settle to within specified error band around its final value (e.g. $1 / 2$ LSB) for a given digital input change, i.e., all digital inputs LOW to HIGH and HIGH to LOW.
GAIN ERROR: The difference between actual and ideal analog output values at full-scale range, i.e., all digital inputs
at HIGH state. It is expressed as a percentage of full-scale range or in (sub)multiples of 1 LSB.
FEEDTHROUGH ERROR: Error caused by capacitive coupling from $V_{\text {REF }}$ to IOUT1 with all digital inputs LOW.
OUTPUT CAPACITANCE: Capacitance from lout1 and lout2 terminals to ground.
OUTPUT LEAKAGE CURRENT: Current which appears on lout1 terminal when all digital inputs are LOW or on lout2 terminal when all digital inputs are HIGH.
For further information on the use of this device, see the following Application Notes:
A002 "Principles of Data Acquisition and Conversion"
A018 "Do's and Don'ts of Applying A/D Converters," by Peter Bradshaw and Skip Osgood
A042 "Interpretation of Data Conversion Accuracy Specifications"

## GENERAL DESCRIPTION

The Harris AD7533 is a low cost, monolithic 10-bit, fourquadrant multiplying digital-to-analog converter (DAC). Harris' thin-film resistor on CMOS circuitry provide 10, 9 and 8 bit accuracy over full temperature range. The device also provides +5 V to +15 V supply voltage range, full input protection from damage due to static discharge by clamps to $\mathrm{V}+$ and ground and very low power dissipation.

Applications for the AD7533 include programmable gain amplifiers, digitally controlled attenuators, function generators and control systems.

## ORDERING INFORMATION

| Nonlinearity | Temperature Range |
| :---: | :---: |
|  | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| $\pm 0.2 \%$ (8-bit) | AD7533JN |
| $\pm 0.1 \%$ (9-bit) | AD7533KN |
| $\pm 0.05 \%$ (10-bit) | AD7533LN |

## FEATURES

- 8, 9 and 10 Bit Linearity
- Low Gain and Linearity Tempcos
- Full Temperature Range Operation
- Full Input Static Protection
- TTL/CMOS Direct Interface
- +5 to +15 Volts Supply Range
- Low Power Dissipation
- Fast Settling Time
- Four Quadrant Multiplication
- Direct AD7520 Equivalent


## PACKAGE IDENTIFICATION




[^27]NOTE: All typical values have been characterized but are not tested.
ABSOLUTE MAXIMUM RATINGS ( $T_{A}=25^{\circ} \mathrm{C}$ unless otherwise noted)
Power Dissipation
Plastic Package:
up to $70^{\circ} \mathrm{C} \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots . .670 \mathrm{~mW}$
derates above $70^{\circ} \mathrm{C}$ by $\ldots \ldots \ldots \ldots \ldots .3 .3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$


Output Voltage Compliance $\ldots . . . . . . . . . . .-0.1 \mathrm{~V}$ to $\mathrm{V}^{+} \quad$ Lead Temperature (Soldering, 10 sec ) $\ldots \ldots \ldots .+300^{\circ} \mathrm{C}$
caution:

1. The digital control inputs are zener protected; however, permanent damage may occur on unconnected units under high energy electrostatic fields. Keep unused units in conductive foam at all times.
2. Do not apply voltages lower than ground or higher than $\mathrm{V}+$ to any pin except $\mathrm{V}_{\mathrm{REF}}$ and $\mathrm{R}_{\mathrm{FB}}$.

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$\left(\mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=+10 \mathrm{~V}, \mathrm{~V}_{\text {OUT1 }}=\mathrm{V}_{\text {OUT2 }}=0 \mathrm{~V}\right.$ unless otherwise specified. $)$

| Parameter |  | Test Conditions | $\begin{gathered} \mathrm{T}_{\mathrm{A}} \\ +25^{\circ} \mathrm{C} \end{gathered}$ | $\underset{\text { Min-Max }}{T_{A}}$ | Limit | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC ACCURACY (Note 1) |  |  |  |  |  |  |
| Resolution |  |  | 10 | 10 | Min | Bit |
| Nonlinearity (Note 2) | J | $\begin{aligned} & -10 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq+10 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT } 1}=\mathrm{V}_{\text {OUT } 2}=0 \mathrm{~V} \end{aligned}$ | $\pm 0.2$ | $\pm 0.2$ | Max | \% of FSR |
|  | K |  | $\pm 0.1$ | $\pm 0.1$ | Max | \% of FSR |
|  | L |  | $\pm 0.05$ | $\pm 0.05$ | Max | $\%$ of FSR |
| Gain Error (Note 2 and 5) |  | All Digital Inputs High | $\pm 1.4$ | $\pm 1.5$ | Max | \% of FSR |
| Output Leakage Current (either output) |  | $\mathrm{V}_{\text {REF }}= \pm 10 \mathrm{~V}$ | $\pm 50$ | $\pm 200$ | Max | nA |

## AC ACCURACY

| Power Supply Rejection (Note 2) | $\mathrm{V}+=14.0$ to 17.0 V | $\pm 0.005$ | $\pm 0.008$ | $M a x$ | $\%$ of $\mathrm{FSR} / \% \Delta \mathrm{~V}+$ |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Output Current Settling Time (Note 3) | To $0.05 \%$ of $\mathrm{FSR}, \mathrm{R}_{\mathrm{L}}=100 \Omega$ | 600 | 800 | Max | ns |
| Feedthrough Error (Note 3) | $\mathrm{V}_{\mathrm{REF}}=20 \mathrm{~V}_{\mathrm{PP}}, 100 \mathrm{kHz}$ sine wave. <br> Digital inputs low. | $\pm 0.05$ | $\pm 0.1$ | $\operatorname{Max}$ | $\%$ FSR |

## REFERENCE INPUT

|  |  | 5 k | $\operatorname{Min}$ |  |
| :--- | :--- | :---: | :---: | :---: |
| Input Resistance (Pin 15) | All digital inputs high. | 20 k | $\operatorname{Max}$ |  |
| Temperature Coefficient |  | -300 | $\operatorname{Typ}$ | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |

ANALOG OUTPUT

| Voltage Compliance (Note 3) |  | Both outputs. <br> See maximum ratings | -100 mV to $\mathrm{V}^{+}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Capacitance (Note 3) | COUT1 | All digital inputs high | 100 | Max | pF |
|  | Cout2 |  | 35 | Max | pF |
|  | COUT1 | All digital inputs low | 35 | Max | pF |
|  | Cout2 |  | 100 | Max | pF |

ELECTRICAL CHARACTERISTICS
$\left(\mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=+10 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT} 1}=\mathrm{V}_{\mathrm{OUT} 2}=0\right.$ unless otherwise specified.) (Continued)

| Parameter | Test Conditions | $\begin{gathered} T_{A} \\ +25^{\circ} \mathrm{C} \end{gathered}$ | $\underset{\text { Min-Max }}{T_{A}}$ | Limit | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INPUTS |  |  |  |  |  |
| Low State Threshold | - . | 0.8 |  | Max | V |
| High State Threshold |  | 2.4 |  | Min | V |
| Input Current Low or High | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ and $\mathrm{V}+$ | $\pm 1$ |  | Max | $\mu \mathrm{A}$ |
| Input Coding | See Tables 1 \& 2 | Binary/Offset Binary |  |  |  |
| Input Capacitance (Note 3) |  | 5 |  | Max | pF |
| POWER REQUIREMENTS |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{DD}}$ | Rated Accuracy | $+15 \pm 10 \%$ |  |  | V |
| Power Supply Voltage Range |  | +5 to +16 |  |  | V |
| I+ (Excluding Ladder Network) | Digital Inputs High or Low | 2 | 2.5 | Max | mA |
|  | Digital Inputs $=0 \mathrm{~V}$ or $\mathrm{V}+$ | 100 | 150 | Max | $\mu \mathrm{A}$ |

NOTES: 1. Full scale range (FSR) is 10 V for unipolar and $\pm 10 \mathrm{~V}$ for bipolar modes.
Specifications subject to 2. Using internal feedback resistor, $\mathrm{P}_{\text {FEEDBACK }}$.
change without notice.
3. Guaranteed by design; not subject to test.
4. Accuracy not guaranteed unless outputs at ground potential.
5. Full scale $(F S)=-\left(V_{\text {REF }}\right) \cdot(1023 / 1024)$

## DETAILED DESCRIPTION

The Harris AD7533 is a 10 bit, monolithic, multiplying D/A converter. A highly stable thin film R-2R resistor ladder network and NMOS SPDT switches form the basis of the converter circuit. CMOS level shifters permit low power TTL/ CMOS compatible operation. An external voltage or current reference and an operational amplifier are all that is required for most voltage output applications.

A simplified equivalent circuit of the DAC is shown in Figure 3. The NMOS SPDT switches steer the ladder leg currents between IOUT1 and IOUT2 busses which must be held at ground potential. This configuration maintains a constant current in each ladder leg independent of the input code.



Figure 4

The level shifter circuits are comprised of three inverters with a positive feedback from the output of the second to the first, (Figure 4). This configuration results in TTL/CMOS compatible operation over the full military temperature range. With the ladder SPDT switches driven by the level shifter, each switch is binarily weighted for an "ON" resistance proportional to the respective ladder leg current. This assures a constant voltage drop across each switch, creating equipotential terminations for the 2 R ladder resistors resulting in accurate leg currents.

## APPLICATIONS

UNIPOLAR OPERATION (2-QUADRANT MULTIPLICATION)


0332-5
NOTES: 1. R1 and R2 used only if gain adjustment is required.
2. Schottky diode CR1 (HP5082-2811 or equiv) protects OUT1 terminal against negative transients.
Figure 5: Unipolar Binary Operation (2-Quadrant Multiplication)

Table 1. Unipolar Binary Code

| Digital Input <br> MSB LSB | Nominal Analog Output <br> (VOUT as shown in Figure 3) |
| :---: | :---: |
| 1111111111 | $-V_{\text {REF }} \quad\left(\frac{1023}{1024}\right)$ |
| 1000000001 | $-V_{\text {REF }} \quad\left(\frac{513}{1024}\right)$ |
| 1000000000 | $-V_{\text {REF }} \quad\left(\frac{512}{1024}\right)=-\frac{V_{\text {REF }}}{2}$ |
| 0111111111 | $-V_{\text {REF }} \quad\left(\frac{511}{1024}\right)$ |
| 0000000001 | $-V_{\text {REF }} \quad\left(\frac{1}{1024}\right)$ |
| 0000000000 | $-V_{\text {REF }} \quad\left(\frac{0}{1024}\right)=0$ |

NOTES: 1. Nominal Full Scale for the circuit of Figure 5 is given by

$$
F S=-V_{\text {REF }}\left(\frac{1023}{1024}\right)
$$

2. Nominal LSB magnitude for the circuit of Figure 5 is given by

$$
\mathrm{LSB}=\mathrm{V}_{\text {REF }}\left(\frac{1}{1024}\right)
$$

## BIPOLAR OPERATION

 (4-QUADRANT MULTIPLICATION)

0332-6
NOTES: 1. R3/R4 match $0.05 \%$ or better.
2. R1 and R2 used only if gain adjustment is required.
3. Schottky diodes CR1 and CR2 (HP5082-2811 or equiv) protect OUT1 and OUT2 terminals against negative transients.

Figure 6: Bipolar Operation (4-Quadrant Multiplication)

Table 2. Bipolar (Offset Binary) Code Table

| Digital Input <br> MSB LSB | Nominal Analog Output <br> (VOUT as shown in Figure 4) |
| :---: | :---: |
| 1111111111 | $-V_{\text {REF }}\left(\frac{511}{512}\right)$ |
| 1000000001 | $-V_{\text {REF }}\left(\frac{1}{512}\right)$ |
| 1000000000 | 0 |
| 0111111111 | $+V_{\text {REF }}\left(\frac{1}{512}\right)$ |
| 0000000001 | $+V_{\text {REF }}\left(\frac{511}{512}\right)$ |
| 0000000000 | $+V_{\text {REF }}\left(\frac{512}{512}\right)$ |

NOTES: 1. Nominal Full Scale for the circuit of Figure 6 is given by

$$
\mathrm{FSR}=\mathrm{V}_{\mathrm{REF}}\left(\frac{1023}{512}\right)
$$

2. Nominal LSB magnitude for the circuit of Figure 6 is given by

$$
\mathrm{LSB}=\mathrm{V}_{\mathrm{REF}}\left(\frac{1}{512}\right)
$$

## APPLICATIONS

## Unipolar Binary Operation

The circuit configuration for operating the AD7533 in unipolar mode is shown in Figure 5. With positive and negative $\mathrm{V}_{\text {REF }}$ values the circuit is capable of 2-Quadrant multiplication. The "Digital Input Code/Analog Output Value" table for unipolar mode is given in Table 1.

## ZERO OFFSET ADJUSTMENT

1. Connect all digital inputs to GND.
2. Adjust the offset zero adjust trimpot of the output operational amplifier for $0 \mathrm{~V} \pm 1 \mathrm{mV}$ at $\mathrm{V}_{\text {OUT }}$.

## GAIN ADJUSTMENT

1. Connect all digital inputs to $\mathrm{V}^{+}$.
2. Monitor $V_{\text {OUT }}$ for $a-V_{\text {REF }}\left(1-2^{-10}\right)$ reading.
3. To decrease $V_{\text {OUT }}$, connect a series resistor ( $0 \Omega$ to $250 \Omega$ ) between the reference voltage and the $\mathrm{V}_{\text {REF }}$ terminal.
4. To increase $V_{\text {OUT, }}$ connect a series resistor ( $0 \Omega$ to $250 \Omega$ ) in the lout1 amplifier feedback loop.

## Bipolar (Offset Binary) Operation

The circuit configuration for operating the AD7533 in the bipolar mode is given in Figure 6. Using offset binary digital input codes and positive and negative reference voltage values, 4 -Quadrant multiplication can be realized. The "Digital Input Code/Analog Output Value" table for bipolar mode is given in Table 2.

A "Logic 1 " input at any digital input forces the corresponding ladder switch to steer the bit current to lout1 bus. A "Logic 0" input forces the bit current to lout2 bus. For any code the lout1 and lout2 bus currents are complements of one another. The current amplifier at lOUT2 changes the polarity of louT2 current and the transconductance amplifier at louT1 output sums the two currents. This configuration doubles the output range. The difference current resulting at zero offset binary code, (MSB = "Logic 1", All other bits $=$ "Logic 0 "), is corrected by using an external resistor, ( $10 \mathrm{M} \Omega$ ), from $\mathrm{V}_{\text {REF }}$ to lout2.


0332-8
Figure 7: 10-Bit and Sign Multiplying DAC

## OFFSET ADJUSTMENT

1. Adjust $V_{\text {REF }}$ to approximately +10 V .
2. Connect all digital inputs to "Logic 1".
3. Adjust louT2 amplifier offset adjust trimpot for $\mathrm{OV} \pm 1 \mathrm{mV}$ at IOUT2 amplifier output.
4. Connect MSB (Bit 1) to "Logic 1" and all other bits to "Logic 0".
5. Adjust IOUT1 amplifier offset adjust trimpot for OV $\pm 1 \mathrm{mV}$ at $\mathrm{V}_{\text {OUT }}$.
GAIN ADJUSTMENT
6. Connect all digital inputs to $\mathrm{V}^{+}$.
7. Monitor $\mathrm{V}_{\text {OUT }}$ for $a-\mathrm{V}_{\text {REF }}\left(1-2^{-9}\right)$ volts reading.
8. To increase $V_{\text {OUT }}$, connect a series resistor of up to $250 \Omega$ between $V_{\text {OUT }}$ and $R_{\text {FEEDBACK }}$.
9. To decrease $V_{\text {OUT }}$, connect a series resistor of up to $250 \Omega$ between the reference voltage and the $V_{\text {REF }}$ terminal.

## DEFINITION OF TERMS

NONLINEARITY: Error contributed by deviation of the DAC transfer function from a "best straight line" through the actual plot of transfer function. Normally expressed as a percentage of full scale range or in (sub)multiples of 1 LSB.
RESOLUTION: It is addressing the smallest distinct analog output change that a D/A converter can produce. It is commonly expressed as the number of converter bits. A converter with resolution of $n$ bits can resolve output changes of $2^{-n}$ of the full-scale range, e.g. $2^{-n} V_{R E F}$ for a unipolar conversion. Resolution by no means implies linearity.
SETTLING TIME: Time required for the output of a DAC to settle to within specified error band around its final value (e.g., $1 / 2$ LSB) for a given digital input change, i.e. all digital inputs LOW to HIGH and HIGH to LOW.
GAIN ERROR: The difference between actual and ideal analog output values at full-scale range, i.e. all digital inputs at HIGH state. It is expressed as a percentage of full-scale range or in (sub)multiples of 1 LSB.
FEEDTHROUGH ERROR: Error caused by capacitive coupling from $V_{\text {REF }}$ to IOUT1 with all digital inputs LOW.
OUTPUT CAPACITANCE: Capacitance from lout1 and lout2 terminals to ground.
OUTPUT LEAKAGE CURRENT: Current which appears on IOUT1 terminal when all digital inputs are LOW or on IOUT2 terminal when all digital inputs are HIGH.


Figure 8: Programmable Function Generator

HARRIS
SEMICONDUCTOR

## GENERAL DESCRIPTION

The Harris AD7541 is a monolithic, low cost, high performance, 12-bit accurate, multiplying digital-to-analog converter (DAC).

Harris' wafer level laser-trimmed thin-film resistors on CMOS circuitry provide true 12-bit linearity with TTL/CMOS compatible operation.

Special tabbed-resistor geometries (improving time stability), full input protection from damage due to static discharge by diode clamps to $\mathrm{V}+$ and ground, large louT1 and lout2 bus lines (improving superposition errors) are some of the features offered by Harris AD7541.

Pin compatible with AD7521, this new DAC provides accurate four quadrant multiplication over the full military temperature range.

## FEATURES

- 12 Bit Linearity ( $0.01 \%$ )
- Pretrimmed Gain
- Low Gain and Linearity Tempcos
- Full Temperature Range Operation
- Full Input Static Protection
- DTL/TTL/CMOS Compatible
- +5 to +15 Volts Supply Range
- Low Power Dissipation ( 20 mW )
- Current Settling Time: $1 \mu \mathrm{~s}$ to $0.01 \%$ of FSR
- Four Quadrant Multiplication
- 883B Processed Versions Available

ORDERING INFORMATION

| Nonlinearity | Part Number/Temperature Range |  |  |
| :---: | :---: | :---: | :---: |
|  | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to } \\ & +70^{\circ} \mathrm{C} \end{aligned}$ | $\begin{gathered} -25^{\circ} \mathrm{C} \text { to } \\ +85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{aligned} & -55^{\circ} \mathrm{C} \text { to } \\ & +125^{\circ} \mathrm{C} \end{aligned}$ |
| $\begin{aligned} & 0.02 \% \\ & \text { (11-bit) } \end{aligned}$ | AD7541JN | AD7541AD | AD7541SD |
| $\begin{aligned} & 0.01 \% \\ & \text { (12-bit) } \end{aligned}$ | AD7541KN | AD7541BD | AD7541TD |
| $\begin{aligned} & 0.01 \% \\ & \text { (12-bit) } \end{aligned}$ <br> Guaranteed Monotonic | AD7541LN | - | - |



[^28]

## caution

1. The digital control inputs are zener protected; however, permanent damage may occur on unconnected units under high energy electrostatic fields. Keep unused units in conductive foam at all times.
2. Do not apply voltages higher than $\mathrm{V}_{\mathrm{DD}}$ or less than GND potential on any terminal except $\mathrm{V}_{\text {REF }}$ and $\mathrm{R}_{\text {FEEDBACK }}$.

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$\left(\mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=+10 \mathrm{~V}, \mathrm{~V}_{\text {OUT } 1}=\mathrm{V}_{\text {OUT } 2}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$ unless otherwise specified)

| Parameter |  |  |  | Test Conditions | $\begin{gathered} \text { TA } \\ +25^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} \text { TA } \\ \text { Min-Max } \end{gathered}$ | Limit | Fig. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC ACCURACY (Note 1) |  |  |  |  |  |  |  |  |  |
| Resolution |  |  |  |  | 12 | 12 | Min |  | Bits |
| Nonlinearity (Note 2) | A | S | $J$ | $\begin{aligned} & -10 \mathrm{~V} \leq \mathrm{V}_{\mathrm{REF}} \leq+10 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT } 1}=\mathrm{V}_{\text {OUT } 2}=0 \mathrm{~V} \end{aligned}$ | $\pm 0.024$ | $\pm 0.024$ | Max | 3 | \% of FSR |
|  | B | T | K |  | $\pm 0.012$ | $\pm 0.012$ | Max |  | \% of FSR |
|  |  |  | L |  | $\pm 0.012 \mid \pm 0.012$ <br> Guaranteed Monotonic |  | Max |  | \% of FSR |
| Gain Error (Note 2) |  |  |  | $-10 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq+10 \mathrm{~V}$ | $\pm 0.3$ | $\pm 0.4$ | Max |  | \% of FSR |
| Output Leakage Current (either output) |  |  |  | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {OUT2 }}=0$ | $\pm 50$ | $\pm 200$ | Max |  | nA |

## AC ACCURACY (Note 3)

| Power Supply Rejection (Note 2) | $\mathrm{V}^{+}=14.5$ to 15.5 V | $\pm 0.005$ | $\pm 0.01$ | Max | 4 | \% of FSR/\%/\% $\mathrm{VV}^{+}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Current Settling Time | To $0.01 \%$ of FSR |  |  | Max | 8 | $\mu \mathrm{s}$ |
| Feedthrough Error | $V_{\text {REF }}=20 \mathrm{~V} p \mathrm{p}, 10 \mathrm{kHz}$ <br> All digital inputs low. |  |  | Max | 7 | mV pp |

## REFERENCE INPUT

| Input Resistance |  | All digital inputs high. lout1 at ground. | 5 | Min |  | k $\Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 10 | Typ |  |  |
|  |  | 20 | Max |  |  |
| ANALOG OUTPUT |  |  |  |  |  |  |
| Voltage Compliance (Note 4) |  |  | Both outputs. See maximum ratings. | -100 mV to $\mathrm{V}^{+}$ |  |  |  |
| Output Capacitance (Note 3) | Cout1 Cout2 |  | All digital inputs high | $\begin{gathered} 200 \\ 60 \\ \hline \end{gathered}$ | Max <br> Max | 6 | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
|  | COUT1 Cout2 | All digital inputs low | $\begin{array}{r} 60 \\ 200 \\ \hline \end{array}$ | Max <br> Max | 6 | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| Output Noise (both outputs) |  |  | Equivalent to $10 \mathrm{~K} \Omega$ Johnson noise | Typ | 5 |  |

ELECTRICAL CHARACTERISTICS
$\left(\mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=+10 \mathrm{~V}, \mathrm{~V}_{\text {OUT } 1}=\mathrm{V}_{\mathrm{OUT} 2}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$ unless otherwise specified) (Continued)

| Parameter | Test Conditions | $\begin{gathered} \text { TA } \\ +25^{\circ} \mathrm{C} \end{gathered}$ | TA Min-Max | Limit | Fig. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL INPUTS |  |  |  |  |  |  |
| Low State Threshold ( $\mathrm{V}_{\text {INL }}$ ) |  |  |  | Max |  | V |
| High State Threshold ( $\mathrm{V}_{\text {INH }}$ ) |  |  |  | Min |  | $\checkmark$ |
| Input Current | $\mathrm{V}_{1 \mathrm{~N}}=0$ or $\mathrm{V}+$ |  |  | Max |  | $\mu \mathrm{A}$ |
| Input Coding | See Tables 1 \& 2 | Binary/O | set Binary |  |  |  |
| Input Capacitance (Note 3) |  |  |  | Max |  | pF |

POWER REQUIREMENTS

| Power Supply Voltage Range | Accuracy is not guaranteed <br> over this range |  | +5 to +16 |  |  |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $1+$ (Excluding Ladder Network) | All digital inputs High or Low | 2.0 | 2.5 | Max |  |
| Total Power Dissipation (Including the ladder) |  | 20 |  | mA |  |

NOTES: 1. Full scale range (FSR) is 10 V for unipolar and $\pm 10 \mathrm{~V}$ for bipolar modes.
Specifications subject to
2. Using internal feedback resistor, R FEEDBACK.
3. Guaranteed by design; not subject to test.
4. Accuracy not guaranteed unless outputs at ground potential.


Figure 4: Power Supply Rejection Test Circuit

## DEFINITION OF TERMS

NONLINEARITY: Error contributed by deviation of the DAC transfer function from a best straight line function. Normally expressed as a percentage of full scale range. For a multiplying DAC, this should hold true over the entire $\mathrm{V}_{\text {REF }}$ range.
RESOLUTION: Value of the LSB. For example, a unipolar converter with $n$ bits has a resolution of $\left(2^{-n}\right)\left(V_{\text {REF }}\right)$. A bipolar converter of $n$ bits has a resolution of $\left[2^{-(n-1)}\right.$ ] [ $V_{\text {REF }}$ ]. Resolution in no way implies linearity.
SETTLING TIME: Time required for the output function of the DAC to settle to within $1 / 2$ LSB for a given digital input stimulus, i.e., 0 to Full Scale.
GAIN: Ratio of the DAC's operational amplifier output voltage to the nominal input voltage value.
FEEDTHROUGH ERROR: Error caused by capacitive coupling from $V_{\text {REF }}$ to output with all switches OFF.
OUTPUT CAPACITANCE: Capacity from IOUT1 and IOUT2 terminals to ground.
OUTPUT LEAKAGE CURRENT: Current which appears on louT1 terminal with all digital inputs LOW or on louT2 terminal when all inputs are HIGH.

## DETAILED DESCRIPTION

The Harris AD7541 is a 12 bit, monolithic, multiplying D/A converter. Highly stable thin film R-2R resistor ladder network and NMOS SPDT switches form the basis of the converter circuit. CMOS level shifters provide low power DTL/ TTL/CMOS compatible operation. An external voltage or current reference and an operational amplifier are all that is required for most voltage output applications.



Figure 10: CMOS Switch

A simplified equivalent circuit of the DAC is shown in Figure 9. The NMOS SPDT switches steer the ladder leg currents between IOUT1 and IOUT2 buses which must be held at ground potential. This configuration maintains a constant current in each ladder leg independent of the input code. Converter errors are further eliminated by using wider metal interconnections between the major bits and the outputs. Use of high threshold switches reduces the offset (leakage) errors to a negligible level.

Each circuit is laser-trimmed, at the wafer level, to better than 12 bits linearity. For the first four bits of the ladder, special trim-tabbed geometries are used to keep the body of the resistors, carrying the majority of the output current, undisturbed. The resultant time stability of the trimmed circuits is comparable to that of untrimmed units.
The level shifter circuits are comprised of three inverters with a positive feedback from the output of the second to the first (Figure 10). This configuration results in DTL/TTL/ CMOS compatible operation over the full military temperature range. With the ladder SPDT switches driven by the level shifter, each switch is binarily weighted for an "ON" resistance proportional to the respective ladder leg current. This assures a constant voltage drop across each switch, creating equipotential terminations for the 2 R ladder resistors, resulting in accurate leg currents.

## APPLICATIONS

## General Recommendations

Static performance of the AD7541 depends on IOUT1 and lout2 (pin 1 and pin 2) potentials being exactly equal to GND (pin 3).
The output amplifier should be selected to have a low input bias current (typically less than 75 nA ), and a low drift (depending on the temperature range). The voltage offset of the amplifier should be nulled (typically less than $\pm 200 \mu \mathrm{~V}$ ).
The bias current compensation resistor in the amplifier's non-inverting input can cause a variable offset. Non-inverting input should be connected to GND with a low resistance wire.

Ground-loops must be avoided by taking all pins going to GND to a common point, using separate connections.
The $\mathrm{V}^{+}$(pin 18) power supply should have a low noise level and should not have any transients exceeding +17 volts.

Unused digital inputs must be connected to GND or $\mathrm{V}_{\mathrm{DD}}$ for proper operation.
A high value resistor ( $\sim 1 \mathrm{M} \Omega$ ) can be used to prevent static charge accumulation, when the inputs are open-circuited for any reason.

When gain adjustment is required, low tempco (approximately $50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ ) resistors or trim-pots should be selected.

## UNIPOLAR BINARY OPERATION

The circuit configuration for operating the AD7541 in unipolar mode is shown in Figure 11. With positive and negative VREF values the circuit is capable of 2-Quadrant multiplication. The "Digital Input Code/Analog Output Value" table for unipolar mode is given in Table 1. A Schottky diode (HP5082-2811 or equivalent) prevents IOUT1 from negative excursions which could damage the device. This precaution is only necessary with certain high speed amplifiers.


## Zero Offset Adjustment

1. Connect all digital inputs to GND.
2. Adjust the offset zero adjust trimpot of the output operational amplifier for $0 \mathrm{~V} \pm 0.5 \mathrm{mV}$ (max) at VOUT.

## Gain Adjustment

1. Connect all digital inputs to VDD.
2. Monitor VOUT for a -VREF $\left(1-1 / 2^{12}\right)$ reading.
3. To increase VOUT, connect a series resistor, ( 0 to 250 ohms), in the IOUT1 amplifier feedback loop.
4. To decrease VOUT, connect a series resistor, ( 0 to 250 ohms), between the reference voltage and the VREF terminal.
Table 1: Code Table - Unipolar Binary Operation

| DIGITAL INPUT | ANALOG OUTPUT |
| :--- | :--- |
| 111111111111 | $-V_{\text {REF }}\left(1-1 / 2^{12}\right)$ |
| 100000000001 | $-V_{\text {REF }}\left(1 / 2+1 / 2^{12}\right)$ |
| 100000000000 | - V $_{\text {REF }} / 2$ |
| 011111111111 | $-V_{\text {REF }}\left(1 / 2-1 / 2^{12}\right)$ |
| 000000000001 | $-V_{\text {REF }}\left(1 / 2^{12}\right)$ |
| 000000000000 | 0 |



Note: R1 and R2 should be $0.01 \%$, low-TCR resistors.
Figure 12: Bipolar Operation (4-Quadrant Multiplication)

## BIPOLAR (OFFSET BINARY) OPERATION

The circuit configuration for operating the AD7541 in the bipolar mode is given in Figure 12. Using offset binary digital input codes and positive and negative reference voltage values Four-Quadrant multiplication can be realized. The "Digital Input Code/Analog Output Value" table for bipolar mode is given in Table 2.

## AD7541

A "Logic 1" input at any digital input forces the corresponding ladder switch to steer the bit current to IOUT1 bus. A "Logic 0" input forces the bit current to IOUT2 bus. For any code the IOUT1 and IOUT2 bus currents are complements of one another. The current amplifier at IOUT2 changes the polarity of IOUT2 current and the transconductance amplifier at IOUT1 output sums the two currents. This configuration doubles the output range of the DAC. The difference current resulting at zero offset binary code, (MSB = "Logic 1", All other bits = "Logic 0"), is corrected by using an external resistive divider, from VREF to IOUT2.

## Offset Adjustment

1. Adjust $\mathrm{V}_{\text {REF }}$ to approximately +10 V .
2. Set R4 to zero.
3. Connect all digital inputs to "Logic 1 ".
4. Adjust lout1 amplifier offset zero adjust trimpot for $0 \mathrm{~V} \pm 0.1 \mathrm{mV}$ at lout2 amplifier output.
5. Connect a short circuit across R2.
6. Connect all digital inputs to "Logic 0 ".
7. Adjust lout2 amplifier offset zero adjust trimpot for $0 \mathrm{~V} \pm 0.1 \mathrm{mV}$ at louT1 amplifier output.
8. Remove short circuit across R2.
9. Connect MSB (Bit 1) to "Logic 1" and all other bits to "Logic 0".
10. Adjust R 4 for $0 \mathrm{~V} \pm 0.2 \mathrm{mV}$ at $\mathrm{V}_{\text {Out }}$.

## Gain Adjustment

1. Connect all digital inputs to VDD.
2. Monitor VOUT for a - VREF $\left(1-1 / 2^{11}\right)$ volts reading.
3. To increase VOUT, connect a series resistor, (0 to 250 ohms), in the IOUT1 amplifier feedback loop.
4. To decrease VOUT, connect a series resistor, (0 to 250 ohms), between the reference voltage and the VREF terminal.

Table 2: Code Table Bipolar (Offset Binary) Operation

| DIGITAL INPUT | ANALOG OUTPUT |
| :--- | :--- |
| 111111111111 | $-V_{\text {REF }}\left(1-1 / 2^{11}\right)$ |
| 100000000001 | $-V_{\text {REF }}\left(1 / 2^{11}\right)$ |
| 100000000000 | 0 |
| 011111111111 | V $_{\text {REF }}\left(1 / 2^{11}\right)$ |
| 000000000001 | V REF $\left(1-1 / 2^{11}\right)$ |
| 000000000000 | V REF |

## DYNAMIC PERFORMANCE

The dynamic performance of the DAC, also depends on the output amplifier selection. For low speed or static applications, AC specifications of the amplifier are not very critical. For high-speed applications slew-rate, settling-time, openloop gain and gain/phase-margin specifications of the amplifier should be selected for the desired performance.

The output impedance of the AD7541 looking into IOUT1 varies between $10 \mathrm{k} \Omega$ ( $\mathrm{R}_{\text {Feedback }}$ alone) and $5 \mathrm{~K} \Omega$ ( $\mathrm{R}_{\text {Feedback }}$ in parallel with the ladder resistance).

Similarly the output capacitance varies between the minimum and the maximum values depending on the input code. These variations necessitate the use of compensation capacitors, when high speed amplifiers are used.
A capacitor in parallel with the feedback resistor (as shown in Figure 13) provides the necessary phase compensation to critically damp the output.
A small capacitor connected to the compensation pin of the amplifier may be required for unstable situations causing oscillations. Careful PC board layout, minimizing parasitic capacitances, is also vital.


Figure 13: General DAC Circuit with Compensation Capacitor, $\mathbf{C}_{\mathbf{C}}$

## GENERAL DESCRIPTION

The AD7545 is a low cost monolithic 12-bit CMOS multiplying DAC with on-board data latches. Data is loaded in a single 12-bit wide word which allows interfacing directly to most 12 - and 16 -bit bus systems. Loading of the input latches is under the control of the $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ inputs. A logic low on these control inputs makes the input latches transparent allowing direct unbuffered operation of the DAC.

## FEATURES

- 12-Bit Resolution
- Low Gain T.C.: 2ppm/ ${ }^{\circ} \mathrm{C}$ typ
- Fast TTL Compatible Data Latches
- Single +5 V to +15 V Supply
- Low Power
- Low Cost


Figure 1: Functional Diagram

ORDERING INFORMATION

| Part <br> Number | Temperature <br> Range | Package |
| :--- | :---: | :--- |
| AD7545JN | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 Pin Plastic DIP |
| AD7545KN | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 Pin Plastic DIP |
| AD7545AN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 Pin Plastic DIP |
| AD7545BN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 Pin Plastic DIP |
| AD7545AD | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 Pin Ceramic DIP |
| AD7545BD | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 Pin Ceramic DIP |
| AD7545SD | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 20 Pin Ceramic DIP |
| AD7545SQ/883 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 20 Pin Ceramic DIP |

ABSOLUTE MAXIMUM RATINGS

| ( $\mathrm{A}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless other |  |
| :---: | :---: |
| $V_{D D}$ to DGND. | $-0.3 \mathrm{~V},+17 \mathrm{~V}$ |
| Digital Input Voltage to DGND | $-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| $\mathrm{V}_{\text {RFB }}, \mathrm{V}_{\text {REF }}$ to DGND | $\pm 25 \mathrm{~V}$ |
| $V_{\text {PIN } 1}$ to DGND. | $-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| AGND to DGND | $-0.3 V, V_{D D}+0.3 V$ |
| Power Dissipation |  |
| (Any Package) to $+75^{\circ} \mathrm{C}$ | 450 mW |
| Derates above $75^{\circ} \mathrm{C}$ by | $6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

Operating Temperature
Commercial
( $\mathrm{J}, \mathrm{K}$ ) Grades . . . . . . . . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Industrial
( $\mathrm{A}, \mathrm{B}$ ) Grades . . . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Extended
(S) Grades . . . . . . . . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 secs) . . . . . . . . $+300^{\circ} \mathrm{C}$
NOTE: Stresses above those listed under "Absolute Maximum Ratings"
may cause permanent damage to the device. These are stress ratings only
and functional operation of the device at these or any other conditions
above those indicated in the operational sections of the specifications is not
implied. Exposure to absolute maximum rating conditions for extended peri-
ods may affect device reliability.


WRITE MODE:
$\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ low, DAC responds to data bus (DB0-DB11) inputs.

NOTES:
$V_{D D}=+5 \mathrm{~V} ; \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}$
$V_{D D}=+15 V ; t_{r}=t_{f}=40 n s$
All input signal rise and fall times measured from $10 \%$ to $90 \%$ of $V_{D D}$.
Timing measurement reference level is $\left(\mathrm{V}_{\mathrm{IH}}+\mathrm{V}_{\mathrm{IL}}\right) / 2$.

Since input data latches are transparent for $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ both low, it is preferred to have data valid before $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ both go low. This prevents undesirable changes at the analog output while the data inputs settle.

Figure 3: Write Cycle Timing Diagram

## CIRCUIT INFORMATION-D/A CONVERTER SECTION

Figure 4 shows a simplified circuit of the D/A converter section of the AD7545. Note that the ladder termination resistor is connected to AGND. R is typically $11 \mathrm{k} \Omega$.


0433-5
Figure 4: Simplified D/A Circuit of AD7545

The binary weighted currents are switched between the OUT1 bus line and AGND by N-channel switches, thus maintaining a constant current in each ladder leg independent of the switch state. One of the current switches is shown in Figure 5.
The capacitance at the OUT1 bus line, COUT1, is code dependent and varies from 70 pF (all switches to AGND) to 200 pF (all switches to OUT1).
The input resistance at $\mathrm{V}_{\text {REF }}$ (Figure 4) is always equal to $R_{\text {LDR }}$ ( $R_{\text {LDR }}$ is the R/2R ladder characteristic resistance and is equal to the value " $R$ "). Since $R_{\mathbb{I N}}$ at the $V_{\text {REF }}$ pin is constant, the reference terminal can be driven by a reference voltage or a reference current, ac or dc, of positive or negative polarity. (If a current source is used, a low temperature coefficient external $R_{F B}$ is recommended to define scale factor.)


0433-6
Figure 5: N-Channel Current Steering Switch

## CIRCUIT INFORMATIONDIGITAL SECTION

Figure 6 shows. the digital structure for one bit.


Figure 6: Digital Input Structure
The digital signals CONTROL and CONTROL are generated from $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$.
The input buffers are simple CMOS inverters designed such that when the AD7545 is operated with $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, the buffers convert TTL input levels ( 2.4 V and 0.8 V ) into CMOS logic levels. When $\mathrm{V}_{\text {IN }}$ is in the region of 2.0 V to 3.5 V the input buffers operate in their linear region and draw current from the power supply. To minimize power supply currents it is recommended that the digital input voltages be as close to the supply rails ( $V_{D D}$ and DGND) as is practically possible.
The AD7545 may be operated with any supply voltage in the range $5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 15 \mathrm{~V}$. With $\mathrm{V}_{\mathrm{DD}}=+15 \mathrm{~V}$ the input logic levels are CMOS compatible only, i.e., 1.5 V and 13.5 V .

## APPLICATION

Output Offset: CMOS current-steering D/A converters exhibit a code dependent output resistance which in turn
causes a code dependent amplifier noise gain. The effect is a code dependent differential nonlinearity term at the amplfier output which depends on $V_{O S}$ where $V_{O S}$ is the amplifier input offset voltage. To maintain monotonic operation it is recommended that $V_{O S}$ be no greater than ( $25 \times 10^{-6}$ ) ( $\mathrm{V}_{\mathrm{REF}}$ ) over the temperature range of operation.
General Ground Management: AC or transient voltages between AGND and DGND can cause noise injection into the analog output. The simplest method of ensuring that voltages at AGND and DGND are equal is to tie AGND and DGND together at the AD7545. In more complex systems where the AGND and DGND connection is on the backplane, it is recommended that two diodes be connected in inverse parallel between the AD7545 AGND and DGND pins (1N914 or equivalent).
Digital Glitches: When $\overline{W R}$ and $\overline{C S}$ are both low the latches are transparent and the D/Aiconverter inputs follow the data inputs. In some bus systems; data on the data bus is not always valid for the whole period during which $\overline{W R}$ is low and as a result invalid data can briefly occur at the D/A converter inputs during a write cycle. Such invalid data can cause unwanted glitches at the output of the D/A converter. The solution to this problem, if it occurs, is to retime the write pulse (WR) so that it only occurs when data is valid.
Another cause of digital glitches is capacitive coupling from the digital lines to the OUT1 and AGND terminals. This should be minimized by isolating the analog pins of the AD7545 (Pins 1, 2, 19, 20) from the digital pins by a ground track run between pins 2 and 3 and between pins 18 and 19 of the AD7545. Note how the analog pins are at one end of the package and separated from the digital pins by $V_{D D}$ and DGND to aid isolation at the board level. On-chip capacitive coupling can also give rise to crosstalk from the digital to analog sections of the AD7545, particularly in circuits with high currents and fast rise and fall times. This type of crosstalk is minimized by using $\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}$. However, great care should be taken to ensure that the +5 V used to power the AD7545 is free from digitally induced noise.
Temperature Coefficients: The gain temperature coefficient of the AD7545 has a maximum value of $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ and a typical value of $2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. This corresponds to worst case gain shifts of 2 LSBs and 0.8 LSBs respectively over a $100^{\circ} \mathrm{C}$ temperature range. When trim resistors R1 and R2 are used to adjust full scale range, the temperature coefficient of R1 and R2 should also be taken into account.

ELECTRICAL CHARACTERISTICS $\quad V_{R E F}=+10 \mathrm{~V}, \mathrm{~V}_{\text {OUT } 1}=0 \mathrm{~V}, \mathrm{AGND}=\mathrm{DGND}$ unless otherwise specified

| Parameter | Test Conditions Comments | Version | $V_{D D}=+5 V$ <br> Limits |  | $V_{D D}=+15 V$ <br> Limits |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{T}_{\mathbf{A}}=+25^{\circ} \mathrm{C}$ | $T_{\text {min }}, T_{\text {max }}$ (Note 1) | $\mathrm{T}_{\mathbf{A}}=+25^{\circ} \mathrm{C}$ | $T_{\text {min }}, T_{\text {max }}$ (Note 1) |  |

STATIC PERFORMANCE

| Resolution |  | All | 12 | 12 | 12 | 12 | Bits |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Relative Accuracy |  | $\begin{aligned} & \text { J, A, S } \\ & \text { K, B } \end{aligned}$ | $\begin{aligned} & \pm 2 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 2 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 2 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 2 \\ & \pm 1 \end{aligned}$ | LSB max LSB max |
| Differential Nonlinearity | 10-Bit Monotonic $T_{\text {min }}$ to $T_{\text {max }}$ 12-Bit Monotonic $T_{\text {min }}$ to $T_{\text {max }}$ | $\begin{aligned} & \text { J, A, S } \\ & \text { K, B } \end{aligned}$ | $\begin{aligned} & \pm 4 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 4 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 4 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 4 \\ & \pm 1 \end{aligned}$ | LSB max LSB max |
| Gain Error (Using Internal RFB) (Note 2) | DAC Register Loaded with 111111111111 Gain Error is Adjustable Using the Circuits of Figures 7 and 8 | $\begin{aligned} & \text { J, A, S } \\ & \text { K, B } \end{aligned}$ | $\begin{aligned} & \pm 20 \\ & \pm 10 \end{aligned}$ | $\begin{aligned} & \pm 20 \\ & \pm 10 \end{aligned}$ | $\begin{aligned} & \pm 25 \\ & \pm 15 \end{aligned}$ | $\begin{aligned} & \pm 25 \\ & \pm 15 \end{aligned}$ | LSB max LSB max |
| Gain Temperature Coefficient (Note 3) <br> $\Delta$ Gain/ $\Delta$ Temperature | Typical Value is $2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ for $V_{D D}=+5 V$ | All | $\pm 5$ | $\pm 5$ | $\pm 10$ | $\pm 10$ | ppm $/{ }^{\circ} \mathrm{C}$ max |
| DC Supply Rejection $\Delta$ Gain/ $\Delta V_{D D}$ | $\Delta V_{D D}= \pm 5 \%$ | All | 0.015 | 0.03 | 0.01 | 0.02 | \% per \% max |
| Output Leakage Current at OUT1 | $\mathrm{DB0}-\mathrm{DB11}=0 \mathrm{~V} ; \overline{\mathrm{WR}}, \overline{\mathrm{CS}}=0 \mathrm{~V}$ | $\begin{aligned} & \mathrm{J}, \mathrm{~K} \\ & \mathrm{~A}, \mathrm{~B} \\ & \mathrm{~S} \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{gathered} 50 \\ 50 \\ 200 \end{gathered}$ | $\begin{aligned} & 10 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{gathered} 50 \\ 50 \\ 200 \end{gathered}$ | nA max <br> nA max <br> nA max |

ELECTRICAL CHARACTERISTICS $\quad V_{\text {REF }}=+10 V, V_{\text {OUT } 1}=0 V$, AGND $=$ DGND unless otherwise specified (Continued)

| Parameter | Test Conditions Comments | Version | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V} \\ \text { Limits } \end{gathered}$ |  | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=+15 \mathrm{~V} \\ \text { Limits } \end{gathered}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $\begin{aligned} & T_{\min }, T_{\max } \\ & \text { (Note 1) } \\ & \hline \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $\begin{gathered} T_{\text {min }}, T_{\text {max }} \\ (\text { Note 1) } \\ \hline \end{gathered}$ |  |

## DYNAMIC PERFORMANCE

| Current Settling Time (Note 3) | To $1 / 2$ LSB. OUT1 load $=100 \Omega$. DAC output measured from falling edge of $\overline{\mathrm{WR}} . \overline{\mathrm{CS}}=0 \mathrm{~V}$. | All | 2 | 2 | 2 | 2 | $\mu s$ max |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Propagation Delay (Note 3) (from Digital Input Change to 90\% of final Analog Output) | $\begin{aligned} & \text { OUT1 LOAD }=100 \Omega \\ & \text { C EXT }=13 \mathrm{pF}(\text { Note } 4) \end{aligned}$ | All | 300 |  | 250 |  | ns max |
| Digital to Analog Glitch Impulse | $\mathrm{V}_{\text {REF }}=$ AGND | All | 400 |  | 250 |  | $\mathrm{n} V$ sec typ |
| AC Feedthrough (Note 5) At OUT1 | $\mathrm{V}_{\mathrm{REF}}= \pm 10 \mathrm{~V}, 10 \mathrm{kHz}$ Sinewave | All | 5 | 5 | 5 | 5 | mVp-p typ |

## REFERENCE INPUT

| Input Resistance (Pin 19 to GND) | Input Resistance <br> $\mathrm{TC}=-300 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ typ <br> Typical Input Resistance $=11 \mathrm{k} \Omega$ | All | 7 25 | 7 25 | 7 25 | 7 25 | $k \Omega$ min <br> $k \Omega$ max |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

## ANALOG OUTPUTS

| Output Capacitance (Note 3) |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| $C_{\text {OUT1 }}$ | $\mathrm{DBO}-\mathrm{DB} 11=0 \mathrm{~V}, \overline{\mathrm{WR}}, \overline{\mathrm{CS}}=0 \mathrm{~V}$ | All | 70 | 70 | 70 |
| CouT1 | $\mathrm{DBO}-\mathrm{DB} 11=\mathrm{V}_{\mathrm{DD}}, \overline{\mathrm{WR}}, \overline{\mathrm{CS}}=0 \mathrm{~V}$ | All | 200 | 70 | $\mathrm{pF} \max$ |


| Input High Voltage $\mathrm{V}_{\mathrm{IH}}$ |  | All | 2.4 | 2.4 | 13.5 | 13.5 | $\checkmark$ min |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Low Voltage $V_{\text {IL }}$ |  | All | 0.8 | 0.8 | 1.5 | 1.5 | $\checkmark$ max |
| Input Current (Note 6) $\mathrm{I}_{\mathrm{N}}$ | $V_{\text {IN }}=0$ or $V_{\text {DD }}$ | All | $\pm 1$ | $\pm 10$ | $\pm 1$ | $\pm 10$ | $\mu \mathrm{A}$ max |
| Input Capacitance (Note 3) DB0-DB11 <br> $\overline{\mathrm{WR}}, \overline{\mathrm{CS}}$ | $\begin{aligned} & V_{I N}=0 \\ & V_{I N}=0 \end{aligned}$ |  | $\begin{gathered} 7 \\ 20 \\ \hline \end{gathered}$ | $\begin{gathered} 7 \\ 20 \end{gathered}$ | $\begin{gathered} 7 \\ 20 \end{gathered}$ | $\begin{gathered} 7 \\ 20 \end{gathered}$ | pF max pF max |

ELECTRICAL CHARACTERISTICS $V_{\text {REF }}=+10 \mathrm{~V}, \mathrm{~V}_{\text {OUT } 1}=\mathrm{OV}$, AGND $=$ DGND unless otherwise specified (Continued)

| Parameter | Test Conditions/Comments | Version | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V} \\ \text { Limits } \end{gathered}$ |  | $V_{D D}=+15 V$ <br> Limits |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $\begin{gathered} T_{\min }, T_{\max } \\ \text { (Note 1) } \end{gathered}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $T_{\text {min }}, T_{\text {max }}$ (Note 1) |  |

## SWITCHING CHARACTERISTICS (Note 3)

| Chip Select to Write Setup Time $t^{t}$ CS | See Figure 3 | All | $\begin{aligned} & 280 \\ & 200 \end{aligned}$ | $\begin{aligned} & 380 \\ & 270 \end{aligned}$ | $\begin{aligned} & 180 \\ & 120 \end{aligned}$ | $\begin{aligned} & 200 \\ & 150 \end{aligned}$ | ns min ns typ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Chip Select to Write Hold Time $\mathrm{t}_{\mathrm{CH}}$ | See Figure 3 | All | 0 | 0 | 0 | 0 | $n s$ min |
| Write Pulse Width $t_{W R}$ | $\mathrm{t}_{\mathrm{CS}} \geq \mathrm{t}_{\mathrm{WR}}, \mathrm{t}_{\mathrm{CH}} \geq 0$ <br> See Figure 3 | All | $\begin{aligned} & 250 \\ & 175 \end{aligned}$ | $\begin{aligned} & 400 \\ & 280 \end{aligned}$ | $\begin{aligned} & 160 \\ & 100 \end{aligned}$ | $\begin{aligned} & 240 \\ & 170 \end{aligned}$ | ns min ns typ |
| Data Setup Time $t_{D S}$ | See Figure 3 | All | $\begin{aligned} & 140 \\ & 100 \end{aligned}$ | $\begin{aligned} & 210 \\ & 150 \end{aligned}$ | $\begin{aligned} & 90 \\ & 60 \end{aligned}$ | $\begin{gathered} 120 \\ 80 \end{gathered}$ | ns min ns typ |
| Data Hold Time $t_{D H}$ | See Figure 3 | All | 10 | 10 | 10 | 10 | ns min |

POWER SUPPLY

| IDD | All Digital Inputs $V_{I L}$ or $V_{I H}$ <br> All Digital Inputs OV or $V_{D D}$ <br> All Digital Inputs $0 V$ or $V_{D D}$ | All | $\begin{gathered} 2 \\ 100 \\ 10 \end{gathered}$ | $\begin{gathered} 2 \\ 500 \\ 10 \end{gathered}$ | $\begin{gathered} 2 \\ 100 \\ 10 \end{gathered}$ | $\begin{gathered} 2 \\ 500 \\ 10 \end{gathered}$ | mA max $\mu A$ max $\mu \mathrm{A}$ typ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

NOTE 1: Temperature Ranges as follows: J, K versions: $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

$$
\begin{array}{ll}
\text { A, B versions: } & -20^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\
\text { S version: } & -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
\end{array}
$$

2: This includes the effect of 5 ppm max gain TC.
3: Parameter not tested. Parameter guaranteed by design, simulation, or characterization.
4: DB0-DB11 $=0 \mathrm{~V}$ to $\mathrm{V}_{D D}$ or $V_{D D}$ to OV .
5: Feedthrough can be further reduced by connecting the metal lid on the ceramic package to DGND.
6: Logic inputs are MOS gates. Typical input current ( $+25^{\circ} \mathrm{C}$ ) is less than 1 nA .
Specifications subject to change without notice.

## BASIC APPLICATIONS

Figures 7 and 8 show simple unipolar and bipolar circuits using the AD7545. Resistor R1 is used to trim for full scale. Capacitor C1 provides phase compensation and helps prevent overshoot and ringing when using high speed op amps. Note that the circuits of Figures 7 and 8 have constant input impedance at the $V_{\text {REF }}$ terminal.
The circuit of Figure 7 can either be used as a fixed reference D/A converter so that it provides an analog output voltage in the range 0 to $-\mathrm{V}_{\text {IN }}$ (note the inversion introduced by the op amp) or $\mathrm{V}_{\mathrm{IN}}$ can be an ac signal in which case the circuit behaves as an attenuator (2-Quadrant Multiplier). $\mathrm{V}_{\text {IN }}$ can be any voltage in the range $-20 \leq \mathrm{V}_{I N} \leq$ +20 V (provided the op amp can handle such voltages) since $V_{\text {REF }}$ is permitted to exceed $V_{D D}$. Table 2 shows the code relationship for the circuit of Figure 7.

Table 1: Recommended Trim Resistor Values vs. Grades for $\mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}$

| TRIM <br> RESISTOR | J/A/S | K/B |
| :--- | :---: | :---: |
| R1 | $500 \Omega$ | $200 \Omega$ |
| R2 | $150 \Omega$ | $68 \Omega$ |

Table 2. Unipolar Binary Code Table for Circuit of Figure 7

| Binary Number in <br> DAC Register |  | Analog Output |  |
| :---: | :---: | :---: | :---: |
| 1111 | 1111 | 1111 | $-\mathrm{V}_{\mathrm{IN}}\left\{\frac{4095}{4096}\right\}$ |
| 1000 | 0000 | 0000 | $-\mathrm{V}_{\mathrm{IN}}\left\{\frac{2048}{4096}\right\}=-1 / 2 \mathrm{~V}_{\mathrm{IN}}$ |
| 0000 | 0000 | 0001 | $-\mathrm{V}_{\mathbb{I N}}\left\{\frac{1}{4096}\right\}$ |
| 0000 | 0000 | 0000 | 0 V |

Figure 7: Unipolar Binary Operation

Figure 8 and Table 3 illustrate the recommended circuit and code relationship for bipolar operation. The D/A function itself uses offset binary code and inverter $U_{1}$ on the MSB line converts 2 's complement input code to offset binary code. If appropriate, inversion of the MSB may be done in software using an exclusive -OR instruction and the inverter omitted. R3, R4 and R5 must be selected to match within $0.01 \%$ and they should be the same type of resistor (preferably wire-wound or metal foil), so that their temperature coefficients match. Mismatch of R3 value to R4 causes both offset and full scale error. Mismatch of R5 to R4 and R3 causes full scale error.

Table 3: 2's Complement Code Table for Circuit of Figure 8

| Data Input |  |  | Analog Output |
| :--- | :---: | :--- | :--- |
| 0111 | 1111 | 1111 | $+\mathrm{V}_{\mathrm{IN}} \bullet\left\{\frac{2047}{2048}\right\}$ |
| 0000 | 0000 | 0001 | $+\mathrm{V}_{\mathrm{IN}} \bullet\left\{\frac{1}{2048}\right\}$ |
| 0000 | 0000 | 0000 | 0 V |
| 1111 | 1111 | 1111 | $-\mathrm{V}_{\mathrm{IN}} \bullet\left\{\frac{1}{2048}\right\}$ |
| 1000 | 0000 | 0000 | $-\mathrm{V}_{\mathrm{IN}} \bullet\left\{\frac{2048}{2048}\right\}$ |



0433-9
*For Values of R1 and R2
See Table 1.

Figure 8: Bipolar Operation (2's Complement Code)

The choice of the operational amplifiers in Figures 7 and 8 depends on the application and the trade off between required precision and speed. Below is a list of operational amplifiers which are good candidates for many applications. The main selection criteria for these operational amplifiers is to have low $\mathrm{V}_{\text {OS }}$, low $\mathrm{V}_{\text {OS }}$ drift, low bias current and low settling time.

These amplifiers need to maintain the low nonlinearity and monotonic operation of the D/A while providing enough speed for maximum converter performance.
Operational Amplifiers:
HA5127 Ultra Low Noise, Precision
HA5137 Ultra Low Noise, Precision, Wide Band
HA5147 Ultra Low Noise, Precision, High Slew Rate
HA5170 Precision, JFET Input

## GENERAL DESCRIPTION

The Harris CA3338 family are CMOS/SOS high-spëed R$2 R$ voltage output digital-to-analog converters. They operate from a single 5 V supply at video speeds, and can produce "rail-to-rail" output swings. Internal level shifters and a pin for an optional second supply provide for an output range below the digital ground. The data complement control allows the inversion of input data while the latch enable control provides either feed-through or latched operation. Both ends of the R-2R ladder network are available externally and may be modulated for gain or offset adjustments. In addition, "glitch" energy has been kept very low by segmenting and "bar graph" decoding of the upper 3 bits.

The CA3338 is manufactured on a sapphire substrate to give low dynamic power dissipation, low output capacitance, and inherent latch-up resistance.

## FEATURES

- CMOS/SOS Low Power
- R-2R Output, Segmented for Low "Glitch"
- CMOS or TTL Compatible Inputs
- Fast Settling: 20 ns (typ.) to $1 / 2$ LSB
- Feedthrough Latch for Clocked or Unclocked Use
- Single or Dual Supplies, 4.5V to 7.5V Total
- 1/2 LSB Accuracy (Typ.)
- Data Complement Control
- High Update Rate: 50 MHz (Typ.)
- Unipolar or Bipolar Operation

APPLICATIONS

- TV/Video Display
- High-Speed Oscilloscope Display
- Digital Waveform Generator
- Feed-Forward A/D Systems

ORDERING INFORMATION

| Part <br> Number | Linearity <br> (INL, DNL) | Temperature <br> Range | Package |
| :--- | :---: | :---: | :--- |
| CA3338A | $\pm 1.0 \mathrm{LSB}$ |  |  |
| CA3338AE | $\pm 0.75 \mathrm{LSB}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Pin Plastic DIP |
| CA3338D | $\pm 1.0 \mathrm{LSB}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Pin Plastic DIP |
| CA3338AD | $\pm 0.75 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 Pin Ceramic DIP |
| CA3338M | $\pm 1.0 \mathrm{LSB}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 Pin Ceramic DIP |
| CA3338AM | $\pm 0.75 \mathrm{LSB}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Pin Plastic SOIC |

## 16 LEAD CERAMIC DIP <br> 16 LEAD PLASTIC DIP 16 LEAD SOIC



Figure 1: Pin Configuration

[^29]
## CA3338, CA3338A

## ABSOLUTE MAXIMUM RATINGS

DC Supply-Voltage Range
$\left(V_{D D}-V_{S S}\right.$ or $V_{D D}-V_{E E}$,
whichever is greater) . . . . . . . . . . . . . . . . . . . . . -0.5 V to +8 V
Input Voltage Range
Digital Inputs (LE, COMP,
D0-D7) $\ldots \ldots \ldots \ldots \ldots \ldots . V_{S S}-0.5 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$
Analog Pins
$\left(V_{\text {REF }^{+}}{ }^{+} \mathrm{V}_{\text {REF }}{ }^{-}, \mathrm{V}_{\mathrm{OUT}}\right) \ldots \ldots . \mathrm{V}_{\mathrm{DD}}-8 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$
DC Input Current
Digital Inputs (LE, COMP, D0-D7) . . . . . . . . . . . . . $\pm 20 \mathrm{~mA}$
Power Dissipation per Package ( $\mathrm{P}_{\mathrm{D}}$ ):
For $T_{A}=-55^{\circ} \mathrm{C}$ to $+55^{\circ} \mathrm{C}$.
.315 mW
For $\mathrm{T}_{\mathrm{A}}=+55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$


| Operating-Temperature Range $\left(T_{A}\right)$ : <br> Ceramic Package-D Suffix........... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ <br> Plastic Package-E Suffix .............. $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ <br> Storage-Temperature <br> Range (TSTG) . . . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ <br> Lead Temperature (During Soldering): <br> At Distance $1 / 16 \pm 1 / 32 \mathrm{in}$. $(1.59 \pm 0.79 \mathrm{~mm})$ from case for 10 s max. . . . . . . . . . . . . . . . . . . . . . . . . . $+265^{\circ} \mathrm{C}$ <br> NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. <br> Recommended Supply Voltage Range . . . . . . . . 4.5V to 7.5 V |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |



Figure 2: Functional Diagram

## CA3338, CA3338A

ELECTRICAL CHARACTERISTICS $\quad T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}{ }^{+}=4.608 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{V}_{E E}=\mathrm{V}_{\text {REF }}{ }^{-}=\mathrm{GND}$, LE clocked at $20 \mathrm{MHz}, R_{L} \geq 1 \mathrm{M} \Omega$ (unless otherwise specified)

| Parameter | Test Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Accuracy Resolution Integral Linearity Error CA3338 САЗ338A <br> Differential Linearity Error САЗ338 САЗЗ38А <br> Gain Error CA3338 САЗ338A <br> Offset Error | See Figure 6 <br> See Figure 6 <br> Input Code $=$ FF $_{16}$; See Fig. 5 <br> Input Code $=00_{16}$; See Fig. 5 | 8 |  | $\begin{gathered} \pm 1 \\ \pm 0.75 \\ \pm 0.75 \\ \pm 0.5 \\ \pm 0.75 \\ \pm 0.5 \\ \pm 0.25 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { Bits } \\ & \text { LSB } \\ & \text { LSB } \\ & \\ & \text { LSB } \\ & \text { LSB } \\ & \\ & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| Digital Input Timing Update Rate Update Rate Set Up Time TSU1 Set Up Time TSU2 Hold Time $\mathrm{T}_{\mathrm{H}}$ Latch Pulse Width $T_{W}$ Latch Pulse Width TW | To Maintain $1 / 2$ LSB Settling <br> $\mathrm{V}_{\mathrm{REF}}{ }^{-}=\mathrm{V}_{\mathrm{EE}}=-2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}{ }^{+}=+2.5 \mathrm{~V}$ <br> For Low Glitch <br> For Data Store <br> For Data Store <br> For Data Store <br> $\mathrm{V}_{\mathrm{REF}^{-}}=\mathrm{V}_{\mathrm{EE}}=-2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}{ }^{+}=+2.5 \mathrm{~V}$ | $\begin{aligned} & \mathrm{DC} \\ & \mathrm{DC} \end{aligned}$ | $\begin{gathered} 50 \\ 20 \\ -2 \\ 8 \\ 5 \\ 5 \\ 25 \\ \hline \end{gathered}$ |  | MHz <br> MHz <br> ns <br> ns <br> ns <br> ns <br> ns |
| Output Parameters Output Delay TD1 Output Delay $T_{D 2}$ Rise Time $T_{R}$ Settling Time $T_{S}$ Output Impedance Glitch Area Glitch Area | $\begin{aligned} & \mathrm{R}_{\mathrm{L}} \text { Adjusted for } 1 \mathrm{~V}_{\mathrm{p}-\mathrm{p}} \text { Output } \\ & \text { From LE Edge } \\ & \text { From Data Changing } \\ & 10 \text { to } 90 \% \text { of Output } \\ & 10 \% \text { to Settling to } 1 / 2 \mathrm{LSB} \\ & \mathrm{~V}_{\text {REF }}+=6 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=6 \mathrm{~V} \\ & \mathrm{~V}_{\text {REF }}-=\mathrm{V}_{\mathrm{EE}}=-2.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}+=+2.5 \mathrm{~V} \end{aligned}$ | 120 | $\begin{gathered} 25 \\ 22 \\ 4 \\ 20 \\ 160 \\ 150 \\ 250 \end{gathered}$ | 200 | $\begin{gathered} \mathrm{ns} \\ \mathrm{~ns} \\ \mathrm{~ns} \\ \mathrm{~ns} \\ \Omega \\ \mathrm{pV} \text {-s } \\ \mathrm{pV} \text {-s } \\ \hline \end{gathered}$ |
| Reference Voltage <br> $V_{\text {REF }}{ }^{+}$Range <br> $V_{\text {REF }}{ }^{-}$Range <br> $\mathrm{V}_{\text {REF }}{ }^{+}$Input Current | (+) Full Scale (Note 1) <br> $(-)$ Full Scale (Note 1) <br> $\mathrm{V}_{\mathrm{REF}+}=6 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=6 \mathrm{~V}$ | $\begin{gathered} \mathrm{V}_{\mathrm{REF}}+3 \\ \mathrm{~V}_{\mathrm{EE}} \end{gathered}$ | 40 | $\begin{gathered} \mathrm{V}_{\mathrm{DD}} \\ \mathrm{~V}_{\mathrm{REF}}{ }^{+}-3 \\ 50 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~mA} \end{gathered}$ |
| Supply Voltage <br> Static $I_{D D}$ or $I_{E E}$ <br> Dynamic IDD or IEE Dynamic $I_{D D}$ or $I_{E E}$ $V_{D D}$ Rejection $V_{E E}$ Rejection | $L E=$ Low, $D_{0}-D_{7}=$ High <br> $L E=$ Low, $D_{0}-D_{7}=$ Low <br> $V_{\text {OUT }}=10 \mathrm{MHz}, 0 \mathrm{~V}$ to 5 V Sq. Wave <br> $\mathrm{V}_{\text {OUT }}=10 \mathrm{MHz}, \pm 2.5 \mathrm{~V}$ Sq. Wave <br> 50 kHz Sine Wave Applied <br> 50 kHz Sine Wave Applied |  | $\begin{gathered} 100 \\ \\ 20 \\ 25 \\ 3 \\ 1 \\ \hline \end{gathered}$ | $\begin{aligned} & 220 \\ & 100 \end{aligned}$ | $\begin{gathered} \mu \mathrm{A} \\ \mu \mathrm{~A} \\ \mathrm{~mA} \\ \mathrm{~mA} \\ \mathrm{mV} / \mathrm{V} \\ \mathrm{mV} / \mathrm{V} \end{gathered}$ |
| Digital Inputs <br> High Level Input Voltage Low Level Input Voltage Leakage Current Capacitance | D0-D7, LE, COMP <br> (Note 1) <br> (Note 1) | 2 | $\begin{gathered} \pm 1 \\ 5 \end{gathered}$ | $\begin{aligned} & 0.8 \\ & \pm 5 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mu \mathrm{~A} \\ \mathrm{pF} \\ \hline \end{gathered}$ |
| Temperature Coefficients Output Impedance |  |  | 200 |  | PPM $/{ }^{\circ} \mathrm{C}$ |

NOTE 1: Parameter not tested, but guaranteed by design or characterization.

Table 1: Pin Descriptions

| Pin | Name | Description |
| :---: | :---: | :---: |
| 1 | D7 | Most Significant Bit  <br>  Input <br>  Data <br>  Bits |
| 2 | D6 |  |
| 3 | D5 |  |
| 4 | D4 |  |
| 5 | D3 |  |
| 6 | D2 |  |
| 7 | D1 |  |
| 8 | $\mathrm{V}_{S S}$ | Digital ground |
| 9 | $\mathrm{D}_{0}$ | Least Significant Bit. Input Data Bit. |
| 10 | $\mathrm{V}_{\mathrm{EE}}$ | Analog ground |
| 11 | $\mathrm{V}_{\text {REF - }}$ | Reference voltage negative input |
| 12 | $V_{\text {OUT }}$ | Analog output |
| 13 | $\mathrm{V}_{\text {REF }+}$ | Reference voltage positive input |
| 14 | COMP | Data complement control input. Active.high. |
| 15 | LE | Latch enable input. Active low. |
| 16 | $V_{D D}$ | Digital power supply, +5V |

## DIGITAL SIGNAL PATH

The digital inputs (LE, COMP, and D0-D7) are of TTL compatible HCT High Speed CMOS design: the loading is essentially capacitive and the logic threshold is typically 1.5 V .

The 8 data bits, D0 (weighted $2^{\circ}$ ) through D7 (weighted $2^{7}$ ), are applied to Exclusive OR gates (see Figure 2). The COMP (data complement) control provides the second input to the gates: if COMP is high, the data bits will be inverted as they pass through.

The input data and the LE (latch enable) signals are next applied to a level shifter. The inputs, operating between the levels of $V_{D D}$ and $V_{S S}$, are shifted to operate between $V_{D D}$ and $V_{E E} . V_{E E}$ optionally at ground or at a negative voltage, will be discussed under bipolar operation. All further logic elements except the output drivers operate from the $V_{D D}$ and $V_{E E}$ supplies.

The upper 3 bits of data, D5 through D7, are input to a 3-to-7 line bar graph encoder. The encoder outputs and D0 through D4 are applied to a feedthrough latch, which is controlled by LE (latch enable).


Figure 3: Data to Latch Enable Timing

## LATCH OPERATION

Data is fed from input to output while LE is low: LE should be tied low for non-clocked operation.

Non-clocked operation or changing data while LE is low is not recommended for applications requiring low output "glitch" energy: there is no guarantee of the simultaneous changing of input data or the equal propagation delay of all bits through the converter. Several parameters are given if the converter is to be used in either of these modes: TD2 gives the delay from the input changing to the output changing ( $10 \%$ ), while $\mathrm{t}_{\text {SU2 }}$ and $\mathrm{T}_{\mathrm{H}}$ give the set up and hold times (referred to LE rising edge) needed to latch data. See Figures 3 and 4.

Clocked operation is needed for low "glitch" energy use. Data must meet the given TSU1 set up time to the LE falling edge, and the $T_{H}$ hold time from the LE rising edge. The delay to the output changing, $T_{D 1}$, is now referred to the LE falling edge.

There is no need for a square wave LE clock; LE must only meet the minimum TW pulse width for successful latch operation. Generally, output timing (desired accuracy of settling) sets the upper limit of usable clock frequency.

## OUTPUT STRUCTURE

The latches feed data to a row of high current CMOS drivers, which in turn feed a modified R-2R ladder network.

The " $N$ " channel (pull down) transistor of each driver plus the bottom " $2 R$ " resistor are returned to $V_{R E F}$-; this is the $(-)$ full-scale reference. The " $P$ " channel (pull up) transistor of each driver is returned to $\mathrm{V}_{\text {REF }}{ }^{+}$, the ( + ) full-scale reference.
In unipolar operation, $\mathrm{V}_{\mathrm{REF}}{ }^{-}$would typically be returned to analog ground, but may be raised above ground (see specifications). There is substantial code dependent current that flows from $\mathrm{V}_{\text {REF }}{ }^{+}$to $\mathrm{V}_{\text {REF }}{ }^{-}$(see $\mathrm{V}_{\text {REF }}{ }^{+}$input current in specifications), so $\mathrm{V}_{\mathrm{REF}}{ }^{-}$should have a low impedance path to ground.

## CA3338, CA3338A

## OUTPUT STRUCTURE

(Continued)
In bipolar operation, $\mathrm{V}_{\text {REF }}{ }^{-}$would be returned to a negative voltage (the maximum voltage rating to $V_{D D}$ must be observed). $\mathrm{V}_{\mathrm{EE}}$, which supplies the gate potential for the output drivers, must be returned to a point at least as negative as $\mathrm{V}_{\text {REF }}{ }^{-}$. Note that the maximum clocking speed decreases when the bipolar mode is used.


0192-4
Figure 4: Data and Latch Enable to Output Timing

## STATIC CHARACTERISTICS

The ideal 8-bit D/A would have an output equal to $\mathrm{V}_{\text {REF }}{ }^{-}$ with an input code of $00_{16}$ (zero scale output), and an
output equal to $255 / 256$ of $\mathrm{V}_{\text {REF }}{ }^{+}$(referred to $\mathrm{V}_{\text {REF }}{ }^{-}$) with an input code of $\mathrm{FF}_{16}$ (full-scale output). The difference between the ideal and actual values of these two parameters are the OFFSET and GAIN errors respectively: see Figure 5.

If the code into an 8 -bit $D / A$ is changed by 1 count, the output should change by $1 / 255$ (full-scale output-zeroscale output). A deviation from this step-size is a differential linearity error: see Figure 6. Note that the error is expressed in fractions of the ideal step size (usually called an LSB). Also note that if the $(-)$ differential linearity error is less (in absolute numbers) than 1 LSB, the device is monotonic. (The output will always increase for increasing code or decrease for decreasing code).
If the code into an 8 -bit D/A is at any value, say " $N$ ", the output voltage should be N/255 of the full-scale output (referred to the zero-scale output). Any deviation from that output is an integral linearity error, usually expressed in LSB's. See Figure 6.
Note that OFFSET and GAIN errors do not affect integral linearity, as the linearity is referenced to actual zero and fullscale outputs, not ideal. Absolute accuracy would have to also take these errors into account.


Figure 5: D/A Offset and Gain Error


Figure 6: D/A Integral and Differential Linearity Error

## DYNAMIC CHARACTERISTICS

Keeping the full-scale range ( $\mathrm{V}_{\mathrm{REF}}{ }^{+}-\mathrm{V}_{\mathrm{REF}}{ }^{-}$) as high as possible gives the best linearity and lowest "glitch" energy (referred to 1 V ). This provides the best " P " and " N " channel gate drives (hence saturation resistance) and propagation delays. The $\mathrm{V}_{\mathrm{REF}}{ }^{+}$(and $\mathrm{V}_{\mathrm{REF}}{ }^{-}$if bipolar) terminal should be well bypassed as near the chip as possible.
"Glitch" energy is defined as a spurious voltage that occurs as the output is changed from one voltage to another. In a binary input converter, it is usually highest at the most significant bit transition ( $7 \mathrm{~F}_{16}$ to $80_{16}$ for an 8 bit device), and can be measured by displaying the output as the input code alternates around that point. The "glitch" energy is the area between the actual output display and an ideal one LSB step voltage (subtracting negative area from positive), at either the positive or negative-going step. It is usually expressed in pV-s.
The CA3338 uses a modified R-2R ladder, where the 3 most significant bits drive a bar graph decoder and 7 equally weighted resistors. This makes the "glitch" energy at each $1 / 8$ scale transition ( $1 \mathrm{~F}_{16}$ to $20_{16}, 3 \mathrm{~F}_{16}$ to $40_{16}$, etc.) essentially equal, and far less than the MSB transition would otherwise display.

For the purpose of comparison to other converters, the output should be resistively divided to 1 V full-scale. Figure 7 shows a typical hook-up for checking "glitch" energy or settling time.

The settling time of the A/D is mainly a function of the output resistance (approximately $160 \Omega$ in parallel with the load resistance) and the load plus internal chip capacitance. Both "glitch" energy and settling time measurements require very good circuit and probe grounding: a probe tip connector such as Tektronix part number 131-0258-00 is recommended.

## APPLICATIONS

The output of the CA3338 can be resistively divided to match a doubly terminated $50 \Omega$ or $75 \Omega$ line, although peak-to-peak swings of less than 1 V may result. The output magnitude will also vary with the converter's output impedance. Figure 7 shows such an application. Note that because of the HCT input structure, the CA3338 could be operated up to $+7.5 \mathrm{~V} \mathrm{~V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{REF}}{ }^{+}$supplies and still accept 0 V to 5 V CMOS input voltages.

If larger voltage swings or better accuracy is desired, a high speed output buffer, such as the HA-5033, HA-2542, or CA3450, can be employed. Figure 8 shows a typical application, with the output capable of driving $\pm 2 \mathrm{~V}$ into multiple $50 \Omega$ terminated lines.


0192-7

| Function: | Connector | R1 | R2 | R3 | Vout (PK-PK) |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Oscilloscope Display | Probe Tip | $82 \Omega$ | $62 \Omega$ | N/C | 1V |
| Match $93 \Omega$ Cable | BNC | 75 | 160 | 93 | 1 V |
| Match $75 \Omega$ Cable | BNC | 18 | 130 | 75 | 1 V |
| Match $50 \Omega$ Cable | BNC | Short | 75 | 50 | 0.79 V |

$$
\text { 2: All drawn capacitors are } 0.1 \mu \mathrm{~F} \text { multilayer ceramic } / / 4.7 \mu \mathrm{~F} \text { tantalum. }
$$

3: Dashed connections are for unipolar operation, solid for bipolar.
Figure 7: CA3338 Dynamic Test Circuit


0192-8

NOTES 1: Both $\mathrm{V}_{\text {REF }}{ }^{+}$pin and $392 \Omega$ resistor should be bypassed within $1 / 4 \mathrm{in}$.
2: Keep nodal capacitance at CA3450 pin 3 as low as possible.
3: $V_{\text {OUT }}$ Range $= \pm 3 \mathrm{~V}$ at CA3450.
Figure 8: CA3338 and CA3450 for Driving Multiple Coaxial Lines

Table 2: Output Voltage vs Input Code and VREF

| $\mathbf{V R E F}^{+}$ <br> $V_{\text {REF }}{ }^{-}$ <br> Step Size | $\begin{gathered} 5.12 \mathrm{~V} \\ 0 \\ 0.0200 \mathrm{~V} \end{gathered}$ | 5.00 V <br> 0.0195V | $\begin{gathered} 4.608 \mathrm{~V} \\ 0 \\ 0.0180 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 2.56 \mathrm{~V} \\ -2.56 \mathrm{~V} \\ 0.0200 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 2.50 \mathrm{~V} \\ -2.50 \mathrm{~V} \\ 0.0195 \mathrm{~V} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Code |  |  |  |  |  |
| $11111111_{2}=\mathrm{FF}_{16}$ | 5.1000 V | 4.9805 V | 4.5900 V | 2.5400 V | 2.4805 V |
| $11111110_{2}=\mathrm{FE}_{16}$ | 5.0800 | 4.9610 | 4.5720 | 2.5200 | 2.4610 |
| $10000001_{2}=81_{16}$ | 2.5800 | 2.5195 | 2.3220 | 0.0200 | 0.0195 |
| $10000000_{2}=80_{16}$ | 2.5600 | 2.5000 | 2.3040 | 0.0000 | 0.0000 |
| $01111111_{2}=7 \mathrm{~F}_{16}$ | 2.5400 | 2.4805 | 2.2860 | -0.0200 | -0.0195 |
|  |  |  |  |  |  |
| $00000001_{2}=0_{16}$ | 0.0200 | 0.0195 | 0.0180 | -2.5400 | -2.4805 |
| $00000000_{2}=00_{16}$ | 0.0000 | 0.0000 | 0.0000 | -2.5600 | -2.5000 |

## OPERATING AND HANDLING OPERATIONS

## 1．Handling

All inputs and outputs of CMOS devices have a network for electrostatic protection during handling．Recom－ mended handling practices for CMOS devices are de－ scribed in ICAN－6525．＂Guide to Better Handling and Operation of CMOS Integrated Circuits．＂
2．Operating
Operating Voltage
During operation near the maximum supply voltage limit， care should be taken to avoid or suppress power supply turn－on and turn－off transients，power supply ripple，or ground noise；any of these conditions must not cause the absolute maximum ratings to be exceeded．

Input Signals
To prevent damage to the input protection circuit，input signals should never be greater than $V_{D D}$ nor less than $V_{\text {SS }}$ ．Input currents must not exceed 20 mA even when the power supply is off．

## Unused Inputs

A connection must be provided at every input terminal． All unused input terminals must be connected to either $\mathrm{V}_{\mathrm{CC}}$ or GND，whichever is appropriate．

## Features

- Output Current $\qquad$ 2mA, F.S.
- Monolithic Construction
- Extremely Fast Settling . $\qquad$ 300ns To 0.01\% (Typ)
- Low Gain Drift $\qquad$ $\pm 10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ (Max)
- Linearity Guaranteed Over Temperature... $\pm 1 / 2$ LSB
(Max)
- Designed for Minimum Glitches
- Monotonic Over Temperature


## Description

The Harris HI-562A is the first monolithic digital-to-analog converter to combine both high speed performance and 12-bit accuracy on the same chip. The HI-562A's fast output current settling of 300 ns to $0.01 \%$ is achieved using Dielectric Isolation processing to reduce internal parasitics for fast rise and fall times during switching. Output glitches are minimized in the $\mathrm{HI}-562 \mathrm{~A}$ by incorporating equally weighted current sources switched into an R-2R ladder network for symmetrical turn-ON and turn-OFF switching times. This creates within the chip a very uniform and constant thermal distribution for excellent linearity and also completely eliminates thermal transients during switching. High stability thin film resistor processing together with laser trimming provide the $\mathrm{HI}-562 \mathrm{~A}$ with guaranteed 12-bit linearity to within $\pm 1 / 2$ LSB maximum at $+25^{\circ} \mathrm{C}$ for -4 and -5 parts and to within $\pm 1 / 4 \mathrm{LSB}$ maximum at $+25^{\circ} \mathrm{C}$ for -2

## Applications

- CRT Display Generation
- High Speed A/D Converters
- Video Signal Reconstruction
- Waveform Synthesizers
- High Speed Data Acquisition
- High-Rel Applications
- Precision Instruments
and -8 parts. The HI-562A is recommended as a replacement for higher cost hybrid and modular units for increased reliability and accuracy in applications such as CRT displays, precision instruments and data acquisition systems requiring throughput rates as high as 3.3 MHz for full range transitions. Its small size makes it an ideal choice as the heart of high speed A/D converter designs or as a building block in high speed or high resolution industrial process control systems. The HI-562A is also ideally suited for aircraft and space instrumentation where operation over a wide temperature range is required.

The HI-562A is offered in commercial, industrial and military grades. The HI-562A is available in a 24 pin 'Ceramic Sidebraze DIP. For MIL-STD-883 compliant parts, request the HI-562A/883 data sheet.

## Pinouts

HIT-562A (CERAMIC SIDEBRAZE DIP)
TOP VIEW


NOTE: Pin Numbers Refer to DIP Package Only.

| Absclute Maximuin Ratings | (Reierred to GivD, ivote 1) |
| :---: | :---: |
| Power Supply Inputs |  |
| $\mathrm{V}_{\text {ps+ }}$ | $+20 \mathrm{~V}$ |
| $\mathrm{V}_{\mathrm{ps}}$ | -20V |
| Reference Inputs |  |
| $\mathrm{V}_{\text {REF }}$ (High) | $\pm 16.5 \mathrm{~V}$ |
| Digital Inputs |  |
| Bits 1-12 (TL) | -1V, +7.5V |
| Bits 1-12 (CMOS) | $-1 \mathrm{~V}, \mathrm{~V}_{\mathrm{ps}+}$ |
| CMOS/TTL Logic Select. | -1V, +16.5V |
| Outputs |  |
| Pins 7, 8, 10, 11 | $\pm \mathrm{V}_{\mathrm{ps}}$ |
| Pin 9 | $+\mathrm{V}_{\text {ps }},-5 \mathrm{~V}$ |
| Junction Temperature | $\ldots+175{ }^{\circ} \mathrm{C}$ |

Operating Temperature Range

$0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$
Storage Temperature Range $\ldots \ldots \ldots \ldots \ldots \ldots . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Electrical Specifications (@ $+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{ps}+}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{ps}-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=+10 \mathrm{~V}, \mathrm{CMOS} / \mathrm{TTL}$ Logic Select $=\mathrm{GND}$, Unless Otherwise Specified.)

| PARAMETER | CONDITION | HI-562A-2 |  |  | HI-562A-4/HI-562A-5 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Digital Inputs (Note 3) I Input Voltage (Note 2) | Bit ON"Logic 1" <br> Bit OFF "Logic 0" | 2.0 |  |  |  |  |  |  |
|  | $\begin{gathered} \left(\mathrm{V}_{\mathrm{ps}}+<9.5 \mathrm{~V}\right) \\ \text { Pin } 2 \text { Tied to Pin } 12 \\ \text { Over Full Temperature Range } \end{gathered}$ |  | $\begin{gathered} 20 \\ -50 \end{gathered}$ | $\begin{gathered} 0.8 \\ \pm 500 \\ -100 \end{gathered}$ |  | $\begin{gathered} 20 \\ -50 \end{gathered}$ | $\begin{gathered} 0.8 \\ \pm 500 \\ -100 \end{gathered}$ | V <br> nA $\mu \mathrm{A}$ |
| $\text { CMOS }\left\{\begin{array}{l} \text { Input Voltage } \\ \text { Logic "1" } \\ \text { Logic "0" } \\ \text { Input Current } \\ \text { Logic "1" } \\ \text { Logic "0" } \end{array}\right.$ | Pin 2 Tied to Pin 1 $\left(V_{\mathrm{ps}}+\geq+9.5 \mathrm{~V}\right)$ <br> Over Full Temperature Range | $0.7 \mathrm{~V}_{\mathrm{ps}+}$ | $\begin{gathered} 20 \\ -50 \end{gathered}$ | $\begin{gathered} 0.3 \mathrm{~V}_{\mathrm{ps}+} \\ \pm 500 \\ -100 \end{gathered}$ | $0.7 \mathrm{~V}_{\mathrm{ps}+}$ | $\begin{aligned} & 20 \\ & 50 \end{aligned}$ | $\begin{gathered} 0.3 \mathrm{~V}_{\mathrm{ps}}+ \\ \pm 500 \\ -100 \end{gathered}$ | V <br> nA $\mu \mathrm{A}$ |
| Reference Input Input Resistance Input Voltage | ( $\pm 20 \%$ ) |  | $\begin{gathered} 19.95 \mathrm{~K} \\ +10 \end{gathered}$ |  |  | $\begin{gathered} 19.95 \mathrm{~K} \\ +10 \end{gathered}$ |  | $\begin{aligned} & \Omega \\ & V \end{aligned}$ |

TRANSFER CHARACTERISTICS

| Resolution <br> Nonlinearity (Note 3) | Over Full Temperature Range $@+25^{\circ} \mathrm{C}$ <br> Over Full Temperature Range | $\pm 1 / 2$ | $\begin{gathered} 12 \\ \pm 1 / 4 \\ \pm 1 \end{gathered}$ | $\pm 1 / 4$ | $\begin{gathered} 12 \\ \pm 1 / 2 \\ \pm 1 \end{gathered}$ | Bits LSB LSB |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Differential Nonlinearity (Note 3) | $@+25^{\circ} \mathrm{C}$ <br> Over Full Temperature Range |  | $\pm 1 / 4$ | $\pm 1 / 4$ | $\pm 1 / 2$ | LSB |
|  |  | MONOTONICITY GUARANTEED |  |  |  |  |
| Relative Accuracy (Note 6) Gain Error Bipolar Offset Error Unipolar Offset Error | With $50 \Omega$ (1\%) Resistors <br> All Bits ON <br> All Bits OFF <br> All Bits OFF | $\begin{aligned} & \pm 0.024 \\ & \pm 0.024 \\ & \pm 0.012 \end{aligned}$ | $\begin{aligned} & \pm 0.25 \\ & \pm 0.25 \\ & \pm 0.05 \end{aligned}$ | $\begin{aligned} & \pm 0.024 \\ & \pm 0.024 \\ & \pm 0.012 \end{aligned}$ | $\begin{aligned} & \pm 0.25 \\ & \pm 0.25 \\ & \pm 0.05 \end{aligned}$ | \%FSR <br> \%FSR <br> \%FSR <br> (Note 4) |
| Adjustment Range Gain Bipolar Offset | See Operating Instructions With $100 \Omega$ Trim Potentiometers | $\begin{aligned} & \pm 0.3 \\ & \pm 0.6 \end{aligned}$ |  | $\begin{aligned} & \pm 0.3 \\ & \pm 0.6 \end{aligned}$ |  | \%FSR \%FSR |
| Temperature Stability <br> Gain Drift (Note 3) <br> Offset Drift (Note 3) Unipolar Offset Bipolar Offset Differential Nonlin. | Drift Specified With Intemal Span Resistors For Volt. Output Over Full Temperature Range Over Full Temperature Range <br> All Bits OFF <br> All Bits OFF <br> Over Full Temperature Range | $\pm 6$ $\pm 1$ | $\begin{aligned} & \pm 10 \\ & \pm 2 \\ & \pm 4 \\ & \pm 2 \end{aligned}$ | $\pm 1$ | $\begin{aligned} & \pm 10 \\ & \pm 2 \\ & \pm 4 \\ & \pm 2 \end{aligned}$ | ppm of FSR/ ${ }^{\circ} \mathrm{C}$ ppm of FSR/ ${ }^{\circ} \mathrm{C}$ ppm of FSR/ ${ }^{\circ} \mathrm{C}$ |
| Settling Time (Note 3) to $\pm 1 / 2 \mathrm{LSB}$ | All Bits ON-to-OFF or OFF-to-ON | 300 | 400 | 300 | 400 | ns |

Specifications HI-562A

## Electrical Specifications (Continued)



NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. $\mathrm{V}_{\mathrm{ps}+}$ tolerance is $\pm 10 \%$ for $\mathrm{HI}-562 \mathrm{~A}-2$, and $\pm 5 \%$ for $\mathrm{HI}-562 \mathrm{~A}-4,-5$.
3. See Definitions.
4. FSR is "Full Scale Range" and is 20 V for $\pm 10 \mathrm{~V}$ ranges, 10 V for $\pm 5 \mathrm{~V}$ ranges, etc., or $2 \mathrm{~mA}( \pm 20 \%)$ for current output.
5. After 30 seconds warm-up.
6. Using an external op amp with internal span resistors and specified exter nal trim resistors in place of potentiomenters R1 and R2. Errors are adjust able to zero using R1 and R2 potentiometers. (See Operating Instructions Figure 2.)
7. The HI-562A is designed for $\mathrm{V}_{\mathrm{ps}+}=5 \mathrm{~V}$, but $+4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{ps}+} \leq 16.5 \mathrm{~V}$ maybe connected if convenient (For $\mathrm{V}_{\mathrm{ps}+}$ above +5 V , there is an increase in power dissipation but little change in performance.)

## Die Characteristics

| rans |  |  |
| :---: | :---: | :---: |
| Die Dimensions |  | 209 |
| Thermal Impedance ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) | $\theta_{\mathrm{ja}}$ | $\theta_{\text {jc }}$ |
| Sidebraze DIP | 50 | 15 |
| Ceramic LCC | 81 | 40 |

Tie Substrate to ................ VREF Low (Analog Ground)
Process . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Bipolar-DI

## Deríniťions of́ Specifícations

## Digital Inputs

The HI-562A accepts digital input codes in binary format and may be user connected for any one of three binary codes: Straight Binary, Two's Complement, or Offset Binary (see Operating Instructions).

| DIGITAL INPUT | ANALOG OUTPUT |  |  |
| :---: | :---: | :---: | :---: |
|  | Straight Binary | Offset Binary | Two's Complement* ${ }^{\star}$ |
| MSB LSB |  |  |  |
| 000...000 | Zero | -FS (Full Scale) | Zero |
| 100...000 | 1/2 FS | Zero | -FS |
| 111...111 | +FS-1 LSB | +FS-1 LSB | 1/2 FS-1 LSB |
| 011...111 | 1/2 FS-1 LSB | Zero-1 LSB | +FS-1 LSB |

*Invert MSB with external inverter to obtain Two's Complement Coding

## Accuracy

INTEGRAL NONLINEARITY - The maximum deviation of the actual transfer characteristic from an ideal straight line. The ideal line is positioned according to "end-point linearity" for D/A converter products from Harris Semiconductor, i.e. the line is drawn between the endpoints of the actual transfer characteristic (codes $00 . . .0$ and 11...1).

DIFFERENTIAL NONLINEARITY - The difference between one LSB and the output voltage change corresponding to any two consecutive codes. A Differential Nonlinearity of $\pm 1$ LSB or less guarantees monotonicity.

MONOTONICITY - The property of a D/A converter's transfer function which guarantees that the output derivative will not change sign in response to a sequence of increasing (or decreasing) input codes. That is, the only output response to a code change is to remain constant, increase for increasing code, or decrease for decreasing code.

## Settling Time

That interval between application of a digital step input, and final entry of the analog output within a specified window about the settled value. Harris Semiconductor usually specifies a unipolar 10 V full scale step, to be measured from $50 \%$ of the input digital transition, and a window of $\pm 1 / 2$ LSB about the final value. The device output is then rated according to the worst (longest settling) case: low to high, or high to low.

Drift
GAIN DRIFT - The change in full scale analog output over the specified temperature range expressed in parts per million of full scale range per ${ }^{\circ} \mathrm{C}$ ( ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ ). Gain error is measured with respect to $+25^{\circ} \mathrm{C}$ at high $\left(\mathrm{T}_{\mathrm{H}}\right)$ and low $\left(T_{L}\right)$ temperatures. Gain drift is calculated for both high ( $\mathrm{T}_{\mathrm{H}}-25^{\circ} \mathrm{C}$ ) and low ( $+25^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}$ ) ranges by dividing the gain errot by the respective change in temperature. The specification is the larger of the two representing worst case drift.

OFFSET DRIFT - The change in analog output with all bits OFF over the specified temperature range expressed in parts per million of full scale range per ${ }^{\circ} \mathrm{C}$ ( ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ ). Offset error is measured with respect to $+25^{\circ} \mathrm{C}$ at high ( $\mathrm{T}_{\mathrm{H}}$ ) and low ( $T_{L}$ ) temperatures. Offset Drift is calculated for both high ( $\mathrm{T}_{\mathrm{H}}-25^{\circ} \mathrm{C}$ ) and low ( $+25^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}$ ) ranges by dividing the offset error by the respective change in temperature. The specification given is the larger of the two, representing worst-case drift.

## Power Supply Sensitivity

Power Supply Sensitivity is a measure of the change in gain and offset of the D/A converter resulting from a change in $-15 \mathrm{~V},+5 \mathrm{~V}$ or +15 V supplies. It is specified under DC conditions and expressed as parts per million of full scale range per percent of change in power supply (ppm of FSR/\%Vps).

## Compliance

Compliance Voltage is the maximum output range for which specified accuracy limits are guaranteed. Compliance Limit implies functional operation only and makes no claims to accuracy.

## Glitch

A glitch on the output of a D/A converter is a large transient spike resulting from unequal internal ON-OFF switching times. Worst case glitches usually occur at half-scale or the major carry code transition from 011... 1 to 100 ... 0 or vice versa. For example, if turn ON is greater than turn OFF for $011 \ldots 1$ to $100 \ldots 0$, an intermediate state of $000 . . .0$ exists, such that, the output momentarily glitches toward zero output. Matched switching times and fast switching will reduce glitches considerably.

## Operating Instructions

## Decoupling and Grounding

For best accuracy and high frequency performance, the grounding and decoupling scheme shown in Figure 1 should be used. Decoupling capacitors should be connected close to the HI-562A (preferably to the device pins) and should be tantalum or electrolytic bypassed with ceramic types for best high frequency noise rejection.


FIGURE 1.

## Unipolar and Bipolar Voltage Output Connections

CONNECTIONS - Using an external resistive load, the output compliance should not exceed $\pm 1 \mathrm{~V}$ to maintain specified accuracy. For higher output voltages, accuracy can be maintained by using an external op amp and the internal span resistors as shown in Figure 2 and defined in Table 1 for unipolar and bipolar modes.

*For TTL and DTL compatibility, connect +5 V to pin 1 and tie pin 2 to pin 12. For CMOS compatibility, connect digital power supply ( $9.5 \mathrm{~V} \leq \mathrm{VDD} \leq$ +12 V ) to pin 1 and short pin 2 to pin 1.
**Bias resistor, RB, should be chosen to equalize op amp offset voltage due to bias current. Its value is calculated from the parallel combination of the current source output resistance ( 2 K ) and the op amp feedback resistor. See Table 1 for values of RB.

FIGURE 2.

## TABLE 1.

|  | CONNECTIONS |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | OUTPUT RANGE | $\begin{gathered} \text { PIN } 7 \\ \text { TO } \end{gathered}$ | $\begin{gathered} \text { PIN } 8 \\ \text { TO } \end{gathered}$ | $\begin{array}{\|c} \text { PIN } 10 \\ \text { TO } \end{array}$ | $\begin{array}{\|c} \text { PIN } 11 \\ \text { TO } \end{array}$ | BIAS (RB) RESISTOR |
| Unipolar | O to +10 V | NC | NC | A | NC | 1.43K |
| Mode | 0 to +5 V | NC | NC | A | 9 | 1.11 K |
| Bipolar | $\pm 10 \mathrm{~V}$ | D | 9 | NC | A | $760 \Omega$ |
| Mode | $\pm 5 \mathrm{~V}$ | D | 9 | A | NC | $840 \Omega$ |
|  | $\pm 2.5 \mathrm{~V}$ | D | 9 | A | 9 | $766 \Omega$ |

## External Gain and Zero Calibration (See Figure 2)

The input reference resistor (20K nominal) and bipolar offset resistors shown in Figure 2 are both intentionally set low by $50 \Omega$ to allow the user to externally trim-out initial errors to a very high degree of precision. The adjustments are made in the voltage output mode using an external op amp as current-to-voltage converter and the HI-562A internal scaling resistors as feedback elements for optimum accuracy and temperature coefficient. For best accuracy over temperature, select an op amp that has good front-end temperature coefficients such as the HA-2600/2605 with offset voltage and offset current tempco's of $5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ in $1 \mathrm{nA} /{ }^{\circ} \mathrm{C}$, respectively. For high speed voltage mode applications where fast settling is required, the HA-2510/2515 is recommended for better than $1.5 \mu \mathrm{~s}$ settling to $0.01 \%$. Using either one, potentiometer R3 conveniently nulls unipolar offset plus op amp offset in one operation (for HA-2510/ 2515 and HA-2600/2605 use R3 $=20 \mathrm{~K}$ and 100K respectively). For bipolar mode operation, R3 should be used to null op amp offset to optimize its tempco (i.e., short 9 to A and adjust R3 for zero before calibrating in bipolar mode). The gain and bipolar offset adjustment range using $100 \Omega$ potentiometers is $\pm 12$ LSB and $\pm 25$ LSB, respectively. If desired, the potentiometers can be replaced with fixed $50 \Omega(1 \%)$ resistors resulting in an initial gain and bipolar offset accuracy of typically $\pm 1 / 2$ LSB.

| UNIPOLAR CALIBRATION |
| :---: |
| Step 1: Unipolar Offset <br> - Turn all bits OFF <br> - Adjust R3 for zero volts output <br> Step 2: Gain <br> - Turn all bits ON <br> - Adjust R2 for an output of FS - 1 LSB That is, adjust for: 9.9976 V for OV to +10 V range 4.9988 V for OV to +5 V range |
| BIPOLAR CALIBRATION |
| Step 1: Bipolar Offset <br> - Turn all bits OFF <br> - Adjust R1 for an output of: <br> -10 V for $\pm 10 \mathrm{~V}$ range <br> -5 V for $\pm 5 \mathrm{~V}$ range <br> -2.5 V for $\pm 2.5 \mathrm{~V}$ range <br> Step 2: Gain <br> - Turn bit 1 (MSB) ON; all other bits OFF <br> - Adjust R2 for zero volts output |

High Speed Monolithic Digital-to-Analog Converter with Reference

## Features

- DAC AND REFERENCE ON A SINGLE CHIP
- PIN COMPATIBLE WITH AD565A
- VERY HIGH SPEED: SETTLES TO $1 / 2$ LSB IN 250ns, MAX.

FULL SCALE SWITCHING TIME 30ns, TYP.

- GUARANTEED FOR OPERATION WITH $\pm 12 \mathrm{~V}$ SUPPLIES
- MONOTONICITY GUARANTEED OVER TEMPERATURE
- $1 / 2$ LSB MAX NONLINEARITY GUARANTEED OVER temperature
- LOW GAIN DRIFT (MAX, DAC PLUS REFERENCE)
- LOW POWER DISSIPATION

25ppm/ ${ }^{\circ} \mathrm{C}$

250 mW

## Applications

- CRT DISPLAYS
- HIGH SPEED A/D CONVERTERS
- SIGNAL RECONSTRUCTION
- WAVEFORM SYNTHESIS


## Description

The HI-565A is a fast, 12 bit current output, digital to analog converter. The monolithic chip includes a precision voltage reference, thin-film R-2R ladder, reference control amplifier and twelve high-speed bipolar current switches.

The Harris Semiconductor dielectric isolation process provides latchfree operation while minimizing stray capacitance and leakage currents, to produce an excellent combination of speed and accuracy. Also, ground currents are minimized to produce a low and constant current through the ground terminal, which reduces error due to code-dependent ground currents.
$\mathrm{HI}-565 \mathrm{~A}$ dice are laser trimmed for a maximum integral nonlinearity error of $\pm 1 / 4$ LSB at $+25^{\circ} \mathrm{C}$. In addition, the low noise buried zener reference is trimmed both for absolute value and minimum temperature coefficient.

The $\mathrm{HI}-565 \mathrm{~A}$ is offered in both commercial and military grades. For additional Hi-Rel screening including 160 hour burn-in, specify the "- 8 " suffix. See Ordering Information.

Package is a 24 pin side-brazed ceramic DIP. Power dissipation is typically 250 mW , with $\pm 15 \mathrm{~V}$ supplies.
Pinout
NC

| Absolute Maximum Ratings* |  |  |
| :---: | :---: | :---: |
| VCC to Power Ground . . . . . . . . . . . . . . . . . OV to +18 V | 10V Span R to Reference Ground | $\pm 12 \mathrm{~V}$ |
| VEE to Power Ground . . . . . . . . . . . . . . . . . OV to -18V | 20V Span R to Reference Ground . . . . . . . . . . . . . . . $\pm 24 \mathrm{~V}$ |  |
| Voltage on DAC Output (Pin 9). . . . . . . . . . . . -3 V to +12 V | Ref Out | ite Short to Power Ground |
| Digital Inputs (Pins 13-24) to Power Ground . . . . - -1V to +7.0V |  | Momentary Short to VCC |
| Ref In to Reference Ground. . . . . . . . . . . . . . . . . . . $\pm 12 \mathrm{~V}$ | Operating Temperature Ranges: |  |
| Bipolar Offset to Reference Ground . . . . . . . . . . . . . . $\pm 12 \mathrm{~V}$ | HI-565AS, T-2 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Junction Temperature . . . . . . . . . . . . . . . . . . . . 1750 ${ }^{\text {C }}$ | HI-565AJ, K-5 | $0^{\circ} \mathrm{C}$ to $+75{ }^{\circ} \mathrm{C}$ |
|  | HI-565AS, T-8 | $-55^{\circ} \mathrm{C}$ to $+125{ }^{\circ} \mathrm{C}$ |

Electrical Specifications $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}\right.$, unless otherwise specified)

| MODEL | HI-565AJ, HI-565AS |  |  | HI-565AK, HI-565AT |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| DATA INPUTS (Note 1) (Pins 13 to 24) <br> TTL or 5V CMOS (TMIN to TMAX) Input Voltage <br> Bit ON Logic "1" <br> Bit OFF Logic " 0 " <br> Logic Current (Each Bit) <br> Bit ON Logic "1" <br> Bit OFF Logic " 0 " | +2.0 | $\begin{gathered} .01 \\ -2.0 \end{gathered}$ | $\begin{array}{r} +5.5 \\ +0.8 \\ +1.0 \\ -20 \end{array}$ | +2.0 | $\begin{gathered} .01 \\ -2.0 \end{gathered}$ | $\begin{array}{r} +5.5 \\ +0.8 \\ +1.0 \\ -20 \end{array}$ | V V <br> $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| RESOLUTION |  |  | 12 |  |  | 12 | Bits |
| OUTPUT <br> Current Unipolar (All Bits On) <br> Bipolar (All Bits on or Off) <br> Resistance (Exclusive of Span Resistors) <br> Offset Unipolar <br> Bipolar (Figure 2, $\mathrm{R}_{3}=$ $50 \Omega$ Fixed) <br> Capacitance <br> Compliance Voltage, TMIN to TMAX | $\begin{gathered} -1.6 \\ \pm 0.8 \\ 1.8 \mathrm{k} \\ \\ \\ \hline \end{gathered}$ | $\begin{gathered} -2.0 \\ \pm 1.0 \\ 2.5 \mathrm{k} \\ 0.01 \\ 0.05 \\ 20 \end{gathered}$ | $\begin{aligned} & -2.4 \\ & \pm 1.2 \\ & 3.2 \mathrm{k} \\ & 0.05 \\ & 0.15 \\ & \\ & +10 \end{aligned}$ | $\begin{gathered} -1.6 \\ \pm 0.8 \\ 1.8 \mathrm{k} \end{gathered}$ $-1.5$ | $\begin{gathered} -2.0 \\ \pm 1.0 \\ 2.5 \mathrm{k} \\ 0.01 \\ \\ 0.05 \\ 20 \end{gathered}$ | $\begin{gathered} -2.4 \\ \pm 1.2 \\ 3.2 \mathrm{k} \\ 0.05 \\ 0.1 \\ +10 \end{gathered}$ | ```mA mA \Omega % of F.S. % of F.S. pF V``` |
| $\begin{aligned} & \frac{\text { ACCURACY (Error Relative to }}{\text { Full Scale) }} \\ & \qquad+25^{\circ} \mathrm{C} \\ & \text { TMIN to TMAX } \end{aligned}$ |  | $\begin{gathered} \pm 1 / 4 \\ (0.006) \\ \pm 1 / 2 \\ (0.012) \end{gathered}$ | $\begin{gathered} \pm 1 / 2 \\ (0.012) \\ \pm 3 / 4 \\ (0.018) \end{gathered}$ |  | $\begin{gathered} \pm 1 / 8 \\ (0.003) \\ \pm 1 / 4 \\ (0.006) \end{gathered}$ | $\begin{aligned} & \pm 1 / 4 \\ & (0.006) \\ & \pm 1 / 2 \\ & (0.012) \end{aligned}$ | $\begin{gathered} \text { LSB } \\ \text { \% of F.S. } \\ \text { LSB } \\ \text { \% OF F.S. } \end{gathered}$ |
| $\begin{aligned} & \text { DIFFERENTIAL NONLINEARITY } \\ & +25^{\circ} \mathrm{C} \end{aligned}$ |  | $\pm 1 / 2$ | $\pm 3 / 4$ |  | $\pm 1 / 4$ | $\pm 1 / 2$ | LSB |
| TMIN to Tmax | MONOTONICITY GUARANTEED |  |  |  |  |  |  |
| TEMPERATURE COEFFICIENTS <br> With Internal Reference <br> Unipolar Zero <br> Bipolar Zero <br> Gain (Full Scale) <br> Differential Nonlinearity |  | $\begin{gathered} 1 \\ 5 \\ 15 \\ 2 \end{gathered}$ | $\begin{gathered} 2 \\ 10 \\ 40 \end{gathered}$ |  | $\begin{gathered} 1 \\ 5 \\ 10 \\ 2 \end{gathered}$ | $\begin{gathered} 2 \\ 10 \\ 25 \end{gathered}$ | ppm/ ${ }^{\circ} \mathrm{C}$ <br> ppm/ ${ }^{\circ} \mathrm{C}$ <br> ppm/0C <br> ppm/ ${ }^{\circ} \mathrm{C}$ |
| SETTLING TIME TO $1 / 2$ LSB <br> With High. $Z$ External Load (Note 2) <br> With $75 \Omega$ External Load |  | $\begin{aligned} & 350 \\ & 150 \end{aligned}$ | $\begin{aligned} & 500 \\ & 250 \end{aligned}$ |  | $\begin{aligned} & 350 \\ & 150 \end{aligned}$ | $\begin{aligned} & 500 \\ & 250 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |

Specifications HI-565A

| MODEL | HI-565AJ, HI-565AS |  |  | HI-565AK, HI-565AT |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| FULL SCALE TRANSITION (From <br> $50 \%$ of Logic Input to $90 \%$ of Analog Output) <br> Rise Time <br> Fall Time |  | $\begin{aligned} & 15 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 50 \end{aligned}$ |  | $\begin{aligned} & 15 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 50 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  | $\begin{gathered} 0 \\ -55 \\ \\ -65 \\ -25 \end{gathered}$ |  | $\begin{gathered} +75 \\ +125 \\ \\ +150 \\ +150 \end{gathered}$ | $\begin{gathered} 0 \\ -55 \\ -65 \\ -25 \end{gathered}$ |  | $\begin{gathered} +75 \\ +125 \\ \\ +150 \\ +150 \end{gathered}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| POWER REQUIREMENTS $\begin{aligned} & \text { ICC, }^{+11.4 \text { to }+16.5 \mathrm{~V} D C} \\ & \text { IEE, }^{2} 11.4 \text { to }-16.5 \mathrm{~V} \text { DC } \end{aligned}$ |  | $\begin{array}{r} 9.0 \\ -9.5 \end{array}$ | $\begin{array}{r} 11.8 \\ -14.5 \end{array}$ |  | $\begin{gathered} 9.0 \\ -9.5 \end{gathered}$ | $\begin{array}{r} 11.8 \\ -14.5 \end{array}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| POWER SUPPLY GAIN SENSITIVITY <br> (Note 3) $\begin{aligned} & V_{C C}=+11.4 \text { to }+16.5 \mathrm{VDC} \\ & V_{E E}=-11.4 \text { to }-16.5 \mathrm{VDC} \end{aligned}$ |  | 3 <br> 15 | 10 |  | 3 <br> 15 | 10 $25$ | ppm of F.S.I\% ppm of F.S.1\% |
| $\begin{aligned} & \text { PROGRAMMABLE OUTPUT } \\ & \text { RANGES (See Table 1) } \end{aligned}$ |  | $\begin{aligned} & \text { to }+5 \\ & \text { to }+2.5 \\ & \text { to }+10 \\ & \text { to }+5 \\ & \text { to }+10 \end{aligned}$ |  |  | $\begin{aligned} & 0 \text { to }+5 \\ & .5 \text { to }+2 . \\ & \text { to }+10 \\ & -5 \text { to }+5 \\ & 10 \text { to }+10 \end{aligned}$ |  | $\begin{aligned} & V \\ & v \\ & v \\ & v \\ & v \end{aligned}$ |
| EXTERNAL ADJUSTMENTS <br> Gain Error with Fixed $50 \Omega$ Resistor for R2 (Figure 1) <br> Bipolar Zero Error with Fixed $50 \Omega$ Resistor for R3 (Figure 2) <br> Gain Adjustment Range (Figure 1) <br> Bipolar Zero Adjustment Range | $\begin{aligned} & \pm 0.25 \\ & \pm 0.15 \end{aligned}$ | $\begin{gathered} \pm 0.1 \\ \pm 0.05 \end{gathered}$ | $\begin{aligned} & \pm 0.25 \\ & \pm 0.15 \end{aligned}$ | $\begin{aligned} & \pm 0.25 \\ & \pm 0.15 \end{aligned}$ | $\begin{gathered} \pm 0.1 \\ \pm 0.05 \end{gathered}$ | $\begin{gathered} \pm 0.25 \\ \pm 0.1 \end{gathered}$ | \% of F.S. <br> \% of F.S. <br> \% of F.S. <br> \% of F.S. |
| $\frac{\text { REFERENCE INPUT }}{\text { Input Impedance }}$ | 15K | 20K | 25K | 15K | 20K | 25K |  |
| REFERENCE OUTPUT <br> Voltage <br> Current (Available for External Loads) | $\begin{gathered} 9.90 \\ 1.5 \end{gathered}$ | $\begin{gathered} 10.00 \\ 2.5 \end{gathered}$ | 10.10 | $\begin{gathered} 9.90 \\ 1.5 \end{gathered}$ | $\begin{gathered} 10.00 \\ 2.5 \end{gathered}$ | 10.10 | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \end{gathered}$ |
| POWER DISSIPATION |  | 250 | 375 |  | 250 | 375 | mW |

NOTES:

1. Guaranteed but not tested over the operating temperature range.
2. See settling time discussion and Figure 3.
3. The Power Supply Gain Sensitivity is tested in reference to a VCC, VEE of $\pm 15 \mathrm{~V}$.

## Definitions of Specifications

## DIGITAL INPUTS

The HI-565A accepts digital input codes in binary format and may be user connected for any one of three binary codes. Straight Binary, Two's Complement*, or Offset Binary, (See Operating Instructions).

|  | ANALOG OUTPUT |  |  |
| :---: | :---: | :---: | :---: |
| DIGITAL <br> INPUT | Straight <br> Binary | Offset <br> Binary | Two's <br> Complement* |
| MSB...LSB |  |  |  |
| $000 \ldots 000$ | Zero | -FS (Full Scale) | Zero |
| $100 \ldots 000$ | $1 / 2 F S$ | Zero | -FS |
| $111 \ldots 111$ | +FS -1 LSB | +FS - 1 LSB | Zero - 1 LSB |
| $011 \ldots 111$ | $1 / 2$ FS -1 LSB | Zero - 1 LSB | +FS -1 LSB |

*Invert MSB with external inverter to obtain Two's Complement Coding

## ACCURACY

NONLINEARITY - Nonlinearity of a D/A converter is an important measure of its accuracy. It describes the deviation from an ideal straight line transfer curve drawn between zero (all bits OFF) and full scale (all bits ON).

DIFFERENTIAL NONLINEARITY - For a D/A converter, it is the difference between the actual output voltage change and the ideal ( 1 LSB) voltage change for a one bit change in code. A Differential Nonlinearity of $\pm \mathbf{1}$ LSB or less guarantees monotonicity; i.e., the output always increases and never decreases for an increasing input.

## SETTLING TIME

Settling time is the time required for the output to settle to within the specified error band for any input code transition. It is usually specified for a full scale or major carry transition, settling to within $1 / 2$ LSB of final value.

## DRIFT

GAIN DRIFT - The change in full scale analog output over the specified temperature range expressed in parts per million of full scale range per $\mathrm{O}^{\mathrm{C}}$ ( ppm of $\mathrm{FSR} / \mathrm{OC}^{\mathrm{C}}$ ). Gain error is measured with respect to $+25^{\circ} \mathrm{C}$ at high ( $\mathrm{TH}_{H}$ ) and low ( $\mathrm{TL}_{\mathrm{L}}$ ) temperatures. Gain drift is calculated for both high ( $\mathrm{T}_{\mathrm{H}-250 \mathrm{C} \text { ) and }}$ low ranges $\left(+25^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}\right)$ by dividing the gain error by the respective change in temperature. The specification is the larger of the two representing warst case drift.

OFFSET DRIFT - The change in analog output with all bits OFF over the specified temperature range expressed in parts per million of full scale range per ${ }^{\circ} \mathrm{C}$ ( ppm of $\mathrm{FSR} / \mathrm{O}^{\mathrm{O}}$ ). Offset error is measured with respect to $+25{ }^{\circ} \mathrm{C}$ at high ( TH ) and low ( $T_{L}$ ) temperatures. Offset . Drift is calculated for both high ( $\mathrm{T}_{\mathrm{H}}-25^{\circ} \mathrm{C}$ ) and low $\left(+25^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}\right)$ ranges by dividing the offset error by the respective change in temperature. The specification given is the larger of the two, representing worst-case drift.

## POWER SUPPLY SENSITIVITY

Power Supply Sensitivity is a measure of the change in gain and offset of the $\mathrm{D} / \mathrm{A}$ converter resulting from a change in -15 V or +15 V supplies. It is specified under DC conditions and expressed as parts per million of full scale range per percent of change in power supply ( ppm of $\mathrm{ESR} / \%$ ).

## COMPLIANCE

Compliance Voltage is the maximum output voltage range that can be tolerated and still maintain its specified accuracy. Compliance Limit implies functional operátion only and makes no claims to accuracy.

## GLITCH

A glitch on the output of a $D / A$ converter is a transient spike resulting from unequal internal ON-OFF switching times. Worst case glitches usually occur at half-scale or the major carry code transition from 011... 1 to 100 ... 0 or vice versa. For example, if turn ON is greater than turn OFF for 011... 1 to $100 \ldots . .0$, an intermediate state of $000 . . .0$ exists, such that, the output momentarily glitches toward zero output. Matched switching times and fast switching will reduce glitches considerably.

## Applying the HI-565A

## OP AMP SELECTION

The HI-565A's current output may be converted to voltage using the standard connections shown in Figures 1 and 2. The choice of operational amplifier should be reviewed for each application, since a significant trade-off may be made between speed and accuracy.

For highest precision, use an HA-5130. This amplifier contributes negligible error, but requires about $11 \mu$ s to settle within $\pm 0.1 \%$ following a 10 V step.

The Harris Semiconductor HA-2600 is the best all-around choice
for this application, and it settles in $1.5 \mu \mathrm{~s}$ (also to $\pm 0.1 \%$ following a 10 V step). Remember, settling time for the DAC-amplifier combination is $\sqrt{t_{D}^{2}+t_{A}}$, where $t_{D}, t_{A}$ are settling times for the DAC and amplifier.

## NO-TRIM OPERATION

The HI-565A will perform as specified without calibration adjustments. To operate without calibration, substitute $50 \Omega$ resistors for the $100 \Omega$ trimming potentiometers: In Figure 1 replace R2 with $50 \Omega$; also remove the network on pin 8 and connect $50 \Omega$ to ground. For bipolar operation in Figure 2, replace R3 and R4 with $50 \Omega$ resistors.

## Applying the HI-565A, (Continued)

Table 1 - Operating Modes and Calibration

| MODE | CIRCUIT CONNECTIONS: |  |  |  | CALIBRATION: |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | OUTPUT <br> RANGE | $\begin{aligned} & \text { PIN10 } \\ & \text { TO } \end{aligned}$ | $\begin{aligned} & \text { PIN } 11 \\ & \text { T0 } \end{aligned}$ | RESISTOR <br> (R) | APPLY INPUT CODE | ADJUST | $\begin{gathered} \text { TO SET } \\ \mathrm{V}_{0} \end{gathered}$ |
| Unipolar (See Fig. 1) | 0 to +10V | $\mathrm{v}_{0}$ | Pin 10 | 1.43 K | All ${ }^{\prime}$ 's All 1's | $\begin{aligned} & \text { R1 } \\ & \text { R2 } \end{aligned}$ | $\begin{gathered} \mathrm{OV} \\ +9.99756 \mathrm{~V} \end{gathered}$ |
|  | 0 to +5 V | $\mathrm{V}_{0}$ | Pin 9 | 1.1K | All 0's <br> All 1's | $\begin{aligned} & \text { R1 } \\ & \text { R2 } \end{aligned}$ | $\begin{gathered} \mathrm{OV} \\ +4.99878 \mathrm{~V} \end{gathered}$ |
| Bipolar (See Fig. 2) | $\pm 10 \mathrm{~V}$ | NC | $\mathrm{v}_{0}$ | 1.69 K | All 0's All 1 's | $\begin{aligned} & \text { R3 } \\ & \text { R4 } \end{aligned}$ | $\begin{gathered} -10 \mathrm{~V} \\ +9.99512 \mathrm{~V} \end{gathered}$ |
|  | $\pm 5 \mathrm{~V}$ | $\mathrm{V}_{0}$ | Pin 10 | 1.43K | All 0's <br> All 1's | $\begin{aligned} & \text { R3 } \\ & \text { R4 } \end{aligned}$ | $\begin{gathered} -5 \mathrm{~V} \\ +4.99756 \mathrm{~V} \end{gathered}$ |
|  | $\pm 2.5 \mathrm{~V}$ | $\mathrm{V}_{0}$ | Pin 9 | 1.1K | All 0's All 1's | $\begin{aligned} & \text { R3 } \\ & \text { R4 } \end{aligned}$ | $\begin{gathered} -2.5 \mathrm{~V} \\ +2.49878 \mathrm{~V} \end{gathered}$ |

With these changes ${ }_{r}$ performance is guaranteed as shown under Specifications, "External Adjustments". Typical unipolar zero will be $\pm 1 / 2$ LSB plus the op amp offset.

The feedback capacitor $\mathbf{C}$ must be selected to minimize settling time.

## CALIBRATION

Calibration provides the maximum accuracy from a converter by adjusting its gain and offset errors to zero. For the HI-565A, these adjustments are similar whether the current output is used, or whether an external op amp is added to convert this current to a voltage. Refer to Table 1 for the voltage output case, along with Figure 1 or 2.

Calibration is a two step process for each of the five output ranges shown in Table 1. First adjust the negative full scale (zero for unipolar ranges). This is an offset adjust which translates the output characteristic, i.e. affects each code by the same amount.

Next adjust positive FS. This is a gain error adjustment, which rotates the output characteristic about the negative FS value.

For the bipolar ranges, this approach leaves an error at the zero code, whose maximum value is the same as for integral nonlinearity error. In general, only two values of output may be calibrated exactly; all others must tolerate some error. Choosing the extreme end points (plus and minus full scale) minimizes this distributed error for all other codes.


FIGURE 1. UNIPOLAR VOLTAGE OUTPUT


FIGURE 2. BIPOLAR VOLTAGE OUTPUT

## Settling Time

This is a challenging measurement, in which the result depends on the method chosen, the precision and quality of test equipment and the operating configuration of the DAC (test conditions). As a result, the different techniques in use by converter manufacturers can lead to consistently different results. An engineer should understand the advantage and limitations of a given test method before using the specified settling time as a basis for design.

The approach used for several years at Harris Analog Products Division calls for a strobed comparator to sense final perturbations of the DAC output waveform. This gives the LSB a reasonable magnitude ( $814 \mu \mathrm{~V}$ for the $\mathrm{HI}-565 \mathrm{~A}$ ), which provides the comparator with enough overdrive to establish an accurate $\pm 1 / 2$ LSB window about the final settled value. Also, the required test conditions simulate the DAC's environment for a common application - use in a successive approximation A/D converter. Considerable experience has shown this to be a reliable and repeatable way to measure settling time.

The usual specification is based on a 10 V step, produced by simultaneously switching all bits from off-to-on ( tON ) or on-to-off ( t 0 FF ). The slower of the two cases is specified, as measured from $50 \%$ of the digital input transition to the final entry within a window of $\pm 1 / 2$ LSB about the settled value. Four measurements characterize a given type of DAC:
(a) toN, to final value $+1 / 2$ LSB
(b) toN, to final value $-1 / 2$ LSB
(c) toFF, to final value $+1 / 2$ LSB
(d) toFF, to final value -1/2 LSB
(Cases (b) and (c) may be eliminated unless the overshoot exceeds $1 / 2$ LSB). For example, refer to Figure 3 for the measurement of case (d).


FIGURE 3A.

## PROCEDURE

As shown in Figure 3B, settling time equals $t \times$ plus the comparator delay ( $\mathrm{t}_{\mathrm{D}}=15 \mathrm{~ns}$ ). To measure t X ,

- Adjust the delay on generator $\# 2$ for a $t X$ of several microseconds. This assures that the DAC output has settled to its final value.
- Switch on the LSB (+5V)
- Adjust the $V_{\text {LSB }}$ supply for 50 percent triggering at COMPARATOR OUT.' This is indicated by traces of equal brightness on the oscilloscope display as shown in Figure 3B. Note DVM reading.
- Switch the LSB to Pulse (P).
- Readjust the $V_{\text {LSB }}$ supply for $50 \%$ triggering as before, and note DVM reading. One LSB equals one tenth the difference in the DVM readings noted above.
- Adjust the VLSB supply to reduce the DVM reading by 5 LSB's (DVM reads 10X, so this sets the comparator to sense the final settled value minus $1 / 2$ LSB). Comparator output disappears.
- Reduce generator \# 2 delay until comparator output reappears, and adjust for "equal brightness".
- Measure $t_{X}$ from scope as shown in Figure 3B. Settling time equals $\mathrm{t} X+\mathrm{t}$, i.e. $\mathrm{t} X+15 \mathrm{~ns}$.


## Other Considerations

## GROUNDS

The HI-565A has two ground terminals, pin 5 (REF GND) and pin 12 (PWR GND). These should not be tied together near the package unless that point is also the system signal ground to which all returns are connected. (If such a point exists, then separate paths are required to pins 5 and 12).

The current through pin 5 is near-zero $D C^{*}$; but pin 12 carries up to 1.75 mA of code - dependent current from bits 1,2 , and 3. The general rule is to connect pin 5 directly to the system "quiet" point, usually called signal or analog ground. Connect pin 12 to the local digital or power ground. Then, of course, a single path must connect the analog/signal and digital/power grounds.

## LAYOUT

Connections to pin 9 (IOUT) on the HI -565A are most critical for high speed performance. Output capacitance of the DAC is only 20 pF , so a small change or additional capacitance may alter the op amp's stability and affect settling time. Connections
to pin 9 should be short and few. Component leads should be short on the side connecting to pin 9 (as for feedback capacitor C). See the Settling Time section.

## BYPASS CAPACITORS

Power supply bypass capacitors on the op amp will serve the $\mathrm{HI}-565 \mathrm{~A}$ also. If no op amp is used, a $0.01 \mu \mathrm{~F}$ ceramic capacitor from each supply terminal to pin 12 is sufficient, since supply current variations are small.
*Current cancellation is a two-step process within the $\mathrm{HI}-565 \mathrm{~A}$ in which code-dependent variations are eliminated, then the resulting DC current is supplied internally. First an auxiliary 9 bit $\mathrm{R}-2 \mathrm{R}$ ladder is driven by the complement of the DAC's input code. Together, the main and auxiliary ladders draw a continuous 2.25 mA from the internal ground node, regardless of input code. Part of this DC current is supplied by the zener voltage reference, and the remainder is sourced from the positive supply via a current mirror which is laser trimmed for zero current through the external terminal (pin 5).

## Die Characteristics

| Transistor Count | 200 |
| :--- | :---: |
| Die Size | $179 \times 107$ mils |
| Thermal Constants; $\theta_{\text {ja }}$ | $51^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | $\theta_{\text {jc }}$ |
| Tie Substrate to: | $16^{\circ} \mathrm{C} / \mathrm{W}$ |
| Process: | Ref. Ground |
|  | Bipolar -DI |



[^30]HI-DAC16B/DAC16C



Specifications HI-DAC16B/DAC16C

| PARAMETER | CONDITIONS | HI-DAC16B |  |  | HI-DAC16C |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Glitch (2) | $\begin{aligned} & \text { From } 0111 \ldots 1 \text { to } 100 \ldots 0 \\ & \text { or } 100 \ldots 0 \text { to } 011 \ldots 1 \end{aligned}$ |  | 1300 |  |  | 1300 |  | mV -ns |
| Power Supply (2) <br> Rejection Ratio, PSRR (3) $\begin{aligned} & V_{\mathrm{ps}^{+}} \\ & \mathrm{V}_{\mathrm{ps}} \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | $\begin{gathered} \mathrm{ppm} \text { of } \\ \text { FSR/\% } \mathrm{V}_{\mathrm{ps}} \end{gathered}$ |
| OUTPUT <br> CHARACTERISTICS <br> Output Current <br> Unipolar <br> Bipolar |  | $\begin{gathered} -1.6 \\ \pm 0.8 \end{gathered}$ | $\begin{gathered} -2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} -2.4 \\ \pm 1.2 \end{gathered}$ | $\begin{gathered} -1.6 \\ \pm 0.8 \end{gathered}$ | $\begin{gathered} -2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} -2.4 \\ \pm 1.2 \end{gathered}$ | mA |
| Resistance |  |  | 2.5k |  |  | 2.5 k |  |  |
| Capacitance |  |  | 10 |  |  | 10 |  | pF |
| Output Voltage Ranges <br> Unipolar <br> Bipolar | Using external op amp and internal scaling resistors. See Figure 1 and Table 1 for connections |  | $\begin{gathered} 0 \text { to }+5 \\ 0 \text { to }+10 \\ \pm 2.5 \\ \pm 5 \\ \pm 10 \end{gathered}$ |  |  | $\begin{gathered} 0 \text { to } 0+5 \\ 0 \text { to }+10 \\ \pm 2.5 \\ \pm 5 \\ \pm 10 \end{gathered}$ |  | V |
| Compliance Limit (2) |  | -3 |  | +10 | -3 |  | +10 | V |
| Compliance Voltage (2) | Full Temperature Range |  | $\pm 1$ |  |  | $\pm 1$ |  | V |
| Output Noise | 0.1 to 5 MHz (All bits ON ) |  | 30 |  |  | 30 |  | $\mu \mathrm{VRMS}$ |
| POWER REQUIREMENTS $\begin{aligned} & \mathrm{V}_{\mathrm{ps}^{+}}(7) \\ & \mathrm{V}_{\mathrm{ps}^{-}} \end{aligned}$ | Full Temperature Range | $\begin{array}{r} 13.5 \\ -13.5 \end{array}$ | $\begin{aligned} & +15 \\ & -15 \end{aligned}$ | $\begin{array}{r} 16.5 \\ -16.5 \end{array}$ | $\begin{array}{r} 13.5 \\ -13.5 \end{array}$ | $\begin{aligned} & +15 \\ & -15 \end{aligned}$ | $\begin{array}{r} 16.5 \\ -16.5 \end{array}$ | V |
| $\begin{aligned} & \mathrm{I}_{\mathrm{ps}^{+}(4)}^{(4)} \\ & \mathrm{pps}^{-}(4) \end{aligned}$ | All Bits ON or OFF Full Temperature Range | -25 | $\begin{aligned} & +13 \\ & -18 \end{aligned}$ | +18 | -25 | $\begin{aligned} & +13 \\ & -18 \end{aligned}$ | +18 | mA |
| Power Dissipation |  |  | 465 |  |  | 465 |  | mW |

## NOTES:

1. Absolute` maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impared. Functional operation under any of these conditions is not necessarily implied.
2. See Definitions.
3. FSR is "full scale range" and is 20 V for $\pm 10 \mathrm{~V}$ range, 10 V for $\pm 5 \mathrm{~V}$ range, etc., or $2 \mathrm{~mA}( \pm 20 \%)$ for current output.
4. After 30 seconds warm-up.
5. Using an external op amp with internal span resistors and specified external trim resistors in place of potentiometers $\mathbf{R}_{1}$ and $\mathbf{R}_{2}$. Errors are adjustable to zero using $\mathbf{R}_{1}$ and $\mathbf{R}_{2}$ potentiometers. (See Operating Instructions Figure 2.)

## HI-DAC16B/DAC16C

## Definition of Specifications

## DIGITAL INPUTS

The HI-DAC 16B/C accepts digital input codes in binary format and may be user connected for any one of three binary codes. Straight Binary, Two's Complement, or Offset Binary. (See. Operation Instructions).

| DIGITAL INPUT | ANALOG OUTPUT |  |  |
| :---: | :---: | :---: | :---: |
|  | Straight Binary | Offset <br> Binary | Two's Complement * |
| $\begin{aligned} & \text { MSB LSB } \\ & 000 . . .000 \\ & 100 . .000 \\ & 111 . . .111 \\ & 011 . . .111 \end{aligned}$ | $\begin{gathered} \text { Zero } \\ 1 / 2 F S \\ +\mathrm{FS}-1 \mathrm{LSB} \\ 1 / 2 \mathrm{FS}-1 \mathrm{LSB} \end{gathered}$ | $\begin{gathered} \text {-FS 9(Full Scale) } \\ \text { Zero } \\ + \text { FS }-1 \text { LSB } \\ \text { Zero - } 1 \text { LSB } \end{gathered}$ | $\begin{gathered} \text { Zero } \\ \text {-FS } \\ \text { Zero }-1 \text { LSB } \\ \text { +FS }-1 \text { LSB } \end{gathered}$ |
| *Invert MSB with external inverter to obtain Two's Complement Coding |  |  |  |

## ACCURACY

INTEGRAL NONLINEARITY - The maximum deviation of the actual transfer characteristic from an ideal straight line. The ideal line is positioned according to "end-point linearity" for D/A converter products from Harris Semiconductor, i.e. the line is drawn between the end-points of the actual transfer characteristic (codes $00 . . .0$ and 11...1).

DIFFERENTIAL NONLINEARITY - The difference between one LSB and the output voltage change corresponding to any two consecutive codes. A Differential Nonlinearity of $\pm 1$ LSB or less guarantees monotonicity.

MONOTONICITY - The property of a D/A converter's transfer function which guarantees that the output derivative will not change sign in response to a sequence of increasing (or decreasing) input codes. That is, the only output response to a code change is to remain constant, increase for increasing code, or decrease for decreasing code.

## SETTLING TIME

Settling time is the time required for the output to settle to within the specified error band for any input code transition. It is usually specified for a full scale or major carry transition.

## DRIFT

GAIN DRIFT - The change in full scale analog output over the specified temperature range expressed in parts per million of full scale per ${ }^{\circ} \mathrm{C}$ (ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ ). Gain error is measured with respect to $+25^{\circ} \mathrm{C}$ at high ( $\mathrm{T}_{\mathrm{H}}$ ) and low ( $\mathrm{T}_{\mathrm{L}}$ ) temperatures. Gain drift is calculated for both high ( $\mathrm{T}_{\mathrm{H}}-25^{\circ} \mathrm{C}$ ) and low ranges $\left(+25^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}\right)$ by dividing the gain error by the respective change in temperature. The specification is the larger of the two representing worst case drift.

OFFSET DRIFT - The change in analog output with all bits OFF over the specified temperature range expressed in parts.:per million of full scale range per ${ }^{\circ} \mathrm{C}$ ( ppm of $\mathrm{FSR} /{ }^{\circ} \mathrm{C}$ ). Offset error is measured with respect to $+25^{\circ} \mathrm{C}$ at high ( $\mathrm{T}_{\mathrm{H}}$ ) and low $\left(T_{L}\right)$ temperatures. Offset Drift is calculated for both high ( $T_{H}-25^{\circ} \mathrm{C}$ ) and low ( $+25^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}$ ) ranges by dividing the offset error by the respective change in temperature. The specification given is the larger of the two, representing worstcase drift.

## POWER SUPPLY SENSITIVITY

Power Supply Sensitivity is a measure of the change in gain and offset of the $\mathrm{D} / \mathrm{A}$ converter resulting from a change in -15 V , or +15 V supplies. It is specified under DC conditions and expressed as parts per million of full scale range per percent of change in power supply (ppm of FSR/\%).

## COMPLIANCE

Compliance Voltage is the maximum output voltage range that can be tolerated and still maintain its specified accuracy. Compliance Limit implies functional operation only and makes no claims to accuracy.

## GLITCH

A glitch on the output of a D/A converter is a transient spike resulting from unequal internal $0 N-0 F F$ switching times. Worst case glitches usually occur at half-scale or the major carry code transition from $011 \ldots . .1$ to $100 \ldots 0$ or vice versa. For example, if turn ON is greater than turn OFF for 011... 1 to $100 . . .0$, an intermediate state of $000 \ldots 0$ exists, such that, the output momentarily glitches toward zero output. Matched switching times and fast switching will reduce glitches considerably. (Calculated as the product of duration and amplitude.)

## Operating Instructions

UNIPOLAR AND BIPOLAR VOLTAGE OUTPUT CONNECTIONS

FIGURE 1


TABLE 1

|  | OUTPUT <br> RANGE | CONNECTIONS |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \text { PIN5 } \\ \text { to } \end{gathered}$ | $\begin{array}{\|c\|} \hline \text { PIN4 } \\ \text { to } \end{array}$ | $\begin{array}{\|l\|} \hline \text { PIN9 } \\ \text { to } \end{array}$ | $\begin{gathered} \text { PIN B } \\ \text { to } \end{gathered}$ |
| UNIPOLAR MODE | $\begin{aligned} & 0 \text { to }+10 \mathrm{~V} \\ & 0 \text { to }+5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{D} \\ & \mathrm{D} \end{aligned}$ | $\begin{aligned} & \mathrm{A} \\ & \mathrm{~A} \end{aligned}$ | $\begin{array}{\|l\|} \hline \text { N.C. } \\ \text { PIN6 } \\ \hline \end{array}$ | ${ }_{*}^{19}$ |
| BIPOLAR MODE | $\begin{aligned} & \pm 10 \mathrm{~V} \\ & \pm 5 \mathrm{~V} \\ & \pm 2.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{C} \\ & \mathrm{C} \\ & \mathrm{C} \end{aligned}$ | $\begin{array}{\|c\|} \hline \text { N.C. } \\ \text { A } \\ \text { A } \end{array}$ | $\begin{array}{\|c\|} \hline \text { A } \\ \text { N.C. } \\ 6 \end{array}$ | 19 18 $*$ |

*Connect an external 1.1 K ohm resistor to ground.

## GAIN AND ZERO CALIBRATION

The HI-DAC16B/C input reference resistor, bipolar offset resistor and span resistors are optimized for excellent tracking over temperature. LASER trimming of the reference circuit resistors corrects the unipolar Gain and Offset errors to high accuracy. The remaining error can be adjusted with trimming potentiometers. The bipolar Gain and Offset errors are greater since the LASER correction is done in the unipolar mode, however these too are easily adjusted. Figure 1 illustrates the connections for unipolar and bipolar operation. Trimming potentiometers $\mathrm{R}_{\mathbf{1}}, \mathrm{R}_{\mathbf{2}}$, and $\mathrm{R}_{\mathbf{3}}$ are required for adjustment.

|  | UNIPOLAR CALIBRATION |
| :---: | :---: |
| Step 1: <br> Step 2: | Offset <br> - Turn all bits OFF (00..0) <br> - Adjust R3 for zero volts output <br> Gain <br> - Turn all bits ON (11..1) <br> - Adjust R2 for an output of FS-1LSB That is, adjust for: <br> 9.999847 for +10 V range <br> 4.999924 for +5 V range |
| BIPOLAR CALIBRATION |  |
| Step 1: | Offset <br> Turn all bits OFF (00..0) Adjust $\mathrm{R}_{1}$ for an output of -10 V for $\pm 10 \mathrm{~V}$ range -5 V for $\pm 5 \mathrm{~V}$ range -2.5 V for $\pm 2.5 \mathrm{~V}$ range |
| Step 2: | Gain <br> Turn all bits ON (11..1) <br> Adjust R2 for FS-1LSB output That is, adjust for: <br> 9.999695 for $\pm 10 \mathrm{~V}$ range <br> 4.999847 for $\pm 5 \mathrm{~V}$ range <br> 2.499924 for $\pm 2.5 \mathrm{~V}$ range |

## Other Considerations

## GROUNDS

The HI-DAC16 has two ground terminals, pin 12 (REF GND) and pin 40 (PWR GND). These should not be tied together near the package unless that point is also the system signal ground to which all returns are connected. (If such a point exists, then separate paths are required to pins 12 and 40).

The current through pin 12 is near-zero $D C^{*}$, but pin 40 carries up to 1.75 mA of code - dependent current from bits 1,2 , and 3 . The general rule is to connect pin 12 directly to the system signal, or analog ground. Connect pin 40 to the local digital or power ground. Then, of course, a single path must connect the analog/signal and digital/power grounds.

## Other Considerations (Continued)

*Current cancellation is a two-step process in which codedependent variations are eliminated, then the resulting DC current is supplied internally. First, an auxiliary 13 -bit R-2R Ladder is driven by the complement of the DAC's input code. Together the main and auxiliary ladders draw a continuous 3.25 mA from the internal ground node, regardless of input code. Part of this DC current is supplied by the zener voltage reference, and the remainder is sourced from the positive supply via a current mirror which is laser trimmed for zero current through the external terminal (pin 12).

## LAYOUT

Connections to pin 6 (IOUT) on the HI-DAC16 are most critical for high speed performance. Output capacitance of the DAC is only 10 pF , so a small additional capacitance will alter the op amp's stability and affect settling time. Connections to pin 6 should be short and few. Component leads should be short on the side connecting to pin 6.

## BYPASS CAPACITORS

Power supply bypass capacitors on the op amp will serve the HI-DAC16 also. If no op amp is used, a $0.01 \mu \mathrm{~F}$ ceramic capacitor from each supply terminal to pin 40 is sufficient, since supply current variations are small.

## THERMAL EFFECTS

A consideration when using the DAC16 is Temperature Stability. In applications where full scale shift could be a problem, the use of a heat sink and/or a cooling fan is suggested. This will decrease the magnitude of the total variation by lowering the effective thermal resistance between the package and its environment. The device should be kept in a stable isothermal environment, and a warm-up time consistent with accuracy requirements should be provided.

## SELECTING AN OPERATIONAL AMPLIFIER

The HI-DAC16 is a high resolution, high accuracy DAC. Many applications will require an op-amp used as a current-to-voltage. converter at the DAC output. (Careful consideration should be given the choice of this amplifier as a poor selection can seriously degrade the inherent qualities of the DAC.)

The HA-5130 is an excellent choice to maintain high accuracy with an average Offset Drift of only $0.4 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ leading to an error over temperature of $30 \mu \mathrm{~V}(0.0003 \%$ FSR for a 10 V FS). Initial offset and bias current are $10 \mu \mathrm{~V}$ and 3 nA respectively, while input noise current of $0.2 \mathrm{pA} / \sqrt{\mathrm{Hz}}$. Settling time is adequate for most audio applications. ( $11 \mu$ s typ. to $0.1 \%$ ).

## COMPOSITE AMPLIFIER

It is desirable at times to have an output amplifier which combines the qualities of those op-amps available to the designer. For instance one may wish to combine the excellent front-end characteristics of the HA-5130 with the speed of a device such as the HA-2540 ( $\mathrm{t}_{\text {settle }}=250 \mathrm{~ns}$ to $0.1 \%$ ). In these instances there is the option of the composite amplifier. The basic configuration is shown in Figure 2.

## COMPOSITE AMPLIFIER



FIGURE 2

The composite amplifier may be used to achieve a compromise depending on the requirements of a design. Trade-offs in performance can be made and the following equations apply:

$$
\begin{array}{ll}
\text { Offset; } & V_{0 F F}=\frac{V_{0 F F}}{A_{01}}+V_{0 F F 1} \\
\text { Bias; } & I_{B I A S}=I_{B I A S 2}+I_{B I A S 1} \\
\text { Gain; } & \frac{V_{0}}{V_{1}}=A V(S)=A V_{2}(S)\left[1+A_{V_{1}}(S)\right]
\end{array}
$$

The amplifier $A_{2}$ should be of wide bandwidth and fast settling time.

## Die Characteristics

| Transistor Count |  | 190 |
| :--- | :---: | :---: |
| Die Size: |  | $215 \times 125$ mils |
| Thermal Constants; | $\theta$ ja | $41^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | $\theta$ jc | $11^{\circ} \mathrm{C} / \mathrm{W}$ |
| Tie Substrate to: |  | Analog Ground |
| Process: | Bipolar - DI |  |

## HI-DAC80V

June 1989

## 12Bit, Low Cost, Monolithic Digital to Analog Converter

Features

- DAC 80V Alternate Source
- Monolithic Construction
- Fast Settling
- Guaranteed Monotonic
- Wafer Laser Trimmed
- Applications Resistors On-Chip
- On-Board Reference
- Dielectric Isolation (DI) Process
- $\pm 12 \mathrm{~V}$ Supply Operation


## Applications

- High Speed A/D Converters
- Precision Instrumentation
- CRT Display Generation


## Pinout

|  | TOP VIEW |  |
| :---: | :---: | :---: |
| (MSB) BrT 1 | $\checkmark$ | 24.6 .3 V REF OUT |
| Bri 2 |  | 23 GAIN ADJUST |
| Brra 3 |  | $22+v_{s}$ |
| Brr 44 |  | 21 Сомmon |
| Bris 5 |  | 20 Ejunction |
| Bri 6 |  | 19 20V range |
| BrI 77 |  | 18 iov range |
| Brr 8 8 |  | 17 bipolar offset |
| Bris 9 |  | 16 ref input |
| Brt 10 |  | 15 v Out |
| Brt 1111 |  | 14-vs |
| (LSB) Br 1212 |  | 13 NC |

## Description

The HI-DAC8OV is a monolithic direct replacement for the popular DAC80 and AD DAC80. Single chip construction along with several design innovations make the HI-DAC8OV the optimum choice for low cost, high reliability applications. Harris' unique Dielectric Isolation (DI) processing reduces internal parasitics resulting in fast switching times and minimum glitch. On board span resistors are provided for good tracking over temperature, and are laser trimmed to high accuracy.
Internally the HI-DAC8OV eliminates code dependent ground currents by routing current from the positive supply to the internal ground node, as determined by an
auxiliary R-2R ladder. This results in a cancellation of code dependent ground currents allowing virtually zero variation in current through the package common, pin 21.
The HI-DAC8OV is available as a voltage output device which is guaranteed over the $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ temperature range. It includes a buried zener reference featuring low temperature coefficient as well as an on board operational amplifier. The HI-DAC80V requires only two power supplies and will operate in the range of $\pm$ ( 11.4 V to 16.5 V ).

## Functional Block Diagram



CAUTION: These devices are sensitive to electrostatic discharge. Proper I.C. handling procedures should be followed.

| Absolute Maximum Ratings (Note 1) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
| Electrical Specifications Unless Otherwise Specified, $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{S} \pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ (Note 5), Pin 16 to Pin 24. |  |  |  |  |  |
|  |  |  |  |  |  |
| PARAMETER | CONDITIONS | HI-DAC80V-5 |  |  | UNITS |
|  |  | MIN | TYP | MAX |  |
| RESOLUTION |  | - | - | 12 | Bits |
| DIGITAL INPUT (Note 3) |  |  |  |  |  |
| Logic Levels | TTL Compatible |  |  |  |  |
| Logic "1" | At $+1 \mu \mathrm{~A}$ | +2 | - | +5.5 | Volts |
| Logic "0" | At $-100 \mu \mathrm{~A}$ | 0 | - | +0.8 | Volts |
| ACCURACY (Note 3) |  |  |  |  |  |
| Linearity Error | Full Temperature <br> Full Temperature <br> Full Temperature <br> Full Temperature <br> Full Temperature | - | $\pm 1 / 4$ | $\pm 1 / 2$ | LSB |
| Differential Linearity Error |  | - | $\pm 1 / 2$ | $\pm 3 / 4$ | LSB |
| Monotonicity |  | Guaranteed |  |  |  |
| Gain Error (Notes 2, 4) |  | - | $\pm 0.1$ | $\pm 0.3$ | \%FSR |
| Offset Error (Note 2) |  | - | $\pm 0.05$ | $\pm 0.15$ | \%FFS |
| DRIFT (Note 3) |  |  |  |  |  |
| Total Bipolar Drift (Includes Gain, Offset and Linearity Drifts.) | Full Temperature | - | - | $\pm 20$ | PPM $/{ }^{\circ} \mathrm{C}$ |
| Total Error | Full Temperature |  |  |  |  |
| Unipolar (Note 6) |  | - | $\pm 0.08$ | $\pm 0.15$ | \%FSR |
| Bipolar (Note 6) |  | - | $\pm 0.06$ | $\pm 0.1$ | \%FSR |
| Gain | With Internal ReferenceWithout Internal Reference | - | $\pm 15$ | $\pm 30$ | PPM $/{ }^{\circ} \mathrm{C}$ |
|  |  | - | $\pm 7$ | - | PPM/ ${ }^{\circ} \mathrm{C}$ |
| Unipolar Offset |  | - | $\pm 1$ | $\pm 3$ | PPM $/{ }^{\circ} \mathrm{C}$ |
| Bipolar Offset |  | - | $\pm 5$ | $\pm 10$ | PPM $/{ }^{\circ} \mathrm{C}$ |
| CONVERSION SPEED |  |  |  |  |  |
| Setting Time (Note 3) | Full Scale Transition all Bits ON to OFF or OFF to ON to $\pm 0.01 \%$ of FSR |  |  |  |  |
| With 10K Feedback |  | - | 3 | - | $\mu \mathrm{s}$ |
| With 5K Feedback |  | - | 1.5 | - | $\mu \mathrm{s}$ |
| For 1 LSB Change |  | - | 1.5 | - | $\mu \mathrm{s}$ |
| Slew Rate |  | 10 | 15 | - | $\mathrm{V} / \mathrm{\mu s}$ |

Specifications HI-DAC8OV

Electrical Specifications (Continued) Unless Otherwise Specified, $\mathrm{T}_{\mathrm{A}}=+5^{\circ}{ }^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}} \pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ (Note 5), Pin 16 to Pin 24.


NOTES: 1. Absolute maximum ratings are limiting values applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. Adjustable to zero using external potentiometers.
3. See definitions.
4. FSR is "full scale range" and is 20 V for $\pm 10 \mathrm{~V}$ range, 10 V for $\pm 5 \mathrm{~V}$ range, etc.
5. The HI-DAC8OV will operate with supply voltages as low as $\pm 11.4 \mathrm{~V}$. It is recommended that output voltage range -10 V to +10 V not be used if the supply voltages are less than $\pm 12.5 \mathrm{~V}$.
6. With Gain and Offset errors adjusted to zero at $+25^{\circ} \mathrm{C}$.

## Definitions of Specifications

## Digital Inputs

The HI-DAC80V accepts digital input codes in complementary binary, complementary offset binary, and complementary two's complement binary.

| DIGITAL INPUT | ANALOG OUTPUT |  |  |
| :---: | :---: | :---: | :---: |
|  | COMPLEMENTARY STRAIGHT BINARY | COMPLEMENTARY OFFSET BINARY | COMPLEMENTARY TWO'S COMPLEMENT |
| MSB...LSB |  |  |  |
| 000... 000 | +Full Scale | +Full Scale | -LSB |
| 100... 000 | Mid Scale-1 LSB | -1 LSB | +Full Scale |
| 111...111 | Zero | -Full Scale | Zero |
| 011... 111 | +1/2 Full Scale | Zero | -Full Scale |

* Invert MSB with external inverter to obtain CTC Coding.


## Settling Time

That interval between application of a digital step input, and final entry of the analog output within a specified window about the settled value. Harris Semiconductor usually specifies a unipolar 10 V full scale step, to be measured from $50 \%$ of the input digital transition, and a window of $\pm 1 / 2$ LSB about the final value. The device output is then rated according to the worst (longest settling) case: low to high, or high to low. In a 12 bit system $\pm 1 / 2$ LSB $= \pm 0.012 \%$ of $F S R$.

## Thermal Drift

Thermal drift is based on measurements at $+25^{\circ} \mathrm{C}$, at high $\left(\mathrm{T}_{\mathrm{H}}\right)$ and low ( $\mathrm{T}_{\mathrm{L}}$ ) temperatures. Drift calculations are made for the high ( $\mathrm{T}_{\mathrm{H}}-25^{\circ} \mathrm{C}$ ) and low ( $+25^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}$ ) ranges, and the larger of the two values is given as a specification representing worst case drift.
Gain Drift, Offset Drift, Reference Drift and Total Bipolar Drift are calculated in parts per million per ${ }^{\circ} \mathrm{C}$ as follows:

Gain Drift $=\frac{\Delta \mathrm{FSR} / \Delta^{\circ} \mathrm{C}}{\mathrm{FSR}} \times 10^{6}$
Offset Drift $=\frac{\Delta \mathrm{Offset} / \Delta^{\circ} \mathrm{C}}{\mathrm{FSR}} \times 10^{6}$
Reference Drift $=\frac{\Delta V_{\text {REF }} / \Delta^{\circ} \mathrm{C}}{\mathrm{V}_{\text {REF }}} \times 10^{6}$
Total Bipolar Drift $=\frac{V_{0} / \Delta^{\circ} \mathrm{C}}{\mathrm{FSR}} \times 10^{6}$

NOTE: $F S R=$ Full Scale Output Voltage -Zero Scale Output Vollage
$\Delta \mathrm{FSR}=\mathrm{FSR}\left(\mathrm{T}_{\mathrm{H}}\right)-\mathrm{FSR}\left(+25^{\circ} \mathrm{C}\right)$
or FSR ( $+25^{\circ} \mathrm{C}$ ) - FSR ( $\mathrm{T}_{\mathrm{L}}$ )
$V_{O}=$ Steady-state response to any input code.
Total Bipolar Drift is the variation of output voltage with temperature, in the bipolar mode of operation. It represents the net effect of drift in Gain, Offset, Linearity and Reference

Voltage. Total Bipolar Drift values are calculated, based on measurements as explained above. Gain and Offset need not be calibrated to zero at $+25^{\circ} \mathrm{C}$. The specified limits for TBD apply for any input code and for any power supply setting within the specified operating range.

## Accuracy

LINEARITY ERROR (Short for "Integral Linearity Error." Also, sometimes called "Integral Nonlinearity" and "Nonlinearity".)- The maximum deviation of the actual transfer characteristic from an ideal straight line. The ideal line is positioned according to end-point linearity for D/A converter products from Harris Semiconductor, i.e. the line is drawn between the end-points of the actual transfer characteristic (codes 00...0 and 11...1).
DIFFERENTIAL LINEARITY ERROR - The difference between one LSB and the output voltage change corresponding to any two consecutive codes. A Differential Nonlinearity of $\pm 1$ LSB or less guarantees monotonicity.
MONOTONICITY - The property of a D/A converter's transfer function which guarantees that the output derivative will not change sign in response to a sequence of increasing (or decreasing) input codes. That is, the only output responso to a code change is to remain constant, incroaso for increasing code, or decreaso for decreasing code.

TOTAL ERROR - The net output error resulting from all internal effects (primarily non-ideal Gain, Offset, Linearity and Reference Voltage). Supply voltages may be set to any values within the specified operating range. Gain and offset errors must be calibrated to zero at $+25^{\circ} \mathrm{C}$. Then the 'specified limits for Total Error apply for any input code and for any temperature within the specified operating range.

## Power Supply Sensitivity

Power Supply Sensitivity is a measure of the change in gain and offset of the D/A converter resulting from a change in $-\mathrm{V}_{\mathrm{S}}$, or $+\mathrm{V}_{\mathrm{S}}$ supplies. It is specified under DC conditions and expressed as full scale range percent of change divided by power supply percent change.

$$
\text { P.S.S. }=\frac{\frac{\Delta \text { Full Scale Range } \times 100}{\text { Fcale Range (Nominal) }}}{\frac{\Delta V_{S} \times 100}{V_{S} \text { (Nominal) }}}
$$

## Glitch

A glitch on the output of a D/A converter is a transient spike resulting from unequal internal ON-OFF switching times. Worst case glitches usually occur at half-scale i.e. the major carry code transition from $011 \ldots 1$ to $100 \ldots 0$ or vice versa. For example, if turn ON is greater than OFF for 011... 1 to 100...0, an intermediate state of 000 ... 0 exists, such that, the output momentarily glitches toward zero output. Matched switching times and fast switching will reduce glitches considerably. (Measured as one half the Product of duration and amplitude.)

## Decoupling and Grounding

For best accuracy and high frequency performance, the grounding and decoupling scheme shown in figure 1 should be used. Decoupling capacitors should be connected close to the HI-DAC8OV (preferably to the device pins) and should be tantalum or electrolytic bypassed with ceramic types for best high frequency noise rejection.


FIGURE 1.

## Reference Supply

An internal 6.3 Volt reference is provided on board the HI-DAC80V. The voltage (pin 24) is accurate to $\pm 0.8 \%$ and must be connected to the reference input (pin 16) for specified operation. This reference may be used externally, provided current drain is limited to 2.5 mA . An external buffer amplifier is recommended if this reference is to be used to drive other system components. Otherwise, variations in the load driven by the reference will result in gain variations of the HI-DAC8OV. All gain adjustments should be made under constant load conditions.

Output Voltage Ranges


FIGURE 2.

## HI-DAC8OV

## Die Characteristics

| Transistor Count | 214 |
| :---: | :---: |
| Die Size . . . . . . . . . . . . . . . . . . . . . . . . . . . . $108 \times 163$ mils |  |
| Thermal Impedance; |  |
| $\theta_{\text {ja }}$ | . $79^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | $.20^{\circ} \mathrm{C} / \mathrm{W}$ |
| Tie Substrate to: | Ground |
| Process | Bipolar-DI |

## Ordering Information

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
| :--- | :---: | :--- |
| HI1-DAC80V-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 24 Pin Ceramic DIP |
| HI3-DAC80V-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 24 Pin Plastic DIP |

Note: The Ceramic DIP package will be discontinued in the future and is not recommended for new designs.

NOTICE: Harris Semiconductor's products are sold by description only. Harris Semiconductor reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders.
For maintenance of performance and reliability, Harris Semiconductor strongly recommends that the "I.C. Handling Procedures", located in Section 1 of the current Analog Products Data Book, be followed closely by any activity involved with I.C. products.

Features

- DAC 85 V Alternate Source
- Monolithic Construction
- Fast Settling
- Guaranteed Monotonic
- Wafer Laser Trimmed
- Applications Resistors On-Chip
- On-Board Reference
- Dielectric Isolation (DI) Process
- $\pm 12 \mathrm{~V}$ Supply Operation


## Applications

- High Speed A/D Converters
- Precision Instrumentation
- CRT Display Generation

Pinout
HI1-DAC85V-4 (PLASTIC DIP) TOP VIEW


## Description

The HI-DAC85V is a monolithic direct replacement for the popular DAC85 and AD DAC85 as well as the HI-5685V. Single chip construction along with several design innovations make the HI-DAC85V the optimum choice for low cost, high reliability applications. Harris' unique Dielectric Isolation (DI) processing reduces internal parasitics resulting in fast switching times and minimum glitch. On board span resistors are provided for good tracking over. temperature, and are laser trimmed to high accuracy.

Internally the HI-DAC85V eliminates code dependent ground currents by routing current from the positive supply to the internal ground node, as determined by an
auxiliary $\mathrm{R}-2 \mathrm{R}$ ladder. This results in a cancellation of code dependent ground currents allowing virtually zero variation in current through the package common, pin 21.

The HI-DAC85V is available as a voltage output device which is guaranteed over the $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range. It includes a buried zener reference featuring low temperature coefficient as well as an on board operational amplifier. The HI-DAC85V requires only two power supplies and will operate in the range of $\pm$ ( 11.4 V to 16.5 V ).

## Functional Block Diagram



CAUTION: These devices are sensitive to electrostatic discharge. Proper I.C. handling procedures should be followed.
Copyright © Harris Corporation 1989

## Absolute Maximum Ratings (Note 1)

| Power Supply Inputs $+\mathrm{V}_{\mathrm{S}}$ | +20V | Digital Inputs (Bits 1 to 12) . . . . . . . . . . . . . . . . . . . . . . . -1 V to $+\mathrm{V}_{S}$ |
| :---: | :---: | :---: |
| - $\mathrm{V}_{S}$ | -20V | Max Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . . $+175^{\circ} \mathrm{C}$ |
| Reference: Input (Pin 16). | $\ldots+V_{S}$ | Operating Temperature Range . . . . . . . . . . . . . . . $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Output Drain | 2.5 mA | Storage Temperature Range . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Electrical Specifications Unless Otherwise Specified, $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}} \pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ (Note 5), Pin 16 to Pin 24.

| PARAMETER | CONDITIONS | HI-DAC85V-4 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| RESOLUTION |  | - | - | 12 | Bits |
| DIGITAL INPUT (Note 3) |  |  |  |  |  |
| Logic Levels Logic " 1 " Logic "0" | TTL Compatible . $\begin{aligned} & \text { At }+1 \mu \mathrm{~A} \\ & \text { At }-100 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} +2 \\ 0 \end{gathered}$ | - | $\begin{aligned} & +5.5 \\ & +0.8 \end{aligned}$ | Volts <br> Volts |
| ACCURACY (Note 3) |  |  |  |  |  |
| Integral Linearity Error <br> Differential Linearity Error | $\mathrm{At}+25^{\circ} \mathrm{C}$ <br> Full Temperature <br> Full Temperature |  | $\begin{aligned} & \pm 1 / 4 \\ & \pm 1 / 4 \end{aligned}$ | $\begin{aligned} & \pm 1 / 2 \\ & \pm 1 / 2 \\ & \pm 1 / 2 \end{aligned}$ | LSB <br> LSB <br> LSB |
| Monotonicity | Full Temperature | Guaranteed |  |  |  |
| Gain Error (Notes 2, 4) | Full Temperature: Ceramic DIP Plastic DIP |  | $\begin{aligned} & \pm 0.1 \\ & \pm 0.1 \end{aligned}$ | $\begin{gathered} \pm 0.15 \\ \pm 0.2 \end{gathered}$ | \%FSR <br> \%FSR |
| Offset Error (Note 2) | Full Temperature | - | $\pm 0.05$ | $\pm 0.1$ | \%FSR |
| DRIFT (Note 3) |  |  |  |  |  |
| Gain <br> Unipolar Offset <br> Bipolar Offset |  |  | $\pm 1$ $\pm 5$ | $\begin{aligned} & \pm 20 \\ & \pm 3 \\ & \pm 10 \end{aligned}$ | PPM $/{ }^{\circ} \mathrm{C}$ <br> PPM/ ${ }^{\circ} \mathrm{C}$ <br> PPM $/{ }^{\circ} \mathrm{C}$ |
| CONVERSION SPEED |  |  |  |  |  |
| SettIng Time (Note 3) <br> With 10K Feedback <br> With 5K Feedback <br> For 1 LSB Change <br> Slew Rate | to $\pm 0.01 \%$ of FSR <br> Full Scale Transition all Bits <br> ON to OFF or OFF to ON | $10$ | $\begin{gathered} 3 \\ 1.5 \\ 1.5 \\ 15 \end{gathered}$ | - - - - | $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> V/ $\mu \mathrm{s}$ |

Electrical Specifications (Continued) Unless Otherwise Specified, $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}} \pm 12 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ (Note 5), Pin 16 to Pin 24.


NOTES: 1. Absolute maximum ratings are limiting values applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. Adjustable to zero using external potentiometers.
3. See definitions.
4. FSR is "full scale range" and is 20 V for $\pm 10 \mathrm{~V}$ range, 10 V for $\pm 5 \mathrm{~V}$ range, etc.
5. The HI-DAC85V will operate with supply voltages as low as $\pm 11.4 \mathrm{~V}$. It is recommended that output voltage range -10 V to +10 V not be used if the supply voltages are less than $\pm 12.5 \mathrm{~V}$.
6. With Gain and Offset errors adjusted to zero at $+25^{\circ} \mathrm{C}$.

## Definitions of Specifications

## Digital Inputs

The HI-DAC85V accepts digital input codes in complementary binary, complementary offset binary, and complementary two's complement binary.

|  | ANALOG OUTPUT |  |  |
| :---: | :---: | :---: | :---: |
| DIGITAL INPUT | COMPLEMENTARY STRAIGHT BINARY | COMPLEMENTARY OFFSET BINARY | COMPLEMENTARY TWO'S COMPLEMENT |
| $\left.\begin{gathered} \text { MSB...LSB } \\ 000 . . .000 \\ 100 . .000 \\ 111 . .111 \\ 011 . .111 \end{gathered} \right\rvert\,$ | +Full Scale <br> Mid Scale-1 LSB Zero <br> +1/2 Full Scale | $\begin{gathered} \text { +Full Scale } \\ \text { - } 1 \text { LSB } \\ \text {-Full Scale } \\ \text { Zero } \end{gathered}$ | -LSB +Full Scale Zero -Full Scale |

* Invert MSB with external inverter to obtain CTC Coding.


## Settling Time

That interval between application of a digital step input, and final entry of the analog output within a specified window about the settled value. Harris Semiconductor usually specifies a unipolar 10 V full scale step, to be measured from $50 \%$ of the input digital transition, and a window of $\pm 1 / 2$ LSB about the final value. The device output is then rated according to the worst (longest settling) case: low to high, or high to low. In a 12 bit system $\pm 1 / 2$ LSB $= \pm 0.012 \%$ of FSR.

## Thermal Drift

Thermal drift is based on measurements at $+25^{\circ} \mathrm{C}$, at high $\left(T_{H}\right)$ and low ( $T_{L}$ ) temperatures. Drift calculations are made for the high $\left(\mathrm{T}_{\mathrm{H}}-25^{\circ} \mathrm{C}\right.$ ) and low ( $+25^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{L}}$ ) ranges, and the larger of the two values is given as a specification representing worst case drift.
Gain Drift, Offset Drift, Reference Drift and Total Bipolar Drift are calculated in parts per million per ${ }^{\circ} \mathrm{C}$ as follows:


NOTE: FSR = Full Scale Output Voltage -Zero Scale Output Voltage
$\Delta \mathrm{FSR}=\mathrm{FSR}\left(\mathrm{T}_{\mathrm{H}}\right)-\mathrm{FSR}\left(+\mathbf{2 5}^{\circ} \mathrm{C}\right)$
or FSR ( $+25^{\circ} \mathrm{C}$ ) - FSR ( $\mathrm{T}_{\mathrm{L}}$ )
$V_{O}=$ Steady-state response to any input code.

Total Bipolar Drift is the variation of output voltage with temperature, in the bipolar mode of operation. It represents the net effect of drift in Gain, Offset, Linearity and Reference

Voltage. Total Bipolar Drift values are calculated, based on measurements as explained above. Gain and Offset need not be calibrated to zero at $+25^{\circ} \mathrm{C}$. The specified limits for TBD apply for any input code and for any power supply setting within the specified operating range.

## Accuracy

LINEARITY ERROR (Short for "Integral Linearity Error." Also, sometimes called "Integral Nonlinearity" and "Nonlinearity".)- The maximum deviation of the actual transfer characteristic from an ideal straight line. The ideal line is positioned according to end-point linearity for D/A converter products from Harris Semiconductor, i.e. the line is drawn between the end-points of the actual transfer characteristic (codes 00... 0 and 11...1).
DIFFERENTIAL LINEARITY ERROR - The difference between one LSB and the output voltage change corresponding to any two consecutive codes. A Differential Nonlinearity of $\pm 1$ LSB or less guarantees monotonicity.
MONOTONICITY - The property of a D/A converter's transfer function which guarantees that the output derivative will not change sign in response to a sequence of incroasing (or decreasing) input codes. That is, the only output response to a code change is to remain constant, increase for increasing code, or decrease for decreasing code.

TOTAL ERROR - The net output error resulting from all internal effects (primarily non-ideal Gain, Offset, Linearity and Reference Voltage). Supply voltages may be set to any values within the specified operating range. Gain and offset errors must be calibrated to zero at $+25^{\circ} \mathrm{C}$. Then the specified limits for Total Error apply for any input code and for any temperature within the specified operating range.

## Power Supply Sensitivity

Power Supply Sensitivity is a measure of the change in gain and offset of the D/A converter resulting from a change in $-\mathrm{V}_{\mathrm{S}}$, or $+\mathrm{V}_{\mathrm{S}}$ supplies. It is specified under DC conditions and expressed as full scale range percent of change divided by power supply percent change.

$$
\text { P.S.S. }=\frac{\frac{\Delta \text { Full Scale Range } \times 100}{\text { Full Scale Range }(\text { Nominal })}}{\frac{\Delta V_{S} \times 100}{V_{S}(\text { Nominal })}}
$$

## Glitch

A glitch on the output of a D/A converter is a transient spike resulting from unequal internal ON-OFF switching times. Worst case glitches usually occur at half-scale i.e. the major carry code transition from $011 \ldots 1$ to $100 \ldots 0$ or vice versa. For example, if turn ON is greater than OFF for 011... 1 to $100 . . .0$, an intermediate state of $000 . . .0$ exists, such that, the output momentarily glitches toward zero output. Matched switching times and fast switching will reduce glitches considerably. (Measured as one half the Product of duration and amplitude.)

## Decoupling and Grounding

For best accuracy and high frequency performance, the grounding and decoupling scheme shown in figure 1 should be used. Decoupling capacitors should be connected close to the HI-DAC85V (preferably to the device pins) and should be tantalum or electrolytic bypassed with ceramic types for best high frequency noise rejection.


Figure 1.

## Reference Supply

An internal 6.3 Volt reference is provided on board the HI-DAC85V. The voltage (pin 24) is accurate to $\pm 0.8 \%$ and must be connected to the reference input (pin 16) for specified operation. This reference may be used externally, provided current drain is limited to 2.5 mA . An external buffer amplifier is recommended if this reference is to be used to drive other system components. Otherwise, variations in the load driven by the reference will result in gain variations of the HI-DAC85V. All gain adjustments should be made under constant load conditions.

Output Voltage Ranges


FIGURE 2.

## Die Characteristics

Transistor Count ....................................... 214
Die Size.............................. . . $108 \times 163$ mils
Thermal Impedance;


Tie Substrate to: . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Ground
Process . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Bipolar-DI

## Ordering Information

| Part Number | Temperature Range | Package |
| :---: | :---: | :---: |
| HI1-DAC85V-4 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Pin Plastic DIP |
| HI3-DAC85V-4 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Pin Plastic DIP |
| HI3-DAC85V-9 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24-Pin Plastic DIP |

NOTES: The HI-DAC85V are now available in plastic DIP packages.
The ceramic DIP package will be discontinued in the future and is not recommended for new designs.
Below is the ordering information for plastic packages.

## 16-Bit Multiplying Microprocessor-Compatible D/A Converter

## GENERAL DESCRIPTION

The ICL7121 achieves $0.003 \%$ linearity without laser trimming by combining a four quadrant multiplying DAC using thin film resistors with an on-chip PROM-controlled correction circuit. Silicon-gate CMOS circuitry keeps the power dissipation very low.

Microprocessor bus interfacing is eased using standard memory WRite cycle timing and control. The input buffer register is loaded with the 16 -bit input and directly controls the output switches. The register is transparent if $\overline{W R}$ and $\overline{\mathrm{CS}}$ are held low.

The ICL7121 is designed and programmed for bipolar operation. There is an offset resistor to the output which should be connected to $-V_{\text {REF }}$ and an inverter on the MSB line, giving the DAC a 2's complement bipolar transfer function. Two extra resistors are included on the chip to facilitate the reference inversion, so that only an external op amp is needed.

## FEATURES

- 16-Bit Resolution
- Low Integral Linearity Error-0.003\% FSR
- Monotonic to 16 Bits Over Full Military Temperature Range (LM Grade)
- Microprocessor Compatible with Buffered Inputs
- Bipolar Application Requires No External Resistors
- Output Current Settling Time $3 \mu \mathrm{~s}$ Max ( $1 \mu \mathrm{~s}$ Typ)
- Low Linearity and Gain Temperature Coefficients
- Low Power Dissipation ( 25 mW )
- Full Four-Quadrant Multiplication
- Low Differential Nonlinearity Error at Bipolar Zero


## ORDERING INFORMATION

| Part Number | Temperature Range | Package | Monotonicity |
| :---: | :---: | :---: | :---: |
| ICL7121JCJI | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 28 -Pin CERDIP | 14 Bits |
| ICL7121JMJI | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 -Pin CERDIP |  |
| ICL7121KCJI | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 28 -Pin CERDIP | 28 -Pin CERDIP |
| ICL7121KMJI | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 -Pin CERDIP | 16 Bits |
| ICL7121LCJI | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |  |
| ICL7121LMJI | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 -Pin CERDIP |  |



0081-1
Figure 1: ICL7121 Functional Diagram

ABSOLUTE MAXIMUM RATINGS
(Note 1)
Supply Voltage V+ to DGND ................. -0.3 V to 7.5 V


$D_{N}, \overline{W R}, \overline{C S}, P R O G$, IOUT,
AGND $_{F}$, AGND $_{S}$ $\qquad$ -0.3 V to $\left(\mathrm{V}^{+}+0.3 \mathrm{~V}\right)$
Operating Temperature
ICL7121C
$.0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
ICL7121M . . . . . . . . . . . . . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Power Dissipation (Note 2) 500 mW derate above $70^{\circ} \mathrm{C}$ @ $10 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
Lead Temperature (soldering, 10 sec )
$.300^{\circ} \mathrm{C}$
NOTE 1: All voltages with respect to DGND.
2: Assumes all leads soldered or welded to printed circuit board.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| (LSB) $D_{0} 1$ |  | 28 | $\overline{W R}$ |
| :---: | :---: | :---: | :---: |
| $\mathrm{D}_{1} 2$ |  | 27. | $\overline{\text { CS }}$ |
| $\mathrm{D}_{2} 3$ |  | 26 | $\mathrm{V}^{+}$ |
| D3 4 |  | 25 | but |
| D4 5 |  | 24 | AGNDS |
| D5 6 |  | 23 | AGND $_{F}$ |
| D6 7 | ICL. 7121 | 22 | DGND |
| D7 8 |  | 21 | RFB |
| D8 9 |  | 20 | Rofs |
| D9 10 |  | 19 | Rinv |
| $\mathrm{D}_{10} 11$ |  | 18 | Vref |
| $\mathrm{D}_{11} 12$ |  | 17 | PROG |
| $\mathrm{D}_{12} 13$ |  | 16 | $\mathrm{D}_{15}$ (MSB) |
| $\mathrm{D}_{13} 14$ |  | 15 | $\mathrm{D}_{14}$ |

0081-2
Figure 2: Pin Configuration (Outline Dwg. JI)

ELECTRICAL CHARACTERISTICS
$\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=+5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, AGND $=\mathrm{DGND}$, IOUT at ground potential, unless otherwise specified

| Parameter | Test Conditions/Comments |  | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| DC ACCURACY |  |  |  |  |  |  |
| Resolution |  |  | 16 |  |  | Bits |
| Monotonicity | Guaranteed by DLE Test (Note 3) | $J$ | 14 |  |  | Bits |
|  |  | K | 15 |  |  |  |
|  |  | L | 16 |  |  |  |
| Differential Linearity Error at Bipolar Zero | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | J, K |  |  | $\pm 1$ | LSB |
|  |  | L |  |  | $\pm 1 / 2$ |  |
|  | Operating Temperature Range | J, K |  |  | $\pm 11 / 2$ |  |
|  |  | L |  |  | $\pm 1$ |  |
| Differential Linearity Error DLE | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $J$ |  |  | $\pm 0.006$ | \%FSR |
|  |  | K |  |  | $\pm 0.003$ |  |
|  |  | L |  |  | $\begin{gathered} +0.003 \\ -0.0015 \end{gathered}$ |  |
|  | Operating Temperature Range | J, KC |  |  | $\pm 0.006$ |  |
|  |  | LC, KM |  |  | $\begin{aligned} & +0.0045 \\ & -0.003 \end{aligned}$ |  |
|  |  | LM |  |  | $\begin{aligned} & +0.0045 \\ & -0.0015 \end{aligned}$ |  |
| Integral Linearity Error ILE | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $J$ |  | $\pm 0.003$ | $\pm 0.006$ | \%FSR |
|  |  | K, L |  | $\pm 0.0015$ | $\pm 0.003$ |  |
|  | Operating Temperature Range | J |  | $\pm 0.006$ | $\pm 0.009$ |  |
|  |  | K, LM |  | $\pm 0.003$ | $\pm 0.006$ |  |
|  |  | LC |  | $\pm 0.0015$ | $\pm 0.003$ |  |
| Integral Linearity Error Temperature Coefficient |  | J |  | $\pm 0.3$ | $\pm 1.2$ | ppm $/{ }^{\circ} \mathrm{C}$ |
|  |  | K, L |  | $\pm 0.2$ | $\pm 0.9$ |  |


| Parameter | Test Conditions/Comments |  | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| DC ACCURACY (Continued) |  |  |  |  |  |  |
| Unadjusted Gain Error | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $J$ |  | $\pm 0.004$ | $\pm 0.012$ | \%FSR |
|  |  | K |  | $\pm 0.003$ | $\pm 0.009$ |  |
|  |  | L |  | $\pm 0.002$ | $\pm 0.006$ |  |
|  | Operating Temperature Range | J |  | $\pm 0.02$ | +0.04 |  |
|  |  | K, L |  | $\pm 0.01$ | $\pm 0.02$ |  |
| Unadjusted Gain Error Temperature Coefficient | (Note 4) | J |  | $\pm 1.0$ | $\pm 5.2$ | ppm $/{ }^{\circ} \mathrm{C}$ |
|  |  | K, L |  | $\pm 0.5$ | $\pm 2.0$ |  |
| Unadjusted Output Offset | DAC Register Outputs All LOW, (Note 6) |  |  | $\pm 4$ | $\pm 15$ | mV |
| Output Offset Temperature Drift | Same Conditions as Above, (Note 4) |  |  |  | $\pm 5$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| AC ACCURACY |  |  |  |  |  |  |
| Power Supply Rejection | $\Delta \mathrm{V}^{+}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | $\pm 30$ | $\pm 100$ | ppm/V |
|  | Operating Temperature Range |  |  | $\pm 50$ | $\pm 150$ |  |
| Output Current Settling Time | To $1 / 2$ LSB, (Note 4) |  |  | 1.8 | 3 | $\mu \mathrm{s}$ |
| REFERENCE INPUT |  |  |  |  |  |  |
| Input Resistance | lout at Ground |  | 3 | 4.2 | 6 | k $\Omega$ |
| ANALOG OUTPUT |  |  |  |  |  |  |
| Output Capacitance (lout Terminal) | DAC Register Outputs All LOW |  |  | 150 |  | pF |
|  | DAC Register Outputs All HIGH |  |  | 300 |  |  |
| DIGITAL INPUTS |  |  |  |  |  |  |
| LOW State Threshold | Operating Temperature Range |  |  |  | 0.8 | V |
| HIGH State Threshold |  |  | 2.4 |  |  |  |
| Input Current | Inputs between DGND to $\mathrm{V}^{+}$ |  |  | $\pm 0.001$ | $\pm 1$ | $\mu \mathrm{A}$ |
|  |  |  |  | 15 |  | pF |
| POWER SUPPLY |  |  |  |  |  |  |
| Supply Voltage Range ${ }^{\text {- }}$ | Functional Operation, (Note 5) |  | 4.5 |  | 5.5 | V |
| Supply Current (Excluding Ladder Network) | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \text { Digital Inputs HIGH or LOW } \end{aligned}$ |  |  | 0.6 | 1.5 | mA |
|  | Operating Temperature Range Digital Inputs HIGH or LOW |  |  | 1.0 | 2.5 |  |

NOTES 3: Military temperature range parts are also tested to stated limits at $-55^{\circ} \mathrm{C}$ and $+125^{\circ} \mathrm{C}$.
4: Guaranteed by characterization but not tested on a production basis.
5: Guaranteed by PSRR test.
6: Refer to Figure 4. Measured at output of amplifier A1 (A1 having zero offset). $V_{\text {REF }}=+5 \mathrm{~V}$. Adjustable to zero with external potentiometer.
SWITCHING CHARACTERISTICS $\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$; see Timing Diagram, Figure 3 (Note 4)

| Symbol | Parameter | Test Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| tcws | $\overline{\text { Cuip S }}$ elect-WRite Set-Up Time |  | 0 |  |  | ns |
| tcwn | $\overline{\text { Chip Select-WRite Hold Time }}$ |  | 0 |  |  |  |
| tWa | WRite Pulse Width Low |  | 200 |  |  |  |
| $t_{\text {dW }}$ | Data-WRite Set-Up Time |  | 200 |  |  |  |
| tcwn | Data- $\overline{\text { Write Hold Time }}$ |  | 0 |  |  |  |



Table 1. Pin Assignment and Function Description

| Pin | Name | Description |
| :---: | :---: | :---: |
| 1 | $\mathrm{D}_{0}$ | Least Significant Bit |
| 2 | $\mathrm{D}_{1}$ |  |
| 3 | $\mathrm{D}_{2}$ |  |
| 4 | $\mathrm{D}_{3}$ |  |
| 5 | $\mathrm{D}_{4}$ | Input |
| 6 | $\mathrm{D}_{5}$ |  |
| 7 | $\mathrm{D}_{6}$ | Data |
| 8 | $\mathrm{D}_{7}$ |  |
| 9 | $\mathrm{D}_{8}$ | Bits |
| 10 | $\mathrm{D}_{9}$ |  |
| 11 | $\mathrm{D}_{10}$ | ( $\mathrm{HIGH}=$ True $)$ |
| 12 | $\mathrm{D}_{11}$ |  |
| 13 | $\mathrm{D}_{12}$ |  |
| 14 | $\mathrm{D}_{13}$ |  |
| 15 | $\mathrm{D}_{14}$ |  |
| 16 | $\mathrm{D}_{15}$ | Most Significant Bit |
| 17 | PROG | Used for programming only. Tie to +5 V for normal operation. |
| 18 | $V_{\text {REF }}$ | $V_{\text {REF }}$ input to ladder. |
| 19 | Rinv | Summing node for inverting amplifier. |
| 20 | R ${ }_{\text {OFS }}$ | Bipolar offset resistor, to - $\mathrm{V}_{\text {REF }}$. |
| 21 | $\mathrm{R}_{\text {FB }}$ | Feedback resistor for voltage output applications. |
| 22 | DGND | Digital Ground return. |
| 23 | $\mathrm{AGND}_{\mathrm{F}}$ | Analog Ground Force Line. Used to carry current from internal Analog GrouND connections. |
| 24 | $\mathrm{AGND}_{S}$ | Analog Ground Sense line. Reference point for external circuitry. Pin should carry minimal current. |
| 25 | Iout | Current output pin. |
| 26 | V ${ }^{+}$ | Positive supply voltage. |
| 27 | $\overline{\text { CS }}$ | $\overline{\text { Cuhip }}$ Select. Active low. Enables writing to register. |
| 28 | $\overline{\text { WR }}$ | WRite input. Active low. Writes into register. Equivalent to $\overline{\mathrm{CS}}$. |

## DEFINITION OF TERMS

INTEGRAL LINEARITY ERROR: Error contributed by deviation of the DAC transfer function from a "best straight line" through the actual plot of transfer function. Normally expressed as a percentage of full scale range or in (sub)multiples of 1 LSB.

DIFFERENTIAL LINEARITY ERROR: The difference between ideal and actual value of the analog output "step size" for any two adjacent digital input code. The ideal "step size" is equal to $2^{-n}$ of full scale for an $n$-bit DAC or 1 LSB. It is expressed in (sub)multiples of 1 LSB .
RESOLUTION: It is addressing the smallest distinct analog output change that a D/A converter can produce. It is commonly expressed as the number of converter bits. A converter with resolution of $n$ bits can resolve output changes of $2^{-n}$ of the full-scale range, e.g., $2^{-n} V_{\text {REF }}$ for a unipolar conversion. Resolution by no means implies linearity.
SETTLING TIME: Time required for the output of a DAC to settle to within a specified error band around its final value (e.g., $1 / 2$ LSB) for a given digital input change, i.e., all digital inputs LOW to HIGH and HIGH to LOW.
GAIN ERROR: The difference between actual and ideal analog output values at full-scale range, i.e., all digital inputs at HIGH state. It is expressed as a percentage of full-scale range or in (sub)multiples of 1 LSB.
OUTPUT CAPACITANCE: Capacitance from lout terminal to ground.

## DETAILED DESCRIPTION

The ICL7121 consists of a 16 -bit primary DAC, PROM controlled correction DACs, input buffer registers, and microprocessor interface logic. The 16 -bit primary DAC is an R-2R thin film resistor ladder with N -channel MOS SPDT current steering switches. Precise balancing of the switch resistances and all other resistors in the ladder results in excellent temperature stability.

The low linearity error is acheived by programming a floating polysilicon gate PROM array which controls a 12-bit correction DAC (C-DAC). The most significant bits of the primary DAC register address this PROM array. Thus for every combination of the primary DAC's most significant bits a different C-DAC code is selected, allowing correction of superposition errors. These errors are caused by bit interaction on the primary ladder's current bus and by voltage non-linearity in the feedback resistor. Superposition errors cannot be corrected by any method that corrects individual bits only, such as laser trimming.

The onboard PROM also controls the 6 -bit gain DAC. The G-DAC reduces gain error to less than $0.006 \%$ FSR by diverting to analog ground up to $2 \%$ of the current flowing in RFB.

Since the PROM programming occurs in packaged form, it corrects for resistor shifts caused by the thermal stresses of packaging, unlike wafer-level trimming methods. Also, since the thin film resistors do not suffer laser trimming stresses, no degradation of time-stability results.

## ICL7121 <br> APPLICATIONS

## Bipolar Operation

The circuit diagram for the normal configuration of the ICL7121 is shown in Figure 4. The positive and negative reference voltages allow full four-quadrant multiplication. Amplifier $A_{3}$, together with the internal resistors RINV1 and RINV2, forms a simple voltage inverter circuit to generate $-V_{\text {REF }}$ for the ROFS offset input pin. This will give the nominal "digital input code/analog output value" relationship of Table 2. Note that the value of $R_{F B}$ is equal to $2 R$ so full scale range is $2 \mathrm{~V}_{\mathrm{REF}}$.
The offset binary transfer function can be achieved simply by inverting the MSB. Inversion of the MSB can be done by an inverter or may be done in software.

Table 2. 2's Complement Bipolar Operation

| Digital Input |  |  |  | Analog Output |
| :--- | :--- | :--- | ---: | :--- |
| MSB |  |  | LSB |  |
| 0111 | 1111 | 1111 | 1111 | $-V_{\text {REF }}\left(1-1 / 2^{15}\right)$ |
| 0111 | 1111 | 1111 | 1110 | $-V_{\text {REF }}\left(1-1 / 2^{14}\right)$ |
| 0000 | 0000 | 0000 | 0001 | $-V_{\text {REF }}\left(1 / 2^{15}\right)$ |
| 0000 | 0000 | 0000 | 0000 | 0 |
| 1111 | 1111 | 1111 | 1111 | $+V_{\text {REF }}\left(1 / 2^{15}\right)$ |
| 1000 | 0000 | 0000 | 0010 | $+V_{\text {REF }}\left(1-1 / 2^{14}\right)$ |
| 1000 | 0000 | 0000 | 0001 | $+V_{\text {REF }}\left(1-1 / 2^{15}\right)$ |
| 1000 | 0000 | 0000 | 0000 | $+V_{\text {REF }}$ |

Amplifier $\mathrm{A}_{1}$ is the output amplifier. An additional amplifier $A_{2}$ may be used to force $A^{\prime} \mathrm{AND}_{\mathrm{F}}$ if the ground reference point is established elsewhere than at the DAC, as in Figure 5.


Figure 4: Bipolar Operation, Four-Quadrant


Figure 5: Bipolar Operation with Forced Ground

A feedback compensation capacitor, $\mathrm{C}_{\mathrm{F}}$, improves the settling time by reducing ringing. This capacitor is normally in the $10 \mathrm{pF}-40 \mathrm{pF}$ range, depending on layout and the output amplifier selected. If $\mathrm{C}_{F}$ is too small, ringing or oscillation can occur when using an op amp with a high gainbandwidth. If $\mathrm{C}_{F}$ is too large, the response of the output amplifier will be overdamped and will settle slowly.
The input circuits of some high speed op amps will sink large currents to their negative supply during power up and power down. The Schottky diode at lout limits any nega-tive-going transitions to less than -0.4 V , avoiding the SCR latchup which could result if significant current was injected into the parasitic diode between IOUT and DGND of the ICL7121. This diode is not needed when using the ICL7650 ultra low $V_{\text {OS op amp. }}$

## Digital Interface

The ICL7121 has a 16 -bit latch onboard and can interface directly to a 16 -bit data bus. As shown in Figure 6, external latches or peripheral ICs can be used to interface to an 8-bit data bus. To ensure that the data is written into the onboard latch, the data must be valid 200 ns before the rising edge of $\overline{W R}$. If $\overline{W R}$ and $\overline{C S}$ are both low, the onboard latch is transparent and the input data is directly applied to the internal R-2R ladder switches. While this simplifies interfacing in non-microprocessor systems, having WR low before data is valid may cause additional glitches in some microprocessor systems. To avoid these glitches, data must be valid at the time WR goes low.

All digital interfaces can suffer from capacitive coupling between the digital lines and the analog section. There are two general precautions that will reduce this capacitive coupling problem: 1) reduce stray capacitance between digital lines and analog lines; and 2) reduce the number of transitions on the digital inputs. Careful board layout and shielding can minimize the capacitive coupling (see Figure 8). The activity on the digital input lines can be reduced by using external latches or peripheral interface ICs between the microprocessor bus and the ICL7121. This will reduce the number of transitions on the digital data and control lines of the ICL7121, thereby reducing the amount of digital noise coupled into sensitive analog sections.

## OPERATIONAL AMPLIFIER SECTION

The input offset voltage, input current, gain, and bandwidth of the op amps used affect the circuit performance. Since the output impedance of lout varies with the digital input code, the input current of amplifier $A_{1}$ will cause a code-dependent error at $V_{O U T}$, degrading the linearity. The input bias current should be significantly less than 1 LSB current, which is about 10 nA . In a similar manner, any offset voltage in $A_{1}$ will also cause linearity errors. The offset voltage of the output amplifier should be significantly less than 1 LSB $\left(153 \mu \mathrm{~V}\right.$ at $\left.\mathrm{V}_{\text {REF }}=5 \mathrm{~V}\right)$.


Figure 6: Interface to 8-Bit Microprocessor

The voltage output settling time is highly dependent on the slew rate and gain-bandwidth of $A_{1}$, so for high speed operation a high speed op amp such as the HA2600 is recommended. For applications where high speed is not required, the ICL7650 or ICL7652 can be used for $\mathrm{A}_{1}$. Since the ICL7650/52 offset voltage is less than $5 \mu \mathrm{~V}$, no offset trimming is needed. To get a full 5 V output swing from these op amps, $\pm 7.5 \mathrm{~V}$ supplies should be used for the ICL7650/ 52.

Amplifier $A_{3}$, which is used to generate the inverted reference, needs only to have a stable offset and to be able to drive a $3 \mathrm{k} \Omega$ load. Since this is strictly a DC amplifier, the low noise ICL7652 is an ideal choice. Any variation in the offset voltage of $A_{3}$ will result in a drift in the bipolar zero, but will not affect the linearity of the ICL7121.
Amplifier $A_{2}$, used to generate a high quality ground, also needs a low offset and the ability to sink up to 2 mA .

## MULTIPLYING MODE PERFORMANCE

While the ICL7121 can perform full four-quadrant multiplication, full $0.003 \%$ linearity is guaranteed only at $\mathrm{V}_{\text {REF }}=$ +5 V . This is because the voltage coefficient of resistance of the R-2R ladder and the feedback resistor are significant at the 14- or 16-bit level. This effect is most significant at higher voltages, and adds errors on the order of $0.01 \%$ for a $\pm 10 \mathrm{~V}$ full-scale. While the ICL7121 is tested and specified for $\mathrm{V}_{\text {REF }}=+5 \mathrm{~V}$, the R-2R ladder has the same voltage across it when $\mathrm{V}_{\text {REF }}=-5 \mathrm{~V}$. Therefore, voltage coefficients do not add any error with a -5 V reference voltage.

## GROUND LOOPS

Careful consideration must be given to ground loops in any high accuracy system. The current into the analog
ground point inside the chip varies significantly with the input code value, and the inevitable resistances between this point and any external connection point can lead to significant voltage drop errors. For this reason, two separate leads are brought out from this point on the IC: AGND and $A G N D_{F}$. The varying current should be absorbed through the $A^{\prime} N_{F}$ pin, and the $A G N D_{S}$ pin will then accurately reflect the voltage on the internal current summing point, as shown in Figure 7. Output signals should ideally be referenced to the sense pin AGND , as shown in the application circuits.



Figure 8: Printed Circuit Board Layout (Single Sided Board)

## GENERAL DESCRIPTION

The ICL7134 combines a four－quadrant multiplying DAC using thin film resistor and CMOS circuitry with an on－chip PROM－controlled correction circuit to achieve true 14－bit lin－ earity without laser trimming．

Microprocessor bus interfacing is eased using standard memory WRite cycle timing and control signal use．Two in－ put buffer registers are separately loaded with the 8 least significant bits（LS register）and the 6 most significant bits （MS register）．Their contents are then transferred to the 14－ bit DAC register，which controls the current switches．The DAC register can also be loaded directly from the data in－ puts，in which case the MS and LS registers are transpar－ ent．

The ICL7134 is available in two versions．The ICL7134U is programmed for unipolar operation while the ICL7134B is programmed for bipolar applications．The $\mathrm{V}_{\text {REF }}$ input to the most significant bit of the DAC is separated from the refer－ ence input to the remainder of the ladder．For unipolar use， the two reference inputs are tied together，while for bipolar operation，the polarity of the MSB reference is reversed， giving the DAC a true 2＇s complement input transfer func－ tion．Two resistors which facilitate the reference inversion are included on the chip，so only an external op－amp is needed．The PROM is coded to correct for errors in these resistors as well as the inversion of the MSB．

## FEATURES

－14－Bit Linearity（ $0.003 \%$ FSR）
－No Gain Adjustment Necessary
－Microprocessor－Compatible With Double Buffered Inputs
－Bipolar Application Requires No Extra Adjustments or External Resistors
－Low Linearity and Gain Temperature Coefficients
－Low Power Dissipation
－Full Four－Quadrant Multiplication
－883B Processed Versions Available


0341－1
Figure 1：Pin Configuration（Outline dwg JI）

## ORDERING INFORMATION

| Non－Linearity at $25^{\circ} \mathrm{C}$ | Temperature Range |  |  |
| :---: | :---: | :---: | :---: |
|  | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Bipolar Versions |  |  |  |
| $\begin{aligned} & 0.01 \% \text { (12-bit) } \\ & 0.006 \% \text { (13-bit) } \\ & 0.003 \% \text { (14-bit) } \end{aligned}$ | ICL7134BJCJI ICL7134BKCJI ICL7134BLCJI | ICL7134BJIJI ICL7134BKIJI ICL7134BLIJI | ICL7134BJMJI ICL7134BKMJI ICL7134BLMJI |
| Unipolar Versions |  |  |  |
| $\begin{aligned} & 0.01 \% \text { (12-bit) } \\ & 0.006 \% \text { (13-bit) } \\ & 0.003 \% \text { (14-bit) } \end{aligned}$ | ICL7134UJCJI ICL7134UKCJI ICL7134ULCJI | ICL7134UJIJI ICL7134UKIJI ICL7134ULIJI | ICL7134UJMJI ICL7134UKMJI ICL7134ULMJI |

PACKAGE：28－pin CERDIP only

[^31]
## ABSOLUTE MAXIMUM RATINGS (Note 1)

Supply Voltage (V+ to DGND) .............. -0.3 V to 7.5 V


Current in AGNDs, AGND ${ }_{F}$.......................... 25mA
$\mathrm{An}, \mathrm{Dn}, \overline{\mathrm{WR}}, \overline{\mathrm{CS}}, \mathrm{PROG} \ldots \ldots . . \ldots . .-0.3 \mathrm{~V}$ to $\mathrm{V}++0.3 \mathrm{~V}$

| Operating Temperature Range |  |
| :---: | :---: |
| ICL7134XXC | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| ICL7134XXI | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| ICL7134XXM | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
|  |  |
|  |  |
| Derate Linearly Above $70^{\circ} \mathrm{C}$ |  |
| ead Temperature (Soldering, | 300 |

Note 1: All voltages with respect to DGND.
Note 2: Assumes all leads soldered or welded to printed circuit board.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.


Figure 2: ICL7134 Functional Diagram

## ELECTRICAL CHARACTERISTICS

$\left(\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=+10 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{AGND}=\mathrm{DGND}\right.$, IOUT at ground potential, unless otherwise specified. $)$

| Parameter | Test Conditions/Comments |  | Value |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| DC ACCURACY |  |  |  |  |  |  |
| Monotonicity | (Note 3) | J | 12 |  |  | Bits |
|  |  | K | 13 |  |  |  |
|  |  | L | 14 |  |  |  |
| Gain Error | (Notes 1 and 2) Figure 4 | J |  |  | $\pm 0.024$ | \% FSR |
|  |  | K |  |  | $\pm 0.012$ |  |
|  |  | L |  |  | $\pm 0.006$ |  |
| Gain Error <br> Temperature Coefficient | (Note 3) |  |  | $\pm 2$ | $\pm 8$ | ppm $/{ }^{\circ} \mathrm{C}$ |
| Output Leakage Current (Iout Terminal) | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  |  | $\pm 10$ | nA |
|  | Operating Temperature Range |  |  | $\pm 60$ |  |  |
| Long Term Stability of lout | 1000 Hours, $+125^{\circ} \mathrm{C}$, (Note 3) |  |  | $\pm 10$ |  | ppm/month |
| AC ACCURACY |  |  |  |  |  |  |
| Power Supply Rejection | $\begin{aligned} & \Delta \mathrm{V}+= \pm 10 \%, \text { Figure } 5 \\ & \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ |  |  | $\pm 10$ | $\pm 100$ | ppm/V |
|  | Operating Temperature Range |  |  |  | t. 150 |  |
| Feedthrough Error | $V_{\text {REF }}=20 V_{P-P}, 10 \mathrm{kHz}$ <br> Sinewave, Figure 6 | U |  | 250 |  | $\mu \mathrm{V}_{\text {P-P }}$ |
|  |  | B |  | 500 |  |  |
| Output Current Settling Time | To $1 / 2$ LSB, Figure 7 |  |  | 1 |  | $\mu \mathrm{s}$ |
| Output Noise | Equivalent to Johnson Noise of $7 \mathrm{k} \Omega$ Resistor, Typical |  |  |  |  |  |
| REFERENCE INPUT |  |  |  |  |  |  |
| Input Resistance | $\mathrm{V}_{\mathrm{RFL}}=\mathrm{V}_{\mathrm{RFM}},$ <br> IOUT at Ground |  | 4 | 7 | 10 | k $\Omega$ |
| ANALOG OUTPUT |  |  |  |  |  |  |
| Output Capacitance (Iout Terminal) | DAC Register Outputs All LOW |  |  | 160 |  | pF |
|  | DAC Register Outputs All HIGH |  |  | 235 |  |  |
| DIGITAL INPUTS |  |  |  |  |  |  |
| Low State Threshold | Operating Temperature Range |  |  |  | 0.8 | V |
| High State Threshold |  |  | 2.4 |  |  |  |
| Input Current | Inputs between DGND to V ${ }^{+}$ |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Input Capacitance | (Note 3) |  |  | 15 |  | pF |
| POWER SUPPLY |  |  |  |  |  |  |
| Supply Voltage Range | Functional Operation, (Note 4) |  | 3.5 |  | 6.0 | V |
| Supply Current | Excluding Ladder Network (Note 5) |  |  | 1.0 | 2.5 | mA |

ELECTRICAL CHARACTERISTICS $\quad\left(\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=+10 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{AGND}=\mathrm{DGND}\right.$, IOUT at ground potential, unless otherwise specified.) (Continued)

| Parameter | Test Conditions/Comments |  | Value |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| DC ACCURACY |  |  |  |  |  |  |
| Resolution |  |  | 14 |  |  | Bits |
| Non-Linearity | (Notes 1 and 2) Figure 4 | J |  |  | $\pm 0.012$ | \% FSR |
|  |  | K |  |  | $\pm 0.006$ |  |
|  |  | L |  |  | $\pm 0.003$ |  |
| Non-Linearity Temperature Coefficient | Operating Temperature Range (Note 3) |  |  | $\pm 1$ | $\pm 2$ | ppm $/{ }^{\circ} \mathrm{C}$ |

NOTES 1: Full-Scale Range (FSR) is 10 V for unipolar mode, $20 \mathrm{~V}( \pm 10 \mathrm{~V}$ ) for bipolar mode.
2: Using internal feedback and reference inverting resistors.
3: Guaranteed by design, not production tested.
4: Gain error tested to $0.040 \%$ FSR. Specifications are not guaranteed.
5: D0-D13 connected to 2.4 V .

## SWITCHING CHARACTERISTICS $\quad\left(\mathrm{V}+=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, see Timing Diagram)

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {AWS }}$ | Address-WRite Set-Up Time |  | 150 |  |  | ns |
| $t_{\text {AWh }}$ | Address-WRite Hold Time | (Note 3) | 0 |  |  |  |
| tcws | $\overline{\text { Cuhip Select-WRite Set-Up Time }}$ | (Note 3) | 0 |  |  |  |
| $\mathrm{t}_{\text {cWh }}$ | $\overline{\text { Cuhip Select-WRite Hold Time }}$ | (Note 3) | 0 |  |  |  |
| twit | WRite Pulse Width Low |  | 200 |  |  |  |
| tows | Data-WRite Set-Up Time |  | 200 |  |  |  |
| town | Data-WRite Hold Time | (Note 3) | 0 |  |  |  |

## Using 14 Bit Transparent Addressing



Figure 3A: Timing Diagram


Figure 3B: ICL7134 Timing

## DEFINITION OF TERMS

NONLINEARITY: Error contributed by deviation of the DAC transfer function from a straight line through the end points of the actual plot of transfer function. Normally expressed as a percentage of full scale range or in (sub)multiples of 1 LSB.
RESOLUTION: It is addressing the smallest distinct analog output change that a D/A converter can produce. It is commonly expressed as the number of converter bits. A converter with resolution of $n$ bits can resolve output changes of $2^{-n}$ of the full-scale range, e.g., $2^{-n V_{\text {REF }}}$ for a unipolar conversion. Resolution by no means implies linearity.
SETTLING TIME: Time required for the output of a DAC to settle to within specified error band around its final value (e.g., $1 / 2$ LSB) for a given digital input change, i.e., all digital inputs LOW to HIGH and HIGH to LOW.
GAIN ERROR: The difference between actual and ideal analog output values at full-scale range, i.e., all digital inputs at HIGH state. It is expressed as a percentage of full-scale range or in (sub)multiples of 1 LSB.
FEEDTHROUGH ERROR: Error caused by capacitive coupling from $V_{\text {REF }}$ to lout with all digital inputs LOW.
OUTPUT CAPACITANCE: Capacitance from lout terminal to ground.
OUTPUT LEAKAGE CURRENT: Current which appears on lout terminal when all DAC register outputs are LOW.

Table 1: Pin Descriptions



Figure 4: Non-Linearity Test Circuit


Figure 5: Power Supply Rejection Test Circuit


Figure 6: Feedthrough Error Test Circuit


Figure 7：Output Current Settling Time Test Circuit

## DETAILED DESCRIPTION

The ICL7134 consists of a 14 －bit primary DAC，two PROM controlled correction DACs，input buffer registers，and mi－ croprocessor interface logic（Figure 2）．The 14－bit primary DAC is an R－2R thin film resistor ladder with N －channel MOS SPDT current steering switches．Precise balancing of the switch resistances，and all other resistances in the lad－ der，results in excellent temperature stability．

True 14 －bit linearity is achieved by programming a floating polysilicon gate PROM array which controls two correction DAC circuits．A 6－bit gain correction DAC，or G－DAC，diverts up to $2 \%$ of the feedback resistor＇s current to Analog GounND and reduces the gain error to less than 1 LSB，or $0.006 \%$ ．The 5 most significant outputs of the DAC register address a 31 －word PROM array that controls a 12－bit lineari－ ty correction DAC，or C－DAC．For every combination of the primary DAC＇s 5 most significant bits，a different C－DAC code is selected．This allows correction of superposition er－ rors，caused by bit interaction on the primary resistor lad－ der＇s current output bus and by voltage non－linearity in the feedback resistor．Superposition errors cannot be corrected by any method which corrects individual bits only，such as laser trimming．Since the PROM programming occurs in packaged form，it corrects for resistor shifts caused by the thermal stresses of packaging．These packaging shifts limit the accuracy that can be achieved using wafer level correc－ tion methods such as laser trimming，which has also been found to degrade the time stability of thin film resistors at the 14－bit level．

## Analog Section

The ICL7134 inherently provides both unipolar and bipo－ lar operation．The bipolar application circuit（Figure 8）re－ quires one additional op－amp but no external resistors．The two on－chip resistors，$R_{I N V_{1}}$ and $R_{I N V_{2}}$ ，together with the op－amp，form a voltage inverter which drives the MSB refer－ ence terminal，$V_{\text {RFM }}$ ，to $-V_{\text {REF }}$ ，where $V_{\text {REF }}$ is the voltage applied at the less significant bits＇reference terminal， $\mathrm{V}_{\mathrm{RFL}}$ ． Notice the values of $1.95 R$ and $2 R$ for the $R_{\text {INV1 }}$ and RINV2． The $V_{\text {RFM }}$ absolute value is about $2.5 \%$ higher than the $\mathrm{V}_{\text {RFL．}}$ ．This is necessary so that the gain error can be cor－ rected．This reverses the weight of the MSB，and gives the DAC a 2 ＇s complement transfer function．The op－amp and reference connection to $V_{\text {RFM }}$ and $V_{\text {RFL }}$ can be reversed， without affecting linearity，but a small gain error will be intro－ duced．For unipolar operation the $\mathrm{V}_{\text {RFM }}$ and $\mathrm{V}_{\text {RFL }}$ terminals are both tied to $V_{\text {REF }}$ ，and the $R_{\text {INV }}$ pin is left unconnected．

Since the PROM correction codes required are different for bipolar and unipolar operation，the ICL7134 is available in two different versions；the ICL7134U，which is corrected for unipolar operation，and the ICL7134B，which is pro－ grammed for bipolar application．The feedback resistance is also different in the two versions，and is switched under PROM control from＇$R$＇in the unipolar device to＇ $2 R$＇in the bipolar part．These feedback resistors have a dummy（al－ ways ON）switch in series to compensate for the effect of the ladder switches．This greatly improves the gain temper－ ature coefficient and the power supply rejection of the de－ vice．

## Digital Section

Two levels of input buffer registers allow loading of data from an 8 －bit or 16 －bit data bus．The $A_{0}$ and $A_{1}$ pins select one of four operations：1）load the LS－buffer register with the data at inputs $D_{0}$ to $D_{7} ; 2$ ）load the MS－buffer register with the data at inputs $D_{8}$ to $D_{13} ; 3$ ）load the DAC register with the contents of the MS and LS－buffer registers and 4） load the DAC register directly from the data input pins（see Table 2）．The $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ pins must be low to allow data transfers to occur．When direct loading is selected（ $\overline{\mathrm{CS}}, \overline{\mathrm{WR}}$ ， $A_{0}$ and $A_{1}$ low）the registers are transparent，and the data input pins control the DAC output directly．The other modes of operation allow double buffered loading of the DAC from an 8 －bit bus．

These input data pins are also used to program the PROM under control of the PROG pin．This is done in man－ ufacturing，and for normal operation the PROG pin should be tied to $\mathrm{V}+(+5 \mathrm{~V})$ ．

Table 2：Data Loading Controls

| Control I／P |  |  |  | ICL7134 Operation |
| :---: | :---: | :---: | :---: | :--- |
| $\mathrm{A}_{\mathbf{0}}$ | $\mathrm{A}_{1}$ | $\overline{\mathbf{C S}}$ | $\overline{\mathrm{WR}}$ |  |
| X | X | X | 1 | No operation，device not selected． |
| X | X | 1 | X |  |
| 0 | 0 | 0 | 0 | Load all registers from data bus． |
| 0 | 1 | 0 | 0 | Load LS register from data bus．． |
| 1 | 0 | 0 | 0 | Load MS register from data bus． |
| 1 | 1 | 0 | 0 | Load DAC register from MS and <br> LS register． |

Note：Data is latched on LO－HI transition of either $\overline{\mathrm{WR}}$ or $\overline{\mathrm{CS}}$ ．


Figure 8: Bipolar Operation, with Inverted V ${ }_{\text {REF }}$ to MSB

## APPLICATIONS

## General Recommendations GROUND LOOPS

Careful consideration must be given to ground loops in any 14 -bit accuracy system. The current into the analog ground point inside the chip varies significantly with the input code value, and the inevitable resistances between this point and any external connection point can lead to significant voltage drop errors. For this reason, two separate leads are brought out from this point on the IC, the AGND $_{F}$ and AGNDs pins. The varying current should be absorbed through the AGND ${ }_{F}$ pin, and the $A G N D_{S}$ pin will then accurately reflect the voltage on the internal current summing point, as shown in Figure 9. Thus output signals should be referenced to the sense pin AGND ${ }_{\mathrm{S}}$, as shown in the various application circuits.

## OPERATIONAL AMPLIFIER SELECTION

To maintain static accuracy, the lout potential must be exactly equal to the AGND potential. Thus output amplifier selection is critical, in particular low input bias current (less than 2 nA ), low offset voltage drift (depending on the temperature range) and low offset voltage (less than $25 \mu \mathrm{~V}$ ) are advisable if the highest accuracy is needed. Maintaining a low input offset over a 0 V to 10 V range also requires that the output amplifier has a high open loop gain (AVOL $>400 \mathrm{k}$ for effective input offset less than $25 \mu \mathrm{~V}$ ).

The reference inverting amplifier used in the bipolar mode circuit must also be selected carefully. If 14 -bit accuracy is desired without adjustment, low input bias current (less than 1 nA ), low offset voltage (less than $50 \mu \mathrm{~V}$ ), and high gain (greater than 400 k ) are recommended. If a fixed reference voltage is used, the gain requirement can be relaxed. For highest accuracy (better than 13 bits), an additional op-amp may be needed to correct for IR drop on the Analog GrouND line (op-amp $A_{2}$ in Figure 11). This op-amp should be selected for low bias current (less than 2 nA ) and low offset voltage (less than $50 \mu \mathrm{~V}$ ).

The op-amp requirements can be readily met by use of an ICL7650 chopper stabilized device. For faster settling time, an HA26XX can be used with an ICL7650 providing automatic offset null (see A053 applications note for details).


The output amplifier's non-inverting input should be tied directly to AGND. A bias current compensation resistor is of limited use since the output impedance at the summing node depends on the code being converted in an unpredictable way. If gain adjustment is required, low tempco (approximately $50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ ) resistors or trim-pots should be selected.

## POWER SUPPLIES

The $V^{+}$(pin 25) power supply should have a low noise level, and no transients exceeding 7 volts. Note that the absolute maximum for digital input voltage is $\mathrm{V}^{+}+0.3 \mathrm{~V}$, therefore $\mathrm{V}^{+}$must be applied before digital inputs are allowed to go high. Unused digital inputs must be connected to GND or $\mathrm{V}+$ for proper operation.

## Unipolar Binary Operation (ICL7134U)

The circuit configuration for unipolar mode operation (ICL7134U) is shown in Figure 10. With positive and negative $V_{\text {REF }}$ values the circuit is capable of two-quadrant multiplication. The "digital input code/analog output value" table for unipolar mode is given in Table 3. The Schottky diode (HP5082-2811 or equivalent) protects lout from negative excursions which could damage the device, and is only necessary with certain high speed amplifiers. For applications where the output reference ground point is established somewhere other than at the DAC, the circuit of Figure 11 can be used. Here, op-amp $A_{2}$. removes the slight error due to IR voltage drop between the internal Analog GrouND node and the external ground connection. For 13-bit or lower accuracy, omit $A_{2}$ and connect $A_{\text {AND }}^{F}$ and AGND $_{S}$ directly to ground through as low a resistance as possible.


0341-10
Figure 10: Unipolar Binary, Two-Quadrant Multiplying Circuit


0341-11
Figure 11: Unipolar Binary Operation with Forced Ground

## Table 3: Code Table - Unipolar Binary Operation

| Digital Input | Analog Output |
| :--- | :--- |
| 11111111111111 | $-\mathrm{V}_{\mathrm{REF}}\left(1-1 / 2^{14}\right)$ |
| 10000000000001 | $-\mathrm{V}_{\mathrm{REF}}\left(1 / 2+1 / 2^{14}\right)$ |
| 10000000000000 | $-\mathrm{V}_{\mathrm{REF}} / 2$ |
| 01111111111111 | $-\mathrm{V}_{\mathrm{REF}}\left(1 / 2-1 / 2^{14}\right)$ |
| 00000000000001 | $-\mathrm{V}_{\mathrm{REF}}\left(1 / 2^{14}\right)$ |
| 00000000000000 | 0 |

## ZERO OFFSET ADJUSTMENT

1. Connect all data inputs and $\overline{W R}, \overline{C S}, A_{0}$ and $A_{1}$ to DGND.
2. Adjust offset zero-adjust trim-pot of the operational amplifier $A_{2}$, if used, for a maximum of $0 \mathrm{~V} \pm 50 \mu \mathrm{~V}$ at $\mathrm{AGND}_{\mathrm{s}}$.
3. Adjust the offset zero-adjust trim-pot of the output op-amp, $\mathrm{A}_{1}$, for a maximum of $0 \mathrm{~V} \pm 50 \mu \mathrm{~V}$ at $\mathrm{V}_{\text {OUT }}$.

## GAIN ADJUSTMENT (OPTIONAL)

1. Connect all data inputs to $V^{+}$, connect $\overline{W R}, \overline{\mathrm{CS}}, \mathrm{A}_{0}$ and $A_{1}$ to DGND.
2. Monitor $\mathrm{V}_{\text {OUT }}$ for $a-\mathrm{V}_{\text {REF }}\left(1-1 / 2^{14}\right)$ reading.
3. To decrease $V_{\text {OUT }}$, connect a series resistor of $5 \Omega$ or less between the reference voltage and the $\mathrm{V}_{\mathrm{RFM}}$ and $\mathrm{V}_{\mathrm{RFL}}$ terminals (pins 20 and 18).
4. To increase $V_{\text {OUT }}$, connect a series resistor of $5 \Omega$ or less between $\mathrm{A}_{1}$ output and the $\mathrm{R}_{\mathrm{FB}}$ terminal (pin 21).

## Bipolar (2's Complement) Operation (ICL7134B)

The circuit configuration for bipolar mode operation (ICL7134B) is shown in Figure 12. Using 2's complement digital input codes and positive and negative reference voltage values, four-quadrant multiplication is obtained. The "digital input code/analog output value" table for bipolar mode is given in Table 4. Amplifier $\mathrm{A}_{3}$, together with internal resistors $R_{\text {INV } 1 ~}$ and $R_{\text {INV2 }}$, forms a simple voltage inverter circuit. The MSB ladder leg sees a reference input of approximately $-\mathrm{V}_{\mathrm{REF}}$, so the MSB's weight is reversed from the polarity of the other bits. In addition, the ICL7134B's feedback resistance is switched to $2 R$ under PROM control, so that the bipolar output range is $+\mathrm{V}_{\text {REF }}$ to $-\mathrm{V}_{\text {REF }}$ $\left(1-1 / 2^{13}\right)$. Again, the grounding arrangement of Figure 11 can be used, if necessary.

Table 4: Code Table - Bipolar (2's Complement) Operation

| Digital Input | Analog Output |
| :--- | :--- |
| 01111111111111 | $-\mathrm{V}_{\mathrm{REF}}\left(1-1 / 2^{13}\right)$ |
| 00000000000001 | $-\mathrm{V}_{\mathrm{REF}}\left(1 / 2^{13}\right)$ |
| 00000000000000 | 0 |
| 11111111111111 | $\mathrm{~V}_{\mathrm{REF}}\left(1 /{ }^{13}\right)$ |
| 10000000000001 | $\mathrm{~V}_{\mathrm{REF}}\left(1-1 / 2^{13}\right)$ |
| 10000000000000 | $\mathrm{~V}_{\mathrm{REF}}$ |



Figure 12: Bipolar (2's Complement), Four-Quadrant Multiplying Circuit

## OFFSET ADJUSTMENT

1. Connect all data inputs and $\overline{W R}, \overline{C S}, A_{0}$ and $A_{1}$ to DGND.
2. Adjust the offset zero-adjust trim-pot of the operational amplifier $\mathrm{A}_{2}$, if used, for a maximum of 0 V $\pm 50 \mu \mathrm{~V}$ at $\mathrm{AGND}_{\mathrm{s}}$.
3. Set data to 00000....00. Adjust the offset zeroadjust trim-pot of the output op-amp $A_{1}$, for a maximum of $\mathrm{OV} \pm 50 \mu \mathrm{~V}$ at $\mathrm{V}_{\text {OUT }}$.
4. Connect $\mathrm{D}_{13}$ (MSB) data input to $\mathrm{V}^{+}$.
5. Adjust the offset zero-adjust trim-pot of op-amp $\mathrm{A}_{3}$ for a maximum of $0 \mathrm{~V} \pm 50 \mu \mathrm{~V}$ at the $\mathrm{R}_{\text {INV }}$ terminal (pin 19).

## GAIN ADJUSTMENT (OPTIONAL)

1. Connect $\overline{W R}, \overline{C S}, A_{0}$ and $A_{1}$ to $D G N D$.
2. Connect $D_{0}, D_{1} \ldots D_{12}$ to $V^{+}, D_{13}$ (MSB) to DGND.
3. Monitor $\mathrm{V}_{\text {OUT }}$ for $\mathrm{a}-\mathrm{V}_{\text {REF }}\left(1-1 / 2^{13}\right)$ reading.
4. To increase $V_{\text {OUT }}$, connect a series resistor of $10 \Omega$ or less between the $A_{1}$ output and the $R_{\text {FB }}$ terminal (pin 21).
5. To decrease $\mathrm{V}_{\text {OUT }}$, connect a series resistor of $5 \Omega$ or less between the reference voltage and the $\mathrm{V}_{\text {RFL }}$ terminal (pin 18).

## Processor Interfacing

The ease of interfacing to a processor can be seen from Figure 13, which shows the ICL7134 connected to an 8035 or any other processor such as an 8049. The data bus feeds into both register inputs; three port lines, in combination with the WR line, control the byte-wide loading into these registers and then the DAC register. A complete DAC set-up requires 4 write instructions to the port, to set up the address and $\overline{\mathrm{CS}}$ lines, and 3 external data transfers, one a dummy for the final transfer to the DAC register.


0341-13
Figure 13: ICL7134 Interface to 8048 System


0341-15
Figure 15: 8085 System Interface

A similar arrangement can be used with an 8080A，8228， and 8224 chip set．Figure 14 shows the circuit，which can be arranged as a memory－mapped interface（using MEMW） or as an I／O－mapped interface（using I／O WRITE）．See A020 and R005 for discussions of the relative merits of memory－mapped versus I／O－mapped interfacing，as well as some other ideas on interfacing with 8080 processors．The 8085 processor has a very similar interface，except that the control lines available are slightly different，as shown in Fig－


0341－16
Figure 16：R650X and MC680X Families＇Interface to ICL7134
ure 15．The decoding of the IO／M line，which controls mem－ ory－mapped or I／O－mapped operation，is arbitrary，and can be omitted if not necessary．Neither the MC680X nor R650X processor families offer specific I／O operations．Figure 16 shows a suitable interface to either of these systems，using a direct connection．Several other decoding options can be used，depending on the other control signals generated in the system．Note that the R650X family does not require VMA to be decoded with the address lines．


0341－17
Figure 17：Avoiding Digital Feedthrough in an 8048 to ICL7 134 Interface


Figure 18：ICL7134 to 8048／80／85 Interface with Low Feedthrough

## Digital Feedthrough

All of the direct interfaces shown above can suffer from a capacitive coupling problem. The 14 data pins, and 4 control pins, all tied to active lines on a microprocessor bus, and in close proximity to the sensitive DAC circuitry, can couple pseudo-random spikes into the analog output. Careful board layout and shielding can minimize the problems (see PC layout), and clearly wire-wrap type sockets should never be used. Nevertheless, the inherent capacitance of the package alone can lead to unacceptable digital feedthrough in many cases. The only solution is to keep the digital input lines as inactive as possible. One easy way to do this is to use the peripheral interface circuitry available with all the systems previously discussed. These generally allow only 8 bits to be updated at any one time, but a little ingenuity will avoid difficulties with DAC steps that would result from partial updates. The problem can be solved for the 8048 family by tying the 14 port lines to the data input lines, with CS, $A_{0}$ and $A_{1}$ held low, and using only the WR line to enter the data into the DAC (as shown in Figure 17). $\overline{\mathrm{WR}}$ is well separated from the analog lines on the ICL7134, and is usually not a very active line in 8048 systems. Additional "protection" can be achieved by gating the processor WR line with another port line. The same type of technique can be employed in the 8080/85 systems by using an 8255 PIA (peripheral Interface adapter) (Figure 18) and in the MC680X and R650X systems by using an MC6820 (R6520) PIA.

## Successive Approximation A/D Converters

Figure 19 shows an ICL7134B-based circuit for a bipolar input high speed A/D converter, using two AM25L03s to form a 14-bit successive approximation register. The comparator is a two-stage circuit with an HA2605 front-end amplifier, used to reduce settling time problems at the summing node (see A020). Careful offset-nulling of this amplifier is needed, and if wide temperature range operation is desired, an auto-null circuit using an ICL7650 is probably ad-
visable (see A053). The clock, using two Schmitt trigger TTL gates, runs at a slower rate for the first 8 bits, where set-tling-time is most critical, than for the last 6 bits. The shortcycle line is shown tied to the 15th bit; if fewer bits are required, it can be moved up accordingly. The circuit will free-run if the HOLD/RUN input is held low, but will stop after completing a conversion if the pin is high at that time. A low-going pulse will restart it. The STATUS output indicates when the device is operating, and the falling edge indicates the availability of new data. A unipolar version may be constructed by tying the MSB $\left(\mathrm{D}_{13}\right)$ on an ICL7134U to pin 14 on the first AM25L03, deleting the reference inversion amplifier $\mathrm{A}_{4}$, and tying $\mathrm{V}_{\mathrm{RFM}}$ to $\mathrm{V}_{\text {RFL }}$.

## PC BOARD LAYOUT

Great care should be taken in the board layout to minimize ground loop and similar "hidden resistor" problems, as well as to minimize digital signal feedthrough. A suitable layout for the immediate vicinity of the ICL7134 is shown in Figure 20, and may be used as a guide.

## APPLICATION NOTES

Some applications bulletins that may be found useful are listed here:
A002 "Principles of Data Acquisition and Conversion"
A018 "Do's and Dont's of Applying A/D Converters," by Peter Bradshaw and Skip Osgood.
A020 "A Cookbook Approach to High Speed Data Acquisition and Microprocessor Interfacing," by Ed Sliger.
A042 "Interpretation of Data Converters Accuracy Specifications"
R005 "Interfacing Data Converters \& Microprocessors," by Peter Bradshaw et al, Electronics, Dec. 9, 1976.
Most of these are available in the Harris Data Acquisition Handbook, together with other material.


Figure 19: Successive Approximation A/D Converter


0341-20
(a) Printed Circuit Side of Card (Single Sided Board)

Figure 20: Printed Circuit Board Layout (Bipolar Circuit, see Figure 12)

## ANALOG SWITCHES

Selection Guide ..... 7-3
DG180 Dual SPST 10 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG181 Dual SPST 30 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG182 Dual SPST 75 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG183 Dual DPST 10 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG184 Dual DPST 30 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG185 Dual DPST 75 Ohm High-Speed Driver with JFET Swtich ..... 7-5
DG186 SPDT 10 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG187 SPDT 30 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG188 SPDT 75 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG189 Dual SPDT 10 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG190 Dual SPDT 30 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG191 Dual SPDT 75 Ohm High-Speed Driver with JFET Switch ..... 7-5
DG200 Dual SPST CMOS Analog Switch ..... 7-11
DG201 Quad SPST CMOS Analog Switch ..... 7-15
DG201A Quad Monolithic SPST CMOS Analog Switch ..... 7-19
DG202 Quad Monolithic SPST CMOS Analog Switch ..... 7-19
DG211 Quad Monolithic SPST CMOS Analog Switch ..... 7-24
DG212 Quad Monolithic SPST CMOS Analog Switch ..... 7-24
DG300A Dual SPST TTL Compatible CMOS Analog Switch ..... 7-27
DG301A SPDT TTL Compatible CMOS Analog Switch ..... 7-27
DG302A Dual DPST TTL Compatible CMOS Analog Switch ..... 7-27
DG303A Dual SPDT TTL Compatible CMOS Analog Switch ..... 7-27
DG308A Quad Monolithic SPST CMOS Analog Switch ..... 7-32
DG309 Quad Monolithic SPST CMOS Analog Switch ..... 7-32
HI-200 Dual SPST CMOS Analog Switch ..... 7-36
HI-201 Quad SPST CMOS Analog Switch ..... 7-42
HI-201HS High-Speed Quad SPST CMOS Analog Switch ..... 7-48
HI-222 High Frequency Video Switch ..... 7-57
HI-300 Dual SPST CMOS Analog Switch ..... 7-65
HI-301 SPDT CMOS Analog Switch ..... 7-65
HI-302 Dual DPST CMOS Analog Switch ..... 7-65
HI-303 Dual SPDT CMOS Analog Switch ..... 7-65
HI-304 Dual SPST CMOS Analog Switch ..... 7-65
HI-305 SPDT CMOS Analog Switch ..... 7-65
HI-306 Dual DPST CMOS Analog Switch ..... 7-65
HI-307 Dual SPDT CMOS Analog Switch ..... 7-65
HI-381 Dual SPST CMOS Analog Switch ..... 7-70
HI-384 Dual DPST CMOS Analog Switch ..... 7-70
HI-387 SPDT CMOS Analog Switch ..... 7-70
HI-390 Dual SPDT CMOS Analog Switch ..... 7-70
HI-5040 SPST CMOS Analog Switch ..... 7-76
HI-5041 Dual SPST CMOS Analog Switch ..... 7-76
HI-5042 SPDT CMOS Analog Switch ..... 7-76
HI-5043 Dual SPDT CMOS Analog Switch ..... 7-76
HI-5044 DPST CMOS Analog Switch ..... 7-76
HI-5045 Dual DPST CMOS Analog Switch ..... 7-76
HI-5046 DPDT CMOS Analog Switch ..... 7-76
HI-5046A DPDT CMOS Analog Switch ..... 7-76
HI-5047 4PST CMOS Analog Switch ..... 7-76
HI-5047A 4PST CMOS Analog Switch ..... 7-76
HI-5048 Dual SPST CMOS Analog Switch ..... 7-76
HI-5049 Dual DPST CMOS Analog Switch ..... 7-76
HI-5050 SPDT CMOS Analog Switch ..... 7-76
HI-5051 Dual SPDT CMOS Analog Switch ..... 7-76
IH401A Quad Varafet Analog Switch ..... 7-87
IH5009 Quad 100 Ohm Virtual Ground Analog Switch ..... 7-92
IH5010 Quad 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5011 Quad 100 Ohm Virtual Ground Analog Switch ..... 7-92
IH5012 Quad 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5014 Triple 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5016 Triple 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5017 Dual 100 Ohm Virtual Ground Analog Switch ..... 7-92
IH5018 Dual 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5019 Dual 100 Ohm Virtual Ground Analog Switch ..... 7-92
IH5020 Dual 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5022 Single 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5024 Single 150 Ohm Virtual Ground Analog Switch ..... 7-92
IH5043 Dual SPDT 75 Ohm High-Level CMOS Analog Switch ..... 7-99
IH5052 Quad SPST CMOS Analog Switch ..... 7-108
IH5053 Quad SPST CMOS Analog Switch ..... 7-108
IH5140 SPST High-Level CMOS Analog Switch ..... 7-114
IH5141 Dual SPST High-Level CMOS Analog Switch ..... 7-114
IH5142 SPDT High-Level CMOS Analog Switch ..... 7-114
IH5143 Dual SPDT High-Level CMOS Analog Switch ..... 7-114
IH5144 DPST High-Level CMOS Analog Switch ..... 7-114
IH5145 Dual DPST High-Level CMOS Analog Switch ..... 7-114
IH5151 Dual SPDT High-Level CMOS Analog Switch ..... 7-125
IH5341 Dual SPST CMOS RF/Video Switch ..... 7-133
IH5352 Quad SPST CMOS RF/Video Switch ..... 7-139
IH6201 Dual CMOS Driver/Voltage Translator ..... 7-144

Switch Selector Guide

| $1$  | 2 | $\begin{array}{l:l} 3 \\ 0-0 & \Delta \\ 0 & 0 \\ 0 & \Delta \\ 0 & 0 \\ 0 & \Delta \\ 0 & 0 \\ 0 & 0 \end{array}$ | $\begin{array}{ll}4 & 0 / \Delta \\ 0 & 0 \\ 0 & 0 \\ 0 & 0 \\ 0 & 0 \\ 0 & 0 \\ 0 & 0\end{array}$ |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{array}{ll:c} 7 & 0 & 0 \\ 0 & 0 & 0 \\ 0 & 0 & 0 \end{array}$ |  | $\begin{array}{cc:c} 90 & \Omega & 0 \\ 0 & 0 & 0 \\ 0 & 0 & 0 \\ 0 & 0 & 0 \\ 0 & 0 & 0 \end{array}$ |


| SPST <br> (1) | $\begin{aligned} & \hline \text { Dual } \\ & \text { SPST } \end{aligned}$ <br> (2) | $\begin{gathered} \hline \text { Quad } \\ \text { SPST } \\ \text { (3) } \end{gathered}$ | 4PST <br> (4) | SPDT <br> (5) | Dual SPDT <br> (6) | DPST <br> (7) | $\begin{gathered} \hline \text { Dual } \\ \text { DPST } \\ \text { (8) } \end{gathered}$ | DPDT (9) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| JFET SWITCHES |  |  |  |  |  |  |  |  |
|  | $\begin{aligned} & \hline \text { DG180 } \\ & \text { DG181 } \\ & \text { DG182 } \end{aligned}$ | IH401A |  | $\begin{aligned} & \text { DG186 } \\ & \text { DG187 } \\ & \text { DG188 } \end{aligned}$ | $\begin{aligned} & \text { DG189 } \\ & \text { DG190 } \\ & \text { DG191 } \end{aligned}$ |  | $\begin{aligned} & \hline \text { DG183 } \\ & \text { DG184 } \\ & \text { DG185 } \end{aligned}$ |  |
| CMOS SWITCHES |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \hline \mathrm{HI}-5040 \\ & \mathrm{IH} 5140 \end{aligned}$ | $\begin{aligned} & \hline \text { DG200 } \\ & \text { DG300A } \\ & \mathrm{HI}-200 \\ & \mathrm{HI}-222 \\ & \mathrm{HI}-300 \\ & \mathrm{HI}-304 \\ & \mathrm{HI}-381 \\ & \mathrm{HI}-5041 \\ & \mathrm{HI}-5048 \\ & \mathrm{IH} 5041 \\ & \mathrm{IH} 5341 \end{aligned}$ | DG201 DG201A DG202 DG211 DG212 DG308A DG309 HI-201 HI-201HS IH5052 IH5053 IH5352 | $\begin{aligned} & \hline \mathrm{HI}-5047 \\ & \mathrm{HI}-5047 \mathrm{~A} \end{aligned}$ | $\begin{aligned} & \hline \text { DG301A } \\ & \mathrm{HI}-301 \\ & \mathrm{HI}-305 \\ & \mathrm{HI}-387 \\ & \mathrm{HI}-5042 \\ & \mathrm{HI}-5050 \\ & \mathrm{IH} 5142 \end{aligned}$ | $\begin{aligned} & \hline \text { DG303A } \\ & \mathrm{HI}-303 \\ & \mathrm{HI}-307 \\ & \mathrm{HI}-390 \\ & \mathrm{HI}-5043 \\ & \mathrm{HI}-5051 \\ & \mathrm{IH} 5043 \\ & \mathrm{IH} 5143 \\ & \mathrm{IH} 5151 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{HI}-5044 \\ & \mathrm{IH} 5144 \end{aligned}$ | $\begin{aligned} & \hline \text { DG302A } \\ & \mathrm{HI}-302 \\ & \mathrm{HI}-306 \\ & \mathrm{HI}-384 \\ & \mathrm{HI}-5045 \\ & \mathrm{HI}-5049 \\ & \mathrm{IH} 5145 \end{aligned}$ | $\begin{aligned} & \mathrm{HI}-5046 \\ & \mathrm{HI}-5046 \mathrm{~A} \end{aligned}$ |

\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PART\#} \& \multirow[t]{2}{*}{\[
\begin{aligned}
\& \text { SWITCH } \\
\& \text { TOPOLOGY }
\end{aligned}
\]} \& \multirow[b]{2}{*}{TECHNOLOGY} \& \multirow[t]{2}{*}{\begin{tabular}{l}
RDS (on) MAX (1) \\
@ \(25^{\circ} \mathrm{C}\) \\
(8)
\end{tabular}} \& \multirow[t]{2}{*}{} \& \multirow[t]{2}{*}{LOGIC INPUT SWITCH 'ON'} \& \multicolumn{2}{|l|}{LOGIC LEVELS} \& \multirow[t]{2}{*}{ANALOG SIGNAL RANGE (v)} \& SUPPLY VOLTAGE \& \multicolumn{2}{|l|}{SWITCHING TIME} \& \multirow[b]{2}{*}{COMMENTS} \& \multicolumn{5}{|l|}{PACKAGE \& TEMPERATURE RANGE (4)} \\
\hline \& \& \& \& \& \& \begin{tabular}{l}
VINL \\
(V)
\end{tabular} \& \begin{tabular}{l}
VINH \\
(V)
\end{tabular} \& \& \[
\begin{array}{lll}
V_{+} \& V_{-} \& V_{L}(2) \\
\text { (V) } \& \text { N) } \& \text { (V) }
\end{array}
\] \& \[
\operatorname{TON}^{\mathrm{T}}
\]
(ns) \& \[
\begin{aligned}
\& \text { TOFF } \\
\& \text { (ns) }
\end{aligned}
\] \& \& DIP \& \[
\begin{aligned}
\& \text { PLASTIC } \\
\& \text { SOIC }
\end{aligned}
\] \& PLCC \& CERDIP \& METAL CAN \\
\hline \[
\begin{aligned}
\& \hline \mathrm{HI} .5040 \\
\& \text { IH5140 }
\end{aligned}
\] \& \begin{tabular}{l}
SINGLE SPST \\
(fig. 1)
\end{tabular} \& \[
\begin{aligned}
\& 36 \mathrm{~V} \text { CMOS• } \mathrm{DI} \\
\& 36 \mathrm{~V} \text { CMOS-JI }
\end{aligned}
\] \& \[
\begin{array}{r}
50 \\
50 \\
\hline
\end{array}
\] \& \[
\begin{gathered}
0.8 \text { typ } \\
0.5 \\
\hline
\end{gathered}
\] \& 1 \& 0.8
0.8 \& 3.0
2.4 \& \[
\begin{aligned}
\& V-10 \mathrm{~V}+ \\
\& \pm 11 \mathrm{typ} \\
\& \hline
\end{aligned}
\] \& \[
\begin{array}{lll}
+15 \& -15 \& +5 \\
+15 \& -15 \& +5 \\
\hline
\end{array}
\] \& \[
\begin{array}{r}
1000 \\
150 \\
\hline
\end{array}
\] \& \[
\begin{aligned}
\& 500 \\
\& 125 \\
\& \hline
\end{aligned}
\] \& \& C
c \& \& \& \[
\begin{aligned}
\& \mathrm{C}, \mathrm{M} \\
\& \mathrm{C} . \mathrm{M} \\
\& \hline
\end{aligned}
\] \& \\
\hline DG180 \& DUAL \& 35V N-JFET \& 10 \& 10 \& 1 \& 0.8 \& 2.0 \& \(\mathrm{V}-+7.510 \mathrm{~V}+\) \& +15-15 +5 \& 300 \& 250 \& Low Ron \& \& \& \& \& I,M \\
\hline DG181 \& SPST \& 35V N-JFET \& 30 \& 1 \& 1 \& 0.8 \& 2.0 \& \(\mathrm{V}-+75 \mathrm{toV}+\) \& +15-15 +5 \& 150 \& 130 \& \& \& \& \& \& I,M \\
\hline DG182 \& (fig. 2) \& 3EV N-JFET \& 75 \& 1 \& 1 \& 0.8 \& 2.0 \& \(\mathrm{V}-+5\) to \(\mathrm{V}+\) \& +15-15 +5 \& 250 \& 130 \& \& \& \& \& \& I.M \\
\hline DG200 \& \& 35V CMOS-JI \& 80 \& 5 \& 0 \& 0.8 \& 2.4 \& V - to \(\mathrm{V}_{+}\) \& +15 -15 n/a \& 1000 \& 500 \& \& C \& \& \& \(1 . \mathrm{M}\) \& I.M \\
\hline DG300A \& \& 44 V CMOS.Jl \& 50 \& 5 \& 1 \& 0.8 \& 4.0 \& V - to \(\mathrm{V}+\) \& +15 -15 n/a \& 150 typ \& 130typ \& \& C \& \& \& C.I.M \& C.I.M \\
\hline Hi-200 \& \& 44 V CMOS-D \& 80 \& 50 \& 0 \& 0.8 \& 2.4 \& \(\mathrm{V}-10 \mathrm{~V}+\) \& +15 \(-15 \mathrm{n} / \mathrm{a}\) \& 240 yyp \& 5001 yp \& \& c \& C. 1 \& \& C.I.M \& C.I.M \\
\hline H1-222 \& \& 30 V CMOS-D \& 50 \& 2.5 \& 0 \& 0.8 \& 2.0 \& \(\mathrm{V}-10 \mathrm{~V}+\) \& +15 -15 \(\mathrm{n} / \mathrm{/}\) \& 200 \& 200 \& RFNideo \({ }^{\text {T }}\) swich \& \& \& C \& C. 1 \& \\
\hline H1.300 \& \& 44 V CMOS-DI \& 50 \& . \& 1 \& 0.8 \& 4.0 \& \(\mathrm{V}-10 \mathrm{~V}+\) \& +15-15 n/a \& 300 \& 250 \& \& \& \& \& C.M \& C.M \\
\hline H1-304 \& \& 44 V CMOS-DI \& 50 \& 5 \& 1 \& 3.5 \& 11.0 \& V - to \(\mathrm{V}_{+}\) \& +15 -15 n/a \& 250 \& 150 \& \& \& \& \& C.M \& C.M \\
\hline H1-381 \& \& 44V CMOS-DI \& 50 \& 5 \& 1 \& 0.8 \& 4.0 \& \(\mathrm{V}-10 \mathrm{~V}+\) \& +15-15 n/a \& 300 \& 250 \& \& \& \& \& C \& C.M \\
\hline H1.5041 \& \& 30 V CMOS-DI \& 50 typ \& 0.8 typ \& 1 \& 0.8 \& 3.0 \& \(\mathrm{V}-\mathrm{to} \mathrm{V}+\) \& +15 -15 m/a \& 1000 \& 500 \& Ron matching 108max @ \(25^{\circ} \mathrm{C}\) \& \& \& \& C.M \& \\
\hline H1.5048 \& \& 36 V CMOS-DI \& 25 typ \& 0.8 typ \& 1 \& 0.8 \& 3.0 \& \(\mathrm{V}-10 \mathrm{~V}+\) \& +15-15 n/a \& 1000 \& 500 \& Ron mathing 58max @ \(25^{\circ} \mathrm{C}\) \& C \& \& \& C.M \& \\
\hline 1H5041 \& \& 36V CMOS-JI \& 80 \& 5 \& 1 \& 0.8 \& 2.4 \& \(\pm 10\) typ \& +15-15 +5 \& 1000 \& 500 \& \& C \& \& \& C.M \& \\
\hline 1H5141 \& \& 36 V CMOS-JI \& 75 \& 5 \& 1 \& 0.8 \& 2.4 \& \(\pm 10\) typ \& +15-15 +5 \& 175 \& 150 \& \& C \& \& \& C.M \& \\
\hline 1H5341 \& \& 36 V CMOS-J1 \& 75 \& 1 \& 1 \& 0.8 \& 2.4 \& \(\mathrm{V}-10 \mathrm{~V}+\) \& +15-15 +5 \& 300 \& 150 \& RFNideo T switch \& c \& \& \& \& I.M \\
\hline DG201 \& QUAD \& 36V CMOS-Jl \& 100 \& 5 \& 0 \& 0.8 \& 2.4 \& \(\mathrm{V}-\mathrm{to} \mathrm{V}+\) \& +15 -15 n/a \& 1000 \& 500 \& \& C \& \& \& I, M \& \\
\hline DG201A \& SPST \& 44V CMOS.J! \& 200 \& 5 \& 0 \& 0.8 \& 2.4 \& V - to \(\mathrm{V}_{+}\) \& +15 -15 n/a \& 600 \& 450 \& \& \& \& \& C.I.M \& \\
\hline DG202 \& (fig. 3) \& 44V CMOS.JI \& 200 \& 5 \& 1 \& 0.8 \& 2.4 \& \(\mathrm{V}-\) to \(\mathrm{V}+\) \& +15-15 n/a \& 600 \& 450 \& \& \& \& \& C.I.M \& \\
\hline DG211 \& \& 44V CMOS-JI \& 175 \& 5 \& 0 \& 0.8 \& 2.4 \& \(\mathrm{V}-10 \mathrm{~V}+\) \& +15 -15 +5 \& 1000 \& 500 \& \& - \& \& \& \& \\
\hline DG212 \& \& 44V CMOS-JI \& 175 \& 5 \& 1 \& 0.8 \& 2.4 \& \(V-10 V_{+}\) \& +15-15 +5 \& 1000 \& 500 \& \& C \& C \& \& \& \\
\hline DG308A \& \& 44 V CMOS.Jl \& 100 \& 5 \& 1 \& 3.5 \& 11.0 \& \(V-10 \mathrm{~V}+\) \& +15 15 l n/a \& 200 \& 150 \& \& \({ }^{\text {c }}\) \& C \& \& C.I.M \& \\
\hline DG309 \& \& 44 V CMOS.JI \& 100 \& 5 \& 0 \& 3.5 \& 11.0 \& \(\mathrm{V}-10 \mathrm{~V}+\) \& +15-15 \(\mathrm{n} / \mathrm{a}\) \& 200 \& 150 \& \& C \& C \& \& C.I.M \& \\
\hline H1-201 \& \& 44 V CMOS-D! \& 80 \& 50 \& 0 \& 0.8 \& 2.4 \& \(\mathrm{V}-10 \mathrm{~V}+\) \& +15 -15 n/a \& 1851 yp \& 220typ \& \& C \& C.I \& \& C.I.M \& \\
\hline H1-201HS \& \& 36 C CMOS-DI \& 50 \& 1 \& 0 \& 0.8 \& 2.4 \& \(\mathrm{V}-10 \mathrm{~V}+\) \& +15 \(-15 \mathrm{n} / \mathrm{a}\) \& 50 \& 50 \& High speed \& C.I \& C.I \& C.I \& C.I.M \& \\
\hline IH. 5052 \& \& 36 V CMOS-Ji \& 100 \& 5 \& 0 \& 0.8 \& 2.4 \& \(\pm 10\) typ \& +15-15 +5 \& 1000 \& 500 \& \& \& \& \& C.M \& \\
\hline |H.5053 \& \& 36 CMOS -JI \& 100 \& 5 \& 1 \& 0.8 \& 2.4 \& \(\pm 10 \mathrm{typ}\) \& +15 \(-15+5\) \& 1000 \& 500 \& \& \& \& \& C.M \& \\
\hline 1H.5352 \& \& 36V CMOS-JI \& 75 \& 2 \& 1 \& 0.8 \& 2.4 \& \(\mathrm{V}-10 \mathrm{~V}+\) \& +15-15 +5 \& 300 \& 150 \& RFNideo \(T\) swith \& C \& \& \& I.M \& \\
\hline H1.5047 \& 4PST \& 36V CMOS-Dt \& 50 typ \& 0.8 typ \& 1 \& 0.8 \& 3.0 \& \(\mathrm{V}-10 \mathrm{~V}+\) \& +15-15 \(\mathrm{n} / \mathrm{d}\) \& 1000 \& 500 \& Ron matching 108max @ 250 \({ }^{\circ}\) \& C \& \& \& \& \\
\hline H1.5047A \& (fig. 4) \& 36V CMOS-DI \& 25 typ \& 0.8 typ \& 1 \& 0.8 \& 3.0 \& \(\mathrm{V}-10 \mathrm{~V}+\) \& +15-15 \(\mathrm{n} / \mathrm{a}\) \& 1000 \& 500 \& Ron matching 58max © \(250{ }^{\circ} \mathrm{C}\) \& C \& \& \& C.M \& \\
\hline DG186 \& \& 36 V N-JFET \& 10 \& 10 \& (3) \& 0.8 \& 2.0 \& \(\mathrm{V}-+7.510 \mathrm{~V}+\) \& +15-15 +5 \& 300 \& 250 \& Low Ron \& \& \& \& I.M \& \\
\hline DG187 \& (fig. 5) \& 36 V N-JFET \& 30 \& 1 \& (3) \& 0.8 \& 2.0 \& \(\mathrm{V}-+7.510 \mathrm{~V}+\) \& +15-15 +5 \& 150 \& 130 \& \& \& \& \& I.M \& \\
\hline DG188 \& \& 36 V N-JFET \& 75 \& 1 \& (3) \& 0.8 \& 2.0 \& \(\mathrm{V}-+510 \mathrm{~V}+\) \& +15-15 +5 \& 250 \& 130 \& \& \& \& \& I,M \& \\
\hline DG301A \& \& 44V CMOS-JI \& 50 \& 5 \& (3) \& 0.8 \& 4.0 \& \(\mathrm{V}-\) to \(\mathrm{V}+\) \& +15 -15 n/a \& 150typ \& 130typ \& \& C \& \& \& C.I.M \& C.I.M \\
\hline H1.301 \& \& 44 V CMOS-J1 \& 50 \& 5 \& (3) \& 0.8 \& 4.0 \& \(\mathrm{V}-10 \mathrm{~V}_{+}\) \& +15 \(-15 \mathrm{n} / \mathrm{a}\) \& 300 \& 250 \& \& \& \& \& C.M \& C.M \\
\hline H1-305 \& \& 44V CMOS-DI \& 50 \& 5 \& (3) \& 3.5 \& 11.0 \& \(\mathrm{V}-10 \mathrm{~V}+\) \&  \& 250 \& 150 \& \& \& \& \& C.M \& C.M \\
\hline H1.387 \& \& 44V CMOS-DI \& 50 \& 5 \& (3) \& 0.8 \& 4.0 \& \(\mathrm{V}-10 \mathrm{~V}+\) \& +15 -15 n/a \& 300 \& 250 \& \& \& \& \& C,M \& \\
\hline H1.5042 \& \& 36 V CMOS-DI \& 50 \& 0.8 \& (3) \& 0.8 \& 3.0 \& V - \(10 \mathrm{~V}+\) \& +15 \(-15 \mathrm{n} / \mathrm{a}\) \& 1000 \& 500 \& Ron matching 108 max \(@ 25^{\circ} \mathrm{C}\) \& \& \& \& C.M \& \\
\hline H1-5050
l 5142 \& \& 36 C CMOS-DI
\(36 \mathrm{CMOS}-\mathrm{Jl}\) \& 25

75 \& ${ }_{5}^{0.8}$ \& (3) \& 0.8
0.8 \& 3.0
2.4 \& $V-10 V_{+}$
+10 tyo \& $\begin{array}{llll}+15 & -15 & \mathrm{n} / \mathrm{a} \\ +15 & -15 & +5\end{array}$ \& 1000
300 \& 500
150 \& Ron matching 58 max @ $25^{\circ} \mathrm{C}$ \& c \& \& \& C.M \& <br>
\hline
\end{tabular}

# Switch Selector Guide <br> (Continued) 



Notes: 1. The ROS (on) of a CMOS switch varies as a function of supply voitage, analog signal voltage, and temperature.
2. Logic supply voltage. if required.

Refer to data sheet for the switch states of SPOT and DPDT switches
The following temperature range conventions are used: $\mathrm{C}=$ commercial temp range. $1=$ industrial temp range. $\mathrm{M}=$ military temp range

| P-CHANNEL JFET SWITCH CONFIGURATION |  |  |  | OUTPUT CONFIGURATION | CHARACTERISTICS |  |  |  | PACKAGE \& TEMP RANGE (1) |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SINGLE | DUAL | TRIPLE | QUAD |  | LOGIC <br> LEVEL. | $\begin{gathered} \text { Rds (on) } \\ \text { MAX @25응 } \end{gathered}$ | $\begin{aligned} & \text { ID (off) } \\ & \operatorname{MAX} @ 25^{\circ} \mathrm{C} \end{aligned}$ | $t$ (on) \& t (off) MAX @ $25^{\circ} \mathrm{C}$ | $\begin{gathered} \text { PLASTIC } \\ \text { DIP } \end{gathered}$ | $\begin{gathered} \text { CERAMIC } \\ \text { DIP } \end{gathered}$ |
|  | IH5017 |  | IH5009 | COMMON | +15V | 1008 | $\pm 0.5 \mathrm{nA}$ | 500 ns | C | C,M |
| 1H5022 | 145018 | IH5014 | IH5010 |  | +5V | $150 \Omega$ |  |  | C | C,M |
|  | IH5019 |  | IH5011 | SEPARATE | +15V | 1008 |  |  | C | C,M |
| =1H5024 | $\therefore$ IH5020 | IH5016 | IH5012 |  | $+5 \mathrm{~V}$ | 1508 |  |  | C | C,M |

Note: 1. Refer to the data sheet for specific package lead count and temperature range information.
$C=$ commercial temperature range, $M=$ military temperature range

## FEATURES

- Constant ON-Resistance for Signals to $\pm 10 \mathrm{~V}$ (DG182, 185, 188, 191), to $\pm 7.5 \mathrm{~V}$ (All Devices)
- $\pm 15 \mathrm{~V}$ Power Supplies
- <2nA Leakage From Signal Channel in Both ON and OFF States
- TTL, DTL, RTL Direct Drive Compatibility
- $\mathrm{t}_{\mathrm{on}}, \mathrm{t}_{\mathrm{off}}<150 \mathrm{~ns}$, Break-Before-Make Action
- Cross-talk and Open Switch Isolation $>50 \mathrm{~dB}$ at 10 MHz ( $75 \Omega$ Load)
- JAN 38510 Approved



## GENERAL DESCRIPTION

The DG180 thru DG191 series of analog gates consist of 2 or 4 N -channel junction-type field-effect transistors (JFET) designed to function as electronic switches. Level-shifting drivers enable low-level inputs ( 0.8 to 2 V ) to control the ON OFF state of each switch. The driver is designed to provide a turn-off speed which is faster than turn-on speed, so that break-before-make action is achieved when switching from one channel to another. In the ON state, each switch conducts current equally well in both directions. In the OFF condition, the switches will block voltages up to 20 V peak-topeak. Switch-OFF input-output isolation is 50 dB at 10 MHz , due to the low output impedance of the FET-gate driving circuit.

## ORDERING INFORMATION

| Part <br> Number | Type | $\mathbf{r}_{\text {DS(on) }}(\mathbf{M a x})$ |
| :---: | :---: | :---: |
| DG180 | Dual SPST | 10 |
| DG181 | Dual SPST | 30 |
| DG182 | Dual SPST | 75 |
| DG183 | Dual DPST | 10 |
| DG184 | Dual DPST | 30 |
| DG185 | Dual DPST | 75 |
| DG186 | SPDT | 10 |
| DG187 | SPDT | 30 |
| DG188 | SPDT | 75 |
| DG189 | Dual SPDT | 10 |
| DG190 | Dual SPDT | 30 |
| DG191 | Dual SPDT | 75 |



## ABSOLUTE MAXIMUM RATINGS







VL-GND ................................................... 8 BV


| GND-V- | 27V |
| :---: | :---: |
| GND-VIN | 20 V |
| Current (S or D) See Note 3 | 200mA |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| -Power Dissipation* | 450 (TW), 750 (FLAT), |
|  | 825(DIP)mW |
| Lead Temperature (Soldering, 10sec) | 300 |

GND-VIN 27 V 20 V
(S or D) See Note 3 . . . . . . . . . . . . . . . . . . . . . . . . 200mA
Storage Temperature...............$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$


Lead Temperature (Soldering, 10sec) .............. $300^{\circ} \mathrm{C}$
${ }^{*}$ Device mounted with all leads welded or soldered to PC board. Derate $6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ (TW); $10 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ (FLAT); $11 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ (DIP) above $75^{\circ} \mathrm{C}$.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



Figure 2: Pin Configurations and Switching State Diagram (Cont.)
ELECTRICAL CHARACTERISTICS ( $\mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V}$, Unless Noted)

| Parameter | Device No. | Test Conditions (Note 1) | A Series |  |  | B Series |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $-55^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ | $-20^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+85^{\circ} \mathrm{C}$ |  |
| SWITCH |  |  |  |  |  |  |  |  |  |
| $I_{S(0 f f)}$ | DG181, 182, 184, 185 <br> 187, 188, 190, 191 <br> (DG180, 183, 186, 189) | $\begin{aligned} & V_{S}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}, \mathrm{~V}+=10 \mathrm{~V} \\ & \mathrm{~V}^{-}=-20 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\text { "OFF"' } \end{aligned}$ |  | $\begin{gathered} \pm 1 \\ \pm(10) \\ \hline \end{gathered}$ | $\begin{gathered} 100 \\ (1000) \\ \hline \end{gathered}$ |  | $\pm 5$ (15) | $\begin{array}{r} 100 \\ (300) \\ \hline \end{array}$ | nA |
|  | DG181, 184, 187, 190 (DG180, 183, 186, 189) | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-7.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=" \mathrm{OFF} \text { "' } \end{aligned}$ |  | $\begin{gathered} \pm 1 \\ \pm(10) \end{gathered}$ | $\begin{gathered} 100 \\ (1000) \\ \hline \end{gathered}$ |  | $\begin{array}{r}  \pm 5 \\ (15) \\ \hline \end{array}$ | $\begin{gathered} 100 \\ (300) \end{gathered}$ | nA |
|  | DG182, 185, 188, 191 | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=\text { "OFF" } \end{aligned}$ |  | $\pm 1$ | 100 |  | $\pm 5$ | 100 | nA |
| $I_{D(0 f f)}$ | $\begin{array}{\|l} \hline \text { DG181, 182, 184, } 185 \\ \text { 187, 188, 190, 191 } \\ \text { (DG180, 183, 186, 189) } \\ \hline \end{array}$ | $\begin{aligned} & V_{S}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}, \mathrm{~V}+=10 \mathrm{~V} \\ & \mathrm{~V}^{-}=-20 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\text { "OFF" } \end{aligned}$ |  | $\begin{gathered} \pm 1 \\ \pm(10) \\ \hline \end{gathered}$ | $\begin{gathered} 100 \\ (1000) \\ \hline \end{gathered}$ |  | $\pm 5$ (15) | $\begin{array}{r} 100 \\ (300) \\ \hline \end{array}$ | $n A$ |
|  | DG181, 184, 187, 190 (DG180, 183, 186, 189) | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-7.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=" \mathrm{OFF} " \end{aligned}$ |  | $\begin{gathered} \pm 1 \\ \pm(10) \\ \hline \end{gathered}$ | $\begin{gathered} 100 \\ (1000) \end{gathered}$ |  | $\begin{array}{r}  \pm 5 \\ (15) \\ \hline \end{array}$ | $\begin{gathered} 100 \\ (300) \\ \hline \end{gathered}$ | nA |
|  | DG182, 185, 188, 191 | $\begin{aligned} & V_{S}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=\text { "OFF" } \end{aligned}$ |  | $\pm 1$ | 100 |  | $\pm 5$ | 100 | nA |

## ELECTRICAL CHARACTERISTICS ( $\mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V}$, Unless Noted) (Continued)

| Parameter | Device No. | Test Conditions (Note 1) | A Series |  |  | B Series |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $-55^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ | $-20^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+85^{\circ} \mathrm{C}$ |  |  |

SWITCH (Continued)

| $\mathrm{I}_{\mathrm{D} \text { (on) }}+\mathrm{I}_{\text {S(on) }}$ | DG180, 181, 183, 184 $186,187,189,190$ | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{S}}=-7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=$ "ON" | $\pm 2$ | -200 | -10 | -200 | $n A$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DG182, 185, 188, 191 | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{S}}=-10 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=$ "ON" | $\pm 2$ | -200 | -10 | -200 | nA |

INPUT

| IINL | ALL | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | -250 | -250 | -250 | -250 | -250 | -250 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IINH | ALL | $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$ |  | 10 | 20 |  | 10 | 20 | $\mu \mathrm{A}$ |
| DYNAMIC |  |  |  |  |  |  |  |  |  |
| $t_{\text {on }}$ | $10 \Omega$ Switches | See switching time test circuit |  | 300 |  |  | 350 |  | ns |
|  | $30 \Omega$ Switches |  |  | 150 |  |  | 180 |  |  |
|  | $75 \Omega$ Switches |  |  | 250 |  |  | 300 |  |  |
| $\mathrm{t}_{\text {off }}$ | $10 \Omega$ Switches |  |  | 250 |  |  | 300 |  |  |
|  | $30 \Omega$ and $75 \Omega$ Switches |  |  | 130 |  |  | 150 |  |  |
| $\mathrm{C}_{\text {S(off) }}$ | DG181, 182, 184, 185, 187, 188, 190, 191 (DG180, 183, 186 189) | $V_{S}=-5 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=0, f=1 \mathrm{MHz}$ | 9 typical (21 typical) |  |  |  |  |  | pF |
| $\mathrm{C}_{\mathrm{D} \text { (off) }}$ |  | $V_{D}=+5 V, I_{S}=0, f=1 \mathrm{MHz}$ | 6 typical (17 typical) |  |  |  |  |  |  |
| $\mathrm{C}_{\mathrm{D} \text { (on) }}+\mathrm{C}_{S_{\text {(on) }}}$ |  | $V_{D}=V_{S}=0, f=1 \mathrm{MHz}$ | 14 typical (17 typical) |  |  |  |  |  |  |
| OFF Isolation |  | $\mathrm{R}_{\mathrm{L}}=75 \Omega, \mathrm{C}_{\mathrm{L}}=3 \mathrm{pF}$ | Typically $>50 \mathrm{~dB}$ at 10 MHz (See Note 2) |  |  |  |  |  |  |
| SUPPLY |  |  |  |  |  |  |  |  |  |
| $1+$ | $\begin{aligned} & \text { DG180, 181, 182, } 189 \\ & 190,191 \end{aligned}$ | $V_{1 N}=5 \mathrm{~V}$ |  | 1.5 |  |  | 1.5 |  | mA |
|  | DG183, 184, 185 |  |  | 0.1 |  |  | 0.1 |  |  |
|  | DG186, 187, 188 |  |  | 0.8 |  |  | 0.8 |  |  |
| 1- | $\begin{aligned} & \text { DG180, 181, 182, } 189 \\ & 190,191 \end{aligned}$ |  |  | -5.0 |  |  | -5.0 |  |  |
|  | DG183, 184, 185 |  |  | -4.0 |  |  | -4.0 |  |  |
|  | DG186, 187, 188 |  |  | -3.0 |  |  | -3.0 |  |  |
| $\mathrm{I}_{\mathrm{L}}$ | DG180, 181, 182, 183 <br> $184,185,189,190,191$ |  |  | 4.5 |  |  | 4.5 |  |  |
|  | DG186, 187, 188 |  |  | 3.2 |  |  | 3.2 |  |  |
| $\mathrm{I}_{\text {GND }}$ | ALL |  |  | -2.0 |  |  | -2.0 |  |  |
| $1+$ | $\begin{aligned} & \text { DG180, 181, 182, } 189 \\ & 190,191 \end{aligned}$ | $\mathrm{V}_{1 \mathrm{~N}}=0 \mathrm{~V}$ |  | 1.5 |  |  | 1.5 |  |  |
|  | DG183, 184, 185 |  |  | 3.0 |  |  | 3.0 |  |  |
|  | DG186, 187, 188 |  |  | 0.8 |  |  | 0.8 |  |  |
| $1^{-}$ | $\begin{aligned} & \text { DG180, 181, 182, } 189 \\ & 190,191 \end{aligned}$ |  |  | -5.0 |  |  | $-5.0$ |  |  |
|  | DG183, 184, 185 |  |  | -5.5 |  |  | -5.5 |  |  |
|  | DG186, 187, 188 |  |  | -3.0 |  |  | -3.0 |  |  |
| IL | $\begin{array}{\|l\|} \hline \text { DG180, 181, 182, } 183 \\ 184,185,189,190,191 \\ \hline \end{array}$ |  |  | 4.5 |  |  | 4.5 |  |  |
|  | DG186, 187, 188 |  |  | 3.2 |  |  | 3.2 |  |  |
| $\mathrm{I}_{\text {GND }}$ | ALL |  |  | -2.0 |  |  | -2.0 |  |  |

NOTES 1. See Switching State Diagrams for $\mathrm{V}_{\mathbb{I N}}$ "ON" and $\mathrm{V}_{\mathrm{IN}}$ "OFF" Test Conditions.
2. Off Isolation typically $>55 \mathrm{~dB}$ at 1 MHz for DG180, 183, 186, 189.
3. Saturation Drain Current for DG180, 183, 186, 189 only, typically 300 mA (2ms Pulse Duration). Maximum Current on all other devices (any terminal) 30 mA .

ELECTRICAL CHARACTERISTICS
MAXIMUM RESISTANCES (rDS(ON) MAX) (Continued)

| Device Number | Conditions (Note 1)$\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=5 \mathrm{~V}$ |  | Military Temperature |  |  | Industrial Temperature |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $-55^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ | $-20^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+85^{\circ} \mathrm{C}$ |  |
| DG180 | $\mathrm{V}_{\mathrm{D}}=-7.5 \mathrm{~V}$ | $I_{S}=-10 \mathrm{~mA}$ | 10 | 10 | 20 | 15 | 15 | 25 | $\Omega$ |
| DG181 | $\mathrm{V}_{\mathrm{D}}=-7.5 \mathrm{~V}$ |  | 30 | 30 | 60 | 50 | 50 | 75 | $\Omega$ |
| DG182 | $V_{D}=-10 \mathrm{~V}$ |  | 75 | 75 | 100 | 100 | 100 | 150 | $\Omega$ |
| DG183 | $\mathrm{V}_{\mathrm{D}}=-7.5 \mathrm{~V}$ |  | 10 | 10 | 20 | 15 | 15 | 25 | $\Omega$ |
| DG184 | $\mathrm{V}_{\mathrm{D}}=-7.5 \mathrm{~V}$ |  | 30 | 30 | 60 | 50 | 50 | 75 | $\Omega$ |
| DG185 | $\mathrm{V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  | 75 | 75 | 150 | 100 | 100 | 150 | $\Omega$ |
| DG186 | $\mathrm{V}_{\mathrm{D}}=-7.5 \mathrm{~V}$ |  | 10 | 10 | 20 | 15 | 15 | 25 | $\Omega$ |
| DG187 | $\mathrm{V}_{\mathrm{D}}=-7.5 \mathrm{~V}$ | $\mathrm{V}_{1 \times}=$ "ON" | 30 | 30 | 60 | 50 | 50 | 75 | $\Omega$ |
| DG188 | $\mathrm{V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  | 75 | 75 | 150 | 100 | 100 | 150 | $\Omega$ |
| DG189 | $\mathrm{V}_{\mathrm{D}}=-7.5 \mathrm{~V}$ |  | 10 | 10 | 20 | 15 | 15 | 25 | $\Omega$ |
| DG190 | $\mathrm{V}_{\mathrm{D}}=-7.5 \mathrm{~V}$ |  | 30 | 30 | 60 | 50 | 50 | 50 | $\Omega$ |
| DG191 | $\mathrm{V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  | 75 | 75 | 150 | 100 | 100 | 150 | $\Omega$ |

APPLICATION HINT (for design only): Normally the minimum signal handling capability of the DG180 through DG191 family is 20 V peak-to-peak for the $75 \Omega$ switches and 15 V peak-to-peak for the $10 \Omega$ and $30 \Omega$ (refer $\mathrm{I}_{\mathrm{D}}$ and $\mathrm{I}_{\mathrm{S}}$ tests above). For other Analog Signals, the following guidelines can be used: proper switch turn-off requires that $\mathrm{V}^{-} \leq \mathrm{V}_{\text {ANALOG }}$ (peak) $-\mathrm{V}_{\mathrm{p}}$ where $\mathrm{V}_{\mathrm{p}}=7.5 \mathrm{~V}$ for the $10 \Omega$ AND $30 \Omega$ switches and $\mathrm{V}_{\mathrm{p}}=5.0 \mathrm{~V}$ for $75 \Omega$ switches e.g., -10 V minimum ( - peak) analog signal and a $75 \Omega$ switch $(\mathrm{Vp}=5 \mathrm{~V})$, requires that $\mathrm{V}^{-} \leq-10 \mathrm{~V}-5 \mathrm{~V}=-15 \mathrm{~V}$.

Logic Input for "OFF" to "ON" Condition (DG180/181/182 Shown)


[^32]DUAL SPST - DG180/181/182
TEST CONDITIONS

| DG 180/181/182 |  |
| :---: | :---: |
| $\mathrm{V}_{\mathbb{I N}}$ "ON" $=0.8 \mathrm{VV}$ | All Channels |
| $\mathrm{V}_{\text {IN }}$ "OFF" $=2.0 \mathrm{~V}$ | All Channels |

SWITCH STATES ARE
FOR LOGIC " 1 " INPUT=2.0V
SPDT - DG 186/187/188
TEST CONDITIONS

| DG186/187/188 |  |
| :--- | :--- |
| $\mathrm{V}_{\mathrm{IN}}$ "ON" $=2.0 \mathrm{~V}$ |  |
| $\mathrm{~V}_{\mathrm{IN}}$ "ON" $=0.8 \mathrm{~V}$ | Channel 1 |
| $\mathrm{V}_{\mathrm{IN}}$ "OFF" $=2.0 \mathrm{~V}$ | Channel 2 |
| $\mathrm{V}_{\text {IN }}$ "OFF"' $=0.8 \mathrm{~V}$ | Channel 2 |

[^33]DUAL DPST - DG183/184/185
TEST CONDITIONS

| DG 183/184/185 |  |
| :---: | :--- |
| $\mathrm{V}_{\text {IN "ON" }}=2.0 \mathrm{~V}$ | All Channels |
| $\mathrm{V}_{\text {IN }}$ "OFF" $=0.8 \mathrm{~V}$ | All Channels |

SWITCH STATES ARE
FOR LOGIC " 1 " INPUT $=2.0 \mathrm{~V}$
DUAL SPDT - DG189/190/191
TEST CONDITIONS

| DG189/190/191 |  |
| :--- | :--- |
| $V_{\mathbb{I}}$ "ON" $=2.0 \mathrm{~V}$ | Channels 1 \& 2 |
| $\mathrm{V}_{\mathbb{N}}$ "ON" $=0.8 \mathrm{~V}$ | Channels 3 \& 4 |
| $\mathrm{V}_{\mathbb{N}}$ "OFF" $=2.0 \mathrm{~V}$ | Channels 3 \& 4 |
| $\mathrm{V}_{\mathbb{N}}$ "OFF" $=0.8 \mathrm{~V}$ | Channels 1 \& 2 |

SWITCH STATES ARE
FOR LOGIC " 1 " INPUT $=2.0 \mathrm{~V}$

HARRIS

## GENERAL DESCRIPTION

The DG200 solid state analog gates are designed using an improved, high voltage CMOS monolithic technology. They provide ease-of-use and performance advantages not previously available from solid state switches. Destructive latch-up of solid state analog gates: has been eliminated by HARRIS's CMOS technology.
The DG200 is completely spec and pin-out compatible with the industry standard device.

## FEATURES

- Switches Greater Than 28Vpp Signals With $\pm 15 \mathrm{~V}$ Supplies
- Break-Before-Make Switching $\mathrm{t}_{\text {off }} \mathbf{2 5 0 n s}, \mathrm{t}_{\text {on }} 700 \mathrm{~ns}$ Typical
- TTL, DTL, CMOS, PMOS Compatible
- Non-Latching With Supply Turn-Off
- Complete Monolithic Construction
- Industry Standard (DG200)


## ORDERING INFORMATION

| Industry <br> Standard <br> Part | Package | Temperature <br> Range |
| :---: | :---: | :---: |
| DG200AA | 10-Pin Metal Can | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| DG200AK | 14 -Pin CERDIP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| DG200AL | 14 -Pin Flat Pak | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| DG200BA | 10 -Pin Metal Can | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| DG200BK | 14 -Pin CERDIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| DG200BL | 14 -Pin Flat Pak | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| DG200CJ | 14 -Pin Epoxy Dip | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

CERDIP \& EPOXY DUAL-IN-LINE
PACKAGE (outline dwgs JD, PD)


METAL CAN PACKAGE
(outline dwg TO-100)


FLAT PACKAGE (outline dwg FD-2)
 " 1 " INPUT (POSITIVE LOGIC)..
0276-2

0276-3
Figure 1: Pin Configurations

[^34]
## ABSOLUTE MAXIMUM RATINGS



$V_{D-V^{-}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $<30 \mathrm{~V}$
$V_{D}-V_{S}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $<28 \mathrm{~V}$
VIN-GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $<20 \mathrm{~V}$
Storage Temperature . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature .............. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec ) . . . . . . . . . . . . . $300^{\circ} \mathrm{C}$
Power Dissipation
450 mW

NOTE: Stresses;above those listed under :"Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
(All Leads Soldered to a P.C. Board.) Derate $6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ Above $75^{\circ} \mathrm{C}$.


Figure 2: Functional Diagram (1/2 DG200)

## ELECTRICAL CHARACTERISTICS $\quad\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}\right)$

| Per Channel |  | Test Conditions | Min/Max Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Characteristic |  | Military |  |  | Com'/Industrial |  |  |  |
|  |  |  | $-55^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ | $0 /-25^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+70^{\circ} \mathrm{C} /+85^{\circ} \mathrm{C}$ |  |
| IIN(ON) | Input Logic Current | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ See Notes 2, 3 | $\pm 10$ | $\pm 1$ | $\pm 10$ |  | $\pm 10$ | $\pm 10$ | $\mu \mathrm{A}$ |
| IIN(OFF) | Input Logic Current | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ See Notes 2, 3 | $\pm 10$ | $\pm 1$ | $\pm 10$ |  | $\pm 10$ | $\pm 10$ | $\mu \mathrm{A}$ |
| rDS(ON) | Drain-Source On Resistance | $\begin{aligned} & \mathrm{I}_{\mathrm{S}}=10 \mathrm{~mA} \\ & \mathrm{~V}_{\text {ANALOG }}= \pm 10 \mathrm{~V} \end{aligned}$ | 70 | 70 | 100 | 80 | 80 | 100 | $\Omega$ |
| ros(ON) | Channel-to-Channel rDS(ON) Match |  |  | $\begin{array}{r} 25 \\ \text { (typ) } \\ \hline \end{array}$ |  |  | $\begin{gathered} 30 \\ \text { (typ) } \\ \hline \end{gathered}$ | - | $\Omega$ |
| V ${ }_{\text {ANALOG }}$ | Min. Analog Signal Handling Capability |  |  | $\pm 15$ |  |  | $\pm 15$ |  | V |
| ID(OFF) | Switch OFF Leakage Current | $\mathrm{V}_{\text {ANALOG }}=-14 \mathrm{~V}$ to +14 V |  | $\pm 2$ | 100 |  | $\pm 5$ | 100 | nA |
| IS(OFF) | Switch OFF Leakage Current | $\mathrm{V}_{\text {ANALOG }}=-14 \mathrm{~V}$ to +14 V |  | $\pm 2$ | 100 |  | $\pm 5$ | 100 | nA |

ELECTRICAL CHARACTERISTICS $\quad\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}\right)$ (Continued)

| Per Channel |  | Test Conditions | Min/Max Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Characteristic |  | Military |  |  | Com'//Industrial |  |  |  |
|  |  |  | $-55^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ | 0/-25 ${ }^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+70^{\circ} \mathrm{C} /+85^{\circ} \mathrm{C}$ |  |
| $\begin{aligned} & \mathrm{I} \mathrm{I}(\mathrm{ON}) \\ & +\mathrm{I}_{\mathrm{S}(\mathrm{ON})} \end{aligned}$ | Switch ON Leakage Current | $V_{D}=V_{S}=-14 \mathrm{~V}$ to +14 V |  | $\pm 2$ | 200 |  | $\pm 10$ | 200 | nA |
| $\mathrm{t}_{\text {on }}$ | Switch "ON" Time See Note 1 | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{~V}_{\text {ANALOG }} \\ & =-10 \mathrm{~V} \text { to }+10 \mathrm{~V} \\ & \text { See Fig. } 3 \end{aligned}$ |  | 1.0 |  |  | 1.0 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {off }}$ | Switch "OFF" Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega, V_{\text {ANALOG }} \\ & =-10 \mathrm{~V} \text { to }+10 \mathrm{~V} \\ & \text { See Fig. } 3 \end{aligned}$ |  | 0.5 |  |  | 0.5 |  | $\mu \mathrm{S}$ |
| $\mathrm{Q}_{\text {(INJ.) }}$ | Charge Injection | See Fig. 4 |  | $\begin{gathered} 15 \\ \text { (typ) } \end{gathered}$ |  |  | $\begin{gathered} 20 \\ \text { (typ) } \end{gathered}$ |  | mV |
| OIRR | Min. Off Isolation Rejection Ratio | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}}=100 \Omega, \\ & \mathrm{C}_{\mathrm{L}} \leq 5 \mathrm{pF} \\ & \text { See Fig. } 5 \text { (Note 1) } \end{aligned}$ |  | $\begin{gathered} 54 \\ \text { (typ) } \end{gathered}$ |  |  | $\begin{gathered} 50 \\ \text { (typ) } \end{gathered}$ |  | dB |
| lV1 | + Power Supply Quiescent Current | $\begin{aligned} & V_{\text {IN }}=0 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\text {IN }}=5 \mathrm{~V} \end{aligned}$ | 1000 | 1000 | 2000 | 1000 | 1000 | 2000 | $\mu \mathrm{A}$ |
| IV2 | - Power Supply Quiescent Current |  | 1000 | 1000 | 2000 | 1000 | 1000 | 2000 | $\mu \mathrm{A}$ |
| CCRR | Min. Channel to Channel Cross Coupling Rejection Ratio | One Channel Off |  | $\begin{gathered} 54 \\ \text { (typ) } \end{gathered}$ |  |  | $\begin{gathered} 50 \\ \text { (typ) } \end{gathered}$ |  | dB |

NOTE 1: Puil Down Resistor must be $\leq 2 k \Omega$
2: Typical values are for design aid only, not guaranteed and not subject to production testing.

## TEST CIRCUITS



Figure 3


0276-6

Figure 4

NOTE 3: All channels are turned off by high " 1 " logic inputs and all channels are turned on by low " 0 " inputs; however 0.8 V to 2.4 V describes the min. range for switching properly. Peak input current required for transition is typically $-120 \mu \mathrm{~A}$.

## TYPICAL PERFORMANCE CHARACTERISTICS



0276-8



0276-9


## APPLICATIONS

## Using the $\mathbf{V}_{\text {REF }}$ Terminal

The DG200 has an internal voltage divider setting the TTL threshold on the input control lines for $\mathrm{V}^{+}$equal to +15 V . The schematic shown here with nominal resistor values, gives approximately 2.4 V on the $\mathrm{V}_{\text {REF }}$ pin. As the TTL input signal goes from +0.8 V to +2.4 V , Q1 and Q2 switch states to turn the switch ON and OFF.

If the power supply voltage is less than +15 V , then a resistor must be added between $\mathrm{V}^{+}$. and the $\mathrm{V}_{\text {REF }}$ pin, to restore +2.4 V at $\mathrm{V}_{\mathrm{REF}}$. The table shows the value of this resistor for various supply voltages, to maintain TTL compatibility. If CMOS logic levels on a +5 V supply are being used, the threshold shifts are less critical, but a separate column of suitable values is given in the table. For logic swings of -5 V to +5 V , no resistor is needed.
In general, the "low" logic level should be $<0.8 \mathrm{~V}$ to prevent Q1 and Q2 from both being ON together (this will cause incorrect switch function). With open collector logic, and a low value of pull-up resistor, the logic "low" level can be above 0.8 V . In this case, HARRIS can supply parts with thresholds $>1.5 \mathrm{~V}$, allowing the user to define the "low" as $<1.5 \mathrm{~V}$ (consult factory). The $\mathrm{V}_{\text {REF }}$ point should be set at least 2.6 V above this "low" state, or to $>4.1 \mathrm{~V}$. An external resistor of $27 \mathrm{k} \Omega$ between $\mathrm{V}^{+}$and $\mathrm{V}_{\text {REF }}$ is required, for a +15 V supply.

| $\mathbf{V}+$ <br> Supply <br> $(\mathbf{V})$ | TTL <br> Resistor <br> $(\mathbf{k} \Omega)$ | CMOS <br> Resistor <br> $(\mathbf{k} \Omega)$ |
| :---: | :---: | :---: |
| +15 | - | - |
| +12 | 100 | - |
| +10 | 51 | - |
| +9 | $(34)$ | 34 |
| +8 | $(27)$ | 27 |
| +7 | 18 | 18 |



## FEATURES

- Switches Greater Than $\mathbf{2 8} \mathrm{V}_{\mathrm{p} \text {-p }}$ Signals With $\pm \mathbf{1 5 V}$ Supplies
- Break-Before-Make Switching $\mathrm{t}_{\text {off }}=250 \mathrm{~ns}$, $\mathbf{t}_{\text {on }}=$ Typically 500ns
- TTL, DTL, CMOS, PMOS Compatible
- Non-Latching With Supply Turn-Off
- Complete Monolithic Construction
- Industry Standard (DG201)


## ORDERING INFORMATION

| Industry Standard <br> Part Number | Temperature <br> Range | Package |
| :---: | :---: | :---: |
| DG201AK | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |
| DG201BK | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |
| DG201CJ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 -Pin Plastic DIP |



Figure 1: Functional Diagram ( $1 / 4$ DG201) Switch Open For Logic "1" Input


0277-2
Figure 2: Pin Configuration (Outline dwgs JE, PE) DUAL-IN-LINE PACKAGE

[^35]
## ABSOLUTE MAXIMUM RATINGS

| $\mathrm{V}+$ to $\mathrm{V}^{-}$ | <36V | $V_{\text {IN }}$ to GND . ..................................... $<20.15$ |
| :---: | :---: | :---: |
| $V+$ to $V_{D}$ | <30V | Current (Any Terminal) . ........................ $<30 \mathrm{~mA}$ |
| $V_{D}$ to $V^{-}$ | <30V | Storage Temperature $\ldots . . . . . . . . . . . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| $V_{D}$ to $V_{S}$ | <28V | Operating Temperature $\ldots . . . . . . . . . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| $V_{\text {REF }}$ to $V^{-}$ | <33V | Lead Temperature (Soldering, 10sec) .............. $300^{\circ} \mathrm{C}$ |
| $V_{\text {REF }}$ to $V_{\text {IN }}$ | <30V | Power Dissipation .............................. 450mW |
| $\mathrm{V}_{\text {REF }}$ to GND | <20V | Derate $6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ Above $70^{\circ} \mathrm{C}$ |

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## DG201 ELECTRICAL CHARACTERISTICS $\quad\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}\right)$

| Per Channel |  | Test Conditions | Min/Max Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Characteristic |  | Military |  |  | Commercial |  |  |  |
|  |  |  | $-55^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+70^{\circ} \mathrm{C} /+85^{\circ} \mathrm{C}$ |  |
| IIN(ON) | Input Logic Current | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ See Note 1 | 10 | $\pm 1$ | 10 | $\pm 1$ | $\pm 1$ | 10 | $\mu \mathrm{A}$ |
| IIN(OFF) | Input Logic Current | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ See Note 1 | 10 | $\pm 1$ | 10 | $\pm 1$ | $\pm 1$ | 10 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\mathrm{DS} \text { (ON) }}$ | Drain-Source On Resistance | $\begin{aligned} & \mathrm{I}_{\mathrm{S}}=10 \mathrm{~mA} \\ & \mathrm{~V}_{\text {ANALOG }}= \pm 10 \mathrm{~V} \end{aligned}$ | 80 | 80 | 125 | 100 | 100 | 125 | $\Omega$ |
| $\mathrm{R}_{\mathrm{DS} \text { (ON) }}$ | Channel to Channel $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ Match |  |  | $\begin{gathered} 25 \\ \text { (typ) } \\ \hline \end{gathered}$ |  |  | $\begin{gathered} 30 \\ \text { (typ) } \\ \hline \end{gathered}$ |  | $\Omega$ |
| $\mathrm{V}_{\text {ANALOG }}$ | Analog Signal Handling Capability |  |  | $\pm 15$ (typ) |  |  | $\pm 15$ (typ) |  | V |
| ID(OFF) | Switch OFF Leakage Current | $\mathrm{V}_{\text {ANALOG }}=-14 \mathrm{~V}$ to +14 V |  | $\pm 1$ | 100 |  | $\pm 5$ | 100 | nA |
| IS(OFF) | Switch OFF Leakage Current | $\mathrm{V}_{\text {ANALOG }}=-14 \mathrm{~V}$ to +14 V |  | $\pm 1$ | 100 |  | $\pm 5$ | 100 | nA |
| $\begin{aligned} & \mathrm{I} \mathrm{D}(\mathrm{ON}) \\ & +\mathrm{I}_{\mathrm{S}(\mathrm{ON})} \end{aligned}$ | Switch ON Leakage Current | $V_{D}=V_{S}= \pm 14 \mathrm{~V}$ |  | $\pm 2$ | 200 |  | $\pm 5$ | 200 | nA |
| ton | Switch "ON" Time See Note 2 | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{~V}_{\text {ANALOG }} \\ & =-10 \mathrm{~V} \text { to }+10 \mathrm{~V} \\ & \text { See Figure } 3 \end{aligned}$ |  | 1.0 |  |  | 1.0 | $\cdots$ | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {off }}$ | Switch "OFF" Time See Note 2 | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{~V}_{\text {ANALOG }} \\ & =-10 \mathrm{~V} \text { to }+10 \mathrm{~V} \end{aligned}$ <br> See Figure 3 |  | 0.5 |  |  | 0.5 |  | $\mu \mathrm{S}$ |
| $Q_{(\text {INJ. })}$ | Charge Injection | See Figure 4 |  | 15 (typ) |  |  | 20 (typ) |  | mV |
| OIRR | Min. Off Isolation Rejection Ratio | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}}=100 \Omega, \\ & \mathrm{C}_{\mathrm{L}} \leq 5 \mathrm{pF} \\ & \text { See Figure } 5 \\ & \hline \end{aligned}$ |  | $\begin{gathered} 54 \\ \text { (typ) } \end{gathered}$ |  |  | $\begin{gathered} 50 \\ \text { (typ) } \end{gathered}$ |  | dB |
| ${ }^{+}{ }_{Q}$ | + Power Supply Quiescent Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ to 5 V | 2000 | 1000 | 2000 | 2000 | 1000 | 2000 | $\mu \mathrm{A}$ |
| ${ }^{-1} \mathrm{Q}$ | - Power Supply Quiescent Current |  | 2000 | 1000 | 2000 | 2000 | 1000 | 2000 | $\mu \mathrm{A}$ |
| CCRR | Min. Channel to Channel Cross Coupling Rejection Ratio | One Channel Off |  | $\begin{gathered} 54 \\ \text { (typ) } \end{gathered}$ |  |  | $\begin{gathered} 50 \\ \text { (typ) } \end{gathered}$ |  | dB |

NOTE 1: Typical values are for design aid only, not guaranteed and not subject to production testing.

TEST CIRCUITS


0277-4

Figure 4


0277-5

Figure 5

Figure 3

NOTE 2: All channels are turned off by high " 1 " logic inputs and all channels are turned on by low " 0 " inputs; however 0.8 V to 2.4 V describes the min. range for switching properly. Peak input current required for transition is typically $-120 \mu \mathrm{~A}$. Pull down resistor, if used, $\leq 2 \mathrm{~K} \Omega$.

## TYPICAL PERFORMANCE CHARACTERISTICS



0277-6


0277-8



## APPLICATIONS

## Using the VREF Terminal

The DG201 has an internal voltage divider that sets the TTL threshold on the input control lines for $\mathrm{V}^{+}=15 \mathrm{~V}$. The schematic is shown here, with nominal resistor values, giving approximately 2.4 V on the $\mathrm{V}_{\text {REF }}$ pin. As the TTL input signal goes from +0.8 V to $+2.4 \mathrm{~V}, \mathrm{Q} 1$ and Q2 switch states to turn the switch ON and OFF.

If the power supply voltage is less than +15 V , then a resistor needs to be added between $\mathrm{V}^{+}$and $\mathrm{V}_{\text {REF }}$ pin, to restore +2.4 V at $\mathrm{V}_{\text {REF }}$. The table shows the value of this resistor for various supply voltages, to maintain TTL compatibility. If CMOS logic levels with a +5 V supply are being used, the threshold shifts are less critical, but a separate column of suitable values is given in the table. For logic swings of -5 V to +5 V , no resistor is needed.

In general, the "low" logic level should be $<0.8 \mathrm{~V}$ to prevent Q1 and Q2 from both being ON together (this will cause incorrect switch function). With open collector logic, and a low value of pull-up resistor, the logic 'low' level can be above 0.8 V . In this case, HARRIS can supply parts with thresholds $>1.5 \mathrm{~V}$ (consult factory). The $\mathrm{V}_{\text {REF }}$ point should be set at least 2.6 V above this "low" state, or to $>4.1 \mathrm{~V}$. An external resistor of $27 \mathrm{k} \Omega$ and $\mathrm{V}_{\text {REF }}$ is required, for a +15 V supply.

| $\mathbf{V}+$ <br> Supply <br> (V) | TTL <br> Resistor <br> $(\mathbf{k} \Omega)$ | CMOS <br> Resistor <br> $(\mathbf{k} \Omega)$ |
| :---: | :---: | :---: |
| +15 | - | - |
| +12 | 100 | - |
| +10 | 51 | - |
| +9 | $(34)$ | 34 |
| +8 | $(27)$ | 27 |
| +7 | 18 | 18 |



0277-10
Figure 6

## DG201A/DG202 Quad Monolithic SPST CMOS Analog Switches

## GENERAL DESCRIPTION

The DG201A (normally open) and DG202 (normally closed) quad SPST analog switches are designed using Harris' new 44 V CMOS process. These bidirectional switches are latch-proof and feature break-before-make switching. Designed to block signals up to 30 V peak-topeak in the OFF state, the DG201A/DG202 offer the advantages of low on resistance ( $\leq 175 \Omega$ ), wide input signal range ( $\pm 15 \mathrm{~V}$ ) and provide both TTL and CMOS compatibility.

The DG201A/DG202 are specification and pin-out compatible with the industry standard devices.

## ORDERING INFORMATION

| Part Number | Temperature Range | Package |
| :---: | :---: | :---: |
| DG201AAK | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |
| DG201ABK | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |
| DG201ACK | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |
| DG201ACJ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 -Pin Plastic DIP |
| DG202AK | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |
| DG202BK | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |
| DG202CK | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |
| DG202CJ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 -Pin Plastic DIP |



[^36]
## ABSOLUTE MAXIMUM RATINGS

$\mathrm{V}^{+}$to $\mathrm{V}^{-}$ ..... 44 V
V －to Ground ..... $-25 \mathrm{~V}$
$V_{\text {in }}$ to Ground（Note 1）

$\qquad$
$\left(V^{-}-2 V\right),\left(V^{+}+2 V\right)$
$V_{S}$ or $V_{D}$ to $V^{+}$（Note 1） ..... $+2,\left(V^{-}-2 V\right)$
$V_{S}$ or $V_{D}$ to $V^{-}$（Note 1） ..... $-2,(V++2 V)$
Current，Any Terminal Except S or D ..... 30 mA
Continuous Current，S or D ..... 20 mA
Peak Current，S or D
（Pulsed at $1 \mathrm{~ms}, 10 \%$ duty cycle max） ..... 70 mA
Operating Temperature
C Suffix $.0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
B Suffix ..... $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
A Suffix $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

Storage Temperature

note：Stresses above those listed under＂Absolute Maximum Ratings＂ may cause permanent damage to the device．These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied．Exposure to absolute maximum rating conditions for extended peri－ ods may affect device reliability．

## ELECTRICAL CHARACTERISTICS

$$
\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}
$$

| Symbol | Parameter | Test Conditions |  | DG201AA／DG202A |  |  | DG201AB，C／DG202B，C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ （Note 2） | Max | Min | Typ （Note 2） | Max |  |
| SWITCH |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {ANALOG }}$ | Analog Signal Range |  |  | －15 |  | 15 | －15 |  | 15 | V |
| $\mathrm{R}_{\mathrm{DS} \text {（on）}}$ | Drain Source On Resistance | $\begin{aligned} & V_{D}= \pm 10 \mathrm{~V}, V_{\text {in }}=0.8 \mathrm{~V}(\mathrm{DG} 201 \mathrm{~A}) \\ & \mathrm{I}_{\mathrm{S}}=1 \mathrm{~mA}, \mathrm{~V}_{\text {in }}=2.0 \mathrm{~V}(\mathrm{DG} 202) \end{aligned}$ |  |  | 115 | 175 |  | 115 | 200 | $\Omega$ |
| IS（off） | Source OFF Leakage Current | $\begin{aligned} & V_{\text {in }}=2.4 \mathrm{~V} \\ & (\mathrm{DG} 201 \mathrm{~A}) \\ & \mathrm{V}_{\text {in }}=0.8 \mathrm{~V} \\ & \text { (DG202) } \end{aligned}$ | $\mathrm{V}_{S}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-14 \mathrm{~V}$ |  | 0.01 | 1.0 |  | 0.01 | 5.0 | nA |
|  |  |  | $V_{S}=-14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=14 \mathrm{~V}$ | －1．0 | －0．02 |  | $-5.0$ | －0．02 |  |  |
| ldoff） | Drain OFF <br> Leakage Current |  | $V_{S}=-14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=14 \mathrm{~V}$ |  | 0.01 | 1.0 |  | 0.01 | 5.0 | nA |
|  |  |  | $V_{S}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-14 \mathrm{~V}$ | －1．0 | －0．02 |  | $-5.0$ | －0．02 |  |  |
| $\left\lvert\, \begin{aligned} & \mathrm{l}(\mathrm{on}) \\ & \text { (Note 4) } \end{aligned}\right.$ | Drain ON Leakage Current | $\begin{aligned} & V_{i n}=0.8 \mathrm{~V} \\ & (\mathrm{DG} 201 \mathrm{~A}) \\ & \mathrm{V}_{\text {in }}=2.4 \mathrm{~V} \\ & (\mathrm{DG} 202) \end{aligned}$ | $V_{D}=V_{S}=14 \mathrm{~V}$ |  | 0.1 | 1.0 |  | 0.1 | 5.0 | $\mu \mathrm{A}$ |
|  |  |  | $V_{D}=V_{S}=-14 \mathrm{~V}$ | －1．0 | －0．15 |  | －5．0 | －0．15 |  |  |
| INPUT |  |  |  |  |  |  |  |  |  |  |
| IINH | Input Current with Voltage High | $\mathrm{V}_{\text {in }}=2.4 \mathrm{~V}$ |  | －1．0 | $-0.0004$ |  | －1．0 | －0．0004 |  | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {in }}=15 \mathrm{~V}$ |  |  | 0.003 | 1.0 |  | 0.003 | 1.0 |  |
| ${ }^{\text {IINL}}$ | Input Current with Voltage Low | $\mathrm{V}_{\text {in }}=0 \mathrm{~V}$ |  | －1．0 | －0．0004 |  | －1．0 | －0．0004 |  | $\mu \mathrm{A}$ |

NOTE 1：Signals on $V_{S}, V_{D}$ ，or $V_{\text {in }}$ exceeding $V+$ or $V$－will be clamped by internal diodes．Limit forward diode current to maximum current ratings．
2：Typical values are for design aid only，not guaranteed and not subject to production testing．
3：The algebraic convention whereby the most negative value is a minimum，and the most positive is a maximum，is used in this data sheet．
4：$I_{D(o n)}$ is leakage from driver into $O N$ switch．

ELECTRICAL CHARACTERISTICS $\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Continued)

| Symbol | Parameter | Test Conditions |  | DG201AA/DG202A |  |  | DG201AB, C/DG202B, C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | $\begin{array}{\|c\|} \text { Typ } \\ \text { (Note 2) } \end{array}$ | Max | Min | Typ (Note 2) | Max |  |
| DYNAMIC |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {on }}$ | Turn-ON Time | See Figure 3 |  |  | 480 | 600 |  | 480 | 600 | ns |
| $\mathrm{t}_{\text {off }}$ | Turn-OFF Time |  |  |  | 370 | 450 |  | 370 | 450 | ns |
| Q | Charge Injection | $C_{L}=1000$ | $\mathrm{pF}, \mathrm{R}_{\mathrm{S}}=0, \mathrm{~V}_{\mathrm{S}}=0 \mathrm{~V}$ |  | 20 |  |  | 20. |  | pC |
| $\mathrm{C}_{\text {S(off) }}$ | Source OFF Capacitance | $\begin{aligned} & \mathrm{f}=140 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{S}}=0 \mathrm{~V} \end{aligned}$ | $\mathrm{z}, \mathrm{~V}_{\mathrm{in}}=5 \mathrm{~V},$ |  | 5.0 |  |  | 5.0 |  | pF |
| $C_{\text {D(off) }}$ | Drain OFF <br> Capacitance | $\begin{aligned} & \mathrm{f}=140 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{D}}=0 \mathrm{~V} \end{aligned}$ | $\mathrm{z}, \mathrm{v}_{\text {in }}=5 \mathrm{v}$ |  | 5.0 |  |  | 5.0 |  | pF |
| $\begin{array}{\|l\|} \hline C_{D(\text { on })}+ \\ C_{S(\text { on })} \\ \hline \end{array}$ | Channel ON Capacitance | $\begin{aligned} & f=140 \mathrm{kHz} \\ & V_{S}=V_{D}= \end{aligned}$ | $\mathrm{z}, \mathrm{v}_{\mathrm{in}}=\mathrm{ov}$ $=0 \mathrm{~V}$ |  | 16 |  |  | 16 |  | pF |
| DIRR | OFF Isolation | $\mathrm{V}_{\text {in }}=5 \mathrm{~V}, \mathrm{Z}$ | $\mathrm{Z}_{\mathrm{L}}=75 \Omega$ |  | 70 |  |  | 70 |  |  |
| CCRR | Crosstalk (Channel to Channel) | $V_{S}=2.0 \mathrm{~V}$ | $=100 \mathrm{kHz}$ |  | 90 |  |  | 90 |  | dB |
| SUPPLY |  |  |  |  |  |  |  |  |  |  |
| $1+$ | Positive Supply Current | All Channels ON or OFF |  |  | 0.9 | 2 |  | 0.9 | 2 | mA |
| $1^{-}$ | Negative Supply Current |  |  | -1 | -0.3 |  | -1 | -0.3 |  | mA |
| $\mathrm{T}_{\mathrm{A}}=$ over operating temperature range |  |  |  |  |  |  |  |  |  |  |
| SWITCH |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {ANALOG }}$ | Analog Signal Range |  |  | -15 |  | 15 | -15 |  | 15 | V |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | Drain-Source ON Resistance | $\begin{aligned} & V_{D}= \pm 10 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{S}}=1 \mathrm{~mA}, \end{aligned}$ | $\begin{aligned} & V, V_{\text {in }}=0.8 \mathrm{~V}(\mathrm{DG} 201 \mathrm{~A}) \\ & V_{\text {in }}=2.4 \mathrm{~V}(\mathrm{DG} 202) \end{aligned}$ |  |  | 250 |  |  | 250 | $\Omega$ |
| $\mathrm{I}_{\mathrm{S}}$ (off) | Source OFF Leakage Current | $\begin{aligned} & V_{\text {in }}=2.4 \mathrm{~V} \\ & (\mathrm{DG} 201 \mathrm{~A}) \\ & -V_{\text {in }}=0.8 \mathrm{~V} \\ & (\mathrm{DG} 202) \end{aligned}$ | $V_{S}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-14 \mathrm{~V}$ |  |  | 100 |  |  | 100 | nA |
|  |  |  | $V_{S}=-14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=14 \mathrm{~V}$ | $-100$ |  |  | -100 |  |  |  |
| ID(off) | Drain OFF <br> Leakage Current |  | $V_{S}=-14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=14 \mathrm{~V}$ |  |  | 100 |  |  | 100 | nA |
|  |  |  | $V_{S}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-14 \mathrm{~V}$ | $-100$ |  |  | -100 |  |  |  |
| ldon) (Note 4) | Drain ON Leakage Current | $\begin{aligned} & V_{\text {in }}=0.8 \mathrm{~V} \\ & (\mathrm{DG} 201 \mathrm{~A}) \end{aligned}$ | $V_{D}=V_{S}=14 \mathrm{~V}$ |  |  | 200 |  |  | 200 |  |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{in}}=2.4 \mathrm{~V} \\ & \text { (DG202) } \end{aligned}$ | $V_{D}=V_{S}=-14 \mathrm{~V}$ | -200 |  |  | -200 |  |  |  |
| INPUT |  |  |  |  |  |  |  |  |  |  |
| IINH | Input Current with Voltage High | $\mathrm{V}_{\text {in }}=2.4 \mathrm{~V}$ |  | -10 |  |  | -10 |  |  | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {in }}=15 \mathrm{~V}$ |  |  |  | 10 |  |  | 10 |  |
| IINL | Input Current with Voltage Low | $\mathrm{V}_{\text {in }}=0 \mathrm{~V}$ |  | -10 |  |  | -10 |  |  | $\mu \mathrm{A}$ |

NOTE 1: Signals on $\mathrm{V}_{\mathrm{S}}, \mathrm{V}_{\mathrm{D}}$, or $\mathrm{V}_{\text {in }}$ exceeding $\mathrm{V}^{+}$or $\mathrm{V}^{-}$will be clamped by internal diodes. Limit forward diode current to maximum current ratings.
2: Typical values are for design aid only, not guaranteed and not subject to production testing.
3: The algebraic convention whereby the most negative value is a minimum, and the most positive is a maximum, is used in this data sheet.
4: $I_{D(o n)}$ is leakage from driver into $O N$ switch.

## TEST CIRCUITS

Logic " 0 " = SW ON

*Logic Shown for DG201A, Invert for DG202.

$$
v_{O}=V_{S} \frac{R_{L}}{R_{L}+R_{D S(0 n)}}
$$



Figure 3: $\mathrm{t}_{\mathrm{on}}$ and $\mathrm{t}_{\text {off }}$ Switching Test


0096-6
$\Delta V_{O}=$ measured voltage error due to charge injection
The error voltage in coulombs is $\Delta Q=C_{L}=\Delta V_{O}$.
Figure 4: Charge Injection Test Circuit

TEST CIRCUITS（Continued）


$\mathrm{C}=0.001 \mu \mathrm{~F} / / 0.1 \mu \mathrm{~F}$
Chip Capacitors $\quad$ DIRR $=20 \log \left|\frac{\mathrm{~V}_{\mathrm{S} 1}}{\mathrm{~V}_{\mathrm{D} 2}}\right|$
0096－8

Figure 6：Channel to Channel Crosstalk Test Circuit

## GENERAL DESCRIPTION

The DG211 and DG212 are low cost，CMOS monolithic， QUAD SPST analog switches．These can be used in gener－ al purpose switching applications for communications，in－ strumentation，process control and computer peripheral equipment．Both devices provide true bidirectional perform－ ance in the ON condition and will block signals to 30 V peak－ to－peak in the OFF condition．The DG211 and DG212 differ only in that the digital control logic is inverted，as shown in the truth table．
DG211 and DG212 are available in 16 －pin Dual－In－Line plastic packages or 16 －pin small outline packages and are rated for operation over $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ ．

## FEATURES

－Switches $\pm 15 \mathrm{~V}$ Analog Signals
－TTL Compatibility
－Logic Inputs Accept Negative Voltages
－ $\mathrm{R}_{\mathrm{ON}} \leq 175$ Ohm
ORDERING INFORMATION

| Part Number | Temperature <br> Range | Package |
| :--- | :---: | :--- |
| DG211CJ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16－Pin Plastic DIP |
| DG212CJ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16－Pin Plastic DIP |
| DG211CY | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16－Pin SOIC |
| DG212CY | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16－Pin SOIC |

（S211

[^37]
## ABSOLUTE MAXIMUM RATINGS

| $V^{+}$to $\mathrm{V}^{-}$ | 44V |
| :---: | :---: |
| $V_{\text {IN }}$ to Ground | V －， $\mathrm{V}^{+}$ |
| $V_{L}$ to Ground | －0．3V， 25 V |
| $V_{S}$ or $V_{D}$ to $V^{+}$ | 0，－36V |
| $V_{S}$ or $V_{D}$ to $V^{-}$ | 0，36V |
| $\mathrm{V}^{+}$to Ground | ．25V |
| V－to Ground | －25V |
| Current，Any Terminal Except S or D | 30 mA |
| Continuous Current，S or D | 20 mA |
| Peak Current，S or D （Pulsed at $1 \mathrm{msec}, 10 \%$ duty cycle max） | $70 \mathrm{~mA}$ |
| Storage Temperature ．．．．．．．．．．．．．．．． | to $+125^{\circ} \mathrm{C}$ |

Operating Temperature $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Lead Temperature（Soldering，10sec） $300^{\circ} \mathrm{C}$ Power Dissipation（Package）＊ 16 Pin Plastic DIP＊＊
Device mounted with all leads soldered or welded to PC board．
＊＊Derate $6.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$
NOTE：Stresses above those listed under＂Absolute Maximum Ratings＂ may cause permanent damage to the device．These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied．Exposure to absolute maximum rating conditions for extended peri－ ods may affect device reliability．

ELECTRICAL CHARACTERISTICS $\left(T_{A}=25^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | $\begin{gathered} \text { Test Conditions } \\ \mathbf{V}_{\mathbf{1}}=+15 \mathrm{~V}, \quad \mathrm{~V}_{\mathbf{2}}=-15 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{L}}=+5 \mathrm{~V}, \mathrm{GND} \end{gathered}$ |  | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN ${ }^{1}$ | TYP2 | MAX |  |
| SWITCH |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {ANALOG }}$ | Analog Signal Range | $\mathrm{V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=+5 \mathrm{~V}$ |  | －15 |  | 15 | V |
| $\mathrm{R}_{\mathrm{DS} \text {（ON）}}$ | Drain－Source On Resistance | $\begin{aligned} & V_{D}= \pm 10 \mathrm{~V}, V_{I N}=2.4 \mathrm{~V}-\mathrm{DG} 212 \\ & I_{S}=1 \mathrm{~mA}, V_{I N}=0.8 \mathrm{~V}-D G 211 \end{aligned}$ |  |  | 150 | 175 | $\Omega$ |
| IS（off） | Source OFF Leakage Current | $\begin{aligned} & \mathrm{V}_{\text {IN }}=2.4 \mathrm{~V} \\ & \mathrm{DG} 211 \\ & \mathrm{~V}_{\text {IN }}=0.8 \mathrm{~V} \\ & \mathrm{DG} 212 \end{aligned}$ | $\mathrm{V}_{S}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-14 \mathrm{~V}$ |  | 0.01 | 5.0 | nA |
|  |  |  | $\mathrm{V}_{S}=-14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=14 \mathrm{~V}$ | －5．0 | －0．02 |  |  |
| ${ }^{D}$（off） | Drain OFF Leakage Current |  | $V_{D}=14 \mathrm{~V}, \mathrm{~V}_{S}=-14 \mathrm{~V}$ |  | 0.01 | 5.0 |  |
|  |  |  | $V_{D}=-14 \mathrm{~V}, \mathrm{~V}_{S}=14 \mathrm{~V}$ | －5．0 | －0．02 |  |  |
| $\mathrm{I}_{\mathrm{D}(\mathrm{ON})}$ | Drain ON Leakage Current ${ }^{3}$ | $\begin{aligned} & V_{S}=V_{D}=-14 \mathrm{~V}, V_{I N}=0.8 \mathrm{~V}, \mathrm{DG} 211 \\ & V_{\text {IN }}=2.4 \mathrm{~V}, \mathrm{DG} 212 \end{aligned}$ |  |  | 0.1 | 5.0 |  |
|  |  |  |  | －5．0 | －0．15 |  |  |
| INPUT |  |  |  |  |  |  |  |
| IINH | Input Current With Input Voltage High | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ |  | －1．0 | －0．0004 |  | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{1 \mathrm{~N}}=15 \mathrm{~V}$ |  |  | 0.003 | 1.0 |  |
| $\mathrm{I}_{\text {INL }}$ | Input Current With Input Voltage Low | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  | －1．0 | －0．0004 |  |  |
| DYNAMIC |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{on}}$ | Turn－ON Time | See Switching Time Test Circuit ${ }^{5}$ $V_{S}=10 \mathrm{~V}, R_{L}=1 \mathrm{k} \Omega, C_{L}=35 \mathrm{pF}$ |  |  | 460 | 1000 | ns |
| $t_{\text {off1 }}$ $t_{\text {off2 }}$ | Turn－OFF Time |  |  |  | 360 | 500 |  |
|  |  |  |  |  | 450 |  |  |
| $\mathrm{C}_{S_{\text {（off）}}}$ | Source OFF Capacitance | $\begin{aligned} & V_{S}=0 V, V_{I N}=5 V, f=1 M H z^{2} \\ & V_{D}=0 V, V_{I N}=5 V, f=1 M H z^{2} \\ & V_{D}=V_{S}=0 V, V_{I N}=0 V, f=1 M H z^{2} \end{aligned}$ |  |  | 5 |  | pF |
| $\mathrm{C}_{\text {D（0ff）}}$ | Drain OFF Capacitance |  |  |  | 5 |  |  |
| $C_{D+S \text {（on）}}$ | Channel ON Capacitance |  |  |  | 16 |  |  |
| OIRR | OFF Isolation ${ }^{4}$ | $\begin{aligned} & V_{I N}=5 V, R_{L}=1 k \Omega, C_{L}=15 \mathrm{pF}, \\ & V_{S}=1 V R M S, f=100 \mathrm{kHz}^{2} \end{aligned}$ |  |  | 70 |  | dB |
| CCRR | Crosstalk <br> （Channel to Channel） |  |  |  | 90 |  |  |
| SUPPLY |  |  |  |  |  |  |  |
| $1^{+}$ | Positive Supply Current | $\mathrm{V}_{\text {IN }}=0$ and 2.4 V |  |  | 0.1 | 10 | $\mu \mathrm{A}$ |
| $1^{-}$ | Negative Supply Current |  |  |  | 0.1 | 10 |  |
| IL | Logic Supply Current |  |  |  | 0.1 | 10 |  |

NOTES：1．The algebraic convention whereby the most negative value is a minimum，and the most positive is a maximum，is used in this data sheet．
2．For design reference only，not $100 \%$ tested．
3． $\mathrm{I}_{\mathrm{D}(o n)}$ is leakage from driver into＂ON＂switch．
4．$O F F$ Isolation $=20 \log \frac{\mathrm{~V}_{\mathrm{S}}}{\mathrm{V}_{\mathrm{D}}}, \mathrm{V}_{\mathrm{S}}=$ input to OFF switch， $\mathrm{V}_{\mathrm{D}}=$ output．
5．Switching times only sampled．

Switch output waveform shown for $\mathrm{V}_{\mathrm{S}}=$ constant with logic input waveform as shown. Note the $V_{S}$ may be + or - as per switching time test circuit. $\mathrm{V}_{\mathrm{O}}$ is the steady state output with switch on. Feedthrough via gate capacitance may result in spikes at leading and trailing edge of output waveform.



0278-5
Figure 4: Switching Time Test Circuit

Figure 3: Switching Time Test Circuit
Logic shown for DG211. Invert for DG212.


## GENERAL DESCRIPTION

The DG300A-303A family of monolithic CMOS switches are a truly compatible second source of the original manufacturer. The switches are latch-proof and are designed to block signals up to 30 volts peak-to-peak when OFF. Featuring low leakage and low power consumption, these switches are ideally suited for precision application in instrumentation, communication, data acquisition and batterypowered applications. Other key features include Break-Before-Make switching, TTL and CMOS compatibility, and low ON resistance. Single supply operation (for positive switch voltages) is possible by connecting V - to 0 volts.

The DG300A-DG303A family is available over commercial, industrial, and military temperature range.

## FEATURES

- Low Power Consumption
- Break-Before-Make Switching $t_{\text {off }} 130$ ns, $t_{\text {on }} 150$ ns Typical
- TTL, CMOS Compatible
- Low R $\mathrm{RSS}_{\text {(on) }}(\leq 50 \Omega$ )
- Single Supply Operation
- True Second Source

ORDERING INFORMATION

| Part Number | Temperature Range | Package |
| :--- | :---: | :---: |
| DG300A $/ 301 \mathrm{~A} /$ <br> $302 \mathrm{~A} / 303 A A K$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14 -Pin CERDIP |
| DG300A $/ 301 \mathrm{~A} /$ <br> $302 A / 303 A B K$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14 -Pin CERDIP |
| DG300A $/ 301 \mathrm{~A} /$ <br> $302 A / 303 A C K$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14 -Pin CERDIP |
| DG300A/301A/ <br> $302 A / 303 A C J$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 14 -Pin Plastic DIP |
| DG300A/301AAA | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10 -Pin Metal Can |
| DG300A/301ABA | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10 -Pin Metal Can |
| DG303ACY | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 -Pin SOIC |



Figure 2: Pin Configurations


One SPDT Switch per Package*
Truth Table**
Truth Table**

| Logic | SW1 | SW2 |
| :--- | :--- | :--- |
| 0 | OFF | ON |
| 1 | ON | OFF |




Two SPDT Switches per Package*
Figure 1: Functional Diagrams (Continued)



Figure 2: Pin Configurations
(Continued)

## DG300A/DG301A/DG302A/DG303A

## ABSOLUTE MAXIMUM RATINGS

```
V+ to V-44 V
```

V - to Ground ..... 25 V
$V_{\text {IN }}$ to Ground (Note 1)

$$
\left(V^{-}-2 V\right),\left(V^{+}+2 V\right)
$$

```
\[
V_{S} \text { or } V_{D} \text { to } V+\left(\text { Note 1) } \ldots \ldots \ldots \ldots \ldots \ldots . . \ldots+2,\left(V^{-}-2 V\right)\right.
\]
\[
V_{S} \text { or } V_{D} \text { to } V^{-}(\text {Note } 1) \ldots \ldots \ldots \ldots \ldots \ldots .2,\left(V^{+}+2 V\right)
\]
\[
\text { Current, Any Terminal Except S or D . . . . . . . . . . . . . . . } 30 \mathrm{~mA}
\]Continuous Current, S or D30 mA
```

Peak Current, S or D
(Pulsed at $1 \mathrm{~ms}, 10 \%$ duty cycle max) 100 mA
Operating Temperature

```
\begin{tabular}{|c|c|}
\hline C Suffix & \(0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) \\
\hline B Suffix & \(-25^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) \\
\hline A Suffix & \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) \\
\hline
\end{tabular}
```

Storage Temperature
C Suffix $\ldots \ldots \ldots \ldots \ldots \ldots \ldots . . .65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
A \& B Suffix.

A \& B Suffix. . . . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10s) . ................... $300^{\circ} \mathrm{C}$
Power Dissipation*

| CERDIP Package** | W |
| :---: | :---: |
| Plastic Package*** | 470 mW |
| Metal Can**** | 50 mW |

Device mounted with all leads soldered or welded to PC board.
**Derate $11 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
**Derate $6.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$
**Derate $6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ELECTRICAL CHARACTERISTICS

$$
\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}
$$

| Symbol | Parameter | Test Conditions | DG300A-DG303AA |  |  | DG300A-DG303AB/C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | $\left\lvert\, \begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}\right.$ | Max | Min | Typ (Note 2) | Max |  |
| SWITCH |  |  |  |  |  |  |  |  |  |
| $V_{\text {ANALOG }}$ | Analog Signal Range | $1 \mathrm{l}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ or 4 V | -15 |  | 15 | -15 |  | 15 | V |
| $\mathrm{R}_{\text {DS(on) }}$ | Drain-Source ON Resistance | $\begin{aligned} & \mathrm{ls}=-10 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V} \end{aligned}$ |  | 30 | 50 |  | 30 | 50 | $\Omega$ |
|  |  | $\begin{aligned} & \mathrm{IS}=10 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V} \end{aligned}$ |  | 30 | 50 |  | 30 | 50 |  |
| S(off) | Source OFF Leakage Current | $\begin{aligned} & V_{S}=14 V \\ & V_{D}=-14 V \end{aligned}$ |  | 0.1 | 1 |  | 0.1 | 5 | nA |
|  |  | $\left\{\begin{array}{l} \mathrm{V}_{\mathbb{N}}=0.8 \mathrm{~V} \\ \text { or } \\ \mathrm{V}_{\mathrm{S}}=-14 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{I}}=4.0 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{D}}=14 \mathrm{~V} \end{array}\right.$ | -1 | -0.1 |  | -5 | -0.1 |  | nA |
| lof(of) | Drain OFF Leakage Current | $\begin{aligned} & V_{S}=-14 \mathrm{~V}, \\ & V_{D}=14 \mathrm{~V} \\ & \hline \end{aligned}$ |  | 0.1 | 1 |  | 0.1 | 5 | nA |
|  |  | $\begin{aligned} & V_{S}=14 V, \\ & V_{D}=-14 V \end{aligned}$ | -1 | -0.1 |  | -5 | -0.1 |  |  |
| ld(on) | Drain ON Leakage Current | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{S}}=14 \mathrm{~V}$ |  | 0.1 | 1 |  | 0.1 | 5 | nA |
|  |  | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{S}}=-14 \mathrm{~V}$ | -2 | -0.1 |  | -5 | -0.1 |  |  |

## INPUT

| INH | Input Current | $\mathrm{V}_{\mathrm{IN}}=5.0 \mathrm{~V}$ | -1 | -0.001 |  | -1 | -0.001 |  | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{V}_{\text {IN }}=15 \mathrm{~V}$ |  | 0.001 | 1 |  | 0.001 | 1 |  |
| INL | Input Current w/Voltage Low | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | -1 | -0.001 |  | -1 | -0.001 |  | $\mu \mathrm{A}$ |
| DYNAMIC |  |  |  |  |  |  |  |  |  |
| ton | Turn-ON Time | See Figure 5 |  | 150 | 300 |  | 150 |  | ns |
| toff | Turn-OFF Time |  |  | 130 | 250 |  | 130 |  | ns |
| $\mathrm{ton}^{\text {- }}$ off | Break-Before-Make Interval | See Figure 4 DG301A/303A |  | 50 |  |  | 50 |  | ns |
| Q | Charge Injection | $\mathrm{C}_{\mathrm{L}}=1 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{S}}=0, \mathrm{~V}_{S}=0$ |  | 3 |  |  | 3 |  | mV |
| $\mathrm{C}_{\text {S(0ff) }}$ | Source OFF Capacitance | $\begin{array}{\|l\|l} \mathrm{f}=1 \mathrm{MHz}, & \mathrm{~V}_{\mathrm{S}}=0 \\ \mathrm{~V}_{\mathrm{IN}}=0.8 \mathrm{~V} & \mathrm{~V}_{\mathrm{D}}=0 \\ \text { or } \\ \mathrm{V}_{\mathrm{IN}}=4.0 \mathrm{~V} & \mathrm{~V}_{\mathrm{S}}=\mathrm{V}_{\mathrm{D}}=0 \\ \hline \end{array}$ |  | 14 |  |  | 14 |  | pF |
| $\mathrm{C}_{\text {D(0ff) }}$ | Drain OFF Capacitance |  |  | 14 |  |  | 14 |  | pF |
| $\mathrm{C}_{\mathrm{D} \text { (on) }}+\mathrm{C}_{S(\text { on) }}$ | Channel ON Capacitance |  |  | 40 |  |  | 40 |  | pF |

## ELECTRICAL CHARACTERISTICS $\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Continued)

| Symbol | Parameter | Test Conditions |  | DG300A-DG303AA |  |  | DG300A-DG303AB/C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | $\begin{array}{\|c\|} \hline \text { Typ } \\ \text { (Note 2) } \end{array}$ | Max | Min | Typ (Note 2) | Max |  |
| DYNAMIC (Continued) |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{f}=1 \mathrm{MHz}$ | $\mathrm{V}_{1 \mathrm{~N}}=0$ |  | 6 |  |  | 6 |  | pF |
|  |  |  | $\mathrm{V}_{\text {IN }}=15 \mathrm{~V}$ |  | 7 |  |  | 7 |  |  |
| DIRR (Note 4) | OFF Isolation | $\begin{aligned} & V_{I N}=0, R_{L}=1 \mathrm{k} \\ & V_{S}=1 V_{\text {RMS },} f=500 \mathrm{kHz} \end{aligned}$ |  |  | 62 |  |  | 62 |  | dB |
| CCRR | Crosstalk <br> (Channel to Channel) |  |  |  | 74 |  |  | 74 |  |  |
| SUPPLY |  |  |  |  |  |  |  |  |  |  |
| $1+$ | Positive Supply Current | $\begin{aligned} & V_{\text {IN }}=4 V(\text { One Input }) \\ & \text { (All Others }=0) \end{aligned}$ |  |  | 0.23 | 0.5 |  | 0.23 | 0.5 | mA |
| $1-$ | Negative Supply Current |  |  | -10 | -0.001 |  | -10 | -0.001 |  | $\mu \mathrm{A}$ |
| $1^{+}$ | Positive Supply Current | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ (All Inputs) |  |  | 0.001 | 10 |  | 0.001 | 10 | $\mu \mathrm{A}$ |
| $1-$ | Negative Supply Current |  |  | -10 | -0.001 |  | -10 | -0.001 |  | $\mu \mathrm{A}$ |

$T_{A}=$ over operating temperature range

|  | Parameter | Test Conditions | DG300A-DG303AA |  |  | DG300A-DG303AB/C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol |  |  | Min | Typ <br> (Note 2) | Max | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}$ | Max |  |

SWITCH

| VANALOG | Analog Signal Range | l S $=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ or 4 V |  | -15 | 15 | -15 | 15 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {DS }}$ (on) | Drain-Source ON Resistance |  |  |  | 75 |  | 75 | $\Omega$ |
|  |  |  |  |  | 75 |  | 75 |  |
| IS(off) | Source OFF | $\left\{\begin{array}{l} V_{I N}=0.8 \mathrm{~V} \\ \quad \text { or } \\ \mathrm{V}_{\mathrm{IN}}=4.0 \mathrm{~V} \end{array}\right.$ | $V_{S}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-14 \mathrm{~V}$ |  | 100 |  | 100 | nA |
|  | Leakage Current |  | $V_{S}=-14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=14 \mathrm{~V}$ | -100 |  | $-100$ |  |  |
| ldoff) | Drain OFF <br> Leakage Current |  | $V_{S}=-14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=14 \mathrm{~V}$ |  | 100 |  | 100 | nA |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-14 \mathrm{~V}$ | -100 |  | -100 |  |  |
| lo(on) | Drain ON Leakage Current |  | $V_{D}=V_{S}=14 \mathrm{~V}$ |  | 100 |  | 100 | nA |
|  |  |  | $V_{D}=V_{S}=-14 V$ | -200 |  | -200 |  |  |

INPUT

| $\operatorname{INH}$ | Input Current <br> $\mathrm{w} /$ Voltage High | $\mathrm{V}_{\mathrm{IN}}=5.0 \mathrm{~V}$ | -1 |  |  |  |  |  | $\mu \mathrm{~A}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | $\mathrm{~V}_{\mathrm{IN}}=15 \mathrm{~V}$ |  |  | 1 |  |  |  |  |  |
| $\operatorname{INL}$ | Input Current <br> $\mathrm{w} /$ Voltage Low | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | -1 |  |  |  |  |  | $\mu \mathrm{~A}$ |

## SUPPLY

| $1+$ | Positive Supply Current | $\mathrm{V}_{\mathrm{IN}}=4 \mathrm{~V}$ (One Input) <br> (All Others $=0$ ) |  | 1 |  |  |  | mA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1^{-}$ | Negative Supply Current |  | -100 |  |  |  |  | $\mu \mathrm{A}$ |
| ${ }^{+}$ | Positive Supply Current | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ (All Inputs) |  | 100 |  |  |  | $\mu \mathrm{A}$ |
| $1-$ | Negative Supply Current |  | -100 |  |  |  |  | $\mu \mathrm{A}$ |

NOTE 1: Signals on $V_{S}, V_{D}$, or $V_{\mathbb{N}}$ exceeding $V^{+}$or $V-$ will be clamped by internal diodes. Limit diode forward current to maximum current ratings.
2: For design only, not $100 \%$ tested.
3: The algebraic convention whereby the most negative value is a minimum, and the most positive value is a maximum, is used in this data sheet.
4: $O F F$ isolation $=20 \log V_{S} / V_{D}$, where $V_{S}=$ input to OFF switch, and $V_{D}=$ output.

## DG300A/DG301A/DG302A/DG303A

## SWITCHING INFORMATION



0091-11
$\Delta V_{O} \Delta$ Measured Voltage Error Due to Charge Injection.
0091-10
The Error Voltage in Coulombs is $\Delta \mathrm{Q}=\mathrm{C}_{\mathrm{L}} \times \Delta \mathrm{V}_{\mathrm{O}}$.
Figure 3: Charge Injection Test Circuit


0091-12


0091-13
Figure 4: Break-Before-Make Switching Test SPDT (DG301A, DG303A)


## GENERAL DESCRIPTION

The DG308A/DG309 quad monolithic SPST CMOS switches are latch-proof and are designed to block signals up to 30 volts peak-to-peak when OFF. Featuring low ON resistance, low power consumption, and rail-to-rail analog signal range, these switches are ideally suited for high speed switching applications in communications, instrumentation and process control. The DG308A "normally-closed" and DG309 "normally-open" switches have single and dual supply capability. The input thresholds are CMOS compatible.
The DG308A/DG309 switches are available over commercial, industrial, and military temperature ranges.

## DG308A/DG309 Analog Switches

## FEATURES

- Low Power Consumption
- CMOS Compatible
- $\pm 15 \mathrm{~V}$ Analog Signal Range
- Single or Dual Supply Capability
- Alternate Source


## ORDERING INFORMATION

| Part Number | Temperature Range | Package |
| :---: | :--- | :--- |
| DG308AAK/309AK | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |
| DG308ABK/309BK | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |
| DG308ACK/309CK | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |
| DG308ACJ/309ACJ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 -Pin Plastic DIP |
| DG308ACY/309CY | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 -Pin SOIC |



[^38]ABSOLUTE MAXIMUM RATINGS

V+ to V- ..................................................... . 44 V
V- to Ground . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -25 V
$V_{\text {in }}$ to Ground (Note 1) ..............(V--2V), (V+ +2 V )
$V_{S}$ or $V_{D}$ to $V^{+}$(Note 1) $\ldots \ldots \ldots \ldots \ldots \ldots+2,\left(V^{-}-2 V\right)$
$V_{S}$ or $V_{D}$ to $V^{-}$(Note 1) $\ldots \ldots \ldots \ldots \ldots . .$.
Current, Any Terminal Except S or D.................. . 30 mA
Continuous Current, S or D . . . . . . . . . . . . . . . . . . . . . . 20 mA
Peak Current, S or D
(Pulsed at $1 \mathrm{~ms}, 10 \%$ duty cycle max) . . . . . . . . . . . . 70 mA
Operating Temperature



## Storage Temperature

C Suffix $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ A \& B Suffix. . . . . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec ) . . . . . . . . . . . . . . $300^{\circ} \mathrm{C}$ Power Dissipation*
CERDIP Package** . . . . . . . . . . . . . . . . . . . . . . . . . . 900 mW
Plastic Package***
.470 mW
*Device mounted with all leads soldered or welded to PC board.

- Derate $12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
**Derate $6.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ELECTRICAL CHARACTERISTICS $\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions |  | DG308AA, DG309A |  |  | DG308AB/C, DG309B/C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ(Note 2) | Max | Min | Typ(Note 2) | Max |  |
| SWITCH |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {ANALOG }}$ | Analog Signal Range |  |  | -15 |  | 15 | -15 |  | 15 | V |
| $\mathrm{R}_{\text {DS(on) }}$ | Drain-Source ON Resistance | $\begin{aligned} & \mathrm{V}_{\text {in }}=11 \mathrm{~V} \\ & (\mathrm{DG} 308 \mathrm{~A}) \\ & \mathrm{V}_{\text {in }}=3.5 \mathrm{~V} \\ & (\mathrm{DG} 309) \end{aligned}$ | $\mathrm{I}_{\mathrm{S}}=-1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  | 60 | 100 |  | 60 | 100 |  |
|  |  |  | $\mathrm{I}_{\mathrm{S}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  | 60 | 100 |  | 60 | 100 |  |
| ID(on) | Drain ON Leakage Current |  | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{S}}=14 \mathrm{~V}$ |  | 0.1 | 1 |  | 0.1 | 5 |  |
|  |  |  | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{S}}=-14 \mathrm{~V}$ | -2 | -0.1 |  | -5 | -0.1 |  |  |
| Is(ofi) | Source OFF Leakage Current | $\left\{\begin{array}{l} \mathrm{V}_{\mathrm{in}}=3.5 \mathrm{~V} \\ (\mathrm{DG} 308 \mathrm{~A}) \\ \mathrm{V}_{\text {in }}=11 \mathrm{~V} \\ (\mathrm{DG} 309) \end{array}\right.$ | $V_{S}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-14 \mathrm{~V}$ |  | 0.1 | 1 |  | 0.1 | 5 |  |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=-14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=14 \mathrm{~V}$ | -1 | -0.1 |  | -5 | -0.1 |  |  |
| ID(off) | Drain OFF Leakage Current |  | $\mathrm{V}_{\mathrm{S}}=-14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=14 \mathrm{~V}$ |  | 0.1 | 1 |  | 0.1 | 5 | nA |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-14 \mathrm{~V}$ | -1 | -0.1 |  | -5 | -0.1 |  |  |

INPUT

| Inh | Input Current <br> w/ Voltage High | $\mathrm{v}_{\text {in }}=15 \mathrm{~V}$ |  |  | 0.001 | 1 |  | 0.001 | 1 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IINL | Input Current. w/Voltage Low | $\mathrm{V}_{\text {in }}=0 \mathrm{~V}$ |  | -1 | -0.001 |  | -1 | -0.001 |  | $\mu \mathrm{A}$ |
| DYNAMIC |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {on }}$ | Turn-ON Time | See Figure 4 |  |  | 130 | 200 |  | 130 | 200 | ns |
| $\mathrm{t}_{\text {off }}$ | Turn-OFF Time |  |  |  | 90 | 150 |  | 90 | 150 | ns |
| Q | Charge Injection | $\mathrm{C}_{\mathrm{L}}=1 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{S}}=0, \mathrm{~V}_{\mathrm{S}}=0$ |  |  | -10 |  |  | -10 |  | pC |
| $\mathrm{C}_{\text {S(oft) }}$ | Source OFF Capacitance | $\mathrm{f}=140 \mathrm{kHz}$ | $\begin{aligned} & V_{S}=0 \\ & V_{\text {in }}=0 \mathrm{~V}(\text { DG308A } \\ & V_{\text {in }}=15 \mathrm{~V} \text { (DG309) } \end{aligned}$ |  | 11 |  |  | 11 |  | pF |
| $C_{D(\text { (of) }}$ | Drain OFF Capacitance |  | $\begin{array}{\|l} V_{D}=0 \\ V_{\text {in }}=0 \mathrm{~V} \text { (DG308A) } \\ \mathrm{V}_{\text {in }}=15 \mathrm{~V} \text { (DG309) } \\ \hline \end{array}$ |  | 8 |  |  | 8 |  | pF |
| $\mathrm{C}_{\mathrm{D} \text { (on) }}+\mathrm{C}_{\text {S(on) }}$ | Channel ON Capacitance |  | $\begin{aligned} & V_{S}=V_{D}=0 \\ & V_{\text {in }}=15 V(\text { DG308A }) \\ & V_{\text {in }}=0 V(D G 309) \end{aligned}$ |  | 27 |  |  | 27 |  | pF |
| OIRR (Note 4) | OFF Isolation | $\begin{aligned} & V_{\text {in }}=0 \mathrm{~V}(\text { (DG308A }) \\ & V_{\text {in }}=15 \mathrm{~V}(\mathrm{DG} 309) \\ & Z_{\mathrm{L}}=75 \Omega, \mathrm{~V}_{\mathrm{S}}=2 V_{\mathrm{p}-\mathrm{p}} \mathrm{f}=500 \mathrm{kHz} \end{aligned}$ |  |  | 78 |  |  | 78 |  | dB |

ELECTRICAL CHARACTERISTICS $\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Test Conditions | DG308AA, DG309A |  |  | DG308AB/C, DG309B/C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | $\begin{array}{\|c\|} \hline \text { Typ } \\ \text { (Note 2) } \end{array}$ | Max | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}$ | Max |  |
| SUPPLY |  |  |  |  |  |  |  |  |  |
| $1^{+}$ | Positive Supply Current | All Channels "ON" or "OFF"$V_{\text {in }}=0 V \text { or } 15 \mathrm{~V}$ |  | 0.001 | 10 |  | 0.001 | 100 | $\mu \mathrm{A}$ |
| $1^{-}$ | Negative Supply Current |  | $-10$ | -0.001 |  | -100 | -0.001 |  | $\mu \mathrm{A}$ |

$\mathrm{T}_{\mathrm{A}}=$ over operating temperature range

| Symbol | Parameter | Test Conditions |  | DG308AA, DG309A |  |  | DG308AB/C, DG309B/C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | $\begin{array}{\|c\|} \text { Typ } \\ \text { (Note 2) } \\ \hline \end{array}$ | Max | Min | Typ (Note 2) | Max |  |
| SWITCH |  |  |  |  |  |  |  |  |  |  |
| $V_{\text {ANALOG }}$ | Analog Signal Range |  |  | -15 |  | 15 | -15 |  | 15 | V |
| $\mathrm{R}_{\text {DS(on) }}$ | Drain-Source ON Resistance | $\begin{gathered} \mathrm{V}_{\text {in }}=11 \mathrm{~V} \\ (\mathrm{DG} 308 \mathrm{~A}) \\ \mathrm{V}_{\text {in }}=3.5 \mathrm{~V} \\ \text { (DG309) } \end{gathered}$ | $\mathrm{I}_{\mathrm{S}}=-1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V}$ |  |  | 150 |  |  | 125 | $\Omega$ |
|  |  |  | $\mathrm{I}_{\mathrm{S}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  |  | 150 |  |  | 125 |  |
| ${ }^{\text {d }}$ (on) | Drain ON Leakage Current |  | $V_{D}=V_{S}=14 \mathrm{~V}$ |  |  | 100 |  |  | 200 | nA |
|  |  |  | $V_{D}=V_{S}=-14 \mathrm{~V}$ | -200 |  |  | -200 |  |  |  |
| IS(oft) | Source OFF Leakage Current | $\begin{gathered} \mathrm{V}_{\mathrm{in}}=3.5 \mathrm{~V} \\ (\mathrm{DG} 308 \mathrm{~A}) \\ \mathrm{V}_{\mathrm{in}}=11 \mathrm{~V} \\ (\mathrm{DG} 309) \end{gathered}$ | $V_{S}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-14 \mathrm{~V}$ |  |  | 100 |  |  | 100 | nA |
|  |  |  | $\mathrm{V}_{S}=-14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=14 \mathrm{~V}$ | $-100$ |  |  | -100 |  |  |  |
| ID(off) | Drain OFF <br> Leakage Current |  | $V_{S}=-14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=14 \mathrm{~V}$ |  |  | 100 |  |  | 100 | nA |
|  |  |  | $\mathrm{V}_{S}=14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-14 \mathrm{~V}$ | $-100$ |  |  | $-100$ |  |  |  |
| INPUT |  |  |  |  |  |  |  |  |  |  |
| IINH | Input Current w/ Voltage High | $\mathrm{V}_{\text {in }}=15 \mathrm{~V}$ |  |  |  | 1 |  |  | 1 | $\mu \mathrm{A}$ |
| IINL | Input Current w/Voltage Low | $\mathrm{V}_{\text {in }}=0 \mathrm{~V}$ |  | -1 |  |  | -1 |  |  | $\mu \mathrm{A}$ |
| SUPPLY |  |  |  |  |  |  |  |  |  |  |
| $1^{+}$ | Positive Supply Current | $\mathrm{V}_{\text {in }}=0 \mathrm{~V}$ or 15 V |  |  |  | 100 |  |  | 100 | $\mu \mathrm{A}$ |
| $1-$ | Negative Supply Current |  |  | -100 |  |  | -100 |  |  | $\mu \mathrm{A}$ |

NOTES 1: Signals on $\mathrm{V}_{\mathrm{S}}, \mathrm{V}_{\mathrm{D}}$ or $\mathrm{V}_{\text {in }}$ exceeding $\mathrm{V}^{+}$or $\mathrm{V}^{-}$will be clamped by internal diodes. Limit diode forward current to maximum current ratings.
2: Typical values are for design aid only, not guaranteed and not subject to production testing.
3: The algebraic convention whereby the most negative value is a minimum, and the most positive value is a maximum, is used in this data sheet.
4: OFF isolation $=20 \log V_{D} / V_{S}$, where $V_{S}=$ input to OFF switch, and $V_{D}=$ output.

## SWITCHING INFORMATION



0110-4

$V_{\mathrm{INH}}=15 \mathrm{~V}$
$V_{I N L}=0 V$

Figure 3: $\mathrm{t}_{\text {on }}$ and $\mathrm{t}_{\text {off }}$ Switching Test


HI-200

## Dual SPST CMOS Analog Switch

## Features

- Analog Voltage Range . . . . . . . . . . . . . . . . . . . . . . . . $\pm 15 \mathrm{~V}$
- Analog Current Range . . . . . . . . . . . . . . . . . . . . . . . . 80mA
- Turn-On Time . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 240ns
- Low RON . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $55 \Omega$
- Low Power Dissipation ........................... 15mW
- TTL/CMOS Compatible


## Applications

- High Frequency Analog Switching
- Sample and Hold Circuits
- Digital Filters
- Operational Amplifier Gain Switching Networks


## Description

$\mathrm{HI}-200$ is a monolithic device comprising two independently selectable SPST switches which feature fast switching speeds (240ns) combined with low power dissipation $\left(15 \mathrm{~mW}\right.$ at $+25^{\circ} \mathrm{C}$ ). Each switch provides low "ON" resistance operation for input signal voltages up to the supply rails and for signal currents up to 80 mA . Employing Dielectric Isolation and CMOS processing, $\mathrm{HI}-200$ operates without any applications problems induced by latch-up or SCR mode phenomena.

All devices provide break-before-make switching and are TTL and CMOS compatible for maximum application versatility. $\mathrm{HI}-200$ is an ideal component for use in high frequency analog switching. Typical applications include signal path switching, sample and hold circuit, digital filters, and op amp gain switching networks.
$\mathrm{HI}-200$ is available in DIP and (TO-99) Metal Cans. $\mathrm{HI}-200-2$ is specified from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ while $\mathrm{HI}-$ $200-5$ operates from $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$. $\mathrm{Hi}-200$ is functionally and pin compatible with other available "200 series" switches.

## Pinouts

|  |  |
| :---: | ---: |
| HI-200 DIP, SOIC | HI2-0200 |
| TOP VIEW | TOP VIEW |




CASE TIED TO V-

Functional Diagram


## Ordering Information

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
| :--- | :---: | :---: |
| $\mathrm{HI} 2-0200-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 10-Pin Metal Can |
| $\mathrm{HI}-0200-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 14 -Pin CERDIP |
| $\mathrm{HI} 2-0200-4$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10-Pin Metal Can |
| $\mathrm{HI} 3-0200-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 14 -Pin Plastic DIP |
| $\mathrm{HI} 2-0200-7$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}+96 \mathrm{Hr}$. Burn-In | 10 -Pin Metal Can |
| $\mathrm{HI} 1-0200-7$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}+96 \mathrm{Hr}$. Burn-In | 14 -Pin CERDIP |
| $\mathrm{HI} 11-0200-2$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14 -Pin CERDIP |
| $\mathrm{HI}-0200-4$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Pin CERDIP |
| $\mathrm{HI} 2-0200-2$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Pin Metal Can |

CAUTION: These devices are sensitive to electrostatic discharge. Proper I.C. handling procedures should be followed.


Schematic Diagrams
tTL/CMOS REFERENCE CIRCUIT v-REF CELL

switch cell


DIGITAL INPUT BUFFER
AND LEVEL SHIFTER


ALL N-CHANNEL BODIES TO VALL P-CHANNEL BODIES TO V+ EXCEPT AS SHOWN.

## Performance Characteristics and Test Circuits

Unless Otherwise Specified: $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\text {SUPPLY }}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=0.8 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{REF}}=0$ pen

> ON RESISTANCE vs. ANALOG SIGNAL LEVEL, SUPPLY VOLTAGE AND TEMPERATURE


ON RESISTANCE vs. TEMPERATURE

(HI-200)
ON RESISTANCE vs. ANALOG SIGNAL LEVEL AND POWER SUPPLY VOLTAGE


HI-200
Performance Characteristics and Test Circuits (Continued)
SWITCH LEAKAGE CURRENT vs. TEMPERATURE
(HI-200)


SWITCH CURRENT vs: VOLTAGE


OFF LEAKAGE CURRENT vs. TEMPERATURE


ON LEAKAGE CURRENT vs. TEMPERATURE


SWITCH CURRENT vs. VOLTAGE


## Performance Characteristics and Test Circuits (Continued)

(HI-200)
SWITCH TIME vs. TTL LOGIC LEVEL


ON/OFF SWITCH TIME vs. LOGIC LEVEL


Switching Waveforms

ton, toff (TTL INPUT)
$\mathrm{V}_{\mathrm{AH}}=+4.0 \mathrm{~V}$


TOP: TTL Input BOTTOM: Output

VERTICAL: 2V/Div. HORIZONTAL: 200ns/Div.
ton, toff (CMOS INPUT)
$V_{\text {REF }}=O P E N, V_{A H}=+15 \mathrm{~V}$


TOP: CMOS input VERTICAL: 5V/Div. BOTTOM: Output

HORIZONTAL: 200ns/Div.

# Quad SPST CMOS Analog Switch 

## Features

- Analog Voltage Range ................................ $\pm 15 \mathrm{~V}$
- Analog Current Range ............................ . 80mA
- Turn-On Time . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 185ns
- Low RON . ................................................ $55 \Omega$
- Low Power Dissipation 15 mW
- TTL/CMOs Compatible


## Applications

- High Frequency Analog Switching
- Sample and Hold Circuits
- Digital Filters
- Operational Amplifier Gain Switching Networks


## Description

$\mathrm{HI}-201$ is a monolithic device comprising four independently selectable SPST switches which feature fast switching speeds (185ns) combined with low power dissipation ( 15 mW at $+25^{\circ} \mathrm{C}$ ). Each switch provides low "ON" resistance operation for input signal voltages up to the supply rails and for signal currents up to 80 mA . Employing Dielectric Isolation and CMOS processing, $\mathrm{HI}-201$ operates without any applications problems induced by latch-up or SCR mode phenomena.

All devices provide break-before-make switching and are TTL and CMOS compatible for maximum application versatility. $\mathrm{HI}-201$ is an ideal component for use in high frequency analog switching. Typical applications include signal path switching, sample and hold circuit, digital filters, and op amp gain switching networks.
$\mathrm{HI}-201$ is available in a 16 lead Dual-In-Line package. $\mathrm{HI}-201-2$ is specified from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ while $\mathrm{HI}-$ 201-5 operates from $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$. $\mathrm{HI}-201$ is functionally and pin compatible with other available " 200 series" switches.


## Ordering Information

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
| :---: | :---: | :---: |
| HI1-0201-7 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}+96 \mathrm{Hr}$. Burn-In | 16 -Pin Ceramic DIP |
| HI1-0201-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 16 -Pin Ceramic DIP |
| HI1-0201-4 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 -Pin Ceramic CIP |
| HI4PO201-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | $20-$-in PLCC |
| HIPPO201-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 16 -Pin SOIC |
| HIPPO201-9 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 -Pin SOIC |
| HI1-0201-2 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 -Pin Ceramic DIP |
| HI3-0201-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | $16-$-in Plastic DIP |

[^39]Copyright © Harris Corporation 1991

| Absolute Maximum Ratings |  | Operating Temperature Range |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage Between Pins 4 and $13 \ldots \ldots . . . . . . .$. <br> VREF to Ground ......................................... $+20 \mathrm{~V},-5 \mathrm{~V}$ |  | $\begin{aligned} & \mathrm{HI}-201-2 . \\ & \mathrm{HI}-201-4 . \end{aligned}$ |  |  |  |  | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |
|  |  | -250 | 0 $+85{ }^{\circ} \mathrm{C}$ |
| $V_{\text {REF }}$ to Ground <br> Digital Input Voltage | PPLY +4 V |  |  |  |  |  | HI-201-5 |  |  |  |  | . $.0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
|  |  | Storage Temperature. |  |  |  | . |  |  |
| Analog Input Voltage (One Switch) . . . . . . . . . $+\mathrm{V}_{\text {SUPPLY }}+2.0 \mathrm{~V}$ |  |  |  |  |  |  |  |  |  |  |
| - -VSUPPLY -2.0V |  |  |  |  |  |  |  |  |  |  |
| Total Dissipation*............................... | . 750 mW | *Derate $8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ Above $\mathrm{T}_{\mathrm{A}}=+75^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |  |
| Electrical Specifications Unless Otherwise Specified: |  | upplies $=+15 \mathrm{~V},-15 \mathrm{~V} ; \mathrm{V}_{\text {REF }}=$ Open; $\mathrm{V}_{\text {AH }}($ Logic Level High $)=2.4 \mathrm{~V}$, <br> AL (Logic Level Low) $=+0.8 \mathrm{~V}$ <br> or Test Conditions Consult Peformance Characteristics |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |
| PARAMETER | TEMP | $\begin{gathered} \mathrm{HI}-201-2 \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  | $\begin{gathered} \mathrm{HI}-201-5^{\star \star} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ |  |  | UNITS |  |  |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |  |  |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{S}}$, Analog Signal Range RON, On Resistance (Note 1) | Full | -15 | - | +15 | -15 | - | +15 | v |  |  |
|  | $+25^{\circ} \mathrm{C}$ | - | 55 | 70 | - | 55 | 80 | $\Omega$ |  |  |
| IS(OFF), Off Input Leakage Current (Note 6) | Full | - | 80 | 100 | - | 75 | 100 | $\Omega$ |  |  |
|  | $+25^{\circ} \mathrm{C}$ | - | 2 | 5 | - | 2 | 50 | nA |  |  |
|  | Full | - | - | 500 | - | - | 250 | nA |  |  |
| ${ }^{\text {I }}$ (OFF), Off Output Leakage Current (Note 6) | $+25^{\circ} \mathrm{C}$ | - | 2 | 5 | - | 2 | 50 | nA |  |  |
|  | Full | - | 35 | 500 | - | 35 | 250 | 11 A |  |  |
| ${ }^{\prime} \mathrm{D}(\mathrm{ON})$, On Leakage Current (Note 6) | $+25^{\circ} \mathrm{C}$ | - | 2 | 5 | - | 2 | 50 | 11 A |  |  |
|  | Full | - | - | 500 | - | - | 250 | nA |  |  |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {AL }}$, Input Low Threshold | Full | - | - | 0.8 | - | - | 0.8 | V |  |  |
| $\mathrm{V}_{\text {AH }}$, Input High Threshold | Full | 2.4 | - | - | 2.4 | - | - | V |  |  |
| $\mathrm{I}_{\mathrm{A}}$, Input Leakage Current (High or Low) (Note 2) | Full | - | - | 1.0 | - | - | 1.0 | $\mu \mathrm{A}$ |  |  |
| SWITCHING CHARACTERISTICS |  |  |  |  |  |  |  |  |  |  |
| topen, Break-Before Make Delay (Note 3) ton, Switch On Time | $+25^{\circ} \mathrm{C}$ | - | 30 | - | - | 30 | - | ns |  |  |
|  | $+25^{\circ} \mathrm{C}$ | - | 185 | 500 | - | 185 | - | ns |  |  |
| toff, Switch Off Time | Full | - | 1000 | - | - | 1000 | - | ns |  |  |
|  | $+25^{\circ} \mathrm{C}$ | - | 220 | 500 | - | 220 | - | ns |  |  |
| "Off Isolation" (Note 4) | Full | - | 1000 | - | - | 1000 | - | ns |  |  |
|  | +250\% | - | 80 | - | - | 80 | - | dB |  |  |
| ${ }^{\text {CS(OFF) }}$, Input Switch Capacitance | $+25^{\circ} \mathrm{C}$ | - | 5.5 | - | - | 5.5 | - | pF |  |  |
| $\left.\begin{array}{l}C_{D(O F F)}, \\ C_{D(O N)},\end{array}\right\} \quad$ Output Switch Capacitance | +250 ${ }^{\circ}$ | - | 5.5 | - | - | 5.5 | - | pF |  |  |
|  | $+25^{\circ} \mathrm{C}$ | - | 11 | - | - | 11 | - | pF |  |  |
| $\mathrm{C}_{\mathrm{A}}$, Digital Input Capacitance | $+25^{\circ} \mathrm{C}$ | - | 5 | - | - | 5 | - | pF |  |  |
| $\mathrm{C}_{\text {DS (OFF) }}$, Drain-To-Source Capacitance | $+25^{\circ} \mathrm{C}$ | - | 0.5 | - | - | 0.5 | - | pF |  |  |
| POWER REQUIREMENTS (Note 5) |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{P}_{\mathrm{D}}$, Power Dissipation | $+25^{\circ} \mathrm{C}$ | - | 15 | - | - | 15 | - | mW |  |  |
|  | Full | - | - | 60 | - | - | 60 | mW |  |  |
| ${ }^{1}+$ Current (Pin 13) | $+25^{\circ} \mathrm{C}$ | - | 0.5 | - | - | 0.5 | - | mA |  |  |
|  | Full | - | - | 2.0 | - | - | 2.0 | mA |  |  |
| $\mathrm{I}^{-}$, Current (Pin 4) | $+25^{\circ} \mathrm{C}$ | - | 0.5 | - | - | 0.5 | - | mA |  |  |
|  | Full | - | - | 2.0 | - | - | 2.0 | mA |  |  |
| NOTES: |  |  |  |  |  |  |  |  |  |  |
| 1. $\mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}$, IOUT $=1 \mathrm{~mA}$ <br> 2. Digital Inputs are MOS gates - Typical Leakage is Less Than 1 nA . <br> 3. $\mathrm{V}_{\mathrm{AH}}=4.0 \mathrm{~V}$. |  | 4. $\mathrm{V}_{\mathrm{A}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{v}_{\mathrm{S}}=3 \mathrm{~V}_{\mathrm{RMS}}, \mathrm{f}=100 \mathrm{kHz}$. <br> 5. $V_{A}=+3 V$ or $V_{A}=O V$ for All Switches. |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  | 6. Refer to Leakage Current Measurement Diagram on Page 3-8. |  |  |  |  |  |  |  |  |
| **NOTE: H $\mathrm{H}-201-4$ Has Same Specifications as $\mathrm{HI}-201-5$ Over the Temperature Range $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |

HI-201


DIGITAL INPUT BUFFER
AND LEVEL SHIFTER


ALL P -CHANNEL BODIES TO V ALL P-CHANNEL BODIES TO V+ EXCEPT AS SHOWN.

Functional Diagram


## Performance Characteristics and Test Circuits

Unless Otherwise Specified: $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\text {SUPPLY }}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=0.8 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{REF}}=$ Open
ON RESISTANCE vs. ANALOG SIGNAL LEVEL, ..
SUPPLY VOLTAGE AND TEMPERATURE


ON RESISTANCE vs. TEMPERATURE

(Hi-201)
ON RESISTANCE vs. ANALOG SIGNAL LEVEL AND POWER SUPPLY VOLTAGE


## Performance Characteristics and Test Circuits (Continued)

SWITCH LEAKAGE CURRENT vs. TEMPERATURE
(HI-201)


SWITCH CURRENT vs. VOLTAGE


LOGIC "0" = SWITCH ON

ton toff (TTL INPUT)
$\mathrm{V}_{\mathrm{IN}}=+4.0 \mathrm{~V}$


TOP: TTL Input BOTTOM: Output

VERTICAL: 2V/Div. HORIZONTAL: 100ns/Div.
ton, toff (CMOS INPUT)
$V_{\text {REF }}=$ OPEN, $V_{\text {IN }}=+15 \mathrm{~V}$


TOP: CMOS Input VERTICAL: 5V/Div. HORIZONTAL: 100ns/Div.

OFF ISOLATION vs. FREQUENCY


For More Information See Application Notes 520, 521,531, 532 and 557 in Section 10 of Data Book.

## HI-201HS

## High Speed Quad SPST CMOS Analog Switch

## Features



## Applications

- High Speed Multiplexing
- High Frequency Analog Switching
- Sample and Hold Circuits
- Digital Filters
- Operational Amplifier Gain Switching Networks
- Integrator Reset Circuits


## Description

The $\mathrm{HI}-201 \mathrm{HS}$ is a monolithic CMOS Analog Switch featuring very fast switching speeds and low ON resistance. This integrated circuit consists of four independently selectable SPST switches and is pin compatible with the industry standard $\mathrm{HI}-201$ switch.

Fabricated using silicon-gate technology and the Harris Dielectric Isolation process, this TTL compatible device offers improved performance over previously available CMOS analog switches. Featuring maximum switching times of 50 ns , low ON resistance of $50 \Omega$ maximum, and a wide analog signal range, the $\mathrm{HI}-201 \mathrm{HS}$ is designed for any application where improved switching performance, particularly switching speed, is required. (A more detailed discussion on the design and application of the HI-201HS can be found in Application Note 543).

The HI-201HS is available in a 16 pin Ceramic DIP package. The $\mathrm{HI}-201 \mathrm{HS}-2$ is specified over the temperature range from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and the $\mathrm{HI}-201 \mathrm{HS}-5$ version from $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$. $\mathrm{HI}-201 \mathrm{HS}-4$ is also offered from $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.


20 PLASTIC LEAD CERAMIC CHIP


Functional Diagram


## Ordering Information

| PART <br> NUMBER | TEMP. <br> RANGE | PACKAGE |
| :--- | :---: | :--- |
| $\mathrm{HI} 1-0201 \mathrm{HS}-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 16 Pin Ceramic DIP |
| $\mathrm{HI} 3-0201 \mathrm{HS}-4$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Pin Plastic DIP |
| $\mathrm{HI} 1-0201 \mathrm{HS}-2$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 Pin Ceramic DIP |
| $\mathrm{HI} 1-0201 \mathrm{HS}-4$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Pin Ceramic DIP |
| $\mathrm{HI} 4 \mathrm{P} 0201 \mathrm{HS}-4$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 Pin PLCC |
| $\mathrm{HI} 4 \mathrm{P} 0201 \mathrm{HS}-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 20 Pin PLCC |
| $\mathrm{HI} 3-0201 \mathrm{HS}-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 16 Pin Plastic DIP |
| $\mathrm{HI} 1-0201 \mathrm{HS}-7$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 16 Pin Ceramic DIP |
| $\mathrm{HI} 4-0201 \mathrm{HS} / 883$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 20 Pin LCC |

CAUTION: These devices are sensitive to electrostatic discharge. Proper I.C. handling procedures should be followed.
Copyright © Harris Corporation 1991

| Absolute Maximum Ratings |  | Operating Temperature Range. |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage (Between Pins 4 and 13) . . . . . . . . . . . . . . . 36 V |  | HI-201HS-2 |  |  |  |  | $-55{ }^{\circ} \mathrm{C}$ | $+125{ }^{\circ} \mathrm{C}$ |
| Digital Input Voltage (Pins $1,8,9,16) \ldots \ldots \ldots \ldots+\mathrm{V}_{\text {SUPPLY }}+4 \mathrm{C}$ |  | HI-201HS-4 |  |  |  |  | $-25^{\circ}$ | ( $+855^{\circ} \mathrm{C}$ |
|  | PLY -4V | HI-201HS-5 |  |  |  |  | . $0^{\circ}$ | O $+755^{\circ} \mathrm{C}$ |
| Analog Input Voltage (One Switch) $\ldots \ldots \ldots \ldots . . \mathrm{V}_{\text {SUPPLY }}+2.0 \mathrm{~V}$ |  | Storage Temperature. |  |  |  |  | $-65^{\circ} \mathrm{C}$ | $+150^{\circ} \mathrm{C}$ |
| Pins 2, 3, 6, 7, 10, 11, 14, 15 <br> - ${ }^{\text {SUPPLY }}$-2.0V |  |  |  |  |  |  |  |  |
| Analog Current - Continuous Peak ................. 30mA, 80 mA |  |  |  |  |  |  |  |  |
| Total Power Dissipation (Note 2) . . . . . . . . . . . . . . . . 75.750 mWMaximum Junction Temperature. . . . . . . . . . . . . $+1755^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |
| Electrical Specifications Unless Otherwise Specified: |  | Supplies $=+15 \mathrm{~V},-15 \mathrm{~V}$; $\mathrm{V}_{\mathrm{AH}}$ (Logic Level High) $=3.0 \mathrm{~V}$, $\mathrm{V}_{\mathrm{AL}}$ (Logic Level Low) $=+0.8 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$ |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |
| PARAMETER | TEMP | HI-201HS-2 |  |  | HI-201HS-5/-4 |  |  | UNITS |
|  |  |  |  |  |  |  |  |  |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{S}}$, Analog Signal RangeRON, On Resistance (Note 3) | Full | -15 | - | +15 | -15 | - | +15 | v |
|  | $+25^{\circ} \mathrm{C}$ | - | 30 | 50 | - | 30 | 50 | $\Omega$ |
|  | Full | - | - | 75 | - | - | 75 | $\Omega$ |
| RON Match IS(OfF), Off Input Leakage Current | $+25^{\circ} \mathrm{C}$ | - | 3 | - | - | 3 | - | \% |
|  | $+25^{\circ} \mathrm{C}$ | - | 0.3 | 10 | - | 0.3 | 10 | nA |
| ${ }^{\prime} \mathrm{D}$ (OFF), Off Output Leakage Current | Full | - | - | 100 | - | - | 50 | nA |
|  | $+25^{\circ} \mathrm{C}$ | - | 0.3 | 10 | - | 0.3 | 10 | nA |
|  | Full | - | - | 100 | - | - | 50 | nA |
| ${ }^{\text {I }}$ ( ON ), On Leakage Current | $+25^{\circ} \mathrm{C}$ | - | 0.1 | 10 | - | 0.1 | 10 | nA |
|  | Full | - | - | 100 | - | - | 50 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{AL}}$, Input Low Threshold $V_{\text {AH }}$, Input High Threshold | Full | - | - | 0.8 | - | - | 0.8 | V |
|  | $+25^{\circ} \mathrm{C}$ | 2.0 | - | - | 2.0 | - | - | v |
| $\mathrm{V}_{\mathrm{AH}}$, Input High Threshold | Full | 2.4 | - | - | 2.4 | - | - | v |
| ${ }^{\prime} \mathrm{AL}$, Input Leakage Current (Low) | $+25^{\circ} \mathrm{C}$ | - | 200 | - | - | 200 | - | $\mu \mathrm{A}$ |
|  | Full | - | - | -500 | - | - | -500 | $\mu \mathrm{A}$ |
| ${ }^{\text {AH, }}$, Input Leakage Current (High) | $+25^{\circ} \mathrm{C}$ | - | 20 | - | - | 20 | - | $\mu \mathrm{A}$ |
|  | Full | - | - | +40 | - | - | +40 | $\mu \mathrm{A}$ |
| SWITCHING CHARACTERISTICS |  |  |  |  |  |  |  |  |
| ton, Switch On Time (Note 4) | $+25^{\circ} \mathrm{C}$ | - | 30 | 50 | - | 30 | 50 | ns |
| tofF1, Switch Off Time (Note 4) | $+25^{\circ} \mathrm{C}$ | - | 40 | 50 | - | 40 | 50 | ns |
| toff2, Switch Off Time (Note 4) | $+25^{\circ} \mathrm{C}$ | - | 150 | - | - | 150 | - | ns |
| Output Settling Time 0.1\% | $+25^{\circ} \mathrm{C}$ | - | 180 | - | - | 180 | - | ns |
| "Off Isolation" (Note 5) | $+25^{\circ} \mathrm{C}$ | - | 72 | - | - | 72 | - | dB |
| Crosstalk (Note 6) | $+25^{\circ} \mathrm{C}$ | - | 86 | - | - | 86 | - | dB |
| Charge Injection (Note 7) | $+25^{\circ} \mathrm{C}$ | - | 10 | - | - | 10 | - | pC |
| $\mathrm{C}_{\text {S(OFF) })}$, Input Switch Capacitance | $+25^{\circ} \mathrm{C}$ | - | 10 | - | - | 10 | - | pF |
| $\left.\begin{array}{l}C_{\text {d }}(\mathrm{OFF}), \\ \mathrm{C}_{\mathrm{D}(\mathrm{ON})},\end{array}\right\}$ Output Switch Capacitance | $+25^{\circ} \mathrm{C}$ | - | 10 | - | - | 10 | - | pF |
|  | $+25^{\circ} \mathrm{C}$ | - | 30 | - | - | 30 | - | pF |
| $\mathrm{C}_{\mathrm{A}}$, Digital Input Capacitance | $+25^{\circ} \mathrm{C}$ | - | 18 | - | - | 18 | - | pF |
| $\mathrm{C}_{\text {DS(OFF), }}$, Drain-To-Source Capacitance | $+25^{\circ} \mathrm{C}$ | - | 0.5 | - | - | 0.5 | - | pF |
| POWER REQUIREMENTS (Note 8) |  |  |  |  |  |  |  |  |
| $\mathrm{P}_{\mathrm{D}}$, Power Dissipation | $+25^{\circ} \mathrm{C}$ | - | 120 | - | - | 120 | - | mW |
|  | Full | - |  | 240 | - | - | 240 | mW |
| ${ }^{+}$, Current (Pin 13) | $+25^{\circ} \mathrm{C}$ | - | 4.5 | - | - | 4.5 | - | mA |
|  | Full |  | - | 10.0 | - | - | 10.0 | mA |
| $\mathrm{I}^{-}$, Current (Pin 4) | $+25^{\circ} \mathrm{C}$ | - | 3.5 | - | - | 3.5 | - | mA |
|  | Full | - | - | 6 | - | - | 6 | mA |
| NOTES: |  |  |  |  |  |  |  |  |
| 1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied. <br> 2. Derate $8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+75^{\circ} \mathrm{C}, \theta_{\mathrm{ja}}=100^{\circ} \mathrm{C} / \mathrm{W}, \theta_{\mathrm{jc}}=32^{\circ} \mathrm{C} / \mathrm{W}$. <br> 3. $\mathrm{V}_{\text {OUT }}= \pm 10 \mathrm{~V}$, IOUT $=1 \mathrm{~mA}$. <br> 4. $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{V}_{\mathrm{IN}}=+10 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=+3 \mathrm{~V}$. <br> (See Switching Waveforms). |  | 5. $V_{A}=3 V, R_{L}=1 \mathrm{k} \Omega, C_{L}=10 \mathrm{pF}, V_{I N}=3 V_{R M S}, f=100 \mathrm{kHz}$. <br> 6. $V_{A}=3 V, R_{L}=1 \mathrm{k} \Omega, V_{I N}=3 V_{R M S} ; f=100 \mathrm{kHz}$. <br> 7. $C_{L}=1000 \mathrm{pF}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{IN}}=0 \Omega, \Delta \mathrm{Q}=\mathrm{C}_{\mathrm{L}} \times \Delta \mathrm{V}_{\mathrm{O}}$. <br> 8. $\mathrm{V}_{\mathrm{A}}=3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{A}}=0$ for all switches. <br> 9. $\mathrm{V}_{\mathrm{A}}=4 \mathrm{~V}$. |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |

## Test Circuit

SWITCHING TEST CIRCUIT (tON, tOFF1, tOFF2)


## Switching Waveforms


ton, toff(TTL INPUT)
$\mathrm{V}_{\text {AH }}=+3.0 \mathrm{~V}$


TOP: TTL Input (2V/Div.) BOTTOM: Output (5V/Div.) HORIZONTAL: 100ns/Div.

## Typical Performance Curves

"ON" RESISTANCE vs. ANALOG SIGNAL LEVEL AND TEMPERATURE


IS(OFF) OR ID(OFF) vs. TEMPERATURE*


## SUPPLY CURRENT vs. TEMPERATURE


"ON" RESISTANCE vs. ANALOG SIGNAL LEVEL AND POWER SUPPLY VOLTAGE


ID(ON) vs. TEMPERATURE*


LEAKAGE CURRENT vs. ANALOG INPUT VOLTAGE


* THEORETICALLY, LEAKAGE CURRENT WILL CONTINUE TO DECREASE BELOW $+25^{\circ} \mathrm{C}$. BUT DUE TO ENVIRONMENTAL CONDITIONS, LEAKAGE MEASUREMENTS BELOW THIS TEMPERATURE ARE NOT REPRESENTATIVE OF ACTUAL SWITCH PERFORMANCE.

Typical Performance Curves (Continued) digital input leakage current vs. temperature*


SWITCHING TIME vs. TEMPERATURE


SWITCHING TIME vs. POSITIVE SUPPLY VOLTAGE


LEAKAGE CURRENT vs. ANALOG INPUT VOLTAGE
( $\mathrm{V}_{\mathrm{IN}}>+14 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}<-14 \mathrm{~V}$ )


SWITCHING TIME vs. POSITIVE AND NEGATIVE SUPPLY VOLTAGE


SWITCHING TIME vs. NEGATIVE SUPPLY VOLTAGE


[^40]Typical Performance Curves (Continued)

INPUT SWITCHING THRESHOLD vs. POSITIVE AND NEGATIVE SUPPLY VOLTAGES


CAPACITANCE vs. ANALOG INPUT



CHARGE INJECTION vs. ANALOG INPUT


OFF ISOLATION vs. FREQUENCY


CROSSTALK vs. FREQUENCY


HI-201HS

## Switching Characteristics

## SWITCHING CHARACTERISTICS vs. INPUT VOLTAGE

Typical delay, tON, tOFF, settling time and switching transients in this circuit.


If $R_{L}$ or $C_{L}$ is increased, there will be corresponding increases in rise and/or fall RC times.
$\mathbf{V}_{\mathrm{O}}$ - OUTPUT SWITCHING WAVEFORMS


## Switching Characteristics (Continued)

$\mathbf{V}_{\mathrm{O}}$ - OUTPUT SWITCHING WAVEFORMS


## Application Information

## LOGIC COMPATIBILITY

The HI-201HS is TTL compatible. Its logic inputs (Pins 1, 8, 9,16 ) are designed to react to digital inputs which exceed a fixed, internally generated TTL switching threshold. The HI201HS can also be driven with CMOS logic ( $0-15 \mathrm{~V}$ ), although the switch performance with CMOS logic will be inferior to that with TTL logic ( $0-5 \mathrm{~V}$ ).
The logic input design of the $\mathrm{HI}-201 \mathrm{HS}$ is largely responsible for its fast switching speed. It is a design which features a unique input stage consisting of complementary vertical PNP and NPN bipolar transistors. This design differs from that of the standard $\mathrm{HI}-201$ product where the logic inputs are MOS transistors.

Although the new logic design enhances the switching speed performance, it also increases the logic input leakage currents. Therefore, the $\mathrm{HI}-201 \mathrm{HS}$ will exhibit larger digital input leakage currents in comparison to the standard HI-201 product.

## CHARGE INJECTION

Charge injection is the charge transferred, through the internal gate-to-channel capacitances, from the digital logic input to the analog output. To optimize charge injection performance for the $\mathrm{HI}-201 \mathrm{HS}$, it is advisable to provide a TTL logic input with fast rise and fall times.

If the power supplies are reduced from $\pm 15 \mathrm{~V}$, charge injection will become increasingly dependent upon the digital input frequency. Increased logic input frequency will result in larger output error due to charge injection.

## POWER SUPPLY CONSIDERATIONS

The electrical characteristics specified in this data sheet are guaranteed for power supplies $\pm \mathrm{V}_{S}= \pm 15 \mathrm{~V}$. Power supply voltages less than $\pm 15 \mathrm{~V}$ will result in reduced switch performance. The following information is intended as a design aid only:

| POWER SUPPLY VOLTAGES | SWITCH PERFORMANCE |
| :---: | :--- |
| $\pm 12< \pm \mathrm{V}_{\mathrm{S}} \pm 15 \mathrm{~V}$ | Minimal Variation |
| $\pm \mathrm{V}_{\mathrm{S}}< \pm 12 \mathrm{~V}$ | Parametric Variation becomes |
|  | Increasingly Large |
| (Increased ON Resistance, |  |
|  | Longer Switching Times). |
| $\pm \mathrm{V}_{\mathrm{S}}< \pm 10 \mathrm{~V}$ | Not Recommended. |
| $\pm \mathrm{V}_{\mathrm{S}}> \pm 16 \mathrm{~V}$ | Not Recommended. |

## SINGLE SUPPLY

The switch operation of the $\mathrm{HI}-201 \mathrm{HS}$ is dependent upon an internally generated switching threshold voltage optimized for $\pm 15 \mathrm{~V}$ power supplies. The HI-201HS does not provide the necessary internal switching threshold in a single supply system. Therefore, if single supply operation is required, the $\mathrm{HI}-300$ series of switches is recommended. The HI-300 series will remain operational to a minimum +5 V single supply.
Switch performance will degrade as power supply voltage is reduced from optimum levels ( $\pm 15 \mathrm{~V}$ ). So it is recommended that a single supply design be thoroughly evaluated to ensure that the switch will meet the requirements of the application.

Schematic Diagrams
TTL/CMOS REFERENCE CIRCUIT


SWITCH CELL


DIGITAL INPUT AND
LEVEL SHIFTER


## Features

- Wideband Operation $\qquad$ 200 MHz
- Differential Gain $\qquad$ 0.03\%
- Differential Phase 0.003 Degrees
- Switching Speed 100ns
- RON $.35 \Omega$
- Off Isolation @ 10 MHz -65dB
- Crosstalk @ 10 MHz $\qquad$ -80dB


## Applications

- Routing Switchers
- Production Mixers
- High Definition TV
- Radar Signal Conditioning


## Pinouts

(CERAMIC/PLASTIC DIP) LOGIC "1" INPUT TOP VIEW

(LCC/PLCC) LOGIC "0" INPUT TOP VIEW


## Description

The $\mathrm{HI}-222$ is a high frequency analog switch that complements the Harris family of high speed op amps and buffers. Fabricated with our Dielectric Isolation process and using silicon gate technology, many key parameters have been enhanced.

Crosstalk and off isolation are optimized with a T-switch configuration and the use of nonconnected pins for extended shielding. Other features of the $\mathrm{HI}-222$ include wideband operation, low RON, fast switching speeds and low differential gain and phase. The characteristics of this TTL compatible device make it ideal for designs where improved switching performance is required.

The primary application of this dual SPST switch is the routing of high frequency signals in equipment ranging from video production mixers to military RF circuits.

The $\mathrm{HI}-222$ is available in a 14 pin Ceramic DIP with $-5,-9$ and /883 temperature options, and in a Plastic DIP with a -5 option. A Plastic Leaded Chip Carrier (PLCC) with a $\mathbf{- 5}$ option and a Leadless Chip Carrier (LCC) with a /883 option are also offered. For additional information on the /883 products, please refer to the Harris Military Analog Product Data Book.

## Functional Diagram



## Ordering Information

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
| :--- | :---: | :---: |
| HI4P0222-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 20-Pin PLCC |
| HI1-0222-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 14-Pin CERDIP |
| HI3-0222-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 14-Pin Plastic DIP |
| HI1-0222-9 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Pin CERDIP |

NOTE: Source and Drain are arbitrarily depicted as Analog Input and Output, respectively. They may be interchanged without affecting performance. All nonconnected pins should be tied to ground.

Specifications HI-222


NOTES:

1. As with all semiconductors, stresses listed under "Absolute Maximum Ratings" may be applied to devices (one at a time) without resulting in permanent damage. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The conditions listed under "Electrical Specifications" are the only conditions recommended for satisfactory operation.
2. $\mathrm{V}_{\text {OUT }}= \pm 5 \mathrm{~V}$, IOUT $=7.5 \mathrm{~mA}$
3. $\mathrm{V}_{\mathrm{IN}}=+5 \mathrm{~V}, R_{\mathrm{L}}=2 \mathrm{k} \Omega, C_{\mathrm{L}}=40 \mathrm{pF}$. $\mathrm{V}_{\mathrm{A}}$ levels are 0.0 V to 3.0 V for switch under test. Switch not under test has $V_{A}=4.0 \mathrm{~V}$.
4. $\mathrm{V}_{\mathrm{iN}}=300 \mathrm{mV} \mathrm{V}_{\mathrm{p}-\mathrm{p}}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{~V}_{\mathrm{AH}}=+2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=0.8, \mathrm{f}=10.0 \mathrm{MHz}$.
5. $V_{I N}=300 \mathrm{mV} V_{p-p}, V_{\text {OFFSET }}=1.0, f=3.58 \mathrm{MHz}$ and $4.43 \mathrm{MHz}, V_{A L}=0 V$, $\mathrm{R}_{\mathrm{L}}=2 \mathrm{~K} \Omega$.
6. $V_{I N}=300 \mathrm{~m} V_{p-p}, R_{L}=50 \Omega, V_{A L}=0.8 \mathrm{~V}$.

## Test Circuit switching test Circuit (ton, toff1)


$v_{O}=v_{I N} \frac{R_{L}}{R_{L}+R_{O N}}$
$\mathrm{C}_{\mathrm{L}}$ Includes $\mathrm{C}_{\text {FIXTURE }}+\mathrm{C}_{\text {PROBE }}$

## Switching Waveforms

LOGIC "0" = SWITCH ON

$t_{0 N}, t_{O F F}, \mathrm{v}_{\mathrm{AL}}=0.0 \mathrm{~V}, \mathrm{v}_{\mathrm{AH}}=3.0 \mathrm{~V}$


Top: (2V/Div.)
Bottom: Output (2V/Div.)
Horizontal: 100ns/Div.

HI-222


Typical Performance Curves Unless Otherwise Specified: $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\text {SUPPLY }}= \pm 15 \mathrm{~V}$

SUPPLY CURRENT vs. TEMPERATURE vs. SUPPLY VOLTAGE


SWITCHING TIME vs. TEMPERATURE


STEADY STATE ADDRESS INPUT CURRENT vs. TEMPERATURE


SWITCHING THRESHOLD vs. $\pm$ SUPPLY VOLTAGE


ADDRESS INPUT THRESHOLD vs. TEMPERATURE


Typical Performance Curves Unless Otherwise Specified: $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\text {SUPPLY }}= \pm 15 \mathrm{~V}$

Ron vs. ANALOG INPUT vs. TEMPERATURE


RON vs. ANALOG INPUT vs. SUPPLY VOLTAGE



IDON vs. TEMPERATURE vs. ANALOG INPUT





Schematic Diagram

## biAS Network



LEVEL SHIFTER
SWITCH


# HI-300 thru HI-307 

CMOS Analog.Switches

Features

- Analog Signal Range ( $\mathbf{\pm 1 5 V}$ Supplies) . . . . . . . . . . . . . . $\pm 15 \mathrm{~V}$
- Low Leakage (Typical @ +250 C) .................... . . 40pA
- Low Leakage (Typical @ +125${ }^{\circ} \mathrm{C}$ ) . . . . . . . . . . . . . . . . . . 1nA
- Low On Resistance (Typical @ +25ㅇ
- Break-Before-Make Delay (Typical) . . . . . . . . . . . . . . 60ns
- Charge Injection 30pC
- TTL, CMOS Compatible
- Symetrical Switch Elements
- Low Operating Power ............................... . 1.0mW (Typical for HI-300-303)


TYPICAL SWITCH 300 SERIES

## Functional Diagram

## Description

The $\mathrm{HI}-300$ through $\mathrm{HI}-307$ series of switches are monolithic devices fabricated using CMOS technology and the Harris dielectric isolation process. These switches feature break-before-make switching, (HI-301, 303, 305 \& 307 only), low and nearly constant ON resistance over the full analog signal range, and low power dissipation, (a few milliwatts for the $\mathrm{HI}-300$ 303, a few hundred microwatts for the $\mathrm{HI}-304-307$ ).
The HI-300-303 are TTL compatible and have a logic " 0 ". condition with an input less than 0.8 V and a logic " 1 " condition with an input greater than 4.0 V . The $\mathrm{HI}-304-307$ switches are CMOS compatible and have a low state with an input less than 3.5 V and a high state with an input greater than 11 V . (See pinouts for switch conditions with a logic " 1 " input.)

All the devices are available in a 14 pin Epoxy or Ceramic DIP. The HI-300, 301, 304 and 305 are also available in a 10 pin Metal Can. Each of the switch types are available in either the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ or $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ operating ranges.

Pinouts : (SWITCH STATES ARE FOR A LOGIC " 1 " INPUT) DUAL SPST HI-300 \& HI-304

SPDT HI-301 \& HI-305

DIP TOP VIEWS


| LOGIC | SWITCH |
| :---: | :---: |
| 0 | OFF |
| 1 | ON |

METAL CAN


* The substrate and case are internally tied to $V$-. (The case should not be used as the $V$ - connection, however.)


## Applications

- Sample and Hold i.e. Low Leakage Switching
- Op Amp Gain Switching i.e. Low On Resistance
- Portable, Battery Operated Circuits
- Low Level Switching Circuits
- Dual or Single Supply Systems



## Electrical Specifications Notes:

1. As with all semiconductors, stresses listed under "Absolute Maximum Ratings" may be applied to devices (one at a time) without resulting in permanent damage. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The conditions listed under "Electrical Specifications" are the only conditions recommended for satisfactory operation.
2. $\mathrm{V}_{\mathrm{S}}= \pm 10 \mathrm{~V}$, IOUT $=-10 \mathrm{~mA}$. On resistance derived from the voltage measured across the switch under the above conditions.
3. $V_{S}= \pm 14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}= \pm 14 \mathrm{~V}$.
4. $V_{S}=V_{D}= \pm 14 V$.
5. The digital inputs are diode protected MOS gates and typical leakages of 1 nA or less can be expected.
6. $V_{S}=1 V_{\text {RMS }}, f=500 \mathrm{kHz}, C_{L}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$.
7. $\mathrm{V}_{\mathrm{S}}=\mathrm{OV}, \mathrm{C}_{\mathrm{L}}=10,000 \mathrm{pF}$, Logic Drive $=5 \mathrm{~V}$ pulse. (HI-300-303) Switches are symmetrical; S and D may be interchanged. Logic Drive $=15 \mathrm{~V}$ (H1-304-307).
8. $\mathrm{V}_{\mathrm{IN}}=4 \mathrm{~V}$ (One Input) (All Other Inputs $=\mathrm{OV}$ ).
9. $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ (All Inputs).
10. $\mathrm{V}_{\mathrm{IN}}=15 \mathrm{~V}$ (All Inputs).
11. $\mathrm{V}_{\mathrm{IN}}=\mathrm{OV}$ (All Inputs).
12. To drive from DTL/TTL circuits, pull-up resistors to +5 V supply are recommended.

## Test Circuits

SWITCHING TEST CIRCUIT (ton, toff)

| SWITCH TYPE | VINH |
| :---: | :---: |
| HI-300 thru HI-303 | 4 V |
| HI-304 thru HI-307 | 15 V |

BREAK-BEFORE-MAKE TEST CIRCUIT (tBBM)

| SWITCH TYPE | VINH |
| :---: | :---: |
| HI-301, HI-303 | 5 V |
| HI-305, HI-307 | 15 V |



## Ordering Information

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
| :--- | :---: | :---: |
| $\mathrm{HI} 2-0304-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 10-Pin Metal Can |
| $\mathrm{HI} 2-0304-2$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Pin Metal Can |
| $\mathrm{HI} 1-0304-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 14-Pin CERDIP |
| $\mathrm{HI} 1-0304-2$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Pin CERDIP |
| $\mathrm{HI}-0305-2$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Pin CERDIP |
| $\mathrm{HI} 2-0305-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 10-Pin Metal Can |
| $\mathrm{HI} 2-0305-2$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10-Pin Metal Can |
| $\mathrm{HI} 1-0305-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 14-Pin CERDIP |
| $\mathrm{HII-0306-5}$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 14-Pin CERDIP |
| $\mathrm{HII}-0306-2$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Pin CERDIP |
| $\mathrm{HI} 1-0307-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 14-Pin CERDIP |
| $\mathrm{HI} 1-0307-2$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14-Pin CERDIP |

## Typical Performance Curves




ID(ON) VS. TEMPERATURE *


* The net leakage into the source or drain is the $n$-channel leakage minus the $p$-channel leakage. This difference can be positive negative, or zero depending on the analog voltage and temperature, and will vary greatly from unit to unit.

OUTPUT ON CAPACITANCE VS. DRAIN VOLTAGE


DIGITAL INPUT CAPACITANCE VS. INPUT VOLTAGE


Typical delay, rise, fall, settling times, and switching transients in this circuit.


If $R_{G E N}, R_{L}$ or $C_{L}$ is increased, there will be proportional increases in rise and/or fall RC times.

$\overline{0}$
$\vdots$
$\vdots$
2
0
4
0
0
2
2
$\frac{2}{3}$
0
1
0



## Schematic Diagrams

switch Cell

DIGITAL INPUT BUFFER AND LEVEL SHIFTER


# H/-381/384/ 387/390 

CMOS Analog Switches

## Features

- Analog Signal Range ( $\pm 15 \mathrm{~V}$ Supplies) . . . . . . . . . . . . . $\pm 15 \mathrm{~V}$
- Low Leakage (Typical @ +250${ }^{\circ} \mathrm{C}$ ) . . . . . . . . . . . . . . . . . . 40pA
- Low Leakage (Typical @ +1250${ }^{\circ}$ C) . . . . . . . . . . . . . . . . . . 1nA
- Low On Resistance (Typical @ +25ㅇ
- Break-Before-Make Delay (Typical) ................. . 60ns
- Charge Injection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30pC
- TTL Compatible
- Symetrical Switch Elements
- Low Operating Power .
1.0 mW


## Functional Diagram



TYPICAL SWITCH 300 SERIES

Applications<br>- Sample and Hold i.e. Low Leakage Switching<br>- Op Amp Gain Switching i.e. Low On Resistance<br>- Portable Battery Operated Circuits<br>- Low Level Switching Circuits<br>- Dual or Single Supply Systems

## Description

The HI-381 through HI-390 series of switches are monolithic devices fabricated using CMOS technology and the Harris dielectric isolation process. These devices are TTL compatible and are available in four switching configurations. (See device pinout for particular switching function with a logic " 1 " input.)
These switches feature fow leakage and supply currents, low and nearly constant ON resistance over the analog signal range, break-before-make switching and low power dissipation.

The HI-381 and HI-387 switches are available in a 14 pin Epoxy or Ceramic DIP or 10 pin Metal Can. The HI-384 and HI-390 are available in a 16 pin Epoxy or Ceramic DIP. Each of the individual switch types are available in the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ operating ranges.

Pinouts (SWITCH STATES ARE FOR A LOGIC " 1 " INPUT)

DUAL SPST HI-381

TOP VIEWS
METAL CAN


| LOGIC | SW 1-2 |
| :---: | :---: |
| 0 | OFF |
| 1 | ON |

* The substrate and case are internally tied to $V$-. (The case should not be used as the $V$ - connection, however.)


DUAL DPST HI-384
TOP VIEW

| LOGIC | SW 1-4 |
| :---: | :---: |
| 0 | OFF |
| 1 | ON |

DIP


| LOGIC | SW $_{1}$ | SW |
| :---: | :---: | :---: |
| 0 | OFF | ON |
| 1 | ON | OFF |

SPDT HI-387
TOP VIEWS
METAL CAN


The substrate and case are internally tied to $V$-. (The case should not be used as the V - connection, however.)

| DUAL SPDT HI-390 TOP VIEW |  |  |  |
| :---: | :---: | :---: | :---: |
|  | LOGIC | $\begin{aligned} & \text { SW } 1 \\ & \text { SW } 2 \end{aligned}$ | $\begin{aligned} & \text { SW } 3 \\ & \text { SW } 4 \end{aligned}$ |
| $\mathrm{D}_{3} 3$-0to 14 v | 0 | OFF | ON |
| $\mathrm{s}_{3} 4 \times 13 \mathrm{lnd}$ | 1 | ON | OFF |

CAUTION: These devices are sensitive to electrostatic discharge. Proper I.C. handling procedures should be followed.

Specifications HI-381/384/387/390

| Absolute Maximum Ratings (Note 1) |  |  |
| :---: | :---: | :---: |
| Voitage Between Supplies |  | $44 \mathrm{~V}( \pm 22)$ |
| Digital Input Voltage |  | +VSUPPLY +4V |
|  |  | -VSUPPLY -4V |
| Analog Input Voltage |  | +VSUPPLY +1.5 V |
|  |  | -VSUPPLY ${ }^{-1.5 V}$ |
| Total Power Dissipation* | 14 Pin Epoxy DIP. | 526 mW |
|  | 14 Pin Ceramic DIP. | . 5888 mW |
|  | 16 Pin Epoxy DIP. | . 625 mW |
|  | 16 Pin Ceramic DIP . | . 685 mW |
|  | 10 Pin Metal Can* | ...... 435 mW |

Operating Temperature Range
HI-3XX-2
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
HI-3XX-5
$0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$
Storage Temperature. .......................... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
*Derate $6.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ Above $\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$

Electrical Specifications Unless Otherwise Specified: Supplies $=+15 \mathrm{~V},-15 \mathrm{~V} ; \mathrm{V}_{\mathbf{I N}}=$ Logic Input.
$\mathrm{V}_{\mathrm{IN}}$ for Logic " 1 " $=4 \mathrm{~V}$, for Logic " 0 " $=0.8 \mathrm{~V}$

| PARAMETER | TEMP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Analog Signal Range RoN, On Resistance (Note 2) | Full | -15 | - | +15 | -15 | - | +15 | v |
|  | $+25^{\circ} \mathrm{C}$ | - | 35 | 50 | - | 35 | 50 | $\Omega$ |
|  | Full | - | 40 | 75 | - | 40 | 75 | $\Omega$ |
| IS(OFF), Off Input Leakage Current (Note 3) | $+25^{\circ} \mathrm{C}$ | - | 0.04 | 1 | - | 0.04 | 5 | nA |
|  | Full | - | 1 | 100 | - | 0.2 | 100 | nA |
| ${ }^{\text {I }}$ (OFF), Off Output Leakage Current (Note 3) | $+25^{\circ} \mathrm{C}$ | - | 0.04 | 1 | - | 0.04 | 5 | nA |
|  | Full | - | 1 | 100 | - | 0.2 | 100 | nA |
| ${ }^{\text {I }} \mathrm{D}(\mathrm{ON}$ ), On Leakage Current ( Note 4 ) | $+25^{\circ} \mathrm{C}$ | - | 0.03 | 1 | - | 0.03 | 5 | nA |
|  | Full | - | 0.5 | 100 | - | 0.2 | 100 | nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| VINL, Input Low Level | Full | - | - | 0.8 | - | - | 0.8 | v |
| $\mathrm{V}_{\text {INH }}$, Input High Level | Full | 4 | - | - | 4 | - | - | v |
| $\mathrm{I}_{\text {INL, }}$ Input Leakage Current (Low) (Note 5) | Full | - | - | 1 | - | - | 1 | $\mu \mathrm{A}$ |
| ${ }^{\text {INH, Input Leakage Current (High) (Note 5) }}$ | Full | - | - | 1 | - | - | 1 | $\mu \mathrm{A}$ |
| SWITCHING CHARACTERISTICS |  |  |  |  |  |  |  |  |
| topen, Break-Before Make Delay (HI-387/390 Only) | $+25^{\circ} \mathrm{C}$ | - | 60 | - | - | 60 | - | ns |
| ton, Switch On Time | $+25^{\circ} \mathrm{C}$ | - | 210 | 300 | - | 210 | 300 | ns |
| toff, Switch Off Time | $+25^{\circ} \mathrm{C}$ | - | 160 | 250 | - | 160 | 250 | ns |
| "Off Isolation" (Note 6) | $+25^{\circ} \mathrm{C}$ | - | 60 | - | - | 60 | - | dB |
| Charge Injection (Note 7) | $+25^{\circ} \mathrm{C}$ | - | 3 | - | - | 3 | - | mV |
| $\mathrm{C}_{\text {S(OFF) }}$, Input Switch Capacitance | $+25^{\circ} \mathrm{C}$ | - | 16 | - | - | 16 | - | pF |
| $\mathrm{C}_{\text {D(OFF) }}$, Output Switch Capacitance | $+25^{\circ} \mathrm{C}$ | - | 14 | - | - | 14 | - | pF |
| $C_{D(O N)}$, Output Switch Capacitance | $+25^{\circ} \mathrm{C}$ | - | 35 | - | - | 35 | - | pF |
| $\mathrm{C}_{\text {IN }}$, (High) Digital Input Capacitance | $+25^{\circ} \mathrm{C}$ | - | 5 | - | - | 5 | - | pF |
| $\mathrm{C}_{\text {IN }}$ ( Low) Digital Input Capacitance | $+25^{\circ} \mathrm{C}$ | - | 5 | - | - | 5 | - | pF |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |  |
| ${ }^{1+}$, Current (Note 8) | $+25^{\circ} \mathrm{C}$ | - | 0.09 | 0.5 | - | 0.09 | 0.5 | mA |
|  | Full | - | - | 1 | - | - | 1 | mA |
| 1-, Current (Note 8) | $+25^{\circ} \mathrm{C}$ | - | 0.01 | 10 | - | 0.01 | 100 | $\mu \mathrm{A}$ |
|  | Full | - | - | 100 | - | - | - | $\mu \mathrm{A}$ |
| $1+$, Current (Note 9) | $+25^{\circ} \mathrm{C}$ | - | 0.01 | 10 | - | 0.01 | 100 | $\mu \mathrm{A}$ |
|  | Full | - | - | 100 | - | - | - | $\mu \mathrm{A}$ |
| 1-, Current (Note 9) | $+25^{\circ} \mathrm{C}$ | - | 0.01 | 10 | - | 0.01 | 100 | $\mu \mathrm{A}$ |
|  | Full | - | - | 100 | - | - | - | $\mu \mathrm{A}$ |

## Electrical Specifications Notes:

1. As with all semiconductors, stresses listed under "Absolute Maximum Ratings" may be applied to devices (one at a time) without resulting in permanent damage. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The conditions listed under "Electrical Specifications" are the only conditions recommended for satisfactory operation.
2. $\mathrm{V}_{\mathrm{S}}= \pm 10 \mathrm{~V}$, IOUT $=-10 \mathrm{~mA}$. On resistance derived from the voltage -measured across the switch under the above conditions.
3. $-V_{S}= \pm 14 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}= \pm 14 \mathrm{~V}$.
4. $V_{S}=V_{D}= \pm 14 \mathrm{~V}$
5. The digital inputs are diode protected MOS gates and typical leakages of 1 nA or less can be expected.
6. $V_{S}=1 V_{\text {RMS }} f=500 \mathrm{kHz}, C_{L}=15 p F, R_{L}=1 \mathrm{k}, C_{L}=C_{\text {FIXTURE }}+$ $C_{P R O B E}$, "off isolation" $=20_{\text {Log }} V_{S} N_{D}$.
7. $\mathrm{V}_{\mathrm{S}}=\mathrm{OV}, \mathrm{C}_{\mathrm{L}}=10,000 \mathrm{pF}$, Logic Drive $=5 \mathrm{~V}$. pulse. Switches are symmetrical; S and D may be interchanged.
8. $V_{I N}=4 V$ (One Input) (All Other Inputs $=0 V$ )
9. $\mathrm{VIN}_{\mathrm{IN}}=0.8 \mathrm{~V}$ (All Inputs).
10. To drive from DTL/TTL circuits, pull-up resistors to +5 V supply are recommended.

## Test Circuits

SWITCHING TEST CIRCUIT (ION, toff)

| SWITCH TYPE | VINH |
| :---: | :---: |
| HI-381 thru HI-390 | 5 V |


*INVERTED LOGIC FOR HI-381
break-before-make test circuit (tbbm)

| SWITCH TYPE | VINH |
| :---: | :---: |
| HI-387, HI-390 | 5 V |



## Ordering Information

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
| :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{HI} 1-0381-5 \\ & \mathrm{HI} 1-0381-2 \\ & \mathrm{HI} 2-0381-2 \\ & \mathrm{HI} 2-0381-5 \end{aligned}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ | 14-Pin CERDIP 14-Pin CERDIP 10-Pin Metal Can 10-Pin Metal Can |
| $\begin{aligned} & \text { HI1-0384-5 } \\ & \text { HI1-0384-2 } \end{aligned}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ | 16-Pin CERDIP 16-PIn CERDIP |
| $\begin{aligned} & \mathrm{HI} 2-0387-2 \\ & \mathrm{HI} 1-0387-2 \\ & \mathrm{HI} 1-0387-5 \\ & \mathrm{HI} 2-0387-5 \end{aligned}$ | $\begin{gathered} -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ | 10-Pin Metal Can 16-Pin CERDIP 16-Pin CERDIP 10-Pin Metal Can |
| $\begin{aligned} & \mathrm{HI} 1-0390-5 \\ & \mathrm{HI}-0390-2 \end{aligned}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | 16-Pin CERDIP 16-Pin CERDIP |

## HI-381/384/387/390 Typical Performance Curves



DEVICE POWER DISSIPATION VS. SWITCHING FREQUENCY SINGLE LOGIC INPUT




ISOFF OR IDOFF VS. TEMPERATURE* *
Idon VS. TEMPERATURE*

*The net leakage into the source or drain is the n-channel leakage minus the p-channel leakage. This difference can be positive, negative, or zero depending on the analog voltage and temperature, and will vary greatly from unit to unit.

## OUTPUT ON CAPACITANCE

 VS. DRAIN VOLTAGE

DIGITAL INPUT CAPACITANCE VS. INPUT VOLTAGE


SWITCHING TIME vs. TEMPERATURE HI-381 THRU HII-390


SWITCHING TIME vs. POSITIVE SUPPLY VOLTAGE HI-381 THRU HI-390


SWITCHING TIME vs. NEGATIVE SUPPLY VOLTAGE HI-381 THRU HI-390


INPUT SWITCHING THRESHOLD vs.
POSITIVE SUPPLY VOLTAGE HI-381 THRU HI-390


Typical delay, rise, fall, settling times, and switching transients in this circuit.


If $\mathrm{R}_{\mathrm{GEN}}$, $\mathrm{R}_{\mathrm{L}}$ or $\mathrm{C}_{\mathrm{L}}$ is increased, there will be proportional increases in rise and/or fall RC times.




* NOTE: The turn-off time is primarily limited here by the RC time constant ( 100 ns ) of the load.


## Schematic Diagrams



DIGITAL INPUT BUFFER
AND LEVEL SHIFTER


# 년 HARRIS HI-5040 thru HI-5051 HI-5046A and HI-5047A 

## Features

- Wide Analog Signal Range . . . . . . . . . . . . . . . . . . $\pm 15 \mathrm{~V}$
- Low "ON" Resistance (Typical) ................... $25 \Omega$
- High Current Capability (Typical) ............... . 80mA
- Break-Before-Make Switching
- Turn-On Time (Typical) 370ns
- Turn-Off Time (Typical) 280ns
- No Latch-Up
- Input MOS Gates Are Protected From Electrostatic Discharge
- DTL, TTL, CMOS, PMOS Compatible


## Applications

- High Frequency Switching
- Sample and Hold
- Digital Filters
- Operational Amplifier Gain Switching


## Description

This family of CMOS analog switches offers low-resistance switching performance for analog voltages up to the supply rails and for signal currents up to 80 mA . "ON" resistance is low and stays reasonably constant over the full range of operating signal voltage and current. RON remains exceptionally constant for input voltages between +5 V and -5 V and currents up to 50 mA . Switch impedance also changes very little over temperature, particularly between $0^{\circ} \mathrm{C}$ and $+75^{\circ} \mathrm{C}$. RON is nominally $25 \Omega$ for $\mathrm{HI}-5048$ through $\mathrm{HI}-5051$ and $\mathrm{HI}-5046 \mathrm{~A} / 5047 \mathrm{~A}$ and $50 \Omega$ for $\mathrm{HI}-5040$ through HI-5047.

All devices provide break-before-make switching and are TTL and CMOS compatible for maximum application versatility. Performance is further enhanced by Dielectric Isolation processing which insures latch-free operation with very low input and output leakage currents ( 0.8 nA at $+25^{\circ} \mathrm{C}$ ). This family of switches also features very low power operation ( 1.5 mW at $+25^{\circ} \mathrm{C}$ ).
There are 14 devices in this switch series which are differentiated by type of switch action and value of RON (see Functional Diagram). All devices are available in 16 pin DIP packages. The $\mathrm{HI}-5040 / 5050$ switches can directly replace $\mathrm{IH}-5040$ series devices except 1 H 5048 , and are functionally compatible with the DG 180/190 family. Each switch type is available in the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ performance grades.

## Functional Description

| PART NUMBER | TYPE | R ON |
| :--- | ---: | :---: |
| HI-5040 | SPST | $75 \Omega$ |
| HI-5041 | DUAL SPST | $75 \Omega$ |
| $\mathrm{HI}-5042$ | SPDT | $75 \Omega$ |
| HI-5043 | DUAL SPDT | $75 \Omega$ |
| HI-5044 | DPST | $75 \Omega$ |
| HI-5045 | DUAL DPST | $75 \Omega$ |
| HI-5046 | DPDT | $75 \Omega$ |
| HI-5046A | DPDT | $25 \Omega$ |
| HI-5047 | 4 PST | $75 \Omega$ |
| HI-5047A | 4 PST | $25 \Omega$ |
| HI-5048 | DUAL SPST | $25 \Omega$ |
| HI-5049 | DUAL DPST | $25 \Omega$ |
| HI-5050 | SPDT | $25 \Omega$ |
| HI-5051 | DUAL SPDT | $25 \Omega$ |

## Functional Diagram



## Pinouts

HI-5043/51 20 LEAD PLCC TOP VIEW


HI-5045/49 20 LEAD PLCC TOP VIEW


HI-5040 thru HI-5051 HI-5046A and HI-5047A


| Pin Configurations SINGLE CONTROL SPST <br> HH -5040 (75ת) | tates are for logic "0" input SPDT <br> H-5042 (75ת) <br> H1-5050 (25ת) | DPST <br> HI-5044 (75 ) |
| :---: | :---: | :---: |
| DPDT <br> HI-5046 (75ת) <br> HI-5046A (25R) | 4PST <br> HI-5047 (75 ) <br> HI-5047 A(25 $)$ |  |
| dUAL CONTROL DUAL SPST <br> HI-5041 (75ת) | DUAL SPDT <br> HI-5043 (75 2 ) <br> HI-5051 (25 2 ) | dUAL DPST <br> H1-5045 (75 $)$ <br> H1-5049 (25R) |
| DUAL SPST <br> HI-5048 (25ת) | NOTE: Unused pins may be internally connected. Ground all unused pins. |  |

Performance Characteristics and Test Circuits
Unless Otherwise Specified: $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}+=+15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{R}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=3.0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V}$
"ON" RESISTANCE vs. ANALOG SIGNAL LEVEL, SUPPLY VOLTAGE AND TEMPERATURE

"ON" RESISTANCE vs. ANALOG SIGNAL LEVEL AND POWER SUPPLY VOLTAGE


NORMALIZED "ON" RESISTANCE vs. TEMPERATURE



NORMALIZED "ON" RESISTANCE vs. ANALOG CURRENT


## (Continued)

off LEAKAGE CURRENT vs. temperature

on Leakage currert vs. temperature

"ON" RESISTANCE vs. ANALOG CURRENT


Performance Characteristics and Test Circuits (Continued)
"OFF" ISOLATION vs. FREQUENCY






Switching Characteristics
ON／OFF SWITCH TIME vs．LOGIC LEVEL


SWITCHING TIMES FOR POSITIVE DIGITAL TRANSITION


SWITCHING TIMES FOR NEGATIVE DIGITAL TRANSITION


Switching Waveforms

|  | Bottom： <br> Horizontal： |  |  |  | TL Input（1V $A H=3 V, V_{A L}$ output（5V／D 00ns／Div． | $\begin{aligned} & \text { V/Div.) } \\ & \hline \text { (AL }=C \\ & \text { Div.) } \end{aligned}$ | $0.8 \mathrm{~V}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | 立 |  |  |  |  |
|  |  |  |  |  | 表 |  |  |  |  |
|  |  |  |  |  | 立 |  |  |  |  |
| INPUT | ＋H1 | H11 | H11 | ＋11 |  | ＋1H1 | HH1 | HH1 | 1H1 |
|  |  |  | 5 |  | 邫 |  |  |  |  |
| OUTPUT |  |  |  |  | 表 |  | － |  |  |
| Output |  |  |  |  | 夆 |  |  |  |  |

Top：CMOS Input（5V／Div．）
$\mathrm{V}_{\mathrm{AH}}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=0 \mathrm{~V}$
Bottom：Output（5V／Div．）
Horizontal：200ns／Div．


## HI-5040 Series

Switching Characteristics


- Connect $\mathrm{V}+$ to $\mathrm{V}_{\mathrm{L}}$ for minimizing power consumption
when driving from CMOS circuits



## DIGITAL INPUT BUFFER AND LEVEL SHIFTER



ALL N-CHANNEL
BODIES TO V-
ALL P-CHANNEL
BODIES TO V+
EXCEPT AS SHOWN

For Further Information Refer to Application Notes 520,521,531,532, and 557 in Section 10 of Data Book.

HI-5040 Series
$\mathrm{HI}-5040$ thru HI-5051 HI-5046A and $\mathrm{HI}-5047 \mathrm{~A}$

## Ordering Information

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
| :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{HI} 1-5040-7 \\ & \mathrm{HI} 3-5040-5 \\ & \mathrm{HI} 1-5040-2 \\ & \mathrm{HI} 1-5040-5 \end{aligned}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}+96 \mathrm{Hr} \text {. Burn-In } \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ | 16-Pin CERDIP 16-Pin Plastic DIP 16-Pin CERDIP 16-Pin CERDIP |
| $\begin{aligned} & \mathrm{HI} 3-5041-5 \\ & \mathrm{HI} 1-5041-5 \\ & \mathrm{HI} 1-5041-2 \\ & \mathrm{HI} 1-5041-7 \end{aligned}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}+96 \mathrm{Hr} \text {. Burn-In } \end{gathered}$ | 16-Pin Plastic DIP 16-Pin CERDIP 16-Pin CERDIP 16-Pin CERDIP |
| $\begin{aligned} & \mathrm{HI} 3-5042-5 \\ & \mathrm{HI} 1-5042-5 \\ & \mathrm{HI} 1-5042-7 \\ & \mathrm{HI} 1-5042-2 \end{aligned}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}+96 \mathrm{Hr} \text {. Burn-In } \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ | 16-Pin Plastic DIP 16-Pin CERDIP 16-Pin CERDIP 16-Pin CERDIP |
| HI1-5043-7 <br> HI4P5043-5 <br> HI1-5043-2 <br> HI3-5043-5 <br> HI1-5043-5 | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}+96 \mathrm{Hr} \text {. Burn-In } \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ | 16-Pin CERDIP 20-Pin PLCC 16-Pin CERDIP 16-Pin Plastic DIP 16-Pin CERDIP |
| $\begin{aligned} & \mathrm{HI} 1-5044-7 \\ & \mathrm{HI} 1-5044-5 \\ & \mathrm{HI} 3-5044-5 \\ & \mathrm{HI} 1-5044-2 \end{aligned}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}+96 \mathrm{Hr} \text {. Burn-In } \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | 16-Pin CERDIP 16-Pin CERDIP 16-Pin Plastic DIP 16-Pin CERDIP |
| HI1-5045-5 <br> HI1-5045-7 <br> HII1-5045-2 <br> HI3-5045-5 <br> HI4P5045-5 | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}+96 \mathrm{Hr} \text {. Burn-In } \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ | 16-Pin CERDIP 16-Pin CERDIP 16-Pin CERDIP 16-Pin Plastic DIP 20-Pin PLCC |
| $\begin{aligned} & \text { HI1-5046-2 } \\ & \text { HI1-5046-5 } \\ & \text { HI1-5046-7 } \\ & \text { HI3-5046-5 } \end{aligned}$ | $\begin{gathered} -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}+96 \mathrm{Hr} . \mathrm{Burn}-\ln \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ | 16-Pin CERDIP 16-Pin CERDIP 16-Pin CERDIP 16-Pin Plastic DIP |
| $\begin{aligned} & \mathrm{HI} 1-5046 \mathrm{~A}-7 \\ & \mathrm{HI} 3-5046 \mathrm{~A}-5 \\ & \mathrm{HI} 1-5046 \mathrm{~A}-2 \\ & \mathrm{HI} 1-5046 \mathrm{~A}-5 \end{aligned}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}+96 \mathrm{Hr} \text {. Burn-In } \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ | 16-Pin CERDIP 16-Pin Plastic DIP 16-Pin CERDIP 16-Pin CERDIP |
| $\begin{aligned} & \text { HI1-5047-5 } \\ & \text { HI1-5047-7 } \\ & \text { HI1-5047-2 } \\ & \text { HI3-5047-5 } \end{aligned}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}+96 \mathrm{Hr} \text {. Burn-In } \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ | 16-Pin CERDIP 16-Pin CERDIP 16-Pin CERDIP 16-Pin Plastic DIP |
| $\begin{aligned} & \text { HII-5047A-5 } \\ & \text { HI1-5047A-2 } \\ & \text { HI3-5047A-5 } \\ & \text { HI1-5047A-7 } \end{aligned}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}+96 \mathrm{Hr} \text {. Burn-In } \end{gathered}$ | 16-Pin CERDIP 16-Pin CERDIP 16-Pin Plastic DIP 16-Pin CERDIP |
| HI1-5048-5 <br> HI1-5048-7 <br> HI3-5048-5 <br> HI1-5048-2 | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}+96 \mathrm{Hr} \text {. Burn-In } \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ | 16-Pin CERDIP 16-Pin CERDIP 16-Pin Plastic DIP 16-Pin CERDIP |
| HI4P5049-5 <br> HI1-5049-5 <br> HI1-5049-2 <br> HI3-5049-5 <br> HI1-5049-7 | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}+96 \mathrm{Hr} \text {. Burn-In } \end{gathered}$ | 20-Pin PLCC 16-Pin CERDIP 16-Pin CERDIP 16-Pin Plastic DIP 16-Pin CERDIP |
| $\begin{aligned} & \mathrm{HI} 1-5050-5 \\ & \mathrm{HI} 1-5050-2 \\ & \mathrm{HI} 3-5050-5 \\ & \mathrm{HI} 1-5050-7 \end{aligned}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}+96 \mathrm{Hr} \text {. Burn-In } \end{gathered}$ | 16-Pin CERDIP 16-Pin CERDIP 16-Pin Plastic DIP 16-Pin CERDIP |
| HI1-5051-5 <br> HI1-5051-2 <br> HI1-5051-7 <br> HI4P5051-5 <br> HI3-50.51-5 | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ -{55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}}_{0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}+96 \mathrm{Hr} \text {. Burn-In }}^{0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ | 16-Pin CERDIP 16-Pin CERDIP 16-Pin CERDIP 20-Pin PLCC 16-Pin Plastic DIP |

## GENERAL DESCRIPTION

The IH401A is made up of 4 monolithically constructed combinations of a varactor type diode and an N -channel JFET. The JFET itself is very similar to the popular 2N4391, and the driver diode is specially designed, such that its capacitance is a strong function of the voltage across it. The driver diode is electrically in series with the gate of the N channel FET and simulates a back-to-back diode structure. This structure is needed to prevent forward biasing the source-to-gate or drain-to-gate junctions of the JFET when used in switching applications.
Previous applications of JFETs required the addition of diodes, in series with the gate, and then perhaps a gate-tosource referral resistor or a capacitor in parallel with the diode; therefore, at least 3 components were required to perform the switch function. The IH401A does this same job in one component (with a great deal better performance characteristics).
Like a standard JFET, to practically perform a solid state switch function a translator should be added to drive the diode. This translator takes the TTL levels and converts them to voltages required to drive the diode/FET system (typically a 0 V to -15 V translation and a 3 V to +15 V shift). With $\pm 15 \mathrm{~V}$ power supplies, the IH401A will typically switch $22 \mathrm{~V}_{\mathrm{p} \text {-p }}$ at any frequency from DC to 20 MHz , with less than $50 \Omega \mathrm{R}_{\mathrm{DS}(\mathrm{on})}$

## QUAD Varafet Analog Switch

## FEATURES

- $\mathrm{R}_{\mathrm{DS}(o n)}=35 \Omega$ Typical
- I $\mathrm{D}_{\mathrm{D}(\mathrm{off})}$ of 10pA Typical
- Switching Times of $\mathbf{2 5 n s}$ for $\mathrm{t}_{\text {on }}$ and 75 ns for $\mathrm{t}_{\text {off }}$ ( $R_{L}=1 \mathrm{k} \Omega$ )
- Built-In Overvoltage Protection ( $\pm 25 \mathrm{~V}$ )
- Charge Injection Error of 3 mV Typical Into $0.01 \mu \mathrm{~F}$ Capacitor
- $\mathrm{C}_{\text {iss }}<1 \mathrm{pF}$ Typical
- Can Be Used for Hybrid Construction

ORDERING INFORMATION

| Part Number | Package |
| :--- | :--- |
| IH401A | CERDIP |



Figure 1: Pin Configuration (Outline Dwg JE)

[^41]
## ABSOLUTE MAXIMUM RATINGS

| $V_{S}$ to $V_{D}$ | 35 V |
| :---: | :---: |
| $\mathrm{V}_{\mathrm{G}}$ to $\mathrm{V}_{\mathrm{S}}, \mathrm{V}_{\mathrm{D}}$ | 35V |
| Operating Temperature | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10sec) | $.300^{\circ} \mathrm{C}$ |

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS AT $25^{\circ} \mathbf{C} / \mathbf{1 2 5}^{\circ} \mathrm{C}$

| Symbol | Characteristic | Test Conditions | IH401A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| $\mathrm{R}_{\text {DS(on) }}$ | Switch "on" Resistance | $\begin{aligned} & V_{\text {DRIVE }}=15 \mathrm{~V}, \\ & V_{\text {DRAIN }}=-10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=10 \mathrm{~mA} \end{aligned}$ |  | 35 | 50 | $\Omega$ |
| $\mathrm{V}_{\mathrm{P}}$ | Pinch-Off Voltage | $\mathrm{I}_{\mathrm{D}}=1 \mathrm{nA}, \mathrm{V}_{\mathrm{DS}}=10 \mathrm{~V}$ | 2 | 4 | 5 | V |
| $I_{\text {( }}$ (ff) | Switch "off" Current or "off" Leakage | $\begin{aligned} & V_{\text {DRIVE }}=-15 \mathrm{~V} \\ & \mathrm{~V}_{\text {SOURCE }}=-10 \mathrm{~V}, \\ & \mathrm{~V}_{\text {DRAIN }}=+10 \mathrm{~V} \\ & \hline \end{aligned}$ |  | 10 | $\pm 500$ | pA |
| $I_{\text {d(off }}$ | Switch "off" Leakage at $125^{\circ} \mathrm{C}$ | $\begin{aligned} & V_{\text {DRIVE }}=-15 \mathrm{~V}, \\ & V_{\text {SOURCE }}=-10 \mathrm{~V}, \\ & V_{\text {DRAIN }}=+10 \mathrm{~V} \end{aligned}$ |  | 0.25 | 50 | nA |
| $\mathrm{I}_{\mathrm{S} \text { (off) }}$ | Switch "off' Current | $V_{\text {DRIVE }}=-15 \mathrm{~V}$, <br> $V_{\text {DRAIN }}=-10 \mathrm{~V}$, <br> $V_{\text {SOURCE }}=+10 \mathrm{~V}$ |  | 10 | $\pm 500$ | pA |
| IS(off) | Switch "off" Leakage at $125^{\circ} \mathrm{C}$ | $\begin{aligned} & V_{\text {DRIVE }}=-15 \mathrm{~V} \\ & \mathrm{~V}_{\text {SOURCE }}=-10 \mathrm{~V} \\ & \mathrm{~V}_{\text {DRAIN }}=+10 \mathrm{~V} \\ & \hline \end{aligned}$ |  | 0.3 | 50 | nA |
| $I_{D(o n)}+I_{S(o n)}$ | Switch Leakage when Turned "on" | $\begin{aligned} & \mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{S}}=-10 \mathrm{~V}, \\ & \mathrm{~V}_{\text {DRIVE }}=+15 \mathrm{~V} \end{aligned}$ |  | 0.02 | $\pm 2$ | $n \mathrm{~A}$ |
| $V_{\text {analog }}$ | AC Input Voltage Range without Distortion | See Figure 3 | 20 | 22 |  | $V_{p-p}$ |
| $V_{\text {inject }}$ | Charge Injection Amplitude | See Figure 4 |  | 3 |  | $m V_{p-p}$ |
| $B V_{\text {diode }}$ | Diode Reverse Breakdown Voltage. This Correlates to Overvoltage Protection | $\begin{aligned} & V_{D}=V_{S}=-V, \\ & \text { IDRIVE }=1 \mu \mathrm{~A}, \\ & \text { DRIVE }=0 \mathrm{~V} \end{aligned}$ | -30 | -45 |  | V |
| $\mathrm{BV}_{\mathrm{GSS}}$ | Gate to Source or Gate <br> to Drain Reverse <br> Breakdown Voltage | $\begin{aligned} & V_{\text {DRIVE }}=-V, \\ & V_{D}=V_{S}=0 V \\ & \text { DRIVE }=1 \mu \mathrm{~A} \end{aligned}$ | 30 | 41 |  | V |
| IDSS | Maximum Current Switch can Deliver (Pulsed) | $\begin{aligned} & V_{\text {DRIVE }}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=0 \mathrm{~V}, \\ & \mathrm{D}=+10 \mathrm{~V} \end{aligned}$ | 35 | 55 |  | mA |
| $\mathrm{t}_{\text {on }}$ | Switch "on" time (Note 1) | See Figure 2 |  | 50 |  | ns |
| $\mathrm{t}_{\text {off }}$ | Switch "off" time (Note 1) | See Figure 2 |  | 150 |  | ns |

NOTE: Driving waveform must be $>100 \mathrm{~ns}$ rise and fall time.


Figure 2: Switching Time Test Circuit and Waveforms


Figure 3: Analog Input Voltage Range Test Circuit

## APPLICATIONS

## IH401 Family

In general, the IH401A family can be used in any application formally using a JFET/isolation diode combination (2N4391 or similar). Like standard FET circuits, the IH401A requires a translator for normal analog switch function. The translator is used to boost the TTL input signals to the $\pm 15 \mathrm{~V}$ analog supply levels which allow the IH401A to handle $\pm 10 \mathrm{~V}$ analog signals. A typical simple PNP translator is shown in Figure 5.



0283-5
Figure 4: Charge Injection Test Circuit

Although this simple PNP circuit represents a minimum of components, it requires open collector TTL input and $t_{(\text {off })}$ is limited by the collector load resistor (approximately $1.5 \mu \mathrm{~s}$ for $10 \mathrm{k} \Omega$ ). Improved switching speed can be obtained by increasing the complexity of the translator stage.
A translator which overcomes the problems of the simple PNP stage is the Harris IH6201.* This translator driving an 1 H 401 A varafet produces the following typical features:

- ton time of approx. 200ns $\}$ break before
- $\mathrm{t}_{\mathrm{off}}$ time of approx. 80 ns$\}$ make switch
- TTL compatible strobing levels of

- $I_{D(o n)}+I_{S(o n)}$ typically 20 pA up to $\pm 10 \mathrm{~V}$ analog signals
- $I_{D(\text { off })}$ or $I_{S(o f f)}$ typically 20pA
- Quiescent current drain of approx. 100nA in either "on" or "off", case
*The IH6201 is a dual translator (two independent translators per package) constructed from monolithic CMOS technology. The schematic of one-half IH6201, driving onefourth of an IH401A, is shown in Figure 6.


0283-8
NOTE: Each translator output has a $\theta$ and $\bar{\theta}$ output. $\bar{\theta}$ is just the inverse of $\theta$ i.e., ( $\bar{\theta}$ output is $180^{\circ}$ out of phase with respect to $\theta$ output).
Figure 6: IH6201 Driving An IH401A


NOTE: Either switch is turned on when strobe input goes high.
Figure 7: Dual SPST Analog Switch


Figure 8: DPDT Analog Switch


Figure 9: Dual SPDT Analog Switch
A very useful feature of this system is that one-half of an IH6201 and one-half of an IH401A can combine to make a SPDT switch, or an IH6201 plus an IH401A can make a dual SPDT analog switch. (See Figure 9)


Figure 10: Dual DPST Analog Switch

HARRIS

## IH5009-5012, 5014, 5016-5020, 5022, 5024 <br> Virtual Ground Analog Switch

## GENERAL DESCRIPTION

The IH5009 series of analog switches were designed to fill the need for an easy-to-use, inexpensive switch for both industrial and military applications. Although low cost is a primary design objective, performance and versatility have not been sacrificed.

Each package contains up to four channels of analog gating and is designed to eliminate the need for an external driver. The odd numbered devices are designed to be driven directly from TTL open collector logic ( 15 volts) while the even numbered devices are driven directly from low level TTL logic ( 5 volts). Each channel simulates a SPDT switch. SPST switch action is obtained by leaving the diode cathode unconnected; for SPDT action, the cathode should be grounded ( 0 V ). The parts are intended for high performance multiplexing and commutating usage. A logic " 0 " turns the channel ON and a logic " 1 " turns the channel OFF.
ORDERING INFORMATION

| Basic <br> Part Number | Channels | Logic <br> Level | Packages |
| :--- | :---: | :---: | :---: |
| IH 5009 | 4 | +15 | $\mathrm{DD}, \mathrm{PD}$ |
| IH 5010 | 4 | +5 | $\mathrm{DD}, \mathrm{PD}$ |
| IH 5011 | 4 | +15 | $\mathrm{DE}, \mathrm{PE}$ |
| IH 5012 | 4 | +5 | $\mathrm{DE}, \mathrm{PE}$ |
| IH 5014 | 3 | +5 | $\mathrm{DD}, \mathrm{PD}$ |
| IH 5016 | 3 | +5 | $\mathrm{DE}, \mathrm{PE}$ |
| IH 5017 | 2 | +15 | $\mathrm{DD}, \mathrm{PA}$ |
| IH 5018 | 2 | +5 | $\mathrm{DD}, \mathrm{PA}$ |
| IH 5019 | 2 | +15 | $\mathrm{DE}, \mathrm{PA}$ |
| IH 5020 | 2 | +5 | $\mathrm{DE}, \mathrm{PA}$ |
| IH 5022 | 1 | +5 | $\mathrm{DD}, \mathrm{PA}$ |
| IH 5024 | 1 | +5 | $\mathrm{DE}, \mathrm{PA}$ |

NOTE: Mil-Temperature range $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ available in ceramic packages only.

## FEATURES

- Switches Analog Signals Up to 20 Volts Peak-to-Peak
- Each Channel Complete - Interfaces With Most Integrated Logic
- Switching Speeds Less Than $0.5 \mu \mathrm{~s}$
- $I_{D(O F F)}$ Less Than 500 pA Typical at $70^{\circ} \mathrm{C}$
- Effective $\mathrm{r}_{\mathrm{ds}(\mathrm{ON})}-5 \Omega$ to $50 \Omega$
- Commercial and Military Temperature Range Operation

[^42]
# IH5009-5012, 5014, 5016-5020, 5022, 5024 

ABSOLUTE MAXIMUM RATINGS

Positive Analog Signal Voltage ......................... 30V
Negative Analog Signal Voltage ....................... 15 V
Diode Current 10 mA
Power Dissipation (Note) . . . . . . . . . . . . . . . . . . . . . . . 500 mW
Storage Temperature $\ldots \ldots . \ldots . . . . . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Lead Temperature (Soldering, 10sec) ............... $300^{\circ} \mathrm{C}$ Operating Temperature

5009C Series ............................. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

Lead Temperature (Soldering, 10sec)
NOTE: Dissipation rating assumes device is mounted with all leads welded or soldered to printed circuit board in ambient temperature below $75^{\circ} \mathrm{C}$. For higher temperature, derate at rate of $5 \mathrm{~m} / \mathrm{w}^{\circ} \mathrm{C}$.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



Figure 2: Device Schematics and Pin Connections

# IH5009-5012, 5014, 5016-5020, 5022, 5024 

ELECTRICAL CHARACTERISTICS (per channel)

| SymbolNote 1) (Note 1) | Characteristic | Type <br> (Note 4) | TEST <br> Conditions <br> (Note 2) | Specification Limit |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{array}{\|c\|} \hline-55^{\circ} \mathrm{C}(\mathrm{M}) \\ 0^{\circ} \mathrm{C}(\mathrm{C}) \\ \mathrm{Min} / \mathrm{Max} \end{array}$ | $25^{\circ} \mathrm{C}$ |  | $\begin{gathered} +125^{\circ} \mathrm{C}(\mathrm{M}) \\ +70^{\circ} \mathrm{C}(\mathrm{C}) \\ \mathrm{Min} / \mathrm{Max} \end{gathered}$ |  |
|  |  |  |  |  | Typ | Min/Max |  |  |
| IIN(ON) | Input Current-ON | ALL | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=2 \mathrm{~mA}$ |  | 0.01 | $\pm 0.5$ | 100 | $\mu \mathrm{A}$ |
| IIN(OFF) | Input Current-OFF | 5 V Logic Ckts | $\mathrm{V}_{\mathrm{IN}}=+4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}= \pm 10 \mathrm{~V}$ |  | 0.04 | $\pm 0.5$ | 20 | nA |
| IN(OFF) | Input Current-OFF | 15V Logic Ckts | $\mathrm{V}_{1 N}=+11 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}= \pm 10 \mathrm{~V}$ |  | 0.04 | $\pm 0.5$ | 20 | nA |
| $\mathrm{V}_{\text {In(ON }}$ | Channel Control Voltage-ON | 5V Logic Ckts | See Figure 7, Note 3 | 0.5 |  | 0.5 | 0.5 | V |
| $\mathrm{V}_{\text {IN(ON }}$ | Channel Control Voltage-ON | 15V Logic Ckts | See Figure 8, Note 3 | 1.5 |  | 1.5 | 1.5 | V |
| $\mathrm{V}_{\text {IN }}$ (OFF) | Channel Control Voltage-OFF | 5 V Logic Ckts | See Figure 6, Note 3 |  |  | 4.5 | 4.5 | V |
| $\mathrm{V}_{\text {IN (OFF) }}$ | Channel Control Voltage-OFF | 15V Logic Ckts | See Figure 8, Note 3 |  |  | 11.0 | 11.0 | V |
| D(OFF) | Leakage Current-OFF | 5V Logic Ckts | $\mathrm{V}_{1 \mathrm{~N}}=+4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}= \pm 10 \mathrm{~V}$ |  | 0.02 | $\pm 0.5$ | 20 | nA |
| D(OFF) | Leakage Current-OFF | 15V Logic Ckts | $\mathrm{V}_{1 N}=+11 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}= \pm 10 \mathrm{~V}$ |  | 0.02 | $\pm 0.5$ | 20 | nA |
| ID(ON) | Leakage Current-ON | 5V Logic Ckts | $\mathrm{V}_{1 N}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=1 \mathrm{~mA}$ |  | 0.30 | $\pm 1.0$ | $\begin{gathered} 1000 \text { (M) } \\ 200(\mathrm{C}) \end{gathered}$ | nA |
| D(ON) | Leakage Current-ON | 15V Logic Ckts | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=1 \mathrm{~mA}$ |  | 0.10 | $\pm 0.5$ | $\begin{aligned} & 500 \text { (M) } \\ & 100 \text { (C) } \end{aligned}$ | nA |
| ID(ON) | Leakage Current-ON | 5V Logic Ckts | $V_{I N}=0 \mathrm{~V}, I_{S}=2 \mathrm{~mA}$ |  |  | 1.0 | 10 | $\mu \mathrm{A}$ |
| ID(ON) | Leakage Current-ON | 15V Logic Ckts | $\mathrm{V}_{1 \mathrm{~N}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=2 \mathrm{~mA}$ |  |  | 2.0 | 100 | $\mu \mathrm{A}$ |
| rDS(ON) | Drain-Source:ON-Resistance | 5V Logic Ckts | $\mathrm{I}_{\mathrm{D}}=2 \mathrm{~mA}, \mathrm{~V}_{1 \mathrm{~N}}=0.5 \mathrm{~V}$ | 150 | 90 | 150 | $\begin{aligned} & 385 \text { (M) } \\ & 240 \text { (C) } \end{aligned}$ | $\Omega$ |
| rDS(ON) | Drain-Source ON-Resistance | 15V Logic Ckts | $\mathrm{I}_{\mathrm{D}}=2 \mathrm{~mA}, \mathrm{~V}_{1 \mathrm{~N}}=1.5 \mathrm{~V}$ | 100 | 80 | 100 | $\begin{aligned} & 250 \text { (M) } \\ & 160 \text { (C) } \end{aligned}$ | $\Omega$ |
| $t$ (on) | Turn-ON Time | All | See Figures 5 \& 6 |  | 150 | 500 |  | ns |
| ( off ) | Turn-OFF Time | All | See Figures 5 \& 6 |  | 300 | 500 |  | ns |
| CT | Cross Talk | All | $\mathrm{f}=100 \mathrm{~Hz}$ |  | 120 |  |  | dB |

NOTES: 1. (OFF) and (ON) subscript notation refers to the conduction state of the FET switch for the given test.
2. Refer to Figure 2 for definition of terms.
3. $V_{I N(O N)}$ and $V_{I N(O F F)}$ are test conditions guaranteed by the tests of $r_{D S(O N)}$ and $I_{D(O F F)}$ respectively.
4. " 5 V Logic CKTS" applies to even-numbered devices. " 15 V Logic CKTS" applies to odd-numbered devices.

## TYPICAL PERFORMANCE CHARACTERISTICS (per channel)



Ros(on) vs. TEMPERATURE
(NORMALIZED TO $\mathbf{2 5}^{\circ} \mathrm{C}$ VALUE)


0284-20

CROSSTALK AS A FUNCTION OF FREQUENCY


0284-21

## DETAILED DESCRIPTION

The signals seen at the drain of a junction FET type analog switch can be arbitrarily divided into two categories; those which are less than $\pm 200 \mathrm{mV}$, and those which are greater than $\pm 200 \mathrm{mV}$. The former category includes all those circuits where switching is performed at the virtual ground point of an op-amp, and it is primarily towards these applications that the IH 5009 family of circuits is directed.

By limiting the analog signal at the switching point to $\pm 200 \mathrm{mV}$, no external driver is required and the need for additional power supplies is eliminated.

Devices are available with both common drains and with uncommitted drains.

## CROSSTALK MEASUREMENT CIRCUIT


$+\begin{aligned} & +5 \mathrm{~V} \\ & +15 \mathrm{~V} \\ & \text { ( } 5009 \mathrm{ETC})\end{aligned}$

Those devices which feature common drains have another FET in addition to the channel switches. This FET, which has gate and source connected such that $\mathrm{V}_{\mathrm{GS}}=0$, is intended to compensate for the on-resistance of the switch. When placed in series with the feedback resistor (Figure 3) the gain is given by:

$$
\mathrm{GAIN}=\frac{10 \mathrm{k} \Omega+\mathrm{r}_{\mathrm{DS}(\mathrm{ON})}(\text { compensator })}{10 \mathrm{k} \Omega+\mathrm{r}_{\mathrm{DS}}(\text { switch })} .
$$



Clearly, the gain error caused by the switch is dependent on the match between the FETs rather than the absolute value of the FET on-resistance. For the standard product, all the FETs in a given package are guaranteed to match within $50 \Omega$. Selections down to $5 \Omega$ are available however. Contact factory for details. Since the absolute value of $r_{\mathrm{DS}(\mathrm{ON})}$ is guaranteed only to be less than $100 \Omega$ or $150 \Omega$, a substantial improvement in gain accuracy can be obtained by using the compensating FET.
DEFINITION OF TERMS


0284-24
Figure 4.

## NOISE IMMUNITY

The advantage of SPDT switching is high noise immunity when the series elements is OFF. For example, if a $\pm 10 \mathrm{~V}$ analog input is being switched by TTL open collector logic, the series switch is OFF when the logic level is at +15 volts. At this time, the diode conducts and holds the source at approximately +0.7 volts with an AC impedance to ground of 25 ohms. Thus random noise superimposed on the +10 volt analog input will not falsely trigger the FET since the noise voltage will be shunted to ground.
When switching a negative voltage, the input further increases the OFF voltage beyond pinch-off, so there is no danger of the FET turning on.

SWITCHING CHARACTERISTICS


0284-26
Figure 5: High Level Logic


0284-27
Figure 6: Standard DTL, TTL, RTL


APPLICATIONS (Note)



NOTE: Additional applications information is given in Application Bulletins A003 "Understanding and Applying the Analog Switch" and A004 "The 5009 Series of Low Cost Analog Switches".

IH5043 High-Level CMOS Analog Switch

## GENERAL DESCRIPTION

The IH5043 analog switch uses an improved, high voltage CMOS monolithic technology. These devices provide ease-of-use and performance advantages not previously available from solid state switches.
Key performance advantage is TTL compatibility and ultra low-power operation. The quiescent current requirement is less than 1 mA . Also, the IH 5043 guarantees Break-Before-Make switching, accomplished by extending the ton time ( 300 ns TYP), so that it exceeds toff time (200ns TYP). This insures that an ON channel will be turned OFF before an OFF channel can turn ON. The need for external logic required to avoid channel to channel shorting during switching is eliminated.
The IH5043 improves upon and is pin-for-pin and electrical replacement for other solid state switches.

## FEATURES

- See HI504X and IH514X for Other Functlons
- Dual SPDT
- Switches Greater Than 20Vpp Signals With $\pm 15 \mathrm{~V}$ Supplles
- Qulescent Current Less Than $1 \mu \mathrm{~A}$
- Break-Before-Make Switching $t_{\text {off }} 200 \mathrm{~ns}$, $t_{0 n} 300$ ns Typical
- TTL, DTL, CMOS, PMOS Compatlble



## ABSOLUTE MAXIMUM RATINGS



Current (Any Terminal) ............................ $<30 \mathrm{~mA}$
Storage Temperature $\ldots \ldots \ldots \ldots . . . .5^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Operating Temperature
M $\ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots . .55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

Lead Temperature (Soldering, 10sec) ............... $300^{\circ} \mathrm{C}$
Power Dissipation ...................
450 mW
(All Leads Soldered to a P.C. Board)
Derate $6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ Above $70^{\circ} \mathrm{C}$

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
ELECTRICAL CHARACTERISTICS (@ $25^{\circ} \mathrm{C}, \mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=+5 \mathrm{~V}$ )

| Per Channel |  | Test Conditions | Min/Max Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Characteristic |  | Military |  |  | Commercial |  |  |  |
|  |  |  | $-55^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ | 0 | $+25^{\circ} \mathrm{C}$ | $+70^{\circ} \mathrm{C}$ |  |
| $\ln (\mathrm{ON})$ | Input Logic Current | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ | $\pm 1$ | $\pm 1$ | 10 | $\pm 1$ | $\pm 1$ | 10 | $\mu \mathrm{A}$ |
| IIN(OFF) | Input Logic Current | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ | $\pm 1$ | $\pm 1$ | 10 | $\pm 1$ | $\pm 1$ | 10 | $\mu \mathrm{A}$ |
| $\mathrm{r}_{\text {DS (on) }}$ | Drain-Source On Resistance | $\begin{aligned} & I_{\mathrm{S}}=10 \mathrm{~mA} \\ & \mathrm{~V}_{\text {ANALOG }}=-10 \mathrm{~V} \text { to }+10 \mathrm{~V} \end{aligned}$ | 75 | 75 | 150 | 80 | 80 | 130 | $\Omega$ |
| $\Delta \mathrm{r}_{\mathrm{DS}(\mathrm{ON})}$ | Channel to Channel rDS(ON) Match |  |  | $\begin{gathered} 25 \\ \text { (typ) } \\ \hline \end{gathered}$ |  |  | $\begin{gathered} \hline 30 \\ \text { (typ) } \\ \hline \end{gathered}$ |  | $\Omega$ |
| $V_{\text {ANALOG }}$ | Min. Analog Signal Handling Capability |  |  | $\begin{aligned} & \pm 11 \\ & \text { (typ) } \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \pm 10 \\ & \text { (typ) } \end{aligned}$ |  | V |
| Id(OFF)/ IS(OFF) | Switch OFF Leakage Current | $\mathrm{V}_{\text {ANALOG }}=-10 \mathrm{~V}$ to +10 V |  | $\pm 1$ | 100 |  | $\pm 5$ | 100 | nA |
| ID(ON) $+\mathrm{I}_{\mathrm{S}(\mathrm{ON})}$ | Switch On Leakage Current | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{S}}=-10 \mathrm{~V}$ to +10 V |  | $\pm 2$ | 200 |  | $\pm 10$ | 100 | nA |
| $\mathrm{t}_{\text {on }}$ | Switch "ON" Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{~V}_{\text {ANALOG }}=-10 \mathrm{~V} \\ & \text { to }+10 \mathrm{~V} \text { See Fig. } 3 \end{aligned}$ |  | 1000 |  |  | 1000 |  | ns |
| $\mathrm{t}_{\text {off }}$ | Switch "OEF" Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{~V}_{\text {ANALOG }}=-10 \mathrm{~V} \\ & \text { to }+10 \mathrm{~V} \text { See Fig. } 3 \end{aligned}$ |  | 500 |  |  | 500 |  | ns |
| $Q_{\text {(INJ.) }}$ | Charge Injection | See Fig. 4 |  | $\begin{gathered} 15 \\ \text { (typ) } \end{gathered}$ |  |  | $\begin{gathered} 20 \\ \text { (typ) } \end{gathered}$ |  | mV |
| OIRR | Min. Off Isolation Rejection Ratio | $f=1 \mathrm{MHz}, R_{L}=100 \Omega, C_{L} \leq 5 \mathrm{pF}$ <br> See Fig. 5 |  | $\begin{gathered} 54 \\ \text { (typ) } \end{gathered}$ |  |  | $\begin{gathered} 50 \\ \text { (typ) } \end{gathered}$ |  | dB |
| ${ }^{+}{ }^{\text {Q }}$ | V+ Power Supply Quiescent Current |  | $\pm 1$ | $\pm 1$ | 10 | 10 | 10 | 100 | $\mu \mathrm{A}$ |
| ${ }^{-} \mathrm{Q}$ | V- Power Supply Quiescent Current | $\begin{aligned} & \mathrm{V}+=+15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{L}}=+5 \mathrm{~V} \end{aligned}$ | $\pm 1$ | $\pm 1$ | 10 | 10 | 10 | 100 | $\mu \mathrm{A}$ |
| $1^{-}$LQ | +5V Supply Quiescent Current |  | $\pm 1$ | $\pm 1$ | 10 | 10 | 10 | 100 | $\mu \mathrm{A}$ |
| IGND | Gnd Supply Quiescent Current |  | $\pm 1$ | 1 | 10 | 10 | 10 | 100 | $\mu \mathrm{A}$ |
| CCRR | Min. Channel to Channel Cross Coupling Rejection Ratio | One Channel Off; Any Other Channel Switches as per Fig. 6 |  | $\begin{gathered} 54 \\ \text { (typ) } \end{gathered}$ |  |  | $\begin{gathered} 50 \\ \text { (typ) } \end{gathered}$ |  | dB |

Note: Typical values are for design aid only, not guaranteed and not subject to production testing.


Figure 2: Switching State Diagrams

| SWITCH STATES ARE FOR LOGIC " 1 " INPUT | (OUTLINE DWG FD-2) | (OUTLINE DWGS DE, JE, PE) |
| :---: | :---: | :---: |
| $\begin{gathered} \text { DPST IH5044 } \\ \text { (rDS(on) }<75 \Omega \text { ) } \end{gathered}$ | 0286-12 | 0286-13 |
| DUAL DPST IH5045 $\left(r_{\text {DS( }}(\mathrm{on})<75 \Omega\right)$ |  | (DG185 EQUIVALENT) <br> 0286-16 |
| $\begin{gathered} \text { DPDT IH5046 } \\ \left(\mathrm{r}_{\mathrm{DS}}(\mathrm{ON})<75 \Omega\right) \end{gathered}$ |  | 0286-18 |
| $\begin{gathered} \text { 4PST IH5047 } \\ \left.\left(\text { r DS }^{(O N}\right)<75 \Omega\right) \end{gathered}$ | 0286-19 <br> Switching State Diagrams (Cont.) |  |


$R_{\text {DS(on) }}$ vs POWER SUPPLY VOLTAGE


0286-22

CHARGE INJECTION vs V ANALOG (SEE FIG. B) $\mathrm{C}_{\mathrm{L}}=10,000 \mathrm{pF}$


0286-23


0286-27

## TYPICAL PERFORMANCE CHARACTERISTICS (CONT.)

 POWER SUPPLY QUIESCENT CURRENT'vs LOGIC FREQUENCY RATE

0286-29

## TEST CIRCUITS



NOTE 1: Some channels are turned on by high " 1 " logic inputs and other channels are turned on by low " 0 " inputs; however 0.8 V to 2.4 V describes the min. range for switching properly. Refer to logic diagrams to see absolute value of logic input required to produce "ON" or "OFF" state.

## APPLICATIONS



Figure 6: Improved Sample \& Hold Using IH5043

EXAMPLE: If $-V_{\text {ANALOG }}=-10 \mathrm{VDC}$ and $+\mathrm{V}_{\text {ANALOG }}=+10 \mathrm{VDC}$ then Ladder Legs are switched between $\pm 10 \mathrm{VDC}$, depending upon state of Logic Strobe.


Figure 7: Using the CMOS Switch to Drive an R/2R Ladder Network (2 Legs)

Constant gain, constant $Q$, variable frequency filter which provides simultaneous Lowpass, Bandpass, and Highpass outputs. With the component values shown, center frequency will be 235 Hz and 23.5 Hz for high and low logic inputs respectively, $Q=100$, and Gain $=100$.

$$
f_{n}=\text { Center Frequency }=\frac{1}{2 \pi R C}
$$

## APPLICATIONS (Continued)



Figure 9: Interfacing with TTL Open Collector Logic (Typ. Example for +15 V Case Shown)


Figure 10: Interfacing with CMOS Logic


## IH5052/IH5053 QUAD CMOS Analog Switch

## GENERAL DESCRIPTION

The IH5052/3 analog switches use an improved, high voltage CMOS technology, which provides performance advantages not previously available from solid state switches. Key performance advantages are TTL compatibility and ultra low-power operation - the quiescent current requirement is less than $10 \mu \mathrm{~A}$.

The IH5052/3 also guarantees Break-Before-Make switching. This is accomplished by extending the toN time (400ns TYP.) such that it exceeds toff time (200ns TYP.). This insures that an ON channel will be turned OFF before an OFF channel can turn ON, and eliminates the need for external logic required to avoid channel to channel shorting during switching. With a logical " 0 " ( 0.8 V or less) at its control inputs, the IH5052 switches are closed, while the IH5053 switches are closed with a logical "1" (2.4V or more) at its control inputs.

## FEATURES

- Switches Greater Than 20Vpp Signals With $\pm$ 15V Supplies
- Quiescent Current Less Than $10 \mu \mathrm{~A}$
- Break-Before-Make Switching $\mathrm{t}_{\text {off }} \mathbf{1 0 0 n s}$, $\mathrm{t}_{\text {on }}$ 250ns Typical
- TTL, CMOS Compatible
- IH5052 4 Normally Closed Switches
- IH5053 4 Normally Open Switches
- Low RDS(ON) $50 \Omega$ Typical

ORDERING INFORMATION


DE $=16$-Pin Ceramic DIP
Temperature Range
M = Military
C = Commercial
Basic Part Number


0288-1

Figure 1: Functional Diagram


Figure 2: Pin Configurations

[^43]
## ABSOLUTE MAXIMUM RATINGS

| V+-V- | <36V |
| :---: | :---: |
| $V+V_{D}$ | $<30 \mathrm{~V}$ |
| $V_{D}-V^{-}$ | <30V |
| $\mathrm{V}_{\mathrm{D}}-\mathrm{V}_{S}$ | < $\pm 22 \mathrm{~V}$ |
| $\mathrm{V}_{\mathrm{L}}-\mathrm{V}-$ | <33V |
| $V_{L}-V_{\text {IN }}$ | <30V |
| $\mathrm{V}_{\mathrm{L}}$-GND | <20V |
| $\mathrm{V}_{\text {IN }}$-GND | <20V |
| Current (Any Terminal) | $<30 \mathrm{~mA}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Lead Temperature (Sold | $300^{\circ} \mathrm{C}$ |

Power Dissipation ................................. . 450mW
(All Leads Soldered to a P.C. Board) Derate $6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ Above $70^{\circ} \mathrm{C}$

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ELECTRICAL CHARACTERISTICS $\quad\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=+5 \mathrm{~V}\right)$

| Per Channel |  | Test Conditions | Min/Max Limits |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Military | Commercial |  |  | Units |
| Symbol | Characteristic |  | $-55^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |  | 0 | $+25^{\circ} \mathrm{C}$ | $+70^{\circ} \mathrm{C}$ |
| IIN(ON) | Input Logic Current |  | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}(1 \mathrm{H} 5053)=0.8 \mathrm{~V}(\mathrm{IH} 5052)$ | 10 | $\pm 1$ | 10 |  | $\pm 10$ |  | $\mu \mathrm{A}$ |
| 1 IN (OFF) | Input Logic Current | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}(\mathrm{IH} 5053)=2.4 \mathrm{~V}(\mathrm{IH} 5052)$ | 10 | $\pm 1$ | 10 |  | $\pm 10$ |  | $\mu \mathrm{A}$ |
| $\mathrm{r}_{\mathrm{DS}(\mathrm{ON})}$ | Drain-Source On Resistance | $\mathrm{I}_{\mathrm{S}}=10 \mathrm{~mA}, \mathrm{~V}_{\text {analog }}=-10 \mathrm{~V}$ to +10 V | 75 | 75 | 100 | 80 | 80 | 100 | $\Omega$ |
| $\Delta \mathrm{r}_{\text {DS(ON) }}$ | Channel to Channel $r_{\mathrm{DS}(\mathrm{ON})}$ Match |  |  | $\begin{gathered} 25 \\ \text { (typ) } \\ \hline \end{gathered}$ |  |  | $\begin{gathered} 30 \\ \text { (typ) } \\ \hline \end{gathered}$ |  | $\Omega$ |
| $\mathrm{V}_{\text {ANALOG }}$ | Min. Analog Signal Handling Capability |  |  | $\begin{aligned} & \pm 11 \\ & \text { (typ) } \end{aligned}$ |  |  | $\begin{aligned} & \pm 10 \\ & \text { (typ) } \end{aligned}$ |  | V |
| ID(OFF) / IS(OFF) | Switch OFF Leakage Current | $V_{\text {ANALOG }}=-10 \mathrm{~V}$ to +10 V |  | $\pm 1$ | 100 |  | $\pm 5$ | 100 | nA |
| $\begin{array}{\|l\|} \hline \mathrm{ID}(\mathrm{ON}) \\ +\mathrm{I}_{\mathrm{S}(\mathrm{ON})} \\ \hline \end{array}$ | Switch On Leakage Current | $V_{D}=V_{S}=-10 \mathrm{~V}$ to +10 V |  | $\pm 2$ | 200 |  | $\pm 10$ | 100 | nA |
| ${ }^{\text {ton }}$ | Switch "ON" Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega, V_{\text {analog }}=-10 \mathrm{~V} \text { to }+10 \mathrm{~V} \\ & \text { See Fig. } 3 \end{aligned}$ |  | 500 |  |  | 1000 |  | ns |
| toff | Switch "OFF" Time | $R_{L}=1 \mathrm{k} \Omega, V_{\text {analog }}=-10 \mathrm{~V} \text { to }+10 \mathrm{~V}$ See Fig. 3 |  | 250 |  |  | 500 |  | ns |
| $Q_{\text {(INJ.) }}$ | Charge Injection | See Fig. 4 |  | $\begin{gathered} 15 \\ \text { (typ) } \\ \hline \end{gathered}$ |  |  | $\begin{gathered} 20 \\ \text { (typ) } \\ \hline \end{gathered}$ |  | mV |
| OIRR | Min. Off Isolation Rejection Ratio | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{C}_{\mathrm{L}} \leq 5 \mathrm{pF} \\ & \text { See Fig. } 5 \end{aligned}$ |  | $\begin{gathered} 54 \\ \text { (typ) } \end{gathered}$ |  |  | $\begin{gathered} 50 \\ \text { (typ) } \\ \hline \end{gathered}$ |  | dB |
| $1+$ | + Power Supply Quiescent Current | $\begin{aligned} & \mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=+5 \mathrm{~V} \\ & \text { with GND } \end{aligned}$ | 10 | 10 | 100 | 10 | 10 | 100 | $\mu \mathrm{A}$ |
| $1^{-}$ | - Power Supply Quiescent Current |  | 10 | 10 | 100 | 10 | 10 | 100 | $\mu \mathrm{A}$ |
| IVL | +5V Supply <br> Quiescent Current |  | 10 | 10 | 100 | 10 | 10 | 100 | $\mu \mathrm{A}$ |
| CCRR | Min. Channel to Channel Cross Coupling Rejection Ratio | One Channel Off |  | $\begin{gathered} 54 \\ \text { (typ) } \end{gathered}$ |  |  | $\begin{gathered} 50 \\ \text { (typ) } \end{gathered}$ |  | dB |

NOTE 1: Typical values are for design aid only, not guaranteed and not subject to production testing.

## TEST CIRCUITS



NOTE 1: The 5053 is turned on by high " 1 " logic inputs and the 5052 is turned on by low " 0 " inputs; however 0.8 V to 2.4 V describes the min. range for switching properly. Refer to logic diagrams to see absolute value of logic input required to produce:"ON" or "OFF" state.
TYPICAL PERFORMANCE CHARACTERISTICS (PerChannel)


0288-6
CROSS COUPLING REJECTION vs FREQUENCY


CHARGE INJECTION vs $V_{\text {ANALOG }}$
POWER SUPPLY VOLTAGE

(SEE Figure B) $C_{L}=10,000 \mathrm{pF}$


0288-7


Cross Coupling Rejection Test Circuit

TYPICAL PERFORMANCE CHARACTERISTICS


0288-11
POWER SUPPLY QUIESCENT CURRENT vs



0288-12
Off Isolation Test Circuit


0288-1.4
Logic Input Waveform

## APPLICATIONS

PROGRAMMABLE GAIN NON-INVERTING AMPLIFIER WITH SELECTABLE INPUTS



0288-16
Figure 7: Active Low Pass Filter with Digitally Selected Break Frequency


## A LATCHING DPDT SWITCH

The latch feature insures positive switching action in response to non-repetitive or erratic commands. The $A_{1}$ and $A_{2}$ inputs are normally low. A HIGH input to $A_{2}$ turns $S_{1}$ and $\mathrm{S}_{2} \mathrm{ON}$, a HIGH to $\mathrm{A}_{1}$ turns $\mathrm{S}_{3}$ and $\mathrm{S}_{4} \mathrm{ON}$. Desirable for use with limit detectors, peak detectors, or mechanical contact closures.


TRUTH TABLE (IH5052)

| Command | State of Switches <br> After Command |  |  |
| :---: | :---: | :---: | :---: |
| $\mathrm{A}_{2}$ | $\mathrm{~A}_{1}$ | $\mathrm{~S}_{3} \& \mathrm{~S}_{4}$ | $\mathrm{~S}_{1} \& \mathrm{~S}_{2}$ |
| 0 | 0 | same | same |
| 0 | 1 | on | off |
| 1 | 0 | off | on |
| 1 | 1 | INDETERMINATE |  |

0288-18
Figure 9: A Latching DPDT

FEATURES

- Super Fast Break-Before-Make Switching
- ton ${ }^{80}$ ns Typ, $t_{\text {off }} 50 \mathrm{~ns}$ Typ (SPST Switches)
- Power Supply Currents Less Than $1 \mu \mathrm{~A}$
- OFF Leakages Less Than 100pA @ $25^{\circ} \mathrm{C}$ Typical
- Non-latching With Supply Turn-off
- Single Monolithic CMOS Chip
- Plug-in Replacements for IH5040 Family and Part of the DG180 Family to Upgrade Speed and Leakage
- Greater Than 1 MHz Toggle Rate
- Switches Greater Than 20Vp-p Signals With $\pm 15 \mathrm{~V}$ Supplies
- TTL, CMOS Direct Compatibility
- Internal Diode in Series with V+ for Fault Protection


0291-1
Figure 1: Functional Diagram Typical Driver/ Gate - IH5142

[^44]
## ABSOLUTE MAXIMUM RATINGS

| $V^{+}-V^{-}$ | <36V | Current (Any Terminal) ......................... $<30 \mathrm{~mA}$ |
| :---: | :---: | :---: |
| $V^{+}-V_{D}$ | <30V | Storage Temperature ................ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| $V_{D}-V^{-}$ | <30V | Operating Temperature $\ldots . \ldots . . . . . . .5-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| $V_{D}-V_{S}$ | < $\pm 22 \mathrm{~V}$ | Lead Temperature (Soldering 10sec) . . . . . . . . . . . . . 300 ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{L}}-\mathrm{V}^{-}$ | <33V | Power Dissipation .............................. . 450 mW |
| $\mathrm{V}_{\mathrm{L}}-\mathrm{V}_{\text {IN }}$ | <30V | (All Leads Soldered to a P.C. Board) |
| $V_{L}$ | <20V | Derate $6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ Above $70^{\circ} \mathrm{C}$ |
| VIN | <20V |  |

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS (@ $25^{\circ} \mathrm{C}, \mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=+5 \mathrm{~V}$ )

| Per Channel |  | Test Conditions | Min/Max Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Characteristic |  | Military |  |  | Commercial |  |  |  |
|  |  |  | $-55^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ | 0 | $+25^{\circ} \mathrm{C}$ | $+70^{\circ} \mathrm{C}$ |  |
| LOGIC INPUT |  |  |  |  |  |  |  |  |  |
| ${ }_{\text {I INH }}$ | Input Logic Current | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ Note 1 | $\pm 1$ | $\pm 1$ | 10 |  | $\pm 10$ | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1 / \mathrm{NL}}$ | Input Logic Current | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ Note 1 | $\pm 1$ | $\pm 1$ | 10 |  | $\pm 10$ | 10 | $\mu \mathrm{A}$ |
| SWITCH |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {r DS }}$ (on) | Drain-Source On Resistance | $\begin{aligned} & \mathrm{IS}_{\mathrm{S}}=-10 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{ANALOG}}=-10 \mathrm{~V} \text { to }+10 \mathrm{~V} \\ & \hline \end{aligned}$ | 50 | 50 | 75 | 75 | 75 | 100 | $\Omega$ |
| $\Delta \mathrm{r}_{\mathrm{DS}}(\mathrm{on})$ | Channel to Channel rDS(on) Match |  |  | $\begin{gathered} 25 \\ \text { (typ) } \\ \hline \end{gathered}$ |  |  | $\begin{gathered} 30 \\ \text { (typ) } \end{gathered}$ |  | $\Omega$ |
| $\mathrm{V}_{\text {ANALOG }}$ | Min. Analog Signal Handling Capability |  |  | $\begin{aligned} & \pm 11 \\ & \text { (typ) } \end{aligned}$ |  |  | $\begin{aligned} & \pm 10 \\ & \text { (typ) } \\ & \hline \end{aligned}$ |  | V |
| $\begin{array}{\|l\|} \hline \begin{array}{l} \mathrm{l}_{\mathrm{D}(\mathrm{off})}+ \\ \mathrm{I}_{\mathrm{S} \text { (off) }} \\ \hline \end{array} . \\ \hline \end{array}$ | Switch OFF Leakage Current | $\begin{aligned} & V_{D}=+10 \mathrm{~V}, V_{S}=-10 \mathrm{~V} \\ & V_{D}=-10 \mathrm{~V}, V_{S}=+10 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & \pm .5 \\ & \pm .5 \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \pm 5 \\ & \pm 5 \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ | nA |
| $\begin{array}{\|l} \hline \mathrm{I}_{\mathrm{D}(\mathrm{on})^{+}} \\ \mathrm{IS}(\mathrm{on}) \\ \hline \end{array}$ | Switch On Leakage Current | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{S}}=-10 \mathrm{~V}$ to +10 V |  | $\pm 1$ | 200 |  | $\pm 2$ | 200 | nA |
| CCRR | Min. Channel to Channel Cross Coupling Rejection Ratio | One Channel Off; Any Other Channel Switches See Performance Characteristics |  | $\begin{gathered} 54 \\ \text { (typ) } \end{gathered}$ |  |  | $\begin{gathered} 50 \\ \text { (typ) } \end{gathered}$ |  | dB |
| $\begin{array}{\|l\|} \mathrm{t}_{\mathrm{on}} \\ \mathrm{t}_{\text {off }} \\ \hline \end{array}$ | Switch "ON" Time Switch "OFF" Time | See switching time specifications | and timin | diagram |  |  |  |  |  |
| $\mathrm{Q}_{\text {(INJ.) }}$ | Charge Injection | See Performance Characteristics |  | $\begin{gathered} 10 \\ \text { (typ) } \\ \hline \end{gathered}$ |  |  | $\begin{gathered} 15 \\ \text { (typ) } \end{gathered}$ |  | pC |
| OIRR | Min. Off Isolation Rejection Ratio | $f=1 \mathrm{MHz}, R_{L}=100 \Omega, C_{L} \leq 5 \mathrm{pF}$ See Performance Characteristics |  | $\begin{gathered} 54 \\ \text { (typ) } \\ \hline \end{gathered}$ |  |  | $\begin{gathered} 50 \\ \text { (typ) } \\ \hline \end{gathered}$ |  | dB |
| SUPPLY |  |  |  |  |  |  |  |  |  |
| $1^{+}$ | + Power Supply Quiescent Current | $\begin{aligned} & \mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{L}}=+5 \mathrm{~V} \end{aligned}$ <br> See Performance Characteristics | 1.0 | 1.0 | 10.0 | 10 | 10 | 100 | $\mu \mathrm{A}$ |
| 1 - | - Power Supply Quiescent Current |  | 1.0 | 1:0 | 10.0 | 10 | 10 | 100 | $\mu \mathrm{A}$ |
| LL | +5 V Supply <br> Quiescent Current |  | 1.0 | 1.0 | 10.0 | 10 | 10 | 100 | $\mu \mathrm{A}$ |
| IGND | Gnd Supply Quiescent Current |  | 1.0 | 1.0 | 10.0 | 10 | 10 | 100 | $\mu \mathrm{A}$ |

NOTES: 1. Some channels are turned on by high (1) logic inputs and other channels are turned on by low ( 0 ) inputs; however 0.8 V to 2.4 V describes the min. range for switching properly. Refer to logic diagrams to find logical value of logic input required to produce ON or OFF state.
2. Typical values are for design aid only, not guaranteed and not subject to production testing.

## TYPICAL PERFORMANCE CHARACTERISTICS








SWITCHING TIME SPECIFICATIONS
( $\mathrm{t}_{\mathrm{on}}, \mathrm{t}_{\text {off }}$ are maximum specifications and $\mathrm{t}_{\text {on }}-\mathrm{t}_{\text {off }}$ is minimum specifications)

| Part Number | Symbol | Characteristic | Test Conditions | Military |  |  | Commercial |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $-55^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ | 0 | $+25^{\circ} \mathrm{C}$ | $+70^{\circ} \mathrm{C}$ |  |
| $\begin{array}{\|c} \mathrm{IH} 5140- \\ 5141 \end{array}$ | $\mathrm{t}_{\mathrm{on}}$ $\mathrm{t}_{\mathrm{tff}}$ $t_{\text {on }} \mathrm{t}_{\mathrm{fff}}$ | Switch "ON" time Switch "OFF" time Break-before-make | Figure $\mathbf{2}^{*}$ |  | $\begin{gathered} 100 \\ 75 \\ 10 \end{gathered}$ |  |  | $\begin{gathered} 150 \\ 125 \\ 5 \\ \hline \end{gathered}$ |  | ns |
|  | ton $t_{\text {off }}$ $t_{\text {on }}-t_{\text {off }}$ | Switch "ON" time Switch "OFF" time Break-before-make | Figure 3 |  |  |  |  | $\begin{gathered} 175 \\ 150 \\ 5 \\ \hline \end{gathered}$ |  | ns |
| $\begin{array}{\|c\|} \hline \mathrm{IH} 5142- \\ 5143 \end{array}$ | $t_{\text {on }}$ $t_{\text {off }}$ $t_{0 n-} t_{\text {off }}$ | Switch "ON" time Switch "OFF"' time <br> Break-before-make | Figure 2* |  | $\begin{gathered} 175 \\ 125 \\ 10 \end{gathered}$ |  |  | $\begin{gathered} 250 \\ 150 \\ 5 \end{gathered}$ |  | ns |
|  | $t_{0 n}$ $t_{\text {off }}$ $t_{\text {on }}{ }^{-t_{\text {off }}}$ | Switch "ON" time Switch "OFF" time Break-before-make | Figure 3 |  |  |  |  | $\begin{gathered} 300 \\ 150 \\ 5 \end{gathered}$ |  | ns |
|  | $\mathrm{t}_{\mathrm{on}}$ <br> $\mathrm{t}_{\mathrm{off}}$ <br> $\mathrm{t}_{\text {on }} \mathrm{t}_{\text {off }}$ | Switch "ON" time Switch "OFF" time Break-before-make | Figure 4* |  | $\begin{gathered} 175 \\ 125 \\ 10 \\ \hline \end{gathered}$ |  |  | $\begin{gathered} 250 \\ 150 \\ 5 \\ \hline \end{gathered}$ |  | ns |
|  | ton <br> $\mathrm{t}_{\mathrm{off}}$ <br> $\mathrm{t}_{\text {on }}$ - $\mathrm{t}_{\text {off }}$ | Switch "ON" time Switch "OFF" time Break-before-make | Figure 5* |  | $\begin{gathered} 200 \\ 125 \\ 10 \\ \hline \end{gathered}$ |  |  | $\begin{gathered} 300 \\ 150 \\ 5 \\ \hline \end{gathered}$ |  | ns |
| $\begin{gathered} \mathrm{IH} 5144- \\ 5145 \end{gathered}$ | ton $\mathrm{t}_{\mathrm{off}}$ $t_{\text {on }}{ }^{-t_{\text {off }}}$ | Switch "ON" time Switch "OFF" time Break-before-make | Figure 2* |  | $\begin{gathered} 175 \\ 125 \\ 10 \\ \hline \end{gathered}$ |  |  | $\begin{gathered} 250 \\ 150 \\ 5 \\ \hline \end{gathered}$ |  | ns |
|  | $t_{0 n}$ $t_{\text {off }}$ $t_{0 n}{ }^{-1} \mathrm{t}_{\mathrm{off}}$ | Switch "ON" time Switch "OFF" time Break-before-make | Figure 3 |  | $\begin{aligned} & 200 \\ & 125 \\ & * 10 \\ & \hline \end{aligned}$ |  |  | $\begin{gathered} 300 \\ 150 \\ 5 \\ \hline \end{gathered}$ |  | ns |

NOTE: SWITCHING TIMES ARE MEASURED @ $90 \%$ PTS.

* Typical values for design aid only, not guaranteed nor subject to production testing.


0291-8
Figure 2.


Figure 3.
0291-9


Figure 4.


Figure 5.




DIP (JE, PE) (DG 185 EQUIVALENT)


0291-26

DUAL DPST
IH5145 (r $\mathrm{r}_{\text {DS }}(\mathrm{on})<75 \Omega$ )
Figure 6: Switching State Diagrams (Continued)

TYPICAL SWITCHING WAVEFORMS SCALE: VERT. $=5 \mathrm{~V} / \mathrm{DIV}$. $\mathrm{HORIZ} .=100 \mathrm{~ns} / \mathrm{DIV}$.
TTL OPEN COLLECTOR LOGIC DRIVE (Corresponds to Figure 8)


TTL OPEN COLLECTOR LOGIC DRIVE (Corresponds to Figure 9)

$-55^{\circ} \mathrm{C}$

$+25^{\circ} \mathrm{C}$

$+125^{\circ} \mathrm{C}$

TTL OPEN COLLECTOR LOGIC DRIVE
(Corresponds to Figure 11)

$+25^{\circ} \mathrm{C}$

$+25^{\circ} \mathrm{C}$

## APPLICATION NOTE

To maximize switching speed on the IH5140 family, TTL open collector logic ( 15 V with a $1 \mathrm{k} \Omega$ or less collector resistor) should be used. This configuration will result in (SPST) $\mathrm{t}_{\mathrm{on}}$ and $\mathrm{t}_{\text {off }}$ times of 80 ns and 50 ns , for signals between -10 V and +10 V . The SPDT and DPST switches are approximately 30 ns slower in both $\mathrm{t}_{\text {on }}$ and $\mathrm{t}_{\text {off }}$ with the same drive configuration. 15V CMOS logic levels can be used ( 0 V to +15 V ), but propagation delays in the CMOS logic will slow down the switching (typical 50ns $\rightarrow$ 100ns delays).
When driving the IH5140 Family from either +5 V TTL or CMOS logic, switching times run 20ns slower than if they were driven from +15 V logic levels. Thus $t_{\text {on }}$ is about 105 ns , and $\mathrm{t}_{\text {off }} 75 \mathrm{~ns}$ for SPST switches, and 135 ns and 105 ns ( $\mathrm{t}_{\mathrm{on}}, \mathrm{t}_{\text {off }}$ ) for SPDT or DPST switches. The low level drive can be made as fast as the high level drive if $\pm 5 \mathrm{~V}$ strobe levels are used instead of the usual $0 \mathrm{~V} \rightarrow+3.0 \mathrm{~V}$ drive. Pin 13 is taken to -5 V instead of the usual GND and strobe input is taken from +5 V to -5 V levels as shown in Figure 7.
The typical channel of the IH5140 family consists of both P and N -channel MOSFETs. The N -channel MOSFET uses a "Body Puller" FET to drive the body to $-15 \mathrm{~V}( \pm 15 \mathrm{~V}$ supplies) to get good breakdown voltages when the switch is in the off state (See Fig. 8). This "Body Puller" FET also allows the N -channel body to electrically float when the switch is in the on state producing a fairly constant $R_{D S}(O N)$ with different signal voltages. While this "Body Puller" FET improves switch performance, it can cause a problem when analog input signals are present (negative signals only) and power supplies are off. This fault condition is shown in Figure 9.

Current will flow from -10 V analog voltage through the drain to body junction of Q1, then through the drain to body junction of Q3 to GND. This means that there is 10 V across two forward-biased silicon diodes and current will go to whatever value the input signal source is capable of supplying. If the analog input signal is derived from the same supplies as the switch this fault condition cannot occur. Turning off the supplies would turn off the analog signal at the same time.
This fault situation can also be eliminated by placing a diode in series with the negative supply line (pin 14) as shown in Figure 10. Now when the power supplies are off and a negative input signal is present this diode is reverse biased and no current can flow.



## APPLICATIONS



0291-39
Figure 11: Improved Sample and Hold Using IH5143


EXAMPLE: If $-V_{\text {ANALOG }}=-10 \mathrm{VDC}$ and $+\mathrm{V}_{\text {ANALOG }}=+10 \mathrm{VDC}$ then Ladder Legs are switched between $\pm 10 \mathrm{VDC}$, depending upon state of Logic Strobe.
Figure 12: Using the CMOS Switch to Drive an R/2R Ladder Network (2 Legs)

## APPLICATIONS (Continued)



0291-41
CONSTANT GAIN, CONSTANTั Q, VARIABLE FREQUENCY FILTER WHICH PROVIDES SIMULTANEOUS LOWPASS, BANDPASS, AND HIGHPASS OUTPUTS. WITH THE COMPONENT VALUES SHOWN, CENTER FREQUENCY WILL BE 235 Hz AND 23.5 Hz FOR HIGH AND LOW LOGIC INPUTS RESPECTIVELY, $Q=100$, AND GAIN $=100$.

$$
f_{n}=C E N T E R \text { FREQUENCY }=\frac{1}{2 \pi R C}
$$

Figure 13: Digitally Tuned Low Power Active Filter

## GENERAL DESCRIPTION

The IH5151 family of solid state analog switches are designed using an improved, high voltage CMOS technology. Destructive latchup has been eliminated. Early CMOS switches were destroyed when power supplies were removed with an input signal present; the 1 H 5151 CMOS technology has eliminated this problem.

Key performance advantages of the 5151 series are TTL compatibility and ultra low-power operation. $\mathrm{R}_{\mathrm{DS}(o n)}$ switch resistance is typically in the $14 \Omega$ To $18 \Omega$ Area, for signals in the -10 V to +10 V range. Quiescent current is less than $10 \mu \mathrm{~A}$. The 5151 also guarantees Break-Before-Make switching which is logically accomplished by extending the ton time (200nsec typ.) such that it exceeds toff time (120nsec typ.). This insures that an ON channel will be turned OFF before an OFF channel can turn ON. The need for external logic required to avoid channel to channel shorting during switching is thus eliminated.
See HI-514X for other functions.

## FEATURES

- Low $\mathrm{R}_{\mathrm{DS}}(\mathrm{ON})-25 \Omega$
- Switches Greater Than 20Vpp Signals With $\pm 15 \mathrm{~V}$ Supplies
- Quiescent Current Less Than $100 \mu \mathrm{~A}$
- Break-Before-Make Switching toff 120 nsec Typ., toN 200nsec Typical
- TTL, CMOS Compatible
- Non-Latching With Supply Turn-Off
- Complete Monolithic Construction
- $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ Supply Range


## CMOS ANALOG SWITCH PRODUCT CONDITIONING

- The Following Processes Are Performed $100 \%$ in Accordance With MIL-STD-883
- Precap Visual - Method 2010, Cond. B
- Stabilization Bake - Method 1008
- Temperature Cycle - Method 1010
- Centrifuge - Method 2001, Cond. E
- Hermeticity — Method 1014, Cond. A, C
- (Leak Rate $<5 \times 10^{-7} \mathrm{~atm} \mathrm{cc} / \mathrm{s}$ )

ORDERING INFORMATION

| ORDER PART <br> NUMBER | FUNCTION | PACKAGE | TEMPERATURE RANGE | HARRIS <br> EQUIVALENT |
| :--- | :--- | :--- | :--- | :---: |
| IH5151MJE | Dual SPDT | 16 Pin Cerdip | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\mathrm{HI}-5051$ |
| IH5151CJE | Dual SPDT | 16 Pin Cerdip | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\mathrm{HI}-5051$ |
| IH5151CPE | Dual SPDT | 16 Pin Plastic DIP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\mathrm{HI}-5051$ |

NOTES: 1. Ceramic (side braze) devices also available; consult factory.
2. MIL temp range parts also available with MIL-STD-883 processing.

[^45]ABSOLUTE MAXIMUM RATINGS
$\mathrm{V}^{+}, \mathrm{V}^{-}$ ..... <36V
$V^{+}, V_{D}$
$V_{D}$,
$V^{-}$ ..... <30V
$V_{D}, V_{S}$ ..... $<30 \mathrm{~V}$
$V_{L}, V^{-}$ ..... <
$\mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{IN}}$ ..... $<30 \mathrm{~V}$
<20V
$\mathrm{V}_{\mathrm{L}} \cdot$ ..... <20V
Current (Any Terminal) ..... $<50 \mathrm{~mA}$
Storage Temperature ..... $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Operating Temperature

$$
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
$$

$$
\text { Lead Temperature (Soldering, } 10 \mathrm{sec} \text { ) }
$$

$$
300^{\circ} \mathrm{C}
$$

(All Leads Soldered to a P.C. Board)

$$
\text { Derate } 6 \mathrm{~mW} /{ }^{\circ} \mathrm{C} \text { Above } 70^{\circ} \mathrm{C}
$$

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.


ELECTRICAL CHARACTERISTICS $\quad\left(T_{A} @ 25^{\circ} \mathrm{C}, \mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=+5 \mathrm{~V}\right)$

| Per Channel |  | Test Conditions | Min/Max Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Characteristic |  | Military |  |  | Commercial |  |  |  |
|  |  |  | $-55^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ | 0 | $+25^{\circ} \mathrm{C}$ | $+70^{\circ} \mathrm{C}$ |  |
| IIN(ON) | Input Logic Current | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ (Note 1) | $\pm 1$ | $\pm 1$ | $\pm 10$ |  | $\pm 1$ | $\pm 10$ | $\mu \mathrm{A}$ |
| IIN(OFF) | Input Logic Current | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ (Note 1) | $\pm 1$ | $\pm 1$ | $\pm 10$ |  | $\pm 1$ | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\mathrm{DS} \text { (ON) }}$ | Drain-Source On Resistance | $V_{D}= \pm 10 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=-10 \mathrm{~mA}$ | 25 | 25 | 50 |  | 30 |  | $\Omega$ |
| $\triangle \mathrm{R}_{\mathrm{DS} \text { (ON) }}$ | Channel to Channel R $\mathrm{DS}_{(\mathrm{ON})}$ Match |  |  | $\begin{gathered} 10 \\ \text { (Typ) } \\ \hline \end{gathered}$ |  |  | $\begin{gathered} 15 \\ \text { (Typ) } \end{gathered}$ |  | $\Omega$ |
| V ${ }_{\text {analog }}$ | Min. Analog Signal Handling Capability |  |  | $\begin{aligned} & \pm 14 \\ & \text { (Тyp) } \end{aligned}$ |  |  | $\begin{array}{r}  \pm 14 \\ \text { (Тур) } \\ \hline \end{array}$ |  | V |
| ID(OFF) <br> IS(OFF) | Switch OFF Leakage Current | $\mathrm{V}_{\text {ANALOG }}=-10 \mathrm{~V}$ to +10 V |  | $\pm 1.0$ | 100 |  | $\pm 2.0$ | 100 | nA |
| $\begin{array}{\|c} \hline \mathrm{ID}(\mathrm{ON})+ \\ \mathrm{I} \mathrm{~S}(\mathrm{ON}) \\ \hline \end{array}$ | Switch On Leakage Current | $V_{D}=V_{S}=-10 \mathrm{~V}$ to +10 V |  | $\pm 1.0$ | 100 |  | $\pm 2.0$ | 100 | nA |
| $\mathrm{Q}_{\text {(INJ) }}$ | Charge Injection | See Figure 4 |  | $\begin{gathered} \text { (10) } \\ \text { (Тур) } \\ \hline \end{gathered}$ |  |  | $\begin{gathered} (10) \\ \text { (Typ) } \\ \hline \end{gathered}$ |  | mV |
| OIRR | Min. Off Isolation Rejection Ratio | $I=1 \mathrm{MHz}, R_{L}=100 \Omega,$ $C_{L} \leq 5 p F \text {, See Figure } 5$ |  | $\begin{gathered} 54 \\ \text { (Typ) } \\ \hline \end{gathered}$ |  |  | $\begin{gathered} 50 \\ \text { (Typ) } \\ \hline \end{gathered}$ |  | dB |
| SUPPLY |  |  |  |  |  |  |  |  |  |
| $1+$ | + Power Supply Quiescent Current | $\begin{aligned} & \mathrm{V}_{1}=+15 \mathrm{~V}, \mathrm{~V}_{2}=-15 \mathrm{~V} . \\ & \mathrm{V}_{\mathrm{L}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{R}}=0 \end{aligned}$ | 10 | 10 | 100 |  | 10 |  | $\mu \mathrm{A}$ |
| $1^{-}$ | -Power Supply Quiescent Current |  | 10 | 10 | 100 |  | 10 |  | $\mu \mathrm{A}$ |
| IL | +5V Supply Quiescent Current |  | 10 | 10 | 100 |  | 10 |  | $\mu \mathrm{A}$ |
| IGND | Gnd Supply Quiescent Current |  | 10 | 10 | 100 |  | 10 |  | $\mu \mathrm{A}$ |
| CCRR | Min. Channel to Channel Cross Coupling Rejection Ratio | One Channel Off; Any Other Channel Switches as per Figure 8 |  | $\begin{gathered} 54 \\ \text { (Typ) } \end{gathered}$ |  |  | $\begin{gathered} 50 \\ \text { (Typ) } \end{gathered}$ |  | dB |

NOTE 1. Some channels are turned on by high " 1 " logic inputs and other channels are turned on by low " 0 " inputs; however 0.8 V to 2.4 V describes the min. range for switching properly. Refer to logic diagrams to find logical value of logic input required to produce "ON" or "OFF" state.

## SWITCHING TIME SPECIFICATION IH5148 SPST SWITCH

| Symbol | Parameter | Test Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{on}}$ | Switch "on" time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{~K} \Omega, \mathrm{~V}_{\text {ANALOG }}=-10 \mathrm{~V}$ |  | 250 | ns |
| $\mathrm{t}_{\text {off }}$ | Switch "off" time | $\mathrm{T}_{\mathrm{O}}+10 \mathrm{~V}$; See Figures 3 and 6 |  | 200 | ns |

IH5149 DPST SWITCH

| Symbol | Parameter | Test Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{on}}$ | Switch "on" time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{~K} \Omega, \mathrm{~V}_{\text {ANALOG }}=-10 \mathrm{~V}$ |  | 350 | ns |
| $\mathrm{t}_{\text {off }}$ | Switch "off" time | $\mathrm{T}_{\mathrm{O}}+10 \mathrm{~V}$; See Figures 3 and 6 |  | 250 | ns |

## IH5150 \& IH5151 SPDT SWITCH

| Symbol | Parameter | Test Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {on }}$ | Switch "on" time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{~K} \Omega, \mathrm{~V}_{\text {ANALOG }}=-10 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{t}_{\text {off }}$ | Switch "off" time | $\mathrm{T}_{\mathrm{O}}+10 \mathrm{~V} ;$ See Figures 3 and 6 |  | 250 | ns |

NOTE 2. For IH5150 \& IH5151 devices, channels which are off for logic input $\geq 2.4 \mathrm{~V}$ (Pins $3 \& 4$ on $5150, \&$ Pins $3 \& 4,5 \& 6$ on 5151 ) have slower ton time, than channels on Pins $1,16, \& 8,9$. This is done so switch will maintain break-before-make action when connected in DT configuration, i.e. Pin 1 connected in Pin 3.
SWITCH STATES ARE

DUAL DPST IH5149


SPDT IH5150


0292-8
DUAL SPDT IH5151


Figure 2: Switching State Diagrams

## TEST CIRCUITS



0292-12
Figure 3


0292-13
Figure 4


0292-14
Figure 5

## TYPICAL PERFORMANCE CHARACTERISTICS (PerChannel)

$R_{\mathrm{DS}(\mathrm{ON})} @ \pm 15 \mathrm{~V}, \pm 5 \mathrm{~V}$ SUPPLIES
Ros (ON)



## TYPICAL PERFORMANCE CHARACTERISTICS (Per Channel) (Continued)


frequency (Hz)
0292-18
POWER SUPPLY QUIESCENT CURRENT vs LOGIC FREQUENCY RATE



OFF ISOLATION TEST CIRCUIT


0292-21
LOGIC INPUT WAVEFORM

0292-20


Figure 6: Switching Time Test Circuit

## Nulling Out Charge Injection:

Charge injection (Qinj. on spec. sheet) is caused by gate to drain, or gate to source capacitance of the output switch MOSFET. The gates of these MOSFETs typically swing from -15 V to +15 V as a rapidly changing pulse; thus this 30 Vpp pulse is coupled through gate capacitance to output load capacitance, and the output "step" is a voltage divider from this combination. For example:
Qinject (Vpp) $\cong \frac{\mathrm{C}_{\text {gate }}}{\mathrm{C}_{\text {Load }}} \times 30 \mathrm{~V}$ step.
i.e.
$C_{\text {gate }}=1.5 \mathrm{pF}, \mathrm{C}_{\text {Load }}=1000 \mathrm{pF}$, then
Qinject $(\mathrm{Vpp})=\frac{1.5 \mathrm{pF}}{1000 \mathrm{pF}} \times 30 \mathrm{~V}$ step $=45 \mathrm{mVpp}$
Thus if you are using switch in a Sample \& Hold application with $\mathrm{C}_{\text {sample }}=1000 \mathrm{pF}$, a 45 mVpp "Sample to Hold error step" will occur.

To null this error step out to zero the following circuit can be used:


Figure 7: Adjustable Charge Injection Compensation Circuit

The circuit shown above nulls out charge injection effects on switch pins 1 and 16; a similar circuit would be required on switch pins 8 and 9 .
Simply adjust the pot until $\mathrm{V}_{\text {OUT }}=0 \mathrm{mVpp}$ pulse, with $V_{\text {ANALOG }}=0 \mathrm{~V}$.

If you do not desire to do any adjusting, but wish the least amount of charge injection possible, then the following circuit should be used:


Figure 8: No-Adjust Charge Injection Compensation Circuit

This configuration will produce a typical charge injection of $\mathrm{V}_{\text {OUT }} \leq 10 \mathrm{mV}$ pp into the 1000 pF S \& H capacitor shown.

## Fault Condition Protection

If your system has analog voltage levels which are independent of the $\pm 15 \mathrm{~V}$ (Power Supplies), and these analog levels can be present when supplies are shut off, you should add fault protection diodes as shown below:


> 0292-25

Figure 9: Adding Diodes Protects Switch
If the analog input levels are below $\pm 15 \mathrm{~V}$, the pn junctions of Q13 \& Q15 are reversed biased. However if the $\pm 15 \mathrm{~V}$ supplies are shut off and analog levels are still present, the configuration becomes:


## IH5148-IH5151

The need for these diodes, in this circumstance, is shown below:


Figure 11
If ANALOG in is greater than 1 V , then the pn junction of Q15 is forward biased and excessive current will be drawn. The addition of IN914 diodes prevents the fault currents from destroying the switch. A similar event would occur if ANALOG in was less than or equal to -1 V , wherein Q13 would become forward biased. The IN914 diodes form a "back to back" diode arrangement with Q13 \& Q15 bodies.

This structure provides a degree of overvoltage protection when supplies are on normally, and analog input level exceeds supplies.

This circuit will switch up to about $\pm 18 \mathrm{~V}$ ANALOG overvoltages. Beyond this drain( N ) to body $(\mathrm{P})$ breakdown VOLTAGE of Q13 limits overvoltage protection.


## GENERAL DESCRIPTION

The IH5341 is a dual SPST, CMOS monolithic switch which uses a "Series/Shunt" ("T" switch) configuration to obtain high "OFF" isolation while maintaining good frequency response in the "ON" condition.

Construction of remote and portable video equipment with extended battery life is facilitated by the extremely low current requirements. Switching speeds are typically $t_{\text {on }}=150 \mathrm{~ns}$ and $t_{\text {off }}=80 \mathrm{~ns}$, and "Break-Before-Make" switching is guaranteed.
Switch "ON" resistance is typically $40 \Omega-50 \Omega$ with $\pm 15 \mathrm{~V}$ power supplies, increasing to typically $175 \Omega$ for $\pm 5 \mathrm{~V}$ supplies. The devices are available in TO-100 and 14-pin epoxy DIP packages.

## FEATURES

- $\mathrm{R}_{\mathrm{DS}(\text { on })}<75 \Omega$
- Switch Attenuation Varies Less Than 3dB From DC to 100 MHz
- "OFF" Isolation> 70dB Typical @ 10MHz
- Cross Coupling Isolation>60dB @ 10MHz
- Compatible With TTL, CMOS Logic
- Wide Operating Power Supply Range
- Power Supply Current $\leq 1 \mu \mathrm{~A}$
- "Break-Before-Make" Switching
- Fast Switching (80ns/150ns Typ)


## ORDERING INFORMATION

| Part Number | Temperature <br> Range | Package |
| :---: | :---: | :---: |
| IH5341CPD | 0 to $+70^{\circ} \mathrm{C}$ | 14 -pin <br> PLASTIC DIP |
| IH5341ITW | $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 10 -pin TO- 100 |
| IH5341MTW | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 10 -pin TO- 100 |



Figure 1: Functional Diagram
(Switches are open for a logical " 0 " control input, and closed for a logical "1" control input.)

[^46]
## ABSOLUTE MAXIMUM RATINGS

| $\mathrm{V}+$ to Ground | $+18 \mathrm{~V}$ |
| :---: | :---: |
| V- to Ground | $-18 \mathrm{~V}$ |
| $\mathrm{V}_{\mathrm{L}}$ to Ground | $V^{+}$to $\mathrm{V}^{-}$ |
| Logic Control Voltage | $V^{+}$to $\mathrm{V}^{-}$ |
| Analog Input Voltage | $V+$ to $\mathrm{V}^{-}$ |
| Current (any Terminal) | 50 mA |
| Operating Temperature: |  |
| (M Version) | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| (I Version) | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| (C Version) | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

Storage Temperature $\ldots . . . . . . . . . . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10sec) ................ $300^{\circ} \mathrm{C}$
 Derate above $25^{\circ} \mathrm{C}$ @ ......................... $7.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.


0295-3
Figure 3: Equivalent Schematic Diagram IH5341ITW ( $1 / 2$ of actual circuit on chip shown)

DC ELECTRICAL CHARACTERISTICS
$\mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=+5 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified.

| Symbol | Parameter | Test Conditions | Typ | M Grade Device |  |  | I/C Grade Device |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $-55^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ | $\begin{array}{c\|} \hline-25 / \\ 0^{\circ} \mathrm{C} \\ \hline \end{array}$ | $+25^{\circ} \mathrm{C}$ | $\begin{array}{\|c\|} +85 / \\ +70^{\circ} \mathrm{C} \end{array}$ |  |
| $\begin{aligned} & \mathrm{V}^{+} \\ & \mathrm{V}_{\mathrm{L}} \\ & \mathrm{~V}^{-} \end{aligned}$ | Supply Voltage Ranges Positive Supply Logic Supply Negative Supply | (Note 3) | $\begin{array}{\|c\|} 4.5>16 \\ 4.5>V^{+} \\ -4>-16 \end{array}$ |  |  |  |  |  |  | V |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | Switch "ON" | $V_{D}= \pm 5 \mathrm{~V}$ |  | 75 | 75 | 100 | 75 | 75 | 100 | $\Omega$ |
|  | Resistance (Note 4) | $\begin{aligned} & I_{S}=10 \mathrm{~mA}, V_{I N} \geq 2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{D}}= \pm 10 \mathrm{~V} \end{aligned}$ |  | 125 | 125 | 175 | 150 | 150 | 175 |  |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | Switch "ON" Resistance | $\begin{aligned} & \mathrm{V}+=V_{\mathrm{L}}=+5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IN}}=3 \mathrm{~V} \\ & \mathrm{~V}^{-}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}= \pm 3 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{S}}=10 \mathrm{~mA} \end{aligned}$ |  | 250 | 250 | 350 | 300 | 300 | 350 |  |
| $\Delta \mathrm{R}_{\text {DS(on) }}$ | On Resistance Match Between Channels | $\begin{aligned} & I_{S}=10 \mathrm{~mA}, \\ & V_{D}= \pm 5 \mathrm{~V} \end{aligned}$ | 5 |  |  |  |  |  |  |  |
| $\begin{aligned} & \hline \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \\ & \hline \end{aligned}$ | Logical "1" Input Voltage Logical "0" Input Voltage |  | $\begin{aligned} & >2.4 \\ & <0.8 \end{aligned}$ |  |  |  |  |  |  | V |
| ID(off) or IS(off) | Switch "OFF" Leakage (Notes 2 and 4) | $\begin{aligned} & V_{S / D}= \pm 5 \mathrm{~V} \\ & V_{I N} \leq 0.8 \mathrm{~V} \\ & V_{S / D}= \pm 14 \mathrm{~V} \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \pm 0.5 \\ & \pm 0.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \pm 1.0 \\ & \pm 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \\ & \hline \end{aligned}$ | nA |
| $\begin{array}{\|l} \mathrm{I} \mathrm{D}(\mathrm{on}) \\ + \\ \mathrm{I} \text { S(on) } \\ \hline \end{array}$ | Switch "ON" Leakage | $\begin{aligned} & V_{S / D}= \pm 5 \mathrm{~V} \\ & V_{I N} \geq 2.4 \mathrm{~V} \\ & V_{S / D}= \pm 14 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & \pm 1 \\ & \pm 1 \end{aligned}$ | $\begin{array}{r} 50 \\ 100 \\ \hline \end{array}$ |  | $\begin{aligned} & \pm 2 \\ & \pm 2 \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \\ & \hline \end{aligned}$ |  |
| IIN | Input Logic Current | $\mathrm{V}_{\text {IN }} \geq 2.4 \mathrm{~V}$ or $<0 \mathrm{~V}$ | 0.1 | $\pm 1$ | $\pm 1$ | 10 | $\pm 1$ | $\pm 1$ | 10 |  |
| $1+$ | Positive Supply Quiescent Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or +5 V | 0.1 | 1 | 1 | 10 | 1 | 1 | 10 | A |
| $1^{-}$ | Negative Supply Quiescent Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or +5 V | 0.1 | 1 | 1 | 10 | 1 | 1 | 10 |  |
| LL | Logic Supply Quiescent Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or +5 V | 0.1 | 1 | 1 | 10 | 1 | 1 | 10 |  |

NOTES: 1. Typical values are not tested in production. They are given as a design aid only.
2. Positive and negative voltages applied to opposite sides of switch, in both directions successively
3. These are the operating voltages at which the other parameters are tested, and are not directly tested.
4. The logic inputs are either greater than or equal to 2.4 V or less than or equal to 0.8 V , as required, for this test.

## AC ELECTRICAL CHARACTERISTICS

$\mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=+5 \mathrm{~V}, \mathrm{~V}^{-}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified (Note 5).

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {On }}$ | Switch 'ON" Time | See Figure 4 |  | 150 | 300 | ns |
| $\mathrm{t}_{\text {off }}$ | Switch "OFF', Time | See Figure 4 |  | 80 | 150 |  |
| OIRR | "OFF" Isolation Rejection Ratio | See Figure 5 (Note 6) |  | 70 |  | dB |
| CCRR | Cross Coupling Rejection Ratio | See Figure 6 (Note 6) |  | 60 |  |  |
| $f_{3 \mathrm{~dB}}$ | Switch Attenuation 3dB Frequency | See Figure 7 (Note 6) |  | 100 |  |  |

NOTES: 5. All AC parameters are sample tested only.
6. Test circuit should be built on copper clad ground plane board, with correctly terminated coax leads, etc.

## TEST CIRCUITS



0295-5
Note: Only one channel shown. Other acts identically.
Figure 4: Switching Time Test Circuit and Waveforms


$$
\begin{aligned}
& V_{\mathbb{I N}}= \pm 5 \mathrm{~V}\left(10 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}\right) @ f=10 \mathrm{MHz} \\
& \text { OIRR }=20 \log \frac{V_{I N}}{V_{\text {OUT }}}
\end{aligned}
$$

Note: Only one channel shown. Other acts identically.
Figure 5: OFF Isolation Test Circuit


0295-7
$\mathrm{V}_{\mathrm{IN}}=225 \mathrm{mVrms} @ \mathrm{f}=10 \mathrm{MHz}$
$C C R R=20 \log \frac{V_{\text {IN }}}{V_{\text {OUT }}}$
Figure 6: Cross-Coupling Rejection Test Circuit


Figure 7: Switch Attenuation Versus Frequency, Test Circuit


Frequency (See Figure 6)


0295-14
Figure 8: Internal Switch Configuration

## DETAILED DESCRIPTION

As can be seen in Figure 8, the switch circuitry is of the so-called " $T$ " configuration, where a shunt switch is closed when the switch is open. This provides much better isolation between the input and the output than a single series switch does, especially at high frequencies. The result is excellent performance in the Video and RF region compared to conventional Analog Switches.

The input level shifting circuit is similar to that of the IH5140 Series of Analog Switches, giving very high speed and guaranteed "Break-before-Make" action, with negligible static power consumption and TTL compatibility.
$\mathbf{R}_{\text {DS (on) }}$ Versus Analog Input Level
with $\pm 5 \mathrm{~V}$ Power Supplies


ANALOG INPUT VOLTAGE LEVEL (V)
0295-10

OIRR (OFF Isolation Rejection) Versus Frequency (See Figure 5)


Typical Switch Attenuation Versus Frequency


on


Figure 10: Alternative Compensation Circuit

## APPLICATIONS

## Charge Compensation Techniques

Charge injection results from the signals out of the level translation circuit being coupled through the gate-channel and gate-source/drain capacitances to the switch inputs and outputs. This feedthrough is particularly troublesome in Sample-and-Hold or Track-and-Hold applications, as it causes a Sample (Track) to Hold offset. The IH5341 devices have a typical injected charge of $30 \mathrm{pC}-50 \mathrm{pC}$ (corresponding to $30 \mathrm{mV}-50 \mathrm{mV}$ in a 1000 pF capacitor), at $\mathrm{V}_{\mathrm{S} / \mathrm{D}}$ of about 0 V .

This Sample (Track) to Hold offset can be compensated by bringing in a signal equal in magnitude but of the opposite polarity. The circuit of Figure 9 accomplishes this charge injection compensation by using one side of the device as a $S \& H(T \& H)$ switch, and the other side as a generator of a compensating signal. The $1 \mathrm{k} \Omega$ potentiometer allows the user to adjust the net injected charge to exactly zero for any analog voltage in the -5 V to +5 V range.

Since individual parts are very consistent in their charge injection, it is possible to replace the potentiometer with a pair of fixed resistors, and achieve less than 5 mV error for all devices without adjustment.

An alternative arrangement, using a standard TTL inverter to generate the required inversion, is shown in Figure 10. The capacitor needs to be increased, and becomes the only method of adjustment. A fixed value of 22 pF is good for analog values referred to ground, while 35 pF is optimum for AC coupled signals referred to -5 V as shown in the figure. The choice of -5 V is based on the virtual disappearance at this analog level of the transient component of switching charge injection. This combination will lead to a virtually "glitch-free" switch.


0295-17
Figure 11: Overvoltage Protection Circuit

## Overvoltage Spike Protection

If sustained operation with no supplies but with analog signals applied is possible, it is recommended that diodes (such as 1N914) be inserted in series with the supply lines to the IH5341. Such conditions can occur if these signals come from a separate power supply or another location, for example. The diodes will be reverse biased under this type of operation, preventing heavy currents from flowing from the analog source through the IH 5341 .

The same method of protection will provide over $\pm 25 \mathrm{~V}$ overvoltage protection on the analog inputs when the supplies are present. The schematic for this connection is shown in Figure 11.

## GENERAL DESCRIPTION

The IH5352 is a QUAD SPST, CMOS monolithic video switch which uses a "Series/Shunt" ("T" switch) configuration to obtain high "OFF" isolation while maintaining good frequency response in the "ON" condition.
Construction of remote and portable video equipment with extended battery life is facilitated by the extremely low current requirements. Switching speeds are typically $t_{o n}=150 \mathrm{~ns}$ and $t_{\text {off }}=80 \mathrm{~ns}$, and "Break-Before-Make" switching is guaranteed.

Switch "ON" resistance is typically $40 \Omega-50 \Omega$ with $\pm 15 \mathrm{~V}$ power supplies, increasing to typically $175 \Omega$ for $\pm 5 \mathrm{~V}$ supplies.

## ORDERING INFORMATION

| Part <br> Number | Temperature <br> Range | Package |
| :--- | :---: | :--- |
| IH5352CPE | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 -Pin Plastic DIP |
| IH5352IJE | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |
| IH5352MJE | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |
| IH5352CBP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 20 -Pin SOIC |
| IH5352IBP | $-125^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20 -Pin SOIC |

## FEATURES

- $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}<75 \Omega$
- Switch Attenuation Varies Less Than 3dB From DC to 100 MHz
- "OFF" Isolation> 70dB Typical @ 10MHz
- Cross Coupling Isolation $>60 \mathrm{~dB}$ @ 10 MHz
- Directly Compatible with TTL, CMOS Logic
- Wide Operating Power Supply Range
- Power Supply Current $<1 \mu \mathrm{~A}$
- "Break-Before-Make" Switching
- Fast Switching (80ns/150ns Typ)


## APPLICATIONS

- Video Switch
- Communications Equipment
- Disk Drives
- Instrumentation
- CATV


0296-1
Figure 1: Functional Diagram
(Switches are open for a logic " 0 " control input, and closed for a logic " 1 " control input.)

[^47]| ABSOLUTE MAXIMUM RATINGS $\left(T_{A}=25^{\circ} \mathrm{C}\right.$ |  |
| :---: | :---: |
| $\checkmark+$ to Ground | +18V |
| $V$ - to Ground | $-18 \mathrm{~V}$ |
| $\mathrm{V}_{\mathrm{L}}$ to Ground | $\mathrm{V}+$ to $\mathrm{V}^{-}$ |
| Logic Control Voltage | $V+$ to $V^{-}$ |
| Analog Input Voltage | $V^{+}$to $V^{-}$ |
| Current (any terminal) | $<50 \mathrm{~mA}$ |
| Operating Temperature: |  |
| (M Version) | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| (I Version) | $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| (C Version) | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## DC ELECTRICAL CHARACTERISTICS

$\mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=+5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted.

| Symbol | Parameter | Test Conditions | $\begin{gathered} \text { Typ } \\ \text { @25 } \end{gathered}$ | Maximum Ratings |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | M Grade Device |  |  | I/C Grade Device |  |  |  |
|  |  |  |  | $-55^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ | $-25 / 0^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $\begin{array}{\|l} \hline+85 / \\ +70^{\circ} \mathrm{C} \end{array}$ |  |
| V+ ${ }^{+}$ | Supply Voltage Ranges: Positive Supply Logic Supply Negative Supply | (Note 3) | 5 to 15 |  |  |  |  |  |  | V |
|  |  |  | 5 to 15 |  |  |  |  |  |  |  |
|  |  |  | -5 to -15 |  |  |  |  |  |  |  |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | Switch "ON" Resistance (Note 4) | $\mathrm{I}^{\prime}=10 \mathrm{~mA}$, $\mathrm{V}_{\mathrm{D}}= \pm 5 \mathrm{~V}$ | 50 | 75 | 75 | 100 | 75 | 75 | 100 | $\Omega$ |
|  |  | $\mathrm{V}_{\text {IN }} \geq 2.4 \mathrm{~V} \quad \mathrm{~V}_{\mathrm{D}}= \pm 10 \mathrm{~V}$ | 100 | 125 | 125 | 175 | 150 | 150 | 175 |  |
| $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$ | Switch "ON" Resistance | $\begin{aligned} & \mathrm{IS}_{\mathrm{S}}=10 \mathrm{~mA}, \mathrm{~V}+= \\ & \mathrm{V}_{\mathrm{L}}=+5 \mathrm{~V} \mathrm{~V}-=-5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{D}}= \pm 3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=3 \mathrm{~V} \end{aligned}$ | 175 | 250 | 250 | 350 | 300 | 300 | 350 |  |
| $\Delta \mathrm{R}_{\mathrm{DS} \text { (on) }}$ | On Resistance-Match Between Channels | $\mathrm{I}_{\mathrm{S}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{D}}= \pm 5 \mathrm{~V}$ | 5 |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage |  | > 2.4 |  |  |  |  |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Logical "0" Input Voltage |  | $<0.8$ |  |  |  |  |  |  |  |
| $\begin{array}{\|l} \hline \text { ID(off) } \\ \text { or } \\ \text { IS(off) } \\ \hline \end{array}$ | Switch 'OFF' Leakage (Note 2 and 4) | $\begin{aligned} & V_{S / D}= \pm 5 \mathrm{~V} \\ & V_{S / D}= \pm 14 \mathrm{~V} \\ & V_{I N} \leq 0.8 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & \pm 1.0 \\ & \pm 1.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} 50 \\ 50 \\ \hline \end{array}$ |  | $\begin{aligned} & \pm 2.0 \\ & \pm 2.0 \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \\ & \hline \end{aligned}$ | nA |
| $\begin{array}{\|l} \hline \mathrm{ID}(\mathrm{on}) \\ + \\ \mathrm{I}_{\mathrm{S}(\mathrm{on})} \\ \hline \end{array}$ | Switch 'ON' Leakage | $\begin{aligned} & V_{S / D}= \pm 5 \mathrm{~V} \\ & V_{S / D}= \pm 14 \mathrm{~V} \\ & \mathrm{~V}_{1 /} \geq 2.4 \mathrm{~V} \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \pm 1.0 \\ & \pm 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \\ & \hline \end{aligned}$ |  | $\begin{array}{r}  \pm 2.0 \\ \pm 2.0 \\ \hline \end{array}$ | $\begin{aligned} & 100 \\ & 100 \\ & \hline \end{aligned}$ |  |
| IN | Logic Control Input Current | $\mathrm{V}_{\mathrm{IN}} \geq 2.4 \mathrm{~V}$ or $<0 \mathrm{~V}$ | 0.1 | $\pm 1$ | $\pm 1$ | 10 | $\pm 1$ | $\pm 1$ | 10 |  |
| $1+$ | Positive Supply Quiescent Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ or +5 V | 0.1 | 1 | 1 | 10 | 1 | 1 | 10 | $\mu \mathrm{A}$ |
| $1^{-}$ | Negative Supply Quiescent Current | $\mathrm{V}_{1 \mathrm{~N}}=0 \mathrm{~V}$ or +5 V | 0.1 | 1 | 1 | 10 | 1 | 1 | 10 |  |
| IL | Logic Supply Quiescent Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ or +5 V | 0.1 | 1 | 1 | 10 | 1 | 1 | 10 |  |

## AC ELECTRICAL CHARACTERISTICS

$\mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=+15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified (Note 5).

| Symbol | Parameter | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\text {on }}$ | Switch "ON" Time |  | 150 | 300 | ns |
| $\mathrm{t}_{\text {off }}$ | Switch "OFF" Time |  | 80 | 150 |  |
| OIRR | "OFF" Isolation Rejection Ratio |  | 70 |  | dB |
| CCRR | Cross Coupling Rejection Ratio |  | 60 |  |  |
| $\mathrm{f}_{3 \mathrm{~dB}}$ | Switch Attenuation 3dB Frequency |  | 100 |  | MHz |

Notes: 1. Typical values are not tested in production. They are given as a design aid only.
2. Positive and negative voltages applied to opposite sides of switch, in both directions successively.
3. These are the operating voltages at which the other parameters are tested, and are not directly tested.
4. The logic inputs are either greater than or equal to 2.4 V or less than or equal to 0.8 V , as required, for this test.
5. All AC parameters are sample tested only.


0296-3
NOTE: 1 CHANNEL OF 4 SHOWN
Figure 3: Internal Switch Configuration

## DETAILED DESCRIPTION

Figure 3 shows the internal circuit of one channel of the IH5352. This is identical to the IH5341 "T-Switch" configuration. Here, a shunt switch is closed, and the two series switches are open when the video switch channel is open or off. This provides much better isolation between the input and output terminals than a simple series switch does, especially at high frequencies. The result is excellent off-isolation in the Video and RF frequency ranges when compared to conventional analog switches.

The control input level shifting circuitry is very similar to that of the IH5140 series of Analog Switches, and gives very high speed, guaranteed "Break-Before-Make" action, low static power consumption and TTL compatibility.


Figure 4: Switching Time Test Circuit and Waveforms


# OIRR $=20$ LOG $\frac{V_{I N}}{V_{O U T}}$ 

$\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$ pn SINEWAVE @ 10 MHz
Figure 5: Off Isolation Test Circuit


Figure 6: Cross-Coupling Rejection Test Circuit


Figure 7: Switch Attenuation - 3dB Frequency Test Circuit

## GENERAL DESCRIPTION

The IH6201 is a CMOS, Monolithic, Dual Voltage Translator; it takes low level TTL or CMOS logic signals and converts them to higher levels (i.e. to $\pm 15 \mathrm{~V}$ swings). This translator is typically used in making solid state switches, or analog gates.
When used in conjunction with the IH401A Varafets, the combination makes a complete solid state switch capable of switching signals up to 22 Vpp and up to 20 MHz in frequency. This switch is a "break-before-make" type (i.e. $t_{\text {off }}$ time $<t_{\text {on }}$ time). The combination has typical $t_{\text {off }} \approx$ 80 ns and typ. $\mathrm{t}_{\mathrm{on}} \approx 200 \mathrm{~ns}$ for signals up to 20 Vpp in amplitude.
A TTL " 1 " input strobe will force the $\theta$ driver output up to $\mathrm{V}+$ level; the $\bar{\theta}$ output will be driven down to the V - level. When the TTL input goes to " 0 ", the $\theta$ output goes to $V$ and $\bar{\theta}$ goes to $\mathrm{V}^{+}$; thus $\theta$ and $\bar{\theta}$ are $180^{\circ}$ out of phase with each other. These complementary outputs can be used to create a wide variety of functions such as SPDT and DPDT switches, etc.; alternatively the complementary outputs can be used to drive N and P channel MOSFETs, to make a complete CMOS analog gate.
The driver typically uses +5 V and $\pm 15 \mathrm{~V}$ power supplies, however a wide range of $V^{+}$and $V^{-}$is also possible. It is necessary that $\mathrm{V}+>5 \mathrm{~V}$ for the driver to work properly, however.


## ABSOLUTE MAXIMUM RATINGS



V- ............................................................. . 35 V
$V^{+}$to $V_{\text {IN }}$ 40 V
Operating Temperature $\ldots . . . . . . . . . . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature $\ldots . . . . . . . . . . . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10sec) . . . . . . . . . . . . . 300 ${ }^{\circ} \mathrm{C}$

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ELECTRICAL SPECIFICATIONS $\mathrm{V}^{+}=+15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=+5 \mathrm{~V}$

| Item | Test Conditions | IH6201CDE |  |  | IH6201MDE |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $-25^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+85^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ | $+25^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |  |
| $\theta$ or $\bar{\theta}$ driver output swing | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V} \Omega+3 \mathrm{~V}$ Fig. 5 B |  | 28 |  |  | 28 |  | $\mathrm{V}_{\mathrm{pp}}$ |
| $\mathrm{V}_{\mathrm{IN}}$ strobe level (" 1 ")for proper translation | $\begin{aligned} & \theta \geq 14 \mathrm{~V} \\ & \bar{\theta} \geq-14 \mathrm{~V} \end{aligned}$ | 3.0 | 3.0 | 3.0 |  | 2.4 |  | $\mathrm{V}_{\mathrm{D} . \mathrm{C}}$ |
| $\mathrm{V}_{\mathrm{IN}}$ strobe level (" 0 ")for proper translation | $\begin{aligned} & \theta \geq-14 \mathrm{~V} \\ & \bar{\theta} \geq 14 \mathrm{~V} \end{aligned}$ | 0.4 | 0.4 | 0.4 |  | 0.8 |  | $V_{\text {D.C. }}$ |
| IN input strobe current draw (for $0 \mathrm{~V}-5 \mathrm{~V}$ range) | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or +5 V | $\pm 1$ | $\pm 1$ | 10 | $\pm 1$ | $\pm 1$ | 10 | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\text {on }}$ time | $V_{I N}=0 \mathrm{~V} \Omega \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ <br> switching turn-on time fig. 5 B |  | 500 |  |  | 500 |  | ns |
| $t_{\text {off }}$ time | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V} \Omega \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ <br> switching turn-off time fig. 5B |  | 500 |  |  | 500 |  | ns |
| $1^{+}\left(\mathrm{V}^{+}\right)$power supply quiescent current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or +5 V | 100 | 100 | 100 | 100 | 100 | 100 | $\mu \mathrm{A}$ |
| $1^{-}\left(\mathrm{V}^{-}\right)$power supply quiescent current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or +5 V | 100 | 100 | 100 | 100 | 100 | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{L}}\left(\mathrm{V}_{\mathrm{L}}\right)$ power supply quiescent current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ or +5 V | 100 | 100 | 100 | 100 | 100 | 100 | $\mu \mathrm{A}$ |



0299-3
Figure 3: Schematic Diagram (One Channel)

## APPLICATIONS

## Input Drive Capability

The strobe input lines are designed to be driven from TTL logic levels; this means 0.8 V to 2.4 V levels max. and min. respectively. For those users who require 0.8 V to 2.0 V operation, a pull-up resistor is recommended from the TTL output to +5 V line. This resistor is not critical and can be in the $1 \mathrm{k} \Omega$ to $10 \mathrm{k} \Omega$ range.
When using 4000 series CMOS logic, the input strobe is connected direct to the 4000 series gate output and: no pull up resistors, or any other interface, is necessary.
When the input strobe voltage level goes below Gnd (i.e. to -15 V ) the circuit is unaffected as long as $\mathrm{V}^{+}$to $\mathrm{V}_{\mathbb{I}}$ does not exceed absolute maximum rating.

## Output Drive Capability

The translator output is designed to drive the $1 \mathrm{H} 401 \mathrm{~A} \mathrm{Va}-$ rafets; these are N -channel JFETS with built-in driver diodes. Driver diodes are necessary to isolate the signal source from the driver/translator output; this prevents a forward bias condition between the signal input and the $+\mathrm{V}_{\mathrm{CC}}$ supply. The IH6201 will drive any JFET provided some sort of isolation is added.

You will notice in Figure 4 that a "referral" resistor has been added from 2N4391 gate to its source. This resistor is needed to compensate for the inadequate charge area curve for isolation diode i.e. if $C$ vs. $V$ plot for diode $\leq 2$ [ $C$ vs. V plot for output JFET] switch won't function; then adding this resistor overcomes this condition. The "referral" resistor is normally in the $100 \mathrm{k} \Omega$ to $1 \mathrm{M} \Omega$ range and is not too critical.


Figure 4

## Making a Complete Solid State Switch That Can Handle 20Vpp Signals

The limitation on signal handling capability comes from the output gating device. When a JFET is used, the pinchoff of the JFET acting with the V - supply does the limiting. In fact max. signal handling capability $=2\left(\mathrm{Vp}+\left(\mathrm{V}^{-}\right)\right) \mathrm{Vpp}$ where $\mathrm{Vp}=$ pinch-off voltage of JFET chosen. i.e. $\mathrm{Vp}=7 \mathrm{~V}$, $\mathrm{V}^{-}=-15 \mathrm{~V} \therefore$ max. signal handling $=2(7 \mathrm{~V}+(-15 \mathrm{~V}))$ $\mathrm{Vpp}=2(7 \mathrm{~V}-15) \mathrm{Vpp}=2(-8 \mathrm{Vpp})=16 \mathrm{Vpp}$. Obviously to get $\geq 20 \mathrm{Vpp}, \mathrm{Vp} \geq 5 \mathrm{~V}$ with $\mathrm{V}^{-}=-15 \mathrm{~V}$. Another simple way to get 20 Vpp with $\mathrm{Vp}=7 \mathrm{~V}$, is to increase V - to -17 V . In fact using $\mathrm{V}^{+}=+12 \mathrm{~V}$ or +15 V and setting $\mathrm{V}^{-}=-18 \mathrm{~V}$ allows one to switch 20 Vpp with the IH401A. The advantage of using the $V p=7 \mathrm{~V}$ pinch-off (along with unsymmetrical supplies), over the $\mathrm{Vp}=5 \mathrm{~V}$ pinch-off (and $\pm 15 \mathrm{~V}$ supplies), is that you will have a much lower $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ for the $\mathrm{Vp}=7$ JFET (i.e. for the 2N4391).

$$
\begin{array}{ll}
\mathrm{r}_{\mathrm{DS}(O N)} \approx 22 \Omega, & \left.\mathrm{r}_{\mathrm{DS}(\mathrm{ON})} \approx 35 \Omega\right) \\
\mathrm{V}_{\mathrm{p}}=7 \mathrm{~V}
\end{array},
$$

The IH6201 is a dual translator, each containing 4 CMOS FET pairs. The schematic of one-half of an IH6201, driving one-quarter of an IH 401 A , is shown in Figure 5A.


Figure 5B
NOTE: Each translator output has a $\theta$ and $\bar{\theta}$ output. $\theta$ is just the inverse of $\overline{\boldsymbol{\theta}}$.
A very useful feature of this system is that one-half of an IH6201 and one-half of an IH401A can combine to make a SPDT switch, or an IH6201 plus an IH401A can make a dual SPDT analog switch (See Figure 8).

## APPLICATIONS (Continued)



Figure 6: Dual SPST Analog Switch


NOTE: Either switch is turned on when strobe input goes high.

Selection Guide ..... 8-2
DG506A 16-Channel CMOS Analog Multiplexer ..... 8-3
DG507A Dual 8-Channel CMOS Analog Multiplexer ..... 8-3
DG508A 8-Channel CMOS Analog Multiplexer ..... 8-13
DG509A Dual 4-Channel CMOS Analog Multiplexer ..... 8-13
DG526 16-Channel CMOS Latchable Multiplexer ..... 8-21
DG527 Dual 8-Channel CMOS Latchable Multiplexer ..... 8-21
DG528 8-Channel Latchable Multiplexer ..... 8-31
DG529 Dual 4-Channel Latchable Multiplexer ..... 8-31
HI-1818A Low Resistance Single 8-Channel CMOS Analog Multiplexer ..... 8-40
HI-1828A Low Resistance Single 8-Channel CMOS Analog Multiplexer ..... 8-40
HI-506 Single 16-Channel CMOS Analog Multiplexer ..... 8-46
HI-507 Differential 8-Channel CMOS Analog Multiplexer ..... 8-46
HI-506A Single 16-Channel CMOS Analog Multiplexerwith Active Overvoltage Protection8-52
HI-507A Differential 8-Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-52
HI-508 Single 8-Channel CMOS Analog Multiplexer ..... 8-58
HI-509 Differential 4-Channel CMOS Analog Multiplexer ..... 8-58
HI-508A Single 8-Channel CMOS Analog Multiplexerwith Active Overvoltage Protection8-65
HI-509A Differential 4-Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-65
HI-516 Programmable 16-Channềl/Differential 8-Channel CMOS High-Speed Analog Multiplexer ..... 8-71
HI-518 Programmable 8-Channel/Differential 4-Channel CMOS High-Speed Analog Multiplexer ..... 8-76
HI-524 4-Channel Wideband and Video Multiplexer ..... 8-81
HI-539 Monolithic, 4-Channel, Low Level, Differential Multiplexer ..... 8-86
HI-546 Single 16-Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-95
HI-547 Differential 8-Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-95
HI-548 Single 8-Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-101
HI-549 Differential 4-Channel CMOS Analog Multiplexer with Active Overvoltage Protection ..... 8-101
IH5108 8-Channel Fault Protected CMOS Analog Multiplexer ..... 8-108
IH5116 16-Channel Fault Protected CMOS Analog Multiplexer ..... 8-117
IH5208 4-Channel Differential Fault Protected CMOS Analog Multiplexer ..... 8-130
IH5216 8-Channel Differential Fault Protected CMOS Analog Multiplexer ..... 8-139
IH6108 8-Channel CMOS Analog Multiplexer ..... 8-153
IH6208 4-Channel Differential CMOS Analog Multiplexer ..... 8-163

## ANALOG MULTIPLEXERS SELECTION GUIDE

| GENERAL PURPOSE <br> DEVICE NUMBER (S) | CONFIGURATION |  |
| :--- | :--- | :--- |
| DG508A, HI508, IH6108 | 8-CHANNEL SINGLE ENDED | Rds (ON)-OHMS |
| DG506A, HI506 | 16-CHANNEL SINGLE ENDED | 450 |
| DG509A, HI509, IH6208 | 4-CHANNEL DIFFERENTIAL | 450 |
| DG507A, HI507 | 8-CHANNEL DIFFERENTIAL | 450 |
| FAULT PROTECTED |  | 450 |
| DEVICE NUMBER (S) | CONFIGURATION | Rds (ON)-OHMS |
| HI-508A, IH5108 | 8-CHANNEL SINGLE ENDED | 1800 |
| HI-506A, IH5116 | 16-CHANNEL SINGLE ENDED | 1800 |
| HI-509A, IH5208 | 4-CHANNEL DIFFERENTIAL | 1800 |
| HI-507A, IH5216 | 8-CHANNEL DIFFERENTIAL | 1800 |
| HPROCESSOR COMPATIBLE |  |  |
| DEVICE NUMBER(S) | CONFIGURATION | Rds (ON)- OHMS |
| DG526 | 16-CHANNEL SINGLE ENDED | 400 |
| DG527 | 8-CHANNEL DIFFERENTIAL | 400 |
| DG528 | 8-CHANNEL SINGLE ENDED | 450 |
| DG529 | 4-CHANNEL DIFFERENTIAL | 450 |
| MODE PROGRAMMABLE | PROGRAMMABLE |  |
| DEVICE NUMBER (S) | CONFIGURATION | Rds (ON)-OHMS |
| HI-516 | 16-CHANNEL/DUAL 8-CHANNEL | 750 |
| HI-518 | 8-CHANNEL/DUAL 4-CHANNEL | 750 |
| SPECIAL PURPOSE |  | Rds (ON)-OHMS |
| DEVICE NUMBER | CONFIGURATION | $1500^{*}$ |
| HI-524 | 4-CHANNEL VIDEO, LOW CROSSTALK | 900 |
| HI-539 | DIFF., 4-CHANNEL, LOW LVL MATCHED |  |

NOTE: MOST Rds (ON) VALUES ARE MAXIMUM AT $25^{\circ} \mathrm{C}$.
*THIS IS THE MAXIMUM VALUE OVER THE ENTIRE $0^{\circ}$ TO $70^{\circ} \mathrm{C}$ TEMP RANGE

[^48]
## ABSOLUTE MAXIMUM RATINGS

V+ to $\mathrm{V}^{-}$...................................................... . 44 V
V- to Ground. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . - 25 V
$\mathrm{V}_{\text {IN }}$ to Ground (Note 1) $\ldots \ldots \ldots \ldots\left(\mathrm{V}^{-}-2 \mathrm{~F}\right),\left(\mathrm{V}^{+}+2 \mathrm{~F}\right)$
$V_{S}$ or $V_{D}$ to $V^{+}$(Note 1) $\ldots \ldots \ldots \ldots \ldots . .+2,\left(V^{-}-2 V\right)$
$V_{S}$ or $V_{D}$ to $V^{-}$(Note 1) $\ldots \ldots \ldots \ldots . .$.
Current, Any Terminal except S or D . . . . . . . . . . . . . . . 30 mA
Continuous Current, S or D . . . . . . . . . . . . . . . . . . . . . . . 20 mA
Peak Current, S or D
(Pulsed at $1 \mathrm{~ms}, 10 \%$ Duty Cycle Max) . . . . . . . . . . 40 mA
Operating Temperature

| C Suffix | ${ }^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| B Suffix | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| A Suffix | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Storage Temperature
C Suffix .............................. $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
A \& B Suffix. . . . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 Sec .) . . . . . . . . . . . . . $300^{\circ} \mathrm{C}$
Power Dissipation*
28-Pin CERDIP Package** . ...................... 1200 mW
28-Pin Plastic Package*** .625 mW
*Device mounted with all leads soldered or welded to PC board.
**Derate $16 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
***Derate $8.3 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS <br> (Note 3)

$\mathrm{V}^{+}=-15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=2.4 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.

| Symbol | Parameter | Test Conditions | DG506AA,DG507AA |  |  | DG506AB/C, DG507AB/C |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}$ | Max | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}$ | Max |  |

## SWITCH

| $V_{\text {ANALOG }}$ | Analog Signal <br> Range | (Note 6) |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

ELECTRICAL CHARACTERISTICS (Continued)
$\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=2.4 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.

| Symbol | Parameter |  | Test Conditions |  | $\begin{aligned} & \text { DG506AA, } \\ & \text { DG507AA } \end{aligned}$ |  |  | DG506AB/C, DG507AB/C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}$ | Max | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}$ | Max |  |
| INPUT |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\prime}$ AH | Address Input Current, Input Voltage High |  |  |  | $\mathrm{V}_{\mathrm{A}}=2.4 \mathrm{~V}$ |  | -10 | -0.002 |  | -10 | -0.002 |  | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{A}}=15 \mathrm{~V}$ |  |  | 0.006 | 10 |  | 0.006 | 10 |  |  |
| ${ }_{\text {I AL }}$ | Address Input Current Input Voltage Low |  | $\mathrm{V}_{\mathrm{EN}}=2.4 \mathrm{~V}$ | All $\mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}$ | -10 | -0.002 |  | -10 | -0.002 |  | $\mu \mathrm{A}$ |  |
|  |  |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  | -10 | -0.002 |  | -10 | -0.002 |  |  |  |
| DYNAMIC |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {transition }}$ | Switching Time of Multiplexer |  | See Figure 3 |  |  | 0.6 | 1 |  | 0.6 |  | $\mu \mathrm{S}$ |  |
| $\mathrm{t}_{\text {open }}$ | Break-BeforeMake Interval |  | See Figure 5 |  |  | 0.2 |  |  | 0.2 |  | $\mu \mathrm{S}$ |  |
| ${ }^{\text {ton(EN) }}$ | Enable Turn-ON Time |  | See Figure 4 |  |  | 1 | 1.5 |  | 1 |  | $\mu \mathrm{s}$ |  |
| toff(EN) | Enable Turn-OFF Time |  |  |  |  | 0.4 | 1.0 |  | 0.4 |  | $\mu \mathrm{S}$ |  |
| OIRR <br> (Note 4) | OFF Isolation |  | $\begin{aligned} & \mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{~V}_{\mathrm{S}}=7 \mathrm{~V}_{\mathrm{RMS}}, \\ & \mathrm{f}=500 \mathrm{kHz} \\ & \hline \end{aligned}$ |  |  | 68 |  |  | 68 |  | dB |  |
| $\mathrm{C}_{\text {S(OFF) }}$ | Source OFF Capacitance |  | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}$ | $\begin{aligned} & V_{E N}=0 V \\ & f=140 \mathrm{kHz} \end{aligned}$ |  | 6 |  |  | 6 |  | pF |  |
| $\mathrm{C}_{\text {D(OFF) }}$ | Drain OFF <br> Capacitance | DG506A | $V_{D}=0 \mathrm{~V}$ |  |  | 45 |  |  | 45 |  |  |  |
|  |  | DG507A |  |  |  | 23 |  |  | 23 |  |  |  |
| Q | Charge Injection |  | See Figure 8 |  |  | 6 |  |  | 6 |  | pC |  |
| SUPPLY |  |  |  |  |  |  |  |  |  |  |  |  |
| $1+$ | Positive Supply Current |  | $\mathrm{V}_{\mathrm{EN}}=5.0 \mathrm{~V}$ | All $\mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}$ |  | 1.3 | 2.4 |  | 1.3 | 2.4 | mA |  |
| $1-$ | Negative Supply Current |  |  |  | -1.5 | -0.7 |  | -1.5 | -0.7 |  |  |  |
| $1+$ Standby | Positive Supply Current |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  |  | 1.3 | 2.4 |  | 1.3 | 2.4 |  |  |
| 1-Standby | Negative Supply Current |  |  |  | -1.5 | -0.7 |  | -1.5 | -0.7 |  |  |  |

## ELECTRICAL CHARACTERISTICS (Continued)

| Symbol | Parameter | Test Conditions | DG506AA, DG507AA |  |  | DG506AB/C, DG507AB/C |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min |  | Max | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}$ | Max |  |

## SWITCH

| Vanalog | Analog Signal Range |  | (Note 6) |  | -15 | 15 | -15 | 15 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ | Drain-Source ON Resistance |  | Sequence Each Switch On .$\begin{aligned} & \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V} \end{aligned}$ | $\mathrm{I}_{S}=-200 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V}$ |  | 500 |  | 550 | $\Omega$ |
|  |  |  | $\mathrm{I}^{\prime}=-200 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  | 500 |  | 550 |  |
| IS(OFF) | Source OFF Leakage Current |  |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{S}}=+10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  | 50 |  | 50 | nA |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=+10 \mathrm{~V}$ |  | -50 |  | -50 |  |  |  |
| ID(OFF) | Drain OFF <br> Leakage <br> Current | DG506A <br> DG507A | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{S}}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=+10 \mathrm{~V}$ |  | 300 |  | 300 | $n \mathrm{~A}$ |  |
|  |  |  |  | $\mathrm{V}_{\mathrm{S}}=+10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ | -300 |  | -300 |  |  |  |
|  |  |  |  | $\mathrm{V}_{\mathrm{S}}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=+10 \mathrm{~V}$ |  | 200 |  | 200 |  |  |
|  |  |  |  | $V_{S}=+10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10$ | -200 |  | -200 |  |  |  |
| $\begin{aligned} & \mathrm{l}(\mathrm{ON}) \\ & (\text { Note 5) } \end{aligned}$ | Drain ON <br> Leakage Current |  | Sequence Each Switch On$\begin{aligned} & \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V} \text { and } \\ & \mathrm{V}_{\mathrm{AH}}=2.4 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{S}(\mathrm{ALL})}=+10 \mathrm{~V}$ |  | 300 |  | 300 | nA |  |
|  |  |  |  | $V_{D}=V_{S(A L L)}=-10 \mathrm{~V}$ | $-300$ |  | -300 | $\cdots$ |  |  |
|  |  |  |  | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\text {S(ALL) }}=+10 \mathrm{~V}$ |  | 200 |  | 200 |  |  |
|  |  |  |  | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{S}(\mathrm{ALL})}=-10 \mathrm{~V}$ | -200 |  | -200 |  |  |  |

## INPUT

| ${ }^{1} \mathrm{AH}$ | Address Input Current, Input Voltage High | $\mathrm{V}_{\mathrm{A}}=2.4 \mathrm{~V}$ |  | -30 |  | -30 |  | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $V_{A}=15 \mathrm{~V}$ |  |  | 30 |  | 30 |  |
| ${ }^{\text {AL }}$ | Address Input Current, Input Voltage Low | $\mathrm{V}_{\mathrm{EN}}=2.4 \mathrm{~V}$ | All $\mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}$ | -30 |  | -30 |  | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  | -30 |  | -30 |  |  |
| SUPPLY |  |  |  |  |  |  |  |  |
| $1+$ | Positive Supply Current | $\mathrm{V}_{\mathrm{EN}}=5.0 \mathrm{~V}$ | All $\mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}$ |  | 2.4 |  | 2.4 |  |
| $1-$ | Negative Supply Current |  |  | -1.5 |  | -1.5 |  |  |
| 1+ Standby | Positive Supply Current | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  |  | 2.4 |  | 2.4 | mA |
| 1-Standby | Negative Supply Current |  |  | -1.5 |  | -1.5 |  |  |

NOTES 1: Signals on $V_{S}, V_{D}$ or $V_{I N}$ exceeding $V^{+}$or $V^{-}$will be clamped by internal diodes. Limit diode forward current to maximum current ratings.
2: Typical values are for design aid only, not guaranteed and not subject to production testing.
3: The algebraic convention whereby the most negative value is a minimum, and the most positive value is a maximum, is used in this data sheet.
4: OFF isolation $=20 \log \left|V_{S}\right| /\left|V_{D}\right|$, where $V_{S}=$ input to OFF switch, and $V_{D}=$ output due to $V_{S}$.
5: $I_{D(O N)}$ is leakage from driver into "ON" switch.
6: Parameter not tested. Parameter guaranteed by design or characterization.

DG506A/DG507A


| TRUTH TABLES |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DG506A |  |  |  |  |  | DG507A |  |  |  |  |
| $A_{3}$ | $A_{2}$ | $A_{1}$ | $A_{0}$ | EN | ON Switch | $\mathrm{A}_{2}$ | $A_{1}$ | $A_{0}$ | EN | ON Switch |
| X | X | X | X | 0 | NONE | X | X | X | 0 | NONE |
| 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 |
| 0 | 0 | 0 | 1 | 1 | 2 | 0 | 0 | 1 | 1 | 2 |
| 0 | 0 | 1 | 0 | 1 | 3 | 0 | 1 | 0 | 1 | 3 |
| 0 | 0 | 1 | 1 | 1 | 4 | 0 | 1 | 1 | 1 | 4 |
| 0 | 1 | 0 | 0 | 1 | 5 | 1 | 0 | 0 | 1 | 5 |
| 0 | 1 | 0 | 1 | 1 | 6 | 1 | 0 | 1 | 1 | 6 |
| 0 | 1 | 1 | 0 | 1 | 7 | 1 | 1 | 0 | 1 | 7 |
| 0 | 1 | 1 | 1 | 1 | 8 | 1 | 1 | 1 | 1 | 8 |
| 1 | 0 | 0 | 0 | 1 | 9 |  |  |  |  |  |
| 1 | 0 | 0 | 1 | 1 | 10 |  |  |  |  |  |
| 1 | 0 | 1 | 0 | 1 | 11 |  |  |  |  |  |
| 1 | 0 | 1 | 1 | 1 | 12 |  |  |  |  |  |
| 1 | 1 | 0 | 0 | 1 | 13 |  |  |  |  |  |
| 1 | 1 | 0 | 1 | 1 | 14 |  |  |  |  |  |
| 1 | 1 | 1 | 0 | 1 | 15 |  |  |  |  |  |
| 1 | 1 | 1 | 1 | 1 | 16 |  |  |  |  |  |
| Logic "0" $=\mathrm{V}_{\text {AL }}, \mathrm{V}_{\mathrm{ENL}} \leq 0.8 \mathrm{~V}$, Logic " 1 " $=\mathrm{V}_{\mathrm{AH}}, \mathrm{V}_{\text {ENH }} \geq 2.4 \mathrm{~V}$. |  |  |  |  |  |  |  |  |  |  |

## SWITCHING INFORMATION



Figure 4: $\mathbf{t}_{\text {transition }}$ Switching Time Test Circuit and Waveforms

## SWITCHING INFORMATION (Continued)



## SWITCHING INFORMATION (Continued)



Figure 6: $\mathrm{t}_{\text {open }}$ (Break-Before-Make) Switching Time Test Circuit and Waveforms


## LOGIC INPUTS

The address and enable inputs are fully $T T L / C M O S$ compatible over the full supply range of $\pm 5 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$. These inputs are protected from positive and negative transients by clamping diodes.

## DG506A/DG507A



0434-16
$\Delta V_{O}$ is the measured voltage error due to charge injection. The error voltage in Coulombs is $Q=C_{L} \times \Delta V_{O}$.

Figure 8: Charge Injection Test Circuit and Waveforms


0434-17
Figure 9: RDS(on) vs Analog Signal Voltage vs Supply Voltage


0434-18
Figure 10: Typical $\mathrm{R}_{\mathrm{DS}(o n)}$ Variation with Temperature

## DG508A/DG509A 8-Channel/Dual 4-Channel CMOS Analog Multiplexer

## GENERAL DESCRIPTION

The DG508A/DG509A are CMOS monolithic 8-channel and dual 4-channel analog multiplexers, which can also be used as demultiplexers. The DG508A uses 3 address inputs to control its 8 channels, and the DG509A uses 2 address inputs to control its dual 4 channels. An enable input is provided. When the enable input is high, a channel is selected by the address inputs, and when low, all channels are off.
A channel in the ON state conducts current equally well in both directions. In the OFF state each channel blocks voltage up to the supply rails. The address inputs and the enable input are TTL and CMOS compatible over the full specified operating temperature range. Both DG508A and DG509A are available in the military, industrial, and commercial temperature ranges.

## FEATURES

- Low Power Consumption
- TTL and CMOS Compatible Address and Enable Inputs
- 44V Maximum Power Supply Rating
- High Latchup Immunity
- Break-Before-Make Switching
- Alternate Source


## APPLICATIONS

- Data Acquisition Systems
- Communication Systems
- Signal Multiplexing/Demultiplexing
- Audio Signal Multiplexing

ORDERING INFORMATION

| Part Number | Temp. Range | Package |
| :---: | :---: | :---: |
| DG508AAK/509AAK | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |
| DG508ABK/509ABK | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |
| DG508ACK/509ACK | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |
| DG508ACJ $/ 509 \mathrm{ACJ}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 -Pin Plastic DIP |
| DG508ACY/509ACY | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 -Pin SOIC |



Figure 1: Functional Diagrams
Figure 2: Pin Configurations

[^49]
## absolute maximum ratings

$\mathrm{V}^{+}$to $\mathrm{V}^{-}$ ..... 44 V
$V-$ to Ground ..... $-25 \mathrm{~V}$
$V_{I N}$ to Ground (Note 1) ..... $\left(V^{-}-2 V\right),\left(V^{+}+2 V\right)$
$V_{S}$ or $V_{D}$ to $V^{+}$(Note 1) ..... $+2,\left(V^{-}-2 V\right)$
$\mathrm{V}_{\mathrm{S}}$ or $\mathrm{V}_{\mathrm{D}}$ to $\mathrm{V}^{-}$(Note 1) ..... 2, ( $\mathrm{V}^{+}+2 \mathrm{~V}$ )
Current, Any Terminal except S or D ..... 30 mA
Continuous Current, S or D ..... 20 mA
Peak Current, S or D
(Pulsed at $1 \mathrm{~ms}, 10 \%$ duty cycle max) ..... 40 mA
Operating Temperature


| Storage Temperature |  |
| :---: | :---: |
| C Suffix | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| A \& B Suffix. | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec ) | . . . . . . . . $300^{\circ} \mathrm{C}$ |
| Power Dissipation* |  |
| CERDIP Package** | .900 mW |
| Plastic Package*** | 470 mW |
| *Device mounted with all leads soldered or welded to PC board. |  |
| **Derate $12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$ |  |
| ***Derate $6.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$ |  |

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

(Note 3)
$\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=2.4 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.

| Symbol | Parameter |  | Test Conditions |  | DG508AA, DG509AA |  |  | DG508AB/C, DG509AB/C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}$ | Max | Min | $\begin{array}{\|c\|} \text { Typ } \\ \text { (Note 2) } \end{array}$ | Max |  |
| SWITCH |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {ANALOG }}$ | Analog Signal Range |  |  |  | (Note 6) |  | -15 |  | 15 | -15 |  | 15 | V |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | Drain-Source ON Resistance |  | Sequence Each Switch On$\left\lvert\, \begin{aligned} & \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V} \text { and } \\ & \mathrm{V}_{\mathrm{AH}}=2.4 \mathrm{~V} \end{aligned}\right.$ | $\mathrm{I}_{\mathrm{S}}=-200 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{D}}=+10 \mathrm{~V}$ |  | 270 | 400 |  | 270 | 450 | $\Omega$ |
|  |  |  | $\mathrm{I}_{\mathrm{S}}=-200 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  | 230 | 400 |  | 230 | 450 |  |
| $\Delta \mathrm{R}_{\mathrm{DS} \text { (on) }}$ | Greatest Change in Drain Source ON Resistance between Channels |  |  | $\begin{aligned} & -10 \mathrm{~V} \leq \mathrm{V}_{S} \leq 10 \mathrm{~V} \\ & \Delta \mathrm{R}_{\mathrm{DS} \text { (ON) }}=\frac{\mathrm{R}_{\mathrm{DS} \text { (on) } \max }-R_{\mathrm{DS} \text { (on) } \mathrm{min}}}{\mathrm{R}_{\mathrm{DS} \text { (on) avg }}} \end{aligned}$ |  |  | 6 |  |  | 6 |  | \% |
| IS(off) | Source OFF Leakage Current |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ | $\mathrm{V}_{S}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  | 0.002 | 1 |  | 0.002 | 5 | nA |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V}$ | -1 | -0.005 |  | -5 | -0.005 |  |  |
| ID(off) | Drain OFF Leakage Current | DG508A |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{S}}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V}$ |  | 0.01 | 10 |  | 0.01 | 20 |  |
|  |  |  | $\mathrm{V}_{S}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  | -10 | -0.015 |  | -20 | -0.015 |  | nA |
|  |  | DG509A | $\mathrm{V}_{\mathrm{S}}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V}$ |  |  | 0.005 | 10 |  | 0.005 | 20 |  |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  | -10 | -0.008 |  | -20 | -0.008 |  |  |
| $\begin{array}{\|l} \hline \mathrm{I}(\mathrm{on}) \\ \text { (Note 5) } \end{array}$ | Drain ON Leakage Current | DG508A | Sequence Each Switch On$\begin{aligned} & \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V} \text { and } \\ & \mathrm{V}_{\mathrm{AH}}=2.4 \mathrm{~V} \end{aligned}$ | $V_{D}=V_{S(\text { all }}=10 \mathrm{~V}$ |  | 0.015 | 10 |  | 0.015 | 20 | nA |
|  |  |  |  | $V_{D}=V_{S(\text { all }}=-10 \mathrm{~V}$ | -10 | -0.03 |  | -20 | -0.03 |  |  |
|  |  | DG509A |  | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\text {S(all) }}=10 \mathrm{~V}$ |  | 0.007 | 10 |  | 0.007 | 20 |  |
|  |  |  |  | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\text {S(all }}=-10 \mathrm{~V}$ | -10 | -0.015 |  | -20 | -0.015 |  |  |
| INPUT |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {IAH }}$ | Address Input Current, Input Voltage High |  | $\mathrm{V}_{\mathrm{A}}=2.4 \mathrm{~V}$ |  | -10 | -0.002 |  | -10 | -0.002 |  | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{A}}=15 \mathrm{~V}$ |  |  | 0.006 | 10 |  | 0.006 | 10 | $\mu \mathrm{A}$ |
| ${ }_{\text {AL }}$ | Address Input Current, Input Voltage Low |  | $\mathrm{V}_{\mathrm{EN}}=2.4 \mathrm{~V}$ | All $\mathrm{V}_{\text {A }}=0 \mathrm{~V}$ | -10 | -0.002 |  | -10 | -0.002 |  | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  | -10 | -0.002 |  | -10 | -0.002 |  | $\mu \mathrm{A}$ |

## DG508A/509A

ELECTRICAL CHARACTERISTICS (Continued)
$\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=2.4 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.

| Symbol | Parameter |  | Test Conditions |  | DG508AA, DG509AA |  |  | DG508AB/C, DG509AB/C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | $\begin{array}{\|c\|} \text { Typ } \\ \text { (Note 2) } \end{array}$ | Max | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}$ | Max |  |
| DYNAMIC |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {transition }}$ | Switching Time of Multiplexer |  |  |  | See Figure 4 |  |  | 0.6 | 1 |  | 0.6 |  | $\mu \mathrm{s}$ |
| topen | Break-Before-Make Interval |  | See Figure 5 |  |  | 0.2 |  |  | 0.2 |  | $\mu \mathrm{s}$ |
| $t_{\text {on(EN) }}$ | Enable Turn-ON Time |  | See Figure 6 |  |  | 1 | 1.5 |  | 1 |  | $\mu \mathrm{S}$ |
| $t_{\text {off(EN }}$ | Enable Turn-OFF Time |  |  |  |  | 0.4 | 1 |  | 0.4 |  | $\mu \mathrm{s}$ |
| OIRR <br> (Note 4) | OFF Isolation |  | $\begin{aligned} & \mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{S}}=7 \mathrm{VRMS} \\ & \mathrm{f}=500 \mathrm{kHz} \end{aligned}$ |  |  | 68 |  |  | 68 |  | dB |
| $\mathrm{C}_{S(\text { (off) }}$ | Source OFF Capacitance |  | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}$ | $\begin{aligned} & V_{E N}=0 V \\ & f=140 \mathrm{kHz} \end{aligned}$ |  | 5 |  |  | 5 |  | pF |
| $C_{D(\text { (ff) }}$ | Drain OFF Capacitance | DG508A | $V_{D}=0 \mathrm{~V}$ |  |  | 25 |  |  | 25 |  |  |
|  |  | DG509A |  |  |  | 12 |  |  | 12 |  |  |
| Q | Charge Injection |  | See Figure 7 |  |  | 4 |  |  | 4 |  | pC |
| SUPPLY |  |  |  |  |  |  |  |  |  |  |  |
| $1^{+}$ | Positive Supply Current |  | $\mathrm{V}_{\mathrm{EN}}=2.4 \mathrm{~V}$ | $\begin{aligned} & \text { All } \mathrm{V}_{\mathrm{A}}=0 \mathrm{~V} \\ & \text { or } 2.4 \mathrm{~V} \end{aligned}$ |  | 1.3 | 2.4 |  | 1.3 | 2.4 |  |
| $1^{-}$ | Negative Supply Current |  |  |  | -1.5 | -0.7 |  | -1.5 | -0.7 |  |  |
| $1^{+}$Standby | Positive Supply Current |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  |  | 1.3 | 2.4 |  | 1.3 | 2.4 |  |
| $1^{-}$Standby | Negative Supply Current |  |  |  | -1.5 | -0.7 |  | -1.5 | -0.7 |  |  |

## ELECTRICAL CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=$ over operating temperature range, $\mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=2.4 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$, unless otherwise specified.

| Symbol | Parameter | Test Conditions | DG508AA, DG509AA |  |  | DG508AB/C, DG509AB/C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}$ | Max | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 2) } \\ \hline \end{gathered}$ | Max |  |

## SWITCH

| $\mathrm{V}_{\text {ANALOG }}$ | Analog Signal Range |  | (Note 6) |  | -15 | 15 | -15 | 15 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | Drain-Source <br> ON Resistance |  | Sequence Each Switch On$\begin{aligned} & \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V} \text { and } \\ & \mathrm{V}_{\mathrm{AH}}=2.4 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{IS}_{\mathrm{S}}=-200 \mu \mathrm{~A}, \\ & \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V} \\ & \hline \end{aligned}$ |  | 500 |  | 550 | $\Omega$ |
|  |  |  | $\begin{aligned} & \mathrm{IS}=-200 \mu \mathrm{~A}, \\ & \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V} \end{aligned}$ |  | 500 |  | 500 |  |
| ${ }^{\text {S }}$ (off) | Source OFF Leakage Current |  |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ | $\mathrm{V}_{S}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  | 50 |  | 50 | nA |
|  |  |  | $\mathrm{V}_{S}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V}$ |  | -50 |  | -50 |  |  |
| ${ }^{\text {d (off) }}$ | Drain OFF <br> Leakage <br> Current | DG508A | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ | $\mathrm{V}_{S}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V}$ |  | 200 |  | 200 |  |
|  |  |  |  | $\mathrm{V}_{\mathrm{S}}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ | -200 |  | -200 |  | nA |
|  |  | DG509A |  | $\mathrm{V}_{S}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V}$ |  | 100 |  | 100 |  |
|  |  |  |  | $\mathrm{V}_{S}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ | $-100$ |  | -100 |  |  |
| $\begin{aligned} & \text { ID(on) } \\ & \text { (Note 5) } \end{aligned}$ | Drain ON Leakage | DG508A | Sequence Each Switch On$\left\{\begin{array}{l} \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V} \text { and } \\ \mathrm{V}_{\mathrm{AH}}=2.4 \mathrm{~V} \end{array}\right.$ | $V_{D}=V_{S(\text { all }}=10 \mathrm{~V}$ |  | 200 |  | 200 |  |
|  |  |  |  | $V_{D}=V_{\text {S(all }}=-10 \mathrm{~V}$ | -200 |  | -200 |  | n |
|  |  | DG509A |  | $V_{D}=V_{S(\text { all }}=10 \mathrm{~V}$ |  | 100 |  | 100 |  |
|  |  |  |  | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\text {S(all) }}=-10 \mathrm{~V}$ | -100 |  | -100 |  |  |

## INPUT

| ${ }^{\text {AH }}$ | Address Input Current, Input Voltage High | $\mathrm{V}_{\mathrm{A}}=2.4 \mathrm{~V}$ |  | -30 |  | -30 |  | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{V}_{\mathrm{A}}=15 \mathrm{~V}$ |  |  | 30 |  | 30 | $\mu \mathrm{A}$ |
| ${ }^{\text {AL }}$ | Address Input Current, Input Voltage Low | $\mathrm{V}_{\mathrm{EN}}=2.4 \mathrm{~V}$ | All $\mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}$ | -30 |  | -30 |  | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  | -30 |  | -30 |  | $\mu \mathrm{A}$ |

## SUPPLY

| $1+$ | Positive Supply Current | $\mathrm{V}_{\mathrm{EN}}=5.0 \mathrm{~V}$ | All $\mathrm{V}_{\mathrm{A}}=0$ |  | 2.4 |  | 2.4 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1-$ | Negative Supply Current |  |  | -1.5 |  | -1.5 |  | mA |
| 1+ Standby | Positive Supply Current | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  |  | 2.4 |  | 2.4 |  |
| 1-Standby | Negative Supply Current |  |  | -1.5 |  | -1.5 |  |  |

NOTE 1: Signals on $V_{S}, V_{D}$, or $V_{I N}$ exceeding $V^{+}$or $V^{-}$will be clamped by internal diodes. Limit diode forward current to maximum current ratings.
2: Typical values are for design aid only, not guaranteed and not subject to production testing.
3: The algebraic convention whereby the most negative value is a minimum, and the most positive value is a maximum, is used in this data sheet.
4: OFF isolation $=20 \log \left|V_{S}\right| /\left|V_{D}\right|$, where $V_{S}=$ input to OFF switch, and $V_{D}=$ output due to $V_{S}$.
5: $I_{D(o n)}$ is leakage from driver into "ON" switch.
6: Parameter not tested. Parameter guaranteed by design or characterization.

## TRUTH TABLES

|  |  |  | 08A |  |  |  | G509 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{A}_{2}$ | $\mathrm{A}_{1}$ | $\mathrm{A}_{0}$ | EN | ON Switch | $\mathrm{A}_{1}$ | $\mathrm{A}_{0}$ | EN | ON Switch |
| X | X | $X$ | 0 | NONE |  |  |  | Pair |
| 0 | 0 | 0 | 1 | 1 | X | X | 0 | NONE |
| 0 | 0 | 1 | 1 | 2 | 0 | 0 | 1 | 1a, 1b |
| 0 | 1 | 0 | 1 | 3 | 0 | 1 | 1 | $2 \mathrm{a}, 2 \mathrm{~b}$ |
| 0 | 1 | 1 | 1 | 4 | 1 | 0 | 1 | 3a, 3b |
| 1 | 0 | 0 | 1 | 5 | 1 | 1 | 1 | 4a, 4b |
| 1 | 0 | 1 | 1 | 6 |  |  |  |  |
| 1 | 1 | 0 | 1 | 7 | $A_{0}, \mathrm{~A}$ |  |  |  |
| 1 | 1 | 1 | 1 | 8 | Logic | $\mathrm{V}_{\text {AH }}$ |  |  |
| $A_{0}, A_{1}, A_{2}, E N$ <br> Logic " 1 " $=\mathrm{V}_{\mathrm{AH}} \geq 2.4 \mathrm{~V}$ <br> Logic " 0 " $=\mathrm{V}_{\mathrm{AL}} \leq 0.8 \mathrm{~V}$ |  |  |  |  |  |  |  |  |



Figure 3: Schematic Diagram

## LOGIC INPUTS

The address and enable inputs are fully TTL/CMOS compatible over the full supply range of $\pm 5 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$.

These inputs are protected from positive and negative transients by clamping diodes.

## SWITCHING INFORMATION



Figure 4: $\mathrm{t}_{\text {transition }}$ Switching Time Test Circuit and Waveforms


0186-11

Figure 5: $\mathrm{t}_{\text {open }}$ (Break-Before-Make) Switching Time Test Circuit and Waveforms

## SWITCHING INFORMATION .(Continued)





0186-14
Figure 6: Enable $t_{\text {on }}$ and $t_{\text {off }}$ Switching Time Test Circuit and Waveforms

EN


0186-20
$\Delta V_{\mathrm{O}}$ is the measured voltage error due to charge injection. The error voltage in Coulombs is $Q=C_{L} \times \Delta V_{O}$.


Figure 7: Charge Injection Test Circuit and Waveforms

## SWITCHING INFORMATION (Continued)



Figure 8: $\mathbf{R}_{\text {DS(on) }}$ vs Analog Signal Voltage vs Supply Voltage


Figure 9: Typical $R_{\text {DS(on) }}$ Variation with Temperature

HARRIS

## GENERAL DESCRIPTION

The DG526/DG527 are CMOS monolithic 16 -channel and dual 8 -channel analog multiplexers, with on-chip address and control latches to simplify design in microprocessor based applications. The DG526 uses 4 address inputs to control its 16 channels and the DG527 uses 3 address inputs to control its 8 pairs of channels. The enable pin is used to enable the address latches during the WR pulse. It can be hard wired to the logic supply if one of the channels will always be used (except during a reset) or it can be tied to address decoding circuitry for memory mapped operation. The RS pin is used to clear all latches regardless of the state of any other latch or control line. The WR pin is used to transfer the state of the address control lines to their latches, except during a reset or when EN is low.
A channel in the ON state conducts current equally well in both directions. In the OFF state each channel blocks voltage up to the supply rails. The address inputs, $\overline{\mathrm{WR}}, \overline{\mathrm{RS}}$ and the enable input are TTL and CMOS compatible over the full specified operation temperature range. Both DG526 and DG527 are available in the military, industrial, and commercial temperature ranges.

## FEATURES

- Direct RESET
- TTL and CMOS Compatible Address and Enable Inputs
- 44V Maximum Power Supply Rating
- Break-Before-Make Switching
- Alternate Source

APPLICATIONS

- Data Acquisition Systems
- Communication Systems
- Automatic Test Equipment
- Microprocessor Controlled System

ORDERING INFORMATION

| Part Number | Temperature <br> Range | Package |
| :---: | :---: | :---: |
| DG526AK/527AK | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 -Pin CERDIP |
| DG526BK/527BK | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 -Pin CERDIP |
| DG526CK/527CK | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 28 -Pin CERDIP |
| DG526CJ $/ 527 \mathrm{CJ}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 28 -Pin Plastic DIP |



[^50]
## ABSOLUTE MAXIMUM RATINGS

V+ to $\mathrm{V}^{-}$....................................................... 44 V
V- to Ground . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -25 V
$\mathrm{V}_{\mathrm{IN}}$ to Ground (Note 1) $\left.\ldots \ldots . . . . . \mathrm{V}^{-}-2 \mathrm{~V}\right),\left(\mathrm{V}^{+}+2 \mathrm{~V}\right)$
$V_{S}$ or $V_{D}$ to $V^{+}$(Note 1) ..................... +2 , ( $V^{-}-2 V$ )
$V_{S}$ or $V_{D}$ to $V^{-}$(Note 1) $\ldots \ldots \ldots \ldots . . .$.
Current, any Terminal except S or D ................... 30 mA
Continuous Current, S or D . . . . . . . . . . . . . . . . . . . . . . . 20 mA
Peak Current, S or D (Pulsed at 1 ms , 10\% Duty Cycle Max) .40 mA
Operating Temperature

| C Suffix | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| B Suffix | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| A Suffix | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Storage Temperature
C Suffix ............................... $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
A \& B Suffix. ........................... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 Sec ) ............... $300^{\circ} \mathrm{C}$
Power Dissipation*
28 Pin-CERDIP Package** ........................ 1200 mW
28 Pin-Plastic Package*** . . . . . . . . . . . . . . . . . . . . . 625 mW
*Device mounted with all leads soldered or welded to PC board.
**Derate $16 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+75^{\circ} \mathrm{C}$.
***Derate $8.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+75^{\circ} \mathrm{C}$.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ELECTRICAL CHARACTERISTICS
$\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \overline{\mathrm{WR}}=0 \mathrm{~V}, \overline{\mathrm{RS}}=2.4 \mathrm{~V}, \mathrm{EN}=2.4 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified

| Symbol | Parameter |  | Test Conditions |  | DG526, DG527 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}$ | Max |  |
| SWITCH |  |  |  |  |  |  |  |  |
| $V_{\text {ANALOG }}$ | Analog Signal Range |  |  |  | (Note 7) |  | -15 |  | 15 | V |
| $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ | Drain-Source ON Resistance |  | Sequence Each Switch On$\begin{aligned} & \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V} \text { and } \\ & \mathrm{V}_{\mathrm{AH}}=2.4 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & I_{S}=-200 \mu \mathrm{~A}, \\ & V_{D}=+10 \mathrm{~V} \end{aligned}$ |  | 270 | 400 | $\Omega$ |
|  |  |  |  | $\begin{aligned} & I_{S}=-200 \mu \mathrm{~A}, \\ & V_{D}=-10 \mathrm{~V} \end{aligned}$ |  | 230 | 400 |  |
| $\Delta \mathrm{R}_{\text {DS(ON) }}$ | Greatest Change in Drain Source ON Resistance between Channels |  | $\begin{aligned} & -10 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq+10 \mathrm{~V} \\ & \Delta \mathrm{R}_{\mathrm{DS} \text { (on) }}=\frac{\mathrm{R}_{\mathrm{DS} \text { (on) } \text { max }}-R_{\mathrm{DS} \text { (on) } \min }}{R_{\mathrm{DS} \text { (on)avg. }}} \end{aligned}$ |  |  | 6 |  | \% |
| IS(OFF) | Source OFF Leakage Current |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ | $\begin{aligned} & V_{S}=+10 \mathrm{~V}, \\ & V_{D}=-10 \mathrm{~V} \end{aligned}$ | -1 | 0.02 | 1 | nA |
|  |  |  | $\begin{aligned} & V_{S}=-10 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{D}}=+10 \mathrm{~V} \end{aligned}$ | -1 | 0.02 | 1 |  |
| $\mathrm{I}_{\mathrm{D} \text { (OFF) }}$ | Drain OFF Leakage Current | DG526 |  | $V_{E N}=0 \mathrm{~V}$ | $\begin{aligned} & V_{S}=-10 V \\ & V_{D}=+10 V \end{aligned}$ | -10 | 0.2 | 10 |  |
|  |  |  | $\begin{aligned} & V_{S}=+10 \mathrm{~V}, \\ & V_{D}=-10 \mathrm{~V} \end{aligned}$ |  | -10 | 0.2 | 10 | nA |
|  |  | DG527 | $\begin{aligned} & V_{S}=-10 \mathrm{~V}, \\ & V_{D}=+10 \mathrm{~V} \end{aligned}$ |  | -5 | 0.2 | 5 |  |
|  |  |  | $\begin{aligned} & V_{S}=+10 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V} \\ & \hline \end{aligned}$ |  | -5 | 0.2 | 5 |  |
| $I_{D(O N)}$ (Note 5) | Drain ON Leakage Current | DG526 | Sequence Each <br> Switch On $\mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V}$ <br> and $V_{A H}=2.4 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{S}(\mathrm{ALL})}=+10 \mathrm{~V}$ | -10 | 0.2 | 10 | nA |
|  |  |  |  | $V_{D}=V_{S(A L L)}=-10 \mathrm{~V}$ | -10 | 0.2 | 10 |  |
|  |  | DG527 |  | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{S}(\mathrm{ALL})}=+10 \mathrm{~V}$ | -5 | 0.2 | 5 |  |
|  |  |  |  | $\mathrm{V}_{\mathrm{D}}=\mathrm{V}_{\mathrm{S}(\mathrm{ALL})}=-10 \mathrm{~V}$ | -5 | 0.2 | 5 |  |

ELECTRICAL CHARACTERISTICS (Continued)

| Symbol | Parameter |  | Test Conditions |  | DG526, DG527 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ <br> (Note 2) | Max |  |
| INPUT |  |  |  |  |  |  |  |  |
| $I_{\text {AH }}$ | Address Input Current, Input Voltage High |  |  |  | $\mathrm{V}_{\mathrm{A}}=2.4 \mathrm{~V}$ |  | -10 | 0.02 |  | $\mu \mathrm{A}$ |
|  |  |  | $V_{A}=15 \mathrm{~V}$ |  |  | 0.02 | 10 | $\mu \mathrm{A}$ |
| $I_{\text {AL }}$ | Address Input Current, Input Voltage Low |  | $\mathrm{V}_{\mathrm{EN}}=2.4 \mathrm{~V}$ | $\begin{aligned} & \text { All } V_{A}=0 V \\ & \overline{R S}=0 V, \overline{W R}=0 V \end{aligned}$ | -10 | 0.01 |  | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  | -10 | 0.01 |  | $\mu \mathrm{A}$ |
| DYNAMIC |  |  |  |  |  |  |  |  |
| $t_{\text {transition }}$ | Switching Time of Multiplexer |  | See Figure 6 |  |  | 0.65 | 1 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {open }}$ | Break-Before-Make Interval |  | See Figure 7 |  |  | 0.2 |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{on}}(\mathrm{EN}, \overline{\mathrm{WR}})$ | Enable and Write Turn-ON Time |  | See Figures 4 and 9 (Note 7) |  |  | 0.7 | 1.5 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {off }}(\mathrm{EN}, \overline{\mathrm{RS}})$ | Enable and Reset <br> Turn-OFF Time |  | See Figures 5 and 10 (Note 7) |  |  | 0.4 | 1 | $\mu \mathrm{s}$ |
| OIRR <br> (Note 4) | OFF Isolation |  | $\begin{aligned} & V_{E N}=0 V, R=1 \mathrm{k} \Omega \\ & C_{L}=15 \mathrm{pF}, V_{S}=7 \mathrm{VRMS} \\ & \mathrm{f}=500 \mathrm{kHz} \end{aligned}$ |  |  | 55 |  | dB |
| $\mathrm{C}_{\text {in }}$ | Logic Input Capacitance |  | $f=1 \mathrm{MHz}$ |  |  | 6 |  | pF |
| $\mathrm{C}_{\text {S(off) }}$ | Source OFF Capacitance |  | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}, \mathrm{f}=140 \mathrm{kHz}$ |  | 10 |  | pF |
| $\mathrm{C}_{\mathrm{D} \text { (off) }}$ | Drain OFF Capacitance | DG526 | $V_{D}=0 \mathrm{~V}$ |  |  | 65 |  |  |
|  |  | DG527 |  |  |  | 35 |  |  |
| Q | Charge Injection |  | See Figure 11 |  |  | 6 |  | pC |
| SUPPLY |  |  |  |  |  |  |  |  |
| $1+$ | Positive Supply Current |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ | All $\mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}$ |  | 2.0 | 3.0 | mA |
| $1-$ | Negative Supply Current |  |  |  | -2.0 | -1.2 |  |  |

## DG526/DG527

ELECTRICAL CHARACTERISTICS (Continued)
$\mathrm{T}_{\mathrm{A}}=$ over operating temperature range, $\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \overline{\mathrm{WR}}=0 \mathrm{~V}, \overline{\mathrm{RS}}=2.4 \mathrm{~V}, \mathrm{EN}=2.4 \mathrm{~V}$, unless otherwise specified

| Symbol | Parameter | Test Conditions |  | DG526, DG527 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | $\begin{array}{\|c\|} \hline \text { Typ } \\ \text { (Note 2) } \end{array}$ | Max |  |
| SWITCH |  |  |  |  |  |  |  |
| $V_{\text {ANALOG }}$ | Analog Signal Range | (Note 7) |  | -15 |  | 15 | V |
| $\Delta \mathrm{R}_{\text {DS(on) }}$ | Greatest Change in <br> Drain Source ON <br> Resistance between Channels | $-10 \mathrm{~V} \leq \mathrm{V}_{S} \geq+10 \mathrm{~V}$ |  |  | 6 |  | \% |
| R ${ }_{\text {DS(on) }}$ | Drain-Source ON Resistance | Sequence Each Switch On$\begin{aligned} & \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V} \end{aligned}$ | $\mathrm{I}_{S}=-200 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V}$ |  |  | 500 | $\Omega$ |
|  |  |  | IS $=-200 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  |  | 500 |  |
| IS(Off) | Source OFF Leakage Current | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ | $\mathrm{V}_{S}=+10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ | -50 |  | 50 | nA |
|  |  |  | $V_{S}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=+10 \mathrm{~V}$ | -50 |  | 50 |  |
| ID(off) | Drain OFF <br> Leakage Current | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ | $\mathrm{V}_{S}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=+10 \mathrm{~V}$ | $-300$ |  | 300 | nA |
|  |  |  | $V_{S}=+10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ | -300 |  | 300 |  |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=+10 \mathrm{~V}$ | -200 |  | 200 |  |
|  |  |  | $V_{S}=+10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ | -200 |  | 200 |  |
| $I_{D(O N)}$ (Note 5) | Drain ON Leakage Current | Sequence Each Switch On$\begin{aligned} & \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V} \text { and } \\ & \mathrm{V}_{\mathrm{AH}}=2.4 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & V_{D}=V_{S(A L L)} \\ & =+10 \mathrm{~V} \end{aligned}$ | $-300$ |  | 300 | nA |
|  |  |  | $\begin{aligned} & V_{D}=V_{S(A L L)} \\ & =-10 \mathrm{~V} \end{aligned}$ | $-300$ |  | 300 |  |
|  |  |  | $\begin{aligned} & V_{D}=V_{S(A L L)} \\ & =+10 \mathrm{~V} \end{aligned}$ | -200 |  | 200 |  |
|  |  |  | $\begin{aligned} & V_{D}=V_{S(A L L)} \\ & =-10 \mathrm{~V} \end{aligned}$ | -200 |  | 200 |  |
| INPUT |  |  |  |  |  |  |  |
| $\mathrm{I}_{\text {AH }}$ | Address Input Current Input Voltage High | $\mathrm{V}_{\mathrm{A}}=2.4 \mathrm{~V}$ |  | $-30$ |  |  | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{A}}=15 \mathrm{~V}$ |  |  |  | 30 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {AL }}$ | Address Input Current, Input Voltage Low | $\mathrm{V}_{\mathrm{EN}}=2.4 \mathrm{~V}$ | $\begin{aligned} & \text { All } V_{A}=0 V \\ & \overline{\mathrm{RS}}=0 \mathrm{~V}, \overline{\mathrm{WR}}=0 \mathrm{~V} \end{aligned}$ | -10 |  |  | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  | -10 |  |  | $\mu \mathrm{A}$ |
| SUPPLY |  |  |  |  |  |  |  |
| 1+ | Positive Supply Current | $V_{E N}=0 \mathrm{~V}$, All $\mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}$ |  |  |  | 4.5 | mA |
| $1-$ | Negative Supply Current |  |  | -3.2 |  |  |  |

NOTE 1. Signals on $V_{S}, V_{D}$ or $V_{I N}$ exceeding $V^{+}$or $V^{-}$will be clamped by internal diodes. Limit diode forward current to maximum current rating.
2. Typical values are for design aid only, not guaranteed and not subject to production testing.
3. The algebraic convention whereby the most negative value is a minimum, and the most positive value is a maximum, is used in this data sheet.
4. OFF isolation $=20 \log \left|V_{S}\right| /\left|V_{D}\right|$, where $V_{S}=$ input to OFF switch, and $V_{D}=$ output due to $V_{S}$.
5. $\mathrm{I}_{\mathrm{D}(\mathrm{ON})}$ is leakage from driver into "ON" switch.
6. Period of Reset ( $\overline{\mathrm{RS}}$ ) pulse must be at least $50 \mu \mathrm{~s}$ during or after power ON.
7. Parameter not tested. Parameter guaranteed by design or characterization.



Minimum Input Timing Requirements

| Parameter | Measured <br> Terminal | Min Limits Over Full Temp Range | Unit | Test Circuit |
| :---: | :---: | :---: | :---: | :---: |
| $t_{\text {ww }}$ WRITE Pulse Width | $\overline{W R}$ | 300 | ns | See Figure 4 |
| $t_{\text {DW }}$ A,EN Data Valid to WRITE | $A_{0}, A_{1}, A_{2},\left(A_{3}\right), E N, \overline{W R}$ | 180 |  |  |
| twD A,EN Data Valid after WRITE | $A_{0}, A_{1}, A_{2},\left(A_{3}\right), E N, \overline{W R}$ | 30 |  |  |
| $t_{\text {RS }}$ RESET Pulse Width | $\overline{\text { RS }}$ | 500 |  | See Figure 5 $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ |



0435-7



Figure 6: $t_{\text {transition }}$ Switching Time Test Circuit and Waveforms


Figure 7: $\mathrm{t}_{\text {open }}$ (Break-Before-Make) Switching Time Test Circuit and Waveforms


0435-13


Figure 8: Enable $t_{\text {on }}$ and $t_{\text {off }}$ Switching Time Test Circuit and Waveforms


Figure 9: Write $t_{\text {on }}$ Switching Time Test Circuit and Waveforms



$\Delta V_{O}$ is the measured voltage error due to charge injection. The error voltage in Coulombs is $\mathrm{Q}=\mathrm{C}_{\mathrm{L}} \times \Delta \mathrm{V}_{\mathrm{O}}$.

Figure 11: Charge Injection Test Circuit and Waveforms

## Logic Inputs

The address, enable $\overline{\mathrm{WR}}$ and $\overline{\mathrm{RS}}$ inputs are fully TTL/ CMOS compatible over the full supply range of $\pm 5 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$.

These inputs are protected from positive and negative transients by clamping diodes.


Figure 12: R DS(on) vs Analog Signal Voltage vs Supply Voltage


Figure 13: Typical $\mathbf{R D S}_{\text {(on) }}$ Variation with Temperature

## GENERAL DESCRIPTION

The DG528/DG529 are CMOS monolithic 8-channel and dual 4-channel latchable analog multiplexers, with on-chip address and control latches to simplify design in microprocessor based applications. The DG528 uses 3 address inputs to control its 8 channels and the DG529 uses 2 address inputs to control its dual 4 channels. The enable pin is used to enable the address latches during the $\overline{W R}$ pulse. It can be hard-wired to the logic supply if one of the channels will always be used (except during a reset) or it can be tied to address decoding circuitry for memory mapped operation. The $\overline{R S}$ pin is used to clear all latches regardless of the state of any other latch or control line. The WR pin is used to transfer the state of the address control lines to their latches, except during a reset or when EN is low.
A channel in the ON state conducts current equally well in both directions. In the OFF state each channel blocks voltage up to the supply rails. The address inputs and the enable input are TTL and CMOS compatible over the full specified operating temperature range. Both DG528 and DG529 are available in the military, industrial, and commercial temperature ranges.

## DG528/DG529 8-Channel/Dual 4-Channel Latchable Multiplexers

6てS〇d/8zsDd

## FEATURES

- Low Power Consumption
- TTL and CMOS Compatible Inputs
- 44V Maximum Power Supply Rating
- High Latchup Immunity
- Break-Before-Make Switching
- Alternate Source


## APPLICATIONS

- Data Acquisition Systems
- Communications Systems
- Automatic Test Equipment
- Microprocessor Controlled System


## ORDERING INFORMATION

| Part Number | Temp. Range | Package |
| :---: | :---: | :---: |
| DG528AK/529AK | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 18 -Pin CERDIP |
| DG528BK $/ 529 \mathrm{BK}$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 18 -Pin CERDIP |
| DG528CK $/ 529 \mathrm{CK}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 18 -Pin CERDIP |
| DG528CJ/529CJ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 18 -Pin Plastic DIP |
| DG528CY/529CY | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 18 -Pin SOIC |




Figure 2: Pin Configurations

[^51]
## DG528／DG529

## ABSOLUTE MAXIMUM RATINGS


V－to Ground ．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．．-25 V
$\mathrm{V}_{\mathrm{IN}}$ to Ground（Note 1）$\ldots \ldots \ldots \ldots . .\left(\mathrm{V}^{-}-2 \mathrm{~V}\right),\left(\mathrm{V}^{+}+2 \mathrm{~V}\right)$
$V_{S}$ or $V_{D}$ to $V+($ Note 1）$\ldots \ldots \ldots \ldots \ldots .$.
$V_{S}$ or $V_{D}$ to $V$－（Note 1）$\ldots \ldots . . \ldots . . .$.
Current，Any Terminal except S or D ．．．．．．．．．．．．．．．．．． 30 mA
Continuous Current，S or D ．．．．．．．．．．．．．．．．．．．．．．． 20 mA
Peak Current，S or D
（Pulsed at $1 \mathrm{~ms}, 10 \%$ duty cycle max）．．．．．．．．．．． 40 mA
Operating Temperature
C Suffix $\ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
B Suffix $\ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots 5^{\circ} \mathrm{to}+85^{\circ} \mathrm{C}$
A Suffix $\ldots \ldots \ldots 5^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

Storage Temperature
C Suffix ．．．．．．．．．．．．．．．．．．．．．．．．．．．．． $65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

Lead Temperature（Soldering， 10 sec．）．．．．．．．．．．．．．．． $300^{\circ} \mathrm{C}$
Power Dissipation＊
CERDIP Package＊＊．．．．．．．．．．．．．．．．．．．．．．．．．． 900 mW
Plastic Package＊＊＊
.470 mW
＊Device mounted with all leads soldered or welded to PC board
${ }^{* *}$ Derate $12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
＊＊＊Derate $6.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
NOTE：Stresses above those listed under＂Absolute Maximum Ratings＂ may cause permanent damage to the device．These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied．Exposure to absolute maximum rating conditions for extended peri－ ods may affect device reliability．

ELECTRICAL CHARACTERISTICS（Note 3）
$\mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}, \mathrm{GND}=\mathrm{V}, \overline{\mathrm{WR}}=\mathrm{OV}, \overline{\mathrm{RS}}=2.4 \mathrm{~V}, \mathrm{EN}=2.4 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified．

| Symbol | Parameter |  | Test Conditions （Note 6） |  | DG528A， DG529A |  |  | $\begin{aligned} & \text { DG528B/C, } \\ & \text { DG529B/C } \end{aligned}$ |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | $\begin{array}{\|c\|} \hline \text { Typ } \\ \text { (Note 2) } \end{array}$ | Max | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}$ | Max |  |
| SWITCH |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {ANALOG }}$ | Analog Signal Range |  |  |  | （Note 7） |  | －15 |  | 15 | －15 |  | 15 | V |
| $\mathrm{R}_{\mathrm{DS} \text {（on）}}$ | Drain－Source ON Resistance |  | $\begin{aligned} & \mathrm{V}_{\mathrm{D}}= \pm 10 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=0.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=-200 \mu \mathrm{~A} \\ & \text { Sequence Each Switch } \mathrm{ON} \end{aligned}$ |  |  | 270 | 400 |  | 270 | 450 | $\Omega$ |
| $\Delta \mathrm{R}_{\text {DS（on）}}$ | Greatest Change in Drain Source ON Resistance between Channels |  | $\begin{aligned} & -10 \mathrm{~V} \leq \mathrm{V}_{S} \leq 10 \mathrm{~V} \\ & \Delta R_{\mathrm{DS} \text { (on) }}=\frac{R_{D S(\text { on ) max }}-R_{D S(\text { on }) \min }}{R_{D S(\text { on)avg }}} \end{aligned}$ |  |  | 6 |  |  | 6 |  | \％ |
| ${ }^{\text {S }}$（off） | Source OFF Leakage Current |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ | $\mathrm{V}_{S}= \pm 10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=\mp 10 \mathrm{~V}$ | －1 | －0．005 | 1 | －5 | －0．005 | 5 |  |
| ldoff） | Drain OFF <br> Leakage Current | DG528 | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ | $V_{S}=\mp 10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}= \pm 10 \mathrm{~V}$ | －10 | －0．015 | 10 | －20 | 0.015 | 20 |  |
|  |  | DG529 |  | $\mathrm{V}_{\mathrm{S}}=\mp 10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}= \pm 10 \mathrm{~V}$ | －10 | $-0.008$ | 10 | －20 | －0．008 | 20 | $n A$ |
| $\left\lvert\, \begin{aligned} & \mathrm{l}(\mathrm{on}) \\ & \text { (Note 5) } \end{aligned}\right.$ | Drain ON <br> Leakage Current | DG528 | Sequence Each Switch On$\begin{aligned} & \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V} \end{aligned}$ | $V_{S(\text { all })}=V_{D}= \pm 10 \mathrm{~V}$ | －10 | －0．03 | 10 | －20 | －0．03 | 20 |  |
|  |  | DG529 |  | $V_{S(\text { all }}=V_{D}= \pm 10 \mathrm{~V}$ | －10 | －0．015 | 10 | －20 | －0．015 | 20 |  |

## INPUT

| ${ }^{\text {AH }}$ | Address Input Current， Input Voltage High | $\mathrm{V}_{\mathrm{A}}=2.4 \mathrm{~V}$ |  | －10 | －0．002 |  | －10 | －0．002 |  | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{V}_{\mathrm{A}}=15 \mathrm{~V}$ |  |  | 0.006 | 10 |  | 0.006 | 10 | $\mu \mathrm{A}$ |
| ${ }^{\text {AL }}$ L | Address Input Current， Input Voltage Low | $\mathrm{V}_{\mathrm{EN}}=2.4 \mathrm{~V}$ | $\begin{aligned} & V_{\mathrm{A}(\text { all }}=0 \mathrm{~V} \\ & \overline{\mathrm{RS}}=\mathrm{OV}, \overline{\mathrm{WR}}=0 \mathrm{~V} \end{aligned}$ | －10 | －0．002 |  | －10 | －0．002 |  | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  | －10 | －0．002 |  | －10 | －0．002 |  | $\mu \mathrm{A}$ |

ELECTRICAL CHARACTERISTICS (Continued)
$\mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \overline{\mathrm{WR}}=0 \mathrm{~V}, \overline{\mathrm{RS}}=2.4 \mathrm{~V}, \mathrm{EN}=2.4 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified.

| Symbol | Parameter |  | Test Conditions (Note 6) |  | DG528A, DG529A |  |  | $\begin{aligned} & \text { DG528B/C, } \\ & \text { DG529B/C } \end{aligned}$ |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | $\left\lvert\, \begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}\right.$ | Max | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}$ | Max |  |
| DYNAMIC |  |  |  |  |  |  |  |  |  |  |  |
| transition | Switching Time of Multiplexer |  |  |  | See Figure 6 |  |  | 0.6 | 1 |  | 0.6 |  | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {open }}$ | Break-Before-Make Interval |  | See Figure 7 |  |  | 0.2 |  |  | 0.2 |  | $\mu \mathrm{S}$ |
| $\left.\mathrm{t}_{\text {On( }} \mathrm{EN}, \overline{\mathrm{WR}}\right)$ | Enable and Write Turn-ON Time |  | See Figures 8 and 9 (Note 7) |  |  | 1 | 1.5 |  | 1 |  | $\mu \mathrm{S}$ |
| $\left.\mathrm{t}_{\text {off(EN, }} \overline{\mathrm{AS}}\right)$ | Enable and Reset Turn-OFF Time |  | See Figures 8 and 9 (Note 7) |  |  | 0.4 | 1 |  | 0.4 |  | $\mu \mathrm{S}$ |
| OIRR <br> (Note 4) | OFF Isolation |  | $\begin{aligned} & V_{E N}=0 V, R_{L}=1 \mathrm{k} \Omega, C_{L}=15 \mathrm{pF} \\ & V_{S}=7 \mathrm{VRMS}, \mathrm{f}=500 \mathrm{kHz} \end{aligned}$ |  |  | 68 |  |  | 68 |  | dB |
| $\mathrm{C}_{\text {IN }}$ | Logic Input Capacitance |  | $\mathrm{f}=1 \mathrm{MHz}$ |  |  | 2.5 |  |  | 2.5 |  | pF |
| $\mathrm{C}_{\text {S(off) }}$ | Source OFF Capacitance |  | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}$ | $V_{E N}=0 V, f=140 \mathrm{kHz}$ |  | 5 |  |  | 5 |  | pF |
| $\mathrm{C}_{\text {(1off) }}$ | Drain OFF Capacitance | DG528 | $V_{D}=0 V$ |  |  | 25 |  |  | 25 |  |  |
|  |  | DG529 |  |  |  | 12 |  |  | 12 |  |  |
| Q | Charge Injection |  | See Figure 11 |  |  | 4 |  |  | 4 |  | pC |
| SUPPLY |  |  |  |  |  |  |  |  |  |  |  |
| 1+ | Positive Supply Current |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}, \mathrm{~V}_{\text {A(all) }}=0 \mathrm{~V}$ |  |  |  | 2.5 |  |  | 2.5 | mA |
| $1-$ | Negative Supply Current |  |  |  | -1.5 |  |  | -1.5 |  |  |  |

ELECTRICAL CHARACTERISTICS $\quad T_{A}=$ over operating temperature range, $\mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}$, GND $=0 \mathrm{~V}, \overline{\mathrm{WR}}=\mathrm{OV}, \overline{\mathrm{RS}}=2.4 \mathrm{~V}, \mathrm{EN}=2.4 \mathrm{~V}$ unless otherwise specified.

| Symbol | Parameter |  | Test Conditions (Note 6) |  | DG528A, DG529A |  |  | $\begin{aligned} & \text { DG528B/C, } \\ & \text { DG529B/C } \end{aligned}$ |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ (Note 2) | Max | Min | $\left\lvert\, \begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}\right.$ | Max |  |
| SWITCH |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {ANALOG }}$ | Analog Signal Range |  |  |  | (Note 7) |  | -15 |  | 15 | -15 |  | 15 | V |
| $\mathrm{R}_{\text {DS(on) }}$ | Drain-Source ON Resistance |  | $\begin{aligned} & \mathrm{V}_{\mathrm{D}}= \pm 10 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=0.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=-200 \mu \mathrm{~A} \end{aligned}$ <br> Sequence Each Switch ON |  |  |  | 500 |  |  | 500 | $\Omega$ |
| IS(off) | Source OFF Leakage Current |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ | $\mathrm{V}_{S}= \pm 10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=\mp 10 \mathrm{~V}$ | -50 |  | 50 | -50 |  | 50 | nA |
| ID(off) | Drain OFF <br> Leakage Current | DG528 | $V_{E N}=0 V$ | $\mathrm{V}_{\mathrm{S}}=\mp 10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}= \pm 10 \mathrm{~V}$ | -200 |  | 200 | -200 |  | 200 |  |
|  |  | DG529 |  | $\mathrm{V}_{S}=\mp 10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}= \pm 10 \mathrm{~V}$ | -100 |  | 100 | -100 |  | 100 |  |
| $\left\lvert\, \begin{aligned} & \mathrm{l}(\mathrm{on}) \\ & \text { (Note 5) } \end{aligned}\right.$ | Drain ON <br> Leakage Current | DG528 | Sequence Each Switch On$\begin{aligned} & \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{S} \text { (all) }}=\mathrm{V}_{\mathrm{D}}=+10 \mathrm{~V}$ | -200 |  | 200 | -200 |  | 200 |  |
|  |  | DG529 |  | $\mathrm{V}_{\text {S(all) }}=\mathrm{V}_{\mathrm{D}}=-10 \mathrm{~V}$ | -100 |  | 100 | -100 |  | 100 |  |

## ELECTRICAL CHARACTERISTICS <br> (Continued)

$\mathrm{T}_{\mathrm{A}}=$ over operating temperature range, $\mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}-=-15 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \overline{\mathrm{WR}}=0 \mathrm{~V}, \overline{\mathrm{RS}}=2.4 \mathrm{~V}, \mathrm{EN}=2.4 \mathrm{~V}$ unless otherwise specified.

| Symbol | Parameter | Test Conditions (Note 6) |  | DG528A, DG529A |  |  | $\begin{aligned} & \text { DG528B/C, } \\ & \text { DG529B/C } \end{aligned}$ |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | $\begin{gathered} \text { Typ } \\ \text { (Note 2) } \end{gathered}$ | Max | Min | Typ (Note 2) | Max |  |
| INPUT |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {AH }}$ | Address Input Current, Input Voltage High | $\mathrm{V}_{\mathrm{A}}=2.4 \mathrm{~V}$ |  | -30 |  |  | -30 |  |  | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{A}}=15 \mathrm{~V}$ |  |  |  | 30 |  |  | 30 | $\mu \mathrm{A}$ |
| ${ }^{\text {IAL }}$ | Address Input Current, Input Voltage Low | $\mathrm{V}_{\mathrm{EN}}=2.4 \mathrm{~V}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{A}(\text { all })}=0 \mathrm{~V} \\ & \overline{\mathrm{RS}}=0 \mathrm{~V}, \overline{\mathrm{WR}}=0 \mathrm{~V} \end{aligned}$ | -30 |  |  | -30 |  |  | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  | -30 |  |  | -30 |  |  | $\mu \mathrm{A}$ |
| SUPPLY |  |  |  |  |  |  |  |  |  |  |
| $1+$ | Positive Supply Current | $V_{E N}=0 \mathrm{~V}, \mathrm{~V}_{\text {A(all) }}=0 \mathrm{~V}$ |  |  |  | 2.5 |  |  | 2.5 | mA |
| $1^{-}$ | Negative Supply Current |  |  | -1.5 |  |  | -1.5 |  |  |  |

NOTES 1: Signals on $V_{S}, V_{D}$, or $V_{I N}$ exceeding $V+$ or $V$ - will be clamped by internal diodes. Limit diode forward current to maximum current ratings.
2: Typical values are for design aid only, not guaranteed and not subject to production testing.
3: The algebraic convention whereby the most negative value is a minimum, and the most positive value is a maximum, is used in this data sheet.
4: OFF isolation $=20 \log \frac{\left|V_{S}\right|}{\left|V_{D}\right|^{\prime}}$ where $V_{S}=$ input to OFF switch, and $V_{D}=$ output due to $V_{S}$.

5: $\mathrm{I}_{\mathrm{D}(\mathrm{on})}$ is loakage from driver into "ON" switch.
6: Period of Reset ( $\overline{\mathrm{RS}}$ ) pulse must be at least $50 \mu \mathrm{~s}$ during or after power ON.
7: Parameter not tested. Parameter guaranteed by design or characterization.

## TRUTH TABLES

| DG528 |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $A_{2}$ | $A_{1}$ | $\mathrm{A}_{0}$ | EN | $\overline{W R}$ | $\overline{\mathrm{RS}}$ | On Switch |
| X | X | X | X | $\rightarrow$ | 1 | Maintains previous switch condition |
| $x$ | X | X | X | X | 0 | NONE <br> (latches cleared) |
| $x$ | X | X | 0 | 0 | 1 | NONE |
| 0 | 0 | 0 | 1 | 0 | 1 | 1 |
| 0 | 0 | 1 | 1 | 0 | 1 | 2 |
| 0 | 1 | 0 | 1 | 0 | 1 | 3 |
| 0 | 1 | 1 | 1 | 0 | 1 | 4 |
| 1 | 0 | 0 | 1 | 0 | 1 | 5 |
| 1 | 0 | 1 | 1 | 0 | 1 | 6 |
| 1 | 1 | 0 | 1 | 0 | 1 | 7 |
| 1 | 1 | 1 | 1 | 0 | 1 | 8 |


| $\mathrm{A}_{1}$ | $\mathrm{A}_{0}$ | EN | $\overline{\text { WR }}$ | $\overline{\mathbf{R S}}$ | On Switch |
| :---: | :---: | :---: | :---: | :---: | :---: |
| X | X | X | - | 1 | Maintains previous switch condition |
| X | x | x | x | 0 | NONE <br> (latches cleared) |
| X | X | 0 | 0 | 1 | NONE |
| 0 | 0 | 1 | 0 | 1 | 1 |
| 0 | 1 | 1 | 0 | 1 | 2 |
| 1 | 0 | 1 | 0 | 1 | 3 |
| 1 | 1 | 1 | 0 | 1 | 4 |

$$
\begin{aligned}
& \text { Logic " } 1 \text { ": } \mathrm{V}_{\mathrm{AH}} \geq 2.4 \mathrm{~V} \\
& \text { Logic " } 0 \text { ": } \mathrm{V}_{\mathrm{AL}} \leq 0.8 \mathrm{~V}
\end{aligned}
$$



Figure 3: Schematic Diagrams

| Minimum Input Timing Requirements |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Measured Terminal | Min. Limits over Full Temp. Range | Units | Test Circuit |
| $t_{w w}$ | WRITE Pulse Width | $\overline{\mathrm{WR}}$ | 300 | ns | See Figure 4 |
| $t_{\text {DW }}$ | A, EN Data Valid to WRITE (Stabilization Time) | $A_{0}, A_{1},\left(A_{2}\right), E N, \bar{W}$ | 180 |  |  |
| ${ }^{\text {tw }}$ | A, EN Data Valid after WRITE (Hold Time) | $A_{0}, A_{1},\left(A_{2}\right), E N, \overline{W R}$ | 30 |  |  |
| t ${ }_{\text {RS }}$ | RESET Pulse Width (Note 6) | $\overline{\mathrm{RS}}$ | 500 |  | See Figure 5 $V_{S}=5 \mathrm{~V}$ |



Figure 4: WR Timing Waveforms


Figure 5: $\overline{\mathrm{RS}}$ Timing Waveforms

## SWITCHING INFORMATION.



Figure 6: $\mathbf{t}_{\text {transition }}$ Switching Time Test Circuit and Waveforms


## SWITCHING INFORMATION (Continued)




Device must be reset prior to applying $\overline{\mathrm{WA}}$ pulse.


0185-16

Figure 9: Write ton Switching Time Test Circuit and Waveforms

## SWITCHING INFORMATION (Continued)



Figure 10: Reset toff Switching Time Test Circuit and Waveforms



0185-20
$\Delta V_{O}$ is the measured voltage error due to charge injection. The error voltage in Coulombs is $Q=C_{L} \times \Delta V_{O}$.

Figure 11: Charge Injection Test Circuit and Waveforms

## SWITCHING INFORMATION (Continued)



Figure 12: RDS(ON) vs Analog Signal Voltage vs Supply Voltage


Figure 13: Typical $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ Variation with Temperature

## HI-1818A/1828A

## Low Resistance Single 8/Differential 4 Channel CMOS Analog Multiplexers

## Features

- Signal Range $\pm 15 \mathrm{~V}$
- "ON" Resistance (Typ.) .......................................... $250 \Omega$
- Input Leakage (Max). .50nA
- Access Time (Typ.) ........................................................ 350 ns
- Power Consumption (Typ.)...................................5mW
- DTL/TTL Compatible Address
- $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Operation


## Description

The HI-1818A/1828A are monolithic high performance CMOS analog multiplexers offering built-in channel selection decoding plus an inhibit (enable) input for disabling all channels. Dielectric Isolation (DI) processing is used for enhanced reliability and performance (see Application Note 521). Substrate leakage and parasitic capacitance are much lower, resulting in extremely low static errors and high throughput rates. Low output leakage (typically 0.1 nA ) and low channel ON resistance ( $250 \Omega$ ) assure optimum performance in low level or current mode applications.

## Applications

- Data Acquisition Systems
- Precision Instrumentation
- Demultiplexing
- Selector Switch

The $\mathrm{HI}-1818 \mathrm{~A}$ is a single-ended 8 channel multiplexer, while the HI -1828A is a differential 4 channel version. Either device is ideally suited for medical instrumentation, telemetry systems, and microprocessor based data acquisition systems.

The $\mathrm{HI}-1818 \mathrm{~A} / 1828 \mathrm{~A}$ is offered in a 16 pin Ceramic or Plastic DIP and a 20 pin Plastic Leaded Chip Carrier (PLCC). For MIL-STD-883 compliant parts, request the $\mathrm{HI}-1818 \mathrm{~A} / 883$; $\mathrm{HI}-1828 \mathrm{~A} / 883$ data sheet.

## Pinouts hl-1818A CERAMIC/PLASTIC DIP

TOP VIEW


HI-1818A PLASTIC LEADED CHIP CARRIER TOP VIEW


HI-1828A CERAMIC/PLASTIC DIP TOP VIEW


HI-1828A PLASTIC LEADED CHIP CARRIER TOP VIEW


[^52]
## Functional Diagrams

TRUTH TABLES


HI-1818A

| ADDRESS |  |  |  | "ON" |
| :---: | :---: | :---: | :---: | :---: |
| A $_{\mathbf{2}}$ | A $_{\mathbf{1}}$ | A $_{\mathbf{0}}$ | EN | CHANNEL |
| L | L | L | L | 1 |
| L | L | $H$ | L | 2 |
| L | $H$ | L | L | 3 |
| L | $H$ | $H$ | L | 4 |
| $H$ | L | L | L | 5 |
| $H$ | L | $H$ | L | 6 |
| $H$ | $H$ | L | L | 7 |
| $H$ | $H$ | $H$ | L | 8 |
| X | X | X | $H$ | NONE |

HI-1828A


HI-1828A

| ADDRESS |  |  | "ON" |
| :---: | :---: | :---: | :---: |
| A $_{1}$ | A $_{\mathbf{0}}$ | EN | CHANNELS |
| L | L | L | 1 and 5 |
| L | $H$ | L | 2 and 6 |
| $H$ | L | L | 3 and 7 |
| $H$ | $H$ | L | 4 and 8 |
| X | $X$ | $H$ | NONE |

## Die Characteristics

| Transistor Count.................................................... 210 |  |  |
| :---: | :---: | :---: |
| Die Dimensions'..................................67.7 x 103.5 mils |  |  |
| Substrate Potential*. |  |  |
| Process: |  | MO |
| Thermal Constants ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) | $\theta_{\mathrm{j}} \mathrm{a}$ | $\theta_{\mathrm{jc}}$ |
| Ceramic DIP | 111 | 41 |
| Plastic DIP | 81 | 33 |

*The substrate appears resistive to the $-V_{\text {SUPPLY }}$ terminal, therefore it may be left floating (Insulating Die Mount) or it may be mounted on a conductor at $-V_{\text {SUPPLY }}$ potential.
Absolute Maximum Ratings (Note 1)

Voltage Between Supply Pins ..................................40.0V
Logic Supply Voltage ...............................................30.0V
Analog Input Voltage:

Storage Temperature Range . $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Digital Input Voltage..................-VSUPPLY to $+V_{\text {SUPPLY }}$ Operating Temperature Ranges:

HI-1818A/1828A-2, -8 $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
HI-1818A/1828A-5 $0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$
$\qquad$
Junction Temperature (Max)...................................1750 C

Electrical Specifications Unless Otherwise Specified: Supplies $=+15 \mathrm{~V},-15 \mathrm{~V},+5 \mathrm{~V}$; $\mathrm{V}_{\mathrm{AL}}=0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=4.0 \mathrm{~V}$

| PARAMETER | TEMP | $\begin{gathered} \text { HI-1818A/1828A } \\ -2,-8 \end{gathered}$ |  |  | $\begin{gathered} \mathrm{HI}-1818 \mathrm{~A} / 1828 \mathrm{~A} \\ -5 \end{gathered}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ANALOG CHANNEL CHARACTERISTICS |  |  |  |  |  |  |  |  |
| *VIN, Analog Signal Range <br> *RON, ON Resistance (Note 2) <br> *IS(OFF), Input Leakage Current <br> ${ }^{*} \mathrm{I}(\mathrm{ON})$, On Channel Leakage Current (HI-1818A) <br> (HI-1828A) <br> $I^{\prime}(O F F)$ Output Leakage Current $\begin{aligned} & \text { (HI-1818A) } \\ & (H-1828 A) \end{aligned}$ | $\begin{gathered} \text { Full } \\ +25^{\circ} \mathrm{C} \\ \text { Full } \\ \text { Full } \\ \text { Full } \\ \text { Full } \\ \text { Full } \\ \text { Full } \end{gathered}$ | -15 | 250 | $\begin{gathered} +15 \\ 400 \\ 500 \\ 50 \\ \\ 250 \\ 125 \\ \\ 250 \\ 125 \end{gathered}$ | -15 | 250 | $\begin{gathered} +15 \\ 400 \\ 500 \\ 50 \\ 250 \\ 125 \\ \\ 250 \\ 125 \end{gathered}$ | V <br> $\Omega$ <br> $\Omega$ <br> nA <br> nA <br> nA <br> nA <br> nA |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{AL}}$, Input Low Threshold <br> $\mathrm{V}_{\text {AH }}$, Input High Threshold (Note 3) <br> $I_{A}$, Input Leakage Current | Full <br> Full <br> Full | 4.0 |  | $0.4$ <br> 1 | 4.0 |  | $\begin{aligned} & 0.4 \\ & 1 \end{aligned}$ | $\begin{gathered} V \\ \mathrm{~V} \\ \mu \mathrm{~A} \end{gathered}$ |
| SWITCHING CHARACTERISTICS |  |  |  |  |  |  |  |  |
| TS, Access Time (Note 4) <br> Break-Before-Make Delay <br> Settling Time (0.1\%) (0.025\%) <br> $\mathrm{C}_{\mathrm{IN}}$, Channel Input Capacitance COUT, Channel Output Capacitance <br> (HI-1818A) <br> (HI-1828A) <br> CDS(OFF), Drain-To-Source <br> Capacitance <br> $C_{D}$, Digital Input Capacitance ${ }^{\text {t ON }}$ (EN), Enable Delay (ON) <br> toff(EN), Enable Delay (OFF) | $\begin{aligned} & +25^{\circ} \mathrm{C} \\ & \text { Full } \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & \text { Full } \\ & +25^{\circ} \mathrm{C} \\ & \text { Full } \end{aligned}$ |  | 350 25 1.08 2.8 4 20 10 0.6 5 300 300 | $\begin{gathered} 500 \\ 1000 \end{gathered}$ <br> 500 <br> 1000 <br> 500 <br> 1000 |  | $\begin{gathered} 350 \\ \\ 100 \\ 1.08 \\ 2.8 \\ 4 \\ 20 \\ 10 \\ \\ 0.6 \\ 5 \\ 300 \\ \\ 300 \end{gathered}$ | 1000 <br> 1000 <br> 1000 | ns ns ns $\mu \mathrm{S}$ $\mu \mathrm{s}$ pF pF pF pF pF ns ns ns ns |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |  |
| $\mathrm{P}_{\mathrm{D}}$, Power Dissipation <br> *\|+, Current <br> *I-, Current <br> *IL, Current | Full <br> Full <br> Full <br> Full |  |  | 27.5 0.5 1 1 |  |  | 27.5 0.5 1 1 | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |

${ }^{*} 100 \%$ Tested for Dash 8. Leakage currents not tested at $-55^{\circ} \mathrm{C}$.
NOTES: 1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. V OUT $= \pm 10 \mathrm{~V}$, IOUT $=-1 \mathrm{~mA}$.
3. To drive from DTL/TTL circuits, $1 \mathrm{k} \Omega$ pull-up resistors to +5.0 V supply are recommended.
4. Time measured to $90 \%$ of final output level; $\mathrm{V}_{\mathrm{OUT}}=-5.0 \mathrm{~V}$ to +5.0 V , Digital Inputs $=0 \mathrm{~V}$ to +4.0 V .

## Performance Characteristics

ON RESISTANCE vs. ANALOG SIGNAL LEVEL



ON CHANNEL CURRENT vs. VOLTAGE



## Switching Waveforms

ENABLE DRIVE


ENABLE DELAY (tON(EN), TOFF(EN))

*Similar Connection For HI-1828A

BREAK-BEFORE-MAKE DELAY (tOPEN)

BREAK-BEFORE-MAKE DELAY (topen)

*Similar Connection For HI-1828A

## Ordering Information

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
| :---: | :---: | :---: |
| $\begin{aligned} & \text { HI3-1818A-5 } \\ & \text { HI1-1818A-2 } \\ & \text { HI1-1818A-5 } \\ & \text { HI1-1818A-7 } \\ & \text { HI4P1818A-5 } \end{aligned}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}+96 \mathrm{Hr} . \text { Burn-in } \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \end{gathered}$ | 16-Pin Plastic DIP 16-Pin CERDIP 16-Pin CERDIP 16-Pin CERDIP 20-Pin PLCC |
| HI1-1828A-5 <br> HI1-1828A-7 <br> HI3-1828A-5 <br> HI4P1828A-5 <br> HI1-1828A-2 | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C}+96 \mathrm{Hr} \text {. Burn-In } \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ 0^{\circ} \mathrm{C} \text { to }+75^{\circ} \mathrm{C} \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | 16-Pin CERDIP 16-Pin CERDIP 16-Pin Plastic DIP 20-Pin PLCC 16-Pin CERDIP |

HI-1818A/1828A


All N-Channel Bodies to VAll P-Channel Bodies to $\mathrm{V}+$ $A_{2}$ or $\overline{A_{2}}$ not used for HI-1828A


All N-Channel Bodies to V All P-Channel Bodies to V+ Unless Otherwise Indicated


# Single 16/Differential 8 Channel CMOS Analog Multiplexers 

## Features

- Low On Resistance (Typ.) $\qquad$ $180 \Omega$
- Wide Analog Signal Range . . . . . . . . $\pm 15 \mathrm{~V}$
- TTLCMOS Compatible . . . 2.4V (Logic "1")
- Access Time (Typ) 250ns
- 44V Maximum Power Supply
- Break-Before-Make Switching
- No Latch-up
- Replaces DG506A/DG506AA and DG507A/DG507AA


## Applications

- Data Acquisition Systems
- Precision Instrumentation
- Demultiplexing
- Selector Switch


## Description

These monolithic CMOS multiplexers each include an array of sixteen analog switches, a digital decode circuit for channel selection, a voltage reference for logic thresholds, and an ENABLE input for device selection when several multiplexers are present.
The Dielectric Isolation (DI) process used in fabrication of these devices eliminates the problem of latch-up. Also, DI offers much lower substrate leakage and parasitic capacitance than conventional junction-isolated CMOS (See Application Note 521). With the low ON resistance ( $180 \Omega$ typical), this allows low static error, fast channel switching rates, and fast settling.
The switching threshold for each digital input is established by an internal +5 V reference, providing a guaranteed minimum 2.4 V for " 1 " and maximum 0.8 V for " 0 ". This allows direct interface without pull-up resistors to signals from most logic families: CMOS, TTL, DTL and some PMOS. For protection against transient overvoltage, the digital inputs include a series. $200 \Omega$ resistor and diode clamp to each supply.

The HI-506 is a sixteen channel single-ended multiplexer, and the $\mathrm{HI}-507$ is an eight channel differential version. Each device is available in a 28 pin Ceramic or Plastic DIP, 28 pad Leadless Chip Carrier (LCC), and 28 pin Plastic Leaded Chip Carrier (PLCC) packages. If input overvoltage protection is needed, the $\mathrm{HI}-546 / 547$ multiplexers are recommended. For further information see Application Notes 520 and 521.

The $\mathrm{HI}-506 / 507$ is. offered in both commercial and military grades. For additional $\mathrm{Hi}-$ Rel screening including 160 hour burn-in specify the "-8" suffix. For MIL-STD-883 compliant parts, request the $\mathrm{HI}-506 / 883$ or $\mathrm{HI}-507 / 883$ data sheet.

## Pinouts

HI1-506 (CERAMIC DIP) HI3-506 (PLASTIC DIP)

TOP VIEW

| +VSUPPLY $\square_{1}$ | 28 | Pout |
| :---: | :---: | :---: |
| NC $\mathrm{Cl}^{2}$ | 27 | $\square$-vsupply |
| NC [ 3 | 26 | -in 8 |
| IN $16 \mathrm{Cl}^{4}$ | 25 | - in 7 |
| 1N 15 - 5 | 24 | Ping |
| iN $14 \mathrm{C}_{6}$ | 23 | マIN 5 |
| IN $13-7$ | 22 | Vin 4 |
| IN 12 O | 21 | Din 3 |
| in 11.9 | 20 | 日in2 |
| IN $10-10$ | 19 | Pin 1 |
| IN 9 - 11 | 18 | $\square \mathrm{enable}$ |
| GND -12 | 17 | Paddress ab |
| NC $\mathrm{Cl}^{13}$ | 16 | $2 \mathrm{adoress} \mathrm{a}_{1}$ |
| ADDRESS A3 14 | 15 | Paddress $A_{2}$ |

H14-506 (CERAMIC LCC) HI4P506 (PLCC) TOP VIEW


HI1-507 (CERAMIC DIP) HI3-507 (PLASTIC DIP) TOP VIEW

| +VSUPPLY 51 | 28 | gouta. |
| :---: | :---: | :---: |
| OUT в 2 | 27 | P-vsupply |
| NC $\mathrm{C}^{3}$ | 26 | DIN 8A |
| IN $88 \mathrm{Cl}_{4}$ | 25 | Din 7a |
| in 78 CH | 24 | Qin 6a |
| IN 68 $0^{5}$ | 23 | pin 5A |
| IN 58,7 | 22 | Din 4A |
| IN 48 $\mathrm{H}^{8}$ | 21 | gin 3A |
| in $38 \mathrm{O}^{\text {g }}$ | 20 | gin 2a |
| IN 28 510 | 19 | ginia |
| IN is - 11 | 18 | ]enable |
| GNO 12 | 17 | Paddress $A_{0}$ |
| NC ${ }^{13}$ | 16 | AADDRESS $A_{1}$ |
| NC ${ }^{14}$ | 15 |  |

HI4-507 (CERAMIC LCC) HI4P507 (PLCC) TOP VIEW


Functional Diagrams


HI-506


```
Absolute Maximum Ratings (Note 1)
```


$V_{S U P P L Y(+)}$ to GND
$\mathrm{V}_{\text {SUPPLY(-) }}$ to GND.
Digital Input Overvoltage

or 20 mA , whichever occurs first
Analog Signal Overvoltage (Note 7)
$+V_{S}$
$+V_{S U P P L Y}+2 V$



Peak Current, S or D
(Pulsed at 1 ms , 10\% duty cycle max): ...................... 40mA
Junction Temperature ..................................... $+175^{\circ} \mathrm{C}$
Operating Temperature Ranges:
HI-506/507-2, $-8 \ldots \ldots . . . . . . . . . . . . . . . . . . . . .5^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
H1-506/507-4 .................. $20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range . . . . . . . . . . . . . . . . . . . $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Electrical Specifications Unless Otherwise Specified:
Supplies $=+15 \mathrm{~V},-15 \mathrm{~V} ; \mathrm{V}_{\mathrm{AH}}$ (Logic Level High) $=+2.4 \mathrm{~V}$;
$\mathrm{V}_{\mathrm{AL}}$ (Logic Level Low) $=+0.8 \mathrm{~V}$. For Test Conditions, consult Performance Characteristics Section.


## TRUTH TABLES

HI-506

| $A_{3}$ | $\mathrm{A}_{2}$ | $\mathrm{A}_{1}$ | $A_{0}$ | EN | "ON" CHANNEL |
| :---: | :---: | :---: | :---: | :---: | :---: |
| X | X | X | X | L | NONE |
| L | L | L | L | H | 1 |
| L | L | L | H | H | 2 |
| L- | L | H | L | H | 3 |
| L | L | H | H | H | 4 |
| L | H | L | L | H | 5 |
| L | H | L | H | H | 6 |
| L | H | H | L | H | 7 |
| L | H | H | H | H | 8 |
| H | L | L | L | H | 9 |
| H | L | L | H | H | 10 |
| H | L | H | L | H | 11 |
| H | L | H | H | H | 12 |
| H | H | L | L | H | 13 |
| H | H | L | H | H | 14 |
| H | H | H | L | H | 15 |
| H | H | H | H | H | 16 |

HI-507

|  |  |  |  | "ON" <br> $A_{2}$ |
| :---: | :---: | :---: | :---: | :---: |
| $A_{1}$ | $A_{0}$ | EN | CHANNEL <br> PAIR |  |
| X | X | X | L | NONE |
| L | L | L | H | 1 |
| L | L | H | H | 2 |
| L | H | L | H | 3 |
| L | H | H | H | 4 |
| H | L | L | H | 5 |
| H | L | H | H | 6 |
| H | H | L | H | 7 |
| H | H | $H$ | $H$ | 8 |

${ }^{*} 100 \%$ tested for Dash 8. Leakage currents not tested at $-55^{\circ} \mathrm{C}$.

## NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. $V_{\text {OUT }}= \pm 10 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-1 \mathrm{~mA}$.
3. Ten nanoamps is the practical lower limit for high speed measurement in the production test environment.
4. Digital input leakage is primarily due to the clamp diodes (see Schematic) Typical leakage is less than 1 nA at $25^{\circ} \mathrm{C}$.

HI-506/507

## Performance Characteristics and Test Circuits

Unless Otherwise Specified; $\mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, V Supply $= \pm 15 \mathrm{~V}$, $\mathrm{VAH}=2.4 \mathrm{~V}, \mathrm{VAL}=0.8 \mathrm{~V}$.

TEST CIRCUIT
NO. 1

ON RESISTANCE
vs. ANALOG INPUT VOLTAGE, TEMPERATURE


ON RESISTANCE vs. INPUT SIGNAL LEVEL, SUPPLY VOLTAGE


NORMALIZED ON RESISTANCE vs. SUPPLY VOLTAGE


LEAKAGE CURRENT VS. TEMPERATURE



## vs. POWER SUPPLY

 VOLTAGEPOWER SUPPLY CURRENT vs. TEMPERATURE


OFF ISOLATION vs. FREQUENCY


HI-506/507


## Switching Waveforms



200 NS/DIV

## Switching Waveforms (continued)


*Similar connection for HI-507

## TEST CIRCUIT <br> NO. 9



ENABLE DELAY tON(EN),tOFF(EN)


ENABLE DELAY tON(EN),tOFF(EN)

*Similar connection for $\mathrm{HI}-507$

Schematic Diagrams


All N-Channel Bodies to $\mathrm{V}-$ All P-Channel Bodies to V+ Unless Otherwise Indicated


## Die Characteristics

| Transistor Count |  |  |
| :---: | :---: | :---: |
| Die Dimensions . . . . . . . . . . . . . . . . . . . . . . . . $129 \times 82$ |  |  |
| Substrate Potential* |  | SUP |
| Process |  | MOS |
| Thermal Constants ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) | $\theta_{\text {ja }}$ | $\theta_{\text {jc }}$ |
| Ceramic DIP | 51 | 20 |
| Ceramic LCC | 81 | 40 |

*The substrate appears resistive to the - $V_{\text {SUPPLY }}$ terminal, therefore it may be left floating (Insulating Die Mount) or it may be mounted on a conductor at $-V_{\text {SUPPLY }}$ potential.

## Ordering Information

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
| :---: | :---: | :---: |
| HI9P0506-9 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28-Pin SOIC |
| HI3-0506-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28-PIn Plastic DIP |
| HI1-0506-7 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}+96 \mathrm{Hr}$. Burn-in | 28-PIn CERDIP |
| H19P0506-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28-PIn SOIC |
| HI4P0506-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28-Pin PLCC |
| HI1-0506-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28-Pin CERDIP |
| HI1-0506-4 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28-Pin CERDIP |
| HI1-0506-2 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28-Pin CERDIP |
| HI1-0507-4 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28-Pin CERDIP |
| H14P0507-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28-Pin PLCC |
| HI9P0507-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28-Pin SOIC |
| HI1-0507-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28-Pin CERDIP |
| H13-0507-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28-Pin Plastic DIP |
| HI1-0507-7 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}+96 \mathrm{Hr}$. Burn-In | 28-Pin CERDIP |
| H19P0507-9 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28-Pin SOIC |
| HI1-0507-2 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28-Pin CERDIP |

# 운 HARRIS HI-506A/507A 

## Single 16/Differential 8 Channel CMOS Analog Multiplexers with Active Overvoltage Protection



- Standby Power (Typical) .7.5mW


## Applications

- Data Acquisition
- Industrial Controls
- Telemetry


## Description

The HI-506A and HI-507A are analog multiplexers with Active Overvoltage Protection: Analog input levels may greatly exceed either power supply without damaging the device or disturbing the signal path of other channels. Active protection circuitry assures that signal fidelity is maintained even under fault conditions that would destroy other multiplexers. Analog inputs can withstand constant 70 volt peak-to-peak levels and typically survive static discharges beyond 4,000 volts. Digital inputs will also sustain continuous faults up to 4 volts greater than either supply. In addition, signal sources are protected from short circuiting should multiplexer supply loss occur; each input presents $1 \mathrm{k} \Omega$ of resistance under this condition. These features make the $\mathrm{HI}-506 \mathrm{~A}$ and $\mathrm{HI}-507 \mathrm{~A}$ ideal for use in systems where the analog inputs originate from external equipment or separately powered circuitry. Both devices are fabricated with 44 volt dielectrically isolated CMOS technology. The HI-506A is a 16 channel device and the $\mathrm{HI}-507 \mathrm{~A}$ is an 8 channel differential version. If input overvoltage protection is not needed, the $\mathrm{HI}-506$ and HI-507 multiplexers are recommended. For further information see Application Notes 520 and 521.
Each device is available in a 28 pin Plastic or Ceramic DIP and a 28 pad Ceramic LCC package.
The HI-506A/507A are offered in both commercial and military grades. Additional Hi-Rel screening including 160 hour burn-in is specified by the "-8" suffix. For MIL-STD-883 compliant parts, request the HI-546/883 or HI-547/883 data sheets.

## Pinouts

## HI1-506A (CERAMIC DIP)

 HI3-506A (PLASTIC DIP) TOP VIEW| +VSUPPLY 51 | 28 | out |
| :---: | :---: | :---: |
| NC ${ }^{2}$ | 27 | -VSUPPLY |
| NC $0^{3}$ | 26 | In 8 |
| IN $16-4$ | 25 | IN 7 |
| 1515-5 | 24 | Ping |
| 1514-6 | 23 | IN5 |
| $1{ }_{13} 17$ | 22 | 隹4 |
| IN12 ${ }^{8}$ | 21 | ¢in 3 |
| \%1199 | 20 | Øin 2 |
| in 10 | 19 | PiN1 |
| \%9 ${ }^{11}$ | 18 | penable |
| cno - 12 | 17 | Paddess $\mathrm{A}_{0}$ |
| VfeF ${ }^{13}$ | 16 | addies $A_{1}$ |
| adoress ${ }_{3}{ }^{\text {a }} 14$ | 15 | adoress ${ }_{2}$ |

HI4-506A (CERAMIC LCC) TOP VIEW


HI1-507A (CERAMIC DIP)
HI3-507A (PLASTIC DIP) TOP VIEW

| +VSUPPLY $\square^{1}$ |  | out A |
| :---: | :---: | :---: |
| оит в ${ }^{\text {a }}$ | 27 | -vsupply |
| NC $\mathrm{C}_{3}$ | 25 | In 8A |
| in $88 \mathrm{C}_{4}$ | 25 | Pin 7a |
| iN78 $\mathrm{TB}^{5}$ | 24 | Pin 6A |
| 1N68 $\mathrm{C}_{6}$ | 23 | Pin 5A |
| in 58 Cl | 22 | Pin 4A |
| 1N 48-8 | 21 | $\square$ In 3A |
| 1N 38 C | 20 | Pin 2A |
| IN 28 - ${ }^{10}$ | 19 | ]in ia |
| IN 18 -11 | 18 | enable |
| GND 12 | 17 | a adoress at |
| $V_{\text {bef }} \mathrm{C}^{13}$ | . 16 | atodress $a_{1}$ |
| NC 14 | 15 | adoress $A_{2}$ |

H14-507A (CERAMIC LCC) TOP VIEW


Functional Diagrams


```
Absolute Maximum Ratings (Note 1)
```

$V_{S U P P L Y(+)}$ to $V_{\text {SUPPLY( }}$ ) ................................... . 44V
$V_{\text {SUPPLY }}(+)$ to GND22 V

Digital Input Overvoltage

$$
\begin{aligned}
& +V_{E N},+V_{A} \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots+V_{\text {SUPPLY }}+4 V \\
& -V_{E N},-V_{A} \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots V_{S U P P L Y} 4 V \ldots
\end{aligned}
$$ or 20 mA , whichever occurs first

Analog Signal Overvoltage



Continuous Current, S or D
20mA
Peak Current, S or D
(Pulsed at $1 \mathrm{~ms}, 10 \%$ duty cycle max): . . . . . . . . . . . . . . . . . . 40 4 mA
Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $+175^{\circ} \mathrm{C}$
Operating Temperature Ranges:
HI-506A/507A-2, -8
HI-506A/507A-4 . . $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
HI-506A/507A-4 $\qquad$ $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
HI-506A/507A-5 $\qquad$ $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$
Storage Temperature Range $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Electrical Specifications Unless Otherwise Specified:
Supplies $=+15 \mathrm{~V},-15 \mathrm{~V} ; \mathrm{V}_{\text {REF }}$ pin $=$ Open; $\mathrm{V}_{\text {AH }}($ Logic Level High $)=+4.0 \mathrm{~V}$;
$\mathrm{V}_{\mathrm{AL}}$ (Logic Level Low) $=+0.8 \mathrm{~V}$. For Test Conditions, consult Performance Characteristics Section.


## TRUTH TABLES

HI-506A

| $A_{3}$ | $A_{2}$ | $A_{1}$ | $A_{0}$ | EN | CHANNEL |
| :---: | :---: | :---: | :---: | :---: | :---: |
| X | X | X | X | L | NONE |
| L | L | L | L | H | 1 |
| L | L | L | H | H | 2 |
| L | L | H | L | H | 3 |
| L | L | H | H | H | 4 |
| L | H | L | L | H | 5 |
| L | H | L | H | H | 6 |
| L | H | H | L | H | 7 |
| L | H | H | H | H | 8 |
| H | L | L | L | H | 9 |
| H | L | L | H | H | 10 |
| H | L | H | L | H | 11 |
| H | L | H | H | H | 12 |
| H | H | L | L | H | 13 |
| H | H | L | H | H | 14 |
| H | H | H | L | H | 15 |
| H | H | H | H | H | 16 |

HI-507A

|  |  |  |  | "ON" <br> CHANNEL |
| :---: | :---: | :---: | :---: | :---: |
| $A_{2}$ | $A_{1}$ | $A_{0}$ | EN | PAIR <br> X |
| X | X | L | NONE |  |
| L | L | L | H | 1 |
| L | L | H | H | 2 |
| L | H | L | H | 3 |
| L | H | H | H | 4 |
| H | L | L | H | 5 |
| H | L | H | H | 6 |
| H | H | L | H | 7 |
| H | H | H | H | 8 |

${ }^{*} 100 \%$ tested for Dash 8 . Leakage currents not tested at $-55^{\circ} \mathrm{C}$.

## NOTES:

[^53]\pm33\textrm{V}\mathrm{ .
5. Digital input leakage is primarily due to the clamp
Digita input leakage is primarily due to the clamp
liodes (see Schematic). Typical leakage is less

```
}
6. \(V_{F N}=0.8 \mathrm{~V}, \mathrm{R}_{\mathrm{I}}=1 \mathrm{~K}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}\),
\(V_{S}=7 V_{\text {RMS }} t=100 \mathrm{kHz}\)
7. \(\mathrm{V}_{\mathrm{EN},}, \mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}\) or 4.0 V .
resistors to +5.0 V supply are recommended.
9. \(V_{\text {REF }}=+10 \mathrm{~V}\).

\section*{Performance Characteristics and Test Circuits}

Unless Otherwise Specified: \(\mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C}\), VSupply \(= \pm 15 \mathrm{~V}\), \(\mathrm{VAH}_{\mathrm{AH}}=+4 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=0.8 \mathrm{~V}\) And \(\mathrm{V}_{\text {Ref }}=\) Open.

TEST \(\quad \mathrm{R}_{\mathrm{ON}}=\frac{\mathrm{V}_{2}}{100 \mathrm{AA}}\)
CIRCUIT
NO. 1
ON RESISTANCE vs.
INPUT SIGNAL LEVEL, SUPPLY VOLTAGE


NORMALIZED ON RESISTANCE vs. SUPPLY VOLTAGE



TEST CIRCUIT NO. 2*


TEST CIRCUIT NO. 3*


TEST


HI-506A/507A
Performance Characteristics and Test Circuits (continued)


\section*{Switching Waveforms (continued)}


\section*{Schematic Diagrams (continued)}


Die Characteristics
\begin{tabular}{|c|c|c|}
\hline \multicolumn{3}{|l|}{Transistor Count} \\
\hline \multicolumn{3}{|l|}{Die Dimensions . . . . . . . . . . . . . . . . . . . . . . . \(159 \times 84\)} \\
\hline Substrate Potential* & & UP \\
\hline Process & & MOS \\
\hline Thermal Constants ( \({ }^{\circ} \mathrm{C} / \mathrm{W}\) ) & \(\theta_{\text {ja }}\) & \(\theta_{\text {jc }}\) \\
\hline Ceramic DIP & 50 & 18 \\
\hline Ceramic LCC & 81 & 40 \\
\hline
\end{tabular}
*The substrate appears resistive to the -VSUPPLY terminal, therefore it may be left floating (Insulating Die Mount) or it may be mounted on a conductor at - \(\mathrm{V}_{\text {SUPPLY }}\) potential.

\section*{Single 8/Differential 4 Channel CMOS Analog Multiplexers}

\section*{Features}
- Low On Resistance (Typ) \(180 \Omega\)
- Wide Analog Signal Range \(\pm 15 \mathrm{~V}\)
- TTL/CMOS Compatible \(\qquad\) 2.4 V (Logic "1")
- Fast Access ......................... 250ns
- Fast Settling (0.01\%) .............. 600ns
- 44V Maximum Power Supply
- Break-Before-Make Switching
- No Latch-Up
- Replaces DG508A/DG508AA and DG509A/DG509AA

\section*{Applications}
- Data Acquisition Systems
- Precision Instrumentation
- Demultiplexing
- Selector Switch

\section*{Description}

These monolithic CMOS multiplexers each include an array of eight analog switches, a digital decode circuit for channel selection, a voltage reference for logic thresholds, and an ENABLE input for device selection when several multiplexers are present.
The Dielectric Isolation (DI) process used in fabrication of these devices eliminates the problem of latch-up. Also, DI offers much lower substrate leakage and parasitic capacitance than conventional junction-isolated CMOS (see Application Note 521). Combined with the low ON resistance ( \(180 \Omega\) typical), these benefits allow low static error, fast channel switching rates, and fast settling.
Switches are guaranteed to break-before-make, so that two channels are never shorted together.
The switching threshold for each digital input is established by an internal +5 V reference, providing a guaranteed minimum 2.4 V for " 1 " and maximum 0.8 V for " 0 ". This allows direct interface without pull-up resistors to signals from most logic families: CMOS, TTL, DTL and some PMOS. For protection against transient overvoltage, the digital inputs include a series \(200 \Omega\) resistor and a diode clamp to each supply.

The \(\mathrm{HI}-508\) is an eight channel single-ended multiplexer, and the \(\mathrm{HI}-509\) is a four channel differential version. Each device is available in a 16 pin Plastic or Ceramic DIP, a 20 pin Plastic Leaded Chip Carrier (PLCC) or 20 pad Ceramic Leadless Chip Carrier (LCC). If input overvoltage protection is needed, the HI-548/549 multiplexers are recommended.
The HI-508/509 is offered in both commercial and military grades, suitable for spacecraft/military applications. For additional Hi-Rel screening including 160 hour burn-in, specify the "-8" suffix. For further information see Application Notes 520 and 521. For MIL-STD-883 compliant parts, request the HI-508/883 or HI-509/883 data sheets.

\section*{Pinouts}
HI1-508 (CERAMIC DIP)
HI3-508 (PLASTIC DIP)
TOP VIEW
\begin{tabular}{|c|c|c|}
\hline \(\mathrm{A}_{0} \mathrm{C}_{1}\) & 16 & \(\mathrm{A}_{1}\) \\
\hline enable \({ }^{2}\) & 15 & \(\mathrm{A}_{2}\) \\
\hline -VSUPPLY \(\mathrm{Cl}_{3}\) & 14 & \(\square \mathrm{GND}\) \\
\hline IN \(1 \square^{4}\) & 13 & \(\square+V_{\text {SUPPL }}\) \\
\hline IN \(2 \square_{5}\) & 12 & Q IN 5 \\
\hline IN \(3 \mathrm{C}^{6}\) & 11 & QIN6 \\
\hline IN 4.7 & 10 & PIN 7 \\
\hline OUT 8 & 9 & 习IN8 \\
\hline
\end{tabular}

HI4-508 (CERAMIC LCC) HI4P508 (PLCC) TOP VIEW


HI1-509 (CERAMIC DIP) HI3-509 (PLASTIC DIP) TOP VIEW
\begin{tabular}{|c|c|c|}
\hline \(\mathrm{A}_{0}-1\) & 6 & \(\mathrm{A}_{1}\) \\
\hline enable \({ }^{2}\) & & Pand \\
\hline -VSUPPLY \({ }^{3}\) & 14 & \(\mathrm{P}^{+v_{\text {SUPPL }}}\) \\
\hline IN 1A-4 & 13 & IN 18 \\
\hline IN 2A-5 & 12 & -128 \\
\hline IN 3A \({ }^{-6}\) & & PIN 38 \\
\hline IN 4AC 7 & 10 & ロin 4b \\
\hline OUTAC 8 & & Роит в \\
\hline
\end{tabular}

HI4-509 (CERAMIC LCC) HI4P509 (PLCC) TOP VIEW


Functional Diagrams

\begin{tabular}{|c|c|}
\hline Absolute Maximum Ratings (Note 1) & \\
\hline  & Continuous Current, S or D: . . . . . . . . . . . . . . . . . . . . . . . . 20mA \\
\hline \(V_{\text {SUPPLY }}(+)\) to GND ...................................... \(22 . .2\). & Peak Current, S or D \\
\hline \(V_{\text {SUPPLY }}(-)\) to GND .................................... 25 V & (Pulsed at \(1 \mathrm{~ms}, 10 \%\) duty cycle max): .................. 40mA \\
\hline Digital Input Overvoltage & Junction Temperature ............................... \(+1750^{\circ} \mathrm{C}\) \\
\hline \(+\mathrm{V}_{\text {EN }},+\mathrm{V}_{\text {A }} \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots+\mathrm{V}_{\text {SUPPLY }}+4 \mathrm{~F}\) & Operating Temperature Ranges: \\
\hline  & HI-508/509-2, \(-8 \ldots \ldots \ldots \ldots . . . . . . . . . .-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) \\
\hline or 20 mA , whichever occurs first & HI-508/509-4 ............................ \(-25^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) \\
\hline Analog Signal Overvoltage (Note 7) & HI-508/509-5 ............................. \(0^{\circ} \mathrm{C}\) to \(+750^{\circ} \mathrm{C}\) \\
\hline  & Storage Temperature Range \(\ldots \ldots \ldots \ldots \ldots \ldots . .{ }^{-650}{ }^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\) \\
\hline  & \\
\hline
\end{tabular}

Electrical Specifications Unless Otherwise Specified:
Supplies \(=+15 \mathrm{~V},-15 \mathrm{~V}\); \(\mathrm{V}_{\text {AH }}\) (Logic-Level High) \(=+2.4 \mathrm{~V}\);
\(\mathrm{V}_{\mathrm{AL}}\) (Logic Level Low) \(=+0.8 \mathrm{~V}\). For Test Conditions, consult Performance Characteristics Section.



HI-509
\begin{tabular}{|c|c|c|c|}
\hline\(A_{1}\) & \(A_{0}\) & EN & \begin{tabular}{c} 
"ON" \\
CHANNEL \\
PAIR
\end{tabular} \\
\hline X & X & L & NONE \\
L & L & H & 1 \\
L & H & H & 2 \\
\(H\) & L & \(H\) & 3 \\
\(H\) & \(H\) & \(H\) & 4 \\
\hline
\end{tabular}

\section*{\({ }^{*} 100 \%\) tested for Dash 8. Leakage currents not tested at \(-55^{\circ} \mathrm{C}\).}

\section*{NOTES:}
1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. \(\mathrm{V}_{\mathrm{OUT}}= \pm 10 \mathrm{~V}, \mathrm{I}_{\mathrm{OUT}}=-1 \mathrm{~mA}\).
3. Ten nanoamps is the practical lower limit for high speed measurement in the production test environment.
4. Digital input leakage is primarily due to the clamp diodes (see Schematic). Typical leakage is less than 1 nA at \(25^{\circ} \mathrm{C}\).
5. \(V_{E N}=0.8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{~K}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{V}_{\mathrm{S}}=7 \mathrm{~V}_{\mathrm{RMS}}, \mathrm{f}=100 \mathrm{kHz}\). Worst case isolation occurs on channel 4 due to proximity of the output pins.
6. \(\mathrm{V}_{\mathrm{EN}}, \mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}\) or 2.4 V .
7. Signal voltage at any analog input or output (S or D) will be clamped to the supply rail by internal diodes. Limit the resulting current as shown under absolute maximum ratings. If an overvoltage condition is anticipated (analog input exceeds either power supply voltage), the Harris HI-548/549 multiplexers are recommended.

HI-508/509

\section*{Performance Characteristics and Test Circuits}

Unless Otherwise Specified; \(\mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C}\), V Supply \(= \pm 15 \mathrm{~V}\), \(\mathrm{VAH}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=0.8 \mathrm{~V}\).

TEST CIRCUIT
NO. 1

ON RESISTANCE
vs. ANALOG INPUT VOLTAGE, TEMPERATURE


ON RESISTANCE vs. INPUT SIGNAL LEVEL, SUPPLY VOLTAGE


NORMALIZED ON RESISTANCE vs. SUPPLY VOLTAGE



TEST CIRCUIT
NO. \(3^{*}\)

"Two measurements per channel: 10 (Two measurements per device for ID(OFF): \(+10 \mathrm{~V} /-10 \mathrm{~V}\) and \(-10 \mathrm{~V} /+10 \mathrm{~V}\).)


HI-508/509


Switching Wav


ACCESS TIME
vs. LOGIC LEVEL (HIGH)
TEST CIRCUIT NO. 7


ACCESS TIME vs. LOGIC LEVEL (HIGH)


\section*{Switching Waveforms (continued)}

\section*{TEST \\ CIRCUIT \\ NO. 8}


\section*{Schematic Diagrams}


Delete \(A_{2}\) or \(\bar{A}_{2}\) Input for HI-509

ADDRESS INPUT BUFFER LEVER SHIFTER


All N-Channel Bodies to VAll P-Channel Bodies to V+ Unless Otherwise Indicated

Schematic Diagrams (continued)

TTL REFERENCE CIRCUIT


MULTIPLEX SWITCH


Applications
32 CHANNEL BUFFERED MULTIPLEXER
*HI-508
CHANNEL


\section*{Applications (continued)}

\section*{ONE OF 8 DECODER}


ACTIVE HIGH


\section*{Die Characteristics}
\begin{tabular}{|c|c|c|}
\hline \multicolumn{3}{|l|}{Transistor Count ..................................... 243} \\
\hline \multicolumn{3}{|l|}{Die Dimensions . . . . . . . . . . . . . . . . . . . . . . \(81.9 \times 90.2\) m} \\
\hline Substrate Potential* & & SUP \\
\hline Process & & MOS \\
\hline Thermal Constants ( \({ }^{\circ} \mathrm{C} / \mathrm{W}\) ) & \(\theta_{\mathrm{ja}}\) & \(\theta_{\text {jc }}\) \\
\hline Ceramic DIP & 110 & 41 \\
\hline Plastic DIP & 80 & 31 \\
\hline Ceramic LCC & 82 & 24 \\
\hline
\end{tabular}
*The substrate appears resistive to the -V SUPPLY terminal, therefore it may be left floating (Insulating Die Mount) or it may be mounted on a conductor at \(-V_{\text {SUPPLY }}\) potential.

\section*{Ordering Information}
\begin{tabular}{|c|c|c|}
\hline PART NUMBER & TEMPERATURE RANGE & PACKAGE \\
\hline HI1-0508-5 & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) & 16-Pin CERDIP \\
\hline H13-0508-5 & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) & 16-Pin Plastic DIP \\
\hline HI1-0508-4 & \(-25^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) & 16-Pin CERDIP \\
\hline HI1-0508-2 & \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) & 16-Pin CERDIP \\
\hline H14P0508-5 & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) & 20-Pin PLCC \\
\hline HI1-0508-7 & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}+96 \mathrm{Hr}\). Burn-In & 16-Pin CERDIP \\
\hline H19P0508-9 & \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) & 16-Pin SOIC \\
\hline H19P0508-5 & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) & 16-Pin SOIC \\
\hline H11-0509-4 & \(-25^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) & 16-Pin CERDIP \\
\hline HI1-0509-5 & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) & 16-Pin CERDIP \\
\hline HI3-0509-5 & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) & 16-Pin Plastic DIP \\
\hline H14P0509-5 & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) & 20-Pin PLCC \\
\hline HI1-0509-2 & \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) & 16-Pin CERDIP \\
\hline HI1-0509-7 & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}+96 \mathrm{Hr}\). Burn-In & 16-Pin CERDIP \\
\hline
\end{tabular}

HI-508A/509A

\section*{Single 8/Differential 4 Channel CMOS Analog Multiplexers with Active Overvoltage Protection}

\section*{Features}
- Analog Overvoltage Protection . . . 70V \(\mathbf{V p}_{\text {p }}\)
- No Channel Interaction During Overvoltage
- ESD Resistant \(\qquad\)
- 44V Maximum Power Supply
- Fail Safe with Power Loss (No Latch-Up)
- Break-Before-Make Switching
- Analog Signal Range \(\qquad\) . \(\pm 15 \mathrm{~V}\)
- Access Time (Typical)
.. \(\qquad\) 500ns
- Standby Power (Typical) \(\qquad\) 7.5mW

\section*{Applications}
- Data Acquisition
- Industrial Controls
- Telemetry

\section*{Description}

The \(\mathrm{HI}-508 \mathrm{~A}\) and \(\mathrm{HI}-509 \mathrm{~A}\) are analog multiplexers with Active Overvoltage Protection. Analog input levels may greatly exceed either power supply without damaging the device or disturbing the signal path of other channels. Active protection circuitry assures that signal fidelity is maintained even under fault conditions that would destroy other multiplexers. Analog inputs can withstand constant 70 volt peak-to-peak levels and typically survive static discharges beyond 4,000 volts. Digital inputs will also sustain continuous faults up to 4 volts greater than either supply. In addition, signal sources are protected from short circuiting should multiplexer supply loss occur; each input presents \(1 \mathrm{k} \Omega\) of resistance under this condition. These features make the \(\mathrm{HI}-508 \mathrm{~A}\) and \(\mathrm{HI}-509 \mathrm{~A}\) ideal for use in systems where the analog inputs originate from external equipment or separately powered circuitry. Both devices are fabricated with 44 volt dielectrically isolated CMOS technology. The HI-508A is an 8 channel device and the \(\mathrm{HI}-509\) is a 4 channel differential version. If input overvoltage protection is not needed, the HI-508 and HI-509 multiplexers are recommended. For further information see Application Notes 520 and 521.
Each device is available in a 16 pin Plastic or Ceramic DIP and a 20 pad Ceramic LCC package.

The \(\mathrm{HI}-508 \mathrm{~A} / 509 \mathrm{~A}\) are offered in both commercial and military grades. Additional \(\mathrm{Hi}-\) Rel screening including 160 hour burn-in is specified by the " -8 " suffix. For MIL-STD883 compliant parts, request the \(\mathrm{HI}-548 / 883\) or \(\mathrm{HI}-549 / 883\) data sheets.

\section*{Pinouts}

HI1-508A (CERAMIC DIP)
HI3-508A (PLASTIC DIP) TOP VIEW
\begin{tabular}{|c|c|c|}
\hline \(A_{0}-1\) & 16 & \(A_{1}\) \\
\hline enable \({ }^{2}\) & 15 & \(\square A_{2}\) \\
\hline -VSUPPLY \({ }^{3}\) & 14 & \(\square \mathrm{GND}\) \\
\hline IN \(1 \square^{4}\) & 13 & Q \(\mathrm{v}_{\text {Supply }}\) \\
\hline 1N2 5 & 12 & コIN 5 \\
\hline IN3 6 & 11 & 日IN 6 \\
\hline IN4 7 & 10 & בin 7 \\
\hline OUT 8 & & -IN 8 \\
\hline
\end{tabular}

HI4-508A (CERAMIC LCC) TOP VIEW


HI1-509A (CERAMIC DIP) HI3-509A (PLASTIC DIP) TOP VIEW


HI4-509A (CERAMIC LCC) TOP VIEW


Functional Diagrams

Absolute Maximum Ratings (Note 1)
\(\mathrm{V}_{\text {SUPPLY( }+ \text { ) }}\) to \(\mathrm{V}_{\text {SUPPLY( }-)}\)................................... 44 V
\(V_{\text {SUPPLY }}(+)\) to GND......................................... 22 V
VSUPPLY(-) to GND .......................................... 25 V
Digital Input Overvoltage
\(+V_{E N}+V_{A} \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots+V_{S U P P L Y}+4 V\)
\(-V_{E N},-V_{A} \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots V_{\text {SUPPLY }}-4 V\)
or 20 mA , whichever occurs first
Analog Signal Overvoltage (Note 7)
\(\qquad\)


Continuous Current, S or D: .................................. 20mA
Peak Current, S or D
(Pulsed at 1 ms , \(10 \%\) duty cycle max): . .................... 40mA
Junction Temperature \(\ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots+175^{\circ} \mathrm{C}\)
Operating Temperature Ranges:
HI-508A/509A-2, \(-8 \ldots \ldots . . . . . . . . . . . . . . . . . .5^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\)
HI-508A/509A-4 .............................. \(-25^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\)
HI-508A/509A-5 ................................ \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\)
Storage Temperature Range \(\ldots \ldots \ldots \ldots \ldots \ldots . .-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\)

Electrical Specifications Unless Otherwise Specified:
Supplies \(=+15 \mathrm{~V},-15 \mathrm{~V}\); \(\mathrm{V}_{\mathrm{AH}}(\) Logic Level High \()=+4.0 \mathrm{~V}\);
\(\mathrm{V}_{\mathrm{AL}}\) (Logic Level Low) \(=+\mathbf{0 . 8 V}\). For Test Conditions, consult Performance Characteristics Section.


HI-508A/509A


\section*{Performance Characteristics and Test Circuits (continued)}


TEST CIRCUIT
NO. 6

ON CHANNEL CURRENT vs. VOLTAGE


SUPPLY CURRENT vs. TOGGLE FREQUENCY


ACCESS TIME VS. LOGIC LEVEL (HIGH)


TEST CIRCUIT ACCESS TIME
NO. 8 vs. LOGIC LEVEL (HIGH)


\section*{Switching Waveforms}


ACCESS TIME


200ns/Div.

HI-508A/509A

\section*{Switching Waveforms (continued)}


\section*{Schematic Diagrams}


HI-508A/509A

\section*{Schematic Diagrams (continued) ADDRESS DECODER}


\section*{Die Characteristics}
\begin{tabular}{|c|c|c|}
\hline Transistor Count & & \\
\hline Die Dimensions & & x 8 \\
\hline Substrate Potential* & & SUP \\
\hline Process & & MO \\
\hline Thermal Constants ( \({ }^{\circ} \mathrm{C} / \mathrm{W}\) ) & \(\theta_{\text {ja }}\) & \(\theta_{\text {jc }}\) \\
\hline Ceramic DIP & 104 & 35 \\
\hline Plastic DIP & 75 & 23 \\
\hline Ceramic LCC & 76 & 19 \\
\hline
\end{tabular}
*The substrate appears resistive to the \(-V_{\text {SUPPL }} Y\) terminal, therefore it may be left floating (Insulating Die Mount) or it may be mounted on a conductor at \(-V_{\text {SUPPLY }}\) potential.

\section*{Ordering Information}
\begin{tabular}{|l|c|c|}
\hline PART NUMBER & TEMPERATURE RANGE & PACKAGE \\
\hline HI1-508A-5 & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) & 16-Pin CERDIP \\
HI3-508A-5 & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) & 16-Pin Plastic DIP \\
HI1-508A-2 & \(-25^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) & 16 -Pin CERDIP \\
& \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) & \(16-\) Pin CERDIP \\
HI1-508A-7 & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) & \(20-\) Pin PLCC \\
\hline & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}+96 \mathrm{Hr}\). Burn-In & 16 -Pin CERDIP \\
HI1-509A-5 & \(-25^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) & 16-Pin CERDIP \\
HI3-509A-5 & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) & 16-Pin CERDIP \\
& \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) & 16-Pin Plastic DIP \\
HI1-509A-2 & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) & 20-Pin PLCC \\
HI1-509A-7 & \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) & 16-Pin CERDIP \\
& \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}+96 \mathrm{Hr}\). Burn-In & 16-Pin CERDIP \\
\hline
\end{tabular}

\section*{16 Channel/Differential 8 Channel CMOS High Speed Analog Multiplexer}

\section*{Features}
- Access Time (Typical) ........................... 130ns
- Settling Time ( \(0.1 \%\) ) . . . . . . . . . . . . . . . . . . . . . . . . . 250ns
- Low Leakage (Typical)
\(\qquad\)
- ID(OFF) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30pA
- Low Capacitance (Max)
- \(\mathrm{C}_{5}\) (OFF) 10pF
- CD(OFF) ......................................... 25pF
- High Off Isolation at 500 kHz (Min) ............... 55dB
- Low Charge Injection Error ...................... 20mV
- Single Ended to Differential Selectable (SDS)
- Logic Level Selectable (LLS)

\section*{Applications}
- Data Acquisition Systems
- Precision Instrumentation
- Industrial Control

\section*{Description}

The HI-516 is a monolithic dielectrically isolated, high speed, high performance CMOS analog multiplexer. It offers unique built-in channel selection decoding plus an inhibit input for disabling all channels. The dual function of address input A3 enables the \(\mathrm{HI}-516\) to be user programmed either as a single ended 16-channel multiplexer by connecting 'out A' to 'out B' and using A3 as a digital address input, or as an 8 -channel differential multiplexer by connecting A 3 to the V -supply. The substrate leakages and parasitic capacitances are reduced substantially by using the Harris Dielectric Isolation process to achieve optimum performance in both high and low level signal applications. The low output leakage current (IDOFF \(<\) 100 pA at \(25^{\circ} \mathrm{C}\) ) and fast settling ( t SETTLE \(=800 \mathrm{~ns}\) to \(0.01 \%\) ) characteristics of the device make it an ideal choice for high speed data acquisition systems, precision instrumentation, and industrial process control.
The HI-516 is available in 28 pin Ceramic or Plastic DIPs or in 28 pin Ceramic LCC or PLCC packages. For Mil-Std883 compliant parts, request the \(\mathrm{HI}-516 / 883\) data sheet.


\section*{Functional Diagram}

\begin{tabular}{|c|}
\hline \multirow[b]{11}{*}{} \\
\hline \\
\hline \\
\hline \\
\hline \\
\hline \\
\hline \\
\hline \\
\hline \\
\hline \\
\hline \\
\hline
\end{tabular}


Junction Temperature (Max)...................................1750 C
Operating Temperature Ranges:
HI-516-2, -8
\(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\)
HI-516-5
\(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\)
Storage Temperature Range .................. \(65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\)

Electrical Specifications (Unless otherwise specified) Supplies \(=+15 \mathrm{~V},-15 \mathrm{~V} ; \mathrm{V}_{\mathrm{AH}}\) (Logic Level High) \(=+2.4 \mathrm{~V}\), \(\mathrm{V}_{\mathrm{AL}}\) (Logic Level Low) \(=+0.8 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}} / \mathrm{LLS}=\mathrm{GND}\). (Note 2)
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{PARAMETER} & & \multicolumn{3}{|c|}{HI-516-2, -8} & \multicolumn{3}{|c|}{HI-516-5} & \multirow[b]{2}{*}{UNITS} \\
\hline & TEMP & \({ }^{\text {M MIN }}\) & TYP & MAX & MIN & TYP & MAX & \\
\hline \multicolumn{9}{|l|}{ANALOG CHANNEL CHARACTERISTICS} \\
\hline \(\mathrm{V}_{\text {IN }}\), Analog Signal Range (Note 3) & Full & -14 & & +14 & -15 & & +15 & V \\
\hline RON, On Resistance (Note 4) & \(+25^{\circ} \mathrm{C}\) & & 620 & 750 & & 620 & 750 & \(\Omega\) \\
\hline & Full & & & 1,000 & & & 1,000 & \(\Omega\) \\
\hline IS (0FF), Off Input Leakage Current & +250 \({ }^{\circ}\) & & 0.01 & & & 0.01 & & nA \\
\hline & Full & & & 50 & & & 50 & nA \\
\hline ID(0FF), Off Output Leakage Current & \(+25^{\circ} \mathrm{C}\) & & 0.03 & & & 0.03 & & nA \\
\hline & Full & & & 100 & & & 100 & nA \\
\hline \(I_{\text {I }}(0 N)\), On Channel Leakage Current & \(+25^{\circ} \mathrm{C}\) & & 0.04 & & & 0.04 & & nA \\
\hline & Full & & & 100 & & & 100 & nA \\
\hline \multicolumn{9}{|l|}{DIGITAL INPUT CHARACTERISTICS} \\
\hline \(\mathrm{V}_{\text {AL }}\) Input Low Threshold (TTL) & Full & & & 0.8 & & & 0.8 & V \\
\hline \(V_{\text {AH }}\) Input High Threshold (TTL) & Full & 2.4 & & & 2.4 & & & v \\
\hline \(V_{\text {AL }}\) Input Low Threshold (CMOS) & Full & & & \(0.3 \mathrm{~V}_{\text {D }}\) & & & \(0.3 \mathrm{~V}_{\text {DD }}\) & \(v\) \\
\hline \(\mathrm{V}_{\text {AH }}\) Input High Threshold (CMOS) & Full & \(0.7 \mathrm{~V}_{\text {DD }}\) & & & \(0.7 \mathrm{~V}_{\mathrm{DD}}\) & & & V \\
\hline \({ }^{\text {I AH }}\) Input Leakage Current (High) & Full & & & 1 & & & 1 & \(\mu \mathrm{A}\) \\
\hline \(I_{\text {AL }}\) CurrentYLow) & Full & & & 25 & & & 25 & \(\mu \mathrm{A}\) \\
\hline \multicolumn{9}{|l|}{SWITCHING CHARACTERISTICS} \\
\hline \(\mathrm{t}_{\mathrm{A}}\), Access Time & \(+25^{\circ} \mathrm{C}\) & & 130 & 175. & & 130 & 175 & ns \\
\hline & Full & & & 225 & & & 225 & ns \\
\hline tOPEN, Break before make delay & \(+25^{\circ} \mathrm{C}\) & 10 & 20 & & 10 & 20 & & ns \\
\hline ton(EN), Enable Delay (ON) & \(+25^{\circ} \mathrm{C}\) & & 120 & 175 & & 120 & 175 & ns \\
\hline torF(EN), Enable Delay (OFF) & \(+25^{\circ} \mathrm{C}\) & & 140 & 175 & & 140 & 175 & ns \\
\hline Settling Time (0.1\%) & \(+25^{\circ} \mathrm{C}\) & & 250 & & & 250 & & ns \\
\hline (0.01\%) & +250\% & & 800 & & & 800 & & ns \\
\hline Charge Injection'Error (Note 5) & +250 \({ }^{\circ}\) & & & 20 & & & 20 & mV \\
\hline Off Isolation (Note 6) & \(+25^{\circ} \mathrm{C}\) & 55 & & & 55 & & & dB \\
\hline \(\mathrm{CS}_{5}(0 \mathrm{FF})\), Channet Input Capacitance & \(+25^{\circ} \mathrm{C}\) & & & 10 & & & 10 & pF \\
\hline \(\mathrm{C}_{\text {D }}(0 \mathrm{FF})\), Channel Output Capacitance & \(+25^{\circ} \mathrm{C}\) & & & 25 & & & 25 & pF \\
\hline \(\mathrm{C}_{\text {A }}\), Digital Input Capacitance & \(+25^{\circ} \mathrm{C}\) & & & 10 & & & 10 & pF \\
\hline \(\mathrm{C}_{\text {DS }}(\) OFF), Input to Output Capacitance & \(+25^{\circ} \mathrm{C}\) & & 0.02 & & & 0.02 & & pF \\
\hline \multicolumn{9}{|l|}{POWER REQUIREMENTS} \\
\hline PD, Power Dissipation & Full & & & 750 & & & 900 & mW \\
\hline \(1{ }^{+}\), Current (Note 7) & Full & & & 25 & & & 30 & mA \\
\hline \(1-\), Current (Note 7) & Full & & & 25 & & & 30 & mA \\
\hline
\end{tabular}

NOTES:
1. Absolute maximum ratings are limiting values, applied indi vidually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. \(\mathrm{VDD} / \mathrm{LLS}\) pin \(=\) open or grounded for TTL compatibility. VDD/LLS pin = VDD for CMOS Compatibility
3. At temperatures above \(90^{\circ} \mathrm{C}\), care must be taken to fassure VIN remains at least 1.0 V below the VSUPPLY for proper operation.
4. \(\mathrm{VIN}= \pm 10 \mathrm{~V}\), IOUT \(=-100 \mu \mathrm{~A}\)
5. \(\mathrm{V} \mathbb{N}=O \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}\), Enable input pulse \(=3 \mathrm{~V}, \mathrm{f}=500 \mathrm{kHz}\).
6. \(\mathrm{V}_{\mathrm{EN}}=0.8 \mathrm{~V}, \mathrm{~V}_{S}=3 \mathrm{VRMS}, f=500 \mathrm{kHz}, C_{L}=40 \mathrm{pF}, \mathrm{RL}_{\mathrm{L}}=1 \mathrm{~K}\), Pin 3 grounded.
7. \(\mathrm{VEN}=+2.4 \mathrm{~V}\)

HI-516 USED AS A 16-CHANNEL MULTIPLEXER OR 8 CHANNEL DIFFERENTIAL MULTIPLEXER *
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \multicolumn{5}{|c|}{USE A3 AS DIGITAL ADDRESS INPUT} & \multicolumn{2}{|l|}{ON CHANNEL TO} \\
\hline ENABLE & \(\mathrm{A}_{3}\) & \(\mathrm{A}_{2}\) & \(\mathrm{A}_{1}\) & \(A_{0}\) & OUT A & OUT B \\
\hline L & X & X & X & X & NONE & NONE \\
\hline H & L & L & L & L & 1A & NONE \\
\hline H & L & L & L & H & 2A & NONE \\
\hline H & L & L & H & L & 3A & NONE \\
\hline H & L & L & H & H & 4A & NONE \\
\hline H & L & H & L & L & 5A & NONE \\
\hline H & L & H & L & H & 6A & NONE \\
\hline H & L & H & H & L & 7A & NONE \\
\hline H & L & H & H & H & 8A & NONE \\
\hline H & H & L & L & L & NONE & 1B \\
\hline H & H & L & L & H & NONE & 2B \\
\hline H & H & L & H & L & NONE & 3B \\
\hline H & H & L & H & H & NONE & 4B \\
\hline H & H & H & L & L & NONE & 5B \\
\hline H & H & H & L & H & NONE & 68 \\
\hline H & H & H & H & L & NONE & 78 \\
\hline H & H & H & H & H & NONE & 8B \\
\hline
\end{tabular}
* For 16-Channel single-ended function, tie 'out \(A^{\prime}\) to 'out \(B\) ', for dual 8 -channel function use the \(A_{3}\) address pin to select between MUX \(A\) and MUX \(B\), where MUX \(A\) is selected with \(\mathrm{A}_{3}\) low.
\begin{tabular}{|c|c|c|c|c|c|}
\hline \multicolumn{4}{|l|}{\(\mathrm{A}_{3}\) CONNECT TO \(\mathrm{V}^{-}\)SUPPLY} & \multicolumn{2}{|l|}{ON CHANNEL TO} \\
\hline ENABLE & \(A_{2}\) & \(\mathrm{A}_{1}\) & \(A_{0}\) & OUT A & OUT B \\
\hline L & X & X & X & NONE & NONE \\
\hline H & L & L & L & 1A & 1B \\
\hline H & L & L & H & 2A & 2B \\
\hline H & L & H & L & 3A & 3B \\
\hline H & L & H & H & 4A & 4B \\
\hline H & H & L & L & 5A & 5B \\
\hline H & H & L & H & 6A & 6 B \\
\hline H & H & H & L & 7A & 7B \\
\hline H & H & H & H & 8A & 8B \\
\hline
\end{tabular}

\section*{Die Characteristics}

Transistor Count
Die Dimension \(89 \times 146\) mils
Substrate Potential* -VSUPPLY
Process:
\(\qquad\) CMOS-DI
Thermal Constants ( \({ }^{\circ} \mathrm{C} / \mathrm{W}\) ) Ceramic DIP
Ceramic LCC
*The substrate appears resistive to the \(-V_{\text {SUPPLY }}\) terminal, therefore it may be left floating (Insulating Die Mount) or it may be mounted on a conductor at \(-V_{\text {SUPPLY }}\) potential.

Ordering Information
\begin{tabular}{|l|c|c|}
\hline PART NUMBER & TEMPERATURE RANGE & PACKAGE \\
\hline HI4P0516-5 & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) & 28 -Pin PLCC \\
HI3- \(0516-5\) & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) & 28 -Pin Plastic DIP \\
HI1-0516-5 & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) & 28 -Pin CERDIP \\
HI1-0516-2 & \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) & 28 -Pin CERDIP \\
\hline
\end{tabular}

\section*{HI-516}

\section*{Performance Characteristics and Test Circuits}

TEST CIRCUIT NO. 1
ON RESISTANCE vs. INPUT SIGNAL LEVEL


TEST CIRCUIT NO. 2*


TEST CIRCUIT NO. 5
ACCESS TIME

*Two measurements per channel: \(+10 \mathrm{~V} /-10 \mathrm{~V}\) and \(\mathbf{- 1 0 \mathrm { V } / + 1 0 \mathrm { V } \text { . }}\)
(Two measurements per device for I (OFF): \(+10 \mathrm{~V} /-10 \mathrm{~V}\) and \(-10 \mathrm{~V} /+10 \mathrm{~V}\) )

test circuit no. 7

ENABLE DRIVE


ENABLE DELAY (tON(EN), tOFF(EN))


TEST CIRCUIT NO. 8 CHARGE INJECTION TEST CIRCUIT

\(\Delta V_{0}\) IS THE MEASURED VOLTAGE ERROR dUE TO CHARGE INJECTION. THE ERROR VOLTAGE IN COULOMBS IS \(0=C_{L} X \Delta V_{0}\).


4 Channel CMOS High Speed Analog Multiplexer

\section*{Features}
- Access Time (Typical) ........................... 130ns
- Settling Time (0.1\%) . 250ns
- Low Leakage (Typical)
- IS(OFF) . .............................................. 5pA
- ID(OFF) . ........................................... 15pA
- Low Capacitance (Max)
- \(\mathrm{C}_{\text {S }}\) (OFF) .......................................... 5pF
- CD(OFF) .......................................... 10pF
- High Off Isolation at 500 kHz (Min) ............... 45dB
- Low Charge Injection Error ......................25mV
- Single Ended to Differential Selectable (SDS)
- Logic Level Selectable (LLS)

\section*{Description}

The HI-518 is a monolithic dielectrically isolated, high speed, high performance CMOS analog multiplexer. It offers unique built-in channel selection decoding plus an inhibit input for disabling all channels. The dual function of address input \(\mathrm{A}_{2}\) enables the \(\mathrm{HI}-518\) to be user programmed either as a single ended 8 -channel multiplexer by connection 'out \(A\) ' to 'out \(B\) ' and using \(A_{2}\) as a digital address input, or as a 4-channel differential multiplexer by connecting \(A_{2}\) to \(V\) - supply. The substrate leakages and parasitic capacitances are reduced substantially by using the Harris dielectric isolation process to achieve optimum performance in both high and low

\section*{Applications \\ - Data Acquisition Systems \\ - Precision Instrumentation \\ - Industrial Control}
level signal applications. The low output leakage current (IDOFF \(<100 \mathrm{pA} @+25^{\circ} \mathrm{C}\) ) and fast settling (tSETTLE = 800 ns to \(0.01 \%\) ) characteristics of the device make it an ideal choice for high speed data acquisition systems, precision instrumentation, and industrial process control.

The HI-518 is available in an 18 lead Ceramic or Plastic dual-in-line package and a 20 pin LCC or PLCC package. It is offered in two operating ranges: \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) and \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\). For MIL-STD-883 compliant parts, request the HI-518/883 data sheet.


Functional Diagram


\section*{Specifications HI-518}

Absolute Maximum Ratings (Note 1)
```

Analog Input Voltage
+VIN .........................................................
-VIN

```
\(\qquad\)
```

        nut Voltage
    Digital Input Voltage
TTL Levels Selected (VDD/LLS Pin = GND or Open)
+V
-VA
A2/SDS
S..
A2/SDS

```
\(\qquad\)
```

        +VSUPPLY +2V
                            -V SUPPLY -2V
    -VSUPPLY -2V\(+6 \mathrm{~V}\)
    ```
```A2/SDS-VSUPPLY -2V
```

Voltage Between Supply Pins

Voltage Between Supply Pins 33 V

| CMOS Levels Selected (VDD/LLS Pin = VDD) <br> $+V_{\text {A........................................................ }+ \text { V }}^{\text {SUPPLY }}+2 V$ |
| :---: |
|  |  |
|  |  |

Operating Temperature Ranges
HI-518-2/-8
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
HI-518-5.
$0^{\circ} \mathrm{C}$ to $+750^{\circ} \mathrm{C}$
Storage Temperature Range
a).
$-65^{\circ} \mathrm{C}$ to $+150{ }^{\circ} \mathrm{C}$
Junction Temperature (Max) $\qquad$ ${ }^{1750^{\circ} \mathrm{C}}$
Electrical Specifications (Unless Otherwise Specified) Supplies $=+15 \mathrm{~V},-15 \mathrm{~V} ; \mathrm{V}_{\text {AH }}$ (Logic Level High) $=+2.4 \mathrm{~V}$, $\mathrm{V}_{\mathrm{AL}}$ (Logic Level Low) $=+0.8 \mathrm{~V} ; \mathrm{V}_{\mathrm{DD}} / \mathrm{LLS}=\mathrm{GND}$ (Note 2)

| PARAMETER | TEMP | HI-518-2, -8 |  |  | HI-518-5 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ANALOG CHANNEL CHARACTERISTICS |  |  |  |  |  |  |  |  |
| VIN Analog Signal Range (Note 3) | Full | -14 |  | +14 | -15 |  | +15 | v |
| RON On Resistance (Note 4) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 480 | $\begin{gathered} 750 \\ 1000 \end{gathered}$ |  | 480 | $\begin{gathered} 750 \\ 1000 \end{gathered}$ | $\begin{aligned} & \Omega \\ & \Omega \end{aligned}$ |
| IS (OFF) Off Input Leakage Current | $+250^{\circ} \mathrm{C}$ |  | 0.01 | 50 |  | 0.01 | 50 | ${ }_{n \mathrm{nA}}$ |
| $I_{D}$ (OFF) Off Output Leakage Current | $\begin{gathered} +250^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 0.015 | 50 |  | 0.015 | 50 | nA |
| ID (ON) On Channel Leakage Current | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 0.015 | 50 |  | 0.015 | 50 | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| digital input CHARACTERISTICS |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {AL }}$ Input Low Threshold (TTL) | Full |  |  | 0.8 |  |  | 0.8 | v |
| $\mathrm{V}_{\text {AH }}$ Input High Threshold (TTL) | Full | 2.4 |  |  | 2.4 |  |  | v |
| $\mathrm{V}_{\text {AL }}$ Input Low Threshold (CMOS) | Full |  |  | $0.3 \mathrm{~V}_{\text {DD }}$ |  |  | $0.3 \mathrm{~V}_{\mathrm{DD}}$ | v |
| $V_{\text {AH }}$ Input High Threshold (CMOS) | Full | $0.7 \mathrm{~V}_{\mathrm{DD}}$ |  |  | $0.7 \mathrm{~V}_{\mathrm{DD}}$ |  |  | v |
| $\mathrm{I}_{\text {AH }}$ Input Leakage Current (High) | Full |  |  | 1 |  |  | 1 | $\mu \mathrm{A}$ |
| $I_{\text {AL }}$ Input Leakage Current (Low) | Full |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |
| SWITCHING CHARACTERISTICS |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{A}}$, Access Time | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ |  | 130 | $\begin{aligned} & 175 \\ & 225 \end{aligned}$ |  | 130 | $\begin{aligned} & 175 \\ & 225 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| topen, Break before make Delay | $+25^{\circ} \mathrm{C}$ | 10 | 20 |  | 10 | 20 |  | ns |
| ton (EN), Enable Delay (ON) | $+25^{\circ} \mathrm{C}$ |  | 120 | 175 |  | 120 | 175 | ns |
| toff (EN), Enable Delay (0FF) | +250\% |  | 140 | 175 |  | 140 | 175 | ns |
| 'Settling Time (0.1\%) | +2500 |  | 250 |  |  | 250 |  | ns |
| (0.01\%) | $+25{ }^{\circ} \mathrm{C}$ |  | 800 |  |  | 800 |  | ns |
| Charge Injection Error (Note 5) | +250 ${ }^{\circ}$ |  |  | 25 |  |  | 25 | mV |
| Off Isolation (Note 6) | +250C | 45 |  |  | 45 |  |  | dB |
| $\mathrm{C}_{\text {S }}$ (OFF) Channel Input Capacitance | +250 ${ }^{\circ}$ |  |  | 5 |  |  | 5 | pF |
| $C_{D}$ (OFF) Channel Outpyt Capacitance | $+25^{\circ} \mathrm{C}$ |  |  | 10 |  |  | 10 | pF |
| $\mathrm{C}_{\text {A }}$, Digital Input Capacitance | $+25^{\circ} \mathrm{C}$ |  |  | 5 |  |  | 5 | pF |
| CDS (OFF) Input to Output Capacitance | $+25^{\circ} \mathrm{C}$ |  | 0.02 |  |  | 0.02 |  | pF |
| POWER REQUIREMENTS |  |  |  |  |  |  |  |  |
| $\mathrm{P}_{\mathrm{D}}$, Power Dissipation | Full |  |  | 450 |  |  | 540 | mW |
| 1+, Current (Note 7) | Full |  |  | 15 |  |  | 18 | mA |
| $1-$, Current (Note 7) | Full |  |  | 15 |  |  | 18 | mA |

NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. functional operation under any of these conditions is not necessarily implied.
2. $V_{D D} / L L S$ Pin $=$ Open or Grounded for TTL compatibility. $V_{D D} / L L S$ pin $=V_{D D}$ for CMOS compatibility.
3. At temperatures above $+90^{\circ} \mathrm{C}$, care must be taken to assure $\mathrm{V}_{\mathrm{IN}}$ remains at least 1.0 V below the $V_{\text {SUPPLY }}$.
4. $\mathrm{V}_{\text {IN }}= \pm 10 \mathrm{~V}, \mathrm{I}_{\mathrm{OUT}}=-100 \mu \mathrm{~A}$
5. $\mathrm{V}_{1 N}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$, Enable Input Pulse $=3 \mathrm{~V}, \mathrm{f}=500 \mathrm{kHz}$.
6. $C_{L}=40 \mathrm{pF}, R_{L}=1 \mathrm{k}$. Due to the pin to pin capacitance between $\operatorname{IN} 8 / 4 \mathrm{~B}$ and OUT B channel $8 / 4 B$ exhibits 60 dB of OFF Isolation under the above test conditions.
7. $\mathrm{V}_{\mathrm{EN}}=2.4 \mathrm{~V}$.

Truth Tables

HI-518 USED AS A 8 CHANNEL MULTIPLEXER OR 4 CHANNEL DIFFERENTIAL MULTIPLEXER

| USE A2 AS DIGITAL <br> ADDRESS INPUT |  |  |  |  | ON CHANNEL TO |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ENABLE | A $_{2}$ | A $_{1}$ | A $_{0}$ | OUT A | OUT B |  |
| L | X | X | X | NONE | NONE |  |
| H | L | L | L | 1A | NONE |  |
| H | L | L | H | 2A | NONE |  |
| H | L | H | L | 3 A | NONE |  |
| H | L | H | H | 4A | NONE |  |
| H | H | L | L | NONE | 1B |  |
| H | H | L | H | NONE | 2B |  |
| H | H | H | L | NONE | 3 B |  |
| H | H | H | H | NONE | 4B |  |

HI-518 USED AS DIFFERENTIAL 4 CHANNEL MULTIPLEXER

| $A_{2}$ CONNECT TO <br> V- SUPPLY |  |  | ON CHANNEL TO |  |
| :---: | :---: | :---: | :---: | :---: |
| ENABLE | $A_{1}$ | $A_{0}$ | OUT A | OUT B |
| L | X | X | NONE | NONE |
| H | L | L | $1 A$ | $1 B$ |
| H | L | H | $2 A$ | $2 B$ |
| H | H | L | $3 A$ | $3 B$ |
| H | H | H | $4 A$ | $4 B$ |

## Performance Characteristics and Test Circuits

TEST CIRCUIT NO. 1 ON RESISTANCE vs. INPUT SIGNAL LEVEL


TEST CIRCUIT NO. 2*

*Two measurements per channel: $+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$. (Two measurements per device for $I_{D}(O F F):+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$ )

## Ordering Information

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
| :--- | :---: | :---: |
| HI3-0518-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 18 -Pin Plastic DIP |
| HI1-0518-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 18 -Pin CERDIP |
| HI1-0518-2 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 18 -Pin CERDIP |
| HI4PO518-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 20 -Pin PLCC |

## H/-518


*Two measurements per channel: $+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$. (Two measurements per device for $l_{D}(O F F):+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$ )

## TEST CIRCUIT NO. 5

ACCESS TIME


TEST CIRCUIT NO. 6
ENABLE DRIVE


BREAK-BEFORE MAKE DELAY (TOPEN)


## Performance Characteristics and Test Circuits (Continued)

## TEST CIRCUIT NO. 7

ENABLE DRIVE


ENABLE DELAY (TON(EN), tOFF(EN))


TEST CIRCUIT NO. 8
CHARGE INJECTION TEST CIRCUIT

$\Delta \mathrm{V}_{0}$ IS THE MEASURED VOLTAGE ERROR due to charge injection. the error VOLTAGE IN COULOMBS IS $a=C_{L} \times \Delta V_{0}$.


## Die Characteristics

| Transistor Count................................................... 356 |  |  |
| :---: | :---: | :---: |
| Die Dimensions ........................................ $89 \times 93$ mils |  |  |
| Substrate Potential**...... |  | U |
| Process: |  | MO |
| Thermal Constants ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) | $\theta_{\text {ja }}$ | $\theta_{\text {jc }}$ |
| Ceramic DIP | 84 | 25 |
| Plastic DIP | 81 | 33 |
| Ceramic LCC | 78 | 21 |

*The substrate appears resistive to the $-V_{\text {SUPPLY }}$ terminal, therefore it may be left floating (Insulating Die Mount) or it may be mounted on a conductor at $-V_{\text {SUPPLY }}$ potential.

## 4 Channel Wideband and Video Multiplexer

## Features

- Crosstalk ( 10 MHz )................................................... $<-60 \mathrm{~dB}$
- Fast Access Time ..................................................150ns
- Fast Settling Time ....................................................200ns
- TTL Compatible


## Description

The HI-524 is a four channel CMOS analog multiplexer designed to process single-ended signals with bandwidths up to 10 MHz . The chip includes a 1 of 4 decoder for channel selection and an enable input to inhibit all channels (chip select).
Three CMOS transmission gates are used in each channel, as compared to the single gate in more conventional CMOS multiplexers. This provides a double barrier to the unwanted coupling of signals from each input to the output. In addition, Dielectric Isolation (DI) processing helps to insure the Crosstalk is less than -60 dB at 10 MHz .

The HI-524 is designed to operate into a wideband buffer amplifier such as the Harris HA-2541. The multiplexer

## Applications

- Wideband Switching
- Radar
- TV Video
- ECM


## Pinouts

CERAMIC/PLASTIC DIP



Functional Diagram

*Channel 1 is shown selected in the diagram

| Absolute Maximum Ratings (Note 1) |  |
| :---: | :---: |
| Voltage Between Supply..... | .......................33V |
| Digital Input Voltage: |  |
| +VA... |  |
|  |  |
| Analog Input Voltage |  |
|  |  |
|  |  |
| Either Supply to Ground...... |  |
| Junction Temperature (Max). | $\ldots . .175{ }^{\circ} \mathrm{C}$ |

## Operating Temperature Range

HI-524-2/-8.
.$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
HI-524-5
.. $.0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$
Storage Temperature Range ................ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Electrical Specifications (Unless otherwise specified) Supplies $=+15 \mathrm{~V},-15 \mathrm{~V}$; $\mathrm{V}_{\mathrm{AH}}$ (Logic Level High) $=+2.4 \mathrm{~V}$, $\mathrm{V}_{\mathrm{AL}}=($ Logic Level Low $)=+0.8 \mathrm{~V} ; \mathrm{V}_{\mathrm{EN}}=+2.4 \mathrm{~V}$.

| PARAMETER | TEMP | $\begin{gathered} \mathrm{HI}-524 \\ -2 /-8 \end{gathered}$ |  |  | $\begin{gathered} \mathrm{HI}-524 \\ -5 \end{gathered}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ANALOG CHANNEL SPECIFICATIONS |  |  |  |  |  |  |  |  |
| $V_{I N}$, Analog Signal Range <br> RON , On Resistance (Note 2) <br> IS (OFF), Off Input Leakage Current (Note 3) <br> ID (OFF), Off Output Leakage Current (Note 3) <br> ${ }^{I} \mathrm{D}(\mathrm{ON})$, On Channel Leakage Current (Note 3) <br> 3dB Bandwidth: (Note 4) | $\begin{gathered} \text { Full } \\ +25^{\circ} \mathrm{C} \\ \text { Full } \\ +25^{\circ} \mathrm{C} \\ \text { Full } \\ +25^{\circ} \mathrm{C} \\ \text { Full } \\ +25^{\circ} \mathrm{C} \\ \text { Full } \\ +25^{\circ} \mathrm{C} \end{gathered}$ | -10 | $\begin{gathered} 700 \\ 0.2 \\ 0.2 \\ 0.7 \\ 8 \end{gathered}$ | $\begin{gathered} +10 \\ 1.5 \mathrm{~K} \\ 50 \\ 50 \\ 50 \end{gathered}$ | -10 | $\begin{gathered} 700 \\ 0.2 \\ 0.2 \\ 0.7 \\ 8 \end{gathered}$ | $\begin{gathered} +10 \\ 1.5 \mathrm{~K} \\ 50 \\ 50 \\ 50 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \Omega \\ \Omega \\ \mathrm{nA} \\ \mathrm{nA} \\ \mathrm{nA} \\ \mathrm{nA} \\ \mathrm{nA} \\ \mathrm{nA} \\ \mathrm{MHz} \end{gathered}$ |
| DIGITAL INPUT SPECIFICATIONS |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {AL }}$ Input Low Threshold (TTL) <br> $\mathrm{V}_{\text {AH }}$ Input High Threshold (TTL) <br> $I_{\text {AH }}$ Input Leakage Current (High) <br> $\mathrm{A}_{\mathrm{L}}$ Current (Low) | Full <br> Full <br> Full <br> Full | 2.4 | 0.05 | $\begin{gathered} 0.8 \\ 1 \\ 25 \end{gathered}$ | 2.4 | 0.05 | $\begin{gathered} 0.8 \\ 1 \\ 25 \end{gathered}$ | V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| SWITCHING SPECIFICATIONS |  |  |  |  |  |  |  |  |
| ${ }^{t}$ A, Access Time (Note 5) <br> ${ }^{\text {t OPPN, }}$, Break-Before-Make Delay (Note 5) <br> ton (EN), Enable Delay (ON), RL=500 <br> $t_{\text {OFF }}(E N)$, Enable Delay (OFF), $R_{L}=500 \Omega$ <br> Settling Time ( $0.1 \%$ ) (Note 5) (0.01\%) <br> Crosstalk (Note 6) <br> $\mathrm{C}_{\text {S }}$ (OFF), Channel Input Capacitance <br> $C_{D}$ (OFF), Channel Output Capacitance <br> $C_{A}$, Digital Input Capacitance | $\begin{aligned} & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \\ & +25^{\circ} \mathrm{C} \end{aligned}$ |  | 150 20 180 180 200 600 -65 4 10 5 | $\begin{aligned} & 300 \\ & 300 \\ & 250 \end{aligned}$ |  | $\begin{gathered} 150 \\ 20 \\ 180 \\ 180 \\ 200 \\ 600 \\ -65 \\ 4 \\ 10 \\ 5 \end{gathered}$ | 300 | ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> dB <br> pF <br> pF <br> pF |
| P.OWER REQUIREMENTS |  |  |  |  |  |  |  |  |
| $\mathrm{P}_{\mathrm{D}}$, Power Dissipation <br> I+, Current (Note 7) <br> I-, Current (Note 7) | Full <br> Full <br> Full |  |  | 750 25 25 |  |  | 750 25 25 | $\begin{gathered} \mathrm{mW} \\ \mathrm{~mA} \\ \mathrm{~mA} \end{gathered}$ |

## NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. $\mathrm{V}_{I N}=\mathrm{OV}$; IOUT $=100 \mu \mathrm{~A}$
(See Test Circuits \#1)
3. $\mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V} ; \mathrm{V}_{\mathrm{IN}}= \pm 10 \mathrm{~V}$
(See Test Circuits \#2, 3, 4,)
4. MUX output is buffered with HA-5033 amplifier.
5. 6 V Step, $\pm 3 \mathrm{~V}$ to $\pm 3 \mathrm{~V}$, See Test Circuit \#5.
6. $\mathrm{V}_{\mathrm{IN}}=10 \mathrm{MHz}, 3 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ on one channel, with any other channel selected. (Worst case is channel 3 selected with input on channel 4). MUX output is buffered with HA-2541 as shown in Applications section. Terminate all channels with $75 \Omega$.
7. Supply currents vary less than 0.5 mA for switching rates from DC to 2 MHz .

Performance Characteristics and Test Circuits
Unless otherwise specified $T_{A}=+25^{\circ} \mathrm{C}$, ON RESISTANCE
$V_{S U P P L Y}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {AH }}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=0.8 \mathrm{~V}$

TEST CIRCUIT NO. 1

Ron ( 2 )
ON RESISTANCE vs. ANALOG INPUT VOLTAGE



ON RESISTANCE vs. SUPPLY VOLTAGE

$$
\mathrm{R}_{\mathrm{ON}}=\frac{\mathrm{V}_{2}}{100 \mu \mathrm{~A}}
$$



## LEAKAGE CURRENT

TEST CIRCUIT NO. 2*


TEST CIRCUIT NO. $3^{*}$


TEST CIRCUIT NO. 4*


LEAKAGE CURRENT vs. TEMPERATURE


[^54]$+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$.)

## HI-524

## Performance Characteristics and Test Circuits (Continued)

TEST CIRCUIT NO. 5
settling time
ACCESS TIME break-before-make delay ${ }^{*}$

* This test requires channel inputs 1 and 4 at the same level. ** Capacitor value may be selected to optimize AC performance.
(Use Differential comparator plug-in on scope for settling time measurement)

access time



## Applications

Often it is desirable to buffer the HI -524 output, to avoid loading errors due to the channel "ON" resistance:


* Capacitor value may be selected to optimize AC performance.

The buffer amplifier should offer sufficient bandwidth and slew rate to avoid degradation of the anticipated signals. For video switching, the HA-5033 and HA-2542 offer good performance plus $\pm 100 \mathrm{~mA}$ output current for driving coaxial cables. For general wideband applications, the HA-2541 offers the convenience of unity gain stability
plus 90 ns settling (to $\pm 0.1 \%$ ) and $\pm 10 \mathrm{~V}$ output swing. Also, the HI-524 includes a feedback resistance for use with the HA-2541. This resistance matches and tracks the channel "ON" resistance, to minimize offset voltage due to the buffer's bias currents.

Note that the on-chip feedback element between pins 16 and 18 includes two switches in series, to simulate a channel resistance. These switches open for $\mathrm{V}_{\mathrm{EN}}=$ Low. This allows two or more HI-524's to operate into one HA-2541, with their feedback elements connected in parallel. Thus, only the selected multiplexer provides feedback, and the amplifier remains stable.

All HI-524 DIP package pins labeled 'SIG GND' (pins 3, 4, $6,13,15$ ) should be externally connected to signal ground for best crosstalk performance.

Bypass capacitors ( 0.1 to $1.0 \mu \mathrm{~F}$ ) are recommended from each HI-524 supply pin to power ground (pins 1 and 17 to pin 8 DIP package). Locate the buffer amplifier near the HI-524 so the two capacitors may bypass both devices.

If an analog input 1 V or greater is present when supplies are off, a low resistance is seen from that input to a supply line. (For example, the resistance is approximately $160 \Omega$ for an input of -3 V .) Current frow may be blocked by a diode in each supply line, or limited by a resistor in series with each channel. the best solution, of course, is to arrange that no digital or analog inputs are present when the power supplies_are_off.

## Die Characteristics

| Transistor Count................................................... 59. |  |  |
| :---: | :---: | :---: |
| Die Dimensions..................................... $146 \times 88.6$ mils |  |  |
| Substrate Potential*..................................... -VSUPPLY |  |  |
| Process:.. |  | MOS |
| Thermal Constants ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) | $\theta_{\text {ja }}$ | $\theta_{\text {jc }}$ |
| Ceramic DIP | 81 | 22 |
| Plastic DIP | 78 | 30 |
| Ceramic LCC | 76 | 19 |

*The substrate appears resistive to the $-V_{\text {SUPPLY }}$ terminal, therefore it may be left floating (Insulating Die Mount) or it may be mounted on a conductor at $-V_{\text {SUPPLY }}$ potential.

## Ordering Information

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
| :--- | :---: | :---: |
| HI1- $0524-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 18 -Pin CERDIP |
| HI1-0524-2 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 18 -Pin CERDIP |
| HI4P0524-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 20 -Pin PLCC |
| HI3-0524-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 18 -Pin Plastic DIP | Low Level, Differential Multiplexer

## Features

- Differential Performance, Typical:
- Low $\triangle$ RON,$+125^{\circ} \mathrm{C}$. .5.5ת
- Low ${ }^{\text {IID }}$ (ON),$+125{ }^{\circ} \mathrm{C}$ 0.6 nA
- Low $\Delta$ (Charge Injection). .0.1pC
- Low Crosstalk. -124dB

- Wide Supply Range. $\pm 5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$
- Break-Before-Make Switching
- No Latch-Up


## Applications

- Low Level Data Acquisition
- Precision Instrumentation
- Test Systems


## Description

The Harris HI-539 is a monolithic, four channel, differential multiplexer. Two digital inputs are provided for channel selection, plus an Enable input to disconnect all channels.

Performance is guaranteed for each channel over the voltage range $\pm 10 \mathrm{~V}$, but is optimized for low level differential signals. Leakage current, for example, which varies slightly with input voltage, has its distribution centered at zero input volts.
In most monolithic multiplexers, the net differential offset due to thermal effects becomes significant for low level signals. This problem is minimized in the HI-539 by symmetrical placement of critical circuitry with respect to the few heat producing devices.
Supply voltages are $\pm 15 \mathrm{~V}$ and power consumption is only 2.5 mW . The HI-539 is packaged in a 16 pin Ceramic or Plastic DIP, and a 20 pin Plastic Leaded Chip Carrier.

## Pinouts

## HI1-539 CERAMIC DIP HI3-539 PLASTIC DIP TOP VIEW

| $\mathrm{A}_{0}-1$ | 16 | $\mathrm{A}_{1}$ |
| :---: | :---: | :---: |
| EN $\mathrm{C}_{2}$ | 15 | $\square \mathrm{GND}$ |
| - V -3 | 14 | $\square+\mathrm{V}$ |
| IN 1A-4 | 13 | IN 18 |
| IN 2A 5 | 12 | IN 2B |
| IN 3 A $\square^{6}$ | 11 | IN 3B |
| IN 4A ¢7 | 10 | IN 4B |
| OUT A - 8 | 9 | OUT B |

Functional Diagram


Specifications HI-539
Absolute Maximum Ratings
Voltage Between Supply Pins (-V, +V)
$\qquad$Voltage Between Supply Pins ( $-\mathrm{V},+\mathrm{V}$ )40 V
Voltage From Either Supply to Gnd ..... 20 V
Analog Input Voltage, VIN

$\qquad$
$-\mathrm{V} \leq \mathrm{V}_{\mathrm{IN}} \leq+\mathrm{V}$ Digital Input Voltage, $\mathrm{V}_{\mathrm{A}}$ ax). $\qquad$ $-\mathrm{V} \leq \mathrm{V}_{\mathrm{A}} \leq+\mathrm{V}$ Junction Temperature (Max) $\qquad$ $.175^{\circ} \mathrm{C}$
ISource or Drain ..... 20 mAOperating Temperature Range

$$
\begin{aligned}
& \mathrm{HI}-539-2, \\
& \mathrm{HI}-539-4 . .
\end{aligned}
$$

$\qquad$
$\qquad$

$$
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
$$ HI-539-5

$\qquad$ $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$\qquad$ $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$
Storage Temperature Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Electrical Specifications (Unless otherwise specified) Supplies $= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=+4.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}$ (Logic Level High) $=+4.0 \mathrm{~V}$, $V_{\text {AL }}$ (Logic Level Low) $=+0.8 \mathrm{~V}$. See the "Performance Characteristics and Test Circuits". Selected parameters are defined in "Definitions".

| PARAMETER | TEMP | HI-539-2, -8 |  | HI-539-4, -5 |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP | MAX (MIN) | TYP | MAX (MIN) |  |
| ANALOG CHANNEL CHARACTERISTICS |  |  |  |  |  |  |
| $V_{\text {IN }}$, Analog Signal Range | Full |  | (-10)/+10 |  | (-10)/+10 | v |
| Row, On Resistance $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | $+25^{\circ} \mathrm{C}$ | 650 | 850 | 650 | 850 | $\Omega$ |
| $\mathrm{V}_{1 \mathrm{~N}}= \pm 10 \mathrm{~V}$ | $+250 \mathrm{C}$ | 700 | 900 | 700 | 900 | $\Omega$ |
| $\mathrm{V}_{\text {IN }}=0 \mathrm{O}$ | Full | 950 | 1.3k | 800 | 1 k | $\Omega$ |
| $\mathrm{V}_{1 \mathrm{~N}}= \pm 10 \mathrm{~V}$ | Full | 1.1k | 1.4k | 900 | 1.1k | $\Omega$ |
| $\Delta \mathrm{R}_{\text {ON }}$ [Side A - Side B] |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | $+25^{\circ} \mathrm{C}$ | 4.0 | 24 | 4.0 | 24 | $\Omega$ |
| $V_{\text {IN }}= \pm 10 \mathrm{~V}$ | $+25^{\circ} \mathrm{C}$ | 4.5 | 27 | 4.5 | 27 | $\Omega$ |
| $\mathrm{v}_{\text {IN }}=0 \mathrm{~V}$ | Full | 4.75 | 28 | 4.0 | 24 | $\Omega$ |
| $V_{\text {IN }}= \pm 10 \mathrm{~V}$ | Full | 5.5 | 33 | 4.5 | 27 | $\Omega$ |
| IS(OFF), Off Input Leakage Current (Note 1) |  |  |  |  |  |  |
| Condition OV | $+250 \mathrm{C}$ | 30 |  | 30 |  | pA |
| Condition $\pm 10 \mathrm{~V}$ | $+25^{\circ} \mathrm{C}$ | 100 |  | 100 |  | pA |
| Condition OV | Full | 2 | 10 | 0.2 | 1 | nA |
| Condition $\pm 10 \mathrm{~V}$ | Full | 5 | 25 | 0.5 | 2.5 | nA |
| $\Delta I_{\text {S (OFF) }}$, [Side A - Side B] |  |  |  |  |  |  |
| Condition OV | $+25^{\circ} \mathrm{C}$ | 3 |  | 3 |  | pA |
| Condition $\pm 10 \mathrm{~V}$ | $+25^{\circ} \mathrm{C}$ | 10 |  | 10 |  | pA |
| Condition ov | Full | 0.2 | 2 | 0.02 | 0.2 | nA |
| Condition $\pm 10 \mathrm{~V}$ | Full | 0.5 | 5 | 0.05 | 0.5 | nA |
| ID(OFF), Off Output Leakage Current (Note 1) |  |  |  |  |  |  |
| Condition OV | $+25^{\circ} \mathrm{C}$ | 30 |  | 30 |  | pA |
| Condition $\pm 10 \mathrm{~V}$ | $+25^{\circ} \mathrm{C}$ | 100 |  | 100 |  | pA |
| Condition ov | Full | 2 | 10 | 0.2 | 1 | nA |
| Condition $\pm 10 \mathrm{~V}$ | Full | 5 | 25 | 0.5 | 2.5 | nA |
| $\Delta \mathrm{I}_{\text {(OFF) }}$, [Side A - Side B] |  |  |  |  |  |  |
| Condition OV | $+25^{\circ} \mathrm{C}$ | 3 |  | 3 |  | pA |
| Condition $\pm 10 \mathrm{~V}$ | $+25^{\circ} \mathrm{C}$ | 10 |  | 10 |  | pA |
| Condition OV | Full | 0.2 | 2 | 0.02 | 0.2 | nA |
| Condition $\pm 10 \mathrm{~V}$ | Full | 0.5 | 5 | 0.05 | 0.5 | nA |
| IO(ON), On Channel Leakage Current (Note 1) |  |  |  |  |  |  |
| Condition OV | $+250 \mathrm{C}$ | 50 |  | 50 |  | pA |
| Condition $\pm 10 \mathrm{~V}$ | $+25^{\circ} \mathrm{C}$ | 150 |  | 150 |  | pA |
| Condition OV | Full | 5 | 25 | 0.5 | 2.5 | nA |
| Condition $\pm 10 \mathrm{~V}$ | Full | 6 | 40 | 0.8 | 4.0 | nA |
| $\Delta I_{\text {D }}(\mathrm{ON})$ [Side A - Side B] |  |  |  |  |  |  |
| Condition OV | $+25^{\circ} \mathrm{C}$ | 10 |  | 10 |  | pA |
| Condition $\pm 10 \mathrm{~V}$ | $+25^{\circ} \mathrm{C}$ | 30 |  | 30 |  | pA |
| Condition OV | Full | 0.5 | 5 | 0.05 | 0.5 | nA |
| Condition $\pm 10 \mathrm{~V}$ | Full | 0.6 | 6 | 0.08 | 0.8 | nA |
| $\Delta V_{\text {OS }}$, Differential Offset Voltage (Note 2) | $\begin{gathered} +25^{\circ} \mathrm{C} \\ \text { Full } \end{gathered}$ | $\begin{aligned} & 0.02 \\ & 0.70 \end{aligned}$ |  | 0.02 0.08 |  | $\begin{aligned} & \mu \mathrm{V} \\ & \mu \mathrm{~V} \end{aligned}$ |

Specifications HI-539

| PARAMETER | TEMP | HI-539-2, -8 |  | HI-539-4, -5 |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP | MAX (MIN) | TYP | MAX (MIN) |  |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| $V_{\text {AL }}$, Input Low Threshold | Full |  | 0.8 |  | 0.8 | $v$ |
| $\mathrm{V}_{\text {AH }}$, Input High Threshold | Full |  | (4.0) |  | (4.0) | $v$ |
| ${ }^{\prime}$ AH, Input Leakage Current (High) | Full |  | 1 |  | 1 | $\mu \mathrm{A}$ |
| IAL, Input Leakage Current (Low) | Full |  | 1 |  | 1 | $\mu \mathrm{A}$ |
| SWITCHING CHARACTERISTICS |  |  |  |  |  |  |
| TA, Access Time | +250 ${ }^{\circ}$ | 250 | 750 | 250 | 750 | ns |
|  | Full |  | 1,000 |  | 1,000 | ns |
| Topen, Break-Before-Make Delay | $+25^{\circ} \mathrm{C}$ | 85 | (30) | 85 | (30) | ns |
|  | Full |  | (30) |  | (30) | ns |
| TON(EN), Enable Delay On | +250 ${ }^{\circ}$ | 250 | 750 | 250 | 750 | ns |
|  | Full |  | 1,000 |  | 1,000 | ns |
| TOFF(EN), Enable Delay Off | +250 ${ }^{\circ}$ | 160 | 650 | 160 | 650 | ns |
|  | Full |  | 900 |  | 900 | ns |
| Settling Time, to $\pm 0.01 \%$ | $+25^{\circ} \mathrm{C}$ | 0.9 |  | 0.9 |  | $\mu \mathrm{s}$ |
| Charge Injection (Output) | Full | 3 |  | 3 |  | pC |
| $\Delta$ Charge Injection (Output) | Full | 0.1 |  | 0.1 |  | pC |
| Charge Injection (Input) | Full | 10 |  | 10 |  | pC |
| Differential Crosstalk (Note 3) | $+25^{\circ} \mathrm{C}$ | 124 |  | 124 |  | dB |
| Single Ended Crosstalk (Note 3) | $+25^{\circ} \mathrm{C}$ | 100 |  | 100 |  | dB |
| CS(OFF), Channel Input Capacitance | Full | 5 |  | 5 |  | pF |
| $\mathrm{C}_{\text {O (OFF) }}$, Channel Output Capacitance | Full | 7 |  | 7 |  | pF |
| $C_{D(O N), ~ C h a n n e l ~ O n ~ O u t p u t ~ C a p a c i t a n c e ~}^{\text {a }}$ | Full | 17 |  | 17 |  | pF |
| $\mathrm{C}_{\text {DS }}$, Input to Output Capacitance (Note 4) | Full | 0.08 |  | 0.08 |  | pF |
| $\mathrm{C}_{\text {A }}$, Digital Input Capacitance | Full | 3 |  | 3 |  | pF |
| POWER REQUIREMENTS |  |  |  |  |  |  |
| $\mathrm{P}_{\mathrm{D}}$, Power Dissipation | $+25^{\circ} \mathrm{C}$ | 2.3 |  | 2.3 |  | mW |
|  | Full |  | 45 |  | 45 | mW |
| I+ Current | $+25^{\circ} \mathrm{C}$ | 0.150 |  | 0.150 |  | mA |
|  | Full |  | 2.0 |  | 2.0 | mA |
| 1-Current | $+25^{\circ} \mathrm{C}$ | 0.001 |  | 0.001 |  | mA |
|  | Full |  | 1.0 |  | 1.0 | mA |
| $\pm$ V, Supply Voltage Range | Full | $\pm 15$ | $( \pm 5) / \pm 18$. | $\pm 15$ | $( \pm 5) / \pm 18$ | V |

## NOTES:

1. See Test Circuits \#2,3,4. The condition $\pm 10 \mathrm{~V}$ meuns:
$I_{S}(O F F)$ and $I_{D}(O F F):\left(V_{S}=+10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}\right)$, then $\left(\mathrm{V}_{\mathrm{S}}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=+10 \mathrm{~V}\right)$
ID(ON): ( +10 V , then -10 V )
2. $\Delta V_{\text {OS }}$ (Exclusive of thermocouple effects) $=$
$R_{O N} \Delta I_{D}(O N)+I_{D}(O N) \Delta R_{O N}$.

See Applications section for discussion of additional $V_{O S}$ error.
3. $\mathrm{V}_{1 \mathrm{~N}}=1 \mathrm{kHz}, 15 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ on all but the selected channel. See Test Circuit \# 9 .
4. Calculated from typical Single-Ended Crosstalk performance.

## Performance Characteristics and Test Circuits

(Unless otherwise specified $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C},+\mathrm{V}=+15 \mathrm{~V},-\mathrm{V}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=+4 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{AL}}=+0.8 \mathrm{~V}$ )

ON RESISTANCE MEASUREMENT


ON RESISTANCE vs. ANALOG INPUT VOLTAGE


ON RESISTANCE vs. TEMPERATURE


ON RESISTANCE vs. SUPPLY VOLTAGE


LEAKAGE CURRENT

## LEAKAGE CURRENT vs. TEMPERATURE



TEST CIRCUIT NO. 2*


TEST CIRCUIT NO. 3*


TEST CIRCUIT
NO. 4*
*Three measurements $=+10 \mathrm{~V} /-10 \mathrm{~V}$, $-10 \mathrm{~V} /+10 \mathrm{~V}$, and 0 V


Test Circuits (Continued)

## TEST CIRCUIT <br> NO. 5

SUPPLY CURRENT vs. TOGGLE FREQUENCY

(SIMILAR CONNECTIONS FOR "B" SIDE

## TEST CIRCUIT <br> NO. 6

ACCESS TIME vs. LOGIC LEVEL (HIGH)


(SIMILAR CONNECTIONS FOR "B" SIDE)


Example: $\mathrm{t}_{\mathrm{A}}$ for 4 V logic level



## Definitions

CHARGE INJECTION - Charge (in pC ) transferred, during a transition between channels, through the internal gate-tochannel capacitance. The resulting voltage error varies inversely with the output (or input) capacitance.

CROSSTALK - Signal at the multiplexer output, coupling though the CDS capacitance of an OFF channel. Amplitude is proportional to source resistance for the ON channel. See Test Circuit \# 9 for single-ended and differential versions of crosstalk.

DIFFERENTIAL LEAKAGE CURRENT ( $\triangle I_{S}(O F F)$, $\left.\Delta I_{D}(O F F), \Delta I_{D}(O N)\right)$ - The absolute difference in leakage for the two sides of a channel.

DIFFERENTIAL OFFSET VOLTAGE ( $\left.\Delta V_{0 S}\right)$ - Voltage between the multiplexer output terminals with both channel input terminals shorted to ground.

DIFFERENTIAL ON RESISTANCE ( $\triangle R_{O N}$ ) - The absolute difference in On Resistance for the two sides of a channel.

INPUT TO OUTPUT CAPACITANCE (CDS) - Capacitance from one input terminal of a channel to the corresponding output of the multiplexer. This parameter is responsible for Crosstalk.

## Applications

## GENERAL

The $\mathrm{HI}-539$ accepts inputs in the range -15 V to +15 V , with performance guaranteed over the $\pm 10 \mathrm{~V}$ range. At these higher levels of analog input voltage it is comparable to the $\mathrm{HI}-509$, and is plug-in compatible with that device (as well as the $\mathrm{HI}-509 \mathrm{~A}$ ). However, as mentioned earlier, the $\mathrm{HI}-539$ was designed to introduce minimum error when switching low level inputs.

Special care is required in working with these low level signals. The main concern with signals below 100 mV is that noise, offset voltage, and other aberrations can represent a large percentage error. A shielded, differential signal path is essential, especially to maintain a noise level below $50 \mu \mathrm{Vrms}$.

## LOW LEVEL SIGNAL TRANSMISSION

The transmission cable carrying the transducer signal is critical in a low level system. It should be as short as practical and rigidly supported. Signal conductors should be tightly twisted for minimum enclosed area, to guard against pickup of electromagnetic interference, and the twisted pair should be shielded
against capacitively coupled (electrostatic) interference. A braided wire shield may be satisfactory, but a lapped foil shield is better since it allows only one tenth as much leakage capacitance to ground per foot. A key requirement for the transmission cable is that it presents a balanced line to sources of noise interference. This means an equal series impedance in each conductor plus an equally distributed impedance from each conductor to ground. The result should be signals equal in magnitude but opposite in phase at any transverse plane. Noise will be coupled in phase to both conductors, and may be rejected as common mode voltage by a differential amplifier connected to the multiplexer output.

Coaxial cable is not suitable for low-level signals because the two conductors (center and shield) are unbalanced. Also, ground loops are produced if the shield is grounded at both ends by standard BNC connectors. If coax must be used, carry the signal on the center conductors of two equal-length cables whose shields are terminated only at the transducer end. As a general rule, terminate (ground) the shield at one end only, preferably at the end with greatest noise interference. This is usually the transducer end for both high and low level signals.

TABLE 1.

| WIRE <br> GAGE | EQUIVALENT WIDTH OF P.C. CONDUCTOR (2 oz. Cu.) | $\begin{gathered} \text { D.C. } \\ \text { RESISTANCE } \\ \text { PER FOOT } \end{gathered}$ | INDUCTANCE PER FOOT | IMPEDANCE PER FOOT |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | AT 60Hz | AT 10 kHz |
| 18 | 0.47" | $0.0064 \Omega$ | $0.36 \mu \mathrm{H}$ | $0.0064 \Omega$ | $0.0235 \Omega$ |
| 20 | 0.30" | $0.0102 \Omega$ | $0.37 \mu \mathrm{H}$ | $0.0102 \Omega$ | $0.0254 \Omega$ |
| 22 | 0.19" | $0.0161 \Omega$ | $0.37 \mu \mathrm{H}$ | $0.0161 \Omega$ | $0.0288 \Omega$ |
| 24 | 0.12" | $0.0257 \Omega$ | $0.40 \mu \mathrm{H}$ | $0.0257 \Omega$ | $0.0345 \Omega$ |
| 26 | 0.075" | $0.041 \Omega$ | $0.42 \mu \mathrm{H}$ | $0.041 \Omega$ | $0.0488 \Omega$ |
| 28 | 0.047" | $0.066 \Omega$ | $0.45 \mu \mathrm{H}$ | $0.066 \Omega$ | $0.0718 \Omega$ |
| 30 | 0.029" | $0.105 \Omega$ | $0.49 \mu \mathrm{H}$ | $0.105 \Omega$ | $0.110 \Omega$ |
| 32 | 0.018" | $0.168 \Omega$ | $0.53 \mu \mathrm{H}$ | $0.168 \Omega$ | $0.171 \Omega$ |

## Applications (Continued)

## WATCH SMALL $\triangle V$ ERRORS

Printed circuit traces and short lengths of wire can add substantial error to a signal even after it has traveled hundreds of feet and arrived on a circuit board. Here, the small voltage drops due to current flow through connections of a few milliohms must be considered, especially to meet an accuracy requirement of 12 bits or more.

Table 1 is a useful collection of data for calculating the effect of these short connections. (Proximity to a ground plane will lower the values of inductance.)

As an example, suppose the $\mathrm{HI}-539$ is feeding a 12 bit converter system with an allowable error of $\pm 1 / 2$ LSB ( $\pm 1.22 \mathrm{mV}$ ). If the interface logic draws 100 mA from the 5 V supply, this current will produce 1.28 mV across 6 inches of \#24 wire; more than the error budget. Obviously, this digital current must not be routed through any portion of the analog ground return network.

## PROVIDE PATH FOR IBIAS

The input bias current for any DC-coupled amplifier must have an external path back to the amplifier's power supply. No such path exists in Figure 1A, and consequently the amplifer output will remain in saturation.

A single large resistor ( $1 \mathrm{M} \Omega$ to $10 \mathrm{M} \Omega$ ) from either signal line to power supply common will provide the required path, but a resistor on each line is necessary to preserve accuracy. A single pair of these bias current resistors on the HI-539 output may be used if their loading effect can be tolerated (each forms a voltage divider with RON). Otherwise, a resistor pair on each input channel of the multiplexer is required.

The use of bias current resistors is acceptable only if one is confident that the sum of signal plus common-mode voltage will remain within the input range of the multiplexer/amplifier combination.

Another solution is to simply run a third wire from the low side of the signal source, as in Figure 1B. This wire assures a low common-mode voltage as well as providing the path for bias currents. Making the connection near the multiplexer will save wire, but it will also unbalance the line and reduce the amplifier's common-mode rejection.

DIFFERENTIAL OFFSET, $\Delta V_{\text {OS }}$
There are two major sources of $\Delta \mathrm{V}_{0 S}$. That part, due to the expression ( $R_{O N} \Delta I_{D}(O N)+I_{D}(O N) \Delta R_{O N}$ ) becomes significant with increasing temperature, as shown in the Electrical Characteristics section. The other source of offset is the thermocouple effects due to dissimilar materials in the signal path. These include silicon, aluminum, tin, nickel-iron and (often) gold, just to exit the package.

For the thermocouple effects in the package alone, the constraint on $\Delta V_{0 S}$ may be stated in terms of a limit on the difference in temperature for package pins leading to any channel of the $\mathrm{HI}-539$. For example, a difference of $0.13^{\circ} \mathrm{C}$ produces a $5 \mu \mathrm{~V}$ offset. Obviously, this $\Delta \mathrm{T}$ effect can dominate the $\Delta V_{\text {OS }}$ parameter at any temperature unless care is taken in mounting the HI-539 package.

Temperature gradients across the HI-539 package should be held to a minimum in critical applications. Locate the HI-539 far from heat producing components, with any air currents flowing lengthwise across the package.

## Ordering Information

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
| :--- | :---: | :---: |
| HI4P0539 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 20 -Pin PLCC |
| HI1-0539-2 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |
| HI3-0539-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 16 -Pin Plastic DIP |
| HI1-0539-4 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |
| HI1-0539-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 16 -Pin CERDIP |

HI-539

## Applications (Continued)



FIGURE 1A


FIGURE 1B
The amplifier in Figure 1A is unusable because its bias currents cannot return to the power supply. Figure 1B shows two alternative paths for these bias currents: either a pair of resistors, or (better) a third wire from the low side of the signal source.

Die Characteristics

| Transistor Count................................................... 236 |  |  |
| :---: | :---: | :---: |
| Die Dimensions ....................................... $92 \times 100$ mils |  |  |
| Substrate Potential*.....................................-VSUPPLY |  |  |
| Process:... |  | MOS |
| Thermal Constants ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) | $\theta_{\mathrm{ja}}$ | $\theta_{\text {jc }}$ |
| Ceramic DIP | 103 | 34 |
| Plastic DIP | 75 | 22 |

*The substrate appears resistive to the $-V_{\text {SUPPLY }}$ terminal, therefore it may be left floating (Insulating Die Mount) or it may be mounted on a conductor at $-V_{\text {SUPPLY }}$ potential.

## Single 16/Differential 8 Channel CMOS Analog Multiplexers with Active Overvoltage Protection

## Features

- Analog Overvoltage Protection ..... 70Vp-p
- No Channel Interaction During Overvoltage
- ESD Resistant $\qquad$ . $4,000 \mathrm{~V}$
- Guaranteed RON Matching
- 44V Maximum Power Supply
- Break-Before-Make Switching
- Analog Signal Range $\qquad$$\pm 15 \mathrm{~V}$
- Access Time (Typical) $\qquad$ 500ns
- Standby Power (Typical) $\qquad$ .7.5mW


## Applications

- Data Acquisition
- Industrial Controls
- Telemetry


## Description

The HI-546 and HI-547 are analog multiplexers with Active Overvoltage Protection and guaranteed RON matching. Analog input levels may greatly exceed either power supply without damaging the device or disturbing the signal path of other channels. Active protection circuitry assures that signal fidelity is maintained even under fault conditions that would destroy other multiplexers. Analog inputs can withstand constant 70 volt peak-to-peak levels and typically survive static discharges beyond 4,000 volts. Digital inputs will also sustain continuous faults up to 4 volts greater than either supply. In addition, signal sources are protected from short circuiting should multiplexer supply loss occur; each input presents $1 \mathrm{k} \Omega$ of resistance under this condition. These features make the $\mathrm{HI}-546$ and $\mathrm{HI}-547$ ideal for use in systems where the analog inputs originate from external equipment or separately powered circuitry. Both devices are fabricated with 44 volt dielectrically isolated CMOS technology. The $\mathrm{HI}-546$ is a 16 channel device and the $\mathrm{HI}-547$ is a 8 channel differential version. If input overvoltage protection is not needed, the $\mathrm{HI}-506$ and $\mathrm{HI}-507$ multiplexers are recommended. For further information see Application Notes 520 and 521.
The HI-546/547 are offered in both commercial and military grades. Additional Hi-Rel screening to MIL-STD-883 is available when specified by the "/883" suffix. For details, request the $\mathrm{HI}-546 / 883$ or $\mathrm{HI}-547 / 883$ data sheets.
Each device is available in a 28 pin Plastic or Ceramic DIP, and a 28 pin Plastic Leaded Chip Carrier (PLCC).

## Pinouts

HI1-546 (CERAMIC DIP)
HI3-546 (PLASTIC DIP) TOP VIEW




HI1-547 (CERAMIC DIP)
HI3-547 (PLASTIC DIP)
TOP VIEW

| +VSUPPLY $[1$ | 28 | gouta |
| :---: | :---: | :---: |
| оит в ${ }^{2}$ | 27 | 7 -vsupply |
| NC ${ }^{3}$ | 26 | pinba |
| IN 88 [4 | 25 | Pin7a |
| in $78-5$ | 24 | Din6a |
| in 68 C | 23 | -insa |
| in 58 C 7 | 22 | binam |
| in 48 B | 21 | ginsa |
| IN 3B ${ }^{\text {a }}$ | 20 | PIN 2 A |
| IN 28-10 | 19 | ginia |
| IN 18.11 | 18 | enable |
| GND 12 | 17 | abdress a ${ }_{0}$ |
| $\mathrm{v}_{\text {fef }} \mathrm{l}^{13}$ | 16 | address $A_{1}$ |
| NC 14 | 15 | ADDERESS $A_{2}$ |

## Functional Diagrams



| Absolute Maximum Ratings (Note 1) |  |
| :---: | :---: |
|  | Continuous Current, S or D: . . . . . . . . . . . . . . . . . . . . . . . . 20mA |
| $V_{\text {SUPPLY }}(+)$ to GND...................................... 22.2. | Peak Current, S or D |
| VSUPPLY(-) to GND ..................................... 25 V | (Pulsed at $1 \mathrm{~ms}, 10 \%$ duty cycle max): ................. 40 mA |
| Digital Input Overvoltage | Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . $+1755^{\circ} \mathrm{C}$ |
| $+\mathrm{V}_{\text {EN }},+\mathrm{V}_{\text {A }} \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots+\mathrm{V}_{\text {SUPPLY }}+4 \mathrm{l}$ | Operating Temperature Ranges: |
|  | HI-546/547-2 $\ldots \ldots . . . . . . . . . . . . . . . . . . .-50^{\circ} \mathrm{C}$ to $+125{ }^{\circ} \mathrm{C}$ |
| or 20 mA , whichever occurs first. | HI-546/547-4 $\ldots \ldots \ldots \ldots \ldots \ldots . . . . . . . . . . . .25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Analog Signal Overvoltage (Note 7) | HI-546/547-5 .......................... $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |
| + $V_{\text {S }} \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots . \mathrm{V}_{\text {SUPPLY }}+20 \mathrm{l}$ | Storage Temperature Range $\ldots \ldots \ldots \ldots \ldots \ldots . .6{ }^{-60}{ }^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
|  |  |

Electrical Specifications Unless Otherwise Specified: Supplies $=+15 \mathrm{~V},-15 \mathrm{~V}$; VREF Pin $=$ Open; $\mathrm{V}_{\mathrm{AH}}$ (Logic Level High) $=+4.0 \mathrm{~V}$;
$\mathrm{V}_{\mathrm{AL}}$ (Logic Level Low) $=+0.8 \mathrm{~V}$. For Test Conditions, consult Performance Characteristics Section.


## HI-546/547



HI-546/547

## Performance Characteristics and Test Circuits (continued)



TEST CIRCUIT NO. 6

ON CHANNEL CURRENT vs. VOLTAGE


$\begin{array}{ll}\text { TEST } & \\ \text { CIRCUIT SUPPLY CURRENT } \\ \text { NO. } 7 \text { vs. TOGGLE FREQUENCY }\end{array}$ vs. TOGGLE FREQUENCY


TEST CIRCUIT NO. 8


Switching Waveforms


$200 \mathrm{~ns} /$ Div.



Die Characteristics

| Transistor Count . |  |  |
| :---: | :---: | :---: |
| Die Dimensions . . . . . . . . . . . . . . . . . . . . . . . $159 \times 84$ mils |  |  |
| Substrate Potential* . . . . . . . . . . . . . . . . . . . . . . . - ${ }^{\text {V }}$ SUP |  |  |
| Process |  | MO |
| Thermal Constants ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) | $\theta_{\text {ja }}$ | $\theta_{j c}$ |
| Ceramic DIP | 50 | 18 |

*The substrate appears resistive to the $-V_{\text {SUPPL }}$ terminal, therefore it may be left floating (Insulating Die Mount) or it may be mounted on a conductor at $-V_{\text {SUPPLY }}$ potential.

## Ordering Information

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
| :--- | :---: | :---: |
| $\mathrm{HI} 1-0546-4$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 -Pin CERDIP |
| $\mathrm{HI} 1-0546-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 -Pin CERDIP |
| $\mathrm{HI} 1-0546-2$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 -Pin CERDIP |
| $\mathrm{HI} 3-0546-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 -Pin Plastic DIP |
| $\mathrm{HI} 4 \mathrm{P} 0546-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 -Pin PLCC |
| $\mathrm{HI} 1-0547-4$ | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 -Pin CERDIP |
| $\mathrm{HI} 1-0547-2$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 -Pin CERDIP |
| $\mathrm{HI} 1-0547-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 -Pin CERDIP |
| $\mathrm{HI} 4 \mathrm{P} 0547-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 -Pin PLCC |
| $\mathrm{HI} 3-0547-5$ | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 28 -Pin Plastic |

## Features

- Analog Overvoltage Protection ..... 70v $\mathbf{p - p}$
- No Channel Interaction During Overvoltage
- ESD Resistant . . . . . . . . . . . . . . . . . . . . >4, 000V
- Guaranteed RON Matching
- 44V Maximum Power Supply
- Break-Before-Make Switching
- Analog Signal Range $\pm 15 \mathrm{~V}$
- Access Time (Typical) 500ns
- Standby Power (Typical) 7.5 mW


## Applications

- Data Acquisition
- Industrial Controls
- Telemetry


## Description

The HI-548 and 549 are analog multiplexers with Active Overvoltage Protection and guaranteed RON matching. Analog input levels may greatly exceed either power supply without damaging the device or disturbing the signal path of other channels. Active protection circuitry assures that signal fidelity is maintained even under fault conditions that would destroy other multiplexers. Analog inputs can withstand constant 70 volt peak-to-peak levels and typically survive static discharges beyond 4,000 volts. Digital inputs will also sustain continous faults up to 4 volts greater than either supply. In addition, signal sources are protected from short circuiting should multiplexer supply loss occur; each input presents $1 \hat{k} \Omega$ of resistance under this condition. These features make the $\mathrm{HI}-548$ and $\mathrm{HI}-549$ ideal for use in systems where the analog inputs originate from external equipment or separately powered circuitry. Both devices are fabricated with 44 volt dielectrically isolated CMOS technology. The $\mathrm{HI}-548$ is an 8 channel device and the $\mathrm{HI}-549$ is a 4 channel differential version. If input overvoltage protection is not needed, the $\mathrm{HI}-508$ and HI-509 multiplexers are recommended. For further information see Application Notes 520 and 521.

The HI-548/549 are offered in both commercial and military grades. Additional Hi -Rel screening to MIL-STD-883 is available, when specified by the " $/ 883$ " suffix. For details, request the $\mathrm{HI}-548 / 883$ or $\mathrm{HI}-549 / 883$ data sheets.

Each device is available in a 16 pin Plastic or Ceramic DIP, and a 20 pin Plastic Leaded Chip Carrier (PLCC).

## Pinouts

HI1-548 (CERAMIC DIP)
HI3-548 (PLASTIC DIP)

TOP VIEW


HI1-549 (CERAMIC DIP) HI3-549 (PLASTIC DIP) TOP VIEW


## Functional Diagrams



HI-548


CAUTION: These devices are sensitive to electrostatic discharge. Proper IC handling procedures should be followed.

Absolute Maximum Ratings - (Note 1)

|  | Continuous Current, S or D: ............................ . 20mA |
| :---: | :---: |
| $\mathrm{V}_{\text {SUPPLY }}(+)$ to GND..................................... 22 e 22V | Peak Current, S or D |
| $V_{\text {SUPPLY }}(-)$ to GND ..................................... 25 V | (Pulsed at 1 ms , 10\% duty cycle max): ................. 40 mA |
| Digital Input Overvoltage | Junction Temperature . . . . . . . . . . . . . . . . . . . . . . $+175^{\circ} \mathrm{C}$ |
| $+\mathrm{V}_{\text {EN }},+\mathrm{V}_{\text {A }} \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots .+\mathrm{V}_{\text {SUPPLY }}+4 \mathrm{l}$ | Operating Temperature Ranges: |
|  |  |
| or 20 mA , whichever occurs first. | HI-548/549-4 $\ldots \ldots \ldots \ldots \ldots . . . . . . . . . . . . . .25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Analog Signal Overvoltage (Note 7) |  |
| $+\mathrm{V}_{\text {S }} \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots . \mathrm{V}_{\text {SUPPLY }}+20 \mathrm{~V}$ | Storage Temperature Range $\ldots \ldots \ldots \ldots \ldots \ldots . .65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
|  |  |

Electrical Specifications Unless Otherwise Specified:
Supplies $=+15 \mathrm{~V},-15 \mathrm{~V}$; $\mathrm{V}_{\mathrm{AH}}$ (Logic Level High) $=+4.0 \mathrm{~V}$;
$\mathrm{V}_{\mathrm{AL}}$ (Logic Level Low) $=+0.8 \mathrm{~V}$. For Test Conditions, consult Performance Characteristics Section.


## NOTES:

1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.
2. $V_{\text {OUT }}= \pm 10 \mathrm{~V}, I_{\text {OUT }}=-100 \mu \mathrm{~A}$.
3. Ten nanoamps is the practical lower limit for high speed measurement in the production test environment.
4. Analog Overvoltage $= \pm 33 \mathrm{~V}$.
5. Digital input leakage is primarily due to the clamp diodes (see Schematic). Typical leakage is less than 1 nA at $25^{\circ} \mathrm{C}$.
6. $\mathrm{V}_{\mathrm{EN}}=0.8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{~K}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{V}_{\mathrm{S}}=7 \mathrm{~V}_{\mathrm{RMS}}, \mathrm{f}=100 \mathrm{kHz}$. Worst case isolation occurs on channel 4 due to proximity of the output pins.
7. $V_{E N}, V_{A}=0 \mathrm{~V}$ or 4.0 V .
8. To drive from DTL/TTL Circuits, $1 \mathrm{k} \Omega$ pull-up resistors to +5.0 V SUPPLY are recommended.

HI-548/549

Performance Characteristics and Test Circuits
Unless Otherwise Specified $\mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, VSupply $= \pm 15 \mathrm{~V}$, $\mathrm{V}_{\mathrm{AH}}=+4 \mathrm{~V}, \mathrm{~V}_{\mathrm{AL}}=0.8 \mathrm{~V}$

TEST CIRCUIT
NO. 1
ON RESISTANCE vs.
INPUT SIGNAL LEVEL, SUPPLY VOLTAGE


Normalized on resistance vs. SUPPLY VOLTAGE


LEAKAGE CURRENT VS. TEMPERATURE


ANALOG INPUT OVERVOLTAGE CHARACTERISTICS


TEST CIRCUIT
NO. ${ }^{*}$


TEST CIRCUIT NO. 4*


TEST CIRCUIT
NO. 5
*Two measurements per channel:
$+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$.
(Two measurements per device for ID(OFF):
$+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$.)

HI-548/549

## 6tG/8tG-IH

## Performance Characteristics and Test Circuits (continued)



TEST CIRCUIT
NO. 6
ON CHANNEL CURRENT vs. VOLTAGE


## Switching Waveforms



Switching Waveforms (continued)


Schematic Diagrams



## Die Characteristics

| Transistor Count |  |  |
| :---: | :---: | :---: |
| Die Dimensions . . . . . . . . . . . . . . . . . . . . . . . $108 \times 83$ |  |  |
| Substrate Potential* . . . . . . . . . . . . . . . . . . . . . - -VSUP |  |  |
| Process |  | MOS |
| Thermal Constants ( ${ }^{\circ} \mathrm{C} / \mathrm{W}$ ) | $\theta_{\mathrm{ja}}$ | $\theta_{\text {jc }}$ |
| Ceramic DIP | 104 | 35 |
| Plastic DIP | 75 | 23 |

*The substrate appears resistive to the -VSUPPL.Y terminal, therefore it may be left floating (Insulating Die Mount) or it may be mounted on a conductor at $-V_{\text {SUPPLY }}$ potential.

## Ordering Information

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
| :---: | :---: | :---: |
| H13-0548-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 16-Pin Plastic DIP |
| HI4P0548-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 20-Pin PLCC |
| HI1-0548-2 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Pin CERDIP |
| HI1-0548-4 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Pin CERDIP |
| HI1-0548-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 16-Pin CERDIP |
| HI1-0549-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 16-Pin CERDIP |
| H11-0549-4 | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Pin CERDIP |
| HI1-0549-2 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Pin CERDIP |
| HI3-0549-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 16-Pin Plastic DIP |
| HI4P0549-5 | $0^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ | 20-Pin PLCC |

## GENERAL DESCRIPTION

The IH5108 is a dielectrically isolated CMOS monolithic analog multiplexer, designed as a plug-in replacement for the H1548 and similar devices, but adds fault protection to the standard performance. A unique serial MOSFET switch ensures that an OFF channel will remain OFF when the input exceeds the supply rails by up to $\pm 25 \mathrm{~V}$, even with the supply voltage at zero. Further, an ON channel will be limited to a throughput of about 1.5 V less than the supply rails, thus affording protection to any following circuitry such as op amps, D/A converters, etc.
A binary 3-bit address code together with the ENable input allows selection of any one channel, or none at all. These 4 inputs are all TTL compatible for easy logic interface; the ENable input also facilitates MUX expansion and cascading.

## 8-Channel Fault Protected CMOS Analog Multiplexer

## FEATURES

- All Channels OFF When Power OFF, for Analog Signals up to $\pm 25 \mathrm{~V}$
- Power Supply Quiescent Current Less Than 1mA
- $\pm 13 V$ Analog Signal Range
- No SCR Latchup
- Break-Before-Make Switching
- Pin Compatible With HI-548
- Any Channel Turns OFF if Input Exceeds Supply Rails by Up to $\pm \mathbf{2 5 V}$
- TTL and CMOS Compatible Binary Address and ENable Inputs


## ORDERING INFORMATION

| Part <br> Number | Temperature <br> Range | Package |
| :---: | :---: | :---: |
| IH 5108 MJE | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 pin CERDIP |
| IH 5108 IJE | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 pin CERDIP |
| H 55108 CPE | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 16 pin plastic DIP |



TRUTH TABLE

| $A_{2}$ | $A_{1}$ | $A_{0}$ | $E N$ | On Switch |
| :---: | :---: | :---: | :---: | :---: |
| $X$ | $X$ | $X$ | 0 | NONE |
| 0 | 0 | 0 | 1 | 1 |
| 0 | 0 | 1 | 1 | 2 |
| 0 | 1 | 0 | 1 | 3 |
| 0 | 1 | 1 | 1 | 4 |
| 1 | 0 | 0 | 1 | 5 |
| 1 | 0 | 1 | 1 | 6 |
| 1 | 1 | 0 | 1 | 7 |
| 1 | 1 | 1 | 1 | 8 |

$A_{0}, A_{1}, A_{2}, E N$
Logic "1" $=\mathrm{V}_{\mathrm{AH}} \geq 2.4 \mathrm{~V}$
Logic " 0 " $=V_{A L} \leq 0.8 \mathrm{~V}$
(outline dwg JE, PE)

| $A_{0} 1$ | $\square$ | $16 A_{1}$ |
| :---: | :---: | :---: |
| EN 2 |  | $15{ }^{1} 2$ |
| $\mathrm{v}-3$ |  | 14 GND |
| $\mathrm{S}_{1} 4$ | IH5108 | 13 v + |
| $\mathrm{S}_{2} 5$ |  | 12] $\mathrm{S}_{5}$ |
| $\mathrm{S}_{3} 6$ | $\cdots$ | $11 \mathrm{~S}_{6}$ |
| $S_{4} 7$ |  | $10 \mathrm{~S}_{7}$ |
| D 8 |  | $9 \mathrm{~S}_{8}$ |

Figure 2: Pin Configuration

[^55]
## ABSOLUTE MAXIMUM RATINGS

| $\mathrm{V}_{1 N}(\mathrm{~A}, \mathrm{EN})$ to Ground | -15 V to 15 V |
| :---: | :---: |
| $V_{S}$ or $V_{D}$ to $V^{+}$ | +25V, -40 V |
| $V_{S}$ or $V_{D}$ to $V^{-}$ | -25V, +40 V |
| $\mathrm{V}^{+}$to Ground | 20 V |
| V- to Ground | -20V |
| Current (Any Terminal) | 20 mA |
| Operating Temperature |  |
| C Suffix | . $.0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| 1 Suffix | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| M Suffix | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Storage Temperature

| C Suffix ............................ $-65^{\circ} \mathrm{C}$ to +12 |  |
| :---: | :---: |
| 1 \& M Suffix | $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec ) |  |
| Power Dissipation* |  |
| CERDIP Package** |  |
| Plastic Package*** . . . . . . . . . . . . . . . . . . . . . . 470 mW |  |
| *Device mounted with all leads soldered or welded to PC board. |  |
| Derate $12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$ |  |
|  |  |

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability

ELECTRICAL CHARACTERISTICS $\quad\left(\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=2.4 \mathrm{~V}\right.$, unless otherwise specified.)

| Characteristic | Measured Terminal | No Tests Per Temp | Test Conditions | $\begin{aligned} & \text { Typ } \\ & 25^{\circ} \mathrm{C} \end{aligned}$ | Max Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | M Suffix |  |  | C Suffix |  |  |  |
|  |  |  |  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $\left\|\begin{array}{c} -25^{\circ} \mathrm{C} / \\ 0^{\circ} \mathrm{C} \end{array}\right\|$ | $25^{\circ} \mathrm{C}$ | $\begin{aligned} & 85^{\circ} \mathrm{C} / \\ & 70^{\circ} \mathrm{C} \end{aligned}$ |  |

## SWITCH

| $\mathrm{R}_{\mathrm{DS} \text { (ON) }}$ | $S$ to D |  | $\begin{aligned} & V_{D}=10 \mathrm{~V}, \\ & \mathrm{I}_{S}=-100 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | Sequence each switch on$\begin{aligned} & \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V} \end{aligned}$ | 900 | 1200 | 1200 | 1800 | 1500 | 1500 | 2000 | $\Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 8 | $\begin{aligned} & V_{D}=-10 \mathrm{~V} \\ & \mathrm{IS}_{\mathrm{S}}=-100 \mu \mathrm{~A} \\ & \hline \end{aligned}$ |  | 900 | 1200 | 1200 | 1800 | 1500 | 1500 | 2000 |  |
| $\triangle \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ |  |  | $\begin{aligned} & \Delta R_{D S(\text { on })}= \frac{R_{\mathrm{DS}(\text { on }) \mathrm{m}}}{R_{D}} \\ & V_{S}= \pm 10 \end{aligned}$ | $\begin{aligned} & \max -\mathrm{R}_{\mathrm{DS}(o n) \text { min }} \\ & \mathrm{DS}(\text { on }) \text { avg. } \\ & 10 \mathrm{~V} \end{aligned}$ | 5 |  |  |  |  |  |  | \% |
| IS(off) | S | 8 | $V_{S}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{EN}}=0.8 \mathrm{~V}$ | $\pm 0.02$ |  | $\pm 0.5$ | $\pm 50$ |  | $\pm 1.0$ | $\pm 50$ | nA |
|  |  | 8 | $\mathrm{V}_{S}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V}$ |  | $\pm 0.02$ |  | $\pm 0.5$ | $\pm 50$ |  | $\pm 1.0$ | $\pm 50$ |  |
| D(off) | D | 1 | $V_{D}=10 \mathrm{~V}, V_{S}=-10 \mathrm{~V}$ |  | $\pm 0.02$ |  | $\pm 1.0$ | $\pm 100$ |  | $\pm 2.0$ | $\pm 100$ |  |
|  |  | 1 | $\mathrm{V}_{\mathrm{D}}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=10 \mathrm{~V}$ |  | $\pm 0.05$ |  | $\pm 1.0$ | $\pm 100$ |  | $\pm 2.0$ | $\pm 100$ |  |
| ID(on) | D | 8 | $\mathrm{V}_{\mathrm{S} \text { (All) }}=\mathrm{V}_{\mathrm{D}}=10 \mathrm{~V}$ | Sequence each switch on$\begin{aligned} & \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{EN}}=2.4 \mathrm{~V} \end{aligned}$ | $\pm 0.1$ |  | $\pm 2.0$ | $\pm 100$ |  | $\pm 5$ | $\pm 100$ |  |
|  |  | 8 | $\mathrm{V}_{\mathrm{S} \text { (AII) }}=\mathrm{V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  | $\pm 0.1$ |  | $\pm 2.0$ | $\pm 100$ |  | $\pm 5$ | $\pm 100$ |  |

FAULT

| IS with <br> Power OFF | S | 8 | $\mathrm{V}_{\mathrm{SUPP}}=0 \mathrm{~V}, \mathrm{~V}_{I N}= \pm 25 \mathrm{~V}$, <br> $\mathrm{V}_{\mathrm{EN}}=\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}, \mathrm{~A}_{0}, A_{1}, A_{2}=0 \mathrm{~V}$ | $\pm 1.0$ |  | $\pm 2.0$ |  |  | $\pm 5.0$ |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| I (off) <br> Overvoltage | S | 8 | $\mathrm{~V} \mathrm{~V}_{\mathrm{IN}}= \pm 25 \mathrm{~V}, \mathrm{~V}_{0}= \pm 10 \mathrm{~V}$ | $\pm 1.0$ |  | $\pm 5.0$ |  |  | $\pm 10$ |  |  |

## ELECTRICAL CHARACTERISTICS

$\left(\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=2.4 \mathrm{~V}\right.$, unless otherwise specified.) (Continued)

| Characteristic | Measured Terminal | No <br> Tests <br> Per <br> Temp | Test Conditions | $\begin{aligned} & \text { Typ } \\ & 25^{\circ} \mathrm{C} \end{aligned}$ | Max Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | M Suffix |  |  | C Suffix |  |  |  |
|  |  |  |  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $\left\lvert\, \begin{gathered} -25^{\circ} \mathrm{C} / \\ 0^{\circ} \mathrm{C} \end{gathered}\right.$ | $25^{\circ} \mathrm{C}$ | $\begin{aligned} & 85^{\circ} \mathrm{C} / \\ & 70^{\circ} \mathrm{C} \end{aligned}$ |  |
| INPUT |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & I_{E N(\text { on })} I_{A(o n)} \\ & \text { or } \\ & I_{E N(\text { off) }} I_{A(\text { off })} \end{aligned}$ | $\begin{gathered} \mathrm{A}_{0}, \mathrm{~A}_{1}, \mathrm{~A}_{2} \\ \text { or } \mathrm{EN} \end{gathered}$ | 4 | $\mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}$ | 0.01 |  | -10 | $-30$ |  | -10 | $-30$ |  |
|  |  | 4 | $\mathrm{V}_{\mathrm{A}}=15 \mathrm{~V}$ | 0.01 |  | 10 | 30 |  | 10 | 30 |  |
| DYNAMIC |  |  |  |  |  |  |  |  |  |  |  |
| $t^{\text {transition }}$ | D |  | See Figure 3 | 0.3 |  | 1 |  |  |  |  | $\mu \mathrm{S}$ |
| topen | D |  | See Figure 4 | 0.2 |  |  |  |  |  |  |  |
| ton(EN) | D |  | See Figure 5 | 0.6 |  | 1.5 |  |  |  |  |  |
| $\mathrm{t}_{\text {off( }}$ (EN) | D |  |  | 0.4 |  | 1 |  |  |  |  |  |
| $t_{\text {on }}$ - $\mathrm{t}_{\text {off }}$ Break-Before-Make Delay Settling Time | D | 6 | $\begin{gathered} \mathrm{V}_{\mathrm{EN}}=+5 \mathrm{~V}, \mathrm{~A}_{0}, A_{1}, A_{2} \text { Strobed } \\ \mathrm{V}_{\mathrm{IN}}= \pm 10 \mathrm{~V} \text {, see Figure } 6 \end{gathered}$ | 10 |  |  |  |  |  |  | ns |
| "OFF" <br> Isolation | D |  | $\begin{gathered} V_{E N}=0 V, R_{L}=200 \Omega, C_{L}=3 p F \\ V_{S}=3 V R M S, f=500 \mathrm{kHz} \end{gathered}$ | 60 |  |  |  |  |  |  | dB |
| $\mathrm{C}_{\text {S(off) }}$ | S |  | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}$ $\mathrm{~V}_{\mathrm{EN}}=0 \mathrm{~V}$, <br>   <br> V  | 5 |  |  |  |  |  |  |  |
| $\mathrm{C}_{\mathrm{D} \text { (off) }}$ | D |  | $\begin{array}{ll} V_{D}=0 \mathrm{~V} & \mathrm{f}=140 \mathrm{kHz} \\ \text { to } 1 \mathrm{MHz} \end{array}$ | 25 |  |  |  |  |  |  | pF |
| $\mathrm{C}_{\text {DS(off) }}$ | D to S |  | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=0 \mathrm{~V}$ | 1 |  |  |  |  |  |  |  |
| SUPPLY |  |  |  |  |  |  |  |  |  |  |  |
| Supply Current | $1+$ | 1 | $\begin{gathered} \mathrm{V}_{\mathrm{EN}}=5 \mathrm{~V} \\ \text { All } \mathrm{V}_{\mathrm{A}}=0 \mathrm{~V} / 5 \mathrm{~V} \end{gathered}$ | 0.5 | 0.7 | 0.6 | 0.5 |  | 1.0 |  | mA |
|  | $1-$ | 1 |  | 0.02 | 0.7 | 0.6 | 0.5 |  | 1.0 |  |  |

Note 1. Readings taken 400 ms after the overvoltage occurs.

## SWITCHING TIME TEST CIRCUITS



0289-4

0289-3
Figure 3: $\mathbf{t}_{\text {transition }}$ Switching Test Circuit and Waveforms

SWITCHING TIME TEST CIRCUITS (Continued)


0289-6

Figure 4: $t_{\text {open }}$ (Break-Before-Make) Switching Test Circuit and Waveforms


Figure 5: Enable $t_{\text {on }}$ and $\mathrm{t}_{\text {off }}$ Switching Test Circuit and Waveforms


## DETAILED DESCRIPTION

The IH5108, like all Harris multiplexers, contains a set of CMOS switches that form the channels, and driver and decoder circuitry to control which channel turns ON, if any. In addition, the IH5108 contains an internal regulator which provides a fully TTL compatible ENable input that is identical in operation to the Address inputs. This does away with the special conditions that many multiplexer enable inputs require for proper logic swings. The identical circuit conditions of the ENable and Address lines also helps ensure the extension of break-before-make switching to wider multiplexer systems (see applications section).

Another, and more important difference lies in the switching channel. Previous devices have used parallel $n$ - and $p$ channel MOSFET switches. While this scheme yields reasonably good ON resistance characteristics and allows the switching of rail-to-rail input signals, it also has a number of drawbacks. The sources and drains of the switch transistors will conduct to the substrate if the input goes outside the supply rails, and even careful use of diodes cannot avoid channel-to-output and channel-to-channel coupling in cases of input overrange. The IH5108 uses a novel series arrangement of the p-and n-channel switches (Figure 7) combined with a dielectrically isolated process to eliminate these problems.

:0289-11
Figure 7: Series Connection of Channel Switches
Within the normal analog signal range, the inherent variation of switch ON resistance will balance out almost as well as the customary parallel configuration, but as the analog signal approaches either supply rail, even for an ON channel, either the p - or the n -channel will become a source follower, disconnecting the channel (Figure 8). Thus protection is provided for any input or output channel against overvoltage, even in the absence of multiplexer supply voltages. This applies up to the breakdown voltage of the respective switches. Figure 9 shows a more detailed schematic of the channel switches, including the back-gate driver devices which ensure optimum channel ON resistances and breakdown voltage under the various conditions.


## DETAILED DESCRIPTION (Continued)

Under some circumstances, if the logic inputs are present but the multiplexer supplies are not, the circuit will use the logic inputs as a sort of phantom supply; this could result in an output up to that logic level. To prevent this from occurring, simply ensure that the ENable pin is LOW any time the multiplexer supply voltages are missing (Figure 10).


0289-14
Figure 9: Detailed Channel Switch Schematic


0289-15
Figure 10: Protection Against Logic Input

## MAXIMUM SIGNAL HANDLING CAPABILITY

The IH 5108 is designed to handle signals in the $\pm 10 \mathrm{~V}$ range, with a typical $\mathrm{r}_{\mathrm{DS}(\mathrm{on})}$ of $900 \Omega$; it can successfully handle signals up to $\pm 12 \mathrm{~V}$, however, $\mathrm{r}_{\mathrm{DS}(o n)}$ will increase to about $1.8 \mathrm{k} \Omega$. Beyond $\pm 12 \mathrm{~V}$ the device approaches an open circuit, and thus $\pm 12 \mathrm{~V}$ is about the practical limit, see Figure 11.
Figure 12 shows the input/output characteristics of an ON channel, illustrating the inherent limiting action of the series switch connection (see Detailed Description), while Figure 13 gives the ON resistance variation with temperature.


Figure 11: $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$ vs Analog Signal Voltage


0289-17
Figure 12: MUX Output Voltage vs Input Voltage (Channel 1 Shown; All Channels Similar)


Figure 13: Typical rDS(on) $^{\text {V }}$ Variation With Temperature

USING THE IH5108 WITH SUPPLIES OTHER THAN $\pm 15 \mathrm{~V}$

The IH5108 will operate successfully with supply voltages from $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$, however $\mathrm{r}_{\mathrm{DS}}(\mathrm{on})$ increases as supply voltage decreases, as shown in Figure 11. Leakage currents, on the other hand, decrease with a lowering of supply voltage, and therefore the error term product of $\mathrm{rDS}(\mathrm{on})$ and leakage current remains reasonably constant. rDS(on) also decreases as signal levels decrease. For high system accuracy [acceptable levels of $r_{D S(o n)] ~ t h e ~ m a x i m u m ~ i n p u t ~ s i g n a l ~}^{\text {a }}$ should be 3 V less than the supply voltages. The logic levels remain TTL compatible.

## APPLICATION NOTES

Further information may be found in:
A003 "Understanding and Applying the Analog Switch"
A006 "A New CMOS Analog Gate Technology"
A020 "A Cookbook Approach to High Speed Data Acquisition and Microprocessor Interfacing"

## IH5108 APPLICATIONS INFORMATION



TRUTH TABLE

| $\mathrm{A}_{3}$ | $\mathrm{A}_{2}$ | $\mathrm{A}_{1}$ | $\mathrm{A}_{0}$ | On Switch |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | S1 |
| 0 | 0 | 0 | 1 | S2 |
| 0 | 0 | 1 | 0 | S3 |
| 0 | 0 | 1 | 1 | S4 |
| 0 | 1 | 0 | 0 | S5 |
| 0 | 1 | 0 | 1 | S6 |
| 0 | 1 | 1 | 0 | S7 |
| 0 | 1 | 1 | 1 | S8 |
| 1 | 0 | 0 | 0 | S9 |
| 1 | 0 | 0 | 1 | S10 |
| 1 | 0 | 1 | 0 | S11 |
| 1 | 0 | 1 | 1 | S12 |
| 1 | 1 | 0 | 0 | S13 |
| 1 | 1 | 0 | 1 | S14 |
| 1 | 1 | 1 | 0 | S15 |
| 1 | 1 | 1 | 1 | S16 |

Figure 14: 1 of 16 Channel Multiplexer Using Two IH5108s. Overvoltage Protection Is Maintained Between All Channels, As Is Break-Before-Make Switching.

IH5108 APPLICATIONS INFORMATION


Figure 15: 1 Of 32 Multiplexer Using 4 IH5108s and An IH5053 As A Submultiplexer. Note That The IH5053 Is Protected Against Overvoltages By The IH5108s. Submultiplexing Reduces Output Leakage and Capacitance.

## GENERAL DESCRIPTION

The IH5116 is a dielectrically isolated CMOS monolithic analog multiplexer, designed as a plug-in replacement for the HI546 and similar devices, but adding fault protection to the standard performance. A unique serial MOSFET switch ensures that an OFF channel will remain OFF when the input exceeds the supply rails by up to $\pm 25 \mathrm{~V}$, even with the supply voltage at zero. Further, an ON channel will be limited to a throughput of about 1.5 V less than the supply rails, thus affording protection to any following circuitry such as op amps, D/A converters, etc. Cross talk onto "good" channels is also prevented.
A binary 4-bit address code together with the ENable input allows selection of any channel or none at all. These 5 inputs are all TTL compatible for easy logic interface. The ENable input also facilitates MUX expansion and cascading.

## ORDERING INFORMATION

| Part <br> Number | Temperature <br> Range | Package |
| :---: | :---: | :---: |
| $I H 5116 \mathrm{MJI}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 pin CERDIP |
| IH 5116 CJI | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 28 pin CERDIP |
| $I H 5116 \mathrm{CPI}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 28 pin Plastic DIP |

 Figure 1: Pin Configuration
(Outline dwg JI, PI)

## CMOS Analog Multiplexer

## FEATURES

- All Channels OFF When Power OFF, for Analog Signals Up to $\pm \mathbf{2 5 V}$
- Power Supply Quiescent Current Less Than 1mA
- $\pm 13 V$ Analog Signal Range
- No SCR Latchup
- Break-Before-Make Switching
- TTL and CMOS Compatible Strobe Control
- Pin Compatible With HI546
- Any Channel Turns OFF If Input Exceeds Supply Rails By Up to $\pm \mathbf{2 5 V}$
- TTL and CMOS Compatible Binary Address and ENable Inputs


## TRUTH TABLE

| $\mathbf{A}_{\mathbf{3}}$ | $\mathbf{A}_{\mathbf{2}}$ | $\mathbf{A}_{\mathbf{1}}$ | $\mathbf{A}_{\mathbf{0}}$ | $\mathbf{E N}$ | On Switch |
| :---: | :---: | :---: | :---: | :---: | :---: |
| X | X | X | X | 0 | NONE |
| 0 | 0 | 0 | 0 | 1 | 1 |
| 0 | 0 | 0 | 1 | 1 | 2 |
| 0 | 0 | 1 | 0 | 1 | 3 |
| 0 | 0 | 1 | 1 | 1 | 4 |
| 0 | 1 | 0 | 0 | 1 | 5 |
| 0 | 1 | 0 | 1 | 1 | 6 |
| 0 | 1 | 1 | 0 | 1 | 7 |
| 0 | 1 | 1 | 1 | 1 | 8 |
| 1 | 0 | 0 | 0 | 1 | 9 |
| 1 | 0 | 0 | 1 | 1 | 10 |
| 1 | 0 | 1 | 0 | 1 | 11 |
| 1 | 0 | 1 | 1 | 1 | 12 |
| 1 | 1 | 0 | 0 | 1 | 13 |
| 1 | 1 | 0 | 1 | 1 | 14 |
| 1 | 1 | 1 | 0 | 1 | 15 |
| 1 | 1 | 1 | 1 | 1 | 16 |

Logic "0" $=\mathrm{V}_{\mathrm{AL}} \leq 0.8 \mathrm{~V}$


4 LINE BINARY ADDRESS INPUTS (0001) AND EN $=5 \mathrm{~V}$

ABOVE EXAMPLE SHOWS CHANNELS 9
TURNED ON
Figure 2: Functional Diagram

## ABSOLUTE MAXIMUM RATINGS

$V_{\text {IN }}(A, E N)$ to Ground $\ldots \ldots . . . . . . . . . . .-15 \mathrm{~V}$ to +15 V
$V_{S}$ or $V_{D}$ to $V^{+} \ldots \ldots . . . . . . . . . . . . . . . . .$.

$\mathrm{V}^{+}$to Ground . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 V
V- to Ground ........................................... . . 20 V
Current (Any Terminal) ............................... 20mA
Operating Temperature

M Suffix . . . . . . . . . . . . . . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature $. \ldots . . . . . . . . . . . .$.
Storage Temperature


Lead Temperature (Soldering, 10 Sec.) . . . . . . . . . . . . . $300^{\circ} \mathrm{C}$
Power Dissipation*
28-Pin CERDIP Package**
...................... 1200 mW 28-Pin Plastic Package*** .625 mW
*Device mounted with all leads soldered or welded to PC board.
**Derate $16 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
***Derate $8.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS ( $\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=2.4 \mathrm{~V}$, unless otherwise specified.)

| Characteristic | Measured Terminal | No Tests Per Temp | Test Conditions | $\begin{gathered} \text { Typ } \\ 25^{\circ} \mathrm{C} \end{gathered}$ | Max Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | M Suffix |  |  | C Suffix |  |  |  |
|  |  |  |  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $70^{\circ} \mathrm{C}$ |  |

## SWITCH

| $\mathrm{R}_{\text {DS(on) }}$ | $S$ to D | 16 | $\begin{aligned} & \hline V_{D}=10 \mathrm{~V}, \\ & \mathrm{IS}_{\mathrm{S}}=-100 \mu \mathrm{~A} \end{aligned}$ | Sequence each switch on$\begin{aligned} & \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V} \end{aligned}$ | 900 | 1200 | 1200 | 1800 | 1500 | 1500 | 2000 | $\Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 16 | $\begin{aligned} & V_{D}=-10 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{S}}=-100 \mu \mathrm{~A} \end{aligned}$ |  | 900 | 1200 | 1200 | 1800 | 1500 | 1500 | 2000 |  |
| $\Delta \mathrm{R}_{\mathrm{DS} \text { (on) }}$ |  |  | $\begin{array}{r} \Delta R_{\mathrm{DS} \text { (on) }}=\frac{\mathrm{R}_{\mathrm{DS}(\text { on })}}{R_{D}} \\ V_{\mathrm{S}}= \pm 1 \end{array}$ | $\begin{aligned} & \frac{\max -\mathrm{R}_{\mathrm{DS}(\text { on }) \min }}{\mathrm{DS}(\text { on) avg. }} \\ & 10 \mathrm{~V} \end{aligned}$ | 5 |  |  |  |  |  |  | \% |
| IS(off) | S | 16 | $\begin{aligned} & V_{S}=10 \mathrm{~V}, \\ & V_{D}=-10 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{EN}}=0.8 \mathrm{~V}$ | $\pm 0.02$ |  | $\pm 0.5$ | $\pm 50$ |  | $\pm 1.0$ | $\pm 50$ | nA |
|  |  | 16 | $\begin{aligned} & V_{S}=-10 \mathrm{~V}, \\ & V_{D}=10 \mathrm{~V} \end{aligned}$ |  | $\pm 0.02$ |  | $\pm 0.5$ | $\pm 50$ |  | $\pm 1.0$ | $\pm 50$ |  |
| ID(off) | D | 1 | $\begin{aligned} & V_{D}=10 \mathrm{~V} \\ & V_{S}=-10 \mathrm{~V} \end{aligned}$ |  | $\pm 0.05$ |  | $\pm 1.0$ | $\pm 100$ |  | $\pm 2.0$ | $\pm 100$ |  |
|  |  | 1 | $V_{D}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=10 \mathrm{~V}$ |  | $\pm 0.05$ |  | $\pm 1.0$ | $\pm 100$ |  | $\pm 2.0$ | $\pm 100$ |  |
| ${ }^{\text {l }}$ (on) | D | 16 | $\mathrm{V}_{\mathrm{S}(\mathrm{AlI})}=\mathrm{V}_{\mathrm{D}}=10 \mathrm{~V}$ | Sequence each switch on$\begin{aligned} & \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V} \end{aligned}$ | $\pm 0.1$ |  | $\pm 2.0$ | $\pm 100$ |  | $\pm 4.0$ | $\pm 100$ |  |
|  |  | 16 | $\mathrm{V}_{\mathrm{S}(\mathrm{AlI})}=\mathrm{V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  | $\pm 0.1$ |  | $\pm 2.0$ | $\pm 100$ |  | $\pm 4.0$ | $\pm 100$ |  |

FAULT

| IS with <br> Power OFF | S | 16 | $V_{S U P P}=0 \mathrm{~V}, \mathrm{~V}_{\mathbb{I}}= \pm 25 \mathrm{~V}$, <br> $V_{E N}=V_{O}=0 \mathrm{~V}, A_{0}, A_{1}, A_{2}=0 \mathrm{~V}$ or 5 V | $\pm 1.0$ |  | $\pm 2.0$ |  |  | $\pm 5.0$ |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| l S(off) <br> Overvoltage | S | 16 | $\mathrm{~V}_{\mathrm{IN}}= \pm 25 \mathrm{~V}, \mathrm{~V}_{0}= \pm 10 \mathrm{~V}$ | $\pm 1.0$ |  | $\pm 2.0$ |  |  | $\pm 5.0$ |  |  |

## INPUT

| ${ }^{\text {E }}$ ( ${ }^{\text {(on) }} I_{\text {(on) }}$ | $A_{0}, A_{1}$, <br> $A_{2}, A_{3}$ | 4 | $\mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}$ | 0.01 | -10 | -30 | -10 | -30 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| or <br> ${ }^{I} E N$ (off) $I_{A(\text { off })}$ | or EN | 4 | $\mathrm{V}_{\mathrm{A}}=15 \mathrm{~V}$ | 0.01 | 10 | 30 | 10 | 30 |  |

## ELECTRICAL CHARACTERISTICS

$\left(\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=2.4 \mathrm{~V}\right.$, unless otherwise specified.) (Continued)

| Characteristic | Measured Terminal | No Tests Per Temp | Test Conditions | $\begin{gathered} \text { Typ } \\ 25^{\circ} \mathrm{C} \end{gathered}$ | Max Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | M Suffix |  |  | C Suffix |  |  |  |
|  |  |  |  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $70^{\circ} \mathrm{C}$ |  |

DYNAMIC



0290-3


0290-4
Figure 3: transition Switching Test Circuit and Waveforms



Figure 5: ENABLE $\mathrm{t}_{\mathrm{on}}$ and $\mathrm{t}_{\mathrm{fff}}$ Switching Test Circuit and Waveforms


0290-9


0290-10
Figure 6: Break-Before-Make Delay Test Circuit and Waveforms

## DETAILED DESCRIPTION

The IH5116, like all Harris multiplexers, contains a set of CMOS switches that form the channels, and driver and decoder circuitry to control which channel turns ON, if any. In addition, the IH5116 contains an internal regulator which provides a fully TTL compatible ENable input that is identical in operation to the Address inputs. This does away with the special conditions that many multiplexer enable inputs require for proper logic swings. The identical circuit conditions of the ENable and Address lines also helps ensure the extension of break-before-make switching to wider multiplexer systems (see applications section).
Another, and more important difference lies in the switching channel. Previous devices have used parallel $n$ - and $p$ channel MOSFET switches. While this scheme yields reasonably good ON resistance characteristics and allows the switching of rail-to-rail input signals, it also has a number of drawbacks. The sources and drains of the switch transistors will conduct to the substrate if the input goes outside the supply rails, and even careful use of diodes cannot avoid channel-to-output and channel-to-channel coupling in cases of input overrange. The IH5116 uses a novel series arrangement of the p-and n-channel switches (Figure 7) combined with a dielectrically isolated process to eliminate these problems.
Within the normal analog signal range, the inherent variation of switch ON resistance will balance out almost as well as the customary parallel configuration, but as the analog signal approaches either supply rail, even for an ON channel, either the p - or the n -channel will become a source


0290-11
Figure 7: Series Connection of Channel Switches
follower, disconnecting the channel (Figure 8). Thus protection is provided for any input or output channel against overvoltage, even in the absence of multiplexer supply voltages. This applies up to the breakdown voltage of the respective switches. Figure 9 shows a more detailed schematic of the channel switches, including the back-gate driver devices which ensure optimum channel ON resistances and breakdown voltage under the various conditions.

Under some circumstances, if the logic inputs are present but the multiplexer supplies are not, the circuit will use the logic inputs as a sort of phantom supply; this could result in an output up to that logic level. To prevent this from occurring, simply ensure that the ENable pin is LOW any timo tho multiplexer supply voltages aro missing (Figuro 10).


0290-12
(a) OVERVOLTAGE WITH MUX POWER OFF


0290-13
(b) OVERVOLTAGE WITH MUX POWER ON

Figure 8: Overvoltage Protection

DETAILED DESCRIPTION (Continued)


Figure 9: Detailed Channel Switch Schematic

## MAXIMUM SIGNAL HANDLING CAPABILITY

The 1 H 5116 is designed to handle signals in the $\pm 10 \mathrm{~V}$ rango, with a typical $\mathrm{R}_{\mathrm{DS}(\text { on) }}$ of $900 \Omega$; it can successfully handle signals up to $\pm 12 \mathrm{~V}$, however, $\mathrm{R}_{\mathrm{DS}(o n)}$ will increase to about $1.8 \mathrm{k} \Omega$. Beyond $\pm 12 \mathrm{~V}$ the device approaches an open circuit, and thus $\pm 12 \mathrm{~V}$ is about the practical limit, see Figure 11.


Figure 10: Protection Against Logic Input
Figure 12 shows the input/output characteristics of an ON channel, illustrating the inherent limiting action of the series switch connection (see Detailed Description), while Figure 13 gives the ON resistance variation with temperature.


Figure 11: $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$ vs Analog Signal Voltage


0290-17


## IH5116 APPLICATIONS



Figure 13: Typical RDS(ON) $^{\text {D }}$ Variation with Temperature


Figure 15: 1 of $\mathbf{3 2}$ Channel Multiplexer Using $\mathbf{2}$ IH5116's and an IH5041 for Submultiplexing

0290-21
TRUTH TABLE

| $\mathbf{A}_{\mathbf{4}}$ | $\mathbf{A}_{\mathbf{3}}$ | $\mathbf{A}_{\mathbf{2}}$ | $\mathbf{A}_{\mathbf{1}}$ | $\mathbf{A}_{\mathbf{0}}$ | ON SWITCH |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | S 1 |
| 0 | 0 | 0 | 0 | 1 | S 2 |
| 0 | 0 | 0 | 1 | 0 | S 3 |
| 0 | 0 | 0 | 1 | 1 | S 4 |
| 0 | 0 | 1 | 0 | 0 | S 5 |
| 0 | 0 | 1 | 0 | 1 | S 6 |
| 0 | 0 | 1 | 1 | 0 | S 7 |
| 0 | 0 | 1 | 1 | 1 | S 8 |
| 0 | 1 | 0 | 0 | 0 | S 9 |
| 0 | 1 | 0 | 0 | 1 | S 10 |
| 0 | 1 | 0 | 1 | 0 | S 11 |
| 0 | 1 | 0 | 1 | 1 | S 12 |
| 0 | 1 | 1 | 0 | 0 | S 13 |
| 0 | 1 | 1 | 0 | 1 | S 14 |
| 0 | 1 | 1 | 1 | 0 | S 15 |
| 0 | 1 | 1 | 1 | 1 | S 16 |


| $\mathbf{A}_{\mathbf{4}}$ | $\mathbf{A}_{\mathbf{3}}$ | $\mathbf{A}_{\mathbf{2}}$ | $\mathbf{A}_{\mathbf{1}}$ | $\mathbf{A}_{\mathbf{0}}$ | ON SWITCH |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | 0 | 0 | 0 | S 17 |
| 1 | 0 | 0 | 0 | 1 | S 18 |
| 1 | 0 | 0 | $\mathbf{1}$ | 0 | S 19 |
| 1 | 0 | 0 | $\mathbf{1}$ | 1 | S 20 |
| 1 | 0 | 1 | 0 | 0 | S 21 |
| 1 | 0 | 1 | 0 | 1 | S 22 |
| 1 | 0 | 1 | 1 | 0 | S 23 |
| 1 | 0 | 1 | $\mathbf{1}$ | 1 | S 24 |
| 1 | 1 | 0 | 0 | 0 | S 25 |
| 1 | 1 | 0 | 0 | 1 | S 26 |
| 1 | 1 | 0 | 1 | 0 | S 27 |
| 1 | 1 | 0 | $\mathbf{1}$ | 1 | S 28 |
| 1 | 1 | 1 | 0 | 0 | S 29 |
| 1 | 1 | 1 | 0 | 1 | S 30 |
| 1 | 1 | 1 | $\mathbf{1}$ | 0 | S 31 |
| 1 | 1 | 1 | $\mathbf{1}$ | 1 | S 32 |

Figure 16: 1 of $\mathbf{3 2}$ Channel Multiplexer Using 2 IH5116's


Figure 17: 1 of 64 Multiplexer Using 4 1/16s and IH5053 As Submultiplexer

## General note on expandability of IH5116

Figures 15, 16, and 17 show how the IH5116 can be expanded.
Figure 15 shows a 1 of 32 multiplexer, using 2 IH 5116 s.
Figure 16 shows the 1 of 32 MUX of Figure 15, with a second tier of submultiplexing added to further reduce leakage and output capacitance. The IH5041 has typical ON resistances of $50 \Omega$ (max. is $75 \Omega$ ) so it only increases thruput channel resistance from the $900 \Omega$ of Figure 15 to about $950 \Omega$ for Figure 16.

Figure 17 shows a 1 of 64 MUX using 2 tier MUXing (similar to Figure 16). The V OUT point will see 15 OFF channels and 1 ON channel at any one time, so that the typical leakages will be about 0.05 nA . Throughput channel resistance will be in the $950 \Omega$ range.

## USING THE IH5116 WITH SUPPLIES OTHER THAN $\pm 15 \mathrm{~V}$

The IH5116 will operate successfully with supply voltages from $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$, however, $\mathrm{r}_{\mathrm{DS}(o n)}$ increases as supply
voltage decreases, as shown in Figure 11. Leakage currents, on the other hand, decrease with a lowering of supply voltage, and therefore the error term product of $r_{\mathrm{DS}}^{\mathrm{D}}(\mathrm{on})$ and leadkage current remains reasonably constant. $\mathrm{r}_{\mathrm{DS}}(\mathrm{on})$ also decreases as signal levels decrease. For high system accuracy [acceptable levels of $\mathrm{r}_{\mathrm{DS}}(\mathrm{on})$ ] the maximum input signal should be $3 V$ less than the supply voltages. The logic levels remain TTL compatible.

## APPLICATION NOTES

Further information may be found in:
A003 "Understanding and Applying the Analog Switch"
A006 "A New CMOS Analog Gate Technology"
A020 "A Cookbook Approach to High Speed Data Acquisition and Microprocessor Interfacing"
R009 "Reduce CMOS Multiplexer Troubles Through Proper Device Selection"

## GENERAL DESCRIPTION

The IH5208 is a dielectrically isolated CMOS monolithic analog multiplexer, designed as a plug-in replacement for the HI549 and similar devices, but adds fault protection to the standard performance. A unique serial MOSFET switch ensures that an OFF channel will remain OFF when the input exceeds the supply rails by up to $\pm 25 \mathrm{~V}$, even with the supply voltage at zero. Further, an ON channel will be limited to a throughput of about 1.5 V less than the supply rails, thus affording protection to any following circuitry such as op amps, D/A converters, etc.
A binary 2-bit address code together with the ENable input allows selection of any channel pair or none at all. These 3 inputs are all TTL compatible for easy logic interface; the ENable input also facilitates MUX expansion and cascading.

## FEATURES

- All Channels OFF When Power OFF, for Analog Signals Up to $\pm 25 \mathrm{~V}$
- Power Supply Quiescent Current Less Than $1 \mu \mathrm{~A}$
- $\pm 13 \mathrm{~V}$ Analog Signal Range
- No SCR Latchup
- Break-Before-Make Switching
- TTL and CMOS Compatible Strobe Control
- Pin Compatible With HI549
- Any Channel Turns OFF If Input Exceeds Supply Rails by Up to $\pm \mathbf{2 5 V}$
- TTL and CMOS Compatible Binary Address and ENable Inputs


## ORDERING INFORMATION

| Part Number | Temperature <br> Range | Package |
| :---: | :---: | :---: |
| IH 5208 MJE | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 pin CERDIP |
| IH 52081 JE | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 pin CERDIP |
| IH 5208 CPE | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 16 pin plastic DIP |


2 LINE BINARY ADDRESS INPUTS
( 00 ) AND EN = 1
ABOVE EXAMPLE SHOWS CHANNELS 1a AND 1b ON
Figure 1. Functional Diagram

TRUTH TABLE

| $\mathbf{A}_{1}$ | $\mathbf{A}_{0}$ | EN | On Switch <br> Pair |
| :---: | :---: | :---: | :---: |
| $X$ | $X$ | 0 | NONE |
| 0 | 0 | 1 | $1 a, 1 b$ |
| 0 | 1 | 1 | $2 a, 2 b$ |
| 1 | 0 | 1 | $3 a, 3 b$ |
| 1 | 1 | 1 | $4 a, 4 b$ |

$A_{0}, A_{1}, E N$
Logic "1" $=V_{\text {AH }} \geq 2.4 \mathrm{~V}$
Logic " 0 " $=V_{A L} \leq 0.8 \mathrm{~V}$


0293-2
V+ Common to Substrate
TOP VIEW
Figure 2: Pin Configuration
(Outline dwg JE, PE)

[^56]| ABSOLUTE MAXIMUM RATINGS |  |
| :---: | :---: |
| $\mathrm{V}_{1}(\mathrm{~A}, \mathrm{EN})$ to Ground | $-15 \mathrm{~V},+15 \mathrm{~V}$ |
| $V_{S}$ or $V_{D}$ to $V^{+}$ | $+25 \mathrm{~V},-40 \mathrm{~V}$ |
| $\mathrm{V}_{S}$ or $\mathrm{V}_{\mathrm{D}}$ to $\mathrm{V}^{-}$ | -25V, +40V |
| $\mathrm{V}+$ to Ground | 20 V |
| V- to Ground | -20V |
| Current (Any Terminal) | 20 mA |
| Operating Temperature |  |
| C Suffix | $.0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| 1 Suffix | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| M Suffix | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Storage Temperature

| C Suffix | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :---: | :---: |
| 1 \& M Suffix | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec ) | $.300^{\circ} \mathrm{C}$ |
| Power Dissipation* |  |
| CERDIP Package** | .900 mW |
| Plastic Package*** | 470 mW |

*Device mounted with all leads soldered or welded to PC board.
-*Derate $12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
***Derate $6.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ELECTRICAL CHARACTERISTICS $\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=2.4 \mathrm{~V}$, unless otherwise specified.

| Characteristic | Measured Terminal | $\left\lvert\, \begin{gathered} \text { No } \\ \text { Tests } \\ \text { Per } \\ \text { Temp } \end{gathered}\right.$ | Test Conditions | $\begin{aligned} & \text { Typ } \\ & 25^{\circ} \mathrm{C} \end{aligned}$ | Max Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | M Suffix |  |  | C Suffix |  |  |  |
|  |  |  |  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $\begin{array}{\|c\|} \hline-25^{\circ} \mathrm{C} / \\ 0^{\circ} \mathrm{C} \\ \hline \end{array}$ | $25^{\circ} \mathrm{C}$ | $\begin{aligned} & 85^{\circ} \mathrm{C} / \\ & 70^{\circ} \mathrm{C} \end{aligned}$ |  |

## SWITCH

| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | $S$ to D | 8 | $\begin{array}{\|l} \hline V_{D}=10 \mathrm{~V}, \\ \mathrm{I}_{\mathrm{S}}=-100 \mu \mathrm{~A} \\ \hline \end{array}$ | Sequence each switch on$\begin{aligned} & \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V} \end{aligned}$ | 900 | 1200 | 1200 | 1800 | 1500 | 1500 | 2000 | $\Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 8 | $\begin{aligned} & V_{D}=-10 \mathrm{~V} \\ & \mathrm{IS}_{\mathrm{S}}=-100 \mu \mathrm{~A} \end{aligned}$ |  | 900 | 1200 | 1200 | 1800 | 1500 | 1500 | 2000 |  |
| $\Delta \mathrm{R}_{\mathrm{DS} \text { (on) }}$ |  |  | $\Delta R_{\mathrm{DS} \text { (on) }}=\frac{\mathrm{R}_{\mathrm{DS} \text { (on) max }}-\mathrm{R}_{\mathrm{DS} \text { (on) min }}}{\mathrm{R}_{\mathrm{DS} \text { (on)avg. }}}$ |  | 5 |  |  |  |  |  |  | \% |
| S(off) | S | 8 | $\begin{aligned} & V_{S}=10 \mathrm{~V}, \\ & V_{D}=-10 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{EN}}=0.8 \mathrm{~V}$ | $\pm 0.02$ |  | $\pm 0.5$ | $\pm 50$ |  | $\pm 1.0$ | $\pm 50$ | nA |
|  |  | 8 | $\begin{aligned} & V_{S}=-10 \mathrm{~V}, \\ & V_{D}=10 \mathrm{~V} \end{aligned}$ |  | $\pm 0.02$ |  | $\pm 0.5$ | $\pm 50$ |  | $\pm 1.0$ | $\pm 50$ |  |
| lD(off) | D | 1 | $\begin{aligned} & V_{D}=10 \mathrm{~V}, \\ & V_{S}=-10 \mathrm{~V} \end{aligned}$ |  | $\pm 0.02$ |  | $\pm 1.0$ | $\pm 100$ |  | $\pm 2.0$ | $\pm 100$ |  |
|  |  | 1 | $\mathrm{V}_{\mathrm{D}}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=10 \mathrm{~V}$ |  | $\pm 0.05$ |  | $\pm 1.0$ | $\pm 100$ |  | $\pm 2.0$ | $\pm 100$ |  |
| D(on) | D | 8 | $\mathrm{V}_{\mathrm{S} \text { (All) }}=\mathrm{V}_{\mathrm{D}}=10 \mathrm{~V}$ | Sequence each switch on | $\pm 0.1$ |  | $\pm 2.0$ | $\pm 100$ |  | $\pm 5.0$ | $\pm 100$ |  |
|  |  | 8 | $\mathrm{V}_{\mathrm{S} \text { (All }}=\mathrm{V}_{\mathrm{D}}=-10 \mathrm{~V}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V} \end{aligned}$ | $\pm 0.1$ |  | $\pm 2.0$ | $\pm 100$ |  | $\pm 5.0$ | $\pm 100$ |  |

FAULT

| IS with <br> Power OFF | S | 8 | $\mathrm{V}_{\mathrm{SUPP}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}= \pm 25 \mathrm{~V}$, <br> $\mathrm{V}_{\mathrm{EN}}=\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}, \mathrm{~A}_{0}, A_{1}, A_{2}=0 \mathrm{~V}$ | $\pm 1.0$ |  | $\pm 2$ |  |  | $\pm 5$ |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IS(off) with <br> Overvoltage | S | 8 | $\mathrm{~V}_{\mathrm{IN}}= \pm 25 \mathrm{~V}, \mathrm{~V}_{0}= \pm 10 \mathrm{~V}$ | $\pm 1.0$ |  | $\pm 5$ |  |  | $\pm 10$ |  |  |

INPUT

| ${ }_{\text {EN(on) }}{ }^{\text {A }}$ (on) or | $\begin{gathered} \mathrm{A}_{0}, \mathrm{~A}_{1}, \mathrm{~A}_{\mathrm{A} 2} \\ \text { or } \mathrm{EN} \end{gathered}$ | 4 | $\mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}$ | 0.01 | -10 | -30 | -10 | -30 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {EN (off) }}{ }^{\prime}$ (off) |  | 4 | $\mathrm{V}_{\mathrm{A}}=15 \mathrm{~V}$ | 0.01 | 10 | 30 | 10 | 30 |  |

## ELECTRICAL CHARACTERISTICS

$\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=2.4 \mathrm{~V}$, unless otherwise specified. (Continued)

| Characteristic |  | Measured Terminal | No <br> Tests <br> Per <br> Temp | Test Conditions |  | $\begin{gathered} \text { Typ } \\ 25^{\circ} \mathrm{C} \end{gathered}$ | Max Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | M Suffix |  |  |  | C Suffix |  |
|  |  | $-55^{\circ} \mathrm{C}$ |  |  |  | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $\begin{array}{\|c\|} \hline-20^{\circ} \mathrm{C} / \\ 0^{\circ} \mathrm{C} \\ \hline \end{array}$ | $25^{\circ} \mathrm{C}$ | $\begin{aligned} & 85^{\circ} \mathrm{C} / \\ & 70^{\circ} \mathrm{C} \end{aligned}$ |  |
| DYNAMIC |  |  |  |  |  |  |  |  |  |  |  |  |  |
| transition |  |  | D |  | See F |  | gure 3 | 0.3 |  |  |  |  |  |  | $\mu \mathrm{S}$ |
| topen |  |  | D |  | See Figure 4 |  | 0.2 |  |  |  |  |  |  |  |
| $t_{\text {on(EN }}$ ) |  | D |  | See Figure 5 |  |  | 0.6 |  | 1.5 |  |  |  |  |  |
| $\mathrm{t}_{\text {off }}(\mathrm{EN})$ |  | D |  |  |  | 0.4 |  | 1 |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{on}} \mathrm{t}_{\text {off }}$ Break-Before-Make Delay Settling Time |  | D |  | $\begin{array}{r} \mathrm{V}_{\mathrm{EN}}=+5 \mathrm{~V}, \mathrm{~A}_{0} \\ \mathrm{~V}_{\mathrm{IN}}= \\ \text { See } \end{array}$ | $A_{1}, A_{2}$ Strobed 10 V , gure 6 | 10 |  |  |  |  |  |  | ns |  |
| $\begin{aligned} & \text { "OFF"' } \\ & \text { Isolation } \end{aligned}$ |  | D |  | $\begin{array}{r} \mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}= \\ \mathrm{V}_{\mathrm{S}}=3 \mathrm{VRM} \end{array}$ | $\begin{aligned} & 00 \Omega, C_{L}=3 p F, \\ & f=500 \mathrm{kHz} \end{aligned}$ | 60 |  |  |  |  |  |  | dB |  |
| $\mathrm{C}_{\text {S(off) }}$ |  | S |  | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}$ | $\begin{aligned} & V_{E N}=0 V \\ & f=140 \mathrm{kHz} \\ & \text { to } 1 \mathrm{MHz} \end{aligned}$ | 5 |  |  |  |  |  |  | pF |  |
| $C_{D(\text { ffi) }}$ |  | D |  | $\mathrm{V}_{\mathrm{D}}=0 \mathrm{~V}$ |  | 25 |  |  |  |  |  |  |  |  |
| C ${ }_{\text {DS(ofi) }}$ |  | D to S |  | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=0 \mathrm{~V}$ |  | 1 |  |  |  |  |  |  |  |  |
| SUPPLY |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Supply Current | + | $1+$ | 1 | $\begin{gathered} V_{E N}=5 \mathrm{~V} \\ \text { All } V_{A}=0 \mathrm{~V} / 5 \mathrm{~V} \end{gathered}$ |  | 0.5 | 0.7 | 0.6 | 0.5 |  | 1.0 |  | mA |  |
|  | - | 1- | 1 |  |  | 0.02 | 0.7 | 0.6 | 0.5 |  | 1.0 |  |  |  |

Note 1. Readings taken 400 ms after the overvoltage occurs:

## SWITCHING INFORMATION




0293-6

0293-5
Figure 4: $t_{\text {open }}$ (Break-Before-Make) Switching Test Circuit and Waveforms


0293-8
0293-7
Figure 5: Enable $t_{\text {on }}$ and $t_{\text {off }}$ Switching Test Circuit and Waveforms


Figure 6: Break-Before-Make Delay Test Circuit and Waveforms

## DETAILED DESCRIPTION

The IH5208, like all Harris' multiplexers, contains a set of CMOS switches that form the channels, and driver and decoder circuitry to control which channel turns ON, if any. In addition, the IH5208 contains an internal regulator which provides a fully TTL compatible ENable input that is identical in operation to the Address inputs. This does away with the special conditions that many multiplexer enable inputs require for proper logic swings. The identical circuit conditions of the ENable and Address lines also helps ensure the extension of break-before-make switching to wider multiplexer systems (see applications section).

Another, and more important difference lies in the switching channel. Previous devices have used parallel n - and p channel MOSFET switches. While this scheme yields reasonably good ON resistance characteristics and allows the switching of rail-to-rail input signals, it also has a number of drawbacks. The sources and drains of the switch transistors will conduct to the substrate if the input goes outside the supply rails, and even careful use of diodes cannot avoid channel-to-output and channel-to-channel coupling in cases of input overrange. The IH5208 uses a novel series arrangement of the p - and n -channel switches (Figure 7) combined with the dielectrically isolated process to eliminate these problems.


0293-11
Figure 7: Series Connection of Channel Switches
Within the normal analog signal range, the inherent variation of switch ON resistance will balance out almost as well as the customary parallel configuration, but as the analog signal approaches either supply rail, even for an ON channel, either the p - or the n -channel will become a source follower, disconnecting the channel (Figure 8). Thus protection is provided for any input or output channel against overvoltage, even ir the absence of multiplexer supply voltages. This applies up to the breakdown voltage of the respective switches. Figure 9 shows a more detailed schematic of the channel switches, including the back-gate driver devices which ensure optimum channel ON resistances and breakdown voltage under the various conditions.

(a) OVERVOLTAGE WITH MUX POWER OFF

(b) OVERVOLTAGE WITH MUX POWER ON

Figure 8: Overvoltage Protection
Under some circumstances, if the logic inputs are present but the multiplexer supplies are not, the circuit will use the logic inputs as a sort of phantom supply; this could result in an output up to that logic level. To prevent this from occurring, simply ensure that the ENable pin is LOW any time the multiplexer supply voltages are missing (Figure 10).


0293-14
Figure 9: Detailed Channel Switch Schematic


Figure 10: Protection Against Logic Input

## MAXIMUM SIGNAL HANDLING CAPABILITY

The IH 5208 is designed to handle signals in the $\pm 10 \mathrm{~V}$ range, with a typical $\mathrm{r}_{\mathrm{DS}}(\mathrm{on})$ of $900 \Omega$; it can successfully handle signals up to $\pm 12 \mathrm{~V}$, however, $\mathrm{r}_{\mathrm{DS}}(\mathrm{on})$ will increase to about $1.8 \mathrm{k} \Omega$. Beyond $\pm 12 \mathrm{~V}$ the device approaches an open circuit, and thus $\pm 12 \mathrm{~V}$ is about the practical limit, see Figure 11.

Figure 12 shows the input/output characteristics of an ON channel, illustrating the inherent limiting action of the series switch connection (see Detailed Description), while Figure 13 gives the ON resistance variation with temperature.


0293-16
Figure 11: R $\mathbf{R S}_{\text {(on) }}$ vs Analog Signal Voltage


0293-17
Figure 12: MUX Output Voltage vs Input Voltage Channel 1 Shown; All Channels Similar


Figure 13: Typical RDS(on) Variation with Temperature

USING THE IH5208 WITH SUPPLIES OTHER THAN $\pm 15 \mathrm{~V}$

The IH5208 will operate successfully with supply voltages from $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$, however $\mathrm{r}_{\mathrm{DS}}(\mathrm{on})$ increases as supply voltage decreases, as shown in Figure 11. Leakage currents, on the other hand, decrease with a lowering of supply voltage, and therefore the error term product of $r_{\mathrm{DS}}^{\mathrm{D}}(\mathrm{on})$ and leakage current remains reasonably constant. rDS(on) also decreases as signal levels decrease. For high system accuracy [acceptable levels of $r_{\text {DS(on) }}$ ] the maximum input signal should be $3 V$ less than the supply voltages. The logic thresholds remain TTL compatible.

## APPLICATION NOTES

Further information may be found in:
A003 "Understanding and Applying the Analog Switch"
A006 "A New CMOS Analog Gate Technology"
A020 "A Cookbook Approach to High Speed Data Acquisition and Microprocessor Interfacing"'

## IH5208 APPLICATIONS INFORMATION



Figure 14: 2 of 16 Channel Multiplexer Using Two IH5208s. Overvoltage Protection and Break-Before-Make Switching Are Extended to All Channels.


Figure 15: Submultiplexed 2 of 32 System. The Two IH5043s Are Overvoltage Protected By The IH5208s. Submultiplexing Reduces Output Capacitance and Leakage Currents.

## IH5216 8-Channel Differential Fault Protected CMOS Analog Multiplexer

## GENERAL DESCRIPTION

The IH5216 is a dielectrically isolated CMOS monolithic analog multiplexer, designed as a plug-in replacement for the H 547 and similar devices, but adding fault protection to the standard performance. A unique serial MOSFET switch ensures that an OFF channel will remain OFF when the input exceeds the supply rails by up to $\pm 25 \mathrm{~V}$, even with the supply voltage at zero. Further, an ON channel will be limited to a throughput of about 1.5 V less than the supply rails, thus affording protection to any following circuitry such as op amps, D/A converters, etc. Cross talk onto "good" channels is also prevented.

A binary 3-bit address code together with the ENable input allows selection of any channel pair or none at all. These 4 inputs are all TTL compatible for easy logic interface. The ENable input also facilitates MUX expansion and cascading.

## ORDERING INFORMATION

| Part <br> Number | Temperature <br> Range | Package |
| :---: | :---: | :---: |
| IH 5216 MJI | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 pin CERDIP |
| IH 5216 CJI | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 28 pin CERDIP |
| $I \mathrm{H} 5216 \mathrm{CPI}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 28 pin Plastic DIP |

## FEATURES

- All Channels OFF When Power OFF, for Analog Signals Up to $\pm 25 \mathrm{~V}$
- Power Supply Quiescent Current Less Than 1mA
- $\pm 13 V$ Analog Signal Range
- No SCR Latchup
- Break-Before-Make Switching
- TTL and CMOS Compatible Strobe Control
- Pin Compatible With HI547
- Any Channel Turns OFF If Input Exceeds Supply Rails By Up to $\pm \mathbf{2 5 V}$
- TTL and CMOS Compatible Binary Address and ENable Inputs


## TRUTH TABLE

| $\mathbf{A}_{\mathbf{2}}$ | $\mathbf{A}_{\mathbf{1}}$ | $\mathbf{A}_{\mathbf{0}}$ | EN | On Switch <br> Pair |
| :---: | :---: | :---: | :---: | :---: |
| X | X | X | 0 | NONE |
| 0 | 0 | 0 | 1 | 1 |
| 0 | 0 | 1 | 1 | 2 |
| 0 | 1 | 0 | 1 | 3 |
| 0 | 1 | 1 | 1 | 4 |
| 1 | 0 | 0 | 1 | 5 |
| 1 | 0 | 1 | 1 | 6 |
| 1 | 1 | 0 | 1 | 7 |
| 1 | 1 | 1 | 1 | 8 |

Logic "1" $=\mathrm{V}_{\mathrm{AH}} \geq 2.4 \mathrm{~V} \mathrm{~V}_{\mathrm{ENH}} \geq 2.4 \mathrm{~V}$ Logic " 0 " $=\mathrm{V}_{\mathrm{AL}} \leq 0.8 \mathrm{~V}$ -


3 LINE BINARY ADDRESS INPUTS
( 000 ) AND EN $=5 \mathrm{~V}$
ABOVE EXAMPLE SHOWS CHANNELS 1a AND ib ON.
0294-2
Figure 2: Functional Diagram

## ABSOLUTE MAXIMUM RATINGS

| $\mathrm{V}_{\text {IN }}(\mathrm{A}, \mathrm{EN})$ to Ground | -15 V to +15 V |
| :---: | :---: |
| $V_{S}$ or $V_{D}$ to $V^{+}$ | +25 V to -40 V |
| $V_{S}$ or $V_{D}$ to $V^{-}$ | -25 V to +40 V |
| $\mathrm{V}^{+}$to Ground | 20 V |
| $V^{-}$to Ground | -20V |
| Current (Any Terminal) | 20 mA |
| Operating Temperature |  |
| C Suffix | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| M Suffix | $55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Storage Temperature

| C Suffix | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :---: | :---: |
| M Suffix | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec ) | $300^{\circ} \mathrm{C}$ |
| Power Dissipation* |  |
| 28-Pin CERDIP Package**. | 1200 mW |
| 28-Pin Plastic Package*** | 625 mW |

-Device mounted with all leads soldered or welded to PC board.

- Derate $16 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
**'Derate $8.3 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended period's may affect device reliability.

ELECTRICAL CHARACTERISTICS $\left(\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=2.4 \mathrm{~V}\right.$, unless otherwise specified.)

| Characteristic | Measured Terminal | No <br> Tests <br> Per <br> Temp | Test Conditions |  | $\begin{aligned} & \text { Typ } \\ & 25^{\circ} \mathrm{C} \end{aligned}$ | Max Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | M Suffix | C Suffix |  |  |  |
|  |  |  |  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $70^{\circ} \mathrm{C}$ |  |
| SWITCH |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | S to D | 16 | $\begin{aligned} & V_{D}=10 V, \\ & I_{S}=-100 \mu \mathrm{~A} \end{aligned}$ | Sequence each switch on$\begin{aligned} & \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V} \end{aligned}$ |  | 900 | 1200 | 1200 | 1800 | 1500 | 1500 | 2000 | $\Omega$ |
|  |  | 16 | $\begin{aligned} & V_{D}=-10 \mathrm{~V} \\ & \mathrm{I}=-100 \mu \mathrm{~A} \end{aligned}$ |  |  | 900 | 1200 | 1200 | 1800 | 1500 | 1500 | 2000 |  |
| $\Delta \mathrm{R}_{\mathrm{DS} \text { (on) }}$ |  |  | $\begin{aligned} \Delta R_{\mathrm{DS}(\text { on) })}= & \frac{R_{\mathrm{DS} \text { (on) } \max }-R_{\mathrm{DS} \text { (on) } \min }}{R_{\mathrm{DS} \text { (on)avg. }}} \\ & V_{\mathrm{S}}= \pm 10 \mathrm{~V} \end{aligned}$ |  | 5 |  |  |  |  |  |  | \% |  |
| IS(off) | S | 16 | $\begin{aligned} & V_{S}=10 \mathrm{~V}, \\ & V_{D}=-10 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{EN}}=0.8 \mathrm{~V}$ | $\pm 0.02$ |  | $\pm 0.5$ | $\pm 50$ |  | $\pm 1.0$ | $\pm 50$ | nA |  |
|  |  | 16 | $\begin{aligned} & V_{S}=-10 \mathrm{~V}, \\ & V_{D}=10 \mathrm{~V} \end{aligned}$ |  | $\pm 0.02$ |  | $\pm 0.5$ | $\pm 50$ |  | $\pm 1.0$ | $\pm 50$ |  |  |
| ${ }^{\text {d }}$ (off) | D | 1 | $\begin{aligned} & V_{D}=10 \mathrm{~V} \\ & V_{S}=-10 \mathrm{~V} \end{aligned}$ |  | $\pm 0.05$ |  | $\pm 1.0$ | $\pm 100$ |  | $\pm 2.0$ | $\pm 100$ |  |  |
|  |  | 1 | $V_{D}=-10 \mathrm{~V}, \mathrm{~V}_{S}=10 \mathrm{~V}$ |  | $\pm 0.05$ |  | $\pm 1.0$ | $\pm 100$ |  | $\pm 2.0$ | $\pm 100$ |  |  |
| ldon) | D | 16 | $\mathrm{V}_{\mathrm{S} \text { (All) }}=\mathrm{V}_{\mathrm{D}}=10 \mathrm{~V}$ | Sequence each switch on | $\pm 0.1$ |  | $\pm 2.0$ | $\pm 100$ |  | $\pm 4.0$ | $\pm 100$ |  |  |
|  |  | 16 | $\mathrm{V}_{\mathrm{S} \text { (AII) }}=\mathrm{V}_{\mathrm{D}}=-10 \mathrm{~V}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V} \end{aligned}$ | $\pm 0.1$ |  | $\pm 2.0$ | $\pm 100$ |  | $\pm 4.0$ | $\pm 100$ |  |  |

## FAULT

| IS with <br> Power OFF | S | 16 | $\mathrm{V}_{\mathrm{SUPP}}=0 \mathrm{~V}, \mathrm{~V}_{1 N}= \pm 25 \mathrm{~V}$, <br> $\mathrm{V}_{\mathrm{EN}}=\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}, \mathrm{~A}_{0}, \mathrm{~A}_{1}, A_{2}=0 \mathrm{~V}$ or 5 V | $\pm 1.0$ |  | $\pm 2.0$ |  |  | $\pm 5.0$ |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IS(off) <br> with <br> Overvoltage | S | 16 | $\mathrm{~V}_{I N}= \pm 25 \mathrm{~V}, \mathrm{~V}_{0}= \pm 10 \mathrm{~V}$ | $\pm 1.0$ |  | $\pm 2.0$ |  |  | $\pm 5.0$ |  |  |

## ELECTRICAL CHARACTERISTICS

( $\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=2.4 \mathrm{~V}$, unless otherwise specified.) (Continued)

| Characteristic |  | Measured No <br> Tests <br> Terminal <br> Per <br> Temp |  | Test Conditions |  | $\begin{aligned} & \text { Typ } \\ & 25^{\circ} \mathrm{C} \end{aligned}$ | Max Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | M Suffix | C Suffix |  |  |  |  |
|  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ |  |  | $125^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $70^{\circ} \mathrm{C}$ |  |
| INPUT |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $l_{E N(o n)} I_{\text {(on) }}$ or <br> $I_{E N(o f f)} I_{\text {(off) }}$ |  |  |  | $\mathrm{A}_{0}, \mathrm{~A}_{1}$ <br> $A_{2}, A_{3}$ <br> or EN | 4 |  | $\mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}$ |  | 0.01 |  | -10 | $-30$ |  | -10 | -30 |  |
|  |  | 4 | $V_{A}=15 \mathrm{~V}$ |  | 0.01 |  | 10 | 30 |  | 10 | 30 |  |  |
| DYNAMIC |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {transition }}$ |  |  |  | D |  | See Figure 3 |  | 0.3 |  | 1 |  |  |  |  |  |
| $\mathrm{t}_{\text {open }}$ |  | D |  |  | See Figure 4 |  | 0.2 |  |  |  |  |  |  | $\mu \mathrm{S}$ |
| ton(EN) |  | D |  | See Figure 5 |  | 0.6 |  | 1.5 |  |  |  |  |  |
| $\mathrm{t}_{\text {off(EN) }}$ |  | D |  |  |  | 0.4 |  | 1 |  |  |  |  |  |
| $\mathrm{t}_{\text {on }}-\mathrm{t}_{\text {off }}$ Before-M Delay S Time | ak- | D |  | $\begin{array}{r} \mathrm{V}_{\mathrm{EN}}=+5 \mathrm{~V}, \mathrm{~A}_{0} \\ \mathrm{~V}_{\mathrm{IN}}= \\ \text { See Figure } 6 \end{array}$ | $\begin{aligned} & A_{1}, A_{2} \text { Strobed } \\ & =10 \mathrm{~V} . \end{aligned}$ | 25 |  |  |  |  |  |  | ns |
| "OFF" <br> Isolation |  | D |  | $\begin{gathered} \mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{C}_{\mathrm{L}}=3 \mathrm{pF}, \\ \mathrm{~V}_{\mathrm{S}}=3 \mathrm{VRMS}, \mathrm{f}=500 \mathrm{kHz} \end{gathered}$ |  | 60 |  |  |  |  |  |  | dB |
| $\mathrm{C}_{\text {s(off) }}$ |  | S |  | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}, \\ & \mathrm{f}=140 \mathrm{kHz} \\ & \text { to } 1 \mathrm{MHz} \end{aligned}$ | 5 |  |  |  |  |  |  | pF |
| $\mathrm{C}_{\mathrm{D} \text { (off) }}$ |  | D |  | $\mathrm{V}_{\mathrm{D}}=0 \mathrm{~V}$ |  | 25 |  |  |  |  |  |  |  |
| $\mathrm{C}_{\text {DS }}$ (off) |  | D to S |  | $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=0 \mathrm{~V}$ |  | 1 |  |  |  |  |  |  |  |
| SUPPLY |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Supply | $+$ | $1+$ | 1 | All $\mathrm{V}_{\text {A }}$ | V/5V | 0.5 |  | 0.6 |  |  | 1.0 |  |  |
| Current | - | $1-$ | 1 |  |  | 0.02 |  | 0.6 |  |  | 1.0 |  |  |



0294-3


Figure 3: transition Switching Test Circuit and Waveforms


## DETAILED DESCRIPTION

The IH5216, like all Harris' multiplexers, contains a set of CMOS switches that form the channels, and driver and decoder circuitry to control which channel turns ON, if any. In addition, the IH5216 contains an internal regulator which provides a fully TTL compatibje ENable input that is identical in operation to the Address inputs. This does away with the special conditions that many multiplexer enable inputs require for proper logic swings. The identical circuit conditions of the ENable and Address lines also helps ensure the extension of break-before-make switching to wider multiplexer systems (see applications section).
Another, and more important difference lies in the switching channel. Previous devices have used parallel n - and p channel MOSFET switches. While this scheme yields reasonably good ON resistance characteristics and allows the switching of rail-to-rail input signals, it also has a number of drawbacks. The sources and drains of the switch transistors will conduct to the substrate if the input goes outside the supply rails, and even careful use of diodes cannot avoid channel-to-output and channel-to-channel coupling in cases of input overrange. The IH5216 uses a novel series arrangement of the p - and n -channel switches (Figure 7) combined with the dielectrically isolated process to eliminate these problems.


0294-11
Figure 7: Series Connection of Channel Switches
Within the normal analog signal range, the inherent variation of switch ON resistance will balance out almost as well as the customary parallel configuration, but as the analog signal approaches either supply rail, even for an ON channel, either the p - or the n -channel will become a source follower, disconnecting the channel (Figure 8). Thus protection is provided for any input or output channel against overvoltage, even in the absence of multiplexer supply voltages. This applies up to the breakdown voltage of the respective switches. Figure 9 shows a more detailed schematic of the channel switches, including the back-gate driver devices which ensure optimum channel ON resistances and breakdown voltage under the various conditions.


0294-12
(a) OVERVOLTAGE WITH MUX POWER OFF


Figure 8: Overvoltage Protection
Under some circumstances, if the logic inputs are present but the multiplexer supplies are not, the circuit will use the logic inputs as a sort of phantom supply; this could result in an output up to that logic level. To prevent this from occurring, simply ensure that the ENable pin is LOW any time the multiplexer supply voltages are missing (Figure 10).


0294-14
Figure 9: Detailed Channel Switch Schematic


Figure 10: Protection Against Logic Input

## MAXIMUM SIGNAL HANDLING CAPABILITY

The IH5216 is designed to handle signals in the $\pm 10 \mathrm{~V}$ range, with a typical $\mathrm{rDS}(\mathrm{on})$ of $900 \Omega$; it can successfully handle signals up to $\pm 12 \mathrm{~V}$, however, $\mathrm{r}_{\mathrm{DS}(\mathrm{on})}$ will increase to about $1.8 \mathrm{k} \Omega$. Beyond $\pm 12 \mathrm{~V}$ the device approaches an open circuit, and thus $\pm 12 \mathrm{~V}$ is about the practical limit, see Figure 11.

Figure 12 shows the input/output characteristics of an ON channel, illustrating the inherent limiting action of the series switch connection (see Detailed Description), while Figure 13 gives the ON resistance variation with temperature.

## USING THE IH5216 WITH SUPPLIES OTHER THAN $\pm 15 \mathrm{~V}$

The IH5216 will operate successfully with supply voltages from $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$, however $\mathrm{r} \mathrm{DS}(\mathrm{on})$ increases as supply voltage decreases, as shown in Figure 11. Leakage currents, on the other hand, decrease with a lowering of supply voltage, and therefore the error term product of $r_{\mathrm{DS}}^{\mathrm{D}}(\mathrm{on})$ and leakage current remains reasonably constant. rDS(on) also decreases as signal levels decrease. For high system accuracy [acceptable levels of $\mathrm{r}_{\mathrm{DS}(o n)}$ ] the maximum input signal should be 3 V less than the supply voltages. The logic thresholds remain TTL compatible.


Figure 11: $\mathrm{r}_{\mathrm{DS}(\mathrm{on})} \mathrm{vs}$ Signal Input Voltage @ $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$



0294-18
Figure 13: Typical $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$ Variation vs Temperature


Figure 14: 2 of 32 Channel Multiplexer Using 2 IH5216s

TRUTH TABLE

| $\mathbf{A}_{\mathbf{3}}$ | $\mathbf{A}_{\mathbf{2}}$ | $\mathbf{A}_{\mathbf{1}}$ | $\mathbf{A}_{\mathbf{0}}$ | On Switch |  |
| :---: | :---: | :---: | :---: | :---: | :--- |
| 0 | 0 | 0 | 0 | S1a |  |
| 0 | 0 | 0 | 1 | S2a |  |
| 0 | 0 | 1 | 0 | S3a |  |
| 0 | 0 | 1 | 1 | S4a |  |
| 0 | 1 | 0 | 0 | S5a |  |
| 0 | 1 | 0 | 1 | S6a |  |
| 0 | 1 | 1 | 0 | S7a |  |
| 0 | 1 | 1 | 1 | S8a | $V_{\text {OUT1 }}$ |
| 1 | 0 | 0 | 0 | S9a |  |
| 1 | 0 | 0 | 1 | S10a |  |
| 1 | 0 | 1 | 0 | S11a |  |
| 1 | 0 | 1 | 1 | S12a |  |
| 1 | 1 | 0 | 0 | S13a |  |
| 1 | 1 | 0 | 1 | S14a |  |
| 1 | 1 | 1 | 0 | S15a |  |
| 1 | 1 | 1 | 1 | S16a |  |

TRUTH TABLE

| $\mathbf{A}_{\mathbf{3}}$ | $\mathbf{A}_{\mathbf{2}}$ | $\mathbf{A}_{\mathbf{1}}$ | $\mathbf{A}_{\mathbf{0}}$ | On Switch |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | S1b |  |
| 0 | 0 | 0 | 1 | S2b |  |
| 0 | 0 | 1 | 0 | S3b |  |
| 0 | 0 | 1 | 1 | S4b |  |
| 0 | 1 | 0 | 0 | S5b |  |
| 0 | 1 | 0 | 1 | S6b |  |
| 0 | 1 | 1 | 0 | S7b |  |
| 0 | 1 | 1 | 1 | S8b | OUT2 |
| 1 | 0 | 0 | 0 | S9b |  |
| 1 | 0 | 0 | 1 | S10b |  |
| 1 | 0 | 1 | 0 | S11b |  |
| 1 | 0 | 1 | 1 | S12b |  |
| 1 | 1 | 0 | 0 | S13b |  |
| 1 | 1 | 0 | 1 | S14b |  |
| 1 | 1 | 1 | 0 | S15b |  |
| 1 | 1 | 1 | 1 | S16b |  |



0294-20
Figure 15: $\mathbf{2}$ of $\mathbf{3 2}$ Multiplexer Using Two IH5216s, and An IH5043 for Submultiplexing

## General note on expandability

Figures 14, 15, and 16 show how the IH5216 is expanded. Figure 14 shows a 2 of 32 multiplexer, using 2 IH5216s. Corresponding output points of each of the 1 H 5216 s are connected together, and the ENable input strobe is used as the $\mathrm{A}_{3}$ input. Since each output (pins 2 and 28 ) corresponds
to an "ON" FET and an "OFF" FET, the overall system looks like 1 "ON" FET and 7 "OFF" FETs for each of the $\mathrm{V}_{\text {out1 }}$ and $\mathrm{V}_{\text {out2 }}$ outputs. Thus the output leakage will be 1 $I_{D(o n)}$ plus $7 I_{D(\text { off })} \mathrm{s}$ or about 0.45 nA at room temperature. Throughput speed will be typically $0.6 \mu \mathrm{~s}$ for $\mathrm{t}_{\mathrm{on}}$ and $0.4 \mu \mathrm{~s}$ for $t_{\text {off }}$, with throughput channel resistance in the $950 \Omega$ area.


0294-21
Figure 16: 2 of 64 Multiplexer Using 4 IH5216s and 2 IH5043s as Submultiplexers

Figure 15 shows the 2 of 32 MUX, with a second tier of submultiplexing added to reduce leakage and output capacitance. The IH5043 has typical ON resistance of $50 \Omega$ (max. is $75 \Omega$ ) so it only increases throughput channel resistance from the 900 ohms of Figure 14 to about 950 ohms for Figure 15. Throughput channel speed is a little slower by about $0.5 \mu \mathrm{~s}$ for both ON and OFF time, and output leakage is about 0.2 nA .

Figure 16 shows a 2 of 64 MUX using 2 tier MUXing (similar to Figure 15). The IH5043 is used for the second tier of MUXing. Each $V_{\text {out }}$ point will see 7 OFF channels and 1 ON channel at anytime, so that the typical leakages will be about 0.45 nA . Throughput channel resistance will be in the $950 \Omega$ area and throughput switching speeds about $1.3 \mu \mathrm{~s}$ for ON time and $0.8 \mu \mathrm{~s}$ for OFF time.

The IH5043 was chosen as the second tier of the MUX because it will switch the same AC signals as the 5216 (typically plus and minus 15V) and uses break before make switching. Also power supply quiescent currents are typically $1-2 \mu \mathrm{~A}$ so that no excessive system power is generated. Note that the logic of the 5043 is such that it can be tied directly to the ENable input (as shown in the figures) with no extra logic being required.

## Enable input strobing levels

The ENable input acts as an enabling or disabling pin for the 5216 when used as a 2 out of 16 channel MUX, however when expanding the MUX to more than 16 channels, the EN pin acts as another address input. Figures 14 and 15 show the EN pin used as the $\mathrm{A}_{3}$ input. TTL and the Enable input is CMOS compatible.

## APPLICATION NOTES

Further information may be found in:
A003 "Understanding and Applying the Analog Switch"
A006 "A New CMOS Analog Gate Technology"
A020 "A Cookbook Approach to High Speed Data Acquisition and Microprocessor Interfacing"
R009 "Reduce CMOS Multiplexer Troubles through Proper Device Selection"

HARRIS

## GENERAL DESCRIPTION

The IH6108 is a CMOS one of 8 multiplexer. The part is a plug-in replacement for the DG508A. Three line decoding is used so that the 8 channels can be controlled by 3 Address inputs; additionally a fourth input is provided for use as a system enable. When the ENable input is high ( 5 V ), a channel is selected by the three Address inputs, and when low ( OV ) all channels are off. The 3 Address inputs are TTL and CMOS logic compatible, with a " 1 " corresponding to any voltage greater than 2.4 V .

## ORDERING INFORMATION

| Part <br> Number | Temperature <br> Range | Package |
| :---: | :---: | :---: |
| IH6108MJE | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 pin CERDIP |
| IH6108CJE | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 16 pin CERDIP |
| IH6108CPE | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 16 pin plastic DIP |

## FEATURES

- Ultra Low Leakage - $I_{D(o f f)} \leq 100 p A$ Typical
- $r_{\text {DS(on) }}<\mathbf{4 0 0}$ Ohms Over Full Signal and Temperature Range
- Power Supply Quiescent Current Less Than $100 \mu \mathrm{~A}$
- $\pm 14 \mathrm{~V}$ Analog Signal Range
- No SCR Latchup
- Break-Before-Make Switching
- Binary Address Control (3 Address Inputs Control 8 Channels)
- TTL and CMOS Compatible Strobe Control
- Pin Compatible With DG508A, HI-508 \& ADG508A
- Internal Diode In Series With $\mathbf{V}^{+}$for Fault Protection


3 LINE BINARY ADDRESS INPUTS
(10 1) AND EN @ 5V
ABOVE EXAMPLE SHOWS CHANNEL 6 TURNED ON.
0297-1

TRUTH TABLE

| $\mathbf{A}_{\mathbf{2}}$ | $\mathbf{A}_{\mathbf{1}}$ | $\mathbf{A}_{\mathbf{0}}$ | EN | On Switch |
| :---: | :---: | :---: | :---: | :---: |
| x | x | x | 0 | NONE |
| 0 | 0 | 0 | 1 | 1 |
| 0 | 0 | 1 | 1 | 2 |
| 0 | 1 | 0 | 1 | 3 |
| 0 | 1 | 1 | 1 | 4 |
| 1 | 0 | 0 | 1 | 5 |
| 1 | 0 | 1 | 1 | 6 |
| 1 | 1 | 0 | 1 | 7 |
| 1 | 1 | 1 | 1 | 8 |

$A_{0}, A_{1}, A_{2}$
Logic "1" $=\mathrm{V}_{\mathrm{AH}} \geq 2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{ENH}} \geq 4.5 \mathrm{~V}$
Logic " 0 " $=V_{A L} \leq 0.8 \mathrm{~V}$

Figure 2: Pin Configuration

## ABSOLUTE MAXIMUM RATINGS

| $\mathrm{V}_{\text {IN }}(\mathrm{A}, \mathrm{EN})$ to Ground | -15 V to 15V |
| :---: | :---: |
| $V_{S}$ or $V_{D}$ to $\mathrm{V}+$ | 0, -36V |
| $V_{S}$ or $V_{D}$ to V - | 0, 36V |
| $\mathrm{V}+$ to Ground | . 18 V |
| V - to Ground | -18V |
| Current (Any Terminal) | 30 mA |
| Current (Analog Source or Drain) | 20 mA |
| Operating Temperature |  |
| C Suffix | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| M Suffix | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature | -65 to $150^{\circ} \mathrm{C}$ |
| C Suffix. | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| M Suffix | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$\mathrm{V}^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=+5 \mathrm{~V}$ (Note 1 ), Ground $=0 \mathrm{~V}$, unless otherwise specified.

| Characteristic | Measured Terminal | No Tests Per Temp | $\begin{aligned} & \text { Typ } \\ & 25^{\circ} \mathrm{C} \end{aligned}$ | Test Conditions |  | Max Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | M Suffix |  |  | C Suffix |  |  |  |
|  |  |  |  |  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $70^{\circ} \mathrm{C}$ |  |
| SWITCH |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | $S$ to D | 8 | 180 | $\mathrm{V}_{\mathrm{D}}=+10 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=-1.0 \mathrm{~mA}$ | Sequence each switch on$\mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V}$ | 300 | 300 | 400 | 350 | 350 | 450 | $\Omega$ |
|  |  | 8 | 150 | $\mathrm{V}_{\mathrm{D}}=-10 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=-1.0 \mathrm{~mA}$ |  | 300 | 300 | 400 | 350 | 350 | 450 |  |
| $\Delta \mathrm{R}_{\mathrm{DS} \text { (on) }}$ |  |  | 20 | $R_{D S(o n)}=\frac{R_{D S}(o n) \max }{}-R_{D S}(o n)_{\min }, V_{\mathrm{DS}}= \pm 10 \mathrm{~V}$ |  |  |  |  |  |  |  | \% |
|  |  | 8 | 0.002 | $\mathrm{V}_{\mathrm{S}}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ | , |  | $\pm .5$ | $\pm 50$ |  | $\pm 1$ | $\pm 50$ | $n A$ |
| IS(OFF) | S | 8 | 0.002 | $\mathrm{V}_{\mathrm{S}}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{EN}}=0.8 \mathrm{~V}$ |  | $\pm .5$ | $\pm 50$ |  | $\pm 1$ | $\pm 50$ |  |
|  |  | 1 | 0.03 | $V_{D}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=-10 \mathrm{~V}$ |  |  | $\pm 2$ | $\pm 100$ |  | $\pm 5$ | $\pm 100$ |  |
| ID(OFF) | D | 1 | 0.03 | $V_{D}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=10 \mathrm{~V}$ |  |  | $\pm 2$ | $\pm 100$ |  | $\pm 5$ | $\pm 100$ |  |
|  |  | 8 | 0.1 | $V_{S(A L L)}=V_{D}=10 \mathrm{~V}$ | Sequence each switch on$\mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V}$ |  | $\pm 2$ | $\pm 100$ |  | $\pm 5$ | $\pm 100$ |  |
| $1 \mathrm{D}(\mathrm{ON})$ | D | 8 | 0.1 | $\mathrm{V}_{\mathrm{S}(\mathrm{ALL})}=\mathrm{V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  |  | $\pm 2$ | $\pm 100$ |  | $\pm 5$ | $\pm 100$ |  |

INPUT

| $\mathrm{I}_{\text {AN(ON) }}$ or $\mathrm{I}_{\text {A(On) }}$ | $\begin{gathered} A_{0}, A_{1} \text { or } A_{2} \\ \text { Inputs } \\ A_{0}, A_{1}, A_{2} \\ \hline \end{gathered}$ | 3 | 0.01 | $V_{A}=0 V$ |  | -10 | -30 | -10 | -30 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\left.\mathrm{I}_{\text {AN(OFF) }}\right\|^{\text {A (Off) }}$ |  | 3 | 0.01 | $V_{A}=14 \mathrm{~V}$ |  | 10 | 30 | 10 | 30 |  |
| $\mathrm{I}_{\mathrm{A}}$ |  | 3 | 0.01 | $V_{E N}=5 \mathrm{~V}$ | All $\mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}$ (Address pins) | -10 | -30 | -10 | -30 |  |
|  | EN | 1 | 0.01 | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  | -10 | -30 | -10 | -30 |  |

DYNAMIC


NOTE 1: See "Enable Input Strobing Levels", in Application Section.

ELECTRICAL CHARACTERISTICS (Continued)
$V^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=+5 \mathrm{~V}$ (Note 1), Ground $=0 \mathrm{~V}$, unless otherwise specified.

| Characteristic |  | Measured Terminal | No Tests Per Temp | $\begin{gathered} \text { Typ } \\ 25^{\circ} \mathrm{C} \end{gathered}$ | Test Conditions |  | Max Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | M Suffix |  |  |  |  | C Suffix |  |  |  |
|  |  | $-55^{\circ} \mathrm{C}$ |  |  |  |  | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $70^{\circ} \mathrm{C}$ |  |
| SUPPLY |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Supply Current | + |  | V+ | 1 | 40 | $\mathrm{V}_{\mathrm{EN}}=5 \mathrm{~V}$ | All $\mathrm{V}_{\mathrm{A}}=0 \mathrm{~V}$ or 5 V |  | 200 |  |  | 1000 |  | $\mu \mathrm{A}$ |
|  | - |  | V- | 1 | 2 |  |  |  | 100 |  |  | 1000 |  |  |
| Standby Current | + | v+ | 1 | 1 | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  |  | 100 |  |  | 1000 |  |  |  |
|  | - | V- | 1 | 1 |  |  |  | 100 |  |  | 1000 |  |  |  |

## SWITCHING INFORMATION



Figure 3: transition Switching Test Circuit and Waveforms


Figure 4: $\mathrm{t}_{\text {open }}$ (Break-Before-Make) Switching Test Circuit and Waveforms


Figure 5: $\mathrm{t}_{\mathrm{on}}$ and $\mathrm{t}_{\text {off }}$ Switching Test Circuit and Waveforms

## IH6108 APPLICATION INFORMATION

## ENable Input Strobing Levels

The ENable input on the IH6108 requires a minimum of +4.5 V to trigger to the " 1 " state and a maximum of +0.8 V to trigger to the " 0 " state. If the ENable input is being driven from TTL logic, a pull-up resistor of 1 k to $3 \mathrm{k} \Omega$ is required from the gate output to +5 V supply. (See Figure 6)


When the EN input is driven from CMOS logic, no pullup is necessary, see Fig. 7.


0297-10
Figure 7: ENable Input Driven from CMOS Logic

The supply voltage of the CD4009 affects the switching speed of the IH6108; the same is true for TTL supply voltage levels. The following chart shows the effect, on trans for a supply varying from +4.5 V to +5.5 V .

| CMOS or TTL | Typical trans |
| :---: | :---: |
| Supply Voltage | $@ \mathbf{2 5 ^ { \circ } \mathrm { C }}$ |
| +4.5 V | 400 ns |
| +4.75 V | 300 ns |
| +5.00 V | 250 ns |
| +5.25 V | 200 ns |
| +5.50 V | 175 ns |

The throughput rate can therefore be maximized by using $a+5 \mathrm{~V}$ to +5.5 V supply for the ENable Strobe Logic.
The examples shown in Figures 6 and 7 deal with ENable . strobing when expansion to more than eight channels is required. In these cases the EN terminal acts as a fourth address input. If eight channels or less are being multiplexed, the EN terminal can be directly connected to +5 V logic supply to enable the IH 6108 at all times.

## Using the IH6108 with supplies other than $\pm 15 \mathrm{~V}$

The IH6108 can be used with power supplies ranging from $\pm 6 \mathrm{~V}$ to $\pm 16 \mathrm{~V}$. The switch $\mathrm{r}_{\mathrm{DS}}(\mathrm{on})$ will increase as the
supply voltages decrease, however, the multiplexer error term (the product of leakage times $\mathrm{r}_{\mathrm{DS}}(\mathrm{on})$ ) will remain approximately constant since leakage decreases as the supply voltages are reduced.

Caution must be taken to ensure that the enable (EN) voltage is at least 0.7 V below $\mathrm{V}^{+}$at all times. If this is not done, the Address input strobing levels will not function properly. This may be achieved quite simply by connecting EN (pin 2) to $V^{+}$(pin 13) via a silicon diode as shown in Figure 8. When using this type of configuration, a further requirement must be met: the strobe levels of A0 and A1 must be within 2.5 V of the EN voltage in order to define a binary " 1 " state. For the case shown in Figure 8 the EN voltage is 11.3 V which means that logic high at A0 and A1 is $=+8.8 \mathrm{~V}$ (logic low continues to be $=0.8 \mathrm{~V}$ ). In this configuration the IH 6108 cannot be driven by TTL $(+5 \mathrm{~V})$ or CMOS ( +5 V ) logic. It can be driven by TTL open collector logic or CMOS logic with +12 V supplies.

If the logic and the IH6108 have common supplies, the EN pin should again be connected to the supply through a silicon diode. In this case, tying EN to the logic supply directly will not work since it violates the 0.7 V differential voltage required between $\mathrm{V}^{+}$and EN, (See Figure 9). A $1 \mu \mathrm{~F}$ capacitor can be placed across the diode to minimize switching glitches.


0297-11
Figure 8: IH6108 Connection Diagram for less than $\pm 15 \mathrm{~V}$ Supply Operation


0297-12
Figure 9: IH6108 Connection Diagram with ENable Input Strobing for less than $\pm 15 \mathrm{~V}$ Supply Operation

## Peak-to-Peak Signal Handling Capability

The IH6108 can handle input signals up to $\pm 14 \mathrm{~V}$ (actually -15 V to +14.3 V because of the input protection diode) when using $\pm 15 \mathrm{~V}$ supplies.

The electrical specifications of the IH6108 are guaranteed for $\pm 10 \mathrm{~V}$ signals, but the specifications have very minor changes for $\pm 14 \mathrm{~V}$ signals. The notable changes are slightly lower $\mathrm{r}_{\mathrm{DS}(o n)}$ and slightly higher leakages.


NOTE: TTL inverter must have pullup resistor to +5 V to drive EN input.

TRUTH TABLE

| $\mathbf{A}_{\mathbf{3}}$ | $\mathbf{A}_{\mathbf{2}}$ | $\mathbf{A}_{\mathbf{1}}$ | $\mathbf{A}_{\mathbf{0}}$ | On Switch |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | S 1 |
| 0 | 0 | 0 | 1 | S 2 |
| 0 | 0 | 1 | 0 | S 3 |
| 0 | 0 | 1 | 1 | S 4 |
| 0 | 1 | 0 | 0 | S 5 |
| 0 | 1 | 0 | 1 | S 6 |
| 0 | 1 | 1 | 0 | S 7 |
| 0 | 1 | 1 | 1 | S 8 |
| 1 | 0 | 0 | 0 | S 9 |
| 1 | 0 | 0 | 1 | S 10 |
| 1 | 0 | 1 | 0 | S 11 |
| 1 | 0 | 1 | 1 | S 12 |
| 1 | 1 | 0 | 0 | S 13 |
| 1 | 1 | 0 | 1 | S 14 |
| 1 | 1 | 1 | 0 | S 15 |
| 1 | 1 | 1 | 1 | S 16 |

Figure 10: 1 of 16 Channel Multiplexer Using Two IH6108's. OvervoItage Protection Is Maintained Between All Channels, As Is Break-Before-Make Switching.


0297-14
NOTE: TTL NOR gate must have pullup resistor to +5 V to drive EN inputs.

TRUTH TABLE

| $\mathbf{A}_{\mathbf{4}}$ | $\mathbf{A}_{\mathbf{3}}$ | $\mathbf{A}_{\mathbf{2}}$ | $\mathbf{A}_{\mathbf{1}}$ | $\mathbf{A}_{\mathbf{0}}$ | On Switch |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | S 1 |
| 0 | 0 | 0 | 0 | 1 | S 2 |
| 0 | 0 | 0 | 1 | 0 | S 3 |
| 0 | 0 | 0 | 1 | 1 | S 4 |
| 0 | 0 | 1 | 0 | 0 | S 5 |
| 0 | 0 | 1 | 0 | 1 | S 6 |
| 0 | 0 | 1 | 1 | 0 | S 7 |
| 0 | 0 | 1 | 1 | 1 | S 8 |
| 0 | 1 | 0 | 0 | 0 | S 9 |
| 0 | 1 | 0 | 0 | 1 | S 10 |
| 0 | 1 | 0 | 1 | 0 | S 11 |
| 0 | 1 | 0 | 1 | 1 | S 12 |
| 0 | 1 | 1 | 0 | 0 | S 13 |
| 0 | 1 | 1 | 0 | 1 | S 14 |
| 0 | 1 | 1 | 1 | 0 | S 15 |
| 0 | 1 | 1 | 1 | 1 | S 16 |

TRUTH TABLE

| $\mathbf{A}_{\mathbf{4}}$ | $\mathbf{A}_{\mathbf{3}}$ | $\mathbf{A}_{\mathbf{2}}$ | $\mathbf{A}_{\mathbf{1}}$ | $\mathbf{A}_{\mathbf{0}}$ | On Switch |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | 0 | 0 | 0 | S 17 |
| 1 | 0 | 0 | 0 | 1 | S 18 |
| 1 | 0 | 0 | 1 | 0 | S 19 |
| 1 | 0 | 0 | 1 | 1 | S 20 |
| 1 | 0 | 1 | 0 | 0 | S 21 |
| 1 | 0 | 1 | 0 | 1 | S 22 |
| 1 | 0 | 1 | 1 | 0 | S 23 |
| 1 | 0 | 1 | 1 | 1 | S 24 |
| 1 | 1 | 0 | 0 | 0 | S 25 |
| 1 | 1 | 0 | 0 | 1 | S 26 |
| 1 | 1 | 0 | 1 | 0 | S 27 |
| 1 | 1 | 0 | 1 | 1 | S 28 |
| 1 | 1 | 1 | 0 | 0 | S 29 |
| 1 | 1 | 1 | 0 | 1 | S 30 |
| 1 | 1 | 1 | 1 | 0 | S 31 |
| 1 | 1 | 1 | 1 | 1 | S 32 |

Figure 11: 1 of 32 Multiplexer Using 4 IH6108s and Two IH5053's As A Submultiplexer

$$
\begin{aligned}
& \text { 1) } A_{0^{\prime}}^{\prime} \text { or } \overline{A_{0}^{\prime}} \\
& \text { 2) } A_{1}^{\prime} \text { or } \overline{A_{1}^{\prime}} \\
& \text { 3) } A_{2^{\prime}}^{\prime} \text { or } \overline{A_{2}^{\prime}}
\end{aligned}
$$



Figure 12: IH6 108 Schematic Diagram


Figure 13: Enable Input and Level Shifter


Figure 14: Address Input and Level Shifter 4-Channel Differential CMOS Analog Multiplexer

## GENERAL DESCRIPTION

The IH6208 is a 2 of 8 CMOS multiplexer. The part is a plug-in replacement for the DG509A. Two line binary decoding is used so that the 8 channels can be controlled in pairs by the binary inputs; additionally a third input is provided to use as a system enable. When the ENable input is high ( 5 V ) the channels are sequenced by the 2 line binary inputs, and when low ( 0 V ) all channels are off. The 2 Address inputs are controlled by TTL logic or CMOS logic elements with a " 0 " corresponding to any voltage less than 0.8 V and a " 1 " corresponding to any voltage greater than 2.4 V . Note that the ENable input must be taken to 5 V to enable the system, and less than 0.8 V to disable the system.

## ORDERING INFORMATION

| Part Number | Temperature Range | Package |
| :---: | :---: | :---: |
| IH6208MJE | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 pin CERDIP |
| IH6208CJE | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 16 pin CERDIP |
| IH6208CPE | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 16 pin Plastic DIP |

## FEATURES

- Ultra Low Leakage - $I_{D(0 f f)} \leq 100 p A$ Typical
- $r_{\text {DS(on) }}<400$ Ohms Over Full Signal and Temperature Range
- Power Supply Quiescent Current Less Than $100 \mu \mathrm{~A}$
- $\pm 14 \mathrm{~V}$ Analog Signal Range
- No SCR Latchup
- Break-Before-Make Switching
- Binary Address Control (2 Address Inputs Control 2 Out of 8 Channels)
- TTL and CMOS Compatible Address Control
- Pin Compatible With HI509, DG509A \& ADG509A
- Internal Diode In Series With V+ For Fault Protection


TRUTH TABLE

| $\mathbf{A}_{\mathbf{1}}$ | $\mathbf{A}_{\mathbf{0}}$ | EN | On <br> Switch <br> Pair |
| :---: | :---: | :---: | :---: |
| $X$ | $X$ | 0 | NONE |
| 0 | 0 | 1 | $1 a, 1 b$ |
| 0 | 1 | 1 | $2 a, 2 b$ |
| 1 | 0 | 1 | $3 a, 3 b$ |
| 1 | 1 | 1 | $4 a, 4 b$ |

$A_{0}, A_{1}$
LOGIC " 1 " $=V_{A H} \geq 2.4 V V_{E N H} \geq 4.5 \mathrm{~V}$ LOGIC " 0 " $=V_{A L} \leq 0.8 \mathrm{~V}$


Figure 2: Pin Configuration

[^57]
## ABSOLUTE MAXIMUM RATINGS

$V_{\text {IN }}(A, E N)$ to Ground
$V_{S}$ or $V_{D}$ to $V^{+}$
$V_{S}$ or $V_{D}$ to $V-$
V+ to Ground . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 V
V - to Ground
-18V
Current (Any Terminal) ................................ 30mA
Current (Analog Source or Drain) 20 mA
Operating Temperature

M Suffix . . . . . . . . . . . . . . . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

Storage Temperature
C Suffix ................................ $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
M Suffix . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec ) . . . . . . . . . . . . . $300^{\circ} \mathrm{C}$ Power Dissipation*

CERDIP Package** .900 mW Plastic Package*** 470 mW
*Device mounted with all leads soldered or welded to PC board.
**Derate $12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$
***Derate $6.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $75^{\circ} \mathrm{C}$

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$V^{+}=15 \mathrm{~V}, \mathrm{~V}^{-}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=+5 \mathrm{~V}$ (Note 1), Ground $=0 \mathrm{~V}$, unless otherwise specified.

| Characteristic | Measured Terminal | No <br> Tests Per Temp | $\begin{aligned} & \text { Typ } \\ & 25^{\circ} \mathrm{C} \end{aligned}$ | Test Conditions | Max Limits |  |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | M Suffix |  |  | C Suffix |  |  |  |  |
|  |  |  |  |  | $-55^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $0^{\circ}$ |  | $25^{\circ} \mathrm{C}$ | $70^{\circ} \mathrm{C}$ |  |

## SWITCH

| $\mathrm{R}_{\mathrm{DS} \text { (ON) }}$ | S to D | 8 | 180 | $V_{D}=+10 \mathrm{~V}, I_{S}=-1.0$ | Sequence each switch on $\mathrm{V}_{\mathrm{AL}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V}$ | 300 | 300 | 400 | 350 | 350 | 450 | $\Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 8 | 150 | $\mathrm{V}_{\mathrm{D}}=-10 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=-1.0$ |  | 300 | 300 | 400 | 350 | 350 | 450 |  |
| $\Delta \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ |  |  | 20 | $\Delta R_{D S(o n)}=\frac{R_{D S}(\text { on }) \max }{}-R_{\mathrm{DS}(o n)} \mathrm{R}_{\mathrm{DS} \text { (on) }} \text { avg } . ~, ~ v_{S}= \pm 10 \mathrm{~V}$ |  |  |  |  |  |  |  | \% |
| IS(OFF) | S | 8 | 0.002 | $V_{S}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=-10 \mathrm{~V}$ |  |  | $\pm .5$ | $\pm 50$ |  | $\pm 1$ | $\pm 50$ | nA |
|  |  | 8 | 0.002 | $V_{S}=-10 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=10 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{EN}}=0.8 \mathrm{~V}$ |  | $\pm .5$ | $\pm 50$ |  | $\pm 1$ | $\pm 50$ |  |
| D(OFF) | D | 2 | 0.03 | $V_{D}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=-10 \mathrm{~V}$ |  |  | $\pm 2$ | $\pm 50$ |  | $\pm 5$ | $\pm 100$ |  |
|  |  | 2 | 0.03 | $V_{D}=-10 \mathrm{~V}, V_{S}=10 \mathrm{~V}$ |  |  | $\pm 2$ | $\pm 50$ |  | $\pm 5$ | $\pm 100$ |  |
|  | D | 8 | 0.1 | $\mathrm{V}_{\mathrm{S}(\mathrm{ALL})}=\mathrm{V}_{\mathrm{D}}=10 \mathrm{~V}$ | Sequence each switch on$V_{\mathrm{AL}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{AH}}=2.4 \mathrm{~V}$ |  | $\pm 2$ | $\pm 50$ |  | $\pm 5$ | $\pm 100$ |  |
| ID(ON) |  | 8 | 0.1 | $\mathrm{V}_{\mathrm{S}(\mathrm{ALL})}=-10 \mathrm{~V}$ |  |  | $\pm 2$ | $\pm 50$ |  | $\pm 5$ | $\pm 100$ |  |

INPUT

| A(on) | $\mathrm{A}_{0}, \mathrm{~A}_{1}$ | 2 | 0.01 | $V_{A}=0 V$ |  | -10 | $-30$ | -10 | -30 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {A (Off) }}$ |  | 2 | 0.01 | $V_{A}=14 \mathrm{~V}$ |  | 10 | 30 | 10 | 30 |  |
| IA | $\mathrm{A}_{0}, \mathrm{~A}_{1}$ | 2 | 0.01 | $\mathrm{V}_{\mathrm{EN}}=5 \mathrm{~V}$ | $\begin{aligned} & \text { All } \mathrm{V}_{\mathrm{A}}=0 \mathrm{~V} \\ & \text { (Address Pins) } \end{aligned}$ | -10 | -30 | -10 | -30 |  |
|  | EN | 1 | 0.01 | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ |  | -10 | -30 | -10 | -30 |  |

DYNAMIC


SUPPLY


NOTE 1: See "Enable Input Strobing Levels", in Application Section.


Figure 3: $\mathrm{t}_{\text {trans }}$ Switching Test Circuit and Waveforms


0300-5
Figure 4: $\mathrm{t}_{\text {open }}$ (Break-Before-Make) Switching Test Circuit and Waveforms


Figure 5: Enable $\mathrm{t}_{\text {on }}$ and $\mathrm{t}_{\text {off }}$ Switching Test Circuit and Waveforms

## IH6208 APPLICATION INFORMATION

## ENable Input Strobing Levels

The ENable input on the IH 6208 requires a minimum of +4.5 V to trigger it into the " 1 " state and a maximum of +0.8 V to trigger it into the " 0 " state. If the ENable input is being driven from TTL logic, a pull-up resistor of 1 k to $3 \mathrm{k} \Omega$ is required from the gate output to +5 V supply. (See Figure $6)$.


When the EN input is driven from CMOS logic, no pullup is necessary. (See Fig. 7)


Figure 7: CMOS Logic Driving ENable Pin

## IH6208 APPLICATION INFORMATION (Continued)

The supply voltage of the CD4009 affects the switching speed of the IH6208; the same is true for TTL supply voltage levels. The chart below shows the effect on trans for a supply varying from +4.5 V to +5.5 V .

| CMOS OR | TYPICAL $t_{\text {trans }}$ |
| :---: | :---: |
| TTL SUPPLY | $@ 25^{\circ} \mathrm{C}$ |
| +4.5 V | 400 ns |
| +4.75 V | 300 ns |
| +5.0 V | 250 ns |
| +5.25 V | 200 ns |
| +5.50 V | 175 ns |

The throughput rate can therefore be maximized by using $\mathrm{a}+5 \mathrm{~V}$ to +5.5 V supply for the ENable Strobe Logic.
The examples shown in Figures 6 and 7 deal with ENable strobing when expansion to more than four differential channels is required; in these cases the EN terminal acts as a third address input. If four channel pairs or less are being multiplexed, the EN terminal can be directly connected to +5 V to enable the IH6208 at all times.

## Using the IH6208 with supplies other than $\pm 15 \mathrm{~V}$

The IH6208 can be used with power supplies ranging from $\pm 6 \mathrm{~V}$ to $\pm 16 \mathrm{~V}$. The switch $\mathrm{r}_{\mathrm{DS}(o n)}$ will increase as the
supply voltages decrease, however, the multiplexer error term (the product of leakage times $\mathrm{r}_{\mathrm{DS}}(\mathrm{on})$ ) will remain approximately constant since leakage decreases as the supply voltages are reduced.

Caution must be taken to ensure that the enable (EN) voltage is at least 0.7 V below $\mathrm{V}^{+}$at all times. If this is not done the Address Input strobing levels will not function properly. This may be achieved quite simply by connecting EN (pin 2) to $V^{+}$(pin 14) via a silicon diode as shown in Figure 8. A further requirement must be met when using this type of configuration; the strobe levels at AO and A1 must be within 2.5 V of the EN voltage in order to define a binary " 1 " state. For the case shown in Figure 8 the EN voltage is 11.3 V , which means that logic high at A 0 and A 1 is $=+8.8 \mathrm{~V}$ (logic low continues to be $=0.8 \mathrm{~V}$ ). In this configuration the IH6208 cannot be driven by TTL $(+5 \mathrm{~V})$ or CMOS $(+5 \mathrm{~V})$ logic. It can be driven by TTL open collector logic or CMOS logic with +12 V supplies.

If the logic and the IH6208 have common supplies, the EN pin should again be connected to the supply through a silicon diode. In this case, tying EN to the logic supply directly will not work since it violates the 0.7 V differential voltage required between $\mathrm{V}+$ and EN (See Figure 9). A $1 \mu \mathrm{~F}$ capacitor can be placed across the diode to minimize switching glitches.



0300-12
Figure 9: IH6208 Connection Diagram With ENable Input Strobing for Less Than $\pm 15 \mathrm{~V}$ Supply Operation

## Peak-to-Peak Signal Handling Capability

The IH6208 can handle input signals up to $\pm 14 \mathrm{~V}$ (actually -15 V to +14.3 V because of the input protection diode) when using $\pm 15 \mathrm{~V}$ supplies.

The electrical specifications of the IH6208 are guaranteed for $\pm 10 \mathrm{~V}$ signals, but the specifications have very minor changes for $\pm 14 \mathrm{~V}$ signals. The notable changes are slightly lower r $\mathrm{rDS}_{\mathrm{D}}(\mathrm{on}$ ) and slightly higher leakages.


## IH6208 APPLICATION INFORMATION (Continued)



Figure 11: Enable Input and Level Shifter


Figure 12: Address Input and Level Shifter


## DISPLAY DRIVERS

CA3161 BCD to Seven Segment Decoder/Driver ..... 9-2
САЗ168 2-Digit BCD to Seven Segment Decoder/Driver ..... 9-6
ICM7211 4-Digit LCD/LED Display Driver ..... 9-10
ICM7212 4-Digit LCD/LED Display Driver ..... 9-10
ICM7218 8-Digit LED Multiplexed Display Driver ..... 9-22
ICM7228 8-Digit LED Multiplexed Display Driver ..... 9-33
ICM7231 Numeric/Alphanumeric Triplexed LCD Display Driver ..... 9-54
ICM7232 Numeric/Alphanumeric Triplexed LCD Display Driver ..... 9-54
ICM7243 8-Character $\mu \mathrm{P}$-Compatible LED Display Driver ..... 9-70

## Features:

- TTL-compatible input logic levels
- 25-mA [typ.] ronstant-current segment outputs
- Eliminates need for output currentlimiting resistors
- Pin compatible with other industry standard decoders
- Low standby power dissipation 18 mW (typ.)

The RCA-CA3161E is a monolithic intergrated circuit that performs the BCD-to-seven-segment decoding function and features constant-current segment drivers. When used with the CA3162E A/D Converter* the CA3161E provides a complete digital readout system with a minimum number of external parts.
The CA3161 is supplied in the 16-lead dual-in-line plastic package ( E suffix). The CA3161 is also available in chip form ( H suffix).
*The CA3162E is described in RCA data bulletin File No. 1080.


TERMINAL ASSIGNMENT CA3161E

## MAXIMUM RATINGS, Absolute-Maximum Values:

DC SUPPLY VOLTAGE (between terminals 1 and 10) ..... +7V
INPUT VOLTAGE (terminals $1,2,6,7$ ) ..... $+5.5 \mathrm{~V}$
OUTPUT VOLTAGE:
Output "Off" ..... $+7 \mathrm{~V}$
Output "On" (See note 1) ..... $+10 \mathrm{~V}$
DEVICE DISSIPATION:
Up to $T_{A}=+55^{\circ} \mathrm{C}$. ..... 1 W
Above $T_{A}=+55^{\circ} \mathrm{C}$ derate linearly at $10.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
AMBIENT TEMPERATURE RANGE:
Operating ..... 0 to $+75^{\circ} \mathrm{C}$
Storage -65 to $+150^{\circ} \mathrm{C}$
LEAD TEMPERATURE (DURING SOLDERING):
At distance $1 / 16 \pm 1 / 32$ inch ( $1.59 \pm 0.79 \mathrm{~mm}$ ) from case for 10 seconds max. ..... $+265^{\circ} \mathrm{C}$
NOTE 1: This is the maximum output voltage for any single output. The output voltage must be consistent with the maximum dissipation and derating curve for worst-case conditions. Example: All segments "on", $100 \%$ duty cycle.

TRUTH TABLE

| BINARY STATE | INPUTS |  |  |  | OUTPUTS |  |  |  |  |  |  | DISPLAY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $2^{3}$ | $2^{2}$ | 21 | $2^{0}$ | a | b | c | d | e | f | g |  |
| 0 | L | L | L | L | L | L | L | L | L | L | H | $\square$ |
| 1 | L | L | L | H | H | L | L | H | H | H | H |  |
| 2 | L | L | H | L | L | L | H | L | L | H | L |  |
| 3 | L | L | H | H | L | L | L | L | H | H | L |  |
| 4 | L | H | L | L | H | L | L | H | H | L | L |  |
| 5 | L | H | L | H | L | H | L | L | H | L | L |  |
| 6 | L | H | H | L | L | H | L | L | L | L | L |  |
| 7 | L | H | H | H | L | L | L | H | H | H | H |  |
| 8 | H | L | L | L | L | L | L | L | 1 | L | L | $\square$ |
| 9 | H | L | L | H | L | L | L | L | H | L | L |  |
| 10 | H | L | H | L | H | H | H | H | H | H | L |  |
| 11 | H | L | H | H | L | H | H | L | L | L | L | $E$ |
| 12 | H | H | L | L | H | L | L | H | L | L | L | 1 |
| 13 | H | H | L | H | H | H | H | L | L | L | H |  |
| 14 | H | H | H | L | L | L | H | H | L | L | L |  |
| 15 | H | H | H | H | H | H | H | H | H | H | H | BLANK |



Fig. 1-Functional block diagram of the CA3161E.

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$

| CHARACTERISTIC |  | LIMITS |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. |  |
| Supply Voltage Operating Range, $\mathrm{V}^{+}$ |  | 4.5 | 5 | 5.5 | V |
| Supply Current, $\mathrm{I}^{+}$(all inputs high) |  | - | 3.5 | 8 | mA |
| Output Current Low ( $\mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}$ ) |  | 18 | 25 | 32 | mA |
| Output Current High ( $\mathrm{V}_{\mathrm{O}}=5.5 \mathrm{~V}$ ) |  | - | - | 250 | $\mu \mathrm{A}$ |
| Input Voltage High (logic "1" level) |  | 2 | - | - | V |
| Input Voltage Low (logic "0" level) |  | - | - | 0.8 | V |
| Input Current High (logic "1") | 2 V | -30 | - | - | $\mu \mathrm{A}$ |
| Input Current Low (logic "0") | 0 V | -40 | - | -. | $\mu \mathrm{A}$ |
| Propagation Delay Time | ${ }^{\text {tPHL }}$ | - | 2.6 | - | $\mu \mathrm{s}$ |
|  | ${ }^{\text {tPLH }}$ | - | 1.4 | - |  |



Dimensions and pad layout for the CA3161H.

ORDERING INFORMATION

| Part Number | Temperature Range | Package |
| :---: | :---: | :---: |
| CA3161E | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 -Pin Plastic Dip |

HARRRIS

# 2-Digit BCD-to-7-Segment Decoder/Driver 

For Common-Anode LED Displays

## Features

- Separate BCD inputs and segment outputs for each digit
- Input loading less than $15 \mu \mathrm{~A}$
- 12L logic with buffered inputs and outputs
- Internal input overrange protection circuit
- 5-V supply operation
- Internal biasing circuits
- Output drive capability of 25 mA per segment
- Open collector outputs drive indicators directly

ORDERING INFORMATION

| Part Number | Temperature Range | Package |
| :---: | :---: | :---: |
| CA3168 | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 24-Pin Plastic Dip |

The RCA-CA3168E ${ }^{\circ}$ is a monolithic integrated circuit intended for 2-digit display such as "numbers" for TV and "CB" channel selection, and other 0-99 numerical or counting for consumer or industrial indicator applications. It consists of two independent BCD-to-7-segment decoder/drivers. Two sets of BCD inputs are buffered with p-n-p differential amplifier stages internally referenced to 1.7 V . Each of the eight input terminals draws less than 15 $\mu \mathrm{A}$ and is provided with an internal protection circuit.
Decoding is accomplished with $1^{2} \mathrm{~L}$ ROM's. The fourteen output terminals are buffered with Darlington pairs driving common-emitter output transistors. Each output is capable of sinking 25 mA for an LED common-anode display device. The supply-voltage range $\left(\mathrm{V}_{\mathrm{CC}}\right)$ is intended to be 4.5 V to 6 V . The output voltage ( $\mathrm{V}_{\mathrm{O}}$ ) must not exceed 12 V , which provides for a wide range of common-anode voltage sources.
The CA3168E is supplied in the 24 -lead dual-in-line plastic package.

- Formerly RCA Dev. Type No. TA10337


## MAXIMUM RATINGS, Absolute-Maximum Values:

SUPPLY-VOLTAGE, VCC ..... 6 V
INPUT-VOLTAGE (MIN./MAX.) ..... $-0.3 / V_{C C} V$
INPUT CURRENT (PROTECTION CIRCUIT) ..... $\pm 10 \mathrm{~mA}$
OUTPUT VOLTAGE, VO .....  12 V
OUTPUT SEGMENT CURRENT, IDISPLAY ..... 25 mA
AMBIENT TEMPERATURE RANGE:
Operating ..... 0 to $+70^{\circ} \mathrm{C}$Storage-55 to $+150^{\circ} \mathrm{C}$
POWER DISSIPATION:Up to $+70^{\circ} \mathrm{C}$.400 mW
Above $+70^{\circ} \mathrm{C}$C.derate linearly at $8.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$
LEAD TEMPERATURE (DURING SOLDERING):
At distance $1 / 16 \pm 1 / 32$ inch ( $1.59 \pm 0.79 \mathrm{~mm}$ ) from case for10 seconds max.$+265^{\circ} \mathrm{C}$

TYPICAL ELECTRICAL CHARACTERISTICS at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{1}=\mathrm{GND}$ ，
$V_{\text {DISP．}}=12 \mathrm{~V}$ ，and $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ ，See Fig． 2
Unless Otherwise Specified

| CHARACTERISTIC | TEST CONDITIONS | LIMITS |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min． | Typ． | Max． |  |
| Input Voltage High， $\mathrm{V}_{\text {IH }}$ |  | 2.4 | 5 | $\mathrm{V}_{\text {CC }}$ | V |
| Input Voltage Low， $\mathrm{V}_{\text {IL }}$ |  | 0 | － | 0.6 | V |
| Input Current High，IIH | All BCD Inputs $=5 \mathrm{~V}$ | － | － | 15 | $\mu \mathrm{A}$ |
| Input Current Low，${ }_{\text {IL }}$ | All BCD inputs $=0 \mathrm{~V}$ | －10 | － | － | $\mu \mathrm{A}$ |
| On－State Output Voltage， $\mathrm{V}_{\mathrm{OL}}$ | ${ }^{\prime} \mathrm{O}($ Sink $)=25 \mathrm{~mA}$ | － | － | 1 | V |
| Off－State Output Current，IOH |  | － | 5 | 50 | $\mu \mathrm{A}$ |
| Power Supply Drain Current，ICC | $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$ | － | 17 | 25 | mA |
| Input Capacitance， $\mathrm{C}_{1}$ |  | － | 5 | － | pF |

TRUTH TABLES

Most Significant Digit（MSD）

| INPUTS | OUTPUTS | DISPLAY |
| :---: | :---: | :---: |
| DCBA | a bedefg |  |
| 0000 | 0000001 | $\square$ |
| 0001 | 1001111 | 1 |
| 0010 | 000100010 | 2 |
| 0011 | 000001110 | $\exists$ |
| 0100 | 10001100 | 4 |
| 0101 | 01000100 | 5 |
| 0110 | 01100000 | 6 |
| 0111 | 00001111 | 7 |
| 1000 | 0000000 | 日 |
| 10001 | 00000100 | 9 |
| 1010 | 0110001 | ［ |
| 1011 | 0001000 | H |
| 1100 | 0011000 | $P$ |
| 1101 | 01110000 | E |
| 11110 | $\begin{array}{lllllll}1 & 1 & 1 & 1 & 0\end{array}$ | － |
| 1111 | 1111111 | BLANK |

Least Significant Digit（LSD）

| INPUTS | OUTPUTS | DISPLAY |
| :---: | :---: | :---: |
| D C B A | a b c d e f g |  |
| 0000 | 0000001 | $\square$ |
| 0001 | 1001111 | 1 |
| 0010 | 00100010 | 2 |
| 0011 | 00000110 | $\exists$ |
| $0 \begin{array}{llll}0 & 1 & 0\end{array}$ | 10001100 | 4 |
| 01101 | 01000100 | 5 |
| $0 \begin{array}{llll}0 & 1 & 1 & 0\end{array}$ | 0100000 | 6 |
| $\begin{array}{llll}0 & 1 & 1\end{array}$ | 00001111 | 7 |
| 1000 | 00000000 | 日 |
| $1 \begin{array}{llll}1 & 0 & 0 & 1\end{array}$ | 00000100 | 9 |
| $1 \begin{array}{llll}1 & 0 & 1\end{array}$ | 1001000 | H |
| $1 \begin{array}{llll}1 & 0 & 1 & 1\end{array}$ | 1000011 | 」 |
| 1100 | 1110001 | L |
| 11001 | 0111000 | $F$ |
| 11110 | $\begin{array}{lllllll}1 & 1 & 1 & 1\end{array}$ | － |
| 1111 | 1111111 | BLANK |

## Interface Circuits



NOTE: See truth table for test sequence of input/output logic tests and Minimum $R_{\text {LOAD }}=V_{\text {DISPLAY }}-V_{\text {OL }}$ for each of the 14 segment

Max. IDISPLAY
drive output terminals. (LED is not used in test circuit)
Fig. 2 - Test circuit.


Fig. 3 - Schematic diagram of CA3168E.


Fig. 4 - Schematic diagram of CA3168E input cell.


Fig. 5 - Schematic diagram of CA3168E output cell.

# ICM7211/12 4-Digit LCD/LED Display Driver 

## GENERAL DESCRIPTION

The ICM7211 (LCD) and ICM7212 (LED) devices constitute a family of non-multiplexed four-digit seven-segment CMOS display decoder-drivers.
The ICM7211 devices are configured to drive conventional LCD displays by providing a complete RC oscillator, divider chain, backplane driver, and 28 segment outputs.
The ICM7212 devices are configured to drive commonanode LED displays, providing 28 current-controlled, low leakage, open-drain n-channel outputs. These devices provide a BRighTness input, which may be used at normal logic levels as a display enable, or with a potentiometer as a continuous display brightness control.
These devices are available with multiplexed or microprocessor input configurations. The multiplexed versions provide four data inputs and four Digit Select inputs. This configuration is suitable for interfacing with multiplexed BCD or binary output devices, such as the ICM7217, ICM7226 and ICL7135. The microprocessor versions provide data input latches and Digit Address latches under control of highspeed Chip Select inputs. These devices simplify the task of implementing a cost-effective alphanumeric seven-segment display for microprocessor systems, without requiring extensive ROM or CPU time for decoding and display updating.
The standard devices will provide two different decoder configurations. The basic device will decode the four bit binary inputs into a seven-segment alphanumeric hexadecimal output. The "A" versions will provide the "Code B" output code, i.e., 0-9, dash, E, H, L, P, blank. Either device will correctly decode true BCD to seven-segment decimal outputs.
Devices in the ICM7211/7212 family are packaged in a standard 40 pin plastic dual-in-line and 44 pin plastic surface mount packages and all inputs are fully protected against static discharge.

## ICM7211 (LCD) FEATURES

- Four Digit Non-Multiplexed 7 Segment LCD Display Outputs With Backplane Driver
- Complete Onboard RC Oscillator to Generate Backplane Frequency
- Backplane Input/Output Allows Simple Synchronization of Slave-Devices to a Master
- ICM7211 Devices Provide Separate Digit Select Inputs to Accept Multiplexed BCD Input (Pinout and Functionally Compatible With Siliconix DF411)
- ICM7211M Devices Provide Data and Digit Address Latches Controlled by Chip Select Inputs to Provide a Direct High Speed Processor Interface
- ICM7211 Decodes Binary to Hexadecimal; ICM7211A Decodes Binary to Code B (0-9, Dash, E, H, L, P, Blank)
- ICM7211A Available in Surface Mount Package

ICM7212AM (LED) FEATURES

- 28 Current-Limited Segment Outputs Provide 4-Digit Non-Multiplexed Direct LED Drive at $>5 \mathrm{~mA}$ Per Segment
- Brightness Input Allows Direct Control of LED Segment Current With a Single Potentiometer or Digitally as a Display Enable
- ICM7212AM Device Provides Same Input Configuration and Output Decoding Options as the ICM7211AM


## ORDERING INFORMATION

| Part Number | Temperature <br> Range | Package | Display <br> Type | Display <br> Decoding. | Input <br> Interfacing | Display Drive <br> Type |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| ICM7211IPL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 -Pin Plastic DIP | LCD | Hexadecimal | Multiplexed | Direct Drive |
| ICM7211MIPL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 -Pin Plastic DIP | LCD | Hexadecimal | Microprocessor | Direct Drive |
| ICM7211AIPL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 -Pin Plastic DIP | LCD | Code B | Multiplexed | Direct Drive |
| ICM7211AMIPL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 -Pin Plastic DIP | LCD | Code B | Microprocessor | Direct Drive |
| ICM7211AIM44 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 44 -Pin P. Flatpack | LCD | Code B | Multiplexed | Direct Drive |
| ICM7211AMIM44 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 44 -Pin P. Flatpack | LCD | Code B | Microprocessor | Direct Drive |
| ICM7212AMIPL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 -Pin Plastic DIP | LED | Code B | Microprocessor | Common Anode |

[^58]



Figure 1: Functional Diagrams (Cont.)


Figure 2：Pin Configurations（Outline Drawing PL）

## ABSOLUTE MAXIMUM RATINGS

Power Dissipation（Note 1）．．．．．．．．．．．．．．．．．．．．0．5W＠70º C
Supply Voltage（ $V_{D D}-V_{S S}$ ）．．．．．．．．．．．．．．．．．．．．．．．．．．．．．6．5V
Input Voltage（Any Terminal）（Note 2）
Operating Temperature Range $\ldots \ldots \ldots-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range $\ldots \ldots \ldots-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Lead Temperature（Soldering， 10 sec ）$\ldots \ldots \ldots \ldots .300^{\circ} \mathrm{C}$ Storage Temperature Range ．．．．．．．．．．．$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Lead Temperature（Soldering，10sec）．．．．．．．．．．．．．．．300 ${ }^{\circ} \mathrm{C}$

NOTE 1：This limit refers to that of the package and will not be realized during normal operation．
NOTE 2：Due to the SCR structure inherent in the CMOS process，connecting any terminal to voltages greater than $V_{D D}$ or less than $V_{S S}$ may cause destructive device latchup．For this reason，it is recommended that no inputs from external sources not operating on the same power supply be applied to the device before its supply is established，and that in multiple supply systems，the supply to the ICM7211／ICM7212 be turned on first．
NOTE：Stresses above those listed under＂Absolute Maximum Ratings＂may cause permanent damage to the device．These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied．Exposure to absolute maximum rating conditions for extended periods may affect device reliability．
ELECTRICAL CHARACTERISTICS
ICM7211 CHARACTERISTICS（LCD） $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$ unless otherwise specified．

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V ${ }_{\text {SUPPLY }}$ | Operating Supply Voltage Range（ $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ ） |  | 3 | 5 | 6 | V |
| IDD | Operating Current | Test circuit，Display blank |  | 10 | 50 | $\mu \mathrm{A}$ |
| loscl | Oscillator Input Current | Pin 36 |  | $\pm 2$ | $\pm 10$ |  |
| $t_{R}, t_{F}$ | Segment Rise／Fall Time | $\mathrm{C}_{\mathrm{L}}=200 \mathrm{pF}$ |  | 0.5 |  | $\mu \mathrm{S}$ |
| $t_{R}, t_{F}$ | Backplane Rise／Fall Time | $\mathrm{C}_{\mathrm{L}}=5000 \mathrm{pF}$ |  | 1.5 |  |  |
| fosc | Oscillator Frequency | Pin 36 Floating |  | 19 |  | kHz |
| $\mathrm{f}_{\mathrm{BP}}$ | Backplane Frequency | Pin 36 Floating |  | 150 |  | Hz |

ICM7212 CHARACTERISTICS（COMMON ANODE LED）

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Unlts |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $V_{\text {SUPPLY }}$ | Operating Supply Voltage Range $\left(V_{D D}-V_{S S}\right)$ |  | 4 | 5 | 6 | V |
| ISTBY | Operating Current <br> Display Off | Pin 5 （Brightness $)$ <br> Pins 27－34 $=V_{S S}$ |  | 10 | 50 | $\mu \mathrm{~A}$ |
| IDD | Operating Current | Pin 5at $\mathrm{V}_{\mathrm{DD}}$ ，Display all 8＇s |  | 200 |  | mA |
| ISLK | Segment Leakage Current | Segment Off |  | $\pm 0.01$ | $\pm 1$ | $\mu \mathrm{~A}$ |
| ISEG | Segment On Current | Segment On， $\mathrm{V}_{\mathrm{O}}=+3 \mathrm{~V}$ | 5 | 8 |  | mA |

## INPUT CHARACTERISTICS (ICM7211 AND ICM7212)

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" input voltage |  | 4 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" input voltage |  |  |  | 1 |  |
| IILK | Input leakage current | Pins 27-34 |  | $\pm .01$ | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{CIN}_{\text {I }}$ | Input capacitance | Pins 27-34 |  | 5 |  | pF |
| $\mathrm{I}_{\text {BPLK }}$ | BP/Brightness input leakage | Measured at Pin 5 with Pin 36 at V ${ }_{\text {SS }}$ |  | $\pm .01$ | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {BPI }}$ | BP/Brightness input capacitance | All Devices |  | 200 |  | pF |
| AC CHARACTERISTICS - MULTIPLEXED INPUT CONFIGURATION |  |  |  |  |  |  |
| ${ }^{\text {twH }}$ | Digit Select Active Pulse Width | Refer to Timing Diagrams | 1 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{DS}}$ | Data Setup Time |  | 500 |  |  | ns |
| $t_{\text {DH }}$ | Data Hold Time |  | 200 |  |  |  |
| tids | Inter-Digit Select Time |  | 2 |  |  | $\mu \mathrm{s}$ |
| AC CHARACTERISTICS - MICROPROCESSOR INTERFACE |  |  |  |  |  |  |
| twL | Chip Select Active Pulse Width | other Chip Select either held active, or both driven together | 200 |  |  | ns |
| $t_{\text {DS }}$ | Data Setup Time |  | 100 |  |  |  |
| $t_{\text {DH }}$ | Data Hold Time |  | 10 | 0 |  |  |
| tics | Inter-Chip Select Time |  | 2 |  |  | $\mu \mathrm{s}$ |



0364-9
Figure 3: Test Circuit

## TYPICAL PERFORMANCE CHARACTERISTICS

ICM7211 OPERATING SUPPLY CURRENT AS A
FUNCTION OF SUPPLY VOLTAGE


ICM7211 BACKPLANE FREQUENCY AS A FUNCTION OF SUPPLY VOLTAGE

0364-10
0364-11
ICM7212 LED SEGMENT CURRENT AS A
FUNCTION OF OUTPUT VOLTAGE


0364-12

## TYPICAL PERFORMANCE CHARACTERISTICS (Continued)

ICM7212 LED SEGMENT CURRENT AS A FUNCTION OF BRIGHTNESS CONTROL VOLTAGE


0364-13

ICM7212 OPERATING POWER (LED DISPLAY) AS A FUNCTION OF SUPPLY VOLTAGE


## INPUT DEFINITIONS

In this table, $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$ are considered to be normal operating input logic. levels. Actual input low and high levels are specified under Operating Characteristics. For lowest power consumption, input signals should swing over the full supply.

| Input | Terminal | Conditions | Function |  |
| :--- | :---: | :--- | :--- | :--- |
| B0 | 27 | $V_{D D}=$ Logical One <br> $V_{S S}=$ Logical Zero | Ones (Least Significant) |  |$\quad$| Data Input Bits |
| :---: |
| B1 |

## ICM7211 MULTIPLEXED－BINARY INPUT CONFIGURATION

| Input | Terminal | Conditions | Function |
| :---: | :---: | :---: | :--- |
| D1 | 31 | $\mathrm{~V}_{\mathrm{DD}}=$ Active | $\mathrm{V}_{\mathrm{SS}}=$ Inactive |

ICM7211M／ICM7212M MICROPROCESSOR INTERFACE INPUT CONFIGURATION

| Input | Description | Terminal | Conditions | Function |
| :---: | :---: | :---: | :---: | :---: |
| DA1 | Digit Address <br> Bit 1 （LSB） | 31 | $V_{D D}=$ Logical One <br> $V_{S S}=$ Logical Zero | DA1 \＆DA2 serve as a two bit Digit Address Input DA2，DA1 $=00$ selects D4 <br> DA2，DA1 $=01$ selects D3 <br> DA2，DA1 $=10$ selects $D 2$ <br> DA2，DA1 $=11$ selects D1 |
| DA2 | Digit Address <br> Bit 2 （MSB） | 32 |  |  |
| $\overline{\text { CS1 }}$ | Chip Select 1 | 33 | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=\text { Inactive } \\ & \mathrm{V}_{\mathrm{SS}}=\text { Active } \end{aligned}$ | When both $\overline{\mathrm{CS1}}$ and $\overline{\mathrm{CS} 2}$ are taken low，the data at the Data and Digit Select code inputs are written into the input latches． On the rising edge of either Chip Select，the data is decoded and written into the output latches． |
| $\overline{\mathrm{CS} 2}$ | Chip Select 2 | 34 |  |  |




## DESCRIPTION OF OPERATION LCD DEVICES

The LCD devices in the family (ICM7211, 7211A, 7211M, 7211AM) provide outputs suitable for driving conventional four-digit, seven-segment LCD displays. These devices include 28 individual segment drivers, backplane driver, and a self-contained oscillator and divider chain to generate the backplane frequency.
The segment and backplane drivers each consist of a CMOS inverter, with the n - and p -channel devices ratioed to provide identical on resistances, and thus equal rise and fall times. This eliminates any DC component, which could arise from differing rise and fall times, and ensures maximum display life.

The backplane output devices can be disabled by connecting the OSCillator input (pin 36) to $V_{S S}$. This allows the 28 segment outputs to be synchronized directly to a signal input at the BP terminal (pin 5). In this manner, several slave devices may be cascaded to the backplane output of one master device, or the backplane may be derived from an external source. This allows the use of displays with characters in multiples of four and a single backplane. A slave device represents a load of approximately 200pF (comparable to one additional segment). Thus the limitation of the number of devices that can be slaved to one master device backplane driver is the additional load represented by the larger backplane of displays of more than four digits. A good rule of thumb to observe in order to minimize power consumption is to keep the backplane rise and fall times less than about 5 microseconds. The backplane output driver should handle the backplane to a display of 16 one-halfinch characters. It is recommended, if more than four devices are to be slaved together, the backplane signal be derived externally and all the ICM7211 devices be slaved to it. This external signal should be capable of driving very large capacitive loads with short ( $1-2 \mu \mathrm{~s}$ ) rise and fall times. The maximum frequency for a backplane signal should be about 150 Hz although this may be too fast for optimum display response at lower display temperatures, depending on the display type.


The onboard oscillator is designed to free run at approximately 19 kHz at microampere power levels. The oscillator frequency is divided by 128 to provide the backplane frequency, which will be approximately 150 Hz with the oscillator free-running; the oscillator frequency may be reduced by connecting an external capacitor between the OSCillator terminal and $\mathrm{V}_{\mathrm{DD}}$.

The oscillator may also be overdriven if desired, although care must be taken to ensure that the backplane driver is not disabled during the negative portion of the overdriving signal (which could cause a D.C. component to the display). This can be done by driving the OSCillator input between the positive supply and a level out of the range where the backplane disable is sensed (about one fifth of the supply voltage above $\mathrm{V}_{\mathrm{SS}}$ ). Another technique for overdriving the oscillator (with a signal swinging the full supply) is to skew the duty cycle of the overdriving signal such that the negative portion has a duration shorter than about one microsecond. The backplane disable sensing circuit will not respond to signals of this duration.

## LED DEVICES

The LED device in the family (7212AM) provides outputs suitable for directly driving four-digit, seven-segment com-mon-anode LED displays. These devices include 28 individual segment drivers, each consisting of a low-leakage, cur-rent-controlled, open-drain, n-channel transistor.

The drain current of these transistors can be controlled by varying the voltage at the BRighTness input (pin 5). The voltage at this pin is transferred to the gates of the output devices for "on" segments, and thus directly modulates the transistor's "on" resistance. A brightness control can be easily implemented with a single potentiometer controlling the voltage at pin 5, connected as in Figure 7. The potentiometer should be a high value ( $100 \mathrm{~K} \Omega$ to $1 \mathrm{M} \Omega$ ) to minimize power consumption, which can be significant when the display is off.

The BRighTness input may also be operated digitally as a display enable; when high, the display is fully on, and low fully off. The display brightness may also be controlled by varying the duty cycle of a signal swinging between the two voltages at the BRighTness input.

Note that the LED device has two connections for $\mathrm{V}_{\mathrm{SS}}$; both of these pins should be connected. The double connection is necessary to minimize effects of bond wire resistance with the large total display currents possible.

When operating LED devices at higher temperatures and/or higher supply voltages, the device power dissipation may need to be reduced to prevent excessive chip temperatures. The maximum power dissipation is 1 watt at $25^{\circ} \mathrm{C}$, derated linearly above $35^{\circ} \mathrm{C}$ to 500 mW at $70^{\circ} \mathrm{C}\left(-15 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\right.$ above $35^{\circ} \mathrm{C}$ ). Power dissipation for the device is given by:

$$
P=\left(V_{S U P P}-V_{F L E D}\right)\left(I_{S E G}\right)\left(n_{S E G}\right)
$$

where $\mathrm{V}_{\text {FLED }}$ is the LED forward voltage drop, ISEG is segment current, and nSEG is the number of "on" segments. It is recommended that if the device is to be operated at elevated temperatures the segment current be limited by use of the BRighTness input to keep power dissipation within the limits described above.


0364-18
Figure 7: Brightness control

## INPUT CONFIGURATIONS AND OUTPUT CODES

The standard devices in the ICM7211/12 family accept a four-bit true binary (ie, positive level= logical one) input at pins 27 thru 30, least significant bit at pin 27 ascending to the most significant bit at pin 30. The ICM7211 and ICM7211M devices decode this binary input into a sevensegment alphanumeric hexadecimal output, while the ICM7211A, ICM7211AM, and ICM7212AM decode the binary input into seven-segment alphanumeric "Code B" output, i.e. 0-9, dash, E. H, L, P, blank. These codes are shown explicitly in Table 1. Either decoder option will correctly decode true BCD to a seven-segment decimal output.
. .TABLE 1: Output Codes

| BINARY |  |  |  | HEXADECIMAL <br> ICM7211 <br> ICM7211M | CODE B ICM7211A ICM7212AM |
| :---: | :---: | :---: | :---: | :---: | :---: |
| B3 | B2 | B1 | B0 |  |  |
| 0 | 0 | 0 | 0 | I'1 | ! |
| 0 | 0 | 0 | 1 | 1 | 1 |
| 0 | 0 | 1 | 0 | 2 | こ |
| 0 | 0 | 1 | 1 | $\bar{i}$ | $\ddagger$ |
| 0 | 1 | 0 | 0 | -1 | -1 |
| 0 | 1 | 0 | 1 | E | 5 |
| 0 | 1 | 1 | 0 | E | E |
| 0 | 1 | 1 | 1 | 7 | 7 |
| 1 | 0 | 0 | 0 | -10 | E' |
| 1 | 0 | 0 | 1 | -1 | 9 |
| 1 | 0 | 1 | 0 | 9 | - |
| 1 | 0 | 1 | 1 | 6 | $E$ |
| 1 | 1 | 0 | 0 | i- | H |
| 1 | 1 | 0 | 1 | 9 | i |
| 1 | 1 | 1 | 0 | E | 1 |
| 1 | 1 | 1 | 1 | $:$ | (BLANK) |

0364-19
These devices are actually mask-programmable to provide any 16 combinations of the seven segment outputs decoded from the four input bits. For large quantity orders custom decoder options can be arranged. Contact the factory for details.
The ICM7211 and ICM7211A devices are designed to accept multiplexed binary or BCD input. These devices provide four separate digit lines (least significant digit at
pin 31 ascending to most significant digit at pin 34), each of which when taken to a positive level decodes and stores in the output latches of its respective digit the character corresponding to the data at the input port, pins 27 through 30.
The ICM7211M, ICM7211AM, and ICM7212AM devices are intended to accept data from a data bus under processor control.
In these devices, the four data input bits and the two-bit digit address (DA1 pin 31, DA2 pin 32) are written into input buffer latches when both chip select inputs ( $\overline{\mathrm{CS} 1} \mathrm{pin} 33$, CS2 pin 34) are taken low. On the rising edge of either chip select input, the content of the data input latches is decoded and stored in the output latches of the digit selected by the contents of the digit address latches.
An address of 00 writes into D4, DA2 $=0$, DA1 $=1$ writes into D3, DA2 $=1$, DA1 $=0$ writes into D2, and 11 writes into D1. The timing relationships for inputting data are shown in Figure 5, and the chip select pulse widths and data setup and hold times are specified under Operating Characteristics.


## APPLICATIONS




Figure 10：80C48 Microprocessor Interface

## NEM

 SEE
## GENERAL DESCRIPTION

The ICM7218 series of universal LED driver systems provide, in a single package, all the circuitry necessary to interface most common microprocessors or digital systems to an LED display. Included on chip are an 8-byte static display memory, 2 types of 7 -segment decoders, multiplex scan circuitry, and high current digit and segment drivers for either common-cathode or common-anode displays.
The ICM7218A and ICM7218B feature 2 control lines (WRITE and MODE) which write either 4 bits of control information (DATA COMING, SHUTDOWN,DECODE, and HEXA/CODE $\bar{B}$ ) or 8 bits of display input data. Display data is automatically sequenced into the 8-byte internal memory on successive positive going WRITE pulses. Data may be displayed either directly or decoded in Hexadecimal or Code B formats.
The ICM7218C and ICM7218D feature 2 control lines (WRITE and HEXA/CODE B/SHUTDOWN), 4 separate display data input lines, and 3 digit address lines. Display data is written into the internal memory by setting up a digit address and strobing the WRITE line low. Only Hexadecimal and Code B formats are available for display outputs.

## FEATURES

- Microprocessor Compatible
- Total Circuit Integration On Chip Includes: a) Digit and Segment Drivers
b) All Multiplex Scan Circuitry
c) 8 Byte Static Display Memory
d) 7 Segment Hexadecimal and Code B Decoders
- Output Drive Suitable for LED Displays Directly
- Common Anode and Common Cathode Versions
- Single 5 Volt Supply Required
- Data Retention to 2 Volts Supply
- Shutdown Feature - Turns Off Display and Puts Chip Into Low Power Dissipation Mode
- Sequential and Random Access Versions
- Decimal Point Drive On Each Digit


## ORDERING INFORMATION

| Part <br> Number | Temperature <br> Range | Package | Display Type |
| :---: | :---: | :---: | :--- |
| ICM7218AIJI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28-PIN CERDIP | Common Anode |
| ICM7218BIJI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28-PIN CERDIP | Common Cathode |
| ICM7218CIJI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28-PIN CERDIP | Common Anode |
| ICM7218DIJI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28-PIN CERDIP | Common Cathode |

[^59]
## ABSOLUTE MAXIMUM RATINGS

Supply Voltage ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ ) .................................. 6 V
Digit Output Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 300mA
Segment Output Current . . . . . . . . . . . . . . . . . . . . . . . . . . 50mA
Input Voltage
(any terminal) $\ldots \ldots . \ldots . . . . V_{S S}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
(Note 1)
NOTE 1: Due to the SCR structure inherent in the CMOS process used to fabricate these devices, connecting any terminal to a voltage greater than $V_{D D}$ or less than $V_{S S}$ may cause destructive device latchup. For this reason it is recommended that no inputs from sources operating on a different power supply be applied to the device before its own supply is established, and when using multiple supply systems the supply to the ICM7218 should be turned on first.
2: These limits refer to the package and will not be obtained during normal operation. Derate above $50^{\circ} \mathrm{C}$ by 25 mW per ${ }^{\circ} \mathrm{C}$.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.


Power Dissipation ( 28 Pin CERDIP) $\ldots . . . . .1 \mathrm{~W}$ (Note 2)
Operating Temperature Range .......... $40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range $\ldots \ldots \ldots . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10sec) ............... $300^{\circ} \mathrm{C}$

ICM7218A
(OUTLINE DWG JI)
COMMON ANODE


0365-2
ICM7218C
(OUTLINE DRAWING JI)


ICM7218B
(OUTLINE DRAWING JI)


TOP VIEW
0365-3
ICM7218D
(OUTLINE DRAWING JI)
COMMON CATHODE


Figure 2: Pin Configurations

ELECTRICAL CHARACTERISTICS $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Display Diode drop $=1.7 \mathrm{~V}$

| Symbol | Parameter | Test Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V ${ }_{\text {SUPPLY }}$ | Supply Voltage Range | Operating <br> Power Down Mode |  | $\begin{aligned} & 4 \\ & 2 \end{aligned}$ |  | $\begin{aligned} & 6 \\ & 6 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| 1 Q | Quiescent Supply Current | Shutdown (Note 3). |  | 6 | 10 | 300 | $\mu \mathrm{A}$ |
| IDD | Operating Supply Current | Common Anode SEGS On SEGS Off Common Cathode SEGS On Note 4 | Outputs <br> Open Circuit |  |  | $\begin{aligned} & 2.5 \\ & 500 \\ & 700 \\ & 500 \end{aligned}$ | mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| ${ }^{\text {I IIG }}$ | Digit Drive Current | Common Anode $V_{\text {out }}=V_{D D}-2.0 \mathrm{~V}$Common Cathode $V_{\text {out }}=V_{S S}+1.0 \mathrm{~V}$ |  | $\begin{gathered} 140 \\ 50 \end{gathered}$ | $\begin{aligned} & 200 \\ & 100 \end{aligned}$ |  | mA <br> mA |
| IdLK | Digit Leakage Current | Shutdown Mode <br> Common Anode $\mathrm{V}_{\text {out }}=2 \mathrm{~V}$ <br> Common Cathode $\mathrm{V}_{\text {out }}=5 \mathrm{~V}$ |  |  |  | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & \hline \end{aligned}$ |
| ISEG | Peak Segment Drive Current | Common Anode $V_{\text {out }}=V_{S S}+1.0 \mathrm{~V}$Common Cathode $V_{\text {out }}=V_{D D}-2.0 \mathrm{~V}$ |  | $\begin{gathered} 20 \\ -10 \end{gathered}$ | $\begin{array}{\|c} 40 \\ -20 \\ \hline \end{array}$ |  | mA <br> mA |
| IsLK | Segment Leakage Current | Shutdown Mode <br> Common Anode $\mathrm{V}_{\text {out }}=\mathrm{V}_{\mathrm{DD}}$ <br> Common Cathode $V_{\text {out }}=V_{S S}$ |  |  |  | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| $\mathrm{f}_{\text {MUX }}$ | Display Scan Rate | Per Digit |  |  | 250 |  | Hz |
| $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IF}} \\ & \mathrm{~V}_{\mathrm{IL}} \\ & \mathrm{Z}_{\mathrm{IN}} \end{aligned}$ | Three Level Input: Pin 9 ICM7218C/D <br> Logical "1" Input Voltage <br> Floating Input <br> Logical "0" Input Voltage <br> Three Level Input Impedance | Hexadecimal <br> Code B <br> Shutdown <br> Note 3 |  | $\begin{aligned} & 4.5 \\ & 2.0 \end{aligned}$ | 100 | 3.0 0.4 | $\begin{gathered} \mathrm{V} \\ \mathrm{v} \\ \mathrm{~V} \\ \mathrm{k} \Omega \\ \hline \end{gathered}$ |
| $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \\ & \hline \end{aligned}$ | Logical "1" Input Voltage Logical "0" Input Voltage |  |  | 3.5 |  | 0.8 | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| ${ }^{\text {tw }}$ | Write Pulse Width (Low) | 7218A, B |  | 550 | 400 |  | ns |
| $t_{\text {WL }}$ | Write Pulse Width (Low) | 7218C, D |  | 400 | 250 |  | ns |
| $\mathrm{t}_{\text {MH }}$ | Mode Hold Time | 7218A, B |  | 150 |  |  | ns |
| $\mathrm{t}_{\text {MS }}$ | Mode Set Up Time | 7218A, B |  | 500 |  |  | ns |
| $t_{\text {DS }}$ | Data Set Up Time |  |  | 500 |  |  | ns |
| $t_{\text {DH }}$ | Data Hold Time | $\begin{aligned} & 7218 \mathrm{~A}, \mathrm{~B} \\ & 7218 \mathrm{C}, \mathrm{D} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 50 \\ 125 \\ \hline \end{gathered}$ |  |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{AS}} \\ & \mathrm{t}_{\mathrm{AH}} \\ & \hline \end{aligned}$ | Digit Address Set Up Time Digital Address Hold Time | $\begin{aligned} & \text { ICM7218C, D } \\ & \text { ICM7218C, D } \end{aligned}$ |  | $\begin{gathered} 500 \\ 0 \\ \hline \end{gathered}$ |  |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{Z}_{\text {IN }}$ | Data Input Impedance | 5-10 pF Gate Capacitance |  |  | 1010 |  | Ohms |

## TABLE 1: INPUT DEFINITIONS ICM7218A and B

| Input |  | Terminal | Logic Level | Function |
| :---: | :---: | :---: | :---: | :---: |
| WRITE |  | 8 | High <br> Low | Input Not Loaded Input Loaded |
| MODE |  | 9 | High <br> Low | Load Control bits on Write Pulse Load Input Data on Write Pulse |
| ID4 SHUTDOWN | MODE High | 10 | High <br> Low | Normal Operation <br> Shutdown (Oscillator, Decoder and Display Disabled) |
| ID5 (DECODE) |  | 6 | High Low | No Decode Decode |
| ID6 (HEXA/CODE B |  | 5 | High <br> Low | Hexadecimal Decoding Code B Decoding |
| ID7 (DATA COMING) |  | 7 | High Low |  |
| ID0-ID7 | MODE <br> Low | $\begin{gathered} 11,12,13,14 \\ 5,6,10,7 \\ \hline \end{gathered}$ |  | Display Data Inputs (Notes 4, 5) |

TABLE 2: INPUT DEFINITIONS ICM7218C and D

| Input | Terminal | Logic <br> Level | Function |
| :--- | :---: | :---: | :--- |
| WRITE | 8 | High <br> Low | Input Not Loaded Into Memory <br> Input Loaded Into Memory |
| HEXA/CODE B/SHUTDOWN | 9 | High <br> Floating <br> Low | Hexadecimal Decoding <br> Code B Decoding <br> Shutdown (Oscillator, Decoder and Display Disabled) |
| DA0 -DA2 | $10,6,5$ |  | Digit Address Inputs |
| ID0 -ID3 $\overline{\text { ID (INPUT D.P.) }}$ | $14,13,11,12$ <br> 7 |  | Display Data Inputs <br> Decimal Point Input |

NOTE 3: In the ICM7218C and D (random access versions) the HEXA/CODE B/SHUTDOWN Input (Pin 9 ) has internal biasing resistors to hold it at $\mathrm{V}_{\mathrm{DD}} / 2$ when Pin 9 is open circuited. These resistors consume power and result in a quiescent supply current ( $\mathrm{l}_{\mathrm{Q}}$ ) of typically $50 \mu \mathrm{~A}$. The ICM7218A, B, and E devices do not have these biasing resistors and thus are not subject to this condition.
4: IDO-ID3 = Don't care when writing control data
ID4-ID6 = Don't care when writing Hex/Code B data D7 = Decimal Point data
(The display blanks on ICM7218A/B versions when writing in data)
5: In the No Decode format, "Ones" represents "on" segments for all inputs except for the Decimal Point, where "Zero" represents an "on" segment, (i.e. segments are positive true, decimal point is negative true).
6: Common Anode segment drivers and Common Cathode Digit Drivers have $20 \mathrm{k} \Omega$ pullup resistors.



Figure 4: Segment Assignments

## DETAILED DESCRIPTION

## DECODE Operation

For the ICM7218A/B products, there are 3 input data formats possible; either direct segment and decimal point information ( 8 bits per digit) or two Binary code plus decimal point information (Hexadecimal/Code B formats with 5 bits per digit).

The 7 segment decoder on chip is disabled when direct segment information is to be written．In this format，the in－ puts directly control the outputs as follows：

```
Input Data: ID7 ID6 ID5 ID4 ID3 ID2 ID1 ID0
```

Output Segments: D.P. a b c e g f d

Here，＂Ones＂represent＂on＂segments for all inputs ex－ cept the Decimal Point．For the Decimal Point＂zero＂repre－ sents an＂on＂segment．

## HEXAdecimal／CODE B Decoding

For all products，a choice of either HEXA or Code B de－ coding may be made，HEXA decoding provides 7 segment numeric plus six alpha characters while Code B provides a negative sign（ - ），a blank（for leading zero blanking），cer－ tain useful alpha characters and all numeric formats．
The four bit binary code is set up on inputs ID3－ID0，and decimal point data is set up on ID7．

| Decimal | 0123456789101112131415 |
| :---: | :---: |
| HEXA CODE | 0123456789 A b C d E F |
| CODE B | 0123456789 －E H L P（BLANK） |

## SHUTDOWN

SHUTDOWN performs several functions：it puts the de－ vice into a very low dissipation mode（typically $10 \mu \mathrm{~A}$ at $\mathrm{V}_{D D}=5 \mathrm{~V}$ ），turns off both the digit and segment drivers，and stops the multiplex scan oscillator（this is the only way the scan oscillator can be disabled）．However，it is still possible to input data to the memory during shutdown－only the display output sections of the device are disabled in this mode．

## Powerdown

In the Shutdown Mode，the supply voltage may be re－ duced to 2 volts without data in memory being lost．Howev－ er，data should not be written into memory if the supply voltage is less than 4 volts．

## Output Drive

The common anode output drive is approximately 200 mA per digit at a $12 \%$ duty cycle．With segment peak drive cur－ rent of 40 mA typically，this results in 5 mA average drive． The common cathode drive capability is approximately one half that of the common anode drive．If high impedance LED displays are used，the drive current will be correspond－ ingly less．

## Inter Digit Blanking

A blanking time of approximately $10 \mu \mathrm{~s}$ occurs between digit strobes．This ensures that the segment information is correct before the next digit drive，thereby avoiding display ghosting．

## Driving Larger Displays

If a higher average drive current per digit is required，it is possible to connect digit drive outputs together．For exam－ ple，by paralleling pairs of digit drives together to drive a 4 digit display， 5 mA average segment drive current can be obtained．

## Power Dissipation Considerations

Assuming common anode drive at $\mathrm{V}_{\mathrm{DD}}=5$ volts and all digits on with an average of 5 segments driven per digit，the average current would be approximately 200 mA ．Assuming a 1.8 volt drop across the LED display，there will be a 3.2 volt drop across the ICM7218．The device power dissipation will therefore be 640 mW ，rising to about 900 mW ，for all ＇ 8 ＇＇s displayed．Caution：Position device in system such that air can flow freely to provide maximum cooling． The common cathode dissipation is approximately one half that of the common anode dissipation．

## Sequential Addressing Considerations （ICM7218A／B）

The control instructions are read from the input bus lines if MODE is high and WRITE low．The instructions occur on 4 lines and are－$\overline{\mathrm{DECODE}} /$ no Decode，type of Decode（if desired），SHUTDOWN／no Shutdown and DATA COMING／ not Coming．After the control word has been written（with the Data Coming instruction），display data can be written into memory with each successive negative going WRITE pulse．After all 8 digit memory locations have been written to，additional transitions of the WRITE input are ignored un－ til a new control word is written．It is not possible to change one individual digit without refreshing the data for all the other digits．

## Random Access Input Drive Considerations（ICM7218C／D）

Control instructions are provided to the ICM7218C／D by a single three level input terminal（Pin 9），which operates in－ dependently of the WRITE pulse．

Data can be written into memory on the ICM7218C／D by setting up a 3 bit binary code（one of eight）on the digit address inputs and applying a low level to the WRITE pin． For example，it is possible to change only digit 7 without altering the data for the other digits．（See Figure 7）．

## Supply Capacitor

A $0.1 \mu \mathrm{~F}$ plus a $47 \mu \mathrm{~F}$ capacitor is recommended between $V_{D D}$ and $V_{S S}$ to bypass display multiplexed noise．


0365-9
Figure 5: Timing Diagram for ICM7218A/B


Figure 6: Load Sequence ICM7218A/B


Figure 7: Timing Diagram for ICM7218C/D


Figure 8: Functional Test Circuit (\#1)



0365-14
COMMON CATHODE DIGIT DRIVER



COMMON CATHODE SEG. DRIVER


COMMON ANODE DIGIT DRIVER


COMMON CATHODE DIGIT DRIVER


0365-17
0365-18


## APPLICATION EXAMPLES 8 DIGIT MICROPROCESSOR DISPLAY APPLICATION

Figure 10 shows a display interface using the ICM7218A/ B with an 8048 family microcontroller. The 8 bit data bus (DB0/DB7-ID0/ID7) transfers control and data information to the 7218 display interface on successive WRITE pulses. The MODE input to the 7218 is connected to one of the I/O port pins on the microcontroller. When MODE is high a control word is transferred; when MODE is low data is transfered. Sequential locations in the 8 -byte static memory are automatically loaded on each successive WRITE pulse. After eight WRITE pulses have occurred, further pulses are ignored until a new control word is transferred. (See Figure 6 ). This also allows writing to other peripheral devices without disturbing the ICM7218A/B.

## 16 DIGIT MICROPROCESSOR DISPLAY

In this application (see Figure 11), both ICM7218's are addressed simultaneously with a 3 bit word, DA2-DA0. Dis-
play data from the 8048 I/O bus (DB7-DB0) is transferred to both ICM7218's simultaneously.

The display digits from both ICM7218's are interleaved to allow adjacent pairs of digits to be loaded simultaneously from a single 8 bit data bus.

Decimal point information is supplied to the ICM7218's from the processor on port lines P26 and P27.

## NO DECODE APPLICATION

The ICM7218 can also be used as a microprocessor based LED status panel driver. The microprocessor selected control word must include "No Decode" and "Data Coming". The processor writes "Ones" and "Zeroes" into the ICM7218 which in turn directly drives appropriate discrete LEDs. LED indicators can be red or green ( 8 segments $\times 8$ digits $=64$ dots $\div 2$ per red or green $=32$ channels).


## 8－Digit <br> $\mu \mathrm{P}$ Compatible LED Display Decoder Driver

## GENERAL DESCRIPTION

The Harris ICM7228 display driver interfaces microproc－ essors to an 8 digit， 7 segment，numeric LED display．In－ cluded on chip are two types of 7 segment decoder，multi－ plex scan circuitry，LED display segment drvers，LED dis－ play digit drivers and an 8－byte static memory as display RAM．

Data can be written to the ICM7228A and ICM7228B＇s display RAM in sequential 8 digit update or in single digit update format．Data is written to the ICM7228C and ICM7228D display RAM in parallel random access format． The ICM7228A and ICM7228C drive common anode dis－ plays．The ICM7228B and ICM7228D drive common cath－ ode displays．All versions can display the RAM data as ei－ ther Hexadecimal or Code B format．The ICM7228A and ICM7228B incorporate a No Decode mode allowing each bit of each digit＇s RAM word to drive individual display seg－ ments resulting in independent control of all display seg－ ments．As a result，bargraph and other irregular display seg－ ments and formats can be driven directly by this chip．

The Harris ICM7228 is an alternative to both the Maxim ICM7218 and the Harris ICM7218 display drivers．Notice that the ICM7228A／B has an additional single digit access mode．This could make the Harris ICM7218A／B software incompatible with ICM7228A／B operation．As a result，the part is renamed the ICM7228 to eliminate this possible con－ fusion．
All versions of the ICM7228 are offered in both industrial and military temperature ranges．

## ORDERING INFORMATION

| Part Number | Tempertaure <br> Range | Package | Data Entry <br> Protocol | Display Type |
| :--- | :--- | :--- | :--- | :--- |
| ICM7228AIPI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 －Pin Plastic DIP | Sequential | Common Anode |
| ICM7228BIPI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 －Pin Plastic DIP | Sequential | Common Cathode |
| ICM7228CIPI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 －Pin Plastic DIP | Random | Common Anode |
| ICM7228DIPI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 －Pin Plastic DIP | Random | Common Cathode |
| ICM7228AIJI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 －Pin CERDIP | Sequential | Common Anode |
| ICM7228BIJI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 －Pin CERDIP | Sequential | Common Cathode |
| ICM7228CIJI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 －Pin CERDIP | Random | Common Anode |
| ICM7228DIJI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 －Pin CERDIP | Random | Common Cathode |
| ICM7228AIBI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 －Pin SOIC | Sequential | Common Anode |
| ICM7228BIBI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 －Pin SOIC | Sequential | Common Cathode |
| ICM7228CIBI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 －Pin SOIC | Random | Common Anode |
| ICM7228DIBI | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 －Pin SOIC | Random | Common Cathode |
| ICM7228AMIJI | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 －Pin CERDIP | Sequential | Common Anode |
| ICM7228BMIJI | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 －Pin CERDIP | Sequential | Common Cathode |
| ICM7228CMIJI | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 －Pin CERDIP | Random | Common Anode |
| ICM7228DMIJI | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 28 －Pin CERDIP | Random | Common Cathode |

[^60]
## FEATURES

－Improved 2nd Source to Maxim ICM7218
－Fast Write Access Time of 200 ns
－Multiple Microprocessor Compatible Versions
－Hexadecimal，Code B and No Decode Modes
－Individual Segment Control with＂No Decode＂ Feature
－Digit and Segment Drivers On－Chip
－Non－Overlapping Digits Drive
－Common Anode and Common Cathode LED Versions
－Low Power CMOS Architecture
－Single 5V Supply
－883B／Rev C Compliant

## APPLICATIONS

－Instrumentation
－Test Equipment
－Hand Held Instruments
－Bargraph Displays
－Numeric and Non－Numeric Panel Displays
－High and Low Temperature Environments where LCD Display Integrity Is Compromised


Figure 1: Pin Configurations
NOTE: 28-Lead SOIC Package pin configurations are identical to DIP packages. .


## ABSOLUTE MAXIMUM RATINGS

Supply Voltage (VDD $-V_{S S}$ ) ................................ 6 V
Digit Output Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500 mA
Segment Output Current . ............................. . 100 mA
Input Voltage (Note 1)
(Any Terminal) $\ldots \ldots\left(\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}\right)<\mathrm{V}_{\mathrm{IN}}<\left(\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}\right)$
Power Dissipation (Note 2)
28-Pin Plastic with Copper Leadframe . . . . . . . . . . . . . 1.0 W
28-Pin CERDIP ........................................... 1.0 W
28-Pin SOIC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.7 W
Operating Temperature Range
IPI, IJI, IBI Packages ............. $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$
MIJI Package .................. $55^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$
Storage Temperature Range $\ldots . .-65^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{S}}<+160^{\circ} \mathrm{C}$
Lead Temperature (Soldering 10 sec ) $\ldots . . . . . . . . . .300^{\circ} \mathrm{C}$

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
NOTE 1: Due to the SCR structure inherent in the CMOS process used to fabricate these devices, connecting any terminal to a voltage greater than $V_{D D}$ or less than $V_{S S}$ may cause destructive device latchup. For this reason, it is recommended that no inputs from sources operating on a different power supply be applied to the device before its own supply is established, and when using multiple supply systems the supply to the ICM7228 should be turned on first.

NOTE 2: These limits refer to the package and will not be obtained during normal operation. Derate above $50^{\circ} \mathrm{C}$ by 25 mW per ${ }^{\circ} \mathrm{C}$.

ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{DD}}=+5.0 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ )
INDUSTRIAL TEMPERATURE RANGE, IPI, IJI, IBI DEVICES

| Symbol | Parameter | Test Conditions | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| $\mathrm{V}_{\text {SUPPLY }}$ | Supply Voltage Range | Operating | 4 |  | 6 | 4 |  | 6 | V |
|  |  | Power Down Mode | 2 |  |  | 2 |  |  |  |
| $\mathrm{I}_{\mathrm{Q}}$ | Quiescent Supply Current | Shutdown, 7228A, 7228B |  | 1 | 100 |  | 1 | 100 | $\mu \mathrm{A}$ |
|  |  | Shutdown, 7228C, 7228D |  | 2.5 | 100 |  | 2.5 | 100 |  |
| IDD | Operating Supply Current | Common Anode, 7228A/C <br> Segments $=$ ON <br> Outputs = OPEN |  | 200 | 450 |  | 200 | 450 | $\mu \mathrm{A}$ |
|  |  | Common Anode, 7228A/C <br> Segments = OFF <br> Outputs = OPEN |  | 100 | 450 |  | 100 | 450 |  |
|  |  | $\begin{aligned} & \text { Common Cathode, 7228B/D } \\ & \text { Segments = ON } \\ & \text { Outputs = OPEN } \\ & \hline \end{aligned}$ |  | 250 | 450 |  | 250 | 450 |  |
|  |  | $\begin{aligned} & \text { Common Cathode, 7228B/D } \\ & \text { Segments = OFF } \\ & \text { Outputs = OPEN } \\ & \hline \end{aligned}$ |  | 175 | 450 |  | 175 | 450 |  |
| ${ }^{\text {IJIG }}$ | Digit Drive Current | Common Anode, 7228A/C $V_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}}-2.0 \mathrm{~V}$ | 200 |  |  | 175 |  |  | mA |
|  |  | Common Cathode, 7228B/D $\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{SS}}+1.0 \mathrm{~V}$ | 50 |  |  | 40 |  |  |  |
| IdLK | Digit Leakage Current | Shutdown Mode, $\mathrm{V}_{\text {OUT }}=2.0 \mathrm{~V}$ Common Anode, 7228A/C |  | 1 | 100 |  | 1 | 100 | $\mu \mathrm{A}$ |
|  |  | Shutdown Mode, $\mathrm{V}_{\text {OUT }}=5.0 \mathrm{~V}$ <br> Common Cathode, 7228B/D |  | 1 | 100 |  | 1 | 100 |  |
| ISEG | Peak Segment Drive Current | Common Anode, 7228A/C $\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{SS}}+1.0 \mathrm{~V}$ | 20 | 25 |  | 20 |  |  | mA |
|  |  | Common Cathode, 7228B/D $V_{O U T}=V_{D D}-2.0 \mathrm{~V}$ | 10 | 12 |  | 10 |  |  |  |

ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{DD}}=+5.0 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ ) (Continued) INDUSTRIAL TEMPERATURE RANGE, IPI, IJI, IBI DEVICES

| Symbol | Parameter | Test Conditions | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| ISLK | Segment Leakage Current | Shutdown Mode, $\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}}$ Common Anode, 7228A/C |  | 1 | 50 |  | 1 | 50 | $\mu \mathrm{A}$ |
|  |  | Shutdown Mode, $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {SS }}$ Common Cathode, 7228B/D |  | 1 | 50 |  | 1 | 50 |  |
| IIL | Input Leakage Current | All Inputs except Pin 9 7228C, 7228D VIN $=V_{\text {SS }}$ |  |  | 1 |  |  | 1 | $\mu \mathrm{A}$ |
|  |  | All Inputs except Pin 9 $7228 \mathrm{C}, 7228 \mathrm{D} \mathrm{V}_{\mathrm{IN}}=5.0 \mathrm{~V}$ |  |  | -1 |  |  | -1 |  |
| $\mathrm{f}_{\text {MUX }}$ | Display Scan Rate | Per Digit |  | 390 |  |  | 390 |  | Hz |
| $\mathrm{t}_{\text {IDB }}$ | Inter-Digit Blanking Time |  | 2 | 10 |  | 2 |  |  | $\mu \mathrm{S}$ |
| VINH | Logical "1" Input Voltage | Three Level Input: Pin 9 7228C, 7228D Hexadecimal $V_{D D}=5 \mathrm{~V}$ | 4.2 |  |  | 4.2 |  |  | V |
| VINF | Floating Input | Three Level Input: Pin 9 7228C, 7228D Code B $V_{D D}=5 V$ | 2.0 |  | 3.0 | 2.0 |  | 3.0 | V |
| VINL | Logical "0" Input Voltage | Three Level Input: Pin 9 7228C, 7228D Shutdown $V_{D D}=5 V$ |  |  | 0.8 |  |  | 0.8 | V |
| $\mathrm{Z}_{\mathrm{IN}}$ | Three Level Input Impedance | $\begin{aligned} & V_{C C}=5 \mathrm{~V} \\ & \text { Pin } 9 \text { of } 7228 \mathrm{C} \text { and 7228D } \end{aligned}$ | 50 |  |  | 50 |  |  | k $\Omega$ |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage | All Inputs except Pin 9 of 7228C, 7228D $V_{D D}=5 \mathrm{~V}$ | 2.0 |  |  | 2.0 |  |  | V |
| VIL | Logical "0" Input Voltage |  |  |  | 0.8 |  |  | 0.8 |  |

SWITCHING CHARACTERISTICS ( $\mathrm{V}_{\mathrm{DD}}=+5.0 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=+0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=+2.4 \mathrm{~V}$ )
INDUSTRIAL TEMPERATURE RANGE, IPI, IJI, IBI DEVICES

| Symbol | Parameter | Test Conditions | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| $\mathrm{t}_{\mathrm{WL}}$ | Write Pulsewidth (Low) |  | 200 | 100 |  | 250 |  |  | ns |
| ${ }^{\text {twh }}$ | Write Pulsewidth (High) |  | 850 | 540 |  | 1200 |  |  | ns |
| $\mathrm{t}_{\mathrm{MH}}$ | Mold Hold Time | 7228A, 7228B | 0 | -65 |  | 0 |  |  | ns |
| $\mathrm{t}_{\text {MS }}$ | Mold Setup Time | 7228A, 7228B | 250 | 150 |  | 250 |  |  | ns |
| $t_{\text {DS }}$ | Data Setup Time |  | 250 | 160 |  | 250 |  |  | ns |
| $t_{\text {DH }}$ | Data Hold Time |  | 0 | -60 |  | 0 |  |  | ns |
| $t_{\text {AS }}$ | Digit Address Setup Time | 7228C, 7228D | 250 | 110 |  | 250 |  |  | ns |
| $t_{\text {AH }}$ | Digit Address Hold Time | 7228C, 7228D | 0 | -60 |  | 0 |  |  | ns |

ELECTRICAL CHARACTERISTICS $\quad\left(V_{D D}=+5.0 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}\right)$ (Continued)
military temperature range, miJI devices

| Symbol | Parameter | Test Conditions | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| VSUPPLY | Supply Voltage Range | Operating | 4 |  | 6 | 4 |  | 6 | V |
|  |  | Power Down Mode | 2 |  |  | 2 |  |  |  |
| $\mathrm{I}_{Q}$ | Quiescent Supply Current | Shutdown, 7228A, 7228B |  | 1 | 100 |  | 1 | 100 | $\mu \mathrm{A}$ |
|  |  | Shutdown, 7228C, 7228D |  | 2.5 | 100 |  | 2.5 | 100 |  |
| IDD | Operating Supply Current | Common Anode, 7228A/C <br> Segments $=$ ON <br> Outputs = OPEN |  | 200 | 450 |  | 200 | 550 | $\mu \mathrm{A}$ |
|  |  | Common Anode, 7228A/C <br> Segments $=$ OFF <br> Outputs = OPEN |  | 100 | 450 |  | 100 | 450 |  |
|  |  | Common Cathode, 7228C/D <br> Segments $=$ ON <br> Outputs = OPEN |  | 250 | 450 |  | 250 | 550 |  |
|  |  | Common Cathode, 7228C/D <br> Segments = OFF <br> Outputs = OPEN |  | 175 | 450 |  | 175 | 450 |  |
| ${ }^{\text {IJIG }}$ | Digit Drive Current | $\begin{aligned} & \text { Common Anode, } \mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}}-2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | 200 |  |  | 170 |  |  | mA |
|  |  | Common Cathode, $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ $\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{SS}}+1.0 \mathrm{~V}$ | $50$ |  |  | 35 |  |  |  |
| IDLK | Digit Leakage Current | Shutdown Mode <br> Common Anode, , $\mathrm{V}_{\text {OUT }}=2.0 \mathrm{~V}$ |  | 1 | 100 |  | 1 | 100 | $\mu \mathrm{A}$ |
|  |  | Shutdown Mode <br> Common Cathode, $\mathrm{V}_{\text {OUT }}=5.0 \mathrm{~V}$ |  | 1 | 100 |  | 1 | 100 |  |
| ISEG | Peak Segment Drive Current | $\begin{aligned} & \text { Common Anode, } \mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{SS}}+1.0 \mathrm{~V} \end{aligned}$ | 20 | 25 |  | 20 | 25 |  | mA |
|  |  | $\begin{aligned} & \text { Common Cathode, } \mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}}-2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | 10 | 12 |  | 10 | 12 |  |  |
| ISLK | Segment Leakage Current | Shutdown Mode Common Anode, $\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}}$ |  | 1 | 50 |  | 1 | 50 | $\mu \mathrm{A}$ |
|  |  | Shutdown Mode Common Cathode, $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{SS}}$ |  | 1 | 50 |  | 1 | 50 |  |
| IIL | Input Leakage Current | All Inputs except Pin 9 7228C, 7228D $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{SS}}$ |  |  | 1 |  |  | 1 | $\mu \mathrm{A}$ |
|  |  | All Inputs except Pin 9 $7228 \mathrm{C}, 7228 \mathrm{D} \mathrm{V}_{\mathrm{IN}}=5.0 \mathrm{~V}$ |  |  | -1 |  |  | -1 |  |
| $\mathrm{f}_{\text {MUX }}$ | Display Scan Rate | Per Digit |  | 390 |  |  | 390 |  | Hz |
| $\mathrm{t}_{\text {IDB }}$ | Inter-Digit Blanking Time |  | 2 | 10 |  | 2 | 10 |  | $\mu \mathrm{S}$ |

ELECTRICAL CHARACTERISTICS $\left(V_{D D}=+5.0 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{S S}=0 \mathrm{~V}\right)$ (Continued) MILITARY TEMPERATURE RANGE, MIJI DEVICES

| Symbol | Parameter | Test Conditions | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| VINH | Logial "1" Input Voltage | Three Level Input: Pin 9 7228C, 7228D Hexadecimal $V_{D D}=5 \mathrm{~V}$ | 4.2 |  |  | 4.2 |  |  | V |
| $\mathrm{V}_{\text {INF }}$ | Floating Input | Three Level Input: Pin 9 7228C, 7228D Code B $V_{D D}=5 \mathrm{~V}$ | 2.0 |  | 3.0 | 2.4 |  | 3.0 | V |
| $V_{\text {INL }}$ | Logical "0" Input Voltage | Three Level Input: Pin 9 7228C, 7228D Shutdown $V_{D D}=5 V$ |  |  | 0.8 |  |  | 0.4 | V |
| $\mathrm{Z}_{\mathrm{IN}}$ | Three Level Input Impedance | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \\ & \text { Pin } 9 \text { of } 7228 \mathrm{C} \text { and } 7228 \mathrm{D} \end{aligned}$ | 50 |  |  | 50 |  |  | k $\Omega$ |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Input Voltage | All Inputs except <br> Pin 9 of 7228C, 7228D $V_{D D}=5 V$ | 2.0 |  |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage |  |  |  | 0.8 |  |  | 0.8 |  |

SWITCHING CHARACTERISTICS $\left(V_{D D}=+5.0 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}} \cdots+0.4 \mathrm{~V}, \mathrm{~V}_{I H} \quad+2.4 \mathrm{~V}\right)$ MILITARY TEMPERATURE RANGE, MIJI DEVICES

| Symbol | Parameter | Test Conditions | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  |  | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| $t_{\text {WL }}$ | Write Pulsewidth (Low) |  | 200 | 100 |  | 250 | 115 |  | ns |
| ${ }^{\text {tw }}$ H | Write Pulsewidth (High) |  | 850 | 540 |  | 1200 | 840 |  | ns |
| $\mathrm{t}_{\mathrm{MH}}$ | Mode Hold Time | 7228A, 7228B | 0 | -65 |  | 0 | -65 |  | ns |
| $\mathrm{t}_{\text {MS }}$ | Mode Setup Time | 7228A, 7228B | 250 | 150 |  | 250 | 165 |  | ns |
| $t_{\text {DS }}$ | Data Setup Time |  | 250 | 160 |  | 250 | 160 |  | ns |
| $t_{\text {DH }}$ | Data Hold Time |  | 0 | -60 |  | 0 | -60 |  | ns |
| $t_{\text {AS }}$ | Digit Address Setup Time | 7228C, 7228D | 250 | 110 |  | 250 | 100 |  | ns |
| $t_{\text {AH }}$ | Digit Address <br> Hold Time | 7228C, 7228D | 0 | -60 |  | 0 | -60 |  | ns |

## TYPICAL PERFORMANCE CHARACTERISTICS

## Common Anode Drivers:



0086-12

## Common Cathode Drivers:



0086-15


0086-23

0086-13



Table 1：ICM7228A Pin Assignments and Descriptions

| Pin \＃ | Name | Function | Description |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & 1 \\ & 2 \\ & 3 \\ & 4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { Seg c } \\ & \text { Seg e } \\ & \text { Seg b } \\ & \text { D.P. } \end{aligned}$ | Output | LED Display Segments c，e，b and Decimal Point Drive Lines． |
| 5 | ID6， （HEXA／$\overline{C O D E B})$ | Input | When＂MODE＂Low：Display Data Input，Bit 7. <br> When＂MODE＂High：Control Bit，Decoding Scheme Selection：High，Hexadecimal Decoding． Low，Code B Decoding． |
| 6 | ID5，（ $\overline{\text { ECCODE }}$ ） | Input | When＂MODE＂Low：Display Data Input，Bit 6 ． <br> When＂MODE＂High：Control Bit，Decode／No Decode Selection：High，No Decode． Low，Decode． |
| 7 | ID7， （DATA COMING） | Input | When＂MODE＂Low：Display Data Input，Bit 8，Decimal Point Data． <br> When＂MODE＂High：Control Bit，Sequential Data Update Select：High，Data Coming． Low，No Data Coming． |
| 8 | WRITE | Input | Data Input Will Be Written to Control Register or Display RAM on Rising Edge of WRITE． |
| 9 | MODE | Input | Selects Data to Be Loaded to Control Register or Display RAM：High，Loads Control Register． Low，Loads Display RAM． |
| 10 | ID4， （SHUTDOWN） | Input | When＂MODE＂Low：Display Data Input，Bit 5. <br> When＂MODE＂High：Control Bit，Low Power Mode Select：High，Normal Operation． Low，Oscillator and Display Disabled． |
| 11 | ID1 | Input | When＂MODE＂Low：Display Data Input，Bit 2. <br> When＂MODE＂High and＂ID7（DATA COMING）＂Low：Digit Address，Bit 2，Single Digit Update Mode． |
| 12 | ID0 | Input | When＂MODE＂Low：Display Data Input，Bit 1. <br> When＂MODE＂High and＂ID7（DATA COMING）＂Low：Digit Address，LSB，Single Digit Update Mode． |
| 13 | ID2 | Input | When＂MODE＂Low：Display Data Input，Bit 3. <br> When＂MODE＂High and＂ID7（DATA COMING）＂Low：Digit Address，MSB，Single Digit Update Mode． |
| 14 | ID3 | Input | When＂MODE＂Low：Display Data Input，Bit 4. <br> When＂MODE＂High：RAM Bank Select（Decode Modes Only）：High，RAM Bank A． Low，RAM Bank B． |
| $\begin{aligned} & 15 \\ & 16 \\ & 17 \\ & 18 \\ & \hline \end{aligned}$ | DIGIT 1 DIGIT 5 DIGIT 8 | Output | LED Display Digits 1，2， 5 and 8 Drive Lines． |
| 19 | $V_{D D}$ | Supply | Device Positive Power Supply Rail． |
| $\begin{aligned} & 20 \\ & 21 \\ & 22 \\ & 23 \\ & \hline \end{aligned}$ | DIGIT 4 DIGIT 7 DIGIT 6 DIGIT 3 | Output | LED Display Digits 4，7， 6 and 3 Drive Lines． |
| $\begin{aligned} & 24 \\ & 25 \\ & 26 \\ & 27 \\ & \hline \end{aligned}$ | Seg $f$ <br> Seg d <br> Seg g <br> Seg a | Output | LED Display Segments f，d，g and a Drive Lines． |
| 28 | $\mathrm{V}_{\text {ss }}$ | Supply | Device Ground or Negative Power Supply Rail． |

Table 2: ICM7228B Pin Assignments and Descriptions

| Pin \# | Name | Function | Description |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & 1 \\ & 2 \\ & 3 \\ & 4 \end{aligned}$ | DIGIT 4 <br> DIGIT 6 <br> DIGIT 3 <br> DIGIT 1 | Output | LED Display Digits 4, 6, 3 and 1 Drive Lines. |
| 5 | ID6, (HEXA/ $\overline{\text { CODE } B) ~}$ | Input | When "MODE" Low: Display Data Input; Bit. 7. <br> When "MODE" High: Control Bit, Decoding Scheme Selection: High, Hexadecimal Decoding. Low, Code B Decoding. |
| 6 | ID5, ( $\overline{\mathrm{DECODE}})$ | Input | When "MODE" Low: Display Data Input, Bit 6. <br> When "MODE" High: Control Bit, Decode/No Decode Selection: High, No Decode. Low, Decode. |
| 7 | ID7, <br> (DATA COMING) | Input | When "MODE" Low: Display Data Input, Bit 8, Decimal Point Data. <br> When "MODE" High: Control Bit, Sequential Data Update Select: High, Data Coming. Low, No Data Coming. |
| 8 | WRITE | Input | Data Input Will Be Written to Control Register or Display RAM on Rising Edge of WRITE. |
| 9 | MODE | Input | Selects Data to Be Loaded to Control Register or Display RAM: High, Loads Control Register. Low, Loads Display RAM. |
| 10 | $\begin{aligned} & \text { ID4, } \\ & \text { (SHUTDOWN) } \end{aligned}$ | Input | When "MODE" Low: Display Data Input, Bit 5. <br> When "MODE" High: Control Bit, Low Power Mode Select: High, Normal Operation. Low, Oscillator and Display Disabled. |
| 11 | ID1 | Input | When "MODE" Low: Display Data Input, Bit 2. <br> When "MODE" High and "ID7 (DATA COMING)" Low: Digit Address, Bit 2, Single Digit Update Mode. |
| 12 | IDO | Input | When "MODE" Low: Display Data Input, Bit 1. <br> When "MODE" High and "ID7 (DATA COMING)" Low: Digit Address, LSB, Single Digit Update Mode. |
| 13 | ID2 | Input | When "MODE" Low: Display Data Input, Bit 3. <br> When "MODE" High and "ID7 (DATA COMING)" Low: Digit Address, MSB, Single Digit Update Mode. |
| 14 | ID3 | Input | When "MODE" Low: Display Data Input, Bit 4. <br> When "MODE" High: RAM Bank Select (Decode Modes Only): High, RAM Bank A. <br> Low, RAM Bank B. |
| $\begin{aligned} & 15 \\ & 16 \\ & 17 \\ & 18 \end{aligned}$ | D.P. <br> Seg a <br> Seg b <br> Seg d | Output | LED Display Segments c, e, b and Decimal Point Drive Lines. |
| 19 | $V_{D D}$ | Supply | Device Positive Power Supply Rail. |
| $\begin{aligned} & 20 \\ & 21 \\ & 22 \\ & 23 \end{aligned}$ | Seg c <br> Sege <br> Seg f <br> Seg g | Output | LED Display Segments c, e, f and g Drive Lines. |
| $\begin{aligned} & 24 \\ & 25 \\ & 26 \\ & 27 \\ & \hline \end{aligned}$ | DIGIT 8 <br> DIGIT 2 <br> DIGIT 5 <br> DIGIT 7 | Output | LED Display Digits 8, 2, 5 and 7 Drive Lines. |
| 28 | $V_{S S}$ | Supply | Device Ground or Negative Power Supply Rail. |

Table 3: ICM7228C Pin Assignments and Descriptions

| Pin \# | Name | Function | Description |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & 1 \\ & 2 \\ & 3 \\ & 4 \end{aligned}$ | Seg c <br> Sege <br> Seg b <br> D.P. | Output | LED Display Segments c, e, b and Decimal Point Drive Lines. |
| 5 | DAO | Input | Digit Address Input, Bit 1, LSB. |
| 6 | DA1 | Input | Digit Address Input, Bit 2. |
| 7 | ID7, <br> (INPUT D.P.) | Input | Display Decimal Point Data Input, Negative True. |
| 8 | WRITE | Input | Data Input Will Be Written to Display RAM on Rising Edge of WRITE. |
| 9 | HEXA/CODE B/ SHUTDOWN | Input | Three Level Input. Display Function Control: High, <br> Hexadecimal Decoding. <br> Float, Code B Decoding. <br> Low, Oscillator and Display Disabled. |
| 10 | DA2 | Input | Digit Address Input, Bit 3, MSB. |
| $\begin{array}{r} 11 \\ 12 \\ 13 \\ 14 \end{array}$ | ID1 <br> IDO <br> ID2 <br> ID3 | Input | Display Data Inputs. |
| $\begin{aligned} & 15 \\ & 16 \\ & 17 \\ & 18 \end{aligned}$ | DIGIT 1 <br> DIGIT 2 <br> DIGIT 5 <br> DIGIT 8 | Output | LED Display Digits 1, 2, 5, and 8 Drive Lines. |
| 19 | $\mathrm{V}_{\mathrm{DD}}$ | Supply | Device Positive Power Supply Rail. |
| $\begin{aligned} & 20 \\ & 21 \\ & 22 \\ & 23 \end{aligned}$ | DIGIT 4 <br> DIGIT 7 <br> DIGIT 6 <br> DIGIT 3 | Output | LED Display Digits 4, 7, 6, and 3 Drive Lines. |
| $\begin{aligned} & 24 \\ & 25 \\ & 26 \\ & 27 \\ & \hline \end{aligned}$ | Seg $\ddagger$ <br> Seg d <br> Seg g <br> Seg a | Output | LED Display Segments f, d, g and a Drive Lines. |
| 28 | $\mathrm{V}_{\text {SS }}$ | Supply | Device Ground or Negative Power Supply Rail. |

Table 4: ICM7228D Pin Assignments and Descriptions

| Pin \# | Name | Function | Description |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & 1 \\ & 2 \\ & 3 \\ & 4 \end{aligned}$ | DIGIT 4 <br> DIGIT 6 <br> DIGIT 3 <br> DIGIT 1 | Output | LED Display Digits 4, 6, 3, and 1 Drive Lines. |
| 5 | DAO | Input | Digit Address Input, Bit 1, LSB. |
| 6 | DA1 | Input | Digit Address Input, Bit 2. |
| 7 | ID7, <br> (INPUT D.P.) | Input | Display Decimal Point Data Input, Negative True. |
| 8 | WRITE | Input | Data Input Will Be Written to Display RAM on Rising Edge of WRITE. |
| 9 | HEXA/CODE B/ SHUTDOWN | Input | Three Level Input. Display Function Control: High,Hexadecimal <br> Fecoding. <br> Float,Code B Decoding. <br> Low,Oscillator and <br> Display Disabled. |
| 10 | DA2 | Input | Digit Address Input, Bit 3, MSB. |
| $\begin{aligned} & 11 \\ & 12 \\ & 13 \\ & 14 \end{aligned}$ | ID1 <br> IDO <br> ID2 <br> ID3 | Input | Display Data Inputs. |
| $\begin{aligned} & 15 \\ & 16 \\ & 17 \\ & 18 \end{aligned}$ | D.P. <br> Seg a <br> Seg b <br> Seg d | Output | LED Display Segments a, b, d and Decimal Point Drive Lines. |
| 19 | $V_{\text {DD }}$ | Supply | Device Positive Power Supply Rail. |
| $\begin{aligned} & 20 \\ & 21 \\ & 22 \\ & 23 \end{aligned}$ | Seg c <br> Sege <br> Seg f <br> Seg g | Output | LED Display Segments c, e, f and g Drive Lines. |
| $\begin{aligned} & 24 \\ & 25 \\ & 26 \\ & 27 \end{aligned}$ | DIGIT 8 <br> DIGIT 2 <br> DIGIT 5 <br> DIGIT 7 | Output | LED Display Digits 8, 2, 5 and 7 Drive Lines. |
| 28 | $\mathrm{V}_{\text {SS }}$ | Supply | Device Ground or Negative Power Supply Rail. |

## DETAILED DESCRIPTION

## System Interfacing and Data Entry Modes, ICM7228A and ICM7228B

The ICM7228A/B devices are compatible with the architectures of most microprocessor systems. Their fast switching characteristics makes it possible to access them as a memory mapped I/O device with no wait state necessary in most microcontroller systems. All the ICM7228A/B inputs, including MODE, feature a 250 ns minimum setup and 0 ns hold time with a 200 ns minimum WRITE pulse. Input logic levels are TTL and CMOS compatible. Figure 7 shows a generic method of driving the ICM7228A/B from a microprocessor bus. To the microprocessor, each device appears to be 2 separate I/O locations; the Control Register and the Display RAM. Selection between the two is accomplished by the MODE input driven by address line AO. Input data is placed on the ID0-ID7 lines. The WRITE input acts as both a device select and write cycle timing pulse. See Figure 5 and Switching Characteristics Table for write cycle timing parameters.

The ICM7228A/B have three data entry modes: Control Register update without RAM update, sequential 8 digit update and single digit update. In all three modes a control word is first written by pulsing the WRITE input while the MODE input is high, thereby latching data into the Control Register. The logic level of individual bits in the Control Register select Shutdown, Decode/No Decode, Hex/Code B, RAM bank A/B and Display RAM digit address as shown in Tables 1 and 2.

The ICM7228A/B Display RAM is divided into 2 banks, called bank $A$ and $B$. When using the Hexadecimal or code $B$ display modes, these RAM banks can be selected separately. This allows two separate sets of display data to be stored and displayed alternately. Notice that the RAM bank selection is not possible in No-Decode mode, this is because the display data in the No-Decode mode has 8 bits, but in Decoded schemes (Hex/Code B) is only 4 bits (IDOID3 data). It should also be mentioned that the decimal point is independent of selected bank, a turned on decimal point will remain on for either banks. Selection of the RAM banks is controlled by ID3 input. The ID3 logic level (during Control Register update) selects which bank of the internal RAM to be written to and/or displayed.


0086-8
Figure 5: ICM7228A/B Write Cycle Timing Diagram


Figure 6: ICM7228A/B Sequential 8 Digit RAM Update Timing Diagram

## DETAILED DESCRIPTIONS (Continued)

## Control Register update without RAM update:

The Control Register can be updated without changing the display data by a single pulse on the WRITE input, with MODE high and DATA COMING low. If the display is being decoded (Hex/Code B), then the value of ID3 determines which RAM bank will be selected and displayed for all eight digits.

## Sequential 8 digit update:

The logic state of DATA COMING (ID7) is also latched during a Control Register update. If the latched value of DATA COMING (ID7) is high, the display becomes blanked and a sequential 8 digit update is initiated. Display data can now be written into RAM with 8 successive WRITE pulses, starting with digit 1 and ending with digit 8 (See Figure 6). After all 8 RAM locations have been written to, the display turns on again and the new data is displayed. Additional write pulses are ignored until a new Control Register update is performed. All 8 digits are displayed in the format (Hex/ Code B or No Decode) specified by the control word that preceded the 8 digit update. If a decoding scheme (Hex/ Code B) is to be used than the value of ID3 during the control word update determines which RAM bank will be written to.

## Single Digit update:

In this mode each digit data in the display RAM can be updated individually without changing the other display data. First, with MODE input high, a control word is written to the Control Register carrying the following information; DATA COMING (ID7) low, the desired display format data on ID4-ID6, the RAM bank selected by ID3 (if decoding is selected) and the address of the digit to be updated on data lines IDO-ID2 (See Table 5). A second write to the ICM7228A/B, this time with MODE input low, transfers the data at the IDO-ID7 inputs into the selected digit's RAM location. In single digit update mode, each individual digit's data can be specified independently for being displayed in Decoded or No-Decode mode. For those digits which decoding scheme (Hex/Code B) is selected, only one can be effective at a time. Whenever a control word is written, the specified decoding scheme will be applied to all those digits which selected to be displayed in Decoded mode.


Figure 7: ICM7228A/B Microprocessor System Interfacing

## DETAILED DESCRIPTIONS (Continued)

Table 5: Digits Address, ICM7228A/B

| Input Data Lines |  |  | Selected <br> Digit |
| :---: | :---: | :---: | :---: |
| ID2 | ID1 | ID0 |  |
| 0 | 0 | 0 | DIGIT 2 |
| 0 | 0 | 1 | DIG |
| 0 | 1 | 0 | DIGIT 3 |
| 0 | 1 | 1 | DIGIT 4 |
| 1 | 0 | 0 | DIGIT 5 |
| 1 | 0 | 1 | DIGIT 6 |
| 1 | 1 | 0 | DIGIT 7 |
| 1 | 1 | 1 | DIGIT 8 |

## System Interfacing, ICM7228C and ICM7228D

The ICM7228C/D devices are directly compatible with the architecture of most microprocessor systems. Their fast switching characteristics make it possible to access them as a memory mapped I/O device with no wait state necessary in most microcontroller systems. All the ICM7228C/D inputs, excluding HEXA/CODE B/SHUTDOWN, feature a 250 ns minimum setup and 0 ns hold time with a 200 ns minimum WRITE pulse. Input logic levels are TTL and CMOS compatible. Figure 9 shows a generic method of driving tho ICM7228C/D from a microprocessor bus. To the microprocessor, the 8 bytes of the Display RAM appear to be 8 separate I/O locations. Loading the ICM7228C/D is quite similar to a standard memory write cycle. The address of the digit to be updated is placed on lines DAO-DA2, the data to be written is placed on lines IDO-ID3 and ID7, then a low pulse on WRITE input will transfer the data in. See Figure 8 and Switching Characteristics Table for write cycle timing parameters.

The ICM7228C/D devices do not have any control register, and also they do not provide the No Decode display format. Hexadecimal or Code B character selection and shutdown mode are directly controlled through the three-
level input at Pin 9, which is accordingly called HEXA/ CODE B/SHUTDOWN. See Tables 3 and 4 for input and output definitions of the ICM7228C/D devices.

## Compatibility with the ICM7218 Series

The Harris ICM7228 series devices are upwardly compatible with the ICM7218 series. The following are the differences between two series.

1. The ICM7228 versions $A$ and $B$ have two functions which are not available in 7218, the RAM bank select and single digit update. Software written for ICM7218A/B may not be directly compatible with ICM7228A/B operation. ID0-ID3 are "don't cares" when writing a control word to the ICM7218A/B, while for the ICM7228A/B, ID0-ID2 select the digit address for a single digit RAM update and ID3 always selects either bank A or bank B for Hex and Code B data. Considering the ID3 input only, the software is compatible provided all control word updates use a consistent value for ID3, either high or low. The single digit update mode is upwardly compatible, it is an invalid operation with the ICM7218A/B and is unlikely to occur in software originally written for the ICM7218A/B. But depending on system hardware (address decoding and WRITE pulse generation) the software might not function properly if an ICM7228A/B is going to be inserted in the ICM7218A/B socket. Some minor modifications of the software may be necessary.
2. The ICM7228 series has enhanced switching characteristics and is more than twice as fast as the ICM7218 series.
3. The ICM7228 series digit and segment drivers are improved compared to those of the ICM7218 series. Also the Typical display scan rate is increased from 250 Hz to 390 Hz to enhance display performance.
4. The ICM7228 series devices generally draw less current than the ICM7218 series. In the shutdown mode, the ICM7228A/B devices draw $1 / 10$ the current of the equivalent ICM7218 parts. The ICM7228C/D devices draw $1 / 4$ the current of the ICM7218 series part.


## DETAILED DESCRIPTIONS (Continued)



Figure 9: ICM7228C/D Microprocessor System Interfacing

Table 6: Display Character Sets

| Input Data Code |  |  |  | Display Characters |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ID3 | ID2 | ID1 | IDO | Hexadecimal | Code B |
| 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 1 | 1 | 1 |
| 0 | 0 | 1 | 0 | 2 | 2 |
| 0 | 0 | 1 | 1 | 3 | 3 |
| 0 | 1 | 0 | 0 | 4 | 4 |
| 0 | 1 | 0 | 1 | 5 | 5 |
| 0 | 1 | 1 | 0 | 6 | 6 |
| 0 | 1 | 1 | 1 | 7 | 7 |
| 1 | 0 | 0 | 0 | 8 | 8 |
| 1 | 0 | 0 | 1 | 9 | 9 |
| 1 | 0 | 1 | 0 | A | - |
| 1 | 0 | 1 | 1 | b | E |
| 1 | 1 | 0 | 0 | C | H |
| 1 | 1 | 0 | 1 | d | L |
| 1 | 1 | 1 | 0 | E | P |
| 1 | 1 | 1 | 1 | F | (Blank) |

## Display Formats

The ICM7228A and ICM7228B have three possible display formats; Hexadecimal, Code B and No Decode. Table 6 shows the character sets for the decode modes and their corresponding input code.

The display formats of the ICM7228A/B are selected by writing data to bits ID4, ID5 and ID6 of the Control Register (See Table 1 and 2 for input Definitions). Hexadecimal and Code B data is entered via ID0-ID3 and ID7 controls the decimal point.

Table 7: No Decode Segment Locations

| Data Input | ID7 | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Controlled <br> Segment | Decimal <br> Point | a | b | c | e | g | f | d |



0086-7
Figure 10: Digits Segment Assignments
The No Decode mode of the ICM7228A and ICM7228B allows the direct segment-by-segment control of all 64 segments driven by the device. In the No Decode mode, the input data directly control the outputs as shown in Table 7.
An input high level turns on the respective segment, except for the decimal point, which is turned on by an input low level on ID7.

The No Decode mode can be used in different applications such as bar graph or status panel driving where each segment controls an individual LED.

## DETAILED DESCRIPTIONS（Continued）

The ICM7228C and ICM7228D have only the Hexadeci－ mal and Code B character sets．The HEXA／CODE B／ SHUTDOWN input，pin 9，requires a three level input．Pin 9 selects the Hexadecimal format when pulled high，the Code B format when floating or driven to mid－supply，and the shutdown mode when pulled low（See Tables 3 and 4）．Ta－ ble 6 also applies to the ICM7228C／D devices．

## Shutdown and Display Blanking

When shutdown，the ICM7228 enters a low power stand－ by mode typically consuming only $1 \mu \mathrm{~A}$ of supply current for the ICM7228A／B and $2.5 \mu \mathrm{~A}$ for the ICM7228C／D．In this mode the ICM7228 turns off the multiplex scan oscillator as well as the digit and segment drivers．However，input data can still be entered when in the shutdown mode．Data is retained in memory even with the supply voltage as low as 2 V ．

The ICM7228A／B is shutdown by writing a control word with Shutdown（ID4）low．The ICM7228C／D is put into shut－ down mode by driving pin 9，HEXA／CODE B／SHUTDOWN， low．

The ICM7228 operating current with the display blanked is within $100 \mu \mathrm{~A}-200 \mu \mathrm{~A}$ for all versions．All versions of the ICM7228 can be blanked by writing Hex FF to all digits and selecting Code B format．The ICM7228A and ICM7228B can also be blanked by selecting No Decode mode and writing Hex 80 to all digits（See Tables 6 and 7）．

## Common Anode Display Drivers， ICM7228A and ICM7228C

The common anode digit and segment driver output schematics are shown in Figure 11．The common anode digit driver output impedance is approximately $4 \Omega$ ．This pro－ vides a nearly．constant voltage to the display digits．Each digit has a minimum of 200 mA drive capability．The N －chan－ nel segment driver＇s output impedance of $50 \Omega$ limits the segment current to approximately 25 mA peak current per segment．Both the segment and digit outputs can directly drive the display，current limiting resistors are not required．

Individual segment＇s current is not significantly affected by whether other segments are on or off．This is because the segment driver output impedance is much higher than that of the digit driver．This feature is important in bar graph applications where each bar graph element should have the same brightness，independent of the number of elements being turned on．

## Common Cathode Display Drivers， ICM7228B and ICM7228D

The common cathode digit and segment driver output schematics are shown in Figure 12．The N －channel digit drivers have an output impedance of approximately $15 \Omega$. Each digit has a minimum of 50 mA drive capability．The segment drivers have an output impedance of approximate－ ly $100 \Omega$ with typically 10 mA peak current drive for each segment．The common cathode display driver output cur－ rents are only $1 / 4$ of the common anode display driver cur－ rents．Therefore，the ICM7228A and ICM7228C commn an－ ode display drivers are recommended for those applications where high display brightness is desired．The ICM7228B and ICM7228D common cathode display drivers are suit－ able for driving bubble－lensed monolithic 7 segment dis－ plays．They can also drive individual LED displays up to $0.3^{\prime \prime}$ in height when high brightness is not required．

## Display Multiplexing

Each digit of the ICM7228 is on for approximately $320 \mu \mathrm{~s}$ ， with a multiplexing frequency of approximately 390 Hz ．The ICM7228 display drivers provide interdigit blanking．This en－ sures that the segment information of the previous digit is gone and the information of the next digit is stable before the next digit is driven on．This is necessary to eliminate display ghosting（a faint display of data from previous digit superimposed on the next digit）．The interdigit blanking time is $10 \mu \mathrm{~s}$ typical with a guaranteed $2 \mu \mathrm{~s}$ minimum．The ICM7228 turns off both the digit drivers and the segment drivers during the interdigit blanking period．The digit multi－ plexing sequence is：D2，D5，D1，D7，D8，D6，D4 and D3．A typical digit＇s drive pulses are shown on Figure 13.

Due to the display multiplexing，the driving duty cycle for each digit is $12 \%$（ $100 \times 1 / 8$ ）．This means the average cur－ rent for each segment is $1 / 8$ of its peak current．This must be considered while designing and selecting the displays．

## DETAILED DESCRIPTIONS (Continued)

Driving Larger Displays
If very high display brightness is desired, the ICM7228 display driver outputs can be externally buffered. Figures 14 thru 16 show how to drive either common anode or common cathode displays using the ICM7228 and external driver circuit for higher current displays.

Another method of increasing display currents is to connect two digit outputs together and load the same data into both digits. This drives the display with the same peak current, but the average current doubles because each digit of the display is on for twice as long, i.e., $1 / 4$ duty cycle versus $1 / 8$.



Segment Driver

0086-26
NOTE: When SHUTDOWN goes low INTERDIGIT BLANKING also stays low.

Digit Driver
Figure 11: Common Anode Display Drivers


NOTE: When SHUTDOWN goes low INTERDIGIT BLANKING also stays low.

Figure 12: Common Cathode Display Drivers


Figure 13: Display Digits Multiplex Timing Diagram (Common Anode Display)


## DETAILED DESCRIPTIONS (Continued)

## Three Level Input,

 ICM7228C and ICM7228DAs mentioned before, pin 9 is a three level input and controls three functions: Hexadecimal display decoding, Code B display decoding and shutdown mode. In many applications, pin 9 will be left open or permanently wired to one state. When pin 9 can not be permanently left in one state, the circuits illustrated in Figure 17 can be used to drive this three level input.


## Power Supply Bypassing

Connect a minimum of $47 \mu \mathrm{~F}$ in parallel with $0.1 \mu \mathrm{~F}$ capacitors between $V_{D D}$ and $V_{S S}$ of ICM7228. These capacitors should be placed in close proximity to the device to reduce the power supply ripple caused by the multiplexed LED display drive current pulses.


## GENERAL DESCRIPTION

The ICM7231-7232 family of integrated circuits are designed to generate the voltage levels and switching waveforms required to drive triplexed liquid-crystal displays. These chips also include input buffer and digit address decoding circuitry allowing six bits of input data to be decoded into 64 independent combinations of the output segments of the selected digit.
The family is designed to interface to modern high performance microprocessors and microcomputers and ease system requirements for ROM space and CPU time needed to service a display.

## FEATURES

- ICM7231: Drives 8 Digits of 7 Segments With Two Independent Annunciators Per Digit Address and Data Input in Parallel Format
- ICM7232: Drives 10 Digits of 7 Segments With Two Independent Annunciators Per Digit Address and Data Input in Serial Format
- All Signals Required to Drive Rows and Columns of Triplexed LCD Display Are Provided
- Display Voltage Independent of Power Supply
- On-Chip Oscillator Provides All Display Timing
- Total Power Consumption Typically $200 \mu \mathrm{~W}$, Maximum $500 \mu \mathrm{~W}$ at 5 V
- Low-Power Shutdown Mode Retains Data With $5 \mu \mathrm{~W}$ Typical Power Consumption at 5V, $1 \mu \mathrm{~W}$ at 2 V
- Direct Interface to High-Speed Microprocessors


## ORDERING INFORMATION

| Part <br> Number | Temperature <br> Range | Package | Number of <br> Dlglts | Input <br> Format |
| :--- | :---: | :---: | :---: | :---: |
| ICM7231BFIPL | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 Pin Plastic DIP | 8 Digit | Parallel |
| ICM7232AFIPL | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 Pin Plastic DIP | 10 Digit | Serial |
| ICM7232BFIPL | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 Pin Plastic DIP | 10 Digit | Serial |
| ICM7232CRIPL | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 Pin Plastic DIP | 10 Digit | Serial |

NOTE: All versions intended for triplexed LCD displays



NOTE: See Figure 17 for display segment connections.
Figure 1: ICM7231 Functional Diagram


Figure 2: ICM7232 Functional Diagram


0366-6

0366-5


Figure 4: Pin Configuration (Outline dwg PL)


## ABSOLUTE MAXIMUM RATINGS

Supply Voltage ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ ) ............................ 6.5V
Input Voltage ${ }^{[2]}$....................... $\mathrm{V}_{\text {SS }}-0.3 \leq \mathrm{V}_{\text {IN }} \leq 6.5$
Display Voltage ${ }^{[2]} \ldots . . . . . . . . . . . . .-0.3 \leq V_{\text {DISP }} \leq+0.3$

Power Dissipation[1] $\qquad$ . 0.5 W @ $70^{\circ} \mathrm{C}$ Operating Temperature Range $\ldots . . . . . .-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Storage Temperature Range .......... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10sec) $300^{\circ} \mathrm{C}$
Notes: 1. This limit refers to that of the package and will not be obtained during normal operation.
2. Due to the SCR structure inherent in these devices, connecting any display terminal or the display voltage terminal to a voltage outside the power supply to the chip may cause destructive device latchup. The digital inputs should never be connected to a voltage less than - 0.3 volts below ground, but may be connected to voltages above $\mathrm{V}_{\mathrm{DD}}$ but not more than 6.5 volts above $\mathrm{V}_{\mathrm{SS}}$.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ELECTRICAL CHARACTERISTICS $\quad\left(\mathrm{V}^{+}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-25^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$ unless otherwise specified)

| Symbol | Parameter | Test Conditions/Description | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{D D}$ | Power Supply Voltage |  | 4.5 | >4 | 5.5 | V |
| $V_{\text {DD }}$ | Data Retention Supply Voltage | Guaranteed Retention at 2V | 2 | 1.6 |  | V |
| IDD | Logic Supply Current | Current from $V_{D D}$ to Ground excluding Display. $\mathrm{V}_{\text {DISP }}=2 \mathrm{~V}$ |  | 30 | 100 | $\mu \mathrm{A}$ |
| Is | Shutdown Total Current | $\mathrm{V}_{\text {DISP }}$ Pin 2 Open |  | 1 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {DISP }}$ | Display Voltage Range | $\mathrm{V}_{\text {SS }} \leq \mathrm{V}_{\text {DISP }} \leq \mathrm{V}_{\text {DD }}$ | 0 |  | $\mathrm{V}_{\mathrm{DD}}$ | V |
| IDISP | Display Voltage Setup Current | $\begin{aligned} & V_{\text {DISP }}=2 \mathrm{~V} \text { Current from } \mathrm{V}_{\mathrm{DD}} \text { to } \\ & \mathrm{V}_{\text {DISP }} \text { On-Chip } \end{aligned}$ |  | 15 | 30 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\text {DISP }}$ | Display Voltage Setup Resistor Value | One of Three Identical Resistors in String | 40 | 75 |  | k $\Omega$ |
|  | DC Component of Display Signals | (Sample Test only) |  | $1 / 4$ | 1 | $\%\left(V_{D D}-V_{\text {DISP }}\right)$ |
| f ${ }_{\text {DISP }}$ | Display Frame Rate | See Figure 6 | 60 | 90 | 120 | Hz |
| $\mathrm{V}_{\text {IL }}$ | Input Low Level | ICM7231 <br> Pins 30-35, 37-39, 1 <br> ICM7232, <br> Pins 1, 38, 39 (Note 1) |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Level |  | 2.0 |  |  | V |
| IILK | Input Leakage |  |  | 0.1 | 1 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 5 |  | pF |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Level | $\begin{aligned} & \text { Pin 37, ICM7232, } \mathrm{l}_{\mathrm{OL}}=1 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{DD}}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OH}}=-500 \mu \mathrm{~A} \end{aligned}$ |  |  | 0.4 | V |
| V OH | Output High Level |  | 4.1 |  |  | V |
| TOP | Operating Temperature Range | Industrial Range | -25 |  | $+85$ | ${ }^{\circ} \mathrm{C}$ |

AC CHARACTERISTICS ( $\left.\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \% \mathrm{~V}_{S S}=0 \mathrm{~V},-20^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}\right)$
PARALLEL INPUT (ICM7231) See Figure 14

| Symbol | Parameter | Test Conditions | Min | Typ | Max |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{cs}}$ | Chip Select Pulse Width | (Note 1) | 500 | 350 |  |
| $\mathrm{t}_{\mathrm{ds}}$ | Address/Data Setup Time | (Note 1) | 200 |  | ns |
| $\mathrm{t}_{\mathrm{dh}}$ | Address/Data Hold Time | (Note 1) | 0 | -20 |  |
| $\mathrm{t}_{\mathrm{ics}}$ | Inter-Chip Select Time | (Note 1) | 3 |  | ns |

SERIAL INPUT (ICM7232) See Figures 15, 16

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tct | Data Clock Low Time | (Note 1) | 350 |  |  | ns |
| $\mathrm{t}_{\mathrm{cl}}$ | Data Clock High Time | (Note 1) | 350 |  |  | ns |
| $t_{\text {ds }}$ | Data Setup Time | (Note 1) | 200 |  |  | ns |
| $t_{\text {dh }}$ | Data Hold Time | (Note 1) | 0 | -20 |  | ns |
| $t_{\text {wp }}$ | Write Pulse Width | (Note 1) | 500 | 350 |  | ns |
| $t_{\text {will }}$ |  | (Note 1) | 1.5 |  |  | $\mu \mathrm{S}$ |
| todl | Data Accepted Low Output Delay | (Note 1) |  | 200 | 400 | ns |
| todh | Data Accepted High Output Delay | (Note 1) |  | 1.5 | 3 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {cws }}$ | Write Delay After Last Clock | (Note 1) | 350 |  |  | ns |

NOTE 1: For design reference only, not $100 \%$ tested.

## TABLE OF FEATURES

| Type Number | Output Code | Annunciator <br> Locations | Input | Output |
| :--- | :--- | :--- | :--- | :--- |
| ICM7231BF | Code B | Both Annunciators <br> on BP3 | Parallel Entry <br> 4 bit Data <br> 2 bit Annunciators <br> 3 bit Address | 8 Digits <br> plus <br> 16 Annunciators |
| ICM7232AF | Hexadecimal | Both Annunciators <br> on BP3 | Serial Entry <br> 4 bit Data <br> 2 bit Annunciators <br> 4 ICM7232BF | Code B |

## TERMINAL DEFINITIONS

ICM7231 PARALLEL INPUT NUMERIC DISPLAY

| Terminal | $\begin{aligned} & \text { Pin } \\ & \text { No. } \end{aligned}$ | Description | Function |  |
| :---: | :---: | :---: | :---: | :---: |
| AN1 AN2 | $\begin{aligned} & 30 \\ & 31 \end{aligned}$ | Annunciator 1 Control Bit Annunciator 2 Control Bit | $\begin{aligned} & \text { High }=\text { ON } \\ & \text { Low }=\text { OFF } \end{aligned}$ | See Table 3 |
| $\begin{aligned} & \text { BD0 } \\ & \text { BD1 } \\ & \text { BD2 } \\ & \text { BD3 } \end{aligned}$ | $\begin{aligned} & 32 \\ & 33 \\ & 34 \\ & 35 \\ & \hline \end{aligned}$ | $\left.\begin{array}{l}\text { Least Significant } \\ \text { Most Significant }\end{array}\right\} \quad$4 Bit Binary <br> Data Inputs | Input <br> Data <br> （See Table 1） | $\begin{aligned} & \text { HIGH }=\text { Logical One (1) } \\ & \text { LOW }=\text { Logical Zero (0) } \end{aligned}$ |
| $\begin{aligned} & \hline \text { A0 } \\ & \text { A1 } \\ & \text { A2 } \end{aligned}$ | $\begin{aligned} & \hline 37 \\ & 38 \\ & 39 \end{aligned}$ | $\left.\begin{array}{l}\text { Least Significant } \\ \text { Most Significant }\end{array}\right\} \quad$3 Bit Digit <br> Address Inputs | Input <br> Address <br> （See Table 2） |  |
| $\overline{\text { CS }}$ | 1 | Data Input Strobe／Chip Select（Note 3） | Trailing（Positive going）edge latches data， causes data input to be decoded and sent out to addressed digit |  |

NOTE：3．$\overline{C S}$ has a special＂mid－level＂sense circuit that establishes a test mode if it is held near 3 V for several msec．Inadvertent triggering of this mode can be avoided by pulling it high when inactive，or ensuring frequent activity．
ICM7232 SERIAL DATA AND ADDRESS INPUT

| Terminal | Pin <br> No． | Description | Function |
| :--- | :---: | :--- | :--- | \left\lvert\, | Data Input |
| :--- |
| 38 |
| Data＋Address Shift Register Input |
| WRITE Input |
| 39 |
| Decode，Output，and Reset StrobeHIGH＝Logical One（1） <br> LOW＝Logical Zero（0） |
| When DATA ACCEPTED Output is LOW，positive <br> going edge of WRITE causes data in shift register <br> to be decoded and sent to addressed digit，then <br> shift register and control logic to be reset．When <br> DATA ACCEPTED Output is HIGH，positive going <br> edge of WRITE triggers reset only． |
| Data Clock <br> Input |
| 1 | | Data Shift Register and Control |
| :--- |
| Logic Clock |$\quad$| Positive going edge advances data in shift register． <br> ICM732：Eleventh edge resets shift register and <br> control logic． |
| :--- |
| DATA <br> ACCEPTED <br> Output |\right.

## ALL DEVICES

| Terminal | Pin <br> No. | Description | Function |
| :--- | :---: | :--- | :--- |
| Display <br> Voltage $V_{\text {DISP }}$ | 2 | Negative end of on-chip resistor <br> string used to generate intermediate <br> voltage levels for display. Shutdown Input. | Display voltage control. When open (or less than <br> $1 V$ from $V_{\text {DD }}$ chip is shutdown; oscillator stops, all <br> display pins to $V_{D D}$ |
| Common <br> Line Driver <br> Outputs | $3,4,5$ |  | Drive display commons, or rows. |
| Segment <br> Line Driver <br> Outputs | $6-29$ <br> $6-35$ | (On ICM7231) <br> (On ICM7232) | Drive display segments, or columns. |
| $\mathrm{V}_{\mathrm{DD}}$ | 40 | Chip Positive Supply |  |
| $\mathrm{V}_{\mathrm{SS}}$ | 36 | Chip Negative Supply |  |

## ICM7231 FAMILY DESCRIPTION

The ICM7231 drives displays with 8 seven-segment digits with two independent annunciators per digit, accepting six data bits and three digit address bits from parallel inputs controlled by a chip select input. The data bits are subdivided into four binary code bits and two annunciator control bits.

The ICM7232 drives 10 seven-segment digits with two independent annunciators per digit. To write into the display, six bits of data and four bits of digit address are clocked serially into a shift register; then decoded and written to the display.

Input levels are TTL compatible, and the DATA ACCEPTED output on the serial input devices will drive one LSTTL load. The intermediate voltage levels necessary to drive the display properly are generated by an on-chip resistor string, and the output of a totally self-contained on-chip oscillator is used to generate all display timing. All devices in this family have been fabricated using Harris' MAXCMOS ${ }^{\circledR}$ process and all inputs are protected against static discharge.

## TRIPLEXED (1/3 MULTIPLEXED) LIQUID CRYSTAL DISPLAYS

Figure 5 shows the connection diagram for a typical 7segment display with two annunciators such as would be used with an ICM7231 or ICM7232 numeric display driver. Figure 6 shows the voltage waveforms of the common lines and one segment line, chosen for this example to be the " $a$, $\mathrm{g}, \mathrm{d}$ " segment line. This line intersects with BP1 to form the " $a$ " segment, BP2 to form the " $g$ " segment and BP3 to form the " $d$ " segment. Figure 6 also shows the waveform of the " $\mathrm{a}, \mathrm{g}, \mathrm{d}$ " segment line for four different ON/OFF combinations of the " $a$ ", " g " and " d " segments. Each intersection (segment or annunciator) acts as a capacitance from segment line to common line, shown schematically in Figure 7. Figure 8 shows the voltage across the " $g$ " segment for the same four combinations of ON/OFF segments used in Figure 6.

The degree of polarization of the liquid crystal material and thus the contrast of any intersection depends on the RMS voltage across the intersection capacitance. Note from Figure 8 that the RMS OFF voltage is always $V_{p} / 3$ and that the RMS ON voltage is always $1.92 \mathrm{Vp} / 3$.
For a $1 / 3$ multiplexed LCD, the ratio of RMS ON to OFF voltages is fixed at 1.92, achieving adequate display contrast with this ratio of applied RMS voltage makes some demands on the liquid crystal material used.
Figure 9 shows the curve of contrast versus applied RMS voltage for a liquid crystal material tailored for $\mathrm{V}_{\mathrm{p}}=3.1 \mathrm{~V}$, a typical value for $1 / 3$-multiplexed displays in calculators. Note that the RMS OFF voltage $V_{p} / 3 \approx 1 \mathrm{~V}$ is just below the "threshold" voltage where contrast begins to increase. This places the RMS ON voltage at 2.1 V , which provides about $85 \%$ contrast when viewed straight on.
All members of the ICM7231/ICM7232 family use an internal resistor string of three equal value resistors to generate the voltages used to drive the display. One end of the string is connected on the chip to $V_{D D}$ and the other end (user input) is available at pin 2 ( $V_{\text {DISP }}$ ) on each chip. This allows the display voltage input (VISP) to be optimized for the particular liquid crystal material used. Remember that $\mathrm{V}_{\mathrm{P}}=\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\text {DISP }}$ and should be three times the threshold voltage of the liquid crystal material used. Also it is very important that pin 2 never be driven below VSS. This can cause device latchup and destruction of the chip.


ICM7231-ICM7232


Figure 6: Display Voltage Waveforms
NOTE: $\phi_{1}, \phi_{2}, \phi_{3}-$ BP HIGH WITH RESPECT TO SEGMENT. $\phi_{1}, \mathscr{\phi}_{2}, \phi_{3}-$ BP LOW WITH RESPECT TO SEGMENT. BP1 ACTIVE DURING $\phi_{1}$ AND $\phi_{1}$, BP2 ACTIVE DURING $\phi_{2}$ AND $\phi_{2}$. BP3 ACTIVE DURING $\phi_{3}$ AND $\phi_{3}$.


## ICM7231-ICM7232

Some polarizers become soft at high temperatures and permanently lose their polarizing ability, thereby seriously degrading display contrast. Some displays also use sealing materials unsuitable for high temperature use. Thus, when specifying displays the following must be kept in mind: liquid crystal material, polarizer, and seal materials.

A more important effect of temperature is the variation of threshold voltage. For typical liquid crystal materials suitable for multiplexing, the peak voltage has a temperature coefficient of -7 to $-14 \mathrm{mV} /{ }^{\circ} \mathrm{C}$. This means that as temperature rises, the threshold voltage goes down. Assuming a fixed value for $V_{p}$, when the threshold voltage drops below $V_{p} / 3$ OFF segments begin to be visible. Figure 10 shows the temperature dependence of peak voltage for the same liquid crystal material of Figure 9.

For applications where the display temperature does not vary widely, $V_{p}$ may be set at a fixed voltage chosen to make the RMS OFF voltage, $\mathrm{V}_{\mathrm{p}} / 3$, just below the threshold voltage at the highest temperature expected. This will prevent OFF segments turning ON at high temperature (this at the cost of reduced contrast for ON segments at low temperatures).

For applications where the display temperature may vary to wider extremes, the display voltage $\mathrm{V}_{\text {DISP }}$ (and thus $\mathrm{V}_{\mathrm{P}}$ ) may require temperature compensation to maintain sufficient contrast without OFF segments becoming visible.

## DISPLAY VOLTAGE AND TEMPERATURE COMPENSATION

These circuits allow control of the display peak voltage by bringing the bottom of the voltage divider resistor string out at pin 2. The simplest means for generating a display voltage suitable to a particular display is to connect a potentiometer from pin 2 to $\mathrm{V}_{\mathrm{SS}}$ as shown in Figure 11. A potentiometer with a maximum value of $200 \mathrm{k} \Omega$ should give sufficient range of adjustment to suit most displays. This method for generating display voltage should be used only in applications where the temperature of the chip and display won't vary more than $\pm 5^{\circ} \mathrm{C}\left( \pm 9^{\circ} \mathrm{F}\right)$, as the resistors on the chip have a positive temperature coefficient, which will tend to increase the display peak voltage with an increase in temperature. The display voltage also depends on the power supply voltage, leading to tighter tolerances for wider temperature ranges.


0366-15
Figure 11: Simple Display Voltage Adjustment

Figure 12（a）shows another method of setting up a dis－ play voltage using five silicon diodes in series．These di－ odes，1N914 or equivalent，will each have a forward drop of approximately 0.65 V ，with approximately $20 \mu \mathrm{~A}$ flowing through them at room temperature．Thus， 5 diodes will give 3.25 V ，suitable for a 3 V display using the material properties shown in Figures 9 and 10．For higher voltage displays， more diodes may be added．This circuit provides reason－ able temperature compensation，as each diode has a nega－ tive temperature coefficient of $-2 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ ；five in series gives $-10 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ ，not far from optimum for the material described．

The disadvantage of the diodes in series is that only inte－ gral multiples of the diode voltage can be achieved．The diode voltage multiplier circuit shown in Figure 12（b）allows fine－tuning the display voltage by means of the potentiome－ ter；it likewise provides temperature compensation since the temperature coefficient of the transistor base－emitter junc－ tion（about $-2 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ ）is also multipled．The transistor should have a beta of at least 100 with a collector current of $10 \mu \mathrm{~A}$ ．The inexpensive 2 N 2222 shown in the figure is a suitable device．




0366-19
Figure 14: Parallel Input Timing


For battery operation, where the display voltage is generally the same as the battery voltage (usually $3-4.5 \mathrm{~V}$ ), the chip may be operated at the display voltage, with $V_{\text {DISP }}$ connected to $\mathrm{V}_{\text {SS }}$. The inputs of the chip are designed such that they may be driven above $\mathrm{V}_{\mathrm{DD}}$ without damaging the chip. This allows, for example, the chip and display to operate at a regulated 3 V , and a microprocessor driving its inputs to operate with a less well controlled 5 V supply. (The inputs should not be driven more than 6.5V above GND under any circumstances.) This also allows temperature compensation with the ICL76635, as shown in Figure 13. This circuit allows independent adjustment of both voltage and temperature compensation.

## DESCRIPTION OF OPERATION

 PARALLEL INPUT OF DATA AND ADDRESS (ICM7231)The parallel input structure of the ICM7231 device is organized to allow simple, direct interfacing to all microprocessors, (see functional diagram Figure 1). In the ICM7231, address and data bits are written into the input latches on the rising edge of the Chip Select input.


Figure 16: ICM7232 Input Timing Diagram, Leaving Both Annunciators Off

The rising edge of the Chip Select also triggers an onchip pulse which enables the address decoder and latches the decoded data into the addressed digit/character outputs. The timing requirements for the parallel input device are shown in Figure 14, with the values for setup, hold, and pulse width times shown in the AC Characteristics section. Note that there is a minimum time between Chip Select pulses; this is to allow sufficient time for the on-chip enable pulse to decay, and ensures that new data doesn't appear at the decoder inputs before the decoded data is written to : the outputs.

## SERIAL INPUT OF DATA AND ADDRESS (ICM7232)

The ICM7232 trades six pins used as data inputs on the ICM7231 for six more segment lines, allowing two more 9segment digits. This is done at the cost of ease in interfacing, and requires that data and address information be entered serially. Refer to functional diagram, Figure 2 and timing diagrams, Figures 15 and 16. The interface consists of four pins: DATA Input, DATA CLOCK Input, WRITE Input and DATA ACCEPTED Output. The data present at the DATA Input is clocked into a shift register on the rising edge of the DATA CLOCK Input signal, and when the correct number of bits has been shifted into the shift register ( 8 in the ICM7232), the DATA ACCEPTED Output goes low. Following this, a low-going pulse at the WRITE input will trigger the chip to decode the data and store it in the output latches of the addressed digit/character. After the data is latched at the outputs, the shift register and the control logic are reset, returning the DATA ACCEPTED Output high. After this occurs, a pulse at the WRITE input will not
change the outputs, but will reset the control logic and shift register, assuring that each data bit will be entered into the correct position in the shift register depending on subsequent DATA CLOCK inputs.
The shift register and control logic will also be reset if too many DATA CLOCK INPUT edges are received; this prevents incorrect data from being decoded. In the ICM7232, the eleventh clock resets the shift register and control logic.

The recommended procedure for entering data is shown in the serial input timing diagram, Figure 15. First, when DATA ACCEPTED is high, send a WRITE pulse. This resets the shift register and control logic and initializes the chip for the data input sequence. Next clock in the appropriate number of correct data and address bits. The DATA ACCEPTED Output may be monitored if desired, to determine when the chip is ready to output the decoded data. When the correct number of bits has been entered, and the DATA ACCEPTED Output is low, a pulse at WRITE will cause the data to be decoded and stored in the latches of the addressed digit/character. The shift register and control logic are reset, causing DATA ACCEPTED to return high, and leaving the chip ready to accept data for the next digit/character.

Note that for the ICM7232 the eleventh clock resets the shift register and control logic, but the DATA ACCEPTED Output goes low after the eighth clock. This allows the user to abbreviate the data to eight bits, which will write the correct character to the 7 -segment display, but will leave the annunciators off, as shown in Figure 16.
If only AN2 is to be turned on, nine bits are clocked in; if AN1 is to be turned on, all ten bits are used.

The DATA ACCEPTED Output will drive one low-power Schottky TTL input, and has equal current drive capability pulling high or low.

Note that in the serial input devices, it is possible to address digits/characters which don't exist. As shown in Tables 2 and 5 , when an incorrect address is applied together with a WRITE pulse, none of the outputs will be changed.
DISPLAY FONTS AND OUTPUT CODES
The standard versions of the ICM7231 and ICM7232 chips are programmed to drive a 7 -segment display plus two annunciators per digit. See Table 3 for annunciator input controls.

The " $A$ " and " $B$ " suffix chips place both annunciators on BP3. The display connections for one digit of this display are shown in Figure 17. The " $A$ " devices decode the input data into a hexadecimal 7 -segment output, while the " $B$ " devices supply Code B outputs (see Table 1).

The "C" devices place the left hand annunciator on BP1 and the right hand annunciator (usually a decimal point) on BP3. (See Figure 18). The "C" devices provide only a "Code B" output for the 7 -segments.

TABLE 1. BINARY DATA DECODING (ICM7231/32)

| $\begin{aligned} & \hline \text { CODE } \\ & \text { INPUT } \end{aligned}$ |  |  |  | DISPLAY OUTPUT |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} 80 \\ 3 \end{gathered}$ | $\begin{array}{c\|} B D \\ 2 \end{array}$ | $\begin{gathered} B D \\ 1 \end{gathered}$ | $\begin{array}{\|c\|} \hline B D \\ 0 \end{array}$ | HEX | $C_{B}$ |
| 0 | 0 | 0 | 0 | II | I-1 |
| 0 | 0 | 0 | 1 | 1 |  |
| 0 | 0 | 1 | 0 | 2 | - |
| 0 | 0 | 1 | 1 | İ |  |
| 0 | 1 | 0 | 0 | 4 | 4 |
| 0 | 1 | 0 | 1 | $E_{1}$ | E |
| 0 | 1 | 1 | 0 | E | E |
| 0 | 1 | 1 | 1 | 1 | 7 |
| 1 | 0 | 0 | 0 | EI | - |
| 1 | 0 | 0 | 1 | E1 | $\square$ |
| 1 | 0 | 1 | 0 | F1 |  |
| 1 | 0 | 1 | 1 | I | $E$ |
| 1 | 1 | 0 | 0 | $i$ | i-1 |
| 1 | 1 | 0 | 1 | E | 1 |
| 1 | 1 | 1 | 0 | E | F' |
| 1 | 1 | 1 | 1 | F | BLANK |

TABLE 2.:ADDRESS DECODING (ICM7231/32)

| Code Input |  |  |  | Display <br> Output |
| :---: | :---: | :---: | :---: | :---: |
| ICM7232 <br> Only <br> A3 | A2 | A1 | A0 | Digit <br> Selected |
| 0 | 0 | 0 | 0 | D1 |
| 0 | 0 | 0 | 1 | D2 |
| 0 | 0 | 1 | 0 | D3 |
| 0 | 0 | 1 | 1 | D4 |
| 0 | 1 | 0 | 0 | D5 |
| 0 | 1 | 0 | 1 | D6 |
| 0 | 1 | 1 | 0 | D7 |
| 0 | 1 | 1 | 1 | D8 |
| 1 | 0 | 0 | 0 | D9 |
| 1 | 0 | 0 | 1 | D10 |
| 1 | 0 | 1 | 0 | NONE |
| 1 | 0 | 1 | 1 | NONE |
| 1 | 1 | 0 | 0 | NONE |
| 1 | 1 | 0 | 1 | NONE |
| 1 | 1 | 1 | 0 | NONE |
| 1 | 1 | 1 | 1 | NONE |

TABLE 3. ANNUNCIATOR DECODING

| CODE <br> INPUT |  | DISPLAY OUTPUT |  |
| :---: | :---: | :---: | :---: |
| $\begin{gathered} A N \\ 2 \end{gathered}$ | $\begin{gathered} A N \\ 1 \end{gathered}$ | ICM7231 A/B ICM7232 A/B BOTH ANNUNCIATORS ON BP3 | ICM7231C ICM7232C an2 ANNUNCIATOR BP1 an1 ANNUNCIATOR BP3 |
| 0 | 0 | If | Fif |
| 0 | 1 | -1 | E1 |
| 1 | 0 | F1 | -1 |
| 1 | 1 |  | $9$ |

0366-24


Figure 17：ICM7231 and ICM7232
Display Fonts（＂$A$＂and＂$B$＂Suffix Versions）


ANNUNCIATORS CAN BE：［STOP］，GO，$\triangle, 4$－ARROWS THAT POINT TO INFORMATION PRINTEDAR CUND THE DISPLAY OPENING，ETC．，WHATEVER THE D
IN THE LIQUID＇CRYSTAL DISPLAY．

Figure 18：ICM7231 Display Fonts（＂C＂Suffix Versions）

## COMPATIBLE DISPLAYS

Compatible displays are manufactured by：
G．E．Displays Inc．，Beechwood，Ohio
（216）831－8100（\＃356E3R99HJ）
Epson America Inc．，Torrance CA
（Model Numbers LDB726／7／8）．
Seiko Instruments USA Inc．，Torrance CA （Custom Displays）

Crystaloid，Hudson， OH

## APPLICATIONS



0366-32
Figure 23: 10MHz Frequency/Period Pointer with LCD Display.
The annunciators show function and the decimal points indicate the range of the current operation. The system can be efficiently battery operated.


Figure 24: "Forward" Pin Orientation and Display Connections


## GENERAL DESCRIPTION

The ICM7243 is an 8－character alphanumeric display driv－ er and controller which provides all the circuitry required to interface a microprocessor or digital system to a 14－or 16－ segment display．It is primarily intended for use in micro－ processor systems，where it minimizes hardware and soft－ ware overhead．Incorporated on－chip are a 64－character ASCII decoder， $8 \times 6$ memory，high power character and segment drivers，and the multiplex scan circuitry．

Six－bit ASCII data to be displayed is written into the mem－ ory directly from the microprocessor data bus．Data location depends upon the selection of either Sequential （ $\mathrm{MODE}=1$ ）or Random access mode（ $\mathrm{MODE}=0$ ）．In the Sequential Access mode the first entry is stored in the low－ est location and displayed in the＂left－most＂character posi－ tion．Each subsequent entry is automatically stored in the next higher location and displayed to the immediate＂right＂ of the previous entry．A DISPlay FULL signal is provided after 8 entries；this signal can be used for cascading devic－ es together．A CLeaR pin is provided to clear the memory and reset the location counter．The Random Access mode allows the processor to select the memory address and dis－ play digit for each input word．

The character multiplex scan runs whenever data is not being entered．It scans the memory and CHARacter drivers， and ensures that the decoding from memory to display is done in the proper sequence．Intercharacter blanking is pro－ vided to avoid display ghosting．

## FEATURES

－14－and 16－Segment Fonts With Decimal Point
－Mask Programmable For Other Font－Sets Up to 64 Characters
－Microprocessor Compatible
－Directly Drives LED Common Cathode Displays
－Cascadable Without Additional Hardware
－Standby Feature Turns Display Off；Puts Chip in Low Power Mode
－Sequential Entry or Random Entry of Data Into Display
－Single +5 V Operation
－Character and Segment Drivers，All MUX Scan Circuitry， $8 \times 6$ Static Memory and 64－Character ASCII Font Generator Included On－Chip

## ORDERING INFORMATION

| Part <br> Number | Temperature Range | Package |
| :---: | :---: | :---: |
| ICM7243AIPL | $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 Pin PLASTIC |
| ICM7243BIPL | $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 Pin PLASTIC |



Figure 1：Pin Configurations

[^61]ABSOLUTE MAXIMUM RATINGS

| Supply Voltage（ $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}$ ） | 6 V |
| :---: | :---: |
| CHARacter Output Current | 300 mA |
| SEGment Output Current | 30 mA |
| Input Voltage（Any Terminal） | －0．3V） |
| Power Dissipation | 1W |

Operating Temperature Range $\qquad$ $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Storage Temperature Range ．．．．．．．．．．．$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Lead Temperature（Soldering，10sec）．．．．．．．．．．．．．．． $300^{\circ} \mathrm{C}$

NOTE：Stresses above those listed under＂Absolute Maximum Ratings＂may cause permanent damage to the device．These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied．Exposure to absolute maximum rating conditions for extended periods may affect device reliability．


Figure 2：Functional Diagram
DC ELECTRICAL CHARACTERISTICS $\quad\left(\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$ unless otherwise stated）

| Symbol | Parameter | Test Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| V SUPP | Supply Voltage（ $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ ） |  | 4.75 | 5.0 | 5.25 | V |
| IDD | Operating Supply Current | $\mathrm{V}_{\text {SUPP }}=5.25 \mathrm{~V}, 10$ Segments ON，All 8 Characters |  | 180 |  | mA |
| Istby | Quiescent Supply Current | $\mathrm{V}_{\text {SUPP }}=5.25 \mathrm{~V}, \mathrm{OSC} / \overline{\mathrm{OFF}}$ Pin $<0.5 \mathrm{~V}, \mathrm{CS}=\mathrm{V}_{\text {SS }}$ |  | 30 | 250 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  |  |  | 0.8 | V |
| IN | Input Current |  | －10 |  | ＋10 | $\mu \mathrm{A}$ |

## DC ELECTRICAL CHARACTERISTICS $\quad\left(V_{D D}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$ unless otherwise stated)

(Continued)

| Symbol | Parameter | Test Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| ICHAR | CHARacter Drive Current | $\mathrm{V}_{\text {SUPP }}=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1 \mathrm{~V}$ | 140 | 190 |  | mA |
| $\mathrm{I}_{\text {CHLK }}$ | CHARacter Leakage Current |  |  |  | 100 | $\mu \mathrm{A}$ |
| ISEG | SEGment Drive Current | $\mathrm{V}_{\text {SUPP }}=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=2.5 \mathrm{~V}$ | 14 | 19 |  | mA |
| ISLK | SEGment Leakage Current |  |  | 0.01 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | DISPlay FULL Output Low | $\mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | DISPlay FULL Output High | $\mathrm{I}_{\mathrm{IH}}=100 \mu \mathrm{~A}$ | 2.4 |  |  | V |
| $\mathrm{f}_{\text {ds }}$ | Display Scan Rate |  |  | 400 |  | Hz |

AC ELECTRICAL CHARACTERISTICS (Drive levels 0.4 V and 2.4 V , timing measured at 0.8 V and 2.0 V .
$V_{D D}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise stated).

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {WPI }}$ | $\overline{\text { WR, }}$ CLeaR Pulse Width Low |  | 300 | 250 |  | ns |
| ${ }^{\text {twPH }}$ | $\overline{\text { WR, }}$ CLeaR Pulse Width High (Note 1) |  |  | 250 |  |  |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold Time |  | 0 | -100 |  |  |
| $\mathrm{t}_{\mathrm{DS}}$ | Data Setup Time |  | 250 | 150 |  |  |
| $t_{\text {AH }}$ | Address Hold Time |  | 125 |  |  |  |
| $t_{\text {AS }}$ | Address Setup Time |  | 40 | 15 |  |  |
| $t_{\text {cS }}$ | CS, $\overline{\mathrm{CS}}$ Setup Time |  | 0 |  |  |  |
| ${ }_{T}$ | Pulse Transition Time |  |  |  | 100 |  |
| tsen | SEN Setup Time |  | 0 | -25 |  |  |
| ${ }^{\text {t }}$ WDF | Display Full Delay |  | 700 | 480 |  |  |

## CAPACITANCE

| Symbol | Test | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance (Note 2) |  | 5 |  | pF |
| $\mathrm{C}_{\mathrm{O}}$ | Output Capacitance (Note 2) |  | 5 |  | pF |

NOTES: 1. In Sequential mode $\overline{W R}$ high must be $<T_{\text {SEN }}+T_{\text {WDF }}$.
2. For design reference only, not $100 \%$ tested.

## TYPICAL PERFORMANCE CHARACTERISTICS

SEGment Current vs Output Voltage


CHARacter Current vs Output Voltage


ICM7243A/B DISPLAY FONT AND SEGMENT ASSIGNMENTS
Note: Some display manufacturers use different designations for some of the segments. Check data sheets carefully.


0368-6
Figure 3: ICM7243A 16-Segment Character Font with Decimal Point


0368-7
NOTE: Segments a and d appear as 2 segments each, but both halves are driven together.

Figure 4: ICM7243B 14-Segment Character Font with Decimal Point


Figure 6: Random Access Timing


TABLE 1：PIN DESCRIPTIONS，ICM7243A（B）

| Signal | Pin | Function |
| :---: | :---: | :---: |
| $\mathrm{D}_{0}-\mathrm{D}_{5}$ | $\begin{aligned} & 10-15 \\ & (8-13) \end{aligned}$ | Six－Bit ASCII Data input pins（active high）． |
| Cs，$\overline{\text { cs }}$ | $\begin{gathered} 16 \\ (14-16) \\ \hline \end{gathered}$ | Chip Select from $\mu \mathrm{P}$ address decoder，etc． |
| $\overline{\mathrm{WR}}$ | 17 | WRite pulse input pin（active low）．For an active high write pulse， CS can be used，and $\overline{W R}$ can be used as $\overline{C S}$ ． |
| MODE | 31 | Selects data entry MODE．High selects Sequential Access（SA） mode where first entry is displayed in＂leftmost＂character and subsequent entries appear to the＂right＂．Low selects the Ran－ dom Access（RA）mode where data is displayed on the charac－ ter addressed via $\mathrm{A}_{0}-\mathrm{A}_{2}$ Address pins． |
| A0／SEN | 30 | In RA mode it is the LSB of the character Address．In SA mode it is used for cascading devices for displays of more than 8 charac－ ters（active high enables device controller）． |
| $\mathrm{A}_{1} / \overline{\text { CLear }}$ | 29 | In RA mode this is the second bit of the address．In SA mode，a low input will CLeaR the Serial Address Counter，the Data Mem－ ory and the display． |
| $A_{2} /$ DISPlay FULL | 28 | In RA mode this is the MSB of the Address．In SA mode，the output goes high after eight entries，indicating DISPlay FULL． |
| OSC／OFF | 27 | OSCillator input pin．Adding capacitance to $\mathrm{V}_{\mathrm{DD}}$ will lower the internal oscillator frequency．An external oscillator can be ap－ plied to this pin．A low at this input sets the device into a（shut down）mode，shutting OFF the display and oscillator but retain－ ing data stored in memory． |
| SEG ${ }_{\mathrm{a}}-\mathrm{SEG}_{\mathrm{m}}$ ，D．P． | $\begin{gathered} 2-9,32-40 \\ (2-7),(32-40) \end{gathered}$ | SEGment driver outputs． |
| CHARacter 1 －8 | $\begin{aligned} & 18-21, \\ & 23-26 \\ & \hline \end{aligned}$ | CHARacter driver outputs． |



Figure 8: Test Circuit

## DETAILED DESCRIPTION

$\overline{\mathrm{WR}}, \overline{\mathrm{CS}}, \mathrm{CS}$. These pins are immediately functionally ANDed, so all actions described as occurring on an edge of $\overline{W R}$, with $C S$ and $\overline{C S}$ enabled, will occur on the equivalent (last) enabling or (first) disabling edge of any of these inputs. The delays from CS pins are slightly (about 5 ns ) greater than from $\overline{W R}$ or $\overline{C S}$ due to the additional inverter required on the former.

MODE. The MODE pin input is latched on the falling edge of $\overline{W R}$ (or its equivalent, see above). The location (in Data Memory) where incoming data will be placed is determined either from the Address pins or the Sequential Address Counter. This is controlled by MODE input. MODE also controls the function of $A_{0} / S E N, A_{1} / \overline{C L R}$, and $A_{2} /$ DISPlay FULL lines.

Random Access Mode. When the internal mode latch is set for Random Access (RA) (MODE latched low), the Address input on $A_{0}, A_{1}$ and $A_{2}$ will be latched by the falling
edge of $\overline{W R}$ (or its equivalent). Subsequent changes on the Address lines will not affect device operation. This allows use of a multiplexed 6 -bit bus controlling both address and data, with timing controlled by WR.

Sequential Access Mode. If the internal latch is set for Sequential Access (SA), (MODE latched high), the Serial ENable input or SEN will be latched on the falling edge of $\overline{W R}$ (or its equivalent). The CLR input is asynchronous, and will force-clear the Sequential Address Counter to address 000 (CHARacter 1), and set all Data Memory contents to 100000 (blank) at any time. The DISPlay FULL output will be active in SA mode to indicate the overflow status of the Sequential Address Counter. If this output is low, and SEN is (latched) high, the contents of the Counter will be used to establish the Data Memory location for the Data input. The Counter is then incremented on the rising edge of WR. If SEN is low, or DISPlay FULL is high, no action will occur. This allows easy "daisy-chaining" of display drivers for multiple character displays in a Sequential Access mode.


Changing Modes. Care must be exercised in any application involving changing from one mode to another. The change will occur only on a falling edge of $\overline{W R}$ (or its equivalent). When changing mode from Sequential Access to Random Access, note that $A_{2}$ /DISPlay FULL will be an output until $\overline{W R}$ has fallen low, and an Address drive here could cause a conflict. When changing from Random Access to Sequential Access, $A_{1} / \overline{C L R}$ should be high to avoid inadvertent clearing of the Data Memory and Sequential Address Counter. DISPlay FULL will become active immediately after the rising edge of $\overline{W R}$.

Data Entry. The input Data is latched on the rising edge of WR (or its equivalent) and then stored in the Data Memory location determined as described above. The six Data bits can be multiplexed with the Address information on the same lines in Random Access mode. Timing is controlled by the $\overline{\mathrm{WR}}$ input.

OSC/ $\overline{O F F}$. The device includes a relaxation oscillator with an internal capacitor and a nominal frequency of 200 kHz . By adding external capacitance to $\mathrm{V}_{D D}$ at the OSC/OFF pin, this frequency can be reduced as far as desired. Alternatively, an external signal can be injected on this pin. The oscillator (or external) frequency is pre-divided by 64 , and then further divided by 8 in the Multiplex Counter, to drive the CHARacter drive lines (see Figure 9). An intercharacter blanking signal is derived from the pre-divider. An additional comparator on the OSC/ $\overline{O F F}$ input detects a level lower than the relaxation oscillator's range, and blanks
the display, disables the DISPlay FULL output (if active), and clears the pre-divider and Mutliplex Counter. This puts the circuit in a low-power-dissipation mode in which all outputs are effectively open circuits, except for parasitic diodes to the supply lines. Thus a display connected to the output may be driven by another circuit (including another ICM7243) without driver conflicts.
Display Output. The output of the Multiplex Counter is decoded and multiplexed into the address input of the Data Memory, except during WR operations (in Sequential Access mode, with SEN high and DISPlay FULL low), when it scans through the display data. The address decoder also drives the CHARacter outputs, except during the inter-character blanking interval (nominally about $5 \mu \mathrm{~s}$ ). Each CHARacter output lasts nominally about $300 \mu \mathrm{~s}$, and is repeated nominally every 2.5 ms , i.e., at a 400 Hz rate (times are based on internal oscillator without external capacitor).
The 6 bits read from the Data Memory are decoded in the ROM to the 17 ( 15 for ICM7243B) segment signals, which drive the SEGment outputs. Both CHARacter and SEGment outputs are disabled during WR operations (with SEN high and DISPlay FULL Low for Sequential Access mode). The outputs may also be disabled by pulling OSC/ $\overline{O F F}$ low.
The decode pattern from 6 bits to 17 (15) segments is done by a ROM pattern according to the ASCII font shown. Custom decode patterns can be arranged, within these limitations, by consultation with the factory.

## APPLICATIONS



## APPLICATIONS (Continued)



0368-13
Figure 11: Driving Two Rows of Characters from a Serial Input.
UART converts data stream to parallel bytes. Bit 7 of each word sets which row data will be entered into. Bit 8 will blank and reset whole display if low. Each MODE pin should be tied high. ICM7243A can also be used, with inverter on RBR7 for one row.

## COMPONENT SELECTION

Displays suitable for use with the ICM7243 may be obtained from the following manufacturers; among others:
Hewlett Packard Components, Palo Alto, California (415) 857-6620 (part \# HDSP6508, HDSP6300)

General Instruments Inc., Palo Alto, California (415) 4930400 (part \#MAN2815)

Texas Instruments Inc., Dallas, Texas (214) 995-6611 (part \#HDSP6508)
A.N.D., Burlingame, California (415) 347-9916 (part \# AND370R)
IEE Inc., Van Nuys, California (213) 787-0311 (part \#LR3784R)


Figure 12: Random Access 32-Character Display in a 80 C 48 system.
One port line controls $A_{2}$, other two are CS lines. 8-bit data bus drives 6 data and 2 address lines. MODE should be GrouNDed on each part.


Figure 13: Driving Large Displays.
The circuits of Figures 13a and 13b can be used to drive $0.5^{\prime \prime}$ or larger alphanumeric displays, either common cathode (13a) or common anode (13b).

## REAL-TIME CLOCK

ICM7170
$\mu \mathrm{P}$-Compatible Real-Time Clock
10-2

## FEATURES

- 8-Bit $\mu \mathrm{P}$ Bus Compatible -Multiplexed or Direct Addressing
- Regulated Oscillator Supply Ensures Frequency Stability and Low Power
- Time From 1/100 Seconds to 99 Years
- Software Selectable 12/24 Hour Format
- Latched Time Data Ensures No Roll-Over During Read
- Full Calendar Viith Automatic Leap Year Correction
- On-Chip Battery Backup Switchover Circuit
- Access Time Less Than 300ns
- 4 Programmable Crystal Oscillator Frequencies over Industrial Temp Range
- 3 Programmable Crystal Oscillator Frequencies over Military Temp Range
- On-Chip Alarm Comparator and RAM
- Interrupts from Alarm and 6 Selectable Periodic Intervals
- Standby Micro-Power Operation: $1.2 \mu \mathrm{~A}$ Typical at 3.0V and 32 kHz Crystal


## APPLICATIONS

- Portable and Personal Computers - Data Logging
- Industrial Control Systems - Point Of Sale


Figure 1: Pin Configurations
0372-11

[^62]
## ABSOLUTE MAXIMUM RATINGS


Power Dissipation (Note 1)........................... . . 500mW
Input Voltage (Any Terminal)
(Note 2) $\ldots \ldots \ldots \ldots \ldots . . . V_{D D}+0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$
NOTE 1: $T_{A}=25^{\circ} \mathrm{C}$.
NOTE 2: Due to the SCR structure inherent in the CMOS process, connecting any terminal at voltages greater than $V_{D D}$ or less than $V_{S S}$ may cause destructive device latchup. For this reason, it is recommended that no inputs from external sources not operating on the same power supply be applied to the device before its supply is established, and that in multiple supply systems, the supply to the ICM7170 be turned on first.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.


0372-2
Figure 2: Functional Diagram

## ELECTRICAL CHARACTERISTICS

DC CHARACTERISTICS
$\left(T_{A}=-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{D D}=+5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{B A C K U P}=\mathrm{V}_{D D}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ unless otherwise specified) All IDD specifications include all input and output leakages ( 7170 and 7170A)

| Symbol | Parameter | Test Conditions |  | Specification |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |
| $V_{D D}$ | VDD Supply Range | $\mathrm{F}_{\text {OSC }}=32 \mathrm{kHz}$ |  | 1.9 |  | 5.5 | V |
|  |  | $\mathrm{F}_{\text {OSC }}=1,2,4 \mathrm{MHz}$ |  | 2.6 |  | 5.5 |  |
| Istby(1) | Standby Current | $\begin{aligned} & \text { F OSC }=32 \mathrm{kHz} \\ & \text { Pins } 1-8,15-22 \& 24=V_{D D} \\ & V_{D D}=V_{S S} ; V_{B A C K U P}=V_{D D}-3.0 V \end{aligned}$For 7170A See General Note (5) | 7170 |  | 1.2 | 20.0 | $\mu \mathrm{A}$ |
|  |  |  | 7170A |  | 1.2 | 5.0 |  |
| IstBy(2) | Standby Current | $\begin{aligned} & \text { FOSC }=4 \mathrm{MHz} \\ & \text { Pins } 1-8,15-22 \& 24=V_{D D} \\ & V_{D D}=V_{S S} ; V_{B A C K U P}=V_{D D}-3.0 V \end{aligned}$ |  |  | 20 | 150 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{DD}}(1)$ | Operating Supply Current | $\mathrm{F}_{\text {OSC }}=32 \mathrm{kHz}$ <br> Read/Write Operation at 100 Hz |  |  | 0.3 | 1.2 | mA |
| IDD(2) | Operating Supply Current | $\mathrm{F}_{\mathrm{OSC}}=32 \mathrm{kHz}$ <br> Read/Write Operation at 1 MHz |  |  | 1.0 | 2.0 | mA |

[^63]
## ELECTRICAL CHARACTERISTICS

 DC CHARACTERISTICS( $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{BACK}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$ unless otherwise specified) (Continued)
All IDD $_{\text {specifications include all input and output leakages ( } 7170 \text { and 7170A) }}$

| Symbol | Parameter | Test Conditions |  | Specification |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max |  |
| $\mathrm{V}_{\text {IL }}$ | Input low voltage (Except Osc.) | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ |  |  |  | 0.8 | V |
| $\mathrm{V}_{\text {IH }}$ | Input high voltage (Except Osc.) | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ |  | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output low voltage (Except Osc.) | $\mathrm{l}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ |  |  |  | 0.4 | V |
| $\mathrm{VOH}_{\mathrm{OH}}$ | Output high voltage except INTERRUPT (Except Osc.) | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ |  | 2.4 |  |  | V |
| 1 LL | Input leakage current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\text {SS }}$ |  | -10 | 0.5 | +10 | $\mu \mathrm{A}$ |
| $\mathrm{IOL}^{(1)}$ | Tristate leakage current ( $\mathrm{D}_{0}-\mathrm{D}_{7}$ ) | $\mathrm{V}_{0}=\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\text {SS }}$ |  | -10 | 0.5 | +10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {BATTERY }}$ | Backup Battery Voltage | $\mathrm{F}_{\text {OSC }}=1,2,4 \mathrm{MHz}$ |  | 2.6 |  | $\mathrm{V}_{\mathrm{DD}}-1.3$ | V |
| $V_{\text {BATTERY }}$ | Backup Battery Voltage | $\mathrm{F}_{\text {OSC }}=32 \mathrm{kHz}$ |  | 1.9 |  | $V_{D D}-1.3$ | V |
| $\mathrm{lOL}^{(2)}$ | Leakage current INTERRUPT | $\mathrm{V}_{0}=\mathrm{V}_{\mathrm{DD}}$ | INT SOURCE connected to $\mathrm{V}_{\mathrm{SS}}$ |  | 0.5 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{Cl}_{1 / \mathrm{O}}$ | CAPACITANCE $\mathrm{D}_{0}-\mathrm{D}_{7}$ |  |  |  | 8 |  | pF |
| CADDRESS | CAPACITANCE $\mathrm{A}_{0}-\mathrm{A}_{4}$ |  |  |  | 6 |  | pF |
| $\mathrm{C}_{\text {CONTROL }}$ | CAP. $\overline{\mathrm{RD}}, \overline{\mathrm{WR}}, \overline{\mathrm{CS}}$ ALE |  |  |  | 6 |  | pF |
| $\mathrm{C}_{\text {IN }}$ Osc. | Total Osc. Input Cap. |  |  |  | 3 |  | pF |

AC CHARACTERISTICS $\left(T_{A}=-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{BACKUP}}=\mathrm{V}_{\mathrm{DD}}, \mathrm{D}_{0}-\mathrm{D}_{7}$ Load
Capacitance $=150 \mathrm{pF}, \mathrm{V}_{\mathrm{IL}}=0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=2.8 \mathrm{~V}$ unless otherwise specified)

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| READ CYCLE TIMING |  |  |  |  |
| $\mathrm{t}_{\mathrm{d}}$ | READ to DATA valid |  | 250 | ns |
| tacc | ADDRESS valid to DATA valid |  | 300 | ns |
| $\mathrm{t}_{\text {cyc }}$ | READ cycle time | 400 |  | ns |
| $\mathrm{t}_{\text {th }}$ | Read high time | 150 |  | ns |
| $\mathrm{t}_{\mathrm{r}}$ | $\overline{\mathrm{RD}}$ high to bus tristate |  | 25 | ns |
| $\mathrm{tas}_{\text {a }}$ | ADDRESS to READ set up time | 50 |  | ns |
| $\mathrm{tar}_{\text {ar }}$ | ADDRESS HOLD time after READ | 0 |  | ns |
| WRITE CYCLE TIMING |  |  |  |  |
| $\mathrm{tad}^{\text {d }}$ | ADDRESS valid to WRITE strobe | 50 |  | ns |
| $t_{\text {wa }}$ | ADDRESS hold time for WRITE | 0 |  | ns |
| $t_{\text {wl }}$ | WRITE pulse width, low | 100 |  | ns |
| $t_{\text {wh }}$ | WRITE high time | 300 |  | ns |
| $\mathrm{t}_{\mathrm{d} w}$ | DATA IN to WRITE set up time | 100 |  | ns |
| $t_{\text {wd }}$ | DATA IN hold time after WRITE | 30 |  | ns |
| $\mathrm{t}_{\text {cyc }}$ | WRITE cycle time | 400 |  | ns |
| MULTIPLEXED MODE TIMING |  |  |  |  |
| $t_{11}$ | ALE Pulse Width, High | 50 |  | ns |
| $\mathrm{tal}^{\text {a }}$ | ADDRESS to ALE set up time | 30 |  | ns |
| $\mathrm{t}_{\text {a }}$ | ADDRESS hold time after ALE | 30 |  | ns |



0372-3
WRITE CYCLE TIMING FOR NON-MULTIPLEXED BUS (ALE $=\mathbf{V}_{\mathbf{I H}}, \overline{\mathbf{R D}}=\mathbf{V}_{\mathbf{I H}}$ )


0372-4
Figure 3: Timing Diagrams - Nonmultiplexed Bus


0372-6
NOTE: The AO to A4 address inputs may be connected to the DO to D4 data lines when a multiplexed bus is used.
Figure 4: Timing Diagrams - Multiplexed Bus

Table 1: Pin Description

| Signal | Pin\# | SOIC <br> Pin\# | Description |
| :--- | :---: | :---: | :--- |
| $\overline{\text { WR }}$ | 1 | 19 | Write input |
| ALE | 2 | 20 | Address latch enable input |
| $\overline{\text { CS }}$ | 3 | 21 | Chip select input |
| A4-AO | $4-8$ | $22-2$ | Address inputs |
| OSC OUT | 9 | 3 | Oscillator output |
| OSC IN | 10 | 4 | Oscillator input |
| INT SOURCE | 11 | 5 | Interrupt source |
| $\overline{\text { INTERRUPT }}$ | 12 | 6 | Interrupt output |
| $V_{\text {SS }}(G N D)$ | 13 | 7 | Digital common |
| $V_{\text {BACKUP }}$ | 14 | 8 | Battery negative side |
| DO-D7 | $15-22$ | $9-16$ | Data I/O |
| $V_{\text {DD }}$ | 23 | 17 | Positive digital supply |
| $\overline{\text { RD }}$ | 24 | 18 | $\overline{\text { Read input }}$ |

## DETAILED DESCRIPTION

Oscillator
The ICM7170 has an onboard CMOS Pierce oscillator with an internally regulated voltage supply for maximum accuracy, stability, and low power consumption. It operates at any of four popular crystal frequencies: 32.768 kHz , $1.048576 \mathrm{MHz}, 2.097152 \mathrm{MHz}$, and 4.194304 MHz .* The crystal should be designed for the parallel resonant mode of oscillation. In addition to the crystal, 2 or 3 load capacitors are required, depending on the circuit topology used.
The oscillator output is divided down to 4000 Hz by one of four divider ratios, determined by the two frequency selection bits in the Command Register (D0 and D1 at address $\$ 11$ ). This 4000 Hz is then divided down to 100 Hz , which is used as the clock for the counters.

Time and calendar information is provided by 8 consecutive, programmable counters: 100ths of seconds, seconds, minutes, hours, day of week, date, month, and year. The data is in binary format with 8 bits per digit. See Table 4 for address information. Any unused bits are held to a logic " 0 " during a read and ignored during a write operation.
*NOTE: 4.194304 MHz is not available over military temperature range.

## Alarm Compare RAM

On the chip are 51 bits of Alarm Compare RAM grouped into words of different lengths. These are used to store the time, ranging from 100ths of seconds to years, for comparison to the real-time counters. Each counter has a corresponding RAM word. In the Alarm Mode an interrupt is generated when the current time is equal to the alarm time. The RAM contents are compared to the counters on a word by word basis. If a comparison to a particular counter is unnecessary, then the appropriate ' $M$ ' bit in Compare RAM should be set to logic " 1 ".

The ' $M$ ' bit, referring to Mask bit, causes a particular RAM word to be masked off or ignored during a compare. Table 4 shows addresses and Mask bit information.

## Periodic Interrupts

The interrupt output can be programmed for 6 periodic signals: $100 \mathrm{~Hz}, 10 \mathrm{~Hz}$, once per second, once per minute, once per hour, or once per day. The 100 Hz and 10 Hz interrupts have instantaneous errors of $\pm 2.5 \%$ and $\pm 0.15 \%$ respectively. This is because non-integer divider circuitry is used to generate these signals from the crystal frequency, which is a power of 2 . The time average of these errors over a 1 second period, however, is zero. Consequently, the 100 Hz or 10 Hz interrupts are not suitable as an aid in tuning the oscillator; the 1 second interrupt must be used instead.
See General Note (6).

The periodic interrupts can occur concurrently and in addition to alarm interrupts. The periodic interrupts are controlled by bits in the interrupt mask register, and are enabled by setting the appropriate bit to a " 1 " as shown in Table 5. Bits D1 through D6 in the mask register, in conjunction with bits D1 through D6 of the status register, control the generation of interrupts according to Figure 5.
The interrupt status register, when read, indicates the cause of the interrupt and resets itself on the rising edge of the RD signal. When any of the counters having a corresponding bit in the status register increments, that bit is set to a " 1 " regardless of whether the corresponding bit in the interrupt mask register is set or not.
Consequently, when the status register is read it will always indicate which counters have increments and if an alarm compare occurred, since the last time it was read. This requires some special software considerations. If a slow interrupt is enabled (i.e. hourly or daily), the program must always check the slowest interrupt that has been enabled first, because all the other lower order bits in the status register will be set to " 1 " as well.
Bit D7 is the global interrupt bit, and when set to a " 1 ", indicates that the 7170 did indeed generate a hardware interrupt. This is useful when other interrupting devices in addition to the 7170 are attached to the system microprocessor, and all devices must be polled to determine which one generated the interrupt.
See General Note (6).

Table 2: Command Register Format

| COMMAND REGISTER ADDRESS (10001b, 11h) WRITE-ONLY |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| n/a | n/a | Normal/Test <br> Mode | Interrupt <br> Enable | Run/Stop | $12 / 24$ Hour <br> Format | Crystal <br> Frequency | Crystal <br> Frequency |

Table 3: Command Register Bit Assignments

| D5 | Test Bit | D4 | Interrupt <br> Enable | D3 | Run/Stop | D2 | 24/12 Hour <br> Format | D1 | D0 | Crystal <br> Frequency |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{0}$ | Normal Mode | 0 | Interrupt disabled | 0 | Stop | 0 | 12 hour mode | 0 | 0 | 32.768 kHz |
| $\mathbf{1}$ | Test Mode | 1 | Interrupt enable | 1 | Run | 1 | 24 hour mode | 0 | 1 | 1.048576 MHz |
|  |  |  |  |  |  |  |  | 1 | 0 | 2.097152 MHz |
|  |  |  |  |  |  |  |  | 1 | 1 | 4.194304 MHz |

Table 4: Address Codes and Functions

| Address |  |  |  |  |  | Function | DATA |  |  |  |  |  |  |  | Value |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A4 | A3 | A2 | A1 | A0 | HEX |  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
| 0 | 0 | 0 | 0 | 0 | 00 | Counter-1/100 seconds | - | . | . | . | . | . | . | . | 0-99 |
| 0 | 0 | 0 | 0 | 1 | 01 | Counter-hours | - | - | - | . | - | . | . | . | 0-23 |
|  |  |  |  |  |  | 12 Hour Mode | * | - | - | - | . | . | . | . | 1-12 |
| 0 | 0 | 0 | 1 | 0 | 02 | Counter-minutes | - | - | . | . | . | . | . | . | 0-59 |
| 0 | 0 | 0 | 1 | 1 | 03 | Counter-seconds | - | - | . | . | - | . | . | . | 0-59 |
| 0 | 0 | 1 | 0 | 0 | 04 | Counter-month | - | - | - | - | . | . | . | . | 1-12 |
| 0 | 0 | 1 | 0 | 1 | 05 | Counter-date | - | - | - | . | . | . | . | . | 1-31 |
| 0 | 0 | 1 | 1 | 0 | 06 | Counter-year | - | . | . | . | . | . | . | . | 0-99 |
| 0 | 0 | 1 | 1 | 1 | 07 | Counter-day of week | - | - | - | - | - | . | . | . | 0-6 |
| 0 | 1 | 0 | 0 | 0 | 08 | RAM-1/100 seconds | M | . |  | . | . | . | - | . | 0-99 |
| 0 | 1 | 0 | 0 | 1 | 09 | RAM-hours | - | M | - | . | . | . | . | . | 0-23 |
|  |  |  |  |  |  | 12 hour Mode | * | M | - | - | . | . | . | . | 1-12 |
| 0 | 1 | 0 | 1 | 0 | OA | RAM-minutes | M | - | . | . | . | . | . | . | 0-59 |
| 0 | 1 | 0 | 1 | 1 | OB | RAM-seconds | M | - | . | . | . | . | . | . | 0-59 |
| 0 | 1 | 1 | 0 | 0 | OC | RAM-month | M | - | - | - | . | . | . | . | 1-12 |
| 0 | 1 | 1 | 0 | 1 | OD | RAM-date | M | - | - | . | - | . | . | . | 1-31 |
| 0 | 1 | 1 | 1 | 0 | OE | RAM-year | M | . | . | . | . | . | . | . | 0-99 |
| 0 | 1 | 1 | 1 | 1 | OF | RAM-day of week | M | - | - | - | - | . | . | . | 0-6 |
| 1 | 0 | 0 | 0 | 0 | 10 | Interrupt Status and Mask Register | + | . |  | - | . | . | . | - |  |
| 1 | 0 | 0 | 0 | 1 | 11 | Command register | - | - | . | . | . | . | . | . |  |

NOTES: Addresses 10010 to 11111 ( 12 h to 1 Fh ) are unused.
+' Unused bit for Interrupt Mask Register, MSB bit for Interrupt Status Register.
--' Indicates unused bits.
"*' AM/PM indicator bit in 12 hour format. Logic " 0 " indicates $A M$, logic " 1 " indicates PM.
' $M$ ' Alarm compare for particular counter will be enabled if bit is set to logic " 0 ".
Table 5: Interrupt and Status Registers Format

| INTERRUPT MASK REGISTER ADDRESS (10000b, 10h) WRITE-ONLY |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| Not Used | Day | Hour | Min. | Sec. | 1/10 sec. | 1/100 sec. | Alarm |
|  | $\leftarrow$ |  | Periodic Interrupt Mask Bits |  |  | $\rightarrow$ | Alarm/Compare Mask Bit |
| INTERRUPT STATUS REGISTER ADDRESS (10000b, 10h) READ-ONLY |  |  |  |  |  |  |  |
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| Global Interrupt | Day | Hour | Min. | Sec. | 1/10 sec. | 1/100 sec. | Alarm |
| Periodic and Alarm Flags | $\leftarrow$ Periodic Interrupt Flags |  |  |  |  |  | Alarm Compare Flag |

## Interrupt Operation

The Interrupt Output N-channel MOSFET (Figure 5) is enabled whenever both the Interrupt Enable bit (D4 of the Command Register) and a mask bit (D0-D6 of the Interrupt Mask Register) are set. The transistor is turned ON when a flag bit is set that corresponds to one of the set mask bits. This also sets the Global Interrupt Flag Bit (D7 of the Interrupt Status Register). It is turned OFF when the Interrupt Status Register is read. An interrupt can occur in both the operational and standby modes of operation.

Since system power is usually applied between $V_{D D}$ and $V_{\text {SS }}$, the user can connect the Interrupt Source (pin \#11) to $\mathrm{V}_{\text {SS }}$. This allows the Interrupt Output to turn on only while system power is applied and will not be pulled to $\mathrm{V}_{\text {SS }}$ during standby operation. If interrupts are required only during standby operation, then the interrupt source pin should be connected to the battery's negative side (VBACKUP). In this configuration, for example, the interrupt could be used to turn on power for a cold boot.
the battery-backup switchover function, as shown in Figure 6. Whenever the voltage from the $\mathrm{V}_{\mathrm{SS}}$ pin to the $\mathrm{V}_{\text {BACKUP }}$ pin is less than approximately 1.0 V (the $\mathrm{V}_{\text {th }}$ of the N -channel MOSFET), the data bus I/O buffers in the 7170 are automatically disabled and the chip cannot be read or written to. This prevents random data from the microprocessor being written to the clock registers as the power supply is going down.
Actual switchover to battery operation occurs when the voltage on the $V_{\text {BACKUP }}$ pin is within $\pm 50 \mathrm{mV}$ of $\mathrm{V}_{\text {SS }}$. This switchover uncertainty is due to the offset voltage of the CMOS comparator that is used to sense the battery voltage. During battery backup, device operation is limited to timekeeping and interrupt generation only, thus achieving micropower current drain. If an external battery-backup switchover circuit is being used with the 7170, or if standby battery operation is not required, the $\mathrm{V}_{\text {BACKUP }}$ pin should be pulled up to $V_{D D}$ through a $2 k$ resistor.

## Power-Down Detector

The ICM7170 contains an on-chip power-down detector that eliminates the need for external components to support


## Time Synchronization

Time synchronization is achieved through bit D3 of the Command Register, which is used to enable or disable the 100 Hz clock from the counters. A logic "1" allows the counters to function and a logic " 0 " disables the counters. To accurately set the time, a logic " 0 " should be written into D3 and then the desired times entered into the appropriate counters. The clock is then started at the proper time by writing a logic " 1 " into D3 of the Command Register.

## Latched Data

To prevent ambiguity while the processor is gathering data from the registers, the ICM7170 incorporates data latches and a transparent transition delay circuit.

By accessing the 100ths of seconds counter an internal store signal is generated and data from all the counters is transferred into a 36-bit latch. A transition delay circuit will delay a 100 Hz transition during a READ cycle. The data stored by the latches is then available for further processing until the 100ths of seconds counter is read again. If a $\overline{\mathrm{RD}}$ signal is wider than 0.01 sec ., 100 Hz counts will be ignored.

## Control Lines

The $\overline{\mathrm{RD}}, \overline{\mathrm{WR}}$, and $\overline{\mathrm{CS}}$ signals are active low inputs. Data is placed on the bus from counters or registers when $\overline{R D}$ is a logic " 0 ". Data is transferred to counters or registers when $\overline{W R}$ is a logic " 0 ". $\overline{R D}$ and $\overline{W R}$ must be accompanied by a logical " 0 " $\overline{C S}$ as shown in Figures 3 and 4. The 7170 will also work satisfactorily with $\overline{\mathrm{CS}}$ grounded. In this mode, access to the 7170 is controlled by $\overline{\mathrm{RD}}$ and $\overline{\mathrm{WR}}$ only.

With the ALE (Address Latch Enable) input, the ICM7170 can be interfaced directly to microprocessors that use a multiplexed address/data bus by connecting the address lines A0-A4 to the data lines D0-D4. To address the chip, the address is placed on the bus and ALE is strobed. On the falling edge, the address and $\overline{\mathrm{CS}}$ information is read into the address latch and buffer. $\overline{\mathrm{RD}}$ and $\overline{\mathrm{WR}}$ are used in the same way as on a non-multiplexed bus. If a non-multiplexed bus is used, ALE should be connected to $V_{D D}$.

## Test Mode

The test mode is entered by setting D5 of the Command Register to a logic " 1 ". This connects the 100 Hz counter directly to the oscillator's output.

## Oscillator Considerations

Load Design: A new oscillator load configuration, shown in Figure 7, has been found that eliminates startup problems sometimes encountered with 32 kHz tuning fork crystals.
Two conditions must be met for best oscillator performance: the capacitive load must be matched to both the inverter and crystal to provide the ideal conditions for oscillation, and the resonant frequency of the oscillator must be adjustable to the desired frequency. In the original design (Figure 8), these two goals were often at odds with each other; either the oscillator was trimmed to frequency by detuning the load circuit, or stability was increased at the expense of absolute frequency accuracy.


The new load configuration (Figure 7) allows these two conditions to be met independently. The two load capacitors, $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$, provide a fixed load to the oscillator and crystal. $\mathrm{C}_{3}$ adjusts the frequency that the circuit resonates at by reducing the effective value of the crystal's motional capacitance, $\mathrm{C}_{0}$. This minute adjustment does not appreciably change the load of the overall system, therefore stability is no longer affected by tuning. Typical values for these capacitors are shown in Table 6. $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ must always be greater than twice the crystal's recommended load capacitance in order for $\mathrm{C}_{3}$ to be able to trim the frequency. Some experimentation may be necessary to determine the ideal values of $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ for a particular crystal.
This three capacitor tuning method will be more stable than the original design and is mandatory for 32 kHz tuning fork crystals: without it they may leap into an overtone mode when power is initially applied.
The original two-capacitor circuit (Figure 8) will continue to work as well as it always has, and may continue to be used in applications where cost or space is a critical consideration. It is also easier to tune to frequency since one end of the trimmer capacitor is fixed at the AC ground of the circuit ( $V_{D D}$ ), minimizing the disturbance cause by contact between the adjustment tool and the trimmer capacitor. Note that in both configurations the load capacitors are connected between the oscillator pins and $\mathrm{V}_{\mathrm{DD}}$-do not use $\mathrm{V}_{\mathrm{SS}}$ as an AC ground.

Table 6: Typical Load Capacitor Values

| Crystal <br> Frequency | Load Caps <br> $\left(\mathbf{C}_{1}, \mathbf{C}_{2}\right)$ | Trimmer Cap <br> $\left(\mathbf{C}_{3}\right)$ |
| :---: | :---: | :---: |
| 32 kHz | 33 pF | $5-50 \mathrm{pF}$ |
| 1 MHz | 33 pF | $5-50 \mathrm{pF}$ |
| 2 MHz | 25 pF | $5-50 \mathrm{pF}$ |
| 4 MHz | 22 pF | $5-100 \mathrm{pF}$ |

Layout: Due to the extremely low current (and therefore high impedance) design of the ICM7170's oscillator, special attention must be given to the layout of this section. Stray capacitance should be minimized. Keep the oscillator traces on a single layer of the PCB. Avoid putting a ground plane above or below this layer. The traces between the crystal, the capacitors, and the 7170 OSC pins should be as short as possible. Completely surround the oscillator components with a thick trace of $V_{D D}$ to minimize coupling with any digital signals. The final assembly must be free from contaminants such as solder flux, moisture, or any other potential sources of leakage. A good solder mask will help keep the traces free of moisture and contamination over time.

## Oscillator Tuning

Trimming the oscillator should be done indirectly. Direct monitoring of the oscillator frequency by probing OSC IN or OSC OUT is not accurate due to the capacitive .loading of most probes. One way to accurately trim the 7170 is by turning on the 1 second periodic interrupt and trimming the oscillator until the interrupt period is exactly one second. This can be done as follows:

1) Turn on the system. Write a $\$ 00$ to the Interrupt Mask Register (location \$10) to clear all interrupts.
2) Set the Command Register (location \$11) for the appropriate crystal frequency, set the Interrupt Enable and Run/Stop bits to 1 , and set the Test bit to 0 .
3) Write a $\$ 08$ to the Interrupt Mask Register to turn on the 1 second interrupt.
4) Write an interrupt handler to read the Interrupt Status Register after every interrupt. This resets the interrupt and allows it to be set again. A software loop that reads the Interrupt Status Register several times each second will accomplish this also.
5) Connect a precision period counter capable of measuring 1 second within the accuracy desired to the interrupt output. If the interrupt is configured as active low, trigger on the falling edge. If the interrupt is active high, trigger on the rising edge. Be sure to measure the period beiween when the transistor turns ON, and when the transistor turns ON a second later.
6) Adjust $\mathrm{C}_{3}$ ( $\mathrm{C}_{2}$ for the two-capacitor load configuration) for an interrupt period of exactly 1.000000 seconds.

## Digital Input Termination During Backup

To ensure low current drain during battery backup operation, none of the digital inputs to the 7170 should be allowed to float. This keeps the input logic gates out of their transition region, and prevents crossover current from flowing which will shorten battery life. The address, data, $\overline{\mathrm{CS}}$, and ALE pins should be pulled to either $V_{D D}$ or $V_{S S}$, and the $\overline{R D}$ and WR inputs should be pulled to $\mathrm{V}_{\mathrm{DD}}$. This is necessary whether the internal battery switchover circuit is used or not.

0372-13
Figure 7: New Oscillator Configuration


Figure 8: Original Oscillator Configuration

## APPLICATION NOTES <br> APPLICATION NOTES



## IBM/PC Evaluation Circuit

Figure 9 shows the schematic of a board that has been designed to plug into an IBM PC/XT* or compatible computer. In this example $\overline{\mathrm{CS}}$ is permanently tied low and access to the chip is controlled by the RD and WR pins. These signals are generated by U1, which gates the IBM's $\overline{\overline{I O R}}$ and IOW with a device select signal from U3, which is functioning as an I/O block address decoder. DS1 selects the interrupt priority.
U5 is used to isolate the ICM7170 from the PC databus for test purposes. It is only required on heavily-loaded TTL databusses-the ICM7170 can drive most TTL and CMOS databusses directly.

Since the IBM PC/XT* requires a positive interrupt transition, the 7170's interrupt output transistor has been configured as a source follower. As a source follower, the interrupt output signal will swing between 0 V and 2.5 V . When trimming the oscillator, the frequency counter must be triggered on the rising edge of the interrupt signal.

| Batteries | Crystals |  |  |
| :--- | :--- | :---: | :--- |
| Panasonic | Saronix | 32 kHz | NTF3238 |
| Rayovac | Statek | 32 kHz | CX-1V |
|  | Seiko | 2 MHz | GT-38 |


*IBM, IBM PC, and IBM XT are trademarks of IBM Corp.

## GENERAL NOTES:

(1) TIME ACCESS

To update the present time registers (Hex 00-07) the $1 / 100$ register must be read first. The 7 real time counter registers (Hours, Minutes, Seconds, Month, Date, Day, and Year) data are latched only if the $1 / 100$ second counter register is read. The $1 / 100$ seconds data itself is not latched. The real time data will be held in the latches until the $1 / 100$ seconds is read again. See the data sheet section on LATCHED DATA. None of the RAM data is latched since it is static by nature.
(2) REGULATED OSCILLATOR

The oscillator's power supply is voltage regulated with respect to $\mathrm{V}_{\mathrm{dd}}$. In the 32 kHz mode the regulator's amplitude is $\Sigma V \operatorname{tn}+V \operatorname{tp}(\cong 1.8)$. In the 1,2 , and 4 MHz mode the regulator's amplitude is $\Sigma V \operatorname{tn}+V \operatorname{tn}+V t p$ ( $\cong 2.6 \mathrm{~V}$ ). As a result, signal conditioning is necessary to drive the oscillator with an external signal. In addition, it is also necessary to buffer the oscillator's signal to drive other external clocks because of its reduced amplitude and offset voltage.
(3) INTERNAL BATTERY BACKUP

When the 7170 is using its own internal battery backup circuitry, no other circuitry interfaced to the 7170 should be active during standby operation. When $\mathrm{V}_{\mathrm{dd}}$ $(+5 \mathrm{~V})$ is turned off (Standby operation), $\mathrm{V}_{\mathrm{dd}}$ should equal $V_{\text {SS }}=0 \mathrm{~V}$. All $7170 \mathrm{I} / \mathrm{O}$ should also equal $\mathrm{V}_{\text {SS }}$. At this time, the Vbackup pin should be 2.8 V to 3.5 V below $V_{S S}$ when using a Lithium battery.
(4) EXTERNAL BATTERY BACKUP

The 7170 may be placed on the same power supply as battery-backed up RAM by keeping the 7170 in its operational state and having an external circuit switch between system and backup power for the 7170 and the RAM. In this case $V_{\text {BACKUP }}$ should be pulled up to $V_{D D}$ through a $2 k$ resistor. Although the 7170 is always "on" in this configuration, its current consumption will typically be less than a microamp greater than that of standby operation at the same supply voltage. (See Note 9.)

Proper consideration must be given to disabling the 7170's and the RAM's I/O before system power is removed. This is important because many microprocessors can generate spurious write signals when their supply falls below their specified operating voltage limits. NANDing CS (or WR) with a POWERGOOD signal will create a $\overline{\mathrm{CS}}$ (or $\overline{\mathrm{WR}}$ ) that is only valid when system power is within specifications. The POWERGOOD signal should be generated by an accurate supply monitor such as the ICL7665 under/over voltage detector.

An alternate method of disabling the 7170's I/O is to pull $V_{\text {BACKUP }}$ down to under a volt above $\mathrm{V}_{\text {SS }}\left(\mathrm{V}_{\mathrm{SS}}<\right.$ $V_{\text {BACKUP }}<1.0 \mathrm{~V}$ ). This will cause the 7170 to internally disable all I/O. Do not allow $\mathrm{V}_{\text {BACKUP }}$ to equal $\mathrm{V}_{\mathrm{SS}}$, since this could cause oscillation of the battery backup comparator (See Figure 6). $\mathrm{V}_{\mathrm{BACKUP}}=\mathrm{V}_{\mathrm{SS}}+0.5 \mathrm{~V}$ will disable the I/O and provide enough overdrive for the comparator.
(5) 7170A PART

The 7170A part is binned at final test for a 32.768 kHz maximum current of $5 \mu \mathrm{~A}$. All other specifications remain the same.
(6) INTERRUPTS

The Interrupt Status Register (address \$10) always indicates which of the real time counters have been incremented since the last time the register was read. NOTE: This is independent of whether or not any mask bits are set.

The status register is always reset immediately after it is read. If an interrupt from the 7170 has occurred since the last time the status register was read, bit D7 of the register will be set. If the source was an alarm interrupt, bit DO will also be set. If the interrupt transistor has been turned on, reading the Interrupt Status Register will reset it.

To enable the periodic interrupt, both the Command Register's Interrupt Enable bit (D4) and at least one bit in the Interrupt Mask Register (D1-D6) must be set to a 1. The periodic interrupt is triggered when the counter corresponding to a mask bit that has been set is incremented. For example, if you enable the 1 second interrupt when the current value in the 100ths counter is 57, the first interrupt will occur 0.43 seconds later. All subsequent interrupts will be exactly one second apart. The interrupt service routine should then read the Interrupt Status Register to reset the interrupt transistor and, if necessary, determine the cause of the interrupt (periodic, alarm, or non-7170 generated) from the contents of the status register.

To enable the alarm interrupts, both the Command Register's Interrupt Enable bit (D4) and the Interrupt Mask Register's Alarm bit (D0) must be set to a 1. Each time there is an exact match between the values in the alarm register and the values in the real time counters, bits D0 and D7 of the Interrupt Status Register will be set to a 1 and the N -channel interrupt transistor will be turned on. As with a periodic interrupt, the service routine should then read the Interrupt Status Register to reset the interrupt transistor and, since periodic and alarm interrupts may be simultaneously enabled, determine the cause of the interrupt if necessary.

Mask bits: The 7170 alarm interrupt compares the data in the alarm registers with the data in the real time registers, ignoring any registers with the mask bit set. For example, if the alarm register is set to 11-23-95 (Month-Day-Year), 10:59:00:00 (Hour-Minutes-Sec-onds-Hundredths), and DAY $=X X(X X=$ masked off $)$, the alarm will generate a single interrupt at 10:59 on November 23, 1995. If the alarm register is set to 11 -XX-95, 10:XX:00:00, and DAY $=2(2=$ Tuesday $)$; the alarm will generate one interrupt every minute from 10:00-10:59 on every Tuesday in November, 1995.
NOTE: Masking off the 100ths of a second counter has the same effect as setting it to 00.
(7) RESISTOR IN SERIES WITH BATTERY

A $2 k$ resistor (R2) must be placed in series with the battery backup pin of the 7170. The UL laboratories have requested the resistor to limit the charging and discharging current to the battery. The resistor also serves the purpose of degenerating parasitic SCR action. This SCR action may occur if an input is applied to the 7170 , outside of its supply voltage range, while it is in the standby mode.

## GENERAL NOTES: (Continued)

(8) $V_{\text {BACKUP }}$ DIODE

Lithium batteries may explode if charged or if discharged at too high a rate. These conditions could occur if the battery was installed backwards or in the case of a gross component failure. A 1N914-type diode placed in series with the battery as shown in Figure 9 will prevent this from occurring. A resistor of $2 \mathrm{M} \Omega$ or so should parallel the diode to keep the $V_{\text {BACKUP }}$ terminal from drifting toward the $V_{S S}$ terminal and shutting off 7170 I/O during normal operation.
(9) SUPPLY CURRENT

7170 supply current is predominantly a function of oscillator frequency and databus activity. The lower the oscillator frequency, the lower the supply current. When there is little or no activity on the data, address or control lines, the current consumption of the 7170 in its operational mode approaches that of the backup mode.

## COUNTERS WITH DISPLAY DRIVERS/TIMEBASE GENERATORS

CM7207/A CMOS Timebase Generator ..... 11-2
ICM7208 7-Digit LED Display Counter ..... 11-8
ICM7209
Timebase Generator ..... 11-15
ICM7213 One Second/One Minute Timebase Generator ..... 11-18
ICM7216A/B/D 8-Digit Multi-Function Frequency Counter/Timer ..... 11-23
ICM7217 4-Digit LED Display Programmable Up/Down Counter ..... 11-42
ICM7224 41⁄2-Digit LCD Display Counter ..... 11-59
ICM7226A/B 8-Digit Multi-Function Frequency Counter/Timer ..... 11-67
CM7249 51/2-Digit LCD $\mu$-Power Event/Hour Meter ..... 11-82

## GENERAL DESCRIPTION

The ICM7207/A consist of a high stability oscillator and frequency divider providing 4 control outputs suitable for frequency counter timebases. Specifically, when used as a frequency counter timebase in conjunction with the ICM7208, ICM7224 or ICM7225 display counters, the four outputs provide the gating signals for the count window, store function, reset function and multiplex frequency reference. Additionally, the duration of the count window may be changed by a factor of 10 to provide a 2 decade range counting system.

The normal operating voltage of the ICM7207/A is 5 volts. The typical power dissipation is less than 2 mW when using an oscillator frequency of 6.5536 MHz with the 7207 and 5.24288 MHz with the 7207A.

## ORDERING INFORMATION

| Order <br> Number | Temperature <br> Range | Package |
| :---: | :---: | :---: |
| ICM7207IPD | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Pin PLASTIC DIP |
| ICM7207AIPD | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14-Pin PLASTIC DIP |

## CMOS Timebase Generator

## FEATURES

- Stable HF Oscillator
- Low Power Dissipation $\leq 2 \mathrm{~mW}$ With 5 Volt Supply
- Counter Chain Has Outputs at $\div 212$ and $\div 2 n$ or $\div\left(2^{n} \times 10\right)$; $n=17$ for 7207, and 20 for 7207A
- Low Impedance Output Drivers $\leq 100$ Ohms
- Count Windows of $10 / 100 \mathrm{~ms}$ (7207 With 6.5536 MHz Crystal) or $0.1 / 1 \mathrm{Sec}$. (7207A With 5.24288 MHz Crystal)


## APPLICATIONS

- System Timebases
- Oscilloscope Calibration Generators
- Marker Generator Strobes
- Frequency Counter Controllers


[^64]
## ABSOLUTE MAXIMUM RATINGS

| Supply Voltage ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}$ ) | 6.0V |
| :---: | :---: |
| Input Voltages | $\mathrm{V}_{S S}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Output Voltages: |  |
| 7207 | $V_{\text {SS }}$ to +6 V |
| 7207A | $V_{D D}$ to $V_{S S}$ |

Output Currents ...................................... 25mA Power Dissipation @ $25^{\circ} \mathrm{C}$ Note 1 .................. 200 mW Operating Temperature Range $\ldots \ldots . . .-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Storage Temperature Range $. \ldots \ldots . . . .-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10sec) ............... $300^{\circ} \mathrm{C}$

NOTE 1: Derate by $2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
Absolute maximum ratings refer to values which if exceeded may permanently change or destroy the device.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause.permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$\mathrm{f}_{\mathrm{OSC}}=6.5536 \mathrm{MHz}(7207), 5.24288 \mathrm{MHz}(7207 \mathrm{~A}), \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$, test circuit unless otherwise specified.

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{D D}$ | Operating Voltage Range | $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 4 |  | 5.5 | V |
| IDD | Supply Current | All outputs open circuit |  | 260 | 1000 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\mathrm{ds}}(\mathrm{on})$ | Output Low Resistances | Output current $=5 \mathrm{~mA}$ sink All outputs |  | 50 | 120 | $\Omega$ |
| Iolk | Output Leakage Currents | All outputs (STORE only) |  |  | 50 | $\mu \mathrm{A}$ |
| Rout | Output High Resistance <br> Terminals 12,13,14 | Output current $=50 \mu \mathrm{~A}$ source, 7207A only |  |  | 33K | $\Omega$ |
| $\mathrm{l}_{\mathrm{pd}}$ | Input Pulldown Current | Terminal 11 connected to $\mathrm{V}_{\mathrm{DD}}$ |  | 50 | 200 | $\mu \mathrm{A}$ |
|  | Input Noise Immunity |  | 25 |  |  | \% supply voltage |
| $\mathrm{f}_{\text {osc }}$ | Oscillator Frequency Range | Note 2 | 2 |  | 10 | MHz |
| ${ }_{\text {f }}$ Stab | Oscillator Stability | $\mathrm{C}_{\text {IN }}=\mathrm{C}_{\text {OUT }}=22 \mathrm{pF}$ |  | 0.2 | 1.0 | ppm/V |
| rosc | Oscillator Feedback Resistance | Quartz crystal open circuit Note 3 | 3 |  |  | $\mathrm{M} \Omega$ |

NOTES: 2. Dynamic dividers are used in the initial stages of the divider chain. These dividers have a lower frequency of operation determined by transistor sizes, threshold voltages and leakage currents.
3. The feedback resistor has a non-linear value determined by the oscillator instantaneous input and output voltage voltages and the supply voltage.



0348-3
SWITCHES $\mathrm{S}_{1}, \mathrm{~S}_{2}, \mathrm{~S}_{3}, \mathrm{~S}_{4}$ OPEN CIRCUIT FOR SUPPLY CURRENT MEASUREMENT.
SWITCH $\mathrm{S}_{5}$ OPEN CIRCUIT FOR SLOW GATING PERIOD.
$\dagger$ SWITCHES $\mathrm{S}_{2}, \mathrm{~S}_{3}, \mathrm{~S}_{4}$ and 50k RESISTORS ARE NOT NEEDED WHEN USING THE ICM7207A.
Figure 3: Test Circuit

## TYPICAL PERFORMANCE CHARACTERISTICS



OUTPUT SATURATION RESISTANCES AS A FUNCTION OF SUPPLY VOLTAGE



## OUTPUT TIMING WAVEFORMS 7207 (7207A) Crystal Frequency $=6.5536(5.24288) \mathrm{MHz}$



Figure 4: Output Waveform

## DETAILED DESCRIPTION

Referring to the Test Circuit, Figure 3, and waveforms, Figure 4, the crystal oscillator frequency is divided by $2^{12}$ to provide both the multiplex frequency and generate the output pulse widths. The GATING OUTPUT provides a $50 \%$ duty cycle signal whose period depends upon whether the RANGE CONTROL terminal is connected to $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$ (open circuit).

## OUTPUTS CONSIDERATIONS

In the ICM7207 version all the outputs (MUltipleX, GATING OUT, STOre and ReSeT) are open drain and need pull up resistors as shown in Figure 3.

In the ICM7207A version the MUltipleX, GATING OUT and ReSeT outputs provide both active pull up and pull down, eliminating the need for 3 external resistors, al-
though, buffering is required if interfacing with TTL logic family. See the electrical characteristics for outputs source and sink resistances. The STOre output is still open drain in 7207A version.

## OSCILLATOR CONSIDERATIONS

The oscillator consists of a CMOS inverter with a non-linear resistor connected between the input and output terminals to provide biasing. Oscillator stabilities of approximately 0.1 ppm per 0.1 volt change are achievable at a supply voltage of 5 volts, using low cost crystals. The crystal specifications are shown in the TEST CIRCUIT.
It is recommended that the crystal load capacitance ( $C_{L}$ ) be no greater than 15 pF for a crystal having a series resistance equal to or less than $75 \Omega$, otherwise the output amplitude of the oscillator may be too low to drive the divider reliably.

If a very high quality oscillator is desired, it is recommended that a quartz crystal be used having a tight tuning tolerance $\pm 10 \mathrm{ppm}$, a low series resistance (less than $25 \Omega$ ), a low motional capacitance of 5fF and a load capacitance of 15 pF . The fixed capacitor $\mathrm{C}_{\mathrm{IN}}$ should be 39 pF and the oscillator tuning capacitor should range between approximately 8 and 60 pF .
Use of a high quality crystal will result in typical oscillator stabilities of 0.05 ppm per 0.1 volt change of supply voltage.

## FREQUENCY LIMITATIONS

The ICM7207/A uses dynamic frequency counters in the initial divider sections. Dynamic frequency counters are faster and consume less power than static dividers but suffer from the disadvantage that there is a minimum operating frequency at a given supply voltage.


0348-9
Figure 5

For example, if instead of 6.5 MHz , a 1 MHz oscillator is required, it is recommended that the supply voltage be reduced to between 2 and 2.5 volts. This may be realized by
using a series resistor in series with the 5 V positive supply line plus a decoupling capacitor. The quartz crystal parameters, etc., will determine the value of this resistor. NOTE: Except for the output open drain n-channel transistors no other terminal is permitted to exceed the supply voltage limits.

## APPLICATION

## A PRACTICAL FREQUENCY COUNTER

A complete frequency counter using the ICM7207/A together with the ICM7208 Frequency Counter is described in the ICM7208 data sheet. Other frequency counters using the ICM7207/A can be constructed using the ICM7224 and ICM7225, for LCD and LED displays. The latter are available as EV/Kits also.

## QUARTZ CRYSTAL MANUFACTURERS

The following list of possible suppliers is intended to be of assistance in putting a design into production. It should not be interpreted as a comprehensive list of suppliers, nor does it constitute an endorsement by Harris.
a) CTS Knights, Sandwich, Illinois, (815) 786-8411
b) Motorola Inc., Franklin Park, Illinois (708) 451-1000
c) Sentry Manufacturing Co., Chickasaw, Oklahoma (405) 224-6780
d) Tyco Filters Division, Phoenix, Arizona (602) 2727945
e) M-Tron Inds., Yankton, South Dakota (605) 6659321
f) Saronix, Palo Alto, California (415) 856-6900

## GENERAL DESCRIPTION

The ICM7208 is a fully integrated seven decade counter-decoder-driver.

Specifically the ICM7208 provides the following on chip functions: a 7 decade counter, multiplexer, 7 segment decoder, digit \& segment driver, plus additional logic for display blanking, reset, input inhibit, and display on/off.

For unit counter applications the only additional components are a 7 digit common cathode display, 3 resistors and a capacitor to generate the multiplex frequency reference, and the control switches.

The ICM7208 is intended to operate over a supply voltage of 2 to 6 volts as a medium speed counter, or over a more restricted voltage range for high frequency applications.

As a frequency counter it is recommended that the ICM7208 be used in conjunction with the ICM7207 Oscillator Controller, which provides a stable HF oscillator, and output signals for enable, store and reset.

## ICM7208 7-Digit LED Display Counter

## FEATURES

- Low Operating Power Dissipation $<10 \mathrm{~mW}$
- Low Quiescent Power Dissipation<5mW
- Counts and Displays 7 Decades
- Wide Operating Supply Voltage Range $\mathbf{2 V} \leq V_{D D} \leq 6 V$
- Drives Directly 7 Decade Multiplexed Common Cathode LED Display
- Internal Store Capability
- Internal Inhibit for Counter Input
- Test Speedup Point

ORDERING INFORMATION

| Part Number | Temperature <br> Range | Package |
| :---: | :---: | :---: |
| ICM7208IPI | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 Lead Plastic DIP |



Figure 1: Functional Diagram

[^65]
## ABSOLUTE MAXIMUM RATINGS

Supply Voltage (Note 2) (VDD $-V_{S S}$ ) ..................... 6V Input Voltage Range (any input terminal)
(Note 2) $\ldots \ldots \ldots \ldots \ldots \ldots$............. $\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ Output Digit Drive Current (Note 3) . . . . . . . . . . . . . . . . 150mA
Output Segment Drive Current . . . . . . . . . . . . . . . . . . . . . 30mA
Power Dissipation (Note 1) ............................... 1W
Operating Temperature Range $\ldots \ldots \ldots . .25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range ........... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10sec) ............... $300^{\circ} \mathrm{C}$
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.


ELECTRICAL CHARACTERISTICS $\left(V_{D D}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, display off, unless otherwise specified)

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| lQ1 | Quiescent Current | All controls plus terminal 19 connected to $V_{D D}$ No multiplex oscillator |  | 30 | 300 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\text {Q2 }}$ | Quiescent Current | All control inputs plus terminal 19 connected to $V_{D D}$ except $S T O R E$ which is connected to $V_{S S}$ |  | 70 | 350 |  |
| IDD1 | Operating Supply Current | All inputs connected to $\mathrm{V}_{\mathrm{DD}}$, RC multiplexer osc operating $\mathrm{f}_{\text {in }}<25 \mathrm{kHz}$ |  | 210 | 500 |  |
| $\mathrm{I}_{\text {DD2 }}$ | Operating Supply Current | $\mathrm{f}_{\text {in }}=2 \mathrm{MHz}$ |  |  | 700 |  |
| $V_{\text {SUPPLY }}$ | Supply Voltage Range | $\mathrm{f}_{\text {in }} \leq 2 \mathrm{MHz}$ | 3.5 |  | 5.5 | V |
| R ${ }_{\text {DIG }}$ | Digit Driver On Resistance |  |  | 4 | 12 | $\Omega$ |
| ${ }^{\text {IIIG }}$ | Digit Driver Leakage Current |  |  |  | 500 | $\mu \mathrm{A}$ |
| rSEG | Segment Driver On Resistance |  |  | 40 |  | $\Omega$ |
| ISLK | Segment Driver Leakage Current |  |  |  | 500 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\mathrm{p}}$ | Pullup Resistance of RESET or STORE Inputs |  | 100 | 400 |  | k $\Omega$ |
| $\mathrm{R}_{\text {IN }}$ | COUNTER INPUT Resistance | Terminal 12 either at $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{S S}$ |  |  | 100 |  |
| $\mathrm{V}_{\text {HIN }}$ | COUNTER INPUT Hysteresis Voltage |  |  | 25 | 50 | mV |

NOTES: 1. This value of power dissipation refers to that of the package and will not be obtained under normal operating conditions.
2. The supply voltage must be applied before or at the same time as any input voltage. This poses no problems with a single power supply system. If a multiple power supply system is used, it is mandatory that the supply for the ICM7208 is switched on before the other supplies otherwise the device may be permanently damaged.
3. The output digit drive current must be limited to 150 mA or less under steady state conditions. (Short term transients up to 250 mA will not damage the device.) Therefore, depending upon the LED display and the supply voltage to be used it may be necessary to include additional segment series resistors to limit the digit currents.


Figure 3: Test Circuit

## TYPICAL PERFORMANCE CHARACTERISTICS

MAXIMUM COUNTER INPUT FREQUENCY AS A
FUNCTION OF SUPPLY VOLTAGE



## TYPICAL PERFORMANCE CHARACTERISTICS



0349-6

## DETAILED DESCRIPTION

## Test Inputs

The ICM7208 is provided with three input terminals 7, 23, 27 which may be used to accelerate testing. The least two significant decade counters may be tested by applying an input to the 'COUNTER INPUT' terminal 12. 'TEST POINT' terminal 23 provides an input which bypasses the 2 least significant decade counters and permits an injection of a signal into the third decade counter. Terminals 7 and 27 permit rapid counter advancing at two points along the string of decade counters. These test inputs must be tied to $V_{D D}$ for normal operation of the device.

## CONTROL INPUT DEFINITIONS

| Input | Terminal | Voltage | Function |
| :--- | :---: | :---: | :--- |
| DISPLAY <br> ENABLE | 9 | $V_{\mathrm{DD}}$ | Display On <br> $\mathrm{V}_{\mathrm{SS}}$ |
| $\overline{\text { DTORPlay Off }}$ |  |  |  |

## COUNTER INPUT

The internal counters of the ICM7208 index on the negative edge of the input signal at terminal \#12.

## SUPPLY CURRENT AS A FUNCTION OF COUNTER INPUT FREQUENCY



The noise immunity of the COUNTER INPUT Terminal is approximately $1 / 3$ the supply voltage. Consequently, the input signal should be at least $50 \%$ of the supply in peak to peak amplitude and preferably equal to the supply.
The optimum input signal is a $50 \%$ duty cycle square wave equal in amplitude to the supply. However, as long as the rate of change of voltage is not less than approximately $10^{-4} \mathrm{~V} / \mu \mathrm{s}$, at $50 \%$ of the power supply voltage, the input waveshape can be sinusoidal, triangular, etc.
When driving the input of the ICM7208 from TTL, a 1 k $5 \mathrm{k} \Omega$ pull-up resistor to the positive supply must be used to increase peak to peak input signal amplitude.

## Display Considerations

Any common cathode multiplexable LED display may be used. However, if the peak digit current could exceed 150 mA for any prolonged time, it is recommended that resistors be included in series with the segment outputs to limit digit current to 150 mA .
The ICM7208 is specified with $500 \mu \mathrm{~A}$ of possible digit leakage current. With certain new LED displays that are extremely efficient at low currents, it may be necessary to include resistors between the cathode outputs and the positive supply to bleed off this leakage current.

## Display Multiplex Rate

The ICM7208 has approximately $0.5 \mu \mathrm{~s}$ overlap between display drive signals. Therefore, if the multiplex rate is very fast, digit ghosting will occur. The ghosting determines the upper limit for the multiplex frequency. At very low multiplex rates flicker becomes visible.


It is recommended that the display multiplex rate be within the range of 50 Hz to 200 Hz , which corresponds to 400 Hz to 1600 Hz for the multiplex frequency input. For stand alone systems, two inverters are provided so that a simple but stable RC oscillator may be built using only 2 resistors and a capacitor.

The multiplex oscillator is eight times the multiplex rate. The frequency is given using the following formulii:

$$
f=\frac{1}{2.2 R_{x} C_{x}}
$$

$R_{S}$ should always be $\leq 1 M \Omega$ and $R_{s}=k R_{x}$ where $k$ is in the range 2-10 (See Figure 3).

An external generator may be used to provide the multiplex frequency input. This signal, applied to terminal 19 (terminals 16 and 20 open circuit), should be approximately equal to the supply voltage, and should be a square wave for minimum of power dissipation.

## Unit Counter

Figure 4 shows the schematic of an extremely simple unit counter that can be used for remote traffic counting, to name one application. The power cell stack should consist of 3 or 4 nickel cadmium rechargeable cells (nominal 3.6 or 4.8 volts). If $4 \times 1.5$ volt cells are used it is recommended that a diode be placed in series with the stack to guarantee that the supply voltage does not exceed 6 volts.

The input switch is shown to be a single pole double throw switch (SPDT). A single pole single throw switch (SPST) could also be used (with a pullup resistor), however, anti-bounce circuitry must be included in series with the counter input. In order to avoid contact bounce problems
due to the SPDT switch the ICM7208 contains an input latch on chip.

The unit counter updates the display for each negative transition of the input signal. The information on the display will count, after reset, from 00 to 9,999,999 and then reset to 0000000 and begin to count up again. To blank leading zeros, actuate reset at the beginning of a count. Leading zero blanking affects two digits at a time.
For battery operated systems the display may be switched off to conserve power.

## Frequency Counter

The ICM7208 may be used as a frequency counter when used with an external frequency reference and gating logic. This can be achieved using the ICM7207 Oscillator Controller (Figure 5). The ICM7207 uses a crystal controlled oscillator to provide the store and reset pulses together with the counting window. Figure 6 shows the recommended input gating waveforms to the ICM7208. At the end of a counting period ( $50 \%$ duty cycle) the counter input is inhibited. The counter information is then transferred and stored in latches, and can be displayed. Immediately after this information is stored, the counters are cleared and are ready to start a new count when the counter input is enabled.
Using a 6.5536 MHz quartz crystal and the ICM7207 driving the ICM7208, two ranges of counting may be obtained, using either 0.01 sec or 0.1 sec counter enable windows.

Previous comments on leading zero blanking, etc., apply as per the unit counter.
The ICM7207 provides the multiplex frequency reference of 1.6 kHz .


Note: For a 1 sec count window which allows all 7 digits to be used with a resolution of 1 Hz , the ICM7207 can be replaced with the ICM7207A. Circuit details are given on the 7207A data sheet.


0349-10
Figure 6: Frequency Counter Input Waveforms

## Period Counter

For this application, as opposed to the frequency counter, the gating and the input signal to be measured are reversed compared to the frequency counter. The input period is divided by two to produce a single polarity signal ( $50 \%$ duty cycle) equal to the input period, which is used to gate the frequency reference ( 1 MHz in this case). Figure 8
shows a block schematic of the input waveform generator. The 1 MHz frequency reference is generated by the ICM7209 Clock Generator using an 8 MHz oscillator frequency and internally dividing this frequency by 8 . Alternatively, a 1 MHz signal could be applied directly to COUNTER INPUT. Waveforms are shown in Figure 7.


Figure 7: Period Counter Input Waveforms


Figure 8: Period Counter Input Generator

## GENERAL DESCRIPTION

The Harris ICM7209 is a versatile CMOS clock generator capable of driving a number of 5 volt systems with a variety of input requirements. When used to drive up to 5 TTL gates, the typical rise and fall times are 10 ns .

The ICM7209 consists of an oscillator, a buffered output equal to the oscillator frequency and a second buffered output having an output frequency one-eighth that of the oscillator. The guaranteed maximum oscillator frequency is 10 MHz . Connecting the DISABLE terminal to the negative supply forces the $\div 8$ output into the ' 0 ' state and the OUT1 into the ' 1 ' state.

## FEATURES

- High Frequency Operation - 10MHz Guaranteed
- Requires Only A Quartz Crystal and Two Capacitors
- Bipolar, CMOS Compatibility
- High Output Drive Capability - $5 \times$ TTL Fanout With 10ns Rise and Fall Times
- Low Power - 50 mW at 10 MHz
- Choice of Two Output Frequencies - Osc., and Osc. $\div 8$ Frequencies
- Disable Control for Both Outputs
- Wide Industrial Temperature Range - $\mathbf{2 0}{ }^{\circ} \mathrm{C}$ to $+\mathbf{8 5}^{\circ} \mathrm{C}$

ORDERING INFORMATION

| Part <br> Number | Temperature <br> Range | Package |
| :---: | :---: | :---: |
| ICM7209IPA | $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8 pin PLASTIC |



[^66]ABSOLUTE MAXIMUM RATINGS

Input Voltages $\ldots \ldots \ldots \ldots \ldots . . .$.

Power Dissipation ( $25^{\circ} \mathrm{C}$ ) . .......................... 300mW
Storage Temperature $\ldots \ldots . . . . . . . . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Operating Temperature Range $\ldots \ldots . . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec )
............. $300^{\circ} \mathrm{C}$
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
ELECTRICAL CHARACTERISTICS
( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}=5 \mathrm{~V}$, test circuit, $\mathrm{f}_{\mathrm{OSC}}=10 \mathrm{MHz}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified.)

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IDD | Supply Current | Note 1 No Load |  | 11 | 20 | mA |
| $\mathrm{C}_{\mathrm{D}}$ | Disable Input Capacitance |  |  | 5 |  | pF |
| IILK | Disable Input Leakage | Either '1' or '0' state |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low State | Either OUT 1 or OUT $\div 8$ simulated $5 \times$ TTL loads |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High State | Either OUT 1 or OUT $\div 8$ simulated $5 \times$ TTL loads | 4.0 | 4.9 |  |  |
| $t_{R}$ | Output Rise Time (Note 3) | Either OUT 1 or OUT $\div 8$ simulated $5 \times$ TTL loads |  | $10$ |  | ns |
| $\mathrm{t}_{\mathrm{F}}$ | Output Fall Time (Note 3) | Either OUT 1 or OUT $\div 8$ simulated $5 \times$ TTL loads |  | 10 |  |  |
| fosc | Minimum OSC Frequency for $\div 8$ Output | Note 2 | 2 |  |  | MHz |
|  | Output $\div 8$ duty cycle | Any operating frequency Low state : High state |  | 7:9 |  |  |
| GM | Oscillator Transconductance |  | 80 | 200 |  | $\mu \mathrm{S}$ |

NOTES: 1. The power dissipation is a function of the oscillator frequency (1st ORDER EFFECT see curve) but is also effected to a small extent by the oscillator tank components.
2. The $\div 8$ circuitry uses a dynamic scheme. As with any dynamic system, information or data is stored on very small nodal capacitances instead of latches (static systems) and there is a lower cutoff frequency of operation. Dynamic dividers are used in the ICM7209 to significantly improve high frequency performance and to decrease power consumption.
3 Rise and fall times are defined between the output levels of 0.5 and 2.4 volts.


0350-3
Figure 3: Test Circuit

## TYPICAL PERFORMANCE CHARACTERISTICS $\left(V_{D D}-V_{S S}=5 \mathrm{~V}\right)$

SUPPLY CURRENT AS A FUNCTION OF OSCILLATOR FREQUENCY


0350-4

TYPICAL OUT 1 RISE AND FALL TIMES


0350-5
Rise and fall times of OUT $\div 8$ are similar to those of OUT 1.

SUPPLY VOLTAGE RANGE FOR CORRECT OPERATION OF $\div 8$ COUNTER AS A FUNCTION OF OSCILLATOR FREQUENCY.
 OSCILLATOR FREQUENCY

0350-6

## DETAILED DESCRIPTION <br> OSCILLATOR CONSIDERATIONS

The oscillator consists of a CMOS inverter with a non-linear resistor connected between the oscillator input and output to provide D.C. biasing. Using commercially obtainable quartz crystals the oscillator will operate from low frequencies ( 10 kHz ) to 10 MHz .

The oscillator circuit consumes about $500 \mu \mathrm{~A}$ of current using a 10 MHz crystal with a 5 volt supply, and is designed to operate with a high impedance tank circuit. It is therefore necessary that the quartz crystal be specified with a load capacitance ( $C_{L}$ ) of 10 pF instead of the standard 30 pF . To maximize the stability of the oscillator as a function of supply voltage and temperature, the motional capacitance of the crystal should be low (5mpF or less). Using a fixed input capacitor of 18 pF and a variable capacitor of nominal value of 18 pF on the output will result in oscillator stabilities of typically 1 ppm per volt change in supply voltage.

## THE $\div 8$ OUTPUT

A dynamic divider is used to divide the oscillator frequency by 8 . Dynamic dividers use small nodal capacitances to
store voltage levels instead of latches (which are used in static dividers). The dynamic divider has advantages in high speed operation and low power but suffers from limited low frequency operation. This results in a window of operation for any oscillator frequency (see TYPICAL PERFORMANCE CHARACTERISTICS).

## OUTPUT DRIVERS

The output drivers consist of CMOS inverters having active pullups and pulldowns. Thus the outputs can be used to directly drive TTL gates, other CMOS gates operating with a 5 volt supply, or TTL compatible MOS gates. The guaranteed fanout is 5 TTL loads although typical fanout capability is at least 10 TTL loads with slightly increased output rise and fall times.

## DEVICE POWER CONSUMPTION

At low frequencies the principal component of the power consumption is the oscillator. At high oscillator frequencies the major portion of the power is consumed by the output drivers, thus by disabling the outputs (activating the DISABLE INPUT) the device power consumption can be dramatically reduced.

## One Second/One Minute Timebase Generator

## GENERAL DESCRIPTION

The ICM7213 is a fully integrated micropower oscillator and frequency divider with four buffered outputs suitable for interfacing with most logic families. The power supply may be either a two battery stack (Ni-cad, alkaline, etc.) or a regular power supply greater than 2 volts. Depending upon the state of the WIDTH, INHIBIT, and TEST inputs, using a 4.194304 MHz crystal will produce a variety of output frequencies including $2048 \mathrm{~Hz}, 1024 \mathrm{~Hz}, 34.133 \mathrm{~Hz}, 16 \mathrm{~Hz}, 1 \mathrm{~Hz}$, and $1 / 60 \mathrm{~Hz}$ (plus composites).

The ICM7213 utilizes a very high speed low power metal gate CMOS technology which uses 6.4 volt zeners between the drains and sources of each transistor and also across the supply terminals. Consequently, the ICM7213 is limited to a 6 volt maximum supply voltage, although a simple dropping network can be used to extend the supply voltage range well above 6 volts (See Figure 7).

## FEATURES

- Guaranteed 2 Volts Operation
- Very Low Current Consumption: Typ. 100 $\mu \mathrm{A}$ @ 3V
- All Outputs TTL Compatible
- On Chip Oscillator Feedback Resistor
- Oscillator Requires Only 3 External Components: Fixed Capacitor, Trim Capacitor, and A Quartz Crystal
- Output Inhibit Function
- 4 Simultaneous Outputs: One Pulse/Sec, One Pulse/ Min, 16 Hz and Composite $1024+16+2 \mathrm{~Hz}$ Outputs
- Test Speed-Up Provides Other Frequency Outputs


## ORDERING INFORMATION

| Part <br> Number | Temperature <br> Range | Package |
| :---: | :---: | :---: |
| ICM7213IPD | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14 pin PLASTIC DIP |



Figure 1: Functional Diagram

[^67]
## ABSOLUTE MAXIMUM RATINGS

Supply Voltage ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ ) ............................ 6.0V
Output Current (Any output) ........................... . 20mA
All Input and Oscillator Voltages
(Note 1)
.......................
$\begin{aligned} \text { (Note 1) } \ldots . . . . . . . . . . . . . ~ & V_{S S}-0.3 V \\ \text { to } & V_{D D}+0.3 V \\ \text { All Output Voltages (Note 1) } \ldots . . . . . . . . . . . & V_{S S} \text { to } 6.0 \mathrm{~V}\end{aligned}$
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
NOTE 1: The ICM7213 like most CMOS devices, may enter a destructive latchup mode if an input or output voltage is applied in excess of those defined and there is no supply current limiting:
2: Derate linearly power rating of 200 mW at $25^{\circ} \mathrm{C}$ to 50 mW at $70^{\circ} \mathrm{C}$.

## ELECTRICAL CHARACTERISTICS

( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}=3.0 \mathrm{~V}, \mathrm{f}_{\mathrm{OSC}}=4.194304 \mathrm{MHz}$, Test Circuit, ${ }^{\prime} \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified) -

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{DD}}$ | Supply Current |  |  | 100 | 140 | $\mu \mathrm{A}$ |
| V SUPPLY | Guaranteed Operating Supply Voltage Range ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ ) | $-20^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<85^{\circ} \mathrm{C}$ | 2 |  | 4 | V |
| IOLK | Output Leakage Current | Any output, $\mathrm{V}_{\text {OUT }}=6$ Volts |  |  | 10 | $\mu \mathrm{A}$ |
| Rout | Output Sat. Resistance | Any output, $\mathrm{l}_{\text {OLK }}=2.5 \mathrm{~mA}$ |  | 120 | 200 | $\Omega$ |
| 1 | Inhibit Input Current | Inhibit terminal connected to $\mathrm{V}_{\mathrm{DD}}$ |  | 10 | 40 | $\mu \mathrm{A}$ |
| ITP | Test Point Input Current | Test point terminal connected to $V_{D D}$ |  | 10 | 40 |  |
| IW | Width Input Current | Width terminal connected to $\mathrm{V}_{\mathrm{DD}}$ |  | 10 | 40 |  |
| $\mathrm{gm}_{\mathrm{m}}$ | Oscillator Transconductance | $\mathrm{V}_{\mathrm{DD}}=2 \mathrm{~V}$ | 100 |  |  | $\mu \mathrm{S}$ |
| fosc | Oscillator Frequency Range (Note 3) |  | 1 |  | 10 | MHz |
| $\mathrm{f}_{\text {STAB }}$ | Oscillator Stability | $2 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<4 \mathrm{~V}$ |  | 1.0 |  | ppm |
| $t_{s}$ | Oscillator Start Time |  |  | 0.1 |  | sec |
|  |  | $\mathrm{V}_{\mathrm{DD}}=2.0$ volts |  | 0.2 |  |  |

NOTE: 3. The ICM7213 uses dynamic dividers for high frequency division. As with any dynamic system, information is stored on very small nodal capacitances instead of latches (static system), therefore there is a lower frequency of operation. Dynamic dividers are used to improve the high frequency performance while at the same time significantly decreasing power consumption. At low supply voltages, operation at less than 1 MHz is possible.


0351-3
Figure 3: Test Circuit

## TYPICAL PERFORMANCE CHARACTERISTICS

SUPPLY CURRENT AS A FUNCTION OF TEMPERATURE


0351－4
OSCILLATOR STABILITY AS A FUNCTION OF DEVICE TEMPERATURE


SUPPLY CURRENT AS A FUNCTION OF SUPPLY VOLTAGE


OUTPUT CURRENT AS A FUNCTION OF OUTPUT SATURATION VOLTAGE


0351－5
0351－6

OSCILLATOR STABILITY AS A FUNCTION OF SUPPLY VOLTAGE


OUTPUT DEFINITIONS

| Input States＊ |  |  | Pin 12 <br> Out 1 | Pin 13 Out 2 | $\begin{aligned} & \text { Pin } 2 \\ & \text { Out } 3 \end{aligned}$ | Pin 14 Out 4 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Inhibit | Width |  |  |  |  |
| L | L | L | $\begin{aligned} & 16 \mathrm{~Hz} \\ & \div 2^{18} \end{aligned}$ | $\begin{aligned} & 1024+16+2 \mathrm{~Hz} \\ & \left(\div 2^{12} \div 2^{\left.18 \div 2^{21}\right) \text { composite }}\right. \end{aligned}$ | $\begin{aligned} & 1 \mathrm{~Hz}, 7.8 \mathrm{~ms} \\ & \div 2^{22} \end{aligned}$ | $\begin{aligned} & 1 / 60 \mathrm{~Hz}, 1 \mathrm{Sec} . \\ & \div\left(2^{24} \times 3 \times 5\right) \end{aligned}$ |
| L | L | H | $\begin{aligned} & 16 \mathrm{~Hz} \\ & \div 2^{18} \end{aligned}$ | $\begin{aligned} & \overline{1024+16+2} \mathrm{~Hz} \\ & \left(\div 2^{12} \div 2^{18} \div 2^{21}\right) \text { composite } \end{aligned}$ | $\begin{aligned} & 1 \mathrm{~Hz}, 7.8 \mathrm{~ms} \\ & \div 2^{22} \end{aligned}$ | $1 / 60 \mathrm{~Hz}, 125 \mathrm{~ms}$ |
| L | H | L | $\begin{aligned} & 16 \mathrm{~Hz} \\ & \div 2^{18} \end{aligned}$ | $\begin{aligned} & \hline 1024+16 \mathrm{~Hz} \\ & \left(\div 2^{12} \div 2^{18}\right) \text { composite } \end{aligned}$ | OFF | OFF |
| L | H | H | $\begin{aligned} & 16 \mathrm{~Hz} \\ & \div 2^{18} \end{aligned}$ | $\begin{aligned} & \hline 1024+16 \mathrm{~Hz} \\ & \left(\div 2^{\left.12 \div 2^{18}\right)}\right. \text { composite } \end{aligned}$ | OFF | SEE <br> WAVEFORMS |
| H | L | L | ON | $\begin{aligned} & \hline 4096+1024 \mathrm{~Hz} \\ & \left(\div 2^{10} \div 2^{12}\right) \text { composite } \\ & \hline \end{aligned}$ | $\begin{gathered} 2048 \mathrm{~Hz} \\ \div 2^{11} \\ \hline \end{gathered}$ | $\begin{aligned} & 34.133 \mathrm{~Hz}, 50 \% \text { D.C. } \\ & \div\left(2^{13} \times 5 \times 3\right) \\ & \hline \end{aligned}$ |
| H | L | H | ON | $\begin{aligned} & \hline 4096+1024 \mathrm{~Hz} \\ & \left(\div 2^{10} \div 2^{12}\right) \text { composite } \\ & \hline \end{aligned}$ | $\begin{aligned} & 2048 \mathrm{~Hz} \\ & \div 2^{11} \end{aligned}$ | $\begin{aligned} & 34.133 \mathrm{~Hz}, 50 \% \text { D.C. } \\ & \div\left(2^{13} \times 5 \times 3\right) \\ & \hline \end{aligned}$ |
| H | H | L | ON | $\begin{aligned} & 1024 \mathrm{~Hz} \\ & \div 2^{12} \\ & \hline \end{aligned}$ | ON | OFF |
| H | H | H | ON | $\begin{aligned} & 1024 \mathrm{~Hz} \\ & \div 2^{12} \end{aligned}$ | ON | OFF |

NOTE：When TEST and RESET are connected to ground，or left open，all outputs except for OUT 3 and OUT 4 have a 50\％duty cycle．


Figure 4: Output Waveform


Figure 5: Effect of the Inhibit Input (Test Connected to $\mathbf{V}_{\text {SS }}$ or Left Open)

NOTE: Refers to Figure 5
All time scales are arbitrary, and in the case of OUT 3 only the pulses coinciding with the negative edge of OUT 4 are shown. Where time intervals are relevant they are clearly shown.

## DETAILED DESCRIPTION

## Supply Voltage Considerations

The ICM7213 may be used to provide various precision outputs with frequencies from 2048 Hz to $1 / 60 \mathrm{~Hz}$ using a $4,194,304 \mathrm{~Hz}$ quartz oscillator, and other output frequencies may be obtained using other quartz crystal frequencies. Since the ICM7213 uses dynamic high frequency dividers for the initial frequency division there are limitations on the supply voltage range depending on the oscillator frequency. If, for example, a low frequency quartz crystal is selected, the supply voltage should be selected in the center of the operating window, or approximately 1.7 volts.


Figure 6: Window of Correct Operation
The supply voltage to the ICM7213 may be derived from a high voltage supply by using a simple resistor divider (if power is of no concern), by using a series resistor for minimum current consumption, or by means of a regulator.

## EXAMPLE:

$\mathrm{f}=4.2 \mathrm{MHz}$
$8 \mathrm{~V} \leq \mathrm{V} \leq 12 \mathrm{~V}$ (10 nom.)
$l_{1} \approx 100 \mu \mathrm{~A}$
$\mathrm{I}_{2} \approx 1 \mathrm{~mA}$
$\mathrm{R}_{2} \approx 3 \mathrm{k} \Omega$
$\mathrm{R}_{1} \approx 6.8 \mathrm{k} \Omega$


EXAMPLE:
fosc $=4.2 \mathrm{MHz}$
$8 \mathrm{~V} \leq \mathrm{V} \leq 12 \mathrm{~V}$ (10V nom.)
$\mathrm{I}_{1} \approx 100 \mu \mathrm{~A}$
$\mathrm{R}_{3}=\left(\begin{array}{l}\left(10^{-3}\right) \\ 10^{-4}\end{array} \mathrm{k} \Omega\right.$
$\approx 68 \mathrm{k} \Omega$

Figure 7: Biasing Schemes with High Voltage Supplies

## Outputs

Pull up resistors will generally be required to interface with other logic families. These resistors must be connected between the various outputs and the positive power supply.

## Oscillator Considerations

The oscillator consists of a CMOS inverter and a feedback resistor whose value is dependent on the voltage at the oscillator input and output terminals and the supply voltage. Oscillator stabilities of approximately 0.1 ppm per 0.1 volt variation are achievable with a nominal supply voltage of 5 volts and a single voltage dropping resistor. The crystal specifications are shown in the TEST CIRCUIT.

It is recommended that the crystal load capacitance (CL) be no greater than 22pF for a crystal having a series resistance equal to or less than 75 ohms, otherwise the output amplitude of the oscillator may be too low to drive the divider reliably.
If a very high quality oscillator is desired, it is recommended that a quartz crystal be used having a tight tuning tolerance $\pm 10 \mathrm{ppm}$, a low series resistance (less than 25 ohms), a low motional capacitance of 5 mpF and a load capacitance of 20 pF . The fixed capacitor $\mathrm{C}_{\mathbb{I N}}$ should be 30 pF and the oscillator tuning capacitor should range between approximately 16 and 60 pF .

Use of a high quality crystal will result in typical stabilities of 0.05 ppm per 0.1 volt change of supply voltage.

## Control Inputs

The TEST input inhibits the $2^{18}$ output and applies the $2^{9}$ output to the $2^{21}$ divider, thereby permitting a speedup of the testing of the $\div 60$ section by a factor of 2048 times. This also results in alternative output frequencies (see table).

The WIDTH input may be used to change the pulse width of OUT 4 from 125 ms to 1 sec , or to change the state of OUT 4 from ON to OFF during INHIBIT.

See Figures 4 and 5 for output waveforms and effect of control inputs.

## GENERAL DESCRIPTION

The ICM7216A and B are fully integrated Timer Counters with LED display drivers. They combine a high frequency oscillator, a decade timebase counter, an 8-decade data counter and latches, a 7 -segment decoder, digit multiplexers and 8 segment and 8 digit drivers which directly drive large multiplexed LED displays. The counter inputs have a maximum frequency of 10 MHz in frequency and unit counter modes and 2 MHz in the other modes. Both inputs are digital inputs. In many applications, amplification and level shifting will be required to obtain proper digital signals for these inputs.
The ICM7216A and B can function as a frequency counter, period counter, frequency ratio ( $f_{A} / f_{B}$ ) counter, time interval counter or as a totalizing counter. The counter uses either a 10 MHz or 1 MHz quartz crystal timebase. For period and time interval, the 10 MHz timebase gives a $0.1 \mu \mathrm{~s}$ resolution. In period average and time interval average, the resolution can be in the nanosecond range. In the frequency mode, the user can select accumulation times of $0.01 \mathrm{sec}, 0.1 \mathrm{sec}, 1 \mathrm{sec}$ and 10 sec . With a 10 sec accumulation time, the frequency can be displayed to a resolution of 0.1 Hz in the least significant digit. There is 0.2 seconds between measurements in all ranges.
The ICM7216D functions as a frequency counter only, as described above.
All versions of the ICM7216 incorporate leading zero blanking. Frequency is displayed in kHz . In the ICM7216A and B , time is displayed in $\mu \mathrm{s}$. The display is multiplexed at 500 Hz with a $12.2 \%$ duty cycle for each digit. The ICM7216A is designed for common anode displays with typical peak segment currents of 25 mA . The ICM7216B and D are designed for common cathode displays with typical peak segment currents of 12 mA . In the display off mode, both digit and segment drivers are turned off, enabling the display to be used for other functions.

## ICM7216A/B/D 8-Digit Multi-Function Frequency Counter/Timer

## FEATURES

ALL VERSIONS:

- Functions as a Frequency Counter ( $D C$ to $10 \mathbf{M H z}$ )
- Four Internal Gate Times: $0.01 \mathrm{Sec}, 0.1 \mathrm{Sec}$, $1 \mathrm{Sec}, 10 \mathrm{Sec}$ in Frequency Counter Mode
- Directly Drives Digits and Segments of Large Multiplexed LED Displays (Common Anode and Common Cathode Versions)
- Single Nominal 5V Supply Required
- Highly Stable Oscillator, Uses $1 \mathbf{~ M H z}$ or 10 MHz Crystal
- Internally Generated Decimal Points, Interdigit Blanking, Leading Zero Blanking and Overflow Indication
- Display Off Mode Turns Off Display and Puts Chip Into Low Power Mode
- Hold and Reset Inputs for Additional Flexibility

ICM7216A AND ICM7216B

- Functions Also as a Period Counter, Unit Counter, Frequency Ratio Counter or Time Interval Counter
- 1 Cycle, 10 Cycles, 100 Cycles, 1000 Cycles in Period, Frequency Ratio and Time Interval Modes
- Measures Period From $0.5 \mu$ s to 10 s

ICM7216D

- Decimal Point and Leading Zero Blanking May Be Externally Selected


## ORDERING INFORMATION

| Part Number | Temperature Range | Package |
| :---: | :---: | :---: |
| ICM7216AIJI | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 pin CERDIP |
| ICM7216BIPI | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 pin PLASTIC DIP |
| ICM7216DIPI | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 pin PLASTIC DIP |



## ABSOLUTE MAXIMUM RATINGS

Maximum Supply Voltage ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ ) . . . . . . . . . . . . . . . . 6.5 V
Maximum Digit Output Current ...................... . . 400 mA
Maximum Segment Output Current ................. 60 mA
Voltage On Any Input or
Output Terminal[1] $\ldots \ldots . .\left(\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}\right)$ to $\left(\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}\right)$
Maximum Power Dissipation at
$70^{\circ} \mathrm{C}$................................... 1.0W (ICM7216A) 0.5W (ICM7216B \& D)

Operating Temperature Range $\ldots . . . . .-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range $. \ldots \ldots . . . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10sec)
$300^{\circ} \mathrm{O}$
Note: 1. The ICM7216 may be triggered into a destructive latchup mode if either input signals are applied before the power supply is applied or if input or outputs are forced to voltages exceeding $V_{D D}$ to $V_{S S}$ by more than 0.3 volts.

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Common Cathode

| CONTROL INPUT | 1 28 | 万input A |
| :---: | :---: | :---: |
| MEASUREMENT IN PROGRESS 4 | 227 | $\square \mathrm{BOLD}$ input |
| DIGIT 1 OUTPUT | 326 | ]OSC OUTPUT |
| DIGIT 3 OUTPUT 4 | 425 | $\square$ OSC INPUT |
| DIGIT 2 OUTPUT | 524 | - EXT OSC INPUT |
| DIGIT 4 OUTPUT | 6 23 | $\square$ DECIMAL POINT OUTPUT |
| $V_{68} \square$ | 7 ICM7216D 22 | $\square$ SEG G OUTPUT |
| DIGIT 5 OUTPUT | $8 \quad 21$ | $\square$ SEG E OUTPUT |
| DIGIT 6 OUTPUT $\square$ | 920 | $\square$ SEG A OUTPUT |
| DIGIT 7 OUTPUT | 1019 | $\square$ SEG D OUTPUT |
| DIGIT 8 OUTPUT | $11 \quad 18$ | $\square \mathrm{VDD}$ |
| RESET INPUT $\square$ | 1217 | $\square$ SEG B OUTPUT |
| EX. D.P. INPUT | 1316 | $\square$ SEG C OUTPUT |
| RANGE INPUT | 14 | $\square$ SEG F OUTPUT |

Figure 2: Pin Configurations

## ELECTRICAL CHARACTERISTICS (ICM7216A/B)

( $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.)

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICM7216A/B |  |  |  |  |  |  |
| IDD | Operating Supply Current | Display Off, Unused Inputs to $\mathrm{V}_{\text {SS }}$ |  | 2 | 5 | mA |
| $V_{\text {SUPPLY }}$ | Supply Voltage Range ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\text {SS }}$ ) | INPUT A, INPUT B Frequency at $f_{\text {max }}$ | 4.75 |  | 6.0 | V |
| $\mathrm{f}_{\text {A(max) }}$ | Maximum Frequency INPUT A, Pin 28 | Figure 3, <br> Function=Frequency, Ratio, Unit <br> Counter <br> Function $=$ Period, Time Interval | $\begin{aligned} & 10 \\ & 2.5 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| ${ }^{\mathrm{f}} \mathrm{B}(\max )$ | Maximum Frequency INPUT B, Pin 2 | Figure 4 | 2.5 |  |  | MHz |
|  | Minimum Separation INPUT A to INPUT B Time Interval Function | Figure 9 | 250 |  |  | ns |
| $\mathrm{f}_{\text {osc }}$ | Maximum Osc. Freq. and Ext. Osc. Frequency |  | 10 |  |  | MHz |
| $\mathrm{f}_{\mathrm{osc}}$ | Minimum Ext. Osc. Freq. |  |  |  | 100 | kHz |
| gm | Oscillator Transconductance | $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$ | 2000 |  |  | $\mu \mathrm{S}$ |
| $f_{\text {mux }}$ | Multiplex Frequency | $\mathrm{f}_{\mathrm{osC}}=10 \mathrm{MHz}$ |  | 500 |  | Hz |
|  | Time Between Measurements | $\mathrm{f}_{\text {osc }}=10 \mathrm{MHz}$ |  | 200 |  | ms |
| $V_{\text {INL }}$ <br> $V_{\text {INH }}$ | Input Voltages: Pins 2,13,25,27,28 Input Low Voltage Input High Voltage |  | 3.5 |  | 1.0 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance to $V_{D D}$ Pins 13,24 | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}}-1.0 \mathrm{~V}$ | 100 | 400 |  | k $\Omega$ |
| ILLK | Input Leakage Pin 27,28,2 |  |  |  | 20 | $\mu \mathrm{A}$ |
| $\mathrm{dV}_{1 \times} / \mathrm{dt}$ | Input Range of Change | Supplies Well Bypassed |  | 15 |  | $\mathrm{mV} / \mu \mathrm{S}$ |
| ICM7216A |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{IOH}_{\mathrm{OH}} \\ & \mathrm{I}_{\mathrm{OL}} \\ & \hline \end{aligned}$ | Digit Driver: <br> Pins 15,16,17,19,20,21,22,23 <br> High Output Current <br> Low Output Current | $\begin{aligned} & V_{O U T}=V_{D D}-2.0 \mathrm{~V} \\ & V_{O U T}=V_{S S}+1.0 \mathrm{~V} \end{aligned}$ | -140 | $\begin{gathered} -180 \\ 0.3 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\begin{aligned} & \mathrm{IOL}^{2} \\ & \mathrm{IOH}^{2} \end{aligned}$ | Segment Driver: <br> Pins 4,5,6,7,9,10,11,12 <br> Low Output Current High Output Current | $\begin{aligned} & V_{\text {OUT }}=V_{S S}+1.5 \mathrm{~V} \\ & V_{\text {OUT }}=V_{D D}-2.5 \mathrm{~V} \end{aligned}$ | 20 | $\begin{gathered} 35 \\ -100 \end{gathered}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mu \mathrm{~A} \end{aligned}$ |
| $V_{\text {INL }}$ <br> $V_{\text {INH }}$ <br> $\mathrm{R}_{\mathrm{IN}}$ | Multiplex Inputs: <br> Pins $1,3,14$ Input Low Voltage Input High Voltage Input Resistance to $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {SS }}+1.0 \mathrm{~V}$ | $\begin{aligned} & 2.0 \\ & 50 \end{aligned}$ | 100 | 0.8 | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{k} \Omega \end{gathered}$ |

## ELECTRICAL CHARACTERISTICS (ICM7216A/B)

( $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.) (Continued)

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICM7216B |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{IOL} \\ & \mathrm{IOH}_{\mathrm{OH}} \\ & \hline \end{aligned}$ | Digit Driver: <br> Pins 4,5,6,7,9,10,11,12 <br> Low Output Current High Output Current | $\begin{aligned} & V_{O U T}=V_{S S}+1.3 V \\ & V_{O U T}=V_{D D}-2.5 \mathrm{~V} \end{aligned}$ | 50 | $\begin{gathered} 75 \\ -100 \end{gathered}$ |  | $\begin{gathered} \mathrm{mA} \\ \mu \mathrm{~A} \\ \hline \end{gathered}$ |
| $\begin{aligned} & \mathrm{I}_{\mathrm{OH}} \\ & \mathrm{I}_{\mathrm{SLK}} \end{aligned}$ | Segment Driver: <br> Pins 15,16,17,19,20,21,22,23 <br> High Output Current Leakage Current | $\begin{aligned} & V_{O U T}=V_{D D}-2.0 \mathrm{~V} \\ & V_{O U T}=V_{D D}-2.5 \mathrm{~V} \end{aligned}$ | -10 |  | 10 | $\begin{gathered} \mathrm{mA} \\ \mu \mathrm{~A} \\ \hline \end{gathered}$ |
| $V_{\text {INL }}$ <br> $\mathrm{V}_{\mathrm{INH}}$ <br> $\mathrm{R}_{\mathrm{IN}}$ | Multiplex Inputs: <br> Pins 1,3,14 Input Low Voltage Input High Voltage Input Resistance to $V_{D D}$ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{DD}}-2.5 \mathrm{~V}$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}-0.8 \\ 100 \end{gathered}$ | 360 | $V_{D D}-2.0$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{k} \Omega \end{gathered}$ |

## ELECTRICAL CHARACTERISTICS (ICM7216D)

( $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.)

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICM7216D |  |  |  |  |  |  |
| IDD | Operating Supply Current | Display Off, Unused Inputs to $\mathrm{V}_{\text {SS }}$ |  | 2 | 5 | mA |
| V SUPPLY | Supply Voltage Range ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\text {SS }}$ ) | INPUT A <br> Frequency at $f_{\text {max }}$ | 4.75 |  | 6.0 | V |
| $\mathrm{f}_{\mathrm{A} \text { ( } \max )}$ | Maximum Frequency INPUT A, Pin 28 | Figure 3 | 10 |  |  | MHz |
| $\mathrm{f}_{\text {osc }}$ | Maximum Osc. Freq. and Ext. Osc. Frequency |  | 10 |  |  | MHz |
| $\mathrm{f}_{\text {osc }}$ | Minimum Ext. Osc. Freq. |  |  |  | 100 | kHz |
| gm | Oscillator Transconductance | $\mathrm{V}_{D D}=4.75 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$ | 2000 |  |  | $\mu \mathrm{S}$ |
| $\mathrm{f}_{\text {mux }}$ | Multiplex Frequency | $\mathrm{f}_{\text {OSC }}=10 \mathrm{MHz}$ |  | 500 |  | Hz |
|  | Time Between Measurements | $\mathrm{f}_{\mathrm{OSC}}=10 \mathrm{MHz}$ |  | 200 |  | ms |
| $\mathrm{V}_{\mathrm{INL}}$ $V_{\text {INH }}$ | Input Voltages: <br> Pins 12,27,28 Input Low Voltage Input High Voltage |  | 3.5 |  | 1.0 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| RIN | Input Resistance to $V_{D D}$ <br> Pins 12,24 | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}}-1.0 \mathrm{~V}$ | 100 | 400 |  | $\mathrm{k} \Omega$ |
| IlLK | Input Leakage Pin 27, Pin 28 |  |  |  | 20 | $\mu \mathrm{A}$ |
| loL | Output Current | $\mathrm{V}_{\mathrm{OL}}=+.4 \mathrm{~V}$ | 0.36 |  |  | mA |
| IOH |  | $\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DD}}-0.8 \mathrm{~V}$ | 265 |  |  | $\mu \mathrm{A}$ |
| $\mathrm{dV}_{1 N} / \mathrm{dt}$ | Input Rate of Change | Supplies Well Bypassed |  | 15 |  | $\mathrm{mV} / \mu \mathrm{S}$ |

## ELECTRICAL CHARACTERISTICS (ICM7216D)

( $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{S S}=0, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.) (Continued)

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICM7216D |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{IOL}_{0} \\ & \mathrm{I}_{\mathrm{OH}} \end{aligned}$ | Digit Driver: <br> Pins 3,4,5,6,8,9,10,11 <br> Low Output Current High Output Current | $\begin{aligned} & V_{\text {OUT }}=+1.3 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\text {DD }}-2.5 \mathrm{~V} \end{aligned}$ | 50 | $\begin{gathered} 75 \\ 100 \end{gathered}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mu \mathrm{~A} \end{aligned}$ |
| $\begin{aligned} & \mathrm{I}_{\mathrm{OH}} \\ & \mathrm{I}_{\mathrm{SLK}} \end{aligned}$ | Segment Driver: <br> Pins 15,16,17,19,20,21,22,23 <br> High Output Current Leakage Current | $\begin{aligned} & V_{O U T}=V_{D D}-2.0 \mathrm{~V} \\ & V_{\text {OUT }}=V_{D D}-2.5 \mathrm{~V} \end{aligned}$ | 10 | 15 | 10 | $\begin{aligned} & \mathrm{mA} \\ & \mu \mathrm{~A} \end{aligned}$ |
| $V_{\text {INL }}$ <br> $V_{\text {INH }}$ <br> $\mathrm{R}_{\mathrm{IN}}$ | Multiplex Inputs: <br> Pins 1,13,14 Input Low Voltage Input High Voltage Input Resistance to $V_{D D}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}}-1.0 \mathrm{~V}$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}-0.8 \\ 100 \\ \hline \end{gathered}$ | 360 | $V_{D D}-2.0$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{k} \Omega \end{gathered}$ |

## TYPICAL PERFORMANCE CHARACTERISTICS



0353-26
$f_{A}$ (max), $f_{B}$ (max) as a Function of Supply

TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3: Waveform for Guaranteed.Minimum $f_{A}($ max $)$ Function $=$ Frequency; Frequency Ratio, Unit Counter.


Figure 4: Waveform for Guaranteed Minimum $f_{B}(\max )$ and $f_{A}(\max )$ for Function = Period and Time Interval.


Figure 6: Segment Identification and Display Font

## DETAILED DESCRIPTION INPUTS A and B

INPUTS $A$ and $B$ are digital inputs with a typical switching threshold of 2.0 V at $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$. For optimum performance the peak-to-peak input signal should be at least $50 \%$ of the supply voltage and centered about the switching voltage. When these inputs are being driven from TTL logic, it is desirable to use a pullup resistor. The circuit counts high to low transitions at both inputs. (INPUT B is available only on ICM7216A/B).

Note that the amplitude of the input should not exceed the device supply (above the $V_{D D}$ and below the $\mathrm{V}_{\mathrm{SS}}$ ) by more than 0.3 V , otherwise the device may be damaged.

## Multiplexed Inputs

The FUNCTION, RANGE, CONTROL and EXTERNAL DECIMAL POINT inputs are time multiplexed to select the function desired. This is achieved by connecting the appropriate Digit driver output to the inputs. The function, range and control inputs must be stable during the last half of each digit output, (typically $125 \mu \mathrm{~s}$ ). The multiplexed inputs are active high for the common anode ICM7216A and active low for the common cathode ICM7216B and D.

Noise on the multiplex inputs can cause improper operation. This is particularly true when the unit counter mode of operation is selected, since changes in voltage on the digit drivers can be capacitively coupled through the LED diodes to the multiplex inputs. For maximum noise immunity, a $10 \mathrm{k} \Omega$ resistor should be placed in series with the multiplexed inputs as shown in the application circuits.

Table 1 shows the functions selected by each digit for these inputs.

Table 1: Multiplexed Input Functions

|  | Function | Digit |
| :---: | :---: | :---: |
| FUNCTION INPUT <br> (Pin 3, ICM7216A \& B Only) | Frequency <br> Period <br> Frequency Ratio <br> Time Interval <br> Unit Counter <br> Oscillator <br> Frequency | $\begin{aligned} & D_{1} \\ & D_{8} \\ & D_{2} \\ & D_{5} \\ & D_{4} \\ & D_{3} \end{aligned}$ |
| RANGE INPUT Pin 14 | $0.01 \mathrm{sec} / 1$ Cycle <br> 0.1 sec/10 Cycles <br> $1 \mathrm{sec} / 100$ Cycles <br> $10 \mathrm{sec} / 1 \mathrm{~K}$ Cycles | $\begin{aligned} & \mathrm{D}_{1} \\ & \mathrm{D}_{2} \\ & \mathrm{D}_{3} \\ & \mathrm{D}_{4} \end{aligned}$ |
| CONTROL INPUT Pin 1 | Display Off <br> Display Test <br> 1 MHz Select <br> External Oscillator <br> Enable <br> External Decimal <br> Point Enable | $\begin{gathered} \mathrm{D}_{4} \text { and Hold } \\ \mathrm{D}_{8} \\ \mathrm{D}_{2} \\ \mathrm{D}_{1} \\ \\ \mathrm{D}_{3} \end{gathered}$ |
| EXT. D.P. INPUT (Pin 13, ICM7216D Only) | Decimal point is output for same digit that is connected to this input |  |

## FUNCTION INPUT

The six functions that can be selected are: Frequency, Period, Time Interval, Unit Counter, Frequency Ratio and Oscillator Frequency. This input is available on the ICM7216A and B only.

The implementation of different functions is done by routing the different signals to two counters, called "Main Counter" and "Reference Counter". A simplified block diagram of the device for functions realization is shown in Figure 7. Table 2 shows which signals will be routed to each counter in different cases. The output of the Main Counter if the information which goes to the display. The Reference Counter divides its input to 1, 10, 100 and 1000. One of these outputs will be selected through the range selector and drive the enable input of the Main Counter. This means that the Reference Counter, along with its' associated blocks, directs the Main Counter to begin counting and determines the length of the counting period. Note that Figure 7 does not show the complete functional diagram (See Figure 1). After the end of each counting period, the output of the Main Counter will be latched and displayed, then the counter will be reset and a new measurement cycle will begin. Any change in the FUNCTION INPUT will stop the present measurement without updating the display and then initiate a new measurement. This prevents an erroneous first reading after the FUNCTION INPUT is changed. In all cases, the 1-0 transitions are counted or timed.

Table 2: 7216A/B Input Routing

| Function | Main Counter | Reference <br> Counter |
| :--- | :--- | :--- |
| Frequency $\left(\mathrm{f}_{\mathrm{A}}\right)$ | Input A | $100 \mathrm{~Hz}($ Oscillator <br> $\div 10^{5}$ or $\left.10^{4}\right)$ |
| Period $\left(\mathrm{t}_{\mathrm{A}}\right)$ | Oscillator | Input A |
| Ratio $\left(\mathrm{f}_{\mathrm{A}} / \mathrm{f}_{\mathrm{B}}\right)$ | Input A | Input B |
| Time Interval <br> $(\mathrm{A} \rightarrow \mathrm{B})$ | Oscillator | Input A <br> Input B |
| Unit Counter <br> (Count A$)$ | Input A | Not Applicable |
| Osc. Freq. <br> $\left(\mathrm{f}_{\text {osc }}\right)$ | Oscillator | $100 \mathrm{~Hz}($ Oscillator <br> $\div 10^{5}$ or 104) |

Frequency-In this mode input $A$ is counted by the Main Counter for a precise period of time. This time is determined by the time base oscillator and the selected range. For the 10 MHz (or 1 MHz ) time base, the resolutions are 100, 10, 1 and 0.1 Hz . The decimal point on the display is set for kHz reading.


Period-In this mode, the timebase oscillator is counted by the Main Counter for the duration of $1,10,100$ or 1000 (range selected) periods of the signal at input A. A 10 MHz timebase gives resolutions of $0.1 \mu \mathrm{~s}$ to $0.0001 \mu \mathrm{~s}$ for 1000 periods averaging. Note that the maximum input frequency for period measurement is 2.5 MHz .

Frequency Ratio-In this mode, the input $A$ is counted by the Main Counter for the duration of 1, 10, 100 or 1000 (range selected) periods of the signal at input B . The frequency at input $A$ should be higher than input $B$ for meaningful result. The result in this case is unitless and its resolution can go up to 3 digits after decimal point.

Time Interval-In this mode, the timebase oscillator is counted by the Main Counter for the duration of a 1-0 transition of input A until a 1-0 transition of input B. This means input A starts the counting and input B stops it. If other ranges, except $0.01 \mathrm{~s} / 1$ cycle are selected the sequence of input A and B transitions must happen 10, 100 or 1000 times until the display becomes updated; note this when measuring long time intervals to give enough time for measurement completion. The resolution in this mode is the same as for period measurement. See the Time Interval Measurement section also.

Unit Counter-In this mode, the Main Counter is always enabled. The input A is counted by the Main Counter and displayed continuously.

Oscillator Frequency-In this mode, the device makes a frequency measurement on its timebase. This is a self test mode for device functionality check. For 10 MHz timebase the display will show 10000.0, 10000.00, 10000.000 and Overflow in different ranges.

## RANGE INPUT

The RANGE INPUT selects whether the measurement period is made for $1,10,100$ or 1000 counts of the Reference Counter. As it is shown in Table 1, this gives different counting windows for frequency measurement and various cycles for other modes of measurement.
In all functional modes except Unit Counter, any change in the RANGE INPUT will stop the present measurement without updating the display and then initiate a new measurement. This prevents an erroneous first reading after the RANGE INPUT is changed.

## CONTROL INPUT

Unlike the other multiplexed inputs, to which only one of the digit outputs can be connected at a time, this input can be tied to different digit lines to select combination of controls. In this case, isolation diodes must be used in digit lines to avoid crosstalk between them (see Figure 5). The direction of diodes depends on the device version, common anode or common cathode. For maximum noise immunity at this input, in addition to the 10k resistor which was mentioned before, a 39 to 100 pF capacitor should also be placed between this input and the $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$ (See Figure 5).

Display Off-To disable the display drivers, it is necessary to tie the $\mathrm{D}_{4}$ line to the CONTROL INPUT and have the HOLD input at $V_{D D}$. While in Display Off mode, the segments and digit drivers are all off, leaving the display linos floating, so the display can be shared with other devices. In this mode, the oscillator continues to run with a typical supply current of 1.5 mA with a 10 MHz crystal, but no measurements are made and multiplexed inputs are inactive. A new measurement cycle will be initiated when the HOLD input is switched to $V_{\text {SS }}$.

Display Test-Display will turn on with all the digits showing 8s and all decimal points on. The display will be blanked if Display Off is selected at the same time.

1 MHz Select-The 1 MHz select mode allows use of a 1 MHz crystal with the same digit multiplex rate and time between measurement as with a 10 MHz crystal. This is done by dividing the oscillator frequency by $10^{4}$ rather than 105. The decimal point is also shifted one digit to the right in period and time interval, since the least significant digit will be in $\mu \mathrm{s}$ increment rather than $0.1 \mu \mathrm{~s}$ increment.
External Oscillator Enable-In this mode, the signal at EXT OSC INPUT is used as a timebase instead of the onboard crystal oscillator (built around the OSC INPUT, OSC OUTPUT inputs). This input can be used for an external stable temperature compensated crystal oscillator or for special measurements with any external source. The onboard crystal oscillator continues to work when the external oscillator is selected. This is necessary to avoid hang-up problems, and has no effect on the chip's functional operation. If the on-board oscillator frequency is less than 1 MHz or only the external oscillator is used, THE OSC INPUT MUST BE CONNECTED TO THE EXT OSC INPUT providing the timebase has enough voltage swing for OSC INPUT (See electrical characteristics). If the external timebase is TTL level a pullup resistor must be used for OSC INPUT. The other way is to put a $22 \mathrm{M} \Omega$ resistor between OSC INPUT and OSC OUTPUT and capacitively couple the EXT OSC INPUT to OSC INPUT. This will bias the OSC INPUT at its threshold and the drive voltage will need to be only $2 \mathrm{~V}_{\mathrm{p} \text {.p. }}$. The external timebase frequency must be greater than 100 kHz or the chip will reset itself to enable the onboard oscillator.

External Decimal Point Enable-In this mode, the EX D.P. INPUT is enabled (ICM7216D only). A decimal point will be displayed for the digit that its output line is connected to this input (EX D.P. INPUT). Digit 8 should not be used since it will override the overflow output. Leading zero blanking is effective for the digits to the left of selected decimal point.

## HOLD INPUT

Except in the unit counter mode, when the HOLD input is at $\mathrm{V}_{\mathrm{DD}}$, any measurement in progress (before STORE goes low) is stopped, the main counter is reset and the chip is held ready to initiate a new measurement as soon as HOLD goes low. The latches which hold the main counter data are not updated, so the last complete measurement is displayed. In unit counter mode when HOLD input is at $V_{D D}$, the counter is not stopped or reset, but the display is frozen at that instantaneous value. When HOLD goes low the count continues from the new value in the new counter.

## RESET INPUT

The $\overline{\text { RESET input resets the main counter, stops any }}$ measurement in progress, and enables the main counter latches, resulting in an all zero output. A capacitor to ground will prevent any hang-ups on power-up.

## MEASUREMENT IN PROGRESS

This output is provided in ICM7216D. It stays low during measurements and goes high for intervals between measurements. It is provided for system interfacing and can drive a low power Schottky TTL or one ECL load if the ECL device is powered from the same supply as ICM7216D.

## Decimal Point Position

Table 3 shows the decimal point position for different modes of ICM7216 operation. Note that the digit 1 is the least significant digit. Table is give for 10 MHz timebase frequency.

## Overflow Indication

When overflow happens in any measurement it will be indicated on the decimal point of the digit 8. A separate LED indicator can be used. Figure 6 shows how to connect this indicator.

Table 3: Decimal Point Position

| Range | Frequency | Period | Frequency <br> Ratio | Time <br> Interval | Unit <br> Counter | Oscillator <br> Frequency |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0.01 \mathrm{~s} / 1$ Cycle | D2 | D2 | D1 | D2 | D1 | D2 |
| $0.1 \mathrm{~s} / 10$ Cycle | D3 | D3 | D2 | D3 | D1 | D3 |
| $1 \mathrm{~s} / 100$ Cycle | D4 | D4 | D3 | D4 | D1 | D4 |
| $10 \mathrm{~s} / 1 \mathrm{k}$ Cycle | D5 | D5 | D4 | D5 | D1 | D5 |

## Time Interval Measurement

When in the time interval mode and measuring a single event, the ICM7216A/B must first be "primed" prior to measuring the event of interest. This is done by first generating a negative going edge on Channel A followed by a negative going edge on Channel B to start the "measurement interval". The inputs are then primed ready for the measurement. Positive going edges on A and B , before or after the priming, will be needed to restore the original condition.

Priming can be easily accomplished using the circuit in Figure 8.

Following the priming procedure (when in single event or 1 cycle range) the device is ready to measure one (only) event.

When timing repetitive signals, it is not necessary to "prime" the ICM7216A/B as the first alternating signal states automatically prime the device. See Figure 9.

During any time interval measurement cycle, the ICM7216A/B requires 200 ms following $B$ going low to update all internal logic. A new measurement cycle will not take place until completion of this internal update time.

## Oscillator Considerations

The oscillator is a high gain CMOS inverter. An external resistor of $10 \mathrm{M} \Omega$ to $22 \mathrm{M} \Omega$ should be connected between the OSCillator INPUT and OUTPUT to provide biasing. The oscillator is designed to work with a parallel resonant 10 MHz quartz crystal with a static capacitance of 22 pF and a series resistance of less than 35 ohms.

For a specific crystal and load capacitance, the required $g_{m}$ can be calculated as follows:
$\mathrm{g}_{\mathrm{m}}=\omega^{2} \mathrm{C}_{\text {in }} \mathrm{C}_{\text {out }} \mathrm{Rs}\left(1+\frac{\mathrm{C}_{\mathrm{O}}}{\mathrm{C}_{\mathrm{L}}}\right)^{2}$



0353-14
NOTE: IF RANGE IS SET TO 1 EVENT, FIRST AND LAST MEASURED INTERVAL WILL COINCIDE.
Figure 9: Waveforms for Time Interval Measurement (Others are similar, but without priming phase).

## Display Considerations

The display is multiplexed at a 500 Hz rate with a digit time of $244 \mu \mathrm{~S}$. An interdigit blanking time of $6 \mu \mathrm{~s}$ is used to prevent display ghosting (faint display of data from previous digit superimposed on the next digit). Leading zero blanking is provided, which blanks the left hand zeroes after decimal point or any non zero digits. Digits to the right of the decimal point are always displayed. The leading zero blanking will be disabled when the Main Counter overflows.
The ICM7216A is designed to drive common anode LED displays at peak current of $25 \mathrm{~mA} /$ segment, using displays with $V_{F}=1.8 \mathrm{~V}$ at 25 mA . The average $D C$ current will be over 3 mA under these conditions. The ICM7216B and D are designed to drive common cathode displays at peak current of $15 \mathrm{~mA} /$ segment using displays with $\mathrm{V}_{\mathrm{F}}=1.8 \mathrm{~V}$ at 15 mA . Resistors can be added in series with the segment drivers to limit the display current in very efficient displays, if required. The Typical Performance Characteristics curves show the digit and segment currents as a function of output voltage.
To get additional brightness out of the displays, $\mathrm{V}_{\mathrm{DD}}$ may be increased up to 6.0V. However, care should be taken to see that maximum power and current ratings are not exceeded.

The segment and digit outputs in ICM7216's are not directly compatible with either TTL or CMOS logic when driving LEDs. Therefore, level shifting with discrete transistors may be required to use these outputs as logic signals.

## ACCURACY

In a Universal Counter crystal drift and quantization effects cause errors. In frequency, period and time interval modes, a signal derived from the oscillator is used in either the Reference Counter or Main Counter. Therefore, in these modes an error in the oscillator frequency will cause an identical error in the measurement. For instance, an oscillator temperature coefficient of $20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ will cause a measurement error of $20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.

In addition, there is a quantization error inherent in any digital measurement of $\pm 1$ count. Clearly this error is reduced by displaying more digits. In the frequency mode the maximum accuracy is obtained with high frequency inputs and in period mode maximum accuracy is obtained with low frequency inputs. As can be seen in Figure 10. In time interval measurements there can be an error of 1 count per interval. As a result there is the same inherent accuracy in all ranges as shown in Figure 11. In frequency ratio measurement can be more accurately obtained by averaging over more cycles of INPUT B as shown in Figure 12.


0353-18
Figure 10: Maximum Accuracy of Frequency and Period Measurements Due to Limitations of Quantization Errors


0353-19
Figure 11: Maximum Accuracy of Time Interval Measurement Due to Limitations of Quantization Errors


0353-20
Figure 12: Maximum Accuracy for Frequency Ratio Measurement Due to Limitation of Quantization Errors


Figure 13: 10 MHz Universal Counter

## APPLICATIONS

The ICM7216 has been designed for use in a wide range of Universal and Frequency counters. In many cases, prescalers will be required to reduce the input frequencies to under 10 MHz . Because INPUT A and INPUT B are digital inputs, additional circuitry is often required for input buffering, amplification, hysterisis, and level shifting to obtain a good digital signal.

The ICM7216A or B can be used as a minimum component complete Universal Counter as shown in Figure 13. This circuit can use input frequencies up to 10 MHz at $\mathbb{I N}$ PUT A and 2 MHz at INPUT B. If the signal at INPUT A has a very low duty cycle it may be necessary to use a 74LS121 monostable multivibrator or similar circuit to stretch the input pulse width to be able to guarantee that it is at least 50 ns in duration.


To measure frequencies up to 40 MHz the circuit of Figure 14 can be used. To obtain the correct measured value, it is necessary to divide the oscillator frequency by four as well as the input frequency. In doing this the time between measurements is also lengthened to 800 ms and the display multiplex rate is decreased to 125 Hz .
If the input frequency is prescaled by ten, then the oscillator can remain at 10 or 1 MHz , but the decimal point must be moved one digit to the right. Figure 15 shows a frequency counter with $a \div 10$ prescaler and an ICM7216A. Since
there is no external decimal point control with the ICM7216A/B, the decimal point may be controlled externally with additional drivers as shown in Figure 15. Alternatively, if separate anodes are available for the decimal points, they can be wired up to the adjacent digit anodes. Note that there can be one zero to the left of the decimal point since the internal leading zero blanking cannot be changed. In Figure 16 additional logic has been added to count the input directly in period mode for maximum accuracy. In Figures 15 and 16, INPUT A comes from $Q_{C}$ of the prescaler rather than $Q_{D}$ to obtain an input duty cycle of $40 \%$.



## GENERAL DESCRIPTION

The ICM7217 is a four digit, presettable up/down counter with an onboard presettable register continuously compared to the counter. The ICM7217 is intended for use in hardwired applications where thumbwheel switches are used for loading data, and simple SPDT switches are used for chip control.

This circuit provides multiplexed 7 segment LED display outputs, with common anode or common cathode configurations available. Digit and segment drivers are provided to directly drive displays of up to $0.8^{\prime \prime}$ character height (common anode) at a $25 \%$ duty cycle. The frequency of the onboard multiplex oscillator may be controlled with a single capacitor, or the oscillator may be allowed to free run. Leading zeros can be blanked. The data appearing at the 7 segment and BCD outputs is latched; the content of the counter is transferred into the latches under external control by means of the Store pin.
The ICM7217 (common anode) and ICM7217A (common cathode) versions are decade counters, providing a maximum count of 9999, while the ICM7217B (common anode) and ICM7217C (common cathode) are intended for timing purposes, providing a maximum count of 5959 .

This circuit provides 3 main outputs; a CARRY/BORROW output, which allows for direct cascading of counters, a ZERO output, which indicates when the count is zero, and an EQUAL output, which indicates when the count is equal to the value contained in the register. Data is multiplexed to and from the device by means of a three-state BCD I/O port. The CARRY/BORROW, EQUAL, ZERO outputs, and the BCD port will each drive one standard TTL load.

To permit operation in noisy environments and to prevent multiple triggering with slowly changing inputs, the count input is provided with a Schmitt trigger.

Input frequency is guaranteed to 2 MHz , although the device will typically run with $f_{\text {in }}$ as high as 5 MHz . Counting and comparing (EQUAL output) will typically run 750 kHz maximum.

## FEATURES

- Four Decade, Presettable Up-Down Counter With Parallel Zero Detect
- Settable Register With Contents Continuously Compared to Counter
- Directly Drives Multiplexed 7 Segment Common Anode or Common Cathode LED Displays
- On-Board Multiplex Scan Oscillator
- Schmitt Trigger On Count Input
- TTL Compatible BCD I/O Port, Carry/Borrow, Equal, and Zero Outputs
- Display Blank Control for Lower Power Operation; Quiescent Power Dissipation $<5 \mathrm{~mW}$
- All Terminals Fully Protected Against Static Discharge
- Single 5V Supply Operation


## ORDERING INFORMATION

| Part <br> Number | Temperature <br> Range | Package | Dlsplay Drlver <br> Type | Count Optlon/ <br> Max Count |
| :--- | :--- | :--- | :--- | :--- |
| ICM7217AIPI | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 Pin Plastic DIP | Common Cathode | Decade/9999 |
| ICM7217CIPI | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 Pin Plastic DIP | Common Cathode | Timing/5959 |
| ICM7217IJI | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 Pin CERDIP | Common Anode | Decade/9999 |
| ICM7217BIJI | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 28 Pin CERDIP | Common Anode | Timing/5959 |

[^68]

0354-1
Figure 1: ICM7217 Functional Diagram


Figure 2: Pin Configurations

## ABSOLUTE MAXIMUM RATINGS



NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ELECTRICAL CHARACTERISTICS $\left(\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, Display Diode Drop 1.7 V , unless otherwise specified)

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IDD <br> (7217) | Supply Current <br> (Lowest power mode) | Display Off, LC, DC, UP/DN, <br> ST, RS, BCD I/O Floating or at $\mathrm{V}_{\mathrm{DD}}$ (Note 3) |  | 350 | 500 | $\mu \mathrm{A}$ |
| lop | Supply Current OPERATING | Common Anode, Display On, all "8's" | 140 | 200 |  | mA |
|  |  | Common Cathode, Display On, all " 8 's" | 50 | 100 |  | mA |
| $V_{D D}$ | Supply Voltage |  | 4.5 | 5 | 5.5 | V |
| ${ }^{\text {IJIG }}$ | Digit Driver output current | Common anode, $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{DD}}-2.0 \mathrm{~V}$ | 140 | -200 |  | $\begin{gathered} \mathrm{mA} \\ \text { peak } \end{gathered}$ |
| ${ }^{\text {ISEG }}$ | SEGment driver output current | Common anode, $\mathrm{V}_{\text {OUT }}=+1.5 \mathrm{~V}$ | 20 | 35 |  | $\begin{gathered} \mathrm{mA} \\ \text { peak } \end{gathered}$ |
| ${ }^{\text {IJIG }}$ | Digit Driver output current | Common cathode, $\mathrm{V}_{\text {OUT }}=+1.0 \mathrm{~V}$ | $-50$ | -75 |  | mA <br> peak |
| $\mathrm{I}_{\text {SEG }}$ | SEGment driver output current | Common cathode $\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{DD}}-2 \mathrm{~V}$ | -9 | $-12.5$ |  | $\begin{gathered} \mathrm{mA} \\ \text { peak } \end{gathered}$ |
| Ip | $\overline{\mathrm{ST}}, \overline{\mathrm{RS}}, \mathrm{UP} / \overline{\mathrm{DN}}$ input pullup current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}}-2 \mathrm{~V}($ See Note 3) | 5 | 25 |  | $\mu \mathrm{A}$ |
| $\mathrm{Z}_{\text {IN }}$ | 3 level input impedance |  | 40 |  | 350 | k $\Omega$ |
| $\mathrm{V}_{\text {BIH }}$ | BCD I/O input high voltage | ICM7217 common anode (Note 4) | 1.5 |  |  | V |
|  |  | ICM7217 common cathode (Note 4) | 4.40 |  |  | V |
| $\mathrm{V}_{\text {BIL }}$ | BCD I/O input low voltage | ICM7217 common anode (Note 4) |  |  | 0.60 | V |
|  |  | ICM7217 common cathode (Note 4) |  |  | 3.2 V | V |
| IBPU | BCD I/O input pullup current | ICM7217 common cathode $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}}-2 \mathrm{~V}$ <br> (Note 3) | 5 | 25 |  | $\mu \mathrm{A}$ |
| IBPD | BCD I/O input pulldown current | ICM7217 common anode $\mathrm{V}_{\text {IN }}=+2 \mathrm{~V}$ (Note 3) | 5 | 25 |  | $\mu \mathrm{A}$ |
| V OH | BCD I/O, ZERO, EQUAL Outputs output high voltage | $\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | 3.5 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | BCD I/O, CARRY/BORROW ZERO, EQUAL Outputs output low voltage | $\mathrm{l}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{f}_{\text {in }}$ | Count input frequency | $-20^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+70^{\circ} \mathrm{C}$ |  | 5 |  | MHz |
|  |  | Guaranteed | 0 |  | 2 |  |
| $\mathrm{V}_{\text {TH }}$ | Count input threshold | (Note 5) |  | 2 |  | V |

ELECTRICAL CHARACTERISTICS
(Continued) $\left(\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, Display Diode Drop 1.7V, unless otherwise specified)

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{HYS}}$ | Count input hysteresis | (Note 5) |  | 0.5 |  | V |
| $\mathrm{~V}_{\mathrm{CIL}}$ | Count input LO |  |  |  | 0.40 | V |
| $\mathrm{~V}_{\mathrm{CIH}}$ | Count Input HI |  | 3.5 |  |  | V |
| $\mathrm{f}_{\mathrm{ds}}$ | Display scan <br> oscillator frequency | Free-running (SCAN terminal open circuit) |  | 2.5 | 10 | kHz |

SWITCHING CHARACTERISTICS. $\left(V_{D D}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$

| Symbol | Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tucs | UP/ $\overline{\text { DOWN }}$ setup time | 300 |  |  | ns |
| tuch | UP/ $\overline{\text { DOWN }}$ hold time | 1500 | 750 |  |  |
| $\mathrm{t}_{\mathrm{CWh}}$ | COUNT pulse width high | 250 | 100 |  |  |
| $\mathrm{t}_{\mathrm{CWI}}$ | COUNT pulse width low | 250 | 100 |  |  |
| ${ }^{\text {c }}$ CB | COUNT to CARRY/BORROW delay |  | 750 |  |  |
| $t_{B w}$ | CARRY/BORROW pulse width |  | 100 |  |  |
| $\mathrm{t}_{\text {CE }}$ | COUNT to EQUAL delay. |  | 500 |  |  |
| $\mathrm{t}_{\mathrm{CZ}}$ | COUNT to $\overline{\text { ZERO }}$ delay |  | 300 |  |  |
| $\mathrm{t}_{\text {RST }}$ | RESET pulse width | 1000 | 500 |  |  |

NOTES: 1. These limits refer to the package and will not be obtained during normal operation.
2. Due to the SCR structure inherent in the CMOS process used to fabricate these devices, connecting any terminal to a voltage greater than $V_{D D}$ or less than $V_{S S}$ may cause destructive device latchup. For this reason it is recommended that the power supply to the device be established before any inputs are applied and that in multiple systems the supply to the ICM7217 be turned on first.
3. In the ICM7217 the UP/ $\overline{D O W N}, \overline{S T O R E}, \overline{\text { RESET }}$ and the BCD I/O as inputs have pullup or pulldown devices which consume power when connected to the opposite supply. Under these conditions, with the display off, the device will consume typically $750 \mu \mathrm{~A}$.
4. These voltages are adjusted to allow the use of thumbwheel switches for the ICM7217. Note that a high level is taken as an input logic zero for ICM7217 common-cathode versions.
5. Parameters not tested (Guaranteed by Design).


0354-5
Figure 3: Test Circuits, showing the ICM7217 in the Common-Anode Version

## TYPICAL PERFORMANCE CHARACTERISTICS (DIGIT AND SEGMENT DRIVERS)



## DETAILED DESCRIPTION

## Control Outputs

The CARRY/BORROW output is a positive going pulse occurring typically 500 ns after the positive going edge of the COUNT INPUT. It occurs when the counter is clocked from 9999 to 0000 when counting up and from 0000 to 9999 when counting down. This output allows direct cascading of counters. The CARRY/BORROW output is not valid during load counter and reset operation. When the count is 6000 or higher, a reset generates a CARRY/BORROW pulse.
The EQUAL output assumes a negative level when the contents of the counter and register are equal.

The ZERO output assumes a negative level when the content of the counter is 0000 .

The CARRY/BORROW, EQUAL and ZERO outputs will drive a single TTL load over the full range of supply voltage and ambient temperature; for a logic zero, these outputs will sink $1.6 \mathrm{~mA} @ 0.4 \mathrm{~V}$ and for a logic one, the outputs will source $>60 \mu \mathrm{~A}$. A $10 \mathrm{k} \Omega$ pull-up resistor to $V_{D D}$ on the EQUAL or ZERO outputs is recommended for highest speed operation, and on the CARRY/BORROW output when it is being used for cascading. Figure 5 shows control outputs timing diagram.

## Display Outputs and Control

The Digit and SEGment drivers provide a decoded 7 segment display system, capable of directly driving common anode LED displays at typical peak currents of $35 \mathrm{~mA} / \mathrm{seg}$. This corresponds to average currents of $8 \mathrm{~mA} / \mathrm{seg}$ at a $25 \%$ multiplex duty cycle. For the common cathode versions, peak segment currents are 12.5 mA , corresponding to average segment currents of 3.1 mA . Figure 4 shows the multiplex timing. The DISPLAY pin controls the display output using three level logic. The pin is self-biased to a voltage approximately $1 / 2\left(\mathrm{~V}_{\mathrm{DD}}\right)$; this corresponds to normal operation. When this pin is connected to $V_{D D}$, the segments are disabled and when connected to $\mathrm{V}_{\mathrm{SS}}$, the leading zero blanking feature is inhibited. For normal operation (display on with leading zero blanking) the pin should be left open. The display may be controlled with a 3 position SPDT switch; see Figure 3.

## Multiplex SCAN Oscillator

The on-board multiplex scan oscillator has a nominal free-running frequency of 2.5 kHz . This may be reduced by the addition of a single capacitor between the SCAN pin and the positive supply. Capacitor values and corresponding nominal oscillator frequencies, digit repetition rates, and loading times are shown in Table 1 below.
Table 1: ICM7217 Multiplexed Rate Control

| Scan <br> Capacitor | Nominal <br> Oscillator <br> Frequency | Digit <br> Repetition <br> Rate | Scan Cycle <br> Time <br> (4 digits) |
| :---: | :---: | :---: | :---: |
| None | 2.5 kHz | 625 Hz | 1.6 ms |
| 20 pF | 1.25 kHz | 300 Hz | 3.2 ms |
| 90 pF | 600 Hz | 150 Hz | 8 ms |

The internal oscillator output has a duty cycle of approximately $25: 1$, providing a short pulse occurring at the oscillator frequency. This pulse clocks the four-state counter which provides the four multiplex phases. The short pulse width is used to delay the digit driver outputs, thereby providing inter-digit blanking which prevents ghosting. The digits are scanned from MSD (D4) to LSD (D1). See Figure 4 for the display digit multiplex timing.

During load counter and load register operations, the multiplex oscillator is disconnected from the SCAN input and is allowed to free-run. In all other conditions, the oscillator may be directly overdriven to about 20 kHz , however the external oscillator signal should have the same duty cycle as the internal signal, since the digits are blanked during the time the external signal is at a positive level (see Figure 4). To insure proper leading zero blanking, the interdigit blanking time should not be less than about $2 \mu \mathrm{~s}$. Overdriving the oscillator at less than 200 Hz may cause display flickering.

The display brightness may be altered by varying the duty cycle. Figure 7 shows several variable-duty-cycle oscillators suitable for brightness control at the ICM7217 SCAN input. The inverters should be CMOS CD4000 series and the diodes may be any inexpensive device such as IN914.

## Counting Control, $\overline{\text { STORE, }}, \overline{\text { RESET }}$

As shown in Figure 5, the counter is incremented by the rising edge of the COUNT INPUT signal when UP/DOWN is high. It is decremented when UP/DOWN is low. A Schmitt trigger on the COUNT INPUT provides hysteresis to prevent double triggering on slow rising edges and permits operation in noisy environments. The COUNT INPUT is inhibited during reset and load counter operations.

The STORE pin controls the internal latches and consequently the signals appearing at the 7 -segment and BCD outputs. Bringing the STORE pin low transfers the contents of the counter into the latches.

The counter is asynchronously reset to 0000 by bringing the RESET pin low. The circuit performs the reset operation by forcing the BCD input lines to zero, and "presetting" all four decades of counter in parallel. This affects register loading; if LOAD REGISTER is activated when the RESET input is low, the register will also be set to zero. The $\overline{\text { STORE, }} \overline{\text { RESET }}$ and UP/ $\overline{D O W N}$ pins are provided with pullup resistors of approximately $75 \mathrm{k} \Omega$.

## BCD I/O Pins

The BCD I/O port provides a means of transferring data to and from the device. The ICM7217 versions can multiplex data into the counter or register via thumbwheel switches, depending on inputs to the LOAD COUNTER or LOAD REGISTER pins; (see below). When functioning as outputs, the BCD I/O pins will drive one standard TTL load. Common anode versions have internal pull down resistors and common cathode versions have internal pull up resistors on the four BCD I/O lines when used as inputs.


Figure 4: Multiplex Timing


Figure 5: ICM7217 COUNT and Outputs Timing


0354-16
Figure 6: Brightness Control Circuits

## LOADing the COUNTER and REGISTER

The BCD I/O pins, the LOAD COUNTER (LC), and LOAD REGISTER (LR) pins combine to provide presetting and compare functions. LC and LR are three-level inputs, being self-biased at approximately $1 / 2 \mathrm{~V}_{\mathrm{DD}}$ for normal operation. With both LC and LR open, the BCD I/O pins provide a multiplexed BCD output of the latch contents, scanned from MSD to LSD by the display multiplex.
When either the LOAD COUNTER (Pin 12) or LOAD REGISTER (Pin 11) is taken low, the drivers are turned off and the BCD pins become high-impedance inputs. When LC is connected to $V_{D D}$, the count input is inhibited and the levels at the BCD pins are multiplexed into the counter. When LR is connected to $V_{D D}$, the levels at the BCD pins are multiplexed into the register without disturbing the counter. When both are connected to $V_{D D}$, the count is inhibited and both register and counter will be loaded.

The LOAD COUNTER and LOAD REGISTER inputs are edge-triggered, and pulsing them high for 500 ns at room temperature will initiate a full sequence of data entry cycle operations (see Figure 9). When the circuit recognizes that either or both of the LC or LR pins input is high, the multiplex oscillator and counter are reset (to D4). The internal oscillator is then disconnected from the SCAN pin and the preset circuitry is enabled. The oscillator starts and runs with a frequency determined by its internal capacitor, (which may vary from chip to chip). When the chip finishes a full 4 digit multiplex cycle (loading each digit from D4 to D3 to D2 to D1 in turn), it again samples the LOAD REGISTER and LOAD COUNTER inputs. If either or both is still high, it repeats the load cycle, if both are floating or low, the oscillator is reconnected to the SCAN pin and the chip returns to normal operation. Total load time is digit "on" time multiplied by 4. If the Digit outputs are used to strobe the BCD data into the BCD I/O inputs, the input must be synchronized to the appropriate digit (Figure 9). Input data must be valid at the trailing edge of the digit output.

When LR is connected to GROUND, the oscillator is inhibited, the BCD I/O pins go to the high impedance state, and the segment and digit drivers are turned off. This allows the display to be used for other purposes and minimizes power consumption. In this display off condition, the circuit will continue to count, and the CARRY/BORROW, EQUAL, ZERO, UP/DOWN, $\overline{R E S E T}$ and STORE functions operate as normal. When LC is connected to ground, the BCD I/O pins are forced to the high impedance state without disturbing the counter or register. See "Control Input Definitions" (Table 2) for a list of the pins that function as three-state self-biased inputs and their respective operations.

Note that the ICM7217 and 7217B have been designed to drive common anode displays. The BCD inputs are high true, as are the BCD outputs.

The ICM7217A and the 7217C are used to drive common cathode displays, and the BCD inputs are low true. BCD outputs are high true.

## Notes on Thumbwheel Switches \& Multiplexing

As it was mentioned, the ICM7217 is basically designed to be used with thumbwheel switches for loading the data to the device. See Figures 11 and 14.

The thumbwheel switches used with these circuits (both common anode and common cathode) are TRUE BCD coded; i.e. all switches open corresponds to 0000 . Since the thumbwheel switches are connected in parallel, diodes must be provided to prevent crosstalk between digits. In order to maintain reasonable noise margins, these diodes should be specified with low forward voltage drops (IN914). Similarly, if the BCD outputs are to be used, resistors should be inserted in the Digit lines to avoid loading problems.

Table 2: Control Input Definitions ICM7217

| Input | Terminal | Voltage | Function |
| :--- | :---: | :---: | :--- |
| STORE | 9 | $V_{D D}$ (or floating) |  |
| $V_{S S}$ |  |  |  | \(\left.\begin{array}{l}Output latches not updated <br>


Output latches updated\end{array}\right]\)| Counter counts up |
| :--- |
| Counter counts down |

## Output and Input Restrictions

LOAD COUNTER and LOAD REGISTER operations take 1.6 ms typical ( 5 ms maximum) after LC or LR are released. During this load period the EQUAL and ZERO outputs are not valid (see Figure 9). Since the Counter and register are compared by XOR gates, loading the counter or register can cause erroneous glitches on the EQUAL and ZERO outputs when codes cross.

LOAD COUNTER or LOAD REGISTER, and RESET input can not be activated at the same time or within a short period of each other. Operation of each input must be delayed 1.6 ms typical ( 5 ms for guaranteed proper operation) relating to the preceding one.

Counter and register can be loaded together with the same value if LC and LR inputs become activated exactly at the same time.
Notice the setup and hold time of UP/DOWN input when it is changing during counting operation. Violation of UP/ $\overline{\text { DOWN }}$ hold time will result in incrementing or decrementing the counter by 1000, 100 or 10 where the preceding digit is transitioning from 5 to 6 or 6 to 5 .

The $\overline{\text { RESET }}$ input may be susceptible to noise if its input rise time is greater than about $500 \mu \mathrm{~s}$. This will present no problems when this input is driven by active devices (i.e., TTL or CMOS logic) but in hardwired systems adding virtually any capacitance to the RESET input can cause trouble. A simple circuit which provides a reliable power-up reset and a fast rise time on the RESET input is shown on Figure 7.


Figure 7
When using the circuit as a programmable divider ( $\div$ by n with equal outputs) a short time delay (about $1 \mu \mathrm{~s}$ ) is needed from the EQUAL output to the RESET input to establish a pulse of adequate duration. (See Figure 8)


When the circuit is configured to reload the counter or register with a new value from the BCD lines (upon reaching EQUAL), loading time will be digit "on" time multiplied by four. If this load time is longer than one period of the input count, a count can be lost. Since the circuit will retain data in the register, the register need only be updated when a new value is to be entered. RESET will not clear the register.


Figure 9: ICM7217 BCD I/O and Loading Timing


0354-20
Note: If the BCD pins are to be used for outputs a $10 \mathrm{k} \Omega$ resistor should be placed in series with each digit line to avoid loading problems through the switches.
Figure 10: Thumbwheel Switch/Diode Connections


CMOS Open Drain


| Input B | Input A | Output |
| :---: | :---: | :---: |
| High | High | Low |
| High | Low | Disconnected |
| Low | High | Disconnected |
| Low | Low | Disconnected |

CMOS 3-State Buffer


| Input B | Input A | Output |
| :---: | :---: | :---: |
| High | High | Disconnected |
| High | Low | Disconnected |
| Low | High | High |
| Low | Low | Low |

Figure 11: Driving 3-Level Inputs of ICM7217

## APPLICATIONS

## 3-LEVEL INPUTS

ICM7217 has three inputs with 3 -level logic states; High, Low and Disconnected. These inputs are: LOAD REGISTER/OFF, LOAD COUNTER/̄/O OFF and DISPLAY CONT.
The circuits illustrated on Figure 11 can be used to drive these inputs in different applications.

## FIXED DECIMAL POINT

In the common anode versions, a fixed decimal point may be activated by connecting the D.P. segment lead from the appropriate digit (with separate digit displays) through a $39 \Omega$ series resistor to Ground. With common cathode devices, the D.P. segment lead should be connected through a $75 \Omega$ series resistor to $V_{D D}$.
To force the device to display leading zeroes after a fixed decimal point, use a bipolar transistor and base resistor in a configuration like that shown below with the resistor connected to the digit output driving the D.P. for left hand D.P. displays, and to the next least significant digit output for right hand D.P. display.


Figure 12: Forcing Leading Zero Display

## DRIVING LARGER DISPLAYS

For displays requiring more current than the ICM7217 can provide, the circuits of Figure 13 can be used.

## LCD DISPLAY INTERFACE

The low-power operation of the ICM7217 makes an LCD interface desirable. The Harris ICM7211 4 digit BCD to LCD display driver easily interfaces to the ICM7217 as shown in Figure 14. Total system power consumption is less than 5 mW . System timing margins can be improved by using capacitance to ground to slow down the BCD lines.

The $10-20 \mathrm{k} \Omega$ resistors on the switch $B C D$ lines serve to isolate the switches during BCD output.


Figure 13: Driving High Current Displays


Figure 14: LCD Display Interface (with Thumbwheel Switches)

## UNIT COUNTER WITH BCD OUTPUT

The simplest application of the ICM7217 is a 4 digit unit counter (Figure 15). All that is required is an ICM7217, a power supply and a 4 digit display. Add a momentary switch for reset, an SPDT center-off switch to blank the display or view leading zeroes, and one more SPDT switch for up/ down control. Using an ICM7217A with a common-cathode calculator-type display results in the least expensive digital counter/display system available.

## INEXPENSIVE FREQUENCY COUNTER/ TACHOMETER

This circuit uses the low power ICM7555 (CMOS 555) to generate the gating, STORE and RESET signals as shown in Figure 16. To provide the gating signal, the timer is configured as an astable multivibrator, using $R_{A}, R_{B}$ and $C$ to provide an output that is positive for approximately one second and negative for approximately $300-500 \mu \mathrm{~s}$. The positive waveform time is given by $t_{w p}=0.693\left(R_{A}+R_{B}\right) C$ while the negative waveform is given by $t_{w n}=0.693 R_{B} C$. The system is calibrated by using a $5 \mathrm{M} \Omega$ potentiometer for $\mathrm{R}_{\mathrm{A}}$ as a "coarse" control and a $1 \mathrm{k} \Omega$ potentiometer for $R_{B}$ as a "fine" control. CD40106B's are used as a monostable multivibrator and reset time delay.

## TAPE RECORDER POSITION INDICATOR/CONTROLLER

The circuit in Figure 17 shows an application which uses the up/down counting feature of the ICM7217 to keep track of tape position. This circuit is representative of the many applications of up/down counting in monitoring dimensional position.

In the tape recorder application, the LOAD REGISTER, EQUAL and ZERO outputs are used to control the recorder. To make the recorder stop at a particular point on the tape, the register can be set with the stop point and the EQUAL output used to stop the recorder either on fast forward, play or rewind.
To make the recorder stop before the tape comes free of the reel on rewind, a leader should be used. Resetting the counter at the starting point of the tape, a few feet from the end of the leader, allows the ZERO output to be used to stop the recorder on rewind, leaving the leader on the reel.
The $1 \mathrm{M} \Omega$ resistor and $.0047 \mu \mathrm{~F}$ capacitor on the COUNT INPUT provide a time constant of about 5 ms to debounce the reel switch. The Schmitt trigger on the COUNT INPUT of the ICM7217 squares up the signal before applying it to the counter. This technique may be used to debounce switchclosure inputs in other applications.

## PRECISION ELAPSED TIME/ COUNTDOWN TIMER

The circuit in Figure 18 uses an ICM7213 precision one minute/one second timebase generator using a 4.1943 MHz crystal for generating pulses counted by an ICM7217B. The thumbwheel switches allow a starting time to be entered into the counter for a preset-countdown type timer, and allow the register to be set for compare functions. For instance, to make a 24 -hour clock with BCD output the register can be preset with 2400 and the EQUAL output used to reset the counter. Note the 10k resistor connected between the LOAD COUNTER terminal and Ground. This resistor pulls the LOAD COUNTER input low when not loading, thereby inhibiting the BCD output drivers. This resistor should be eliminated and SW4 replaced with an SPDT cen-ter-off switch if the BCD outputs are to be used.



Figure 17: Tape Recorder Position Indicator


0354-28
Figure 18: Precision Timer


0354-29
Figure 19: 8 Digit Up/Down Counter

This technique may be used on any 3 -level input. The $100 \mathrm{k} \Omega$ pullup resistor on the count input is used to ensure proper logic voltage swing from the ICM7213. For a less expensive (and less accurate) timebase, an ICM7555 timer may be used in a configuration like that shown in Figure 16 to generate a 1 Hz reference.

## 8-DIGIT UP/DOWN COUNTER

This circuit (Figure 19) shows how to cascade counters and retain correct leading zero blanking. The NAND gate detects whether a digit is active since one of the two segments $\bar{a}$ or $\bar{b}$ is active on any unblanked number. The flip flop is clocked by the least significant digit of the high order counter, and if this digit is not blanked, the Q output of the flip flop goes high and turns on the NPN transistor, thereby inhibiting leading zero blanking on the low order counter.

It is possible to use separate thumbwheel switches for presetting, but since the devices load data with the oscillator free-running, the multiplexing of the two devices is difficult to synchronize.

## PRECISION FREQUENCY COUNTER/ TACHOMETER

The circuit shown in Figure 20 is a simple implementation of a four digit frequency counter, using an ICM7207A to provide the one second gating window and the STORE and RESET signals. In this configuration, the display reads hertz
directly. With Pin 11 of the ICM7027A connected to $V_{D D}$. the gating time will be 0.1 second; this will display tons of hertz at the least significant digit. For shorter gating timos, an ICM7207 may be used (with a 6.5536 MHz crystal), giving a 0.01 second gating with Pin 11 connected to $V_{D D}$, and a 0.1 second gating with Pin 11 open.

To implement a four digit tachometer, the ICM7207A with one second gating should be used. To get the display to read directly in RPM, the rotational frequency of the object to be measured must be multiplied by 60 . This can be done electronically using a phase-locked loop, or mechanically by using a disc rotating with the object with the appropriate number of holes drilled around its edge to interrupt the light from an LED to a photo-dector. For faster updating, use 0.1 second gating, and multiply the rotational frequency by 600.

## AUTO-TARE SVSTEM

This circuit uses the count-up and count-down functions of the ICM7217, controlled via the EQUAL and $\overline{Z E R O}$ outputs, to count in SYNC with an ICL7109 A/D Converter as shown in Figure 21. By RESETing the ICM7217 on a "tare" value conversion, and STORE-ing the result of a true value conversion, an automatic tare subtraction occurs in the result.

The ICM7217 stays in step with the ICL7109 by counting up and down between 0 and 4095, for 8192 total counts, the same number as the ICL7109 cycle. See applications note \# A047 for more details.


Figure 20: Precision Frequency Counter (MHz Maximum)


## GENERAL DESCRIPTION

The ICM7224 device is a high-performance CMOS $4 \frac{1}{2}$-digit counter, including decoder, output latch, display driver, count inhibit, leading zero blanking, and reset circuitry.

The counter section provides direct static counting, guaranteed from DC to 15 MHz , using a $5 \mathrm{~V} \pm 10 \%$ supply over the operating temperature range. At normal ambient temperatures, the devices will typically count up to 25 MHz . The COUNT input is provided with a Schmitt trigger to allow operation in noisy environments and correct counting with slowly changing inputs. The COUNT INHIBIT, STORE and RESET inputs allow a direct interface with the ICM7207/A to implement a low cost, low power frequency counter with a minimum component count.
These devices also incorporate several features intended to simplify cascading four-digit blocks. The CARRY output allows the counter to be cascaded, while the Leading Zero Blanking INput and OUTput allows correct Leading Zero Blanking between four-decade blocks. The BackPlane driver of the LCD devices may be disabled, allowing the segments to be slaved to another backplane signal, necessary when using an eight or twelve digit, single backplane display.

These devices provide maximum count of 19999. The display drivers are not of the multiplexed type and each display segment has its own individual drive pin, providing high quality display outputs. The ICM7224 drives LCD displays.
The ICM7224 is packaged in a standard 40-pin dual-in-line plastic or CERDIP package, or in dice.

## ORDERING INFORMATION

| Part <br> Number | Temperature <br> Range | Package |
| :--- | :--- | :--- |
| ICM7224IPL | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 Pin Plastic DIP |
| ICM7224IJL | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 Pin CERDIP |
| ICL7224RIPL* | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 40 Pin Plastic DIP |

* "R" indicates device with reversed leads configuration.


## FEATURES

- High Frequency Counting - Guaranteed 15 MHz , Typically 25 MHz at 5 V
- Low Power Operation - Typically Less Than $100 \mu \mathrm{~W}$ Quiescent
- STORE and RESET Inputs Permit Operation as Frequency or Period Counter
- True COUNT INHIBIT Disables First Counter Stage
- CARRY Output for Cascading Four-Digit Blocks
- Schmitt-Trigger On The COUNT Input Allows Operation in Noisy Environments or With Slowly Changing Inputs
- Leading Zero Blanking INput and OUTput for Correct Leading Zero Blanking With Cascaded Devices
- LCD Devices Provide Complete Onboard Oscillator and Divider Chain to Generate Backplane Frequency, or Backplane Driver May Be Disabled Allowing Segments to be Slaved to A Master Backplane Signal


## ICM7224 Direct Drive LCD



0355-1

Figure 1: Pin Configuration

[^69]

0355-2

ICM7225, LED Display


Figure 2: Functional Diagrams

## ICM7224/ICM7225

## ABSOLUTE MAXIMUM RATINGS

Supply Voltage ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ ) ............................. 6.5V
Input Voltage (Any
Terminal) (Note 2) . . . . . . . . . ( $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ ) to ( $\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$ )
Power Dissipation (Note 1) .................. 0.5 W @ $70^{\circ} \mathrm{C}$
NOTE 1: This limit refers to that of the package and will not be obtained during normal operation.
2: Due to the SCR structure inherent in the CMOS process, connecting any terminal to voltages greater than $\mathrm{V}_{\mathrm{DD}}$ or less than $\mathrm{V}_{\mathrm{SS}}$ may cause destructive device latchup. For this reason, it is recommended that no inputs from sources operating on a different power supply be applied to the device before its supply is established, and that in multiple supply systems, the supply to the ICM7224/ICM7225 be turned on first.
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the.operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise indicated) ICM7224 CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{DD}}$ | Operating current | Test circuit, Display blank |  | 10 | 50 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\text {SUPPLY }}$ | Operating supply voltage range $\left(\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}\right)$ |  | 3 |  | 6 | V |
| $\mathrm{I}_{\mathrm{OSCl}}$ | OSCILLATOR input current | Pin 36 |  | $\pm 2$ | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{t}_{\mathrm{R}}, \mathrm{t}_{\mathrm{F}}$ | Segment rise/fall time | $\mathrm{C}_{\text {load }}=200 \mathrm{pF}$ |  | 0.5 |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{R}}, \mathrm{t}_{\mathrm{F}}$ | BackPlane rise/fall time | $\mathrm{C}_{\text {load }}=5000 \mathrm{pF}$ |  | 1.5 |  |  |
| $\mathrm{f}_{\mathrm{OSC}}$ | Oscillator frequency | Pin 36 Floating |  | 19 |  | kHz |
| $\mathrm{f}_{\mathrm{BP}}$ | Backplane frequency | Pin 36 Floating |  | 150 |  | Hz |

ICM7225 CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Istby | Operating current display off | Pin 5 (BRighTness) at $\mathrm{V}_{\text {SS }}$ Pins 29, 31-34 at $V_{D D}$ |  | 10 | 50 | $\mu \mathrm{A}$ |
| V SUPP | Operating supply voltage range ( $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ ) |  | 4 |  | 6 | V |
| IDD | Operating current | Pin 5 at $\mathrm{V}_{\text {DD }}$, Display 18888 |  | 200 |  | mA |
| ISLK | Segment leakage current | Segment Off |  | $\pm 0.01$ | $\pm 1$ | $\mu \mathrm{A}$ |
| ISEG | Segment on current | Segment On, Vout $=+3 \mathrm{~V}$ | 5 | 8 |  | mA |
| $\mathrm{I}_{\mathrm{H}}$ | Half-digit on current | Half-digit on, Vout $=+3 \mathrm{~V}$ | 10 | 16 |  |  |

FAMILY CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Ip | Input <br> Pullup Currents | $\text { Pins } 29,31,33,34$ $V \text { in }=V_{D D}-3 V$ |  | 10 |  | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage | Pins 29, 31, 33, 34 | 3 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage | Pins 29, 31, 33, 34 |  |  | 1 |  |
| $V_{\text {CT }}$ | COUNT Input Threshold |  |  | 2 |  |  |
| $\mathrm{V}_{\mathrm{CH}}$ | COUNT Input Hysteresis |  |  | 0.5 |  |  |
| IOH | Output High Current | $\overline{\text { CARRY Pin } 28}$ <br> Leading Zero Blanking OUT Pin 30 <br> Vout $=V_{D D}-3 V$ | -350 | -500 |  | $\mu \mathrm{A}$ |
| loL | Output Low Current | $\overline{\text { CARRY }}$ Pin 28 <br> Leading Zero Blanking OUT Pin 30 <br> Vout $=+3 \mathrm{~V}$ | 350 | 500 |  |  |
| fCOUNT | Count Frequency | $4.5 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<6 \mathrm{~V}$ | 0 |  | 15 | MHz |
| $\mathrm{ts}_{\mathrm{s}, \mathrm{t}_{\mathrm{R}}}$ | STORE, $\overline{R E S E T}$ Minimum Pulse Width |  | 3 |  |  | $\mu \mathrm{S}$ |

## TYPICAL PERFORMANCE CHARACTERISTICS



7225 OPERATING POWER (LED DISPLAY) AS A FUNCTION OF SUPPLY VOLTAGE


7225 LED SEGMENT CURRENT AS A FUNCTION OF BRIGHTNESS CONTROL VOLTAGE



7224 BACKPLANE FREQUENCY AS A
UNCTION OF OSCILLATOR CAPACITOR COSC


MAXIMUM COUNT FREQUENCY (TYPICAL) AS A FUNCTION OF SUPPLY VOLTAGE


## TYPICAL PERFORMANCE CHARACTERISTICS <br> （Continued）

SUPPLY CURRENT AS A FUNCTION OF COUNT FREQUENCY


0355－11
TABLE I：Control Input Definitions

| INPUT | TERMINAL | VOLTAGE | FUNCTION |
| :--- | :---: | :---: | :--- |
| Leading Zero Blanking <br> INput | 29 | V $_{\text {DD }}$ or Floating <br> $V_{S S}$ | Leading Zero Blanking Enabled <br> Leading Zeroes Displayed |
| $\overline{\text { COUNT INHIBIT }}$ | 31 | $\mathrm{V}_{\mathrm{DD}}$ or Floating <br> $\mathrm{V}_{S S}$ | Counter Enabled <br> Counter Disabled |
| $\overline{\text { RESET }}$ | 33 | $\mathrm{V}_{\mathrm{DD}}$ or Floating <br> $\mathrm{V}_{\mathrm{SS}}$ | Inactive <br> Counter Reset to 0000 |
| $\overline{\text { STORE }}$ | 34 | $\mathrm{V}_{\mathrm{DD}}$ or Floating <br> $\mathrm{V}_{\mathrm{SS}}$ | Output Latches not Updated <br> Output Latches Updated |

## CONTROL INPUT DEFINITIONS

In Table I， $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$ are considered to be normal operating input logic levels．Actual input low and high levels are specified in the Operating Characteristics．For lowest power consumption，input signals should swing over the full supply．

## DETAILED DESCRIPTION LCD Device

The LCD device provides outputs suitable for driving con－ ventional $41 / 2$－digit by seven segment LCD displays．They include 29 individual segment drivers，a backplane driver， and a self－contained oscillator and divider chain to generate the backplane frequency（See Figure 4）．
The segment and backplane drivers each consist of a CMOS inverter，with the $n$－and $p$－channel devices ratioed to provide identical on resistances，and thus equal rise and fall times．This eliminates any D．C．component which could arise from differing rise and fall times，and ensures maxi－ mum display life．
The backplane output can be disabled by connecting the OSCILLATOR input（pin 36）to $V_{\text {SS }}$ ．This synchronizes the 29 segment outputs directly with a signal input at the BP terminal（pin 5）and allows cascading of several slave devic－ es to the backplane output of one master device．The back－ plane may also be derived from an external source．This
allows the use of displays with characters in multiples of four and a single backplane．A slave device will represent a load of approximately 200pF（comparable to one additional segment）．The limitation on the number of devices that can be slaved to one master device backplane driver is the addi－ tional load represented by the larger backplane of displays of more than four digits，and the effect of that load on the backplane rise and fall times．A good rule of thumb to ob－ serve in order to minimize power consumption，is to keep the rise and fall times less than about 5 microseconds．The backplane driver of one device should handle the back－ plane to a display of 16 one－half－inch characters without the rise and fall times exceeding $5 \mu$ s（ie， 3 slave devices and the display backplane driven by a fourth master device）．It is recommended that if more than four devices are to be slaved together，that the backplane signal be derived exter－ nally and all the ICM7224 devices be slaved to it．
This external backplane signal should be capable of driv－ ing very large capacitive loads with short（ $1-2 \mu \mathrm{~s}$ ）rise and fall times．The maximum frequency for a backplane signal should be about 150 Hz ，although this may be too fast for optimum display response at lower display temperatures， depending on the display used．
The onboard oscillator is designed to free run at approxi－ mately 19 kHz ，at microampere power levels．The oscillator frequency is divided by 128 to provide the backplane fre－ quency，which will be approximately 150 Hz with the oscilla－
tor free-running. The oscillator frequency may be reduced by connecting an external capacitor between the OSCillator terminal (pin 36) and $V_{D D}$; see the plot of oscillator/backplane frequency in "Typical Characteristics" for detailed information.

The oscillator may also be overdriven if desired, although care must be taken to insure that the backplane driver is not disabled during the negative portion of the overdriving signal (which could cause a D.C. component to the display). This can be done by driving the OSCILLATOR input between the positive supply and a level out of the range where the backplane disable is sensed, about one fifth of the supply voltage above the negative supply. Another technique for overdriving the oscillator (with a signal swinging the full supply) is to skew the duty cycle of the overdriving signal such that the negative portion has a duration shorter than about one microsecond. The backplane disable sensing circuit will not respond to signals of this duration.

## LED Device

The LED device provides outputs suitable for directly driving $41 / 2$-digit by seven segment common-anode LED displays. They include 28 individual segment drivers and one half-digit driver, each consisting of a low-leakage currentcontrolled open-drain n-channel transistor.

The drain current of these transistors can be controlled by varying the voltage at the BRighTness input (pin 5). The voltage at this pin is transferred to the gates of the output devices for "on" segments, and thus directly modulates the transistor's "on" resistance. A brightness control can be easily implemented with a single potentiometer controlling the voltage at pin 5, connected as in Figure 3. The potentiometer should be a high value ( $100 \mathrm{k} \Omega$ to $1 \mathrm{M} \Omega$ ) to minimize power consumption, which can be significant when the display is off.

The BRighTness input may also be operated digitally as a display enable; when at $V_{D D}$, the display is fully on, and at $\mathrm{V}_{\mathrm{SS}}$, fully off. The display brightness may also be controlled by varying the duty cycle of a signal swinging between the two supplies at the BRighTness input.

Note that the LED devices have two connections for $V_{S S}$; both should be connected. The double connection is necessary to minimize effects of bond wire resistance with the large total display currents possible.

When operating the LED devices at higher temperatures and/or higher supply voltages, the device power dissipation may need to be reduced to prevent excessive chip temperatures. The maximum power dissipation is 1 watt at $25^{\circ} \mathrm{C}$, derated linearly above $35^{\circ} \mathrm{C}$ to 500 mW at $70^{\circ} \mathrm{C}\left(15 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\right.$ above $35^{\circ} \mathrm{C}$ ). Power dissipation for the device is given by:

$$
P=\left(V_{D D}-V_{F L E D}\right) \times\left(I_{\text {SEG }}\right) \times\left(n_{\text {SEG }}\right)
$$

where $V_{\text {FLED }}$ is the LED forward voltage drop, ISEG is segment current, and $n_{\text {SEG }}$ is the number of "ON" segments. It is recommended that if the device is to be operated at elevated temperatures the segment current be limited by use of the BRighTness input to keep power dissipation within the limits described above.


0355-12
Figure 3: Brightness Control

## COUNTER SECTION

The devices in the ICM7224/ICM7225 family implement a four-digit ripple carry resettable counter, including a Schmitt trigger on the COUNT input and a CARRY output. Also included is an extra D-type flip-flop, clocked by the CARRY signal which controls the half-digit segment driver. This output driver can be used as either a true half-digit or as an overflow indicator. The counter will increment on the nega-tive-going edge of the signal at the COUNT input, while the CARRY output provides a negative-going edge following the count which increments the counter from 9999 to 10000. Once the half-digit flip-flop has been clocked, it can only be reset (with the rest of the counter) by a negative level at the RESET terminal, pin 33. However, the four decades will continue to count in a normal fashion after the half-digit is set, and subsequent CARRY outputs will not be affected.

A negative level at the COUNT INHIBIT input disables the first divide-by-two in the counter chain without affecting its clock. This provides a true inhibit, not sensitive to the state of the COUNT input, which prevents false counts that can result from using a normal logic gate to prevent counting.

Each decade of the counter directly drives a four-to-seven segment decoder which develops the required output data. The output data is latched at the driver. When the STORE pin is low, these latches are updated, and when it is high or floating, the latches hold their contents.

The decoders also include zero detect and blanking logic to provide leading zero blanking. When the Leading Zero Blanking INput is floating or at a positive level, this circuitry is enabled and the device will blank leading zeroes. When it is low, or the half-digit is set, leading zero blanking is inhibited, and zeroes in the four digits will be displayed. The Leading Zero Blanking OUTput is provided to allow cascaded devices to blank leading zeroes correctly. This output will assume a positive level only when all four digits are blanked; this can only occur when the Leading Zero Blanking INput is at a positive level and the half-digit is not set.

For example, in an eight-decade counter with overflow using two ICM7224/ICM7225 devices, the Leading Zero Blanking OUTput of the high order digit would be connected to the Leading Zero Blanking INput of the low order digit device. This will assure correct leading zero blanking for all eight digits.

The STORE，$\overline{\text { RESET，}} \overline{\text { COUNT INHIBIT，and Leading Zero }}$ Blanking INputs are provided with pullup devices，so that they may be left open when a positive level is desired．The $\overline{\text { CARRY }}$ and Leading Zero Blanking OUTputs are suitable for interfacing to CMOS logic in general，and are specifically designed to allow cascading of ICM7224 to ICM7225 devic－ es in four－digit blocks．


0355－13
Figure 4：ICR7224 Display Waveforms


## APPLICATIONS

Figures 7 and 8 show two typical applications for ICM7224／25 devices．

In Figure 7 an ICM7225，LED display and a few passive components form a unit counter．The device counts and totals the input pulses．Since the STORE input is tied to $\mathrm{V}_{\text {SS }}$ the display simultaneously updates the counts．The circuit has switches for pause operation，leading zero blanking control，and a pushbutton for resetting the counter．

Figure 8 shows an 8 －digit precision frequency counter． The circuit uses two ICM7224s cascaded to provide an 8 －digit display．Backplane output of the second device is disabled and is driven by the first device．The $1 / 2$ digit

（BLANK）

$$
0355-16
$$

Figure 6：Segment Assignment and Display Font


0355－17
Figure 7：Typical Application（Unit Counter）
output of the second device is used for overflow indication． The input signal is fed to the first device and the COUNT input of the second is driven by the CARRY output of the first．Notice that leading zero blanking is controlled on the second device and the LZB OUT of the second one is tied to LZB IN of the first one．An ICM7207A device is used as a timebase generator and frequency counter controller．It generates count window，store and reset signals which are directly compatible with ICM7224 inputs（notice the need for an inverter at COUNT INHIBIT input）．The ICM7207A pro－ vides two count window signals（ 1 s and 0.1 s gating）for dis－ playing frequencies in Hz or tens of $\mathrm{Hz}(\times 10 \mathrm{~Hz})$ ．


HARRIS
SEMICONDUCTOR

## ICM7226A/B 8-Digit Multi-Function Frequency Counter/Timer

## FEATURES

- CMOS Design for Very Low Power
- Output Drivers Directly Drive Both Digits and Segments of Large 8 Digit LED Displays. Both Common Anode and Common Cathode Versions Are Available
- Measures Frequencies From DC to 10 MHz ; Periods From $0.5 \mu \mathrm{~s}$ to 10 s
- Stable High Frequency Oscillator Uses Either 1 MHz or 10 MHz Crystal
- Control Signals Available for External Systems Interfacing
- Multiplexed BCD Outputs


## APPLICATIONS

- Frequency Counter
- Period Counter
- Unit Counter
- Frequency Ratio Counter
- Time Interval Counter

ORDERING INFORMATION

| Part <br> Number | Temperature <br> Range | Package |
| :---: | :---: | :---: |
| ICM7226AIJL | $-25^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 40 pin CERDIP |
| ICM7226BIPL | $-25^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 40 pin PLASTIC DIP |

## GENERAL DESCRIPTION

The ICM7226 is a fully integrated Universal Counter and LED display driver. It combines a high frequency oscillator, a decade timebase counter, an 8 decade data counter and latches, a 7 segment decoder, digit multiplexer, and segment and digit drivers which can directly drive large LED displays. The counter inputs accept a maximum frequency of 10 MHz in frequency and unit counter modes and 2 MHz in the other modes. Both inputs are digital inputs. In many applications, amplification and level shifting will be required to obtain proper digital signals for these inputs.
The ICM7226 can function as a frequency counter, period counter, frequency ratio ( $\mathrm{f}_{\mathrm{A}} / \mathrm{f}_{\mathrm{B}}$ ) counter, time interval counter or a totalizing counter. The devices require either a 10 MHz or 1 MHz crystal timebase, or if desired an external timebase can also be used. For period and time interval, the 10 MHz timebase gives a $0.1 \mu \mathrm{~s}$ resolution. In period average and time interval average, the resolution can be in the nanosecond range. In the frequency mode, the user can select accumulation time of $10 \mathrm{~ms}, 100 \mathrm{~ms}$, 1 s and 10 s . With a 10s accumulation time, the frequency can be displayed to a resolution of 0.1 Hz . There is a 0.2 s interval between measurements in all ranges. Control signals are provided to enable gating and storing of prescaler data.
Leading zero blanking has been incorporated with frequency display in kHz and time in $\mu \mathrm{s}$. The display is multiplexed at a 500 Hz rate with a $12.2 \%$ duty cycle for each digit. The ICM7226A is designed for common anode displays with typical peak segment currents of 25 mA , and the ICM7226B is designed for common cathode displays with typical segment currents of 12 mA . In the display off mode, both digit drivers \& segment drivers are turned off, allowing the display to be used for other functions.



0356-2

Figure 1: Pin Configurations

[^70]NOTE: All typical values have been characterized but are not testod.

[^71]
## ABSOLUTE MAXIMUM RATINGS

Maximum Supply Voltage $\left(V_{D D}-V_{S S}\right) \ldots \ldots \ldots . . . . .6 .5 \mathrm{~V}$
Maximum Digit Output Current ..................... 400 mA
Maximum Segment Output Current ................. 60 mA
Voltage on any Input or Output Terminal (Note 1)

$$
\left(V_{S S}-0.3 \mathrm{~V}\right) \text { to }\left(\mathrm{V}_{D D}+0.3 \mathrm{~V}\right)
$$

Maximum Power Dissipation at $70^{\circ} \mathrm{C}$ (Note 2)

> ICM7226A

ICM7226B ................................................... . . . . . . . W
Operating Temperature Range $\ldots \ldots . . .-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range ........... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec ) ...............300 ${ }^{\circ} \mathrm{C}$
*Note 1: Destructive latchup may occur if input signals are applied before the power supply is established or if inputs or outputs are forced to voltages exceeding $V_{D D}$ or $V_{S S}$ by 0.3 V .
2: Assumes all leads soldered or welded to PC board and free air flow.


Figure 2: Functional Diagram

ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.)

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IDD | Operating Supply Current | Display Off Unused inputs to $V_{S S}$ |  | 2 | 5 | mA |
| V SUPPLY | Supply Voltage Range $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\text {SS }}$ | $\begin{aligned} & -25^{\circ} \mathrm{C}<T_{A}<85^{\circ} \mathrm{C} \\ & \text { Input } A, \text { Input } B \\ & \text { Frequency at } f_{M A X} \end{aligned}$ | 4.75 |  | 6.0 | V |
| $\mathrm{f}_{\text {A( } \max )}$ | Maximum Guaranteed Frequency Input A, Pin 40 | $\begin{aligned} & -25^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<85^{\circ} \mathrm{C} \\ & 4.75 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<6.0 \mathrm{~V} \text { Figure } 3 \\ & \text { Function }=\text { Frequency, } \\ & \text { Ratio, Unit Counter } \\ & \text { Function = Period, Time Interval } \end{aligned}$ | $\begin{aligned} & 10 \\ & 2.5 \end{aligned}$ | 14 |  | MHz |
| $\mathrm{f}_{\mathrm{B}(\max )}$ | Maximum Frequency Input B, Pin 2 | $\begin{aligned} & -25^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<85^{\circ} \mathrm{C} \\ & 4.75 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<6.0 \mathrm{~V} \\ & \text { Figure } 4 \end{aligned}$ | 2.5 |  |  |  |
|  | Minimum Separation Input A to Input B Time Interval Function | $\begin{aligned} & -25^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<85^{\circ} \mathrm{C} \\ & 4.75 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<6.0 \mathrm{~V} \\ & \text { Figure } 11 \\ & \hline \end{aligned}$ | 250 |  |  | ns |
| fosc | Osc. freq. and ext. osc. freq. (minimum ext. osc. freq.) | $\begin{aligned} & -25^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<85^{\circ} \mathrm{C} \\ & 4.75 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 10 \\ (0.1) \\ \hline \end{gathered}$ |  |  | MHz |
| 9 m | Oscillator Transconductance | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V} \\ & \mathrm{~T}_{\mathrm{A}}=+85^{\circ} \mathrm{C} \end{aligned}$ | 2000 |  |  | $\mu \mathrm{S}$ |
| $\mathrm{f}_{\text {mux }}$ | Multiplex Frequency | $\mathrm{f}_{\text {osc }}=10 \mathrm{MHz}$ |  | 500 |  | Hz |
|  | Time Between Measurements | $\mathrm{f}_{\text {OSC }}=10 \mathrm{MHz}$ |  | 200 |  | ms |
| $\mathrm{dV}_{\text {in }} / \mathrm{dt}$ | Input Rate of Charge | Inputs A, B |  | 15 |  | $\mathrm{mV} / \mu \mathrm{s}$ |
| $\mathrm{V}_{\text {IL }}$ | INPUT VOLTAGES <br> PINS 2, 19, 33, 39, 40, 35 input low voltage | $-25^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$ |  |  | 1.0 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | input high voltage |  | 3.5 |  |  |  |
| IILK | PIN 2, 39, 40 INPUT LEAKAGE, A, B |  |  |  | 20 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\mathrm{IN}}$ | Input resistance to $V_{D D}$ PINS 19,33 | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}}-1.0 \mathrm{~V}$ | 100 | 400 |  | k $\Omega$ |
| $\mathrm{R}_{\text {IN }}$ | Input resistance to $\mathrm{V}_{\mathrm{SS}}$ PIN 31 | $\mathrm{V}_{\mathrm{IN}}=+1.0 \mathrm{~V}$ | 50 | 100 |  |  |
| $\mathrm{IOL}^{\text {l }}$ | Output Current PINS 3,5,6,7,17,18,32,38 | $\mathrm{V}_{\mathrm{OL}}=+0.4 \mathrm{~V}$ | 400 |  |  | $\mu \mathrm{A}$ |
| IOH | PINS 5,6,7,17,18,32 | $\mathrm{V}_{\mathrm{OH}}=+2.4 \mathrm{~V}$ | 100 |  |  | $\mu \mathrm{A}$ |
| IOH | PINS 3,38 | $\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DD}}-0.8 \mathrm{~V}$ | 265 |  |  |  |
| IOH | ICM7226A <br> PINS 22,23,24,26,27,28,29,30 <br> DIGIT DRIVER <br> high output current <br> low output current | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{DD}}-2.0 \mathrm{~V}$ | 150 | 180 |  | mA |
| l OL |  | $\mathrm{V}_{\mathrm{O}}=+1.0 \mathrm{~V}$ |  | -0.3 |  |  |
| loL | SEGMENT DRIVER <br> PINS 8,9,10,11,13,14,15,16 <br> low output current <br> high output current | $\mathrm{V}_{\mathrm{O}}=+1.5 \mathrm{~V}$ | 25 | 35 |  | mA |
| IOH |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{DD}}-1.0 \mathrm{~V}$ |  | 100 |  | $\mu \mathrm{A}$ |

## ELECTRICAL CHARACTERISTICS $\quad\left(V_{D D}=5.0 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}\right.$ ，unless otherwise specified．）（Continued）

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IL }}$ | MULTIPLEXINPUTS <br> PINS 1，4，20，21 <br> input low voltage <br> input high voltage <br> input resistance to $V_{S S}$ |  |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ |  |  | 2.0 |  |  |  |
| $\mathrm{R}_{\mathrm{IN}}$ |  | $\mathrm{V}_{\mathrm{IN}}=+1.0 \mathrm{~V}$ | 50 | 100 |  | k $\Omega$ |
| lOL | ICM7226B <br> DIGIT DRIVER PINS 8，9，10，11，13，14，15，16 low output current | $\mathrm{V}_{\mathrm{O}}=+1.0 \mathrm{~V}$ | 50 | 75 |  | mA |
| IOH | high output current | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{DD}}-2.5 \mathrm{~V}$ |  | 100 |  | $\mu \mathrm{A}$ |
| $\mathrm{IOH}^{\text {r }}$ | SEGMENT DRIVER <br> PINS 22，23，24，26，27，28，29，30 <br> high output current | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{DD}}-2.0 \mathrm{~V}$ | 10 | 15 |  | mA |
| $\mathrm{I}_{\mathrm{L}}$ |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{SS}}$ |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | MULTIPLEX INPUTS <br> PINS 1，4，20，21 <br> input low voltage <br> input high voltage <br> input resistance to $V_{D D}$ |  |  |  | $\mathrm{V}_{\mathrm{DD}}$－2．0 | V |
| $\mathrm{V}_{\mathrm{IH}}$ |  |  | $\mathrm{V}_{\mathrm{DD}}-0.8$ |  |  |  |
| $\mathrm{R}_{\mathrm{IN}}$ |  | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}}-1.0 \mathrm{~V}$ | 100 | 360 |  | k $\Omega$ |

NOTE：Typical values are not tested．

## TYPICAL PERFORMANCE CHARACTERISTICS


$f_{A}(\max ), f_{B}(\max )$ as a Function of Supply Voltage

## TYPICAL PERFORMANCE CHARACTERISTICS (Continued)






ICM7226B Typical $I_{\text {DIGIT }}$ vs - VOUT




0356－5
日633457日
0356－6
LED overflow indicator connections：
Overflow will be indicated on the decimal point output of digit 8.

| CATHODE | ANODE |
| :---: | :---: |
| d．p． | $\mathrm{D}_{8}$ |
| $\mathrm{D}_{8}$ | d．p． |

Figure 6：Segment Identification and Display Font

## DETAILED DESCRIPTION

## INPUTS A \& B

The signal to be measured is applied to INPUT A in frequency period, unit counter, frequency ratio and time interval modes. The other input signal to be measured is applied to INPUT B in frequency ratio and time interval. $f_{A}$ should be higher than $f_{B}$ during frequency ratio.

Both inputs are digital inputs with a typical switching threshold of 2.0 V at $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ and input impedance of $250 \mathrm{k} \Omega$. For optimum performance, the peak to peak input signal should be at least $50 \%$ of the supply voltage and centered about the switching voltage. When these inputs are being driven from TTL logic, it is desirable to use a pullup resistor. The circuit counts high to low transitions at both inputs.
Note that the amplitude of the input should not exceed the device supply (above the $V_{D D}$ and below the $V_{S S}$ ) by more than 0.3 V , otherwise the device may be damaged.

## MULTIPLEXED INPUTS

The FUNCTION, RANGE, CONTROL and EXTERNAL DECIMAL POINT inputs are time multiplexed to select the function desired. This is achieved by connecting the appropriate digit driver output to the inputs. The function, range and control inputs must be stable during the last half of each digit output, (typically $125 \mu \mathrm{~s}$ ). The multiplex inputs are active high for the common anode ICM7226A, and active low for the common cathode ICM7226B.
Noise on the multiplex inputs can cause improper operation. This is particularly true when the unit counter mode of operation is selected, since changes in voltage on the digit drivers can be capacitively coupled through the LED diodes to the multiplex inputs. For maximum noise immunity, a $10 \mathrm{k} \Omega$ resistor should be placed in series with the multiplex inputs as shown in the application notes.

Table 1 shows the functions selected by each digit for these inputs.

Table 1: Multiple Input Control

|  | Function | Digit |
| :--- | :--- | :---: |
| FUNCTION INPUT | Frequency | $D_{1}$ |
| PIN 4 | Period | $D_{8}$ |
|  | Frequency Ratio | $D_{2}$ |
|  | Time Interval | $D_{5}$ |
|  | Unit Counter | $D_{4}$ |
|  | Oscillator Frequency | $D_{3}$ |
| RANGE INPUT | 0.01 Sec/1 Cycle | $D_{1}$ |
| PIN 21 | 0.1 Sec/10 Cycles | $D_{2}$ |
|  | 1 Sec/100 Cycles | $D_{3}$ |
|  | 10 Sec/1k Cycles | $D_{4}$ |
|  | Enable External Range | $D_{5}$ |
|  | Input | $D_{4} \& H_{01 d}$ |
| CONTROL INPUT | Display Off | $D_{8}$ |
|  | Display Test | $D_{2}$ |
|  | 1 MHz Select | $D_{1}$ |
|  | External Oscillator Enable | $D_{1}$ |
|  | External Decimal Point | $D_{3}$ |
|  | Enable |  |

## FUNCTION INPUT

The ICM7226 has six modes of operation to be selected by FUNCTION input. These are: Frequency, Period, Frequency Ratio, Time Interval, Unit Counter and Oscillator Frequency.

The implementation of different functions is done by routing the different signals to two counters, called "Main Counter" and "Reference Counter". A simplified block diagram of the device for functions realization is shown in Figure 7. Table 2 shows which signals will be routed to each counter in different cases. The output of the Main Counter is the information which goes to the display. The Reference Counter divides its input to 1, 10, 100 and 1000. One of these outputs will be selected through the range selector and drive the enable input of the Main Counter. This means that the Reference Counter, along with its' associated blocks, directs the Main Counter to begin counting and determines the length of the counting period. Note that Figure 7 does not show the complete functional diagram (See Figure 1). After the end of each counting period, the output of the Main Counter will be latched and displayed, then the counter will be reset and a new measurement cycle will begin. Any change in the FUNCTION INPUT will stop the present measurement without updating the display and then initiate a new measurement. This prevents an erroneous first reading after the FUNCTION INPUT is changed. In all cases, the $1 \rightarrow 0$ transitions are counted or timed.

Table 2: Input Routing

| Function | Main Counter | Reference <br> Counter |
| :--- | :--- | :--- |
| Frequency $\left(f_{A}\right)$ | Input A | $100 \mathrm{~Hz}($ Oscillator <br> $\div 10^{5}$ or $\left.10^{4}\right)$ |
| Period $\left(\mathrm{t}_{\mathrm{A}}\right)$ | Oscillator | Input A |
| Ratio $\left(\mathrm{f}_{\mathrm{A}} / \mathrm{f}_{\mathrm{B}}\right)$ | Input A | Input B |
| Time Interval <br> $(\mathrm{A} \rightarrow \mathrm{B})$ | Oscillator | Input A <br> Input B |
| Unit Counter <br> $($ Count A$)$ | Input A | Not Applicable |
| Osc. Freq. <br> $\left(\mathrm{f}_{\text {osc }}\right)$ | Oscillator | $100 \mathrm{~Hz}($ Oscillator <br> $\div 10^{5}$ or $\left.10^{4}\right)$ |

Frequency-In this mode input $A$ is counted by the Main Counter for a precise period of time. This time is determined by the time base oscillator and the selected range. For the 10 MHz (or 1 MHz ) timebase, the resolutions are $100,10,1$ and 0.1 Hz . The decimal point on the display is set for kHz reading.


Period-In this mode the timebase oscillator is counted by the Main counter for the duration of $1,10,100$ or 1000 (range selected) periods of the signal at input A. A 10 MHz timebase gives resolutions of $0.1 \mu \mathrm{~s}$ to $0.0001 \mu \mathrm{~s}$ for 1000 periods averaging. Note that the maximum input frequency for period measurement is 2.5 MHz .

Frequency Ratio-In this mode the input $A$ is counted by the Main Counter for the duration of 1, 10, 100 or 1000 (range selected) periods of the signal at input B . The frequency at input $A$ should be higher than input $B$ for meaningful result. The result in this case is unitless and its resolutions can go up to 3 digits after decimal point.

Time Interval-In this mode, the timebase oscillator is counted by the Main Counter for the duration of a $1 \rightarrow 0$ transition of input A until a $1 \rightarrow 0$ transition of input B . This means input $A$ starts the counting and input $B$ stops it. If other ranges, except $0.01 \mathrm{~s} / 1$ cycle are selected the sequence of input $A$ and $B$ transitions must happen 10, 100 or 1000 times until the display becomes updated; note this when measuring long time intervals to give enough time for measurement completion. The resolution in this mode is the same as for period measurement. See the Time Interval Measurement section also.

Unit Counter-In this mode the Main Counter is always enabled, the input $A$ is counted by the Main Counter and displayed continuously.

Oscillator Frequency-In this mode the device makes a frequency measurement on its timebase. This is a self test mode for device functionality check. For 10 MHz timebase the display will show 10000.0, 10000.00, 10000.000 and Overflow in different ranges.

## RANGE Input

The RANGE input selects whether the measurement period is made for $1,10,100$ or 1000 counts of the Reference Counter or it is controlled by EXT RANGE input. As it is shown in Table 1, this gives different counting windows for frequency measurement and various cycles for other modes of measurement.

In all functional modes except Unit Counter any change in the RANGE INPUT will stop the present measurement without updating the display and then initiate a new measurement. This prevents an erroneous first reading after the RANGE INPUT is changed.

## CONTROL Input

Unlike the other multiplexed inputs, to which only one of the digit outputs can be connected at a time, this input can be tied to different digit lines to select combination of controls. In this case, isolation diodes must be used in digit lines to avoid crosstalk between them (see Figure 5). The direction of diodes depends on the device version, common anode or common cathode. For maximum noise immunity at this input, in addition to the 10 k resistor which was mentioned before, a 39 pF to 100 pF capacitor should also be placed between this input and the $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{SS}}$ (See Figure 5).

Display Off-To disable the display drivers, it is necessary to tie the D4 line to the CONTROL INPUT and have the HOLD input at $V_{\text {DD }}$. While in Display Off mode, the segments and digit drivers are all off, leaving the display lines floating, so the display can be shared with other devices. In this mode, the oscillator continues to run with a typical supply current of 1.5 mA with a 10 MHz crystal, but no measurements are made and multiplexed inputs are inactive. A new measurement cycle will be initiated when the HOLD input is switched to $V_{\text {Ss }}$.
Display Test -Display will turn on with all the digits showing 8s and all decimal points also on. The display will be blanked if Display Off is selected at the same time.

1 MHz Select-The 1 MHz select mode allows use of a 1 MHz crystal with the same digit multiplex rate and time between measurements as with a 10 MHz crystal. This is done by dividing the oscillator frequency by 104 rather than 105 . The decimal point is also shifted one digit to the right in period and time interval, since the least significant digit will be in $\mu \mathrm{s}$ increment rather than $0.1 \mu \mathrm{~s}$ increment.

External Oscillator Enable-In this mode, the signal at EXT OSC INPUT is used as a timebase instead of the onboard crystal oscillator (built around the OSC INPUT, OSC OUTPUT inputs). This input can be used for an external stable temperature compensated crystal oscillator or for special measurements with any external source. The onboard crystal oscillator continues to work when the external oscillator is selected. This is necessary to avoid hang-up problems, and has no effect on the chip's functional operation. If the on-board oscillator frequency is less than 1 MHz or only the external oscillator is used, THE OSC INPUT MUST BE CONNECTED TO THE EXT OSC INPUT providing the timebase has enough voltage swing for OSC INPUT (See electrical characteristics). If the external timebase is TTL level a pullup resistor must be used for OSC INPUT. The other way is to put a $22 \mathrm{M} \Omega$ resistor between OSC INPUT and OSC OUTPUT and capacitively couple the EXT OSC INPUT to OSC INPUT. This will bias the OSC INPUT at its threshold and the drive voltage will need to be only $2 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$. The external timebase frequency must be greater than 100 kHz or the chip will reset itself to enable the onboard oscillator.

External Decimal Point Enable-In this mode the EX D.P. INPUT is enabled. A decimal point will be displayed for the digit that its output line is connected to this input (EX D.P. INPUT). Digit 8 should not be used since it will override the overflow output. Leading zero blanking is effective for the digits to the left of selected decimal point.

## HOLD Input

Except in the unit counter mode, when the HOLD input is at $\mathrm{V}_{\mathrm{DD}}$, any measurement in progress (before STORE goes low) is stopped, the main counter is reset and the chip is held ready to initiate a new measurement as soon as HOLD goes low. The latches which hold the main counter data are not updated, so the last complete measurement is displayed. In unit counter mode when HOLD input is at $V_{D D}$, the counter is not stopped or reset, but the display is frozen at that instantaneous value. When HOLD goes low the count continues from the new value in the counter.

## $\overline{\text { RST IN Input }}$

The RST IN is provided to reset the Main Counter, stop any measurement in progress, and enable the display latches, resulting in the all zero display. It is suggested to have a capacitor at this input to $\mathrm{V}_{\mathrm{SS}}$ to prevent any hang-up problem on power up. See application circuits.

## EXT RANGE Input

This input is provided to select ranges other than those provided in the chip. In any mode of measurement the duration of measurement is determined by the EXT RANGE if this input is enabled. This input is sampled at 10 ms intervals by the 100 Hz reference derived from the timebase. Figure 8 shows the relationship between this input, 100 Hz reference signal and MEAS IN PROGRESS. EXT RANGE can change state anywhere during the period of 100 Hz reference but will be sampled at the trailing edge of the period to start or stop measurement.

This input should not be used for short arbitrary ranges (because of its sampling period), it is provided for very long gating purposes. A way of using the 7226 for a short arbitrary range is to feed the gating signal into the INPUT B and run the device in the Frequency Ratio mode. Note that the gating period will be from one positive edge until the next positie edge of INPUT B ( $0.01 \mathrm{~s} / 1$ cycle range).


## MEAS IN PROGRESS, $\overline{\text { STORE, RST OUT }}$ Outputs

These outputs are provided for external system interfacing. MEAS IN PROGRESS stays low during measurements and goes high for intervals between measurements. Figure 9 shows the relationship between these outputs for intervals between measurements. All these outputs can drive a low power Schottky TTL. The MEAS IN PROGRESS can drive one ECL load if the ECL device is powered from the same power supply as the ICM7226.

The BCD representation of each display digit is available at the BCD outputs in a multiplexed fashion. See Table 3 for digits truth table. The BCD output of each digit is available when its corresponding digit output is activated. Note that the digit outputs are multiplexed from D8 (MSD) to D1 (LSD). The positive going (ICM7226A, common anode) or the negative going (ICM7226B, common cathode) digit drive signals lag the BCD data by $2 \mu \mathrm{~s}$ to $6 \mu \mathrm{~s}$. This starting edge of each digit drive signal should be used to externally latch the BCD data. Each BCD output drives one low power Schottky TTL load. Leading zero blanking has no effect on the BCD outputs.

## BCD Outputs



Table 3: Truth Table BCD Outputs

| Number | BCD 8 <br> Pin 7 | BCD 4 <br> Pin 6 | BCD 2 <br> Pin 17 | BCD 1 <br> Pin 18 |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 1 |
| 2 | 0 | 0 | 1 | 0 |
| 3 | 0 | 0 | 1 | 1 |
| 4 | 0 | 1 | 0 | 0 |
| 5 | 0 | 1 | 0 | 1 |
| 6 | 0 | 1 | 1 | 0 |
| 7 | 0 | 1 | 1 | 1 |
| 8 | 1 | 0 | 0 | 0 |
| 9 | 1 | 0 | 0 | 1 |

## BUFF OSC OUT Output

The BUFFered OSCillator OUTput is provided for use of the on-board oscillator signal, without loading the oscillator itself. This output can drive one low power Schottky TTL load. Care should be taken to minimize capacitive loading on this pin.

## Decimal Point Position

Table 4 shows the decimal point position for different modes of ICM7216 operation. Note that the digit 1 is the least significant digit. Table is given for 10 MHz timebase frequency.

## Overflow Indication

When overflow happens in any measurement it will be indicated on the decimal point of the digit 8 . A separate LED indicator can be used. Figure 6 shows how to connect this indicator.

Table 4: Decimal Point Position

| Range | Frequency | Period | Frequency <br> Ratio | Time <br> Interval | Unit <br> Counter | Oscillator <br> Frequency |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0.01 \mathrm{~s} / 1$ Cycle | D2 | D2 | D1 | D2 | D1 | D2 |
| $0.1 \mathrm{~s} / 10$ Cycle | D3 | D3 | D2 | D3 | D1 | D3 |
| $1 \mathrm{~s} / 100$ Cycle | D4 | D4 | D3 | D4 | D1 | D4 |
| $10 \mathrm{~s} / 1 \mathrm{k} \mathrm{Cycle}$ | D5 | D5 | D4 | D5 | D1 | D5 |
| External | N/A | N/A | N/A | N/A | N/A | N/A |



Note: If range is set to 1 event, first and last measured interval will coincide.
Figure 11: Waveforms for Time Interval Measurement
(Others are similar, without priming phase)

## Time Interval Measurement

When in the time interval mode and measuring a single event, the ICM7226A/B must first be "primed" prior to measuring the event of interest. This is done by first generating a negative going edge on Channel $A$ followed by a negative going edge on Channel B to start the "measurement interval." The inputs are then primed ready for the measurement. Positive going edges on A and B , before or after the priming, will be needed to restore the original condition.

Priming can be easily accomplished using the circuit in Figure 10.

Following the priming procedure (when in single event or 1 cycle range input) the device is ready to measure one (only) event.
When timing repetitive signals, it is not necessary to "prime" the ICM7226A/B as the first alternating signal states automatically prime the device. See Figure 11.

During any time interval measurement cycle, the ICM7226A/B requires 200 ms following $B$ going low to update all internal logic. A new measurement cycle will not take place until completion of this internal update time.


## Oscillator Consideration

The oscillator is a high gain complementary FET inverter. An external resistor of $10 \mathrm{M} \Omega$ or $22 \mathrm{M} \Omega$ should be connected between the oscillator input and output to provide biasing. The oscillator is designed to work with a parallel resonant 10 MHz quartz crystal with a load capacitance of 22 pF and a series resistance of less than $35 \Omega$. Among suitable crystals is the 10 MHz CTS KNIGHTS ISI-002.

For a specific crystal and load capacitance, the required $\mathrm{g}_{\mathrm{m}}$ can be calculated as follows:

| $\mathrm{gm}_{\mathrm{m}}=\omega^{2} \mathrm{C}_{\text {IN }} \mathrm{C}_{\text {OUT }} \mathrm{Rs}$ |  |  | $\left(1+\frac{C_{0}}{C_{L}}\right)^{2}$ |
| :---: | :---: | :---: | :---: |
| where | $\mathrm{C}_{\mathrm{L}}$ | $=$ | $\left(\frac{\mathrm{C}_{\text {IN }} \mathrm{C}_{\text {OUT }}}{\mathrm{CIN}^{+\mathrm{C}_{\text {OUT }}}}\right)$ |
|  | $\mathrm{Co}_{0}$ | = | Crystal Static Capacitance |
|  | $\mathrm{R}_{\mathrm{S}}$ | = | Crystal Series Resistance |
|  | $\mathrm{C}_{\text {IN }}$ | = | Input Capacitance |
|  | $\mathrm{C}_{\text {OUT }}$ | = | Output Capacitance |
|  | $\omega$ | = | $2 \pi \mathrm{f}$ |

The required $g_{m}$ should not exceed $50 \%$ of the $g_{m}$ specified for the ICM7226 to insure reliable startup. The oscillator input and output pins each contribute about 4 pF to $\mathrm{C}_{\mathbb{N}}$ and COUT. For maximum frequency stability, $\mathrm{C}_{\mathrm{IN}}$ and $\mathrm{C}_{\text {OUT }}$ should be approximately twice the specified crystal load capacitance.
In cases where nondecade prescalers are used, it may be desirable to use a crystal which is neither 10 MHz nor 1 MHz . In this case both the multiplex rate and the time between measurements will be different. The multiplex rate is $f_{\text {mux }}=\frac{f_{\text {osc }}}{2 \times 10^{4}}$ for 10 MHz mode and $f_{\text {mux }}=\frac{f_{\text {osc }}}{2 \times 10^{3}}$ for the 1 MHz mode. The time between measurements is $\frac{2 \times 10^{6}}{f_{\text {osc }}}$ in the 10 MHz mode and $\frac{2 \times 10^{5}}{f_{\text {OSC }}}$ in the 1 MHz mode. The
buffered oscillator output should be used as an oscillator test point or to drive additional logic; this output will drive one low power Schottky TTL load. When the buffered oscillator output is used to drive CMOS or the external oscillator input, a $10 \mathrm{k} \Omega$ resistor should be added from the buffered oscillator output to $V_{D D}$.
The crystal and oscillator components should be located as close to the chip as practical to minimize pickup from other signals. In particular, coupling from the BUFFered OSCillator OUTput and EXTernal OSCillator INput to the OSCillator OUTput or OSCillator INput can cause undesirable shifts in oscillator frequency. To minimize this coupling, pins 34 and 37 should be connected to $V_{D D}$ or $V_{S S}$ and these two signals should be kept away from the oscillator circuit.

## Display Considerations

The display is multiplexed at a 500 Hz rate with a digit time of $244 \mu \mathrm{~s}$. An interdigit blanking time of $6 \mu \mathrm{~s}$ is used to prevent display ghosting (faint display of data from previous digit superimposed on the next digit). Leading zero blanking is provided, which blanks the left hand zeros after decimal point or any non-zero digits. Digits to the right of the decimal point are always displayed. The leading zero blanking will be disabled when the Main Counter overflows.
The ICM7226A is designed to drive common anode LED displays at a peak current of $25 \mathrm{~mA} /$ segment, using displays with $\mathrm{V}_{\mathrm{F}}=1.8 \mathrm{~V}$ at 25 mA . The average DC current will
be greater than 3 mA under these conditions. The ICM7226B is designed to drive common cathode displays at a peak current of $15 \mathrm{~mA} /$ segment, using displays with $\mathrm{V}_{\mathrm{F}}=1.8 \mathrm{~V}$ at 15 mA . Resistors can be added in series with the segment drivers to limit the display current, if required. The Typical Performance Characteristics curves show the digit and segment currents as a function of output voltage for common anode and common cathode drivers.

To increase the light output from the displays, $\mathrm{V}_{\mathrm{DD}}$ may be increased to 6.0 V , however care should be taken to see that maximum power and current ratings are not exceeded.

The SEGment and Digit outputs in both the 7226A and B are not directly compatible with either TTL or CMOS logic. Therefore, level shifting with discrete transistors may be required to use these outputs as logic signals. External latching should be done on the leading edge of the digit signal.

## ACCURACY

In a Universal Counter, crystal drift and quantization errors cause errors. In frequency, period and time interval modes, a signal derived from the oscillator is used either in the Reference Counter or Main Counter, and in these modes, an error in the oscillator frequency will cause an identical error in the measurement. For instance, an oscillator temperature coefficient of $20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ will cause a measurement error of $20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.
In addition, there is a quantization error inherent in any digital measurement of $\pm 1$ count. Clearly this error is reduced by displaying more digits. In the frequency mode, maximum accuracy is obtained with high frequency inputs, and in period mode maximum accuracy is obtained with-low frequency inputs. As can be seen in Figure 12. In time interval measurements there is a maximum error of 1 count per interval. As a result there is the same inherent accuracy in all ranges, as shown in Figure 13. In frequency ratio measurement more accuracy can be obtained by averaging over more cycles of INPUT B as shown in Figure 14.



0356-38
Figure 13: Maximum Accuracy of Time Interval Measurements Due to Limitations of Quantization Errors


## APPLICATIONS

The ICM7226 has been designed as a complete stand alone Universal Counter, or used with prescalers and other circuitry in a variety of applications. Since INPUT A and INPUT B are digital inputs, additional circuitry will be required in many applications, for input buffering, amplification, hysteresis, and level shifting to obtain the required digital voltages. For many applications a FET source follower can be used for input buffering, and an ECL 10116 line receiver can be used for amplification and hysteresis to obtain high impedance input, sensitivity and bandwidth. However, cost and complexity of this circuitry can vary widely, depending
upon the sensitivity and bandwidth required. When TTL prescalers or input buffers are used, a pull up resistors to $V_{D D}$ should be used to obtain optimal voltage swing at INPUTS A and B .

If prescalers aren't required, the ICM7226 can be used to implement a minimum component Universal Counter as shown in Figure 15.

For input frequencies up to 40 MHz , the circuit shown in Figure 16 can be used to implement a frequency and period counter. To obtain the correct value when measuring
frequency and period, it is necessary to divide the 10 MHz oscillator frequency down to 2.5 MHz . In doing this the time between measurements is lengthened to 800 ms and the display multiplex rate is decreased to 125 Hz .
If the input frequency is prescaled by ten, the oscillator frequency can remain at either 10 MHz or 1 MHz , but the decimal point must be moved. Figure 17 shows use of a $\div$ 10 prescaler in frequency counter mode. Additional logic has been added to enable the 7226 to count the input directly in period mode for maximum accuracy.


Figure 15: 10 MHz Universal Counter

## -



0356-21
Note 1: If a 2.5 MHz crystal is used, diode D1 and I.C.'s 1 and 2 can be eliminated.
Figure 16: 40 MHz Frequency, Period Counter


Figure 18 shows the use of a CD4016 analog multiplexer to multiplex the digital outputs back to the FUNCTION Input. Since the CD4016 is a digitally controlled analog transmission gate, no level shifting of the digit output is required. CD4051's or CD4052's could also be used to select the proper inputs for the multiplexed input on the ICM7226 from 2 or 3 bit digital inputs. These analog multiplexers may also be used in systems in which the mode of operation is controlled by a microprocessor rather than directly from front panel switches. TTL multiplexers such as the 74LS153 or 74LS251 may also be used, but some additional circuitry will be required to convert the digit output to TTL compatible logic levels.
The circuit shown in Figure 19 can be used in any of the circuit applications shown to implement a single measurement mode of operation. This circuit uses the STORE output to put the ICM7226 into a hold mode. The HOLD input can also be used to reduce the time between measurements. The circuit shown in Figure 20 puts a short pulse into the HOLD input a short time after STORE goes low. A new measurement will be initiated at the end of the pulse on the HOLD Input. This circuit reduces the time between measurements to about 40 ms from 200 ms ; use of the circuit shown in Figure 20 on the circuit shown in Figure 16 will reduce the time between measurements from 800 ms to about 160 ms .


Figure 19: Single Measurement Circuit for Use with ICM7226


0356-25
Figure 20: Circuit for Reducing Time between Measurements

## Using LCD Display

Figure 21 shows the ICM7226 being interfaced to LCD displays, by using its $B C D$ outputs and 8 digit lines to drive two ICM7211 display drivers.


## ICM7249 5½ Digit LCD $\mu$-Power Event/Hour Meter

## GENERAL DESCRIPTION

The ICM7249 Timer/Counter is intended for long-term battery-supported industrial applications. The ICM7249 typically draws $1 \mu \mathrm{~A}$ during active timing or counting, due to Harris' special low-power design techniques. This allows more than 10 years of continuous operation without battery replacement. The chip offers four timing modes, eight counting modes and four test modes.

The ICM7249 is a 48 -lead device, powered by a single DC voltage source and controlled by a 32.768 kHz quartz crystal. No other external components are required. Inputs to the chip are TTL-compatible and outputs drive standard direct drive LCD segments. The chip is available in dice and in Plastic DIP package forms.


0362-1

Figure 1: Pin Configuration

[^72]

Input Voltage
Pins $43-48$ (Note 1 ) $\ldots \ldots \ldots$. $\left.V_{S S}-0.3 \mathrm{~V}\right)$ to $\left(V_{D D}+0.3 \mathrm{~V}\right)$
Power Dissipation (Note 2) ......................... 200mW
Operating Temperature Range ............. $40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10sec) ............... $300^{\circ} \mathrm{C}$

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.


0362-11
Figure 3: Digits Segment Assignment

ELECTRICAL CHARACTERISTICS Temperature $=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=2.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$, unless otherwise noted. Typical specifications measured at temperature $=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=2.8 \mathrm{~V}$ unless otherwise noted.

| Symbol | Parameter | Test Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| $V_{D D}$ | Operating Voltage | Note 3 | 2.5 |  | 5.5 | V |
| IDD | Operating Current | $\begin{aligned} & \text { Note 4, All inputs }=V_{D D} \text { or } G N D \\ & V_{D D}=2.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5.5 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 20.0 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| $\begin{aligned} & \text { IN } \\ & \text { ISS } \\ & \text { IDT } \\ & \hline \end{aligned}$ | Input Current: $\mathrm{C}_{0}-\mathrm{C}_{3}$, S/S DT | All Inputs $V_{D D}$ or GND $V_{D D}=2.8 \mathrm{~V}$ <br> Note 5 | $\begin{gathered} 0.0 \\ 0.5 \\ 40.0 \\ \hline \end{gathered}$ | 1.5 | $\begin{gathered} 1 \\ 3.0 \\ 110 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| $\begin{aligned} & \mathrm{V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IH}} \end{aligned}$ | Input Voltage: $\mathrm{C}_{0}-\mathrm{C}_{3}, \mathrm{DT}, \mathrm{S} / \mathrm{S}$ |  | $0.7 \mathrm{~V}_{\text {DD }}$ |  | 0.3 VDD | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ <br> $\mathrm{V}_{\mathrm{OH}}$ | Segment Output Voltage | $\begin{aligned} & \mathrm{l}_{\mathrm{OL}}=1 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OH}}=1 \mu \mathrm{~A} \end{aligned}$ | $V_{D D}-0.8$ |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{OL}}$ <br> $\mathrm{V}_{\mathrm{OH}}$ | Backplane Output Voltage | $\begin{aligned} & \mathrm{l}_{\mathrm{OL}}=10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OH}}=10 \mu \mathrm{~A} \end{aligned}$ | $V_{D D}-0.8$ |  | 0.8 | V |
| - | Oscillator Stability: $\begin{aligned} & \text { Temp. }=25^{\circ} \mathrm{C}, \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ & \text { Temp. }=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}, \\ & \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} 0.1 \\ 5 \end{gathered}$ |  | $\begin{aligned} & \mathrm{ppm} \\ & \mathrm{ppm} \end{aligned}$ |
| $\begin{aligned} & T_{H P} \\ & T_{D E} \\ & T_{D E} \end{aligned}$ | S/S Pulse Width: <br> High-pass Filter (Modes 0-3) <br> Debounce (Modes 4, 6, 8, 10) <br> w/o Debounce (Modes 5, 7, 9, 11) |  | $\begin{gathered} 5 \\ 10,000 \\ 5 \end{gathered}$ |  | 10,000 | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~S} \\ & \mu \mathrm{~S} \end{aligned}$ |

NOTES: 1. Due to the SCR structure inherent in junction-isolated CMOS devices, the circuit can be put in a latchup mode if large currents are injected into device inputs or outputs. For this reason special care should be taken in a system with multiple power supplies to prevent voltages being applied to inputs or outputs before power is applied. If only inputs are affected, latchup also can be prevented by limiting the current into the input terminal to less than 1 mA .
2. This limit refers to that of the package and will not occur during normal operation.
3. Internal reset to 00000 requires a maximum $V_{D D}$ rise time of $1 \mu \mathrm{~s}$. Longer rise times at power-up may cause improper reset.
4. Operating current is measured with the LCD disconnected, and input current ISS and IDT supplied externally.
5. Inputs $\mathrm{C}_{0}-\mathrm{C}_{3}$ are latched internally and draw no DC current after switching. During switching, a $90 \mu \mathrm{~A}$ peak current may be drawn for 10 nanoseconds.

Table 1. Pin Assignment and Function

| Pin | Name | Description |
| :---: | :---: | :---: |
| 1 | $\mathrm{b}_{6} / \mathrm{c}_{6}$ | Half-digit LCD segment output. |
| 2 | $\mathrm{f}_{5}$ | Seven-segment LCD outputs. |
| 3 | $\mathrm{g}_{5}$ |  |
| 4 | $\mathrm{e}_{5}$ |  |
| 5 | $\mathrm{d}_{5}$ |  |
| 6 | $\mathrm{c}_{5}$ |  |
| 7 | $\mathrm{b}_{5}$ |  |
| 8 | $\mathrm{a}_{5}$ |  |
| 9 | $\mathrm{f}_{4}$ |  |
| 10 | $\mathrm{g}_{4}$ |  |
| 11 | $\mathrm{e}_{4}$ |  |
| 12 | $\mathrm{d}_{4}$ |  |
| 13 | $\mathrm{C}_{4}$ |  |
| 14 | $\mathrm{b}_{4}$ |  |
| 15 | $\mathrm{a}_{4}$ |  |
| 16 | $\mathrm{f}_{3}$ |  |
| 17 | $\mathrm{g}_{3}$ |  |
| 18 | $\mathrm{e}_{3}$ |  |
| 19 | $\mathrm{d}_{3}$ |  |
| 20 | $\mathrm{c}_{3}$ |  |
| 21 | $\mathrm{b}_{3}$ |  |
| 22 | $\mathrm{a}_{3}$ |  |
| 23 | $\mathrm{f}_{2}$ |  |
| 24 | $\mathrm{g}_{2}$ |  |
| 25 | $\mathrm{e}_{2}$ |  |
| 26 | $\mathrm{d}_{2}$ |  |
| 27 | $\mathrm{c}_{2}$ |  |
| 28 | $\mathrm{b}_{2}$ |  |
| 29 | $\mathrm{a}_{2}$ |  |
| 30 | $\mathrm{f}_{1}$ |  |
| 31. | $\mathrm{g}_{1}$ |  |
| 32 | $e_{1}$ |  |
| 33 | $\mathrm{d}_{1}$ |  |
| 34 | $\mathrm{c}_{1}$ |  |
| 35 | $\mathrm{b}_{1}$ |  |
| 36 | $\mathrm{a}_{1}$ |  |

Table 1. Pin Assignment and Function (Continued)

| Pin | Name | Description |
| :---: | :---: | :---: |
| 37 | W | Wink-segment output. |
| 38 | BP | Backplane for LCD reference. |
| 39 | $V_{D D}$ | Positive supply voltage. |
| 40 | OSC IN | Quartz Crystal connections |
| 41 | OSC OUT |  |
| 42 | GND | Supply GRounD. |
| 43 | $\mathrm{C}_{0}$ | Mode-select control inputs. |
| 44 | $\mathrm{C}_{1}$ |  |
| 45 | $\mathrm{C}_{2}$ |  |
| 46 | $\mathrm{C}_{3}$ |  |
| 47 | S/S | Start / Stop Input |
| 48 | DT | Display Test Input |

Table 2. Mode Select Table

| Mode | Control Pin Inputs |  |  |  | Function |
| :---: | :---: | :---: | :---: | :---: | :--- |
|  | $\mathrm{C}_{3}$ | $\mathrm{C}_{2}$ | $\mathrm{C}_{1}$ | $\mathrm{C}_{0}$ |  |
| 0 | 0 | 0 | 0 | 0 | 1 hour interval timer |
| 1 | 0 | 0 | 0 | 1 | 0.1 hour interval timer |
| 2 | 0 | 0 | 1 | 0 | 0.01 hour interval timer |
| 3 | 0 | 0 | 1 | 1 | 0.1 minute interval timer |
| 4 | 0 | 1 | 0 | 0 | 1 's counter with debounce |
| 5 | 0 | 1 | 0 | 1 | 1 's counter |
| 6 | 0 | 1 | 1 | 0 | $10 ' s$ counter with debounce |
| 7 | 0 | 1 | 1 | 1 | 10 's counter |
| 8 | 1 | 0 | 0 | 0 | $100 ' s$ counter with debounce |
| 9 | 1 | 0 | 0 | 1 | $100 ' s$ counter |
| 10 | 1 | 0 | 1 | 0 | $1000 ' s$ counter with debounce |
| 11 | 1 | 0 | 1 | 1 | $1000 ' s$ counter |
| 12 | 1 | 1 | 0 | 0 | Test display digits |
| 13 | 1 | 1 | 0 | 1 | Internal test |
| 14 | 1 | 1 | 1 | 0 | Internal test |
| 15 | 1 | 1 | 1 | 1 | Reset |

## DETAILED DESCRIPTION

As Figure 2 shows the device consists of the following building blocks:

- A 32.768 kHz crystal oscillator with the associated dividers to generate timebase signals for periods of 1 s (frequency of 1 Hz ), $6 \mathrm{~s}(1 / 10 \mathrm{~min})$ and $36 \mathrm{~s}(1 / 100 \mathrm{hour})$, and 32 Hz signal for LCD drivers.
- A debounce/high-pass detect circuit for the S/S (Start/ Stop) input.
- A chain of cascaded decade counters, 3 decade counters for prescaling and $51 / 2$ BCD decade counters for display driving.
- Display control circuitry and BCD to 7-segment decoder/ drivers.
- A control decoder to select different modes of operation. This is done by routing different signals to the different points in the chain of decade counters.
The control decoder has 4 inputs for selecting 16 possible modes of operation, numbered 0 to 15 . The " 16 modes are selected by placing the binary equivalent of the mode number on inputs $\mathrm{C}_{0}$ to $\mathrm{C}_{3}$. Table 2 shows the control inputs and the modes of operation.
After applying power, the ICM7249 requires a rise time of $T_{R}$ to become active and for oscillation to begin, as shown in Figure 4. The BP (backplane) output changes state once every 512 cycles of the crystal oscillator, resulting in a square wave of 32 Hz . The display segments drive signal has the same level and frequency as BP. Segments are off when in phase with BP and are on when out of phase with BP.

A non-multiplexed LCD display is used because it is more stable over temperature and allows many standard LCD displays to be used.

## Timer Mode of Operation

In modes 0 to 3 the device functions as an interval timer. In this mode, one of the timebase signals will be routed to the decade counters at a proper point in the chain. Depending on the selected mode the display will be incremented at $0.1 \mathrm{~min}, 0.01$ hour, 0.1 hour or 1 hour rates.

Control of timing function is handled by the S/S input. There is a high-pass filtering effect on the $\mathrm{S} / \mathrm{S}$ input in timer modes. Referring to Figure 5, timing is active when either $\mathrm{S} / \mathrm{S}$ is held high for more than 12.5 ms , or if input frequency is 50 Hz to 120 kHz . Driving S/S with a frequency between 40 Hz to 50 Hz has an indeterminate effect on timing and should be avoided. Note that the $T_{h p}$ intervals shown on Figure 4 are also applied to the intervals when the $S / S$ input is low.

## Counter Mode of Operation

In modes 4 to 11 the device functions as an event counter or totalizer. In this mode the S/S input will be routed to the decade counters at a proper point in the chain. Each positive transition of the S/S will be registered as one count. Depending on the selected mode, the display will be incremented by each pulse, every 10 pulses, every 100 pulses or every 1000 pulses.
In counter modes 4, 6, 8 and 10 the $S / S$ input is subjected to debounce filtering. Referring to Figure 7, only the pulses with a frequency of less than 40 Hz are valid and

will be counted. Input pulses with a frequency of 50 Hz to 120 kHz are not counted indivdually, but each burst of input pulses will be counted as one pulse if it lasts at least 12.5 ms . Driving S/S with a frequency between 40 Hz to 50 Hz has an indeterminate result and should be avoided.

In counter modes 5, 7, 9 and 11 the $S / S$ input is not subjected to any debouncing action and input pulses will be counted up to a frequency of 120 kHz .


Figure 5: Start/Stop Input High-Pass Filtering in Timing Modes


## Wink Segment

The wink segment is provided as an annunciator to indicate the 7249 is working. It can be connected to any kind of annunciator on an LCD, like the flashing colons in a clock type LCD.

In the timer modes, the wink segment flashes while timing is taking place. The wink segment waveform is shown on Figure 6 for timer modes. On the positive transition of $\mathrm{S} / \mathrm{S}$, the wink output turns off. It remains off for 16 BP cycles and turns back on for another 16 cycles. If timing is still active, this will be repeated, giving a wink flash rate of 1 Hz ; otherwise, the wink segment remains on while timing is not active.

In the counter modes, the wink segment stays on until a pulse occurs on S/S input, then it winks off indicating a pulse is counted. This will happen regardless of whether the display is incremented. Figure 8 shows the wink waveform for counter modes. When a count occurs, the wink segment turns off at the end of the 16th BP cycle and turns back on at the end of the 32nd BP cycle, giving a half-second wink. If counting occurs more frequently than once a second, the wink output will continue to flash at the constant rate of 1 Hz .

## Display Test and Reset

The display may be tested at any time without disturbing operation by pulsing DT high, as seen in Figure 8. On the next positive transition of BP, all the segments turn on and remain on until the end of the 16th BP cycle. This takes a half-second or less. All the segments then turn off for an additional 48 BP cycles (the end of the 64th cycle), after which valid data returns to the display. As long as DT is held high, the segments will remain on.
Additional display testing is provided by using mode 12. In this mode each displayed decade is incremented on each positive transition of S/S. Modes 13 and 14 are manufacturer testing only.
Mode 15 resets all the decades and internal counters to zero, essentially bringing everything back to power-up status.


Figure 7: Start/Stop Input Debounce Filtering In Counting Modes


0362-6
Figure 8: Wink Waveforms in Counting Modes


0362-8
Figure 9: Display Testing

## APPLICATIONS

A typical use of the ICM7249 is seen in Figure 10, the Motor Hour Meter. In this application the ICM7249 is configured as an hours-in-use meter and shows how many whole hours of line voltage have been applied. The $20 \mathrm{M} \Omega$ resistor and high-pass filtering allow AC line activation of the S/S input. This configuration, which is powered by a 3 V lithium cell, will operate continuously for $21 / 2$ years. Without the display, which only needs to be connected when a reading is required, the span of operation is extended to 10 years.

When the ICM7249 is configured as an attendance counter, as shown in Figure 11, the display shows each increment. By using mode 2, external debouncing of the gate switch is unnecessary, provided the switch bounce is less than 10 ms .

The 3V lithium battery can be replaced without disturbing operation if a suitable capacitor is connected in parallel with it. The display should be disconnected, if possible, during the procedure to minimize current drain. The capacitor should be large enough to store charge for the amount of time needed to physically replace the battery ( $\Delta \mathrm{t}=\Delta \mathrm{VC} / \mathrm{I})$. A $100 \mu \mathrm{~F}$ capacitor initially charged to 3 V will supply a current of $1.0 \mu \mathrm{~A}$ for 50 seconds before its voltage drops to 2.5 V , which is the minimum operating voltage for the ICM7249.

Before the battery is removed, the capacitor should be placed in parallel, across the $\mathrm{V}_{\mathrm{DD}}$ and GND terminals. After the battery is replaced, the capacitor can be removed and the display reconnected.


0362-9
Figure 10: Motor Hour Meter


0362-10
Figure 11: Attendance Counter
AD5902-Wire Current Output Temperature Transducer12-2ICL8069Low Voltage Reference12-13

## GENERAL DESCRIPTION

The AD590 is an integrated-circuit temperature transducer which produces an output current proportional to absolute temperature. The device acts as a high impedance constant current regulator, passing $1 \mu \mathrm{~A} /{ }^{\circ} \mathrm{K}$ for supply voltages between +4 V and +30 V . Laser trimming of the chip's thin film resistors is used to calibrate the device to $298.2 \mu \mathrm{~A}$ output at $298.2^{\circ} \mathrm{K}\left(+25^{\circ} \mathrm{C}\right)$.

The AD590 should be used in any temperature-sensing application between $-55^{\circ} \mathrm{C}$ and $+150^{\circ} \mathrm{C}$ in which conventional electrical temperature sensors are currently employed. The inherent low cost of a monolithic integrated circuit combined with the elimination of support circuitry makes the AD590 an attractive alternative for many temperature measurement situations. Linearization circuitry, precision voltage amplifiers, resistance- measuring circuitry and cold-junction compensation are not needed in applying the AD590. In the simplest application, a resistor, a power source and any voltmeter can be used to measure temperature.

In addition to temperature measurement, applications include temperature compensation or correction of discrete compononts, and biasing proportional to absolute temperature. The AD590 is available in chip form making it suitable for hybrid circuits and fast temperature measurements in protected environments.

The AD590 is particularly useful in remote sensing applications. The device is insensitive to voltage drops over long lines due to its high-impedance current output. Any well-insulated twisted pair is sufficient for operation hundreds of feet from the receiving circuitry. The output characteristics also make the AD590 easy to multiplex: the current can be switched by a CMOS multiplexer or the supply voltage can be switched by a logic gate output.

## 2-Wire Current Output Temperature Transducer

## FEATURES

- Linear Current Output: $1 \mu \mathrm{~A} /{ }^{\circ} \mathrm{K}$
- Wide Range: $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
- Two-Terminal Device: Voltage In/Current Out
- Wide Power Supply Range: +4 V to +30 V
- Sensor Isolation From Case
- Low Cost


## ORDERING INFORMATION

| Non-Linearity <br> $\left({ }^{\circ} \mathrm{C}\right)$ | Part <br> Number | Temperature <br> Range | Package |
| :---: | :---: | :---: | :---: |
| $\pm 3.0$ | AD590IH | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | TO- 52 |
| $\pm 1.5$ | AD590JH | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | TO-52 |



Figure 1: Functional Diagram


0318-2

0318-1

## ABSOLUTE MAXIMUM RATINGS ( $T_{A}=+25^{\circ} \mathrm{C}$ unless otherwise noted)

| Forward Voltage ( $\mathrm{V}^{+}$to $\mathrm{V}^{-}$) | 4 V | Rated Performance Temperature Range |  |
| :---: | :---: | :---: | :---: |
| Reverse Voltage ( $\mathrm{V}^{+}$to $\mathrm{V}^{-}$) | -20V |  |  |
|  |  |  |  |

Breakdown Voltage (Case to $\mathrm{V}^{+}$or $\mathrm{V}^{-}$) ........... . $\pm 200 \mathrm{~V}$
Storage Temperature Range $\ldots \ldots . . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

SPECIFICATIONS (Typical values at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}$ unless otherwise noted)

| Characteristics | AD5901 | AD590J | Units |
| :---: | :---: | :---: | :---: |
| Output <br> Nominal Output Current @ $+25^{\circ} \mathrm{C}\left(298.2^{\circ} \mathrm{K}\right)$ | 298.2 | 298.2 | $\mu \mathrm{A}$ |
| Nominal Temperature Coefficient | 1.0 | 1.0 | $\mu \mathrm{A} /{ }^{\circ} \mathrm{K}$ |
| Calibration Error @ $+25^{\circ} \mathrm{C}$ (Notes 1,5) | $\pm 10.0$ max | $\pm 5.0$ max | ${ }^{\circ} \mathrm{C}$ |
| Absolute Error ( $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ ) (Note 7) Without External Calibration Adjustment With External Calibration Adjustment | $\begin{gathered} \pm 20.0 \text { max } \\ \pm 5.8 \text { max } \end{gathered}$ | $\begin{aligned} & \pm 10.0 \text { max } \\ & \pm 3.0 \text { max } \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| Non-Linearity (Note 6) | $\pm 3.0$ max | $\pm 1.5$ max | ${ }^{\circ} \mathrm{C}$ |
| Repeatability (Notes 2, 6) | $\pm 0.1$ max | $\pm 0.1$ max | ${ }^{\circ} \mathrm{C}$ |
| Long Term Drift (Notes 3, 6) | $\pm 0.1$ max | $\pm 0.1$ max | ${ }^{\circ} \mathrm{C} /$ month |
| Current Noise | 40 | 40 | $\mathrm{pA} / \sqrt{ } \overline{\mathrm{Hz}}$ |
| Power Supply Rejection: $\begin{aligned} & +4 V<V+<+5 V \\ & +5 V<V+<+15 V \\ & +15 V<V+<+30 V \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 0.2 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 0.2 \\ & 0.1 \end{aligned}$ | $\mu \mathrm{A} / \mathrm{V}$ $\mu \mathrm{A} / \mathrm{V}$ $\mu \mathrm{A} / \mathrm{V}$ |
| Case Isolation to Either Lead | $10^{10}$ | 1010 | $\Omega$ |
| Effective Shunt Capacitance | 100 | 100 | pF |
| Electrical Turn-On Time (Note 1) | 20 | 20 | $\mu \mathrm{s}$ |
| Reverse Bias Leakage Current (Note 4) | 10 | 10 | pA |
| Power Supply Range | +4 to +30 | +4 to +30 | V |

NOTES: 1. Does not include self heating effects.
2. Maximum deviation between $+25^{\circ} \mathrm{C}$ reading after temperature cycling between $-55^{\circ} \mathrm{C}$ and $+150^{\circ} \mathrm{C}$.
3. Conditions: Constant +5 V , constant $+125^{\circ} \mathrm{C}$.
4. Leakage current doubles every $+10^{\circ} \mathrm{C}$.
5. Mechanical strain on package may disturb calibration of device.
6. Guaranteed. But not tested.
7. $-55^{\circ} \mathrm{C}$ Guaranteed by testing @ $+25^{\circ} \mathrm{C}$ and @ $+150^{\circ} \mathrm{C}$.

## TRIMMING OUT ERRORS

The ideal graph of current versus temperature for the AD590 is a straight line, but as Figure 3 shows, the actual shape is slightly different. Since the sensor is limited to the range of $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$, it is possible to optimize the accuracy by trimming. Trimming also permits extracting maximum performance from the lower-cost sensors.
The circuit of Figure 4 trims the slope of the AD590 output. The effect of this is shown in Figure 5.

The circuit of Figure 6 trims both the slope and the offset. This is shown in Figure 7. The diagrams are exaggerated to show effects, but it should be clear that these trims can be used to minimize errors over the whole range, or over any selected part of the range. In fact, it is possible to adjust the I-grade device to give less than $0.1^{\circ} \mathrm{C}$ error over the range $0^{\circ} \mathrm{C}$ to $90^{\circ} \mathrm{C}$ and less than $0.05^{\circ} \mathrm{C}$ error from $25^{\circ} \mathrm{C}$ to $60^{\circ} \mathrm{C}$.


0318-4
Figure 4: Slope Trimming


0318-5
Figure 5: Effect of Slope Trim


0318-6
Figure 6: Slope and Offset Trimming

## ACCURACY

Maximum errors over limited temperature spans, with $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$, are listed by device grade in the following tables. The tables reflect the worst-case linearities, which invariably occur at the extremities of the specified temperature range. The trimming conditions for the data in the tables are shown in Figures 4 and 6.
All errors listed in the tables are $\pm^{\circ} \mathrm{C}$. For example, if $\pm 1^{\circ} \mathrm{C}$ maximum error is required over the $+25^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ range (i.e., lowest temperature of $+25^{\circ} \mathrm{C}$ and span of $50^{\circ} \mathrm{C}$ ), then the trimming of a J -grade device, using the single-trim circuit (Figure 4), will result in output having the required accuracy over the stated range. An I-grade device with two trims (Figure 6) will have less than $\pm 0.2^{\circ} \mathrm{C}$ error. If the requirement is for less than $\pm 1.4^{\circ} \mathrm{C}$ maximum error, from $-25^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}-\left(100^{\circ}\right.$ span from $\left.-25^{\circ} \mathrm{C}\right)$, it can be satisfied by an l-grade device with two trims.
a) Untrimmed Oigure 7: Effectof Siope and Offset Trimming

I GRADE - MAXIMUM ERRORS, ${ }^{\circ} \mathrm{C}$

| Number of Trims | Temperature <br> Span- ${ }^{\circ} \mathbf{C}$ | Lowest Temperature in Span- ${ }^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -55 | -25 | 0 | +25 | $+50$ | $+75$ | +100 | $+125$ |
| None | 10 | 8.4 | 9.2 | 10.0 | 10.8 | 11.6 | 12.4 | 13.2 | 14.4 |
| None | 25 | 10.0 | 10.4 | 11.0 | 11.8 | 12.0 | 13.8 | 15.0 | 16.0 |
| None | 50 | 13.0 | 13.0 | 12.8 | 13.8 | 14.6 | 16.4 | 18.0 |  |
| None | 100 | 15.2 | 16.0 | 16.6 | 17.4 | 18.8 |  |  |  |
| None | 150 | 18.4 | 19.0 | 19.2 |  |  |  |  |  |
| None | 205 | 20.0 |  |  |  |  |  |  |  |
| One | 10 | 0.6 | 0.4 | 0.4 | 0.4 | 0.4 | 0.4 | 0.4 | 0.6 |
| One | 25 | 1.8 | 1.2 | 1.0 | 1.0 | 1.0 | 1.2 | 1.6 | 1.8 |
| One | 50 | 3.8 | 3.0 | 2.0 | 2.0 | 2.0 | 3.0 | 3.8 |  |
| One | 100 | 4.8 | 4.5 | 4.2 | 4.2 | 5.0 |  |  |  |
| One | 150 | 5.5 | 4.8 | 5.5 |  |  |  |  |  |
| One | 205 | 5.8 |  |  |  |  |  |  |  |
| Two | 10 | 0.3 | 0.2 | 0.1 | * | * | 0.1 | 0.2 | 0.3 |
| Two | 25 | 0.5 | 0.3 | 0.2 | * | 0.1 | 0.2 | 0.3 | 0.5 |
| Two | 50 | 1.2 | 0.6 | 0.4 | 0.2 | 0.2 | 0.3 | 0.7 |  |
| Two | 100 | 1.8 | 1.4 | 1.0 | 2.0 | 2.5 |  |  |  |
| Two | 150 | 2.6 | 2.0 | 2.8 |  |  |  |  |  |
| Two | 205 | 3.0 |  |  |  |  |  |  |  |

* Less than $0.05^{\circ} \mathrm{C}$.

J GRADE - MAXIMUM ERRORS, ${ }^{\circ} \mathrm{C}$

| $\begin{aligned} & \text { Number } \\ & \text { of } \\ & \text { Trims } \end{aligned}$ | Temperature Span- ${ }^{\circ} \mathbf{C}$ | Lowest Temperature in Span- ${ }^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -55 | -25 | 0 | +25 | $+50$ | $+75$ | +100 | +125 |
| None | 10 | 4.2 | 4.6 | 5.0 | 5.4 | 5.8 | 6.2 | 6.6 | 7.2 |
| None | 25 | 5.0 | 5.2 | 5.5 | 5.9 | 6.0 | 6.9 | 7.5 | 8.0 |
| None | 50 | 6.5 | 6.5 | 6.4 | 6.9 | 7.3 | 8.2 | 9.0 |  |
| None | 100 | 7.7 | 8.0 | 8.3 | 8.7 | 9.4 |  |  |  |
| None | 150 | 9.2 | 9.5 | 9.6 |  |  |  |  |  |
| None | 205 | 10.0 |  |  |  |  |  |  |  |
| One | 10 | 0.3 | 0.2 | 0.2 | 0.2 | 0.2 | 0.2 | 0.2 | 0.3 |
| One | 25 | 0.9 | 0.6 | 0.5 | 0.5 | 0.5 | 0.6 | 0.8 | 0.9 |
| One | 50 | 1.9 | 1.5 | 1.0 | 1.0 | 1.0 | 1.5 | 1.9 |  |
| One | 100 | 2.3 | 2.2 | 2.0 | 2.0 | 2.3 |  |  |  |
| One | 150 | 2.5 | 2.4 | 2.5 |  |  |  |  |  |
| One | 205 | 3.0 |  |  |  |  |  |  |  |
| Two | 10 | 0.1 | * | * | * | * | * | * | 0.1 |
| Two | 25 | 0.2 | 0.1 | * | * | * | * | 0.1 | 0.2 |
| Two | 50 | 0.4 | 0.2 | 0.1 | * | * | 0.1 | 0.2 | * |
| Two | 100 | 0.7 | 0.5 | 0.3 | 0.7 | 1.0 |  |  |  |
| Two | 150 | 1.0 | 0.7 | 1.2 |  |  |  |  |  |
| Two | 205 | 1.6 |  |  |  |  |  |  |  |

* Less than $\pm 0.05^{\circ} \mathrm{C}$.


## NOTES

1. Maximum errors over all ranges are guaranteed based on the known behavior characteristic of the AD590.
2. For one-trim accuracy specifications, the $205^{\circ} \mathrm{C}$ span is assumed to be trimmed at $+25^{\circ} \mathrm{C}$; for all other spans, it is assumed that the device is trimmed at the midpoint.
3. For the $205^{\circ} \mathrm{C}$ span, it is assumed that the two-trim temperatures are in the vicinity of $0^{\circ} \mathrm{C}$ and $+140^{\circ} \mathrm{C}$; for all other spans, the specified trims are at the endpoints.
4. In precision applications, the actual errors encountered are usually dependent upon sources of error which are often overlooked in error budgets. These typically include:
a. Trim error in the calibration technique used
b. Repeatability error
c. Long-term drift errors

Trim error is usually the largest error source. This error arises from such causes as poor thermal coupling between the device to be calibrated and the reference sensor; reference sensor errors; lack of adequate time for the device being calibrated to settle to the final temperature; radically different thermal resistances between the case and the surroundings ( $\mathrm{R}_{\theta \mathrm{CA}}$ ) when trimming and when applying the device.

Repeatability errors arise from a strain hysteresis of the package. The magnitude of this error is solely a function of the magnitude of the temperature span over which the device is used. For example, thermal shocks between $0^{\circ} \mathrm{C}$ and $100^{\circ} \mathrm{C}$ involve extremely low hysteresis and result in repeatability errors of less than $\pm 0.05^{\circ} \mathrm{C}$. When the thermal-shock excursion is widened to $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$, the device will typically exhibit a repeatability error of $\pm 0.05^{\circ} \mathrm{C}( \pm 0.10$ guaranteed maximum).
Long-term drift errors are related to the average operating temperature and the magnitude of the thermal shocks experienced by the device. Extended use of the AD590 at temperatures above $100^{\circ} \mathrm{C}$ typically results in long-term drift of $\pm 0.03^{\circ} \mathrm{C}$ per month; the guaranteed maximum is $\pm 0.10^{\circ} \mathrm{C}$ per month. Continuous operation at temperatures below $100^{\circ} \mathrm{C}$ induces no measurable drifts in the device. Besides the effects of operating temperature, the severity of thermal shocks incurred will also affect absolute stability. For ther-mal-shock excursions less than $100^{\circ} \mathrm{C}$, the drift is difficult to measure ( $<0.03^{\circ} \mathrm{C}$ ). However, for $200^{\circ} \mathrm{C}$ excursions, the device may drift by as much as $\pm 0.10^{\circ} \mathrm{C}$ after twenty such shocks. If severe, quick shocks are necessary in the application of the device, realistic simulated life tests are recommended for a thorough evaluation of the error introduced by such shocks.

## TYPICAL APPLICATIONS



0318-14
Figure 10: Average-temperature sensing scheme. The sum of the AD590 currents appears across $R$, which is chosen by the formula:

$$
R=\frac{10 k \Omega}{n}
$$

n being the number of sensors.


0318-13
Figure 9: Lowest-temperature sensing scheme. Available current is that of the "coldest" sensor.


0318-15
Figure 11: Single-setpoint temperature controller. The AD590 produces a temperature-dependent voltage across $\mathbf{R}$ ( $\mathbf{C}$ is for filtering noise). Setting $\mathbf{R}_{2}$ produces a scale-zero voltage. For the Celsius scale, make $R=1 \mathrm{k} \Omega$ and $V_{\text {ZERO }}=0.273$ volts. For Fahrenheit, $R=1.8 \mathrm{k} \Omega$ and $V_{\text {ZERO }}=0.460$ volts.


0318-16
Figure 12: Multiplexing sensors. If shorted sensors are possible, a series resistor in series with the D line will limit the current (shown as R , above: only one is needed). A six-bit digital word will select one of 64 sensors.


0318-17
Figure 13: Centigrade thermometer $\left(0^{\circ} \mathrm{C}-100^{\circ} \mathrm{C}\right)$. the ultra-low bias current of the ICL7611 allows the use of large-value gain-resistors, keeping meter-current error under $1 / 2 \%$, and therefore saving the expense of an extra meter-driving amplifier.


0318-18
Figure 14: Differential thermometer. The $50 \mathrm{k} \Omega$ pot trims offsets in the devices whether internal or external, so it can be used to set the size of the difference interval. This also makes it useful for liquid-level detection (where there will be a measurable temperature difference).


0318-19
Figure 15: Cold-junction compensation for type $K$ thermocouple. The reference junction(s) should be in close thermal contact with the AD590 case. V+ must be at least 4V, while ICL8069 current should be set at $1 \mathrm{~mA}-2 \mathrm{~mA}$. Calibration does not require shorting or removal of the thermocouple: set $R_{1}$ for $\mathbf{V}_{\mathbf{2}}=\mathbf{1 0 . 9 8 m V}$. If very precise measurements are needed, adjust $R_{2}$ to the exact Seebeck coefficient for the thermocouple used (measured or from table) note $V_{1}$, and set $R_{1}$ to buck out this voltage (i.e., set $V_{2}=V_{1}$ ). For other thermocouple types, adjust values to the appropriate Seebeck coefficient.


0318-20
Figure 16: Simplest thermometer. Meter displays current output directly in degrees Kelvin. Using the AD590J, sensor output is within $\pm \mathbf{1 0}$ degrees over the entire range.


|  | $\mathbf{R}$ | $\mathbf{R}_{\mathbf{1}}$ | $\mathbf{R}_{\mathbf{2}}$ | $\mathbf{R}_{\mathbf{3}}$ | $\mathbf{R}_{\mathbf{4}}$ | $\mathbf{R}_{\mathbf{5}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\circ} \mathbf{F}$ | 9.00 | 4.02 | 2.0 | 12.4 | 10.0 | 0 |
| ${ }^{\circ} \mathbf{C}$ | 5.00 | 4.02 | 2.0 | 5.11 | 5.0 | 11.8 |

$\sum_{n=1}^{5} R_{n}=28 k \Omega$ nominal
All values in $\mathrm{k} \Omega$
The ICL7106 has a $\mathrm{V}_{\mathbb{I N}}$ span of $\pm 2.0 \mathrm{~V}$, and a $\mathrm{V}_{\mathrm{CM}}$ range of $\left(\mathrm{V}^{+}-0.5\right)$ Volts to $\left(V^{-}+1\right)$ Volts; $R$ is scaled to bring each range within $V_{C M}$ while not exceeding $V_{I N}$. $V_{\text {REF }}$ for both scales is 500 mV . Maximum reading on the Celsius range is $199.9^{\circ} \mathrm{C}$, limited by the (short-term) maximum allowable sensor temperature. Maximum reading on the Fahrenheit range is $199.9^{\circ} \mathrm{F}\left(93.3^{\circ} \mathrm{C}\right)$, limited by the number of display digits. See note next page.

Figure 17: Basic digital thermometer, Celsius and Fahrenheit scales


Figure 18: Basic digital thermometer, Kelvin scale. The Kelvin scale version reads from 0 to $1999^{\circ} \mathrm{K}$ theoretically, and from $223^{\circ} \mathrm{K}$ to $473^{\circ} \mathrm{K}$ actually. The $2.26 \mathrm{k} \Omega$ resistor brings the input within the ICL7106 $\mathrm{V}_{\mathrm{CM}}$ range: $\mathbf{2}$ general-purpose silicon diodes or an LED may be substituted.


0318-23
Figure 19: Basic digital thermometer, Kelvin scale with zero adjust. This circuit allows "zero adjustment" as well as slope adjustment. The ICL8069 brings the input within the common-mode range, while the $5 \mathrm{k} \Omega$ pots trim any offset at $218^{\circ} \mathrm{K}\left(-55^{\circ} \mathrm{C}\right)$, and set the scale factor.

Note on Figure 17, Figure 18 and Figure 19: Since all 3 scales have narrow $\mathrm{V}_{\text {IN }}$ spans, some optimization of ICL7106 components can be made to lower noise and preserve CMR. The table below shows the suggested values. Similar scaling can be used with the ICL7126/36.

| Scale | $\mathbf{V}_{\mathbf{I N}}$ Range (V) | $\mathbf{R}_{\mathbf{I N T}(\mathbf{k} \Omega)}$ | $\mathbf{C}_{\mathbf{A Z}}(\mu \mathbf{F})$ |
| :---: | :---: | :---: | :---: |
| K | 0.223 to 0.473 | 220 | 0.47 |
| C | -0.25 to +1.0 | 220 | 0.1 |
| F | -0.29 to +0.996 | 220 | 0.1 |

For all:

| $\mathrm{C}_{\text {REF }}=0.1 \mu \mathrm{~F}$ | $\mathrm{C}_{\mathrm{OSC}}=100 \mathrm{pF}$ |
| :--- | :--- |
| $\mathrm{C}_{\mathrm{INT}}=0.22 \mu \mathrm{~F}$ | $\mathrm{R}_{\mathrm{OSC}}=100 \mathrm{k} \Omega$ |

## GENERAL DESCRIPTION

The ICL8069 is a 1.2 V temperature compensated voltage reference. It uses the band-gap principle to achieve excellent stability and low noise at reverse currents down to $50 \mu \mathrm{~A}$. Applications include analog-to-digital converters, dig-ital-to-analog converters, threshold detectors, and voltage regulators. Its low power consumption makes it especially suitable for battery operated equipment.

## FEATURES

- Low Bias Current - $50 \mu \mathrm{~A}$ Min
- Low Dynamic Impedance
- Low Reverse Voltage
- Low Cost


## ORDERING INFORMATION

| Part Number | Maximum <br> Tempco | Temperature <br> Range | Package |
| :---: | :---: | :---: | :---: |
| ICL8069CCZR | $0.005 \% /{ }^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | TO-92 |
| ICL8069CCSQ | $0.005 \% /{ }^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | TO-52 |
| ICL8069DCZR | $0.01 \% /{ }^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | TO-92 |
| ICL8069DCSQ | $0.01 \% /{ }^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | TO-52 |
| ICL8069DCBA | $0.01 \% /{ }^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 8 Lead SOIC |
| ICL8069CMSQ | $0.005 \% /{ }^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | TO-52 |
| ICL8069DMSQ | $0.01 \% /{ }^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | TO-52 |



[^73]
## ABSOLUTE MAXIMUM RATINGS

| Reverse Voltage | See Note 2 |
| :---: | :---: |
| Forward Current | . 10mA |
| Reverse Current | 10 mA |
| Power Dissipation | nited by max |


| Storage Temperature | C to $+150^{\circ} \mathrm{C}$ |
| :---: | :---: |
| Operating Temperature |  |
| ICL8069C | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| ICL8069M | $55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Lead Temperature (Sold | 300 |

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability

ELECTRICAL CHARACTERISTICS $\left(T_{A}=25^{\circ} \mathrm{C}\right.$ unless otherwise noted)

| Characteristics | Test Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Reverse breakdown Voltage | $\mathrm{I}_{\mathrm{R}}=500 \mu \mathrm{~A}$ | 1.20 | 1.23 | 1.25 | V |
| Reverse breakdown Voltage change | $50 \mu \mathrm{~A} \leq \mathrm{I}_{\mathrm{R}} \leq 5 \mathrm{~mA}$ |  | 15 | 20 | mV |
| Reverse dynamic impedance | $\begin{aligned} & I_{R}=50 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{R}}=500 \mu \mathrm{~A} \end{aligned}$ |  | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 2 \\ & 2 \end{aligned}$ | $\Omega$ |
| Forward Voltage Drop | $I_{F}=500 \mu \mathrm{~A}$ |  | 0.7 | 1 | V |
| RMS Noise Voltage | $\begin{aligned} & 10 \mathrm{~Hz} \leq f \leq 10 \mathrm{kHz} \\ & \mathrm{l}_{\mathrm{R}}=500 \mu \mathrm{~A} \end{aligned}$ |  | 5 |  | $\mu \mathrm{V}$ |
| Long Term Stability | $\begin{aligned} & \mathrm{I}_{\mathrm{R}}=4.75 \mathrm{~mA} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ |  | 1 |  | ppm/kHR |
| Breakdown voltage Temperature coefficient <br> ICL8069C <br> ICL8069D | $\left\{\begin{array}{l} I_{R}=500 \mu \mathrm{~A} \\ T_{A}=\text { operating } \\ \text { Temperature range } \\ \text { (Note 3) } \end{array}\right.$ |  |  | $\begin{gathered} .005 \\ .01 \end{gathered}$ | \%/ ${ }^{\circ} \mathrm{C}$ |
| Reverse Current Range | 1.18V to 1.27 V | 0.050 |  | 5 | mA |



TO-52


Figure 2: Pin Configurations

## TYPICAL PERFORMANCE CHARACTERISTICS

## Voltage change as a

 FUNCTION OF REVERSE CURRENT

## reverse voltage as a

 FUNCTION OF CURRENT

REVERSE VOLTAGE AS A FUNCTION OF TEMPERATURE


0327-7
Notes: 1) If circuit strays in excess of 200 pF are anticipated, a $4.7 \mu \mathrm{~F}$ shunt capacitor will ensure stability under all operating conditions.
2) In normal use, the reverse voltage cannot exceed the reference voltage. However when plugging units into a powered-up test fixture, an instantaneous voltage equal to the compliance of the test circuit will be seen. This should not exceed 20 V .
3) For the military part, measurements are made at $25^{\circ} \mathrm{C},-55^{\circ} \mathrm{C}$, and $+125^{\circ} \mathrm{C}$. The unit is then classified as a function of the worst case T.C. from $25^{\circ} \mathrm{C}$ to $-55^{\circ} \mathrm{C}$, or $25^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.


## DATA COMMUNICATIONS

ICL232 +5 Volt Powered Dual RS-232 Transmitter/Receiver . . . . . . . . . . . . . . . . . . . . . 13-2

## +5 Volt Powered Dual RS-232 Transmitter/Receiver

## GENERAL DESCRIPTION

The ICL232 is a dual RS-232 transmitter/receiver interface circuit that meets all EIA RS-232C specifications. It requires a single +5 V power supply, and features two onboard charge pump voltage converters which generate +10 V and -10 V supplies from the 5 V supply.

The drivers feature true TTL/CMOS input compatibility, slew-rate-limited output, and 300 ohms power-off source impedance. The receivers can handle up to $\pm 30$ volts, and have a 3 to 7 kilohms input impedance. The receivers also have hysteresis to improve noise rejection.

## Typical Applications

Any System Requiring RS-232 Communications Port:.

- Computers-Portable and Mainframe
- Peripherals-Printers and Terminals
- Portable Instrumentation
- Modems
- Dataloggers

ORDERING INFORMATION

| Part | Temperature Range | Package |
| :---: | :---: | :---: |
| ICL232CPE | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 16 Pin Plastic DIP |
| ICL232CJE |  | 16 Pin CERDIP |
| ICL232CBE |  | 16 Pin SOIC (WB) |
| ICL232IPE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 Pin Plastic DIP |
| ICL232IJE |  | 16 Pin CERDIP |
| ICL232IBE |  | 16 Pin SOIC (WB) |
| ICL232MJE | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16 Pin CERDIP |

## FEATURES

- Meets All RS-232C Specifications
- Requires Only Single +5V Power Supply
- Onboard Voltage Quadrupler
- Low Power Consumption
- 2 Drivers
$- \pm 9 \mathrm{~V}$ Output Swing for +5 V Input
- $\mathbf{3 0 0}$ Ohms Power-off Source Impedance
-Output Current Limiting
-TTL/CMOS Compatible
- 30 V/us Maximum Slew Rate
- 2 Receivers
$- \pm 30 \mathrm{~V}$ Input Voltage Range
-3 to 7 kohms Input Impedance
- 0.5 V Hysteresis to Improve Noise Rejection
- All Critical Parameters are Guaranteed Over the Entire Commercial, Industrial and Military Temperature Ranges


Figure 2: ICL232 Functional Diagram


Figure 1: Pin Configurations

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{V}_{\mathrm{CC}}$ to ground $\ldots \ldots . . \ldots . . .(\mathrm{GND}-0.3 \mathrm{~V})<\mathrm{V}_{\mathrm{CC}}<6 \mathrm{~V}$
$\mathrm{V}+$ to ground $\left(\mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}\right)<\mathrm{V}^{+}<12 \mathrm{~V}$
$\mathrm{V}^{-}$to ground. ...............-12V $<\mathrm{V}^{-}<(\mathrm{GND}+0.3 \mathrm{~V})$
Input Voltages
$\mathrm{T} 1_{\text {in }}, \mathrm{T} 2_{\text {in }} \ldots \ldots \ldots . .\left(\mathrm{V}^{-}-0.3 \mathrm{~V}\right)<\mathrm{V}_{\text {in }}<\left(\mathrm{V}^{+}+0.3 \mathrm{~V}\right)$

Output Voltages
T1 OUT, T2OUT . . $\left(\mathrm{V}^{-}-0.3 \mathrm{~V}\right)<\mathrm{V}_{\text {TXOUT }}<\left(\mathrm{V}^{+}+0.3 \mathrm{~V}\right)$
R1 out, R2Out

$$
(\text { GND }-0.3 V)<\text { V }_{\text {RXOUT }}<\left(\text { V }^{+}+0.3 V\right)
$$

## Short Circuit Duration

```
T1 out, T2Out
```

$\qquad$

``` Continuous
R1out, R2out
```

$\qquad$

``` Continuous
Continuous Total Power Dissipation ( \(\mathrm{T}_{\mathrm{a}}=25^{\circ} \mathrm{C}\) )
CERDIP Package
``` \(\qquad\)
``` .500 mW derate \(-9.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) above \(70^{\circ} \mathrm{C}\)
Plastic Package. .375mW
``` derate \(-7.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) above \(70^{\circ} \mathrm{C}\)
SO Package ..... 375 mW
derate \(-7.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) above \(70^{\circ} \mathrm{C}\)
Storage Temperature Range \(\ldots \ldots \ldots . . . .65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\) Lead Temperature (Soldering, 10 sec ) . . . . . . . . . . . \(+300^{\circ} \mathrm{C}\) Operating Temperature Range
ICL232I ..... \(40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\)
ICL232M \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\)NOTE: Stresses above those listed under "Absolute Maximum Ratings"
may cause permanent damage to the device. These are stress ratings onlyand functional operation of the device at these or any other conditionsabove those indicated in the operational sections of the specifications is notimplied. Exposure to absolute maximum rating conditions for extended peri-ods may affect device reliability.

ELECTRICAL CHARACTERISTICS Test Conditions: \(\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{a}}=\) operating temperature range, Test Circuit as in Figure 3 (unless otherwise specified)
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \multirow{2}{*}{Symbol} & \multirow{2}{*}{Parameter} & \multirow{2}{*}{Test Conditions} & \multicolumn{3}{|c|}{Limits} & \multirow[t]{2}{*}{Units} \\
\hline & & & Min & Typ & Max & \\
\hline TOUT & Transmitter Output Voltage Swing & T1 out and T2 OUT loaded with \(3 \mathrm{k} \Omega\) to ground & \(\pm 5\) & \(\pm 9\) & \(\pm 10\) & V \\
\hline ICC & Power Supply Current & Outputs Unloaded, \(\mathrm{T}_{\mathrm{a}}=25^{\circ} \mathrm{C}\) & & 5 & 10 & mA \\
\hline \(\mathrm{V}_{\text {IL }}\) & Tin, Input Logic Low & & & & 0.8 & V \\
\hline \(\mathrm{V}_{\mathrm{IH}}\) & Tin, Input Logic High & & 2.0 & & & V \\
\hline \(\mathrm{I}_{\mathrm{p}}\) & Logic Pullup Current & \(\mathrm{T} 1_{\text {in, }} \mathrm{T}_{\text {in }}=0 \mathrm{~V}\) & & 15 & 200 & \(\mu \mathrm{A}\) \\
\hline \(V_{\text {in }}\) & RS-232 Input Voltage Range & & -30 & & +30 & V \\
\hline \(\mathrm{R}_{\text {in }}\) & Receiver Input Impedance & \(\mathrm{V}_{\text {in }}= \pm 3 \mathrm{~V}\) & 3.0 & 5.0 & 7.0 & \(\mathrm{k} \Omega\) \\
\hline \(V_{\text {IN }}(\mathrm{H}-\mathrm{L})\) & Receiver Input Low Threshold & \(\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{a}}=25^{\circ} \mathrm{C}\) & 0.8 & 1.2 & & V \\
\hline \(V_{\text {IN }}(\mathrm{L}-\mathrm{H})\) & Receiver Input High Threshold & \(\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{a}}=25^{\circ} \mathrm{C}\) & & 1.7 & 2.4 & V \\
\hline \(V_{\text {hyst }}\) & Receiver Input Hysteresis & & 0.2 & 0.5 & 1.0 & V \\
\hline \(\mathrm{V}_{\mathrm{OL}}\) & TTL/CMOS Receiver Output Voltage Low & \(\mathrm{I}_{\text {out }}=3.2 \mathrm{~mA}\) & & 0.1 & 0.4 & V \\
\hline \(\mathrm{V}_{\mathrm{OH}}\) & TTL/CMOS Receiver Output Voltage High & \(\mathrm{I}_{\text {out }}=-1.0 \mathrm{~mA}\) & 3.5 & 4.6 & & V \\
\hline \(t_{\text {pd }}\) & Propagation Delay & RS-232 to TTL or TTL to RS-232 & & 0.5 & & \(\mu \mathrm{S}\) \\
\hline SR & Instantaneous Slew Rate & \[
\begin{aligned}
& \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega, \\
& \mathrm{~T}_{\mathrm{a}}=25^{\circ} \mathrm{C}(\text { Note } 1,2)
\end{aligned}
\] & & & 30 & \(\mathrm{V} / \mu \mathrm{s}\) \\
\hline SR \({ }_{\text {t }}\) & Transition Region Slew Rate & \[
\begin{aligned}
& \mathrm{R}_{\mathrm{L}}=3 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=2500 \mathrm{pF} \text { Measured } \\
& \text { from }+3 \mathrm{~V} \text { to }-3 \mathrm{~V} \text { or }-3 \mathrm{~V} \text { to }+3 \mathrm{~V} \\
& \hline
\end{aligned}
\] & & 3 & & \(\mathrm{V} / \mu \mathrm{s}\) \\
\hline \(\mathrm{R}_{\text {out }}\) & Output Resistance & \(\mathrm{V}_{\mathrm{cc}}=\mathrm{V}+=\mathrm{V}-=0 \mathrm{~V}, \mathrm{~V}_{\text {out }}= \pm 2 \mathrm{~V}\) & 300 & & & \(\Omega\) \\
\hline Isc & RS-232 Output Short Circuit Current & T1 \({ }_{\text {out }}\) or \(\mathrm{T} 2_{\text {out }}\) shorted to GND & & \(\pm 10\) & & mA \\
\hline
\end{tabular}

NOTE 1: Guaranteed by design.
2: See Figure 5 for definition.


Figure 3: General Test Circuit


Figure 4: Power-Off Source Resistance Configuration

\section*{TYPICAL PERFORMANCE CHARACTERISTICS}

 0100-6

\section*{DETAILED DESCRIPTION}

The ICL232 is a dual RS-232 transmitter/receiver powered by a single +5 V power supply which meets all EIA RS232C specifications and features low power consumption. The functional diagram (Figure 2) illustrates the major elements of the ICL232. The circuit is divided into three sections: a voltage quadrupler, dual transmitters, and dual receivers.

\section*{Voltage Converter}

An equivalent circuit of the dual charge pump is illustrated in Figure 5.
The voltage quadrupler contains two charge pumps which use two phases of an internally generated clock to generate +10 V and -10 V . The nominal clock frequency is 16 kHz . During phase one of the clock, capacitor C1 is charged to \(\mathrm{V}_{\mathrm{cc}}\). During phase two, the voltage on C 1 is added to \(\mathrm{V}_{\mathrm{cc}}\), producing a signal across C 2 equal to twice \(\mathrm{V}_{\mathrm{cc}}\). At the same time, C 3 is also charged to \(2 \mathrm{~V}_{\mathrm{cc}}\), and then during phase one, it is inverted with respect to ground to produce a signal across C 4 equal to \(-2 \mathrm{~V}_{\mathrm{cc}}\). The voltage converter accepts input voltages up to 5.5 V . The output impedance of the doubler \(\left(\mathrm{V}^{+}\right)\)is approximately 200 ohms, and the output impedance of the inverter \(\left(\mathrm{V}^{-}\right)\)is approximately 450 ohms. Typical graphs are presented which show the voltage converters output vs input voltage and output voltages vs load characteristics. The test circuit (Figure 3) uses 22 uF capacitors for C1-C4, however, the value is not critical. Increasing the values of C 1 and C 2 will lower the output impedance of the voltage doubler and inverter, and increasing the values of the reservoir capacitors, C3 and C4, lowers the ripple on the \(\mathrm{V}^{+}\)and \(\mathrm{V}^{-}\)supplies.


Figure 6: Slew Rate Definition

\section*{Transmitters}

The transmitters are TTL/CMOS compatible inverters which translate the inputs to RS-232 outputs. The input logic threshold is about \(26 \%\) of \(\mathrm{V}_{\mathrm{cc}}\), or 1.3 V for \(\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}\). A logic 1 at the input results in a voltage of between -5 V and \(\mathrm{V}^{-}\)at the output, and a logic 0 results in a voltage between +5 V and \(\left(\mathrm{V}^{+}-0.6 \mathrm{~V}\right)\). Each transmitter input has an internal 400 kilohm pullup resistor so any unused input can be left unconnected and its output remains in its low state. The output voltage swing meets the RS-232C specification of \(\pm 5 \mathrm{~V}\) minimum with the worst case conditions of: both transmitters driving 3 kohm minimum load impedance, \(\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}\), and maximum allowable operating temperature. The transmitters have an internally limited output slew rate which is less than \(30 \mathrm{~V} / \mathrm{us}\). The outputs are short circuit protected and can be shorted to ground indofinitoly. Tho powered down output impedanco is a minimum of 300 ohms with \(\pm 2 \mathrm{~V}\) applied to the outputs and \(\mathrm{V}_{\mathrm{cc}}=0 \mathrm{~V}\).


Figure 5: Dual Charge Pump


\section*{Receivers}

The receiver inputs accept up to \(\pm 30 \mathrm{~V}\) while presenting the required 3 to 7 kilohms input impedance even if the power is off \(\left(\mathrm{V}_{\mathrm{cc}}=0 \mathrm{~V}\right)\). The receivers have a typical input threshold of 1.3 V which is within the \(\pm 3 \mathrm{~V}\) limits, known as the transition region, of the RS-232 specification. The receiver output is OV to \(\mathrm{V}_{\mathrm{cc}}\). The output will be low whenever the input is greater than 2.4 V and high whenever the input is floating or driven between +0.8 V and -30 V . The receivers feature 0.5 V hysteresis to improve noise rejection.


0100-14
Figure 8: Receiver


Average Propagation Delay \(=\frac{\mathrm{t}_{\mathrm{phl}}+\mathrm{t}_{\mathrm{plh}}}{2}\)
Figure 9: Propagation Delay Definition

\section*{APPLICATIONS}

The ICL232 may be used for all RS-232 data terminal and communication links. It is particularly useful in applications where \(\pm 12 \mathrm{~V}\) power supplies are not available for conventional RS-232 interface circuits. The applications presented represent typical interface configurations.

A simple duplex RS-232 port with CTS/RTS handshaking is illustrated in Figure 10. Fixed output signals such as DTR (data terminal ready) and DSRS (data signaling rate select) is generated by driving them through a \(5 \mathrm{k} \Omega\) resistor connected to \(\mathrm{V}+\).

In applications requiring four RS-232 inputs and outputs (Figure 11), note that each circuit requires two charge pump capacitors (C1 and C2) but can share common reservoir capacitors (C3 and C4). The benefit of sharing common reservoir capacitors is the elimination of two capacitors and the reduction of the charge pump source impedance which effectively increases the output swing of the transmitters.


0100-9
Figure 10: Simple Duplex RS-232 Port with CTS/RTS Handshaking


Figure 11: Combining Two ICL232's for 4 Pairs of RS-232 Inputs and Outputs


\section*{MEMORY}
IM6653
4096-Bit CMOS UV EPROM 14-2 IM6654
4096-Bit CMOS UV EPROM 14-2

\section*{GENERAL DESCRIPTION}

The Harris IM6653 and IM6654 are fully decoded 4096 bit CMOS electrically programmable ROMs (EPROMs) fabricated with Harris' advanced CMOS processing technology. In all static states these devices exhibit the microwatt power dissipation typical of CMOS. Inputs and three-state outputs are TTL compatible and allow for direct interface with common system bus structures. On-chip address registers and chip select functions simplify system interfacing requirements.

The IM6653 and IM6654 are specifically designed for program development applications where rapid turn-around for program changes is required. The devices may be erased by exposing their transparent lids to ultra-violet light, and then re-programmed.

\section*{ORDERING INFORMATION}
\begin{tabular}{|l|c|c|}
\hline \multicolumn{1}{|c|}{\begin{tabular}{c} 
Part \\
Number
\end{tabular}} & \begin{tabular}{c} 
Temperature \\
Range
\end{tabular} & Package \\
\hline IM6653/4IJG & \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) & 24-Pin CERDIP \\
\hline IM6653/4-1IJG & \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) & 24-Pin CERDIP \\
\hline IM6653/4AIJG & \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) & 24-Pin CERDIP \\
\hline IM6653/4MJG* & \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) & 24-Pin CERDIP \\
\hline IM6653/4AMJG* & \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) & 24-Pin CERDIP \\
\hline
\end{tabular}
* Add /HR for HiRel processing


\section*{IM6653/IM6654 4096-Bit CMOS UV EPROM}

\section*{FEATURES}
- Organization - IM6653: \(1024 \times 4\)

IM6654: \(512 \times 8\)
- Low Power - 770 \(\mu\) W Maximum Standby
- High Speed
-300ns 10V Access Time For IM6653/54 AI
-450ns 5V Access Time For IM6653/54-1I
- Single +5 V Supply Operation
- UV Erasable
- Synchronous Operation For Low Power Dissipation
- Three-State Outputs and Chip Select for Easy System Expansion


0375-1
Figure 1: Functional Diagram
\(\qquad\)
-

\section*{IM6653/IM6654}

\section*{ABSOLUTE MAXIMUM RATINGS (IM6653/54 I, -1I, M)}

Supply Voltages
\begin{tabular}{|c|c|}
\hline \multicolumn{2}{|l|}{\(\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\text {SS }}\).} \\
\hline \(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\text {SS }}\) & 8.0 V \\
\hline Input or Output & \(\left(V_{S S}-0.3 V\right)\) to ( \(\left.V_{D D}+0.3 \mathrm{~V}\right)\) \\
\hline \multicolumn{2}{|l|}{Operating Range Range ( \(\mathrm{T}_{\mathrm{A}}\) )} \\
\hline Industrial & \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) \\
\hline Military & \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) \\
\hline
\end{tabular}

Storage Temperature Range ........... \(-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\) Lead Temperature (Soldering, 10sec) ............... 300 \({ }^{\circ} \mathrm{C}\)
NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

\section*{DC ELECTRICAL CHARACTERISTICS}
\(\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \% \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\right.\) Operating Temperature Range)
\begin{tabular}{|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{Symbol} & \multirow[t]{2}{*}{Parameter} & \multirow[t]{2}{*}{Test Conditions} & \multicolumn{2}{|l|}{IM6653/54I, -11, M} & \multirow[t]{2}{*}{Units} \\
\hline & & & Min & Max & \\
\hline \(\mathrm{V}_{\mathrm{IH}}\) & \multirow[t]{2}{*}{Logical "1" Input Voltage} & \(\bar{E}_{1}, \overline{\mathrm{~S}}\) & \(\mathrm{V}_{\mathrm{DD}}-2.0\) & & \multirow{3}{*}{V} \\
\hline \(\mathrm{V}_{\mathrm{IH}}\) & & Address Pins & 2.7 & & \\
\hline \(\mathrm{V}_{\text {IL }}\) & Logical '0" Input Voltage & & & 0.8 & \\
\hline 1 & Input Leakage & \(\mathrm{GND} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{DD}}\) & -1.0 & 1.0 & \(\mu \mathrm{A}\) \\
\hline \(\mathrm{V}_{\mathrm{OH}}\) & Logical "1" Output Voltage & \(\mathrm{l}_{\mathrm{OH}}=-0.2 \mathrm{~mA}\). & 2.4 & & V \\
\hline \(\mathrm{V}_{\mathrm{OL}}\) & Logical " 0 " Output Voltage & \(\mathrm{loL}=2.0 \mathrm{~mA}\) & & 0.45 & \\
\hline IOLK & Output Leakage & \(\mathrm{GND} \leq \mathrm{V}_{\mathrm{O}} \leq \mathrm{V}_{\text {CC }}\) & -1.0 & 1.0 & \multirow{3}{*}{\(\mu \mathrm{A}\)} \\
\hline ISTBY & \multirow[t]{2}{*}{Standby Supply Current} & \(\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}}\) & & 100 & \\
\hline ICC & & \(\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{DD}}\) & & 40 & \\
\hline IDD & Operating Supply Current (1) & \(\mathrm{f}=1 \mathrm{MHz}\) & & 6 & mA \\
\hline \(\mathrm{Cl}_{1}\) & Input Capacitance & Note 1 & & 7.0 & \multirow[t]{2}{*}{pF} \\
\hline \(\mathrm{C}_{0}\) & Output Capacitance & Note 1 & & 10.0 & \\
\hline
\end{tabular}

Note: 1. For design reference only, not \(100 \%\) tested.

\section*{AC ELECTRICAL CHARACTERISTICS}
\(\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \% \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pf}, \mathrm{T}_{\mathrm{A}}=\right.\) Operating Temperature Range)
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow{2}{*}{Symbol} & \multirow{2}{*}{Parameter} & \multicolumn{2}{|l|}{IM6653/54-11} & \multicolumn{2}{|l|}{IM6653/54 I} & \multicolumn{2}{|l|}{IIM6653/54 M} & \multirow{2}{*}{Units} \\
\hline & & Min & Max & Min & Max & Min & Max & \\
\hline TE 1 LQV & Access Time From \(\bar{E}_{1}\) & & 450 & & 550 & & 600 & \multirow{9}{*}{ns} \\
\hline TSLQV & Output Enable Time & & 110 & & 140 & & 150 & \\
\hline TE \({ }_{1} \mathrm{HQZ}\) & Output Disable Time & & 110 & & 140 & & 150 & \\
\hline \(\mathrm{TE}_{1} \mathrm{HE}_{1} \mathrm{~L}\) & \(\bar{E}_{1}\) Pulse Width (Positive) & 130 & & 150 & & 150 & & \\
\hline \(\mathrm{TE}_{1} \mathrm{LE}_{1} \mathrm{H}\) & \(\bar{E}_{1}\) Pulse Width (Negative) & 450 & & 550 & & 600 & & \\
\hline \(\mathrm{TAVE}_{1} \mathrm{~L}\) & Address Setup Time & 0 & & 0 & & 0 & & \\
\hline TE \({ }_{1}\) LAX & Address Hold Time & 80 & & 100 & & 100 & & \\
\hline \(\mathrm{TE}_{2} \mathrm{VE}_{1} \mathrm{~L}\) & Chip Enable Setup Time (6654) & 0 & & 0 & & 0 & & \\
\hline \(\mathrm{TE}_{1} \mathrm{LE}_{2} \mathrm{X}\) & Chip Enable Hold Time (6654) & 80 & & 100 & & 100 & & \\
\hline
\end{tabular}


RATINGS (IM6653/54AI, AM)

Input or Output Voltage \(\ldots . .\left(\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}\right)\) to \(\left(\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}\right)\) Temperature Range

Military . . . . . . . . . . . . . . . . . . . . . . . . . . \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\)

Storage Temperature Range . .......... \(-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\) Lead Temperature (Soldering, 10sec) ............... \(300^{\circ} \mathrm{C}\)

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

\section*{DC ELECTRICAL CHARACTERISTICS}
\(\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}\right.\) to \(10.5 \mathrm{~V} \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\) Operational Temperature Range)
\begin{tabular}{|c|c|c|c|c|c|}
\hline \multirow{2}{*}{Symbol} & \multirow{2}{*}{Parameter} & \multirow{2}{*}{Test Conditions} & \multicolumn{2}{|l|}{IM6653/54AI, AM} & \multirow{2}{*}{Units} \\
\hline & & & Min & Max & \\
\hline \(\mathrm{V}_{\mathrm{IH}}\) & Logical "1" Input Voltage & \(\bar{E}_{1}, \overline{\mathrm{~S}}\) & \(\mathrm{V}_{\mathrm{DD}}-2.0\) & & \multirow{3}{*}{V} \\
\hline \(\mathrm{V}_{\text {IH }}\) & & Address Pins & \(\mathrm{V}_{\mathrm{DD}}-2.0\) & & \\
\hline \(\mathrm{V}_{\text {IL }}\) & Logical "0" Input Voltage & & & 0.8 & \\
\hline 1 & Input Leakage & \(\mathrm{GND} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{DD}}\) & -1.0 & 1.0 & \(\mu \mathrm{A}\) \\
\hline \(\mathrm{V}_{\mathrm{OH}}\) & Logical "1" Output Voltage & \(\mathrm{l}_{\text {OUT }}=0\) (Note 1) & \(\mathrm{V}_{C C}-0.01\) & & \multirow[t]{2}{*}{V} \\
\hline \(\mathrm{V}_{\mathrm{OL}}\) & Logical "0" Output Voltage & IOUT \(=0\) (Note 1) & & \(\mathrm{V}_{\mathrm{SS}}+0.01\) & \\
\hline lolk & Output Leakage & \(\mathrm{V}_{\mathrm{SS}} \leq \mathrm{V}_{0} \leq \mathrm{V}_{\mathrm{CC}}\) & -1.0 & 1.0 & \multirow{3}{*}{\(\mu \mathrm{A}\)} \\
\hline ISTBY & \multirow[t]{2}{*}{Standby Supply Current} & \(\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{DD}}\) & & 100 & \\
\hline ICC & & \(\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{DD}}\) & & 40 & \\
\hline IDD & Operating Supply Current & \(\mathrm{f}=1 \mathrm{MHz}\) & & 12 & mA \\
\hline \(\mathrm{C}_{1}\) & Input Capacitance & Note 1 & & 7.0 & \multirow[t]{2}{*}{pF} \\
\hline \(\mathrm{C}_{0}\) & Output Capacitance & Note 1 & & 10.0 & \\
\hline
\end{tabular}

Note: 1. For design reference only, not \(100 \%\) tested.

\section*{AC ELECTRICAL CHARACTERISTICS}
( \(\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V} \pm 5 \% \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pf}, \mathrm{T}_{\mathrm{A}}=\) Operating Temperature Range)
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{Symbol} & \multirow[t]{2}{*}{Parameter} & \multicolumn{2}{|l|}{IM6653/54 AI} & \multicolumn{2}{|l|}{IM6653/54 AM} & \multirow[t]{2}{*}{Units} \\
\hline & & Min & Max & Min & Max & \\
\hline TE \({ }_{1}\) LQV & Access Time From \(\bar{E}_{1}\) & & 300 & & 350 & \multirow{9}{*}{ns} \\
\hline TSLQV & Output Enable Time & & 60 & & 70 & \\
\hline TE \({ }_{1}\) HQZ & Output Disable Time & & 60 & & 70 & \\
\hline \(T E_{1} \mathrm{HE}_{1} \mathrm{~L}\) & \(\bar{E}_{1}\) Pulse Width (Positive) & 125 & & 125 & & \\
\hline \(\mathrm{TE}_{1} \mathrm{LE}_{1} \mathrm{H}\) & \(\bar{E}_{1}\) Pulse Width (Negative) & 300 & & 350 & & \\
\hline \(\mathrm{TAVE}_{1} \mathrm{~L}\) & Address Setup Time & 0 & & 0 & & \\
\hline TE \({ }_{1}\) LAX & Address Hold Time & 60 & & 60 & & \\
\hline \(T E_{2} \mathrm{VE} \mathrm{E}_{1} \mathrm{~L}\) & Chip Enable Setup Time (6654) & 0 & & 0 & & \\
\hline \(\mathrm{TE}_{1} \mathrm{LE}_{2} \mathrm{X}\) & Chip Enable Hold Time (6654) & 60 & & 60 & & \\
\hline
\end{tabular}

PIN ASSIGNMENTS
\begin{tabular}{|c|c|c|l|}
\hline Pin & Symbol & \begin{tabular}{c} 
Active \\
Level
\end{tabular} & \multicolumn{1}{c|}{ Description } \\
\hline \(1-8,23\) & \(\mathrm{~A}_{0}-\mathrm{A}_{7}, \mathrm{~A}_{8}\) & - & Address Lines \\
\hline \(9-11,13-17\) & \(\mathrm{Q}_{0}-\mathrm{Q}_{7}\) \\
\(\mathrm{Q}_{0}-\mathrm{Q}_{3}\) & - & \begin{tabular}{l} 
Data Out lines, 6654 \\
Data Out lines, 6653
\end{tabular} \\
\hline 12 & \(\mathrm{~V}_{\mathrm{SS}}\) & - & Negative Supply \\
\hline 18 & Program & - & Programming pulse input \\
\hline 19 & \(\mathrm{~V}_{\mathrm{DD}}\) & - & Chip positive supply, normally tied to \(\mathrm{V}_{\mathrm{CC}}\) \\
\hline 20 & \(\overline{\mathrm{E}}_{1}\) & L & Strobe line, latches both address lines and, for 6654, Chip enable \(\overline{\mathrm{E}}_{2}\) \\
\hline 21 & \(\overline{\mathrm{~S}}\) & L & Chip select line, must be low for valid data out \\
\hline 22 & \(\mathrm{Ag}_{\mathrm{E}}\) & - & \begin{tabular}{l} 
Additional address line for 6653 \\
Chip enable line, latched by Chip enable \(\overline{\mathrm{E}}_{1}\) on 6654
\end{tabular} \\
\hline \(24^{\prime}\) & \(\mathrm{V}_{\mathrm{CC}}\) & - & Output buffer positive supply \\
\hline
\end{tabular}

\section*{READ MODE OPERATION}

In a typical READ operation address lines and chip enable \(\bar{E}_{2}{ }^{*}\) are latched by the falling edge of chip enable \(\mathrm{E}_{1}\) ( \(\mathrm{T}=0\) ). Valid data appears at the outputs one access time (TELQV) later, provided level-sensitive chip select line \(\overline{\mathrm{S}}\) is low ( \(T=3\) ). Data remains valid until either \(\mathrm{E}_{1}\) or \(\overline{\mathrm{S}}\) returns to a high level ( \(T=4\) ). Outputs are then forced to a high-Z state.
Address lines and \(\bar{E}_{2}\) must be valid one setup time before (TAVEL), and one hold time after (TELAX), the falling edge of \(\bar{E}_{1}\) starting the read cycle. Before becoming valid, Q output lines become active \((T=2)\). The \(Q\) output lines return to a high-Z state one output disable time ( \(\mathrm{TE}_{1} \mathrm{HQZ}\) ) after any rising edge on \(\bar{E}_{1}\) or \(\overline{\mathrm{S}}\).
The program line remains high throughout the READ cycle.
Chip enable line \(\bar{E}_{1}\) must remain high one minimum positive pulse width (TEHEL) before the next cycle can begin.


FUNCTION TABLE
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{Time Ref} & \multicolumn{4}{|c|}{Inputs} & \multirow[t]{2}{*}{Outputs Q} & \multirow[t]{2}{*}{Notes} \\
\hline & E1 & E2 & \(\overline{\mathbf{S}}\) & A & & \\
\hline -1 & H & X & x & X & Z & DEVICE INACTIVE \\
\hline 0 & \(\checkmark\) & L & X & V & Z & CYCLE BEGINS; ADDRESSES, \(\mathrm{E}_{2}\) LATCHED* \\
\hline 1 & L & X & X & X & Z & INTERNAL OPERATIONS ONLY \\
\hline 2 & L & X & L & X & A & OUTPUTS ACTIVE UNDER CONTROL OF \(\bar{E}_{1}, \overline{\mathrm{~S}}\) \\
\hline 3 & L & X & L & X & V & OUTPUTS VALID AFTER ACCESS TIME \\
\hline 4 & \(\rightarrow\) & X & L & X & V & READ COMPLETE \\
\hline 5 & H & X & X & X & Z & CYCLE ENDS (SAME AS -1) \\
\hline
\end{tabular}


Figure 4: Read and Program Cycle Timing

\section*{DC CHARACTERISTICS FOR PROGRAMMING OPERATION}
\(\left(V_{C C}=V_{D D}=5 V \pm 5 \% V_{S S}=0 V, T_{A}=25^{\circ} C\right)\)
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline Symbol & Parameter & Test Conditions & Min & Typ & Max & Units \\
\hline IPROG & Program Pin Load Current & & & 80 & 100 & mA \\
\hline \(\mathrm{V}_{\text {PROG }}\) & Programming Pulse Amplitude & & -38 & -40 & -42 & V \\
\hline ICC & \(V_{C C}\) Current & & & 0.1 & 5 & \multirow[t]{2}{*}{mA} \\
\hline IDD & \(\mathrm{V}_{\mathrm{DD}}\) Current & & & 40 & 100 & \\
\hline \(\mathrm{V}_{\text {IHA }}\) & Address Input High Voltage & & \(V_{D D}-2.0\) & & & \multirow{4}{*}{V} \\
\hline \(V_{\text {ILA }}\) & Address Input Low Voltage & & & & 0.8 & \\
\hline \(\mathrm{V}_{\text {IH }}\) & Data Input High Voltage & & \(V_{D D}-2.0\) & & & \\
\hline \(\mathrm{V}_{\text {IL }}\) & Data Input Low Voltage & & & & 0.8 & \\
\hline
\end{tabular}

\section*{AC CHARACTERISTICS FOR PROGRAMMING OPERATION}
\(\left(V_{C C}=V_{D D}=5 \mathrm{~V} \pm 5 \% V_{S S}=0 V, T_{A}=25^{\circ}\right)\)
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline Symbol & Parameter & Test Conditions & Min & Typ & Max & Units \\
\hline TPLPH & Program Pulse Width & \(\mathrm{t}_{\text {rise }}=\mathrm{t}_{\text {fall }}=5 \mu \mathrm{~s}\) & 18 & 20 & 22 & ms \\
\hline & Program Pulse Duty Cycle & & & & 75\% & \\
\hline TDVPL & Data Setup Time & & 9 & & & \multirow[b]{2}{*}{\(\mu \mathrm{S}\)} \\
\hline TPHDX & Data Hold Time & & 9 & & & \\
\hline \(\mathrm{TE}_{1} \mathrm{HE}_{1} \mathrm{~L}\) & Strobe Pulse Width & & 150 & & & \multirow{4}{*}{ns} \\
\hline \(\mathrm{TAVE}_{1} \mathrm{~L}\) & Address Setup Time & & 0 & & & \\
\hline \(\mathrm{TE}_{1} \mathrm{LE}_{1} \mathrm{X}\) & Address Hold Time & & 100 & & & \\
\hline TE \({ }_{1}\) LQV & Access Time & & & & 1000 & \\
\hline
\end{tabular}

\section*{PROGRAM MODE OPERATION}

Initially, all 4096 bits of the EPROM are in the logic one (output high) state. Selective programming of proper bit locations to " 0 " \(s\) is performed electrically.
In the PROGRAM mode for all EPROMs, \(\mathrm{V}_{\mathrm{CC}}\) and \(\mathrm{V}_{\mathrm{DD}}\) are tied together to a +5 V operating supply. High logic levels at all of the appropriate chip inputs and outputs must be set at \(V_{D D}-2 V\) minimum. Low logic levels must be set at \(\mathrm{V}_{\mathrm{SS}}+0.8 \mathrm{~V}\) maximum. Addressing of the desired location in PROGRAM mode is done as in the READ mode. Address and data lines are set at the desired logic levels, and PROGRAM and chip select ( \(\overline{\mathrm{S}}\) ) pins are set high. The address is latched by the downward edge on the strobe line ( \(\overline{\mathrm{E}}_{1}\) ). During valid DATA IN time, the PROGRAM pin is pulsed from \(V_{D D}\) to -40 V . This pulse initiates the programming of the device to the levels set on the data outputs. Duty cycle limitations are specified from chip heat dissipation considerations. PULSE RISE AND FALL TIMES MUST NOT BE FASTER THAN \(5 \mu \mathrm{~s}\).
Intelligent programmer equipment with successive READ/PROGRAM/VERIFY sequences is recommended.

\section*{PROGRAMMING SYSTEM CHARACTERISTICS}
1. During programming the power supply should be capable of limiting peak instantaneous current to 100 mA .
2. The programming pin is driven from \(V_{D D}\) to -40 volts ( \(\pm 2 \mathrm{~V}\) ) by pulses of 20 milliseconds duration. These pulses should be applied in the sequence shown in the flow chart. Pulse rise and fall times of 10 microseconds are recommended. Note that any individual location may be programmed at any time.
3. Addresses and data should be presented to the device within the recommended setup/hold time and high/low logic level margins. Both " \(A\) " ( 10 V ) and non " \(A\) " EPROMs are programmed at \(V_{C C}, V_{D D}\) of \(5 V \pm 5 \%\).
4. Programming is to be done at room temperature.

\section*{ERASING PROCEDURE}

The IM6653/54 are erased by exposure to high intensity short-wave ultraviolet light at a wavelength of \(2537 \AA\). The recommended integrated dose (i.e., UV intensity \(\times\) exposure time) is \(10 \mathrm{~W} \mathrm{sec} / \mathrm{cm}^{2}\). The lamps should be used without short-wave filters, and the IM6653/54 to be erased should be placed about one inch away from the lamp tubes. For best results it is recommended that the device remain inactive for 5 minutes after erasure, before reprogramming.
The erasing effect of UV light is cumulative. Care should be taken to protect EPROMs from exposure to direct sunlight or fluorescent lamps radiating UV light in the \(2000 \AA\) to \(4000 \AA ̊\) range.


Figure 5: Programming Flow Chart


Figure 6: IM6653 CMOS EPROMS as External Program Memory with the IM80C35


Figure 7: Using IM6654 CMOS EPROM To Extend Program Memory


PACKAGING INFORMATION

Ordering and Packaging Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15-2

\section*{Part Number Descriptions}

In December 1988, Harris acquired the General Electric Solid State division thereby adding former RCA, Intersil, and GE products to the total Harris Semiconductor portfolio. The three which apply to Data Acquisition products are shown below.
Part number descriptions are on the following pages.
\begin{tabular}{|l|c|}
\hline \multicolumn{2}{|c|}{\begin{tabular}{c} 
HARRIS SEMICONDUCTOR \\
PART NUMBER DESCRIPTIONS
\end{tabular}} \\
\hline PART ORIGIN/GROUP & \begin{tabular}{c} 
PART NUMBER \\
DESCRIPTION
\end{tabular} \\
\hline Harris-Origin Devices & A \\
\hline RCA-Origin Devices & B \\
\hline Intersil-Origin Devices & C \\
\hline
\end{tabular}

\section*{Part Number Description A}


Temperature

Family:
A: Analog
C: Communications
D: Digital
I: Interface
M: Memory
PL: Programmable Logic
S: Military/Aerospace
V: High Voltage

\section*{Package:}

1: Ceramic DIP
1B: Brazed Seal
2: TO-5
3: Epoxy DIP
4: Leadless Carriers
4P: Plastic Leaded Chip Carrier
5: Ceramic Substrate
7: Mini DIP
9: Flat Pack
9P: Small Outline
0: Chip Form
Temperature:
1: \(-55^{\circ} \mathrm{C}\) to \(+200^{\circ} \mathrm{C}\)
2: \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\)
4: \(-25^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\)
5: \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\)
6: \(100 \% 25^{\circ} \mathrm{C}\) Probe (Dice Only)
7: \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) with 96 hour burn-in
8: Dash 8 Program; hi-rel processing with burn-in
9: \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\)
\(9+:-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) with burn-in

\section*{Part Number Description \({ }^{8}\)}


\section*{Prefix:}

CA: Linear ICs

\section*{Package:}

D: Ceramic DIP
E: Plastic DIP
F: CERDIP
H: Chip
J: 3-Layer Ceramic Leadless Chip Carrier
K: Ceramic Flat Package
L: Single Layer Ceramic Leadless Chip Carrier
M: Small-Outline Plastic Package
Q: Plastic-Chip-Carrier Package

\section*{Part Number Description C}


Pin-Count Designators
\begin{tabular}{|c|ll|}
\hline Suffix & \multicolumn{1}{|c|}{ Number of Pins } \\
\hline A & 8 \\
B & 10 & \\
C & 12 & \\
D & 14 & \\
E & 16 & \\
F & 22 & \\
G & 24 & \\
H & 42 & \\
I & 28 & \\
J & 32 & \\
K & 35 & \\
L & 40 \\
N & 18 \\
P & 20 \\
R & 3 \\
W & 10 (0.230" pin circle, isolated case) \\
44 & 44 \\
\hline
\end{tabular}

\section*{Prefix:}

AD: Analog Devices Alternate Source
ADC: National Semiconductor Alternate Source
DG: Siliconix Alternate Source
ICL: Linear IC
ICM: Microperipheral IC
IH: Analog Switch Family
IM: Microcontroller IC

\section*{Temperature Range:}

C: Commercial: \(0^{\circ} \mathrm{C}\) to \(70^{\circ} \mathrm{C}\)
I: Industrial: \(-25^{\circ} \mathrm{C}\) to \(85^{\circ} \mathrm{C}\) or \(-40^{\circ} \mathrm{C}\) to \(85^{\circ} \mathrm{C}\) (Specified on Datasheet)
M: Military: \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\)

\section*{Package:}

B: SOIC
D: Ceramic (Side-Brazed) Dual-In-Line
F: Ceramic Flat-Pack
I: 16-Pin (. \(6 \times .7\) Pin Spacing) Hermetic Hybrid DIP
\(\mathrm{J}:\) CERDIP Dual-In-Line
L: Leadless Ceramic Quad-Pack
M: Plastic Quad-Pack (PQFP)
P: Plastic Dual-In-Line
S: T0-52
T: T0-5 (Also T0-78, T0-99, T0-100)
U: T0-72 (Also T0-18, T0-71)
Z: TO-92
N: Wafer
/D: Dice
\begin{tabular}{|l|l|}
\hline \multicolumn{2}{|c|}{ Exceptions to Package-Type Designators } \\
\hline & DG (Analog Switch \& MUX) Series \\
A & 10-Pin Metal Can \\
L & 14-Pin Flat Pack \\
P & Ceramic (Dual-In-Line Package (Special Order Only) \\
K & CERDIP \\
Y & SOIC \\
& AD (D/A Converter) Series \\
H & TO-52 \\
D & CERDIP Ceramic Dual-In-Line Package \\
N & Epoxy Dual-In-Line Package \\
R & TO-92 \\
\hline
\end{tabular}

\section*{ORDERING INFORMATION}

\section*{Part Number Systems Examples}


Example 1


\section*{Example 2}

ICL 7115 JC D L


\section*{Example 3}


Example 4

\title{
ORDERING INFORMATION \\ Part Number Systems Examples (Continued)
}


Example 5


Example 7


Example 6


Example 8

PACKAGE OUTLINES All dimensions given in inches and (millimeters).


TO-92 (ZR)
*SQ denotes a two lead package; center lead missing.

PACKAGE OUTLINES All dimensions given in inches and (millimeters).


PACKAGE OUTLINES All dimensions given in inches and (millimeters).

Figure A

\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|}
\hline \begin{tabular}{c} 
PKG. \\
CODE
\end{tabular} & \begin{tabular}{c} 
LEAD \\
COUNT
\end{tabular} & \begin{tabular}{c} 
DIM. \\
A.
\end{tabular} & \begin{tabular}{c} 
DIM. \\
\(\phi \mathrm{B}\)
\end{tabular} & \begin{tabular}{c} 
DIM. \\
\(\phi \mathrm{D}\)
\end{tabular} & \begin{tabular}{c} 
DIM. \\
e
\end{tabular} & \begin{tabular}{c} 
DIM. \\
F
\end{tabular} & \begin{tabular}{c} 
DIM. \\
K
\end{tabular} & \begin{tabular}{c} 
DIM. \\
K 1
\end{tabular} & \begin{tabular}{c} 
DIM. \\
L
\end{tabular} & \begin{tabular}{c} 
DIM. \\
a
\end{tabular} \\
\hline x & \begin{tabular}{c}
10 \\
TO-100
\end{tabular} & \(\frac{.165}{.185}\) & \(\frac{.016}{.018}\) & \(\frac{.345}{.365}\) & \(\frac{.220}{.240}\) & \(\frac{.020}{.040}\) & \(\frac{.028}{.034}\) & \(\frac{.028}{.040}\) & \(\frac{.505}{.550}\) & \(\frac{.015}{.040}\) \\
\hline
\end{tabular}

TO-100 METAL CAN
* Solder dip finish add +0.003 inches.

Figure B


TO-100 (TW, TX)

TO-100 METAL CAN LIST
HI-200
TO-100
TO-100
TO-100
TO-100
TO-100
TO-100
TO-100

TO-100

TO-100
TO-100

TO-100

Figure A
Figure A
Figure A
Figure A
Figure A
Figure A
Figure A
Figure B

Figure B
Figure B

Figure B

PACKAGE OUTLINES All dimensions given in inches and (millimeters).


\section*{(4, 16, and 20 Pin CERDIP Packages (only)}

Package Designator by MSI, SSI, LSI
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline AD7520 & MSI & 16-PIN & CERDIP & HI-5043 & SSI & 16-PIN & CERDIP \\
\hline AD7523 & MSI & 16-PIN & CERDIP & HI-5044 & SSI & 16-PIN & CERDIP \\
\hline AD7530 & MSI & 16-PIN & CERDIP & HI-5045 & SSI & 16-PIN & CERDIP \\
\hline ADC0802 & MSI & 20-PIN & CERDIP & HI-5046 & SSI & 16-PIN & CERDIP \\
\hline ADC0803 & MSI & 20-PIN & CERDIP & HI-5046A & SSI & 16-PIN & CERDIP \\
\hline ADC0804 & MSI & 20-PIN & CERDIP & HI-5047 & SSI & 16-PIN & CERDIP \\
\hline DG200 & LSI & 14-PIN & CERDIP & HI-5047A & SSI & 16-PIN & CERDIP \\
\hline DG201 & LSI & 16-PIN & CERDIP & HI-5048 & SSI & 16-PIN & CERDIP \\
\hline DG201A & MSI & 16-PIN & CERDIP & HI-5049 & SSI & 16-PIN & CERDIP \\
\hline DG202 & MSI & 16-PIN & CERDIP & HI-5050 & SSI & 16-PIN & CERDIP \\
\hline DG300 & LSI & 14-PIN & CERDIP & HI-5051 & SSI & 16-PIN & CERDIP \\
\hline DG301 & LSI & 14-PIN & CERDIP & HI-201HS & MSI & 16-PIN & CERDIP \\
\hline DG302 & LSI & 14-PIN & CERDIP & ICL232 & MSI & 16-PIN & CERDIP \\
\hline DG303 & LSI & 14-PIN & CERDIP & ICL8052 & LSI & 14-PIN & CERDIP \\
\hline DG308A & MSI & 16-PIN & CERDIP & ICL8068 & LSI & 14-PIN & CERDIP \\
\hline DG309 & MSI & 16-PIN & CERDIP & ICM7207 & LSI & 14-PIN & CERDIP \\
\hline DG508A & MSI & 16-PIN & CERDIP & IH5040 & MSI & 16-PIN & CERDIP \\
\hline DG509A & MSI & 16-PIN & CERDIP & IH5041 & MSI & 16-PIN & CERDIP \\
\hline HI-200 & SSI & 14-PIN & CERDIP & IH5042 & MSI & 16-PIN & CERDIP \\
\hline HI-201 & SSI & 16-PIN & CERDIP & IH5043 & MSI & 16-PIN & CERDIP \\
\hline HI-222 & SSI & 16-PIN & CERDIP & IH5044 & MSI & 16-PIN & CERDIP \\
\hline HI-304 & SSI & 14-PIN & CERDIP & IH5045 & MSI & 16-PIN & CERDIP \\
\hline HI-305 & SSI & 14-PIN & CERDIP & IH5046 & MSI & 16-PIN & CERDIP \\
\hline HI-306 & SSI & 14-PIN & CERDIP & IH5047 & MSI & 16-PIN & CERDIP \\
\hline HI-307 & SSI & 14-PIN & CERDIP & IH5108 & LSI & 16-PIN & CERDIP \\
\hline HI-381 & SSI & 14-PIN & CERDIP & IH5140 & MSI & 16-PIN & CERDIP \\
\hline HI-384 & SSI & 16-PIN & CERDIP & IH5141 & MSI & 16-PIN & CERDIP \\
\hline HI-387 & SSI & 16-PIN & CERDIP & IH5142 & MSI & 16-PIN & CERDIP \\
\hline HI-390 & SSI & 16-PIN & CERDIP & IH5143 & MSI & 16-PIN & CERDIP \\
\hline HI-508 & SSI & 16-PIN & CERDIP & IH5144 & MSI & 16-PIN & CERDIP \\
\hline HI-508A & SSI & 16-PIN & CERDIP & IH5145 & MSI & 16-PIN & CERDIP \\
\hline HI-509 & SSI & 16-PIN & CERDIP & IH5148 & LSI & 16-PIN & CERDIP \\
\hline HI-509A & SSI & 16-PIN & CERDIP & IH5149 & LSI & 16-PIN & CERDIP \\
\hline HI-539 & SSI & 16-PIN & CERDIP & IH5150 & LSI & 16-PIN & CERDIP \\
\hline HI-548 & SSI & 16-PIN & CERDIP & IH5151 & LSI & 16-PIN & CERDIP \\
\hline HI-549 & SSI & 16-PIN & CERDIP & IH5208 & LSI & 16-PIN & CERDIP \\
\hline HI-1818A & SSI & 16-PIN & CERDIP & IH5352 & MSI & 16-PIN & CERDIP \\
\hline HI-1828A & SSI & 16-PIN & CERDIP & IH6108 & MSI & 16-PIN & CERDIP \\
\hline HI-5040 & SSI & 16-PIN & CERDIP & IH6201 & MSI & 16-PIN & CERDIP \\
\hline HI-5041 & SSI & 16-PIN & CERDIP & IH6208 & MSI & 16-PIN & CERDIP \\
\hline HI-5042 & SSI & 16-PIN & CERDIP & & & & \\
\hline
\end{tabular}
OUTLINE DIMENSIONS-FRIT (CERDIP) PACKAGES


OUTLINE DIMENSIONS-FRIT (CERDIP) PACKAGES
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline LEADS & 1 & A2 & B & 81 & c & D & E1 & \({ }_{\text {e }}\) & e & \(\llcorner\) & D1 & A1 & \(\alpha\) \\
\hline 8 & \[
.200
\] & \[
\begin{array}{r}
.140 \\
.170 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .040 \\
& .065 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.375 \\
.395 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .245 \\
& .265 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.290 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\underset{\text { MIN }}{.125}
\] & \[
\begin{aligned}
& .005 \\
& \text { HIN }
\end{aligned}
\] & \[
\begin{aligned}
& .015 \\
& .060
\end{aligned}
\] & 0
\(15^{\circ}\) \\
\hline 14881 & \[
\begin{array}{r}
.200 \\
\text { max } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.140 \\
.170 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.065 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.750 \\
.785 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.245 \\
.265 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.290 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .125 \\
& \mathrm{MIN} \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .005 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
.060 \\
\hline
\end{array}
\] & 0
0
15 \\
\hline 14 MSI & \[
\begin{aligned}
& .200 \\
& \text { Mux } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.140 \\
.170 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.065 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .008 \\
& .015
\end{aligned}
\] & \[
\begin{aligned}
& .750 \\
& .785 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.265 \\
.285 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.290 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
-100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .125 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .005 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
.060 \\
\hline
\end{array}
\] & 15

\(5^{\circ}\)

0 \\
\hline 14 LSI & \[
\begin{array}{r}
.200 \\
\text { mux } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.140 \\
.170 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.065 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .008 \\
& .015 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .750 \\
& .785 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.285 \\
.305 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.300 \\
.320 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .125 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .005 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .015 \\
& .060 \\
& \hline
\end{aligned}
\] & 150 \({ }^{\circ}\) \\
\hline 16 SSI & \[
\begin{aligned}
& .200 \\
& \text { mix } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.140 \\
.170 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .040 \\
& .065 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .008 \\
& .015 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .750 \\
& .785 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.245 \\
.265 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.290 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.125 \\
\text { MIN } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .005 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
.060 \\
\hline
\end{array}
\] & 0
\(15^{\circ}\) \\
\hline 16 MSI & \[
\begin{array}{r}
.200 \\
\text { MXX } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.140 \\
.170 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.065 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .008 \\
& .015 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .750 \\
& .785 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.265 \\
.285 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.290 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .125 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .005 \\
& \text { MIN }
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
.060 \\
\hline
\end{array}
\] & 1500 \\
\hline 16 LSI & \[
\begin{array}{r}
.200 \\
\text { Max } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.140 \\
.170 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.065 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
.750
\] & \[
\begin{array}{r}
.285 \\
.305 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.300 \\
.320 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .125 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .005 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
.060 \\
\hline
\end{array}
\] & 0
\(15^{\circ}\)
0 \\
\hline 18 & \[
\begin{array}{r}
.200 \\
\text { max } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.140 \\
.170 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.065 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.880 \\
.915 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.285 \\
.305 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.300 \\
.320 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .125 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.005 \\
\text { MIN } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.060 \\
\hline
\end{array}
\] & 0
15 \\
\hline 20 MSI & \[
\begin{aligned}
& .200 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.140 \\
.170 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.065 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
940 \\
1.000 \\
\hline
\end{array}
\] & \begin{tabular}{l}
.265 \\
.285 \\
\hline
\end{tabular} & . 290 & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .125 \\
& \text { MIN }
\end{aligned}
\] & \({ }^{.005}\) & \begin{tabular}{l}
.015 \\
.060 \\
\hline
\end{tabular} & \({ }_{15}{ }^{\circ}\) \\
\hline 20 LSI & \[
\begin{array}{r}
.200 \\
\text { max }
\end{array}
\] & \[
\begin{array}{r}
.140 \\
.170 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .040 \\
& .065 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .008 \\
& .015 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
940 \\
1.000 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.285 \\
.305 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.300 \\
.320 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.125 \\
\text { MIN } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .005 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
.060 \\
\hline
\end{array}
\] & 0
150 \\
\hline 22 & \[
\begin{aligned}
& .225 \\
& \mathrm{max}
\end{aligned}
\] & \[
\begin{array}{r}
.150 \\
.180 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.065 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
1.055 \\
1.100 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.375 \\
.395 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.400 \\
.420 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .125 \\
& \text { MIN }
\end{aligned}
\] & \[
\begin{aligned}
& .005 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .015 \\
& .060 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
0^{\circ} \\
15^{\circ} \\
\hline
\end{array}
\] \\
\hline 26 SKNY & \[
\begin{array}{r}
.200 \\
\text { max } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.150 \\
.180 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.065 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& 1.240 \\
& 1.280 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.285 \\
.305 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.300 \\
.320 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .125 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .005 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .015 \\
& .060 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
0^{\circ} \\
15^{\circ} \\
\hline
\end{array}
\] \\
\hline 24 & \[
\begin{aligned}
& .225 \\
& \mathrm{mx}
\end{aligned}
\] & \[
\begin{array}{r}
.150 \\
.180 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .040 \\
& .065 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& 1.240 \\
& 1.270
\end{aligned}
\] & \[
\begin{aligned}
& .515 \\
& .535 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.595 \\
.615 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
3 S C
\end{array}
\] & \[
\begin{aligned}
& .125 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .005 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
.060 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
0^{\circ} \\
15^{\circ} \\
\hline
\end{array}
\] \\
\hline 28 & \[
\begin{aligned}
& .225 \\
& \text { max } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.150 \\
.180 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.065 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& 1.440 \\
& 1.480 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.515 \\
.535 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.595 \\
.615 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .125 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .005 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
.060 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
0^{\circ} \\
15^{\circ} \\
\hline
\end{array}
\] \\
\hline 40 & \[
.225
\] & \[
\begin{array}{r}
.160 \\
.200 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .040 \\
& .065 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
2.035 \\
2.095 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.515 \\
.535 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.595 \\
.615 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .125 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .005 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .015 \\
& .060 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
0^{\circ} \\
15^{\circ} \\
\hline
\end{array}
\] \\
\hline
\end{tabular}


\section*{OUTLINE DIMENSIONS-PLCC (PLASTIC LEADED CHIP CARRIERS)}
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline LEADS & A & 11 & D & D1 & E & E1 & e \\
\hline 28 & \[
\begin{array}{r}
.165 \\
.180 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.090 \\
.120 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.485 \\
.495
\end{array}
\] & \[
\begin{array}{r}
.450 \\
.456 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .485 \\
& .495 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.450 \\
.456 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.050 \\
.050 \\
\hline
\end{array}
\] \\
\hline 64 & \[
\begin{array}{r}
.165 \\
.180 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .090 \\
& .120 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .685 \\
& .695
\end{aligned}
\] & \[
\begin{array}{r}
.650 \\
.656 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .685 \\
& .695 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .650 \\
& .656 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .050 \\
& .050
\end{aligned}
\] \\
\hline 68 & \[
\begin{array}{r}
.165 \\
.200 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.090 \\
.130 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.985 \\
.995 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.950 \\
.958 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .985 \\
& .995 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .950 \\
& .958
\end{aligned}
\] & \[
\begin{aligned}
& .050 \\
& .050
\end{aligned}
\] \\
\hline
\end{tabular}
Packaging
OUTLINE DIMENSIONS-PL


OUTLINE DIMENSIONS-PLASTIC DIPS
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline LEADS & \(A\) & A2 & B & B1 & C & D & E1 & \(e_{A}\) & e & 1 & D1 & A1 & \(\alpha\) \\
\hline 8 & \[
\begin{array}{r}
.200 \\
\text { max } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.125 \\
.135 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.022 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.070 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.370 \\
.390 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.240 \\
.260 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.290 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
8 S C \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .115 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .005 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
\text { MIN } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
0^{\circ} \\
15^{\circ} \\
\hline
\end{array}
\] \\
\hline 14 & \[
\begin{array}{r}
.200 \\
\text { max } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.125 \\
.135 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.022 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.070 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .008 \\
& .015 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.745 \\
.770 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.240 \\
.260 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.290 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .115 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .003 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
\text { MIN } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
0^{\circ} \\
15^{\circ} \\
\hline
\end{array}
\] \\
\hline 16 & \[
\begin{aligned}
& .200 \\
& \text { MaX } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.125 \\
.135 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.022 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.070 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.745 \\
.770 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.240 \\
.260 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.290 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .115 \\
& \text { HIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .005 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
\text { HIN } \\
\hline
\end{array}
\] & \(\begin{array}{r}0^{\circ} \\ 15^{\circ} \\ \hline\end{array}\) \\
\hline 18 & \[
\begin{array}{r}
.200 \\
\text { max } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.125 \\
.135 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.022 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.070 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.845 \\
.900 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.240 \\
.260 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.290 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .115 \\
& \text { WIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .005 \\
& \text { WIN } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
\text { MIN } \\
\hline
\end{array}
\] & \(0^{\circ}\)
15 \\
\hline 20 & \[
\begin{array}{r}
.200 \\
\text { max } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.125 \\
.135 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.022 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .040 \\
& .070 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& 1.010 \\
& 1.040 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.240 \\
.260 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.290 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.115 \\
\text { MIN } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .005 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
\text { MIN } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
0^{\circ} \\
15^{\circ} \\
\hline
\end{array}
\] \\
\hline 22 & \[
\begin{array}{r}
.200 \\
\text { max } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.145 \\
.165 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.022 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .040 \\
& .070 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& 1.090 \\
& 1.120 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.335 \\
.355 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.390 \\
.410 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.115 \\
\text { MIN } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .005 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
\text { MIN } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
0^{\circ} \\
15^{\circ} \\
\hline
\end{array}
\] \\
\hline 24 SKAY & \[
\begin{array}{r}
.200 \\
\text { max } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.125 \\
.135 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.022 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .040 \\
& .070 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{gathered}
1.240 \\
\operatorname{Max} \\
\hline
\end{gathered}
\] & \[
\begin{array}{r}
.240 \\
.260 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.290 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .100 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.005 \\
\text { MIN } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
\text { MIN } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
0^{\circ} \\
15^{\circ} \\
\hline
\end{array}
\] \\
\hline 24 & \[
\begin{aligned}
& .225 \\
& \text { Max } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.165 \\
.165 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.022 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.070 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
1.240 \\
1.270 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.535 \\
.560 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.590 \\
.610 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
.160 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.005 \\
\text { MIN } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .015 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
0^{\circ} \\
15^{\circ} \\
\hline
\end{array}
\] \\
\hline 28 & \[
\begin{array}{r}
.225 \\
\text { Max } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.145 \\
.165 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.022 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.070 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& 1.440 \\
& 1.470 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.535 \\
.560 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.590 \\
.610 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
.160 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .005 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .015 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
0^{\circ} \\
15^{\circ} \\
\hline
\end{array}
\] \\
\hline 40 & \[
\begin{aligned}
& .225 \\
& \text { max }
\end{aligned}
\] & \[
\begin{aligned}
& .145 \\
& .165 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
.022 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .040 \\
& .070 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .008 \\
& .015
\end{aligned}
\] & \[
\begin{aligned}
& 2.030 \\
& 2.070 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.535 \\
.560 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .590 \\
& .610 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
-100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
.160
\end{array}
\] & \[
\begin{aligned}
& .005 \\
& \text { MIM }
\end{aligned}
\] & \[
\begin{aligned}
& .015 \\
& \text { MIM }
\end{aligned}
\] & \[
\begin{array}{r}
0^{\circ} \\
15^{\circ} \\
\hline
\end{array}
\] \\
\hline
\end{tabular}
Packaging
OUTLINE DIMENSIONS-SMALL OUTLINE PACKAGES (SOP)


OUTLINE DIMENSIONS-SMALL OUTLINE PACKAGES (SOP)
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline LEADS & A & A1 & B & C & D & E & e & H & h & L & \(\alpha\) \\
\hline 8 (N) & \[
\begin{array}{r}
.054 \\
.068 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .004 \\
& .009 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.014 \\
.019 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .0075 \\
& .0098 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.189 \\
.196 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.150 \\
.157
\end{array}
\] & \[
\begin{array}{r}
.050 \\
\text { BSC }
\end{array}
\] & \[
\begin{aligned}
& .229 \\
& .244
\end{aligned}
\] & \[
\begin{aligned}
& .010 \\
& .019
\end{aligned}
\] & \[
\begin{aligned}
& .016 \\
& .050
\end{aligned}
\] & \(0^{\circ}\)
8 \\
\hline 14 (N) & \[
\begin{array}{r}
.054 \\
.068 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .004 \\
& .009 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .014 \\
& .019
\end{aligned}
\] & \[
\begin{aligned}
& .0075 \\
& .0098 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .337 \\
& .344 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.150 \\
.157 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.050 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .229 \\
& .244 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.010 \\
.019 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .016 \\
& .050 \\
& \hline
\end{aligned}
\] & \(0^{0}\)
8 \\
\hline 16 ( H ) & \[
\begin{aligned}
& .054 \\
& .068
\end{aligned}
\] & \[
\begin{aligned}
& .004 \\
& .009
\end{aligned}
\] & \[
\begin{array}{r}
.014 \\
.019 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .0075 \\
& .0098
\end{aligned}
\] & \[
\begin{aligned}
& .386 \\
& .393
\end{aligned}
\] & \[
\begin{array}{r}
.150 \\
.157 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.050 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .229 \\
& .244 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .010 \\
& .019
\end{aligned}
\] & \[
\begin{aligned}
& .016 \\
& .050 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& 0^{0} \\
& 8^{0}
\end{aligned}
\] \\
\hline 16 (W) & \[
\begin{aligned}
& .093 \\
& .104 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .004 \\
& .019 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.014 \\
.019 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.0091 \\
.0125 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.398 \\
.413 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.292 \\
.299 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.050 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.394 \\
.419 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.010 \\
.029 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.016 \\
.050 \\
\hline
\end{array}
\] & \(0^{\circ}\)
8 \\
\hline 20 (H) & \[
\begin{aligned}
& .093 \\
& .104
\end{aligned}
\] & \[
\begin{aligned}
& .004 \\
& .019 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.014 \\
.019 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.0091 \\
.0125 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.497 \\
.511 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.292 \\
.299 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.050 \\
\text { BSC }
\end{array}
\] & \[
\begin{array}{r}
.394 \\
.419 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.010 \\
.029 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.016 \\
.050 \\
\hline
\end{array}
\] & \(0^{0}\)
8 \\
\hline 24 (W) & \[
\begin{aligned}
& .093 \\
& .104 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .004 \\
& .011 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.014 \\
.019 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.0091 \\
.0125 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .599 \\
& .614 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.292 \\
.299 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.050 \\
\text { BSC }
\end{array}
\] & \[
\begin{array}{r}
.394 \\
.419 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.010 \\
.029 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.016 \\
.050 \\
\hline
\end{array}
\] & \(0^{\circ}\)
8 \\
\hline 28 (W) & \[
\begin{array}{r}
.093 \\
.104 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.004 \\
.011 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.014 \\
.019 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.0091 \\
.0125 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.697 \\
.712 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.292 \\
.299
\end{array}
\] & \[
\begin{array}{r}
.050 \\
\text { BSC }
\end{array}
\] & \[
\begin{array}{r}
.394 \\
.419 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.010 \\
.029 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.016 \\
.050 \\
\hline
\end{array}
\] & \(0^{\circ}\)
8
8 \\
\hline
\end{tabular}
Packaging
OUTLINE DIMENSIONS-CERAMIC DIPS (SIDE BRAZE)


OUTLINE DIMENSIONS-CERAMIC DIPS (SIDE BRAZE)
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline LEADS & A & A2 & B & B1 & C & D & E1 & E & e & L & S & 11 \\
\hline 8 & \[
\begin{array}{r}
.200 \\
\text { Max }
\end{array}
\] & \[
\begin{array}{r}
.080 \\
.110 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.070 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.380 \\
.400 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.280 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.290 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .125 \\
& \text { MIN }
\end{aligned}
\] & \[
\begin{aligned}
& .055 \\
& \text { max }
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
.060 \\
\hline
\end{array}
\] \\
\hline 14 & \[
\begin{aligned}
& .200 \\
& \text { max }
\end{aligned}
\] & \[
\begin{array}{r}
.080 \\
.110 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .015 \\
& .023
\end{aligned}
\] & \[
\begin{array}{r}
.040 \\
.070 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .008 \\
& .015
\end{aligned}
\] & \[
\begin{aligned}
& .735 \\
& .770
\end{aligned}
\] & \[
\begin{array}{r}
.280 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.290 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC }
\end{array}
\] & \[
\begin{array}{r}
.125 \\
\text { MIN } \\
\hline
\end{array}
\] & \[
.098
\] & \[
\begin{array}{r}
.015 \\
.060 \\
\hline
\end{array}
\] \\
\hline 16 & \[
\begin{aligned}
& .200 \\
& \text { max }
\end{aligned}
\] & \[
\begin{array}{r}
.080 \\
.110 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.065 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.790 \\
.820 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.280 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.290 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.125 \\
\text { MIN } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .080 \\
& \text { MAX }
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
.060 \\
\hline
\end{array}
\] \\
\hline 18 & \[
\begin{aligned}
& .200 \\
& \text { max }
\end{aligned}
\] & \[
\begin{array}{r}
.080 \\
.110 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .015 \\
& .023
\end{aligned}
\] & \[
\begin{array}{r}
.040 \\
.065 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.890 \\
.910 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.280 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.290 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC }
\end{array}
\] & \[
\begin{aligned}
& .125 \\
& \text { HIN }
\end{aligned}
\] & \[
\begin{aligned}
& .098 \\
& \text { MNX }
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
.060 \\
\hline
\end{array}
\] \\
\hline 20 & \[
.200
\] & \[
\begin{array}{r}
.080 \\
.110 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .015 \\
& .023
\end{aligned}
\] & \[
\begin{array}{r}
.040 \\
.065 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .990 \\
& 1.010
\end{aligned}
\] & \[
\begin{array}{r}
.280 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.290 \\
.310 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
.125
\] & \[
\begin{aligned}
& .080 \\
& \text { MAX }
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
.060 \\
\hline
\end{array}
\] \\
\hline 22 & \[
\begin{array}{r}
.200 \\
\text { max } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.080 \\
.110 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.065 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& 1.060 \\
& 1.090 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.380 \\
.410 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.390 \\
.420 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{array}{r}
125 \\
.
\end{array}
\] & \[
\begin{aligned}
& .080 \\
& \text { max }
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
.060 \\
\hline
\end{array}
\] \\
\hline 24 & \[
\begin{aligned}
& .225 \\
& \text { max } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.080 \\
.110 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.065 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& 1.185 \\
& 1.215 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.570 \\
.610 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.590 \\
.620 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .125 \\
& \text { HIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .080 \\
& \text { max } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
.060 \\
\hline
\end{array}
\] \\
\hline 28 & \[
\begin{aligned}
& .225 \\
& \text { max }
\end{aligned}
\] & \[
\begin{array}{r}
.080 \\
.190 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.015 \\
.023 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.040 \\
.065 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& 1.385 \\
& 1.415 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.570 \\
.610 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.590 \\
.620 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .100 \\
& \text { BSC } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .125 \\
& \text { MIN } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& .080 \\
& \text { max }
\end{aligned}
\] & \[
\begin{array}{r}
.015 \\
.060 \\
\hline
\end{array}
\] \\
\hline 40 & \[
.225
\] & \[
\begin{array}{r}
.080 \\
.110 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& .015 \\
& .023
\end{aligned}
\] & \[
\begin{aligned}
& .040 \\
& .065 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.008 \\
.015 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& 1.980 \\
& 2.020 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{r}
.570 \\
.610 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.590 \\
.620 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
.100 \\
\text { BSC } \\
\hline
\end{array}
\] & \[
\underset{\text { HIN }}{.125}
\] & \[
\begin{aligned}
& .080 \\
& \text { max }
\end{aligned}
\] & \[
\begin{aligned}
& .015 \\
& .060 \\
& \hline
\end{aligned}
\] \\
\hline
\end{tabular}

\section*{Packaging}

20 PAD CERAMIC LEADLESS CHIP CARRIER
28 PAD CERAMIC LEADLESS CHIP CARRIER


44 PAD CERAMIC LEADLESS CHIP CARRIER

High Reliability, Military /883B Products ..... 16-2
Surface Mount Products ..... 16-6
New Products
HI-5701 6 Bit, 30 MSPS Flash A/D Converter ..... 16-9
HI-7153 8-Channel 10 Bit High Speed Sampling A/D Converter ..... 16-10

\section*{Harris Semiconductor Data Acquisition}

\section*{High Reliability/Military Specification/883B Products Analog Switches}
\begin{tabular}{|c|c|c|c|c|}
\hline NUMERIC DEVICE LIST & DESCRIPTION & LDS & \[
\begin{aligned}
& \text { PKG } \\
& \text { CODE }
\end{aligned}
\] & PACKAGE \\
\hline DG180AA/883B
DG180AL/883B
DG180AP/883B & Dual SPST Analog Switch, 10 OHM & \[
\begin{array}{|l|}
\hline 10 \\
14 \\
14
\end{array}
\] & \[
\begin{aligned}
& \text { L5 } \\
& \text { A2 } \\
& \text { AA }
\end{aligned}
\] & \begin{tabular}{l}
Can \\
Flat Pack \\
SB CerDIP
\end{tabular} \\
\hline \[
\begin{aligned}
& \text { DG181AA/883B } \\
& \text { DG181AL/883B } \\
& \text { DG181AP/883B }
\end{aligned}
\] & Dual SPST Analog Switch, 30 OHM & \[
\begin{array}{|l|}
\hline 10 \\
14 \\
14 \\
\hline
\end{array}
\] & \[
\begin{array}{|l}
\hline \text { L5 } \\
\text { A2 } \\
\text { AA }
\end{array}
\] & \begin{tabular}{l}
Can \\
Flat Pack \\
SB CerDIP
\end{tabular} \\
\hline \[
\begin{aligned}
& \text { DG182AA/883B } \\
& \text { DG182AP/883B }
\end{aligned}
\] & Dual SPST Analog Switch, 75 OHM & \[
\begin{array}{|l}
10 \\
14 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& L 5 \\
& A A
\end{aligned}
\] & Can SB CerDIP \\
\hline \[
\begin{aligned}
& \text { DG183AL/883B } \\
& \text { DG183AP/883B }
\end{aligned}
\] & Dual DPST Analog Switch, 10 OHM & \[
\begin{array}{|l|}
\hline 14 \\
16 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& A 2 \\
& A A
\end{aligned}
\] & Flat Pack SB CerDIP \\
\hline \[
\begin{aligned}
& \text { DG184AL/883B } \\
& \text { DG184AP/883B }
\end{aligned}
\] & Dual DPST Analog Switch, 30 OHM & \[
\begin{array}{|l|}
\hline 14 \\
16 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& A 2 \\
& A A
\end{aligned}
\] & Flat Pack SB CerDIP \\
\hline DG185AP/883B & Dual DPST Analog Switch, 75 OHM & 16 & AA & SB CerDIP \\
\hline \begin{tabular}{l} 
DG186AA/883B \\
DG186AL/883B \\
DG186AP/883B \\
\hline
\end{tabular} & SPDT Analog Switch, 10 OHM & \[
\begin{array}{|l}
10 \\
14 \\
14 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \mathrm{L} 5 \\
& \text { A2 } \\
& \text { AA }
\end{aligned}
\] & \begin{tabular}{l}
Can \\
Flat Pack \\
SB CerDIP
\end{tabular} \\
\hline DG187AA/883B DG187AL/883B DG187AP/883B & SPDT Analog Switch, 30 OHM & \[
\begin{array}{|l}
\hline 10 \\
14 \\
14 \\
\hline
\end{array}
\] & \[
\begin{array}{|l}
\hline L 5 \\
A 2 \\
A A \\
\hline
\end{array}
\] & \begin{tabular}{l}
Can \\
Flat Pack \\
SB CerDIP
\end{tabular} \\
\hline \[
\begin{aligned}
& \text { DG188AA/883B } \\
& \text { DG188AP/883B }
\end{aligned}
\] & SPDT Analog Switch, 75 OHM & \[
\begin{aligned}
& 10 \\
& 14 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{L5} \\
& \text { AA }
\end{aligned}
\] & Can SB CerDIP \\
\hline DG189AP/883B & Dual SPDT Analog Switch, 10 OHM & 16 & AA & SB CerDIP \\
\hline \[
\begin{aligned}
& \text { DG190AL/883B } \\
& \text { DG190AP/883B }
\end{aligned}
\] & Dual SPDT Analog Switch, 30 OHM & \[
\begin{array}{|l|}
\hline 14 \\
16
\end{array}
\] & \[
\begin{aligned}
& \mathrm{A} 2 \\
& A A
\end{aligned}
\] & Flat Pack SB CerDIP \\
\hline \[
\begin{array}{|l|}
\hline \text { DG191AL/883B } \\
\text { DG191AP/883B } \\
\hline
\end{array}
\] & Dual SPDT Analog Switch, 75 OHM & \[
\begin{array}{|l|}
\hline 14 \\
16 \\
\hline
\end{array}
\] & \[
\begin{array}{|l|}
\hline A 2 \\
A A
\end{array}
\] & Flat Pack SB CerDIP \\
\hline \[
\begin{aligned}
& \text { DG200AA/883B } \\
& \text { DG200AK/883B }
\end{aligned}
\] & Dual SPST Analog Switch 100 OHM & \[
\begin{array}{|l}
10 \\
14 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \mathrm{L} 5 \\
& \mathrm{CY}
\end{aligned}
\] & Can CerDIP \\
\hline \[
\begin{array}{|l|}
\hline \mathrm{HI} 1-0200 / 883,-8 \\
\mathrm{HI} 2-0200 / 883 \\
\hline
\end{array}
\] & Dual SPST Analog Switch 80 OHM̄ & \[
\begin{array}{|l|}
14 \\
10 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \mathrm{CY} \\
& \mathrm{NX}
\end{aligned}
\] & CerDIP Can \\
\hline DG201AK/883B & Quad SPST Analog Switch, 125 OHM & 16 & CY & CerDIP \\
\hline DG201AAK/883B & Quad SPST Analog Switch, 75 OHM & 16 & CY & CerDIP \\
\hline \[
\begin{aligned}
& \text { HI1-0201/883, -8 } \\
& \text { HI4-0201/883 }
\end{aligned}
\] & Quad SPST Analog Switch & \[
\begin{aligned}
& 16 \\
& 20 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{CY} \\
& \mathrm{CE}
\end{aligned}
\] & CerDIP LCC \\
\hline \[
\begin{aligned}
& \text { HI1-0201HS/883, }-8 \\
& \text { HI4-0201HS/883, }-8 \\
& \hline
\end{aligned}
\] & Quad SPST High Speed Analog Switch & \[
\begin{aligned}
& 16 \\
& 20 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{CY} \\
& \mathrm{CE}
\end{aligned}
\] & CerDIP LCC \\
\hline DG202AK/883B & Quad SPST Analog Switch 175 OHMS & 16 & CY & CerDIP \\
\hline H11-0222/883 & Dual SPST Analog Switch 50 OHM & 14 & CY & CerDIP \\
\hline \begin{tabular}{l} 
DG300AAA/883B \\
DG300AAK/883B \\
\hline
\end{tabular} & Dual SPST Analog Switch, 50 OHM & \[
\begin{array}{|l|}
\hline 10 \\
14
\end{array}
\] & \[
\begin{aligned}
& \mathrm{L5} \\
& \mathrm{CY}
\end{aligned}
\] & Can CerDIP \\
\hline \[
\begin{aligned}
& \text { DG301AAA/883B } \\
& \text { DG301AAK/883B }
\end{aligned}
\] & SDPT Analog Switch, 50 OHM & \[
\begin{array}{|l|}
\hline 10 \\
14 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \text { L5 } \\
& \text { CY }
\end{aligned}
\] & Can CerDIP \\
\hline DG302AAK/883B & Dual DPST Analog Switch, 50 OHM & 14 & CY & CerDIP \\
\hline DG303AAK/883B & Dual SPDT Analog Switch & 14 & CY & CerDIP \\
\hline H11-0304/883 & Dual DPST Analog Switch, 50 OHM & 14 & CY & CerDIP \\
\hline HI1-0305/883 & SDPT Analog Switch, 50 OHM & 14 & CY & CerDIP \\
\hline HI1-0306/883 & Dual DPST Analog Switch, 50 OHM & 14 & CY & CerDIP \\
\hline DG308AAK/883B & Quad SPST Analog Switch 100 OHMS & 16 & CY & CerDIP \\
\hline DG309AK/883B & Quad SPST Analog Switch 100 OHMS & 16 & CY & CerDIP \\
\hline \[
\begin{array}{|l|}
\hline \mathrm{HI} 1-0381 / 883 \\
\mathrm{HI} 2-0381 / 883 \\
\hline
\end{array}
\] & Dual DPST Analog Switch, 50 OHM & \[
\begin{array}{|l|}
\hline 14 \\
10 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \text { CY } \\
& \text { A2 }
\end{aligned}
\] & CerDIP Can \\
\hline H11-0384/883 & Dual DPST Analog Switch, 50 OHM & 14 & CY & CerDIP \\
\hline
\end{tabular}

Harris Semiconductor Data Acquisition
High Reliability/Military Specification/883B Products Analog Switches:Continued
\begin{tabular}{|c|c|c|c|c|}
\hline NUMERIC DEVICE LIST & DESCRIPTION & LDS & \[
\begin{aligned}
& \text { PKG } \\
& \text { CODE }
\end{aligned}
\] & PACKAGE \\
\hline H11-0390/883 & Dual SPDT Analog Switch 50 OHM & 16 & CY & CerDIP \\
\hline H11-5040/883 & SPST Analog Switch 50 OHM Type & 16 & CY & CerDIP \\
\hline HI1-5041/883, -8 & Dual DPST Analog Switch, 50 OHM Type & \[
\begin{aligned}
& 16 \\
& 20
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{CY} \\
& \mathrm{CE}
\end{aligned}
\] & \[
\begin{aligned}
& \text { CerDIP } \\
& \text { LCC }
\end{aligned}
\] \\
\hline H11-5042/883 & SPDT Analog Switch 50 OHM Type & 16 & CY & CerDIP \\
\hline \[
\begin{array}{|l|}
\hline H 11-5043 / 883,-8 \\
H 14-5043 / 883,-8 \\
\hline
\end{array}
\] & Dual SPDT Analog Switch & 16 & CY & CerDIP \\
\hline IH5043MJE/883B & Dual SPDT Analog Switch 75 OHM & \[
\begin{aligned}
& 16 \\
& 20
\end{aligned}
\] & \[
\mathrm{CY}
\] & \[
\begin{aligned}
& \text { CerDIP } \\
& \text { LCC }
\end{aligned}
\] \\
\hline HI1-5044/883B & Double Pole Single Throw (DPST) Analog Switch 50 OHM Type & 16 & CY & CerDIP \\
\hline \[
\begin{array}{r}
H 11-5045 / 883 \\
\text { HI4-5045/883 } \\
\hline
\end{array}
\] & Dual DPST Analog Switch & \[
\begin{array}{|l|}
\hline 16 \\
20 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \mathrm{CY} \\
& \mathrm{CE}
\end{aligned}
\] & \[
\begin{aligned}
& \text { CerDIP } \\
& \text { LCC }
\end{aligned}
\] \\
\hline H11-5046/883 & Double Pole Double Throw (DPDT) Analog Switch 50 OHM & 16 & CY & CerDIP \\
\hline HI1-5046A/883 & Double Pole Double Throw (DPDT) Analog Switch 25 OHM & 16 & CY & CerDIP \\
\hline HI1-5047/883 & Four Pole Single Throw (4PST) Analog Switch 50 OHM & 16 & CY & CerDIP \\
\hline H11-5047A/883 & Four Pole Single Throw (4PST) Analog Switch 25 OHM Type & 16 & CY & CerDIP \\
\hline HI1-5048/883 & Dual DPST Analog Switch, 25 OHM Type & 16 & CY & CerDIP \\
\hline \[
\begin{array}{|r|}
\hline \mathrm{HI} 1-5049 / 883 \\
-\mathrm{HI} 4-5049 / 883 \\
\hline
\end{array}
\] & Dual DPST Analog Switch & \[
\begin{aligned}
& 16 \\
& 20 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{CY} \\
& \mathrm{CE}
\end{aligned}
\] & \[
\begin{aligned}
& \text { CerDIP } \\
& \text { LCC }
\end{aligned}
\] \\
\hline H11-5050/883 & SPDT Analog Switch 25 OHM Type & 16 & CY & CerDIP \\
\hline \[
\begin{array}{|l|l}
\hline H I 1-5051 / 883,-8 \\
H I 4-5051 / 883,-8 \\
\hline
\end{array}
\] & Dual SPDT Analog Switch & \[
\begin{array}{|l|}
16 \\
20 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \hline C Y \\
& C E \\
& \hline
\end{aligned}
\] & Cerdip LCC \\
\hline IH5012MDE/883B & 4 Channel Virtual Ground FET Switch & 16 & AA & SB CerDIP \\
\hline IH5053MDE/883B & Quad SPST Analog Switch 80 OHMS & 16 & CY & CerDIP \\
\hline IH5140MJE/883B & SPST Analog Switch 50 OHM & 16 & CY & CerDiP \\
\hline IH5141MJE/883B & Dual SPST Analog Switch 75 OHM & 16 & CY & CerDIP \\
\hline IH5142MJE/883B & SPDT Analog Switch 75 OHM Type & 16 & CY & CerDIP \\
\hline 1H5143MJE/883B & Dual SPDT Analog Switch 75 OHM & 16 & CY & CerDIP \\
\hline IH5144MJE/883B & Double Pole Single Throw (DPST) Analog Switch 75 OHM & 16 & CY & CerDIP \\
\hline IH5145MJE/883B & Dual DPST Analog Switch 75 OHM & 16 & CY & CerDIP \\
\hline IH5151MJE/883B & Dual SPDT Analog Switch 30 OHM & 16 & CY & CerDIP \\
\hline IH5341MTW/883B & Dual SPST Analog Switch 75 OHM & 10 & TO-100 & Can \\
\hline IH5352MJE/883B & Quad SPST Analog Switch 75 OHM & 16 & CY & CerDIP \\
\hline IH6201MJE/883B & Dual CMOS Driver/Translator - Drive IH401A & 16 & CY & CerDIP \\
\hline
\end{tabular}

\section*{High Reliability/Military Specification/883B Products}

Ancillary Devices
\begin{tabular}{|l|l|l|l|l|}
\hline \multicolumn{1}{|c|}{} & \multicolumn{1}{|c|}{ DESCRIPTION } & LEADS & PKG & CODE \\
NUMERIC DEVICE LIST & PACKAGE \\
\hline ICL232MJE883B & +5 VDC RS 232 Transceiver/Power Converter & 16 & CY & CerDIP \\
\hline ICL8069CMSQ/883B & 50 PPM Bandgap Voltage Reference & 2 & TO-52 & Can \\
\hline ICL8069DMSQ/883B & 100 PPM Bandgap Voltage Reference & 2 & TO-52 & Can \\
\hline ICM7170AMDG/883B & Real Time Clock & 24 & AA & SB CerDIP \\
\hline ICM7170MDG/883B & Real Time Clock & 24 & AA & SB CerDIP \\
\hline
\end{tabular}

Harris Semiconductor Data Acquisition
High Reliability/Military Specification/883B Products
Analog to Digital Converters
\begin{tabular}{|c|c|c|c|c|}
\hline NUMERIC DEVICE LIST & DESCRIPTION & LDS & \[
\begin{aligned}
& \text { PKG } \\
& \text { CODE }
\end{aligned}
\] & PACKAGE \\
\hline \[
\begin{array}{|l|}
\hline \text { HI1-574ASD/883 } \\
\text { HI4-574ASE/883 } \\
\hline
\end{array}
\] & 12 Bit \(25 \mu\) Sec A to D & \[
\begin{aligned}
& 24 \\
& 44
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{AA} \\
& \mathrm{CE}
\end{aligned}
\] & \[
\begin{aligned}
& \text { SB CerDIP } \\
& \text { LCC }
\end{aligned}
\] \\
\hline \[
\begin{aligned}
& \text { HI1-574ATD/883 } \\
& \text { HI4-574ATE/883 }
\end{aligned}
\] & 12 Bit \(25 \mu\) Sec A to D & \[
\begin{aligned}
& 28 \\
& 44 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{AA} \\
& \mathrm{CE} \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \text { SB CerDIP } \\
& \text { LCC }
\end{aligned}
\] \\
\hline \[
\begin{array}{|l|}
\hline \text { HI1-574AUD/883 } \\
\text { HI4-574AUE/883 } \\
\hline
\end{array}
\] & 12 Bit \(25 \mu\) Sec A to D & \[
\begin{array}{|l|}
\hline 28 \\
44 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \mathrm{AA} \\
& \mathrm{CE} \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \text { SB CerDIP } \\
& \text { LCC }
\end{aligned}
\] \\
\hline \[
\begin{array}{|l|}
\hline \text { HI1-674ASD/883 } \\
\text { HI4-674ASE/883 }
\end{array}
\] & 12 Bit \(12 \mu\) Sec A to D & \[
\begin{array}{|l|}
\hline 28 \\
44
\end{array}
\] & \[
\begin{aligned}
& \mathrm{AA} \\
& \mathrm{CE}
\end{aligned}
\] & \[
\begin{aligned}
& \text { SB CerDIP } \\
& \text { LCC }
\end{aligned}
\] \\
\hline \[
\begin{array}{|l|}
\hline \text { HI1-674ATD/883 } \\
\text { HI4-674ATE/883 } \\
\hline
\end{array}
\] & \(12 \mathrm{Bit} 12 \mu \mathrm{Sec} A\) to D & \[
\begin{aligned}
& 28 \\
& 44 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{|l|}
\hline \mathrm{AA} \\
\mathrm{CE} \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \text { SB CerDIP } \\
& \text { LCC }
\end{aligned}
\] \\
\hline \[
\begin{array}{|l|}
\hline \text { HI1-674AUD/883 } \\
\text { HI4-674AUE/883 } \\
\hline
\end{array}
\] & \(12 \mathrm{Bit} 12 \mu \mathrm{Sec} A\) to D & \[
\begin{aligned}
& 28 \\
& 44 \\
& \hline
\end{aligned}
\] & \[
\begin{array}{|l|}
\hline A A \\
C E \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \text { SB CerDIP } \\
& \text { LCC }
\end{aligned}
\] \\
\hline \[
\begin{array}{|l|}
\hline \mathrm{HI} 1-774 \mathrm{~S} / 883 \\
\mathrm{HI} 4-774 \mathrm{~S} / 883 \\
\hline
\end{array}
\] & 12 Bit \(8 \mu\) Sec A to D & \[
\begin{aligned}
& 28 \\
& 44 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{AA} \\
& \mathrm{CE}
\end{aligned}
\] & \[
\begin{aligned}
& \text { SB CerDIP } \\
& \text { LCC }
\end{aligned}
\] \\
\hline \[
\begin{array}{|l|}
\hline \mathrm{HI} 1-774 \mathrm{~T} / 883 \\
\mathrm{HI} 4-774 \mathrm{~T} / 883 \\
\hline
\end{array}
\] & 12 Bit \(8 \mu \mathrm{Sec} A\) to D & \[
\begin{array}{|l|}
\hline 28 \\
44
\end{array}
\] & \[
\begin{aligned}
& \mathrm{AA} \\
& \mathrm{CE} \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \text { SB CerDIP } \\
& \text { LCC }
\end{aligned}
\] \\
\hline \[
\begin{array}{|l|}
\hline \mathrm{HI} 1-774 \mathrm{U} / 883 \\
\mathrm{HI} 4-774 \mathrm{U} / 883 \\
\hline
\end{array}
\] & 12 Bit \(8 \mu \operatorname{Sec} A\) to D & \[
\begin{array}{|l|}
\hline 28 \\
44 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \mathrm{AA} \\
& \mathrm{CE}
\end{aligned}
\] & \[
\begin{aligned}
& \text { SB CerDIP } \\
& \text { LCC }
\end{aligned}
\] \\
\hline HI1-5701T/883 & 6 bIT 30 MSPS Flash A to D & 18 & AA & SB CerDIP \\
\hline ICL7109MDL/883 & 12 Bit \(133 \mu\) Sec A to D & 18 & AA & SB CerDIP \\
\hline HI1-7153S/883 & 10 Bit 8 Input MUX \(5 \mu \mathrm{Sec} A\) to D & 40 & AA & SB CerDIP \\
\hline
\end{tabular}

\section*{High Reliability/Military Specification/883B Products}

Digital to Analog Converters
\begin{tabular}{|c|c|c|c|c|}
\hline NUMERIC DEVICE LIST & DESCRIPTION & LEADS & \[
\begin{aligned}
& \text { PKG } \\
& \text { CODE }
\end{aligned}
\] & PACKAGE \\
\hline AD7520SD/883B & 10 Bit D to A Converter 500 nsec & 16 & CY & CerDIP \\
\hline AD7520UD/883B & 10 Bit D to A Converter 500 nsec & 16 & CY & CerDIP \\
\hline AD7541TD/883B & 12 Bit D to A Converter \(1 \mu \mathrm{sec}\) & 18 & CY & CerDIP \\
\hline AD7545SO/883B & 12 Bit D to A Converter \(2 \mu \mathrm{sec}\) & 20 & CY & CerDIP \\
\hline HI1-565ASD/883 & 12 Bit D to A Converter 500 nsec w/Int Reference & 20 & CY & CerDIP \\
\hline HI1-565ATD/883 & 12 Bit D to A Converter 500 nsec w/Int Reference & 24 & CY & CerDIP \\
\hline
\end{tabular}

\section*{High Reliability/Military Specification/883B Products}

Display Drivers
\begin{tabular}{|l|l|l|l|l||}
\hline \multicolumn{1}{|c|}{ NUMERIC DEVICE LIST } & DESCRIPTION & LEADS & PKG & CODE \\
PACKAGE \\
\hline ICM7228AMJI883B & 8 Digit Common Anode LED Driver & 28 & CY & CerDIP \\
\hline ICM7228BMJI883B & 8 Digit Common Cathode LED Driver & 28 & CY & CerDIP \\
\hline ICM7228CMJ1883B & 8 Digit Common Anode LED Driver & 28 & CY & CerDIP \\
\hline ICM7228DMJI883B & 8 Digit Common Cathode LED Driver & 28 & CY & CerDIP \\
\hline
\end{tabular}

\section*{Harris Semiconductor Data Acquisition}

High Reliability/Military Specification/883B Products Analog Multiplexers
\begin{tabular}{|c|c|c|c|c|}
\hline NUMERIC DEVICE LIST & DESCRIPTION & LEADS & \[
\begin{aligned}
& \text { PKG } \\
& \text { CODE }
\end{aligned}
\] & PACKAGE \\
\hline \[
\begin{array}{|l|}
\hline \text { HI1-0506/883 } \\
H I 4-0506 / 883 \\
\hline
\end{array}
\] & 16 Channel Analog Multiplexer (MUX) & \[
\begin{aligned}
& 28 \\
& 28 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \hline C Y \\
& C E
\end{aligned}
\] & CerDIP LCC \\
\hline DG506AAK/883B & 16 Channel Analog Multiplexer (MUX) & 28 & CY & \\
\hline \[
\begin{aligned}
& \mathrm{H} 11-0506 A-8 \\
& \mathrm{H} 14-0506 \mathrm{~A}-8
\end{aligned}
\] & 16 Channel OVP Analog Multiplexer (MUX) & \[
\begin{aligned}
& 28 \\
& 28 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{CY} \\
& \mathrm{CE}
\end{aligned}
\] & \[
\begin{aligned}
& \text { CorDIP } \\
& \text { LCC }
\end{aligned}
\] \\
\hline \[
\begin{aligned}
& \mathrm{H} I 1-0507 / 883 \\
& \mathrm{HI} 4-0507 / 883 \\
& \hline
\end{aligned}
\] & Diff 8 Channel Analog Multiplexer (MUX) & \[
\begin{aligned}
& 28 \\
& 28 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{CY} \\
& \mathrm{CE}
\end{aligned}
\] & CerDIP LCC \\
\hline DG507AAK/883B & Diff 8 Channel Analog Multiplexer (MUX) & 28 & CY & CerDIP \\
\hline \[
\begin{aligned}
& \mathrm{H} 11-0507 \mathrm{~A}-8 \\
& \mathrm{H} 14-0507 \mathrm{~A}-8
\end{aligned}
\] & Diff 8 Channel OVP Analog Multiplexer (MUX) & \[
\begin{aligned}
& 28 \\
& 28 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& C Y \\
& C E
\end{aligned}
\] & CerDIP LCC \\
\hline \[
\begin{array}{|l|}
\hline \text { HI1-0508/883 } \\
\text { HI4-0508/883 } \\
\hline
\end{array}
\] & 8 Channel Analog Multiplexer (MUX) & \[
\begin{aligned}
& \hline 16 \\
& 20 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \hline C Y \\
& C E
\end{aligned}
\] & CerDIP LCC \\
\hline DG508AAK/883B & 8 Channel Analog Multiplexer (MUX) & 16 & CY & \\
\hline \[
\begin{aligned}
& \text { H11-0508A-8 } \\
& \text { HI4-0508A-8 }
\end{aligned}
\] & 8 Channel OVP Analog Multiplexer (MUX) & \[
\begin{aligned}
& 16 \\
& 20 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \text { CY } \\
& C E
\end{aligned}
\] & \[
\begin{aligned}
& \text { CerDIP } \\
& \text { LCC } \\
& \hline
\end{aligned}
\] \\
\hline \[
\begin{aligned}
& \mathrm{HI} 11-0509 / 883 \\
& \mathrm{HI} 4-0509 / 883 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& 16 \\
& 20 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \hline C Y \\
& C E
\end{aligned}
\] & CerDIP LCC \\
\hline DG509AAK/883B & Dual 4 Channel Analog Multiplexer (MUX) & 16 & CY & CerDIP \\
\hline \[
\begin{aligned}
& \text { H11-0509A-8 } \\
& \text { HI4-0509A-8 }
\end{aligned}
\] & Diff 4 Channel OVP Analog Multiplexer (MUX) & \[
\begin{aligned}
& 16 \\
& 20 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \hline C Y \\
& C E
\end{aligned}
\] & CerDIP LCC \\
\hline \[
\begin{array}{|l}
\hline \mathrm{H} 11-0516-8 \\
\mathrm{HI} 4-0516-8 \\
\hline
\end{array}
\] & Programmable 16/Diff 8 Channel Analog Multiplexer (MUX) & \[
\begin{aligned}
& 28 \\
& 28 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \text { CY } \\
& \text { CE }
\end{aligned}
\] & CerDIP LCC \\
\hline \[
\begin{array}{|l|}
\hline \text { HIT-0518-8 } \\
\text { HI4-0518-8 } \\
\hline
\end{array}
\] & Programmable 8/Diff 4 Channel Analog Multiplexer (MUX) & \[
\begin{aligned}
& 18 \\
& 20 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{CY} \\
& \mathrm{CE}
\end{aligned}
\] & CerDIP LCC \\
\hline \[
\begin{aligned}
& \text { HI1-0524-8 } \\
& H I 4-0524-8
\end{aligned}
\] & 4 Channel Wideband Analog Multiplexer (MUX) & \[
\begin{aligned}
& 18 \\
& 20 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \hline \mathbf{C Y} \\
& \mathrm{CE}
\end{aligned}
\] & CerDIP LCC \\
\hline DG526AK/883B & 16 Channel Analog Multiplexer (MUX) & 28 & CY & CerDIP \\
\hline DG527AK/883B & Diff 8 Channel Analog Multiplexer (MUX) & 28 & CY & CerDIP \\
\hline DG528AK/883B & 8 Channel Analog Multiplexer (MUX) & 18 & CY & CerDIP \\
\hline DG529AK/883B & Diff 4 Channel Analog Multiplexer (MUX) & 18 & CY & CerDIP \\
\hline \[
\begin{aligned}
& \mathrm{HI} 1-0546 / 883 \\
& \mathrm{HI} 4-0546 / 883 \\
& \hline
\end{aligned}
\] & 16 Channel 70V PK RON-Match Analog Multiplexer (MUX) & \[
\begin{array}{|l|}
\hline 28 \\
28 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \mathrm{CY} \\
& \mathrm{CE}
\end{aligned}
\] & \begin{tabular}{l}
CerDIP
LCC \\
LCC
\end{tabular} \\
\hline \[
\begin{aligned}
& \mathrm{HI} 1-0547 / 883 \\
& \mathrm{HI} 4-0547 / 883 \\
& \hline
\end{aligned}
\] & Diff 8 Channel 70V PK RON-Match Analog Multiplexer (MUX) & \[
\begin{array}{|l|}
\hline 28 \\
28 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \mathrm{CY} \\
& \mathrm{CE}
\end{aligned}
\] & CerDIP LCC \\
\hline \[
\begin{array}{|l|}
\hline \text { HI-0548/883 } \\
\text { HI4-0548/883 } \\
\hline
\end{array}
\] & 8 Channel 70V PK RON-Match Analog Multiplexer (MUX) & \[
\begin{array}{|l|}
\hline 16 \\
20 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \text { CY } \\
& \text { CE }
\end{aligned}
\] & CerDIP LCC \\
\hline \[
\begin{array}{|l|l|}
\hline \mathrm{H} 11-0549 / 883 \\
\mathrm{H} 14-0549 / 883 \\
\hline
\end{array}
\] & Diff 4 Channel 70V PK RON-Match Analog Multiplexer (MUX) & \[
\begin{array}{|l|}
\hline 16 \\
20 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \text { CY } \\
& \text { CE }
\end{aligned}
\] & CerDIP
LCC \\
\hline HI1-1818A/883
HI4-1818A-8 & 8 Channel Analog Multiplexer (MUX) 400 OHM & \[
\begin{array}{|l|}
\hline 16 \\
20 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& C Y \\
& C E
\end{aligned}
\] & \begin{tabular}{l}
CerDIP \\
LCC
\end{tabular} \\
\hline HI1-1828A/883 H14-1828A/883 HI4-1828A-8 & Dual 4 Channel Analog Multiplexer (MUX) 400 OHM & \[
\begin{array}{|l|}
\hline 16 \\
20 \\
20 \\
\hline
\end{array}
\] & \[
\begin{array}{|l}
\hline \text { CY } \\
\text { CE } \\
\text { CE }
\end{array}
\] & \[
\begin{aligned}
& \text { CerDIP } \\
& \text { LCC } \\
& \text { LCC }
\end{aligned}
\] \\
\hline IH5108MJE/883B & 8 Channel Analog Multiplexer (MUX) 1200 OHM & 16 & CY & CerDIP \\
\hline H55116MJI/883B & 16 Channel Analog Multiplexer (MUX) 1200 OHM & 28 & CY & CerDIP \\
\hline IH5208MJE/883B & Dual 4 Channel Analog Multiplexer (MUX) 1200 OHM & 16 & CY & CerDIP \\
\hline IH5216MJI/883B & Dual 8 Channel Analog Multiplexer (MUX) 1200 OHM & 28 & CY & CerDIP \\
\hline IH6108MJE/883B & 8 Channel Analog Multiplexer (MUX) 350 OHM & 16 & CY & Cerdip \\
\hline \[
\begin{aligned}
& \text { IH6208MJE/883B } \\
& \text { IH6208MFE/883B }
\end{aligned}
\] & Dual 4 Channel Analog Multiplexer (MUX) 300 OHM & \[
\begin{aligned}
& 16 \\
& 16
\end{aligned}
\] & \[
\begin{aligned}
& C Y \\
& A 2
\end{aligned}
\] & CerDIP Fat Pack \\
\hline
\end{tabular}

Harris Semiconductor Data Acquisition

\section*{Surface Mount Products}
\begin{tabular}{|c|c|c|}
\hline ALPHANUMERIC
DEVICE LIST & CERAMIC LEADLESS CHIP CARIPTION PACKAGES (LCC) & LEADS \\
\hline CA3306CJ3 & 6 Bit Flash A to D Converter & 20 * \\
\hline CA3306J3 & 6 Bit Flash A to D Converter & 20 * \\
\hline H14-0201/883 & Quad SPST Analog Switch & 20 \\
\hline H14-0201HS/883 & Quad SPST High Speed Analog Switch & 20 \\
\hline HI4-0506/883, -8 & 16 Channel Analog Multiplexer (MUX) & 28 \\
\hline HI4-0506A-8 & 16 Channel Over Voltage Protected Analog Multiplexer (MUX) & 28 \\
\hline H14-0507/883 & Differential 8 Channel Analog Multiplexer (MUX) & 28 \\
\hline HI4-0507A-8 & Differential 8 Channel Over Voltage Protected Analog Multiplexer (MUX) & 28 \\
\hline H14-0508/883 & 8 Channel Analog Multiplexer (MUX) & 20 \\
\hline H14-0508A-8 & 8 Channel Over Voltage Protected Analog Multiplexer (MUX) & 20 \\
\hline HI4-0509/883, -8 & Differential 4 Channel Analog Multiplexer (MUX) & 20 \\
\hline HI4-0509A-8 & Differential 4 Channel Over Voltage Protected Analog Multiplexer (MUX) & 20 \\
\hline HI4-0516-8 & Programmable 16/Differential 8 Channel Analog Multiplexer (MUX) & 28 \\
\hline HI4-0518-8 & Programmable 8/Differential 4 Channel Analog Multiplexer (MUX) & 20 \\
\hline HI4-0524-8 & 4 Channel Wideband Analog Multiplexer (MUX) & 20 \\
\hline HI4-0546/883 & 16 Channel 70V PK RON-Match Analog Multiplexer (MUX) & 28 \\
\hline H14-0547/883 & Differential 8 Channel 70V PK RON-Match Analog Multiplexer (MUX) & 28 \\
\hline H14-0548/883 & 8 Channel 70V PK RON-Match Analog Multiplexer (MUX) & 20 \\
\hline HI4-0549/883 & Differential 4 Channel 70V PK RON-Match Analog Multiplexer (MUX) & 20 \\
\hline HI4-1818A/883, -8 & 8 Channel 400 OHM RON CMOS Level Analog Multiplexer (MUX) & 20 \\
\hline HI4-1828A/883, -8 & Differential 4 Channel 400 OHM RON CMOS Level Analog Multpilexer
(MUX) & 20 \\
\hline HI4-5043/883 & Dual SPDT Analog Switch & 20 \\
\hline HI4-5045/883 & Dual DPST Analog Switch & 20 \\
\hline H14-5049/883 & Dual DPST Analog Switch & 20 \\
\hline H14-5051/883 & Dual SPDT Analog Switch & 20 \\
\hline HI4-574ASE/883 & 12 Bit \(25 \mu\) Sec A to D Converter & 44 \\
\hline HI4-574ATE/883 & 12 Bit \(25 \mu \mathrm{Sec}\) A to D Converter & 44 \\
\hline HI4-574AUE/883 & 12 Bit \(25 \mu \mathrm{Sec}\) A to D Converter & 44 \\
\hline HI4-674ASE/883 & 12 Bit \(12 \mu\) Sec A to D Converter & 44 \\
\hline HI4-674ATE/883 & 12 Bit \(12 \mu\) Sec A to D Converter & 44 \\
\hline HI4-674AUE/883 & 12 Bit \(12 \mu \mathrm{Sec}\) A to D Converter & 44 \\
\hline HI4-774S/883 & 12 Bit \(8 \mu \mathrm{Sec} A\) to D Converter & 44 \\
\hline HI4-774T/883 & 12 Bit \(8 \mu \mathrm{Sec}\) A to D Converter & 44 \\
\hline H14-774U/883 & 12 Bit \(8 \mu \mathrm{Sec}\) A to D Converter & 44 \\
\hline ICL7115JMLL & 14 Bit \(40 \mu\) Sec \(\mu\) Process A to D Converter & 40 \\
\hline ICL7115KMLL & 14 Bit \(40 \mu\) Sec \(\mu\) Process A to D Converter & 40 \\
\hline
\end{tabular}

\section*{Harris Semiconductor Data Acquisition}

\section*{Surface Mount Products: Continued}
\begin{tabular}{|c|c|c|}
\hline ALPHANUMERIC DEVICE LIST & PLASTIC SMALL OUTLINE INTEGRRATED CIRCUIT (GULL-WING) (SOIC) & LEADS \\
\hline CA3304AM & 4 Bit Flash A to D Converter & 16 \\
\hline САЗ304M & 4 Bit Flash A to D Converter & 16 \\
\hline СА3306CM & 6 Bit Flash A to D Converter & 20 \\
\hline САЗ306M & 6 Bit Flash A to D Converter & 20 \\
\hline CA3310AM & 10 Bit A to D Converter with T/H & 24 \\
\hline CA3310M & 10 Bit A to D Converter with T/H & 24 \\
\hline СА3318CM & 8 Bit Flash CMOS Video Speed A to D Converter & 24 \\
\hline CA3338AM & 8 Bit CMOS Video Speed D to A Converter & 16 \\
\hline САЗ338M & 8 Bit CMOS Video Speed D to A Converter & 16 \\
\hline DG201ACY & Quad SPST Analog Switch & 16 \\
\hline DG211CY & Quad SPST Analog Switch & 16 \\
\hline DG212CY & Quad SPST Analog Switch & 16 \\
\hline DG303ABY, ACY & Dual SPDT Analog Switch & 16 \\
\hline DG308ACY & Quad SPST Analog Switch & 16 \\
\hline DG309CY & Quad SPST Analog Switch & 16 \\
\hline DG506ABY, ACY & Low Cost 16 Channel Analog Multiplexer (MUX) & 28 \\
\hline DG507ABY, ACY & Low Cost Differential 8 Channel Analog Multiplexer (MUX) & 28 \\
\hline DG508ABY, ACY & Low Cost 8 Channel Analog Multiplexer (MUX) & 16 \\
\hline DG509ABY, ACY & Low Cost Differential 4 Channel Analog Multiplexer (MUX) & 16 \\
\hline DG526BY, CY & 16 Channel \(\mu\) Process Compatible Analog Multiplexer (MUX) & 28 \\
\hline DG527BY, CY & Differential 8 Channel \(\mu\) Process Compatible Analog Multiplexer (MUX) & 28 \\
\hline DG528CY & 8 Channel \(\mu\) Process Compatible Analog Multiplexer (MUX) & 18 \\
\hline DG529CY & Differential 4 Channel \(\mu\) Process Compatible Analog Multiplexer (MUX) & 18 \\
\hline HI9P0200-5, -9 & Dual SPST Analog Switch & 14 * \\
\hline HI9P0201-5, -9 & Quad SPST Analog Switch & 16 \\
\hline HI9P0201HS-5, -9 & High Speed Quad SPST Analog Switch & 16 \\
\hline HI9P0506-5, -9 & 16 Channel D.I. Analog Multiplexer (MUX) & 28 \\
\hline H19P0507-5, -9 & Differential 8 Channel D.I. Analog Multiplexer (MUX) & 28 \\
\hline H19P0508-5, -9 & 8 Channel d.I. Analog Multiplexer (MUX) & 16 \\
\hline H19P0509-5, -9 & Differential 4 Channel D.I. Analog Multiplexer (MUX) & 16 \\
\hline H19p0516-5, -9 & Programmable 16/Differential 8 Channel Analog Multiplexer (MUX) & 28 \\
\hline H19P0546-5, -9 & 16 Channel RDS Match Over Voltage Protected Analog Multiplexer (MUX) & 28 \\
\hline HI9P0547-5, -9 & Differential 8 Channel Over Voltage Protected Analog Multiplexer & 28 \\
\hline H19P0548-5, -9 & 8 Channel RDS Match Over Voltage Protected Analog Multiplexer (MUX) & 16 \\
\hline HI9P0549-5, -9 & Differential 4 Channel Over Voltage Protected Analog Multiplexer & 16 \\
\hline HI9P565AAR-9, AJR-5 & 12 Bit 500 NSEC D to A Converter with INT REF 1/2 LSB INL & 24 \\
\hline HI9P565ABR-9, AKR-5 & 12 Bit 500 NSEC D to A Converter with INT REF 1/4 LSB INL & 24 \\
\hline HI9P5701B-9, K-5 & 6 Bit 30 MSPS Flash A to D Converter & 18 \\
\hline HI9P5043-5, -9 & Dual SPDT Analog Analog Switch & 16 \\
\hline HI9P5045-5, -9 & Dual DPST Analog Analog Switch & 16 \\
\hline HI9P5049-5, -9 & Dual DPST Analog Analog Switch & 16 \\
\hline HI9P5051-5, -9 & Dual SPDT Analog Analog Switch & 16 \\
\hline ICL232CBE, IBE & +5V RS232 Transmit/Receive with Power Converter & 16 \\
\hline ICL8069CCBA & 50 PPM Band-Gap Voltage Reference & 8 \\
\hline ICL8069DCBA & 100 PPM Band-Gap Voltage Reference & 8 \\
\hline ICM7170AIBG & \(\mu \mathrm{P}\) Compatible Real Time Clock & 24 \\
\hline ICM7170IBG & \(\mu \mathrm{P}\) Compatible Real Time Clock & 24 \\
\hline ICM7228AIBI & 8 Digit Universal Driver COM Anode & 28 \\
\hline ICM7228BIBI & 8 Digit Universal Driver COM Cathode & 28 \\
\hline
\end{tabular}

\section*{Harris Semiconductor Data Acquisition}

Surface Mount Products: Continued
\begin{tabular}{||l|l|l||}
\hline \multicolumn{1}{|c|}{\begin{tabular}{c} 
DLPSCRIPTION \\
DEVICE LIST
\end{tabular}} & PLASTIC SMALL OUTLINE INTEGRATED CIRCUIT (GULL-WING) (SOIC) & LEADS \\
\hline ICM7228CIBI & 8 Digit Universal Driver COM Anode & 28 \\
\hline ICM7228DIBI & 8 Digit Universal Driver COM Cathode & 28 \\
\hline IH5043CY & Dual SPST Video Analog Switch & 16 \\
\hline IH5352CBP, IBP & Quad SPST Video Analog Switch & 20 \\
\hline \hline
\end{tabular}
\begin{tabular}{|c|c|c|}
\hline ALPHANUMERIC DEVICE LIST & DESCRIPTION
PLASTIC LEADED CHIP CARRIER PACKAGE (J-LEAD) (PLCC) & LEADS \\
\hline H14P0201-5 & Quad SPST Analog Switch & 20 \\
\hline HI4P0201HS-5 & Quad SPST HI-Speed Analog Switch & 20 \\
\hline H14P0222-5 & 200 MHZ Dual SPST Analog Switch & 20 \\
\hline H14P0506-5 & 16 Channel Analog Multiplexer (MUX) & 28 \\
\hline H14P0507-5 & Differential 8 Channel Analog Multiplexer (MUX) & 28 \\
\hline H14P0508-5 & 8 Channel Analog Multiplexer (MUX) & 20 \\
\hline H14P0509-5 & 16 Channel Analog Multiplexer (MUX) & 20 \\
\hline H14P0516-5 & Programmable 16/Differential 8 Channel Analog Multiplexer (MUX) & 28 \\
\hline HI4P0518-5 & Programmable 8/Differential 4 Channel Analog Multiplexer (MUX) & 20 \\
\hline H14P0524-5 & 4 Channel Video "T" Analog Multiplexer (MUX) & 20 \\
\hline HI4P0539-5 & Differential 4 Channel Low Level Analog Multiplexer (MUX) & 20 \\
\hline HI4P0546-5 & 16 Channel RDS-ON Match Over Voltage Protected Analog Multiplexer (MUX) & 28 \\
\hline H14P0547-5 & Differential 8 Channel RDS-ON Match Over Voltage Protected Analog Multiplexer (MUX) & 28 \\
\hline H14P0548-5 & 8 Channel RDS-ON Match Over Voltage Protected Analog Multiplexer (MUX) & 20 \\
\hline H14P0549-5 & Differential 4 Channel Over Voltage Protected Analog Multiplexer (MUX) & 20 \\
\hline HI4P1818A-5 & 8 Channel Analog Multiplexer (MUX) & 20 \\
\hline HI4P1828A-5 & Differential 4 Channel Analog Multiplexer (MUX) & 20 \\
\hline HI4P5043-5 & Dual SPDT Analog Switch & 20 \\
\hline H14P5045-5 & Dual DPST Analog Switch & 20 \\
\hline H14P5049-5 & Dual DPST 30-OHM Analog Switch & 20 \\
\hline H14P5051-5 & Dual SPDT 30-OHM Analog Switch & 20 \\
\hline
\end{tabular}
\begin{tabular}{|l|l|l|}
\hline \multicolumn{1}{|c|}{\begin{tabular}{c} 
ALPHANUMERIC \\
DEVICE LIST
\end{tabular}} & \multicolumn{1}{|c|}{\begin{tabular}{c} 
DESCRIPTION \\
PLASTIC LEADED QUAD FLAT-PACK (GULL-WING) (PQFP)
\end{tabular}} & LEADS \\
\hline \hline ICL7106CM44 & \(31 / 2\) Digit DVM LCD & 44 \\
\hline ICL7107CM44 & \(31 / 2\) Digit DVM COM Anode LED & 44 \\
\hline ICL7116CM44 & \(31 / 2\) Digit DISPL Hold DVM LCD & 44 \\
\hline ICL7129CM44 & \(41 / 2\) Digit DVM LCD & 44 \\
\hline ICL7136CM44 & \(31 / 2\) Digit Low Power DVM LCD & 44 \\
\hline ICL7149CM44 & \(33 / 4\) Digit Autorange DMM LCD & 44 \\
\hline ICL7182CM44 & 101 SEG Bar Graph DVM LCD & 44 \\
\hline ICM7211AIM44 & 4 Digit Decoder Driver LCD & 44 \\
\hline ICM7211AMIM44 & 4 Digit Decoder Driver LCD \(\mu \mathrm{p}\) Bus & 44 \\
\hline
\end{tabular}

\section*{ADVANCED INFORMATION}

September 1991

6 Bit, 30 MSPS Flash A/D Converter

\section*{Features}
- 30 MSPS Conversion Rate
- No Missing Codes
- Sample and Hold Not Required
- Differential Linearity Error .................. \(\pm 0.35\) LSB
- Integral Linearity Error. . . . . . . . . . . . . . . . . . . . \(\pm 0.5\) LSB
- CMOS/TTL Compatible
- Single +5 V Supply Voltage
- Low Power CMOS \(\qquad\)

\section*{Applications}
- Video Digitizing
- Radar Systems
- Communication Systems
- High Speed Data Acquisition Systems

\section*{Description}

The HI-5701 is a monolithic, 6 bit, CMOS flash Analog-to-Digital Converter. It is designed for high speed applications where wide bandwidth and low power consumption are essential. Its 30 MSPS speed is made possible by a parallel architecture which also eliminates the need for an external sample and hold circuit. The HI-5701 delivers \(\pm 0.35\) LSB differential nonlinearity while consuming only 250 mW . Latched outputs are provided which present valid data to the output bus \(11 / 2\) clock cycles after the convert command is received. An overflow bit is provided to allow the series connection of two converters, thus achieving 7 bit resolution.

The HI-5701 is available in commercial and industrial temperature ranges. It is available in 18 pin plastic DIP and SOIC packages.

\section*{Ordering Information}
\begin{tabular}{|l|l|l|}
\hline \multicolumn{1}{|c|}{\begin{tabular}{c} 
PART \\
NUMBER
\end{tabular}} & \multicolumn{1}{c|}{\begin{tabular}{c} 
TEMPERATURE \\
RANGE
\end{tabular}} & \multicolumn{1}{|c|}{ PACKAGE } \\
\hline HI3-5701K-5 & \(0^{\circ} \mathrm{C} \leq T_{A} \leq+75^{\circ} \mathrm{C}\) & 18 Pin Plastic DIP \\
\hline HI9P-5701K-5 & \(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+75^{\circ} \mathrm{C}\) & 18 Pin SOIC \\
\hline HI3-5701B-9 & \(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\) & 18 Pin Plastic DIP \\
\hline HI9P-5701B-5 & \(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\) & 18 Pin SOIC \\
\hline
\end{tabular}

Pinouts


\section*{Features}
- \(5 \mu\) s Conversion Time
- 8-Channel Multiplexer
- 200,000 Channels/Second Throughput Rate
- Over 9 Effective Bits at 20 kHz
- No Offset or Gain Adjustments Necessary
- Analog and Reference Inputs Fully Buffered
- On-Chip Track and Hold Amplifier
- \(\mu \mathrm{P}\) Compatible Interface
- 2's Complement Data Output
- 150mW Power Consumption
- Only a Single 2.5V Reference Required for a \(\pm \mathbf{2 . 5 V}\) Input Range
- Out-of-Range Flag

\section*{Applications}
- \(\mu \mathrm{P}\) Controlled Data Acquisition Systems
- DSP
- Avionics
- Sonar
- Process Control
- Automotive Transducer Sensing
- Industrial
- Robotics
- Digital Communications

\section*{General Description}

The HI-7153 is an 8 -channel high speed 10 bit A/D converter which uses a Two Step Flash algorithm to achieve through-put rates of 200 kHz . The converter features an 8 -channel CMOS analog multiplexer with random channel addressing. A unique switched capacitor technique allows a new input voltage to be sampled while a conversion is taking place.
Internal high speed CMOS buffers at both the analog and reference inputs simplifies interface requirements.
A Track and Hold amplifier is included on the chip, consisting of two high speed amplifiers and an internal hold capacitor, reducing external circuitry.
Microprocessor bus interfacing is simplified by the use of standard Chip Select, Read, and Write control signals. The digital three-state outputs are byte organized for bus interface to 8 or 16 bit systems. An Out-of-Range pin, together with the MSB bit, can be used to indicate an under or over-range condition.
The HI-7153 operates with \(\pm 5 \mathrm{~V}\) supplies. Only a single +2.5 V reference is required to provide a bipolar input range from -2.5 V to +2.5 V .

\section*{Ordering Information}
\begin{tabular}{|l|c|c|c|}
\hline \multicolumn{1}{|c|}{ PART NO. } & \begin{tabular}{c} 
LINEARITY \\
(MAX. ILE)
\end{tabular} & \begin{tabular}{c} 
TEMPERATURE \\
RANGE
\end{tabular} & PACKAGE \\
\hline \(\mathrm{H} 33-7153 \mathrm{~J}-5\) & \(\pm 1.0 \mathrm{LSB}\) & \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) & 40 Pin Plastic DIP \\
\hline \(\mathrm{HI} 3-7153 \mathrm{~A}-9\) & \(\pm 1.0 \mathrm{LSB}\) & \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) & 40 Pin Plastic DIP \\
\hline \(\mathrm{H} 11-7153 \mathrm{~S}-2\) & \(\pm 1.0 \mathrm{LSB}\) & \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) & 40 Pin Ceramic DIP \\
\hline \(\mathrm{H} 11-7153 \mathrm{~S} / 883\) & \(\pm 1.0 \mathrm{LSB}\) & \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) & 40 Pin Ceramic DIP \\
\hline
\end{tabular}

\section*{Pinout \\ HI-7153 TOP VIEW}


Functional Diagram


\section*{Absolute Maximum Ratings}
\begin{tabular}{|c|c|}
\hline \multicolumn{2}{|l|}{Supply Voltage} \\
\hline & V+ to Gnd (DG/AG/GND) . . . . . . . . . . . . . . . . \(0.3 \mathrm{~V} \mathrm{~V}<\mathrm{V}+<+5.7 \mathrm{~V}\) \\
\hline & V - to Gnd (DG/AG/GND) . . . . . . . . . . . . . . . . -5.7 l - \(\mathrm{V}-<+0.3 \mathrm{~V}\) \\
\hline & Analog Input Pins (Note 1) \\
\hline & Digital I/O Pins (Note 1) ........... DG \(-0.3 \mathrm{~V}<\mathrm{V}_{\mathrm{I} / \mathrm{O}}<\mathrm{V}++0.3 \mathrm{~V}\) (DO-D9, OVR, CLK, \(\overline{\mathrm{CS}}, \overline{\mathrm{RD}}, \overline{\mathrm{WR}}, \mathrm{ALE}, \mathrm{SMODE}, \overline{H O L D}, ~ E O C\), HBE, BUS, AO-A2, TEST) \\
\hline & Power Dissipation (Note 2) \(\qquad\) 500 mW Derate above \(+70^{\circ} \mathrm{C}\) at \(10 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) \\
\hline
\end{tabular}

Operating Temperature Range
HI3-7153X-5 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . \(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\) HI3-7153X-9 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) HI1-7153X-2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\)
Storage Temperature Range . . . . . . . . . . . . . . . . . \(-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\)
Lead Temperature (soldering, 10s) . . . . . . . . . . . . . . . . . . . . . . . 300 \({ }^{\circ} \mathrm{C}\)

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Electrical Characteristics (Note 4), \(\mathrm{V}+=+5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=+2.50 \mathrm{~V}, \mathrm{f}_{\mathrm{Clk}}=600 \mathrm{kHz}, \mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}} \leq 25 \mathrm{~ns}, 50 \%\) duty cycle. All typical values have been characterized but are not tested.
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{SYMBOL} & \multirow[b]{2}{*}{PARAMETER} & \multirow[b]{2}{*}{(Note 3) TEMPERATURE} & \multicolumn{3}{|c|}{J, A, S GRADE} & \multirow[b]{2}{*}{UNITS} \\
\hline & & & MIN & TYP & MAX & \\
\hline \multicolumn{7}{|l|}{ACCURACY} \\
\hline \multirow[t]{2}{*}{RES} & \multirow[t]{2}{*}{Resolution (Note 5)} & \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) & 10 & - & - & Bits \\
\hline & & \(\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}\) & 10 & - & - & Bits \\
\hline \multirow[t]{2}{*}{ILE} & \multirow[t]{2}{*}{Integral Linearity Error} & \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) & - & \(\pm 0.5\) & \(\pm 1.0\) & LSB \\
\hline & & \(\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {MAX }}\) & - & \(\pm 0.75\) & \(\pm 1.0\) & LSB \\
\hline \multirow[t]{2}{*}{DLE} & \multirow[t]{2}{*}{Differential Linearity Error} & \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) & - & \(\pm 0.5\) & \(\pm 1.0\) & LSB \\
\hline & & \(\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}\) & - & \(\pm 0.75\) & \(\pm 1.0\) & LSB \\
\hline \multirow[t]{2}{*}{VOS} & \multirow[t]{2}{*}{Bipolar Offset Error} & \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) & - & \(\pm 1.0\) & \(\pm 2.5\) & LSB \\
\hline & & \(\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {MAX }}\) & - & \(\pm 1.5\) & \(\pm 3.0\) & LSB \\
\hline \multirow[t]{4}{*}{FSE} & \multirow[t]{2}{*}{Unadjusted Gain Error} & \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) & - & \(\pm 1.0\) & \(\pm 2.5\) & LSB \\
\hline & & \(\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {MAX }}\) & - & \(\pm 1.5\) & \(\pm 3.0\) & LSB \\
\hline & \multirow[t]{2}{*}{Channel to Channel Mismatch} & \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) & - & \(\pm 0.02\) & - & LSB \\
\hline & & \(\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {MAX }}\) & - & \(\pm 0.02\) & - & LSB \\
\hline
\end{tabular}

NOTES:
1. Input voltages may exceed the supply voitage, one input or channel at a time, provided the input current is limited to \(\pm 10 \mathrm{~mA}\).
2. Dissipation rating assumes device is mounted with all leads soldered to printed circuit board.
3. See Ordering Information Table
4. \(\operatorname{FSR}\) (Full Scale Range) \(=2 \times V_{\text {REF }}\left(5.00 \mathrm{~V}\right.\) at \(V_{\text {REF }}=2.50 \mathrm{~V}\) ). LSB (Least Significant Bit) \(=F S R / 1024\) ( 4.88 mV at \(V_{\text {REF }}=2.50 \mathrm{~V}\) ).
5. Parameter Not tested. Parameter guaranteed by design, simulation, or characterization.

\section*{Specifications HI-7153}

Electrical Characteristics (Continued) (Note 4), \(\mathrm{V}+=+5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=+2.50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{Clk}}=600 \mathrm{kHz}\), \(t_{R}=t_{F} \leq 25 n s, 50 \%\) duty cycle. All typical values have been characterized but are not tested.
\begin{tabular}{|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{SYMBOL} & \multirow[b]{2}{*}{PARAMETER} & \multirow[b]{2}{*}{CONDITIONS} & \(+25^{\circ} \mathrm{C}\) & \multirow[b]{2}{*}{UNITS} \\
\hline & & & TYP & \\
\hline \multicolumn{5}{|l|}{DYNAMIC CHARACTERISTICS} \\
\hline \multirow[t]{4}{*}{SNR} & \multirow[t]{4}{*}{Signal to Noise Ratio} & \(\mathrm{fin}^{\text {¢ }}=4.932 \mathrm{kHz}, \pm 2.5 \mathrm{~V}\) & 59 & dB \\
\hline & & \(\mathrm{f}_{\mathrm{IN}}=14.697 \mathrm{kHz}, \pm 2.5 \mathrm{~V}\) & 59 & dB \\
\hline & & \(\mathrm{I}_{\mathrm{IN}}=24.462 \mathrm{kHz}, \pm 2.5 \mathrm{~V}\) & 58 & dB \\
\hline & & \(\mathrm{fiN}^{\text {}}=43.994 \mathrm{kHz}, \pm 2.5 \mathrm{~V}\) & 56 & dB \\
\hline \multirow[t]{4}{*}{SINAD} & \multirow[t]{4}{*}{Signal to Noise + Distortion} & \(\mathrm{fin}^{\prime}=4.932 \mathrm{kHz}, \pm 2.5 \mathrm{~V}\) & 59 & dB \\
\hline & & \(\mathrm{fiN}^{\mathrm{N}}=14.697 \mathrm{kHz}, \pm 2.5 \mathrm{~V}\) & 58 & dB \\
\hline & & \(\mathrm{fIN}^{\prime}=24.462 \mathrm{kHz}, \pm 2.5 \mathrm{~V}\) & 55 & dB \\
\hline & & \(\mathrm{f}_{\mathrm{IN}}=43.994 \mathrm{kHz}, \pm 2.5 \mathrm{~V}\) & 48 & dB \\
\hline \multirow[t]{4}{*}{THD} & \multirow[t]{4}{*}{Total Harmonic Distortion} & \(\mathrm{fin}^{\mathrm{N}}=4.932 \mathrm{kHz}, \pm 2.5 \mathrm{~V}\) & -66 & dBc \\
\hline & & \(\mathrm{fIN}^{\text {I }}\) = \(14.697 \mathrm{kHz}, \pm 2.5 \mathrm{~V}\) & -61 & dBc \\
\hline & & \(\mathrm{f}_{\mathrm{IN}}=24.462 \mathrm{kHz}, \pm 2.5 \mathrm{~V}\) & -56 & dBc \\
\hline & & \(\mathrm{f}_{\mathrm{IN}}=43.994 \mathrm{kHz}, \pm 2.5 \mathrm{~V}\) & -48 & dBc \\
\hline \multirow[t]{4}{*}{SFDR} & \multirow[t]{4}{*}{Spurious-Free Dynamic Range} & \(\mathrm{f}_{\mathrm{IN}}=4.932 \mathrm{kHz}, \pm 2.5 \mathrm{~V}\) & -76 & dB \\
\hline & & \(\mathrm{f}_{\mathrm{IN}}=14.697 \mathrm{kHz}, \pm 2.5 \mathrm{~V}\) & -77 & dB \\
\hline & & \(\mathrm{f}_{\mathrm{IN}}=24.462 \mathrm{kHz}, \pm 2.5 \mathrm{~V}\) & -77 & dB \\
\hline & & \(\mathrm{f}_{\mathrm{IN}}=43.994 \mathrm{kHz}, \pm 2.5 \mathrm{~V}\) & -74 & dB \\
\hline
\end{tabular}

DC Electrical Characteristics (Note 4), \(\mathrm{V}+=+5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=+2.50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{Clk}}=600 \mathrm{kHz}\), \(t_{R}=t_{F} \leq 25 n s, 50 \%\) duty cycle, unless otherwise specified. All typical values have been characterized but are not tested.
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{SYMBOL} & \multirow[b]{2}{*}{PARAMETER} & \multirow[b]{2}{*}{CONDITIONS} & \multicolumn{3}{|c|}{+250 \({ }^{\circ}\)} & \multicolumn{2}{|l|}{\(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\)} & \multicolumn{2}{|l|}{-40 to \(+85{ }^{\circ} \mathrm{C}\)} & \multicolumn{2}{|l|}{-55 to \(+125^{\circ} \mathrm{C}\)} & \multirow[b]{2}{*}{UNIT} \\
\hline & & & MIN & TYP & MAX & MIN & MAX & MIN & MAX & MIN & MAX & \\
\hline \multicolumn{13}{|l|}{ANALOG MULTIPLEXER INPUT} \\
\hline VIR & Input Range & & - \(\mathrm{V}_{\text {REF }}\) & - & \(+\mathrm{V}_{\text {REF }}\) & - \(\mathrm{V}_{\text {REF }}\) & \(+\mathrm{V}_{\text {REF }}\) & - \(\mathrm{V}_{\text {REF }}\) & \(+\mathrm{V}_{\text {REF }}\) & - \(\mathrm{V}_{\text {REF }}\) & \(+\mathrm{V}_{\text {REF }}\) & V \\
\hline RIN & Input Resistance & & - & 10 & - & - & & & & & & \(\mathrm{M} \Omega\) \\
\hline IBI & Input Leak. Current & \(\mathrm{A}_{\text {IN }}=0 \mathrm{~V}\) & - & 0.01 & 100 & - & 100 & - & 100 & - & 100 & nA \\
\hline CAIN(ON) & On Channel Input Capacitance & \(A_{I N}=0 \mathrm{~V}\), Note 5 & - & 10 & 30 & - & 30 & - & 30 & - & 30 & pF \\
\hline CAIN(OFF) & Off Channel Input Capacitance & \(\mathrm{A}_{\text {IN }}=0 \mathrm{~V}\), Note 5 & - & 8 & 20 & - & 20 & - & 20 & - & 20 & pF \\
\hline RDS(ON) & MUX On-Resistance & \[
\begin{aligned}
& \mathrm{A}_{1 \mathrm{~N}}= \pm 2.5 \mathrm{~V}, \\
& \mathrm{IN}_{\mathrm{N}}=100 \mu \mathrm{~A}
\end{aligned}
\] & - & 1.1 & 2.5 & - & 2.5 & - & 2.5 & - & 2.5 & K \(\Omega\) \\
\hline \(\Delta \mathrm{R}_{\text {DS }}(\mathrm{ON})\) & Greatest Change in RDS(ON) Between Any Two Channels & \[
\begin{aligned}
& -2.5 \mathrm{~V} \leq \text { AIN } \\
& \leq+2.5 \mathrm{~V}
\end{aligned}
\] & - & 2.5 & - & - & - & - & - & - & - & \% \\
\hline OIRR & Off-Channel Isolation & \[
\begin{aligned}
& \text { FIN }=100 \mathrm{kHz}, \\
& \text { Note } 7 \\
& \hline
\end{aligned}
\] & - & -96 & - & - & - & - & - & - & - & dB \\
\hline CCRR & Channel to Channel Isolation & \[
\begin{aligned}
& \text { Fin }=100 \mathrm{kHz}, \\
& \text { Note } 7
\end{aligned}
\] & - & -83 & - & - & - & - & - & - & - & dB \\
\hline
\end{tabular}

\section*{NOTES:}
4. FSR (Full Scale Range) \(=2 \times \mathrm{V}_{\text {REF }}\left(5.00 \mathrm{~V}\right.\) at \(\mathrm{V}_{\text {REF }}=2.50 \mathrm{~V}\) ). LSB (Least Significant Bit) \(=\mathrm{FSR} / 1024\left(4.88 \mathrm{mV}\right.\) at \(\left.\mathrm{V}_{\text {REF }}=2.50 \mathrm{~V}\right)\).
5. Parameter Not tested. Parameter guaranteed by design, simulation, or characterization.
6. Functionality is guaranteed by negative GAIN ERROR test.
7. Channel Isolation is fested with an input signal of \(\pm 2.5 \mathrm{Vp}-\mathrm{p}, 100 \mathrm{kHz}\) and the measured pin is loaded with \(100 \Omega\) to GND.

DC Electrical Characteristics (Continued) (Note 4), \(\mathrm{V}+=+5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=+2.50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{clk}}=600 \mathrm{kHz}\), \(t_{R}=t_{F} \leq 25 n s, 50 \%\) duty cycle, unless otherwise specified. All typical values have been characterized but are not tested.
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline & & \multirow[b]{2}{*}{CONDITIONS} & \multicolumn{3}{|c|}{\(+25^{\circ} \mathrm{C}\)} & \multicolumn{2}{|l|}{\(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\)} & \multicolumn{2}{|l|}{-40 to \(+85^{\circ} \mathrm{C}\)} & \multicolumn{2}{|l|}{-55 to \(+125^{\circ} \mathrm{C}\)} & \multirow[b]{2}{*}{UNIT} \\
\hline SYMBOL & PARAMETER & & MIN & TYP & MAX & MIN & MAX & MIN & MAX & MIN & MAX & \\
\hline
\end{tabular}

REFERENCE INPUT
\begin{tabular}{|c|l|l|c|c|c|c|c|c|c|c|c|c|}
\hline VRR & \begin{tabular}{l} 
Reference Input \\
Range
\end{tabular} & Note 6 & 2.2 & - & 2.6 & 2.2 & 2.6 & 2.2 & 2.6 & 2.2 & 2.6 & V \\
\hline IBR & \begin{tabular}{l} 
Reference Input \\
Bias Current
\end{tabular} & V \(_{\text {REF }}=+2.50 \mathrm{~V}\) & - & 0.01 & 100 & - & 100 & - & 100 & - & 100 & nA \\
\hline \(\mathrm{CV}_{\mathrm{R}}\) & \begin{tabular}{l} 
Reference Input \\
Capacitance
\end{tabular} & Note 5 & - & 8 & 20 & - & - & - & - & - & - & pF \\
\hline
\end{tabular}

LOGIC INPUTS
\begin{tabular}{|c|l|l|c|c|c|c|c|c|c|c|c|c|}
\hline \(\mathrm{V}_{\mathrm{IH}}\) & Input High Voltage & & 2.4 & - & - & 2.4 & - & 2.4 & - & 2.4 & - & V \\
\hline \(\mathrm{V}_{\mathrm{IL}}\) & Input Low Voltage & & - & - & 0.8 & - & 0.8 & - & 0.8 & - & 0.8 & V \\
\hline \(\mathrm{I}_{\mathrm{IL}}\) & Logic Input Current & \(\mathrm{V}_{\mathrm{IN}}=\mathrm{OV},+5 \mathrm{~V}\) & - & 0.05 & 1 & - & 1 & - & 1 & - & 1 & \(\mu \mathrm{~A}\) \\
\hline \(\mathrm{C}_{\mathrm{IN}}\) & Input Capacitance & Note 5 & - & 7 & 17 & - & - & - & - & - & - & pF \\
\hline
\end{tabular}

LOGIC OUTPUTS
\begin{tabular}{|c|l|l|l|l|c|c|c|c|c|c|c|c|}
\hline \(\mathrm{V}_{\mathrm{OH}}\) & Output High Volt. & \(\mathrm{IOH}=-200 \mu \mathrm{~A}\) & 2.4 & - & - & 2.4 & - & 2.4 & - & 2.4 & - & V \\
\hline \(\mathrm{V}_{\mathrm{OL}}\) & Output Low Volt. & \begin{tabular}{l}
\(\mathrm{IOL}=1.6 \mathrm{~mA}\) \\
IOL \\
\hline
\end{tabular} & \begin{tabular}{l} 
Output Leakage \\
Current
\end{tabular} & \begin{tabular}{l}
\(\overline{\mathrm{RD}}=+5 \mathrm{~V}\), \\
\(\mathrm{V}_{\mathrm{OUT}}=+5 \mathrm{~V}\)
\end{tabular} & - & - & -04 & 0.4 & - & 0.4 & - & 0.4 \\
\hline
\end{tabular}

POWER SUPPLY VOLTAGE RANGE
\begin{tabular}{|c|l|l|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow{3}{*}{\(\mathrm{V}+\)} & \begin{tabular}{l} 
Func'l Operation \\
Only, Note 6
\end{tabular} & 4.5 & 5.0 & 5.5 & 4.5 & 5.5 & 4.5 & 5.5 & 4.5 & 5.5 & V \\
\cline { 1 - 1 } & & & -4.5 & -5.0 & -5.5 & -4.5 & -5.5 & -4.5 & -5.5 & -4.5 & -5.5 & V \\
\hline
\end{tabular}

POWER SUPPLY REJECTION
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{\(\triangle \mathrm{FSE}\)} & \multirow[t]{2}{*}{\begin{tabular}{l}
\[
\mathrm{V}+\mathrm{v} \text { - Gain }
\] \\
Error
\end{tabular}} & \[
\begin{aligned}
& \mathrm{V}+=5 \mathrm{~V}, \\
& \mathrm{~V}-=-4.75 \mathrm{~V},-5.25 \mathrm{~V}
\end{aligned}
\] & - & 0.1 & 0.5 & - & 0.6 & - & 0.6 & - & 0.8 & LSB \\
\hline & & \[
\begin{aligned}
& \mathrm{V}-=-5 \mathrm{~V}, \\
& \mathrm{~V}+=4.75 \mathrm{~V}, 5.25 \mathrm{~V}
\end{aligned}
\] & - & 0.1 & 0.5 & - & 0.6 & - & 0.6 & - & 0.8 & LSB \\
\hline \multirow[t]{2}{*}{\(\Delta \mathrm{VOS}\)} & \multirow[t]{2}{*}{\begin{tabular}{l}
V+,V-Offset \\
Error
\end{tabular}} & \[
\begin{aligned}
& \mathrm{V}+=5 \mathrm{~V}, \\
& \mathrm{~V}-=-4.75 \mathrm{~V},-5.25 \mathrm{~V}
\end{aligned}
\] & - & 0.15 & 0.5 & - & 0.6 & - & 0.6 & - & 0.8 & LSB \\
\hline & & \[
\begin{aligned}
& \mathrm{V}-=-5 \mathrm{~V}, \\
& \mathrm{~V}+=4.75 \mathrm{~V}, 5.25 \mathrm{~V}
\end{aligned}
\] & - & 0.15 & 0.5 & - & 0.6 & - & 0.6 & - & 0.8 & LSB \\
\hline
\end{tabular}

SUPPLY CURRENTS
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline \(1+\) & V+ Supply Current & \multirow[t]{5}{*}{\[
\begin{aligned}
& \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=-5 \mathrm{~V} \\
& \mathrm{~V} \text { IN }=0 \mathrm{~V} \text {, Digitial } \\
& \text { Outputs Are } \\
& \text { Unloaded }
\end{aligned}
\]} & - & 20 & 30 & - & 30 & - & 30 & - & 30 & mA \\
\hline \(1-\) & V-Supply Current & & - & -10 & -15 & - & -15 & - & -15 & - & -15 & mA \\
\hline IGND & GND Current & & - & -8 & - & - & - & - & - & - & - & mA \\
\hline IDG & DG Current & & - & -2 & - & - & - & - & - & - & - & mA \\
\hline IAG & AG Current & & - & 0.02 & - & - & - & - & - & - & - & \(\mu \mathrm{A}\) \\
\hline
\end{tabular}
4. FSR (Full Scale Range) \(=2 \times \mathrm{V}_{\text {REF }}\left(5.00 \mathrm{~V}\right.\) at \(\mathrm{V}_{\text {REF }}=2.50 \mathrm{~V}\) ). LSB (Least Significant Bit) \(=\mathrm{FSR} / 1024\) ( 4.88 mV at \(\mathrm{V}_{\text {REF }}=2.50 \mathrm{~V}\) ).
5. Parameter Not tested. Parameter guaranteed by design, simulation, or characterization.
6. Functionality is guaranteed by negative GAIN ERROR test.
7. Channel Isolation is tested with an input signal of \(5 \mathrm{Vp}-\mathrm{p}, 100 \mathrm{kHz}\) and the measured pin is loaded with \(100 \Omega\) to GND.

Electrical Characteristics (Continued) (Note 11) \(\mathrm{V}+=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}-=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=2.50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{clk}}=600 \mathrm{kHz}\), \(\mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}} \leq 25 \mathrm{~ns}, 50 \%\) duty cycle, \(\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}\) (Including stray for DO-D9, OVR, HOLD), unless otherwise specified. All typical values have been characterized but are not tested.
\begin{tabular}{|l|l|l|l|l|l|l|l|l|l|l|l|}
\hline \multirow{3}{*}{ SYMBOL } & \multirow{3}{|c|}{\(+25^{\circ} \mathrm{C}\)} & \multicolumn{2}{c|}{\(0^{\circ} \mathrm{C}\) to \(+75^{\circ} \mathrm{C}\)} & \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) & \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) \\
\hline
\end{tabular}
timing characteristics
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[t]{3}{*}{\(t_{\text {sps }}\)} & \multirow[t]{3}{*}{Continuous Conversion Time} & Note 9 & - & - & 5 & - & 5 & - & 5 & - & 5 & \(\mu \mathrm{s}\) \\
\hline & & Note 5 & 60 & - & - & 60 & - & 60 & - & 60 & - & \(\mu \mathrm{s}\) \\
\hline & & Notes 9, 15 & - & - & \(3 \mathrm{t}_{\mathrm{clk}}\) & - & \(3 \mathrm{t}_{\mathrm{clk}}\) & - & \(3 \mathrm{C}_{\mathrm{clk}}\) & - & \(3 \mathrm{t}_{\mathrm{clk}}\) & \(\mu \mathrm{s}\) \\
\hline \(t_{\text {conv }}\) & Conversion Time, First Conversion & Notes 5, 8 & - & - & \[
\begin{gathered}
4 \mathrm{t}_{\text {clk }}+ \\
0.63 \\
\hline
\end{gathered}
\] & - & \[
\begin{gathered}
4 \mathrm{t}_{\mathrm{clk}}+ \\
0.75 \\
\hline
\end{gathered}
\] & - & \[
\begin{gathered}
4 t_{\text {clk }}+ \\
0.75
\end{gathered}
\] & - & \({ }^{4 t_{c l k}}{ }^{+}\) 0.8 & \(\mu \mathrm{s}\) \\
\hline \(t_{\text {cyc }}\) & \begin{tabular}{l}
Continuous \\
Throughput
\end{tabular} & Note 9 & - & - & \(\mathrm{t}_{\mathrm{clk}} / 3\) & - & \(\mathrm{t}_{\mathrm{clk}} / 3\) & - & \(\mathrm{t}_{\mathrm{clk}} / 3\) & - & \({ }_{\mathrm{t}_{\mathrm{clk}} / 3}\) & CPS \\
\hline \(\mathrm{t}_{\text {clk }}\) & Clock Period & & - & \(1 / \mathrm{f}_{\text {clk }}\) & - & - & - & - & - & - & - & - \\
\hline D & Clock Input Duty Cycle & Note 5 & 45 & 50 & 55 & 45 & 55 & 45 & 55 & 45 & 55 & \% \\
\hline talew & ALE Pulse Width & Note 5 & 30 & 15 & - & 40 & - & 40 & - & 50 & - & ns \\
\hline \(\mathrm{tas}^{\text {a }}\) & Address Setup Time & Note 5 & 40 & 15 & - & 80 & - & 80 & - & 80 & - & ns \\
\hline \(t_{\text {ah }}\) & Address Hold Time & & 0 & -16 & - & 0 & - & 0 & - & 0 & - & ns \\
\hline \(\mathrm{t}_{\text {wrl }}\) & \(\overline{\text { WR Pulse Width }}\) & Notes 5,8,10 & 100 & 20 & \(\mathrm{t}_{\mathrm{clk}} / 2\) & 100 & \(\mathrm{t}_{\mathrm{clk}} / 2\) & 100 & \(\mathrm{t}_{\mathrm{clk}} / 2\) & 100 & tclk/2 & ns \\
\hline \(t_{\text {wreoc }}\) & WR to EOC Low & Notes 5, 8 & - & 80 & 130 & - & 160 & - & 160 & - & 160 & ns \\
\hline thold & \(\overline{\text { WR }}\) to \(\overline{\text { HOLD }}\) Delay & Notes 5, 8 & - & 80 & 150 & - & 170 & - & 170 & - & 170 & ns \\
\hline \(t_{\text {ckhr }}\) & Clock to \(\overline{\text { HOLD }}\) Rise Delay & Note 5 & 150 & 265 & 450 & 140 & 500 & 120 & 500 & 120 & 500 & ns \\
\hline \(t_{\text {ckhf }}\) & Clock to \(\overline{\text { HOLD }}\) Fall Delay & Notes 5, 9 & 50 & 95 & 200 & 40 & 225 & 40 & 225 & 40 & 225 & ns \\
\hline \(\mathrm{t}_{\text {ckeoc }}\) & Clock to EOC High & Notes 5, 8 & - & 460 & 630 & - & 750 & - & 750 & - & 800 & ns \\
\hline \(t_{\text {data }}\) & HOLD to DATA Change & Notes 5, 9 & 100 & 200 & 350 & 90 & 400 & 90 & 400 & 90 & 400 & ns \\
\hline \(\mathrm{t}_{\mathrm{cd}}\) & \(\overline{\text { CS }}\) to DATA & Note 5 & - & 40 & 70 & - & 85 & - & 85 & - & 85 & ns \\
\hline \(t_{\text {ad }}\) & HBE to DATA & Note 5 & - & 30 & 50 & - & 70 & - & 70 & - & 70 & ns \\
\hline \(t_{\text {rd }}\) & \(\overline{\mathrm{RD}}\) LOW to Active & Notes 5, 13 & - & 70 & 100 & - & 125 & - & 125 & - & 125 & ns \\
\hline \(t_{\text {r }}\) & \(\overline{\mathrm{RD}}\) HIGH to Inactive & Notes 5, 14 & - & 30 & 60 & - & 70 & - & 70 & - & 70 & ns \\
\hline \(t_{r}\) & Output Rise Time & Notes 5, 12 & - & 20 & 40 & - & 60 & - & 60 & - & 60 & ns \\
\hline \(t_{f}\) & Output Fall Time & Notes 5, 12 & - & 15 & 30 & - & 50 & - & 50 & - & 50 & ns \\
\hline
\end{tabular}

NOTES:
8. Slow memory mode timing.
9. Fast memory or DMA mode of operation, except the first conversion which is equal to tCONV.
10. Maximum specification to prevent multiple triggering with \(\overline{W R}\).
11. All input drive signals are specified with \(t_{R}=t_{F} \leq 10 \mathrm{~ns}\) and shall swing from 0.4 V to 2.4 V for all timing specifications. A signal is considered to change state as it crosses a 1.4 V threshold (except \(t_{R D} \& t_{R X}\) ).
12. \(t_{R}\) and \(t_{F}\) load is \(C_{L}=100 \mathrm{pF}\) (including stray capacitance) to \(D G\) and is measured from the \(10 \%-90 \%\) point.
13. thD is the time required for the data output level to change by \(10 \%\) in response to \(\overline{\mathrm{RD}}\) crossing a voltage level of 1.4 V . High- Z to \(\mathrm{V}_{\mathrm{OH}}\) is measured with \(R_{L}=2.5 \mathrm{~K} \Omega\) and \(C_{L}=100 \mathrm{pF}\) (including stray) to \(D G\). High- \(Z\) to \(V_{O L}\) is measured with \(R_{L}=2.5 \mathrm{~K} \Omega\) to \(V+\) and \(C_{L}=100 \mathrm{pF}\) (including stray) to \(D G\).
14. \(\mathrm{t}_{\mathrm{RX}}\) is the time required for the data output level to change by \(10 \%\) in response to \(\overline{\mathrm{RD}}\) crossing a voltage level of 1.4 V . \(\mathrm{V}_{\mathrm{OH}}\) to High-Z is measured with
\(\mathrm{R}_{\mathrm{L}}=2.5 \mathrm{~K} \Omega\) and \(\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}\) (including stray) to DG . \(\mathrm{V}_{\mathrm{OL}}\) to High-Z is measured with \(\mathrm{R}_{\mathrm{L}}=2.5 \mathrm{~K} \Omega\) to \(\mathrm{V}+\) and \(\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}\) (including stray) to DG .
15. For clock frequencies other than 600 kHz .

\section*{Timing Diagrams}

FAST MEMORY MODE (8 BIT DATA BUS)


CONDITIONS: SMODE \(=\) DG. Bus \(=\) DG.
NOTE: With SMODE = DG, the internal logic disables the output latches from being updated during a read. The EOC output is LOW continuosly.

DMA MODE (16-BIT DATA BUS)


\footnotetext{
CONDITIONS: \(S M O D E=V+, C S=W R=R D=D G, B u s=V+, H B E=D G\) or \(\mathrm{V}+\) NOTE: EOC output is low continuosly.
}

\section*{Timing Diagrams (Continued)}

SLOW MEMORY MODE (16 BIT DATA BUS)


CONDITIONS: SMODE \(=\mathrm{V}+\). Bus \(=\mathrm{V}+. \mathrm{HBE}=\mathrm{DG}\) or \(\mathrm{V}+\)



Pin Descriptions
\begin{tabular}{|c|c|c|}
\hline PIN & SYMBOL & DESCRIPTION \\
\hline 1 & VREF & Reference voltage input (+2.50V) \\
\hline 2 & AG & Analog ground reference (OV) \\
\hline 3 & AINO & Analog input channel 0 \\
\hline 4 & AIN1 & Analog input channel 1 \\
\hline 5 & AIN2 & Analog input channel 2 \\
\hline 6 & AIN3 & Analog input channel 3 \\
\hline 7 & AIN4 & Analog input channel 4 \\
\hline 8 & AIN5 & Analog input channel 5 \\
\hline 9 & AIN6 & Analog input channel 6 \\
\hline 10 & AIN7 & Analog input channel 7 \\
\hline 11 & NC & No connect or tie to V+only. \\
\hline 12 & TEST & Test pin. Connect to DG for normal operation \\
\hline 13 & AO & Mux address input. (LSB) Active high. \\
\hline 14 & A1 & Mux address input. (LSB) Active high. \\
\hline 15 & A2 & Mux address input. (MSB) Active high. \\
\hline 16 & ALE & Mux address enable. When high, the latch is transparent. Address data is latched on the falling edge. \\
\hline 17 & WR & Write input. With CS low, starts conversion when pulsed low; continuous conversions when kept low. \\
\hline 18 & CS & Chip select input. Active low. \\
\hline 19 & \(\overline{\text { RD }}\) & Read input. With CS low, enables output buffers when pulsed low; outputs updated at the end of conversion. \\
\hline 20 & SMODE & Slow memory mode input. Active high. \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|}
\hline PIN & SYMBOL & DESCRIPTION \\
\hline 21 & BUS & \begin{tabular}{l}
Bus select input. High = all outputs enabled together DO-D9, OVR \\
Low = Outputs enabled by HBE
\end{tabular} \\
\hline 22 & HBE & \begin{tabular}{l}
Byte select (HBE/LBE) input for 8-bit bus. \\
High = High byte select, D8 - D9, OVR \\
Low = Low byte select, DO - D7
\end{tabular} \\
\hline 23 & CLK & Clock input. TTL compatible. \\
\hline 24 & DG & Digital ground (OV) \\
\hline 25 & EOC & End-of-conversion status. Pulses high at the end-of-conversion. \\
\hline 26 & \(\overline{\text { HOLD }}\) & Start of conversion status. Pulses low at the start-of-conversion. \\
\hline 27 & DO & Bit 0 (LSB) \\
\hline 28 & D1 & Bit 1 \\
\hline 29 & D2 & Bit 2 Output \\
\hline 30 & D3 & Bit 3 Data \\
\hline 31 & D4 & Bit 4 Bits \\
\hline 32 & D5 & Bit 5 (See Table 2) \\
\hline 33 & D6 & Bit 6 \\
\hline 34 & D7 & Bit 7 \\
\hline 35 & D8 & Bit 8 \\
\hline 36 & D9 & Bit 9 (MSB) \\
\hline 37 & OVR & Out of Range flag. Valid at end of conversion when output exceeds full scale. \\
\hline 38 & V+ & Positive supply voltage input (+5.0V) \\
\hline 39 & GND & Ground return for comparators ( OV ) \\
\hline 40 & V- & Negative supply voltage input (-5.0V) \\
\hline
\end{tabular}

The reference input to the \(\mathrm{HI}-7153\) is buffered by a high speed CMOS amplifier which is used to drive one end of the resistor string. Another high speed amplifier configured in the inverting unity gain mode inverts the reference voltage with respect to analog ground and forces it onto the other end of the resistor string. Both reference amplifiers are offset trimmed during manufacturing in order to increase the accuracy of the HI-7153 and to simplify its usage.

The input voltage is first converted into a 5 bit result (plus Out of Range information) by the flash converter. This flash converter consists of an array of 33 auto-zeroed comparators which perform a comparison between the input voltage and subdivisions of the reference voltage. These subdivisions of the reference voltage are formed by forcing the reference voltage and its negative on the two ends of a string of 32 resistors.
The 5 bit result of the first flash conversion is latched into the upper five bits of double buffered latches. It is also converted back into an analog signal by choosing the ladder voltage which is closest to but less than the input voltage.

The selected voltage (VTAP) is then subtracted from the input voltage. The residual is then amplified by a factor of 32 and referenced to the negative reference voltage (VSCA = \(32\left(\mathrm{~V}_{\text {IN }}-\right.\) VTAP \()+\mathrm{V}_{\text {REF }}-\) ). This subtraction and amplification operation is performed by a Switched Capacitor amplifier (SCA). The output of the SCA amplifier is between the positive and negative reference voltages and can therefore be digitized by the original 5 bit flash converter (second flash conversion).

The 5 bit result of the second flash conversion is latched into the lower five bits of double buffered latches. At the end of a conversion, 10 bits of data plus an Out of Range bit are latched into the second level of latches and can then be put on the digital output pins.

The conversion takes place in three clock cycles and is illustrated in Figure 2. When the conversion begins, the track and hold goes into its hold mode for 1 clock cycle. During the first half clock cycle the comparator array is in its auto-zero mode and it samples the input voltage. During the
second half clock cycle, the comparators make a comparison between the input voltage and the ladder voltages. At the beginning of the third half clock cycle, the first most significant 5-bit result becomes available. During the first clock cycle, the SCA was sampling the input voltage. After the first flash result becomes available and a ladder tap voltage has been selected the SCA amplifies the residue between the input and ladder tap voltages. During the next three half clock cycles, while the SCA output is settling to its required accuracy, the comparators go into their auto-zero mode and sample this voltage. During the sixth half clock cycle, the comparators perform another comparison whose 5 bit result becomes available on the next clock edge.

\section*{Reference Input}

The reference input to the \(\mathrm{HI}-7153\) is buffered by a high speed CMOS amplifier. The reference input range is 2.2 V to 2.6 V . The reference input voltage should be applied following the application of \(\mathrm{V}+\) and V - supplies.


FIGURE 1. DETAILED BLOCK DIAGRAM

\section*{Analog Multiplexer}

The multiplexer channel assignments are shown in Table 1 and can be randomly addressed. Address inputs AO-A2 are binary coded and are TTL/CMOS compatible. During power-up the circuit is initialized and multiplexer channel AINO is selected. The multiplexer address is transparent when ALE is high and CS is low. The address data is latched on the falling edge of the ALE signal. The multiplexer channel acquisition timing (Timing Diagrams, Slow Memory Mode) occurs approximately 500ns after the rising edge of HOLD. The multiplexer features a typical break-before-make switch action of 44ns.

\section*{Track And Hold}

A Track and Hold amplifier has been fully integrated on the front end of the A/D converter. Because of the sampling nature of this \(A / D\) converter, the input is required to stay constant only during the first clock cycle. Therefore, the Track and Hold (T/H) amplifier "holds" the input voltage only during the first clock cycle and it acquires the input voltage for the next conversion during the remaining two clock cycles. The high input impedance of the T/H input amplifier simplifies analog interfacing. Input signals up to \(\pm V_{\text {REF }}\) can be directly connected to the A/D without buffering. The T/H amplifier typically settles to within \(1 / 4\)

LSB in \(1.5 \mu \mathrm{~s}\). The A/D output code table is presented in Table 2.

The timing signals for the Track and Hold amplifier are generated internally, and are also provided externally (HOLD) for synchronization purposes.

All of the internal amplifiers are offset trimmed during manufacturing to give improved accuracy and to minimize the number of external components. If necessary, offset error can be adjusted by using digital post correction.

TABLE 1. MULTIPLEXER CHANNEL SELECTION
\begin{tabular}{|c|c|c|c|c|c|}
\hline \multicolumn{5}{|c|}{ADDRESS \& CONTROL INPUTS} & \multirow[t]{2}{*}{ANALOG CHANNEL SELECTED} \\
\hline A2 & A1 & AO & \(\overline{\mathrm{CS}}\) & ALE & \\
\hline 0 & 0 & 0 & 0 & 1 & AINO \\
\hline 0 & 0 & 1 & 0 & 1 & AIN1 \\
\hline 0 & 1 & 0 & 0 & 1 & AIN2 \\
\hline 0 & 1 & 1 & 0 & 1 & AIN3 \\
\hline 1 & 0 & 0 & 0 & 1 & AIN4 \\
\hline 1 & 0 & 1 & 0 & 1 & AIN5 \\
\hline 1 & 1 & 0 & 0 & 1 & AlN6 \\
\hline 1 & 1 & 1 & 0 & 1 & AIN7 \\
\hline
\end{tabular}


TABLE 2. A/D OUTPUT CODE TABLE
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multicolumn{2}{|r|}{ANALOG INPUT*} & \multicolumn{11}{|c|}{OUTPUT DATA (2'S COMPLEMENT)} \\
\hline \[
\begin{gathered}
\text { LSB }= \\
2\left(\mathrm{~V}_{\mathrm{REF}}\right) / 1024
\end{gathered}
\] & \(\mathrm{V}_{\text {REF }}=\mathbf{2 . 5 0 0} \mathrm{VOLTS}\) & OVR & \[
\begin{gathered}
\text { MSB } \\
9 \\
\hline
\end{gathered}
\] & 8 & 7 & 6 & 5 & 4 & 3 & 2 & 1 & \[
\begin{gathered}
\text { LSB } \\
0
\end{gathered}
\] \\
\hline \(\geq+V_{\text {REF }}\) & 2.500 to \(\mathrm{V}+\) (+OVR) & 1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\
\hline \(+\mathrm{V}_{\text {REF }}-1\) LSB & 2.49512 (tFull Scale) & 0 & 0 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 \\
\hline +1LSB & 0.00488 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 1 \\
\hline 0 & 0.000 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\
\hline -1LSB & -0.00488 & 0 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 \\
\hline \(-V_{\text {REF }}\) & -2.500 (-Full Scale) & 0 & 1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\
\hline \(\leq-\mathrm{V}_{\text {REF }}-1 \mathrm{SSB}\) & 2.50488 to V-(-OVR) & 1 & 1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\
\hline
\end{tabular}

\footnotetext{
* The voltages listed above are the ideal centers of each output code shown as a function of its associated reference voltage.
}

\section*{Dynamic Performance}

Fast Fourier Transform (FFT) techniques are used to evaluate the dynamic performance for one channel of the \(A / D\) system. A low distortion sine wave is applied to the input of the \(A / D\) converter. The input is sampled by the \(A / D\) and its output stored in RAM. The data is then transformed into the frequency domain with a 4096 point FFT and analyzed to evaluate the converters dynamic performance such as SNR and THD. See typical performance characteristics.

\section*{Signal-To-Noise Ratio}

The signal to noise ratio (SNR) is the measured rms signal to rms sum of noise at a specified input and sampling frequency. The noise is the rms sum of all except the fundamental and the first five harmonic signals. The SNR is dependent on the number of quantization levels used in the converter. The theoretical SNR for an N -bit converter with no differential or integral linearity error is: SNR \(=(6.02 \mathrm{~N}+\) 1.76 ) dB . For an ideal 10 bit converter the SNR is 62 dB . Differential and integral linearity errors will degrade SNR.


\section*{Signal-To-Noise + Distortion Ratio}

SINAD is the measured rms signal to rms sum of noise plus harmonic power and is expressed by the following.
\[
\text { SINAD }=10 \text { log } \frac{\text { Sinewave signal power }}{\text { Noise }+ \text { harmonic power (2nd thru 6th) }}
\]

\section*{Effective Number of Bits}

The effective number of bits (ENOB) is derived from the SINAD data;
\[
\mathrm{ENOB}=\frac{\mathrm{SINAD}-1.76}{6.02}
\]

\section*{Total Harmonic Distortion}

The total harmonic distortion (THD) is the ratio of the rms sum of the second through sixth harmonic components to the fundamental rms signal for a specified input and sampling frequency.


\section*{Spurious-Free Dynamic Range}

The spurious-free dynamic range (SFDR) is the ratio of the fundamental rms amplitude to the rms amplitude of the next largest spur or spectral component. It is usually determined by the largest harmonic. However, if the harmonics are buried in the noise floor it is the largest peak.
\[
\text { SFDR }=10 \log
\]

Sinewave signal power
Highest spurious signal power

\section*{Clock}

The clock input is TTL compatible. The converter will function with clock inputs between 10 kHz and 800 kHz .

\section*{Microprocessor Interface}

The HI-7153 can be interfaced to microprocessors through the use of standard Write, Read, Chip Select, and HBE control pins. The digital outputs are two's complement coded, three-state gated, and byte organized for bus interface with 8 and 16 bit systems. The digital outputs (DO - D9, OVR) may be accessed under control of BUS, byte enable input HBE, chip select, and read inputs for a simple parallel bus interface. The microprocessor can read the current data in the output latches in typically \(60 \mathrm{~ns} / \mathrm{byte}\) ( tr ). An overrange pin (OVR) together with the MSB (D9) pin set to either a logic 0 or 1 will indicate a positive or negative over-range condition respectively. All digital output buffers are capable of driving one TTL load. The multiplexer can be interfaced to either multiplexed or separate address and data bus systems.
The HI-7153 can be interfaced to a microprocessor using one of three modes: slow memory, fast memory, or DMA mode.

\section*{Slow Memory Mode}

In slow memory mode, the conversion will be initiated by the microprocessor by selecting the chip ( \(\overline{\mathrm{CS}}\) ) and pulsing WR low. This mode is selected by hardwiring the SMODE pin to \(\mathrm{V}+\). Note that the converter will change to the DMA interface mode if the \(\overline{W R}\) to \(\overline{R D}\) active timing is less than 100 ns . The end-of-conversion (EOC) output signals an interrupt for the microprocessor to jump to a read subroutine at the end of conversion. When the 8 -bit bus operation is selected, high and low byte data may be accessed in either order. An I/O truth table is presented in Table 3 for the slow memory mode of operation.

\section*{Fast Memory Mode}

The fast memory mode of operation is selected by tying the SMODE and WR pins to DG. In this mode, the chip performs continuous conversions and only \(\overline{\mathrm{CS}}\) and \(\overline{\mathrm{RD}}\) are required to read the data. Whenever the SMODE pin is low, \(\overline{\mathrm{WR}}\) is independent of \(\overline{\mathrm{CS}}\) in starting a conversion cycle. During the first conversion cycle, \(\overline{H O L D}\) follows \(\overline{W R}\) going low. HOLD will be one clock period wide for subsequent conversion cycles.

Data can be read a byte at a time or all 11 bits at once. When the 8 -bit bus operation is selected, high and low byte data may be accessed in either order. EOC is continuously low in this mode of operation. The conversion data can be read after HOLD has gone low. An I/O truth table is presented in Table 4 for the fast memory mode of operation.

\section*{DMA Mode}

This is a hardwired mode where the \(\mathrm{HI}-7153\) continuously converts. The user implements hardware to store the results in memory, bypassing the microprocessor. This mode is recognized by the chip when SMODE is connected to \(\mathrm{V}+\) and \(\overline{C S}, \overline{R D}, \overline{W R}\) are connected to DG. When 8-bit bus operation is selected, high and low byte data may be accessed in either order. EOC is continuously low in this mode. The conversion data can be read approximately \(300 n s\) after HOLD has gone low. An I/O truth table is presented in Table 5 for the DMA mode of operation.

TABLE 3. SLOW MEMORY MODE I/O TRUTH TABLE (SMODE = V+)
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \(\overline{\mathrm{Cs}}\) & \(\overline{W R}\) & \(\overline{\mathrm{RD}}\) & Bus & HBE & ALE & FUNCTION \\
\hline 0 & 0 & X & x & x & x & Initiates a conversion. \\
\hline 0 & x & x & x & x & 1 & Selects mux channel. Address data is latched on falling edge of ALE. Latch is transparent when ALE is high. \\
\hline 1 & x & x & x & X & x & Disables all chip commands. \\
\hline 0 & x & 0 & 1 & x & X & Enables DO-D9 \& OVR. \\
\hline 0 & x & 0 & 0 & 0 & X & Low byte enable: D0-D7 \\
\hline 0 & x & 0 & 0 & 1 & x & High byte enable: D8-D9, OVR \\
\hline x & X & 1 & X & X & X & Disables all outputs (high impedance). \\
\hline
\end{tabular}
\(X=\) don't care
TABLE 4. FAST MEMORY MODE I/O TRUTH TABLE (SMODE = DG)
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline CS & WR & RD & BUS & HBE & ALE & FUNCTION \\
\hline 0 & 0 & x & x & x & x & Continuous conversion, WR may be tied to DG. \\
\hline 0 & x & x & x & x & 1 & Selects mux channel. Address data is latched on falling edge of ALE. Latch is transparent when ALE is high. \\
\hline 1 & x & x & X & x & x & Disables all chip commands. \\
\hline 0 & x & 0 & 1 & x & x & Enables DO-D9 \& OVR. \\
\hline 0 & x & 0 & 0 & 0 & x & Low byte enable: D0-D7 \\
\hline 0 & x & 0 & 0 & 1 & x & High byte enable: D8-D9, OVR \\
\hline x & X & 1 & x & x & x & Disables all outputs (high impedance). \\
\hline
\end{tabular}

X= don't care
TABLE 5. DMA MODE \(/ / 0\) TRUTH TABLE (SMODE \(=\mathrm{V}+\overline{\mathrm{CS}}=\overline{\mathrm{WR}}=\overline{\mathrm{RD}}=\mathrm{DG}\) )
\begin{tabular}{|c|c|c|l|}
\hline BUS & HBE & ALE & \multicolumn{1}{|c|}{ FUNCTION } \\
\hline X & X & 1 & \begin{tabular}{l} 
Selects mux channel. Address data is latched on falling \\
edge of ALE. Latch is transparent when ALE E high.
\end{tabular} \\
\hline 1 & X & X & Enables D0 - D9 \& OVR. \\
\hline 0 & 0 & X & Low byte enable: D0 - D7 \\
\hline 0 & 1 & X & High byte enable: D8 - D9, OVR \\
\hline
\end{tabular}
\(X=\) don't care

\section*{Optimizing System Performance}

The HI-7153 has three ground pins (AG, DG, GND) for improved system accuracy. Proper grounding and bypassing is illustrated in Figure 3. The AG pin is a ground pin and is used internally as a reference ground. The reference input and analog input should be referenced to the analog ground (AG) pin. The digital inputs and outputs should be referenced to the digital ground (DG) pin. The GND pin is a return point for the supply current of the comparator array. The comparator array is designed such that this current is approximately constant at all times and does not vary with input voltage. By virtue of the switched capacitor nature of the comparators, it is necessary to hold GND firmly at zero volts at all times. Therefore, the system ground star connection should be located as close to this pin as possible.

As in any analog system, good supply bypassing is necessary in order to achieve optimum system performance. The power supplies should be bypassed with at least a \(20 \mu \mathrm{~F}\) tantalum and a \(0.1 \mu \mathrm{~F}\) ceramic capacitor to GND. The reference input should be bypassed with a \(0.1 \mu \mathrm{~F}\) ceramic capacitor to AG. The capacitor leads should be as short as possible.
The pins on the \(\mathrm{HI}-7153\) are arranged such that the analog pins are well isolated from the digital pins. In spite of this arrangement, there is always some pin-to-pin coupling. Therefore the analog inputs to the device should not be driven from very high output impedance sources. PC board layout should screen the analog and reference inputs with guard rings on both sides of the PC board, connected to AG. Using a solder mask is good practice and helps reduce leakage due to moisture contamination on the PC board.


FIGURE 3. GROUND AND POWER SUPPLY DECOUPLING

\section*{Applications}

Figure 4 illustrates an application where the \(\mathrm{HI}-7153\) is used to form a multi-channel data acquisition system. Either slow memory or fast memory modes of operation can be selected. Fast memory mode should be selected for maximum throughput. The output data is
configured for 16 bit bus operation in these applications. By tying BUS to DG and connecting the HBE input to the system address decoder, the output data can be configured for 8-bit bus systems.


FIGURE 4. MULTI-CHANNEL DATA ACQUISITION SYSTEM

\section*{We're Backing You Up with Products, Support, and Solutions!}

\section*{Signal Processing}
- Linear
- Custom Linear
- Data Conversion
- Interface
- Analog Switches
- Multiplexers
- Filters
- DSP
- Telecom

\section*{Digital}
- CMOS Microprocessors and Peripherals
- CMOS Microcontrollers
- CMOS Logic

\section*{ASICs}
- Full-Custom
- Analog Semicustom
- Mixed-Signal
- ASIC Design Software

\section*{Power Products}
- Power MOSFETS
- IGBTs
- Bipolar Discretes
- Transient Voltage Suppressors
- Power Rectifiers

Intelligent Power
- Power ICs
- Power Asics
- Hybrid Programmable Switches
- Full-Custom High Voltage ICs

\section*{Microwave}
- GaAs FETs
- GaAs MMICs
- Foundry Services

Military/Aerospace Products
- Microprocessors and Peripherals
- Memories
- Analog ICs
- Digital ICs
- Discrete Power
- Bipolar

MOSFET
- Rad-Hard ICs

Military/Aerospace Programs
- COMSEC Programs
- Strategic and Space Programs
- Military ASIC Programs```


[^0]:    Note: * Pin for Pin Compatible

[^1]:    harris semiconductor's sole and exclusive warranty obligation with respect to this product shall be that stated in the warranty article of the CONDITION OF SALE. THE WARRANTY SHALL be EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^2]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^3]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^4]:    *After an overranged conversion of more than 2060 counts, the zero integrator phase will last 740 counts, and auto-zero will last 260 counts.

[^5]:    *Values depend on clock frequency. See Figures 11, 42, 13.

[^6]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

    301671-004

[^7]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^8]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

    310675-002

[^9]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES. EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^10]:    harris semiconductor's sole and exclusive warranty obligation with respect to this product shall be that stated in the warranty article of the CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^11]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^12]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^13]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^14]:    NOTE 1: A $(-)$ removal time means the signal can be removed after the reference signal.

[^15]:    1. When supplying an external load (not including the $A D C$ ) and operating on $\pm 12 \mathrm{~V}$ supplies, a buffer amplifier must be provided for the Reference Output.
[^16]:    *When driving the 20 V (pin 14) input, minimize capacitance on pin 13.

[^17]:    $X=$ don't care

[^18]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^19]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^20]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^21]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^22]:    *This device requires only a single-phase clock. The terminology of $\phi 1$ and $\phi 2$ refers to the high and low periods of the same clock.

[^23]:    Harris Semiconductor products are sold by description only. Harris Semiconductor reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Harris is believed to be accurate and reliable. However, no responsibility is assumed by Harris or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Harris or its subsidiaries.

[^24]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

    300105-004
    NOTE: All typical values have been characterized but are not tested.

[^25]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^26]:    (Switches shown for Digital Inputs "High")

[^27]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^28]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE

[^29]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^30]:    CAUTION: These devices are sensitive to electrostatic discharge. Proper IC handling procedures should be followed.

[^31]:    HARRIS SEMICONDUCTOR＇S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE．THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES，EXPRESS，IMPLIED OR STATUTORY，INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE．

[^32]:    Switch output waveform shown for $V_{S}=$ constant with logic input waveform as shown. Note that $V_{S}$ may be + or - as per switching time test circuit. $V_{O}$ is the steady state output with switch on. Feedthrough via gate capacitance may result in spikes at leading and trailing edge of output waveform.

[^33]:    SWITCH STATES ARE
    FOR LOGIC " 1 " INPUT $=2.0 \mathrm{~V}$

[^34]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.
    NOTE: All typical values have been characterized but are not tested.

[^35]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

    NOTE: All typical values have been characterized but are not tested.

[^36]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

    307010-001

[^37]:    harris semiconductor＇s sole and exclusive warranty obligation with respect to this product shall be that stated in the warranty article of the CONDITION OF SALE．THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES，EXPRESS，IMPLIED OR STATUTORY，INCLUDING THE IMPLIED WARRANTIES OF MERGHANTABILITY AND FITNESS FOR A PARTICULAR USE．

[^38]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

    307035-003

[^39]:    CAUTION: These devices are sensitive to electrostatic discharge. Proper I.C. handling procedures should be followed.

[^40]:    * THEORETICALLY, LEAKAGE CURRENT WILL CONTINUE TO DECREASE BELOW $+25^{\circ} \mathrm{C}$. BUT DUE TO ENVIRONMENTAL CONDITIONS, LEAKAGE MEASUREMENTS BELOW THIS TEMPERATURE ARE NOT REPRESENTATIVE OF ACTUAL SWITCH PERFORMANCE.

[^41]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^42]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^43]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^44]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^45]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^46]:    harris semiconductor's sole and exclusive warranty obligation with respect to this product shall be that stated in the warranty article of the CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^47]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^48]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

    307050-002

[^49]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^50]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^51]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

    307125-003

[^52]:    CAUTION: These devices are sensitive to electrostatic discharge. Proper IC handling procedures should be followed.

[^53]:    1. Absolute maximum ratings are limiting values, ap
    piied individually, beyond which the serviceability
    of the circuit may be impaired. Functional opera-
    tion under any of these conditions is not necessar-
    ily implied.
    Ten nanoamps is the practical lower limit for high
    ```
    peed measurement in the production test
    environment.
    4. Analog Overvoltage = ```

[^54]:    Two measurements per channel:
    $+10 \mathrm{~V} /-10 \mathrm{~V}$ and $-10 \mathrm{~V} /+10 \mathrm{~V}$
    (Two measurements and per device for $I_{D}(O F F)$ :

[^55]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^56]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY. INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^57]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^58]:    harris semiconductor's sole and exclusive warranty obligation with respect to this product shall be that stated in the warranty article of the CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE:

[^59]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^60]:    ＊All MIJI versions available compliant to 883B／Rev C．

[^61]:    HARRIS SEMICONDUCTOR＇S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE．THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES，EXPRESS，IMPLIED OR STATUTORY，INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE．

[^62]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^63]:    "A" Parts Screened to <5 $\mu \mathrm{A}$ ISTBY $^{\text {@ }} 32 \mathrm{KHz}$

[^64]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

    202200-004

[^65]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^66]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^67]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

    202800-003

[^68]:    harris semiconductor's sole and exclusive warranty obligation with respect to this product shall be that stated in the warranty article of the CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^69]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^70]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUGT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^71]:    *For maximum frequency stability, connect to $V_{D D}$ or $V_{S S}$

[^72]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

[^73]:    HARRIS SEMICONDUCTOR'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE.

