

## INTEGRATED CIRCUITS

POWER INTERFACE ICs
High Voltage
High Current
BiMOS Smart Power

## MILITARY DRIVERS

MILITARY CMOS
LINEAR ICs
Power Op Amps
Radio/Communications
Power Supply
Audio

# SPRAGUE ELECTRIC COMPANY <br> A UNIT OF THE PENN CENTRAL CORPORATION 

SEMICONDUCTOR GROUP
115 Northeast Cutoff, Worcester, Mass. 01606
617/853-5000
SENSOR DIVISION
70 Pembroke Road, Concord, N.H. 03301
603/224-1961
DISCRETE SEMICONDUCTOR DIVISION
70 Pembroke Road, Concord, N.H. 03301
603/224-1961

## Contents

## SECTION 1-GENERAL INFORMATION

Sprague Facilities ..... 1-2
Process Technologies ..... 1-3
Sprague IC Part Numbering Systems ..... 1-6
Double-Deuce Program for High-Reliability Devices ..... 1-8
Partnership and Semi-Standard ICs ..... 1-12
Definition of Terms ..... 1-17
Quality Assurance Flow Chart ..... 1-18
Cross-Reference ..... 1-20
Competitive Part-Numbering Systems ..... 1-29
How To Place An Order ..... 1-33
See Also:
Sales Offices Inside Back Cover
SECTION 2-HIGH-VOLTAGE ( $\geq 100$ V) INTERFACE DRIVERS
Selection Guide ..... 2-2
UDN-6116A/R through 6138A/R Fluorescent Display Drivers ..... 2-3
UDN-6510A/R and 6514A/R High-Voltage Source Drivers ..... 2-7
UDN-6540B 8-Channel High-Voltage DMOS Driver ..... 2-10
ULN-7001A through 7005A High-Voltage, High-Current Darlington Arrays ..... 2-13
ULN-7064B through 7074B Quad High-Voltage, 1A Darlington Arrays ..... 2-15
UDN-7180A through 7186A Gas-Discharge Display Segment Drivers ..... 2-17
Application Notes:
A Monolithic IC Series for Gas-Discharge Displays ..... 2-23
Trends in IC Interface for Electronic Displays ..... 2-29
Reliability of Series UDN-6100A High-Voltage Display Drivers ..... 2-40
See Also:
UHP-500 through 533 Quad Power and Relay Drivers ..... 3-3
UDS-5791H Quad PIN Diode Driver ..... 6-97
UCN-5823A BiMOS 8-Bit Serial-Input, Latched 100 V Driver ..... 5-55
UCN-5843A BiMOS 8-Bit Serial-Input, Latched 100 V Driver ..... 5-82
UCN-5851A/EP and 5852A/EP 32-Bit Serial Input, TFEL Drivers ..... 5-87
UCN-5857A/EP and 5859A/EP 8 of 32-Bit AC Plasma Display Drivers ..... 5-103
UCN-5858A/EP and 5860A/EP 32-Bit Serial-In AC Plasma Display Drivers ..... 5-105
UCN-5900A BiMOS 4-Bit Latched 150 V Driver ..... 5-123
UCN-5901A BiMOS 8-Bit Latched 150 V Driver ..... 5-123
UCN-5910A BiMOS 10-Bit Serial-Input, 150 V Latched Driver ..... 5-129

## Contents

## SECTION 3—MEDIUM-CURRENT ( $<1$ A) INTERFACE DRIVERS

Selection Guide ..... 3-2
UHP-400 through 533 Quad Power and Relay Drivers ..... 3-3
ULN-2001A through 2025A 7-Channel Darlington Drivers ..... 3-13
ULN-2001L through 2005L 7-Channel Darlington Drivers ..... 3-23
UDN-2522A Quad Bus Transmitter/Receiver ..... 3-25
UDN-2543B Quad NAND-Gate Power Driver ..... 3-30
UDN-2580A through 2588A 8-Channel High-Current Source Drivers ..... 3-33
UDN-2595A 8-Channel Medium-Current Sink Driver ..... 3-40
UDN-2596A through 2599A 8-Channel Saturated Sink Drivers ..... 3-42
ULN-2801A through 2825A 8-Channel Darlington Drivers ..... 3-44
UDN-2933B and UDN-2934B 3-Channel Half-Bridge Motor Drivers ..... 3-55
UDN-2956A and 2957A Negative Supply, 5-Channel Source Drivers ..... 3-58
UDN-2981A through 2984A 8-Channel Source Drivers ..... 3-62
UDN-2985A and 2986A 8-Channel Saturated Source Drivers ..... 3-69
UDN-2987A 8-Channel Short-Circuit Protected Source Driver ..... 3-71
UDN-2993B Dual H-Bridge Motor Driver ..... 3-77
UDN-3611M through 3614M Dual Peripheral and Power Drivers ..... 3-82
UDN-5703A through 5707A Quad Peripheral and Power Drivers ..... 3-86
UDN-5711M through 5714M Dual Peripheral and Power Drivers ..... 3-90
UDN-5721M through 5724M Dual Peripheral and Power Drivers ..... 3-94
UDN-5732M Dual 2-Input NAND Power Driver ..... See UDN-5752M
UDN-5733A Quad 2-Input NOR Power Driver ..... 3-89
UDN-5741M through 5754M Dual Peripheral and Power Drivers ..... 3-94
Application Notes:
Series ULN-2000A Darlington Arrays ..... 3-100
Expanding The Frontiers of Integrated Circuit Interface ..... 3-107
Integrated Circuits for Current-Sourcing Applications ..... 3-115
Reliability of Series ULN-2000A and ULN-2800A Darlington Drivers ..... 3-125
See Also:
UDN-6540B 8-Channel High-Voltage DMOS Driver ..... 2-10
ULN-7001A through 7005A High-Voltage, High-Current Darlington Arrays ..... 2-13
BiMOS and Complex Array Interface Drivers ..... 5-1
UDS-5791H Quad PIN Diode Driver ..... 6-97

## Contents

SECTION 4—HIGH-CURRENT ( $\geq 1$ A) INTERFACE DRIVERS
Selection Guide ..... 4-2
ULN-2061M through 2075B 1.5 A Darlington Switches ..... 4-3
UDN-2540B Quad 1.25 A Power Driver ..... 4-14
UDN-2545B Universal Quad 2.5 A Driver ..... 4-17
UDN-2841B and 2845B Quad 1.5 A Darlington Drivers ..... 4-19
UDN-2878W and 2879W Quad 4 A Darlington Switches ..... 4-25
UDN-2906W 3-Phase 2 A Brushless DC Motor Driver ..... 4-2
UDN-2931B/W 3-Channel 2 A Half-Bridge Drivers ..... 4-31
UDN-2935Z 2 A Half-Bridge Motor Driver ..... 4-34
UDN-2936W and 2937W 3-Phase 3 A Brushless DC Motor Drivers ..... 4-40
UDN-2938W and 2939B 3-Phase 4 A Brushless DC Motor Drivers ..... 4-46
UDN-2941B Quad 2 A Source Driver ..... 4-48
UDN-2943Z 1 A Half-Bridge Motor Driver ..... 4-51
UDN-2944W Quad 4 A High-Voltage Source Driver ..... 4-55
UDN-2948W Quad 6 A High-Voltage Source Driver ..... 4-58
UDN-2949Z 2 A Half-Bridge Motor Driver ..... See UDN-2950Z
UDN-2950Z 2 A Half-Bridge Motor Driver ..... 4-34
UDN-2951Z 8 A Half-Bridge Driver ..... 4-61
UDN-2952B/W 2 A Full-Bridge Motor Drivers ..... 4-64
UDN-2953B and 2954W 2 A Full-Bridge Motor Drivers ..... 4-70
UDN-2955W 8 A Half-Bridge Motor Driver ..... 4-61
UDN-2962B/W Dual 3 A PWM Solenoid/Motor Drivers ..... 4-75
UDN-2965W-2 Dual 4 A Solenoid/Motor Driver ..... 4-81
UDN-2975W and 2976W Dual 4 A Solenoid Drivers ..... 4-86
UDN-2998W Dual 2 A Full-Bridge Motor Driver ..... 4-89
ULN-3751Z Power Operational Amplifier ..... 4-93
ULN-3753B/W Dual Power Operational Amplifiers ..... 4-98
ULN-3755B/W Dual Power Operational Amplifiers ..... 4-107
UDN-5725M Dual Peripheral/Power Driver ..... 4-117
UDN-7078 Quad High-Current Darlington Switches ..... 4-121
Application Notes:
Power Interface ICs for Motor Drive Applications ..... 4-124
Switching Inductive Loads with Power Interface ICs ..... 4-139
An Integrated 3-Phase Brushless DC Motor Driver ..... 4-143
Power Op Amp Applications ..... 4-147
See Also:
UCN-5813 and 5814B 4-Bit Latched 1.5 A Drivers ..... 5-41
UCN-5825 and 5826B 4-Bit Serial-Input, Latched 2 A Drivers ..... 5-59
ULN-7064B through 7074B Quad High-Voltage, 1 A Darlington Arrays ..... 2-15

## Contents

## SECTION 5—BiMOS SMART POWER INTERFACE DRIVERS

Selection Guide ..... $5-2$
UCN-4202A and 4203A Stepper-Motor Translators and Drivers ..... 5-3
UCN-4204B and 4205B-2 Unipolar 1.25 A Stepper-Motor Translators/Drivers ..... 5-10
UCN-4401A 4-Bit Latched Driver ..... See UCN-5800A
UCN-4801A 8-Bit Latched Driver ..... See UCN-5801A
UCN-4805A Latched Decoder/Driver ..... 5-13
UCN-4807A and 4808A Addressable Latched Drivers ..... 5-17
UCN-4810A and 4810A-1 10-Bit Serial-In, Latched Drivers ..... See UCN-5810A
UCN-4815A 8-Channel Latched Source Driver ..... See UCN-5815A
UCN-4821A through 4823A 8-Bit Serial-In, Latched Drivers ..... See UCN-5821/22/23A
UCN-5800A and 5801A High-Speed Latched Drivers ..... 5-23
UCN-5804B 4-Phase 1.25 A Stepper-Motor Translator/Driver ..... 5-28
UCN-5810A and 5810A-1 10-Bit Serial-In Latched Drivers ..... 5-33
UCN-5811A and 5811A-1 12-Bit Serial-In Latched Drivers ..... 5-37
UCN-5812A and 5812A-1 20-Bit Serial-In Latched Drivers . ..... 5-33
UCN-5813B and 5814B 4-Bit High-Speed Latched 1.5 A Drivers ..... 5-41
UCN-5815A and 5815A-1 8-Bit High-Speed Latched Source Drivers ..... 5-46
UCN-5816A 16-Bit, Addressable, Latched Sink Driver ..... 5-49
UCN-5818A and 5818A-1 32-Bit Serial-In, Latched Drivers ..... 5-33
UCN-5818AF/AF-1 and 5818EPF/EPF-1 32-Bit Serial-In, Latched Source Drivers ..... 5-51
UCN-5821A through 5823A 8-Bit Serial-In, Latched High-Voltage Drivers ..... 5-55
UCN-5825B and 5826B 4-Bit Serial-In, Latched 2 A Drivers ..... 5-59
UCN-5832A/C 32-Bit Serial-In, Latched Saturated Sink Drivers ..... 5-65
UCN-5832EP 32-Bit Serial-In, Latched Saturated Sink Driver ..... 5-71
UCN-5833A/C/EP 32-Bit Serial-In, Latched Darlington Sink Drivers ..... 5-74
UCN-5834A/C/EP 32-Bit Serial-In, Latched Saturated Sink Drivers ..... 5-2
UCN-5841A through 5843A 8-Bit Serial-In, Latched High-Voltage Drivers ..... 5-82
UCN-5851A/EP and 5852A/EP 32-Bit Serial-In, TFEL Row Drivers ..... 5-87
UCN-5853A/EP and 5854A/EP 32-Bit Serial-In, Latched TFEL Column Drivers ..... 5-95
UCN-5855EP and 5856EP 32-Bit Serial-In, Latched TFEL Column Driver ..... 5-2
UCN-5857A/EP 8 of 32-Bit AC Plasma Display Drivers ..... 5-103
UCN-5858A/EP 32-Bit Serial-In AC Plasma Display Drivers ..... 5-105
UCN-5859A/EP 8 of 32-Bit AC Plasma Display Drivers ..... 5-103
UCN-5860A/EP 32-Bit Serial-In AC Plasma Display Drivers ..... 5-105
UCN-5864C 64-Bit Serial-In, Latched Driver ..... 5-2
UCN-5881EP $2 \times 8$-Bit Latched Sink Driver with Read Back ..... 5-107
UCN-5882EP $2 \times 8$-Bit Latched Source Driver with Read Back ..... 5-110
UCN-5890A/B and 5891A/B 8-Bit Serial-In, Latched Source Drivers ..... 5-113
UCN-5895A 8-Bit Serial-In, Latched Source Drivers ..... 5-119
UCN-5896W 4-Bit Serial-In, Latched 2A Source Driver ..... 5-2
UCN-5900A and 5901A Latched 150 V Drivers ..... 5-123
UCN-5910A 10-Bit Serial-In, 150 V Latched Driver ..... 5-129
Application Notes:
Reliability of Series UCN-4800A and UCN-5800A BiMOS Drivers ..... 5-133
BiMos II High-Speed Interface ICs for Peripheral and Power Drivers ..... 5-137
BiMOS ICs for Electroluminescent Displays ..... 5-148
A Merged Technology for Custom and Semi-Standard Power Interface ICs ..... 5-157
See Also:
BiMOS II Power Drivers to MIL-STD-883 ..... 6-123

## Contents

## SECTION 6—MILITARY DEVICES

High-Voltage/High-Current Power Drivers Selection Guide ..... 6-2
Smart Power Selection Guide ..... 6-3
CMOS 4000B Series Selection Guide ..... 6-4
Custom Devices for Military Applications . ..... 6-6
M38510/05001 through /05951 CMOS 4000B Series Logic to MIL-M-38510 ..... 6-4
M38510/14103 BEC High-Current Darlington Driver to MIL-M-38510M38510/16202 through /17701 CMOS 4000B Series Logic to MIL-M-385106-4
UHD-400 through 533 Quad Power and Relay Drivers ..... 6-7
ULS-2001H/R through 2025H/R High-Current Darlington Drivers ..... 6-17
ULS-2064H through 2077H Quad 1.5 A Darlington Switches ..... 6-27
ULS-2801H/R through 2825H/R 8-Channel Darlington Drivers ..... 6-37
UDS-2933H and 2934H 3-Channel Half-Bridge Motor Drivers ..... 6-47
UDS-2981H/R through 2984H/R 8-Channel Source Drivers ..... 6-50
UDS-3611H through 3614H Dual Peripheral and Power Drivers ..... 6-56
UCS-4401H and 4801H BiMOS Latched Drivers ..... 6-62
UCS-4810H BiMOS 10-Bit Serial-In, Latched Driver ..... 6-67
UCS-4815H BiMOS 8-Channel Latched Source Driver ..... 6-73
UCS-4821H through 4823H BiMOS 8-Bit Serial-In, Latched Drivers ..... 6-79
UDS-5703H through 5707H Quad 2-Input Peripheral/Power Drivers ..... 6-85
UDS-5711H through 5714H Dual Peripheral and Power Drivers ..... 6-91
UDS-5733H Quad 2-Input NOR Power Driver ..... 6-85
UDS-5791H Quad PIN Diode Driver ..... 6-97
UCS-5800H and 5801H BiMOS II Latched Drivers ..... 6-100
UCS-5810H BiMOS II 10-Bit Serial-In, Latched Driver ..... 6-106
UCS-5815H BiMOS II 8-Channel Latched Source Driver ..... 6-111
UCS-5822H BiMOS II 8-Bit Serial-In, Latched Driver ..... 6-116
883C4000B Series CMOS Logic Screened to MIL-STD-883 ..... 6-4
MIL-STD-883, Class B, High-Reliability Screening ..... 6-122
Application Note:
BiMOS II Power Drivers to MIL-STD-883 ..... 6-123
*QPL version of ULS-2003H-883.

## Contents

## SECTION 7 - LINEAR AND SPECIAL FUNCTION ICs

AM and FM Radio IC Selection Guide ..... 7-3
Audio IC Selection Guide ..... 7-4
Power Supply Control Circuit Selection Guide ..... 7-5
Miscellaneous Linear Integrated Circuits ..... 7-6
NE564F/N High-Frequency Phase-Locked Loops ..... 7-6
NE5560N/F Switched-Mode Power Supply Controllers ..... 7-5
NE5561N Switched-Mode Power Supply Controller ..... 7-5
NE5568N Switched-Mode Power Supply Controller ..... 7-5
SE564F Hermetic High-Frequency Phase-Locked Loop ..... 7-6
SG3525AJ/AN Switched-Mode Power Supply Controllers ..... 7-5
SG3526J/N Switched-Mode Power Supply Controllers ..... 7-5
SG3527AJ/AN Switched-Mode Power Supply Controllers ..... 7-5
TL594CN and TL594IN Switched-Mode Power Supply Controllers ..... 7-5
TL595CN and TL595IN Switched-Mode Power Supply Controllers ..... 7-5
ULN-2111A FM, IF Amplifier/Limiter and Detector ..... 7-3
ULN-2204A (TDA1083) AM/FM Radio System ..... 7-3
ULN-2241A AM/FM Signal Processing System ..... 7-3
ULN-2243A Mixer/IF for FM Radios ..... 7-3
ULN-2280B 2.5-Watt Audio Power Amplifier ..... 7-4
ULN-2283B and 2283B-1 Low-Power Audio Amplifier ..... See ULN-3718M
ULN-2429A Fluid Detector (Impedance Comparator) ..... 7-7
ULN-2430M Timer ..... 7-10
ULN-2435A and 2445A Automotive Lamp Monitors ..... 7-13
ULN-2436M Dual-Mode (10 min./5 min.) Countdown Timer ..... 7-6
ULN-2455A General-Purpose Quad Comparator ..... 7-13
ULN-2457A/L Quad Lamp Monitor for 24 V Systems ..... 7-19
ULN-3705M Low-Voltage Audio Power Amplifier ..... See ULN-3718M
ULN-3718M Low-Voltage Audio Power Amplifier ..... 7-4
ULN-3725M 1-Watt Audio Power Amplifier ..... 7-4
ULN-3750B Dual 1-Watt Audio Power Amplifier ..... 7-4
ULN-3782M Dual Low-Voltage Audio Power Amplifier ..... 7-4
ULN-3784B 4-Watt Audio Power Amplifier ..... 7-4
ULN-3793W and 3794W 20-Watt Automotive BTL Audio Power Amplifiers ..... 7-4
ULN-3803A Low-Voltage AM/FM Short-Wave Signal Processor ..... 7-3
ULN-3804A AM/FM Signal Processor ..... See ULN-3803A
ULN-3809A Low-Voltage Phase-Locked Loop Stereo Decoder ..... 7-3
ULN-3820A C-QUAM ${ }^{\circledR}$ AM Stereo Decoder ..... 7-3
ULN-3821A AM Tuning Stabilizer ..... 7-3
ULN-3823A Low-Voltage FM Stereo Decoder with Blending Function ..... 7-3
ULN-3838A AM Radio System ..... See ULN-3839A${ }^{3} \mathrm{C}$-QUAM (Compatible Quadrature Amplitude Modulation) is a registered trademark of Motorola, Inc.

## Contents

## SECTION 7 - LINEAR AND SPECIAL FUNCTION ICs

ULN-3839A AM Radio System ..... 7-3
ULN-3840A AM/FM Signal Processing System ..... 7-3
ULN-3841A AM Signal Processor ..... 7-3
ULN-3842A AM/FM Signal Processing System ..... 7-3
ULN-3859A Low-Power, Narrow-Band, FM IF System ..... 7-3
ULN-3862A Low-Power, Narrow-Band FM IF System ..... 7-3
ULN-3869M RF Stage and Mixer for FM Radio Applications ..... 7-3
ULN-3883A F-M Communications IF/Audio System ..... 7-3
ULN-8130A Line and Quad Voltage Monitor ..... 7-23
ULN-8131A Line and Quad Voltage Monitor ..... 7-28
ULN-8160A/R Switched-Mode Power Supply Controllers ..... See NE5560N/F
UL:N-8161M Switched-Mode Power Supply Controller ..... See NE5561N
ULN-8163A/R Switched-Mode Power Supply Controllers ..... 7-33
ULN-8168M Switched-Mode Power Supply Controller ..... See NE5568N
ULN-8194A Switched-Mode Power Supply Controller ..... See TL594CN
ULQ-8194A Switched-Mode Power Supply Controller ..... See TL594IN
ULN-8195A Switched-Mode Power Supply Controller ..... See TL595CN
ULQ-8195A Switched-Mode Power Supply Controller ..... See TL595IN
See Also:
TND903 through TND942 Multiple Diode Arrays ..... *
TPP4000 Medium-Power Darlington Arrays ..... *
TPQ Series of Quad Transistor Arrays ..... *
ULN-2031A through 2083A-1 Transistor Arrays ..... *
ULS-2083H Hermetic Independen ..... *
UDN-2522A Quad Bus Transmitter/Receiver ..... 3-25
UGN-3000 through 3299 Digital Hall Effect Switches ..... $\dagger$
UGS-3000 through 3299 Digital Hall Effect Switches ..... $\dagger$
ULN-3310 through 3390 Optoelectronic Sensors ..... $\dagger$
UGN-3500 through 3599 Linear Output Hall Effect Sensors ..... $\dagger$
UGS-3500 through 3599 Linear Output Hall Effect Sensors ..... $\dagger$
UGN-3600 through 3609 Hall Effect Sensor Elements ..... $\dagger$
ULN-3751Z Power Operational Amplifier ..... 4-93
ULN-3753B/W Dual Power Operational Amplifiers ..... 4-98
ULN-3755B/W Dual Power Operational Amplifiers ..... 4-107
Application Notes:
An Electronic Lamp Monitor ..... 7-39
*Complete information is provided in Data Book CN-250, Discrete Semiconductors.
†Complete information is provided in Data Book SN-500, IC Sensors.

## Contents

## SECTION 8—PACKAGE INFORMATION

Package Thermal Characteristics ..... 8-2
Surface-Mount Integrated Circuits ..... 8-3
Operating and Handling Practices for MOS Integrated Circuits ..... 8-6
Mounting of Power Tab Devices ..... 8-6
Thermal Design for Plastic Integrated Circuits ..... 8-7
Computing Integrated Circuit Temperature Rise ..... 8-13
Thermal Resistance-A Reliability Consideration ..... 8-17
Package Drawings:
Suffix 'A' Plastic Dual In-Line ..... 8-26
Suffix 'B' Plastic Dual In-Line with Heat Sink Semi-Tabs ..... 8-26
Suffix 'C', 'CT', or 'CW' Unpackaged Chip or WaferSuffix 'EK' Square Hermetic Leadless Chip Carrier (LCC)8-28
Suffix ‘EL’ Rectangular Hermetic Leadless Chip Carrier (LCC) ..... 8-28
Suffix 'EP’ Square Plastic Leaded Chip Carrier (PLCC) ..... 8-30
Suffix 'H' Glass/Metal Hermetic Side-Brazed Dual In-Line ..... 8-32
Suffix 'L' Plastic Small Outline (SOIC) ..... 8-34
Suffix 'LB' LW Package with Heat-Sink Semi-Tabs ..... 8-34
Suffix 'LW' Wide-Body Plastic Small Outline (SOIC) ..... 8-34
Suffix 'M' Plastic Mini 8-Lead Dual In-Line ..... 8-26
Suffix 'R' Glass/Ceramic Hermetic Dual In-Line ..... 8-36
Suffix 'W' Plastic 12-Pin Single In-Line Power Tab ..... 8-38
Suffix 'Z' Plastic 5-Lead T0-220 Single In-Line Power Tab ..... 8-40
Suffix 'ZH' Z Package with Formed Leads for Horizontal Mount ..... 8-40
Suffix 'ZV' Z Package with Formed Leads for Vertical Mount ..... 8-40

## Product Index in Numerical Order

TPQA 05 through 56
UHD-400 through 533
UHP-400 through 533
NE564N/F and SE564F
TL594CN and TL594IN
TL595CN and TL595IN
883C4000B Series
TND 903 through 942
ULN-2001A through 2025A
ULN-2001L through 2005L
ULS-2001H/R through 2025H/R
ULN-2031A through 2033A
ULS-2045H
ULN-2046A and 2046A-1
ULN-2047A and 2054A
ULN-2061M through 2075B
ULS-2064H through 2077H
ULN-2081A and 2082A
ULN-2083A and 2083A-1
ULS-2083H
ULN-2086A
ULN-2111A
ULN-2204A
TPQ 2221 through 2222A
ULN-2241A
ULN-2243A
ULN-2280B
ULN-2283B and 2283B-1
ULN-2429A
ULN-2430M
ULN-2435A and 2445A
ULN-2436M
ULN-2455A
ULN-2457A/L
TPQ 2483 and 2484
UDN-2522A
UDN-2540B
UDN-2543B
UDN-2545B
UDN-2580A through 2588A
UDN-2595A
UDN-2596A through 2599A
ULN-2801A through 2825A
ULS-2801H/R through 2825H/R
UDN-2841B and 2845B
UDN-2878W and 2879W
TPQ 2906 and 2906A
UDN-2906W

Quad Transistor Arrays
Hermetic Quad Power and Relay Drivers . . . . . . . . . . . . . . . . . . . . . . . . 6-7
Quad Power and Relay Drivers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-3
High-Frequency Phase-Locked Loops . . . . . . . . . . . . . . . . . . . . . . . . . . 7-6
Switched-Mode Power Supply Controllers . . . . . . . . . . . . . . . . . . . . . . . . 7-5
Switched-Mode Power Supply Controllers . . . . . . . . . . . . . . . . . . . . . . . 7-5
CMOS Logic Screened to MIL-STD-883 . . . . . . . . . . . . . . . . . . . . . . . . . . 6-4
Multiple Diode Arrays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . *
7-Channel Darlington Drivers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-13
7-Channel Darlington Drivers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-23
Hermetic High-Current Darlington Drivers . . . . . . . . . . . . . . . . . . . . . . . 6-17
Darlington Arrays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . *
Hermetic NPN Transistor Array . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . *
NPN Transistor Arrays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . *
Differential Amplifier Arrays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . *
1.5 A Darlington Switches . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-3

Hermetic Quad 1.5 A Darlington Switches . . . . . . . . . . . . . . . . . . . . . . . 6-27
General-Purpose NPN Transistor Arrays . . . . . . . . . . . . . . . . . . . . . . . . . *
Independent NPN Transistor Arrays . . . . . . . . . . . . . . . . . . . . . . . . . . . . *
Hermetic Independent NPN Transistor Array . . . . . . . . . . . . . . . . . . . . . . . *
NPN Transistor Array . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . *
FM, IF Amplifier/Limiter and Detector . . . . . . . . . . . . . . . . . . . . . . . . . . 7-3
(TDA1083) AM/FM Radio System . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-3
Quad NPN Transistor Arrays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . *
AM/FM Signal Processing System . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-3
Mixer/IF for FM Radios . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-3
2.5-Watt Audio Power Amplifier . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-4

Low Power Audio Amplifier . . . . . . . . . . . . . . . . . . . . . . . . . . . . See ULN-3718M
Fluid Detector (Impedance Comparator) . . . . . . . . . . . . . . . . . . . . . . . . 7-7
Timer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-10
Automotive Lamp Monitors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-13
Dual-Mode (10 min. $/ 5 \mathrm{~min}$.) Countdown Timer . . . . . . . . . . . . . . . . . . . . 7-6
General-Purpose Quad Comparator . . . . . . . . . . . . . . . . . . . . . . . . . . 7-13
Quad Lamp Monitor for 24 V Systems . . . . . . . . . . . . . . . . . . . . . . . . . . 7-19
Quad NPN Transistor Arrays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Quad Bus Transmitter/Receiver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-25
Quad 1.25 A Power Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-14
Quad NAND-Gate Power Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-30
Universal Quad 2.5 A Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-17
8-Channel High-Current Source Drivers . . . . . . . . . . . . . . . . . . . . . . . . 3-33
8-Channel Medium-Current Sink Driver . . . . . . . . . . . . . . . . . . . . . . . . . . 3-40
8-Channel Saturated Sink Drivers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-42
8-Channel High-Current Darlington Drivers . . . . . . . . . . . . . . . . . . . . . . 3-44
Hermetic 8-Channel Darlington Drivers . . . . . . . . . . . . . . . . . . . . . . . . . 6-37
Quad 1.5 A Darlington Drivers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-19
Quad 4 A Darlington Switches . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-25
Quad PNP Transistor Arrays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
3-Phase Brushless DC Motor Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-2

[^0]
## Product Index in Numerical Order

TPQ 2907 and 2907A
UDN-2931B/W
UDN-2933B and 2934B
UDS-2933H and 2934H
UDN-2935Z
UDN-2936W and 2937W
UDN-2938W and 2939B
UDN-2941B
UDN-2943Z
UDN-2944W
UDN-2948W
UDN-2949Z
UDN-2950Z
UDN-2951Z
UDN-2952B/W
UDN-2953B
UDN-2954W
UDN-2955W
UDN-2956A and 2957A
UDN-2962B/W
UDN-2965W-2
UDN-2975W and 2976W
UDN-2981A through 2984A
UDS-2981H/R through 2984H/R
UDN-2985A and 2986A
UDN-2987A
UDN-2993B
UDN-2998W
UGN/UGS-3000 through 3299
ULN-3310 through 3390
UGN/UGS-3500 through 3599
SG3525AJ/AN
SG3526J/N
SG3527AJ/AN
UGN-3600 through 3609
UDN-3611M through 3614M
UDS-3611H through 3614H
ULN-3705M
ULN-3718M
TPQ 3724 and 3725
ULN-3725M
ULN-3750B
ULN-37512
ULN-3753B/W
ULN-3755B/W
ULN-3782M
ULN-3784B

Quad PNP Transistor Arrays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . *
3-Channel 2 A Half-Bridge Drivers
4-31
3-Channel 1 A Half-Bridge Motor Drivers . . . . . . . . . . . . . . . . . . . . . . . 3-55
Hermetic 3-Channel Half-Bridge Motor Drivers . . . . . . . . . . . . . . . . . . . . 6-47
2 A Half-Bridge Motor Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-34
3-Phase $\pm 2$ A Brushless DC Motor Drivers . . . . . . . . . . . . . . . . . . . . . . 4-40
3-Phase 4 A Brushless DC Motor Drivers . . . . . . . . . . . . . . . . . . . . . . . . 4-46
Quad 2 A Source Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-48
1 A Half-Bridge Motor Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-51
Quad 4 A High-Voltage Source Driver . . . . . . . . . . . . . . . . . . . . . . . . . . 4-55
Quad 6 A High-Voltage Source Driver . . . . . . . . . . . . . . . . . . . . . . . . . . 4-58
2 A Half-Bridge Motor Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . See UDN-2950Z
2 A Half-Bridge Motor Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-34
8 A Half-Bridge Motor Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-61
2 A Full-Bridge Motor Drivers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-64
2 A Full-Bridge Motor Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-70
2 A Full-Bridge Motor Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-70
8 A Half-Bridge Motor Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-61
Negative-Supply, 5-Channel Source Drivers . . . . . . . . . . . . . . . . . . . . . . 3-58
Dual 3 A PWM Solenoid/Motor Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-75
Dual 5 A Solenoid/Motor Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-81
Dual 4 A Solenoid Drivers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-86
8-Channel Source Drivers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-62
Hermetic 8-Channel Source Drivers . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-50
8-Channel Saturated Source Drivers . . . . . . . . . . . . . . . . . . . . . . . . . . 3-69
8-Channel Short-Circuit, Protected Source Drivers . . . . . . . . . . . . . . . . . 3-71
Dual H-Bridge Motor Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-77
Dual 2 A Full-Bridge Motor Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-89
Digital Hall-Effect Switches . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\dagger$
Optoelectronic Sensors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\dagger$
Linear Output Hall-Effect Sensors . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\dagger$
Switched-Mode Power Supply Controllers . . . . . . . . . . . . . . . . . . . . . . . 7-5
Switched-Mode Power Supply Controllers . . . . . . . . . . . . . . . . . . . . . . . . 7-5
Switched-Mode Power Supply Controllers . . . . . . . . . . . . . . . . . . . . . . . 7-5
Hall-Effect Sensor Elements . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\dagger$
Dual Peripheral and Power Drivers . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-82
Hermetic Dual Peripheral and Power Drivers . . . . . . . . . . . . . . . . . . . . . 6-56
Low-voltage Audio Power Amplifier . . . . . . . . . . . . . . . . . . . . . . See ULN-3718M
Low-Voltage Audio Power Amplifier . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-4
Quad NPN Transistor Arrays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . *
1-Watt Audio Power Amplifier . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-4
Dual 1-W Audio Power Amplifier . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-4
Power Operational Amplifier . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-93
Dual Power Operational Amplifiers . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-98
Dual Power Operational Amplifiers . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-107
Dual Low-Voltage Audio Power Amplifier . . . . . . . . . . . . . . . . . . . . . . . . 7-4
4-Watt Audio Power Amplifier . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-4

[^1]
## Product Index in Numerical Order

ULN-3793W and 3794W
TPQ 3798 and 3799
ULN-3803A
ULN-3804A
ULN-3809A
ULN-3820A
ULN-3821A
ULN-3823A
ULN-3838A
ULN-3839A
ULN-3840A
ULN-3841A
ULN-3842A
ULN-3859A
ULN-3862A
ULN-3883A
TPQ 3904 and 3906
TPP 4000
883C 4000 Series
TPQ 4001A and 4002A
UCN-4202A and 4203A
UCN-4204B and 4205B-2
TPQ 4354
UCN-4401A
UCS-4401H
UCN-4801A
UCS-4801H
UCN-4805A
UCN-4807A and 4808A
UCN-4810A and 4810A-1
UCS-4810H
UCN-4815A
UCS-4815H
UCN-4821A through 4823A
UCS-4821H through 4823H
TPQ 5400 through 5551
NE 5560N/F
NE 5561N
NE 5568N
UDN-5703A through 5707A
UDS-5703H through 5707H
UDS-5711H through 5714H
UDN-5711M through 5714M
UDN-5721M through 5724M
UDN-5725M
UDN-5732M
UDN-5733A
UDS-5733H

20-Watt Automotive BTL Audio Power Amplifiers . . . . . . . . . . . . . . . . . . . 7-4
Quad PNP Transistor Arrays
Low-Voltage AM/FM Short-Wave Signal Processor . . . . . . . . . . . . . . . . . . 7-3
AM/FM Signal Processor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . See ULN-3803A
Low-Voltage Phase-Locked Loop Stereo Decoder . . . . . . . . . . . . . . . . . . . . 7-3
C-QUAM ${ }^{\circledR}$ AM Stereo Decoder . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-3
AM Tuning Stabilizer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-3
Low-Voltage FM Stereo Decoder with Blend Function . . . . . . . . . . . . . . . . 7-3
AM Radio System . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . See ULN-3839A
AM Radio System . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-3
AM/FM Signal Processing System . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-3
AM Signal Processor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-3
AM/FM Signal Processing System . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-3
Low-Power, Narrow-Band FM IF . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-3
Low-Power, Narrow-Band FM IF System . . . . . . . . . . . . . . . . . . . . . . . . . . 7-3
FM Communications IF/Audio System . . . . . . . . . . . . . . . . . . . . . . . . . . . 7-3
Quad Transistor Arrays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . *
Medium-Power Quad Darlington Array . . . . . . . . . . . . . . . . . . . . . . . . . . *
CMOS Logic Screened to MIL-M-38510 . . . . . . . . . . . . . . . . . . . . . . . . . . 6-4
Quad NPN Transistor Arrays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . *
Stepper Motor Translator/Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-3
1.25 A Unipolar Stepper-Motor Translator/Driver . . . . . . . . . . . . . . . . . . 5-10

Quad PNP Transistor Array
4-Bit BiMOS Latched Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . See UCN-5800A
Hermetic 4-Bit BiMOS Latched Driver . . . . . . . . . . . . . . . . . . . . . . . . . . 6-62
8-Bit BiMOS Latched Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . See UCN-5801A
Hermetic 8-Bit BiMOS Latched Driver . . . . . . . . . . . . . . . . . . . . . . . . . . 6-62
BiMOS Latched Decoder/Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-13
Addressable BiMOS Latched Drivers . . . . . . . . . . . . . . . . . . . . . . . . . . 5-17
10-Bit Serial-In, Latched Driver . . . . . . . . . . . . . . . . . . . . . . . . See UCN-5810A
Hermetic 10-Bit Serial-In, Latched Driver . . . . . . . . . . . . . . . . . . . . . . . 6-67
8-Channel BiMOS Latched Source Driver . . . . . . . . . . . . . . . . . . See UCN-5815A
Hermetic 8-Channel Latched Source Driver . . . . . . . . . . . . . . . . . . . . . . 6-73
8-Bit BiMOS Serial-In, Latched Drivers . . . . . . . . . . . . . . See UCN-5821/22/23A
Hermetic 8-Bit BiMOS Serial-In, Latched Drivers . . . . . . . . . . . . . . . . . . 6-79
Quad Transistor Arrays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . *
Switched-Mode Power Supply Controllers . . . . . . . . . . . . . . . . . . . . . . . 7-5
Switched-Mode Power Supply Controller . . . . . . . . . . . . . . . . . . . . . . . . . 7-5
Switched-Mode Power Supply Controller . . . . . . . . . . . . . . . . . . . . . . . . 7-5
Quad Peripheral and Power Drivers . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-86
Hermetic Peripheral and Power Drivers . . . . . . . . . . . . . . . . . . . . . . . . . 6-85
Hermetic Peripheral and Power Drivers . . . . . . . . . . . . . . . . . . . . . . . . . 6-91
Dual Peripheral and Power Drivers . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-90
Dual Peripheral and Power Drivers . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-94
Dual Peripheral and Power Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-117
Dual 2-Input NAND Power Driver . . . . . . . . . . . . . . . . . . . . . . See UDN-5725M
Quad 2-Input NOR Power Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-89
Hermetic Quad 2-Input NOR Power Driver . . . . . . . . . . . . . . . . . . . . . . . . 6-85
*Complete information is provided in Data Book CN-250, Discrete Semiconductors.
${ }^{\text {© }}$ C-QUAM (Compatible Quadrature Amplitude Modulation) is a registered trademark of Motorola, Inc.

## Product Index in Numerical Order

UDN-5741M through 5754M
UDS-5791H
UCN-5800A and 5801A
UCS-5800H and 5801H
UCN-5804B
UCN-5810A and 5810A-1
UCS-5810H
UCN-5811A and 5811A-1
UCN-5812A and 5812A-1
UCN-5813B and 5814B
UCN-5815A and 5815A-1
UCS-5815H
UCN-5816A
UCN-5818A and 5818A-1
UCN-5818AF/AF-1
UCN-5818EPF/EPF-1
UCN-5821A and 5822A
UCS-5822H
UCN-5823A
UCN-5825B and 5826B
UCN-5832A/C
UCN-5832EP
UCN-5833A/C/EP
UCN-5834A/C/EP
UCN-5841A through 5843A
UCN-5851A/EP and 5852A/EP
UCN-5853A/EP
UCN-5854A/EP
UCN-5855EP and 5856EP
UCN-5857A/EP
UCN-5858A/EP
UCN-5859A/EP
UCN-5860A/EP
UCN-5864C
UCN-5881EP
UCN-5882EP
UCN-5890A/B and 5891A/B
UCN-5895A
UCN-5896W
UCN-5900A and 5901A
UCN-5910A
TPQ 6001 through 6100A
UDN-6116A/R through 6138A/R
UDS-6118H
TPQ 6426 through 6700
UDN-6510A/R and 6514A/R
UDN-6540B
ULN-7001A through 7005A
TPQ 7041 through 7053
ULN-7064B through 7074B
UDN-7078W
TPQ 7091 through 7093
UDN-7180A through 7186A

Dual Peripheral and Power Drivers . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-94
Hermetic Quad PIN Diode Driver 6-97
High-Speed BiMOS Latched Drivers ..... 5-23
Hermetic High-Speed BiMOS II Latched Drivers ..... 6-100
1.25 A, Stepper Motor Translator/Driver ..... 5-28
10-Bit High-Speed Serial-In Latched Drivers ..... 5-33
Hermetic 10-Bit Serial-In Latched Driver ..... 6-106
12-Bit BiMOS Serial-In Latched Drivers . ..... 5-37
20-Bit BiMOS Serial-In Latched Driver ..... 5-33
4-Bit High-Speed BiMOS Latched 1.5 A Drivers ..... 5-41
8-Bit High-Speed BiMOS Latched Source Drivers ..... 5-46
Hermetic 8-Bit BiMOS Latched Source Driver ..... 6-111
16-Bit Addressable, BiMOS Latched Sink Driver ..... 5-49
32-Bit BiMOS Serial-In, Latched Driver ..... 5-33
32-Bit BiMOS Serial-In, Latched Drivers ..... 5-51
32-Bit BiMOS Serial-In, Latched Drivers ..... 5-51
8-Bit Serial-In, Latched High-Voltage Drivers ..... 5-55
Hermetic 8-Bit BiMOS Serial-In, Latched Driver ..... 6-116
8 -Bit Serial-In, Latched 100 V Driver ..... 5-55
4-Bit BiMOS Serial-In, Latched 2 A Drivers ..... 5-59
32-Bit BiMOS Serial-In, Latched Sink Drivers ..... 5-65
32-Bit BiMOS Serial-In, Latched Sink Driver ..... 5-71
32-Bit Serial-In, Latched Darlington Drivers ..... 5-74
32-Bit Serial-In, Latched Saturated Sink Drivers ..... 5-2
8-Bit Serial-In Latched High-Voltage Drivers ..... 5-82
32-Bit BiMOS Serial-In, TFEL Row Drivers ..... 5-87
32-Bit BiMOS Serial-In, TFEL Column Drivers ..... 5-95
32-Bit BiMOS Serial-In, TFEL Column Drivers ..... 5-95
32-Bit Serial-In, Latched TFEL Column Drivers ..... 5-2
8 of 32-Bit BiMOS AC Plasma Display Drivers ..... 5-103
32-Bit Serial-In AC Plasma Display Drivers ..... 5-105
8 of 32-Bit BiMOS AC Plasma Display Drivers ..... 5-103
32-Bit Serial-In AC Plasma Display Drivers ..... 5-105
64-Bit Serial-In, Latched Driver ..... 5-2
2x8-Bit BiMOS Latched Driver with Read Back ..... 5-107
2x8-Bit BiMOS Latched Driver with Read Back ..... 5-110
8-Bit BiMOS Serial-In, Latched Source Drivers ..... 5-113
8-Bit Serial-In, BiMOS Latched Source Driver ..... 5-119
4-Bit Serial-In, Latched 2A Source Driver ..... 5-2
150 V BiMOS Latched Drivers ..... 5-123
10-Bit BiMOS Serial-In, 150 V Latched Driver ..... 5-129
Dual Complémentary-Pair Transistor Arrays
2-3
Fluorescent Display Drivers
Hermetic Fluorescent Display Driver ..... See UDN-6118A/R
Quad Transistor Arrays
2-7
High-Voltage Source Drivers
2-10
8-Channel, High-Voltage DMOS Driver
2-13
150 V, High-Current Darlington Arrays
*
Quad Transistor Arrays
2-15
2-15
Quad High-Voltage Darlington Arrays
4-121
4-121
Quad 3 A/90 V Darlington Switch
Quad 3 A/90 V Darlington Switch
*
*
Quad PNP Transistor Arrays
Quad PNP Transistor Arrays ..... 2-17

[^2]
## Product Index in Numerical Order

| ULN-8125A/R | Switched-Mode Power Supply Controllers | See SG3525A |
| :---: | :---: | :---: |
| ULN-8126A/R | Switched-Mode Power Supply Controllers | See SG3526 |
| ULN-8127A/R | Switched-Mode Power Supply Controllers | See SG3527A |
| ULN-8130A | Line and Quad Voltage Monitor | 7-23 |
| ULN-8131A | Line and Quad Voltage Monitor | 7-28 |
| ULN-8160A/R | Switched-Mode Power Supply Controllers | See NE5560N/F |
| ULN-8161M | Switched-Mode Power Supply Controller | See NE5561N |
| ULN-8163A/R | Switched-Mode Power Supply Controllers | 7-33 |
| ULN-8168M | Switched-Mode Power Supply Controller | See NE5568N |
| ULN-8194A | Switched-Mode Power Supply Controller | See TL594CN |
| ULQ-8194A | Extended-Temperature SMPS Controller | See TL594IN |
| ULN-8195A | Switched-Mode Power Supply Controller | See TL595CN |
| ULQ-8195A | Extended-Temperature SMPS Controller | See TL595IN |
| ULN-8564A/R | High-Frequency Phase-Locked Loops | See NE564N/F |
| ULS-8564R | Hermetic High-Frequency Phase Locked Loop | See SE564F |
| M38510/05001 through /05951 | 4000B CMOS Logic to MIL-M-38510 | 6-4 |
| M38510/14103 | BEC Darlington Driver to MIL-M-38510 | See ULS-2003H |
| M38510/16202 through /17701 | 4000B CMOS Logic to MIL-M-38510 | 6-4 |



> HIGH-VOLTAGE INTERFACE DRIVERS

## MEDIUM-CURRENT INTERFACE DRIVERS

HIGH-CURRENT INTERFACE DRIVERS

## SECTION 1-GENERAL INFORMATION

Sprague Facilities ..... 1-2
Process Technologies ..... 1-3
Sprague IC Part Numbering Systems ..... 1-6
Double-Deuce Program for High-Reliability Devices ..... 1-8
Partnership and Semi-Standard ICs ..... 1-12
Definition of Terms ..... 1-17
Quality Assurance Flow Chart ..... 1-18
Cross-Reference ..... 1-20
Competitive Part-Numbering Systems ..... 1-29
How To Place An Order ..... 1-33
See Also:
Sales Offices Inside Back Cover


9841

## SEMICONDUCTOR GROUP SPRAGUE ELECTRIC COMPANY

Sprague Electric Company was founded in 1926 and is recognized as a pioneer in the research, development, and manufacture of reliable, highquality electronic components for the electrical and electronics industries. It is one of four business units making up the Electronics, Defense, and Telecommunications Group of The Penn Central Corporation. Its products are used in virtually every electronics application ranging from airconditioners, cars, radios and TVs, to computers, communications, and space vehicles. Sprague manufactures active and passive electronic components in 17 locations in the United States and in 5 countries in Europe and the Far East.

Headquarters for the Sprague Semiconductor Group is on a 40 -acre site in Worcester, Massachusetts. Manufacturing operations and many support services have been in place there since 1966 in a modern plant that now occupies 183,000 square feet.

The current Worcester employment level is in excess of 750 people.

Additional production facilities occupying 223,000 square feet are on a 30 -acre site in Willow Grove, Pennsylvania. Other support operations are located in Manila, Republic of the Philippines, Hong Kong, and Ferney Voltaire, France.

The Semiconductor Group has concentrated its activities in the areas of CMOS logic and highperformance power and smart power integrated circuits serving the computer, industrial control and radio markets. It manufactures standard and custom integrated circuits for specialized, high-volume applications. A reputation for versatility and unique capability has been established, making Sprague the standard of performance for electronic products of this type. Distinctive circuits, involving proprietary designs and state-of-the-art processing, have helped establish the Sprague Semiconductor Group as a leader in its field.

The three basic process technologies available from Sprague are bipolar, CMOS, and DMOS. These three technologies are used separately or in combination in the form of merged process technologies. Merged technology capabilities include:

$$
\begin{array}{lr}
\begin{array}{l}
\text { Bipolar + CMOS } \\
\text { (high-current) DMOS + CMOS }
\end{array} & \text { BiMOS } \\
\text { CMOS + (high-voltage) DMOS } & \text { D/CMOS } \\
\text { CMOS + DMOS + Bipolar } &
\end{array}
$$

This merging gives Sprague a design flexibility to incorporate multiple system functions in a cost-effective (and often unique) manner. Functions which are currently being merged in monolithic silicon chips by Sprague include:

Input Sense (Hall effect, photosensitive, low-level)
Information Processing (Analog or digital)
Output Control (High voltage and/or high current)
"Smart Power"' is a monolithic combination of information processing and output drive capability of 2 A and/or 2 W or greater. Sprague developed and has been a leader in smart power technology since 1977.

## Bipolar Capabilities

Sprague has a mature and broad range of bipolar technologies that are used in small-signal linear products and in power and smart power integrated circuits. Multiple bipolar sink and source functions with current capability to 8 A per channel and voltage capability to 200 V are available. Two-level metal processes are used extensively in power bipolar structures greater than 2 A . The two-level metal construction provides power devices which are superior in SOA performance to conventional singlelevel metal construction.

| Function Type | Current/Voltage Capabilities (per channel) |
| :---: | :---: |
| Sink Driver | $8 \mathrm{~A} / 40 \mathrm{~V}$ |
|  | $4 \mathrm{~A} / 60 \mathrm{~V}$ |
|  | $1 \mathrm{~A} / 150 \mathrm{~V}$ |
| Source Driver | -8A/40 V |
|  | -4 A/60 V |
|  | - $100 \mathrm{~mA} / 150 \mathrm{~V}$ |

## CMOS Capabilities

Sprague offers a wide range of CMOS process technologies produced in a military (MIL-M-38510) qualified plant. These technologies cover the range from high voltage to low voltage/high density. The base technologies are:

| Process | Nominal <br> Dimensions | Operating |
| :--- | :---: | :---: |
| F-Metal Gate (P-welI) | $6-8 \mu \mathrm{~m}$ | $1.5-15 \mathrm{~V}$ |
| HIIA Silicon Gate | $4 \mu \mathrm{~m}$ | $3-20 \mathrm{~V}$ |
| HII Silicon Gate | $3 \mu \mathrm{~m}$ | $2-8 \mathrm{~V}$ |
| HIII Silicon Gate | $2 \mu \mathrm{~m}$ | $2-8 \mathrm{~V}$ |

The silicon gate processes are available with either N or P wells, doublesilicon, and polysilicon resistors and capacitors. HII and HIII are available with two-level metal.

## I'L Merged with Analog Bipolar

This technology is available with feature sizes from 4 to 8 microns, and maximum bipolar operating voltages from 6 V to 20 V . In all cases the logic portion functions down to 1.0 V . These technologies can include $2 \mathrm{k} / \mathrm{square}$ resistors, Schottky diodes, and two-level metal.

## DMOS Capabilities

A process technology with multiple, independent, lateral DMOS power output devices with capabilities to 200 V and 200 mA per output stage is available. The output DMOS devices are enhancement-mode N -channel DMOS structures. The process has been designed to allow for the integration of bipolar and CMOS elements on the same monolithic chip while optimizing the DMOS power output performance.

## BiMOS Smart Power Capabilities

The first CMOS + bipolar smart power integrated circuits in the industry were developed by Sprague in 1977-78 (UCN-4401/4801). Since then, Sprague has developed a family of BiMOS processes to optimize size (cost)/performance for a variety of applications. A summary of current processes is given below:

| BiMOS II | 5-12 V logic supply voltage |
| :---: | :---: |
|  | $100 \mathrm{~V} / 4 \mathrm{~A}$ (per channel) power bipolar |
|  | 5 MHz logic operation at 5 V supply 1 x relative size |
| BiMOS III | 5-12 V logic supply voltage |
|  | $150 \mathrm{~V} / 2 \mathrm{~A}$ (per channel) power bipolar 5 MHz logic operation at 5 V supply |
|  | 1 x relative size |
| BiMOS IV | $5-12 \mathrm{~V}$ logic supply voltage |
|  | $40 \mathrm{~V} / 4 \mathrm{~A}$ (per channel) power bipolar |
|  | 5 MHz logic operation at 5 V supply |
|  | 0.5 x relative size |
| BiMOS V <br> (developmental) | 5-7 V logic supply voltage |
|  | $80 \mathrm{~V} / 2 \mathrm{~A}$ (per channel) power bipolar |
|  | 10 MHz logic operation at 5 V supply |
|  | 0.25 x relative size |

With the evolution of Sprague BiMOS, logic content has increased significantly and chip size per function has decreased dramatically.

The majority of the standard products designed to date with Sprague BiMOS processes have used CMOS as a digital logic function with power bipolar. Sprague has recently begun to utilize the CMOS for analog functions as well.

## C/DMOS Smart Power Capabilities

Sprague has developed a series of display driver devices based on a C/DMOS (lateral) process. The CMOS has the performance characteristics of BiMOS II and the output devices are N-channel DMOS devices with output ratings of 225 V breakdown and 50 mA current capability. This process is well-suited for multi-channel high-voltage/lowcurrent applications.

## D/CMOS Smart Power Capabilities

Presently under advanced development at Sprague is a D/CMOS technology which incorporates Sigate CMOS logic and either a single-channel high-current ( 20 A) DMOS capability or multi-channel DMOS power outputs rated at 50 V and a current capability in the 2 A range.

Summary of Sprague Power Integrated Circuit Technologies for Multi-Channel Applications

|  | Linear <br> Bipolar | BiMOS/ <br> CMOS <br> Bipolar | CMOS/Bipolar/ <br> DMOS <br> Vertical DMOS |
| :--- | :--- | :--- | :--- |
| Characteristic | 8 A | 4 A | 4 A |
| Current per Channel | 32 A | 16 A | 16 A |
| Current per Chip | 0.25 | 0.5 | $0.1-0.3$ |
| ON Resistance | $50-80 \mathrm{~V}$ | $50-80 \mathrm{~V}$ | $50-80 \mathrm{~V}$ |
| Sustaining Voltage | $80-200 \mathrm{~V}$ | $80-150 \mathrm{~V}$ | $50-80 \mathrm{~V}$ |
| Breakdown Voltage | No | Yes | Yes |
| Extensive Logic on Chip | NA | $5-10 \mathrm{MHz}$ | $5-10 \mathrm{MHz}$ |
| Logic Data Rate | High | Low | Low |
| Logic Predrive Power | Yes | Yes | Yes |
| Linear Functions | Yes | Yes | Sink Only* |
| Source/Sink Functions | Low | Moderate | High |
| Cost |  |  |  |

*May require bootstrapping for N -channel MOS source function or a bipolar source function could be used with bootstrapping.

## Power IC Packages

Power and smart power IC performance is dependent on the power efficiency of the silicon chip (chip power dissipation), the maximum allowable junction temperature (typically $125^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ ), and the availability of a low thermal-resistance path from the chip to a suitable external heat sink. Sprague specifies an approximate thermal resistance from junction to air and junction to case or, for highest power dissipation requirements, junction to tab or heat sink. For minimum power dissipation requirements (to 2 W ), industry-standard packages with copper leadframes are adequate. For medium power dissipation requirements (3-8 W), packages with heat-sink contact tabs are available (DIPs and SOICs) or will be soon (PLCCs). Highest package power dissipation requirements (3-30 W) are answered with power tab SIPs. Complete information on Sprague packages is given in Seciton 8 of this Data Book.

TYPICAL CUSTOM DESIGN SCHEDULE

| Task | Time in Weeks |
| :--- | :---: |
| Define Specifications | - |
| Circuit Design | $2-15$ |
| Breadboard Construction and Analysis | $4-8$ |
| Circuit Layout and Maskmaking | $4-12$ |
| Prototype Processing | $2-10$ |
| Prototype Evaluation | $3-8$ |
| Production Pilot Run | $8-12$ |
| Production Volume | $5-10$ |

Nominal Developmental Cycle of 28 to 48 weeks.

## INTEGRATED CIRCUIT PART-NUMBERING SYSTEMS


$N=$ COMMERCIALINDUSTRIAL, SEE DETAIL SPECIFICATIONS
$Q=\operatorname{EXTENDED}\left(-40^{\circ} \mathrm{C} 0+85^{\circ} \mathrm{C}\right)$
$S=$ FULL MILITARY $\left(-55^{\circ} \mathrm{C} \mathrm{T} 0+125^{\circ} \mathrm{C}\right)$
FAMILY (UC, UD, UG, OR UL).


[^3]
## INTEGRATED CIRCUIT PART-NUMBERING SYSTEMS

## CMOS LOGIC

JAN TO MIL-STD-883
(ULS-2003H-883 AND SERIES 4000B CMOS LOGIC)


# THE SPRAGUE ELECTRIC 'DOUBLE-DEUCE' BURN-IN PROGRAM FOR INTEGRATED CIRCUITS 

THE EXPENSE OF DEVICE FAILURE is more than the time and money spent locating and replacing a defective integrated circuit. The total cost can include the price of assembly rework, system downtime, service calls, warranty claims and lost customer goodwill.

Costs of $\$ 25$ for each in-house failure and $\$ 250$ for each field failure are not uncommon. At a relatively low cost, Sprague


#### Abstract

Electric Company's "Double-Deuce" screening program removes marginal devices before shipment. Improved customer satisfaction with performance and reliability is an immeasurable but certain bonus of the program. "Double-Deuce" screening is done during the last stage of production. Because Sprague does the screening, only qualified devices are received by the user.


QUALITY AND RELIABILITY

Quality and reliability are terms that are often used interchangeably. Quality implies reliability, but a product's merit should always be defined by both.

Quality is the extent to which a device conforms to specifications when it is shipped to the user. Quality is verified by testing. Inspections at every step of production of Sprague integrated circuits ensure the devices meet demanding standards for workmanship and materials.

Inspections of integrated circuits under the "Double-Deuce" program have been made even more stringent to secure a higher level of quality.

Reliability is the measure of an integrated circuit's ability to meet specifications over time. Reliability is a product of design and process control. Acceleratedlife tests provide the manufacturer and user with an indication of the reliability of a device. Normally, a small number of integrated circuits exhibit signs of early failure or infant mortality. This statistic, taken from the steepest part of the IC
lifetime probability curve, is often used to project time-to-failure for integrated circuits. Because the "Double-Deuce" program eliminates early failures, Sprague integrated circuits delivered after the screening process have a higher degree of reliability.

## PROBABILITY OF FAILURE AS A FUNCTION OF TIME



## OUTLINE OF THE 'DOUBLE-DEUCE' PROCESS

The "Double-Deuce" burn-in program uses high stress levels to accelerate the failure mechanisms associated with infant mortality. These normally occur within the first few hours of user application. Although typically less than 1 per cent of a lot will be rejected, user confidence in lot integrity is greatly improved. The screening program is designed to eliminate the following failure modes:

## Stress

High-Temp. Bake
Temp. Cycling
Burn.In
High-Temp. Testing

## Failure Mode

Contamination
Package-Related
Process-Related
Electrical Degradation

The majority of early integrated circuit failures (infant mortality or ionic contamination) can be attributed to manufacturing defects, package or assembly defects, or final test escapes. The "DoubleDeuce" program is designed to eliminate weaker parts, reduce or eliminate user shipment inspection, assembly rework, system checkout, and warranty returns.


## TEST PROCEDURES

The "Double-Deuce"' burn-in program includes five test procedures:

## 1. High-Temperature Bake

This is a process designed to stabilize electrical drift and to accelerate chemical degradation such as surface contamination. It is a four-hour bake at $+175^{\circ} \mathrm{C}$ without electrical stress (similar to MIL-STD-883, Method 1008).

## 2. Temperature Cycling

This is a screening process designed to mechanically stress the integrated circuit by alternately heating and cooling it.

Potential failures are seal or bond failure, cracked packages or chips.

The process has 10 cycles with 10 minutes of dwell at $-65^{\circ} \mathrm{C}$ and 10 minutes of dwell at $+150^{\circ} \mathrm{C}$ (air to air), with a maximum transfer time of five minutes (MIL-STD-883, Method 1010, Condition C). At Sprague's option, this process may be changed to thermal shock (liquid to liquid) for 10 cycles, five minutes at $0^{\circ} \mathrm{C}$ and five minutes at $+100^{\circ} \mathrm{C}$ with a transfer time of 10 seconds (MIL-STD-883, Method 1011, Condition A).

## 3. Burn-In

The burn-in, or accelerated-life test, is performed to screen out marginal devices, those with inherent defects, or defects resulting from manufacturing deviations that can cause time-dependent or stressdependent failures. Without this conditioning, marginal circuits that initially meet all specifications could exhibit early lifetime failures under normal operating conditions. The test is conducted for 96 hours at a junction temperature of $+150^{\circ} \mathrm{C}$ under electrical stress conditions (similar to MIL-STD-883, Method 1015) such as:

Type of Device
Bipolar Interface
Linear Devices
$1^{2} \mathrm{~L}$ and MOS Logic

## Electrical Stress

Steady-State Reverse Bias Steady-State Forward Bias Clocked

The burn-in conditions ( 96 hours at $\mathrm{T}_{J}$ $=+150^{\circ} \mathrm{C}$ ) are equivalent to 525 hours at
$\mathrm{T}_{\mathrm{J}}=+125^{\circ} \mathrm{C}$ for ionic contamination ( $\mathrm{E}_{\mathrm{A}}$ $=1.0 \mathrm{eV}$ ) or for 192 hours at $\mathrm{T}_{\mathrm{J}}=+125^{\circ} \mathrm{C}$ for infant mortality defects ( $E_{A}=0.4 \mathrm{eV}$ ).

## 4. High-Temperature Test

Every device is subjected to complete electrical tests at $+70^{\circ} \mathrm{C}$ for function and d-c parameters (similar to MIL-STD-883, Methods 3001 through 3014 and 4001 through 4007, as applicable). Relaxed $+25^{\circ} \mathrm{C}$ limits or published hightemperature limits, are used to remove devices with circuit anomalies such as beta mismatch, high leakage current, and intermittent bonds, which may only affect the circuit at higher temperatures.

## 5. Outgoing Quality Control Inspection

All "Double-Deuce" product is inspected to an outgoing sampling plan that guarantees the product will meet an acceptable quality level of $0.10 \%$.


## HOW TO ORDER DEVICES IN ‘DOUBLE-DEUCE’ PROGRAM

All standard Sprague integrated circuits are branded with the Sprague registered trademark, (2).

Integrated circuits screened to the added requirements of the "Double-Deuce" program are marked:

> (2) (2)

The double "circle-deuce" identifies a part
subjected to the screening program for extra reliability.

Devices processed in the "Double-Deuce" burn-in program are specified by adding the suffix "BU" to the end of the part number. For example, to order ULN-2023A with this processing, specify ULN-2023ABU; to order UDN-6118R-2, specify UDN-6118R-2BU.

## DEVICES CURRENTLY AVAILABLE

ULN-2001A/R through 2025A/R
ULN-2031/32A
ULN-2061/62M
ULN-2064B through 2071B
ULN-2075/77B
ULN-2082/83A
ULN-2111A
UDN-2541B
UDN-2595A
ULN-2801A/R through 2825A/R
UDN-2952B
UDN-2981A through 2984A

UDN-3611M through 3614M
UCN-4202A
UCN-5800A
UCN-5801A
UCN-5810A
UCN-5815A
Series UDN-5700A
UDN-5712M
UDN-6118A/R
ULN-8130A
ULN-8160A/R

Unlisted devices may be processed in the "Double-Deuce" burn-in program if order size is sufficient.

# PARTNERSHIP AND SEMI-STANDARD ICs 


#### Abstract

Introduction Change or Die! It's the first law of survival for today's high-technology industries, and the world of integrated circuits certainly epitomizes both change and a struggle to survive. Few industries have ever progressed at such a rate and with such inescapable and accelerated obsolescence of both product and technology. The rapid growth of semiconductor continues to present new concepts and opportunities, such as combining semi-standard ICs and partnerships. The basic concept is to provide standard building blocks for a volume market segment. The semi-standard IC may afford new, reliable, and costeffective solutions to those users/vendors willing and able to explore this possibility.


The available alternatives are:
STANDARD: A wide variety of logic, linear, memory, and others utilizing many biopolar, MOS, and increasingly, merged (bipolar/MOS combined) technologies. Complexity ranges from multiple gates to 256 K memories and 32 -bit microprocessors.
SEMI-STANDARD: Circuits that are market or applications driven, useful to specific target segments. An increasing number of ICs are being created to satisfy particular customer needs not well accommodated by the other approaches. These might be considered as application-specific and range from rather broad and general-purpose (such as relay drivers) to very specific (such as three-phase brushless dc motor ICs). Various technology alternatives are available.

SEMI-CUSTOM: An alternative for many users seeking the basic attributes of custom ICs, but without the development time and cost and the high volume requirements of proprietary designs. There are many - perhaps too many - suppliers, with bipolar, MOS, and merged technologies fabricating gate arrays, standard cell, linear, etc. These may also be used for application-specific ICs, but are limited almost exclusively to low-power logic or analog operation with restricted voltage, current, and power capabilities.

CUSTOM: Limited to a small, probably diminishing, set of users that seek the proprietary features, performance, low cost (in very high volume), and size reductions. There is a considerable variety of technologies, packaging, and vendors, but the usual program requirements dictate much development funding and large volume production.


## Vendor Definition/Selection

To create a semi-standard IC it is imperative that both parties understand their partner's fundamental strengths and weaknesses. Usually, new circuits originate from defining user requirements, executed by the supplier. It is very important, initially, that potential users approach the proper set of suppliers.

Often the user does not understand which IC suppliers are capable and willing to fabricate a particular circuit function. Selecting a suitable supplier must be the very first priority, and should include considerations of technology, product design strengths, reputation, size (which must be sufficient to support user requirements), proximity (often helpful), and the portion of development costs to be borne by the user. Suppliers fall into three categories:

1. Large volume suppliers offer broad product lines and usually extensive process capabilities, but generally require very high volumes to satisfy business thresholds. Many offer semi-custom and custom, and are usually founded on standard (commodity) ICs.
2. Medium volume suppliers usually are more niche market oriented, and use special expertise in marketing, applications, design, and technology toward selective market segments. Thresholds generally are lower than with large volume suppliers, and often medium volume suppliers are more inclined to form special partnerships with customers. A number of potential suppliers with specific skills: analog, digital, power, precision linear, data conversion, high frequency ICs, etc. are available from the many volume specialists. These suppliers are prime candidates for designing and developing semi-standard ICs.
3. Small volume suppliers/independent specialists are those not covered in the first two categories. An increasing number of operations with rather specialized skills in IC design, assembly, testing, wafer fabrication, burn-in (reliability/test operations), etc. are available. However, despite the concept that an IC might be designed, processed, tested, assembled, etc. by combining such separate entities, the coordination of various, distinct groups is definitely not for the novice.

## Semi-Standard Circuits

Potential users initiating a semi-standard IC must determine that a nonproprietary design is suitable (multiple users mandated), and that the originator's advantage is to be one of cost, performance, size, reliability, etc. Being an originator affords at least a temporary advantage or maintains competitive equality. In some instances an exclusive period may be negotiated, but the user must be willing and able to commit volume business and/or funds to secure exclusivity. Users with leadership positions may enhance their advantage, while those already behind may close in on, or surpass, the competition. From a supplier viewpoint, it is preferable to have a leader as a partner, but if the product has substantial promise and product life, execution of the design may be undertaken, for a follower. Other partnership concerns are:

Unit Price: Does the estimated unit price offer an advantage to the user while providing a reasonable return to the supplier? If not both, it is probably best to abandon the project. Be certain to compare total system cost. Realize there is a learning curve; the cost reductions generally occur in the future, rather than immediately.
Volume: Does the basic application, plus any spin offs, provide sufficient market potential to interest the supplier? ICs are very much batch process/ volume businesses; smaller volume markets are probably best suited to the smaller specialists. The supplier, often aided by the user, may need or desire to determine overall market potential.
Seed Money: Certain suppliers will not undertake design of a new IC without some commitment on the part of the user; others may be more concerned with the window of opportunity and proceed with internal funding. Much of this depends upon the awareness, confidence, and decision-making capabilities of vendor marketing, applications, and design engineers.
Specifications: These take on many forms; the initial approach may begin with telephone discussions of function, form, ratings, etc. Early dialogue may be very general in nature, and - in fact - usually
should be, to allow the supplier to broaden the scope of the potential market. However, at some point an agreement relating to function, form, and ratings is mandated; start with basics and expand and refine. Limit specifications to those necessary to ensure a quality and reliable design without excessive safety margins; remember that the device cost will be affected.

Schedules: State-of-the-art ICs take time to develop; users should be certain that their anticipated production dates are realistic and that the supplier has sufficient time. Our past experience indicates this to be a frequent problem. Investigate suppliers and technology early, and commit swiftly, then follow up the progress to prevent surprises. No vendor intends to slip schedules, but IC design and fabrication often goes through serial, iterative, time-consuming modifications and redesigns.

Alternatives: Both partners should have alternatives; the supplier needs other prospective users, while the user needs other approaches to fabricate his system should delays occur. Not all programs flow smoothly, and problems may be encountered on either side. The user may use discrete circuitry or combinations of ICs and discretes for early entry to the market; thus, heavy financial commitment may be avoided for an early test market using a swift, though costlier, alternative approach.

Advantages versus Features: If the basic objective relates to achieving cost benefits, improved quality and/or reliability, performance, size reduction, or similar concepts, do not add unnecessary bells and whistles! These cost money and, often, time. Know the difference between an advantage and a feature,
which is often unneeded, unused, and uncompetitive. Also, avoid the NIH (not invented here) syndrome; use supplier or even competitor ideas, if they fit the basic objective.
Revolution versus Evolution: Evolutions are much more predictable, but the occasional revolution will advance technology, markets and, often, profits to a new plateau. Distinguishing between them is not difficult, but judging and committing to a successful revolution requires knowledge, intuition, and courage. Semiconductor technology has had many revolutions, but unless such an approach is truly necessary it is swifter, and usually, safer to take the evolutionary route. Have an honest appraisal of the circuit requirements by potential suppliers and choose accordingly. Competent vendor applications engineers will steer you toward a suitable solution, without attempting to use the next revolutionary technology unless it is necessary. Many opportunities suffer from missing a window of opportunity while struggling with an unnecessary, unproven approach.

There is a three-party possibility, for example, with suppliers of displays or motors and with a common end user. In such cases, the two suppliers are likely to form a partnership with a common customer or market segment objective. The creation of a new semi-standard IC aids the user and the motor or display or printhead or other supplier, while adding another building block to the IC supplier's catalog. However, these three-part combinations are considerably more difficult to execute than the user/ supplier version.

## SEMI-STANDARD vs. SEMI-CUSTOM

Although the semi-custom IC has received great media attention, extremely optimistic growth forecasts, and has approximately 100 suppliers worldwide, the suppliers of semi-standard have been quietly chipping away at a large and growing market.
Semi-custom ICs are manufactured using three basic approaches: gate arrays, standard cells, and cell-oriented custom design. However, each of these approaches uses a standard wafer containing a suitable number and type of components or functions (cells). In essence, the user customizes a section of his design on a chip, but is not afforded the optimization of minimum size, nor maximum capability that is afforded by suitable use of semi-standard or custom ICs. This approach largely combines other IC functions within a single device; semi-standard also accomplishes this, but adds a new dimension.
To an increasing degree, many semi-standard ICs combine the capabilities of logic, analog, and discrete
devices. Many new prospects for power interface require the combinations of high-voltage and/or highcurrent (usually discretes) with logic and/or analog circuitry, and represent a strong growth market. Medium volume suppliers are strong contenders for power ICs to displace discrete/IC combinations, while some companies continue further integration of data conversion, mainly displacing hybrids with advanced ICs.
The semi-standard IC offers the cost and reliability benefits of consistent high volume production, little or no wasted circuitry area, standardized testing, and - increasingly - alternate suppliers. Circuits are designed by experts, rather than engineers who are often unfamiliar with sophisticated IC technology and design. While there definitely is a need and place for the semi-custom, the semi-standard affords parameters, functions, and cost reductions generally outside the market covered by semi-custom.

## MARKET FOR SEMI-STANDARD ICs

Data on the semi-standard IC market do not exist as separate entities, but the market is very large, and rapidly expanding. The future prospects should track or exceed the dramatic growth of the entire industry; projections for worldwide sales of ICs indicate that between 1983 and 1990 the industry is to increase 400 percent. Opportunities for the joint creation of semi-standard hardware abound, but both users and suppliers need to improve awareness and communications. All classical segments of the market present such opportunities (automotive, computers, peripherals, telecom, and major appliances). The size and scope of any opportunity, obviously, vary, but prospects surround us.

## DEFINITION OF TERMS

ADVANCE INFORMATION is issued to advise customers of proposed additions to the product line. The specifications given are target or goal specifications and may, therefore, change without notice. Contact your local Sprague sales office for details of current status.
PRELIMINARY INFORMATION is issued to advise customers of additions to the product line which, nevertheless, still have "pre-production" status. Details given may, therefore, change without notice although it is expected that the performance data is representative of "full production" status. Contact your local Sprague sales office for details of current status.
ABSOLUTE MAXIMUM RATINGS are limiting values of operation and environmental conditions and should not be exceeded under the worst probable conditions. Sprague Electric chooses these values to provide acceptable serviceability of the device.
The equipment manufacturer should design so that initially, and throughout life, no absolute maximum value for the intended service is exceeded with any device under the worst probable operating conditions.

The absolute maximum output current ratings are the maximum allowable under any condition. In
application, current will be limited by duty cycle, ambient temperature, heat sinking, and other heat sources. Under any set of conditions, the specified maximum junction temperature must not be exceeded:

$$
\begin{aligned}
& \text { Prefix UCN- } \ldots \ldots+125^{\circ} \mathrm{C} \text {, maximum. } \\
& \text { Prefix UCS- } \ldots \ldots+130^{\circ} \mathrm{C} \text {, maximum. } \\
& \text { All others } \ldots \ldots \ldots+150^{\circ} \mathrm{C} \text {, maximum. }
\end{aligned}
$$

TYPICAL ELECTRICAL CHARACTERISTICS values are given for circuit design information only. Although these values are indicative of the peak distribution for a large number of production lots, these values should not be construed as guaranteed for any particular device or production lot.
ELECTRICAL CHARACTERISTICS LIMITS are those values that are guaranteed by Sprague Electric under the test conditions shown.
RECOMMENDED OPERATING CONDITIONS are given for optimum device performance. Operation outside these conditions is permitted (within the Absolute Maximum Ratings) without any implied guarantee of level of performance.
It is recommended that equipment manufacturers consult Sprague Electric whenever device applications involve unusual electrical, mechanical, or environmental operating conditions.

QUALITY ASSURANCE FLOW CHART



## CROSS-REFERENCE in Alphanumerical Order

The suggested Sprague replacement devices are based on similarity as shown in currently published data. Exact replacement in all applications is not guaranteed. The user should compare the specifications of the competitive and recommended Sprague replacement.

| Manufacturers' Abbreviations: |  |
| :--- | :--- |
| AMI | American Microsystems |
| CS | Cherry Semiconductor |
| DI | Dioniss, Inc. |
| EXR | Exar Integrated Systems |
| FSC | Fairchild Semiconductor |
| FUJ | Fujitsu |
| GE | General Electric |
| HIT | Hitachi Ltd. |
| IP | Integrated Power |
| IT | IT Semiconductors |
| LT | Linear Technology |
| MAT | Matsushita |
| MIT | Mitsubishi Electric Corp. |
| MOT | Motorola Semiconductor |
| NEC | Nippon Electric Co. |
| NS | National Semiconductor |
| OKI | Oki Semiconductor |
| PE | Pro-Electron 9 |
| PLS | Plessey Semiconductor |
| RCA | RA |
| RFA | Rifa |
| SAM | Samsung Semiconductor |
| SANY | Sanyo |
| SG | Silicon General Inc. |
| SIEM | Siemens Corp. |
| SIG | Signetics Corp. |
| SIL | Siliconix |
| SGS | SGS/ATES |
| SPR | Sprague Electric Co. |
| THM | Thomson-CSF |
| TI | Texas Instruments |
| TLF | AEG-Telefunken |
| TOKO | RCL Toko |
| TOS | Toshiba Corp. |
| UNI | Unitrode |


| Competitive Part Number | Manufacturer | Suggested <br> Sprague <br> Replacement |
| :---: | :---: | :---: |
| CA1724E | RCA | TPQ-3724 |
| CA1725E | RCA | TPQ-3725 |
| CA2111AE | RCA | ULN-2111A |
| CA3045 | RCA | ULS-2045R§ |
| CA3045F | RCA | ULS-2045R§ |
| CA3045L | RCA | ULS-2045H |
| CA3046 | RCA | ULN-2046A |
| CA3054 | RCA | ULN-2054A |
| CA3081 | RCA | ULN-2081A |
| CA3082 | RCA | ULN-2082A |
| CA3083 | RCA | ULN-2083A |
| CA3086 | RCA | ULN-2086A |
| CA3146E | RCA | ULN-2046A-1 |
| CA3183AE | RCA | ULN-2083A-1 |
| CA3183E | RCA | ULN-2083A-1 |
| CA3219E | RCA | UDN-2543B |
| CA3724G | RCA | TPQ-3724 |
| CA3725G | RCA | TPQ-3725 |
| CS166 | CS | ULN-2429A |
| DH3724CN | NS | TPQ-3724 |
| DH3725CN | NS | TPQ-3725 |
| D1302 | DI | UDN-7183A |
| D1507 | DI | UDN-6116A-19 |

[^4]| CompetitivePart |  | Suggested | Competitive |  | Suggested Sprague |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Sprague | Part |  |  |
| Number | Manufacturer | Replacement | Number | Manufacturer | Replacement |
| D1509 | DI | UDN-6116A-2T | IT552 | ITT | ULN-2001A |
| DI510 | DI | UDN-6510A | ITT554 | ITI | ULN-2002A |
| D1512 | DI | UDN-6514A | ITT556 | ITI | ULN-2003A |
| D1154 | DI | UDN-6118A-2T | ITT652 | ITI | ULN-2001A |
|  |  |  | ITT654 | ITI | ULN-2002A |
| DM3724CN | NS | TPQ-3724 | 17 T 656 | 17 | ULN-2003A |
| DM3725CN | NS | TPQ-3725 |  |  |  |
|  |  |  | KA2508A | SAM | UDN-2508A |
| DS3611N | NS | UDN-3611M | KA2588A | SAM | UDN-2588A |
| DS3612N | NS | UDN-3612M |  |  |  |
| DS3613N | NS | UDN-3613M | L165 | SGS | ULN-37512 |
| DS3614N | NS | UDN-3614M | L201 | SGS | ULN-2001A |
|  |  |  | L202 | SGS | ULN-2002A |
| FPQ2222 | FSC | TPQ-2222 | L203 | SGS | ULN-2003A |
| FPQ2907 | FSC | TPQ-2907 | L204 | SGS | ULN-2004A |
| FPQ3724 | FSC | TPQ-3724 | L272 | SGS | (ULN-3755B) |
| FPQ3725 | FSC | TPQ-3725 | L293 | SGS | (UDN-2993B) |
|  |  |  | L295 | SGS | (UDN-2962W) |
| FSA2619P | FSC | TND-908 | L298 | SGS | (UDN-2998W) |
| FSA2719P | FSC | TND-903 | L601 | SGS | ULN-2821A |
|  |  |  | L602 | SGS | ULN-2822A |
| GEL2113 | GE | ULN-2111A | L603 | SGS | ULN-2823A |
|  |  |  | L604 | SGS | ULN-2824A |
| HA12402 | HIT | ULN-2204A |  |  |  |
|  |  |  | LA1160 | SANY | ULN-2243A |
| IP2064 | IP | ULN-2064B | LA3045 | SANY | ULS-2045H |
| IP2065 | IP | ULN-2065B | LA3046 | SANY | ULN-2046A |
| IP2066 | IP | ULN-2066B | LA3086 | SANY | ULN-2086A |
| IP2067 | IP | ULN-2067B |  |  |  |
| IP2068 | IP | ULN-2068B | LB1231 | SANY | ULN-2001A |
| IP2069 | IP | ULN-2069B | LB1232 | SANY | ULN-2002A |
| IP2070 | IP | ULN-2070B | LB1233 | SANY | ULN-2003A |
| IP2071 | IP | ULN-2071B | LB1234 | SANY | ULN-2004A |
| IP2074 | IP | ULN-2074B |  |  |  |
| IP2075 | IP | ULN-2075B | LM380N | NS | ULN-2280B |
| IP2076 | IP | ULN-2076B | LM384N | NS | ULN-3784B |
| IP2077 | IP | ULN-2077B | LM2111N | NS | ULN-2111A |
| IP3525A | IP | SG 3525A | LM2113N | NS | ULN-2111A |
| IP3526 | IP | SG 3526A | LM3045D | NS | ULS-2045H |
| IP5560C | IP | NE 5560 | LM3046N | NS | ULN-2046A |
| IP5561C | IP | NE 5560 | LM3054N | NS | ULN-2054A |

[^5]| Competitive |  | Suggested | Competitive |  | Suggested |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Part |  | Sprague | Part |  | Sprague |
| Number | Manufacturer | Replacement | Number | Manufacturer | Replacement |
| LM3086N | NS | ULN-2086A | MC3359P | MOT | ULN-3859A |
| LM3611N | NS | UDN-3611M | MC3386P | MOT | ULN-2086A |
| LM3612N | NS | UDN-3612M |  |  |  |
| LM3613N | NS | UDN-3613M | ML3045 |  | ULS-2045H |
| LM3614N | NS | UDN-3614M | ML3046 |  | ULN-2046A |
|  |  |  | ML3086 |  | ULN-2086A |
| M54523P | MIT | ULN-2003A |  |  |  |
| M54524P | MIT | ULN-2001A | MPQ2221 | MOT | TPQ-2221 |
| M54525P | MIT | ULN-2002A | MPQ2222 | MOT | TPQ-2222 |
| M54526P | MIT | ULN-2004A | MPQ2369 | MOT | TPQ-2369 |
| M54532P | MIT | ULN-2064B | MPQ2483 | MOT | TPQ-2483 |
| M54562P | MIT | UDN-2982A | MPQ2484 | MOT | TPQ-2484 |
| M54563P | MIT | UDN-2981A | MPQ2906 | MOT | TPQ-2906 |
|  |  |  | MPQ2907 | MOT | TPQ-2907 |
| MB3759C | FUJ | TL-5941J§ | MPQ3724 | MOT | TPQ-3724 |
| MB3759P | FUJ | TL-594IN§ | MPQ3725 | MOT | TPQ-3725 |
| MB3760C | FUJ | TL-5951J§ | MPQ3725A | MOT | TPQ-3725A |
| MB3760P | FUJ | TL-595IN§ | MPQ3798 | MOT | TPQ-3798 |
|  |  |  | MPQ3799 | MOT | TPQ-3799 |
| MC1309 | MOT | ULN-3809A | MPQ3904 | MOT | TPQ-3904 |
| MC1357P | MOT | ULN-2111A | MPQ3906 | MOT | TPQ-3906 |
| MC1411L | MOT | ULN-2001R§ | MPQ6001 | MOT | TPQ-6001 |
| MC1411P | MOT | ULN-2001A | MPQ6002 | MOT | TPQ-6002 |
| MC1411TP | MOT | ULQ-2001A§ | MPQ6100 | MOT | TPQ-6100 |
| MC1412L | MOT | ULN-2002R§ | MPQ6100A | MOT | TPQ-6100A |
| MC1412P | MOT | ULN-2002A | MPQ6501 | MOT | TPQ-6501. |
| MC1412TP | MOT | ULQ-2002A§ | MPQ6502 | MOT | TPQ-6502 |
| MC1413L | MOT | ULN-2003R§ | MPQ6600 | MOT | TPQ-6600 |
| MC1413P | MOT | ULN-2003A | MPQ6600A | MOT | TPQ-6600A |
| MC1413TP | MOT | ULQ-2003A§ | MPQ6700 | MOT | TPQ-6700 |
| MC1416L | MOT | ULN-2004R§ |  |  |  |
| MC1416P | MOT | ULN-2004A | MSL912R | OKI | UDN-6118A-2 |
| MC1416TP | MOT | ULQ-2004A§ |  |  |  |
| MC1417P | MOT | UDN-2580A | N5111A | SIG | ULN-2111A |
| MC1471P1 | MOT | UDN-5711M |  |  |  |
| MC1472P1 | MOT | UDN-5712M | NA3086 |  | ULN-2086A |
| MC1472U | MOT | UDN-5712R§ |  |  |  |
| MC1473P1 | MOT | UDN-5713M | NE564N | SIG | NE 564N |
| MC1474P1 | MOT | UDN-5714M | NE564F | SIG | NE 564F |
| MC3346 | MOT | ULN-2046A | NE594N | SIG | UDN-6118A-2 |

[^6]| Competitive <br> Part <br> Number | Manufacturer | Suggested <br> Sprague <br> Replacement | Competitive <br> Part <br> Number | Manufacturer | Suggested Sprague Replacement |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Ne594F | SIG | UDN-6118R-2 | SG2003J | SG | ULS-2003R |
| NE5501N | SIG | ULN-2021A | SG2003N | SG | ULN-2003A |
| NE5502N | SIG | ULN-2022A | SG2004J | SG | ULS-2004R |
| NE5503N | SIG | ULN-2023A | SG2004N | SG | ULN-2004A |
| NE5504N | SIG | ULN-2024A | SG2064W | SG | ULN-2064B |
| NE5560F | SIG | NE 5560F | SG2065W | SG | ULN-2065B |
| NE5560N | SIG | NE 5560N | SG2066W | SG | ULN-2066B |
| NE5561N | SIG | NE 5561N | SG2067W | SG | ULN-2067B |
| NE5563F | SIG | ULN-8163R | SG2068W | SG | ULN-2068B |
| NE5563N | SIG | ULN-8163A | SG2069W | SG | ULN-2069B |
| NE5568N | SIG | NE 5568N | SG2070W | SG | ULN-2070B |
| NE5601N | SIG | ULN-2001A | SG2071W | SG | ULN-2071B |
| NE5602N | SIG | ULN-2002A | SG2074W | SG | ULN-2074B |
| NE5603N | SIG | ULN-2003A | SG2075W | SG | ULN-2075B |
| NE5604N | SIG | ULN-2004A | SG2076W | SG | ULN-2076B |
|  |  |  | SG2077W | SG | ULN-2077B |
| PBD352301J | RFA | ULN-2001R§ | SG2841N | SG | UDN-2841B |
| PBD352301N | RFA | ULN-2001A | SG2845N | SG | UDN-2845B |
| PBD352302] | RFA | ULN-2004R§ | SG3045J | SG | ULS-2045H |
| PBD352302N | RFA | ULN-2004A | SG3046N | SG | ULN-2046A |
| PBD352303J | RFA | ULN-2003R§ | SG3081N | SG | ULN-2081A |
| PBD352303N | RFA | ULN-2003A | SG3082N | SG | ULN-2082A |
| PBD352304J | RFA | ULN-2002R§ | SG30832N | SG | ULN-2083A |
| PBD352304N | RFA | ULN-2002A | SG3086N | SG | ULN-2086A |
| PBD352311N | RFA | ULN-2021A | SG3146N | SG | ULN-2046A-1 |
| PBD352312N | RFA | ULN-2024A | SG3173P | SG | ULN-37512 |
| PBD352313N | RFA | ULN-2023A | SG3183N | SG | ULN-2083A-1 |
| PBD352314N | RFA | ULN-2022A | SG3525AJ | SG | SG-3525A |
| PBD353801J | RFA | ULN-2801R§ | SG3525AN | SG | SG-3525AN |
| PBD353802 | RFA | ULN-2804R§ | SG3526J | SG | SG-3526J |
| PBD353803J | RFA | ULN-2803R§ | SG3526N | SG | SG-3526N |
| PBD353804J | RFA | ULN-2802R§ | SG3527A | SG | SG-3527AJ |
|  |  |  | SG3527AN | SG | SG-3527AN |
| PWM25CK | SIL | SG 3525AJ | SG3548N | SG | (ULN-8130A) |
| PWM27CK | SII | SG 3527AJ | SG3635P | SG | UDN-2935Z |
|  |  |  | SG3637 | SG | UDN-2545B |
| Q2T2222 | TI | TPQ-2222 | SG3638AS | SG | UDN-2976W |
| Q2T3725 | TI | TPQ-3725 | SG3643AS | SG | (UDN-2962W) |
|  |  |  | SG3821J | SG | ULS-2045H |
| S4534 | AMI | UCN-5801A | SG3821N | SG | ULN-2046A |

§Sprague engineering bulletin in preparation.
()Functional equivalent only; improved performance but not necessarily pin compatible.

| Competitive Part Number | Manufacturer | Suggested <br> Sprague Replacement | Competitive Part Number | Manufacturer | Suggested <br> Sprague <br> Replacement |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
| SG3822N | SG | ULN-2054A | SN75465J | TI | ULN-2025R§ |
| SG3851J | SG | ULS-2011R | SN75465N | Tl | ULN-2025A |
| SG3851N | SG | ULN-2011A | SN75466J | Tl | ULN-2021R§ |
| SG3852J | SG | ULS-2012R | SN75466N | TI | ULN-2021A |
| SG3852N | SG | ULN-2012A | SN75467J | Tl | ULN-2022R§ |
| SG3853J | SG | ULS-2013R | SN75467N | Tl | ULN-2022A |
| SG3853N | SG | ULN-2013A | SN75468J | TI | ULN-2023R§ |
| SG3854J | SG | ULS-2014R | SN75468N | TI | ULN-2023A |
| SG3854N | SG | ULN-2014A | SN75469J | Tl | ULN-2024R§ |
| SG3886N | SG | ULN-2086A | SN75469N | Tl | ULN-2024A |
| SG6118N | SG | UDN-6118A | SN75471P | Tl | UDN-3611M $\dagger$ |
|  |  |  | SN75472P | Tl | UDN-3612M $\dagger$ |
| Si3525BK | SII | (SG-3525AJ) | SN75473P | TI | UDN-3613M $\dagger$ |
| Si3527BK | SII | (SG-3527AJ) | SN75474P | TI | UDN-3614M $\dagger$ |
|  |  |  | SN75475P | Tl | UDN-5712M $\dagger$ |
| SL3045C | PLS | ULS-2045R | SN75476P | TI | UDN-5711M $\dagger$ |
| SL3046C | PLS | ULN-2046A | SN75477P | Tl | UDN-5722M $\dagger$ |
| SL3054 | PLS | ULN-2054A | SN75478P | Tl | UDN-5713M $\dagger$ |
| SL3081C | PLS | ULN-2081A | SN75479P | TI | UDN-5714M $\dagger$ |
| SL3082C | PLS | ULN-2082A | SN755512N | Tl | UCN-5811A |
| SL3083E | PLS | ULN-2083A | SN75518N | Tl | UCN-5818A |
| SL3086 | PLS | ULN-2086A | SN75500N | Tl | UCN-5857A |
| SL3145E | PLS | ULS-2045H | SN75501N | Tl | UCN-5858A |
| SL3146E | PLS | ULN-2046A-1 | SN75551FN | Tl | UCN-5851EP |
| SL3183E | PLS | ULN-2083A-1 | SN75552FN | TI | UCN-5852EP |
|  |  |  | SN75553FN | Tl | UCN-5853EP |
| SN75064NE | TI | ULN-2064B | SN75554FN | Tl | UCN-5853EP |
| SN75065NE | TI | ULN-2065B | SN75605K | TI | UDN-2950Z |
| SN75066NE | TI | ULN-2066B | SN76642N | TI | ULN-2111A |
| SN75067NE | Tl | ULN-2067B | SN76643N | Tl | ULN-2111A |
| SN75068NE | TI | ULN-2068B | SP3724QD | Tl | TPQ-3724 |
| SN75069NE | TI | ULN-2069B | SP3725QD | Tl | TPQ-3725 |
| SN75070NE | TI | ULN-2070B |  |  |  |
| SN75071NE | Tl | ULN-2071B | TA7272P | TOS | (ULN-3755W) |
| SN75074NE | TI | ULN-2074B | TA7613P | TOS | ULN-2204A |
| SN75075NE | TI | ULN-2075B | TAA930 |  | ULN-2111A |
| SN75076NE | TI | ULN-2076B |  |  |  |
| SN75077NE | TI | ULN-2077B | TCA365 | SIEM | (ULN-37512) |
| SN75407P | TI | UDN-5732M |  |  |  |
| SN75437ND | TI | UDN-2543B | TD62001AP | TOS | ULN-2001A |
|  |  |  | TD62001P | TOS | ULN-2001A |
|  |  |  | TD62002AP | TOS | ULN-2002A |

[^7]| Competitive Part Number | Manufacturer | Suggested <br> Sprague <br> Replacement | Competitive Part <br> Number | Manufacturer | Suggested Sprague Replacement |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TD62001P | TOS | ULN-2001A | TL595CJ | TI | TL-595Cl§ |
| TD62002AP | TOS | ULN-2002A | TL595CN | TI | TL-595CN |
| TD62002P | TOS | ULN-2002A | TL5951J | TI | TL-5951)§ |
| TD62003AP | TOS | ULN-2003A | TL5951N | TI | TL-5951N§ |
| TD62003P | TOS | ULN-2003A |  |  |  |
| TD62004AP | TOS | ULN-2004A | U417B | TLF | ULN-2204A |
| TD62004P | TOS | ULN-2004A |  |  |  |
| TD62064AP | TOS | ULN-2064B | UA3045DM | FSC | ULS-2045H |
| TD62064P | TOS | ULN-2064B | UA3046PC | FSC | ULN-2046A |
| TD62074AP | TOS | ULN-2074B | UA3054PC | FSC | ULN-2054A |
| TD62074P | TOS | ULN-2074B | UA3086PC | FSC | ULN-2086A |
| TD62081AP | TOS | ULN-2801A |  |  |  |
| TD62082AP | TOS | ULN-2802A | UC494ACJ | UNI | TL-594CJ§ |
| TD62083 | TOS | ULN-2803A | UC494ACN | UNI | TL-594CN |
| TD62084AP | TOS | ULN-2804A | UC495ACJ | UNI | TL-595CJ§ |
| TD62101P | TOS | ULN-2001A | UC495ACN | UNI | TL-595CN |
| TD62103P | TOS | ULN-2003A | UC3525A | UNI | SG-3525AJ |
| TD62104P | TOS | ULN-2004A | UC3525AN | UNI | SG-3525AN |
| TD62479P | TOS | UDN-5714M | UC3526J | UNI | SG-3526J |
| TD62781AP | TOS | UDN-6118A-2 | UC3526N | UNI | SG-3526N |
| TD62782AP | TOS | UDN-6128A-2 | UC3527A | UNI | SG-3527A |
|  |  |  | UC3527AN | UNI | SG-3527AN |
| tdA1060 | PE | NE 5560N | UC3717 | UNI | (UDN-2953B) |
| TDA1083 | PE | ULN-2204A | UC3903 | UNI | (ULN-8130A) |
| TID121 | TI | TND-933 |  |  |  |
| TID122 | TI | TND-940 | UCN-4810A | SPR | UCN-5801A |
| TID123 | II | TND-938 |  |  |  |
| TID124 | II | TND-939 | UCN4801N | Ti | UCN-5810A |
| TL494CJ | TI | TL-594CJ§ |  |  |  |
| TL494CN | TI | TL-594CN | UCN-4815A | SPR | UCN-5815A |
| TL4941J | TI | TL-5941J§ | UDN-2541B | SPR | (UDN-2543B) |
| TL494IN | T | TL-5941N§ | UDN-2542B | SPR | (UDN-2543B) |
| TI495CJ | Tl | TL-595CJ§ |  |  |  |
| TL495CN | II | TL-595CN | UDN2841B | MOT | UDN-2841B |
| TL495IJ | II | TL-5951J§ |  |  |  |
| TL495IN | TI | TL-5951N§ | UDN2841NE | TI | UDN-2841B |
| TL594CJ | TI | TL-594CJ§ |  |  |  |
| TL594CN | TI | TL-595CN | UDN-2845B | MOT | UDN-2845B |
| TL594J | TI | TL-594U§ |  |  |  |
| TL594IN | TI | TL-594IN§ | UDN2845NE | T | UDN-2845B |

[^8]| Competitive |  | Suggested | Competitive |  | Suggested |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Part |  | Sprague | Part |  | Sprague |
| Number | Manufacturer | Replacement | Number | Manufacturer | Replacement |
| UDN-2952W | SPR | (UDN-2954W) | UDS-0433H-1 | SPR | UHD-433-1 |
|  |  |  | UDS-0433J | SPR | UHC-433 |
| UDN5711N | TI | UDN-5711M | UDS-0433J-1 | SPR | UHC-433-1 |
| UDN5712N | TI | UDN-5712M | UDS-0500H | SPR | UHD-500 |
| UDN5713N | Tl | UDN-5713M | UDS-05003 | SPR | UHC-500 |
| UDN5714N | Tl | UDN-5714M | UDS-0502H | SPR | UHD-502 |
|  |  |  | UDS-0502J | SPR | UHC-502 |
| UDN-6126A | SPR | UDN-6116A | UDS-0503H | SPR | UHD-503 |
| UDN-6148A | SPR | UDN-6138A | UDS-0503J | SPR | UHC-503 |
| UDN-6164A | SPR | UDN-6116A-1 | UDS-0506H | SPR | UHD-506 |
| UDN-6184A | SPR | UDN-6118A-1 | UDS-0506J | SPR | UHC-506 |
| UDS-0400H | SPR | UHD-400 | UDS-0507H | SPR | UHD-507 |
| UDS-0400H-1 | SPR | UHD-400-1 | UDS-0507J | SPR | UHC-507 |
| UDS-0400J | SPR | UHC-400 | UDS-0508H | SPR | UHD-508 |
| UDS-0400J-1 | SPR | UHC-400-1 | UDS-0508J | SPR | UHC-508 |
| UDS-0402H | SPR | UHD-402 | UDS-0532H | SPR | UHD-532 |
| UDS-0402H-1 | SPR | UHD-402-1 | UDS-0532J | SPR | UHC-532 |
| UDS-0402J | SPR | UHC-402 | UDS-0533H | SPR | UHD-533 |
| UDS-0402J-1 | SPR | UHC-402-1 | UDS-0533J | SPR | UHC-533 |
| UDS-0403H | SPR | UHD-403 |  |  |  |
| UDS-0403H-1 | SPR | UHD-403-1 | ULN-2001A | MOT | ULN-2001A |
| UDS-0403J | SPR | UHC-403 | ULN2001A | SGS | ULN-2001A |
| UDS-0403J-1 | SPR | UHC-403-1 | ULN2001A | Tl | ULN-2001R§ |
| UDS-0406H | SPR | UHD-406 | ULN2001AN | Tl | ULN-2001A |
| UDS-0406H-1 | SPR | UHD-406-1 | ULN2002A | MOT | ULN-2002A |
| UDS-0406J | SPR | UHC-406 | ULN2002A | SGS | ULN-2002A |
| UDS-0406J-1 | SPR | UHC-406-1 | ULN2002AJ | TI | ULN-2002R§ |
| UDS-0407H | SPR | UHD-407 | ULN2002AN | Tl | ULN-2002A |
| UDS-0407H-1 | SPR | UHD-407-1 | ULN2003A | MOT | ULN-2003A |
| UDS-0407J | SPR | UHC-407 | ULN2003A | SGS | ULN-2003A |
| UDS-0407J-1 | SPR | UHC-407-1 | ULN2003AJ | TI | ULN-2003R§ |
| UDS-0408H | SPR | UHD-408 | ULN2003AN | TI | ULN-2003A |
| UDS-0408H-1 | SPR | UHD-408-1 | ULN-2003F | SIG | ULN-2003R§ |
| UDS-0408J | SPR | UHC-408 | ULN2003N | SIG | ULN-2003A |
| UDS-0408J-1 | SPR | UHC-408-1 | ULN2004A | MOT | ULN-2004A |
| UDS-0432H | SPR | UHD-432 | ULN-2004A | SGS | ULN-2004A |
| UDS-0432H-1 | SPR | UHD-432-1 | ULN2004AJ | Tl | ULN-2004R§ |
| UDS-0432J | SPR | UHC-432 | ULN2004AN | TI | ULN-2004A |
| UDS-0432J-1 | SPR | UHC-432-1 | ULN2004F | SIG | ULN-2004R§ |
| UDS-0433H | SPR | UHD-433 | ULN2004N | SIG | ULN-2004A |

[^9]| Competitive Part <br> Number | Manufacturer | Suggested <br> Sprague <br> Replacement | Competitive <br> Part <br> Number | Manufacturer | Suggested <br> Sprague <br> Replacement |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ULN2005AJ | TI | ULN-2005R§ | ULN2803A | MOT | ULN-2803A |
| ULN2005AN | TI | ULN-2005A | ULN2803A | SGS | ULN-2803A |
| ULN2064B | MOT | ULN-2064B | ULN2804A | MOT | ULN-2804A |
| ULN2064B | SGS | ULN-2064B | ULN2804A | SGS | ULN-2804A |
| ULN2064NE | II | ULN-2064B | ULN2805A | SGS | ULN-2805A |
| ULN2065B | MOT | ULN-2065B |  |  |  |
| ULN2065B | SGS | ULN-2065B | ULN-3006M | SPR | UGN-3201M |
| ULN2065NE | TI | ULN-2065B | ULN-3006T | SPR | UGN-3019T |
| ULN2066B | MOT | ULN-2066B | ULN-3007M | SPR | UGN-3203M |
| ULN-2066B | SGS | ULN-2066B | ULN-3008M | SPR | UGN-3501M |
| ULN2066NE | II | ULN-2066B | ULN-3008T | SPR | UGN-3501T |
| ULN2067B | MOT | ULN-2067B | ULN-3100M | SPR | UGN-3600M |
| ULN2067B | SGS | ULN-2067B | ULN-3101M | SPR | UGN-3601M |
| ULN2067NE | TI | ULN-2067B | ULN-3330Y-2 | SPR | ULN-3330Y |
| ULN2068B | MOT | ULN-2068B | ULN-3783M | SPR | ULN-3782M |
| ULN2068B | SGS | ULN-2068B | ULN-3838A | SPR | ULN-3839A |
| ULN2068NE | It | ULN-2068B | ULN-8125A | SPR | SG-3525AN |
| ULN2069B | MOT | ULN-2069B | ULN-8125R | SPR | SG-3525AJ |
| ULN2069B | SGS | ULN-2069B | ULN-8126A | SPR | SG-3526N |
| ULN2069NE | TI | ULN-2069B | ULN-8126R | SPR | SG-3526J |
| ULN2070B | SGS | ULN-2070B | ULN-8127A | SPR | SG-3527AN |
| ULN2071B | SGS | ULN-2071B | ULN-8127R | SPR | SG-3527A |
| ULN2074B | MOT | ULN-2074B | ULN-8160A | SPR | NE-5560N |
| ULN2074B | SGS | ULN-2074B | ULN-8160R | SPR | NE-5560F |
| ULN2074NE | TI | ULN-2074B | ULN-8161M | SPR | NE-5561N |
| ULN2075B | MOT | ULN-2075B | ULN-8168M | SPR | NE-5568N |
| ULN-2075B | SGS | ULN-2075B | ULN-8194A | SPR | TL-594CN |
| ULN2075NE | It | ULN-2075B | ULN-8194R | SPR | TL-594CJ§ |
| ULN2076B | SGS | ULN-2076B | ULN-8195A | SPR | TL-595CN |
| ULN2077B | SGS | ULN-2077B | ULN-8195R | SPR | TL-595Cd§ |
|  |  |  | ULQ-8194A | SPR | TL-5941N§ |
| ULN-2113A | SPR | ULN-2111A | ULQ-8194R | SPR | TL-5941J§ |
| ULN-2240A | SPR | (ULN-3840A) | ULQ-8195A | SPR | TL-595IN§ |
| ULṄ-2281B | SPR | ULN-3784B | ULQ-8195R | SPR | TL-5951]§ |
| ULN-2401A | SPR | (ULN-2455A) | ULS-3006T | SPR | UGS-3019T |
| ULN2801A | MOT | ULN-2801A | UPA2001C | NEC | ULN-2001A |
| ULN2801A | SGS | ULN-2801A | UPA2002C | NEC | ULN-2002A |
| ULN2802A | MOT | ULN-2802A | UPA2003C | NEC | ULN-2003A |
| ULN2802A | SGS | ULN-2802A | UPA2004C | NEC | ULN-2004A |

[^10]
## COMPETITIVE CROSS-REFERENCE

| CompetitivePart |  | Suggested | Competitive |  | Suggested <br> Sprague <br> Replacement |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Sprague | Part |  |  |
| Number | Manufacturer | Replacement | Number | Manufacturer |  |
| US5438A | SPR | UHD-408 | XR2205CP | EXR | ULN-2005A |
| US5438J | SPR | UHC-408 | XR6118P | EXR | UDN-6118A |
| US5439J | SPR | UHC-408 | XR6118P-2 | EXR | UDN-6118A-2 |
| US7438A | SPR | UHP-0408 | XR6128P | EXR | UDN-6128A |
| US7438J | SPR | UHC-408 |  |  |  |
| US7439J | SPR | UHL-408 | ZN1060 | FER | NE 5560N |
| XR2001CN | EXR | ULN-2001R§ | 552 | ITT | ULN-2001A |
| XR2001P | EXR | ULQ-2001A§ | 554 | ITI | ULN-2002A |
| XR2002CN | EXR | ULN-2002R§ | 556 | ITT | ULN-2003A |
| XR2002P | EXR | ULQ-2002A§ | 652 | ITI | ULN-2001A |
| XR2003CN | EXR | ULN-2003R§ | 654 | ITT | ULN-2002A |
| XR2003P | EXR | ULQ-2003A§ | 656 | 17 | ULN-2003A |
| XR2004CN | EXR | ULN-2004R§ |  |  |  |
| XR2004P | EXR | ULQ-2004A§ | 9665DC | FSC | ULN-2001R§ |
| XR2011CN | EXR | ULN-2011R§ | 9665DM | FSC | ULS-2001R |
| XR2011CP | EXR | ULN-2011A | 9665PC | FSC | ULN-2001A |
| XR2012CN | EXR | ULN-2012R§ | 9666DC | FSC | ULN-2002R§ |
| XR2012CP | EXR | ULN-2012A | 9666DM | FSC | ULS-2002R |
| XR2013CN | EXR | ULN-2013R§ | 9666PC | FSC | ULN-2002A |
| XR2013CP | EXR | ULN-2013A | 9667DC | FSC | ULN-2003R§ |
| XR2014CN | EXR | ULN-2014R§ | 9667DM | FSC | ULS-2003R |
| XR2014CP | EXR | ULN-2014A | 9667PC | FSC | ULN-2003A |
| XR2201CP | EXR | ULN-2001A | 9668DC | FSC | ULN-2004R§ |
| XR2202CP | EXR | ULN-2002A | 9668DM | FSC | ULS-2004R |
| XR2203CP | EXR | ULN-2003A | 9668PC | FSC | ULN-2004A |
| XR2204CP | EXR | ULN-2004A |  |  |  |

[^11]
## COMPETITIVE PART-NUMBERING SYSTEMS

## Cherry Semiconductor

## CS 123 <br> D <br> PACKAGE. D = PLASTIC DIP.

Exar
XR 2001

Fairchild
$\begin{array}{ll}\mu \mathrm{A} & 705\end{array}$


PACKAGE. D = CERAMIC DIP
$\mathrm{J}=$ FLANGE MOUNT (TO-66).
$\mathrm{K}=$ FLANGE MOUNT (TO-3).
$P=$ PLASTIC DIP.
$R=$ CERAMIC MINI-DIP.
$T=$ MINI-DIP.
$\mathrm{U}=$ POWER TAB (T0-220).

## Fujitsu

MB 3759

$\mathrm{P}=$ PLASTIC DIP.
$Z=$ CERDIP.
Hitachi
HA 1199

$\mathrm{P}=$ PLASTIC DIP.
$C=$ CERAMIC DIP.
CG $=$ CERAMIC LEADLESS CHIP CARRIER.
CP $=$ PLASTIC LEADED CHIP CARRIER.
SO $=$ SMALL OUTLINE.
$\mathrm{G}=$ CERDIP.

## COMPETITIVE PART-NUMBERING SYSTEMS

## Integrated Power



## JAN



## Motorola

## MC 1311


$K=$ METAL FLANGE MOUNT (TO-3).
$\mathrm{L}=$ CERAMIC DIP.
$P=$ PLASTIC DIP.
PQ = PLASTIC QUAD IN-LINE.
$R=$ METAL FLANGE MOUNT (TO-66).
$\mathrm{T}=$ POWER TAB (TO-220).
$U=$ CERAMIC DIP.

## National Semiconductor

LM $\quad 380$ $\qquad$ PACKAGE. $N=$ PLASTIC DIP.
$\mathrm{D}=$ CERAMIC DIP.
$\mathrm{T}=$ POWER TAB (TO-220).

## COMPETITIVE PART-NUMBERING SYSTEMS

## Pro-Electron



## COMPETITIVE PART-NUMBERING SYSTEMS

## Siliconix

PWM
$\underline{25}$


TEMPERATURE. $A=-55^{\circ} \mathrm{CTO}+125^{\circ} \mathrm{C}$.
$B=-25^{\circ} \mathrm{CTO}+85^{\circ} \mathrm{C}$.
$\mathrm{C}=0^{\circ} \mathrm{C} \mathrm{TO}+70^{\circ} \mathrm{C}$.
$\mathrm{D}=-40^{\circ} \mathrm{CTO}+85^{\circ} \mathrm{C}$.

## Texas Instruments

SN $\quad \frac{75}{} \quad \underline{064} \quad$ PE $\quad$ PACKAGE. $D=$ SMALL OUTLINE ( $0.150^{\prime \prime}$ WIDE).
DW = SMALL OUTLINE ( $0.300^{\prime \prime}$ WIDE).
FG $=$ CERAMIC RECTANGULAR LEADLESS CHIP CARRIER.
FH $=$ LEADLESS CHIP CARRIER.
FK $=$ CERAMIC SQUARE LEADLESS CHIP CARRIER.
FM $=$ PLASTIC RECTANGULAR LEAD CHIP CARRIER.
FN = PLASTIC SQUARE LEADED CHIP CARRIER.
$\mathrm{J}=$ CERDIP.
$J D=$ CERAMIC DIP.
$K=$ POWER TAB (TO-220).
$N=$ PLASTIC DIP.
ND $=$ PLASTIC DIP SEMI-TAB.
NE $=$ PLASTIC DIP SEMI-TAB.
$P=$ PLASTIC MINI-DIP.
TEMPERATURE. $55=-55^{\circ} \mathrm{C} T 0+125^{\circ} \mathrm{C}$.
$75=0^{\circ} \mathrm{C} \mathrm{TO}+70^{\circ} \mathrm{C}$.
IL $\quad 494$

## package. as shown above.

temperature. $C=0^{\circ} \mathrm{C} T 0+70^{\circ} \mathrm{C}$.
$\mathrm{E}=-40^{\circ} \mathrm{C} \mathrm{TO}+85^{\circ} \mathrm{C}$.
$\mathrm{I}=-25^{\circ} \mathrm{C} \mathrm{TO}+85^{\circ} \mathrm{C}$.
$\mathrm{M}=-55^{\circ} \mathrm{C} \mathrm{TO}+125^{\circ} \mathrm{C}$.

## Toshiba

## HOW TO ORDER

TPLACE AN ORDER, obtain price and delivery information, or request technical literature, contact your local Sprague sales office or sales representative. See inside back cover, or:

From U.S. and Sprague Electric Co.
Canada: $\quad 92$ Hayden Avenue
Lexington, MA 02173
(617) 862-5500

Telex: 710-321-0021

| From Europe and Mideast: | Sprague World Trade Corp. 18 Avenue Louis Casai 1209-Geneva Switzerland 98-4021 <br> Telex: 845-23469 |
| :---: | :---: |
| From Asia: | Sprague Asia Ltd. G.P.O. Box 4289 Hong Kong 0-283188 Telex: 43395 |

REQUESTS FOR technical information and applications assistance can be sent to the appropriate manufacturing facility.

For integrated circuits:
Sprague Electric Company
Semiconductor Group
115 Northeast Cutoff
Worcester, MA 01606
(617) 853-5000
(800) 247-2076 in Mass.
(800) 247-2077

Telex: 710-340-6304
For Hall effect and optoelectronic sensors:
Sprague Electric Company
Sensor Division
70 Pembroke Road
Concord, NH 03301
(603) 224-2755
(603) 224-1961

Telex: 710-361-1495
For discrete semiconductor chips, discrete semiconductors in plastic packages, MOS capacitors:

Sprague Electric Company
Discrete Semiconductor Division
70 Pembroke Road
Concord, NH 03301
(603) 224-1961

Telex: 710-361-1495

# GENERAL INFORMATION 



> HIGH-VOLTAGE INTERFACE DRIVERS

MEDIUM-CURRENT INTERFACE DRIVERS

HIGH-CURRENT INTERFACE DRIVERS

## SECTION 2-HIGH-VOLTAGE ( $\geq 100 \mathrm{~V}$ ) INTERFACE DRIVERS

Selection Guide ..... 2-2
UDN-6116A/R through 6138A/R Fluorescent Display Drivers ..... 2-3
UDN-6510A/R and 6514A/R High-Voltage Source Drivers ..... 2-7
UDN-6540B 8-Channel High-Voltage DMOS Driver ..... 2-10
ULN-7001A through 7005A High-Voltage, High-Current Darlington Arrays ..... 2-13
ULN-7064B through 7074B Quad High-Voltage, 1A Darlington Arrays ..... 2-15
UDN-7180A through 7186A Gas-Discharge Display Segment Drivers ..... 2-17
Application Notes:
A Monolithic IC Series for Gas-Discharge Displays ..... 2-23
Trends in IC Interface for Electronic Displays ..... 2-29
Reliability of Series UDN-6100A High-Voltage Display Drivers ..... 2-40
See Also:
UHP-500 through 533 Quad Power and Relay Drivers ..... 3-3
UDS-5791H Quad PIN Diode Driver ..... 6-97
UCN-5823A BiMOS 8-Bit Serial-Input, Latched 100 V Driver ..... 5-55
UCN-5843A BiMOS 8-Bit Serial-Input, Latched 100 V Driver ..... 5-82
UCN-5851A/EP and 5852A/EP 32-Bit Serial Input, TFEL Drivers ..... 5-87
UCN-5857A/EP and 5859A/EP 8 of 32-Bit AC Plasma Display Drivers ..... 5-103
UCN-5858A/EP and 5860A/EP 32-Bit Serial-In AC Plasma Display Drivers ..... 5-105
UCN-5900A BiMOS 4-Bit Latched 150 V Driver ..... 5-123
UCN-5901A BiMOS 8-Bit Latched 150 V Driver ..... 5-123
UCN-5910A BiMOS 10-Bit Serial-Input, 150 V Latched Driver ..... 5-129

## SELECTION GUIDE

(in order of output breakdown voltage rating)

| $V_{\text {Out }}$ | $\mathrm{I}_{\text {OUT }}$ | Outputs | Device Type | Page |
| :---: | :---: | :---: | :---: | :---: |
| 100 V | 250 mA | Sink 4 | Series UHP-500 | 3-3 |
| 100 V | 250 mA | Sink 4 | Series UHC-500 | 6-7 |
| 100 V | 350 mA | Sink $8 \dagger$ | UCN-5823A | 5-55 |
| 100 V | 350 mA | Sink $8 \dagger$ | UCN-5843A | 5-82 |
| 100 V | 350 mA | Sink $8 \dagger$ | UCS-4823H | 6-79 |
| $-115 \mathrm{~A}$ | 20 mA | Sink 8 | Series UDN-7180A | 2-17 |
| 115 V | $-25 \mathrm{~mA}$ | Source 6 | UDN-6116/26A-1 | 2-3 |
| 115 V | -25mA | Source 8 | UDN-6118/28A-1 | 2-3 |
| 120 V | 300 mA | Sink 4 | UDS-5791H | 6-97 |
| 140 V | $-25 \mathrm{~mA}$ | Source 8 | UDN-6514A/R | 2-7 |
| 150 V | $-40 \mathrm{~mA}$ | Source 10 $\dagger$ | UCN-5910A | 5-129 |
| 150 V | 250 mA | Sink 7 | Series ULN-7000A | 2-13 |
| 150 V | 350 mA | Sink $4 \dagger$ | UCN-5900A | 5-123 |
| 150 V | 350 mA | Sink $8 \dagger$ | UCN-5901A | 5-123 |
| 150 V | 1.0 A | Sink 4 | ULN-7064/68/74B | 2-15 |
| 200 V | $-25 \mathrm{~mA}$ | Source 8 | UDN-6510A/R | 2-7 |
| 200 V | 200 mA | Sink 8 | UDN-6540B | 2-10 |
| 225 V | 100 mA | Sink 32 | UCN-5851/52A/EP | 5-87 |

Voltage ratings shown are maximum allowable; current ratings are maximum tested condition. $\dagger$ Latched drivers.

## SERIES UDN-6100A AND UDN-6100R FLUORESCENT DISPLAY DRIVERS

## FEATURES

-Digit or Segment Drivers

- Low Input Current
- Integral Output Pull-Down Resistors
- hiigh Output Breakdown Voltage
- Single or Split Supply Operation


2

UDN-6116*

CONSISTING of six or eight NPN Darlington output stages and the associated common-emitter input stages, these drivers are designed to interface between low-level digital logic and vacuum fluorescent displays. All devices are capable of driving the digits and/or segments of these displays and are designed to permit all outputs to be activated simultaneously. Pull-down resistors are incorporated into each output and no external components are required for most fluorescent display applications. The highest voltage parts (suffix A-1) are also used in gas-discharge display applications as anode (digit) drivers.

Twenty-four standard devices are listed, so that a circuit designer may select the optimum device for his application. Input characteristics, number of drivers, package style, and output voltage are tabulated for each device in the Device Type Number Designation chart. With any device, the output load is activated when the input is pulled towards the positive supply (active 'high'). All units operate over the temperature range of $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## *Always specify complete part number, such as:




UDN-6118*
UDN-6128*


UDN-6138*

DEVICE TYPE NUMBER DESIGNATION

| Input Compatibility | No. of |  | $\begin{array}{c}\text { No. of } \\ \text { Drivers }\end{array}$ | $V_{\text {out }}$ | Pins |
| :---: | :---: | :---: | :---: | :---: | :---: |$)$

## ABSOLUTE MAXIMUM RATINGS at $\mathrm{T}_{\mathrm{A}}=\boldsymbol{+ 2 5}{ }^{\circ} \mathrm{C}$

(Voltages are with reference to ground unless otherwise shown)
Supply Voltage, $\mathrm{V}_{B B}$ (all devices, suffix $A$ or $R$ ) . . . . . . . . . . . . . . . . . . . . . 85 V
(UDN-6138A or R, ref. V $V_{E E}$ ) . . . . . . . . . . . . . . . . . . . . . 85 V
(all devices, suffix A-1) . . . . . . . . . . . . . . . . . . . . . . . . 115 V
(all devices, suffix A-2 or R-2) . . . . . . . . . . . . . . . . . . 65 V
(UDN-6138A-2 or R-2, ref, $\mathrm{V}_{\mathrm{EE}}$ ) . . . . . . . . . . . . . . . . . . 65 V
Supply Voltage, $\mathrm{V}_{\mathrm{EE}}$ (UDN-6138 all suffixes) . . . . . . . . . . . . . . . . . . . . . . -40 V
Input Voltage, $\mathrm{V}_{\text {IN }}$ (all devices) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
(UDN-6138 all suffixes, ref. $V_{E E}$ ) . . . . . . . . . . . . . . . . . 55 V
Output Current, $\mathrm{I}_{\text {out }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 mA
Allowable Package Power Dissipation, P P . . . . . . . . . . . . . . . . . . . . . See Graph



Caution: The high input impedance of these devices makes them susceptible to static discharge damage associated with handling and testing. Techniques similar to those used for handling MOS devices should be employed.

## ALLOWABLE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE



## ELECTRICAL CHARACTERISTICS (over operating temperafure range)

## Note: All Values Specified At

| Suffixes | A | $R$ | A-1 | A-2 | R-2 |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {BE }}=$ | 80 | 80 | 110 | 60 | 60 | Volts |
| ${ }^{*} V_{\text {EF }}=$ | 0 | 0 | MA | 0 | 0 | Volts |

UDN-6138

| Characteristic | Symbol | Applicable Devices |  | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Basic Part. No. | Suffix |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {Out }}$ | All | All | $\mathrm{V}_{\text {W }}=0.4 \mathrm{~V}$ | - | - | 15 | $\mu \mathrm{A}$ |
| Output OFF Voltage | $\mathrm{V}_{\text {our }}$ | All | All | $\mathrm{V}_{\text {W }}=0.4 \mathrm{~V}$ | - | - | 1.0 | V |
| Output Pull-Down Current | $\mathrm{I}_{\text {OU }}$ | All | A or R | Input Open, $\mathrm{V}_{\text {out }}=\mathrm{V}_{\text {BB }}$ | 450 | 650 | 1100 | $\mu \mathrm{A}$ |
|  |  |  | A-1 |  | 600 | 900 | 1500 | $\mu \mathrm{A}$ |
|  |  |  | A-2 or R-2 |  | 350 | 500 | 775 | $\mu \mathrm{A}$ |
| Output ON Voltage | $V_{\text {out }}$ | UDN-6116/18/38 | A or R | $\mathrm{V}_{\mathbb{W}}=2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}$ | 77 | 78 | - | V |
|  |  |  | A-1 |  | 107 | 108 | - | V |
|  |  |  | A-2 or R-2 |  | 57 | 58 | - | V |
|  |  | UDN-6128 | A or R | $\mathrm{V}_{\text {W }}=4.0 \mathrm{~V}, \mathrm{t}_{\text {OUT }}=-25 \mathrm{~mA}$ | 77 | 78 | - | V |
|  |  |  | A-1 |  | 107 | 108 | - | V |
|  |  |  | A-2 or R-2 |  | 57 | 58 | - | V |
| Input ON Current | $\mathrm{I}_{\text {W }}$ | UDN-6116/18/38 | All | $\mathrm{V}_{\text {W }}=2.4 \mathrm{~V}$ | - | 120 | 225 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {IV }}=5.0 \mathrm{~V}$ | - | 375 | 650 | $\mu \mathrm{A}$ |
|  |  | UDN-6128 | All | $\mathrm{V}_{\text {W }}=4.0 \mathrm{~V}$ | - | 130 | 250 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {WW }}=15 \mathrm{~V}$ | - | 675 | 1150 | $\mu \mathrm{A}$ |
| Supply Current | $I_{\text {в }}$ | All | All | All Inputs Open | - | 10 | 100 | $\mu \mathrm{A}$ |
|  |  | UDN-6116 | A or R | All Inputs $=2.4 \mathrm{~V}$ | - | 5.0 | 7.5 | mA |
|  |  |  | A-1 | Two Inputs $=2.4 \mathrm{~V}$ | - | 2.5 | 4.5 | mA |
|  |  |  | A-2 or R-2 | All inputs $=2.4 \mathrm{~V}$ | - | 4.0 | 6.0 | mA |
|  |  | UDN-6118/38 | A or R | All Inputs $=2.4 \mathrm{~V}$ | - | 6.0 | 9.0 | mA |
|  |  |  | A-1 | Two Inputs $=2.4 \mathrm{~V}$ | - | 2.5 | 4.5 | mA |
|  |  |  | A-2 or R-2 | All Inputs $=2.4 \mathrm{~V}$ | - | 5.5 | 8.0 | mA |
|  |  | UDN-6128 | A or R | All Inputs $=4.0 \mathrm{~V}$ | - | 6.0 | 9.0 | mA |
|  |  |  | A-1 | Two Inputs $=4.0 \mathrm{~V}$ | - | 2.5 | 4.5 | mA |
|  |  |  | A-2 or R-2 | All Inputs $=4.0 \mathrm{~V}$ | - | 5.5 | 8.0 | mA |

## RECOMMENDED OPERATING CONDITIONS

| Supply Voltage | $V_{\text {Bв }}$ | UDN-6116/18/28 | A or R |  | 5.0 | - | 70 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | A-1 |  | 5.0 | - | 100 | V |
|  |  |  | A-2 or R-2 |  | 5.0 | - | 50 | V |
|  |  | UDN-6138 | A |  | 5.0 | - | -40 | V |
|  |  |  | A-2 |  | 5.0 | - | -30 | V |
|  | $V_{E E}$ | UDN-6138 | A |  | 0 | - | -40 | V |
|  |  |  | A-2 |  | 0 | - | -30 | V |
| Input ON Voltage | $V_{\text {IN }}$ | UDN-6116/18/38 | All |  | 2.4 | - | 15 | V |
|  |  | UDN-6128 | All |  | 4.0 | - | 15 | V |
| Output ON Current | $\mathrm{I}_{\text {OUT }}$ | All | All |  | - | - | -25 | mA |

[^12]
## PARTIAL SCHEMATIC

| Type (All Suffixes) | $R_{\text {iN }}$ | $R_{B}$ |
| :--- | :--- | :--- |
| UDN-6116/18/38 | $10 \mathrm{k} \Omega$ | $30 \mathrm{k} \Omega$ |
| UDN-6128 | $20 \mathrm{k} \Omega$ | $20 \mathrm{k} \Omega$ |

One Driver
(All Types)


DWG.NO. A-10,592C

## TYPICAL MULTIPLEXED FLUORESCENT DISPLAY



## UDN-6510A/R AND UDN-6514A/R HIGH-VOLTAGE SOURCE DRIVERS

## FEATURES

- TTL/MOS-Compatible Inputs
- High Output-Breakdown Voltage
- 40 mA Output-Current Capability
- Low Power Dissipation
- Reliable Monolithic Construction

EASY, EFFECTIVE INTERFACE for low-level TTL or MOS circuitry and high-voltage loads is available with Sprague UDN-6510A/R and UDN$6514 \mathrm{~A} / \mathrm{R}$ bipolar integrated circuits. These eightchannel devices drive the anodes of gas-discharge displays or the grids and anodes of large, multiplexed dot-matrix vacuum-fluorescent display panels.

Types UDN-6510A and UDN-6510R supply an output-voltage swing of up to 100 V with a maximum $\mathrm{V}_{\mathrm{BB}}$ of 200 V . Typically, the output is switched between +100 V and +180 V .

Types UDN-6514A and UDN-6514R can switch output-voltage levels from ground to +135 V with appropriate pull-down circuitry and a maximum supply voltage of +140 V .

Each device in the series has eight independent drivers made up of switched constant-current level

shifters and PNP/NPN driver stages. Driver inputs operate with open-drain PMOS or CMOS, or with open-collector or standard TTL.

Types UDN-6510R and UDN-6514R are furnished in 18-pin dual in-line industrial-grade, hermetically sealed ceramic packages. Types UDN6510A and UDN-6514A are supplied in inexpensive 18-pin dual in-line plastic packages. To simplify applications designs, all units have input connections on one side of the package and output pins on the other. All devices are rated for operation over the temperature range of $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
ABSOLUTE MAXIMUM RATINGS
at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$$\left(V_{\text {REF }}=\right.$ GROUND unless otherwise specified)
Supply Voltage, $\mathrm{V}_{\mathrm{BB}}$ (UDN-6510A/R) ..... 200 V
(UDN-6514A/R) ..... 140 V
Output 0FF Voltage ( $\mathrm{V}_{\text {REF }}=\mathrm{V}_{\text {BB }}$ ), $\mathrm{V}_{\text {OUT }}(\mathrm{UDN}$-6510A/R) ..... -100 V
Input Voltage, $\mathrm{V}_{\mathbb{I}}$ ..... 20 V
Output Current, $\mathrm{I}_{\text {out }}$ ..... $-40 \mathrm{~mA}$
Package Power Dissipation, $\mathrm{P}_{\mathrm{D}}$ ..... See Graph
Operating Temperature Range, $T^{\prime}$ ..... $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}}$ $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE

## PARTIAL SCHEMATIC <br> One Driver (All Types)




Caution: The high input impedance of these devices makes them susceptible to static discharge damage associated with handling and testing. Techniques similar to those used for handling MOS devices should be employed.

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=200 \mathrm{~V}$ (UDN-6510A/R) or 140 V (UDN-6514A/R), all voltage measurements are referenced to ground (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | Iout | UDN-6510A/R | $\mathrm{V}_{\text {OUT }}=100 \mathrm{~V}, \mathrm{~V}_{\mathbb{N}}=0.4 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | - | 15 | $\mu \mathrm{A}$ |
|  |  | UDN-6514A/R | $\mathrm{V}_{\text {Ouf }}=0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0.4 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | - | 15 | $\mu \mathrm{A}$ |
| Output ON Voltage | $\mathrm{V}_{\text {OUT }}$ | UDN-6510A/R | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}$ | 195 | 197 | - | V |
|  |  | UDN-6514A/R | $\mathrm{V}_{\mathbb{I N}}=2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}$ | 135 | 137 | - | V |
| Input ON Current | $I_{\text {IN }}$ | All | $V_{\text {IN }}=2.4 \mathrm{~V}$ | - | 120 | 225 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathbb{N}}=5.0 \mathrm{~V}$ | - | 375 | 650 | $\mu \mathrm{A}$ |
| Supply Current | $\mathrm{I}_{\text {BB }}$ | All | All inputs open | - | 10 | 100 | $\mu \mathrm{A}$ |
|  |  |  | One input $=3.5 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |

RECOMMENDED OPERATING CONDITIONS

| Supply Voltage | $V_{\text {BB }}$ | UDN-6510A/R |  | 55 | -180 | V |
| :--- | :--- | :---: | :--- | :--- | :--- | :---: |
|  |  | UDN-6514A/R |  | 55 | - | 130 |
|  |  |  | V |  |  |  |
| Output OFF Voltage | $\mathrm{V}_{\text {OUI }}$ | UDN-6510A/R | Reference $\mathrm{V}_{\text {BB }}$ | - | -80 | V |
| Input ON Voltage | $\mathrm{V}_{\text {I }}$ | All |  | 2.4 | - | 15 |
| Output ON Current | $\mathrm{I}_{\text {OUT }}$ | All |  | V |  |  |

NOTE: Negative current is defined as coming out of the specified device pin.


## MULTIPLEXED DOT-MATRIX VACUUM-FLUORESCENT DISPLAY APPLICATION



Dwg. No. A-11,659

## UDN-6540B <br> 8-CHANNEL DMOS HIGH-VOLTAGE DRIVER

## FEATURES

- 200 V Outputs
- CMOS, PMOS Compatible
- Internal Gate Limiting Resistors
- Diode Clamped Inputs and Outputs
- Improved Output SOA

The UDN-6540B is an eight-channel high-voltage DMOS driver capable of sinking 200 mA and maintaining an output OFF voltage of 200 V . This device has many possible applications such as driving piezoelectric elements, gas-discharge or electroluminescent displays, and other high-voltage power loads. This device is input compatible with $7-20 \mathrm{~V}$ logic such as PMOS, CMOS, and high-voltage open collector TTL.

Because DMOS outputs have output SOA superior to that of conventional bipolar technologies, the UDN-6540B is ideal for inductive load applications. Unlike NPN transistors, DMOS devices can operate safely to their breakdown voltage limit without risk of secondary breakdown (latch-back) or sacrifice of reliability.


The UDN-6540B is furnished in a 22-pin dual inline package with $0.400^{\prime \prime}$ row centers and sink contact tabs. A copper-alloy lead frame provides maximum power dissipation using standard cooling methods. This lead configuration facilitates attachment of external heat-sinks for increased power dissipation with standard IC sockets and printed wiring boards.


Dwg. No. W-104

## ABSOLUTE MAXIMUM RATINGS

 at $+25^{\circ} \mathrm{C}$ Free-Air TemperatureOutput Voltage, $\mathrm{V}_{\mathrm{DS}}$
200 V
Input Voltage, $\mathrm{V}_{\mathrm{IN}}$
. 20V
Output Current, Iout
250 mA
Power Dissipation, $\mathrm{P}_{\mathrm{D}} \ldots \ldots \ldots \ldots . \ldots$. . . . . . . See Graph Storage Temperature Range $\ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

OUTPUT CURRENT AS A FUNCTION OF V ${ }_{\text {DS }}$


ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$

| Characteristics | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output Leakage Current | Ioss | $\mathrm{V}_{\text {DS }}=200 \mathrm{~V}$, Gate Shorted to Source | - | 10 | $\mu \mathrm{A}$ |
| Drain to Source ON Voltage | $\mathrm{V}_{\text {DS(ON })}$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}$ | - | 2.5 | V |
|  |  | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=200 \mathrm{~mA}$ | - | 5.0 | V |
|  |  | $\mathrm{V}_{\text {GS }}=15 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=200 \mathrm{~mA}$ | - | 4.0 | V |
| Input Threshold Voltage | $\mathrm{V}_{\text {TH }}$ | $\mathrm{I}_{\text {OUT }}=10 \mathrm{~mA}, \mathrm{~V}_{\text {DS }}=0.5 \mathrm{~V}$ | - | 7.0 | V |
|  |  | $\mathrm{l}_{\text {Out }}=50 \mathrm{~mA}, \mathrm{~V}_{\text {DS }}=1.0 \mathrm{~V}$ | - | 8.5 | V |
| Turn-On Delay | ton | $0.5 \mathrm{E}_{\text {In }}$ to $0.5 \mathrm{E}_{\text {out, }} \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {out }}=200 \mathrm{~V}$ | - | 0.5 | $\mu \mathrm{S}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {OFF }}$ | $0.5 \mathrm{E}_{\text {IN }}$ to $0.5 \mathrm{E}_{\text {out }}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{V}_{\text {out }}=200 \mathrm{~V}$ | - | 0.5 | $\mu \mathrm{S}$ |

BREAKDOWN CHARACTERISTICS


ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE


## SERIES ULN-7000A HIGH-VOLTAGE, HIGH-CURRENT DARLINGTON ARRAYS

These high-voltage, high-current Darlington arrays are comprised of seven silicon NPN Darlington pairs on a common monolithic substrate. All units have open-collector outputs and integral diodes for inductive load transient suppression.

Series ULN-7001A devices are general purpose arrays that may be used with standard bipolar digital logic using external current limiting, or with most PMOS or CMOS directly. All are pinned with outputs opposite inputs to facilitate printed wiring board layout and are priced to compete directly with discrete transistor alternatives.

Series ULN-7002A is designed for use with 14 to 25 V PMOS devices. Each input has a Zener diode and resistor in series to limit the input current to a safe value in that application. The Zener diode also gives these devices excellent noise immunity.

Series ULN-7003A has a $2.7 \mathrm{k} \Omega$ series base resistor for each Darlington pair, allowing operation directly with TTL or CMOS operating at a supply voltage of 5 V . These devices will handle numerous interface needs-particularly those beyond the capabilities of standard logic buffers.

Series ULN-7004A has a $10.5 \mathrm{k} \Omega$ series input resistor that permits operation directly from CMOS or PMOS outputs utilizing supply voltages of 6 to 15 V . The required input current is below that of Series ULN-7003A, while the required input voltage is less than that required by Series ULN-7002A.


Series ULN-7005A is designed for use with standard TTL and Schottky TTL, with which higher output currents are required and loading of the logic output is not a concern. These devices will sink a minimum of 250 mA when driven from a "totem pole" logic output.
Series ULN-7000A is the original high-voltage, high-current Darlington Array. The output transistors are capable of sinking 300 mA and will sustain at least 150 V in the OFF state. Outputs may be paralleled for higher load-current capability.

All Series ULN-7000A Darlington arrays are furnished in a 16 -pin dual in-line plastic package. These devices can also be supplied in a hermetic dual inline package for use in military and aerospace applications.

## PARTIAL SCHEMATICS



## ABSOLUTE MAXIMUM RATINGS

## at $+25^{\circ} \mathrm{C}$ Free-Air Temperature for any one Darlington pair (unless otherwise noted)


Input Voltage,

$$
V_{\mathbb{W}}(\text { ULN }-7002 / 7003 / 7004 A) \ldots . . . . . . . . . . . . . . . . .30 V
$$

(ULN-7005A) . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 V
Continuous Collector Current, $I_{c}, \ldots . . . . . . . . . . . . . .$.

Power Dissipation, $P_{0}$ (total package) . ................ $2.0 \mathrm{~W}^{*}$
Operating Ambient Temperature Range, $\mathrm{T}_{\mathrm{A}} \quad . \quad-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots \ldots-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
*Derate at rate of $16.67 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Device Number Designation

| Logic | Type Number |
| :---: | :---: |
| Geneora Purpose | ULN-7001A |
| PMOS, CMOS | ULN-7002A |
| 14-25V PMOS | ULN-7003A |
| 5 TLL , CMOS | ULN-7004A |
| CM-15 V PMOS | ULN-7005A |
| High-Output TLL |  |

ELECTRICAL CHARACTERISTICS at $+25^{\circ}$ C (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | All | $\mathrm{V}_{\text {OE }}=150 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {CE }}=150 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | ULN-7002A | $\mathrm{V}_{\text {CE }}=150 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{V}_{\text {W }}=6.0 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |
|  |  | ULN-7004A | $\mathrm{V}_{\text {CE }}=150 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{W}}=1.0 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {CESSAT }}$ | All | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=250 \mu \mathrm{~A}$ | - | 1.2 | 1.3 | V |
|  |  |  | $\mathrm{I}_{\mathrm{C}}=250 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=350 \mu \mathrm{~A}$ | - | 1.4 | 1.6 | V |
| Input Current | $1_{\text {mow }}$ | ULN-7002A | $\mathrm{V}_{\mathbb{N}}=17 \mathrm{~V}$ | - | 0.82 | 1.25 | mA |
|  |  | ULN-7003A | $\mathrm{V}_{\text {W }}=3.85 \mathrm{~V}$ | - | 0.93 | 1.35 | mA |
|  |  | ULN-7004A | $\mathrm{V}_{\mathrm{W}}=5.0 \mathrm{~V}$ | - | 0.35 | 0.5 | mA |
|  |  |  | $\mathrm{V}_{\mathrm{N}}=12 \mathrm{~V}$ | - | 1.0 | 1.45 | mA |
|  |  | ULN-7005A | $\mathrm{V}_{\mathrm{W}}=3.0 \mathrm{~V}$ | - | 1.5 | 2.4 | mA |
|  | $1_{\text {muof }}$ | All | $\mathrm{I}_{\mathrm{C}}=500 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | 50 | 65 | - | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\text {mow }}$ | ULN-7002A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=250 \mathrm{~mA}$ | - | - | 13 | $V$ |
|  |  | ULN-7003A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=200 \mathrm{~mA}$ | - | - | 2.4 | V |
|  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=250 \mathrm{~mA}$ | - | - | 2.7 | V |
|  |  | ULN-7004A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=100 \mathrm{~mA}$ | - | - | 5.0 | V |
|  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=150 \mathrm{~mA}$ | - | - | 6.0 | V |
|  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}$ | - | - | 7.0 | V |
|  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=250 \mathrm{~mA}$ | - | - | 8.0 | $V$ |
|  |  | ULN-7005A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=250 \mathrm{~mA}$ | - | - | 2.4 | V |
| D-C Forward Current Transfer Ratio | $\mathrm{h}_{\mathrm{FE}}$ | ULN-7001A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=250 \mathrm{~mA}$ | 1000 | - | - | - |
| Input Capacitance | $\mathrm{C}_{1}$ | All |  | - | 15 | 25 | pF |
| Turn-On Delay | $\mathrm{t}_{\text {PH }}$ | All | $0.5 \mathrm{E}_{\text {N1 }}$ to $0.5 \mathrm{E}_{\text {our }}$ | - | 0.25 | 1.0 | Ms |
| Turn-Off Delay | $\mathrm{t}_{\text {pHL }}$ | All | $0.5 \mathrm{E}_{\text {IN }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 0.25 | 1.0 | us |
| Clamp Diode Leakage Current | $I_{\text {R }}$ | All | $\mathrm{V}_{\mathrm{R}}=150 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}{ }^{\prime}=25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{R}}=150 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | All | $\mathrm{I}_{\mathrm{f}}=250 \mathrm{~mA}$ | - | 1.7 | 2.0 | V |
| Sustaining Voltage | $\mathrm{V}_{\text {cetsus) }}$ | All | $\mathrm{L}=2 \mathrm{mH} ; \mathrm{R}=450 \Omega$ | 90 | - | - | V |

# ULN-7064B, ULN-7068B AND ULN-7074B QUAD HIGH-VOLTAGE, 1 A DARLINGTON ARRAYS 

ULN-7064B


ULN-7068B


The $4 L N-7064 B$ ULN-7068B and ULN-7074B quat Darlington arrays are high-voltage versions of theindustry standard ULN-2064B through ULN2077 B Darlington arrays. The ULN-7064B is the basic diver. Four open-collector Darlingtons feature 150 V minimum breakdowns, 90 V sustaining
voltages and integral diodes for inductive load transient suppression.
The ULN-7068B includes additional predriver stages for minimum input loading. The ULN-7074B features open emitter outputs for emitter follower or output current sensing applications.

## absolute maximum ratings

Output Voltage, $\mathrm{V}_{\mathrm{CE}}$ ..... 150 V
Sustaining Voltage, $\mathrm{V}_{\text {CEs(sus) }}$ ..... 90 V
Continuous Output Current, Ic ..... 1.0 A

## PARTIAL SCHEMATICS

ULN-7064B


Dwg. No. 13,672

ULN-7068B


Dwg. No. A-13,673

ULN-7074B

$\frac{1}{\text { SUB }}$
Dwg. No. A-13,674

## SERIES UDN-7180A <br> GAS DISCHARGE DISPLAY SEGMENT DRIVERS

## FEATURES

- Reliable Monolithic Construction
- High Output Breakdown Voltage
- Low Power
- TILMOS Compatible Inputs



## Description

Series UDN-7180A segment drivers are monolithic high-voltage bipolar integrated circuits for interfacing between MOS or other low-voltage circuits and the cathode of gas-discharge display panels.

These drivers reduce substantially the number of discrete components required with panels (Beckman, Burroughs, Dale, Matsushita, NEC, Pantek, etc) in calculator, clock and instrumentation applications.

The UDN-7183A, UDN-7184A, and UDN-7186A drivers contain appropriate level shifting, signal amplification, current limiting, and output OFF-state voltage bias. The UDN-7180A driver requires external current limiting and is intended for higher-current applications or where individual outputs are operated at different current levels (i.e. with alpha-numeric displays). All inputs have pull-down resistors for direct connection to open-drain PMOS logic.

These devices provide output currents suitable for display segments in a wide variety of display sizes and number of display digits. Either a fixed split supply operation or a feedback-controlled scheme is allowed.

## Applications

The Series UDN-7180A drivers can be used in a wide variety of lowlevel to high-voltage applications utilizing gas discharge displays such as those found in calculators, clocks, point-of-sale terminals, and instruments. Their high reliability combined with minimum size, ease of installation, and the cost advantages of a complete monolithic interface make them the ideal choice in many applications. A typical application showing the use of these devices, and their counterpart anode drivers, is shown.

## ABSOLUTE MAXIMUM RATINGS at $+25^{\circ} \mathrm{C}$

| Supply Voltage, $\mathrm{V}_{\text {kK }}$ | -115V |
| :---: | :---: |
| Input Voltage, $\mathrm{V}_{\mathbb{N}}$ | $+20 \mathrm{~V}$ |
| Output Current, ${ }_{\text {Our }}$ UDN-7180A | 20 mA |
| UDN-7183A | 3.25 mA |
| UDN-7184A | 2.0 mA |
| UDN-7186A | 1.0 mA |
| Power Dissipation, $\mathrm{P}_{0}$ | 1.13 W* |
| Operating Temperature Range, $T_{A}$ | + $85^{\circ} \mathrm{C}$ |
| Storage Temperature Range, $\mathrm{T}_{\mathrm{S}}$ | $+150^{\circ} \mathrm{C}$ |

[^13]Due to the high input impedance of these devices, they are susceptible to static discharge damage sometimes associated with handling and testing. Therefore, techniques similar to those used for handling MOS devices should be employed.

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Kx}}=110 \mathrm{~V}$ (unless otherwise specified)

| Characteristic | Symbol | Test Conditions | Test Fig. | UDN-7180/83A |  |  | UDN-7184A |  |  | UDN-7186A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. | Min. | Typ. | Max. | Min. | Typ. | Max. |  |
| Output ON Voltage UDN-7183/84/86A | $\mathrm{V}_{\text {ow }}$ | All inputs at 2.4 V | 1 | -100 | -104 | - | -98 | -102 | - | -97 | -100 | - | V |
|  |  | All inputs at 2.4 V, $\mathrm{V}_{\text {Kk }}=-70 \mathrm{~V}$ | 1 | - | -66 | - | - | -65. | - | - | -63 | - | V |
| Output ON Voltage UDN-7180A | $\mathrm{V}_{\text {on }}$ | All inputs at 2.4 V , $\mathrm{I}_{\mathrm{ON}}=14 \mathrm{~mA}$ |  | -105 | -108 | - | - | - | - | - | - | - | V |
| Output OFF Voltage | $\mathrm{V}_{\text {OFF }}$ | All inputs at 0.4 V , Reference $V_{\mathrm{KK}}$ | 2 | 76 | 84 | - | 76 | 84 | - | 76 | 84 | - | V |
| Output Current ( $\mathrm{l}_{\text {luminga }}$ ) | $\mathrm{I}_{\text {on }}$ | All inputs at $2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{KK}}=-110 \mathrm{~V}$, Test output held at -60 V | 3A | $\begin{array}{\|c\|} \hline \text { ? UDN } \\ 1475 \end{array}$ | $\begin{gathered} \mathrm{N}-7183 \mathrm{~A} \\ 1850 \\ \hline \end{gathered}$ | only 2450 <br> 2450 | 910 | 1140 | 1520 | 440 | 550 | 725 | $\mu \mathrm{A}$ |
| Output Current ( $\mathrm{I}_{\text {senss }}$ ) | $\mathrm{I}_{\text {on }}$ | All inputs at $0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{KK}}=-110 \mathrm{~V}$, Test output held at -66 V | 3B | -95 | -120 | -155 | -65 | -85 | -115 | -50 | -65 | -90 | $\mu \mathrm{A}$ |
| Input High Current | $I_{H}$ | Test input at 2.4 V , Other inputs at 0 V | 4 | - | 100 | 200 | - | 100 | 200 | - | 100 | 200 | $\mu \mathrm{A}$ |
| Input Low Current | $1 /$ | Test input at 0.4 V , One input at 2.4 V , Other inputs at 0.4 V | 5 | - | 1 | 10 | - | 1 | 10 | - | 1 | 10 | $\mu \mathrm{A}$ |
| Supply Current | $\mathrm{I}_{\mathrm{kk}}$ | All inputs at 0 V | 6 | - | -125 | -175 | - | -125 | -175 | - | -125 | -175 | $\mu \mathrm{A}$ |

## NOTES:

1. All voltage measurements are referenced to pin 9 unless otherwise specified.
2. All voltage measurements made with $10 \mathrm{M} \Omega$ DVM or VTVM.
3. Recommended $\mathrm{V}_{\mathrm{Kk}}$ operating range: -85 to -110 V .
4. Positive (negative) current is defined as going into (coming out of) the specified device pin.

## TEST CIRCUITS



FIGURE 1


DWG. NO. A-9738B

FIGURE 2


DWG. NO. A-9739B
FIGURE 3A


DWG. NO. A-9740B


FIGURE 4


FIGURE 5


Dwg. No. A-9743

## PARTIAL SCHEMATIC



TYPICAL APPLICATION


## TYPICAL SIX-DIGIT CLOCK




## ANODE AND CATHODE WAVEFORMS



## A MONOLITHIC IC SERIES FOR GAS-DISCHARGE DISPLAY INTERFACE

## Introduction

The switching of the high voltages necessary for display panels such as the Burroughs Panaplex® has long presented difficulties to the semiconductor industry - particularly to IC manufacturers. It is difficult to fabricate devices capable of sustaining 200 volts or greater with standard IC processes of today. Solutions to the high voltage gas discharge display interface also must be inexpensive as well as functional; this cost/ simplicity factor prohibits most unusual or exotic circuit designs and/or IC processes.

The earliest (and a great many recent) gas discharge interface schemes used discrete components, but that has been an increasingly cumbersome and expensive solution. Competition at the system level has largely come from LEDs, and a great many standard ICs are available for the smaller LEDs. In most instances, the small displays have gone to LEDs. However, the larger display applications are still an opportunity for gas discharge since character size and cost are not directly related. The cost impact upon the potential for gas discharge displays in many systems is a function of interface complexity and cost, and it was to this end that a joint Sprague/Burroughs effort was launched.

Early Sprague/Burroughs meetings were held to define the relevant factors involved in such a program and provide the necessary insight for both parties into
the capabilities of diode isolated ICs, the voltage and current requirements of the Panaplex displays, the need for minimization of power (battery systems), packaging of the circuits, component count and cost, etc. Add to this the potential for use with feedback controlled supplied, poorly regulated d-c supplies, the wide variety of numbers of display digits, the range of digit sizes (in use or contemplated), etc., and our task was not to be an easy one.

Our direction was determined by two factors: a history of fabricating $130-140$ volt PN diode isolated display circuits, and a more recent effort to utilize compatible thin-film resistor technology. These factors, coupled with considerable expertise in designing and processing high voltage ICs, dictated an approach utilizing a split ( $\pm 100 \mathrm{~V}$ ) supply. The split supply would provide the 200 volts needed to ionize the display and the resistor capability would greatly aid the incorporation of functions previously done by discrete components - including both input and output (segment) current limiting, pulldown (open drain PMOS), pullup and pulldown reference for IC outputs, and a high impedance voltage divider for the output OFF bias. All level shifting is accomplished via use of PNP or NPN transistors, and the capacitors previously required were negated.

Figure 1


## Basic Scheme

Replacing discrete components through incorporating their function into this IC series results in the block diagram of Figure 1 with its basic requirement for a single digit and single segment driver; a scheme capable of driving as many as eight digits and the eight segments. Additional digits or segments beyond the eight provided in an 18-lead DIP may be driven by combinations of packages beyond the minimum two necessary. Example: three ICs-two digit and one segment-will fulfill the needs of a 12 to 16 digit calculator.

Included in this series of high voltage interface are two digit driver packages: UDN-6116 (6-digit), and UDN-6118 (8-digit). Segment drivers include the UDN-7180, UDN-7183, UDN-7184, and UDN7186, and the four offer current ranges compatible with display sizes from $0.250^{\prime \prime}$ to $1^{\prime \prime}$ panels, and others will be made available as needs are defined.

## Digit Interface

The digit driver is the more complex of the two and its schematic is shown in Figure 2. Input address polarity is positive (active high in TTL parlance) and the circuit is designed to interface from TTL (4.5 volts from open collector-or using pull-up to $\mathrm{V}_{\mathrm{CC}}$ ), CMOS, PMOS, etc. Input current-limiting and onehalf of the pull-down for open drain PMOS is the function of $R_{5} ; R_{6}$ adds the second half of the pulldown to the ground bus. The protective value of $R_{4}$ and $R_{5}$ must be noted; a junction failure in $Q_{1}$ has the two resistors as a current limiter to the MOS (or TTL) output and will minimize the likelihood of destroying the low level logic outputs.

Input transistor $\mathrm{Q}_{4}$ is a high voltage inverter and sinks the base current of PNP $\mathrm{Q}_{3}$. A positive input ( 4.5 to 20 V ) will turn on $\mathrm{Q}_{4}$ and this base current ( 65 $\mu \mathrm{A}$ typ.) for $\mathrm{PNO}_{3}$ will turn on the output Darlington $\left(Q_{1}\right.$ and $\left.Q_{2}\right)$ and source digit current.

## ELECTRICAL CHARACTERISTICS: $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{Kx}}=110 \mathrm{~V}$ (unless otherwise specified)

| Characteristic | Symbol | Test Conditions | Test Fig. | UDN-7180/83A |  |  | UDN-7184A |  |  | UDN-7186A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. | Min. | Typ. | Max. | Min. | Typ. | Max. |  |
| Output ON Voltage UDN-7183/84/86A | $\mathrm{V}_{\text {ON }}$ | All inputs at 2.4 V | 1 | -100 | -104 | - | -98 | -102 | - | -97 | $-100$ | - | V |
|  |  | All inputs at 2.4 V, $\mathrm{V}_{\mathrm{KK}}=-70 \mathrm{~V}$ | 1 | - | -66 | - | - | -65 | - | - | -63 | - | V |
| Output ON Voltage UDN-7180A | $\mathrm{V}_{\text {on }}$ | All inputs at 2.4 V , $\mathrm{I}_{\mathrm{on}}=14 \mathrm{~mA}$ |  | -105 | -108 | - | - | - | - | - | - | - | V |
| Output OFF Voltage | $\mathrm{V}_{\text {OfF }}$ | All inputs at 0.4 V , Reference $V_{k K}$ | 2 | 76 | 84 | - | 76 | 84 | - | 76 | 84 | - | V |
| Output Current ( $L_{\text {Imintag }}$ ) | $\mathrm{I}_{\text {on }}$ | All inputs at $2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{Kk}}=-110 \mathrm{~V}$, Test output held at -60 V | 3 A |  | $\begin{gathered} \text { V-7183AO } \\ 1850 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \text { only } \\ & 2450 \\ & \hline \end{aligned}$ | 910 | 1140 | 1520 | 440 | 550 | 725 | $\mu \mathrm{A}$ |
| Output Current ( $I_{\text {senss }}$ ) | $\mathrm{I}_{\text {on }}$ | All inputs at $0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{Kk}}=-110 \mathrm{~V}$, <br> Test output held at -66 V | 3B |  | -120 | -155 | -65 | -85 | -115 | -50 | -65 | -90 | $\mu \mathrm{A}$ |
| Input High Current | $\mathrm{I}_{H}$ | Test input at 2.4 V , Other inputs at 0 V | 4 | - | 100 | 200 | - | 100 | 200 | - | 100 | 200 | $\mu \mathrm{A}$ |
| Input Low Current | I | Test input at 0.4 V , One input at 2.4 V , Other inputs at 0.4 V | 5 | - | 1 | 10 | - | 1 | 10 | - | 1 | 10 | $\mu \mathrm{A}$ |
| Supply Current | $\mathrm{I}_{\mathrm{kk}}$ | All inputs at 0 V | 6 | - | -125 | -175 | - | -125 | -175 | - | -125 | -175 | $\mu \mathrm{A}$ |

NOTES:

1. All voltage measurements are referenced to pin 9 unless otherwise specified.
2. All voltage measurements made with $10 M \Omega$ DVM or VTVM.
3. Recommended $\mathrm{V}_{\mathrm{KX}}$ operating range: -85 to -110 V .
4. Positive (negative) current is defined as going into (coming out of) the specified device pin.

## PARTIAL SCHEMATIC



## Figure 2

Consistent ionization and extinguishing of the display panel is the result of the $60-75$ volt swings available from both digit and segment ICs. The conditions that previously created problems for the direct MOS drive with minimal swings at the output have been very adequately handled with the increased output swings of the $6100 / 7100$ series. Problems from leading zero blanking, low temperature, low ambient light, etc. which previously gave difficulty are well taken care of with this series of ICs.

## Segment Inferface

The segment driver circuit is shown in Figure 3 and the value of $\mathbf{R}_{2}$ (segment limiting) is determined via masking for the appropriate display current. Its
counterpart pull-up resistor $R_{1}$ is also changed to some known ratio of $\mathbf{R}_{2}$. The ground terminal (\#9) is referenced near, or connected directly to ground, and the $\mathrm{V}_{\mathrm{KK}}$ line is typically a -90 to -100 volts.
The input PNP $\left(Q_{1}\right)$ serves as a level translator and provides d-c level shifting to the output Darlington $\left(Q_{2}\right.$ and $\left.Q_{3}\right)$. Emitter resistor $\left(R_{3}\right)$ both limits the input current and furnished pull-down for open drain PMOS. An added intent is the measure of protection furnished the MOS by the very high impedance of $\mathrm{R}_{3}$.

The basic switching function is the combination of PNP $Q_{1}$, Darlington $Q_{2}$ and $Q_{3}$, and the associated resistors $\mathbf{R}_{1}, R_{2}$, and $\mathbf{R}_{3}$. Address polarity is again active high. The input may be raised a maximum of 20 volts above ground and will function with input levels obtained from CMOS and open collector TTL (4.5 V).

## PARTIAL SCHEMATIC



Figure 3

## TYPICAL APPLICATION



Figure 4

The OFF output biasing network is common to all the individual drivers with the level of bias determined by the ratio of $R_{7}$ to the total of $R_{7}$ and $R_{8}$. As in the digit driver, the value of output bias is $\approx 2 / 3$ the voltage across $\mathrm{V}_{\mathrm{KK}}$ and ground-thus insuring sufficient 'on to off' swings to properly fire, and effectively extinguish unaddressed segments during a scan. Emitter follower $Q_{4}$ and $Q_{5}$ sources current to the pull-up bus connected to the various outputs as they are turned on during the display scan.

## Minimum Component Interface

The impact of this new product family may be seen in the typical digital clock of Figure 5. This a-c powered clock uses a Mostek 50250 clock IC, a UDN-6116A-1 digit driver, and a UDN-7183 segment driver. Total component count is approximately 30
pieces, and the board layout is straightforward and uses single-sided board.

Many calculator interface schemes use considerble numbers of components ( 70 to 100 typically) to drive gas discharge panels. As one example: a twelve digit/eight segment machine uses 85-90 discretes while the new IC version uses only three packages, and results in less space along with considerable simplification. Other applications will benefit similarly with this series of circuits.

## Summary

Display technology and usage has emerged at a mind boggling rate in the past several years-largely due to the fantastic growth rate of calculators. The planar gas panels have been an integral portion of this burgeoning market, but like all the other displays


Figure 5
available does not meet the requirements for an ideal display.

Gas discharge panels are a fine combination of aesthetics, reliability, low cost, large character size, multiplexing capability, etc., but have been impacted to some degree by the lack of an available and inexpensive, totally monolithic interface. The move toward IC interface for displays has stifled some potential - largely in favor of LEDs; although many applications requiring large characters and/or in high ambient light turn toward gas panels. The planar gas discharge display is a long way from obscurity, and the availability of this family of ICs should open up new areas as well as satisfying existing systems.

The intent from the inception of this program has been to produce and provide a standard, inexpensive and easy to use interface for gas discharge displays. A great many potential applications exist for these circuits in consumer and commercial products. From the calculator and digital clock areas this product also will find use in automotive dashboards, point-of-sale systems, electronic cash registers and scales, and instrumentation. The market for displays is still very elastic, and many applications for gas discharge panels are continuing to appear. The Sprague contribution to this market is this series of state-of-theart interface ICs.

## TRENDS IN IC INTERFACE FOR ELECTRONIC DISPLAYS

## Introduction

Display technology was truly set into high gear by the explosion of the electronic calculator business. Expansion at a phenomenal pace continues, encompassing a multitude of products, particularly high-volume consumer products (calculators, clocks, games, and watches). Recently, further stimulated by the 'microprocessor revolution,', with its far-reaching effects, and the resulting changeover to solid state design from electromechanical, mechanical, fluidic, or electrical systems, the vistas for displays have expanded well beyond the horizon. Products have been and are being developed, using microprocessors and displays, that never previously existed.

To augment this microprocessor revolution, semiconductor manufacturers are developing many new interface circuits useful with displays, although some of these will not be exclusively for display systems. To accomplish this, the present boundaries of device design, process, packaging, and electrical parameters will require continual extension and expansion.

## Display Buffers

A continuing evolution of standard interface ICs is needed to buffer low-level logic from high-voltage and/or high-current loads. Some of this buffer development will serve display systems. Since there already is a broad assortment of buffers (particularly for low- to medium-current LED applications), the ongoing development in simple or low-order interface will mainly concentrate upon further reduction in discrete component count, package improvement (particularly for high-current/high-power devices), improvements in device current, voltage, switching speed, and greater reliability.

Figures 1, 2, and 3 show some Sprague interface ICs that represent buffer circuits; other vendors supply similar, or identical, high-current or high-voltage buffers to allow operation of displays from low-level logic. Two basic changes have occurred relatively recently:

1. Greater use of 18 -pin DIPs for eight driver channels (Source Driver, Figure 2).
2. Creation of sourcing functions (Figures 2 and 3; useful for LED, gas-discharge, vacuum fluorescent, incandescent, and electromagnetic displays, depending upon device ratings). While further buffer designs are needed (particularly in high-current ( $>2 \mathrm{~A}$ ) and high-voltage ( $>100 \mathrm{~V}$ ) circuits), the main emphasis will be toward the incorporation of logic and control circuitry with output buffers.

## Complex Interface

Paralleling (though lagging) the microprocessor LSI revolution is the area of greatest future for IC display circuits: The need for complex, smart or high-order interface. This will be MSI to LSI logic (with perhaps some linear functions) combined with suitable output buffers.

UDN-6116A-1 GAS-DISCHARGE DRIVER


Figure IA


DWG.No. A-10,592C

Figure 1B

SERIES UDN-2980 SOURCE DRIVER


Figure 2A


Figure 28

Display interface ICs (similar to the MOS I/O control chips), both custom and standard product, are becoming available in this category. High-volume applications may justify custom ICs, but the more general trend will be toward standard, off-the-shelf designs chiefly due to the high costs of developing custom ICs.

The higher voltage displays (gas-discharge, vacuum fluorescent, a-c plasma, and d-c electroluminescent) may share some circuits (if appropriately planned and designed), particularly in the area of matrix displays. It is difficult to imagine, however, much commonality between high-current LEDs, high-voltage gas-discharge or a-c plasma, and low-power LCDs,


Figure 3
8-DIGIT/8-SEGMENT HIGH-CURRENT LED INTERFACE
although they should share considerably the development of cellular CAD circuit designs. Basic shift registers, latches and decoders do have considerable commonality.
In Figure 4 is a pinout and logic diagram of a BiMOS Sprague IC combining logic and output drive. Although not expressly intended for display applications, this BiMOS (CMOS logic and bipolar outputs) IC has a great deal of utility to engineers working with lower voltages and high currents (LEDs, incandescent and electromagnetic displays). Type UCN-5801A is a parallel-in/parallel-out unit composed of eight ' $D$ ' latches and eight $350 \mathrm{~mA} / 50 \mathrm{~V}$ bipolar Darlington outputs.


Figure 4A


Figure 4B
UCN-5801A BIMOS LATCH/DRIVER
More recently, Sprague has designed a serial-in/parallel-out BiMOS interface IC expressly for use with vacuum fluorescent displays. Figure 5 shows the UCN-5810A 10-bit serial-in/ parallel-out interface for use with VF displays; the use of serial data allows 10 output lines, data in and data out in a standard 18 -lead DIP. It makes possible both fewer IC packages and simpler PC board wiring, although it is slower than a parallel data approach. It uses only a single pin of the I/O ports.


Figure 5B
UCN-5810A VF DRIVER BLOCK DIAGRAM


Figure 5A UCN-5810A PINOUT

A slightly more recent design for vacuum fluorescent displays is the Sprague UCN-5815A. This is a 22 -lead, 8 -bit parallel-in/parallel-out BiMOS unit. The unit may have data inputs and a strobe bus (see Figure 6). The chip enable/blanking pin provides control of VF buffers. A power-on-clear is internally incorporated.


Figure 6
UCN-5815A PARALLEL 8-BIT VF INTERFACE

## Device Technologies

With the exception of LCD displays (which at least until recently have been largely, if not entirely, driven by MOS) the display and interface technologies in high-volume use are mainly associated with bipolar semiconductors. Early display interface ICs (particularly devices such as the 7447 and 7448) were aimed at LED technology and represent MSI with modest output capability. The increasing use of higher voltage displays, multiplexed high-current applications, and the need for greater circuit complexity and low pin count will dictate other technologies, such as $\mathrm{I}^{2} \mathrm{~L}$, BiMOS, CMOS/DMOS, and possibly DMOS.

## Standard Bipolar

Standard bipolar technology, long associated with TTL or linears (early op amps), appears very limited in scope for the future. Circuit density and supply power requirements will dictate other processes for functions beyond the simple MSI level. The advantages of standard bipolar ICs appear to be in the areas of simple high-current, high-power or high-voltage interface. In particular, applications requiring the combination of high voltages ( $\geq 100 \mathrm{~V}$ ) or multiple high-current outputs ( $\geq 2 \mathrm{~A}$ ) will restrict the logic /control circuitry to a low level. Cost, chip size and package power dissipation will restrict this circuitry largely to versatile, simple buffers.

## $I^{2} L$

Anticipated to increase significantly is the use of $I^{2} \mathrm{~L}$ for systems of low to modest voltages (LEDs through VF). The present limits of $\mathrm{I}^{2} \mathrm{~L}$ appear to be limited to applications below the $50-$ to 60 -volt level. $I^{2} \mathrm{~L}$, with its combination of circuit density, low power and reasonable switching speeds should make a fine match for LEDs or other low-voltage display applications. For higher voltages ( $>25$ or 30 V ), prospects the penalty of reduced circuit density may diminish its cost effectiveness. Some increase in standoff voltage may be afforded by the uses of cascaded output transistors or process improvements, thus reducing the need to sacrifice logic density. Without a standard $\mathrm{I}^{2} \mathrm{~L}$ logic family, the main market penetration would appear to be custom designs although there is a definite opportunity for standard interface for lower voltage applications, particularly LEDs and vacuum fluorescent.

## BiMOS

BiMOS, a combination of CMOS and bipolar for interface ICs, seems to fit a technology niche of higher breakdown voltages than $I^{2} L$, especially where logic power and supply voltage range ( 5 to 15 V ) is important. BiMOS or BiFET ICs, which are presently on the market, are largely related to operational amplifiers, although other uses, such as the Sprague application of BiMOS to interface, are emerging.

Currently, it is feasible to design and manufacture BiMOS interface with breakdown voltages in the 80 to 100 V range. With additional time and greater concentration on increasing BV , it appears that higher voltages ( $\geq 150 \mathrm{~V}$ ) for output buffers could be obtained. By obtaining breakdowns in the 120 V to 160 V range, BiMOS then becomes a viable IC technology for interface for the higher voltage displays: d-c gas-discharge with $\pm 100$ to $\pm 130 \mathrm{~V}$; a-c plasma with 160 to 170 V , and glow transfer or d-c electroluminescent (DCEL) opportunities with a range of $120-150$ volts.

Switching speeds and output configurations (active pull-down or resistive) are critical to matrix displays (particularly a-c plasma) with large numbers of drive lines. Adding active pulldown or pull-up will tend to increase chip size (and cost), thus adding to the potential overall difficulty of BiMOS with its greater process complexity and slightly longer manufacturing cycle. This does appear to be a very key technology for the near future. Its product niche will include for applications requiring 60 to 100 V (or more) breakdowns, low-power logic, wide supply range, modest speeds, and MSI to small LSI.

## CMOS/DMOS

Chiefly being carried on by Texas Instruments, CMOS/DMOS display interface appears to be intended for much of the same display market as BiMOS. Product information now available indicates 60 to 100 V breakdown (DMOS outputs), CMOS logic, low to modest output currents ( $\leq 25 \mathrm{~mA}$ ), and logic speeds to 4 MHz . Designs now being promoted are targeted toward a-c plasma and vacuum fluorescent panels.

Two apparent disadvantages now appear to exist:

1. Logic operates from $12 \mathrm{~V} \pm 10 \%$ (may be done to provide maximum speed).
2. Output drive current is insufficient for high-current displays (without 100 mA , or more, the larger matrix panels will use discretes or another technology).
These shortcomings may be modified with time, although it is doubtful if 500 mA to 1 A DMOS outputs are practical.

## Dielectric Isolation

Affording the highest breakdown voltage capability of present technologies is dielectric isolation. Since there is no collector-to-substrate PN junction, nor a collector-to-isolation wall PN junction, considerable improvement in collector-to-base and collector-to-emitter voltage is possible. Additionally, transistor sizes are considerably smaller than their PN -isolated counterparts. The dielectrically isolated devices offered by Dionics span a spectrum of approximately 100 volts to 280 volts (a-c plasma driver). DI affords the maximum breakdown voltage capability currently available.

Opposing this great advantage in breakdown voltage, however, is the increased process complexity of dielectrically isolated ICs. Definite improvements are needed in the area of process simplification, cost reduction, and alternate sources. Large-volume use of DI circuits will be restrained until these problems (particularly alternate sources) can be overcome. DI interface, with its potential for 300 V transistors, has a great promise if the barriers can be overcome.

## Packaging

Semiconductor design and process have greatly outstripped packaging currently in use, particularly the area of power-handling capability. Greater concentration and resources are required to solve some of the following display interface related problems:

1. DIP power dissipation.
2. Greater number of leads (and smaller package sizes).
3. Improved plastic DIP resistance to moisture and corrosive environments.
4. Lower package manufacturing costs.
5. Smaller module or display subassemblies.

Power dissipation difficulties (strobed high currents) are most associated with LEDs. Use of very low duty-cycle and bright LEDs (particularly alphanumeric and matrix) dictates a need for multiplexing with peak currents as high as 3 A . Nothing currently on the market exceeds 1.75 A per output, and DIP ratings preclude d-c operation at such currents. However, many of the high-current applications are within the capability of standard bipolar ICs now offered.

For LSI ICs containing many I/O lines, the $24-$, $28-$, and 40 -lead DIPs are standard. Since package size and cost increase together, it may be desirable to constrain many newer ICs to $18-, 20-$, or 22 -lead DIPs (with $0.300^{\prime \prime}$ spacing, 22 also in use with $0.450^{\prime \prime}$ width). Printed wiring board real estate is increasingly dictating smaller size. Solutions such as the quad in-line (Rockwell) or less than $0.100^{\prime \prime}$ centers are possible. There are problems associated with a nonstandard configuration (lack of sockets and higher prices) and the smaller physical size will not aid the quest for higher power (LEDs).

Improvements in plastic DIP moisture resistance and reliability are already underway; uses of tri-metal schemes (such as RCA's), silicon nitride or quartz passivation will continue to improve resistance to moisture and corrosive fumes. For display applications, these reliability improvements are of greatest concern in high-voltage devices.

Lower package costs are necessary to further increase the use of ICs in areas such as flat panel matrix displays. Currently, much of the cost of such a system is related to drive electronics, and much of the cost of the interface is the assembly cost of the DIPs (or hybrids). Increased use of automated assembly, film-carrier techniques and solder bumps will enhance the choice of ICs over discretes, and flat panel over CRT.

Also of concern is the possible mating of IC chips, solder-bump chips, or film-strip chips into the display assembly. Candidates for such a treatment would include d-c and a-c plasma, LEDs (already being done to a degree), DCEL, ACEL, LCD, and VF. Panel technologies using thick or thin-film techniques could benefit from such an approach. The biggest barrier to such an integrated assembly is the market data needed to justify tooling and lead time. It will only require one manufacturer willing to be a pioneer to further swing display technology into integrated systems. Prospects for purchasing a display complete with all drive electronics, such as a flat panel a-c plasma matrix (chips mounted via hybrid techniques on the rear of the glass envelope), are improving with time.

## Summary

A bright future exists for IC interface in display systems; the combination of logic (from MSI to small LSI) with suitable output buffers will further assist display designs. The following IC Technology-Display Interface matrix lists the key characteristics and primary display applications of various semiconductor technologies. Since many of these characteristics are changing, the table lists the device characteristics either now available or for the near future.

The most dynamic technologies for the immediate future appear to be BiMOS, $I^{2} L$, CMOS /DMOS, and, perhaps soon, DMOS. Sprague, Dionics, RCA, Texas Instruments, National Semiconductor, and others are using these device technologies to carve market niches where suitable. The dynamics of the IC market make for an uncertain future for any supplier of display circuitry unable or unwilling to continue the technological advancement necessary to meet the changing demands of the display market.

## IC TECHNOLOGY — DISPLAY INTERFACE

| Technology | Breakdown V | Output 1 | Speed | LOGIC |  |  | Primary Display Suitability |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | pply |  |
|  |  |  |  | Complexity | Range | Power |  |
|  |  |  |  | (max) |  |  |  |
| Linear Process <br> Bipolar <br> $I^{2} L$ | 10 to $\sim 170 \mathrm{~V}$ | $<10 \mathrm{~mA}$ to 2 A | <1 MHz | MSI | 5 V | High | LEDs, GD, VF, ACP, |
|  |  |  |  |  |  |  | DCEL, EM |
|  | 20 to $\sim 60 \mathrm{~V}$ | $<10 \mathrm{~mA}$ to 2 A | 3-6 MHz | LSI | 5 V | Low-Modest | LED, VF, EM |
| BiMOS | 50 to $\sim 150 \mathrm{~V}$ | $<10 \mathrm{MA}$ to 500 mA | 2-5 MHz | LSI | 5 to 15 V | Low | LED, GD, VF, ACP, DCEL, EM |
| CMOS/DMOS | 60 to $\sim 100 \mathrm{~V}$ | $\sim 25 \mathrm{~mA}$ | 2-4 MHz | LSI | 12 V | Low | GD, VF, ACP, LCD |
| DI | $\sim 200$ to $\sim 300 \mathrm{~V}$ | $<10 \mathrm{~mA}$ to 100 mA (est) | 1 MHz (est) | MSI | 5 V | High | GD, VF, ACP, DCEL |

[^14]
# RELIABILITY OF SERIES UDN-6100A HIGH-VOLTAGE DISPLAY DRIVERS 


#### Abstract

THIS REPORT SUMMARIZES accelerated-life tests that have been performed on Series UDN-6100A integrated circuits and provides information that can be used to calculate the failure rate at any junction operating temperature.


## INTRODUCTION

Product-reliability improvement is a continuous and evolving process at Sprague Electric Company. Ongoing life tests, environmental tests, and stress tests are performed to establish failure rates and monitor established process-control procedures. Failures are analyzed to determine design changes or process improvements that can be implemented to improve device reliability.
The reliability of integrated circuits can be measured by qualification tests, accelerated tests, and burn-in:

1) Qualification testing is performed at $+125^{\circ} \mathrm{C}$ for 1000 hours with an LTPD $=5$ in accordance with MIL-STD-883B. This testing is normally conducted in response to a specific customer request or requirement. Qualification testing highlights design problems or gross processing problems, but does not provide sufficient data to generate accurate failure rates in a reasonable period of time.
2) Accelerated testing is performed at temperatures above $+125^{\circ} \mathrm{C}$ and is used to generate failure-rate data.
3) Burn-in is intended to remove infantmortality rejects and is conducted at $+150^{\circ} \mathrm{C}$ for 96 hours or at $+125^{\circ} \mathrm{C}$ for 168 hours. An analysis of test results from Sprague Electric's Double-Deuce ${ }^{\text {© }}$ burn-in program found $1.27 \%$ failures in more than 325,000 pieces tested in a recent time period. Most failures
were due to slight parametric shifts. Catastrophic failures, which would cause userequipment failure, were less than $0.1 \%$.

## ACCELERATED-LIFE TESTS

Sprague Electric performs accelerated-life tests on integrated circuits at junction temperatures of $+150^{\circ} \mathrm{C}$ or $+175^{\circ} \mathrm{C}$ at the recommended operating voltages. The internal power dissipation on some high-power circuits requires the ambient temperature to be lower than $+150^{\circ} \mathrm{C}$ to keep the junction temperature between $+150^{\circ} \mathrm{C}$ and $+175^{\circ} \mathrm{C}$.

In these tests, failures are produced so that the statistical life distribution may be established. The distribution cannot be established without failures. High-temperature accelerated-life testing is necessary to accumulate data in reasonable time periods. It . has been established that the failure mechanisms at all temperatures in these tests are identical. Temperatures above $+175^{\circ} \mathrm{C}$ are not generally used for the following reasons:
a) Industry-standard molding compounds degrade and release contaminants (halides) at approximately $+200^{\circ} \mathrm{C}$.
b) Life-test boards constructed with materials capable of withstanding exposure to temperatures greater than $+175^{\circ} \mathrm{C}$ have been deemed to be cost prohibitive.
c) Increases in junction leakage currents may increase the power dissipation and device temperature to an indeterminant level.

Table I contains Series UDN-6100A data produced by life tests that were conducted at $+150^{\circ} \mathrm{C}$. The data includes the number of test samples, number of units in each sample, and the time periods during which failures occurred. The total time-on-test varies, with priority changes influencing allocation of oven and board space, as new products are introduced. The time intervals between test readings were chosen for ease of plotting on lognormal paper.

The acceleration factor calculated using the Arrhenius equation, and a 1 eV activation energy, is approximately $5 \times$ for each $25^{\circ} \mathrm{C}$ temperature rise in junction temperature and is multiplicative. ${ }^{1}$ This allows the data to be compared to qualification life-test data by equating 200 hours at $+150^{\circ} \mathrm{C}$ to 1000 hours at $+125^{\circ} \mathrm{C}$. If these tests had been qualification tests, they would have ended at 200 hours at $+150^{\circ} \mathrm{C}$ or 40 hours at $+175^{\circ} \mathrm{C}$.

The data at the bottom of Table I is compiled by calculating the probability of success ( $\mathrm{P}_{\mathrm{s}}$ ), the cumulative probability of success, the probability of failure $\left(\mathrm{P}_{\mathrm{f}}\right)$ and the percentage of failed units in each time period.
The cumulative percent of failures is plotted on log-normal plotting paper in Figure 1. This paper has a logarithmic time-scale axis and a probability-scale
axis. A log-normal distribution plots a straight line. A line of best fit is drawn through the plotted points and extended to determine the median lifetime at the $50 \%$ fail-point. The median life at a junction temperature of $+150^{\circ} \mathrm{C}$ is 100,000 hours, in this case.
The log-normal distribution is commonly and widely used, because most semiconductor device data fits such a distribution. ${ }^{2}$ When the median life has been found at the elevated temperature, it can be converted to the lower temperature of the actual application. The Arrhenius equation, which relates the reaction rate to temperature, is used to make this conversion. 'The Arrhenius equation is:

$$
\begin{aligned}
\mathrm{V}_{\mathrm{r}}= & \mathrm{V}_{\mathrm{r}}^{\mathrm{o}} \mathrm{e}^{-\varepsilon / k \mathrm{~T}} \\
\text { where } \mathrm{V}_{\mathrm{r}}^{\mathrm{o}} & =\mathrm{a} \text { constant } \\
\varepsilon & =\text { activation energy } \\
\mathrm{k}= & \text { Boltzmann's constant } \\
\mathrm{T}= & \text { absolute temperature in degrees } \\
& \text { Kelvin }
\end{aligned}
$$

An activation energy of 1.0 electron-volt was established by testing Series ULN-2000A, Series UDN-5700M, and Series UDN-2980A devices at multiple temperatures. Failure analysis of devices rejected during the testing also supports this activation energy, as failures were mainly due to increased leakages, reduced beta, and surface inversion. ${ }^{3}$

TABLE I
TEST RESULTS AT $\mathrm{T}_{\mathrm{J}}=+150^{\circ} \mathrm{C}$

| $\begin{aligned} & \text { TEST } \\ & \text { NUMBER } \end{aligned}$ | $\begin{aligned} & \text { BIAS } \\ & \text { VOLTS } \end{aligned}$ | QTY. | HOURS ON TEST |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 90 | 150 | 300 | 600 | 1200 | 1800 | 2000 | 5000 | 6000 |
|  |  |  |  |  |  | NUM | R OF FA | URES |  |  |  |
| 1 | 80 | 24 | 0 | 0 | 2 | - | - | - | - | - | - |
| 2 | 80 | 24 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | - |
| 3 | 80 | 12 | 0 | 0 | 0 | 0 | 0 | - | - | - | - |
| 4 | 80 | 12 | 0 | 0 | 0 | 0 | 2 | 1 | 1 | 0 | 0 |
| 5 | 110 | 24 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | - | - |
| 6 | 80 | 12 | 0 | 0 | 0 | - | - | - | - | - | - |
| TOTAL ON TEST |  |  | 108 | 108 | 108 | 72 | 72 | 58 | 57 | 31 | 8 |
| TOTAL FAILURES |  |  | 0 | 0 | 2 | 0 | 2 | 1 | 3 | 0 | 0 |
| TOTAL GOOD |  |  | 108 | 108 | 106 | 72 | 70 | 57 | 54 | 31 | 8 |
| $\mathrm{P}_{\mathrm{s}}$ |  |  | 1.00 | 1.00 | 0.981 | 1.00 | 0.972 | 0.983 | 0.947 | 1.00 | 1.00 |
| Cumulative $\mathrm{P}_{s}$ |  |  | 1.00 | 1.00 | 0.981 | 0.981 | 0.954 | 0.938 | 0.888 | 0.888 | 0.888 |
| $\mathrm{P}_{\mathrm{f}}=1-\mathrm{P}_{s}$ |  |  | 0 | 0 | 0.019 | 0.019 | 0.046 | 0.062 | 0.112 | 0.112 | 0.112 |
| \% Failures |  |  | 0 | 0 | 1.9 | 1.9 | 4.6 | 6.2 | 11.2 | 11.2 | 11.2 |

## HIGH-VOLTAGE INTERFACE DRIVERS



Figure 1
CUMULATIVE PERCENT OF FAILURES

The median life-point is drawn on Arrhenius graph paper in Figure 2. Arrhenius plotting paper gives a graphical solution, rather than a mathematical solution, to the problem of equivalent median lifetime at any junction temperature. A line is drawn through this point (or points when multiple temperatures are used) with a slope of $\varepsilon=1.0 \mathrm{eV}$.
Although not as statistically accurate as the median lifetime, the $5 \%$ fail-point can be read from Figure 1 and plotted parallel to the median-life line in Figure 2.
The median life with lower junction temperatures may now be determined using Figure 2. It must be emphasized that this is junction temperature and not ambient temperature. The temperature rise at the junction due to internal power dissipation must be taken into account using the formula:

$$
\begin{aligned}
& \mathrm{T}_{\mathrm{J}}=\mathrm{P}_{\mathrm{D}} \Theta_{\mathrm{JA}}+\mathrm{T}_{\mathrm{A}} \\
& \mathrm{~T}_{\mathrm{J}}=\mathrm{P}_{\mathrm{D}} \mathrm{\theta}_{\mathrm{JC}}+\mathrm{T}_{\mathrm{C}}
\end{aligned}
$$

The median lifetime, or $50 \%$ fail-point, as determined in Figure 2, is approximately 100 years at
$+125^{\circ} \mathrm{C}$ or 1,000 years at $+90^{\circ} \mathrm{C}$ junction temperature.

The approximate failure rate ( $\overline{\mathrm{FR}}$ ) may be determined from $\overline{\mathrm{FR}}=1 /$ Median Life, where Median Life is taken from Figure 2 at the intersection of the junction-temperature line and median-life plot. The actual instantaneous failure rate may be calculated using a Goldwaite plot. ${ }^{4}$ However, this approximation is very close. At $+100^{\circ} \mathrm{C}$ the failure rate would be:

$$
\begin{gathered}
\overline{\mathrm{FR}}=1 /\left(4 \times 10^{6} \text { hours }\right) \\
=0.025 \% / 1000 \text { hours }
\end{gathered}
$$

Other failure rate values have been calculated in Table II.
table II
SERIES UDN-6100A FAILURE RATES

| $\mathrm{T}_{1}$ <br> $\left({ }^{\circ} \mathrm{C}\right)$ | Median Life <br> $(\mathrm{h})$ | Failure Rate <br> $(\% / 1000 \mathrm{~h})$ |
| :---: | :---: | :---: |
| 125 | $6 \times 10^{5}$ | 0.167 |
| 100 | $4 \times 10^{6}$ | 0.025 |
| 75 | $4 \times 10^{7}$ | 0.0025 |
| 50 | $5 \times 10^{8}$ | 0.0002 |



Figure 2
MEDIAN LIFE

## CONCLUSION

The relationship between temperature and failure rate is well documented and is an important factor in all designs. Load currents, duty cycle, and ambient temperature must be considered by the design engineer to establish a junction-temperature limit that provides failure rates within design objectives.

Figure 2 shows that a design with a junction temperature of $+100^{\circ} \mathrm{C}$, calculated from internal power dissipation and external ambient temperature, reaches the $5 \%$ fail-point in 10 years. Lowering the junction temperature to $+70^{\circ} \mathrm{C}$ increases the time to 100 years.

A complete sequence of environmental tests on Series UDN-6100A, including temperature cycle, pressure cooker, and biased humidity tests are also
continuously monitored to ensure that assembly and package technology remain within established limits.

These environmental tests and accelerated-life tests establish a base line for comparisons of new processes and materials.

## REFERENCES

1) Manchester, K.E., and Bird, D.W., "Thermal Resistance: A Reliability Consideration," IEEE Transactions, Vol. CHMT-3, No. 4, 1980, pp. 580-587 (Sprague Technical Paper TP 80-2).
2) Peck, D.S., and Trapp, O.D., Accelerated Testing Handbook, Technology Associates, 1978, pp. 2-1 through 2-6.
3) ibid., p. 6-7.
4) Goldwaite, L.R., "Failure Rate Study for the Log-Normal Lifetime Model,' Proceedings of the 7th Symposium on Reliability and Quality Control, 1961, pp. 208-213.


## mLitary devices

,

## SECTION 3-MEDIUM-CURRENT ( <1 A) INTERFACE DRIVERS

Selection Guide ..... 3-2
UHP-400 through 533 Quad Power and Relay Drivers ..... 3-3
ULN-2001A through 2025A 7-Channel Darlington Drivers ..... 3-13
ULN-2001L through 2005L 7-Channel Darlington Drivers ..... 3-23
UDN-2522A Quad Bus Transmitter/Receiver ..... 3-25
UDN-2543B Quad NAND-Gate Power Driver ..... 3-30
UDN-2580A through 2588A 8-Channel High-Current Source Drivers ..... 3-33
UDN-2595A 8-Channel Medium-Current Sink Driver ..... 3-40
UDN-2596A through 2599A 8-Channel Saturated Sink Drivers ..... 3-42
ULN-2801A through 2825A 8-Channel Darlington Drivers ..... 3-44
UDN-2933B and UDN-2934B 3-Channel Half-Bridge Motor Drivers ..... 3-55
UDN-2956A and 2957A Negative Supply, 5-Channel Source Drivers ..... 3-58
UDN-2981A through 2984A 8-Channel Source Drivers ..... 3-62
UDN-2985A and 2986A 8-Channel Saturated Source Drivers ..... 3-69
UDN-2987A 8-Channel Short-Circuit Protected Source Driver ..... 3-71
UDN-2993B Dual H-Bridge Motor Driver ..... 3-77
UDN-3611M through 3614M Dual Peripheral and Power Drivers ..... 3-82
UDN-5703A through 5707A Quad Peripheral and Power Drivers ..... 3-86
UDN-5711M through 5714M Dual Peripheral and Power Drivers ..... 3-90
UDN-5721M through 5724M Dual Peripheral and Power Drivers ..... 3-94
UDN-5732M Dual 2-Input NAND Power Driver ..... See UDN-5752M
UDN-5733A Quad 2-Input NOR Power Driver ..... 3-89
UDN-5741M through 5754M Dual Peripheral and Power Drivers ..... 3-94
Application Notes:
Series ULN-2000A Darlington Arrays ..... 3-100
Expanding The Frontiers of Integrated Circuit Interface ..... 3-107
Integrated Circuits for Current-Sourcing Applications ..... 3-115
Reliability of Series ULN-2000A and ULN-2800A Darlington Drivers ..... 3-125
See Also:
UDN-6540B 8-Channel High-Voltage DMOS Driver ..... 2-10
ULN-7001A through 7005A High-Voltage, High-Current Darlington Arrays ..... 2-13
BiMOS and Smart Power Interface Drivers ..... 5-1
UDS-5791H Quad PIN Diode Driver ..... 6-97

SELECTION GUIDE
(in order of tested output current rating)

| $\mathrm{I}_{\text {out }}$ | $V_{\text {our }}$ | Outputs | Device Type | Page |
| :---: | :---: | :---: | :---: | :---: |
| 100 mA | 30 V | Sink 32 $\dagger$ | UCN-5833A/EP | 5-74 |
| 100 mA | 40 V | Sink 32 $\dagger$ | UCN-5832A | 5-65 |
| 100 mA | 40 V | Sink 32 $\dagger$ | UCN-5832EP | 5-71 |
| 100 mA | 225 V | Sink 32 | UCN-5851/52A/EP | 5-87 |
| - 120 mA | $\pm 25 \mathrm{~V}$ | Source 8 | UDN-2585A | 3-33 |
| - 120 mA | 30 V | Source 8 | UDN-2985/86A | 3-69 |
| - 120 mA | 50 V | Source $8 \dagger$ | UCN-5895A | 5-118 |
| 150 mA | 50 V | Sink $8 \dagger$ | UCN-4807A | 5-17 |
| 200 mA | 200 V | Sink 8 | UDN-6540B | 2-10 |
| 250 mA | 40 V | Sink 4 | Series UHP-400 | 3-3 |
| 250 mA | 70 V | Sink 4 | Series UHP-400-1 | 3-3 |
| 250 mA | 100 V | Sink 4 | Series UHP-500 | 3-3 |
| 250 mA | 150 V | Sink 7 | Series ULN-7000A | 2-13 |
| 300 mA | 70 V | Sink 4 | UDN-2522A | 3-25 |
| 300 mA | 80 V | Sink 2 | Series UDN-3610M | 3-82 |
| 300 mA | 80 V | Sink 2 | Series UDN-5710M | 3-90 |
| 300 mA | 80 V | Sink 4 | Series UDN-5700A | 3-86 |
| 300 mA | 120 V | Sink 4 | UDS-5791H | 6-97 |
| - 350 mA | 35 V | Source 8 | UDN-2987A | 3-71 |
| 350 mA | 50 V | Sink $4 \dagger$ | UCN-5800A | 5-23 |
| 350 mA | 50 V | Sink 7 | Series ULN-2000A | 3-13 |
| 350 mA | 50 V | Sink 7 | Series ULN-2000L | 3-23 |
| 350 mA | 50 V | Sink 8 | Series ULN-2800A | 3-44 |
| 350 mA | 50 V | Sink 8 | UDN-2596/98A | 3-42 |
| 350 mA | 50 V | Sink $8 \dagger$ | UCN-5801A | 5-23 |
| 350 mA | 50 V | Sink $8 \dagger$ | UCN-5821A | 5-55 |
| 350 mA | 50 V | Sink $8 \dagger$ | UCN-5841A | 5-82 |
| - 350 mA | -50 V | Source 8 | UDN-2580/88A | 3-33 |
| - 350 mA | 50 V | Source 8 | UDN-2981/82A | 3-62 |
| - 350 mA | 50 V | Source $8 \dagger$ | UCN-5891A/B | 5-113 |
| 350 mA | 60 V | Sink $16 \dagger$ | UCN-5816A | 5-49 |
| 350 mA | 70 V | Sink 2 | Series UDN-5720M | 3-94 |
| - 350 mA | -80 V | Source 5 | UDN-2956/57A | 3-58 |
| 350 mA | 80 V | Sink $8 \dagger$ | UCN-5822A | 5-55 |
| 350 mA | 80 V | Sink $8 \dagger$ | UCN-5842A | 5-82 |
| - 350 mA | 80 V | Source $8 \dagger$ | UCN-5890A/B | 5-113 |
| - 350 mA | -80 V | Source 8 | UDN-2580/88A-1 | 3-33 |
| - 350 mA | 80 V | Source 8 | UDN-2983/84A | 3-62 |
| 350 mA | 95 V | Sink 7 | Series ULN-2020A | 3-13 |
| 350 mA | 95 V | Sink 8 | Series ULN-2820A | 3-44 |
| 350 mA | 100 V | Sink $8 \dagger$ | UCN-5823A | 5-55 |
| 350 mA | 100 V | Sink $8 \dagger$ | UCN-5843A | 5-82 |
| 350 mA | 150 V | Sink 4 $\dagger$ | UCN-5900A | 5-123 |
| 350 mA | 150 V | Sink $8 \dagger$ | UCN-5901A | 5-123 |
| $\pm 500 \mathrm{~mA}$ | 40 V | $2 \times$ Full-Bridge | UDN-2993B | 3-77 |
| 500 mA | 50 V | Sink 7 | Series ULN-2010A | 3-13 |
| 500 mA | 50 V | Sink 8 | Series ULN-2810A | 3-44 |
| 500 mA | 50 V | Sink $8 \dagger$ | UCN-4808A | 5-17 |
| 500 mA | 70 V | Sink 2 | Series UDN-5750M | 3-94 |
| 600 mA | 70 V | Sink 2 | Series UDN-5740M | 3-94 |
| 700 mA | 60 V | Sink 4 | UDN-2543B | 3-30 |
| 750 mA | 50 V | Sink 8 | UDN-2597/99A | 3-42 |
| $\pm 800 \mathrm{~mA}$ | 30 V | $3 \times$ Half-Bridge | UDN-2933/34B | 3-55 |

Current ratings shown are maximum tested condition; voltage ratings are maximum allowable. Ratings of 1 A or greater are listed in Section 4. Additional ratings are listed in Section $2(<100 \mathrm{~mA} />100 \mathrm{~V})$ and Section 5 (BiMOS Smart Power).
$\dagger$ Latched Smart Power drivers.

## SERIES UHP-400, UHP-400-1, AND UHP-500 POWER AND RELAY DRIVERS

## FEATURES

- Inputs Compatible with DTLTTL
- 500 mA Output Current-Sink Capability
- Pinning Compatible with 54/74 Logic Series
- Transient-Protected Outputs on Relay Drivers
- High-Voltage Output:

100 V Series UHP-500
70 V Series UHP-400-1
40 V Series UHP-400

SERIES UHP-400, UHP-400-1, and UHP-500 power and relay drivers are bipolar integrated circuits with logic and high-current switching transistors on the same chip. Each output transistor is capable of sinking 500 mA in the ON state.

| UHP Part Numbers |  | Function |  |
| :---: | :---: | :---: | :--- |
| 400 | $400-1$ | 500 | Quad 2-Input AND |
| 402 | $402-1$ | 502 | Quad 2-Input OR |
| 403 | $403-1$ | 503 | Quad OR for Inductive Loads |
| 406 | $406-1$ | 506 | Quad AND for Inductive Loads |
| 407 | $407-1$ | 507 | Quad NAND for Inductive Loads |
| 408 | $408-1$ | 508 | Quad 2-Input NAND |
| 432 | $432-1$ | 532 | Quad 2-Input NOR |
| 433 | $433-1$ | 533 | Quad NOR for Inductive Loads |



UHP-407
UHP-407-1
UHP-507


UHP-408
UHP-408-1
UHP-508


UHP-400
UHP-400-1
UHP-500


UHP-403
UHP-403-1
UHP-503


UHP-432
UHP-432-1
UHP-532


UHP-402
UHP-402-1
UHP-502


UHP-406
UHP-406-1
UHP-506


UHP-433
UHP-433-1
UHP-533

## ABSOLUTE MAXIMUM RATINGS

Supply Voltage, $\mathrm{V}_{\text {cc }}$ ..... 7 V
Input Voltage, $V_{\mathbb{W}}$ ..... 5.5 V
Output Off-State Voltage, $\mathrm{V}_{\text {off }}$
Series UHP-400 ..... 40 V
Series UHP-400-1 ..... 70 V
Series UHP-500 ..... 100 V
Output On-State Sink Current, Ion (one driver) ..... 500 mA
(total package) ..... 1 A
Suppression Diode Off-State Voltage, $\mathrm{V}_{\mathrm{R}}$ Series UHP-400 ..... 40 V
Series UHP-400-1 ..... 70 V
Series UHP-500 ..... 100 V
Suppression Diode On-State Current, $I_{F}$ ..... 500 mA
Operating Free-Air Temperature Range, $T_{A}$ ..... $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperatüre Range, $\mathrm{T}_{\mathrm{s}}$ $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

> RECOMMENDED OPERATING CONDITIONS

|  | Min. | Nom. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage $\left(V_{\text {ccr }}\right)$ | 4.75 | 5.0 | 5.25 | V |
| Operating Temperature Range | 0 | +25 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Current into Any Output (ON State) | - | - | 250 | mA |

SWITCHING CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$

| Characteristic | Series | Test Conditions (Note 3) | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Units |
| Turn-On Delay Time ( $\mathrm{t}_{\mathrm{poj}}$ ) | UHP-400 | $\mathrm{V}_{S}=40 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=265 \Omega(6 \mathrm{~W})$ | - | 200 | 500 | ns |
|  | UHP-400-1 | $\mathrm{V}_{\mathrm{S}}=70 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=465 \Omega(10 \mathrm{~W})$ | - | 200 | 500 | ns |
|  | UHP-500 | $V_{S}=100 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=670 \Omega(15 \mathrm{~W})$ | - | 200 | 500 | ns |
| Turn-Off Delay Time ( $\mathrm{t}_{\mathrm{pd} 1}$ ) | UHP-400 | $\mathrm{V}_{\mathrm{S}}=40 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=265 \Omega(6 \mathrm{~W})$ | - | 300 | 750 | ns |
|  | UHP-400-1 | $\mathrm{V}_{S}=70 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=465 \Omega(10 \mathrm{~W})$ | - | 300 | 750 | ns |
|  | UHP-500 | $V_{S}=100 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=670 \Omega(15 \mathrm{~W})$ | - | 300 | 750 | ns |

## NOTES:

1. Each input tested separately.
2. Voltage values shown in the test-circuit waveforms are with respect to network ground terminal.
3. $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$. Capacitance value specified includes probe and test fixture capacitance.

## INPUT PULSE CHARACTERISTICS

| $V_{\text {in(0) }}=0 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{f}}=7.0 \mathrm{~ns}$ | $\mathrm{t}_{\mathrm{p}}=1.0 \mu \mathrm{~s}$ |
| :--- | :--- | :---: |
| $\mathrm{~V}_{\text {in(1) }}=3.5 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{r}}=14 \mathrm{~ns}$ | PRR $=500 \mathrm{kHz}$ |

## UHP-400, UHP-400-1, and UHP-500

## Quad 2-Input AND Power Drivers



## ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions |  |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{V}_{\text {cc }}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |
| Output Reverse Current | $\mathrm{I}_{\text {cex }}$ | UHP-400 | Min. | 2.0 V | 2.0 V | 40 V | - | - | 50 | $\mu \mathrm{A}$ |
|  |  | UHP-400-1 | Min. | 2.0 V | 2.0 V | 70 V | - | - | 50 | $\mu \mathrm{A}$ |
|  |  | UHP-500 | Min. | 2.0 V | 2.0 V | 100 V | - | - | 50 | $\mu \mathrm{A}$ |
| Output Voltage | $V_{\text {CEISAT }}$ | All | Min. | 0.8 V | 4.75 V | 150 mA | - | - | 0.5 | $V$ |
|  |  |  | Min. | 0.8 V | 4.75 V | 250 mA | - | - | 0.7 | V |
| Supply Current (Notes 1, 2 and 4) | $\mathrm{I}_{\text {c(1) }}$ | All | Max. | 5.0 V | 5.0 V | - | - | 4.0 | 6.0 | mA |
|  | $\mathrm{I}_{\text {cc(0) }}$ | All | Max. | OV | OV | - | - | 17.5 | 24.5 | mA |
| Input Voltage | $V_{\text {IN(1) }}$ | All | Min. | - | - | - | 2.0 | - | - | V |
|  | $\mathrm{V}_{\text {IN(0) }}$ | All | Min. | - | - | - | - | - | 0.8 | V |
| Input Current (Note 3) | $I_{\text {INO) }}$ | All | Max. | 0.4 V | 4.5 V | - | - | $-0.55$ | -0.8 | mA |
|  | $\mathrm{I}_{\text {(1) }}$ | All | Max. | 2.4 V | OV | - | - | - | 40 | $\mu \mathrm{A}$ |
|  |  |  | Max. | 5.5 V | OV | - | - | - | 1.0 | mA |

1. Typical values at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}$.
2. Each gate.
3. Each input tested separately.
4. $T_{A}=+25^{\circ} \mathrm{C}$.

[^15]
## UHP-402, UHP-402-1, and UHP-502

## Quad 2-Input OR Power Drivers



ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions |  |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $V_{c c}$ | Driven Input | Other <br> Input | Output | Min. | Typ. | Max. | Units |
| Output Reverse Current | $\mathrm{I}_{\text {cex }}$ | UHP-402 | Min. | 2.0 V | OV | 40 V | - | - | 50 | $\mu \mathrm{A}$ |
|  |  | UHP-402-1 | Min. | 2.0 V | 0 V | 70 V | - | - | 50 | $\mu \mathrm{A}$ |
|  |  | UHP-502 | Min. | 2.0 V | OV | 100 V | - | - | 50 | $\mu \mathrm{A}$ |
| Output Voltage | $V_{\text {CEISAD }}$ | All | Min. | 0.8 V | 0.8 V | 150 mA | - | - | 0.5 | V |
|  |  |  | Min. | 0.8 V | 0.8 V | 250 mA | - | - | 0.7 | V |
| Supply Current (Notes 1, 2 and 4) | $\mathrm{I}_{\text {cc(1) }}$ | All | Max. | 5.0 V | 5.0 V | - | - | 4.1 | 6.3 | mA |
|  | $\mathrm{I}_{\text {cc(0) }}$ | All | Max. | OV | 0 V | - | - | 18 | 25 | mA |
| Input Voltage | $V_{\text {IN(I) }}$ | All | Min. | - | - | - | 2.0 | - | - | V |
|  | $V_{\text {IN(0) }}$ | All | Min. | - | - | - | - | - | 0.8 | V |
| Input Current (Note 3) | $\mathrm{I}_{\text {IN(0) }}$ | All | Max. | 0.4 V | 4.5 V | - | - | -0.55 | -0.8 | mA |
|  | $I_{\text {w(1) }}$ | All | Max. | 2.4 V | OV | - | - | - | 40 | $\mu \mathrm{A}$ |
|  |  |  | Max. | 5.5 V | OV | - | - | - | 1.0 | mA |

1. Typical values at $V_{c c}=5.0 \mathrm{~V}$.
2. Each gate.
3. Each input tested separately.
4. $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.

*includes probe and test fixture capacitance.

UHP-403, UHP-403-1, and UHP-503
Quad OR Relay Drivers


ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions |  |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{V}_{\mathrm{cc}}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |
| Output Reverse Current | $\mathrm{I}_{\text {cex }}$ | UHP-403 | Min. | 2.0 V | OV | 40 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | UHP-403-1 | Min. | 2.0 V | OV | 70 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | UHP-503 | Min. | 2.0 V | OV | 100 V | - | - | 100 | $\mu \mathrm{A}$ |
| Diode Leakage Current (Note 5) | $I_{R}$ | All | Nom. | OV | OV | Open | - | - | 200 | $\mu \mathrm{A}$ |
| Diode Forward Voltage Drop (Note 6) | $\mathrm{V}_{\mathrm{F}}$ | All | Nom. | 5.0 V | 5.0V | - | - | 1.5 | 1.75 | V |
| Output Voltage | $\mathrm{V}_{\text {CES(A) }}$ | All | Min. | 0.8 V | 0.8 V | 150 mA | - | - | 0.5 | V |
|  |  |  | Min. | 0.8 V | 0.8 V | 250 mA | - | - | 0.7 | V |
| Supply Current (Notes 1, 2 and 4) | $\mathrm{I}_{\text {c(1) }}$ | All | Max. | 5.0 V | 5.0 V | - | - | 4.1 | 6.3 | mA |
|  | $\mathrm{I}_{\text {c(0) }}$ | All | Max. | OV | OV | - | - | 18 | 25 | mA |
| Input Voltage | $V_{\text {W(1) }}$ | All | Min. | - | - | - | 2.0 | - | - | V |
|  | $V_{\text {wio) }}$ | All | Max. | - | - | - | - | - | 0.8 | V |
| Input Current at All Inputs Except Strobe (Note 3) | In(0) | All | Max. | 0.4 V | 4.5 V | - | - | -0.55 | -0.8 | mA |
|  | $1{ }_{1 \times 1)}$ | All | Max. | 2.4 V | OV | - | - | - | 40 | $\mu \mathrm{A}$ |
|  |  |  | Max. | 5.5 V | OV | - | - | - | 1.0 | mA |
| Input Current <br> at Strobe <br> (Note 3) | $\mathrm{I}_{\text {m(0) }}$ | All | Max. | 0.4 V | 4.5 V | - | - | -1.1 | -1.6 | mA |
|  | $I_{\text {m(1) }}$ | All | Max. | 2.4 V | OV | - | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | Max. | 5.5 V | OV | - | - | - | 1.0 | mA |

1. Typical values at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}$.
2. $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
3. Each gate.
4. Diode leakage current measured at $\mathrm{V}_{\mathrm{R}}=\mathrm{V}_{\text {offimw. }}$.
5. Each input tested separately.
6. Diode forward voltage drop measured at $I_{f} \stackrel{\text { OFFMN. }}{=} 200 \mathrm{~mA}$.

*Includes probe and test fixture capacitance.

## UHP-406, UHP-406-1, and UHP-506

Quad AND Relay Drivers


ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions |  |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{V}_{\mathrm{cc}}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |
| Output Reverse Current | $\mathrm{I}_{\text {cex }}$ | UHP-406 | Min. | 2.0 V | 2.0 V | 40 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | UHP-406-1 | Min. | 2.0 V | 2.0 V | 70 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | UHP-506 | Min. | 2.0 V | 2.0 V | 100 V | - | - | 100 | $\mu \mathrm{A}$ |
| Diode Leakage Current (Note 5) | $I_{R}$ | All | Nom. | OV | OV | Open | - | - | 200 | $\mu \mathrm{A}$ |
| Diode Forward Voltage Drop (Note 6) | $\mathrm{V}_{\mathrm{F}}$ | All | Nom. | 5.0 V | 5.0V | - | - | 1.5 | 1.75 | V |
| Output Voltage | $\mathrm{V}_{\text {cesar }}$ | All | Min. | 0.8 V | 4.75 V | 150 mA | - | - | 0.5 | V |
|  |  |  | Min. | 0.8 V | 4.75 V | 250 mA | - | - | 0.7 | V |
| Supply Current (Notes 1, 2 and 4) | $\mathrm{I}_{\text {c(1) }}$ | All | Max. | 5.0 V | 5.0 V | - | - | 4.0 | 6.0 | mA |
|  | $I_{\text {cca) }}$ | All | Max. | OV | OV | - | - | 17.5 | 24.5 | mA |
| Input Voltage | $V_{\text {(1) }}$ | All | Min. | - | - | - | 2.0 | - | - | V |
|  | $V_{\text {(10) }}$ | All | Min. | - | - | - | - | - | 0.8 | V |
| Input Current at All Inputs Except Strobe (Note 3) | $1_{\text {m(0) }}$ | All | Max. | 0.4 V | 4.5 V | - | - | -0.55 | -0.8 | mA |
|  | $I_{\text {m(1) }}$ | All | Max. | 2.4 V | OV | - | - | - | 40 | $\mu \mathrm{A}$ |
|  |  |  | Max. | 5.5 V | 0 V | - | - | - | 1.0 | mA |
| Input Current at Strobe (Note 3) | $\mathrm{I}_{\text {m(0) }}$ | All | Max. | 0.4 V | 4.5 V | - | - | -1.1 | -1.6 | mA |
|  | $I_{\text {(1) }}$ | All | Max. | 2.4 V | OV | - | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | Max. | 5.5 V | OV | - | - | - | 1.0 | mA |

1. Typical values at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}$.
2. $T_{A}=+25^{\circ} \mathrm{C}$.
3. Each gate.
4. Diode leakage current measured at $\mathrm{V}_{\mathrm{R}}=\mathrm{V}_{\text {offemerv }}$.
5. Each input tested separately.
6. Diode forward voltage drop measured at $I_{F} \stackrel{I_{\text {IFmens. }}}{=200} \mathrm{~mA}$.

*Includes probe and test fixture capacitance.

## UHP-407, UHP-407-1, and UHP-507 Quad NAND Relay Drivers



## ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions |  |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $V_{c c}$ | Driven Input | Other <br> Input | Output | Min. | Typ. | Max. | Units |
| Output Reverse Current | $\mathrm{I}_{\text {CEX }}$ | UHP-407 | Min. | 0.8 V | 4.75 V | 40 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | UHP-407-1 | Min. | 0.8 V | 4.75 V | 70 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | UHP-507 | Min. | 0.8 V | 4.75 V | 100 V | - | - | 100 | $\mu \mathrm{A}$ |
| Diode Leakage Current (Note 5) | $I_{R}$ | All | Nom. | 5.0 V | 5.0 V | Open | - | - | 200 | $\mu \mathrm{A}$ |
| Diode Forward Voltage Drop (Note 6) | $V_{F}$ | All | Nom. | OV | 0 V | - | - | 1.5 | 1.75 | V |
| Output Voltage | $\mathrm{V}_{\text {CEISAT }}$ | All | Min. | 2.0 V | 2.0 V | 150 mA | - | - | 0.5 | V |
|  |  |  | Min. | 2.0 V | 2.0 V | 250 mA | - | - | 0.7 | $V$ |
| Supply Current (Notes 1, 2 and 4) | $\mathrm{I}_{\mathrm{cc}(1)}$ | All | Max. | 0 V | 0 V | - | - | 6.0 | 7.5 | mA |
|  | $\mathrm{I}_{\text {cc(0) }}$ | All | Max. | 5.0 V | 5.0 V | - | - | 20 | 26.5 | mA |
| Input Voltage | $V_{1 \times(1)}$ | All | Min. | - | - | - | 2.0 | - | - | V |
|  | $\mathrm{V}_{\text {IN(0) }}$ | All | Min. | - | - | - | - | - | 0.8 | V |
| Input Current at All Inputs Except Strobe (Note 3) | $\mathrm{I}_{\text {INO) }}$ | All | Max. | 0.4 V | 4.5 V | - | - | -0.55 | -0.8 | mA |
|  | $\mathrm{l}_{\text {(N(1) }}$ | All | Max. | 2.4 V | OV | - | - | - | 40 | $\mu \mathrm{A}$ |
|  |  |  | Max. | 5.5 V | 0 V | - | - | - | 1.0 | mA |
| Input Current at Strobe (Note 3) | $\mathrm{I}_{\text {INO }}$ | All | Max. | 0.4 V | 4.5 V | - | - | -1.1 | -1.6 | mA |
|  | $\mathrm{I}_{\text {N(1) }}$ | All | Max. | 2.4 V | OV | - | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | Max. | 5.5 V | 0 V | - | - | - | 1.0 | mA |

1. Typical values at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}$.
2. Each gate.
3. $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
4. Each input tested separately.
5. Diode leakage current measured at $V_{R}=V_{\text {offrump }}$.
6. Diode forward voltage drop measured at $\mathrm{I}_{\mathrm{F}}=200 \mathrm{~mA}$.
*Includes probe and test fixture capacitance.



DWG. No. A-7900 A

UHP-408, UHP-408-1, and UHP-508

## Quad 2-Input NAND Power Drivers



ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions |  |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $V_{c c}$ | Driven Input | Other <br> Input | Output | Min. | Typ. | Max. | Units |
| Output Reverse Current | $\mathrm{I}_{\text {CEX }}$ | UHP-408 | Min. | 0.8 V | 4.75 V | 40 V | - | - | 50 | $\mu \mathrm{A}$ |
|  |  | UHP-408-1 | Min. | 0.8 V | 4.75 V | 70 V | - | - | 50 | $\mu \mathrm{A}$ |
|  |  | UHP-508 | Min. | 0.8 V | 4.75 V | 100 V | - | - | 50 | $\mu \mathrm{A}$ |
| Output Voltage | $\mathrm{V}_{\text {CESSAT }}$ | All | Min. | 2.0 V | 2.0 V | 150 mA | - | - | 0.5 | $V$ |
|  |  |  | Min. | 2.0 V | 2.0 V | 250 mA | - | - | 0.7 | V |
| Supply Current (Notes 1, 2 and 4) | $\mathrm{ICCl}^{\text {(1) }}$ | All | Max. | OV | 0 V | - | - | 6.0 | 7.5 | mA |
|  | $I_{\text {cc(0) }}$ | All | Max. | 5.0 V | 5.0 V | - | - | 20 | 26.5 | mA |
| Input Voltage | $\mathrm{V}_{\text {IN(1) }}$ | All | Min. | - | - | - | 2.0 | - | - | V |
|  | $\mathrm{V}_{\text {IN(0) }}$ | All | Min. | - | - | - | - | - | 0.8 | V |
| Input Current (Note 3) | $\mathrm{I}_{\text {M(0) }}$ | All | Max. | 0.4 V | 4.5 V | - | - | -0.55 | -0.8 | mA |
|  | $\mathrm{I}_{\text {(N(1) }}$ | All | Max. | 2.4 V | 0 V | - | - | - | 40 | $\mu \mathrm{A}$ |
|  |  |  | Max. | 5.5 V | OV | - | - | - | 1.0 | mA |

1. Typical values at $V_{c c}=5.0 \mathrm{~V}$.
2. Each gate.
3. Each input tested separately.
4. $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.


DWG. No. A-T900A

[^16]
## UHP-432, UHP-432-1, and UHP-532

## Quad 2-Input NOR Power Drivers



ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions |  |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $V_{c c}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |
| Output Reverse Current | $\mathrm{I}_{\text {cex }}$ | UHP-432 | Min. | 0.8 V | 0.8 V | 40 V | - | - | 50 | $\mu \mathrm{A}$ |
|  |  | UHP-432-1 | Min. | 0.8 V | 0.8 V | 70 V | - | - | 50 | $\mu \mathrm{A}$ |
|  |  | UHP-532 | Min. | 0.8 V | 0.8 V | 100 V | - | - | 50 | $\mu \mathrm{A}$ |
| Output Voltage | $\mathrm{V}_{\text {cesist }}$ | All | Min. | 2.0 V | 0 V | 150 mA | - | - | 0.5 | V |
|  |  |  | Min. | 2.0 V | 0 V | 250 mA | - | - | 0.7 | V |
| Supply Current (Notes 1, 2 and 4) | $\mathrm{I}_{\mathrm{cc}(1)}$ | All | Max. | 0 V | OV | - | - | 6.0 | 7.5 | mA |
|  | $\mathrm{I}_{\text {cc(0) }}$ | All | Max. | 5.0 V | 5.0 V | - | - | 20 | 25 | mA |
| Input Voltage | $V_{\text {IN(I) }}$ | All | Min. | - | - | - | 2.0 | - | - | V |
|  | $V_{\text {IN(0) }}$ | All | Min. | - | - | - | - | - | 0.8 | V |
| Input Current (Note 3) | $\mathrm{I}_{\text {IN(0) }}$ | All | Max. | 0.4 V | 4.5 V | - | - | $-0.55$ | -0.8 | mA |
|  | $\mathrm{I}_{\text {N(1) }}$ | All | Max. | 2.4 V | 0 V | - | - | - | 40 | $\mu \mathrm{A}$ |
|  |  |  | Max. | 5.5 V | OV | - | - | - | 1.0 | mA |

1. Typical values at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}$.
2. Each gate.
3. Each input tested separately.
4. $T_{A}=+25^{\circ} \mathrm{C}$.


[^17]

DWG. NO. A-12,390
ELECTRICAL CHARACTERISTICS over operating femperafure range (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions |  |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $V_{c c}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |
| Output Reverse Current | $\mathrm{I}_{\text {cex }}$ | UHP-433 | Min. | 0.8 V | 0.8 V | 40 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | UHP-433-1 | Min. | 0.8 V | 0.8 V | 70 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | UHP-533 | Min. | 0.8 V | 0.8 V | 100 V | - | - | 100 | $\mu \mathrm{A}$ |
| Diode Leakage Current (Note 5) | $I_{R}$ | All | Nom. | 5.0 V | 5.0 V | Open | - | - | 200 | $\mu \mathrm{A}$ |
| Diode Forward Voltage Drop (Note 6) | VF | All | Nom. | OV | OV | - | - | 1.5 | 1.75 | V |
| Output Voltage | $V_{\text {CEISAD }}$ | All | Min. | 2.0 V | OV | 150 mA | - | - | 0.5 | V |
|  |  |  | Min. | 2.0 V | OV | 250 mA | - | - | 0.7 | V |
| Supply Current (Notes 1, 2 and 4) | $\mathrm{I}_{\text {cc(1) }}$ | All | Max. | 0 V | OV | - | - | 6.0 | 7.5 | mA |
|  | $\mathrm{I}_{\text {cc(0) }}$ | All | Max. | 5.0 V | 5.0 V | - | - | 20 | 25 | mA |
| Input Voltage | $V_{\text {IN(1) }}$ | All | Min. | - | - | - | 2.0 | - | - | V |
|  | $\mathrm{V}_{\text {IN(0) }}$ | All | Min. | - | - | - | - | - | 0.8 | V |
| Input Current at All Inputs Except Strobe (Note 3) | $\mathrm{I}_{\text {IN(0) }}$ | All | Max. | 0.4 V | 4.5 V | - | - | -0.55 | -0.8 | mA |
|  | $\mathrm{I}_{\text {(W1) }}$ | All | Max. | 2.4 V | OV | - | - | - | 40 | $\mu \mathrm{A}$ |
|  |  |  | Max. | 5.5 V | OV | - | - | - | 1.0 | mA |
| Input Current at Strobe (Note 3) | $\mathrm{I}_{\text {INO) }}$ | All | Max. | 0.4 V | 4.5 V | - | - | -1.1 | -1.6 | mA |
|  | $\mathrm{I}_{\text {(1) }}$ | All | Max. | 2.4 V | OV | - | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | Max. | 5.5 V | OV | - | - | - | 1.0 | mA |


| 1. Typical values at $V_{c c}=5: 0 \mathrm{~V}$. | 4. $\mathrm{T}_{A}=+25^{\circ} \mathrm{C}$. |
| :--- | :--- |
| 2. Each gate. | 5. Diode leakage current measured at $V_{R}=V_{\text {ofremw. }}$. |
| 3. Each input tested separately. | 6. Diode forward voltage drop measured at $I_{F}=200 \mathrm{~mA}$. |


dwa. no. A-t900A

[^18]
# SERIES ULN-2000A HIGH-VOLTAGE, HIGH-CURRENT DARLINGTON ARRAYS 

THESE HIGH-VOLTAGE, HIGH-CURRENT Darlington arrays are comprised of seven silicon NPN Darlington pairs on a common monolithic substrate. All units have open-collector outputs and integral diodes for inductive load transient suppression.
Peak inrush currents to 600 mA (Series ULN2000A and ULN-2020A) or 750 mA (Series ULN2010A) are permissible, making them ideal for driving tungsten filament lamps.

Series ULN-2001A devices are general purpose arrays that may be used with standard bipolar digital logic using external current limiting, or with most PMOS or CMOS directly. All are pinned with outputs opposite inputs to facilitate printed wiring board layout and are priced to compete directly with discrete transistor alternatives.
Series ULN-2002A is designed for use with 14 to 25 V PMOS devices. Each input has a Zener diode and resistor in series to limit the input current to a safe value in that application. The Zener diode also gives these devices excellent noise immunity.

Series ULN-2003A has a $2.7 \mathrm{k} \Omega$ series base resistor for each Darlington pair, allowing operation directly with TTL or CMOS operating at a supply voltage of 5 V . These devices will handle numerous interface needs - particularly those beyond the capabilities of standard logic buffers.

Series ULN-2004A has a $10.5 \mathrm{k} \Omega$ series input resistor that permits operation directly from CMOS or PMOS outputs utilizing supply voltages of 6 to 15 V . The required input current is below that of Series ULN-2003A, while the required input voltage is less than that required by Series ULN-2002A.
Series ULN-2005A is designed for use with standard TTL and Schottky TTL, with which higher output currents are required and loading of the logic

output is not a concern. These devices will sink a minimum of 350 mA when driven from a "totem pole" logic output.

Series ULN-2000A is the original high-voltage, high-current Darlington array. The output transistors are capable of sinking 500 mA and will sustain at

Device Number Designation

| $\mathrm{V}_{\text {cemax }}$ | 50 V | 50 V | 95 V |
| :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {c(max) }}$ | 500 mA | 600 mA | 500 mA |

Logic Type Number

| General <br> PMOS, CMOspe | ULN-2001A | ULN-2011A | ULN-2021A |
| :---: | :---: | :---: | :---: |
| $14-25 \mathrm{~V}$ <br> PMOS | ULN-2002A | ULN-2012A | ULN-2022A |
| 5V <br> mL, CMOS | ULN-2003A | ULN-2013A | ULN-2023A |
| 6-15V <br> CMOS, PMOS | ULN-2004A | ULN-2014A | ULN-2024A |
| Highh-Output <br> \#L | ULN-2005A | ULN-2015A | ULN-2025A |

## SERIES ULN-2000A

least 50 V in the off state. Outputs may be paralleled for higher load-current capability. Series ULN-2010A devices are similar, except that they will sink 600 mA . Series ULN-2020A will sustain 95 V in the OFF state.

All Series ULN-2000A Darlington arrays are furnished in a 16 -pin dual in-line plastic package. These can also be supplied in a hermetic dual in-line package for use in military and aerospace applications.

## ABSOLUTE MAXIMUM RATINGS at $+25^{\circ} \mathrm{C}$ Free-Air Temperature for any one Darlington pair (unless otherwise noted)

Output Voltage, $\mathrm{V}_{\text {CE }}$ (Series ULN-2000, 2010A) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 V
(Series ULN-2020A) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 95 V
Input Voltage, $\mathrm{V}_{\text {IN }}$ (Series ULN-2002, 2003, 2004A) . . . . . . . . . . . . . . . . . . . . . . . . . . 30 V
(Series ULN-2005A) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 V
Continuous Collector Current, $I_{C}$ (Series ULN-2000, 2020A) . . . . . . . . . . . . . . . . . 500 mA
(Series ULN-2010A) . . . . . . . . . . . . . . . . . . . . . . 600 mA
Continuous Input Current, $\mathbb{I}_{\mathbb{N}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 mA
Power Dissipation, $\mathrm{P}_{\mathrm{D}}$ (one Darlington pair) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.0 W
(total package) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2.0 W*
Operating Ambient Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . . . . . . . . . . . . . . . .20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots . . .$. . . . . . . . . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
*Derate at the rate of $16.67 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+25^{\circ} \mathrm{C}$.
Under normal operating conditions, these devices will sustain 350 mA per output with $\mathrm{V}_{\text {CE(SAT) }}=1.6 \mathrm{~V}$ at $+70^{\circ} \mathrm{C}$ with a pulse width of 20 ms and a duty cycle of $34 \%$.

ALLOWABLE AVERAGE POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE


Dwg. No. A-9753C

Series ULN-2001A (each driver)

## PARTIAL SCHEMATICS

Series ULN-2002A
(each driver)


DWG. No. A-9650

## Series ULN-2004A

(each driver)


OWG. NO. A-9898A


Uwis. No. a-9595

Series ULN-2003A (each driver)


OWG. No. A-965।

Series ULN-2005A (each driver)


## SERIES ULN-2000A

ELECTRICAL CHARACTERISTICS AT $+25^{\circ}$ C (unless otherwise noted)

| Characteristic | Symbol | Test Fig. | Applicable Devices | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min. | Typ. Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | 1A | All | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | 1 B | ULN-2002A | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{V}_{\text {W }}=6.0 \mathrm{~V}$ | - | 500 | $\mu \mathrm{A}$ |
|  |  |  | ULN-2004A | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{V}_{\text {W }}=1.0 \mathrm{~V}$ | - | 500 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $\mathrm{V}_{\text {CESSAT) }}$ | 2 | All | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=250 \mu \mathrm{~A}$ | - |   <br> 0.9 1.1 <br> 1.  | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=350 \mu \mathrm{~A}$ | - | 1.11 .3 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=500 \mu \mathrm{~A}$ | - | 1.31 .6 | V |
| Input Current | $I_{\text {mow }}$ | 3 | ULN-2002A | $\mathrm{V}_{\mathrm{W}}=17 \mathrm{~V}$ | - | $0.82 \quad 1.25$ | mA |
|  |  |  | ULN-2003A | $\mathrm{V}_{\text {W }}=3.85 \mathrm{~V}$ | - | 0.931 .35 | mA |
|  |  |  | ULN-2004A | $\mathrm{V}_{1 /}=5.0 \mathrm{~V}$ | - | 0.350 .5 | mA |
|  |  |  |  | $\mathrm{V}_{\mathrm{N}}=12 \mathrm{~V}$ | - | $1.0 \quad 1.45$ | mA |
|  |  |  | ULN-2005A | $\mathrm{V}_{\text {WV }}=3.0 \mathrm{~V}$ | - | $1.5 \quad 2.4$ | mA |
|  | $1_{\text {M Moff }}$ | 4 | All | $\mathrm{I}_{\mathrm{c}}=500 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | 50 | 65 - | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\text {wiow }}$ | 5 | ULN-2002A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=300 \mathrm{~mA}$ | - | - 13 | V |
|  |  |  | ULN-2003A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}$ | - | 2.4 | V |
|  |  |  |  | $\mathrm{V}_{\text {CF }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=250 \mathrm{~mA}$ | - | 2.7 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=300 \mathrm{~mA}$ | - | 3.0 | V |
|  |  |  | ULN-2004A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=125 \mathrm{~mA}$ | - | 5.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=200 \mathrm{~mA}$ | - | 6.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=275 \mathrm{~mA}$ | - | 7.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CF }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | - | 8.0 | V |
|  |  |  | ULN-2005A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=350 \mathrm{~mA}$ | - | 2.4 | V |
| D-C Forward Current Transfer Ratio | $\mathrm{h}_{\text {fk }}$ | 2 | ULN-2001A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | 1000 | - |  |
| Input Capacitance | $\mathrm{C}_{\text {w }}$ | - | All |  | - | $15 \quad 25$ | pF |
| Turn-On Delay | $\mathrm{t}_{\mathrm{P} \mathrm{H}}$ | - | All | $0.5 \mathrm{E}_{\text {E }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 0.251 .0 | $\mu \mathrm{s}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {phl }}$ | - | All | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 0.251 .0 | $\mu \mathrm{s}$ |
| Clamp Diode | $I_{\text {R }}$ | 6 | All | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 50 | $\mu \mathrm{A}$ |
| Leakage Current |  |  |  | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | - 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | 7 | All | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | 1.72 .0 | V |

## SERIES ULN-2010A

ELECTRICAL CHARACTERISTICS AT $+25^{\circ} \mathrm{C}$ (unless otherwise noted)

| Characteristic | Symbol | Test <br> Fig. | Applicable Devices | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | 1A | All | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | 1 B | ULN-2012A | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{V}_{\mathbb{N}}=6.0 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |
|  |  |  | ULN-2014A | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{V}_{\text {IN }}=1.0 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |
| Collector-Emitter <br> Saturation Voltage | $V_{\text {cessar) }}$ | 2 | All | $\mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=350 \mu \mathrm{~A}$ | - | 1.1 | 1.3 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{I}_{8}=500 \mu \mathrm{~A}$ | - | 1.3 | 1.6 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=600 \mu \mathrm{~A}$ | - | 1.7 | 1.9 | V |
| Input Current | $I_{\text {mow) }}$ | 3 | ULN-2012A | $\mathrm{V}_{\mathrm{IH}}=17 \mathrm{~V}$ | - | 0.82 | 1.25 | mA |
|  |  |  | ULN-2013A | $\mathrm{V}_{\mathrm{W}}=3.85 \mathrm{~V}$ | - | 0.93 | 1.35 | mA |
|  |  |  | ULN-2014A | $\mathrm{V}_{\text {w }}=5.0 \mathrm{~V}$ | - | 0.35 | 0.5 | mA |
|  |  |  |  | $\mathrm{V}_{\text {W }}=12 \mathrm{~V}$ | - | 1.0 | 1.45 | mA |
|  |  |  | ULN-2015A | $\mathrm{V}_{\mathrm{W}}=3.0 \mathrm{~V}$ | - | 1.5 | 2.4 | mA |
|  | $1_{\text {maft }}$ | 4 | All | $\mathrm{I}_{\mathrm{C}}=500 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | 50 | 65 | - | $\mu \mathrm{A}$ |
| Input Voltage | $\mathrm{V}_{\text {mow }}$ | 5 | ULN-2012A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}$ | - | - | 17 | V |
|  |  |  | ULN-2013A | $\mathrm{V}_{\text {CF }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=250 \mathrm{~mA}$ | - | - | 2.7 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=300 \mathrm{~mA}$ | - | - | 3.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}$ | - | - | 3.5 | V |
|  |  |  | ULN-2014A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=275 \mathrm{~mA}$ | - | - | 7.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=350 \mathrm{~mA}$ | - | - | 8.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}$ | - | - | 9.5 | V |
|  |  |  | ULN-2015A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}$ | - | - | 2.6 | V |
| D-C Forward Current Transfer Ratio | $\mathrm{h}_{\mathrm{fE}}$ | 2 | ULN-2011A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=350 \mathrm{~mA}$ | 1000 | - | - |  |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}$ | 900 | - | - |  |
| Input Capacitance | $\mathrm{C}_{\text {w }}$ | - | All |  | - | 15 | 25 | pF |
| Turn-On Delay | $\mathrm{t}_{\mathrm{PH}}$ | - | All | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 0.25 | 1.0 | $\mu \mathrm{s}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {PHIL }}$ | - | All | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 0.25 | 1.0 | $\mu \mathrm{s}$ |
| Clamp Diode Leakage Current | $\mathrm{I}_{\mathrm{R}}$ | 6 | All | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $\mathrm{V}_{\mathrm{F}}$ | 7 | All | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | 1.7 | 2.0 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{F}}=500 \mathrm{~mA}$ | - | 2.1 | 2.5 | V |

## SERIES ULN-2020A

ELECTRICAL CHARACTERISTICS AT $+25^{\circ} \mathrm{C}$ (unless otherwise noted)

| Characteristic | Symbol | Test <br> Fig. | Applicable Devices | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $I_{\text {cex }}$ | 1 A | All | $\mathrm{V}_{\text {CE }}=95 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=95 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | 1B | ULN-2022A | $\mathrm{V}_{\text {CE }}=95 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{V}_{\mathbb{N}}=6.0 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |
|  |  |  | ULN-2024A | $\mathrm{V}_{\text {CE }}=95 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{V}_{\mathbb{N}}=1.0 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $\mathrm{V}_{\text {CESSAT }}$ | 2 | All | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=250 \mu \mathrm{~A}$ | - | 0.9 | 1.1 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=350 \mu \mathrm{~A}$ | - | 1.1 | 1.3 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=500 \mu \mathrm{~A}$ | - | 1.3 | 1.6 | V |
| Input Current | $I_{\text {INON }}$ | 3 | ULN-2022A | $\mathrm{V}_{\mathbb{N}}=17 \mathrm{~V}$ | - | 0.82 | 1.25 | mA |
|  |  |  | ULN-2023A | $\mathrm{V}_{\text {iN }}=3.85 \mathrm{~V}$ | - | 0.93 | 1.35 | mA |
|  |  |  | ULN-2024A | $\mathrm{V}_{\mathrm{IN}}=5.0 \mathrm{~V}$ | - | 0.35 | 0.5 | mA |
|  |  |  |  | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$ | - | 1.0 | 1.45 | mA |
|  |  |  | ULN-2025A | $\mathrm{V}_{\text {IN }}=3.0 \mathrm{~V}$ | - | 1.5 | 2.4 | mA |
|  | $\mathrm{I}_{\text {INOFF) }}$ | 4 | All | $\mathrm{I}_{\mathrm{C}}=500 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | 50 | 65 | - | $\mu \mathrm{A}$ |
| Input Voltage | $\mathrm{V}_{\text {INON }}$ | 5 | ULN-2022A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA}$ | - | - | 13 | V |
|  |  |  | ULN-2023A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}$ | - | - | 2.4 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=250 \mathrm{~mA}$ | - | - | 2.7 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA}$ | - | - | 3.0 | V |
|  |  |  | ULN-2024A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=125 \mathrm{~mA}$ | - | - | 5.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}$ | - | - | 6.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=275 \mathrm{~mA}$ | - | - | 7.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | - | - | 8.0 | V |
|  |  |  | ULN-2025A | $\mathrm{V}_{\text {CF }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | - | - | 2.4 | V |
| D-C Forward Current Iransfer Ratio | $\mathrm{h}_{\text {fE }}$ | 2 | ULN-2021A | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | 1000 | - | - |  |
| Input Capacitance | $\mathrm{C}_{\text {N }}$ | - | All |  | - | 15 | 25 | pF |
| Turn-On Delay | $\mathrm{t}_{\text {PLH }}$ | - | All | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 0.25 | 1.0 | $\mu \mathrm{S}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {PHL }}$ | - | All | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 0.25 | 1.0 | $\mu \mathrm{s}$ |
| Clamp Diode Leakage Current | $I_{\text {R }}$ | 6 | All | $\mathrm{V}_{\mathrm{R}}=95 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{R}}=95 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{F}$ | 7 | All | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | 1.7 | 2.0 | V |

## TEST FIGURES



FIGURE 1A


FIGURE 2


FIGURE 3


FIGURE 6


FIGURE 1B

FIGURE 4


FIGURE 7

## PEAK COLLECTOR CURRENT <br> AS A FUNCTION OF DUTY CYCLE



COLLECTOR CURRENT
AS A FUNCTION OF SATURATION VOLTAGE

COLLECTOR CURRENT AS A FUNCTION OF INPUT CURRENT


DWG. NO. A-9754B


DWG. NO. A-10.872A

## INPUT CURRENT AS A FUNCTION OF INPUT VOLTAGE

## SERIES ULN-2002A



DWG. NO. A-9757A

SERIES ULN-2003A

$\mathbf{E}$

SERIES ULN-2004A


SERIES ULN-2005A


WWG. NO. A-10, 258

## TYPICAL APPLICATIONS

PMOS TO LOAD


TTL TO LOAD


## BUFFER FOR HIGH-CURRENT LOAD



USE OF PULL-UP RESISTORS TO INCREASE DRIVE CURRENT


# SERIES ULN-2000L HIGH-VOLTAGE, HIGH-CURRENT DARLINGTON ARRAYS 

These high-voltage, high-current Darlington arrays are comprised of seven silicon NPN Darlington pairs on a common monolithic substrate. All units have open-collector outputs and integral diodes for inductive load transient suppression.

The output transistors are capable of sinking 500 mA and will sustain at least 50 V in the OFF state. Outputs may be paralleled for higher load-current capability. All devices are packaged in the SOIC package.
Output pins are opposite input pins to facilitate printed wiring board layout. The ICs are priced to compete directly with discrete transistor alternatives.
The ULN-2001L is a general-purpose array that can be used with standard bipolar digital logic using external current limiting, or directly with most PMOS or CMOS.
The ULN-2002L is designed for use with 14 V to 25 V PMOS devices. Each input has a Zener diode and resistor in series to limit the input current to a safe value in that application. The Zener diode also gives these devices excellent noise immunity.
The ULN-2003L has a $2.7 \mathrm{k} \Omega$ series base resistor for each Darlingon pair, allowing operation directly with TTL or CMOS operating at a supply voltage of 5 V . These devices will handle numerous inter-


## SOIC PACKAGE

face needs-particularly those beyond the capabilities of standard logic buffers.
The ULN-2004L has a $10.5 \mathrm{k} \Omega$ series input resistor that permits operation directly from CMOS or PMOS outputs utilizing supply voltages of 6 to 15 V . The required input current is below that of Series ULN-2003L, while the required input voltage is less than that required by Series ULN-2002L.
The ULN-2005L is designed for use with standard TTL and Schottky TTL, with which higher output currents are required and loading of the logic output is not a concern. These devices will sink a minimum of 350 mA when driven from a "totem pole" logic output.

## PARTIAL SCHEMATICS



## SERIES ULN-2000L

## 7-CHANNEL DARLINGTON DRIVERS

## ABSOLUTE MAXIMUM RATINGS at $+25^{\circ} \mathrm{C}$ Free-Air Temperature for any one Darlington pair (unless otherwise noted)

Output Voltage, $\mathrm{V}_{\mathrm{CE}}$ 50 V Input Voltage,
VIN (ULN-2002, 2003, 2004L) . . . . . . . . . . . . . . . . . . . . 30 V
(ULN-2005L) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 V
Continuous Collector Current, $I_{c}$. . . . . . . . . . . . . . . . . 500 mA
Continuous Input Current, $\mathrm{I}_{\mathbb{N}}$. . . . . . . . . . . . . . . . . . . . 25 mA
Power Dissipation, $P_{D}$ (total package) . . . . . . . . . . . . . 0.96 W*
Operating Ambient Temperature Range, $\mathrm{T}_{\mathrm{A}} .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $T_{s} \ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
*Derate at rate of $7.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $=25^{\circ} \mathrm{C}$.

Device Number Designation

| V $_{\text {cemax) }}$ | 50 V |
| :---: | :---: |
| Ccimax) | 500 mA |
| Logic | Type Number |
| General Purpose | ULN-2001L |
| PMOS, CMOS | ULN-2002L |
| 14-25 V PMOS | ULN-2003L |
| 5 V TL, CMOS | ULN-2004L |
| 6-15 V | ULN-2005L |
| CMOS, PMOS |  |
| High-Output TTL |  |

ELECTRICAL CHARACTERISTICS at $+25^{\circ}$ (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | All | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | ULN-2002L | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{V}_{\mathbb{N}}=6.0 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |
|  |  | ULN-2004L | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{V}_{\mathbb{N}}=1.0 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {celsat }}$ | All | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=250 \mu \mathrm{~A}$ | - | 0.9 | 1.1 | V |
|  |  |  | $\mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=350 \mu \mathrm{~A}$ | - | 1.1 | 1.3 | V |
|  |  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=5 \mu \mathrm{~A}$ | - | 1.3 | 1.6 | V |
| Input Current | InON) | ULN-2002L | $\mathrm{V}_{\mathbb{N}}=17 \mathrm{~V}$ | - | 0.82 | 1.25 | mA |
|  |  | ULN-2003L | $\mathrm{V}_{\mathrm{IN}}=3.85 \mathrm{~V}$ | - | 0.93 | 1.35 | mA |
|  |  | ULN-2004L | $\mathrm{V}_{\mathrm{IN}}=5.0 \mathrm{~V}$ | - | 0.35 | 0.5 | mA |
|  |  |  | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$ | - | 1.0 | 1.45 | $\underline{\mathrm{m} A}$ |
|  |  | ULN-2005L | $\mathrm{V}_{\mathbb{N}}=3.0 \mathrm{~V}$ | - | 1.5 | 2.4 | mA |
|  | $I_{\text {INoff }}$ | All | $\mathrm{I}_{\mathrm{C}}=500 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | 50 | 65 | - | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\text {INON }}$ | ULN-2002L | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA}$ | - | - | 13 | V |
|  |  | ULN-2003L | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}$ | - | - | 2.4 | V |
|  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=250 \mathrm{~mA}$ | - | - | 2.7 | V |
|  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA}$ | - | - | 3.0 | V |
|  |  | $\begin{aligned} & \text { ULN-2004L } \\ & \text { ULN-2004L } \end{aligned}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=125 \mathrm{~mA}$ | - | - | 5.0 | V |
|  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}$ | - | - | 6.0 | V |
|  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=275 \mathrm{~mA}$ | - | - | 7.0 | V |
|  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | - | - | 8.0 | V |
|  |  | ULN-2005L | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | - | - | 2.4 | V |
| DC Forward Current Transfer Ratio | $\mathrm{hfg}_{\text {fe }}$ | ULN-2001L | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | 1000 | - | - | - |
| Input Capacitance | $\mathrm{C}_{\text {IN }}$ | All |  | - | 15 | 25 | pF |
| Turn-On Delay | $\mathrm{t}_{\mathrm{PLH}}$ | All | $0.5 \mathrm{E}_{\text {1N }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 0.25 | 1.0 | $\mu \mathrm{S}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {PHL }}$ | All | $0.5 \mathrm{E}_{\text {IN }}$ to $0.5 \mathrm{E}_{\text {OUT }}$ | - | 0.25 | 1.0 | $\mu \mathrm{S}$ |
| Clamp Diode Leakage Current | $I_{\text {R }}$ | All | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | All | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | 1.7 | 2.0 | V |

## UDN-2522A QUAD BUS TRANSCEIVER

## -Data and Direct Inductive Load Control

## FEATURES

- Driver Output Current to 300 mA
- Driver Output Sustaining Voltage of 50 V
- Pulse-Width Discriminating Receivers
- Internal Receiver Hysteresis
- Compatible with TTL and MOS Logic
- Driver Output Clamp Diodes

Designed for bidirectional flow of data over unbalanced lines, the UDN-2522A quad bus transmitter/receivers feature a unique driver/receiver combination. A 300 mA output current, 50 V sustaining voltage rating, and internal clamp and blocking diodes allow these transmitter/ receivers to directly control loads such as relays and solenoids, as well as the usual line receivers.

The driver stages include a common STROBE input pin for extended control flexibility. The STROBE turns off all four drivers but does not affect receiver operation. Because of the high driver output current, a large number of transmitter/receivers can be connected to a single data bus.

Each receiver's input is internally connected to its companion driver output. The receivers include a pulsewidth discriminator and hysteresis for pulse reconstruction and improved noise immunity. The minimum detectable pulse width is determined by the user's choice of capacitor on the "C" pin for each of the four channels.

The UDN-2522A is rated for operation over the temperature range of $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. It is packaged in a 20-pin dual in-line plastic package with copper leadframe for enhanced power dissipation. The drivers are capable of simultaneously sinking maximum rated current over the full operating temperature range.


3

Driver Output Sustaining Voltage, VCE (sus) . . . . . . . . . . . . . . . . . . . 50 5
Driver Continuous Output Current, Iout ...................... 300 mA
Driver Input Voltage, Vin ............................................ 5.5 V
Receiver Output Current, lout .................................. 50 mA
Receiver Input Voltage, Vin......................................... 70V
Supply Voltage, $V_{c c}$............................................... 7.0 V
Package Power Dissipation, PD ........................... See Graph
Operating Temperature Range, $T_{A} \ldots \ldots . . . . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots \ldots \ldots . . .55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## PARTIAL SCHEMATIC

(1 of 4 Channels)


Dwg. No. W-147
ALLOWABLE AVERAGE POWER DISSIPATION
AS A FUNCTION OF AMBIENT TEMPERATURE


ELECTRICAL CHARACTERISTICS af $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Figure 1 and $2,3,4$, or 5 as specified.

| Characteristic | Test Conditions |  |  |  |  | Limits |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | $V_{C C}$ | Input | Strobe | Outlln | C | Output | Min. | Typ. |

DRIVERS

| Output Leakage Current | 4.5V | Open | 0.8 V | 70V† | Open | Open | - | - | 70 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Saturation Voltage | 4.5V | 2.0 V | 2.0 V | 210 mA | Open | Open | - | 0.2 | 0.4 | V |
|  | 4.5 V | 2.0 V | 2.0 V | 300 mA | Open | Open | - | 0.4 | 0.6 | V |
| Output Sat. Voltage Matching | 4.5 V | 2.0 V | 2.0 V | 210 mA | Open | Open | - | $\pm 20$ | $\pm 50$ | mV |
| Output Sustaining Voltagee ${ }^{\text {a }}$ | 5.0 V | 320 V | 2.0 V | Fig. 2 | Open | Open | 50 | - | - | V |
| OutputV10 tage | 4.5 V | 0.8 V | 2.0 V | $-160 \mu \mathrm{~A}$ | Open | Open | 2.25 | - | - | V |
| Logic Input Voltage | 4.5 V | - | - | Open | Open | Open | 2.0 | - | - | $V$ |
|  | 4.5V | - | - | Open | Open | Open | - | - | 0.8 | V |
| Logic Input Current | 5.5 V | 5.5 V | 2.0 V | Open | Open | Open | - | - | 20 | $\mu \mathrm{A}$ |
|  | 5.5 V | 0.1 V | 2.0 V | Open | Open | Open | -1.0 | - | -20 | $\mu \mathrm{A}$ |
| Strobe Input Current | 5.5 V | 2.0 V | 5.5 V | Open | Open | Open | - | - | 50 | $\mu \mathrm{A}$ |
|  | 5.5 V | 2.0 V | 0.1 V | Open | Open | Open | - | - | -50 | $\mu \mathrm{A}$ |
| Input Clamp Voltage | Open | $-12 \mathrm{~mA}$ | Open | Open | Open | Open | 0 | - | -1.6 | V |
| Propagation Delay Time | 5.5 V | 320 V | 2.0 V | Fig. 3 | Open | Open | - | - | 750 | ns |
|  | 5.5 V | 2.0 V | 32 OV | Fig. 3 | Open | Open | - | - | 750 | ns |
|  | 5.5 V | 320 V | 2.0 V | Fig. 4 | Open | Open | - | - | 1.4 | $\mu \mathrm{s}$ |
|  | 5.5 V | 2.0 V | 320 V | Fig. 4 | Open | Open | - | - | 1.4 | $\mu \mathrm{s}$ |
|  | 4.5 V | 0.3V | 2.0 V | Fig. 3 | Open | Open | - | - | 600 | ns |
|  | 4.5 V | 2.0 V | 053V | Fig. 3 | Open | Open | - | - | 600 | ns |
|  | 4.5V | 0.53V | 2.0 V | Fig. 4 | Open | Open | - | - | 600 | ns |
|  | 4.5 V | 2.0 V | 0.02 V | Fig. 4 | Open | Open | - | - | 600 | ns |
| Output Rise Time | 4.5 V | 320 V | 2.0 V | Fig. 3 | Open | Open | - | - | 175 | ns |
| Ouput Fall Time | 5.5 V | 0.53V | 2.0 V | Fig. 3 | Open | Open | - | - | 175 | ns |
| Clamp Diode Leakage Current | $\mathrm{V}_{\mathrm{R}}=70 \mathrm{~V}$ |  |  | 0.0 V | Open | Open | - | - | 70 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $\mathrm{I}_{\mathrm{F}}=300 \mathrm{~mA}$ |  |  |  | Open | Open | - | 1.6 | 1.8 | V |
| Supply Current (All Drivers) | 5.5 V | 0.0 V | 0.8 V | - | Open | Open | - | - | 20 | mA |
|  | 5.5 V | 2.0 V | 2.0 V | - | Open | Open | - | - | 50 | mA |

## RECEIVERS

| Output Voltage | 4.5V | 0.8V | 2.0 V | Open | 2.0 V | 4.0 mA | - | - | 0.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 4.5 V | 2.0 V | 2.0 V | Open | 0.0 V | $-400 \mu \mathrm{~A}$ | 2.4 | - | - | $V$ |
| Short-Circuit Output Current | 5.5 V | 2.0 V | 2.0 V | Open | Open | 0.0V | -2.0 | - | -50 | mA |
| Input Current | 5.5 V | Open | 0.0 V | 4.0 V | Open | Open | -250 | - | - | $\mu \mathrm{A}$ |
|  | 4.5 V | Open | 0.0 V | 0.1 V | Open | Open | - | - | -500 | $\mu \mathrm{A}$ |
| Input Voltage | 4.5 V | Open | 0.0 V | - | Open | Low | 2.0 | - | - | V |
|  | 4.5 V | Open | 0.0 V | - | Open | High | - | - | 0.8 | V |
| Input Voltage Hysteresis | 4.5 V | Open | 0.0V | 05370 V | Open |  | 250 | - | 775 | mV |
| Propagation Delay Time | 4.5 V | Open | 0.0 V | 053 V | Open | Fig. 5 | - | - | 375 | ns |
|  | 5.5 V | Open | 0.0V | 320 V | Open | Fig. 5 | - | - | 375 | ns |
| Output Fall Time | 5.5 V | Open | 0.0 V | 053 V | Open | Fig. 5 | - | - | 75 | ns |
| Output Rise Time | 5.5V | Open. | 0.0 V | 320 V | Open | Fig. 5 | - | - | 75 | ns |
| Noise Immunity | 5.5 V | Open | 0.0 V | 052V | $0.1 \mu \mathrm{~F}$ | Open | 400 | - | - | $\mu s$ |
|  | 4.5 V | Open | 0.0 V | 052 V | $0.1 \mu \mathrm{~F}$ | Open | - | - | 1400 | $\mu s$ |

Note: Negative current is defined as coming out of (sourcing) the specified device pin.

* $V_{\text {out (suss }}$ is measured with a 5 ms ON pulse, 12 ms after turn-OFF.
†Output clamp diode reverse-biased with $V_{K}=71 \mathrm{~V}$.


## TEST FIGURES



Figure 1


Dwg. No. W-149
Figure 2


Figure 3


Figure 4


Dwg. No. W-152
Figure 5


Dwg. No. W-153

## APPLICATIONS INFORMATION

Systems designers are often concerned with interfacing subsystems and transmitting data a considerable distance. Whether it is to a nearby circuit board or to another unit in a large spread-out system, the quality of the signal reproduced in the receiving unit is dependent on:

Driver characteristics
Transmission line characteristics
Line length
General layout and noise environment
Receiver characteristics
Data transmission rate
Unbalanced (common-mode) data transmission is often preferred, since the cabling requires only a single wire plus ground and the circuits are generally lower in cost. However, the data transmission is susceptible to common-mode noise, such as ground IR noise and crosstalk. For noise immunity, the receiver should include pulse-width discrimination and hysteresis. A bus should not extend out of its subsystem's electronic enclosure without special care. Cables should be in the form of twisted pair or flat cable where the signal wires are alternated with ground wires.

If power loads are not being driven, a high output current drive capability allows party-line operation with a low line impedance. The line can be terminated at both ends and still give considerable noise margin at the receiver.

## TYPICAL APPLICATION



## UDN-2543B QUAD NAND-GATE POWER DRIVER -For Incandescent or Inductive Loads

## FEATURES

- 1.0 A Output Current
- Output Voltage to 60 V
- Low Output-Saturation Voltage
- Integral Output-Suppression Diodes
- Efficient Input/Output Pin Structure
- TTL, CMOS, PMOS, NMOS Compatible
- Over-Current Protected

Providing interface between low-level signal processing circuits and power loads to 240 W , the UDN-2543B quad power driver combines NAND logic gates and highcurrent bipolar outputs. Each of the four independent outputs can sink up to 1 A in the ON state. The outputs have a minimum breakdown voltage of 60 V and a sustaining voltage of 35 V . Inputs are compatible with most TTL, DTL, LSTTL, and 5 V CMOS and PMOS logic systems.

Over-current protection has been designed into the UDN-2543B and typically occurs at 1 A . It protects the device from output short-circuits with supply voltages of up to 25 V . When the maximum driver output current is reached, that output stage is driven linearly. If the overcurrent condition continues, that output driver's thermal

limiting will operate, limiting the driver's power dissipation and junction temperature. The outputs also include transient suppression diodes for use with inductive loads such as relays, solenoids, and dc stepping motors. In display applications, the diodes can be used for the lamptest function.

The UDN-2543B is supplied in a 16 -pin dual in-line plastic package with heat-sink contact tabs. The lead configuration allows easy attachment of an inexpensive heat-sink and fits a standard integrated circuit socket or a printed wiring board layout.

> ABSOLUTE MAXIMUM RATINGS af $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
> Output Voltage, $\mathrm{V}_{\text {CE }}$ 60 V

> Min. Output Sustaining Voltage, $V_{\text {ceisuss) }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 V
> Output Current, I Iour . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . A A*

> Input Voltage, $\mathrm{V}_{\text {IN }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 V
> Package Power Dissipation, $P_{D} \ldots \ldots$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . See Graph

> *0utputs are current limited at approximately 1.0 A per driver and junction temperature limited if current in excess of 1.0 A is attempted. See Circuit Description and Applications Section for further information.

## ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION

 AS A FUNCTION OF TEMPERATURE

## FUNCTIONAL BLOCK DIAGRAM

(1 of 4 Channels)


Dwg. No. D-1005

ELECTRICAL CHARACTERISTICS AT $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ to 5.25 V (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {CEX }}$ | $\mathrm{V}_{\text {OUT }}=60 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {ENABLE }}=2.0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {OUT }}=60 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2.0 \mathrm{~V}, \mathrm{~V}_{\text {ENABLI }}=0.8 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $V_{\text {CESSUS }}$ | $\mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\text {ENABLE }}=0.8 \mathrm{~V}$ | 35 | - | V |
| Output Saturation Voltage | $V_{\text {CESSAD }}$ | $\mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\text {ENABLE }}=2.0 \mathrm{~V}$ | - | 200 | mV |
|  |  | $\mathrm{I}_{\text {OUT }}=400 \mathrm{~mA}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\text {ENABLIE }}=2.0 \mathrm{~V}$ | - | 400 | mV |
|  |  | $\mathrm{I}_{\text {OUT }}=700 \mathrm{~mA}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\text {ENABLE }}=2.0 \mathrm{~V}$ | - | 600 | mV |
| Input Voltage | Logic 1 | $V_{\text {IN(1) }}$ or $V_{\text {Enabie(l) }}$ | 2.0 | - | V |
|  | Logic 0 | $V_{\text {in } 0)}$ or $V_{\text {Enabie(0) }}$ | - | 0.8 | V |
| Input Current | Logic 1 | $V_{\text {IN(1) }}$ or $V_{\text {ENABEE(1) }}=2.0 \mathrm{~V}$ | - | 10 | $\mu \mathrm{A}$ |
|  | Logic 0 | $\mathrm{V}_{\text {IN(0) }}$ or $\mathrm{V}_{\text {ENablet }(0)}=0.8 \mathrm{~V}$ | - | -10 | $\mu \mathrm{A}$ |
| Total Supply Current | $I_{c c}$ | $\mathrm{I}_{\text {OUT }}=700 \mathrm{~mA}, \mathrm{~V}_{\text {IN }}{ }^{*}=\mathrm{V}_{\text {ENABLE }}=2.0 \mathrm{~V}$ | - | 65 | mA |
|  |  | Outputs Open, $\mathrm{V}_{\text {IN }}{ }^{*}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {Enable }}=2.0 \mathrm{~V}$ | - | 15 | mA |
| Clamp Diode Forward Voltage | $V_{F}$ | $\mathrm{I}_{\mathrm{F}}=1.0 \mathrm{~A}$ | - | 1.6 | V |
|  |  | $\mathrm{I}_{\mathrm{F}}=1.5 \mathrm{~A}$ | - | 2.0 | V |
| Clamp Diode Leakage Current | $I_{R}$ | $\mathrm{V}_{\mathrm{R}}=60 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\text {ENABLE }}=2.0 \mathrm{~V}, \mathrm{D}_{1}+\mathrm{D}_{2}$ or $\mathrm{D}_{3}+\mathrm{D}_{4}$ | - | 50 | $\mu \mathrm{A}$ |

*All inputs simultaneously, all other tests are performed with each input tested separately.

## CIRCUIT DESCRIPTION AND APPLICATION

## INCANDESCENT LAMP DRIVER

High incandescent lamp turn-on/in-rush current can destroy semiconductor lamp drivers and contributes to poor lamp reliability. However, lamps with steady-state current ratings up to 700 mA can be driven with the UDN-2543A without the need for warming or current limiting resistors.

When an incandescent lamp is initially turned ON, the cold lamp filament is at minimum resistance and would normally allow a $10 \times$ to $12 \times$ in-rush current. With the UDN-2543A, during turn-on, the high in-rush current is sensed by the internal low-value sense resistor, drive current to the output stage is diverted by the shunting transistor, and the load current is limited to approximately 1 A. During this short transition period, the output driver is driven in a linear fashion. During lamp warmup, the filament resistance increases to its maximum value, the output driver goes into saturation and applies full supply voltage to the lamp.

The internal diodes can be used to perform the lamptest function.

## INDUCTIVE LOAD DRIVER

Bifilar (unipolar) stepper motors can be driven directly. The internal flyback diodes prevent damage to the output transistors by suppressing the high-voltage spikes which occur when turning OFF an inductive load.

## FAULT CONDITIONS

## (Shorted Load or Stalled Motor)

In the event of a shorted load, shorted winding, or stalled motor, the load current will attempt to increase. As described above, the drive current to the output stage is diverted (limiting the load current to about 1 A ), causing the output stage to go linear. As the junction temperature of the output stage increases, the thermal limit circuit will become operational, further decreasing the drive current. The load current (junction temperature) is then a function of ambient temperature, state of remaining drivers, supply voltage, and load resistance. If the fault condition is corrected, the output driver will return to its normal saturated condition.


# SERIES UDN-2580A 8-CHANNEL SOURCE DRIVERS 

## FEATURES

- TTL, CMOS, PMOS, NMOS Compatible
- High Output Current Ratings
- Internal Transient Suppression
- Efficient Input/Output Pin Structure

THIS versatile family of integrated circuits, originally designed to link NMOS logic with high-current inductive loads, will work with many combinations of logic- and load-voltage levels, meeting interface requirements beyond the capabilities of standard logic buffers.

Series UDN-2580A source drivers can drive incandescent, LED, or vacuum fluorescent displays. Internal transient-suppression diodes permit the drivers to be used with inductive loads.

Type UDN-2580A is a high-current source driver used to switch the ground ends of loads that are directly connected to a negative supply. Typical loads are telephone relays, PIN diodes, and LEDs.

Type UDN-2585A is a driver designed for applications requiring low output saturation voltages. Typical loads are low-voltage LEDs and incandescent displays. The eight non-Darlington outputs will simultaneously sustain continuous load currents of -120 mA at ambient temperatures to $+70^{\circ} \mathrm{C}$.

Type UDN-2588A, a high-current source driver similar to Type UDN-2580A, has separate logic and driver supply lines. Its eight drivers can serve as an interface between positive logic (TTL, CMOS, PMOS) or negative logic (NMOS) and either negative or split-load supplies.

Types UDN-2580A and UDN-2588A are rated for operation with output voltages of up to 50 V . Selected devices, carrying the suffix " -1 " on the Sprague part number, have maximum ratings of 80 V .

Types UDN-2580A and UDN-2585A are furnished in 18-pin dual in-line plastic packages; Type UDN-2588A is supplied in a 20 -pin dual in-line plastic package. All input connections are on one side of the packages, output pins on the other, to simplify printed wiring board layout.


UDN-2580A UDN-2585A


UDN-2588A

Output Voltage, $\mathrm{V}_{\text {CE }}$
Supply Voltage, $V_{S}$ (ref. sub.)
Supply Voltage, $\mathrm{V}_{\text {cc }}$ (ref. sub.)
Input Voltage, $\mathrm{V}_{\mathbb{N}}$ (ref. $\mathrm{V}_{s}$ )
Total Current, $I_{c c}+I_{S}$
Substrate Current, $I_{\text {Sub }}$

ABSOLUTE MAXIMUM RATINGS
at $25^{\circ} \mathrm{C}$ Free-Air Temperature
for Any One Driver
(unless otherwise noted)

Allowable Power Dissipation, $\mathrm{P}_{0}$ (single output)
(total package) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2.2 W*
Operating Temperature Range, $T_{A}$ $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
*Derate at the rate of $18 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$

For simplification, these devices are characterized on the following pages with specific voltages for inputs, logic supply ( $\mathrm{V}_{\mathrm{s}}$ ), load supply $\left(\mathrm{V}_{\mathrm{EE}}\right)$, and collector supply ( $\mathrm{V}_{\mathrm{CC}}$ ). Typical use of the UDN-2580A and UDN-2580A-1 is with negative referenced logic. The more common application of the UDN-2585A, UDN-2588A, and UDN-2588A-1 is with positive referenced logic supplies. In application, the devices are capable of operation over a wide range of logic and supply voltage levels:

TYPICAL OPERATING VOLTAGES

| $\mathrm{V}_{\text {s }}$ | $V_{\text {mow }}$ | $V_{\text {muof) }}$ | $\mathrm{V}_{\text {cc }}$ | $\mathrm{V}_{\text {EEIMX) }}$ | Device Type |
| :---: | :---: | :---: | :---: | :---: | :---: |
| OV | -15 V to -3.6 V | -0.5 V to 0 V | NA | -25V | UDN-2585A |
|  |  |  |  | $-50 \mathrm{~V}$ | UDN-2580A |
|  |  |  |  | -80 V | UDN-2580A-1 |
| $+5 \mathrm{~V}$ | 0 V to +1.4 V | +4.5 V to +5 V | NA | -20 V | UDN-2585A |
|  |  |  |  | -45V | UDN-2580A |
|  |  |  |  | -75V | UDN-2580A-1 |
|  |  |  | $\leq 5 \mathrm{~V}$ | -45V | UDN-2588A |
|  |  |  |  | -75V | UDN-2588A-1 |
| +12 V | OV to +8.4 V | +11.5 V to +12 V | NA | -13V | UDN-2585A |
|  |  |  |  | -38V | UDN-2580A |
|  |  |  |  | -68V | UDN-2580A-1 |
|  |  |  | $\leq 12 \mathrm{~V}$ | -38 V | UDN-2588A |
|  |  |  |  | -68V | UDN-2588A-1 |
| +15V | OV to +11.4 V | +14.5 V to +15 V | NA | -10 V | UDN-2585A |
|  |  |  |  | -35 V | UDN-2580A |
|  |  |  |  | -65 V | UDN-2580A-1 |
|  |  |  | $\leq 15 \mathrm{~V}$ | -35 V | UDN2588A |
|  |  |  |  | -65V | UDN-2588A-1 |

NOTE: The substrate must be tied to the most negative point in the external circuit to maintain isolation between drivers and to provide for normal circuit operation.

## UDN-2580A <br> UDN-2580A-1

PARTIAL SCHEMATIC


DWG.NO. A-11,358

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$,
$V_{S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-45 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | UDN-2580A | $\mathrm{V}_{\text {IV }}=-0.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\text {EE }}=-50 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {W }}=-0.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\text {EE }}=-50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | UDN-2580A-1 | $\mathrm{V}_{\text {IV }}=-0.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\text {EE }}=-80 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IV }}=-0.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\text {EE }}=-80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $V_{\text {CESSUS }}$ | UDN-2580A | $\mathrm{V}_{\text {IN }}=-0.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}$, Note 1 | 35 | - | V |
|  |  | UDN-2580A-1 | $\mathrm{V}_{\text {IV }}=-0.4 \mathrm{~V}, \mathrm{~V}_{\text {EE }}=-75 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}$, Note 1 | 50 | - | V |
| Output Saturation Voltage | $\mathrm{V}_{\text {CEISAT) }}$ | Both | $\mathrm{V}_{\mathrm{N}}=-2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-100 \mathrm{~mA}$ | - | 1.8 | $V$ |
|  |  |  | $\mathrm{V}_{\mathbb{N}}=-3.0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-225 \mathrm{~mA}$ | - | 1.9 | V |
|  |  |  | $\mathrm{V}_{\mathbb{I}}=-3.6 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-350 \mathrm{~mA}$ | - | 2.0 | V |
| Input Current | $I_{\text {INON }}$ | Both | $\mathrm{V}_{\mathbb{N}}=-3.6 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-350 \mathrm{~mA}$ | - | -500 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IV }}=-15 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-350 \mathrm{~mA}$ | - | -2.1 | mA |
|  | $I_{\text {IN(OFF) }}$ | Both | $\mathrm{I}_{\text {OUT }}=-500 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$, Note 3 | -50 | - | $\mu \mathrm{A}$ |
| Input Voltage | $\mathrm{V}_{\text {INON }}$ | Both | $\mathrm{I}_{\text {OUT }}=-100 \mathrm{~mA}, \mathrm{~V}_{\text {CE }} \leq 1.8 \mathrm{~V}$, Note 4 | - | -2.4 | V |
|  |  |  | $\mathrm{I}_{\text {OUI }}=-225 \mathrm{~mA}, \mathrm{~V}_{\text {CE }} \leq 1.9 \mathrm{~V}$, Note 4 | - | -3.0 | V |
|  |  |  | $\mathrm{I}_{\text {OUT }}=-350 \mathrm{~mA}, \mathrm{~V}_{\text {CE }} \leq 2.0 \mathrm{~V}$, Note 4 | - | -3.6 | V |
|  | $V_{\text {IVIOFF) }}$ | Both | $\mathrm{I}_{\text {OUT }}=-500 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | -0.2 | - | V |
| Clamp Diode Leakage Current | $\mathrm{I}_{\mathrm{R}}$ | UDN-2580A | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  | UDN-2580A-1 | $\mathrm{V}_{\mathrm{R}}=80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | Both | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | 2.0 | V |
| Input Capacitance | $\mathrm{C}_{\text {W }}$ | Both |  | - | 25 | pF |
| Turn-On Delay | $t_{\text {PHLL }}$ | Both | $0.5 \mathrm{E}_{\text {IN }}$ to $0.5 \mathrm{E}_{\text {Out }}$ | - | 5.0 | $\mu \mathrm{S}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {PH }}$ | Both | $0.5 \mathrm{E}_{\text {IN }}$ to $0.5 \mathrm{E}_{\text {Out }}$ | - | 5.0 | $\mu \mathrm{s}$ |

NOTES: 1. Pulsed test, $t_{p} \leq 300 \mu \mathrm{~s}$, duty cycle $\leq 2 \%$.
2. Negative current is defined as coming out of the specified device pin.
3. The $I_{\text {wioff }}$ current limit guarantees against partial turn-on of the output.
4. The $\mathrm{V}_{\mathbb{N}(0,0)}$ voltage limit guarantees a minimum output source current per the specified conditions.
5. The substrate must always be tied to the most negative point and must be at least 4.0 V below $V_{s}$.

## UDN-2585A

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$,
$\mathrm{V}_{\mathrm{S}}=\mathbf{O} \mathrm{V}, \mathrm{V}_{\mathrm{EE}}=-20 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cEx }}$ | $\mathrm{V}_{\mathbb{W}}=-0.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\text {EE }}=-25 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathbb{W}}=-0.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\text {EE }}=-25 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {cessus) }}$ | $\mathrm{V}_{\mathbb{N}}=-0.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}$, Note 1 | 15 | - | V |
| Output Saturation Voltage | $V_{\text {CEISAT }}$ | $\mathrm{V}_{\mathbb{N}}=-4.6 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-60 \mathrm{~mA}$ | - | 1.1 | V |
|  |  | $\mathrm{V}_{\mathbb{W}}=-4.6 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-120 \mathrm{~mA}$ | - | 1.2 | V |
| Input Current | $\mathrm{I}_{\text {INON }}$ | $\mathrm{V}_{\mathbb{N}}=-4.6 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-120 \mathrm{~mA}$ | - | -1.6 | mA |
|  |  | $\mathrm{V}_{\mathbb{W}}=-14.6 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-120 \mathrm{~mA}$ | - | -5.0 | mA |
| Input Voltage | $\mathrm{V}_{\text {IN(ON) }}$ | $\mathrm{I}_{\text {OUT }}=-120 \mathrm{~mA}, \mathrm{~V}_{\text {CE }} \leq 1.2 \mathrm{~V}$, Note 3 | - | -4.6 | V |
|  | $\mathrm{V}_{\text {W(0FF) }}$ | $\mathrm{I}_{\text {OUT }}=-100 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | -0.4 | - | V |
| Clamp Diode Leakage Current | $I_{\text {R }}$ | $\mathrm{V}_{\mathrm{R}}=25 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | $\mathrm{I}_{\mathrm{F}}=120 \mathrm{~mA}$ | - | 2.0 | V |
| Input Capacitance | $\mathrm{C}_{\text {IN }}$ |  | - | 25 | pF |
| Turn-On Delay | $t_{\text {PHL }}$ | $0.5 \mathrm{E}_{\text {IN }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 5.0 | $\mu \mathrm{S}$ |
| Turn-Off Delay | $t_{\text {PLH }}$ | $0.5 \mathrm{E}_{\text {IN }}$ to $0.5 \mathrm{E}_{\text {Out }}$ | - | 5.0 | $\mu \mathrm{s}$ |

NOTES: 1. Pulsed test, $\mathrm{t}_{\mathrm{p}} \leq 300 \mu \mathrm{~s}$, duty cycle $\leq 2 \%$.
2. Negative current is defined as coming out of the specified device pin.
3. The $\mathrm{V}_{\mathbb{I N O N S}}$ voltage limit guarantees a minimum output source current per the specified conditions.
4. The substrate must always be tied to the most negative point and must be at least 4.0 V below $V_{S}$.

## PARTIAL SCHEMATIC



OWG.NO. A-11,360


## UDN-2588A <br> UDN-2588A-1

PARTIAL SCHEMATIC


Dng.no. A-11,361


DWG.NO. A-11, 357

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$,
$\mathbf{V}_{\mathrm{S}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-40 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {CEX }}$ | UDN-2588A | $\mathrm{V}_{\text {IN }} \geq 4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\text {EE }}=-45 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IN }} \geq 4.6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\text {EE }}=-45 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | UDN-2588A-1 | $\mathrm{V}_{\text {IN }} \geq 4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\text {EE }}=-75 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathbb{N}} \geq 4.6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\text {EE }}=-75 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {CESSUS }}$ | UDN-2588A | $\mathrm{V}_{\text {IV }} \geq 4.6 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}$, Note 1 | 35 | - | V |
|  |  | UDN-2588A-1 | $\mathrm{V}_{\mathbb{N}} \geq 4.6 \mathrm{~V}, \mathrm{~V}_{\text {EE }}=-70 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}$, Note 1 | 50 | - | V |
| Output Saturation Voltage | $\mathrm{V}_{\text {CEESAT }}$ | Both | $\mathrm{V}_{\mathbb{W}}=2.6 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-100 \mathrm{~mA}$, Ref. $\mathrm{V}_{\text {cc }}$ | - | 1.8 | V |
|  |  |  | $\mathrm{V}_{\mathbb{N}}=2.0 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=-225 \mathrm{~mA}$, Ref. $\mathrm{V}_{\text {cc }}$ | - | 1.9 | V |
|  |  |  | $\mathrm{V}_{\mathbb{N}}=1.4 \mathrm{~V}$, $\mathrm{I}_{\text {out }}=-350 \mathrm{~mA}$, Ref. $\mathrm{V}_{\text {cc }}$ | - | 2.0 | V |
| Input Current | $\mathrm{I}_{\text {M }}$ | Both | $\mathrm{V}_{\mathbb{N}}=1.4 \mathrm{~V}, \mathrm{I}_{\text {OUt }}=-350 \mathrm{~mA}$ | - | -500 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-30 \mathrm{~V}, \mathrm{~V}_{\mathbb{I}}=0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-350 \mathrm{~mA}$ | - | -2.1 | mA |
|  | $\mathrm{I}_{\text {INOFF) }}$ | Both | $\mathrm{I}_{\text {OUT }}=-500 \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$, Note 3 | -50 | - | $\mu \mathrm{A}$ |
| Input Voltage | $\mathrm{V}_{\text {INON }}$ | Both | $\mathrm{I}_{\text {OUT }}=-100 \mathrm{~mA}, \mathrm{~V}_{\text {CE }} \leq 1.8 \mathrm{~V}$, Note 4 | - | 2.6 | V |
|  |  |  | $\mathrm{I}_{\text {OUT }}=-225 \mathrm{~mA}, \mathrm{~V}_{\text {CE }} \leq 1.9 \mathrm{~V}$, Note 4 | - | 2.0 | V |
|  |  |  | $\mathrm{I}_{\text {OUT }}=-350 \mathrm{~mA}, \mathrm{~V}_{\text {CE }} \leq 2.0 \mathrm{~V}$, Note 4 | - | 1.4 | V |
|  | $V_{\text {In(off }}$ | Both | $\mathrm{I}_{\text {OUT }}=-500 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | 4.8 | - | V |
| Clamp Diode Leakage Current | $I_{R}$ | UDN-2588A | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  | UDN-2588A-1 | $\mathrm{V}_{\mathrm{R}}=80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | Both | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | 2.0 | V |
| Input Capacitance | $\mathrm{C}_{\text {IN }}$ | Both |  | - | 25 | pF |
| Turn-On Delay | $\mathrm{t}_{\text {PHL }}$ | Both | $0.5 \mathrm{E}_{\text {IN }}$ to $0.5 \mathrm{E}_{\text {Out }}$ | - | 5.0 | $\mu \mathrm{S}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {PLH }}$ | Both | $0.5 \mathrm{E}_{\text {IN }}$ to $0.5 \mathrm{E}_{\text {Out }}$ | - | 5.0 | $\mu \mathrm{S}$ |

NOTES: 1. Pulsed test, $\mathrm{t}_{\mathrm{p}} \leq 300 \mu \mathrm{~s}$, duty cycle $\leq 2 \%$.
2. Negative current is defined as coming out of the specified device pin.
3. The $I_{\mathbb{N} \text { (off) }}$ current limit guarantees against partial turn-on of the output.
4. The $V_{V_{\text {INON }}}$ voltage limit guarantees a minimum output source current per the specified conditions.
5. The substrate must always be tied to the most negative point and must be at least 4.0 V below $\mathrm{V}_{\mathrm{s}}$.
6. $V_{C C}$ must never be more positive than $V_{S}$.


ALLOWABLE PEAK COLLECTOR CURRENT AT $\mathbf{7 0}^{\circ} \mathrm{C}$ AS A FUNCTION OF DUTY CYCLE


## TYPICAL APPLICATIONS



COMMON-CATHODE LED DRIVER


TELECOMMUNICATIONS
RELAY DRIVER
(Negative Logic)


TELECOMMUNICATIONS RELAY DRIVER
(Positive Logic)


VACUUM FLUORESCENT DISPLAY DRIVER
(Split Supply)

## UDN-2595A 8-CHANNEL CURRENT-SINK DRIVER

## FEATURES

- 200 mA Current Rating
- Low Saturation Voltage
- TL, CMOS, NMOS Compatible
- Efficient Input/0utput Pin Format
- 18-Pin Dual In-Line Plastic Package

DEVELOPED for use with low-voltage LED and incandescent displays requiring low output saturation voltage, Type UDN-2595A meets many other interface needs, including those exceeding the capabilities of standard logic buffers.

The eight non-Darlington outputs of this driver can simultaneously sink load currents of 100 mA at ambient temperatures of up to $+85^{\circ} \mathrm{C}$.

The eight-channel driver's active low inputs can be linked directly to TTL, Schottky TTL, DTL, 5 to 16 V CMOS, and NMOS logic. All input connections are on one side of the package, output connections on the other, for simplified layout of printed wiring boards.

Type UDN-2595A is supplied in an 18-pin dual-in-line plastic package with a copper lead frame that maximizes the driver's power-handling capabilities. A hermetically sealed version of Type UDN-2595A, with reduced package power dissipation ratings, is available on special order.

This device complements Sprague Type UDN2585A, an eight-channel source driver.


## ABSOLUTE MAXIMUM RATINGS at $25^{\circ} \mathrm{C}$ Free-Air Temperature

 for any one driver (unless otherwise noted)Output Voltage, $\mathrm{V}_{\text {CE }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 V
Supply Voltage, $\mathrm{V}_{\mathrm{S}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 V
Input Voltage, $\mathrm{V}_{\mathbb{N}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 V
Output Collector Current, Ic . . . . . . . . . . . . . . . . . . . 200 mA
Ground Terminal Current, $\mathrm{I}_{\text {GNo }}$. . . . . . . . . . . . . . . . . . . . 1.6 A
Allowable Power Dissipation, $P_{D}$
(single output)
1.0 W
(total package) . . . . . . . . . . . . . . . . . . . . . . . . . 2.2 W*
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}} \ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
*Derate at the rate of $18 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+25^{\circ} \mathrm{C}$.

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5.0 \mathrm{~V}$ (unless otherwise noted).

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | $\mathrm{V}_{\text {IN }} \geq 4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=20 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }} \geq 4.6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=20 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $\mathrm{V}_{\text {CEISAT }}$ | $\mathrm{V}_{\mathbb{N}}=0.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=50 \mathrm{~mA}$ | - | 0.5 | V |
|  |  | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}$ | - | 0.6 | V |
| Input Current | $I_{\text {IVON) }}$ | $\mathrm{V}_{\mathbb{N}}=0.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}$ | - | -1.6 | mA |
|  |  | $\mathrm{V}_{\mathbb{N}}=0.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}, \mathrm{~V}_{S}=15 \mathrm{~V}$ | - | -5.0 | mA |
| Input Voltage | $V_{\text {IVOON }}$ | $\mathrm{I}_{\text {Out }}=100 \mathrm{~mA}, \mathrm{~V}_{\text {out }} \leq 0.6 \mathrm{~V}, \mathrm{~V}_{\text {S }}=5 \mathrm{~V}$ | - | 0.4 | V |
|  | $V_{\text {INOFF) }}$ | $\mathrm{I}_{\text {Out }}=100 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | 4.6 | - | V |
| Input Capacitance | $\mathrm{C}_{\text {N }}$ |  | - | 25 | pF |
| Supply Current | $\mathrm{I}_{\text {SS }}$ | $\mathrm{V}_{\text {W }}=0.4 \mathrm{~V}, \mathrm{I}_{\text {out }}=100 \mathrm{~mA}$ | - | 6.0 | mA |
|  |  | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}, \mathrm{~V}_{S}=15 \mathrm{~V}$ | - | 20 | mA |

NOTES:

1. Negative current is defined as coming out of the specified device pin.
2. The $V_{\text {wrow }}$ voltage limit guarantees a minimum output sink current per the specified conditions.
3. $I_{s s}$ is measured with any one of eight drivers turned 0 N .


## UDN-2596A THROUGH UDN-2599A 8-CHANNEL SATURATED SINK DRIVERS

## FEATURES

- Low Output on Voltages
- Up to 1.0A Sink Capability
- 50V Min. Output Breakdown
- Output Transient-Suppression Diodes
- Output Pull-Down for Fast Turn-Off
- TTL, CMOS Compatible Inputs

Low output saturation voltages at high load currents are provided by UDN-2596A through UDN2599A sink driver ICs. These devices can be used as interface buffers between standard low-power digital logic (particularly MOS) and high-power loads such as relays, solenoids, stepping motors, and LED or incandescent displays. The eigt.* saturated sink drivers in each device feature high-voltage, highcurrent open-collector outputs. Transient suppression clamp diodes and a minimum 35 V output sustaining voltage allow their use with many inductive loads.

The saturated (non-Darlington) NPN outputs provide low collector-emitter voltage drops as well as improved turn-off times due to an active pull-down function within the output predrive section. The UDN2596A and UDN-2598A are for use with output loads to 500 mA while the UDN-2597A and UDN-2599A are for use with loads to 1 A. Adjacent outputs may be paralleled for higher load currents.

ONE OF EIGHT DRIVERS



Inputs require very low input current and are activated by a low logic level consistent with the much greater sinking capability associated with NMOS, CMOS, and TTL logic. The UDN-2596A and UDN2597A are rated for use with 5 V logic levels while the UDN-2598A and UDN-2599A are for use with 10 V to 12 V logic levels.

All devices are furnished in 20-pin DIP packages with copper leadframes for improved thermal characteristics.

ABSOLUTE MAXIMUM RATINGS
at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
Output Voltage, $\mathrm{V}_{\mathrm{CE}}$
50 V
Output Current, I $_{\text {OUt }}$
(UDN-2596/98A) . . . . . . . . . . . . . . . . . 500 mA
(UDN-2597/99A) . . . . . . . . . . . . . . . . . . . . . 1.0A
Supply Voltage, $\mathrm{V}_{\text {CC }}$
(UDN-2596/97A) . . . . . . . . . . . . . . . . . . . . . . 7.0 V
(UDN-2598/99A) . . . . . . . . . . . . . . . . . . . . . . 15V
Input Voltage, $\mathrm{V}_{\mathrm{IN}}$
(UDN-2596/97A) . . . . . . . . . . . . . . . . . . . . . 7.0V
(UDN-2598/99A) . . . . . . . . . . . . . . . . . . . . . 15V
Package Power Dissipation, $\mathrm{P}_{\mathrm{D}}$. . . . . . . . . . . . . 2.27W*
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}} \ldots-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

[^19]ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\text {Cc }}=5.0 \mathrm{~V}$ (UDN-2596/97A) or 12 V (UDN-2598/99A)

| Characteristics | Symbol | Applicable Devices* | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. | Units |
| Output Leakage Current | $I_{\text {cex }}$ | All | $\mathrm{V}_{\text {OUT }}=50 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2.4 \mathrm{~V}$ | - | 10 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $V_{\text {CE(sus) }}$ | 2596/98 | $\mathrm{I}_{\text {OUT }}=300 \mathrm{~mA}, \mathrm{~L}=2 \mathrm{mH}$ | 35 | - | V |
|  |  | 2597/99 | $\mathrm{I}_{\text {OUt }}=750 \mathrm{~mA}, \mathrm{~L}=2 \mathrm{mH}$ | 35 | - | V |
| Output Saturation Voltage | $V_{\text {CE(SAT }}$ | 2596/98 | $\mathrm{I}_{\text {OUT }}=300 \mathrm{~mA}$ | - | 0.5 | V |
|  |  | 2597/99 | $\mathrm{I}_{\text {OUT }}=750 \mathrm{~mA}$ | - | 1.0 | V |
| Clamp Diode Leakage Current | $I_{R}$ | All | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | - | 10 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{F}$ | 2596/98 | $\mathrm{I}_{\mathrm{F}}=300 \mathrm{~mA}$ | - | 1.8 | V |
|  |  | 2597/99 | $\mathrm{I}_{\mathrm{F}}=750 \mathrm{~mA}$ | - | 1.8 | V |
| Logic Input Current | $\operatorname{lin}(0)$ | 2596/97 | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ | - | -15 | $\mu \mathrm{A}$ |
|  |  | 2598/99 | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ | - | -50 | $\mu \mathrm{A}$ |
|  | $\operatorname{lin}_{\text {(1) }}$ | 2596/97 | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ | - | 10 | $\mu \mathrm{A}$ |
|  |  | 2598/99 | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$ | - | 10 | $\mu \mathrm{A}$ |
| Supply Current (per driver) | $\mathrm{ICC(ON)}$ | 2596/98 | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ | - | 6.0 | mA |
|  |  | 2597/99 | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ | - | 22 | mA |
|  | ICC(OFF) | 2596/97 | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ | - | 1.3 | mA |
|  |  | 2598/99 | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ | - | 2.0 | mA |
| Turn-On Delay | $\mathrm{t}_{\mathrm{pdo}}$ | All | $0.5 \mathrm{E}_{\text {IN }}$ to $0.5 \mathrm{E}_{\text {OUt }}$ | - | 3.0 | $\mu \mathrm{S}$ |
| Turn-Off Delay | $\mathrm{t}_{\mathrm{pd} 1}$ | All | $0.5 \mathrm{E}_{\text {IN }}$ to $0.5 \mathrm{E}_{\text {OUT }}$ | - | 2.0 | $\mu \mathrm{S}$ |

*Complete part number includes prefix UDN- and suffix A, e.g. UDN-2596A.

RECOMMENDED OPERATING CONDITIONS
TYPICAL APPLICATION DUAL STEPPER MOTOR DRIVE

| Type Number | Logic | I |
| :--- | :---: | :---: |
| Out |  |  |
| UDN-2596A | 5.0 V | 300 mA |
| UDN-2597A | 5.0 V | 750 mA |
| UDN-2598A | $10-12 \mathrm{~V}$ | 300 mA |
| UDN-2599A | $10-12 \mathrm{~V}$ | 750 mA |

Note: Pins 2 and 12 must both be connected to power ground.


# SERIES ULN-2800A HIGH-VOLTAGE, HIGH-CURRENT DARLINGTON TRANSISTOR ARRAYS 

IDEALLY SUITED for interfacing between lowlevel digital logic circuitry and high-power peripheral loads, the Series ULN-2800A high-voltage, highcurrent Darlington transistor arrays feature peak load current ratings of 600 mA (Series ULN-2800A and ULN-2820A) or 750 mA (Series ULN-2810A) for each of the eight drivers in each device. Under the proper conditions, high-power loads of up to 4A at 50 V ( 200 W at $23 \%$ duty cycle) or 3.2 A at 95 V ( 304 W at $33 \%$ duty cycle) can be controlled. Typical loads include relays, solenoids, stepping motors, multiplexed LED and incandescent displays, and heaters. All devices feature open collector outputs and integral diodes for inductive load transient suppression.

The Series ULN-2801A devices are general purpose arrays which may be used with standard bipolar digital logic using external current limiting, or with most PMOS or CMOS directly. All are pinned with outputs opposite inputs to facilitate ease of circuit board layout and are priced to compete directly with discrete transistor alternatives.

The Series ULN-2802A was specifically designed for use with 14 to 25 V PMOS devices. Each input has a Zener diode and resistor in series to limit the input current to a safe value in that application. The Zener diode also means excellent noise immunity for these devices.

The Series ULN-2803A has a $2.7 \mathrm{k} \Omega$ series base resistor to each Darlington pair, and thus allows operation directly with TTL or CMOS operating at a supply voltage of 5 V . These devices will handle numerous interface needs - particularly those beyond the capabilities of standard logic buffers.

The Series ULN-2804A features a $10.5 \mathrm{k} \Omega 2$ series input resistor to permit their operation directly from CMOS or PMOS outputs utilizing supply voltages of 6 to 15 V . The required input current is below that of the Series ULN-2803A while the required input voltage is less than that required by the Series ULN-2802A.

The Series ULN-2805A is especially designed for use with standard and Schottky TTL where higher output currents are required and loading of the logic


DHG. No. A-10. 322
output is not a concern. These devices will sink a minimum of 350 mA when driven from a "totem pole" logic output.

The Series ULN-2800A is the standard highvoltage, high-current Darlington array. The output transistors are capable of sinking 500 mA and will withstand at least 50 V in the OFF state. Outputs may be paralleled for higher load current capability. The Series ULN-2810A devices are similar except that they will sink 600 mA . The Series ULN-2820A will withstand 95 V in the OFF state.

All Series ULN-2800A Darlington arrays are furnished in an 18-pin dual in-line plastic package.

Device Type Number Designation

| $\begin{aligned} V_{C E(M A X)} & = \\ I_{C(\text { MAX })} & = \end{aligned}$ | $\begin{gathered} 50 \mathrm{~V} \\ 500 \mathrm{~mA} \end{gathered}$ | $\begin{gathered} 50 \mathrm{~V} \\ 600 \mathrm{~mA} \end{gathered}$ | $\begin{gathered} 95 \mathrm{~V} \\ 500 \mathrm{~mA} \end{gathered}$ |
| :---: | :---: | :---: | :---: |
|  | Type Number |  |  |
| General Purpose PMOS, CMOS | ULN-2801A | ULN-2811A | ULN-2821A |
| $\begin{gathered} 14-25 \mathrm{~V} \\ \text { PMOS } \end{gathered}$ | ULN-2802A | ULN-2812A | ULN-2822A |
| $\begin{gathered} 5 \mathrm{~V} \\ \mathrm{TTL}, \mathrm{CMOS} \end{gathered}$ | ULN-2803A | ULN-2813A | ULN-2823A |
| $\begin{array}{\|c\|} \hline 6 \cdot 15 \mathrm{~V} \\ \text { CMOS, PMOS } \end{array}$ | ULN-2804A | ULN-2814A | ULN-2824A |
| High Output | ULN-2805A | ULN-2815A | ULN-2825A |

## ABSOLUTE MAXIMUM RATINGS at $25^{\circ} \mathrm{C}$ Free-Air Temperature for any one Darlington pair (unless otherwise noted)

| Output Voltage, $\mathrm{V}_{\text {CE }}$ (Series ULN-2800, 2810A) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50.5 |  |
| :---: | :---: |
| (Series ULN-2820A) | 95 V |
| Input Voltage, $\mathrm{V}_{\text {IN }}$ (Series ULN-2802, 2803, 2804A) | 30 V |
| (Series ULN-2805A) | 15 V |
| Continuous Collector Current, $\mathrm{I}_{C}$ (Series ULN-2800, 2820A) | 500 mA |
| (Series ULN-2810A)..... |  |
| Continuous Base Current, $I_{B}$ | 25 mA |
| Power Dissipation, $\mathrm{P}_{\mathrm{D}}$ (one Darlington pair) |  |
| (total package). | 2.25 W* |
|  <br>  |  |
|  |  |

*Derate at the rate of $18.18 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
Under normal operating conditions, these devices will sustain 350 mA per output with $\mathrm{V}_{\text {CE(SAT) }}=1.6 \mathrm{~V}$ at $50^{\circ} \mathrm{C}$ with a pulse width of 20 ms and a duty cycle of $40 \%$.

## PARTIAL SCHEMATICS



Dwi. no. A-9535
Series ULN-2801A (each driver)


DWG. Ho. A-9650

Series ULN-2802A
(each driver)


DWG. No. A-965

Series ULN-2803A
(each driver)


DWG. MO. A-9898A

Series ULN-2804A
(each driver)


Series ULN-2805A
(each driver)

## SERIES ULN-2800A

## ELECTRICAL CHARACTERISTICS at $25^{\circ} \mathrm{C}$ (unless otherwise noted)

| Characteristic | Symbol | Test Fig. | Applicable Deviçes | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {CEX }}$ | 1A | All | $\mathrm{V}_{C E}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | 1B | ULN-2802A | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{V}_{\text {IN }}=6.0 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |
|  |  |  | ULN-2804A | $\mathrm{V}_{\mathrm{CE}}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=1.0 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $\mathrm{V}_{\text {CE(SAT }}$ | 2 | All | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=250 \mu \mathrm{~A}$ | - | 0.9 | 1.1 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=350 \mu \mathrm{~A}$ | - | 1.1 | 1.3 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=500 \mu \mathrm{~A}$ | - | 1.3 | 1.6 | V |
| Input Current | $I_{\text {IN(ON) }}$ | 3 | ULN-2802A | $\mathrm{V}_{\mathrm{IN}}=17 \mathrm{~V}$ | - | 0.82 | 1.25 | mA |
|  |  |  | ULN-2803A | $\mathrm{V}_{\mathrm{IN}}=3.85 \mathrm{~V}$ | - | 0.93 | 1.35 | mA |
|  |  |  | ULN-2804A | $\mathrm{V}_{\text {IN }}=5.0 \mathrm{~V}$ | - | 0.35 | 0.5 | mA |
|  |  |  |  | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$ | - | 1.0 | 1.45 | mA |
|  |  |  | ULN-2805A | $\mathrm{V}_{\text {IN }}=3.0 \mathrm{~V}$ | - | 1.5 | 2.4 | mA |
|  | $\mathrm{I}_{\text {IN(OFF) }}$ | 4 | All | $\mathrm{I}_{\mathrm{C}}=500 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | 50 | 65 | - | $\mu \mathrm{A}$ |
| Input Voltage | $\mathrm{V}_{\text {IN(ON) }}$ | 5 | ULN-2802A | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA}$ | - | - | 13 | V |
|  |  |  | ULN-2803A | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}$ | - | - | 2.4 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=250 \mathrm{~mA}$ | - | - | 2.7 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA}$ | - | - | 3.0 | V |
|  |  |  | ULN-2804A | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=125 \mathrm{~mA}$ | - | - | 5.0 | V |
|  |  |  |  | $\mathrm{V}_{C E}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}$ | - | - | 6.0 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=275 \mathrm{~mA}$ | - | - | 7.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | - | - | 8.0 | V |
|  |  |  | ULN-2805A | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | - | - | 2.4 | V |
| D-C Forward Current Transfer Ratio | $\mathrm{h}_{\mathrm{FE}}$ | 2 | ULN-2801A | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | 1000 | - | - |  |
| Input Capacitance | $\mathrm{C}_{\text {IN }}$ | - | All |  | - | 15 | 25 | pF |
| Turn-0n Delay | ton | - | All | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 0.25 | 1.0 | $\mu \mathrm{S}$ |
| Turn-Off Delay | toff | - | All | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 0.25 | 1.0 | $\mu \mathrm{S}$ |
| Clamp Diode Leakage Current | $I_{R}$ | 6 | All | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{F}$ | 7 | All | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | 1.7 | 2.0 | V |

## SERIES ULN-2810A

ELECTRICAL CHARACTERISTICS at $25^{\circ} \mathrm{C}$ (unless otherwise noted)

| Characteristic | Symbol | Test Fig. | Applicable Devices | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {CEX }}$ | 1A | All | $V_{C E}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{C E}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | 1B | ULN-2812A | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=6.0 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |
|  |  |  | ULN-2814A | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{V}_{\text {IN }}=1.0 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {CEISAT }}$ | 2 | All | $\mathrm{I}_{C}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=350 \mu \mathrm{~A}$ | - | 1.1 | 1.3 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=500 \mu \mathrm{~A}$ | - | 1.3 | 1.6 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=600 \mu \mathrm{~A}$ | - | 1.7 | 1.9 | V |
| Input Current | $\mathrm{I}_{\text {IN(ON) }}$ | 3 | ULN-2812A | $\mathrm{V}_{\mathrm{IN}}=17 \mathrm{~V}$ | - | 0.82 | 1.25 | mA |
|  |  |  | ULN-2813A | $\mathrm{V}_{\mathbb{I}}=3.85 \mathrm{~V}$ | - | 0.93 | 1.35 | mA |
|  |  |  | ULN-2814A | $\mathrm{V}_{\text {IN }}=5.0 \mathrm{~V}$ | - | 0.35 | 0.5 | mA |
|  |  |  |  | $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ | - | 1.0 | 1.45 | mA |
|  |  |  | ULN-2815A | $\mathrm{V}_{\text {IN }}=3.0 \mathrm{~V}$ | - | 1.5 | 2.4 | mA |
|  | $\mathrm{I}_{\text {IN(OFF) }}$ | 4 | All | $\mathrm{I}_{\mathrm{C}}=500 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | 50 | 65 | - | $\mu \mathrm{A}$ |
| Input Voltage | $\mathrm{V}_{\text {IN(ON) }}$ | 5 | ULN-2812A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}$ | - | - | 17 | V |
|  |  |  | ULN-2813A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=250 \mathrm{~mA}$ | - | - | 2.7 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA}$ | - | - | 3.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}$ | - | - | 3.5 | V |
|  |  |  | ULN-2814A | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=275 \mathrm{~mA}$ | - | - | 7.0 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | - | - | 8.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}$ | - | -- | 9.5 | V |
|  |  |  | ULN-2815A | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}$ | - | - | 2.6 | V |
| D-C Forward Current Transfer Ratio | $\mathrm{h}_{\mathrm{FE}}$ | 2 | ULN-2811A | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | 1000 | - | - |  |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}$ | 900 | - | - |  |
| Input Capacitance | $\mathrm{C}_{\text {IN }}$ | - | All |  | - | 15 | 25 | pF |
| Turn-On Delay | ton | - | All | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 0.25 | 1.0 | $\mu \mathrm{S}$ |
| Turn-Off Delay | toff | - | All | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 0.25 | 1.0 | $\mu \mathrm{S}$ |
| Clamp DiodeLeakage Current | $I_{R}$ | 6 | All | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode | $V_{F}$ | 7 | All | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | 1.7 | 2.0 | V |
| Forward Voltage |  |  |  | $\mathrm{I}_{\mathrm{F}}=500 \mathrm{~mA}$ | - | 2.1 | 2.5 | V |

## SERIES ULN-2820A

ELECTRICAL CHARACTERISTICS at $25^{\circ} \mathrm{C}$ (unless otherwise noted)

| Characteristic | Symbol | Test Fig. | Applicable Devices | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {CEX }}$ | 1 A | All | $V_{C E}=95 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=95 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | 1B | ULN-2822A | $\mathrm{V}_{\text {CE }}=95 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{V}_{\text {IN }}=6.0 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |
|  |  |  | ULN-2824A | $\mathrm{V}_{\text {CE }}=95 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}, \mathrm{V}_{\text {IN }}=1.0 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {CEISAT }}$ | 2 | All | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=250 \mu \mathrm{~A}$ | - | 0.9 | 1.1 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=350 \mu \mathrm{~A}$ | - | 1.1 | 1.3 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=500 \mu \mathrm{~A}$ | - | 1.3 | 1.6 | V |
| Input Current | $\mathrm{I}_{\mathrm{N}(\mathrm{ON})}$ | 3 | ULN-2822A | $\mathrm{V}_{\mathrm{IN}}=17 \mathrm{~V}$ | - | 0.82 | 1.25 | mA |
|  |  |  | ULN-2823A | $\mathrm{V}_{\mathbb{I N}}=3.85 \mathrm{~V}$ | -- | 0.93 | 1.35 | mA |
|  |  |  | ULN-2824A | $\mathrm{V}_{\text {IN }}=5.0 \mathrm{~V}$ | - | 0.35 | 0.5 | mA |
|  |  |  |  | $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ | - | 1.0 | 1.45 | mA |
|  |  |  | ULN-2825A | $\mathrm{V}_{\text {IN }}=3.0 \mathrm{~V}$ | - | 1.5 | 2.4 | mA |
|  | $\mathrm{I}_{\text {IN(OFF) }}$ | 4 | All | $\mathrm{I}_{\mathrm{C}}=500 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | 50 | 65 | - | $\mu \mathrm{A}$ |
| Input Voltage | $\mathrm{V}_{\text {IN(ON) }}$ | 5 | ULN-2822A | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA}$ | - | - | 13 | V |
|  |  |  | ULN-2823A | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}$ | - | - | 2.4 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=250 \mathrm{~mA}$ | - | - | 2.7 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA}$ | - | - | 3.0 | V |
|  |  |  | ULN-2824A | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=125 \mathrm{~mA}$ | - | - | 5.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}$ | - |  | 6.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=275 \mathrm{~mA}$ | - | - | 7.0 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | - | - | 8.0 | V |
|  |  |  | ULN-2825A | $\mathrm{V}_{C E}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | - | - | 2.4 | V |
| D-C Forward Current Transfer Ratio | $\mathrm{h}_{\mathrm{fE}}$ | 2 | ULN-2821A | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | 1000 | - | - |  |
| Input Capacitance | $\mathrm{C}_{\text {IN }}$ |  | All |  | - | 15 | 25 | pF |
| Turn-On Delay | ton |  | All | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 0.25 | 1.0 | $\mu \mathrm{S}$ |
| Turn-0ff Delay | toff |  | All | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 0.25 | 1.0 | $\mu \mathrm{S}$ |
| Clamp Diode Leakage Current | $\mathrm{I}_{\mathrm{R}}$ | 6 | All | $\mathrm{V}_{\mathrm{R}}=95 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{R}}=95 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | -- | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{F}$ | 7 | All | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | 1.7 | 2.0 | V |

## TEST FIGURES



FIGURE IA


FIGURE 2


FIGURE 4


FIGURE 6


FIGURE IB

figure 3


FIGURE 5


FIGURE 7

COLLECTOR CURRENT
AS A FUNCTION OF SATURATION VOLTAGE


COLLECTOR CURRENT
AS A FUNCTION OF INPUT CURRENT


ALLOWABLE AVERAGE POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE


PEAK COLLECTOR CURRENT AS A FUNCTION OF DUTY CYCLE


3



SERIES ULN-2802A


SERIES ULN-2803A


SERIES ULN-2804A


SERIES ULN-2805A


OFF VOLTAGE BIAS FOR high-Voltage loads

TTL TO LOAD


BUFFER FOR HIGHER CURRENT LOADS


USE OF PULL-UP RESISTORS
TO INCREASE DRIVE CURRENT

## TYPICAL DISPLAY INTERFACE



## UDN-2933B AND UDN-2934B 3-CHANNEL HALF-BRIDGE MOTOR DRIVERS

## FEATURES

- Output Currents to 1 A
- Output Voltages to 30 V
- Low Output-Saturation Voltage
- Transient-Protected Outputs
- Tri-State Outputs
- TIL or CMOS Compatible Inputs
- Reliable Monolithic Construction


Dwg. No. A-12,356

DEVELOPED for use in 3-phase brushless d-c motor applications, Types UDN-2933B and UDN-2934B provide drive capabilities to 1 A and 30 V. Saturated drivers provide for low output voltage drops at maximum rated current.

The 1 A half-bridge drivers differ only in input circuitry: Type UDN-2933B is compatible with TTL and 5 V CMOS; Type UDN-2934B is used with 12 V CMOS.

Monolithic construction and a 16 -pin dual in-line package with centered heat-sink contact tabs enable
cost-effective and reliable systems designs supported by excellent power dissipation ratings, minimum size, and ease of installation. The package configuration allows easy attachment of an inexpensive heat sink. It fits a standard IC socket or printed wiring board layout.

Half-bridge drivers with Darlington outputs (Type UDN-2935Z and UDN-2950Z) are supplied in TO220 power-tab packages for operation with load currents of up to 3.5 A .

## ABSOLUTE MAXIMUM RATINGS <br> at $+25^{\circ} \mathrm{C}$ Free-Air Temperature

Motor Supply Voltage, $\mathrm{V}_{\text {BB }}$ ..... 30 V
Logic Supply Voltage Range, $V_{c c}$
(UDN-2933B) ..... 4.5 V to 7.0 V
(UDN-2934B) ..... 10 V to 15 V
Logic Input Voltage, $V_{\text {w }}$ ..... $V_{c c}$
Output Current, Iour ..... $\pm 1.0 \mathrm{~A}$
Package Power Dissipation, $P_{0}$ ..... See Graph
Operating Temperature Range, $T_{A}$ ..... $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}}$

$$
-55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$



Dwg.No. A-12,357
TRUTH TABLE

| Sink Driver <br> Input | Source Driver <br> Input | Enable <br> Input | Output |
| :--- | :--- | :--- | :--- |
| Low | Low | Low | High |
| Low | High | Low | Open |
| High | Low | Low | Disallowed |
| High | High | Low | Low |
| High | Any | High | Low |
| Low | Any | High | Open |



TYPICAL COMMUTATION SEQUENCE

| Drivers Motor Elec. <br> ON   | Current | Degrees |
| :--- | :---: | :---: |
| $1+4$ | AB | 0 |
| $1+6$ | -CA | 60 |
| $3+6$ | BC | 120 |
| $3+2$ | -AB | 180 |
| $5+2$ | CA | 240 |
| $5+4$ | -BC | 300 |

*Enable input must be low; Source drivers are turned ON with a logic low, sink drivers are turned ON with a logic high.

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=30 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$ (UDN-2933B) or
$V_{\mathrm{CC}}=12 \mathrm{~V}$ (UDN-2934B), $\mathrm{T}_{\mathrm{TAB}} \leq+70^{\circ} \mathrm{C}$

| Characteristic | Symbol | Applicable Devices | Test Condtions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | Both | All Drivers OFF, $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | - | -5.0 | -100 | $\mu \mathrm{A}$ |
|  |  |  | All Drivers 0FF, $\mathrm{V}_{\text {our }}=30 \mathrm{~V}$ | - | 5.0 | 100 | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $\mathrm{V}_{\text {CESAAT }}$ | Both | $\mathrm{I}_{\text {OUT }}=-100 \mathrm{~mA}$ | - | 0.80 | 1.1 | V |
|  |  |  | $\mathrm{I}_{\text {Out }}=100 \mathrm{~mA}$ | - | 0.08 | 0.2 | V |
|  |  |  | $\mathrm{I}_{\text {out }}=-250 \mathrm{~mA}$ | - | 0.90 | 1.2 | V |
|  |  |  | $\mathrm{I}_{\text {OUT }}=250 \mathrm{~mA}$ | - | 0.13 | 0.3 | V |
|  |  |  | $\mathrm{I}_{\text {Oir }}=-500 \mathrm{~mA}$ | - | 1.1 | 1.5 | V |
|  |  |  | $\mathrm{I}_{\text {OUT }}=500 \mathrm{~mA}$ | - | 0.25 | 0.6 | V |
|  |  |  | $\mathrm{I}_{\text {OuI }}=-800 \mathrm{~mA}$ | - | 1.3 | 1.8 | V |
|  |  |  | $\mathrm{l}_{\text {Out }}=800 \mathrm{~mA}$ | - | 0.45 | 0.8 | V |
| Output Sustaining Voltage | $\mathrm{V}_{\text {CEESUS) }}$ | Both | $\mathrm{I}_{\text {oir }}= \pm 800 \mathrm{~mA}, \mathrm{~L}=3 \mathrm{mH}$ | 30 | - | - | V |
| Motor Supply Current | $\mathrm{I}_{\text {в }}$ | Both | All Drivers OfF | - | 50 | 200 | $\mu \mathrm{A}$ |
|  |  |  | 1 Source + 1 Sink ON, No Loads | -. | 1.0 | 1.3 | mA |
| Clamp Diode Forward Voltage | $\mathrm{V}_{\mathrm{F}}$ | Both | $\mathrm{I}_{\mathrm{F}}=500 \mathrm{~mA}$ | - | 1.3 | 2.0 | V |
|  |  |  | $\mathrm{I}_{\mathrm{F}}=800 \mathrm{~mA}$ | - | 1.3 | 2.0 | V |
| Logic Input Voltage | $V_{\text {INI }}$ | UDN-2933B |  | 2.4 | - | - | V |
|  |  | UDN-2934B |  | 8.0 | - | - | V |
|  | $V_{\text {wo }}$ | UDN-2933B |  | - | - | 0.8 | V |
|  |  | UDN-2934B |  | - | - | 4.0 | V |
| Logic Input Current | $\mathrm{I}_{\text {(1) }}$ | UDN-2933B | $V_{\mathbb{W}}=2.4 \mathrm{~V}$ | - | $<1.0$ | 10 | $\mu \mathrm{A}$ |
|  |  | UDN-2934B | $\mathrm{V}_{\mathbb{N}}=8.0 \mathrm{~V}$ | - | $<1.0$ | 10 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {m(0) }}$ | Both | $\mathrm{V}_{\mathrm{N}}=0.8 \mathrm{~V}$ | - | -50 | -300 | $\mu \mathrm{A}$ |
| Logic Supply Current | lcc | Both | All Drivers OfF | - | 1.7 | 3.0 | mA |
|  |  |  | 1 Source + 1 Sink 0N | - | 30 | 40 | mA |
| Output Rise Time | $\mathrm{t}_{1}$ | Both | $\mathrm{I}_{\text {OUT }}=-500 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=20 \mathrm{~V}$ | - | 250 | - | ns |
|  |  |  | $\mathrm{I}_{\text {OUT }}=500 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=20 \mathrm{~V}$ | - | 30 | - | ns |
| Output Fall Time | $\mathrm{t}_{1}$ | Both | $\mathrm{I}_{\text {OUI }}=-500 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=20 \mathrm{~V}$ | - | 500 | - | ns |
|  |  |  | $\mathrm{I}_{\text {OUT }}=500 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=20 \mathrm{~V}$ | - | 50 | - | ns |

NOTES: 1. Each driver is tested separately.
2. Positive (negative) current is defined as going into (coming out of) the specified device pin.

# UDN-2956A AND UDN-2957A HIGH-VOLTAGE, HIGH-CURRENT SOURCE DRIVERS 

## FEATURES

- 500 mA Output Source Current
- 50 V Output Sustaining Voltage
- Output Transient Protection
- 6-16 V PMOS,CMOS Input—UDN-2956A
- TLL, DTL, 5 V CMOS Inṕut-UDN-2957A
- Plastic or Cer-DIP Package

COMPRISED of five common-collector NPN Darlington output stages, associated commonbase PNP input stages, and a common enable stage, the UDN-2956A and UDN-2957A high-voltage, high-current source drivers are used to switch the ground end of loads that are directly connected to a negative supply. Typical loads include telephone relays, PIN diodes, and LEDs.

Both devices will sustain output off voltages of -80 V and will source currents to -500 mA per driver. Under normal operating conditions, these units will sustain load currents of -200 mA on each of the five drivers simultaneously at ambient temperatures up to $+70^{\circ} \mathrm{C}$.

The UDN-2956A driver is intended for use with MOS (PMOS or CMOS) logic input levels operating with supply voltages from 6 V to 16 V . The UDN2957A driver has appropriate input-current limiting resistors for operation from TTL, Schottky TTL, DTL, and 5 V CMOS. With either device, the input and enable levels must both be biased towards the positive supply to activate the output load.

Integral transient-suppression diodes allow these devices to be used with inductive loads without adding discrete diodes. In order to maintain isolation between drivers, the substrate should be connected to the most negative supply.

Input connections are on one side of the dual inline package, output connections on the other side to simplify printed wiring board layout.


The UDN-2956A and UDN-2957A high-voltage, high-current drivers are supplied in 14-lead dual in-line packages conforming to JEDEC outline TO-116 (MO-001AA). These devices can also be ordered in ceramic/glass (cer-DIP) hermetic packages by changing the last character of the part number from 'A' to 'R.' Except for slightly reduced package power dissipation capability, devices in cer-DIP hermetic packages have electrical ratings ide. .cal to those in plastic packages and are pin compatible with them.

## ABSOLUTE MAXIMUM RATINGS at $+25^{\circ}$ C Free-Air Temperature (Reference Pin 7)

Supply Voltage, $\mathrm{V}_{\mathrm{EE}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . -80 V
Input Voltage, $\mathrm{V}_{\mathbb{I}}$ (UDN-2956A) . . . . . . . . . . . . . . . . . . +20 V
(UDN-2957A) . . . . . . . . . . . . . . . . . +10 V
Output Current, I Iout . . . . . . . . . . . . . . . . . . . . . . . -500 mA
Power Dissipation, $P_{D}$ (any one driver) . . . . . . . . . . . . . . . . 1.0 W
(total package) . . . . . . . . . . . . . . 2.0 W*
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $T_{S} \ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

[^20]ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\text {Emale }}=\mathrm{V}_{\text {II }}$ (unless otherwise specified)

| Characteristic | Symbol | Applicable Devices | Test Conditions | Limit |
| :---: | :---: | :---: | :---: | :---: |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | UDN-2956A | $\mathrm{V}_{\mathbb{N}}=\mathrm{V}_{\text {ENABLE }}=0.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=-80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | $-200 \mu \mathrm{~A}$ Max. |
|  |  |  | $\mathrm{V}_{\mathbb{N}}=0.4 \mathrm{~V}, \mathrm{~V}_{\text {Emable }}=15 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=-80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | $-200 \mu \mathrm{~A}$ Max. |
|  |  |  | $\mathrm{V}_{\text {IV }}=15 \mathrm{~V}, \mathrm{~V}_{\text {EVABLE }}=0.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=-80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | $-200 \mu \mathrm{~A}$ Max. |
|  |  | UDN-2957A | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {EMABLE }}=0.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=-80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | $-200 \mu \mathrm{~A}$ Max. |
|  |  |  | $\mathrm{V}_{\text {W }}=0.4 \mathrm{~V}, \mathrm{~V}_{\text {EMABLE }}=3.85 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=-80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | $-200 \mu \mathrm{~A}$ Max. |
|  |  |  | $\mathrm{V}_{\mathbb{N}}=3.85 \mathrm{~V}, \mathrm{~V}_{\text {EMable }}=0.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=-80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | $-200 \mu \mathrm{~A}$ Max. |
| Collector-Emitter Saturation Voltage | $V_{\text {CESSAT }}$ | UDN-2956A | $\mathrm{V}_{\mathbb{W}}=6.0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-100 \mathrm{~mA}$ | - 1.20 V Max. |
|  |  |  | $\mathrm{V}_{\text {IN }}=7.0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-175 \mathrm{~mA}$ | -1.35 V Max. |
|  |  |  | $\mathrm{V}_{\mathbb{W}}=10 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-350 \mathrm{~mA}$ | -1.70 V Max. |
|  |  | UDN-2957A | $\mathrm{V}_{\mathbb{W}}=2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-100 \mathrm{~mA}$ | -1.20 V Max. |
|  |  |  | $\mathrm{V}_{\mathbb{W}}=2.7 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-175 \mathrm{~mA}$ | -1.35 V Max. |
|  |  |  | $\mathrm{V}_{\text {IN }}=3.9 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-350 \mathrm{~mA}$ | - 1.70 V Max. |
| Input Current | $\mathrm{I}_{\text {m(ON) }}$ | UDN-2956A | $\mathrm{V}_{\mathbb{W}}=6.0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=-2.0 \mathrm{~V}$ | $650 \mu \mathrm{~A}$ Max. |
|  |  |  | $\mathrm{V}_{\mathbb{W}}=15 \mathrm{~V}, \mathrm{~V}_{\text {out }}=-2.0 \mathrm{~V}$ | 1.85 mA Max . |
|  |  | UDN-2957A | $\mathrm{V}_{\mathbb{N}}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=-2.0 \mathrm{~V}$ | $675 \mu \mathrm{~A} \mathrm{Max}$. |
|  |  |  | $\mathrm{V}_{\mathrm{W}}=3.85 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=-2.0 \mathrm{~V}$ | 1.40 mA Max . |
|  | $\mathrm{I}_{\text {INOFF }}$ | ALL | $\mathrm{I}_{\text {OUT }}=-500 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | $50 \mu \mathrm{~A}$ Min. |
| Output Source Current | $\mathrm{I}_{\text {Out }}$ | UDN-2956A | $\mathrm{V}_{\mathbb{N}}=5.0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=-2.0 \mathrm{~V}$ | -125 mA Min . |
|  |  |  | $\mathrm{V}_{\mathbb{N}}=6.0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=-2.0 \mathrm{~V}$ | -200 mA Min. |
|  |  |  | $\mathrm{V}_{\mathbb{N}}=7.0 \mathrm{~V}, \mathrm{~V}_{\text {out }}=-2.0 \mathrm{~V}$ | -250 mA Min. |
|  |  |  | $\mathrm{V}_{\mathbb{N}}=8.0 \mathrm{~V}, \mathrm{~V}_{\text {out }}=-2.0 \mathrm{~V}$ | -300 mA Min. |
|  |  |  | $\mathrm{V}_{\mathbb{N}}=9.0 \mathrm{~V}, \mathrm{~V}_{\text {out }}=-2.0 \mathrm{~V}$ | -350 mA Min. |
|  |  | UDN-2957A | $\mathrm{V}_{\mathbb{N}}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=-2.0 \mathrm{~V}$ | -125 mA Min . |
|  |  |  | $\mathrm{V}_{\mathbb{N}}=2.7 \mathrm{~V}, \mathrm{~V}_{\text {out }}=-2.0 \mathrm{~V}$ | -200 mA Min. |
|  |  |  | $\mathrm{V}_{\mathbb{N}}=3.0 \mathrm{~V}, \mathrm{~V}_{\text {out }}=-2.0 \mathrm{~V}$ | -250 mA Min. |
|  |  |  | $\mathrm{V}_{\mathbb{N}}=3.3 \mathrm{~V}, \mathrm{~V}_{\text {out }}=-2.0 \mathrm{~V}$ | -300 mA Min . |
|  |  |  | $\mathrm{V}_{\mathbb{W}}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=-2.0 \mathrm{~V}$ | -350 mA Min. |
| Output Sustaining Voltage | $\mathrm{V}_{\text {CEISUS }}$ | UDN-2956A | $\mathrm{V}_{\mathbb{W}}=0.4 \mathrm{~V}, \mathrm{l}_{\text {Out }}=-25 \mathrm{~mA}$ | 50 V Min. |
|  |  | UDN-2957A | $\mathrm{V}_{\text {IV }}=0.4 \mathrm{~V}, \mathrm{I}_{\text {OuT }}=-25 \mathrm{~mA}$ | 50 V Min. |
| Clamp Diode Leakage Current | $I_{\text {R }}$ | ALL | $\mathrm{V}_{\mathrm{R}}=80 \mathrm{~V}$ | $50 \mu \mathrm{~A}$ Max. |
| Clamp Diode Forward Voltage | $V_{F}$ | ALL | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | 2.0 V Max . |
| Turn-On Delay | $\mathrm{t}_{\mathrm{oN}}$ | ALL | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}, \mathrm{R}_{\mathrm{L}}=400 \Omega \mathrm{C}_{\mathrm{T}}=25 \mathrm{pF}$ | $4.0 \mu \mathrm{~s}$ Max. |
| Turn-Off Delay | $\mathrm{t}_{\text {Off }}$ | ALL | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }} \mathrm{R}_{\mathrm{L}}=400 \Omega \mathrm{C}_{\mathrm{I}}=25 \mathrm{pF}$ | $10 \mu \mathrm{~s}$ Max. |

INPUT CURRENT
AS A FUNCTION OF INPUT VOLTAGE



## ALLOWABLE PEAK OUTPUT CURRENT AS A FUNCTION OF DUTY CYCLE





## SERIES UDN-2980A HIGH-VOLTAGE, HIGH-CURRENT SOURCE DRIVERS

## FEATURES

- TTL, DTL, PMOS, or CMOS Compatible Inputs
- 500 mA Output Source Current Capability
- Transient-Protected Outputs
- Output Breakdown Voltage to 80 V

RECOMMENDED for applications requiring separate logic and load grounds, load supply voltage to +80 V , and load currents to 500 mA , Series UDN-2980A source drivers are used as interfaces between standard low-power digital logic and relays, solenoids, stepping motors, and LEDs.

Under normal operating conditions, these devices will sustain 120 mA continuously for each of the eight outputs at an ambient temperature of $+50^{\circ} \mathrm{C}$ and a supply of +15 V . All devices in this series incorporate input current limiting resistors and output transient suppression diodes.

Type UDN-2981A and UDN-2983A drivers are for use with +5 V logic systems - TTL, Schottky TTL, DTL, and 5 V CMOS. Type UDN-2982A and UDN-2984A drivers are intended for MOS interface (PMOS and CMOS) operating from supply voltages

of 6 to 16 V . Types UDN-2981A and UDN-2982A will withstand a maximum output ofF voltage of +50 V , while Types UDN-2983A and UDN-2984A will withstand an output voltage of +80 V . In all cases, the output is switched on by an active high input level.

Series UDN-2980A high-voltage, high-current source drivers are supplied in 18 -lead dual in-line packages. On special order, hermetically-sealed versions of these devices (with reduced package power dissipation capability) can also be furnished.

## ABSOLUTE MAXIMUM RATINGS at $25^{\circ} \mathrm{C}$ Free-Air Temperature

```
Output Voltage Range, \CE (UDN-2981A & UDN-2982A)
                                    +5V to +50V
            (UDN-2983A & UDN-2984A) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . + + 35 V to + 80 V
Input Voltage, V\mathbb{W}
    (UDN-2982A & UDN-2984A) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . + + 30 V
Output Current, I Iovt . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . - 500 mA
Power Dissipation, P
    (total package) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .2 W*
Operating Temperature Range, T . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . - 200}\textrm{C}\mathrm{ to + 850
```



```
*Derate at the rate of }18\textrm{mW}/\mp@subsup{}{}{\circ}\textrm{C}\mathrm{ above +25
```

ONE OF EIGHT DRIVERS


POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE


AMBIENT TEMPERATURE IN ${ }^{\circ} \mathrm{C}$
Dwg. No. A-11,112A

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ (unless otherwise specified)

| Characteristic | Symbol | Applicable Devices | Test Conditions | Test Fig. | Limit |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | UDN-2981/82A | $\mathrm{V}_{\mathbb{N}}=0.4 \mathrm{~V}^{*}, \mathrm{~V}_{S}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | 1 | - | - | 200 | $\mu \mathrm{A}$ |
|  |  | UDN-2983/84A | $\mathrm{V}_{\mathbb{N}}=0.4 \mathrm{~V}^{*}, \mathrm{~V}_{\mathrm{S}}=80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | 1 | - | - | 200 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {CEISAT }}$ | All | $\mathrm{V}_{\mathbb{N}}=2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-100 \mathrm{~mA}$ | 2 | - | 1.6 | 1.8 | V |
|  |  |  | $\mathrm{V}_{\mathbb{W}}=2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-225 \mathrm{~mA}$ | 2 | - | 1.7 | 1.9 | V |
|  |  |  | $\mathrm{V}_{\text {iv }}=2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-350 \mathrm{~mA}$ | 2 | - | 1.8 | 2.0 | V |
| Input Current | $\mathrm{I}_{\text {INON }}$ | UDN-2981/83A | $\mathrm{V}_{\mathbb{I}}=2.4 \mathrm{~V}$ | 3 | - | 140 | 200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IN }}=3.85 \mathrm{~V}$ | 3 | - | 310 | 450 | $\mu \mathrm{A}$ |
|  |  | UDN-2982/84A | $V_{\mathbb{N}}=2.4 \mathrm{~V}$ | 3 | - | 140 | 200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathbb{N}}=12 \mathrm{~V}$ | 3 | - | 1.25 | 1.93 | $m A$ |
| Output Source Current | $\mathrm{I}_{\text {OUT }}$ | UDN-2981/83A | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {CE }}=2.0 \mathrm{~V}$ | 2 | -350 | - | - | mA |
|  |  | UDN-2982/84A | $\mathrm{V}_{\text {IV }}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {CE }}=2.0 \mathrm{~V}$ | 2 | -350 | - | - | mA |
| Supply Current (Outputs Open) | $\mathrm{I}_{\mathrm{s}}$ | UDN-2981/82A | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}^{*}, \mathrm{~V}_{\mathrm{S}}=50 \mathrm{~V}$ | 4 | - | - | 10 | mA |
|  |  | UDN-2983/84A | $\mathrm{V}_{\mathbb{N}}=2.4 \mathrm{~V}^{*}, \mathrm{~V}_{\mathrm{S}}=80 \mathrm{~V}$ | 4 | - | - | 10 | mA |
| Clamp Diode Leakage Current | $I_{\text {R }}$ | UDN-2981/82A | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}, \mathrm{~V}_{\mathbb{N}}=0.4 \mathrm{~V}^{*}$ | 5 | - | - | 50 | $\mu \mathrm{A}$ |
|  |  | UDN-2983/84A | $\mathrm{V}_{\mathrm{R}}=80 \mathrm{~V}, \mathrm{~V}_{\mathbb{N}}=0.4 \mathrm{~V}^{*}$ | 5 | - | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | All | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | 6 | - | 1.5 | 2.0 | V |
| Turn-On Delay | $\mathrm{t}_{0 \times}$ | All | $\begin{aligned} 0.5 \mathrm{E}_{\text {IN }} \text { to } 0.5 \mathrm{E}_{\text {out }}, \mathrm{R}_{\mathrm{L}} & =100 \Omega, \\ \mathrm{~V}_{\mathrm{S}} & =35 \mathrm{~V} \end{aligned}$ | - | - | 1.0 | 2.0 | $\mu \mathrm{s}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {OFF }}$ | All | $\begin{aligned} 0.5 \mathrm{E}_{\mathrm{IN}} \text { to } 0.5 \mathrm{E}_{\text {out }}, \mathrm{R}_{\mathrm{L}}^{\prime} & =100 \Omega, \\ \mathrm{~V}_{\mathrm{S}} & =35 \mathrm{~V} \end{aligned}$ | - | - | 5.0 | 10 | $\mu \mathrm{s}$ |

[^21]
## TEST FIGURES



Figure 1


Figure 3


Figure 5

Figure 2

Figure 4




Figure 6

## ALLOWABLE PEAK COLLECTOR CURRENT <br> AS A FUNCTION OF DUTY CYCLE <br> TYPE UDN-2981A82A




ALLOWABLE PEAK COLLECTOR CURRENT
AS A FUNCTION OF DUTY CYCLE
SERIES UDN-2980A



ALLOWABLE PEAK COLLECTOR CURRENT
AS A FUNCTION OF DUTY CYCLE
TYPES UDN-2983A/84A


Dwg. No. A-11, 109B


## INPUT CURRENT

## AS A FUNCTION OF INPUT VOLTAGE



TYPICAL ELECTROSENSITIVE PRINTER APPLICATION


Dwg. No. A-11,113A

TYPICAL VALUES: $\mathbf{V}_{\mathbf{s}}=\mathbf{5 0} \mathrm{V}$
$\mathrm{I}_{\text {OUT }}=\mathbf{2 0 0} \mathbf{- 3 0 0} \mathbf{~ m A}$

## UDN-2985A AND UDN-2986A

 8-CHANNEL SOURCE DRIVERS
## FEATURES

- TIL, DTL, PMOS, or CMOS Compatible Inputs
- 250 mA Output Source Current Capability
- Output Transient-Suppression Diodes
- 30 V Minimum Output Breakdown Voltage
- Low Output-Saturation Voltage

Recommended for applications requiring separate logic and load grounds, load supply voltages to 30 V , and load currents to 250 mA , the UDN-2985A and UDN-2986A source drivers are used as interface between standard low-power digital logic and LEDs, relays and solenoids. The outputs feature saturated transistors for low collector-emitter saturation voltages.

The UDN-2985A driver is for use with 5 V logic systems-TTL, Schottky TTL, DTL, and CMOS. The UDN-2986A is intended for MOS interface (PMOS and CMOS) operating from supply voltages of 6 to 16 V . Both devices have a minimum output breakdown rating of 30 V with a minimum output sustaining voltage of 15 V . In all cases, the output is switched ON by an active high input level.

Under normal operating conditions, these devices can source up to 120 mA for each of the eight outputs at an ambient temperature of $75^{\circ} \mathrm{C}$ and a supply voltage of 15 V . Both devices incorporate input current-limiting resistors and output transient suppression diodes.

The UDN-2985A and UDN-2986A source drivers are supplied in 18 -lead dual in-line packages. All inputs are on one side of the package, output pins on the other, to simplify printed wiring board layout.

| ABSOLUTE MAXIMUM RATINGS at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |
| :---: | :---: |
| Driver Supply Voltage, VS | 30 V |
| Continuous Output Current, I out | -250 mA |
| Input Voltage, $\mathrm{V}_{\text {IN }}$ | 20 V |
| Package Power Dissipation, $P_{\text {D }}$. | 2.2 W* |
| Operating Temperature Range, $T_{A}$. | $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range, $\mathrm{T}_{S}$ | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

$$
\text { at } \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}
$$

Driver Supply Voltage, $\mathrm{V}_{\mathrm{s}} \ldots \ldots . .$. .......................... 30 V
Continuous Output Current, out …........................ 250 .
Package Power Dissipation, $P_{\text {D.................................... } 2.2 \text { W* }^{*}}$
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . . . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}} \ldots \ldots . . . .-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$


Dwg. No. A-10, 243

## PARTIAL SCHEMATIC DIAGRAM

 1 of 8 Drivers

[^22]ELECTRICAL CHARACTERISTICS AT $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=\mathbf{3 0 V}$ (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | Both | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ | - | $<-1.0$ | -100 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {ct(sus) }}$ | Both | $\mathrm{I}_{\text {Out }}=-120 \mathrm{~mA}, \mathrm{~L}=3 \mathrm{mH}$ | 15 | - | - | V |
| Output Saturation Voltage | $V_{\text {CESAD }}$ | UDN-2985A | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-60 \mathrm{~mA}$ | - | 0.8 | 1.1 | V |
|  |  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-120 \mathrm{~mA}$ | - | 0.9 | 1.2 | V |
|  |  | UDN-2986A | $\mathrm{V}_{\text {IN }}=4.0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-60 \mathrm{~mA}$ | - | 0.8 | 1.1 | V |
|  |  |  | $\mathrm{V}_{\text {IN }}=4.0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-120 \mathrm{~mA}$ | - | 0.9 | 1.2 | V |
| Input Current | $\mathrm{I}_{\text {INON }}$ | UDN-2985A | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ | - | 90 | 225 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IN }}=5.0 \mathrm{~V}$ | - | 280 | 650 | $\mu \mathrm{A}$ |
|  |  | UDN-2986A | $\mathrm{V}_{\text {IN }}=4.0 \mathrm{~V}$ | - | 90 | 250 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IN }}=15 \mathrm{~V}$ | - | 450 | 1150 | $\mu \mathrm{A}$ |
|  | $1_{\text {INOFF }}$ | Both | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}$ | - | 10 | 15 | $\mu \mathrm{A}$ |
| Supply Current (outputs open) | $\mathrm{I}_{\mathrm{s}}$ | Both | $\mathrm{V}_{\mathrm{S}}=30 \mathrm{~V}, \mathrm{~V}_{\text {iN }}=2.4 \mathrm{~V}$ | - | 10 | 15 | mA |
| Clamp Diode Leakage Current | $I_{\text {R }}$ | Both | $\mathrm{V}_{\mathrm{R}}=30 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | <1.0 | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | Both | $\mathrm{I}_{\mathrm{F}}=120 \mathrm{~mA}$ | - | 1.1 | 2.0 | V |
| Turn-On Delay | $\mathrm{t}_{\text {ON }}$ | Both |  | - | 0.5 | 1.0 | $\mu \mathrm{s}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {0ff }}$ | Both |  | - | 5.0 | 10 | $\mu \mathrm{S}$ |

NOTE: Negative current is defined as coming out of (sourcing) the specified device pin.

## COMMON-CATHODE LED DRIVER



# UDN-2987A 8-CHANNEL SOURCE DRIVER 

## With Over-Current Protection

## FEATURES

- 350 mA Output Source Current
- Over-Current Protected
- Internal Ground Clamp Diodes
- Output Breakdown Voltage 35 V , Minimum
- TIL, DTL, PMOS, or CMOS Compatible Inputs
- Internal Thermal Shutdown

Providing over-current protection for each of its eight sourcing outputs, the UDN-2987A driver is used as an interface between standard low-level logic and relays, motors, solenoids, LEDs and incandescent lamps. The device includes thermal shutdown and output transient protection/clamp diodes for use with sustaining voltages to 35 V .

In this driver, each channel includes a latch to turn OFF that channel if the maximum channel current is exceeded. All channels are disabled if the thermal shutdown is activated. A common faUlt output is used to indicate either chip thermal shutdown or any over-current condition. All outputs are enabled by pulling the common $O E / R$ input high. When $O E / R$ is low, all outputs are inhibited and the eight latches are reset. The UDN-2987A is supplied in a 20-lead dual in-line plastic package.

Under normal operating conditions each of eight outputs will source in excess of 100 mA continuously at an ambient temperature of $25^{\circ} \mathrm{C}$ and a supply of 35 V . The over-current fault circuit will protect the device from short-circuits to ground with supply voltages of up to 35 V .


Dwg. No. A-13,285
The inputs are compatible with 5 V and 12 V logic systems-TTL, Schottky TTL, DTL, PMOS, and CMOS. In all cases, the output is switched on by an active high input level.

## ABSOLUTE MAXIMUM RATINGS

$$
\text { at } \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}
$$

Driver Supply Voltage, Vs ..... 35 V
Output Sustaining Voltage, $\mathrm{V}_{\text {CEISUS) }}$ ..... 35 V
Continuous Output Current, $\mathrm{I}_{\text {out }}$ ..... -500 mA *
fault Output Voltage, $\mathrm{V}_{\text {cE }}$ ..... 50 V
fault Output Current, I ..... 30 mA
Input Voltage, $\mathrm{V}_{\text {N }}$ ..... 15 V
Package Power Dissipation, $P_{D}$. . . . . . . . . . . . . . . . See GraphOperating Temperature Range, $T_{A} \ldots \ldots . . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots \ldots-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

[^23]FUNCTIONAL
BLOCK
DIAGRAM


ALLOWABLE POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE


ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{OE}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=35 \mathrm{~V}$ unless otherwise noted.

| Characteristic | Symbol | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Units |
| Functional Supply Range | $V_{\text {S }}$ |  | 7.0 | - | 35 | V |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | $\mathrm{V}_{\text {IV }}=0.4 \mathrm{~V}$ * | - | $<-5$ | -200 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {CESSUS] }}$ | $\mathrm{I}_{\text {OUT }}=-350 \mathrm{~mA}, \mathrm{~L}=2.0 \mathrm{mH}$ | 35 | - | - | V |
| Output Saturation Voltage | $V_{\text {OUT(SAT) }}$ | $\mathrm{V}_{\mathbb{N}}=2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-100 \mathrm{~m} . \mathrm{A}$ | - | 1.6 | 1.8 | V |
|  |  | $\mathrm{V}_{\mathbb{N}}=2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-225 \mathrm{~mA}$ | - | 1.7 | 1.9 | V |
|  |  | $\mathrm{V}_{\mathbb{N}}=2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-350 \mathrm{~mA}$ | - | 1.8 | 2.0 | V |
| Channel Shutdown Threshold | $I_{M}$ | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ | -400 | -500 | - | mA |
| FAULT Leakage Current | $\mathrm{I}_{\text {CEX }}$ | $\mathrm{V}_{\text {cc }}=35 \mathrm{~V}$ | - | <1.0 | 100 | $\mu \mathrm{A}$ |
| FAULT Saturation Voltage | $\mathrm{V}_{\text {cessal }}$ | $\mathrm{I}_{\mathrm{c}}=30 \mathrm{~mA}$ | - | 0.3 | 0.8 | V |
| Input Voltage | $V_{\text {INOON }}$ |  | 2.4 | - | - | V |
|  | $V_{\text {IN(OFF) }}$ |  | - | - | 0.4 | V |
| Input Current | $\mathrm{I}_{\text {(VOW) }}$ | $\mathrm{V}_{\mathbb{N}}=2.4 \mathrm{~V}$ | - | 125 | 170 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathbb{N}}=5.0 \mathrm{~V}$ | - | 840 | 1020 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathbb{N}}=12 \mathrm{~V}$ | - | 1500 | 1800 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {IVOFF) }}$ | $\mathrm{V}_{\mathbb{1}}=0.4 \mathrm{~V}$ | - | - | 15 | $\mu \mathrm{A}$ |
| Clamp Diode Leakage Current | $I_{R}$ | $\mathrm{V}_{\mathrm{R}}=35 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{F}$ | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | 1.5 | 1.8 | V |
| Supply Current | $\mathrm{I}_{\text {SOON }}$ | $\mathrm{V}_{\mathbb{N}}=2.4 \mathrm{~V}^{*}$, Outputs Open | - | 13 | 18 | mA |
|  | $\mathrm{I}_{\mathrm{S} \text { ( Off) }}$ | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}^{*}$ | - | 8.0 | 12 | mA |
| Thermal Shutdown | $\mathrm{T}_{\mathrm{J}}$ |  | - | 165 | - | ${ }^{\circ} \mathrm{C}$ |
| Thermal Hysteresis | $\mathrm{T}_{1}$ |  | - | 15 | - | ${ }^{\circ} \mathrm{C}$ |
| Propagation Delay Time | $\mathrm{t}_{\text {PLH }}$ | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ | - | 0.3 | 0.6 | $\mu \mathrm{S}$ |
|  | $\mathrm{t}_{\text {PHL }}$ | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ | - | 2.0 | 4.0 | $\mu \mathrm{S}$ |
| Dead Time | $\mathrm{t}_{\text {d }}$ |  | - | 1.0 | - | $\mu \mathrm{s}$ |

*All inputs simultaneously.

## ALLOWABLE OUTPUT CURRENT AS A FUNCTION OF DUTY CYCLE

AT $+25^{\circ} \mathrm{C}$


Dwg. No. A-13,288

AT $+50^{\circ} \mathrm{C}$


## APPLICATIONS INFORMATION AND CIRCUIT DESCRIPTION

As with all power integrated circuits, the UDN-2987A has a maximum allowable output current rating. The 500 mA rating does not imply that operation at that value is permitted or even obtainable. The channel output current trip point is specified as -400 mA , minimum; therefore, attempted operation at current levels greater than -400 mA may cause a fault indication and channel shutdown. The device is tested at a maximum of -350 mA and that is the recommended maximum output current per driver. It provides protection for current overloads or shorted loads up to 35 V .

All outputs are enabled by pulling the $\mathrm{OE} / \mathrm{R}$ input high. When $\mathrm{OE} / \mathrm{R}$ is low or allowed to float (internal pull-down), all outputs are inhibited and the latches are reset. The latches are also reset during power-up, regardless of the state of the $\mathrm{OE} / \mathrm{R}$ input.

The load current causes a small voltage drop across the internal lowvalue sense resistor. This voltage is compared to the voltage drop across a reference resistor with a constant current. The two resistors are matched to eliminate errors due to manufacturing tolerances or temperature effects. Each channel includes a comparator and its own latch. An over-current fault ( $\mathrm{V}_{\text {SENSE }}>\mathrm{V}_{\text {REF }}$ ) will set the affected latch and shut down only that channel. All other channels will continue to operate normally. The latch includes a $1 \mu \mathrm{~s}$ delay $\left(\mathrm{t}_{\mathrm{d}}\right)$ to prevent unwanted triggering due to crossover currents generated when switching inductive loads. For an abrupt short circuit, the delay and output switching times will allow a brief, permissable current in excess of the trip current before the output driver is turned off.

A common thermal shutdown disables all outputs if the chip temperature exceeds $+165^{\circ} \mathrm{C}$. At thermal shutdown, all latches are reset. The outputs are disabled until the chip cools down to about $+150^{\circ} \mathrm{C}$ (thermal hysteresis).

A common open-collector faUlT output is used to indicate any channel over-current condition or chip thermal shutdown.

## OVER-CURRENT FAULT SENSE



Owg. No. A-13.292

OUTPUT CURRENT WAVESHAPES


## UDN-2993B <br> DUAL H-BRIDGE MOTOR DRIVER

## FEATURES

- $\pm 600 \mathrm{~mA}$ Output Current
- Output Voltage to 40 V
- Crossover Current Protection
- TL/NMOS/CMOS Compatible Inputs
- Low Input Current
- Internal Clamp Diodes
- Plastic DIP With Heat-Sink Tabs (Machine Insertable)

BRUSHLESS D-C or bipolar stepper motors to 40 V and 500 mA per phase are economically driven with the Type UDN-2993B dual H-bridge driver. Each of the pair of full-bridge drivers has separate input level shifting, internal logic, source and sink drivers in an H-bridge configuration, and internal clamp diodes.

The device provides an internally-generated deadtime to prevent crossover currents during changes in load-current phase. Monolithic, space-saving construction offers reliability unobtainable with discrete components.

Except for supply voltages, the two H-bridges are independent. The enable function is provided for each bridge to allow pulse-width (chopper) modulation with the use of external comparators. The chop-per-drive mode is characterized by low powerdissipation levels and maximum efficiency.

A phase input to each bridge determines loadcurrent direction. In addition, the emitters from each bridge are externally available to allow the addition of current-sensing circuitry.

The Type UDN-2993B integrated circuit is supplied in a 16-pin dual in-line plastic package with a copper lead frame for optimum power dissipation without a heat sink. The lead configuration allows automatic insertion, fits a standard integrated circuit socket or printed wiring board layout, and enables

easy attachment of a heat sink for maximum powerhandling capability. The heat-sink tabs are at ground potential and require no insulation.
A full-bridge bipolar driver with a current rating of $\pm 3.5 \mathrm{~A}$ is supplied as Type UDN-2952B. It is described in Sprague Engineering Bulletin 29319.

## ABSOLUTE MAXIMUM RATINGS af $\mathrm{T}_{\text {TAB }} \leq+70^{\circ} \mathrm{C}$

Load Supply Voltage, VBB . . . . . . . . . . . . . . . . . . . . . . . . 40 V
Logic Supply Voltage, V DD $_{D}$. . . . . . . . . . . . . . . . . . . . . . . . 7.0 V
Logic Input Voltage Range,
$V_{\text {Phase }}$ or $\mathrm{V}_{\text {ENable }} \ldots \ldots . \ldots . .$.
Output Current, $\mathrm{I}_{\text {out }}$. . . . . . . . . . . . . . . . . . . . . . . $\pm 600 \mathrm{~mA}$
Sink Driver Emitter Voltage, $\mathrm{V}_{\mathrm{E}} \ldots \ldots . .$.
Package Power Dissipation, $P_{D}$. . . . . . . . . . . . . . . . See Graph
Operating Temperature Range, $T_{A} \ldots \ldots . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $T_{S} \ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
NOTE: Output current rating may be limited by chopping frequency, ambient temperature, air flow, and heat sinking. Under any set of conditions, do not exceed the specified maximum current and a junction temperature of $+150^{\circ} \mathrm{C}$.

FUNCTIONAL BLOCK DIAGRAM
(ONE OF TWO DRIVERS)


ALLOWABLE POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE


To maintain isolation between integrated circuit components and to provide for normal transistor operation, the ground tab must be connected to the most negative point in the external circuit.

## TRUTH TABLE

| Enable | Phase |  |  |
| :--- | :---: | :---: | :---: |
| Input | Input | Output 1 | Output 2 |
| High | High | Low | High |
| High | Low | High | Low |
| Low | High | Low | Open |
| Low | Low | Open | Low |

ELECTRICAL CHARACTERISTICS at $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=40 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{E}}=0 \mathrm{~V}, \mathrm{~T}_{\text {TAB }} \leq+70^{\circ} \mathrm{C}$
Figure 1 (unless otherwise noted)

|  |  | Limits |  |  |
| :--- | :--- | :--- | :--- | :--- |
| Characteristic | Symbol | Test Conditions | Min. Typ. Max. | Units |


| Operating Voltage Range | $V_{\text {BB }}$ |  | 10 | - | 40 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Leakage Current | $\mathrm{l}_{\text {cex }}$ | $V_{\text {Emable }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\text {BB }}$, Note 2 | - | $<1.0$ | 10 | $\mu \mathrm{A}$ |
|  |  | $V_{\text {Emabil }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {Out }}=0 \mathrm{~V}$, Note 2 | - | $<-1.0$ | -10 | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $\mathrm{V}_{\text {CESARI }}$ | $V_{\text {Exable }}=2.4 \mathrm{~V}, \mathrm{I}_{\text {Out }}=500 \mathrm{~mA}$ | - | 1.6 | 1.8 | V |
|  |  | $\mathrm{V}_{\text {EMBEIE }}=2.4 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=-500 \mathrm{~mA}$ | - | 1.6 | 2.0 | V |
| Output Sustaining Voltage | $\mathrm{V}_{\text {cesius) }}$ | $\mathrm{I}_{\text {our }}= \pm 500 \mathrm{~mA}$, Figure 2, Note 2 | 40 | 50 | - | V |
| Motor Supply Current | $\mathrm{I}_{\text {BBow }}$ | $\mathrm{V}_{\text {Exable }}=2.4 \mathrm{~V}$, Outputs Open, Note 2 | - | 1.0 | 3.0 | mA |
|  | $\mathrm{I}_{\text {Bboff }}$ | $\mathrm{V}_{\text {EMBBIE }}=0.8 \mathrm{~V}$, Outputs Open, Note 2 | - | $<1.0$ | 10 | $\mu \mathrm{A}$ |
| Source Driver Rise Time | $\mathrm{t}_{\text {t }}$ | $\mathrm{l}_{\text {OUI }}=-500 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=30 \mathrm{~V}$ | - | 75 | - | ns |
| Source Driver Fall Time | $t_{1}$ | $\mathrm{l}_{\text {our }}=-500 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=30 \mathrm{~V}$ | - | 280 | - | ns |
| Deadtime | $\mathrm{t}_{\text {d }}$ | $\mathrm{l}_{\text {our }}= \pm 500 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=30 \mathrm{~V}$ | - | 1.5 | - | $\mu \mathrm{S}$ |
| Clamp Diode Forward Voltage | $\mathrm{V}_{\mathrm{F}}$ | $\mathrm{I}_{\mathrm{f}}=500 \mathrm{~mA}$ | - | 1.6 | 1.8 | V |

## Control Logic (PHASE or ENABLE)

| Logic Input Current | $\mathrm{I}_{\text {(NI) }}$ | $\mathrm{V}_{\text {PHASE }}$ or $\mathrm{V}_{\text {ENABLE }}=2.4 \mathrm{~V}$ | - | $<1.0$ | 10 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{I}_{\mathrm{N}(0)}$ | $V_{\text {PHASE }}$ or $V_{\text {ENABLI }}=0.8 \mathrm{~V}$ | - | -200 | -300 | $\mu \mathrm{A}$ |
| Logic Input Voltage | $\mathrm{V}_{\text {IN(1) }}$ |  | 2.4 | - | - | V |
|  | $\mathrm{V}_{\text {IN(0) }}$ |  | - | - | 0.8 | V |
| Logic Supply Current | $\mathrm{I}_{\text {D }}$ |  | - | 14 | 20 | mA |
| Turn-On Delay Time | $\mathrm{t}_{\mathrm{pd} 0}$ | ENABLE Input to Source Drivers | - | 250 | - | ns |
| Turn-Off Delay Time | $\mathrm{t}_{\mathrm{pd} 1}$ | ENABLE Input to Source Drivers | - | 500 | - | ns |

NOTES: 1. Each driver is tested separately.
2. Test is performed with $\mathrm{V}_{\text {PHASE }}=0.8 \mathrm{~V}$ and then repeated for $\mathrm{V}_{\text {PHASE }}=2.4 \mathrm{~V}$.
3. Negative current is defined as coming out of (sourcing) the specified device pin.


Ewg. No. A-12,448

## TEST FIGURES



FIGURE 1


FIGURE 2

## TYPICAL APPLICATION

## 2-PHASE BIPOLAR STEPPER MOTOR DRIVE (Chopper Mode)



3


## SERIES UDN-3610M DUAL 2-INPUT PERIPHERAL/POWER DRIVERS

## FEATURES

- Four Logic Types
- DTLITL/PMOS/CMOS Compatible Inputs
- Low Input Current
- 300 mA Continuous Output Current
- Standoff Voltage of 80 V
- Pin-for-Pin Replacement for Series LM3600N
- Pin-for-Pin Replacement for SN75451BP through SN75454BP and 75461 through 75464


## Description

THESE MINI-DIP dual 2-input peripheral power drivers are bipolar monolithic integrated circuits with AND, NAND, OR, or NOR logic gates and high-current switching transistors on the same chip. The two output transistors are capable of simultaneously sinking 300 mA continuously at ambient temperatures of up to $+70^{\circ} \mathrm{C}$. In the OFF state, these drivers will withstand at least 80 V .

## Applications

Series UDN-3600M dual drivers are ideally suited for interface between low-level or high-level logic and high-current/high-voltage loads. Typical applications include driving peripheral loads such as incandescent lamps, light-emitting diodes, memories, heaters, and other non-inductive loads of up to 600 mA (both drivers in parallel).
With appropriate external-diode transient-suppression, Series UDN3600 M drivers can also be used with inductive loads such as relays, solenoids, and stepping motors.

## ABSOLUTE MAXIMUM RATINGS

Supply Voltage, $\mathrm{V}_{\mathrm{cc}}$ ..... 7.0 V
Input Voltage, $\mathrm{V}_{\mathbb{I}}$ ..... 30 V
Output Off-State Voltage, $\mathrm{V}_{\text {OFF }}$ ..... 80 V
Output On-State Sink Current, $\mathrm{I}_{\mathrm{ON}}$ ..... 600 mA
Power Dissipation, $\mathrm{P}_{\mathrm{D}}$ ..... 1.5 W
Each Driver ..... 0.8 W
Derating Factor Above $T_{A}=25^{\circ} \mathrm{C}$ ..... $12.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ or $80^{\circ} \mathrm{C} / \mathrm{W}$
Operating Free-Air Temperature Range, $T_{A}$ $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}}$ $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## RECOMMENDED OPERATING CONDITIONS

|  | Min. | Nom. | Max. | Units |
| :--- | :--- | :--- | :--- | :--- |
| Supply Voltage ( $\mathrm{V}_{\mathrm{cc}}$ ) | 4.75 | 5.0 | 5.25 | V |
| Operating Temperature Range | 0 | +25 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Current into any output (ON state) |  |  | 300 | mA |

INPUT PULSE CHARACTERISTICS

| $V_{\text {in }(0)}=0 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{f}}=7 \mathrm{~ns}$ | $\mathrm{t}_{\mathrm{p}}=1 \mu \mathrm{~S}$ |
| :--- | :--- | :---: |
| $V_{\text {in }(1)}=3.5 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{r}}=14 \mathrm{~ns}$ | PRR $=500 \mathrm{kHz}$ |

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $\mathrm{V}_{\mathrm{cc}}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. |  |  |
| "1" Input Voltage | $V_{\text {in(1) }}$ |  | MIN |  |  |  | 2.0 |  |  | V |  |
| "0" Input Voltage | $V_{\text {in(0) }}$ |  | MIN |  |  |  |  |  | 0.8 | V |  |
| "0" Input Current | Iin(0) |  | MAX | 0.4 V | 30 V |  |  | -50 | -100 | $\mu \mathrm{A}$ | 2 |
| "1" Input Current | In(1) |  | MAX | 30 V | 0 V |  |  |  | 10 | $\mu \mathrm{A}$ | 2 |
| Input Clamp Voltage | $V_{1}$ |  | MIN | $-12 \mathrm{~mA}$ |  |  |  |  | -1.5 | V |  |

SWITCHING CHARACTERISTICS at $V_{C C}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

|  | Symbol | Test Conditions | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Characteristic |  |  | Min. | Typ. | Max. | Units |  |
| Turn-on Delay Time | $\mathrm{t}_{\mathrm{pd} 0}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=70 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=465!(10 \mathrm{Watts}) \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ |  | 200 | 500 | ns | 3 |
| Turn-off Delay Time | $t_{p d 1}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=70 \mathrm{~V}, R_{\mathrm{L}}=465!!\text { (10 Watts) } \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ |  | 300 | 750 | ns | 3 |

NOTES:

1. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Each input tested separately.
3. Voltage values shown in the test circuit waveforms are with respect to network ground terminal.
4. Capacitance values specified include probe and test fixture capacitance.

## Type UDN-3611M Dual AND Driver

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | Vcc | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | $\mathrm{l}_{\text {off }}$ |  | MIN | 2.0 V | 2.0 V | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
|  |  |  | OPEN | 2.0 V | 2.0 V | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
| "0" Output Voltage | Von |  | MIN | 0.8 V | $V_{C C}$ | 100 mA |  | 0.25 | 0.4 | V |  |
|  |  |  | MIN | 0.8 V | $V_{\text {cc }}$ | 300 mA |  | 0.5 | 0.7 | V |  |
| "1" Level Supply Current | ICC(1) | NOM | MAX | 5.0 V | 5.0 V |  |  | 8.0 | 12 | mA | 1,2 |
| "0" Level Supply Current | TCC(0) | NOM | MAX | OV | OV |  |  | 35 | 49 | mA | 1,2 |



## Type UDN-3612M Dual NAND Driver

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $V_{\text {cc }}$ | Driven Input | Other Input | Output | Min. | 「yp. | Max. | Units |  |
| "1" Output Reverse Current | Ioff |  | MIN | 0.8 V | $V_{\text {cc }}$ | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
|  |  |  | OPEN | 0.8 V | VCC | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
| "0" Output Voltage | Von |  | MIN | 2.0 V | 2.0 V | 100 mA |  | 0.25 | 0.4 | V | 12 |
|  |  |  | MIN | 2.0 V | 2.0 V | 300 mA |  | 0.5 | 0.7 | V |  |
| "1" Level Supply Current | ICC(1) | NOM | MAX | 0 V | 0 V |  |  | 12 | 14 | mA |  |
| "0"Level Supply Current | T $\mathrm{CC}(0)$ | NOM | MAX | 5.0 V | 5.0 V |  |  | 40 | 53 | mA | 1,2 |



## Type UDN-3613M Dual OR Driver

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $V_{C C}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | $l_{\text {off }}$ |  | MIN | 2.0 V | 0 V | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
|  |  |  | OPEN | 2.0 V | 0 V | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
| "0" Output Voltage | Von |  | MIN | 0.8 V | 0.8 V | 100 mA |  | 0.25 | 0.4 | V |  |
|  |  |  | MIN | 0.8 V | 0.8 V | 300 mA |  | 0.5 | 0.7 | V |  |
| "1" Level Supply Current | $\operatorname{lcC}(1)$ | NOM | MAX | 5.0 V | 5.0 V |  |  | 8.0 | 13 | mA | 1,2 |
| " 0 " Level Supply Current | $\operatorname{ICC}(0)$ | NOM | MAX | 0 V | 0 V |  |  | 36 | 50 | mA | 1,2 |



## Type UDN-3614M Dual NOR Driver

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $V_{C C}$ | Driven Input - | Other Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | $l_{\text {off }}$ |  | MIN | 0.8 V | 0.8 V | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
|  |  |  | OPEN | 0.8 V | 0.8 V | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
| "0" Output Voltage | $V_{\text {on }}$ |  | MIN | 2.0 V | 0 V | 100 mA |  | 0.25 | 0.4 | V |  |
|  |  |  | MIN | 2.0 V | 0 V | 300 mA |  | 0.5 | 0.7 | V |  |
| "1" Level Supply Current | $\mathrm{ICC}(1)$ | NOM | MAX | 0 V | 0 V |  |  | 12 | 15 | mA | 1,2 |
| "0" Level Supply Current | $\mathrm{ICC}(0)$ | NOM | MAX | 5.0 V | 5.0 V |  |  | 40 | 50 | mA | 1,2 |



## SERIES UDN-5700A QUAD 2-INPUT PERIPHERAL/POWER DRIVERS

## -Transient-Protected Outputs

## FEATURES:

- Four Logic Types
- DTLTTLPMOS/CMOS Compatible Inputs
- Low Input Current
- 300 mA Continuous Output Current
- Standoff Voltage of 80 V


## Description

These 16-lead quad 2-input peripheral and power drivers are bipolar monolithic integrated circuits containing AND, NAND, OR, or NOR logic gates, high-current switching transistors, and transient-suppression diodes on the same chip. The four output transistors are capable of simultaneously sinking 300 mA continuously at ambient temperatures of up to $+70^{\circ} \mathrm{C}$. In the OFF state, these drivers will withstand at least 80 V .

## Applications

Series UDN-5700A quad drivers are ideally suited for interface between low-level or high-level logic and high-current/high-voltage loads. Typical applications include driving peripheral loads such as incandescent lamps, light-emitting diodes, memories, and heaters.

The integral transient-suppression diodes allow their use with inductive loads such as relays, solenoids, or stepping motors without the need of discrete diodes. For non-inductive loads, the diode-common bus can be used for a convenient lamp test.

## ABSOLUTE MAXIMUM RATINGS

Supply Voltage, $\mathrm{V}_{\text {cc }}$ ..... 7.0 V
Input Voltage, $V_{\text {W }}$ ..... 30 V
Output Off-State Voltage, $\mathrm{V}_{\text {off }}$ ..... 80 V
Output On-State Sink Current, Ion ..... 600 mA
Suppression Diode Off-State Voltage, $\mathrm{V}_{\text {off }}$ ..... 80 V
Suppression Diode On-State Current, Iow ..... 600 mA
Power Dissipation, $\mathrm{P}_{\mathrm{D}}$ ..... 2.0 W
Each Driver ..... 0.8 W
Derating Factor Above $25^{\circ} \mathrm{C}$ $16.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ or $60^{\circ} \mathrm{C} / \mathrm{W}$
Operating Free-Air Temperature Range, $T_{A}$ ..... $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}}$ $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## RECOMMENDED OPERATING CONDITIONS

|  | Min. | Nom. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage $\left(V_{c c}\right):$ | 4.75 | 5.0 | 5.25 | V |
| Operating Temperature Range | 0 | +25 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Current into any output (ON state) |  |  | 300 | mA |

INPUT PULSE CHARACTERISTICS

| $V_{\text {Vin(0) }}=0 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{f}}=7 \mathrm{~ns}$ | $\mathrm{t}_{\mathrm{p}}=1 \mu \mathrm{~S}$ |
| :--- | :--- | :---: |
| $V_{\text {in }(1)}=3.5 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{r}}=14 \mathrm{~ns}$ | PRR $=500 \mathrm{kHz}$ |

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $V_{\text {cc }}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. |  |  |
| "1" Input Voltage | $V_{\text {in(1) }}$ |  | MIN |  |  |  | 2.0 |  |  | V |  |
| "0" Input Voltage | $V_{\text {in( }}(0)$ |  | MIN |  |  |  |  |  | 0.8 | V |  |
| "0" Input Current | $\operatorname{lin}(0)$ |  | MAX | 0.4 V | 30 V |  |  | -50 | -100 | $\mu \mathrm{A}$ | 2 |
| "1" Input Current | $\mathrm{I}_{\text {in }(1)}$ |  | MAX | 30 V | 0 V |  |  |  | 10 | $\mu \mathrm{A}$ | 2 |
| Input Clamp Voltage | $V_{1}$ |  | MIN | $-12 \mathrm{~mA}$ |  |  |  |  | -1.5 | V |  |

SWITCHING CHARACTERISTICS at $V_{c c}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

|  | Symbol | Test Conditions | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Characteristic |  |  | Min. | Typ. | Max. | Units |  |
| Turn-on Delay Time | $\mathrm{t}_{\mathrm{pd} 0}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=70 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=465 \Omega \text { (10 Watts) } \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ |  | 200 | 500 | ns | 3 |
| Turn-off Delay Time | $t_{\text {pd } 1}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=70 \mathrm{~V}_{1} \mathrm{R}_{\mathrm{L}}=465 \Omega \text { (10 Watts) } \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ |  | 300 | 750 | ns | 3 |

## NOTES:

1. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Each input tested separately.
3. Voltage values shown in the test circuit waveforms are with. respect to network ground terminal.
4. Capacitance values specified include probe and test fixture capacitance.

## Type UDN-5703A Quad OR Driver

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | Vcc | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | loff |  | MIN | 2.0 V | OV | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
|  |  |  | OPEN | 2.0 V | OV | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
| "0" Output Voltage | Von |  | MIN | 0.8 V | 0.8 V | 150 mA |  | 0.35 | 0.5 | V |  |
|  |  |  | MIN | 0.8 V | 0.8 V | 300 mA |  | 0.5 | 0.7 | V |  |
| Diode Leakage Current | ILK | NOM | NOM | 0 V | 0 V | OPEN |  |  | 200 | $\mu \mathrm{A}$ | 3 |
| Diode Forward Voltage Drop | V | NOM | NOM | VCC | Vcc |  |  | 1.5 | 1.75 | V | 4 |
| "1" Level Supply Current | $I_{C C(1)}$ | NOM | MAX | 5.0 V | 5.0 V |  |  | 16 | 25 | mA | 1, 2 |
| "0" Level Supply Current | ICC(0) | NOM | MAX | 0 V | 0 V |  |  | 72 | 100 | mA | 1, 2 |



## Type UDN-5706A Quad AND Driver

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | Vcc | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |  |
| " 1 " Output Reverse Current | loff |  | MIN | 2.0 V | 2.0 V | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
|  |  |  | OPEN | 2.0 V | 2.0 V | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
| "0" Output Voltage | Von |  | MIN | 0.8 V | $\mathrm{V}_{\text {cc }}$ | 150 mA |  | 0.35 | 0.5 | V |  |
|  |  |  | MIN | 0.8 V | Vcc | 300 mA |  | 0.5 | 0.7 | V |  |
| Diode Leakage Current | ILK | NOM | NOM | 0 V | 0 V | OPEN |  |  | 200 | $\mu \mathrm{A}$ | 3 |
| Diode Forward Voltage Drop | VD | NOM | NOM | V cc | Vcc |  |  | 1.5 | 1.75 | V | 4 |
| "1" Level Supply Current | $I_{\text {cc( }}(1)$ | NOM | MAX | 5.0 V | 5.0 V |  |  | 16 | 24 | mA | 1,2 |
| "0" Level Supply Current | ICC(0) | NOM | MAX | 0 V | 0 V |  |  | 70 | 98 | mA | 1,2 |



1. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Per package.
3. Diode leakage current measured at $\mathrm{V}_{\mathrm{R}}=\mathrm{V}_{\text {off(min) }}$.
4. Diode forward voltage drop measured at $I_{f}=300 \mathrm{~mA}$.
5. Capacitance values specified include probe and test fixture capacitance.

## Type UDN-5707A Quad NAND Driver

## ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | Vcc | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | loff |  | MIN | 0.8 V | $V_{\text {ce }}$ | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
|  |  |  | OPEN | 0.8 V | $\mathrm{V}_{\mathrm{CC}}$ | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
| "0" Output Voltage | $V$ on |  | MIN | 2.0 V | 2.0 V | 150 mA |  | 0.35 | 0.5 | $V$ |  |
|  |  |  | MIN | 2.0 V | 2.0 V | 300 mA |  | 0.5 | 0.7 | V |  |
| Diode Leakage Current | lık | NOM | NOM | VCC | VCC | OPEN |  |  | 200 | $\mu \mathrm{A}$ | 3 |
| Diode Forward Voltage Drop | V ${ }_{\text {d }}$ | NOM | NOM | 0 V | OV |  |  | 1.5 | 1.75 | V | 4 |
| "1" Level Supply Current | $\mathrm{ICC}(1)$ | NOM | MAX | 0 V | 0 V |  |  | 24 | 30 | mA | 1,2 |
| "0" Level Supply Current | $\operatorname{ICC}(0)$ | NOM | MAX | 5.0 V | 5.0 V |  |  | 80 | 106 | mA | 1,2 |



## ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | Vcc | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |  |
| " 1 " Output Reverse Current | Ioff |  | MIN | 0.8 V | 0.8 V | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
|  |  |  | OPEN | 0.8 V | 0.8 V | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
| "0" Output Voltage | Von |  | MIN | 2.0 V | 0 V | 150 mA |  | 0.35 | 0.5 | V |  |
|  |  |  | MIN | 2.0 V | 0 V | 300 mA |  | 0.5 | 0.7 | V |  |
| Diode Leakage Current | ILK | NOM | NOM | V cc | $\mathrm{V}_{\text {cc }}$ | OPEN |  |  | 200 | $\mu \mathrm{A}$ | 3 |
| Diode Forward Voltage Drop | V | NOM | NOM | 0 V | 0 V |  |  | 1.5 | 1.75 | V | 4 |
| "1" Level Supply Current | ICC(1) | NOM | MAX | 0 V | 0 V |  |  | 24 | 30 | mA | 1,2 |
| "0" Level Supply Current | $\operatorname{ICC}(0)$ | NOM | MAX | 5.0 V | 5.0 V |  |  | 80 | 100 | mA | 1,2 |



1. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Per package.
3. Diode leakage current measured at $V_{R}=V_{\text {off(min). }}$.
4. Diode forward voltage drop measured at $\mathrm{I}_{\mathrm{f}}=300 \mathrm{~mA}$.
5. Capacitance values specified include probe and test fixture capacitance.

# SERIES UDN-5710M DUAL PERIPHERAL/POWER DRIVERS <br> -Transient Protected Outputs 

## FEATURES

- Four Logic Types
- DTL/TL/PMOS/CMOS Compatible Inputs
- Low Input Current
- 300 mA Continuous Output Current
- Standoff Voltage of 80 V


## Description

THESE MINI-DIP dual peripheral and power drivers are bipolar monolithic integrated circuits incorporating AND, NAND, OR, or NOR logic gates, high-current switching transistors, and transient-suppression diodes on the same chip. The two output transistors are capable of simultaneously sinking 300 mA continuously at ambient temperatures of up to $+70^{\circ} \mathrm{C}$. In the OFF state, these drivers will withstand at least 80 V .

## Applications

Series UDN-5700M dual drivers are ideally suited for interface between low-level or high-level logic and high-current/high-voltage loads. Typical applications include driving peripheral loads such as incandescent lamps, light-emitting diodes, memories, and heaters with a load current of up to 600 mA .

The integral transientsuppression diodes allow the use of these drivers with inductive loads such as relays, solenoids, or stepping motors without the need for discrete diodes. When not required for transient suppression, the diode-common bus can be used for the "lamp test" function.

## ABSOLUTE MAXIMUM RATINGS

Supply Voltage, $\mathrm{V}_{\text {cc }}$ ..... 7.0 V
Input Voltage, $V_{\mathbb{N}}$ ..... 30 V
Output Off-State Voltage, $\mathrm{V}_{\text {off }}$ ..... 80 V
Output On-State Sink Current, $\mathrm{I}_{\mathrm{ON}}$ ..... 600 mA
Suppression Diode Off-State Voltage, $\mathrm{V}_{\text {off }}$ ..... 80 V
Suppression Diode On-State Current, $\mathrm{I}_{\mathrm{ON}}$ ..... 600 mA
Power Dissipation at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{P}_{\mathrm{D}}$ ..... 1.5 W
Each Driver ..... 0.8 W
Derating Factor ..... $12.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ or $80^{\circ} \mathrm{C} / \mathrm{W}$
Operating Free-Air Temperature Range, $T_{A}$ ..... $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}}$ ..... $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## RECOMMENDED OPERATING CONDITIONS

|  | Min. | Nom. | Max. | Units |
| :--- | :--- | :--- | :--- | :--- |
| Supply Voltage $\left(V_{c c}\right):$ | 4.75 | 5.0 | 5.25 | V |
| Operating Temperature Range | 0 | +25 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Current into any output $(0 \mathrm{~N}$ state $)$ |  |  | 300 | mA |

INPUT PULSE CHARACTERISTICS

| $V_{\text {in(0) }}=0 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{f}}=7 \mathrm{~ns}$ | $\mathrm{t}_{\mathrm{p}}=1 \mu \mathrm{~S}$ |
| :--- | :--- | :---: |
| $\mathrm{~V}_{\text {in }(1)}=3.5 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{r}}=14 \mathrm{~ns}$ | PRR $=500 \mathrm{kHz}$ |

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $V_{\text {cc }}$ | Driven Input | $\begin{aligned} & \text { Other } \\ & \text { Input } \end{aligned}$ | Output | Min. Typ. | Max. | Units |  |
| " 1 " Input Voltage | $V_{\text {in(1) }}$ |  | MIN |  |  |  | 2.0 |  | V |  |
| "0" Input Voltage | $V_{\text {in(0) }}$ |  | MIN |  |  |  |  | 0.8 | V |  |
| "0" Input Current at all Inputs except Strobe | $\mathrm{l}_{\text {in(0) }}$ |  | MAX | 0.4 V | 30 V |  | -50 | -100 | $\mu \mathrm{A}$ | 2 |
| "0" Input Current at Strobe | $1{ }_{\text {in(0) }}$ |  | MAX | 0.4 V | 30 V |  | -100 | -200 | $\mu \mathrm{A}$ |  |
| "1" Input Current at all Inputs except Strobe | $\mathrm{I}_{\text {in(1) }}$ |  | MAX | 30 V | OV |  |  | 10 | $\mu \mathrm{A}$ | 2 |
| "1" Input Current at Strobe | $\mathrm{I}_{\text {in( } 1 \text { ) }}$ |  | MAX | 30 V | OV |  |  | 20 | $\mu \mathrm{A}$ |  |
| Input Clamp Voltage | $V_{1}$ |  | MIN | -12 mA |  |  |  | -1.5 | V |  |

## SWITCHING CHARACTERISTICS at $V_{C C}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

|  | Symbol | Test Conditions | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Characteristic |  |  | Min. | Typ. | Max. | Units |  |
| Turn-on Delay Time | $t_{\text {pdo }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=70 \mathrm{~V}, R_{\mathrm{L}}=465!2 \text { (10 Watts) } \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ |  | 200 | 500 | ns | 3 |
| Turn-off Delay Time | $t_{\text {pdl }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=70 \mathrm{~V}, R_{\mathrm{L}}=465 \Omega(10 \text { Watts }) \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ |  | 300 | 750 | ns | 3 |

NOTES:

1. Typical values are at $\mathrm{V}_{C C}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Each input tested separately.
3. Voltage values shown in the test circuit waveforms are with respect to network ground terminal.
4. Capacitance values specified include probe and test fixture capacitance.

SERIES UDN-5710M
DUAL PERIPHERAL/POWER DRIVERS

## Type UDN-5711M Dual AND Driver

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $V_{C C}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | loff |  | MIN | 2.0 V | 2.0 V | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
|  |  |  | OPEN | 2.0 V | 2.0 V | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
| "0" Output Voltage | $V_{\text {on }}$ |  | MIN | 0.8 V | $\mathrm{V}_{\text {cc }}$ | 150 mA |  | 0.35 | 0.5 | V |  |
|  |  |  | MIN | 0.8 V | $\mathrm{V}_{\text {cc }}$ | 300 mA |  | 0.5 | 0.7 | V |  |
| Diode Leakage Current | ILK | NOM | NOM | OV | OV | OPEN |  |  | 200 | $\mu \mathrm{A}$ | 3 |
| Diode Forward Voltage Drop | V ${ }_{\text {d }}$ | NOM | NOM | VCC | $V_{C C}$ |  |  | 1.5 | 1.75 | V | 4 |
| "1" Level Supply Current | $\operatorname{ICC(1)}$ | NOM | MAX | 5.0 V | 5.0 V |  |  | 8.0 | 12 | mA | 1,2 |
| "0" Level Supply Current | $\mathrm{ICC}(0)$ | NOM | MAX | 0 V | OV |  |  | 35 | 49 | mA | 1,2 |



## Type UDN-5712M Dual NAND Driver

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)



NOTES:

1. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Per package.
3. Diode leakage current measured at $\mathrm{V}_{\mathrm{R}}=\mathrm{V}_{\text {off(min) }}$.
4. Diode forward voltage drop measured at $I_{f}=300 \mathrm{~mA}$
5. Capacitance values specified include probe and test fixture capacitance.

## Type UDN-5713M Dual OR Driver

## ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $V_{\text {cc }}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | Ioff |  | MIN | 2.0 V | OV | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
|  |  |  | OPEN | 2.0 V | 0 V | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
| " 0 " Output Voltage | Von |  | MIN | 0.8 V | 0.8 V | 150 mA |  | 0.35 | 0.5 | V |  |
|  |  |  | MIN | 0.8 V | 0.8 V | 300 mA |  | 0.5 | 0.7 | V |  |
| Diode Leakage Current | ILK | NOM | NOM | 0 V | 0 V | OPEN |  |  | 200 | $\mu \mathrm{A}$ | 3 |
| Diode Forward Voltage Drop | $V_{D}$ | NOM | NOM | $\mathrm{V}_{\text {cc }}$ | $V_{C C}$ |  |  | 1.5 | 1.75 | V | 4 |
| "1" Level Supply Current | $I_{\text {cc(1) }}$ | NOM | MAX | 5.0 V | 5.0 V |  |  | 8.0 | 13 | mA | 1,2 |
| "0" Level Supply Current | $I_{\text {cc(0) }}$ | NOM | MAX | 0 V | 0 V |  |  | 36 | 50 | mA | 1,2 |



## Type UDN-5714M Dual NOR Driver

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $V_{\text {cc }}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | loff |  | MIN | 0.8 V | 0.8 V | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
|  |  |  | OPEN | 0.8 V | 0.8 V | 80 V |  |  | 100 | $\mu \mathrm{A}$ |  |
| "0" Output Voltage | Von |  | MIN | 2.0 V | 0 V | 150 mA |  | 0.35 | 0.5 | V |  |
|  |  |  | MIN | 2.0 V | 0 V | 300 mA |  | 0.5 | 0.7 | V |  |
| Diode Leakage Current | ILK | NOM | NOM | $\mathrm{V}_{\text {CC }}$ | $\mathrm{V}_{\mathrm{CC}}$ | OPEN |  |  | 200 | $\mu \mathrm{A}$ | 3 |
| Diode Forward Voltage Drop | $V_{D}$ | NOM | NOM | 0 V | OV |  |  | 1.5 | 1.75 | V | 4 |
| "1" Level Supply Current | $I_{\text {cc(1) }}$ | NOM | MAX | 0 V | 0 V |  |  | 12 | 15 | mA | 1,2 |
| "0" Level Supply Current | $\mathrm{ICC}(0)$ | NOM | MAX | 5.0 V | 5.0 V |  |  | 40 | 50 | mA | 1,2 |



# SERIES UDN-5720M, UDN-5740M, UDN-5750M DUAL PERIPHERAL/POWER DRIVERS 

## -Transient-Protected Outputs

## FEATURES

- DTLTTL/PMOS/CMOS Compatible
- Low Input Current
- Continuous Output Current to 700 mA
- 70 V Output Standoff Voltage
- Low Supply-Current Requirement

PERIPHERAL AND POWER DRIVERS combining dual logic gates, high-current saturated output transistors, and transient-supression diodes are the Series UDN-5720/40/50M. These monolithic dual drivers surpass the interface requirements normally associated with standard logic buffers and are ideally suited for interface between low-level logic and high-current inductive loads. Internal transientsuppression diodes allow their use with loads such as stepping motors, relays, or solenoids. Additional (non-inductive) applications include driving peripheral loads such as light-emitting diodes, memories, heaters, and incandescent lamps with peak load currents of up to 700 mA . When not required for transient suppression, the diode common bus can be used to perform the "lamp test" function.


The Series UDN-5720M output transistors are capable of simultaneously sinking 350 mA continuously over the rated operating temperature range. The Series UDN-5740M is capable of sinking 600 mA continuously for a single output ( $57 \%$ duty cycle for both outputs). The series UDN-5750M will sink 500 mA continuously for a single output ( $86 \%$ duty cycle for both outputs). The outputs may be paralleled for higher load-current capability. In the OFF state, the drivers will withstand at least 70 V .

All devices in this series are supplied in a miniature 8-pin dual-in-line plastic package with a copper lead frame for superior package power dissipation ratings.
ABSOLUTE MAXIMUM RATINGS
Supply Voltage, $\mathrm{V}_{\text {cc }}$ (UDN-5740/50M) ..... 7.0 V
(UDN-5720M) ..... 15 V
Input Voltage, $\mathrm{V}_{\mathbb{N}}$ ..... 30 V
Output Off-State Voltage, $\mathrm{V}_{\text {off }}$ ..... 70 V
Output On-State Sink Current, IoN (UDN-5720/50M) ..... 600 mA
(UDN-5740M) ..... 700 mA
Suppression Diode Off-State Voltage, $\mathrm{V}_{\text {off }}$ ..... 70 V
Suppression Diode On-State Current, I $\mathrm{I}_{\text {( }}$ (UDN-5720/50M) ..... 600 mA
(UDN-5740M) ..... 700 mA
Allowable Package Power Dissipation, $P_{0}$ ..... $1.5 \mathrm{~W}^{\star}$
Operating Free-Air Temperature Range, $\mathrm{T}_{\mathrm{A}}$ ..... $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}}$ $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

[^24]
## RECOMMENDED OPERATING CONDITIONS

| Operating Condition | Min. | Nom. | Max. | Units |
| :---: | :---: | :---: | :---: | :---: |
| Supply Voltage, V ${ }_{\text {CC }}$ (UDN-5720M) | 4.75 | - | 12.6 | V |
| (UDN-5740/50M | 4.75 | 5.00 | 5.25 | V |
| Output Current, I I ON (UDN-5720M) | - | - | 350 | mA |
| (UDN-5740M) | - | - | 600 | mA |
| (UDN-5750M) | - | - | 500 | mA |
| Operating Temperature Range | 0 | +25 | +85 | ${ }^{\circ} \mathrm{C}$ |

ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE


Dwg. No. A-13,220

SWITCHING CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$

|  |  |  | Limits |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Characteristic | Symbol | Test Conditions | Min. | Max. | Units |
| Notes |  |  |  |  |  |
| Turn-On Delay Time | $\mathrm{t}_{\mathrm{pd} 0}$ | $\mathrm{~V}_{\mathrm{S}}=30 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=100(10 \mathrm{~W}), \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ | - | 500 | ns |
| Turn-Off Delay Time | $\mathrm{t}_{\mathrm{pd} 1}$ | $\mathrm{~V}_{\mathrm{S}}=30 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=100(10 \mathrm{~W}), \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ | - | 750 | ns |

Notes: 1. Capacitance value specified includes probe and test fixture capacitance.
2. Voltage values shown in test circuit waveforms are with respect to network ground.

## Input-Pulse Characteristics

| $V_{\mathbb{M}(0)}=0 \mathrm{~V}$ | $\mathrm{t}_{1} \leq 7 \mathrm{~ns}$ | $\mathrm{t}_{\mathrm{p}}=1 \mu \mathrm{~s}$ |
| ---: | :--- | ---: |
| $V_{\mathbb{W}(1)}=3.5 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{t}} \leq 14 \mathrm{~ns}$ | PRR $=500 \mathrm{kHz}$ |

# UDN-5721M, UDN-5741M, UDN-5751M 



ELECTRICAL CHARACTERISTICS over recommended operating temperature range (unless otherwise noted)

|  | Symbol | Temp. | Applicable Devices* | Test Conditions |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Characteristic |  |  |  | $\mathrm{V}_{\mathrm{cc}}$ | Driven Input | Other Input | Output | Min. | Typ. | Max | Units |  |
| Output Reverse | $\mathrm{I}_{\text {CEX }}$ | - | All | 4.75 | 2.0 V | 2.0 V | 70 V | - | - | 100 | $\mu \mathrm{A}$ | - |
|  |  |  |  | Open | 2.0 V | 2.0 V | 70 V | - | - | 100 | $\mu \mathrm{A}$ | - |
| Output Voltage | $\mathrm{V}_{\text {CEESAR }}$ | - | 5721 | 4.75 | 0.8 V | 4.75 V | 200 mA | - | 0.4 | 0.6 | V | - |
|  |  |  | 5741/51 | 4.75 | 0.8 V | 4.75 V | 300 mA | - | 0.3 | 0.6 | V | - |
|  |  |  | 5721 | 4.75 | 0.8 V | 4.75 V | 350 mA | - | 0.6 | 0.8 | V | - |
|  |  |  | 5751 | 4.75 | 0.8 V | 4.75 V | 500 mA | - | 0.5 | 0.8 | V | - |
|  |  |  | 5741 | 4.75 | 2.0 V | 4.75 V | 600 mA | - | 0.7 | 1.0 | V | - |
| Input Voltage | $V_{\text {(W(1) }}$ | - | All | 4.75 | - | - | - | 2.0 | - | - | V | - |
|  | $V_{\text {w(0) }}$ | - | All | 4.75 | - | - | - | - | - | 0.8 | V | - |
| Input Current | $\mathrm{I}_{\text {m(0) }}$ | - | All | Max. | 0.4 V | 30 V | - | - | -5.0 | -10 | $\mu \mathrm{A}$ | 1,2 |
|  | $\mathrm{I}_{\text {(1) }}$ | - | All | Max. | 30 V | 0 V | - | - | 5.0 | 10 | $\mu \mathrm{A}$ | 1,2 |
| Strobe Input | $\mathrm{I}_{\text {mo }}$ | - | All | Max. | 0.4 V | 30 V | - | - | $-10$ | -20 | $\mu \mathrm{A}$ | 2 |
| Current | $\mathrm{I}_{\text {(1) }}$ | - | All | Max. | 30 V | 0 V | - | - | 10 | 20 | $\mu \mathrm{A}$ | 2 |
| Input Clamp Volt. | $V_{\text {clamp }}$ | - | All | 4.75 | -12 mA | - | - | - | - | -1.5 | V | - |
| Diode Leakage Current | $\mathrm{I}_{\mathrm{R}}$ | $+25^{\circ} \mathrm{C}$ | All | 5.0 | 0 V | OV | Open | - | - | 100 | $\mu \mathrm{A}$ | 3 |
| Diode Forward | $V_{\text {F }}$ | $+25^{\circ} \mathrm{C}$ | 5721 | 5.0 | 5.0 V | 5.0 V | 300 mA | - | 1.5 | 1.75 | V | - |
| Voltage |  |  | 5751 | 5.0 | 5.0 V | 5.0 V | 500 mA | - | 1.5 | 2.0 | V | - |
|  |  |  | 5741 | 5.0 | 5.0 V | 5.0 V | 600 mA | - | 1.5 | 2.0 | V | - |
|  | $\mathrm{I}_{\text {c(1) }}$ | $+25^{\circ} \mathrm{C}$ | 5721 | 5.25 | 5.0 V | 5.0 V | - | - | 1.0 | 2.0 | mA | - |
| (Total Package) |  |  |  | 12.6 | 5.0 V | 5.0 V | - | - | 2.6 | 4.0 | mA | - |
|  |  |  | 5741/51 | 5.25 | 5.0 V | 5.0 V | - | - | 1.0 | 3.0 | mA | - |
|  | $\mathrm{I}_{\text {cc(0) }}$ | $+25^{\circ} \mathrm{C}$ | 5721 | 5.25 | 0 V | OV | - | - | 13 | 16 | mA | - |
|  |  |  |  | 12.6 | 0 V | 0 V | - | - | 38 | 45 | mA | - |
|  |  |  | 5741/51 | 5.25 | OV | OV | - | - | 20 | 25 | mA | - |

Notes:

* Complete part number includes the prefix UDN- and the package suffix M, e.g. UDN-5721M.

1. Except STROBE input, each input tested separately.
2. $\mathrm{V}_{\text {ccmax) }}$ is 12.6 V for Series UDN-5720M and 5.25 V for Series UDN-5740M and UDN-5750M.
3. Diode leakage current measured at $V_{R}=70 \mathrm{~V}$.


## UDN-5722M, UDN-5742M, UDN-5752M



ELECTRICAL CHARACTERISTICS over recommended operating femperature range (unless otherwise noted)

| Characteristic | Symbol | Temp. | Applicable Devices* | Test Conditions. |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathrm{V}_{\mathrm{cc}}$ | Driven Input | Other Input | Output | Min. | Typ. | Max | Units |  |
| Output Reverse Current | $\mathrm{I}_{\text {cex }}$ | - | All | 4.75 | 0.8 V | 4.75 V | 70 V | - | - | 100 | $\mu \mathrm{A}$ | - |
|  |  |  |  | Open | 0.8 V | 4.75 V | 70 V | - | - | 100 | $\mu \mathrm{A}$ | - |
| Output Voltage | $V_{\text {CEESAT }}$ | - | 5722 | 4.75 | 2.0 V | 2.0 V | 200 mA | - | 0.4 | 0.6 | V | - |
|  |  |  | 5742/52 | 4.75 | 2.0 V | 2.0 V | 300 mA | - | 0.3 | 0.6 | V | - |
|  |  |  | 5722 | 4.75 | 2.0 V | 2.0 V | 350 mA | - | 0.6 | 0.8 | V | - |
|  |  |  | 5752 | 4.75 | 2.0 V | 2.0 V | 500 mA | - | 0.5 | 0.8 | V | - |
|  |  |  | 5742 | 4.75 | 2.0 V | 2.0 V | 600 mA | - | 0.7 | 1.0 | V | - |
| Input Voltage | $V_{\text {w(1) }}$ | - | All | 4.75 | - | - | - | 2.0 | - | - | V | - |
|  | $V_{\text {m(0) }}$ | - | All | 4.75 | - | - | - | - | - | 0.8 | V | - |
| Input Current | $\mathrm{I}_{\text {mo }}$ | - | All | Max. | 0.4 V | 30 V | - | - | -5.0 | -10 | $\mu \mathrm{A}$ | 1,2 |
|  | $\mathrm{I}_{\text {m(1) }}$ | - | All | Max. | 30 V | 0 V | - | - | 5.0 | 10 | $\mu \mathrm{A}$ | 1,2 |
| Strobe Input Current | $\mathrm{I}_{\text {m(0) }}$ | - | All | Max. | 0.4 V | 30 V | - | - | -10 | -20 | $\mu \mathrm{A}$ | 2 |
|  | $\mathrm{I}_{\text {W(1) }}$ | - | All | Max. | 30 V | OV | - | - | 10 | 20 | $\mu \mathrm{A}$ | 2 |
| Input Clamp Volt. | $\mathrm{V}_{\text {camp }}$ | - | All | 4.75 | $-12 \mathrm{~mA}$ | - | - | - | - | -1.5 | V | - |
| Diode Leakage Current | $I_{\text {R }}$ | $+25^{\circ} \mathrm{C}$ | All | 5.0 | 5.0 V | 5.0 V | Open | - | - | 100 | $\mu \mathrm{A}$ | 3 |
| Diode Forward Voltage | $V_{F}$ | $+25^{\circ} \mathrm{C}$ | 5722 | 5.0 | OV | OV | 300 mA | - | 1.5 | 1.75 | V | - |
|  |  |  | 5752 | 5.0 | OV | 0 V | 500 mA | - | 1.5 | 2.0 | V | - |
|  |  |  | 5742 | 5.0 | OV | OV | 600 mA | - | 1.5 | 2.0 | V | - |
| Supply Current (Total Package) | $\mathrm{I}_{\text {c(1) }}$ | $+25^{\circ} \mathrm{C}$ | 5722 | 5.25 | OV | OV | - | - | 1.0 | 2.0 | mA | - |
|  |  |  |  | 12.6 | OV | 0 V | - | - | 2.6 | 4.0 | mA | - |
|  |  |  | 5742/52 | 5.25 | OV | 0 V | - | - | 1.0 | 3.0 | mA | - |
|  | $\mathrm{I}_{\text {ç0 }}$ | $+25^{\circ} \mathrm{C}$ | 5722 | 5.25 | 5.0 V | 5.0 V | - | - | 13 | 16 | mA | - |
|  |  |  |  | 12.6 | 5.0 V | 5.0 V | - | - | 38 | 45 | mA | - |
|  |  |  | 5742/52 | 5.25 | 5.0 V | 5.0 V | - | - | 20 | 25 | mA | - |

Notes:

* Complete part number includes the prefix UDN- and the package suffix M, e.g. UDN-5722M.

1. Except STROBE input, each input tested separately.
2. $V_{\text {ccimax }}$ is 12.6 V for Series UDN.5720M and 5.25 V for Series UDN-5740M and UDN-5750M.
3. Diode leakage current measured at $V_{R}=70 \mathrm{~V}$.



## UDN-5723M, UDN-5743M, UDN-5753M



ELECTRICAL CHARACTERISTICS over recommended operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Temp. | Applicable Devices* | Test Conditions |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $V_{c c}$ | Driven Input | Other Input | Output | Min. | Typ. | Max | Units |  |
| Output Reverse Current | $\mathrm{l}_{\text {cex }}$ | - | All | 4.75 | 2.0 V | OV | 70 V | - | - | 100 | $\mu \mathrm{A}$ | - |
|  |  |  |  | Open | 2.0 V | OV | 70 V | - | - | 100 | $\mu \mathrm{A}$ | - |
| Output Voltage | $V_{\text {cefsat }}$ | - | 5723 | 4.75 | 0.8 V | 0.8 V | 200 mA | - | 0.4 | 0.6 | $V$ | - |
|  |  |  | 5743/53 | 4.75 | 0.8 V | 0.8 V | 300 mA | - | 0.3 | 0.6 | V | - |
|  |  |  | 5723 | 4.75 | 0.8 V | 0.8 V | 350 mA | - | 0.6 | 0.8 | V | - |
|  |  |  | 5753 | 4.75 | 0.8 V | 0.8 V | 500 mA | - | 0.5 | 0.8 | V | - |
|  |  |  | 5743 | 4.75 | 0.8 V | 0.8 V | 600 mA | - | 0.7 | 1.0 | V | - |
| Input Voltage | $V_{\text {w(1) }}$ | - | All | 4.75 | - | - | - | 2.0 | - | - | V | - |
|  | $V_{\text {w(0) }}$ | - | All | 4.75 | - | - | - | - | - | 0.8 | V | - |
| Input Current | $\mathrm{I}_{\text {w(0) }}$ | - | All | Max. | 0.4 V | 30 V | - | - | -5.0 | -10 | $\mu \mathrm{A}$ | 1,2 |
|  | $\mathrm{I}_{\text {(1) }}$ | - | All | Max. | 30 V | 0 V | - | - | 5.0 | 10 | $\mu \mathrm{A}$ | 1,2 |
| Strobe Input Current | $\mathrm{I}_{\text {m0) }}$ | - | All | Max. | 0.4 V | 30 V | - | - | -10 | -20 | $\mu \mathrm{A}$ | 2 |
|  | $\mathrm{I}_{\text {(1) }}$ | - | All | Max. | 30 V | OV | - | - | 10 | 20 | $\mu \mathrm{A}$ | 2 |
| Input Clamp Volt. | $\mathrm{V}_{\text {cIame }}$ | - | All | 4.75 | $-12 \mathrm{~mA}$ | - | - | - | - | -1.5 | V | - |
| Diode Leakage Current | $\mathrm{I}_{\text {R }}$ | $+25^{\circ} \mathrm{C}$ | All | 0 | OV | OV | Open | - | - | 100 | $\mu \mathrm{A}$ | 3 |
| Diode Forward Voltage | $V_{\text {f }}$ | $+25^{\circ} \mathrm{C}$ | 5723 | 5.0 | 5.0 V | 5.0 V | 300 mA | - | 1.5 | 1.75 | V | - |
|  |  |  | 5753 | 5.0 | 5.0 V | 5.0 V | 500 mA | - | 1.5 | 2.0 | V | - |
|  |  |  | 5743 | 5.0 | 5.0 V | 5.0 V | 600 mA | - | 1.5 | 2.0 | V | - |
| Supply Current (Total Package) | $\mathrm{I}_{\text {c(1) }}$ | $+25^{\circ} \mathrm{C}$ | 5723 | 5.25 | 5.0 V | 5.0 V | - | - | 1.0 | 2.0 | mA | - |
|  |  |  |  | 12.6 | 5.0 V | 5.0 V | - | - | 2.6 | 4.0 | mA | - |
|  |  |  | 5743/53 | 5.25 | 5.0 V | 5.0 V | - | - | 1.0 | 3.0 | mA | - |
|  | $\mathrm{I}_{\text {cc(0) }}$ | $+25^{\circ} \mathrm{C}$ | 5723 | 5.25 | OV | OV | - | - | 13 | 16 | mA | - |
|  |  |  |  | 12.6 | OV | OV | - | - | 38 | 45 | mA | - |
|  |  |  | 5743/53 | 5.25 | OV | OV | - | - | 20 | 25 | mA | - |

## Notes:

* Complete part number includes the prefix UDN. and the package suffix M, e.g. UDN-5723M.

1. Except STROBE input, each input tested separately.
2. $\mathrm{V}_{\text {ccimax }}$ is 12.6 V for Series UDN-5720M and 5.25 V for Series UDN-5740M and UDN-5750M.
3. Diode leakage current measured at $V_{R}=70 \mathrm{~V}$.


## UDN-5724M, UDN-5744M, UDN-5754M



ELECTRICAL CHARACTERISTICS over recommended operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Temp. | Applicable Devices* | Test Conditions |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathrm{V}_{\mathrm{cc}}$ | Driven Input | Other Input | Output | Min. | Typ. | Max | Units |  |
| Output Reverse Current | $\mathrm{I}_{\text {cex }}$ | - | All | 4.75 | 0.8 V | 0.8 V | 70 V | - | - | 100 | $\mu \mathrm{A}$ | - |
|  |  |  |  | Open | 0.8 V | 0.8 V | 70 V | - | - | 100 | $\mu \mathrm{A}$ | - |
| Output Voltage | $\mathrm{V}_{\text {cESAT }}$ | - | 5724 | 4.75 | 2.0 V | 0 V | 200 mA | - | 0.4 | 0.6 | V | - |
|  |  |  | 5744/54 | 4.75 | 2.0 V | 0 V | 300 mA | - | 0.3 | 0.6 | V | - |
|  |  |  | 5724 | 4.75 | 2.0 V | 0 V | 350 mA | - | 0.6 | 0.8 | V | - |
|  |  |  | 5754 | 4.75 | 2.0 V | 0 V | 500 mA | - | 0.5 | 0.8 | V | - |
|  |  |  | 5744 | 4.75 | 2.0 V | 0 V | 600 mA | - | 0.7 | 1.0 | V | - |
| Input Voltage | $V_{\text {(N(1) }}$ | - | All | 4.75 | - | - | - | 2.0 | - | - | V | - |
|  | $V_{\text {w(0) }}$ | - | All | 4.75 | - | - | - | - | - | 0.8 | V | - |
| Input Current | $\mathrm{I}_{\text {W(0) }}$ | - | All | Max. | 0.4 V | 0 V | - | - | -5.0 | -10 | $\mu \mathrm{A}$ | 1,2 |
|  | $\mathrm{I}_{\text {(1) }}$ | - | All | Max. | 30 V | 30 V | - | - | 5.0 | 10 | $\mu \mathrm{A}$ | 1,2 |
| Strobe Input Current | $\mathrm{I}_{\text {WW0) }}$ | - | All | Max. | 0.4 V | 0 V | - | - | -10 | -20 | $\mu \mathrm{A}$ | 2 |
|  | $\mathrm{I}_{\text {(1) }}$ | - | All | Max. | 30 V | 30 V | - | - | 10 | 20 | $\mu \mathrm{A}$ | 2 |
| Input Clamp Volt. | $V_{\text {clamp }}$ | - | All | 4.75 | -12 mA | - | - | - | - | -1.5 | V | - |
| Diode Leakage Current | $\mathrm{I}_{\text {R }}$ | $+25^{\circ} \mathrm{C}$ | All | 5.0 | 5.0 V | 5.0 V | Open | - | - | 100 | $\mu \mathrm{A}$ | 3 |
| Diode Forward Voltage | $V_{\text {F }}$ | $+25^{\circ} \mathrm{C}$ | 5724 | 5.0 | OV | OV | 300 mA | - | 1.5 | 1.75 | V | - |
|  |  |  | 5754 | 5.0 | OV | OV | 500 mA | - | 1.5 | 2.0 | V | - |
|  |  |  | 5744 | 5.0 | OV | OV | 600 mA | - | 1.5 | 2.0 | V | - |
| Supply Current (Total Package) | $\mathrm{I}_{\text {c(1) }}$ | $+25^{\circ} \mathrm{C}$ | 5724 | 5.25 | OV | OV | - | - | 1.0 | 2.0 | mA | - |
|  |  |  |  | 12.6 | OV | OV | - | - | 2.6 | 4.0 | mA | - |
|  |  |  | 5744/54 | 5.25 | OV | 0 V | - | - | 1.0 | 3.0 | mA | - |
|  | $\mathrm{I}_{\text {ccio) }}$ | $+25^{\circ} \mathrm{C}$ | 5724 | 5.25 | 5.0 V | 5.0 V | - | - | 13 | 16 | mA | - |
|  |  |  |  | 12.6 | 5.0 V | 5.0 V | - | - | 38 | 45 | mA | - |
|  |  |  | 5744/54 | 5.25 | 5.0 V | 5.0 V | - | - | 20 | 25 | mA | - |

Notes:

* Complete part number includes the prefix UDN- and the package suffix M, e.g. UDN-5724M.

1. Except STROBE input, each input tested separately.
2. $V_{\text {ccimax }}$ is 12.6 V for Series UDN-5720M and 5.25 V for Series UDN-5740M and UDN-5750M.
3. Diode leakage current measured at $\mathrm{V}_{\mathrm{R}}=70 \mathrm{~V}$.


# SERIES ULN-2000A DARLINGTON TRANSISTOR ARRAYS* <br> <br> -Description and Application 

 <br> <br> -Description and Application}

## Introduction

The increased use of electronic circuits in systems formerly built with mechanical, electro-mechanical, or hydraulic components has resulted in systems becoming more precise, more reliable, generally less expensive, smaller, more efficient, and faster. Although the drive capabilities of monolithic integrated logic circuits are adequate for most information processing applications, there now exists a large and rapidly growing number of system applications where the currentcarrying and/or voltage-sustaining capability of the integrated circuit logic is inadequate. Typically, these deficiencies arise when the logic must control such peripheral components as relays, solenoids, punches, stepping motors, and a variety of indicators (incandescent, LED, or gas discharge lamps and displays).

A very common solution to this output interface inadequacy has been the addition of discrete power transistors (or SCRs) and associated passive components to the logic output in order to obtain the necessary current and/or voltage capability. Although this provides a very satisfactory electrical solution, the large number of discrete components often required, high assembly labor costs, and space (packaging) limitations often mean additional problems and cost. A simple, and less expensive solution is the use of monolithic integrated circuits.

The Series ULN-2000A is comprised of four different high-voltage/high-current interface circuits. They are capable of controlling resistive, inductive, or tungsten filament loads of up to 125 watts and are compatible with all standard digital logic families (DTL, TTL, PMOS, and CMOS) without the need for additional discrete components.

## High-Voltage and High-Current Capability

A large number of interface problems have been simplified by the Series ULN-2000A high-voltage, high-current Darlington transistor arrays. These devices are suitable for voltage, current, and gain levels beyond the limits of other monolithic buffers and arrays.

The four devices in the ULN-2000A series are all comprised of seven silicon NPN Darlington pairs on a common monolithic substrate. All units feature open collector outputs and integral suppression diodes for use with inductive loads.

All devices have an output sink current capability of 500 mA although peak inrush currents to 600 mA are permissible, making them ideal for use with tungsten filament lamps. All of the outputs will sustain "OFF" voltages of at least 50 volts. Each individual Darlington circuit may therefore switch up to 25 watts ( 50 V at 500 mA ).

A definite asset of monolithic device technology is the very fine match between adjacent outputs when used in parallel. Applications requiring a sink current beyond the capability of a single output can be accommodated by parallel outputs. Continuous operation of all outputs at the maximum rated current is not allowed because of power dissipation limitations imposed by the package. However, as illustrated in Figure 1, under certain conditions, the Series ULN-2000A Darlington arrays are capable of switching loads totaling more than 125 watts at an ambient temperature of $+70^{\circ} \mathrm{C}$.

[^25]Figure 1

## COLLECTOR CURRENT AS A FUNCTION OF DUTY CYCLE AND NUMBER OF OUTPUTS

## High-Power Capability

A primary limitation of many interface circuits is the power dissipation of the device package. Until recently, very little concern was expressed for monolithic integrated circuit power dissipation. Improvements in silicon device technology have brought about a growing number of monolithic circuits capable of power considerably in excess of present package technology.

The Series ULN-2000A is supplied in a 16 -pin dual in-line plastic package with a copper lead frame. Shown in Figure 2 is a comparison of the allowable package power dissipation for the industry standard iron-nickel alloy (Kovar) lead frame and the Sprague copper lead frame used on these devices. As shown, at an ambient temperature of $+70^{\circ} \mathrm{C}$, the Kovar lead frame allows only 0.64 watts while the copper lead frame allows 1.33 watts. At $+25^{\circ} \mathrm{C}$ the copper lead frame permits a package power dissipation of 2.0 watts!

Actual power dissipation in any application for the Series ULN-2000A devices is the sum of the individual driver power dissipations. In turn, the individual driver dissipation is the product of the collectoremitter saturation voltage, the collector current, and the duty cycle. The collector-emitter saturation voltage is dependent on the collector current and, to a lesser extent, operating temperature.



DWO. No. A-9753

Figure 2

## ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE

## The Basic Darlington Array

The first, and basic array, in this series, is the Type ULN-2001A. This is a general-purpose version with input current limiting normally accomplished via the use of an appropriate discrete resistor connected in series with each input. It is also possible to utilize the intrinsic current limiting of many MOS outputs as shown in Figure 4; a typical P-channel characteristic.

The use of TTL in such a manner is not recommended due to the higher currents and resultant high level of package power dissipation. Outputs of most PMOS and CMOS circuits will not normally source currents of any significance due to their high source impedance.


DWa. No. A-9595
(each driver)
Figure 3
TYPE ULN-2001A SCHEMATIC

## 14 to 25 Volts PMOS Applications

The Type ULN-2002A Darlington array was specifically designed for use with 14 to 25 volt PMOS devices. Each input has a 7 V Zener diode and a 10,500 ohm resistor (nominal values) to limit the input current to within the capability of most PMOS of the type specified. The basic circuit diagram is shown in Figure 5 with a typical application. Note that there are no pull-down resistors or other external discrete components necessary. The incorporation of the Zener diode also results in excellent noise immunity for this array.

## TTL and CMOS INTERFACE

The ULN-2001A and ULN-2002A allow only a limited number of input options. Shown in Figure 6 is the basic circuit diagram of the Type ULN-2003A. This device has a series base input resistor to each Darlington pair, and thus allows operation directly with TTL or CMOS logic operating at a supply voltage of 5 V (or 12 V CMOS using FET characteristics).

A guarantee of 200 mA output sink current capability (saturated) is provided with the worse case TTL logic 1 level of 2.4 volts. Low-power Schottky-clamped TTL logic is generally specified to have a minimum Vout of 2.7 volts. The ULN-2003A is guaranteed to sink 250 mA under this input condition. With the more typical input of 3 volts, the ULN-2003A Darlington pair will sink at least 300 mA in the "ON" state.


Figure 4
TYPICAL P-CHANNEL
DRAIN CHARACTERISTIC


Figure 5
TYPE ULN-2002A SCHEMATIC AND APPLICATION

TTL totem pole outputs are not specified between the $400 \mu \mathrm{~A}$ logic 1 fanout condition and the maximum output short-circuit current ( 20 to 55 mA for the 7400 series). Between these rather wide limits lies the required ULN-2003A input current. The maximum Type ULN-2003A input current level is specified at 1.35 mA at the extrapolated TTL maximum logic $I$ level of 3.85 V .

The ULN-2003A Darlington array will handle a great many interface needs - particularly those beyond the capabilities of TTL buffers. Also shown in Figure 6, is a typical application of the ULN-2003A Darlington array. Of particular interest in this application is an unusual use of the transient-suppression diodes for a non-inductive load. The lamp test feature can of course be used with any of the devices in this series.


Figure 6
TYPE ULN-2003A SCHEMATIC AND APPLICATION

The diodes are designed to handle the same current and voltages as the output transistors. Switching can be accomplished through an ordinary switch or an appropriate power transistor. With the standard $+70^{\circ} \mathrm{C}$ ambient and the most widely used lamps(No. 327 or No. 387 lamps) there is no problem with continuous operation.

## 6 to 15 Volt CMOS or PMOS Applications

The Type ULN-2004A Darlington array has an appropriate series input resistor (nominally $10.5 \mathrm{k} \Omega$ ) to allow its operation directly from CMOS or PMOS logic outputs utilizing supply voltages of between 6 and 15 V .

Shown in Figure 7 is a typical application of this array. Although the discrete output buffer could be used to increase the output capability of any of the devices in this series, this is most often done by paralleling outputs as was described earlier.


Figure 7
Type ULN-2004A SCHEMATIC AND APPLICATION

## Input Current

The Darlington collector current (output in saturation) at an ambient temperature of $+25^{\circ} \mathrm{C}$, for any input current is the same for all four devices in this series and is shown in the graph of Figure 8. More accurately, the maximum input current for any collector current is described by the equation:

$$
I_{\mathbb{N}(\mu A)}=I_{C(m A)}+140 \mu \mathrm{~A}
$$

where $I_{\text {IN }}$ is the input current in microamperes, $I_{C}$ is the collector current in milliamperes, and the figure 140 represents the maximum shunt current through the emitter-base resistors. The typical input current can be described as:

$$
I_{\mathbb{N}(\mu A)}=0.58 \mathrm{I}_{\mathrm{C}(\mathrm{~mA})}+110 \mu \mathrm{~A}
$$

where the figure 0.58 is an adjustment for the typical Darlington current gain and the figure 110 represents the typical shunt current.


Figure 8
COLLECTOR CURRENT as a function of input current

The input current as a function of input voltage is shown in Figure 9 for the ULN-2002A, ULN-2003A, and the ULN-2004A. The Type ULN-2001A Darlington array is not shown since input current is more a function of the external circuitry. Systems utilizing either CMOS or PMOS logic should be evaluated for intrinsic current limiting as was shown in Figure 4.


Figure 9
INPUT CURRENT AS A FUNCTION OF INPUT VOLTAGE

## Low Available Drive Current Operation

Occasionally, applications featuring minimum available input drive current and a high output load current have shown the Type ULN-2003A and ULN-2004A Darlington arrays to be inadequate for the particular requirement under worst case conditions. This usually results from the restricted drive current available from a TTL or CMOS gate operating from a nominal supply of 5 volts.

Under worst case conditions with a low logic 1 voltage ( 2.4 V ), and a high input resistor value $(3.51 \mathrm{k} \Omega$ ), the available load current is reduced to only 145 mA . Compounding this problem would be the effect that a high drive current requirement would have on the logic output voltage since that is normally specified at only $400 \mu \mathrm{~A}$. If the gate output is connected to additional logic elements, a minimum logic 1 voltage of 2.0 V must be maintained and at that level the worst case Darlington load current would be reduced to only 31 mA !

A simple solution to this problem is through the use of inexpensive pull-up resistors as shown in Figure 10. The minimum resistor value is determined by the maximum allowable sink current ( 16 mA for TTL, $360 \mu$ A for CMOS), the minimum logic 0 output voltage, and the maximum supply voltage as per the following equation:

$$
R_{P} \geq \frac{V_{S}-V_{\text {out(0) }}}{\text { IouT }}
$$

For standard TTL, the minimum value for $R_{p}$ is about $316 \Omega$ with values between $3000 \Omega$ and $5000 \Omega$ being used customarily. Multiple pull-up resistors in a single in-line package are shown in Sprague Engineering Bulletin No. 7041 ; resistors in a dual in-line package are shown in Bulletin No. 7042.

## Conclusion

Since the Series ULN-2000A high-voltage, highcurrent Darlington transistor arrays are quite conservatively designed, the basic product is fully capable of being ordered to higher voltages and/or higher currents than the standard specifications. Presently, parts are available to withstand up to 95 volts on the output. Parts with this higher voltage rating would create a potential for switching loads far in excess of 125 watts! Aside from the higher power handling capability, the higher voltage rating is required for driving plasma or gas-discharge displays.


Figure 10
USE OF PULL-UP RESISTORS TO INCREASE DRIVE CURRENT

Although not intended for high power applications, there is also available a Series ULS-2000H with hermetic sealing and an operating temperature range to $+125^{\circ} \mathrm{C}$. These parts are recommended for military and aerospace applications as well as commercial and industrial control applications where severe environments may be encountered.

Cer-DIP, industrial-grade hermetic devices, Series ULQ-2000R, are rated for use over the temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, permitting their use in commercial and industrial applications requiring a moderate package power dissipation ( 1 W at $\mathrm{T}_{\mathrm{A}}=$ $+85^{\circ} \mathrm{C}$ ).

All of these Darlington transistor arrays offer a common solution to a great many interface needs. The minimal component count and straightforward printed wiring board layout offer benefits in cost reduction, simplicity of board layout, and savings in space. Other benefits are a reduction in insertion costs, and lower handling and inventory costs than other alternatives. Cost benefits from some of these factors are not very tangible. However, fewer components, less complex boards, etc. usually result in lower system manufacturing costs.

## EXPANDING THE FRONTIERS OF IC INTERFACE FOR ELECTRONIC DISPLAYS

## INTRODUCTION

The original monolithic high-voltage/high-current power drivers from Sprague were capable of sustaining 100 V and sinking load currents of 250 mA on each of four outputs. That 1970 peripheral driver capability has since been expanded and improved on to solve many of the most difficult display interfaces. Our newest devices are rated for operation to 130 V , sourcing or sinking to 1.5 A , and as many as eight drivers per package (not all together) with inputs for TTL, Schottky TTL, DTL, CMOS, and PMOS.

## LAMP (INCANDESCENT) INTERFACE

Utilizing marketing inputs that related to existing hybrid interface circuits, a group at Sprague designed and manufactured monolithic ICs which initially were largely used for aircraft indicator lamp interface. Although not widely known, these quad driver units were developed quite independently (and simultaneously) to the ubiquitous TI 75451 series of high-speed, low-voltage peripheral drivers. A concentration upon circuit design factors, improvements in DIP packaging (copper alloy lead frames), and tighter, tougher control of diffusion-related
parameters has allowed the manufacture of quad power drivers rather than the dual mini-DIPs offered by TI.

An increased awareness for improvements in reliability and space and power reductions provided a rather successful military market for Sprague lamp and relay interface; early success was evident in military aircraft indicator lamp interface, a tough application for TTL type ICs due to severe inrush currents resulting in secondary breakdown during "turn on". The increased current sinking capability of the Sprague ICs offers a solution to lamp interface that usually obviates the need for "warming" resistors (across the output) which slightly warm the lamp filament and thus minimize problems associated with cold lamp filaments.

The relay driver types of Sprague IC drivers (and other similar transient-protected ICs) are somewhat more useful than the so-called general purpose types, since the diode common terminal may be switched for a system lamp test . As shown in Figure 1, only a single connection to each DIP is required.


Figure 1

## HIGH-CURRENT INTERFACE DRIVERS

The high current-sinking capability of the Sprague ICs allow such loads as the \#327 or \#387 lamps to be driven without difficulty of secondary breakdown. The device beta will usually not allow sinking of the 10 to 13 times (nominal value) inrush current of cold lamps; but the lamp rapidly reaches a current level within the device output limitations (Figure 2 shows current as a function of time for a single \#327 lamp). Sustaining this instantaneous inrush current and its peak power has been a key element in the success of many lamp interface circuits.

## GAS DISCHARGE DISPLAY ICs

Early in 1972, Sprague successfully produced its first high-voltage IC designed for gas discharge dis-plays-a five channel, 130 V unit for cathode (segment) interface. Subsequently, other circuits, both cathode and anode drivers, were produced; most of which were used in calculator applications with the Burroughs Panaplex ${ }^{\circledR}$ II. In Figure 3 is shown a display interface system utilizing the UHP-481 and UHP-491 display drivers, associated thick-film networks, and discretes. This was a step forward, but still required external discrete components.

Through a collaborative effort begun late in 1973 between Sprague Electric and Burroughs Corp. a newer, more efficient interface scheme evolved. Featured in "Electronic Displays '75,', this series of monolithic IC interface devices for the high-voltage gas discharge panels has been one of the trailblazers in the world of display interface ICs. Intended for use in multiplexed display systems, these ICs present one of the easiest and least expensive solutions


Figure 2
to a difficult interface problem. A combination of high-voltage bipolar techniques with thin-film resistor technology (circuit resistors sputtered over the IC dielectric) has provided both digit (anode) and segment (cathode) interface.

To facilitate a minimum component interface, a split supply ( $\pm 100 \mathrm{~V}$ ) is employed to allow d-c levelshifting (rather than capacitors or $>200 \mathrm{~V}$ transistors) and both digit and segment drivers incorporate all pull-up, pull-down, current limiting, off-bias reference, etc. which were formerly required in discrete and/or hybrid systems. With the combination of the digit and segment drivers (each capable of withstanding 120 V ), the split power supply approach affords PN diode IC technology suitable for driving a display usually requiring a 180 V minimum ionization voltage (equivalent to $\pm 90 \mathrm{~V}$ in the split system).

The use of the Series UDN-6100/7100A gas discharge display drivers shows the need for only two monolithic ICs for displays of up to eight digits and eight segments as shown in Figure 4. Systems requiring digit or segment counts greater than eight employ additional driver ICs, and with the exception of the Type UDN-7180A segment driver, the segment ICs all have outputs with internal current-limiting resistors for the display segments. The UDN7180A device, for reasons of package power dissipation and/or dissimilar segment currents (certain 14 or 16 segment alphanumeric panels) can also be used, but must have external, discrete current-limiting resistors.


Figure 3


Figure 4

Higher current applications are difficult for both programmable current and switching type display drivers. Segment currents beyond 2.5 or 3 mA present package power dissipation limitations to most dual in-line packages. By using external resistors, the Type UDN-7180A driver allows segment currents of up to 14 mA .

The transistor switch with current-limiting resistor scheme used in Sprague gas discharge display drivers
also minimizes problems associated with gas panel arcing which can destroy programmable current circuits. Some of the gas display manufacturers recommend the use of series resistors in each segment line to prevent destruction to the semiconductor interface circuit should such a panel arc occur. Without these series resistors (internal thin-film resistors in Sprague devices) the IC can be destroyed by the high voltage and resulting high current should the panel voltage drop to a very-low level during an arc.

## LED INTERFACE

With the obvious abundance and variety of LED interface integrated circuits it would seem unlikely that there are still systems in search of an IC hardware solution to further minimize cost, component count, space, etc.; but this is definitely the case. The deficiencies are chiefly related to the limited number of current-sourcing circuits and/or highcurrent drivers.

The efficiency of LED displays has improved, but with the larger digits (up to $1^{\prime \prime}$ presently) most of the IC drivers are unable to switch the higher currents required in multiplexed systems. The rule-of-thumb generally applied uses the suggested d-c current multiplied by the number of digits in the display. For example, a multiplexed display of 160 mA peak current will give approximately the same light intensity output as a steady 20 mA in each of eight digits. Of particular difficulty is the switching of currents associated with the lower efficiency yellow and green LEDs. Sprague has provided monolithic integrated circuit solutions to applications requiring segment currents of 350 mA and digit currents of up to 1.5 amperes!

Many of the Sprague ICs used in high-current LED applications were originally designed for use with electro-mechanical loads (relays, solenoids, motors, etc.) although the high-voltage ratings of the drivers are obviously not a concern. A combination of highcurrent, high-voltage Darlington drivers is shown in Figure 5.

The ULN-2074B source driver is utilized as a modified emitter-follower. Through the use of discrete diodes in the common collector line, allowing the base to be switched to a potential higher than the collector, it is then possible to obtain a saturated output. This prevents the usual emitterfollower problems associated with gain, the MOS output impedance, and power. It is also possible to now better define the voltage at the emitter output and to then provide suitable segment current-limiting resistors for the LEDs.

The ULN-2002A sink driver is a high-current Darlington array with the capability of switching multiplexed LEDs with an available limit of 155 mA for each of the seven drivers when used at a $100 \%$ duty cycle. Even the more inefficient yellow or green LEDs can be driven with higher output currents at lower duty cycles ( 400 mA at a $28 \%$ duty cycle).


Figure 5


Figure 6

A new eight-channel source driver is shown as a digit switch for common anode LEDs in Figure 6. The Series UDN-2980A drivers will handle output currents to a maximum of 500 mA . Two basic versions of the driver will allow interface from TTL, Schottky TTL, DTL, PMOS, and CMOS levels. Other versions of the ULN-2003A driver are also available for use with the various logic levels.

Of the three sink drivers shown, the ULN-2003A is probably the better choice from a standpoint of both pinout and component count. It also has straightforward in-out pinning. The ULN-2031A and ULN2081A devices offer lower cost. They are also interchangeable from a pinning aspect although the output ON voltage will be dissimilar.

A common-cathode LED configuration is shown in Figure 7 for currents of up to 1.5 A per digit! A series UDN-2980A source driver is used to switch the segment side, the ULN-2064B or ULN-2074B to switch the digit side. As has been shown with Figure 5, the IC package power dissipation must be considered with high-current applications.

The three examples that have been shown for LED interface represent only a very-small portion of the total applications area. The high-current capabilities and high gain of the Sprague drivers represent potential solutions to many difficult LED display systems alphanumeric, seven-segment, or matrix; commoncathode or common-anode; continuous or multiplexed.

## A-C PLASMA DISPLAY INTERFACE

Plasma displays, such as those manufactured by National Electronics/NCR (USA) and NEC or Fujitsu (Japan), all have one common element with their gas discharge cousin - both types use a neon gas mixture. The plasma panels emit an orange glow when switched at rather high frequencies, and light output intensity is a function of frequency. The a-c term for the plasma display is something of a misnomer since these panels actually operate from a toggled d-c supply (usually in the area of 20 kHz ).

The panel is basically a neon-filled capacitor, and has plates (electrodes) which are covered with the dielectric - between which is the neon mixture. Switching this capacitive load presents a problem
with high peak currents in addition to the older problem of the high voltages which are associated with gas displays. Drive circuits use supply voltages of 150 to 260 V (depending on unipolar or bipolar drive), and the semiconductors used must switch instantaneous currents in the order of several hundred milliamperes for the larger displays.

Several high-voltage, high-current arrays made at Sprague Electric can provide an answer to one side of the a-c plasma display interface. The Series ULN2020A Darlingtons are rated at 95 V while the Series UHP-500 power drivers are rated at 100 V . They are both able to handle the application shown in Figure 8 (a basic d-c, non-multiplexed clock interface rather than a more complex multiplexed system). The ULN-2022A is specifically designed for 14 to 25 V

PMOS logic levels while the UHP-506 is intended for use with TTL.

The high-current diodes that are internal to the Sprague arrays are utilized in the unipolar drive scheme connected to a suitable OFF reference. In one POS application, a set of 14 ULN-2023A Darlington drivers replaced more than 400 discrete components. The cost and space savings in such a machine are considerable, and a very complex printed wiring board was greatly simplified.

Further improvements in interface and plasma displays will no doubt evolve, and thus benefit all concerned - display and interface vendor along with the end user. Plasma displays are well-suited to custom panels (particularly those with various sizes of characters) and with improvements in IC breakdown voltages some further simplification of interface should evolve.


Figure 7


Figure 8

## FLUORESCENT DISPLAY INTERFACE

Although the vast majority of fluorescent displays are directly driven from MOS logic (handheld and lowcost desk calculators), there is an emerging need for interface integrated circuits for use with the larger characters (higher currents) and the higher voltages coming into use. These blue-green display panels originated in Japan, and the manufacturers are quite aggressively pursuing markets such as POS systems, clocks, cash registers, appliances, automotive displays, etc. Larger and/or more complex styles are being made, including displays with alphanumeric capability (a starburst 14 or 16 -segment pattern).

Modest voltage capability ( 60 or 70 volts) is all that is required of a semiconductor device to drive these panels, and the currents are in 20 to 30 mA region. These electrical requirements are well within the capability of many gas discharge digit drivers.

The UDN-6118/28A devices are designed specifically for use with fluorescent displays and include internal pull-down resistors so that up to eight segments and eight digits will require only two packages
and a greatly simplified power supply. The Type UDN-6118A driver is compatible with TTL, Schottky TTL, DTL, and 5 volt CMOS. The Type UDN-6128A driver is for use with 6 to 15 volt PMOS or CMOS logic.
The future of fluorescent displays look rather strong, particularly if competition further reduces prices. For the moment at least, these displays will not seriously tax the capability of IC interface except, perhaps, from a price/cost standpoint.

## HOT WIRE READOUTS

Although hot wire readouts could easily be placed in the incandescent category, their application in multidigit, multiplexed display systems more closely resembles LED circuit operation. Since hot wire displays will conduct current in either direction, isolation diodes are required to prevent sneak paths from partially turning ON unaddressed segments. Compare the typical hot wire display of Figure 10 with LED display of Figure 6. The availability of a suitable, inexpensive diode array would be of considerable asset in multiplexed hot wire systems.


Figure 9


Figure 10

The hot wire readouts are available in both sevensegment and alphanumeric ( 16 -segment) versions and are quite well-suited to high ambient light applications. They do not wash out in sunlight, although their reliability diminishes with the higher
currents required in brightly lighted applications. As described, multiplexed schemes can be cumbersome because of the great number of discrete diodes required. One avionics system using a 16 -character, 16 -segment alphanumeric panel required 256 discrete diodes.

# INTEGRATED CIRCUITS FOR CURRENT-SOURCING APPLICATIONS 

DURING RECENT YEARS, the appearance of many new low-power monolithic devices (LSI and microprocessors) has created an increased need of peripheral power driver integrated circuits. Interface drivers are typically categorized in terms of their output-drive functions. When current flows out of the driver output terminal and into the load, the device is said to "source"' current. Conversely, current flows from a load into a 'sink' driver.

Sprague integrated source drivers usually consist of high-voltage PNP devices and high-power NPN Darlington outputs (which provide PNP-type action), with input-level shifting. These power ICs are useful for interfacing low-level logic (TTL, CMOS, NMOS, PMOS) and high-current or high-voltage relays, solenoids, lamps (incandescent, LED, neon), motors, and displays (gas-discharge, LED,

## FLOATING LOGIC-GROUND LEVEL

 (Sink Driver)
vacuum-fluorescent). They can also be used to provide multi-channel buffers for discrete power semiconductors.

The advantages of source drivers for display interface are quite evident. The $\mathrm{X}-\mathrm{Y}$ addressing of most readouts requires both source and sink functions to minimize pin count, interconnections, and package count.

A more subtle advantage of source drivers is related to their use with inductive loads or incandescent lamps. Both types of load generate troublesome transients and noise currents on common logic/load ground lines. In addition, high ground currents can shift the ground rail, affecting logic input levels, thresholds, and noise immunity. The use of source drivers can minimize many of these concerns by separating the logic and power returns.

## SEPARATE GROUND RETURNS (Source Driver)



## RELAY-DRIVER APPLICATIONS

SERIES UDN-2580A, eight-channel source drivers, and Types UDN-2956A and UDN-2957A, five-channel source drivers, provide current/voltage translation from TTL, positive CMOS, or negative CMOS logic to -48 V telecommunication relays requiring less than 350 mA . All devices have internal inductive-load transient-suppression diodes.

Type UDN-2580A-1 is best driven from negative-reference CMOS or NMOS logic ( -5 V or -12 V swing) in order to provide a -48 V swing at the output. The active-low input Type UDN-2588A-1 can be driven from positive logic TTL
( +5 V swing) or CMOS ( +12 V swing) levels. The active-high input Type UDN-2956A is similar to Type UDN-2588A-1, but it also has a chip-enable function that requires a minimum number of drive lines to control outputs from several packages in a simple multiplex scheme.

## RECOMMENDED MAX. OPERATING CONDITIONS



## TELECOMMUNICATIONS

RELAY DRIVER
(Positive Logic)


TELECOMMUNICATIONS
RELAY DRIVER
(Negative Logic)


OWG.NO. A-11,538

## MULTIPLEXED RELAY DRIVER



TO OTHER
DRIVERS

## PRINTER APPLICATIONS

SPRAGUE SOURCE DRIVERS have been used extensively in electrosensitive, thermal, and impact printer applications. Multi-channel devices in the Series UDN-2580A and UDN-2980A reduce parts count and provide up to 350 mA per output at voltages up to 75 V (resistive load). Copper lead frames make these devices capable of simultaneously delivering up to 125 mA continuously from all eight channels at an ambient temperature of $+50^{\circ} \mathrm{C}$.

## THERMAL PRINTER APPLICATION



DWG.NO. A-11.530

## RECOMMENDED MAX. OPERATING CONDITIONS

Supply Voltage Range, $\mathrm{V}_{\mathrm{s}}$

UDN-2588A-1 ..... to 75 V
UDN-2981A and UDN-2982A ..... 5 V to 45 V
UDN-2983A and UDN-2984A ..... 35 V to 75 V
Logic Voltage, $\mathrm{V}_{\mathbb{N}}$ ..... 12 V
Continuous Output Current, $\mathrm{I}_{\text {ovt }}$ (per output) ..... $-350 \mathrm{~mA}$
Peak Output Current, $I_{o p}$ ..... $-500 \mathrm{~mA}$

## ELECTROSENSITIVE PRINTER APPLICATION



## ELECTRO-MECHANICAL DISPLAY APPLICATIONS

SOURCE DRIVERS in the Series UDN-2580A and UDN-2980A, when combined with the Type ULN-2804A sink driver, provide a simple interface between 12 V CMOS logic and a multiplexed electro-mechanical display. As shown, the need for additional inverter packages is eliminated since Type UDN-2580A is activated by a low input level and Type UDN-2982A is turned ON by a high input
input level. All drivers have internal inductive-load transient-suppression diodes and copper lead frames for improved package power dissipation capability.

RECOMMENDED MAX. OPERATING CONDITIONS
Supply Voltage, $\mathrm{V}_{\mathrm{S}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . 35 V
Continuous Output Current, $\mathrm{I}_{\text {our }}$ (per output) . . . . . -350 mA

## MULTIPLEXED ELECTRO-MECHANICAL DISPLAY DRIVERS



## VACUUM-FLUORESCENT/GAS-DISCHARGE DISPLAY APPLICATIONS

SPRAGUE SERIES UDN-6100A and UDN2580A source drivers provide solutions to problems encountered in driving higher-voltage vacuumfluorescent and planar gas-discharge displays. Both series of parts provide TTL, CMOS, and NMOS input-logic compatibility. Series UDN-6100A devices are active high (non-inverting) drivers. Series UDN-2580A drivers are active low (inverting) devices.

At minimum cost, Series UDN-6100A-2 devices offer 60 V output breakdowns for vacuumfluorescent displays typically utilizing less than 32 characters. Featuring a minimum 80 V output breakdown voltage, standard Series UDN-6100A drivers (no additional suffix) guarantee 25 mA per output. Suffix -1 devices provide for a 110 V breakdown, recommending them for 40 to 80 -digit or dot-matrix V-F applications or gas-discharge anode-drive applications requiring the higher output voltage. All of these drivers include internal pull-

MAXIMUM OPERATING VOLTAGES

| $V_{S} V_{B B}$ | $\mathrm{V}_{\text {INON }}$ | $V_{\text {INOFF }}$ ) | $V_{\text {cc }}$ | $\mathrm{V}_{\text {EEIMAX) }}$ | Device Type |
| :---: | :---: | :---: | :---: | :---: | :---: |
| +5 | <1.4 | >4.5 | 0 | -45 | UDN-2588A |
|  |  |  |  | -75 | UDN-2588A-1 |
| +12 | $<8.4$ | >11.5 | 0 | -45 | UDN-2588A |
|  |  |  |  | -75 | UDN-2588A-1 |
| +30 | 2.4 | $<0.4$ | NA | -30 | UDN-6138A-2 |
|  | 4.0 | $<0.4$ | NA | -30 | UDN-6148A-2 |
| +40 | 2.4 | $<0.4$ | NA | -40 | UDN-6138A |
|  | 4.0 | $<0.4$ | NA | -40 | UDN-6148A |
| +60 | TL or CMOS |  | NA | 0 | Series UDN-6100A-2 |
| +80 | TLL or CMOS |  | NA | 0 | Series UDN-6100A |
| +110 | TTL or CMOS |  | NA | 0 | Series UDN-6100A-1 |

down resistors and provide operation from singleended positive supplies.

Operation from a split-supply allows the user to bias the V-F filament at ground potential or to utilize a system-supply voltage above ground ( $\pm 40 \mathrm{~V}$ instead of +80 V ). Either Type UDN-6138A or Type UDN-6148A source drivers are recommended.

For vacuum-fluorescent display applications requiring a higher current capability (operating several displays with common drive circuitry), Type UDN2588A can be used with appropriate external output pull-down resistors to provide up to 350 mA per output.

## GAS-DISCHARGE DISPLAY DRIVERS



MULTIPLEXED VACUUM-FLUORESCENT DISPLAY DRIVERS


## VACUUM-FLUORESCENT/GAS-DISCHARGE DISPLAY APPLICATIONS (Continued)

VACUUM-FLUORESCENT DISPLAY DRIVERS
(Split Supply)



DWG. NO. A-11,526

## INCANDESCENT LAMP DRIVER APPLICATIONS

DRIVING MULTIPLEXED incandescent lamps at voltages up to 75 V with peak currents approaching 500 mA per segment, Series UDN-2980A eight-channel source drivers, when combined with Type ULN-2069B sink drivers, provide for a very cost-effective approach. Multiplexed lamps must typically be operated at a voltage $\sqrt{\mathrm{N}}(\mathrm{N}=$ the number of digits) times the nominal d-c voltage, to obtain sufficient brightness. For example, a fourdigit, 28 V display requires 56 V to operate satisfactorily. In addition, care must be taken to select a proper driver to withstand the substantial inrush currents created by cold filaments. Peak currents of up
to ten times the nominal operating currents have been observed. Multiplexed lamps must also incorporate diodes to prevent series/parallel paths to unaddressed elements.

## recommended max. OPERATING CONDITIONS

| Supply Voltage Range, $\mathrm{V}_{\text {s }}$ |  |
| :---: | :---: |
| UDN-2981A and UDN-2982A | 5 V to 45 V |
| UDN-2983A and UDN-2984A | 35 V to 75 V |
| Continuous Output Current, I Iout | -350 mA |
| Peak Output Current, Iop. | - 500 mA |

    UDN-2981A and UDN-2982A
    Continuous Output Current, $\mathrm{I}_{\text {our }}$ (per output) . ..... -350 mA
Peak Output Current, I 1 p. . . . . . . . . . . . . . . . . . . . . -500 mA

## MULTIPLEXED LAMP DRIVER, TTL- OR MOS-COMPATIBLE



## LIGHT-EMITTING DIODE APPLICATIONS

SERIES UDN-2580A and Series UDN-2980A 8-channel source drivers provide monolithic solutions to problems associated with driving multiplexed LED displays in common-cathode or common-anode configurations.

Type UDN-2585A is a non-Darlington inverting (input low $=$ output high) source driver that is frequently used as a segment or dot driver in a common-cathode LED display where multiplexed segment or dot currents do not exceed 120 mA . This device features input logic-level compatibility with open-collector TTL, standard TTL, CMOS, and NMOS, as well as low output saturation voltages.

For common-cathode applications requiring higher segment currents, or for common-anode digit drive applications, Series UDN-2980A is recommended. This non-inverting (input high $=$ output high) series features 350 mA per output continuous current ratings with peak currents reaching 500 mA
per output. Outputs may be paralleled for higher current capability. Type UDN-2982A is logiccompatible with 2.4 V output levels of TTL and CMOS. Similar high output current ratings, for use in inverting applications, are offered by the Type UDN-2580A driver.

Combining Sprague source drivers with multichannel, high-current sink drivers (such as Type ULN-2068B, UDN-2595A, or ULN-2814A) provides simple, compact, and economical solutions to driving high-current multiplexed LED displays.

| RECOMMENDED MAX. OPERATING CONDITIONS |  |
| :---: | :---: |
| Supply Voltage, V |  |
| UDN-2585A | 15 V |
| UDN-2982A | 45 V |
| Continuous Output Current, $\mathrm{I}_{\text {out }}$ (per output) |  |
| UDN-2585A | $-120 \mathrm{~mA}$ |
| UDN-2982A | - 350 mA |
| Input Voltage, $\mathrm{V}_{\mathbb{I}}$ | 15 V |

RECOMMENDED MAX. OPERATING CONDITIONS
upply Voltage, $\mathrm{V}_{\mathrm{S}}$
UDN-2585A 15 V
UDN-2982A . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 V
Continuous Output Current, $\mathrm{I}_{\text {out }}$ (per output)
UDN-2982A . . . . . . . . . . . . . . . . . . . . . . . . . . . -350 mA
Input Voltage, $\mathrm{V}_{\mathbb{N}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 V

## COMMON-CATHODE LED DISPLAY



## LIGHT-EMITTING DIODE APPLICATIONS

(Continued)

## COMMON-CATHODE LED DISPLAY

COMMON-ANODE LED DISPLAY


## MULTI-CHANNEL INTERFACE TO HIGH-POWER LOADS

SPRAGUE SOURCE DRIVERS can be employed as multi-channel pre-drivers for discrete highcurrent or high-voltage semiconductors, thus reducing the need for many discrete components. For instance, a UDN-2580A 8-channel source driver can provide up to 350 mA of pre-drive current into the base of power NPN devices, making 5 A load currents readily available. Higher load currents can be
obtained by using power NPN Darlington devices.
For a-c loads, it is possible to use any of the Sprague source drivers to provide gate current (with appropriate current-limiting) to a power SCR or triac. This scheme can provide an economical solution to many applications such as driving incandescent lamps or a-c motors at up to 20 A .

DRIVER FOR HIGH-POWER DISCRETE DEVICES


DWG.NO. A-11,533


# RELIABILITY OF SERIES ULN-2000A AND ULN-2800A HIGH-CURRENT DARLINGTON DRIVERS 

THIS REPORT SUMMARIZES accelerated-life tests that have been performed on Series ULN-2000A and ULN-2800A integrated circuits and provides information that can be used to calculate the failure rate at normal junction operating temperatures.

## INTRODUCTION

Product-reliability improvement is a continuous and evolving process at Sprague Electric Company. Ongoing life tests, environmental tests, and stress tests are performed to establish failure rates and monitor established process-control procedures. Failures are analyzed to determine design changes or process improvements that can be implemented to improve device reliability.

The reliability of integrated circuits can be measured by qualification tests, accelerated tests, and burn-in:

1) Qualification testing is performed at an ambient temperature of $+125^{\circ} \mathrm{C}$ for 1000 hours with an LTPD $=5$ in accordance with MIL-STD-883B. This testing is normally conducted in response to a specific customer request or requirement. Qualification testing highlights design problems or gross processing problems, but does not provide sufficient data to generate accurate failure rates in a reasonable period of time.
2) Accelerated testing is performed at junction temperatures above $+125^{\circ} \mathrm{C}$ and is used to generate failure-rate data.
3) Burn-in is intended to remove infant-mortality rejects and is conducted at $+150^{\circ} \mathrm{C}$ for 96 hours or at $+125^{\circ} \mathrm{C}$ for 168 hours. An analysis of test results from Sprague Electric's DoubleDeuce ${ }^{\text {TM }}$ burn-in program found $1.27 \%$ failures in more than 325,000 pieces tested in a recent time period. Most failures were due to slight parametric shifts. Catastrophic failures, which would cause user-equipment failure, were less than $0.1 \%$.

## ACCELERATED-LIFE TESTS

Sprague Electric performs accelerated-life tests on integrated circuits at junction temperatures of $+150^{\circ} \mathrm{C}$ or $+175^{\circ} \mathrm{C}$ at the recommended operating voltages. The internal power dissipation on some high-power circuits requires the ambient temperature to be lower than $+150^{\circ} \mathrm{C}$ to keep the junction temperature between $+150^{\circ} \mathrm{C}$ and $+175^{\circ} \mathrm{C}$.

In these tests, failures are produced so that the statistical life distribution may be established. The distribution cannot be established without failures. High-temperature accelerated-life testing is necessary to accumulate data in reasonable time periods. It has been established that the failure mechanisms at all temperatures in these tests are identical. Temperatures above $+175^{\circ} \mathrm{C}$ are not generally used for the following reasons:
a) Industry-standard molding compounds degrade and release contaminants (halides) at approximately $+200^{\circ} \mathrm{C}$.
b) Life-test boards constructed with materials capable of withstanding exposure to temperatures greater than $+175^{\circ} \mathrm{C}$ have been deemed to be cost prohibitive.
c) Increases in junction leakage currents may increase the power dissipation and device temperature to an indeterminant level.

Tables Ia and Ib contain data produced by life tests that were conducted at $+150^{\circ} \mathrm{C}$ and $+175^{\circ} \mathrm{C}$. The data include the number of test samples, number of units in each sample, and the time periods during which failures occurred. The total time-ontest varies, with priority changes influencing alloca-

| TABLE la <br> TEST RESULTS at $\mathrm{T}_{\mathrm{j}}=+150^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | HOURS ON TEST |  |  |  |  |  |  |  |  |
| TEST NuMBER | QTY. | 90 | 150 | 300 |  | $\begin{gathered} 1200 \\ \text { ER OF FAI } \end{gathered}$ | $\begin{aligned} & 1800 \\ & \text { JRES } \end{aligned}$ | 2400 | 3000 | 5000 |
| 1 | 12 | 0 | 0 | 0 | 0 | 2 | 0 | - | - | - |
| 2 | 22 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
| 3 | 22 | 0 | 0 | 0 | 0 | 0 |  | 0 | 0 | - |
| 4 | 22 | 0 | 0 | 2 | 0 | 0 | 3 | 0 | 0 | - |
| 5 | 22 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
| 6 | 22 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | - |
| 7 | 12 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - |
| 8 | 12 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - |
| 9 | 90 | 0 | 0 | 0 | 2 | 0 | 0 | - | - | - |
| 10 | 12 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - |
| 11 | 12 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - |
| 12 | 12 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
| 13 | 12 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - |
| 14 | 35 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | - | - |
| 15 | 12 | 0 | 0 | 0 | 1 | 1 | - | 0 | 0 | 0 |
| 16 | 25 | 0 | 0 | 0 | 0 | 0 | - | - | - | - |
| 17 | 25 | 0 | 0 | 0 | 0 | 0 | - | - | - | - |
| TOTAL ON TEST |  | 381 | 381 | 381 | 379 | 376 | 323 | 173 | 138 | 10 |
| total fallures |  | 0 | 0 | 2 | 3 | 3 | 4 | 1 | 0 | 0 |
| TOTAL GOOD |  | 381 | 381 | 379 | 376 | 373 | 319 | 172 | 138 | 10 |
| $P_{\text {s }}$ |  | 1.00 | 1.00 | 0.995 | 0.992 | 0.992 | 0.988 | 0.994 | 1.00 | 1.00 |
| Cumulative $\mathrm{P}_{\text {s }}$ |  | 1.00 | 1.00 | 0.995 | 0.987 | 0.979 | 0.967 | 0.961 | 0.961 | 0.961 |
| $\mathrm{P}_{\mathrm{f}}=1-\mathrm{P}^{\text {s }}$ |  | 0 | 0 | 0.005 | 0.013 | 0.021 | 0.033 | 0.039 | 0.039 | 0.039 |
| Cumulative \% Failures |  | 0 | 0 | 0.5 | 1.3 | 2.1 | 3.3 | 3.9 | 3.9 | 3.9 |

tion of oven and board space, as new products are introduced. The time intervals between test readings were chosen for ease of plotting on log-normal paper.
The acceleration factor calculated using the Arrhenius equation, and a 1 eV activation energy, is approximately $5 \times$ for each $25^{\circ} \mathrm{C}$ temperature rise in junction temperature and is multiplicative. ${ }^{1}$ This allows the data to be compared to qualification lifetest data by equating 40 hours at $+175^{\circ} \mathrm{C}$ or 200 hours at $+150^{\circ} \mathrm{C}$ to 1000 hours of qualification life test at $+125^{\circ} \mathrm{C}$.

The data at the bottom of Tables Ia and Ib were compiled by calculating the probability of success $\left(P_{s}\right)$, the cumulative probability of success, the probabilityof failure ( $\mathrm{P}_{\mathrm{f}}$ ) and the percentage of failed units in each time period.
The cumulative percent of failures is plotted on log-normal plotting paper in Figure 1. This paper has a logarithmic time-scale axis and a probability-scale axis. A log-normal distribution plots as a straight line. A line of best fit is drawn through the plotted
points and extended to determine the median lifetime at the $50 \%$ failure point. The mediam life at a junction temperature of $+150^{\circ} \mathrm{C}$ is $1.6 \times 10^{5}$ hours. At $+175^{\circ} \mathrm{C}$, the median lifetime is $3.0 \times 10^{4}$ hours.
The log-normal distribution is commonly used because most semiconductor device data fit such a distribution. ${ }^{2}$ When the median life has been found at the elevated temperature, it can be converted to the lower temperature of the actual application. The Arrhenius equation, which relates the reaction rate to temperature, is used to make this conversion. ${ }^{1}$ The Arrhenius equation is:

$$
\begin{aligned}
V_{r}= & V_{r}^{o} e^{-\epsilon \epsilon T} \\
\text { where } V_{\mathrm{r}}{ }^{\circ}= & \text { a constant } \\
\epsilon= & \text { activation energy } \\
\mathrm{k}= & \text { Boltzmann's constant } \\
\mathrm{T}= & \text { absolute temperature in degrees } \\
& \text { Kelvin }
\end{aligned}
$$

An activation energy of 1.0 electron-volt was established by testing Series ULN-2000A, Series UDN-5710M, and Series UDN-2980A devices at

TABLE lb
TEST RESULTS at $\mathrm{T}_{\mathrm{J}}=+175^{\circ} \mathrm{C}$

| $\begin{gathered} \text { TEST } \\ \text { NUMBER } \end{gathered}$ | QTY. | HOURS ON TEST |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 90 | 150 | 300 |  | $\begin{gathered} 1200 \\ \text { ER OF FAI } \end{gathered}$ |  | 2400 | 3000 | 5000 |
| 1 | 25 | 0 | 0 | 0 | 7 | - | - | - | - | - |
| 2 | 25 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - |
| 3 | 25 | 0 | 0 | 1 | 2 | 1 | 0 | 0 | - | - |
| 4 | 24 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | - |
| 5 | 19 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - |
| 6 | 19 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - |
| 7 | 12 | 0 | 0 | 2 | 3 | 2 | - | - | - | - |
| 8 | 12 | 0 | 0 | 0 | 0 | 0 | - | - | - | - |
| 9 | 12 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - |
| 10 | 18 | 0 | 0 | 0 | 0 | 0 | - | - | - | - |
| 11 | 12 | 0 | 0 | 0 | 0 | 0 | 2 | 0 | 0 | 2 |
| 12 | 12 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - |
| 13 | 12 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | - | - |
| 14 | 18 | 0 | 0 | 1 | 2 | 0 | 7 | - | - | - |
| 15 | 12 | 1 | 0 | 0 | 0 | 0 | 0 | - | - | - |
| 16 | 12 | 0 | 0 | 0 | 0 | 0 | - | - | - | - |
| 17 | 24 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - |
| 18 | 12 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | - |
| 19 | 24 | 0 | 0 | 0 | 0 | 0 | - | - | - | - |
| TOTAL ON TEST |  | 329 | 327 | 325 | 321 | 287 | 213 | 99 | 42 | 10 |
| total fallures |  | 2 | 2 | 4 | 16 | 3 | 9 | 0 | 0 | 2 |
| TOTAL GOOD |  | 327 | 325 | 321 | 305 | 284 | 204 | 99 | 42 | 8 |
| $\mathrm{P}_{\text {s }}$ |  | 0.994 | 0.994 | 0.988 | 0.950 | 0.990 | 0.958 | 1.00 | 1.00 | 0.800 |
| Cumulative $\mathrm{P}_{\text {s }}$ |  | 0.994 | 0.988 | 0.976 | 0.927 | 0.917 | 0.879 | 0.879 | 0.879 | 0.703 |
| $\mathrm{P}_{\mathrm{f}}=1-\mathrm{P}_{\mathrm{s}}$ |  | 0.006 | 0.012 | 0.024 | 0.073 | 0.083 | 0.121 | 0.121 | 0.121 | 0.300 |
| Cumulative \% Failures |  | 0.6 | 1.2 | 2.4 | 7.3 | 8.3 | 12.1 | 12.1 | 12.1 | 30.0 |

multiple temperatures. Failure analysis of devices rejected during this testing of Series ULN-2000A and ULN-2800A also supports this activation energy, as failures were mainly due to increased leakages, reduced beta, and surface inversion. ${ }^{3}$

The median life-point is drawn on Arrhenius graph
paper in Figure 2. Arrhenius plotting paper gives a graphical solution, rather than a mathematical solution, to the problem of equivalent median lifetime at any junction temperature. A line drawn through $+150^{\circ} \mathrm{C}$ and $+175^{\circ} \mathrm{C}$ failure points has a slope corresponding to that of the 1.0 eV failure mechanism.

Figure 1 CUMULATIVE PERCENT OF FAILURES


Figure 2 MEDIAN LIFE


Although not as statistically accurate as the median lifetime, the $5 \%$ failure point can be read from Figure 1. It is plotted in Figure 2.

The median life with lower junction temperatures can now be determined by using Figure 2. It must be emphasized that this is junction temperature and not ambient temperature. The temperature rise at the junction due to internal power dissipation must be taken into account using the formula:

$$
T_{J}=P_{D} \theta_{J A}+T_{A} \text { or } T_{J}=P_{D} \theta_{J C}+T_{C}
$$

The median lifetime, or $50 \%$ failure point, as determined in Figure 2, is approximately 100 years at $+125^{\circ} \mathrm{C}$ or 1,000 years at $+100^{\circ} \mathrm{C}$ junction temperature.

The approximate failure rate (FR) can be determined from FR $=1 /$ Median Life, where Median Life is taken from Figure 2 at the intersection of the junction-temperature line and median-life plot. The actual instantaneous failure rate may be calculated using a Goldwaite plot. ${ }^{4}$ However, this approximation is very close. At $+100^{\circ} \mathrm{C}$ the failure rate would be:

$$
\begin{aligned}
F R & =1 /\left(8.8 \times 10^{6} \text { hours }\right) \\
& =0.0011 \% / 1000 \text { hours }=11 \mathrm{FIT}
\end{aligned}
$$

where $F I T=$ failures per $10^{9}$ unit-hours
TABLE II
SERIES ULN-2000A AND ULN-2800A FAILURE RATE

| $\mathrm{T}_{\mathrm{J}}$ <br> $\left({ }^{\circ} \mathrm{C}\right)$ | Median Life <br> $(\mathrm{h})$ | Failure Rate <br> $(\% / 100 \mathrm{~h})$ | Failures In Time <br> $\left(\right.$ No. $/ 10^{9}$ unit-hours $)$ |
| ---: | :---: | :---: | :---: |
| 125 | $1.0 \times 10^{6}$ | 0.10 | 1000 |
| 100 | $8.8 \times 10^{6}$ | 0.011 | 110 |
| 75 | $1.0 \times 10^{8}$ | 0.0010 | 10 |
| 50 | $8.8 \times 10^{8}$ | 0.00011 | 1.1 |

## CONCLUSION

The relationship between temperature and failure rate is well documented and is an important factor in all designs. Load currents, duty cycle, and ambient temperature must be considered by the design engineer to establish a junction-temperature limit that provides failure rates within design objectives.

Figure 2 shows that a design with a junction temperature of $+100^{\circ} \mathrm{C}$, calcualted from internal power dissipation and external ambient temperature, would not reach the $5 \%$ failure point in 10 years. Lowering the junction temperature to $+70^{\circ} \mathrm{C}$ increases the time to the $5 \%$ failure point to 300 years.

A complete sequence of environmental tests on Series ULN-2000A and ULN-2800A, including temperature cycle, pressure cooker, and biased humidity tests are continuously monitored to ensure that assembly and package technology remain within established limits.

These environmental tests and accelerated-life tests establish a base line for comparisons of new processes and materials.

## REFERENCES

1) Manchester, K. E., and Bird, D. W., "Thermal Resistance: A Reliability Consideration," IEEE Transactions, Vol. CHMT-3, No. 4, 1980, pp. 580-587 (Sprague Technical Paper TP 80-2).
2) Peck, D. S., and Trapp, O. D., Accelerated Testing Handbook, Technology Associates, 1978, pp. 2-1 through 2-6.
3) ibid., p. 6-7.
4) Goldwaite, L. R., "Failure Rate Study for the Log-Normal Lifetime Model," Proceedings of the 7th Symposium on Reliability and Quality Control, 1961, pp. 208-213.

# general information 

## high-voltage intereace drivers

## MEDIUM-CURRENT INTERFACE DRIVERS



> BIMOS SMART POWER INTERFACE DRIVERS

## SECTION 4—HIGH-CURRENT ( $\geq 1$ A) INTERFACE DRIVERS

Selection Guide ..... 4-2
ULN-2061M through 2075B 1.5 A Darlington Switches ..... 4-3
UDN-2540B Quad 1.25 A Power Driver. ..... 4-14
UDN-2545B Universal Quad 2.5 A Driver ..... 4-17
UDN-2841B and 2845B Quad 1.5 A Darlington Drivers ..... 4-19
UDN-2878W and 2879W Quad 4 A Darlington Switches ..... 4-25
UDN-2906W 3-Phase 2 A Brushless DC Motor Driver ..... 4-2
UDN-2931B/W 3-Channel 2 A Half-Bridge Drivers ..... 4-31
UDN-2935Z 2 A Half-Bridge Motor Driver ..... 4-34
UDN-2936W and 2937W 3-Phase 3 A Brushless DC Motor Drivers ..... 4-40
UDN-2938W and 2939B 3-Phase 4 A Brushless DC Motor Drivers ..... 4-46
UDN-2941B Quad 2 A Source Driver ..... 4-48
UDN-2943Z 1 A Half-Bridge Motor Driver ..... 4-51
UDN-2944W Quad 4 A High-Voltage Source Driver ..... 4-55
UDN-2948W Quad 6 A High-Voltage Source Driver ..... 4-58
UDN-2949Z 2 A Half-Bridge Motor Driver ..... See UDN-2950Z
UDN-2950Z 2 A Half-Bridge Motor Driver ..... 4-34
UDN-2951Z 8 A Half-Bridge Driver ..... 4-61
UDN-2952B/W 2 A Full-Bridge Motor Drivers ..... 4-64
UDN-2953B and 2954W 2 A Full-Bridge Motor Drivers ..... 4-70
UDN-2955W 8 A Half-Bridge Motor Driver ..... 4-61
UDN-2962B/W Dual 3 A PWM Solenoid/Motor Drivers ..... 4-75
UDN-2965W-2 Dual 4 A Solenoid/Motor Driver ..... 4-81
UDN-2975W and 2976W Dual 4 A Solenoid Drivers ..... 4-86
UUN-2998W Dual 2 A Full-Bridge Motor Driver ..... 4-89
ULN-37512 Power Operational Amplifier ..... 4-93
ULN-3753B/W Dual Power Operational Amplifiers ..... 4-98
ULN-3755B/W Dual Power Operational Amplifiers ..... 4-107
UDN-5725M Dual Peripheral/Power Driver ..... 4-117
UDN-7078 Quad High-Current Darlington Switches ..... 4-121
Application Notes:
Power Interface ICs for Motor Drive Applications ..... 4-124
Switching Inductive Loads with Power Interface ICs ..... 4-139
An Integrated 3-Phase Brushless DC Motor Driver ..... 4-143
Power Op Amp Applications ..... 4-147
See Also:
UCN-5813 and 5814B 4-Bit Latched 1.5 A Drivers ..... 5-41
UCN-5825 and 5826B 4-Bit Serial-Input, Latched 2A Drivers ..... 5-59
ULN-7064B through 7074B Quad High-Voltage, 1 A Darlington Arrays ..... 2-15

| SELECTION GUIDE <br> (in order of tested output current rating) |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {Out }}$ | $\mathrm{V}_{\text {out }}$ | Outputs | Device Type | Page |
| $\pm 1.0 \mathrm{~A}$ | 26 V | Half-Bridge | UDN-2943Z | 4-51 |
| $\pm 1.0 \mathrm{~A}$ Linear | 28 V | Power Op Amp | ULN-37512 | 4-93 |
| $\pm 1.0 \mathrm{~A}$ Linear | 40 V | Dual Power Op Amp | ULN-3753B/ | 4-98 |
| $\pm 1.0 \mathrm{~A}$ Linear | 40 V | Dual Power Op Amp | ULN-3755B/ | 4-107 |
| 1.0 A | 50 V | Sink $4 \dagger$ | UCN-5813/14B | 5-41 |
| 1.0 A | 70 V | Sink 2 | UDN-5725M | 4-117 |
| 1.0 A | 80 V | Sink $4 \dagger$ | UCN-5813/14B-1 | 5-41 |
| 1.0 A | 150 V | Sink 4 | ULN-7064/68/74B | 2-15 |
| 1.25 A | 50 V | Source/Sink 2 | ULN-2061M | 4-3 |
| 1.25 A | 50 V | Sink 4 | ULN-2064/66/68/70B | 4-3 |
| 1.25 A | 50 V | Source/Sink 4 | ULN-2074B | 4-3 |
| 1.25 A | 60 V | Sink 4 | UDN-2540B | 4-14 |
| $-1.5 \mathrm{~A}$ | 35 V | Source 4 | UDN-2941B | 4-48 |
| 1.5 A | -50 V | Sink 4 | UDN-2841/45B | 4-19 |
| $-1.5 \mathrm{~A}$ | -50 V | Source 4 | UDN-2845B | 4-19 |
| 1.5 A | 80 V | Source/Sink 2 | ULN-2062M | 4-3 |
| 1.5 A | 80 V | Sink 4 | ULN-2065/67/69/71B | 4-3 |
| 1.5 A | 80 V | Source/Sink 4 | ULN-2075B | 4-3 |
| 1.75 A | 60 V | Sink $4 \dagger$ | UCN-5825B | 5-59 |
| 1.75 A | 80 V | Sink $4 \dagger$ | UCN-5826B | 5-59 |
| $\pm 2.0 \mathrm{~A}$ | 15 V | $3 \times$ Half-Bridge | UDN-2906W | * |
| $\pm 2.0 \mathrm{~A}$ | 15 V | $3 \times$ Half-Bridge | UDN-2931B/ | 4-31 |
| $\pm 2.0 \mathrm{~A}$ | 35 V | Half-Bridge | UDN-2935/50Z | 4-34 |
| $\pm 2.0 \mathrm{~A}$ | 40 V | Full-Bridge | UDN-2952B/ | 4-64 |
| $\pm 2.0 \mathrm{~A}$ | 50 V | Full-Bridge | UDN-2953B/54W | 4-70 |
| $\pm 2.0 \mathrm{~A}$ | 50 V | $2 \times$ Full-Bridge | UDN-2998W | 4-89 |
| 2.0 A | 80 V | Sink 4 | UDN-2545B | 4-17 |
| $\pm 3.0 \mathrm{~A}$ | 45 V | $3 \times$ Half-Bridge | UDN-2936/37W | 4-40 |
| 3.0 A PWM | 45 V | Source/Sink 2 | UDN-2962W | 4-75 |
| 3.0 A | 90 V | Sink 4 | UDN-7078W | 4-121 |
| 4.0 A | 50 V | Sink 4 | UDN-2878W | 4-25 |
| 4.0 A | 50 V | Sink 3 | UDN-2938W/39B | 4-46 |
| 4.0 A | 50 V | Source/Sink 2 | UDN-2975W | 4-86 |
| 4.0 A PWM | 50 V | Source/Sink 2 | UDN-2965W-2 | 4-81 |
| 4.0 A | 60 V | Source/Sink 2 | UDN-2976W | 4-86 |
| $-4.0 \mathrm{~A}$ | 60 V | Source 4 | UDN-2944W | 4-55 |
| 4.0 A | 80 V | Sink 4 | UDN-2879W | 4-25 |
| $-6.0 \mathrm{~A}$ | 60 V | Source 4 | UDN-2948W | 4-58 |
| $\pm 8.0 \mathrm{~A}$ | 50 V | Half-Bridge | UDN-2951Z/55W | 4-61 |

Current ratings shown are maximum tested condition; allowable peak, or start-up currents are generally higher; voltage ratings shown are maximum allowable. Devices with ratings of less than 1 A are listed in Section 3.
$\dagger$ Latched Smart Power drivers.
*New product. Contact factory for information.

## ULN-2061M THROUGH ULN-2075B 1.5 A DARLINGTON SWITCHES

## FEATURES

- TLL, DTL, CMOS Compatible Inputs
- Transient-Protected Outputs
- Loads to 480 Watts
- Plastic Dual In-Line Packages
- Heat-Sink Contact Tabs on Quad Arrays

HIGH-VOLTAGE, HIGH-CURRENT Darlington arrays ULN-2061M through ULN-2075B are designed as interface between low-level logic and a variety of peripheral loads such as relays, solenoids, dc and stepper motors, multiplexed LED and incandescent displays, heaters, and similar loads to 480 watts ( 1.5 A per output, $80 \mathrm{~V}, 26 \%$ duty cycle).

The devices have a minimum output breakdown of 50 V and a minimum $\mathrm{V}_{\mathrm{CE}(\text { SUS })}$ of 35 V measured at 100 mA , or a minimum output breakdown of 80 V and a minimum $\mathrm{V}_{\text {CE(SUS) }}$ of 50 V .

Dual-driver arrays ULN-2061M and ULN-2062M


ULN-2061M
ULN-2062M
ULN-2061M
ULN-2062M
are used for common-emitter (externally connected), or emitter-follower applications. Both devices are supplied in miniature 8 -pin dual in-line plastic packages.

Quad drivers ULN-2064B, ULN-2065B, ULN2068B and ULN-2069B are intended for use with TTL, low-speed TTL, and 5 V MOS logic. Types ULN-2065B and ULN-2069B are selected for the ULN-2065B and ULN-2069B are selected for the
80 V minimum output breakdown specification. Types ULN-2068B and ULN-2069B have predriver stages and are most suitable for applications requiring high gain (low input-current loading).


Isolated Darlington arrays ULN-2074B and ULN2075B are identical to Types ULN-2064B and ULN2065B except for the isolated Darlington pinout and the deletion of suppression diodes. These switches are for emitter-follower or similar isolated-Darlingto - applications.

All quad Darlington arrays (suffix " $B$ " devices) are supplied in a 16 -pin plastic dual in-line package with heat-sink contact tabs. A copper-alloy lead frame provides maximum power dissipation using standard cooling methods. This lead configuration facilitates attachment of external heat sinks for increased power dissipation with standard IC sockets and printed wiring boards.

## ABSOLUTE MAXIMUM RATINGS at $+25^{\circ} \mathrm{C}$ Free-Air Temperature for Any One Driver (unless otherwise noted)

| Output Voltage, $\mathrm{V}_{\text {cex }}$ | See Guide |
| :---: | :---: |
| Output Sustaining Voltage, $\mathrm{V}_{\text {cesus) }}$ | See Guide |
| Output Current, $\mathrm{l}_{\text {orr }}$ (Note 1) | 1.75 A |
| Input Voltage, $\mathrm{V}_{10}$ (Note 2) | See Guide |
| Input Current, $I_{8}$ (Note 3) | 25 mA |
| Supply Voltage, $\mathrm{V}_{\text {S }}$ (ULN-2068/69B) | 10 V |
| Total Package Power Dissipation | See Graph |
| Operating Temperature Range, $T_{A}$ | $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range, $\mathrm{T}_{\text {s }}$ | $-55^{\circ} \mathrm{C}$ to $-150^{\circ} \mathrm{C}$ |

NOTES:

1. Allowable combinations of output current, number of outputs conducting, and duty cycle are shown on following pages.
2. Input voltage is referenced to the substrate (no connection to other pins) for Type ULN-2061/62M and ULN-2074/75B; reference is ground for all other types.
3. Input current may be limited by maximum allowable input voltage.

ALLOWABLE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE


## ULN-2061M AND ULN-2062M

## PARTIAL SCHEMATIC



ELECTRICAL CHARACTERISTICS at $+25^{\circ} \mathrm{C}$ (unless otherwise noted)

| Characteristic | Symbol | Test Fig. | Applicable Devices | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | 1 | ULN-2061M | $V_{\text {cE }}=50 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{C E}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 500 | $\mu \mathrm{A}$ |
|  |  |  | ULN-2062M | $\mathrm{V}_{\text {CE }}=80 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 500 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {ceisus) }}$ | 2 | ULN-2061M | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathbb{N}}=0.4 \mathrm{~V}$ | 35 | - | V |
|  |  |  | ULN-2062M | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ | 50 | - | V |
| Collector-Emitter Saturation Voltage | $V_{\text {CeISAT }}$ | 3 | Both | $\mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}, \mathrm{I}_{8}=625 \mu \mathrm{~A}$ | - | 1.1 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=750 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=935 \mu \mathrm{~A}$ | - | 1.2 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=1.0 \mathrm{~A}, \mathrm{I}_{\mathrm{B}}=1.25 \mathrm{~mA}$ | - | 1.3 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=1.25 \mathrm{~A}^{*}, \mathrm{I}_{\mathrm{B}}=2.0 \mathrm{~mA}$ | - | 1.4 | V |
|  |  |  | ULN-2062M | $\mathrm{I}_{\mathrm{C}}=1.5 \mathrm{~A}^{*}, \mathrm{I}_{\mathrm{B}}=2.25 \mathrm{~mA}$ | - | 1.5 | V |
| Input Current | $I_{\text {INOW }}$ | 4 | Both | $\mathrm{V}_{\text {IV }}=2.4 \mathrm{~V}$ | 1.4 | 4.3 | mA |
|  |  |  |  | $V_{\mathbb{N}}=3.75 \mathrm{~V}$ | 3.3 | 9.6 | mA |
| Input Voltage | $V_{\text {IN(ON) }}$ | 5 | Both | $V_{C E}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1.0 \mathrm{~A}$ | - | 2.0 | V |
|  |  |  | ULN-2061M | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1.25 \mathrm{~A}^{*}$ | - | 2.5 | V |
|  |  |  | ULN-2062M | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1.5 \mathrm{~A}^{*}$ | - | 2.5 | V |
| Turn-On Delay | $t_{\text {PH }}$ | - | Both | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 1.0 | $\mu \mathrm{S}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {PLL }}$ | - | Both | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 1.5 | $\mu \mathrm{S}$ |
| Clamp Diode Leakage Current | $I_{R}$ | 6 | ULN-2061M | $V_{R}=50 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 100 | $\mu A$ |
|  |  |  | ULN-2062M | $\mathrm{V}_{\mathrm{R}}=80 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{R}}=80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{F}$ | 7 | Both | $\mathrm{I}_{\mathrm{f}}=1.0 \mathrm{~A}$ | - | 1.75 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{f}}=1.5 \mathrm{~A}$ | - | 2.0 | V |

[^26]
## ULN-2064B AND ULN-2065B

## PARTIAL SCHEMATIC


(SIMILAR TO ULN-2074B AND ULN-2075B)


## ELECTRICAL CHARACTERISTICS at $\pm 25^{\circ}$ (unless otherwise noted)

| Characteristic | Symbol | Test Fig. | Applicable Devices | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | 1 | ULN-2064B | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 500 | $\mu \mathrm{A}$ |
|  |  |  | ULN-2065B | $\mathrm{V}_{\text {CE }}=80 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 500 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $V_{\text {CESSUS }}$ | 2 | ULN-2064B | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{~V}_{\text {W }}=0.4 \mathrm{~V}$ | 35 | - | V |
|  |  |  | ULN-2065B | $\mathrm{I}_{\mathrm{c}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathbb{W}}=0.4 \mathrm{~V}$ | 50 | - | V |
| Collector-Emitter <br> Saturation Voltage | $\mathrm{V}_{\text {cefsal }}$ | 3 | Both | $\mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=625 \mu \mathrm{~A}$ | - | 1.1 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=750 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=935 \mu \mathrm{~A}$ | - | 1.2 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=1.0 \mathrm{~A}, \mathrm{I}_{\mathrm{B}}=1.25 \mathrm{~mA}$ | - | 1.3 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=1.25 \mathrm{~A}, \mathrm{I}_{\mathrm{B}}=2.0 \mathrm{~mA}$ | - | 1.4 | V |
|  |  |  | ULN-2065B | $\mathrm{I}_{\mathrm{c}}=1.5 \mathrm{~A}, \mathrm{I}_{8}=2.25 \mathrm{~mA}$ | - | 1.5 | $V$ |
| Input Current | $I_{\text {mow }}$ | 4 | Both | $\mathrm{V}_{\mathbb{W}}=2.4 \mathrm{~V}$ | 1.4 | 4.3 | mA |
|  |  |  |  | $\mathrm{V}_{\mathrm{W}}=3.75 \mathrm{~V}$ | 3.3 | 9.6 | mA |
| Input Voltage | $\mathrm{V}_{\text {mow }}$ | 5 | Both | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1.0 \mathrm{~A}$ | - | 2.0 | V |
|  |  |  | ULN-2064B | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1.25 \mathrm{~A}$ | - | 2.5 | V |
|  |  |  | ULN-2065B | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1.5 \mathrm{~A}$ | - | 2.5 | V |
| Turn-On Delay | $\mathrm{t}_{\mathrm{PH}}$ | - | Both | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 1.0 | $\mu \mathrm{s}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {pll }}$ | - | Both | $0.5 \mathrm{E}_{\text {in }}$ to 0.5 out | - | 1.5 | $\mu \mathrm{s}$ |
| Clamp Diode Leakage Current | $\mathrm{I}_{\mathrm{R}}$ | 6 | ULN-2064B | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | ULN-2065B | $\mathrm{V}_{\mathrm{R}}=80 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{R}}=80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{F}$ | 7 | Both | $\mathrm{I}_{\mathrm{F}}=1.0 \mathrm{~A}$ | - | 1.75 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{f}}=1.5 \mathrm{~A}$ | - | 2.0 | V |

## ULN-2068B AND ULN-2069B

## PARTIAL SCHEMATIC



ELECTRICAL CHARACTERISTICS AT $+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathbf{5}}=\mathbf{5 . 0} \mathrm{V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Fig. | Applicable Devices | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {EXX }}$ | 1 | ULN-2068B | $\mathrm{V}_{\mathrm{CE}}=50 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 500 | $\mu \mathrm{A}$ |
|  |  |  | ULN-2069B | $\mathrm{V}_{\text {CE }}=80 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  |  | $V_{\text {CE }}=80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 500 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $V_{\text {CEESUS) }}$ | 2 | ULN-2068B | $\mathrm{I}_{\mathrm{c}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathbb{W}}=0.4 \mathrm{~V}$ | 35 | - | V |
|  |  |  | ULN-2069B | $\mathrm{I}_{\mathrm{c}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathbb{W}}=0.4 \mathrm{~V}$ | 50 | - | V |
| Collector-Emitter Saturation Voltage | $\mathrm{V}_{\text {cesan }}$ | 3 | Both | $\mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}, \mathrm{I}_{\mathrm{W}}=2.75 \mathrm{~V}$ | - | 1.1 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=750 \mathrm{~mA}, \mathrm{I}_{\text {IN }}=2.75 \mathrm{~V}$ | - | 1.2 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=1.0 \mathrm{~A}, \mathrm{I}_{\mathrm{N}}=2.75 \mathrm{~V}$ | - | 1.3 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=1.25 \mathrm{~A}, \mathrm{I}_{\mathbb{N}}{ }^{\circ}=2.75 \mathrm{~V}$ | - | 1.4 | V |
|  |  |  | ULN-2069B | $\mathrm{I}_{\mathrm{C}}=1.5 \mathrm{~A}, \mathrm{I}_{\mathrm{N}}=2.75 \mathrm{~V}$ | - | 1.5 | V |
| Input Current | $I_{\text {mow }}$ | 4 | Both | $\mathrm{V}_{\mathrm{W}}=2.75 \mathrm{~V}$ | - | 550 | $\mu \mathrm{A}$ |
|  |  |  |  | $V_{\text {W }}=3.75 \mathrm{~V}$ | - | 1000 | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\text {wown }}$ | 5 | ULN-2068B | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1.25 \mathrm{~A}$ | - | 2.75 | V |
|  |  |  | ULN-2069B | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1.5 \mathrm{~A}$ | - | 2.75 | V |
| Supply Current | $\mathrm{I}_{5}$ | 8 | Both | $\mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}, \mathrm{~V}_{\mathrm{W}}=2.75 \mathrm{~V}$ | - | 6.0 | mA |
| Turn-On Delay | $\mathrm{t}_{\text {el }}$ | - | Both | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 1.0 | $\mu \mathrm{s}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {pHL }}$ | - | Both | $0.5 \mathrm{E}_{\text {in }}$ to 0.5 out, $\mathrm{I}_{\mathrm{c}}=1.25 \mathrm{~A}$ | - | 1.5 | $\mu \mathrm{s}$ |
| Clamp Diode Leakage Current | $I_{R}$ | 6 | ULN-2068B | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | ULN-2069B | $\mathrm{V}_{\mathrm{R}}=80 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{R}}=80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | 7 | Both | $\mathrm{I}_{\mathrm{F}}=1.0 \mathrm{~A}$ | - | 1.75 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{F}}=1.5 \mathrm{~A}$ | - | 2.0 | V |

## ULN-2074B AND ULN-2075B

## PARTIAL SCHEMATIC



Dwg. No. A-10,355B

(SIMILAR TO ULN-2064B AND ULN-2065B)

ELECTRICAL CHARACTERISTICS at $+25^{\circ}$ C (unless otherwise noted)

| Characteristic | Symbol | Test Fig. | Applicable Devices | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | 1 | ULN-2074B | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 500 | $\mu \mathrm{A}$ |
|  |  |  | ULN-2075B | $\mathrm{V}_{\text {CE }}=80 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 500 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {cefsus) }}$ | 2 | ULN-2074B | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathbb{W}}=0.4 \mathrm{~V}$ | 35 | - | V |
|  |  |  | ULN-2075B | $\mathrm{I}_{\mathrm{c}}=100 \mathrm{~mA}, \mathrm{~V}_{\text {W }}=0.4 \mathrm{~V}$ | 50 | - | V |
| Collector-Emitter <br> Saturation Voltage | $V_{\text {cefsat }}$ | 3 | Both | $\mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=625 \mu \mathrm{~A}$ | - | 1.1 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=750 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=935 \mu \mathrm{~A}$ | - | 1.2 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=1.0 \mathrm{~A}, \mathrm{I}_{\mathrm{B}}=1.25 \mathrm{~mA}$ | - | 1.3 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=1.25 \mathrm{~A}, \mathrm{I}_{\mathrm{B}}=2.0 \mathrm{~mA}$ | - | 1.4 | V |
|  |  |  | ULN-2075B | $\mathrm{I}_{\mathrm{C}}=1.5 \mathrm{~A}, \mathrm{I}_{\mathrm{B}}=2.25 \mathrm{~mA}$ | - | 1.5 | $V$ |
| Input Current | $\mathrm{I}_{\text {mow }}$ | 4 | Both | $\mathrm{V}_{\mathbb{W}}=2.4 \mathrm{~V}$ | 1.4 | 4.3 | mA |
|  |  |  |  | $\mathrm{V}_{\mathbb{W}}=3.75 \mathrm{~V}$ | 3.3 | 9.6 | mA |
| Input Voltage | $V_{\text {woow }}$ | 5 | Both | $\mathrm{V}_{\text {EE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1.0 \mathrm{~A}$ | - | 2.0 | V |
|  |  |  | ULN-2074B | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=1.25 \mathrm{~A}$ | - | 2.5 | V |
|  |  |  | ULN-2075B | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1.5 \mathrm{~A}$ | - | 2.5 | V |
| Turn-On Delay | $\mathrm{t}_{\text {PH }}$ | - | Both | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 1.0 | $\mu \mathrm{s}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {pll }}$ | - | Both | $0.5 \mathrm{E}_{\text {in }}$ to 0.5 out | - | 1.5 | $\mu \mathrm{s}$ |

## TEST FIGURES



Figure 1


Figure 2


Figure 3


Figure 4


Figure 5


Figure 6


Figure 7


Figure 8

## PEAK COLLECTOR CURRENT AS A FUNCTION OF DUTY CYCLE





## PEAK COLLECTOR CURRENT

## AS A FUNCTION OF DUTY CYCLE (Continued)




COLLECTOR CURRENT AS A FUNCTION OF INPUT CURRENT AT $+\mathbf{2 5}^{\circ} \mathbf{C}$



INPUT CURRENT AS A FUNCTION OF INPUT VOLTAGE AT $+\mathbf{2 5}{ }^{\circ} \mathrm{C}$


TYPICAL APPLICATION


BIDIRECTIONAL MOTOR CONTROL

## TYPICAL APPLICATIONS (Continued)



COMMON-ANODE LED DRIVERS
(Series UDN-2980A devices can be used in similar applications at currents of up to 500 mA )


COMMON-CATHODE LED DRIVERS
(Type ULN-2068B is also applicable)

# UDN-2540B QUAD-NAND GATE POWER DRIVER 

## FEATURES

- 1.5 A Output Current
- Output Voltage to 60 V
- Integral Transient-Suppression Diodes
- Efficient Input/Output Pin Structure
- TIL, CMOS, PMOS, NMOS Compatible

Combining NAND logic gates and high-current bipolar outputs, the UDN-2540B power and relay driver provides interface between low-level signalprocessing circuits and power loads to 350 W . Each of the four independent outputs of this device can sink up to 1.5 A in the on state. In the off state the drivers will withstand at least 60 V . Transientsuppression clamp diodes and a minimum 35 V output sustaining voltage allow their use with many inductive loads.

Typical applications include relays, solenoids, and dc stepping motors. It can also be used to drive high-current incandescent lamps, LEDs, and heaters. In display applications, the diodes can be used to perform the "lamp test" function.
Inputs are compatible with most TTL, DTL, LSTTL, and 5 V or 12 V CMOS and PMOS logic.


Dwg. No. A-11,561

Each of the four outputs is recommended for continuous load currents to 1.25 A . Outputs can be paralleled for higher load currents.

The UDN-2540B is supplied in a 16 -pin dual-inline package with heat-sink contact tabs. This configuration allows attachment of an inexpensive heat sink and fits a standard integrated circuit socket or printed wiring board layout.

## ABSOLUTE MAXIMUM RATINGS at $+25^{\circ}$ C Free-Air Temperature

Output Voltage, $\mathrm{V}_{\text {CE }}$ ..... 60 V
Output Current, I Iour ..... 1.5 A
Supply Voltage, $\mathrm{V}_{\text {cc }}$ ..... 18 V
Input Voltage, $\mathrm{V}_{\mathbb{I}}$ ..... 18 V
Power Dissipation, $P_{0}$ (Each Driver) ..... 2.5 W
(Total Package) ..... See Graph
Operating Temperature Range, $T_{A}$ ..... $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}}$ $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{TAB}}=+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ to 12.6 V (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | $\mathrm{V}_{\text {OUT }}=60 \mathrm{~V}, \mathrm{~V}_{\mathbb{I}}=0.7 \mathrm{~V}, \mathrm{~V}_{\text {ExABLE }}=2.0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {OUT }}=60 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2.0 \mathrm{~V}, \mathrm{~V}_{\text {ENABLE }}=0.7 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {CESSUS) }}$ | $\mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}, \mathrm{~V}_{\mathbb{I}}=\mathrm{V}_{\text {ENaBLE }}=0.7 \mathrm{~V}$ | 35 | - | $V$ |
| Output Saturation Voltage | $\mathrm{V}_{\text {CEISAT }}$ | $\mathrm{I}_{\text {OUT }}=250 \mathrm{~mA}, \mathrm{~V}_{\mathbb{N}}=\mathrm{V}_{\text {ENABLE }}=2.0 \mathrm{~V}$ | - | 1.0 | V |
|  |  | $\mathrm{I}_{\text {OUT }}=500 \mathrm{~mA}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\text {ENABLE }}=2.0 \mathrm{~V}$ | - | 1.1 | V |
|  |  | $\mathrm{I}_{\text {OUT }}=750 \mathrm{~mA}, \mathrm{~V}_{\mathbb{N}}=\mathrm{V}_{\text {ENABLE }}=2.0 \mathrm{~V}$ | - | 1.25 | V |
|  |  | $\mathrm{I}_{\text {OUT }}=1.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\text {Enable }}=2.0 \mathrm{~V}$ | - | 1.4 | V |
|  |  | $\mathrm{I}_{\text {OUT }}=1.25 \mathrm{~A}, \mathrm{~V}_{\mathbb{N}}=\mathrm{V}_{\text {EMABLE }}=2.0 \mathrm{~V}$ | - | 1.6 | V |
| Input Voltage | Logic 1 | $V_{\text {IN(1) }}$ or $V_{\text {Enableli) }}$ | 2.0 | - | V |
|  | Logic 0 | $V_{\text {(N0) }}$ or $V_{\text {Enable(0) }}$ | - | 0.7 | V |
| Input Current | Logic 1 | $V_{\text {IN(1) }}$ or $V_{\text {ENabLE(1) }}=2.0 \mathrm{~V}$ | - | 20 | $\mu \mathrm{A}$ |
|  | Logic 0 | $\mathrm{V}_{\text {(N0) } 0}$ or $\mathrm{V}_{\text {Enable(0) }}=0.4 \mathrm{~V}$ | - | -200 | $\mu \mathrm{A}$ |
| Input Clamp Voltage | $V_{\text {IK }}$ | $\mathrm{I}_{\mathrm{N}}$ or $\mathrm{I}_{\text {ENABLE }}=-10 \mathrm{~mA}$ | - | -1.5 | V |
| Total Supply Current | $\mathrm{I}_{\text {cc }}$ | $V_{\mathbb{N}}{ }^{*}=V_{\text {ENabIE }}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}$, Outputs Open | - | 8.0 | mA |
|  |  | $\mathrm{V}_{\mathbb{N}}{ }^{*}=\mathrm{V}_{\text {ENABLE }}=2.0 \mathrm{~V}, \mathrm{~V}_{\text {cC }}=15 \mathrm{~V}$, Outputs Open | - | 33 | mA |
|  |  | $\mathrm{V}_{\text {IN }}{ }^{*}=\mathrm{V}_{\text {ENABLE }}=0.7 \mathrm{~V}, \mathrm{~V}_{\text {CC }}=5.0 \mathrm{~V}$ | - | 2.0 | mA |
|  |  | $\mathrm{V}_{\mathbb{N}}{ }^{*}=\mathrm{V}_{\text {Enable }}=0.7 \mathrm{~V}, \mathrm{~V}_{\text {cC }}=15 \mathrm{~V}$ | - | 7.0 | mA |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | $\mathrm{I}_{\mathrm{F}}=1.0 \mathrm{~A}$ | - | 2.1 | V |
|  |  | $\mathrm{I}_{\mathrm{F}}=1.25 \mathrm{~A}$ | - | 2.5 | V |
| Clamp Diode Leakage Current | $\mathrm{I}_{\mathrm{R}}$ | $\mathrm{V}_{\mathrm{R}}=60 \mathrm{~V}, \mathrm{~V}_{\mathbb{I}}=\mathrm{V}_{\text {EMABLE }}=2.0 \mathrm{~V}, \mathrm{D}_{1}+\mathrm{D}_{2}$ or $\mathrm{D}_{3}+\mathrm{D}_{4}$ | - | 100 | $\mu \mathrm{A}$ |

*All inputs simultaneously, all other tests are performed with each input tested separately.

## ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE



INCANDESCENT LAMP DRIVER

## APPLICATIONS

Typical applications for this device include driving incandescent lamps and dc stepper motors. Lamps with steady-state current ratings up to 150 mA can be driven without current limiting or warming resistors (assumes 1.5 A peak in-rush). The internal diodes can be used to perform the "lamp test", function as shown. Bifilar (unipolar) stepper motors can be driven directly. The internal transientsuppression diodes prevent damage to the output transistor from positive high-voltage inductive spikes as the output switches off.


Dwg. No. A-12,048A

## STEPPER-MOTOR DRIVER

## INPUT WAVEFORMS



## UDN-2545B

UNIVERSAL QUAD DRIVER

## FEATURES

- Output Current of 2 A
- 80 V Min. Output Breakdown
- 40 V Output Sustaining Voltage
- PMOS, CMOS, TIL Compatible
- Built-in Thermal Shutdown
- Output Transient Protection
- CHIP ENABLE for Microprocessor Control
- Under-Voltage Protection

TThe UDN-2545B is a four-channel high-current, high-voltage integrated circuit designed to provide the interface between stepper motors and microprocessor or logic motor control circuitry. The UDN-2545B will accept most standard logic signal inputs and provide motor drive current to both positive and negative supply rails.

The UDN-2545B is capable of sinking up to 2.5 A and maintaining an output OFF voltage of 80 volts. This device incorporates some unique features such as under-voltage protection, thernal shutdown, aft CHIP ENABLE control. The under-voltage protection guards against supplyine ransients ard has

buit-in hystersis. The thermal shutdown with hystersis is to guard against damage to the device. CHIP ENABLE is especially good for use in microprocessor control. All outputs have clamp diodes for suppression of inductive loads.

The UDN-2545B is supplied in a 16 pin plastic dual in-line package with heat-sink contact tabs. A cop-per-alloy lead frame provides maximum power dissipation using standard cooling methods. This lead configuration facilitates attachment of external heat sinks for increased power dissipation with standard IC sockets and printed wiring boards.

## ABSOLUTE MAXIMUM RATINGS

$$
\text { at } \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}
$$

Output Voltage, $\mathrm{V}_{\text {CE }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . 80 V

Logic Supply Voltage, $\mathrm{V}_{\mathrm{s}}$. . . . . . . . . . . . . . . . . . . . . . . . . 20 V
Output Current, I Iout . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2.5 A
Input Voltage, $\mathrm{V}_{\text {IN }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 V

Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots . . .-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
*Derate at the Rate of $22.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ to $15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{l}_{\text {cex }}$ | $\mathrm{V}_{\text {OUT }}=80 \mathrm{~V}, \mathrm{~V}_{\text {W }}=2.0 \mathrm{~V}$, Other Inputs $=0 \mathrm{~V}$ | - | 500 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {CEESUS }}$ | $\mathrm{I}_{\text {our }}=2 \mathrm{~A}$, Inputs $=5.0 \mathrm{~V}, \mathrm{~L}=3 \mathrm{mH}$ | 40 | - | V |
| Output Saturation Voltage* | $\mathrm{V}_{\text {CESAT }}$ | $\mathrm{I}_{\text {our }}=2 \mathrm{~A}$, Inputs $=0 \mathrm{~V}$ | - | 2.2 | V |
| Clamp Diode Leakage Current | $\mathrm{I}_{\text {R }}$ | $\mathrm{V}_{\mathrm{R}}=80 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | $\mathrm{I}_{\mathrm{F}}=2 \mathrm{~A}$ | - | 2.5 | V |
| Input Current | $I_{\text {max }}$ | $\mathrm{V}_{\text {W }}=0.8 \mathrm{~V}$ | - | -250 | $\mu \mathrm{A}$ |
|  | 1 mmofy | $\mathrm{V}_{\mathrm{W}}=\mathrm{V}_{\text {S }}$ | - | 50 | $\mu \mathrm{A}$ |
| Supply Current | $\mathrm{I}_{\text {som }}$ | All Inputs $=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{s}}=5.0 \mathrm{~V}$ | - | 65 | mA |
|  |  | All Inputs $=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{s}}=15 \mathrm{~V}$ | - | 70 | mA |
|  | $\mathrm{I}_{\text {soff }}$ | All Inputs $=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{s}}=5.0 \mathrm{~V}$ | - | 20 | mA |
|  |  | All Inputs $=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{s}}=15 \mathrm{~V}$ | - | 30 | mA |

*Pulse Test

STEPPER MOTOR APPLICATION


## UDN-2841B AND UDN-2845B QUAD DARLINGTON 1.5 A DRIVERS

## FEATURES

- Inputs Compatible with DTL, TLL, LSTTL, CMOS
-     - 50 V Darlington Outputs
- Current-Sink or Sink-and-Source Combination
- 16-Pin Dual In-Line Plastic Package

THIS PAIR OF QUAD DARLINGTON switches is designed for high-current, high-voltage peripheral driver applications. They provide solutions to interface problems involving electronic discharge printers, d-c motor drive (bipolar or unipolar), telephone relays, PIN diodes, LEDs, and other high-current loads operating with negative voltage supplies.

Type UDN-2841B is for current-sink applications in which the load is connected to ground. The outputs switch the negative supply. The input PNP transistor in each driver serves as a level translator. The first NPN stage provides current gain to drive the Darlington-pair outputs.

Type UDN-2845B is a current-sink, currentsource combination in a single dual in-line plastic package. It can be used in bipolar switching applications in which neither end of the load is at ground potential.

Types UDN-2841 and UDN-2845B are intended for use with 5 V TTL, Schottky TTL, DTL, and CMOS logic. Both drivers reduce component count, lower system costs, and reduce circuit and board complexity.


## ABSOLUTE MAXIMUM RATINGS

at $+25^{\circ} \mathrm{C}$ Free-Air Temperature
For Single Darlington Output (Unless Otherwise Noted)

| Output Voltage, $\mathrm{V}_{\text {ceio }}$ | 50 V |
| :---: | :---: |
| Output Sustaining Voltage, $V_{\text {cefsus }}$ | 35 V |
| Substrate Voltage, $V_{\text {sub }}$ | -50 V |
| Continuous Output Current, Our | 1.75 A |
| Supply Voltage, $\mathrm{V}_{\text {s }}$ | 10 V |
| Input Voltage, $V_{\mathbb{W}}$ | 10 V |
| Power Dissipation, $\mathrm{P}_{0}$ (one output) | See Graph |
| Operating Temperature Range, $T_{A}$ | $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range, $\mathrm{T}_{\mathrm{S}}$ | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

SCHEMATIC (Each Driver)


DWG. NO. A-10,483C

| Type Number | Resistor Values in $\mathrm{k} \Omega$ |  |  |  |
| :---: | :---: | :---: | ---: | ---: |
|  | Amplifier 1 \& 3 |  | Amplifier 2 \& 4 |  |
|  | $\mathrm{R}_{\mathbb{N}}$ | $\mathrm{R}_{\mathrm{S}}$ | $\mathrm{R}_{\mathbb{W}}$ | $\mathrm{R}_{\mathrm{S}}$ |
|  | 3.3 | 15 | 3.3 | 15 |
| UDN-2845B | 3.3 | 15 | 3.3 | 1 |

NOTE: The substrate terminals must be tied to the most negative point in the external circuit to maintain isolation between transistors and to provide for normal device operation.

ALLOWABLE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE


DWG. NO. A-10,488C

## ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | $V_{E E}=-50 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.4 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{E E}=-50 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.4 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | - | 500 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {CEISUS }}$ | $\mathrm{V}_{\text {EE }}=-50 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}$ | 35 | 50 | - | V |
| Output Saturation Voltage | $\mathrm{V}_{\text {CESAAT }}$ | $\mathrm{I}_{\text {OUT }}=500 \mathrm{~mA}$ | - | - | 1.1 | V |
|  |  | $\mathrm{I}_{\text {Out }}=1.0 \mathrm{~A}$ (Note 1) | - | - | 1.4 | V |
|  |  | $\mathrm{I}_{\text {Out }}=1.5 \mathrm{~A}$ (Note 1) | - | - | 1.6 | V |
| Input Current | $I_{\text {INON }}$ | $\mathrm{I}_{\text {OUT }}=500 \mathrm{~mA}, \mathrm{~V}_{\text {IN }}=2.4 \mathrm{~V}$ | - | 300 | 500 | $\mu \mathrm{A}$ |
| Input Voltage (Note 1) | $\mathrm{V}_{\text {INON }}$ | $\mathrm{I}_{\text {OUT }}=1.5 \mathrm{~A}$ | - | - | 2.4 | V |
| Supply Current (Note 1) | $I_{s}$ | $\mathrm{I}_{\text {Out }}=500 \mathrm{~mA}, \mathrm{UDN}-2841 \mathrm{~B}, \mathrm{UDN}-2845 \mathrm{~B}$ (Note 2) | - | 2.5 | 3.75 | mA |
|  |  | $\mathrm{I}_{\text {Out }}=500 \mathrm{~mA}$, UDN-2845B (Note 3) | - | 3.3 | 7.5 | mA |
| Turn-On Delay | $\mathrm{t}_{\mathrm{pd} \text { (0) }}$ | $\mathrm{R}_{\mathrm{L}}=39 \Omega, 0.5 \mathrm{~V}_{\text {IN }}$ to $0.5 \mathrm{~V}_{\text {out }}$ | - | - | 2.0 | $\mu \mathrm{S}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {pdoff) }}$ | $\mathrm{R}_{\mathrm{L}}=39 \Omega, 0.5 \mathrm{~V}_{\text {IN }}$ to $0.5 \mathrm{~V}_{\text {OUT }}$ | - | - | 5.0 | $\mu \mathrm{S}$ |

NOTES:

1. Each driver tested separately.
2. Drivers $1 \& 3$ (sink drivers) only, $\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-40 \mathrm{~V}$.
3. Drivers 2 \& 4 (source drivers) only, $\mathrm{V}_{\mathrm{s}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-40 \mathrm{~V}$.

## TEST CIRCUITS

UDN-2841B

$V_{E E}=-40 \mathrm{~V}$

UDN-2845B


DWG. NO. A-10,484A

## ALLOWABLE OUTPUT CURRENT

AS A FUNCTION OF DUTY CYCLE


WITH STAVER V-7 HEAT SINK


## OUTPUT-STAGE TRANSIENT PROTECTION

When switching inductive loads, the output transistors of UDN2841B and UDN-2845B drivers should be protected by a suitable clamping technique. The simplest approach is to clamp each output with a discrete diode, as shown in Figures 1 and 2.


DWG. NO. A-11,790A
Figure 1 UDN-2841B


DWG. NO. A-11,787A


Figure 2
UDN-2845B


For improved turnoff, a combination diode/Zener diode scheme can be used. The Zener diode in the clamp circuit of Figure 3 allows the flyback voltage to rise above the supply voltage, speeding turnoff of the load. An appropriate resistor can be substituted for the Zener diode. With a 1 A load, substitution of a $15 \Omega$ resistor results in operation similar to that of the Zener diode circuit.

Figure 3 UDN-2841B

## TYPICAL APPLICATIONS

## BIPOLAR MOTOR DRIVER



DWG. NO. A-10,586A

## ELECTROSENSITIVE PRINTER INTERFACE



## UDN-2878W AND UDN-2879W QUAD HIGH-CURRENT DARLINGTON SWITCHES

## FEATURES

- Output Currents to 4 A
- Output Voltages to 80 V
- Loads to 1280 W
- TTL, DTL, or CMOS Compatible Inputs
- Internal Clamp Diodes
- Plastic Single In-Line Package
- Heat-Sink Tab

DWG. NO. A-11,974


THESE QUAD DARLINGTON ARRAYS are designed to serve as interface between lowlevel logic and peripheral power devices such as solenoids, motors, incandescent displays, heaters, and similar loads of up to 320 W per channel. Both integrated circuits include transient-suppression diodes that enable use with inductive loads. The input logic is compatible with most TTL, DTL, LS TTL, and 5 V CMOS logic.

Type UDN-2878W and UDN-2879W 4 A arrays are identical except for output-voltage ratings. The former is rated for operation to $50 \mathrm{~V}(35 \mathrm{~V}$ sustaining), while the latter has a minimum output breakdown rating of 80 V ( 50 V sustaining). The
economical Type UDN-2878W-2 and Type UDN-2879W-2 are recommended for applications requiring load currents of 3 A or less. These less expensive devices are identical to the basic parts except for the maximum allowable load-current rating.

For maximum power-handling capability, all drivers are supplied in a 12-pin single in-line power-tab package. The tab is at ground potential and needs no insulation. External heat sinks are usually required for proper operation of these devices.

| Device | Output <br> Voltage | Sustaining <br> Voltage | Output <br> Current |
| :--- | :---: | :---: | :---: |
| UDN-2878W | 50 V | 35 V | 4 A |
| UDN-2878W-2 | 50 V | 35 V | 3 A |
| UDN-2879W | 80 V | 50 V | 4 A |
| UDN-2879W-2 | 80 V | 50 V | 3 A |

## ABSOLUTE MAXIMUM RATINGS at $+25^{\circ} \mathrm{C}$ Free-Air Temperature for any driver (unless otherwise noted)

| Output Voltage, $\mathrm{V}_{\text {cex }}$ (UDN-2878W \& UDN-2878W-2) . . . . . . . . . . . . . . . . . . . . . . . . 50 V |  |
| :---: | :---: |
| (UDN-2879W \& UDN-2879W-2) | 80 V |
| Output Current, $\mathrm{I}_{\mathrm{C}}$ (UDN-2878W \& UDN-2879W) | 5.0 A |
| (UDN-2878W-2 \& UDN-2979W-2) | 4.0 A |
| Input Voltage, $\mathrm{V}_{\text {I }}$ | 15 V |
| Input Current, $1_{\mathbb{N}}$ | 25 mA |
| Supply Voltage, V | 10 V |
| Total Package Power Dissipation, $\mathrm{P}_{\mathrm{D}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . See Graph |  |
| Operating Ambient Temperature Range, $\mathrm{T}_{\mathrm{A}}$ | to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range, $\mathrm{T}_{\text {S }}$ | $+150^{\circ} \mathrm{C}$ |

ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE


## PARTIAL SCHEMATIC

## One of 4 Drivers



DWG. NO. A-12,037

## ELECTRICAL CHARACTERISTICS at $\mathrm{V}_{\mathrm{S}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ (unless otherwise noted)

| Characteristic | Symbol | Test Fig. | Applicable Devices | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | 1 | UDN-2878W/W-2 | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | 500 | $\mu \mathrm{A}$ |
|  |  |  | UDN-2879W/W-2 | $\mathrm{V}_{\text {CE }}=80 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | 500 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {ces(SUS) }}$ | 2 | UDN-2878W/W-2 | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathbb{N}}=0.4 \mathrm{~V}$ | 35 | - | V |
|  |  |  | UDN-2879W/W-2 | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathbb{N}}=0.4 \mathrm{~V}$ | 50 | - | V |
| Collector-Emitter Saturation Voltage | $V_{\text {cESSAT }}$ | 2 | All | $\mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}, \mathrm{~V}_{\mathbb{N}}=2.75 \mathrm{~V}$ | - | 1.1 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=1.0 \mathrm{~A}, \mathrm{~V}_{\mathbb{N}}=2.75 \mathrm{~V}$ | - | 1.3 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=2.0 \mathrm{~A}, \mathrm{~V}_{\mathbb{N}}=2.75 \mathrm{~V}$ | - | 1.5 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=3.0 \mathrm{~A}, \mathrm{~V}_{\mathbb{N}}=2.75 \mathrm{~V}$ | - | 1.9 | V |
|  |  |  | UDN-2878/2879W | $\mathrm{I}_{\mathrm{C}}=4.0 \mathrm{~A}, \mathrm{~V}_{\mathbb{N}}=2.75 \mathrm{~V}$ | - | 2.2 | V |
| Input Current | $\mathrm{I}_{\mathbb{N}}$ | 3 | All | $\mathrm{V}_{\text {IN }}=2.75 \mathrm{~V}$ | - | 550 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{IN}}=3.75 \mathrm{~V}$ | - | 1000 | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\text {IVION }}$ | 4 | All | $\mathrm{V}_{\text {CE }}=2.2 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=3.0 \mathrm{~A}$ | - | 2.75 | V |
|  |  |  | UDN-2878/2879W | $\mathrm{V}_{\text {CE }}=2.2 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=4.0 \mathrm{~A}$ | - | 2.75 | V |
| Supply Current per Driver | $\mathrm{I}_{\text {s }}$ | 7 | All | $\mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}, \mathrm{~V}_{\mathbb{N}}=2.75 \mathrm{~V}$ | - | 6.0 | mA |
| Turn-On Delay | $\mathrm{t}_{\text {PLH }}$ | - | All | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 1.0 | $\mu \mathrm{S}$ |
| Turn-Off Delay | $t_{\text {PHL }}$ | - | All | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}, \mathrm{I}_{\mathrm{C}}=3.0 \mathrm{~A}$ | - | 1.5 | $\mu \mathrm{S}$ |
| Clamp Diode Leakage Current | $\mathrm{I}_{\mathrm{R}}$ | 5 | All | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | UDN-2879W/W-2 | $V_{R}=80 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{R}}=80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | 6 | All | $\mathrm{I}_{\mathrm{F}}=3.0 \mathrm{~A}$ | - | 2.5 | V |
|  |  |  | UDN-2878/2879W | $\mathrm{I}_{\mathrm{F}}=4.0 \mathrm{~A}$ | - | 3.0 | V |

CAUTION: High-current tests are pulse tests or require heat sinking.

## TEST FIGURES



Figure 1


Figure 2

## TEST FIGURES (Continued)



Figure 3

Figure 5



Figure 4

Figure 6



Figure 7

## TYPICAL APPLICATIONS

## STEPPER-MOTOR DRIVER



DWG. NO. A-11,975

INPUT WAVEFORMS


Dwg. No. A-11,795

## TYPICAL APPLICATIONS



DIGIT DRIVER
FOR MULTIPLEXED INCANDESCENT LAMP DISPLAY
TwG. No. A-11,976


# UDN-2931B AND UDN-2931W 3-PHASE BRUSHLESS DC MOTOR DRIVERS 

## FEATURES

- Output Current of 2 A
- Internal Transient-Suppression Diodes
- Low-Saturation Output Drivers
- Anti-Crossover Protection
- Braking and Chopping Functions (UDN-2931B)
- Thermal Shutdown with Hysteresis
- External Current-Sense Capability
- Input Lockout Circuitry

The UDN-2931B/W 3-phase brushless dc motor driver is designed for low output saturation-voltage levels. These drivers maximize motor capacity limited by power supply constraints. The output driyer features low output saturation source and sink driv. ers and integral output suppression diodes. The outputs are capable of maintaining an output OFF voltage of 15 V and an on current of $2 \mathrm{~A}(35 \mathrm{~A}$ peak).
Crossover current protection has been incorporated to guard against comnon sink and source drivers being on at the same timp. Cifcuitry on the input structure has boen added to lock-out the sink driver when both dfiyer inputs hake beepactivated at the same time.
The UDN-29318 has extended flexibility with eHo and Beakefunctions. The chop function affectsthe source driver by switching it on and off white the chop is being toggled. In utilizing the brake function the source drivers are turned on while the sink drivers are turned off. The bRaKing input is active low. Crossover-current protection is still in operation during braking.
Both devices feature a common-emitter pin on the sink drivers. The emitter-current sense is useful in chopper-mode configurations. Thermal shutdown in these devices has been set to $165^{\circ} \mathrm{C}$.


The UDN-2931B is supplied in a 16 -pin dual inline package with heat-sink contact tabs. This package allows for ease of circuit-board insertion. The UDN-2931W is supplied in a 12 -pin single in-line power-tab package. These packages allow for easy attachment of an external heat-sink for extended power dissipation capabilities.

## ABSOLUTE MAXIMUM RATINGS

$$
\text { af } \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}
$$

Motor Supply Voltage, $\mathrm{V}_{\mathrm{BB}}$ ..... 15 V
Output Current, Iout (Peak) ..... $\pm 3.5 \mathrm{~A}$
(DC) ..... $\pm 2.0 \mathrm{~A}$
Input Voltage, $\mathrm{V}_{\mathbb{N}}$ ..... 7.0 V
Sense Voltage, $\mathrm{V}_{\text {sens }}$ ..... 1.5 V
Package Power Dissipation, $P_{D}$
(UDN-2931B) ..... 2.77 W* $^{*}$
(UDN-2931W) ..... $5.2 W^{* *}$
Operating Temperature Range, $T_{A}$ ..... $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}}$ ..... $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
${ }^{*}$ Derate at the rate of $22.22 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.${ }^{* *}$ Derate at the rate of $41.16 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
FUNCTIONAL BLOCK DIAGRAM


## ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\text {TAB }}=+70^{\circ} \mathrm{C} . \mathrm{V}_{\text {BB }}=15 \mathrm{~V}$

| Characteristic | Symbol | Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | All Drivers OFF, $\mathrm{V}_{\text {out }}=0 \mathrm{~V}$ | - | <-1.0 | -100 | $\mu \mathrm{A}$ |
|  |  | All Drivers OfF, $\mathrm{V}_{\text {out }}=15 \mathrm{~V}$ | - | <1.0 | 100 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $V_{\text {cefsus) }}$ | $\mathrm{I}_{\text {our }}= \pm 2 \mathrm{~A}, \mathrm{~L}=2 \mathrm{mH}$ | 15 | - | - | V |
| Output Saturation Voltage | $V_{\text {CESAA }}$ | $\mathrm{I}_{\text {our }}=2 \mathrm{~A}$ | - | - | 0.7 | V |
|  |  | $\mathrm{I}_{\text {OUT }}=-2 \mathrm{~A}$ | - | 0.5 | 1.3 | V |
| Motor Supply Voltage Range | $V_{B B}$ |  | 7.0 | 1.0 | 15 | V |
| Motor Supply Current | $\mathrm{I}_{\text {B80FF) }}$ | All channels OFF | - | 10 | 12 | mA |
|  | $\mathrm{I}_{\text {B8ONO }}$ | One Source and Sink Driver ON, No Load | - | 75 | 120 | mA |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | $\mathrm{I}_{\mathrm{F}}=2.0 \mathrm{~A}$ | - | 1.7 | 2.0 | V |
| Clamp Diode Leakage Current | $\mathrm{I}_{\mathrm{R}}$ | $V_{R}=15 \mathrm{~V}$ | - | $<1.0$ | 100 | $\mu \mathrm{A}$ |
| Logic Input Current | $\mathrm{I}_{\text {m(1) }}$ | $\mathrm{V}_{\mathrm{W}}=2.0 \mathrm{~V}$ | - | $<1.0$ | 10 | $\mu \mathrm{A}$ |
|  | $I_{\text {m(0) }}$ | $\mathrm{V}_{\mathbb{N}}=0.8 \mathrm{~V}$ | - | -50 | -200 | $\mu \mathrm{A}$ |
| Logic Input Voltage | $V_{\text {W(1) }}$ | All inputs | 2.0 | - | - | V |
|  | $V_{\text {W(0) }}$ | All inputs | - | - | 0.8 | V |
| Chopping Frequency | $\mathrm{f}_{\text {chop }}$ | $\mathrm{I}_{\text {out }}=2 \mathrm{~A}, \mathrm{~L}=2 \mathrm{mH}, 90 \%$ Duty Cycle | - | - | 400 | KHz |
| Thermal Shutdown Temperature | $\mathrm{T}_{\text {cr }}$ | Note 1 | - | 165 | - | ${ }^{\circ} \mathrm{C}$ |

1. Thermal shutdown typically has a hysteresis of $15^{\circ} \mathrm{C}$.

## TYPICAL APPLICATION



Dwg. No. A-14,204

# UDN-2935Z AND UDN-2950Z BIPOLAR HALF-BRIDGE MOTOR DRIVERS 

## FEATURES

- 3.5 A Peak Output
- 37 V Min. Output Breakdown
- Output Transient Protection
- Tri-State Outputs
- TIL, CMOS, PMOS, NMOS Compatible Inputs
- Internal Thermal Shutdown
- High-Speed Chopper (to 100 kHz )
- UDN-2935Z Replaces SG3635P
- UDN-2950Z Replaces UDN-2949Z, SN75605
- T0-220 Style Packages

BOTH Type UDN-2935Z and UDN-2950Z integrated circuits are designed for servomotor applications using pulse-width modulation. These two high-current, monolithic half-bridge motor drivers combine a sink-and-source driver with diode transient protection, input gain, level shifting, logic stages, and a voltage regulator for sin-gle-supply operation.

The UDN-2935Z output goes high with an active low input at pin 2 ; it is especially desirable in NMOS microprocessor applications. The UDN-2950Z output goes high with an active high input at pin 2 ; its inputs can be tied together for single-wire control. The input circuitry of both devices is compatible with TTL and low-voltage CMOS, PMOS, and NMOS logic. Both ICs have logic lockout (tri-state output) that prevents source and sink drivers from turning ON simultaneously.

In typical applications, the chopper-drive mode is characterized by low power-dissipation levels, low saturation voltages, and short chopper-storage


UDN-2935Z

times for the sink drivers. The motor drivers can be used in pairs for full-bridge operation, or as triplets in three-phase brushless d-c motor-drive applications. They can also be teamed with the Sprague Electric UCN-4202A stepper motor translator/ driver for bipolar d-c stepper motor control

The motor drivers' single-chip construction and power-tab TO-220 package enable cost-effective and reliable system designs supported by excellent power-dissipation ratings, minimum size, and ease of installation; because the package's heat tab is at ground potential, several devices can share a common heat sink without insulating hardware.

## ABSOLUTE MAXIMUM RATINGS

| Supply Voltage Range, V ${ }_{\text {s }}$ | 8.0 V to 35 V |
| :---: | :---: |
| Output Voltage Range, V out | -2.0 V to $\mathrm{V}_{\mathrm{s}}+2.0 \mathrm{~V}$ |
| Input Voltage Range, $\mathrm{V}_{\text {IN }}$ | -0.3 V to +7.0 V |
| Peak Output Current ( $100 \mathrm{~ms}, 10 \% \mathrm{~d}-\mathrm{c}$ ), $\mathrm{I}_{\text {OP }}$ | $\pm 3.5 \mathrm{~A}$ |
| Continuous Output Current, $\mathrm{I}_{\text {out }}$ | $\pm 2.0 \mathrm{~A}$ |
| Package Power Dissipation, $\mathrm{P}_{0}$ | See Graph |
| Operating Temperature Range, $T_{A}$ | $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range, $\mathrm{T}_{S}$ | $-55^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

## ALLOWABLE POWER DISSIPATION

 AS A FUNCTION OF AMBIENT TEMPERATURE

## TRUTH TABLE

|  |  | Output, Pin 4 |  |
| :---: | :---: | :---: | :---: |
| Source Driver, | Sink Driver, | UDN-2935Z | UDN-2950Z |
| Pin 2 | Pin 5 | High | Low |
| Low | Low | High | High Z |
| Low | High | Low | High |
| High | Low | High Z | High |
| High | High |  |  |

## FUNCTIONAL BLOCK DIAGRAMS

UDN-2935Z


UDN-2950Z


Dwg. No. A-12,112

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, $\mathrm{T}_{\text {TAB }}=+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=35 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Source Driver Input, Pin 2 |  | Sink Driver Input, Pin 5 | Output, Pin 4 | Other | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | UDN-2935Z | UDN-2950Z |  |  |  | Min. | Max. | Units |
| Output Leakage Current | 2.4 V | 0.8 V | 2.4 V | OV | - | - | -500 | $\mu \mathrm{A}$ |
|  | 2.4 V | 0.8 V | 2.4 V | 35 V | - | - | 500 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | 2.4 V | 0.8 V | 0.8 to 2.4 V | 2.0 A | Fig. 1 | 35 | - | V |
| Output Saturation Voltage | 0.8 V | 2.4 V | 2.4 V | $-2.0 \mathrm{~A}$ | - | 33 | - | V |
|  | 2.4 V | 0.8 V | 0.8 V | 2.0 A | - | - | 2.0 | V |
| Output Source Current | 0.8 V | 2.4 V | 2.4 V | - | - | -2.0 | - | A |
| Output Sink Current | 2.4 V | 0.8 V | 0.8 V | - | - | 2.0 | - | A |
| Input Open-Circuit Voltage | $-250 \mu \mathrm{~A}$ | $-250 \mu \mathrm{~A}$ | $-250 \mu \mathrm{~A}$ | - | - | - | 7.5 | V |
| Input Current | - | 2.4 V | 2.4 V | NC | - | - | -700 | $\mu \mathrm{A}$ |
|  | 2.4 V | - | 2.4 V | NC | - | - | 10 | $\mu \mathrm{A}$ |
|  | 0.8 V | 0.8 V | 0.8 V | NC | - | - | -1.6 | mA |
| Propagation Delay | 2.4 V | 0.8 V | 0.8 to 2.4 V | 2.0 A | - | - | 750 | ns |
|  | 0.8 to 2.4V | 2.4 to 0.8 V | 2.4 V | 2.0 A | - | - | 2.0 | $\mu \mathrm{S}$ |
| Clamp Diode Forward Voltage | NC | NC | NC | 2.0 A | Fig. 2 | - | 2.2 | V |
| Supply Current | 0.8 V | 2.4 V | NC | NC | - | - | 35 | mA |

NOTE: Positive (negative) current is defined as going into (coming out of) the specified device pin.

TEST FIGURE 1
TEST FIGURE 2


Dwg.No. A-12,118

Dwg. No. A-12,117

## APPLICATION NOTES

It should be noted that an additional power dissipation component may arise from crossover currents flowing from supply to ground when current direction through the load is reversed. This is due to differences in the switching speeds between the source and sink drivers. Although the internal logic lockout protects these devices from catastrophic failure, the crossover power component can cause device operation at substantially higher junction temperatures.

If timing conditions are ignored, the magnitude of this power can be approximated as:

$$
P_{\mathrm{D}}=V_{\mathrm{S}} \times I_{\mathrm{C}} \times t \times f
$$

where $V_{\mathrm{S}}=$ supply voltage
$I_{\mathrm{C}}=$ crossover current $(\approx 3.5 \mathrm{~A}$ max. )
$t=$ crossover current duration $(\approx 1 \mu s)$
$f=$ frequency of direction change
In some applications (high switching speeds or high package power dissipation), it is recommended that the inputs be driven separately, and that the sink driver not be turned ON for at least $2 \mu \mathrm{~S}$ (maximum source $t_{\mathrm{PD}}$ ) after the source driver input is turned OFF. The sink driver should be turned OFF at least 750 ns (maximum sink $\mathrm{t}_{\mathrm{PD}}$ ) before the source driver is turned ON.

RECOMMENDED TIMING CONDITIONS
(UDN-2950Z shown)


Dwg.No. A-12,120


## TYPICAL APPLICATIONS

3-PHASE BRUSHLESS DC MOTOR DRIVE


SINGLE-WINDING DC OR STEPPER MOTOR DRIVE

FULL-BRIDGE DC SERVO MOTOR DRIVE


Dwg.No. A-12,114


## UDN-2936W AND UDN-2937W 3-PHASE BRUSHLESS DC MOTOR CONTROLLERS

## FEATURES

- 10 V to 45 V Operation
- $\pm 4 \mathrm{~A}$ Peak Output Current
- Internal Clamp Diodes
- Internal PWM Current Control
- $60^{\circ}$ Commutation Decoding Logic
- Thermal Shutdown Protection
- Compatible with Single-Ended or Differential Hall Effect Sensors
- Braking and Direction Control (UDN-2936W Only)

Combining logic and power, the UDN-2936W and the UDN-2937W provide commutation and drive for a threephase brushless dc motor. Each of the three push-pull outputs are rated at 45 V and $\pm 3 \mathrm{~A}( \pm 4 \mathrm{~A}$ peak), and have internal ground clamp and flyback power diodes. These drivers also feature internal commutation logic, PWM current control, and thermal shutdown protection.

The UDN-2936W is compatible with single-ended digital or linear Hall effect sensors. The commutating logic is programmed for $60^{\circ}$ electrical separation (other separation sequences, such as $120^{\circ}$, are available via mask programming at the factory). Current control is accomplished by sensing current through an external sense resistor and pulse-width modulating the source drivers. Voltage thresholds and hysteresis can be externally set by the user. If desired, internal threshold and hysteresis defaults ( $300 \mathrm{mV}, 7.5$ percent) can be used. The UDN2936W also features braking and direction control. Internal protection circuitry prevents crossover current when braking or changing direction.

The UDN-2937W is compatible with linear differential buffered and unbuffered Hall effect sensors. By changing sensor output polarities, various commutation sequences, such as $60^{\circ}, 120^{\circ}$, or $240^{\circ}$, can be set. The PWM current control threshold and hysteresis is set at 300 mV and 7.5 percent. The peak output current is determined by a userselected external sense resistor.


For maximum power-handling capability, the UDN2936W and UDN-2937W are supplied in 12-pin single in-line power tab packages. An external heat sink may be required for high-current applications. The tab is at ground potential and needs no insulation.

## ABSOLUTE MAXIMUM RATINGS

## at $\mathrm{T}_{\mathrm{TAB}} \leqslant+70^{\circ} \mathrm{C}$


Output Current, Iout (continuous) .................................................................... 3 A
(peak).......................................................................... 4 A

Threshold Voltage, $\mathrm{V}_{\text {THS }}$. ........................................................................... 15 V
Package Power Dissipation, $P_{D}$........................................................ See Graph


NOTE: Output current rating may be limited by duty cycle, ambient temperature, and heat sinking. Under any set of conditions, do not exceed the specified peak current and a junction temperature of $+150^{\circ} \mathrm{C}$.

FUNCTIONAL BLOCK DIAGRAM
UDN-2936W


Dwg. No. W-190

## COMMUTATION TRUTH TABLE

UDN-2936W

| Hall Sensor Inputs |  |  | Direction | Brake | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{H}_{1}$ | $\mathrm{H}_{2}$ | $\mathrm{H}_{3}$ |  |  | OUT $_{\text {A }}$ | $\mathrm{OUT}_{\mathrm{B}}$ | OUTC |
| High | High | High | Low | High | Z | Low | High |
| High | High | Low | Low | High | High | Low | 7 |
| High | Low | Low | Low | High | High | Z | Low |
| Low | Low | Low | Low | High | 7 | High | Low |
| Low | Low | High | Low | High | Low | High | Z |
| Low | High | High | Low | High | Low | 7 | High |
| High | High | High | High | High | Z | High | Low |
| High | High | Low | High | High | Low | High | 2 |
| High | Low | Low | High | High | Low | 7 | High |
| Low | Low | Low | High | High | Z | Low | High |
| Low | Low | High | High | High | High | Low | 7 |
| Low | High | High | High | High | High | Z | Low |
| $X$ | $X$ | X | X | Low | Low | Low | Low |

$\bar{X}=$ Irrelevant
$Z=$ High Impedance

## FUNCTIONAL BLOCK DIAGRAM <br> UDN-2937W



COMMUTATION TRUTH TABLE
UDN-2937W

| Hall Sensor Inputs* |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $+\mathrm{H}_{1}$ | $+\mathrm{H}_{2}$ | $+\mathrm{H}_{3}$ | $\overline{0 U T}{ }_{\text {A }}$ | $\mathrm{OUT}_{\text {B }}$ | OUTC |
| High | High | High | z | Low | High |
| High | High | Low | High | Low | z |
| High | Low | Low | High | Z | Low |
| Low | Low | Low | 2 | High | Low |
| Low | Low | High | Low | High | 2 |
| Low | High | High | Low | z | High |

* Inputs are with respect to $-\mathrm{H}_{\mathrm{N}}$ inputs.

Z $=$ High Impedance

## TYPICAL HALL EFFECT SENSOR LOCATIONS



ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{T}_{\text {TAB }} \leqslant 70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=45 \mathrm{~V}$

| Characteristic | Symbol | Test Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |
| Supply Voltage Range | $V_{B B}$ | Operating | 10 | - | 45 | V |
| Supply Current | $I_{B B}$ | Outputs Open | - | 52 | 60 | mA |
|  |  | $\mathrm{V}_{\text {BRaKe }}=0.8 \mathrm{~V}, \mathrm{U} \mathrm{DN}-2936 \mathrm{~W}$ Only | - | 54 | 60 | mA |
| Thermal Shutdown Temperature | TJ |  | - | 165 | - | ${ }^{\circ} \mathrm{C}$ |
| Thermal Shutdown Hysteresis | $\Delta T_{j}$ |  | - | 25 | - | ${ }^{\circ} \mathrm{C}$ |

## Output Drivers

| Output Leakage Current | Icex | $V_{\text {OUT }}=V_{\text {BB }}$ | - | - | 50 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $V_{\text {OUT }}=0 \mathrm{~V}$ | - | - | -50 | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $V_{\text {CE (SAT) }}$ | $\mathrm{I}_{\text {OUT }}=-1 \mathrm{~A}$ | - | 1.7 | 1.9 | V |
|  |  | $\mathrm{I}_{\text {OUT }}=+1 \mathrm{~A}$ | - | 1.1 | 1.3 | V |
|  |  | $\mathrm{I}_{\text {OUT }}=-2 \mathrm{~A}$ | - | 1.9 | 2.1 | V |
|  |  | $\mathrm{l}_{\text {OUT }}=+2 \mathrm{~A}$ | - | 1.4 | 1.6 | V |
|  |  | lout $=-3 \mathrm{~A}$ | - | 2.35 | 2.50 | V |
|  |  | $\mathrm{l}_{\text {OUT }}=+3 \mathrm{~A}$ | - | 1.85 | 2.00 | V |
| Output Sustaining Voltage | $V_{\text {CE (sus) }}$ | $\mathrm{l}_{\text {OUT }}= \pm 3 \mathrm{~A}, \mathrm{~L}=2 \mathrm{mH}$ | 45 | - | - | V |
| Clamp Diode Forward Voltage | $V_{F}$ | $\mathrm{I}_{\mathrm{F}}=2 \mathrm{~A}$ | - | 1.8 | 2.0 | $V$ |
| Clamp Diode Leakage Current | $I_{R}$ | $V_{R}=45 \mathrm{~V}$ | - | - | 50 | $\mu \mathrm{A}$ |
| Output Switching Time | $\mathrm{t}_{\mathrm{r}}$ | $\mathrm{l}_{\text {Out }}= \pm 2 \mathrm{~A}$, Resistive Load | - | 2.0 | - | $\mu \mathrm{S}$ |
|  | $t_{f}$ | $\mathrm{l}_{\text {Out }}= \pm 2 \mathrm{~A}$, Resistive Load | - | 2.0 | - | $\mu \mathrm{S}$ |
| Turn-ON Delay (Resistive Load) | $\mathrm{t}_{\text {on }}$ | Source Drivers, 0 to -2A | - | 1.25 | - | $\mu \mathrm{S}$ |
|  |  | Sink Drivers, 0 to +2 A | - | 1.9 | - | $\mu \mathrm{S}$ |
| Turn-OFF Delay (Resistive Load) | $\mathrm{t}_{\text {off }}$ | Source Drivers, -2 Ato 0 | - | 1.7 | - | $\mu \mathrm{S}$ |
|  |  | Sink Drivers, +2 A to 0 | - | 0.9 | - | $\mu \mathrm{S}$ |

UDN-2936W Control Logic

| Logic Input Voltage | $V_{\text {IN(1) }}$ | $V_{\text {DIR }}$ or $V_{\text {BRAKE }}$ | 2.0 | - | - | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $V_{\text {IN(0) }}$ | $V_{\text {DIR }}$ or $V_{\text {BRAKE }}$ | - | - | 0.8 | V |
| Sensor Input Voltage Threshold | $V_{\text {IN }}$ | $\mathrm{H}_{1}, \mathrm{H}_{2}$, or $\mathrm{H}_{3}$ | - | 2.5 | - | V |
| Input Current | Iin(1) | $V_{\text {DIR }}=2 \mathrm{~V}$ | - | 150 | 200 | $\mu \mathrm{A}$ |
|  |  | $V_{\text {BRAKE }}=2 \mathrm{~V}$ | - | $<1.0$ | 5.0 | $\mu \mathrm{A}$ |
|  |  | $V_{H}=5 \mathrm{~V}$ | - | -190 | -220 | $\mu \mathrm{A}$ |
|  | IIn(0) | $V_{\text {DIR }}=0.8 \mathrm{~V}$ | - | 35 | 50 | $\mu \mathrm{A}$ |
|  |  | $V_{\text {BRAKE }}=0.8 \mathrm{~V}$ | - | $-5.0$ | -20 | $\mu \mathrm{A}$ |
|  |  | $V_{H}=0.8 \mathrm{~V}$ | - | -0.64 | -1.0 | mA |
|  | $I_{\text {THS }}$ | $V_{\text {THS }} \geqslant 3.0 \mathrm{~V}$ | - | -8.0 | -15 | $\mu \mathrm{A}$ |
|  |  | $V_{\text {THS }}<3.0 \mathrm{~V}^{\text {, } \mathrm{V}_{\text {SENSE }}<\mathrm{V}_{\text {THS }} / 10.5}$ | - | -15 | -30 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {THS }}<3.0 \mathrm{~V}, \mathrm{~V}_{\text {SENSE }}>\mathrm{V}_{\text {THS }} / 9.5$ | 140 | 200 | 260 | $\mu \mathrm{A}$ |
| Current Limit Threshold |  | $V_{\text {THS }} / V_{\text {SENSE }}$ at trip point, $V_{\text {THS }}<3.0 \mathrm{~V}$ | 9.5 | 10 | 10.5 |  |
| Default Sense Trip Voltage | $V_{\text {SENSE }}$ | $V_{\text {THS }} \geqslant 3.0 \mathrm{~V}$ | 270 | 300 | 330 | mV |
| Default Hysteresis |  | $V_{\text {THS }} \geqslant 3.0 \mathrm{~V}$ | - | 7.5 | - | \% |
| Deadtime | $t_{d}$ | BRAKE or DIRECTION | - | 2.0 | - | $\mu \mathrm{S}$ |

UDN-2937W Control Logic

| Input Common-Mode Voltage Range | $V_{\text {CM }}$ |  | 1.5 | 2.0 | 4.0 |
| :--- | :---: | :--- | ---: | ---: | :---: |
| Input Voltage Hysteresis | $V_{\text {IN (HYS) }}$ |  | - | 10 | - |
| Input Current | $I_{\text {IN }}$ | $V_{\text {IN }}=5 \mathrm{~V}$ | - | 12 | 20 |
| Sense Trip Voltage | $V_{\text {SENSE }}$ |  | 270 | 300 | 330 |
| Hysteresis |  |  | - | 7.5 | - |

## APPLICATIONS INFORMATION

The UDN-2936 and UDN-2937W power drivers provide commutation logic and power outputs to drive a threephase brushless DC motor.

## UDN-2936W

The UDN-2936W is designed to interface with singleended linear or digital Hall effect devices (HEDs). Internal pull-up resistors on the UDN-2936W inputs allow for direct use with open-collector digital HEDs. The $\mathrm{H}_{\mathrm{N}}$ inputs have 2.5 V thresholds.

The commutation logic provides decoding for HEDs with $60^{\circ}$ electrical separation (other separations available via mask programming). At any one step in the sequencing, one half-bridge driver is sourcing, one driver is sinking, and one driver is in a high-impedance state (see truth table). Changing the logic level of the direction pin inverts the output states, thus reversing the direction of the motor. A logic low on the brake pin turns on all three sink drivers and turns off all source drivers, dynamically braking the motor. An internally-generated dead time ( $\mathrm{t}_{\mathrm{d}}$ ) of about $2 \mu$ s prevents potentially destructive crossover currents that can occur when changing direction or braking. In some high supply voltage applications, it may be necessary to brake the motor before changing direction.

Motor current is internally controlled by pulse-width modulating the source drivers with a preset hysteresis format. Load current through an external sense resistor $\left(\mathrm{R}_{\mathrm{S}}\right)$ is constantly monitored. When the current reaches the set trip point (determined by an external reference voltage or internal default), the source driver is disabled. Current recirculates through the ground clamp diode, motor winding, and sink driver. An internal constantcurrent sink reduces the trip point (hysteresis). When the decaying current reaches this lower threshold, the source driver is enabled again and the cycle repeats.

Thresholds and hysteresis can be set with external resistors or internal defaults can be used. With $\mathrm{V}_{\mathrm{THS}}>$
3.0 V , the trip point is internally set at 300 mV with 7.5 percent hysteresis. Load current is then determined by the equation:

$$
\mathrm{I}_{\mathrm{MAX}}=0.3 / \mathrm{R}_{\mathrm{S}}
$$

With $\mathrm{V}_{\text {THS }}<3.0 \mathrm{~V}$, the threshold, hysteresis percentage, and peak current are set with external reisistors according to the equations:

Threshold Voltage $\left(\mathrm{V}_{\mathrm{THS}}\right)=\mathrm{V}_{\mathrm{REF}} \cdot \mathrm{R}_{\mathrm{T}} /\left(\mathrm{R}_{\mathrm{H}}+\mathrm{R}_{\mathrm{T}}\right)$
Hysteresis Percentage $=\mathrm{R}_{\mathrm{H}} / 50 \mathrm{~V}_{\text {REF }}$
Load Trip Current ( $\mathrm{I}_{\mathrm{MAX}}$ ) $=\mathrm{V}_{\mathrm{THS}} /\left(10 \mathrm{R}_{\mathrm{S}}\right)$
Percentage hysteresis is a fixed value independent of load current. The chopping frequency is a function of circuit parameters including load inductance, load resistance, supply voltage, hysteresis, and switching speed of the drivers.

## UDN-2937W

The inputs of the UDN-2937W are designed to interface directly with the outputs of differential buffered or unbuffered HEDs. Various commutation sequences $\left(60^{\circ}\right.$, $120^{\circ}, 240^{\circ}$ ) can be set by using appropriate HED output polarities shown in the truth table.

The UDN-2937W load current control circuitry works the same as in the UDN-2936W except that only the internal threshold and hysteresis settings can be used. With the threshold of 300 mV and hysteresis of 7.5 percent, load current is determined by:

$$
\mathrm{I}_{\mathrm{MAX}}=0.3 / \mathrm{R}_{\mathrm{S}}
$$

Both the UDN-2936W and UDN-2937W outputs are rated for normal operating currents of up to 3 A and startup currents to 4 A . Internal power ground clamp and flyback diodes protect the outputs from the voltage transients that occur when switching inductive loads. Both devices also feature thermal protection circuitry. If the junction temperature reaches $165^{\circ} \mathrm{C}$, the thermal shutdown circuitry turns off all output drivers. The outputs are reenabled when the junction cools down to approximately $140^{\circ} \mathrm{C}$.


Dwg. No. W-192

ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE


## UDN-2938W AND UDN-2939B 3-PHASE UNIPOLAR BRUSHLESS DC MOTOR DRIVERS

## FEATURES

- Output Voltage of 30 V
- Output Current of 4 A
- Integral Transient-Suppression Diodes
- External Output Driver Capacitor Pins
- Thermal Shutdown Circuitry
- TLL, DTL, CMOS Compatible Inputs

The UDN-2938W and UDN-2939B are threephase unipolar brushless dc motor drivers capable of handling 4 A drive currents, an output off voltage of 50 V , and a sustaining voltage of 30 V . The output drive structure of these devices have been desigped for low saturation voltages (less than 1.0 V at A ) UDN-2938W and UDN-2939B are functionally identical except that the UDN-2939B has ENABAE input for extended control flexibility. The bases of the obtput drivers have been brought out to external pinsso that capacitors may be connected in order to stimulate an ac drive and to oroio EMJ and RF problems.

Output transient-suppression diodes haye been incorporated foyise with inductiveloads. Inputs are active high and float low. These inputs are TTL, DTL, and $\mathrm{S} \mathrm{V}^{2} 12 \mathrm{CMOS}$ compatible. The enable funetion (UDN-2939B) is active high and, when


## ABSOLUTE MAXIMUM RATINGS

$$
\text { at }+25^{\circ} \mathrm{C}
$$

Output Voltage, $\mathrm{V}_{\text {CE }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 V
Output Sustaining Voltage, V $_{\text {cessus) }}$. . . . . . . . . . . . . . . . . . 30 V
Output Current, I Iout . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 A
Logic Supply, $\mathrm{V}_{\text {cc }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 V
Input Voltage, $\mathrm{V}_{\mathbb{N}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 V
Package Power Dissipation, $P_{D}$
(W Package)
. 5.2 W*
(B Package) . . . . . . . . . . . . . . . . . . . . . . . . . 2.77 W**
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $T_{s}$ $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
*Derate at the rate of $41.16 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
**Derate at the rate of $22.22 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.

## TYPICAL APPLICATION



ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ (Unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Units |
| Logic Supply Voltage Range | $\mathrm{V}_{\text {cc }}$ |  | 4.5 | - | 15 | V |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | $\mathrm{V}_{\text {Out }}=50 \mathrm{~V}$ | - | <1.0 | 100 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {cef(Sus) }}$ | $\mathrm{I}_{\text {OUT }}=4.0 \mathrm{~A}$ | 30 | - | - | $V$ |
| Output Saturation Voltage | $V_{\text {CEESAT }}$ | $\mathrm{I}_{\text {OUT }}=1.0 \mathrm{~A}$ | - | 0.9 | 1.1 | V |
|  |  | $\mathrm{I}_{\text {OUT }}=4.0 \mathrm{~A}$ | - | 1.9 | 2.0 | V |
| Clamp Diode Leakage Current | $I_{\text {R }}$ | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | - | <1.0 | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | $\mathrm{I}_{\mathrm{F}}=1.0 \mathrm{~A}$ | - | 1.3 | 1.5 | V |
| Input Voltage | $V_{\text {(VI) }}$ |  | - | - | 2.0 | V |
|  | $V_{\text {(w0) }}$ |  | 0.8 | - | - | V |
| Input Current | $1{ }_{1 /(1)}$ | $\mathrm{V}_{\mathbb{W}}=2.4 \mathrm{~V}$ | - | 30 | 50 | $\mu \mathrm{A}$ |
|  | $V_{\text {(w0) }}$ | $\mathrm{V}_{\mathrm{W}}=0.8 \mathrm{~V}$ | - | - | 1.0 | $\mu \mathrm{A}$ |
| Supply Current | $\mathrm{I}_{\text {ccoon }}$ | One Driver ON, No Load | - | 12 | 15 | mA |
|  | $\mathrm{I}_{\text {ccioff }}$ | All Drivers OFF | - | 5.0 | 8.0 | mA |
| Thermal Shutdown Temperature | $\mathrm{T}_{\mathrm{j}}$ |  | - | 165 | - | ${ }^{\circ} \mathrm{C}$ |

## UDN-2941B QUAD HIGH-CURRENT SOURCE DRIVER

## features

- 1.5 A Output Source Current
- Minimized Saturation Voltage
- 30 V Output Sustaining Voltage
- Transient-Protected Outputs
- TL or CMOS Compatible Inputs
- Plastic Dual In-Line Package With Heat-Sink Contact Tabs

HIGH-CURRENT SOURCE DRIVERS are designed to serve as interface between low-level logic and a variety of peripheral power loads, including solenoids, d-c or stepper motors using pulse-width modulation, and multiplexed LED or incandescent displays.

The UDN-2941B high-current source driver has four independent emitter-follower drivers. Special circuit design techniques, resulting in reduced output-saturation voltages, allow any one driver to source up to -1.5 A continuously with minimal voltage drops and package power dissipation.
The device's high switching speed prevents "ghosting'" effects when it is used to drive multiplexed displays. All outputs are rated for operation to 35 V ( 30 V sustaining). The low-level inputs are compatible with most TTL, DTL, LSTTL, and lowvoltage CMOS or PMOS logic.

The UDN-2941B integrated circuit is supplied in a 16-pin plastic dual in-line package with copper heatsink contact tabs. The lead configuration facilitates attachment of an inexpensive external heat sink for

maximum power dissipation with standard cooling methods. It fits a standard IC socket or printed wiring board layout. The heat sink is at ground potential and needs no insulation.

Similar devices, for operation with load currents of up to -500 mA , are the 8 -channel source drivers of Series UDN-2980A.

## ABSOLUTE MAXIMUM RATINGS

Supply Voltage Range, Vs . . . . . . . . . . . . . . . . . . . 12 V to 35 V
Peak Output Current, I I
Input Voltage, $\mathrm{V}_{\mathbb{N}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 V
Package Power Dissipation, $P_{D}$. . . . . . . . . . . . . . . . See Graph
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature, $\mathrm{T}_{\mathrm{S}} \ldots \ldots . . . . . . .-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Output current rating will be limited by ambient temperature, duty cycle, heat sinking, air flow, and number of outputs conducting. Under any set of conditions, do not exceed the -2.0 A peak current and a junction temperature of $+150^{\circ} \mathrm{C}$.

PARTIAL SCHEMATIC
One of 4 Drivers


ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE


Dwg. No. A-11,793A

## ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=35 \mathrm{~V}, \mathrm{I}_{\text {TAB }} \leq+70^{\circ} \mathrm{C}$

| Characteristic | Symbol | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | $\mathrm{V}_{\text {IN }}=0.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | $<-10$ | -100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathbb{N}}=0.4 \mathrm{~V}, \mathrm{~V}_{\text {out }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | <-10 | -500 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {CESSUS }}$ | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=-100 \mathrm{~mA}$ | 30 | - | - | V |
| Output Saturation Voltage | $V_{\text {CEESAT }}$ | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-1.0 \mathrm{~A}$ | - | 1.3 | 1.5 | V |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-1.5 \mathrm{~A}$ | - | 1.6 | 1.8 | V |
| Input Current | $\mathrm{I}_{\text {INON }}$ | $\mathrm{V}_{\mathbb{N}}=2.4 \mathrm{~V}$ | - | 175 | 500 | $\mu \mathrm{A}$ |
|  | $I_{\text {INOFF }}$ | $\mathrm{V}_{\mathbb{N}}=0.4 \mathrm{~V}$ | - | - | -10 | $\mu \mathrm{A}$ |
| Output Source Current | $\mathrm{I}_{\text {oui }}$ | $\mathrm{V}_{\mathbb{N}}=2.4 \mathrm{~V}$ | -1.5 | - | - | A |
| Total Supply Current | $I_{\text {S }}$ | $\mathrm{V}_{\text {IV }}=2.4 \mathrm{~V}$ (Note 3), Outputs Open | - | 11 | 15 | mA |
| Clamp Diode Leakage Current | $\mathrm{I}_{\mathrm{R}}$ | $V_{R}=35 \mathrm{~V}$ | - | $<10$ | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Current | $V_{F}$ | $\mathrm{I}_{\mathrm{F}}=1.5 \mathrm{~A}$ | - | 1.4 | 2.0 | V |
| Turn-On Delay | $\mathrm{t}_{\text {PLH }}$ | $0.5 \mathrm{~V}_{\text {in }}$ to $0.5 \mathrm{~V}_{\text {out, }}$, Resistive Load | - | 0.25 | 2.5 | $\mu \mathrm{S}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {PHL }}$ | $0.5 \mathrm{~V}_{\text {in }}$ to $0.5 \mathrm{~V}_{\text {out }}$, Resistive Load | - | 0.5 | 5.0 | $\mu \mathrm{S}$ |

[^27]
## TYPICAL APPLICATIONS

MULTIPLEXED COMMON-ANODE LED DISPLAY DRIVER


FULL-BRIDGE MOTOR DRIVER
(One of 2 Windings)


## UDN-2943Z HIGH-CURRENT BIPOLAR HALF-BRIDGE MOTOR DRIVER

## FEATURES

- $\pm 1$ A Output Current
- 8.5 V to 24 V Operating Range
- Withstand 45 V Supply Transients
- Crossover-Current Protected
- Logic-Compatible Inputs
- Saturated Output Drivers
- Output Transient Protection
- Tri-State Output
- Internal Thermal Shutdown
- Internal Over-Voltage Protection
- Internal Short-Circuit Protection
- High-Speed Chopper (to 50 kHz )
- T0-220 Style Package

DESIGNED for use as a general-purpose motor driver, the UDN-2943Z half-bridge driver copbines high-current sink and source drivers with logic stages, level shifting, diode transient protection, and a voltage regulator for single-supply operation Capable of operating in extremely harsh environments this device can withstand high anbient tempera tures, output overloads, and repeated power supply transient voltages without damage, The drioeran be used in pairs for full-bridg operatiop, or as triplets in threghase brushess de potor-driver applications

The input dircuitry is compatible with TTL, lowvoltage CMQS, and NMOSlogic. Logic lockout prevent both sdurceand sink drivers from turning on simultąneously. Each driver is turned on by an ac-tive-low mput, making the UDN-2943Z especially desirable in many microprocessor applications. An accidental input open circuit will turn OFF the corresponding output. The device also provides an in-ternally-generated dead-time to prevent crossover currents during output switching. Monolithic, space-saving construction offers reliability unobtainable with discrete components.

Saturated output drivers provide for low saturation voltage at the maximum rated current. Internal

short-circuit protection, activated at load currents above 1 A , protects the source driver from accidental short-circuits between the output and ground.

The UDN-2943Z driver is rated for continuous operation with inductive loads at supply voltages of up to 24 V . With the application of increased supply voltages (to 45 V maximum), a high-voltage protective circuit becomes operative, shutting off both output drivers. The internal thermal shutdown is triggered by a nominal junction temperature of $160^{\circ} \mathrm{C}$.

Single-chip construction and a modified 5-lead JEDEC power-tab Style TO-220 plastic package provide cost-effective and reliable systems designs. It also features excellent power dissipation ratings, minimum size, and ease of installation. The heatsink tab is at ground potential and does not require insulation.

ALLOWABLE POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE


Dwg. No. A-12,000B

## ABSOLUTE MAXIMUM RATINGS

Supply Voltage Range, $\mathrm{V}_{\mathrm{s}}$
8.5 V to 45 V *

Output Voltage, V $_{\text {CESsus) }}$. . . . . . . . . . . . . . . . . . . . . . . . . . 24 V
Input Voltage Range, $\mathrm{V}_{\mathbb{N}} \ldots \ldots . . . . . . . . .$.
Continuous Output Current, $\mathrm{I}_{\text {out }}$. . . . . . . . . . . . . . . . . $\pm 1.0 \mathrm{~A}$
Package Power Dissipation, $P_{D}$. . . . . . . . . . . . . . . . See Graph
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . . .20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}} \ldots \ldots . . .-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
*Internal high-voltage shutdown above 26 V .

LOGIC TRUTH TABLE

| Source Driver, | Sink Driver, | Output, |
| :---: | :---: | :---: |
| Pin 2 | Pin 5 | Pin 4 |
| Low | Low | High |
| Low | High | High |
| High | Low | Low |
| High | High | High Z |

## FUNCTIONAL BLOCK DIAGRAM



ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{T}_{\text {TAB }}=70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=24 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Source Driver Input, Pin 2 | Sink Driver Input, Pin 5 | Output, Pin 4 | Other | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | 2.4 V | 2.4 | OV | - | - | -10 | -100 | $\mu \mathrm{A}$ |
|  |  | 2.4 V | 2.4 V | 45 V | - | - | 10 | 100 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $V_{\text {GE(sus) }}$ | 2.4 V | 0.8 to 2.4 V | 1.0 A | Fig. 1A | 24 | - | - | $V$ |
|  |  | 0.8 to 2.4 V | 2.4 V | $-1.0 \mathrm{~A}$ | Fig. 1 B | 24 | - | - | $V$ |
| Output Saturation Voltage | $V_{\text {cessan }}$ | 0.8 V | 2.4 V | $-1.0 \mathrm{~A}$ | - | - | 1.2 | 1.8 | V |
|  |  | 2.4 V | 0.8 V | 1.0A | - | - | 0.6 | 1.0 | V |
| Short-Circuit Source Current | $\mathrm{I}_{\mathrm{sc}}$ | 0.8 V | 2.4 V | OV | - | 1.1 | - | 1.8 | A |
| Logic Input Voltage | $V_{\text {w(1) }}$ | - | - | - | - | 2.0 | - | - | V |
|  | $V_{\text {w(0) }}$ | - | - | - | - | - | - | 0.8 | V |
| Input Current | $\mathrm{I}_{\text {(1) }}$ | 2.4 V | 2.4 V | NC | - | - | 10 | 100 | $\mu \mathrm{A}$ |
|  | $I_{\text {m0) }}$ | 0.8 V | 0.8 V | NC | - | - | -50 | -150 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $\mathrm{V}_{\mathrm{F}}$ | NC | NC | 1.0 A | Fig. 2 | - | 1.5 | 2.0 | V |
| Logic Supply Current | $\mathrm{I}_{\text {s }}$ | 2.4 V | 2.4 V | NC | - | - | 15 | 20 | mA |
|  |  | 2.4 V | 0.8 V | NC | - | - | 55 | 70 | mA |
|  |  | 0.8 V | 2.4 V | NC | - | - | 25 | 35 | mA |
| Thermal Shutdown Temperature | $\mathrm{T}_{\mathrm{J}}$ | - | - | - | - | - | 160 | - | ${ }^{\circ} \mathrm{C}$ |
| Over-Voltage Shutdown | $\mathrm{V}_{\text {s }}$ | - | - | - | - | 26 | - | - | V |
| Propagation Delay | $\mathrm{t}_{\text {po }}$ | 2.4 V | 2.4 to 0.8 V | 1.0 A | Fig. 3 | - | 0.6 | 1.0 | $\mu \mathrm{s}$ |
|  |  | 0.8 to 2.4 V | 2.4 V | $-1.0 \mathrm{~A}$ | Fig. 4 | - | 1.0 | 2.5 | $\mu \mathrm{s}$ |
|  |  | 2.4 V | 0.8 to 2.4 V | 1.0A | Fig. 3 | - | 1.1 | 2.5 | $\mu \mathrm{s}$ |
|  |  | 2.4 to 0.8 V | 2.4 V | $-1.0 \mathrm{~A}$ | Fig. 4 | - | 0.6 | 1.0 | $\mu \mathrm{s}$ |
| Dead Time | $\mathrm{t}_{0}$ | - | - | - | - | - | 2.0 | - | $\mu \mathrm{S}$ |

NOTE: Positive (negative) current is defined as going into (coming out of) the specified device pin.



FIGURE 1A


FIGURE 1B


FIGURE 2


FIGURE 3


FIGURE 4

## UDN-2944W <br> QUAD HIGH-CURRENT, HIGH-VOLTAGE SOURCE DRIVER

## FEATURES

- Output Current to 4A
- Output Voltage to 60V
- Loads to 960W
- Integral Output Suppression Diodes
- TTL and CMOS Compatible Inputs
- Plastic Single In-Line Package
- Heat-Sink Tab

in-line, power-tab package that allows efficient attachment of an external heat sink for maximum allowable package power dissipation. An external heat sink is usually required for proper operation of this device. The tab is at ground potential and needs no insulation.


## ABSOLUTE MAXIMUM RATINGS at $+25^{\circ} \mathrm{C}$ Free-Air Temperature

> Supply Voltage Range $\mathrm{V}_{\mathrm{s}}$
> 10 V to 60 V
> Output Current, $\mathrm{I}_{\text {out }}$ (DC) . . . . . . . . . . . . . . . . . . . . . . . . -4 A
> (Peak) ........................... $-5 A$
> Input Voltage, $\mathrm{V}_{\mathbb{N}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 V
> Package Power Dissipation, $P_{D}$. . . . . . . . . . . . . . . . See Graph
> Operating Temperature Range, $T_{A} \ldots \ldots . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
> Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots . . .-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

[^28]

## ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION

AS A FUNCTION OF TEMPERATURE


NOTE: Pin 3 must be connected to $V_{S}$ for operation of input logic gates.

Dwg. No. A-11,794A

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{T}_{\text {TAB }} \leq 70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=60 \mathrm{~V}, \mathrm{~V}_{\text {ENABLE }}=\mathbf{O V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Supply Voltage Range | $\mathrm{V}_{\text {S }}$ |  | 10 | 60 | V |
| Output Leakage Current | $I_{\text {cex }}$ | $\mathrm{V}_{\text {OUt }}=0 \mathrm{~V}, \mathrm{~V}_{\text {ENABLE }}=2.4 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {CE(sus) }}$ | $\mathrm{l}_{\text {OUT }}=-4 \mathrm{~A}, \mathrm{~L}=3 \mathrm{mH}$ | 35 | - | V |
| Output Saturation Voltage | $\mathrm{V}_{\text {CEISAT }}$ | $\mathrm{l}_{\text {OUT }}=-1 \mathrm{~A}, \mathrm{~V}_{\mathbb{N}}=2.4 \mathrm{~V}$ | - | 1.8 | V |
|  |  | $\mathrm{l}_{\text {OUT }}=-4 \mathrm{~A}, \mathrm{~V}_{\mathbb{N}}=2.4 \mathrm{~V}$ | - | 2.5 | V |
| Input Voltage | Logic 1 | $V_{\text {IN(1) }}$ or $V_{\text {ENABLE }}$ (1) | 2.0 | - | V |
|  | Logic 0 | $\mathrm{V}_{\text {IN(0) }}$ or $\mathrm{V}_{\text {ENaBLEE(0) }}$ | - | 0.8 | V |
| Input Current | Logic 1 | $V_{\text {IN(1) }}$ or $V_{\text {ENABLEE(1) }}=2.4 \mathrm{~V}$ | - | 220 | $\mu \mathrm{A}$ |
|  |  | $V_{\mathbb{I N ( 1 ) ~}^{\text {or }}}$ or $\mathrm{V}_{\text {ENABLE (1) }}=12 \mathrm{~V}$ | - | 1.5 | mA |
|  | Logic 0 | $\mathrm{V}_{\text {IN(0) }}$ or $\mathrm{V}_{\text {ENABLEE(0) }}=0.8 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
| Total Supply Current | $I_{s}$ | All drivers ON, All outputs open | - | 25 | mA |
| Clamp Diode Leakage Current | $I_{\text {R }}$ | $\mathrm{V}_{\mathrm{R}}=60 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{F}$ | $I_{F}=4 \mathrm{~A}$ | - | 2.2 | $\checkmark$ |
| Turn-On Delay | $\mathrm{t}_{\mathrm{ON}}$ | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out, }}, \mathrm{R}_{\mathrm{L}}=15 \Omega$ | - | 2.0 | $\mu \mathrm{S}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {OFF }}$ | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out, }} \mathrm{R}_{\mathrm{L}}=15 \Omega$ | - | 10 | $\mu \mathrm{s}$ |

NOTE: Negative current is defined as coming out of (sourcing) the device being tested.


TYPICAL APPLICATION
QUAD RELAY DRIVE
Using 2 Voltage Sources and Optional PWM Current Limiting

# UDN-2948W QUAD HIGH-CURRENT, HIGH-VOLTAGE SOURCE DRIVER 

## FEATURES

- Output Current to 6 A per Channel
- Output Voltage to 60 V
- Integral Output Suppression Diodes
- TTL and CMOS Compatible Inputs
- Plastic Single In-Line package
- Heat Sink Tab


Providing space and cost-saving interface between microprocessor/LSI circuits and high-power peripheral loads such as solenoids, dc or stepper motors, incandescent displays, heaters, and similar loads, the UDN-2948W quad high-current, high-voltage source driver can drive loads to -6 A at supply voltages to 60 V (inductive loads to 35 V ). The low-level inputs are TTL or CMOS compatible. The outputs include transient-suppression diodes for inductive loads. Individual supply lines are provided for each pair of drivers so that different supplies can be used to drive multiple loads.

The application of source drivers for $\mathrm{X}-\mathrm{Y}$ addressing of multiplexed power loads are obvious. A more subtle advantage of high-current source drivers is with inductive loads or incandescent lamps. Both types of load normally generate
troublesome transients and noise currents on common logic/load ground lines. In addition, high ground currents produce IR drops that can shift the ground rail, affecting logic input levels, thresholds, and noise immunity. The use of source drivers can minimize many of these concerns by separating the logic and power returns.

For maximum allowable package power capability, the UDN-2948W driver is supplied in a 12-pin single in-line, power-tab package that allows efficient attachment of an external heat sink. The external heat sink is usually required for proper operation of this device. The heat sink tab is at ground potential and needs no insulation.

Similar 4 A devices with an input ENABLE control are supplied as the UDN-2944W.


## ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION

AS A FUNCTION OF TEMPERATURE


Dwg. No. A-11,794 A

## ABSOLUTE MAXIMUM RATINGS at $+25^{\circ} \mathrm{C}$ Free-Air Temperature

Supply Voltage Range, $\mathrm{V}_{\mathrm{S}}$ 5.0 V to 60 V Output Sustaining Voltage, $V_{\text {CE(sus) }} . . . . .$. . Min. 35V
Output Current, I IUT (dc)
(peak)
-6A $-7 A$
Input Voltage, $\mathrm{V}_{\text {IN }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . 15 V
Package Power Dissipation, $\mathrm{P}_{\mathrm{D}}$. . . . . . . . . . . . . . 5.2W*
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Storage Temperature Range, $\mathrm{T}_{\mathrm{S}} \ldots \ldots-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
*Derate at the rate of $41.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
Output current rating will be limited by ambient temperature, duty cycle, heat sinking, air flow, and number of outputs conducting. Under any set of conditions, do not exceed the -7.0A peak current and a junction temperature of $+150^{\circ} \mathrm{C}$.

```
ELECTRICAL CHARACTERISTICS at \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{T}_{\text {TAB }} \leq 70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=60 \mathrm{~V}\), (unless otherwise noted)
```

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Supply Voltage Range | $\mathrm{V}_{\mathrm{s}}$ |  | 5.0 | 60 | V |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | $\mathrm{V}_{\text {out }}=0 \mathrm{~V}, \mathrm{~V}_{\mathbb{N}}=0.4 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {cEsus) }}$ | $\mathrm{l}_{\text {OUT }}=-6 \mathrm{~A}, \mathrm{~L}=3 \mathrm{mH}$ | 35 | - | V |
| Output Saturation Voltage | $V_{\text {CEESAT }}$ | $\mathrm{I}_{\text {OUT }}=-1 \mathrm{~A}, \mathrm{~V}_{\mathbb{W}}=2.4 \mathrm{~V}$ | - | 1.8 | V |
|  |  | $\mathrm{l}_{\text {OUT }}=-4 \mathrm{~A}, \mathrm{~V}_{\mathbb{W}}=2.4 \mathrm{~V}$ | - | 2.2 | V |
|  |  | $\mathrm{I}_{\text {OUT }}=-6 \mathrm{~A}, \mathrm{~V}_{\text {W }}=2.4 \mathrm{~V}$ | - | 2.6 | V |
| Input Voltage | $\mathrm{V}_{\text {INOW) }}$ |  | 2.4 | - | V |
|  | $\mathrm{V}_{\text {IVOFF) }}$ |  | - | 0.8 | V |
| Input Current | $I_{\text {man) }}$ | $\mathrm{V}_{\text {W }}=2.4 \mathrm{~V}$ | - | 220 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{W}}=12 \mathrm{~V}$ | - | 1.5 | mA |
|  | $\mathrm{I}_{\text {w(0FF) }}$ | $\mathrm{V}_{\text {W }}=0.8 \mathrm{~V}$ | - | 10 | $\mu \mathrm{A}$ |
| Total Supply Current | $I_{s}$ | One Driver ON, All Outputs Open | - | 1.8 | mA |
| Clamp Diode Leakage Current | $\mathrm{I}_{\text {R }}$ | $\mathrm{V}_{\mathrm{R}}=60 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $\mathrm{V}_{\mathrm{F}}$ | $\mathrm{I}_{\mathrm{F}}=6 \mathrm{~A}$ | - | 2.9 | V |
| Turn-On Delay | $\mathrm{t}_{\text {ON }}$ | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {att }}, \mathrm{R}_{\mathrm{L}}=15$ | - | 2.0 | $\mu \mathrm{s}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {OfF }}$ | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}, \mathrm{R}_{\mathrm{L}}=15$ | - | 10 | $\mu \mathrm{s}$ |

NOTE: Negative current is defined as coming out of (sourcing) the device being tested.

## APPLICATION NOTES

Power-tab packages are efficient thermal dissipators when properly utilized. In application, the following precautions should be taken:

1. Always fasten the tab to the heat sink before the leads are soldered to fixed terminals.
2. Use appropriate hardware including a lock washer or torque washer.
3. Thermal grease (Dow Corning 340 or equivalent) should always be used.
4. Mounting torque should be between 4 and 8 inch pounds ( 0.45 to 0.90 Nm .)
5. The mounting hole should be as clean as possible with no burrs or ridges.
6. The mounting surface should be flat to within 0.002 inch/inch ( 0.05 $\mathrm{mm} / \mathrm{mm}$ ).
7. Strain relief must be provided if there is any probability of axial stress to the leads.
8. If insulating bushings are used, they should be of dialylphthalate, fiberglass-filled polycarbonate, or fiberglass-filled nylon. Unfilled nylon should be avoided.

# UDN-2951Z AND UDN-2955W 8 A HALF-BRIDGE MOTOR DRIVERS 

## FEATURES

- 8 A Output Capability (DC)
- 50 V Operating Range
- Thermal Shutdown Circuitry
- Built-In Crossover Delays
- Disable and Emitter-Sense pins (UDN-2955W)
- Overvoltage Protection
- TIL, CMOS, PMOS, NMOS Compatible Inputs
- Internal Linear-Overcurrent Limiter

The UDN-2951Z and UDN-2955W half-bridge motor drivers can handle 8 A continuous load currents and output voltages up to 50 V . Both devices feature TTL, CMOS, PMOS, and NMOS compatible inputs, level shifting, and an internal voltage regulator for single-supply operation. Output transientsuppression diodes in both sink and source drivers have been incorporated.

The UDN-2951Z and UDN-2955W both have internal delay times to guard against hazardous crossover currents. Both devices maintain internal current limiting, overvoltage protection up to 75 V , and thermal shutdown at $165^{\circ} \mathrm{C}$.
The UDN-2955W has extended flexibility with a external emitter sense pin on the/sink driver, sepa-

rated sink and source outputs, and a disable input that can be used in high-speed chopper applications.
The UDN-2951Z is supplied in a TO-220 powertab package for enhanced power dissipation capabilities and minimal size. The UDN-2955W is supplied in a 12 -pin single in-line plastic power-tab package for exceptional power handling capabilities. This power-tab configurationallows for easy attachment of an external heat-sink for extended power-handling capabilities.

## absolute maximum ratings

at $T_{A}=+25^{\circ} \mathrm{C}$


Output Current, I Iov (DC) . . . . . . . . . . . . . . . . . . . . . . . . . 8 A
Input Voltage Range, $\mathbb{V}_{\mathbb{W}} \ldots \ldots . . . . . . . . .-0.7 \mathrm{~V}$ to 9.0 V
Package Power Dissipation, $P_{0}$
(Z Package) $3.125 W^{*}$
(W Package) . ............................... 5.2 W** $^{* *}$
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots \ldots-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

[^29]
## FUNCTIONAL BLOCK DIAGRAM



ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=50 \mathrm{~V}$, DISABLE (UDN-2955W) $=0 \mathrm{~V}$

| Characteristic | Symbol | Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | $\mathrm{V}_{\text {OUT }}=50 \mathrm{~V}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  | $V_{\text {OUT }}=0 \mathrm{~V}$ | - | - | -50 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $V_{\text {cessus) }}$ | $\mathrm{l}_{\text {OUT }}= \pm 8 \mathrm{~A}, \mathrm{~L}=3 \mathrm{mH}$ | 50 | - | - | V |
| Output Saturation Voltage | $V_{\text {CEISAT }}$ | $\mathrm{l}_{\text {OUT }}= \pm 8 \mathrm{~A}$ | - | - | 2.0 | V |
| Short-Circuit Source Current | $\mathrm{I}_{\text {OUT }}$ |  | -8.0 | - | -12 | A |
| Input Current | $I_{\text {M(1) }}$ | $\mathrm{V}_{\mathbb{I}}=2.0 \mathrm{~V}$ | - | - | 0.5 | mA |
|  | $\mathrm{I}_{1 \times(0)}$ | $\mathrm{V}_{\mathbb{I N}}=0.8 \mathrm{~V}$ | -6.0 | - | - | $\mu \mathrm{A}$ |
| Propagation Delay | $t_{\text {PHL }}$ | $\mathrm{I}_{\text {out }}=8 \mathrm{~A}$, Resistive Load, Sink Driver | - | 2.5 | - | $\mu \mathrm{s}$ |
|  | $t_{\text {PLH }}$ | $\mathrm{I}_{\text {out }}=8 \mathrm{~A}$, Resistive Load, Sink Driver | - | 0.2 | - | $\mu \mathrm{S}$ |
|  | $t_{\text {PHL }}$ | $\mathrm{I}_{\text {our }}=-8 \mathrm{~A}$, Resistive Load, Source Driver . . | - | 2.5 | - | $\mu \mathrm{S}$ |
|  | $t_{\text {PLH }}$ | $\mathrm{I}_{\text {out }}=-8 \mathrm{~A}$, Resistive Load, Source Driver | - | 2.5 | - | $\mu s$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | $\mathrm{I}_{\mathrm{F}}=8 \mathrm{~A}$ | - | 2.0 | - | V |
| Clamp Diode Leakage Current | $\mathrm{I}_{\mathrm{R}}$ | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | - | - | 50 | $\mu \mathrm{A}$ |
| Supply Current | $I_{s}$ | $\mathrm{V}_{\text {SOURCE }}=2.0 \mathrm{~V}$ | - | - | 12 | mA |
|  |  | $V_{\text {SINK }}=V_{\text {SOURCE }}=0.8 \mathrm{~V}$ | - | - | 20 | mA |
| Thermal Shutdown Temperature | $\mathrm{T}_{\mathrm{J}}$ | Note 1 | - | 165 | - | ${ }^{\circ} \mathrm{C}$ |
| Over-Voltage Shutdown | $V_{S}$ |  | 50 | - | 60 | V |

[^30]
## TYPICAL APPLICATION

3-PHASE BRUSHLESS DC MOTOR DRIVE


INPUT WAVEFORMS


Dwg. No. A-14,145

## UDN-2952B AND UDN-2952W FULL-BRIDGE MOTOR DRIVERS

## FEATURES

- High Output Current
- Adjustable Short-Circuit Protection
- Thermal Protection
- Internal Clamp Diodes
- TTL, DTL, PMOS, CMOS Compatible
- DIP or SIP Packaging

FULL-BRIDGE MOTOR-DRIVER integrated circuits, Types UDN-2952B and UDN-2952W combine low-level logic circuitry and Darlington output power drivers for bidirectional control of d-c motors or solenoids operating with continuous load currents of up to 2 A and peak start-up currents as high as 3.5 A .

For applications requiring load currents of 1 A or less (2A peak), the economical Type UDN-2952B-2 and UDN-2952W-2 are recommended. The lower-



UDN-2952B
cost devices are identical to the basic parts, except for the maximum allowable load-current rating.

These monolithic integrated circuits have extensive circuit protection. Both drivers have thermal shutdown networks that disable motor drive if the package power dissipation ratings are exceeded. Internal diode transient suppression is provided onchip. Output-current limiting is determined by the user's selection of a sensing resistor.

The Type UDN-2952B full-bridge power driver is supplied in a 16-pin dual in-line plastic package with copper heat-sink contact tabs. The lead configuration enables easy attachment of a heat sink while fitting a standard integrated circuit socket or printed wiring board layout. Type UDN-2952W, for higher power requirements, is in a 12-pin single in-line power tab package. The tab is at ground potential and needs no insulation. For output currents above 700 mA at normal ambient temperatures, both drivers require an external heat sink.

## ABSOLUTE MAXIMUM RATINGS

$$
\text { at } \mathrm{T}_{\mathrm{TAB}}=+70^{\circ} \mathrm{C}
$$

## TRUTH TABLE

| ENABLE | PHASE | $\mathrm{V}_{S S}$ | $\mathrm{~V}_{\mathrm{DD}}$ | OUT $_{1}$ | OUT $_{2}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| High | X | X | X | Open | Open |
| Low | High | $<0.8 \mathrm{~V}$ | $>4.5 \mathrm{~V}$ | High | Low |
| Low | Low | $<0.8 \mathrm{~V}$ | $>4.5 \mathrm{~V}$ | Low | High |
| X | X | $>0.9 \mathrm{~V}$ | $>4.5 \mathrm{~V}$ | Open | Open |
| X | X | X | 0 V | Open | Open |

$X=$ Irrelevant.
.

Logic Supply Voltage Range, $\mathrm{V}_{\text {DD }} \ldots . .$. . . . . . . . . . 4.5 V to 15 V
Substrate Voltage Range, Vsub $\ldots . .$.
Logic Input Voltage, $V_{\text {Phase }}$ or $V_{\text {ENable }}$. . . . . . . . . . . . . . . . . 30 V
Output Current, I Iout (UDN-2952B and UDN-2952W) . . . $\pm 3.5 \mathrm{~A}$
(UDN-2952B-2 and UDN-2952W-2) . . $\pm 2 \mathrm{~A}$
Package Power Dissipation, $P_{D}$. . . . . . . . . . . . . . . . See Graphs
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots . . .-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=40 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{TAB}} \leq+70^{\circ} \mathrm{C}$,
Figure 1 (unless otherwise noted)

|  |  |  | Limits |  |
| :--- | :---: | :---: | :---: | :---: |
| Characteristic | Symbol | Test Conditions | Min. Typ. Max. | Units |

Output Drivers (OUT or OUT ${ }_{2}$ )

| Output Leakage Current | $\mathrm{I}_{\text {cEx }}$ | $V_{\text {ENable }}=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\text {BB }}$, Note 1 | - | - | 500 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $V_{\text {EMabie }}=5 \mathrm{~V}, \mathrm{~V}_{\text {Out }}=0 \mathrm{~V}$, Note 1 | - | - | -500 | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $\mathrm{V}_{\text {ce(SAI) }}$ | $V_{\text {ENABLE }}=0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=1 \mathrm{~A}$, Notes 1 and 2 | - | 1.2 | 1.5 | V |
|  |  | $\mathrm{V}_{\text {ENABLE }}=0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=2 \mathrm{~A}$, Notes 1 and 3 | - | 1.5 | 2.0 | V |
| Output Sustaining Voltage | $\mathrm{V}_{\text {CESUS) }}$ | $\mathrm{I}_{\text {out }}=1 \mathrm{~A}$, Figure 2, Notes 1 and 2 | 40 | - | - | V |
|  |  | $\mathrm{I}_{\text {out }}=2 \mathrm{~A}$, Figure 2, Notes 1 and 3 | 40 | - | - | V |
| Motor Supply Current | $\mathrm{I}_{\text {BBON }}$ | $\mathrm{V}_{\text {ENABLE }}=0.8 \mathrm{~V}$, Outputs Open, Note 1 | - | 15 | 30 | mA |
|  | $\mathrm{I}_{\text {BBIOFF) }}$ | $\mathrm{V}_{\text {ENABLI }}=2.4 \mathrm{~V}$, Outputs Open, Note 1 | - | 3.0 | 5.0 | mA |
| Clamp Diode Forward Voltage | $V_{F}$ | $\mathrm{I}_{\mathrm{F}}=1 \mathrm{~A}$, Note 2 | - | 1.0 | 1.5 | V |
|  |  | $\mathrm{I}_{\mathrm{F}}=2 \mathrm{~A}$, Note 3 | - | 1.8 | 2.2 | V |

Control Logic (PHASE or ENABLE)

| Logic Open-Circuit Voltage | $V_{\text {IN }}$ | $\mathrm{I}_{\text {Phase }}$ or $\mathrm{I}_{\text {ENABLE }}=-250 \mu \mathrm{~A}$ | - | - | 7.5 | $V$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Logic Input Current | $\mathrm{I}_{\text {(1) }}$ | $\mathrm{V}_{\text {PhasE }}$ or $\mathrm{V}_{\text {ENABLE }}=2.4 \mathrm{~V}$ | - | -50 | -100 | $\mu \mathrm{A}$ |
|  | $I_{\text {IN(0) }}$ | $V_{\text {PHASE }}$ or $V_{\text {ENABLE }}=0.8 \mathrm{~V}$ | - | -1.0 | -1.6 | mA |
| Logic Input Voltage | $V_{1 \times(1)}$ |  | 2.4 | - | - | V |
|  | $V_{\text {IN(0) }}$ |  | - | - | 0.8 | V |
| Logic Supply Current | $\mathrm{I}_{\text {D }}$ |  | - | 15 | 30 | mA |
| Sense Trigger Voltage | $\mathrm{V}_{\text {SS }}$ | $\mathrm{V}_{\text {ENaBLI }}=0.8 \mathrm{~V}$ | - | 850 | - | mV |
| Turn-On Delay Time | $\mathrm{t}_{\mathrm{pd} 0}$ | Source Drivers | - | 1.0 | - | $\mu \mathrm{S}$ |
|  |  | Sink Drivers | - | 0.5 | - | $\mu \mathrm{S}$ |
| Turn-Off Delay Time | $\mathrm{t}_{\mathrm{dd} 1}$ | Source Drivers | - | 2.0 | - | $\mu \mathrm{S}$ |
|  |  | Sink Drivers | - | 1.0 | - | $\mu \mathrm{S}$ |
| Thermal Shutdown | $\mathrm{T}_{\mathrm{J}}$ |  | - | 175 | - | ${ }^{\circ} \mathrm{C}$ |

NOTES: 1. Test is performed with $\mathrm{V}_{\text {PHASE }}=0.8 \mathrm{~V}$ and then repeated for $\mathrm{V}_{\text {prase }}=2.4 \mathrm{~V}$.
2. Output measurement at 1 A are applicable to the UDN-2952B, UDN-2952B-2, UDN-2952W, and UDN-2952W-2.
3. Output measurements at 2A are applicable only to the UDN-2952B and UDN-2952W.


ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE


Dwg. No. A-11,793A

UDN-2952W


## TEST FIGURES



FIGURE 1


FIGURE 2

## TYPICAL APPLICATIONS



NOTES:

1. This is not a bipolar chopper application.
2. Resistor $R_{S}$ sets the maximum allowable output current for protection against crossover currents and short circuits. $R_{S}=0.6 / /_{L I M T}$.

## TYPICAL APPLICATIONS

## FULL-BRIDGE DC SERVO MOTOR APPLICATION



Dwg. No. A-11,984


# UDN-2953B AND UDN-2954W FULL-BRIDGE PWM MOTOR DRIVERS 

## FEATURES

- 50 V Output Voltage Rating
- 2 A Continuous Output Rating
- Internal Flyback Diodes
- Thermal Shutdown
- Crossover Current Protection
- BRAKE, ENABLE, and Current-Limit Functions

The UDN-2953B and UDN-2954W are designed for bidirectional control of dc or stepper motors with continuous output currents to 2 A and peak start-up currents as high as 3.5 A . For pulsewidth modulated (chopped-mode) operation, the output current is determined by the user's selection of a reference voltage and sensing resistor while the OFF pulse duration is set by an external RC timing network. PWM operation is character-


UDN-2954W

ized by maximum efficiency and low power-dissipation levels. Extensive internal circuit protection includes thermal shutdown with hysterisis, transient-suppression diodes, and crossover current protection.
When the $\mathrm{V}_{\text {REF }} / \overline{\text { BRAKE }}$ pin is low ( $<0.8 \mathrm{~V}$, thebraking function is enabled. This turns both sink drivers OFF and the source drivers are turned ON. When $\mathrm{V}_{\text {REF }} / \overline{\text { BRAKE }}$ is set above 2.4 V , that voltage (and the current sensing resistor) determines the load current trip point. An RC timing pin is available to use for an internal one-shot to control load current decay time.

The UDN-2953B driver is supplied in a 16-pin dual-in-line plastic package with copper heatsink contact tabs. The lead configuration enables easy attachment of a heat sink while fitting a standard integrated circuit socket or printed wiring board layout. The UDN-2954W, for higher package power dissipation requirements, is supplied in a 12-pin single in-line power tab package. In both package styles, the heat sink is at ground potential and needs no insulation.

## ABSOLUTE MAXIMUM RATINGS

$$
\text { at } \mathrm{T}_{\mathrm{TAB}} \leq+70^{\circ} \mathrm{C}
$$

Motor Supply Voltage, $\mathrm{V}_{\text {BB }}$. ..... 50 V
Output Current, Iout (Peak) ..... $\pm 3.5 \mathrm{~A}$
(Continuous) ..... $\pm 2.0 \mathrm{~A}$
Flyback Diode Voltage, $\mathrm{V}_{\mathrm{K}}$ ..... $V_{B B}$
Minimum Clamp Diode Voltage, $\mathrm{V}_{\mathrm{A}}$ ..... Ground
Logic Supply Voltage, Vcc ..... 7.0 V
Logic Input Voltage, $\mathrm{V}_{\text {Phase }}, \mathrm{V}_{\text {ENable }}$. ..... $V_{B B}$
Sense Voltage, $\mathrm{V}_{\text {sense }}$ ..... 1.5 V
Reference Voltage, $\mathrm{V}_{\text {REE }} / \overline{\text { BRAKE }}$ ..... 15 V
Package Power Dissipation, $\mathrm{P}_{\mathrm{D}}$ ..... See Graphs
Operating Temperature Range, $T_{A}$ ..... $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}}$ ..... $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{T}_{\text {TAB }} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=50 \mathrm{~V}, \mathrm{~V}_{\mathrm{cc}}=5 \mathrm{~V}$, $V_{\text {SENSE }}=0 \mathrm{~V}, 5 \mathrm{k} \Omega$ RC to Ground

| Characteristic |  | Limits |  |  |
| :--- | :--- | :--- | :--- | :--- |
|  | Symbol | Test Conditions | Min. Typ. Max. | Units |

Output Drivers ( OUT $_{A}$ or OUT $_{B}$ )

| Output Supply Range | $\mathrm{V}_{\text {BB }}$ |  | 6.5 | - | 50 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | $\mathrm{V}_{\text {EMable }}=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\text {B8, }}$, (note) | - | - | 50 | $\mu \mathrm{A}$ |
|  |  | $V_{\text {Emale }}=5 \mathrm{~V}, \mathrm{~V}_{\text {out }}=0 \mathrm{~V}$, (note) | - | - | 50 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {Cetsus) }}$ | $\mathrm{I}_{\text {Out }}= \pm 2 \mathrm{~A}, \mathrm{~L}=2 \mathrm{mH}$ | 50 | - | - | V |
| Output Saturation Voltage | $V_{\text {CESAR }}$ | $V_{\text {Emable }}=0 \mathrm{~V}, \mathrm{I}_{\text {Out }}= \pm 0.5 \mathrm{~A}$ | - | 1.0 | 1.2 | V |
|  |  | $V_{\text {EMabiE }}=0 \mathrm{~V}, \mathrm{I}_{\text {out }}= \pm 1.0 \mathrm{~A}$ | - | 1.2 | 1.4 | V |
|  |  | $V_{\text {Exable }}=0 \mathrm{~V}, \mathrm{I}_{\text {Out }}= \pm 2.0 \mathrm{~A}$ | - | 1.5 | 1.8 | V |
| Clamp Diode Leakage Current | $\mathrm{I}_{\mathrm{R}}$ | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | - | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $\mathrm{V}_{\mathrm{F}}$ | $\mathrm{I}_{\mathrm{F}}=2 \mathrm{~A}$ | - | 1.8 | 2.2 | V |
| Motor Supply Current | $\mathrm{I}_{\text {Big }}$ | $\mathrm{V}_{\text {Exale }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {RfF }}=2.4 \mathrm{~V}, \mathrm{No}$ Load | - | 20 | 30 | mA |
|  | $1_{\text {Be(0f) }}$ | $\mathrm{V}_{\text {Enabil }}=\mathrm{V}_{\text {Ref }}=2.4 \mathrm{~V}$, No Load | - | 1.7 | 2.5 | mA |
|  |  | $\mathrm{V}_{\text {EMable }}=5 \mathrm{~V}, \mathrm{~V}_{\text {Ref }}=0.8 \mathrm{~V}$, No Load | - | 40 | 60 | mA |

## Control Logic

| Logic Supply Range | $\mathrm{V}_{\text {cc }}$ |  | 4.5 | 5.0 | 5.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Logic Input Current | $\mathrm{I}_{\text {(1) }}$ | All Inputs $=2.4 \mathrm{~V}$ | - | <-1 | -10 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {m(0) }}$ | All Inputs $=0.8 \mathrm{~V}$ | - | -50 | -200 | $\mu \mathrm{A}$ |
| Logic Input Voltage | $\mathrm{V}_{\text {W(1) }}$ | All Inputs | 2.4 | - | - | V |
|  | $V_{\text {WW0) }}$ | All Inputs | - | - | 0.8 | V |
| $\mathrm{V}_{\text {REF }}$ Open-Circuit Voltage | $V_{\text {Beforefe }}$ | $\mathrm{I}_{\text {REF }}=0$ | - | $\mathrm{V}_{\text {co }} / 2$ | - | V |
| Current Limit Threshold |  | $\mathrm{V}_{\text {Ref }} / N_{\text {Sense }}$ at Trip Point | 9.5 | 10 | 10.5 | - |
| Turn-On Delay | $\mathrm{t}_{\text {on }}$ | All Drivers | - | 1.0 | - | $\mu \mathrm{S}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {of }}$ | All Drivers | - | 1.0 | - | $\mu \mathrm{S}$ |
| Thermal Shutdown Temp. | $\mathrm{T}_{\mathrm{J}}$ |  | - | 165 | - | ${ }^{\circ} \mathrm{C}$ |
| Logic Supply Current | $\mathrm{I}_{\mathrm{cc}}$ | $\mathrm{V}_{\text {EMable }}=\mathrm{V}_{\text {REF }}=2.4 \mathrm{~V}$ | - | 15 | 20 | mA |
|  |  | $\mathrm{V}_{\text {Emale }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {Ref }}=2.4 \mathrm{~V}$ | - | 22 | 30 | mA |

[^31]FUNCTIONAL BLOCK DIAGRAM

TRUTH TABLE

| OUTPUT |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
| ENABLE | PHASE | $\mathrm{V}_{\text {REF }} / \overline{\text { BRAKE }}$ | OUT $_{\mathrm{A}}$ | OUT $_{\mathrm{B}}$ |
| Low | High | $>2.4 \mathrm{~V}$ | High | Low |
| Low | Low | $>2.4 \mathrm{~V}$ | Low | High |
| High | $X$ | $>2.4 \mathrm{~V}$ | Open | Open |
| X | X | $<0.8 \mathrm{~V}$ | High | High |

$\mathrm{X}=$ Irrelevant.


Dwg. No. A-13,028

ALLOWABLE POWER DISSIPATION
AS A FUNCTION OF AMBIENT TEMPERATURE

UDN-2953B


UDN-2954W


## APPLICATIONS

The UDN-2953B and UDN-2954W full-bridge drivers are ideal for driving 2-phase bipolar stepper, bidirectional dc servo, and brushless dc motors with various pulse-width modulation (PWM) current-control formats. Output current is controlled by using an external sense resistor and an optional RC network and reference voltage for an internal fixed-frequency PWM circuit, or by using an external PWM source.
The output current trip point is set by:

$$
I_{\text {OUT }}=V_{\text {REF }} / 10 R_{\text {SENSE }}
$$

When the current in the sense resistor (typically $\leq 0.5 \Omega$ ) reaches the set point, an internal oneshot turns OFF the sink drivers for a time period ( $\mathrm{t}_{\text {off }}$ ) determined by an RC time constant. The actual peak load current will be slightly higher than the trip point (especially for low-inductance loads) because of the internal logic and switching delays. This delay $\left(\mathrm{t}_{\mathrm{d}}\right)$ is typically $2 \mu \mathrm{~s}$.
The $\mathrm{t}_{\text {off }}$ time interval (see Fig. 1) is approximately RC within the range of $20 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$ and 200 pF to 500 pF . If the RC pin is tied to $\mathrm{V}_{\mathrm{cc}}$, internal delay circuitry is activated, allowing PWM operation without the external RC network. Under this condition, $\mathrm{I}_{\mathrm{cc}}$ will increase approximately 6 mA . The internally-generated $\mathrm{t}_{\text {off }}$ is approximately $12 \mu \mathrm{~s}$ at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, increasing slightly with increasing temperatures.

For external current control, $\mathrm{V}_{\text {REF }}$ can be between 2.4 V and 15 V . If left unconnected, $\mathrm{V}_{\text {REF }}$ defaults to $\mathrm{V}_{\mathrm{cc}} / 2$ (Fig. 2).

Average motor current can also be adjusted by external pulse-width modulation using the OUTPUT ENABLE pin. Toggling the OUTPUT ENABLE line shuts OFF both the source and sink drivers. Both the flyback and ground-clamp diodes conduct, resulting in very fast current decay. In this mode, the RC pin should be connected to ground through a $5 \mathrm{k} \Omega$ resistor.

With the RC pin connected to $\mathrm{V}_{\text {CC }}, \mathrm{V}_{\text {REF }}$ and $\mathrm{R}_{\text {SEnse }}$ selected for a trip point greater than normal operation, but less than 3.5 A , over-current protection is provided (Fig. 3).

A logic low at the $V_{\text {REF }} / \overline{\text { BRAKE }}$ pin turns on both source drivers and turns OFF both sink drivers, thus dynamically braking the motor.

An internally-generated deadtime of about 3 $\mu s$ reduces crossover-currents that can occur when switching phases or braking.

Thermal protection circuitry is activated and turns OFF all drivers at a junction temperature of typically $165^{\circ} \mathrm{C}$. It is only intended to protect the chip from catastrophic failures due to excessive junction temperatures. The thermal shutdown has a hysteresis of approximately $8^{\circ} \mathrm{C}$.

TYPICAL APPLICATION


Dwg. No. A-12,649B



FIGURE 2


FIGURE 3

## MOUNTING OF POWER TAB DEVICES

Power-tab packages are efficient thermal dissipators when properly utilized. In application, the following precautions should be taken:

1. Always fasten the tab to the heat sink before the leads are soldered to fixed terminals.
2. Strain relief must be provided if there is any probability of axial stress to the leads.
3. Thermal grease (Dow Corning 340 or equivalent) should always be used. Thermal compounds are better heat conductors than air but not a good substitute for flat mating surfaces.
4. The mounting surface should be flat to within 0.002 inch/inch $(0.05 \mathrm{~mm} / \mathrm{mm})$.
5. "Brute force" mounting to poorly finished heat sinks can cause internal stresses which damage silicon chips and insulation parts. Mounting torque should be between 4 and 8 inch pounds ( 0.45 to 0.90 Nm .)
6. The mounting holes should be as clean as possible with no burrs or ridges.
7. Use appropriate hardware including a lock washer or torque washer.
8. If insulating bushings are used, they should be of dialylphthalate, fiberglass-filled polycarbonate, or fiberglass-filled nylon. Unfilled nylon should be avoided.

## UDN-2962B AND UDN-2962W DUAL SOLENOID/MOTOR DRIVERS Pulse-Width Modulated Current Control

## FEATURES

- 4 A Peak Output
- 45 V Min. Sustaining Voltage
- Internal Clamp Diodes
- TL/PMOS/CMOS Compatible Inputs
- High-Speed Chopper
- DIP or SIP Packaging

Using PWM to minimize power dissipation and maximize load efficiency, the UDN-2962B and UDN-2962W dual drivers are recommended for impact printer solenoids and stepper motors. Each device is comprised of two source/sink driver pairs rated for continuous operation to $\pm 3 \mathrm{~A}$. They can be connected to drive two independent loads or a single load in the full-bridge configuration. All drivers include output clamp/ flyback diodes, input gain and level shifting, a voltage regulator for single-supply operation, and pulse-width modulated output-current control circuitry. Inputs are compatible with most TTL, DTL, LSTTL, and low-voltage CMOS or PMOS logic.

The peak output current and hysteresis for each source/sink pair is set independently. Output current, threshold voltage, and hysteresis are set by the user's selection of external resistors. At the specified output-current trip level, the source driver turns OFF. The internal clamp diode then allows current to flow without additional input from the power supply. When the lower current trip point is reached, the source driver turns back on.
The UDN-2962B dual solenoid/motor driver is supplied in a 16 -pin dual in-line plastic package with copper heat-sink contact tabs for medium package power dissipation levels $(2.2 \mathrm{~W}$ to $>5 \mathrm{~W}$ at $+50^{\circ} \mathrm{C}$ ). The lead configuration enables easy


UDN-2962B
Dwg. No. D-1000


Dwg. No. D-1001
attachment of a heat sink while fitting a standard printed wiring board layout. The UDN-2962W, for higher package power dissipation requirements, is in a 12-pin single in-line power tab package. The tab is at ground potential and needs no insulation. With either package, for high-current or highfrequency applications, external heat sinking may be required.

## ABSOLUTE MAXIMUM RATINGS

$$
\text { at } \mathrm{T}_{\mathrm{TAB}} \leq+70^{\circ} \mathrm{C}
$$

Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . 45 V
Peak Output Current, $\mathrm{I}_{\text {out }}$. . . . . . . . . . . . . . . . . . . . . $\pm 4 \mathrm{~A}$
Input Voltage Range, $\mathrm{V}_{\text {iN }} \ldots \ldots . . . .$.
Package Power Dissipation, $P_{D} \ldots . . . . .$. . . . See Graph
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}} \ldots . .-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

[^32]FUNCTIONAL BLOCK DIAGRAM
(One of Two Drivers)


## ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE

UDN-2962B


UDN-2962W


## ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{T}_{\text {TAB }} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc}}=45 \mathrm{~V}, \mathrm{~V}_{\text {sENSE }}=0 \mathrm{~V}$ (unless otherwise noted)

|  |  |  | Limits |  |  |  |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: |
|  | Characteristic | Symbol | Test Conditions | Min. | Typ. | Max. |
| Units |  |  |  |  |  |  |
| Supply Voltage Range | $\mathrm{V}_{c c}$ | Operating | 20 | - | 45 | V |

## Output Drivers

| Output Leakage Current | $I_{\text {cex }}$ | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {SOUACE }}=0 \mathrm{~V}$ |  | <-1.0 | -100 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {SINK }}=45 \mathrm{~V}$ | - | $<1.0$ | 100 | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $\mathrm{V}_{\text {CE[SAT }}$ | Source Drivers, $\mathrm{I}_{\text {LOAD }}=3.0 \mathrm{~A}$ | - | 2.1 | 2.3 | V |
|  |  | Source Drivers, $\mathrm{I}_{\text {LOAO }}=1.0 \mathrm{~A}$ | - | 1.7 | 1.9 | V |
|  |  | Sink Drivers, $\mathrm{I}_{\text {LOAO }}=3.0 \mathrm{~A}$ | - | 1.7 | 1.9 | V |
|  |  | Sink Drivers, $\mathrm{I}_{\text {LOAD }}=1.0 \mathrm{~A}$ | - | 1.1 | 1.3 | V |
| Output Sustaining Voltage | $\mathrm{V}_{\text {CEEsus) }}$ | $\mathrm{I}_{\text {Out }}= \pm 3.0 \mathrm{~A}, \mathrm{~L}=3.5 \mathrm{mH}$ | 45 | - | - | V |
| Output Current Regulation | $\Delta l_{\text {Out }}$ | $\mathrm{V}_{\text {THS }}=0.6 \mathrm{~V}$ to 1.0V, $\mathrm{L}=3.5 \mathrm{mH}$ | - | - | $\pm 25$ | \% |
|  |  | $\mathrm{V}_{\text {THS }}=1.0 \mathrm{~V}$ to 2.0V, $\mathrm{L}=3.5 \mathrm{mH}$ | - | - | $\pm 10$ | \% |
|  |  | $\mathrm{V}_{\text {THS }}=2.0 \mathrm{~V}$ to $5.0 \mathrm{~V}, \mathrm{~L}=3.5 \mathrm{mH}$ | - | - | $\pm 5.0$ | \% |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | $\mathrm{I}_{\mathrm{F}}=3.0 \mathrm{~A}$ | - | 1.7 | 2.0 | V |
| Output Rise Time | $\mathrm{t}_{\text {f }}$ | $\mathrm{I}_{\text {LOAD }}=3.0 \mathrm{~A} 10 \%$ to $90 \%$, Resistive Load | - | 0.5 | 1.0 | $\mu \mathrm{S}$ |
| Output Fall Time | $\mathrm{t}_{\mathrm{t}}$ | $\mathrm{I}_{\text {LOAD }}=3.0 \mathrm{~A}, 90 \%$ to $10 \%$, Resistive Load | - | 0.5 | 1.0 | $\mu \mathrm{S}$ |

## Control Logic

| Logic Input Voltage | $\mathrm{V}_{\text {IN(1) }}$ |  | 2.0 | - | - | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{V}_{\text {in(0) }}$ |  | - | - | 0.8 | V |
| Logic Input Current | $\mathrm{I}_{\text {IN(1) }}$ | $\mathrm{V}_{\text {iN }}=2.4 \mathrm{~V}$ | - | 1.0 | 10 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {IN(0) }}$ | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ | - | -20 | -100 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {THS(ON) }}$ | $\mathrm{V}_{\text {THS }} \geq 500 \mathrm{mV}, \mathrm{V}_{\text {SENSE }} \leq \mathrm{V}_{\text {THS }} / 10.5$ | - | -2.0 | - | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {THS(HYS) }}$ | $\mathrm{V}_{\text {SENSE }} \geq \mathrm{V}_{\text {THS }} / 9.5, \mathrm{~V}_{\text {THS }}=0.6 \mathrm{~V}$ to 5.0 V | 140 | 200 | 260 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {THS }} / \mathrm{V}_{\text {SENSE }}$ Ratio | - | $\mathrm{V}_{\text {THS }}=2.0 \mathrm{~V}$ to 5.0 V | 9.5 | 10 | 10.5 | - |
| Supply Current (Total Device) | $I_{c c}$ | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$, Outputs 0FF | - | 8.0 | 12 | mA |
|  |  | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$, Outputs Open | - | 25 | 40 | mA |
| Propagation Delay Time (Resistive Load) | $\mathrm{t}_{\mathrm{pd}}$ | $50 \% \mathrm{~V}_{\text {IN }}$ to $50 \% \mathrm{~V}_{\text {OUT }}$, Turn 0fF | - | - | 2.5 | $\mu \mathrm{S}$ |
|  |  | $50 \% \mathrm{~V}_{\text {IN }}$ to $50 \% \mathrm{~V}_{\text {OUT }}$, Turn ON | - | - | 3.0 | $\mu \mathrm{S}$ |
|  |  | 100\% $\mathrm{V}_{\text {SENSE }}$ to $50 \% \mathrm{~V}_{\text {OUT }}{ }^{*}$ | - | - | 2.0 | $\mu \mathrm{S}$ |

*Where $\mathrm{V}_{\text {SENSE }} \geq \mathrm{V}_{\text {THS }} / 9.5$
NOTE: Negative current is defined as coming out of (sourcing) the specified device pin.
truth table

|  |  | SOURCE | SINK |
| :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}$ | $\mathrm{V}_{\text {SENSE }}$ | DRIVER | DRIVER |
| High | NA | Off | Off |
| Low | $<\mathrm{V}_{\text {THS }} / 10$ | On | On |
| Low | $>\mathrm{V}_{\text {THS }} / 10$ | Off | On |

## APPLICATIONS

The UDN-2962B/W driver is intended for use as a free-running, pulse-width modulated, motor or solenoid driver.

The source and sink drivers are both turned on by a low level at the input. When the load current reaches the trip point (set by external resistors), the comparator output goes high and the source driver is turned OFF. The internal clamp diode then allows current to flow without further input from the power supply. An internal constant current sink reduces the trip point (hysteresis) until the decaying current reaches the lower threshold, when the comparator output goes low and the source driver is again turned ON. Hysteresis percentage is a function of the external resistance $R_{H}$ and is independent of the peak output load current
set by $R_{T}$. The chopping frequency is asynchronous and a function of the system and circuit parameters, including load inductance, supply voltage, hysteresis setting, and switching speed of the driver.

Maximum load current and hysteresis percentage are determined by the user:

$$
\begin{aligned}
& R_{H}=50 V_{\text {REF }} H \\
& R_{T}=\frac{R_{H}\left(10 I_{\text {MAX }} R_{S}\right)}{V_{\text {REF }}-\left(10 I_{\text {MAX }} R_{S}\right)}
\end{aligned}
$$

where $10 I_{\text {MAX }} R_{S}=V_{T H S}=0.6$ to 5.0 V and $\mathrm{H}=$ desired hysteresis in percent.
Graphical solutions for $R_{H}$ and $R_{T}$, with $V_{\text {REF }}=$ 5 V and $\mathrm{R}_{\mathrm{S}}=0.1 \Omega$, follow.

## TYPICAL WAVESHAPES



## APPLICATIONS

RESISTOR R $_{H}$ VALUE AS A FUNCTION OF HYSTERESIS


Dwg. No. A-12,417

RESISTOR $R_{T}$ VALUE
AS A FUNCTION OF PEAK LOAD CURRENT


Dwg. No. A-12,416

For optimum operation of the UDN-2962B/W, the following design guidelines should be observed:

1. The $\mathrm{V}_{\mathrm{CC}}$ supply should be decoupled with an electrolytic capacitor ( $10 \mu \mathrm{~F}$ or greater). This capacitor should be placed as close to the driver as possible.
2. To minimize IR drops in the ground line, the printed wiring board should utilize a heavy ground plane; the driver should be soldered into the board, not used in a socket.
3. When using the UDN-2962B/W in an H -bridge configuration, a high-speed discrete diode must be used in series with each sink driver.

## TYPICAL APPLICATION

## BIPOLAR, PULSE-WIDTH MODULATED, STEPPER-MOTOR DRIVE



RH AND RT DETERMINE HYSTERESIS AND PEAK CURRENT

NOTE: Each of the drivers within the UDN-2962B/W includes an internal logic delay to prevent potentially destructive crossover currents within the driver during phase changes. However, never simultaneously enable both inputs in the full-bridge configurations: A destructive shortcircuit to ground will result.

## MOUNTING POWER TAB DEVICES

Power-tab packages are efficient thermal dissipators when properly utilized. In application, the following precautions should be taken:

1. Always fasten the tab to the heat sink before the leads are soldered to fixed terminals.
2. Strain relief must be provided if there is any probability of axial stress to the leads.
3. Thermal grease (Dow Corning 340 or equivalent) should always be used. Thermal compounds are better heat conductors than air but not a good substitute for flat mating surfaces.
4. The mounting surface should be flat to within 0.002 inch/inch ( $0.05 \mathrm{~mm} / \mathrm{mm}$ ).
5. Brute force mounting to poorly finished heat sinks can cause internal stresses which damage silicon chips and insulation parts. Mounting torque should be between 4 and 8 inch pounds ( 0.45 to 0.90 Nm .)
6. The mounting holes should be as clean as possible with no burrs or ridges.
7. Use appropriate hardware including a lock washer or torque washer.
8. If insulating bushings are used, they should be of dialylphthalate, fiberglass-filled polycarbonate, or fiberglass-filled nylon. Unfilled nylon should be avoided.

# UDN-2965W-2 DUAL SOLENOID/MOTOR DRIVER —Pulse-Width Modulated Current Control 

## FEATURES

- 5 A Peak Output
- 50 V Min. Output Sustaining Voltage
- TL/PMOS/CMOS Compatible Inputs
- Low Input Current
- Internal Clamp Diodes
- Internal Thermal Shutdown
- High-Speed Chopper
- Plastic SIP With Heat-Sink Tab

DESIGNED TO DRIVE impact printer solenoids and stepper motors, the UDN-2965W-2 includes two independent driver pairs rated for continuous operation to $\pm 4 \mathrm{~A}$. Each half-bridge driver includes diode transient protection, input gain and level shifting, a voltage regulator for single-supply operation, thermal protection, and pulse-width modulate (PWM) output-current control. Inputs are compatible with most TTL, DTL, LSTTL, and lowvoltage CMOS or PMOS logic.

The PWM mode helps minimize power dissipation and maximize load efficiency. The peak output current and hysteresis for each half-bridge is set independently. Output current, threshold voltage, and hysteresis are set by the user's selection of external resistors. If desired, internal threshold and hysteresis defaults ( 400 mV and $\leq 10 \%$ ) can be used. At the specified output-current trip level, the source driver turns off. The internal flyback diode then allows current to flow without additional input from the power supply. When the lower current trip point is reached, the source driver turns back on.

For maximum power-handling capability, the driver is supplied in 12-pin single in-line power tab package. An external heat sink is required for proper

operation. The tab is at ground potential and needs no insulation.

Devices with sustaining voltage ratings of 60 V are presently in development as the UDN-2965W (no suffix). Similar dual 4 A solenoid drivers, for nonPWM applications, are available as Sprague Types UDN-2975W and UDN-2976W.

## ABSOLUTE MAXIMUM RATINGS <br> af $\mathrm{T}_{\text {TAB }} \leq+70^{\circ} \mathrm{C}$

Supply Voltage, $\mathrm{V}_{\text {cc }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 V

Input Voltage Range, $\mathrm{V}_{\mathbb{N}} \ldots \ldots . . . . . .$.
Package Power Dissipation, $P_{D} \ldots . . . . . . . . . .$. . . . See Graph
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}} \ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
NOTE: Output current rating may be limited by duty cycle, ambient temperature, and heat sinking. Under any set of conditions, do not exceed the specified peak current and a junction temperature of $+150^{\circ} \mathrm{C}$.

## FUNCTIONAL BLOCK DIAGRAM (ONE OF TWO DRIVERS)



## ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION

 AS A FUNCTION OF TEMPERATURE

TRUTH TABLE

| $V_{\text {w }}$ | $V_{\text {TSS }}$ | $\mathrm{V}_{\text {SmSE }}$ | Source Driver | Sink <br> Driver | Hysteres |
| :---: | :---: | :---: | :---: | :---: | :---: |
| High | NA | NA | Off | Off | NA |
| Low | $<0.4 \mathrm{~V}$ | NA | Off | On | NA |
| Low | 0.6 V to 4.0 V | $<V_{\text {THS }} / 10$ | On | On | Set by $\mathrm{R}_{\text {TH }}$ |
| Low | 0.6 V to 4.0 V | $>V_{\text {THS }} / 10$ | Off | On | - |
| Low | $>4.5 \mathrm{~V}$ | $<0.4 \mathrm{~V}$ | On | On | 5\% to 10\% |
| Low | $>4.5 \mathrm{~V}$ | $>0.4 \mathrm{~V}$ | Off | On | - |

Dwg. No. A-11,794A

UDN-2965W-2
DUAL PWM SOLENOID/MOTOR DRIVER
ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{T}_{\text {TAB }} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=50 \mathrm{~V}, \mathrm{~V}_{\text {SENSE }}=0 \mathrm{~V}$ (unless otherwise noted)

|  |  |  | Limits |  |  |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Chatacteristic | Symbol | Test Conditions | Min. | Typ. | Max. | Units |
| Supply Voltage Range | $\mathrm{V}_{\mathrm{cc}}$ | Operating | 20 | - | 50 | V |

## Output Drivers

| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | $\mathrm{V}_{\mathbb{W}}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {Source }}=0 \mathrm{~V}$ | - | $<-1.0$ | -100 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {SmK }}=50 \mathrm{~V}$ | - | $<1.0$ | 100 | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $\mathrm{V}_{\text {CEESAT }}$ | Source Drivers, $L_{\text {Loat }}=4.0 \mathrm{~A}$ | - | 2.3 | 2.5 | $V$ |
|  |  | Source Drivers, $\mathrm{L}_{\text {LOAO }}=1.0 \mathrm{~A}$ | - | 1.7 | 1.8 | V |
|  |  | Sink Drivers, $\mathrm{l}_{1000}=4.0 \mathrm{~A}$ | - | 2.1 | 2.3 | V |
|  |  | Sink Drivers, $\mathrm{l}_{\text {LAAO }}=4.0 \mathrm{~A}$ | - | 1.0 | 1.2 | V |
| Output Sustaining Voltage | $\mathrm{V}_{\text {Cestus) }}$ | $\mathrm{I}_{\text {our }}= \pm 4.0 \mathrm{~A}, \mathrm{~L}=3.5 \mathrm{mH}$ | 50 | - | - | $V$ |
| Output Current Regulation | $\Delta l_{\text {our }}$ | $\mathrm{V}_{\text {THS }}=0.6 \mathrm{~V}$ to $1.0 \mathrm{~V}, \mathrm{~L}=3.5 \mathrm{mH}$ | - | - | $\pm 25$ | \% |
|  |  | $\mathrm{V}_{\text {THS }}=1.0 \mathrm{~V}$ to $2.0 \mathrm{~V}, \mathrm{~L}=3.5 \mathrm{mH}$ | - | - | $\pm 10$ | \% |
|  |  | $\mathrm{V}_{\text {THS }}=2.0 \mathrm{~V}$ to $4.0 \mathrm{~V}, \mathrm{~L}=3.5 \mathrm{mH}$ | - | - | $\pm 5.0$ | \% |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | $\mathrm{I}_{\mathrm{F}}=4.0 \mathrm{~A}$ | - | 1.8 | 2.0 | V |
| Output Rise Time | $\mathrm{t}_{\mathrm{f}}$ | $\mathrm{I}_{\text {Loat }}=4.0 \mathrm{~A}, 10 \%$ to $90 \%$, Resistive Load | - | 0.5 | 1.0 | $\mu \mathrm{s}$ |
| Output Fall Time | $\mathrm{t}_{\mathrm{f}}$ | $\mathrm{I}_{\text {Loat }}=4.0 \mathrm{~A}, 90 \%$ to $10 \%$, Resistive Load | - | 0.5 | 1.0 | $\mu \mathrm{s}$ |

## Control Logic

| Logic Input Voltage | $V_{\text {m(1) }}$ |  | 2.0 | - | - | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $V_{\text {m(0) }}$ |  | - | - | 0.8 | V |
| Logic Input Current | $\mathrm{I}_{\text {(1) }}$ | $V_{\mathbb{W}}=2.4 \mathrm{~V}$ | - | 1.0 | 10 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {m(0) }}$ | $V_{\text {W }}=0.8 \mathrm{~V}$ | - | -20 | -100 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {HS(Off) }}$ | $V_{\text {THS }} \leq 400 \mathrm{mV}$ | - | -60 | - | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {THSOON }}$ | $\mathrm{V}_{\text {TSS }} \geq 500 \mathrm{mV}, \mathrm{V}_{\text {Serse }} \leq \mathrm{V}_{\text {THS }} / 10.5$ | - | -2.0 | - | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {THSHES }}$ | $\mathrm{V}_{\text {SENSE }} \geq \mathrm{V}_{\text {THS }} / 9.5, \mathrm{~V}_{\text {THS }}=0.6 \mathrm{~V}$ to 4.5 V | 140 | 200 | 260 | $\mu \mathrm{A}$ |
| Output Disable Voltage | $\mathrm{V}_{\text {THSOFF) }}$ |  | - | - | 400 | mV |
| $\mathrm{V}_{\text {THS }} \mathrm{N}_{\text {SENE }}$ Ratio | - | $\mathrm{V}_{\text {THS }}=2.0 \mathrm{~V}$ to 4.0 V | 9.5 | 10 | 10.5 | - |
| Default Sense Trip Voltage | $\mathrm{V}_{\text {SEENE }}$ | $V_{\text {THS }}=4.5 \mathrm{~V}$ | 380 | 400 | 420 | mV |
| Default Hysteresis | H | $\mathrm{V}_{\text {HS }}=4.5 \mathrm{~V}$ | 5.0 | - | 10 | \% |
| Supply Current (Total Device) | $\mathrm{I}_{\text {cc }}$ | $\mathrm{V}_{\mathbb{W}}=2.4 \mathrm{~V}$, Outputs 0FF | - | 20 | 25 | mA |
|  |  | $\mathrm{V}_{\mathbb{W}}=0.8 \mathrm{~V}$, Outputs Open | - | 47 | 50 | mA |
| Propagation Delay Time (Resistive Load) | $\mathrm{t}_{\mathrm{pd}}$ | $50 \% V_{\text {W }}$ to $50 \% \mathrm{~V}_{\text {out }}$, Turn 0FF | - | - | 2.5 | $\mu \mathrm{S}$ |
|  |  | $50 \% \mathrm{~V}_{\text {w }}$ to $50 \% \mathrm{~V}_{\text {Out }}$, Turn ON | - | - | 3.0 | $\mu \mathrm{s}$ |
|  |  | $100 \% \mathrm{~V}_{\text {Stesse }}$ to $50 \% \mathrm{~V}_{\text {Out }}{ }^{*}$ | - | - | 2.0 | $\mu \mathrm{S}$ |
| Thermal Shutdown | T |  | - | 175. | - | ${ }^{\circ} \mathrm{C}$ |

${ }^{*}$ Where $V_{\text {SESSE }} \geq V_{\text {THE }} / 9.5$
NOTE: Negative current is defined as coming out of (sourcing) the specified device pin.
NOTE: Each of the drivers within the UDN-2965W includes an internal logic delay to prevent potentially destructive crossover currents within the driver during phase changes. However, never simultaneously enable both inputs in the full-bridge configuration: A destructive short-circuit to ground will result.

## APPLICATIONS

The UDN-2965W driver is intended for use as a free-running, pulse-width modulated, motor or solenoid driver.

The source and sink drivers are both turned on by a low level at the input. When the load current reaches the trip point (set by external resistors or internal default), the comparator output goes high and the source driver is turned off. The internal flyback diode then allows current to flow without further input from the power supply. An internal constant current sink reduces the trip point (hysteresis) until the decaying current reaches the lower threshold, when the comparator output goes low and the source driver is again turned on. Hysteresis percentage is a function of the external resistance $R_{H}$ and is independent of the peak output load current set by $R_{T}$. The chopping frequency is asynchronous and a function of the system and circuit parameters, including load inductance, supply voltage, hysteresis setting, and switching speed of the driver.

Maximum load current and hysteresis percentage are determined by the user:

$$
\begin{aligned}
& \mathrm{R}_{\mathrm{H}}=50 \mathrm{~V}_{\mathrm{REF}} \mathrm{H} \\
& \mathrm{R}_{\mathrm{T}}=\frac{\mathrm{R}_{\mathrm{H}}\left(10 \mathrm{I}_{\mathrm{MAX}} \mathrm{R}_{\mathrm{S}}\right)}{\mathrm{V}_{\mathrm{REF}}-\left(10 \mathrm{I}_{\mathrm{MAX}} \mathrm{R}_{\mathrm{S}}\right)}
\end{aligned}
$$

where $10 \mathrm{I}_{\mathrm{MAX}} \mathrm{R}_{\mathrm{S}}=\mathrm{V}_{\mathrm{THS}}=0.6$ to 4.0 V

$$
\text { and } \mathrm{H}=\text { desired hysteresis in percent. }
$$

Graphical solutions for $\mathrm{R}_{\mathrm{H}}$ and $\mathrm{R}_{\mathrm{T}}$, with $\mathrm{V}_{\mathrm{REF}}=$ 5 V and $\mathrm{R}_{\mathrm{s}}=0.1 \Omega$, follow.

Pulling $\mathrm{V}_{\text {THS }}$ down to less than 0.4 V disables the source driver, turning the load ofF. With $\mathrm{V}_{\mathrm{THS}}$ greater than 4.5 V , the hysteresis is fixed at (defaults to) between $5 \%$ and $10 \%$ and the peak load current is fixed at:

$$
\mathrm{I}_{\mathrm{MAX}}=0.4 / \mathrm{R}_{\mathrm{S}}
$$

## TYPICAL WAVESHAPES



Dwg.No. A-12,415

RESISTOR R $_{\mathrm{H}}$ VALUE AS A FUNCTION OF HYSTERESIS



Dwg. No. A-12,416

BIPOLAR, PULSE-WIDTH MODULATED, STEPPER-MOTOR DRIVE

$\mathrm{R}_{\mathrm{H}}$ AND $\mathrm{R}_{\mathrm{T}}$ DETERMINE HYSTERESIS AND PEAK CURRENT

## UDN-2975W AND UDN-2976W DUAL 4 A SOLENOID DRIVERS

## FEATURES

- 5 A Peak Output
- TLIPMOS/CMOS Compatible Inputs
- Low Input Current
- Output Voltage to 60 V
- Single-Ended or Split Supply
- Adjustable Short-Circuit Protection
- Internal Clamp Diodes
- Plastic SIP With Heat-Sink Tab

CURRENT CONTROL for operation of a pair of print solenoids is provided by both Type UDN2975W and UDN-2976W. Each IC's dual driver sections operate directly from the printer control line. The two devices differ only in output-voltage ratings. They can be used at currents of up to 4 A .
Type UDN-2975W is rated at 50 V . Type UDN2976 W is rated at 60 V or $\pm 30 \mathrm{~V}$. Inputs are compatible with most TTL, DTL, LSTTL, and 5 V to 15 V CMOS and PMOS logic.
Current is controlled by a current-sensing latch method that uses only one external sensing resistor for each driver. The load current is compared with the reference voltage and, at the level fixed by the system designer $\left(\mathrm{V}_{\text {REF }} / 10=\mathrm{I}_{\text {LOAD }} \times \mathrm{R}_{\text {SENSE }}\right)$, a latch is set, shutting OFF one of the output transistors. The internal flyback diode then maintains the flux without further input from the power supply, resulting in maximum efficiency. The latch is reset by pulling the input high.
For the maximum in power-handling capability, the integrated circuits are supplied in 12-pin single

in-line power tab packages. For proper operation, an external heat sink is required. The tab is at $\mathrm{V}_{\mathrm{EE}}$ potential and must be insulated from ground when Type UDN-2976W is used with a split supply.

## abSOLUTE MAXIMUM RATINGS <br> at $\mathrm{T}_{\text {TAB }}=+70^{\circ} \mathrm{C}$

Supply Voltage, $\mathrm{V}_{\text {cc }}$ (Ref. $\mathrm{V}_{\text {EE }}$, UDN-2975W) . . . . . . . . . . . . 50 V
(Ref. $V_{E E}$ UDN-2976W) . . . . . . . . . . . . 60 V
$\mathrm{V}_{\mathrm{EE}}$ (Ref. GND, UDN-2975W) . . . . . . . . . . . . . OV
(Ref. GND, UDN-2976W) . . . . . . . . . - 30 V
Peak Output Current, Iowu ........................... . 5A


Package Power Dissipation, $P_{0} \ldots \ldots \ldots \ldots$. . . . . See Graph
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots \ldots-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## FUNCTIONAL BLOCK DIAGRAM

## (ONE OF TWO DRIVERS)



Dwg. No. A-12,106A

## ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION

AS A FUNCTION OF TEMPERATURE


To maintain isolation between integrated circuit components and to provide for normal transistor operation, the substrate (pin 1) must be connected to the most negative point in the external circuit.

TRUTH TABLE

|  |  | Source | Sink |  |
| :--- | :---: | :---: | :---: | :---: |
| $V_{\text {IN }}$ | $V_{\text {SENSE }}$ | Driver | Driver | Function |
| High | $N A$ | Off | Off | Off |
| Low | $<V_{\text {REF }} / 10$ | 0 n | On | On |
| Low | $>V_{\text {REF }} / 10$ | Off | On | Flyback |

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{TAB}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=45 \mathrm{~V}$ (UDN-2975W) or 55 V (UDN-2976W), $\mathrm{V}_{\mathrm{EE}}=\mathrm{V}_{\text {SENSE }}=\mathbf{O V}$ (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. | Units |
| Supply Voltage Range | $V_{c c}$ | UDN-2975W | Operating | 20 | 50 | V |
|  |  | UDN-2976W | Operating | 20 | 60 | $V$ |
| Supply Current | $\mathrm{I}_{\mathrm{cc}}$ | Both | Outputs Open | - | 25 | mA |
|  | $\mathrm{I}_{\text {EE }}$ | Both | Outputs Open | - | -20 | mA |

## Output Drivers

| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | UDN-2975W | $\mathrm{V}_{\text {IV }}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {CC }}=50 \mathrm{~V}, \mathrm{~V}_{\text {SOURCE }}=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{V}_{\mathbb{I}}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {SINK }}=\mathrm{V}_{\text {CC }}=50 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | UDN-2976W | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {CC }}=60 \mathrm{~V}, \mathrm{~V}_{\text {SOURCE }}=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathbb{N}}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {SINK }}=\mathrm{V}_{\text {CC }}=60 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $\mathrm{V}_{\text {CEISAT }}$ | Both | Source Drivers, $\mathrm{I}_{\text {LOAD }}=4 \mathrm{~A}$ | - | 3.5 | V |
|  |  |  | Sink Drivers, $\mathrm{I}_{\text {LOAD }}=4 \mathrm{~A}$ | - | 2.5 | V |
| Output Sustaining Voltage (Source drivers only) | $\mathrm{V}_{\text {CEISUS }}$ | UDN-2975W | $\mathrm{I}_{\text {LOAD }}=4 \mathrm{~A}, \mathrm{~L}=3.5 \mathrm{mH}$ | 50 | - | V |
|  |  | UDN-2976W | $\mathrm{I}_{\text {LOAD }}=4 \mathrm{~A}, \mathrm{~L}=3.5 \mathrm{mH}$ | 60 | - | V |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | Both | $\mathrm{I}_{\mathrm{F}}=4 \mathrm{~A}$ | - | 2.0 | V |
| Output Rise Time | $\mathrm{t}_{\mathrm{r}}$ | Both | $\mathrm{I}_{\text {LOAD }}=4 \mathrm{~A}, 10 \%$ to $90 \%$, Resistive Load | - | 2.0 | $\mu \mathrm{S}$ |
| Output Fall Time | $t_{\text {f }}$ | Both | $\mathrm{I}_{\text {LOAD }}=4 \mathrm{~A}, 90 \%$ to $10 \%$, Resistive Load | - | 2.0 | $\mu \mathrm{S}$ |

## Control Logic

| Logic Input Voltage | $V_{\text {IN(1) }}$ | Both |  | 2.0 | - | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $V_{\text {WN(0) }}$ | Both | See Notes | - | 0.5 | V |
| Logic Input Current | $\mathrm{I}_{\text {(1) }}$ | Both | $V_{\mathbb{I N}}=2.4 \mathrm{~V}$ | - | 20 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {IN(0) }}$ | Both | $\mathrm{V}_{\mathrm{N}}=0.4 \mathrm{~V}$ | - | -20 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {REF(1) }}$ | Both | $V_{\text {REF }}=5.0 \mathrm{~V}$ | - | -20 | $\mu \mathrm{A}$ |
| Reference/Sense Ratio | - | Both | $\mathrm{V}_{\text {REF }}=2.0$ to 5.0 V | 9.5 | 10.5 | - |
| Propagation Delay Time | $\mathrm{t}_{\mathrm{pd}}$ | Both | $50 \% \mathrm{~V}_{\text {in }}$ to $50 \% \mathrm{~V}_{\text {out, }}$, Resistive Load | - | 3.0 | $\mu \mathrm{S}$ |
|  |  |  | $100 \% \mathrm{~V}_{\text {sense }}$ to $50 \% \mathrm{~V}_{\text {out }}{ }^{*}$, Resistive Load | - | 3.0 | $\mu \mathrm{S}$ |
| Minimum Reset Pulse Width | $\mathrm{t}_{\text {in }}$ | Both |  | - | 1.0 | $\mu \mathrm{s}$ |

[^33]
## UDN-2998W DUAL FULL-BRIDGE MOTOR DRIVER

## FEATURES

- $\pm 3 \mathrm{~A}$ Peak Output Current
- Output Voltage to 50 V
- Integral Output Suppression Diodes
- Output Current Sensing
- TTL/CMOS Compatible Inputs
- Internal Thermal Shutdown Circuitry
- Crossover-Current Protected

As an interface between low-level logic and solenoids, brushless dc motors, or stepper motors, the UDN-2998W dual full-bridge driver will operate inductive loads up to 50 V with continuous output currents of up to 2A per bridge or peak (start-up) currents to 3 A . The control inputs are compatible with TTL, DTL, and 5V CMOS logic. Except for a common supply voltage and thermal shutdown, the two drivers in each package are completely independent.

For external PWM control, an output enable for each bridge circuit is provided and the sink driver emitters are pinned out for connection to external current-sensing resistors. The chopper drive mode is characterized by low power dissipation levels and maximum efficiency. A PHASE input to each bridge determines load-current direction.
Extensive circuit protection is provided on-chip. Both ground-clamp and flyback diodes for each bridge are provided. A thermal shutdown circuit disables the load drive if chip temperature rating (package power dissipation) is exceeded. Internallygenerated delays provide crossover-current protection.
The UDN-2998W is packaged in a 12 -pin single in-line power tab package for high power capabilities. Driving either of the bridges at the full 2 Adc rating

requires the use of an external heat-sink. The tab is a ground potential and needs no insulation.

A similar dual full-bridge driver for use with continuous load currents to $\pm 500 \mathrm{~mA}$ is the UDN-2993B.

## ABSOLUTE MAXIMUM RATINGS

at $\mathrm{T}_{\mathrm{tab}} \leqslant+70^{\circ} \mathrm{C}$

Output Current, Iout (DC) $\ldots \ldots \ldots \ldots \ldots \ldots . . . .$.
(Peak) $\ldots . . . . . . . . . . . . . . \pm 3 \mathrm{~A}$

Logic Input Voltage Range, $\mathrm{V}_{\text {PHASE }}$ or $\mathrm{V}_{\text {ENABLE }} \ldots . . . . . . . . . . . . .-0.3 \mathrm{~V}$ to 15 V
Package Power Dissipation, $\mathrm{P}_{\mathrm{D}}$............ See Graph
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots .-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
NOTE: Output current rating may be limited by chopping frequency, ambient temperature, air flow, or heat sinking. Under any set of conditions, do not exceed the specified current rating or a junction temperature of $+150^{\circ} \mathrm{C}$.

FUNCTIONAL BLOCK DIAGRAM (ONE OF TWO DRIVERS)


ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE


## TRUTH TABLE

| Enable | Phase <br> Input | Output 1 | Output 2 |
| :--- | :--- | :---: | :--- |
| Input | High | High | Low |
| Low | Low | Low | High |
| Low | High | Open | Low |
| High | Low | Low | Open |
| High |  |  |  |

## ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{TAB}} \leqslant+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=50 \mathrm{~V}$

| Characteristic | Symbol | Test Conditions | Limits |  |
| :--- | :--- | :--- | :--- | :--- |
|  |  | Min. Typ. Max. | Units |  |

## Output Drivers

| Operating Voltage Range | $V_{\text {BB }}$ |  | 10 | - | 50 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Leakage Current | $I_{\text {cex }}$ | $\mathrm{V}_{\text {OUT }}=50 \mathrm{~V}, \mathrm{~V}_{\text {ENABLE }}=2.0 \mathrm{~V}$, Note 2 | - | $<5.0$ | 50 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {OUT }}=0, \mathrm{~V}_{\text {ENaBLE }}=2.0 \mathrm{~V}$, Note 2 | - | <-5.0 | -50 | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $V_{\text {CEISAT) }}$ | $\mathrm{I}_{\text {Out }}=1 \mathrm{~A}$, Sink Driver | - | 1.2 | 1.4 | V |
|  |  | $\mathrm{I}_{\text {Out }}=2 \mathrm{~A}$, Sink Driver | - | 1.7 | 1.9 | V |
|  |  | $\mathrm{I}_{\text {Out }}=-1 \mathrm{~A}$, Source Driver | - | 1.7 | 1.9 | V |
|  |  | $\mathrm{l}_{\text {Out }}=-2 \mathrm{~A}$, Source Driver | - | 2.0 | 2.2 | V |
| Output Sustaining Voltage | $\mathrm{V}_{\mathrm{CE} \text { (sus) }}$ | $\mathrm{l}_{\text {OUT }}= \pm 2 \mathrm{~A}, \mathrm{~L}=3.5 \mathrm{mH}$, Note 2 | 50 | - | - | V |
| Source Driver Rise Time | $\mathrm{t}_{\mathrm{r}}$ | $\mathrm{l}_{\text {Out }}=-2 \mathrm{~A}$ | - | 500 | - | ns |
| Source Driver Fall Time | $\mathrm{t}_{\mathrm{f}}$ | $\mathrm{l}_{\text {OUt }}=-2 \mathrm{~A}$ | - | 750 | - | ns |
| Deadtime | $\mathrm{t}_{\mathrm{d}}$ | $\mathrm{l}_{\text {OUT }}= \pm 2 \mathrm{~A}$ | - | 2.5 | - | $\mu \mathrm{S}$ |
| Clamp Diode Leakage Current | $\mathrm{I}_{\mathrm{R}}$ | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | - | $<5.0$ | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $\mathrm{V}_{\mathrm{F}}$ | $\mathrm{I}_{\mathrm{F}}=2 \mathrm{~A}$ | - | 1.5 | 2.0 | $\checkmark$ |
| Supply Current | $\mathrm{I}_{\text {BB }}$ | $\mathrm{V}_{\text {Enable(1) }}=\mathrm{V}_{\text {EnAbLE(2) }}=0.8 \mathrm{~V}$ | - | 25 | 30 | mA |
|  |  | $\mathrm{V}_{\text {EnAbLE(1) }}=\mathrm{V}_{\text {ENABLE(2) }}=2.0 \mathrm{~V}$ | - | 20 | 25 | mA |

Control Logic (PHASE or ENABLE)

| Logic Input Voltage | $\mathrm{V}_{\text {IN(0) }}$ |  | 0.8 | - | - | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{V}_{\text {IN(1) }}$ |  | - | - | 2.0 | V |
| Logic Input Current | $\operatorname{IIN(0)}^{\text {( }}$ | $\mathrm{V}_{\text {Phase }}$ or $\mathrm{V}_{\text {Enable }}=0.8 \mathrm{~V}$ | - | -5.0 | -25 | $\mu \mathrm{A}$ |
|  | $\operatorname{lin(1)}$ | $\mathrm{V}_{\text {Phase }}$ or $\mathrm{V}_{\text {Enable }}=2.0 \mathrm{~V}$ | - | <1.0 | 10 | $\mu \mathrm{A}$ |
| Turn-On Delay Time | $\mathrm{t}_{\mathrm{pd} 0}$ | ENABLE Input to Source Drivers | - | 0.4 | 1.0 | $\mu \mathrm{S}$ |
| Turn-Off Delay Time | $\mathrm{t}_{\mathrm{pd} 1}$ | ENABLE Input to Source Drivers | - | 2.0 | 4.0 | $\mu \mathrm{S}$ |

NOTES:

1. Each driver is tested separately.
2. Test is performed with $\mathrm{V}_{\text {PHASE }}=0.8 \mathrm{~V}$ and then repeated for $\mathrm{V}_{\text {PHASE }}=2.0 \mathrm{~V}$.
3. Negative current is defined as coming out of (sourcing) the specified device pin.


4-91

## TYPICAL APPLICATION

2-PHASE BIPOLAR STEPPER MOTOR DRIVE (Chopper Mode)


## ULN-3751Z POWER OPERATIONAL AMPLIFIER

## FEATURES

- $\pm 3 \mathrm{~V}$ to $\pm 13 \mathrm{~V}$ Operation
- High Output Swing
- Peak Output Current to $\pm 3.5 \mathrm{~A}$
- Low Input Offset
- 90 dB Typical Open-Loop Gain
- Internal Thermal Shutdown
- High Common-Mode Input Range
- Unity Gain Stable
- Pin Compatible with L165, L465, SG1173

As a combination general-purpose operational amplifier and power booster, the ULN-3751Z integrated circuit simplifies circuit design, reduces component count, and enhances system reliability.

The power op amp features high-impedance differential inputs, a unity-gain stable amplifier that needs no external compensation, and a high-current power output. Typical applications include use as a voice-coil motor driver, linear servo amplifier, power oscillator, bipolar voltage regulator, and audio power driver.

The ULN-3751Z is for applications demanding up to $\pm 3.5 \mathrm{~A}$ of output current. It is furnished in a modified 5-lead JEDEC-style TO-220 plastic package. Lead forming for vertical or horizontal mounting is available (ULN-3751ZV or ULN-3715ZH). The heat sink tab is at substrate potential and must be insulated from ground when the device is used with a split supply.


This power op amp operates over a recommended supply voltage range of $\pm 3 \mathrm{~V}$ to $\pm 13 \mathrm{~V}$. Dual power op amps are available as the ULN-3755B (16-pin DIP) and the high-power ULN-3755W (12-pin SIP). Both of those devices include output current sensing and a voltage boost connection to maximum output voltage swing to $\pm 20 \mathrm{~V}$ supplies at up to $\pm 3.5 \mathrm{~A}$ peak output current.

## ABSOLUTE MAXIMUM RATINGS <br> $$
\text { at } \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}
$$

| Supply Voltage Differential ( $+\mathrm{V}_{s}$ to | 28 V |
| :---: | :---: |
| Peak Output Current, Iovr | $\pm 3.5 \mathrm{~A}$ |
| Input Voltage Range, $\mathrm{V}_{\mathbb{N}}$ | $+\mathrm{V}_{\mathrm{s}}$ to $-\mathrm{V}_{\mathrm{s}}-0.3 \mathrm{~V}$ |
| Package Power Dissipation, $\mathrm{P}_{0}$ | See Graph |
| Operating Temperature Range, $T_{A}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature Range, $\mathrm{T}_{\mathrm{s}}$ | $-40^{\circ} \mathrm{C}$ to +15 |

## ALLOWABLE POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE



Dwg. No. A-14,249

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{T}_{\text {TAB }} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 6.0 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. | Unit |
| Functional Supply Voltage Range | $+\mathrm{V}_{\mathrm{s}}$ to $-\mathrm{V}_{\text {s }}$ | 6.0 | - | 26 | V |
| Quiescent Supply Current |  | - | 40 | 60 | mA |
| Input Bias Current | $V_{\text {VI }}=0, \mathrm{I}_{\text {OUT }}=0$ | - | -60 | -1000 | nA |
| Input Offset Voltage | $V_{\text {WI }}=0, l_{\text {OUI }}=0$ | - | $\pm 2.0$ | $\pm 10$ | mV |
| Input Offset Current | $V_{\text {IW }}=0, \mathrm{I}_{\text {OUT }}=0$ | - | 10 | 100 | nA |
| Input Noise Voltage $\dagger$ | $\mathrm{BW}=40 \mathrm{~Hz}$ to 15 kHz | - | 4.0 | - | $\mu \mathrm{V}$ |
| Input Noise Current $\dagger$ | $\mathrm{BW}=40 \mathrm{~Hz}$ to 15 kHz | - | 60 | - | pA |
| Crossover Distortion $\dagger$ | $\mathrm{P}_{\text {out }}=50 \mathrm{~mW}, \mathrm{R}_{\mathrm{L}}=4 \Omega$ | - | $<0.05$ | - | \% |
| Common Mode Rejection | $\Delta V_{\text {ck }}=2 \mathrm{~V}$ | 60 | 85 | - | dB |
| Input Common Mode Range $\dagger$ | Positive | - | $+\mathrm{V}_{\mathrm{s}}-2 \mathrm{~V}$ | - | V |
|  | Negative | - | $-\mathrm{V}_{\mathrm{s}}-0.3 \mathrm{~V}$ | - | V |
| Open-Loop Voltage Gain | $\mathrm{f}=0$ | 80 | 90 | - | dB |
| Slew Rate | $\mathrm{V}_{\mathrm{W}}=\mathrm{V}_{\text {out }}=6 \mathrm{Vpp}, \mathrm{R}_{\mathrm{L}}=\infty$ | 1.0 | 2.3 | - | $\mathrm{V} / \mathrm{\mu s}$ |
| Gain-Bandwidth Product $\dagger$ | $\mathrm{A}_{v}=40 \mathrm{~dB}$ | - | 3.5 | - | MHz |
| Output Voltage Swing | $\mathrm{l}_{\text {out }}=1.0 \mathrm{~A}$ | 4.5 | 4.7 | - | V |
|  | $\mathrm{I}_{\text {orf }}=-1 \mathrm{~A}$ | -4.5 | -4.7 | - | V |
| Supply Voltage Rejection | $+\mathrm{V}_{\text {S }}, \Delta \mathrm{V}=1 \mathrm{~V}$ | 60 | 85 | - | dB |
|  | $-V_{s,}, \Delta V=1 V$ | 60 | 80 | - | dB |
| Thermal Shutdown Temp. $\dagger$ |  | - | 160 | - | ${ }^{\circ} \mathrm{C}$ |

*This parameter is tested to a lot sample plan only.
$\dagger$ Typical values given for circuit design information only.

## TYPICAL APPLICATIONS

## WIEN BRIDGE OSCILLATOR/MOTOR DRIVER



Dwg. No. A-12,376B

## VIDEO MONITOR <br> VERTICAL DEFLECTION MAP



## TYPICAL APPLICATIONS

## UNITY GAIN VOLTAGE FOLLOWER



Dwg. No. A-12,551

NON-INVERTING POWER AMPLIFIER


Dwg. No. A-12,552

HIGH-POWER LINEAR REGULATOR
(Short-Circuit Protected)


Dwg. No. A-12,554B

## TYPICAL APPLICATIONS

## SINGLE-ENDED POSITION SERVO

 WITH SENSE POTENTIOMETER

R1, R2 DEFINE D-C GAIN.
R3, CI PICKED TO PROVIDE LOOP COMPENSATION. CAPACITANCE VALUES IN $\mu$ F.

Dwg. No. A-12,556

## SIMPLIFIED SERVO APPLICATION WITH CONTROL TRANSFORMERS



Dwg. No. A-14,250

# ULN-3753B AND ULN-3753W DUAL POWER OPERATIONAL AMPLIFIERS 

## FEATURES

- Operating Supply Range $\pm 3 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$
- Output Current to $\pm 3.5 \mathrm{~A}$ Peak
- Output-Current Limiting
- Output-Current Sensing
- High Output-Voltage Swing
- Low Crossover Distortion
- Low Input Offset Voltage
- Externally Compensated
- High Open-Loop Gain
- Output Protection Diodes
- Thermal Shutdown Protection
- Excellent Supply and Common-Mode Rejection
- Single or Dual In-Line Power Packages


## APPLICATIONS

- Dual Half-Bridge and Full-Bridge Motor Drivers Linear Servo Motors Voice Coil Motors AC and DC Motors Microstepping Applications
- Power Transconducting Amplifier
- Audio Power Amplifier, Stereo or BTL
- Power Oscillator/Amplifier
- Dual Bipolar Voltage Regulator

High-current linear servo loads, such as voice coil motors used in disc-drive applications, are ideal applications for the ULN-3753B and ULN-3753W dual high-power operational amplifiers. Their building block design concept also makes them ideal for a wide variety of other motor drive applications, audio power amplifiers, power oscillators, and linear voltage regulators. External compensation permits user adjustment of bandwidth and phase margin at any gain level.

The ULN-3753B is furnished in a 16-pin dual inline package with copper heat-sink contact tabs. For higher power requirements, the ULN-3753W is supplied in a 12-pin single in-line power tab package.
The inputs are designed to allow a wide common mode range from the negative supply, (or ground in


Dwg. No. A-13,636
ULN-3753B

single supply applications) to within approximately 2 V of the positive supply. Common-mode and power supply rejection are in excess of 60 dB . The amplifiers' wide output swing is complemented by current sensing, which is referenced to the negative supply and allows for feedback as required to produce a transconductance characteristic.

The ULN-3753B (batwing DIP) can typically dissipate 6 W at a tab temperature of $70^{\circ} \mathrm{C}$. The lead configuration enables easy attachment of a heat sink while fitting a standard socket or printed wiring board layout. The ULN-3753W (SIP) can safely dissipate significantly higher power levels with appropriate heat sinking. With either package configuration, the heat sink is at the negative supply, or at ground in a single-ended application.

## ABSOLUTE MAXIMUM RATINGS

Supply Voltage Differential ( $+\mathrm{V}_{\mathrm{s}}$ to $-\mathrm{V}_{\mathrm{s}}$ ) $\ldots \ldots$.... 40 V
Peak Supply Voltage ( 50 ms ) . . . . . . . . . . . . . . . . . 45 V
Continuous Output Current, $\mathrm{I}_{\text {out }}\left(\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right) \pm 2.0 \mathrm{~A}$ $\left(\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}\right) \quad \pm 2.5 \mathrm{~A}$
Peak Output Current, Iout ( 50 ms ) . . . . . . . . . . . . $\pm 3.5 \mathrm{~A}$
Package Power Dissipation, $\mathrm{P}_{\mathrm{D}} \ldots \ldots \ldots$. . . . See Graphs
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION as a function of temperature

## ULN-3753B



Dwg. No. A-11, 793B

ULN-3753W


Dwg. No. A-11, 794A

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{T}_{\text {TAB }} \leqslant+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}, \mathrm{C}_{\mathrm{C}}=0$, each amplifier tested separately (unless otherwise specified)

| Characteristic | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. | Units |
| Functional Supply Voltage Range | $+\mathrm{V}_{\mathrm{s}}$ to $-\mathrm{V}_{\text {s }}$ | 6.0 | - | 40 | V |
| Quiescent Supply Current |  | - | 90 | 150 | mA |
| Input Bias Current | $\mathrm{V}_{\text {OUT }}=0$ | - | -80 | -1000 | nA |
| Input Offset Voltage | $\mathrm{V}_{\text {OUT }}=0$, l $_{\text {OUT }}=0$ | - | $\pm 1.0$ | +10 | mV |
| Input Offset Volt. TC ${ }^{\dagger}$ | Over Op. Temp. Range | - | -15 | - | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current | $\mathrm{V}_{\text {OUT }}=0$, l $_{\text {OUT }}=0$ | - | 10 | 100 | nA |
| Input Noise Voltage ${ }^{\dagger}$ | $\mathrm{BW}=40 \mathrm{~Hz}$ to 15 kHz | - | 4.0 | - | $\mu \mathrm{V}$ |
| Input Noise Current ${ }^{\dagger}$ | $\mathrm{BW}=40 \mathrm{~Hz}$ to 15 kHz | - | 60 | - | pA |
| Crossover Distortion ${ }^{\dagger}$ | $\mathrm{P}_{\text {Out }}=50 \mathrm{~mW}, \mathrm{R}_{\mathrm{L}}=4 \Omega$ | - | 0.2 | - | \% |
| Common Mode Rejection | $\mathrm{V}_{\mathrm{CM}}=3 \mathrm{~V}$ | 60 | 85 | - | dB |
| Input Common Mode Range* | $\mathrm{V}_{\mathrm{S}}=+6 \mathrm{~V}$ | -6.3 | - | +4.0 | V |
|  | $\mathrm{V}_{\mathrm{S}}=+15 \mathrm{~V}$ | -15.3 | - | +13 | V |
| Open Loop Voltage Gain | $\mathrm{f}=0$ | 80 | 100 | - | dB |
| Slew Rate | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {OUT }}=6 \mathrm{Vpp}$ | 5.0 | 10 | - | $\mathrm{V} / \mu \mathrm{S}$ |
| Gain-Bandwidth Product ${ }^{\dagger}$ | $\mathrm{A}_{\mathrm{v}}=40 \mathrm{~dB}$ | - | 3.0 | - | MHz |
| Channel Separation ${ }^{\dagger}$ | $\mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}, \mathrm{f}=1 \mathrm{kHz}$ | - | 60 | - | dB |
| Output Voltage Swing | $\mathrm{I}_{\text {OUT }}=1 \mathrm{~A}$ | 9.0 | 9.5 | - | Vpp |
| Supply Voltage Rejection | $+\mathrm{V}_{\mathrm{s}}, \Delta \mathrm{V}=1 \mathrm{~V}$ | 60 | 85 | - | dB |
|  | $-\mathrm{V}_{\mathrm{s}}, \Delta \mathrm{V}=1 \mathrm{~V}$ | 60 | 80 | - | dB |
| Thermal Resistance, $\Theta_{\text {JT }}$ * | ULN-3753B | - | - | 15 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | ULN-3753W | - | - | 3.0 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Shutdown Temp. ${ }^{\dagger}$ |  | - | 165 | - | ${ }^{\circ} \mathrm{C}$ |

*This parameter is tested to a lot sample plan only.
${ }^{\dagger}$ Typical values given for circuit design information only.

## NON-INVERTING AMPLIFIER



IF $R_{F}=0$ or $R_{\text {IN }}=x, \mathrm{E}_{\text {OUt }}=\mathrm{E}_{\text {IN }}$

INVERTING AMPLIFIER


TYPICAL CHARACTERISTICS
OPEN-LOOP VOLTAGE GAIN
AS A FUNCTION OF TEMPERATURE


SUPPLY CURRENT AS A FUNCTION OF SUPPLY VOLTAGE DIFFERENTIAL


SUPPLY VOLTAGE DIFFERENTIAL, $\Delta V_{S}$ IN VOLTS

## TYPICAL CHARACTERISTICS

INPUT BIAS CURRENT
AS A FUNCTION OF TEMPERATURE


INPUT OFFSET VOLTAGE
AS A FUNCTION OF TEMPERATURE


## APPLICATIONS



FIGURE 1
Dwg. No. W-162

## CURRENT-SENSE TRANSCONDUCTANCE AMPLIFIER

The ULN-3753B/W current-sense terminals can be used to obtain a transconductance function. This characteristic is commonly used in motor control applications such as voice coil servo or micro-stepping positioning systems found in many computer disk drives.

Figure 1 shows a ULN-3753W dual amplifier connected as a transconductance amplifer. In this example, amplifier B is used as a slave to amplifier A. Feedback from the current-sensing resistors ( $\mathrm{R}_{\mathrm{s}}$ ) in the emitters of the output current-sinking transistors, is applied to the summing network and scaled to the inverting input of amplifier $A$ where it is compared to the input voltage. The current-sensing feedback imparts a transconductance characteristic to the amplifier's transfer function. That is, the voltage developed across the sensing resistors is directly
proportional to the output current. Using this voltage as a feedback source allows expressing the gain of the circuit as output current in amperes vs. input voltage in volts. The gain assumes the dimensions of a transconductance function, expressed in mhos.
The negative-feedback forces the amplifier to adjust the output current to attain a value such that the feedback voltage equals the applied input voltage. The transfer function of the transconductance amplifier is approximately:

$$
I_{L} /\left(V_{I N}-V_{R E F}\right)=R_{A} / R_{B} R_{S}
$$

In the figure, resistors $R_{A}, R_{B}$, and $R_{S}$ define the transconductance gain. To avoid limiting the transconductance amplifier's output compliance (swing capability), low-value current-sensing resistors ( $\mathrm{R}_{\mathrm{s}}$ ) should be used.


## DIGITALLY CONTROLLED POSITION SERVO

In a position-control application, a microprocessor is often used to control a servomotor's shaft angle or to control position as in a disk drive application. The circuit requires small-signal input op amps, drivers, and power output stages. The circuit derives its input from the D/A converter whose output is determined by a code from the controlling microprocessor and related digital control circuitry. The sensed position signal normally undergoes processing and comparison with the desired position, through the microprocessor system that produces an error signal to control the servo amplifier's output.
The circuit includes thermal and short-circuit
protection, matching and thermal tracking inherent to monolithic construction. The configuration shown in Figure 2 uses a ULN-3753W dual power operational amplifier whose two independent outputs are connected in a push-pull, H-bridge arrangement. The IC's outputs also include clamping diodes with current-handling capacity equal to that of the output drivers.

The current-sense pins (4 and 9) provide access to the emitters of the H -bridge current sinks, thereby providing convenient output current sensing, while allowing separate low-current signal ground returns.

## APPLICATIONS

TWO-PHASE 60 Hz AC MOTOR DRIVER


THREE-PHASE 400 Hz AC MOTOR DRIVER


FIGURE 4

## N-PHASE MOTOR DRIVE

Because of its high amplification factor and builtin power-output stage, an integrated power operational amplifier makes a convenient driver for ac motors. One op amp can be configured as an oscillator to generate the required ac signal. The poweroutput stage, of course, supplies the high-current drive to the motor.
As shown in the motor-drive circuits in Figure 3 and 4 , the controlling op amp is configured as a Weinbridge oscillator. The $\mathrm{R}_{1} \mathrm{C}_{1}, \mathrm{R}_{2} \mathrm{C}_{2}$ feedback networks determine the oscillation frequency, according to the following expression:

$$
f_{0}=1 /\left(2 \pi R_{1} R_{2} C_{1} C_{2}\right)
$$

By varying either $\mathrm{R}_{1}$ or $\mathrm{R}_{2}$, the oscillator frequency can be adjusted over a narrow range.

The $R_{3} / R_{4}$ ratio sets the second amplifier's gain to compensate for signal attenuation occurring in the phase shifters.

The circuits can be driven from an external source, such as a pulse or square wave, setting the gain of the left-hand amplifier to a level less than that required for oscillation. The RC feedback networks then function as an active filter causing the outputs to be sinusoidal.


FIGURE 5

## DC MOTOR SPEED CONTROL

In addition to the synchronous ac motor drives described above, the ULN-3753B/W can be used to provide accurate speed control of dc motors. Figure 5 shows a closed-loop system for controlling the speed of a 12 V dc motor. The circuit provides bidirectional speed control. The amplifiers' push-pull configuration ensures a full rail-to-rail voltage swing (minus the output stages' saturation drops) across the motor in either direction.

The circuit uses a mechanically-coupled tachometer to provide speed-stabilizing feedback to the first amplifier section. The motor's speed and direction of rotation is set by adjusting the $10 \mathrm{k} \Omega$ poten-
tiometer at the amplifier's noninverting input. The motor speed, in rpm, is given by the following expression:

$$
S=V_{S E T}\left(R_{1}+R_{2}\right) / .0027 R_{2}
$$

The $\mathrm{R}_{\mathrm{F}} \mathrm{C}_{\mathrm{F}}$ feedback network prevents oscillation by compensating for the inherent dynamic mechanical lag of the motor. The $\mathrm{R}_{F} \mathrm{C}_{\mathrm{F}}$ time constant is selected to match the particular motor's response or dynamic time constant. This should yield a good starting point for stabilizing the system with optimum response achieved by varying the compensating capacitor.

## ULN-3755B AND ULN-3755W

 DUAL POWER OPERATIONAL AMPLIFIERS
## FEATURES

- Operating Supply Range $\pm 3$ to $\pm 20$ Volts
- Output Current to $\pm 3.5$ A Peak
- Output Current Limiting
- Output Current Sensing
- High Output-Voltage Swing
- Low Crossover Distortion
- Low Input Offset Voltage
- Unity-Gain Stable
- High Open-Loop Gain
- Output Protection Diodes
- Thermal Shutdown Protection
- Excellent Supply and Common-Mode Rejection
- Single or Dual In-Line Power Packages


## APPLICATIONS

- Dual Half-Bridge and Full-Bridge Motor Drivers Linear Servo Motors Voice Coil Motors AC and DC Motors Microstepping Applications
- Power Transconductance Amplifier
- Audio Power Amplifier Stereo or BTL
- Power Oscillator/Amplifier
- Dual Bipolar Voltage Regulator

Consisting of two high-power operational amplifier circuits in a single in-line power-tab package or a batwing dual in-line package, the ULN3755B and ULN-3755W are specifically designed to drive high-current linear servo loads such as voice coil motors used in disc-drive applications. Their building block design concept also makes them ideal for a wide variety of other motor drive applications, for use as audio power amplifiers, power oscillators, and linear voltage regulators. Low crossover distortion eliminates servo hunting under null conditions and is required for most audio applications.


The ULN-3755B is furnished in a 16-pin dual inline package with copper heat-sink contact tabs. For higher power requirements, the ULN-3755W is supplied in a 12 -pin single in-line power tab package.

Continued next page

The inputs are designed to allow a wide common mode range from the negative supply, (or ground in single supply applications) to within approximately two volts of the positive supply. Common-mode and power supply rejection are in excess of 60 dB . The amplifiers' wide output swing is complemented by current sensing, which is referenced to the negative supply and allows for feedback as required to produce a transconductance characteristic.
Separate supply pins are provided for the lowlevel input and high-level output circuits to allow voltage boost or bootstrapping to maximize output swing.
The ULN-3755B (batwing DIP) can typically dissipate 6 W at a tab temperature of $+70^{\circ} \mathrm{C}$. The lead configuration enables easy attachment of a heat sink while fitting a standard socket or
printed wiring board layout. The ULN-3755W (SIP) can safely dissipate significantly higher power levels with appropriate heat sinking. With either package configuration, the heat sink is at the negative supply, or ground in a single-ended application.

## ABSOLUTE MAXIMUM RATINGS

Supply Voltage Differential ( $+\mathrm{V}_{\mathrm{s}}$ to $-\mathrm{V}_{\mathrm{s}}$ ) $\ldots . . .40 \mathrm{~V}$
Peak Supply Voltage ( 50 ms ) . . . . . . . . . . . . . . . . . 45 V
Continuous Ouput Current

$$
\mathrm{I}_{\text {out }}\left(\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}\right) \ldots \ldots \ldots \ldots \ldots \ldots \ldots . \pm 2.0 \mathrm{~A}
$$

$$
\left(V_{s}= \pm 6 \mathrm{~V}\right) \ldots \ldots \ldots \ldots \ldots \ldots \pm .5 \mathrm{~A}
$$

Peak Output Current, $\mathrm{I}_{\text {out }}(50 \mathrm{~ms}) \ldots . . . . . . . \pm 3.5 \mathrm{~A}$
Package Power Dissipation, $\mathrm{P}_{\mathrm{D}} \ldots \ldots$. . . . . See Graphs
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} . \quad-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE

ULN-3755B


ULN-3755W


ELECTRICAL CHARACTERISTICS at $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{T}_{\text {Tав }} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}= \pm 6.0 \mathrm{~V}, \mathrm{~V}_{\text {вооst }}=+9.0 \mathrm{~V}$, each amplifier tested separately (unless otherwise specified)

| Characteristic | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Typ. | Max. | Unit |
| Functional Supply Voltage Range | $+\mathrm{V}_{\mathrm{s}}$ to $-\mathrm{V}_{\text {s }}$ | 6.0 | - | 40 | V |
| Quiescent Supply Current | $\mathrm{I}_{\text {Boost }}$ (Each Amp.) | - | 7.0 | 10 | mA |
|  | $+\mathrm{I}_{\text {S }}$ (Total) | - | 75 | 130 | mA |
| Input Bias Current | $\mathrm{V}_{\text {OUT }}=0$ | - | -80 | -1000 | nA |
| Input Offset Voltage | $V_{\text {OUT }}=0, \mathrm{I}_{\text {OUT }}=0$ | - | $\pm 1.0$ | $\pm 10$ | mV |
| Input Offset Volt. TC $\dagger$ | Over Op. Temp. Range | - | -15 | - | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Current | $\mathrm{V}_{\text {OUT }}=0, \mathrm{l}_{\text {OUT }}=0$ | - | 10 | 100 | nA |
| Input Noise Voltage $\dagger$ | $\mathrm{BW}=40 \mathrm{~Hz}$ to 15 kHz | - | 4.0 | - | $\mu \mathrm{V}$ |
| Input Noise Current $\dagger$ | $\mathrm{BW}=40 \mathrm{~Hz}$ to 15 kHz | - | 60 | - | pA |
| Crossover Distortion $\dagger$ | $\mathrm{P}_{\text {out }}=50 \mathrm{~mW}, \mathrm{R}_{\mathrm{L}}=4 \Omega$ | - | 0.2 | - | \% |
| Common Mode Rejection | $\Delta V_{\text {cm }}=3 \mathrm{~V}$ | 60 | 85 | - | dB |
| Input Common Mode Range* | $\mathrm{V}_{\text {S }}= \pm 6 \mathrm{~V}$ | -6.3 | - | +4.0 | V |
|  | $\mathrm{V}_{\mathrm{s}}= \pm 15 \mathrm{~V}$ | -15.3 | - | +13 | V |
| Open-Loop Voltage Gain | $\mathrm{f}=0$ | 80 | 100 | - | dB |
| Slew Rate | $\mathrm{V}_{\text {IV }}=\mathrm{V}_{\text {out }}=6 \mathrm{Vpp}$ | 0.5 | 1.0 | - | $\mathrm{V} / \mathrm{\mu S}$ |
| Gain-Bandwidth Product $\dagger$ | $\mathrm{A}_{\mathrm{v}}=40 \mathrm{~dB}$ | - | 800 | - | kHz |
| Channel Separationt | $\mathrm{I}_{\text {out }}=100 \mathrm{~mA}, \mathrm{f}=1 \mathrm{kHz}$ | - | 60 | - | dB |
| Output Voltage Swing | $\mathrm{I}_{\text {Out }}=1 \mathrm{~A}, \mathrm{~V}_{\text {Boost }}=+6 \mathrm{~V}$ | 9.0 | 9.5 | - | Vpp |
|  | $\mathrm{I}_{\text {Out }}=1 \mathrm{~A}, \mathrm{~V}_{\text {Boost }}=+9 \mathrm{~V}$ | 9.5 | 10.1 | - | Vpp |
| Supply Voltage Rejection | $+\mathrm{V}_{\mathrm{s}}, \Delta \mathrm{V}=1 \mathrm{~V}$ | 60 | 85 | - | dB |
|  | $-\mathrm{V}_{\mathrm{s}}, \Delta \mathrm{V}=1 \mathrm{~V}$ | 60 | 80 | - | dB |
| Thermal Resistance, $\Theta_{\text {JT }}{ }^{*}$ | ULN-3755B | - | - | 15 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | ULN-3755W | - | - | 3.0 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Shutdown Temp. $\dagger$ |  | - | 165 | - | ${ }^{\circ} \mathrm{C}$ |

*This parameter is tested to a lot sample plan only.
$\dagger$ Typical values given for circuit design information only.

## NON-INVERTING AMPLIFIER



Dwg. No. A-13,062
$\frac{E_{\text {OUT }}}{E_{\text {IN }}}=1+\frac{R_{F}}{R_{\text {IN }}}$ IF $R_{F}=0$ or $R_{\text {IN }}=\infty$ THEN $E_{\text {OUT }}=E_{\text {IN }}$

## TYPICAL CHARACTERISTICS

INPUT OFFSET VOLTAGE AS A FUNCTION OF TEMPERATURE


Dwg. No. A-13,294

OPEN-LOOP VOLTAGE GAIN AND PHASE AS A FUNCTION OF FREQUENCY



Dwg. No. A-13,295

OPEN-LOOP VOLTAGE GAIN AS A FUNCTION OF TEMPERATURE


## TYPICAL CHARACTERISTICS

OUTPUT VOLTAGE SWING AS A FUNCTION OF OUTPUT CURRENT


SUPPLY CURRENT AS A FUNCTION OF SUPPLY VOLTAGE

BOOST CURRENT AS A FUNCTION OF BOOST VOLTAGE


Dwg. No. A-13,300

## APPLICATIONS

## Current-Sense Transconductance Amplifier

The ULN-3755B/W current-sense terminals can be used to obtain a transconductance function. This characteristic is commonly used in motor control applications such as voice coil servo or micro-stepping positioning systems found in many computer disc drives.

Figure 1 shows a ULN-3755W dual amplifier connected as a transconductance amplifier. In this example, amplifier B is used as a slave to amplifier A. Feedback from the current sensing resistors $\left(\mathrm{R}_{\mathrm{s}}\right)$ in the emitters of the output current sinking transistors, is applied to the summing network and scaled to the inverting input of amplifier A where it is compared to the input voltage. The current sensing feedback imparts a transconductance characteristic to the amplifier's transfer function. That is, the voltage developed across the sensing resistors is directly proportional to the output current. Using this voltage as a feedback source allows expressing the gain of the circuit as output current in amperes vs. input voltage in volts. The gain thus assumes the dimensions of a transconductance function, expressed in mhos.

The negative-feedback forces the amplifier to adjust the output current to attain a value such that the feedback voltage equals the applied input voltage. The transfer function of the transconductance amplifier is approximately:

$$
I_{L}=\left(V_{\mathbb{N}}-V_{\text {REF }}\right)=R_{A} / R_{B} R_{S}
$$

In the figure, resistors $R_{A}, R_{B}$, and $R_{S}$ define the transconductance gain. To avoid limiting the transconductance amplifier's output compliance (swing capability), low-value currentsensing resistors $\left(R_{s}\right)$ should be used.


FIGURE 1
CURRENT-SENSE TRANSCONDUCTANCE AMPLIFIER

## APPLICATIONS

## Digitally Controlled Position Servo

In a position-control application, a microprocessor is often used to control a servomotor's shaft angle or to control position as in a disk drive application. The circuit requires small-signal input op amps, drivers, and power output stages. The circuit derives its input from the D/A converter, the output of which is determined by a code from the controlling microprocessor and related digital-control circuitry. The sensed position signal normally undergoes processing and comparison with the desired position, through the micro-processor system that produces an error signal to control the servo amplifier's output.

The circuit includes thermal and short-circuit protection, matching and thermal tracking inherent to monolithic construction. The configuration shown in Figure 2 uses a ULN-3755W dual power operational amplifier whose two independent outputs are connected ina push-pull, H-bridge arrangement. The IC's outputs also include clamping diodes with current-handling capacity equal to that of the output drivers.

The current-sense pins (4 and 9) provide access to the emitters of the H-bridge current sinks, thereby providing convenient output current sensing, while allowing separate low-current signal ground returns.


FIGURE 2
DIGITALLY CONTROLLED POSITION SERVO

## APPLICATIONS

## Increased Output-Voltage Swing

If a voltage higher than the supply is applied to the ULN-3755W's boost pins, as shown, the positive output swing is limited only by the saturation resistance of the output transistors (typically less than 0.5 ohms). For example, with a 12 V supply, the circuit typically supplies a 10.5 Vpp output swing at 1 A output current. Note that the exter-nally-supplied boost voltage should be at least 3 $\checkmark$ higher than the load supply voltage. This criterion satisfied, the boost voltage can be any value within the IC's 40 V absolute maximum rating.
Although the boost feature provides important additional output swing at the amplifier's full rated current, the IC's boost input requires only a low, unregulated current. This can be obtained from inexpensive, modular dc to dc converters, a simple overwinding in the motor, or a voltage doubler from the motor's driven phases.
An example of a simple voltage doubler boost supply is shown in Figure 3. This circuit affects the doubling by connecting a series diodecapacitor between the main supply and each end of the load.


FIGURE 3
VOLTAGE DOUBLER BOOST SUPPLY

## APPLICATIONS

## N-Phase Motor Drive

Because of its high amplification factor and built-in power-output stage, an integrated power operational amplifier makes a convenient driver for ac motors. One op amp can be configured as an oscillator to generate the required ac signal. The power-output stage, of course, supplies the high-current drive to the motor.
As shown in the motor-drive circuits in Figure 4, the controlling op amp is configured as a Weinbridge oscillator. The $\mathrm{R}_{1} \mathrm{C}_{1}, \mathrm{R}_{2} \mathrm{C}_{2}$ feedback networks determine the oscillation frequency, according to the following expression:

$$
f_{o}=1 /\left(2 \pi \sqrt{R_{1} R_{2} C_{1} C_{2}}\right)
$$

By varying either $R_{1}$ or $R_{2}$, the oscillator frequency can be adjusted over a narrow range.
The $R_{3} / R_{4}$ ratio sets the second amplifier's gain to compensate for signal attentuation occuring in the phase shifters. A separate boost supply can be used to obtain additional output-swing capability.
The circuits can be driven from an external source, such as a pulse or square wave, setting the gain of the left-hand amplifier to a level less than that required for oscillation. The RC feedback networks then function as an active filter causing the outputs to be sinusoidal.


FIGURE 4a
TWO-PHASE 60 HZ AC MOTOR DRIVER


FIGURE 4b
THREE-PHASE 400 HZ AC MOTOR DRIVER

## APPLICATION TIPS

1. Due to the nature of the composite PNP/NPN output structure, all applications of these devices require use of an output R-C compensation network, as shown in Figures 2, 4, and 5. Values shown are typical and will vary somewhat depending on load impedance.
2. As is the usual practice in high-gain power circuits, input and output grounds should be kept separate.
3. The current sense pins are the emitters of the power driver output totem poles and must be grounded or returned to the negative supply if not used for current sensing.
4. Provide good high-frequency supply bypass (ceramic or film capacitor).
5. All input, output, and supply leads should be properly dressed and kept as short as possible.
6. If the boost or bootstrapping capability is not used, the boost pins must be connected to the positive supply.

## APPLICATIONS

## ICs Control Motor Speed

In additional to the synchronous ac motor drives described above, the ULN-3755B/W can be used to provide accurate speed control of dc motors. Figure 5 shows a closed-loop system for controlling the speed of a 12 V dc motor. The circuit provides a bidirectional speed control. The amplifiers' push-pull configuration ensures a full rail-to-rail voltage swing (minus the output stages' saturation drops) across the motor in either direction.

The circuit uses a mechanically-coupled tachometer to provide speed-stabilizing feedback to the first amplifier section. The motor's speed and direction of rotation is set by adjusting the $10 \mathrm{k} \Omega$ potentiometer at the amplifier's noninverting input. The motor speed, in rpm, is given by the following expression:

$$
\mathrm{S}=\mathrm{V}_{\text {SET }}\left(\mathrm{R}_{1}+\mathrm{R}_{2}\right) / .0027 \mathrm{R}_{2}
$$

The $R_{F} C_{F}$ feedback network prevents oscillation by compensating for the inherent dynamic
mechanical lag of the motor. The $R_{F} C_{F}$ time constant is selected to match the particular motor's response or dynamic time constant. This should yield a good starting point for stabilizing the system with optimum response achieved by varying the compensating capacitor.


## MOUNTING POWER TAB 'W' DEVICES

Power-tab packages are efficient thermal dissipators when properly utilized. In application, the following precautions should be taken:

1. Always fasten the tab to the heat sink before the leads are soldered to fixed terminals.
2. Strain relief must be provided if there is any probability of axial stress to the leads.
3. Thermal grease (Dow Corning 340 or equivalent) should always be used. Thermal compounds are better heat conductors than air but not a good substitute for flat mating surfaces.
4. The mounting surface should be flat to within 0.002 inch $/$ inch $(0.05 \mathrm{~mm} / \mathrm{mm})$.
5. Brute force mounting to poorly finished heat sinks can cause internal stresses which damage silicon chips and insulation parts. Mounting torque should be between 4 and 8 inch pounds ( 0.45 to 0.90 Nm .)
6. The mounting holes should be as clean as possible with no burrs or ridges.
7. Use appropriate hardware including a lock washer or torque washer.
8. If insulating bushings are used, they should be of dialyphthalate, fiberglass-filled polycarbonate, or fiberglass-filled nylon. Unfilled nylon should be avoided.

# UDN-5725M <br> DUAL PERIPHERAL/POWER DRIVER <br> —Enhanced Output Capability 

## FEATURES

- DTL/TTL/PMOS/CMOS Compatible
- Low Input Current
- Continuous Output Current to 1 A
- 70 V Output Standoff Voltage
- Low Supply-Current Requirement

The UDN-5725M power driver combines NAND and NOR logic gates in a configuration particularly useful with small brushless dc motor drivers. The integrated circuit includes high-current saturated output transistors and transient-suppression diodes. It can be used in many applications beyond the capabilities of standard logic buffers: With inputs tied together, one of two loads is energized by a single input signal.

Additional applications include driving peripheral loads such as solenoids, light-emitting diodes, memories, heaters, and incandescent


Dwg. No. 13,242
lamps with peak load currents of up to 1.2 A .
Each of the output transistors is capable of sinking 800 mA continuously at $55^{\circ} \mathrm{C}$, or 650 mA at $85^{\circ} \mathrm{C}$. In the OFF state, the drivers will withstand at least 70 V .

The UDN-5725M is supplied in a miniature 8-pin dual-in-line plastic package with a copper lead frame for superior package power dissipation ratings.

For applications requiring output currents of up to 700 mA , Series UDN-5740M is recommended.

## ABSOLUTE MAXIMUM RATINGS

$$
\text { at } \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}
$$

Output Off-State Voltage, $\mathrm{V}_{\text {off }}$ ..... 70 V
Output On-State Sink Current, $\mathrm{I}_{\text {oN }}$ (continuous) ..... 1.0 At
(peak) ..... 1.2 A
Logic Supply Voltage, $\mathrm{V}_{\mathrm{cc}}$ ..... 16 V
Input Voltage, $\mathrm{V}_{\text {IN }}$ ..... 30 V
Suppression Diode Off-State Voltage, $\mathrm{V}_{\text {off }}$ ..... 70 V
Suppression Diode On-State Current, $\mathrm{I}_{\mathrm{ow}}$ ..... 1.0 A
Allowable Package Power Dissipation, $\mathrm{P}_{\mathrm{o}}$ ..... $1.5 \mathrm{~W}^{*}$
Operating Free-Air Temperature Range, $T_{A}$ ..... $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}}$ $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

[^34]
## ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE



TYPICAL APPLICATION


RECOMMENDED OPERATING. CONDITIONS

| Operating Condition | Min. | Nom. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ | 4.75 | 12 | 14 | V |
| Output Current, $\mathrm{I}_{\mathrm{ON}}$ | - | - | 650 | mA |
| Operating Temperature Range | 0 | +25 | +85 | ${ }^{\circ} \mathrm{C}$ |

TRUTH TABLE

| STROBE INPUT | PHASE INPUTS |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 1 | 2 | 1 | 2 |
| H | H | H | L | H |
| H | H | L | L | L |
| H | L | L | H | L |
| H | L | H | H | H |
| L | X | X | H | H |

## ELECTRICAL CHARACTERISTICS over recommended operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $\mathrm{V}_{\text {c }}$ | Enable Input | Other Inputs | Output | Min. | Typ. | Max. | Units |  |
| Output Reverse Current | $\mathrm{I}_{\text {cex }}$ | - | 4.75 | 0.8 V | 2.0 V | 70 V | - | - | 100 | $\mu \mathrm{A}$ | - |
|  |  |  | 4.75 | 0.8 V | 0.8 V | 70 V | - | - | 100 | $\mu \mathrm{A}$ | - |
| Output Voltage | $\mathrm{V}_{\text {CE(sat) }}$ | - | 14 | 2.0 V | 2.0 V | 0.6 A | - | 0.4 | 0.6 | V | - |
|  |  |  | 14 | 2.0 V | 2.0 V | 0.8 A | - | 0.7 | 1.0 | V | - |
|  |  |  | 14 | 2.0 V | 2.0 V | 1.0 A | - | 0.9 | 1.2 | V | 3 |
|  |  |  | 14 | 2.0 V | 0.8 V | 0.6 A | - | 0.4 | 0.6 | V | - |
|  |  |  | 14 | 2.0 V | 0.8 V | 0.8 A | - | 0.7 | 1.0 | V | - |
|  |  |  | 14 | 2.0 V | 0.8 V | 1.0 A | - | 0.9 | 1.2 | V | 3 |
|  | $V_{\text {CE(sus) }}$ | $+25^{\circ} \mathrm{C}$ | 14 | L | 0 V | 0.8 A | 50 | - | - | V | 3,4 |
|  |  |  | 14 | L | 2.0 V | 0.8 A | 50 | - | - | V | 3,4 |
| Input Voltage | $\mathrm{V}_{\text {IN(1) }}$ | - | - | - | - | - | 2.0 | - | - | V | - |
|  | $\mathrm{V}_{\text {IN(0) }}$ | - | - | - | - | - | - | - | 0.8 | V | - |
| Input Current | $\mathrm{I}_{\text {IN(0) }}$ | - | 12.6 | 0.4 V | 30 V | - | - | 5.0 | 25 | $\mu \mathrm{A}$ | 1 |
|  | $\mathrm{I}_{\text {I(1) }}$ | - | 12.6 | 30 V | 0 V | - | - | 5.0 | 25 | $\mu \mathrm{A}$ | 1 |
| Enable Input Current | $\mathrm{I}_{\text {IN(0) }}$ | - | 12.6 | 0.4 V | 30 V | - | - | 10 | 50 | $\mu \mathrm{A}$ | - |
|  | $\mathrm{I}_{1 \times(1)}$ | - | 12.6 | 30 V | 0 V | - | - | 10 | 50 | $\mu \mathrm{A}$ | - |
| Input Clamp Volt. | $V_{\text {CLAMP }}$ | - | 4.75 | -12mA | - | - | - | - | -1.5 | V | - |
| Diode Leakage Current | $I_{R}$ | $+25^{\circ} \mathrm{C}$ | 5.0 | 0 V | 0 V | Open | - | - | 100 | $\mu \mathrm{A}$ | 2 |
| Diode Forward Voltage | $V_{F}$ | $+25^{\circ} \mathrm{C}$ | 5.0 | 0 V | 0 V | 0.6 A | - | 1.5 | 2.0 | V | - |
|  |  |  | 5.0 | 0 V | 0 V | 1.0 A | - | 1.9 | 2.5 | V | 3 |
| Supply Current (Total Package) | $\mathrm{ICC}_{\text {(1) }}$ | $+25^{\circ} \mathrm{C}$ | 12.6 | 0 V | 0 V | - | - | 3.9 | 5.0 | mA | - |
|  |  |  | 12.6 | 0 V | 2.0 V | - | - | 3.9 | 5.0 | mA | - |
|  | ICCCO | $+25^{\circ} \mathrm{C}$ | 12.6 | 2.0 V | 0 V | - | - | 22 | 30 | mA | - |
|  |  |  | 12.6 | 2.0 V | 2.0 V | - | - | 22 | 30 | mA | - |

## NOTES:

1. Except ENABLE input, each input tested separately.
2. Diode leakage current measured at $\mathrm{V}_{\mathrm{R}}=70 \mathrm{~V}$.
3. Pulse Test.
4. $L_{L}=3 \mathrm{mH}$.

SWITCHING CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$

| Characteristic | Symbol | Test Conditions | Limits |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |  |
| Turn-On Delay Time | $\mathrm{t}_{\mathrm{pd} 0}$ | $V_{S}=30 \mathrm{~V}, \mathrm{R}_{L}=100(10 \mathrm{~W}), \mathrm{C}_{L}=15 \mathrm{pF}$ | - | 500 | ns | 1, 2 |
| Turn-Off Delay Time | $\mathrm{t}_{\mathrm{pd} 1}$ | $V_{S}=30 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=100(10 \mathrm{~W}), \mathrm{C}_{L}=15 \mathrm{pF}$ | - | 750 | ns | 1,2 |

NOTES: 1. Capacitance value specified includes probe and test fixture capacitance.
2. Voltage values shown in test circuit waveforms are with respect to network ground.


Dwg. No. 13,245


Dwg. No. 13,246

INPUT-PULSE CHARACTERISTICS

| $V_{\text {VN0) }}=0 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{f}}=7 \mathrm{~ns}$ | $\mathrm{t}_{\mathrm{p}}=1 \mu \mathrm{~s}$ |
| ---: | :--- | ---: |
| $\mathrm{~V}_{\mathrm{W}(1)}=3.5 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{r}}=14 \mathrm{~ns}$ | PRR $=500 \mathrm{kHz}$ |

## UDN-7078W QUAD HIGH-CURRENT DARLINGTON SWITCH

## fEATURES

- Output Voltage to 90 V
- 90 V Sustaining Voltage
- Output Current to 3A
- TTL, DTL, or CMOS Compatible Inputs
- Internal Transient-Suppression Diodes
- Plastic Single In-Line Package
- Heat-Sink Tab

This quad Darlington array is designed to serve as interface between low-level logic and peripheral power devices such as solenoids, motors, incandescent lamps, heaters, and similar loads up to 270 W per channel. The integrated circuit contains internal transient-suppression diodes that enable use with inductive loads. The input logic is compatible with most TTL, DTL, LSTTL, and 5 V CMOS logic. The Darlington array is rated for operation to 90 V and is recommended for operation with load currents of 3 A or less.

For maximum power handling capability, the device is supplied in a 12-pin single in-line plastic package with an integral power tab. The tab is at ground potential and needs no insulation. External heat sinks are usually required for proper operation of this device.

Similar quad high-current Darlington switches, for operation with supply voltages to 50 V or $80 \mathrm{~V}(35 \mathrm{~V}$ or 50 V sustaining), are UDN-2878W and UDN-2879W.


Dwg. No. DS-1015

## ABSOLUTE MAXIMUM RATINGS <br> of $\mathrm{T}_{\text {taB }}<+\mathbf{7 0}{ }^{\circ} \mathrm{C}$

| Output Voltage, $\mathrm{V}_{\text {CE }}$ | 90 V |
| :---: | :---: |
| Min. Sustaining Voltage, $\mathrm{V}_{\text {CEFsus) }}$ | 90 V |
| Output Current, It | 3.0A |
| Supply Voltage, $\mathrm{V}_{\text {S }}$ | 10 V |
| Input Voltage, $\mathrm{V}_{\text {IN }}$ | 15 V |
| Total Package Power Dissipation, $\mathrm{P}_{\mathrm{D}}$. | See Graph |
| Operating Temperature Range, $T_{A}$ | $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range, $\mathrm{T}_{5}$ | $-55^{\circ} \mathrm{Cto}+150^{\circ} \mathrm{C}$ |


Output Current, $\mathrm{I}_{\mathrm{C}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3.0 A
Supply Voltage, V S $_{\text {. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . } 10 \mathrm{~V}}$

Total Package Power Dissipation, $P_{0} \ldots \ldots$. . . . . . . . . . See Graph
Operating Temperature Range, $T_{A} \ldots . . . . . . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $T_{S} \ldots \ldots . . . . .-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$


ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+\mathbf{2 5}{ }^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{TAB}}<+\mathbf{7 0}{ }^{\circ} \mathrm{C}, \mathrm{V}_{\mathbf{S}}=\mathbf{5} \mathrm{V}$

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output Leakage Current | IcEx | $\mathrm{V}_{\text {CE }}=90 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $V_{\text {EESus) }}$ | $\mathrm{I}_{\mathrm{C}}=2.5 \mathrm{~A}$ | 90 | - | V |
| Output Saturation Voltage | $V_{\text {CEESAT }}$ | $\mathrm{I}_{\mathrm{C}}=0.5 \mathrm{~A}, \mathrm{~V}_{\mathbb{N}}=2.75 \mathrm{~V}$ | - | 1.1 | V |
|  |  | $\mathrm{I}_{\mathrm{C}}=1.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{N}}=2.75 \mathrm{~V}$ | - | 1.3 | V |
|  |  | $\mathrm{I}_{\mathrm{C}}=2.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{N}}=2.75 \mathrm{~V}$ | - | 1.6 | V |
|  |  | $\mathrm{I}_{\mathrm{C}}=2.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{N}}=2.75 \mathrm{~V}$ | - | 1.9 | V |
|  |  | $\mathrm{I}_{\mathrm{C}}=3.0 \mathrm{~A}, \mathrm{~V}_{\mathbb{N}}=2.75 \mathrm{~V}$ | - | 2.2 | V |
| Input Voltage | $V_{1 \times(1)}$ | $\mathrm{I}_{\mathrm{c}}=3.0 \mathrm{~A}$ | 2.75 | - | V |
|  | $V_{\text {inoff }}$ |  | - | 0.8 | V |
| Input Current | $\mathrm{I}_{\text {INO) }}$ | $V_{1 N}=0.8 \mathrm{~V}$ | - | 25 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {(1) }}$ | $\mathrm{V}_{\mathbb{N}}=2.75 \mathrm{~V}$ | - | 550 | $\mu \mathrm{A}$ |
|  |  | $V_{\text {V }}=3.75 \mathrm{~V}$ | - | 1.0 | mA |
| Supply Current per Driver | $\mathrm{I}_{\text {s }}$ | $\mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}$ | - | 6.0 | mA |
| Clamp Diode Leakage Current | $I_{R}$ | $\mathrm{V}_{\mathrm{R}}=90 \mathrm{~V}$ |  | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{F}$ | $\mathrm{I}_{\mathrm{F}}=2.5 \mathrm{~A}$ | - | 2.5 | V |
|  |  | $\mathrm{I}_{\mathrm{F}}=3.0 \mathrm{~A}$ | - | 3.0 | V |
| Turn-On Delay | $\mathrm{t}_{\text {PLH }}$ | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 1.0 | $\mu \mathrm{s}$ |
| Turn-Off Delay | $t_{\text {PHL }}$ | $0.5 \mathrm{E}_{\text {in }}$ to $0.5 \mathrm{E}_{\text {out }}, \mathrm{I}_{\mathrm{c}}=3.0 \mathrm{~A}$ | - | 1.5 | $\mu \mathrm{s}$ |

CAUTION: High-current tests are pulse tests or require heat sinking.


## TYPICAL APPLICATION

PRINT-HAMMER DRIVER


## POWER INTEGRATED CIRCUITS FOR MOTOR-DRIVE APPLICATIONS

IMPROVED SYSTEMS PERFORMANCE $l_{\text {and reliability, lower component counts, and }}$ reduced cost are among benefits offered by space-saving Sprague power interface ICs. Many of the following devices are specifically designed for motor-drive applications. The development of these devices is especially significant in view of the increasing use of
microprocessor-controlled servo and stepper motors.

Combining logic, power, and control in an integrated circuit requires special design techniques and experience. Sprague Electric has long been a leader in peripheral power interface technology.

## UCN-4204B AND UCN-4205B STEPPER-MOTOR TRANSLATOR/DRIVERS

UCN-4204B \& UCN-4205B INTEGRATED circuits drive permanent magnet stepper motors rated to 1.25 A and 30 V with a minimum of external components.

Internal step logic activates one or two of the four output sink drivers to step the load from one position to the next. The logic is activated when STEP INPUT ( pin 10 ) is allowed to go HIGH . Single-phase (A-b-C-D), two-phase (DA-AB-bC$C D$ ), or half-step (A-AB-B-BC-C-CD-D-DA) opera-
ion, and step-inhibit are selected by connections at pins 9 and 10 . The sequence of states is determined by the direction control (pin 14).

RECOMMENDED MAX. OPERATING CONDITIONS
Output Voltage, $\mathrm{V}_{\text {out }}$ (UCN-4204B) . . . . . . . . . . . . . . . . . 15 V
(UCN-4205B-2) . . . . . . . . . . . . . . . . 25 V
Output Current, $\mathrm{I}_{\text {out }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . 1.25 A
Logic Supply Voltage, V cc . . . . . . . . . . . . . . . . . . 4.5 V to 5.5 V
Input Voltage, $\mathrm{V}_{\mathbb{N}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.5 V

L/R STEPPER-MOTOR DRIVE


## UDN-2953B AND UDN-2954W FULL-BRIDGE MOTOR DRIVERS

T$\checkmark$ HE UDN-2953B AND UDN-2954W are designed for bidirectional, chopped-mode current control of d-c motors with peak start-up currents as high as 3.5 A . The output-current limit is determined by the user's selection of a sensing resistor. The pulse duration is set by an external RC timing network. The chopped mode of operation is characterized by low power-dissipation levels and maximum efficiency.

Internal circuit protection includes thermal shutdown with hysteresis, output transient-suppression diodes, and crossover current protection.

The UDN-2953B is supplied in a 16 -pin DIP with heat-sink contact tabs. The UDN-2954W, with increased allowable package power dissipation, is supplied in a 12 -lead single in-line power tab package. In both case styles, the heat sink is at ground potential and needs no insulation.

## RECOMMENDED MAX. OPERATING CONDITIONS

Motor Supply Voltage, $\mathrm{V}_{\mathrm{BB}}$ ..... 7.5 V to 50 V
Continuous Output Current, $\mathrm{I}_{\text {out }}$. ..... $\pm 2.0 \mathrm{~A}$
Peak Output Current, I ${ }_{\text {op }}$. ..... $\pm 3.5 \mathrm{~A}$
Logic Supply Voltage, $\mathrm{V}_{\text {cc }}$ ..... 4.5 V to 15 V
Input Voltage, $\mathrm{V}_{\mathbb{I}}$ ..... 24 V


## UDN-2878W AND UDN-2879W QUAD DARLINGTON SWITCHES

THE UDN-2878W AND UDN-2879W drive motor windings at up to 200 watts per channel. The integrated circuits include transient-suppression diodes and input logic that is compatible with most TTL, LS TTL, and 5 V CMOS. The 12-pin single in-line power-tab package allows maximum power-handling capability.

## RECOMMENDED MAX. OPERATING CONDITIONS

| Load Voltage, V ${ }_{\text {cc }}$ (UDN-2878W) | 35 V |
| :---: | :---: |
| (UDN-2879W) | 50 V |
| Continuous Output Current, $\mathrm{Ic}_{\mathrm{c}}$ | 4 A |
| Peak Output Current, $\mathrm{I}_{\text {cp }}$ | 5A |
| Logic Supply Voltage Range, , $\mathrm{V}_{\text {S }}$. | 4.5 to 7.0 V |
| Input Voltage, $\mathrm{V}_{\mathbb{N}}$ | $V_{s}$ |

## STEPPER-MOTOR DRIVE



## UDN-2965W-2 DUAL HIGH-POWER MOTOR DRIVER

THE UDN-2965W-2 INTEGRATED CIRCUIT drives stepper motors in the full-bridge configuration. It is a high-power, multi-function interface driver that combines sink and source drivers, gain and level shifting, thermal shutdown circuitry, and pulse-width modulated current control. Output current, threshold voltage, and hysteresis are preset or may be externally set by the user. The UDN-2965W-2 is also well-suited for use as a dual highpower hammer driver.

## RECOMMENDED MAX. OPERATING CONDITIONS

| Supply Voltage Range, $\mathrm{V}_{\text {cc }}$ | 50 V |
| :---: | :---: |
| Output Current, lour | 4.0 A |
| Input Voltage, $\mathrm{V}_{\mathbb{N}}$ |  |

BIPOLAR STEPPER-MOTOR DRIVE
(Pulse-Width Modulated)


Dwg. No. B-1538

## UDN-2993B DUAL FULL-BRIDGE MOTOR DRIVER

THE UDN-2993B MOTOR DRIVER contains two independent H-bridges capable of operating with load currents of up to 600 mA . An internally generated deadtime prevents potentially destructive crossover currents when changing load phase. Internal tran-sient-suppression diodes are included for use with inductive loads. Emitter outputs allow for current sensing in pulse-width modulated applications.

## RECOMMENDED MAX. OPERATING CONDITIONS

| Load Voltage Range, $V_{B B}$. | 10 V to 40 V |
| :---: | :---: |
| Output Current, $\mathrm{I}_{\text {out }}$ | $\pm 500 \mathrm{~mA}$ |
| Logic Voltage Range, $\mathrm{V}_{\text {D }}$ | 4.5 V to 5.5V |

2-PHASE BIPOLAR STEPPER-MOTOR DRIVE (Pulse-Width Modulated)

input A


Dwg. No. A-12,454

## UCN-5800A, UCN-5801A, UCN-5813B, AND UCN-5814B UNIPOLAR MOTOR DRIVERS

DRIVING UNIPOLAR motors is one of many successful applications for the UCN-5800A, UCN-5801A, UCN-5813B, and UCN-5814B BiMOS II latched sink drivers. Selected devices, for higher voltage operation, are available as the UCN-5813B-1 and UCN-5814B-1.

All devices contain CMOS data latches, CMOS control circuitry, high-voltage, high-current bipolar Darlington outputs, and output transient protection diodes for use with inductive loads.

The UCN-5800A is a direct replacement for the original UCN-4401A. The UCN-5801A replaces the UCN-4801A. With a 5 V supply, BiMOS II devices typically operate at data input rates above 5 MHz ; at 12 V , significantly higher speeds are obtainable. BiMOS III drivers, with output voltage ratings to 150 V , will be supplied as UCN-5900A and UCN5901A.


## RECOMMENDED MAX. OPERATING CONDITIONS

## Output Voltage, V our

UCN-5800A \& UCN-5801A . . . . . . . . . . . . . . . . . . . 35 V
UCN-5813B \& UCN-5814B . . . . . . . . . . . . . . . . . . 35 V
UCN-5813B-1 \& UCN-5814B-1 . . . . . . . . . . . . . . . 50 V
Continuous Output Current, I Iour
UCN-5800A \& UCN-5801A . . . . . . . . . . . . . . . . . . 350 mA
UCN-5813B \& UCN-5814B . . . . . . . . . . . . . . . . . . . 1.0 A
UCN-5813B-1 \& UCN-5814B-1 . . . . . . . . . . . . . . . 1.0 A
Logic Supply Voltage, $V_{D D}$. . . . . . . . . . . . . . . . . . 4.5 V to 12 V
Input Voltage, $\mathrm{V}_{\mathbb{I}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\mathrm{V}_{\text {DD }}$
UNIPOLAR STEPPER-MOTOR DRIVE


UNIPOLAR 2-PHASE DRIVE


## LINEAR MOTOR DRIVERS

POWER OPERATIONAL AMPLIFIERS are useful in driving voice-coil motors, linear servo motors, and ac and dc motors in a linear mode where motor speed or position is a direct function of a linear input signal. The operational amplifiers listed here are standard 'building block"' circuits providing almost unlimited application. The high-gain, high-impedance operational amplifier configuration allows many specialized input, output, and feedback arrangements.
All devices feature high output voltage swings, high input common mode range, high PSRR and CMRR. The unity-gain stable versions need no external compensation. Internal thermal shutdown circuitry protects these devices against output overloads. The dual amplifiers include programmable output current-sensing capability.
$\left.\left.\begin{array}{|c|c|c|c|c|c|c|c|}\hline \text { Part Number } & \text { Type } & \begin{array}{c}\text { Max. } \\ \Delta V_{s}\end{array} & \begin{array}{c}\text { Cont. } \\ \text { I }\end{array} \text { our }\end{array}\right) \begin{array}{c}\text { Peak } \\ I_{\text {Op }}\end{array}\right)$

POSITION SERVO

FROM $\mu \mathrm{P}$ CONTROL

$\mathrm{R} 4=\mathrm{R} 5=\mathrm{R} 6=\mathrm{R} 7$
R1, R2 DEFINE D-C GAIN
R3, C1 SELECTED FOR LOOP COMP.

TWO-PHASE, 60 Hz OSCILLATOR/MOTOR DRIVER


THREE-PHASE, 400 Hz OSCILLATOR/MOTOR DRIVER


## ULN-2074B AND ULN-2075B

 HIGH-CURRENT DARLINGTON SWITCHESTHE ULN-2074B AND ULN-2075B high-current Darlington switches contain four isolated drivers. With appropriate inputlevel shifting, these devices can be used in emitter-follower (cur-rent-sourcing) applications.

The X-drive circuit shown below operates in the full-step mode with two phases on in each position. X-drive is energy efficient and has better positional accuracy and hysteresis characteristics than conventional drive circuits.

RECOMMENDED MAX. OPERATING CONDITIONS
Motor Supply Voltage, VB
$\qquad$
ULN-2075B ..... 50 V
Output Current, I Iout
ULN-2074B ..... 1.25 A
ULN-2075B ..... 1.5 A
Input Voltage, $\mathbb{V}_{\mathbb{N}}$
ULN-2074B ..... 30 V
ULN-2075B ..... 50 V

## X-DRIVE MOTOR CONTROL



## UDN-2941B QUAD HIGH-CURRENT SOURCE DRIVER

THE UDN-2941B high-current source driver has four independent emitterfollower drivers, associated input-level shifting, and output transientsuppression diodes. Special circuit design techniques result in reduced outputsaturation voltages, and improved output-switching speeds. These two characteristics allow the UDN-2941B driver to operate high-current inductive loads at maximum efficiency.

Where increased package power dissipation ratings are required, the modified bat-wing "B" package with a copper lead frame allows the attachment of an inexpensive heat sink. The heat sink is at ground potential and needs no insulation.

## RECOMMENDED MAX. OPERATING CONDITIONS

Motor Supply Voltage, V $_{\text {BB }}$ ..... 12 Vto 30 V
Continuous Load Current, Iour
UDN-2941B ..... $-1.5 \mathrm{~A}$
ULN-2068B ..... 1.25 A
ULN-2069B ..... 1.5 A
Input Voltage, $V_{\mathbb{N}}$ ..... 12 V

FULL-BRIDGE MOTOR DRIVER (One of Two Windings Shown)


## UDN-2952B AND UDN-2952W FULL-BRIDGE MOTOR DRIVERS

THE UDN-2952B AND UDN-2952W power drivers provide bidirectional control of d-c motors operating with peak start-up currents as high as 3.5 A . These integrated circuits include extensive circuit protection. Both drivers have adjustable short-circuit protection, a thermal shutdown network that disables the motor driver if package power dissipation ratings are exceeded, and internal diode transient suppression.

## RECOMMENDED MAX. OPERATING CONDITIONS

Motor Supply Voltage Range, $\mathrm{V}_{\text {BB }}$ ..... 4.5 V to 40 V
Continuous Output Current, I Iour ..... $\pm 2.0 \mathrm{~A}$
Logic Supply Voltage Range, $V_{D D}$ ..... 4.5 V to 13.5 V

## FULL-BRIDGE DC MOTOR DRIVE



## BIPOLAR STEPPER-MOTOR DRIVE



NOTES:

1. This is not a bipolar, pulse-width modulated application.
2. Resistor $R_{s}$ sets the maximum allowable output current for protection against crossover currents and short circuits. $R_{S}=0.6 / /_{\text {LIMT }}$.

## UDN-2935Z AND UDN-2950Z HIGH-CURRENT BIPOLAR HALF-BRIDGE MOTOR DRIVERS

$\mathrm{T}_{\mathrm{a}}^{\mathrm{H}}$HE UDN-2935Z AND UDN-2950Z ICs are monolithic half-bridge motor drivers in power tab TO-220 style packages. The circuits combine sink and source drivers with diode protection, gain and level shifting systems, and a voltage regulator for single-supply operation. They are designed for servo-motor drive applications using pulse-width modulation.

The PWM drive mode is characterized by minimal power dissipation requirements and allows the output to switch currents of 2 amperes. Output d-c current accuracies of better than $10 \%$ at 100 kHz can be obtained.

The UDN-2935Z and UDN-2950Z may be used in pairs (full-bridge) to drive d-c stepper motors or brushless d-c motors.

Either power driver may also be used in stepper motor bipolar bridge circuits as, for example, with the Sprague UCN-4202A or UCN4204B stepper motor translator/drivers.

## RECOMMENDED MAX. OPERATING CONDITIONS

Supply Voltage, $\mathrm{V}_{\text {s }}$. . . . . . . . . . . . . . . . . . . . . 8.0 V to 35 V

Peak Output Current, Iop . . . . . . . . . . . . . . . . . . . . . . $\pm 3.5 \mathrm{~A}$
Input Voltage, $\mathrm{V}_{\mathbb{N}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.5 V

FULL-BRIDGE DC SERVO-MOTOR DRIVE


## 3-PHASE BRUSHLESS DC MOTOR CONTROL

 (Using Sprague Hall Effect Sensors)

4

## UDN-2933B AND UDN-2934B 3-CHANNEL HALF-BRIDGE MOTOR DRIVERS

THE UDN-2933B AND UDN-2934B integrated circuits are specifically designed for three-phase, bipolar brushless d-c motor applications. Saturated drivers provide for low out-put-voltage drops at maximum rated current. The two devices differ orly in input logic levels: The UDN-2933B is for use with TTL and 5 V CMOS. The UDN-2934B is intended for use with 12 V CMOS. Both devices have a common enable function, independent inputs, internal
transient suppression, and tri-state outputs allowing them to be used in diverse applications.

## RECOMMENDED MAX. OPERATING CONDITIONS

Motor Supply Voltage Range, $\mathrm{V}_{\text {BB }} \ldots \ldots . \ldots . . .$.
Output Current, Iov . .......................... . $\pm 800 \mathrm{~mA}$
Logic Supply Voltage Range, $V_{c c}$

> UDN-2933B.
4.5 V to 5.5 V

10 V to 13.5 V

## 3-PHASE BRUSHLESS DC MOTOR DRIVE

|  |  |  |  |  |  |  | Driver Inputs |  |  |  | Motor | Electrical |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 2 | 3 | 4 | 5 | 6 | Current | Degrees |  |  |  |  |  |
| Low | High | High | Low | High | Low | AB | 0 |  |  |  |  |  |
| Low | High | High | Low | Low | High | - CA | 60 |  |  |  |  |  |
| High | Low | High | Low | Low | High | BC | 120 |  |  |  |  |  |
| High | Low | High | High | Low | Low | $-A B$ | 180 |  |  |  |  |  |
| High | High | Low | High | Low | Low | CA | 240 |  |  |  |  |  |
| High | High | Low | Low | High | Low | $-B C$ | 300 |  |  |  |  |  |



## SWITCHING INDUCTIVE LOADS WITH POWER INTERFACE ICs

Integrated circuits that carry both logic and bipolar power devices - whether for driving print hammers, servos, steppers, relays, or brushless dc motors - are going a long way toward consolidating industrial-control electronics. Though these power interface ICs greatly simplify the system designer's task, they must be implemented carefully when they operate an inductive load.

To do so, the engineer must fully understand how the device's fundamental specifications relate to that inductive load, ensuring that the chip's breakdown limits are never exceeded. For example, the designer must be able to distinguish between the vaguely similar but quite different output-voltage specifications and know how to clamp transients since they cannot be prevented. The limitations and idiosyncrasies of ever-present parasitic elements also need to be well understood if the device is to operate flawlessly.
The biggest roadblocks to successful circuit design are two frequently misunderstood specifications. The first is the power interface chip's maximum output voltage, $\mathrm{V}_{\text {CEX }}$. In most cases, this parameter approximates $\mathrm{V}_{\mathrm{BR}(\mathrm{CBO})}$, the minimum collector-base breakdown voltage with the emitter lead open. The actual designation would be $V_{\text {Bricex) }}$, which denotes that there is a standard resistance in the emitter lead. It should not be exceeded at any time, especially if the load is inductive.

The maximum collector-base breakdown value for a given IC is confirmed by applying a voltage to the device's output to measure its maximum

[^35]leakage current, which is specified in the data sheet. Operating any load above the voltage that may produce the maximum leakage current is thus unsafe. Even with resistive loads, the user may encounter occasional trouble if the load line is steep. Trouble occurs because the line may cross the point equal to the minimum collector-emitter sustaining voltage.
The second fundamental specification, $\mathrm{V}_{\mathrm{CE} \text { (sus), }}$, is the greatest voltage that the chip can sustain under worst-case conditions. This limit is determined by the minimum collector-emitter voltage


1. The limits of power interface chips are more likely to be exceeded when operating inductive loads due to the reactive voltages generated by switching. Also, the collector-emitter potential may be above the supply voltage. Thus designs must ensure the dc operating voltage stays below the device's minimum sustaining voltage, $V_{C E \text { sus, }}$ for a given quiescent load current. In no case should its maximum output voltage, $V_{C E X}$, be exceeded.
for a specified output current. It can also be measured with a coil dump test, in which the IC's output is switched off and its output voltage measured. Generally, the first test is done at $5 \%$ to $10 \%$ of the nominal output current for a given application. The coil test is often run at a high output current and for a specified inductance. Either of these conditions will satisfactorily confirm a device's minimum output-sustaining voltage.

Switching inductive loads with interface ICs, then, demands careful attention to both the device's load line and the guaranteed outputsustaining voltage. With inductive loads, reactive voltages often greatly exceed the source voltages when the chip is switched off (Fig. 1). The source voltage is clamped off to a safe value with flyback diodes that are effectively shunted across the inductive load and are often internal to the device. Without such protection, or that offered by resistorcapacitor snubbing networks, the high voltage that results from switching the coil will likely damage or destroy the device. Unfortunately, internal protection alone is often insufficient, and external clamping circuitry must be added.

Of great concern to the designer is that insufficient output protection may result in gradual and thus hard to detect - secondary breakdown. Particularly hardy power interface chips may seem to stand up well to occasional transients in excess of 100 V for a load supply voltage of 12 V ; that is, until they suddenly fail.

When fast switching is a must, it is generally only achieved with a circuit that allows the output voltage to rise fast and exceed the supply voltage. For such approaches, other schemes must be used. Typically, both external Zener diodes and resistors should be employed. Together, they furnish inexpensive protection. Zener diodes, however, are often used alone.

## DROPPING THE RESISTOR

The reason for this apparent omission is obvious once it is realized that the flyback voltage is not only a function of current and resistance but also of the number of outputs switching off at any time. Only well-defined or simultaneous switching sequences are suitable for resistors; without either, the magnitude of the voltage transient produced
is difficult to determine. Some industrial timing circuits may be both low-speed and predictable; unfortunately, random switching is the rule rather than the exception.

2. Arranging a Zener diode network in series to clamp a power interface chip's output allows its flyback voltage to rise above the supply voltage, enabling the device to be turned off faster (a). When poorly regulated supply voltages power a circuit that drives multiple devices whose voltage transients exceed the chip's capability, a parallel configuration is preferred (b).

Zener diodes, on the other hand, do not suffer from that limitation. The voltage rating for a series arrangement (Fig. 2a) is determined by:

$$
V_{z}=V_{\text {CE(sus) }}-V_{\text {SUPPLY }}-V_{F}
$$

where $\mathrm{V}_{\mathrm{F}}$ is the diode's forward voltage drop. Thus for an IC with a sustaining voltage of 35 V , a 15 V supply, and a diode drop of 2 V , the maximum Zener value is 18 V . For designs that use many power ICs for multiple loads, it is often practical to work with multiple Zener diodes with lower power and maximum current ratings. That avoids the cost of power devices and sidesteps their need for heat sinks.
Zener diodes can be placed in parallel across the output as well (Fig. 2b). In this case, the Zener voltage must be slightly below the minimum sustaining voltage. Automotive systems, for one, typically employ internal 30 V to 35 V clamps in their interface chips because such operations as "jump starting" two or three 12 V batteries precludes the series approach. A setup exhibiting an unregulated supply voltage, which varies con-
siderably, may also necessitate the parallel clamping approach.

Beyond staying within the chip's maximum voltage rating, the designer's second major concern is avoiding problems created by inherent parasitic elements. In the early days of the TTL device and its gold-doped low-resistivity silicon, parasitic problems were virtually non-existent. (Adding gold to improve circuit speed effectively killed parasitic elements.) Linear bipolar ICs and a wider range of power loads make parasitic concerns much more of an issue. The vast majority of today's chips are junction-isolated ICs and they all demonstrate such unwanted by-products inherent in their fabrication processes.

The most common parasites pertaining to inductive loads are the vertical PNP and lateral NPN transistors that are created by a device's protection circuitry. The internal flyback diode of a power interface chip, for instance, becomes a low-gain transistor (Fig. 3).

Most circuits are not affected by this parasitic transistor, unless the switching frequency is above the audio range. Curiously enough, many of the problems are related to power dissipation. The parasitic transistor often draws considerable power, thus raising the chip's temperature, even when the transistor's gain is below unity.

## MINIMIZING THE PROBLEM

Where practical, lowering the supply voltage and decreasing the pulse repetition rate will minimize the trouble. When high switching rates and maximum source voltages are necessary, the best technique is to place a discrete diode across the devices' output stage, between collector and the supply line (or to ground if Zener clamping is used). A discrete diode, with its lower forwardvoltage drop, effectively shunts the flyback diode and will conduct most of the current during clamping.

Less troublesome, but still of concern, are the lateral parasitics that may cause circuit anomalies and malfunctions. In many stepper motors particularly, the transformer action of the motor windings produces undesirable substrate currents into the IC. In effect, a negative voltage is applied at the device's output, and current is injected into its substrate.

The problem is exacerbated by the IC's junction isolation, which produces a parasitic transistor across the isolation diodes (the transistor's base lead is connected at their junction). Frequently, current injected into the device's output is sufficient to create formidable substrate currents, thus turning all lateral transistors on.

As a result, the device's leakage current may increase, and the chip may be inadvertently activated. In extreme cases, positive feedback causes the IC to destroy itself. Circuits employing small low-current stepper motors are not generally a problem, since the substrate current is seldom sufficient to turn on the transistor. In high-current applications, however, putting a discrete diode across the output device's collectorground junction will cure the problem.

A parasitic diode exists at the input circuit to most power interface chips. In many instances, it may hinder circuit operation when a negative voltage is applied to the input, since substrate currents may be created. Connecting a discrete backbiased diode directly between input and ground diverts current away from the substrate. Provisions should be made, though, for limiting the current if the input state is to be pulled to voltages well below ground.


[^36]
## TURNING IT OVER

Employing power interface ICs to drive motors demands adherence to four basic design rules. First, if the device is without internal protection, diodes must be added to clamp both positive and negative overshoots caused by inductive loads. Second, if the device is protected with internal clamps, external diodes could be added. That not only serves as insurance but eliminates the effects of parasitic elements, which occasionally trigger or even destroy the chip. Third, in balanced drive arrangements, complementary input signals should be appropriately skewed. Doing so avoids crossover currents that may cause excessive heating and reduce available output current. Finally, when it is unclear if the interface chip furnishes suitable drive to the motor - or if it is difficult to damp the effects of parasitics at high outputs discrete bipolar transistors and appropriate clamping may be the solution. The transistors driven by the chip, in turn power the motor.

Consider a dc motor circuit driven by a 1.5 A quad Darlington device that uses four discrete diodes for protection and commutation (Fig. 4a). The configuration, which employs a so-called
bipolar, or bridge arrangement, allows the motor to turn either clockwise or counterclockwise.

## HALF-BRIDGE OPERATION

Alternatively, the half-bridge motor driver run by a pair of chips also makes possible bipolar operation (Fig. 4b). Further, speed is controlled by a pulse-width-modulated waveform. Clamping diodes on either side of the motor take care of the problems caused when the motor changes direction. And with minimal modification, the driving circuitry accommodates ac motors as well. More specifically, no clamping diode is required between pin 4 of each device and ground. The designer need only build circuitry to control the speed of the motor; no circuitry for defining its direction is required. As before, pins 2 and 5 of each device accept complementary driving signals.

Where intermediate, or discrete, bipolar transistors drive a dc motor, it is always best to install any clamping or commutating diodes close to the motor itself. Otherwise, inductive undershoots or overshoots may find their way through the transistors, triggering or damaging them or the power interface chip.


[^37]
## AN INTEGRATED 3-PHASE BRUSHLESS DC MOTOR DRIVER

Three-phase brushless dc motors are especially useful because they have no brushes to make noise, dust, or wear out. The brushes of a conventional motor have been replaced by position sensors, usually Hall effect or optical devices. These sensors detect the rotor position with respect to the stator windings. This information is used to drive the windings in a sequence synchronized with the rotor position, called commutation. To use a three-phase brushless motor usually requires custom ICs to perform the commutation, and discretes for drivers. Then, to control the motor current, and with it speed and torque, requires pulse width modulation circuitry. All this adds up to many components and an expensive solution.

Now, due to progress in integrated power technology, all of the functions needed to drive three phase brushless motors can be performed by one chip. The UDN-2936W incorporates Hall effect sensor decoding logic, power outputs capable of driving 2 A continuous at 50 V , PWM current limiting, direction control, dynamic braking, and integrated protection features. This device can be used to provide a simple, inexpensive, and reliable solution to the problem of driving brushless dc motors.

## Overall Chip Structure

The UDN-2936W is made up of five sections, namely the commutation logic, output drivers, current limiting, direction and braking, and thermal shutdown. All logic and power functions utilize only bipolar processing, which allows for high power with an efficient use of die area.

## Motor Commutation

In a three-phase motor, winding current must be synchronized to rotor position to run the motor efficiently, i.e., with unidirectional torque. Hall effect
sensors detect rotor position, which must be decoded to drive the coils in the proper sequence. Hall effect sensors produce low level differential analog outputs. Today's Hall effect ICs amplify this signal 86 make it easier to use. These Hall effect ICs produce either large signal ac linear waveforms, or open collector digital signals. The UDN-2936W is compatible with both types of Hall effect IC (pull-up resistors are needed for open collector digital Hall effect ICs).


Figure 1
Position of the Hall effect sensors determines the decoding sequence to produce the correct driving waveforms for each motor. The decoding sequence programmed into this device is based on Hall effect cells 60 electrical degrees apart. This 60 degree se-
quence is one of the most common used in the industry. The truth table and timing waveforms found in Figure 1 illustrate how the Hall cell inputs, driving output waveforms, and motor currents states are interrelated. Motors with other commutation sequences can typically be accommodated by inverting one of the position inputs.

## Chopping Current Control

The current limit technique chops the source drivers to control the load current level. The maximum current and percentage ripple, or hysteresis, can be programmed by the user or left to internal default values. Source chopping produces a continuous sense voltage (see Figure 2), so this voltage is an accurate representation of load current, even during recirculation. Also, chopping only the sources produces a fast current charge-up and a slower current decay. This occurs because of the different voltages across the coil in both states, and results in a controllable current waveform. The chopping method functions as follows: When the current reaches Ilim, the source is disabled and the current recirculates through a sink driver and clamp diode. The motor current decays a fixed percentage, the source is enabled again, and the cycle repeats. The internal sense voltage comparator has a limited bandwidth that essentially filters out noise on the sense pin to prevent erroneous chopping.


Figure 2
The limiting current level and hysteresis are determined by the user or left to internal defaults. Figure 3 illustrates these values in a typical output current waveform. A voltage divider on the $\mathrm{V}_{\text {ref }}$ pin sets the external $\mathrm{V}_{\text {ref }}$. If set above 2.5 V , the internal $\mathrm{V}_{\text {ref }}$ is used. Whether $\mathrm{V}_{\text {ref }}$ is set internally or externally,
$\mathrm{V}_{\text {ref }} / 10$ is the limiting threshold on $\mathrm{V}_{\text {sense }}$. The default limiting can be programmed by:

$$
\operatorname{Ilim}=\frac{.25 \mathrm{~V}}{\mathrm{R}_{\text {sense }}}
$$

Default hysteresis is set at $7.5 \%$. For a $\mathrm{V}_{\text {ref }}<2.5$ V , the limiting threshold is the following:

$$
\operatorname{llim}=\frac{\mathrm{V}_{\text {ref }}}{10 * \mathrm{R}_{\text {sense }}}
$$

In this case, hysteresis is created by drawing 200 $\mu \mathrm{A}$ from the resistor divider when the sources are chopped, lowering the limiting threshold a certain percentage. The sources turn back on when the sense voltage decays to the new lower threshold. Hysteresis is given by this expression:


Figure 3A


Figure 3B
The hysteresis current source, $\mathrm{V}_{\text {ref }}$ voltage divider, and current limiting equations can be found in Figure 4. The tables in Figure 5 aid in selecting values for R1 and R2.


Figure 4
The internal and external current limit settings can be used together to start a motor with a high regulated current, and run it at a lower regulated current. To do this, $\mathrm{V}_{\text {ref }}$ must be tied above 2.5 V when the motor starts, and the $V_{\text {ref }}$ divider switched in after start-up (see Figure 6).



Figure 5


Figure 6

## Outputs

The output section consists of three half-bridges capable of sourcing or sinking 2 A continuously at a saturation voltage of less than 2 V per driver. They are built to sustain at least 50 V . Source and sink clamp diodes are included to provide a current path during commutation and chopping. These are high-
performance substrate isolated diodes that virtually eliminate the wasteful parasitic substrate currents of conventional diodes. The drivers, both source and sink, are bipolar double level metal Darlingtons.

## Direction and Braking

The direction control allows the motor to be reversed even while running. When direction changes polarity, the state of the outputs is reversed, i.e., if the source was ON , the sink will turn ON , and vice versa. Because the turn off times are longer than the turn on times, the drivers turning ON must be delayed by a precise amount to prevent potentially destructive crossover currents. This delay is generated internally.
The brake function uses the back EMF of the motor to brake it dynamically. The windings are effectively "shorted" together through sink drivers and clamp diodes.

## Thermal Shutdown and Power Dissipation

The thermal shutdown feature protects the IC from overheating. This circuit turns OFF all drivers at about $165^{\circ} \mathrm{C}$, and allows the device to cool down approximately $25^{\circ}$ before turning ON again.


Figure 7


Figure 8

The device is packaged in a 12 pin power SIP that has a large copper tab for excellent heat dissipation. The design of the tab, and the fact that it is at ground, make the package easy to use with a heat sink. The maximum allowable power dissipation in $25^{\circ} \mathrm{C}$ ambient air without a heat sink is 5.2 W . With minimal heat sinking, dissipation greater than 10 W can be accomplished. See Figure 7 for more information on power ratings.

## Application

The application shown in Figure 8 is a simple one illustrating the use of the UDN-2936W in an open loop situation with bi-level current limiting. The motor uses digital open collector Hall cells such as the Sprague UGN-3013T, so pull-up resistors are required. Three $1 \mathrm{k} \Omega$ resistors pull up the Hall IC outputs to a 5 V supply, the same one needed to power the Hall effect ICs themselves. If the motor is equipped with linear Hall effect ICs, such as the Sprague UGN-3503U, then there is no need for pullup resistors on the inputs. These Hall effect sensors have a quiescent output voltage of 2.5 V , and emitter follower outputs. The UDN-2936W has a regulated internal 2.5 V reference designed to make the inputs compatible with those linear Hall effect sensors. The 5 V supply is also used as a reference in the current
limiting for the $\mathrm{V}_{\text {ref }}$ resistor divider. Choosing $\mathrm{R}_{\text {sense }}$ $=0.1 \mathrm{ohm}$ results in internal default limiting current of 2.5 A , and $7.5 \%$ ripple. This internal limiting is active when Q1 is off. R1 and R2 form a resistor divider, when Q1 is on, to apply 1 V to the $\mathrm{V}_{\text {ref }}$ input, producing 1 A of regulated running current and $5 \%$ ripple. Typically, Q1 would be off during start-up, giving 2.5 A of regulated start-up current, and then turned on to provide 1 A of running current. The values of R1, R2, and $\mathrm{V}_{\text {sense }}$ can be calculated using the circuit and equations of Figure 5, or the tables of Figure 6.

The motor speed is controlled by the current limiting. For a given load, speed is proportional to torque, and torque is proportional to motor current. Subsequently, the motor speed can be controlled through $\mathrm{V}_{\text {ref }}$.

## Conclusion

Smart power integrated circuits have come a long way in the past few years in solving numerous motor driving problems. The UDN-2936W is one example of how integrated monolithic devices can replace a drive circuit of many components with one reliable component. Also evident is the fact that bipolar transistors continue to provide economic solutions in the high current application.

## POWER OP AMP APPLICATIONS

Sprague monolithic power operational amplifiers meet many high-current design challenges. The Series ULN-3750 high-gain, high-current operational amplifiers are used in power-driver applications such as servo-positioning systems (e.g., voice-coil motors for disk drives), dc motors, single-phase and multiphase motor-drive circuits, linear regulators, and in many other applications that, in the past, have required power buffers driven by conventional operational amplifiers.

Linear motor drivers will inherently produce lower electrical noise levels than their fast-switching digital counterparts. Linear position servos usually achieve substantially higher resolution and are capable of faster response than digitally controlled stepper motors. Series ULN-3750 offers increased outputvoltage swing and high output-current drive, high gain as well as unity-gain stability and the capability
to sense load currents without need ot the usual level-shifting or sense circuitry.

The operational amplifiers in this family of ICs provide peak push-pull output currents as high as $\pm 3.5 \mathrm{~A}$, making them suitable for applications in which both current sourcing and current sinking are needed. As illustrated in the examples that follow, some of the op amps allow avery high output swing. They also provide overload and thermal protection under a variety of fault conditions.
Attention to thermal design in IC layout has minimized temperature-induced degradation of parameters while maximizing output-power capability. Single power op amp drivers are furnished in power-tab TO-220 packages (ULN-3751Z). Dual units are supplied in 12 -pin single in-line packages (ULN-3753W and ULN-3755W) and in low-cost standard DIPs with heat-sink tabs (Series ULN$3750 B$ ).

## SERIES ULN-3750 POWER OP AMPS

| Device | Type | Peak <br> Current Output | Short-Circuit <br> Protection | Thermal <br> Protect | Boost <br> Voltage | Functional <br> Compensation | Pupply Span | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ULN-3751Z | Single | 3.5 A | - | Yes | - | Internal | 6 V to 30 V | 5-Pin TO-220 <br> Power-Tab SIP |
| ULN-3753W | Dual | 3.5 A | Yes | Yes | - | External | 6 V to 40 V | 12 -Pin <br> Power-Tab SIP |
| ULN-3753B | Dual | 3.5 A | Yes | Yes | - | External | 6 V to 40 V | 16 -Pin Batwing <br> DIP |
| ULN-3755W | Dual | 3.5 A | Yes | Yes | Yes | Internal | 6 V to 40 V | 12 -Pin <br> Power-Tab SIP |
| ULN-3755B | Dual | 3.5 A | Yes | Yes | Yes | Internal | 6 V to 40 V | 16 -Pin Batwing <br> DIP |

[^38]
## BRUTE FORCE AND SMALL SIGNALS

Both classical small-signal op amps and bruteforce boosters must possess two attributes: they must have true differential (inverting and noninverting) inputs. Second, to minimize errors and drifts in closed-loop configurations, they must have high open-loop gain. Frosting-on-the-cake includes low offset voltage and drift, unity-gain stability, high output swing, large common-mode input range, high common-mode rejection, short-circuit protection, and a thermal-shutdown feature.

Sprague Series ULN-3750 offers all these features, and more. Consider the input section. The circuit is a classic op amp input stage found, for example, in many operational amplifiers with little power-handling capacity. The use of PNP input transistors allows the application of input voltages ranging from about 0.5 V below ground to approximately three base-emitter drops below the positive supply voltage. The ability to use ground-level input voltages is an important consideration. It allows the op amp to be easily operated from a single supply, where the input source is often referenced to ground.

The two capacitors shown in the input-circuit

INPUT STAGE


Dwg. No. W-115
schematic provide compensation with adequate phase-gain margins to allow operation for closedloop gains as low as 1 . Note the graph of the amplifier's gain and phase characteristics as functions of frequency (noninverting test circuit, $A_{v}=1000$ ). It exhibits a smooth, 6 dB per octave rolloff to frequencies as high as 1 MHz , and an approximate $20^{\circ}$ phase margin at unity gain.

In the amplifier's output stage, the output transistors are completely protected from inductive kickback voltages by clamping diodes built into the chip. The clamp diodes are capable of handling currents equal to the rated capacity of the output sink/source transistors. The output transistors are connected in a quasi-complementary configuration. The lower sink transistor can provide output voltages as low as ground plus one saturation drop. The current-sense terminals can be used to impart a transconductance characteristic to the amplifier, or simply to provide a separate power output ground and minimize output-to-input feedback through a common ground resistance.

GAIN AND PHASE CHARACTERISTICS


Dwg. No. W-116

## OUTPUT STAGE



Dwg. No. W-117

## BOOST TO BOOTSTRAP

The boost terminal is a unique feature of the ULN-3755B and ULN-3755W. It increases the amplifier's available output-voltage swing by 1 V to 2 V , depending on output current, by allowing the upper source transistor to saturate (an impossibility with the usual emitter-follower lacking the boost feature). To take advantage of the boost capability, use a boost-terminal voltage that is about 3 V higher than the positive load supply voltage. The boost function allows the amplifier
to be bootstrapped in ac applications by its own output or by another ac output.
The specifications shown below for the ULN-3755W apply to operation with $\pm 6 \mathrm{~V}$ supplies, at an ambient temperature of $+25^{\circ} \mathrm{C}$. Not shown are the amplifier's absolute maximum ratings: 40 V supply span, $\pm 3.5 \mathrm{~A}$ peak repetitive current, and 20 W allowable package power dissipation (with $3^{\circ} \mathrm{C} / \mathrm{W}$ heat sink and $+25^{\circ} \mathrm{C}$ ambient).

The Series ULN-3750 currently is comprised of six types. Considering allowable package power dissipation ratings, continuous output currents to $\pm 1 \mathrm{~A}$ are recommended for the 16-pin batwing DIPs (suffix " $B$ "). Applications with ratings to $\pm 2.5$ A require the TO-220 or 12-pin single in-line power tab packages (suffix " $Z$ "' and 'W" respectively). All 5 types provide thermal shutdown at high junction temperatures. All are unity-gain stable. Pin count essentially dictates the features available with the various units. For example, the dual amplifiers lacking the boost capability (ULN-3753B/W) offer compensation pins for tailor-* ing the operational amplifiers' frequency characteristics to specific applications. The single ULN-3751Z provides neither boost nor compensation options, due to the 5 -pin limitation, but is unity-gain stable.

## ULN-3755W DUAL POWER OP AMP

## TYPICAL ELECTRICAL CHARACTERISTICS

| Characteristic | Test Conditions* | Typical Value |
| :---: | :---: | :---: |
| Quiescent Current, $+I_{s}$ $l_{\text {Booss }}$ | No Load | 70 mA |
|  | $V_{\text {Booss }}=9 \mathrm{~V}$, No Load | 7.0 mA |
| Input Offset Voltage | $\mathrm{V}_{\text {Ouf }}=0 \mathrm{~V}$, No Load | 2.0 mV |
| Input Bias Current | $V_{\text {Out }}=0 \mathrm{~V}$ | 80 nA |
| Input Offset Current | $\mathrm{V}_{\text {Out }}=0 \mathrm{~V}$, No Load | 10 nA |
| Open-Loop D-C Gain | $\mathrm{f}=0 \mathrm{~Hz}$ | 100 dB |
| Slew Rate | $\mathrm{V}_{\mathrm{w}}=0.2 \mathrm{~V}$ Step | $1.0 \mathrm{~V} / \mathrm{\mu s}$ |
| Output Swing | $\mathrm{V}_{\text {Boost }}=6 \mathrm{~V}, \mathrm{I}_{\text {OUT }}= \pm 1 \mathrm{~A}$ | 9.5 Vpp |
|  | $\mathrm{V}_{\text {Boost }}=9 \mathrm{~V}, \mathrm{l}_{\text {OUT }}= \pm 1 \mathrm{~A}$ | 10.5 Vpp |
| Power-Supply Rejection | Either Supply | 80 dB |
| Common-Mode Rejection |  | 85 dB |

${ }^{*} \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{TAB}} \leq+70^{\circ} \mathrm{C},+\mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\text {Boost }}=+6 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=-6 \mathrm{~V}$ (unless otherwise specified).

# CAREFUL THERMAL DESIGN WRINGS WATTS FROM ICs 

Power ICs are now capable of delivering tens of watts of power. It is easy to obtain such power from an IC when the device is mounted in a metal can with low thermal resistance. Moreover, it is easy to provide heat sinking for such a package. Metal packages, however, are expensive. The challenge is to develop inexpensive plastic packaging that also provides a way to keep junction temperatures at a safe level.

What's a safe level? At the moment, the prevailing industry standard for maximum junction temperature is $+150^{\circ} \mathrm{C}$. However, using any temperature as a reference, an IC's expected lifetime roughly doubles for every $10^{\circ} \mathrm{C}$ reduction in junction temperature. Note, too, that such circuit parameters as leakage current suffer significant degradation at high temperatures.

The most widely accepted IC package is the dual in-line package (DIP). Without special enhancements, though, the standard DIP is woefully inefficient for thermal transfer. The package itself provides ajunction-to-ambient thermal resistance as high as $125^{\circ} \mathrm{C} / \mathrm{W}$. This figure assumes the use of a Kovar lead frame and, since the lead frame is the main carrier of heat from the IC to the outside world, changing the material to copper reduces the thermal resistance to about $60^{\circ} \mathrm{C} / \mathrm{W}$. All Sprague power operational amplifiers have copper lead frames and heat sinks.

Limiting the junction temperature to $+150^{\circ} \mathrm{C}$, the $60^{\circ} \mathrm{C} / \mathrm{W}$ figure allows a worst-case (still air) package power dissipation of 1.33 W at $+70^{\circ} \mathrm{C}$. Unfortunately, this power figure is still inadequate for many modern power applications.

## HIGH-POWER SIPs

For high-power applications, power ICs use single in-line packages similar to the TO-220, universally used for power transistors. The 5-pin ULN-3751Z uses such a package. Its maximum junction-to-tab thermal resistance is $4.0^{\circ} \mathrm{C} / \mathrm{W}$. The ULN-3755W dual power op amp is housed in a similar, but wider, package. Exhibiting $3^{\circ} \mathrm{C} / \mathrm{W}$ maximum junction-to-tab thermal resistance, the IC can dissipate as much as 26 W at a tab temperature of $+70^{\circ} \mathrm{C}$.

## ISOTHERMAL DESIGN CUTS GRADIENTS

Chip temperatures inevitably rise in high-power applications. Even with ideal packaging, the thermal resistance of the silicon chip itself will result in a temperature gradient across the chip. In linear circuits such as these op amps, the worst effects can arise from unequal heating on the chip's surface.

It is important to position input transistors as far as possible from the heat-generating output devices. What is less obvious is the need to arrange the high-


16- PIN BATWING ‘B’ PACKAGE


5 - PIN TO-220 'Z' PACKAGE


12 - PIN SINGLE IN-LINE 'W' PACKAGE


Dwg. No. W-118

## ISOTHERMAL DESIGN

gain input stages so as to minimize the effects of any temperature differences between them. For example, unequal junction temperatures in the amplifier's input transistors can cause large offset-voltage and offset-current shifts.
As shown in the chip drawing and schematic, cross-coupling of the input stages cancels differences in the low-level transistors' junction temperatures. It is also necessary to lay out the stage's associated resistors to minimize temperature gradients. In this case, all input-stage resistors are arranged in the same epitaxial tub (and in the same direction) to ensure that all resistors are equally affected by the unavoidable heating.

## A CASE STUDY

Note the isothermal lines shown in the chip drawing. $Q_{25}$ and $Q_{26}$ are at equal temperatures; these two current-mirror transistors must have the same
base-emitter voltages. It's a different story, however, for $Q_{21}$ and $Q_{22 .}$. They lie farther away from the power section, and layout considerations have made it impossible to keep them at equal temperatures. The same problem also exists for $Q_{20}$ and $Q_{23}$. For the purposes of illustration, assume that a dissipationinduced temperature rise causes the base-emitter voltage of $Q_{25}$ and $Q_{26}$ to drop by 3 mV . Transistor $Q_{22}$ is slightly cooler and suffers a $V_{B E}$ decrease of 2 mV while the comparable $\mathrm{Q}_{21}$ drop is only 1.5 mV . Finally, $Q_{20}$ and $Q_{23}$ exhibit $V_{B E}$ changes of 1 mV and 0.5 mV , respectively. As a result of thermal crosscoupling, the $V_{B E}$ reductions from either input can be matched at 2.5 mV . The base-emitter voltage variations as a function of temperature thus cancel out. Without this cross-coupling, the total change in base-emitter voltage would be 3 mV for the left input stage and 2 mV for the right input stage.

## CURRENT-SENSE TRANSCONDUCTANCE

The op amps' current-sense terminals can be used to derive a transconductance function. This function is commonly used in motor control applications such as voice-coil servo or microstepping positioning systems found in many computer disk drives. The drawing at right shows the ULN-3755W dual amplifier connected as a transconductance amplifier. In this example, amplifier B is used as a slave to amplifier A. Feedback from the pair of cur-rent-sensing resistors, Rs, in the emitters of the output's current-sinking transistors is applied to the summing network and scaled to the inverting input of amplifier A , where it is compared to the input voltage.
The voltage developed across the sensing resistors is directly proportional to the output current. Using this voltage as a feedback source defines the gain of the circuit as output current in amperes as a function of the input voltage in volts. The gain thus assumes the dimensions of a transconductance function (output current divided by input voltage), expressed in siemens (formerly mhos).
Conventional monolithic power op amps can be made to operate in similar configurations where the current-sensing resistor(s) are inserted in the ground (or negative supply) return. However, that configuration is not recommended, since both the amplifier's signal and bias currents now flow through the output current sensing resistor(s), causing the high-gain signal ground to float. Operating in this mode can cause problems with stability and common-mode rejection, as well as reducing the input commonmode range. The dual power op amps in the Series ULN-3750, however, provide open-emitter outputs that can be used to sense current without degradation of the input characteristics of the high-gain stages.

The graphs below illustrate the bidirectional nature of output load current (and the same current divided between the two output sink returns).

$I_{4}-I_{9}=I_{L}$. The external network sums and amplifies (scales) the voltages developed across the current-sensing resistors. The resulting feedback voltage $\left(V_{F}\right)$ is a scaled, level-shifted version of the load current. It is possible, in certain applications, to combine this network with the input-feedback network and eliminate the small-signal operational amplifier.

The negative feedback forces the amplifier to adjust the output current to attain a value such that the feedback voltage equals the applied input voltage. The transfer function of the transconductance amplifier is approximately:

$$
I_{L} /\left(V_{I N}-V_{R E F}\right)=R_{A} /\left(R_{B} R_{S}\right)
$$

Resistors $\mathrm{R}_{\mathrm{A}}, \mathrm{R}_{\mathrm{B}}$, and $\mathrm{R}_{\mathrm{S}}$ define the transconductance gain. To avoid limiting the transconductance amplifier's output compliance (swing capability), lowvalue current-sensing resistors ( $\mathrm{R}_{\mathrm{s}}$ ) should be us.ed. The product of peak output current and sensing resistance should be kept to as low a value as possible.



## BIDIRECTIONAL CURRENT CONTROLLER

There are many applications requiring constant current sources that can be controlled both in magnitude and direction. Examples of this requirement are found in some brushless dc motor drives as well as in numerous industrial process control systems. Both open-loop and closed-loop feedback systems are used depending on the specific requirements to be met. In any case, there exists a voltage directly proportional to the desired output current and a control signal or switch whose state determines direction.
The circuit above is a bidirectional transconductance amplifier. A voltage, proportional to the desired current, is applied to both non-inverting inputs of a ULN-3755W, which is connected in a bridge configuration. Current feedback is obtained from current-sense resistors ( $\mathrm{R}_{\mathrm{SA}}$ and $\mathrm{R}_{\mathrm{SB}}$ ). The voltage developed across the current-sense resistor is directly proportional to the load current. This sense voltage is applied to the inverting inputs of the amplifiers, as shown, to provide negative feedback. The output will adjust until the feedback voltage is equal to the programmed input voltage. This can be expanded to a switched selector network or the output of a servo-control loop.
The direction of the load current is controlled by a positive bias voltage applied to either of the invert-
ing inputs. $\mathrm{V}_{\mathrm{D}}$ represents the digital direction-control voltage. When $V_{D}$ is low, $Q_{2}$ is OFF, allowing $D_{2}$ to conduct, driving pin 11 high. This causes the output of amplifier $A$ to be driven low. $\mathrm{Q}_{1}$, meanwhile, is ON , clamping the anode of $D_{1}$ to ground (or to the saturation voltage of $Q_{1}$ ). This results in $D_{1}$ being held OFF and allowing active feedback to pin 2 of amplifier B. Amplifier $B$ will then source current into the load with amplifier A acting as a current sink. By raising $V_{D}$ to a high level, the output of amplifier B will go low, with amplifier A acting as the controlled current source. Resistor values are non-critical except to ensure that the inverting input of the switched amplifier is held above the programming voltage ( $V_{\text {REF }}$ ) applied to its non-inverting input. As shown, control voltage $V_{D}$ is TTL compatible.

If $\mathrm{V}_{\mathrm{D}}$ is the output of a pulse generator, this application will produce a time-dependent current reversal. This meets the requirements found, for example, in a typical industrial process control application where a current is passed through a pair of electrodes immersed in a conducting fluid. Alternatively, $Q_{2}$ and its drive can be replaced by a latching Hall Effect switch, such as the Sprague UGN-3075U, for use in brushless dc motor applications where current is controlled by $\mathrm{R}_{\mathrm{s}}$.

## DIGITALLY CONTROLLED POSITION SERVO

In a position-control application, a microprocessor is often used to control a servomotor's shaft angle or to control position, as in a computer disk drive. Below is a typical discrete semiconductor circuit implementation of that concept. The basic configuration is a classic one, using two low-power operational amplifiers, many discrete passive components, and four PNP and NPN power transistors connected in a push-pull, H-bridge configuration.

The circuit consists of small-signal input operational amplifiers and power output stages. The circuit derives its input from the D/A converter, whose output is determined by a code from the controlling microprocessor and related digital-control circuitry.

The analog equivalent of this servo-control circuit might use a multi-turn potentiometer to produce a voltage proportional to the servomotor's position. In any event, the sensed position signal normally undergoes processing and comparison with the desired position, through a digitally-based microprocessor system (or its analog equivalent) that produces an error signal to control the servo amplifier's output.

A circuit that uses far fewer components to accomplish the same position-control function is constructed around the ULN-3755W integrated circuit. In addition to the original functions, the circuit now includes thermal and short-circuit protection, as well as component matching and thermal tracking inherent to monolithic construction. The ULN-3755W dual power operational amplifier has its two independent outputs connected in a push-pull, H -bridge configuration. An 8-bit D/A converter yields a resolution of 256 shaft positions in discrete steps of $1.41^{\circ}$. A higher resolution converter would, of course, provide finer control. Because of its push-pull arrangement, the circuit provides bidirectional servo control.
The overall resolution of the system is a function of the position-sensing element, whether a digitally encoded disk or an analog potentiometer, and the digital control circuitry, including the microprocessor and the A/D converter. The ULN-3755W dual operational amplifier combines the small-signal summing amplifiers, predrivers, and the output H-bridge. The IC's outputs also include clamping diodes with current-handling capacity equal to that of the output drivers.

DISCRETE CIRCUIT IMPLEMENTATION


## DIGITALLY CONTROLLED POSITION SERVO - INTEGRATED CIRCUIT IMPLEMENTATION



The current-sense pins ( 4 and 9 ) provide access to the emitters of the H -bridge current sinks, thereby providing convenient output-current sensing to ground (or to the negative rail), while allowing separate low-current signal ground returns. This feature helps to prevent undesirable feedback to the input stage, a common problem with conventional approaches to output-current sense.
If a voltage higher than the supply is applied to the ULN-3755W boost pins, the positive output swing is limited only by the saturation resistance of the output transistors (typically less than $0.5 \Omega$ ). For example, with a 12 V supply, the circuit typically supplies a 10.5 V pp outputswing at 1 A output current. This figure is at least 1 V higher than can be expected from ICs lacking the boost capability. Note that the externally supplied boost voltage should be at least 3 V higher than the load supply voltage. This criterion satisfied, the boost voltage can be any value within the IC's 40 V absolute-maximum rating. The circuit shown will deliver continuous cutput currents of up
to $\pm 2.5 \mathrm{~A}$ and peak output currents as high as $\pm 3.5 \mathrm{~A}$.

The user must be aware that although the voltage or current limits shown are well within the IC's capabilities, the resultant power dissipation must be kept within the constraints of the overall (chip + package + heat sink) thermal rating. This rating is principally dependent on the package chosen and the amount of heat sinking provided by the user.

The boost feature provides important additional output voltage swing at the amplifier's full rated current. However, the IC's boost input requires only a low, unregulated current of 25 mA , maximum. Thanks to this modest current requirement, the boost voltage can be obtained from such compact sources as inexpensive, modular dc to dc converters. Or, in a head-positioning application in a disk drive, for example, a simple overwinding in the spindle motor (or a voltage doubler using the motor's driven phases) can easily generate such a voltage.


SIMPLE VOLTAGE DOUBLERS FOR OP AMP BOOST

An example of a simple-to-implement voltagedoubler boost supply is shown above. This circuit affects the doubling by connecting a series diodecapacitor network between the main supply and each of the spindle motor's driven phases. A threediode bridge then charges the voltage-doubling capacitor to nearly twice the main supply voltage. Note that connecting the capacitor to the main supply (instead of to ground) effectively reduces rms ripple in the main supply by injecting its charge current into the supply mains concurrently with the spindle's opposing drive currents. Although, in theory, only one
motor phase is needed to generate the boost, the three-phase connection is recommended to prevent unbalancing the spindle.

Below is a similar circuit using a ULN-3755W to provide linear drive to a delta-connected spindle motor. The use of linear drive instead of pulse-widthmodulation results in much lower noise with only a slight reduction in efficiency. Because fast PWM transitions in the circuit above result in motor losses, the efficiency compromise of the linear configuration is not as significant as might be expected.


VOLTAGE-DOUBLER BOOST SUPPLY WITH LINEAR DRIVE


## HIGH-CURRENT REGULATORS

The high current-output capability of the operational amplifiers in Series ULN-3750 makes them suitable for use in linear voltage regulators. The amplifiers' high open-loop gain and low offset voltage ensure high load regulation and accuracy. Consider, for example, the positive-output, programmable regulator above. The circuit provides output currents as high as $\pm 3.5$ A peak. Unlike most monolithic regulators, the ULN-3751Z is equally effective as a sink or a source. Therefore, the circuit maintains regulation for active loads that present reversing load currents. Note that the circuit easily handles transitions from high to low output voltages, thanks to the crowbar effect of the output's sinking capability. The input reference is the output of a $\mathrm{D} / \mathrm{A}$ converter,
providing programmability. An 8 -bit D/A, for example, provides for 256 steps of output resolution.
For higher output currents (but without the sink capability) the addition of an external power transistor (below) provides outputs as high as the NPN power transistor's safe operating area allows. This circuit is shown using a voltage reference such as the popular three-terminal TL431. The voltage $\mathrm{V}_{\mathrm{z}}$ is determined by the ratio of resistors $\mathrm{R}_{3}$ and $\mathrm{R}_{4}$, while $\mathrm{R}_{5}$ provides bias current. The circuit can, of course, be programmed by substituting the D/A reference above. The amplifier's output voltage is a function of the ratios of $R_{1}$ and $R_{2}$. The PNP transistor provides short-circuit (Isc) current limiting according to the expression shown.

POSITIVE OUTPUT REGULATOR WITH SHORT-CIRCUIT LIMITING



HIGH-CURRENT REGULATORS (Continued)

To configure a high-current, dual-output supply, the mirror-image circuit shown at top can be used. Simply connect this stage's input to the D/A converter or voltage reference output. The combination of this circuit and the positive output regulator on the previous page provides an accurately tracking pair of positive and negative supplies from a common reference, whether a programmable D/A converter or the simple resistor-programmed TL431. Both circuits use the ULN-3755B with external high-current pass transistors. The external devices are unnecessary if output-current loading is less than 2.5A.

The previously described boost capability can be used to good advantage in these regulator circuits. Applying a low-current boost voltage at least 3 V higher than the load supply voltage results in a regulator with less than 1 V input-output differential, (dependent on output current) yielding high efficiency from the main supply. The $0.1 \Omega / 0.1 \mu \mathrm{~F}$ network at
the amplifier's output provides local compensation for the output stage.

A simple split supply can also be developed using a single ULN-3751Z power op amp to generate an artificial ground, as shown below. By taking advantage of the device's four-quadrant sink/source drive capability, the outputs will ratio (rather than track) over a wide range of supply voltages and unequal load currents. Total load current is unrestricted, provided the difference in load currents is less than the maximum rated current of the power op amp. In addition, the allowable package power dissipation rating must be greater than the product of the amplifier's sourcing current $\left(I_{A}<I_{B}\right)$ and the source driver voltage $\left(\mathrm{V}_{\mathrm{A}}\right)$ or the sinking current $\left(\mathrm{I}_{\mathrm{A}}>\mathrm{I}_{\mathrm{B}}\right)$ and the sink driver voltage $\left(\mathrm{V}_{\mathrm{B}}\right)$. This circuit is also very useful in tracking supplies to enhance commonmode supply rejection.


DC MOTOR SPEED CONTROL


ICs CONTROL MOTOR SPEED

Power op amps can be used to provide accurate speed control for dc motors. The drawing above shows a closed-loop system for controlling the speed of a 12 V dc motor. The circuit provides bidirectional speed control. The amplifiers' push-pull configuration ensures a full rail-to-rail voltage swing (minus the output stages' saturation drops) across the motor in either direction.

The circuit uses a mechanically-coupled tachometer to provide speed-stabilizing feedback to the first amplifier section. The motor's speed and direction of rotation is set by adjusting the $10 \mathrm{k} \Omega$ potentiometer at the amplifier's noninverting input.

The motor speed, in rpm, is:

$$
\mathrm{S}=\mathrm{V}_{\mathrm{SET}}\left(\mathrm{R}_{1}+\mathrm{R}_{2}\right) / 0.0027 \mathrm{R}_{2}
$$

The $\mathrm{R}_{\mathrm{F}} \mathrm{C}_{\mathrm{F}}$ feedback network prevents oscillation by compensating for the inherent dynamic mechanical lag of the motor. Select the $\mathrm{R}_{\mathrm{F}} \mathrm{C}_{\mathrm{F}}$ time constant to match the particular motor's characteristics. By consulting with individual motor data sheets, the $R_{F}$ and $\mathrm{C}_{\mathrm{F}}$ values can be chosen to match the motor response or dynamic time constant. This should yield a good starting point for stabilizing the system. Optimal response is achieved by varying the compensating capacitor.

SINGLE-PHASE AC MOTOR DRIVER


## N-PHASE MOTOR DRIVE

Its high amplification factor and its built-in poweroutput stage make the integrated power operational amplifier a convenient driver for single-phase or multiphase ac motors. The high gain allows one op amp to be configured as an oscillator to generate the required ac signal. The power-output stage, of course, supplies the high-current drive to the motor.

Consider, for example, the three motor-drive circuits shown here. The circuit above is a single-phase driver that uses the ULN-3751Z single power op amp. The other circuits use the ULN-3755W dual amplifier to drive two-phase and three-phase motors. Note that in all three circuits, the controlling
op amp is configured as a Wein-bridge power oscillator. The $\mathrm{R}_{1} \mathrm{C}_{1}$ and $\mathrm{R}_{2} \mathrm{C}_{2}$ feedback networks determine the oscillation frequency according to the expression:

$$
f_{o}=1 /\left(2 \pi \sqrt{R_{1} R_{2} C_{1} C_{2}}\right)
$$

By varying either $R_{1}$ or $R_{2}$, the oscillator frequency can be adjusted over a narrow range.
In the single-phase and two-phase examples, the oscillation frequency is 60 Hz . In the three-phase example, the frequency is 400 Hz . The Type 47 incandescent light bulb in the oscillator circuits serve to stabilize the amplifier's output amplitude. The bulb owes its stabilization qualities to its intrinsic positive

TWO-PHASE AC MOTOR DRIVER


## THREE-PHASE AC MOTOR DRIVER


temperature coefficient. If the amplifier's output level attempts to increase, the corresponding increase in lamp current causes a temperature rise in the filament. The heating, in turn, results in an increase in filament resistance, producing increased negative feedback and a reduction in amplifier gain. A PTC (positive temperature coefficient) resistor could be used instead of the lamp. To set the output amplitude, adjust the $50 \Omega$ potentiometer in the feedback network.

To drive multiphase motors, it's a relatively simple matter to add another stage to the single-phase circuit. In the 60 Hz , two-phase drive, the $8.2 \mathrm{k} \Omega / 0.33 \mu \mathrm{~F}$ networks provide both the 60 Hz oscillator frequency and the $90^{\circ}$ phase shift needed by the right-hand amplifier. The $8.2 \mathrm{k} \Omega / 0.005 \mu \mathrm{~F}$ networks in the threephase drive set the 400 Hz oscillator frequency, while the $8.2 \mathrm{k} \Omega / 0.022 \mu \mathrm{~F}$ networks provide the required
$120^{\circ}$ of phase shift. The motor shown is a threephase delta-connected motor with one input grounded and the remaining inputs driven from the $0^{\circ}$ and $120^{\circ}$ phase-shifted amplifier outputs. The result is a balanced three-phase a-c drive.

In both the two-phase and three-phase circuits, the $R_{3} / R_{4}$ ratio sets the second amplifier's gain to compensate for signal attenuation occurring in the phase shifters. Again, pins 3 and 10 can be returned to a boost supply to obtain additional output-swing capability.

The three circuits can all be driven from an external source, such as a pulse or square wave output of a digital source, setting the gain of the left-hand amplifier to a level less than that required for oscillation. The RC feedback networks then function as active filters, causing the outputs to be sinusoidal.

## UNIVERSAL BUILDING BLOCKS

Power operational amplifiers provide a fundamental set of universal building blocks incorporating the merged equivalent of small-signal operational amplifiers, pre-drivers, output amplifiers and various protective features such as output clamp diodes, thermal shutdown, and output-current limiting. An output-boost capability can provide for high output-
voltage swing, while an output-current-sensing scheme prevents unwanted interaction between the outputs and inputs. Many applications that previously required individual low-level and high-level components can now be implemented with a single integrated circuit and few external components.


BiMOS SMART POWER INTERFACE DRIVERS


## SECTION 5—BiMOS SMART POWER INTERFACE DRIVERS

Selection Guide ..... 5-2
UCN-4202A and 4203A Stepper-Motor Translators and Drivers ..... 5-3
UCN-4204B and 4205B-2 Unipolar 1.25 A Stepper-Motor Translators/Drivers ..... 5-10
UCN-4401A 4-Bit Latched Driver ..... See UCN-5800A
UCN-4801A 8-Bit Latched Driver ..... See UCN-5801A
UCN-4805A Latched Decoder/Driver ..... 5-13
UCN-4807A and 4808A Addressable Latched Drivers ..... 5-17
UCN-4810A and 4810A-1 10-Bit Serial-In, Latched Drivers ..... See UCN-5810A
UCN-4815A 8-Channel Latched Source Driver ..... See UCN-5815A
UCN-4821A through 4823A 8-Bit Serial-In, Latched Drivers ..... See UCN-5821/22/23A
UCN-5800A and 5801A High-Speed Latched Drivers ..... 5-23
UCN-5804B 4-Phase 1.25 A Stepper-Motor Translator/Driver ..... 5-28
UCN-5810A and 5810A-1 10-Bit Serial-In Latched Drivers ..... 5-33
UCN-5811A and 5811A-1 12-Bit Serial-In Latched Drivers ..... 5-37
UCN-5812A and 5812A-1 20-Bit Serial-In Latched Drivers ..... 5-33
UCN-5813B and 5814B 4-Bit High-Speed Latched 1.5 A Drivers ..... 5-41
UCN-5815A and 5815A-1 8-Bit High-Speed Latched Source Drivers ..... 5-46
UCN-5816A 16-Bit, Addressable, Latched Sink Driver ..... 5-49
UCN-5818A and 5818A-1 32-Bit Serial-In, Latched Drivers ..... 5-33
UCN-5818AF/AF-1 and 5818EPF/EPF-1 32-Bit Serial-In, Latched Source Drivers ..... 5-51
UCN-5821A through 5823A 8-Bit Serial-In, Latched High-Voltage Drivers ..... 5-55
UCN-5825B and 5826B 4-Bit Serial-In, Latched 2 A Drivers ..... 5-59
UCN-5832A/C 32-Bit Serial-In, Latched Saturated Sink Drivers ..... 5-65
UCN-5832EP 32-Bit Serial-In, Latched Saturated Sink Driver ..... 5-71
UCN-5833A/C/EP 32-Bit Serial-In, Latched Darlington Sink Drivers ..... 5-74
UCN-5834A/C/EP 32-Bit Serial-In, Latched Saturated Sink Drivers ..... 5-2
UCN-5841A through 5843A 8-Bit Serial-In, Latched High-Voltage Drivers ..... 5-82
UCN-5851A/EP and 5852A/EP 32-Bit Serial-In, TFEL Row Drivers ..... 5-87
UCN-5853A/EP and 5854A/EP 32-Bit Serial-In, Latched TFEL Column Drivers ..... 5-95
UCN-5855EP and 5856EP 32-Bit Serial-In, Latched TFEL Column Drivers ..... 5-2
UCN-5857A/EP 8 of 32-Bit AC Plasma Display Drivers ..... 5-103
UCN-5858A/EP 32-Bit Serial-In AC Plasma Display Drivers ..... 5-105
UCN-5859A/EP 8 of 32-Bit AC Plasma Display Drivers ..... 5-103
UCN-5860A/EP 32-Bit Serial-In AC Plasma Display Drivers ..... 5-105
UCN-5864C 64-Bit Serial-In, Latched Driver ..... 5-2
UCN-5881EP $2 \times 8$-Bit Latched Sink Driver with Read Back ..... 5-107
UCN-5882EP $2 \times 8$-Bit Latched Source Driver with Read Back ..... 5-110
UCN-5890A/B and 5891A/B 8-Bit Serial-In, Latched Source Drivers ..... 5-113
UCN-5895A 8-Bit Serial-In, Latched Source Drivers ..... 5-119
UCN-5896W 4-Bit Serial-In, Latched 2 A Source Driver ..... 5-2
UCN-5900A and 5901A Latched 150 V Drivers ..... 5-123
UCN-5910A 10-Bit Serial-In, 150 V Latched Driver ..... 5-129
Application Notes:
Reliability of Series UCN-4800A and UCN-5800A BiMOS Drivers ..... 5-133
BiMos II High-Speed Interface ICs for Peripheral and Power Drivers ..... 5-137
BiMOS ICs for Electroluminescent Displays ..... 5-148
A Merged Technology for Custom and Semi-Standard Power Interface ICs ..... 5-157
See Also:
BiMOS II Power Drivers to MIL-STD-883 ..... 6-123

## SELECTION GUIDE

| Description | $\mathrm{I}_{\text {Out }}$ | $V_{\text {Out }}$ | Device Type | Page |
| :---: | :---: | :---: | :---: | :---: |
| SERIAL-INPUT, LATCHED DRIVERS |  |  |  |  |
| 4-Bit | 1.75 A | $60 \mathrm{~V} \dagger$ | UCN-5825B | 5-59 |
| 4-Bit | 1.75 A | $80 \mathrm{~V} \dagger$ | UCN-5826B | 5-59 |
| 4-Bit | $-2.0 \mathrm{~A}$ | 80 V | UCN-5896W | * |
| 8 -Bit Saturated Drivers | - 120 mA | $50 \mathrm{~V} \dagger$ | UCN-5895A | 5-119 |
| 8 -Bit | 350 mA | 50 V | UCN-5821A | 5-55 |
| 8-Bit | 350 mA | $50 \mathrm{~V} \dagger$ | UCN-5841A | 5-82 |
| 8 -Bit | - 350 mA | $50 \mathrm{~V} \dagger$ | UCN-5891A/B | 5-113 |
| 8-Bit | 350 mA | 80 V | UCN-5822A | 5-55 |
| 8 -Bit | 350 mA | $80 \mathrm{~V} \dagger$ | UCN-5842A | 5-82 |
| 8 -Bit | - 350 mA | $80 \mathrm{~V} \dagger$ | UCN-5890A/B | 5-113 |
| 8-Bit | 350 mA | 100 V | UCN-5823A |  |
| 8-Bit | 350 mA | $100 \mathrm{~V} \dagger$ | UCN-5843A | 5-82 |
| 10-Bit | $-25 \mathrm{~mA}$ | 60 V | UCN-5810A | 5-33 |
| 10-Bit | $-25 \mathrm{~mA}$ | 80 V | UCN-5810A-1 | 5-33 |
| 10-Bit | $\pm 40 \mathrm{~mA}$ | 150 V | UCN-5910A | 5-130 |
| 12-Bit | -25 mA | 60 V | UCN-5811A | 5-37 |
| 20-Bit | - 25 mA | 60 V | UCN-5812A | 5-33 |
| 20-Bit | - 25 mA | 80 V | UCN-5811A-1 | 5-37 |
| 20-Bit | - 25 mA | 80 V | UCN-5812A-1 | 5-33 |
| 32-Bit TFEL Column Drivers | $\pm 15 \mathrm{~mA}$ | 60 V | UCN-5855/56EP | * |
| 32-Bit (no latches) AC Plasma Disp. Drive | $\pm 15 \mathrm{~mA}$ | 100 V | UCN-5858/60A/EP | 5-105 |
| 32-Bit | -25mA | 60 V | UCN-5818A | 5-33 |
| 32-Bit | - 25 mA | 60 V | UCN-5818AF/EPF | 5-51 |
| 32-Bit | -25mA | 80 V | UCN-5818A-1 | 5-33 |
| 32-Bit | -25mA | 80 V | UCN-5818AF/EPF-1 | 5-51 |
| 32-Bit TFEL Column Drivers | $\pm 20 \mathrm{~mA}$ | 60 V | UCN-5853/54A/EP | 5-95 |
| 32-Bit TFEL Column Drivers | $\pm 20 \mathrm{~mA}$ | 80 V | UCN-5853/54A/EP-1 | 5-95 |
| 32-Bit | 100 mA | 30 V | UCN-5833A/EP | 5-74 |
| 32-Bit Saturated Drivers | 100 mA | 30 V | UCN-5834A/EP | * |
| 32-Bit Saturated Drivers | 100 mA | 40 V | UCN-5832A | 5-65 |
| 32-Bit Saturated Drivers | 100 mA | 40 V | UCN-5832EP | 5-71 |
| 32-Bit (no latches) TFEL Row Drivers | 100 mA | 225 V | UCN-5851/52A/EP | 5-87 |
| 64-Bit | 50 mA | 40 V | UCN-5864C | * |
| PARALLEL-INPUT, LATCHED DRIVERS |  |  |  |  |
| 4-Bit | 350 mA | $50 \mathrm{~V} \dagger$ | UCN-5800A | 5-23 |
| 4-Bit | 350 mA | $150 \mathrm{~V} \dagger$ | UCN-5900A | 5-124 |
| 4-Bit | 1.25 A | $50 \mathrm{~V} \dagger$ | UCN-5813/14B | 5-41 |
| 4-Bit | $1,25 \mathrm{~A}$ | $80 \mathrm{~V} \dagger$ | UCN-5813/14B-1 | 5-41 |
| 8 -Bit | -25 mA | 60 V | UCN-5815A | 5-46 |
| 8 -Bit | - 25 mA | 80 V | UCN-5815A-1 | 5-46 |
| 8-Bit | 350 mA | $50 \mathrm{~V} \dagger$ | UCN-5801A | 5-23 |
| 8 -Bit | 350 mA | $150 \mathrm{~V} \dagger$ | UCN-5901A | 5-124 |
| $2 \times 8$-Bit (with readback) | 25 mA | $20 \mathrm{~V}+$ | UCN-5881EP | 5-107 |
| $2 \times 8$-Bit (with readback) | - 25 mA | $20 \mathrm{~V} \dagger$ | UCN-5882EP | 5-110 |

## SPECIAL-PURPOSE FUNCTIONS

| Stepper-Motor Translator/Driver | 600 mA | $20 \mathrm{~V} \dagger$ | UCN-4202A | $5-3$ |
| :--- | :---: | :---: | :---: | :---: |
| Stepper-Motor Translator/Driver | 600 mA | $50 \mathrm{~V} \dagger$ | UCN-4203A | $5-3$ |
| Stepper-Motor Translator/Driver | 1.25 A | $20 \mathrm{~V} \dagger$ | UCN-4204B | $5-10$ |
| Stepper-Motor Translator/Driver | 1.0 A | $30 \mathrm{~V} \dagger$ | UCN-4205B-2 | $5-10$ |
| Stepper-Motor Translator/Driver | 1.25 A | 50 V | UCN-5804B | $5-28$ |
| Latched 7-Segment Decoder/Driver | -40 mA | 60 V | UCN-4805A | $5-13$ |
| Addressable, Latched Octal Drivers | 200 mA | 40 V | UCN-4807A | $5-17$ |
| Addressable, Latched Octal Drivers | 600 mA | 40 V | UCN-4808A | $5-17$ |
| Addressable, Latched Hexadecimal Drivers | 350 mA | $60 \mathrm{~V} \dagger$ | UCN-5816A | $5-49$ |
| 8 of 32-Bit AC Plasma Display Drivers | $\pm 15 \mathrm{~mA}$ | 100 V | UCN-5857/59A/EP | $5-103$ |

[^39]†Internal transient-suppression diodes included for inductive-load protection.
*New product, contact factory for information.

# UCN-4202A AND UCN-4203A STEPPER-MOTOR TRANSLATORS AND DRIVERS 

## FEATURES

- 600 mA Output Current
- Full-Step or Double-Step Operation
- Single-Input Direction Control
- Power-On Reset
- Internal Transient Suppression
- Schmitt Trigger Inputs

DESIGNED TO DRIVE permanent-magnet stepper motors with current ratings of up to 500 mA , these integrated circuits employ a full-step, double-pulse drive scheme that allows use of up to 90 percent of available motor torque. The two devices differ only in output-voltage ratings: Type UCN4202 A has a 20 V breakdown-voltage rating and a 15 V sustaining voltage rating; Type UCN-4203A has a 50 V breakdown-voltage rating and a 35 V sustaining voltage rating.

Both drivers are bipolar $\mathrm{I}^{2} \mathrm{~L}$ designs containing approximately 100 logic gates, TTL-compatible input/output circuitry, and 600 mA outputs with internal transient suppressors. The devices operate with a minimum of external components.

The four-phase stepper-motor load is controlled by step-logic functions. To step the load from one position to the next, STEP INPUT is pulled down to a logic low for at least $1 \mu \mathrm{~s}$, then allowed to return to a logic high. The step logic is activated on the positive-going edge, which in turn activates one of the four current-sink outputs. DIRECTION CONTROL determines the sequence of states (A-B-C-D or A-D-C-B).

In the full-step mode, the MONOSTABLE RC timing pin is tied to $\mathrm{V}_{\mathrm{CC}}$, making states B and D stationary. A separate input pulse is required to move through each of the four output states.

In the double-step mode, states B and D are transition states with duration determined by MONOSTABLE RC timing. Improved motor torque is ob-


DWG. NO. A-11,184
tained at double the nominal motor step angle, and motor stability is improved for high step rates.

Higher current ratings, or bipolar operation, cat. be obtained by using Type UCN-4202A or UCN4203 A as a logic translator to drive integrated motor drivers (Sprague UDN-2950Z, UDN-2953B, or

## ABSOLUTE MAXIMUM RATINGS

 at $T_{A}=+25^{\circ} \mathrm{C}$
$\mathrm{V}_{\mathrm{K}}$ (UCN-4202A) .................... 20 V (UCN-4203A) . ................... 50 V
Output Voltage, $\mathrm{V}_{\text {out }}$ (UCN-4202A) . . . . . . . . . . . . . . . . . . 20 V
(UCN-4203A) . . . . . . . . . . . . . . . . . 50 V
Input Voltage, $V_{\mathbb{N}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7.0 V
Output Sink Current, I IOr . . . . . . . . . . . . . . . . . . . . . 600 mA
Power Dissipation, $P_{D}$ (One Driver) . . . . . . . . . . . . . . . . 0.8 W (Total Package) . . . . . . . . . . . 2.0 W*
Operating Temperature Range, $T_{A} \ldots \ldots .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{S} \ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Derate at the rate of $16.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+25^{\circ} \mathrm{C}$.

RECOMMENDED OPERATING CONDITIONS

| Characteristic | UCN-4202A |  |  | UCN-4203A |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. | Min. | Typ. | Max. |  |
| Supply Voltage, $\mathrm{V}_{\text {cc }}$ | 4.5 | 5.0 | 5.5 | 4.5 | 5.0 | 5.5 | V |
| $V_{k}$ | - | 12 | 13.5 | - | 30 | 35 | v |
| Output Voltage, $\mathrm{V}_{\text {CF }}$ | - | - | 13.5 | - | - | 35 | V |
| Output Sink Current, Iour | - | - | 500 | - | - | 500 | mA |
| Operating Temperature, $T_{A}$ | 0 | 25 | 70 | 0 | 25 | 70 | ${ }^{\circ} \mathrm{C}$ |

## MAXIMUM COLLECTOR CURRENT AS A FUNCTION OF MOTOR TIME CONSTANT



Notes: 1. Values shown take into account static d-c losses ( $V_{\text {sarlour }}$ and $V_{\text {ccloc }}$ ) as well as switching losses induced by inductive flyback through the clamp diodes at $V_{k}=$ 12 V . Maximum package power dissipation is assumed to be 1.33 W at $+70^{\circ} \mathrm{C}$. Higher package power dissipation may be obtained at lower operating temperatures.
2. Use of external discrete flyback diodes will eliminate power dissipation resulting from switching losses and will allow the full 500 mA output capability (Output A, B, C , or D and the Driver Output) under all conditions.

## ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5.0 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Applicable <br> Devices | Test Conditions | Limits |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | All | 2 Drivers ON | Min. Max. | Units |  |
| Supply Current | $I_{c c}$ | All | - | 85 | mA |

TTL Inputs (Pins 1, 9, and 15), TL Outputs (Pins 13 and 14)

| Input Voltage | $\mathrm{V}_{\mathbb{N ( 1 )}}$ | All | $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ | 2.0 | - | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{V}_{\mathbb{N}(0)}$ | All | $\mathrm{V}_{\text {cc }}=5.5 \mathrm{~V}$ | - | 0.8 | V |
| Input Current | $1{ }_{1 \times 1)}$ | All | $\mathrm{V}_{\text {cC }}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {IV }}=2.4 \mathrm{~V}$ | - | 40 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {W10 }}$ | All | $\mathrm{V}_{\text {cc }}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathbb{N}}=0.4 \mathrm{~V}$ | - | -1.6 | mA |
| Input Clamp Voltage | $V_{1 K}$ | All | $\mathrm{I}_{\mathbb{N}}=-12 \mathrm{~mA}$ | - | -1.5 | V |
| Output Voltage | $V_{\text {OUI(1) }}$ | All | $\mathrm{V}_{\text {cc }}=4.5 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=80 \mu \mathrm{~A}$ | 2.4 | - | V |
|  | $V_{\text {Out(0) }}$ | UCN-4202A | $\mathrm{V}_{\text {cc }}=4.5 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=3.2 \mathrm{~mA}$ | - | 0.4 | V |
|  |  | UCN-4203A | $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}, \mathrm{I}_{0 . \pi}=1.5 \mathrm{~mA}$ | - | 0.4 | V |
| Output Current | Ioutsc) | All | $\mathrm{V}_{\text {cC }}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0$ | - | 38 | mA |

Second-Step Monostable RC Input (Pin 11)

| Time Constant | $\mathrm{t}_{\mathrm{RC}}$ | All |  | 0.95 | 1.3 |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{~s} / \mathrm{RC}$ |  |  |  |  |  |
| Reset Voltage | $\mathrm{V}_{\mathrm{MR}}$ | All | $\mathrm{R}=200 \mathrm{k} \Omega, \mathrm{I}_{\mathbb{N}}=25 \mu \mathrm{~A}$ | - | 50 |
| Reset Current | $\mathrm{I}_{\mathrm{MR}}$ | All | $\mathrm{V}_{\mathbb{N}}=2.0 \mathrm{~V}$ | 40 | - |

## Schmitt Trigger Inputs (Pins 10 and 12)

| Threshold Voltage | $\mathrm{V}_{\text {It }}$ | All |  | $1.3 \quad 2.1$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $V_{\text {I- }}$ | AII |  | $\begin{array}{ll}0.6 & 1.1\end{array}$ | V |
| Hysteresis | $\Delta V_{T}$ | All |  | 0.2 - | V |
| Input Current | $T_{\text {M(1) }}$ | All | $\mathrm{V}_{\text {cc }}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {W }}=2.4 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - 5.0 | $\mu \mathrm{A}$ |
|  |  | All | $\mathrm{V}_{\text {cc }}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {WI }}=2.4 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - 40 | $\mu \mathrm{A}$ |
|  | $T_{\text {MOO }}$ | AII | $\mathrm{V}_{\mathrm{cC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{W}}=0.4 \mathrm{~V}$ | - -1.6 | mA |
| Input Clamp Voltage | $V_{1 K}$ | All | $\mathrm{T}_{\mathrm{N}}=-12 \mathrm{~mA}$ | - -1.5 | V |

Open Collector Outputs (Pins 2, 3, 4, 5, and 6)

| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | UCN-4202A | $\mathrm{V}_{\text {cc }}=5.5 \mathrm{~V}, \mathrm{~K}=0$ pen, $\mathrm{V}_{\text {OUT }}=20 \mathrm{~V}$ | - | 500 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | UCN-4203A | $\mathrm{V}_{\text {cc }}=5.5 \mathrm{~V}, \mathrm{~K}=0$ pen, $\mathrm{V}_{\text {oif }}=50 \mathrm{~V}$ | - | 500 | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $\mathrm{V}_{\text {cesarat }}$ | UCN-4202A | $\mathrm{V}_{\text {cc }}=4.5 \mathrm{~V}, \mathrm{I}_{\text {OIT }}=300 \mathrm{~mA}$ | - | 500 | mV |
|  |  |  | $\mathrm{Vcc}_{\text {cc }}=4.5 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=400 \mathrm{~mA}$ | - | 750 | mV |
|  |  |  | $\mathrm{V}_{\text {cc }}=4.5 \mathrm{~V}, \mathrm{l}_{\text {OIT }}=500 \mathrm{~mA}$ | - | 900 | mV |
|  |  | UCN-4203A | $\mathrm{V}_{\text {cc }}=4.5 \mathrm{~V}, \mathrm{I}_{\text {ort }}=300 \mathrm{~mA}$ | - | 850 | mV |
|  |  |  | $\mathrm{V}_{\text {cc }}=4.5 \mathrm{~V}, \mathrm{I}_{\text {our }}=400 \mathrm{~mA}$ | - | 1100 | mV |
|  |  |  | $\mathrm{V}_{\text {cc }}=4.5 \mathrm{~V}, \mathrm{I}_{\text {Off }}=500 \mathrm{~mA}$ | - | 1350 | mV |
| Output Sustaining Voltage | $\mathrm{V}_{\text {ces(us) }}$ | UCN-4202A | $\mathrm{T}_{\text {Ouf }}=30 \mathrm{~mA}, \mathrm{t}_{\mathrm{p}} \leq 300 \mu \mathrm{~s}$, Duty Cycle $\leq 2 \%$ | 15 | - | V |
|  |  | UCN-4203A | $\mathrm{I}_{\text {Our }}=30 \mathrm{~mA}, \mathrm{t}_{0} \leq 300 \mu \mathrm{~s}$, Duty Cycle $\leq 2 \%$ | 35 | - | V |
| Turn-On Delay | $\mathrm{t}_{\text {d0 } 0}$ | All | $0.5 \mathrm{E}_{\text {in }}(\operatorname{Pin} 10)$ to $0.5 \mathrm{E}_{\text {ut }}$ | - | 10 | $\mu \mathrm{S}$ |
| Turn-Off Delay | $\mathrm{t}_{\mathrm{pd} 1}$ | All | $0.5 \mathrm{E}_{\text {in }}($ Pin 10$)$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 10 | $\mu \mathrm{s}$ |
| Clamp Diode Leakage Current | $\mathrm{I}_{\mathrm{R}}$ | UCN-4202A | $\mathrm{V}_{\mathrm{R}}=20 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  | UCN-4203A | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $\mathrm{V}_{\mathrm{F}}$ | All | $\mathrm{I}_{\mathrm{F}}=500 \mathrm{~mA}$ | - | 3.0 | V |

## FUNCTIONAL DESCRIPTION

## Power-On Reset

An internal RS flip-flop sets the Output A "ON" with the initial application of power. This state occurs approximately $30 \mu \mathrm{~s}$ after the logic supply voltage reaches 4 V with supply rise times of up to $10 \mathrm{~ms} / \mathrm{V}$. Once reset, the circuit functions according to the logic input conditions.

## Step Enable

Pin 9 (STEP ENABLE) must be held high to enable the step pulses for advancing the motor to reach the translator logic clock circuits. Pulling this pin low inhibits the translator logic.

## Step Input

Pin 10 (STEP INPUT) is normally high. The logic will advance one position on the positive transition after the input has been pulled low for at least $1 \mu \mathrm{~s}$. The STEP INPUT current specification is compatible with NMOS and CMOS.

## Direction Control

The direction of output rotation is determined by the logic level at pin 12. If the input is held high the rotation is A-D-C-B; if pulled low the rotation is A-B-C-D. This input is also NMOS and CMOS compatible.

FULL-STEP MODE


## Output Enable

Outputs A through D are inhibited (all outputs OFF) when pin 1 (OUTPUT ENABLE) is at high level. This condition creates a potential for wiredOR device outputs, or other potential control functions such as chopping or bi-level drive.

## Transient Suppression

All five power outputs are diode protected against inductive transients. Zener diode or resistor 'flyback" transient suppression is often used, provided the peak output voltage does not exceed the sustaining voltage rating of the device ( 15 V for Type UCN-4202A or 35 V for Type UCN-4203A).

## Full-Step/Double-Step

Full-step operation is the most commonly used drive technique. The devices are capable of unipolar drive without external active devices, either in a full-step mode (pin 11, Monostable RC, tied high), or in a double-step mode (pin 11 connected to RC timing). The double-step mode provides improved torque characteristics, while the specified angular increment is doubled.

DOUBLE-STEP MODE


Dwg. No. A-11, 844

## STEPPER MOTORS

(Representative List)

| Manufacturer | Model | L/R | Typ. Ratings | Step |
| :--- | :---: | :---: | :---: | :---: |
| Eastern Air | LA23ACK-2 | 1.4 ms | $440 \mathrm{~mA}, 12 \mathrm{~V}$ | $1.8^{\circ}$ |
| Devices | LA23ACK-3 | 1.25 ms | $220 \mathrm{~mA}, 24 \mathrm{~V}$ | $1.8^{\circ}$ |
|  | LA23ACY-1 | 1.2 ms | $440 \mathrm{~mA}, 12 \mathrm{~V}$ | $7.5^{\circ}$ |
|  | LA34ADK-6 | 2.6 ms | $530 \mathrm{~mA}, 14 \mathrm{~V}$ | $1.8^{\circ}$ |
| IMC | $\mathrm{S}-114$ | 1.6 ms | $340 \mathrm{~mA}, 12 \mathrm{~V}$ | $7.5^{\circ}$ |
| Hanson | $\mathrm{S}-115$ | 1.9 ms | $130 \mathrm{~mA}, 12 \mathrm{~V}$ | $7.5^{\circ}$ |
|  | $\mathrm{S}-382$ | 1.6 ms | $171 \mathrm{~mA}, 24 \mathrm{~V}$ | $7.5^{\circ}$ |
|  | $\mathrm{S}-406$ | 4.3 ms | $280 \mathrm{~mA}, 24 \mathrm{~V}$ | $15^{\circ}$ |
|  | $\mathrm{S}-451$ | 3.9 ms | $280 \mathrm{~mA}, 24 \mathrm{~V}$ | $7.5^{\circ}$ |
| North American | K82701-P2 | 1.5 ms | $330 \mathrm{~mA}, 12 \mathrm{~V}$ | $7.5^{\circ}$ |
| Phillips | K83701-P2 | 1.5 ms | $330 \mathrm{~mA}, 12 \mathrm{~V}$ | $15^{\circ}$ |
| Septor | S-0912A | 1.5 ms | $340 \mathrm{~mA}, 12 \mathrm{~V}$ | $9^{\circ}$ |
| Superior | M061-FD-301 | 0.8 ms | $440 \mathrm{~mA}, 12 \mathrm{~V}$ | $1.8^{\circ}$ |
| Electric | M061-FD-311 | 1.5 ms | $220 \mathrm{~mA}, 20 \mathrm{~V}$ | $1.8^{\circ}$ |

## TYPICAL APPLICATIONS

CHOPPER DRIVE CIRCUIT
Used to Drive a $12 \mathrm{~V}, 500 \mathrm{~mA}$ Unipolar Stepper Motor


DISC DRIVE APPLICATIONS
These stepper-motor translator/ drivers provide additional specialpurpose logic for use in disc drive applications. Pin 14 (STATE A) is high with OUTPUT A activated and is used with other drive logic in determining Track 0 Position on the disc. Pin 13 (TIME/OUT MONOSTABLE) in disc drive applications is called ON TRACK and is low with either OUTPUT A or OUTPUT C activated. It is used as a WRITE ENABLE condition with other drive logic.

An independent driver (pins 2 and 15) is used to control the head load solenoid.

## TYPICAL APPLICATIONS

BIPOLAR DRIVE CIRCUIT
Used to Drive a 500 mA Stepper Motor


UDN-2952W


## TYPICAL APPLICATIONS

## A-C MOTOR DRIVE CIRCUIT

Used to Drive a 2 A Synchronous Motor


Dwg. No. B-1447A


## UCN-4204B AND UCN-4205B-2 STEPPER-MOTOR TRANSLATORS/DRIVERS

## FEATURES

- 1.5A Max. Output Current
- Wave Drive, Two-Phase, and Half-Step
- Internal Clamp Diodes
- Output Enable
- Internal Thermal Shutdown
- Power-on Reset

Providing control and direct drive to unipolar fourphase stepper motors, UCN-4204B and UCN-4205B-2 integrated circuits are rated up to 1.5 A per phase and will sustain inductive loads to 15 V or 25 V , respectively. In other respects, the UCN-4204B and UCN-4205B-2 are identical. Both devices feature on-chip $1^{2} \mathrm{~L}$ logic to provide direction and OUTPUT ENABLE Control functions, thermal shutdown, and power-on reset, as well as externally selectable onephase (wave drive), two-phase, and half-step drive formats.
The one-phase or wave-drive format consists of energizing one motor phase at a time in an A-B-C$D$ (or D-C-B-A) sequence. This excitation mode consumes the least power and assures positional accuracy regardless of any winding imbalance in the motor. Devices with 500 mA output current ratings, using this drive format, are available as Sprague UCN-4202A and UCN-4203A.

Two-phase drive energizes two adjacent phases in each detent position (AB-BC-CD-DA). This mode offers an improved torque-speed product, greater detent torque, and is less susceptible to motor resonance.

Half-step excitation alternates between the onephase and two-phase modes (A-AB-B-BC-C-CD-$D-D A)$, providing an eight-step sequence.


Both devices are supplied in 16-pin dual in-line plastic batwing packages with heat-sinkable tabs and copper lead frames for improved thermal characteristics.

## ABSOLUTE MAXIMUM RATINGS

$$
\text { at } \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}
$$

Output Voltage, $\mathrm{V}_{\mathrm{CE}}$
(UCN-4204B) . . . . . . . . . . . . . . . . . . . . . . . . . . 20 V
(UCN-4205B-2) . . . . . . . . . . . . . . . . . . . . . . . . . 30V
Output Sink Current, I Iout . . . . . . . . . . . . . . . . . . . . . 1.5 A
Logic Supply Voltage, Vcc . . . . . . . . . . . . . . . . . . . . . 7.0V
Input Voltage, $\mathrm{V}_{\text {IN }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . 7.0 V
Package Power Dissipation, $\mathrm{P}_{\mathrm{D}} \ldots \ldots$. . . . . . See Graph
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}} \ldots-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Output current rating will be limited by ambient temperature, heat sinking, air flow, duty cycle, and number of outputs conducting. Under any set of conditions, do not exceed a 1.5 A peak output current or a junction temperature of $+150^{\circ} \mathrm{C}$.

## ALLOWABLE POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE



Dwg. No. A-11, 793A

## TIMING CONDITIONS

A. Minimum data set-up time
$1 \mu \mathrm{~S}$
B. Minimum data hold time $1 \mu S$
C. Minimum data pulse width . . . . . . . $1 \mu \mathrm{~s}$
D. Minimum clock period . . . . . . . . $200 \mu \mathrm{~s}$

Note: Clock must be in low state when changing state of ONE PHASE, HALF-STEP, or DIRECTION or unwanted stepping may occur.

WAVE-DRIVE SEQUENCE

| " | Half Step = L, One Phase = H |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Step | A | B | C | D |
| 은 | POR | ON | OFF | OFF | OFF |
| - | 1 | ON | OFF | OFF | OFF |
| - | 2 | OFF | ON | OFF | OFF |
| $\bar{\square}$ | 3 | OFF | OFF | ON | OFF |
| $\downarrow$ | 4 | OFF | OFF | OFF | ON |

TWO-PHASE DRIVE SEQUENCE

| 11 | Half Step = L, One Phase = L |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Step | A | B | C | D |
| 응 | POR | ON | OFF | OFF | ON |
| 5 | 1 | ON | OFF | OFF | ON |
| $\underset{\sim}{\text { w }}$ | 2 | ON | ON | OFF | OFF |
| 言 | 3 | OFF | ON | ON | OFF |
| $\downarrow$ | 4 | OFF | OFF | ON | ON |

HALF-STEP DRIVE SEQUENCE

| Half Step $=$ H, One Phase $=$ L |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Step | A | B | C | D |
| POR | ON | OFF | OFF | OFF |
| 1 | ON | OFF | OFF | OFF |
| 2 | ON | ON | OFF | OFF |
| 3 | OFF | ON | OFF | OFF |
| 4 | OFF | ON | ON | OFF |
| 5 | OFF | OFF | ON | OFF |
| 6 | OFF | OFF | ON | ON |
| 7 | OFF | OFF | OFF | ON |
| 8 | ON | OFF | OFF | ON |

TRUTH TABLE

|  | PIN 9 | PIN 10 |
| :--- | :---: | :---: |
| TWO-PHASE | L | L |
| ONE-PHASE | $H$ | L |
| HALF-STEP | L | $H$ |
| STEP-INHIBIT | $H$ | $H$ |

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{TAB}} \leq+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$

| Characteristic | Symbol | Applicable Devices | Test Conditions | Limits |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. Max. | Units |
| Output Leakage Current | $I_{\text {cex }}$ | UCN-4204B | $\mathrm{V}_{\text {cc }}=5.5 \mathrm{~V}, \mathrm{~K}=0$ pen, $\mathrm{V}_{\text {Out }}=20 \mathrm{~V}$ | - 50 | $\mu \mathrm{A}$ |
|  |  | UCN-4205B-2 | $\mathrm{V}_{\text {CC }}=5.5 \mathrm{~V}, \mathrm{~K}=0$ Pen, $\mathrm{V}_{\text {OUt }}=30 \mathrm{~V}$ | 50 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {CE(sus) }}$ | UCN-4204B | $\mathrm{I}_{\text {OUT }}=1.25 \mathrm{~A}, \mathrm{~L}=3 \mathrm{mH}$ | 15 - | V |
|  |  | UCN-4205B-2 | $\mathrm{l}_{\text {Out }}=1.0 \mathrm{~A}, \mathrm{~L}=3 \mathrm{mH}$ | 25 - | V |
| Output Saturation Voltage | $\mathrm{V}_{\mathrm{CE} \text { (sat) }}$ | UCN-4204B | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=700 \mathrm{~mA}$ | - 0.5 | V |
|  |  |  | $\mathrm{V}_{\text {cC }}=4.5 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=1.0 \mathrm{~A}$ | - 0.7 | V |
|  |  |  | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=1.25 \mathrm{~A}$ | - 1.0 | V |
|  |  | UCN-4205B-2 | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=700 \mathrm{~mA}$ | - 0.8 | V |
|  |  |  | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=1.0 \mathrm{~A}$ | - 1.25 | V |
| Clamp Diode Leakage Current | $I_{\text {R }}$ | UCN-4204B | $\mathrm{V}_{\mathrm{R}}=20 \mathrm{~V}$ | 50 | $\mu \mathrm{A}$ |
|  |  | UCN-4205B-2 | $\mathrm{V}_{\mathrm{R}}=30 \mathrm{~V}$ | - 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $\mathrm{V}_{\mathrm{F}}$ | Both | $\mathrm{I}_{\mathrm{F}}=1.5 \mathrm{~A}$ | 3.0 | V |
| Input Current | $\mathrm{I}_{\text {IN(1) }}$ | Both | $\mathrm{V}_{\text {cc }}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=2.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | - 5.0 | $\mu \mathrm{A}$ |
|  |  | Both | $\mathrm{V}_{\text {cc }}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {In }}=2.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - 40 | $\mu \mathrm{A}$ |
|  | $I_{\text {IN(0) }}$ | Both | $\mathrm{V}_{\text {cC }}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {IV }}=0.8 \mathrm{~V}$ | - -1.6 | mA |
| Input Voltage | $\mathrm{V}_{\text {IN(1) }}$ | Both | $\mathrm{V}_{\text {cc }}=4.5 \mathrm{~V}$ | 2.0 | V |
|  | $\mathrm{V}_{\text {IN(0) }}$ | Both | $\mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V}$ | - 0.8 | V |
| Input Clamp Voltage | $\mathrm{V}_{\text {IN }}$ | Both | $\mathrm{l}_{\text {UB }}=-12 \mathrm{~mA}$ | - -1.5 | V |
| Supply Current | Icc | Both | 2 Drivers ON | 90 | mA |
| Turn-ON Delay | $\mathrm{t}_{\text {on }}$ | Both | $0.5 \mathrm{E}_{\text {in }}(\operatorname{Pin} 11)$ to $0.5 \mathrm{E}_{\text {out }}$ | 10 | $\mu \mathrm{S}$ |
| Turn-OFF Delay | $\mathrm{t}_{\text {off }}$ | Both | $0.5 \mathrm{E}_{\text {in }}($ Pin 11$)$ to $0.5 \mathrm{E}_{\text {out }}$ | 10 | $\mu \mathrm{S}$ |



Dwg. No. W-111A

## UCN-4805A

 BiMOS LATCHED DECODER/DRIVER
## FEATURES

- High-Voltage Source Outputs
- CMOS, PMOS, NMOS, TIL Compatible Inputs
- Low-Power CMOS Latches
- Hexadecimal Decoding
- Internal Pull-Up/Pull-Down Resistors
- Wide Supply Voltage Range

DESIGNED for use in high-voltage vacuum fluorescent display driver applications, the UCN-4805A latched decoder/driver combines CMOS logic with bipolar source outputs. The device consists of eight high-voltage bipolar sourcing outputs, with internal pull-down resistors and CMOS input latches, hexadecimal decoder, and control circuitry (strobe and blanking).
Type UCN-4805A is intended to serve as the segment driver with standard 7-segment displays incorporating a colon or decimal point. The integrated circuit uses hexadecimal decoding to display $0-9, \mathrm{~A}$, b, C, d, E, and F.
This BiMOS latched decoder/driver has sufficient speed to permit operation with most microproces-sor/LSI-based systems. The CMOS input latches provide operation over the supply voltage range of 5 to 15 V with minimum logic loading. Internal output pull-down resistors eliminate the need for external components usually required for fluorescent display applications. When used with standard TTL or lowspeed TTL logic, the device may require employment of input pull-up resistors to insure a proper input logic high.


UCN-4805A

## ABSOLUTE MAXIMUM RATINGS at $+25^{\circ} \mathrm{C}$ Free-Air Temperature and $\mathrm{V}_{s s}=\mathbf{0 V}$



Driver Supply Voltage Range, $\mathrm{V}_{\mathrm{BB}} \ldots \ldots \ldots \ldots . \ldots 5.0 \mathrm{~F}$ to 60 V
Input Voltage Range, $\mathrm{V}_{\mathbb{N}} \ldots \ldots . . . .$.


Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots . . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
*Derate at the rate of $18.18 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Caution: Sprague CMOS devices feature input static protection but are still susceptible to damage when exposed to extremely high static electrical charges.

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=60 \mathrm{~V}, \mathrm{~V}_{\mathrm{DO}}=4.75 \mathrm{~V}$ to $15.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{Ss}}=0 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output OFF Voltage | $V_{\text {OUT }}$ |  | - | 1.0 | V |
| Output ON Voltage |  | $\mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}$ | 57.5 | - | V |
| Output Pull-Down Current | $\mathrm{I}_{\text {OUT }}$ | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {BB }}$ | 400 | 850 | $\mu \mathrm{A}$ |
| Output Leakage Current |  | $\mathrm{T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | -15 | $\mu \mathrm{A}$ |
| Input Voltage | $V_{1(1)}$ | $\mathrm{V}_{D 0}=5.0 \mathrm{~V}$ | 3.5 | 5.3 | V |
|  |  | $V_{D D}=15 \mathrm{~V}$ | 13.5 | 15.3 | V |
|  | $V_{\text {IN(0) }}$ |  | -0.3 | $+0.8$ | V |
| Input Current | $\mathrm{I}_{1 \times(1)}$ | $V_{D D}=5.0 \mathrm{~V}$ | - | 100 | $\mu A$ |
|  |  | $V_{D D}=15 \mathrm{~V}$ | - | 300 | $\mu \mathrm{A}$ |
| Input Impedance | $\mathrm{Z}_{1 \times}$ | $V_{\text {OD }}=5.0 \mathrm{~V}$ | 50 | - | k $\Omega$ |
| Supply Current | $\mathrm{I}_{B B}$ | Display "8" | - | 9.1 | mA |
|  |  | All outputs OFF | - | 100 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {D }}$ | $\mathrm{V}_{\text {DD }}=1 / 0=$ STROBE $=5.0 \mathrm{~V}$, All other inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {DD }}=\mathrm{I} / 0=$ STROBE $=15 \mathrm{~V}$, All other inputs $=0 \mathrm{~V}$ | - | 500 | $\mu A$ |
|  |  | $V_{D D}=$ STROBE $=$ BLANK $=5.0 \mathrm{~V}$, Data latched, Display "8" | - | 7.0 | mA |
|  |  | $\mathrm{V}_{D 0}=$ STROBE $=$ BLANK $=15 \mathrm{~V}$, Data latched, Display " 8 " | - | 21 | mA |

NOTE: Positive (negative) current is defined as going into (coming out of) the specified device pin.

## MAXIMUM ALLOWABLE DUTY CYCLE

| Number of | Max. Allowable Duty Cycle |  |  |
| :---: | :---: | :---: | :---: |
| Outputs ON | at Ambient Temperature of |  |  |
| $\left(\mathrm{l}_{\text {out }}=-25 \mathrm{~mA}\right)$ | $50^{\circ} \mathrm{C}$ | $60^{\circ} \mathrm{C}$ | $70^{\circ} \mathrm{C}$ |
| 8 | $100 \%$ | $92 \%$ | $78 \%$ |
| 7 |  | $100 \%$ | $89 \%$ |
| 6 |  | $\downarrow$ | $100 \%$ |
| $\boldsymbol{1}$ | $\downarrow$ | $\downarrow$ | $\uparrow$ |
| 1 | $100 \%$ | $100 \%$ | $100 \%$ |

Caution: Sprague CMOS devices feature input static protection but are still susceptible to damage when exposed to extremely high static electrical charges.

UCN-4805A TRUTH TABLE

| Inputs |  |  |  |  |  |  | Character | Outputs |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D | C | B | A | dp | $\overline{B L}$ | $\overline{\text { ST }}$ |  | a | b | c | d | e | $f$ | g | dp |
| 0 | 0 | 0 | 0 | 0 | 1 | 0 | Zero | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 |
| 0 | 0 | 0 | 1 | 0 | 1 | 0 | One | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 0 | 1 | 0 | Two | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 |
| 0 | 0 | 1 | 1 | 0 | 1 | 0 | Three | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 | 0 | 1 | 0 | Four | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 |
| 0 | 1 | 0 | 1 | 0 | 1 | 0 | Five | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 |
| 0 | 1 | 1 | 0 | 0 | 1 | 0 | Six | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 |
| 0 | 1 | 1 | 1 | 0 | 1 | 0 | Seven | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 0 | 1 | 0 | Eight | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 1 | 0 | 0 | 1 | 0 | 1 | 0 | Nine | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 |
| 1 | 0 | 1 | 0 | 0 | 1 | 0 | A | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 |
| 1 | 0 | 1 | 1 | 0 | 1 | 0 | b | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 |
| 1 | 1 | 0 | 0 | 0 | 1 | 0 | C | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 |
| 1 | 1 | 0 | 1 | 0 | 1 | 0 | d | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 |
| 1 | 1 | 1 | 0 | 0 | 1 | 0 | E | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |
| 1 | 1 | 1 | 1 | 0 | 1 | 0 | F | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 |
| $X$ | $X$ | X | $X$ | 1 | 1 | 0 | dp | $X$ | X | X | $X$ | $X$ | $X$ | X | 1 |
| $X$ | X | X | X | X | 0 | X | blank | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

$X=$ irrelevant


TYPICAL INPUT CIRCUITS
TYPICAL OUTPUT DRIVER


Dwg. No. A-10,979A



Dwg. No. A-10,980

## TIMING CONDITIONS

(Logic Levels are $V_{D D}$ and $V_{S S}$ )

A. Minimum Data Active Time Before Strobe Enabled
(Data Set-Up Time) . . . . . . . . . . . . . . . . . . 100 ns
B. Minimum Data Active Time After Strobe Disabled
(Data Hold Time) . . . . . . . . . . . . . . . . . . . . . . . . . 100 ns
C. Minimum Strobe Pulse Width . . . . . . . . . . . . . . . 300 ns
D. Typical Time Between Strobe Activation and Output On to Off Transition ........................... . . $1.0 \mu \mathrm{~s}$
E. Typical Time Between Strobe Activation and Output Off to On Transition . . . . . . . . . . . . . . . . . . . . . 1.0 us
F. Minimum Data Pulse Width . . . . . . . . . . . . . . . . 500 ns

Information present at an input is transferred to its latch when the $\overline{\text { STROBE }}(\overline{\mathrm{ST}})$ is low. The latches will continue to accept new data as long as the $\overline{\text { STROBE }}$ is held low. Applications where the latches are bypassed ( $\overline{\text { STROBE }}$ tied low) ordinarily require that the BLANKING input be low between digit selection because of possible non-synchronous decoding.

When the $\overline{\text { BLANKING }}(\overline{\mathrm{BL}})$ input is low, all of the output buffers are disabled (OFF) without affecting the information stored in the latches. With the $\overline{\text { BLANKING }}$ input high, the outputs are controlled by the latch/ decoder circuitry.

## UCN-4807A AND UCN-4808A BiMOS ADDRESSABLE LATCHED DRIVERS

## FEATURES

- Addressable Data Entry
- 50 V Current-Sink Outputs
- CMOS, PMOS, NMOS, TIL Compatible
- Low-Power CMOS Logic and Latches
- Wide Supply-Voltage Range

THESE 8-BIT, ADDRESSABLE, latched drivers are used in a wide variety of power demultiplexer applications. They can drive all types of common peripheral power loads, including lamps, relays, solenoids, LEDs, printer heads, heaters, and stepper motors. They can also be used as DMUX drivers for higher power loads requiring discrete power semiconductors.

Type UCN-4807A and UCN-4808A drivers are identical except for output current ratings. The former is rated for a maximum of 200 mA per output while the latter is capable of sinking up to 600 mA per output. The 50 V outputs are bipolar NPN saturated switches with first stage driver currents optimized for each version.

Each MSI array is comprised of a 3-bit to 8 -line decoder, 8 type D latches, 8 open-collector output drivers, and MOS control circuitry for $\overline{\text { CHIP }}$ SELECT, CLEAR, and OUTPUT ENABLE functions. Any of the eight power loads can be addressed individually and can be turned ON or OFF independently of the other loads.

| UCN-4808A DERATING |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \text { Number of } \\ \text { Outputs ON } \\ \left(\mathrm{I}_{\text {out }}=500 \mathrm{~mA}\right) \end{gathered}$ | Max. Duty Cycle (with $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ) at Ambient Temperature of |  |  |  |  |
|  | $30^{\circ} \mathrm{C}$ | $40^{\circ} \mathrm{C}$ | $50^{\circ} \mathrm{C}$ | $60^{\circ} \mathrm{C}$ | $70^{\circ} \mathrm{C}$ |
| 8 | 33\% | 29\% | 25\% | 21\% | 17\% |
| 7 | 37\% | 33\% | 29\% | 24\% | 20\% |
| 6 | 44\% | 39\% | 33\% | 28\% | 23\% |
| 5 | 52\% | 46\% | 40\% | 34\% | 28\% |
| 4 | 65\% | 58\% | 50\% | 42\% | 35\% |
| 3 | 87\% | 77\% | 67\% | 57\% | 46\% |
| 2 | 100\% | 100\% | 100\% | 85\% | 70\% |
| 1 | 100\% | 100\% | 100\% | 100\% | 100\% |



Under normal operating conditions, all outputs of Type UCN-4807A can sustain 150 mA over the operating temperature range without derating. Type UCN-4808A will sustain 500 mA per output at $30^{\circ} \mathrm{C}$ and a duty cycle of $33 \%$. Other combinations of number of outputs conducting and duty cycle are shown in the specifications.

These devices are supplied in 18-pin dual in-line plastic packages for operation over the temperature range of $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## ABSOLUTE MAXIMUM RATINGS at $25^{\circ} \mathrm{C}$ Free-Air Temperature

Output Voltage, $\mathrm{V}_{\text {out }}$ 50 V

Driver Supply Voltage Range, $\mathrm{V}_{\mathrm{s}} \ldots \ldots . .$.
Input Voltage Range, $\mathrm{V}_{\text {IN }} \ldots \ldots . \ldots$.
Continuous Output Current, $\mathrm{I}_{\text {Out }}$ (UCN-4807A) ...... 200 mA (UCN-4808A) . ..... 600 mA
Package Power Dissipation, $P_{0} \ldots . . . . . . . . . . . . . . .$.
Operating Temperature Range, $T_{A} \ldots \ldots . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}} \ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
*Derate at the rate of $18.18 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.

## FUNCTIONAL BLOCK DIAGRAM



| Terminal Designation | Function |
| :---: | :---: |
| ADDRESS | A 3-bit binary address on these pins defines which one of the 8 latches is to receive the data. $\mathrm{C}_{\mathbb{N}}$ is the most-significant bit; $\mathrm{A}_{\mathbb{N}}$ is least significant. |
| $\overline{\text { CHIP SELECT }}$ | When this input is low, the addressed output latch will accept data. When CHIP SELECT is high, the latches will retain their existing state, regardless of ADDRESS or DATA input conditions. This input should be held high while ADDRESS is being changed. $\overline{\text { CHIP SELECT also allows an }}$ additional level of address decoding. |
| DATA INPUT | When CHIP SELECT is low, the data bit present here is transferred to the addressed latch and output such that (when OUTPUT ENABLE is high) " 1 " turns the output 0 N and " 0 " turns the output OFF. |
| $\overline{\text { CLEAR }}$ | When CLEAR goes from high to low, all latches are reset and outputs are turned OFF. |
| OUTPUT ENABLE | When this input is high, the outputs are controlled by their respective latches. When OUTPUT ENABLE is low, all outputs are OFF. |
| OUTPUTS | These are the 8 open-collector NPN outputs. |
| DRIVER SUPPLY | This is the supply voltage for the first stage of the bipolar output drivers. The nominal supply is 5.0 V . |
| LOGIC SUPPLY | This is the CMOS logic supply voltage input. Typically it is between 4.75 V and 15.75 V . |

## ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{D 0}=5 \mathrm{~V}$ (unless otherwise specified)

| Characteristic | Symbol | Test Conditions | UCN-4807A |  | UCN-4808A |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Min. | Max. |  |
| Output Leakage CLrrent | $\mathrm{I}_{\text {cex }}$ | $\mathrm{V}_{\text {OUt }}=50 \mathrm{~V}$ | - | 50 | - | 50 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $\mathrm{V}_{\text {CEISAT }}$ | $\mathrm{I}_{\text {Out }}=50 \mathrm{~mA}$ | - | 0.2 | - | - | V |
|  |  | $\mathrm{I}_{\text {Out }}=100 \mathrm{~mA}$ | - | 0.3 | - | - | V |
|  |  | $\mathrm{I}_{\text {OUT }}=150 \mathrm{~mA}$ | - | 0.4 | - | - | V |
|  |  | $\mathrm{I}_{\text {OUT }}=200 \mathrm{~mA}$ | - | - | - | 0.5 | V |
|  |  | $\mathrm{I}_{\text {Out }}=350 \mathrm{~mA}$ | - | - | - | 0.7 | V |
|  |  | $\mathrm{I}_{\text {OUT }}=500 \mathrm{~mA}$ | - | - | - | 1.0 | V |
| Input Voltage | $V_{\text {IN0) }}$ |  | - | 0.8 | - | 0.8 | V |
|  | $\mathrm{V}_{\text {(N(1) }}$ | $\mathrm{V}_{\text {DO }}=15 \mathrm{~V}$ | 13.5 | - | 13.5 | - | V |
|  |  | $\mathrm{V}_{00}=5 \mathrm{~V}$ | 3.5 | - | 3.5 | - | V |
| Input Current | $I_{\text {IN(1) }}$ | $V_{\text {IN }}=V_{\text {DD }}=15 \mathrm{~V}$ | - | 300 | - | 300 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathbb{N}}=\mathrm{V}_{\text {D }}=5 \mathrm{~V}$ | - | 100 | - | 100 | $\mu \mathrm{A}$ |
| Input Resistance | $\mathrm{R}_{\text {IN }}$ |  | 50 | - | 50 | - | $\mathrm{k} \Omega$ |
| Supply Current | $\mathrm{I}_{\text {Doion }}$ | One Driver ON, $\mathrm{V}_{\text {D }}=15 \mathrm{~V}$ | - | 5.0 | - | 5.0 | mA |
|  |  | One Driver ON, $\mathrm{V}_{\text {DD }}=5 \mathrm{~V}$ | - | 1.0 | - | 1.0 | mA |
|  | $\mathrm{I}_{\text {Do(0ff) }}$ | CLEAR $=0 \mathrm{~V}$, SELECT $=\mathrm{V}_{\text {D }}=15 \mathrm{~V}$ | - | 300 | - | 300 | $\mu \mathrm{A}$ |
|  |  | CLEAR $=0 \mathrm{~V}$, SELECT $=\mathrm{V}_{\text {DD }}=5 \mathrm{~V}$ | - | 100 | - | 100 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {SON) }}$ | One Driver $0 \mathrm{~N}, \mathrm{~V}_{S}=5 \mathrm{~V}$ | - | 5.5 | - | 50 | mA |
|  |  | All Drivers ON, $\mathrm{V}_{S}=5 \mathrm{~V}$ | - | 45 | - | 160 | mA |
|  | $\mathrm{I}_{\text {S(Off }}$ | ENABLE $=0 \mathrm{~V}, \mathrm{~V}_{S}=5 \mathrm{~V}$ | - | 0.1 | - | 35 | mA |

Note: Operation of these devices with standard TTL or DTL may require the use of appropriate pull-up resistors to insure the minimum logic " 1 ".
CAUTION: Sprague CMOS devices have input static protection but are still susceptible to damage when exposed to extremely high static electrical charges.

## TRUTH TABLE

| $\overline{\overline{\text { CHIIP }}}$ | $\overline{C L E A R}$ | DATA | $\mathrm{C}_{\text {N }}$ | $\mathrm{B}_{\text {N }}$ | $A_{\text {IN }}$ | OUTPUT <br> ENABLE | $\mathrm{OUT}_{7} \mathrm{OUT}_{6} \mathrm{OUT}_{5} \mathrm{OUT}_{4} \mathrm{OUT}_{3} \mathrm{OUT}_{2} \mathrm{OUT}_{1} \mathrm{OUT}_{0}$ |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X | L | X | X | X | X | X | H | H | H | H | H | H | H | H | Clear |
| H | H | X | X | X | X | H | R | R | R | R | R | R | R | R | Memory |
| L | H | D | L | L | L | H | R | R | R | R | R | R | R | $\overline{\mathrm{D}}$ | Address Latch 0 |
| L | H | D | L | L | H | H | R | R | R | R | R | R | $\bar{D}$ | R | Address Latch 1 |
| L | H | D | L | H | L | H | R | R | R | R | R | $\bar{D}$ | R | R | Address Latch 2 |
| L | H | D | L | H | H | H | R | R | R | R | $\bar{D}$ | R | R | R | Address Latch 3 |
| L | H | D | H | L | L | H | R | R | R | $\bar{D}$ | R | R | R | R | Address Latch 4 |
| L | H | D | H | L | H | H | R | R | D | R | R | R | R | R | Address Latch 5 |
| , | H | D | H | H | L | H | R | $\bar{D}$ | R | R | R | R | R | R | Address Latch 6 |
| L | H | D | H | H | H | H | $\bar{D}$ | R | R | R | R | R | R | R | Address Latch 7 |
| X | X | X | X | X | X | L | H | H | H | H | H | H | H | H | Blanking |
| $X$ | X | $X$ | X | $X$ | X | H | R | R | R | R | R | R | R | R |  |

[^40]
## I/O WAVEFORMS



Dwg. No. A-11,785

Logic Level
Irrelevant


Allowable
Transition Time

TIMING CONDITIONS
(Logic Levels are $V_{D D}$ and Ground)
A. Minimum CLEAR Pulse WidthB. Minimum CHIP SELECT Pulse Width500 ns
C. Typical OUTPUT ENABLE (Blanking) Pulse Width ..... $5.0 \mu \mathrm{~s}$ ..... 100 ns ..... 100 ns
D. Minimum DATA or ADDRESS Setup Time
D. Minimum DATA or ADDRESS Setup Time
E. Minimum DATA or ADDRESS Hold Time ..... 100 ns
F. Minimum DATA or ADDRESS Pulse Width ..... 700 ns

## TYPICAL APPLICATIONS

A typical application for Type UCN-4808A, driving a common-cathode LED display, is shown below. Many multi-character LED displays can make use of the high-current capability of this device. With the DATA input held high, the proper address code may be furnished by a 3-bit counter. Note that with DATA held constant and the ADDRESS sequenced through the binary code, setup and hold times associated with CHIP SELECT may be ignored.

The second application illustrates the use of Type UCN-4807A or UCN-4808A as a multiplexed power driver. A wide variety of peripheral loads including lamps, relays, solenoids, LEDs, and stepper motors can be accommodated. Inductive loads require external transient suppression.

These devices can also be employed as multi-channel drivers for discrete high-current or high-voltage semiconductors.

## Common-Cathode LED Display Driver



## TYPICAL APPLICATIONS (Continued)

## Multiplexed Power Driver



Multichannel Driver
for Discrete Power Semiconductors


Dwg. No. A-11,786

## UCN-5800A AND UCN-5801A <br> BiMOS II LATCHED DRIVERS

## FEATURES

- 4.4 MHz Minimum Data Input Rate
- High-Voltage, High-Current Outputs
- Output Transient Protection
- CMOS, PMOS, NMOS, TLL Compatible Inputs
- Internal Pull-Down Resistors
- Low-Power CMOS Latches

THE UCN-5800A and UCN-5801A latched drivers are high-voltage, high-current integrated circuits comprised of four or eight CMOS data latches, a bipolar Darlington transistor driver for each latch, and CMOS control circuitry for the common Clear, strobe, and output enable functions.

The bipolar/MOS combination provides an extremely low-power latch with maximum interface flexibility. Type UCN-5800A contains four latched drivers; Type UCN-5801A contains eight latched drivers.

BiMOS II devices have much faster data input rates than the original BiMOS circuits. With a 5 V supply, they will typically operate at better than 5 MHz . With a 12 V supply, significantly higher speeds are obtained.

The CMOS inputs are compatible with standard CMOS, PMOS, and NMOS circuits. TTL or DTL circuits may require the use of appropriate pull-up resistors. The bipolar outputs are suitable for use with relays, solenoids, stepping motors, LED or incandescent displays, and other high-power loads.

Both units have open-collector outputs and integral diodes for inductive load transient suppression. The output transistors are capable of sinking 500 mA and will sustain at least 50 V in the off state. Because of limitations on package power dissipation, the simultaneous operation of all drivers at maximum rated current can only be accomplished by a


DWG.NO. A-10,499B
UCN-5800A

reduction in duty cycle. Outputs may be paralleled for higher load current capability.

UCN-5800A, the 4-latch device, is furnished in a standard 14-pin dual in-line plastic package. UCN5801 A , the 8 -latch device, is supplied in a 22 -pin dual in-line plastic package with lead spacing on $0.400^{\prime \prime}$ $(10.16 \mathrm{~mm})$ centers. To simplify circuit board layout, all outputs are opposite their respective inputs.

## UCN-5800A AND UCN-5801A

## FUNCTIONAL BLOCK DIAGRAM



## absolute maximum ratings

TYPICAL INPUT CIRCUIT at $+25^{\circ} \mathrm{C}$ Free-Air Temperature

Output Voltage, $\mathrm{V}_{\mathrm{CE}}$ 50 V

Input Voltage Range, $\mathrm{V}_{\mathbb{W}} \ldots \ldots \ldots . .-0.3 \mathrm{~V}$ to $\mathrm{V}_{00}+0.3 \mathrm{~V}$
Continuous Collector Current, $I_{c}, \ldots . . . . . . . . . . .$.
Package Power Dissipation, $P_{0}$
(UCN-5800A) . . . . . . . . . . . . . . . . . . . . . . 1.6 W*
(UCN-5801A) . . . . . . . . . . . . . . . . . . . . . . 2.0 W**
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}} \ldots \ldots .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
${ }^{*}$ Derate at the rate of $16.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
**Derate at the rate of $20 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.


Dwg.No. A-12,520

Caution: Sprague CMOS devices have input-static protection but are susceptible to damage when exposed to extremely high static electrical charges.

## ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=\mathbf{5 V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |
| Output Leakage Current | $\mathrm{I}_{\text {CEX }}$ | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {CEISAT }}$ | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}$ | - | 0.9 | 1.1 | V |
|  |  | $\mathrm{I}_{\mathrm{c}}=200 \mathrm{~mA}$ | - | 1.1 | 1.3 | V |
|  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{~V}_{\mathrm{DD}}=7.0 \mathrm{~V}$ | - | 1.3 | 1.6 | V |
| Input Voltage | $\mathrm{V}_{\text {IN(0) }}$ |  | - | - | 1.0 | V |
|  | $V_{\mathbb{N}(1)}$ | $\mathrm{V}_{\text {DD }}=12 \mathrm{~V}$ | 10.5 | - | - | V |
|  |  | $\mathrm{V}_{\text {DD }}=10 \mathrm{~V}$ | 8.5 | - | - | V |
|  |  | $\mathrm{V}_{\text {D }}=5.0 \mathrm{~V}$ (See Note) | 3.5 | - | - | V |
| Input Resistance | $\mathrm{R}_{\text {IN }}$ | $V_{D D}=12 \mathrm{~V}$ | 50 | 200 | - | k $\Omega$ |
|  |  | $\mathrm{V}_{\text {DD }}=10 \mathrm{~V}$ | 50 | 300 | - | k $\Omega$ |
|  |  | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ | 50 | 600 | - | k $\Omega$ |
| Supply Current | $I_{\text {doton) }}$ <br> (Each <br> Stage) | $\mathrm{V}_{\text {DD }}=12 \mathrm{~V}$, Outputs Open | - | 1.0 | 2.0 | mA |
|  |  | $V_{\text {DD }}=10 \mathrm{~V}$, Outputs Open | - | 0.9 | 1.7 | mA |
|  |  | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$, Outputs Open | - | 0.7 | 1.0 | mA |
|  | $I_{\text {Do(off) }}$ <br> (Total) | $\mathrm{V}_{\text {DD }}=12 \mathrm{~V}$, Outputs Open, Inputs $=0 \mathrm{~V}$ | - | - | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$, Outputs Open, Inputs $=0 \mathrm{~V}$ | - | 50 | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Leakage Current | $\mathrm{I}_{\mathrm{R}}$ | $V_{R}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | 1.7 | 2.0 | V |

NOTE: Operation of these devices with standard TL or DTL may require the use of appropriate pull-up resistors to insure a minimum logic " l ".

## ALLOWABLE OUTPUT CURRENT AS A FUNCTION OF DUTY CYCLE

UCN-5800A


UCN-5801A



TIMING CONDITIONS
(Logic Levels are $V_{D 0}$ and Ground)
A. Minimum data active time before strobe enabled (data set-up time) . . . . . . . . . . . . . . . . . . 50 ns
B. Minimum data active time after strobe disabled (data hold time) . . . . . . . . . . . . . . . . . . . . . 50 ns
C. Minimum strobe pulse width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 125 ns
D. Typical time between strobe activation and output on to off transition . . . . . . . . . . . . . . . 500 ns
E. Typical time between strobe activation and output off to on transition . . . . . . . . . . . . . . . . 500 ns
F. Minimum clear pulse width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 300 ns
G. Minimum data pulse width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 225 ns

TRUTH TABLE

| $\underline{1 N}$ | STROBE | CLEAR | OUTPUT ENABLE | $\mathrm{OUT}_{N}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | t-1 | t |
| 0 | 1 | 0 | 0 | $X$ | OFF |
| 1 | 1 | 0 | 0 | $X$ | ON |
| $X$ | $X$ | 1 | X | $X$ | OFF |
| X | X | X | 1 | X | OFF |
| X | 0 | 0 | 0 | ON | ON |
| $X$ | 0 | 0 | 0 | OFF | OFF |

$X=$ irrelevant.
$t-1=$ previous output state.
$t=$ present output state.

Information present at an input is transferred to its latch when the strobe is high. A high clear input will set all latches to the output off condition regardless of the data or strobe input levels. A high output ENABLE will set all outputs to the off condition, regardless of any other input conditions. When the output enable is low, the outputs depend on the state of their respective latches.

TYPICAL APPLICATION UNIPOLAR STEPPER-MOTOR DRIVE


UNIPOLAR WAVE DRIVE


UNIPOLAR 2-PHASE DRIVE


# UCN-5804B BiMOS II TRANSLATOR/DRIVER 

## features

- 1.5A Maximum Output Current
- 35 V Output Sustaining Voltage
- Wave-Drive, Two-Phase, and Half-Step Drive Formats
- Internal Clamp Diodes
- Output Enable and Direction Control
- Power-ON Reset
- Internal Thermal Shutdown Circuitry

Combining low-power CMOS logic with high-current and high-voltage bipolar outputs, the UCN-5804B BiMOS II translator/driver provides complete control and drive for a four-phase unipolar stepper-motor with continuous output current ratings to 1.25 A per phase ( 1.5 A startup) and 35 V .

The CMOS logic section provides the sequencing logic, DIRECTION and OUTPUT ENABLE control, and a power-ON reset function. Three stepper-motor drive formats, wavedrive (one-phase), two-phase, and half-step are externally selectable. The inputs are compatible with standard CMOS, PMOS, and NMOS circuits. TTL or LSTTL may require the use of appropriate pull-up resistors to insure a proper input-logic high.

The wave-drive format consists of energizing one motor phase at a time in an A-B-C-D (or D-C-B-A) sequence. This excitation mode consumes the least power and assures positional accuracy regardless of any winding inbalance in the motor. Two-phase drive energizes two adjacent phases in each detent position (AB-BC-CD-DA). This sequence mode offers an improved torque-speed product, greater detent torque, and is less susceptible to motor resonance. Half-step excitation alternates between the one-phase and two-phase modes (A-AB-B-BC-C-CD-D-DA), providing an eight-step sequence.

The bipolar outputs are capable of sinking up to 1.5 A and withstanding 50 V in the off state (sustaining voltages up to 35 V ). Ground clamp and flyback diodes provide

protection against inductive transients. Thermal protection circuitry disables the outputs when the chip temperature is excessive.

The UCN-5804B is rated for operation over the temperature range of $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. It is supplied in a 16-pin dual in-line plastic batwing package with a copper lead frame and heat-sinkable tabs for improved power dissipation capabilities.

## ABSOLUTE MAXIMUM RATINGS

Output Voltage, VCE............................................... 50 V

Output Sink Current, lout ..............................................5A
Logic Supply Voltage, VDD .......................................... 7.0 V

Package Power Dissipation, $P_{D} \ldots \ldots \ldots \ldots \ldots . . . . . .$. See Graph
Operating Temperature Range, $T_{A} \ldots \ldots \ldots \ldots-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}} \ldots \ldots \ldots \ldots . . .55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$


TRUTH TABLE

|  | PIN 9 | PIN 10 |
| :--- | :---: | :---: |
| TWO-PHASE | L | L |
| ONE-PHASE | H | L |
| HALF-STEP | L | H |
| STEP-INHIBIT | H | H |

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{T}_{\text {TAB }} \leqslant 70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to 5.5 V (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |
| Output Leakage Current | ICEX | $V_{\text {OUT }}=50 \mathrm{~V}$ | - | 10 | 50 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $V_{\text {CE (sus) }}$ | $\mathrm{l}_{\text {Out }}=1.25 \mathrm{~A}, \mathrm{~L}=3 \mathrm{mH}$ | 35 | - | - | $V$ |
| Output Saturation Voltage | $V_{\text {CEISAT }}$ | lout $=700 \mathrm{~mA}$ | - | 1.0 | 1.2 | $V$ |
|  |  | $\mathrm{I}_{\text {OUt }}=1 \mathrm{~A}$ | - | 1.1 | 1.4 | $V$ |
|  |  | $\mathrm{l}_{\text {Out }}=1.25 \mathrm{~A}$ | - | 1.2 | 1.5 | $V$ |
| Clamp Diode Leakage Current | $I_{R}$ | $V_{R}=50 \mathrm{~V}$ | - | 10 | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | $\mathrm{I}_{\mathrm{F}}=1.25 \mathrm{~A}$ | - | - | 3.0 | V |
| Input Current | $l_{\text {in(1) }}$ | $V_{I N}=V_{D D}$ | - | 0.5 | 5.0 | $\mu A$ |
|  | lin(0) | $V_{\text {IN }}=0.8 \mathrm{~V}$ | - | -0.5 | -5.0 | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\text {IN(1) }}$ | $V_{D D}=5 \mathrm{~V}$ | 3.5 | - | 5.3 | $V$ |
|  | $V_{\text {IN(0) }}$ |  | -0.3 | - | 0.8 | V |
| Supply Current | $I_{\text {D }}$ | 2 Outputs ON | - | 20 | 30 | mA |
| Turn-Off Delay | $\mathrm{t}_{\mathrm{ON}}$ | 50\% Step Inputs to 50\% Output | - | - | 10 | $\mu \mathrm{S}$ |
| Turn-On Delay | $\mathrm{t}_{\text {OFF }}$ | 50\% Step Inputs to 50\% Output | - | - | 10 | $\mu s$ |
| Thermal Shutdown Temperature | $\mathrm{T}_{\mathrm{j}}$ |  | - | 165 | - | ${ }^{\circ} \mathrm{C}$ |

TIMING CONDITIONS

A. Minimum data set up time
100 ns
B. Minimum data hold time ................. 100 ns
C. Minimum step input pulse width .......... 500 ns

## APPLICATIONS INFORMATION

Internal power-ON reset (POR) circuitry resets ouTPUT ${ }_{A}$ ( and ouTPUT $_{\text {D }}$ in the twophase drive format) to the ON state with initial application of the logic supply voltage. After reset, the circuit then steps according to the tables shown below.

The outputs will advance one sequence position on the high-to-low transition of the STEP INPUT pulse. Logic levels on the half-STEP and ONE-PHASE inputs will determine the drive format (one-phase, two-phase, or half-step). The direction pin determines the rotation sequence of the outputs. Note that the STEP INPUT must be in the low state when changing the state of ONE-PHASE, HALFSTEP, or DIRECTION to prevent erroneous stepping.

All outputs are disabled (OFF) when output enable is at a logic high. That input can be used for chopping applications without affecting the stepping logic. If the function is not required, output enable should be tied low. In that condition, all outputs depend only on the state of the step logic.

Internal thermal protection circuitry disables all outputs when the junction temperature reaches approximately $165^{\circ} \mathrm{C}$. The outputs are enabled again when the junction cools down to approximately $145^{\circ} \mathrm{C}$.

WAVE-DRIVE SEQUENCE


TWO-PHASE DRIVE SEQUENCE

| II | Half Step = L, One Phase = L |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Step | A | B | C | D |
| 을 | POR | ON | OFF | OFF | ON |
| ¢ | 1 | ON | OFF | OFF | ON |
| [ | 2 | ON | ON | OFF | OFF |
| 言 | 3 | OFF | ON | ON | OFF |
| $\downarrow$ | 4 | OFF | OFF | ON | ON |

HALF-STEP DRIVE SEQUENCE


## TYPICAL APPLICATION

L/R STEPPER-MOTOR DRIVE


Dwg. No. D-197

# UCN-5810A, UCN-5812A, AND UCN-5818A BiMOS II SERIAL-INPUT, LATCHED DRIVERS -10, 20, and 32 Bits 

## FEATURES

- 5 MHz Typical Data Input Rate
- Low-Power CMOS Logic and Latches
- 60 V or 80 V Source Outputs
- Internal Pull-Down Resistors

DESIGNED for use as segment or digit drivers in high-voltage, vacuum-fluorescent display applications, Type UCN-5810A, UCN-5812A, and UCN-5818A combine a CMOS register ( 10,20 , or 32 bits, respectively), associated latches, and control circuitry (strobe and blanking) with 60 V bipolar source outputs. The BiMOS drivers can also be used with non-multiplexed LED displays within their output limitation of 40 mA per driver.

Selected devices (suffix -1) have maximum ratings of 80 V and 40 mA per driver. In all other respects, the basic part and the part with the " -1 " suffix are identical.

BiMOS II devices have much faster input data rates than the original BiMOS circuits. With a 5 V supply, they will typically operate at better than 5 MHz. With a 12 V supply, significantly higher speeds are obtained.

The CMOS inputs cause minimal loading and are compatible with standard CMOS, PMOS, and NMOS circuits. TTL or DTL circuits may require the use of appropriate pull-up resistors to insure a proper input-logic high. A CMOS serial-data output allows cascading these devices in multiple drive-line


## FUNCTIONAL BLOCK DIAGRAM

applications required by many dot matrix, alphanumeric, and bar graph displays.

Type UCN-5810A, a 10-bit driver, is furnished in an 18-pin dual in-line plastic package. It is a highspeed, pin-compatible version of the UCN-4810A driver.

Type UCN-5812A, a 20-bit driver, is furnished in a 28 -pin dual in-line plastic package with $0.600^{\prime \prime}$ $(15.24 \mathrm{~mm})$ row spacing. Type UCN-5818A, a 32-bit driver, is supplied in a 40-pin dual in-line plastic package with $0.600^{\prime \prime}$ row spacing.

All devices are rated for continuous operation over the temperature range of $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Because of limitations on package power dissipation, simultaneous operation of all drivers may require a reduction in duty cycle. The devices are also available with an extended operating temperature range (prefix UCQ-) and ceramic/glass cer-DIP hermetic packages (suffix R).

## ABSOLUTE MAXIMUM RATINGS

at $+25^{\circ} \mathrm{C}$ Free-Air Temperature
and $\mathrm{V}_{5 s}=\mathbf{O V}$

(Suffix - 1) .................... 80 V
Logic Supply Voltage Range, $\mathrm{V}_{\mathrm{DD}} \ldots . . . . . . . . . .4 .5 \mathrm{~V}$ to 15 V
Driver Supply Voltage Range, $V_{B B} \ldots \ldots . \ldots . .5 .0 \mathrm{~V}$ to 60 V
(Suffix-1) .............. 5.0 V to 80 V
Input Voltage Range, $\mathrm{V}_{\mathbb{W}} \ldots \ldots \ldots . .-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Continuous Output Current, Iour .................. . -40 mA
Allowable Package Power Dissipation, $P_{D}$
(UCN-5810A) ................ 1.82 $W^{\star}$
(UCN-5812A) .................. $2.5 \mathrm{~W}^{*}$
(UCN-5818A) .................. $2.8 \mathrm{~W}^{*}$
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots \ldots-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots \ldots .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
*Derate linearly to 0 W at $\mathrm{T}_{\mathrm{A}}=+125^{\circ} \mathrm{C}$.

| Part Number | Max. Allowable Duty Cycle With All Outputs ON $\left(l_{\text {out }}=-25 \mathrm{~mA}\right)$ at $\mathrm{T}_{\mathrm{A}}=$ $+25^{\circ} \mathrm{C}+40^{\circ} \mathrm{C}+50^{\circ} \mathrm{C}+60^{\circ} \mathrm{C}+70^{\circ} \mathrm{C}$ |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| UCN-5810A | 100\% | 97\% | 85\% | 73\% | 62\% |
| UCN-5812A | 100\% | 85\% | 75\% | 65\% | 55\% |
| UCN-5818A | 72\% | 61\% | 54\% | 43\% | 39\% |

Caution: Sprague Electric CMOS devices have input static protection but are susceptible to damage when exposed to extremely high static electrical charges.

UCN-5812A


UCN-5818A


UCN-5810A


## TYPICAL INPUT CIRCUIT

## TYPICAL OUTPUT DRIVER



Dwg. No. A-12,304A
Dwg. No. A-10,981B

## ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=60 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ to $12 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices* | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. | Units |
| Output OFF Voltage | $V_{\text {our }}$ | All |  | - | 1.0 | V |
| Output ON Voltage | $V_{\text {our }}$ | All | $\mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=60 \mathrm{~V}$ | 57.5 | - | V |
|  |  | Suffix -1 | $\mathrm{I}_{\text {OUI }}=-25 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=80 \mathrm{~V}$ | 77.5 | - | V |
| Output Pull-Down Current | $\mathrm{I}_{\text {OUT }}$ | All | $V_{\text {OUI }}=60 \mathrm{~V}$ | 400 | 850 | $\mu \mathrm{A}$ |
|  |  | Suffix -1 | $\mathrm{V}_{\text {OUT }}=80 \mathrm{~V}=\mathrm{V}_{\text {BB }}$ | 550 | 1150 | $\mu \mathrm{A}$ |
| Output Leakage Current | Iour | All | $\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | -15 | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\text {w(1) }}$ | All | $\mathrm{V}_{00}=5.0 \mathrm{~V}$ | 3.5 | 5.3 | V |
|  |  |  | $\mathrm{V}_{\text {D0 }}=12 \mathrm{~V}$ | 10.5 | 12.3 | V |
|  | $V_{\text {wo }}$ | All | $\mathrm{V}_{00}=5 \mathrm{~V}$ to 12 V | -0.3 | +0.8 | V |
| Input Current | $I_{\text {m(1) }}$ | UCN-5810A | $\mathrm{V}_{\text {D0 }}=\mathrm{V}_{\text {WV }}=5.0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | $V_{\text {DO }}=V_{\mathbb{W}}=12 \mathrm{~V}$ | - | 240 | $\mu \mathrm{A}$ |
|  |  | UCN-5812/18A | $\mathrm{V}_{\text {D0 }}=\mathrm{V}_{\text {W }}=5.0 \mathrm{~V}$ | - | 0.5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{D 0}=V_{\mathbb{W}}=12 \mathrm{~V}$ |  | 1.0 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {mo }}$ | UCN-5812/18A | $\mathrm{V}_{\text {D0 }}=12 \mathrm{~V}, \mathrm{~V}_{\text {W }}=0.8 \mathrm{~V}$ | - | -1.0 | $\mu \mathrm{A}$ |
| Input Impedance | $\mathrm{Z}_{\text {W }}$ | UCN-5810A | $\mathrm{V}_{00}=5.0 \mathrm{~V}$ | 50 | - | k $\Omega$ |
| Serial Data Output Resistance | $\mathrm{R}_{\text {OUT }}$ | All | $V_{00}=5.0 \mathrm{~V}$ | - | 20 | k $\Omega$ |
|  |  |  | $\mathrm{V}_{\text {OD }}=12 \mathrm{~V}$ | - | 6.0 | $\mathrm{k} \Omega$ |
| Supply Current | $\mathrm{I}_{\text {BB }}$ | UCN-5810A | All outputs ON, All outputs open | - | 13 | mA |
|  |  | UCN-5812A | All outputs ON, All outputs open | - | 22 | mA |
|  |  | UCN-5818A | All outputs ON, All outputs open | - | 35 | mA |
|  |  | UCN-5810A | All outputs OFF, All outputs open | - | 200 | $\mu \mathrm{A}$ |
|  |  | UCN-5812/18A | All outputs OFF, All outputs open | - | 500 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{00}$ | All | $\mathrm{V}_{00}=5.0 \mathrm{~V}$, All outputs 0FF, Inputs $=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {oo }}=12 \mathrm{~V}$, All outputs OFF, Inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  |  | UCN-5810A | $\mathrm{V}_{\text {00 }}=5.0 \mathrm{~V}$, One output 0N, All inputs $=0 \mathrm{~V}$ | - | 1.0 | mA |
|  |  |  | $\mathrm{V}_{\text {OD }}=12 \mathrm{~V}$, One output ON, All inputs $=0 \mathrm{~V}$ | - | 3.0 | mA |
|  |  | UCN-5812/18A | $\mathrm{V}_{\text {OD }}=5.0 \mathrm{~V}$, One output $0 \mathrm{~N}, \mathrm{All} \mathrm{inputs}=0 \mathrm{~V}$ | - | 0.5 | mA |
|  |  |  | $\mathrm{V}_{\text {D0 }}=12 \mathrm{~V}$, One output 0 N, All inputs $=0 \mathrm{~V}$ | - | 1.2 | mA |

[^41]

Dwg. No. A-12,649A

## TIMING CONDITIONS

(Logic Levels are $V_{D D}$ and $V_{S S}$ )

| Ler | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ |
| :---: | :---: |
| A. Minimum Data Active Time Before Clock Pulse (Data Set-Up Time) | 75 ns |
| B. Minimum Data Active Time After Clock Pulse (Data Hold Time) | 75 ns |
| C. Minimum Data Pulse Width | 150 ns |
| D. Minimum Clock Pulse Width. | 150 ns |
| E. Minimum Time Between Clock Activation and Strobe | 300 ns |
| F. Minimum Strobe Pulse Width | 100 ns |
| G. Typical Time Between Strobe Activation and Output Transition | 500 ns |

SERIAL DATA present at the input is transferred to the shift register on the logic " 0 " to logic " 1 " transition of the CLOCK input pulse. On succeeding CLOCK pulses, the registers shift data information towards the SERIAL DATA OUTPUT. The SERIAL DATA must appear at the input prior to the rising edge of the CLOCK input waveform.

Information present at any register is transferred to its respective latch when the STROBE is high (serial-to-parallel conversion). The latches will con-
tinue to accept new data as long as the STROBE is held high. Applications where the latches are bypassed (STROBE tied high) will require that the BLANKING input be high during serial data entry.

When the BLANKING input is high, all of the output buffers are disabled (OFF) without affecting the information stored in the latches or shift register. With the BLANKING input low, the outputs are controlled by the state of the latches.

TRUTH TABLE

| Serial <br> Data <br> Input | Clock Input | Shift Register Contents | Serial Data Output | Strobe Input | Latch Contents | Blanking Input | Output Contents |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{array}{llllll}I_{1} & I_{2} & I_{3} & \ldots & I_{N-1} & I_{N}\end{array}$ |  |  |  |  |  |
| H | 厂 | H $R_{1} R_{2} \ldots R_{N-2} R_{N-1}$ | $\mathrm{R}_{\mathrm{N}-1}$ |  |  |  |  |
| L | Г | $L R_{1} R_{2} \ldots R_{N-2} R_{N-1}$ | $\mathrm{R}_{\mathrm{N}-1}$ |  |  |  |  |
| X | L | $\mathrm{R}_{1} \mathrm{R}_{2} \mathrm{R}_{3} \ldots \mathrm{R}_{\mathrm{N}-1} \mathrm{R}_{N}$ | $\mathrm{R}_{\mathrm{N}}$ |  |  |  |  |
|  |  | $\times \times \times \ldots \mathrm{X}$ | X | L | $\mathrm{R}_{1} \mathrm{R}_{2} \mathrm{R}_{3} \ldots \mathrm{R}_{\mathrm{N}-1} \mathrm{R}_{\mathrm{N}}$ |  |  |
|  |  | $P_{1} P_{2} P_{3} \ldots P_{N-1} P_{N}$ | $\mathrm{P}_{\mathrm{N}}$ | H | $P_{1} P_{2} P_{3} \ldots P_{N-1} P_{N}$ | L | $P_{1} P_{2} P_{3} \ldots P_{N-1} P_{N}$ |
|  |  |  |  |  | $\times \times \times \ldots \times$ | H | L L L $\ldots$ L |

$\mathrm{L}=$ Low Logic Level
$H=$ High Logic Level
$X=$ Irrelevant
$P=$ Present State
$R=$ Previous State

# UCN-5811A AND UCN-5811A-1 12-BIT SERIAL-INPUT, LATCHED SOURCE DRIVERS 

## FEATURES

- 3.3MHz Guaranteed Data Input Rate
- Low-Power CMOS Logic and Latches
- High-Speed Source Drivers
- Active Pull-Downs
- Low-Output Saturation Voltages
- Improved Replacement for SN75512B

Designed primarily for use with vacuum-fluorescent displays, the UCN-5811A and UCN-5811A-1 Smart Power BiMOS II drivers feature low-output saturation voltages and high output switching speed. These devices contain CMOS shift registers, data latches, and control circuitry, and bipolar high-speed sourcing outputs with DMOS active pull-down circuitry. The high-speed shift register and data latches allow direct interface with microprocessor LSI-based systems. A CMOS serial data output enables cascade connections in applications requiring additional drive lines.

The UCN-5811A features 60 V and -40 mA output ratings, allowing it to be used in many other peripheral power driver applications. Selected devices (UCN-5811A-1) have maximum output ratings of 80 V . In all other respects, the UCN-5811A and UCN$5811 \mathrm{~A}-1$ are identical.
The UCN-5811A can be used as an improved replacement for the SN75512B. The Sprague devices do not require special power-up sequencing.

The UCN-5811A and UCN-5811A-1 have been designed with BiMOS II logic for improved data entry rates. With a 5 V supply, they will typically operate above 5 MHz . At 12 V , significantly higher speeds are obtained. Use of these devices with TTL may require the use of appropriate pull-up resistors to ensure an input logic high.
Both devices are supplied in 20-pin plastic dual in-line packages. They can be operated over the


Dwg. No. W-180
ambient temperature range of $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Copper lead frames and low output saturation voltages allow all outputs to be operated at 25 mA continuously at ambient temperatures of up to $62^{\circ} \mathrm{C}$.

> ABSOLUTE MAXIMUM RATINGS af $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

Logic Supply Voltage, VDD....................................... 15 V
Driver Supply Voltage, $\mathrm{V}_{\mathrm{BB}}($ UCN $-5811 \mathrm{~A}) \ldots \ldots . . . . . . . . . . . . . . . . . .60 \mathrm{~V}$
(UCN-5811A-1).................... 80V
Continuous Output Current, lout $\ldots \ldots \ldots . . . .$.
Input Voltage Range, $\mathrm{V}_{I N} \ldots \ldots . . . . . . . .$.
Package Power Dissipation, $P_{D} \ldots \ldots . . . . . . . . . . . . . .$. See Graph
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . . . . . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, Ts................ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

FUNCTIONAL BLOCK DIAGRAM


Dwg. No. W-181
TYPICAL INPUT CIRCUIT


Dwg. No. A-13,035

TYPICAL OUTPUT DRIVER


ALLOWABLE POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE


Dwg. No. W-183

ELECTRICAL CHARACTERISTICS AT $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=60 \mathrm{~V}$ (UCN-5811A) or 80 V (UCN-5811A-1), unless otherwise noted.

| Characteristic | Symbol | Test Conditions | Limits @ $V_{D D}=5 \mathrm{~V}$ |  |  | Limits @ $\mathrm{V}_{\text {DD }}=12 \mathrm{~V}$ |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Min. | Typ. | Max. |  |
| Output Leakage Current | $I_{\text {CEX }}$ | $V_{\text {OUT }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | $-5.0$ | $-15$ | - | -5.0 | -15 | $\mu \mathrm{A}$ |
| Output Voltage | Vout (H) | $\mathrm{l}_{\text {OUT }}=-25 \mathrm{~mA}, \mathrm{~V}_{\mathrm{BB}}=60 \mathrm{~V}$ | 58 | 58.5 | - | 58 | 58.5 | - | $V$ |
|  |  | $\mathrm{l}_{\text {OUT }}=-25 \mathrm{~mA}, \mathrm{~V}_{\mathrm{BB}}=80 \mathrm{~V}^{*}$ | 78 | 78.5 | - | 78 | 78.5 | - | $V$ |
|  | Vout(L) | $\mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}$ | - | 2.0 | 3.0 | - | - | - | $V$ |
|  |  | lout $=2 \mathrm{~mA}$ | - | - | - | - | 2.0 | 3.0 | V |
| Output Pull-Down Current | lout(L) | $\mathrm{V}_{\text {OUT }}=10 \mathrm{~V}$ to $\mathrm{V}_{\text {BB }}$ | 2.5 | 4.0 | - | - | - | - | mA |
|  |  | $V_{\text {OUT }}=40 \mathrm{~V}$ to $V_{\text {BB }}$ | - | - | - | 15 | 18 | - | mA |
| Input Voltage | $V_{\text {IN (1) }}$ |  | 3.5 | - | 5.3 | 10.5 | - | 12.3 | V |
|  | $V_{\text {IN(0) }}$ |  | $-0.3$ | - | $+0.8$ | -0.3 | - | +0.8 | $V$ |
| Input Current | $\operatorname{lin}(1)$ | $V_{I N}=V_{D D}$ | - | 0.05 | 0.5 | - | 0.1 | 1.0 | $\mu \mathrm{A}$ |
|  | lin (0) | $V_{\text {IN }}=0.8 \mathrm{~V}$ | - | -0.05 | $-0.5$ | - | -1.0 | -1.0 | $\mu \mathrm{A}$ |
| Serial Data Output Voltage | $V_{\text {OUT(H) }}$ | lout $=-200 \mu \mathrm{~A}$ | 4.5 | 4.7 | - | 11.7 | 11.8 | - | $V$ |
|  | $V_{\text {OUT(L) }}$ | lout $=200 \mu \mathrm{~A}$ | - | 200 | 250 | - | 100 | 200 | mV |
| Maximum Clock Frequency | $\mathrm{f}_{\text {clk }}$ |  | 3.3 | 5.0 | - | - | 7.5 | - | MHz |
| Supply Current | $l_{\text {DD (H) }}$ | All Outputs High | - | 3.0 | 5.0 | - | 15 | 20 | mA |
|  | $\mathrm{ldD}(\mathrm{L})$ | All Outputs Low | - | 2.5 | 4.0 | - | 7.0 | 10 | mA |
|  | $\mathrm{I}_{\mathrm{BB}(\mathrm{H})}$ | Outputs High, No Load | - | 7.5 | 12 | - | 7.5 | 12 | mA |
|  | $\mathrm{I}_{\mathrm{BB}(\mathrm{L})}$ | Outputs Low | - | 10 | 100 | - | 10 | 100 | $\mu \mathrm{A}$ |
| Blanking to Output Delay | $\mathrm{t}_{\text {PHL }}$ | $C_{L}=30 \mathrm{pF}$ | - | 300 | 550 | - | 125 | 150 | ns |
|  | $\mathrm{t}_{\text {PLH }}$ | $C_{L}=30 \mathrm{pF}$ | - | 250 | 450 | - | 170 | 200 | ns |
| Output Fall Time | $\mathrm{t}_{\mathrm{f}}$ | $C_{L}=30 \mathrm{pF}$ | - | 1000 | 1250 | - | 250 | 300 | ns |
| Output Rise Time | $\mathrm{t}_{\mathrm{r}}$ | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | - | 150 | 170 | - | 150 | 170 | ns |

Negative current is defined as coming out of (sourcing) the specified device pin.
*UCN-5811A-1 only.

## TIMING WAVESHAPES



Dwg. No. W-184


## TIMING CONDITIONS

( $T_{A}=+25^{\circ} \mathrm{C}$, Logic Levels are $V_{D D}$ and Ground)

|  | $V_{D D}=5.0 \mathrm{~V}$ |
| :---: | :---: |
| A. Minimum Data Active Time Before Clock Pulse (Data Set-Up Time) | 75ns |
| B. Minimum Data Active Time After Clock Pulse (Data Hold Time). | 75 ns |
| C. Minimum Data Pulse Width. | 150ns |
| D. Minimum Clock Pulse Width | 150ns |
| E. Minimum Time Between Clock Activation and Strobe. | 300 ns |
| F. Minimum Strobe Pulse Width. | 100 ns |
| G. Typical Time Between Strobe Activation and Output Transitio | 500 ns |

Serial data present at the input is transferred to the shift register on the logic " 0 " to logic " 1 " transition of the clock input pulse. On succeeding clock pulses, the registers shift data information toward the SERIAL data output. The serial data must appear at the input prior to the rising edge of the clock input waveform.

Information present at any register is transferred to the respective latch when the STROBE is high (serial-to-parallel conversion). The latches will continue to
accept new data as long as the strobe is held high. Applications where the latches are bypassed (STROBE tied high) will require that the blanking input be high during serial data entry.

When the blanking input is high, the output source drivers are disabled (OFF); the DMOS sink drivers are ON . The information stored in the latches is not affected by the blanking input. With the blanking input low, the outputs are controlled by the state of their respective latches.

TRUTH TABLE

| Serial <br> Data <br> Input | Clock Input | Shift Register Contents | Serial <br> Data <br> Output, | Strobe Input | Latch Contents | Blanking | Output Contents |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{array}{llllllllll}l_{1} & l_{2} & l_{3} \ldots & .\end{array}$ |  |  |  |  | $\begin{array}{llllll}1 & I_{2} & I_{3} \ldots & \ldots \\ l_{N-1}\end{array} I_{N}$ |
| H | , | H $\mathrm{R}_{1} \mathrm{R}_{2} \ldots \mathrm{R}_{\mathrm{N}-2} \mathrm{R}_{N-1}$ | $\mathrm{R}_{\mathrm{N}-1}$ |  |  |  |  |
| L |  | $L R_{1} R_{2} \ldots R_{N-2} R_{N-1}$ | $\mathrm{R}_{\mathrm{N}-1}$ |  |  |  |  |
| X |  | $R_{1} R_{2} R_{3} \ldots R_{N-1} R_{N}$ | $\mathrm{R}_{\mathrm{N}}$ |  |  |  |  |
|  |  | $X \quad X \quad X \ldots \times$ | $X$ | L | $R_{1} R_{2} R_{3} \ldots R_{N-1} R_{N}$ |  |  |
|  |  | $P_{1} P_{2} P_{3} \ldots P_{N-1} P_{N}$ | $\mathrm{P}_{\mathrm{N}}$ | H | $P_{1} P_{2} P_{3} \ldots P_{N-1} P_{N}$ | L | $P_{1} P_{2} P_{3} \ldots P_{N-1} P_{N}$ |
|  |  |  |  |  |  | H | L L L...L L |

$L=$ Low Logic Level
$H=$ High Logic Level
$X=$ Irrelevant
$P=$ Present State
$R=$ Previous State

# UCN-5813B AND UCN-5814B BiMOS II 4-BIT LATCHED HIGH-CURRENT DRIVERS 

## FEATURES

- 4.4 MHz Minimum Data Input Rate
- High-Voltage, High-Current Bipolar Outputs
- Output Loads to 480 Watts
- Transient-Protected Outputs
- Low-Power CMOS Logic and Latches
- Internal Input Pull-Down Resistors
- Plastic Dual In-Line Packages

Smart power integrated circuits, combining low-power CMOS latches with high-current bipolar Darlington power drivers, are available as the UCN-5813B and UCN-5814B. Each device consists of four CMOS latches, common STROBE and OUTPUT ENABLE functions, and four open-collector NPN bipolar drivers with output transientsuppression diodes. The UCN-5814B contains the additional functions of INPUT ENABLE and CLEAR for easier $\mu \mathrm{P}$ interface. The input enable can be used as a chip address/select function to control the drive lines to several packages in a simple multiplex scheme.

The CMOS inputs are compatible with CMOS, PMOS and NMOS logic families. TTL applications may require pull-up resistors to insure a proper logic " 1 "' level. The bipolar outputs are rated at 50 V in the OFF state and can sustain 35 V and 1.0A when driving inductive loads. Selected devices ( -1 suffix) have maximum ratings of 80 V and 50 V sustaining. Because of limitations on package power dissipation, the simultaneous operation of all drivers at maximum rated current can only be accomplished by a reduction in duty cycle. The outputs may be paralleled for higher load current capability.

BiMOS II devices have much improved data input rates. With a 5 V supply, they will typically operate at data input rates better than 5 MHz . With a 12 V supply, significantly higher speeds are obtained.


DWG. NO. SG-101


UCN-5814B
DWG. NO. SG-102
These devices are highly recommended for microprocessor-based application with relays, solenoids, stepping motors, LED or incandescent displays, and other high-power loads. A similar 4-bit latched driver, for use with loads to 50 V (inductive loads to 35 V ) and 350 mA , is the UCN-5800A. High-voltage devices, for operation to 150 V , are furnished as UCN-5900A.

Continued next page

The UCN-5813B is furnished in a 16-pin dual in-line plastic package with 0.300 " row centers while the UCN-5814B device is furnished in a 22-pin package with 0.400 " row centers. Both packages feature a heatsinkable tab for improved thermal characteristics. The lead configurations allow easy attachment of a heat sink while fitting standard integrated circuit sockets or printed wiring board layout.

## FUNCTIONAL BLOCK DIAGRAM



TYPICAL INPUT CIRCUIT


ABSOLUTE MAXIMUM RATINGS at $+25^{\circ} \mathrm{C}$ Free-Air Temperature
Output Voltage, $\mathrm{V}_{\mathrm{CE}}$
UCN-5183B and UCN-5814B
50 V
UCN-5813B-1 and UCN-5814B-1 ............. 80 V
Output Sustaining Voltage, $\mathrm{V}_{\mathrm{CE} \text { (sus) }}$
UCN-5813B and UCN-5814B
35 V
UCN-5813B-1 and UCN-5814B-1 ............... 50 V
Output Current, I I out ............................. 1.5 A

Input Voltage Range, $\mathrm{V}_{\mathrm{W}} \ldots \ldots-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DO}}+0.3 \mathrm{~V}$
Package Power Dissipation, $\mathrm{P}_{\mathrm{D}} \ldots \ldots$. ..... See Graph
Operating Temperature Range, $T_{A} \ldots-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}} \ldots-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

ALLOWABLE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE
 DUTY CYCLE


ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{T}_{\text {TAB }}=+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ (unless otherwise specified)

| Characteristic | Symbol | Applicable Devices | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | All | $\mathrm{V}_{\text {OUT }}=50 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | Suffix -1 | $\mathrm{V}_{\text {OUT }}=80 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $V_{\text {CEEsus) }}$ | All | $\mathrm{I}_{\text {Out }}=1.0 \mathrm{~A}, \mathrm{~L}=2 \mathrm{mH}$ | 35 | - | V |
|  |  | Suffix -1 | $\mathrm{I}_{\text {Out }}=1.0 \mathrm{~A}, \mathrm{~L}=2 \mathrm{mH}$ | 50 | - | V |
| Output Saturation Voltage | $\mathrm{V}_{\text {CESSAT }}$ | All | $\mathrm{I}_{\text {OUT }}=1.0 \mathrm{~A}$ | - | 1.25 | V |
|  |  |  | $\mathrm{I}_{\text {OUT }}=1.25 \mathrm{~A}$ | - | 1.4 | V |
| Clamp Diode Leakage Current | $I_{\text {R }}$ | All | $V_{\text {R }}=50 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | Suffix - 1 | $V_{R}=80 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | All | $\mathrm{I}_{\mathrm{F}}=1.0 \mathrm{~A}$ | - | 2.0 | V |
| Input Voltage | $\frac{V_{\mathbb{N O}(0)}}{V_{\mathbb{I N I I O}}}$ | All | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ | -0.3 | 0.8 | V |
|  |  | All | $V_{\text {DD }}=5.0 \mathrm{~V}$ | 3.5 | 5.3 | V |
|  |  |  | $V_{\text {DD }}=12 \mathrm{~V}$ | 10.5 | 12.3 | V |
| Input Resistance | $\mathrm{R}_{\text {N }}$ | All | $\mathrm{V}_{\text {DO }}=5.0 \mathrm{~V}$, Except 5813B/13B-1 STROBE Input | 100 | - | k $\Omega$ |
|  |  | 5813B/13B-1 | $V_{\text {DD }}=5.0 \mathrm{~V}$, STROBE Input | 50 | - | k $\Omega$ |
|  |  | All | $V_{\text {DD }}=12 \mathrm{~V}$, Except 5813B/13B-1 STROBE Input | 50 | - | k $\Omega$ |
|  |  | 5813B/13B-1 | $V_{\text {DD }}=12 \mathrm{~V}$, STROBE Input | 25 | - | k $\Omega$ |
| Supply Current | $\mathrm{I}_{\text {op(off }}$ | All | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$, All Outputs OfF, All Inputs $=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {DD }}=12 \mathrm{~V}$, All Outputs OFF, All Inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {opow }}$ | All | $\mathrm{V}_{\text {OD }}=5.0 \mathrm{~V}$, One Output ON, All Inputs $=0 \mathrm{~V}$ | - | 5.0 | mA |
|  |  |  | $\mathrm{V}_{00}=12 \mathrm{~V}$, One Output ON, All Inputs $=0 \mathrm{~V}$ | - | 10 | mA |



TIMING CONDITIONS
(Logic Levels are $\mathrm{V}_{\mathrm{DD}}$ and Ground)
A. Minimum data active time before strobe enabled (data set-up time) ................. 50 ns
B. Minimum data active time after strobe disabled (data hold time) ................... 50 ns
C. Minimum strobe pulse width ...................................................... 125 ns
D. Typical time between strobe activation and output on to off transition ............. 500 ns
E. Typical time between strobe activation and output off to on transition .............. 500 ns
F. Minimum clear pulse width (UCN-5814B only) .................................... 300 ns
G. Minimum data pulse width ....................................................... 225 ns

TRUTH TABLE

| DATA <br> IN | INPUT <br> ENABLE | STROBE | CLEAR | OUTPUT <br> ENABLE | LATCH <br> CONTENTS | OUTPUT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| UCN-5813B |  |  |  |  |  |  |
| X | - | X | - | 1 | X | OFF |
| X | - | 0 | - | 0 | $\mathrm{n}-1$ | $\mathrm{n}-1$ |
| 0 | - | 1 | - | 0 | 0 | OFF |
| 1 | - | 1 | - | 0 | 1 | ON |

UCN-5814B

| $X$ | $X$ | $X$ | $X$ | 1 | $X$ | OFF |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $X$ | $X$ | $X$ | 1 | $X$ | 0 | OFF |
| $X$ | $X$ | 0 | 0 | 0 | $n-1$ | $n-1$ |
| $X$ | 0 | $X$ | 0 | 0 | $n-1$ | $n-1$ |
| 0 | 1 | 1 | 0 | 0 | 0 | OFF |
| 1 | 1 | 1 | 0 | 0 | 1 | ON |

X = irrelevant
$\mathrm{n}-1=$ previous output state

Information present at an input is transferred to its latch when the Strobe is high. A high outpUT ENABLE will force all outputs to the Off condition, but does not affect the state of the latches. When output enable is low, the outputs depend on the state of their respective latches.

For the UCN-5814B, data is entered only when both strobe and input enable are high. A high CLEAR input will set all latches to the output OFF condition, regardless of input data, INPUT ENABLE, or STROBE conditions.

## TYPICAL APPLICATION

UNIPOLAR STEPPER-MOTOR DRIVE


## UCN-5815A

## BiMOS II 8-BIT LATCHED SOURCE DRIVER

## FEATURES

- 4.4 MHz Minimum Date-Input Rate
- High-Voltage Source Outputs
- CMOS, PMOS, NMOS, TTL Compatible Inputs
- Low-Power CMOS Latches
- Internal Pull-Down Resistors
- Wide Supply-Voltage Range

DESIGNED primarily for use with high-voltage vacuum-fluorescent displays, the UCN-5815A BiMOSII integrated circuit consists of eight NPN Darlington source drivers with pull-down resistors, a CMOS latch for each driver, and common STrobe, blanking, and enable functions.

Selected devices (UCN-5815A-1) have maximum output ratings of 80 V and 40 mA per driver. In all other respects, the UCN-5815A-1 is identical to the 60 V UCN-5815A.

BiMOS II devices have considerably better data input rates than the original BiMOS circuits. With a 5 V supply, they typically operate above 5 MHz . With a 12 V supply, significantly higher speeds are obtained.

The CMOS inputs cause minimal loading and are compatible with standard CMOS, PMOS, and NMOS logic commonly found in microprocessor designs. The use of CMOS latches also allows operation over a supply voltage range of 5 V to 12 V . When employed with either standard TTL or low-speed TTL logic, the UCN-5815A may require the use of appropriate pull-up resistors.

The bipolar outputs may be used as segment, dot (matrix), bar, or digit drivers in vacuum-fluorescent displays. All eight outputs can be activated simultaneously at ambient temperatures up to $60^{\circ} \mathrm{C}$. To simplify circuit board layout, output pins are opposite input pins.

A minimum component display subsystem, requiring few or no discrete components, can be

assembled using the UCN-5815A with the UCN5810A, UCN-5812A or UCN-5818A serial-to-parallel latched driver.

> ABSOLUTE MAXIMUM RATINGS
> at $+25^{\circ} \mathrm{C}$ Free-Air Temperature
> and $V_{s s}=0 \mathrm{~V}$

Output Voltage, $\mathrm{V}_{\text {out }}$ (UCN-5815A) . . . . . . . . . . . . . . . . . . 60 V
(UCN-5815A-1) . . . . . . . . . . . . . . . . . 80 V
Logic Supply Voltage Range, $\mathrm{V}_{\text {D }}$. . . . . . . . . . . . . . 4.5 V to 15 V
Driver Supply Voltage Range, $V_{B B}$
(UCN-5815A) . . . . . . . . . . . . 5.0 V to 60 V
(UCN-5815A-1) . . . . . . . . . . 5.0 V to 80 V
Input Voltage Range, $\mathrm{V}_{\mathbb{N}} \ldots \ldots \ldots \ldots .$.
Continuous Output Current, $\mathrm{I}_{\text {out }}$. . . . . . . . . . . . . . . . -40 mA
Package Power Dissipation, $P_{D}$. . . . . . . . . . . . . . . . . . 2.0 W* $^{*}$
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}} \ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
*Derate at the rate of $20 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.

## TYPICAL INPUT CIRCUIT

TYPICAL OUTPUT DRIVER


Dwg. No. A-12,546

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=60 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to $12 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output OFF Voltage | $V_{\text {out }}$ |  | - | 1.0 | V |
| Output ON Voltage | $V_{\text {out }}$ | $\mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=60 \mathrm{~V}$ | 57.5 | - | V |
|  |  | $\mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=80 \mathrm{~V}, \mathrm{UCN}-5815 \mathrm{~A}-1$ only | 77.5 | - | V |
| Output Pull-Down Current | $\mathrm{I}_{\text {OUT }}$ | $V_{\text {OUT }}=V_{\text {BB }}$ | 400 | 850 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {BB }}=\mathrm{V}_{\text {OUT }}=80 \mathrm{~V}, \mathrm{UCN}-5815 \mathrm{~A}-1$ only | 550 | 1150 | $\mu \mathrm{A}$ |
| Output Leakage Current | $\mathrm{I}_{\text {OUT }}$ | $\mathrm{T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | -15 | $\mu \mathrm{A}$ |
| Input Voltage | $\mathrm{V}_{\text {(W(1) }}$ | $\mathrm{V}_{\text {D }}=5.0 \mathrm{~V}$ | 3.5 | 5.3 | V |
|  |  | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$ | 10.5 | 12.3 | V |
|  | $V_{\text {IN(0) }}$ |  | -0.3 | +0.8 | V |
| Input Current | $\mathrm{I}_{\text {(1) }}$ | $V_{D D}=V_{\mathbb{N}}=5.0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $V_{D 0}=V_{\mathbb{N}}=12 \mathrm{~V}$ | - | 240 | $\mu \mathrm{A}$ |
| Input Impedance | $Z_{\text {IN }}$ | $V_{D D}=5.0 \mathrm{~V}$ | 50 | - | $k \Omega$ |
| Supply Current | $I_{B B}$ | All outputs ON, All outputs open | - | 10.5 | mA |
|  |  | All outputs OFF, All outputs open | - | 100 | $\mu \mathrm{A}$ |
|  | $I_{\text {Do }}$ | $\mathrm{V}_{\text {D }}=5.0 \mathrm{~V}$, All outputs OFF, All inputs $=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {D }}=12 \mathrm{~V}$, All outputs OFF, All inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  |  | $V_{D D}=5.0 \mathrm{~V}$, One output 0 N, All inputs $=0 \mathrm{~V}$ | - | 1.0 | mA |
|  |  | $\mathrm{V}_{\text {DD }}=12 \mathrm{~V}$, One output 0 N, All inputs $=0 \mathrm{~V}$ | - | 3.0 | mA |

NOTE: Positive (negative) current is defined as going into (coming out of) the specified device pin.


TIMING CONDITIONS
$\left(T_{A}=+25^{\circ} \mathrm{C}\right.$, Logic Levels are $\mathrm{V}_{D D}$ and $\mathrm{V}_{S S}$ )
$V_{00}=5.0 \mathrm{~V}$
A. Minimum Data Active Time Before Strobe Enabled (Data Set-Up Time) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 ns
B. Minimum Data Active Time After Strobe Disabled (Data Hold Time) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 ns
C. Minimum Strobe Pulse Width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 125 ns
D. Typical Time Between Strobe Activation and Output ON to OFF Transition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.0 . s
E. Typical Time Between Strobe Activation and Output OFF to 0 N Transition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500 ns
F. Minimum Data Pulse Width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 225 ns

Information present at an input is transferred to its latch when the STROBE and ENABLE are high. The latches will continue to accept new data as long as both STROBE and ENABLE are held high. With either STROBE or ENABLE in the low state, no information can be loaded into the latches.

When the BLANKING input is high, all of the output buffers are disabled (OFF) without affecting the information stored in the latches. With the BLANKING input low, the outputs are controlled by the state of the latches.

The timing conditions shown above guarantee a 4.4 MHz , minimum data input rate with a 5 V supply. Typically, input rates above 5 MHz are permit-
ted. With a 12 V supply, rates in excess of 10 MHz are possible.

| Inputs |  |  |  | OUT ${ }_{\text {N }}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{IN}_{N}$ | STROBE | ENABLE | BLANK | T-1 | T |
| 0 | 1 | 1 | 0 | $X$ | 0 |
| 1 | 1 | 1 | 0 | $X$ | 1 |
| $X$ | $X$ | $\chi$ | 1 | X | 0 |
| $\chi$ | 0 | $\chi$ | 0 | 1 | 1 |
| X | 0 | X | 0 | 0 | 0 |
| X | X | 0 | 0 | 1 | 1 |
| $X$ | X | 0 | 0 | 0 | 0 |
| $X=$ irrelevant <br> $\mathrm{T}-1=$ previous output state <br> $\mathrm{T}=$ present output state |  |  |  |  |  |
|  |  |  |  |  |  |

# UCN-5816A <br> DECODER/LATCH/SINK DRIVER 

## FEATURES

- Addressable Data Entry
- 60 V Output Voltage
- CMOS, PMOS, NMOS, TL Compatible Inputs
- Low-Power CMOS Logic and Latches
- Output Transient Protection
- STROBE, CHIP ENABLE, OUTPUT ENABLE* Functions

This sixteen-bit, addressable, latched driver is used in a wide variety of power applications. The UCN-5816A can drive all types of common peripheral power loads, including lamps, relays, solenoids, LED's, printer heads, heaters, and stepper motors. It can also be used as a decoder driver for higher power loads requiring discrete power semiconductors.
The UCN-5816A is capable of maintaining an output OFF voltage of 60 V and an output ON current of 500 mA .
The logic for this device is all new and io divided into sixteen latches, quadrant select, four 2 -hine to 4


Dwg. No. A-14,319

and MOS control circuitry for CHIP ENABLE, OUTPUT ENABLE*, and STROBE functions. Any of the sixteen power loads can be addressed individually and can be turned ON or OFF independent of the other loads.

This device is supplied in a 28-pin dual in-line plastic package for operation over the temperature range of $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
*Output Enable—Active Low

## ABSOLUTE MAXIMUM RATINGS

$$
\text { at } \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}
$$

Output Voltage, $\mathrm{V}_{\mathrm{CE}}$ ..... 60 V
Logic Supply Voltage, $\mathrm{V}_{\text {Do }}$ ..... 15 V
Input Voltage, $V_{\mathbb{N}}$ ..... $+0.3 \mathrm{~V}$
Continuous Output Current, I our ..... 500 mA
Package Power Dissipation, $P_{0}$ ..... $2.5 \mathrm{~W}^{*}$
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots \ldots-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$*Derate at the rate of $25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$.

ELECTRICAL CHARACTERISTICS of $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ (unless otherwise specified)

| Characteristic | Symbol | Applicable Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | $\mathrm{V}_{\text {CE }}=60 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {CE }}=60 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {CESSAT }}$ | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{ma}$ | - | 0.9 | 1.1 | V |
|  |  | $\mathrm{I}_{\mathrm{c}}=200 \mathrm{~mA}$ | - | 1.1 | 1.3 | V |
|  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{~V}_{D D}=7.0 \mathrm{~V}$ | - | 1.3 | 1.6 | V |
| Input Voltage | $\mathrm{V}_{\text {(N(0) }}$ |  | -0.3 | - | 0.8 | V |
|  | $\mathrm{V}_{\text {(WI) }}$ | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$ | 10.5 | - | - | V |
|  |  | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ (See note) | 3.5 | - | 5.3 | V |
| Input Resistance | $\mathrm{R}_{\text {IN }}$ | $\mathrm{V}_{\text {DO }}=12 \mathrm{~V}$ | 50 | 200 | - | k $\Omega$ |
|  |  | $V_{D D}=5.0 \mathrm{~V}$ | 100 | 600 | - | $\mathrm{k} \Omega$ |
| Supply Current | $\underset{\text { (Each Stage) }}{\mathrm{I}_{\mathrm{D}(\mathrm{~N})}}$ | $V_{\text {DD }}=12 \mathrm{~V}$, Outputs Open | - | 2.0 | 3.0 | mA |
|  |  | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$, Outputs Open | - | 1.0 | 1.5 | mA |
|  | $\mathrm{I}_{\text {D(OFF) }}$ | $\begin{aligned} & \text { All Drivers OFF, All Inputs }=0 \mathrm{~V}, \\ & 0 \mathrm{E}=V_{00}=5 \mathrm{~V} \end{aligned}$ | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\text { All Drivers OFF, All Inputs }=0 \mathrm{~V} \text {, }$ $O E=V_{D O}=12 V$ | - | - | 200 | $\mu \mathrm{A}$ |
| Clamp Diode Leakage Current | $I_{\text {R }}$ | $\mathrm{V}_{\mathrm{R}}=60 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{R}}=60 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | 1.5 | 2.0 | V |

NOTE: Operation of these devices with standard TTL or DTL may require the use of appropriate pull-up resistors to insure the minimum logic "I'". For Timing Conditions, see UCN-5800/01A.

TRUTH TABLE


NOTE: $Q_{0}=$ The Output Conditions before the 1 to 0 transition of the STROBE pin.
$1=$ High Logic Level $0=$ Low Logic Level $\quad X=$ Irrelevant

# UCN-5818AF AND UCN-5818EPF BiMOS II 32-BIT SERIAL-INPUT, LATCHED SOURCE DRIVERS With Active DMOS Pulldowns 

## FEATURES

- 60 V or 80 V Source Outputs
- High-Speed Source Drivers
- Active DMOS Pull-Downs
- Low-Output Saturation Voltages
- Low-Power CMOS Logic and Latches
- 3.3 MHz Minimum Data Input Rate
- Reduced Supply Current Requirements
- Improved Replacements for SN75518N/FN

DESIGNED primarily for use with vacuumfluorescent displays, the UCN-5818AF and UCN-5818EPF smart power BiMOS II drivers combine CMOS shift registers, data latches, and control circuitry, with bipolar high-speed sourcing outputs and DMOS active pull-down circuitry. The highspeed shift register and data latches allow direct interface with microprocessor LSI-based systems.

A CMOS serial data output enables cascade connections in applications requiring additional drive lines. Both devices feature 60 V and -40 mA output ratings, allowing them to be used in many other peripheral power driver applications. Selected devices suffix " -1 '") have maximum output ratings of 80 V . In all other respects, devices with and without the " -1 "' suffix are identical.

These smart power drivers have been designed with BiMOS II logic for improved data entry rates. With a 5 V supply, they will typically operate above 5 MHz . At 12 V , significantly higher speeds are obtained. Use of these devices with TTL may require the use of appropriate pull-up resistors to ensure an input logic high. All devices can be operated over the ambient temperature range of $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

Continued


The UCN-5818AF is supplied in a 40-pin plastic dual in-line package with $0.600^{\prime \prime}(15.24 \mathrm{~mm})$ row spacing. A copper lead frame, reduced supply current requirements, and low output saturation voltage permits operation with minimum junction temperature rise. The " $A$ " package allows all 32 outputs to be operated at -25 mA continuously at ambient temperature up to $60^{\circ} \mathrm{C}$.

For high-density packaging applications, the UCN-5818EPF is furnished in a 44-lead plastic chip carrier (quad pack) for surface moutning on solder lands with $0.050^{\prime \prime}(1.27 \mathrm{~mm})$ centers. The PLCC allows -25 mA continuous operation of up to 21 outputs simultaneously at ambient temperatures to $60^{\circ} \mathrm{C}$.

# ABSOLUTE MAXIMUM RATINGS <br> at $\mathrm{T}_{\mathrm{A}}=200^{\circ} \mathrm{C}$ 

Logic Supply Voltage, $V_{D D}$. . . . . . . . . . . . . . . . . . . . . . . . 15 V
Driver Supply Voltage, $\mathrm{V}_{\text {Bв }}$. . . . . . . . . . . . . . . . . . . . . . . 60 V
(Suffix "-1") . . . . . . . . . . . . . . 80 V
Continuous Output Current, $\mathrm{I}_{\text {out }} \ldots \ldots . . . .$.
Input Voltage Range, $\mathrm{V}_{\mathbb{N}} \ldots \ldots \ldots . .$.
Package Power Dissipation, $P_{D}$ (UCN-5818AF) . . . . . . . . 2.8 W $^{*}$
(UCN-5818EPF) . . . . . . . 2.0 W $\dagger$
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots . . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
${ }^{*}$ Derate at rate of $28 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
$\dagger$ Derate at rate of $20 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$

Caution: Sprague Electric CMOS devices have input static protection but are susceptible to damage when exposed to extremely high static electrical charges.

UCN-5818AF


DWG. NO A-14, 313

UCN-5818EPF


Dwg. No. A-14,218

TYPICAL INPUT CIRCUIT


TYPICAL OUTPUT DRIVER


Dwg. No. A-14,219

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}_{\text {, }} \mathrm{V}_{\text {BB }}=60 \mathrm{~V}$ (UCN-5818AF/EPF) or 80 V (suffix ${ }^{\text {' }}$-1') unless otherwise noted

| Characteristic | Symbol | Test Conditions | Limits at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |  |  | Limits at $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {Cex }}$ | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | -5.0 | -15 | - | -5.0 | -15 | $\mu \mathrm{A}$ |
| Output Voltage | $\mathrm{V}_{\text {out(1) }}$ | $\mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=60 \mathrm{~V}$ | 58 | 58.5 | - | 58 | 58.5 | - | $V$ |
|  |  | $\mathrm{l}_{\text {OUI }}=-25 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=80 \mathrm{~V}^{*}$ | 78 | 78.5 | - | 78 | 78.5 | - | V |
|  | $V_{\text {OUtio) }}$ | $\mathrm{l}_{\text {Out }}=1 \mathrm{~mA}$ | - | 2.0 | 3.0 | - | - | - | V |
|  |  | $\mathrm{l}_{\text {Out }}=2 \mathrm{~mA}$ | - | - | - | - | 2.0 | 3.0 | V |
| Output Pull-Down Current | $\mathrm{I}_{\text {OUT(0) }}$ | $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}$ to $\mathrm{V}_{\text {BB }}$ | 2.0 | 3.5 | - | - | - | - | mA |
|  |  | $\mathrm{V}_{\text {OUT }}=20 \mathrm{~V}$ to $\mathrm{V}_{\text {BB }}$ | - | - | - | 8.0 | 13 | - | mA |
| Input Voltage | $V_{\text {IN(1) }}$ |  | 3.5 | - | 5.3 | 10.5 | - | 12.3 | V |
|  | $V_{\text {IN(0) }}$ |  | -0.3 | - | +0.8 | -0.3 | - | +0.8 | V |
| Input Current | $\mathrm{I}_{\text {W(1) }}$ | $\mathrm{V}_{\mathbb{N}}=\mathrm{V}_{\mathrm{DD}}$ | - | 0.05 | 0.5 | - | 0.1 | 1.0 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{1 \times(0)}$ | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ | - | -0.05 | -0.5 | - | -1.0 | -1.0 | $\mu \mathrm{A}$ |
| Serial Data Output Voltage | $\mathrm{V}_{\text {Out(1) }}$ | $\mathrm{I}_{\text {OUI }}=-200 \mu \mathrm{~A}$ | 4.5 | 4.7 | - | 11.7 | 11.8 | - | V |
|  | $V_{\text {Outio) }}$ | $\mathrm{I}_{\text {Out }}=200 \mu \mathrm{~A}$ | - | 200 | 250 | - | 100 | 200 | mV |
| Maximum Clock Frequency | $\mathrm{f}_{\text {clk }}$ |  | 3.3 | 5.0 | - | - | 7.5 | - | MHz |
| Supply Current | $\mathrm{I}_{\text {Do(1) }}$ | All Outputs High | - | 100 | 200 | - | 200 | 400 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {D(0) }}$ | All Outputs Low | - | 100 | 200 | - | 200 | 400 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {BBII }}$ | Outputs High, No Load | - | 1.5 | 3.0 | - | 1.5 | 3.0 | mA |
|  | $\mathrm{I}_{\text {B80) }}$ | Outputs Low | - | 10 | 100 | - | 10 | 100 | $\mu \mathrm{A}$ |
| Blanking to Output Delay | $\mathrm{t}_{\text {PHL }}$ | $C_{L}=30 \mathrm{pF}$ | - | 300 | 550 | - | 125 | 150 | ns |
|  | $\mathrm{t}_{\text {PLH }}$ | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | - | 250 | 450 | - | 170 | 200 | ns |
| Output Fall Time | $\mathrm{t}_{\mathrm{f}}$ | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | - | 1000 | 1250 | - | 250 | 300 | ns |
| Output Rise Time | $\mathrm{t}_{\mathrm{r}}$ | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | - | 150 | 170 | - | 150 | 170 | ns |

Negative current is defined as coming out of (sourcing) the specified device pin.
*UCN-5818AF-1 and UCN--5818EPF-1 only.


## TIMING CONDITIONS

( $T_{A}=+25^{\circ} \mathrm{C}$, Logic Levels are $\mathrm{V}_{D 0}$ and Ground)

|  |  |  |
| :--- | :--- | :--- |
|  |  | $V_{00}=5.0 \mathrm{~V}$ |

Serial data present at the input is transferred to the shift register on the logic " 0 " to logic " 1 " transition of the clock input pulse. On succeeding clock pulses, the registers shift data information towards the serial data output. The serial data must appear at the input prior to the rising edge of the clock input waveform.
Information present at any register is transferred to its respective latch when the strobe is high (serial-to-parallel conversion). The latches will con-
tinue to accept new data as long as the strobe is held high. Applications where the latches are bypassed (strobe tied high) will require that the blanking input be high during serial data entry.
When the blanking input is high, the output source drivers are disabled (off); the DMOS sink drivers are on. The information stored in the latches is not affected by the blanking input. With the blanking input low, the outputs are controlled by the state of their respective latches.

## TRUTH TABLE

| Serial <br> Data <br> Input | Clock Input | Shift Register Contents | Serial <br> Data <br> Output | Strobe Input | Latch Contents | Blanking | Output Contents |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |
| H | $\checkmark$ | $H R_{1} R_{2} \ldots R_{N-2} R_{N-1}$ | $\mathrm{R}_{N-1}$ |  |  |  |  |
| L | - | $L R_{1} R_{2} \ldots R_{N-2} R_{N-1}$ | $\mathrm{R}_{\mathrm{N}-1}$ |  |  |  |  |
| X | $L$ | $\mathrm{R}_{1} \mathrm{R}_{2} \mathrm{R}_{3} \ldots \ldots \mathrm{R}_{\mathrm{N-1}} \mathrm{R}_{\mathrm{N}}$ | $\mathrm{R}_{\mathrm{N}}$ |  |  |  |  |
|  |  | $\times \times \times \ldots \times$ | X | L | $\mathrm{R}_{1} \mathrm{R}_{2} \mathrm{R}_{3} \ldots \mathrm{R}_{N-1} \mathrm{R}_{N}$ |  |  |
|  |  | $P_{1} P_{2} P_{3} \ldots P_{N-1} P_{N}$ | $\mathrm{P}_{\mathrm{N}}$ | H | $P_{1} P_{2} P_{3} \ldots P_{N-1} P_{N}$ | L | $\mathrm{P}_{1} \mathrm{P}_{2} \mathrm{P}_{3} \ldots \mathrm{P}_{\mathrm{N}-1} \mathrm{P}_{\mathrm{N}}$ |
|  |  |  |  |  | $\mathrm{X} \times \mathrm{X} \ldots \mathrm{X} \times$ | H | L L L $\ldots$ L |

[^42]
## SERIES UCN-5820A BiMOS II 8-BIT SERIAL-INPUT, LATCHED DRIVERS

## FEATURES

- 3.3 MHz Minimum Data Input Rate
- CMOS, PMOS, NMOS, TTL Compatible
- Internal Pull-Down Resistors
- Low-Power CMOS Logic \& Latches
- High-Voltage Current-Sink Outputs
- 16-Pin Dual In-Line Plastic Package

ACOMBINATION of bipolar and MOS technology gives the Series UCN-5820A an interface flexibility beyond the reach of standard logic buffers and power driver arrays. The three devices in this series each have an eight-bit CMOS shift register and CMOS control circuitry, eight CMOS data latches, and eight bipolar current-sink Darlington output drivers. Except for maximum driver output voltage ratings, the UCN-5821A, UCN-5822A, and UCN-5823A are identical.

BiMOS II devices have much higher data-input rates than the original BiMOS circuits. With a 5 V logic supply, they will typically operate at better than 5 MHz . With a 12 V supply, significantly higher speeds are obtained. The CMOS inputs are compatible with standard CMOS, PMOS, and NMOS logic levels. TTL and DTL circuits may require the use of appropriate pull-up resistors. By using the serial data output, the drivers can be cascaded for interface applications requiring additional drive lines.


> ABSOLUTE MAXIMUM RATINGS at $25^{\circ} \mathrm{C}$ Free-Air Temperature and $\mathrm{V}_{\mathrm{ss}}=0 \mathrm{~V}$

Output Voltage, $V_{\text {out }}$ (UCN-5821A) . . . . . . . . . . . . . . . . . . 50 V
(UCN-5822A) . . . . . . . . . . . . . . . . . . 80 V
(UCN-5823A) . . . . . . . . . . . . . . . . . . 100 V
Logic Supply Voltage, V Do . . . . . . . . . . . . . . . . . . . . . . . . $15 \mathrm{~V}^{\text {V }}$
Input Voltage Range, $\mathrm{V}_{\mathbb{N}} \ldots \ldots \ldots \ldots . .$.
Continuous Output Current, $\mathrm{I}_{\text {out }}$. . . . . . . . . . . . . . . . 500 mA
Package Power Dissipation, $\mathrm{P}_{\mathrm{D}}$. . . . . . . . . . . . . . . . . . 1.67 W*
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots . . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
*Derate at the rate of $16.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$

| Number of Outputs ON <br> $\left(\mathrm{l}_{\text {Out }}=200 \mathrm{~mA}\right.$ | Max. Allowable Duty Cycle <br> at Ambient Temperature of |  |  |  |  |
| :---: | ---: | ---: | ---: | ---: | ---: |
| $=12 \mathrm{~V})$ | $25^{\circ} \mathrm{C}$ | $40^{\circ} \mathrm{C}$ | $50^{\circ} \mathrm{C}$ | $60^{\circ} \mathrm{C}$ | $70^{\circ} \mathrm{C}$ |
| 8 | $73 \%$ | $62 \%$ | $55 \%$ | $47 \%$ | $40 \%$ |
| 7 | $83 \%$ | $71 \%$ | $62 \%$ | $54 \%$ | $46 \%$ |
| 6 | $97 \%$ | $82 \%$ | $72 \%$ | $63 \%$ | $53 \%$ |
| 5 | $100 \%$ | $98 \%$ | $87 \%$ | $75 \%$ | $63 \%$ |
| 4 | $100 \%$ | $100 \%$ | $100 \%$ | $93 \%$ | $79 \%$ |
| 3 | $100 \%$ | $100 \%$ | $100 \%$ | $100 \%$ | $100 \%$ |
| 2 | $100 \%$ | $100 \%$ | $100 \%$ | $100 \%$ | $100 \%$ |
| 1 | $100 \%$ | $100 \%$ | $100 \%$ | $100 \%$ | $100 \%$ |

ELECTRICAL CHARACTERISTICS at $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{D D}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ (unless otherwise specified)

| Characteristic | Symbol | Applicable Devices | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | UCN-5821A | $\mathrm{V}_{\text {OUT }}=50 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {OUt }}=50 \mathrm{~V},=+70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | UCN-5822A | $\mathrm{V}_{\text {out }}=80 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {OUT }}=80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | UCN-5823A | $\mathrm{V}_{\text {out }}=100 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {out }}=100 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $\mathrm{V}_{\text {ceisat }}$ | ALL | $\mathrm{l}_{\text {Out }}=100 \mathrm{~mA}$ | - | 1.1 | V |
|  |  |  | $\mathrm{I}_{\text {Out }}=200 \mathrm{~mA}$ | - | 1.3 | V |
|  |  |  | $\mathrm{I}_{\text {OUT }}=350 \mathrm{~mA}, \mathrm{~V}_{\text {DD }}=7.0 \mathrm{~V}$ | - | 1.6 | V |
| Input Voltage | $\mathrm{V}_{\text {IN(0) }}$ | ALL |  | - | 0.8 | V |
|  | $\mathrm{V}_{\text {(N(1) }}$ | ALL | $\mathrm{V}_{\text {D }}=12 \mathrm{~V}$ | 10.5 | - | V |
|  |  |  | $\mathrm{V}_{\text {DD }}=10 \mathrm{~V}$ | 8.5 | - | V |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ | 3.5 | - | V |
| Input Resistance | $\mathrm{R}_{\text {( }}$ | ALL | $V_{D D}=12 \mathrm{~V}$ | 50 | - | k $\Omega$ |
|  |  |  | $V_{D 0}=10 \mathrm{~V}$ | 50 | - | k $\Omega$ |
|  |  |  | $\mathrm{V}_{\text {D }}=5.0 \mathrm{~V}$ | 50 | - | k $\Omega$ |
| Supply Current | $\mathrm{I}_{\text {OPON }}$ | ALL | One Driver ON, $\mathrm{V}_{\text {D }}=12 \mathrm{~V}$ | - | 4.5 | mA |
|  |  |  | One Driver $0 \mathrm{~N}, \mathrm{~V}_{00}=10 \mathrm{~V}$ | - | 3.9 | mA |
|  |  |  | One Driver $0 \mathrm{~N}, \mathrm{~V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ | - | 2.4 | mA |
|  | $\mathrm{I}_{\text {Do(0FF) }}$ | ALL | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$, All Drivers OFF, All Inputs $=0 \mathrm{~V}$ | - | 1.6 | mA |
|  |  |  | $\mathrm{V}_{\text {D }}=12 \mathrm{~V}$, All Drivers 0FF, All Inputs $=0 \mathrm{~V}$ | - | 2.9 | mA |

Caution: Sprague CMOS devices have input-static protection but are susceptible to damage when exposed to extremely high static electrical charges.



## TIMING CONDITIONS

$\left(T_{A}=+25^{\circ} \mathrm{C}\right.$, Logic Levels are $\mathrm{V}_{00}$ and $\mathrm{V}_{S S}$ )

|  | $V_{00}=5.0 \mathrm{~V}$ |
| :---: | :---: |
| A. Minimum Data Active Time Before Clock Pulse (Data Set-Up Time) | 75 ns |
| B. Minimum Data Active Time After Clock Pulse (Data Hold Time) | 75 ns |
| C. Minimum Data Pulse Width . | 150 ns |
| D. Minimum Clock Pulse Width | 150 ns |
| E. Minimum Time Between Clock Activation and Strobe | 300 ns |
| F. Minimum Strobe Pulse Width | 100 ns |
| G. Typical Time Between Strobe Activation and Output Transition. | 500 ns |

SERIAL DATA present at the input is transferred to the shift register on the logic " 0 " to logic " 1 "" transition of the CLOCK input pulse. On succeeding CLOCK pulses, the registers shift data information towards the SERIAL DATA OUTPUT. The SERIAL DATA must appear at the input prior to the rising edge of the CLOCK input waveform.

Information present at any register is transferred to its respective latch when the STROBE is high (serial-to-parallel conversion). The latches will con-
tinue to accept new data as long as the STROBE is held high. Applications where the latches are bypassed (STROBE tied high) will require that the ENABLE input be high during serial data entry.

When the ENABLE input is high, all of the output buffers are disabled (OFF) without affecting the information stored in the latches or shift register. With the ENABLE input low, the outputs are controlled by the state of the latches.

SERIES UCN-5820A TRUTH TABLE

$L=$ Low Logic Level
$H=$ High Logic Level
$X=$ Irrelevant
$P=$ Present State
$R=$ Previous State

## TYPICAL INPUT CIRCUITS



## TYPICAL OUTPUT DRIVER



Dwg. No. A-14, 314


## UCN-5825B AND UCN-5826B BiMOS II HIGH-CURRENT, SERIAL-INPUT, LATCHED DRIVERS

## FEATURES

- 2 A Open Collector Outputs
- 60 V or 80 V Minimum Output Breakdown
- 35 V or 60 V Sustaining Voltage
- Output-Transient Protection
- Low-Power CMOS Logic and Latches
- Typical Data Input Rate $>5 \mathrm{MHz}$
- Internal Pull-Down Resistors
- CMOS, PMOS, NMOS, TTL Compatible Inputs
- Internal Thermal Shutdown Circuitry


UCN-5825B and UCN-5826B BiMOS II integrated circuits combine a 4-bit CMOS shift register, associated latches, control circuitry, and level shifting, with bipolar Darlington outputs and transient-suppression diodes for inductive load applications.

The high-current, serial-input, latched drivers can be used with relays, solenoids, stepper motors, LED displays, incandescent displays, and other highpower loads. Control circuitry for both devices includes Strobe and output enable functions, and an internal latch that disables outputs at power-up and provides thermal shutdown protection.

Except for output-voltage ratings, the UCN5825B and UCN-5826B drivers are identical. The former is rated for operation to $60 \mathrm{~V}(35 \mathrm{~V}$ sustaining); the latter has a minimum output breakdown rating of 80 V ( 60 V sustaining).

The CMOS inputs cause minimum loading and are compatible with standard CMOS, PMOS, and NMOS circuits. TTL or DTL circuits may rearire
the use of appropriate pull-up resistors to insure a proper input-logic high level. A CMOS serial data output enables cascade connections in applications requiring additional drive lines. With a 5 V supply, BiMOS II devices typically operate at data-input rates above 5 MHz . With a 12 V supply, significantly higher speeds are obtained.

Monolithic construction and a 16 -pin dual in-line package with copper heat-sink contact tabs enable cost-effective and reliable systems designs supported by excellent package power dissipation rating, minimum size, and ease of installation. The package configuration is suitable for automatic insertion, allows easy attachment of an inexpensive heat sink, and fits a standard IC socket or printed wiring board layout.

Both devices are rated for continuous operation over the temperature range of $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Because of limitations on package power dissipation, simultaneous operation of all drivers may require a reduction in duty cycle.

## FUNCTIONAL BLOCK DIAGRAM



## absolute maximum ratings at $+25^{\circ} \mathrm{C}$ Free-Air Temperature

Output Voltage, $\mathrm{V}_{\mathrm{CE}}$
(UCN-5825B)60 V

(UCN-5826B) ..... 80 V

Output Voltage, $\mathrm{V}_{\text {CE(sus) }}$
$\qquad$
(UCN-5825B) $35 \mathrm{~V}^{*}$
(UCN-5826B) . . . . . . . . . . . . . . . . . . . . . . . . . . . 60 V*
Logic Supply Voltage Range, $\mathrm{V}_{\text {DD }} \ldots \ldots . .$.
$V_{D D}$ with reference to $V_{E E} \ldots . .$.
Emitter Supply Voltage, $\mathrm{V}_{\mathrm{EE}} \ldots . .$.
Input Voltage Range, $V_{\mathbb{N}} \ldots \ldots . \ldots .{ }^{2} .0 .3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Continuous Output Current, $\mathrm{I}_{\text {our }} \ldots \ldots$. . . . . . . . . . . . . . . 2 A
Allowable Package Power Dissipation, $P_{D} \ldots .$. . . . See Graph
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}} \ldots \ldots \ldots-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
*For inductive load applications: The sum of the load supply voltage and clamping voltage(s).

Note: Output-current rating may be limited by duty cycle, ambient temperature, heat sinking, and a number of outputs conducting. Under any combination of conditions, do not exceed the specified maximum current rating and a junction temperature of $+125^{\circ} \mathrm{C}$.

Caution: Sprague CMOS devices have input-static protection but are susceptible to damage when exposed to extremely high static electrical charges.

ALLOWABLE POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE


TYPICAL INPUT CIRCUIT


Dwg.No. A-12,559

TYPICAL OUTPUT DRIVER


Dwg. No. A-12,561A

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=60 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ to $12 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | UCN-5825B | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | 500 | $\mu \mathrm{A}$ |
|  |  | UCN-5826B | $V_{C C}=80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {cc }}=80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | 500 | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $V_{\text {CEISAI }}$ | Both | $\mathrm{l}_{\text {OUT }}=1.75 \mathrm{~A}$ | - | 1.75 | V |
| Output Sustaining Voltage | $V_{\text {cessal }}$ | UCN-5825B | $\mathrm{I}_{\text {Out }}=1.75 \mathrm{~A}, \mathrm{~L}=2 \mathrm{mH}$ | 35 | - | V |
|  |  | UCN-5826B | $\mathrm{I}_{\text {OUT }}=1.75 \mathrm{~A}, \mathrm{~L}=2 \mathrm{mH}$ | 60 | - | V |
| Clamp Diode Leakage Current | $I_{R}$ | UCN-5825B | $\mathrm{V}_{\mathrm{R}}=60 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | UCN-5826B | $\mathrm{V}_{\mathrm{R}}=80 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | Both | $\mathrm{I}_{\mathrm{F}}=1.75 \mathrm{~A}$ | - | 2.0 | V |
| Input Voltage | $\mathrm{V}_{\text {(N(1) }}$ | Both | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ | 3.5 | 5.3 | V |
|  |  |  | $\mathrm{V}_{00}=12 \mathrm{~V}$ | 10.5 | 12.3 | V |
|  | $\mathrm{V}_{\text {IV0) }}$ | Both | $\mathrm{V}_{\text {DD }}=5 \mathrm{~V}$ to 12 V | -0.3 | +0.8 | V |
| Input Resistance | $\mathrm{R}_{\text {IN }}$ | Both | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ | 100 | - | k $\Omega$ |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$ | 50 | - | k $\Omega$ |
| Serial Data Output Resistance | $\mathrm{R}_{\text {out }}$ | Both | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ | - | 20 | $\mathrm{k} \Omega$ |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$ | - | 6.0 | k $\Omega$ |
| Supply Current | $\mathrm{I}_{\mathrm{D}}$ | Both | All outputs OFF | - | 3.0 | mA |
|  |  |  | All outputs ON | - | 20 | mA |
| Maximum Clock Frequency | $\mathrm{f}_{\mathrm{c}}$ | Both |  | 3.3 | - | MHz |
| Turn-ON Delay | $\mathrm{t}_{\text {PHL }}$ | Both | $0.5 \mathrm{E}_{\text {oE }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 1.0 | $\mu \mathrm{S}$ |
| Turn-0FF Delay | $t_{\text {PLH }}$ | Both | $0.5 \mathrm{E}_{\text {oE }}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 2.0 | $\mu \mathrm{s}$ |
| Propagation Delay | $\mathrm{t}_{\text {PD }}$ | Both | $0.5 \mathrm{E}_{0 \mathrm{E}}$ to $0.5 \mathrm{E}_{\text {out }}$ | - | 100 | ns |



## TIMING CONDITIONS

(Logic Levels are $V_{D D}$ and Ground)

|  | $\mathrm{V}_{00}=5.0 \mathrm{~V}$ |
| :---: | :---: |
| A. Minimum Data Active Time Before Clock Pulse (Data Set-Up Time) | 75 ns |
| B. Minimum Data Active Time After Clock Pulse (Data Hold Time) | 75 ns |
| C. Minimum Data Pulse Width . | 150 ns |
| D. Minimum Clock Pulse Width | 150 ns |
| E. Minimum Time Between Clock Activation and Strobe | 300 ns |
| F. Minimum Strobe Pulse Width | 100 ns |
| G. Typical Time Between Strobe Activation and Output Transition. | 500 ns |

Serial data present at the input is transferred to the shift register on the logic " 0 "' to logic " 1 " transition of the clock input pulse. On succeeding clock pulses, the registers shift data information towards the serial data output. The serial data must appear at the input prior to the rising edge of the clock input waveform.

Information present at any register is transferred to its respective latch when the strobe is high (se-rial-to-parallel conversion). The latches will continue to accept new data as long as the strobe is held high. Applications where the latches are bypassed (strobe tied high) will require that the
output enable input be high during serial data entry.

When the output enable input is high, all of the output buffers are disabled (OFF) without affecting the information stored in the latches or shift register. With the output enable input low, the outputs are controlled by the'state of the latches.

Two additional functions serve to protect the system and the device. Either power-up or overheating will set an internal latch that disables the outputs. With the latch set, data can be shifted and latched while the outputs are disabled. To resume normal operation, the latch must be reset by toggling outPUT ENABLE a minimum of 500 ns .

TRUTH TABLE

| Seria Data Input | Clock <br> Input | Shift Register Contents |  |  |  | Serial <br> Data <br> Output | Strobe <br> Input | Latch Contents |  |  |  | Output <br> Enable | Output Contents |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{I}_{1}$ | $\mathrm{I}_{2}$ | $I_{3}$ | $\mathrm{I}_{4}$ |  |  | $\mathrm{I}_{1}$ | $\mathrm{I}_{2}$ | $I_{3}$ | $\mathrm{I}_{4}$ |  | $\mathrm{I}_{1}$ | $\mathrm{I}_{2}$ | $\mathrm{I}_{3}$ | $\mathrm{I}_{4}$ |
| H | 5 | H | $\mathrm{R}_{1}$ | $\mathrm{R}_{2}$ | $\mathrm{R}_{3}$ | $\mathrm{R}_{3}$ |  |  |  |  |  |  |  |  |  |  |
| L | 5 | L | $\mathrm{R}_{1}$ | $\mathrm{R}_{2}$ | $\mathrm{R}_{3}$ | $\mathrm{R}_{3}$ |  |  |  |  |  |  |  |  |  |  |
| $X$ | 2 | $\mathrm{R}_{1}$ | $\mathrm{R}_{2}$ | $\mathrm{R}_{3}$ | $\mathrm{R}_{4}$ | $\mathrm{R}_{4}$ |  |  |  |  |  |  |  |  |  |  |
|  |  | $X$ | X | X | X | X | L | $\mathrm{R}_{1}$ | $\mathrm{R}_{2}$ | $\mathrm{R}_{3}$ | $\mathrm{R}_{4}$ |  |  |  |  |  |
|  |  | $\mathrm{P}_{1}$ | $\mathrm{P}_{2}$ | $\mathrm{P}_{3}$ | $\mathrm{P}_{4}$ | $\mathrm{P}_{4}$ | H | $\mathrm{P}_{1}$ | $\mathrm{P}_{2}$ | $\mathrm{P}_{3}$ | $\mathrm{P}_{4}$ | L | $\mathrm{P}_{1}$ | $\mathrm{P}_{2}$ | $\mathrm{P}_{3}$ | $\mathrm{P}_{4}$ |
|  |  |  |  |  |  |  |  | X | X | X | X | H | H | H | H | H |

L = Low Logic Level
$H=$ High Logic Level
$X=$ Irrelevant
$P=$ Present State
$R=$ Previous State

## TYPICAL APPLICATION

MULTIPLEXED INCANDESCENT LAMP DRIVE


[^43]
# TYPICAL APPLICATION 

BILEVEL HAMMER DRIVE

*Active Low


## UCN-5832A AND UCN-5832C BiMOS II 32-BIT SERIAL-INPUT, LATCHED DRIVERS

## FEATURES

- 5 MHz Typical Data Input Rate
- Low-Power CMOS Logic and Latches
- 40 V Current Sink Outputs
- Low Saturation Voltage

TNTENDED PRIMARILY to drive thermal print1 heads, Types UCN-5832A and UCN-5832C have been optimized for low output-saturation voltage, high-speed operation, and pin/pad configurations most convenient for the tight space requirements of high-resolution printheads. The integrated circuits can also be used to drive multiplexed LED displays or incandescent lamps at up to 150 mA peak current. A combination of bipolar and MOS technologies gives BiMOS II arrays an interface flexibility beyond the reach of standard buffers and power driver circuits.

The devices each have 32 bipolar open-collector saturated drivers, a CMOS data latch for each of the drivers, two 16-bit CMOS shift registers, and CMOS control circuitry. The high-speed CMOS shift registers and latches allow operation with most micropro-cessor/LSI-based systems. Use of these drivers with TTL may require input pull-up resistors to ensure an input logic high.

Type UCN-5832A is supplied in a 40-pin dual inline plastic package with $0.600^{\prime \prime}(15.24 \mathrm{~mm})$ row spacing. Under normal operating conditions, all outputs of the packaged device will sustain 100 mA continuously without derating. Type UCN-5832C is an unpackaged, passivated, bare-back device in chip form. In this version, the shift register is divided into two 16-bit blocks for maximum flexibility. For either device, MOS serial outputs permit cascading


5
for interface applications requiring additional drive lines.
A similar 32-bit serial-input latched source driver is available as UCN-5818A. High-voltage, high-current 8-bit devices are available in Series UCN5820A.

## FUNCTIONAL BLOCK DIAGRAM



## ABSOLUTE MAXIMUM RATINGS at $+25^{\circ} \mathrm{C}$ Free-Air Temperature

Output Voltage, $\mathrm{V}_{\text {our }}$40 VLogic Supply Voltage, $V_{\text {Do }}$ ..... 15 V
Input Voltage Range, $V_{\mathbb{W}}$ ..... 0.3 V
Continuous Output Current, $\mathrm{l}_{\text {our }}$ ..... 150 mA
Package Power Dissipation, $\mathrm{P}_{0}$ (UCN-5832A) ..... $2.8 \mathrm{~W}^{*}$
Operating Temperature Range, $T_{A}$ ..... $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}}$

$$
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
$$

*Derate at the rate of $28 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
Caution: Sprague CMOS devices have input-static protection but are susceptible to damage when exposed to extremely high static electrical charges.

## TYPICAL INPUT CIRCUIT



Dwg. No. A-12,379A

TYPICAL OUTPUT DRIVER


Dwg. No. A-12,380A

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{D D}=5 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cEX }}$ | $\mathrm{V}_{\text {OUT }}=40 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 10 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $\mathrm{V}_{\text {CEISAT) }}$ | $\mathrm{l}_{\text {out }}=50 \mathrm{~mA}$ | - | 275 | mV |
|  |  | $\mathrm{l}_{\text {Out }}=100 \mathrm{~mA}$ | 250 | 550 | mV |
| Input Voltage | $V_{\mathbb{N ( 1 )}}$ |  | 3.5 | 5.3 | V |
|  | $\mathrm{V}_{\text {IN(0) }}$ |  | $-0.3$ | +0.8 | V |
| Input Current | $\mathrm{l}_{\text {IN(1) }}$ | $V_{\mathbb{I N}}=3.5 \mathrm{~V}$ | - | 1.0 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {INO) }}$ | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ | - | -1.0 | $\mu \mathrm{A}$ |
| Input Impedance | $\mathrm{Z}_{\text {IN }}$ | $V_{\text {IN }}=3.5 \mathrm{~V}$ | 3.5 | - | $\mathrm{M} \Omega$ |
| Serial Data/Output Resistance | $\mathrm{R}_{\text {out }}$ |  | - | 20 | $\mathrm{k} \Omega$ |
| Supply Current | $\mathrm{I}_{\mathrm{D}}$ | One output ON, $\mathrm{I}_{\text {OuT }}=100 \mathrm{~mA}$ | - | 5.0 | mA |
|  |  | All outputs OFF | - | 50 | $\mu \mathrm{A}$ |
| Output Rise Time | $\mathrm{t}_{\mathrm{t}}$ | $\mathrm{I}_{\text {out }}=100 \mathrm{~mA}, 10 \%$ to $90 \%$ | - | 1.0 | $\mu \mathrm{S}$ |
| Output Fall Time | $t_{f}$ | $\mathrm{I}_{\text {out }}=100 \mathrm{~mA} ; 90 \%$ to $10 \%$ | - | 1.0 | $\mu \mathrm{S}$ |

[^44]

## TIMING CONDITIONS

(Logic Levels are $V_{D D}$ and Ground)

|  | $V_{\text {DD }}=5.0 \mathrm{~V}$ |
| :---: | :---: |
| A. Minimum Data Active Time Before Clock Pulse (Data Set-Up Time) | 75 ns |
| B. Minimum Data Active Time After Clock Pulse (Data Hold Time) | 75 ns |
| C. Minimum Data Pulse Width , | 150 ns |
| D. Minimum Clock Pulse Width | 150 ns |
| E. Minimum Time Between Clock Activation and Strobe | 300 ns |
| F. Minimum Strobe Pulse Width | 100 ns |
| G. Typical Time Between Strobe Activation and Output Transition. | 500 ns |

SERIAL DATA present at the input is transferred to the shift register on the logic " 0 " to logic " 1 " transition of the CLOCK input pulse. On succeeding CLOCK pulses, the registers shift data information towards the SERIAL DATA OUTPUT. The SERIAL DATA must appear at the input prior to the rising edge of the CLOCK input waveform.

Information present at any register is transferred to its respective latch when the STROBE is high (serial-to-parallel conversion). The latches will con-
tinue to accept new data as long as the STROBE is held high. Applications where the latches are bypassed (STROBE tied high) will require that the OUTPUT ENABLE input be low during serial data entry.

When the OUTPUT ENABLE input is low, all of the output buffers are disabled (OFF) without affecting the information stored in the latches or shift register. With the OUTPUT ENABLE input high, the outputs are controlled by the state of the latches.

TRUTH TABLE

| Serial Data Input | Clock <br> Input | Shift Register Contents | Serial <br> Data <br> Output | Strobe Input | Latch Contents | Output Enable Input | Output Contents |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{array}{llllll}I_{1} & I_{2} & I_{3} & \ldots & I_{N-1} & I_{N}\end{array}$ |  |  | $\begin{array}{llllll}I_{1} & I_{2} & I_{3} & \ldots\end{array}$ |  | $\begin{array}{llllll}I_{1} & I_{2} & I_{3} & \ldots\end{array}$ |
| H | $\checkmark$ | H $R_{1} R_{2} \ldots R_{N-2} R_{N-1}$ | $\mathrm{R}_{\mathrm{N}-1}$ |  |  |  |  |
| L | $\checkmark$ | $L R_{1} R_{2} \ldots R_{N-2} R_{N-1}$ | $\mathrm{R}_{\mathrm{N}-1}$ |  |  |  |  |
| X | L | $\mathrm{R}_{1} \mathrm{R}_{2} \mathrm{R}_{3} \ldots \mathrm{R}_{N-1} \mathrm{R}_{\mathrm{N}}$ | $\mathrm{R}_{\mathrm{N}}$ |  |  |  |  |
|  |  | X X X $\quad$ ¢ $\quad$ X | X | L | $R_{1} R_{2} R_{3} \ldots \ldots R_{N-1} R_{N}$ |  |  |
|  |  | $P_{1} P_{2} P_{3} \ldots P_{N-1} P_{N}$ | $\mathrm{P}_{\mathrm{N}}$ | H | $P_{1} P_{2} P_{3} \ldots P_{N-1} P_{N}$ | H | $\mathrm{P}_{1} \mathrm{P}_{2} \mathrm{P}_{3} \ldots \mathrm{P}_{\mathrm{N}-1} \mathrm{P}_{\mathrm{N}}$ |
|  |  |  |  |  | $X \times \times \ldots \times$ | L | H H H $\ldots$ H |

[^45]
## UCN-5832C



5

UCN-5832 chips are of silicon planar epitaxial construction. They are identical to those used for packaged devices. When assembled correctly, they should lead to a high final test yield. All chips are visually inspected for masking, diffusion, and scribing defects. Conformance to electrical parameters can be guaranteed (at additional charge) by performing measurements on packaged units assembled from a random sample taken from the lot.

The preferred method of sale for unpackaged die is in wafer form. These are identified as UCN-5832CW and are supplied in $4^{\prime \prime}(100 \mathrm{~mm})$ wafers that have been tested (probed) in wafer form. Electrically defective devices are identified by ink dots during this operation. Wafers do not include visual die inspection. Orders for UCN-5832CW will be accepted only for complete wafers.

Because Sprague Electric Company does not control the customer packaging of UCN-5832C chips or UCN-5832CW wafers, Sprague Electric company assumes no liability for final electrical and reliability parameters.

| PAD | PAD DESIGNATIONS |  |
| :---: | :---: | :---: |
|  | UCN-5832A | UCN-5832C |
| 1 | $V_{00}$ | $V_{\text {Do }}$ |
| 2 | SERIAL DATA IN | SERIAL DATA $\mathrm{IN}_{1}$ |
| 3 | GROUND | GROUND* |
| 4 | STROBE | STROBE |
| 5 | $\mathrm{OUT}_{1}$ | $\mathrm{OUT}_{1}$ |
| 6 | $\mathrm{OUT}_{2}$ | $\mathrm{OUT}_{2}$ |
| 7 | $\mathrm{OUT}_{3}$ | $\mathrm{OUT}_{3}$ |
| 8 | $\mathrm{OUT}_{4}$ | $\mathrm{OUT}_{4}$ |
| 9 | $\mathrm{OUT}_{5}$ | $\mathrm{OUT}_{5}$ |
| 10 | $\mathrm{OUT}_{6}$ | $\mathrm{OUT}_{6}$ |
| 11 | $\mathrm{OUT}_{7}$ | $\mathrm{OUT}_{7}$ |
| 12 | $\mathrm{OUT}_{8}$ | $\mathrm{OUT}_{8}$ |
| 13 | OUT9 | $\mathrm{OUT}_{9}$ |
| 14 | OUT ${ }_{10}$ | OUT ${ }_{10}$ |
| 15 | $\mathrm{OUT}_{11}$ | $\mathrm{OUT}_{11}$ |
| 16 | $\mathrm{OUT}_{12}$ | $\mathrm{OUT}_{12}$ |
| 17 | $\mathrm{OUT}_{13}$ | $\mathrm{OUT}_{13}$ |
| 18 | OUT ${ }_{14}$ | $\mathrm{OUT}_{14}$ |
| 19 | OUT ${ }_{15}$ | $0 \mathrm{UT}_{15}$ |
| A | - | GROUND* |
| 20 | OUT ${ }_{16}$ | ${ }^{\text {OUT }}$ 16 |
| B | - | SERIAL DATA OUT ${ }_{16}$ |
| 21 | INTERNAL CONNECTION-DO NOT USE | - |
| C | - | SERIAL DATA $\mathrm{IN}_{17}$ |
| 22 | OUT ${ }_{17}$ | OUT $_{17}$ |
| D | - | GROUND* |
| 23 | $\mathrm{OUT}_{18}$ | $\mathrm{OUT}_{18}$ |
| 24 | $\mathrm{OUT}_{19}$ | $\mathrm{OUT}_{19}$ |
| 25 | $\mathrm{OUT}_{20}$ | $\mathrm{OUT}_{20}$ |
| 26 | $\mathrm{OUT}_{21}$ | $\mathrm{OUT}_{21}$ |
| 27 | $\mathrm{OUT}_{22}$ | OUT ${ }_{22}$ |
| 28 | $\mathrm{OUT}_{23}$ | $\mathrm{OUT}_{23}$ |
| 29 | $\mathrm{OUT}_{24}$ | $\mathrm{OUT}_{24}$ |
| 30 | $\mathrm{OUT}_{25}$ | $\mathrm{OUT}_{25}$ |
| 31 | $\mathrm{OUT}_{26}$ | $\mathrm{OUT}_{26}$ |
| 32 | $\mathrm{OUT}_{27}$ | $\mathrm{OUT}_{27}$ |
| 33 | $\mathrm{OUT}_{28}$ | $\mathrm{OUT}_{28}$ |
| 34 | OUT ${ }_{29}$ | $\mathrm{OUT}_{29}$ |
| 35 | $\mathrm{OUT}_{30}$ | $\mathrm{OUT}_{30}$ |
| 36 | $\mathrm{OUT}_{31}$ | $\mathrm{OUT}_{31}$ |
| 37 | $\mathrm{OUT}_{32}$ | $\mathrm{OUT}_{32}$ |
| 38 | OUTPUT ENABLE | OUTPUT ENABLE |
| E | - | GROUND* |
| 39 | SERIAL DATA OUT | SERIAL DATA OUT 32 |
| 40 | CLOCK | CLOCK |

*Bonding pads $A$ or 3 and $D$ or $E$ must be connected to the substrate. For maximum output current capability, pads $A, D, E$, and 3 must all be bonded to the substrate.

# UCN-5832EP <br> BiMOS II 32-BIT SERIAL-INPUT, LATCHED DRIVER 

## FEATURES

- 5 MHz Typical Data Input Rate
- Low-Power CMOS Logic and Latches
- 40 V Current-Sink Outputs
- Low Saturation Voltage

Intended primarily to drive thermal printheads, the UCN-5832EP has been optimized for low outputsaturation voltage, high-speed operation, and a pin configuration most convenient for the tight space requirements of high-resolution printheads.
The device has 32 bipolar open-collector satur rated drivers, a CMOS data latch for each of the drivers, two 16-bit CMOS shift registers, and GMOS control circuitry. The high-speed CMOS shiftregisters and latches allow operation with most micropro cessor/LSI-based systems. Use of the driver with
 TTL may require input pull-up resistors to ensuretan input logic high.

UCN-5832EP is packaged ina 44 -pin plastic leaded chip carrier (quad) with $50-\mathrm{milhad}$ spacing.


$$
\text { Output Voltage, } \mathrm{V}_{\text {out }} \text {. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . } 40 \mathrm{~V}
$$

Logic Supply Voltage, $\mathrm{V}_{\text {DD }}$ ..... 15 V
Input Voltage Range, $\mathrm{V}_{\mathbb{I}}$ ..... -0.3 V to $\mathrm{V}_{D D}+0.3 \mathrm{~V}$
Continuous Output Current, $\mathrm{I}_{\text {out }}$ ..... 150 mA
Package Power Dissipation, $P_{D}$ ..... 2.0W*
Operating Temperature Range, $T_{A}$ ..... $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}}$ ..... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

[^46]Caution: Sprague CMOS devices have input-static protection but are susceptible to damage when exposed to extremely high static electrical charges.

## BiMOS II 32-BIT SERIAL-INPUT, LATCHED DRIVER



Dwg. No. A-14,237

ELECTRICAL CHARACTERISTICS af $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=\mathbf{5 V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | $\mathrm{V}_{\text {OUT }}=40 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 10 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $\mathrm{V}_{\text {CEISAT }}$ | $\mathrm{I}_{\text {OUT }}=50 \mathrm{~mA}$ | - | 275 | mV |
|  |  | $\mathrm{l}_{\text {Out }}=100 \mathrm{~mA}$ | 250 | 550 | mV |
| Input Voltage | $V_{\text {IN(I) }}$ |  | 3.5 | 5.3 | V |
|  | $V_{\text {IN(0) }}$ |  | -0.3 | +0.8 | V |
| Input Current | $\mathrm{I}_{\text {(1) }}$ | $\mathrm{V}_{\text {IN }}=3.5 \mathrm{~V}$ | - | 1.0 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {IN(0) }}$ | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ | - | $-1.0$ | $\mu \mathrm{A}$ |
| Input Impedance | $\mathrm{Z}_{1}$ | $\mathrm{V}_{\mathbb{N}}=3.5 \mathrm{~V}$ | 3.5 | - | $M \Omega$ |
| Serial Data/Output Resistance | $\mathrm{R}_{\text {OUT }}$ |  | - | 20 | $\mathrm{k} \Omega$ |
| Supply Current | $\mathrm{I}_{\text {D }}$ | One output ON, $\mathrm{I}_{\text {out }}=100 \mathrm{~mA}$ | - | 5.0 | mA |
|  |  | All outputs OFF | - | 50 | $\mu \mathrm{A}$ |
| Output Rise Time | $\mathrm{t}_{\mathrm{r}}$ | $\mathrm{I}_{\text {out }}=100 \mathrm{~mA}, 10 \%$ to $90 \%$ | - | 1.0 | $\mu \mathrm{S}$ |
| Output Fall Time | $t_{f}$ | $\mathrm{I}_{\text {Out }}=100 \mathrm{~mA} ; 90 \%$ to $10 \%$ | - | 1.0 | $\mu \mathrm{s}$ |

NOTE: Positive (negative) current is defined as going into (coming out of) the specified device pin.


## TIMING CONDITIONS

(Logic Levels are $V_{D D}$ and Ground)

|  | $V_{\text {DD }}=5.0 \mathrm{~V}$ |
| :---: | :---: |
| A. Minimum Data Active Time Before Clock Pulse (Data Set-Up Time) . | 75 ns |
| B. Minimum Data Active Time After Clock Pulse (Data Hold Time) | 75 ns |
| C. Minimum Data Pulse Width . | 150 ns |
| D. Minimum Clock Pulse Width | 150 ns |
| E. Minimum Time Between Clock Activation and Strobe | 300 ns |
| F. Minimum Strobe Pulse Width | 100 ns |
| G. Typical Time Between Strobe Activation and Output Transition. | 500 ns |

SERIAL DATA present at the input is transferred to the shift register on the logic " 0 " to logic " 1 " transition of the CLOCK input pulse. On succeeding CLOCK pulses, the registers shift data information towards the SERIAL DATA OUTPUT. The SERIAL DATA must appear at the input prior to the rising edge of the CLOCK input waveform.

Information present at any register is transferred to its respective latch when the STROBE is high (serial-to-parallel conversion). The latches will con-
tinue to accept new data as long as the STROBE is held high. Applications where the latches are bypassed (STROBE tied high) will require that the OUTPUT ENABLE input be low during serial data entry.

When the OUTPUT ENABLE input is low, all of the output buffers are disabled (OFF) without affecting the information stored in the latches or shift register. With the OUTPUT ENABLE input high, the outputs are controlled by the state of the latches.

## TRUTH TABLE

| Serial Data Input | Clock <br> Input | Shift Register Contents | Serial Data Output | Strobe <br> Input | Latch Contents | Output Enable Input | Output Contents |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{array}{lllllll}I_{1} & I_{2} & I_{3} & \ldots & I_{N-1} & I_{N}\end{array}$ |  |  | $\begin{array}{llllll}I_{1} & I_{2} & I_{3} & \ldots & I_{N-1} & I_{N}\end{array}$ |  | $\begin{array}{llllll}I_{1} & I_{2} & I_{3} & \ldots\end{array}$ |
| H | $\checkmark$ | H $\mathrm{R}_{1} \mathrm{R}_{2} \ldots \mathrm{R}_{\mathrm{N}-2} \mathrm{R}_{\mathrm{N}-1}$ | $\mathrm{R}_{\mathrm{N}-1}$ |  |  |  |  |
| L | $\checkmark$ | $L R_{1} R_{2} \ldots R_{N-2} R_{N-1}$ | $\mathrm{R}_{\mathrm{N}-1}$ |  |  |  |  |
| X | 7 |  | $\mathrm{R}_{\mathrm{N}}$ |  |  |  |  |
|  |  | $\times \times \times \ldots \times$ | X | L | $R_{1} R_{2} R_{3} \ldots \ldots R_{N-1} R_{N}$ |  |  |
|  |  | $P_{1} P_{2} P_{3} \ldots P_{N-1} P_{N}$ | $\mathrm{P}_{\mathrm{N}}$ | H | $P_{1} P_{2} P_{3} \ldots \ldots P_{N-1} P_{N}$ | H | $P_{1} P_{2} P_{3} \ldots \ldots P_{N-1} P_{N}$ |
|  |  |  |  |  | $\mathrm{X} \times \times \ldots \mathrm{X}$ | L | H H H $\ldots \mathrm{H}$ |

[^47]
# UCN-5833A, UCN-5833C, UCN-5833EP BiMOS II 32-BIT SERIAL-INPUT, LATCHED DRIVERS 

## FEATURES

- 5 MHz Typical Data Input Rate
- 30 V Min. Output Breakdown
- Darlington Current-Sink Outputs
- Low-Power CMOS Logic and Latches
- Minimum Chip Size (UCN-5833C)

Designed primarily to reduce logic supply current, chip size and associated cost, the UCN-5833A/C/EP integrated circuits offer highspeed operation for thermal printers. These devices can also be used to drive multiplexed LED displays or incandescent lamps within their 125 mA peak output current rating. The combination of bipolar and MOS technologies gives BiMOS II smart power ICs an interface flexibility beyond the reach of standard buffers and power driver circuits. The unpackaged UCN-5833C features minimum size and pad configurations most convenient for the tighter space requirements of highresolution thermal printheads.
These 32-bit drivers have bipolar open-collector

Darlington outputs, a CMOS data latch for each of the drivers, a 32-bit CMOS shift register, and CMOS control circuitry. The high-speed CMOS shift registers and latches allow operation with most microprocessor/LSI-based systems at data input rates above 3.3 MHz. Use of these drivers with TTL may require input pull-up resistors to ensure an input logic high.

The UCN-5833A is supplied in a 40 -pin dual inline plastic package with $0.600^{\prime \prime}(15.24 \mathrm{~mm})$ row spacing. At an ambient temperature of $+50^{\circ} \mathrm{C}$, all outputs of the DIP-packaged device will sustain 50 mA continuously. The UCN-5833C is an unpackaged, passivated, bare-back device in chip form. For high-density applications, the UCN-5833EP is available. This 44 -lead plastic chip carrier (quad pack) is intended for surfacemounting on solder lands with $0.050^{\prime \prime}(1.27 \mathrm{~mm})$ centers. CMOS serial data outputs permit cascading for applications requiring additional drive lines.


## ABSOLUTE MAXIMUM RATINGS

at $+25^{\circ} \mathrm{C}$ Free-Air Temperature
Output Voltage, V $_{\text {out }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 V
Logic Supply Voltage, $V_{D D}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7.0 V

Continuous Output Current, $\mathrm{I}_{\text {out }}$ (each output) ........................... 125 mA
Package Power Dissipation, $\mathrm{P}_{\mathrm{D}}$ (UCN-5833A) . . . . . . . . . . . . . . . . . . . . . . . 2. 8 W*
(UCN-5833EP) . . . . . . . . . . . . . . . . . . . . 2.0 W $\dagger$
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . \ldots . . . . . . . . . .20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}}$........................ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
*Derate at the rate of $28 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
$\dagger$ Derate at the rate of $20 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.

Caution: Sprague CMOS devices have input-static protection but are susceptible to damage when exposed to extremely high static electrical charges.

UCN-5833A


Dwg. No. A-13,048

UCN-5833EP


Dwg. No. A-13,049

## TYPICAL INPUT CIRCUIT



Dwg. No. A-13,050

## TYPICAL OUTPUT DRIVER



Dwg. No. A-13,051

ELECTRICAL CHARACTERISTICS at $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output Leakage Current | $I_{\text {cex }}$ | $\mathrm{V}_{\text {OUT }}=30 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ | - | 10 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $\mathrm{V}_{\text {CESSAT) }}$ | $\mathrm{l}_{\text {OUT }}=50 \mathrm{~mA}$ | - | 1.2 | V |
|  |  | $\mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}$ | - | 1.7 | V |
| Input Voltage | $\mathrm{V}_{\text {IN(1) }}$ |  | 3.5 | 5.3 | V |
|  | $\mathrm{V}_{\text {IN(0) }}$ |  | -0.3 | +0.8 | $\checkmark$ |
| Input Current | $I_{\text {IN(1) }}$ | $\mathrm{V}_{\mathrm{IN}}=5.0 \mathrm{~V}$ | - | 1.0 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{1 \times 0}$ | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | - | -1.0 | $\mu \mathrm{A}$ |
| Serial Output Voltage | $\mathrm{V}_{\text {OUT(1) }}$ | $\mathrm{I}_{\text {OUT }}=-200 \mu \mathrm{~A}$ | 4.5 | - | V |
|  | $\mathrm{V}_{\text {OUT(0) }}$ | $\mathrm{l}_{\text {OUT }}=200 \mu \mathrm{~A}$ | - | 0.3 | V |
| Supply Current | $\mathrm{I}_{\mathrm{D}}$ | One output $\mathrm{ON}, \mathrm{I}_{\text {out }}=100 \mathrm{~mA}$ | - | 1.0 | mA |
|  |  | All outputs OFF | - | 50 | $\mu \mathrm{A}$ |
| Output Rise Time | $t_{r}$ | $\mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}, 10 \%$ to $90 \%$ | - | 500 | ns |
| Output Fall Time | $t_{f}$ | $\mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}, 90 \%$ to $10 \%$ | - | 500 | ns |

NOTE: Positive (negative) current is defined as going into (coming out of) the specified device pin.


TIMING CONDITIONS
(Logic Levels are $V_{D D}$ and Ground)

B. Minimum Data Active Time After Clock Pulse (Data Hold Time). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 75 ns
C. Minimum Data Pulse Width ............................................................................. 150 ns
D. Minimum Clock Pulse Width . ........................................................................ 150 ns
E. Minimum Time Between Clock Activation and Strobe . ................................................. 300 ns
F. Minimum Strobe Pulse Width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100 ns
G. Typical Time Between Strobe Activation and Output Transition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500 ns

SERIAL DATA present at the input is transferred to the shift register on the logic " 0 " to logic " 1 " transition of the CLOCK input pulse. On succeeding CLOCK pulses, the registers shift data information towards the SERIAL DATA OUTPUT. The SERIAL DATA must appear at the input prior to the rising edge of the CLOCK input waveform.

Information present at any register is transferred to its respective latch when the STROBE is high (serial-to-parallel conversion). The latches will continue to accept new data as long as the

STROBE is held high. Applications where the latches are by-passed (STROBE tied high) will require that the OUTPUT ENABLE input be low during serial data entry.

When the OUTPUT ENABLE input is low, all of the output buffers are disabled (OFF) without affecting the information stored in the latches or shift register. With the OUTPUT ENABLE input high, the outputs are controlled by the state of the latches.

TRUTH TABLE

| Serial <br> Data <br> Input | Clock <br> Input | Shift Register Contents | Serial <br> Data <br> Output | Strobe Input | Latch Contents | Output <br> Enable <br> Input | Output Contents |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $I_{1} I_{2} I_{3} \ldots I_{N-1} I_{N}$ |  |  | $\mathrm{I}_{1} \mathrm{I}_{2} \mathrm{I}_{3} \ldots \mathrm{I}_{N-1} \mathrm{I}_{\mathrm{N}}$ |  | $I_{1} I_{2} I_{3} \ldots I_{N-1} I_{N}$ |
| H | $\sqrt{ }$ | $H \mathrm{R}_{1} \mathrm{R}_{2} \ldots \mathrm{R}_{\mathrm{N}-2} \mathrm{R}_{\mathrm{N}-1}$ | $\mathrm{R}_{\mathrm{N}-1}$ |  |  |  |  |
| L | 5 | $L R_{1} R_{2} \ldots \mathrm{R}_{N-2} \mathrm{R}_{\mathrm{N}-1}$ | $\mathrm{R}_{\mathrm{N}-1}$ |  |  |  |  |
| X | $\square$ | $\mathrm{R}_{1} \mathrm{R}_{2} \mathrm{R}_{3} \ldots . \mathrm{R}_{N-1} \mathrm{R}_{N}$ | $\mathrm{R}_{\mathrm{N}}$ |  |  |  |  |
|  |  | X X X . . $\times$ X | $X$ | L | $\mathrm{R}_{1} \mathrm{R}_{2} \mathrm{R}_{3} \ldots \mathrm{R}_{\mathrm{N}-1} \mathrm{R}_{\mathrm{N}}$ |  |  |
|  |  | $\mathrm{P}_{1} \mathrm{P}_{2} \mathrm{P}_{3} \ldots \mathrm{P}_{\mathrm{N}-1} \mathrm{P}_{\mathrm{N}}$ | $\mathrm{P}_{\mathrm{N}}$ | H | $P_{1} P_{2} P_{3} \ldots P_{N-1} P_{N}$ | H | $\mathrm{P}_{1} \mathrm{P}_{2} \mathrm{P}_{3} \ldots \mathrm{P}_{\mathrm{N}-1} \mathrm{P}_{\mathrm{N}}$ |
|  |  |  |  |  | X X X . . $\times X$ | L | HHH...HH |

[^48]UCN-5833A
ALLOWABLE COLLECTOR CURRENT AS A FUNCTION OF DIITY CYCLE

$$
\text { AT }+25^{\circ} \mathrm{C}
$$



ALLOWABLE COLLECTOR CURRENT
AS A FUNCTION OF DUTY CYCLE
$A T+50^{\circ} \mathrm{C}$


## UCN-5833EP

ALLOWABLE COLLECTOR CURRENT AS A FUNCTION OF DUTY CYCLE

$$
\text { AT }+25^{\circ} \mathrm{C}
$$


allowable collector current
AS A FUNCTION OF DUTY CYCLE
AT $+50^{\circ} \mathrm{C}$


## UCN-5833C



UCN-5833C chips are of silicon planar epitaxial construction using a merged technology (bipolar power and low-power CMOS logic). They are identical to those used for packaged devices. The preferred method of sale for unpackaged die is in four-inch ( 100 mm ) wafer form (UCN-5833CW). Users requiring separate, inspected die should contact the nearest Sprague sales office or representative. A select list of chipprocessing operations, which offer value-added testing, inspection, and assembly, is available for referral.
All wafers from which chips are sold are processed through standard production techniques
with 100\% inspection after each critical process step. Die (in wafer form) are electrically tested as completely as practical. Defective devices are identified by an ink dot on the die. Complete conformance to all electrical specifications can be guaranteed (at additional cost) by performing measurements on packaged units assembled from a random sample of the device production lot.

Because Sprague Electric Company does not control the customer handling and packaging of die or wafers, Sprague Electric Company can assume no liability for final electrical or reliability failures that are determined to be the result of improper storage, assembly, or test by the customer.

| PAD | PAD DESIGNATIONS |  |
| :---: | :---: | :---: |
|  | UCN-5833A | UCN-5833C |
| 1 | $V_{D D}$ | $V_{D D}$ |
| 2 | SERIAL DATA IN | SERIAL DATA $\mathrm{IN}_{1}$ |
| 3 | POWER GROUND | POWER GROUND |
| 4 | STROBE | STROBE |
| 5 | OUT ${ }_{1}$ | OUT ${ }_{1}$ |
| 6 | OUT 2 | OUT ${ }_{2}$ |
| 7 | $\mathrm{OUT}_{3}$ | $\mathrm{OUT}_{3}$ |
| 8 | $\mathrm{OUT}_{4}$ | $\mathrm{OUT}_{4}$ |
| 9 | $\mathrm{OUT}_{5}$ | OUT 5 |
| 10 | $\mathrm{OUT}_{6}$ | $\mathrm{OUT}_{6}$ |
| 11 | $\mathrm{OUT}_{7}$ | $\mathrm{OUT}_{7}$ |
| 12 | $\mathrm{OUT}_{8}$ | $\mathrm{OUT}_{8}$ |
| 13 | $\mathrm{OUT}_{9}$ | $\mathrm{OUT}_{9}$ |
| 14 | $\mathrm{OUT}_{10}$ | $\mathrm{OUT}_{10}$ |
| 15 | OUT ${ }_{11}$ | OUT ${ }_{11}$ |
| 16 | OUT ${ }_{12}$ | OUT ${ }_{12}$ |
| 17 | OUT ${ }_{13}$ | OUT ${ }_{13}$ |
| 18 | $\mathrm{OUT}_{14}$ | OUT ${ }_{14}$ |
| 19 | $\mathrm{OUT}_{15}$ | $\mathrm{OUT}_{15}$ |
| A | - | POWER GROUND |
| 20 | $\mathrm{OUT}_{16}$ | $\mathrm{OUT}_{16}$ |
| B | - | LOGIC GROUND/SUB* |
| 21 | LOGIC GROUND/SUB* |  |
| C | - | LOGIC GROUND/SUB* |
| 22 | OUT ${ }_{17}$ | OUT ${ }_{17}$ |
| D | - | POWER GROUND |
| 23 | OUT ${ }_{18}$ | $\mathrm{OUT}_{18}$ |
| 24 | $\mathrm{OUT}_{19}$ | $\mathrm{OUT}_{19}$ |
| 25 | $\mathrm{OUT}_{20}$ | $\mathrm{OUT}_{20}$ |
| 26 | OUT ${ }_{21}$ | OUT ${ }_{21}$ |
| 27 | $\mathrm{OUT}_{22}$ | $\mathrm{OUT}_{22}$ |
| 28 | $\mathrm{OUT}_{23}$ | $\mathrm{OUT}_{23}$ |
| 29 | $\mathrm{OUT}_{24}$ | $\mathrm{OUT}_{24}$ |
| 30 | $\mathrm{OUT}_{25}$ | $\mathrm{OUT}_{25}$ |
| 31 | OUT 26 | OUT 26 |
| 32 | OUT ${ }_{27}$ | OUT ${ }_{27}$ |
| 33 | $\mathrm{OUT}_{28}$ | $\mathrm{OUT}_{28}$ |
| 34 | OUT ${ }_{29}$ | $\mathrm{OUT}_{29}$ |
| 35 | $\mathrm{OUT}_{30}$ | $\mathrm{OUT}_{30}$ |
| 36 | $\mathrm{OUT}_{31}$ | $\mathrm{OUT}_{31}$ |
| 37 | $\mathrm{OUT}_{32}$ | $\mathrm{OUT}_{32}$ |
| 38 | OUTPUT ENABLE | OUTPUT ENABLE |
| E | - | POWER GROUND |
| 39 | SERIAL DATA OUT | SERIAL DATA OUT 32 |
| 40 | CLOCK | CLOCK |

*The substrate must be connected to the most negative point in the external circuit to maintain isolation between drivers and to provide for normal transistor operation. For maximum output current capability, pads $A, D, E$, and 3 must all be bonded to power ground.

# SERIES UCN-5840A BIMOS II 8-BIT SERIAL-INPUT, LATCHED DRIVERS 

## FEATURES

- 3.3 MHz Minimum Data-Input Rate
- CMOS, PMOS, NMOS, TIL Compatible
- Internal Pull-Up/Pull-Down Resistors
- Low-Power CMOS Logic and Latches
- High-Voltage Current-Sink Outputs
- Output Transient-Protection Diodes
- Single or Split Supply Operation
- 18-Pin Dual In-Line Plastic Package

INTEGRATING low-power CMOS logic and bipolar output power drivers permit Series UCN5840 A integrated circuits to be used in a wide variety of peripheral power driver applications. The three devices in this series each have an eight-bit CMOS shift register and CMOS control circuitry, eight CMOS data latches, and eight bipolar current-sink Darlington output drivers.

Except for maximum driver output voltage ratings, the UCN-5841A, UCN-5842A, and UCN-5843A are identical. The UCN-5843A offers premium performance with a minimum outputbreakdown voltage rating of 100 V ( 50 V sustaining). The drivers can be operated with a split supply where the negative supply is up to -20 V .

The 500 mA outputs, with integral transientsuppression diodes, are suitable for use with relays, solenoids and other inductive loads.

BiMOS II latches have higher data-input rates than the original BiMOS circuits. With a 5 V logic supply, they will typically operate at better than 5 MHz . With a 12 V supply, significantly higher speeds are obtained. The CMOS inputs are compatible with standard CMOS, PMOS, and NMOS logic levels. TTL or DTL circuits may require the use of appropriate pull-up resistors. By using the serial data output, the drivers can be cascaded for interface applications requiring additional drive lines.


These devices are supplied in 18-pin dual in-line plastic packages for operation over the temperature range of $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Because of limitations on package power dissipation, the simultaneous operation of all drivers at maximum rated current might require a reduction in duty cycle. A copper-alloy lead frame provides for maximum package power dissipation.

> ABSOLUTE MAXIMUM RATINGS at $25^{\circ} \mathrm{C}$ Free-Air Temperature and $\mathbf{V}_{s s}=\mathbf{O V}$

Output Voltage, V $_{\text {CE }}$ (UCN-5841A) . . . . . . . . . . . . . . . . . . . 50 V
(UCN-5842A) . . . . . . . . . . . . . . . . . . . 80 V
(UCN-5843A) . . . . . . . . . . . . . . . . . . . 100 V
Output Voltage, $\mathrm{V}_{\text {CE(sus) }}$ (UCN-5841A) . . . . . . . . . . . . . . . . $35 \mathrm{~V} \dagger$
(UCN-5842A) . . . . . . . . . . . . . . . $50 \mathrm{~V} \dagger$
(UCN-5843A) . . . . . . . . . . . . . . . 50 V $\dagger$
Logic Supply Voltage Range, $\mathrm{V}_{\text {DD }} \ldots \ldots . .$.
$\mathrm{V}_{\mathrm{DD}}$ with Reference to $\mathrm{V}_{\mathrm{EE}}$. . . . . . . . . . . . . . . . . . . . . 25 V
Emitter Supply Voltage, $\mathrm{V}_{\mathrm{EE}}$. . . . . . . . . . . . . . . . . . . . . -20 V
Input Voltage Range, $\mathrm{V}_{\mathbb{I}} \ldots \ldots . . . . . .$.
Continuous Output Current, $\mathrm{I}_{\text {out }}$. . . . . . . . . . . . . . . . . 500 mA
Package Power Dissipation, $P_{D}$. . . . . . . . . . . . . . . . . . 1.82 W*
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots . . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

[^49]
## FUNCTIONAL BLOCK DIAGRAM



Caution: Sprague CMOS devices have input-static protection but are susceptible to damage when exposed to extremely high static electrical charges.

MAXIMUM ALLOWABLE DUTY CYCLE

$$
V_{D D}=5.0 \mathrm{~V}
$$

| Number of Outputs ON$\begin{aligned} \left(\mathrm{I}_{\text {OUT }}\right. & =200 \mathrm{~mA} \\ \mathrm{~V}_{D D} & =5.0 \mathrm{~V}) \end{aligned}$ | Max. Allowable Duty Cycle at Ambient Temperature of |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $25^{\circ} \mathrm{C}$ | $40^{\circ} \mathrm{C}$ | $50^{\circ} \mathrm{C}$ | $60^{\circ} \mathrm{C}$ | $70^{\circ} \mathrm{C}$ |
| 8 | 85\% | 72\% | 64\% | 55\% | 46\% |
| 7 | 97\% | 82\% | 73\% | 63\% | 53\% |
| 6 | 100\% | 96\% | 85\% | 73\% | 62\% |
| 5 | 100\% | 100\% | 100\% | 88\% | 75\% |
| 4 | 100\% | 100\% | 100\% | 100\% | 93\% |
| 3 | 100\% | 100\% | 100\% | 100\% | 100\% |
| 2 | 100\% | 100\% | 100\% | 100\% | 100\% |
| 1 | 100\% | 100\% | 100\% | 100\% | 100\% |

$$
V_{D D}=12 \mathrm{~V}
$$

| Number of Outputs ON <br> $\left(l_{\text {our }}=\right.$ <br> $V_{D D}$$=1200 \mathrm{~mA}$ ) | Max. Allowable Duty Cycle at Ambient Temperature of |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $25^{\circ} \mathrm{C}$ | $40^{\circ} \mathrm{C}$ | $50^{\circ} \mathrm{C}$ | $60^{\circ} \mathrm{C}$ | $70^{\circ} \mathrm{C}$ |
| 8 | $80 \%$ | $68 \%$ | $60 \%$ | $52 \%$ | $44 \%$ |
| 7 | $91 \%$ | $77 \%$ | $68 \%$ | $59 \%$ | $50 \%$ |
| 6 | $100 \%$ | $90 \%$ | $79 \%$ | $69 \%$ | $58 \%$ |
| 5 | $100 \%$ | $100 \%$ | $95 \%$ | $82 \%$ | $69 \%$ |
| 4 | $100 \%$ | $100 \%$ | $100 \%$ | $100 \%$ | $86 \%$ |
| 3 | $100 \%$ | $100 \%$ | $100 \%$ | $100 \%$ | $100 \%$ |
| 2 | $100 \%$ | $100 \%$ | $100 \%$ | $100 \%$ | $100 \%$ |
| 1 | $100 \%$ | $100 \%$ | $100 \%$ | $100 \%$ | $100 \%$ |

## TYPICAL INPUT CIRCUITS



Dwg. No. A-12,659

## TYPICAL OUTPUT DRIVER



Dwg. No. A-12,660

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}$ (unless otherwise specified)

| Characteristic | Symbol | Applicable Devices | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. | Unit |
| Output Leakage Current | $\mathrm{I}_{\text {CEX }}$ | UCN-5841A | $\mathrm{V}_{\text {OUT }}=50 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {OUT }}=50 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | UCN-5842A | $V_{\text {OUT }}=80 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {OUI }}=80 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | UCN-5843A | $\mathrm{V}_{\text {out }}=100 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {Out }}=100 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {CEISAT }}$ | ALL | $\mathrm{l}_{\text {Out }}=100 \mathrm{~mA}$ | - | 1.1 | $V$ |
|  |  |  | $\mathrm{l}_{\text {Out }}=200 \mathrm{~mA}$ | - | 1.3 | V |
|  |  |  | $\mathrm{I}_{\text {OUT }}=350 \mathrm{~mA}, \mathrm{~V}_{\text {DD }}=7.0 \mathrm{~V}$ | - | 1.6 | V |
| Collector-Emitter Sustaining Voltage | $\mathrm{V}_{\text {CEIsus) }}$ | UCN-5841A | $\mathrm{I}_{\text {Out }}=350 \mathrm{~mA}, \mathrm{~L}=2 \mathrm{mH}$ | 35 | - | V |
|  |  | UCN-5842A | $\mathrm{I}_{\text {OUT }}=350 \mathrm{~mA}, \mathrm{~L}=2 \mathrm{mH}$ | 50 | - | V |
|  |  | UCN-5843A | $\mathrm{I}_{\text {OUT }}=350 \mathrm{~mA}, \mathrm{~L}=2 \mathrm{mH}$ | 50 | - | V |
| Input Voltage | $V_{\text {(N0) }}$ | ALL |  | - | 0.8 | V |
|  | $\mathrm{V}_{\text {(N(1) }}$ | ALL | $\mathrm{V}_{00}=12 \mathrm{~V}$ | 10.5 | - | V |
|  |  |  | $V_{D D}=10 \mathrm{~V}$ | 8.5 | - | V |
|  |  |  | $\mathrm{V}_{\text {DO }}=5.0 \mathrm{~V}$ | 3.5 | - | V |
| Input Resistance | $\mathrm{R}_{\text {N }}$ | ALL | $\mathrm{V}_{\text {D }}=12 \mathrm{~V}$ | 50 | - | $k \Omega$ |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}$ | 50 | - | $\mathrm{k} \Omega$ |
|  |  |  | $\mathrm{V}_{00}=5.0 \mathrm{~V}$ | 50 | - | $k \Omega$ |
| Supply Current | $\mathrm{I}_{\text {Doion) }}$ | ALL | All Drivers $0 \mathrm{~N}, \mathrm{~V}_{\text {DD }}=12 \mathrm{~V}$ | - | 16 | mA |
|  |  |  | All Drivers $0 \mathrm{~N}, \mathrm{~V}_{\text {D }}=10 \mathrm{~V}$ | - | 14 | mA |
|  |  |  | All Drivers ON, $\mathrm{V}_{D D}=5.0 \mathrm{~V}$ | - | 8.0 | mA |
|  | $\mathrm{I}_{\text {D(0FF) }}$ | ALL | All Drivers OFF, $\mathrm{V}_{\text {DD }}=12 \mathrm{~V}$ | - | 2.9 | mA |
|  |  |  | All Drivers OFF, $\mathrm{V}_{\text {D }}=10 \mathrm{~V}$ | - | 2.5 | mA |
|  |  |  | All Drivers OFF, $\mathrm{V}_{00}=5.0 \mathrm{~V}$ | - | 1.6 | mA |
| Clamp Diode Leakage Current | $I_{R}$ | UCN-5841A | $V_{R}=50$ | - | 50 | $\mu \mathrm{A}$ |
|  |  | UCN-5842A | $V_{R}=80 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  | UCN-5843A | $\mathrm{V}_{\mathrm{R}}=100 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{F}$ | ALL | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | 2.0 | V |



## TIMING CONDITIONS

$\left(T_{A}=+25^{\circ} \mathrm{C}\right.$, Logic Levels are $\mathrm{V}_{00}$ and $\left.\mathrm{V}_{S S}\right)$

|  | $\mathrm{V}_{\text {D }}=5.0 \mathrm{~V}$ |
| :---: | :---: |
| A. Minimum Data Active Time Before Clock Pulse (Data Set-Up Time) | 75 ns |
| B. Minimum Data Active Time After Clock Pulse (Data Hold Time) | 75 ns |
| C. Minimum Data Pulse Width . | 150 ns |
| D. Minimum Clock Pulse Width | 150 ns |
| E. Minimum Time Between Clock Activation and Strobe | 300 ns |
| F. Minimum Strobe Pulse Width | 100 ns |
| G. Typical Time Between Strobe Activation and Output Transition.. | 500 ns |

Serial data present at the input is transferred to the shift register on the logic " 0 "' to logic " 1 '" transition of the clock input pulse. On succeeding Clock pulses, the registers shift data information towards the SERIAL data output. The serial data must appear at the input prior to the rising edge of the CLOCK input waveform.

Information present at any register is transferred to its respective latch when the strobe is high (serial-to-parallel conversion). The latches will continue to accept new data as long as the strobe is held high. Applications where the latches are bypassed (strobe tied high) will require that the enable input be high during serial data entry.

When the enable input is high, all of the output buffers are disabled (OFF) without affecting information stored in the latches or shift register. With the enable input low, the outputs are controlled by the state of the latches.

## SERIES UCN-5840A TRUTH TABLE

| Serial <br> Data <br> Input | Clock Input | Shift Register Contents | Serial Data <br> Output | Strobe <br> Input | Latch Contents | Output Enable | Output Contents |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $I_{1}$ $I_{2}$ $I_{3}$ $\ldots \ldots \ldots$. |  |  | $\mathrm{I}_{1} \mathrm{I}_{2} \quad \mathrm{I}_{3} \ldots \ldots \ldots . \mathrm{I}_{8}$ |  | $\begin{array}{llll}\mathrm{I}_{1} & \mathrm{I}_{2} & \mathrm{I}_{3} & \ldots \ldots \ldots .\end{array}$ |
| H | $\sqrt{ }$ | $H$ $R_{1}$ $R_{2}$ $\ldots \ldots$. $R_{7}$ | $\mathrm{R}_{7}$ |  |  |  |  |
| L | $\checkmark$ | $\begin{array}{llllll}L & R_{1} & R_{2} & \ldots \ldots . . \\ R_{7}\end{array}$ | $\mathrm{R}_{7}$ |  |  |  |  |
| X |  | $\mathrm{R}_{1} \mathrm{R}_{2} \mathrm{R}_{3} \ldots \ldots \ldots \mathrm{R}_{8}$ | $\mathrm{R}_{8}$ |  |  |  |  |
|  |  | $\times \times \times \ldots \ldots$. | X | L | $R_{1} R_{2} R_{3} \ldots \ldots \ldots R_{8}$ |  |  |
|  |  | $\mathrm{P}_{1} \mathrm{P}_{2} \mathrm{P}_{3} \ldots \ldots \ldots . \mathrm{P}_{8}$ | $\mathrm{P}_{8}$ | H | $\mathrm{P}_{1} \mathrm{P}_{2} \mathrm{P}_{3} \ldots \ldots \ldots \mathrm{P}_{8}$ | L | $P_{1} P_{2} P_{3} \ldots \ldots \ldots P_{8}$ |
|  |  |  |  |  | X X X ....... X | H | H H H $\ldots \ldots . . . \mathrm{H}$ |

$\mathrm{L}=$ Low Logic Level
$\mathrm{H}=$ High Logic Level
$X=$ Irrelevant
$P=$ Present State
$R=$ Previous State

## TYPICAL APPLICATION

## RELAY/SOLENOID DRIVER



# UCN-5851A/EP AND UCN-5852A/EP BiMOS II 32-CHANNEL, SERIAL-INPUT DRIVERS 

## -Thin-Film Electroluminescent Display Row Drivers

## FEATURES

- DMOS Outputs
- Output Breakdown $>225 \mathrm{~V}$
- Sink up to 120 mA
- Low-Power CMOS Inputs and Logic
- 6 MHz Data Input Rate
- Refresh and Output Enable Functions
- Replaces SN75551, SN75552

Thin-film electroluminescent display row driver applications are satisfied with the UCN5851A/EP and UCN-5852A/EP 32-channel drivers. CMOS low-level logic, is combined with high-voltage ( 225 V ), open-drain DMOS outputs. To facilitate pc board layout, serial data outputs run counterclockwise in the UCN-5851A/EP and clockwise in the UCN-5852A/EP.

The logic sections consist of a 32-bit shift register, refresh and output-enable gates. When both refresh and output enable are high, the contents of the register appears at the outputs. A serial shift register output is available to cascade shift registers. This output is not affected by the REFRESH or OUTPUT ENABLE.

The UCN-5851A and UCN-5852A are supplied in 40-pin dual in-line plastic packages with $0.600^{\prime \prime}$ $(15.24 \mathrm{~mm}$ ) row spacing. The UCN-5851EP and UCN-5852EP are packaged in 44-lead plastic chip carriers with 50 -mil lead spacings (" $J$ " lead bend) for surface-mount applications.

Companion TFEL column drivers are the Sprague UCN-5853A/EP and UCN-5854A/EP.


## ABSOLUTE MAXIMUM RATINGS

Voltage Measurements
Referenced to Substrate


Input Voltage, $\mathrm{V}_{\mathbb{N}} \ldots \ldots . . .-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Output Current, I Iout . . . . . . . . . . . . . . . . . . . . 120 mA
Total Substrate Current, $I_{\text {sub }} \ldots \ldots \ldots . . . .$. . . . . . 1.5 A
Package Power Dissipation, $P_{0} \ldots \ldots$. . . See Graph Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

[^50]
## ALLOWABLE POWER DISSIPATION

 AS A FUNCTION OF TEMPERATURE

Dwg. No. A-13,033A

TYPICAL INPUT CIRCUIT


Dwg. No. A-13,039
TYPICAL OUTPUT DRIVER


Dwg. No. A-13,040

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{~V}_{\text {SUB }}=0$ (unless otherwise specified)

| Characteristic | Symbol | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Units |
| Functional Supply Voltage Range | $\mathrm{V}_{\text {D }}$ |  | 4.5 | 12 | 15 | V |
| Output Leakage Current | $\mathrm{I}_{\text {OUT }}$ | $\mathrm{V}_{\text {OUT }}=225 \mathrm{~V}$ | - | - | 10 | $\mu \mathrm{A}$ |
| Output Voltage | $\mathrm{V}_{\text {OUT(0) }}$ | $\mathrm{I}_{\text {OUT }}=20 \mathrm{~mA}, \mathrm{~V}_{\text {DD }}=5 \mathrm{~V}$ | - | 8.0 | 10 | V |
|  |  | $\mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}, \mathrm{~V}_{\text {DD }}=12 \mathrm{~V}$ | - | 15 | 30 | V |
| Output Clamp Diode Voltage | $V_{\text {F }}$ | $\mathrm{I}_{\mathrm{F}}=100 \mathrm{~mA}$ | - | 1.8 | 2.5 | V |
| Serial Data Output Voltage | $\mathrm{V}_{\text {Out(1) }}$ | $\mathrm{I}_{\text {Out }}=-100 \mu \mathrm{~A}$ | 10.5 | - | - | V |
|  | $\mathrm{V}_{\text {outio) }}$ | $\mathrm{I}_{\text {OUT }}=100 \mu \mathrm{~A}$ | - | - | 0.8 | V |
| Input Voltage | $\mathrm{V}_{\mathrm{N}(1)}$ | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ | 3.5 | - | 5.3 | V |
|  |  | $\mathrm{V}_{\mathrm{DO}}=12 \mathrm{~V}$ | 10.5 | - | 12.3 | V |
|  | $\mathrm{V}_{\text {W(0) }}$ |  | -0.3 | - | 0.8 | V |
| Input Current | $\mathrm{I}_{\text {IN(1) }}$ | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$ | - | - | 1.0 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {INO) }}$ | $\mathrm{V}_{\text {IN }}=0$ | - | - | -1.0 | $\mu \mathrm{A}$ |
| Maximum Clock Frequency | $\mathrm{f}_{\text {cik }}$ | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ | 3.3 | - | - | MHz |
|  |  | $\mathrm{V}_{\text {DD }}=12 \mathrm{~V}$ | - | 7.5 | - | MHz |
| Supply Current | $\mathrm{I}_{00}$ | $\mathrm{f}_{\text {ck }}=0$ | - | - | 500 | $\mu \mathrm{A}$ |
| Output Enable to Output Delay | $\mathrm{t}_{\text {PHL }}$ | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ | - | 200 | 500 | ns |
|  | $\mathrm{t}_{\text {PLH }}$ | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ | - | 250 | 500 | ns |
| Output Fall Time | $\mathrm{t}_{1}$ | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ | - | 80 | 200 | ns |
| Output Rise Time | $\mathrm{t}_{\text {r }}$ | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ | - | 300 | 500 | ns |



Dwg. No. A-13,041

## TIMING CONDITIONS

$$
\left(T_{A}=+25^{\circ} \mathrm{C} \text {, Logic Levels are } V_{D D} \text { and } V_{\text {SUB }}\right)
$$

|  | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V} \mathrm{~V}_{\mathrm{DD}}=12 \mathrm{~V}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Tested | Typ. | Typ. | Units |
| A. Min. Data Active Time Before Clock Pulse (Data Set-Up Time) | 75 | 35 | 15 | ns |
| B. Min. Data Active Time After Clock Pulse (Data Hold Time) | 75 | 35 | 15 | ns |
| C. Min. Clock Pulse Width | 150 | 70 | 30 | ns |
| D. Min. Clock Pulse Width | 150 | 100 | 65 | ns |
| Max. Clock Frequency | 3.3 | 5.0 | 7.5 | MHz |

The logic section consists of a 32-bit shift register, 32 output-enable gates and 32 refresh gates. Typically, a composite row drive signal is externally generated by a high-voltage switching circuit and applied to the substrate common terminal. Serial data is entered into the shift register on the high-to-low transition of the clock input. When Refresh is high, a high enable input will allow those outputs with a high in their associated register to be turned on, causing the corresponding row to be connected to the composite row drive signal. When the REFRESH input is low, all outputs are turned on.
The serial data output from the shift register may be used to cascade additional devices. This output is not affected by the output enable or Refresh inputs.

## OUTPUT CURRENT AS A FUNCTION OF DUTY CYCLE

UCN-5851A AND UCN-5852A


Dwg. No. A-13,042

UCN-5851EP AND UCN-5852EP


## APPLICATIONS

Electroluminescent (EL) display panels are generally built as an $X-Y$ matrix of rows and columns. Because of the construction of the panel, each cell, or pixel, that must be driven presents primarily a capacitive load (Fig. 1). The variable resistor models the electroluminescent effect, while the back-to-back Zener diodes account for the threshold voltage which must be reached prior to the emission of light. The EL display panel's capacitive nature requires that it be a-c driven.

## REFRESH SCANNING

To be compatible with existing CRT systems, EL panels usually use a raster-scanning refresh approach. Refresh rates range from 60 Hz to 500 Hz . The higher the rate, the more power the panel consumes. At frequencies less than 500 Hz , the panel brightness varies linearly with excitation frequency (or the refresh rate).

At the beginning of each scan, with the columns grounded, all rows receive a positive refresh pulse (Fig. 2) from the UCN-5851/52 row-drivers through the clamp diodes in the IC outputs (Fig. 3). Depending on the panel, the re-fresh-pulse voltage can be as high as +225 V .

Next, the row-driver IC is turned on by the refresh signal so that the row-driver outputs fol-
low the composite signal back to ground and allow the cell capacitances to discharge. Thereafter, the rows are left in a floating condition until each is selected in turn by the UCN-5851/52 to be driven to a negative potential.
The threshold voltage for light emission is reached by driving the rows negative ( -160 V ) and the columns positive ( +50 V ) relative to ground, resulting in a pixel voltage which equals the difference of the driving potentials ( 210 V , in this case). Individual pixel control is effected by selecting the rows one at a time and pulling high only those columns which correspond to the desired on pixels. Higher voltage levels (to +80 V and to -225 V ) will generate increased light levels.

## EL CELL EQUIVALENT



FIGURE 1

## ENTERING THE DATA

Before a row is selected, all the data for that line must be registered and latched into the column driver's output latch. Data for subsequent lines can be clocked into the column registers as soon as the current data enters the output latches. The column drivers must be enabled during the time that the row-driver output goes negative.

A logic "1" represents an illuminated cell. Therefore, to turn a cell ON, a positive voltage is applied to the selected column. As shown in Figure 3 , the -160 V on the selected row and +50 V on the selected column define the cell to be lit. The combined voltage difference of 210 V across the cell is above the electroluminescence threshold and therefore causes light generation.

## APPLICATIONS

The worst-case row-driver current requirement is when all columns in a row are turned ON. If there are 256 rows and 512 columns in the panel and each cell presents a capacitance of 4 pF , then the minimum ramp time allowed is determined as follows:

$$
\begin{aligned}
& d t=C d v / i \\
& d t=(512 \times 4 \mathrm{pF}) \times 210 \mathrm{~V} / 100 \mathrm{~mA} \\
& d t=4.3 \mu \mathrm{~s}
\end{aligned}
$$

where 210 V is the total voltage difference between the row and the column electrodes, and 100 mA is the recommended maximum sink cur-
rent. The $4.3 \mu \mathrm{~s}$ is then the minimum allowable ramp time for the composite-row driver supply voltage.

Similarly, when the positive refresh pulse is applied to all rows at the beginning of each scan, the worse-case current through the row-driver's clamp diode occurs when all the rows are at 0 V and the pulse suddenly switches to the positive refresh voltage. For a diode rating of 100 mA , the minimum allowable ramp time would again be $4.3 \mu \mathrm{~s}$.

These minimum ramp times ( dt ) are smaller than those encountered in typical applications. Normally, the peak current will be lower than the 100 mA used in the examples shown and may be limited by the column driver's current capability.

The block diagram of a typical electroluminescent display, (Fig. 4), shows that the UCN-5851 row-drivers drive the odd rows and the UCN-5852 row-drivers the even rows. The odd and even rows are actuated alternately. The two drivers are identical except for the output-pin arrangements, which eliminates the need for pc board vias when connecting them to opposite sides of the panel.
Because the row-driver substrates are connected to the composite-row drive voltage ( +210 V , ground, or -160 V ), all clock, data, strobe, and enable signals to them must be level shifted. Optical isolators can be used very effectively. The column drivers are referenced to ground and therefore do not need such isolation.

ROW OUTPUT VOLTAGE SIGNALS


FIGURE 2

## APPLICATIONS

## SIMPLIFIED CELL DRIVER



FIGURE 3

## ELECTROLUMINESCENT DISPLAY



FIGURE 4

PIN DESIGNATIONS

| PIN | UCN-5851A | UCN-5851EP | UCN-5852A | UCN-5852EP |
| :---: | :---: | :---: | :---: | :---: |
| 1 | $\mathrm{OUT}_{16}$ | $\mathrm{OUT}_{16}$ | OUT ${ }_{17}$ | OUT ${ }_{17}$ |
| 2 | $\mathrm{OUT}_{17}$ | OUT ${ }_{17}$ | OUT ${ }_{16}$ | $\mathrm{OUT}_{16}$ |
| 3 | OUT ${ }_{18}$ | OUT ${ }_{18}$ | OUT ${ }_{15}$ | OUT ${ }_{15}$ |
| 4 | OUT ${ }_{19}$ | OUT ${ }_{19}$ | OUT ${ }_{14}$ | OUT ${ }_{14}$ |
| 5 | $\mathrm{OUT}_{20}$ | $\mathrm{OUT}_{20}$ | OUT ${ }_{13}$ | $\mathrm{OUT}_{13}$ |
| 6 | OUT ${ }_{21}$ | OUT ${ }_{21}$ | OUT ${ }_{12}$ | OUT ${ }_{12}$ |
| 7 | OUT ${ }_{22}$ | OUT ${ }_{22}$ | OUT ${ }_{11}$ | OUT ${ }_{11}$ |
| 8 | OUT ${ }_{23}$ | $\mathrm{OUT}_{23}$ | $\mathrm{OUT}_{10}$ | $\mathrm{OUT}_{10}$ |
| 9 | OUT ${ }_{24}$ | OUT ${ }_{24}$ | OUT ${ }_{9}$ | OUT ${ }_{9}$ |
| 10 | OUT ${ }_{25}$ | OUT ${ }_{25}$ | OUT ${ }_{8}$ | OUT ${ }_{8}$ |
| 11 | OUT ${ }_{26}$ | OUT ${ }_{26}$ | $\mathrm{OUT}_{7}$ | $\mathrm{OUT}_{7}$ |
| 12 | OUT ${ }_{27}$ | OUT ${ }_{27}$ | OUT ${ }_{6}$ | OUT ${ }_{6}$ |
| 13 | OUT ${ }_{28}$ | $\mathrm{OUT}_{28}$ | OUT ${ }_{5}$ | OUT ${ }_{5}$ |
| 14 | $\mathrm{OUT}_{29}$ | $\mathrm{OUT}_{29}$ | $\mathrm{OUT}_{4}$ | $\mathrm{OUT}_{4}$ |
| 15 | $\mathrm{OUT}_{30}$ | $\mathrm{OUT}_{30}$ | $\mathrm{OUT}_{3}$ | $\mathrm{OUT}_{3}$ |
| 16 | $\mathrm{OUT}_{31}$ | $\mathrm{OUT}_{31}$ | OUT ${ }_{2}$ | OUT ${ }_{2}$ |
| 17 | $\mathrm{OUT}_{32}$ | $\mathrm{OUT}_{32}$ | OUT ${ }_{1}$ | $\mathrm{OUT}_{1}$ |
| 18 | SERIAL DATA OUT | SERIAL DATA OUT | SERIAL DATA OUT | SERIAL DATA OUT |
| 19 | ENABLE | NC | ENABLE | NC |
| 20 | CLOCK | NC | CLOCK | NC |
| 21 | SUBSTRATE | NC | SUBSTRATE | NC |
| 22 | $V_{\text {D }}$ | NC | $V_{\text {D }}$ | NC |
| 23 | REFRESH | ENABLE | REFRESH | ENABLE |
| 24 | SERIAL DATA IN | CLOCK | SERIAL DATA IN | CLOCK |
| 25 | NC | SUBSTRATE | NC | SUBSTRATE |
| 26 | OUT ${ }_{1}$ | $V_{\text {D }}$ | $\mathrm{OUT}_{32}$ | $V_{\text {D }}$ |
| 27 | OUT ${ }_{2}$ | REFRESH | $\mathrm{OUT}_{31}$ | REFRESH |
| 28 | $\mathrm{OUT}_{3}$ | SERIAL DATA IN | $\mathrm{OUT}_{30}$ | SERIAL DATA IN |
| 29 | OUT $_{4}$ | NC | $\mathrm{OUT}_{29}$ | NC |
| 30 | OUT $_{5}$ | OUT ${ }_{1}$ | $\mathrm{OUT}_{28}$ | $\mathrm{OUT}_{32}$ |
| 31 | OUT ${ }_{6}$ | $\mathrm{OUT}_{2}$ | OUT ${ }_{27}$ | $\mathrm{OUT}_{31}$ |
| 32 | $\mathrm{OUT}_{7}$ | $\mathrm{OUT}_{3}$ | $\mathrm{OUT}_{26}$ | $\mathrm{OUT}_{30}$ |
| 33 | $\mathrm{OUT}_{8}$ | $\mathrm{OUT}_{4}$ | $\mathrm{OUT}_{25}$ | $\mathrm{OUT}_{29}$ |
| 34 | OUT ${ }_{9}$ | OUT ${ }_{5}$ | $\mathrm{OUT}_{24}$ | OUT ${ }_{28}$ |
| 35 | $\mathrm{OUT}_{10}$ | $\mathrm{OUT}_{6}$ | $\mathrm{OUT}_{23}$ | $\mathrm{OUT}_{27}$ |
| 36 | OUT ${ }_{11}$ | $\mathrm{OUT}_{7}$ | OUT ${ }_{22}$ | OUT ${ }_{26}$ |
| 37 | $\mathrm{OUT}_{12}$ | $\mathrm{OUT}_{8}$ | $\mathrm{OUT}_{21}$ | $\mathrm{OUT}_{25}$ |
| 38 | $\mathrm{OUT}_{13}$ | OUT9 | $\mathrm{OUT}_{20}$ | $\mathrm{OUT}_{24}$ |
| 39 | OUT ${ }_{14}$ | OUT ${ }_{10}$ | OUT ${ }_{19}$ | $\mathrm{OUT}_{23}$ |
| 40 | OUT ${ }_{15}$ | $\mathrm{OUT}_{11}$ | OUT ${ }_{18}$ | OUT ${ }_{22}$ |
| 41 | - | $\mathrm{OUT}_{12}$ | - | $\mathrm{OUT}_{21}$ |
| 42 | - | OUT ${ }_{13}$ | - | $\mathrm{OUT}_{20}$ |
| 43 | - | $\mathrm{OUT}_{14}$ | - | $\mathrm{OUT}_{19}$ |
| 44 | - | $\mathrm{OUT}_{15}$ | - | $\mathrm{OUT}_{18}$ |

# UCN-5853A/EP AND UCN-5854A/EP BiMOS II 32-CHANNEL, SERIAL-INPUT, LATCHED DRIVERS 

## -Thin-Film Electroluminescent Display Column Drivers

## FEATURES

- Totem Pole Outputs
- High Output Breakdown
- Sink or Source up to 25 mA
- Low-Power CMOS Inputs and Logic
- 7.5 MHz Data Input Rate
- Strobe and Output Enable Functions
- Replaces SN75553 and SN75554

Thin-film electroluminescent display column driver applications are satisfied with the UCN5853A/EP and UCN-5854A/EP BiMOS II 32-channel drivers. CMOS low-level logic, 60 V bipolar source drivers, and DMOS sink drivers are combined in a monolithic integrated circuit. To facilitate pc board layout, serial data outputs run clockwise in the UCN-5853A/EP and counterclockwise in the UCN-5854A/EP. The UCN5853A/EP and UCN-5854A/EP are rated for operation with load voltages to 60 V . Selected devices (suffix "-1") are available for operation to 80 V .

The logic sections consist of a 32-bit shift register, 32 latches, and output enable gates. When OUTPUT ENABLE is high, the contents of the latches appear at the outputs. A serial shift register output is available to cascade shift registers. This output is not affected by the STROBE Or OUTPUT ENABLE.

The output sections are high-voltage Darlington source drivers with DMOS sink drivers. The output configuration ensures that the output is not pulled down until the source drive has been turned OFF, eliminating the possibility of high crossover current.

The UCN-5853A and UCN-5854A are supplied in 40-pin dual in-line plastic packages with $0.600^{\prime \prime}$ ( 15.24 mm ) row spacing. The UCN-5853EP and UCN-5854EP are packaged in 44-lead plastic chip carriers with 50-mil lead spacings ('J' lead bend) for surface-mount applications.

Companion TFEL row drivers are the UCN5851A/EP and UCN-5852A/EP.


## ABSOLUTE MAXIMUM RATINGS

| Supply Voltage, $\mathrm{V}_{\text {D }}$ | 5 |
| :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\text {BB }}$ |  |
| (UCN-5853/54A, UCN-5853/54EP) | 60 V |
| (UCN-5853/54A-1, UCN-5853/54EP-1) |  |
| Input Voltage Range, $\mathrm{V}_{\text {IN }}$ | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Output Current, I Iout | $\pm 25 \mathrm{~mA}$ |
| Total Ground Current, $\mathrm{I}_{\text {GNO }}$ | 700 mA |
| Package Power Dissipation, $\mathrm{P}_{\mathrm{D}}$ | See Graph |
| Operating Temperature Range, $\mathrm{T}_{\mathrm{A}}$ | $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range, $\mathrm{T}_{\mathrm{s}}$ | $-55^{\circ} \mathrm{C} \text { to }+125^{\circ}$ |

ALLOWABLE POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE


Dwg. No. A-13,033 A

TYPICAL INPUT CIRCUIT


Dwg. No. A-13,035

TYPICAL OUTPUT DRIVER


Dwg. No. A-13,036

ELECTRICAL CHARACTERISTICS at $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=60 \mathrm{~V}$ (UCN-5853A/EP, UCN-5854A/EP) or $V_{\text {BB }}=80 \mathrm{~V}$ (Suffix ' -1 ') unless otherwise specified

| Characteristic | Symbol | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIn. | Typ. | Max. | Units |
| Logic Supply Voltage Range | $V_{\text {D }}$ |  | 4.5 | 12 | 15 | V |
| Output Voltage | $\mathrm{V}_{\text {OUT(1) }}$ | $\mathrm{I}_{\text {Out }}=-20 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=60 \mathrm{~V}$ | 57.5 | - | - | V |
|  |  | $\mathrm{I}_{\text {OUT }}=-20 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=80 \mathrm{~V}^{*}$ | 77.5 | - | - | V |
|  | $\mathrm{V}_{\text {Outio) }}$ | $\mathrm{I}_{\text {OUT }}=20 \mathrm{~mA}$ | - | 6.0 | 10 | V |
| Output Clamp Diode Voltage | $V_{\text {F }}$ | $\mathrm{I}_{\mathrm{F}}=20 \mathrm{~mA}$ | - | 2.0 | 2.5 | V |
| Serial Output Voltage | $\mathrm{V}_{\text {OUT(1) }}$ | $\mathrm{I}_{\text {Out }}=-100 \mu \mathrm{~A}$ | 10.5 | - | - | V |
|  | $V_{\text {OUT(0) }}$ | $\mathrm{I}_{\text {OUT }}=100 \mu \mathrm{~A}$ | - | - | 0.8 | V |
| Input Voltage | $\mathrm{V}_{\text {IN(1) }}$ | $\mathrm{V}_{\mathrm{DD}}=10.8 \mathrm{~V}$ | 10.0 | - | 11.1 | V |
|  |  | $\mathrm{V}_{\text {DO }}=15 \mathrm{~V}$ | 14.2 | - | 15.3 | V |
|  | $\mathrm{V}_{\text {ON(0) }}$ | $\mathrm{V}_{\mathrm{DD}}=10.8 \mathrm{~V}$ | -0.3 | - | 0.8 | V |
|  |  | $\mathrm{V}_{\text {DO }}=15 \mathrm{~V}$ | -0.3 | - | 0.8 | V |
| Input Current | $\mathrm{I}_{\text {W(1) }}$ | $\mathrm{V}_{\text {IV }}=12 \mathrm{~V}$ | - | - | 1.0 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {INO) }}$ | $\mathrm{V}_{\text {IV }}=0$ | - | - | -1.0 | $\mu \mathrm{A}$ |
| Maximum Clock Frequency | $\mathrm{f}_{\text {ck }}$ | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ | 3.3 | - | - | MHz |
|  |  | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$ | - | 7.5 | - | MHz |
| Supply Current | $\mathrm{I}_{\mathrm{D}}$ | $\mathrm{f}_{\text {ck }}=0$, Outputs Low | - | - | 0.5 | mA |
|  |  | $\mathrm{f}_{\text {ck }}=0$, Outputs High | - | 3.0 | 5.0 | mA |
|  | $\mathrm{I}_{\text {BB }}$ | Outputs High, No Load | - | 2.5 | 3.5 | mA |
|  |  | Outputs Low | - | - | 0.5 | mA |
| Output Enable to Ouput Delay | $\mathrm{t}_{\text {PHL }}$ | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ | - | 200 | 500 | ns |
|  | $\mathrm{t}_{\text {PHL }}$ | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ | - | 250 | 500 | ns |
| Output Fall Time | $\mathrm{t}_{\mathrm{f}}$ | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ | - | 80 | 200 | ns |
| Output Rise Time | $\mathrm{t}_{\mathrm{r}}$ | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ | - | 300 | 500 | ns |

*UCN-5853A/EP-1 and UCN-5854A/EP-1 only.


## TIMING CONDITIONS

$\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{D D}=12 \mathrm{~V}\right.$, Logic Levels are $\mathrm{V}_{D D}$ and Ground)

|  | Tested | Typ. | Units |
| :---: | :---: | :---: | :---: |
| A. Min. Data Active Time Before Clock Pulse (Data Set-Up Time) | 75 | 15 | ns |
| B. Min. Data Active Time After Clock Pulse (Data Hold Time) | 75 | 15 | ns |
| C. Min. Data Pulse Width | 150 | 30 | ns |
| D. Min. Clock Pulse Width | 150 | 65 | ns |
| E. Min. Time Between Clock Activation and Strobe | 300 | 75 | ns |
| F. Min. Strobe Pulse Width | 100 | 50 | ns |
| Max. Clock Frequency | 3.3 | 7.5 | MHz |

The logic section consists of a 32-bit shift register, 32 latches, and 32 output-enable gates. Serial data is entered into the shift register on the low-to-high transition of the CLOCK input. A high STROBE input transfers the contents of the shift register to the outputs of the latches. When output enable is high, the contents of the latches appear at the outputs. The SERIAL DATA output is used to cascade shift registers. This output is not affected by strobe or output enable.

## APPLICATIONS

Electroluminescent (EL) display panels are generally built as an $X$ $Y$ matrix of rows and columns. Because of the construction of the panel, each cell, or pixel, that must be driven presents primarily a capacitive load (Fig. 1). The variable resistor models the electroluminescent effect, while the back-to-back Zener diodes account for the threshold voltage which must be reached prior to the emission of light. The EL display panel's capacitive nature requires that it be a-c driven.

## REFRESH SCANNING

To be compatible with existing CRT systems, EL panels usually use a raster-scanning refresh approach. Refresh rates range from 60 Hz to 500 Hz . The higher the rate, the more power the panel consumes. At frequencies less than 500 Hz , the panel brightness varies linearly with excitation frequency (or the refresh rate).

At the beginning of each scan, with the columns grounded, all rows receive a positive refresh pulse (Fig. 2) from the row-drivers through the clamp diodes in the IC outputs (Fig. 3). Depending on the panel, the refresh-pulse voltage can be as high as +225 V .

Next, the row-driver IC is turned on by the refresh signal so that the row-driver outputs
follow the composite signal back to ground and allow the cell capacitances to discharge. Thereafter, the rows are left in a floating condition until each is selected in turn by the row drivers to be driven to a negative potential.
The threshold voltage for light emission is reached by driving the rows negative ( -160 V ) and the columns positive ( +50 V ) relative to ground, resulting in a pixel voltage which equals the difference of the driving potentials ( 210 V , in this case). Individual pixel control is effected by selecting the rows one at a time and pulling high only those columns which correspond to the desired 0 N pixels. Higher voltage levels (to +80 V and to -225 V ) will generate increased light levels.

## EL CELL EQUIVALENT



FIGURE 1

## ENTERING THE DATA

Before a row is selected, all the data for that line must be registered and latched into the UCN5853/54 column driver's output latch. Data for subsequent lines can be clocked into the column registers as soon as the current data enters the output latches. The column drivers must be enabled during the time that the row-driver output goes negative.

A logic " 1 " represents an illuminated cell. Therefore, to turn a cell ON, a positive voltage is applied to the selected column. As shown in Figure 3 , the -160 V on the selected row and +50 V on the selected column define the cell to be lit. The combined voltage difference of 210 V across the cell is above the electroluminescence threshold and therefore causes light generation.

## APPLICATIONS

The worst-case UCN-5853/54 DMOS sink driver current requirement is when all but one source driver are turned ON . That one low column driver must sink current which is a result of all the positive-going column drivers pulling all the floating rows positive. If there are 256 rows and

512 columns in the panel and each cell presents a capacitance of 4 pF , then:

$$
\begin{aligned}
d t & =C d v / i \\
d t & =(256 \times 4 \mathrm{pF}) \times 50 \mathrm{~V} / 20 \mathrm{~mA} \\
d t & =2.6 \mu \mathrm{~s}
\end{aligned}
$$

where 50 V is the column driver supply voltage and 20 mA is the recommended maximum current. The $2.6 \mu \mathrm{~s}$ is then the minimum allowable ramp-up time for the column-driver supply voltage.
Similarly, the worst-case source driver current requirement is when all sink drivers but one are turned on. For a-20 mA recommended maximum source current, the minimum allowable ramp time would again be $2.6 \mu \mathrm{~s}$.
These minimum ramp times (dt) are smaller than those encountered in typical applications.

The block diagram of a typical electroluminescent display is shown in Fig. 4. The UCN-5853 drive the top columns and UCN-5854 drive the bottom columns. They are actuated alternately. The two drivers are identical except for the out-put-pin arrangements, which eliminates the need for pc board vias when connecting them to opposite sides of the panel.

## ROW OUTPUT-VOLTAGE SIGNALS



## APPLICATIONS

## SIMPLIFIED CELL DRIVER



FIGURE 3

## ELECTROLUMINESCENT DISPLAY



FIGURE 4

## PIN DESIGNATIONS

| PIN | UCN-5853A | UCN-5853EP | UCN-5854A | UCN-5854EP |
| :---: | :---: | :---: | :---: | :---: |
| 1 | OUT ${ }_{17}$ | OUT ${ }_{17}$ | OUT ${ }_{16}$ | OUT ${ }_{16}$ |
| 2 | $\mathrm{OUT}_{16}$ | OUT ${ }_{16}$ | OUT ${ }_{17}$ | OUT ${ }_{17}$ |
| 3 | $\mathrm{OUT}_{15}$ | OUT ${ }_{15}$ | $\mathrm{OUT}_{18}$ | OUT ${ }_{18}$ |
| 4 | OUT ${ }_{14}$ | OUT ${ }_{14}$ | OUT ${ }_{19}$ | OUT ${ }_{19}$ |
| 5 | OUT ${ }_{13}$ | OUT ${ }_{13}$ | OUT ${ }_{20}$ | OUT 20 |
| 6 | $\mathrm{OUT}_{12}$ | OUT ${ }_{12}$ | $\mathrm{OUT}_{21}$ | $\mathrm{OUT}_{21}$ |
| 7 | OUT ${ }_{11}$ | OUT ${ }_{11}$ | $\mathrm{OUT}_{22}$ | $\mathrm{OUT}_{22}$ |
| 8 | OUT ${ }_{10}$ | OUT ${ }_{10}$ | OUT ${ }_{23}$ | OUT ${ }_{23}$ |
| 9 | OUT ${ }_{9}$ | OUT ${ }_{9}$ | $\mathrm{OUT}_{24}$ | $\mathrm{OUT}_{24}$ |
| 10 | $\mathrm{OUT}_{8}$ | $\mathrm{OUT}_{8}$ | $\mathrm{OUT}_{25}$ | $\mathrm{OUT}_{25}$ |
| 11 | $\mathrm{OUT}_{7}$ | $\mathrm{OUT}_{7}$ | OUT ${ }_{26}$ | OUT ${ }_{26}$ |
| 12 | OUT ${ }_{6}$ | OUT ${ }_{6}$ | $\mathrm{OUT}_{27}$ | OUT ${ }_{27}$ |
| 13 | $\mathrm{OUT}_{5}$ | $\mathrm{OUT}_{5}$ | OUT ${ }_{28}$ | OUT 28 |
| 14 | OUT ${ }_{4}$ | OUT ${ }_{4}$ | OUT ${ }_{29}$ | OUT ${ }_{29}$ |
| 15 | $\mathrm{OUT}_{3}$ | $\mathrm{OUT}_{3}$ | OUT30 | $\mathrm{OUT}_{30}$ |
| 16 | OUT ${ }_{2}$ | OUT ${ }_{2}$ | $\mathrm{OUT}_{31}$ | $\mathrm{OUT}_{31}$ |
| 17 | OUT ${ }_{1}$ | OUT ${ }_{1}$ | $\mathrm{OUT}_{32}$ | $\mathrm{OUT}_{32}$ |
| 18 | SERIAL DATA OUT | SERIAL DATA OUT | SERIAL DATA OUT | SERIAL DATA OUT |
| 19 | CLOCK | IC* | CLOCK | IC* |
| 20 | GROUND | NC | GROUND | NC |
| 21 | $V_{\text {BB }}$ | NC | $V_{\text {BB }}$ | NC |
| 22 | $V_{\text {D }}$ | CLOCK | $V_{\text {D }}$ | CLOCK |
| 23 | STROBE | GROUND | STROBE | GROUND |
| 24 | SERIAL DATA IN | $V_{\text {BB }}$ | SERIAL DATA IN | $V_{\text {BB }}$ |
| 25 | OUTPUT ENABLE | $V_{\text {D }}$ | OUTPUT ENABLE | $V_{D D}$ |
| 26 | OUT ${ }_{32}$ | STROBE | OUT ${ }_{1}$ | STROBE |
| 27 | $\mathrm{OUT}_{31}$ | SERIAL DATA IN | $\mathrm{OUT}_{2}$ | SERIAL DATA IN |
| 28 | $\mathrm{OUT}_{30}$ | OUTPUT ENABLE | $\mathrm{OUT}_{3}$ | OUTPUT ENABLE |
| 29 | $\mathrm{OUT}_{29}$ | NC | $\mathrm{OUT}_{4}$ | NC |
| 30 | $\mathrm{OUT}_{28}$ | $\mathrm{OUT}_{32}$ | $\mathrm{OUT}_{5}$ | OUT ${ }_{1}$ |
| 31 | OUT ${ }^{\text {7 }}$ | $\mathrm{OUT}_{31}$ | OUT ${ }_{6}$ | $\mathrm{OUT}_{2}$ |
| 32 | OUT ${ }_{26}$ | $\mathrm{OUT}_{30}$ | $\mathrm{OUT}_{7}$ | $\mathrm{OUT}_{3}$ |
| 33 | OUT ${ }_{25}$ | OUT ${ }_{29}$ | $\mathrm{OUT}_{8}$ | OUT ${ }_{4}$ |
| 34 | $\mathrm{OUT}_{24}$ | $\mathrm{OUT}_{28}$ | OUT9 | OUT 5 |
| 35 | OUT ${ }_{23}$ | OUT ${ }_{27}$ | $\mathrm{OUT}_{10}$ | OUT ${ }_{6}$ |
| 36 | $\mathrm{OUT}_{22}$ | $\mathrm{OUT}_{26}$ | OUT $_{11}$ | $\mathrm{OUT}_{7}$ |
| 37 | $\mathrm{OUT}_{21}$ | $\mathrm{OUT}_{25}$ | $\mathrm{OUT}_{12}$ | OUT ${ }_{8}$ |
| 38 | $\mathrm{OUT}_{20}$ | $\mathrm{OUT}_{24}$ | $\mathrm{OUT}_{13}$ | OUT ${ }_{9}$ |
| 39 | $\mathrm{OUT}_{19}$ | $\mathrm{OUT}_{23}$ | $\mathrm{OUT}_{14}$ | $\mathrm{OUT}_{10}$ |
| 40 | OUT ${ }_{18}$ | $\mathrm{OUT}_{22}$ | $\mathrm{OUT}_{15}$ | $\mathrm{OUT}_{11}$ |
| 41 | - | OUT ${ }_{21}$ | - | OUT ${ }_{12}$ |
| 42 | - | $\mathrm{OUT}_{20}$ | - | $\mathrm{OUT}_{13}$ |
| 43 | - | OUT ${ }_{19}$ | - | OUT ${ }_{14}$ |
| 44 | - | OUT ${ }_{18}$ | - | OUT ${ }_{15}$ |

[^51]
# UCN-5857A/EP AND UCN-5859A/EP 32-OUTPUT 8-BIT ADDRESSABLE DRIVERS 

## FEATURES

- 32 Totem Pole Outputs
- Output Breakdown of 100 V
- Output Current of $\pm 20 \mathrm{~mA}$
- Low-Power CMOS Logic
- Output Clamping Diodes

UCN-5857A/EP and UCN-5859A/EP are 8-bit addressable shift register drivers with 32 -output capability. They employ totem pole outputs capable of maintaining an off voltage of 100 V and an on current of $\pm 20 \mathrm{~mA}$. The devices include a two-line to four-line decoder that determines which set of outputs is controlled by the on-board eight-bit shift register.

A low on the input will result in a high on the output. A high on the input will result in a lewr en the output. Outputs of this device are normalty leww. When the strobe input is held low, outputs are cont trolled by the state of the shift kegtster. When the STROBE is held high, all outputs remain Jow and are unaffected by the register contents. Qutpu- clamping for sink and source have been incorporated to guard against highand low transients.
These deyices are furnished in 240 -pin dual inline plastic package rith 600 -mil low centers or in a 44 -pin plastic Yeaded chin cartrier with 50 -mil spacinss dead bend for surface-mount applications.
absolute maximum ratings

$$
\text { at } \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}
$$




Output Current, I Iour $\ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots . . \ldots 20 \mathrm{~mA}$
Input Voltage Range, $\mathrm{V}_{\mathbb{W}} \ldots \ldots \ldots . .-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Package Power Dissipation, $P_{0}$ ('A' Package) .......... $2.8 \mathrm{~W}^{*}$
('EP' Package) ......... 2.0 W* $^{*}$
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}} \ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$



ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=100 \mathrm{~V}, \mathrm{~V}_{D D}=5 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | $\mathrm{V}_{\text {BB }}=100 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ | - | - | -100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {BB }}=\mathrm{V}_{\text {OUT }}=100 \mathrm{~V}$ | - | - | 100 | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $V_{\text {ouru) }}$ | $\mathrm{I}_{\text {our }}=-.1 .0 \mathrm{~mA}$ | 98 | - | - | V |
|  |  | $\mathrm{I}_{\text {out }}=-.10 \mathrm{~mA}$ | 97 | - | - | V |
|  |  | $\mathrm{I}_{\text {out }}=-15 \mathrm{~mA}$ | 96 | - | - | V |
|  | $V_{\text {ouro) }}$ | $\mathrm{I}_{\text {out }}=1.0 \mathrm{~mA}, \mathrm{~V}_{\text {D0 }}=12 \mathrm{~V}$ | - | - | 20 | V |
|  |  | $\mathrm{l}_{\text {our }}=10 \mathrm{~mA}, \mathrm{~V}_{\text {D0 }}=12 \mathrm{~V}$ | - | - | 4.0 | V |
|  |  | $\mathrm{l}_{\text {OUT }}=15 \mathrm{~mA}, \mathrm{~V}_{\text {DO }}=12 \mathrm{~V}$ | - | - | 5.0 | V |
| Input Voltage | $V_{\text {W0) }}$ |  | - | - | 1.0 | V |
|  | $V_{\text {W(1) }}$ | $\mathrm{V}_{00}=12 \mathrm{~V}$ | 10.5 | - | - | V |
|  |  | $\mathrm{V}_{00}=10 \mathrm{~V}$ | 8.5 | - | - | V |
|  |  | $\mathrm{V}_{00}=5.0 \mathrm{~V}$ | 3.5 | - | - | V |
| Input Resistance | $\mathrm{R}_{\text {w }}$ | $\mathrm{V}_{\text {Do }}=5.0 \mathrm{~V}$ to 12 V | 1.0 | - | - | $\mathrm{M} \Omega$ |
| Supply Current | $\mathrm{I}_{\text {ODILOW }}$ | $\mathrm{V}_{\text {D0 }}=12 \mathrm{~V}$, All outputs low | - | - | 1.0 | mA |
|  | $\mathrm{I}_{\text {OPH }}$ | $\mathrm{V}_{00}=12 \mathrm{~V}, 8$ outputs high | - | - | 1.0 | mA |
| Output Clamp Voltage | $V_{\text {Ourcicamp) }}$ | $\mathrm{I}_{\text {our }}=20 \mathrm{~mA}$ | - | - | 102.5 | V |
|  |  | $\mathrm{l}_{\text {OUI }}=-20 \mathrm{~mA}$ | - | - | -2.5 | V |
| Output Short-Circuit Current | $\mathrm{I}_{\mathrm{sc}}$ |  | - | - | -20 | mA |
| High-Voltage Supply Current | $\mathrm{I}_{\text {BBIOM }}$ | $\mathrm{V}_{\text {D0 }}=12 \mathrm{~V}$, All outputs low | - | - | 1.0 | mA |
|  | $\mathrm{I}_{\text {B8H(G) }}$ | $\mathrm{V}_{00}=12 \mathrm{~V}, 8$ outputs high | - | - | 3.0 | mA |

## UCN-5858A/EP AND UCN-5860A/EP 32-BIT SHIFT REGISTER/DRIVERS

## FEATURES

- 32 Totem Pole Outputs
- Output Breakdown of 100 V
- Output Current of $\pm 20 \mathrm{~mA}$
- Low-Power CMOS Logic
- Output Clamping Diodes
- UCN-5858 Replaces SN75501D

The UCN-5858A/EP and UCN-5860A/EP 32-channel shift register/drivers are used as row drivers for AC plasma displays. These devices are capable of maintaining an output off voltage of 100 V and an output on current of $\pm 20 \mathrm{~mA}$. Outputs are totem pole design.

Output clamping for source and sink have been

Output Voltage, $\mathrm{V}_{\text {CE }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100 V
Output Supply Voltage, V $_{\text {BB }}$. . . . . . . . . . . . . . . . . . . . . . . . 100 V
Logic Supply Voltage, $V_{D D}$. . . . . . . . . . . . . . . . . . . . . . . . 15 V
Output Current, $\mathrm{I}_{\text {out }}$. . . . . . . . . . . . . . . . . . . . . . . . $\pm 20 \mathrm{~mA}$
Input Voltage Range, $\mathrm{V}_{\mathbb{N}} \ldots \ldots . . .$.
Package Power Dissipation, $P_{D}$ ('A' Package) . . . . . . . . . 2.8 W* ('EP' Package) . . . . . . . . 2.0 W*
Operating Temperature Range, $T_{A} \ldots \ldots . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $T_{s} \ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

[^52]

FUNCTIONAL BLOCK DIAGRAM


ELECTRICAL CHARACTERISTICS at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=100 \mathrm{~V}, \mathrm{~V}_{D D}=5 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | $\mathrm{V}_{B \mathrm{~B}}=100 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ | - | - | -100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {BB }}=\mathrm{V}_{\text {OUT }}=100 \mathrm{~V}$ | - | - | 100 | $\mu \mathrm{A}$ |
| Output Saturation Voltage |  | $\mathrm{I}_{\text {OUT }}=-1.0 \mathrm{~mA}$ | 98 | - | - | V |
|  |  | $\mathrm{I}_{\text {OUT }}=-10 \mathrm{~mA}$ | 97 | - | - | V |
|  |  | $\mathrm{I}_{\text {OUt }}=-15 \mathrm{~mA}$ | 96 | - | - | V |
|  | $\mathrm{V}_{\text {OUT(0) }}$ | $\mathrm{I}_{\text {OUT }}=1.0 \mathrm{~mA}, \mathrm{~V}_{\text {DD }}=12 \mathrm{~V}$ | - | - | 2.0 | V |
|  |  | $\mathrm{I}_{\text {OUT }}=10 \mathrm{~mA}, \mathrm{~V}_{\text {DD }}=12 \mathrm{~V}$ | - | - | 4.0 | V |
|  |  | $\mathrm{I}_{\text {OUT }}=15 \mathrm{~mA}, \mathrm{~V}_{\text {DD }}=12 \mathrm{~V}$ | - | - | 5.0 | V |
| Input Voltage | $\mathrm{V}_{\text {IN(0) }}$ |  | - | - | 1.0 | V |
|  | $V_{1(1)}$ | $\mathrm{V}_{\text {D }}=12 \mathrm{~V}$ | 10.5 | - | - | V |
|  |  | $\mathrm{V}_{\text {DD }}=10 \mathrm{~V}$ | 8.5 | - | - | V |
|  |  | $V_{D D}=5.0 \mathrm{~V}$ | 3.5 | - | - | V |
| Input Resistance | $\mathrm{R}_{\text {IN }}$ | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ to 12 V | 1.0 | - | - | $M \Omega$ |
| Supply Current | $\mathrm{I}_{\text {OD(LOW }}$ | $\mathrm{V}_{\text {D }}=12 \mathrm{~V}$, All outputs low | - | - | 1.0 | mA |
|  | $\mathrm{I}_{\text {DD(HIGH) }}$ <br> $V_{\text {OUt(Clamp) }}$ | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, 8$ outputs high | - | - | 1.0 | mA |
| Output Clamp Voltage | $V_{\text {OUt(CLAMP) }}$ | $\mathrm{I}_{\text {Out }}=20 \mathrm{~mA}$ | - | - | 102.5 | V |
|  |  | $\mathrm{I}_{\text {Out }}=-20 \mathrm{~mA}$ | - | - | -2.5 | V |
| Output Short-Circuit Current | $\mathrm{I}_{s c}$ |  | - | - | -20 | mA |
| High-Voltage Supply Current | $\mathrm{I}_{\text {BBLLOW }}$ | $\mathrm{V}_{\text {DD }}=12 \mathrm{~V}$, All outputs low | - | - | 1.0 | mA |
|  | $\left.\right\|_{\text {BB(HIGH) }}$ | $\mathrm{V}_{\text {DO }}=12 \mathrm{~V}, 8$ outputs high | - | - | 15 | mA |

# UCN-5881EP <br> BiMOS II DUAL 8-BIT LATCHED DRIVER 

With Read Back

## FEATURES

- 4.4 MHz Minimum Data Input Rate
- Low-Power CMOS Logic
- $20 \mathrm{~V}, 50 \mathrm{~mA}$ (Max.) Outputs
- Transient-Protected Outputs
- Thermal Shutdown Protection
- Low-Profile Leaded Chip Carrier

With 16 CMOS data latches (two sets of eight), CMOS control circuitry for each set of latches, and a bipolar saturated driver for each latch, the UCN5881 EP provides low-power interface with maximum flexibility. The driver includes thermal shutdown circuitry to protect against damage from high junction temperatures and clamp diodes for inductive load transient suppression.

The CMOS inputs cause minimal circuit loading and are compatible with standard CMOS, PMOS, and NMOS circuits. TTL or DTL circuits may re-
quire the use of appropriate pull up resistors. When reading back, the data inputs will sink 8 mA (if its corresponding latch is low) or source $400 \mu \mathrm{~A}$ (if its corresponding latch is high). The read back feature is for error checking. It allows the system to verify that data has been received and latched.

The bipolar outputs are suitable for use with lowpower relays, solenoids, and stepping motors. The very-low output saturation voltage makes this device well-suited for driving LED arrays. The output transistors are capable of sinking 50 mA and will maintain at least 20 V in the off state. Outputs may be paralleled for higher current capability.

The UCN-5881EP dual 8-bit latched sink driver is complemented by the UCN-5882EP dual 8 -bit latched source driver. It is rated for operation over the temperature range of $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ and is supplied in a plastic 44-lead chip carrier conforming to the JEDEC MS-007AB outline.


## FUNCTIONAL BLOCK DIAGRAM

## (1 of 16 Channels)



OUTPUT ENABLE
(ACTIVE LOW)
Dwg. No. A-14,227

## ABSOLUTE MAXIMUM RATINGS

Output Voltage, $\mathrm{V}_{\text {our }}$20 V

Output Sustaining Voltage, $\mathrm{V}_{\text {CE(sus) }}$. . . . . . . . . . . . . . . . . . 15 V
Output Current, I Iour
........ 50 mA
Input Voltage Range, $V_{\mathbb{I}}$ -0.3 V to $\mathrm{V}_{00}+0.3 \mathrm{~V}$
Logic Supply Voltage, VD
15 V
Package Power Dissipation, $P_{D}$. . . . . . . . . . . . . . . . See Graph
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . . . .20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}} \ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

ALLOWABLE POWER DISSIPATION AS A FUNCTION OF AMBIENT TEMPERATURE


Dwg. No. A-14,226
TRUTH TABLE

| Read/In | Strobe | Clear | Output <br> Enable | $\overline{\text { Read/Write }}$ | Latch <br> Contents | Output |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $X$ | $X$ | $X$ | 1 | $X$ | $X$ | OFF |
| 0 | 1 | 0 | 0 | 1 | 0 | OFF |
| 1 | 1 | 0 | 0 | 1 | 1 | ON |
| $X$ | 0 | 0 | 0 | 1 | $n-1$ | $\mathrm{n}-1$ |
| $X$ | $X$ | 1 | $X$ | $X$ | 0 | OFF |
| X | $X$ | 0 | $X$ | 0 | $n$ | n |

[^53]ELECTRICAL CHARACTERISTICS at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | $\mathrm{V}_{\text {OUI }}=20 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $V_{\text {celsat }}$ | $\mathrm{I}_{\text {orf }}=10 \mathrm{~mA}$ | - | 0.1 | V |
|  |  | $\mathrm{I}_{\text {our }}=25 \mathrm{~mA}$ | - | 0.5 | V |
| Output Sustaining Voltage | $\mathrm{V}_{\text {cEsus) }}$ | $\mathrm{I}_{\text {ouf }}=25 \mathrm{~mA}, \mathrm{~L}=2 \mathrm{mH}$ | 15 | - | V |
| Input Voltage | $V_{\text {m(0) }}$ |  | -0.3 | 0.8 | V |
|  | $V_{\text {w(1) }}$ |  | 3.5 | 5.3 | $V$ |
| Input Current | $1{ }_{\text {m(0) }}$ | $\mathrm{V}_{\text {W }}=0.8 \mathrm{~V}$ | - | -10 | $\mu \mathrm{A}$ |
|  | $1_{\text {m(1) }}$ | $\mathrm{V}_{\mathbb{W}}=5 \mathrm{~V}$ | - | 10 | $\mu \mathrm{A}$ |
| Readback Output Voltage | $V_{\text {ouri) }}$ | $\mathrm{I}_{\text {Out }}=-400 \mu \mathrm{~A}$ | 3.5 | - | V |
|  | $V_{\text {ourio) }}$ | $\mathrm{I}_{\text {OUT }}=5.0 \mathrm{~mA}$ | - | 0.8 | V |
| Logic Supply Current | 100 | All Drivers ON | - | 12 | mA |
|  |  | All Drivers OFF | - | 3.0 | mA |
| Clamp Diode Leakage Current | $\mathrm{I}_{\mathrm{R}}$ | $\mathrm{V}_{\mathrm{R}}=20 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $\mathrm{V}_{\mathrm{F}}$ | $\mathrm{I}_{\mathrm{F}}=50 \mathrm{~mA}$ | - | 1.5 | V |

## TIMING CONDITIONS

(Logic Levels are $V_{D D}$ and Ground)


A high on the $\overline{\text { READ }} /$ WRITE input allows the circuit to accept data in. Information then present at an input is transferred to its latch when the strobe is high. A high clear input will set all latches to the output OFF condition regardless of the data or strobe input levels. A high output enable will set all outputs to the off condition regardless of any other input conditions. When the output enable is low, the outputs depend on the state of their respective latches.
A low on the $\overline{\text { READ }} /$ WRITE input will allow the latched data to be read back on the data input lines. The read back feature is for error checking applications and allows the system to verify that data has been received and latched.
$\underline{V_{D D}}=5.0 \mathrm{~V}$
A. Minimum Data Active Time Before Strobe Enabled (Data Set-Up Time) .... 50 ns
B. Minimum Data Active Time After Strobe Disabled (Data Hold Time) . . . . . . . 50 ns
C. Minimum Strobe Pulse Width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 150 ns
D. Typical Time Between Strobe Activation and Output on to off transition . . . . 500 ns
E. Typical Time Between Strobe Activation and Output off to on transition . . . . . 500 ns
F. Minimum Clear Pulse Width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 225 ns
G. Minimum Data Pulse Width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 125 ns

## UCN-5882EP

## BiMOS II DUAL 8-BIT LATCHED SOURCE DRIVER

## With Read Back

## FEATURES

- READNRITE Inputs
- STROBE, CLEAR, OUTPUT ENABLE Functions
- Low-Power CMOS Logic
- $20 \mathrm{~V}, 50 \mathrm{~mA}$ Outputs
- Transient-Protected Outputs
- Thermal Shutdown Protection
- Low-Profile Leaded Chip Carrier

FUNCTIONAL BLOCK DIAGRAM
$1 / 2$ UCN-5882EP


Dwg. No. A-14,247


Tha $U$ CN-5882EP has 16 CMOS data latches (two sets of eight), a bipolar non-Darlington driver for each latch, and CMOS control circuitry for two sets of common Clear, strobe, and output enable functions. The bipolar/MOS combination provides low-power interface with maximum flexibility. The UCN-5882EP includes thermal shutdown to protect against thermal damage and has read back capabilities.

The CMOS inputs are compatible with standard CMOS, PMOS, and NMOS circuits. TTL or DTL circuits may require the use of appropriate pull-up resistors. The bipolar outputs are suitable for use with lowpower relays, solenoids, stepping motors, and LEDs.

$$
\begin{aligned}
& \text { ABSOLUTE MAXIMUM RATINGS } \\
& \text { af } \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}
\end{aligned}
$$

Output Voltage, $\mathrm{V}_{\text {our }}$ ..... 20 V
Output Current, Iour ..... $-50 \mathrm{~mA}$
Input Voltage, $V_{\mathbb{W}}$ ..... -0.3 V to $\mathrm{V}_{00}+0.3 \mathrm{~V}$
Logic Supply Voltage, $\mathrm{V}_{00}$ ..... 15 V
Package Power Dissipation, $P_{D}$ ..... See Graph
Junction Temperature, $\mathrm{T}_{1}$ ..... $+125^{\circ} \mathrm{C}$
Operating Temperature Range, $T_{A}$ ..... $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}}$. ..... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

ALLOWABLE POWER DISSIPATION
AS A FUNCTION OF AMBIENT TEMPERATURE

SOURCE DRIVER

Dwg.No. A-12,655
TRUTH TABLE

| Fead/In | Strobe | Clear | Output <br> Enable | Read <br> Write | Latch <br> Contents | Output |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $X$ | $X$ | $X$ | 1 | $X$ | $X$ | OFF |
| 0 | 1 | 0 | 0 | 1 | 0 | OFF |
| 1 | 1 | 0 | 0 | 1 | 1 | ON |
| $X$ | 0 | 0 | 0 | 1 | $n-1$ | $n-1$ |
| $X$ | $X$ | 1 | $X$ | $X$ | 0 | OFF |
| $n$ | $X$ | 0 | $X$ | 0 | $n$ | $n$ |

$\mathrm{n}=$ Present Latch Contents.
$\mathrm{n}-1=$ Previous Latch Contents.

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{D D}=5 \mathrm{~V}, \mathrm{~V}_{B B}=20 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output Leakage Current | $I_{\text {cEx }}$ | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $V_{\text {CESSAIT }}$ | $\mathrm{l}_{\text {Out }}=-25 \mathrm{~mA}$ | - | 1.0 | V |
| Output Sustaining Voltage | $\mathrm{V}_{\text {CE(sus) }}$ | $\mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}, \mathrm{~L}=2 \mathrm{mH}$ | 15 | - | V |
| Input Voltage | $V_{\text {IN(0) }}$ |  | -0.3 | 0.8 | V |
|  | $V_{\text {IN(I) }}$ |  | 3.5 | 5.3 | $V$ |
| Input Current | $I_{\text {IN(0) }}$ | $\mathrm{V}_{\mathbb{N}}=0.8 \mathrm{~V}$ | - | $-10$ | $\mu \mathrm{A}$ |
|  | $I_{\text {IN(1) }}$ | $V_{\text {IN }}=5 \mathrm{~V}$ | - | 10 | $\mu \mathrm{A}$ |
| Read Back Output Voltage | $V_{\text {Out(1) }}$ | $\mathrm{I}_{\text {Out }}=-400 \mu \mathrm{~A}$ | 3.5 | - | V |
|  | $\mathrm{V}_{\text {outio) }}$ | $\mathrm{l}_{\text {out }}=5.0 \mathrm{~mA}$ | - | 0.8 | V |
| Logic Supply Current | $\mathrm{I}_{\mathrm{DD}}$ |  | - | 2.0 | mA |
| Load Supply Current | $\mathrm{I}_{\text {BB }}$ | All Drivers ON, No Load | - | 15 | mA |
|  |  | All Drivers OFF | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Leakage Current | $I_{\text {R }}$ | $V_{R}=20 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | $\mathrm{I}_{\mathrm{F}}=50 \mathrm{~mA}$ | - | 1.5 | V |

## UCN-5882EP

## BiMOS II DUAL 8-BIT LATCHED SOURCE DRIVER



## TIMING CONDITIONS

(Logic Levels are $\mathrm{V}_{00}$ and Ground)

|  | $V_{D D}=5.0 \mathrm{~V}$ |
| :---: | :---: |
| A. Minimum Data Active Time before Strobe Enabled (Data Set-Up Time) | 50 ns |
| B. Minimum Data Active Time after Strobe Disabled (Data Hold Time) | 50 ns |
| C. Minimum Strobe Pulse Width | 150 ns |
| D. Typical Time Between Strobe Activation and Output on to off Transition | $6.0 \mu \mathrm{~s}$ |
| E. Typical Time Between Strobe Activation and Output OfF to on Transition | 500 ns |
| F. Minimum Clear Pulse Width | 225 ns |
| G. Minimum Data Pulse Width | 125 ns |

A high on the $\overline{\operatorname{READ}} /$ WRITE input allows the circuit to accept data in. Information then present at an input is transferred to its latch when the strobe is high. A high clear input will set all latches to the output off condition regardless of the data or strobe input levels. A high output enable will set all outputs to the off condition regardless of any
other input conditions. When the output enable is low, the outputs depend on the state of their latches.
A low on the $\overline{\text { READ }} /$ WRITE input will allow the latched data to be read back on the data input lines. The read back feature is for error checking applications and allows the system to verify that date has been received and latched.

# UCN-5890A/B AND UCN-5891A/B BiMOS II 8-BIT, SERIAL-INPUT, LATCHED SOURCE DRIVERS 

## FEATURES

- 50 V or 80 V Source Outputs
- Output Current to -500 mA
- Output Transient-Suppression Diodes
- 3.3 MHz Minimum Data-Input Rate
- Low-Power CMOS Logic and Latches

PRIMARILY DESIGNED for use with thermal or electromagnetic printers, the UCN-5890A/B and UCN-5891A/B BiMOS II serial-input, latched drivers combine an 8-bit CMOS register, associated latches, and control circuitry (strobe and output enable) with Darlington sourcing outputs. They may also be used with relays or multiplexed LED displays within their output limitation of -500 mA per driver.

Suffix " $A$ " devices are supplied in a standard 16pin dual in-line plastic package. Complementary, 8bit serial-input latched sink drivers are in Series UCN-5820A, described in Engineering Bulletin 26185.12. Suffix 'B'' devices are furnished in a 22pin dual in-line package with heat-sink contact tabs that allows increased package power dissipation.
Electrical ratings for the four devices are identical except for allowable load voltage ratings. UCN5890A and UCN-5890B are rated for operation with supply voltages of 20 V to 80 V and a minimum output sustaining voltage of 50 V . For applications using supply voltages of 20 V to 50 V ( 35 V sustaining), lower-cost UCN-5890A-2 and UCN-5890B-2 are recommended. The UCN-5891A and UCN5891B are optimized for operation with supply voltages of 5 V to 50 V ( 35 V sustaining). A similar driver (featuring reduced output-saturation voltage), the UCN-5895A, is described in Engineering Bulletin 26182.14.

BiMOS II devices have much higher data-input rates than the original BiMOS circuits. With a 5 V supply, they will typically operate above 5 MHz . At 12 V , significantly higher speeds are obtained.


The CMOS inputs provide for minimum loading and are compatible with standard CMOS, PMOS, and NMOS circuits. TTL or DTL circuits may require the use of appropriate pull-up resistors to ensure a proper input-logic high. A CMOS serial data output allows cascading these devices in multiple drive-line applications required by many dot matrix, alphanumeric, and bar graph displays.

All devices are rated for continuous operation over the temperature range of $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. $\mathrm{Be}-$ cause of limitations on package power dissipation, the simultaneous operation of all output drivers may require a reduction in duty cycle.

UCN-5890A/B AND UCN-5891A/B BiMOS II 8-BIT, SERIAL-INPUT, LATCHED SOURCE DRIVERS

## ABSOLUTE MAXIMUM RATINGS

at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
Output Voltage, $\mathrm{V}_{\text {out }}$ (UCN-5890A/B) . . . . . . . . . . . . . . . . . 80 V
(UCN-5890A/B-2) . . . . . . . . . . . . . . . 50 V
(UCN-5891A/B) . . . . . . . . . . . . . . . . 50 V
Logic Supply Voltage Range, $\mathrm{V}_{00} \ldots \ldots . . . . . . . .4 .5 \mathrm{~V}$ to 15 V Driver Supply Voltage Range, $V_{B B}$
(UCN-5890A/B) 20 V to 80 V
(UCN-5890A/B-2) 20 V to 50 V
(UCN-5891A/B) . . . . . . . . . . . . 5.0 to 50 V Input Voltage Range, $\mathrm{V}_{\mathbb{N}} \ldots \ldots . . .$. Continuous Output Current, $\mathrm{I}_{\text {out }}$. . . . . . . . . . . . . . . -500 mA Allowable Package Power Dissipation, $P_{D}$. . . . . . . . See Graph Operating Temperature Range, $T_{A} \ldots \ldots .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots . . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

Caution: Sprague Electric CMOS devices have input static protection, but are susceptible to damage when exposed to extremely high static electrical charges.

| $\begin{gathered} \text { Number of } \\ \text { Outputs } 0 \mathrm{~N} \text { at } \\ \mathrm{I}_{\text {out }}=-200 \mathrm{~mA} \\ \hline \end{gathered}$ | Max. Allowable Duty Cycle at $\mathrm{T}_{\mathrm{A}}$ of |  |
| :---: | :---: | :---: |
|  | $50^{\circ} \mathrm{C} \quad 60^{\circ} \mathrm{C} 70^{\circ} \mathrm{C}$ | $50^{\circ} \mathrm{C} 60^{\circ} \mathrm{C} 70^{\circ} \mathrm{C}$ |
|  | Package "A" | Package "B" |
| 8 | 40\% 34\% 28\% | 53\% 46\% 39\% |
| 7 | 45\% 39\% 33\% | 60\% 52\% 44\% |
| 6 | 53\% 46\% 39\% | 70\% 61\% 51\% |
| 5 | 63\% 55\% 46\% | 84\% 73\% 62\% |
| 4 | 79\% 68\% 58\% | 100\% 91\% 77\% |
| 3 | 100\% 91\% 77\% | 100\% 100\% 100\% |
| 2 | 100\% 100\% 100\% | 100\% 100\% 100\% |
| 1 | 100\% 100\% 100\% | 100\% 100\% 100\% |

Also see Allowable Output Current graphs

## ALLOWABLE AVERAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE



Dwg. No. A-12,645

FUNCTIONAL BLOCK DIAGRAM


TYPICAL INPUT CIRCUIT


TYPICAL OUTPUT DRIVER


Dwg. No.A-12,648
ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\text {BB }}=80 \mathrm{~V}$ (UCN-5890A/B) or 50 V (UCN-5890A/B-2 \& UCN-5891A/B), $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ to 12 V (unless otherwise noted)

| Characteristic | Symbol | $V_{B B}$ | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | Max. | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | -50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | $-100$ | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $V_{\text {CEISAT }}$ | 50 V | $\mathrm{I}_{\text {OUT }}=-100 \mathrm{~mA}$ | - | 1.8 | V |
|  |  |  | $\mathrm{I}_{\text {Out }}=-225 \mathrm{~mA}$ | - | 1.9 | V |
|  |  |  | $\mathrm{I}_{\text {OUI }}=-350 \mathrm{~mA}$ | - | 2.0 | V |
| Output Sustaining Voltage | $\mathrm{V}_{\text {CE(sus) }}$ | Max. | $\mathrm{I}_{\text {OUT }}=-350 \mathrm{~mA}, \mathrm{~L}=2 \mathrm{mH}$, UCN-5890A/B-2 \& UCN-5891A/B | 35 | - | V |
|  |  |  | $\mathrm{I}_{\text {out }}=-350 \mathrm{~mA}, \mathrm{~L}=2 \mathrm{mH}$, UCN-5890A \& UCN-5890B only | 50 | - | V |
| Input Voltage | $V_{\text {(N(1) }}$ | 50 V | $V_{D D}=5.0 \mathrm{~V}$ | 3.5 | 5.3 | V |
|  |  |  | $V_{00}=12 \mathrm{~V}$ | 10.5 | 12.3 | V |
|  | $V_{\text {IN(0) }}$ | 50 V | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ to 12 V | -0.3 | +0.8 | V |
| Input Current | $I_{\text {(N(1) }}$ | 50 V | $\mathrm{V}_{00}=\mathrm{V}_{\mathbb{N}}=5.0 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  | $V_{D 0}=V_{\mathbb{N}}=12 \mathrm{~V}$ | - | 240 | $\mu \mathrm{A}$ |
| Input Impedance | $Z_{\text {IN }}$ | 50 V | $V_{D D}=5.0 \mathrm{~V}$ | 100 | - | $k \Omega$ |
|  |  |  | $V_{D D}=12 \mathrm{~V}$ | 50 | - | $\mathrm{k} \Omega$ |
| Clock Frequency | $\mathrm{f}_{\mathrm{c}}$ | 50 V |  | 3.3 | - | MHz |
| Serial Data Output Resistance | $\mathrm{R}_{\text {out }}$ | 50 V | $V_{D D}=5.0 \mathrm{~V}$ | - | 20 | k $\Omega$ |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$ | - | 6.0 | $\mathrm{k} \Omega$ |
| Turn-ON Delay | $t_{\text {PLH }}$ | 50 V | Output Enable to Output, $\mathrm{l}_{\text {out }}=-350 \mathrm{~mA}$ | - | 2.0 | $\mu \mathrm{s}$ |
| Turn-0FF Delay | $\mathrm{t}_{\text {PHL }}$ | 50 V | Output Enable to Output, $\mathrm{I}_{\text {out }}=-350 \mathrm{~mA}$ | - | 10 | $\mu \mathrm{s}$ |
| Supply Current | $I_{B B}$ | 50 V | All outputs ON, All outputs open | - | 10 | mA |
|  |  |  | All outputs OFF | - | 200 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {D }}$ | 50 V | $\mathrm{V}_{\text {DD }}=5 \mathrm{~V}$, All outputs OFF, Inputs $=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {DD }}=12 \mathrm{~V}$, All outputs OFF, Inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {DD }}=5 \mathrm{~V}$, One output ON, All inputs $=0 \mathrm{~V}$ | - | 1.0 | mA |
|  |  |  | $\mathrm{V}_{\text {D }}=12 \mathrm{~V}$, One output 0 N, All inputs $=0 \mathrm{~V}$ | - | 3.0 | mA |
| Diode Leakage Current | $I_{R}$ | Max. | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
| Diode Forward Voltage | $V_{\text {F }}$ | Open | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | 2.0 | V |

NOTE: Positive (negative) current is defined as going into (coming out of) the specified device pin.


Serial data present at the input is transferred to the shift register on the logic " 0 " to logic " 1 " transition of the clock input pulse. On succeeding clock pulses, the registers shift data information towards the serial data output. The serial data must appear at the input prior to the rising edge of the clock input waveform.

Information present at any register is transferred to the respective latch when the strobe is high (serial-to-parallel conversion). The latches will con-
tinue to accept new data as long as the strobe is held high. Applications where the latches are bypassed (strobe tied high) will require that the output enable input be high during serial data entry.

When the output enable input is high, all of the output buffers are disabled (OFF) without affecting the information stored in the latches or shift register. With the output enable input low, the outputs are controlled by the state of their respective latches.

## TRUTH TABLE



[^54]
## ALLOWABLE OUTPUT CURRENT AS A FUNCTION OF DUTY CYCLE at $+25^{\circ} \mathrm{C}$ Free-Air Temperature

UCN-5890A AND UCN-5891A


UCN-5890B AND UCN-5891B


Dwg. No. A-12,646

## TYPICAL APPLICATIONS

SOLENOID OR RELAY DRIVER


MULTIPLEXED INCANDESCENT LAMP DRIVER


# UCN-5895A AND UCN-5895A-2 BiMOS II 8-BIT, SERIAL-INPUT, LATCHED SOURCE DRIVERS 

## FEATURES

- Low Output-Saturation Voltage
- Source Outputs to 50 V
- Output Current to - 250 mA
- 3.3 MHz Minimum Data-Input Rate
- Low-Power CMOS Logic \& Latches

UCN-5895A AND UCN-5895A-2 BiMOS II serialinput, latched source drivers are designed for use in applications requiring low output-saturation voltages and currents to -250 mA per driver. Each driver combines an 8-bit CMOS register, associated latches and control circuitry (strobe and output enable), with saturated bipolar emitter-follower outputs. Typical loads are low-voltage LEDs and incandescent displays. They can also be used with multiplexed LED displays, thermal printers, or electromagnetic printers within their output limitations.

The UCN-5895A is rated for operation with supply voltages to 50 V and features a minimum output sustaining voltage of 35 V . The more economical UCN-5895A-2 is for use with supply voltages to 25 V ( 15 V sustaining). Under normal operation conditions, at $+25^{\circ} \mathrm{C}$, all outputs will source -120 mA continuously without derating. Similar drivers, featuring Darlington outputs for increased output ratings, are the UCN-5890A/B and UCN-5891A/B.

BiMOS II devices can operate at greatly improved data-inputrates. With a 5 V supply, they will typically operate at better than 5 MHz . At 12 V , significantly higher speeds are obtained.

The CMOS inputs provide for minimum loading and are compatible with standard CMOS, PMOS, and NMOS circuits. TTL or DTL circuits may require the use of appropriate pull-up resistors to ensure a proper input-logic high. A CMOS serial data output allows cascading these devices in multiple drive-line applications required by many dot matrix, alphanumeric, and bar graph displays.


Dwg. No. A-12,639

These devices are rated for continuous operation over the temperature range of $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Because of limitations on package power dissipation, the simultaneous operation of all output drivers may require a reduction in duty cycle. The UCN-5895A and UCN-5895A-2 are supplied in standard 16-pin dual in-line plastic packages with copper lead frames for increased allowable package power dissipation.

## ABSOLUTE MAXIMUM RATINGS <br> at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$

Output Voltage, $\mathrm{V}_{\text {out }}$ (UCN-5895A) . . . . . . . . . . . . . . . . . 50 V
(UCN-5895A-2) . . . . . . . . . . . . . . . . 25 V
Logic Supply Voltage Range, $\mathrm{V}_{\mathrm{DD}} \ldots \ldots . \ldots . .$.
Driver Supply Voltage Range, $\mathrm{V}_{\mathrm{BB}}$
(UCN-5895A) . . . . . . . . . . . . 5.0 V to 50 V
(UCN-5895A-2) . . . . . . . . . . . 5.0 V to 25 V
Input Voltage Range, $\mathrm{V}_{\mathbb{N}} \ldots \ldots . . .$.
Continuous Output Current, I Iout . . . . . . . . . . . . . . . -250 mA
Allowable Package Power Dissipation, $\mathrm{P}_{\mathrm{D}} \ldots \ldots$. . . . . . 1.67 W*
Operating Temperature Range, $T_{A} \ldots \ldots . . \quad-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}} \ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
*Derate at the rate of $16.67 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.

Caution: Sprague Electric CMOS devices have input static protection, but are susceptible to damage when exposed to extremely high static electrical charges.

FUNCTIONAL BLOCK DIAGRAM


Dwg.No. A-12.654

## TYPICAL INPUT CIRCUIT



TYPICAL OUTPUT DRIVER


ELECTRICAL CHARACTERISTICS at $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=25 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ to 12 V (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output Leakage Current | Iour | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | -50 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | -100 | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $\mathrm{V}_{\text {cesafl }}$ | $\mathrm{I}_{\text {Ouf }}=-60 \mathrm{~mA}$ | - | 1.1 | V |
|  |  | $\mathrm{I}_{\text {our }}=-120 \mathrm{~mA}$ | - | 1.2 | $V$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {CE\{sus) }}$ | $\mathrm{I}_{\text {UUT }}=-120 \mathrm{~mA}, \mathrm{~L}=2 \mathrm{mH}, \mathrm{UCN}-5895 \mathrm{~A}$ only | 35 | - | V |
|  |  | $\mathrm{I}_{\text {our }}=-120 \mathrm{~mA}, \mathrm{~L}=2 \mathrm{mH}, \mathrm{UCN}-5895 \mathrm{~A}-2$ only | 15 | - | V |
| Input Voltage | $V_{\text {w(1) }}$ | $\mathrm{V}_{00}=5.0 \mathrm{~V}$ | 3.5 | 5.3 | V |
|  |  | $V_{00}=12 \mathrm{~V}$ | 10.5 | 12.3 | V |
|  | $\mathrm{V}_{\text {m(0) }}$ | $\mathrm{V}_{00}=5 \mathrm{~V}$ to 12 V | -0.3 | +0.8 | V |
| Input Current | $\mathrm{I}_{\text {M(1) }}$ | $\mathrm{V}_{\text {OD }}=\mathrm{V}_{\text {IV }}=5.0 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  | $V_{\text {DO }}=V_{\text {W }}=12 \mathrm{~V}$ | - | 240 | $\mu \mathrm{A}$ |
| Input Impedance | $Z_{\text {w }}$ | $\mathrm{V}_{00}=5.0 \mathrm{~V}$ | 100 | - | $\mathrm{k} \Omega$ |
|  |  | $V_{00}=12 \mathrm{~V}$ | 50 | - | k $\Omega$ |
| Clock Frequency | $\mathrm{f}_{\mathrm{c}}$ |  | 3.3 | - | MHz |
| Serial Data-Output Resistance | $\mathrm{R}_{\text {our }}$ | $\mathrm{V}_{00}=5.0 \mathrm{~V}$ | - | 20 | $\mathrm{k} \Omega$ |
|  |  | $V_{00}=12 \mathrm{~V}$ | - | 6.0 | k $\Omega$ |
| Turn-ON Delay | $\mathrm{t}_{\mathrm{PLH}}$ | Output Enable to Output, $\mathrm{l}_{\text {out }}=-120 \mathrm{~mA}$ | - | 2.0 | $\mu \mathrm{s}$ |
| Turn-OFF Delay | $\mathrm{t}_{\text {pill }}$ | Output Enable to Output, $\mathrm{l}_{\text {out }}=-120 \mathrm{~mA}$ | - | 10 | $\mu \mathrm{s}$ |
| Supply Current | $\mathrm{I}_{\text {B }}$ | All outputs ON, All outputs open | - | 10 | mA |
|  |  | All outputs OFF | - | 200 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{00}$ | $\mathrm{V}_{\text {OD }}=5 \mathrm{~V}$, All outputs OFF, Inputs $=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $V_{00}=12 \mathrm{~V}$, All outputs OFF, Inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  |  | $V_{\text {00 }}=5 \mathrm{~V}$, One output ON, All inputs $=0 \mathrm{~V}$ | - | 1.0 | mA |
|  |  | $\mathrm{V}_{00}=12 \mathrm{~V}$, One output ON, Al inputs $=0 \mathrm{~V}$ | - | 3.0 | mA |
| Diode Leakage Current | $I_{R}$ | $\mathrm{V}_{\mathrm{R}}=25 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{R}}=25 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | 100 | $\mu \mathrm{A}$ |
| Diode Forward Voltage | $\mathrm{V}_{\mathrm{F}}$ | $\mathrm{I}_{\mathrm{f}}=120 \mathrm{~mA}$ | - | 2.0 | V |

NOTE: Positive (negative) current is defined as going into (coming out of) the specified device pin.


## TIMING CONDITIONS <br> $\left(V_{D O}=5.0 \mathrm{~V}\right.$, Logic Levels are $\mathrm{V}_{00}$ and Ground)

A. Minimum Data Active Time Before Clock Pulse (Data Set-Up Time) . . . . . . . . . . 75 ns
B. Minimum Data Active Time After Clock Pulse (Data Hold Time) . . . . . . . . . . . . . . 75 ns
C. Minimum Data Pulse Width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 150 ns
D. Minimum Clock Pulse Width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 150 ns
E. Minimum Time Between Clock Activation and Strobe . . . . . . . . . . . . . . . . . . . . . 300 ns
F. Minimum Strobe Pulse Width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100 ns
G. Typical Time Between Strobe Activation and Output Transition ............... $1.0 \mu \mathrm{~s}$

Serial data present at the input is transferred to the shift register on the logic " 0 " to logic " 1 " transition of the clock input pulse. On succeeding clock pulses, the registers shift data information towards the serial data output. The serial data must appear at the input prior to the rising edge of the clock input waveform.
Information present at any register is transferred to the respective latch when the strobe is high (serial-to-parallel conversion). The latches will con-
tinue to accept new data as long as the strobe is held high. Applications where the latches are bypassed (strobe tied high) will require that the output enable input be high during serial data entry.
When the output enable input is high, all of the output buffers are disabled (OFF) without affecting the information stored in the latches or shift register. With the output enable input low, the outputs are controlled by the state of their respective latches.

## TRUTH TABLE

| Serial <br> Data <br> Input | Clock Input | Shift Register Contents | Serial Data Output | Strobe Input | Latch Contents | Blanking Input | Output Contents |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |
| H | $\underline{\square}$ | H $R_{1} R_{2} \ldots \ldots R_{N-2} R_{N-1}$ | $\mathrm{R}_{\mathrm{N}-1}$ |  |  |  |  |
| L | ת | $L R_{1} R_{2} \ldots R_{N-2} R_{N-1}$ | $\mathrm{R}_{\mathrm{N}-1}$ |  |  |  |  |
| X | L | $R_{1} R_{2} R_{3} \ldots \ldots R_{N-1} R_{N}$ | $\mathrm{R}_{\mathrm{N}}$ |  |  |  |  |
|  |  | $\mathrm{X} \times \mathrm{X} \ldots \mathrm{X} \times$ | X | L | $\mathrm{R}_{1} \mathrm{R}_{2} \mathrm{R}_{3} \ldots \mathrm{R}_{\mathrm{N-1}} \mathrm{R}_{\mathrm{N}}$ |  |  |
|  |  | $P_{1} P_{2} P_{3} \ldots P_{N-1} P_{N}$ | $\mathrm{P}_{\mathrm{N}}$ | H | $P_{1} P_{2} P_{3} \ldots P_{N-1} P_{N}$ | L | $\mathrm{P}_{1} \mathrm{P}_{2} \mathrm{P}_{3} \ldots \mathrm{P}_{\mathrm{N}-1} \mathrm{P}_{\mathrm{N}}$ |
|  |  |  |  |  | $\mathrm{X} \times \times \ldots \mathrm{X}$ | H | L L L $\ldots \mathrm{L}$ L |

[^55]
## TYPICAL APPLICATION



## UCN-5900A AND UCN-5901A BiMOS III LATCHED DRIVERS

## FEATURES

- High-Voltage, High-Current Outputs
- Output Sustaining Voltage of 90 V , Minimum
- Output Transient Protection
- 2 MHz Minimum Data Input Rate
- CMOS, PMOS, NMOS, TLL Compatible Inputs
- Internal Pull-Down Resistors
- Low-Power CMOS Latches

UCN-5900A and UCN-5901A latched drivers are high-voltage, high-current integrated circuits with four or eight CMOS data latches, a bipolar Darlington transistor driver for each latch, and CMOS control circuitry for the common clear, strobe, and output enable functions. The bipolar outputs are suitable for use with relays, solenoids, stepping motors, and other inductive loads requiring sustaining voltage ratings up to 90 V . UCN-5900A contains four latched drivers; UCN-5901A contains eight latched drivers.
The bipolar/MOS combination provides an extremely low-power latch with maximum interface flexibility. The CMOS inputs are compatible with standard CMOS, PMOS, and NMOS circuits. TTL or LSTTL circuits may require the use of appropriate pull-up resistors. BiMOS latches will typically operate at better than 3 MHz with a 5 V supply. With a 12 V supply, higher speeds are obtained.
Both units have open-collector outputs and integral diodes for inductive load transient suppression. The output transistors are capable of sinking 400 mA and will withstand at least 150 V in the off state. Because of limitations on package power dissipation, the simultaneous operation of all drivers at maximum rated current can only be accomplished by a reduction in duty cycle. Outputs may be paralleled for higher load current capability.


The UCN-5900A 4-latch device, is furnished in a standard 14-pin dual in-line plastic package. The UCN-5901A 8-latch device, is supplied in a 22 -pin dual in-line plastic package with lead spacing on $0.400^{\prime \prime}(10.16 \mathrm{~mm})$ rows. To simplify circuit board layout, all outputs are opposite their respective inputs.

## ALLOWABLE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE



FUNCTIONAL BLOCK DIAGRAM


## TYPICAL INPUT CIRCUIT



ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |
| Output Leakage Current | $I_{\text {cex }}$ | $\mathrm{V}_{\text {CE }}=150 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | -- | - | 50 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {CE }}=150 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {CEISAT }}$ | . $\mathrm{C}_{\mathrm{c}}=100 \mathrm{~mA}$ | - | 1.2 | 1.4 | V |
|  |  | $\mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}$ | - | 1.4 | 1.6 | V |
|  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{~V}_{\text {DD }}=7.0 \mathrm{~V}$ | - | 1.6 | 1.9 | V |
| Collector-Emitter Sustaining Voltage | $\mathrm{V}_{\text {CE(sus) }}$ | $\mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA}, \mathrm{~L}=2 \mathrm{mH}$ | 90 | - | - | V |
| Input Voltage | $\mathrm{V}_{\text {IN(0) }}$ |  | - | - | 1.0 | V |
|  | $V_{\text {IN(1) }}$ | $V_{\text {DD }}=12 \mathrm{~V}$ | 10.5 | - | - | V |
|  |  | $V_{D D}=10 \mathrm{~V}$ | 8.5 | - | - | V |
|  |  | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ (See Note) | 3.5 | - | - | V |
| Input Resistance | $\mathrm{R}_{\text {IN }}$ | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$ | 50 | 200 | - | $\mathrm{k} \Omega$ |
|  |  | $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}$ | 50 | 300 | - | $k \Omega$ |
|  |  | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ | 50 | 600 | - | $\mathrm{k} \Omega$ |
| Supply Current | $I_{\text {Do(ON }}$ <br> (Each <br> Stage) | $\mathrm{V}_{\text {DD }}=12 \mathrm{~V}$, Outputs Open | - | 1.0 | 2.0 | mA |
|  |  | $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}$, Outputs Open | - | 0.9 | 1.7 | mA |
|  |  | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$, Outputs Open | - | 0.7 | 1.0 | mA |
|  | $I_{\text {Dotoff }}$ <br> (Total) | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$, Outputs Open, Inputs $=0 \mathrm{~V}$ | - | - | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$, Outputs Open, Inputs $=0 \mathrm{~V}$ | - | 50 | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Leakage Current | $I_{R}$ | $\mathrm{V}_{\mathrm{R}}=150 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | - | 50 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{R}}=150 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | 1.7 | 2.0 | V |

NOTE: Operation of these devices with standard TL or DTL may require the use of appropriate pull-up resistors to insure a minimum logic "I".


## TIMING CONDITIONS

$\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Logic Levels are $\mathrm{V}_{00}$ and Ground

|  | $\mathrm{V}_{\text {OD }}=5.0 \mathrm{~V}$ |
| :---: | :---: |
| A. Minimum Data Active Time Before Strobe Enabled (Data Set-Up Time) | 100 ns |
| B. Minimum Data Active Time After Strobe Disabled (Data Hold Time) | 100 ns |
| C. Minimum Strobe Pulse Width | 300 ns |
| D. Typical Time Between Strobe Activation and Output on to off transition | 500 ns |
| E. Typical Time Between Strobe Activation and Output off to on transition | 500 ns |
| F. Minimum Clear Pulse Width | 300 ns |
| G. Minimum Data Pulse Width | 500 ns |

Information present at an input is transferred to its latch when the strobe is high. A high clear input will set all latches to the output off condition regardless of the data or strobe input levels. A high output enable will set all outputs to the off condition regardless of any other input conditions. When the output enable is low, the outputs depend on the state of their respective latches.

## TRUTH TABLE

|  |  |  | OUTPUT | OUT $_{N}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{~N}_{\mathrm{N}}$ | STROBE | CLEAR |  | $\mathrm{t}-1$ | t |
| 0 | 1 | 0 | 0 | X | OFF |
| 1 | 1 | 0 | 0 | X | ON |
| X | X | 1 | X | X | OFF |
| X | X | X | 1 | X | OFF |
| X | 0 | 0 | 0 | ON | ON |
| X | 0 | 0 | 0 | OFF | OFF |

[^56]
## COLLECTOR CURRENT AS A FUNCTION OF DUTY CYCLE

UCN-5900A


UCN-5901A


Dwg. No. A-14,223


Dwg. No. A-14,224

## TYPICAL APPLICATION

UNIPOLAR STEPPER-MOTOR DRIVER


Dwg. No. A-13,677


# UCN-5910A HIGH-VOLTAGE BiMOS III 10-BIT, SERIAL-INPUT, LATCHED DRIVER 

## FEATURES

- To 150 V Output Breakdown
- 50 mA Push-Pull Outputs
- 3 MHz Minimum Data Input Rate
- Low-Power CMOS Latches
- Blanking and Strobe Functions

UCN-5910A is a smart power integrated circuit combining high-speed CMOS logic and high-voltage, power driver outputs. This serial-input, latched driver is especially useful with ink-jet and piezoelectric printers, large flat-panel vacuum-fluorescent or AC plasma displays. The UCN-5910A has an output rating of 150 V and $\pm 50 \mathrm{~mA}$. For applications requiring output ratings to only 135 V , the economical type UCN-5910A-2 is recommended. The lowercost device is identical to the basic part, except for the minimum output breakdown voltage.

The 10-bit CMOS shift register and latches are designed for operation over a logic supply range of 5 V to 12 V . The high-impedance inputs are compatible with standard CMOS, PMOS, and NMOS circuits. TTL or LSTTL may require the use of appropriate pull-up resistors to ensure an input logic high. Using BiMOS III logic for improved data entry rates, the CMOS circuitry will operate at better than 3.3 MHz with a 5 V supply. With a 12 V supply, significantly higher speeds are obtained. A CMOS serial-data output allows cascading devices for multiple drive-line applications required by many dot matrix, alphanumeric, and bar graph displays.


Dwg. No. A-13,678A

The output drivers are high-voltage Darlington source drivers with DMOS sink drivers. Especially important when driving loads of 100 V or more, the active pull-down function provides better output switching than passive pulldowns.

The UCN-5910A and UCN-5910A-2 are supplied in 20-pin dual in-line plastic packages. They can be operated over the temperature range of $-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Copper lead frames allow all outputs $(50 \%$ duty cycle) to be operated at $\pm 20 \mathrm{~mA}$ at ambient temperatures up to $+30^{\circ} \mathrm{C}$, or at $\pm 15 \mathrm{~mA}$ to $+55^{\circ} \mathrm{C}$.

## ABSOLUTE MAXIMUM RATINGS

$$
\text { at } \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}
$$

Driver Supply Voltage, $\mathrm{V}_{\mathrm{BB}}$ (UCN-5910A) . . . . . . . . . . . . . . 150 V
(UCN-5910A-2) . . . . . . . . . . . . 135 V
Output Current, $\mathrm{I}_{\text {out }}$. . . . . . . . . . . . . . . . . . . . . . . . $\pm 50 \mathrm{~mA}$
Logic Supply Voltage, $\mathrm{V}_{\text {D }}$. . . . . . . . . . . . . . . . . . . . . . . . 15 V
Input Voltage, $\mathrm{V}_{\mathbb{N}} \ldots \ldots . \ldots . . . . .$.
Package Power Dissipation, $P_{D}$. . . . . . . . . . . . . . . . See Graph
Operating Temperature Range, $T_{A} \ldots \ldots . .-20^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range, $T_{S} \ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

Caution: Sprague Electric CMOS devices have input static protection but are susceptible to damage when exposed to extremely high static electrical charges.

## ALLOWABLE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE



Dwg. No. A-14,213

## FUNCTIONAL BLOCK DIAGRAM



TYPICAL INPUT CIRCUIT


Dwg. No. A-13,050

TYPICAL OUTPUT DRIVER


Dwg. No. A-14,219

ELECTRICAL CHARACTERISTICS of $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=135 \mathrm{~V}$ (UCN-5910A-2) or 150 V (UCN-5910A), unless otherwise noted.

| Characteristic | Symbol | Test Conditions | Limits @ $\mathrm{V}_{00}=5 \mathrm{~V}$ |  |  | Limits @ $\mathrm{V}_{\text {Do }}=12 \mathrm{~V}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | $\mathrm{V}_{\text {out }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ | - | -5.0 | -15 | - | -5.0 | -15 | $\mu \mathrm{A}$ |
| Output Voltage | $V_{\text {or(1) }}$ | $\mathrm{I}_{\text {OUT }}=-40 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=135 \mathrm{~V}$ | 130 | - | - | 130 | - | - | V |
|  |  | $\mathrm{I}_{\text {OUT }}=-40 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=150 \mathrm{~V}^{*}$ | 145 | - | - | 145 | - | - | $v$ |
|  | $V_{\text {Ourio) }}$ | $\mathrm{I}_{\text {OUT }}=5 \mathrm{~mA}$ | - | 2.0 | 3.5 | - | 2.0 | 3.5 | V |
|  |  | $\mathrm{I}_{\text {our }}=40 \mathrm{~mA}$ | - | - | - | - | 15 | 25 | V |
| Output Pull-Down Current | $\mathrm{I}_{\text {ovio) }}$ | $\mathrm{V}_{\text {OUI }}=5 \mathrm{~V}$ to $\mathrm{V}_{\text {BB }}$ | 10 | - | - | - | - | - | mA |
|  |  | $\mathrm{V}_{\text {OUI }}=20 \mathrm{~V}$ to $\mathrm{V}_{\text {BB }}$ | - | - | - | 25 | - | - | mA |
| Input Voltage | $V_{\mathbb{W}(1)}$ |  | 3.5 | - | 5.3 | 10.5 | - | 12.3 | V |
|  | $V_{\text {wio }}$ |  | -0.3 | - | +0.8 | -0.3 | - | $+0.8$ | $V$ |
| Input Current | $\mathrm{I}_{\text {(1) }}$ | $\mathrm{V}_{\mathrm{W}}=\mathrm{V}_{00}$ | - | 0.05 | 0.5 | - | 0.1 | 1.0 | $\mu \mathrm{A}$ |
|  | $1{ }_{1 \times 0}$ | $\mathrm{V}_{\mathbb{W}}=0.8 \mathrm{~V}$ | - | -0.05 | -0.5 | - | -1.0 | $-1.0$ | $\mu \mathrm{A}$ |
| Serial Data Output Voltage | $V_{\text {OUrII) }}$ | $\mathrm{I}_{\text {our }}=-200 \mu \mathrm{~A}$ | 4.5 | 4.7 | - | 11.7 | 11.8 | - | V |
|  | $V_{\text {ourio) }}$ | $\mathrm{I}_{\text {OUT }}=200 \mu \mathrm{~A}$ | - | 200 | 250 | - | 100 | 200 | mV |
| Maximum Clock Frequency | $\mathrm{f}_{\text {ck }}$ |  | 3.3 | 5.0 | - | - | 7.5 | - | MHz |
| Supply Current | $I_{\text {O0(1) }}$ | All Outputs High | - | 350 | 500 | - | 700 | 850 | $\mu \mathrm{A}$ |
|  | $I_{\text {OP(0) }}$ | All Outputs Low | - | 350 | 500 | - | 700 | 850 | $\mu \mathrm{A}$ |
|  | $1_{\text {B8(1) }}$ | Outputs High, No Load | - | 1.0 | 2.0 | - | 1.0 | 2.0 | mA |
|  | $\mathrm{I}_{88} \mathrm{O}_{0}$ | Outputs Low | - | 10 | 100 | - | 10 | 100 | $\mu \mathrm{A}$ |
| Blanking to Output Delay | $t_{\text {phl }}$ | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | - | 300 | 550 | - | 250 | 500 | ns |
|  | $\mathrm{t}_{\mathrm{PLH}}$ | $\mathrm{C}_{\text {L }}=30 \mathrm{pF}$ | - | 7.50 | 1000 | - | 750 | 1000 | ns |
| Output Fall Time | $\mathrm{t}_{\mathrm{f}}$ | $\mathrm{C}_{L}=30 \mathrm{pF}$ | - | 500 | 750 | - | 300 | 550 | ns |
| Output Rise Time | $\mathrm{t}_{\mathrm{r}}$ | $\mathrm{C}_{\text {L }}=30 \mathrm{pF}$ | - | 1100 | 1350 | - | 1100 | 1350 | ns |

[^57]*UCN-5910A only.


## TIMING CONDITIONS

$$
\left(T_{A}=+25^{\circ} \mathrm{C} \text {, Logic Levels are } V_{D D}\right. \text { and Ground) }
$$

|  | $V_{D D}=5.0 \mathrm{~V}$ |
| :---: | :---: |
| A. Minimum Data Active Time Before Clock Pulse (Data Set-Up Time) | 75 ns |
| B. Minimun Data Active Time After Clock Pulse (Data Hold Time) | 75 ns |
| C. Minimum Data Pulse Width | 150 ns |
| D. Minimum Clock Pulse Width | 150 ns |
| E. Minimum Time Between Clock Activation and Strobe | 300 ns |
| F. Minimum Strobe Pulse Width . | 100 ns |
| G. Typical Time Between Strobe Activation and Output Transition | 750 ns |

Serial data present at the input is transferred to the shift register on the logic " 0 " to logic " 1 '" transition of the clock input pulse. On succeeding clock pulses, the registers shift data information towards the serial data output. The serial data must appear at the input prior to the rising edge of the clock input waveform.

Information present at any register is transferred to its respective latch when the strobe is high (serial-to-parallel conversion). The latches will continue to accept new data as long as the strobe is
held high. Applications where the latches are bypassed (strobe tied high) will require that the blanking input be high during serial data entry.

When the blanking input is high, the output source drivers are disabled (OFF); the DMOS sink drivers are on. The information stored in the latches is not affected by the blanking input. With the blanking input low, the outputs are controlled by the state of their respective latches.

TRUTH TABLE

| Serial <br> Data <br> Input | Clock <br> Input | Shift Register Contents | Serial <br> Data <br> Output | Strobe Input | Latch Contents | Blanking | Output Contents |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | $I_{1} \cdot I_{2} \quad I_{3} \quad \ldots . . I_{N-1} I_{N}$ |  |  |
| H | - | $H \quad R_{1} R_{2} \ldots \ldots \mathrm{R}_{\mathrm{N}-2} \mathrm{R}_{\mathrm{N-1}}$ | $\mathrm{R}_{\mathrm{N}-1}$ |  |  |  |  |
| L | - | $L R_{1} R_{2} \ldots R_{N-2} R_{N-1}$ | $\mathrm{R}_{\mathrm{N}-1}$ |  |  |  |  |
| X | $L$ | $\mathrm{R}_{1} \mathrm{R}_{2} \mathrm{R}_{3} \ldots \mathrm{R}_{\mathrm{N}-1} \mathrm{R}_{\mathrm{N}}$ | $\mathrm{R}_{\mathrm{N}}$ |  |  |  |  |
|  |  | $\times \times \times \ldots \times$ | X | L | $\mathrm{R}_{1} \mathrm{R}_{2} \mathrm{R}_{3} \ldots \mathrm{R}_{\mathrm{N}-1} \mathrm{R}_{\mathrm{N}}$ |  |  |
|  |  | $\mathrm{P}_{1} \mathrm{P}_{2} \mathrm{P}_{3} \ldots \ldots \mathrm{P}_{\mathrm{N}-1} \mathrm{P}_{\mathrm{N}}$ | $\mathrm{P}_{\mathrm{N}}$ | H | $P_{1} P_{2} P_{3} \ldots P_{N-1} P_{N}$ | L | $P_{1} P_{2} P_{3} \ldots P_{N-1} P_{N}$ |
|  |  |  |  |  | $\times \times \times \ldots$ | H | L L L ... |

[^58]
# RELIABILITY OF SERIES UCN-4800A AND UCN-5800A BiMOS DRIVERS 

THIS REPORT SUMMARIZES accelerated-life tests that have been performed on Series UCN-4800A and UCN-5800A BiMOS integrated circuits and provides information that can be used to calculate the failure rate at any junction operating temperature.

## INTRODUCTION

Product-reliability improvement is a continuous and evolving process at Sprague Electric Company. Ongoing life tests, environmental tests, and stress tests are performed to establish failure rates and monitor established process-control procedures. Failures are analyzed to determine design changes or process improvements that can be implemented to improve device reliability.
The reliability of integrated circuits can be measured by qualification tests, burn-in, and acceler-ated-life tests:

1) Qualification testing is performed at an $^{-}$ambient temperature of $+125^{\circ} \mathrm{C}$, reduced so as to limit junction temperature to $+150^{\circ} \mathrm{C}$, for 1000 hours with an LTPD $=5$ in accordance with MIL-STD-883B. This testing is normally conducted in response to a specific customer request or requirement. Qualification testing highlights design problems or gross processing problems, but does not provide sufficient data to generate accurate failure-rate data in a reasonable period of time.
2) Burn-in is intended to remove infant-mortality rejects and is conducted at $+150^{\circ} \mathrm{C}$ for 96 hours or at $+125^{\circ} \mathrm{C}$ for 168 hours. An analysis of test results from Sprague Electric's DoubleDeuce ${ }^{T M}$ burn-in program found that most failures are due to slight parametric shifts. Catastrophic failures, which would cause userequipment failure, are typically less than $0.1 \%$.
3) Accelerated-life testing is performed at temperatures above $+125^{\circ} \mathrm{C}$ and is used to generate failure-rate data.

## ACCELERATED-LIFE TESTS

Sprague Electric performs accelerated-life tests on integrated circuits at junction temperatures of $+150^{\circ} \mathrm{C}$ or $+175^{\circ} \mathrm{C}$ at the recommended operating voltages. The internal power dissipation on some high-power circuits requires the ambient temperature to be lower than $+150^{\circ} \mathrm{C}$ to keep the junction temperature between $+150^{\circ} \mathrm{C}$ and $+175^{\circ} \mathrm{C}$.

In these tests, failures are produced so that the statistical life distribution can be established. The distribution cannot be established without failures. High-temperature accelerated-life testing is necessary to accumulate data in reasonable time periods. It has been established that the failure mechanisms at all temperatures in these tests are identical. Temperatures above $+175^{\circ} \mathrm{C}$ are not generally used for the following reasons:
a) Industry-standard molding compounds degrade and release contaminants (halides) at approximately $+200^{\circ} \mathrm{C}$.
b) Life-test boards constructed with materials capable of withstanding exposure to temperatures greater than $+175^{\circ} \mathrm{C}$ have been deemed to be cost prohibitive.
c) Increases in junction leakage currents may increase the power dissipation and device temperature to an indeterminate level.

Table I contains data produced by life tests that were conducted at $+150^{\circ} \mathrm{C}$. The data include the number of units in each sample, and the time periods during which failures occurred. The total time-ontest varies, with priority changes influencing allocation of oven and board space, as new products are introduced. The time intervals between test readings were chosen for ease of plotting on log-normal paper.

The acceleration factor calculated using the Arrhenius equation, and a 1 eV activation energy, is approximately $5 \times$ for each $25^{\circ} \mathrm{C}$ temperature rise in junction temperature and is multiplicative. ${ }^{1}$ This allows the data to be compared to qualification lifetest data by equating 200 hours at $+150^{\circ} \mathrm{C}$ to 1000 hours at $+125^{\circ} \mathrm{C}$.

The data at the bottom of Table I are compiled by calculating the probability of success $\left(\mathrm{P}_{\mathrm{s}}\right)$, the cu-
mulative probability of success, the probability of failure $\left(\mathrm{P}_{\mathrm{f}}\right)$ and the percentage of failed units in each time period.
The cumulative percent of failures is plotted on log-normal plotting paper in Figure 1. This paper has a logarithmic time-scale axis and a probability-scale axis. A log-normal distribution plots as a straight line. A line of best fit is drawn through the plotted points and extended to determine the median lifetime at the $50 \%$ fail-point. The median life at a junction temperature of $+150^{\circ} \mathrm{C}$ is, in this case, 31,000 hours.
The log-normal distribution is commonly used because most semiconductor device data fit such a distribution. ${ }^{2}$ When the median life has been found at the elevated temperature, it can be converted to the lower temperature of the actual application. The Arrhenius equation, which relates the reaction rate to temperature, is used to make this conversion. ${ }^{1}$

TEST RESULTS AT $\mathrm{T}_{\mathrm{J}}=+150^{\circ} \mathrm{C}$

|  | HOURS ON TEST |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TEST | 48 | 90 | 150 | 300 | 600 | 1200 | 1800 | 2400 | 3000 | 5000 | 6000 | 7000 |
| NUMBER QTY. |  |  |  |  |  | JMBER | AILUR |  |  |  |  |  |
| 135 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 5 | 7 |
| 225 | 0 | 0 | 3 | 0 | 1 | 6 | - | - | - | - | - | - |
| 321 | 0 | 1 | - | - | - | - | - | - | - | - | - | - |
| 430 | 0 | 0 | 4 | 9 | - | - | - | - | - | - | - | - |
| 517 | 0 | 0 | 0 | 0 | 2 | 0 | 0 | 0 | 0 | 1 | 0 | 2 |
| $6 \quad 20$ | 0 | 0 | 3 | 10 | 0 | - | - | - | - | - | - | - |
| 720 | 0 | 0 | 0 | 0 | 0 | 2 | 0 | 1 | 0 | 0 | - | - |
| $8 \quad 25$ | 0 | 0 | 1 | 0 | 2 | 0 | 2 | 0 | 0 | 0 | 1 | - |
| $9 \quad 25$ | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 2 | - | - |
| $10 \quad 25$ | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - |
| 11 30 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - |
| 1230 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - |
| $13 \quad 30$ | 0 | 0 | 0 | 5 | 0 | 0 | 0 | 0 | 0 | - | - | - |
| 1430 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 2 | - | - | - | - |
| $15 \quad 26$ | 0 | 0 | 0 | - | - | - | - | - | - | - | - | - |
| $16 \quad 30$ | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - |
| $17 \quad 20$ | 1 | 0 | 0 | 1 | 0 | 0 | - | - | - | - | - | - |
| $18 \quad 25$ | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - |
| $19 \quad 28$ | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - |
| $20 \quad 45$ | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - |
| $21 \quad 25$ | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - |
| TOTAL ON TEST | 562 | 561 | 540 | 503 | 430 | 387 | 228 | 166 | 136 | 111 | 69 | 44 |
| TOTAL FAILURES | 1 | 1 | 11 | 26 | 5 | 9 | 2 | 3 | 0 | 3 | 6 | 9 |
| TOTAL GOOD | 561 | 560 | 529 | 477 | 425 | 378 | 226 | 163 | 136 | 108 | 63 | 35 |
| $\mathrm{P}_{\mathrm{s}}$ | . 998 | . 998 | . 980 | . 948 | . 988 | . 977 | . 991 | . 982 | 1.00 | . 973 | . 913 | . 795 |
| Cumulative $P_{s}$ | . 998 | . 996 | . 976 | . 926 | . 915 | . 894 | . 886 | . 870 | . 870 | . 846 | . 773 | . 615 |
| $\mathrm{P}_{\mathrm{f}}=1-\mathrm{P}_{\mathrm{s}}$ | . 002 | . 004 | . 024 | . 074 | . 085 | . 106 | . 114 | . 130 | . 130 | . 154 | . 227 | . 385 |
| \% Failures | 0.18 | . 036 | 2.39 | 7.43 | 8.51 | 10.6 | 11.4 | 13.0 | 13.0 | 15.4 | 22.7 | 38.5 |



Figure 1
CUMULATIVE PERCENT FAILURES

The Arrhenius equation is:

$$
V_{r}=V_{r}^{o} e^{-\epsilon / k T}
$$

where $\mathrm{V}_{\mathrm{r}}^{o}=$ a constant
$\epsilon=$ activation energy
$\mathrm{k}=$ Boltzmann's constant
$\mathrm{T}=$ absolute temperature in degrees Kelvin
An activation energy of 1.0 electron-volt was established by testing Series ULN-2000A, Series UDN-5710M, and Series UDN-2980A devices at multiple temperatures. Failure analysis of devices rejected during that testing also supports this activation energy, as failures were mainly due to increased leakages, reduced beta, and surface inversion. ${ }^{3}$

The median life-point is drawn on Arrhenius graph paper in Figure 2. The Arrhenius plot gives a graphical solution, rather than a mathematical solution, to the problem of equivalent median lifetime at any junction temperature. A line is drawn through this point (or points when multiple temperatures are used) with a slope of $\varepsilon=1.0 \mathrm{eV}$.

Although not as statistically accurate as the median lifetime, the $5 \%$ fail-point can be read from Figure 1 and plotted parallel to the median-life line in Figure 2.

The median life at reduced junction temperatures can now be determined using Figure 2. It must be emphasized that this is junction temperature and not ambient temperature. The temperature rise at the junction due to internal power dissipation must be taken into account using the formula:

$$
T_{J}=P_{D} \theta_{J A}+T_{A} \quad \text { or } \quad T_{J}=P_{D} \theta_{J C}+T_{C}
$$

The median lifetime, or $50 \%$ fail-point, as graphically determined in Figure 2, is approximately 22 years at $+125^{\circ} \mathrm{C}$ or 190 years at $+100^{\circ} \mathrm{C}$ junction temperature.

The approximate failure rate ( FR ) may be determined from FR $=1 /$ Median Life, where Median Life is taken from Figure 2 at the intersection of the junction-temperature line and median-life line. The actual instantaneous failure rate can be calculated using a Goldwaite plot. ${ }^{4}$ However, this approximation is very close. At $+100^{\circ} \mathrm{C}$ the failure rate would be:

$$
\begin{aligned}
F R & =1 /\left(1.7 \times 10^{6} \text { hours }\right) \\
& =0.06 \% / 1000 \text { hours }=600 \mathrm{FIT}
\end{aligned}
$$

where $F I T=$ failures per $10^{9}$ unit-hours
Other failure-rate values have been calculated and appear in Table II.


Figure 2
MEDIAN LIFE

TABLE II
SERIES UCN-4800A AND UCN-5800A FAILURE RATE

| $\mathrm{T}_{\mathbf{j}}$ <br> $\left({ }^{\circ} \mathrm{C}\right)$ | Median Life <br> $(\mathrm{h})$ | Failure Rate <br> $(\% / 1000 \mathrm{~h})$ | Failures In Time <br> $\left(\right.$ (No. $/ 10^{9}$ unit-hours) $)$ |
| ---: | ---: | :---: | :---: |
| 125 | $2 \times 10^{5}$ | 0.5 | 5000 |
| 100 | $1.7 \times 10^{6}$ | 0.06 | 600 |
| 75 | $1.7 \times 10^{7}$ | 0.006 | 60 |
| 50 | $3 \times 10^{8}$ | 0.0003 | 3 |

## CONCLUSION

The relationship between temperature and failure rate is well documented and is an important factor in all designs. Load currents, duty cycle, and ambient temperature must be considered by the design engineer to establish a junction-temperature limit that provides a failure rate within design objectives.

Figure 2 shows that a design with a continuous operating junction temperature of $+100^{\circ} \mathrm{C}$ (internal power dissipation plus external ambient temperature) would reach the $5 \%$ failure point in 3.8 years.

Lowering the junction temperature to $+75^{\circ} \mathrm{C}$ increases the time to the $5 \%$ failure point to 42 years.

A complete sequence of environmental tests, including temperature cycle, pressure cooker, and biased humidity tests, are continuously monitored to ensure that assembly and package technology remain within established units.

The environmental tests and accelerated-life tests establish a base line for comparisons of new processes and materials.

## REFERENCES

1) Manchester, K.E., and Bird, D.W., "Thermal Resistance: A Reliability Consideration," IEEE Transactions, Vol. CHMT-3, No. 4, 1980, pp. 580-587 (Sprague Technical Paper TP 80-2).
2) Peck, D. S., and Trapp, O. D., Accelerated Testing Handbook, Technology Associates, 1978, pp. 2-1 through 2-6.
3) ibid., p. 6-7.
4) Goldwaite, L. R., "Failure Rate Study for the Log-Normal Lifetime Model," Proceedings of the 7th Symposium on Reliability and Quality Control, 1961, pp. 208-213.

## BiMOS II POWER DRIVERS

THE second generation of merged $\mathrm{CMOS} /$ bipolar integrated circuits extends the lead in innovative interface forged by Sprague Electric's original BiMOS power drivers.
Higher-density CMOS logic gives BiMOS II integrated circuits improved switching speeds at reduced costs. With a 5 V supply, second generation BiMOS typically operates at data input rates above 5 MHz ; at 12 V , significantly higher speeds are obtainable. The BiMOS II series also offers new and improved functions.

Reliable, single-chip BiMOS II solutions are available for a wide variety of peripheral and power interface problems. Two or more devices are no longer required to interface low-level (TTL, CMOS, NMOS, PMOS) LSI or microprocessor functions with power loads such as LEDs, gas-discharge or vacuum-fluorescent displays, relays, solenoids, thermal printers, motors, impact printer hammers, and incandescent lamps. Since all BiMOS devices include logic and control in addition to power functions, they also free the microprocessor from many housekeeping tasks.

## SERIES UCN-5900 BiMOS III HIGH-VOLTAGE INTERFACE DRIVERS

THE original UCN-4800 BiMOS interface integrated circuit designs evolved into high-speed UCN-5800 BiMOS II designs. Improvements continue with the new 150 V Sprague Series UCN-5900 BiMOS III designs.

| Original BiMOS <br> Type Number | BiMOS II | BiMOS III |
| :--- | :--- | :--- |
| Type Number | Type Number |  |
| UCN-4401A $(50 \mathrm{~V})$ | UCN-5800A $(50 \mathrm{~V})$ | UCN-5900A $(150 \mathrm{~V})$ |
| UCN-4801A $(50 \mathrm{~V})$ | UCN-5801A $(50 \mathrm{~V})$ | UCN-5901A $(150 \mathrm{~V})$ |
| UCN-4810A-1 $(80 \mathrm{~V})$ | UCN-5810A-1 $(80 \mathrm{~V})$ | UCN-5910A $(150 \mathrm{~V})$ |

## INCANDESCENT LAMP DRIVERS

EACH of the UCN-5800A or UCN-5801A openE collector Darlington outputs will sink up to 500 mA and will sustain at least 50 V in the OFF state. The high peak current rating of these devices allows their use with the high inrush ( $10 \times$ ) currents normally associated with incandescent lamps. Internal diodes can be used to perform the lamp test function. Package power limitations normally disallow simultaneous and continuous operation of all outputs at the rated maximum current: Either a reduction in output current or a
suitable combination of duty cycle and number of active outputs is usually required.

The UCN-5800A is supplied in a standard 14lead DIP. The UCN-5801A is furnished in a 22 -lead DIP with $0.400^{\prime \prime}$ row spacing.

RECOMMENDED MAX. OPERATING CONDITIONS
Output Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 V V
Logic Supply Voltage Range . . . . . . . . . . . . 350 mA


Dwg. No. A-12,550

## PLANAR GAS-DISCHARGE DISPLAY DRIVERS

COMBINING the high-voltage UCN-5810A-1, UCN-5812A-1, or UCN-5818A-1 serial-input, latched source driver with the UCN5823A serial-input, latched sink driver provides a simple way to drive multiplexed high-voltage planar gas-discharge displays.

RECOMMENDED MAX. OPERATING CONDITIONS
Output Voltage
UCN-5810A-1, UCN-5812A-1, UCN-5818A-1 . . . . . . . . . . . . . . . . 75 V
UCN-5823A . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 95 V
Logic Supply Voltage Range . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.0 V to 12 V
Continuous Output Current
UCN-5810A-1, UCN-5812A-1, UCN-5818A-1 ............. . . -25 mA
UCN-5823A . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 350 mA


## VACUUM-FLUORESCENT DISPLAY DRIVERS

THE UCN-5815A 8-bit, latched, source driver provides a practical means of driving the segments, dots (matrix panel), or bars of multiplexed high-voltage vacuum-fluorescent displays. The UCN5810A (10-bit), UCN-5812A (20-bit), or UCN-5818A (32-bit) serialinput, latched source drivers are well-suited for use as character or digit drivers. The high-voltage versions (suffix -1) can also be used to drive the anodes of planar gas-discharge displays.

## RECOMMENDED MAX. OPERATING CONDITIONS

Output Voltage
UCN-5810A, UCN-5812A, UCN-5818A . . . . . . . . . . . . . . . . . . . . . 55 V
UCN-5810A-1, UCN-5812A-1, U்CN-5818A-1 . . . . . . . . . . . . . . . . 75 V
Logic Supply Voltage Range . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5. 0 V to 12 V
Continuous Output Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -25 mA


## MULTIPLEXED INCANDESCENT LAMP DRIVERS

|N ORDER to obtain brightness equivalent to normal d-c operation, multiplexed incandescent displays must be operated at a voltage:

$$
E_{M P X}=E_{D C} \sqrt{N}
$$

where $\mathrm{E}_{\text {MPX }}=$ the recommended operating supply voltage,
$\mathrm{E}_{\mathrm{DC}}=$ the rated d-c lamp voltage, and
$\mathrm{N}=$ the number of digits being multiplexed.
Multiplexed lamps also require isolation diodes to prevent sneak series/parallel paths to unaddressed elements.

Serial-input, latched source drivers provide simple, compact, and economical segment drivers for mutiplexed incandescent lamp applications. The UCN-5890A/B and UCN-5891A/B feature high-voltage, high-current $(500 \mathrm{~mA}$, peak) Darlington outputs. The UCN-5895A has saturated outputs for minimum voltage drop and will source up to 250 mA per driver. The drivers are supplied in an economical $16-\mathrm{pin}$ " A " package or, for improved package power dissipation, a 22-pin "B" package. In either package style, UCN-5890, UCN-5891 and UCN-5895 are pincompatible except for output ratings.

High-current UCN-5825B or UCN-5826B se-rial-input, latched sink drivers are used to drive the digits. Their high peak current rating is required to withstand the substantial inrush currents created by cold filaments. These BiMOS II power drivers also include internal thermal shutdown circuitry.

## RECOMMENDED MAX. OPERATING CONDITIONS

Output Voltage
UCN-5825B ..... 55 V
UCN-5826B ..... 75 V
UCN-5890A/B ..... 75 V
UCN-5891A/B ..... 45 V
UCN-5895A ..... 45 V
Logic Supply Voltage Range ..... 5.0 V to 12 V
Continuous Output Current
UCN-5825B ..... 1.75 A
UCN-5826B ..... 1.75 A
UCN-5890A/B ..... $-350 \mathrm{~mA}$
UCN-5891A/B ..... $-350 \mathrm{~mA}$
UCN-5895A . ..... $-120 \mathrm{~mA}$


## MULTIPLEXED LED DRIVERS

LATCHED source drivers are simple, compact, and economical segment drivers for multiplexed LED and incandescent lamp applications. The UCN-5895A features saturated outputs for minimum voltage drop. It sources a minimum of 120 mA per driver. The source driver is supplied in an economical 16-pin ' $A$ ' package.

A typical common-cathode LED display driver application is shown below. The high-current UCN-5821A, a latched sink driver, is used to drive the digits. Common-anode LED displays would require the use of the UCN-5891A source driver and UCN-5821A sink driver.

In order to obtain sufficient brightness, multiplexed LED displays must typically be oper-
ated at greatly increased current. Appropriate current limiting is required.

RECOMMENDED MAX. OPERATING CONDITIONS

| Output Voltage |  |
| :---: | :---: |
| UCN-5821A | 45 V |
| UCN-5890A/B | 75 V |
| UCN-5891A/B | 45 V |
| UCN-5895A | 45 V |
| Logic Supply Voltage Range | 5.0V to 12 V |
| Continuous Output Current |  |
| UCN-5821A | 350 mA |
| UCN-5890A/B | - 350 mA |
| UCN-5891A/B | - 350 mA |
| UCN-5895A | - 120 mA |



## UNIPOLAR MOTOR DRIVERS

DRIVING unipolar motors is but one of the many successful applications for the UCN-5800A, UCN-5801A, UCN-5813B, and UCN-5814B BiMOS II latched sink drivers. The UCN-5801A is an eight-channel driver. The rest are four-channel drivers. The UCN-5814B includes chip enable and clear functions. Its larger 22-lead dual in-line package also allows increased package power dissipation without the use of an external heat sink. All devices contain CMOS data latches, CMOS control circuitry, and high-voltage, high-current bipolar Darlington outputs. Internal transient-protection diodes for use with inductive loads are included with all devices.

RECOMMENDED MAX. OPERATING CONDITIONS

| Output Voltage (Inductive Load) |  |
| :---: | :---: |
| UCN-5800A, UCN-5801A, |  |
| UCN-5813B, UCN-5814B | 35 V |
| UCN-5813B-1, UCN-5814B-1 | 50 V |
| Logic Supply Voltage Range | 5.0 V to 12 V |
| Continuous Output Current |  |
| UCN-5800A | 350 mA |
| UCN-5801A | 350 mA |
| UCN-5813B/B-1 | .... 1.5 A |
| UCN-5814B/B-1 | . 1.5 A |



## THERMAL PRINTHEAD DRIVER

DESIGNED primarily for use with thermal printheads, the UCN-5832A is optimized for low output-saturation voltage and high-speed operation. Each device has 32 bipolar, open-collector saturated outputs, a CMOS data latch for each driver, a 32 -bit CMOS shift register, and CMOS control circuitry. A CMOS serial data output allows these devices to be cascaded in applications requiring more than 32 bits.

The UCN-5832A is supplied in a 40 -pin DIP
with $0.600^{\prime \prime}$ row spacing. Under normal conditions, all outputs will sustain 100 mA continuously without derating. They can also be supplied in unpackaged chip form or in a leaded chip carrier.

## RECOMMENDED MAX. OPERATING CONDITIONS

Output Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 V
Logic Supply Voltage Range . . . . . . . . . . . . . . 100 mA
Continuous Output Current. . . . . . . . . .


## IMPACT PRINT-HAMMER DRIVERS

THE UCN-5825B and UCN-5826B 4-bit shift register/latched drivers are specifically designed for use with high-current inductive loads such as impact printers, solenoid, relays, and stepper motors. A CMOS serial data output allows cascading drivers where more than 4 bits is required. Except for output-voltage ratings, the two drivers are identical.
A bilevel current driver is shown. This application takes advantage of the split supply capability of the device. A relatively high turn-on current provides for high-speed operation and overcomes the inertia of a heavy solenoid or relay armature. The reduced holding current generates minimum heat and allows for improved power supply efficiency.

## RECOMMENDED MAX. OPERATING CONDITIONS

Output Voltage (Inductive Load)
UCN-5825B
UCN-5826B ........................................................... 60 V
Logic Supply Voltage Range .................................... 5.0 V to 12 V
Continuous Output Current
1.75 A


## RELAY AND SOLENOID DRIVERS

BiMOS II DRIVERS provide an interface flexibility beyond the reach of standard logic buffers and power-driver arrays. Drivers with internal transient-suppression diodes are ideal for use with relay and solenoid loads.

Series UCN-5840A sink drivers feature isolated logic and power grounds that allow split-supply operation or isolated grounds for reduction of transients and noise currents on common logic/ load ground lines. The UCN-5890A and UCN5890B source drivers require load supply voltages of at least 20 V . For lower-voltage operation, the UCN-5891A or UCN-5891B is recommended.

The serial data output allows cascading for
interface applications requiring additional drive lines. The output enable can also provide a CHIP ENABLE function that uses a minimum number of drive lines to control output from several packages in a simple multiplex scheme.

## RECOMMENDED MAX. OPERATING CONDITIONS

Output Voltage (Inductive Load)
UCN-5841A ..... 35 V
UCN-5842A ..... 50 V
UCN-5843A ..... 60 V
UCN-5890A/B ..... 50 V
UCN-5891A/B ..... 35 V
Logic Supply Voltage Range ..... 5.0 V to 12 V
Continuous Output Current ..... 350 mA


## MULTI-CHANNEL INTERFACE

## TO HIGH-POWER LOADS

SPRAGUE BiMOS II power drivers can also be used as multi-channel pre-drivers for discrete high-current semiconductors, reducing the need for many discrete components. BiMOS II sink drivers provide enough switching current to the bases of discrete PNP power transistors for load currents of up to 20 A . Higher load currents can be obtained by using power Darlington devices. BiMOS II source drivers may require discrete Darlington power drivers for significant load currents, but have the advantage of allowing rather wide load-voltage swings.

Higher voltage requirements can be satisfied with discrete semiconductors or with the BiMOS III devices described below.

For a-c loads, source drivers can be used to provide gate current (with appropriate current limiting) to a power SCR or triac. This scheme can provide an economical approach to many applications such as driving incandescent lamps or a-c motors with current levels of up to 20 A .


Dwg. No. A-11,744A


Dwg. No. A-11,745A

## BiMOS ICs FOR ELECTROLUMINESCENT DISPLAYS

## INTRODUCTION

Sprague Electric Company has introduced a new set of 32-channel EL driver chips that utilize the patented BiMOS process. BiMOS incorporates CMOS and high-voltage bipolar devices on the same junction-isolated substrate. Among the advantages of BiMOS technology are microprocessor compatability, low-power logic with superior noise immunity and supply voltage range, high-current bipolar output capability, and spacesaving integration with its corresponding component-count reduction. A brief description of the BiMOS process and the ac TFEL drive scheme is followed by an analysis of the design and performance of the row and column driver chips, UCN-5851/52 and UCN-5853/54, respectively. The row driver chip incorporates a 32-bit shift register with output enable and STROBE together with 32 high-voltage open-drain DMOS transistors, each capable of withstanding 280 V and sinking 120 mA . The column driver chip is composed of a 32-bit shift register, 32-bit latch, OUTPUT ENABLE Circuitry and 32 source-sink outputs rated at 80 V and $\pm 20 \mathrm{~mA}$. Each chip is pincompatible with existing 32-channel EL drivers, and is available with clockwise or counter-clockwise output sequencing to facilitate layout of printed circuit boards.

## THE EL SYSTEM

The electroluminescent display is a matrix of pixels, usually square, formed by the intersections of row and column electrodes that are bonded to the back and front, respectively, of the insulated active layer. The active region consists of an electroluminescent layer ( ZnS doped with Mg ) electrically isolated on both sides by an oxide dielectric. The intersection points of the row and column electrodes form capacitors that, when charged beyond a certain threshold voltage, provide sufficient electric field for photonic emission in the luminescent layer. Although the brightness vs. applied waveform characteristics of these pixel-capacitors are not fully understood, present refresh drive techniques produce a display with high readability, that is, good contrast under a variety of light conditions and an extremely wide viewing angle.
The threshold voltage for light emission is reached by driving the rows negative ( -140 V ) and the columns positive ( +40 V to +80 V ) relative to ground, resulting in a pixel voltage which equals the sum of both driving potentials. Individual pixel control is accomplished by selecting the rows one at a time and pulling high only those columns which correspond to on pixels. (Figure 1).

After each complete scan, the entire display is refreshed by pulling all rows up to a high positive voltage through the row driver clamp diodes. This action reverses the applied pixel field, causing an additional light pulse and supplying the necessary bipolar drive waveform. The entire display is strobed about 60 times a second, resulting in a flicker-free image. The typical display size of 256 rows by 512 columns provides reasonable graphics capability and can display 25 lines of 80 characters each.

## PROCESS TECHNOLOGY

The UCN-5851/4 EL driver chip set is fabricated using Sprague's highly adaptive BiMOS II process. Through this fusion of CMOS, bipolar and high-voltage DMOS technologies, Sprague enables the user to link microprocessors with high-voltage, high-current, and high-speed peripheral devices. The use of epitaxy permits the incorporation of high-performance, high-voltage bipolar devices while also maintaining controllable MOS thresholds. The updown isolation that forms the device tubs permits the use of resurf field control, yielding N-channel DMOS devices that break down above 250 V . The up-down technique also reduces chip area by minimizing isolation-wall side diffusion.


BIPOLAR PROCESS CROSS-SECTION


FIGURE 3

Figures 2 and 3 show process cross-sections for BiMOS II. The devices available are low-voltage PMOS, low-voltage NMOS, lateral PNP, vertical NPN and N-channel DMOS transistors. The lowvoltage NMOS devices are built in the $p$-well, which also serves as the DMOS gate region and upper isolation. The P+buried layer beneath the lowvoltage NMOS prevents parasitic CMOS latch-up, and also serves as the lower isolation. The low-voltage PMOS and lateral PNP transistors are built with the same $\mathrm{P}+$ diffusion, which is suitably controlled to provide the NPN base regions and low-resistivity diffused resistors. The shallow $\mathbf{N}+$ regions serve as low-voltage NMOS sources and drains, and also as the NPN emitter diffusions. Also available to the designer are polysilicon resistors at $2 \mathrm{k} \Omega$ per square.

The voltage capabilities of the NPN and PNP transistors range from 5 V to 100 V , depending on layout spacings. Higher voltage devices require $\mathrm{N}+$ guard rings as shown in the bipolar cross-section.

The high-voltage PNP requires field plating for reliability considerations. The high-voltage N -channel DMOS, field plated over drain and body regions, may be constructed to yield breakdowns from 100 V to over 300 V . Test devices are still being characterized to determine the effects of the $\mathrm{P}+$ buried layer resurf shelf on breakdown voltage.

## ROW DRIVER BLOCK DIAGRAM

The UCN-5851/52 row driver function is shown in the block diagram of Figure 4. The row driver consists of a 32-bit shift register with OUTPUT ENABLE and STROBE lines which can be used to turn all 32 outputs on or OFF. Data enters the shift register on the high-to-low clock transition, a logic " 1 " input causing the corresponding DMOS output to pull low. Typically, a single " 1 " is clocked through the shift register and the rows are pulled low one at a time using output enable. After a complete scan the substrate common (GND) pin is pulled high, forward-biasing the body-

## ROW DRIVER BLOCK DIAGRAM



FIGURE 4
drain diodes present in each DMOS structure, and pulling all outputs high.

Since the DMOS gates switch between ground and $V_{D D}$, output current capability is strongly affected by the logic supply voltage. At $\mathrm{V}_{\mathrm{DD}},=5 \mathrm{~V}$, the output on resistance is about $300 \Omega$, decreasing to approximately $100 \Omega$ at $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$. A serial data Out pin is provided for cascading the shift register.

## COLUMN DRIVER BLOCK DIAGRAM

The block diagram of Figure 5 shows the UCN5853/54 column driver. Like the row driver, the device contains a 32-bit shift register with a serial output for cascading additional drivers. However, data enters the shift register on the low-to-high clock transition, with a data " 1 " causing the corresponding output to turn ON. In this state the output sources

COLUMN DRIVER BLOCK DIAGRAM



FIGURE 6
current from the high-voltage Darlington drive, causing an on pixel. The column driver also contains a 32-bit latch that serves to hold currently displayed information while a new set of data is being clocked through the shift register. The transfer of data from shift register to latch is controlled by the LATCH ENABLE input. The shift register data present at the negativegoing edge of the latch enable signal is retained in the latch. An output enable " 0 " causes all outputs to pull low regardless of the data present in the latch. The ground-clamp diode shown is the inherent N -DMOS body/drain diode, while the supply rail diode is an added diffusion in the high-voltage pocket.

## ROW DRIVER PHOTO

Figure 6 shows the row driver layout in silicon form. The 32-bit shift register and gating logic are contained in the center, and the large NMOS and PMOS transistors, which drive the output gates, can be seen on either side of the CMOS array. The 32 high-voltage N -channel outputs are lateral open-drain DMOS devices. These occupy three sides of the chip, while the remaining end is used for logic and ground pads. All front-end buffers and input protection are contained in the spaces between the CMOS logic and DMOS outputs. In addition, eight small high-voltage test devices can be seen in areas adjoining the logic buffers.

## COLUMN DRIVER PHOTO

The silicon implementation of the column driver chip can be seen in Figure 7. As in the row driver, the center area contains the CMOS logic array, which is comprised of a 32-bit shift register, 32-bit latch, gating logic, and inverters to drive the source and sink sections of the output cells. All logic and supply pads are on one end of the chip flanked by their resective buffers and input protection. The other three sides of the chip contain the 32 sink-source outputs, 10 of which were relocated to the chip end to facilitate bonding. The Darlington source drivers can be seen just inside the high-voltage supply metal bus, while the output pads and lateral high-voltage N -channel DMOS sink transistors lie outside on the periphery of the chip.

## COLUMN DRIVER OUTPUT SECTION

The column driver output section is shown in Figure 8 . It consists of a bipolar level shift, bipolar source drive and lateral N -channel DMOS sink transistor. The level shift is driven by the CMOS logic through a resistor divider, which minimizes the static logic current (lod) when the source input is high. The level shift current, drawn from the high-voltage supply rail, is limited to about $60 \mu \mathrm{~A}$ per channel. This yields about 2.0 mA per chip, a 70 percent improvement over first generation EL column drivers. The level


FIGURE 7
shift drives a high-voltage lateral PNP which in turn drives the Darlington output. The gate of the DMOS sink transistor is driven by the CMOS logic, out-ofphase with the source input.

The circuit configuration ensures minimum crossover current, because the DMOS transistor must turn OFF the source drive before any current
may be pulled from the output. This feature also bypasses any turn-off delay associated with the slow lateral PNP transistor, enabling the output structure to switch at speeds greater than 400 kHz . The series diode does not add appreciably to the DMOS saturation voltage.

COLUMN DRIVER LEVEL SHIFT AND OUTPUT


ROW DRIVER OUTPUT CURRENT AS A FUNCTION OF OUTPUT VOLTAGE


## ROW DRIVER RESULTS

The current and voltage characteristics of the highvoltage open-drain DMOS device are shown in the graph of Figure 9. At $+25^{\circ} \mathrm{C}$, the typical on resistance is $100 \Omega$ and the saturation current (taken at $\mathrm{V}_{\mathrm{DS}}=30 \mathrm{~V}$ ) is about 120 mA , a 50 percent improvement over first generation devices. The saturation current varies with temperature from 87 mA at $+125^{\circ} \mathrm{C}$ to 132 mA at $0^{\circ} \mathrm{C}$. At a sink current of 50 mA , the voltage drop is 6.5 V at $+25^{\circ} \mathrm{C}$, increasing to 13.2 V at $+125^{\circ} \mathrm{C}$, yielding a temperature coefficient of $67 \mathrm{mV} /{ }^{\circ} \mathrm{C}$.

In the off state, leakage is typically below $0.1 \mu \mathrm{~A}$ and is constant until avalanche breakdown is encountered at about 280 V . The device can switch 250 V and 120 mA . No latching will occur, even if the load is decreased to $0 \Omega$ raising the instantaneous power dissipation to over 30 W . This square safe operating area enhances the reliability of the device while increasing the scope of possible applications. The switching speed, though probably limited by the CMOS output inverter current capability, exceeds

1 MHz . The body-drain diode exhibits a voltage drop of 1.15 V at 100 mA . Logic power dissipation is 0.1 mW at $f_{\text {cLK }}=10 \mathrm{kHz}$, increasing to 10 mW at a 1 MHz clock rate.

## COLUMN DRIVER RESULTS

The capability of the column driver is determined by the sink and source current capability, and by the speed and efficiency of the push-pull output stage. The graph in Figure 10 illustrates the current capability of the bipolar Darlington source driver. The saturation voltage in the linear region, measuring 2.5 V at 20 mA , is better than can be economically achieved using a MOS source device. This voltage is important because it represents power wasted in the column driver outputs each time a pixel is turned ON. A 1 V difference in source saturation voltage may lead to as much as 250 mW of unnecessary power dissipation. At 20 mA , the source saturation voltage varies from 2.05 V at $0^{\circ} \mathrm{C}$ to 1.9 V at $+125^{\circ} \mathrm{C}$, giving a temperature coefficient of $-1.2 \mathrm{mV} /{ }^{\circ} \mathrm{C}$.

COLUMN DRIVER SOURCE CURRENT AS A FUNCTION OF OUTPUT VOLTAGE


HIGH-LEVEL OUTPUT VOLTAGE IN VOLTS
Dwg. No. W-141
FIGURE 10

The voltage/current characteristic of the N -channel DMOS sink device is shown in Figure 11. At $+25^{\circ} \mathrm{C}$, the on resistance is $305 \Omega$. The saturation current is 41 mA , measured at 25 V . At $20 \mathrm{~mA}, \mathrm{~V}_{\mathrm{DS}}$ varies from 6.6 V at $0^{\circ} \mathrm{C}$ to 8.2 V at $+125^{\circ} \mathrm{C}$, yielding a $12.8 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ temperature coefficient. The body $/$ drain diode in the DMOS device shows a forward voltage drop of 1.18 V at $20 \mathrm{~mA}\left(+25^{\circ} \mathrm{C}\right)$. The $\mathrm{V}_{\mathrm{BB}}$ rail clamp diode drops 0.91 V at 20 mA and $+25^{\circ} \mathrm{C}$. The actual breakdown voltage from the $\mathrm{V}_{\mathrm{BB}}$ rail to ground exceeds 90 V .

The output switching speed exceeds 400 kHz at 80 V with a 30 pF load to ground. Investigation is currently underway to determine the output power dissipation due to switching losses and capacitive charging, which varies with output switching speed and duty cycle. Static leakage is very low during both high and low output states. The logic dissipation is about 0.1 mW at $\mathrm{f}_{\mathrm{LLK}}=10 \mathrm{kHz}$ under typical conditions, increasing to 8.5 mW at a 1 MHz clock rate.


The Sprague UCN-5851/52 and UCN-5853/54 EL driver chip set offers increased performance and reliability, meeting the increasing demands of the display industry. Higher voltage column drivers mean increased display brightness and contrast, while giving the assurance of a larger safety margin in operation. Greater current capability minimizes pixel brightness variations, which can be caused by varying line resistances and changing electrode capacitances. The higher current and high speed also permit the use of larger panels as user needs increase. The ruggedness of these drivers is enhanced by the wide current and voltage margins, as well as by the square safe operating area of the sink devices, and the high-current clamp diodes. Both parts are available in 40 -pin DIPs (plastic and cer-DIP), 44-pin plastic leadless chip carriers, 44-pin hermetic cerquad packages, and in chip form for TAB installation.

References
Texas Instruments Display Driver Handbook, 1983.
Driving Large Matrix AC Thin-Film Electroluminescent Displays, by Greg Draper.
Thin-Film Electroluminescent Displays, by Christopher N. King, SID Seminar Digest, April-May 1985.

# BiMOS: A MERGED TECHNOLOGY FOR CUSTOM AND SEMI-STANDARD POWER INTERFACE ICs 


#### Abstract

BiMOS power interface continues to advance its technological capability, expand to new applications and users, afford a growing product selection, provide cost-reduction solutions, and offer improved reliability and increased alternate sourcing. However, with the recent focus on other merged technologies, many have overlooked BiMOS. This paper highlights limits, relative merits, and newer developments in BiMOS power integrated circuits.


## INTRODUCTION

Smart power interface ICs originated within Sprague Electric in 1977, and became a quiet revolution with an intuitive, innovative shaping of technology to satisfy a need. These power integrated circuits began with a creative evolution of power interface circuitry dating to 1970. The merging of bipolar (Bi) with CMOS (MOS) logic was driven by an exploding need for power interface compatible with microprocessors. Initially, it combined a quad "D" latch with four high-current/high-voltage Darlington outputs. Although not normally attempted, both a new product and a new process were concurrently and successfully attempted. The breakthrough spawned semi-standard BiMOS power interface.

Semi-standard power interface ICs were the response to applications-driven or marketdriven developments that propelled BiMOS as a very important technology. This market (applications) driven strategy produced a variety of products targeted, increasingly, toward specific applications and multiple customer use. Expectations are for this to continue. However, other forces (particularly the focus on semi-custom ICs and the ability to simplify customizing) are stimulating an increased diversity. With a mature process, a CAD library and tools, diversity means keen interest in and heightened demand for custom BiMOS power integrated circuits.

BiMOS SMART POWER INTERFACE DRIVERS

Table 1 - BiMOS Evolution

| BiMOS | CMOS Logic |  |  | Bipolar Power |  | Relative Traits |  |  |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | Dimension | Logic | Speed | Outputs and Ratings |  | Advances | Merit/\$ |  |
|  | $8 \mu \mathrm{~N} / 10 \mu \mathrm{P}$ | $5-18 \mathrm{~V}$ | 1 MHz | $\mathrm{NPN} / \mathrm{PNP}$ | $<100 \mathrm{~V}$ | $>500 \mathrm{~mA}$ | Oldest | Good |
| II | $8 \mu \mathrm{~N} / 10 \mu \mathrm{P}$ | $5-15 \mathrm{~V}$ | 5 MHz | NPN/PNP $<100 \mathrm{~V}$ | $>2 \mathrm{~A}$ | Speed/Size | Lower |  |
| III | $8 \mu \mathrm{~N} / 12 \mu \mathrm{P}$ | $5-15 \mathrm{~V}$ | 5 MHz | + DMOS | $>200 \mathrm{~V}$ | $>100 \mathrm{~mA}$ | High Voltage | Modest |
| IV | $5.5 \mu \mathrm{~N} / 7 \mu \mathrm{P}$ | $5-7 \mathrm{~V}$ | 5 MHz | All | $<100 \mathrm{~V}$ | $>2 \mathrm{~A}$ | Density/\$ | Lowest |

## DIVERSITY: DRIVING FORCE

Forces of diversity include systems manufacturers striving for new products rapidly tailored for specific applications, an acute awareness of semi-custom and custom ICs, increased semiconductor supplier use of CAD design and chip layout, automated processing, manufacturing, and testing of ICs, and (everywhere) swift, fierce international competition. All of these factors (and more) are stimulating new demands for a competitive advantage. They are accelerating the need for semi-standard (applications-driven) and custom smart power BiMOS ICs.

Aiding movement toward greater diversity are expanded product offerings, a large number of new users, ever-broadening applications, and recent technological developments. From inception in 1977, BiMOS has become a mature, high-volume technology that has advanced and diversified with later generations. Second generation BiMOS provides size and chip-cost reductions and greatly improved switching speeds. Another later generation (BiMOS IV) cut chip size even further to reduce cost per output. BiMOS III provides highvoltage outputs ( $150-200 \mathrm{~V}$ ).

More recent circuits often include functions not originally used. Added to the bipolar power/CMOS logic basics are analog functions (control and amplifiers) and protective circuitry (thermal, over-current). This potential for diversity is also enhanced by possible combinations of bipolar (power or analog), CMOS logic, power (vertical) DMOS outputs, highvoltage (lateral) DMOS outputs, and improved protection diodes.

The potential for further diversity involves a better awareness of the technology and a determination of whether a circuit should be custom or semi-standard. Many new IC programs have begun as discussions of custom devices, only to evolve into non-proprietary
semi-standard ICs as volume criteria, design funding and decision delays preclude exclusive use.

## TECHNOLOGY CHARACTERISTICS

Over the past several years BiMOS has followed an Olympian path (faster, higher, farther) as developments in process technology, increases in voltage, current, and power, and many new circuit functions and applications have formed an explosive, accelerating force dubbed "smart power." From the original quad latch/driver IC rated at $50 \mathrm{~V} / 500 \mathrm{~mA}$ per output, BiMOS has expanded to 32 -bit drivers (64-bit in the offing), 200 V levels, 2 Aloutput, and a variety of shift registers, latches, random logic, protection diodes, and protective circuitry such as thermal shutdown. Logic (shift register) speeds have climbed to over 5 MHz (from $1 \mathrm{MHz}, 5 \mathrm{~V}$ logic) as CMOS was shrunk to improve performance and reduce cost. The conservative approach to BiMOS has resulted in 3.5-4 A peak ratings for 2 A driver outputs, and, often, the option of voltage selections that exceed nominal ratings at very little additional cost.

The evolutionary changes in circuit capabilities and specifications are listed in Table 1. Early concerns included faster shift register speeds, smaller and iower cost chips, and high-reliability military packaging and screening. Subsequently, concerns for higher current and power, considerably higher voltages ( $>100 \mathrm{~V}$ ), smaller packages (now SMD versions), and more outputs per chip (serialinput ICs) spurred further variations of BiMOS. The characteristics of BiMOS I through IV offer a technology choice based upon system design requirements, although the first generation (BiMOS I ) is no longer used for new designs. The second generation (BiMOS II) will be superseded, primarily, by the smaller BiMOS IV versions.


FIGURE 1
UCN-4810 10-Bit Driver - 60V, 50 mA
16050 sq. mils


FIGURE 2
UCN-5810 10-Bit Driver - 60V, 50 mA 8885 sq. mils


FIGURE 3
UCN-5818 32-Bit Driver - 60V, 50 mA
23495 sq. mils
All BiMOS versions now have metal-gate CMOS inputs; however, the use of silicon gate technology may further enhance BiMOS power interface. Current density requirements dictate use of heavy (thick) aluminum interconnect for the high-current circuitry, and the 25 kÅ metallization has complicated any early change to silicon gate CMOS. It should be noted that polysilicon is now used for highvalue circuit resistors in a number of the pres-


FIGURE 4
UCN-5832 32-Bit Driver - 40V, 150 mA
23250 sq. mils


FIGURE 5
UCN-5833 32-Bit Driver - 40V, 100 mA
15873 sq. mils
ent power integrated circuits, so a future conversion to silicon gate technology is anticipated. Also of concern is the increasing use of two-level metallization (now used for highcurrent bipolar power integrated circuits). As chip outputs increase in number and current, the two-level interconnect offers advantages of current density (per unit area) and positively affects both performance and cost.

## EVOLUTION

An important comparison is shown in Figures 1 through 5. In Figure 1 is an early BiMOS interface IC, a 10 -bit serial-to-parallel driver rated at 60 V and 50 mA . In the second generation UCN-5810 (Figure 2), the chip area is reduced by 45 percent, while logic speed
increased by about 500 percent. The 32 -bit UCN-5818 in Figure 3 (also BiMOS II), is only 46 percent larger than the chip in Figure 1, although it contains 32 rather than 10 outputs.

Another 32-bit BiMOS II power integrated circuit (UCN-5832, Figure 4) is approximately the same size, but contains 32 outputs each rated at 100 mA and 50 V . Compare this to a BiMOS IV version with similar ratings, the UCN-5833 shown in Figure 5. A BiMOS IV version of Figure 3 would be a chip with about the same dimensions as those of Figure 5.

The BiMOS evolution has produced much more complex power integrated circuits without increasing chip size. This increase in circuit density dramatically affects performance and cost while adding new prospects for single-chip interface ICs.

One BiMOS development is embodied in the larger, high-voltage UCN-5910 (not shown). This BiMOS III ( $150-200 \mathrm{~V}$ ) 10 -bit IC is a functional equivalent to Figures 1 and 2. The present high-voltage technology yields chips comparable in size to the original BiMOS ICs, although switching performance is far inferior to the BiMOS II and IV processes. The hybrid nature of the newer BiMOS, with its ability to provide high-voltage lateral DMOS, may allow shrinking of many future high-voltage smart power ICs, especially those with low to modest current outputs.

Another aspect of the evolution is illustrated by higher power ICs. The original BiMOS power integrated circuit was the UCN-4401, a quad latch/driver rated at 50 V (inductive, 35 V ) and 500 mA per output. The much newer, highpower UCN-5826 is a four-bit serial-to-parallel IC with a 60 V (inductive) sustaining voltage rating and a conservative, continuous current rating of 2 A (peak, 3.5-4 A). Despite addition of a shift register, improvement of inductive voltage capability, and dramatically increased output current, the change in chip size was minimal (from 7200 to 19300 sq. mils). Future designs with bipolar outputs and two-level interconnect will further reduce the size of high-current chips and allow lower output ON impedance to minimize power dissipation. Merged chip designs, needing increased switching speed and improved safe operating area, will adopt increased use of high-current DMOS (vertical) outputs. BiMOS offers a mix-and-matćh technology that can combine vertical and lateral DMOS outputs with the older, proven bipolar types.

## TECHNOLOGY COMFARISON

Distinguishing between competing power IC technologies is increasingly difficult, and especially so among the merged processes. BiMOS is based upon a bipolar process. Adding CMOS logic means additional process and masking steps beyond either linear bipolar or

Table 2 - Technology Comparison

| Process | Output Characteristics |  |  | Logic Traits |  |  | Technological Merit |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Limits | Drive | Form | Density | Power | Speed | Complexity | Cost | Maturity |
| Bipolar | 8 A/60 V | High | PNP/NPN | Low | High | Slow | Low | Low | Oldest |
| 12L | 8 A/35 V | High | PNP/NPN | Medium | Modest | Modest | Low/Mild | Mid | Proven |
| BiMos | 4 A/200 V | High | PNP/NPN | High | Very Low | Fast | High | High | Proven |
| C/VDMOS | $2 \mathrm{~A} / 60 \mathrm{~V}$ | Low | NMOS ${ }^{(1)}$ | High | Very Low | Fast | High | High | Recent |
| C/LDMOS | $0.5 \mathrm{~A} / 300 \mathrm{~V}$ | Low | NMOS ${ }^{(2)}$ | High | Very Low | Fast | High | High | Proven |

NOTES:

1) Bootstrapping NMOS normally used for source outputs, although PNP can be implemented.
2) Bootstrapping required (charge-pump circuitry and emitter-follower scheme) for source outputs.
3) $I^{2}$ L: Includes both single and double epitaxial process limits.
4) $\mathrm{C} / \mathrm{VDMOS}=\mathrm{CMOS} /$ Vertical DMOS
5) $\mathrm{C} / \mathrm{LDMOS}=\mathrm{CMOS} /$ Lateral (high-voltage) DMOS
$I^{2}$ L. Presently, BiMOS provides power and analog bipolar, CMOS logic (metal-gate, mediumdensity), high-voltage, medium-current lateral DMOS, high-current, medium-voltage vertical DMOS, improved (very low parasitic beta) flyback diodes, polysilicon or diffused resistors and protective functions:
Bipolar
Power Outputs - NPN and PNP
Analog Amplification and Control Diodes - Output Transient Protection
Merged Outputs
P-Channel/NPN (Source)
N-Channel/NPN (Sink)
MOS
CMOS Logic (Analog Possible)
Power Outputs - Vertical DMOS (N-Channel) High-Voltage Outputs - Lateral DMOS (NMOS)
Control/Protective
Thermal Shutdown
Over-Current
Over-Voltage
Power-On Reset
Passive Components
Diffused Resistors $150 \Omega /$ square
Polysilicon Resistors - $2 \mathrm{k} \Omega / \mathrm{square}$
Compared to competing technologies, BiMOS offers a greater variety of output ratings and functions, speed and power advantages of CMOS logic, and competitive cost. It provides single-chip, complex, multiple output Smart Power ICs, proven military reliability, and a maturity unequaled by other alternatives.

The evolution of BiMOS semi-standard power interface started with a user need to combine a power array (bipolar) with an octal latch (CMOS) and continues to provide performance, size/space, reliability, and cost advantages. (One 32-bit IC approaches five cents an output.) Although these semi-standard, applications oriented power integrated circuits will endure, another potential and largely overlooked market exists in custom BiMOS power. With the tools listed previously, user/vendor partnerships can create new and superior products for nearly any system.

Highlighting the possibilities are recent activities with innovative leaders in:

Appliances
ATE/Instrumentation
Automotive
Brushless DC Motors
Flat Panel Displays
Military Avionics
Printers (Impact and Impactless)
Telecommunications
Many of these discussions have focused on design and development of generic or semistandard BiMOS ICs. However, recent dialogue has, increasingly, been oriented toward custom programs. A particular system design might be optimized with a different combination or number of the ingredients listed earlier. Examples include a 24 -bit driver, a 115 V lineoperated brushless dc motor circuit, special ICs for telecom, MUX driver ICs for automotive, and CMOS logic readback for ATE and instrumentation.

## CUSTOM BIMOS

Originally developed for specific applications and functions, BiMOS power integrated circuit technology is now a ready, mature, and cost-effective approach for custom programs. It must be noted that Sprague does not envision a workable semi-custom potential for BiMOS power ICs. The variables of voltage, current, logic, output lines, protection, packaging and testing tend to overwhelm any prospect of creating semi-custom chips. The established direction toward semi-standard ICs will continue but many new activities will branch into custom ICs.

The creation of a custom BiMOS power integrated circuit, optimized for a specific system, is quite straightforward and uses a proven CAD cellular library of functions (latch, S/R, thermal shutdown) and components (bipolar power cells, PNPs) to assemble a new circuit. However, despite this cellular design technique, new BiMOS power integrated circuits are much like other custom designs and take much longer than any conventional semicustom design. The disadvantages of design funding and longer program schedules may be
balanced by the cost and performance advantages of an optimized, volume design. With improvements in logistics, the elapsed time for a custom BiMOS design is expected to diminish, and allow an early strategic advantage to the swift and sure.

## APPLICATIONS EXAMPLES

As mentioned previously, opportunities abound for both custom and semi-standard BiMOS. Certain types of systems have a greater leverage factor (many power integrated circuits per design) than others. Impact and thermal printers, flat panel displays, and ATE (automated test equipment) represent types of uses with a high content of Smart Power ICs. To illustrate, typical printer examples are shown in Figures 6 and 7.

An example of a high-efficiency impact printer, using a split supply (bilevel current drive) is shown in Figure 6. Previously these printers have used vast quantities of TO-220 discretes. With this BiMOS design, both component count and cost are greatly reduced.

Another example is thermal printer drive. High-speed, high-resolution systems require a great many drive lines, as do flat panel, matrix displays. Space, package size, cost per output, and switching speed are important. Fig ure 7 is an example of a smart 32-bit driver (used both in chip and PLCC form) to meet space/resolution constraints. Newer BiMOS power integrated circuits dissipate considerable power, and high pin-count power packages are needed as output lines and currents escalate.


FIGURE 6
Serial-Input, High-Power (2 A) Impact Printer Driver


FIGURE 7
Serial-Input, 32-Bit Thermal Printhead Driver

## CONCLUSION

Opportunities for custom BiMOS power interface are increasing. Users can take advantage of several years of evolution of design and process; a CAD library, automated testing, proven reliability, and cost and size reductions all gained through production experience. Technologically, BiMOS power affords an array of unsurpassed capabilities but lacks exploitation in custom ICs. Systems requiring many output lines are the most natural targets, although use is more limited by imagination than any other factor.

The increasing need for innovative products, rapidly executed and offering strategic advantages, focuses on greater diversity for system, function, and components. Key aspects of the increased use of custom BiMOS power ICs are maturity, technological advantages, innovation, swift execution, and diversity. Change and progress are relentless. BiMOS power is the ready-made technology for many of today's custom power ICs.

# GENERAL INFORMATION 

## High-voitage interface drivers

## medium-Current interface drivers

> HIGH-CURRENT INTERFACE DRIVERS

## SECTION 6—MILITARY DEVICES

High-Voltage/High-Current Power Drivers Selection Guide ..... 6-2
Smart Power Selection Guide ..... 6-3
CMOS 4000B Series Selection Guide ..... 6-4
Custom Devices for Military Applications ..... 6-6
M38510/05001 through /05951 CMOS 4000B Series Logic to MIL-M-38510 ..... 6-4
M38510/14103 BEC High-Current Darlington Driver to MIL-M-38510M38510/16202 through /17701 CMOS 4000B Series Logic to MIL-M-385106-4
UHD-400 through 533 Quad Power and Relay Drivers ..... 6-7
ULS-2001H/R through 2025H/R High-Current Darlington Drivers ..... 6-17
ULS-2064H through 2077H Quad 1.5 A Darlington Switches ..... 6-27
ULS-2801H/R through 2825H/R 8-Channel Darlington Drivers ..... 6-37
UDS-2933H and 2934H 3-Channel Half-Bridge Motor Drivers ..... 6-47
UDS-2981H/R through 2984H/R 8-Channel Source Drivers ..... 6-50
UDS-3611H through 3614H Dual Peripheral and Power Drivers ..... 6-56
UCS-4401H and 4801H BiMOS Latched Drivers ..... 6-62
UCS-4810H BiMOS 10-Bit Serial-In, Latched Driver ..... 6-67
UCS-4815H BiMOS 8-Channel Latched Source Driver ..... 6-73
UCS-4821H through 4823H BiMOS 8-Bit Serial-In, Latched Drivers ..... 6-79
UDS-5703H through 5707H Quad 2-Input Peripheral/Power Drivers ..... 6-85
UDS-5711H through 5714H Dual Peripheral and Power Drivers ..... 6-91
UDS-5733H Quad 2-Input NOR Power Driver ..... 6-85
UDS-5791H Quad PIN Diode Driver ..... 6-97
UCS-5800H and 5801H BiMOS II Latched Drivers ..... 6-100
UCS-5810H BiMOS II 10-Bit Serial-In, Latched Driver ..... 6-106
UCS-5815H BiMOS II 8-Channel Latched Source Driver ..... 6-111
UCS-5822H BiMOS II 8-Bit Serial-In, Latched Driver ..... 6-116
883C4000B Series CMOS Logic Screened to MIL-STD-883 ..... 6-4
MIL-STD-883, Class B, High-Reliability Screening ..... 6-122
Application Note:
BiMOS II Power Drivers to MIL-STD-883 ..... 6-123
*QPL version of ULS-2003H-883.

# SELECTION GUIDE TO HIGH-VOLTAGE/HIGH-CURRENT POWER DRIVERS TO MIL-STD-883 

In order of (1) output current rating, (2) output voltage rating, and (3) number of drivers

| Outputs* |  |  | Features |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| mA | V | \# | Serial <br> Input | Latched Drivers | Diode Clamp | Sat. <br> Out. | Internal Protect. | Part Number |
| SINK DRIVERS |  |  |  |  |  |  |  |  |
| 100 | 20 | 8 | - | - | - | $X$ | - | UDS-2595H/R $\dagger \dagger$ |
| 250 | 40 | 4 | - | - | X | $X$ | - | Series UHD-400 |
| 250 | 70 | 4 | - | - | $X$ | $X$ | - | Series UHD-400-1 |
| 250 | 100 | 4 | - | - | $X$ | $X$ | - | Series UHD-500 |
| 300 | 80 | 2 | - | - | - | $X$ | - | Series UDS-3610H $\dagger$ |
| 300 | 80 | 2 | - | - | - | $X$ | - | Series UDS-5710H $\dagger$ |
| 300 | 80 | 4 | - | - | $X$ | $X$ | - | Series UDS-5700H |
| 300 | 120 | 4 | - |  | PIN Diode Driver |  | - | UDS-5791H |
| 350 | 50 | 4 | - | $X$ | $X$ | - | - | UCS-4801H |
| 350 | 50 | 4 | - | $X$ | $X$ | - | - | UCS-5800H |
| 350 | 50 | 7 | - | - | $X$ | - | - | Series ULS-2000H/R |
| 350 | 50 | 8 | - | - | $X$ | - | - | Series ULS-2800H/R |
| 350 | 50 | 8 | - | $X$ | $X$ | - | - | UCS-4801H |
| 350 | 50 | 8 | - | $X$ | $X$ | - | - | UCS-5801H |
| 350 | 50 | 8 | $X$ | $X$ | - | - | - | UCS-4821H |
| 350 | 80 | 8 | $X$ | $X$ | - | - | - | UCS-4822H |
| 350 | 80 | 8 | $X$ | $X$ | - | - | - | UCS-5822 |
| 350 | 95 | 7 | - | - | $X$ | - | - | Series ULS-2020H/R |
| 350 | 95 | 8 | - | - | $X$ | - | - | Series ULS-2820H/R |
| 350 | 100 | 8 | $X$ | $X$ | - | - | - | UCS-4823H |
| 500 | 50 | 7 | - | - | $X$ | - | - | Series ULS-2010H/R |
| 500 | 50 | 8 | - | - | $X$ | - | - | Series ULS-2810H/R |
| 1250 | 50 | 4 | - | - | $X$ | - | - | Series ULS-2064H |
| 1500 | 80 | 4 | - | - | X | - | - | Series ULS-2065H |
| SOURCE DRIVERS |  |  |  |  |  |  |  |  |
| -25 | 60 | 8 | - | X | - | - | - | UCS-4815H |
| -25 | 60 | 8 | - | $X$ | - | - | - | UCS-5815H |
| -25 | 60 | 10 | $X$ | $X$ | - | - | - | UCS-4810H |
| -25 | 60 | 10 | $X$ | $X$ | - | - | - | UCS-5810H |
| -350 | -50 | 8 | - | - | $X$ | - | - | UDS-2580/88H $\dagger \dagger$ |
| -350 | 50 | 8 | - | - | X | - | - | UDS-2981/82H/R |
| -350 | 80 | 8 | - | - | $X$ | - | - | UDS-2983/84H/R |

## SOURCE/SINK DRIVERS

| $\pm 800$ | 30 | 3 | HALF-BRIDGE | $X$ | $X$ | - | UDS-2933/34H |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

*Current is maximum testing condition. Voltage is absolute maximum rating.
$\dagger$ NON-COMPLIANT regarding MIL-STD-883C because of package dimensions.
$\dagger \dagger$ New product. Information on commercial version is given elsewhere in this data book as UDN

## SELECTION GUIDE TO SMART POWER DRIVERS TO MIL-STD-883

| Logic | Output Ratings* |  | Diode Clamps | Part Number |
| :---: | :---: | :---: | :---: | :---: |
| PARALLEL-INPUT LATCHED DRIVERS |  |  |  |  |
| 4-Bit | 350 mA | 50 V | $X$ | UCS-4401H |
| 4-Bit | 350 mA | 50 V | $X$ | UCS-5800H |
| 8-Bit | -25mA | 60 V | - | UCS-4815H |
| 8-Bit | - 25 mA | 60 V | - | UCS-5815H |
| 8 -Bit | 350 mA | 50 V | $\chi$ | UCS-4801H |
| 8-Bit | 350 mA | 50 V | $X$ | UCS-5801H |
| SERIAL-INPUT LATCHED DRIVERS |  |  |  |  |
| 8 -Bit | 350 mA | 50 V | - | UCS-4821H |
| 8-Bit | 350 mA | 80 V | - | UCS-4822H |
| 8 -Bit | 350 mA | 80 V | - | UCS-5822H |
| 8-Bit | 350 mA | 100 V | - | UCS-4823H |
| 10-Bit | -25mA | 60 V | - | UCS-4810H |
| 10-Bit | - 25 mA | 60 V | - | UCS-5810H |

[^59]SELECTION GUIDE TO 4000B SERIES CMOS LOGIC

| Function | Description | Part Number |  |  |  | Package Style | Features |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MLL－STD－883 | MIL－M－38510 $\dagger$ |  | DESC <br> Drawing |  |  |
| Gates and Inverters | NAND | 883C4011BC <br> 883C4011UBC <br> 883C4012BC <br> 883C4023BC <br> 883C4068BC | $\begin{gathered} 105001 \mathrm{~B} \\ 105002 \mathrm{~B} \\ 105003 \mathrm{~B} \end{gathered}$ | $\begin{aligned} & 105051 \mathrm{~B} \\ & 105052 \mathrm{~B} \\ & 105053 \mathrm{~B} \end{aligned}$ | $\begin{gathered} \overline{-} \\ \overline{7901301} \end{gathered}$ | 14－Pin DIP 14－Pin DIP 14－Pin DIP 14－Pin DIP 14 －Pin DIP | Quad 2－Input <br> Quad 2－Input（Unbuffered） <br> Dual 4－Input <br> Triple 3－Input <br> 8－Input |
|  | AND | 883C4073BC 883C4081BC 883C4082BC | $\begin{aligned} & \hline 117003 \mathrm{~B} \\ & / 17001 \mathrm{~B} \\ & 117002 \mathrm{~B} \\ & \hline \end{aligned}$ | - | - | $\begin{aligned} & \text { 14-Pin DIP } \\ & \text { 14-Pin DIP } \\ & 14 \text {-Pin DIP } \end{aligned}$ | Triple 3－Input Quad 2－Input Dual 4－Input |
|  | NOR | 883C4001BC 883C4001UBC 883C4002BC 883C4025BC 883C4078BC | $\begin{gathered} \hline 105252 \mathrm{~B} \\ 102020 \mathrm{~B} \\ 105203 \mathrm{~B} \\ 105204 \mathrm{~B} \\ \hline \end{gathered}$ | $\begin{aligned} & \text { 二 } \\ & \text { 二 } \end{aligned}$ | $\begin{gathered} \bar{Z} \\ \overline{-} \\ 7704401 \end{gathered}$ | $\begin{aligned} & \text { 14-Pin DIP } \\ & \text { 14-Pin DIP } \\ & \text { 14-Pin DIP } \\ & \text { 14-Pin DIP } \\ & \text { 14-Pin DIP } \end{aligned}$ | Quad 2－Input <br> Quad 2－Input（Unbuffered） <br> Dual 1－Input <br> Triple 3－Input <br> 8－Input |
|  | OR | 883C4071BC <br> 883C4072BC <br> 883C4075BC | ／17101B ／17102B ／17103B | Z | — | $\begin{aligned} & \text { 14-Pin DIP } \\ & 14-\text { Pin DIP } \\ & 14-\text { Pin DIP } \end{aligned}$ | Quad 2－Input Dual 4－Input Triple 3－Input |
|  | Complex | 883C4000BC 883C4007UBC <br> 883C4030BC <br> 883C4070BC <br> 883C4077BC <br> 883C4085BC <br> 883C4086BC <br> 883C4019BC | 105201B 105301B 105303B ／17203B ／17204B ／17201B ／16202B 105302B | $\begin{gathered} \overline{-} \\ 105353 B \\ \overline{-} \\ \overline{-} \\ 105352 B \\ \hline \end{gathered}$ | $\begin{aligned} & \text { 二 } \\ & \text { 二 } \\ & \text { 二 } \\ & = \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { 14-Pin DIP } \\ & \text { 14-Pin DIP } \\ & \text { 14-Pin DIP } \\ & \text { 14-Pin DIP } \\ & \text { 14-Pin DIP } \\ & \text { 14-Pin DIP } \\ & \text { 14-Pin DIP } \\ & \text { 16-Pin DIP } \end{aligned}$ | Dual 3－Input NOR and Inverter Dual Complimentary Pair and Inverter Quad 2－Input Exclusive OR Quad 2－Input Exclusive OR Quad Input Exclusive NOR Dual 2－Wide AND－OR Invert 4－Wide AND－OR Invert Quad AND－OR Select Gate |
|  | Inverters | 883C4069UBC 883C4449UBC | － | - | 二 | $\begin{aligned} & \text { 14-Pin DIP } \\ & 16-\operatorname{Pin} D \mathrm{DP} \end{aligned}$ | Hex，Pin－Compatible with 74C04 Hex，Pin－Compatible with 4009， 4049 |
|  | Expandable Gates | $\begin{aligned} & 883 C 4402 \mathrm{BC} \\ & 883 C 4412 B C \end{aligned}$ | Z | - | - | $\begin{aligned} & 16 \text {-Pin DIP } \\ & 16-\text { Pin DIP } \end{aligned}$ | Dual 4－Input NOR Dual 4－Input NAND |
| Schmitt Triggers | Quad | 883C4093BC | ／17701B | － | 77046 | 14－Pin DIP | 2－Input NAND |
|  | Hex | 883C4584BC | － | － | － | 14－Pin DIP | Inverter |
| Buffers | Level Shifting | 883C4009UBC 883C4010BC 883C4049UBC 883C4050BC 883C4504BC | $\begin{gathered} 1055018 \\ 1055028 \\ 105503 \mathrm{~B} \\ 105504 \mathrm{~B} \\ - \\ \hline \end{gathered}$ | 二 | $\frac{-}{\overline{-}}$ | 16－Pin DIP 16－Pin DIP 16－Pin DIP 16－Pin DIP 16－Pin DIP | Hex Inverter，Dual Supply Hex Non－Inverting，Dual Supply Hex Inverter，Single Supply Hex Non－Inverting，Single Supply Hex Non－Inverting，Dual Supply |
|  | High Current | 883C4041UBC 883C4441UBC | － | － | 二 | $\begin{aligned} & \text { 14-Pin DIP } \\ & 14-\operatorname{Pin} \text { DIP } \end{aligned}$ | Quad True／Complement Quad Driver |
|  | 3－State | 883C4502BC | － | － | － | 16 －Pin DIP | Hex Strobed Inverting |
| Encoder | 8－Bit Priority | 883C4532BC | ／17302B | － | － | 16 －Pin DIP | $5 \mathrm{~V}, 10 \mathrm{~V}$ and 15 V Parallel Rating |
| Decoders | Logic Functions | 883C4028BC <br> 883C4428BC <br> 883C4514BC <br> 883C4515BC <br> 883C4555BC <br> 883C4556BC | ／05901B <br> 二 <br> － | $\begin{gathered} 105951 \mathrm{~B} \\ - \\ - \\ - \end{gathered}$ | $\begin{gathered} - \\ \overline{-} \\ 7703501 \\ 7703201 \\ \overline{7704801} \end{gathered}$ | 16－Pin DIP 14－Pin DIP 24－Pin DIP 24－Pin DIP 16－Pin DIP 16－Pin DIP | BCD－to－Decimal Binary－to－Octal 4－to－16 Line Decoder／Latch（Active High Output） 4－to－16 Line Decoder／Latch（Active Low Output） Dual 2－to－4 Line（Active High Output） Dual 2－to－4 Line（Active Low Output） |
|  | Display Functions | 883C4026ABC <br> 883C4426ABC <br> 883C4033ABC <br> 883C4433ABC <br> 883C4511BC <br> 883C4543BC | $\begin{aligned} & \text { - } \\ & \text { 二 } \\ & \text { - } \end{aligned}$ | $\begin{aligned} & \text { 二 } \\ & \text { 二 } \\ & \text { 二 } \end{aligned}$ | $\begin{aligned} & \text { - } \\ & \text { - } \\ & \text { - } \end{aligned}$ | 16－Pin DIP 16－Pin DIP 16－Pin DIP 16－Pin DIP 16－Pin DIP 16－Pin DIP | Decade Counter， 7 Segment Output 4026 with Bipolar Drivers Decade Counter， 7 Segment Output 4033 with Bipolar Drivers BCD to 7－Seg．Latch／Decoder，Bipolar Outputs BCD to 7－Seg．Latch／Decoder，LCD Outputs |

[^60]Continued

## SELECTION GUIDE TO 4000B SERIES CMOS LOGIC

| Function | Description | Part Number |  |  |  | $\begin{aligned} & \text { Package } \\ & \text { Style } \end{aligned}$ | Features |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIL－STD－883 | MIL－M－38510 $\dagger$ |  | $\begin{gathered} \text { DESC } \\ \text { Drawing } \\ \hline \end{gathered}$ |  |  |
| Counters | Binary | 883C4024BC 883C4404BC 883C4040BC 883C4020BC 883C4060BC 883C4161BC 883C4163BC 883C4193BC 883C4516BC 883C4526BC | 105605B <br> 105603B <br> － <br> － <br> － <br> － |  | 77058 <br> — <br> － <br> — <br> － | 14－Pin DIP 14－Pin DIP <br> 16－Pin DIP <br> 16－Pin DIP <br> 16－Pin DIP <br> 16－Pin DIP <br> 16－Pin DIP <br> 16－Pin DIP <br> 16－Pin DIP <br> 16 －Pin DIP | 7－Stage <br> 8－Stage <br> 12－Stage <br> 14－Stage <br> 14－Stage with Oscillator <br> 4－Stage with Asynchronous Clear <br> 4－Stage with Synchronous Clear <br> 4－Bit Up／Down <br> 4－Stage Programmable Up／Down <br> 4－Stage Programmable Down |
|  | Binar／／Decade | 883C4029BC | － | － | 81016 | 16－Pin DIP | Presettable Up／Down |
|  | Decade | 883C4520BC <br> 883C4192BC <br> 883C4510BC <br> 883C4160BC <br> 883C4162BC <br> 883C4522BC <br> 883C4518BC | $\begin{aligned} & \text { 二 } \\ & \text { 二 } \\ & \text { 二 } \end{aligned}$ | $\begin{aligned} & \text { 二 } \\ & \text { 二 } \\ & \text { 二 } \end{aligned}$ | 77025 <br> － <br> － <br> － | 16－Pin DIP 16－Pin DIP 16－Pin DIP 16－Pin DIP 16－Pin DIP 16－Pin DIP 16－Pin DIP | Dual 4－Stage Up <br> Presettable Up／Down <br> Programmable Up／Down <br> Counter with Asynchronous Clear Counter with Synchronous Clear 4－Stage Programmable Down Dual Up |
|  | Decoded Outputs | 883C4017BC 883C4022BC | $\begin{aligned} & \hline 105601 \mathrm{~B} \\ & 105604 \mathrm{~B} \end{aligned}$ | /05651B | — | 16－Pin DIP 16－Pin DIP | Decade Counter with 10 Outputs Octal Counter with 8 Outputs |
|  | Johnson | 883C4018BC | 105602B | 105652B | － | 16－Pin DIP | Presettable Divide－by－n |
| Dividers／Multipliers | $\div 21$ | 883C4445BC | － | － | － | 16－Pin DIP | On－Board Oscillator |
|  | Rate Multiplier | 883C4527BC | － | － | － | 16－Pin DIP | BCD |
|  | Phase－Locked Loops | 883C4046BC <br> 883C4446BC | Z | Z | Z | $16-$ Pin DIP $16-$ Pin DIP | Maximum Operating Freq． 3 MHz at 10 V Maximum Operating Freq． 4 MHz at 10 V |
|  | Multivibrators | 883C4528BC 883C4047BC | — | - | $\begin{aligned} & 77045 \\ & 81020 \end{aligned}$ | 16－Pin DIP 16－Pin DIP | Dual Monostable Monostable／Astable |
| Arithmetic Logic | 4－Bit | 883C4582BC 883C4585BC 883C4008BC $883 C 4581 \mathrm{BC}$ |  | $\begin{aligned} & \text { Z } \\ & \text { — } \end{aligned}$ | $\overline{77037}$ | 16－Pin DIP 16－Pin DIP 16－Pin DIP 24－Pin DIP | Look－Ahead Carry Block Magnitude Comparator Full Adder Arithmetic Logic Unit |
|  | 12－Bit | 883C4531BC | － | － | － | 16 －Pin DIP | Parity Tree |
| Flip－Flops | Dual D Type | 883C4013BC | ／05101B | 105151B | 79011 | 14 －Pin DIP | 16 MHz Toggle Rate |
|  | Dual JK Type | 883C4027BC | 105102B | － | － | 16－Pin DIP | 8 MHz Toggle Rate |
|  | Quad D Type | 883C4076BC | － | － | － | 16 －Pin DIP | 3－State Outputs |
|  | Hex D Type | 883C4174BC | － | － | － | 16－Pin DIP | Functional Equivalent to $\Pi$ TL |
| Latches | R－S Type | 883C4043BC <br> 883C4044BC | /05103B | - | — | 16－Pin DIP 16－Pin DIP | Quad NOR with 3－State Outputs Quad NAND with 3－State Outputs |
|  | Clocked | $\begin{aligned} & 883 C 4042 B C \\ & 883 C 4508 B C \end{aligned}$ | - | - | $81019$ | $\begin{aligned} & \text { 16-Pin DIP } \\ & \text { 24-Pin DIP } \end{aligned}$ | Quad，Common Clock <br> Dual 4－Bit With Three－State Outputs |
|  | Addressable | 883C4099BC | － | － | － | 16－Pin DIP | 8－Bit |
| Shift Registers | Serial In／Serial Out | 883C4006BC | ／05701B | 105751B | － | 14 －Pin DIP | 18－Stage |
|  | Serial In／Parallel Out | 883C4015BC | 105703B | － | － | 16－Pin DIP | Dual 4－Stage |
|  | Parallel In／Serial Out | $883 C 4014 B C$ $883 C 4021 B C$ | $105704 \mathrm{~B}$ | $105754 \mathrm{~B}$ | $79012$ | $\begin{aligned} & 16 \text {-Pin DIP } \\ & 16 \text {-Pin DIP } \end{aligned}$ | 8－Stage，Synchronous Parallel Loading 8－Stage，Asynchronous Parallel Loading |
|  | Parallel In／Parallel Out | 883C4035BC | － | － | 81017 | 16－Pin DIP | 4－Stage |
|  | Bus Registers | 883C4034BC 883C4094BC 883C4517BC | － |  | $77025$ | 24－Pin DIP 16－Pin DIP 16－Pin DIP | 8－Stage Universal <br> 8－Stage Shift and Store <br> Dual 64－Bit Static |
| Multiplexers and Switches | Digital Mux． | 883C4512BC | － | － | － | 16－Pin DIP | 8－Channel Data Selector |
|  | Analog Multiplexers and Demultiplexers | 883C4051BC <br> 883C4052BC <br> 883C4053BC | － | － | $\begin{aligned} & \overline{79015} \\ & 81018 \end{aligned}$ | 16－Pin DIP 16－Pin DIP 16－Pin DIP | 8－Channel Analog Multiplexer Differential 4－Channel Analog Mux．／Demux． Triple 2－Channel Analog Mux．／Demux． |
|  | Analog Switches | 883C4016BC 883C4066BC 883C4416BC | $\begin{aligned} & / 05801 B \\ & / 05802 \mathrm{~B} \end{aligned}$ | $\overline{105852 B}$ | - | $\begin{aligned} & \text { 14-Pin DIP } \\ & \text { 14-Pin DIP } \\ & \text { 14-Pin DIP } \end{aligned}$ | Quad SPST Switch <br> Quad SPST with Buffered Control Unit 4016 Configured for DPDT |

[^61]Detailed technical information for 4000B Series CMOS logic is available on request．

## CUSTOM DEVICES FOR MILITARY APPLICATIONS

Sprague Electric Company's Semiconductor Group has broad experience in designing and manufacturing custom integrated circuits for a wide variety of military applications. Technologies ranging from high-speed, low-power CMOS to high-voltage, high-current bipolar and BiMOS provide low-cost, space-saving, custom silicon solutions for tough military system problems. Sprague Electric offers the custom design and manufacturing resources necessary to produce high-volume, military-grade, pro-
prietary circuits in a secure environment with a timely schedule.

In addition to custom design services, Sprague Electric also provides for customer-owned tooling (COT), an economical manufacturing capability for customers who have already designed proprietary LSI circuits compatible with Sprague processes. Two wafer fabrication facilities are available with full JAN line qualifications to MIL-M-38510.

## CUSTOM MANUFACTURING SERVICES

Custom devices are available with a variety of manufacturing services.
Devices may be purchased as:
DICE IN WAFER FORM

- Without Device Electrical Testing
- With $100 \%$ Electrical Testing
- Expanded Wafers

DICE IN WAFFLE PACKS

- Tested, Sorted, Inspected

PACKAGED UNITS WITH FULL ELECTRICAL TESTING

- Hermetic Dual In-Line Packages
- Plastic Dual In-Line Packages
- Leadless and Leaded Hermetic Chip Carriers
- Specialty Packages (Plastic Flatpacks, Small Outline)

These choices give the customer the flexibility to select only the services needed, minimizing custom silicon solution costs. Full military screening per MIL-STD-883, with compliant fabrication, assembly, testing, and qualification, is standard.

# SERIES UHD-400, UHD-400-1, AND UHD-500 POWER AND RELAY DRIVERS MIL-STD-883 Compliant 

## FEATURES

- 500 mA Output Current-Sink Capability
- Four Logic Types
- Pinning Compatible with 54/74 Logic Series
- High-Voltage Output:

100 V Series UHD-500
70 V Series UHD-400-1
40 V Series UHD-400

COMBINING LOGIC GATES and high-current switching transistors, these hermetically packaged, monolithic devices are used to drive incandescent or LED lamps, relays, solenoids, small dc motors, and other peripheral power loads in military and aerospace applications. Drivers with internal transient-suppressicu diodes are recommended for use with inductive loads.

Three minimum output-breakdown voltage ratings are available: 40 V (Series UHD-400), 70 V (Series UHD-400-1), and 100 V (Series UHD-500). All devices can sink 250 mA continuous, or 500 mA peak.

The inputs are compatible with standard TTL and CMOS logic levels. Four of eight available logic/ output configurations are shown at right.

These devices are supplied in ceramic/metal sidebrazed 14-pin hermetic packages. The package conforms to the dimensional requirements of MIL-M38510 and is rated for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. Power and relay drivers in flat-pack packages, Series UHC-400, UHC-400-1, and UHC-500, continue to be available on special order.

Monolithic construction enables cost-effective and reliable systems design. Reverse-bias burn-in and $100 \%$ high-reliability screening to MIL-STD883 , Class B, is standard for all devices.


Device Part Number Designation

| Part Numbers* |  |  | Function |
| :---: | :---: | :---: | :--- |
| 400 | $400-1$ | 500 | Quad 2-Input AND |
| 402 | $402-1$ | 502 | Quad 2-Input OR |
| 403 | $403-1$ | 503 | Quad OR for Inductive Loads |
| 406 | $406-1$ | 506 | Quad AND for Inductive Loads |
| 407 | $407-1$ | 507 | Quad NAND for Inductive Loads |
| 408 | $408-1$ | 508 | Quad 2-Input NAND |
| 432 | $432-1$ | 532 | Quad 2-Input NOR |
| 433 | $433-1$ | 533 | Quad NOR for Inductive Loads |

[^62]
## absolute maximum ratings

Supply Voltage, $\mathrm{V}_{\text {cc }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
Output Voltage, $V_{\mathbb{N}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.5 V
Output Off-State Voltage, $\mathrm{V}_{\text {off }}$
Series UHD-400 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 V
Series UHD-400-1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70 V
Series UHD-500 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100 V
Output On-State Sink Current, $\mathrm{I}_{\mathrm{ON}}$
(one driver) 500 mA
(total package) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 A
Suppression Diode Off-State Voltage, $\mathrm{V}_{\mathrm{R}}$
Series UHD-40040 V

Series UHD-400-1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70 V
Series UHD-500 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100 V

Operating Free-Air Temperature Range, $T_{A} \ldots . . . . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots . . . . . . . . . . . . . .6^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

ALLOWABLE PACKAGE POWER DISSIPATION


RECOMMENDED OPERATING CONDITIONS

|  | Min. | Nom. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage $\left(V_{\text {cc }}\right)$ | 4.5 | 5.0 | 5.5 | V |
| Operating Temperature Range | -55 | +25 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Current into Any Output (ON State) | - | - | 250 | mA |

SWITCHING CHARACTERISTICS of $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$

| Characteristic | Series | Test Conditions (Note 3) | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Units |
| Turn-On Delay Time ( $\mathrm{t}_{\mathrm{p} 00}$ ) | UHD-400 | $\mathrm{V}_{S}=40 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=265 \Omega(6 \mathrm{~W})$ | - | 200 | 500 | ns |
|  | UHD-400-1 | $\mathrm{V}_{\mathrm{S}}=70 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=465 \Omega(10 \mathrm{~W})$ | - | 200 | 500 | nS |
|  | UHD-500 | $\mathrm{V}_{S}=100 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=670 \Omega(15 \mathrm{~W})$ | - | 200 | 500 | ns |
| Turn-Off Delay Time $\left(\mathrm{t}_{\mathrm{pd} 1}\right)$ | UHD-400 | $\mathrm{V}_{\mathrm{S}}=40 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=265 \Omega(6 \mathrm{~W})$ | - | 300 | 750 | ns |
|  | UHD-400-1 | $\mathrm{V}_{\mathrm{S}}=70 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=465 \Omega(10 \mathrm{~W})$ | - | 300 | 750 | ns |
|  | UHD-500 | $\mathrm{V}_{S}=100 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=670 \Omega(15 \mathrm{~W})$ | - | 300 | 750 | ns |

## NOTES:

1. Each input tested separately.
2. Voltage values shown in the test-circuit waveforms are with respect to network ground terminal.
3. $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$. Capacitance value specified includes probe and test fixture capacitance.

## INPUT PULSE CHARACTERISTICS

| $V_{\text {in(0) }}=0 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{f}} \leq 7.0 \mathrm{~ns}$ | $\mathrm{t}_{\mathrm{p}}=1.0 \mu \mathrm{~s}$ |
| :--- | :--- | ---: |
| $V_{\text {in(1) }}=3.5 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{r}} \leq 14 \mathrm{~ns}$ | PRR $=500 \mathrm{kHz}$ |

## UHD-400, UHD-400-1, UHD-500

## Quad 2-Input AND Power Drivers



ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Temp. | Applicable Devices | Test Conditions |  |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $V_{c c}$ | Driven Input | Other <br> Input | Output | Min. | Typ. | Max. | Units |
| Output Reverse Current | $\mathrm{I}_{\text {cex }}$ | - | UHD-400 | 4.5 V | 2.0 V | 2.0 V | 40 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | UHD-400-1 | 4.5 V | 2.0 V | 2.0 V | 70 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | UHD-500 | 4.5 V | 2.0 V | 2.0 V | 100 V | - | - | 100 | $\mu \mathrm{A}$ |
| Output Voltage | $V_{\text {celsat }}$ | $\begin{gathered} -55^{\circ} \mathrm{C} \text { to } \\ +25^{\circ} \mathrm{C} \end{gathered}$ | All | 4.5 V | 0.8 V | 4.5 V | 150 mA | - | - | 0.5 | $V$ |
|  |  |  |  | 4.5 V | 0.8 V | 4.5 V | 250 mA | - | - | 0.7 | V |
|  |  | $+125^{\circ} \mathrm{C}$ | All | 4.5 V | 0.8 V | 4.5 V | 150 mA | - | - | 0.6 | V |
|  |  |  |  | 4.5 V | 0.8 V | 4.5 V | 250 mA | - | - | 0.8 | V |
| Input Voltage | $V_{\text {IN(I) }}$ | - | All | 4.5 V | - | - | - | 2.0 | - | - | V |
|  | $V_{\text {IN(0) }}$ | - | All | 4.5 V | - | - | - | - | - | 0.8 | V |
| Input Current (Note 2) | $\mathrm{I}_{\text {IN(0) }}$ | - | All | 5.5 V | 0.4 V | 4.5 V | - | - | - | -800 | $\mu \mathrm{A}$ |
|  | $I_{1 \times(1)}$ | - | All | 5.5 V | 2.4 V | OV | - | - | - | 40 | $\mu \mathrm{A}$ |
|  |  |  |  | 5.5 V | 5.5 V | OV | - | - | - | 1000 | $\mu \mathrm{A}$ |
| Supply Current (Each Gate) | $\mathrm{I}_{\text {c(1) }}$ | $+25^{\circ} \mathrm{C}$ | All | 5.5 V | 5.0 V | 5.0 V | - | - | 4.0 | 7.5 | mA |
|  | $\mathrm{I}_{\text {ccio) }}$ | $+25^{\circ} \mathrm{C}$ | All | 5.5 V | OV | OV | - | - | 17.5 | 26.5 | mA |

NOTES:

1. All typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2. Each input is tested separately.


Dwg. No. A-7628C
*Includes probe and test fixture capacitance.

## UHD-402, UHD-402-I, UHD-502

## Quad 2-Input OR Power Drivers



ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Temp. | Applicable Devices | Test Conditions |  |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathrm{V}_{\mathrm{cc}}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |
| Output Reverse Current | $\mathrm{I}_{\text {cex }}$ | - | UHD-402 | 4.5 V | 2.0 V | 0 V | 40 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | UHD-402-1 | 4.5 V | 2.0 V | 0 V | 70 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | UHD-502 | 4.5 V | 2.0 V | 0 V | 100 V | - | - | 100 | $\mu \mathrm{A}$ |
| Output Voltage | $\mathrm{V}_{\text {cEISAT }}$ | $\begin{gathered} -55^{\circ} \mathrm{C} \text { to } \\ +25^{\circ} \mathrm{C} \end{gathered}$ | All | 4.5 V | 0.8 V | 0.8 V | 150 mA | - | - | 0.5 | V |
|  |  |  |  | 4.5 V | 0.8 V | 0.8 V | 250 mA | - | - | 0.7 | V |
|  |  | $+125^{\circ} \mathrm{C}$ | All | 4.5 V | 0.8 V | 0.8 V | 150 mA | - | - | 0.6 | V |
|  |  |  |  | 4.5 V | 0.8 V | 0.8 V | 250 mA | - | - | 0.8 | V |
| Input Voltage | $V_{\text {IN(1) }}$ | - | All | 4.5 V | - | - | - | 2.0 | - | - | $V$ |
|  | $V_{\text {IN(0) }}$ | - | All | 4.5 V | - | - | - | - | - | 0.8 | $V$ |
| Input Current (Note 2) | $\mathrm{I}_{\text {INO) }}$ | - | All | 5.5 V | 0.4 V | 4.5 V | - | - | - | -800 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\mathbb{N ( 1 )}}$ | - | All | 5.5 V | 2.4 V | 0 V | - | - | - | 40 | $\mu \mathrm{A}$ |
|  |  |  |  | 5.5 V | 5.5 V | 0 V | - | - | - | 1000 | $\mu \mathrm{A}$ |
| Supply Current (Each Gate) | Iccal | $+25^{\circ} \mathrm{C}$ | All | 5.5 V | 5.0 V | 5.0 V | - | - | 4.1 | 7.5 | mA |
|  | $\mathrm{ICc}_{\text {(0) }}$ | $+25^{\circ} \mathrm{C}$ | All | 5.5 V | 0 V | 0 V | - | - | 18 | 26.5 | mA |

NOTES:

1. All typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2. Each input is tested separately.


Dwg. No. A-7628C

[^63]
## UHD-403, UHD-403-1, UHD-503

## Quad OR Relay Drivers



ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Temp. | Applicable Devices | Test Conditions |  |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathrm{V}_{\text {c }}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |
| Output Reverse Current | $\mathrm{I}_{\text {CEX }}$ | - | UHD-403 | 4.5 V | 2.0 V | OV | 40 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | UHD-403-1 | 4.5 V | 2.0 V | OV | 70 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | UHD-503 | 4.5 V | 2.0 V | 0 V | 100 V | - | - | 100 | $\mu \mathrm{A}$ |
| Output Voltage | $V_{\text {CEISAT) }}$ | $\begin{gathered} -55^{\circ} \mathrm{C} \text { to } \\ +25^{\circ} \mathrm{C} \end{gathered}$ | All | 4.5 V | 0.8 V | 0.8 V | 150 mA | - | - | 0.5 | V |
|  |  |  |  | 4.5 V | 0.8 V | 0.8 V | 250 mA | - | - | 0.7 | V |
|  |  | $+125^{\circ} \mathrm{C}$ | All | 4.5 V | 0.8 V | 0.8 V | 150 mA | - | - | 0.6 | V |
|  |  |  |  | 4.5 V | 0.8 V | 0.8 V | 250 mA | - | - | 0.8 | V |
| Input Voltage | $V_{\text {(N(1) }}$ | - | All | 4.5 V | - | - | - | 2.0 | - | - | V |
|  | $V_{\text {IN(0) }}$ | - | All | 4.5 V | - | - | - | - | - | 0.8 | V |
| Input Current (Note 2) | $\mathrm{I}_{\text {N(0) }}$ | - | All | 5.5 V | 0.4 V | 4.5 V | - | - | - | -800 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {W(1) }}$ | - | All | 5.5 V | 2.4 V | OV | - | - | - | 40 | $\mu \mathrm{A}$ |
|  |  |  |  | 5.5 V | 5.5 V | OV | - | - | - | 1000 | $\mu \mathrm{A}$ |
| Strobe Input Current | $\mathrm{I}_{\text {IN(0) }}$ | - | All | 5.5 V | 0.4 V | 4.5 V | - | - | - | -1.6 | mA |
|  | $\mathrm{I}_{\text {(1) }}$ | - | All | 5.5 V | 2.4 V | OV | - | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  |  | 5.5 V | 5.5 V | OV | - | - | - | 1000 | $\mu \mathrm{A}$ |
| Diode Leakage Current (Note 3) | $I_{R}$ | - | All | 5.0 V | 0 V | OV | Open | - | - | 200 | $\mu \mathrm{A}$ |
| Diode Forward Voltage | $V_{F}$ | - | All | 5.0 V | 5.0 V | 5.0 V | 200 mA | - | 1.5 | 1.75 | V |
| Supply Current (Each Gate) | $\mathrm{I}_{\text {c(1) }}$ | $+25^{\circ} \mathrm{C}$ | All | 5.5 V | 5.0 V | 5.0 V | - | - | 6.0 | 7.5 | mA |
|  | $\mathrm{I}_{\text {cc(0) }}$ | $+25^{\circ} \mathrm{C}$ | All | 5.5 V | 0 V | OV | - | - | 20 | 26.5 | mA |

NOTES:

1. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2. Excluding strobe input; each input is tested separately.
3. All diodes tested simultaneously at pin 8 at rated $\mathrm{V}_{\text {off }}$.

*Includes probe and test fixture capacitance.


Dwg. No. A-7628C

## UHD-406, UHD-406-1, UHD-506 <br> Quad AND Relay Drivers



ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Temp. | Applicable Devices | Test Conditions |  |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $V_{\text {cc }}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |
| Output Reverse Current | $\mathrm{I}_{\text {cex }}$ | - | UHD-406 | 4.5 V | 2.0 V | 2.0 V | 40 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | UHD-406-1 | 4.5 V | 2.0 V | 2.0 V | 70 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | UHD-506 | 4.5 V | 2.0 V | 2.0 V | 100 V | - | - | 100 | $\mu \mathrm{A}$ |
| Output Voltage | $\mathrm{V}_{\text {CEISAT }}$ | $\begin{aligned} & -55^{\circ} \mathrm{C} \text { to } \\ & +25^{\circ} \mathrm{C} \end{aligned}$ | All | 4.5 V | 0.8 V | 4.5 V | 150 mA | - | - | 0.5 | V |
|  |  |  |  | 4.5 V | 0.8 V | 4.5 V | 250 mA | - | - | 0.7 | V |
|  |  | $+125^{\circ} \mathrm{C}$ | All | 4.5 V | 0.8 V | 4.5 V | 150 mA | - | - | 0.6 | V |
|  |  |  |  | 4.5 V | 0.8 V | 4.5 V | 250 mA | - | - | 0.8 | V |
| Input Voltage | $V_{\mathbb{N}(1)}$ | - | All | 4.5 V | - | - | - | 2.0 | - | - | V |
|  | $\mathrm{V}_{\text {IN(0) }}$ | - | All | 4.5 V | - | - | - | - | - | 0.8 | V |
| Input Current (Note 2) | $I_{\text {IN(0) }}$ | - | All | 5.5 V | 0.4 V | 4.5 V | - | - | - | -800 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\mathbb{N ( 1 )}}$ | - | All | 5.5 V | 2.4 V | 0 V | - | - | - | 40 | $\mu \mathrm{A}$ |
|  |  |  |  | 5.5 V | 5.5 V | 0 V | - | - | - | 1000 | $\mu \mathrm{A}$ |
| Strobe Input Current | $\mathrm{I}_{\text {IN(0) }}$ | - | All | 5.5 V | 0.4 V | 4.5 V | - | - | - | -1.6 | mA |
|  | $\mathrm{I}_{\text {(1) }}$ | - | All | 5.5 V | 2.4 V | 0 V | - | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  |  | 5.5 V | 5.5 V | 0 V | - | - | - | 1000 | $\mu \mathrm{A}$ |
| Diode Leakage Current (Note 3) | $\mathrm{I}_{\mathrm{R}}$ | - | All | 5.0 V | 0 V | 0 V | Open | - | - | 200 | $\mu \mathrm{A}$ |
| Diode Forward Voltage | $V_{F}$ | - | All | 5.0 V | 5.0 V | 5.0 V | 200 mA | - | 1.5 | 1.75 | V |
| Supply Current (Each Gate) | $\mathrm{I}_{\text {c(1) }}$ | $+25^{\circ} \mathrm{C}$ | All | 5.5 V | 5.0 V | 5.0 V | - | - | 4.0 | 7.5 | mA |
|  | $\mathrm{I}_{\text {cc(0) }}$ | $+25^{\circ} \mathrm{C}$ | All | 5.5 V | 0 V | 0 V | - | - | 17.5 | 26.5 | mA |

## NOTES:

1. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2. Excluding strobe input; each input is tested separately.
3. All diodes tested simultaneously at pin 8 at rated $\mathrm{V}_{\text {off }}$.

*Includes probe and test fixture capacitance.

## UHD-407, UHD-407-1, UHD-507 <br> Quad NAND Relay Drivers



## ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Temp. | Applicable Devices | Test Conditions |  |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $V_{c c}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |
| Output Reverse Current | $\mathrm{I}_{\text {cex }}$ | - | UHD-407 | 4.5 V | 0.8 V | 4.5 V | 40 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | UHD-407-1 | 4.5 V | 0.8 V | 4.5 V | 70 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | UHD-507 | 4.5 V | 0.8 V | 4.5 V | 100 V | - | - | 100 | $\mu \mathrm{A}$ |
| Output Voltage | $V_{\text {CEISAI }}$ | $\begin{aligned} & -55^{\circ} \mathrm{C} \text { to } \\ & +25^{\circ} \mathrm{C} \end{aligned}$ | All | 4.5 V | 2.0 V | 2.0 V | 150 mA | - | - | 0.5 | V |
|  |  |  |  | 4.5 V | 2.0 V | 2.0 V | 250 mA | - | - | 0.7 | V |
|  |  | $+125^{\circ} \mathrm{C}$ | All | 4.5 V | 2.0 V | 2.0 V | 150 mA | - | - | 0.6 | V |
|  |  |  |  | 4.5 V | 2.0 V | 2.0 V | 250 mA | - | - | 0.8 | V |
| Input Voltage | $V_{\text {IN(1) }}$ | - | All | 4.5 V | - | - | - | 2.0 | - | - | V |
|  | $\mathrm{V}_{\text {IN(0) }}$ | - | All | 4.5 V | - | - | - | - | - | 0.8 | V |
| Input Current (Note 2) | $\mathrm{I}_{\text {IN(0) }}$ | - | All | 5.5 V | 0.4 V | 4.5 V | - | - | - | -800 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {W(1) }}$ | - | All | 5.5 V | 2.4 V | 0 V | - | - | - | 40 | $\mu A$ |
|  |  |  |  | 5.5 V | 5.5 V | 0 V | - | - | - | 1000 | $\mu \mathrm{A}$ |
| Strobe Input Current | $I_{\text {IN(0) }}$ | - | All | 5.5 V | 0.4 V | 4.5 V | - | - | - | -1.6 | mA |
|  | $I_{\text {IN(1) }}$ | - | All | 5.5 V | 2.4 V | 0 V | - | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  |  | 5.5 V | 5.5 V | 0 V | - | - | - | 1000 | $\mu \mathrm{A}$ |
| Diode Leakage Current (Note 3) | $I_{R}$ | - | All | 5.0 V | 5.0 V | 5.0 V | Open | - | - | 200 | $\mu \mathrm{A}$ |
| Diode Forward Voltage | $V_{F}$ | - | All | 5.0 V | OV | 0 V | 200 mA | - | 1.5 | 1.75 | V |
| Supply Current (Each Gate) | $I_{\text {c(1) }}$ | $+25^{\circ} \mathrm{C}$ | All | 5.5 V | 0 V | 0 V | 二 | - | 6.0 | 7.5 | mA |
|  | $I_{\text {c(0) }}$ | $+25^{\circ} \mathrm{C}$ | All | 5.5 V | 5.0 V | 5.0 V | - | - | 20 | 26.5 | mA |

NOTES:

1. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2. Excluding strobe input; each input is tested separately.
3. All diodes tested simultaneously at pin 8 at rated $\mathrm{V}_{\text {off }}$.

*Includes probe and text fixture capacitance.

## UHD-408, UHD-408-1, UHD-508 <br> Quad 2-Input NAND Power Drivers



ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Temp. | Applicable Devices | Test Conditions |  |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $V_{c c}$ | Driven Input | Other <br> Input | Output | Min. | Typ. | Max. | Units |
| Output Reverse Current | $\mathrm{I}_{\text {cex }}$ | - | UHD-408 | 4.5 V | 0.8 V | 4.5 V | 40 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | UHD-408-1 | 4.5 V | 0.8 V | 4.5 V | 70 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | UHD-508 | 4.5 V | 0.8 V | 4.5 V | 100 V | - | - | 100 | $\mu \mathrm{A}$ |
| Output Voltage | $V_{\text {ceisal }}$ | $\begin{gathered} -55^{\circ} \mathrm{C} \text { to } \\ +25^{\circ} \mathrm{C} \end{gathered}$ | All | 4.5 V | 2.0 V | 2.0 V | 150 mA | - | - | 0.5 | V |
|  |  |  |  | 4.5 V | 2.0 V | 2.0 V | 250 mA | - | - | 0.7 | V |
|  |  | $+125^{\circ} \mathrm{C}$ | All | 4.5 V | 2.0 V | 2.0 V | 150 mA | - | - | 0.6 | V |
|  |  |  |  | 4.5 V | 2.0 V | 2.0 V | 250 mA | - | - | 0.8 | $V$ |
| Input Voltage | $V_{1 \times(1)}$ | - | All | 4.5 V | - | - | - | 2.0 | - | - | V |
|  | $V_{\text {INOO }}$ | - | All | 4.5 V | - | - | - | - | - | 0.8 | V |
| Input Current (Note 2) | $\mathrm{I}_{\text {IN(0) }}$ | - | All | 5.5V | 0.4 V | 4.5 V | - | - | - | -800 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\mathbb{N ( 1 )}}$ | - | All | 5.5V | 2.4 V | OV | - | - | - | 40 | $\mu \mathrm{A}$ |
|  |  |  |  | 5.5 V | 5.5 V | OV | - | - | - | 1000 | $\mu \mathrm{A}$ |
| Supply Current (Each Gate) | $\mathrm{I}_{\text {c(11) }}$ | $+25^{\circ} \mathrm{C}$ | All | 5.5 V | OV | OV | - | - | 6.0 | 7.5 | mA |
|  | $\mathrm{I}_{\text {cc(0) }}$ | $+25^{\circ} \mathrm{C}$ | All | 5.5 V | 5.0 V | 5.0 V | - | - | 20 | 26.5 | mA |

NOTES:

1. All typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2. Each input is tested separately.


## UHD-432, UHD-432-1, UHD-532 <br> Quad 2-Input NOR Power Drivers



ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Temp. | Applicable Devices | Test Conditions |  |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $V_{c c}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |
| Output Reverse Current | $\mathrm{I}_{\text {cex }}$ | - | UHD-432 | 4.5 V | 0.8 V | 0.8 V | 40 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | UHD-432-1 | 4.5 V | 0.8 V | 0.8 V | 70 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | UHD-532 | 4.5 V | 0.8 V | 0.8 V | 100 V | - | - | 100 | $\mu \mathrm{A}$ |
| Output Voltage | $V_{\text {CEISAT }}$ | $\begin{gathered} -55^{\circ} \mathrm{C} \text { to } \\ +25^{\circ} \mathrm{C} \end{gathered}$ | All | 4.5 V | 2.0 V | 0 V | 150 mA | - | - | 0.5 | $V$ |
|  |  |  |  | 4.5 V | 2.0 V | OV | 250 mA | - | - | 0.7 | V |
|  |  | $+125^{\circ} \mathrm{C}$ | All | 4.5 V | 2.0 V | 0 V | 150 mA | - | - | 0.6 | $V$ |
|  |  |  |  | 4.5 V | 2.0 V | OV | 250 mA | - | - | 0.8 | $V$ |
| Input Voltage | $\mathrm{V}_{\text {IV(I) }}$ | - | All | 4.5 V | - | - | - | 2.0 | - | - | V |
|  | $\mathrm{V}_{\text {IV(0) }}$ | - | All | 4.5 V | - | - | - | - | - | 0.8 | V |
| Input Current (Note 2) | $I_{\text {IN(0) }}$ | - | All | 5.5 V | 0.4 V | 4.5 V | - | - | - | -800 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {(1) }}$ | - | All | 5.5 V | 2.4 V | 0 V | - | - | - | 40 | $\mu \mathrm{A}$ |
|  |  |  |  | 5.5 V | 5.5 V | OV | - | - | - | 1000 | $\mu \mathrm{A}$ |
| Supply Current (Each Gate) | Iccal | $+25^{\circ} \mathrm{C}$ | All | 5.5 V | 0 V | OV | - | - | 6.0 | 7.5 | mA |
|  | $\mathrm{I}_{\text {c(0) }}$ | $+25^{\circ} \mathrm{C}$ | All | 5.5 V | 5.0 V | 5.0 V | - | - | 20 | 26.5 | mA |

NOTES:

1. All typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2. Each input is tested separately.


Dwg. No. A-7900A

[^64]
## UHD-433, UHD-433-1, UHD-533 Quad NOR Relay Drivers



## ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Temp. | Applicable Devices | Test Conditions |  |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathrm{V}_{\mathrm{cc}}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |
| Output Reverse Current | $\mathrm{I}_{\text {cex }}$ | - | UHD-433 | 4.5 V | 0.8 V | 0.8 V | 40 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | UHD-433-1 | 4.5 V | 0.8 V | 0.8 V | 70 V | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | UHD-533 | 4.5 V | 0.8 V | 0.8 V | 100 V | - | - | 100 | $\mu \mathrm{A}$ |
| Output Voltage | $V_{\text {CESSA) }}$ | $\begin{gathered} -55^{\circ} \mathrm{C} \text { to } \\ +25^{\circ} \mathrm{C} \end{gathered}$ | All | 4.5 V | 2.0 V | OV | 150 mA | - | - | 0.5 | V |
|  |  |  |  | 4.5 V | 2.0 V | OV | 250 mA | - | - | 0.7 | V |
|  |  | $+125^{\circ} \mathrm{C}$ | All | 4.5 V | 2.0 V | OV | 150 mA | - | - | 0.6 | V |
|  |  |  |  | 4.5 V | 2.0 V | 0 V | 250 mA | - | - | 0.8 | V |
| Input Voltage | $V_{\text {IN(I) }}$ | - | All | 4.5 V | - | - | - | 2.0 | - | - | V |
|  | $\mathrm{V}_{\text {IN(0) }}$ | - | All | 4.5 V | - | - | - | - | - | 0.8 | V |
| Input Current (Note 2) | $\mathrm{I}_{\text {INO) }}$ | - | All | 5.5 V | 0.4 V | 4.5 V | - | - | - | -800 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {(1) }}$ | - | All | 5.5 V | 2.4 V | OV | - | - | - | 40 | $\mu \mathrm{A}$ |
|  |  |  |  | 5.5 V | 5.5 V | OV | - | - | - | 1000 | $\mu \mathrm{A}$ |
| Strobe Input Current | $I_{\text {IN(0) }}$ | - | All | 5.5 V | 0.4 V | 4.5 V | - | - | - | -1.6 | mA |
|  | $\mathrm{I}_{\text {(1) }}$ | - | All | 5.5 V | 2.4 V | OV | - | - | - | 100 | $\mu \mathrm{A}$ |
|  |  |  |  | 5.5 V | 5.5 V | 0 V | - | - | - | 1000 | $\mu \mathrm{A}$ |
| Diode Leakage Current (Note 3) | $I_{R}$ | - | All | 5.0 V | 5.0 V | 5.0 V | Open | - | - | 200 | $\mu \mathrm{A}$ |
| Diode Forward Voltage | $V_{\text {F }}$ | - | All | 5.0 V | OV | OV | 200 mA | - | 1.5 | 1.75 | V |
| Supply Current (Each Gate) | $\mathrm{I}_{\text {c(1) }}$ | $+25^{\circ} \mathrm{C}$ | All | 5.5 V | 0 V | OV | - | - | 6.0 | 7.5 | mA |
|  | $\mathrm{I}_{\text {c(0) }}$ | $+25^{\circ} \mathrm{C}$ | All | 5.5 V | 5.0 V | 5.0 V | - | - | 20 | 26.5 | mA |

## NOTES:

1. All typical values at are $\mathrm{V}_{C C}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2. Excluding strobe input; each input is tested separately.
3. All diodes tested simultaneously at pin 8 at rated $V_{\text {off. }}$.


Dwg. No. A-7900A

# SERIES ULS-2000H AND ULS-2000R HIGH-VOLTAGE, HIGH-CURRENT DARLINGTON ARRAYS 

## MIL-STD-883 Compliant

## FEATURES

- TLL, DTL, PMOS, or CMOS Compatible Inputs
- Peak Output Current to 600 mA
- Transient-Protected Outputs
- Side-Brazed Hermetic Package
- Cer-DIP Hermetic Package
- High-Reliability Screening to MIL-STD-883, Class B
- $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Temperature Range

COMPRISED OF SEVEN silicon NPN Darlington power drivers on a common monolithic substrate, Series ULS-2000H and ULS-2000R arrays drive relays, solenoids, lamps, and other devices in high-reliability military or aerospace applications with up to 3 A of output current per package.

These devices are screened to MIL-STD-883, Class B and are supplied in either the popular ceramic/metal side-brazed 16-pin hermetic package (suffix 'H') or ceramic/glass cer-DIP hermetic package (suffix ' $R$ '). Both package styles conform to the dimensional requirements of MIL-M-38510 and are rated for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. Reverse-bias burn-in and $100 \%$ high-reliability screening are standard.

The 30 integrated circuits described in this bulletin permit the circuit designer to select the optimal device for any application. In addition to the two package styles, there are five input characteristics, two output-voltage ratings, and two output-current ratings. The appropriate part for specific applications can be determined from the Device Part Number Designation chart. All units have open-collector outputs and on-chip diodes for inductive-load transient suppression.


Device Part Number Designation

| $V_{\text {CEIMAX) }}$ | 50 V | 50 V | 95 V |
| :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {cIMAX) }}$ | 500 mA | 600 mA | 500 mA |
| Logic | Part Number |  |  |
| General Purpose PMOS, CMOS | ULS-2001* | ULS-2011* | ULS-2021* |
| $\begin{gathered} 14-25 \mathrm{~V} \\ \text { PMOS } \end{gathered}$ | ULS-2002* | ULS-2012* | ULS-2022* |
| $\begin{gathered} 5 \mathrm{~V} \\ \Pi L, \mathrm{CMOS} \end{gathered}$ | ULS-2003* | ULS-2013* | ULS-2023* |
| $\begin{gathered} \text { 6-15 V } \\ \text { CMOS, PMOS } \end{gathered}$ | ULS-2004* | ULS-2014* | ULS-2024* |
| High-Output TL | ULS-2005* | ULS-2015* | ULS-2025* |

*Complete part number includes a final letter to indicate package ( $H=$ ceramic/metal size-brazed, $R=$ ceramic/glass cer-DIP).

## SERIES ULS-2000H AND ULS-2000R HIGH-VOLTAGE, HIGH-CURRENT DARLINGTON ARRAYS

## ABSOLUTE MAXIMUM RATINGS

Output Voltage, $\mathrm{V}_{\text {CE }}$ (ULS-200X*, ULS-201X*) . . . . . . . . . . . . . . . . . . . . . . 50 V
(ULS-202X*)
(ULS-202X ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 95 V
Input Voltage, $\mathrm{V}_{\mathrm{iN}}$
(ULS-20X2, X3, X4*) . . . . . . . . . . . . . . . . . . . . . . . . . . 30 V
(ULS-20X5*) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 V
Peak Output Current, $\mathrm{I}_{\text {out }}$
(ULS-200X*, ULS-202X*) . . . . . . . . . . . . . . . . . . . . 500 mA
(ULS-201X*) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 600 mA

Continuous Input Current, $\mathrm{I}_{\mathbb{N}}$. . . . . . . . . . . . . . . . . . . 25 mA
Power Dissipation, $P_{0}$
(one Darlington pair) . . . . . . . . . . . . . . . . . . . . . . . . 1.0 W
(total package) . . . . . . . . . . . . . . . . . . . . . . . . See Graph
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots . . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

ALLOWABLE PACKAGE POWER DISSIPATION


Dwg. No. A-10,884A

## PARTIAL SCHEMATICS

ULS-20X1*
(Each Driver)

ULS-20X2*
(Each Driver)

ULS-20X3*
(Each Driver)


ULS-20X4*
(Each Driver)

ULS-20X5*
(Each Driver)


Dwg. No. A-9898A


Dwg. No. A-10,228
*Complete part number includes a final letter to indicate package ( $H=$ ceramic metal side-brazed, $R=c e$ ramic/glass cer-DIP).
$X=$ digit to identify specific device. Specification or limit shown applies to family of devices with remaining digits as shown.

## SERIES ULS-2000H AND ULS-2000R

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)


[^65]
## SERIES ULS-2010H AND ULS-2010R

## ELECTRICAL CHARACTERISTICS over operating femperature range (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Temp. | Voltage/Current | Fig. | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{l}_{\text {cex }}$ | All |  | $\mathrm{V}_{\mathrm{Cf}}=50 \mathrm{~V}$ | 1A | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | ULS-2012* |  | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~V}_{\text {W }}=6 \mathrm{~V}$ | 1B | - | - | 500 | $\mu \mathrm{A}$ |
|  |  | ULS-2014* |  | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~V}_{\text {II }}=1 \mathrm{~V}$ | 1B | - | - | 500 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {celsan }}$ | All | $-55^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=1100 \mu \mathrm{~A}$ | 2 | - | 1.8 | 2.1 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=850 \mu \mathrm{~A}$ | 2 | - | 1.6 | 1.8 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=550 \mu \mathrm{~A}$ | 2 | - | 1.3 | 1.5 | V |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=600 \mu \mathrm{~A}$ | 2 | - | 1.7 | 1.9 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=500 \mu \mathrm{~A}$ | 2 | - | 1.25 | 1.6 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=350 \mu \mathrm{~A}$ | 2 | - | 1.1 | 1.3 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{c}}=500 \mathrm{mAt}, \mathrm{I}_{\mathrm{B}}=600 \mu \mathrm{~A}$ | 2 | - | 1.8 | 2.1 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=350 \mathrm{mAt}, \mathrm{I}_{8}=500 \mu \mathrm{~A}$ | 2 | - | 1.6 | 1.8 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=350 \mu \mathrm{~A}$ | 2 | - | 1.3 | 1.5 | V |
| Input Current | 1 mown | ULS-2012* |  | $V_{\text {IV }}=17 \mathrm{~V}$ | 3 | 480 | 850 | 1300 | $\mu \mathrm{A}$ |
|  |  | ULS-2013* |  | $\mathrm{V}_{\text {W }}=3.85 \mathrm{~V}$ | 3 | 650 | 930 | 1350 | $\mu \mathrm{A}$ |
|  |  | ULS-2014* |  | $\mathrm{V}_{\mathbb{W}}=5.0 \mathrm{~V}$ | 3 | 240 | 350 | 500 | $\mu \mathrm{A}$ |
|  |  |  |  | $V_{\text {IW }}=12 \mathrm{~V}$ | 3 | 650 | 1000 | 1450 | $\mu \mathrm{A}$ |
|  |  | ULS-2015* |  | $\mathrm{V}_{\mathbb{W}}=3.0 \mathrm{~V}$ | 3 | - | 1500 | 2400 | $\mu \mathrm{A}$ |
|  | 1 Imofy | All | $+125^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{c}}=500 \mu \mathrm{~A}$ | 4 | 25 | 50 | - | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\text {wrow }}$ | ULS-2012* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}$ | 5 | - | - | 23.5 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}$ | 5 | - | - | 17 | V |
|  |  | ULS-2013* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=250 \mathrm{~mA}$ | 5 | - | - | 3.6 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA}$ | 5 | - | - | 3.9 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}$ | 5 | - | - | 6.0 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=250 \mathrm{mAt}$ | 5 | - | - | 2.7 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{mAt}$ | 5 | - | - | 3.0 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=500 \mathrm{mAt}$ | 5 | - | - | 3.5 | V |
|  |  | ULS-2014* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=275 \mathrm{~mA}$ | 5 | - | - | 10 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=350 \mathrm{~mA}$ | 5 | - | - | 12 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}$ | 5 | - | - | 17 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=275 \mathrm{mAt}$ | 5 | - | - | 7.0 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=350 \mathrm{mAt}$ | 5 | - | - | 8.0 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=500 \mathrm{mAt}$ | 5 | - | - | 9.5 | V |
|  |  | ULS-2015* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{l}_{\mathrm{c}}=350 \mathrm{~mA}$ | 5 | - | - | 3.0 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}$ | 5 | - | - | 3.5 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=350 \mathrm{mAt}$ | 5 | - | - | 2.4 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=500 \mathrm{mAt}$ | 5 | - | - | 2.6 | V |
| D-C Forward Current Transfer Ratio | $\mathrm{h}_{\mathrm{Ft}}$ | ULS-2011* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}$ | 2 | 450 | - | - | - |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}$ | 2 | 900 | - | - | - |
| Turn-On Delay | $\mathrm{t}_{\text {PH }}$ | All | $+25^{\circ} \mathrm{C}$ |  | 8 | - | 250 | 1000 | ns |
| Turn-Off Delay | $\mathrm{t}_{\text {PHL }}$ | All | $+25^{\circ} \mathrm{C}$ |  | 8 | - | 250 | 1000 | ns |
| Clamp Diode Leakage Current | $I_{R}$ | All |  | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | 6 | - | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $\mathrm{V}_{\text {t }}$ | All |  | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA} \dagger$ | 7 | - | 1.7 | 2.0 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{F}}=500 \mathrm{~mA} \dagger$ | 7 | - | - | 2.5 | V |

[^66]
## SERIES ULS-2020H AND ULS-2020R

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Temp. | Voltage/Current | Fig. | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | All |  | $\mathrm{V}_{\text {CE }}=95 \mathrm{~V}$ | 1 A | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | ULS-2022* |  | $\mathrm{V}_{\text {CE }}=95 \mathrm{~V}, \mathrm{~V}_{\text {W }}=6 \mathrm{~V}$ | 18 | - | - | 500 | $\mu \mathrm{A}$ |
|  |  | ULS-2024* | $25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=95 \mathrm{~V}, \mathrm{~V}_{\text {N }}=1 \mathrm{~V}$ | 18 | - | - | 500 | $\mu \mathrm{A}$ |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=95 \mathrm{~V}, \mathrm{~V}_{\mathrm{N}}=0.5 \mathrm{~V}$ | 1B | - | - | 500 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {cessat }}$ | All | $-55^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=850 \mu \mathrm{~A}$ | 2 | - | 1.6 | 1.8 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=200 \mathrm{~mA}, \mathrm{I}_{8}=550 \mu \mathrm{~A}$ | 2 | - | 1.3 | 1.5 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=100 \mathrm{~mA}, \mathrm{I}_{8}=350 \mu \mathrm{~A}$ | 2 | - | 1.1 | 1.3 | V |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{c}}=350 \mathrm{~mA}, \mathrm{I}_{8}=500 \mu \mathrm{~A}$ | 2 | - | 1.25 | 1.6 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=200 \mathrm{~mA}, \mathrm{I}_{8}=350 \mu \mathrm{~A}$ | 2 | - | 1.1 | 1.3 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=250 \mu \mathrm{~A}$ | 2 | - | 0.9 | 1.1 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{c}}=350 \mathrm{mAt}, \mathrm{I}_{\mathrm{B}}=500 \mu \mathrm{~A}$ | 2 | - | 1.6 | 1.8 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=200 \mathrm{~mA}, \mathrm{I}_{8}=350 \mu \mathrm{~A}$ | 2 | - | 1.3 | 1.5 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=250 \mu \mathrm{~A}$ | 2 | - | 1.1 | 1.3 | V |
| Input Current | $\mathrm{I}_{\text {mow }}$ | ULS-2022* |  | $\mathrm{V}_{\mathrm{IN}}=17 \mathrm{~V}$ | 3 | 480 | 850 | 1300 | $\mu \mathrm{A}$ |
|  |  | ULS-2023* |  | $\mathrm{V}_{\text {IV }}=3.85 \mathrm{~V}$ | 3 | 650 | 930 | 1350 | $\mu \mathrm{A}$ |
|  |  | ULS-2024* |  | $\mathrm{V}_{\text {IV }}=5.0 \mathrm{~V}$ | 3 | 240 | 350 | 500 | $\mu \mathrm{A}$ |
|  |  |  |  | $V_{\text {IV }}=12 \mathrm{~V}$ | 3 | 650 | 1000 | 1450 | $\mu \mathrm{A}$ |
|  |  | ULS-2025* |  | $\mathrm{V}_{\text {W }}=3.0 \mathrm{~V}$ | 3 | -- | 1500 | 2400 | $\mu \mathrm{A}$ |
|  | $1_{\text {moft }}$ | All | $+125^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{c}}=500 \mu \mathrm{~A}$ | 4 | 20 | 50 | - | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\text {w(ow) }}$ | ULS-2022* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=300 \mathrm{~mA}$ | 5 | - | - | 18 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=300 \mathrm{~mA}$ | 5 | - | - | 13 | V |
|  |  | ULS-2023* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=200 \mathrm{~mA}$ | 5 | - | - | 3.3 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=250 \mathrm{~mA}$ | 5 | - | - | 3.6 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=300 \mathrm{~mA}$ | 5 | - | - | 3.9 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=200 \mathrm{mAt}$ | 5 | - | - | 2.4 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=250 \mathrm{mAt}$ | 5 | - | - | 2.7 | V |
|  |  |  |  | $\mathrm{V}_{C E}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{mAt}$ | 5 | - | - | 3.0 | V |
|  |  | ULS-2024* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=125 \mathrm{~mA}$ | 5 | - | - | 6.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=200 \mathrm{~mA}$ | 5 | - | - | 8.0 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=275 \mathrm{~mA}$ | 5 | - | - | 10 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=350 \mathrm{~mA}$ | 5 | - | - | 12 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=125 \mathrm{~mA}$ | 5 | - | - | 5.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=200 \mathrm{mAt}$ | 5 | - | - | 6.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=275 \mathrm{mAt}$ | 5 | - | - | 7.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{mAt}$ | 5 | - | - | 8.0 | V |
|  |  | ULS-2025* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=350 \mathrm{~mA}$ | 5 | - | - | 3.0 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=350 \mathrm{mAt}$ | 5 | - | - | 2.4 | V |
| D-C Forward Current Transfer Ratio | $\mathrm{h}_{\mathrm{Ft}}$ | ULS2021* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=350 \mathrm{~mA}$ | 2 | 500 | - | - | - |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=350 \mathrm{~mA}$ | 2 | 1000 | - | - | - |
| Turn-On Delay | $\mathrm{t}_{\mathrm{P}}$ | All | $+25^{\circ} \mathrm{C}$ |  | 8 | - | 250 | 1000 | ns |
| Turn-Off Delay | $\mathrm{t}_{\text {pll }}$ | All | $+25^{\circ} \mathrm{C}$ |  | 8 | - | 250 | 1000 | ns |
| Clamp Diode Leakage Current | $I_{R}$ | All |  | $\mathrm{V}_{\mathrm{R}}=95 \mathrm{~V}$ | 6 | - | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $\mathrm{V}_{\text {t }}$ | All |  | $\mathrm{I}_{\mathrm{f}}=350 \mathrm{~mA} \dagger$ | 7 | - | 1.7 | 2.0 | V |

*Complete part number includes a final letter to indicate package ( $H=$ ceramic/metal side-brazed, $R=$ ceramic/glass cer-DIP).
Note 1: All limits stated apply to the complete Darlington series except as specified for a single device type.
Note 2: The $\mathrm{I}_{\mathrm{I}_{\text {(Moff }}}$ current limit guarantees against partial turn-on of the output.
Note 3: The $V_{\text {INON }}$ voltage limit guarantees a minimum output sink current per the specified test conditions.
$\dagger$ Pulse Test, $\mathrm{t}_{\mathrm{p}} \leq 1 \mu \mathrm{~s}$, see graph.

## TEST FIGURES



FIGURE 1A


Dwg. No. A-9735A

FIGURE 6


FIGURE 1B


FIGURE 2

FIGURE 3


FIGURE 4


FIGURE 5


FIGURE 7

|  | $V_{\text {in }}$ <br> ULS-20X1* |
| :--- | ---: |
| ULS-20X2* | 3.5 V |
| ULS-20X3* | 13 V |
| ULS-20X4* | 3.5 V |
| ULS-20X5* | 12 V |



Dwg. No. A-13,272


Dwg. No. A-13,273

* Complete part number includes a final letter to indicate package.
$X=$ Digit to identify specific device. Specification shown applies to family of devices with remaining digits as shown.

FIGURE 8

COLLECTOR CURRENT
AS A FUNCTION OF SATURATION VOLTAGE


Dwg. No. A-9754C

COLLECTOR CURRENT AS A FUNCTION OF INPUT CURRENT


Dwg. No. A-10,872B

## SERIES ULS-2000H

PEAK COLLECTOR CURRENT AS A FUNCTION OF DUTY CYCLE AT $+50^{\circ} \mathrm{C}$


PEAK COLLECTOR CURRENT AS A FUNCTION OF DUTY CYCLE AT $+100^{\circ} \mathrm{C}$


PEAK COLLECTOR CURRENT AS A FUNCTION OF DUTY CYCLE AT $+75^{\circ} \mathrm{C}$


PEAK COLLECTOR CURRENT AS A FUNCTION OF DUTY CYCLE AT $+125^{\circ} \mathrm{C}$

$X=$ digit to identify specific device. Specification or limit shown applies to family of devices with remaining digits as shown.

## SERIES ULS-2000R

PEAK COLLECTOR CURRENT
AS A FUNCTION OF DUTY CYCLE AT $+50^{\circ} \mathrm{C}$


PEAK COLLECTOR CURRENT
AS A FUNCTION OF DUTY CYCLE AT $+100^{\circ} \mathrm{C}$


PEAK COLLECTOR CURRENT AS A FUNCTION OF DUTY CYCLE AT $+75^{\circ} \mathrm{C}$


PEAK COLLECTOR CURRENT
AS A FUNCTION OF DUTY CYCLE AT $+125^{\circ} \mathrm{C}$

$X=$ digit to identify specific device. Specification or limit shown applies to family of devices with remaining digits as shown.

## INPUT CURRENT AS A FUNCTION OF INPUT VOLTAGE



ULS-20X5

ULS-20X4



Dwg. No. A-10,874A
$X=$ digit to identify specific device. Specification or limit shown applies to family of devices with remaining digits as shown.

## ULS-2064H THROUGH ULS-2077H 1.25 A QUAD DARLINGTON SWITCHES

## MIL-STD-883 Compliant

## FEATURES

- TIL, DTL, PMOS, or CMOS Compatible Units
- Transient-Protected Outputs
- Hermetically Sealed Packages
- High-Reliability Screening to MIL-STD-883, Class B

INTENDED FOR MILITARY, aerospace, and related applications, ULS-2064H through ULS2077 H quad Darlington switches interface between low-level logic and a variety of peripheral power loads such as relays, solenoids, dc and stepping motors, multiplexed LED and incandescent displays, heaters, and similar loads of up to 400 watts ( 1.25 A per output, $80 \mathrm{~V}, 12.5 \%$ duty cycle, $+50^{\circ} \mathrm{C}$ ). The devices are specified with a minimum output breakdown of 50 volts ( 35 volts sustaining at 100 mA ) or 80 volts ( 50 volts sustaining), and a saturated output current specification of 1.25 A .

The ULS-2064/65/68/69H switches are designed for use with TTL, DTL, Schottky TTL, and 5 V CMOS logic. The ULS-2066/67/70/77H are intended for use with 6 V to 15 V CMOS and PMOS logic. These devices include integral transient-suppression diodes for use with inductive loads.

Types ULS-2068H and ULS-2069H incorporate a pre-driver stage operating from a low-current, 5 V


ULS-2068H-ULS-2071H

supply. The pre-driver for the ULS-2070H and ULS- 2071 H operates from a low-current, 12 V supply. The input drive requirements for these devices are reduced, while still allowing the outputs to switch currents up to 1.5 A .

The ULS-2074H through ULS-2077H switches are intended for use in emitter-follower applications. These circuits are identical with the ULS-2064H through ULS-2067H except for the uncommitted emitters and the omission of the suppression diodes.

Reverse-bias burn-in and $100 \%$ high-reliability screening are standard for all side-brazed hermetic Continued next page


ULS-2074H—ULS-2077H
integrated circuits from Sprague Electric Company. Those devices previously manufactured as the ULS2064 H through ULS-2077H are now screened to the additional requirements of MIL-STD-883, Class B, and are so marked.

These quad Darlington switches are supplied in 16-pin ceramic/metal side-brazed hermetic pack-

## ABSOLUTE MAXIMUM RATINGS

 at $25^{\circ} \mathrm{C}$ Free-Air Temperature for any one driver (unless otherwise noted)Output Voltage, V $_{\text {cEx }}$. . . . . . . . . . . . . . . . . . . . . . . . See Below
Output Sustaining Voltage, $\mathrm{V}_{\text {CEISUS) }}$. . . . . . . . . . . . . . See Below
Output Current, $\mathrm{I}_{\text {out }}$ (Note 1) . . . . . . . . . . . . . . . . . . . . . 1.5 A
Input Voltage, $\mathbb{V}_{\mathbb{N}}($ Note 2) . . . . . . . . . . . . . . . . . . . . See Below
Input Current, $I_{B}$ (Note 3) . . . . . . . . . . . . . . . . . . . . . . 25 mA
Supply Voltage, V ${ }_{\text {S }}$ (ULS-2068/69H) . . . . . . . . . . . . . . . . . 10 V
(ULS-2070/71H) . . . . . . . . . . . . . . . . 20 V
Total Package Power Dissipation . . . . . . . . . . . . . . See Graph

Operating Ambient Temperature Range, $\mathrm{T}_{\mathrm{A}} .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature Range, $T_{S} \ldots \ldots . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
ages. On special order, economical ceramic/glass cer-DIP hermetic packages can be specified by changing the part number suffix from ' $H$ ' to ' $R$ '. Both package styles conform to the dimensional requirements of MIL-M-38510 and are rated for operation over the military temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

## ALLOWABLE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE



Dwg. No. A-10,198A

| Type Number | $\mathrm{V}_{\text {cex }}$ (Max.) | $\mathrm{V}_{\text {CEISUS) }}$ (Min.) | $\mathrm{V}_{\text {WN }}$ (Maxx.) | Application |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \hline \text { ULS-2064H } \\ & \text { ULS-2065H } \end{aligned}$ | $\begin{aligned} & 50 \mathrm{~V} \\ & 80 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \mathrm{~V} \\ & 50 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 15 \mathrm{~V} \\ & 15 \mathrm{~V} \end{aligned}$ | TTL, DTL, Schottky TTL, and 5 V CMOS |
| $\begin{aligned} & \text { ULS-2066H } \\ & \text { ULS-2067H } \end{aligned}$ | $\begin{aligned} & 50 \mathrm{~V} \\ & 80 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \mathrm{~V} \\ & 50 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 30 \mathrm{~V} \\ & 30 \mathrm{~V} \end{aligned}$ | 6 to 15 V CMOS and PMOS |
| $\begin{aligned} & \text { ULS-2068H } \\ & \text { ULS-2069H } \end{aligned}$ | $\begin{aligned} & 50 \mathrm{~V} \\ & 80 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \mathrm{~V} \\ & 50 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 15 \mathrm{~V} \\ & 15 \mathrm{~V} \end{aligned}$ | TTL, DTL, Schottky TL, and 5 V CMOS |
| $\begin{aligned} & \text { ULS-2070H } \\ & \text { ULS-2071H } \end{aligned}$ | $\begin{aligned} & 50 \mathrm{~V} \\ & 80 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \mathrm{~V} \\ & 50 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 30 \mathrm{~V} \\ & 30 \mathrm{~V} \end{aligned}$ | 6 to 15 V CMOS and PMOS |
| $\begin{aligned} & \text { ULS-2074H } \\ & \text { ULS-2075H } \end{aligned}$ | $\begin{aligned} & 50 \mathrm{~V} \\ & 80 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \mathrm{~V} \\ & 50 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 30 \mathrm{~V} \\ & 60 \mathrm{~V} \end{aligned}$ | General-Purpose |
| $\begin{aligned} & \text { ULS-2076H } \\ & \text { ULS-2077H } \end{aligned}$ | $\begin{aligned} & 50 \mathrm{~V} \\ & 80 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \mathrm{~V} \\ & 50 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 30 \mathrm{~V} \\ & 60 \mathrm{~V} \\ & \hline \end{aligned}$ | 6 to 15 V CMOS and PMOS |

## Notes:

1. Allowable combinations of output current, number of outputs conducting, and duty cycle are shown on following pages.
2. Input voltage is with reference to the substrate (no connection to any other pins) for the ULS-2074/75/76/77H, reference is ground for all other types.
3. Input current may be limited by maximum allowable input voltage.

## ULS-2064H THROUGH ULS-2067H

PARTIAL SCHEMATIC


Dwg. No. A-10,353
ULS-2064H ULS-2065H $\mathrm{R}_{\mathrm{N}}=350 \Omega$

ULS-2066H ULS-2067H


## ULS-2068H THROUGH ULS-2071H

## PARTIAL SCHEMATIC

ULS-2068H ULS-2069H ULS-2070H ULS-2071H


## ULS-2074H THROUGH ULS-2077H

PARTIAL SCHEMATIC


$$
\begin{array}{ll}
\begin{array}{l}
\text { ULS-2074H } \\
\text { ULS-2075H }
\end{array} & \mathrm{R}_{\mathbb{N}}=350 \Omega \\
\text { ULS-2076H } & \mathrm{R}_{\mathbb{N}}=3 \mathrm{k} \Omega \\
\text { ULS-2077H } &
\end{array}
$$



## ULS-2064H THROUGH ULS-2067H

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions |  |  | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Temp. | Electrical Conditions | Fig. | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | ULS-2064/66H |  | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}$ | 1 | - | 500 | $\mu \mathrm{A}$ |
|  |  | ULS-2065/67H |  | $\mathrm{V}_{\text {CE }}=80 \mathrm{~V}$ | 1 | - | 500 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {cestus) }}$ | ULS-2064/66H |  | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{~V}_{\text {W }}=0.4 \mathrm{~V}$ | 2 | 35 | - | V |
|  |  | ULS-2065/67H |  | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathbb{W}}=0.4 \mathrm{~V}$ | 2 | 50 | - | V |
| Collector-Emitter Saturation Voltage | $V_{\text {CESAIT }}$ | All | $-55^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=1.1 \mathrm{~mA}$ | 3 | - | 1.35 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=750 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=1.7 \mathrm{~mA}$ | 3 | - | 1.55 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=1.0 \mathrm{~A}, \mathrm{I}_{\mathrm{B}}=2.25 \mathrm{~mA}$ | 3 | - | 1.75 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=1.25 \mathrm{~A}, \mathrm{I}_{\mathrm{B}}=3.75 \mathrm{~mA}$ | 3 | - | 1.95 | V |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=625 \mu \mathrm{~A}$ | 3 | - | 1.20 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=750 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=935 \mu \mathrm{~A}$ | 3 | - | 1.35 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=1.0 \mathrm{~A}, \mathrm{I}_{\mathrm{B}}=1.25 \mathrm{~mA}$ | 3 | - | 1.55 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=1.25 \mathrm{~A}, \mathrm{I}_{\mathrm{B}}=2.0 \mathrm{~mA}$ | 3 | - | 1.75 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=625 \mu \mathrm{~A}$ | 3 | - | 1.35 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=750 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=935 \mu \mathrm{~A}$ | 3 | - | 1.55 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=1.0 \mathrm{~A}, \mathrm{I}_{8}=1.25 \mathrm{~mA}$ | 3 | - | 1.75 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=1.25 \mathrm{~A}, \mathrm{I}_{\mathrm{B}}=2.0 \mathrm{~mA}$ | 3 | - | 1.95 | V |
| Input Current | $1_{\text {mow }}$ | ULS-2064/65H |  | $\mathrm{V}_{\mathbb{N}}=2.4 \mathrm{~V}$ | 4 | - | 4.3 | mA |
|  |  |  |  | $\mathrm{V}_{\text {w }}=3.75 \mathrm{~V}$ | 4 | - | 9.6 | mA |
|  |  | ULS-2066/67H |  | $\mathrm{V}_{\mathbb{W}}=5.0 \mathrm{~V}$ | 4 | - | 1.8 | mA |
|  |  |  |  | $\mathrm{V}_{\text {IV }}=12 \mathrm{~V}$ | 4 | - | 5.2 | mA |
| Input Voltage | $V_{\text {mow }}$ | ULS-2064/65H | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=1.0 \mathrm{~A}$ | 5 | - | 3.1 | V |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1.0 \mathrm{~A}$ | 5 | - | 2.0 | V |
|  |  | ULS-2066/67H | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1.0 \mathrm{~A}$ | 5 | - | 11.5 | V |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CF }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1.0 \mathrm{~A}$ | 5 | - | 6.5 | V |
| Turn-On Delay | $\mathrm{t}_{\text {pll }}$ | All | $+25^{\circ} \mathrm{C}$ |  | 9 | - | 1.0 | $\mu \mathrm{s}$ |
| Turn-Off Delay | $\mathrm{t}_{\mathrm{ol}}$ | All | $+25^{\circ} \mathrm{C}$ |  | 9 | - | 1.5 | $\mu \mathrm{S}$ |
| Clamp Diode Leakage Current | $I_{R}$ | ULS-2064/66H |  | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | 6 | - | 100 | $\mu \mathrm{A}$ |
|  |  | ULS-2065/67H |  | $\mathrm{V}_{\mathrm{R}}=80 \mathrm{~V}$ | 6 | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | All |  | $\mathrm{I}_{\mathrm{F}}=1.25 \mathrm{~A}$ | 7 | - | 2.1 | V |

## ULS-2068H THROUGH ULS-2071H

ELECTRICAL CHARACTERISTICS over operating temperature range, $\mathrm{V}_{\mathrm{s}}=5.0 \mathrm{~V}$ (ULS-2068/69H) or $\mathrm{V}_{\mathrm{s}}=12 \mathrm{~V}$ (ULS-2070/71H), (Unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions |  |  | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Temp. | Electrical Conditions | Fig. | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {CEX }}$ | ULS-2068/70H |  | $\mathrm{V}_{\text {cE }}=50 \mathrm{~V}$ | 1 | - | 500 | $\mu \mathrm{A}$ |
|  |  | ULS-2069/71H |  | $\mathrm{V}_{\text {CE }}=80 \mathrm{~V}$ | 1 | - | 500 | $\mu \mathrm{A}$ |
| Output Sustaining Voltage | $\mathrm{V}_{\text {CEISUS }}$ | ULS-2068/70H |  | $\mathrm{I}_{\mathrm{c}}=100 \mathrm{~mA}, \mathrm{~V}_{\text {WV }}=0.4 \mathrm{~V}$ | 2 | 35 | - | V |
|  |  | ULS-2069/71H |  | $\mathrm{I}_{\mathrm{c}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{W}}=0.4 \mathrm{~V}$ | 2 | 50 | - | V |
| Collector-Emitter Saturation Voltage | $V_{\text {CESAT }}$ | ULS-2068/69H | $-55^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}, \mathrm{~V}_{\mathrm{w}}=3.2 \mathrm{~V}$ | 3 | - | 1.35 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=750 \mathrm{~mA}, \mathrm{~V}_{\mathbb{W}}=3.2 \mathrm{~V}$ | 3 | - | 1.55 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=1.0 \mathrm{~A}, \mathrm{~V}_{\mathbb{N}}=3.2 \mathrm{~V}$ | 3 | - | 1.75 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=1.25 \mathrm{~A}, \mathrm{~V}_{\mathbb{N}}=3.2 \mathrm{~V}$ | 3 | - | 1.95 | V |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}, \mathrm{~V}_{\text {W }}=2.9 \mathrm{~V}$ | 3 | - | 1.20 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=750 \mathrm{~mA}, \mathrm{~V}_{\mathrm{W}}=2.9 \mathrm{~V}$ | 3 | - | 1.35 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=1.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{WN}}=2.9 \mathrm{~V}$ | 3 | - | 1.55 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=1.25 \mathrm{~A}, \mathrm{~V}_{\text {IV }}=2.9 \mathrm{~V}$ | 3 | - | 1.75 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}, \mathrm{~V}_{\mathrm{W}}=2.8 \mathrm{~V}$ | 3 | - | 1.35 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=750 \mathrm{~mA}, \mathrm{~V}_{\mathrm{W}}=2.8 \mathrm{~V}$ | 3 | - | 1.55 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=1.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{W}}=2.8 \mathrm{~V}$ | 3 | - | 1.75 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=1.25 \mathrm{~A}, \mathrm{~V}_{\mathbb{W}}=2.8 \mathrm{~V}$ | 3 | - | 1.95 | V |
|  |  | ULS-2070/71H | $-55^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}, \mathrm{~V}_{\mathbb{W}}=5.5 \mathrm{~V}$ | 3 | - | 1.35 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=750 \mathrm{~mA}, \mathrm{~V}_{\mathbb{W}}=5.5 \mathrm{~V}$ | 3 | - | 1.55 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=1.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{W}}=5.5 \mathrm{~V}$ | 3 | - | 1.75 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=1.25 \mathrm{~A}, \mathrm{~V}_{\mathrm{W}}=5.5 \mathrm{~V}$ | 3 | - | 1.95 | V |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}, \mathrm{~V}_{\mathbb{W}}=5.1 \mathrm{~V}$ | 3 | - | 1.20 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=750 \mathrm{~mA}, \mathrm{~V}_{\mathbb{W}}=5.1 \mathrm{~V}$ | 3 | - | 1.35 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=1.0 \mathrm{~A}, \mathrm{~V}_{\text {iv }}=5.1 \mathrm{~V}$ | 3 | - | 1.55 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=1.25 \mathrm{~A}, \mathrm{~V}_{\mathrm{iN}}=5.1 \mathrm{~V}$ | 3 | - | 1.75 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}, \mathrm{~V}_{\mathbb{W}}=5.0 \mathrm{~V}$ | 3 | - | 1.35 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=750 \mathrm{~mA}, \mathrm{~V}_{\mathrm{W}}=5.0 \mathrm{~V}$ | 3 | - | 1.55 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=1.0 \mathrm{~A}, \mathrm{~V}_{\mathbb{N}}=5.0 \mathrm{~V}$ | 3 | - | 1.75 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=1.25 \mathrm{~A}, \mathrm{~V}_{\text {W }}=5.0 \mathrm{~V}$ | 3 | - | 1.95 | V |
| Input Current | $I_{\text {maon) }}$ | ULS-2068/69H | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{IN}}=3.2 \mathrm{~V}$ | 4 | - | 600 | $\mu \mathrm{A}$ |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $V_{\text {W }}=2.75 \mathrm{~V}$ | 4 | - | 550 | $\mu \mathrm{A}$ |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{N}}=2.75 \mathrm{~V}$ | 4 | - | 850 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{W}}=3.75 \mathrm{~V}$ | 4 | - | 1400 | $\mu \mathrm{A}$ |
|  |  | ULS-2070/71H | $-55^{\circ} \mathrm{C}$ to $+25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {IV }}=5.0 \mathrm{~V}$ | 4 | - | 400 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {WV }}=12 \mathrm{~V}$ | 4 | - | 1250 | $\mu \mathrm{A}$ |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{W}}=5.0 \mathrm{~V}$ | 4 | - | 800 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {W }}=12 \mathrm{~V}$ | 4 | - | 1600 | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\text {wow }}$ | ULS-2068/69H | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=1.0 \mathrm{~A}$ | 5 | - | 3.2 | V |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=1.0 \mathrm{~A}$ | 5 | - | 2.75 | V |
|  |  | ULS-2070/71 H | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=1.0 \mathrm{~A}$ | 5 | - | 5.0 | V |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=1.0 \mathrm{~A}$ | 5 | - | 5.0 | V |
| Supply Current | $I_{s}$ | ULS-2068/69H |  | $\mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}, \mathrm{~V}_{\text {w }}=3.2 \mathrm{~V}$ | 8 | - | 6.0 | mA |
|  |  | ULS-2070/71H | $-55^{\circ} \mathrm{C}$ to $+25^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}, \mathrm{~V}_{\text {W }}=5.0 \mathrm{~V}$ | 8 | - | 4.5 | mA |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}, \mathrm{~V}_{\mathbb{W}}=5.0 \mathrm{~V}$ | 8 | - | 6.0 | mA |
| Turn-On Delay | $\mathrm{t}_{\text {prlt }}$ | All | $+25^{\circ} \mathrm{C}$ |  | 9 | - | 1.0 | $\mu \mathrm{S}$ |
| Turn-Off Delay | $\mathrm{t}_{\text {pilt }}$ | All | $+25^{\circ} \mathrm{C}$ |  | 9 | - | 1.5 | $\mu \mathrm{S}$ |
| Clamp Diode Leakage Current | $I_{R}$ | ULS-2068/70H |  | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | 6 | - | 100 | $\mu \mathrm{A}$ |
|  |  | ULS-2069/71H |  | $V_{R}=80 \mathrm{~V}$ | 6 | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $\mathrm{V}_{\mathrm{F}}$ | All |  | $\mathrm{I}_{\mathrm{F}}=1.25 \mathrm{~A}$ | 7 | - | 2.1 | V |

## ULS-2074H THROUGH ULS-2077H

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)


## TEST FIGURES



Figure 1


Figure 2


Figure 3


Figure 4


Dwg. No. A-9734A


Figure 6

Figure 5


Figure 7


Figure 8

NOTE: Diodes not applicable to Types ULS-2074H through ULS-2077H.

COLLECTOR CURRENT AS A FUNCTION OF INPUT CURRENT


Dwg. No. A-13,247

ULS-2064/65/68/69/74/75H ULS-2066/67/70/71/76/77H
$\frac{V_{\text {in }}}{2.4 \mathrm{~V}}$ 5.0 V



Dwg. No. A-11,030

Dwg. No. A-13,248

Figure 9

INPUT CURRENT AS A FUNCTION OF INPUT VOLTAGE



## ALLOWABLE PEAK COLLECTOR CURRENT AS A FUNCTION OF DUTY CYCLE

$$
\text { AT } \mathrm{T}_{\mathrm{A}}=+50^{\circ} \mathrm{C}
$$



$$
\text { AT } \mathrm{T}_{\mathrm{A}}=+75^{\circ} \mathrm{C}
$$



## ALLOWABLE PEAK COLLECTOR CURRENT AS A FUNCTION OF DUTY CYCLE

$$
\text { AT } T_{A}=+100^{\circ} \mathrm{C}
$$



# SERIES ULS-2800H AND ULS-2800R HIGH-VOLTAGE, HIGH-CURRENT DARLINGTON ARRAYS MIL-STD-883 Compliant 

## features

- TLL, DTL, PMOS, or CMOS Compatible Inputs
- Peak Output Current to 600 mA
- Transient-Protected Outputs
- Side-Brazed Hermetic Package
- Cer-DIP Hermetic Package
- High-Reliability Screening to MLL-STD-883, Class B
- $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Temperature Range

DESIGNED TO SERVE as interface between low-level logic circuitry and high-power loads, Series ULS-2800H and ULS-2800R arrays consist of eight silicon NPN Darlington power drivers on a common monolithic substrate. They are ideally suited to driving relays, solenoids, lamps, and other devices in high-reliability military or aerospace applications with up to 3 A output current per package.

These devices are screened to MIL-STD-883, Class B and are supplied in either the popular ceramic/metal side-brazed 18 -pin hermetic package (suffix 'H') or ceramic/glass cer-DIP hermetic package (suffix ' R '). Both package styles conform to the dimensional requirements of MIL-M-38510 and are rated for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. Reverse-bias burn-in and $100 \%$ high-reliability screening are standard.
The 30 integrated circuits described in this bulletin permit the circuit designer to select the optimal device for any application. In addition to the two package styles, there are five input characteristics, two output-voltage ratings, and two output-current ratings. The appropriate part for specific applications can be determined from the Device Part Number Designation chart. All units have open-collector outputs and on-chip diodes for inductive-load transient suppression.


Device Part Number Designation

| $\mathrm{V}_{\text {cemaxx }}$ | 50 V | 50 V | 95 V |
| :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {c(max) }}$ | 500 mA | 600 mA | 500 mA |


| Logic |  | Part Number |  |
| :---: | :---: | :---: | :---: |
| General Purpose PMOS, CMOS | ULS-2801* | ULS-2811* | ULS-2821* |
| $\begin{gathered} \text { 14-25V } \\ \text { PMOS } \end{gathered}$ | ULS-2802* | ULS-2812* | ULS-2822* |
| $\begin{gathered} 5 \mathrm{~V} \\ \mathrm{KL}, \mathrm{CMOS} \end{gathered}$ | ULS-2803* | ULS-2813* | ULS-2823* |
| $\begin{gathered} 6-15 \mathrm{~V} \\ \text { CMOS, PMOS } \end{gathered}$ | ULS-2804* | ULS-2814* | ULS-2824* |
| $\begin{gathered} \text { High-Output } \\ \Pi \mathrm{L} \end{gathered}$ | ULS-2805* | ULS-2815* | ULS-2825* |

*Complete part number includes a final letter to indicate package ( $H=$ ceramic/metal side-brazed, $R=$ ceramic/glass cer-DIP)

## HIGH-VOLTAGE, HIGH-CURRENT DARLINGTON ARRAYS

## ABSOLUTE MAXIMUM RATINGS

Output Voltage, $\mathrm{V}_{\mathrm{CE}}$
(ULS-280X*, ULS-281X*) . . . . . . . . . . . . . . . . . . . . . . 50 V
(ULS-282X*)
95 V
Input Voltage, $\mathrm{V}_{\mathbb{N}}$
(ULS-28X2, X3, X4*) . . . . . . . . . . . . . . . . . . . . . . . . . 30 V
(ULS-28X5*) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 V
Peak Output Current, I Iout
(ULS-280X*, ULS-282X*) . . . . . . . . . . . . . . . . . . . . 500 mA
(ULS-281X*) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 600 mA
Ground Terminal Current, $I_{\text {GND }}$. . . . . . . . . . . . . . . . . . . . 3.0 A
Continuous Input Current, $\mathbb{I}_{\mathbb{N}} \ldots \ldots . .$. . . . . . . . . . . . . . 25 mA
Power Dissipation, $P_{D}$
(one Darlington pair)
... 1.0 W
(total package) See Graph
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots . . . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## ALLOWABLE PACKAGE POWER DISSIPATION



Dwg. No. A-10,879A

## PARTIAL SCHEMATICS

ULS-28X1*
(Each Driver)

ULS-28X2*
(Each Driver)

ULS-28X3* (Each Driver)


Dwg. No. A-9595

ULS-28X4*
(Each Driver)


ULS-28X5*
(Each Driver)

*Complete part number includes a final letter to indicate package ( $H=$ ceramicl metal side-brazed, $R=c e$ ramic/glass cer-DIP).
$X=$ digit to identify specific device. Specification or limit shown applies to family of devices with remaining digits as shown.

## SERIES ULS-2800H AND ULS-2800R

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Temp. | Voltage/Current | Fig. | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\operatorname{cex}}$ | All |  | $\mathrm{V}_{\mathrm{CE}}=50 \mathrm{~V}$ | 1 A | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | ULS-2802* |  | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~V}_{\text {W }}=6 \mathrm{~V}$ | 1B | - | - | 500 | $\mu \mathrm{A}$ |
|  |  | ULS-2804* |  | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~V}_{\text {W }}=1 \mathrm{~V}$ | 1B | - | - | 500 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $\mathrm{V}_{\text {ceisal }}$ | All | $-55^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=850 \mu \mathrm{~A}$ | 2 | - | 1.6 | 1.8 | $V$ |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=550 \mu \mathrm{~A}$ | 2 | - | 1.3 | 1.5 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=100 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=350 \mu \mathrm{~A}$ | 2 | - | 1.1 | 1.3 | V |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{c}}=350 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=500 \mu \mathrm{~A}$ | 2 | - | 1.25 | 1.6 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=350 \mu \mathrm{~A}$ | 2 | - | 1.1 | 1.3 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=100 \mathrm{~mA}, \mathrm{I}_{\mathrm{s}}=250 \mu \mathrm{~A}$ | 2 | - | 0.9 | 1.1 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{mAt}, \mathrm{I}_{8}=500 \mu \mathrm{~A}$ | 2 | - | 1.6 | 1.8 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=350 \mu \mathrm{~A}$ | 2 | - | 1.3 | 1.5 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=100 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=250 \mu \mathrm{~A}$ | 2 | - | 1.1 | 1.3 | V |
| Input Current | $I_{\text {mow }}$ | ULS-2802* |  | $\mathrm{V}_{\mathrm{N}}=17 \mathrm{~V}$ | 3 | 480 | 850 | 1300 | $\mu \mathrm{A}$ |
|  |  | ULS-2803* |  | $\mathrm{V}_{\text {W }}=3.85 \mathrm{~V}$ | 3 | 650 | 930 | 1350 | $\mu \mathrm{A}$ |
|  |  | ULS-2804* |  | $\mathrm{V}_{\text {W }}=5.0 \mathrm{~V}$ | 3 | 240 | 350 | 500 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{W}}=12 \mathrm{~V}$ | 3 | 650 | 1000 | 1450 | $\mu \mathrm{A}$ |
|  |  | ULS-2805* |  | $\mathrm{V}_{\text {W }}=3.0 \mathrm{~V}$ | 3 | - | 1500 | 2400 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {mofn }}$ | All | $+125^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{c}}=500 \mu \mathrm{~A}$ | 4 | 25 | 50 | - | $\mu \mathrm{A}$ |
| Input Voltage | $\mathrm{V}_{\text {mow }}$ | ULS-2802* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=300 \mathrm{~mA}$ | 5 | - | - | 18 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=300 \mathrm{~mA}$ | 5 | - | - | 13 | V |
|  |  | ULS-2803* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {OE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=200 \mathrm{~mA}$ | 5 | - | - | 3.3 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=250 \mathrm{~mA}$ | 5 | - | - | 3.6 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=300 \mathrm{~mA}$ | 5 | - | - | 3.9 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=200 \mathrm{mAt}$ | 5 | - | - | 2.4 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=250 \mathrm{mAt}$ | 5 | - | - | 2.7 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{mAt}$ | 5 | - | - | 3.0 | V |
|  |  | ULS-2804* | $-55^{\circ} \mathrm{C}$ | $V_{\text {CE }}=2.0 \mathrm{~V}^{\text {, }} \mathrm{I}_{\mathrm{C}}=125 \mathrm{~mA}$ | 5 | - | - | 6.0 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=200 \mathrm{~mA}$ | 5 | - | - | 8.0 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=275 \mathrm{~mA}$ | 5 | - | - | 10 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=350 \mathrm{~mA}$ | 5 | - | - | 12 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=125 \mathrm{~mA}$ | 5 | - | - | 5.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=200 \mathrm{mAt}$ | 5 | - | - | 6.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=275 \mathrm{mAt}$ | 5 | - | - | 7.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{mAt}$ | 5 | - | - | 8.0 | V |
|  |  | ULS-2805* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=350 \mathrm{~mA}$ | 5 | - | - | 3.0 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{mAt}$ | 5 | - | - | 2.4 | V |
| D-C Forward Current Transfer Ratio | $\mathrm{h}_{\mathrm{ft}}$ | ULS2801* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=350 \mathrm{~mA}$ | 2 | 500 | - | - | - |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=350 \mathrm{~mA}$ | 2 | 1000 | - | - | - |
| Turn-On Delay | $\mathrm{t}_{\mathrm{PH}}$ | All | $+25^{\circ} \mathrm{C}$ |  | 8 | - | 250 | 1000 | ns |
| Turn-Off Delay | $\mathrm{t}_{\text {pll }}$ | All | $+25^{\circ} \mathrm{C}$ |  | 8 | - | 250 | 1000 | ns |
| Clamp Diode Leakage Current | $I_{R}$ | All |  | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | 6 | - | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {t }}$ | All |  | $\mathrm{I}_{\mathrm{f}}=350 \mathrm{mAt}$ | 7 | - | 1.7 | 2.0 | V |

*Complete part number includes a final letter to indicate package ( $H=$ ceramic/metal side-brazed, $R=$ ceramic/glass cer-DIP).
Note 1: All limits stated apply to the complete Darlington series except as specified for a single device type.
Note 2: The $I_{\text {woff }}$ current limit guarantees against partial turn-on of the output.
Note 3: The $V_{\text {wow }}$ voltage limit guarantees a minimum output sink current per the specified test conditions.
$\dagger$ Pulse Test, $\mathrm{t}_{\mathrm{p}} \leq 1 \mu \mathrm{~s}$, see graph.

## SERIES ULS-2810H AND ULS-2810R

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Temp. | Voltage/Current | Fig. | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | All |  | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}$ | 1A | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | ULS-2812* |  | $V_{C E}=50 \mathrm{~V}, V_{\mathbb{N}}=6 \mathrm{~V}$ | 1B | - | - | 500 | $\mu \mathrm{A}$ |
|  |  | ULS-2814* |  | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}, \mathrm{~V}_{\mathbb{N}}=1 \mathrm{~V}$ | 1B | - | - | 500 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {CEISAT }}$ | All | $-55^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=1100 \mu \mathrm{~A}$ | 2 | - | 1.8 | 2.1 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=850 \mu \mathrm{~A}$ | 2 | - | 1.6 | 1.8 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=550 \mu \mathrm{~A}$ | 2 | - | 1.3 | 1.5 | V |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=600 \mu \mathrm{~A}$ | 2 | - | 1.7 | 1.9 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=500 \mu \mathrm{~A}$ | 2 | - | 1.25 | 1.6 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=350 \mu \mathrm{~A}$ | 2 | - | 1.1 | 1.3 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA} \dagger, \mathrm{I}_{\mathrm{B}}=600 \mu \mathrm{~A}$ | 2 | - | 1.8 | 2.1 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{mAt}, \mathrm{I}_{\mathrm{B}}=500 \mu \mathrm{~A}$ | 2 | - | 1.6 | 1.8 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=350 \mu \mathrm{~A}$ | 2 | - | 1.3 | 1.5 | V |
| Input Current | $\mathrm{I}_{\text {INON }}$ | ULS-2812* |  | $\mathrm{V}_{\mathbb{N}}=17 \mathrm{~V}$ | 3 | 480 | 850 | 1300 | $\mu \mathrm{A}$ |
|  |  | ULS-2813* |  | $\mathrm{V}_{\text {IN }}=3.85 \mathrm{~V}$ | 3 | 650 | 930 | 1350 | $\mu \mathrm{A}$ |
|  |  | ULS-2814* |  | $\mathrm{V}_{\mathbb{N}}=5.0 \mathrm{~V}$ | 3 | 240 | 350 | 500 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathbb{N}}=12 \mathrm{~V}$ | 3 | 650 | 1000 | 1450 | $\mu \mathrm{A}$ |
|  |  | ULS-2815* |  | $\mathrm{V}_{\mathbb{1}}=3.0 \mathrm{~V}$ | 3 | - | 1500 | 2400 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {(VOFF) }}$ | All | $+125^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{C}}=500 \mu \mathrm{~A}$ | 4 | 25 | 50 | - | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\text {INON }}$ | ULS-2812* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}$ | 5 | - | - | 23.5 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{c}}=500 \mathrm{~mA}$ | 5 | - | - | 17 | V |
|  |  | ULS-2013* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=250 \mathrm{~mA}$ | 5 | - | - | 3.6 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA}$ | 5 | - | - | 3.9 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}$ | 5 | - | - | 6.0 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=250 \mathrm{~mA} \dagger$ | 5 | - | - | 2.7 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA} \dagger$ | 5 | - | - | 3.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA} \dagger$ | 5 | - | - | 3.5 | V |
|  |  | ULS-2814* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=275 \mathrm{~mA}$ | 5 | - | - | 10 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | 5 | - | - | 12 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}$ | 5 | - | - | 17 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=275 \mathrm{~mA} \dagger$ | 5 | - | - | 7.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA} \dagger$ | 5 | - | - | 8.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA} \dagger$ | 5 | - | - | 9.5 | V |
|  |  | ULS-2815* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | 5 | - | - | 3.0 | V |
|  |  |  |  | $V_{C E}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}$ | 5 | - | - | 3.5 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{mAt}$ | 5 | - | - | 2.4 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=500 \mathrm{mAt}$ | 5 | - | - | 2.6 | V |
| D-C Forward Current Transfer Ratio | $\mathrm{h}_{\mathrm{fE}}$ | ULS-2811* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}$ | 2 | 450 | - | - | - |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=500 \mathrm{~mA}$ | 2 | 900 | - | - | - |
| Turn-On Delay | $\mathrm{t}_{\text {PH }}$ | All | $+25^{\circ} \mathrm{C}$ |  | 8 | - | 250 | 1000 | ns |
| Turn-Off Delay | $\mathrm{t}_{\text {PHL }}$ | All | $+25^{\circ} \mathrm{C}$ |  | 8 | - | 250 | 1000 | ns |
| Clamp Diode Leakage Current | $I_{R}$ | All |  | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | 6 | - | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {t }}$ | All |  | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA} \dagger$ | 7 | - | 1.7 | 2.0 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{F}}=500 \mathrm{~mA} \dagger$ | 7 | - | - | 2.5 | V |

*Complete part number includes a final letter to indicate package ( $H=$ ceramic/metal side-brazed, $R=$ ceramic/glass cer-DIP).
Note 1: All limits stated apply to the complete Darlington series except as specified for a single device type.
Note 2: The $I_{\mathbb{I N O F F F}}$ current limit guarantees against partial turn-on of the output.
Note 3: The $V_{\mathbb{N}(\mathbb{N})}$ voltage limit guarantees a minimum output sink current per the specified test conditions.
$\dagger$ Pulse Test, $\mathrm{t}_{\mathrm{p}} \leq 1 \mu \mathrm{~s}$, see graph.

## SERIES ULS-2820H AND ULS-2820R

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Applicable Devices | Test Conditions |  |  | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Temp. | Voltage/Current | Fig. | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | All |  | $\mathrm{V}_{\text {CE }}=95 \mathrm{~V}$ | 1 A | - | - | 100 | $\mu \mathrm{A}$ |
|  |  | ULS-2822* |  | $\mathrm{V}_{\text {CE }}=95 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=6 \mathrm{~V}$ | 1B | - | - | 500 | $\mu \mathrm{A}$ |
|  |  | ULS-2824* | $25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=95 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=1 \mathrm{~V}$ | 1 B | - | - | 500 | $\mu \mathrm{A}$ |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\begin{aligned} & \mathrm{V}_{\text {CE }}=95 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0.5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=850 \mu \mathrm{~A} \end{aligned}$ | 1B | - | - | 500 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {CESSAT }}$ | All | $-55^{\circ} \mathrm{C}$ |  | 2 | - | 1.6 | 1.8 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=550 \mu \mathrm{~A}$ | 2 | - | 1.3 | 1.5 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=350 \mu \mathrm{~A}$ | 2 | - | 1.1 | 1.3 | V |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=500 \mu \mathrm{~A}$ | 2 | - | 1.25 | 1.6 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=350 \mu \mathrm{~A}$ | 2 | - | 1.1 | 1.3 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=250 \mu \mathrm{~A}$ | 2 | - | 0.9 | 1.1 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA} \dagger, \mathrm{I}_{\mathrm{B}}=500 \mu \mathrm{~A}$ | 2 | - | 1.6 | 1.8 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{c}}=200 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=350 \mu \mathrm{~A}$ | 2 | - | 1.3 | 1.5 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=250 \mu \mathrm{~A}$ | 2 | - | 1.1 | 1.3 | V |
| Input Current | $\mathrm{I}_{\text {(NON) }}$ | ULS-2822* |  | $\mathrm{V}_{\mathbb{N}}=17 \mathrm{~V}$ | 3 | 480 | 850 | 1300 | $\mu \mathrm{A}$ |
|  |  | ULS-2823* |  | $\mathrm{V}_{\text {IN }}=3.85 \mathrm{~V}$ | 3 | 650 | 930 | 1350 | $\mu \mathrm{A}$ |
|  |  | ULS-2824* |  | $V_{\mathbb{N}}=5.0 \mathrm{~V}$ | 3 | 240 | 350 | 500 | $\mu \mathrm{A}$ |
|  |  |  |  | $V_{\mathbb{N}}=12 \mathrm{~V}$ | 3 | 650 | 1000 | 1450 | $\mu \mathrm{A}$ |
|  |  | ULS-2825* |  | $\begin{aligned} & V_{\mathbb{N}}=12 \mathrm{~V} \\ & V_{\mathbb{N}}=3.0 \mathrm{~V} \end{aligned}$ | 3 | - | 1500 | 2400 | $\mu \mathrm{A}$ |
|  | $I_{\text {(VOFF) }}$ | All | $+125^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{C}}=500 \mu \mathrm{~A}$ | 4 | 20 | 50 | - | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\text {IVION }}$ | ULS-2822* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA}$ | 5 | - | - | 18 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA}$ | 5 | - | - | 13 | V |
|  |  | ULS-2823* | $-55^{\circ} \mathrm{C}$ | $\frac{V_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}}{\mathrm{~V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=250 \mathrm{~mA}}$ | 5 | - | - | 3.3 | V |
|  |  |  |  |  | 5 | - | - | 3.6 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA}$ | 5 | - | - | 3.9 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA} \dagger$ | 5 | - | - | 2.4 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=250 \mathrm{~mA} \dagger$ | 5 | - | - | 2.7 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=300 \mathrm{~mA} \dagger$ | 5 | - | - | 3.0 | V |
|  |  | ULS-2824* | $-55^{\circ} \mathrm{C}$ | $V_{C E}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=125 \mathrm{~mA}$ | 5 | - | - | 6.0 | V |
|  |  |  |  | $V_{C E}=2.0 \mathrm{~V}, I_{\mathrm{C}}=200 \mathrm{~mA}$ | 5 | - | - | 8.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=275 \mathrm{~mA}$ | 5 | - | - | 10 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | 5 | - | - | 12 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=125 \mathrm{~mA}$ | 5 | - | - | 5.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA} \dagger$ | 5 | - | - | 6.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=275 \mathrm{~mA} \dagger$ | 5 | - | - | 7.0 | V |
|  |  |  |  | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA} \dagger$ | 5 | - | - | 8.0 | V |
|  |  | ULS-2825* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | 5 | - | - | 3.0 | V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $V_{C E}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA} \dagger$ | 5 | - | - | 2.4 | V |
| D-C Forward Current Transfer Ratio | $\mathrm{h}_{\mathrm{FE}}$ | ULS2821* | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | 2 | 500 | - | - | - |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {CE }}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}$ | 2 | 1000 | - | - | - |
| Turn-On Delay | $\mathrm{t}_{\text {PLH }}$ | All | $+25^{\circ} \mathrm{C}$ |  | 8 | - | 250 | 1000 | ns |
| Turn-Off Delay | $\mathrm{t}_{\text {PHL }}$ | All | $+25^{\circ} \mathrm{C}$ |  | 8 | - | 250 | 1000 | ns |
| Clamp Diode Leakage Current | $I_{R}$ | All |  | $\mathrm{V}_{\mathrm{R}}=95 \mathrm{~V}$ | 6 | - | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {f }}$ | All |  | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA} \dagger$ | 7 | - | 1.7 | 2.0 | V |

*Complete part number includes a final letter to indicate package ( $H=$ ceramic/metal side-brazed, $R=$ ceramic/glass cer-DIP).
Note 1: All limits stated apply to the complete Darlington series except as specified for a single device type.
Note 2: The $\mathrm{I}_{\text {INoff }}$ current limit guarantees against partial turn-on of the output.
Note 3: The $V_{\text {Inoon }}$ voltage limit guarantees a minimum output sink current per the specified test conditions.
$\dagger$ Pulse Test, $\mathrm{t}_{\mathrm{p}} \leq 1 \mu \mathrm{~s}$, see graph.

## TEST FIGURES



FIGURE 1A


FIGURE 3


FIGURE 1B


FIGURE 4


FIGURE 5


FIGURE 6


FIGURE 7

|  | $V_{\text {in }}$ |
| :--- | ---: |
| ULS-28X1* | 3.5 V |
| ULS-28X2* | 13 V |
| ULS-28X3* | 3.5 V |
| ULS-28X4* | 12 V |
| ULS-28×5* | 3.5 V |



Dwg. No. A-13,273

Dwg. No. A-13,272
FIGURE 8

COLLECTOR CURRENT
AS A FUNCTION OF SATURATION VOLTAGE


COLLECTOR-EMITTER SATURATION VOLTAGE IN VOLTS

COLLECTOR CURRENT AS A FUNCTION OF INPUT CURRENT


Dwg. No. A-10,872B

## SERIES ULS-2800H



PEAK COLLECTOR CURRENT
AS A FUNCTION OF DUTY CYCLE AT $+100^{\circ} \mathrm{C}$


PEAK COLLECTOR CURRENT
AS A FUNCTION OF DUTY CYCLE AT $+75^{\circ} \mathrm{C}$


PEAK COLLECTOR CURRENT AS A FUNCTION OF DUTY CYCLE AT $+125^{\circ} \mathrm{C}$

$X=$ digit to identify specific device. Specification or limit shown
applies to family of devices with remaining digits as shown.

## SERIES ULS-2800R

PEAK COLLECTOR CURRENT
AS A FUNCTION OF DUTY CYCLE AT $+50^{\circ} \mathrm{C}$


PEAK COLLECTOR CURRENT AS A FUNCTION OF DUTY CYCLE AT $+100^{\circ} \mathrm{C}$


PEAK COLLECTOR CURRENT AS A FUNCTION OF DUTY CYCLE AT $+75^{\circ} \mathrm{C}$


PEAK COLLECTOR CURRENT AS A FUNCTION OF DUTY CYCLE AT $+125^{\circ} \mathrm{C}$

$X=$ digit to identify specific device. Specification or limit shown applies to family of devices with remaining digits as shown.

## INPUT CURRENT AS A FUNCTION OF INPUT VOLTAGE

ULS-28X2


ULS-28X3


ULS-28X5


Dwg. No. A-10,874A
$X=$ digit to identify specific device. Specification or limit shown applies to family of devices with remaining digits as shown.

# UDS-2933H AND UDS-2934H HERMETIC 3-CHANNEL HALF-BRIDGE MOTOR DRIVERS MIL-STD-883 Compliant 

## FEATURES

- Output Currents to 1 A
- Output Voltage to 30 V
- Low Output-Saturation Voltage
- Transient-Protected Outputs
- Tri-State Outputs
- TTL or CMOS Compatible Inputs
- High-Reliability Screening to MIL-STD-883, Class B

Developed for use in 3-phase brushless dc motor applications, the UDS-2933H and UDS2934H half-bridge drivers provide output capabilities to 0.6 A and 30 V . Saturated drivers provide for low output voltage drops at maximum rated current.
The two devices differ only in input logic and supply levels: the UDS-2933H is compatible with TTL and 5 V CMOS; the UDS-2934H is used with 12 V CMOS. An ENABLE input controls the source drivers and can be used for PWM operation. The chopper drive mode is characterized by low load power dissipation levels and maximum efficiency. Both ground clamp and flyback diodes for each output are provided.

Under normal operating conditions, the UDS2933H and UDS-2934H will drive one pair of motor windings ( 1 source and 1 sink on) continuously at 250 mA and an ambient temperature of $+98^{\circ} \mathrm{C}$ or $+73^{\circ} \mathrm{C}$ respectively.
Both devices are supplied in glass/metal sidebrazed 16 -pin hermetic packages conforming to the dimensional requirements of MIL-M-38510. They are rated for operation over a temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. Monolithic construction enables cost-effective and reliable systems


Dwg. No. A-13,059

design. Reverse-bias burn-in and 100\% highreliability screening to MIL-STD-883, Class B, are standard.

## ABSOLUTE MAXIMUM RATINGS at $+25^{\circ} \mathrm{C}$ Free-Air Temperature

Motor Supply Voltage Range, $\mathrm{V}_{\text {BB }} \ldots \ldots \ldots \ldots \ldots 30 \mathrm{~V}$ Logic Supply Voltage Range, Vcc (UDS-2933H) .................. 4.5 V to 7.0 V
(UDS-2934H) ..................... . 10 V to 15 V


Package Power Dissipation, $P_{D} \ldots \ldots \ldots$. . See Graph Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

[^67]

## ALLOWABLE PACKAGE POWER DISSIPATION

 AS A FUNCTION OF TEMPERATURE

TRUTH TABLE

| Sink Driver <br> Input | Source Driver <br> Input | Enable <br> Input | Output |
| :--- | :--- | :--- | :--- |
| Low | Low | Low | High |
| Low | High | Low | Open |
| High | Low | Low | Disallowed |
| High | High | Any | Low |
| High | Any | High | Low |
| Low | Any | High | Open |

ELECTRICAL CHARACTERISTICS at $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=30 \mathrm{~V}, \mathrm{~V}_{\mathrm{cc}}=5 \mathrm{~V}$ (UDS-2933H) or $\mathrm{V}_{\mathrm{cc}}=12 \mathrm{~V}$ (UDS-2934H)

| Characteristic | Symbol | Applicable Devices* | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {CEX }}$ | All | All Drivers OFF, $\mathrm{V}_{\text {Out }}=0 \mathrm{~V}$ | - | -5.0 | -500 | $\mu \mathrm{A}$ |
|  |  |  | All Drivers OFF, $\mathrm{V}_{\text {Out }}=30 \mathrm{~V}$ | - | 5.0 | 500 | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $V_{\text {CEISAT }}$ | All | $\mathrm{I}_{\text {Out }}=-100 \mathrm{~mA}$ | - | - | 1.1 | V |
|  |  |  | $\mathrm{I}_{\text {Out }}=100 \mathrm{~mA}$ | - | - | 0.2 | V |
|  |  |  | $\mathrm{I}_{\text {Out }}=-250 \mathrm{~mA}$ | - | - | 1.2 | V |
|  |  |  | $\mathrm{I}_{\text {OUT }}=250 \mathrm{~mA}$ | - | - | 0.3 | V |
|  |  |  | $\mathrm{l}_{\text {Out }}=-500 \mathrm{~mA}$ | - | - | 1.5 | V |
|  |  |  | $\mathrm{I}_{\text {OUT }}=500 \mathrm{~mA}$ | - | - | 0.6 | V |
| Motor Supply Current | $I_{\text {B }}$ | All | All Drivers OFF | - | 50 | 200 | $\mu \mathrm{A}$ |
|  |  |  | 1 Source + 1 Sink ON, No Loads | - | 1.0 | 1.3 | mA |
| Clamp Diode Forward Voltage | $\mathrm{V}_{\mathrm{F}}$ | All | $\mathrm{I}_{\mathrm{F}}=500 \mathrm{~mA}$ | - | 1.3 | 2.0 | V |
| Logic Input Voltage | $\mathrm{V}_{\mathrm{N}_{(1)}}$ | 2933H |  | 2.4 | - | - | V |
|  |  | 2934H |  | 8.0 | - | - | V |
|  | $\mathrm{V}_{\text {IN(0) }}$ | 2933H |  | - | - | 0.4 | V |
|  |  | 2934H |  | - | - | 4.0 | V |
| Logic Input Current | $\mathrm{I}_{\text {W(1) }}$ | 2933H | $\mathrm{V}_{\text {IV }}=2.4 \mathrm{~V}$ | - | $<1.0$ | 10 | $\mu \mathrm{A}$ |
|  |  | 2934H | $\mathrm{V}_{\text {IV }}=8.0 \mathrm{~V}$ | - | <1.0 | 10 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {IN0) }}$ | All | $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ | - | -50 | -300 | $\mu \mathrm{A}$ |
| Logic Supply Current | $\mathrm{I}_{\text {c }}$ | All | All Drivers OFF | - | 3.0 | 6.0 | mA |
|  |  |  | 1 Source + 1 Sink 0N | - | 30 | 40 | mA |
| Output Rise Time$\text { at } T_{A}=+25^{\circ} \mathrm{C}$ | $\mathrm{t}_{\mathrm{t}}$ | All | $\mathrm{I}_{\text {OUT }}=-500 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=20 \mathrm{~V}$ | - | 250 | - | ns |
|  |  |  | $\mathrm{I}_{\text {OUT }}=500 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=20 \mathrm{~V}$ | - | 150 | - | ns |
| Output Fall Time <br> at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | $\mathrm{t}_{\mathrm{t}}$ | All | $\mathrm{I}_{\text {OUT }}=-500 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=20 \mathrm{~V}$ | - | 500 | - | ns |
|  |  |  | $\mathrm{I}_{\text {OUT }}=500 \mathrm{~mA}, \mathrm{~V}_{\text {BB }}=20 \mathrm{~V}$ | - | 30 | - | ns |

NOTES: 1. Each driver is tested separately.
2. Positive (negative) current is defined as going into (coming out of) the specified device pin.
*Complete part number includes prefix UDS-

TYPICAL COMMUTATION SEQUENCE

| Drivers | Motor | Elec. <br> ON |
| :---: | :---: | :---: |
| $1+4$ | Current | Degrees |
| $1+6$ | AB | 0 |
| $3+6$ | -CA | 60 |
| $3+2$ | BC | 120 |
| $5+2$ | -AB | 180 |
| $5+4$ | CA | 240 |

*ENABLE input must be low; Source drivers are turned ON with a logic low, sink drivers are turned ON with a logic high.


# SERIES UDS-2980H AND UDS-2980R HIGH-VOLTAGE, HIGH-CURRENT SOURCE DRIVERS MIL-STD-883 Compliant 

## features

- TTL, DTL, PMOS, or CMOS Compatible Inputs
- 500 mA Output Source Current Capability
- Transient-Protected Outputs
- High-Reliability Screening to MLL-STD-883, Class B
- Operating Temperature $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

SERIES UDS-2980H and UDS-2980R hermetically sealed source drivers link standard lowpower digital logic and relays, solenoids, stepping motors, LEDs, and lamps in applications requiring separate logic and load grounds, load supply voltages to +80 V , and load currents to 500 mA .
Types UDS-2981H/R and UDS-2983H/R are intended for use with 5 V logic systems (TTL, Schottky TTL, DTL and 5 V CMOS). UDS-2982H/R and UDS-2984H/R integrated circuits are intended for MOS interface (PMOS and CMOS) operating from supply voltages of from 6 to 16 V .
Types UDS-2981H/R and UDS-2982H/R will withstand an output OFF voltage of 50 V . UDS$2983 \mathrm{H} / \mathrm{R}$ and UDS-2984H/R drivers will withstand a maximum output OFF voltage of 80 V .
Under normal operating conditions, the devices will sustain 50 mA continuously on each of the eight outputs at an ambient temperature of $+85^{\circ} \mathrm{C}$ and with a supply voltage of 15 V . All types include input current-limiting resistors and output transientsuppression diodes. In all cases, outputs are switched ON by an active high input level.


Dwg. No. A-10.243

Note that the maximum current rating may not be obtained at $-55^{\circ} \mathrm{C}$ because of reduced beta, or at $+125^{\circ} \mathrm{C}$ because of package power limitations.
Series UDS-2980H drivers are furnished in 18 -pin ceramic/metal (side-brazed) hermetic dual in-line packages. Series UDS-2980R drivers are supplied in ceramic/glass (cer-DIP) hermetic packages. Both are processed to the requirements of MIL-STD-883, Class B.
The same circuits are also available in 18 -pin plastic dual in-line packages (Series UDN-2980A) for operation over a limited temperature range, or where higher package power dissipation is needed.

| Device |  |  |  |
| :--- | :---: | :---: | :---: |
| Type | $V_{\text {Cemax) }}$ | $V_{\text {inmax }}$ | Applications |
| UDS-2981H/R | 50 V | 15 V | $\Pi \mathrm{TL}$ DTL, 5 V CMOS |
| UDS-2982H/R | 50 V | 30 V | 6 -15V CMOS/PMOS |
| UDS-2983H $/ R$ | 80 V | 15 V | $\Pi L$, DTL, 5 V CMOS |
| UDS-2984H/R | 80 V | 30 V | 6 -15VCMOS/PMOS |



## ABSOLUTE MAXIMUM RATINGS

 at $+25^{\circ} \mathrm{C}$ Free-Air TemperatureOutput Voltage Range, $V_{C E}$
(UDS-2981 and UDS-2982H/R) ....... +5 V to +50 V
(UDS-2983 and UDS-2984H/R) . ..... +35 V to +80 V
Input Voltage, $\mathrm{V}_{\mathbb{N}}$
(UDS-2981 and UDS-2983H/R) . . . . . . . . . . . . . +15 V
(UDS-2982 and UDS-2984H/R) . . . . . . . . . . . . +30 V
Output Current, I Iout $^{\text {. . . . . . . . . . . . . . . . . . . . . . . }}-500 \mathrm{~mA}$
Ground Terminal Current, $I_{\text {GNo }}$. . . . . . . . . . . . . . . . . . . . 3.0 A
Power Dissipation, $P_{D}$
(any one driver)
1.1 W
(total package) . . . . . . . . . . . . . . . . . . . . . . See Graph
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots \ldots . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE


Dwg. No. A-10.879A

ELECTRICAL CHARACTERISTICS from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (unless otherwise specified)

| Characteristic | Symbol | Applicable Devices $\dagger$ | Temp. | Test Conditions | Fig. | Limit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Maximum Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | UDS-2981/82 |  | $\mathrm{V}_{\text {IN }}=0.25 \mathrm{~V}^{*}, \mathrm{~V}_{\mathrm{S}}=50 \mathrm{~V}$ | 1 | $200 \mu \mathrm{~A}$ |
|  |  | UDS-2983/84 |  | $\mathrm{V}_{\text {IN }}=0.25 \mathrm{~V}^{*}, \mathrm{~V}_{\mathrm{S}}=80 \mathrm{~V}$ | 1 | $200 \mu \mathrm{~A}$ |
| Maximum <br> Collector-Emitter <br> Saturation Voltage | $V_{\text {CEISAT) }}$ | UDS-2981/83 | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-100 \mathrm{~mA}$ | 2 | 2.0 V |
|  |  |  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-200 \mathrm{~mA}$ | 2 | 2.1 V |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-350 \mathrm{~mA}$ | 2 | 2.0 V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {W }}=2.4 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-100 \mathrm{~mA}$ | 2 | 1.8 V |
|  |  |  |  | $\mathrm{V}_{\mathbb{T}}=2.4 \mathrm{~V}, \mathrm{l}_{\text {out }}=-200 \mathrm{~mA} *$ | 2 | 1.9 V |
|  |  | UDS-2982/84 | $-55^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathbb{N}}=5.0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-100 \mathrm{~mA}$ | 2 | 2.0 V |
|  |  |  |  | $\mathrm{V}_{\text {IN }}=5.0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-200 \mathrm{~mA}$ | 2 | 2.1 V |
|  |  |  | $+25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathbb{N}}=5.0 \mathrm{~V}$, $\mathrm{l}_{\text {OUT }}=-350 \mathrm{~mA}$ | 2 | 2.0 V |
|  |  |  | $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {IN }}=5.0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-100 \mathrm{~mA}$ | 2 | 1.8 V |
|  |  |  |  | $\mathrm{V}_{\text {IV }}=5.0 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=-200 \mathrm{~mA}^{* *}$ | 2 | 1.9 V |
| Maximum Input Current | $\mathrm{I}_{\text {INON }}$ | All |  | $\mathrm{V}_{\mathbb{1}}=2.4 \mathrm{~V}$ | 3 | $295 \mu \mathrm{~A}$ |
|  |  |  |  | $\mathrm{V}_{\mathbb{N}}=3.85 \mathrm{~V}$ | 3 | $600 \mu \mathrm{~A}$ |
|  |  |  |  | $\mathrm{V}_{\mathbb{N}}=12 \mathrm{~V}$ | 3 | 2.3 mA |
|  | $I_{\text {w(0FF) }}$ | UDS-2981/82 |  | $\mathrm{V}_{\text {IV }}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=50 \mathrm{~V}$ | 3 | $10 \mu \mathrm{~A}$ |
|  |  | UDS-2983/84 |  | $V_{\text {IN }}=0 \mathrm{~V}, \mathrm{~V}_{\text {S }}=80 \mathrm{~V}$ | 3 | $10 \mu \mathrm{~A}$ |
| Minimum Output Source Current | $\mathrm{I}_{\text {OUT }}$ | UDS-2981/83 |  | $\mathrm{V}_{\mathbb{W}}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {CE }}=2.2 \mathrm{~V}$ | 2 | $-200 \mathrm{~mA}$ |
|  |  | UDS-2982/84 |  | $\mathrm{V}_{\mathbb{N}}=5.0 \mathrm{~V}, \mathrm{~V}_{\text {CE }}=2.2 \mathrm{~V}$ | 2 | $-200 \mathrm{~mA}$ |
| Maximum Supply Current (Outputs Open) | $I_{s}$ | UDS-2981 | $+25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathbb{N}}=2.4 \mathrm{~V}^{*}, \mathrm{~V}_{\mathrm{S}}=50 \mathrm{~V}$ | 4 | 10 mA |
|  |  | UDS-2982 |  | $\mathrm{V}_{\mathbb{N}}=5.0 \mathrm{~V}^{*}, \mathrm{~V}_{\mathrm{S}}=50 \mathrm{~V}$ | 4 | 10 mA |
|  |  | UDS-2983 |  | $\mathrm{V}_{\mathbb{N}}=2.4 \mathrm{~V}^{*}, \mathrm{~V}_{\mathrm{S}}=80 \mathrm{~V}$ | 4 | 10 mA |
|  |  | UDS-2984 |  | $\mathrm{V}_{\mathbb{N}}=5.0 \mathrm{~V}^{*}, \mathrm{~V}_{\mathrm{S}}=80 \mathrm{~V}$ | 4 | 10 mA |
| Maximum Turn-ON Delay Time | $\mathrm{t}_{\text {PHL }}$ | UDS-2981/82 | $+25^{\circ} \mathrm{C}$ | $V_{S}=35 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=175 \Omega$ | 7 | $2.0 \mu \mathrm{~s}$ |
|  |  | UDS-2983/84 |  | $\mathrm{V}_{S}=50 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=250 \Omega$ | 7 | $2.0 \mu \mathrm{~s}$ |
| Maximum Turn-0FF Delay Time | $\mathrm{t}_{\text {pLH }}$ | UDS-2981/82 | $+25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{S}}=35 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=175 \Omega$ | 7 | $10 \mu \mathrm{~s}$ |
|  |  | UDS-2983/84 |  | $V_{S}=50 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=250 \Omega$ | 7 | $10 \mu \mathrm{~s}$ |
| Maximum Clamp Diode Leakage Current | $I_{\text {R }}$ | UDS-2981/82 |  | $\mathrm{V}_{\mathrm{S}}=50 \mathrm{~V}$ (All Inputs $\mathrm{V}_{\mathbb{N}}=0.25 \mathrm{~V}$ ) | 5 | $50 \mu \mathrm{~A}$ |
|  |  | UDS-2983/84 |  | $\mathrm{V}_{\mathrm{S}}=80 \mathrm{~V}$ (All Inputs $\mathrm{V}_{\mathrm{N}}=0.25 \mathrm{~V}$ ) | 5 | $50 \mu \mathrm{~A}$ |
| Maximum Clamp Diode Forward Voltage | $V_{F}$ | ALL |  | $\mathrm{I}_{\mathrm{F}}=200 \mathrm{~mA}$ | 6 | 1.75 V |

[^68]
## TEST FIGURES



Figure 1


Figure 4


Figure 2



Figure 3


Figure 5


Figure 7

## ALLOWABLE PEAK COLLECTOR CURRENT AS A FUNCTION OF DUTY CYCLE <br> SERIES UDS-2980H

UDS-2981/82H


ALL DEVICES


UDS-2983/84H


UDS-2981/82H


ALL DEVICES


Dwg. No. A-11,080B
UDS-2983/84H


## ALLOWABLE PEAK COLLECTOR CURRENT AS A FUNCTION OF DUTY CYCLE SERIES UDS-2980R

UDS-2981/82R


Dwg. No. A-12,401
ALL DEVICES


Dwg. No. A-12,403
UDS-2983/84R


UDS-2981/82R


ALL DEVICES


UDS-2983/84R


## SERIES UDS-3610H DUAL 2-INPUT PERIPHERAL/POWER DRIVERS

## FEATURES

- Four Logic Types
- DTL/TTL/PMOS/CMOS Compatible Inputs
- Low Input Current
- Standoff Voltage of 80 V
- Hermetically Sealed Package
- High-Reliability Screening

incandescent lamps, light-emitting diodes, memories, and heaters.
With appropriate external diode transient suppression, Series UDS-3610H drivers can also be used with inductive loads such as relays, solenoids, and stepping motors. Similar devices with integral transient suppression are in Series UDS-5710H.


## ABSOLUTE MAXIMUM RATINGS

| Supply Voltage, V ${ }_{\text {cc }}$ | V |
| :---: | :---: |
| Input Voltage, $\mathrm{V}_{\text {in }}$ | 30 V |
| Output Off-State Voltage, $\mathrm{V}_{\text {off }}$ | 80 V |
| Output On-State Sink Current, $\mathrm{I}_{\text {on }}$ | 600 mA |
| Power Dissipation, $\mathrm{P}_{\mathrm{D}}$ (One Output) | 1.0 W |
| (Total Package) | See Graph |
| Operating Temperature Range, $\mathrm{T}_{\mathrm{A}}$ | O $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range, $T_{S}$ | $0+150^{\circ} \mathrm{C}$ |

## ALLOWABLE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE



RECOMMENDED OPERATING CONDITIONS

|  | Min. | Nom. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\text {cc }}$ ) | 4.5 | 5.0 | 5.5 | V |
| Operating Temperature Range | -55 | +25 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Current into any output (ON state) | - | - | 300 | mA |

ELECTRICAL CHARACTERISTICS over operating temperature range, unless otherwise noted

| Characteristic | Symbol | Test Conditions |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $V_{c c}$ | Driven Input | Other Input | Min. | Typ. | Max. | Units |  |
| "1" Input Voltage | $V_{\text {IN(1) }}$ | Min. | - | - | 2.0 | - | - | V | - |
| "0" Input Voltage | $\mathrm{V}_{\text {IN(0) }}$ | Min. | - | - | - | - | 0.8 | V | - |
| " 0 " Input Current | $I_{\text {INO) }}$ | Max. | 0.4 V | 30 V | - | -50 | -100 | $\mu \mathrm{A}$ | 2 |
| "1" Input Current | $\mathrm{I}_{\text {(N(1) }}$ | Max. | 30 V | 0 V | - | - | 10 | $\mu \mathrm{A}$ | 2 |
| Input Clamp Voltage | $V$ | Min. | - 12 mA | - | - | - | -1.5 | $V$ | - |

SWITCHING CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$

| Characteristic | Symbol | Test Conditions | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Units |  |
| Turn-on Delay Time | $\mathrm{t}_{\mathrm{pd} 0}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=70 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=465 \Omega(10 \mathrm{~W}) \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ | - | 200 | 500 | ns | 3 |
| Turn-off Delay Time | $\mathrm{t}_{\mathrm{pd} 1}$ | $\begin{aligned} & V_{S}=70 \mathrm{~V}, R_{L}=465 \Omega(10 \mathrm{~W}) \\ & C_{L}=15 \mathrm{pF} \end{aligned}$ | - | 300 | 750 | ns | 3 |

NOTES:

1. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Each input tested separately.
3. Voltage values shown in the test circuit waveforms are with respect to network ground terminal.
4. Capacitance values specified include probe and test fixture capacitance.

INPUT PULSE CHARACTERISTICS

| $V_{\text {N(0) }}=0 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{t}} \leq 7 \mathrm{~ns}$ | $\mathrm{t}_{\mathrm{p}}=1 \mu \mathrm{~s}$ |
| ---: | :--- | ---: |
| $\mathrm{~V}_{\text {W(I) }}=3.5 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{t}} \leq 14 \mathrm{~ns}$ | $\operatorname{PRR}=500 \mathrm{kHz}$ |

# UDS-3611H Dual AND Driver 



ELECTRICAL CHARACTERISTICS over operating temperature range, unless otherwise noted

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $\mathrm{V}_{\mathrm{cc}}$ | Driven Input | Other <br> Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | $\mathrm{l}_{\text {Off }}$ | - | Min. | 2.0 V | 2.0 V | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
|  |  | - | Open | 2.0 V | 2.0 V | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
| "0" Output Voltage | $\mathrm{V}_{\text {oN }}$ | - | Min. | 0.8 V | $\mathrm{V}_{\text {c }}$ | 150 mA | - | 0.4 | 0.5 | V | - |
|  |  | - | Min. | 0.8 V | $\mathrm{V}_{\text {c }}$ | 300 mA | - | 0.6 | 0.8 | $V$ | - |
| "1" Level Supply Current | $\mathrm{I}_{\text {c(1) }}$ | Nom. | Max. | 5.0 V | 5.0 V | - | - | 8.0 | 12 | mA | 1,2 |
| " 0 " Level Supply Current | $I_{\text {cc(0) }}$ | Nom. | Max. | OV | OV | - | - | 35 | 49 | mA | 1,2 |



NOTES:

1. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Per package.
3. Capacitance values specified include probe and test fixture capacitance.

## UDS-3612H Dual NAND Driver



ELECTRICAL CHARACTERISTICS over operating temperature range, unless otherwise noted

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $V_{c c}$ | Driven Input | Other <br> Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | $\mathrm{l}_{\text {OfF }}$ | - | Min. | 0.8 V | $V_{c c}$ | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
|  |  | - | Open | 0.8 V | $V_{c c}$ | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
| "0" Output Voltage | $\mathrm{V}_{\text {ON }}$ | - | Min. | 2.0 V | 2.0 V | 150 mA | - | 0.4 | 0.5 | V | - |
|  |  | - | Min. | 2.0 V | 2.0 V | 300 mA | - | 0.6 | 0.8 | $V$ | - |
| "1" Level Supply Current | $I_{\text {ccal }}$ | Nom. | Max. | 0 V | 0 V | - | - | 12 | 15 | mA | 1,2 |
| "0" Level Supply Current | $I_{\text {cc(0) }}$ | Nom. | Max. | 5.0 V | 5.0 V | - | - | 40 | 53 | mA | 1,2 |



NOTES:

1. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Per package.
3. Capacitance values specified include probe and test fixture capacitance.

## UDS-3613H <br> Dual OR Driver



ELECTRICAL CHARACTERISTICS over operating temperature range, unless otherwise noted

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $V_{c c}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | $\mathrm{I}_{\text {Off }}$ | - | Min. | 2.0 V | OV | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
|  |  | - | Open | 2.0 V | 0 V | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
| "0" Output Voltage | $\mathrm{V}_{\text {oN }}$ | - | Min. | 0.8 V | 0.8 V | 150 mA | - | 0.4 | 0.5 | V | - |
|  |  | - | Min. | 0.8 V | 0.8 V | 300 mA | - | 0.6 | 0.8 | $V$ | - |
| "1" Level Supply Current | $\mathrm{I}_{\text {cc(1) }}$ | Nom. | Max. | 5.0 V | 5.0 V | - | - | 8.0 | 13 | mA | 1,2 |
| " 0 " Level Supply Current | $\mathrm{I}_{\text {cc(0) }}$ | Nom. | Max. | 0 V | 0 V | - | - | 36 | 50 | mA | 1,2 |



NOTES:

1. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Per package.
3. Capacitance values specified include probe and test fixture capacitance.

## UDS-3614H Dual NOR Driver



## ELECTRICAL CHARACTERISTICS over operating temperature range, unless otherwise noted

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $\mathrm{V}_{\mathrm{cc}}$ | Driven Input | Other <br> Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | $\mathrm{l}_{\text {OfF }}$ | - | Min. | 0.8 V | 0.8 V | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
|  |  | - | Open | 0.8 V | 0.8 V | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
| "0" Output Voltage | $\mathrm{V}_{\text {oN }}$ | - | Min. | 2.0 V | 0 V | 150 mA | - | 0.4 | 0.5 | V | - |
|  |  | - | Min. | 2.0 V | 0 V | 300 mA | - | 0.6 | 0.8 | V | - |
| "1" Level Supply Current | $\mathrm{I}_{\text {cc(1) }}$ | Nom. | Max. | 0 V | 0 V | - | - | 12 | 15 | mA | 1,2 |
| " 0 " Level Supply Current | $\mathrm{I}_{\text {c(0) }}$ | Nom. | Max. | 5.0 V | 5.0 V | - | - | 40 | 50 | mA | 1,2 |



## NOTES:

1. Typical values are at $\mathrm{V}_{c \mathrm{C}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Per package.
3. Capacitance values specified include probe and test fixture capacitance.

# UCS-4401H AND UCS-4801H HERMETIC BiMOS LATCHED DRIVERS <br> MIL-STD-883 Compliant 

## FEATURES

- High-Voltage, High-Current Outputs
- Output Transient Protection
- CMOS, PMOS, NMOS, TTL Compatible
- Internal Pull-Down Resistors
- Low-Power CMOS Latches
- High-Reliability Screening to MIL-STD-883, Class B

HIGH-VOLTAGE, HIGH-CURRENT interface for military, aerospace and related applications is supplied by these latched drivers. Type UCS-4401H contains four pairs of latches and drivers; Type UCS-4801H has eight pairs of latches and drivers.

The integrated circuits' CMOS inputs work with standard CMOS, PMOS and NMOS logic levels and (with appropriate pull-up resistors) with TTL or DTL circuits. The bipolar open-collector outputs can be used with relays, solenoids, motors, LED or incandescent displays, and other high-power loads.

The output transistors can sink 500 mA and will withstand a $V_{\text {CE }}$ of 50 V in the off state. Outputs can be paralleled for higher current capability. Because of limitations on package power dissipation, simultaneous operation of all drivers at maximum rated current can only be accomplished with a reduction of duty cycle.
Type UCS- 4401 H , the four-latch device, is furnished in a standard 14-pin side-brazed hermetic package. Type UCS -4801 H , the eight-latch device, is furnished in a 22-pin side-brazed hermetic package with row centers 0.400 -inch ( 10.16 mm ) apart.

Monolithic construction enables cost-effective and reliable systems design. Reverse-bias burn-in and $100 \%$ high-reliability screening to MIL-STD883 , Class B are standard.


Dwg. No. A-10,499B
UCS-4401H


UCS-4801H

## ABSOLUTE MAXIMUM RATINGS

| Output Voltage, $\mathrm{V}_{\text {CE }}$ | 50 V |
| :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\text {Do }}$ | 18 V |
| Input Voltage Range, $\mathrm{V}_{\mathrm{N}}$ | -0.3 V to $\mathrm{V}_{\text {Do }}+0.3 \mathrm{~V}$ |
| Continuous Collector Current, $I_{c}$ | 500 mA |
| Package Power Dissipation, $\mathrm{P}_{0}$ | See Graph |
| Operating Ambient Temperature Range, $\mathrm{T}_{\mathrm{A}}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range, $\mathrm{T}_{\mathrm{s}}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

CAUTION: Sprague CMOS devices have input static protection but are susceptible to damage when exposed to extremely high static electrical charges.

TYPICAL INPUT CIRCUIT


## allowable average package power dissipation as a function of temperature



ELECTRICAL CHARACTERISTICS at $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{D D}=5 \mathrm{~V}$ (unless otherwise specified)

| Characteristic | Symbol | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}$ | - | - | 50 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $\mathrm{V}_{\text {CESSAT }}$ | $\mathrm{I}_{\mathrm{c}}=100 \mathrm{~mA}$ | - | 0.9 | 1.1 | V |
|  |  | $\mathrm{I}_{\mathrm{c}}=200 \mathrm{~mA}$ | - | 1.1 | 1.3 | V |
|  |  | $\mathrm{I}_{\mathrm{c}}=350 \mathrm{~mA}, \mathrm{~V}_{\mathrm{DO}}=7.0 \mathrm{~V}$ | - | 1.3 | 1.6 | V |
| Input Voltage | $\mathrm{V}_{\text {w(0) }}$ |  | - | - | 1.0 | V |
|  | $V_{\text {w(1) }}$ | $\mathrm{V}_{00}=15 \mathrm{~V}$ | 13.5 | - | - | V |
|  |  | $\mathrm{V}_{00}=10 \mathrm{~V}$ | 8.5 | - | - | V |
|  |  | $\mathrm{V}_{\text {OD }}=5.0 \mathrm{~V}$ (See note) | 3.5 | - | - | V |
| Input Resistance | $\mathrm{R}_{\mathrm{w}}$ | $\mathrm{V}_{00}=15 \mathrm{~V}$ | 50 | 200 | - | k $\Omega$ |
|  |  | $V_{00}=10 \mathrm{~V}$ | 50 | 300 | - | $\mathrm{k} \Omega$ |
|  |  | $\mathrm{V}_{\text {Do }}=5.0 \mathrm{~V}$ | 50 | 600 | - | $\mathrm{k} \Omega$ |
| Supply Current | $\begin{aligned} & \mathrm{I}_{\text {oooon }} \\ & \text { ( } \begin{array}{l} \text { (afch } \\ \text { stage) } \end{array} \end{aligned}$ | $\mathrm{V}_{\text {DO }}=15 \mathrm{~V}$, Outputs Open | - | 1.0 | 2.0 | mA |
|  |  | $\mathrm{V}_{\text {Do }}=10 \mathrm{~V}$, Outputs Open | - | 0.9 | 1.7 | mA |
|  |  | $\mathrm{V}_{\text {DO }}=5.0 \mathrm{~V}$, Outputs Open | - | 0.7 | 1.0 | mA |
|  | loooff | All Drivers OFF, $\mathrm{V}_{\mathbb{W}}=0 \mathrm{~V}$ | - | 50 | 100 | $\mu \mathrm{A}$ |
|  |  | All Drivers 0FF, $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}, \mathrm{~V}_{00}=15 \mathrm{~V}$ | - | - | 200 | $\mu \mathrm{A}$ |
| Clamp Diode Leakage Current | $I_{R}$ | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | - | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | $\mathrm{I}_{\mathrm{f}}=350 \mathrm{~mA}$ | - | 1.7 | 2.0 | V |

Note: Operation of these devices with standard TIL or DTL. may require the use of appropriate pull-up resistors to insure the minimum logic "I'.

## ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (unless otherwise specified)

| Characteristic | Symbol | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {CEX }}$ | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}$ | - | - | 50 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {CEISAT) }}$ | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}$ | - | - | 1.3 | V |
|  |  | $\mathrm{I}_{\mathrm{c}}=200 \mathrm{~mA}$ | - | - | 1.5 | V |
|  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{~V}_{D 0}=7.0 \mathrm{~V}$ | - | - | 1.8 | V |
| Input Voltage | $V_{\text {IN(0) }}$ |  | - | - | 1.0 | V |
|  | $V_{\text {(N(1) }}$ | $\mathrm{V}_{\text {DD }}=15 \mathrm{~V}$ | 14 | - | - | V |
|  |  | $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}$ | 9.0 | - | - | V |
|  |  | $\mathrm{V}_{\text {D }}=5.0 \mathrm{~V}$ (See note) | 3.6 | - | - | V |
| Input Resistance | $\mathrm{R}_{\text {IN }}$ | $\mathrm{V}_{\text {D }}=15 \mathrm{~V}$ | 35 | - | - | $\mathrm{k} \Omega$ |
|  |  | $\mathrm{V}_{\text {D }}=10 \mathrm{~V}$ | 35 | - | - | k $\Omega$ |
|  |  | $V_{D D}=5.0 \mathrm{~V}$ | 35 | - | - | k $\Omega$ |
| Supply Current | $\begin{aligned} & \mathrm{I}_{\text {Dofon }} \\ & \text { (Each } \\ & \text { stage) } \end{aligned}$ | $\mathrm{V}_{\text {DD }}=15 \mathrm{~V}$, Outputs Open | - | 1.0 | 2.5 | mA |
|  |  | $\mathrm{V}_{\text {Do }}=10 \mathrm{~V}$, Outputs Open | - | 0.9 | 1.9 | mA |
|  |  | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$, Outputs Open | - | 0.7 | 1.2 | mA |
|  | $\mathrm{l}_{\text {Do(off) }}$ | All Drivers OFF, $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | - | 50 | 100 | $\mu \mathrm{A}$ |
|  |  | All Drivers OFF, $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}, \mathrm{~V}_{\text {D }}=15 \mathrm{~V}$ | - | - | 200 | $\mu \mathrm{A}$ |
| Clamp Diode Leakage Current | $I_{\text {R }}$ | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | - | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{\text {F }}$ | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | - | 2.1 | V |

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (unless otherwise specified)

| Characteristic | Symbol | Test Conditions | Limits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {CEX }}$ | $V_{C E}=50 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {CEESAI }}$ | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA} *$ | - | - | 1.3 | V |
|  |  | $\mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA} *$ | - | - | 1.5 | V |
|  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{~V}_{D 0}=7.0 \mathrm{~V}^{*}$ | - | - | 1.8 | V |
| Input Voltage | $\mathrm{V}_{\text {IN(0) }}$ |  | - | - | 1.0 | V |
|  | $V_{\text {IN(1) }}$ | $\mathrm{V}_{\text {D }}=15 \mathrm{~V}$ | 13.5 | - | - | V |
|  |  | $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}$ | 8.5 | - | - | V |
|  |  | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ (See note) | 3.5 | - | - | V |
| Input Resistance | $\mathrm{R}_{\text {IN }}$ | $V_{D 0}=15 \mathrm{~V}$ | 50 | - | - | $\mathrm{k} \Omega$ |
|  |  | $V_{D D}=10 \mathrm{~V}$ | 50 | - | - | k $\Omega$ |
|  |  | $\mathrm{V}_{\text {D }}=5.0 \mathrm{~V}$ | 50 | - | - | $\mathrm{k} \Omega$ |
| Supply Current | $I_{\text {DOON }}$ (Each stage) | $\mathrm{V}_{\text {DO }}=15 \mathrm{~V}$, Outputs Open | - | 1.0 | 2.0 | mA |
|  |  | $\mathrm{V}_{\text {DO }}=10 \mathrm{~V}$, Outputs Open | - | 0.9 | 1.7 | mA |
|  |  | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$, Outputs Open | - | 0.7 | 1.0 | mA |
|  | $\mathrm{l}_{\text {odofef) }}$ | All Drivers OFF, $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ | - | 50 | 100 | $\mu \mathrm{A}$ |
|  |  | All Drivers OFF, $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}, \mathrm{~V}_{\text {DD }}=15 \mathrm{~V}$ | - | - | 200 | $\mu \mathrm{A}$ |
| Clamp Diode Leakage Current | $I_{R}$ | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | - | - | 500 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{F}$ | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}^{*}$ | - | - | 2.0 | V |

[^69]TIMING CONDITIONS
$T_{A}=+25^{\circ}$; Logic Levels are $V_{00}$ and Ground

A. Minimum data active time before strobe enabled (data set-up time) . . . . . . . . . 100 ns
B. Minimum data active time after strobe disabled (data hold time) . . . . . . . . . . . 100 ns
C. Minimum strobe pulse width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 300 ns
D. Typical time between strobe activation and output on to off transition . . . . . . . . 500 ns
E. Typical time between strobe activation and output off to on transition . . . . . . . . 500 ns
F. Minimum clear pulse width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 300 ns
G. Minimum data pulse width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500 ns

Information present at an input is transferred to its latch when the STROBE is high. A high CLEAR input will set all latches to the output OFF condition regardless of the data or STROBE input levels. A high OUTPUT ENABLE will set all outputs to the OFF condition regardless of any other input conditions. When the OUTPUT ENABLE is low, the outputs depend on the state of their respective latches.

TRUTH TABLE

| $\mathrm{IN}_{\mathrm{N}}$ | STROBE | CLEAR | OUTPUT <br> ENABLE | $\mathrm{OUT}_{\mathrm{N}}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | t-1 | t |
| 0 | 1 | 0 | 0 | X | OFF |
| 1 | 1 | 0 | 0 | X | ON |
| $X$ | $X$ | 1 | X | X | OFF |
| X | X | X | 1 | X | OFF |
| X | 0 | 0 | 0 | ON | ON |
| X | 0 | 0 | 0 | OFF | OFF |

$X=$ irrelevant
$\mathrm{t}-1=$ previous output state
$t=$ present output state

# UCS-4810H HERMETIC BiMOS 10-BIT, SERIAL-INPUT, LATCHED DRIVER MIL-STD-883 Compliant 

## FEATURES

- High-Voltage Source Outputs
- CMOS, PMOS, NMOS, TL Compatible Inputs
- Low-Power CMOS Logic and Latches
- Internal Pull-Down Resistors
- Wide Supply-Voltage Range
- High-Reliability Screening to MIL-STD-883, Class B
- Operating Temperature $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$


COMBINING low-power CMOS logic with bipolar source drivers, Type UCS 4810 H will simplify many display-system designs. Primarily intended for use with vacuum-fluorescent displays, this BiMOS 10-bit serial-input, latched driver can also be used with LED and incandescent displays within its output limitations of 60 V and 40 mA per driver.

The CMOS 10-bit shift register and associated latches are designed for operation over a 5 V to 15 V supply-voltage range. They cause minimal loading of data lines and are compatible with standard CMOS, PMOS, and NMOS logic. When used with standard TTL or low-speed TTL logic, appropriate pull-up resistors may be required to ensure an inputlogic high. A CMOS serial-data output allows cascading these devices for interface applications re-
quiring many drive lines (dot matrix, alphanumeric, bargraph).

The 10 bipolar outputs are used as segment or digit drivers in vacuum-fluorescent displays. Under normal operating conditions, these devices will sustain 25 mA per output at $50^{\circ} \mathrm{C}$ at a duty cycle of $61 \%$. Other combinations of number of conducting outputs and duty cycle are shown in the specifications in this bulletin.

Type UCS -4810 H , when combined with Type UCS- 4815 H , an 8 -bit latched source driver, comprises a minimum component display subsystem requiring few. if any, discrete components. Type UCS-4801H is furnished in an 18-pin hermetic dual-in-line package. Reverse-bias burn-in and $100 \%$ high-reliability screening to MIL-STD-883. Class B, are standard.

## ABSOLUTE MAXIMUM RATIMGS <br> at $+25^{\circ} \mathrm{C}$ Free-Air Temperature and $V_{s s}=0 V$

Output Voltage, $\mathrm{V}_{\text {out }}$ 60 V
Logic Supply Voltage Range, $\mathrm{V}_{\text {DD }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4.5 V to 18 V



Package Power Dissipation, $P_{D}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.4 W*


*Derate at $13.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+25^{\circ} \mathrm{C}$.

| Number of Outputs ON $\left(l_{\text {OUT }}=-25 \mathrm{~mA}\right)$ | Maximum Allowable Duty Cycle at $V_{D D}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}$ of: |  |  |
| :---: | :---: | :---: | :---: |
|  | $+25^{\circ} \mathrm{C}$ | $+50^{\circ} \mathrm{C}$ | $+85^{\circ} \mathrm{C}$ |
| 10 | 81\% | 61\% | $34 \%$ |
| 9 | 90\% | 68\% | 38\% |
| 8 | 98\% | 76\% | 43\% |
| 7 | 100\% | 87\% | 49\% |
| 6 | 100\% | 97\% | 57\% |
| 5 | 100\% | 100\% | 69\% |
| 4 | 100\% | 100\% | 86\% |
| 3 | 100\% | 100\% | 100\% |

Caution: Sprague CMOS devices have input-static protection but are susceptible to damage when exposed to extremely high static electrical charges.

## FUNCTIONAL BLOCK DIAGRAM



TYPICAL INPUT CIRCUIT


TYPICAL OUTPUT DRIVER


Dwg. No. A-10,981B
allowable average package power dissipation AS A FUNCTION OF TEMPERATURE


ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=60 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to $15.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output OFF Voltage | $\mathrm{V}_{\text {Out }}$ |  | - | 1.0 | V |
| Output ON Voltage |  | $\mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}$ | 57.5 | - | V |
| Output Pull-Down Current | $\mathrm{I}_{\text {OUT }}$ | $V_{\text {OUT }}=V_{\text {BB }}$ | 400 | 850 | $\mu \mathrm{A}$ |
| Output Leakage Current |  |  | - | -15 | $\mu \mathrm{A}$ |
| Input Voltage | $\mathrm{V}_{\text {(W1) }}$ | $\mathrm{V}_{\text {D }}=5.0 \mathrm{~V}$ | 3.5 | - | V |
|  |  | $\mathrm{V}_{\text {DD }}=15 \mathrm{~V}$ | 13.5 | - | V |
|  | $V_{\text {IN(0) }}$ |  | -0.3 | +0.8 | $V$ |
| Input Current | $\mathrm{I}_{1 \times(1)}$ | $\mathrm{V}_{\text {D }}=\mathrm{V}_{\mathbb{N}}=5.0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathbb{N}}=15 \mathrm{~V}$ | - | 300 | $\mu \mathrm{A}$ |
| Input Impedance | $\mathrm{Z}_{\text {IN }}$ | $\mathrm{V}_{\text {D }}=5.0 \mathrm{~V}$ | 50 | - | $k \Omega$ |
| Serial Data Output Resistance | $\mathrm{R}_{\text {OUT }}$ | $\mathrm{V}_{\text {D }}=5.0 \mathrm{~V}$ | - | 20 | $k \Omega$ |
|  |  | $\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V}$ | - | 6.0 | $k \Omega$ |
| Supply Current | $I_{B B}$ | All outputs ON, Outputs open | - | 13 | mA |
|  |  | All outputs OFF, Outputs open | - | 100 | $\mu \mathrm{A}$ |
|  | $I_{00}$ | $\mathrm{V}_{\text {Do }}=5.0 \mathrm{~V}$, All outputs OFF, All inputs $=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {DD }}=15 \mathrm{~V}$, All outputs OFF, All inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {D }}=5.0 \mathrm{~V}$, One output 0N, All inputs $=0 \mathrm{~V}$ | - | 1.0 | mA |
|  |  | $\mathrm{V}_{\text {DO }}=15 \mathrm{~V}$, One output ON, All inputs $=0 \mathrm{~V}$ | - | 3.0 | mA |

NOTES: Positive (negative) current is defined as going into (coming out of) the specified device pin.
Operation of this device with standard TTL or DTL may require the use of appropriate pull-up resistors to ensure an input-logic high.

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}, \mathrm{V}_{B B}=60 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to $15.75 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output OFF Voltage | $\mathrm{V}_{\text {OUT }}$ |  | - | 1.0 | V |
| Output ON Voltage |  | $\mathrm{I}_{\text {Out }}=-25 \mathrm{~mA}$ | 57 | - | V |
| Output Pull-Down Current | $\mathrm{I}_{\text {OUT }}$ | $V_{\text {OUT }}=V_{\text {BB }}$ | 300 | 850 | $\mu \mathrm{A}$ |
| Output Leakage Current |  |  | - | -15 | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\mathbb{N ( 1 )}}$ | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ | 3.6 | - | V |
|  |  | $\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V}$ | 14 | - | V |
|  | $V_{1 N(0)}$ |  | -0.3 | +0.8 | V |
| Input Current | $\mathrm{I}_{\text {(1) }}$ | $\mathrm{V}_{\text {DO }}=\mathrm{V}_{\mathbb{N}}=5.0 \mathrm{~V}$ | - | 145 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathbb{N}}=15 \mathrm{~V}$ | - | 430 | $\mu \mathrm{A}$ |
| Input Impedance | $\mathrm{Z}_{\text {iN }}$ | $V_{D D}=5.0 \mathrm{~V}$ | 35 | - | $\mathrm{k} \Omega$ |
| Serial Data Output Resistance | $\mathrm{R}_{\text {out }}$ | $V_{D D}=5.0 \mathrm{~V}$ | - | 20 | k $\Omega$ |
|  |  | $\mathrm{V}_{00}=15 \mathrm{~V}$ | - | 6.0 | $\mathrm{k} \Omega$ |
| Supply Current | $I_{B B}$ | All outputs ON, Outputs open | - | 13 | mA |
|  |  | All outputs OFF, Outputs open | - | 100 | $\mu \mathrm{A}$ |
|  | $I_{D 0}$ | $\mathrm{V}_{\text {D }}=5.0 \mathrm{~V}$, All outputs OFF, All inputs $=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {D }}=15 \mathrm{~V}$, All outputs OFF, All inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {D }}=5.0 \mathrm{~V}$, One output 0N, All inputs $=0 \mathrm{~V}$ | - | 1.0 | mA |
|  |  | $\mathrm{V}_{\text {DD }}=15 \mathrm{~V}$, One output ON, All inputs $=0 \mathrm{~V}$ | - | 3.0 | mA |

NOTES: Positive (negative) current is defined as going into (coming out of) the specified device pin.
Operation of this device with standard TTL or DTL may require the use of appropriate pull-up resistors to ensure an input-logic high.

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=60 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to $15.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output OFF Voltage | $\mathrm{V}_{\text {Out }}$ |  | - | 1.0 | V |
| Output ON Voltage |  | $\mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}$ | 57 | - | V |
| Output Pull-Down Current | $\mathrm{I}_{\text {OUT }}$ | $V_{\text {OUT }}=V_{\text {BB }}$ | 400 | 1400 | $\mu \mathrm{A}$ |
| Output Leakage Current |  |  | - | -30 | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\text {IN(1) }}$ | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ | 3.5 | - | V |
|  |  | $\mathrm{V}_{D D}=15 \mathrm{~V}$ | 13.5 | - | V |
|  | $V_{\text {IN(0) }}$ |  | -0.3 | $+0.8$ | V |
| Input Current | $\mathrm{I}_{\text {(1) }}$ | $V_{D D}=V_{\mathbb{N}}=5.0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {D }}=\mathrm{V}_{\mathbb{N}}=15 \mathrm{~V}$ | - | 300 | $\mu \mathrm{A}$ |
| Input Impedance | $Z_{\text {N }}$ | $V_{D D}=5.0 \mathrm{~V}$ | 50 | - | k $\Omega$ |
| Serial Data Output Resistance | $\mathrm{R}_{\text {out }}$ | $V_{D 0}=5.0 \mathrm{~V}$ | - | 27 | k $\Omega$ |
|  |  | $\mathrm{V}_{\text {DD }}=15 \mathrm{~V}$ | - | 8.0 | $\mathrm{k} \Omega$ |
| Supply Current | $I_{B B}$ | All outputs ON, Outputs open | - | 15 | mA |
|  |  | All outputs OFF, Outputs open | - | 100 | $\mu \mathrm{A}$ |
|  | $I_{00}$ | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$, All outputs 0FF, All inputs $=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {DO }}=15 \mathrm{~V}$, All outputs OFF, All inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {DO }}=5.0 \mathrm{~V}$, One output 0N, All inputs $=0 \mathrm{~V}$ | - | 1.0 | mA |
|  |  | $\mathrm{V}_{\text {DD }}=15 \mathrm{~V}$, One output 0N, All inputs $=0 \mathrm{~V}$ | - | 3.0 | mA |

NOTES: Positive (negative) current is defined as going into (coming out of) the specified device pin.
Operation of this device with standard TTL or DTL may require the use of appropriate pull-up resistors to ensure an input-logic high.


| TIMING CONDITIONS$T_{A}=+25^{\circ} \mathrm{C} \text {; Logic Levels are } V_{D D} \text { and } V_{S S}$$V_{D 0}=5.0 \mathrm{~V} V_{D O}=15 \mathrm{~V}$ |  |  |
| :---: | :---: | :---: |
| A. Minimum Data Active Time Before Clock Pulse (Data Set-Up Time) | 250 ns | 150 ns |
| B. Minimum Data Pulse Width | 500 ns | 300 ns |
| C. Minimum Clock Pulse Width | $1.0 \mu \mathrm{~s}$ | 250 ns |
| D. Minimum Time Between Clock Activation and Strobe | $1.0 \mu \mathrm{~s}$ | 400 ns |
| E. Minimum Strobe Pulse Width | 500 ns | 300 ns |
| F. Typical Time Between Strobe Activation and Output Transition | $1.0 \mu \mathrm{~s}$ | $1.0 \mu \mathrm{~s}$ |

SERIAL DATA present at the input is transferred to the shift register on the logic " 0 '" to logic " 1 '" transition of the CLOCK input pulse. On succeeding CLOCK pulses, the registers shift data information towards the SERIAL DATA OUTPUT. The SERIAL DATA must appear at the input prior to the rising edge of the CLOCK input waveform.

Information present at any register is transferred to its respective latch when the STROBE is high (serial-to-parallel conversion). The latches will con-
tinue to accept new data as long as the STROBE is held high. Applications where the latches are bypassed (STROBE tied high) will require that the BLANKING input be high during serial data entry.

When the BLANKING input is high, all of the output buffers are disabled (OFF) without affecting the information stored in the latches or shift register. With the BLANKING input low, the outputs are controlled by the state of the latches.

## UCS-4810H TRUTH TABLE

| Serial <br> Data <br> Input | Clock <br> Input | Shift Register Contents | Serial <br> Data <br> Output | Strobe <br> Input | Latch Contents | Blanking Input | Output Contents |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{I}_{1} \mathrm{I}_{2} \mathrm{I}_{3} \ldots \ldots \mathrm{I}_{8} \mathrm{I}_{9} \mathrm{I}_{10}$ |  |  | $\mathrm{I}_{1} \mathrm{I}_{2} \mathrm{I}_{3} \ldots \ldots \mathrm{I}_{8} \mathrm{I}_{9} \mathrm{I}_{10}$ |  | $\mathrm{I}_{1} I_{2} I_{3} \ldots \ldots I_{8} I_{9} I_{10}$ |
| H | ك | $H_{1} \mathrm{R}_{1} \mathrm{R}_{2} \ldots \mathrm{R}_{7} \mathrm{R}_{8} \mathrm{R}_{9}$ | $\mathrm{R}_{9}$ |  |  |  |  |
| L | ك | $L R_{1} R_{2} \ldots \ldots R_{7} R_{8} R_{9}$ | $\mathrm{R}_{9}$ |  |  |  |  |
| X | $L$ | $\mathrm{R}_{1} \mathrm{R}_{2} \mathrm{R}_{3} \ldots \mathrm{R}_{8} \mathrm{R}_{9} \mathrm{R}_{10}$ | $\mathrm{R}_{10}$ |  |  |  |  |
|  |  | XXX $\ldots \ldots . . . \begin{aligned} & \text { XX }\end{aligned}$ | X | L | $\mathrm{R}_{1} \mathrm{R}_{2} \mathrm{R}_{3} \ldots \mathrm{R}_{8} \mathrm{R}_{9} \mathrm{R}_{10}$ |  |  |
|  |  | $\mathrm{P}_{1} \mathrm{P}_{2} \mathrm{P}_{3} \ldots \mathrm{P}_{8} \mathrm{P}_{9} \mathrm{P}_{10}$ | $P_{10}$ | H | $\mathrm{P}_{1} \mathrm{P}_{2} \mathrm{P}_{3} \ldots \mathrm{P}_{8} \mathrm{P}_{9} \mathrm{P}_{10}$ | L | $\mathrm{P}_{1} \mathrm{P}_{2} \mathrm{P}_{3} \ldots \mathrm{P}_{8} \mathrm{P}_{9} \mathrm{P}_{10}$ |
|  |  |  |  |  | XXX $\ldots \ldots .$. XXX | H | LLL....... L LL |

[^70]
# UCS-4815H HERMETIC BiMOS LATCH/SOURCE DRIVER MIL-STD-883 Compliant 

## FEATURES

- High-Voltage Source Outputs
- CMOS, PMOS, NMOS, TLL Compatible Inputs
- Low-Power CMOS Latches
- Internal Pull-Down Resistors
- Wide Supply-Voltage Range
- High-Reliability Screening to MIL-STD-883, Class B
- Operating Temperature $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$


DESIGNED primarily for use with high-voltage vacuum-fluorescent displays, the UCS- 4815 H BiMOS integrated circuit has eight NPN Darlington source drivers with pull-down resistors, a CMOS latch for each driver, and common strobe, blankING, and ENABLE functions.

The CMOS inputs cause minimum loading and are compatible with standard CMOS, PMOS, and NMOS logic commonly found in microprocessor designs. The use of CMOS latches also allows operation over a supply-voltage range of 5 V to 15 V . When employed with either standard TTL or lowspeed TTL, UCS-4815H may require the use of appropriate pull-up resistors.

The bipolar outputs may be used as segment, dot (matrix), bar, or digit drivers in vacuum-fluorescent
displays. Under normal operating conditions, these devices will sustain 25 mA per output at $50^{\circ} \mathrm{C}$ and a duty cycle of $89 \%$. Other combinations of numbers of conducting outputs and duty cycle are shown in the specifications in this bulletin.

A minimum component display subsystem, requiring few or no discrete components, may be assembled by using a UCS-4815H BiMOS latch/source driver with a UCS-4810H serial-to-parallel latch/ driver.

The UCS- 4815 H is furnished in 22-pin hermetic dual-in-line packages. To simplify printed wiring board layout, output pins on the package are opposite respective input pins.

Reverse-bias burn-in and $100 \%$ high-reliability screening to MIL-STD-883, Class B, are standard.

## ABSOLUTE MAXIMUM RATINGS at $+25^{\circ} \mathrm{C}$ Free-Air Temperature and $\mathrm{V}_{\mathrm{ss}}=\mathrm{OV}$

Output Voltage, $\mathrm{V}_{\text {out }}$



Continuous Output Current, $\mathrm{I}_{\text {our }}$. .......................................... . . 40 mA
Package Power Dissipation, $P_{0} \ldots \ldots . \ldots$. . . . . . . . . . . . . . . . . . . . . . . . . . . . $1.6 \mathrm{~W}^{*}$

Storage Temperature Range, $T_{S} \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots . . .$.
*Derate at $15.4 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+25^{\circ} \mathrm{C}$.

| Number of <br> Outputs 0N <br> $\left(\mathrm{I}_{\text {Out }}=-25 \mathrm{~mA}\right)$ | Maximum Allowable Duty Cycle <br> at $\mathrm{V}_{\text {DD }}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}$ of: |  |  |
| :---: | :---: | :---: | :---: |
|  | $+25^{\circ} \mathrm{C}$ | $+50^{\circ} \mathrm{C}$ | $+85^{\circ} \mathrm{C}$ |
| 8 | $100 \%$ | $89 \%$ | $56 \%$ |
| 7 | $100 \%$ | $98 \%$ | $57 \%$ |
| 6 | $100 \%$ | $100 \%$ | $66 \%$ |
| 5 | $100 \%$ | $100 \%$ | $80 \%$ |
| 4 | $100 \%$ | $100 \%$ | $100 \%$ |

Caution: Sprague CMOS devices have input-static protection but are susceptible to damage when exposed to extremely high static electrical charges.

## ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE



TYPICAL INPUT CIRCUIT
TYPICAL OUTPUT DRIVER



ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{B B}=60 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to $15.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$
(unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output OFF Voltage | $V_{\text {OUT }}$ |  | - | 1.0 | V |
| Output ON Voltage |  | $\mathrm{I}_{\text {out }}=-25 \mathrm{~mA}$ | 57.5 | - | V |
| Output Pull-Down Current | $\mathrm{I}_{\text {OUT }}$ | $V_{\text {OUT }}=V_{\text {BB }}$ | 400 | 850 | $\mu \mathrm{A}$ |
| Output Leakage Current |  |  | - | -15 | $\mu \mathrm{A}$ |
| Input Voltage | $\mathrm{V}_{1(1)}$ | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ | 3.5 | 5.3 | V |
|  |  | $\mathrm{V}_{\text {D }}=15 \mathrm{~V}$ | 13.5 | 15.3 | V |
|  | $\mathrm{V}_{\mathbb{N}(0)}$ |  | -0.3 | +0.8 | V |
| Input Current | $\mathrm{I}_{\text {(1) }}$ | $\mathrm{V}_{00}=\mathrm{V}_{\text {IN }}=5.0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {D }}=\mathrm{V}_{\mathbb{I}}=15 \mathrm{~V}$ | - | 300 | $\mu \mathrm{A}$ |
| Input Impedance | $Z_{\text {W }}$ | $\mathrm{V}_{\text {D }}=5.0 \mathrm{~V}$ | 50 | - | $\mathrm{k} \Omega$ |
| Supply Current | $I_{B B}$ | All outputs ON, Outputs open | - | 10.5 | mA |
|  |  | All outputs OFF, Outputs open | - | 100 | $\mu \mathrm{A}$ |
|  | $I_{\text {D }}$ | $\mathrm{V}_{\text {Do }}=5.0 \mathrm{~V}$, All outputs 0FF, All inputs $=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {D }}=15 \mathrm{~V}$, All outputs OFF, All inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$, One output 0 N, All inputs $=0 \mathrm{~V}$ | - | 1.0 | mA |
|  |  | $\mathrm{V}_{\text {D }}=15 \mathrm{~V}$, One output 0N, All inputs $=0 \mathrm{~V}$ | - | 3.0 | mA |

NOTES: Positive (negative) current is defined as going into (coming out of) the specified device pin.
Operation of this device with standard TL or DTL may require the use of appropriate pull-up resistors to ensure an input-logic high.

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}, \mathrm{V}_{B B}=60 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to $15.75 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output OfF Voltage | $V_{\text {OUT }}$ |  | - | 1.0 | V |
| Output ON Voltage |  | $\mathrm{I}_{\text {oit }}=-25 \mathrm{~mA}$ | 57 | - | V |
| Output Pull-Down Current | Iout | $V_{\text {OII }}=V_{\text {BB }}$ | 300 | 850 | $\mu \mathrm{A}$ |
| Output Leakage Current |  |  | - | -15 | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\text {(W1) }}$ | $\mathrm{V}_{00}=5.0 \mathrm{~V}$ | 3.6 | - | V |
|  |  | $\mathrm{V}_{00}=15 \mathrm{~V}$ | 14 | - | V |
|  | $V_{\text {Imo) }}$ |  | -0.3 | +0.8 | V |
| Input Current | 1 m(1) | $\mathrm{V}_{\text {D }}=\mathrm{V}_{1 \mathrm{~W}}=5.0 \mathrm{~V}$ | - | 145 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{DO}}=\mathrm{V}_{\mathrm{W}}=15 \mathrm{~V}$ | - | 430 | $\mu \mathrm{A}$ |
| Input Impedance | $\mathrm{Z}_{\text {W }}$ | $\mathrm{V}_{00}=5.0 \mathrm{~V}$ | 35 | - | k $\Omega$ |
| Supply Current | $1_{\text {в }}$ | All outputs ON, Outputs open | - | 10.5 | mA |
|  |  | All outputs OfF, Outputs open | - | 100 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{00}$ | $\mathrm{V}_{\text {DO }}=5.0 \mathrm{~V}$, All outputs OFF, All inputs $=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {DO }}=15 \mathrm{~V}$, All outputs OFF, All inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {Do }}=5.0 \mathrm{~V}$, One output $0 \mathrm{~N}, \mathrm{All} \mathrm{inputs}=0 \mathrm{~V}$ | - | 1.0 | mA |
|  |  | $\mathrm{V}_{\text {DO }}=15 \mathrm{~V}$, One output 0 N, All inputs $=0 \mathrm{~V}$ | - | 3.0 | mA |

NOTES: Positive (negative) current is defined as going into (coming out of) the specified device pin.
Operation of this device with standard TTL or DTL may require the use of appropriate pull-up resistors to ensure an input-logic high.

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=60 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to $15.75 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output OFF Voltage | $V_{\text {our }}$ |  | - | 1.0 | V |
| Output ON Voltage |  | $\mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}$ | 57 | - | V |
| Output Pull-Down Current | $\mathrm{I}_{\text {OUI }}$ | $V_{\text {OUI }}=V_{\text {BB }}$ | 400 | 1400 | $\mu \mathrm{A}$ |
| Output Leakage Current |  |  | - | -30 | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\text {VI(1) }}$ | $\mathrm{V}_{00}=5.0 \mathrm{~V}$ | 3.5 | - | V |
|  |  | $\mathrm{V}_{00}=15 \mathrm{~V}$ | 13.5 | - | V |
|  | $V_{\text {INO) }}$ |  | -0.3 | +0.8 | V |
| Input Current | 1 ( ${ }_{\text {(1) }}$ | $\mathrm{V}_{\text {OD }}=\mathrm{V}_{\text {W }}=5.0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {DO }}=\mathrm{V}_{\text {W }}=15 \mathrm{~V}$ | - | 300 | $\mu \mathrm{A}$ |
| Input Impedance | $z_{10}$ | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ | 50 | - | k $\Omega$ |
| Supply Current | $\mathrm{I}_{\text {B }}$ | All outputs ON, Outputs open | - | 12 | mA |
|  |  | All outputs OFF, Outputs open | - | 100 | $\mu \mathrm{A}$ |
|  | 100 | $\mathrm{V}_{00}=5.0 \mathrm{~V}$, All outputs 0FF, All inputs $=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {D0 }}=15 \mathrm{~V}$, All outputs OFF, All inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{00}=5.0 \mathrm{~V}$, One output 0 N, All inputs $=0 \mathrm{~V}$ | - | 1.0 | mA |
|  |  | $\mathrm{V}_{\text {D0 }}=15 \mathrm{~V}$, One output 0 N, All inputs $=0 \mathrm{~V}$ | - | 3.0 | mA |

NOTES: Positive (negative) current is defined as going into (coming out of) the specified device pin.
Operation of this device with standard TTL or DTL may require the use of appropriate pull-up resistors to ensure an input-logic high.


> TIMING CONDITIONS
> $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$; Logic Levels are $\mathrm{V}_{\text {Do }}$ and $\mathrm{V}_{\mathrm{SS}}$
A. Minimum Data Active Time Before Strobe Enabled (Data Set-Up Time) .......................................... 100 ns
B. Minimum Data Active Time After Strobe Disabled (Data Hold Time) ............................................... 100 ns
C. Typical Strobe Pulse Width For Power-Up Clear Disable ........................................................... . . 500 ns

Minimum Strobe Pulse Width After Power-Up Clear Disabled . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 300 ns
D. Typical Time Between Strobe Activation and Output On to Off Transition ................................................. 1.0 ms
E. Typical Time Between Strobe Activation and Output Off to On Transition ............................................ 1.0 . s
F. Minimum Data Pulse Width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500 ns

Information present at an input is transferred to its latch when the STROBE and ENABLE are high. The latches will continue to accept new data as long as both STROBE and ENABLE are held high. With either STROBE or ENABLE in the low state, no information can be loaded into the latches.

When the BLANKING input is high, all of the output buffers are disabled (OFF) without affecting the information stored in the latches. With the

BLANKING input low, the outputs are controlled by the state of the latches.

On first applying $\mathrm{V}_{\mathrm{DD}}$ to the device, all latch outputs assume a low state (Power-Up Clear) resulting in all outputs being OFF. The latches will remain in the low condition until the Clear is disabled by a STROBE high input. Data may be entered into the latches during Power-Up Clear disable if the ENABLE input is also high.

UCS-4815H TRUTH TABLE

| Inputs |  |  |  |  | OUT $_{N}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{IN}_{\mathrm{N}}$ | STROBE | ENABLE | BLANK |  | T-1 |  |
| 0 | 1 | 1 | 0 | X | T |  |
| 1 | 1 | 1 | 0 | X | 0 |  |
| X | X | X | 1 | X | 1 |  |
| X | 0 | X | 0 | 1 | 0 |  |
| X | 0 | X | 0 | 0 | 1 |  |
| X | X | 0 | 0 | 1 | 0 |  |
| X | X | 0 | 0 | 0 | 1 |  |

[^71]
# SERIES UCS-4820H HERMETIC BiMOS 8-BIT, SERIAL-INPUT, LATCHED DRIVERS MIL-STD-883 Compliant 

## FEATURES

- High-Voltage Current-Sink Outputs
- CMOS, PMOS, NMOS, TTL Compatible
- Low-Power CMOS Logic and Latches
- Internal Pull-Up/Pull-Down Resistors
- Hermetically Sealed Packages to MIL-M-38510
- High-Reliability Screening to MIL-STD-883, Class B

INTENDED FOR MILITARY, aerospace, and related applications, Series UCS-4820H 8-bit, serial-input, latched drivers combine bipolar Darlington drivers with MOS logic circuitry (BiMOS) to provide an interface flexibility beyond the reach of standard logic buffers and power driver arrays. Except for the maximum allowable driver outputvoltage ratings, Types UCS-4821H ( 50 V ), UCS$4822 \mathrm{H}(80 \mathrm{~V})$, and UCS- $4823 \mathrm{H}(100 \mathrm{~V})$ are identical.

Each driver contains a CMOS shift register and associated latches designed for operation over a 5 V to 15 V supply-voltage range. High-impedance inputs cause minimal loading of data lines and are compatible with standard CMOS, PMOS, and NMOS logic. When used with standard TTL or Schottky TTL, appropriate pull-up resistors may be required to ensure an input-logic high. The CMOS serial-data output allows cascading these devices for interface applications requiring additional drive lines.

The eight high-current bipolar outputs can drive

multiplexed LED displays, incandescent lamps, thermal print heads, and (with appropriate clamping techniques) relays, solenoids and other high-power inductive loads. Under normal operating conditions, and without heat sinking, these devices can sustain 200 mA per output at $50^{\circ} \mathrm{C}$ at a $42 \%$ duty cycle. Other combinations of number of conducting outputs, temperature, and duty cycle are shown on the following page.
Series UCS-4820H is furnished in 16-pin sidebrazed dual in-line hermetic packages. Reverse-bias burn-in and $100 \%$ high-reliability screening to MIL-STD-883, class B are standard.

## ABSOLUTE MAXIMUM RATINGS at $+25^{\circ} \mathrm{C}$ Free-Air Temperature and $V_{s s}=0 V$

| Output Voltage, $\mathrm{V}_{\text {Out }}$ (UCS-4821H) | 50 V |
| :---: | :---: |
| (UCS-4822H) | 80 V |
| (UCS-4823H) | 100 V |
| Logic Supply Voltage, $\mathrm{V}_{\text {DD }}$ | 18 V |
| Input Voltage Range, $\mathrm{V}_{\text {IN }}$ | -0.3 V to $\mathrm{V}_{D D}+0.3 \mathrm{~V}$ |
| Continuous Output Current, $\mathrm{I}_{\text {our }}$ | 500 mA |
| Package Power Dissipation, $\mathrm{P}_{0}$ | See Graph |
| Operating Temperature Range, $\mathrm{T}_{A}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range, $\mathrm{T}_{S}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |


| Number of <br> Outputs ON <br> $\left(\mathrm{I}_{\text {Out }}=200 \mathrm{~mA}\right)$ | Maximum Allowable Duty Cycle <br> at $\mathrm{V}_{\text {DD }}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}$ of: |  |  |
| :---: | :---: | :---: | :---: |
| 8 | $+25^{\circ} \mathrm{C}$ | $+50^{\circ} \mathrm{C}$ | $+85^{\circ} \mathrm{C}$ |
| 8 | $50 \%$ | $42 \%$ | $18 \%$ |
| 6 | $63 \%$ | $48 \%$ | $21 \%$ |
| 5 | $74 \%$ | $56 \%$ | $25 \%$ |
| 4 | $88 \%$ | $67 \%$ | $30 \%$ |
| 3 | $100 \%$ | $84 \%$ | $37 \%$ |
| 2 | $100 \%$ | $100 \%$ | $50 \%$ |
| 1 | $100 \%$ | $100 \%$ | $75 \%$ |

Caution: Sprague CMOS devices have input-static protection but are susceptible to damage when exposed to extremely high static electrical charges.


## ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE



ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{D D}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ (unless otherwise specified)

| Characteristic | Symbol | Applicable Devices | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | UCS-4821H | $\mathrm{V}_{\text {OUT }}=50 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  | UCS-4822H | $\mathrm{V}_{\text {OUT }}=80 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  | UCS-4823H | $V_{\text {OUT }}=100 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {CESSAT }}$ | ALL | $\mathrm{I}_{\text {Out }}=100 \mathrm{~mA}$ | - | 1.1 | $V$ |
|  |  |  | $\mathrm{I}_{\text {Out }}=200 \mathrm{~mA}$ | - | 1.3 | V |
|  |  |  | $\mathrm{I}_{\text {OUT }}=350 \mathrm{~mA}, \mathrm{~V}_{\text {DD }}=7.0 \mathrm{~V}$ | - | 1.6 | V |
| Input Voltage | $\frac{V_{\mathbb{N}_{(0)}}}{V_{\mathbb{W N}_{(1)}}}$ | ALL |  | - | 0.8 | V |
|  |  | ALL | $\mathrm{V}_{\text {D }}=15 \mathrm{~V}$ | 13.5 | - | V |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}$ | 8.5 | - | V |
|  |  |  | $V_{\text {DD }}=5.0 \mathrm{~V}$ (See Note) | 3.5 | - | V |
| Input Resistance | $\mathrm{R}_{\text {IN }}$ | ALL | $V_{D D}=15 \mathrm{~V}$ | 50 | - | $\mathrm{k} \Omega$ |
|  |  |  | $V_{D D}=10 \mathrm{~V}$ | 50 | - | $k \Omega$ |
|  |  |  | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ | 50 | - | $\mathrm{k} \Omega$ |
| Supply Current | $\mathrm{I}_{\text {Do(o) }}$ | ALL | One driver ON, $\mathrm{V}_{\text {STROBE }}=\mathrm{V}_{\text {DD }}=15 \mathrm{~V}$ | - | 2.0 | mA |
|  |  |  | One driver $0 \mathrm{~N}, \mathrm{~V}_{\text {STROBE }}=\mathrm{V}_{\text {DD }}=10 \mathrm{~V}$ | - | 1.7 | mA |
|  |  |  | One driver ON, $\mathrm{V}_{\text {STROBE }}=\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ | - | 1.0 | mA |
|  | $\mathrm{I}_{\text {Do(0FF) }}$ | ALL | $V_{\text {EAABLE }}=\mathrm{V}_{\text {STROBE }}=\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {ENABLE }}=\mathrm{V}_{\text {STROBE }}=\mathrm{V}_{\text {DD }}=15 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |

NOTE: Operation of these devices with standard TLL or DTL may require the use of appropriate pull-up resistors to ensure an input-logic high.

TYPICAL INPUT CIRCUITS


Dwg. No. A-12,658


Dwg. No. A-12,659

ELECTRICAL CHARACTERISTICS at $T_{A}=-55^{\circ} \mathrm{C}, \mathrm{V}_{D D}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ (unless otherwise specified)

| Characteristic | Symbol | Applicable Devices | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {CEX }}$ | UCS-4821H | $\mathrm{V}_{\text {OUT }}=50 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  | UCS-4822H | $\mathrm{V}_{\text {OUT }}=80 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
|  |  | UCS-4823H | $V_{\text {OUT }}=100 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {CEISAT }}$ | ALL | $\mathrm{I}_{\text {Out }}=100 \mathrm{~mA}$ | - | 1.3 | V |
|  |  |  | $\mathrm{I}_{\text {Out }}=200 \mathrm{~mA}$ | - | 1.5 | V |
|  |  |  | $\mathrm{I}_{\text {OUT }}=350 \mathrm{~mA}, \mathrm{~V}_{\text {DD }}=7.0 \mathrm{~V}$ | - | 1.8 | V |
| Input Voltage | $\mathrm{V}_{\text {IN(0) }}$ | ALL |  | - | 0.8 | V |
|  | $V_{\text {IN(1) }}$ | ALL | $\mathrm{V}_{\text {D }}=15 \mathrm{~V}$ | 14 | - | V |
|  |  |  | $V_{D 0}=10 \mathrm{~V}$ | 9.0 | - | V |
|  |  |  | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ (See Note) | 3.6 | - | V |
| Input Resistance | $\mathrm{R}_{\text {IN }}$ | ALL | $\mathrm{V}_{\text {DO }}=15 \mathrm{~V}$ | 35 | - | k $\Omega$ |
|  |  |  | $\mathrm{V}_{00}=10 \mathrm{~V}$ | 35 | - | k $\Omega$ |
|  |  |  | $V_{00}=5.0 \mathrm{~V}$ | 35 | - | k $\Omega$ |
| Supply Current | $\mathrm{I}_{\text {DOON }}$ | ALL | One driver $0 \mathrm{~N}, \mathrm{~V}_{\text {STROBE }}=\mathrm{V}_{\text {DD }}=15 \mathrm{~V}$ | - | 2.5 | mA |
|  |  |  | One driver $0 \mathrm{~N}, \mathrm{~V}_{\text {STrobe }}=\mathrm{V}_{\text {DO }}=10 \mathrm{~V}$ | - | 1.9 | mA |
|  |  |  | One driver $0 \mathrm{~N}, \mathrm{~V}_{\text {STrobe }}=\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ | - | 1.2 | mA |
|  | $\mathrm{I}_{\text {Do(0ff) }}$ | ALL | $V_{\text {ENABLE }}=\mathrm{V}_{\text {STROBE }}=\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {ENable }}=\mathrm{V}_{\text {Strobe }}=\mathrm{V}_{\text {DD }}=15 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |

NOTE: Operation of these devices with standard TLL or DTL may require the use of appropriate pull-up resistors to ensure an input-logic high.

## TYPICAL OUTPUT DRIVER



Dwg. No. A-11,390A

ELECTRICAL CHARACTERISTICS af $T_{A}=+125^{\circ} \mathrm{C}, \mathrm{V}_{D D}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ (unless otherwise specified)

| Characteristic | Symbol | Applicable Devices | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min. | Max. | Units |
| Output Leakage Current | ICEX | UCS-4821H | $\mathrm{V}_{\text {OUT }}=50 \mathrm{~V}$ | - | 500 | $\mu \mathrm{A}$ |
|  |  | UCS-4822H | $\mathrm{V}_{\text {OUT }}=80 \mathrm{~V}$ | - | 500 | $\mu \mathrm{A}$ |
|  |  | UCS-4823H | $\mathrm{V}_{\text {OUT }}=100 \mathrm{~V}$ | - | 500 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {cessat }}$ | ALL | $\mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}^{*}$ | - | 1.3 | V |
|  |  |  | $\mathrm{l}_{\text {out }}=200 \mathrm{~mA}^{*}$ | - | 1.5 | V |
|  |  |  | $\mathrm{I}_{\text {OUT }}=350 \mathrm{~mA}^{*}, \mathrm{~V}_{\text {DD }}=7.0 \mathrm{~V}$ | - | 1.8 | V |
| Input Voltage | $V_{\text {IN(0) }}$ | ALL |  | - | 0.8 | V |
|  | $V_{\text {W(1) }}$ | ALL | $V_{D D}=15 \mathrm{~V}$ | 13.5 | - | V |
|  |  |  | $V_{D D}=10 \mathrm{~V}$ | 8.5 | - | V |
|  |  |  | $\mathrm{V}_{\text {DO }}=5.0 \mathrm{~V}$ (See Note) | 3.5 | - | V |
| Input Resistance | $\mathrm{R}_{\text {IN }}$ | ALL | $V_{D D}=15 \mathrm{~V}$ | 50 | - | $\mathrm{k} \Omega$ |
|  |  |  | $V_{D 0}=10 \mathrm{~V}$ | 50 | - | $\mathrm{k} \Omega$ |
|  |  |  | $V_{D D}=5.0 \mathrm{~V}$ | 50 | - | $\mathrm{k} \Omega$ |
| Supply Current | $\mathrm{I}_{\text {DOON }}$ | ALL | One driver ON, $\mathrm{V}_{\text {STROBE }}=\mathrm{V}_{\text {DD }}=15 \mathrm{~V}$ | - | 2.0 | mA |
|  |  |  | One driver ON, $\mathrm{V}_{\text {STROBE }}=\mathrm{V}_{\text {DD }}=10 \mathrm{~V}$ | - | 1.7 | mA |
|  |  |  | One driver ON, $\mathrm{V}_{\text {STROBE }}=\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ | - | 1.0 | mA |
|  | $\mathrm{I}_{\text {Do(0ff) }}$ | ALL | $V_{\text {ENaBLE }}=V_{\text {STROBE }}=V_{\text {DO }}=5.0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {ENable }}=\mathrm{V}_{\text {Strobe }}=\mathrm{V}_{\text {DD }}=15 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |

*Pulsed test.
NOTE: Operation of these devices with standard TTL or DTL may require the use of appropriate pull-up resistors to ensure an input-logic high.


| TIMING CONDITIONS $\left(T_{A}=+25^{\circ} \mathrm{C} \text {; Logic Levels are } V_{D D} \text { and } V_{S S}\right)$ | $V_{\text {DD }}=5.0 \mathrm{~V}$ | $V_{D D}=15 \mathrm{~V}$ |
| :---: | :---: | :---: |
| A. Minimum Data Active Time Before Clock Pulse (Data Set-Up Time) | 250 ns | 150 ns |
| B. Minimum Data Pulse Width | 500 ns | 300 ns |
| C. Minimum Clock Pulse Width | $1.0 \mu \mathrm{~s}$ | 250 ns |
| D. Minimum Time Between Clock Activation and Strobe | $1.0 \mu \mathrm{~s}$ | 400 ns |
| E. Minimum Strobe Pulse Width | 500 ns | 300 ns |
| F. Typical Time Between Strobe Activation and Output Transition | $1.0 \mu \mathrm{~s}$ | $1.0 \mu \mathrm{~s}$ |

SERIAL DATA present at the input is transferred to the shift register on the logic " 0 '" to logic ' 1 "' transition of the CLOCK input pulse. On succeeding CLOCK pulses, the registers shift data information towards the SERIAL DATA OUTPUT. The SERIAL DATA must appear at the input prior to the rising edge of the CLOCK input waveform.

Information present at any register is transferred to its respective latch when the STROBE is high (serial-to-parallel conversion). The latches will con-
tinue to accept new data as long as the STROBE is held high. Applications where the latches are bypassed (STROBE tied high) will require that the ENABLE input be high during serial entry.

When the ENABLE input is high, all of the output buffers are disabled (OFF) without affecting the information stored in the latches or shift register. With the ENABLE input low, the outputs are controlled by the state of the latches.

SERIES UCS-4820H TRUTH TABLE

| Serial <br> Data <br> Input | Clock <br> Input | Shift Register Contents | Serial  <br> Data Strobe <br> Output Input |  | Latch Contents | Output Enable | Output Contents |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{I}_{1} \mathrm{I}_{2} \mathrm{I}_{3} \ldots \ldots \ldots \ldots \mathrm{I}_{8}$ |  |  | $\mathrm{I}_{1} \mathrm{I}_{2} \mathrm{I}_{3} \ldots \ldots \ldots \ldots \mathrm{I}_{8}$ |  | $\mathrm{I}_{1} \mathrm{I}_{2} \mathrm{I}_{3} \ldots \ldots \ldots \ldots \mathrm{I}_{8}$ |
| H |  | $\mathrm{H}_{1} \mathrm{R}_{2} \ldots \ldots \ldots \mathrm{R}_{7}$ | $\mathrm{R}_{7}$ |  |  |  |  |
| L |  | $\mathrm{LR}_{1} \mathrm{R}_{2} \ldots \ldots \ldots \mathrm{R}_{7}$ | $\mathrm{R}_{7}$ |  |  |  |  |
| X | L | $\mathrm{R}_{1} \mathrm{R}_{2} \mathrm{R}_{3} \ldots \ldots \ldots \mathrm{R}_{8}$ | $\mathrm{R}_{8}$ |  |  |  |  |
|  |  | XXX ......... ${ }^{\text {X }}$ | X | L | $\mathrm{R}_{1} \mathrm{R}_{2} \mathrm{R}_{3} \ldots \ldots \ldots . . . \mathrm{R}_{8}$ |  |  |
|  |  | $P_{1} P_{2} P_{3} \ldots \ldots . . P_{8}$ | $\mathrm{P}_{8}$ | H | $P_{1} P_{2} P_{3} \ldots \ldots \ldots P_{8}$ | L | $\mathrm{P}_{1} \mathrm{P}_{2} \mathrm{P}_{3} \ldots \ldots \ldots \mathrm{P}_{8}$ |
|  |  |  |  |  | $X X X \ldots \ldots . .$. | H | HHH.......... ${ }^{\text {H }}$ |

[^72]
# SERIES UDS-5700H QUAD 2-INPUT PERIPHERAL/POWER DRIVERS 

## MIL-STD-883 Compliant

## FEATURES

- Four Logic Types
- DTL/TTL/PMOS/CMOS Compatible Inputs
- Low Input Current
- Standoff Voltage of 80 V
- Hermetically Sealed Package to MIL-M-38510
- High-Reliability Screening to MIL-STD-883, Class B

THESE 16-LEAD QUAD 2-input peripheral and power drivers are bipolar monolithic integrated circuits incorporating AND, NAND, OR, and NOR logic gates, high-current switching transistors, and transient-suppression diodes on the same chip. The four output transistors are capable of simultaneously sinking 150 mA continuously at an ambient temperature of $+70^{\circ} \mathrm{C}$. In the OFF state, these drivers will withstand at least 80 V . Reverse-bias burn-in and $100 \%$ high-reliability screening to MIL-STD-883, Class B, are standard.

The Series UDS-5700H quad drivers are ideally suited for interface between low-level or high-level logic and high-current/high-voltage loads. Typical applications include driving peripheral loads such as incandescent lamps, light-emitting diodes, memories, and heaters.

The integral transient-suppression diodes allow their use with inductive loads such as relays, solenoids, or stepping motors without the need for discrete diodes. For non-inductive loads, the diode common bus can be used as a convenient lamp test.



RECOMMENDED OPERATING CONDITIONS

|  | Min. | Nom. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage (V ${ }_{\text {cc }}$ ) | 4.5 | 5.0 | 5.5 | V |
| Operating Temperature Range | -55 | +25 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Current into any output (ON state) | - | - | 300 | mA |

ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{V}_{\mathrm{cc}}$ | Driven Input | Other <br> Input | Min. | Typ. | Max. | Units |  |
| "1" Input Voltage | $V_{\text {IN(1) }}$ | Min. | - | - | 2.0 | - | - | V | - |
| " 0 " Input Voltage | $V_{\text {IN(0) }}$ | Min. | - | - | - | - | 0.8 | V | - |
| " 0 " Input Current | $\mathrm{I}_{\text {INO }}$ | Max. | 0.4 V | 30 V | - | -50 | -100 | $\mu \mathrm{A}$ | 2 |
| "1" Input Current | $\mathrm{I}_{\text {(NI) }}$ | Max. | 30 V | 0 V | - | - | 10 | $\mu \mathrm{A}$ | 2 |
| Input Clamp Voltage | $V$ | Min. | - 12 mA | - | - | - | -1.5 | V | - |

SWITCHING CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$

| Characteristic | Symbol | Test Conditions | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. | Units |  |
| Turn-on Delay Time | $\mathrm{t}_{\mathrm{pat}}$ | $\begin{aligned} & V_{S}=70 \mathrm{~V}, R_{L}=465 \Omega \text { ( } 10 \text { Watts) } \\ & C_{L}=15 \mathrm{pF} \end{aligned}$ | - | 200 | 500 | ns | 3 |
| Turn-off Delay Time | $\mathrm{t}_{\text {pd }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=70 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=465 \Omega \text { (10 Watts) } \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ | - | 300 | 750 | ns | 3 |

## NOTES:

1. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Each input tested separately.
3. Voltage values shown in the test circuit waveforms are with respect to network ground terminal.

INPUT PULSE CHARACTERISTICS

| $\begin{aligned} & V_{\text {w(0) }}=0 \mathrm{~V} \\ & V_{(\mathbb{W}(1)}=3.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{t}_{1} \leq 7 \mathrm{~ns} \\ & \mathrm{t}_{1} \leq 14 \mathrm{~ns} \end{aligned}$ | $\begin{aligned} \mathrm{t}_{\mathrm{p}} & =1 \mu \mathrm{~S} \\ \text { PRR } & =500 \mathrm{kHz} \end{aligned}$ |
| :---: | :---: | :---: |

4. Capacitance values specified include probe and test fixture capacitance.

## UDS-5703H QUAD OR DRIVER



ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $V_{c c}$ | Driven Input | Other <br> Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | $\mathrm{I}_{\text {Off }}$ | - | Min. | 2.0 V | OV | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
|  |  | - | Open | 2.0 V | OV | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
| "0" Output Voltage | $\mathrm{V}_{\text {ON }}$ | - | Min. | 0.8 V | 0.8 V | 150 mA | - | 0.4 | 0.5 | V | - |
|  |  | - | Min. | 0.8 V | 0.8 V | 300 mA | - | 0.6 | 0.8 | $V$ | - |
| Diode Leakage Current | $I_{\text {LK }}$ | Nom. | Nom. | 0 V | 0 V | Open | - | - | 200 | $\mu \mathrm{A}$ | 3 |
| Diode Forward Voltage Drop | $V_{0}$ | Nom. | Nom. | $\mathrm{V}_{\text {cc }}$ | $\mathrm{V}_{\text {c }}$ | - | - | 1.5 | 1.75 | V | 4 |
| "1" Level Supply Current | $I_{\text {cc(1) }}$ | Nom. | Max. | 5.0 V | 5.0 V | - | - | 16 | 25 | mA | 1,2 |
| "0" Level Supply Current | $\mathrm{I}_{\text {cc(0) }}$ | Nom. | Max. | OV | OV | - | - | 72 | 100 | mA | 1,2 |



Dwg. No. A-7628C

NOTES:

1. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Per package.
3. Diode leakage current measured at $V_{R}=80 \mathrm{~V}$.
4. Diode forward voltage drop measured at $\mathrm{I}_{\mathrm{t}}=300 \mathrm{~mA}$.
5. Capacitance values specified include probe and test fixture capacitance.

## UDS-5706H QUAD AND DRIVER



ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $\mathrm{V}_{\text {cc }}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | $\mathrm{I}_{\text {OfF }}$ | - | Min. | 2.0 V | 2.0 V | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
|  |  | - | Open | 2.0 V | 2.0 V | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
| "0" Output Voltage | $V_{\text {ON }}$ | - | Min. | 0.8 V | $\mathrm{V}_{\text {cc }}$ | 150 mA | - | 0.4 | 0.5 | V | - |
|  |  | - | Min. | 0.8 V | $V_{c c}$ | 300 mA | - | 0.6 | 0.8 | $V$ | - |
| Diode Leakage Current | $I_{\text {LK }}$ | Nom. | Nom. | 0 V | OV | Open | - | - | 200 | $\mu \mathrm{A}$ | 3 |
| Diode Forward Voltage Drop | $V_{0}$ | Nom. | Nom. | $V_{C c}$ | $\mathrm{V}_{\text {cc }}$ | - | - | 1.5 | 1.75 | V | 4 |
| "1" Level Supply Current | $\mathrm{I}_{\text {c(1) }}$ | Nom. | Max. | 5.0 V | 5.0 V | - | - | 16 | 24 | mA | 1,2 |
| "0" Level Supply Current | $\mathrm{I}_{\text {c(0) }}$ | Nom. | Max. | OV | OV | - | - | 70 | 98 | mA | 1,2 |



Dwg. No. A-7628C

NOTES:

1. Typical values are at $\mathrm{V}_{c \mathrm{C}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Per package.
3. Diode leakage current measured at $\mathrm{V}_{\mathrm{R}}=80 \mathrm{~V}$.
4. Diode forward voltage drop measured at $I_{\mathrm{f}}=300 \mathrm{~mA}$.
5. Capacitance values specified include probe and test fixture capacitance.

## UDS-5707H QUAD NAND DRIVER



ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $\mathrm{V}_{\mathrm{cc}}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | $\mathrm{l}_{\text {OfF }}$ | - | Min. | 0.8 V | $V_{c c}$ | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
|  |  | - | Open | 0.8 V | $V_{c c}$ | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
| "0" Output Voltage | $V_{\text {ON }}$ | - | Min. | 2.0 V | 2.0 V | 150 mA | - | 0.4 | 0.5 | V | - |
|  |  | - | Min. | 2.0 V | 2.0 V | 300 mA | - | 0.6 | 0.8 | $V$ | - |
| Diode Leakage Current | $I_{\text {L }}$ | Nom. | Nom. | $\mathrm{V}_{c c}$ | $\mathrm{V}_{\text {cc }}$ | Open | - | - | 200 | $\mu \mathrm{A}$ | 3 |
| Diode Forward Voltage Drop | $V_{0}$ | Nom. | Nom. | OV | OV | - | - | 1.5 | 1.75 | V | 4 |
| "1" Level Supply Current | $I_{\text {cc(1) }}$ | Nom. | Max. | OV | OV | - | - | 24 | 30 | mA | 1,2 |
| "0" Level Supply Current | $I_{\text {cc(0) }}$ | Nom. | Max. | 5.0 V | 5.0 V | - | - | 80 | 106 | mA | 1,2 |



Dwg. No. A-7900A

NOTES:

1. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Per package.
3. Diode leakage current measured at $V_{R}=80 \mathrm{~V}$.
4. Diode forward voltage drop measured at $I_{\mathrm{f}}=300 \mathrm{~mA}$.
5. Capacitance values specified include probe and test fixture capacitance.

## UDS-5733H QUAD NOR DRIVER



ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $\mathrm{V}_{\mathrm{cc}}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | $\mathrm{I}_{\text {Off }}$ | - | Min. | 0.8 V | 0.8 V | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
|  |  | - | Open | 0.8 V | 0.8 V | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
| " 0 " Output Voltage | $\mathrm{V}_{\text {ON }}$ | - | Min. | 2.0 V | 0 V | 150 mA | - | 0.4 | 0.5 | V | - |
|  |  | - | Min. | 2.0 V | 0 V | 300 mA | - | 0.6 | 0.8 | V | - |
| Diode Leakage Current | $I_{L K}$ | Nom. | Nom. | $\mathrm{V}_{\text {cc }}$ | $\mathrm{V}_{\text {cc }}$ | Open | - | - | 200 | $\mu \mathrm{A}$ | 3 |
| Diode Forward Voltage Drop | $V_{0}$ | Nom. | Nom. | 0 V | 0 V | - | - | 1.5 | 1.75 | V | 4 |
| "1" Level Supply Current | $\mathrm{I}_{\text {c(1) }}$ | Nom. | Max. | OV | OV | - | - | 24 | 30 | mA | 1,2 |
| "0" Level Supply Current | $\mathrm{I}_{\text {cc(0) }}$ | Nom. | Max. | 5.0 V | 5.0 V | - | - | 80 | 100 | mA | 1,2 |



NOTES:

1. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Per package.
3. Diode leakage current measured at $\mathrm{V}_{\mathrm{R}}=80 \mathrm{~V}$.
4. Diode forward voltage drop measured at $I_{f}=300 \mathrm{~mA}$.
5. Capacitance values specified include probe and test fixture capacitance.

## SERIES UDS-5710H

## DUAL PERIPHERAL/POWER DRIVERS

## features

- Four Logic Types
- DTL/TTL/PMOS/CMOS Compatible Inputs
- Low Input Current
- Standoff Voltage of 80 V
- Transient Protected Outputs
- High-Reliability Screening

THESE DUAL peripheral and power drivers are bipolar monolithic integrated circuits incorporating AND, NAND, OR, or NOR logic gates, high-current switching transistors, and transient suppression diodes on the same chip. The two output transistors are capable of simultaneously sinking 200 mA continuously at ambient temperatures of up to $+85^{\circ} \mathrm{C}$. In the OFF state, these drivers will withstand at least 80 V . Units are supplied in 8 -pin hermetically-sealed mini-DIP packages. Reversebias burn-in and $100 \%$ high-reliability screening to MIL-STD-883 are standard.

The Series UDS-5710H dual drivers are ideally suited for interface between low-level or high-level logic and high-current/high-voltage loads. Typical applications include driving peripheral loads such as incandescent lamps, light-emitting diodes, memories, and heaters with a load current of up to a 500 mA peak value.

The integral transient suppression diodes allow the use of these drivers with inductive loads such as relays, solenoids, or stepping motors without the need for discrete diodes. When not required for transient suppression, the diode common bus can be used to perform the "lamp test'" function. Similar devices with four drivers per package are the Series UDS-5700H.


Dwg. No. A.9791B
UDS-5711H Dual AND Driver


Dwg. No. A-9789B
UDS-5713H Dual OR Driver


Dwg. No. A-9790B
UDS-5712H Dual NAND Driver


UDS-5714H Dual NOR Driver

## absolute maximum ratings

Supply Voltage, $\mathrm{V}_{c c}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7.0 V
Input Voltage, $\mathrm{V}_{\text {in }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 V
Output Off-State Voltage, $\mathrm{V}_{\text {off }}$. . . . . . . . . . . . . . . . . . . . . . 80 V
Output On-State Sink Current, I I . . . . . . . . . . . . . . . . . 500 mA
Suppression Diode Off-State Voltage, $\mathrm{V}_{\text {off }} \ldots \ldots . . . . .$.
Suppression Diode On-State Current, $\mathrm{I}_{\mathrm{on}}$. . . . . . . . . . . . 500 mA
Power Dissipation, $P_{D}$ (one output) . . . . . . . . . . . . . . . . . . 1.0 W
(total package) . . . . . . . . . . . See Graph
Ambient Temperature Range (operating), $\mathrm{T}_{\mathrm{A}} .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{S}} \ldots \ldots . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

ALLOWABLE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE


## RECOMMENDED OPERATING CONDITIONS

|  | Min. | Nom. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage $\left(V_{\text {cc }}\right.$ ) | 4.5 | 5.0 | 5.5 | V |
| Operating Temperature Range | -55 | +25 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Current into any output (ON state) | - | - | 300 | mA |

ELECTRICAL CHARACTERISTICS over operating temperature range, unless otherwise noted

| Characteristic | Symbol | Test Conditions |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $V_{\text {cc }}$ | Driven Input | Other Input | Min. | Typ. | Max. | Units |  |
| "1" Input Voltage | $V_{1 \times(1)}$ | Min. |  | - | 2.0 | - | - | V | - |
| " 0 " Input Voltage | $\mathrm{V}_{1(0)}$ | Min. |  | - | - | - | 0.8 | V | - |
| " 0 " Input Current at all Inputs except Strobe | $\mathrm{I}_{\text {INO }}$ | Max. | 0.4 V | 30 V | - | -50 | $-100$ | $\mu \mathrm{A}$ | 2 |
| " 0 " Input Current at Strobe | $I_{\text {IN(0) }}$ | Max. | 0.4 V | 30 V | - | -100 | -200 | $\mu \mathrm{A}$ | - |
| " 1 " Input Current at all Inputs except Strobe | $I_{\text {IN(1) }}$ | Max. | 30 V | OV | - | - | 10 | $\mu \mathrm{A}$ | 2 |
| "1" Input Current at Strobe | $\mathrm{I}_{\text {(1) }}$ | Max. | 30 V | OV | - | - | 20 | $\mu \mathrm{A}$ | 2 |
| Input Clamp Voltage | $V_{1}$ | Min. | -12 mA | - | - | - | -1.5 | V | - |

SWITCHING CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$

| Characteristic | Symbol | Test Conditions | Limits |  |  | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. | Max. |  |  |
| Turn-on Delay Time | $\mathrm{t}_{\mathrm{pd} 0}$ | $\begin{aligned} & V_{s}=70 \mathrm{~V}_{\mathrm{l}} \mathrm{R}_{\mathrm{L}}=465 \Omega \text { ( } 10 \text { Watts) } \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ | - | 200 | 500 | ns | 3 |
| Turn-off Delay Time | $\mathrm{T}_{\mathrm{pd} 1}$ | $\begin{aligned} & V_{S}=70 \mathrm{~V}_{,} R_{L}=465 \Omega \text { ( } 10 \text { Watts) } \\ & C_{L}=15 \mathrm{pF} \end{aligned}$ |  | 300 | 750 | ns | 3 |

## NOTES:

1. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Each input tested separately.
3. Voltage values shown in the test circuit waveforms are with respect to network ground terminal.
4. Capacitance values specified include probe and test fixture capacitance.

## INPUT PULSE CHARACTERISTICS

| $V_{\text {(WO) }}=0 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{t}} \leq 7 \mathrm{~ns}$ | $\mathrm{t}_{\mathrm{p}}=1 \mu \mathrm{~s}$ |
| :--- | :--- | :---: |
| $\mathrm{~V}_{\text {M(1) }}=3.5 \mathrm{~V}$ | $\mathrm{t}_{\mathrm{r}} \leq 14 \mathrm{~ns}$ | PRR $=500 \mathrm{kHz}$ |

$V_{W(1)}=3.5 \mathrm{~V} \quad \mathrm{t}_{\mathrm{r}} \leq 14 \mathrm{~ns} \quad$ PRR $=500 \mathrm{kHz}$


ELECTRICAL CHARACTERISTICS over operating temperature range, unless otherwise noted

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $V_{c c}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | $\mathrm{l}_{\text {OfF }}$ | - | Min. | 2.0 V | 2.0 V | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
|  |  | - | Open | 2.0 V | 2.0 V | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
| "0" Output Voltage | $\mathrm{V}_{\text {ON }}$ | - | Min. | 0.8 V | $V_{c c}$ | 150 mA | - | 0.4 | 0.5 | V | - |
|  |  | - | Min. | 0.8 V | $V_{c c}$ | 300 mA | - | 0.6 | 0.8 | V | - |
| Diode Leakage Current | $I_{\text {LK }}$ | Nom. | Nom. | 0 V | 0 V | Open | - | - | 200 | $\mu \mathrm{A}$ | 3 |
| Diode Forward Voltage Drop | $V_{0}$ | Nom. | Nom. | $V_{c c}$ | $V_{c c}$ | - | - | 1.5 | 1.75 | V | 4 |
| "1" Level Supply Current | $I_{\text {cc(1) }}$ | Nom. | Max. | 5.0 V | 5.0 V | - | - | 8.0 | 12 | mA | 1,2 |
| " 0 " Level Supply Current | $I_{\text {cc(0) }}$ | Nom. | Max. | 0 V | 0 V | - | - | 35 | 49 | mA | 1,2 |



NOTES:

1. Typical values are at $\mathrm{V}_{C C}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Per package.
3. Diode leakage current measured at $V_{R}=V_{\text {off(min) }}$.
4. Diode forward voltage drop measured at $\mathrm{I}_{\mathrm{f}}=300 \mathrm{~mA}$.
5. Capacitance values specified include probe and test fixture capacitance.

## UDS-5712H DUAL NAND DRIVER



Dwg. No. A-9790B

## ELECTRICAL CHARACTERISTICS over operating temperature range, unless otherwise noted

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $V_{c c}$ | Driven Input | Other <br> Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | $\mathrm{I}_{\text {OfF }}$ | - | Min. | 0.8 V | $V_{c c}$ | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
|  |  | - | Open | 0.8 V | $\mathrm{V}_{\text {c }}$ | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
| "0" Output Voltage | $\mathrm{V}_{\text {ON }}$ | - | Min. | 2.0 V | 2.0 V | 150 mA | - | 0.4 | 0.5 | $V$ | - |
|  |  | - | Min. | 2.0 V | 2.0 V | 300 mA | - | 0.6 | 0.8 | $V$ | - |
| Diode Leakage Current | $L_{\text {LK }}$ | Nom. | Nom. | $\mathrm{V}_{\text {cc }}$ | $\mathrm{V}_{c c}$ | Open | - | - | 200 | $\mu \mathrm{A}$ | 3 |
| Diode Forward Voltage Drop | $V_{0}$ | Nom. | Nom. | OV | 0 V | - | - | 1.5 | 1.75 | $V$ | 4 |
| "1" Level Supply Current | $\mathrm{I}_{\text {c(1) }}$ | Nom. | Max. | 0 V | 0 V | - | - | 12 | 15 | mA | 1,2 |
| "0" Level Supply Current | $\mathrm{I}_{\text {c(0) }}$ | Nom. | Max. | 5.0 V | 5.0 V | - | - | 40 | 53 | mA | 1,2 |



Dwg. No. A-7900A

NOTES:

1. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Per package.
3. Diode leakage current measured at $V_{R}=V_{\text {offl(min) }}$.
4. Diode forward voltage drop measured at $I_{\mathrm{f}}=300 \mathrm{~mA}$.
5. Capacitance values specified include probe and test fixture capacitance.

## UDS-5713H DUAL OR DRIVER



## ELECTRICAL CHARACTERISTICS over operating temperature range, unless otherwise noted

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $V_{c c}$ | Driven Input | Other <br> Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | $\mathrm{I}_{\text {OFF }}$ | - | Min. | 2.0 V | OV | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
|  |  | - | Open | 2.0 V | OV | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
| "0" Output Voltage | $\mathrm{V}_{\text {oN }}$ | - | Min. | 0.8 V | 0.8 V | 150 mA | - | 0.4 | 0.5 | $V$ | - |
|  |  | - | Min. | 0.8 V | 0.8 V | 300 mA | - | 0.6 | 0.8 | V | - |
| Diode Leakage Current | $I_{L K}$ | Nom. | Nom. | 0 V | OV | Open | - | - | 200 | $\mu \mathrm{A}$ | 3 |
| Diode Forward Voltage Drop | $V_{0}$ | Nom. | Nom. | $\mathrm{V}_{c c}$ | $\mathrm{V}_{\text {cc }}$ | - | - | 1.5 | 1.75 | V | 4 |
| "1" Level Supply Current | $I_{\text {cc(1) }}$ | Nom. | Max. | 5.0 V | 5.0 V | - | - | 8.0 | 13 | mA | 1,2 |
| "0" Level Supply Current | $I_{\text {cc(0) }}$ | Nom. | Max. | 0 V | OV | - | - | 36 | 50 | mA | 1,2 |



Dwg. No. A-7628C

## NOTES:

1. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Per package.
3. Diode leakage current measured at $V_{R}=V_{\text {otfi(min) }}$.
4. Diode forward voltage drop measured at $\mathrm{I}_{\mathrm{t}}=300 \mathrm{~mA}$.
5. Capacitance values specified include probe and test fixture capacitance.

## UDS-5714H DUAL NOR DRIVER



Dwg. No. A-9788B

## ELECTRICAL CHARACTERISTICS over operating temperature range, unless otherwise noted

| Characteristic | Symbol | Test Conditions |  |  |  |  | Limits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Temp. | $V_{c c}$ | Driven Input | Other Input | Output | Min. | Typ. | Max. | Units |  |
| "1" Output Reverse Current | $\mathrm{l}_{\text {off }}$ | - | Min. | 0.8 V | 0.8 V | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
|  |  | - | Open | 0.8 V | 0.8 V | 80 V | - | - | 100 | $\mu \mathrm{A}$ | - |
| "0" Output Voltage | $V_{\text {on }}$ | - | Min. | 2.0 V | 0 V | 150 mA | - | 0.4 | 0.5 | V | - |
|  |  | - | Min. | 2.0 V | OV | 300 mA | - | 0.6 | 0.8 | V | - |
| Diode Leakage Current | $l_{\text {LK }}$ | Nom. | Nom. | $\mathrm{V}_{\text {cc }}$ | $\mathrm{V}_{\text {cc }}$ | Open | - | - | 200 | $\mu \mathrm{A}$ | 3 |
| Diode Forward Voltage Drop | $V_{0}$ | Nom. | Nom. | OV | 0 V | - | - | 1.5 | 1.75 | $V$ | 4 |
| "1" Level Supply Current | $\mathrm{I}_{\text {c(1) }}$ | Nom: | Max. | OV | 0 V | - | - | 12 | 15 | mA | 1,2 |
| "0" Level Supply Current | $\mathrm{I}_{\text {cc(0) }}$ | Nom. | Max. | 5.0 V | 5.0 V | - | - | 40 | 50 | mA | 1,2 |



Dwg. No. A-9135A


Dwg. No. A-7900A

NOTES:

1. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
2. Per package.
3. Diode leakage current measured at $V_{R}=V_{\text {offt(min) }}$.
4. Diode forward voltage drop measured at $\mathrm{I}_{\mathrm{f}}=300 \mathrm{~mA}$.
5. Capacitance values specified include probe and test fixture capacitance.

# UDS-5791H QUAD PIN DIODE POWER DRIVER MIL-STD-883 Compliant 

## features

- Low Input Current
- TLL, DTL, MOS Compatible
- Wide Operating Voltage Range
- High Output Breakdown Voltage
- High-Reliability Screening to MIL-STD-883, Class B

CONSISTING of four high-voltage NPN output stages and associated logic and level shifting, this monolithic, planar integrated circuit offers an easy solution to many PIN diode driving applications.

The UDS-5791H quad power driver is designed to replace discrete or hybrid PIN diode drivers. It provides significant reductions in cost and space with improved reliability. The device is capable of sustaining off voltages of 120 V and will switch currents to 500 mA .

The input buffer circuitry has been designed to utilize external discrete resistors. The one-resistor-per-driver effectively reduces total package power dissipation and junction temperature while allowing user selection of output base drive current, power supply voltages, and output current.

All devices are rated for operation over an extended temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. It is customarily supplied in 16-pin hermetic dual in-line packages. Reverse-bias burn-in and $100 \%$ high-reliability screening to MIL-STD-883, Class $B$, are standard.

## ABSOLUTE MAXIMUM RATINGS over free-air operating temperature range

Supply Voltage, $\mathrm{V}_{\mathrm{cc}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . +6.0 V
Supply Voltage, $\mathrm{V}_{\mathrm{EE}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . -6.0 V
Input Voltage, $\mathrm{V}_{\mathbb{I}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\mathrm{V}_{\text {cc }}$
Output OFF-State Voltage, $\mathrm{V}_{\text {off }}$ (ref. $\mathrm{V}_{\mathrm{EE}}$ ) $\ldots \ldots . \ldots . \mathrm{I}_{120} \mathrm{~V}$
Output ON-State Current, $\mathrm{I}_{0 \mathrm{~N}}$. . . . . . . . . . . . . . . . . . . 500 mA
Package Power Dissipation, $P_{D}$. . . . . . . . . . . . . . . . See Graph
Operating Ambient Temperature Range, $\mathrm{T}_{\mathrm{A}} .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature Range, $\mathrm{T}_{\mathrm{s}} \ldots . . . . .-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$


## RECOMMENDED OPERATING CONDITIONS

|  | Min. | Nom. | Max. | Units |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ | 4.5 | 5.0 | 5.5 | V |
| Supply Voltage, $\mathrm{V}_{\mathrm{EE}}$ | -1.5 | -3.0 | -5.5 | V |
| Output ON-State Current, $\mathrm{I}_{\mathrm{ON}}$ |  |  | 300 | mA |
| Operating Ambient Temperature Range, $\mathrm{T}_{\mathrm{A}}$ | -55 | +25 | +125 | ${ }^{\circ} \mathrm{C}$ |

## ELECTRICAL CHARACTERISTICS over operating temperature range (unless otherwise noted)

| Characteristic | Symbol | Temp. ( ${ }^{\circ} \mathrm{C}$ ) | $\begin{gathered} V_{c c} \\ (+V) \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{EE}} \\ (-\mathrm{V}) \end{gathered}$ | $\begin{gathered} V_{W} \\ (+V) \end{gathered}$ | $\begin{array}{\|ccc} \hline V_{\text {off }} \text { or } & l_{\text {on }} \\ (++V) & (\mathrm{mA}) \\ \hline \end{array}$ |  | $\begin{gathered} R_{x} \\ (\Omega) \\ \hline \end{gathered}$ | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  | Min. | Max. | Units |
| "1" Input Voltage | $\mathrm{V}_{\text {w(1) }}$ | - | 4.5 | - | - | - | - |  | - | 2.0 | 4.0 | V |
| "0" Input Voltage | $\mathrm{V}_{\text {W(0) }}$ | - | 4.5 | - | - | - | - | - | - | 0.8 | V |
| "1" Input Current | $I_{\text {(1) }}$ | - | 5.5 | 3.0 | 5.0 | - | - | - | - | 50 | $\mu \mathrm{A}$ |
| "0" Input Current | $\mathrm{I}_{\text {mo }}$ | - | 5.5 | 3.0 | 0.4 | - | - | - | - | 1.0 | mA |
| OFF-State Reverse Current | $\mathrm{l}_{\text {Off }}$ | +25 | 4.5 | 3.0 | 0.4 | 115 | - | - | - | 50 | $\mu \mathrm{A}$ |
|  |  | +125 | 4.5 | 3.0 | 0.4 | 115 | - | - | - | 100 | $\mu \mathrm{A}$ |
| ON-State Output Voltage* (Ref. $\mathrm{V}_{\mathrm{EE}}$ ) | $V_{\text {ON }}$ | -55 | 4.5 | 1.5 | 2.4 | - | 150 | 720 | - | 400 | mV |
|  |  |  |  |  |  | - | 300 | 360 | - | 600 | mV |
|  |  | +25 | 4.5 | 1.5 | 2.4 | - | 150 | 720 | - | 400 | mV |
|  |  |  |  |  |  | - | 300 | 360 | - | 700 | mV |
|  |  | +125 | 4.5 | 1.5 | 2.4 | - | 150 | 720 | - | 500 | mV |
|  |  |  |  |  |  | - | 300 | 360 | - | 850 | mV |
| Predriver <br> Collector Voltage* <br> (Ref. $V_{E E}$ ) | $V_{x}$ | - | 4.5 | 1.5 | 2.4 | - | 150 | 720 | - | 1.3 | V |
|  |  |  |  |  |  | - | 300 | 360 | - | 1.5 | V |
|  |  |  | 5.5 | 3.3 | 2.4 | - | 300 | 270 | - | 1.7 | V |
| Output Short-Circuit Current* | los | - | 4.5 | 3.0 | 0.4 | -2.3 | - | 510 | 20 | 50 | mA |
| OFF-State Supply Current | $\mathrm{lcc}_{\text {c }}$ | - | 5.5 | 5.5 | 0.4 | - | - | - | - | 4.1 | mA |
| ON-State Supply Current | $\mathrm{l}_{\mathrm{cc}}$ | - | 5.5 | 5.5 | 2.4 | - | - | - | - | 3.4 | mA |
| Turn-On Delay | $\mathrm{t}_{0}$ | +25 | 5.0 | 3.0 | - | - | - | 510 | - | 500 | ns |
| Storage Delay | $\mathrm{t}_{5}$ | +25 | 5.0 | 3.0 | - | - | - | 510 | - | 5.0 | $\mu \mathrm{s}$ |
| Fall Time | , | +25 | 5.0 | 3.0 | - | - | - | 510 | - | 100 | ns |

[^73]

## SWITCHING TEST CIRCUIT AND WAVEFORMS



## GENERAL DESIGN NOTES

$$
I_{R x}=\frac{I_{O N}}{B}
$$

$$
R_{X}=\frac{B\left(V_{C C}-V_{E E}-V_{X}\right)}{I_{O N}}
$$

where:
$B=30$, the minimum output current gain over the operating temperature range
$V_{x}=1.5$, the maximum predriver voltage
It is recommended that a minimum overdrive of $25 \%$ to be used ( $1.25 \mathrm{I}_{\mathrm{Rx}}$ or $0.8 \mathrm{R}_{\mathrm{x}}$ ).

## UCS-5800H AND UCS-5801H HERMETIC BiMOS II LATCHED DRIVERS

## MIL-STD-883 Compliant

## FEATURES

- 4.4 MHz Minimum Data Input Rate
- CMOS, PMOS, NMOS, TTL Compatible Inputs
- Internal Pull-Down Resistors
- Low-Power CMOS Control and Latches
- High-Voltage, High-Current Outputs
- Transient-Protected Outputs
- Operating Temperature $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
- High-Reliability Screening to MIL-STD-883, Class B

SIMPLIFYING INTERFACE between LSI and peripheral power loads, the hermetically sealed UCS-5800H (4-bit) and UCS-5801H (8-bit) latched drivers combine the advantages of CMOS logic and control and high-voltage, high-current bipolar output buffers. Typical applications include microprocessor interface to relays, solenoids, dc and stepper motors, printers, LED or incandescent displays requiring hermetic packaging and an operating temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

BiMOS II latched drivers have data input rates faster than those of the original BiMOS circuits. With a 5 V logic supply, they will typically operate at better than 5 MHz . With a 12 V supply, significantly higher speeds are obtained. The CMOS inputs are compatible with standard CMOS, PMOS, and NMOS logic levels. TTL or DTL circuits may require the use of appropriate pull-up resistors.

The Darlington open-collector outputs will drive power loads rated to 50 V and $350 \mathrm{~mA}(500 \mathrm{~mA}$, maximum). Integral diodes for inductive load transient suppression are included. Because of limitations on package power dissipation, the simultaneous operation of all drivers at high current can only be accomplished by a reduction in duty cycle. Outputs may be paralleled for higher loadcurrent capability.


The 4-bit, UCS-5800H is furnished in a standard 14 -pin side-brazed hermetic package. The 8 -bit, UCS- 5801 H is supplied in a 22 -pin side-brazed hermetic package with row spacing on $0.400^{\prime \prime}$ ( 10.16 mm ) centers. To simplify circuit board layout, all outputs are opposite their respective inputs. Both packages conform to the dimensional requirements of MIL-M-38510. High-temperature reverse-bias burn-in and $100 \%$ high-reliability screening to MIL-STD-883, Class B are standard.

## ABSOLUTE MAXIMUM RATINGS at $+25^{\circ} \mathrm{C}$ Free-Air Temperature

$\qquad$
Supply Voltage, $\mathrm{V}_{\text {DD }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 V

Continuous Collector Current, $I_{C}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500 mA
Package Power Dissipation, $P_{D}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . See Graph


NOTE: Output current rating may be limited by duty cycle, ambient temperature, air flow, and number of outputs conducting. Under any set of conditions, do not exceed a maximum junction temperature of $+130^{\circ} \mathrm{C}$.

Caution: Sprague CMOS devices have input-static protection but are susceptibre to damage when exposed to extremely high static electrical charges.

TYPICAL INPUT CIRCUIT


Dwg. No. A-12,520

## FUNCTIONAL BLOCK DIAGRAM



## allowable average package power dissipation AS A FUNCTION OF TEMPERATURE



Dwg. No. A-11,464

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (unless otherwise specified)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {cex }}$ | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $\mathrm{V}_{\text {celsat }}$ | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}$ | - | 1.1 | V |
|  |  | $\mathrm{I}_{\mathrm{c}}=200 \mathrm{~mA}$ | - | 1.3 | V |
|  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{~V}_{00}=7.0 \mathrm{~V}$ | - | 1.6 | V |
| Input Voltage | $V_{\text {m(0) }}$ |  | - | 1.0 | V |
|  | $\mathrm{V}_{\text {W(1) }}$ | $\mathrm{V}_{00}=12 \mathrm{~V}$ | 10.5 | - | V |
|  |  | $\mathrm{V}_{00}=10 \mathrm{~V}$ | 8.5 | - | V |
|  |  | $\mathrm{V}_{\text {Do }}=5.0 \mathrm{~V}$ (See Note) | 3.5 | - | V |
| Input Resistance | $\mathrm{R}_{\text {W }}$ | $\mathrm{V}_{00}=12 \mathrm{~V}$ | 50 | - | k $\Omega$ |
|  |  | $\mathrm{V}_{00}=10 \mathrm{~V}$ | 50 | - | k $\Omega$ |
|  |  | $\mathrm{V}_{00}=5.0 \mathrm{~V}$ | 50 | - | $\mathrm{k} \Omega$ |
| Supply Current | Iogoon <br> (Each <br> Stage) | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$, Outputs Open | - | 2.0 | mA |
|  |  | $\mathrm{V}_{00}=10 \mathrm{~V}$, Outputs Open | - | 1.7 | mA |
|  |  | $\mathrm{V}_{00}=5.0 \mathrm{~V}$, Outputs Open | - | 1.0 | mA |
|  | $\mathrm{I}_{\text {DD(0FF }}$ (Total) | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$, Outputs Open, Inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {Do }}=5.0 \mathrm{~V}$, Outputs Open, Inputs $=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Leakage Current | $\mathrm{I}_{\mathrm{R}}$ | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $\mathrm{V}_{\mathrm{F}}$ | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | 2.0 | V |

NOTE: Operation of these devices with standard TLL or DTL may require the use of appropriate pull-up resistors to insure a minimum logic " 1 ."

ELECTRICAL CHARACTERISTICS at $T_{A}=-55^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (unless otherwise specified)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output Leakage Current | $\mathrm{I}_{\text {CEX }}$ | $\mathrm{V}_{\text {CE }}=50 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $\mathrm{V}_{\text {CEISAT }}$ | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}$ | - | 1.3 | V |
|  |  | $\mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}$ | - | 1.5 | V |
|  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{~V}_{D}=7.0 \mathrm{~V}$ | - | 1.8 | V |
| Input Voltage | $V_{\text {(N0) }}$ |  | - | 1.0 | V |
|  | $V_{\text {(N(1) }}$ | $\mathrm{V}_{\text {D0 }}=12 \mathrm{~V}$ | 11 | - | V |
|  |  | $\mathrm{V}_{\text {DD }}=10 \mathrm{~V}$ | 9.0 | - | V |
|  |  | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ (See Note) | 3.6 | - | V |
| Input Resistance | $\mathrm{R}_{\text {IN }}$ | $\mathrm{V}_{00}=12 \mathrm{~V}$ | 35 | - | $k \Omega$ |
|  |  | $V_{D D}=10 \mathrm{~V}$ | 35 | - | $k \Omega$ |
|  |  | $V_{D D}=5.0 \mathrm{~V}$ | 35 | - | $k \Omega$ |
| Supply Current | $\mathrm{I}_{\text {Do(on }}$ <br> (Each <br> Stage) | $\mathrm{V}_{\text {DD }}=12 \mathrm{~V}$, Outputs Open | - | 2.5 | mA |
|  |  | $V_{\text {DD }}=10 \mathrm{~V}$, Outputs Open | - | 1.9 | mA |
|  |  | $\mathrm{V}_{00}=5.0 \mathrm{~V}$, Outputs Open | - | 1.0 | mA |
|  | $I_{\text {DD(OFF) }}$ <br> (Total) | $\mathrm{V}_{\text {DD }}=12 \mathrm{~V}$, Outputs Open, Inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{00}=5.0 \mathrm{~V}$, Outputs Open, Inputs $=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Leakage Current | $I_{\text {R }}$ | $\mathrm{V}_{\mathrm{R}}=50 \mathrm{~V}$ | - | 50 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voitage | $V_{\text {F }}$ | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | 2.1 | V |

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (unless otherwise specified).

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output Leakage Current | $I_{\text {cex }}$ | $V_{\text {CE }}=50 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
| Collector-Emitter Saturation Voltage | $V_{\text {ceisat }}$ | $\mathrm{I}_{\mathrm{c}}=100 \mathrm{~mA}$ | - | 1.3 | V |
|  |  | $\mathrm{I}_{\mathrm{C}}=200 \mathrm{~mA}$ | - | 1.5 | V |
|  |  | $\mathrm{I}_{\mathrm{C}}=350 \mathrm{~mA}, \mathrm{~V}_{00}=7.0 \mathrm{~V}$ | - | 1.8 | V |
| Input Voltage | $\mathrm{V}_{\text {IN0) }}$ |  | - | 1.0 | V |
|  | $V_{1(1)}$ | $\mathrm{V}_{\text {D0 }}=12 \mathrm{~V}$ | 10.5 | - | V |
|  |  | $\mathrm{V}_{\text {DO }}=10 \mathrm{~V}$ | 8.5 | - | V |
|  |  | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ (See Note) | 3.5 | - | V |
| Input Resistance | $\mathrm{R}_{\text {IN }}$ | $\mathrm{V}_{00}=12 \mathrm{~V}$ | 50 | - | $k \Omega$ |
|  |  | $V_{\text {D0 }}=10 \mathrm{~V}$ | 50 | - | $k \Omega$ |
|  |  | $V_{D D}=5.0 \mathrm{~V}$ | 50 | - | $k \Omega$ |
| Supply Current | $I_{\text {Doon }}$ <br> (Each <br> Stage) | $\mathrm{V}_{\text {DO }}=12 \mathrm{~V}$, Outputs Open | - | 2.0 | mA |
|  |  | $V_{\text {DD }}=10 \mathrm{~V}$, Outputs Open | - | 1.7 | mA |
|  |  | $V_{D D}=5.0 \mathrm{~V}$, Outputs Open | - | 1.0 | mA |
|  | $\mathrm{I}_{\text {Do(0FF) }}$ (Total) | $\mathrm{V}_{00}=12 \mathrm{~V}$, Outputs Open, Inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{00}=5.0 \mathrm{~V}$, Outputs Open, Inputs $=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Leakage Current | $I_{R}$ | $V_{R}=50 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
| Clamp Diode Forward Voltage | $V_{F}$ | $\mathrm{I}_{\mathrm{F}}=350 \mathrm{~mA}$ | - | 2.0 | V |

NOTE: Operation of these devices with standard TIL or DTL may require the use of appropriate pull-up resistors to insure a minimum logic " 1. ."


TIMING CONDITIONS
( $T_{A}=+25^{\circ} \mathrm{C}$, Logic Levels are $V_{D 0}$ and Ground)
A. Minimum data active time before strobe enabled (data set-up time) . . . . . . . . . . . . . . . . . . . 50 ns
B. Minimum data active time after strobe disabled (data hold time) . . . . . . . . . . . . . . . . . . . . . . 50 ns
C. Minimum strobe pulse width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 125 ns
D. Typical time between strobe activation and output on to off transition . . . . . . . . . . . . . . . . 500 ns
E. Typical time between strobe activation and output off to on transition . . . . . . . . . . . . . . . . 500 ns
F. Minimum clear pulse width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 300 ns
G. Minimum data pulse width . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 225 ns

Information present at an input is transferred to its latch when the strobe is high. A high clear input will set all latches to the output off condition regardless of the data or strobe input levels. A high output enable will set all outputs to the off condition, regardless of any other input conditions. When the output enable is low, the outputs depend on the state of their respective latches.

## TRUTH TABLE

| $\mathrm{IN}_{N}$ | STROBE | CLEAR | OUTPUT ENABLE | OUT ${ }_{\text {N }}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | t-1 | t |
| 0 | 1 | 0 | 0 | $X$ | OFF |
| 1 | 1 | 0 | 0 | X | ON |
| X | $X$ | 1 | X | $X$ | OFF |
| X | $X$ | X | 1 | $X$ | OFF |
| $X$ | 0 | 0 | 0 | ON | ON |
| $X$ | 0 | 0 | 0 | OFF | OFF |

[^74]$\mathrm{t}-1=$ previous output state.
$\mathrm{t}=$ present output state.


## UNIPOLAR STEPPER-MOTOR DRIVE



# UCS-5810H HERMETIC BiMOS II 10-BIT, SERIAL-INPUT, LATCHED DRIVER MIL-STD-883 Compliant 

## features

- 5 MHz Minimum Data Input Rate
- High-Voltage Source Outputs
- CMOS, PMOS, NMOS, TL Compatible Inputs
- Low-Power CMOS Logic and Latches
- Internal Pull-Down Resistors
- Wide Supply-Voltage Range
- High-Reliability Screening to MLL-STD-883, Class B
- Operating Temperature $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

COMBINING low-power CMOS logic with bipolar source drivers, Type UCS- 5810 H will simplify many display-system designs. Primarily intended for use with vacuum-fluorescent displays, this BiMOS 10 -bit serial-input, latched driver can also be used with LED and incandescent displays within its output limitations of 60 V and 40 mA per driver.
BiMOS II devices have considerably better data input rates than the original BiMOS circuits. With a 5 V supply, they typically operate above 5 MHz . With a 12 V supply, significantly higher speeds are obtained.
The CMOS 10 -bit shift register and associated latches are designed for operation over a 5 V to 15 V supply-voltage range. They cause minimal loading of data lines and are compatible with standard CMOS, PMOS, and NMOS logic. When used with standard TTL or low-speed TTL logic, appropriate pull-up resistors may be required to ensure an inputlogic high. A CMOS serial-data output allows cascading these devices for interface applications re-


Dwg. No. A-10,988
quiring many drive lines (dot matrix, alphanumeric, bargraph).

The 10 bipolar outputs are used as segment or digit drivers in vacuum-fluorescent displays. Under normal operating conditions, these devices will sustain 25 mA per output at $50^{\circ} \mathrm{C}$ at a duty cycle of $61 \%$. Other combinations of number of conducting outputs and duty cycle are shown in the specifications in this bulletin.
Type UCS -5810 H , when combined with Type UCS-5815H, an 8 -bit latched source driver, comprises a minimum component display subsystem requiring few, if any, discrete components. Type UCS-5810H is furnished in an 18 -pin hermetic dual-in-line package. Reverse-bias burn-in and $100 \%$ high-reliability screening to MIL-STD-883, Class B, are standard.

## ABSOLUTE MAXIMUM RATINGS

$$
\begin{gathered}
\text { at }+25^{\circ} \mathrm{C} \text { Free-Air Temperature } \\
\text { and } \mathrm{V}_{s s}=0 \mathrm{~V}
\end{gathered}
$$





Continuous Ouput Current, $\mathrm{I}_{\text {out }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 mA
Package Power Dissipation, $P_{0}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.4 W* $^{*}$
Operating Temperature Range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots . . .5^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

*Derate at $13.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+25^{\circ} \mathrm{C}$.

| $\begin{gathered} \text { Number of } \\ \text { Outputs } 0 \mathrm{~N} \\ \mathrm{I}_{\text {out }}=-25 \mathrm{~mA} \\ \hline \end{gathered}$ | Maximum Allowable Duty Cycle at $V_{D D}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}$ of: |  |  |
| :---: | :---: | :---: | :---: |
|  | $+25^{\circ} \mathrm{C}$ | $+50^{\circ} \mathrm{C}$ | $+85^{\circ} \mathrm{C}$ |
| 10 | 81\% | 61\% | 34\% |
| 9 | 90\% | 68\% | 38\% |
| 8 | 98\% | 76\% | 43\% |
| 7 | 100\% | 87\% | 49\% |
| 6 | 100\% | 97\% | 57\% |
| 5 | 100\% | 100\% | 69\% |
| 4 | 100\% | 100\% | 86\% |
| 3 | 100\% | 100\% | 100\% |

Caution: Sprague CMOS devices have input-static protection but are susceptible to damage when exposed to extremely high static electrical charges.

FUNCTIONAL BLOCK DIAGRAM


TYPICAL INPUT CIRCUIT


TYPICAL OUTPUT DRIVER


## ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE



ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{B B}=60 \mathrm{~V}, \mathrm{~V}_{D D}=5 \mathrm{~V}$ to $12 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output OFF Voltage | $\mathrm{V}_{\text {Out }}$ |  | - | 1.0 | V |
| Output ON Voltage |  | $\mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}$ | 57.5 | - | V |
| Output Pull-Down Current | $\mathrm{I}_{\text {OUT }}$ | $V_{\text {OUT }}=V_{\text {BB }}$ | 400 | 850 | $\mu \mathrm{A}$ |
| Output Leakage Current |  |  | - | -15 | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\text {W(1) }}$ | $V_{D D}=5.0 \mathrm{~V}$ | 3.5 | - | V |
|  |  | $\mathrm{V}_{\text {DD }}=12 \mathrm{~V}$ | 10.5 | - | V |
|  | $\mathrm{V}_{\text {IN(0) }}$ |  | -0.3 | +0.8 | V |
| Input Current | $\mathrm{I}_{\text {(1) }}$ | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathbb{N}}=5.0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathbb{W}}=12 \mathrm{~V}$ | - | 240 | $\mu \mathrm{A}$ |
| Input Impedance | $\mathrm{Z}_{\text {N }}$ | $V_{D D}=5.0 \mathrm{~V}$ | 50 | - | $k \Omega$ |
| Serial Data Output Resistance | $\mathrm{R}_{\text {out }}$ | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ | - | 20 | $k \Omega$ |
|  |  | $\mathrm{V}_{\text {D }}=12 \mathrm{~V}$ | - | 6.0 | $\mathrm{k} \Omega$ |
| Supply Current | $\mathrm{I}_{\text {BB }}$ | All outputs ON, Outputs open | - | 13 | mA |
|  |  | All outputs OFF, Outputs open | - | 200 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{00}$ | $\mathrm{V}_{\text {D }}=5.0 \mathrm{~V}$, All outputs OFF, All inputs $=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {DD }}=12 \mathrm{~V}$, All outputs OFF, All inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$, One output 0N, All inputs $=0 \mathrm{~V}$ | - | 1.0 | mA |
|  |  | $\mathrm{V}_{D D}=12 \mathrm{~V}$, One output 0 N, All inputs $=0 \mathrm{~V}$ | - | 3.0 | mA |

Operation of this device with standard TLL or DTL may require the use of appropriate pull-up resistors to ensure an input-logic high.

UCS-5810H HERMETIC BiMOS II 10-BIT, SERIAL-INPUT, LATCHED DRIVER

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=60 \mathrm{~V}, \mathrm{~V}_{D D}=5 \mathrm{~V}$ to $12 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output OFF Voltage | $V_{\text {out }}$ |  | - | 1.0 | V |
| Output ON Voltage |  | $\mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}$ | 57 | - | V |
| Output Pull-Down Current | $\mathrm{I}_{\text {OUT }}$ | $V_{\text {OUT }}=V_{\text {BB }}$ | 300 | 850 | $\mu \mathrm{A}$ |
| Output Leakage Current |  |  | - | -15 | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\text {(N(1) }}$ | $V_{D D}=5.0 \mathrm{~V}$ | 3.6 | - | V |
|  |  | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$ | 11.0 | - | V |
|  | $\mathrm{V}_{\text {IV(0) }}$ |  | -0.3 | +0.8 | V |
| Input Current | $\mathrm{I}_{\text {(1) }}$ | $V_{\text {DD }}=V_{\text {IV }}=5.0 \mathrm{~V}$ | - | 145 | $\mu \mathrm{A}$ |
|  |  | $V_{D D}=V_{\mathbb{N}}=12 \mathrm{~V}$ | - | 430 | $\mu \mathrm{A}$ |
| Input Impedance | $Z_{\text {IN }}$ | $V_{D D}=5.0 \mathrm{~V}$ | 35 | - | $k \Omega$ |
| Serial Data Output Resistance | $\mathrm{R}_{\text {out }}$ | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$ | - | 20 | $\mathrm{k} \Omega$ |
|  |  | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$ | - | 6.0 | $\mathrm{k} \Omega$ |
| Supply Current | $I_{B B}$ | All outputs ON, Outputs open | - | 13 | mA |
|  |  | All outputs OFF, Outputs open | - | 100 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{00}$ | $\mathrm{V}_{\text {D }}=5.0 \mathrm{~V}$, All outputs OFF, All inputs $=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$, All outputs OFF, All inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$, One output 0N, All inputs $=0 \mathrm{~V}$ | - | 1.0 | mA |
|  |  | $\mathrm{V}_{\text {DD }}=12 \mathrm{~V}$, One output ON, All inputs $=0 \mathrm{~V}$ | - | 3.0 | mA |

NOTES: Positive (negative) current is defined as going into (coming out of) the specified device pin.
Operation of this device with standard TTL or DTL may require the use of appropriate pull-up resistors to ensure an input-logic high.
ELECTRICAL CHARACTERISTICS at $T_{A}=+125^{\circ} \mathrm{C}, \mathrm{V}_{B B}=60 \mathrm{~V}, \mathrm{~V}_{D D}=5 \mathrm{~V}$ to $12 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output OFF Voltage | $\mathrm{V}_{\text {OUT }}$ |  | - | 1.0 | V |
| Output ON Voltage |  | $\mathrm{l}_{\text {our }}=-25 \mathrm{~mA}$ | 57 | - | V |
| Output Pull-Down Current | $\mathrm{I}_{\text {OUT }}$ | $V_{\text {OrI }}=V_{\text {BB }}$ | 400 | 1400 | $\mu \mathrm{A}$ |
| Output Leakage Current |  |  | - | -30 | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\text {wil }}$ | $\mathrm{V}_{00}=5.0 \mathrm{~V}$ | 3.5 | - | V |
|  |  | $\mathrm{V}_{00}=12 \mathrm{~V}$ | 10.5 | - | V |
|  | $V_{\text {m(0) }}$ |  | -0.3 | +0.8 | V |
| Input Current | $I_{\text {m(1) }}$ | $\mathrm{V}_{\text {DD }}=\mathrm{V}_{\text {IV }}=5.0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {D0 }}=\mathrm{V}_{\text {W }}=12 \mathrm{~V}$ | - | 300 | $\mu \mathrm{A}$ |
| Input Impedance | $Z_{W}$ | $\mathrm{V}_{00}=5.0 \mathrm{~V}$ | 50 | - | $\mathrm{k} \Omega$ |
| Serial Data Output Resistance | Rour | $\mathrm{V}_{00}=5.0 \mathrm{~V}$ | - | 27 | k $\Omega$ |
|  |  | $\mathrm{V}_{00}=12 \mathrm{~V}$ | - | 8.0 | $\mathrm{k} \Omega$ |
| Supply Current | $\mathrm{I}_{\text {BB }}$ | All outputs ON, Outputs open | - | 15 | mA |
|  |  | All outputs OFF, Outputs open | - | 100 | $\mu \mathrm{A}$ |
|  | 100 | $\mathrm{V}_{\text {Do }}=5.0 \mathrm{~V}$, All outputs OFF, All inputs $=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {Do }}=12 \mathrm{~V}$, All outputs OFF, All inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {Do }}=5.0 \mathrm{~V}$, One output 0N, All inputs $=0 \mathrm{~V}$ | - | 1.0 | mA |
|  |  | $\mathrm{V}_{\text {Do }}=12 \mathrm{~V}$, One output ON, All inputs $=0 \mathrm{~V}$ | - | 3.0 | mA |

[^75]

## TIMING CONDITIONS

$\left(T_{A}=+25^{\circ} \mathrm{C}\right.$, Logic Levels are $\mathrm{V}_{D D}$ and $\mathrm{V}_{S S}$ )

|  | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}$ |
| :---: | :---: |
| A. Minimum Data Active Time Before Clock Pulse (Data Set-Up Time) | 75 ns |
| B. Minimum Data Active Time After Clock Pulse (Data Hold Time). | 75 ns |
| C. Minimum Data Pulse Width | 150 ns |
| D. Minimum Clock Pulse Width | 150 ns |
| E. Minimum Time Between Clock Activation and Strobe | 300 ns |
| F. Minimum Strobe Pulse Width . | 100 ns |
| G. Typical Time Between Strobe Activation and Output Transition | $1.0 \mu \mathrm{~s}$ |

Serial data present at the input is transferred to the shift register on the logic " 0 "' to logic " 1 '" transition of the clock input pulse. On succeeding ClOCK pulses, the registers shift data information towards the serial data output. The serial data must appear at the input prior to the rising edge of the clock input waveform.
Information present at any register is transferred to its respective latch when the strobe is high (serial-to-parallel conversion). The latches will con-
tinue to accept new data as long as the strobe is held high. Applications where the latches are bypassed (strobe tied high) will require that the BLANKING input be high during serial data entry.

When the blanking input is high, all of the output buffers are disabled (OFF) without affecting the information stored in the latches or shift register. With the blanking input low, the outputs are controlled by the state of the latches.

TRUTH TABLE


[^76]
# UCS-5815H HERMETIC BiMOS II LATCH/SOURCE DRIVER MIL-STD-883 Compliant 

## FEATURES

- 4.4 MHz Minimum Data Input Rate
- High-Voltage Source Outputs
- CMOS, PMOS, NMOS, TTL Compatible Inputs
- Low-Power CMOS Latches
- Internal Pull-Down Resistors
- Wide Supply-Voltage Range
- High-Reliability Screening to MIL-STD-883, Class B
- Operating Temperature $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

DESIGNED primarily for use with high-voltage vacuum-fluorescent displays, the UCS-5815H BiMos integrated circuit has eight NPN Darlington source drivers with pull-down resistors, a CMOS latch for each driver, and common strobe, blankING, and ENABLE functions.

BiMOS II devices have considerably better data input rates than the original BiMOS circuits. With a 5 V supply, they typically operate above 5 MHz . With a 12 V supply, significantly higher speeds are obtained.

The CMOS inputs cause minimal loading and are compatible with standard CMOS, PMOS, and NMOS logic commonly found in microprocessor designs. The use of CMOS latches also allows operation over a supply voltage range of 5 V to 12 V . When employed with either standard TTL or low-speed TTL UCS-5815H may require the use of appropriate pull-up resistors.

The bipolar outputs may be used as segment, dot

(matrix), bar, or digit drivers in vacuum-fluorescent displays. Under normal operating conditions, these devices will sustain 25 mA per output at $50^{\circ} \mathrm{C}$ and a duty cycle of $89 \%$. Other combinations of numbers of conducting outputs and duty cycle are shown in the specifications in this bulletin.

A minimum component display subsystem, requiring few or no discrete components, may be assembled by using a UCS-5815H BiMOS latch/source driver with a UCS- 5810 H serial-to-parallel latch/ driver.

The UCS-5815H is furnished in 22-pin hermetic dual-in-line packages. To simplify printed wiring board layout, output pins on the package are opposite respective input pins.

Reverse-bias burn-in and $100 \%$ high-reliability screening to MIL-STD-883, Class B, are standard.

## ABSOLUTE MAXIMUM RATINGS at $+25^{\circ} \mathrm{C}$ Free-Air Temperature and $V_{s s}=0 V$

| Output Voltage, $\mathrm{V}_{\text {out }}$ | 60 V |
| :---: | :---: |
| Logic Supply Voltage Range, $\mathrm{V}_{\text {D }}$ | 4.5 V to 15 V |
| Driver Supply Voltage Range, $\mathrm{V}_{\text {BB }}$ | 5.0 V to 60 V |
| Input Voltage Range, $\mathrm{V}_{\mathbb{N}}$ | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Continuous Output Current, $\mathrm{I}_{\text {our }}$ | -40 mA |
| Package Power Dissipation, $\mathrm{P}_{\mathrm{D}}$ | 1.6 W* |
| Operating Temperature Range, $T_{A}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range, $\mathrm{T}_{\mathrm{S}}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |


| Number of <br> Outputs 0 N <br> $\left(\mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}\right)$ | Maximum Allowable Duty Cycle <br> at $\mathrm{V}_{\text {DD }}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}$ of: |  |  |
| :---: | :---: | :---: | :---: |
|  | $+25^{\circ} \mathrm{C}$ | $+50^{\circ} \mathrm{C}$ | $+85^{\circ} \mathrm{C}$ |
| 8 | $100 \%$ | $89 \%$ | $56 \%$ |
| 7 | $100 \%$ | $98 \%$ | $57 \%$ |
| 6 | $100 \%$ | $100 \%$ | $66 \%$ |
| 5 | $100 \%$ | $100 \%$ | $80 \%$ |
| 4 | $100 \%$ | $100 \%$ | $100 \%$ |

Caution: Sprague CMOS devices have input-static protection but are susceptible to damage when exposed to extremely high static electrical charges.

## ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE



TYPICAL INPUT CIRCUIT


Dwg. No. A-12,517

TYPICAL OUTPUT DRIVER


Dwg. No. A-12,546

ELECTRICAL CHARACTERISTICS at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=60 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ to $12 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ (unless otherwise noted)

| Characteristic | Symbol | Test Conditions | Limits |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Units |
| Output OFF Voltage | $V_{\text {out }}$ |  | - | 1.0 | V |
| Output ON Voltage |  | $\mathrm{I}_{\text {OUT }}=-25 \mathrm{~mA}$ | 57.5 | - | V |
| Output Pull-Down Current | $\mathrm{I}_{\text {OUT }}$ | $V_{\text {OUT }}=V_{\text {BB }}$ | 400 | 850 | $\mu \mathrm{A}$ |
| Output Leakage Current |  |  | - | -15 | $\mu \mathrm{A}$ |
| Input Voltage | $V_{\mathbb{N ( 1 )}}$ | $V_{D D}=5.0 \mathrm{~V}$ | 3.5 | 5.3 | V |
|  |  | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$ | 10.5 | 12.3 | V |
|  | $V_{\text {IN(0) }}$ |  | -0.3 | +0.8 | V |
| Input Current | $\mathrm{I}_{\text {(1) }}$ | $\mathrm{V}_{\text {DD }}=\mathrm{V}_{\text {IN }}=5.0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $V_{D D}=V_{\mathbb{N}}=12 \mathrm{~V}$ | - | 240 | $\mu \mathrm{A}$ |
| Input Impedance | $Z_{\text {IN }}$ | $V_{D D}=5.0 \mathrm{~V}$ | 50 | - | $k \Omega$ |
| Supply Current | $\mathrm{I}_{\text {BB }}$ | All outputs ON, All Outputs open | - | 10.5 | mA |
|  |  | All outputs OFF, All Outputs open | - | 200 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{\text {D }}$ | $\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}$, All outputs 0FF, All inputs $=0 \mathrm{~V}$ | - | 100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{00}=12 \mathrm{~V}$, All outputs 0FF, All inputs $=0 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{00}=5.0 \mathrm{~V}$, One output 0 N, All inputs $=0 \mathrm{~V}$ | - | 1.0 | mA |
|  |  | $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}$, One output 0 N , All inputs $=0 \mathrm{~V}$ | - | 3.0 | mA |

NOTE: Positive (negative) current is defined as going into (coming out of) the specified device pin.
Operation of this device with standard TTL or DTL may require the use of appropriate pull-up resistors to ensure an input-logic high.

```
ELECTRICAL CHARACTERISTICS at T 
``` (unless otherwise noted)
\begin{tabular}{|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{Characteristic} & \multirow[b]{2}{*}{Symbol} & \multirow[b]{2}{*}{Test Conditions} & \multicolumn{3}{|c|}{Limits} \\
\hline & & & Min. & Max. & Units \\
\hline Output OfF Voltage & \multirow[t]{2}{*}{\(\mathrm{V}_{\text {OUT }}\)} & & - & 1.0 & V \\
\hline Output ON Voltage & & \(\mathrm{l}_{\text {OUT }}=-25 \mathrm{~mA}\) & 57 & - & V \\
\hline Output Pull-Down Current & \multirow[t]{2}{*}{Iour} & \(V_{\text {ouf }}=V_{\text {BB }}\) & 300 & 850 & \(\mu \mathrm{A}\) \\
\hline Output Leakage Current & & & - & -15 & \(\mu \mathrm{A}\) \\
\hline \multirow[t]{3}{*}{Input Voltage} & \multirow[t]{2}{*}{\(V_{\text {w(1) }}\)} & \(\mathrm{V}_{00}=5.0 \mathrm{~V}\) & 3.6 & - & V \\
\hline & & \(\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}\) & 11.0 & - & V \\
\hline & \(V_{\text {w(0) }}\) & & -0.3 & +0.8 & V \\
\hline \multirow[t]{2}{*}{Input Current} & \multirow[t]{2}{*}{\(\mathrm{I}_{\text {(1) }}\)} & \(\mathrm{V}_{\text {DO }}=\mathrm{V}_{\text {W }}=5.0 \mathrm{~V}\) & - & 145 & \(\mu \mathrm{A}\) \\
\hline & & \(\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathbb{W}}=12 \mathrm{~V}\) & - & 430 & \(\mu \mathrm{A}\) \\
\hline Input Impedance & \(\mathrm{Z}_{\text {W }}\) & \(\mathrm{V}_{00}=5.0 \mathrm{~V}\) & 35 & - & k \(\Omega\) \\
\hline \multirow[t]{6}{*}{Supply Current} & \multirow[t]{2}{*}{\({ }_{\text {IB }}\)} & All outputs ON, Outputs open & - & 10.5 & mA \\
\hline & & All outputs OFF, Outputs open & - & 100 & \(\mu \mathrm{A}\) \\
\hline & \multirow[t]{4}{*}{\(\mathrm{I}_{00}\)} & \(\mathrm{V}_{\text {Do }}=5.0 \mathrm{~V}\), All outputs OFF, All inputs \(=0 \mathrm{~V}\) & - & 100 & \(\mu \mathrm{A}\) \\
\hline & & \(\mathrm{V}_{\text {D0 }}=12 \mathrm{~V}\), All outputs OfF, All inputs \(=0 \mathrm{~V}\) & - & 200 & \(\mu \mathrm{A}\) \\
\hline & & \(\mathrm{V}_{\text {Do }}=5.0 \mathrm{~V}\), One output 0 N, All inputs \(=0 \mathrm{~V}\) & - & 1.0 & mA \\
\hline & & \(\mathrm{V}_{\text {DO }}=12 \mathrm{~V}\), One output 0 N, All inputs \(=0 \mathrm{~V}\) & - & 3.0 & mA \\
\hline
\end{tabular}

NOTES: Positive (negative) current is defined as going into (coming out of) the specified device pin.
Operation of this device with standard TTL or DTL may require the use of appropriate pull-up resistors to ensure an input-logic high.

ELECTRICAL CHARACTERISTICS at \(\mathrm{T}_{\mathrm{A}}=+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BB}}=60 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}\) to \(12 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}\) (unless otherwise noted)
\begin{tabular}{|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{Characteristic} & \multirow[b]{2}{*}{Symbol} & \multirow[b]{2}{*}{Test Conditions} & \multicolumn{3}{|c|}{Limits} \\
\hline & & & Min. & Max. & Units \\
\hline Output OFF Voltage & \multirow[t]{2}{*}{\(V_{\text {out }}\)} & & - & 1.0 & V \\
\hline Output ON Voltage & & \(\mathrm{l}_{\text {OUf }}=-25 \mathrm{~mA}\) & 57 & - & V \\
\hline Output Pull-Down Current & \multirow[t]{2}{*}{lour} & \(V_{\text {OUT }}=V_{\text {BB }}\) & 400 & 1400 & \(\mu \mathrm{A}\) \\
\hline Output Leakage Current & & & - & -30 & \(\mu \mathrm{A}\) \\
\hline \multirow[t]{3}{*}{Input Voltage} & \multirow[t]{2}{*}{\(V_{\text {w(1) }}\)} & \(\mathrm{V}_{\text {00 }}=5.0 \mathrm{~V}\) & 3.5 & - & V \\
\hline & & \(\mathrm{V}_{00}=12 \mathrm{~V}\) & 10.5 & - & V \\
\hline & \(\mathrm{V}_{\text {(10) }}\) & & -0.3 & +0.8 & V \\
\hline \multirow[t]{2}{*}{Input Current} & \multirow[t]{2}{*}{\(\mathrm{I}_{\text {(1) }}\)} & \(\mathrm{V}_{\text {D0 }}=\mathrm{V}_{\text {W }}=5.0 \mathrm{~V}\) & - & 100 & \(\mu \mathrm{A}\) \\
\hline & & \(\mathrm{V}_{\mathrm{DO}}=\mathrm{V}_{\mathrm{W}}=12 \mathrm{~V}\) & - & 300 & \(\mu \mathrm{A}\) \\
\hline Input Impedance & \(\mathrm{Z}_{\mathrm{w}}\) & \(\mathrm{V}_{\text {D0 }}=5.0 \mathrm{~V}\) & 50 & - & k \(\Omega\) \\
\hline \multirow[t]{6}{*}{Supply Current} & \multirow[t]{2}{*}{\(\mathrm{I}_{\text {B }}\)} & All outputs ON, Outputs open & - & 12 & mA \\
\hline & & All outputs OFF, Outputs open & - & 100 & \(\mu \mathrm{A}\) \\
\hline & \multirow[t]{4}{*}{\(\mathrm{I}_{00}\)} & \(\mathrm{V}_{\text {DO }}=5.0 \mathrm{~V}\), All outputs OFF, All inputs \(=0 \mathrm{~V}\) & - & 100 & \(\mu \mathrm{A}\) \\
\hline & & \(\mathrm{V}_{\text {D0 }}=12 \mathrm{~V}\), All outputs OFF, All inputs \(=0 \mathrm{~V}\) & - & 200 & \(\mu \mathrm{A}\) \\
\hline & & \(\mathrm{V}_{\text {Do }}=5.0 \mathrm{~V}\), One output 0N, All inputs \(=0 \mathrm{~V}\) & - & 1.0 & mA \\
\hline & & \(\mathrm{V}_{\text {DO }}=12 \mathrm{~V}\), One output ON, All inputs \(=0 \mathrm{~V}\) & - & 3.0 & mA \\
\hline
\end{tabular}

\footnotetext{
NOTES: Positive (negative) current is defined as going into (coming out of) the specified device pin.
}

Operation of this device with standard TLL or DTL may require the use of appropriate pull-up resistors to ensure an input-logic high.


\section*{TIMING CONDITIONS}
( \(T_{A}=+25^{\circ} \mathrm{C}\), Logic Levels are \(V_{D 0}\) and \(V_{S S}\) )


Information present at an input is transferred to its latch when the strobe and enable are high. The latches will continue to accept new data as long as both strobe and enable are held high. With either strobe or enable in the low state, no information can be loaded into the latches.

When the blanking input is high, all of the output buffers are disabled (OFF) without affecting the information stored in the latches. With the blanking input low, the outputs are controlled by the state of the latches.
The timing conditions shown above guarantee a 4.4 MHz , minimum data input rate ( \(50 \%\) duty cycle) with a 5 V supply. Typically, input rates above 5 MHz are permitted. With a 12 V supply, rates in excess of 10 MHz are possible.

UCS-5815H TRUTH TABLE


\title{
UCS-5822H HERMETIC BiMOS II 8-BIT, SERIAL-INPUT, LATCHED DRIVER MIL-STD-883 Compliant
}

\section*{FEATURES}
- 3.3 MHz Minimum Data Input Rate
- High-Voltage Current-Sink Outputs
- CMOS, PMOS, NMOS, TIL Compatible
- Low-Power CMOS Logic and Latches
- Internal Pull-Up/Pull-Down Resistors
- Hermetically Sealed Packages to MIL-M-38510
- High-Reliability Screening to MIL-STD-883, Class B

Intended for military, aerospace, and related applications. The UCS-5822H 8-bit, serial-input, latched driver combines bipolar Darlington drivers with MOS logic circuitry (BiMOS) to provide an interface flexibility beyond the reach of standard logic buffers and power driver arrays.

BiMOS II devices have considerably better data input rates than the original BiMOS circuits. With a 5 V supply, they typically operate above 5 MHz . With a 12 V supply, significantly higher speeds are obtained.

Each driver contains a CMOS shift register and associated latches designed for operation over a 5 V to 15 V supply-voltage range. High-impedance inputs cause minimal loading of data lines and are compatible with standard CMOS, PMOS, and NMOS logic. When used with standard TTL or Schottky TTL, appropriate pull-up resistors may be required to ensure an input-logic high. The CMOS serial-data output alows cascading these devices for interface applications requiring additional drive lines.


Dwg. No. A-11,388B
The eight high-current bipolar outputs can drive multiplexed LED displays, incandescent lamps, thermal print heads, and (with appropriate clamping techniques) relays, solenoids and other high-power inductive loads. Under normal operating conditions, and without heat sinking, these devices can sustain 200 mA per output at \(50^{\circ} \mathrm{C}\) at a \(42 \%\) duty cycle. Other combinations of number of conducting outputs, temperature, and duty cycle are shown on the following page.
The UCS- 5822 H is furnished in 16-pin side-brazed dual in-line hermetic packages. Reverse-bias burnin and \(100 \%\) high-reliability screening to MIL-STD883 , class B are standard.

\section*{ABSOLUTE MAXIMUM RATINGS at \(+25^{\circ}\) C Free-Air Temperature and \(V_{s s}=0 V\)}
\begin{tabular}{|c|c|}
\hline Output Voltage, \(V_{\text {our }}\) & 80 V \\
\hline Logic Supply Voltage, V \(\mathrm{V}_{\text {O }}\) & 15 V \\
\hline Input Voltage Range, \(\mathrm{V}_{\mathbb{N}}\) & -0.3 V to \(\mathrm{V}_{\text {Do }}+0.3 \mathrm{~V}\) \\
\hline Continuous Output Current, Iour & 500 mA \\
\hline Package Power Dissipation, \(\mathrm{P}_{0}\) & See Graph \\
\hline Operating Temperature Range, \(T_{A}\) & \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) \\
\hline Storage Temperature Range, \(\mathrm{T}_{\mathrm{s}}\) & \(-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\) \\
\hline
\end{tabular}

Caution: Sprague CMOS devices have input-static protection but are susceptible to damage when exposed to extremely high static electrical charges.

\section*{ALLOWABLE AVERAGE PACKAGE POWER DISSIPATION AS A FUNCTION OF TEMPERATURE}


FUNCTIONAL BLOCK DIAGRAM


TYPICAL INPUT CIRCUITS


TYPICAL OUTPUT DRIVER


Dwg. No. A-14,229

ELECTRICAL CHARACTERISTICS at \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{D D}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}\) (unless otherwise specified)
\begin{tabular}{|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{Characteristic} & \multirow[b]{2}{*}{Symbol} & \multirow[b]{2}{*}{Test Conditions} & \multicolumn{3}{|c|}{Limits} \\
\hline & & & Min. & Max. & Units \\
\hline Output Leakage Current & \(\mathrm{I}_{\text {cex }}\) & \(\mathrm{V}_{\text {OUT }}=80 \mathrm{~V}\) & - & 50 & \(\mu \mathrm{A}\) \\
\hline \multirow[t]{3}{*}{Collector-Emitter Saturation Voltage} & \multirow[t]{3}{*}{\(\mathrm{V}_{\text {CESSAT }}\)} & \(\mathrm{l}_{\text {out }}=100 \mathrm{~mA}\) & - & 1.1 & V \\
\hline & & \(\mathrm{l}_{\text {out }}=200 \mathrm{~mA}\) & - & 1.3 & V \\
\hline & & \(\mathrm{I}_{\text {OUT }}=350 \mathrm{~mA}, \mathrm{~V}_{\text {DD }}=7.0 \mathrm{~V}\) & - & 1.6 & V \\
\hline \multirow[t]{3}{*}{Input Voltage} & \(V_{\text {IN(0) }}\) & & - & 0.8 & V \\
\hline & \multirow[t]{2}{*}{\(V_{\text {IN(1) }}\)} & \(\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}\) & 10.5 & - & V \\
\hline & & \(\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}\) (See Note) & 3.5 & - & V \\
\hline \multirow[t]{3}{*}{Input Resistance} & \multirow[t]{3}{*}{\(\mathrm{R}_{\text {IN }}\)} & \(\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}\) & 50 & - & k \(\Omega\) \\
\hline & & \(V_{D D}=10 \mathrm{~V}\) & 50 & - & k \(\Omega\) \\
\hline & & \(\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}\) & 50 & - & k \(\Omega\) \\
\hline \multirow[t]{5}{*}{Supply Current} & \multirow[t]{3}{*}{\(\mathrm{I}_{\text {Do(0N) }}\)} & One driver \(\mathrm{ON}, \mathrm{V}_{\text {Strobe }}=\mathrm{V}_{\text {DD }}=12 \mathrm{~V}\) & - & 4.5 & mA \\
\hline & & One driver \(0 \mathrm{~N}, \mathrm{~V}_{\text {STrobe }}=\mathrm{V}_{\text {DD }}=10 \mathrm{~V}\) & - & 3.9 & mA \\
\hline & & One driver ON, \(\mathrm{V}_{\text {STrobe }}=\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}\) & - & 2.4 & mA \\
\hline & \multirow[t]{2}{*}{\(\mathrm{I}_{\text {Do(0ff }}\)} & \(\mathrm{V}_{\text {ENABLE }}=\mathrm{V}_{\text {STROBE }}=\mathrm{V}_{\text {DD }}=5.0 \mathrm{~V}\) & - & 1.6 & mA \\
\hline & & \(V_{\text {ENABLE }}=V_{\text {STROBE }}=V_{\text {DD }}=12 \mathrm{~V}\) & - & 2.9 & mA \\
\hline
\end{tabular}

ELECTRICAL CHARACTERISTICS at \(\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}\) (unless otherwise specified)
\begin{tabular}{|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{Characteristic} & \multirow[b]{2}{*}{Symbol} & \multirow[b]{2}{*}{Test Conditions} & \multicolumn{3}{|c|}{Limits} \\
\hline & & & Min. & Max. & Units \\
\hline Output Leakage Current & \(\mathrm{I}_{\text {cex }}\) & \(\mathrm{V}_{\text {Out }}=80 \mathrm{~V}\) & - & 50 & \(\mu \mathrm{A}\) \\
\hline \multirow[t]{3}{*}{Collector-Emitter Saturation Voltage} & \multirow[t]{3}{*}{\(V_{\text {cefsat }}\)} & \(\mathrm{l}_{\text {our }}=100 \mathrm{~mA}\) & - & 1.3 & V \\
\hline & & \(\mathrm{l}_{\text {our }}=200 \mathrm{~mA}\) & - & 1.5 & V \\
\hline & & \(\mathrm{I}_{\text {OUT }}=350 \mathrm{~mA}, \mathrm{~V}_{\text {D0 }}=7.0 \mathrm{~V}\) & - & 1.8 & V \\
\hline \multirow[t]{3}{*}{Input Voltage} & \(V_{\text {w(0) }}\) & & - & 0.8 & V \\
\hline & \multirow[t]{2}{*}{\(V_{\text {m(1) }}\)} & \(\mathrm{V}_{\mathrm{DO}}=12 \mathrm{~V}\) & 10.5 & - & V \\
\hline & & \(\mathrm{V}_{\text {OD }}=5.0 \mathrm{~V}\) (See Note) & 3.5 & - & V \\
\hline \multirow[t]{3}{*}{Input Resistance} & \multirow[t]{3}{*}{\(\mathrm{R}_{\text {w }}\)} & \(\mathrm{V}_{00}=12 \mathrm{~V}\) & 35 & - & k \(\Omega\) \\
\hline & & \(\mathrm{V}_{00}=10 \mathrm{~V}\) & 35 & - & \(\mathrm{k} \Omega\) \\
\hline & & \(\mathrm{V}_{00}=5.0 \mathrm{~V}\) & 35 & - & \(\mathrm{k} \Omega\) \\
\hline \multirow[t]{5}{*}{Supply Current} & \multirow[t]{3}{*}{Iooons} & One driver ON, \(\mathrm{V}_{\text {STROBE }}=\mathrm{V}_{00}=12 \mathrm{~V}\) & - & 5.5 & mA \\
\hline & & One driver ON, \(\mathrm{V}_{\text {STROBE }}=\mathrm{V}_{00}=10 \mathrm{~V}\) & - & 4.5 & mA \\
\hline & & One driver ON, \(\mathrm{V}_{\text {STROEE }}=\mathrm{V}_{00}=5.0 \mathrm{~V}\) & - & 3.0 & mA \\
\hline & \multirow[t]{2}{*}{\(\mathrm{l}_{\text {Oo(af) }}\)} & \(V_{\text {EMABIIE }}=V_{\text {STROEE }}=V_{\text {DD }}=5.0 \mathrm{~V}\) & - & 2.0 & mA \\
\hline & & \(V_{\text {EMBIE }}=\mathrm{V}_{\text {STRO日E }}=V_{\text {DD }}=12 \mathrm{~V}\) & - & 3.5 & mA \\
\hline
\end{tabular}

\section*{8-BIT, SERIAL-INPUT, LATCHED DRIVER}

ELECTRICAL CHARACTERISTICS at \(\mathrm{T}_{\mathrm{A}}=+125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}\) (unless otherwise specified)
\begin{tabular}{|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{Characteristic} & \multirow[b]{2}{*}{Symbol} & \multirow[b]{2}{*}{Test Conditions} & \multicolumn{3}{|c|}{Limits} \\
\hline & & & Min. & Max. & Units \\
\hline Output Leakage Current & ICEX & \(\mathrm{V}_{\text {Out }}=80 \mathrm{~V}\) & - & 500 & \(\mu \mathrm{A}\) \\
\hline \multirow[t]{3}{*}{Collector-Emitter Saturation Voltage} & \multirow[t]{3}{*}{\(\mathrm{V}_{\text {CESAT }}\)} & \(\mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}^{*}\) & - & 1.3 & V \\
\hline & & \(\mathrm{I}_{\text {OUT }}=200 \mathrm{~mA}^{*}\) & - & 1.5 & V \\
\hline & & \(\mathrm{I}_{\text {OUT }}=350 \mathrm{~mA}^{*}, \mathrm{~V}_{\text {OD }}=7.0 \mathrm{~V}\) & - & 1.8 & V \\
\hline \multirow[t]{3}{*}{Input Voltage} & \(V_{\text {wio }}\) & & - & 0.8 & V \\
\hline & \multirow[t]{2}{*}{\(V_{\text {W(1) }}\)} & \(\mathrm{V}_{00}=12 \mathrm{~V}\) & 10.5 & - & V \\
\hline & & \(\mathrm{V}_{00}=5.0 \mathrm{~V}\) (See Note) & 3.5 & - & V \\
\hline \multirow[t]{3}{*}{Input Resistance} & \multirow[t]{3}{*}{\(\mathrm{R}_{\text {N }}\)} & \(\mathrm{V}_{\mathrm{DO}}=12 \mathrm{~V}\) & 50 & - & k \(\Omega\) \\
\hline & & \(\mathrm{V}_{00}=10 \mathrm{~V}\) & 50 & - & k \(\Omega\) \\
\hline & & \(\mathrm{V}_{00}=5.0 \mathrm{~V}\) & 50 & - & \(\mathrm{k} \Omega\) \\
\hline \multirow[t]{5}{*}{Supply Current} & \multirow[t]{3}{*}{\(\mathrm{I}_{\text {OoOM }}\)} & One driver ON, \(\mathrm{V}_{\text {SRROEE }}=\mathrm{V}_{\text {D0 }}=12 \mathrm{~V}\) & - & 4.5 & mA \\
\hline & & One driver ON, \(\mathrm{V}_{\text {Sroose }}=\mathrm{V}_{\text {D0 }}=10 \mathrm{~V}\) & - & 3.9 & mA \\
\hline & & One driver ON, \(\mathrm{V}_{\text {SRROEE }}=\mathrm{V}_{\text {OD }}=5.0 \mathrm{~V}\) & - & 2.4 & mA \\
\hline & \multirow[t]{2}{*}{\(\mathrm{I}_{\text {Opoff }}\)} & \(V_{\text {EMMale }}=V_{\text {STROEE }}=V_{\text {DO }}=5.0 \mathrm{~V}\) & - & 1.6 & mA \\
\hline & & \(\mathrm{V}_{\text {EMable }}=\mathrm{V}_{\text {STROBE }}=\mathrm{V}_{\text {DO }}=12 \mathrm{~V}\) & - & 2.9 & mA \\
\hline
\end{tabular}
*Pulsed test.
NOTE: Operation of these devices with standard TL or DTL may require the use of appropriate pull-up resistors to ensure an input-logic high.
\begin{tabular}{|c|c|c|c|}
\hline \multirow[t]{2}{*}{\[
\begin{gathered}
\text { Number of } \\
\text { Outputs } \mathrm{ON} \\
\left(\mathrm{l}_{\text {out }}=200 \mathrm{~mA}\right)
\end{gathered}
\]} & \multicolumn{3}{|c|}{Max. Allowable Duty Cycle at \(V_{D 0}=5 \mathrm{~V}\) and \(\mathrm{T}_{\mathrm{A}}\) of:} \\
\hline & \(+25^{\circ} \mathrm{C}\) & \(+50^{\circ} \mathrm{C}\) & \(+85^{\circ} \mathrm{C}\) \\
\hline 8 & 50\% & 42\% & 18\% \\
\hline 7 & 63\% & 48\% & 21\% \\
\hline 6 & 74\% & 56\% & 25\% \\
\hline 5 & 88\% & 67\% & 30\% \\
\hline 4 & 100\% & 84\% & 37\% \\
\hline 3 & 100\% & 100\% & 50\% \\
\hline 2 & 100\% & 100\% & 75\% \\
\hline 1 & 100\% & 100\% & 100\% \\
\hline
\end{tabular}


TIMING CONDITIONS
\[
\left(T_{A}=+25^{\circ} \mathrm{C} \text {, Logic Levels are } V_{D D} \text { and } V_{S S}\right. \text { ) }
\]
\begin{tabular}{|c|c|}
\hline & \(\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}\) \\
\hline A. Minimum Data Active Time Before Clock Pulse (Data Set-Up Time) & 75 ns \\
\hline B. Minimum Data Active Time After Clock Pulse (Data Hold Time) . & 75 ns \\
\hline C. Minimum Data Pulse Width & 150 ns \\
\hline D. Minimum Clock Pulse Width & 150 ns \\
\hline E. Minimum Time Between Clock Activation and Strobe & 300 ns \\
\hline F. Minimum Strobe Pulse Width & 100 ns \\
\hline G. Typical Time Between Strobe Activation and Output Transition & \(1.0 \mu \mathrm{~s}\) \\
\hline
\end{tabular}

Serial data present at the input is transferred to the shift register on the logic " 0 "' to logic " 1 " transition of the clock input pulse. On succeeding CLOCK pulses, the registers shift data information towards the serial data output. The serial data must appear at the input prior to the rising edge of the ClOCK input waveform.

Information present at any register is transferred to its respective latch when the strobe is high (serial-to-parallel conversion). The latches will con-
tinue to accept new data as long as the strobe is held high. Applications where the latches are bypassed (strobe tied high) will require that the ENABLE input be high during serial data entry.

When the enable input is high, all of the output buffers are disabled (OFF) without affecting the information stored in the latches or shift register. With the enable input low, the outputs are controlled by the state of the latches.

UCS-5822H TRUTH TABLE
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{\begin{tabular}{l}
Serial \\
Data \\
Input
\end{tabular}} & \multirow[b]{2}{*}{Clock Input} & Shift Register Contents & \multirow[t]{2}{*}{\begin{tabular}{l}
Serial \\
Data \\
Output
\end{tabular}} & \multirow[b]{2}{*}{Strobe Input} & Latch Contents & \multirow[b]{2}{*}{Output Enable} & Output Contents \\
\hline & & \(\begin{array}{llllll}\mathrm{I}_{1} & \mathrm{I}_{2} & \mathrm{I}_{3} & \ldots \ldots . . \\ \end{array}\) & & & \(\begin{array}{llllll}I_{1} & I_{2} & I_{3} & \ldots \ldots . .\end{array}\) & & \(\begin{array}{lllll}I_{1} & I_{2} & I_{3} & \ldots \ldots \ldots I_{8}\end{array}\) \\
\hline H & & \(H^{+} \mathrm{R}_{1} \mathrm{R}_{2} \ldots \ldots \ldots \mathrm{R}_{7}\) & \(\mathrm{R}_{7}\) & & & & \\
\hline L & & \(L R_{1} R_{2} \ldots \ldots . R_{7}\) & \(\mathrm{R}_{7}\) & & & & \\
\hline X & & \(\mathrm{R}_{1} \mathrm{R}_{2} \mathrm{R}_{3} \ldots \ldots . . \mathrm{R}_{8}\) & \(\mathrm{R}_{8}\) & & & & \\
\hline & & \(X \times \times \ldots \ldots \times\) & X & L & \(\mathrm{R}_{1} \mathrm{R}_{2} \mathrm{R}_{3} \ldots \ldots \ldots \mathrm{R}_{8}\) & & \\
\hline & & \(P_{1} P_{2} P_{3} \ldots \ldots . P_{8}\) & \(\mathrm{P}_{8}\) & H & \(P_{1} P_{2} P_{3} \ldots \ldots \ldots P_{8}\) & L & \(P_{1} P_{2} P_{3} \ldots \ldots . P_{8}\) \\
\hline & & & & & \(\mathrm{X} \times \mathrm{X}\). \(\ldots \ldots \mathrm{X}\) & H & H H H \(\ldots \ldots . . \mathrm{H}\) \\
\hline
\end{tabular}

\footnotetext{
L = Low Logic Level
\(H=\) High Logic Level
\(X=\) Irrelevant
\(\mathrm{P}=\) Present State
\(R=\) Previous State
}

\section*{MIL-STD-883 CLASS B HIGH-RELIABILITY SCREENING}

All full-temperature hermetic devices are produced on a production line that is JAN Class B certified and are processed to the production screen inspections and tests in accordance with the latest requirements
of MIL-STD-883. Applicable devices are marked to indicate compliance to the latest revision (at time of manufacture) of MIL-STD-883. For example: UCS5822H-883.

\section*{100\% Production and High Reliability Screen Tests MIL-STD-883, Method 5004, Class B}
\begin{tabular}{|c|c|c|}
\hline Screen & MIL-STD-883 Test Method & Conditions \\
\hline Internal Visual & 2010, Cond. B & - \\
\hline Stabilization Bake & 1008, Cond. C & \(150^{\circ} \mathrm{C}, 24\) Hours \\
\hline Temperature Cycle & 1010, Cond. C & - \\
\hline Constant Acceleration & 2001, Cond. E & 30,000 Gs, Y1 Plane \\
\hline Interim Electrical & 5005, Gp A, Subgp. 1 & \(25^{\circ} \mathrm{C}\) per Specification \\
\hline Burn-In & 1015, Cond. A. & \(125^{\circ} \mathrm{C}, 160 \mathrm{Hrs}\) or \(150^{\circ} \mathrm{C}, 80 \mathrm{Hrs}\) \\
\hline Static Electrical & 5005, Gp A, Subgp. 1 & \(25^{\circ} \mathrm{C}\) per Specification \\
\hline & 5005, Gp A, Subgp. 2 \& 3 & \(-55^{\circ} \mathrm{C}\) \& \(+125^{\circ} \mathrm{C}\) per Specification \\
\hline Dynamic \& Functional Electrical & 5005, Gp A, Subgp. 4, 7 \& 9 & \(25^{\circ} \mathrm{C}\) per Specification \\
\hline Fine Seal & 1014, Cond. A & \(5 \times 10^{-8} \mathrm{~atm} \times \mathrm{cm}^{3} / \mathrm{s}\) Max. \\
\hline Gross Seal & 1014, Cond. C & - \\
\hline Marking & - & Sprague logo and part number, date code, lot identification, and ESD warning symbol when applicable. \\
\hline External Visual & 2009 & - \\
\hline
\end{tabular}

Quality Conformance Inspection
MIL-STD-883, Method 5005, Class B
\begin{tabular}{lll}
\hline Test & \begin{tabular}{l} 
MIL-STD-883 \\
Test Method
\end{tabular} & Description \\
\hline Group A, Subgp. 1-4, 7 \& 9 & \begin{tabular}{l} 
5005, Table I \\
Group B
\end{tabular} & \begin{tabular}{l} 
Each Inspection Lot \\
Group C
\end{tabular} \\
5005, Table II & Alternate Gp. B on Weekly Basis \\
Group D & 5005, Table III & \begin{tabular}{l} 
End Points, Gp. A, Subgp. 1, \\
as required \\
End Points, Gp. A, Subgp. 1, \\
as required
\end{tabular} \\
\hline
\end{tabular}

\footnotetext{
NOTE: Devices using an 8-leaded side-brazed package are NON-COMPLIANT regarding MIL-STD-883. Military specification MIL-M-38510, case outline D-4, configuration 3 defines the package length as \(0.405^{\prime \prime}\) ( 10.29 mm ) maximum. Sprague Electric packages are \(0.528^{\prime \prime}(13.41 \mathrm{~mm})\) maximum. These devices (Series UDS-3610H and UDS-5710H) are therefore marked to indicate conformance only to MIL-STD-883B. For example: UDS-3611H-MIL.
}

\section*{BiMOS II POWER DRIVERS TO MIL-STD-883}

BiMOS monolithic smart power drivers combine CMOS logic and control functions with bipolar and/ or DMOS power drivers. The CMOS inputs are compatible with standard CMOS, PMOS, and NMOS circuits. TTL, LSTTL, or DTL circuits may require appropriate pull-up resistors to ensure a logic high. The power driver outputs are used with VF, LED, and incandescent displays, dc and stepper motors, relays, solenoids, and thermal or electrosensitive print heads. With BiMOS integrated circuit, reliable, single-chip solutions are provided
for a wide variety of peripheral power interface problems.

The high-current and high-voltage BiMOS drivers shown here are processed to MIL-STD-883. They furnish a higher level of interface flexibility and versatility for military, aerospace, avionics, than is provided with standard logic or discrete power drivers. They are supplied in ceramic/metal side-brazed hermetic packages (Sprague suffix letter ' \(H\) '). All devices are rated for operation over the full military temperature range of \(-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\).

\section*{8-BIT SERIAL-INPUT/PARALLEL-OUTPUT LATCHED DRIVERS}

The UCS-5822H and UCS-5842H BiMOS 8-Bit Se-rial-In/Parallel-Out Latched Drivers augment the original UCS-4401H and UCS-4801H devices. Both of the devices contain an octal shift register, octal latch, and octal high-current, open-collector Darlington outputs. They improve systems designs through a reduced package count and a reduction in I/O line requirements. By using the serial data output, the drivers can be cascaded for interface applications requiring more than eight drive lines.
The bipolar outputs are suitable for a variety of

\section*{ELECTROSENSITIVE PRINTER}


Dwg. No. A-14, 188
peripheral loads, including incandescent lamps, LEDs, and thermal or electrosensitive printers. The UCS-5842H is recommended for relays, solenoids, and other high-power inductive loads.

\section*{RECOMMENDED MAX. OPERATING CONDITIONS}
Output Sustaining Voltage (UCS-5842H) ..... 50 V
Output Voltage ..... 75 V
Logic Supply Voltage ..... 12 V
Continuous Output Current ..... 350 mA
RELAY/SOLENOID DRIVER


\section*{10-BIT SERIAL-INPUT/PARALLEL-OUTPUT LATCHED SOURCE DRIVER}

The UCS-5810H BiMOS 10-Bit Serial-In/ParallelOut Latched Source Driver is primarily designed as interface between logic circuitry and vacuumfluorescent displays but may also be used with LED displays or thermal printers within its output limitations of 60 V and -40 mA per driver.

The CMOS shift register and latches will operate over a wide supply-voltage range and is compatible with standard MOS logic families. When used with TTL or low-speed TTL, pull-up resistors may be needed to ensure an input-logic high.

The 10 high-voltage outputs are used to switch the anodes (segments or dots) and/or grids (character or digit) of typical vacuum-fluorescent panels.

\section*{RECOMMENDED MAX. OPERATING CONDITIONS}

Output Voltage 55 V
Logic Supply Voltage Range . . . . . . . . . . . . . . . . . 5.0 V to 12 V
Continuous Output Current \(-25 \mathrm{~mA}\)


\section*{GAS-DISCHARGE DISPLAY DRIVER}


\section*{8-BIT LATCHED SOURCE DRIVER}

The UCS-5815H BiMOS 8-Bit Latched Source Driver is designed primarily for use with highvoltage vacuum-fluorescent displays. It contains an 8-bit type D latch and eight source outputs with pull-down resistors, a common strobe, blanking, and enable functions.

The eight high-voltage outputs are generally used to drive the segments, dots (matrix panel), bars, or
digits of vacuum-fluorescent displays. Type UCS5815 H is often used in conbination with the Type UCS-5810H 10-Bit Serial Input, Latched Driver.

\section*{RECOMMENDED MAX. OPERATING CONDITIONS}

Output Voltage 55 V
Logic Supply Voltage Range . . . . . . . . . . . . . . . . . . 5.0 V to 12 V
Continuous Output Current \(-25 \mathrm{~mA}\)


\section*{4- AND 8-BIT LATCHED DRIVERS}

The UCS-5800H and UCS-5801H are evolutionary improvements to the original BiMOS integrated circuits. They are used successfully in many applications. These high-voltage, high-current latched drivers have four or eight MOS data latches, a bipolar driver for each latch, and MOS control circuitry for the common CLEAR, STROBE, and OUTPUT ENABLE functions. Type UCS- 5800 H contains four latched drivers while Type UCS-5801H contains eight latched drivers.

Each of the open-collector Darlington outputs can sink up to 500 mA and will sustain at least 50 V in the OFF state. Internal diodes suppress transients and allow these devices to be used with inductive loads. Package power limitations normally disallow simul-
taneous and continuous operation of all outputs at the rated maximum current, and usually dictate either a reduction in output current or a suitable combination of duty cycle and number of active outputs.

The UCS-5800H is supplied in a standard 14-lead side-brazed hermetic package. The UCS-5801H is furnished in a 22 -lead side-brazed hermetic package with lead centers on 0.400 -inch spacing.

\section*{RECOMMENDED MAX. OPERATING CONDITIONS}

Output Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 V
Logic Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 V
Continuous Output Current . . . . . . . . . . . . . . . . . . . . 350 mA



INCANDESCENT LAMP DRIVER

\section*{GENERAL INFORMATION}

\section*{HIGH-VOLTAGE INTERFACE DRIVERS}

2

\section*{MEDIUM-CURRENT INTERFACE DRIVERS}

3

HIGH-CURRENT INTERFACE DRIVERS
4

\section*{BIMOS SMART POWER INTERFACE DRIVERS}

\section*{MILITARY DEVICES}


\section*{SECTION 7—LINEAR INTEGRATED CIRCUITS}
AM and FM Radio IC Selection Guide ..... 7-3
Audio IC Selection Guide ..... 7-4
Power Supply Control Circuit Selection Guide ..... 7-5
Miscellaneous Linear Integrated Circuits ..... 7-6
NE564F/N High-Frequency Phase-Locked Loops ..... 7-6
NE5560N/F Switched-Mode Power Supply Controillers ..... 7-5
NE5561N Switched-Mode Power Supply Controller ..... 7-5
NE5568N Switched-Mode Power Supply Controller ..... 7-5
SE564F Hermetic High-Frequency Phase-Locked Loop ..... 7-6
SG3525AJ/AN Switched-Mode Power Supply Controllers ..... 7-5
SG3526J/N Switched-Mode Power Supply Controllers ..... 7-5
SG3527AJ/AN Switched-Mode Power Supply Controllers ..... 7-5
TL594CN and TL594IN Switched-Mode Power Supply Controllers ..... 7-5
TL595CN and TL595IN Switched-Mode Power Supply Controllers ..... 7-5
ULN-2111A FM, IF Amplifier/Limiter and Detector ..... 7-3
ULN-2204A (TDA1083) AM/FM Radio System ..... 7-3
ULN-2241A AM/FM Signal Processing System ..... 7-3
ULN-2243A Mixer/IF for FM Radios ..... 7-3
ULN-2280B 2.5-Watt Audio Power Amplifier ..... 7-4
ULN-2283B and 2283B-1 Low-Power Audio Amplifier ..... See ULN-3718M
ULN-2429A Fluid Detector (Impedance Comparator) ..... \(7-7\)
ULN-2430M Timer ..... 7-10
ULN-2435A and 2445A Automotive Lamp Monitors ..... 7-13
ULN-2436M Dual-Mode (10 min./5 min.) Countdown Timer ..... 7-6
ULN-2455A General-Purpose Quad Comparator ..... 7-13
ULN-2457A/L Quad Lamp Monitor for 24 V Systems ..... 7-19
ULN-3705M Low-Voltage Audio Power Amplifier ..... See ULN-3718M
ULN-3718M Low-Voltage Audio Power Amplifier ..... 7-4
ULN-3725M 1-Watt Audio Power Amplifier ..... 7-4
ULN-3750B Dual 1-Watt Audio Power Amplifier ..... 7-4
ULN-3782M Dual Low-Voltage Audio Power Amplifier ..... 7-4
ULN-3784B 4-Watt Audio Power Amplifier ..... 7-4
ULN-3793W and 3794W 20-Watt Automotive BTL Audio Power Amplifiers ..... 7-4
ULN-3803A Low-Voltage AM/FM Short-Wave Signal Processor ..... 7-3
ULN-3804A AM/FM Signal Processor ..... See ULN-3803A
ULN-3809A Low-Voltage Phase-Locked Loop Stereo Decoder ..... 7-3
ULN-3820A C-QUAM \({ }^{\circledR}\) AM Stereo Decoder ..... 7-3
ULN-3821A AM Tuning Stabilizer ..... 7-3
ULN-3823A Low-Voltage FM Stereo Decoder with Blending Function ..... 7-3
ULN-3838A AM Radio System ..... See ULN-3839A

\footnotetext{
\({ }^{6} \mathrm{C}\)-QUAM (Compatible Quadrature Amplitude Modulation) is a registered trademark of Motorola, Inc.
}

\section*{SECTION 7—LINEAR INTEGRATED CIRCUITS (Continued)}
ULN-3839A AM Radio System ..... 7-3
ULN-3840A AM/FM Signal Processing System ..... 7-3
ULN-3841A AM Signal Processor ..... 7-3
ULN-3842A AM/FM Signal Processing System ..... 7-3
ULN-3859A Low-Power, Narrow-Band, FM IF System ..... 7-3
ULN-3862A Low-Power, Narrow-Band FM IF System ..... 7-3
ULN-3869M RF Stage and Mixer for FM Radio Applications ..... 7-3
ULN-3883A F-M Communications IF/Audio System ..... 7-3
ULN-8130A Line and Quad Voltage Monitor ..... 7-23
ULN-8131A Line and Quad Voltage Monitor ..... 7-28
ULN-8160A/R Switched-Mode Power Supply Controllers ..... See NE5560N/F
ULN-8161M Switched-Mode Power Supply Controller ..... See NE5561N
ULN-8163A/R Switched-Mode Power Supply Controllers ..... 7-33
ULN-8168M Switched-Mode Power Supply Controller ..... See NE5568N
ULN-8194A Switched-Mode Power Supply Controller ..... See TL594CN
ULQ-8194A Switched-Mode Power Supply Controller ..... See TL594IN
ULN-8195A Switched-Mode Power Supply Controller ..... See TL595CN
ULQ-8195A Switched-Mode Power Supply Controller ..... See TL595IN
See Also:
TND903 through TND942 Multiple Diode Arrays ..... *
TPP4000 Medium-Power Darlington Arrays ..... * ..... *
TPQ Series of Quad Transistor Arrays ..... *
ULN-2031A through 2083A-1 Transistor Arrays ..... *
ULS-2083H Hermetic Independent NPN Transistor Array ..... *
ULN-2086A NPN Transistor Array ..... *
UDN-2522A Quad Bus Transmitter/Receiver ..... 3-25
UGN-3000 through 3299 Digital Hall Effect Switches ..... \(\dagger\)
UGS-3000 through 3299 Digital Hall Effect Switches ..... \(\dagger\)
ULN-3310 through 3390 Optoelectronic Sensors . ..... \(\dagger\)
UGN-3500 through 3599 Linear Output Hall Effect Sensors ..... \(\dagger\)
UGS-3500 through 3599 Linear Output Hall Effect Sensors ..... \(\dagger\)
UGN-3600 through 3609 Hall Effect Sensor Elements ..... \(\dagger\)
ULN-3751Z Power Operational Amplifier ..... 4-93
ULN-3753B/W Dual Power Operational Amplifiers ..... 4-98
ULN-3755B/W Dual Power Operational Amplifiers ..... 4-107
Application Notes:
An Electronic Lamp Monitor ..... 7-39

\footnotetext{
*Complete information is provided in Data Book CN-250, Discrete Semiconductors.
\(\dagger\) Complete information is provided in Data Book SN-500, IC Sensors.
}

\section*{SELECTION GUIDE TO AM AND FM RADIO CIRCUITS}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|}
\hline Device Type & RF Mixer & \[
\begin{aligned}
& \text { FM } \\
& \text { IF }
\end{aligned}
\] & \[
\begin{aligned}
& \text { FM } \\
& \text { Det. }
\end{aligned}
\] & Mute/ Squelch & \begin{tabular}{l}
\(\Delta f\) \\
Mute
\end{tabular} & Stereo Decode & \begin{tabular}{l}
AM \\
Radio
\end{tabular} & \begin{tabular}{l}
Audio \\
Amp
\end{tabular} & Supply Voltage Range \\
\hline NE564N/F & - & - & \(X\) & - & - & - & - & - & 4.5-5.5 V \\
\hline ULN-2111A & - & X & \(X\) & - & - & - & - & - & \(8.0-14 \mathrm{~V}\) \\
\hline ULN-2204A & - & X & \(X\) & - & - & - & \(X\) & \(X\) & \(2.0-12 \mathrm{~V}\) \\
\hline ULN-2241A & - & X & \(X\) & - & - & - & \(X\) & - & 10-16 V \\
\hline ULN-2243A & X & \(X\) & - & - & - & - & - & - & \(8.0-12 \mathrm{~V}\) \\
\hline ULN-3803A & - & \(X\) & \(X\) & - & - & - & \(X\) & - & \(3.0-12 \mathrm{~V}\) \\
\hline ULN-3809A & - & - & - & - & - & \(X\) & - & - & \(9.0-16 \mathrm{~V}\) \\
\hline ULN-3820A & - & - & - & - & - & X† & - & - & \(6.0-12 \mathrm{~V}\) \\
\hline ULN-3821A & - & - & - & - & - & - & \(\mathrm{XX} \dagger \dagger\) & - & 6.0-12 V \\
\hline ULN-3823A & - & - & - & - & - & \(X\) & - & - & 1.8-9.0 V \\
\hline ULN-3839A & - & - & - & - & - & - & X & X & 1.8-9.0 V \\
\hline ULN-3840A & - & \(X\) & X & X & X & - & \(X\) & - & 8.5-16 V \\
\hline ULN-3841A & - & - & - & - & - & - & \(X\) & - & \(6.5-16 \mathrm{~V}\) \\
\hline ULN-3842A & \(X\) & \(X\) & \(\chi\) & \(X\) & \(X\) & - & \(X\) & - & \(8.5-16 \mathrm{~V}\) \\
\hline ULN-3859A & \(X\) & X & \(X\) & \(X\) & - & - & - & - & \(4.0-9.0 \mathrm{~V}\) \\
\hline ULN-3862A & \(X\) & X & \(X\) & X & - & - & - & - & \(2.0-8.0 \mathrm{~V}\) \\
\hline ULN-3869M & \(X\) & - & - & - & - & - & - & - & \(1.5-6.0 \mathrm{~V}\) \\
\hline ULN-3883A & \(X\) & X & X & \(X\) & - & - & - & X & \(3.0-9.0 \mathrm{~V}\) \\
\hline
\end{tabular}

Detailed technical information is available from any Sprague sales office or sales representative.
†C-QUAM \({ }^{\circledR}\) AM stereo decoder ( \({ }^{\circledR}\) Motorola, Inc.).
\(\dagger \dagger\) Tuning stabilizer for AM radio.

\section*{LINEAR INTEGRATED CIRCUITS}

\section*{SELECTION GUIDE TO AUDIO POWER AMPLIFIERS}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline Device Type & Monophonic & Stereo & \(P_{\text {out }}\) & @ & \(\mathrm{R}_{\mathrm{L}}\) & and & \(\mathrm{V}_{\text {cc }}\) & Supply Voltage Range \\
\hline \multirow[t]{2}{*}{ULN-2280B} & \multirow[t]{2}{*}{\(X\)} & \multirow[t]{2}{*}{-} & 2.5 W & & \(8 \Omega\) & & 18 V & \multirow[t]{2}{*}{\(8.0-26 \mathrm{~V}\)} \\
\hline & & & 2.5 W & & \(16 \Omega\) & & 24 V & \\
\hline \multirow[t]{3}{*}{ULN-3718M \(\dagger\)} & \multirow[t]{3}{*}{\(X\)} & \multirow[t]{3}{*}{-} & 80 mW & & \(8 \Omega\) & & 3.0 V & \multirow[t]{3}{*}{1.8-9.0 V} \\
\hline & & & 125 mW & & \(32 \Omega\) & & 6.0 V & \\
\hline & & & 430 mW & & \(8 \Omega\) & & 6.0 V & \\
\hline \multirow[t]{3}{*}{ULN-3725M \(\dagger\)} & \multirow[t]{3}{*}{\(X\)} & \multirow[t]{3}{*}{-} & 0.9 W & & \(4 \Omega\) & & 6.0 V & \multirow[t]{3}{*}{\(3.0-14 \mathrm{~V}\)} \\
\hline & & & 1.3 W & & \(8 \Omega\) & & 9.0 V & \\
\hline & & & 2.3W & & \(8 \Omega\) & & 12 V & \\
\hline \multirow[t]{3}{*}{ULN-3750B} & \multirow[t]{3}{*}{-} & \multirow[t]{3}{*}{X} & 0.9 W & & \(4 \Omega\) & & 6.0 V & \multirow[t]{3}{*}{\(3.0-14 \mathrm{~V}\)} \\
\hline & & & 1.3 W & & \(8 \Omega\) & & 9.0 V & \\
\hline & & & 2.3 W & & \(8 \Omega\) & & 12 V & \\
\hline \multirow[t]{2}{*}{ULN-3782M \(\dagger\)} & \multirow[t]{2}{*}{-} & \multirow[t]{2}{*}{X} & 220 mW & & \(8 \Omega\) & & 3.0 V & \multirow[t]{2}{*}{1.8-9.0 V} \\
\hline & & & 430 mW & & \(8 \Omega\) & & 6.0 V & \\
\hline \multirow[t]{2}{*}{ULN-3784B} & \multirow[t]{2}{*}{\(X\)} & \multirow[t]{2}{*}{-} & 5.0 W & & \(8 \Omega\) & & 24 V & \multirow[t]{2}{*}{\(9.0-28 \mathrm{~V}\)} \\
\hline & & & 4.8 W & & \(16 \Omega\) & & 28 V & \\
\hline \multirow[t]{2}{*}{ULN-3793/94W} & \multirow[t]{2}{*}{X} & \multirow[t]{2}{*}{-} & 18 W & & \(4 \Omega\) & & 13.2 V & \multirow[t]{2}{*}{\(8.0-16 \mathrm{~V}\)} \\
\hline & & & 11 W & & \(8 \Omega\) & & 13.2 V & \\
\hline
\end{tabular}

Detailed technical information is available from any Sprague sales office or sales representative.
†New product Contact factory for information.
\(\dagger\) New product. Contact factory for information.

\section*{SELECTION GUIDE TO POWER SUPPLY CIRCUITS}
\begin{tabular}{|c|c|c|}
\hline Device Type & Description & Page \\
\hline NE5560N/F & General-purpose, full-feature, primary side PWM controller with feed-forward control for single-ended power converter applications & § \\
\hline NE5561N & Low-cost, basic PWM controller for dc-to-dc systems & § \\
\hline NE5568N & Similar to NE5561N with trimmed \(\pm 2 \%\) reference & § \\
\hline SG3525AJ/AN & High-frequency PWM controller with dual NOR outputs for single- or double-ended systems & § \\
\hline SG3526J/N & High-frequency full-feature PWM controller for single- or double-ended systems & § \\
\hline SG3527AJ/AN & Similar to SG3525A/AN with dual OR outputs & § \\
\hline TL594CN & Universal PWM controller featuring dual analog inputs and pin-programmable dual outputs & § \\
\hline TL594IN & Similar to TL594C for operation over temperature range of \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) & § \\
\hline TL595CN & Similar to TL594CN with added 39 V shunt regulator and output logic steering input & § \\
\hline TL5951N & Similar to TL595CN for operation over temperature range of \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) & § \\
\hline ULN-8130A & Versatile precision voltage monitoring system featuring a \(\pm 1 \%\) trimmed reference. Monitors four positive or two positive and two negative power supply outputs and power line & 7-23 \\
\hline ULN-8131A & Similar to ULN-8130A. Can also monitor three positive outputs and one negative power supply output and power line & 7-28 \\
\hline ULN-8163A/R & Full-feature, precision (trimmed to \(\pm 1 \%\) ), low-voltage primary-side controller with pulse-by-pulse current limiting for single-ended applications. & 7-33 \\
\hline
\end{tabular}

\footnotetext{
§Detailed technical informatiun is available from any Sprague sales office or sales representative.
}

\section*{SELECTION GUIDE TO MISCELLANEOUS LINEAR ICs}
Description ..... Page
Telecommunications
NE564F/N and SE564F High-Frequency Phase-Locked Loops ..... §
UDN-2522A Quad Bus Transmitter/Receiver ..... 3-25
Series ULN-3800A FM Radio Systems ..... 7-3
Automotive/Transportation
Series ULN-2240A FM and AM/FM Radio Systems ..... 7-3
ULN-2429A Fluid Detector (Impedance Comparator) ..... 7-7
ULN-2430M Timer ..... 7-10
ULN-2435A and 2445A Automotive Lamp Monitors ..... 7-13
ULN-2436M Dual-Mode (10 min./5 min.) Countdown Timer ..... \(\dagger\)
ULN-2455A General-Purpose Quad Comparator ..... 7-13
ULN-2457A/L Quad Lamp Monitor for 24 V Systems ..... 7-19
Series ULN-3700 Audio Power Amplifiers ..... 7-4
Series ULN-3800A AM and AM/FM Radio Systems ..... 7-3
Hall Effect and Optoelectronic SensorsLinear Power ControlULN-3751Z Power Operational Amplifie4-93
ULN-3735B/W Dual Power Operational Amplifiers ..... 4-98
ULN-3755B/W Dual Power Operational Amplifiers ..... 4-107
Sensors
Series UGN-3500 Linear Output Hall Effect Sensors ULN-3310D/ Precision Light Sensors ULN-8130A Precision Supervisory Systems Monitor ..... 7-23
ULN-8131A Precision Supervisory Systems Monitor ..... 7-28

\footnotetext{
§Detailed technical information is available from any Sprague sales office or sales representative.
\(\dagger\) New product. Contact factory for information.
*Refer to Data Book SN-500, Integrated Sensors.
}

\section*{ULN-2429A FLUID DETECTOR}

\section*{FEATURES}
- High Output Current
- A-C or D-C Output
- Single-Wire Probe
- Low External Parts Count
- Internal Voltage Regulator
- Reverse Voltage Protection
- 14-Pin Dual In-Line Plastic Package

PRIMARILY DESIGNED for use as antomotive low coolant detector, the ULN-2429A monolithic bipolar integrated circuit is ideal for detecting the presence or absence of many different types of liquids in automotive, home, or industrial applictions. Especially useful in harsh environments, reverse voltage protection, internal voltage regulation, temperature compensation, and high-frequency noise immunity are all incorporated in the design.
A simple probe, immersed in the fluid being monitored, is driven with an a-c signal to prevent plating problems. The presence, absence, or condition of the fluid is determined by comparing the loaded probe resistance with an internal (pin 8) or external (pin 6) resistance. Typical conductive fluids which can be sensed are tap water, sea water, weak acids and bases, wet soil, wine, beer, and coffee. Non-conductive fluids include most petroleum products, distilled water, dry soil, and vodka. The probe can be replaced with any variable-resistance element such as a photodiode or photoconductive cell, rotary or linear position sensor, or thermistor for detecting solids, non-conducting liquids, gases, etc.

The high-current output is typically a square wave signal for use with an LED, incandescent lamp, or loudspeaker. A capacitor can be connected (pin 12) to provide a d-c output for use with inductive loads such as relays and solenoids.


The ULN-2429A is rated for operation with a load voltage of úp to 30 volts. Selected devices, for operation up to 50 V are available as the ULN-2429A-1. In all other respects, the ULN-2429A and the ULN-2429A-1 fluid detectors are identical.
These devices are furnished in an improved 14-lead dual in-line plastic package with a copper alloy lead frame for superior thermal characteristics. However, in order to realize the maximum current-handling capability of these devices, both of the output pins ( 1 and 14) and both ground pins ( 3 and 4) should be used.


FUNCTIONAL BLOCK DIAGRAM

\section*{ABSOLUTE MAXIMUM RATINGS}
\begin{tabular}{|c|c|}
\hline Supply Voltage, Vcc (continuous) & \(\mathrm{V},-50 \mathrm{~V}\) \\
\hline ( \(1 \mathrm{hr} . \mathrm{at}+25^{\circ} \mathrm{C}\) ) & +24 V \\
\hline (10 \(\mu\) s) & +50 V \\
\hline \begin{tabular}{l}
Output Voltage, \(\mathrm{V}_{\text {OUT }}\) (ULN-2429A). \\
(ULN-2429A-1)
\end{tabular} & \[
\begin{aligned}
& +30 \mathrm{~V} \\
& +50 \mathrm{~V}
\end{aligned}
\] \\
\hline Output Current, I Out (continuous) . ( 1 hr at \(+25^{\circ} \mathrm{C}\) ) & \[
\begin{aligned}
& .700 \mathrm{~mA} \\
& \ldots 1.0 \mathrm{~A}
\end{aligned}
\] \\
\hline Package Power Dissipation, \(\mathbf{P}_{\mathbf{D}}\) & . 33 W* \\
\hline Operating Temperature Range, \(T_{A}\) & \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) \\
\hline Storage Temperature Range, \(\mathrm{T}_{\mathrm{S}}\) & \({ }^{6} 5^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\) \\
\hline *Derate at the rate of \(16.67 \mathrm{~mW} /{ }^{\circ}\) & \(=+70^{\circ} \mathrm{C}\) \\
\hline
\end{tabular}

ELECTRICAL CHARACTERISTICS at \(T_{A}=-25^{\circ} \mathrm{C}, \mathrm{V}_{\text {cc }}=\mathrm{V}_{\text {OUT }}=+12 \mathrm{~V}\)
(unless otherwise specified)
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{Characteristic} & \multirow[b]{2}{*}{Symbol} & \multirow[t]{2}{*}{\[
\begin{aligned}
& \text { Test } \\
& \text { Pin } \\
& \hline
\end{aligned}
\]} & \multirow[b]{2}{*}{Test Conditions} & \multicolumn{4}{|c|}{Limits} \\
\hline & & & & Min. & Typ. & Max. & Units \\
\hline Supply Voltage Range & \(V_{c c}\) & 13 & - & 10 & - & 16 & \(V\) \\
\hline Supply Current & \(\mathrm{I}_{\mathrm{cc}}\) & 13 & \(\mathrm{V}_{\text {cc }}=+16 \mathrm{~V}\) & - & - & 10 & mA \\
\hline Oscillator Output Voltage & \(\mathrm{V}_{\text {osc }}\) & 6 & \(\mathrm{R}_{\mathrm{L}}=18 \mathrm{kQ}\) & - & 3.0 & - & \(V_{p p}\) \\
\hline Output ON Voltage & \(V_{\text {OUT }}\) & 1,14 & \(\mathrm{R}_{\mathrm{L}} \geq 30 \mathrm{kQ}, \mathrm{l}_{\text {OUT }}=500 \mathrm{~mA}\) & - & 0.9 & 1.5 & V \\
\hline Output OFF Current & Tout & 1,14 & \(\mathrm{R}_{\mathrm{L}} \leq 10 \mathrm{k} \mathbf{Q}, \mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {OUI }}(\mathrm{max})\) & - & - & 100 & \(\mu \mathrm{A}\) \\
\hline Oscillator Frequency & \(\mathrm{f}_{\text {osc }}\) & 6 & \(\mathrm{R}_{\mathrm{L}}=18 \mathrm{kQ}\) & - & 2.4 & - & kHz \\
\hline
\end{tabular}

\section*{TEST CIRCUIT}


\section*{CIRCUIT SCHEMATIC}


TYPICAL APPLICATIONS


\section*{ULN-2430M TIMER}

\section*{FEATURES}
- Microseconds to Minutes
- Temperature Compensated
- 400 mA Output
- 8-Pin Dual In-Line Plastic Package


PROVIDING time delays from several microseconds to approximately 10 minutes, the ULN-2430M timer was originally designed for use as a rear window heater timer in automotive applications. In typical system designs, this device will meet all of the stringent automotive environmental and transient requirements, including "load dump'. The rugged design, the high output current rating, and an internal voltage regulator and reference allow the ULN-2430M timer to be used in many industrial applications.
\(\qquad\)

 .
 In

\section*{ABSOLUTE MAXIMUM RATINGS}
\begin{tabular}{|c|c|}
\hline \multicolumn{2}{|l|}{Regulator Current, \(\mathrm{I}_{\text {REG }}\). . . . . . . . . . . . . . . . . . . . . . . 15 mA} \\
\hline \multicolumn{2}{|l|}{Latch Current, \(\mathrm{I}_{4}\)} \\
\hline Output Current, \(\mathrm{I}_{\text {our }}\) & 400 mA \\
\hline Package Power Dissipation, \(\mathrm{P}_{\mathrm{D}}\) & \(330 \mathrm{mW*}\) \\
\hline Operating Temperature Range, \(T_{A}\) & to \(+85^{\circ} \mathrm{C}\) \\
\hline Storage Temperature Range, \(\mathrm{T}_{S}\) & \(0+150^{\circ} \mathrm{C}\) \\
\hline
\end{tabular}
*Derate at the rate of \(4.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) above \(\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}\).


ELECTRICAL CHARACTERISTICS at \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) (unless otherwise noted), Fig. 1
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{Characteristic} & \multirow[t]{2}{*}{\[
\begin{aligned}
& \text { Test } \\
& \text { Pin }
\end{aligned}
\]} & \multirow[b]{2}{*}{Test Conditions} & \multicolumn{4}{|c|}{Limits} \\
\hline & & & Min. & Typ. & Max. & Units \\
\hline Operating Voltage Range & & & 10 & - & 16 & V \\
\hline Regulator Voltage & 5 & & 8.4 & 9.0 & 10.1 & V \\
\hline Output Breakdown Voltage & 2 & \(\mathrm{I}_{\text {LEAK }}=100 \mu \mathrm{~A}\) & 30 & - & - & V \\
\hline \multirow[t]{2}{*}{Output Saturation Voltage} & \multirow[t]{2}{*}{2} & \(\mathrm{I}_{\text {OUT }}=400 \mathrm{~mA}\) & - & - & 2.5 & V \\
\hline & & \(\mathrm{I}_{\text {our }}=250 \mathrm{~mA}\) & - & - & 1.3 & V \\
\hline Latch Voltage & 4 & Over Op. Temp. Range & 5.5 & 7.0 & 8.0 & V \\
\hline Trigger Threshold & 7 & \(\mathrm{V}_{7} \mathrm{~N}_{5}\) & 0.60 & 0.63 & 0.67 & \\
\hline Reference & 8 & \(\mathrm{V}_{8} \mathrm{~V}_{5}\) & 0.58 & 0.63 & 0.68 & \\
\hline Temp. Coeff. of Trigger Threshold & 7 & & -2.0 & - & -4.0 & \(\mathrm{mV} /{ }^{\circ} \mathrm{C}\) \\
\hline Trigger Input Current & 7 & & - & 20 & 200 & nA \\
\hline Capacitor Discharge Time & 7 & \(\mathrm{C}_{1}=220 \mu \mathrm{~F}, \pm 10 \%\) & - & - & 2.0 & S \\
\hline Supply Current & 5 & \(\mathrm{V}_{\text {cc }}=16 \mathrm{~V}\) & - & - & 10 & mA \\
\hline
\end{tabular}

\section*{CIRCUIT OPERATION}

The basic system shown in Figure 1 provides power for the timer after the momentary closure of the "rear window heater switch"' \(S_{1}\). Momentary closure provides an input to pin 4 which turns ON the output driver, energizes the relay, and (through the relay contacts) provides power to the timer and the heater element. Waveforms are shown in Figure 2.

The output remains ON , supplying power to the heater until \(\mathrm{V}_{7}=62 \% \mathrm{~V}_{5}\), which occurs at time \(\mathrm{t}=\) \(\mathrm{R}_{1} \times \mathrm{C}_{1}\). The time delay can be adjusted from several microseconds to approximately 10 minutes by the choice of \(R_{1}\) and \(C_{1}\). When \(t=R_{1} \times C_{1}\), the comparator changes state and the relay de-energizes, returning the circuit to the quiescent condition.

Timing accuracy is primarily a function of capacitor leakage for long time delays. Hard switching of
the comparator necessitates low input bias currents on the comparator and low capacitor leakage current. The worst case comparator input is 200 nA and the charge current at \(\mathrm{V}_{7}=62 \% \mathrm{~V}_{5}\) is approximately \(1.7 \mu \mathrm{~A}\) for \(\mathrm{R}_{1}=2 \mathrm{M} \Omega\). For these reasons, it is recommended that \(R_{1}\) not exceed \(2 \mathrm{M} \Omega\) and \(C_{1}\) leakage be less than 500 nA .
Diode \(D_{1}\) and the circuitry associated with pin 4 provide start-stop capability for the timer. When the voltage at pin 4 is larger than 8 V timing is initiated. When less than 5.5 V , timing is stopped. Transient protection against load dump and other automotive environmental hazards is provided by the integrated circuit design and discrete components \(\mathrm{Z}_{1}, \mathrm{C}_{2}, \mathrm{R}_{3}\), \(R_{4}\), and \(D_{1}\).

\section*{TYPICAL APPLICATION}
(Figure 1)


TIMER WAVEFORMS


\section*{ULN-2435A, ULN-2445A, AND ULN-2455A AUTOMOTIVE LAMP MONITORS}

\author{
FEATURES \\ - No Standby Power \\ - Integral to Wiring Assembly \\ - Fail-Safe \\ - Reverse Voltage Protected \\ - Internal Transient Protection \\ - Dual In-Line Plastic Packages
}

CAPABLE of monitoring all types of automotive lamps, Type ULN-2435A, ULN-2445A, and ULN-2455A lamp monitors provide multiple LED outputs to pinpoint the area in which a lamp has failed. Types ULN-2435A and ULN-2445A feature an additional output that triggers an alarm if any of the comparators detects a lamp failure. This output can be used to drive an audible signaling device or centrally located warning indicator.

The Type ULN-2435A lamp monitor has interconnected comparator ouputs and logic to monitor the ignition circuit and fuses, making it uniquely applicable to automotive applications. Type ULN-2445A is similar, but has no interconnected comparators. Type ULN-2455A is a general-purpose quad comparator that can be used to monitor automotive lamps, multiple low-voltage power supplies, or, with appropriate sensors, industrial processes.

Installation and operation of these quad lamp monitors has no effect on normal lamp operation. Comparators sense the normal voltage drop in the lamp wiring (approximately 20 mV ) for each of the monitored lamp circuits. Little additional wiring is necessary for installation because the system can be completely integral to the wiring assembly. No standby power is required: The operating voitage is obtained from the sense leads; the system is energized only when the lamps are turned ON.


All three integrated circuits are designed for use in the severe automotive environment. Lateral PNP transistors provide high-frequency noise immunity and differential transient-voltage protection. Reverse voltage protection, internal regulators, and temperature compensation are all embodied in the circuit design. A failure within the device will not affect lamp operation.

Types ULN-2435A and ULN-2445A are supplied in 18-pin dual in-line plastic packages. The Type ULN-2455A lamp monitor is supplied in a 14 -pin dual in-line plastic package.

\section*{ABSOLUTE MAXIMUM RATINGS at \(+25^{\circ} \mathrm{C}\) Free-Air Temperature}
\begin{tabular}{|c|}
\hline Supply Voltage, V \({ }_{\text {cc }}\). . . . . . . . . . . . . . . . . . . . . . . . . . . 30 V \\
\hline Peak Supply Voltage, \(\mathrm{V}_{\text {cc }}\) (0.1s) . . . . . . . . . . . . . . . . . . . 80 V \\
\hline Peak Reverse Voltage, \(\mathrm{V}_{\mathrm{R}}\). . . . . . . . . . . . . . . . . . . . . . . 30 V \\
\hline Output Current, \(\mathrm{I}_{\text {our }}\). . . . . . . . . . . . . . . . . . . . . . . . 35 mA \\
\hline Package Power Dissipation, \(P_{0}\) (ULN-2435/45A) ...... 2.3 W*
(ULN-2455A) ....... 2.0 W \(^{\star *}\) \\
\hline Operating Temperature Range, \(\mathrm{T}_{\mathrm{A}} \ldots \ldots . . . .40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) \\
\hline Storage Temperature Range, \(\mathrm{T}_{\text {S }} \ldots \ldots . . . .65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\) \\
\hline
\end{tabular}

\footnotetext{
*Derate at the rate of \(18.18 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) above \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\).
\({ }^{* *}\) Derate at the rate of \(16.67 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) above \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\).
}

\section*{PRINCIPLE OF OPERATION}

Operation of these lamp monitors is similar to that of a sımple bridge circuit in which the top two legs of the bridge are formed by the wiring assembly resistance or discrete low-value resistors. The bottom legs of the bridge are the monitored lamps. Four differential amplifier circuits sense the voltage drops in the wiring assemblies (approximately 20 mV ) for each of the lamp circuits. When the system detects a difference in voltage due to an open filament, the appropriate output driver is turned ON.

Sprague Electric Technical Paper TP 81-7 discusses the requirements of automotive lamp monitoring systems and presents a more detailed description of the operation of these differential sense amplifiers (page 10-56).

\section*{BASIC BRIDGE MONITORING SYSTEM}


Dwg. No. A-11,473A

TYPICAL SWITCH CHARACTERISTICS


ELECTRICAL CHARACTERISTICS at \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{IW}}=10\) to 16 V (unless otherwise shown)
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{Characteristic} & \multicolumn{2}{|c|}{Test Pins} & \multirow[b]{2}{*}{Test Conditions} & \multicolumn{4}{|c|}{Limits} \\
\hline & ULN-2435/45A & ULN-2455A & & Min. & Typ. & Max. & Units \\
\hline Output Leakage Current & \[
\begin{aligned}
& 1,7,10, \\
& 13.15 .16
\end{aligned}
\] & 1,4, 8, 11 & \(\mathrm{V}_{\text {OUT }}=80 \mathrm{~V}, \Delta \mathrm{~V}_{\mathbb{W}}<7 \mathrm{mV}\) & - & - & 100 & \(\mu \mathrm{A}\) \\
\hline \multirow[t]{2}{*}{Output Saturation Voltage} & \multirow[t]{2}{*}{\[
\begin{aligned}
& 1,7,10 \\
& 13,15,16
\end{aligned}
\]} & \multirow[t]{2}{*}{1, 4, 8, 11} & \(\mathrm{I}_{\text {OUT }}=5 \mathrm{~mA}, \Delta \mathrm{~V}_{\mathbb{N}}>20 \mathrm{mV}\) & - & 0.8 & 1.0 & V \\
\hline & & & \(\mathrm{I}_{\text {Out }}=30 \mathrm{~mA}, \Delta \mathrm{~V}_{\mathbb{N}}>20 \mathrm{mV}\) & - & 1.4 & 2.0 & V \\
\hline Differential Switch Voltage & \[
\begin{aligned}
& 2-3,8-9 \\
& 11-12,17-18
\end{aligned}
\] & \[
\begin{aligned}
& 2-3,5-6, \\
& 9-10,12-13
\end{aligned}
\] & Absolute Value \(\mathrm{V}_{(2)}-\mathrm{V}_{(3)}\) & 7.0 & 13 & 20 & mV \\
\hline \multirow[t]{5}{*}{Input Current} & 4 & NA & \(\mathrm{V}_{\mathbb{N}}=\mathrm{V}_{\text {cC }}=16 \mathrm{~V}\) & - & - & 500 & \(\mu \mathrm{A}\) \\
\hline & 5 & NA & \(V_{\text {IV }}=V_{\text {cC }}=16 \mathrm{~V}\) & - & - & 15 & mA \\
\hline & 6 & NA & \(\mathrm{V}_{\mathbb{W}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=16 \mathrm{~V}\) & - & - & -1.0 & mA \\
\hline & 2, 8, 11, 17 & 2, 5, 9, 12 & \(\Delta V_{1 N}=V_{(2)}-V_{(3)}=+30 \mathrm{mV}\) & 150 & 300 & 800 & \(\mu \mathrm{A}\) \\
\hline & 3, 9, 12, 18 & 3, 6, 10,13 & \(\Delta V_{\mathbb{N}}=V_{(2)}-V_{(3)}=-30 \mathrm{mV}\) & 0.5 & 1.7 & 3.5 & mA \\
\hline
\end{tabular}

\section*{ULN-2435A}

FUNCTIONAL BLOCK DIAGRAM


ULN-2435A and ULN-2445A TRUTH TABLES
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{3}{*}{CONDITIONS} & \multicolumn{7}{|c|}{\multirow[b]{2}{*}{INPUT PINS}} & & \multicolumn{12}{|c|}{OUTPUT PINS} \\
\hline & & & & & & & & & \multicolumn{6}{|c|}{ULN-2435A} & \multicolumn{6}{|c|}{ULN-2445A} \\
\hline & 2/3 & 8/9 & 11/12 & 17/18 & 6 & 4 & 5 & & & 7 & 10 & 13 & 15 & 16 & 1 & 7 & 10 & 13 & 15 & 16 \\
\hline Normal & = & = & = & = & 0 & H & X & & & H & H & H & H & H & H & H & H & H & H & H \\
\hline L. Park Lamp Failure & \(>\) & \(=\) & = & = & 0 & H & X & & & H & H & H & L & H & L & H & H & H & L & H \\
\hline L. Tail Lamp Failure & \(<\) & = & \(=\) & = & 0 & H & X & & & H & H & L & L & H & H & H & H & H & 1 & H \\
\hline Marker Lamp Failure & = & \(>\) & \(=\) & \(=\) & 0 & H & X & & & & H & H & , & H & H & L & H & H & L & H \\
\hline Marker Lamp Failure & = & \(<\) & \(=\) & \(=\) & 0 & H & x & & & & H & H & L & H & H & L & H & H & L & H \\
\hline R. Stop Lamp Failure & = & = & > & \(=\) & 0 & H & \(x\) & & & & L & H & L & H & H & H & L & H & L & H \\
\hline L. Stop Lamp Failure & = & = & \(<\) & \(=\) & 0 & H & X & & & H & H & L & L & H & H & H & H & L & L & H \\
\hline R. Park Lamp Failure & = & = & \(=\) & > & 0 & H & X & & & H & H & H & L & , & H & H & H & H & L & L \\
\hline R. Tail Lamp Failure & = & = & = & \(<\) & 0 & H & X & & & H & L & H & L & H & H & H & H & H & L & H \\
\hline Stop Lamp Fuse Failure & = & = & \(\bar{\chi}\) & \(=\) & 0 & L & H & & & H & L & L & L & H & H & H & L & L & L & H \\
\hline Indicator Lamp Test & X & X & \(\chi\) & X & L & X & & & & L & L & L & L & L & L & L & , & L & L & L \\
\hline
\end{tabular}
\(=\) - Less than 7 mV offset between a pair of input pins
\(>-\) Greater than +20 mV differential between a pair of input pins \(\left[\mathrm{V}_{(2)}-V_{(3)}\right]\)
\(<-\) Greater than -20 mV differential between a pair of input pins \(\left[\mathrm{V}_{(2)}-\mathrm{V}_{(3)}\right]\)
\(\mathrm{H}-\mathrm{V}_{\mathrm{cc}}\)
\(L\) - \(V_{\text {STIT }}\) (outputs) or GROUND (inputs)
0 - Open or \(V_{c c}\)
X - Irrelevant

\section*{ULN-2445A FUNCTIONAL BLOCK DIAGRAM}


ULN-2455A
FUNCTIONAL BLOCK DIAGRAM


\section*{TYPICAL APPLICATIONS}

AUTOMOTIVE LAMP MONITOR


QUAD LAMP MONITOR


\section*{TYPICAL APPLICATIONS (Continued)}

\section*{POWER SUPPLY SUPERVISORY CIRCUIT}


\section*{SIMPLIFIED SCHEMATIC}
(One of 4 differential sense amplifiers)


Dwg.No. A-12,036

\section*{ULN-2457A AND ULN-2457L QUAD LAMP MONITORS FOR \(24 V\) SYSTEMS}

\section*{features}
- 18 to 32 V Operation
- No Standby Power
- Integral to Wiring Assembly
- Fair-Safe
- Reverse-Voltage Protected
- Internal Transient Protection

CAPABLE of monitoring lamps in truck or bus, railroad, marine, and other applications using 24 V power systems, the ULN-2457A and ULN2457L lamp monitors provide LED outputs (to 35 mA ) to indicate the circuit in which a lamp failure has occurred. Differential amplifiers sense the voltage drops in the wiring assemblies (approximately 20 mV ) for similar lamps. When the monitor detects a difference in voltage due to an open filament or lamp socket, the appropriate output driver is turned on. Both devices are general-purpose quad comparators that can also be used to monitor multiple low-voltage power supplies and, with appropriate sensors, industrial processes.

The installation and operation of these quad lamp monitors has negligible effect on normal lamp operation. Comparators sense the normal voltage drop in the lamp wiring for each of the monitored lamp circuits. Little additional wiring is necessary for installation because the system can be completely integral to the wiring assembly. No standby power is required. The operating voltage is obtained from the sense leads; the system is energized only when the lamps are turned on.

These integrated circuits were designed to withstand the severe environment of heavy-duty automotive applications. Lateral PNP transistors and thin-film resistors provide high-frequency noise immunity, transient-voltage protection, and reverse voltage protection. Internal regulators and temper-

ature compensation are included in the circuit design. A failure within the device will not affect lamp operation. For low-voltage applications ( 10 to 16 V ) the pin-compatible ULN-2455A is suggested.

The ULN-2457A is supplied in a standard 14-pin dual in-line plastic package. The ULN-2457L is supplied in a surface-mount 14-lead SOIC plastic package. Both devices are rated for operation over the temperature range of \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\).

\section*{ABSOLUTE MAXIMUM RATINGS at \(+25^{\circ}\) C Free-Air Temperature}

Supply Voltage, \(\mathrm{V}_{\text {cc }}\). . . . . . . . . . . . . . . . . . . . . . . . . . . . 34 V
Peak Supply Voltage, \(\mathrm{V}_{\text {cc }}\) ( 0.1 s ) . . . . . . . . . . . . . . . . . . . . 80 V
Peak Reverse Voltage, \(\mathrm{V}_{\mathrm{R}}\). . . . . . . . . . . . . . . . . . . . . . . . . 30 V
Output Current, \(\mathrm{I}_{\text {out }}\). . . . . . . . . . . . . . . . . . . . . . . . . . 35 mA
Package Power Dissipation, \(P_{D}\). . . . . . . . . . . . . . . . See Graph
Operating Temperature Range, \(\mathrm{T}_{\mathrm{A}} \ldots \ldots . . .-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\)
Storage Temperature Range, \(\mathrm{T}_{\mathrm{s}} \ldots \ldots . .-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\)

\section*{ALLOWABLE PACKAGE POWER DISSIPATION} AS A FUNCTION OF TEMPERATURE


Dwg. No. A-14,210

\section*{FUNCTIONAL BLOCK DIAGRAM}
(14) NC




Dwg. No. A-12,033A

ELECTRICAL CHARACTERISTICS at \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{IN}}=18\) to 32 V (unless otherwise shown)
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{Characteristic} & \multirow[b]{2}{*}{Test Pins} & \multirow[b]{2}{*}{Test Conditions} & \multicolumn{4}{|c|}{Limits} \\
\hline & & & Min. & Typ. & Max. & Units \\
\hline Output Leakage Current & 1,4,, 11 & \(\mathrm{V}_{\text {our }}=80 \mathrm{~V}, \Delta \mathrm{~V}_{\text {IN }}<7 \mathrm{mV}\) & - & - & 100 & \(\mu \mathrm{A}\) \\
\hline \multirow[t]{2}{*}{Output Saturation Voltage} & \multirow[t]{2}{*}{1,4, 8, 11} & \(\mathrm{l}_{\text {OUT }}=5 \mathrm{~mA}, \Delta \mathrm{~V}_{\mathbb{N}}>20 \mathrm{mV}\) & - & 0.8 & 1.0 & V \\
\hline & & \(\mathrm{I}_{\text {OUT }}=30 \mathrm{~mA}, \Delta \mathrm{~V}_{\text {II }}>20 \mathrm{mV}\) & - & 1.4 & 2.0 & V \\
\hline Differential Switch Voltage & 2-3, 5-6, 9-10, 12-13 & Absolute Value \(V_{(2)}-V_{(3)}\) & 7.0 & 13 & 20 & mV \\
\hline \multirow[t]{2}{*}{Input Current} & 2, 5, 9, 12 & \(\Delta V_{(V)}=V_{(2)}-V_{(3)}=+30 \mathrm{mV}\) & 150 & 300 & 800 & \(\mu \mathrm{A}\) \\
\hline & 3,6,10,13 & \(\Delta V_{(1)}=V_{(2)}-V_{(3)}=-30 \mathrm{mV}\) & 0.5 & 1.7 & 3.5 & mA \\
\hline
\end{tabular}

\section*{PRINCIPLE OF OPERATION}

Operation of these lamp monitors is similar to that of a simple bridge circuit in which the top two legs of the bridge are formed by the wiring assembly resistance or discrete low-value resistors. The bottom legs of the bridge are the monitored lamps. Four differential amplifier circuits sense the voltage drops in the wiring assemblies (approximately 20 mV ) for

BASIC BRIDGE MONITORING SYSTEM

each of the lamp circuits. When the system detects a difference in voltage due to an open filament, the appropriate output driver is turned ON .

Sprague Technical Paper TP 81-7 discusses the requirements of automotive lamp monitoring systems and presents a more detailed description of the operation of these differential sense amplifiers.

TYPICAL SWITCH CHARACTERISTICS


SIMPLIFIED SCHEMATIC
(One of 4 differential sense amplifiers)


Dwg. No. A-14,212

\section*{TYPICAL APPLICATIONS}

\section*{QUAD LAMP MONITOR}


Dwg. No. A-14,209

POWER SUPPLY SUPERVISORY CIRCUIT


THEN \(R_{1}=6.0 \mathrm{k} \Omega\)

\title{
ULN-8130A PRECISION SUPERVISORY SYSTEMS MONITOR Quad Voltage and Line Monitor
}

\section*{FEATURES}
- 10 V to 35 V Operation
- Low Standby Current
- Reference Trimmed to \(1 \%\)
- Monitors 4 Separate DC Levels
- Separate Under-Voltage Comparators
- Fixed Under-Voltage Threshold
- Line Sense Input
- Pull-Up Clamped Outputs
- Programmable Output Delays
- \(V_{S}\) Under-Voltage Lockout


Dwg. No. A-13,221

Capable of monitoring four dc power lines, the ULN-8130A is a power fault monitor for both under-voltage and over-voltage conditions. Two of the four inputs are designed to monitor positive voltages while the other two inputs can be used to monitor two positive or two negative voltages. An additional comparator is used to monitor the primary power line and will provide early warning of line voltage drop-out.

An under-voltage lockout, monitoring the ULN-8130A internal supply, prevents false outputs from occurring during low supply-voltage operation. The logic outputs can be used to operate LEDs or other low-voltage indicators.

The circuit configuration of the ULN-8130A allows easy programming of over-voltage thresholds which are referenced to a \(1 \%\) trimmed 2.5 V bandgap reference. The UV FAULT (pin 9) is initiated by one or more of the four sense inputs fall-
ing below the uV trip point (the internal reference voltage). The OV FAULT (pin 7) is activated by one or more of the sense inputs rising above the externally set (pin 14) OV trip point. The LINE OK output (pin 5) will remain high as long as the LINE SENSE input (pin 3) is above the internal reference voltage. The LINE SENSE will accept a positive dc voltage proportional to either the high-voltage master bus or the ac line.

Output delays can be introduced by adding capacitors from the appropriate DELAY pins to ground. The LINE FAULT DELAY capacitor value should be large enough to prevent false shutdowns due to short line transients.

The ULN-8130A is supplied in an 18-pin dual in-line plastic package with a copper lead frame that gives it enhanced power dissipation ratings. It is rated for continuous operation over the temperature range of \(0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\).

ABSOLUTE MAXIMUM RATINGS at \(\mathrm{T}_{\mathrm{A}}=+\mathbf{2 5}{ }^{\circ} \mathrm{C}\)
Supply Voltage, \(\mathrm{V}_{\mathrm{CC}}\)...................................................... 35 V
Power Dissipation, \(\mathrm{P}_{\mathrm{D}}\)................................................. 2.3 W*
Operating Temperature, \(T_{A} \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots 0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) Storage Temperature, \(T_{S} \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots . .65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\)

\({ }^{*}\) Derate at the rate of \(18.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) above \(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\)

FUNCTIONAL BLOCK DIAGRAM


\section*{ELECTRICAL CHARACTERISTICS at \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=15 \mathrm{~V}\)}
\begin{tabular}{|l|c|c|cc|c|}
\hline \multirow{3}{*}{ Characteristic } & \multirow{2}{*}{} & \multicolumn{2}{|c|}{ Limits } \\
\hline & Test Pin & Test Conditions & Min. & Max. & Units \\
\hline Functional \(V_{S}\) Range & 1 & & 10 & 35 & V \\
\hline Quiescent Current & 1 & \(V_{S}=35 \mathrm{~V}, \mathrm{~V}_{16}=V_{18}\), No Fault & - & 15 & mA \\
\hline
\end{tabular}

REFERENCE VOLTAGE SECTION
\begin{tabular}{|l|l|l|l|c|}
\hline Reference Voltage & \multirow{2}{*}{18} & No Load, \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) & 2.47 & 2.53 \\
\cline { 3 - 6 } & & No Load, Change Over Temp. & - & 25 \\
\hline Load Regulation & 18 & \(\mathrm{I}_{\text {REF }}=0\) to 10 mA & mV \\
\hline Line Regulation & 18 & \(\mathrm{~V}_{\mathrm{S}}=10\) to 35 V & - & 20 \\
\hline Ripple Rejection & 18 & \(\mathrm{f}=120 \mathrm{~Hz}\) & mV \\
\hline Short-Circuit Current Protection & 18 & & - & 10 \\
mV \\
\hline
\end{tabular}

COMPARATOR SECTION
\begin{tabular}{|l|c|l|cc|c|}
\hline Under-Voltage Trip Points & \(10-13^{*}\) & \(\mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) & 2.47 & 2.53 & V \\
\cline { 3 - 6 } & & Over Temperature & 2.46 & 2.54 & V \\
\hline Under-Voltage Trip Hysteresis & \(10-13^{*}\) & Over Temperature & 10 & 25 & mV \\
\hline Over-Voltage Trip Points & \(10-13^{*}\) & \(\mathrm{~V}_{14}=0\) & 3.08 & 3.17 & V \\
\hline Jver-Voltage Trip Hysteresis & 14 & \(V_{14}=0\) to 2.5 V, Over Temp. & 10 & 25 & mV \\
\hline Line Monitor Trip Threshold & 3 & & 2.40 & 2.54 & V \\
\hline Under-Voltage Lockout Enable & 1 & \(V_{\mathrm{S}}\) Decreasing & 8.5 & - & V \\
\hline Under-Voltage Lockout Disable & 1 & \(V_{\mathrm{S}}\) Increasing & - & 10.5 & V \\
\hline Input Bias Current & \(3,10,11\) & \(V_{\mathbb{N}}=2.0 \mathrm{~V}\) & - & -6.0 & \(\mu \mathrm{~A}\) \\
\cline { 3 - 6 } & & \(V_{\mathbb{N}}=3.0 \mathrm{~V}\) & - & 6.0 & \(\mu \mathrm{~A}\) \\
\hline
\end{tabular}

\section*{OUTPUT DRIVERS}
\begin{tabular}{|l|l|l|l|c|}
\hline \multirow{3}{*}{ Output Saturation Voltage } & 5,9 & \(I_{\text {SINK }}=5.0 \mathrm{~mA}\) & - & 0.5 \\
\hline & 7 & \(\mathrm{I}_{\text {SINK }}=10 \mathrm{~mA}\) & - & 0.5 \\
\hline & \(5,7,9\) & \(\mathrm{I}_{\text {SOURCE }}=500 \mu \mathrm{~A}\) & V \\
\hline Output Leakage Current & \(5,7,9\) & \(\mathrm{~V}_{\text {our }}=35 \mathrm{~V}\) & - & 5.25 \\
\hline Line Fault Delay Current Source & 4 & \(\mathrm{~V}_{4}=2.0 \mathrm{~V}\) & V \\
\hline Line Fault Delay Current Sink & 4 & \(\mathrm{~V}_{4}=2.0 \mathrm{~V}\) & 160 & 350 \\
\hline Over-Voltage Delay Current Source & 6 & \(\mathrm{~V}_{6}=2.0 \mathrm{~V}\) & 3.2 & 7.0 \\
\hline Under-Voltage Delay Current Source & 8 & \(\mathrm{~V}_{8}=2.0 \mathrm{~V}\) & 160 & 300 \\
\hline
\end{tabular}
*All inputs connected to 2.75 V except input being tested.

\section*{APPLICATIONS}

The basic voltage monitors are based on a 2.5 V precision bandgap reference. External resistive dividers are used to present a nominal 2.5 V level to each under-voltage comparator at the minimum allowable under-voltage condition. The overvoltage reference is set up by another resistive divider at pin 14 determined by the tightest overvoltage tolerance requirement.
BASIC FORMULAS:
(1) An under-voltage fault is detected, (pin 9 goes low), when the positive input voltage being monitored is less than:
\[
V_{\text {MON(LO) }}=2.5\left(R_{1}+R_{2}\right) / R_{2}
\]
(2) The internal over-voltage threshold is defined as:
\[
V_{\text {OVT }}=2.5\left[1+\frac{R_{A}}{4\left(R_{A}+R_{B}\right)}\right]
\]
where \(R_{A} / / R_{B} \ll 100 \mathrm{k} \Omega\).
(3) An over-voltage fault is detected when the positive input voltage being monitored exceeds:
\[
\mathrm{V}_{\text {MON(HI) }}=\mathrm{V}_{\text {OVT }}\left(\mathrm{R}_{1}+\mathrm{R}_{2}\right) / R_{2}
\]
(4) Individual over-voltage thresholds can be in-
creased by the addition of \(\mathrm{R}_{\mathrm{x}}\) with
\[
R_{x}=R_{1}\left[\frac{V_{\text {OVT }}-2.5}{V_{\text {MON(HI) }}-V_{\text {OVT }}\left(\frac{R_{1}+R_{2}}{R_{2}}\right)}\right]
\]
(5) To monitor negative supplies at SENSE 3 and SENSE 4, pin 16 is connected to ground. In this condition, an under-voltage fault indication will occur when either negative supply being monitored falls below:
\[
\mathrm{V}_{\text {MON(LO) }}=2.5 \mathrm{R}_{3} / \mathrm{R}_{4}
\]

Note that for monitor purposes, under-voltage means the negative supply is actually going net positive, or toward ground.
(6) For negative supplies, an over-voltage fault indication will occur when:
\[
V_{\text {MON(HII) }}=V_{\text {OVT }} R_{3} / R_{4}
\]
(7) Fault delay capacitor values are determined by:
\[
\begin{gathered}
\mathrm{C}_{4} \text { or } \mathrm{C}_{6}=\frac{200 \times 10^{-6} \times \mathrm{t}}{2.5} \\
\mathrm{C}_{9}=\frac{55 \times 10^{-6} \times \mathrm{t}}{2.5}
\end{gathered}
\]
where \(t\) is the output delay in seconds.

LINE SENSE AND POSITIVE SUPPLY MONITORING
(SENSE 1, 2, 3, and 4)


\section*{UNUSED INPUTS}

Unused positive sense channel inputs (pins 3, 10-13) must not be left unconnected. Neither can they be tied high (over-voltage fault indication), tied low (under-voltage fault indication), or tied to the internal reference (susceptible to noise and voltage offsets). Unused sense channel inputs should be connected to any operating sense channel input. For example, if channels 1,2 , and 4 are being used, the unused channel 3 sense input (pin 12) should be connected to the sense 2 or sense 4 input.
Unused negative sense channel inputs (pins 15 and 17) can be left open-circuited provided the associated enable input (pin 16) is tied high and the associated positive sense channel inputs (pins 12 and 13) are utilized to monitor positive supplies or are connected as described above.

\section*{DESIGN EXAMPLE}

As an example, consider the following set of monitoring conditions:
\[
\begin{aligned}
& \mathrm{V}_{1}=+5 \mathrm{~V}+10 \%,-5 \% \\
& \mathrm{~V}_{2}=+12 \mathrm{~V} \pm 10 \% \\
& \mathrm{~V}_{3}=+15 \mathrm{~V} \pm 5 \% \\
& \mathrm{~V}_{4}=+24 \mathrm{~V} \pm 10 \%
\end{aligned}
\]

The required input dividers are calculated per (1) to yield the resistor divider ratios, \(\mathrm{R}_{2}\left(\mathrm{R}_{1}+\right.\) \(R_{2}\) ), of: \(0.5263,0.2315,0.1754\) (Note 1), and 0.1157 respectively. The over-voltage threshold, \(\mathrm{V}_{\text {ovt }}\), would be dictated by the tightest tolerance supply which gives the lowest \(\mathrm{V}_{\text {ovt }}\) from (3). Therefore, \(\mathrm{V}_{\text {MON(H) }}=15 \times 1.05=15.75\) volts and \(V_{\text {ovt }}=15.75 \times 0.1754=2.763\) volts \(^{1}\). This is the voltage appearing at the SENSE terminal and is equal to the over-voltage threshold to be

\section*{NEGATIVE SENSE MONITORING \\ SENSE 3 and 4 Only}


Dwg. No. A-13,223
set via the resistor ratio at pin 14. From (2), \(R_{A} /\left(R_{A}+R_{B}\right)\) is calculated to be 0.4096 . It is good practice to keep the equivalent external impedances as low as possible, in order to minimize bias current and offset errors. For the purpose of this example, all resistor dividers will be taken to have an equivalent impedance of 1000 ohms. This being the case, the final values are: \(R_{A}=1.7 \mathrm{k} \Omega\) and \(R_{B}=2.44 \mathrm{k} \Omega\).

In order to provide accurate over-voltage sensing for the \(\mathrm{V}_{1}, \mathrm{~V}_{2}\), and \(\mathrm{V}_{4}\) supplies, resistors are connected from the respective input sense nodes and returned to the 2.5 V reference. Calculation is made by first picking values for the input dividers and then calculating the required value of \(R_{x}\) from (4). Again, assuming \(1 \mathrm{k} \Omega\) equivalent divider impedances and making the calculations, a summary of results is given below.
\begin{tabular}{cccccc}
\hline MONITORED SUPPLY & \(V_{\text {MON(H) }}\) & \(V_{\text {MON(L) }}\) & \(R_{1}\) & \(R_{2}\) & \(R_{X}\) \\
\hline\(+5 \mathrm{~V}(+10 \%,-5 \%)\) & 5.5 V & 4.75 V & \(1.90 \mathrm{k} \Omega\) & \(2.11 \mathrm{k} \Omega\) & \(2.0 \mathrm{k} \Omega\) \\
\(+12 \mathrm{~V}( \pm 10 \%)\) & 13.2 V & 10.8 V & \(4.32 \mathrm{k} \Omega\) & \(1.30 \mathrm{k} \Omega\) & \(900 \Omega\) \\
\(+15 \mathrm{~V}( \pm 5 \%)\) & 15.75 V & 14.25 V & \(5.70 \mathrm{k} \Omega\) & \(1.21 \mathrm{k} \Omega\) & \(\infty\) \\
\(+24 \mathrm{~V}( \pm 10 \%)\) & 26.4 V & 21.6 V & \(8.64 \mathrm{k} \Omega\) & \(1.13 \mathrm{k} \Omega\) & \(900 \Omega\) \\
\hline
\end{tabular}

\title{
ULN-8131A PRECISION SUPERVISORY SYSTEMS MONITOR Quad Voltage and Line Monitor
}

\section*{FEATURES}
- Reference Trimmed to \(1 \%\)
- Monitors Four DC Supplies
- 10 to 35 Volts Operation
- Low Standby Current
- Separate Under-Voltage Comparators
- Fixed Under-Voltage Threshold
- Programmable Over-Voltage Threshold
- Line Sense Input
- Full-Up Clamped Outputs
- Programmable Output Delays
- \(V_{S}\) Under-Voltage Lockout

Capable of monitoring four dc power lines, the ULN8131A is a power-fault monitor for both under-voltage and over-voltage conditions. Two of the four inputs are designed to monitor positive voltages, while the other two inputs can be used to monitor positive or negative voltages. Typical examples might be a +5 V logic supply, +15 V and -15 V analog supplies, and a positive peripheral power load supply. The primary power line is monitored by an additional comparator and will provide early warning of line voltage drop-out.
During low-supply voltage operations, an undervoltage lockout which monitors the ULN-8131A internal supply, prevents false outputs from occurring. The logic outputs can be used to operate LEDs or other low-voltage indicators.

The circuit configuration of the ULN-8131A allows easy programming of over-voltage thresholds which are referenced to a \(1 \%\) trimmed 2.5 V bandgap reference. The uv fault ( \(\operatorname{pin} 10\) ) is initiated by one or more of the four sense inputs falling below the UV trip point (the internal reference voltage). The ov fault (pin 8 ) is activated by one or more of the sense inputs rising above the externally set (pin 15) ov trip point. The LINE OK output (pin 5) will remain high as long as the LINE SENSE input


Dwg. No. W-185
(pin 3) is above the internal reference voltage. The line SENSE will accept a positive dc voltage proportional to either the high-voltage master bus or the ac line.

Output delays can be introduced by adding capacitors from the appropriate delay pins to ground. The LINE FAULT DELAY capacitor value should be large enough to prevent false shutdowns due to short line transients.

The ULN-8131A is supplied in a 20 -pin dual in-line plastic package with a copper lead frame that gives it enhanced power dissipation ratings. The similar ULN8130 A is intended for monitoring four positive supplies, or two positive and two negative supplies. It is supplied in an 18-pin DIP.

\section*{ABSOLUTE MAXIMUM RATINGS}
\[
\text { at } \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}
\]
\begin{tabular}{|c|c|}
\hline Supply Voltage, VCC & 35 V \\
\hline Power Dissipation, \(\mathrm{P}_{\mathrm{D}}\) & 2.3W* \\
\hline Operating Temperature, \(T_{A}\) & \(0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) \\
\hline Storage Temperature, \(T_{S}\) & \(-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\) \\
\hline Junction Temperature, \(T_{J}\) & \(+150^{\circ} \mathrm{C}\) \\
\hline
\end{tabular}
*Derate at the rate of \(18.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\) above \(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\)

FUNCTIONAL BLOCK DIAGRAM


ELECTRICAL CHARACTERISTICS at \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=15 \mathrm{~V}\)
\begin{tabular}{|l|c|c|c|c|}
\hline & & & \multicolumn{3}{|c|}{ Limits } \\
\cline { 4 - 6 } Characteristic & Test Pin & Test Conditions & Min. Max. & Units \\
\hline Functional \(V_{\text {Range }}\) & 1 & & 10 & 35 \\
\hline Quiescent Current & 1 & \(V_{S}=35 \mathrm{~V}, V_{17}=V_{18}=V_{20} \quad\) No Fault & - & 15 \\
\hline
\end{tabular}

\section*{REFERENCE VOLTAGE SECTION}
\begin{tabular}{|l|c|l|r|c|}
\hline Reference Voltage & 20 & No Load, \(T_{A}=+25^{\circ} \mathrm{C}\) & 2.47 & 2.53 \\
\cline { 3 - 6 } & & No Load, Change Over Temp. & V \\
\hline Load Regulation & 20 & \(\mathrm{I}_{\text {REF }}=0\) to 10 mA & - & 25 \\
mV \\
\hline Line Regulation & 20 & \(\mathrm{~V}_{\mathrm{S}}=10\) to 35 V & - & 20 \\
VV \\
\hline Ripple Rejection & 20 & \(\mathrm{f}=120 \mathrm{~Hz}\) & - & 10 \\
\hline Short-Circuit Current Protection & 20 & & 60 & - \\
\hline
\end{tabular}

COMPARATOR SECTION
\begin{tabular}{|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{Under-Voltage Trip Points} & \multirow[t]{2}{*}{11-14*} & \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) & \(2.47 \quad 2.53\) & V \\
\hline & & Over Temperature & 2.462 .54 & V \\
\hline Under-Voltage Trip Hysteresis & 11-14* & Over Temperature & \(10 \quad 25\) & mV \\
\hline Over-Voltage Trip Points & 11-14* & \(V_{15}=0\) & 3.083 .17 & V \\
\hline Over-Voltage Trip Hysteresis & 15 & \(V_{15}=0\) to 2.5 V , Over Temp. & \(10 \quad 25\) & mV \\
\hline Line Monitor Trip Threshold & 3 & & \(2.40 \quad 2.54\) & V \\
\hline Under-Voltage Lockout Enable & 1 & \(V_{s}\) Decreasing & 8.5 - & V \\
\hline Under-Voltage Lockout Disable & 1 & \(V_{\text {s }}\) Increasing & - 10.5 & V \\
\hline \multirow[t]{4}{*}{Input Bias Current} & \multirow[t]{2}{*}{3,11, 12} & \(\mathrm{V}_{\text {IV }}=2.0 \mathrm{~V}\) & --6.0 & \(\mu \mathrm{A}\) \\
\hline & & \(\mathrm{V}_{\text {IN }}=3.0 \mathrm{~V}\) & - 6.0 & \(\mu \mathrm{A}\) \\
\hline & 15 & \(V_{\text {IV }}=0\) & --50 & \(\mu A\) \\
\hline & 16, 19 & \(\mathrm{V}_{\text {IN }}=-2.0 \mathrm{~V}, \mathrm{~V}_{17}=\mathrm{V}_{18}=0 \mathrm{~V}\) & \(-2.0\) & \(\mu \mathrm{A}\) \\
\hline
\end{tabular}

\section*{OUTPUT DRIVERS}
\begin{tabular}{|l|c|l|r|c|}
\hline \multirow{2}{*}{ Output Saturation Voltage } & 5,10 & \(I_{\text {SINK }}=5.0 \mathrm{~mA}\) & - & 0.5 \\
\cline { 2 - 6 } & 8 & \(I_{\text {SINK }}=10 \mathrm{~mA}\) & - & 0.5 \\
\cline { 2 - 6 } & \(5,8,10\) & \(I_{\text {SOURCE }}=500 \mu \mathrm{~A}\) & V \\
\hline Output Leakage Current & \(5,8,10\) & \(V_{\text {OUT }}=35 \mathrm{~V}\) & - & 50 \\
\hline Line Fault Delay Current Source & 4 & \(V_{4}=2.0 \mathrm{~V}\) & \(\mu \mathrm{~A}\) \\
\hline Line Fault Delay Current Sink & 4 & \(V_{4}=2.0 \mathrm{~V}\) & 160 & 350 \\
\hline Over-Voltage Delay Current Source & 7 & \(V_{7}=2.0 \mathrm{~V}\) & 16 A \\
\hline Under-Voltage Delay Current Source & 9 & \(V_{9}=2.0 \mathrm{~V}\) & 3.2 & 7.0 \\
\hline
\end{tabular}
*All inputs connected to 2.75 V except input being tested.

\section*{APPLICATIONS}

The basic voltage monitors are based on a 2.5 V precision bandgap reference. External resistive dividers are used to present a nominal 2.5 V level to each under-voltage comparator at the minimum allowable under-voltage condition. The over-voltage reference is set up by another resistive divider at pin 15 determined by the tightest overvoltage tolerance requirement.
BASIC FORMULAS:
(1) An under-voltage fault is detected, (pin 10 goes low), when the positive input voltage being monitored is less than:
\[
\mathrm{V}_{\mathrm{MON}(\mathrm{LO})}=2.5\left(\mathrm{R}_{1}+\mathrm{R}_{2}\right) / \mathrm{R}_{2}
\]
(2) The internal over-voltage threshold is defined as:
\[
\mathrm{V}_{\mathrm{OVT}}=2.5\left[1+\frac{\mathrm{R}_{\mathrm{A}}}{4\left(\mathrm{R}_{\mathrm{A}}+\mathrm{R}_{\mathrm{B}}\right)}\right]
\]
where \(\mathrm{R}_{\mathrm{A}} / / \mathrm{R}_{\mathrm{B}} \ll 100 \mathrm{k} \Omega\).
(3) An over-voltage fault is detected when the positive input voltage being monitored exceeds:
\[
\mathrm{V}_{\mathrm{MON}(\mathrm{HI})}=\mathrm{V}_{\mathrm{OVT}}\left(\mathrm{R}_{1}+\mathrm{R}_{2}\right) / \mathrm{R}_{2}
\]
(4) Individual over-voltage thresholds can be increased by the addition of \(\mathrm{R}_{\mathrm{X}}\) with
\[
R_{X}=R_{1}\left[\frac{V_{\mathrm{OVT}}-2.5}{\mathrm{~V}_{\mathrm{MON(HI})}-\mathrm{V}_{\mathrm{OVT}}\left(\frac{\mathrm{R}_{1}+\mathrm{R}_{2}}{\mathrm{R}_{2}}\right)}\right]
\]
(5) To monitor negative supplies at SENSE 3 or SENSE 4, pin 17 or 18 , respectively, is connected to ground. In this condition, an under-voltage fault indication will occur when the negative supply being monitored falls below:
\[
\mathrm{V}_{\mathrm{MON}(\mathrm{LO})}=2.5 \mathrm{R}_{3} / \mathrm{R}_{4}
\]

Note that for monitor purposes, under-voltage means the negative supply is actually going net positive, or toward ground.
(6) For negative supplies, an over-voltage fault indication will occur when:
\[
\mathrm{V}_{\mathrm{MON}(\mathrm{HI})}=\mathrm{V}_{\mathrm{OVT}} \mathrm{R}_{3} / \mathrm{R}_{4}
\]
(7) Fault delay capacitor values are determined by:
\[
\begin{aligned}
\mathrm{C}_{4} \text { or } \mathrm{C}_{7} & =\frac{200 \times 10^{-6} \times \mathrm{t}}{2.5} \\
\mathrm{C}_{9} & =\frac{55 \times 10^{-6} \times \mathrm{t}}{2.5}
\end{aligned}
\]
where \(t\) is the output delay in seconds.

\section*{LINE SENSE AND POSITIVE SUPPLY MONITORING}
(SENSE 1, 2, 3, and 4)


\section*{UNUSED INPUTS}

Unused positive sense channel inputs (pins 3, 11-14) must not be left unconnected. They cannot be tied high (overvoltage fault indication), tied low (under-voltage fault indication), or tied to the internal reference (susceptible to noise and voltage offsets). Unused sense channel inputs should be connected to any operating sense channel input. For example, if channels 1,2 , and 4 are being used, the unused channel 3 sense input (pin 13) should be connected to the sense 2 or sense 4 input.

Unused negative sense channel inputs (pins 16 and 19) can be left open-circuited provided the associated ENABLE inputs (pins 17 and 18) are tied high and the associated positive sense channel inputs (pins 13 and 14) are utilized to monitor positive supplies or are connected as described above.

\section*{NEGATIVE SENSE MONITORING SENSE 3 and 4 Only}


Dwg. No. W-187
the over-voltage threshold to be set via the resistor ratio at pin 15 . From (2), \(R_{A} /\left(R_{A}+R_{B}\right)\) is calculated to be 0.4096. It is good practice to keep the equivalent external impedances as low as possible, in order to minimize bias current and offset errors. For the purpose of this example, all resistor dividers will be taken to have an equivalent impedance of 1000 ohms. This being the case, the final values are: \(\mathrm{R}_{\mathrm{A}}=1.7 \mathrm{k} \Omega\) and \(\mathrm{R}_{\mathrm{B}}=2.44 \mathrm{k} \Omega\).

In order to provide accurate over-voltage sensing for the \(V_{1}, V_{2}\), and \(V_{4}\) supplies, resistors are connected from the respective input sense nodes and returned to the 2.5 V reference. Calculation is made by first picking values for the input dividers and then calculating the required value of \(R_{x}\) from (4). Again, assuming \(1 \mathrm{k} \Omega\) equivalent divider impedances and making the calculations, a summary of results is given below.
\begin{tabular}{cccccc}
\hline MONITOREDSUPPLY & \(V_{\text {MON(HI) }}\) & \(V_{\text {MON(L) }}\) & \(\mathrm{R}_{1}\) & \(\mathrm{R}_{2}\) & \(\mathrm{R}_{x}\) \\
\hline\(+5 \mathrm{~V}(+10 \%,-5 \%)\) & 5.5 V & 4.75 V & \(1.90 \mathrm{k} \Omega\) & \(2.11 \mathrm{k} \Omega\) & \(2.0 \mathrm{k} \Omega\) \\
\(+12 \mathrm{~V}( \pm 10 \%)\) & 13.2 V & 10.8 V & \(4.32 \mathrm{k} \Omega\) & \(1.30 \mathrm{k} \Omega\) & \(900 \Omega\) \\
\(+15 \mathrm{~V}( \pm 5 \%)\) & 15.75 V & 14.25 V & \(5.70 \mathrm{k} \Omega\) & \(1.21 \mathrm{k} \Omega\) & \(\infty\) \\
\(+24 \mathrm{~V}( \pm 10 \%)\) & 26.4 V & 21.6 V & \(8.64 \mathrm{k} \Omega\) & \(1.13 \mathrm{k} \Omega\) & \(900 \Omega\) \\
\hline
\end{tabular}

\footnotetext{
1. Note that the number 0.1754 is rounded off. Due to required accuracies in the external dividers, round off numbers only after final resistor values are calculated. For the same reason, use stable high-accuracy metal film resistors. Many applications may benefit from combining the ULN-8131A and functionally trimmed Sprague resistor-capacitor networks.
}

\section*{ULN-8163A AND ULN-8163R SWITCHED-MODE POWER SUPPLY CONTROL CIRCUITS}

\section*{FEATURES}
- Supply Range of 4.5 V to 14 V ; Internal Shunt Regulator for Higher-Voltage Source Operation
- Low Standby Current
- 300 kHz Sawtooth Generator
- Improved Feed-forward Control (4:1 Range)
- Precision Current-Limit Threshold
- Precision (1\%) Bandgap Voltage Reference
- Improved Stability Over Temperature
- Direct Pulse-Width Modulator Access
- External TTL-Compatible Synchronization
- Precision Over-Voltage Threshold
- TL-Compatible Shutdown

The ULN-8163A and ULN-8163R are switchedmode power supply control circuits featuring low-voltage operation, precision reference, and protective features. Both have a temperaturecompensated bandgap reference, an internal error amplifier, wide-range feedforward capability, a high-frequency 300 kHz sawtooth waveform generator, a pulse-width modulator, a variety of protection circuitry, and a 200 mA output driver.

Low-voltage operation and low quiescent current drain make them suitable for automotive and other general SMPS applications such as dc-to-dc converters operating directly from 5 V or 12 V supplies and off-line primary-side control.

The ULN-8163A is supplied in a 16 -pin dual inline package with a copper lead frame for enhanced power dissipation ratings for operation over a temperature range of \(-20^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\). The ULN8163 R is furnished in a 16-pin hermetically sealed glass/ceramic package which will withstand severe environmental contamination.


Dwg. No. A-14,251

\section*{absolute maximum ratings}
\[
\text { at } T_{A}=+25^{\circ} \mathrm{C}
\]
Supply Voltage, \(\mathrm{V}_{\mathrm{S}}\) ..... (See Note)
Supply Current, \(I_{\text {REG }}\) ..... 30 mA
Output Current, \(I_{C}\) (peak) ..... 200 mA
(continuous) ..... 100 mA
Reference Output Current, \(\mathrm{I}_{\text {REF }}\) ..... 10 mA
Logic Input Voltage, \(V_{9}, V_{10}\) ..... 8.0 V
Package Power Dissipation, \(P_{D}\) (ULN-8163A) ..... 2.1 W*
(ULN-8163R) ..... 1.7 W*
Operating Temperature Range, \(T_{A}\) ..... \(+85^{\circ} \mathrm{C}\)
Storage Temperature Range, \(T_{S}\) \(-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\)
*Derate linearity to 0 W at \(\mathrm{T}_{\mathrm{A}}=+150^{\circ} \mathrm{C}\)

NOTE: Maximum allowable supply voltage is dependent on value of external current limiting resistor: 14 V at \(0 \Omega\).


ELECTRICAL CHARACTERISTICS at \(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{o}}=40 \mathrm{kHz}\) (unless otherwise specified).
\begin{tabular}{|l|c|c|ccc|c|}
\hline \multirow{3}{*}{ Characteristic } & & & \multicolumn{4}{|c|}{ Limits } \\
\cline { 4 - 7 } & Test Pin & \multicolumn{2}{|c|}{ Test Conditions } & Min. & Typ. & Max. \\
\hline Supply Clamp Voltage & 11 & \(\mathrm{I}_{\mathrm{s}}=10 \mathrm{~mA}\) & 14 & - & 18 & V \\
\hline & 11 & \(\mathrm{I}_{\mathrm{s}}=30 \mathrm{~mA}\) & 15 & - & 19 & V \\
\hline Supply Current & 11 & \(\mathrm{~V}_{12}=\mathrm{V}_{13}=0\) & 2.0 & 5.5 & 7.0 & mA \\
\hline
\end{tabular}

\section*{REFERENCE SECTION}
\begin{tabular}{|l|c|l|ccc|c|}
\hline Internal Reference, \(\mathrm{V}_{\text {ReF }}\) & 4 & \(\mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) & 2.97 & 3.00 & 3.03 & V \\
\hline & 4 & Over Operating Temp. Range \(\dagger\) & 2.94 & - & 3.06 & V \\
\hline Temperature Coefficient of \(\mathrm{V}_{\text {REF }}\) & 4 & & - & \(\pm 100\) & - & \(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\) \\
\hline Line Regulation & 4 & \(6 \mathrm{~V}<\mathrm{V}_{\mathrm{S}}<12 \mathrm{~V}\) & - & 1.0 & 3.0 & \(\mathrm{mV} / \mathrm{N}\) \\
\hline Load Regulation & 4 & \(0<\mathrm{I}_{\mathrm{REF}}<5 \mathrm{~mA}\) & - & 3.0 & 10 & mV \\
\hline
\end{tabular}

Note: Negative current is defined as coming out of (sourcing) the specified device pin.
\(\dagger\) These parameters, although guaranteed over the operating temperature range, are tested at \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) only.
*These parameters are tested to a lot sample plan only.
\({ }^{\circ}\) Any output other than zero is not allowed.

ELECTRICAL CHARACTERISTICS at \(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{o}}=40 \mathrm{kHz}\) (unless otherwise specified).
\begin{tabular}{|l|c|c|c|c|c|}
\hline & & \multicolumn{2}{|c|}{ Limits } \\
\cline { 4 - 6 } Characteristic & Test Pin & Test Conditions & Min. Typ. Max. & Units \\
\hline
\end{tabular}
OSCILLATOR SECTION
\begin{tabular}{|l|c|l|c|c|c|c|}
\hline Min. Oscillator Frequency* & 15,16 & \(R_{\mathrm{T}}=5 \mathrm{M} \Omega, \mathrm{C}_{\mathrm{T}}=15000 \mathrm{pF}\) & - & - & 50 & Hz \\
\hline Max. Oscillator Frequency & 15,16 & \(R_{\mathrm{T}}=2.3 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{T}}=500 \mathrm{pF}\) & 200 & 300 & - & kHz \\
\hline Initial Oscillator Accuracy & 15,16 & \(\mathrm{R}_{\mathrm{T}}=5 \mathrm{k} \Omega\) & - & \(\pm 2.0\) & - & \(\%\) \\
\hline Voltage Stability & 15,16 & \(5 \mathrm{~V}<\mathrm{V}_{\mathrm{S}}<12 \mathrm{~V}\) & - & 0.2 & 0.5 & \(\mathrm{kHz} / \mathrm{V}\) \\
\hline Temperature Stability & & & - & 30 & 100 & \(\mathrm{ppm} /{ }^{\circ} \mathrm{C}\) \\
\hline
\end{tabular}

\section*{MODULATOR/COMPARATOR SECTION}
\begin{tabular}{|l|c|l|cc|c|}
\hline Modulator Input Current & 1 & \(V_{1}=1.0 \mathrm{~V}\) & - & -1.0 & -3.0 \\
\hline Maximum Duty Cycle & 12 & \(V_{6}<3.0 \mathrm{~V}\) & - & 99 & \(\%\) \\
\hline Minimum Duty Cycle & 12 & \(V_{6}>0.9 \mathrm{~V}\) & - & 0 & \(\%\) \\
\hline Duty Cycle Accuracy & 12 & \(V_{6}=2.0 \mathrm{~V}\) & 44 & 47 & 50 \\
\hline Propagation Delay & \(6-12\) & & - & 200 & - \\
\hline Input Current, Duty Cycle Control & 6 & & - & -1.0 & -3.0 \\
\hline
\end{tabular}

\section*{PROTECTIVE FUNCTIONS}
\begin{tabular}{|l|c|c|ccc|c|}
\hline Under-Voltage Lockout & \(11-12\) & & 3.80 & 4.0 & 4.25 & V \\
\hline Start Threshold & \(11-12\) & & 4.25 & 4.5 & 4.75 & V \\
\hline Over-Voltage Threshold & \(8-12\) & & 570 & 600 & 630 & mV \\
\hline Over-Voltage Delay & \(8-12\) & & - & 200 & 500 & ns \\
\hline Over-Voltage Input Current & 8 & & - & 2.0 & 5.0 & \(\mathrm{\mu A}\) \\
\hline
\end{tabular}

EXTERNAL SYNCHRONIZATION
\begin{tabular}{|l|c|l|cc|c|}
\hline Sync Input OFF Voltage & 9 & & 0 & - & 0.8 \\
\hline Sync Input ON Voltage & 9 & & 2.0 & - & - \\
\hline \multirow{2}{*}{ Sync Input Current } & 9 & \(V_{9}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) & - & -85 & -125 \\
\hline & 9 & \(\mathrm{~V}_{9}=0 \mathrm{~V}\), Over Operating Temp. Range \(\dagger\) & - & - & -125 \\
\hline
\end{tabular}

\section*{REMOTE}
\begin{tabular}{|l|c|l|cc|c|}
\hline Remote OFF Voltage & 10 & & 0 & - & 0.8 \\
\hline Remote ON Voltage & 10 & & V \\
\hline Remote Input Current & 10 & \(\mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) & - & - & V \\
\hline & 10 & Over Operating Temp. Range \(\dagger\) & -85 & -125 & \(\mu \mathrm{~A}\) \\
\hline
\end{tabular}

CURRENT LIMITING
\begin{tabular}{|l|c|l|ccc|c|}
\hline Input Current & 7 & \(V_{7}<450 \mathrm{mV}\) & - & -5.0 & -20 & \(\mu \mathrm{~A}\) \\
\hline Inhibit Delay* & 7 & One Pulse, \(20 \%\) Overdrive at \(\mathrm{I}_{\mathrm{c}}=40 \mathrm{~mA}\) & - & 400 & 600 & ns \\
\hline Trip Levels & 7 & Shutdown/Slow Start & 570 & 600 & 630 & mV \\
\hline & 7 & Current Limit & 455 & 480 & 505 & mV \\
\hline Shutdown/Current Limit Ratio & - & & 1.15 & 1.25 & 1.40 & - \\
\hline
\end{tabular}

\section*{ERROR AMPLIFIER}
\begin{tabular}{|l|c|l|ccc|c|}
\hline Error-Amplifier Gain & \(3-2\) & Open Loop & 60 & 66 & - & dB \\
\hline Error-Amplifier Feedback Resistance & 2 & & 10 & - & - & \(\mathrm{k} \Omega\) \\
\hline Small-Signal Bandwidth & \(3-2\) & & 700 & - & - & kHz \\
\hline Input Offset Voltage & 3 & & -10 & - & 10 & mV \\
\hline Input Current & 3 & & - & 0.1 & 1.0 & \(\mathrm{\mu A}\) \\
\hline Power Supply Rejection & & & 60 & 70 & - & dB \\
\hline
\end{tabular}

\section*{OUTPUT STAGE}
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{Output-Saturation Voltage} & \multirow[t]{2}{*}{13} & \(\mathrm{V}_{\text {CESAP }}\) at \(\mathrm{I}_{\mathrm{c}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{E}}=0\) & - & - & 750 & mV \\
\hline & & \(V_{\text {CESSAT }}\) at \(\mathrm{I}_{\mathrm{c}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{E}}=0\) & - & - & 1.0 & V \\
\hline Output Voltage & 12 & & - & - & 30 & V \\
\hline Output Source Compliance & 11 & \(5 \mathrm{~V}<\mathrm{V}_{\text {S }}<14 \mathrm{~V}\) & \(\mathrm{V}_{\mathrm{s}}-3\) & - & - & V \\
\hline
\end{tabular}

Note: Negative current is defined as coming out of (sourcing) the specified device pin.
\(\dagger\) These parameters, although guaranteed over the operating temperature range, are tested at \(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\) only.
*These parameters are tested to a lot sample plan only.
-Any output other than zero is not allowed.

\section*{TYPICAL CHARACTERISTICS}

ERROR AMPLIFIER VOLTAGE GAIN AND PHASE SHIFT AS FUNCTIONS OF FREQUENCY


Dwg. No. A-14,254

REFERENCE VOLTAGE AS A FUNCTION OF SUPPLY VOLTAGE AND TEMPERATURE


Dwg. No. A-14,256

FREQUENCY
AS A FUNCTION OF R \(\mathrm{R}_{\mathrm{T}}\)


MAXIMUM DUTY CYCLE AS A FUNCTION OF FEED FORWARD VOLTAGE


Dwg. No. A-14,257

\section*{TYPICAL APPLICATION}

The boost converter shown in Figure 1 is an example of a step-up type dc-to-dc converter that might be used in an automotive application. The ULN-8163A is used due to its wide supply operating range, over-voltage protection, and current-limiting circuits. The application shown will produce an output of 30 V from an input source which varies from 8 V to 24 V (typical of automotive requirements). By changing the feedback, the output switch, and the storage inductor, a wide range of output voltages and power levels can be produced.

The IC supply requirements allow powering the controller through a \(470 \Omega\) current-limiting resistor. A \(0.1 \mu \mathrm{~F}\) capacitor provides adequate supply bypassing. Over the normal operating range of 8 V to 16 V , the ULN8163A is voltage driven. The low quiescent current of the circuit, coupled with the low dc current required to drive the power FET switch, results in an IR drop of typically 2 V in the supply resistor, which means that the circuit will remain active at input supply levels as low as 6.5 V . The output regulation may be compromised at these low voltages, depending on the load requirements. At supply voltages above approximately 16 V , the controller will operate in the current-driven mode. The usual maximum supply voltage of 18 V results in a power dissipation requirement of only 10 mW in the supply resistor. With a 24 V supply, the supply resistor dissipation rises to 136 mW , worst case, suggesting the 250 mW resistor. The internal Zenor diode, plus external RC network, provides the additional benefit of excellent protection against over-voltage transients.

The output voltage is set by the feedback resistor divider \(\mathrm{R}_{1}, \mathrm{R}_{2}\). Error amplifier compensation is provided by the RC network connected between pins 2 and 3.

Continued next page


7-37

The supply operates at a frequency of 100 kHz , set by the timing components at pins 15 and 16 . The maximum available duty cycle is set up by the resistor ratio \(\mathrm{R}_{3}: \mathrm{R}_{4}\). The setting is determined by the output voltage and required minimum supply input and in this application is set at 75 percent by a 5:1 resistor divider producing 2.5 V at pin 6 .

The over-voltage function provides protection to the power switch during over-voltage transients. This is accomplished by setting the \(\mathrm{R}_{5}, \mathrm{R}_{6}\) divider so that, at some supply voltage, a pin 8 voltage of 600 mV disables the circuit. In this example, the over-voltage trip threshold is at a supply voltage of 18 V . Adjustment of the divider ratio allows the threshold to be adjusted as required.

The output switch is a G.I. PA75N85L n-channel power FET. Alternatively, an IR520 or MTP10N10 can be substituted. The power FET switch results in very low current drive requirements, which significantly eases the supply requirements on the control circuitry. The gate turn-on is done directly by the sourcing output of the ULN-8163A through the diode. The 2N3638A PNP provides a very simple, low-cost, and effective means of providing rapid ( \(<50 \mathrm{~ns}\) ) turn-OFF. The value of the storage inductor is determined by the output power requirement and frequency of operation.

For increased output current requirements, a Darlington bipolar power switch can be implemented by using the output drive circuit of Figure 2. In this case, the output collector requires a separate supply return from pin 13 to the input supply.

Additionally, the output connection for a voltage buck converter is shown in Figure 3. With the same 8 V to 24 V supply, the buck converter can be used to provide a high-efficiency 2.5 V to 5 V supply. Considerable literature exists that analyzes both the buck and boost converters.

FIGURE 2 HIGH-CURRENT BOOST CONVERTER


\section*{AN ELECTRONIC LAMP MONITOR}

\section*{REQUIREMENTS}

There are several requirements for a lamp monitoring system. The system should be able to monitor all types of exterior lamps on the automobile; the number of lamps must not be critical to the design. The system must be easy to assemble; it should be simple in design so that it can be repaired in the field with minimal training of personnel; it must be reliable and must be able to withstand the electrical and environmental conditions to which the vehicle is subjected. There should be minimal change from one car line to another, and from one model year to another. Most importantly, the unit cost should be reasonable.

\section*{LAMP MONITORING METHODS}

Several methods of detecting lamp failure have been examined by the automotive industry. In one, reed relays mounted close to the wiring harness are closed by the electromagnetic force produced by the lamp current. If a lamp fails, the relay opens, resulting in an indication on the dashboard. The system has inherent problems, including a lack of uniformity of the relays, tight tolerances on the proximity of the relays to the wiring assemblies, and the effects of vibration in the automobile.

Another method of monitoring lamps involves the use of phototransistors (Figure 1). These lightsensitive solid-state devices detect the presence of light at each monitored lamp. The signals from each


Figure 1 PHOTOTRANSISTOR SYSTEM
lamp are brought to a common switch, which controls the operation of an indicator on the dash. This monitoring system is unattractive to the user because of cost, difficulty in placement of the sensing devices, inability to detect a single failure in a dual filament lamp, and the need for calibration of devices for various types of lamps.

One of the more frequently used systems employs fiber optics (Figure 2). The fiber-optic system uses a plastic or glass fiber that transmits light and gives a positive-function indication for each of the lamps monitored. However, this system is used only in applications requiring the monitoring of a small number of lamps, since the cost of materials and of routing fiber optics is prohibitively expensive.


Figure 2 FIBER-OPTIC SYSTEM

\section*{SOLUTION}

The Sprague Type ULN-2435A electronic lamp monitor overcomes technical problems discussed above while taking advantage of the low cost of integrated circuits. This integrated circuit monitors all types of exterior lamps and provides five outputs capable of driving light-emitting diodes that indicate the location of automotive lamp failure.


Dwg. No. A-11,473
Figure 3
BRIDGE MONITORING SYSTEM

The principle of operation is that of a simple bridge circuit (Figure 3) in which the top two legs of the bridge are the wiring-assembly resistance or discrete resistors. The bottom legs of the bridge circuit are the monitored lamps. Four differential amplifiers sense the voltage drops in the wiring assemblies (approximately 20 mV ) for each of the various lamp circuits. When the system detects a difference in voltage due to an open filament, the appropriate output driver is turned ON.

A sixth output driver gives an indication if any of the monitored lamps fail. This output can be used to drive an audible signaling device or a centrallylocated warning lamp.

\section*{CIRCUIT DESCRIPTION}

A simplified detector is shown in Figure 4. Q1 and Q2 form a differential amplifier. The amplified differential signal is applied at Point A-B to threshold


Figure 4 SIMPLIFIED DETECTOR
detectors Q3 and Q4, which drive the LED driver transistors. D1 and D2 perform the dual function of level-shifting the input signal and establishing required bias currents for Q1 and Q2. Since the supply current is derived from the lamp lines, standby current is reduced to zero when the lamps are turned off.

The use of PNPs in the detectors reduces the system's susceptibility to high-frequency noise. Figure 5 shows a comparison of frequency response for a monolithic NPN transistor and a monolithic PNP transistor.


Dwg. No. A-11,475
Figure 5
FREQUENCY RESPONSE

A block diagram of a typical application of Type ULN-2435A is depicted in Figure 6. In this application, eight lamps and three fuses are monitored. The stop-lamp fuse (A) is monitored by the circuitry at Pin 4. If the fuse blows, the LEDs connected to pins 10 and 13 turn ON. By using separate fuses for the park lamps and tail/marker-lamp circuits, detectors 1 and 2 can double as fuse monitors. If, for example, fuse B blows, detectors 1 and 2 turn on the LEDs connected to pins 1 and 16 . An additional input, pin 6 , is used to test the LEDs and the master indicator during cranking.

The simplistic design of this system enables easy installation in an automobile. No external components are required, other than the LED indicators and the voltage-dropping resistors, to complete the system. The integrated circuit may be mounted on a printed wiring board. Depending on lamp current, the copper runs of a printed wiring board might be
used as the top legs of the bridge circuit. A failure within the integrated circuit will not affect lamp operation or other automotive functions.

\section*{TRANSIENT PROTECTION}

In laying out the integrated circuit, careful consideration was given to providing on-chip voltagetransient protection. The LED driver transistors, for example, were designed to withstand an 80 -volt load-dump transient. The detector inputs are also designed to withstand 80 volts. In addition, the inputs to the detectors are essentially grounded through the low-resistance lamps being monitored, which further protects the integrated circuit from transients. Reverse-battery protection is included on the chip. In the event of a battery reversal, the PNPs provide inherent protection, while the dielectrically-isolated resistors provide additional safeguards.


Figure 6
TYPICAL APPLICATION

\section*{MEDIUM-CURRENT INTERFACE DRIVERS}

3

\section*{HIGH-CURRENT INTERFACE DRIVERS}

\section*{BIMOS SMART POWER INTERFACE DRIVERS}

\section*{MIITARY DEVICES}

\section*{SECTION 8-PACKAGE INFORMATION}
Package Thermal Characteristics ..... 8-2
Surface-Mount Integrated Circuits ..... 8-3
Operating and Handling Practices for MOS Integrated Circuits ..... 8-6
Mounting Power Tab Devices ..... 8-6
Thermal Design for Plastic Integrated Circuits ..... 8-7
Computing Integrated Circuit Temperature Rise ..... 8-13
Thermal Resistance—A Reliability Consideration ..... 8-17
Package Drawings:
Suffix 'A' Plastic Dual In-Line ..... 8-26
Suffix ‘B' Plastic Dual In-Line with Heat Sink Semi-Tabs ..... 8-26
Suffix 'C', 'CT', or 'CW' Unpackaged Chip or Wafer
8-28
Suffix 'EK' Square Hermetic Leadless Chip Carrier (LCC)
8-28
Suffix 'EL' Rectangular Hermetic Leadless Chip Carrier (LCC)
8-30
Suffix 'EP' Square Plastic Leaded Chip Carrier (PLCC)
8-32
Suffix 'H' Glass/Metal Hermetic Side-Brazed Dual In-Line
8-34
Suffix 'L' Plastic Small Outline (SOIC)
8-34
Suffix 'LB' LW Package with Heat-Sink Semi-Tabs
8-34
Suffix 'LW' Wide-Body Plastic Small Outline (SOIC)
8-26
Suffix 'M' Plastic Mini 8-Lead Dual In-Line
8-36
Suffix 'R' Glass/Ceramic Hermetic Dual In-Line
8-38
Suffix 'W' Plastic 12-Pin Single In-Line Power Tab
8-40
Suffix 'Z' Plastic 5-Lead T0-220 Single In-Line Power Tab
8-40
Suffix 'ZH' Z Package with Formed Leads for Horizontal Mount
8-40
Suffix 'ZV' Z Package with Formed Leads for Vertical Mount

Package Thermal Characteristics
\begin{tabular}{|c|c|c|c|c|}
\hline Package Designator & Package Type & Lead Material & \[
\begin{aligned}
& \mathrm{R} \Theta_{\mathrm{IA}} \dagger \\
& \left({ }^{\circ} \mathrm{C} / \mathrm{W}\right) \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& R \Theta_{\mathrm{IC}} \dagger \\
& \left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)
\end{aligned}
\] \\
\hline A & 14-Pin Plastic DIP & Copper & 60 & 38 \\
\hline A & 16-Pin Plastic DIP & Copper & 60 & 38 \\
\hline A & 18-Pin Plastic DIP & Copper & 55 & 25 \\
\hline A & 20-Pin Plastic DIP & Copper & 55 & 25 \\
\hline A & 22-Pin Plastic DIP & Copper & 50 & 21 \\
\hline A & 28-Pin Plastic DIP & Copper & 40 & 16 \\
\hline A & 40-Pin Plastic DIP & Copper & 36 & - \\
\hline B & 8-Pin Semi-Tab Plastic DIP & Copper & 75 & 13* \\
\hline B & 14-Pin Semi-Tab Plastic DIP & Copper & 45 & 13* \\
\hline B & 16-Pin Semi-Tab Plastic DIP & Copper & 45 & 13* \\
\hline B & 22-Pin Semi-Tab Plastic DIP & Copper & 40 & 13* \\
\hline EK & 20-Contact Sq. Hermetic LCC & N.A. & 110 & 14-19 \\
\hline EK & 28-Contact Sq. Hermetic LCC & N.A. & 100 & 10-19 \\
\hline EK & 44-Contact Sq. Hermetic LCC & N.A. & - & 7.5-19 \\
\hline EL & 18-Contact Rect. Hermetic LCC & N.A. & - & - \\
\hline EP & 20-Lead Square Plastic LCC & Copper & 75 & 28 \\
\hline EP & 28-Lead Square Plastic LCC & Copper & 65 & 16 \\
\hline EP & 44-Lead Square Plastic LCC & Copper & 50 & 15 \\
\hline H & 8-Pin Hermetic DIP & Kovar & 120 & 40 \\
\hline H & 14-Pin Hermetic DIP & Kovar & 90 & 20 \\
\hline H & 16-Pin Hermetic DIP & Kovar & 90 & 20 \\
\hline H & 18-Pin Hermetic DIP & Kovar & 75 & 20 \\
\hline H & 22-Pin Hermetic DIP & Kovar & 65 & 20 \\
\hline L & 8-Lead SOIC & Copper & 165 & 45 \\
\hline L & 14-Lead SOIC & Copper & 118 & 29 \\
\hline L & 16-Lead SOIC & Copper & 110 & 27 \\
\hline LB & 20-Lead Semi-Tab SOIC & Copper & 46 & 7.9* \\
\hline LW & 16-Lead SOIC & Copper & 97 & - \\
\hline LW & 18-Lead SOIC & Copper & 97 & - \\
\hline LW & 20-Lead SOIC & Copper & 87 & 17 \\
\hline M & 8-Pin Mini DIP & Copper & 80 & 55 \\
\hline R & 14-Pin CerDIP & Kovar & 75 & - \\
\hline R & 16-Pin CerDIP & Kovar & 75 & - \\
\hline R & 18-Pin CerDIP & Kovar & 65 & - \\
\hline W & 12-Lead Power Tab SIP & Copper & 24 & 3.0* \\
\hline Z & 5-Lea I Power Tab SIP & Copper & 40 & 4.5* \\
\hline
\end{tabular}

The data given is intended as a general reference only and is based on certain simplifications such as constant chip size and standard bonding methods. Where differences exist, the detail specificatior takes precedence.
\(\dagger \mathrm{G} \Theta_{\mathrm{IA}}=1 / \mathrm{R} \Theta_{\mathrm{JA}}\) and \(\mathrm{G}_{\mathrm{Jc}}=1 / \mathrm{R} \Theta_{\mathrm{fc}}\)
\({ }^{*} \boldsymbol{R O}_{\|}\)

\section*{Interface and Linear ICs}

\section*{For Surface-Mount Applications}

The Sprague Semiconductor Group offers many of its peripheral power interface and linear integrated circuits in small-outline packages and leaded or leadless chip carriers for use in high-density sur-face-mount applications. Popular products presently available include industry-standard Series ULN-2000, ULN-2060/70, ULN-2800, UDN-2980,
and Series UCN-5800 peripheral power drivers for printers, displays, motors, solenoids, relays, and other power interface; Series UDS-5790 PIN-diode drivers; and custom telecommunications circuits. Additional devices will become available as needs are developed.

SURFACE-MOUNT PACKAGE AVAILABILITY
\begin{tabular}{ccccc}
\hline Leads & \begin{tabular}{c} 
Package \\
Style
\end{tabular} & \begin{tabular}{c} 
Industry \\
Pkg. Outline
\end{tabular} & \begin{tabular}{c} 
Tape \& Reel \\
Width \(\times\) Pitch \((\mathrm{mm})\)
\end{tabular} & \begin{tabular}{c} 
Sprague \\
P/N Suffix
\end{tabular} \\
\hline 8 & SO-8 & MS-012AA & \(12 \times 8\) & L \\
14 & SO-14 & MS-012AB & \(16 \times 8\) & L \\
16 & SO-16 & MS-012AC & \(16 \times 8\) & L \\
& SOL-16 & MS-013AA & \(16 \times 12\) & LW \\
18 & SOL-18 & MS-013AB & - & LW \\
& M38510/C-9 & \(24 \times 12\) & EL \\
20 & LCC-18 & MS-013AC & \(24 \times 12\) & LW \\
& SOL-20 & MS-013AC & \(24 \times 12\) & LB \\
& SOL-20B & M38510/C-3 & \(16 \times 12\) & EK \\
& LCC-20 & M0-047AA & \(16 \times 12\) & EP \\
28 & PLCC-20 & M38510/C-4 & \(24 \times 16\) & EK \\
& LCC-28 & MS-007AA & \(24 \times 16\) & EP \\
44 & MLCC-28 & M38510/C-5 & \(32 \times 44\) & EK \\
& LCC-44 & MS-007AB & \(32 \times 44\) & EP \\
\hline
\end{tabular}

LCC \(=\) Hermetic Leadless Chip Carrier.
PLCC \(=\) Plastic Leaded Chip Carrier.
SO \(=\) Small Outline IC, \(0.15^{\prime \prime}\) Gull-Wing.
SOL = Small Outline IC, \(0.30^{\prime \prime}\) Gull-Wing.

The SOL-20B package is a miniature "bat wing" package ( 12 active connections plus eight tab/ ground connections) for use in surface-mount, high package-power dissipation requirements. Similar designs are being addressed for use with plastic leaded-chip carriers to provide multi-pin packages with minimized board space requirements and with
junction-to-tab thermal resistances of less than \(5^{\circ} \mathrm{C} / \mathrm{W}\). The unique Sprague PLCC power package construction will be compatible with other PLCC products and will allow the easy attachment of exțernal heat sinks for highest package power dissipation. Except for the SOL-18 package, all devices can be supplied in tape and reel to EIA 481A.

\section*{SURFACE-MOUNT PACKAGING FOR ICs}
\begin{tabular}{|c|c|c|}
\hline Part Number & Package & Description \\
\hline ULN-2001 through 2005L & S0-16 & 7 Darlingtons, \(50 \mathrm{~V} / 350 \mathrm{~mA}\) \\
\hline ULN-2021L through 2025L & SO-16 & 7 Darlingtons, \(95 \mathrm{~V} / 350 \mathrm{~mA}\) \\
\hline ULS-2001EK through 2005EK & LCC-20 & 7 Darlingtons, \(50 \mathrm{~V} / 350 \mathrm{~mA}\) \\
\hline ULN-2046L & S0-14 & 5 NPN Transistors \\
\hline ULN-2061L & S0-8 & 2 Darlingtons, \(50 \mathrm{~V} / 1.25 \mathrm{~A}\) \\
\hline ULN-2064/68/74LB & SOL-20B & 4 Darlingtons, \(50 . \mathrm{V} / 1.25 \mathrm{~A}\) \\
\hline ULN-2081L & SO-16 & 7 NPN Transistors, Common Emitter \\
\hline ULN-2082L & S0-16 & 7 NPN Transistors, Common Emitter \\
\hline ULN-2083L & S0-16 & 5 Independent NPN Transistors \\
\hline ULN-2086L & SO-14 & 5 NPN Transistors \\
\hline ULN-2204LW & S0L-16 & AM/FM Radio System \\
\hline UDN-2580EP & PLCC-20 & 8 Darlingtons, 50 V */-350 mA \\
\hline UDN-2580LW & SOL-18 & 8 Darlingtons, 50 V / \(/-350 \mathrm{~mA}\) \\
\hline UDN-2585EP & PLCC-20 & 8 Drivers, \(25 \mathrm{~V} /-120 \mathrm{~mA}\) \\
\hline UDN-2585LW & SOL-18 & 8 Drivers, \(25 \mathrm{~V} /-120 \mathrm{~mA}\) \\
\hline UDN-2595EP & PLCC-20 & 8 Drivers, \(20 \mathrm{~V} / 100 \mathrm{~mA}\) \\
\hline UDN-2595LW & SOL-18 & 8 Drivers, \(20 \mathrm{~V} / 100 \mathrm{~mA}\) \\
\hline ULN-2801LW through 2804LW & SOL-18 & 8 Darlingtons, \(50 \mathrm{~V} / 350 \mathrm{~mA}\) \\
\hline ULN-2821LW through 2825LW & SOL-18 & 8 Darlingtons, \(95 \mathrm{~V} / 350 \mathrm{~mA}\) \\
\hline ULS-2803EK and 2804EK & LCC-20 & 8 Darlingtons, \(50 \mathrm{~V} / 350 \mathrm{~mA}\) \\
\hline UDN-2933LB & SOL-20B & 3-Channel Half-Bridge, \(30 \mathrm{~V} / \pm 800 \mathrm{~mA}\) \\
\hline UDS-2982EK & LCC-20 & 8 Darlingtons, \(50 \mathrm{~V} /-350 \mathrm{~mA}\) \\
\hline UDN-2982EP & PLCC-20 & 8 Darlingtons, \(50 \mathrm{~V} /-350 \mathrm{~mA}\) \\
\hline UDN-2982LW & SOL-18 & 8 Darlingtons, \(50 \mathrm{~V} /-350 \mathrm{~mA}\) \\
\hline UDS-2984EK & LCC-20 & 8 Darlingtons, \(80 \mathrm{~V} /-350 \mathrm{~mA}\) \\
\hline UDN-2984EP & PLCC-20 & 8 Darlingtons, \(80 \mathrm{~V} /-350 \mathrm{~mA}\) \\
\hline UDN-2984LW & SOL-18 & 8 Darlingtons, \(80 \mathrm{~V} /-350 \mathrm{~mA}\) \\
\hline UDN-2993LB & SOL-20B & Dual \(40 \mathrm{~V} / 500 \mathrm{~mA} \mathrm{H}\)-Bridge \\
\hline ULN-3781L & S0-8 & Low-Voltage Audio Power Amplifier \\
\hline ULN-3782L & S0-8 & Dual Audio Power Amplifier \\
\hline ULN-3820LW & SOL-20 & C-QUAM \({ }^{\circledR}\) AM Stereo Decoder \\
\hline ULN-3839LW & SOL-16 & AM Radio System \\
\hline ULN-3841LW & SOL-20 & AM Signal Processor \\
\hline ULN-3842LW & SOL-20 & AM/FM Signal Processor \\
\hline ULN-3859EP & PLCC-20 & Low-Power, Narrow-Band FM IF \\
\hline
\end{tabular}

\footnotetext{
*Increased voltage ratings available.
\({ }^{\circledR}\) Registered trademark of Motorola, Inc.
}

\section*{SURFACE-MOUNT PACKAGING FOR ICs}
\begin{tabular}{|c|c|c|}
\hline Part Number & Package & Description \\
\hline ULN-3862LW & SOL-16 & FM IF System \\
\hline ULN-3883LW & SOL-18 & FM Communications IF/Audio System \\
\hline UCN-4807EP and 4808EP & PLCC-20 & Addressable, 8-Channel Latched Drivers \\
\hline UDN-5707EP & PLCC-20 & Quad NAND Driver, 80 V/300 mA \\
\hline UDN-5725L & S0-14 & Dual Power Driver, \(70 \mathrm{~V} / 1 \mathrm{~A}\) \\
\hline UCS-5791EK & LCC-18 & Quad PIN Diode Driver, \(120 \mathrm{~V} / 300 \mathrm{~mA}\) \\
\hline UCN-5800L & SO-14 & 4-Bit Latch, \(50 \mathrm{~V} / 350 \mathrm{~mA}\) \\
\hline UCN-5801EP & PLCC-28 & 8-Bit Latch, \(50 \mathrm{~V} / 350 \mathrm{~mA}\) \\
\hline UCN-5810EP & PLCC-20 & 10-Bit SR/Latch, \(60 \mathrm{~V}^{*} /-25 \mathrm{~mA}\) \\
\hline UCN-5810LW & S0L-18 & 10-Bit SR/Latch, \(60 \mathrm{~V}^{*} /-25 \mathrm{~mA}\) \\
\hline UCN-5812EP & PLCC-28 & 20-Bit SR/Latch, 60 V / - -25 mA \\
\hline UCN-5815EP & PLCC-28 & 8-Bit Latch, \(60 \mathrm{~V} /-25 \mathrm{~mA}\) \\
\hline UCN-5816EP & PLCC-28 & 4-Bit Decoder/Latch, \(60 \mathrm{~V} / 350 \mathrm{~mA}\) \\
\hline UCN-5818EP & PLCC-44 & 32-Bit SR/Latch, 60 V / -25 mA \\
\hline UCN-5821EP through 5823EP & PLCC-20 & 8-Bit SR/Latch, to \(100 \mathrm{~V} / 350 \mathrm{~mA}\) \\
\hline UCN-5832EP & PLCC-44 & 32-Bit SR/Latch, \(40 \mathrm{~V} / 100 \mathrm{~mA}\) \\
\hline UCN-5833EP & PLCC-44 & 32-Bit SR/Latch, \(30 \mathrm{~V} / 100 \mathrm{~mA}\) \\
\hline UCN-5841EP through 5843EP & PLCC-20 & 8 -Bit SR/Latch, to \(100 \mathrm{~V} / 350 \mathrm{~mA}\) \\
\hline UCN-5851EP and 5852EP & PLCC-44 & 32-Bit Serial-In, \(225 \mathrm{~V} / 100 \mathrm{~mA}\) \\
\hline UCN-5853EP and 5854EP & PLCC-44 & 32-Bit SR/Latch, 60 V / \(\pm 20 \mathrm{~mA}\) \\
\hline UCN-5881EP & PLCC-44 & Dual 8-Bit Latch, \(20 \mathrm{~V} / 25 \mathrm{~mA}\) \\
\hline UCN-5895EP & PLCC-20 & 8-Bit SR/Latch, \(50 \mathrm{~V} /-120 \mathrm{~mA}\) \\
\hline UCN-5895LW & SOL-18 & 8-Bit SR/Latch, \(50 \mathrm{~V} /-120 \mathrm{~mA}\) \\
\hline UDN-6118LW & SOL-18 & 8 Drivers, 80 V */ -25 mA \\
\hline ULN-8130LW & SOL-18 & Supervisory Systems Monitor \\
\hline ULN-8131LW & SOL-20 & Supervisory Systems Monitor \\
\hline ULN-8163LW & SOL-16 & SMPS Controller \\
\hline NE5560D & SOL-16 & SMPS Controller \\
\hline NE5568D & S0-8 & SMPS Controller \\
\hline SG3525A & S0L-16 & SMPS Controller \\
\hline SG3526 & SOL-18 & SMPS Controller \\
\hline SG3527A & SOL-16 & SMPS Controller \\
\hline TL594CDW & SOL-16 & SMPS Controller \\
\hline TL595CDW & SOL-18 & SMPS Controller \\
\hline
\end{tabular}
*Increased voltage ratings available.

\title{
OPERATING AND HANDLING PRACTICES FOR MOS INTEGRATED CIRCUITS
}

\section*{Handling Practices - Packaged Devices}

Sprague Electric incorporates input protection diodes in all of its MOS/CMOS devices. Because of the very high input resistance in MOS devices, the following practices should be observed for protection against high static electrical charges:
1. Device leads should be in contact with a conductive material except when being tested or in actual operation.
2. Conductive parts of tools, fixtures, soldering irons and handling equipment should be grounded.
3. Devices should not be inserted into or removed from test stations unless the power is off.
4. Neither should signals be applied to the inputs while the device power supply is in an off condition.
5. Unused input leads should be committed to either \(\mathrm{V}_{\mathrm{SS}}\) or \(\mathrm{V}_{\mathrm{DD}}\).

> Handling Practices — Die

A conductive carrier should be used in order to avoid differences in voltage potential.

\section*{Automatic Handling Equipment}

Grounding alone may not be sufficient and feed mechanisms should be insulated from the devices under test at the point where the devices are connected to the test equipment. Ionized air blowers can be of aid here and are available commercially. This method is very effective in eliminating static electricity problems.

\section*{Ambient Conditions}

Dry weather with accompanying low humidity tends to intensify the accumulation of static charges on any surface. In this atmosphere, proper handling procedures take on added importance. If necessary, steam injectors can be procured commercially.

\section*{Alert Failure Modes}

The common failure modes that appear when static energy exists and when proper handling practices are not used are:
1. Shorted input protection diodes.
2. Shorted or 'blown' open gates.
3. Open metal runs.

Simple diagnostic checks with curve tracers or similar equipment readily identifies the above failure modes.

\section*{MOUNTING POWER TAB DEVICES}

Power-tab packages are efficient thermal dissipators when properly utilized. In application, the following precautions should be taken:
1. Always fasten the tab to the heat sink before the leads are soldered to fixed terminals.
2. Strain relief must be provided if there is any probability of axial stress to the leads.
3. Thermal grease (Dow Corning 340 or equivalent) should always be used. Thermal compounds are better heat conductors than air but not a good substitute for flat mating surfaces.
4. The mounting surface should be flat to within 0.002 inch \(/\) inch \((0.05 \mathrm{~mm} / \mathrm{mm})\).
5. "Brute Force" mounting to poorly finished heat sinks can cause internal stresses which damage silicon chips and insulation parts. Mounting torque should be between 4 and 8 inch pounds ( 0.45 to 0.90 Nm .)
6. The mounting holes should be as clean as possible with no burrs or ridges.
7. Use appropriate hardware including a lock washer or torque washer.
8. If insulating bushings are used, they should be of dialylphthalate, fiberglass-filled polycarbonate, or fiberglass-filled nylon. Unfilled nylon should be avoided.

\title{
THERMAL DESIGN FOR PLASTIC INTEGRATED CIRCUITS
}

PROPER THERMAL DESIGN is essential for reliable operation of many electronic circuits. Under severe thermal stress, leakage currents increase, materials decompose, and components drift in value or fail. Present-day linear integrated circuits are capable of delivering 5 to 10 watts of continuous power. Previously, such power levels came only with discrete metal can power transistors. It was relatively easy to determine the thermal resistance of these devices and attach a massive heat sink. However, in many markets, economic factors now dictate the use of molded dual in-line plastic packaged monolithic circuits. The guidelines to be discussed will provide the circuit design engineer with information on maintaining junction temperature below a safe limit under worst case conditions.

\section*{Design Considerations}

Four factors must be considered before the required heat-sinking can be determined. These are:
1. Maximum ambient temperature
2. Maximum allowable chip temperature
3. Junction-to-ambient thermal resistance
4. Continuous chip power dissipation

Maximum ambient temperature for the integrated circuit is normally between \(+70^{\circ} \mathrm{C}\) and \(+85^{\circ} \mathrm{C}\) and is usually dependent on the case material. In most applications, however, the limiting factor is the associated discrete components and a limit of about
\(+50^{\circ} \mathrm{C}\) is specified. The maximum allowable chip temperature is usually \(+150^{\circ} \mathrm{C}\) for silicon.

Thermal resistance is the all-important design factor. It is composed of several individual elements, some of which are determined by the integrated circuits manufacturer, and some by the user.

\section*{Chip Power Dissipation}

The chip power dissipation should be obtainable from the manufacturer's specifications. In most applications it is a variable and determined by the user when he specifies the circuit variables.

A typical example is a dual 2 -watt audio power amplifier. Power dissipation is determined by the load impedance, the required peak output power, the acceptable amount of total harmonic distortion (THD), and the supply voltage ( \(\mathrm{V}_{\mathrm{cc}}\) ). This is illustrated in Figures 1-3. Note that for a given supply voltage, the chip dissipation may be greatest at some point below the peak output power rating and must be considered.

As shown in the figures, a peak output power of 2 watts per channel with \(3 \%\) maximum THD would mean a chip power dissipation of about 2.7 W and a \(\mathrm{V}_{\mathrm{CC}}\) of 15 V with a load impedance of \(4 \Omega\), or 1.8 W and 15 V at \(8 \Omega\), or 1.4 W and 19 V at \(16 \Omega\). In general, the highest load impedance for a given output power is the most desirable (within the output voltage capability of the device).


Figure 1


Figure 3

\section*{Heat Dissipation}

In any circuit involving power, a major design objective is to reduce the temperature of the components in order to improve reliability, reduce cost, or improve operation. The logical place to start is with the heat-producing component itself. First, keep the amount of heat generated to a minimum. Second, get rid of the heat that must be generated.

Heat generation can be minimized through proper circuit design. Heat dissipation is a function of thermal resistance.

With the typical discrete component, heat dissipation can be accomplished by fastening it directly to the chassis. Dual in-line plastic packaged integrated circuits, however, are quite a bit different. Their shape is not conducive to fastening directly to the chassis, they are normally installed in a plastic socket or on a printed wiring board, and the heat producing chip is not readily accessible.

Some users specify unusual packages so as to get the heat sink as close as possible to the chip and /or provide an attachment point for an external heat sink. A common factor in many of these special designs is that the lead frame is an integral part of the heat sink.

Since the plastic package may have a thermal resistance of between 50 and \(100^{\circ} \mathrm{C} / \mathrm{W}\) and the lead frame a thermal resistance of only 10 to \(20^{\circ} \mathrm{C} / \mathrm{W}\), this would seem like the best route to go.

\section*{Standard Packages}

The most common lead frame material has been Kovar (an iron-nickel-cobalt alloy). Its coefficient of expansion is close to that of silicon thereby minimizing mechanical stresses. However, Kovar has a relatively high thermal resistance and consequently is not suitable for standard lead frames in high power dissipation circuits. For these applications, copper or copper-alloy lead frames should be used. Additionally, some type of added heat sinking may be necessary. Thus lead frame configurations are
being altered from the standard 14 -pin or \(16-\) pin designs.

Rapidly becoming an industry standard is the 'bat-wing'" package. This package is the same size as a 14 -pin dual in-line package, but the center portion of the frame is left as tabs, measuring about \(1 / 4^{\prime \prime}\) square. These tabs can be soldered, welded, or bolted to a heat sink, or inserted directly into some sockets. The worst case thermal resistance of various lead frames \(\left(\Theta_{\mathrm{Jc}}\right)\) is given below.
\begin{tabular}{cc}
\hline Lead Frame & Thermal Resistance \\
\hline 14-pin Kovar & \(47^{\circ} \mathrm{C} / \mathrm{W}\) \\
\(14-\) pin copper & \(19^{\circ} \mathrm{C} / \mathrm{W}\) \\
"Bat-wing" & \(11^{\circ} \mathrm{C} / \mathrm{W}\) \\
\hline
\end{tabular}

\section*{Which Heat Sink?}

If the integrated circuit manufacturer has done his job well, the chip-to-ambient thermal resistance will be minimized for maximum chip power dissipation. It would appear that even the Kovar lead frame would be adequate for most applications. However, the total thermal resistance \(\left(\Theta_{\mathrm{JA}}\right)\) is also dependent on a stagnant layer of air at the lead frame-ambient interface which will support a temperature gradient. The total thermal resistance of a non-heat sinked dual in-line plastic package is therefore much higher. Since air is a natural thermal insulator, maximum heat transfer is through convection and the total thermal resistance will decrease some at high power levels.
\(\left.\begin{array}{lcc}\hline & \begin{array}{c}\text { Total } \\
\text { Thermal } \\
\text { Resistance }\end{array} & \text { Max. Power Diss. (W) } \\
\text { Lead Frame } & 120^{\circ} \mathrm{C} / \mathrm{W} & \text { at } 50^{\circ} \mathrm{C} \mathrm{T}, 150^{\circ} \mathrm{C} \mathrm{T}\end{array}\right]\)\begin{tabular}{ll}
\hline \(14-\) Pin Kovar & \(72^{\circ} \mathrm{C} / \mathrm{W}\)
\end{tabular}

Ignoring any safety margin and device performance, even the 'bat-wing'" is now only barely adequate for most applications. The obvious solution is the use of an external heat sink.

Referring to Figures 4 and 5, the thermal resistance requirement of the heat sink is found at the junction of the specified chip power dissipation and maximum ambient temperature. These curves are typical of those furnished in many monolithic integrated circuit data sheets. Actual performance in a specific situation depends on factors such as the proximity of objects interfering with air flow, heat radiated or convected from other components, atmospheric pressure, and humidity. A good safety factor is therefore in order.


Figure 4


Dwg No. A-11.433
Figure 5

Heat sinks for plastic dual in-line packages can be of almost unlimited variety in design, material, and finish. Economics will normally play a very important role in the selection of any heat sink.

The least expensive and easiest to fabricate heat sink is the plain copper sheet. It is also very effective in reducing the total thermal resistance. The necessary dimensions can be obtained from Figure 6. These heat sinks are square in geometry, 0.015 inches thick, mounted vertically on each side of the lead frame, and with a dull or painted surface (Figure 7). The heat sinks should be soldered directly to the lead frame (approximately \(0.3^{\circ} \mathrm{C} / \mathrm{W}\) interface thermal resistance).

The plain copper sheet heat sink is also available commercially and may be less expensive than inhouse manufacture. Two standard types are the Staver V7 and V8.


Figure 6


Figure 7

\section*{Heat Sink Finishes}

Although plain copper is an effective heat sink, it is sometimes desirable to have something that is more appealing to the eye. For this reason, and others, many heat sinks are either painted or anodized.

The most common finish is probably black anodizing. It is economical and offers a good appearance. The black finish will also increase the performance of the heat sink, due to radiation, by as much as \(25 \%\). However, since anodizing is an electrical and thermal insulator, the heat sink should have an area free of anodize where the heat-generating device is attached.

Other popular finishes for heat sinks are irridite and chromic acid dips. They are economical and have negligible thermal and electrical resistances. These finishes, however, do not enjoy the \(25 \%\) increase in performance that a dull black finish has.

\section*{Forced Air Cooling}

The performance of many heat sinks can be increased by as much as \(100 \%\) by forcing air over the fins. Where space is a problem, the cost of a small fan can often be justified. If a fan is required for other purposes, it is advantageous to place the semiconductor heat source in the air flow. A rule-of-thumb is that semiconductor failure rate is halved for each \(10^{\circ} \mathrm{C}\) reduction in junction operating temperature.

\section*{Chip Design}

Proper thermal design by the integrated circuit user can reduce the operating temperature of the semiconductor junction. However, the minimum chip temperature at any power level is determined solely by the device manufacturer. For this reason, care must be taken in choosing the manufacturer.
'Exact equivalent" integrated circuits are not necessarily identical. Electrically and mechanically they may be the same, but thermal differences can mean that "identical" audio power amplifiers will not put out the same power without exceeding the rated junction temperature.

The circuit manufacturer must optimize his chip design so that component drift is minimized, and/or equalized so that rated performance can actually be obtained under maximum thermal stress.

Note in Figures 8 and 9 that the Darlington input differential pairs are cross-connected so as to minimize differences in gain as a function of output transistor power dissipation. Transistor \(\mathrm{Q}_{4}\), being closest to the output power transistors, is naturally the hottest; \(\mathrm{Q}_{3}\) is a degree or two cooler; \(\mathrm{Q}_{1}\) and \(\mathrm{Q}_{2}\) are about equal and midway between \(Q_{3}\) and \(Q_{4}\). The gain of the \(\mathrm{Q}_{1}-\mathrm{Q}_{2}\) Darlington pair is about equal to the gain of \(Q_{3}-Q_{4}\) at all output power levels because of careful thermal design.


Figure 8


Figure 9

\section*{PACKAGE INFORMATION}

In certain specialized applications, thermal coupling can be used to a distinct advantage. Experimentally, thermal coupling has been used to provide a low-pass feedback network which otherwise could be obtained only with very large values of capacitance.

The foregoing discussion has covered the average thermal characteristics of today's dual in-line plastic integrated circuits. The specific devices will vary with the different packages and bonding techniques employed, but the concepts will remain the same.

\section*{APPENDIX}

The following is intended to review terminology and compare thermal circuits with the more familiar electrical quantities.

The first law of thermodynamics states that energy cannot be created or destroyed but can be converted from one form to another. The second law of thermodynamics states that energy transfer will occur only in the direction of lower energy. In the semiconductor junction, the electrical energy is converted to thermal energy. Since no heat will be stored at the junction, the heat will flow to a lower temperature medium, air. The rate of heat flow is dependent on the resistance to that flow and the temperature difference between the source and the sink.


Figure 10

This thermal electrical analogy is convenient only for conduction problems where heat flow and temperature obey linear equations. The analogy becomes much more complex for situations involving heat flow by convection and radiation. Where these two modes are not negligible, they can be approximated by an equivalent thermal resistance. If ignored, the error introduced will only improve the device reliability.

A simplified thermal flow diagram of a molded dual in-line package and heat sink is shown. The
thermal resistance of the lead frame-heat sinkambient is shown as a variable resistor, because this is under the control of the user and may be varied over a considerable range.


Dwg No. A-11,438
Figure 11
\begin{tabular}{lc}
\hline \multicolumn{1}{c}{ Material } & \begin{tabular}{c} 
Thermal Resistance in \({ }^{\circ} \mathrm{C} / \mathrm{W}\) \\
for Unit Area/Unit Length
\end{tabular} \\
\hline Silver & 0.09 \\
Copper, Annealed & 0.10 \\
Gold & 0.12 \\
Beryllia Ceramic & 0.20 \\
Aluminum & 0.20 \\
Brass (66 Cu, 34 Zn ) & 0.40 \\
Silicon & 0.50 \\
Germanium & 0.70 \\
Steel, SAE 1045 & 0.80 \\
Solder (60 Sn, 40 Pb) & 1.5 \\
Alumina Ceramic & 2.0 \\
Kovar (54 Fe, 29 Ni, 17 Co ) & 3.0 \\
Glass & 40 \\
Epoxy & 40 \\
Mica & 50 \\
Teflon PTFE & 200 \\
Air & 2000 \\
\hline
\end{tabular}

\section*{Computing IC Temperature Rise}

Reprinted by permission from the June 9, 1977 issue of MACHINE DESIGN, Copyright © 1977 by
Penton/IPC Inc., Cleveland, Ohio.

ExCESSIVE heat shortens the life of an IC and reduces its operating capability. Until recently, ICs were capable of operating only in low-power applications requiring perhaps a few milliwatts of power. But now, new ICs handle several hundred milliamperes and drive devices such as relays, solenoids, stepping motors, and incandescent lamps. These high power levels may increase IC temperatures substantially and are capable of destroying devices unless appropriate precautions are taken.

\section*{Thermal Characteristics}

The thermal characteristics of any IC are determined by four parameters. Maximum allowable IC chip junction temperature \(T_{J}\) and thermal resistance \(R_{\theta}\) are specified by the IC manufacturer. Ambient temperature \(T_{A}\) and the power dissipation \(P_{D}\) are determined by the user. Equation 1 expresses the rela-

Heat is the enemy of integrated circuits-particularly power devices. Here's how to use thermal ratings to determine safe IC operation.

\section*{Why IC Temperatures Rise}

IC temperature \(T_{J}\) is determined by ambient temperature \(T_{A}\), heat dissipated \(P_{D}\), and total thermal resistance \(R_{\theta}\). This total thermal resistance is comprised of three individual component resistances: chip \(R_{C}\), lead frame \(R_{L}\), and heat sink \(R_{s}\).
tion of these parameters.
\[
\begin{equation*}
T_{J}=T_{A}+P_{D} R_{\theta} \tag{1}
\end{equation*}
\]

Junction temperature \(T_{J}\) usually is limited to \(150^{\circ} \mathrm{C}\) for silicon ICs. Devices may operate momentarily at slightly higher temperatures, but device life expectancy decreases exponentially for extended hightemperature operation. Usually, the lower the junction operating temperature, the greater the anticipated life of the IC.
Ambient temperature \(T_{A}\) is
traditionally limited either to \(70^{\circ} \mathrm{C}\) or \(85^{\circ} \mathrm{C}\) for plastic dual inline packages (DIPs) or \(125^{\circ} \mathrm{C}\) for hermetic devices. Again, the objective is to operate at as low a junction temperature as practical.

Thermal resistance \(R_{\theta}\) is the basic thermal characteristic for ICs. It is usually expressed in terms of \({ }^{\circ} \mathrm{C} / \mathrm{W}\) and represents the rise in junction temperature with a anit of power applied in still air. (The reciprocal of thermal resistance is thermal conductance, or derating factor,

\section*{PACKAGE INFORMATION}
\(\boldsymbol{G}_{\theta}\) expressed as \(\mathrm{W} /{ }^{\circ} \mathrm{C}\).) Thermal resistance of an IC consists of several distinct components, the sum of which is the specified thermal resistance. For a typical IC, these components of thermal resistance are \(0.5^{\circ} \mathrm{C} / \mathrm{W}\) per unit thickness of the silicon chip, 0.1 to \(3^{\circ} \mathrm{C} / \mathrm{W}\) per unit length of the lead frame, and up to \(2,000^{\circ} \mathrm{C} / \mathrm{W}\) per unit thickness of still air surrounding the IC. DIPs are used more than any other type of packaging for ICs and newer copper-alloy lead frames provide a superior thermal rating over the standard iron-nickel-cobalt alloy (Kovar) lead frames. However, power ICs are also available in other packages such as flatpacks and To-type cans.

The power \(P_{D}\) that an IC can safely dissipate usually depends on the size of the IC chip and the type of packaging. Most common copper-frame DIPs can dissipate about 1.5 W , although some special-purpose types have ratings as high as 5 W .

Total IC power to be dissipated depends on input current, output current, voltage drop,

\section*{Finding Safe Operating Limits}

Here's how to calculate the sate operating limits for an IC. The first two examples are simple calculations involving maximum allowable power and are straightforward. The third and fourth examples are more complex and involve logic power, output power, and duty cycle.

Problem: Determine the maximum allowable power dissipation that can be handled safely by a 16-lead Kovar DIP with an \(A_{B}\) of \(125^{\circ} \mathrm{C}\) W in an ambient temperature of \(70^{\circ} \mathrm{C}\).

Solution: From Equation 1, the maximum allowable power dissipation \(P_{n}\) for this ic is
\[
\begin{aligned}
P_{D} & =\frac{150^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}}{125^{\circ} \mathrm{C} / \mathrm{W}} \\
& =0.64 \mathrm{~W}
\end{aligned}
\]

Problem: Determine the maximum allowable power dissipation that can be handled by a 14 -lead copper DIP
with a derating factor \(G_{\theta}\) of 16.67 \(m W /{ }^{\circ} \mathrm{C}\) in an ambient of \(70^{\circ} \mathrm{C}\). Solution: Since the derating factor \(G_{\theta}\) is the reciprocal of thermal resistance Re , the maximum allowable power dissipation \(P_{p}\) from Equation 1/s
\[
\begin{aligned}
P_{D} & =\left(150^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}\right) \\
& \times 1.33 \mathrm{~W}
\end{aligned}
\]

Problem: Calculate the maximuni function temperature for a quad power driver with a thermal resistance of \(60^{\circ} \mathrm{CW}\) in an ambient of \(70^{\circ} \mathrm{C}\) and which is controlling a 250 mA load on each of the four outputs.
Solution: To determine the maximum (worst case) junction temperature for this ic, the maximum total power dissipation must be determined from the datalisted on the IC data sheet. The specifications are usually listed as typical and minimum or maximum values. It is important to use maximum voltage and current limits to insure an adequate design. Common maximum values for an:
and duty cycle. Thus, for many industrial digital-control ICs, logic-gate power \(P_{l}\) (typically less than 0.1 W ) and output power \(P_{o}\) must be determined to find the total power to be dissipated. Total power dissipation for these logic devices is the sum
of \(P_{l}\) and \(P_{o}\).
\[
\begin{align*}
& P_{l}=n\left(V_{C C} I_{C C}\right)  \tag{2}\\
& P_{o}=n\left(V_{C E(S A T)} I_{C}\right) \tag{3}
\end{align*}
\]
where \(V_{C C}=\) logic-gate supply voltage, \(I_{C c}=\) logic-gate ON current, \(V_{C E(S A T)}=\) output saturation voltage, \(I_{c}=\) output

\section*{Measuring IC Temperature}

Sometimes IC junction temperature cannot be calculated readily and instead must be measured. Measurement should be made when there is insufficient data with which to calculate, when the effects of external variables such as forced-air cooling or enclosure size must be determined, or as a check on the manufacturer's specifications regarding package thermal resistance.

The most popular technique for measuring IC temperature uses the characteristic of a diode to reduce its forward voltage with temperature. Many IC chips have some sort of accessible diode-parasitic, input protection, base-emitter junction, or output clamp. With this technique, a "sense" diode is calibrated so that forward voltage is a direct indicator of diode junction temperature. Then, current is applied to some other component on the chip to simulate operating conditions and to produce a temperature rise. Since the thermal resistance of the silicon chip is low, the temperature of the sense diode is assumed to be the same as the rest of the monolithic chip.

The sense diode should be calibrated over at least the expected junction operating temperature chamber. Apply an accurately measured, low current of about 1 mA through the
sense diode and measure the forward voltage in \(25^{\circ} \mathrm{C}\) increments after stabilization at each temperature. This calibration provides enough data for at least six points to construct a diode-forward-voltage versus
junction-temperature graph at the specified forward current.
A typical \(25^{\circ} \mathrm{C}\) forward voltage is between 600 and 750 mV and decreases 1.6 to \(2.0 \mathrm{mV} /{ }^{\circ} \mathrm{C}\).

For power levels above 2 W , it may be necessary to use more than a single transistor if only the device saturation voltage and sink current are used. When higher power is desired, keep the output out of saturation.

Measuring the sense-diode forward voltage may require a considerable waiting period ( 10 to 15 minutes) for thermal equilibrium. In any event, at the instant of measurement, the heating power may have to be disconnected since erroneous readings may result from IR drop in circuit common leads. Various circuit connections (such as four-point Kelvin) may be arranged to reduce or eliminate this source of error.

The IC junction temperature can be determined by comparing the voltage measurement with the internal power source against the voltage measurement with the temperature chamber.
industrial power driver are \(V_{c c}=5.25 \mathrm{~V}\), \(I_{c c}=25 \mathrm{~mA}\), and \(V_{C B S A T)}=0.7 \mathrm{~V}\), and \(I_{c}=\) 250 mA . From Equations 2 and 3 , worst case logic and output power dissipation are
\[
\begin{aligned}
P_{1} & =4(5.25 \mathrm{~V} \times 25 \mathrm{~mA}) \\
& =525 \mathrm{~mW} \\
P_{0} & =4(0.7 \mathrm{~V} \times 250 \mathrm{~mA}) \\
& =700 \mathrm{~mW}
\end{aligned}
\]

Thus, the total worst case power dissipation \(P_{b}\) is 525 mW plus 700 mW . or 1.225W. From Equation 1, maximum |unction temperature \(T\), is
\[
\begin{aligned}
T_{J} & =70^{\circ} \mathrm{C}+(1.225 \mathrm{~W}) \\
& \left.=143.56 .67 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\right) \\
& 143 . \mathrm{C}
\end{aligned}
\]

Probtem: Determine the acceptable duty cycle for a hermatic power driver with a thermal resistance of \(100^{\circ} \mathrm{C}\) W in an ambient of \(85^{\circ} \mathrm{C}\) and which is controlling load currénts of 250 mA on each of four outputs.
Solution: From Equation 1, the allowable average power dissipation
\(P_{D}\) for this IC is
\[
\begin{aligned}
P_{D} & =\frac{150^{\circ} \mathrm{C}-85^{\circ} \mathrm{C}}{100^{\circ} \mathrm{C} / \mathrm{W}} \\
& =0.65 \mathrm{~W}
\end{aligned}
\]

This means that there is 0.65 W limit on average power, but, not instantaneous power. It the duty cycle is law enough, and the ON time is not more than about 0.5 sec , the average power dissipation can be considerably lower than the paak power. The ON, or peak power, is determined from the data sheet maximum values of \(V_{c c}, I_{c c}\), and \(V_{c e s s i}\) at the specified load current of 250 mA . From Equations 2 and 3, logic-gate power \(P_{i}\) and output power \(P_{\text {, }}\) for the on state are
\[
\begin{aligned}
P_{1} & =4(5.5 \mathrm{~V} \times 26.5 \mathrm{~mA}) \\
& =583 \mathrm{~mW} \\
P_{0} & =4(0.7 \mathrm{~V} \times 250 \mathrm{~mA}) \\
& =700 \mathrm{~mW}
\end{aligned}
\]

Instantaneous ON power \(P_{\text {on }}\) is the sum of \(P_{i}\) and \(P_{\text {g }}\) for the ON state, or 1.283 W. The OFF power is primarily the
power dissipated by the logic in the OFF state, and is found by using the \(l_{\text {cc }}\) maximum rated current listed on the specification sheet. The power dissipated in the output stage can be calculated from the leakage current \(I_{C}\) and supply voltage \(Y_{c e}\). From
Equations 2 and 3 , logic-gate power \(P_{1}\) and output power \(P_{0}\) for the OFF state are
\[
\begin{aligned}
\mathbf{P}_{1} & =4(5.5 \mathrm{~V} \times 7.5 \mathrm{~mA}) \\
& =165 \mathrm{~mW} \\
\mathbf{P}_{0} & =4(100 \mathrm{~V} \times 0.1 \mathrm{~mA}) \\
& =40 \mathrm{~mW}
\end{aligned}
\]

Instantaneous OFF power Pork is the sum of \(P\), and \(P\), for the OFF state, or 205 mW . From Equation 4, acceptablo duty cycle \(D\) is
\[
\begin{aligned}
D & =\frac{P_{0}-P_{\text {OF }}}{P_{\text {ON }}-P_{\text {OFF }}} \\
& =\frac{0.65 W-0.205 \mathrm{~W}}{1.283 W-0.205 W}
\end{aligned}
\]
load current, and \(n=\) number of logic gates. Manufacturers usually list typical and maximum values for these voltages and currents. For thermal considerations it is best to use the
maximum values so that worst-case power dissipation is determined.

If the duty cycle of the device is longer than 0.5 sec , the peak power dissipation is the sum of
the logic-gate power \(P_{l}\) and output power \(P_{o}\) for the logic ON state alone. If the ON time is less than 0.5 sec , however, average power dissipation must be calculated from instantaneous


\section*{What the Curves Show}

The junction temperature of an IC depends on several factors, including the thermal resistance of the IC and the operating duty cycle. Graphs showing the relationship of these factors are often useful in specifying an IC.



Duty cycle is important in calculating IC junction temperature because average power-not instantaneous power-is responsible for heating the IC. To convert from peak power to average power, multiply the peak power dissipation by the duty cycle. The average-power rating is then used with the thermal-resistance rating to calculate the IC junction temperature. Thus, short duty cycles allow peak power to be high without exceeding the \(150^{\circ} \mathrm{C}\) junction-temperature limit. However, this consideration applies only to ON times of less than 0.5 sec .

ON and OFF power \(P_{\text {ON }}\) and
\(P_{\text {off }}\) from
\(P_{D}=D P_{\text {ON }}+(1-D) \mathrm{P}_{\text {OFF }}\)

\section*{Corrective Actions}

If the junction temperature or the required power dissipation
of the IC is calculated to be greater than the maximum values specified by the manufacturer, device reliability and operating characteristics possibly will be reduced. Possible solutions are: 1 . Modify or partition the circuit design so the IC is not required to dissipate as much power. 2. Reduce the
thermal resistance of the IC by using a heat sink or forced-air cooling. 3. Reduce the ambient temperature by moving heatproducing components such as transformers and resistors away from the IC. 4. Specify a different IC with improved thermal or electrical characteristics (if available).

\section*{THERMAL RESISTANCEA RELIABILITY CONSIDERATION}

More and more the semiconductor component supplier and the ultimate system user are becoming aware of the need for reliable components. Most failure mechanisms responsible for reliability failures are temperature dependent and the kinetics of the failure reaction are normally described by an Arrhenius function. This dependence, therefore, demands the capability of measuring the mean temperature which an integrated circuit die will attain during operation to realistically assess the reliability of the part.

The problem addressed by this paper is the inconsistency of the measurement techniques and the results used by manufacturers and users to determine the thermal characteristics of packaged semiconductor components. Our objective is to provide insight into the considerations which must be applied when evaluating these thermal properties of the packaged component. These considerations are materials, geometry and environment.

Furthermore, we wish to instill uniformity in the method of determining thermal properties of packaged semiconductors through understanding of the variables involved which can lead to a useable industry standard.

\section*{Reliability-The Temperature Function}

The recognition of the problems one encounters in measuring the mean temperature of a die has been directly related to our experiences at the Sprague Electric Co. in our Reliability Assurance Programs. The large number of device types manufactured require an equally large number of burn-in boards having different functions and geometry for the individual reliability studies. The variations in board density and thermal environment for a device under test have provided considerable junction temperature data from which we conclude that a "thermal resistance" measured in one oven with its set of conditions is not transferable to another oven with different boards, loading, etc. when the reference temperature for the measurement is the oven control temperature. Furthermore, it has become obvious that these same problems in measuring a mean die temperature exist in a system environment.

Most reactions which can cause a failure in an electrical parameter of an integrated circuit are chemical in nature and are influenced by temperature. The temperature dependence of these reactions has been described very well by S. Arrhenius in his treatment of reaction kinetics. \({ }^{1}\) In his treatment, the reaction velocity or rate is given by the equation.
\[
\mathrm{d} \ln \mathrm{~V}_{\mathrm{r}} / \mathrm{dT}=\mathrm{E} / \mathrm{RT}^{2}
\]
here \(\mathrm{V}_{\mathrm{r}}\) is the specific reaction rate, T is the absolute temperature, R is the Molar Gas Constant, and E is the energy difference between a mole of active molecules and a mole of normal molecules.

This equation integrates to
\[
\ln V_{r}=E / R T+A
\]
where A is a constant which is the value of \(\ln V_{r}\) at \(1 / T=0,\left(\ln V_{r}\right)\). A more familiar expression is
\[
\ln V_{r}=\ln V_{r}^{0}-\epsilon / k T
\]
or
\[
\mathbf{V}_{r}=V_{r}^{0} e-\epsilon / k T
\]
where \(\epsilon\) is the activation energy per molecule ( \(=\mathrm{E} / \mathrm{N}\) ), \(\mathrm{N}=\) Avagado's number and k is the gas constant per molecule ( \(=\mathrm{R} / \mathrm{N}\) ), which is generally known as the Boltzmann constant. It has the value \(8.6 \times 10^{-5} \mathrm{eV} /{ }^{\circ} \mathrm{K}\).
\(\mathrm{V}_{\mathrm{E}}\), the time rate of change of the electrical parameter is proportional to \(V_{r}\), i.e., \(V_{E}=B V_{r}\). The amount of change in the electrical parameter necessary to cause a normal device to fail, \(\Delta \mathrm{P}_{\mathrm{f}}\), is \(\mathrm{V}_{\mathrm{E}} \mathrm{t}_{\mathrm{f}}\) where \(t_{f}\) is the time of failure.
Recalling that \(V_{E}=B V_{r}\), then
\[
\Delta \mathrm{P}_{\mathrm{f}}=\mathrm{BV} \mathrm{~V}_{\mathrm{r}} \mathrm{t}_{\mathrm{f}}
\]

For a given device \(\Delta \mathrm{P}_{\mathrm{F}}\) is a constant, therefore,
\[
\mathrm{t}_{\mathrm{f}}=\Delta \mathrm{P}_{\mathrm{f}} \mathrm{~B}^{-1 /} \mathrm{V}_{\mathrm{r}}
\]
but
\[
\mathrm{V}_{\mathrm{r}}=\mathrm{V}_{\mathrm{r}}^{0} \mathrm{e} \epsilon / \mathrm{kT}
\]
therefore
\[
\mathrm{t}_{\mathrm{f}}=\left(\mathrm{B}^{-1} \Delta \mathrm{P}_{\mathrm{f}} / \mathrm{V}_{\mathrm{r}}^{0} e^{e k T}=\delta e^{\varepsilon k T}\right.
\]
where
\[
\delta=\mathrm{B}^{-1} \Delta \mathrm{P}_{f} / \mathrm{V}_{\mathrm{r}}^{0}
\]

\section*{PACKAGE INFORMATION}

The acceleration factor ( \(\overline{\mathrm{AF}}\) ) between any two temperatures is derived from this equation, when the activation energy for the failure reaction is known:
\[
\overline{\mathrm{AF}}=\mathrm{t}_{\mathrm{f}_{1}} / \mathrm{t}_{\mathrm{f}_{2}}=\mathrm{e}^{\epsilon / k\left(1 / \mathrm{T}_{1}-1 / \mathrm{T}_{2}\right)}
\]

Activation energies of most reactions responsible for random failures in a normal operating period (beyond infant mortality) are nominally
\[
(0.4-1.0) \mathrm{eV}
\]

The importance of accurately determining the die temperature is now clear if one considers a not unrealistic situation where a device is thought to be operating with a die temperature of \(120^{\circ}\) and the actual temperature is \(150^{\circ} \mathrm{C}\). If the failure reaction has an activation energy of 0.7 eV , then the acceleration factor is 4.3 which means the device would fail in less than one quarter of the time it would have taken if the device actually operated at \(120^{\circ} \mathrm{C}\).

\section*{Thermal Resistance - \(\boldsymbol{\theta}_{\mathrm{JA}}\)}

Quite frequently applications engineers have made attempts to identify the temperature attained by a die when a steady state rate of heat is being generated by the die by applying the term called "Thermal Resistance." This "constant,'’ designated \(R \theta_{\mathrm{JA}}\) or simply \(\theta_{\mathrm{JA}}\), relates the temperature rise of a packaged integrated circuit die above an ambient temperature when a known constant power is generated in the die. This term is normally defined as
\[
\theta_{\mathrm{JA}}=\left(\mathrm{T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{A}}\right) / \mathrm{P}_{\mathrm{D}}
\]
where \(T_{J}\) is the mean junction or die temperature, \(T_{A}\) is an ambient temperature, and \(P_{D}\) is the power generated within the die which must be conducted from the die to the ambient. This is occasionally designated \(Q_{T}\), the time rate of heat generation in the die. Thermal resistance data supplied by manufacturers may be referenced to a cubic foot of free or still air, flowing air at some velocity, or simply no reference. These are some of the definitions of "ambient" from which one must determine where to measure \(T_{A}\).

Thermal resistance as defined by \(\theta_{\mathrm{JA}}\) is not constant. It is made up of a constant term (or terms) in series with a number of variable terms. The constant terms relate to the package materials and geometry, which we will designate \(\theta_{\mathrm{Jc}_{\mathrm{i}}}\) and the variable terms relate to the heat paths from the package boundary to some isothermal envelope in the system which has the temperature \(\mathrm{T}_{\mathrm{A}}\). Even if the system for measuring \(\theta_{\mathrm{JA}}\) is defined, it is virtually impossible to re-
produce that system in an application since the external thermal paths are determined by the method of mounting, the printed wiring board if used, other heat generating components on the board or in the vicinity, air flow patterns, etc. These are all variable for each application. We have measured values of \(\theta_{\mathrm{JA}}\) for the same device which vary by a factor of two when the mounting and environmental conditions are changed. The values in the \(\theta_{\text {JA }}\) column in Tables 2 and 3 are indicative of the variation.

One is tempted to partition \(\theta_{\mathrm{JA}}\) into two thermal terms,
\[
\theta_{\mathrm{JA}}=\theta_{\mathrm{JC}}+\theta_{\mathrm{CA}}
\]
where \(\theta_{\mathrm{JC}}\) is defined as the thermal resistance from the source of power at \(T_{J}\) to the boundary of the package not including the external legs, and \(\theta_{\mathrm{CA}}\) is the thermal resistance from the package boundary to that isothermal envelope at \(\mathrm{T}_{\mathrm{A}}\). However, when one examines the thermal profile along the surface of a plastic dual-in-line package such as shown in Figure 1, it is immediately obvious that a definition of \(\theta_{\mathrm{JC}}\)
\[
\theta_{\mathrm{JC}}=\left(\mathrm{T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{C}}\right) / \mathrm{P}_{\mathrm{D}}
\]
cannot be applied because \(T_{C}\) varies with position. Similarly, the term \(\theta_{\mathrm{CA}}\) defined by
\[
\theta_{\mathrm{CA}}=\left(\mathrm{T}_{\mathrm{C}}-\mathrm{T}_{\mathrm{A}}\right) / \mathrm{P}_{\mathrm{D}}
\]
suffers from the same variability in \(\mathrm{T}_{\mathrm{C}}\). This being the case it is invalid to partition \(\theta_{\mathrm{JA}}\) when operating on the total power to be dissipated, \(\mathrm{P}_{\mathrm{D}}\).


Figure 1

\section*{The Thermal Model}

When one examines a plastic package supplied by an individual manufacturer it is found that the geometry of the lead frame, its position within the package boundary, its composition, the composition of the plastic and its filler, the internal wire bonding are very carefully controlled and constant in time. This being the case one can readily build a model of the package which can be as invariant as the package material properties. If one considers all possible heat flows, a very complex model emerges. However, if the thermal conductivities of the package materials and the orders of magnitude difference in the values of these conductivities are considered, a simplified workable model can be generated by neglecting heat paths where heat flows are minimal. The simplified model shown in Figure 2 has ignored the heat flow between leads and assumes that the large difference between the thermal conductivity of the loaded plastic and the metals in the package define the specified heat paths. For example, the heat flow between leads would be a shunting resistor between heat paths in the model. The thermal conductivity of most plastics range between 1.5 and \(3 \times\) \(10^{-3}\) calories \(/ \mathrm{cm}-{ }^{\circ} \mathrm{C}\) while copper based materials range between 0.5 and 0.82 calories \(/ \mathrm{cm}-{ }^{\circ} \mathrm{C}\) and nickel based alloys are about 0.03 calories \(/ \mathrm{cm}-{ }^{\circ} \mathrm{C}\).


Figure 2
The heat paths defined by \(\theta_{\mathrm{sc}_{\mathrm{i}}}\), where i refers to a particular path, radiate from the chip to an area on the package periphery defined by the projected chip or pad area as well as the mean cross-sectional area of each of the leads within the plastic package boundary (see Figure 1). Because of package symmetry, a 16 lead isolated pad package may have seven different heat paths which can be characterized. The thermal resistance, \(\theta_{\mathrm{J}_{\mathrm{i}}}\), can be calculated
for each path from the geometry and material properties. For example \(\theta_{\mathrm{JC}_{1}}\) is the resistance from the top of the chip to the projected area on the package surface. The value of \(\theta_{\mathrm{JC}_{1}}\) is given by
\[
\theta_{\mathrm{JC}_{1}}=\left(\mathrm{T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{c}_{\mathrm{i}}}\right) / \mathrm{q}_{1}=\mathrm{L} / \mathrm{K}_{\mathrm{p}} A
\]
where L is the length of the heat path (thickness of the plastic above the die), A is the cross-sectional area of the heat path (are of the die or the pad), \(\mathrm{K}_{\mathrm{p}}\) is the thermal conductivity of the loaded plastic and \(q_{1}\) is the heat/second flowing in the path defined by A and L .
\(\theta_{\mathrm{JC}_{2}}\) is the thermal resistance from the top of the die through the silicon, through the pad and through the plastic to the bottom surface. The value of \(\theta_{\mathrm{JC}_{2}}\) is given by
\[
\begin{aligned}
& \theta_{\mathrm{JC}_{2}}=\left(\mathrm{T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{C}_{2}}\right) / \mathrm{q}_{2}= \\
& \quad[1 / \mathrm{A}] \sum \mathrm{L}_{\mathrm{n}} / \mathrm{K}_{\mathrm{n}} \\
& \quad \mathrm{n}=\mathrm{Si}, \text { Metal, Plastic }
\end{aligned}
\]

Similar expressions can be derived for each of the leads and they have the form
\[
\begin{gathered}
\theta_{\mathrm{JC}_{\mathrm{i}}}=\left(\mathrm{T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{C}_{\mathrm{i}}} / \mathrm{q}_{\mathrm{i}}=\right. \\
{[1 / \mathrm{t}]\left[\left(\mathrm{L} / \mathrm{K}_{\mathrm{P}} \mathrm{~W}_{\mathrm{P}}\right)+\left(1 / \mathrm{K}_{\mathrm{M}}\right) \sum_{\mathrm{n}} \mathrm{~L}_{\mathrm{n}} / \mathrm{W}_{\mathrm{n}}\right]}
\end{gathered}
\]
where \(t\) is the thickness of the lead frame, \(\mathrm{K}_{\mathrm{p}}\) is the thermal conductivity of the loaded plastic, \(\mathrm{K}_{\mathrm{M}}\) is the thermal conductivity of the frame metal, \(\mathrm{L}_{\mathrm{n}}\) is the mean length of each connected portion of a leg segment having a mean width, \(\mathrm{W}_{\mathrm{n}}\). In accord with the model, each internal path characterized by a thermal resistance, \(\theta_{\mathrm{J}_{\mathrm{C}}}\), is in series with an external thermal resistance, \(\theta_{\mathrm{CiA}}\), which completes the path to \(\mathrm{T}_{\mathrm{A}}\). The value of \(\theta_{\mathrm{C}_{\mathrm{i}}}\) can be calculated from the amount of heat, \(\mathrm{q}_{\mathrm{i}}\), flowing through the internal package path and the temperature difference, \(\left(\mathrm{T}_{\mathrm{C}_{\mathrm{i}}}-\mathrm{T}_{\mathrm{A}}\right)\), with the equation
\[
\theta_{\mathrm{C}_{\mathrm{i}} \mathrm{~A}}=\left(\mathrm{T}_{\mathrm{C}_{\mathrm{i}}}-\mathrm{T}_{\mathrm{A}}\right) / \mathrm{q}_{\mathrm{i}} .
\]

Values of \(\theta_{\mathrm{CiA}}\) are variable and depend upon the specific environment.
We at Sprague Electric Company identify the heat paths in our calculations and data as follows: a) when \(\mathrm{i}=1\) the path is from die to case surface directly above, b) when \(\mathrm{i}=2\) the path is from die to the case surface directly below and c ) when \(\mathrm{i}=3,4\), \(5 \ldots\) the path is from die through an identified metal lead to the intersection with the plastic surface.

\section*{Verification of Model}

From the model one can derive the minimum thermal resistance which is characteristic of the package. This can be calculated for the condition when all case temperatures are equal and at \(\mathrm{T}_{\mathrm{A}}\). This is equivalent to shorting all external thermal resistances so that \(\mathrm{T}_{\mathrm{C}_{\mathrm{i}}}=\mathrm{T}_{\mathrm{A}}\). When all \(\mathrm{T}_{\mathrm{C}_{\mathrm{i}}}\) are equal, the reciprocal of the sum of the reciprocals of all \(\theta_{\mathrm{Jc}_{\mathrm{i}}}\) is the minimum thermal resistance for the package. This is realized experimentally by placing the unit in an infinite heat sink such as a rapidly stirred, lowviscosity controlled temperature bath. The case temperature is now forced to be the same over all surfaces and by definition it is \(T_{A} \cdot \theta_{J C}\) is the minimum limit of \(\theta_{\mathrm{JA}}\). Table 1 shows the agreement between the values of \(\theta_{\mathrm{Jc}}\) calculated from the model when the case temperatures are shorted together and the values experimentally measured in a controlled temperature liquid bath. The agreement between calculated and experimental values for packages constructed from different materials enhance the validity of the model.

\section*{Applying The Model To Measure \(\mathrm{T}_{\mathrm{J}}\)}

Having verified the model, any one of the identified heat paths, which has a constant thermal resistance, \(o_{\mathrm{JC}_{\mathrm{i}}}\), can now be used to determine quite accurately the die temperature, \(\mathrm{T}_{\mathrm{J}}\). If one chooses to measure the case temperature directly above the die, the difference between die temperature and case temperature is related to the heat flow, \(\mathrm{q}_{\mathrm{i}}\), through that path by the thermal conductivity equation:
\[
\mathrm{q}_{\mathrm{i}}=\mathrm{K}_{\mathrm{p}} \mathrm{~A}\left(\mathrm{~T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{C}_{1}}\right) / \mathrm{L}_{1} .
\]

Rearranging this equation to
\[
\left(\mathbf{T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{C}_{1}}\right) / \mathbf{q}_{1}=\mathrm{L}_{1} / \mathbf{k}_{\mathrm{p}} \mathrm{~A}_{1}=\theta_{\mathrm{J} \mathrm{c}_{1}}
\]

Then
\[
\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{C}_{1}}+\mathrm{q}_{1} \theta_{\mathrm{JC}_{1}}
\]

If the fraction of total heat, \(\widetilde{P}_{D}\) generated by the die which passes through path 1 is defined as \(k\), then
\[
q_{1}=k_{1} P_{D}
\]

Substituting into the previous equation, \(T_{J}\) is now referenced to \(\mathrm{T}_{\mathrm{C}_{1}}\) by
\[
\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{C}_{1}}+\mathrm{k}_{1} \theta_{\mathrm{J}_{1}} \mathbf{P}_{\mathrm{D}}
\]
where \(T_{J}, T_{C_{1}}\), and \(P_{D}\) are experimentally measureable quantities. Values of \(k_{1} \theta_{\mathrm{Jc}_{1}}\) can be determined. This term can be used to determine \(T_{J}\) in any environment by measuring \(\mathrm{T}_{\mathrm{C} 1}\) and the total heat generated by the die. This equation applies for any path, i., i, e.
\[
\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{C}_{1}}+\mathrm{k}_{\mathrm{i}} \boldsymbol{\theta}_{\mathrm{J} \mathrm{C}_{\mathbf{i}}} \mathrm{P}_{\mathrm{D}}
\]

Experimental results are presented in Table 2 which establish that \(\mathrm{k}_{\mathrm{i}} \theta_{\mathrm{J}_{\mathrm{i}}}\) is a constant, the magnitude of which is determined by the heat path chosen.
In our notation, \(\mathrm{k}_{4} \theta_{\mathrm{JC}_{4}}\) is the thermal resistance of the path determined by measuring the temperature of pin 4 at the point of intersection with the case body. Further data are presented in Table 3 for a copper tab package where the pad on which the die is mounted extends to the outside of the package. The values of \(k_{5} \theta_{\mathrm{J}} \mathrm{c}_{5}\) remain constant over a large change in environment. When \(i=5\), the heat path is from the die through the heat tab to the intersection with the case surface.
Figure 3 shows the outline of the frame in the 16 pin isolated pad package which is designated the "A" package. The "B" package or tab package frame outline is also shown.

\section*{Measurement of \(\mathbf{k}_{i} \boldsymbol{\theta} \boldsymbol{c}_{i}\)}

Although the derived equations indicate that \(\mathrm{k}_{\mathrm{i}} \theta_{\mathrm{J}_{\mathrm{i}}}\) are determined by two temperature measurements at one power level, the values are more accurately determined from temperature versus power plots.

TABLE 1
COMPARISON OF CALCULATED AND EXPERIMENTAL VALUES
OF [ \(\left.\theta_{\mathrm{J}}\right] \mathrm{T}_{\mathrm{C}_{1}}=\mathrm{T}_{\mathrm{A}}\)
(All measurements in \({ }^{\circ} \mathrm{C} / \mathrm{W}\) )
\begin{tabular}{lccc}
\multicolumn{1}{c}{ Package } & Frame & & {\(\left[\theta_{j c}\right] T_{c_{i}}=T_{A}\)} \\
\multicolumn{1}{c}{ Type } & Material & Experimental & Calculated \\
\begin{tabular}{l}
16 pin, isolated \\
pad, Epoxy I
\end{tabular} & copper & \(41 \pm 3\) & 43 \\
\begin{tabular}{l}
16 pin, isolated \\
pad, Epoxy I
\end{tabular} & Kovar & \(100 \pm 4\) & 93 \\
16 Pin Tab & copper & \(8.6 \pm .7\) & 8.5
\end{tabular}

\section*{TABLE 2}

\section*{THERMAL RESISTANCE VALUES—ISOLATED PAD—EPOXY PACKAGE}

\section*{(All measurements in \({ }^{\circ} \mathrm{C} / \mathrm{W}\) )}
\begin{tabular}{|c|c|c|c|c|c|c|}
\hline Device & Condition of Measurement & \(\theta_{\text {J }}\) & \(k_{4} \theta_{C_{4} A}\) & \(\mathrm{k}_{1} \theta_{\text {cla }}\) & \(\mathrm{k}_{1} \theta_{\mathrm{c}_{1}}\) & \(\mathrm{k}_{4} \theta_{\mathrm{f}}^{4}\) \\
\hline ULN-2003A 16-Pin Copper Frame. "A" Package & 1 ft . \({ }^{3}\) still air, socket mount & 84.7 & 39.1 & 48.1 & 36.6 & 45.6 \\
\hline ULN-2003A 16-Pin Copper Frame. "A" Package & Oven \#1 60 CFM, pin connectors & 60.0 & 17.0 & 25.2 & 34.8 & 42.3 \\
\hline ULN-2003A 16-Pin Copper Frame. "A" Package & AAVID E type 5010 heat sink Oven \#1 60 CFM & 50.4 & 11.4 & 15.2 & 35.2 & 39 \\
\hline \begin{tabular}{l}
ULN-2003A \\
16-Pin Copper \\
Frame. "A" \\
Package
\end{tabular} & Fluorocarbon Bath, pin connectors & 41.3 & 3.3 & 2.9 & 38.4 & 38 \\
\hline
\end{tabular}

"A" PACKAGE

"B" PACKAGE

Figure 3
Plastic Package Frame Geometry
If one considers any one path, \(i\), in the model, that path is described by:
\[
\mathrm{T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{A}}=\mathrm{q}_{\mathrm{i}}\left(\theta_{\mathrm{JC}_{\mathrm{i}}}+\theta_{\mathrm{C}_{\mathrm{i}} \mathrm{~A}}\right)
\]

Here again if \(k_{i}\) is the fraction of the total heat \(\left(P_{D}\right)\) which traverses path \(i\) then the previous equation can be written
\[
\mathrm{T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{A}}=\mathrm{k}_{\mathrm{i}} \mathrm{P}_{\mathrm{D}}\left(\theta_{\mathrm{JC}_{\mathrm{i}}}+\theta_{\mathrm{C}_{\mathrm{i}} \mathrm{~A}}\right)
\]
or rearranging terms
\[
\left(T_{J}-T_{A}\right) / P_{D}=k_{i} \theta_{\mathrm{JC}_{i}}+k_{i} \theta_{\mathrm{C}_{\mathrm{i}} \mathrm{~A}}
\]

TABLE 3

\section*{THERMAL RESISTANCE VALUES-TAB PAD-EPOXY PACKAGE}
(All measurements in \({ }^{\circ} \mathrm{C} / \mathrm{W}\) )
\begin{tabular}{|c|c|c|c|c|}
\hline Device & Condition of Measurement & \(\theta_{\text {JA }}\) & \(\mathrm{K}_{5} \theta_{\text {c5 }} \mathrm{A}\) & \(\mathrm{K}_{5} \mathrm{~J}_{\text {c5 }}\) \\
\hline Test Chip "B" Package & oven \#1, \(\mathrm{T}_{\mathrm{A}}=50^{\circ}\), 60 CFM & 32.8 & 25.0 & 7.8 \\
\hline ULN-2068 "B" Package & \[
\text { oven \#1, } \mathrm{T}_{\mathrm{A}}=50^{\circ},
\]
\[
60 \text { CFM }
\] & 34.9 & 26.4 & 8.5 \\
\hline ULN-2068 "B" Package & Socket mount, FC-40 Bath & 23.2 & 13.5 & 9.7 \\
\hline ULN-2068 "B" Package & Socket mounted on board, FC-40 Bath & 26.8 & 17.4 & 9.4 \\
\hline Test Die "B" Package & oven \#1, soldered on test board, 60 CFM & 31.2 & 22.8 & 8.4 \\
\hline Test Die "B" Package & oven \#1, soldered in test board w/Staver heat sink & 22.3 & 14.2 & 8.1 \\
\hline
\end{tabular}

By definition \(\left(T_{J}-T_{A}\right) / P_{D}=\theta_{J A}\), therefore by substitution and rearrangement
\[
\mathbf{k}_{\mathrm{i}} \theta_{\mathrm{JC}}^{\mathrm{i}}, 0 \theta_{\mathrm{JA}}-\mathrm{k}_{\mathrm{i}} \theta_{\mathrm{C}_{\mathrm{i}} \mathrm{~A}}
\]
where experimentally \(\theta_{J A}\) is the slope of a plot of \(T_{J}\) versus \(P_{D}\) and \(K_{i} \theta_{c_{i} A}\) is the slope of the plot of \(T_{C_{i}}\), versus \(P_{D}\). Figures 4,5 , and 6 are representative of the experimental plots for evaluation of \(k_{i} \theta_{J C_{i}}\).


Figure 4


Figure 5


Figure 6

\section*{\(T_{c_{i}}\) Measurement}

The numerical values of \(\mathrm{k}_{\mathrm{i}} \theta_{\mathrm{JC}_{\mathrm{i}}}\) which we have shown experimentally to be constant over a large variation in environmental conditions are functions of the measuring system for determining the case or leg temperature, \(\mathrm{T}_{\mathrm{C}_{\mathrm{i}}}\). This can be shown by considering heat path 1 in the Model shown in Figure 2. In this case \(\mathrm{q}_{1}=\left(\mathrm{T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{A}}\right) /\left(\theta_{\mathrm{JC}_{1}}+\theta_{\mathrm{C}_{1} \mathrm{~A}}\right) \cdot \theta_{\mathrm{JC}_{1}}\) is defined as \(L_{1} / k_{p} A_{1}\) where \(A_{1}\) is determined by the die area. When a thermocouple is attached to the surface directly over the die it also functions as a heat sink. This changes the effective area \(A\) of the internal heat path and also changes the external thermal resistance, \(\theta_{\mathrm{C}_{1} \mathrm{~A}}\). The changes are functions of the thermocouple composition and size. The value of \(\theta_{\mathrm{JC}_{1}}\) is now determined by the effective area of contact of the thermocouple and its value remains constant when the attached thermocouple's size is held constant. \(k_{1},\left(=q_{1} / Q_{t}\right)\), also changes because \(q_{1}\) is determined by the sum of \(\theta_{\mathrm{JC}_{1}}\) and \(\boldsymbol{\theta}_{\mathrm{C}_{1} \mathrm{~A}}\). The term ( \(\mathrm{T}_{\mathrm{J}}\) \(T_{A}\) ) is essentially constant within experimental error because \(q_{1}\) is small compared to \(Q_{t}\) and the variations in \(\mathrm{q}_{1}\) do not measureably change the die temperature.
\(\theta_{\mathrm{C}_{1} \mathrm{~A}}\) decreases as the wire size of a copper-constantan thermocouple increases and it increases as the composition is changed from copper-constantan to iron constantan. The thermal conductivities of copper, iron, and constantan are respectively 0.9 , 0.16 , and \(0.054 \mathrm{cal} /{ }^{\circ} \mathrm{C}-\mathrm{cm}\).

Data in Table 4 confirm the direction and change in \(\mathrm{k}_{1} \theta_{\mathrm{JC}_{1}}\) with change in measuring system. Data were taken in the same oven ambient.

When the physical system for \(\mathrm{T}_{\mathrm{C}}\) measurement and the conditions for measurement are specified and held constant, values for \(\mathrm{k}_{1} \theta_{\mathrm{JC}}^{1}\) are constants.

\section*{\(T_{J}\) Measurement For \(k_{i} \theta_{j_{i}}\) Determination}

An accurate measurement of the value of \(k_{i} \theta_{\mathrm{J}_{\mathrm{i}}}\) requires a method of measuring the mean temperature of the die, \(\mathrm{T}_{\mathrm{J}}\). Techniques to make this measurement have been discussed elsewhere. (See Ref. 2, 3, 4) They involve measurement of a temperature sensitive parameter of an element on the die. The forward voltage drop across a diode measured at constant current is a commonly used parameter. One must observe caution when applying the cali-

TABLE 4
VARIATIONS IN \(\mathbf{k}_{\mathbf{i}} \boldsymbol{\theta}_{\mathbf{j c}}\), WITH MEASUREMENT SYSTEM
(All measurements in \({ }^{\circ} \mathrm{C} / \mathrm{W}\) )
\begin{tabular}{ll}
\multicolumn{1}{c}{\begin{tabular}{c} 
Condition of \\
Device
\end{tabular}} & \begin{tabular}{c} 
Measurement
\end{tabular} \\
Test device & \begin{tabular}{l}
\(.005 "\) Type "J" \\
thermocouple
\end{tabular} \\
Test device & \begin{tabular}{l}
.012 " Type "J" \\
thermocouple
\end{tabular} \\
& \begin{tabular}{l}
\(.005 "\) Type "T"
\end{tabular} \\
2125-Linear & \begin{tabular}{l} 
th Circuit \\
thermocouple
\end{tabular}
\end{tabular}
bration data for an element in an unpowered die to the measured values of that element when the die is powered. It is rather unique if a parasitic voltage or current from the powered portion of the die does not interact with the temperature measuring element. This interaction leads to an inaccurate indication of the true temperature.

A test chip with a number of temperature sensitive elements is valuable. Figure 7 is a photo micrograph of a test chip designed by personnel at the Sprague Electric Company to evaluate thermal resistance values for various packages as well as packagesurface interactions. The die contains 3 heat generators, and 6 primary temperature sensors, which are either diodes or special resistors. Parasitics normally interact differently with different elements because of location or structure variations. Agreement in the value of temperatures measured simultaneously for different elements on the chip normally indicates a correct measurement.


Figure 7

Figure 8 illustrates errors which can be introduced when making static steady state measurements of temperature during power application. Observe the plots of \(T_{j}\) (from \(V_{e b}\) calibration) versus \(P_{D}\) for three different diodes on the chip. Although the slopes of the plots after initial power agree within \(10 \%\), the initial portion of the curve indicates a negative ther-
\begin{tabular}{ccc}
\(\theta_{\mathrm{JA}}\) & \(k_{1} \theta_{\mathrm{c}_{1} \mathrm{~A}}\) & \(k_{1} \theta_{\mathrm{Cl}_{1}}\) \\
127.6 & 52.2 & 75.4 \\
123.5 & 31.5 & 92.0 \\
123.3 & 75.0 & 48.3
\end{tabular}
mal resistance and the offsets of the curves indicate a varying interaction at different power levels. Although calculation of thermal resistance by the slope method would introduce a similar error for all three diodes, the single power point method for calculating \(\mathrm{k}_{\mathrm{i}} \theta_{\mathrm{JC}_{\mathrm{i}}}\), where \(\mathrm{k}_{\mathrm{i}} \theta_{\mathrm{JC}_{\mathrm{i}}}=\left(\mathrm{T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{C}_{\mathrm{i}}}\right) / \mathrm{P}_{\mathrm{D}}\), would introduce considerable and different levels of error in the calculated values for each diode measurement.


Figure 8

For example, if temperature measurements were made at a power level of 0.22 Watts, one would calculate a value of \(44.6^{\circ} \mathrm{C} / \mathrm{W}\) for \(\mathrm{k}_{1} \theta_{\mathrm{JC}_{1}}\) using \(\mathrm{T}_{\mathrm{J}}\) from diode \(7-15.57 .1^{\circ} \mathrm{C} / \mathrm{W}\) using \(\mathrm{T}_{\mathrm{J}}\) from diode \(7-5\), and \(63.8^{\circ} \mathrm{C} / \mathrm{W}\) using \(\mathrm{T}_{\mathrm{J}}\) from diode \(7-6\). The true value which was verified by pulsed measurements was \(97^{\circ} \mathrm{C} / \mathrm{W}\).

To eliminate interactions between the powered portion of a circuit and the temperature sensing element during measurement, the circuit shown in Figure 9 was developed. This circuit was designed for thermal evaluation of packages in which the function could be a linear circuit, a digital circuit, or the standard test chip which has a number of different power sources and temperature sensing elements.


Figure 9

In operation, the circuit applies power at a measured level to the device under test for approximately one second, interrupts power for 40 microseconds, and continues this cycle throughout the test period. At the beginning of the 40 -microsecond power off interval, a 10 -microsecond delay allows circuit transients to decay before the diode current is activated. A 6-microsecond delay allows the current to settle before a sample and hold circuit
samples the diode voltage to determine the chip temperature. This sequence allows the package under test to come to thermal equilibrium with the environment which approaches that for continuous power input. The power down sequence and temperature measurement interval are short enough to insure that the actual temperature drop when power is removed is less than the sensitivity of the temperature sensitive element.

The case temperature measurements, \(\mathrm{T}_{\mathrm{C}_{\mathrm{i}}}\), can be made by thermocouple or by infra-red measurements. \({ }^{4}\) In theory the infra-red measurements would be preferred since a conductive contact is not made to the surface which is to be measured. In practice a number of difficulties with I.R. measurements are encountered. The emissivity of the surface to be measured must be controlled to give accurate measurements. This normally requires painting the surface with a 'proprietary' film. When the emissivity is mastered, twa larger difficulties must be overcome; a) physically placing the infra-red measuring instrument into the system to view a package surface when the unit may be buried in a maze of printed wiring boards and circuitry and \(b\) ) the cost of available instrumentation.

The thermocouple technique to measure case temperature is a practical and reliable method when the composition of the thermocouples, its physical size, its location on the package, and the method of its attachment are defined. The method of measure-
ment can be standardized and provides an accurate, inexpensive method for the applications engineer or the reliability engineer to determine a reference temperature to which the temperature rise across the package path, \(\left(\mathrm{k}_{\mathrm{i}} \theta_{\mathrm{JC}_{\mathrm{i}}}\right) \mathrm{P}_{\mathrm{D}}\), can be applied in order to determine a true \(\mathrm{T}_{\mathrm{J}}\).

\section*{REFERENCES}
1. S. Glasstone, Textbook of Physical Chemistry, 2nd Edition, D. Van Nostrand Co. Inc., New York, 1946
2. P. E. Roughan, Thermal Resistance of Integrated Circuit Packages, Technical Paper TP727, Sprague Electric Co., 1972
3. F. R. Dewey and P. R. Emerald, Computing IC Temperature Rise, Machine Design, pp 98-101, June 1977
4. C. A. Lidback, Scanning I. R. Microscopy Techniques for Semiconductor Thermal Analysis. 17th Annual Proceedings Reliability Physics 1979 IEEE Catalog No. 79CH1425-8 Phy.

\section*{PLASTIC DIP SPRAGUE PACKAGE DESIGNATOR A, B, OR M}

\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline \(N\) & \begin{tabular}{l}
Leads \\
Pkg. Designator
\end{tabular} & \[
\begin{aligned}
& 8 \\
& B
\end{aligned}
\] & \[
\begin{aligned}
& 8 \\
& M
\end{aligned}
\] & \[
\begin{gathered}
14 \\
\mathrm{~A}
\end{gathered}
\] & \[
\begin{gathered}
16 \\
\text { A }
\end{gathered}
\] & \[
\begin{gathered}
16 \\
B
\end{gathered}
\] & \[
\begin{gathered}
18 \\
\text { A }
\end{gathered}
\] \\
\hline D & Body Length & 0.360/0.390 & 0.360/0.390 & 0.735/0.785 & 0.735/0.785 & 0.735/0/785 & 0.885/0.915 \\
\hline \(\mathrm{E}_{1}\) & Body Width & 0.240/0.260 & 0.240/0.260 & 0.240/0.260 & 0.240/0.260 & 0.240/0.260 & 0.240/0.260 \\
\hline \(\mathrm{e}_{\text {A }}\) & Row Spacing & 0.300 BSC & 0.300 BSC & 0.300 BSC & 0.300 BSC & 0.300 BSC & 0.300 BSC \\
\hline S & Lead CL to End & 0.040 REF & 0.040 REF & 0.075 REF & 0.025 REF & 0.025 REF & 0.050 REF \\
\hline Notes & (Leads Affected) & \[
\begin{aligned}
& 1(1,4,5,8) \\
& 2(2,3,6,7)
\end{aligned}
\] & \(1(1,4,5,8)\) & - & \(1(1,8,9,16)\) & \[
\begin{aligned}
& 1(1,8,9,16) \\
& 2(4,5,12,13)
\end{aligned}
\] & - \\
\hline
\end{tabular}
\begin{tabular}{|l|l|c|c|c|c|c|}
\hline N & Leads & 20 & 22 & 22 & 28 & 40 \\
& Pkg. Designator & A & A & \multicolumn{1}{c|}{B} & \multicolumn{1}{c|}{A} & A \\
\hline D & Body Length & \(0.990 / 1.040\) & \(1.050 / 1.120\) & \(1.050 / 1.120\) & \(1.380 / 1.460\) & \(1.980 / 2.060\) \\
\(\mathrm{E}_{1}\) & Body Width & \(0.240 / 0.260\) & \(0.300 / 0.390\) & \(0.300 / 0.390\) & \(0.480 / 0.560\) & \(0.480 / 0.560\) \\
\(\mathrm{e}_{\mathrm{A}}\) & Row Spacing & 0.300 BSC & 0.400 BSC & 0.400 BSC & 0.600 BSC & 0.600 BSC \\
S & Lead CL to End & 0.060 REF & 0.050 REF & 0.050 REF & 0.075 REF & 0.075 REF \\
\hline Notes & (Leads Affected) & - & - & \(2(5,6,17,18)\) & - & - \\
& & - & - & - & - \\
\hline
\end{tabular}

\section*{NOTES:}
1. Leads \(1, N / 2,(N / 2)+1\), and \(N\) may be half-leads at vendor's option.
2. Webbed lead frame. Leads indicated are internally one piece.
A. Dimensions shown as _____ are Min./Max.
B. Lead thickness is measured at seating plane or below.
C. Lead spacing tolerance is non-cumulative.
D. Exact body and lead configuration at vendor's option within limits shown.
E. Leads missing from their designated positions shall also be counted when numbering leads.
F. Lead gauge plane is \(0.030^{\prime \prime}\) max. below seating plane.

\section*{PLASTIC DIP \\ SPRAGUE PACKAGE DESIGNATOR A, B, OR M}

Dimensions in Millimeters
(Based on \(1^{\prime \prime}=25.40 \mathrm{~mm}\) )

\begin{tabular}{|l|l|l|c|c|c|c|c|}
\hline N & Leads & 8 & 8 & 14 & 16 & 16 & 18 \\
& Pkg. Designator & \multicolumn{1}{|c|}{B} & M & \multicolumn{1}{c|}{A} & \multicolumn{1}{c|}{A} & B & A \\
\hline D & Body Length & \(9.14 / 9.91\) & \(9.14 / 9.91\) & \(18.67 / 19.93\) & \(18.67 / 19.93\) & \(18.67 / 19.93\) & \(22.48 / 23.24\) \\
\(\mathrm{E}_{1}\) & Body Width & \(6.10 / 6.60\) & \(6.10 / 6.60\) & \(6.10 / 6.60\) & \(6.10 / 6.60\) & \(6.10 / 6.60\) & \(6.10 / 6.60\) \\
\(\mathrm{e}_{\mathrm{A}}\) & Row Spacing & 7.62 BSC & 7.62 BSC & 7.62 BSC & 7.62 BSC & 7.62 BSC & 7.62 BSC \\
S & Lead CL to End & 1.02 REF & 1.02 REF & 1.90 REF & 0.64 REF & 0.64 REF & 1.27 REF \\
\hline Notes & (Leads Affected) & \(1(1,4,5,8)\) & \(1(1,4,5,8)\) & - & \(1(1,8,9,16)\) & \(1(1,8,9,16)\) & - \\
& & \(2(2,3,6,7)\) & - & - & - & \(2(4,5,12,13)\) & - \\
\hline
\end{tabular}
\begin{tabular}{|l|l|c|c|c|c|c|}
\hline N & Leads & 20 & 22 & \multicolumn{1}{c|}{22} & 28 & 40 \\
& Pkg. Designator & \multicolumn{1}{c|}{A} & \multicolumn{1}{c|}{A} & \multicolumn{1}{c|}{B} & A & A \\
\hline D & Body Length & \(25.15 / 26.42\) & \(26.67 / 28.45\) & \(26.67 / 28.45\) & \(35.05 / 37.08\) & \(50.29 / 52.32\) \\
\(\mathrm{E}_{1}\) & Body Width & \(6.10 / 6.60\) & \(7.62 / 9.91\) & \(7.62 / 9.91\) & \(12.19 / 14.22\) & \(12.19 / 14.22\) \\
\(\mathrm{e}_{\mathrm{A}}\) & Row Spacing & 7.62 BSC & 10.16 BSC & 10.16 BSC & 15.24 BSC & 15.24 BSC \\
S & Lead CL to End & 1.52 REF & 1.27 REF & 1.27 REF & 1.90 REF & 1.90 REF \\
\hline Notes & (Leads Affected) & - & - & \(2(5,6,17,18)\) & - & - \\
& & - & - & - & - \\
\hline
\end{tabular}

NOTES:
1. Leads \(1, N / 2,(N / 2)+1\), and \(N\) may be half-leads at vendor's option.
2. Webbed lead frame. Leads indicated are internally one piece.
A. Dimensions shown as __-__are Min./Max.
B. Lead thickness is measured at seating plane or below.
C. Lead spacing tolerance is non-cumulative.
D. Exact body and lead configuration at vendor's option within limits shown.
E. Leads missing from their designated positions shall also be counted when numbering leads.
F. Lead gauge plane is 7.62 mm max. below seating plane.

\section*{CERAMIC LEADLESS CHIP CARRIER}

\section*{SPRAGUE PACKAGE DESIGNATOR EK OR EL}

\section*{Dimensions in Inches}

\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline N & \begin{tabular}{l}
Leads \\
Pkg. Designator
\end{tabular} & \[
\begin{aligned}
& 18 \\
& \text { EL }
\end{aligned}
\] & \[
\begin{aligned}
& \hline 20 \\
& \text { EK } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& 24 \\
& \text { EK }
\end{aligned}
\] & \[
\begin{aligned}
& 28 \\
& \text { EK }
\end{aligned}
\] & \[
\begin{aligned}
& \hline 32 \\
& \mathrm{EL} \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \hline 44 \\
& \text { EK }
\end{aligned}
\] \\
\hline \(\mathrm{N}_{0}\) & Leads per Side & 4 & 5 & 6 & 7 & 7 & 11 \\
\hline \(\mathrm{N}_{\mathrm{E}}\) & Leads per Side & 5 & 5 & 6 & 7 & 9 & 11 \\
\hline D & Overall Length & 0.280/0.290 & 0.342/0.358 & 0.395/0.410 & 0.442/0.460 & 0.442/0.458 & 0.640/0.662 \\
\hline \(\mathrm{D}_{5}\) & Contact Spacing & 0.185 REF & 0.250 REF & 0.300 REF & 0.350 REF & 0.350 REF & 0.550 REF \\
\hline E & Overall Width & 0.345/0.365 & 0.342/0.358 & 0.395/0.410 & 0.442/0.460 & 0.540/0.560 & 0.640/0.662 \\
\hline \(\mathrm{E}_{5}\) & Contact Spacing & 0.250 REF & 0.250 REF & 0.300 REF & 0.350 REF & 0.450 REF & 0.550 REF \\
\hline \multicolumn{2}{|l|}{M38510F Case Outline} & C-9 & C-2 & C-3 & C-4 & C-12 & C-5 \\
\hline
\end{tabular}

NOTE: Index is cent reed on D side. Corner shape (square, notch, radius) optional.
A. Dimensions shown as --/_-are Min./Max.
B. Lead thickness is measured at seating plane or below.
C. Lead spacing tolerance is non-cumulative.
D. Exact body and lead configuration at vendor's option within limits shown.
E. Leads missing from their designated positions shall also be counted when numbering leads.
F. Lead gauge plane is \(0.030^{\prime \prime}\) max. below seating plane.

\section*{CERAMIC LEADLESS CHIP CARRIER SPRAGUE PACKAGE DESIGNATOR EK OR EL}

\section*{Dimensions in Millimeters}
(Based on \(1^{\prime \prime}=25.40 \mathrm{~mm}\) )


Dwg. No. A-14,157
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline N & \begin{tabular}{l}
Leads \\
Pkg. Designator
\end{tabular} & \[
\begin{aligned}
& 18 \\
& E L
\end{aligned}
\] & \[
\begin{aligned}
& 20 \\
& \text { EK }
\end{aligned}
\] & \[
\begin{aligned}
& 24 \\
& E K
\end{aligned}
\] & \[
\begin{aligned}
& 28 \\
& \text { EK }
\end{aligned}
\] & \[
\begin{aligned}
& 32 \\
& \mathrm{EL}
\end{aligned}
\] & \[
\begin{aligned}
& 44 \\
& \mathrm{EK}
\end{aligned}
\] \\
\hline \(\mathrm{N}_{0}\) & & 4 & 5 & 6 & 7 & 7 & 11 \\
\hline \(\mathrm{N}_{\mathrm{E}}\) & & 5 & 5 & 6 & 7 & 9 & 11 \\
\hline D & Overall Length & 7.11/7.37 & 8.69/9.09 & 10.03/10.41 & 11.23/11.68 & 11.23/11.63 & 16.26/16.81 \\
\hline \(\mathrm{D}_{5}\) & Contact Spacing & 4.70 REF & 6.35 REF & 7.62 REF & 8.89 REF & 8.90 REF & 13.97 REF \\
\hline E & Overall Width & 8.76/9.27 & 8.69/9.09 & 10.03/10.41 & 11.23/11.68 & 13.72/14.22 & 16.26/16.81 \\
\hline \(\mathrm{E}_{5}\) & Contact Spacing & 6.35 REF & 6.35 REF & 7.62 REF & 8.89 REF & 11.43 REF & 13.97 REF \\
\hline \multicolumn{2}{|l|}{M38510F Case Outline} & C-9 & C-2 & C-3 & C-4 & C-12 & C-5 \\
\hline
\end{tabular}

NOTE: Index is centered on D side. Corner shape (square, notch, radius) optional.
A. Dimensions shown as _—_-_are Min./Max.
B. Lead thickness is measured at seating plane or below.
C. Lead spacing tolerance is non-cumulative.
D. Exact body and lead configuration at vendor's option within limits shown.
E. Leads missing from their designated positions shall also be counted when numbering leads.
F. Lead gauge plane is 7.62 mm max. below seating plane.

\section*{PLASTIC LEADED CHIP CARRIER}

\section*{SPRAGUE PACKAGE DESIGNATOR EP}

\section*{Dimensions in Inches}

\begin{tabular}{|c|c|c|c|c|c|}
\hline \(N\) & \begin{tabular}{l}
Leads \\
Pkg. Designator
\end{tabular} & \[
\begin{aligned}
& 20 \\
& E P
\end{aligned}
\] & \[
\begin{aligned}
& 24 \\
& E P
\end{aligned}
\] & \[
\begin{aligned}
& 28 \\
& E P
\end{aligned}
\] & \[
\begin{aligned}
& 44 \\
& E P
\end{aligned}
\] \\
\hline \(\mathrm{N}_{0}\) & Leads per Side & 5 & 6 & 7 & 11 \\
\hline \(\mathrm{N}_{\mathrm{E}}\) & Leads per Side & 5 & 6 & 7 & 11 \\
\hline D & Overall Length & 0.385/0.395 & 0.370/0.410 & 0.470/0.510 & 0.670/0.710 \\
\hline \(\mathrm{D}_{1}\) & Row Spacing & 0.290/0.330 & 0.332 REF & 0.390/0.430 & 0.590/0.630 \\
\hline \(\mathrm{D}_{2}\) & Body Length & 0.350/0.356 & 0.360/0.380 & 0.440/0.460 & 0.640/0.660 \\
\hline E & Overall Width & 0.385/0.395 & 0.370/0.410 & 0.470/0.510 & 0.670/0.710 \\
\hline \(\mathrm{E}_{1}\) & Row Spacing & 0.290/0.330 & 0.332 REF & 0.390/0.430 & 0.590/0.630 \\
\hline \(\mathrm{E}_{2}\) & Body Width & 0.350/0.356 & 0.360/0.380 & 0.440/0.460 & 0.640/0.660 \\
\hline \multicolumn{2}{|l|}{JEDEC Designation} & M0-047AA & MS-006AA & MS-007AA & MS-007AB \\
\hline
\end{tabular}
\(N O^{T} E\) : Index is centered on " \(D\) " side.
A. Dimensions shown as ___-_are Min./Max.
B. Lead thickness is measured at seating plane or below.
C. Lead spacing tolerance is non-cumulative.
D. Exact body and lead configuration at vendor's option within limits shown.
E. Leads missing from their designated positions shall also be counted when numbering leads.
F. Lead gauge plane is \(0.030^{\prime \prime}\) max. below seating plane.

\section*{PLASTIC LEADED CHIP CARRIER}

SPRAGUE PACKAGE DESIGNATOR EP

\section*{Dimensions in Millimeters}
(Based on \(1^{\prime \prime}=25.40 \mathrm{~mm}\) )

\begin{tabular}{|l|l|c|c|c|c|}
\hline\(N\) & \begin{tabular}{l} 
Leads \\
Pkg. Designator
\end{tabular} & \begin{tabular}{c}
20 \\
\(E P\)
\end{tabular} & 24 & 28 & EP
\end{tabular}

NOTE: Index is centered on " \(D\) " side.
A. Dimensions shown as _—/__are Min./Max.
B. Lead thickness is measured at seating plane or below.
C. Lead spacing tolerance is non-cumulative.
D. Exact body and lead configuration at vendor's option within limits shown.
E. Leads missing from their designated positions shall also be counted when numbering leads.
F. Lead gauge plane is 7.62 mm max. below seating plane.

\section*{HERMETIC DIP}

SPRAGUE PACKAGE DESIGNATOR H

\section*{Dimensions in Inches}

\begin{tabular}{|l|l|c|c|c|c|c|}
\hline N & Leads & 8 & 14 & 16 & 18 & 22 \\
& Pkg. Designator & H & H & H & H & H \\
\hline D & Body Length & 0.528 Max. & 0.785 Max. & 0.840 Max. & 0.960 Max. & 1.260 Max. \\
E & Body Width & \(0.220 / 0.310\) & \(0.220 / 0.310\) & \(0.220 / 0.310\) & \(0.220 / 0.310\) & \(0.350 / 0.390\) \\
\(\mathrm{E}_{1}\) & Row Spacing & \(0.290 / 0.320\) & \(0.290 / 0.320\) & \(0.290 / 0.320\) & \(0.290 / 0.320\) & \(0.390 / 0.420\) \\
\hline Notes & (Leads Affected) & - & - & \((1,8,9,16)\) & - & - \\
\hline \multicolumn{2}{|r|}{ M38510F Case Outline } & - & D-1 Configuration 3 & D-2 Configuration 3 & D-6 Configuration 3 & D-7 Configuration 3 \\
\hline
\end{tabular}

NOTE: Leads \(1, N / 2,(N / 2)+1\), and \(N\) may be half-leads at vendor's option.
A. Dimensions shown as ___-_are Min./Max.
B. Lead thickness is measured at seating plane or below.
C. Lead spacing tolerance is non-cumulative.
D. Exact body and lead configuration at vendor's option within limits shown.
E. Leads missing from their designated positions shall also be counted when numbering leads.
F. Lead gauge plane is \(0.030^{\prime \prime}\) max. below seating plane.

\section*{HERMETIC DIP \\ SPRAGUE PACKAGE DESIGNATOR H}

\section*{Dimensions in Millimeters}
(Based on \(1^{\prime \prime}=25.40 \mathrm{~mm}\) ).

\begin{tabular}{|l|l|c|c|c|c|c|}
\hline N & Leads & 8 & 14 & 16 & 18 & H
\end{tabular}

NOTE: Leads \(1, N / 2,(N / 2)+1\), and \(N\) may be half-leads at vendor's option.
A. Dimensions shown as __/__are Min./Max.
B. Lead thickness is measured at seating plane or below.
C. Lead spacing tolerance is non-cumulative.
D. Exact body and lead configuration at vendor's option within limits shown.
E. Leads missing from their designated positions shall also be counted when numbering leads.
F. Lead gauge plane is 7.62 mm max. below seating plane.

\section*{PLASTIC SOIC}

\section*{SPRAGUE PACKAGE DESIGNATOR L, LB, OR LW}

Dimensions in Inches
(Based on \(1 \mathrm{~mm}=0.03937^{\prime \prime}\) )


Dwg. No. A-13,648 IN
\begin{tabular}{|l|l|c|c|c|c|c|}
\hline N & Leads & 8 & 14 & 16 & 16 & LW
\end{tabular}
\begin{tabular}{|l|l|l|c|}
\hline N & \begin{tabular}{l} 
Leads \\
Pkg. Designator
\end{tabular} & \multicolumn{1}{|c|}{ LB } & 20 \\
\hline A & Seated Height & \(0.0926 / 0.1043\) & \(0.0926 / 0.1043\) \\
C & Lead Thickness & \(0.0091 / 0.0125\) & \(0.0091 / 0.0125\) \\
D & Body Length & \(0.4961 / 0.5118\) & \(0.4961 / 0.5118\) \\
E & Body Width & \(0.2914 / 0.2992\) & \(0.2914 / 0.2992\) \\
H & Overall Width & \(0.394 / 0.419\) & \(0.394 / 0.419\) \\
\hline \multicolumn{2}{|r|}{ Notes } & (Leads Affected) & \((4-7,14-17)\) \\
\hline \multicolumn{2}{|r|}{ JEDEC Designation } & MS-013AC & - \\
\hline
\end{tabular}
A. Dimensions shown as ___-_are Min./Max.
B. Lead thickness is measured at seating plane or below.
C. Lead spacing tolerance is non-cumulative.
D. Exact body and lead configuration at vendor's option within limits shown.
E. Leads missing from their designated positions shall also be counted when numbering leads.
F. Lead gauge plane is \(0.030^{\prime \prime}\) max. below seating plane.

NOTE: Webbed lead frame. Leads indicated are internally one piece.

\section*{PLASTIC SOIC \\ SPRAGUE PACKAGE DESIGNATOR L, LB, OR LW}

Dimensions in Millimeters


Dwg. No. A-13,648 MM
\(\left.\begin{array}{|c|l|c|c|c|c|c|}\hline \text { N } & \text { Leads } & 8 & 14 & 16 & 16 & \text { LW }\end{array}\right]\) LW
\begin{tabular}{|l|l|l|l|}
\hline N & \begin{tabular}{l} 
Leads \\
Pkg. Designator
\end{tabular} & \multicolumn{1}{l|}{ LB } & \multicolumn{1}{l|}{ LW } \\
\hline A & Seated Height & \(2.35 / 2.65\) & \(2.35 / 2.65\) \\
C & Lead Thickness & \(0.23 / 0.32\) & \(0.23 / 0.32\) \\
D & Body Length & \(12.60 / 13.00\) & \(12.60 / 13.00\) \\
E & Body Width & \(7.40 / 7.60\) & \(7.40 / 7.60\) \\
H & Overall Width & \(10.0 / 10.65\) & \(10.0 / 10.65\) \\
\hline \multicolumn{4}{|l|}{ Notes } \\
\hline \multicolumn{2}{|l|}{ JEDEC Designation } & Leads Affected) & \((4-7,14-17)\) \\
\hline
\end{tabular}

NOTE: Webbed lead frame. Leads indicated are internally one piece.
A. Dimensions shown as _-_-_are Min./Max.
B. Lead thickness is measured at seating plane or below.
C. Lead spacing tolerance is non-cumulative.
D. Exact body and lead configuration at vendor's option within limits shown.
E. Leads missing from their designated positions shall also be counted when numbering leads.
F. Lead gauge plane is 7.62 mm max. below seating plane.

\section*{HERMETIC CerDIP}

\section*{SPRAGUE PACKAGE DESIGNATOR R}

\section*{Dimensions in Inches}


Dwg. No. A-13,650 IN
\begin{tabular}{|c|c|c|c|c|c|}
\hline \(N\) & Leads Pkg. Designation & \[
\begin{gathered}
14 \\
R
\end{gathered}
\] & \[
\begin{gathered}
16 \\
R
\end{gathered}
\] & \[
\begin{gathered}
18 \\
R
\end{gathered}
\] & \[
\begin{gathered}
22 \\
R
\end{gathered}
\] \\
\hline D & Body Length & 0.785 Max. & 0.840 Max. & 0.960 Max. & 1.260 Max. \\
\hline \(\mathrm{E}_{1}\) & Body Width & 0.220/0.310 & 0.220/0.310 & 0.220/0.310 & 0.350/0.390 \\
\hline \(\mathrm{e}_{\text {A }}\) & Row Spacing & 0.300 BSC & 0.300 BSC & 0.300 BSC & 0.400 BSC \\
\hline S & Lead CL to End & 0.075 Ref. & 0.025 Ref. & 0.050 Ref. & 0.025 Ref. \\
\hline Notes & (Leads Affected) & - & (1, 8, 9, 16) & - & - \\
\hline \multicolumn{2}{|l|}{M38510F Case Outline} & D-1 Configuration 1 & D-2 Configuration 1 & D-6 Configuration 1 & D-7 Configuration \\
\hline
\end{tabular}

NOTE: Leads \(1, \mathrm{~N} / 2,(\mathrm{~N} / 2)+1\), and N may be half-leads at vendor's option.
A. Dimensions shown as ——___are Min./Max.
B. Lead thickness is measured at seating plane or below.
C. Lead spacing tolerance is non-cumulative.
D. Exact body and lead configuration at vendor's option within limits shown.
E. Leads missing from their designated positions shall also be counted when numbering leads.
F. Lead gauge plane is \(0.030^{\prime \prime}\) max. below seating plane.

\section*{HERMETIC CERDIP}

\section*{SPRAGUE PACKAGE DESIGNATOR R}

Dimensions in Millimeters
(Based on \(1^{\prime \prime}=25.40 \mathrm{~mm}\) )


Dwg. No. A-13,650 MM
\begin{tabular}{|l|l|c|c|c|c|}
\hline N & Leads & 14 & 16 & 18 & 22 \\
& Pkg. Designation & R & R & R & R \\
\hline D & Body Length & 19.94 Max. & 21.34 Max. & 24.38 Max. & 32.00 Max. \\
\(\mathrm{E}_{1}\) & Body Width & \(5.59 / 7.87\) & \(5.59 / 7.87\) & \(5.59 / 7.87\) & \(8.89 / 9.91\) \\
\(\mathrm{e}_{\mathrm{A}}\) & Row Spacing & 7.62 BSC & 7.62 BSC & 7.62 BSC & 10.16 BSC \\
S & Lead CL to End & 1.91 REF & 0.64 REF & 1.27 REF & 1.27 REF \\
\hline Notes & (Leads Affected) & - & \((1,8,9,16)\) & - & - \\
\hline \multicolumn{2}{|r|}{ M38510F Case Outline } & D-1 Configuration 1 & D-2 Configuration 1 & D-6 Configuration 1 & D-7 Configuration 1 \\
\hline
\end{tabular}

NOTE: Leads \(1, N / 2,(N / 2)+1\), and \(N\) may be half-leads at vendor's option.
A. Dimensions shown as __/__are Min./Max.
B. Lead thickness is measured at seating plane or below.
C. Lead spacing tolerance is non-cumulative.
D. Exact body and lead configuration at vendor's option within limits shown.
E. Leads missing from their designated positions shall.also be counted when numbering leads.
F. Lead gauge plane is 7.62 mm max. below seating plane.

\section*{PLASTIC SIP}

\section*{SPRAGUE PACKAGE DESIGNATOR W}

Dimensions in Inches


Dwg. No. A-13,652 IN
A. Dimensions shown as __-__are Min./Max.
B. Lead thickness is measured at seating plane or below.
C. Lead spacing tolerance is non-cumulative.
D. Exact body and lead configuration at vendor's option within limits shown.
E. Leads missing from their designated positions shall also be counted when numbering leads.
F. Lead gauge plane is \(0.030^{\prime \prime}\) max. below seating plane.

\section*{PLASTIC SIP}

\section*{SPRAGUE PACKAGE DESIGNATOR W}

Dimensions in Millimeters
(Based on \(1^{\prime \prime}=25.40 \mathrm{~mm}\) )


Dwg. No. A-13,652 MM
A. Dimensions shown as __-_ are Min./Max.
B. Lead thickness is measured at seating plane or below.
C. Lead spacing tolerance is non-cumulative.
D. Exact body and lead configuration at vendor's option within limits shown.
E. Leads missing from their designated positions shall also be counted when numbering leads.
F. Lead gauge plane is 7.62 mm max. below seating plane.

\section*{PLASTIC SIP}

\section*{SPRAGUE PACKAGE DESIGNATOR Z, ZH OR ZV}

\section*{Dimensions in Inches}

DESIGNATOR Z
(JEDEC Designation TO-220AB)


DESIGNATOR ZH
PACKAGE Z
(Except as Shown)


Dwg. No. A-13,655 in

DESIGNATOR ZV
PACKAGE Z
(Except as Shown)


Dwg. No. A-13,656 IN
A. Dimensions shown as _______are Min./Max.
B. Lead thickness is measured at seating plane or below.
C. Lead spacing tolerance is non-cumulative.
D. Exact body and lead configuration at vendor's option within limits shown.
E. Leads missing from their designated positions shall also be counted when numbering leads.
F. Lead gauge plane is \(0.030^{\prime \prime}\) max. below seating plane.

\section*{PLASTIC SIP}

\section*{SPRAGUE PACKAGE DESIGNATOR Z, ZH OR ZV}

Dimensions in Millimeters
(Based on \(1^{\prime \prime}=25.40 \mathrm{~mm}\) )

DESIGNATOR Z
(JEDEC Designation TO-220AB)

DESIGNATOR ZH PACKAGE Z
(Except as Shown)


Dwg. No. A-13,655 MM

DESIGNATOR ZV
PACKAGE Z
(Except as Shown)


Dwg. No. A-13,656 MM
A. Dimensions shown as ___-_are Min./Max.
B. Lead thickness is measured at seating plane or below.
C. Lead spacing tolerance is non-cumulative.
D. Exact body and lead configuration at vendor's option within limits shown.
E. Leads missing from their designated positions shall also be counted when numbering leads.
F. Lead gauge plane is 7.62 mm max. below seating plane.

In the construction of the components described, the full intent of the specification will be met. The Sprague Electric Company, however, reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the design of its products. Components made under military approvals will be in accordance with the approval requirements.

The information included herein is believed to be accurate and reliable. However, the Sprague Electric Company assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.

\title{
SALES OFFICES
}
\begin{tabular}{|c|c|}
\hline & Asia \\
\hline Hong Kong Japan & \begin{tabular}{l}
Sprague Asia Ltd., G.P.O. Box 4289, Hong Kong, Tel. 0-283188 \\
Sprague Japan K.K., Shinjuku KB Building, 11-3, Nishi-Shinjuku 6-Chome, Shinjuku-Ku, Tokyo 160, Japan, Tel. (03) 348-5221
\end{tabular} \\
\hline Korea & Technomil Ltd., Sprague Korea Branch, 4th FI., Daiyoung Building, 44-1, Yoido-Dong, Young Dung Po-Ku, Seoul, Korea, Tel. (2) 783-9784 \\
\hline Singapore & Sprague Electric Private Ltd., Singapore Office, 10th Floor, 450/452 Inchcape House, Alexandra Road, Singapore 0511, Tel. 475-1826 \\
\hline Taiwan & Sprague Taiwan Branch, Technomil Ltd., Room 805, No. 142, Chung Hsiao East Road, Sec. 4, Taipei, Taiwan, Tel. 721-4468 \\
\hline & Europe and the Mideast \\
\hline Austria & Sprague Elektronik GmbH, Hainer Weg 48, D-6000 Frankfurt 70, Tel 69-609005-0 \\
\hline & Distributor: Elbatex GmbH, Eitnerg. 6, A-1232 Wien, Tel 0222/86-32-11-0 \\
\hline Benelux & Sprague Benelux, Excelsiorlaan 21, Bus 3, B-1930 Zaventem, Tel Belgium 02-721 4860 \\
\hline France & Sprague France S.A.R.L., 3 rue Camille Desmoulins, F-94230 Cachan, Tel \(1-45476600\) \\
\hline & Sprague France S.A.R.L., 10 av. de Crimée, F-35000 Rennes, Tel 99533637 \\
\hline Germany & Sprague Elektronik GmbH, Hainer Weg 48, D-6000 Frankfurt 70, Tel 69-609005-0 \\
\hline U.K. & Sprague Electric (UK) Ltd, Airtech 2, Jenner Rd, Fleming Way, Crawley, West Sussex RH10 2YQ, Tel 0293-517 878 \\
\hline Italy & Sprague Italiana S.p.a., Via G. de Castro 4, l-20144 Milano, Tel 02-498 7891 Sprague Italiana S.p.a., Via Constantino Maes 82, I-00162 Roma, Tel 06-832 1162 \\
\hline Sweden & Sprague Italiana S.p.a., Corso G. Ferraris 110, I-20129 Torino, Tel 011-50 6633 Sprague Scandinavia AB, Sollentunavägen 141, Box 802, S-19128 Sollentuna, Tel 08-92 0595 \\
\hline Switzerland & Sprague World Trade Corp., 18 av. Louis Casaï, CH-1209 Geneva, Tel 022-98 4021 Distributor: Telion AG, Albisriederstr. 232, CH-8047 Zürich, Tel 01-493 1515 \\
\hline Spain & Saenger S.A., Avda Diagonal 376-378, E-Barcelona 08037, Tel 033-13 7300 Saenger S.A., Hilarion Eslava 47, 15 Madrid, Spain, Tel 01-244 5807 \\
\hline Portugal & Niposom, Rua Casimiro Freire 9A, P-1900 Lisboa, Tel 351-189 6610 \\
\hline Denmark & Exatec Electronic, Dortheavej 1-3, DK-Copenhagen NV 2400, Tel 1-19 1022 \\
\hline Finland & Field Oy, Niittylanpol ku 10, SF-00620 Helsinki, Tel 07571011 \\
\hline Norway & Hefro Elektronikk A/S, Haavard Martinsens Vei 19, P.O. Box 6, Haugenstua, N-0915 Oslo 9, Tel 47-2-10 7300 \\
\hline East Germany & Dipl. Ing. Stoits GmbH, Nordbahnstrasse 44, A-1020 Wien, Tel 222-24 7137 \\
\hline Hungary & Apical S.A., Bahnstr. 25, CH-8603 Schwerzenbach, Tel 01-825 2526 \\
\hline Yugoslavia & Belram S.A., 83 avenue des Mimosas, B-1150 Brussels, Tel 027-34 3332 \\
\hline Other Eastern & \\
\hline Contries & Sprague World Trade Corp., 18 av. Louis Casaï, CH-1209 Geneva, Tel 022-984021 \\
\hline Israël & Racom Electronics Co Ltd, 7 Kehilat Saloniki St., P.O. Box 21120 IL-Tel Aviv 61210, Tel 03-49 1922 \\
\hline Turkey & Kapman Komandit, Plastic Han No 5-6, Yanikkqpi Sokak, P.O. Box 158, Beyoglu, TR-Istanbul, Tel 011555277 \\
\hline Egypt & International Engineering Associates, 24 Hussein Hegazi street, Kasr-el-Eini, Cairo, Egypt, Tel 202-3541641 \\
\hline South Africa & Allied Electric (Pty), P.O. Box 6387, ZA-Dunswart 1508, Tel 011-52 8661 \\
\hline
\end{tabular}```


[^0]:    ${ }^{*}$ Complete information is provided in Data Book CN-250, Discrete Semiconductors.

[^1]:    *Complete information is provided in Data Book CN-250, Discrete Semiconductors.
    $\dagger$ Complete information is provided in Data Book SN-500, Sensor ICs.

[^2]:    *Complete information is provided in Data Book CN-250, Discrete Semiconductors.

[^3]:    *Parts with suffix "-BU" are available only with temperature codes "N" and " $Q$ " or prefix "UHP."
    *Parts with suffixes "-MIL" and "-883" are available only with temperature code "S" or prefixes "UHC" and "UHD." See Section 6 for deivce availability.

[^4]:    ¡European registration; manufactured by various companies including ITT, Philips, SGS/ATES, Siemens, Thomson-CSF, AEG-Telefunken, \& Valvo.
    I Sprague device includes internal pull-down resistors.
    $\dagger$ Some differences in specified switching speed with the Sprague device being superior for use with inductive loads.
    § Sprague engineering bulletin in preparation.
    () Functional equivalent only; improved performance but not necessarily pin compatible.

[^5]:    ISprague device includes internal pull-down resistors.
    ()Functional equivalent only; improved performance but not necessarily pin compatible.

[^6]:    §Sprague engineering bulletin in preparation.

[^7]:    $\dagger$ Some differences in specified switching speed with the Sprague device being superior for use with inductive loads.
    §Sprague engineering bulletin in preparation.
    ()Functional equivalent only; improved performance but not necessarily pin compatible.

[^8]:    §Sprague engineering bulletin in preparation.
    ()Functional equivalent only; improved performance but not necessarily pin compatible.

[^9]:    §Sprague engineering bulletin in preparation.
    ()Functional equivalent only; improved performance but not necessarily pin compatible.

[^10]:    § Sprague engineering bulletin in preparation.
    () Functional equivalent only; improved performance but not necessarily pin compatible.

[^11]:    § Sprague engineering bulletin in preparation.

[^12]:    NOTE: Positive (negative) current is defined as going into (coming out of) the specified device pin

[^13]:    *Derate at the rate of $9.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$

[^14]:    Code: GD $=$ D-C Gas-Discharge \& Glow Transfer $A C P=A-C$ Plasma $\mathrm{VF}=$ Vacuum Fluorescent

    DCEL $=$ D-C Electroluminescent $\mathrm{EM}=$ Electromagnetic

[^15]:    *Includes probe and test fixture capacitance.

[^16]:    *Includes probe and test fixture capacitance.

[^17]:    *Inciudes probe and test fixture capacitance.

[^18]:    *Includes probe and test fixture capacitance.

[^19]:    ${ }^{*}$ Derate at the rate of $18.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

[^20]:    *Derate at the rate of $16.67 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

[^21]:    *All Inputs Simultaneously

[^22]:    *Derate at the rate of $18 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

[^23]:    *Outputs are disabled at approximately -500 mA per driver.

[^24]:    ${ }^{*}$ Derate at the rate of $12.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$

[^25]:    *Examples and data in this application note apply equally to Series ULN-2800A Darlington arrays.

[^26]:    *Pulse-Test

[^27]:    NOTES: 1. Each driver tested separately.
    2. Negative current is defined as coming out of (sourcing) the specified device pin.
    3. All inputs simultaneously.

[^28]:    Output current rating will be limited by ambient temperature, duty cycle, heat sinking, air flow, and number of outputs conducting. Under any set of conditions, do not exceed the -5.0 A peak current and ajunction temperature of $+150^{\circ} \mathrm{C}$.

[^29]:    *Derate at the rate of $25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
    ${ }^{* *}$ Derate at the rate of $41.66 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
    †Internal over-voltage shutdown above 50 V .

[^30]:    1. Thermal shutdown has a typical hysteresis of $15^{\circ} \mathrm{C}$.
[^31]:    Note: Tests performed at OUT $T_{\mathrm{B}}$ with $\mathrm{V}_{\text {PHASE }}=0.8 \mathrm{~V}$ and at $\mathrm{OUT}_{\mathrm{A}}$ with $\mathrm{V}_{\text {PHASE }}=2.4 \mathrm{~V}$

[^32]:    NOTE: Output current rating may be limited by duty cycle, ambient temperature, and heat sinking. Under any set of conditions, do not exceed the specified peak current and a junction temperature of $+150^{\circ} \mathrm{C}$.

[^33]:    ${ }^{*}$ Where $V_{\text {Sense }}=V_{\text {REF }} / 10.5$
    NOTES: Negative current is defined as coming out of (sourcing) the specific device pin.
    For improved noise immunity, hysteresis insures $V_{\text {WNO }}$ of 0.8 V max. after $V_{\text {IN }}$ is 0.5 V or less.

[^34]:    *Derate at the rate of $12.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
    +Limited by $\mathrm{P}_{\mathrm{D}}$.

[^35]:    Reprinted by permission from the March 14, 1985 issue of Electronic Design, Copyright © 1985 by Hayden Publishing Co., Inc., Hasbrouck Heights, NJ.

[^36]:    3. The interface IC's flyback diode almost always creates a parasitic transistor (T) at the device's output. Further, substrate currents form a transistor across the diodes that isolate various junctions of the chip. Moreover, parasitic diodes at the inputs also are common. Adding external protection diodes at both the input and output eliminates many undesired circuit operations such as false triggering. Further, it may well prevent the device from being destroyed by the positive feedback currents that are occasionally generated.
[^37]:    4. Following simple clamping and driving rules ensures trouble-free operation. Four diodes protect and properly commutate a chip that drives a two-way dc motor (a). Alternatively, two diodes protect a pulse-width modulated dc motor circuit from damage (b). In both cases, input signals should be appropriately skewed. When transistors are used as intermediate drivers, the clamping circuitry should be placed as closely to the motor as possible.
[^38]:    Some of the material appearing in this application note, is taken from an article that appeared in the August 22, 1985 issue of EDN magazine

[^39]:    Current ratings shown are maximum tested condition; voltage ratings are maximum allowable.

[^40]:    L = Low Logic Level
    H = High Logic Level
    D = Data (High or Low)
    X = Irrelevant
    $R=$ Previous State

[^41]:    NOTE: Positive (negative) current is defined as going into (coming out of) the specified device pin.
    *"Suffix - 1 " indicates UCN-5810A-1, UCN-5812A-1 and UCN-5818A-1 only; "UCN-5810A," etc., indicates basic device and same part number with - 1 suffix.

[^42]:    $L=$ Low Logic Level
    $H=$ High Logic Level
    $X=$ Irrelevant
    $P=$ Present State
    $R=$ Previous State

[^43]:    *Active Low

[^44]:    NOTE: Positive (negative) current is defined as going into (coming out of) the specified device pin.

[^45]:    L = Low Logic Level
    $H=$ High Logic Level
    $X=$ Irrelevant
    $P=$ Present State
    $R=$ Previous State

[^46]:    *Derate at the rate of $20 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$

[^47]:    L = Low Logic Level
    $\mathrm{H}=$ High Logic Level
    $X=$ Irrelevant
    $\mathbf{P}=$ Present State
    $R=$ Previous State

[^48]:    L = Low Logic Level
    $P=$ Present State
    $\mathrm{H}=$ High Logic Level
    $R=$ Previous State
    $X=$ Irrelevant

[^49]:    $\dagger$ For inductive load applications.
    *Derate at the rate of $18.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $\mathrm{T}_{4}=+25^{\circ} \mathrm{C}$

[^50]:    NOTE: Output current rating may be limited by duty cycle and ambient temperature (see graphs). Under any set of conditions, do not exceed the specified maximum current ratings or a junction temperature of $+125^{\circ} \mathrm{C}$.

[^51]:    *Internal Connection. Must be connected to $V_{D D}$

[^52]:    *Derate linearly to 0 W at $\mathrm{T}_{\mathrm{A}}=+125^{\circ} \mathrm{C}$

[^53]:    $\mathrm{n}=$ Present Latch Contents
    $n-1=$ Previous Latch Contents

[^54]:    $\mathrm{L}=$ Low Logic Level
    $H=$ High Logic Level
    $X=$ Irrelevant
    $\mathrm{P}=$ Present State
    $R=$ Previous State

[^55]:    L = Low Logic Level
    $H=$ High Logic Level
    $X=$ Irrelevant
    $\mathrm{P}=$ Present State
    $R=$ Previous State

[^56]:    $X=$ irrelevant
    $\mathrm{t}-1=$ previous output state
    $t=$ present output state

[^57]:    Negative current is defined as coming out of (sourcing) the specified device pin.

[^58]:    L = Low Logic Level
    $H=$ High Logic Level
    $X=$ Irrelevant
    $\mathrm{P}=$ Present State
    $R=$ Previous State

[^59]:    *Current is maximum tested condition; voltage is absolute maximum rating.

[^60]:    $\dagger$ Complete Catalog Number is M38510／—Example：M38510／05001B．
    Detailed technical information for 4000B Series CMOS logic is available on request．

[^61]:    ＋Complete Catalog Number is M38510／－Example：M38510／05001B．

[^62]:    *Complete part number includes the prefix UHD.

[^63]:    *Includes probe and test fixture capacitance.

[^64]:    *Includes probe and test fixture capacitance.

[^65]:    *Complete part number includes a final letter to indicate package ( $H=$ ceramic/metal side-brazed, $R=$ ceramic/glass cer-DIP).
    Note 1: All limits stated apply to the complete Darlington series except as specified for a single device type.
    Note 2: The $I_{\text {in(off) }}$ current limit guarantees against partial turn-on of the output.
    Note 3: The $V_{\mathbb{I N O N},}$ voltage limit guarantees a minimum output sink current per the specified test conditions.
    $\dagger$ Pulse Test, $\mathrm{t}_{\mathrm{p}} \leq 1 \mu \mathrm{~s}$, see graph.

[^66]:    *Complete part number includes a final letter to indicate package ( $H=$ ceramic/metal side-brazed, $R=$ ceramic/glass cer-DIP).
    Note 1: All limits stated apply to the complete Darlington series except as specified for a single device type.
    Note 2: The $I_{\text {moff }}$ current limit guarantees against partial turn-on of the output.
    Note 3: The $V_{\text {mon }}$ voltage limit guarantees a minimum output sink current per the specified test conditions.
    $\dagger$ Pulse Test, $\mathrm{t}_{\mathrm{p}} \leq 1 \mu \mathrm{~s}$, see graph.

[^67]:    NOTE: Output current rating will be limited by ambient temperature, number of outputs conducting, duty cycle, air flow, and adjacent heat sources. Under any set of conditions, do not exceed the $\pm 0.6$ A output current rating or a junction temperature of $+150^{\circ} \mathrm{C}$.

[^68]:    *All inputs simultaneously.
    **Pulsed test.
    $\dagger$ Complete part number includes a terminal letter that indicates package ( $H=$ ceramic/metal side-brazed, $R=$ ceramic/glass cer-DIP).

[^69]:    Note: Operation of these devices with standard TIL or DTL may require the use of appropriate pull-up resistors to insure the minimum logic "I" *Pulsed test.

[^70]:    L = Low Logic Level
    $\mathrm{H}=$ High Logic Level
    $X=$ Irrelevant
    $\mathrm{P}=$ Present State
    $\mathrm{R}=$ Previous State

[^71]:    $X=$ irrelevant
    $\mathrm{T}-1=$ previous output state
    $\mathrm{T}=$ present output state

[^72]:    L = Low Logic Level
    H = High Logic Level
    $X=$ Irrelevant
    P = Present State
    $R=$ Previous State

[^73]:    *Each output tested separately.

[^74]:    $X=$ irrelevant.

[^75]:    NOTES: Positive (negative) current is defined as going into (coming out of) the specified device pin.
    Operation of this device with standard TTL or DTL may require the use of appropriate pull-up resistors to ensure an input-logic high.

[^76]:    L = Low Logic Level
    $H=$ High Logic Level
    $X=$ Irrelevant
    $\mathrm{P}=$ Present State
    $R=$ Previous State

