# Designing With The TI486SXL2-G Converting Existing 486-Based Microprocessor Designs # Application Report # Designing With the TI486SXL2-G # Converting Existing 486-Based Microprocessor Designs Applications Engineering PC Systems Products Semiconductor Group SRZA004 February 1995 #### **IMPORTANT NOTICE** Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current. TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Copyright © 1995, Texas Instruments Incorporated #### **TRADEMARKS** BUFFALO, CUB, FIREFOX, MUSTANG, and PANDA are trademarks of ETEQ Microsystems, Inc. DXSC, LCWB. SCNB, and WBSLC are trademarks of OPTI, Inc. Evergreen, Evergreen HV, Pine, Redwood, and Cedar are trademarks of PicoPower Technology. HAYDN is a trademark of SYMPHONY LABORATORIES. Magnum is a trademark of Western Digital Corporation. OakNote is a trademark of OAK Technology, Inc. # Contents | | | Title | Page | |---|---------|---------------------------------------------------------|------| | 1 | Introdu | uction | 1 | | 2 | Conve | rting 100-Pin QFP TI486SLC/E and TI486SXLC2 5-V Designs | 2 | | | 2.1 | Design Considerations | 2 | | | 2.2 | Hardware Modifications | 2 | | | 2.3 | BIOS Modifications | 2 | | | 2.4 | Jumpers | 2 | | | 2.5 | Voltage Regulator | 3 | | | 2.6 | Signal/Pin Differences | 3 | | | 2.7 | Chipset Support | 3 | | 3 | Conve | rting 132-Pin CPGA TI486DLC/E 5-V Designs | 4 | | | 3.1 | Design Considerations | 4 | | | 3.2 | Hardware Modifications | 4 | | | 3.3 | BIOS Modifications | 4 | | | 3.4 | Jumpers | 4 | | | 3.5 | Voltage Regulator | 5 | | | 3.6 | Chipset Support | 5 | | 4 | Conve | rting 144-Pin QFP or 168-Pin CPGA 5-V Designs | 6 | | | 4.1 | Design Considerations | 6 | | | 4.2 | Hardware Modifications | 6 | | | 4.3 | BIOS Modifications | 6 | | | 4.4 | Jumpers | 6 | | | 4.5 | Voltage Regulator | 7 | | | 4.6 | Signal/Pin Differences | 7 | | | 4.7 | Chipset Support | 8 | | 5 | Conve | rting 168-Pin 486SX or 486DX 5-V Designs | 9 | | | 5.1 | Design Considerations | 9 | | | 5.2 | Hardware Modifications | 9 | | | 5.3 | BIOS Modifications | 9 | | | 5.4 | Jumpers | 9 | | | 5.5 | Voltage Regulator | 10 | | | 5.6 | Signal/Pin Differences | 11 | | | 5.7 | Chipset Support | 12 | | 6 | Micro | processors Offered | 18 | ### **List of Illustrations** | Figure | Title | Page | |---------|----------------------------------------------------------------------------|------| | 1 | VCC Options for 100-Pin QFP | 3 | | 2 | VCC Sources for 144-Pin QFP | 5 | | 3 | VCC Sources for 144-Pin QFP and 168-Pin CPGA | 7 | | 4 | VCC Sources for the 168-Pin CPGA | 10 | | 5 | Heat Sink Fin for the 168-Pin CPGA | 18 | | | List of Tables | | | Table | Title | Page | | 1 | Features and Benefits | 1 | | 2 | Bus, Cache, and Byte Handling Capabilities | | | 3 | 100-Pin Signal/Pin Differences | 3 | | 4 | 144-Pin Signal/Pin Differences | 7 | | 5 | 168-Pin Signal/Pin Differences | 8 | | 6 | 168-Pin SX/DX Signal/Pin Differences | 11 | | 7 | TI486SXL(C) Supply Voltage, Input Frequency, Case Temperature, and Package | 18 | | | Listings | | | Listing | Title | Page | | 1. | Voltage Regulator Support for TI486SXL(C)2-G | 13 | | 2. | 486SXL/SXLC and 486DLC/SLC Notebook Chipset Support Summary | 14 | | 3. | 486SXL/SXLC and 486DLC/SLC Desktop Chipset Support Summary | 16 | #### 1 Introduction The purpose of this document is to assist the system designer in converting existing 5-V TI486 designs to the TI486SXL(C)-G device. The TI486SXL(C)-G is a 3.3-V device (3.6 V for the TI486SXL2-G66) with 5-V-tolerant I/Os. The following topics are contained in this document: - Converting 5-V designs that use the 100-pin QFP TI486SLC/E and the TI486SXLC2 to accommodate the 100-pin QFP TI486SXLC2-G - Converting 5-V designs that use the 132-pin CPGA TI486DLC/E to accommodate the 144-pin QFP TI486SXL2-G - Converting 5-V designs that use the 144-pin QFP or the 168-pin CPGA TI486SXL2 to accommodate the 144-pin QFP or the 168-pin CPGA TI486SXL2-G - Converting 5-V designs that use the 486SX and 486DX to accommodate the 168-pin CPGA TI486SXL2-G The TI486 provides the lowest cost 486 solution as well as the fastest 3.3-V (3.6 V for the TI486SXL2-G66) 486SX2-class microprocessor on the market today. In addition to providing the performance required for today's PCs, the TI486 microprocessors offer a low-cost system bus interface (chipset and coprocessor). By using the TI486 microprocessor, system designers are given the flexibility to support a wide range of CPUs on the same motherboard while providing their customer base the option of selecting the price/performance point that best meets their needs. A summary of the features and benefits is provided in Table 1. Table 2 shows the primary bus handling and on-chip cache capabilities. Table 1. Features and Benefits | Feature | Benefit(s) | |------------------------------------------------------|-------------------------------------------------------------------------------------------------| | Fastest 3.3-V 486SX2 available | Ideal entry-level price/performance point | | 60% power savings over 5-V CPU | Longer battery life, smaller power supply, and no heatsinks or fans at frequencies up to 50 MHz | | Low-end alternative to DX2/4 designs | Wider product offerings, CPU/product flexibility | | SMM/SMI, power management, static core, suspend mode | Enhanced power savings | | Coprocessor interface | CPU plus coprocessor: Low-cost DX2 positioning | | 168-CPGA, 144-QFP, and 100-QFP packaging | Flexibility, low cost | Table 2. Bus, Cache, and Byte Handling Capabilities | Description | TI486SXLC2-G50 (100-pin QFP) | TI486SXL2-G50 and TI486SXL2-G66 (144-pin QFP and 168-pin CPGA) | |---------------|----------------------------------|----------------------------------------------------------------| | Data bus | 16-bits wide (D15-D0) | 32-bits wide (D31–D0) | | Address bus | A23-A1 | A31-A2 | | On-chip cache | 8K-byte, 2-way set associative | 8K-byte, 2-way set associative | | Byte enables | 2 byte enables used (BHE#, BLE#) | 4 byte enables used (BE3#-BE0#) | #### 2 Converting 100-Pin QFP TI486SLC/E and TI486SXLC2 5-V Designs The TI486SXLC2-G microprocessor is ideal for low-cost, 16-bit solutions. This microprocessor achieves a 60% CPU power savings over 5-V designs and features a 32-bit internal/16-bit external bus, on-chip 8K-byte cache, and clock-doubled performance. The microprocessor has 5-V-tolerant I/Os that eliminate the need for translation buffers when used in a mixed voltage system. This section details the modifications necessary to support a variety of TI486 microprocessors in the same design, specifically the TI486SLC/E, the TI486SXLC2, and the TI486SXLC2-G. #### 2.1 Design Considerations The following design-related issues should be considered when converting 5-V designs to mixed-voltage designs with 5-V-tolerant I/Os: - For 66-MHz designs, the recommended operating voltage range is 3.6 ± 0.1 V, and the maximum case temperature is 65°C. To operate within this case temperature limit, a heat sink fin is included with all 66-MHz devices. - To ensure that reliability specifications are achieved, output and I/O loading must not exceed 100 pF and I/O and bus contention must be prevented. - A voltage regulator is required to supply 3.3 V (3.6 V for the TI486SXLC2-G66) to the V<sub>CC</sub> terminals and 5 V to the V<sub>CC5</sub> terminal. - The 3.3-V V<sub>CC</sub> can be no more than 1 V greater than V<sub>CC5</sub> during power up. In a pure 3.3-V only system (3.6 V for the TI486SXLC2-G66), V<sub>CC5</sub> should be connected to the V<sub>CC</sub> supply (3.3 or 3.6 V). - Connect (short) all V<sub>CC</sub> terminals to the 3.3-V (3.6 V for the TI486SXLC2-G66) output of the voltage regulator. - Connect the V<sub>CC5</sub> terminal (terminal 45) to the 5-V input of the voltage regulator. - Leave electrically open (unconnected) all NC terminals. #### 2.2 Hardware Modifications The modifications for address bit A20 masking (A20M) and general cache invalidation described in Appendix C, Design Considerations and Cache Flush of the TI486SXLC and TI486SXL Microprocessors Reference Guide (SRZU006D), should be implemented. #### 2.3 BIOS Modifications The BIOS modifications required for supporting the TI486 products, outlined in Appendix B, BIOS Modifications Guide of the TI486SXLC and TI486SXL Microprocessors Reference Guide (SRZU006D), should be implemented. In addition, if system management mode (SMM) is being implemented, Appendix A, SMM Programmer's Guide of the TI486SXLC and TI486SXL Microprocessors Reference Guide should be consulted. #### 2.4 Jumpers Figure 1 shows an example of the recommended voltage regulation implementation. <sup>&</sup>lt;sup>†</sup>Consult voltage regulator specifications for resistor values. By using higher resistor values (> 100 k $\Omega$ ) power loss through the unused resistor pairs will be reduced. Figure 1. V<sub>CC</sub> Options for 100-Pin QFP #### 2.5 Voltage Regulator A list of recommended voltage regulators is included in Listing 1 on page 13. This is a partial list and is not meant to be all inclusive. #### 2.6 Signal/Pin Differences The signal/pin differences between the three processors occur on pin number 45. Table 3 shows the correct termination for each processor. Table 3. 100-Pin Signal/Pin Differences | Pin Number | Pin Number SLC/E | | SXLC2-G | |------------|------------------|----|------------------| | 45 | NC | NC | V <sub>CC5</sub> | #### 2.7 Chipset Support A list of chipset vendors providing solutions that support the the TI486SXLC2-G interface has been compiled from information received from the specified chipset vendors (see Listing 2 on page 14 and Listing 3 on page 16). This is a partial list and is not meant to be all inclusive. $<sup>\</sup>pm$ In order to achieve the 0.1 V tolerance at 66MHz (3.6 $\pm$ 0.1 V), use 1% precision resistors for voltage adjustment. #### 3 Converting 132-Pin CPGA TI486DLC/E 5-V Designs The TI486SXL2-G achieves a 60% CPU power savings over 5-V designs and features a full 32-bit bus, on-chip 8K-byte cache, and clock-doubled performance. The microprocessor has 5-V-tolerant I/Os that eliminate the need for translation buffers when used in a mixed voltage system. This section details the modifications necessary to convert an existing 5-V TI486DLC/E (132-pin CPGA) design to the 144-pin TI486SXL2-G (3.3/3.6-V with 5-V-tolerant I/Os). #### 3.1 Design Considerations The following design-related issues should be considered when converting 5-V designs to mixed-voltage designs with 5-V-tolerant I/Os: - For 66-MHz designs, the recommended operating voltage range is 3.6 ± 0.1 V, and the maximum case temperature is 65°C. To operate within this case temperature limit, a heat sink fin is included with all 66-MHz devices. - To insure that reliability specifications are achieved, output and I/O loading must not exceed 100 pF and I/O and bus contention must be prevented. - A voltage regulator is required to supply 3.3 V (3.6 V for the TI486SXL2-G66) to the V<sub>CC</sub> terminals and 5 V to the V<sub>CC5</sub> terminal. - The 3.3-V V<sub>CC</sub> can be no more than 1 V greater than V<sub>CC5</sub> during power up. In a pure 3.3-V only system (3.6 V for the TI486SXL2-G66), V<sub>CC5</sub> should be connected to the V<sub>CC</sub> supply (3.3 or 3.6 V). - Connect (short) all V<sub>CC</sub> terminals to the 3.3-V (3.6 V for the TI486SXL2-G66) output of the voltage regulator. - Connect the V<sub>CC5</sub> terminal (terminal 47) to the 5-V input of the voltage regulator. - Connect (short) both W/R# terminals (36 and 37) together and connect to the W/R# signal source. - Leave electrically open (unconnected) all NC terminals. #### 3.2 Hardware Modifications The modifications for address bit A20 masking (A20M) and general cache invalidation described in Appendix C, Design Considerations and Cache Flush, of the TI486SXLC and TI486SXL Microprocessors Reference Guide (SRZU006D), should be implemented. #### 3.3 BIOS Modifications The BIOS modifications required for supporting the TI486 products that are outlined in Appendix B, BIOS Modifications Guide, of the TI486SXLC and TI486SXL Microprocessors Reference Guide (SRZU006D), should be implemented. In addition, if system management mode (SMM) is being implemented, Appendix A, SMM Programmer's Guide of the TI486SXLC and TI486SXL Microprocessors Reference Guide should be consulted. #### 3.4 Jumpers Figure 2 shows an example of the recommended voltage regulation implementation. <sup>&</sup>lt;sup>†</sup>Consult voltage regulator specifications for resistor values. By using higher resistor values (> 100 k $\Omega$ ) power loss through the unused resistor pairs will be reduced. Figure 2. V<sub>CC</sub> Sources for 144-Pin QFP #### 3.5 Voltage Regulator A list of recommended voltage regulators is included in Listing 1 on page 13. This is a partial list and is not meant to be all inclusive. #### 3.6 Chipset Support A list of chipset vendors providing solutions that support the TI486SXL2-G interface has been compiled from information received from the specified chipset vendors (see Listing 2 on page 14 and Listing 3 on page 16). This is a partial list and is not meant to be all inclusive. $<sup>\</sup>pm$ In order to achieve the 0.1 V tolerance at 66MHz (3.6 $\pm$ 0.1 V), use 1% precision resistors for voltage adjustment. #### 4 Converting 144-Pin QFP or 168-Pin CPGA 5-V Designs The TI486SXL2-G microprocessor achieves a 60% CPU power savings over 5-V designs and features a full 32-bit bus, on-chip 8K-byte cache, and clock-doubled performance. The microprocessor has 5-V-tolerant I/Os that eliminate the need for translation buffers when used in a mixed voltage system. This section details the modifications necessary to convert an existing 5-V TI486SXL2 (144-pin QFP or 168-pin CPGA) design to the 144-pin QFP or 168-pin CPGA TI486SXL2-G. #### 4.1 Design Considerations The following design-related issues should be considered when converting 5-V designs to mixed-voltage designs with 5-V-tolerant I/Os: - For 66-MHz designs, the recommended operating voltage range is $3.6 \pm 0.1$ V, and the maximum case temperature is 65°C. To operate within this case temperature limit, a heat sink fin is included with all 66-MHz devices. - To insure that reliability specifications are achieved, output and I/O loading must not exceed 100 pF and I/O and bus contention must be prevented. - A voltage regulator is required to supply 3.3 V (3.6 V for the TI486SXL2-G66) to the V<sub>CC</sub> terminals and 5 V to the V<sub>CC5</sub> terminal. - The 3.3-V V<sub>CC</sub> can be no more than 1 V greater than V<sub>CC5</sub> during power up. In a pure 3.3-V only system (3.6 V for the TI486SXL2-G66), V<sub>CC5</sub> should be connected to the V<sub>CC</sub> supply (3.3 or 3.6 V). - Connect (short) all V<sub>CC</sub> terminals to the 3.3-V (3.6 V for the TI486SXL2-G66) output of the voltage regulator. - Connect the V<sub>CC5</sub> terminal (see Figure 3) to the 5-V input of the voltage regulator. - Connect (short) both W/R# terminals (36 and 37) on the 144-pin QFP together and connect to the W/R# signal source. - Leave electrically open (unconnected) all NC terminals. #### 4.2 Hardware Modifications The modifications for address bit A20 masking (A20M) and general cache invalidation described in Appendix C, Design Considerations and Cache Flush, of the TI486SXLC and TI486SXL Microprocessors Reference Guide (SRZU006D) should be implemented. #### 4.3 BIOS Modifications The BIOS modifications required for supporting the TI486 products that are outlined in Appendix B, BIOS Modifications Guide, of the TI486SXLC and TI486SXL Microprocessors Reference Guide (SRZU006D) should be implemented. In addition, if system management mode (SMM) is being implemented, Appendix A, SMM Programmer's Guide, of the TI486SXLC and TI486SXL Microprocessors Reference Guide should be consulted. #### 4.4 Jumpers Figure 3 shows an example of the recommended voltage regulation implementation. <sup>†</sup>Consult voltage regulator specifications for resistor values. By using higher resistor values (> 100 k $\Omega$ ) power loss through the unused resistor pairs will be reduced. Figure 3. V<sub>CC</sub> Sources for 144-Pin QFP and 168-Pin CPGA #### 4.5 Voltage Regulator A list of recommended voltage regulators is included in Listing 1 on page 13. This is a partial list and is not meant to be all inclusive. #### 4.6 Signal/Pin Differences Signal/pin differences between the processors occur on the pins listed in Table 4 and Table 5. These tables show the correct termination for each processor. Pin Number 144-Pin DLC/E (5 V) 144-Pin SXL2 144-Pin SXL2-G (5 V) (3.3-V With 5-V-Tolerant I/Os or 3.6-V With 5-V-Tolerant I/Os at 66 MHz) NC MEMW# 47 66 NC NC Table 4. 144-Pin Signal/Pin Differences V<sub>CC5</sub> $<sup>\</sup>pm$ In order to achieve the 0.1 V tolerance at 66MHz (3.6 $\pm$ 0.1 V), use 1% precision resistors for voltage adjustment. Table 5. 168-Pin Signal/Pin Differences | Pin Number | 168-Pin SXL2<br>(5 V) | 168-Pin SXL2-G<br>(3.3-V With 5-V-Tolerant I/Os or<br>3.6-V With 5-V-Tolerant I/Os at 66 MHz) | |------------|-----------------------|-----------------------------------------------------------------------------------------------| | J1 | V <sub>CC</sub> | V <sub>CC5</sub> | # 4.7 Chipset Support A list of chipset vendors providing solutions that support the TI486 interface has been compiled from information received from the specified chipset vendors (see Listing 2 on page 14 and Listing 3 on page 16). This is a partial list and is not meant to be all inclusive. #### 5 Converting 168-Pin 486SX or 486DX 5-V Designs The TI486SXL2-G microprocessor is packaged in the 168-pin CPGA to offer a more cost-efficient solution to the 486SX and 486DX. In order to simplify this design, the system logic must support both the 386 and 486 bus interfaces. The TI486SXL2-G achieves a 60% CPU power savings over 5-V designs and features a full 32-bit bus, on-chip 8K-byte cache, and clock-doubled performance. The microprocessor has 5-V-tolerant I/Os that eliminate the need for translation buffers when used in a mixed voltage system. This section details the modifications required to support the TI486SXL2-G, the 486SX, and the 486DX in the same design. #### 5.1 Design Considerations The following design-related issues should be considered: - The board design requires the use of system logic that supports both the 386 and 486 bus interfaces. Since board modifications for the TI486SXL2-G support are system logic dependent, the implementation details are left to the board designer. The final responsibility for verifying designs incorporating any version of a TI486 microprocessor rests with the customer originating the motherboard design. - For 66-MHz designs, the recommended operating voltage range is 3.6 ± 0.1 V, and the maximum case temperature is 65°C. To operate within this case temperature limit, a heat sink fin is included with all 66-MHz devices. - To insure that reliability specifications are achieved, output and I/O loading must not exceed 100 pF and I/O and bus contention must be prevented. - A voltage regulator is required to supply 3.3 V (3.6 V for the TI486SXL2-G66) to the V<sub>CC</sub> terminals and 5 V to the V<sub>CC5</sub> terminal. - The 3.3-V V<sub>CC</sub> can be no more than 1 V greater than V<sub>CC5</sub> during power up. In a pure 3.3-V only system (3.6 V for the TI486SXL2-G66), V<sub>CC5</sub> should be connected to the V<sub>CC</sub> supply (3.3 or 3.6 V). - Connect (short) all V<sub>CC</sub> terminals to the 3.3-V (3.6 V for the TI486SXL2-G66) output of the voltage regulator. - Connect the V<sub>CC5</sub> terminal (terminal J1) to the 5-V input of the voltage regulator. - Leave electrically open (unconnected) all NC terminals. #### 5.2 Hardware Modifications The modifications for address bit A20 masking (A20M) and general cache invalidation described in Appendix C, Design Considerations and Cache Flush, of the TI486SXLC and TI486SXL Microprocessors Reference Guide (SRZU006D) should be implemented. In addition, the modifications necessary to implement the 168-pin TI486SXL2-G in an existing 486SX/DX motherboard design are outlined in Appendix D, OEM Modifications for 168-Pin CPGA, of the TI486SXLC and TI486SXL Microprocessors Reference Guide (SRZU006D). #### 5.3 BIOS Modifications The BIOS modifications required for supporting the TI486 products that are outlined in Appendix B, BIOS Modifications Guide, of the TI486SXLC and TI486SXL Microprocessors Reference Guide (SRZU006D) should be implemented. In addition, if system management mode (SMM) is being implemented, Appendix A, SMM Programmer's Guide, of the TI486SXLC and TI486SXL Microprocessors Reference Guide should be consulted. #### 5.4 Jumpers Figure 4 shows an example of the recommended voltage regulation implementation. <sup>&</sup>lt;sup>†</sup>Consult voltage regulator specifications for resistor values. By using higher resistor values (> 100 k $\Omega$ ) power loss through the unused resistor pairs will be reduced. Figure 4. VCC Sources for the 168-Pin CPGA ### 5.5 Voltage Regulator A list of recommended voltage regulators is included in Listing 1 on page 13. This is a partial list and is not meant to be all inclusive. $<sup>\</sup>pm$ In order to achieve the 0.1 V tolerance at 66MHz (3.6 $\pm$ 0.1 V), use 1% precision resistors for voltage adjustment. # 5.6 Signal/Pin Differences Signal/pin differences between the three processors occur on the pins listed in Table 6. The table shows the correct termination for each processor. Table 6. 168-Pin SX/DX Signal/Pin Differences | Pin Number | 168-Pin<br>TI486SXL2-G | 486SX | 486DX | |------------|------------------------|-----------------|-----------------| | A3 | NC | NC | TCK | | A5 | NC | DP3 | DP3 | | A12 | ERROR# | NC | NC | | A13 | NA# | NC | NC | | A14 | NC | NC | TDI | | A17 | NC | AHOLD | AHOLD | | B10 | SMI# | NC | NC | | B12 | SUSPA# | NC | NC | | B13 | SMADS# | NC | NC | | B14 | NC | NC | TMS | | B15 | NC | NC | NMI | | B16 | MEMW# | NC | TDO | | B17 | NC | EADS# | EADS# | | C3 | CLK2 | CLK | CLK | | C11 | FLT# | NC | NC | | C12 | NC | NC | NC | | C13 | SUSP# | NC | NC | | C14 | NC | NC | FERR# | | D16 | NC | BS8# | BS8# | | D17 | NC | BOFF# | BOFF# | | F1 | NC | DP1 | DP1 | | H3 | NC | DP2 | DP2 | | H15 | NC | BRDY# | BRDY# | | J1 | V <sub>CC5</sub> | V <sub>CC</sub> | V <sub>CC</sub> | | J17 | NC | PCD | PCD | | L15 | NC | PWT | PWT | | N3 | NC | DP0 | DP0 | | Q15 | NC | BREQ | BREQ | | Q16 | NC | PLOCK# | PLOCK# | | Q17 | NC | PCHK# | PCHK# | | R16 | NC | BLAST# | BLAST# | | R17 | PEREQ | NC | NC | | S4 | BUSY# | NC | NC | # **5.7 Chipset Support** A list of chipset vendors providing solutions that support both the 386 and 486 interfaces has been compiled from information received from the specified chipset vendors (see Listing 2 on page 14 and Listing 3 on page 16). This is a partial list and is not meant to be all inclusive. Listing 1. Voltage Regulator Support for TI486SXL(C)2-G<sup>†</sup> | Vendor | Regulator | Supply Current | Voltage Input | Voltage Output | Technology | Usage | |--------------|-----------|----------------|---------------|--------------------|------------|-----------------------------| | AT&T | _ | 5A | 5 V | 3.3 V or Adj. | Switching | TI486SXL2-G50 up to DX4-100 | | Linear Tech. | LT1086 | 1.5A | 5 V | 3.3 V ± 2% or Adj. | Linear | TI486SXL2-G50 up to DX4-100 | | Linear Tech. | LT1085 | 3A | 5 V | 3.3 V ± 2% or Adj. | Linear | TI486SXL2-G50 up to DX4-100 | | Linear Tech. | LT1084 | 5A | 5 V | 3.3 V ± 2% or Adj. | Linear | TI486SXL2-G50 up to DX4-100 | | Linear Tech. | LT1083 | 7.5A | 5 V | 3.3 V ± 2% or Adj. | Linear | TI486SXL2-G50 up to DX4-100 | | Maxim | MAX471 | 3A | 5 V | 3.3 V or Adj. | Switching | TI486SXL2-G50 up to DX4-100 | | Maxim | MAX474 | 2.5A | 5 V | 3.3 V or Adj. | Switching | TI486SXL2-G50 up to DX4-100 | | National | LP2952 | 3A | 5 V | 3.3 V or Adj. | Linear | TI486SXL2-G50 up to DX4-100 | | Semtech | E5Z3 | 1A | 5 V | 3.3 V ± 2% or Adj. | Switching | TI486SXL2-G50 up to DX4-100 | | Semtech | LT1086 | 1.5A | 5 V | 3.3 V ± 2% or Adj. | Linear | TI486SXL2-G50 up to DX4-100 | | Semtech | LT1085 | 3A | 5 V | 3.3 V ± 2% or Adj. | Linear | TI486SXL2-G50 up to DX4-100 | | Semtech | LT1084 | 5A | 5 V | 3.3 V ± 2% or Adj. | Linear | Tl486SXL2-G50 up to DX4-100 | | Semtech | LT1083 | 7.5A | 5 V | 3.3 V ± 2% or Adj. | Linear | TI486SXL2-G50 up to DX4-100 | | TI | TL5001 | 750mA | 5 V | 3.3 V ± 5% or Adj. | Switching | TI486SXL2-G50 | <sup>†</sup> This voltage regulator information was received from the specified vendors. The responsibility for verifying designs incorporating the TI486 rests with the customer originating the design. ## Listing 2. 486SXL/SXLC and 486DLC/SLC Notebook Chipset Support Summary | Vendor<br>(Part Name) | Part Number | PMU<br>Chip | No. of Chips<br>Without PMU | Package | CPU Support | Maximum Bus<br>Freq./Voltage | SMI | Local<br>Bus | L2 Cache | Production | |------------------------------|--------------------------------------------|----------------------|-----------------------------|-------------------------------|--------------------------|------------------------------|-----|--------------|------------------------------------------|------------| | Acc Micro | 2036, 2036LV | 2026 | 3 | 208 + RTC +<br>Combo | 486SXLC, SLC | 25 MHz/3.3 V | No | NA | No | Yes | | Acc Micro | 2046, 2046LV<br>2046nt/ntLV<br>2046st/stLV | 2026<br>2026<br>2026 | 3 | 208 + RTC +<br>Combo | 486SXL, DLC,<br>486SX/DX | 33 MHz/3.3 V<br>40 MHz/5 V | No | VL‡ | WT/DM - 2046<br>WB/DM - nt<br>WB/DM - st | Yes | | Acc Micro | 2168, 2168LV<br>2168dt/dtLV<br>2168gt/gtLV | NA<br>2026<br>2026 | 3 | 208 + RTC +<br>Combo | 486SXL, DLC,<br>486SX/DX | 33 MHz/3.3 V<br>40 MHz/5 V | Yes | VL | WT/DM - 2168<br>WB/DM - dt<br>WB/DM - gt | Yes | | Acc Micro | 2086 | Built-in | 2 | 256 + RTC | 486SXL, DLC,<br>486SX/DX | 33 MHz/3.3 V<br>40 MHz/5 V | Yes | NA | WB | Yes | | Acc Micro | 2066 | Built-in | 1 | 208 + RTC +<br>Combo | 486SXL, DLC | 33 MHz/ | Yes | VL | WB/DM | Yes | | ACER . | M1709 | Built-in | | | 486SXL, DLC | 33 MHz/5 V,<br>33 MHz/3.3 V | Yes | VL | No | Sampling | | ETEQ<br>(CUB™) | ET8000 | Built-in | 3 | 208 +<br>84 (#206) +<br>Combo | 486SXL, DLC,<br>486SX/DX | 50 MHz/5 V | Yes | VL | WB/DM | Yes | | Headland | HT25 | Built-in | 3 | 208 + RTC +<br>Combo | 486SXLC, SLC | 25 MHz/5 V | Yes | NA | No | Yes | | OAK<br>(OakNote™) | OTI040 | Built-in | 3 | 160 + 144 +<br>Combo | 486SXLC, SLC | 25 MHz/3.3 V<br>33 MHz/5 V | No | NA | No | Yes | | OAK<br>(OakNote) | OTI060 | NA | 3 | 160+84 (#206) | 486SXL, DLC,<br>486SX/DX | 50 MHz/5 V | No | NA | Yes | Yes | | OPTI<br>(SCNB™) | 82C463MV/<br>82C465MV | Built-in | 3 | 208 + RTC +<br>Combo | 486SXL, DLC,<br>486SX/DX | 33 MHz/3.3 V,<br>33 MHz/5 V | Yes | NA | No | Yes | | PicoPower<br>(Evergreen™) | PT86C168 | Built-in | 3 | 208 +<br>84 (#206) +<br>Combo | 486SXL, DLC,<br>486SX/DX | 33 MHz/3.3 V<br>33 MHz/5 V | No | VL | No | Yes | | PicoPower<br>(Evergreen HV™) | PT86C268 | Built-in | 3 | 208 +<br>84 (#206) +<br>Combo | 486SXL, DLC,<br>486SX/DX | 33 MHz/3.3 V<br>33 MHz/5 V | Yes | VL | No | Yes | <sup>†</sup> This chipset information was received from the specified vendors. The responsibility for verifying designs incorporating the TI486 rests with the customer originating the design. ‡ nt and st only Listing 2. 486SXL/SXLC and 486DLC/SLC Notebook Chipset Support Summary† (Continued) | Vendor<br>(Part Name) | Part Number | PMU<br>Chip | No. of Chips<br>Without PMU | Package | CPU Support | Maximum Bus<br>Freq./Voltage | SMI | Local<br>Bus | L2 Cache | Production | |-------------------------|-------------|-------------|----------------------------------------|-------------------------------|----------------------------------------|------------------------------|-----|--------------|----------|------------| | PicoPower<br>(Pine™) | PT86C368 | Built-in | 3 | 208 +<br>84 (#206) +<br>Combo | 486SXL, DLC,<br>486SX/DX | 33 MHz/3.3 V<br>33 MHz/5 V | Yes | VL | No | Yes | | Picopower<br>(Redwood™) | | Built-in | 2 | 160 *2 + Com-<br>bo | 486SXL, DLC | 40 MHz/3.3 V<br>40 MHz/5 V | Yes | VL | WB/DM | Yes | | Picopower<br>(Cedar™) | | Built-in | 2 | 208 *1+ 84*1 +<br>Combo | 486SXLC,<br>SLC,<br>486SXL,SXLC | 33 MHz/3.3 V<br>33 MHz/5 V | Yes | VL | No | Sampling | | Samsung | 82C388 | _ | 2 | 208 | 486SXLC, SLC | 33 MHz/5 V | No | VL | WT/DM | Yes | | TIDALWAVE | 8100A | Built-in | 2 (Integrated<br>PCMCIA & CGA/<br>LCD) | 240 + RTC | 486SXLC, SLC | 33 MHz/5 V,<br>25 MHz/3 V | Yes | NA | No | Yes | | UMC | UM8486 | Built-in | 3 | 208 + 100 +<br>Combo | 486SXL, DLC | 33 MHz/5 V,<br>33 MHz/3 V | Yes | VL | WB/DM | Yes | | WD | 7855/7855LV | Built-in | 3 | 160 + 84 + 84 | 486SXLC, SLC | 25 MHz/3.3 V<br>33 MHz/5 V | Yes | NA | No | Yes | | WD<br>(Magnum™) | 8110/8110LV | Built-in | 4 | 208 + 144 + 84<br>+ 84 | 486SXL,SXLC<br>486SLC/DLC,<br>486SX/DX | 25 MHz/3.3 V<br>40 MHz/5 V | Yes | VL | No | Yes | <sup>†</sup> This chipset information was received from the specified vendors. The responsibility for verifying designs incorporating the TI486 rests with the customer originating the design. Listing 3. 486SXL/SXLC and 486DLC/SLC Desktop Chipset Support Summary† | Vendor<br>(Part Name) | Part Number | PMU<br>Chip | No. of Chips<br>Without PMU | Package | CPU Support | Maximum Bus<br>Freq/Voltage | SMI | Local<br>Bus | L2 Cache | Production | |-----------------------|--------------------------------------------|----------------------|-----------------------------|-------------------------------|-----------------------------------|-----------------------------|-----|--------------|------------------------------------------|------------| | Acc Micro | 2046, 2046LV<br>2046nt/ntLV<br>2046st/stLV | 2026<br>2026<br>2026 | 3 | 208 + RTC +<br>Combo | 486SXL, DLC,<br>486SX/DX | 33 MHz/3.3 V<br>40 MHz/5 V | No | VL | WT/DM - 2046<br>WB/DM - nt<br>WB/DM - st | Yes | | Acc Micro | 2168, 2168LV<br>2168dt/dtLV<br>2168gt/gtLV | NA<br>2026<br>2026 | 3 | 208 + RTC +<br>Combo | 486SXL, DLC,<br>486SX/DX | 40 MHz/5 V- SXL | Yes | VL | WT/DM - 2168<br>WB/DM - dt<br>WB/DM - gt | Yes | | Acc Micro | 2178 | Built-in | 2 | 208 + RTC | 486SXL, DLC,<br>486SX/DX | 40 MHz | Yes | No | WB | Yes | | Acc Micro | 2066 | Built-in | 1 | 208 + RTC | 486SXL, DLC | 33 MHz | Yes | VL | WB/DM | Yes | | ACER | 1217B | NA | 1 | 208 | 486SXLC, SLC | 40 MHz | No | No | NA | Yes | | ACER | 1419/1241 | NA | 4 | 208 +100 +<br>RTC+Combo | 486SXL, DLC,<br>486SX./DX | 40 MHz/5 V | No | VL | WB/DM | Yes | | ACER | 1429G/1431 | Built-in | 4 | 208 +100 +<br>RTC+Combo | 486SXL, DLC,<br>486SX/DX,<br>P24T | 40 MHz/5 V | Yes | VL/<br>PCI | WB/DM | Yes | | ACER | 1439G | Built-in | | | 486SXL | 40 MHz/5 V | Yes | VL/<br>PCI | WB/DM | Yes | | EFAR | EC798 | NA | 2 | 208 + 84 +<br>Combo | 486SXL,<br>486DLC | 40 MHz/5 V | No | VL | WB/DM | Yes | | EFAR | EC802G | Built-in | 2 | 208 + 84 +<br>Combo | 486SXL,SXLC<br>486DLC.SLC | 40 MHz/5 V | Yes | VL | WB/DM | Yes | | ETEQ<br>(CUB) | ET8000 | Built-in | 3 | 208 +84 +<br>Combo | 486SXL, DLC,<br>486SX/DX | 40 MHz/5 V | Yes | VL | WB/DM | Yes | | ETEQ<br>(PANDA™) | 82C390SX | ET5000 | 3 | 184 +<br>84 (#206) +<br>Combo | 486SXLC, SLC | 33 MHz/5 V | No | VL | WT/DM | Yes | | ETEQ<br>(BUFFALO™) | ET9000 | ET5000 | 3 | 184 +<br>84 (#206) +<br>Combo | 486SXL, DLC,<br>486SX/DX | 40 MHz/5 V | No | VL | WB/DM | Yes | | ETEQ<br>(MUSTANG™) | ET9600 | ET5000 | 3 | 160 +<br>84(#206) +<br>Combo | 486SXL, DLC,<br>486SX/DX | 40 MHz/5 V | No | VL | WB/DM | Yes | | ETEQ<br>(FIREFOX™) | ET9800 | ET5000 | 3 | 160 +<br>84 (#206) +<br>Combo | 486SXLC, SLC | 40 MHz/5 V | No | VL | WB/DM | Yes | | FTD | 823480 | Built-in | 4 | 160 + 160 +<br>RTC + Combo | 486SXL,<br>486DLC | 40 MHz/5 V | No | VL | WB/WT | Yes | <sup>†</sup> This chipset information was received from the specified vendors. The responsibility for verifying designs incorporating the TI486 rests with the customer originating the design. Listing 3. 486SXL/SXLC and 486DLC/SLC Desktop Chipset Support Summary† (Continued) | Vendor<br>(Part Name) | Part Number | PMU<br>Chip | No. of Chips<br>Without PMU | Package | CPU Support | Maximum Bus<br>Freq./Voltage | SMI | Local<br>Bus | L2 Cache | Production | |------------------------|--------------|-------------|-----------------------------|-------------------------------------|----------------------------------------|------------------------------|-----|--------------|----------|------------| | Forex | 521B | Built-in | 2 | | 486SXL, DLC<br>486SX, DX | 40 MHz/5 V | Yes | PCI | WB/DM | Yes | | Macronix | MX83C305/306 | | | 1 | 486SXL, DLC | 40 MHz/5 V | T | No | WB/DM | Yes | | OPTI<br>(WBSLC™) | 82C295 | NA | | | 486SXLC, SLC | 33 MHz/5 V | No | No | WB/DM | Yes | | OPTI<br>(LCWB™) | 82C495SX/XLC | NA | 4 | 160 + 100 + 84<br>(#206) +<br>Combo | 486SXL, DLC,<br>486SX/DX | 40 MHz/5 V | No | No | WB/DM | Yes | | OPTI<br>(DXSCTM) | 82C499 | NA | 3 | 208 + RTC +<br>Combo | 486SXL, DLC,<br>486SX/DX | 40 MHz/5 V | No | No | WB/DM | Yes | | PCCHIP | 18/16 | | | | 486SXL, DLC | 40 MHz/5 V | | VL | | Yes | | PCCHIP | 13/11 | | | | 486SXL, DLC | 40 MHz/5 V | | No | | Yes | | Picopower<br>(Redwood) | PT668/618 | Built-in | 2 | 160 *2 | 486SXL, DLC | 40 MHz/3.3 V<br>40 MHz/5 V | Yes | VL | WB/DM | Yes | | SAMSUNG | KS82C388 | | | | 486SXL, DLC | 40 MHz/5 V | | No | | | | SARC | RC2016A5 | | | | 486SXL, DLC | 40 MHz/5 V | | | | | | SIS | 85C460 | NA | 3 | 208 + RTC +<br>Combo | 486SXL, DLC,<br>486SX/DX | 40 MHz/5 V | No | No | WB/DM | Yes | | SIS | 85C461 | NA | 3 | 208 + RTC +<br>Combo | 486SXL, DLC,<br>486SX/DX | 40 MHz/5 V | No | VL | WB/DM | Yes | | SIS | 85C471 | Built-in | | | | | | VL | WB/DM | Yes | | SYMPHONY<br>(HAYDN™) | C460 | NA | 5 | 160 +160 +<br>100 + RTC +<br>Combo | 486SXL, SXLC<br>486DLC/SLC<br>486SX/DX | 40 MHz/5 V | No | VL | WB/DM | Yes | | UMC | 481/482 | NA | 3 | 160 *2 + RTC | 486SXL, DLC | 40 MHz/5 V | No | No | WT | Yes | | UMC | 498 | NA | 2 | 208 + 84 | 486SXL, DLC | 40 MHz/5 V | Yes | VL | WB/DM | Yes | | UMC | 491/493/495 | NA | 4 | 208 + 100 +100<br>+ Combo | 486SXL, DLC,<br>486SX/DX | 40 MHz/5 V | No | VL | WB/DM | Yes | | UNI CHIP | U6000 | Built-in | 2 | 160 + #206 +<br>Combo | 486SXL, DLC | 40 MHz/5 V | Yes | PCI/<br>VL | WB/DM | 1Q/95 | | UNI CHIP | 4900G | Built-in | 2 | 208 + 84 +<br>Combo | 486SXL, DLC | 40 MHz/5 V | Yes | VL | WB/DM | Yes | | VIA | 82C470 | | | | 486SXL, DLC | 40 MHz/5 V | | No | WB/DM | Yes | | VIA | 82C486A | | | | 486SXL, DLC | 40 MHz/5 V | | VL | WB/DM | Yes | | VIA | 82C496G | Built-in | | | 486SXL, DLC | 40 MHz/5 V | | VL/<br>PCI | WB/DM | Yes | <sup>†</sup> This chipset information was received from the specified vendors. The responsibility for verifying designs incorporating the TI486 rests with the customer originating the design. #### **6 Microprocessors Offered** Table 7 lists the family of TI486SXL(C) microprocessors currently offered. The table also provides the minimum, nominal, and maximum recommended supply voltages, including the $V_{CC5}$ terminal supply voltage range. Also shown are CLK2 input frequency requirements, maximum case temperature, and package availability. Table 7. TI486SXL(C) Supply Voltage, Input Frequency, Case Temperature, and Package | | Supply Voltage, V <sub>CC</sub> (V)<br>(V <sub>CC5</sub> †) (V) | | | CLK2 Input | Maximum Case | | |--------------------|-----------------------------------------------------------------|-----|---------------|-----------------|------------------|------------------------| | Device Part Number | Min | Nom | Max | Frequency (MHz) | Temperature (°C) | Package | | TX486SXLC-V25-PJF | 3 | 3.3 | 3.6 | 50 | 85 | 100-pin TEP§<br>QFP | | TX486SXLC-040-PJF | 4.75 | 5 | 5.25 | 80‡ | 100 | | | TX486SXLC2-G50-WN | 3<br>(3) | 3.3 | 3.7<br>(5.25) | 50 | 85 | 100-pin<br>ceramic QFP | | TI486SXLC2-G66-WN¶ | 3.5<br>(3.5) | 3.6 | 3.7<br>(5.25) | 66 | 65 | | | TX486SXL-040S-GA | 4.75 | 5 | 5.25 | 80‡ | 85 | 132-pin CPGA | | TX486SXL2-050S-GA | 4.75 | 5 | 5.25 | 50 | 85 | | | TX486SXL-040-PCE | 4.75 | 5 | 5.25 | 80‡ | 100 | 144-pin TEP<br>QFP | | TX486SXL2-G50-HBN | 3<br>(3) | 3.3 | 3.7<br>(5.25) | 50 | 85 | 144-pin<br>ceramic QFP | | TX486SXL2-G66-HBN¶ | 3.5<br>(3.5) | 3.6 | 3.7<br>(5.25) | 66 | 65 | | | TX486SXL2-G50-GA | 3<br>(3) | 3.3 | 3.7<br>(5.25) | 50 | 85 | 168-pin CPGA | | TX486SXL2-G66-GA | 3.5<br>(3.5) | 3.6 | 3.7<br>(5.25) | 66 | 65 | | | TX486SXL-040-GA | 4.75 | 5 | 5.25 | 80‡ | 85 | | | TX486SXL2-050-GA | 4.75 | 5 | 5.25 | 25 | 85 | | <sup>&</sup>lt;sup>†</sup> V<sub>CC5</sub> applies to the -G50 and -G66 devices in the 100-pin, 144-pin, and 168-pin packages. The minimum and maximum range for V<sub>CC5</sub> is shown in parenthesis beneath the V<sub>CC</sub> minimum and maximum, respectively. A heat sink fin, illustrated in Figure 5, is attached to each TI486SXL(C)-G66 microprocessor that is supplied in the 168-pin PGA. The heat sink fin is required to meet operation within the recommended case temperature range. <sup>&</sup>lt;sup>‡</sup> These microprocessors can be operated as nonclock-doubled 40 MHz (CLK2 = 80 MHz) or clock-doubled 20/40 MHz (CLK2 = 40 MHz). <sup>§</sup> Thermally enhanced package These microprocessors are not released to a production status. Figure 5. Heat Sink Fin for the 168-Pin CPGA # **NOTES** # **NOTES** # TI Worldwide Sales and Representative Offices AUSTRALIA / NEW ZEALAND: Texas Instruments Australia Ltd.: Sydney [61] 2-910-3100, Fax 2-805-1186; Melbourne 3-696-1211, Fax 3-696-4446. BELGIUM: Texas Instruments Belgium S.A./N.V.: Brussels [32] (02) 242 75 80, Fax (02) 726 72 76. BRAZIL: Texas Instrumentos Electronicos do Brasil Ltda.: Sao Paulo [55] 11-535-5133. CANADA: Texas Instruments Canada Ltd.: Montreal (514) 335-8392; Ottawa (613) 726-3201; Toronto (416) 884-9181. **DENMARK: Texas Instruments A/S: Ballerup** [45] (44) 68 74 00. **FINLAND: Texas Instruments/OY: Espoo** [358] (0) 43 54 20 33, Fax (0) 46 73 23. FRANCE: Texas Instruments France: Velizy-Villacoublay Cedex [33] (1) 30 70 10 01, Fax (1) 30 70 10 54. **GERMANY: Texas Instruments Deutschland GmbH.: Freising** [49] (08161) 80-0, Fax (08161) 80 45 16; **Hannover** (0511) 90 49 60, Fax (0511) 64 90 331; **Ostfildern** (0711) 34 03 0, Fax (0711) 34 032 57. HONG KONG: Texas Instruments Hong Kong Ltd.: Kowloon [852] 956-7288, Fax 956-2200. **HUNGARY: Texas Instruments Representation: Budapest** [36] (1) 269 8310, Fax (1) 267 1357. INDIA: Texas Instruments India Private Ltd.: Bangalore [91] 80 226-9007. IRELAND: Texas Instruments Ireland Ltd.: Dublin [353] (01) 475 52 33, Fax (01) 478 14 63. ITALY: Texas Instruments Italia S.p.A.: Agrate Brianza [39] (039) 68 42.1, Fax (039) 68 42.912: Rome (06) 657 26 51. JAPAN: Texas Instruments Japan Ltd.: Tokyo [81] 03-769-8700, Fax 03-3457-6777; Osaka 06-204-1881, Fax 06-204-1895; Nagoya 052-583-8691, Fax 052-583-8696; Ishikawa 0762-23-5471, Fax 0762-23-1583; Nagano 0263-33-1060, Fax 0263-35-1025; Kanagawa 045-338-1220, Fax 045-338-1255; Kyoto 075-341-7713, Fax 075-341-7724; Saltama 0485-22-2440, Fax 0425-23-5787; Olta 0977-73-1557, Fax 0977-73-1583. KOREA: Texas Instruments Korea Ltd.: Seoul [82] 2-551-2800, Fax 2-551-2828. MALAYSIA: Texas Instruments Malaysia: Kuala Lumpur [60] 3-230-6001, Fax 3-230-6605. MEXICO: Texas instruments de Mexico S.A. de C.V.: Colina del Valle [52] 5-639-9740. NORWAY: Texas Instruments Norge A/S: Oslo [47] (02) 264 75 70. PEOPLE'S REPUBLIC OF CHINA: Texas Instruments China Inc.: Beijing [86] 1-500-2255, Ext. 3750, Fax 1-500-2705. PHILIPPINES: Texas Instruments Asia Ltd.: Metro Manila [63] 2-817-6031, Fax 2-817-6096. PORTUGAL: Texas Instruments Equipamento Electronico (Portugal) LDA.: Maia [351] (2) 948 10 03, Fax (2) 948 19 29. SINGAPORE / INDONESIA / THAILAND: Texas Instruments Singapore (PTE) Ltd.: Singapore [65] 390-7100, Fax 390-7062. **SPAIN: Texas Instruments España S.A.: Madrid** [34] (1) 372 80 51, Fax (1) 372 82 66; **Barcelona** (3) 31 791 80. SWEDEN: Texas Instruments International Trade Corporation (Sverigefilialen): Kista [46] (08) 752 58 00, Fax (08) 751 97 15. SWITZERLAND: Texas Instruments Switzerland AG: Dietikon [41] 886-2-3771450. TAIWAN: Texas Instruments Taiwan Limited: Taipei [886] (2) 378-6800, Fax 2-377-2718. UNITED KINGDOM: Texas Instruments Ltd.: Bedford [44] (0234) 270 111, Fax (0234) 223 459. UNITED STATES: Texas Instruments Incorporated: ALABAMA: Huntsville (205) 430-0114; ARIZONA: Phoenix (602) 244-7800; CALIFORNIA: Irvine (714) 660-1200; San Diego (619) 278-9600; San Jose (408) 894-9000; Woodland Hills (818) 704-8100; COLORADO: Aurora (303) 368-8000; CONNECTICUT: Wallingford (203) 265-3807; FLORIDA: Orlando (407) 260-2116; Fort Lauderdale (305) 425-7820; Tampa (813) 882-0017; GEORGIA: Atlanta (404) 662-7967; ILLINOIS: Arlington Heights (708) 640-2925; INDIANA: Indianapolis (317) 573-6400; KANSAS: Kansas City (913) 451-4511; MARYLAND: Columbia (410) 312-7900; MASSACHUSETTS: Boston (617) 895-9100; MICHIGAN: Detroit (303) 553-1500; MINNESOTA: Minneapolis (612) 828-9300; NEW JERSEY: Edison (908) 906-0033; NEW MEXICO: Albuquerque (505) 345-2555; NEW YORK: Poughkeepsie (914) 897-2900; Long Island (516) 454-6601; Rochester (716) 385-6770; NORTH CAROLINA: Charlotte (704) 522-5487; Raleigh (919) 876-2725; OHIO: Cleveland (216) 765-7258; Dayton (513) 427-6200; OREGON: Portland (503) 643-6758; PENNSYLVANIA: Philadelphia (215) 825-9500; PUERTO RICO: Hato Rey (809) 753-8700; TEXAS: Austin (512) 250-6769; Dallas (214) 917-1264; Houston (713) 778-6592; WISCONSIN: Milwaukee (414) 798-1001. #### North American Authorized Distributors COMMERCIAL Almac / Arrow Alliance Electronics Inc Anthem Electronics Future Electronics (Canada) Arrow / Schweber Hamilton Hallmark Future Electronics (Canada) Zeus - An Arrow Company Hamilton Hallmark CATALOG Marshall Industries Allied Electronics Wyle Arrow Advantage **OBSOLETE PRODUCTS Newark Electronics** Rochester Electronics 508/462-9332 For Distributors outside North America, contact your local Sales Office. A1194 Important Notice: Texas Instruments (TI) reserves the right to make changes to or to discontinue any product or service identified in this publication without notice. TI advises its customers to obtain the latest version of the relevant information to verify, before placing orders, that the information being relied upon is current. Please be advised that TI warrants its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. TI assumes no liability for applications assistance, software performance, or third-party product information, or for infringement of patents or services described in this publication. TI assumes no responsibility for customers' applications or product designs. © 1994 Texas Instruments Incorporated Printed in the U.S.A.