TEXAS INSTRUMENTS 1000 TMS 2100, TMS 2170, TMS 2300, TMS 2370 4-Bit Microcomputers **MICROCOMPUTER SERIES™** 1. 2. 3. 4. 5. API ## TABLE OF CONTENTS | 1. | INTRODUCTION | | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | | 1.1Description1.2Design Support | 1 | | 2. | DEVICE HARDWARE OPERATION | | | | 2.1 Overview 2.2 Timing Relationships 2.3 Power-On 2.4 On-Chip Oscillator 2.5 ROM Organization/Chapter Control 2.6 RAM Operation 2.7 Arithmetic Logic Unit (ALU) Operation 2.8 Digital Input 2.9 K8 Frequency Divider 2.10 Analog Input 2.11 Data Output 2.11 Data Output 2.12 Internal Control Functions 2.13 Analog-to-Digital Converter 2.14 Input/Output Port 2.15 Hardware Interrupt 2.16 Software Interrupt 2.17 Polled Interrupt | | | | 2.18 Zero Cross Detector | 16 | | 3. | DEVICE SOFTWARE OPERATION | | | | 3.1 Instruction Set 3.2 Subroutine Calls 3.3 Action of BR Instruction 3.4 Action of CALL Instruction 3.5 Action of RETN Instruction | 16<br>18<br>19<br>19 | | 4. | ELECTRICAL SPECIFICATIONS | | | | 4.1 TMS 2100/TMS 2300 4.2 TMS 2170/TMS 2370 4.3 Terminal Assignments | 21<br>23<br>25 | | 5. | MECHANICAL DATA | | | | 5.1 TMS 2100, TMS 2170 28-Pin N400 Plastic, Pin Spacing 0.70 5.2 TMS 2100, TMS 2170 28-Pin N400 Plastic, Pin Spacing 0.100 5.3 TMS 2300, TMS 2370 40-Pin N600 Plastic, Pin Spacing 0.70 5.4 TMS 2300, TMS 2370 40-Pin N600 Plastic, Pin Spacing 0.100 | 26<br>26<br>27<br>27 | | | | | | APF | PENDIX | | ## LIST OF ILLUSTRATIONS | Figure 1 | Microcomputer Design Release to Production | |-----------|------------------------------------------------------| | Figure 2 | TMS 2100 Tentative Block Diagram 4 | | Figure 3 | Arithmetic Logic Unit 8 | | Figure 4 | K/J and Analog Input Ports | | Figure 5 | A/D Converter | | Figure 6 | R0-R3 Input/Output Function | | Figure 7 | Interrupt Interval Timer and Event Counter Functions | | Figure 8 | Example of External Hardware Interrupt | | Figure 9 | Example of Software Interrupt | | Figure 10 | Zero-Crossing Waveform | | Figure 11 | TMS 2100 Standard Instruction Map | | Figure 12 | Flow Diagram of Subroutine Calls | #### 1. INTRODUCTION #### 1.1 DESCRIPTION The TMS 2100/2300 and TMS 2170/2370 microcomputers are new enhanced members of the TMS 1000 family. Through greater on-chip integration of system functions, the TMS 2100 series provides more efficient and cost-effective solutions to a variety of controller applications (see Table 1). TABLE 1 - TMS 2100 MICROCOMPUTER SERIES FEATURES<sup>†</sup> | FEATURES | TMS 2100 | TMS 2300 | TMS 2170 | TMS 2370 | | |-------------------------------------------------------------|--------------------|----------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Maximum-Rated Voltage (O, R, K, J, INT, and ECI) | -15 V | -15 V | −35 V | −35 V | | | Package Pin Count | 28 Pins | 40 Pins | 28 Pins | 40 Pins | | | "R" Individually Addressed Output Latches | 7 | 15 | 6 | 14 | | | K, J and R Inputs | 8 | 12 | 8 | 12 | | | Analog Inputs | 1 | 2 | 1 | 2 | | | Event Counter | No | Yes | No | Yes | | | Interval Timer | | Y III YA GALALIY | es | | | | Instruction Read Only Memory | | 2048 X 8 Bits | (16,384 Bits) | Anna Calabara Anno and a proportion and a second a second and a second and a second and a second and a second and a second and | | | Data Random Access Memory | | 128 X 4 Bit | s (512 Bits) | | | | "O" Parallel Latched Data Outputs | 2487 ESGARAT 1 | | | | | | Working Registers | | 3 (4 Bit | ts each) | | | | Instruction Set | la vier | Enhanced TMS 11 | 00 Instruction Set | A CAR COMPANY | | | Programmable O Output Decoder | Yes (32 AND terms) | | | | | | On-Chip Oscillator | | Ye | es | | | | Power Supply/Typical Dissipation | | -9 V/ | 90 mW | | | | Development System | | AMPL10 | 000 2100 | and the second | | | System Evaluator Device with<br>External Instruction Memory | | SE-2100 (TM | S 1096 JLL) | | | | Subroutine Levels | | 4 Le | evels | | | | 8-Bit A/D Converter | | Υ | es | wa to a second | | | Hardware Interrupt (1 level) or | | | | | | | Zero Cross Detector | | Yes (Mas | k Option) | | | | Frequency Divider to K8 | | Yes (Optional - Pass | , 1/2, 1/10 and 1/20) | | | #### 1.2 DESIGN SUPPORT TI provides design support for the entire TMS 1000 family - System evaluators with an external EPROM<sup>‡</sup> - AMPL development systems for program development - Field application specialists nationwide for local assistance - Regional Technology Centers A staff of experienced application programmers is available at Texas Instruments to assist customers in evaluating applications, in training designers to program the TMS 1000 series, and in simulating programs. TI will also contract to write programs to customer's specifications. (See Figure 1.) <sup>&</sup>lt;sup>†</sup>See Appendix A for TMS 2400 Series <sup>&</sup>lt;sup>‡</sup>See Appendix B for evaluator data. FIGURE 1 - MICROCOMPUTER DESIGN RELEASE TO PRODUCTION #### 2. DEVICE HARDWARE OPERATION #### 2.1 OVERVIEW The microcomputer ROM program controls data input, storage, processing, and output. Data processing takes place in the arithmetic logic unit (ALU). K and J-inputs are sent to the ALU, as shown in Figure 2, and are stored in the four-bit accumulator. The accumulator output accesses the O-output latches, the RAM storage cells, Accumulator 2, the X register, and the adder input. Data storage in the 512-bit RAM is organized into 128 words, four bits per word. The four-bit words are conveniently grouped into eight 16-word files addressed by a three-bit register. A four-bit Y register addresses one of the 16 words in a file. The O-outputs and the R-outputs are the output channels. The eight parallel O-outputs are decoded from five data latches. The O-output decoder is a programmable logic array (PLA) that is modified by changing the gate level mask tooling. Each of the R-outputs has a storage element that can be individually set or reset by program control. The R-outputs send status or enable signals to external devices. The R-outputs strobe the O-outputs to displays<sup>†</sup>, to other TMS 1000 family devices, or to other interface circuitry. The same R-outputs may be used to multiplex data into the K or J-inputs whenever necessary. #### 2.2 TIMING RELATIONSHIPS Six oscillator pulses constitute one instruction cycle. All instructions are executed in one instruction cycle. The actual machine cycle period is determined by either a fixed external resistor and capacitor connected to the OSC1 and OSC2 pins (refer to Section 2.4), or an external clock input frequency. #### 2.3 POWER-ON The TMS 1000 family has a built-in power-on latch (see below), which resets the program counter upon the proper application of power (with INIT input open or tied to V<sub>DD</sub>). After power-up the chip resets and begins execution at a fixed ROM address. The system reset depends on the ROM program after the starting address. For power supplies with slow rise times or noisy conditions, the following network connected to the INIT pin may be necessary. To assist initialization of the TMS 1000 family devices, a capacitor maintains a high-level voltage on the INIT input after the power supply settles. The diode connecting V<sub>DD</sub> to INIT is used to fully discharge C<sub>ext</sub> and allow a proper reset when fast power-on-off-on cycles are expected. $C_{ext}(\mu F) = 0.06$ Power Supply Rise Time (ms) <sup>†</sup> R0-R3 may also be used as a four-bit parallel input/output port. FIGURE 2 - TMS 2100 TENTATIVE BLOCK DIAGRAM #### 2.4 ON-CHIP OSCILLATOR \$ 2300 The internal oscillator for the TMS 2100/TMS 2300 is similar to the TMS 1100/TMS 1300 oscillator, except that it has been designed to be driven not only with an RC filter, but also with a ceramic filter or an external clock. The following diagrams show the appropriate connections for each method of oscillator control: #### (1) R-C filter control: If an external clock is desired, the clock source may be connected to OSC1, and OSC2 shorted to VSS. #### 2.5 ROM ORGANIZATION/CHAPTER CONTROL The sequence of the 2048 eight-bit ROM instructions determines the device operation. The instruction ROM contains two chapters of 16 pages each. A page contains 64 eight-bit words. After power-up, the program execution starts at a fixed instruction address, CH:O;PA:F;PC:OO. A shift-register program counter sequentially addresses each ROM instruction on a page. A conditional branch or call subroutine instruction may alter the six-bit program counter address to transfer software control. Four levels of subroutine return address including one for interrupt, if used, may be stored in the subroutine return register. The page address register (four bit) holds the current address for one of the 16 ROM pages. To change pages, a constant from ROM loads into the page buffer register (four bits), and upon a successful branch or call, the page buffer loads into the page address register. The page subroutine register, which is a four-level stack, holds the return page address in the call subroutine mode. The chapter logic consists of three control bits, chapter address, chapter buffer, and chapter subroutine with four level stack. The chapter buffer bit is controlled by a complement chapter buffer instruction (see COMC in Table 2). The chapter buffer transfers into the current chapter address if a branch or call executes successfully. If a call is successful, the return chapter is saved in a chapter subroutine latch. TABLE 2 - TMS 2100 STANDARD INSTRUCTION SET | FUNCTION | MNEMONIC | | TUS | DESCRIPTION | | | | |--------------|----------------|---|-------|-------------------------------------------------------------------------------------|--|--|--| | TONCTION | MINEMONIC | C | N | DESCRIPTION | | | | | Register-to- | TAY | | 14 | Transfer accumulator to Y register | | | | | Register | TYA | | | Transfer Y register to accumulator | | | | | Transfer | CLA | | | Clear accumulator | | | | | Hansier | TAC | | | | | | | | | | | | Transfer accumulator to AC2 | | | | | Dominton to | TCA | | 7 | Transfer AC2 to accumulator | | | | | Register-to- | | Y | | Transfer accumulator to memory | | | | | Memory | TAMIYC | Y | | Transfer accumulator to memory and increment Y register. If carry, one to status. | | | | | | TAMDYN<br>TADM | Ť | | Transfer accumulator to memory and decrement Y register. If no borrow, one to statu | | | | | Mamagueta | | | | Transfer A/D register to memory. | | | | | Memory-to- | TMY | | | Transfer memory to Y register | | | | | Register | TMA | | | Transfer memory to accumulator (R17 = 0), to initial value Reg. (R17 = 1). | | | | | | XMA | | | Exchange memory and accumulator | | | | | Arithmetic | AMAAC | Y | | Add memory to accumulator, results to accumulator. If carry, one to status. | | | | | | SAMAN | Y | | Subtract accumulator from memory, results to accumulator. If no borrow, one to | | | | | | | | | status. | | | | | | IMAC | Y | | Transfer memory to accumulator and increment accumulator. If carry, one to status. | | | | | | DMAN | Y | | Transfer memory to accumulator and decrement accumulator. If no borrow, one to | | | | | | | | | status, | | | | | | IAC | Y | | Increment accumulator. If carry, one to status. | | | | | | DAN | Y | | Decrement accumulator. If no borrow, one to status. | | | | | | A2AAC | Y | | Add 2 to accumulator. Results to accumulator. If carry, one to status. | | | | | | A3AAC | Y | | Add 3 to accumulator. Results to accumulator. If carry, one to status. | | | | | | A4AAC | Y | | Add 4 to accumulator. Results to accumulator. If carry, one to status. | | | | | | A5AAC | Y | | Add 5 to accumulator. Results to accumulator. If carry, one to status. | | | | | | A6AAC | Y | | Add 6 to accumulator. Results to accumulator. If carry, one to status. | | | | | | A7AAC | Y | | Add 7 to accumulator. Results to accumulator. If carry, one to status. | | | | | | A8AAC | Y | | Add 8 to accumulator. Results to accumulator. If carry, one to status. | | | | | | A9AAC | Y | | Add 9 to accumulator. Results to accumulator. If carry, one to status. | | | | | | A10AAC | Y | | Add 10 to accumulator. Results to accumulator. If carry, one to status. | | | | | | A11AAC | Y | 250 [ | Add 11 to accumulator. Results to accumulator. If carry, one to status. | | | | | | A12AAC | Y | | Add 12 to accumulator. Results to accumulator. If carry, one to status. | | | | | | IYC | Y | | Increment Y register. If carry, one to status. | | | | | | DYN | Y | | Decrement Y register. If no borrow, one to status. | | | | | | CPAIZ | Y | n est | Complement accumulator and increment. If then zero, one to status. | | | | | Arithmetic | ALEM | Υ | | If accumulator less than or equal to memory, one to status. | | | | | Compare | | | | | | | | | Logical | MNEA | | Υ | If memory is not equal to accumulator, one to status. | | | | | Compare | MNEZ | | Y | If memory not equal to zero, one to status. | | | | | | YNEA | | Υ | If Y register not equal to accumulator, one to status and status latch. | | | | | | YNEC | | Υ | If Y register not equal to a constant, one to status. | | | | | Bits in | SBIT | | | Set memory bit | | | | | Memory | RBIT | 1 | | Reset memory bit | | | | | | TBIT1 | | Υ | Test memory bit. If equal to one, one to status. | | | | | Constants | TCY | | | Transfer constant to Y register | | | | | | TCMIY | | | Transfer constant to memory, then increment Y | | | | | Input | TKA | | | Transfer K or J inputs to accumulator | | | | | | TRA | | | Transfer R inputs to accumulator | | | | TABLE 2 - TMS 2100 STANDARD INSTRUCTION SET (Concluded) | FUNCTION | MNEMONIC | STA<br>INEMONIC EFF | | DESCRIPTION | | |------------|----------|---------------------|---|--------------------------------------------------------------|--| | | | С | N | | | | Output | SETR | | | Set R output addressed by Y | | | | RSTR | | | Reset R output addressed by Y | | | | TDO | - | | Transfer data from accumulator and status latch to O outputs | | | RAM X | LDX | | | Load X with file address | | | Addressing | TAX | | | Transfer accumulator (A1, A2, A4) to X register. | | | ROM | BR | | | Branch on status = one | | | Addressing | CALL | | | Call subroutine on status = one | | | | RETN | | | Return from subroutine (No-op if not in subroutine) | | | | LDP | | | Load page buffer with constant | | | | COMC | | | Complement Chapter Buffer | | #### 2.6 RAM OPERATION atus. Up to 512 addressable bits of RAM storage are available. The RAM is composed of eight files, each containing 16 four-bit words. The RAM is addressed by the X and Y registers. The Y register selects one of the 16 words in a file and is completely controllable by the ALU. The TMS 1000 family has instructions within the standard instruction set that compare Y to a constant, set Y to a constant, increment or decrement Y, and/or perform data transfer to or from Y. Three bits in the X register select one of the eight 16-word files. The X register is set to a constant or is loaded from the accumulator. A four-bit data word goes to the RAM location addressed by X and Y from the accumulator or from the constants in the ROM. The RAM output words go to the ALU and can be operated on and loaded into Y or the accumulator in one instruction interval. Any selected bit in the RAM can be set, reset, or tested. #### 2.7 ARITHMETIC LOGIC UNIT (ALU) OPERATION Arithmetic and logic operations are performed by the four-bit adder and associated logic. The ALU performs logic comparison, arithmetic comparison, and add and subtract functions. The ALU and interconnects are shown in Figure 3. The operations are performed on two sets of inputs, P and N. The two four-bit parallel inputs may be added together or logically compared. The accumulator has an inverted output to the N-selector for subtraction by two's complement arithmetic. The other N-inputs are from the true output of the accumulator, the RAM, the ROM instruction constants, and the K-inputs. The P-inputs come from the Y register, the RAM, the constants, and the K-inputs. Addition and subtraction results are stored in either the Y register or the accumulator. An arithmetic function may cause a carry output to the status logic. Logical comparison may generate an output to status. If the comparison functions are used, only the status bit affects the program control, and neither the Y register nor the accumulator register contents are affected. If the status feedback is a logic one, which is the normal state, then the conditional branch or call is executed successfully. If an instruction calls for a carry output to status and the carry does not occur, then status will go to a zero state for one instruction cycle. Likewise, if an instruction calls for the logical-comparison function and the bits compared are equal, then status will go to a zero state for one instruction cycle. If status is a logic zero, then branches and calls immediately following the status-affecting instruction are not performed. FIGURE 3 - ARITHMETIC LOGIC UNIT (ALU) #### 2.8 DIGITAL INPUT #### 2.8.1 TMS 2100/TMS 2170 Digital Inputs There are eight data inputs to the TMS 2100/TMS 2170 circuit: K1, K2, K4 and K8 and R0, R1, R2, R3. Each time an input word is requested, the data path from the K-inputs is enabled to the adder, and the data is stored in the accumulator for future use. The R-outputs usually multiplex inputs such as keys and other data onto the K-input lines. Data can be stored periodically in synchronization with the predetermined rate of an external device. Thus, multiple four-bit words can be requested and stored with only one R-output supplying the control signal. The input function of R0, R1, R2, R3 is explained in Section 2.13. #### 2.8.2 TMS 2300/TMS 2370 Digital Inputs The TMS 2300/TMS 2370 have 12 data inputs: K1, K2, K4, K8 and J1, J2, J4, J8 and R0, R1, R2, R3. The K and J ports are multiplexed internally into a four-bit input bus with selection being under program control of R16. #### 2.9 K8 FREQUENCY DIVIDER A frequency divider has been incorporated into the K8 input. Any one of four options (K8 pass, divided by 2, 10 or 20) can be defined during device manufacture. The divider count is reset when the INIT signal goes to a high level. #### 2.10 ANALOG INPUT To provide interface to analog signals the TMS 2100/TMS 2170 has analog input A1, which is monitored by the on-board analog to digital converter (see Figure 4). The TMS 2300/TMS 2370 have two analog inputs, A1 and A2, that share device pins with inputs J4 and J8. Selection of A1 or A2 is under ROM program control of R19. TO ROL TUS h time in the input Thus, and J y 2, 10 h level. by the nd A2, #### 2.11 DATA OUTPUT The TMS 2100 series devices have two types of output channels, the R-outputs and the O-outputs, each of which have multiple purposes. The R-outputs are addressed by the Y-register, and each output can be individually set or reset. The eight parallel O-outputs come from a five-bit-to-eight-bit code converter, the O-output PLA. #### 2.11.1 R-Data Output There are seven R-outputs for the TMS 2100, six for the TMS 2170, 15 for the TMS 2300 and 14 for the TMS 2370. The R-outputs are addressed by the Y-register and decoded by the RAM Y-decoder. #### 2.11.2 O-Data Output The internally latched eight parallel O-outputs may be used for a wide variety of applications: driving displays, driving speakers, communicating with external memories or processors, and a host of other functions. The user defines a 5-bit-to-8-bit converter called the O-output PLA, which specifies the state of the O-lines for a given input. The four bits of the accumulator and the output of the status latch provide for 32 unique eight-bit patterns. #### 2.12 INTERNAL CONTROL FUNCTIONS The MSB of the X register is used to enable addressing of the internal control functions R16 through R24 (see Table 3). | FUNCTION | DEFINITION | HIGH | LOW | |----------|-------------------------------|-----------|----------| | R15 | External interrupt | Enable | Disable | | R16 | K/J select | J-input | K-input | | R17 | Initial value load | Down load | Disable | | R18 | Ext/Int counter clock control | External | Internal | | R19 | A1/A2 select | A2 input | A1 input | | R20 | A/D enable | Enable | Disable | | R21 | R0-R3 I/O control | Input | Output | | R22 | ACC2/R0-R3 output select | ACC2 | R0-R3 | | R23 | Decrementer load enable | Down load | Disable | | R24 | Interrupt disable | Enable | Disable | TABLE 3 - CONTROL FUNCTIONS #### 2.13 ANALOG TO DIGITAL CONVERTER (SEE FIGURE 5) The analog-to-digital converter is a complete hardware successive approximation converter that can be set to continuously convert the input signal A1 or A2, with the digital result being monitored via software control. Conversion time for eight-bit resolution is 200 microseconds. The following specifications apply to the A/D converter: 1) 2 analog inputs (1 only on 2100/2170) 2) Input range: AVSS ~ AVDD 3) Successive approximation: 200 $\mu$ s sample time 4) 8-bit resolution (with 7-bit accuracy) | R19 | OPERATION | |-----|---------------------------| | 0 | A1 input to A/D converter | | 1 | A2 input to A/D converter | Reference voltage is provided from AVSS, AVDD input pins. A/D converter function can be implemented as follows: - 1) SET/RESET R19 to select input port - 2) \*SET R20 to start analog input conversion - 3) SET RAM address (can be preset) - 4) SET YLSB 1 to select upper half of A/D reg. - 5) \*RESET R20 - 6) Execute TADM to store converted results to RAM - 7) Increment or decrement Y to select the lower half of A/D and address next RAM location. - 8) Execute TADM - NOTES: 1. A/D converter will continue to convert next signal unless R20 is RESET. - 2. No output operation TDO, SETR, RSTR, etc.) is recommended during (2) $\sim$ (5). FIGURE 5 - A/D CONVERTER #### 2.14 INPUT/OUTPUT PORT Four R-output lines R0, R1, R2, R3 can function as a four-bit bidirectional input/output port for data transfers, such as to or from an external data memory. The operation of this port is regulated by control functions R21 and R22 as shown in Figure 6. If R21 is set, then R0-R3 is an input port, and execution of the TRA instruction transfers data to the accumulator. If R21 is reset, then R0-R3 is an output port with data coming from AC2 (R22 = 1) or the R-output latches (R22 = 0). splays, ser deinput. which set or 2370. 24 (see o conversion <sup>\*</sup> At least 8 instruction cycles should be performed between (2) ~ (5). FIGURE 6 - R0 - R3 INPUT/OUTPUT FUNCTION #### CONTROL FUNCTION | R21 | R22 | OPERATION | | |-------|------------|-------------------------------------------------------------------------|--| | 0 | 0 | R0 $\sim$ R3 from R-output Reg, is selected to output from R0 $\sim$ R3 | | | 0 | 1 | AC-2 register is selected to output<br>from R0 ~ R3 | | | 1 | don't care | Select R0 ~ R3 functions as a 4-bit input to accumulator | | | INSTR | RUCTION | | | | Т | RA | Transfer R0 ~ R3 into accumulator | | | Т | AC | Transfer accumulator into AC2 | | | Т | CA | Transfer AC2 into accumulator | | | | | | | #### HARDWARE INTERRUPT (SEE FIGURES 7 AND 8) 2.15 The control function R15 must be high to enable an external interrupt. When the INT signal goes from low (VDD) to high (VSS), and this pulse is wider than the specified noise debounce (mask option), then the Initial Value Register is downloaded to the Decrementer, which starts counting. After the Decrementer counts down to zero, the following conditions must be satisfied before an interrupt routine will be executed: - Control function R24 must be high. - The prior interrupt routine must be complete. - 3) The present instruction is not CALL, BR or RETN. Until all three conditions are met, normal program execution will continue. When they are satisfied, the program will jump to CA = 0, PA = 0, PC = 00 and begin the interrupt routine. This routine is terminated by a RETN instruction. To load the eight-bit Initial Value Register from RAM requires the following sequence: - Set control function R17 high. - Point to RAM location where low order four-bits are stored (Y even). 2) - Execute TMA to load low order four-bits. - 4) Increment or decrement Y to point to high order four-bits (Y odd so Y LSB = 1). - 5) Execute TMA to load high order four-bits. The Decrementer is a real-time clock that can be counted down by either the External Event Counter (if R18 is high) or the scaled internal clock (if R18 is low). This clock comes from the $\phi$ 1 signal divided by 32, 128, 256 or 1024 (mask option). #### 2.16 **SOFTWARE INTERRUPT (SEE FIGURE 9)** When R15 is reset, the external INT signal will be disabled, and the Decrementer initialized to FF16. When control function R23 is set high, the Initial Value Register will download to the Decrementer, which begins counting. After the Decrementer counts down to zero, the interrupt will proceed as explained in Section 2.15. #### 2.17 POLLED INTERRUPT After Decrementer count reaches zero, (e.g. by Event Counter) interrupt occurrence is dependent on R24, that is, POLLED INTERRUPT can be controlled by R24. - NOTES: 1. After power up, all R-outputs are reset to LOW. - 2. While Decrementer is counting, download by next hardware interrupt is forbidden by hardware. - 3. It is not recommended to use hardware and software interrupts simultaneously. - 4. Since no multilevel interrupt is allowed, it is recommended to disable external interrupt by RESET R15 at the beginning of interrupt routine. FIGURE 7 – INTERRUPT INTERVAL TIMER AND EVENT COUNTER FUNCTIONS #### INTERRUPT SEQUENCE - 1. Interrupt acknowledge - 2. Save X, Y, ACC, AC2, SF, SL, PC, PA, CA, PB, CB, CL, OREG into individual stack registers - 3. Interrupt routine - 4. RETN - 5. Pop up stack registers NOTE: : Interrupt routine execution. T1: Noise debounce, T2, T3, T4: Decrementer circuit. T4 should not be within interrupt routine. FIGURE 8 - EXAMPLE OF EXTERNAL HARDWARE INTERRUPT WOTE: Interrupt will occur periodically if R23 is kept high. FIGURE 9 — EXAMPLE OF SOFTWARE INTERRUPT #### 2.18 ZERO CROSS DETECTOR (INT INPUT – MASK OPTION) Although the INT pin may be driven directly by a digital input, it has special circuitry to detect an ac signal crossing its average direct-current level. The signal required for the zero-cross detection mode must be 2 to 4 volts peak-to-peak and with a maximum frequency of 1 kilohertz. The signal couples to INT through an external capacitor. Figure 10 shows the waveforms for zero-crossing detection. The internal digital state of INT is sensed as a "0" until the wave's rising edge crosses the average dc level where it becomes a "1". The digital transition takes place within 5° from zero point. The digital level then remains at "1" until the input goes approximately 200 mV below the zero point on the falling edge. The 200 mV hysteresis prevents noise from causing chattering of the internal signal. FIGURE 10 - ZERO-CROSSING WAVEFORM The zero-crossing detection capability allows the applications designer to make the 60 hertz power signal the basis for system timing. All timing routines, including time of day, can be implemented with the signal and just a few conditional jump instructions; also the user can trigger phase-sensitive devices, such as Triacs and silicon-controlled rectifiers (SCR) and use the TMS 2100 in such applications as shaftangle measurement and speed control of motors, or anywhere that the zero-crossing of a waveform provides timing information. #### 3. DEVICE SOFTWARE OPERATION #### 3.1 INSTRUCTION SET Table 2 defines the TMS 2100 series instruction set with description, mnemonic and status effect. This instruction set is identical to that of the TMS 1100 with the exception of five instructions\* which were modified for the control of the extra logic added to the TMS 2100. Branch and subroutine calls are controlled by the state of the status logic. If an instruction that does not affect status is placed between an instruction that does affect status and a branch or call, the branch or call is always successful. This is true because status always returns to its normal state (status = one). Figure 11 is a complete upcode map of the TMS 2100 instruction set. If a branch or call is encountered and status equals zero, the program counter proceeds to the next address and ignores the call or branch. crossing peak-topacitor. s a "O" es place / below he basis st a few ntrolled motors, truction control us logic. ranch or status = ress and | | | | | *OPER | | O | ш | В | ၁ | ၁ | C | 3023 | А | 3 | | | | | | | | | | | | | | |--------------------------------|---|-----------------------------------------|-----|-----------------|-------|-----------|-------------|-------|------|------|-------|--------|-----|-----|-------|---|---|-----|-----|-----|--|--|--|--|-----|--|--| | | | | | ш | RETN | | | MNEZ | | | | CLA | | | | | | | | | | | | | | | | | | | | | ш | TADM | TADM | | IMAC | IMAC | | 1 | A8AAC | | | | | | | | | | | | | | | | | | | | | ٥ | SETR | | | CPAIZ | | | | A12AAC | | 965 | | | | | | | | | | | | | | | MACHINE INSTRUCTION CODE A Z | | | | O | RSTR | | × | SAMAN | | | | A4AAC | | | | | | | | | | | | | | | | | | | Ĺ | 1 | 8 | COMC | | ГРХ | | | | | TRA | | 57 | | | | | | | | | | | | | | | | N | 1(0) 1(1) 1(2) 1(3) 1(4) 1(5) 1(6) 1(7) | LSB | 4 | TDO | | | 11 | | | | A6AAC | | | | | | | | | | | | | | | | | | | | | MSB 5 6 7 8 9 9 | TAX | | | TBIT1 | | YNEC | тсміу | A10AAC | m m | | | | | | | | | | | | | | | | | | | | | TKA | ТКА | | | TCY | | | A2AAC | | = = | | | | | | | | | | | | | | | | 4 | | 8 | | _ | DMAN | LDP | TAM | | TC | × | TCI | DAN | 88 | CALL | | | | | | | | | | | | | | | | | MSE | | AMAAC | IYC AMAAC | TAM- TAC | RBIT | | | | A7AAC | | | | | | | | | | | | | | | | | | | | | | IYC | | | | | | | A11AAC | | | | | | | | | | | | | | | | | | | | | 4 | DYN | | TAM-<br>DYN | | | | | A3AAC | | | | | | | | | | | | | | | | | | | | r | 2 3 | | м | - Chromaton | ю | ю | 8 | ю | ю | ю | 8 | 8 | м | 8 | XMA | XMA | TYA | | | | | тса | | | | | | | | | | 2 | | YNEA | | TMY | _ | | | HUS | A5AAC | | | | | | | | | | | | | | | | | - | - | | | TMA | SBIT | | | | A9AAC | | | | | | | | | | | | | | | | | | | | | 0 | MNEA | | TAY | | | | | IAC | | | | | | | | | | | | | | | | FIGURE 11 - TMS 2100 STANDARD INSTRUCTION MAP \* C = constant; B = bit address; W = memory address; F = file address. #### 3.2 SUBROUTINE CALLS The TMS 2100 series devices have a four-level subroutine stack. Long branches can be executed during any level of subroutine. Subroutines can be of any length and long branches may be executed at any time. Figure 12 is a flow diagram of subroutine calls. The total of four calls includes one level of interrupt. Only one level of subroutine is allowed during an interrupt. If the interrupt routine uses a subroutine, then only two levels of subroutine are allowed in the main program. FIGURE 12 - FLOW DIAGRAM OF SUBROUTINE CALLS 3.3 **ACTION OF BR INSTRUCTION** el of flow ne is e are S(STATUS) = 1 b) S = 0 3.4 **ACTION OF CALL INSTRUCTION** a) $$S = 1$$ , IL = 0 b) S = 1, IL = 1, ICL = 0 (INT. CALL) Same as a) Except 1→ICL S = 0c) NOTES: 1. Only a one-level CALL will be allowed in INTERRUPT routine. 2. A total 4 levels of CALLS including one level of INT, will be allowed. **ACTION OF RETN INSTRUCTION** 3.5 a) $$CL = 1$$ , $IL = 0$ , $ICL = 0$ CSR1 → CA, CB CL1 = 0 (Dummy RETN) d) CL1 = 1, IL = 1, ICL = 0 (Interrupt RETN) ## 4. ELECTRICAL SPECIFICATIONS #### 4.1 TMS 2100/2300 # 4.1.1 ABSOLUTE MAXIMUM RATINGS OVER OPERATING FREE-AIR TEMPERATURE RANGE (UNLESS OTHERWISE NOTED)\* | Voltage applied to any device terminal (see Note 1) | 5 \ | |-----------------------------------------------------|------| | Supply voltage range, VDD, AVDD | | | Input voltage range: Data, clock | .3 V | | Input voltage range: Analog A1, A2 —15 V to | 2 V | | Average output current (see Note 2): O-Outputs | mA | | R-Outputs | mA | | Peak output current: O-Outputs —48 | mA | | R-Outputs—28 | mA | | Continuous power dissipation: TMS 2100 | mW | | TMS 2300 600 | | | Operating free-air temperature range | | | Storage temperature range | 0°C | <sup>\*</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 4.1.2 RECOMMENDED OPERATING CONDITIONS | PARAMETER | | MIN | NOM | MAX | UNIT | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------|---------------------|---------|------| | Logic supply voltage, V <sub>DD</sub> (see Note 3) | | -85 | -9 | -10.5 | V | | Andrewski | -5 | 0 | 0.6 V <sub>DD</sub> | | | | Analog supply voltage | AVSS with respect to VSS | | 0 | da dese | V | | Analog input voltage range | A1, A2 | AVSS | Territorial de | AVDD | V | | High level in the colored Market C | -2.4 | E-185 2 | ., | | | | ralog supply voltage range gh-level input voltage, $V_{IH}$ (see Note 5) we-level input voltage, $V_{IL}$ (see Note 5) $T \ (zero-cross) \ peak-to-peak \ input voltage$ $T \ (zero-cross) \ input \ current$ pock cycle time, $t_{C}(\phi)$ struction cycle timer, $t_{C}$ lse width, clock high, $t_{W}(\phi H)$ lse width, clock low, $t_{W}(\phi L)$ | INIT or Clock | -0.6 | 1 11111111 | 0.3 | V | | Law law disparence V (see Night 5) | K,J,R,ECI or INT (TTL) | V <sub>DD</sub> | | -4 | | | Low-level input voltage, VIL (see Note 5) | INIT or Clock | V <sub>DD</sub> | an and | V | | | INT (zero-cross) peak-to-peak input voltage | | | 2 | V | | | INT (zero-cross) input current | | refere | 20 | μΑ | | | Clock cycle time, $t_{C}(\phi)$ | | 2 | | 3.3 | μs | | Instruction cycle timer, t <sub>C</sub> | | 12 | | 20 | μs | | Pulse width, clock high, t <sub>W</sub> ( $\phi$ H) | Q I I I I I | 0.81 | | | μs | | Pulse width, clock low, $t_{W(\phi L)}$ | | 0.81 | | | μs | | Sum of rise time and pulse width, clock high, $t_r + t_W(\phi H)$ | | 0.91 | | | μs | | Sum of fall time and pulse width, clock low, $t_f + t_W(\phi L)$ | | 0.91 | | | μs | | Oscillator frequency, fosc | | 300 | | 500 | kHz | | Operating free-air temperature, TA | | 0 | 21 - 21 - Te | 70 | °C | NOTES: 1. Unless otherwise noted, all logic-associated voltages are with respect to V<sub>SS</sub> and all analog-associated voltages are with respect to AV<sub>SS</sub>. - 2. These average values apply for any 100 ms period. - 3. Ripple must not exceed 0.2 volts peak-to-peak in the operating frequency range. - 4. Device accuracy is dependent on stability of the analog supply voltage. Ripple must not exceed 5 mV peak-to-peak. - 5. The algebraic convention where the more negative (less positive) limit is designated as minimum is used in this specification for logic voltage levels only. NOTE: Timing points are 90% (high) and 10% (low). # 4.1.3 ELECTRICAL CHARACTERISTICS OVER RECOMMENDED OPERATING FREE-AIR TEMPERATURE RANGE (UNLESS OTHERWISE NOTED) TMS 2100/2300 | | | PARAM | ETER | | TEST CONDITIONS | MIN | NOM <sup>†</sup> | MAX | UNIT | |------------------|-------------------------------------|---------------|--------------|------------------|-----------------------------------------------------------|----------|------------------|-------------|------| | 1. | | K, J1, J2, | INT (TTL) E | CI | V <sub>I</sub> = 0 V | 70 | 180 | 400 | | | 11 | Input current | J4/A1 J8/ | A2 INT (zero | cross), R | V <sub>I</sub> = 0 V/V <sub>DD</sub> | | 7 - 1 | 2 | μΑ | | 1/ | High-level out | out voltage | O-Outputs | | I <sub>O</sub> = -10 mA | -1.1 | -0.6 | ~ | ., | | VOH | (see Note 1) | | R-Outputs | | I <sub>O</sub> = -2 mA | -0.75 | -0.4 | | V | | IOL | Low-level outp | out current, | K, J, INT | | VOL = VDD | | | -10 | μΑ | | 2007 - 3 | | | | No pull down | | | 0 | 7-14-1 | | | | | | | 100 μA pull down | | 100 | 9-14-7-7 | 111111 | 1 | | | 5 | | O-Outputs | 300 μA pull down | sets (O.O. Caronina) | 300 | | | 1 | | loss | Pull down short-<br>circuit current | | | 900 μA pull down | $V_0 = V_{SS}$ | 900 | | | μΑ | | | | | | No pull down | V <sub>DD</sub> = -9 V | 1 21037 | 0 | | | | | | | R-Outputs | 100 μA pull down | | 100 | | | | | | | | | 300 μA pull down | 0010 0MG means | 300 | DO RUGAY | ijne i | 1 | | | | | | No pull down | $I_O = 50 \mu A$ | | | | 1 | | VOL | Low-level outp | out voltage | | With pull down | V <sub>DD</sub> = -9 V | ginet he | VDD | -8 | V | | WI BUILD | Average supply | y current fr | om | | | st thate | Sqrffar sq | 75 (45) Add | | | IDD(AV) | V <sub>DD</sub> (see Not | e 2) | | | All outputs open | | -10 | -15 | mA | | P(AV) | Average power (see Note 2) | r dissipation | 1 | | All outputs open | | 90 | 158 | mW | | f <sub>osc</sub> | Internal oscilla | ator frequer | ncy | | $R_{ext} = 47 \text{ k}\Omega,$ $C_{ext} = 47 \text{ pF}$ | 450 | 500 | 550 | kHz | | ci | Small-signal in<br>K inputs, J inp | . 2335/14 | ance, | | V <sub>I</sub> = 0, f = 1 kHz | | 10 | | pF | | $C_{i(\phi)}$ | Input capacita | nce, clock i | nput | | V <sub>1</sub> = 0, f = 100 kHz | | 25 | 1 | pF | $<sup>^{\</sup>dagger}$ All typical values are at $V_{DD} = -9 \text{ V}$ , $T_A = 25^{\circ} \text{C}$ . NOTES: 1. The algebraic convention where the more positive (less negative) limit is designated as maximum is used in the specification for logic voltage levels only. 2. Values are given for the open-drain O and R output configurations. Pull-down resistors are optionally available on all outputs and increase IDD (see schematic). #### 4.1.4 SCHEMATICS OF INPUTS AND OUTPUTS The O-outputs have nominally 60- $\Omega$ on-state impedance. The R-outputs have nominally 200- $\Omega$ on-state impedance. #### 4.2 TMS 2170/2370 VGE A V nA Hz oF oF s and # 4.2.1 ABSOLUTE MAXIMUM RATINGS OVER OPERATING FREE-AIR TEMPERATURE RANGE (UNLESS OTHERWISE NOTED)\* | Applied input voltage range | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Input voltage range: INIT, clock | | Input voltage range: Analog A1, A2 | | Average output current (see Note 2): O-Outputs R-Outputs Peak output current: O-Outputs R-Outputs R-Outputs -5 mA R-Outputs -24 mA Continuous power dissipation: TMS 2170 TMS 2370 600 mW | | R-Outputs -12 mA Peak output current: O-Outputs -5 mA R-Outputs -24 mA Continuous power dissipation: TMS 2170 400 mW TMS 2370 600 mW | | Peak output current: O-Outputs | | R-Outputs —24 mA Continuous power dissipation: TMS 2170 400 mW TMS 2370 600 mW | | Continuous power dissipation: TMS 2170 | | TMS 2370 | | One of the contract con | | Operating free-air temperature range | | | | Storage temperature range | <sup>\*</sup>Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 4.2.2 RECOMMENDED OPERATING CONDITIONS | | MIN | NOM | MAX | UNIT | | | |-------------------------------------------------------------------|-------------------------------|-----------------|-------------|---------------------|----|--| | Applied output and input voltage range | 0 | -26 | -30 | V | | | | Supply voltage, Vpp | | 0 | -26 | -30 | V | | | Logic supply voltage V <sub>DD</sub> (see Note 3) | 19.9 | -8.5 | -9 | -10.5 | V | | | Andrew work works and Angel New El | AV <sub>DD</sub> (see Note 4) | -5 | | 0.6 V <sub>DD</sub> | V | | | Analog supply voltage (see Note 5) | AVSS with respect to VSS | mile who had | 0 | Test of the second | | | | Analog input voltage range, A1, A2 | | AVSS | | AVDD | V | | | High level in set welters V /see Nets E | K, J, INT (TTL), R, ECI | -2.4 | | 0.3 | V | | | High-level input voltage, V <sub>IH</sub> (see Note 5) | INIT or Clock | -1 | 100 | 0.3 | | | | | K, J, INT (TTL), R, ECI | -30 | | -4 | 1 | | | Low-level input voltage, V <sub>IL</sub> (see Note 5) | INIT or Clock | V <sub>DD</sub> | | -6 | V | | | INT (zero-cross) peak-to-peak input voltage | | | | 2 | V | | | INT (zero-cross) input current | ter the repen | All Table | 20 | μΑ | | | | Clock cycle time, $t_{c(\phi)}$ | | 2 | ten givi ta | 3.3 | μs | | | Instruction cycle timer, t <sub>C</sub> | | 12 | A Smith | 20 | μs | | | Pulse width, clock high, tw(\phi H) | | 0.81 | | | μs | | | Pulse width, clock low, $t_{W(\phi L)}$ | 0.81 | | | μs | | | | Sum of rise time and pulse width, clock high, $t_r + t_{W(\phi)}$ | 0.91 | 3000 | market and | μs | | | | Sum of fall time and pulse width, clock low, $t_f + t_W(\phi)$ | 0.91 | | | μs | | | | Oscillator frequency, fosc | 300 | | 500 | kHz | | | | Operating free-air temperature, T <sub>A</sub> | 0 | 1 market | 70 | °C | | | NOTES: 1. Unless otherwise noted, all logic-associated voltages are with respect to $V_{SS}$ and all analog-associated voltages are with respect to AVSS. - 2. These average values apply for any 100 ms period. - 3. Ripple must not exceed 0.2 volts peak-to-peak in the operating frequency range. - 4. Device accuracy is dependent on stability of the analog supply voltage. Ripple must not exceed 5 mV peak-to-peak. - 5. The algebraic convention where the more negative (less positive) limit is designated as minimum is used in this specification for logic voltage levels only. NOTE: Timing points are 90% (high) and 10% (low). # 4.2.3 ELECTRICAL CHARACTERISTICS OVER RECOMMENDED OPERATING FREE-AIR TEMPERATURE RANGE (UNLESS OTHERWISE NOTED) TMS 2170/TMS 2370 | | | PARAMET | TER | | TEST CONDITIONS | MIN | TYPT | MAX | UNI | | |---------------------------|-----------------------------|-----------------------|----------------------|----------------------|-----------------------------------------------------------------------------|-------|---------|-----|-----|--| | Input current | K, J1, J2 | 1, J2, INT (TTL), ECI | | V <sub>1</sub> = 0 V | 70 | 180 | 400 | μΑ | | | | | J4/A2, J | 8/A2,R | | VI = 0 V/VDD | | | 2 | | | | | | High-level output | | ge O-Output | | $I_0 = -1.8 \text{ mA}$ | -1.7 | | | V | | | Vон | (see Note 1) | | R-Output | | I <sub>O</sub> = -4.5 mA | -1.7 | | | 7 | | | A C S | 0 | | O-Output<br>R-Output | | V <sub>O</sub> = -30 V | | | -20 | μΑ | | | IOL | Output current | | | | V <sub>O</sub> = -30 V | | -20 | | | | | 70 | | | | No pull down | | | 0 | | | | | | | | | 100 μA pull down | Ducham - Carry | 100 | | | 7 | | | | | | O-Output | 300 μA pull down | Was a strain of the same | 300 | | | μΑ | | | loss | Pull down shor | t- | | 900 μA pull down | $V_0 = V_{SS}$ | 900 | | | | | | tor er of | circuit current | ircuit current | | No pull down | V <sub>DD</sub> = -9 | 7-1-1 | 0 | | 1 | | | | | | R-Output | 100 μA pull down | | 100 | 8277191 | | | | | | | | | 300 μA pull down | a management subside to | 300 | book | | - | | | ridentes ()<br>Griente () | | | | No pull down | I <sub>O</sub> = 50 μA<br>V <sub>DD</sub> = -9 V<br>V <sub>PP</sub> = -30 V | | | | V | | | VOL | OL Low level output voltage | | | With pull down | | VF | VPP | -25 | V | | | IDD(AV) | Average supply (see Note 2) | current fr | om | 913 | All (outputs/inputs) open | | 10 | 15 | mA | | | P(AV) | Average power (see Note 2) | dissipation | 1 | | All (outputs/inputs) open | | 90 | 158 | mW | | | f <sub>osc</sub> | Internal oscilla | tor frequer | ncy | | $R_{ext} = 47 \text{ k}\Omega,$ $C_{ext} = 47 \text{ pF}$ | 40 | 50 | 550 | kHz | | | Ci | Small-signal in K-inputs | put capacit | ance, | | V <sub>I</sub> = 0 V,<br>f = 1 kHz | | 10 | | pF | | | $C_{i(\phi)}$ | Input capacita | nce, | | | V <sub>I</sub> = 0 V,<br>f = 100 kHz | | 25 | | pF | | $<sup>^{\</sup>dagger}$ All typical values are at $V_{DD} = -9 \text{ V}$ , $T_{A} = 25^{\circ} \text{C}$ (low power version). NOTES: 1. The algebraic convention where the more positive (less negative) limit is designated as maximum is used in this specification for logic voltage levels only. 2. Values are given for the open-drain O and R output configurations, Pull-down devices are optionally available on all outputs per increase IDD (see schematics). #### 4.2.4 SCHEMATICS OF INPUTS AND OUTPUTS TYPICAL OF ALL K INPUTS K, J1, J2, ECI, INT (TTL) TYPICAL OF ALL O AND R OPEN DRAIN OUTPUTS TYPICAL OF ALL O AND R OUTPUTS WITH OPTIONAL PULL DOWN RESISTORS The O-outputs have nominally 750- $\Omega$ on-state impedance. The R-outputs have nominally 300- $\Omega$ on-state impedance. ANGE UNIT μΑ V μΑ μΑ mA mW kHz pF pF ion for uts per 07 06 20 19 22 04 21 05 #### MECHANICAL DATA ## 5.1 TMS 2100, TMS 2170 – 28-PIN N400 PLASTIC PACKAGE – PIN SPACING 0.070 #### 5.2 TMS 2100, TMS 2170 – 28-PIN N400 PLASTIC PACKAGE – PIN SPACING 0.100 #### 5.4 TMS 2300, TMS 2370 - 40-PIN N600 PLASTIC PACKAGE - PIN SPACING 0.100 MIN .020 51) NOTES: a. All linear dimensions are in inches and parenthetically in millimeters. Inch dimensions govern. b. Each pin centerline is located within 0.010 (0,26) of its true longitudinal position. #### APPENDIX A #### TMS 2400 SERIES FEATURES #### **DESCRIPTION** The TMS2400/2600 and TMS2470/2670 microcomputers are extensions of the TMS2100 series. The key features are summarized in Table 1 below. TABLE 1 – TMS 2400 MICROCOMPUTER SERIES FEATURES | FEATURES | TMS 2400 | TMS 2600 | TMS 2470 | TMS 2670 | | | | |----------------------------------------------------------|----------------------------------------------|----------------------|------------------------|----------|--|--|--| | Maximum-Rated Voltage (O, R, K, J, INT, and ECI) | -15 V | −15 V | −35 V | −35 V | | | | | Package Pin Count | 28 Pins | 40 Pins | 28 Pins | 40 Pins | | | | | "R" Individually Addressed Output Latches | 7 | 15 | 6 | 14 | | | | | K, J and R Inputs | 8 | 12 | 8 | 12 | | | | | Analog Inputs | 1 | 4 | 1 | 4 | | | | | Event Counter | No | Yes | No | Yes | | | | | Interval Timer | | Υ | es | | | | | | Instruction Read Only Memory | | 4096 X 8 Bits | s (32,768 bits) | | | | | | Data Random Access Memory | | 256 X 4 Bit | s (1024 bits) | | | | | | "O" Parallel Latched Data Outputs | 8 | | | | | | | | Working Registers | 3 (4 Bits each) | | | | | | | | Instruction Set | Enhanced TMS 1100 Instruction Set (See Note) | | | | | | | | Programmable O Output Decoder | Yes (32 AND terms) | | | | | | | | On-Chip Oscillator | | Y | es | | | | | | Power Supply/Typical Dissipation | | -9 V/ | 90 mW | | | | | | Development System | | | | | | | | | System Evaluator Device with External Instruction Memory | SE-2400 (TMS 1094 JLL) | | | | | | | | Subroutine Levels | | 4 L | evels | | | | | | 8-Bit A/D Converter | Yes | | | | | | | | Hardware Interrupt (1 level) | Yes | | | | | | | | Zero Cross Detector | Yes (Mask Option) | | | | | | | | Frequency Divider to K8 | | Yes (Optional – Pass | s, 1/2, 1/10 and 1/20) | | | | | ## NOTE the following instruction set differences | TMS2100/2300 | TMS2400/2600 | | | |--------------------------------|--------------|-------------------------------------------------------------------|--------| | COMC —<br>A11AAC —<br>A12AAC — | TPC COMX TXA | Transfer PB → CB Complement MSB of X Transfer X-register to accum | ulator | | Analog Input Selection | | | | | A-Input | R25 | R19 | | | A1 | L | L | | | A2 | L | Н | | | A4 | Н | L | | | A8 | Н | Н | | T T T > SE Th to tic Ar for the Та #### APPENDIX B #### **EVALUATOR BOARD** #### **GENERAL** The SEB 2100 System Evaluation Board is described in Table B-1. This board utilizes the SE 2100 and a TMS 2716 or 2516 to emulate the TMS 2100 series microcomputers. The System Evaluator (SE 2100), together with the stored program in EPROM, the O-output PROM, oscillator elements, input and output interface and the on-board voltage regulation make up the System Evaluation Board. The following sections will present each of the board components in greater detail. Table B-1. System Evaluation Board, SEB 2100 # CHARACTERISTICS System Evaluator Microcomputer Simulated Read Only Memory EPROM Utilized Random Access Memory Maximum R Lines of Corresponding Device O-Output Lines | | SE | 2100 | | |---------|----------|-------------|----------| | 1S 2100 | TMS 2300 | TMS 2170 | TMS 2370 | | | 2048 × 8 | B bits/word | | | | TMS 2516 | or TMS 2716 | | | | 128 x 4 | bits/word | | | 7 | 15 | 6 | 14 | | 8 | 8 | 8 | 8 | | 8 | | 8<br>S288 | | #### **SE 2100 SYSTEM EVALUATOR** O-Output PROM The SE 2100 System Evaluator contains the on-chip random access memory, utilizes the standard instruction set, and with external memory is functionally identical to the TMS 2100 series. The SE 2100 used on the System Evaluation Board utilizes a dedicated parallel instruction address port to select an instruction word from the external program memory, a TMS 2516 or TMS 2716. The instruction word is then transferred into the system evaluator through an 8-bit parallel input port, I0 through 17. An SN74S288 PROM provides O-output code conversion of the five O-outputs from the SE 2100. The four K inputs, four J inputs, and the 15 R outputs of the System Evaluator are functionally identical to the respective TMS 2100 series inputs and outputs. Table B-2 presents the SE 2100 pin assignments and describes the function of each pin. Table B-2. SE 2100 Pin Assignments and Pin Functions | SIGNATURE | PIN | 1/0 | DESCRIPTION | | |-----------|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------| | R0 | 4 | 1/0 | | | | R1 | 5 | 1/0 | DO the such D2 are hidinastic and | | | R2 | 6 | 1/0 | R0 through R3 are bidirectional. | | | R3 | 7 | 1/0 | | SE 2100 | | R4 | 8 | OUT | | PIN ASSIGNMENTS | | R5 | 9 | OUT | | VSS 1 64 EC | | R6 | 10 | OUT | | AVSS 2 63 INT | | R7 | 11 | OUT | en or taking a sale to have the | AVDD 3 62 ILS | | R8 | 12 | OUT | o tenada a a fa Rasa Jawesta (1) | R0 4 € 61 øD1 | | | | | R4 through R14 are the outputs of | R1 5 € 60 ¢D2<br>R2 6 € 59 ND1 | | R9 | 13 | OUT | the R-register. | R3 7 5 58 ND2 | | R10 | 14 | OUT | | R4 8 57 OSC OUT | | R11 | 15 | OUT | | R5 9 56 OSC IN | | R12 | 16 | OUT | | R6 10 55 VDD | | R13 | 17 | OUT | | R7 11 😂 54 08 | | R14 | 18 | OUT | 1.27 | R8 12 53 04<br>R9 13 52 02 | | | | | Then the Page 00 - 15 th | R10 14 5 51 01 | | K1 | 45 | IN | These are the data input lines, with K1 | R11 15 50 OSL | | K2 | 44 | IN | and J1 being the least significant bit. | R12 16 😭 🔲 49 J1 | | K4 | 43 | IN | | R13 17 😂 🖂 48 J2 | | K8 | 42 | IN | | R14 18 🙀 47 J4/A1 | | | | | | 10 19 46 J8/A2 | | J1 | 49 | IN | | 11 20 \$\frac{1}{12} \text{21} | | J2 | 48 | IN | 2 | 13 22 H | | J4/A1 | 47 | IN | A1 and A2 are analog inputs. | 14 23 K8 | | J8/A2 | 46 | IN | AT and Az are analog inputs. | 15 24 🖨 | | | | | | 16 25 🙀 40 DS1 | | 01 | 51 | OUT | These are the data outputs of the | 17 26 39 DS2 | | 02 | 52 | OUT | O-register, with O1 being the least | PC5 27 | | 04 | 53 | OUT | significant bit and OSL being the | PC4 28 | | 08 | 54 | OUT | output of the status latch. | PC2 30 5 PA8 | | OSL | 50 | OUT | Control of the second second second | PC1 31 🗘 34 CA | | | | | | PC0 32 💢 33 φ1 | | VDD | 55 | | Power supply input. | SHEVE THE VELCED HE | | VSS | 1 | | Power supply input. | | | | D. HUS | | Local a garden agreement | | | AVDD | 3 | IN | Analog negative voltage reference. | | | AVSS | 2 | IN | Analog positive voltage reference. | | | INIT | 41 | IN | INIT is used for initialization, during pow | ver-on or for hardware reset. | | 000111 | | | | | | OSCIN | 56 | IN | OSCIN and OSCOUT are shorted togethe | er to operate the internal oscillator. See section 2.3. | | OSCOUT | 57 | IN | | | | PA1 | 38 | OUT | PA1 through PA8 are the ROM page additional pa | ress outputs, with PA8 being the most significant bit. | | PA2 | 37 | OUT | | | | PA4 | 36 | OUT | | | | PA8 | 35 | OUT | | | | PC0 | 32 | OUT | PCO through PC5 are the ROM program on | ounter outputs, with PCO being the most significant b | | | | | Too throught ob are the now program co | Janter outputs, with 1 00 being the most significant b | | PC1 | 31 | OUT | | | | PC2 | 30 | OUT | | | | PC3 | 29 | OUT | | | | PC4 | 28 | OUT | | | | PC5 | 27 | OUT | | | Table B-2. SE 2100 Pin Assignments and Pin Functions (Continued) | SIGNATURE | PIN | 1/0 | I/O DESCRIPTION | | | | | | |-------------|-------|-----|------------------------------------------------------------------------------------------------|--|--|--|--|--| | CA | 34 | OUT | CA is the ROM chapter address output. | | | | | | | 10 | 19 | IN | | | | | | | | 11 | 20 | IN | | | | | | | | 12 | 21 | IN | | | | | | | | 13 | 22 | IN | 10 shough 17 are the outernal memory instruction inputs, with 10 hoins the most significant hi | | | | | | | 14 | 23 IN | | 10 through 17 are the external memory instruction inputs, with 10 being the most signif | | | | | | | 15 | 24 | IN | | | | | | | | 16 | 25 | IN | | | | | | | | 17 | 26 | IN | | | | | | | | DS1 | 40 | | DS1 and DS2 select the frequency divider | | | | | | | | | | | | | | | | | DS2 | 39 | | options (pass, 1/2, 1/10, 1/20). | | | | | | | ND1 | 59 | | ND1 and ND2 select the noise debounce options | | | | | | | ND2 | 58 | | (1, 16, 32 instruction cycles). | | | | | | | φ <b>D1</b> | 61 | | $\phi$ D1 and $\phi$ D2 select the decrementer clock divider options | | | | | | | φD2 | 60 | | (1/32, 1/128, 1/256, 1/1024). | | | | | | | ILS | 62 | | Input level interface option (zero cross or TTL). | | | | | | | INT | 63 | | Interrupt. | | | | | | | EC | 64 | | Event counter. | | | | | | **JANUARY 1982** MP052 Post Office Box 1443 / Houston, Texas 77001 Semiconductor Group Printed in U.S.A.