CLASSIFICATION OF JUNCTION TRANSISTORS

APPLICATION

This TI Application Note classifies transistors in four major categories: grown, alloy, electrochemical, and diffusion — according to the technique used to fabricate the *emitter region*. In this classification scheme the *diffusion* category includes only one of many types of transistors made by diffusion; other types of transistors made by diffusion are listed under alloy, grown, and electrochemical categories.

#### CLASSICAL TECHNIQUES

The first junction transistors, in 1951, were of the *grown-junction* type.<sup>1, 2</sup> This type of transistor consists of a rectangular bar cut from a germanium crystal that has been grown from a melt to which suitable impurities have been added. Emitter and collector contacts then are made to each end of the bar while the base contact is made to the base region, generally located approximately midway between the two ends, as shown in Fig. 1.



Fig. 1. Grown-Junction Transistor

Shortly after the grown-junction technique was introduced, the alloy technique<sup>3</sup> was developed, in which small dots of indium were fused, or alloyed, into opposite sides of a germanium wafer of suitable conductivity. (See Fig. 2.) Emitter and collector contacts then are made to each of the dots, and the base contact is made to the wafer. Silicon transistors also can be made by each of these two techniques.



Fig. 2. Alloy-Junction Transistor

Attempts to reduce the dimensions of alloy transistors for high-frequency use led to the introduction of electrochemical etching and plating techniques and subsequently to the development of the *surface-barrier* transistor.<sup>4</sup> Physically the construction of this type transistor is very similar to that of the alloy transistor, except that depressions are etched into the wafer before the collector and emitter dots are added, and the latter are generally much smaller than in the conventional *alloy* transistor.

### TEXAS INSTRUMENTS INCORPORATED SEMICONDUCTOR-COMPONENTS DIVISION

1

crystal is drawn from the melt. The crystal contains a predominance of p-type impurities during one stage of the growth cycle and a predominance of n-type impurities during the other stage, resulting in a crystal from which n-p-n transistors can be cut.

Melt-Back Transistors — A variation of the rate-grown transistor in which the rate growing is performed on a very small physical scale.<sup>7</sup> This results in a lower thermal time constant for the crystal growing system, producing thinner base regions and hence higher-frequency transistors.

*Melt-Quench Transistors* — Very similar to melt-back transistor described above.<sup>8</sup>

Grown-Diffused Transistors — A transistor made by combining diffusion techniques and the double-doped process.<sup>9</sup> In this case, suitable n- and p-type impurities are added simultaneously to the melt while the crystal is being grown. Subsequently, the base region is formed by diffusion during the continued growth of the crystal.

Melt-Back Diffused Transistors — A transistor made by combining diffusion techniques and the melt-back process, analogous to the combination of the grown and diffusion techniques described above for grown-diffused transistors.<sup>10, 11, 12</sup> In this case, however, the impurities are added to the transistor bar by the *melt-back* process, and then the transistor bar is baked to form the base region by diffusion.

#### ALLOY-JUNCTION TRANSISTORS (Fig. 2)

Alloy or Fused Transistors — Consists of a semiconductor wafer of p- or n-type material with two dots containing p- or n-type impurities fused or alloyed into opposite sides of the wafer to provide emitter and base junctions, while the base region comprises the original semiconductor wafer.<sup>3, 13, 14</sup>

#### DRIFT TRANSISTORS

- 1. In scientific literature, a drift transistor is a type which has a non-uniform, or graded base region that provides a better high-frequency response than a similar uniform-base structure.<sup>15</sup>
- 2. Drift transistor, commercial: A trade name for what is termed here as a diffused-alloy transistor.<sup>16</sup>

Diffused-Alloy Transistors — A transistor made by combining diffusion and alloy techniques. The semiconductor wafer first is subjected to a gaseous diffusion to produce the non-uniform base region, and then alloy junctions are formed as in a conventional alloy transistor.<sup>16</sup> An intrinsic region transistor *e.g.*, p-n-i-p, can be made by this technique by starting with a semiconductor wafer of essentially intrinsic conductivity.

Alloy-Diffused Transistors — Another type transistor made by combining diffusion and alloy techniques. In this case, the alloy dot material contains both n- and p-type impurities. Then the emitter-base junction is formed by the conventional alloy process, while the base region and collector-base junction are formed by diffusion. The collector region comprises the original semiconductor wafer.<sup>17, 18</sup> Alternatively, if the original wafer is of the same conductivity type as the base region, then the emitter-base junction and the base region can be formed as just described, while the collector junction can be formed by the conventional *alloy* process.<sup>19</sup> In this case, as in the case of the diffused-alloy transistor, an intrinsic region can be included between base and collector.

Diffused-Base Transistors (Fig. 3) — Another type transistor made by combining diffusion and alloy techniques. In this case, a non-uniform base region and the collector-base junction are formed by gaseous diffusion into a semiconductor wafer that constitutes the collector region. Then the emitter-base junction is formed by a conventional alloy junction on the base side of the diffused wafer.<sup>20, 21, 22, 23</sup>

## ELECTROCHEMICALLY ETCHED AND PLATED TRANSISTORS (Fig. 2)

Surface-Barrier Transistors (SBT) — Consists of a wafer of semiconductor material into which depressions have been etched on opposite sides of the wafer by electrochemical techniques.<sup>4</sup> The emitter- and collector-base "junctions," or metal-semiconductor contacts, are then formed by electroplating a suitable metal on the semiconductor in the etched depressions, while the original wafer constitutes the base region.

Micro-Alloy Transistors (MAT) — A variation of the surface-barrier transistor described above in which suitable n- or p-type impurities are first plated in the etched depressions and then alloyed into the p- or n-type semiconductor wafer.<sup>24, 25, 26</sup>

Micro-Alloy Diffused Transistors (MADT) — A transistor made by incorporating diffusion techniques with the micro-alloy transistor construction described above. In this case the semiconductor wafer is subjected to gaseous diffusion to provide a non-uniform base region prior to the electrochemical plating process.<sup>26, 27, 28</sup>

#### **DIFFUSION TRANSISTORS (Fig. 3)**

Diffused-Emitter and -Base or Double-Diffused Transistors — Consists of a semiconductor wafer which has been subjected to gaseous diffusion of both n- and p-type impurities to form two p-n junctions in the original semiconductor material.<sup>29, 30</sup> An intrinsic-region transistor, *e.g.*, p-n-i-p, can be made by a variation of this process.<sup>31</sup> ACKNOWLEDGMENT

The material presented herein by no means describes original work. Other semiconductor-device workers have categorized transistors in schemes similar to that described above. In particular, R. N. Hall has written an excellent survey paper<sup>32</sup> describing the methods used to fabricate transistors in terms of the metallurgy of p-n junctions, giving considerable more detail than has been presented. Also, P. Kaufmann and G. Freedman have recently published a paper<sup>33</sup> describing and categorizing various methods of transistor fabrication. The concept of the chart shown in Fig. 4 originated with Harry L. Owens. In each of these three classical methods of fabrication the three regions of the transistor — emitter, base, and collector — generally are of uniform resistivity.

#### DIFFUSION TECHNIQUES

Solid-state diffusion techniques have provided a new junction-transistor-fabrication method which has a high degree of control. Moreover, with diffusion techniques it is possible to form non-uniform emitter, base, and collector regions which provide better transistor electrical characteristics than are obtainable from the classical designs of uniform-resistivity regions.

Diffusion of impurities can take place from within the crystal or through the surface from an external source; the latter process is generally termed "gaseous diffusion." It also is possible to combine diffusion techniques with one of the classical techniques described above. For example, a non-uniform base region can be obtained by diffusion, while the emitter and collector junctions can be made by the alloy technique. Alternatively, one p-n junction can be formed by diffusion and the other by one of the classical techniques, or both p-n junctions can be formed by diffusion.

As a result of this flexibility, transistors made by diffusion may assume any one of several physical appearances, some of which are identical to corresponding classical structures. On the other hand, many types of diffusion transistors are of the "mesa" construction (Fig. 3a), in which the semiconductor wafer is etched down in steps so that the base and emitter regions remain as plateaus above the collector region. Both rectangular and circular cross sections have been employed, as illustrated by Fig. 3b and 3c, respectively.



Fig.3. Mesa-Type Diffused-Base or Double-Diffused Transistors

#### CLASSIFICATION SCHEME

Figure 4 illustrates how diffusion is combined with the other transistor fabrication methods to produce different types of transistor structures. Only p-n-p and n-p-n structures are discussed here; however, transistors having an intrinsic region, *i.e.*, p-n-i-p or n-p-i-n structure, also can be formed by the diffusion technique.



Fig. 4. Junction Transistor Classification Scheme

#### **GROWN-JUNCTION TRANSISTORS (Fig. 1)**

Double-Doped Transistors — The original grown-junction transistor, formed by growing a crystal and successively adding p- and n-type impurities to the melt while the crystal is being grown.<sup>1</sup>

Rate-Grown or Graded-Junction Transistors — A variation of the double-doped type described above, in which n- and p-type impurities are added to the melt.<sup>5, 6</sup> The growth rate is then varied in a periodic manner while the

# APPLICATION

#### **REFERENCES** (as of June 1958)

- W. Shockley, M. Sparks, G. K. Teal, "p-n Junction Transistors," *Phys. Rev.*, vol. 83, pp. 151-162; July 1951.
- R. L. Wallace, Jr. and W. J. Pietenpol, "Some Circuit Properties and Applications of n-p-n Transistors," *Bell Sys. Tech. J.*, vol. 30, pp. 530-563; July 1951. Also *Proc. IRE*, vol. 39, pp. 753-767; July 1951.
- J. S. Saby, "Recent Developments in Transistors and Related Devices," *Tele-Tech*, vol. 10, pp. 32-34, 58; Dec. 1951.
  J. S. Saby, "Fused Impurity p-n-p Junction Transistors," *Proc. IRE*, vol. 40, pp. 1358-1360; Nov. 1952.
- 4. W. E. Bradley, "Part I Principles of the Surface-Barrier Transistor" *Proc. IRE*, vol. 41, pp. 1702-1706; Dec. 1953. J. W. Tiley and R. A. Williams, "Part II — Electro-Chemical Techniques for Fabrication of Surface-Barrier Transistors," *ibid*, pp. 1706-1708. J. B. Angell and F. P. Keiper, "Part III — Circuit Applications of Surface-Barrier Transistors," *ibid* pp. 1709-1712.
- R. N. Hall, "p-n Junctions Produced by Growth Rate Variation," *Phys. Rev.*, vol. 88, p. 139; 1952.
- H. E. Bridgers and E. D. Kolb, "Rate-Grown Germanium Crystals for High-Frequency Transistors," J. Appl. Phys., vol. 26, pp. 1188-1189; Sept. 1955.
- R. N. Hall, unpublished material presented in June 1955. See also, D. W. Baker, "High-Frequency Germanium NPN Tetrode," 1956 IRE Conv. Rec., Pt. 3, pp. 143-150.
- 8. J. I. Pankove, "Transistor Fabrication by the Melt-Quench Process," *Proc. IRE*, vol. 44, pp. 185-188; Jan. 1956.
- B. Cornelison and W. A. Adcock, "Transistors by Grown-Diffused Technique," 1957 IRE WESCON Conv. Rec., Pt. 3, pp. 22-27.
- H. Statz, W. Leverton, J. Spanos, unpublished material presented in 1955.
- K. Lehovec and A. Levitas, "Fabrication of Multiple Junctions in Semiconductors by Surface Melt and Diffusion in the Solid-State," J. Appl. Phys., vol. 28, pp. 106-109; Jan. 1957.
- A. B. Phillips, and A. N. Intrator, "A New High-Frequency n-p-n Silicon Transistor," 1957 IRE Conv. Rec., Pt. 3, pp. 3-13.
- R. R. Law, C. W. Mueller, J. I. Pankove and L. D. Armstrong, "A Developmental Germanium P-N-P Junction Transistor," *Proc. IRE*, vol. 40, pp. 1352-1357; Nov. 1952.
- C. W. Mueller and J. I. Pankove, "A p-n-p Triode Alloy-Junction Transistor for Radio-Frequency Amplification," *RCA Rev.*, vol. 14, pp. 586-598; Dec. 1953. Also *Proc. IRE*, vol. 42, pp. 386-391; Feb. 1954.
- H. Krömer, "Zur Theorie des Diffusions und des Drift Transistors," Parts I, II, and III, Arch. Elekt. Übertragung, vol. 8, pp. 223-228, 363-369, 499-504; May, Aug., Nov., 1954. H. Krömer, "The Drift Transistor," Transistors I, RCA Labs., Princeton, N. J.; pp. 202-220, 1956.
- A. L. Kestenbaum and N. H. Ditrick, "Design, Construction, and High-Frequency Performance of Drift Transistors," RCA Rev., vol. 18, pp. 12-23; March 1957.

- R. S. Schwartz and B. N. Slade, "A High-Speed PNP Alloy-Diffused Drift Transistor for Switching Applications," (abstract only), *Trans. IRE*, vol. ED-5, p. 117; April 1958.
- J. R. A. Beale, "Alloy-Diffusion: A Process for Making Diffused-Base Junction Transistors," *Proc. Phys. Soc.*, vol. 70B, pp. 1087-1089; Nov. 1957.
- J. S. Lamming, "A High Frequency Germanium Drift Transistor by Post Alloy Diffusion," J. Electronics Control, vol. 4, pp. 227-236; March 1958.
- 20. C. A. Lee, "A High-Frequency Diffused Base Germanium Transistor," Bell Sys. Tech. J., vol. 35, pp. 23-34; Jan. 1956.
- D. E. Thomas and G. C. Dacey, "Application Aspects of the Germanium Diffused Base Transistor," *Trans. IRE*, vol. CT-3, pp. 22-25; March 1956.
- R. M. Warner, Jr., G. T. Loman, and J. M. Early, "Characteristics and Structure of a Diffused-Base Germanium Oscillator Transistor," (abstract only), *Trans. IRE*, vol. ED-4, p. 189; April 1957.
- F. B. Maynard and E. L. Steele, "Very High Frequency PNP Switching Transistor," *Proc. Natl. Electr. Conf.*, vol. 13, pp. 246-253; 1957.
- A. D. Rittmann and T. J. Miles, "High-Frequency Silicon Alloy Transistor," *Trans. IRE*, vol. ED-3, pp. 78-82; April 1956.
- C. Thornton, J. Roshen, and T. Miles, "An Improved High-Frequency Transistor," *Electronic Ind. Tele-Tech*, vol. 16, pp. 47-49, 124; July 1957.
- A. D. Rittmann, G. C. Messenger, R. A. Williams and E. Zimmerman, "Microalloy Transistor," *Trans. IRE*, vol. ED-5, pp. 49-54; April 1958.
- R. A. Williams, "Diffused-Base Surface-Barrier Transistors," (abstract only), Trans. IRE, vol. ED-4, p. 189; April 1957.
- C. Thornton, J. McCotter, and J. Angell, "Ultra High-Speed Switching Transistor," (abstract only), *Trans. IRE*, vol. ED-5, p. 117; April 1958.
- M. Tanenbaum and D. E. Thomas, "Diffused Emitter and Base Silicon Transistors," *Bell Sys. Tech. J.*, vol. 35, pp. 1-22; Jan. 1956.
- E. A. Wolff, Jr., "50 Watt Silicon Diffused Power Transsistor," 1957 IRE WESCON Conv. Rec., Pt. 3, pp. 40-47.
- J. E. Iwerson, J. T. Nelson, and F. Keywell, "A Five-Watt, Ten-Megacycle Transistor," 1957 IRE WESCON Conv. Rec., Pt. 3, pp. 28-39.
- 32. R. N. Hall, "Fabrication Techniques for High-Frequency Transistors," *Fortschritte der Hochfrequenztechnik*, scheduled for publication 1958.
- 33. P. Kaufman and G. Freedman, "An Analysis of Impurity Distributions and Their Relation to Electrical Behavior of Conventional Transistor Constructions — Part I," Semiconductor Products, vol. 2, no. 4, pp. 17-24; April 1959. "Part II," Semiconductor Products, vol. 2, no. 5, pp. 26-31; May 1959.
  - IEXAS INSTRUMENTS INCORPORATED SEMICONDUCTOR.COMPONENTS DIVISION P. O. BOX 312 • 13500 N. CENTRAL EXPRESSWAY DALLAS, TEXAS

MD 4041 PRINTED IN U. S. A.