The Engineering Staff of
TEXAS INSTRUMENTS INCORPORATED Semiconductor Group


Second Edition

TEXAS Instruments

## TI Worldwide Sales Offices

ALABAmA: Huntsville, 4717 University Dr., Suite 101. Hunt sville, AL 35805, (205) 837.7530.
ARIzonA: Phoenix, P.O. Box 35160, 8102 N. 23rd Ave., Suite A, Phoenix, AZ 85069. (602) 249-1313.
CALIFORNIA: Costa Mesa, 3186J Airway Costa Mesa, CA 92626, (714) 540-7311: El Segundo, 831 S. Douglas St., EI Segundo. CA 90245, (213) 973-2571; San Diego, 4333 View 278-9600; Sunnyvale, P. O. Box 9064, 776 Palomar Ave.. Sunnyvale, CA 94086, (408) 732-1840.

COLORADO: Denver, 9725 E. Hampden St., Suite 301, Denver, C0 80231, (303) 751-1780

CONNECTICUT: Hamden, 2405 Whitney Ave., Hamden, CT 06518, (203) 281-0074.
FLORIDA: Clearwater, 2280 U.S. Hwy 19 N., Suite 232, Clearwater, FL 33515, (813) 725-1861: Ft. Lauderdale, 4600 W. Commercial Blvd.. Ft. Lauderdale, FL 33319, (305) 733-3300. Winter Park, 1850 Lee Rd.. Suite 115, Winter Park, FL 32789, (305) 644-3535.

GEORGIA: Atlanta, 3300 Northeast Expy., Suite 9, Atlanta, GA 30341, (404) 452-4600.

LLINOIS: Arlington Heights, 515 W . Algonquin, Arlington Heights, IL 60005, (312) 640-3000.

INDIANA: Ft. Wayne, 2020 Inwood Dr., Ft. Wayne, IN 46805. 219) 424-5174: Indianapolis, 5726 Protessional Cir., Suite 103, Indianapolis, IN 46241, (317) 248-8555.

OWA: Cedar Rapids, 411 Burdette Ave.. \#1026. Cedar Rapids, IA 52404, (319) 346-1100.
MASSACHUSETTS: Waltham, 504 Totten Pond Rd., Waltham, MA 02154, (617) 890-7400'.
MiCHIGAN: Southfield, Central Park Plaza, 26211 Central Park Blvd., Suite 215, Southfield, M1 48076, (313) 353-0830.

MINNESOTA: Edina, 7625 Parklawn, Edina, MN 55435, (612) 830-1600.

MISSOURI: Kansas City, 8080 Ward Pkwy. . Kansas City, M0 64114 , (816) 523.2500; St. Louis, 2368 Schuetz Rd., St. Louis. MO 63141, (314) 432-3333.

NEW JERSEY: Clark, 1245 Westfield Ave., Clark, NJ 07066, (201) 574-9800.

NEW MEXICO: Albuquerque, 5907 Alice N.E.. Suite E, Albuquerque, NM 87110. (505) 265-8491.
NEW YORK: East Syracuse, 6700 Old Collamer Rd. East Syracuse, NY 13057, (315) 463-9291; Endicott, 112 Nanticoke Ave., P.O. Box 618 . Endicott. NY 13760, (607) 7543900; Melville, 1 Huntington Quadrangle, Suite 1C01, Melvilte, NY 11746, (516) 293-2560; Poughkeepsie, 201 Rochester, i2 10 Jefferson R' Aochester NY 14623 (716) (61-1800, 2 (716)

Rd Chatina. Charlotte, 1 Woodlawn Green, Wood awn C. 2 Camelot Dr., Raleigh, NC 27609. (919) 787-9376.

OH1O: Beachwood, 23408 Commerce Park Rd., Beachwood. OH 44122. (216) 464-6100. Dayton, Kingsley Bldg., 4124 Linden Ave.. Dayton, OH 45432, (513) 258-3877.
OKLAHOMA: Tulsa, 3105 E. Skelly Dr., Suite 110, Tulsa, OK 74128, (918) 749-9548.
OREGON: Beaverton, 10700 S. W. Beaverton Hwy., Suite 565, Beaverton, OR 97005, (503) 643-6759.

PENNSYLVANIA: Ft. Washington, 575 Virginia Dr., Ft. Washington, PA 19034, (215) 643-6450.
TENNESSEE: Johnson City, P.O. Drawer 1255, Erwin Hwy, Johnson City, TN 37601, (615) 282-1100
TEXAS: Dallas, 13531 N. Central Expressway, Suite 2700, Dallas. TX 75243. (214)238-6531; Houston, 9000 Southwest Frwy., Suite 400. Houston, TX 77036, (713) 776-6511.

UTAH: Salt Lake City, 3672 West 2100 South, Salt Lake City UT 84120, (801) 973-6310.

VIRGINIA: Arlington, Crystal Square 4, 1745 Jefferson Davis Hwy., Suite 600, Arlington, VA 22202, (703) 553-2200, Richmond, 3930 Beulah Rd., Richmond, VA 23234, (804) 275-8148.
WASHINGTON: Bellevue, 700112 th N.E., Suite 10, Bellevue WA 98004, (206) 455-3480

CANADA: St. Laurent, 945 McCaffery St., St. Laurent H4T1N3, Quebec, Canada, (514) 341-3232; Richmond Hill, 280 Centre St. E., Richmond Hill L4C181, Ontario. Canada.

ARGENTINA, Texas Instruments Argentina S.A.I.C.F: Km. 25, 5 Ruta Panamericana Don Torcuato, C.C. 2296. 1000-Correo Central, Buenos Aires, Argentina. 748-1141.

ASIA, Texas Instruments Asia LId: 902, Asian House, 1 Hennessy Rd.. Hong Kong. 05-279041: P.O. Box 2093, 990 Bendemeer Rd., Singapore 1 Republic of Singapore, North Rd Sec. 2 Taipei Tziwan 025630731 Chung Shan Tower Bldg., 4. 5, \& 6F, 24-15 Minami Aoyama, 2-Chome Minato-Ku., Tokyo, Japan 107, 03-402-6171.

AUSTRALIA, Texas Instruments Australia Ltd: Unit 1A, 5 Byfield St. P.O. Box 106, No.th Ryde. N.S.W 2113
 South Melbourne, 3004, Victoria, Australia, 699-5788.

AUSTRIA, Texas Instruments Ges. m.b.H: Rennweg 17. 1030 Vienna, Austria, 0222-724186.

BELGIUM, Texas Instruments S/A: Mercure Centre, Raketstraat. Rue De La Fusee 100, 1130 Brussels, Belgium. 02-7208000.

BRAZIL, Texas Instrumentos Electronicos do Brasil Ltda Rua Padre Pereira De Andrade. 591 Cep- 05469 Sao Paulo Brazil, 011-260-6347

DENMARK, Texas Instruments A/D: Marielundvej 46E, 2730 Hertev, Denmark. 02-917400.

FINLAND, Texas Instruments Finland OY: Fressenkatu 6, P.L. 917, 00101 Helsinki 10. Finland. 80-408300.
FRANCE, Texas Instruments France: La Boursidiere, Bat. A R.N. 186, 92350 Le Plessis Robinson, France, 01-6302343 31 Quai Rambaud. 69002 Lyon, France, 078-373585; 1, Av Place de Bretange, 35000 Rennes. France, 099-795481: 100-102 Alle de Barcelone. Residence L'Autay. 31000 Toulouse, France, 061-213032.
GERMANY, Texas Instruments Deutschiand GmbH: Kurfuerstendamm 146. 1000 Berlin 31, Germany, 030-8927013; II Hagen 43. Franklunter Allee 6-8. 6236 Eschborn, Germany erhuder We 8 2000 Hambura 76 Germany terhuder Weg 8, 2000 Hamburg 76 , Germany 08161-801; Riethorst 4, 3000 Hanover 51, Germany 051 : 648021; Arabellastrasse 13-15, 8000 Munich 81 , Germany 089-92341: Marientorgraben 3-5, 8500 Nuernberg. Germany. 0911-22877: Krefelderstrasse 11-15, 7000 Stuttgart 0. Germany, 0711-547001.

ITALY, Texas Instruments Italia Spa: Via Europa 38/44 Cologno Monzese, Mitan, Italy, 02-253-2451: Via Salaria 1319. 00138 Rome. Italy, 06-6917127; Via Montebelto 27 10124 Turin, Italy $011-832276$.

MEXICO, Texas Instruments de Mexico S.A: Poniente 116 \#489. Col. Industrial Vatlejo, Mexico City 15, D.F., Mexico. 905-567-9200.

NETHERLANDS, Texas Instruments Holland BV: Laan Van de Helende Meesters 421 A, P.O. Box 283, 1180 AG Amstelveen, Holland, 020-473391.

NORWAY, Texas Instruments A/S: Ryensvingen 15. Oslo 6, Norway, 02-689487

PORTUGAL. Texas Instruments Equipamento Electronico LDA: Rua Eng. Frederico Ulrich, 2650 Moreira Da Maia, Douro, Portugal, 948-1003.

SPAIN, Texas Instruments Espana S.A: Balmes 89, 12 Barcelona 12. Spain

SWEDEN, Texas Instruments International Trade Corporadion (Sverigefilialen): Norra Hannvagen 3, Fack S-100 54 Stockholm 39. Sweden, 08-235480.

UNITED KINGDOM, Texas Instruments Ltd: Manton Lane Bedford. England MK417PU. 0234-67466.

## The Bipolar Microcomputer Components Data Book for <br> Design Engineers

Second Edition


TEXAS Instruments

## IMPORTANT NOTICES

Texas Instruments reserves the right to make changes at any time in order to improve design and to supply the best product possible.

TI cannot assume any responsibility for any circuits shown or represent that they are free from patent infringement.

## Second Edition

# THE BIPOLAR MICROCOMPUTER COMPONENTS DATA BOOK 

## Second Edition

This data book describes a series of high-complexity bipolar digital building blocks designed specifically for implementing high-performance computer or controller systems. The series offers the system designer maximum flexibility for achieving cost-effective hardware designs from dedicated, highly specialized unique systems with tailored instructions to general-purpose computers capable of emulating existing machine instructions, or programs, without loss of software investment.

In addition to a choice between the high-performance Schottky-clamped ${ }^{\dagger}$ TTL 4 -bit-slice processor element and a 16 -bit computer central processing unit (CPU), the system designer can pick from a new expanded family of Schottky TTL memories (RAMs, PROMs and ROMs), and state-of-the art support functions needed to meet all control and interface requirements.

The SN54S481 and the SN74S481, with typical clock cycle times of 90 ns , are the industry's highest-complexity Schottky TTL processor elements and are the only bipolar micro/macroprogrammable elements featuring automatically sequenced iterative multiply, divide, and cyclical-redundancy algorithms. System control is simplified to a very low package count with the expandable SN54S482/SN74S482 4-bit-slice controller performing next-address generation functions.

The SBP 9900A microprocessor, a ruggedized, monolithic, 16 -bit-paraliel $1^{2} \mathrm{~L}$ central processing unit (CPU), combines an advanced memory-to-memory architecture and a powerful minicomputer instruction set with the simplicity of a single power supply and static logic with a single-phase clock to thrust its capabilities beyond those of existing microprocessors.

The new SN74LS462/SN74LS463 fiber-optics interface functions provide a simplified, low-cost solution to interfacing requirements for optical source and detector components. This transmitter/receiver pair is designed to provide the appropriate encoding, synchronizing, and decoding logic necessary to control the transmission of digital data through a wide variety of fiber-optic data-link assemblies.

The family of high-performance Schottky TTL memories offers a wide variety of organizations providing efficient solutions for virtually any size microcontrol or program memory. A new expanded family of bipolar PROM (including standard, low-power, power-down and registered types) has dictated a new numbering system to encompass new device types. A number of advanced high-complexity I/O and interface circuits have been added to the peripheral product family. Most of these I/O and interface functions, as well as a number of the other processor support functions, are offered in space-saving 20 -pin packages, which reduce package count and enhance system density.

The SBP 97088 -bit by 8 -bit parallel byte multiplier provides a 16 -bit signed or unsigned 8 -bit bytes. The SBP 9708 is designed to achieve the cost-effectiveness needed for microprocessor based systems.

Although this volume offers design and specification data only for bipolar computer components, complete technical data for any TI semiconductor-component product is available from your nearest TI field sales office, local authorized TI distributor, or by writing direct to: Marketing and Information Services, Texas Instruments Incorporated, P. O. Box 225012, MS 308, Dallas, Texas 75265.

We sincerely hope you will find The Bipolar Microcomputer Components Data Book a meaningful addition to your technical library.

[^0]
## GENERAL INFORMATION

## TABLE OF CONTENTS

Alphanumberic Index ..... 1.3
Glossary ..... 1.5
Explanation of Function Tables ..... $1-13$
Parameter Measurement Information ..... 1-14
4-Bit-Slice Schottky Processor Components SN54S481, SN74S481 ..... $2 \cdot 3$
SN54S482, SN74S482 ..... 2.57
$1^{2}$ L Microcomputer Components
SBP 9900A, SBP 9900A-1 16-Bit Microprocessor ..... 3-3
SBP 9960 Programmable CRU I/O Expander ..... $3-45$
SBP 9961 Interrupt Controller and Timer ..... 3.57
Miscellaneous 9900 Family ..... 3.73
SBP 9964 Timing Controller ..... 3-75
SBP 9965 Peripheral Interface Adapter ..... 3.76
SBP 9818 Mask-Programmable ROM ..... 3.77
SBP/TMS9900 Transportable Cross-Support Software ..... 3.81
AMPL. . . A Complete Microprocessor Prototyping Lab ..... 3.82
SBP 9900A-Based TM990/110M Microcomputer ..... 3.83
Fiber-Optic Data-Link ControllersSN74LS462, SN74LS4634-3
Bipolar Memories
Index ..... 5-3
Support Functions
Index ..... 6-2
Parallel Byte Multiplier
SBP 9708 ..... 7.3
Mechanical Data ..... 8-1
TYPE NUMBERS PAGE
SBP 9708 ..... $7-3$
SBP 9818 ..... 3-77
SBP 9900A ..... 3-3
SBP 9900A-1 ..... 3-3
SBP 9960 ..... 3.45
SBP 9961 ..... 3-57
SBP 9964 ..... 3.75
SBP 9965 ..... 3.76
SN54S189A SN74S189A ..... 5.29
SN74S201 ..... 5-33
SN74S225 ..... 5-37
SN54S226 ..... 6-3
SN54LS240 ..... 6-7
SN74LS240
SN54S240 ..... 6.7
SN54LS241 SN74LS241 ..... 6.7
SN54S241 SN74S241 ..... 6.7
SN54LS242 SN74LS242 ..... 6-11
SN54LS243 SN74LS243 ..... 6-11
SN54LS244 SN74LS244 ..... 6.7
SN54LS245 SN74LS245 ..... 6.13
SN54S289A SN74S289A ..... 5-29
SN54LS299 SN74LS299 ..... 6.15
SN54S299 SN74S299 ..... 6-15
SN74S301 ..... 5-33
SN54LS323 SN74LS323 ..... 6.21
SN74S340 ..... 6-23
SN74S341 ..... 6-23
SN74S344 ..... 6-23
SN74LS362 ..... $6-27$
SN54LS373 SN74LS373 ..... 6-35

## TYPE NUMBERS

SN54S373 SN74S373 ..... 6-35PAGE
SN54LS374 SN74LS374 ..... 6-35
SN54S374 SN74S374 ..... 6-35
SN54S4 12 SN74S412 ..... 6-42
SN74LS424 ..... 6-47
SN74S428 ..... 6-55
SN74S438 ..... 6-55
SN54LS440 SN74LS440 ..... 6-61
SN54LS441 SN74LS441 ..... 6-61
SN54LS442 SN74LS442 ..... 6-61
SN54LS443 SN74LS443 ..... 6-61
SN54LS444 SN74LS444 ..... 6-61
SN54LS448 SN74LS448 ..... 6-61
SN74LS462 ..... 4-3
SN74LS463 ..... 4-3
SN54S481 SN74S481 ..... 2-3
SN54S482 SN74S482 ..... $2-57$
SN54S484 SN74S484 ..... 6-67
SN54S485 SN74S485 ..... 6-67
SN54LS540 SN74LS540 ..... 6-77
SN54LS541 SN74LS541 ..... 6-77
SN54LS600 SN74LS600 ..... 6-80
SN54LS601 SN74LS601 ..... 6.80
SN54LS602 SN74LS602 ..... $6-80$
SN54LS603 SN74LS603 ..... 6-80
SN54LS604 SN74LS604 ..... 6.82
SN54LS605 SN74LS605 ..... 6-82
SN54LS606 SN74LS606 ..... 6-82
SN54LS607 SN74LS607 ..... 6-82
SN54LS608 SN74LS608 ..... 6-86

## ALPHANUMERIC INDEX

TYPE NUMBERS PAGE TYPE NUMBERS PAGE
SN54LS610 SN74LS610 ..... 6-88
TBP24S81 ..... 5-13
SN54LS611 SN74LS611 ..... 6.88
TBP24SA81 ..... 5-13
SN54LS612 SN74LS612 ..... 6-88
TBP28L22 ..... 5-13
SN54LS613 SN74LS613 ..... 6.88
TBP28L42 ..... 5-13
SN54LS620 SN74LS620 ..... $6-91$
TBP28P42 ..... 5-13
SN54LS621 SN74LS621 ..... 6-91
TBP28S42 ..... 5-13
SN54LS622 SN74LS622 ..... 6-91
TBP28L45 ..... 5-13
SN54LS623 SN74LS623 ..... 6-91
TBP28P45 ..... 5-13
SN54LS630 SN74LS630 ..... 6-95
TBP28R45 ..... 5-13
SN54LS631 SN74LS631 6-95 TBP28S45 ..... 5-13
SN54LS640 SN74LS640 ..... 6-99 ..... 5-13
SN54LS641 SN74LS641
TBP28P85 ..... 5-13SN54LS642TBP28R85
5-13
SN74LS643 6-99 TBP28S85 ..... 5-136-99
SN54S740 SN74S740 ..... 6-105
SN54S741 SN74S7416-105
SN54S744 SN74S744 ..... 6-105
TBP28L86 ..... 5-13
TBP28S86 ..... 5-13TBP28SA86
TBP28L1665-13$5-13$
TBP28P166 TBP14S10 ..... 5-13
5-7 TBP28R166 TBP14SA10 ..... 5-13
TBP18S22 5-7 TBP28S166 ..... 5-13
TBP18SA22 5-7 TBP28S2708 ..... 5-13
TBP18S030 5-7 TIM8212 ..... 6-42
TBP18SA030 5-7 TIM8224 ..... 6-47
TBP18S42 ..... 5-7
TIM8228 ..... 6-55
5-7 ..... 6-55
TBP18S465-7 TIM9904TBP18SA465-7 TIM99600 thru TIM996036-27
6-80TBP18SA46
-13
TBP24S105-13TBP24S41
TBP24SA41
TIM99604 thru TIM99607 ..... 6-82TIM99608
13
-13 TIM99610 thru TIM99613 ..... 6-886.86
TIM99630, TIM99631 ..... $6-95$

## GLOSSARY TTL TERMS AND DEFINITIONS

## INTRODUCTION

This glossary consists of two parts: (1) general concepts for digital circuits including types of bipolar memories and (2) operating conditions and characteristics (including letter symbols). Some of the terms, symbols, abbreviations, and definitions used with memory integrated circuits have not, as yet, been standardized. These are currently under consideration by the EIA/JEDEC (Electronic Industries Association) and the IEC (International Electrotechnical Commission). The following are as consistent with the past and future work of these organizations as is possible to anticipate at this time:

## PART I - GENERAL CONCEPTS INCLUDING TYPES OF BIPOLAR MEMORIES

## Chip-Enable Input

A control input that when active permits operation of the integrated circuit for input, internal transfer, manipulation, refreshing, and/or output of data and when inactive causes the integrated circuit to be in a reduced-power standby mode.
NOTE: See "chip-select input".

## Chip-Select Input

A gating input that when inactive prevents input or output of data to or from an integrated circuit. NOTE: See "chip-enable input".

## Dynamic (Read/Write) Memory

A read/write memory in which the cells require the repetitive application of control signals in order to retain stored data.
NOTES: 1. The words "read/write" may be omitted from the term when no misunderstanding will result.
2. Such repetitive application of the control signals is normally called a refresh operation.
3. A dynamic memory may use static addressing or sensing circuits.
4. This definition applies whether the control signals are generated inside or outside the integrated circuit.

## First-In First-Out (FIFO) Memory

A memory from which data bytes or words can be read in the same order, but not necessarily at the same rate, as that of the data entry.

## Gate Equivalent Circuit

A basic unit-of-measure of relative digital-circuit complexity. The number of gate equivalent circuits is that number of individual logic gates that would have to be interconnected to perform the same function.

## Large-Scale Integration, LSI

A concept whereby a complete major subsystem or system function is fabricated as a single microcircuit. In this context a major subsystem or system, whether digital or linear, is considered to be one that contains 100 or more equivalent gates or circuitry of similar complexity.

## Mask-Programmed Read-Only Memory

A read-only memory in which the data content of each cell is determined during manufacture by the use of a mask, the data content thereafter being unalterable.

## GLOSSARY

## TTL TERMS AND DEFINITIONS

## Medium-Scale Integration, MSI

A concept whereby a complete subsystem or system function is fabricated as a single microcircuit. The subsystem or system is smaller than for LSI, but whether digital or linear, is considered to be one that contains 12 or more equivalent gates or circuitry of similar complexity.

## Memory Cell

The smallest subdivision of a memory into which a unit of data has been or can be entered, in which it is or can be stored, and from which it can be retrieved.

## Memory Integrated Circuit

An integrated circuit consisting of memory cells and usually including associated circuits such as those for address selection, amplifiers, etc.

## Output-Enable Input

A gating input that when active permits the integrated circuit to output data and when inactive causes the integrated circuit output(s) to be at a high impedance (off).

## Programmable Read-Only Memory (PROM)

A read-only memory that after being manufactured can have the data content of each memory cell altered once only.

## Random-Access Memory (RAM)

A memory that permits access to any of its address locations in any desired sequence with similar access time for each location.
NOTE: The term RAM, as commonly used, denotes a read/write memory.

## Read-Only Memory (ROM)

A memory in which the contents are not intended to be altered during normal operation.
NOTE: Unless otherwise qualified, the term "read-only memory" implies that the content is unalterable and defined by construction.

## Read/Write Memory

A memory in which each cell may be selected by applying appropriate electronic input signals and the stored data may be either (a) sensed at appropriate output terminals, or (b) changed in response to other similar electronic input signals.

## Small-Scale Integration, SSI

Integrated circuits of less complexity than medium-scale integration (MSI).

## Very-Large-Scale Integration, VLSI

A concept whereby a complete system function is fabricated as a single microcircuit. In this context, a system, whether digital or linear, is considered to be one that contains 1000 or more gates or circuitry of similar complexity.

## Volatile Memory

A memory the data content of which is lost when power is removed.

## PART II - OPERATING CONDITIONS AND CHARACTERISTICS (INCLUDING LETTER SYMBOLS)

The symbols for quantities involving time use upper and lower case letters according to the following historically evolved principles:
a. Time itself, is always represented by a lower case $t$.
b. Subscripts are lower case when one or more letters represent single words, e.g., d for delay, su for setup, rd for read, wr for write.
c. Multiple subscripts are upper case when each letter stands for a different word, $\epsilon$. g., SR for sense recovery and PLH for propagation delay from low to high.

## Access Time (of a memory)

The time between the application of a specified input pulse during a read cycle and the availability of valid data signals at an output.

Example symbology:

| $\mathrm{t}_{\mathrm{a}}(\mathrm{ad})$ | Access time from address |
| :--- | :--- |
| $\mathrm{t}_{\mathrm{a}}(\mathrm{E})$ | Access time from chip enable |
| $\mathrm{t}_{\mathrm{a}}(\mathrm{S})$ | Access time from chip select |

## Clock Frequency

## Maximum clock frequency, $f_{\text {max }}$

The highest rate at which the clock input of a bistable circuit can be driven through its required sequence while maintaining stable transistions of logic level at the output with input conditions established that should cause changes of output logic level in accordance with the specification.

## Current

High-level input current, llH
The current into* an input when a high-level voltage is applied to that input.
High-level output current, IOH
The current into* an output with input conditions applied that according to the product specification will establish a high level at the output.

Low-level input current, IIL
The current into* an input when a low-level voltage is applied to that input.
Low-level output current, 1 OL .
The current into* an output with input conditions applied that according to the product specification will establish a low level at the output.

Off-state output current, IO(off)
The current flowing into* an output with input conditions applied that according to the product specification will cause the output switching element to be in the off state.
Note: This parameter is usually specified for open-collector outputs intended to drive devices other than logic circuits.

[^1]Off-state (high-impedance-state) output current (of a three-state output), IOZ
The current into* an output having three-state capability with input conditions applied that according to the product specification will establish the high-impedance state at the output.

Short-circuit output current, IOS
The current into* an output when that output is short-circuited to ground (or other specified potential) with input conditions applied to establish the output logic level farthest from ground potential (or other specified potential).

Supply current, ICC
The current into* the VCC supply terminal of an integrated circuit.

## Cycle Time

Read cycle time, $\mathrm{t}_{\mathrm{c}}(\mathrm{rd})$ (see note)
The time interval between the start and end of a read cycle.
Read-write cycle time, $\mathrm{t}_{\mathbf{c}}(\mathrm{rd}, \mathrm{wr})$ (see note)
The time interval between the start of a cycle in which the memory is read and new data are entered, and the end of that cycle.

Write cycle time, $\mathbf{t}_{\mathbf{c}}(\mathbf{w r})$ (see note)
The time interval between the start and end of a write cycle.
NOTE: The read, read-write, or write cycle time is the actual interval between two impulses and may be insufficient for the completion of operations within the memory. A minimum value is specified that is the shortest time in which the memory will perform its read and/or write function correctly.

## Hold Time

Hold time, $t_{h}$
The interval during which a signal is retained at a specified input terminal after an active transition occurs at another specified input terminal.
NOTES: 1. The hold time is the actual time between two events and may be insufficient to accomplish the intended result. A minimum value is specified that is the shortest interval for which correct operation of the logic element is guaranteed.
2. The hold time may have a negative value in which case the minimum limit defines the longest interval (between the release of data and the active transition) for which correct operation of the logic element is guaranteed.

## Output Enable and Disable Time

Output enable time (of a three-state output) to high level, tPZH (or low level, tPZL)
The propagation delay time between the specified reference points on the input and output voltage waveforms with the three-state output changing from a high-impedance (off) state to the defined high (or low) level.

Output enable time (of a three-state output) to high or low level, tPZX
The propagation delay time between the specified reference points on the input and output voltage waveforms with the three-state output changing from a high-impedance (off) state to either of the defined active levels (high or low).

Output disable time (of a three-state output) from high level, tPHZ (or low level, tPLZ)
The propagation delay time between the specified reference points on the input and output voltage waveforms with the three-state output changing from the defined high (or low) level to a high-impedance (off) state.

[^2]Output disable time (of a three-state output) from high or low level, tPXZ
The propagation delay time between the specified reference points on the input and output voltage waveforms with the three-state output changing from either of the defined active levels (high or low) to a high-impedance (off) state.

## Propagation Time

Propagation delay time, tPD
The time between the specified reference points on the input and output voltage waveforms with the output changing from one defined level (high or low) to the other defined level.

Propagation delay time, low-to-high-level output, tPLH
The time between the specified reference points on the input and output voltage waveforms with the output changing from the defined low level to the defined high level.

Propagation delay time, high-to-low-level output, tPHL
The time between the specified reference points on the input and output voltage waveforms with the output changing from the defined high level to the defined low level.

## Pulse Width

Pulse width, $\mathrm{t}_{\mathrm{w}}$
The time interval between specified reference points on the leading and trailing edges of the pulse waveform.
Example symbology:

| $\mathrm{t}_{\mathrm{w}}(\mathrm{cl})$ | Clear pulse width |
| :--- | :--- |
| $\mathrm{t}_{\mathrm{w}}(\mathrm{wr})$ | Write pulse width |

## Recovery Time

## Sense Recovery time, tSR

The time interval needed to switch a memory from a write mode to a read mode and to obtain valid data signals at the output.

## Release Time

Release time, $\mathrm{t}_{\text {release }}$
The time interval between the release from a specified input terminal of data intended to be recognized and the occurrence of an active transition at another specified input terminal.
Note: When specified, the interval designated "release time" falls within the setup interval and constitutes, in effect, a negative hold time.

## Setup Time

Setup time, $\mathrm{t}_{\mathrm{su}}$
The time interval between the application of a signal that is maintained at a specified input terminal and a consecutive active transition at another specified input terminal.
NOTES: 1. The setup time is the actual time between two events and may be insufficient to accomplish the setup. A minimum value is specified that is the shortest interval for which correct operation of the logic element is guaranteed.
2. The setup time may have a negative value in which case the minimum limit defines the longest interval (between the active transition and the application of the other signal) for which correct operation of the logic element is guaranteed.

## TTL TERMS AND DEFINITIONS

## Transition Time

## Transition time, low-to-high-level, tTLH

The time between a specified low-level voltage and a specified high-level voltage on a waveform that is changing from the defined low level to the defined high level.

Transition time, high-to-low-level, tTHL
The time between a specified high-level voltage and a specified low-level voltage on a waveform that is changing from the defined high level to the defined low level.

## Voltage

High-level input voltage, $\mathrm{V}_{\mathbf{I H}}$
An input voltage within the more positive (less negative) of the two ranges of values used to represent the binary variables.
NOTE: A minimum is specified that is the least positive value of high-level input voltage for which operation of the logic element within specification limits is guaranteed.

## High-level output voltage, $\mathrm{VOH}_{\mathrm{OH}}$

The voltage at an output terminal with input conditions applied that according to the product specification will establish a high level at the output.

Input clamp voltage, $\mathrm{V}_{\mathrm{IK}}$
An input voltage in a region of relatively low differential resistance that serves to limit the input voltage swing.
Low-level input voltage, VIL
An input voltage level within the less positive (more negative) of the two ranges of values used to represent the binary variables.
NOTE: A maximum is specified that is the most positive value of low-level input voltage for which operation of the logic element within specification limits is guaranteed.

Low-level output voltage, VOL
The voltage at an output terminal with input conditions applied that according to the product specification will establish a low level at the output.

Negative-going threshold voltage, $\mathrm{V}_{\mathrm{T}}$ -
The voltage level at a transition-operated input that causes operation of the logic element according to specification as the input voltage falls from a level above the positive-going threshold voltage, $\mathrm{V}_{\mathrm{T}+}$.

## Off-state output voltage, V O(off)

The voltage at an output terminal with input conditions applied that according to the product specification will cause the output switching element to be in the off state.
Note: This characteristic is usually specified only for outputs not having internal pull-up elements.

## On-state output voltage, $\mathrm{V}_{\mathrm{O}}(\mathrm{on})$

The voltage at an output terminal with input conditions applied that according to the product specification will cause the output switching element to be in the on state.
Note: This characteristic is usually specified only for outputs not having internal pull-up elements.
Positive-going threshold voltage, $\mathrm{V}_{\mathbf{T}+}$
The voltage level at a transition-operated input that causes operation of the logic element according to specification as the input voltage rises from a level below the negative-going threshold voltage, $\mathrm{V}_{\mathrm{T}}$-.

## ACRONYMS AND MNEMONICS

| AG | arithmetically greater than |
| :---: | :---: |
| AI | address input port |
| ALU | arithmetic logic unit |
| AO | address output port |
| BLWP | branch and load workspace pointer |
| CCO | counter-carry output |
| C | clock input (PROMs) |
| CE | chip enable |
| CIN | carry in |
| CL | clock |
| CLK | clock |
| CLA | carry look-ahead |
| CLR | clear |
| COUT | carry out |
| CPU | central processing unit |
| CRC | cyclic redundancy check |
| CRU | communications register unit |
| CRUIN | data input to CPU for CRU input operations |
| CRUOUT | data output from CPU for CRU output operations |
| CRUCLK | CRU-enable signal from CPU for CRU output operations |
| DBIN | data bus input |
| DO | data output port |
| DMA | direct memory access |
| DP | double precision |
| E | asynchronous chip enable |
| EQ | equal to |
| FPLA | field-programmable logic array |
| G | asynchronous output enable |
| INCMC | increment memory counter |
| INCPC | increment program counter |
| INT | interrupt |
| I/O | input or output |
| IP | intermediate position |
| INTREQ | interrupt request |
| LG | logically greater than |
| LCIR | left circulate |
| LD | load |
| LDCR | load CRU |
| LSA | left-shift arithmetic |
| LSB | least-significant bit |
| LSL | left-shift logical |
| LSP | least-significant position |


| MC | memory counter |
| :--- | :--- |
| MEMEN | memory enable |
| MSB | most-significant bit |
| MPX | multiplex |
| MSP | most-significant position |
| MUX | multiplexer |
| NC | not connected |
| OE | output enable |
| overflow |  |
|  |  |
| PC | program counter |
| PLA | programmable logic array |
| POS | relative position control (MPS, IP, or LSP) |
| RCIR | right circulate |
| RSA | right-shift arithmetic |
| RSL | right-shift logical |
| RTWP | return workspace pointer instruction |
|  |  |
| S | asyncronous chip select |
| SBZ | set bit to zero |
| SBO | set bit to one |
| SP | single precision |
| ST | status register |
| STCR | store CRU |
| TB | test bit |
| WR | working register |
| WE | write enable |
| XOP | extended operation instruction |
| XWR | extended working register |

Additional mnemonics or acronyms specifically relating to SBP 9900A instructions are found on pages 3-24 and 3-26.

The following symbols are used in function tables on TI data sheets:

| H | $=$ | high level (steady state) |
| :---: | :---: | :---: |
| L | $=$ | low level (steady state) |
| $\uparrow$ | = | transition from low to high level |
| $\downarrow$ | = | transition from high to low level |
| $\rightarrow$ | = | value/level or resulting value/level is routed to indicated destination |
| $n$ | = | value/level is re-entered |
| X | = | irrelevant (any input, including transitions) |
| Z | = | off (high-impedance) state of a 3-state-output |
| a. . h | = | the level of steady-state inputs at inputs A through $H$ respectively |
| $\mathrm{O}_{0}$ | $=$ | level of $Q$ before the indicated steady-state input conditions were established |
| $\overline{\mathrm{O}}_{0}$ | $=$ | complement of $\mathrm{Q}_{0}$ or level of $\overline{\mathrm{Z}}$ before the indicated steady-state input conditions were established |
| $\mathrm{a}_{\mathrm{n}}$ | $=$ | level of Q before the most recent active transition indicated by $\downarrow$ or $\uparrow$ |
| $\square$ | = | one high-level pulse |
| $\square$ | = | one low-level pulse |
| TOGGLE | = | each output changes to the complement of its previous level on each active transition indicated by $\downarrow$ or $\uparrow$. |

If, in the input columns, a row contains only the symbols $\mathrm{H}, \mathrm{L}$, and/or X , this means the indicated output is valid whenever the input configuration is achieved and regardless of the sequence in which it is achieved. The output persists so long as the input configuration is maintained.

If, in the input columns, a row contains $H, L$, and/or $X$ together with $\uparrow$ and/or $\downarrow$, this means the output is valid whenever the input configuration is achieved but the transition(s) must occur following the achievement of the steady-state levels. If the output is shown as a level $\left(H, L, Q_{0}\right.$, or $\left.\overline{\mathrm{O}}_{0}\right)$, it persists so long as the steady-state input levels and the levels that terminate indicated transitions are maintained. Unless otherwise indicated, input transitions in the opposite direction to those shown have no effect at the output. (If the output is shown as a pulse, $\sqrt{L}$ or $\square$, the pulse follows the indicated input transition and persists for an interval dependent on the circuit.)

## SERIES 54S/74S DEVICES



NOTES. A. $C_{L}$ includes probe and jig capacitance.
B. All diodes are 1 N916 or 1 N3064.


NOTES: C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
D. In the examples above, the phase relationships between inputs and outputs have been chosen arbitrarily.
E. All input pulses are supplied by generators having the following characteristics: $P R R \leqslant 1 \mathrm{MHz}, \mathrm{Z}_{\text {out }} \approx 50 \Omega, \mathrm{t}_{\mathrm{r}} \leqslant 2.5 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leqslant 2.5 \mathrm{~ns}$.
F. When measuring propagation delay times of 3 -state outputs, switches S1 and S2 are closed.

## SERIES 54LS/74LS DEVICES



NOTES A. $C_{L}$ includes probe and jig capacitance.
B. All diodes are 1 N916 or 1 N3064.
C. C1 $(30 \mathrm{pF})$ is used for testing Series $54 / 74 \mathrm{~L}$ devices only


NOTES: D. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
E. In the examples above, the phase relationships between inputs and outputs have been chosen arbitrarily.
F. All input pulses are supplied by generators having the following characterlstics: PRR $\leqslant 1 \mathrm{MHz}, Z_{\text {out }} \approx 50 \Omega, \mathrm{t}_{\mathrm{r}} \leqslant 15 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leqslant 6 \mathrm{~ns}$.
G. When measuring propagation delay times of 3 -state outputs, switches S 1 and S 2 are closed.

## 4-Bit-Slice Schottky Processor Components

## TABLE OF CONTENTS

1. INTRODUCTION PAGE
1.1 Architectural Features ..... 2-7
1.2 Operational Features ..... $2-7$
1.3 Mechanical Features. ..... 2-7
2. DETAILED FUNCTIONAL DESCRIPTIONS
2.1 Micro-Decoding Logic Array ..... 2-10
2.2 Relative Position Control (POS) ..... 2-10
2.3 Clock ..... 2-11
2.4 Latched Data Input Ports ..... $2 \cdot 11$
2.5 A and B Operand Sources ..... 2-12
2.6 Arithmetic/Logic Unit (ALU) ..... 2-14
2.7 ALU Magnitude and Carry Functions ..... 2-15
2.7.1 Equal (EO, See Figure 5) ..... 2-15
2.7.2 Logically-Greater Than (LG, See Figure 6) ..... 2-15
2.7.3 Arithmetically-Greater-Than (AG, See Figure 7) ..... 2-16
2.8 Operand Overflow ..... 2-17
2.9 Sum' Bus Multiplexer ..... 2-18
2.10 B-Input/Output Control ..... 2-19
2.11 Working Register ..... $2 \cdot 20$
2.12 Working Register Multiplexer (WR MUX) ..... 2-20
2.13 Extended Working Register ..... 2-21
2.14 Extended Working Register Multiplexer (XWR MUX) ..... 2-21
2.14.1 $\Sigma$-Bus, WR, XWR MSB Shift Transfer Multiplexers ..... $2-22$
2.14.2 WRLFT, XWRLFT Multiplexers ..... 2-22
2.14.3 WRLFT', XWRLFT' Multiplexers ..... 2-22
2.14.4 WR, XWR LSB Shift Transfer Multiplexers ..... 2-22
2.14.5 WRRT Multiplexer, XWRRT Buffer ..... $2-23$
2.14.6 WRRT', XWRRT' Multiplexers ..... 2.23
2.15 Shift Functions ..... 2-26
2.15.1 Circulate (Shift) Functions (Microprogrammable) ..... 2.26
2.15.2 Arithmetic Shift Functions (Microprogrammable) ..... 2-26
2.15.3 Logical Shift Functions (Microprogrammable) ..... 2-28
2.16 Data-Out Port Multiplexer (DO MUX) ..... 2-28
2.17 Memory and Program Counters ..... 2.28
2.18 Address-Out Port Multiplexer (AO MUX) ..... 2-32
2.19 Expanding the Word Length ..... $2 \cdot 33$
3. OPERATIONAL DESCRIPTIONS
3.1 Micro/Macro-Operations ..... 2-33
3.2 Operation Form I - Add/Subtract $\rightarrow$ Register ..... 2-36
3.3 Operation Form I! - Add/Subtract with Double-Precision Shift ..... 2.38
3.4 Operation Form III - Add with Single-Precision Shift ..... 2-38
3.5 Operation Form IV - AI Shifted $\rightarrow \Sigma^{\prime}$ Bus ..... 2-39
3.6 Operation Form V - Single-Length Shift ..... 2.40
3.7 Operation Form VI - Double-Precision Shifts ..... 2-41
3.8 Operation Form VII - Compare (A:B or B:A) ..... 2-41
3.9 Operation Form VIII - Logical Functions ..... 2-41
3.9.1 NOR/AND Logical Operations ..... 2-43

## TABLE OF CONTENTS (Continued)

3.9.2 OR/NAND Logical Operations ..... 2-44
3.9.3 Exclusive-OR/Exclusive-NOR Logical Operations ..... 2-45
3.10 Operation Form IX ..... 2.46
3.11 Operation Form X - Cyclic Redundancy Character Accumulation ..... 2-46
3.12 Operation Form XI - Signed Integer Divide ..... 2.47
3.13 Operation Form XII - Unsigned Divide ..... 2-47
3.14 Operation Form XIII - Unsigned Multiply ..... 2-47
3.15 Operation Form XIV - Signed Integer Multiply ..... 2-52
4. SPECIFICATIONS ..... 2-54
5. MECHANICAL DATA Section ..... 2-57

## LIST OF ILLUSTRATIONS

Figure 1 Pin Assignments ..... 2-9
Figure 2 Clock Cycle ..... 2-11
Figure 3 Input Latches Setup/Hold Times ..... 2-12
Figure 4 ALU Operand Sources ..... 2-13
Figure 5 Equal Output ..... 2-15
Figure 6 MSP Logically-Greater-Than (LG) Output ..... 2-16
Figure 7 MSP Arithmetically-Greater-Than (AG) Output ..... 2-17
Figure 8 Sum Bus Multiplexer ..... 2-18
Figure 9 B-Input/Output Control ..... 2-19
Figure 10 Working Register (WR) and WR Multiplexer ..... 2-20
Figure 11 Extended Working Register (XWR) and XWR Multiplexer ..... 2-21
Figure 12 Sum-Bus, WR, XWR MSB Shift Transfer Multiplexers ..... 2-23
Figure 13 Sum-Bus, WR, XWR LSB Shift Transfer Multiplexers ..... 2-25
Figure 14 Circulate Functions ..... 2-27
Figure 15 Arithmetic Shift Functions ..... 2-29
Figure 16 Logical Shift Functions ..... 2-30
Figure 17 Data-Out Port Multiplexer (DO MUX) ..... 2-31
Figure 18 Program and Memory Counter Functions ..... 2-32
Figure 19 Address-Out Port Multiplexer (AO MUX) ..... 2-33
Figure 20 Typical 16-Bit Processor ..... 2-34
Figure 21 Form I - Arithmetic Operations: A Plus B Plus ALUCIN $\rightarrow\left\{\begin{array}{c}\Sigma^{\prime} \text { Bus } \\ \text { Register }\end{array}\right\}$ ..... 2-36
Figure 22 'S481 Operation with Single-Port Register File ..... 2-37
Figure 23 Form II - Arithmetic with Double-Precision Shift ..... 2-38
Figure 24 Form III - Arithmetic With Single-Precision Shift ..... 2-39
Figure 25 Form IV - AI Shifted $\rightarrow \Sigma^{\prime}$ Bus ..... 2-40
Figure 26 Form V: $\left\{\begin{array}{c}W R \\ X W R\end{array}\right\}$ Shifted $\rightarrow\left\{\begin{array}{c}W R \\ X W R\end{array}\right\}$ ..... 2-40
Figure 27 Form VI - Double-Precision Shifts:(WR, XWR)Shifted $\rightarrow$ (WR, XWR) ..... 2-41

## LIST OF ILLUSTRATIONS (Continued)

Figure 28 Form VII - Compare: $\left\{\begin{array}{l}A: B \\ B: A\end{array}\right\}$ ..... 2-42
Figure 29 Form VIII - Logical Operations: A $\left\{\begin{array}{c}\text { NOR } \\ \text { OR } \\ \text { X-OR }\end{array}\right\} B \rightarrow$ Register ..... 2-42
Figure 30 Form VIIIA - NOR/AND Logical Operations ..... 2-43
Figure 31 Form VIIIB - OR/NAND Logical Operations ..... 2-44
Figure 32 Form VIIIC - EXCLUSIVE-OR/EXCLUSIVE-NOR Operations ..... 2-45
Figure 33 Form IX - No Operation: Zero $\rightarrow \Sigma^{\prime}$ Bus ..... 2-46
Figure 34 Cyclic Redundancy Character Accumulation ..... 2-46
Figure 35 Form XI - Signed Integer Divide ..... $2-48$
Figure 36 Form XII - Unsigned Divide ..... 2.50
Figure 37 Form XIII - Unsigned Multiply ..... 2-52
Figure 38 Form XIV - Signed Integer Multiply ..... 2.53
Figure 39 Switching-Times Voltage Waveforms ..... 2.56
LIST OF TABLES
Table 1 Functional Descriptions ..... 2-8
Table 2 MSP OP8 and OP9 Iterative Function Summary ..... $2 \cdot 10$
Table 3 Position Control Functions ..... 2-10
Table 4 Dual-Function Logic I/O Pins ..... 2-11
Table 5 'S481 ALU and Logic Functions ..... 2-14
Table 6 Extended ALU Functions of 'S481 ..... 2-14
Table 7 MSP Logically-Greater-Than (LG) Output ..... 2-16
Table 8 ALU Carry and MSP Arithmetically-Greater-Than (AG) Outputs ..... 2-17
Table 9 MSP Overflow (OV) Output ..... $2 \cdot 18$
Table 11 Working Register Bit Transfers to WRLFT/WRRT ..... 2-24
Table 12 Sum-Bus Bit Transfers to WRLFT/WRRT ..... 2-24
Table 13 Extended Working Register Bit Transfers to XWRLFT/XWRRT ..... 2.24
Table 14 Sum-Bus Bit Transfers to WRLFT (MSP) ..... 2-25
Table 15 Microprogrammable Shift Functions ..... 2-26
Table 16 Data-Out Port Control ..... 2.31
Table 17 Address-Out Port Control ..... 2-31
Table 18 Operation Form, Command Format, and Test Outputs ..... 2-35
Table 19 Recommended Operating Conditions ..... 2-54
Table 20 Electrical Characteristics ..... 2-54
Table 21 Switching Characteristics ..... 2-55


FUNCTIONAL BLOCK DIAGRAM FOR 'S481

## 1 INTRODUCTION

These Schottky TTL 4-bit expandable parallel binary micro/macroprogrammable processor element building blocks are designed specifically for implementing high-performance digital computer/controllers. With the ability to efficiently emulate existing systems, they can be used to upgrade hardware performance with full compatibility to protect software investments.

The SN54S/74S481, Schottky TTL performs typically at a clock cycle time of 90 nanoseconds at 345 milliamperes of supply current.

### 1.1 ARCHITECTURAL FEATURES

Designed with full parallel dual input/output ports, the memory-to-memory architecture provides a new dimension in interrupt processing or program context switching flexibilities. Static bipolar logic performs each microinstruction within a single clock cycle.

Primary among the architectural features are:

- Microprogrammable, bit-slice design is expandable in 4-bit multiples
- Full parallel dual input/output ports for use in advanced memory-to-memory architecture
- Full-function ALU with carry look-ahead, magnitude, and overflow decision capabilities
- Double-length accumulator with full shifting capability and sign-bit handling
- Dual memory address generators on-chip.


### 1.2 OPERATIONAL FEATURES

The functional capabilities, characterized by the 24,780 unique operations, coupled with the macroprogrammable multiply and divide algorithms, make these processor elements particularly attractive for implementing advanced high performance computers and controllers.

In addition to the full parallel data bus structure, the 'S481 architecture also features asynchronous access to data routing and counter updating controls which, when combined with the most versatile instruction set available (see operational description) maximizes flexibility, efficiency, and performance. Simultaneous compound operations in the form of an ALU function with shift, plus destination selection with address/iteration updating, plus address and present data to memory can be accomplished in a single microcyle. Some other operational features are:

- Simultaneous one-clock compound operations, with status, can reduce microcycles and improve throughput
- Pre-programmed CRG and double-precision multiply/divide algorithms
- Double length accumulator with full bidirectional single/double precision arithmetic/logical/circulate shift capabilities include sign protection
- Full micro-operational control is provided for programming: address updating, data and address source selection, and direct transfer of data to working register or working memory
- Relative position control defines bit-slice rank and sign handling in N -bit applications.


### 1.3 MECHANICAL FEATURES

These processor elements are supplied in either a high-density quad-in-line ceramic package or a plastic dual-in-line package. The high-density 48 -pin ceramic package has quad pin rows formed on 600 -and 800 -mil centers. Within each of the four rows, the pin spacing is 100 mils , center-to-center. The plastic dual-in-line package has standard $100-\mathrm{mil}$ spacing on 600 -mil centers. Outline drawings are provided in Section 6 of this data book.

TABLE 1 FUNCTIONAL DESCRIPTIONS

| PIN NUMBER | PIN NAME | PIN FUNCTION | INPUT, OUTPUT, OR INPUT/OUTPUT |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & 46,47 \\ & 1,2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{BI} / \mathrm{OO}, \mathrm{BI} / \mathrm{O1} \\ & \mathrm{BI} / \mathrm{O2}, \mathrm{BI} / \mathrm{O} \\ & \hline \end{aligned}$ | 4-bit parallel data input port to the $B$ latch, or 4-bit parallel data output for the $\Sigma$-bus when not being used as an input. | Inputs/Outputs |
| $\begin{aligned} & 6,5 \\ & 4,3 \end{aligned}$ | $\begin{aligned} & \mathrm{AlO}, \mathrm{Al} 1 \\ & \mathrm{Al2}, \mathrm{Al3} \end{aligned}$ | 4-bit parallel data input port to the A latch and WR. | Inputs |
| 7,8 <br> 9, 10 <br> 17, 14 <br> 13, 11 <br> 15, 16 | OPO, OP1 <br> OP2, OP3 <br> OP4, OP5 <br> OP6, OP7 <br> OP8, OP9 | OPO through OP9 serve as a 10-bit parallel operation-select input to the micro-decode logic array. In the most-significant position, OP8 and OP9 additionally serve as open-collector outputs during multiply and divide algorithms. In the least-significant position, OP9 serves as an open-collector output during the CRC algorithm. | Inputs |
| 12 | $\mathrm{V}_{\text {CC }}$ | Single 5-volt power-supply terminal. | Supply Voltage Pin |
| 18 | CIN | Receives low-active ripple carry input data. | Input |
| 19 | POS | Directs internal and input/output end-conditions required to define the relative position of each bit-slice when N-SN74S481's are cascaded to implement $N \times 4$-bit word lengths. When biased at 2.4 volts, the package operates as the least-significant (LSP) slice; when grounded, it functions as an intermediate (IP) slice; and when high, 5 volts, it functions as the most-significant (MSP) slice. | Input |
| 20 | Y/AG | In least-significant and intermediate positions outputs arithmetic carry generate (Y) for use with look-ahead. In most-significant position outputs true arithmetically-greater-than signal. | Output |
| 21 | X/LG | In least-significant and intermediate positions outputs arithmetic carry propagate (X) for use with look-ahead. In most-significant position outputs true logically-greater-than signal. | Output |
| 22 | COUT | Outputs low-active ripple carry data. | Output |
| 23 | EQ | Outputs true (active-high) equality of $\Sigma^{\prime}$ bus equals zero for each 4-bit slice. The open-collector output permits wire-AND to achieve N $\times 4$-bit equality output. | Open-Collector Output |
| 24 | LD WR | When low, data applied at the AI port coincident with the $\uparrow$ clock transition is loaded into the WR. | Input |
| $\begin{aligned} & 26 \\ & 25 \end{aligned}$ | WRRT, WRLFT | Working register and $\Sigma$-bus shift interconnectivity pins. WRRT receives left-shift and outputs right-shift (true) data. WRLFT receives right-shift and outputs left-shift (true) data. Shift can be single-precision, double-precision, signed or unsigned. | Bidirectional I/O |
| $\begin{aligned} & 28 \\ & 27 \end{aligned}$ | XWRRT, XWRLFT | Extended working register shift interconnectivity pins. XWRRT receives left-shift and outputs right-shift (true) data. XWRLFT receives right-shift and outputs left-shift (true) data. Shift can be single-precision, double-precision, signed or unsigned. | Bidirectional I/O |
| $\begin{aligned} & 29 \\ & 30 \end{aligned}$ | $\begin{aligned} & \mathrm{D} 0 \\ & \mathrm{D} 1 \\ & \hline \end{aligned}$ | Selects one of three DOP sources (WR, XWR, or $\Sigma$-bus) or places the DOP outputs in a high-impedance state. | Inputs |
| $\begin{aligned} & \hline 34 \\ & 33 \\ & 32 \\ & 31 \\ & \hline \end{aligned}$ | DOPO <br> DOP1 <br> DOP2 <br> DOP3 | 4-bit parallel, data-out port. DOPO is LSB. | 3-state outputs |
| 35 | INCMC | When low, enables the MC to increment as directed by CCT on the next $\uparrow$ clock transition. When high, inhibits MC to hold mode. As CCO is common to MC and PC, the MC should be inhibited when PC is enabled. | Input |
| 36 | GND | Common or ground terminal for the supply voltage. |  |
| 37 | CCO/OV | In least-significant and intermediate positions a low-level output indicates that either the PC or MC is at maximum count. As $\overline{C C O}$ is common for both PC and MC ambiguous carry can be avoided if one or both counters is/are disabled by the INCPC and/or INCMC inputs. In the most-significant position, a high-level output, depending on the operation selected, indicates that the WR, XWR, or ALU will overflow (OV) on the next clock. | Output |



FIGURE 1-PIN ASSIGNMENTS

TABLE 1 (Continued)

| PIN NUMBER | PIN NAME | PIN FUNCTION | INPUT, OUTPUT, OR INPUT/OUTPUT |
| :---: | :---: | :---: | :---: |
| $\begin{array}{r} 38,39 \\ 40,41 \\ \hline \end{array}$ | AOPO, AOP1 AOP2, AOP3 | 4-bit parallel address-out port. | Outputs |
| 42 | AO | Selects one of two AOP sources (PC or MC). | Input |
| 43 | $\overline{\text { INCPC }}$ | When low, enables the PC to increment as directed by $\overline{\mathrm{CCI}}$ on the next $\uparrow$ clock transition. When high, inhibits PC to hold mode. As $\overline{C C O}$ is common to PC and MC, the PC should be inhibited when MC is enabled. | Input |
| 44 | CCI | In least-significant position, a low input directs enabled PC or enabled MC to increment by one on next $\uparrow$ clock transition. In the LSP, a high directs enabled PC or enabled MC to increment by 2. In other positions, a low is a carry input and a high inhibits the counter. | Input |
| 45 | CK | When high, enables the transparency of $A$ and $B$ input latches. When low, latches $A$ and $B$ input data. Clocks synchronous registers and counters on the positive transition. | Input |
| 48 | BI/O SEL | When low, enables $\mathrm{BI} / \mathrm{O}$ to output $\dot{2}$-bus data. When high, the $\mathrm{BI} / \mathrm{O}$ output drivers are placed in a high-impedance state permitting $\mathrm{BI} / \mathrm{O}$ to be used as data inputs. | Input |

## 2. DETAILED FUNCTIONAL DESCRIPTIONS

### 2.1 MICRO-DECODING LOGIC ARRAY

The micro-decoding logic array is a dedicated 11 -input PLA decoding 73 product terms to generate 24 control lines needed to implement the 14 operation forms. The eleven inputs consist of the ten operation select lines (OPO through OP9) and the ALU carry input. The carry input, utilized as an additional operation select line during operation forms not performing arithmetic functions, maximizes system pin efficiency and functional density.

In an expanded word length system (two or more 'S481's), operation select inputs 8 (OP8) and 9 (OP9) assume an input/output capability in the most-significant or least-significant package as a result of the position control and the type of operation being performed. During microprogrammable operation forms I through IX, OP8 and OP9 function simply as another input; but, during the macroprogrammable operations of forms $X$ through XIV one or both become an output during iterations. Table 2 summarizes by operation form the control (output) package and the operation lines which are used as an output.

TABLE 2
MSP OP8 and OPG ITERATIVE FUNCTION SUMMARY

| OP. FORM | ALGORITHM | CONTROL PACKAGE | OPERATION SELECT I/O |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | OP8 | OP9 |
| I thru IX | All | None | INPUT | INPUT |
| $x$ | CRC ACCUMULATION | LSP | INPUT | OUTPUT |
| XI | SIGNED DIVIDE | MSP | OUTPUT | OUTPUT |
| XII | UNSIGNED DIVIDE | MSP | INPUT | OUTPUT |
| XIII | UNSIGNED MULTIPLY | MSP | INPUT | OUTPUT |
| XIV | SIGNED MULTIPLY | MSP | OUTPUT | OUTPUT |

If the macroinstructions are to be used in an expanded word length, OP8 and OP9 select lines of the MSP and the OP9 line of the LSP should be driven from either a 3 -state output (which can be placed in high-impedance state) or an open-collector output (which can be wire-OR'ed with the OP select I/O lines). During an iterative function for which the OP line is designated as an open-collector output, the OP line driver should be placed in a high-impedance or off state permitting the output function to drive similar OP lines in the remaining packages.

The output state of OP8 or OP9 is a function of on-chip status decoder as enumerated in the flow diagrams illustrating the five algorithms.

### 2.2 RELATIVE POSITION CONTROL (POS)

The single line position control, with the ability of decoding one of three input logic states, provides each 'S481 in an expanded word length system with the capability of identifying its relative position. The relative positions, with the corresponding input logic levels are enumerated in Table 3.

TABLE 3
POSITION CONTROL FUNCTIONS

| POS INPUT <br> LOGIC LEVEL | RELATIVE POSITION |
| :---: | :---: |
| $\geqslant 3.6 \mathrm{~V}$ | MOST-SIGNIFICANT POSITION (MSP) |
| 1.8 V to 3 V |  |
| $\leqslant 0.8 \mathrm{~V}$ | LEAST-SIGNIFICANT POSITION (LSP) |

This relative position identification dictates how each 'S481 in the system handles the multi-purpose I/O accommodations and ALU sign and magnitude functions. See Table 4. Shift/Circulate interconnectivity bit transfers are explained in detail under shift/circulate transfer multiplexers.

TABLE 4
DUAL-FUNCTION LOGIC I/O PINS

| PIN | MSP | IP | LSP |
| :--- | :--- | :--- | :--- |
| X/LG | LG (OUT) | X (IN) | X (IN) |
| Y/LG | AG (OUT) | $Y$ (IN) | $Y$ (IN) |
| $\overline{\text { CCO/OV }}$ | OVERFLOW (OUT) | $\overline{\text { CCO (OUT) }}$ | $\overline{\text { CCO (OUT) }}$ |

$X$ AND Y ARE CARRY LOOK-AHEAD FUNCTIONS

The clock synchronizes the entry or change of data in the 'S481 registers and counters, and it controls the status of the $A$ and $B$ input latches. A typical clock cycle is illustrated in Figure 2. The low-to-high transition of the clock input is the clocking edge for any combination of either the working register, extended working register, flag flip-flops, and the program counter or the memory counter activated by the resident operation. During the low-level portion of the clock input, both input latches are latched ensuring data stability at the positive clock transition. After the clock has gone to a high level, the input latches are placed in a transparent mode to accept the next set of input data.


FIGURE 2 - CLOCK CYCLE

## 2.4

## LATCHED DATA INPUT PORTS

The SN54S/74S481 features dual input ports combined with data flow paths which are designed specifically to reduce the number of system clock cycles needed to enter operands and/or data. Both the $A$ and $B$ input ports are latched, eliminating the need for external registers, to simplify interfacing directly with system data bus paths.

The $A$ input port data is made available to both the input latch and the working register which allows $A$ data to be loaded into the working register directly.

The 8 port is configured to serve as an input/output data path providing the capability to:
a. Input data to the B latch
b. Output sum-bus data.

This I/O port is designed specifically to simplify implementation of data transfers to the external working memory.
Both the A and B latches are transparent when the 'S481 clock input is high. Data applied at the A and B inputs should be stable anytime prior to or at least coincident with the falling edge of the clock input (see Figure 3). After the clock falling edge, the data inputs should be held steady for thold(data) or longer to facilitate the on-chip clock buffers to latch the data.


FIGURE 3 - INPUT LATCHES SETUP/HOLD TIMES

The $A$ input port latch data is routed to the $A$ input multiplexers, and the $B$ input port latch data is sourced to both the $A$ and $B$ input multiplexers.

## 2.5 <br> A AND B OPERAND SOURCES

The $A$ and $B$ input multiplexers source the $A L U A^{\prime}$ and $B^{\prime}$ ports through true/complement conditional inverter circuits. Data routing for each, illustrated and listed in Figure 4, provides the ALU with access to the true or complement of:

## ALU A' PORT

1. A input latch
2. B input latch
3. Working Register
4. Low logic level inputs
(force zeros)

## ALU B' PORT

1. B input latch
2. Sum bus
3. Working register
4. Extended working register
5. Program counter
6. Low logic level inputs
(force zeros)

The $A$ and $B$ multiplexers and true complement circuits, under control of the resident operation code, are selectable at the microprogram level. The number of $A$ or $B$ multiplexer sources available depend upon the specific operation being performed by the 'S481. Operation form descriptions contain detailed microprogramming.

The $A$ and $B$ input multiplexers, with selectable true and complement operand sources, maximizes the processing power of the 'S481 by minimizing the active components needed to achieve both the simple but highly flexible data routing tasks and full ALU capabilities.

A OPERAND SOURCES



| $B I N$ | $\rightarrow B^{\prime}$ |
| ---: | :--- |
| $\bar{B} I N$ | $\rightarrow B^{\prime}$ |
| LOGIC ONE $S$ | $\rightarrow B^{\prime}$ |
| LOGIC ZERO $S$ | $\rightarrow B^{\prime}$ |
| $(B I N) \cdot(W R)$ | $\rightarrow B^{\prime}$ |
| $(B I N) \cdot(W R)$ | $\rightarrow B^{\prime}$ |
| $W R$ | $\rightarrow B^{\prime}$ |
| $\overline{W R}$ | $\rightarrow B^{\prime}$ |
| $(B \mid N) \cdot(X W R)$ | $\rightarrow B^{\prime}$ |
| $(B I N) \cdot(X W R)$ | $\rightarrow B^{\prime}$ |
| $X W R$ | $\rightarrow B^{\prime}$ |
| $X W R$ | $\rightarrow B^{\prime}$ |
| $(B I N) \cdot(P C)$ | $\rightarrow B^{\prime}$ |
| $(B I N) \cdot(P C)$ | $\rightarrow B^{\prime}$ |
| $P C$ | $\rightarrow B^{\prime}$ |
| $P C$ | $\rightarrow B^{\prime}$ |

FIGURE 4 - ALU OPERAND SOURCES

### 2.6 ARITHMETIC/LOGIC UNIT (ALU)

The 4-bit, parallel, binary arithmetic/logic unit provides the arithmetic/Boolean operand combination/modification mechanism including magnitude and overflow status. The ALU performs, as directed by the resident operation form, one of four basic functions which, when combined with the operand selections at the $A$ and $B$ multiplexers, extends the arithmetic/logic capabilities to that of a full 16 -function ALU.

When compared to other bit-slice processor elements, unique to the 'S481 arithmetic architecture are the parallel input ports and fully microprogrammable symmetry for all ALU functions within the selections of the A and B input multiplexers.

Logical and arithmetic operation forms for the 'S481 are shown in Table 5. The full functional power of the 'S481 can be visualized only if it is understood that although both ALU's have parallel A and B input ports, the 'S481 architecture not only provides access to multiple sources but has the capability to route true or complement of any source to the $A$ and B ALU port. This means that for a subtract operation, the subtrahend may be either an A or B input. In addition to maximizing data routing capabilities of the ' S 481 at minimum logic/gate levels, this architecture permits fully symmetrical operations to be performed on the A or B sources within the selections offered by these 'S481 arithmetic/logical operation forms.

TABLE 5
'S481 ALU AND LOGIC FUNCTIONS

| DATA INPUT |  | TWO'S COMPLEMENT INTEGER ARITHMETIC OP'S |  | LOGICAL OP'S (FORM VIII)CIN = H OR L |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A PORT | B PORT | $\overline{\mathrm{CIN}}=\mathrm{L}$ | $\overline{\mathrm{CIN}}=\mathrm{H}$ | OR | NOR | EX-NOR |
| zeros | zeros | 1 | 0 | zeros | ONES | ONES |
| zeros | ONES | 0 | MINUS 1 | ONES | zeros | zeros |
| ONES | zeros | 0 | MINUS 1 | ONES | zeros | zeros |
| OnEs | ONES | MINUS 1 | MINUS 2 | ONES | zeros | ONES |
| A | zeros | A PLUS 1 | A | A | A | A |
| A | ONES | A | A MINUS 1 | ONES | zeros | A |
| $\bar{A}$ | zeros | MINUS A | MINUS A MINUS 1 | $\overline{\text { a }}$ | A | A |
| $\overline{\text { A }}$ | ONES | MINUS A MINUS 1 | MINUS A MINUS 2 | ONES | zeros | $\bar{A}$ |
| zeros | B | B PLUS 1 | B | B | $\overline{\text { B }}$ | $\overline{\text { B }}$ |
| Ones | B | B | B MINUS 1 | ONES | zeros | B |
| zeros | $\overline{\text { B }}$ | minus b | MINUS B MINUS 1 | $\overline{\text { B }}$ | B | B |
| ONES | $\overline{\text { B }}$ | MINUS B MINUS 1 | MINUS B MINUS 2 | ONES | zeros | $\bar{B}$ |
| A | B | A PLUS B PLUS 1 | A PLUS 8 | A + B | $\overline{\text { A }}$ - $\overline{\text { B }}$ | $\overline{A \oplus B}$ |
| A | $\overline{\text { B }}$ | A MINUS B | A MINUS B MINUS 1 | $A+\bar{B}$ | $\bar{A} \cdot \mathrm{~B}$ | $A \oplus B$ |
| $\bar{A}$ | B | B MINUS A | B MINUS A MINUS 1 | $\bar{A}+B$ | A $\cdot \overline{\text { B }}$ | $A \oplus B$ |
| $\overline{\text { A }}$ | $\bar{\square}$ | MINUS A MINUS B MINUS 1 | MINUS A MINUS B MINUS 2 | $\bar{A}+B$ | A, B | $\overline{\mathrm{A} \oplus \mathrm{B}}$ |

Some unique one-clock arithmetic/iterative capabilities of the 'S481 are listed in Table 6.
TABLE 6
EXTENDED ALU FUNCTIONS OF 'S481

| FORM NO. | FUNCTION |
| :---: | :---: |
| 1 | A (ALU) B • WR |
|  | A (ALU) B • XWR |
|  | A (ALU) B • PC |
| $I I$ | A (ALU) B DOUBLE-PRECISION SHIFTED LOGICAL LEFT OR RIGHT |
| III | A (ALU) B SINGLE-PRECISION SHIFTED LOGICAL OR ARITHMETIC |
|  | LEFT OR RIGHT |

Table 5 also indicates the 16 logical combinations of two Boolean variables which are selectable for the OR, NOR, and exclusive-NOR functions. Full symmetry of the ALU and the ability to select the complement of input data extends the logic functions for performance of:
a. NAND
b. AND
c. Exclusive-OR
d. Mixed combinations of each
e. Transfer functions for true or inverted data
f. All ones or all zeros.

### 2.7 ALU MAGNITUDE AND CARRY FUNCTIONS

The 'S481 ALU is fully decoded on chip to generate three magnitude outputs (status lines) and both ripple and look-ahead carry functions. The magnitude outputs and their status indications are as follows:

### 2.7.1 Equal (EQ, See Figure 5)

The results of the resident ALU operation are compared at the sum-bus for all bits high during subtract and left-shift arithmetic operations, or for all bits low during other operations.


FIGURE 5-EQUAL OUTPUT

### 2.7.2 Logically-Greater Than (LG, See Figure 6)

In the most-significant package (MSP) the $X$ look-ahead function from the ALU is inhibited and the logically-greater-than (LG) output is enabled. See Figure 6. The MSP LG output is active during arithmetic and shift operation forms to provide a status indication that can be used when it is desirable to compare two unsigned integer numbers. The specific status for each operation form is listed in Table 7.


FIGURE 6 - MSP LOGICALLY-GREATER-THAN (LG) OUTPUT

TABLE 7
MSP LOGICALLY-GREATER-THAN (LG) OUTPUT

| OP FORM | TYPE OF OP | LG = H INDICATES |
| :---: | :---: | :---: |
| I or II (ARITH) | ALL | $\Sigma \cdot$ BUS $\neq$ ZERO ( $(E Q=L)$ |
| III (ARITH WITH SHIFT) | LSL, RSL | $\Sigma$-BUS $\neq$ ZERO $(E Q=L)$ |
|  | LSA or RSA | ADDER C-OUT |
| IV, V, or VI (SHIFTS) | ALL | AI $\neq$ ZERO ( $E$ ( $=$ L) |
| VII (COMPARE) | A: B | A IS LG THAN B |
|  | B: A | B IS LG THAN A |
| VIII (LOGICAL) | ALL | $\Sigma$-BUS $\neq$ ZERO ( $\quad$ ( ${ }^{\text {a }}=\mathrm{L}$ ) |
| $1 \times$ (NO OP) | ZERO E -BUS | $L G=L(E Q=H)$ |
| $\times$ THRU XIV | HARDWIRED ALGORITHMS | SEE OPERATION FORM DESCRIPTION |

### 2.7.3 Arithmetically-Greater Than (AG, See Figure 7)

In the most-significant package (MSP) the $Y$ look-ahead function from the ALU is inhibited and the arithmetically-greater-than (AG) output is enabled. The MSP AG output is active during arithmetic and shift operation forms to provide a status indication that can be used when it is desirable to compare two signed integer numbers. The specific status for each operation form is listed in Table 8.


FIGURE 7 - MSP ARITHMETICALLY-GREATER-THAN (AG) OUTPUT

TABLE 8
ALU CARRY AND MSP ARITHMETICALLY-GREATER-THAN (AG) OUTPUTS

| OPERATION FORM | LSP AND IP |  |  |  | MSP |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | X | $\mathbf{Y}$ | EQ | $\overline{\text { C-OUT }}$ | LG | AG | EO | $\overline{\text { C-OUT }}$ |
| LOGICAL OPERATIONS | L | H | $\Sigma-B \cup S=0$ | $\overline{\mathrm{C}-\mathrm{IN}}$ | $\Sigma$-BUS $\neq 0$. | $\Sigma$-BUS $>0$ | $\Sigma$-BUS $=0$ | $\overline{\mathrm{C}-1 \mathrm{~N}}$ |
| ARITHMETIC OPERATIONS: COMPARE | X | Y | $A=B$ | $\overline{\text { C-OUT }}$ | $\begin{aligned} & \text { A LG B } \\ & \text { or } \\ & \text { B LG A } \end{aligned}$ | A AG B <br> or BAG A | $A=B$ | $\overline{\mathrm{C}-\mathrm{OUT}}$ |
| ALL OTHER ARITHMETIC | X | Y | $\Sigma-B \cup S=0$ | $\overline{\text { C-OUT }}$ | $\Sigma$-BUS $\neq 0$ | $\Sigma$-BUS AG 0 | E-BUS AG 0 | $\overline{\mathrm{C}-\mathrm{OUT}}$ |

$X$ and $Y$ are carry look-ahead functions.

### 2.8 OPERAND OVERFLOW

In the most-significant package (MSP) the counter-carry output ( $\overline{\mathrm{CCO}}$ ) function from the program/memory counter is inhibited and the overflow (OV) output is enabled. The MSP OV output is active during arithmetic and shift operation forms to provide a status indication that the result of the operation cannot be correctly represented with the number of bit positions available. When the OV output goes high, it indicates that the next clock will:
a. During arithmetic operations, cause the ALU to overflow.
b. During left-shift arithmetic operations, cause the shifted register to overflow.

Table 9 enumerates the specific indicators generated.

TABLE 9
MSP OVERFLOW (OV) OUTPUT

| OP FORM | TYPE OF OP | OV = H INDICATES |
| :---: | :---: | :---: |
| I or II (ARITH) | ADD or SUB | ALU OVERFLOW |
|  | LSL, RSL | ALU OVERFLOW |
|  | RSA | OV = L |
|  | LSA | NEXT CLOCK WILL CAUSE |
| SHIFT OVERFLOW |  |  |

$H=$ high level, $L=$ low level

### 2.9 SUM' BUS MULTIPLEXER

The sum'-bus multiplexer, sourced by the ALU, provides a means for accomplishing a shift operation on the ALU operand without affecting the contents of WR, XWR, PC or MC (See Figure 8). Functionally, this multiplexer can be used to:
a. Shift the operand left or right (one bit position) arithmetic, logical, or circulate
b. Pass the operand without shift to the $\Sigma^{\prime}$ bus.


TO: DO MUX, PC, MC, WR MUX, XWR MUX, 3-STATE BUS

FIGURE 8 - SUM BUS MULTIPLEXER

Full sign protection and fill-in is provided in the MSP and LSP under control of the relative position inputs.
Information on the $\Sigma^{\prime}$ bus can be accessed during some operations through the 3 -state $\Sigma^{\prime}$ bus control buffer at the B input/output port.

The parallel data input ports and the $1 / O$ capability of the $B$ port, combined with the $\Sigma$-bus access, provides considerable flexibility for performing simple shifts or combinations of operation-and-shift on data or operands resident in the external working memory locations.

### 2.10 B-INPUT/OUTPUT CONTROL

The B-input/output port is isolated from the sum' bus by a 3 -state control buffer when the buffer outputs are at a high-impedance. Enabling the buffer routes the sum' bus data to the B-port. The low-current inputs of the B port latch minimizes loading effects, and the buffers can source 6.5 mA or sink 10 mA of drive current in the output mode. During the output mode, the 'bus data can be latched in the B input latch. Enabling or disabling is accomplished by the I/O control input. See Table 10 and Figure 9.
table 10
B-INPUT/OUTPUT CONTROL

| I/O CONTROL | I/O BUFFER OUTPUT |
| :---: | :---: |
| L | SUM' BUS DATA |
| H | HIGH-IMPEDANCE |



FIGURE 9 - B-INPUT/OUTPUT CONTROL

### 2.11 WORKING REGISTER

The working register (WR) is a 4-bit D-type register which functions as an accumulator during iterative arithmetic operations or as a temporary holding register for intermediate operands (see Figure 10). It is sourced by the WR multiplexer. Storage of setup data, under control of the resident operation forms which permit the WR to be a destination, occurs on the positive transition of the clock. WR shifting capabilities are implemented in the WR multiplexer. The working register can be selected to source the data-out port multiplexer (DO MUX), A-input multiplexer (A MUX), or B-input multiplexer (B MUX). The MSB of the WR is sourced to the WRLFT MUX, and the LSB of the WR is sourced to the WRRT MUX to facilitate expansion.


## FIGURE 10 - WORKING REGISTER (WR) AND WR MULTIPLEXER

An asynchronous control line, $\overline{L D W R}$, is available to facilitate loading the working register directly from the $A$ input port in combination with the resident micro-operation.

### 2.12 WORKING REGISTER MULTIPLEXER (WR MUX)

The working register multiplexer provides source selection, including the bidirectional shifting capability, for the working register. See Figure 10. Under direction of the resident operation, the WR MUX asynchronously selects either:
a. A input port for direct loading
b. $\quad \Sigma^{\prime}$ bus for ALU operand results
c. Hold mode for no change
d. Shift left
e. Shift right

End conditions for both shift left and shift right operations are routed to or from WR MSB (WR3) or WRLSB (WRO) to the WRLFT/WRLFT' multiplexers or to the WRRT/WRRT' multiplexers respectively.

### 2.13 EXTENDED WORKING REGISTER

The extended working register (XWR) is a 4-bit D-type register which functions primarily as an extension of the working register to provide the double-precision operation capabilities needed for iterative multiply and divide routines (see Figure 11). Additionally, the storage capabilities of the XWR are available for use as another temporary holding register for intermediate operands during a number of the single-precision operation forms. It is sourced by the XWR multiplexer. Storage of setup data, under control of resident operation forms which permit the XWR to be a destination, occurs on the positive transition of the clock. XWR shifting capabilities are implemented in the XWR multiplexer. The $X W R$ can be selected to source the data-out port multiplexer (DO MUX), B-input multiplexer ( $B$ $M U X$ ), or the XWR multiplexer (XWR MUX). The MSB of the XWR is sourced to the XWRLFT' MUX, and the LSB of the XWR is sourced to the XWRRT' MUX to facilitate expansion.


FIGURE 11 - EXTENDED WORKING REGISTER (XWR) AND XWR MULTIPLEXER

### 2.14 EXTENDED WORKING REGISTER MULTIPLEXER (XWR MUX)

The extended working register multiplexer provides source selection, including the bidirectional shifting capability, for the extended working register (see Figure 11). Under direction of the resident operation, the XWR MUX asynchronously selects either:
a. $\quad \Sigma^{\prime}$ bus for ALU operand results
b. Hold mode for no change
c. Shift left
d. Shift right.

End conditions for both shift left and shift right operations are routed to or from XWR MSB (XWR3) or XWR LSB (XWRO) to the XWRLFT/XWRLFT' multiplexers or to the XWRRT/XWRRT' multiplexers respectively.

### 2.14.1 $\Sigma$-Bus, WR, XWR MSB Shift Transfer Multiplexers

The MSB shift transfers are accomplished by the WRLFT, XWRLFT input/output multiplexers and the WRLFT', XWRLFT' sum-bus/register MSB input multiplexers. All four multiplexers, and the impedance of the 3 -state I/O lines of the WRLFT and XWRLFT multiplexer outputs are under control of the resident operation code and the relative position control (POS). Data paths of the multiplexers are illustrated in Figure 12, and bit transfers with respect to each of the shift operations are enumerated in Tables 11 through 14.

### 2.14.2 WRLFT, XWRLFT Multiplexers

The WRLFT, XWRLFT input/output multiplexers facilitate routing of the working register, extended working register, or sum bus MSB out the WRLFT, XWRLFT I/O's during output modes. In an input mode, the three-state output is at a high impedance permitting the WRLFT and/or the XWRLFT pins to be used as inputs.

### 2.14.3 WRLFT', XWRLFT' Multiplexers

The WRLFT' multiplexer selects the source for either the sum bus or working register MSB. Sign bit protection and right-shift bit-fill functions are all handled on-chip by these multiplexers under control of the operation code and relative position. The WRLFT' sources are:
a. WRLFT (input)
b. ALU carry out (for sign-fill)
c. Low level (for zero-fill)
d. XWRLFT input
e. XWR MSB
f. WR MSB (sign-fill in for RSA)
g. $\quad$ Sign fill in for RSA (see Figure 12)

The XWRLFT multiplexer selects the source for XWR MSB and provides sign-bit protection and right-shift-fill functions for the XWR. The XWRLFT sources are:
a. XWRLFT (input)
b. WRLFT
c. XWR MSB (sign-fill in for RSA)

### 2.14.4 WR, XWR LSB Shift Transfer Multiplexers

The LSB shift transfers are accomplished by the WRRT, XWRRT input/output multiplexers and the WRRT', XWRRT' sum-bus/register LSB input multiplexers. All four multiplexers, and the impedance of the 3 -state I/O lines of the WRRT and XWRRT multiplexer outputs, are under control of the resident operation code and the relative position control (POS). Data paths of the multiplexers are illustrated in Figure 13.

### 2.14.5 WRRT Multiplexer, XWRRT Buffer

The WRRT input/output multiplexer facilitates routing of sumbus or working register LSB out the WRRT I/O during output modes. The XWRRT I/O buffer can access and source the XWR LSB. In an input mode, the three-state output is at a high impedance permitting the WRRT and/or XWRRT pins to be used as inputs.

### 2.14.6 WRRT', XWRRT' Multiplexers

The WRRT' multiplexer selects either the WRRT input or a low logic level (fill) input as the LSB source for either the working register or the sum-bus. The XWRRT' multiplexer selects between the XWRRT input and low logic level (fill) input as the XWR LSB source.


FIGURE 12 - SUM-BUS, WR, XWR MSB SHIFT TRANSFER MULTIPLEXERS

TABLE 11
WORKING REGISTER BIT TRANSFERS TO WRLFT／WRRT

| SHIFT MODE | MOST－SIGNIFICANT POSITION |  |  |  | INTERMEDIATE POSITION |  |  |  | LEAST－SIGNIFICANT POSITION |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | WRLFT | WRLFT＇ | WRRT＇ | WRRT | WRLFT | WRLF＇ | WRRT＇ | WRRT | WRLFT | WRLFT＇ | WRRT＇ | WRRT |
| LSL（SP） | $z$ | $x$ | WRRT | z | WR3 | $x$ | WRRT | $z$ | WR3 | $x$ | WRRT | $z$ |
| LSL（DP） | XWR3 | X | WRRT | z | WR3 | x | WRRT | z | WR3 | $x$ | WRRT | z |
| LSA（SP） | WR3 | X | WRRT | $z$ | WR3 | X | WRRT | $z$ | WR3 | X | L | z |
| LSA（DP） | XWR3 | $\times$ | WRRT | z | WR3 | x | WRRT | z | WR3 | $x$ | WRRT | z |
| LCIR（SP） | WR3 | x | WRRT | 2 | WR3 | x | WRRT | z | WR3 | x | WRRT | z |
| LCIR（DP） | XWR3 | $\times$ | WRRT | $z$ | WR3 | x | WRRT | $z$ | WR3 | X | WRRT | $z$ |
| RSL（SP） | Z | WRLFT | $\times$ | WR0 | z | WRLFT | x | WRO | z | WRLFT | X | Z |
| RSL（DP） | $z$ | L | x | WRO | 2 | WRLFT | $x$ | WRO | z | WRLFT | x | WRO |
| RSA（SP） | z | WR3 | X | WRO | z | WRLFT | X | WRO | z | WRLFT | X | WRO |
| RSA（DP） | z | WR3 | $x$ | WRO | z | WRLFT | $x$ | WRO | $z$ | WRLFT | $x$ | WRO |
| RCIR（SP） | z | WRLFT | x | WRO | $z$ | WRLFT | X | WRO | 2 | WRLFT | x | WRO |
| RCIR（DP） | $z$ | WRLFT | $\times$ | WRO | $z$ | WRLFT | x | WRo | z | WRLFT | $\times$ | WRO |

TABLE 12
SUM－BUS BIT TRANSFERS TO WRLFT／WRRT

| SHIFT MODE | MOST－SIGNIFICANT POSITION |  |  |  | INTERMEDIATE POSITION |  |  |  | LEAST－SIGNIFICANT POSITION |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | WRLFT | WRLFT＇ | WRRT＇ | WRRT | WRLFT | WRLFT＇ | WRRT＇ | WRRT | WRLFT | WRLFT＊ | WRRT＇ | WRRT |
| LSL．（SP） | $z$ | $x$ | WRRT | z | 23 | $x$ | WRRT | $z$ | $\Sigma 3$ | x | WRRT | z |
| LSL（DP） | XWR3 | X | WRRT | $z$ | 23 | $x$ | WRRT | $z$ | 23 | x | WRRT | $z$ |
| LSA（SP） | 23 | x | WRRT | z | こ3 | X | WRRT | z | こ3 | X | L | z |
| LSA（DP） | XWR3 | $x$ | WRRT | $z$ | 23 | $x$ | WRRT | z | 23 | x | WRRT | z |
| LCIR（SP） | 23 | x | WRRT | z | こ3 | x | WRRT | z | こ3 | X | WRRT | z |
| LCIR（DP） | XWR3 | x | WRRT | $z$ | 23 | x | WRRT | $z$ | 23 | $\times$ | WRRT | $z$ |
| RSL（SP） | z | WRLFT | X | บo | z | WRLFT | X | とo | z | WRLFT | X | 上0 |
| RSL（DP） | $z$ | C－OUT | x | vo | z | WRLFT | $x$ | －0 | $z$ | WRLFT | x | こo |
| RSA（SP） | z | ＊ | X | צ0 | z | WRLFT | X | ะ0 | z | WRLFT | X | vo |
| RSA（DP） | $z$ | ＊ | $x$ | vo | $z$ | WRLFT | $x$ | 20 | $z$ | WRLFT | $x$ | zo |
| RCIR（SP） | z | WRLFT | $\times$ | 20 | z | WRLFT | X | 20 | z | WRLFT | x | 20 |
| RCIR（DP） | $z$ | XWRLFT | x | 20 | $z$ | WRLFT | x | vo | z | WRLFT | $\times$ | vo |

＊VARIABLE $=(\Sigma 3 \cdot A L U$ OVERFLOW $)+(C$－OUT • ALU OVERFLOW）

TABLE 13
EXTENDED WORKING REGISTER BIT TRANSFERS TO XWRLFT／XWRRT

| SHIFT | MOST－SIGNIFICANT POSITION |  |  |  | INTERMEDIATE POSITION |  |  |  | LEAST－SIGNIFICANT POSITION |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MODE | XWRLFT | XWRLFT＇ | XWRRT＇ | XWRRT | XWRLFT | XWRLFT＇ | XWRRT＇ | XWRRT | XWRLFT | XWRLFT＇ | XWRRT＇ | XWRRT |
| LSL（SP） | Z | X | XWRRT | Z | XWR3 | $x$ | XWRRT | Z | XWR3 | X | XWRRT | 2 |
| LSL（DP） | $z$ | $x$ | XWRRT | z | XWR3 | $x$ | XWRRT | z | XWR3 | $x$ | XWRRT | $z$ |
| LSA（SP） | XWR3 | $x$ | XWRRT | 2 | XWR3 | X | XWRRT | $z$ | XWR3 | X | L | 2 |
| LSA（DP） | WR3 | $x$ | XWRRT | z | XWR3 | $x$ | XWRRT | z | XWR3 | X | L | Z |
| LCIR（SP） | XWR3 | X | XWRRT | Z | XWR3 | $\times$ | XWRRT | z | XWR3 | $\times$ | XWRRT | $z$ |
| LCIR（DP） | WR3 | X | XWRRT | $z$ | XWR3 | x | XWRRT | $z$ | XWR3 | x | XWRRT | 2 |
| RSL（SP） | $z$ | XWRLFT | $\times$ | XWRO | z | XWRLFT | $\times$ | XWRO | $z$ | XWRLFT | $x$ | z |
| RSL（DP） | z | WRLFT | $\times$ | XWRO | z | XWRLFT | $x$ | XWRO | $z$ | XWRLFT | $x$ | XWRO |
| RSA（SP） | Z | XWR3 | X | XWRO | z | XWRLFT | X | XWRO | Z | XWRLFT | x | XWRO |
| RSA（DP） | z | WRLFT | $x$ | XWRO | 2 | XWRLFT | $x$ | XWRO | z | XWRLFT | $x$ | XWRO |
| RCtR（SP） | z | XWRLFT | X | XWRO | z | XWRLFT | X | XWRO | z | XWRLFT | X | XWRO |
| RCIR（DP） | z | WRLFT | x | XWRO | z | XWRLFT | x | XWRO | 2 | XWRLFT | X | XWRO |

TABLE 14
SUM-BUS BIT TRANSFERS TO XWRLFT (MSP)

| SHIFT MODE | MOST-SIGNIFICANT POSITION |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | XWRLFT | XWRLFT' | XWRRT' | XWRRT |
| LSL (SP) | Z | $x$ | XWRRT | Z |
| LSL (DP) | Z | $x$ | XWRRT | 2 |
| LSA (SP) | XWR3 | $x$ | XWRRT | Z |
| LSA (DP) | ェ3 | $x$ | XWRRT | 2 |
| LCIR (SP) | XWR3 | X | XWRRT | Z |
| LCIR (DP) | $\Sigma 3$ | X | XWRRT | Z |
| RSL (SP) | Z | XWRLFT | $x$ | XWR0 |
| RSL (DP) | Z | WRLFT | $x$ | XWR0 |
| RSA (SP) | Z | XWR3 | X | XWRO |
| RSA (DP) | Z | WRLFT | $x$ | XWRO |
| RCIR (SP) | Z | XWRLFT | X | XWR0 |
| RCIR (DP) | Z | WRLFT | $x$ | XWR0 |

NOTE: Intermediate and Least-Significant Positions are the same as shown in Table 13.


FIGURE 13 - SUM-BUS, WR, XWR LSB SHIFT TRANSFER MULTIPLEXERS

### 2.15 SHIFT FUNCTIONS

The 'S481 contains the necessary controls and data paths to perform single or double length logical, arithmetic, or circulate bidirectional shift functions in a single clock cycle. Each of the six shift functions implemented are selectable by a single microinstruction; and, additionally two single clock operation forms are included which provide the capability of performing an add/subtract in conjunction with a shift. The six shift functions and the basic operation forms offering them are enumerated in Table 15.

TABLE 15
MICROPROGRAMMABLE SHIFT FUNCTIONS

| FUNCTION | OPERATION FORMS |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | SIMPLE SHIFT |  | ADD/SUBTRACT WITH SHIFT |  |
|  | SINGLE LENGTH | DOUBLE <br> LENGTH | SINGLE <br> LENGTH | DOUBLE <br> LENGTH |
| LEFT CIRCULATE (LCIR) | IV, V | VI |  |  |
| LEFT SHIFT ARITHMETIC (LSA) | IV, V | VI | III |  |
| LEFT SHIFT LOGICAL (LSL) | IV, V | VI | 111 | 11 |
| RIGHT CIRCULATE (RCIR) | IV, V | VI |  |  |
| RIGHT SHIFT ARITHMETIC (RSA) | IV, V | VI | III |  |
| RIGHT SHIFT LOGICAL (RSL) | IV, V | VI | 111 | 11 |

### 2.15.1 CIRCULATE (SHIFT) FUNCTIONS (MICROPROGRAMMABLE)

Operation forms IV and $V$ provide the system designer with the capability of programming a single precision circulate (or rotate) of the $\Sigma^{\prime}$ bus, working register, or extended working register and operation form VI provides the capability of circulating or rotating a double-length word resident in the WR/XWR. A single-bit-position left or right circulate is accomplished on each clock without the loss of any bits as the shift transfer multiplexers, under control of the resident operation and position input, interconnect the bus or register as illustrated in Figure 14.

The remaining end conditions are handled on chip by the shift transfer multiplexers to interconnect the bit transfer mechanisms for MSB $\rightarrow$ LSB for single precision circulates and for transfers to or from the $\Sigma^{\prime}$ bus or working register and the extended working register during double-precision circulates. Data flow between packages in an expanded word-length system is via the interconnected WRRT/WRLFT and XWRRT/XWRLFT terminals.

### 2.15.2 ARITHMETIC SHIFT FUNCTIONS (MICROPROGRAMMABLE)

Operation forms III, IV, V and VI provide the system designer with the capability of programming the following arithmetic shifts.

Form III - A single-precision arithmetic left or sign-protected right shift of the sum or difference of the $A$ and $B$ operands destined for either the WR or XWR.

Form IV - A single-precision arithmetic left or sign-protected right shift of the A operand destined for the $\Sigma^{\prime}$ bus.

Form $\mathrm{V}-\mathrm{A}$ single-precision arithmetic left or sign-protected right shift of the WR or XWR contents.
Form VI - A double-precision arithmetic left or sign-protected right shift of the WR and XWR contents.

## SN74S481 4-BIT-SLICE SCHOTTKY PROCESSOR ELEMENT



FIGURE 14 - CIRCULATE FUNCTIONS

A single-bit-position shift is accomplished on each clock with right-shift sign-protection and left shift LSB zero-fill operations controlled by the shift transfer multiplexers under direction of the resident operation and the position input. See Figure 15.

The remaining end conditions are handled on chip by the shift transfer multiplexers to interconnect the bit transfer mechanisms for transfers to or from the $\Sigma^{\prime}$ bus or working register and the extended working register during double-precision arithmetic shifts. Data flow between packages in an expanded word-length system is via the interconnected WRRT/WRLFT and XWRRT/XWRLFT terminals.

### 2.15.3 LOGICAL SHIFT FUNCTIONS (MICROPROGRAMMABLE)

Operation Forms II, III, IV, V and VI provide the system designer with the capability of programming the following logical shifts:

Form II - A double-precision left or right shift of the sum or difference of the $A$ and $B$ operands destined for the WR in conjunction with the XWR.

Form III - A single-precision left or right logical shift of the sum or difference of the A and B operands destined for the WR or the XWR.

Form IV - A single-precision left or right logical shift of the A operand destined for the $\Sigma^{\prime}$ bus.
Form $V-A$ single-precision left or right logical shift of the WR or XWR contents.
Form VI - A double-precision left or right logical shift of the WR and XWR contents.
A single-bit-position shift is accomplished on each clock with MSB and LSB fill operations controlled by the shift transfer multiplexers under direction of the resident operation and the position input. See Figure 16.

The remaining end conditions are handled on chip by the shift transfer multiplexers to interconnect the bit transfer mechanisms for transfers to and from the $\Sigma^{\prime}$ bus or working register and the extended working register during double-precision logical shifts. Data flow between packages in an expanded word length system is via the interconnected WRRT/WRLFT and XWRRT/XWRLFT terminals.

### 2.16 DATA-OUT PORT MULTIPLEXER (DO MUX)

The data-out port multiplexer, Figure 17, provides selection for routing the contents of either the sum'-bus, working register, or extended working register to the parallel output port. Additionally, the multiplexer is equipped with 3 -state outputs providing the capability to isolate the 'S481 from the system data bus. Source selections and high-impedance controls are detailed in Table 16.

Each data output is capable of sourcing 6.5 and sinking 10 milliamperes of drive current.

### 2.17 MEMORY AND PROGRAM COUNTERS.

Dual counters provide the system designer with a processor element containing both an iteration counter and the capability of generating and/or storing locations of operands/data.

Either counter can be loaded or preset to any value or result from the sum bus in operations forms as follows:

| SELECTABLE AS |  |
| :--- | :---: |
| DESTINATION |  |
| PC | MC |
| Yes | Yes |
| No | Yes |
| Yes | No |

## SN54S481/SN74S481 4-BIT-SLICE SCHOTTKY PROCESSOR ELEMENT



DOUBLE PRECISION


FIGURE 15 - ARITHMETIC SHIFT FUNCTIONS

## SN54S481/SN74S481 4-BIT-SLICE SCHOTTKY PROCESSOR ELEMENT



DOUBLE PRECISION


FIGURE 16 - LOGical SHift functions


FIGURE 17 - DATA-OUT PORT MULTIPLEXER (DO MUX)

Under control of the position (POS) input and the resident operation code, the $\overline{\mathrm{CCO}} / \mathrm{OV}$ output facilitates cascading the program and memory counters. In the least-significant and intermediate positions, the $\overline{\mathrm{CCO}}$ pins of lesser significant packages are connected to the $\overline{\mathrm{CCT}}$ pins of more significant packages to complete the counter interconnections to the bit-size of the processor element.

TABLE 16
DATA-OUT PORT CONTROL

| CONTROL INPUTS |  | SOURCE OR FUNCTION |
| :---: | :---: | :---: |
| D1 | D0 |  |
| L | L | 2'-BUS |
| L | H | EXTENDED WORKING REGISTER |
| H | L | WORKING REGISTER |
| H | H | HIGH-IMPEDANCE |

The functionally identical program and memory counters, sharing a common counter carry input ( $\overline{\mathrm{CCI}}$ ) control pin and a common counter carry output ( $\overline{\mathrm{CCO}}$ ) pin, feature individual control lines ( $\overline{\mathrm{INCPC}}, \overline{\mathrm{INC} \mathrm{MC}}$ ) which can be used to instruct either (but normally not both) or neither counter to increment on the next clock transition in any of the 14 operation forms. Additionally, the counter in the LSP, under command of the POS input, has the capability of incrementing its value by one or by two to facilitate the generation of even or odd address locations in a single clock cycle. Contents of the counters can be read out from the address out port asynchronously under control of the address output multiplexer (AO MUX) select input.

Typical counter functions with respect to package relative positions are shown in Figure 18.
In the MSP, the $\overline{\mathrm{CCO}} / O \mathrm{~V}$ output, as a result of the position (POS) control, becomes the ALU/shift overflow (OV) status output.


| InPUTS |  |  | CK | counter value |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INC PC | INC MC | CCI |  | LSP MC | LSP PC | MSP, IP MC | MSP, IP PC |
| H | H | $\times$ | 4 | NO CHG | NO CHG | NO CHG | NO CHG |
| L | H | L | 4 | NO CHg | +1 | NO CHG | +1 |
| L | H | H | 4 | NO Chg | +2 | NO CHG | No CHg |
| H | L | L | 4 | +1 | NO CHG | +1 | NO CHG |
| H | L | H | 4 | +2 | NO CHg | NO CHG | NO CHG |
| $x$ | x | x | L | No. CHg | NO CHG | NO CHG | NO CHG |
| X | X | x | H | NO CHG | NO CHG | NO CHG | NO CHG |

H=HIGH LEVEL, L=LOW LEVEL, $X=$ IRRELEVANT,$\uparrow=$ LOW-TO-HIGH TRANSITION

FIGURE 18 - PROGRAM AND MEMORY COUNTER FUNCTIONS

### 2.18 ADDRESS-OUT PORT MULTIPLEXER (AO MUX)

The address-out port multiplexer, Figure 19, provides for direct parallel access to the contents of either the program or memory counter contents. A single line controls selection as shown in Table 17.

TABLE 17
ADDRESS-OUT PORT CONTROL

| CONTROL <br> INPUT AO | COUNTER SELECTED |
| :---: | :---: |
| $L$ | MEMORY |
| $H$ | PROGRAM |



FIGURE 19 - ADDRESS-OUT PORT MULTIPLEXER (AO MUX)

### 2.19 EXPANDING THE WORD LENGTH

The 'S481 processor element contains on-chip personality circuitry designed specifically to minimize the external discrete components required to cascade 4-bit slices to form larger word lengths. At the processor-element level, three external resistors are all that is required: one to pull-up the open-collector outputs and two to establish the position control input voltage at the LSP. Figure 20 shows a typical 16 -bit processor element and illustrates the parallel bus arrangements for I/O and control with an SN74S182 performing ALU look-ahead across the 16 -bit word. Interconnectivity for the shift, arithmetic, and counter functions is accomplished by hardwiring the functions as shown.

At the system level, standard techniques commonly employed for power-supply bypass, termination of unused pins, and system grounding of high-performance Schottky TTL systems are recommended.

## 3. OPERATIONAL DESCRIPTIONS

### 3.1 MICRO/MACRO-OPERATIONS

The micro/macro-operations resident in the micro-decode logic array can be accessed with an eleven-bit operation-select word. Operational flexibility is maximized by the fact that the op-select word format has been defined individually for each of the 14 different operation forms.

Operation Forms I, II, and III are primarily ALU functions. Forms II and III combine logical or arithmetic shifting functions with the ALU result. Form II can be used for double-precision shifting. Sources, specific ALU function, shift format, and destinations are detailed for each op-select word format.

Forms IV, V, and VI perform either logical or arithmetic, bidirectional shifting of the single- and doubleprecision buses and registers.

Form VII can be used to compare the magnitude of $A$ source to $B$ source, or $B$ source to $A$ source.
Form VIII provides the capability to logically combine the values of the $A$ and $B$ sources.
Form IX zeros the $\Sigma^{\prime}$ bus with the effect of providing no operation.

Forms $X$ through XIV are macroprogrammable operations which provide:
a. CRC partial sum update (normally $\frac{\mathrm{N}}{2}$ clocks)
b. $\quad$ Signed Divide ( $\mathrm{N}+3$ clocks)
c. Unsigned Divide ( $\mathrm{N}+1$ clocks)
d. $\quad \mathrm{N}$-bit-by- N -bit double-precision unsigned multiply ( N clocks)
e. $\quad N$-bit-by-N-bit double-precision signed multiply ( N clocks)

The 14 operation forms, symbols, and number of unique operations are detailed in Table 18.


FIGURE 20-TYPICAL 16-BIT PROCESSOR

TABLE 18 - OPERATION FORM, COMMAND FORMAT, AND TEST OUTPUTS


### 3.2 OPERATION FORM I - ADD/SUBTRACT $\rightarrow$ REGISTER

Operation Form 1 is designed specifically to perform the addition or symmetrial subtraction of two operands. The operation form shown in Figure 21, is composed of two distinct capabilities:
 FIGURE 21 - FORM I-ARITHMETIC OPERATIONS: A PLUS B PLUS ALUCIN $\rightarrow\left\{\begin{array}{c}\text { E'BUS } \\ \text { REGISTER }\end{array}\right\}$
a. Form IA provides the capability of adding or subtracting two operands and routing the results to the $\Sigma^{\prime}$ bus. Symbolically, this operation can be expressed as:

$$
A\left\{\begin{array}{l}
\text { PLUS } \\
\text { MINUS }
\end{array}\right\} \quad \text { B PLUS ALUCIN } \rightarrow \Sigma^{\prime} \text { BUS }
$$

This form provides the capability of choosing from any one of the $A$ and any one of the $B$ sources listed in Figure 21 as the operands to accomplish the add/subtract. The example illustrated in Figure 22 utilizes the I/O capability of the B input/output port. Input data at the Al or $\mathrm{BI} / \mathrm{O}$ is setup and then latched into the 'S481 A or B input latch on the negative transition of the 'S481 clock.

During Form IA operations, the contents of the extended working register are not changed and the working register may be saved or loaded directly. The program or memory counters under control of the asynchronous increment, inhibit, and LSP $\overline{C C I}$ can be saved or either may be incremented by one or two. Sources for the DOP and AOP are also selectable.



- irelegant


## FIGURE 22 - 'S481 OPERATION WITH SINGLE-PORT REGISTER FILE

The overflow and magnitude status lines are active as enumerated in Figure 21.
b. Form IB provides the capability of adding or subtracting two operands and routing the results to one of the four 'S481 storage destinations: the working register (WR), the extended working register (XWR), the program counter (PC), or the memory counter (MC). Symbolically, this operation can be expressed as:
A $\left.\left\lvert\, \begin{array}{l}\text { PLUS } \\ \text { MINUS }\end{array}\right.\right\}$
B PLUS ALUCIN $\rightarrow$ REGISTER

This form provides the capability of choosing from any one of the $A$ and any one of the $B$ sources listed in Figure 21 as the operands to accomplish the add/subtract.

Operation Form II is designed specifically to perform one of two classical iterations used frequently to implement microprogrammed multiply and divide algorithms. This form provides the system designer with the capability of selecting a single microinstruction which will complete both the add-and-shift or subtract-and-shift functions in a single clock cycle. Available microinstructions are illustrated in Figure 23. Symbolically, Form II operations can be represented as:
(A PLUS B PLUS ALUCIN)
(B MINUS A MINUS 1)

> SHIFTED $\rightarrow$ WR, XWR
> SHIFTED $\rightarrow$ WR, XWR

Hardwired algorithms for double-precision multiply and divide routines can be selected in operation forms XI, XII, XIII, or XIV.

During Form II operations the status, overflow, and asynchronous controls are the same as described for Form I.


FIGURE 23 - FORM II-ARITHMETIC WITH DOUBLE-PRECISION SHIFT

$$
\left.\left.\left\lvert\, \begin{array}{l}
A \\
B
\end{array}\right.\right\} \text { PLUS } \left\lvert\, \begin{array}{l}
B \\
A
\end{array}\right.\right\} \text { PLUS CARRY SHIFTED } \rightarrow \text { WR, XWR }
$$

(MULTIPLY AND DIVIDE SHIFT OPERATIONS WITHOUT AUTOMATIC CONTROL)

### 3.4 OPERATION FORM III - ADD WITH SINGLE-PRECISION SHIFT

Operation Form III is a universal microinstruction providing the designers with the capability of performing an add-and-shift function in a single clock cycle. Sources and destinations are shown in Figure 24. Also enumerated are the shift functions which are selectable as part of the microinstruction.

Magnitude and overflow status indicators are active as enumerated in Figure 24．Form III can be represented symbolically as：

$$
\text { (A PLUS B PLUS ALUCIN) SHIFTED } \rightarrow \text { XWR, OR MC }
$$

During Form III operation the contents of the working register are not changed unless an asynchronous load is selected．If not selected as the destination，the extended working register will be saved．The memory counter can be the operand destination，or it and the program counter can be saved，or one can be incremented by one or two on selection．Sources for the DOP and AOP are also selectable．



ASYNCHRONOUS CONTROLS：
SEL B INPUT／OUTPUT
SEL DOB SOURCE
SEL AOB SOURCE
INCREMENT PC OR MC
INHIBIT PC AND／OR MC
LOAD WR
H＝HIGH LEVEL，L＝LOW LEVEL

1． $\operatorname{OVFL}(M S P)=H$ Indicates that the shift operation in process will cause the selected register to overflow．
2．＂MAGNITUDE：During LSA or RSA，A plus C（N1）is compared to $\bar{B}$（N2）；during the remaining operations，the ジ Bus is compared to ZERO．Resultant outputs are：
$A G=H$（N1 ARITHMETICALLY $>N 2$ ）or（ 2 BUS
ARITHMETICALLY＞ZERO）
$L G=H(N 1>N 2)$ or $(こ B U S \neq Z E R O)$
$E Q=H(N 1=N 2)$ or $(\Sigma B U S=Z E R O)$
3．$\overline{\operatorname{COUT}}(\mathrm{MSP})=L$ Indicates ALU Carry Out．

FIGURE 24 －FORM III－ARITHMETIC WITH SINGLE－PRECISION SHIFT （A PLUS B PLUS ALUCIN）SHIFTED $\rightarrow$ XWR OR MC

OPERATION FORM IV－AI SHIFTED $\rightarrow \Sigma^{\prime}$ BUS

Operation Form IV is designed specifically for performing a single bit－position logical，arithmetic，or circular shift of the data applied at the $A$ input port．This single clock operation can be used to shift information residing in any of the external working memory register locations simply by enabling the output capability of the BI／O port and writing the shifted word back into the same（or any other selected）memory location．

Asynchronous controls are the same as described for Operation Form IA，and the magnitude status lines are active and overflow is active during left－shift arithmetic（LSA）operation as enumerated in Figure 25.

ASYNCHRONOUS CONTROLS:
SEL B INPUT/OUTPUT
SEL DOB SOURCE
SEL AOB SOURCE
INCREMENT PC OR MC INHIBIT PC AND/OR MC LOAD WR

1. $\overline{\mathrm{COUT}}=\overline{\mathrm{CIN}}$
2. $O V F L(M S P=H)$

Indicates that LSA operation in process will cause shift overflow. For all other operations, $O V F L=L$.
3. MAGNITUDE: Al is compared to ZERO. Resultant outputs are:

$$
\begin{aligned}
& A G=H(A I>Z E R O) \\
& L G=H(A I \neq Z E R O) \\
& E Q=H(A I=Z E R O)
\end{aligned}
$$

FIGURE 25 - FORM IV-AI SHIFTED $\rightarrow \boldsymbol{\Sigma}$ ' BUS

### 3.6 OPERATION FORM V - SINGLE-LENGTH SHIFT

Operation Form V performs a single-bit position, logical, arithmetic, or circular shift of either the working register or extended working register. Magnitude status indicators are active and overflow is active during left-shift arithmetic (LSA) operations as enumerated in Figure 26. Asynchronous controls are the same as described for Operation Form IA.

$H=H I G H$ LEVEL, L = LOW LEVEL

1. $\overline{\mathrm{COUT}}=\overline{\mathrm{CIN}}$
2. OVFL (MSP - H)

Indicates that LSA operation in process will cause shift overflow. For all other operations, OVFL $\equiv \mathrm{L}$.
3. MAGNITUDE: AI is compared to ZERO. Resultant outputs are:

$$
\begin{aligned}
& A G=H(A I>Z E R O) \\
& L G=H(A I \neq Z E R O) \\
& E Q=H(A I=Z E R O)
\end{aligned}
$$

FIGURE 26 - FORM V: $\left\{\begin{array}{c}W R \\ X W R\end{array}\right\}$ SHIFTED $\rightarrow\left\{\begin{array}{c}W R \\ X W R\end{array}\right\}$

Operation Form VI performs a double-precision logical, arithmetic, or circular shift of a double-length word residing in the working register and extended working register. Magnitude status indicators are active and overflow is active during left-shift arithmetic (LSA) operations as enumerated in Figure 27. Asynchronous controls are the same as described for operation form IA.


ASYNCHRONOUS CONTROLS:
SEL B INPUT/OUTPUT
SEL DOB SOURCE
SEL AOB SOURCE
INCREMENT PC OR MC
INHIBIT PC AND/OR MC
LOAD WR
H = HIGH LEVEL, L = LOW LEVEL

## 3.8 <br> OPERATION FORM VII - COMPARE (A:B OR B:A)

Operation Form VII is designed specifically to provide the system designer with the capability of symmetrically comparing either operands A-to-B or operands B-to-A. The operands selectable are enumerated in Figure 28 as the A source select or $B$ source select. The carry output, overflow, and magnitude status lines decode and indicate the logical and arithmetic relationship of the operands being compared as shown in Figure 28. Asynchronous controls are the same as described for Operation Form IA.

### 3.9 OPERATION FORM VIII - LOGICAL FUNCTIONS

The ALU with its carry circuit functionally inactivated in Form VIII operations can be microprogrammed in conjunction with the source operands to perform any of the possible combinatorial Boolean functions on two binary variables. See Figure 29. Simple transfer functions are performed with the arithmetic operations in Form I, and combinatorial transfer and shift operations are available in Form III.

As with the arithmetic operations, a highly flexible source selection extends performance of single clock combinatorial logical operations between two (external) operands applied at the $A$ and $B$ input ports, or combinations of resident data in 'S481 registers or counters can be combined logically with another register or external source. The specific combinations selectable are enumerated in the following paragraphs.


### 3.9.1 NOR/AND Logical Operations

Operation Form VIIIA can be used to perform the NOR or AND logical combination of two selectable operands and route the results to one of four destinations. The operation microcode is:


## H=HIGH LEVEL, L=LOW LEVEL

As shown above, the $A$ and $B$ sources are selectable by the $A 1, B 1$, and $B 2$ bits in their true or complementary form (bits AO, BO) to facilitate performing the NOR, mixed NOR/AND, and the AND functions. As implemented, see Figure 30, the NOR function is performed when the sources are both true, mixed NOR/AND functions are performed with one source complemented, and the AND function is performed when both sources are selected in their complement form. Both implementation and other/equal logic symbols are shown in Figure 30. Also provided are the function tables and Boolean equations.


FIGURE 30 - FORM VIIIA NOR/AND LOGICAL OPERATIONS

### 3.9.2 OR/NAND Logical Operations

Operation Form VIIIB can be used to perform the OR or NAND logical combination of two selectable operands and route the results to one of four destinations. The operation microcode is:


H=HIGH LEVEL, L=LOW LEVEL

As shown above, the A and B sources are selectable by the A1, B1, and B2 bits in their true or complementary form (bits AO, BO) to facilitate performing the OR, mixed OR/NAND, and the NAND functions. As implemented, see Figure 31, the OR function is performed when the sources are both true, mixed OR/NAND functions are performed with one source complemented, and the NAND function is performed when both sources are selected in their complement form. Both implementation and other/equal logic symbols are shown in Figure 31. Also provided are the function tables and Boolean equations.

|  | selections available |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | true | $A=\operatorname{comp}$ | $\mathrm{B}=$ COMP | A and $\mathrm{B}=$ Comp |
| implementation | $\square$ | A-DOA |  | $\left(\begin{array}{c} A-\bar{A} \\ B-\infty \\ \square \end{array}\right.$ |
| function tables (H) High LEVEL. L= LOW LEVEL) | $A$ $B$ $E$ <br> $L$ $L$ $L$ <br> $H$ $L$ $H$ <br> $L$ $H$ $H$ <br> $H$ $H$ $H$ <br> $\mathrm{OP8}=\mathrm{OP9}=\mathrm{L}$ | $A$ $\bar{A}$ $B$ $\Sigma^{\prime}$ <br> $L$ $H$ $L$ $H$ <br> $H$ $L$ $L$ $L$ <br> L H H H <br> $H$ L $H$ $H$ <br> $\mathrm{OP8}=\mathrm{H}, \mathrm{OP9}=\mathrm{L}$ | B $\bar{B}$ $A$ E <br> L H L H <br> L H H H <br> H L L L <br> H L H H <br> $\mathrm{OP8}=\mathrm{L}, \mathrm{OP9}=\mathrm{H}$ | $A$ $B$ $\bar{A}$ $\bar{B}$ $\Sigma$ <br> $L$ $L$ $H$ $H$ $H$ <br> $H$ $L$ $L$ $H$ $H$ <br> $L$ $H$ $H$ $L$ $H$ <br> $H$ $H$ $L$ $L$ $L$ <br> $O P 8=O P 9=H$ |
| other or equal symbols |  |  |  |  |
| boolean functions | $\Sigma^{\prime}=A+B$ | $\Sigma^{\prime}=\bar{A}+B$ | $\Sigma^{\prime}=A+\bar{B}$ | $\Sigma^{\prime}=\overline{A B}$ |

FIGURE 31 - FORM VIIIB OR/NAND LOGICAL OPERATIONS

### 3.9.3 Exclusive-OR/Exclusive-NOR Logical Operations

Operation Form VIIIC can be used to perform the exclusive-OR/exclusive-NOR logical combination of two selectable operands and route the results to one of four destinations. The operation microcode is:


$$
H=H I G H \text { LEVEL, L = LOW LEVEL }
$$

As shown above, the $A$ and $B$ sources are selectable by the $A 1, B 1$, and $B 2$ bits in their true or complementary form (bits $A O, B 0$ ) to facilitate both exclusive-OR and exclusive-NOR operations. As implemented, see Figure 32, the exclusive-NOR function is performed when the sources are both true or both complemented. When either the $A$ or the $B$ source (not both) are complemented, the exclusive-OR function is performed. Both implementation and other/equal logic symbols are shown in Figure 32. Also provided are the function tables and Boolean equations.

|  | all true or all COMPLEMENT SOURCES | ONE SOURCE COMPLEMENTED |
| :---: | :---: | :---: |
| implementation |  |  |
| function tables IH = High Level. L = LOW LEVEL) | $A$ $B$ $\Sigma^{\prime}$ <br> $L$ $L$ $H$ <br> $H$ $L$ $L$ <br> $L$ $H$ $L$ <br> $H$ $H$ $H$$O P 8=O P 9=L$ | $A$ $A$ $B$ $\Sigma$ <br> $L$ $H$ $L$ $L$ <br> $H$ $L$ $L$ $H$ <br> $L$ $H$ $H$ $H$ <br> $H$ $L$ $H$ $L$ <br> $O P 8=H, O P G=L$B B A E <br> L H L L <br> L H H H <br> H L L H <br> $H$ L H L <br> $O P 8=L, O P 9=H$ |
| boolean functions | $\Sigma^{\prime}=A \oplus B$ | $\Sigma^{\prime}=\bar{A} \oplus$ В $\quad \Sigma^{\prime}=A \oplus \overline{\text { B }}$ |

Operation Form IX is designed specifically to clear the $\Sigma^{\prime}$ bus force AG and LG low, and force EQ high; and, during this operation form data in the 'S481 registers, counters and latches remain unchanged unless directed to do otherwise by the asynchronous control inputs as shown in Figure 33.

The memory or program counter can be incremented (by one or two) on each clock transition, or the working register can be loaded on each clock. Additionally, the B input/output can be specified, as well as sources for the address or data out ports. States of the carry and overflow outputs are not interrupted.


ASYNCHRONOUS CONTROLS:
SEL B INPUT/OUTPUT
SEL DOB SOURCE AG = ZERO
SEL AOB SOURCE
LG = ZERO
INCREMENT PC OR MC
$E Q=H I G H$
INHIBIT PC AND/OR MC LOAD WR

FIGURE 33 - FORM IX-NO OPERATION: ZERO $\rightarrow$ I' BUS
3.11 OPERATION FORM X - CYCLIC REDUNDANCY CHARACTER ACCUMULATION

Operation Form $X$ is a macroinstruction which can be used to update a 16 -bit cyclic redundancy character (CRC) partial sum in eight clock cycles, assuming 8 -bit data characters. The updated CRC partial sum resides in the working register. The flow diagram of this algorithm is illustrated in Figure 34.


FIGURE 34 - CYCLIC REDUNDANCY CHARACTER ACCUMULATION

Setup conditions include the existence or placement of the previous CRC partial sum in the working register, the CRC polynomial at the A input port, and the data character in the eight least significant bits of the extended working register. All decisions after setup are decoded on chip for each of the eight iterations. Microcontrol open-collector output OP9 of the LSP assumes control during the iterations to generate one of two microinstructions requires to accomplish the CRC update.

### 3.12 OPERATION FORM XI - SIGNED INTEGER DIVIDE

Operation Form XI consists of the micro/macroinstructions needed to perform the signed division of a double length dividend by an N -bit divisor in $\mathrm{N}+3$ clock times. After the division routine the quotient will reside in the extended working register (XWR) and the remainder will be in the working register (WR). Negative results are in two's complement. The flow diagram of this algorithm is illustrated in Figure 35.

Setup conditions include the existence or placement of the double length dividend in the WR, XWR and application of the divisor at the $A$ input port. To obtain a legitimate result, the divisor must not be arithmetically zero as indicated during the start command by the EO output being low. The dividend must be of a nature that it could be generated by a signed multiply and add operation on the divisor. Status outputs LG, AG, C OUT and OV are undefined, as is EQ after the start command.

After setup, all decisions are decoded on chip for start, iterate, iteration finish, fix remainder, and adjust quotient. The iterate macroinstruction (Form XIB) internally decodes the status of the stored signs, carry out, and working register and the OP8 and OP9 microcontrol open-collector outputs of the MSP assume control generating one of four microinstructions required to accomplish the signed divide.

### 3.13 OPERATION FORM XII - UNSIGNED DIVIDE

Operation Form XII consists of micro/macroinstructions needed to perform the unsigned division of a double length dividend by an N -bit divisor in $\mathrm{N}+1$ clock times. After the division routine the binary magnitude quotient will reside in the extended working register (XWR) and the binary magnitude remainder will be in the working register (WR). The flow diagram of this algorithm is illustrated in Figure 36.

Setup conditions include the existence or placement of the double length dividend in the WR, XWR; application of the divisor at the A input port and that the last operation was not a divide command. To obtain a legitimate result, the N -bit divisor must be logically greater than the most-significant N -bits resident in the working register. A-input data compared to working register ( $\mathrm{Al}: \mathrm{WR}$ ) prior to the unsigned divide can be used to obtain validity to start by asserting LG true.

After setup, all decisions are decoded on chip for start, iterate and finish. The iterate macroinstruction (Form XIIB) internally decodes the status of C OUT or FORCE LOAD FLAG and the OP9 microcontrol open-collector output of the MSP assumes control generating one of two microinstructions required to accomplish the unsigned divide.

### 3.14 OPERATION FORM XIII - UNSIGNED MULTIPLY

Operation Form XIII consists of a macroinstruction which performs the unsigned multiplication of two N -bit words in N clock times. After the multiply routine the double length product is residing in the working register (most-significant N -bits) and the extended working register (least-significant N -bits). The flow diagram of this algorithm is illustrated in Figure 37.

Setup conditions include clearing the working register to all zeros, loading (not shifting) the multiplier into the extended working register, and applying the multiplicand at the $A$ input port. Arithmetic shift commands must not occur between multiplier load and the first iteration. Status outputs (EQ, AG, LG, C OUT and OV) are undefined during this algorithm.


FIGURE 35 - FORM XI-SIGNED INTEGER DIVIDE (SHEET 1 OF 2)


FIGURE 35 - FORM XI-SIGNED INTEGER DIVIDE (SHEET 2 OF 2)


FIGURE 36 - FORM XII-UNSIGNED DIVIDE (SHEET 1 OF 2)


FIGURE 36 - FORM XII-UNSIGNED DIVIDE (SHEET 2 OF 2)


FIGURE 37 - FORM XIII-UNSIGNED MULTIPLY
The iterate macroinstruction internally decodes the status of the XWR LSB and the OP9 microcontrol open-collector output of the MSP assumes control generating one of two microinstructions required to accomplish the unsigned multiply.

### 3.15 OPERATION FORM XIV - SIGNED INTEGER MULTIPLY

Operation Form XIV consists of a macroinstruction which performs the signed multiplication of two N-bit signed integers in N clock times. After the multiply routine, the double precision signed product resides in the working register (most-significant N -bits) and the extended working register (least-significant N -bits). Negative products are in two's complement. The flow diagram of this algorithm is illustrated in Figure 38.

Setup conditions include clearing the working register to all zeros, loading (not shifting) the multiplier into the extended working register, and applying the multiplicand at the $A$ input port. Arithmetic shifts must not occur between multiplier load and the first iteration. Status outputs (EO, AG, LG, C-OUT, and OV) are undefined during this algorithm.

The iterate macroinstruction internally decodes the status of the multiplier (XWR) sign-bit flag, the multiplier LSB, and the multiplier LSB flag and the OP8 and OP9 microcontrol open-collector outputs of the MSP assume control generating one of four microinstructions required to accomplish the signed multiply.


FIGURE 38 - FORM XIV-SIGNED INTEGER MULTIPLY

## 4. SPECIFICATIONS

TABLE 19
SN54S481 AND SN74S481 RECOMMENDED OPERATING CONDITIONS

| PARAMETER |  | SN54S481 |  |  | SN74S481 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, VCC |  | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V . |
| High-level output voltage at EQ, OP8, OP9; $\mathrm{V}_{0}$ |  |  |  | 5.5 |  |  | 5.5 | V |
| Low-level output current, iOL | AOP, BI/O, DOP, $\overline{\mathrm{CCO}} / \mathrm{OV}, \overline{\mathrm{COUT}}$ |  |  | 10 |  |  | 10 | mA |
|  | EQ, OP8, OP9 |  |  | 8 |  |  | 8 |  |
|  | WRLFT, WRRT, XWRLFT, XWRRT |  |  | 6 |  |  | 6 |  |
|  | X/LG, Y/AG |  |  | 16 |  |  | 16 |  |
| High-level output current, I OH | BI/O, DOP |  |  | 2 |  |  | 6.5 | mA |
|  | All other outputs or I/O except EQ, OP8, OP9 |  |  | 1 |  |  | 1 |  |
| Width of clock pulse, $\mathrm{t}_{\mathrm{w}}$ | High logic level | 35 |  |  | 35 |  |  | ns |
|  | Low logic level | 25 |  |  | 25 |  |  |  |
| Clock frequency |  |  |  | 9 |  |  | 10 | MHz |
| Setup time, $\mathrm{t}_{\text {su }}$ | AI, BI/O Latch | 15 $\downarrow$ |  |  | 15 $\downarrow$ |  |  | ns |
|  | $\mathrm{Al} \rightarrow$ WR | $15 \uparrow$ |  |  | $15 \uparrow$ |  |  |  |
|  | $\mathrm{AI}, \mathrm{BI} / \mathrm{O} \rightarrow \mathrm{ALU} \rightarrow \mathrm{MC}, \mathrm{PC}, W \mathrm{R}, \mathrm{XWR}$ | $70 \uparrow$ |  |  | $60 \uparrow$ |  |  |  |
|  | CCI, INCMC, $\overline{\text { NCPC, }}$ LDWR | $35 \uparrow$ |  |  | $30 \uparrow$ |  |  |  |
|  | OP0 thru OP9 | $120 \uparrow$ | 90 |  | $100 \uparrow$ | 60 |  |  |
|  | CIN | $55 \uparrow$ |  |  | 40ヶ |  |  |  |
|  | WRLFT, WRRT, XWRLFT, XWRRT | $30 \uparrow$ |  |  | $25 \uparrow$ |  |  |  |
| Hold time, $\mathrm{th}^{\text {h }}$ | $\mathrm{Al}, \mathrm{BI} / \mathrm{O} \rightarrow$ Latch | 10】 |  |  | 10 $\downarrow$ |  |  | ns |
|  | $\mathrm{Al} \rightarrow$ WR | $10 \uparrow$ |  |  | $10 \uparrow$ |  |  |  |
|  | $\mathrm{AI}, \mathrm{BI} / \mathrm{O} \rightarrow \mathrm{ALU} \rightarrow \mathrm{MC}, \mathrm{PC}, \mathrm{WR}, \mathrm{XWR}$ |  |  | -201 |  |  | -20^ |  |
|  | CCI, INCMC, INCPC, [DWR | $0 \uparrow$ |  |  | $10 \uparrow$ |  |  |  |
|  | OP0 thru OP9 |  |  | $5 \uparrow$ |  |  | $5 \uparrow$ |  |
|  | $\overline{\mathrm{CIN}}$ | 01 |  |  | $0 \uparrow$ |  |  |  |
|  | WRLFT, WRRT, XWRLFT, XWRRT | $5 \uparrow$ |  |  | $5 \uparrow$ |  |  |  |
| Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ |  | 55 | 25 | 125 | 0 | 25 | 70 | ${ }^{\circ} \mathrm{C}$ |

$\uparrow \downarrow$ The arrow indicates the transistion of the clock input used for reference; $\uparrow$ for the low-to-high transition, $\downarrow$ for the high-to-low transistion.
TABLE 20

## SN54S481 AND SN74S481 ELECTRICAL CHARACTERISTICS OVER RECOMMENDED OPERATING FREE-AIR TEMPERATURE RANGE (UNLESS OTHERWISE NOTED)


${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

$\S$ Not more than one output should be shorted at a time.
NOTE 1. For POS input value see Table 3 on page 1-10

TABLE 21
SN54S481 AND SN74S481 SWITCHING CHARACTERISTICS (OVER OPERATING RANGE OF VCC AND TA)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | OPERATION ROUTING | SN54S481 |  | SN74S481 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | TYP | MAX | TYP | MAX |  |
| ${ }^{\text {t P }}$ | AL, BI/O | DOP | LATCH $\rightarrow$ ALU, DOP | 42 | 75 | 42 | 65 | ns |
|  |  | X, Y | LATCH $\rightarrow$ ALU | 32 | 60 | 32 | 50 |  |
|  |  | COUT | LATCH $\rightarrow$ ALU | 30 | 50 | 30 | 45 |  |
|  |  | EQ | LATCH $\rightarrow$ ALU | 45 | 75 | 45 | 65 |  |
|  |  | OV | LATCH $\rightarrow$ ALU | 35 | 60 | 35 | 45 |  |
|  |  | AG, LG | LATCH $\rightarrow$ ALU | 60 | 100 | 60 | 80 |  |
|  |  | WRLFT, WRRT, XWRLFT, XWRRT | LATCH $\rightarrow$ ALU | 45 | 75 | 45 | 65 |  |
| ${ }^{\text {t P }}$ | OPO thru OP9 | WRLFT, WRRT, XWRLFT, XWRRT |  | 65 | 115 |  | 95 | ns |
|  |  | COUT |  | 55 | 95 | 55 | 80 |  |
|  |  | X, Y |  | 60 | 105 | 60 | 85 |  |
|  |  | EQ |  | 55 | 105 | 55 | 75 |  |
|  |  | OV |  | 60 | 105 | 60 | 90 |  |
|  |  | AG, LG |  | 75 | 125 | 75 | 110 |  |
|  |  | DOP |  | 70 | 115 | 70 | 95 |  |
| tPD | AI, BI/O | BI/O | LATCH $\rightarrow$ ALU | 35 | 65 | 50 | 55 | ns |
| tPD | CIN | COUT |  | 30 | 50 | 30 | 45 | ns |
| tPD | CCl | CCO |  | 37 | 75 | 37 | 60 | ns |
| ${ }^{1} \mathrm{PD}$ | AO | AOP |  | 20 | 30 | 15 | 30 | ns |
| tPD | D0, D1 | DOP |  | 15 | 35 | 15 | 30 | ns |
| tPXZ | BI/O SEL or D0, D1 | BI/O or DOP |  | 15 | 35 | 15 | 30 | ns |
| tPXZ | OPO thru OP9 | WRLFT, WRRT, XWRLFT, XWRRT |  | 45 | 90 | 45 | 80 | ns |
| tPZX | BI/O SEL or D0, D1 | BI/O or DOP |  | 15 | 35 | 15 | 30 | ns |
| tPZX | OPO thru OP9 | WRLFT, WRRT, XWRLFT, XWRRT |  | 45 | 90 | 45 | 80 | ns |
| tPD | CLOCK | AOP, DOP | NO SHIFT | 26 | 50 | 26 | 40 | ns |
|  |  | WRLFT, WRRT, XWRLFT, XWRRT | $\begin{aligned} & {[\text { [WR, XWR, }} \\ & \rightarrow \text { SHIFTED } \\ & \hline \end{aligned}$ | 40 | 75 | 40 | 60 |  |
|  |  | AOP, DOP |  | 30 | 50 | 35 | 40 |  |
|  |  | OV |  | 50 | 90 | 50 | 70 |  |
|  |  | CCO |  | 25 | 45 | 25 | 40 |  |
|  |  | COUT |  | 47 | 85 | 47 | 65 |  |
|  |  | OP8, OP9 |  | 45 | 90 | 45 | 75 |  |
|  |  | X, Y |  | 48 | 85 | 48 | 75 |  |
| ${ }^{\text {t PD }}$ | CIN | DOP |  | 42 | 80 | 42 | 60 | ns |

$t_{P D} \equiv$ Propogation delay
${ }^{t_{P}} \times Z \equiv$ Disable time to $\mathrm{Hi}-\mathrm{Z}$
${ }^{\text {t }}$ PZX $\equiv$ Enable time ( Hi -Z-To-Enable)


FIGURE 39 - SWITCHING-TIME VOLTAGE WAVEFORMS

# TYPES SN54S482, SN74S482 4-BIT-SLICE EXPANDABLE CONTROL ELEMENTS 

BULLETIN NO. DL-S 7612384, MARCH 1976

- 4-Bit Slice is Cascadable to N-Bits
- Designed Specifically for Microcontroller/ Next-Address Generator Functions
- Increment/Decrement by One (Immediate or Direct Symbolic Addressing Modes)
- Offset, Vector, or Branch (Indexed or Relative Addressing Modes)
- Store Up to Four Returns or Links (Program Return Address from Subroutine)
- Program Start or Initialize (Return to Zero or Clear Mode)
- On-Chip Edge-Triggered Output Register (Provides Steady-State Micro-Address/ Instruction)
- High-Density 20-Pin Dual-in-Line Package with 300-Mil Row Pin Spacing



## description

The 'S482 is a high-performance Schottky TTL 4-bit-slice control element for use in any computer/control application requiring the coupling of high-performance bipolar speeds with the flexibility of microprogram control and bit-slice expandability. When used as a next-address generator, two 'S482 elements can address up to 256 words of microprogram; three elements can address up to 4096 words of microprogram; or a number of 'S482 elements can generate N words in multiples of four lines.

Comprised of an output register, push-pop stack, and a full adder, the 'S482 provides the capability to implement multiway testing needed to generate or to determine and select the source of the next function of microprogram address.
functional block diagram


This document provides tentative information on a new product. Texas Instruments reserves the right to change specifications for this product in any manner without notice.

## output register and source functions

The 4-bit edge-triggered register provides a steady-state output throughout each system clock cycle. An asynchronous clear extends the multiway testing to directly implement system initialization at ROM address zero.

Two source-select lines (S5, S6) provide the output register with access to either the current instruction (no change), an operand or address stored in the push-pop stack, the output of a four-function full adder, or a direct data-in address port. The sources and functions are summarized in Tables I and II.

TABLE I. REGISTER-SOURCE FUNCTIONS

| SELECT |  | REGISTER INPUT SOURCE |
| :---: | :---: | :---: |
| S5 | S6 |  |
| L | L | DATA-IN PORT (Di) |
| L | H | FULL ADDER OUTPUTS ( $\Sigma \mathrm{i}$ ) |
| H | L | PUSH-POP STACK OUTPUTS (Qi) |
| H | H | REGISTER OUTPUTS (HOLD) |

$H \equiv$ high level, $L \equiv$ low level

TABLE II. PUSH-POP STACK CONTROL AND REGISTER-SOURCE FUNCTIONS


$$
\begin{aligned}
& \text { MSB } \quad \text { LSB } \\
& i \equiv 3, \quad 2, \quad 1, \quad 0 \\
& A i \equiv \text { Data inputs } \\
& Q i A \equiv \text { Push-pop stack word } A \text { output (internal) } \\
& \text { QiAO } \equiv \text { the level of } Q i \text { before the indicated } \\
& \text { inputs conditions were established. }
\end{aligned}
$$

$\mathrm{Fi} \equiv$ Device outputs
FiO $\equiv$ the level of Fi before the indicated input conditions were established.
$\Sigma \mathbf{i} \equiv$ Adder outputs (internal)
*QiB, QiC, QiD do not change
${ }^{\dagger}$ QiDO $\rightarrow$ QiD, QiDO $\rightarrow$ QiC, $\mathrm{OiCO} \rightarrow \mathrm{QiB}, \mathrm{QiBO} \rightarrow \mathrm{QiA}$
$\ddagger$ QiAO $\rightarrow$ QiB, QiBO $\rightarrow$ QiC, QiCO $\rightarrow$ QiD

## push-pop stack control

The 4 -word push-pop stack can be used for nesting up to four levels of program or return (link) addresses. In the load mode, the first (top) word is filled with new data from the output of the full adder, and no push occurs meaning that previous data at that location is lost. However, all other word locations in the push-pop stack remain unchanged. In the push mode, the new word is again entered in the first (top) location; however, previous data residing in the top three words are pushed down one word location and retained at their new locations. The bottom word is written over and lost.

In the pop mode, words in the push-pop stack move up one location on each clock transition. A unique function is provided by the bottom (fourth) register as its content is retained during the pop mode, and after 3 clock transitions, all words in the stack are filled with the operand/address that occupied the bottom register.

The operand/address will remain available indefinitely if stack functions are limited to the pop or hold modes.
The push-pop stack functions are shown in Tables II and III.
TABLE III. PUSH-POP STACK FUNCTIONS

|  | FUNCTION | SEL. |  | REG. <br> D | REG. C | REG. B | REG. A | INPUT/ OUTPUT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | S3 | S4 |  |  |  |  |  |
| BIT 0 | LOAD | L | H | QiDO | QiCO | QiB0 | $\stackrel{\leftarrow}{\Sigma i}$ | $\Sigma \mathrm{i} \mid \mathrm{N}$ |
| BIT 1 | PUSH | H | H | $\stackrel{\leftarrow}{\leftarrow}$ | QiBO | $\leftarrow$ <br> QiAO | $\begin{gathered} \leftarrow \\ \Sigma i \end{gathered}$ | $\Sigma \mathrm{i} \mid \mathrm{N}$ |
| BIT 2 | POP | H | L | $\begin{gathered} \curvearrowleft \rightarrow \\ \text { QiDO } \end{gathered}$ | $\begin{gathered} \rightarrow \\ \text { QiDO } \end{gathered}$ | $\begin{gathered} \rightarrow \\ \mathrm{QiCO} \end{gathered}$ | $\begin{gathered} \rightarrow \\ \text { QiBO } \end{gathered}$ | QiA OUT |
| BIT 3 | HOLD | L | L | OiD0 | OiCO | QiBO | QiA0 | QiA OUT |

$\mu l i n k$ operations show previous data location after clock transition.

## full adder

The four-function full adder is controllable from select inputs S1 and S2 to perform:
$A$ or $B$ incrementation, or decrementation of $B$
Unconditional jumps or relative offsets
No change
Return to zero or one
Incrementation can be implemented by forcing a carry (high) into the ALU. In this mode either of the following options are possible:

1. Increment (A plus zero plus carry)
2. Increment B (zero plus B plus carry), or decrement B (all highs at $A$ then $A$ plus $B$ with carry input low and disregard, don't use, carry out)
3. Increment the jump or offset (A plus B plus carry)

# TYPES SN54S482, SN74S482 4-BIT-SLICE EXPANDABLE CONTROL ELEMENTS 

## full adder (continued)

4. Start at zero or one and increment on each clock (select zero plus zero plus carry, then select zero plus B plus carry), or set register to N and decrement B (see 2 above).
5. No change (carry input is always active and removal of carry combined with either the ALU or register hold mode will retain the current address).

Unconditional jumps can be implemented by applying and selecting the jump directly from the data inputs to the output register. Offset can be accomplished by summing the output register with the offset magnitude (A plus B) with carry low.

The ALU functions are shown in Table IV.

TABLE IV. ADDRESS CONTROL FUNCTIONS

| INPUTS |  | INTERNAL |
| :---: | :---: | :---: |
| S1 | S2 |  |
| H | H | O PLUS O PLUS C-ir |
| H | L | O PLUS Bi PLUS C-in |
| L | H | Ai PLUS O PLUS C-in |
| L | L | Ai PLUS Bi PLUS C-in |

## compound generator functions

As the function-select lines of the register sources, push-pop stack, and adder are independent, compound functions can be selected to occur on the next clock transition.

Subroutine branches and returns can be simplified by saving the return or link addresses in the push-pop stack. This branch-and-save function can be accomplished on the same clock time as follows:

| DATA-IN | ADDER | PUSH-POP STACK | REGISTER SOURCE |
| :--- | :--- | :--- | :--- |
| Branch address | Zero plus B plus one | Push | Data-in |
|  | $(S 1=H, S 2=\mathrm{L})$ | $(S 3=S 4=H)$ | $(S 5=S 6=L)$ |

Up to four branches can be made with the return stored in the 4-word push-pop stack.

## absolute maximum ratings over operating free-air temperature (unless otherwise noted)



NOTE 1. All voltage values are with respect to network ground terminal.

## recommended operating conditions

|  |  | SN54S482 |  |  | SN74S482 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ |  | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V |
| High-level output current, IOH | Carry output |  |  | -1 |  |  | -1 | mA |
|  | Any F output |  |  | -2 |  |  | -2 |  |
| Low-level output current, IOL | Carry output |  |  | 10 |  |  | 10 | mA |
|  | Any F output |  |  | 16 |  |  | 16 |  |
| Setup time, $\mathrm{t}_{\text {su }}$ | Data-in, S5, S6 | $0 \uparrow$ |  |  | $0 \uparrow$ |  |  | ns |
|  | Data-in via adder | $20 \uparrow$ |  |  | $15 \uparrow$ |  |  |  |
|  | S1, 32 | $40 \uparrow$ |  |  | $30 \uparrow$ |  |  |  |
|  | S3, 44 | $20 \uparrow$ |  |  | $15 \uparrow$ |  |  |  |
|  | Clear-inactive state | $0 \uparrow$ |  |  | $0 \uparrow$ |  |  |  |
| Pulse width, $t_{w}$ | Clock (high or low) | 50 |  |  | 30 |  |  | ns |
|  | Clear (low) | 15 |  |  | 15 |  |  |  |
| Clock input rise time, $\mathrm{tr}_{\mathrm{r}}$ |  | 20 |  |  | 25 |  |  | ns |
| Hold time, th | Data-in, S5, S6 | $30 \uparrow$ |  |  | $25 \uparrow$ |  |  | ns |
|  | Data-in via adder | $15 \uparrow$ |  |  | $10 \uparrow$ |  |  |  |
|  | S1, 22 | $15 \uparrow$ |  |  | $10 \uparrow$ |  |  |  |
|  | S3, S4 | $25 \uparrow$ |  |  | $20 \uparrow$ |  |  |  |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ |  | -55 |  | 125 | 0 | 25 | 70 | ${ }^{\circ} \mathrm{C}$ |

$\uparrow$ The arrow indicates that the rising edge of the clock pulse is used for reference.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS ${ }^{\dagger}$ |  | SN54S482 |  |  | SN74S482 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP $\ddagger$ | MAX | MIN | TYP $\ddagger$ | MAX |  |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  |  |  |  |  | 2 |  |  | 2 |  |  | $\checkmark$ |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  |  |  | 0.8 |  |  | 0.8 | V |
| $V_{\text {IK }}$ | Input clamp voltage |  | $\mathrm{V}_{C C}=\mathrm{MIN}$, | $\mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  | -1.2 |  |  | -1.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{1 H}=2 \mathrm{~V}, \\ & \mathrm{IOH}^{\prime}=\mathrm{MAX} \end{aligned}$ | 2.5 | 3.4 |  | 2.7 | 3.4 |  | V |
| VOL | Low-level output voltage |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{OL}}=\mathrm{MAX} \end{aligned}$ |  |  | 0.5 |  |  | 0.5 | V |
| $1 /$ | 1 nput current at maximum input voltage |  | $\mathrm{V}_{\text {CC }}=\mathrm{MAX}$, | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  | 1 |  |  | 1 | mA |
| ${ }_{1 / H}$ | High-level input current | S1, S2, Cin | $V_{C C}=$ MAX, | $V_{1}=2.7 \mathrm{~V}$ |  |  | 50 |  |  | 50 | $\mu \mathrm{A}$ |
|  |  | S3, S4, S5, S6, clock |  |  |  |  | 100 |  |  | 100 |  |
|  |  | Clear |  |  |  |  | 250 |  |  | 250 |  |
|  |  | Any A |  |  |  |  | 150 |  |  | 150 |  |
| IIL | Low-level input current | S1, S2 | $V_{C C}=$ MAX, | $V_{1}=0.5 \mathrm{~V}$ |  |  | -1 |  |  | -1 | mA |
|  |  | C-in |  |  |  |  | -0.8 |  |  | -0.8 |  |
|  |  | S3, S4 |  |  |  |  | -1.2 |  |  | -1.2 |  |
|  |  | Any A, S5, S6, CK |  |  |  |  | -2 |  |  | -2 |  |
|  |  | Clear |  |  |  |  | -4 |  |  | -4 |  |
|  |  | Clock |  |  |  |  | -2.8 |  |  | -2.8 |  |
| los | Short-circuit output current§ |  | $\mathrm{V}_{\text {CC }}=\mathrm{MAX}$ |  | -40 |  | -110 | -40 |  | -110 | mA |
| ICC | Supply current |  | $\mathrm{V}_{C C}=\mathrm{MAX}$ |  |  | 90 | 130 |  | 90 | 140 | mA |

${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\ddagger$ All typical values are at $V_{C C}=5 \mathrm{~V}, \top_{A}=25^{\circ} \mathrm{C}$.
§Not more than one output should be shorted at a time.

## TYPES SN54S482, SN74S482

4-BIT-SLICE EXPANDABLE CONTROL ELEMENTS
switching characteristics over recommended operating ranges of $T_{A}$ and $V_{C C}$ (unless otherwise noted)

| PARAMETER | FROM | TO | TEST CONDITIONS | SN54S482 |  |  | SN74S482 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP才 | MAX | MIN | TYP $\ddagger$ | MAX |  |
| tPLH | CLOCK | DATA OUT | $\begin{aligned} & C_{L}=15 \mathrm{pF}, \\ & R_{L}=280 \Omega \end{aligned}$ |  | 12 | 30 |  | 12 | 25 | ns |
| tPHL |  |  |  |  | 15 | 30 |  | 15 | 25 |  |
| tPHL | CLEAR | DATA OUT |  |  | 12 | 25 |  | 12 | 20 | ns |
| tPLH | CARRY IN | CARRY OUT |  |  | 12 | 22 |  | 12 | 18 | ns |
| ${ }_{\text {tPHL }}$ |  |  |  |  | 10 | 22 |  | 10 | 18 |  |
| ${ }^{\text {tPLH }}$ | DATA IN | CARRY OUT |  |  | 17 | 30 |  | 17 | 25 | ns |
| tPHL |  |  |  |  | 12 | 30 |  | 12 | 25 |  |

$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## $I^{2} L$ <br> Microcomputer Components



12L MICROPROCESSOR SYSTEM

PAGE
SBP 9900A, SBP 9900A-1 ..... 3-1
SBP 9960 ..... 3-45
SBP 9961 ..... 3-57
SBP 9964 ..... 3-75
SBP 9965 ..... 3-76
SBP 9818 ..... 3-77
SBP/TMS 9900 Transportable Cross-Support Software ..... 3-81
AMPL - A Complete Microprocessor Prototyping Lab ..... 3-82
SBP 9900A-Based TM 990/110M Microcomputer ..... 3-83

## SBP 9900A SBP 9900A-1 <br> Microprocessors

## TABLE OF CONTENTS

1. INTRODUCTION ..... $3-7$
1.1 Description ..... 3-7
1.2 Key Features ..... 3.7
2. ARCHITECTURE ..... 3-9
2.1 Registers and Memory ..... 3-11
2.2 Interrupts ..... 3-11
2.3 I/O Interface Communications-Register-Unit (CRU) ..... 3-12
2.4 Single-Bit CRU Operations ..... $3-13$
2.5 Multiple-Bit CRU Operations ..... 3-13
2.6 External Instructions ..... $3-15$
2.7 Load Function ..... $3-16$
2.8 SBP 9900A Pin Description ..... 3-17
2.9 SBP9900 Timing ..... 3-19
2.9.1 SBP 9900A Memory ..... 3-19
2.9.2 SBP 9900A Hold ..... 3.20
2.9.3 SBP 9900A CRU ..... 3.20
3. $\mathbf{9 9 0 0}$ INSTRUCTION SET ..... 3-22
3.1 Definition ..... $3-22$
3.2 Addressing Modes ..... 3-22
3.2.1 Workspace Register Addressing R ..... 3-22
3.2.2 Workspace Register Indirect Addressing* R ..... 3.22
3.2.3 Workspace Register Indirect Auto Increment Addressing *R+ ..... 3.22
3.2.4 Symbolic (Direct) Addressing @ Label ..... 3.23
3.2.5 Indexed Addressing @ Table (R) ..... 3.23
3.2.6 Immediate Addressing ..... 3-23
3.2.7 Program Counter Relative Addressing ..... 3-23
3.2.8 CRU Relative Addressing ..... 3.23
3.3 Terms and Definitions ..... 3-24
3.4 Status Register ..... 3.24
3.5 Instructions ..... 3-25
3.5.1 Dual Operand Instructions with Multiple Addressing Modes for Source and Destination Operand ..... 3-25
3.5.2 Dual Operand Instructions with Multiple Addressing Modes for the Source Operand and Workspace Register Addressing for the Destination ..... 3-26
3.5.3 Extended Operation (XOP) Instruction ..... 3.27
3.5.4 Single Operand Instructions ..... $3-27$
3.5.5 CRU Multiple-Bit Instructions ..... 3-28
3.5.6 CRU Single-Bit Instructions ..... 3-29
3.5.7 Jump Instructions ..... 3-29
3.5.8 Shift Instructions ..... $3-30$
3.5.9 Immediate Register Instructions ..... $3 \cdot 30$
3.5.10 Internal Register Load Immediate Instructions ..... $3-30$
3.5.11 Internal Register Store Instructions ..... 3-31
3.5.12 Return Workspace Pointer (RTWP) Instruction ..... 3-31
3.5.13 External Instructions ..... 3-31
3.6 Microinstruction Cycle ..... 3.32
3.7 SBP 9900A Instruction Execution Times ..... 3-32

## TABLE OF CONTENTS (Continued)

4. INTERFACING ..... 3-34
4.1 Input Circuit ..... $3 \cdot 34$
4.1.1 Sourcing Inputs ..... 3.35
4.1.2 Terminating Unused Inputs ..... 3.35
4.2 Output Circuit ..... 3.36
4.2.1 Output Load Resistor ..... $3-36$
5. POWER SOURCE ..... 3.38
6. ELECTRICAL AND MECHANICAL SPECIFICATIONS ..... 3-40
6.1 SBP 9900A Recommended Operating Conditions ..... 3-40
6.2 SBP 9900A Electrical Characteristics ..... 3-41
6.3 SBP 9900A Switching Characteristics ..... $3-41$
6.4 Clock Frequency Versus Temperature ..... 3-43
7. MECHANICAL DATA ..... $3-43$
LIST OF ILLUSTRATIONS
Figure 1 Architecture ..... 3-6
Figure 29900 CPU Flow Chart ..... 3-8
Figure 3 Word and Byte Formats ..... 3.9
Figure 4 Memory Map and Workspace Concept ..... $3-10$
Figure $5 \quad 9900$ Interrupt Interface ..... 3-13
Figure 69900 Single-Bit CRU Address Development ..... 3-14
Figure 79900 LDCR/STCR Data Transfers ..... 3-14
Figure 89900 16-Bit Input/Output Interface ..... $3-15$
Figure 9 External Instruction Decode Logic ..... 3-16
Figure 10 SBP 9900A Memory Bus Timing ..... 3-19
Figure 11 SBP 9900A Hold Timing ..... 3-21
Figure 12 SBP 9900A CRU Interface Timing ..... 3-21
Figure 13 Minimum SBP 9900A System ..... 3-34
Figure 14 Schematics of Equivalent Inputs, Outputs, Inputs/Outputs ..... 3-35
Figure 15 Typical Input Characteristics ..... 3-35
Figure 16 Schematics of Equivalent Outputs and Inputs/Outputs ..... 3-36
Figure 17 Typical Output Characteristics ..... 3-36
Figure 18 Output Load Resistor Calculations ..... 3.37
Figure 19 Injector Current Source ..... 3-38
Figure 20 Injector Current Calculations ..... 3-39
Figure 21 Injector-Node Voltage Versus Free-Air Temperature ..... 3.39
Figure 22 Injector-Node Voltage Versus Injector Current ..... 3-39
Figure 23 Switching-Time Voltage Waveforms ..... $3-42$
Figure 24 Switching-Time Load Circuits ..... 3-42
Figure 25 A.C Performance Versus Temperature ..... 3-43


* References to SBP 9900A apply equally to the SBP 9900A-1 throughout this document except in 6.3 Switching Characteristics. SBP 9900A-1 complies with JAN specification MIL-M-38510/46001 and MIL-STD-883 processing.


## 1. INTRODUCTION

### 1.1 DESCRIPTION

The SBP 9900A microprocessor is a ruggedized monolithic Central Processing Unit (CPU) fabricated with Integrated Injection Logic ( $\left.\right|^{2} \mathrm{~L}$ ) technology. The SBP 9900A combines the properties of $\mathrm{I}^{2} \mathrm{~L}$ technology with a 16 -bit word length, an advanced memory-to-memory architecture, and a full minicomputer instruction set to extend the end application reach of Texas Instruments 9900 microprocessor family into those applications requiring efficient, stable, reliable performance in severe operating environments. $I^{2} \mathrm{~L}$ technology enables the SBP 9900A to operate over a very wide ambient temperature range from a dc power source. Static Logic is used throughout with directly TTL compatible $1 / O$ permitting use with standard logic and memory devices and thereby eliminating the need for special clock and interface functions. The SBP 9900A is software compatible with other 9900 microprocessor family members and shares a common body of hardware/software with Texas Instruments 990 minicomputer family. The SBP 9900A-1 continues all the advantages of the SBP 9900A with MIL-M-38512/46001 JAN qualification and MIL-STD-883 processing. In the following discussion all references to the SBP 9900A apply equally to the SBP 9900A-1 except in 6.3 Switching Characteristics.

### 1.2 KEY FEATURES

- Parallel 16-Bit Word Length
- Full Minicomputer Instruction Set Includes Multiply and Divide
- Directly Addresses Up to 65,536 Bytes/32,768 Words of Memory
- Advanced Memory-To-Memory Architecture
- Multiple 16-Word Register Files (Work Spaces) Reside in Memory
- Separate I/O, Memory and Interrupt Bus Structures
- 16 Prioritized Hardware Interrupts
- 16 Software Interrupts (XOPS)
- Programmed and DMA I/O Capability
- Serial I/O Via Communications-Register-Unit (CRU)
- 64.Pin Package
- Software Compatible with TI 9900 Microprocessor/9900 Minicomputer Family
- $\quad 12 \mathrm{~L}$ Technology:
- $\quad$ 2.6 MHz Nominal Clock at 500 mW
- Single de Power Supply
- Fully Static Operation
- Single Phase Clock
- Directly TTL Compatible I/O (Including Clock)
- Operates Over Wide Temperature Range:
$-\quad-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ for SBP 9900AM, SBP 9900AN (883 B)
- $\quad-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ for SBP 9900AE
- SBP 9900A-1 Provided With MIL-M-38510 Qualification and MIL-STD-883 Processing


FIGURE 2-9900 CPU FLOW CHART

The SBP 9900A is a 16 -bit processor with 69 instructions including byte and bit addressing. The 16 -bit word is used to address 32 K words or 65 K bytes of memory. Processing power comes not only from the 16 -bit word length, but also from eight powerful addressing modes and the use of memory as working registers. It is, in fact, this concept called the "Workspace Register" concept that is the most outstanding architectural feature of the SBP 9900A. In contrast to the pushdown stack found in many minicomputers and microprocessors, the workspace register file is a contiguous block of 16 words in memory used as working registers. Storage of intermediate results and subroutine return addresses, as well as index register functions, is accomplished in the workspace.

Most important of all is that each small routine, program or subroutine may have its own 16 -word workspace. A workspace pointer (a 16 -bit register within the arithmetic unit) points to the first word of the appropriate workspace for any given program. This is especially significant in systems where interrupt processing is used, or where multifunction applications require frequent changes of program context. When an interrupt occurs, for example, there is no need to save register contents and a return address in a stack or other block of memory, because they are all in the workspace. The Program Counter, Status Register, and Workspace Pointer (PC, ST, WP) are saved in three words of the workspace, the WP is set to a new value, pointing to the appropriate service routine, and processing resumes around a new set of workspace registers.

The primary impact of the workspace is to give the program designer 16 "working registers" for every routine and subroutine; and because the "registers" are actually memory words, there is no need to save and restore register contents when jumping from one routine to another.

Other important features of the SBP 9900A are vectored interrupts ( 16 levels), an asynchronous I/O bus, and a Communications Register Unit (CRU) to accommodate I/O circuit cards for a wide variety of peripherals and general interface requirements.

## 2. ARCHITECTURE

The memory word of the 9900 is 16 bits long. Each word is also defined as 2 bytes of 8 bits. The instruction set of the 9900 allows both word and byte operands. Thus, all memory locations are on even address boundaries and byte instructions can address either the even or odd byte. The memory space is 65,536 bytes or 32,768 words. The word and byte formats are shown in Figure 3.


FIGURE 3 - WORD AND BYTE FORMATS


### 2.1 REGISTERS AND MEMORY

The 9900 employs an advanced memory-to-memory architecture. The 9900 memory map is shown in Figure 4.
The first 32 words are used for interrupt trap vectors. The next contiguous block of 32 memory words is used by the extended operation (XOP) instruction for trap vectors. The last two memory words, $\mathrm{FFFC}_{16}$ and FFFE 16 , are used for the trap vector of the LOAD signal. The remaining memory is then available for programs, data, and workspace registers. If desired, any of the special areas may also be used as general memory.

Three internal registers are accessible to the user. The program counter (PC) contains the address of the instruction following the current instruction being executed. This address is referenced by the processor to fetch the next instruction from memory and is then automatically incremented. The status register (ST) contains the present state of the processor and will be further defined in Section 3.4. The workspace pointer (WP) contains the address of the first word in the currently active set of workspace registers.

A workspace-register file occupies 16 contiguous memory words in the general memory area (see Figure 4). Each workspace register may hold data or addresses and function as operand registers, accumulators, address registers, or index registers. During instruction execution, the processor addresses any register in the workspace by adding the register number to the contents of the workspace pointer and initiating a memory request for the word. The relationship between the workspace pointer and its corresponding workspace is shown in Figure 4.

The workspace concept is particularly valuable during operations that require a context switch which is a change from one program environment to another (as in the case of an interrupt) or to a subroutine. Such an operation, using a conventional multi-register arrangement, requires that at least part of the contents of the register file be stored and reloaded. A memory cycle is required to store or fetch each word. By exchanging the program counter, status register, and workspace pointer in the 9900 concept accomplishes a complete context switch withonly three store cycles and three fetch cycles. See Figure 4. After the switch the workspace pointer contains the starting address of a new 16 -word workspace in memory for use in the new routine. A corresponding time saving occurs when the original context is restored. Instructions in the $\mathbf{9 9 0 0}$ that result in a context switch include:

1. Branch and Load Workspace Pointer (BLWP)
2. Return from Subroutine (RTWP)
3. Extended Operation (XOP).

Device interrupts, $\overline{\operatorname{RESET}}$, and $\overline{\mathrm{LOAD}}$ also cause a context switch by forcing the processor to trap to a service subroutine.

### 2.2 INTERRUPTS

The 9900 employs 16 interrupt levels with the highest priority level 0 and lowest level 15 . Level 0 is reserved for the RESET function and all other levels may be used for external devices. The external levels may also be shared by several device interrupts, depending upon system requirements.

The 9900 continuously compares the interrupt code (ICO through IC3) with the interrupt mask contained in status-register bits 12 through 15 . When the level of the pending interrupt is less than or equal to the enabling mask level (higher or equal priority interrupt), the processor recognizes the interrupt and initiates a context switch following completion of the currently executing instruction. The processor fetches the new context WP and PC from the interrupt vector locations. Then, the previous context WP, PC, and ST are stored in workspace registers 13, 14, and 15 , respectively, of the new workspace. The 9900 then forces the interrupt mask to a value that is one less than
the level of the interrupt being serviced. This allows only interrupts of higher priority to interrupt a service routine. The processor also inhibits interrupts until the first instruction of the service routine has been executed. All interrupt requests should remain active until recognized by the processor in the device-service routine. The individual service routines must reset the interrupt requests before the routine is complete.

If a higher priority interrupt occurs, a second context switch occurs to service the higher priority interrupt. When that routine is complete, a return instruction (RTWP) restores the first service routine parameters to the processor to complete processing of the lower-priority interrupt. All interrupt subroutines should terminate with the return instruction to restore original program parameters. The interrupt-vector locations, device assignment, enabling-mask value, and the interrupt code are shown in Table 1.

TABLE 1
INTERRUPT LEVEL DATA

| Interrupt Level | Vector Location (Memory Address In Hex) | Device Assignment | Interrupt Mask Values To Enable Respective Interrupts (ST12 thru ST15) | ```Mnterrupt ``` |
| :---: | :---: | :---: | :---: | :---: |
| (Highest priority) 0 | 00 | Reset | 0 through $\mathrm{F}^{*}$ | 0000 |
| 1 | 04 | External device | 1 through F | 0001 |
| 2 | 08 |  | 2 through F | 0010 |
| 3 | 0 C |  | 3 through F | 0011 |
| 4 | 10 |  | 4 through F | 0100 |
| 5 | 14 |  | 5 through F | 0101 |
| 6 | 18 |  | 6 through F | 0110 |
| 7 | 1 C |  | 7 through F | 0111 |
| 8 | 20 |  | 8 through F | 1000 |
| 9 | 24 |  | 9 through F | 1001 |
| 10 | 28 |  | A through F | 1010 |
| 11 | 2 C |  | $B$ through F | 1011 |
| 12 | 30 |  | $C$ through $F$ | 1100 |
| 13 | 34 |  | D through F | 1101 |
| 14 | 38 | $\nabla$ | $E$ and $F$ | 1110 |
| (Lowest priority) 15 | 3C | External device | Fonly | 1111 |

* Level 0 can not be disabled.

The 9900 interrupt interface utilizes standard TTL components as shown in Figure 5. Note that for eight or less external interrupts a single SN54/74148 is required and for one external interrupt $\overline{\text { NTREO }}$ is used as the interrupt signal with a hard-wired code ICO through IC3.

### 2.3 I/O INTERFACE COMMUNICATIONS-REGISTER-UNIT (CRU)

The SBP 9900A communications-register-unit (CRU) is a versatile, direct command-driven serial I/O interface. The CRU may directly address, in bit-fields of one to sixteen, up to 4096 peripheral input bits and up to 4096 peripheral output bits. The SBP 9900A executes three single-bit and two multiple-bit CRU instructions. The single-bit instructions include TEST BIT (TB), SET BIT TO ONE (SBO), and SET BIT TO ZERO (SBZ); the multiple-bit instructions include LOAD CRU (LDCR) and STORE CRU (STCR).

The SBP 9900A employs three dedicated I/O signals CRUIN, CRUOUT, CRUCLK, and the least significant twelve bits of the address but to support the CRU interface. CRU interface timing is shown in Section 2.9.


FIGURE 5 - SBP 9900A INTERRUPT INTERFACE

### 2.4 SINGLE-BIT CRU OPERATIONS

The 9900 performs three single-bit CRU functions: test bit (TB), set bit to one (SBO), and set bit to zero (SBZ). To identify the bit to be operated upon, the 9900 develops a CRU-bit address and places it on the address bus, A3 to A14.

For the two output operations (SBO and SBZ), the processor also generates a CRUCLK pulse, indicating an output operation to the CRU device, and places bit 7 of the instruction word on the CRUOUT line to accomplish the specified operation (bit 7 is a one for SBO and a zero for SBZ). A test-bit instruction transfers the addressed CRU bit from the CRUIN input line to bit 2 of the status register (EQUAL).

The 9900 develops a CRU-bit address for the single-bit operations from the CRU-base address contained in workspace register 12 and the signed displacement count contained in bits 8 through 15 of the instruction. The displacement allows two's complement addressing from base minus 128 bits through base plus 127 bits. The base address from W12 is added to the signed displacement specified in the instruction and the result is loaded onto the address bus. Figure 6 illustrates the development of a single-bit CRU address.

## MULTIPLE-BIT CRU OPERATIONS

The 9900 performs two multiple-bit CRU operations: store communications register (STCR) and load communications register (LDCR). Both operations perform a data transfer from the CRU-to-memory or from memory-to-CRU as illustrated in Figure 8. Although the figure illustrates a full 16 -bit transfer operation, any number of bits from 1 through 16 may be involved. The LDCR instruction fetches a word from memory and right-shifts it to serially transfer it to CRU output bits. If the LDCR involves eight or fewer bits, those bits come from the right-justified field within the addressed byte of the memory word. If the LDCR involves nine or more bits, those bits come from the right-justified field within the whole memory word. When transferred to the CRU interface, each successive bit receives an address that is sequentialiy greater than the address for the previous bit. This addressing mechanism results

SBP 9900A, SBP 9900A-1


FIGURE 6-9900 SINGLE-BIT CRU ADDRESS DEVELOPMENT


FIGURE 7 - 9900 LDCR/STCR DATA TRANSFERS
in an order reversal of the bits; that is, bit 15 of the memory word (or bit 7) becomes the lowest addressed bit in the CRU and bit 0 becomes the highest addressed bit in the CRU field.

An STCR instruction transfers data from the CRU to memory. If the operation involves a byte or less transfer, the transferred data will be stored right-justified in the memory byte with leading bits set to zero. If the operation involves from nine to 16 bits, the transferred data is stored right-justified in the memory word with leading bits set to
zero. When the input from the CRU device is complete, the first bit from the CRU is the least-significant-bit position in the memory word or byte.

Figure 8 illustrates how to implement a 16 -bit input and a 16 -bit output register in the CRU interface. CRU addresses are decoded as needed to implement up to 256 such 16 -bit interface registers. In system application, however, only the exact number of interface bits needed to interface specific peripheral devices are implemented. It is not necessary to have a 16 -bit interface register to interface an 8 -bit device.


FIGURE 8 - 9900 16-BIT INPUT/OUTPUT INTERFACE

### 2.6 EXTERNAL INSTRUCTIONS

The 9900 has five external instructions that allow user-defined external functions to be initiated under program control. These instructions are CKON, CKOF, RSET, IDLE, and LREX. These mnemonics, except for IDLE, relate to functions implemented in the 990 minicomputer and do not restrict use of the instructions to initiate various user-defined functions. IDLE also causes the 9900 to enter the idle state and remain until an interrupt, RESET, or LOAD occurs. When any of these five instructions are executed by the 9900, a unique 3 -bit code appears on the most-significant 3 bits of the address bus (AO through A2) along with a CRUCLK pulse. When the 9900 is in an idle state, the 3 -bit code and CRUCLK pulses occur repeatedly until the idle state is terminated. The codes are shown in Table 2.

Figure 9 illustrates typical external decode logic to implement these instructions. Note that a signal is generated to inhibit CRU decodes during external instructions.

TABLE 2
EXTERNAL INSTRUCTIONS

| EXTERNAL INSTRUCTION | A0 | A1 | A2 |
| :---: | :---: | :---: | :---: |
| LREX | H | $H$ | $H$ |
| CKOF | H | $H$ | L |
| CKON | $H$ | L | $H$ |
| RSET | L | $H$ | $H$ |
| IDLE | L | $H$ | L |



FIGURE 9 - EXTERNAL INSTRUCTION DECODE LOGIC

### 2.7 LOAD FUNCTION

The $\overline{L O A D}$ signal allows cold-start ROM loaders and front panels to be implemented for the 9900 . When active,
 Memory location FFFC is used to obtain the vector (WP and PC). The old PC, WP and ST are loaded into the new workspace and the interrupt mask is set to 0000 . Then, program execution resumes using the new PC and WP.

TABLE 3
9900 PIN ASSIGNMENTS AND FUNCTIONS


TABLE 3 (CONTINUED)

| SIGNATURE | PIN | 1/0 |
| :---: | :---: | :---: |
| CRUCLK | 60 | OUT |
| CRUIN | 31 | IN |
| CRUOUT | 30 | OUT |
| INTREQ | 32 | IN |
| ICO (MSB) | 36 | IN |
| IC3 (LSB) | 33 | IN |
| HOLD | 64 | IN |
| HOLDA | 5 | OUT |
| READY | 62 | IN |
| WAIT | 3 | OUT |
| IAO | 7 | OUT |
| CYCEND | 59 | OUT |
| LOAD | 4 | IN |

COMMUNICATIONS-REGISTER-UNIT (CRU) CLOCK. When active (pulled to logic level HIGH), CRUCLK indicates to the external interface logic the presence of output data on CRUOUT, or the presence of an encoded external instruction on A0 through A2.

CRU DATA IN. CRUIN, normally driven by 3 -state or open-collector devices, receives input data from the external interface logic. When the SBP 9900A executes a STCR or TB instruction, it samples CRUIN for the level of the CRU input bit specified by the address bus (A3 through A14).

CRU DATA OUT. CRUOUT ouputs serial data when the SBP 9900A executes a LDCR, SBZ, SBO instruction. The data on CRUOUT should be sampled by the external interface logic when CRUCLK goes active (pulled to logic level HIGH).

## INTERRUPT CONTROL

INTERRUPT REQUEST. When active (logic level LOW), $\overrightarrow{\text { NTREQ }}$ indicates that an external interrupt is requesting service. If $\overline{\text { INTREQ }}$ is active, the SBP 9900A loads the data on the interrupt-code input lines ICO through IC3 into the internal interrupt-code storage register. The code is then compared to the interrupt mask bits of the status register. If equal or higher priority than the enabled interrupt level (interrupt code equal or less than status register bits 12 through 15), the SBP 9900A initiates the interrupt sequence. If the comparison fails, the SBP 9900A ignores the interrupt request. In that case, $\overline{\operatorname{INTREO}}$ should be held active. The SBP 9900A will continue to sample ICO through IC3 until the program enables a sufficiently low interrupt fevel to accept the requesting interrupt.

INTERRUPT CODES. ICO (MSB) through IC3 (LSB), receiving an interrupt identity code, are sampled by the SBP 9900A when INTREQ is active (logic level LOW). When ICO through IC3 are LLLH, the highest priority external interrupt is requesting service; when HHHH , the lowest priority external interrupt is requesting service.

## MEMORY CONTROL

When active (logic level LOW), $\overline{\text { HOLD }}$ indicates to the SBP 9900A that an external controller (e.g., DMA device) desires to use both the address bus and data bus to transfer data to or from memory. In response, the SBP 9900A enters the hold state after completion of its present memory cycle. The SBP 9900A then
 HIGH state. When $\overrightarrow{\text { HOLD }}$ is deactivated, the SBP 9900A returns to normal operation from the point at which it was stopped.

HOLD ACKNOWLEDGE. When active (pulled to logic level HIGH), HOLDA indicates that the SBP 9900A is in the hold state and that its address bus, data bus, $\bar{W}, \overline{M E M E N}$, and DBIN facilities are pulled to the logic level HIGH state.

When active (logic level HIGH), READY indicates that the memory will be ready to read or write during the next clock cycle. When not-ready is indicated during a memory operation, the SBP 9900A enters a wait state and suspends internal operation until the memory systems activate READY.

When active (pulled to logic level HIGH), WAIT indicates that the SBP 9900A has entered a wait state in response to a not-ready condition from memory.

## TIMING AND CONTROL

INSTRUCTION ACQUISITION. IAQ is active (pulled to logic level HIGH) during any SBP 9900A initiated instruction acquisition memory cycle. Consequently, IAQ may be used to facilitate detection of illegal op codes.

CYCLE END. When active (logic level LOW), $\overline{C Y C E N D}$ indicates that the SBP 9900A will initiate a new machine cycle on the low-to-high transition of the next CLOCK.

When active (logic level LOW), $\overline{\text { LOAD }}$ causes the SBP 9900A to execute a nonmaskable interrupt with memory addresses $F_{F F C}^{16}$ and FFFE $_{16}$ containing the associated trap vectors (WP and PC). The load sequence is initiated after the instruction being executed is completed. $\overrightarrow{L O A D}$ will also terminate an idle state. If $\overline{\text { LOAD }}$ is active during the time $\overline{\operatorname{RESET}}$ is active, the $\overline{\mathrm{LOAD}}$ trap will occur after the $\overline{\mathrm{RESET}}$. function is completed. $\overline{\text { LOAD }}$ should remain active for one instruction execution period (IAQ may be

TABLE 3 (CONCLUDED)

| SIGNATURE | PIN | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| LOAD (Cont.) |  |  | used to monitor instruction boundaries). $\overline{L O A D}$ may be used to implement cold-start ROM loaders. Additionally, front-panel routines may be implemented using CRU bits as front-panel-interface signals, and software-control routines to direct the panel operations. |
| RESET | 6 | IN | When active (logic level LOW), $\overline{R E S E T}$ causes the SBP 9900A to reset itself and inhibit $\overline{W E}$ and CRUCLK. When $\overline{\operatorname{RESET}}$ is released, the SBP 9900A initiates a levet-zero interrupt sequence acquiring the WP and PC trap vectors from memory locations $0000_{16}$ and $0002_{16}$, sets all status register bits to logic level LOW, and then fetches the first instruction of the reset program environment. $\overline{\operatorname{RESET}}$ must be held active for a minimum of three CLOCK cycles. |

### 2.9 SBP 9900A TIMING

### 2.9.1 SBP 9900A MEMORY

The SBP 9900A basic memory timing for a memory-read cycle with no wait states and for a memory-write cycle with one wait state is as shown in Figure 10. During each memory-read or memory-write, MEMEN becomes active (logic level LOW) along with valid memory-address data appearing on the address bus (AO through A14).

$R D=R E A D D A T A$

FIGURE 10 - SBP 9900A MEMORY BUS TIMING

In the case of a memory-read cycle, DBIN becomes active (pulled to logic level HIGH) at the same time memory-address data becomes valid; the memory write strobe $\overline{W E}$ remains inactive (pulled to logic level HIGH). If the memory-read cycle is initiated for acquisition of an instruction, IAQ becomes active (pulled to logic level HIGH) at the same time $\overline{M E M E N}$ becomes active. At the end of a memory-read cycle, $\overline{M E M E N}$ and DBIN together become inactive. At that time, though the address may change, the data bus remains in the input mode until terminated by the next high-to-low transition of the clock.

In the case of a memory-write cycle, $\overline{W E}$ becomes active (logic level LOW) with the first high-to-low transition of the clock after $\overline{M E M E N}$ becomes active; DBIN remains inactive. At the end of a memory-write cycle, WE and MEMEN together become inactive.

During either a memory-read or a memory-write operation, READY may be used to extend the duration of the associated memory cycle such that the speed of the memory system may be coordinated with the speed of the SBP 9900. If READY is inactive (logic level LOW) during the first low-to-high transition of the clock after MEMEN becomes active, the SBP 9900A will enter a wait state suspending further progress of the memory cycle. The first low-to-high transistion of the clock after READY becomes active terminates the wait state and allows normal completion of the memory cycle.

### 2.9.2 SBP 9900A HOLD

The hold facilities allow both the SBP 9900A and external devices to share a common memory. To gain memory-bus control, an external device requiring direct memory access (DMA) sends a hold request (HOLD) to the SBP 9900A. When the next available non-memory cycle occurs, the SBP 9900A enters a hold state and signals its surrender of the memory-bus to the external device via a hold acknowledge (HOLDA). Receiving the hold acknowledgement, the external device proceeds to utilize the common memory. After its memory requirements have been satisfied, the external device returns memory-bus control to the SBP 9900A by releasing HOLD.

When HOLD becomes active (logic level LOW), the SBP 9900A enters a hold state at the beginning of the next available non-memory cycle as shown below. Upon entering a hold state, HOLDA becomes active (pulled to logic level HIGH) with the following signals pulled to a HIGH logic level by the individual pull-up resistors tied to each respective open-collector output: DBIN, $\overline{M E M E N}, \overline{W E}, A 0$ through A14, and D0 through D15. When $\overline{H O L D}$ becomes inactive, the SBP 9900A exits the hold state and regains memory-bus control. If $\overline{H O L D}$ becomes active during a CRU operation, the SBP 9900A uses an extra clock cycle after the deactivation of $\overline{H O L D}$ to reassert the CRU address thereby providing the normal setup time for the CRU-bit transfer.

### 2.9.3 SBP 9900A CRU

The transfer of two data-bits from memory to a peripheral CRU device and the transfer of one data-bit from a peripheral CRU device memory are shown in Figure 12. To transfer a data-bit to a peripheral CRU device, the SBP 9900A outputs the corresponding CRU-bit-address on address bus bits A3 through A14 and the respective data-bit on CRUOUT. During the second clock cycle of the operation, the SBP 9900A outputs a pulse, on CRUCLK, indicating to the peripheral CRU device the presence of a data-bit. This process is repeated until transfer of the entire field of data-bits specified by the CRU instruction has been accomplished. To transfer a data-bit from a peripheral CRU device, the SBP 9900A outputs the corresponding CRU-bit-address on address bus bits A3 through A14 and receives the respective data-bit on CRUIN. No CRUCLK pulses occur during a CRU input operation.


FIGURE 11 - SBP 9900A HOLD TIMING


FIGURE 12 - SBP 9900A CRU INTERFACE TIMING

## SBP 9900A, SBP 9900A-1

## 3. 9900 INSTRUCTION SET

### 3.1 DEFINITION

Each 9900 instruction performs one of the following operations:

- Arithmetic, logical, comparison, or manipulation operations on data
- Loading or storage of internal registers (program counter, workspace pointer, or status)
- Data transfer between memory and external devices via the CRU
- Control functions.


### 3.2 ADDRESSING MODES

The 9900 instructions contain a variety of available modes for addressing random-memory data (e.g., program parameters and flags), or formatted memory data (character strings, data lists, etc.). The following figures graphically describe the derivation of the effective address for each addressing mode. The applicability of addressing modes to particular instructions is described in Section 3.5 along with the description of the operations performed by the instruction. The symbols following the names of the addressing modes [R, ${ }^{*} R$, *R+, @ LABEL, or @ TABLE (R)] are the general forms used by 9900 assemblers to select the addressing mode for register $R$.

### 3.2.1 WORKSPACE REGISTER ADDRESSING <br> R

Workspace Register R contains the operand.


### 3.2.2 WORKSPACE REGISTER INDIRECT ADDRESSING *R

Workspace Register $R$ contains the address of the operand.


### 3.2.3 WORKSPACE REGISTER INDIRECT AUTO INCREMENT ADDRESSING *R+

Workspace Register $R$ contains the address of the operand. After acquiring the operand, the contents of workspace register $R$ are incremented.


### 3.2.4 SYMBOLIC (DIRECT) ADDRESSING @ LABEL

The word following the instruction contains the address of the operand.


### 3.2.5 INDEXED ADDRESSING @ TABLE (R)

The word following the instruction contains the base address. Workspace register R contains the index value. The sum of the base address and the index value results in the effective address of the operand.


### 3.2.6 IMMEDIATE ADDRESSING

The word following the instruction contains the operand.


### 3.2.7 PROGRAM COUNTER RELATIVE ADDRESSING

The 8 -bit signed displacement in the right byte (bits 8 through 15) of the instruction is multiplied by 2 and added to the updated contents of the program counter. The result is placed in the PC.


### 3.2.8 CRU RELATIVE ADDRESSING

The 8 -bit signed displacement in the right byte of the instruction is added to the CRU base address (bits 3 through 14 of the workspace register 12). The result is the CRU address of the selected CRU bit.


### 3.3 TERMS AND DEFINITIONS

The terms used in describing the instructions of the 9900 are defined in Table 4.

TABLE 4
TERM DEFINITIONS

| TERM | DEFINITION |
| :---: | :---: |
| B | Byte indicator ( $1=$ byte, $0=$ word) |
| C | Bit count |
| D | Destination address register |
| DA | Destination address |
| IOP | Immediate operand |
| LSB( n ) | Least significant (right most) bit of ( n ) |
| MSB(n) | Most significant (left most) bit of ( n ) |
| N | Don't care |
| PC | Program counter |
| Result | Result of operation performed by instruction |
| S | Source address register |
| SA | Source address |
| ST | Status register |
| STn | Bit $n$ of status register |
| TD | Destination address modifier |
| $\mathrm{T}_{S}$ | Source address modifier |
| WR | Workspace register (working register) |
| WRn | Workspace register $n$ |
| ( n ) | Contents of $n$ |
| $a \rightarrow b$ | $a$ is transferred to b |
| $\|n\|$ | Absolute value of $n$ |
| + | Arithmetic addition |
| - | Arithmetic subtraction |
| AND | Logical AND |
| OR | Logical OR |
| $\oplus$ | Logical exclusive OR |
| $\bar{\square}$ | Logical complement of $n$ |

### 3.4 STATUS REGISTER

The status register contains the interrupt mask level and information pertaining to the instruction operation. Table 5 explains the bit indications.


TABLE 5
STATUS REGISTER BIT DEFINITIONS

| BIT | NAME | INSTRUCTION | CONDITION TO SET BIT TO 1 |
| :---: | :---: | :---: | :---: |
| STO | LOGICAL GREATER THAN | $\mathrm{C}, \mathrm{CB}$ <br> Cl <br> ABS <br> All Others | ```If MSB(SA) = 1 and MSB(DA) =0, or if MSB(SA) =MSB(DA) and MSB of [(DA)-(SA)] = 1 If MSB(WR) = 1 and MSB of IOP = 0, or if MSB(WR) = MSB of IOP and MSB of [IOP-(WR)] = 1 If (SA) =0 If result }=``` |
| ST1 | ARITHMETIC GREATER THAN | C,CB <br> Cl <br> ABS <br> All Others | ```If MSB(SA) =0 and MSB(DA) = 1, or if MSB(SA) = MSB(DA) and MSB of [(DA)-(SA)] = 1 If MSB(WR) = 0 and MSB of IOP = 1, or if MSB(WR) = MSB of IOP and MSB of [IOP-(WR)] = 1 If MSB(SA) = 0 and (SA) }= If MSB of result = 0 and result }\not=``` |
| ST2 | EQUAL | C, CB <br> C1 <br> - COC <br> CZC <br> TB <br> ABS <br> All Others | If $(S A)=(D A)$ <br> If (WR) $=10 P$ <br> If $(S A)$ and $(\overline{D A})=0$ <br> If $(S A)$ and $(D A)=0$ <br> If CRUIN = 1 <br> If $(S A)=0$ <br> If result $=0$ |
| ST3 | CARRY | $A, A B, A B S, A I, D E C$, DECT, INC, INCT, NEG, S, SB SLA, SRA, SRC, SRL | If CARRY OUT $=1$ <br> If last bit shifted out $=1$ |
| ST4 | OVERFLOW | $A, A B$ <br> AI <br> S, SB <br> DEC, DECT <br> INC, INCT <br> SLA <br> DIV <br> ABS, NEG | If MSB(SA) $=$ MSB(DA) and MSB of result $\neq$ MSB(DA) <br> If MSB(WR) $=$ MSB of IOP and MSB of result $\neq$ MSB(WR) <br> If MSB(SA) $\neq$ MSB(DA) and MSB of result $\neq$ MSB(DA) <br> If MSB $(S A)=1$ and $M S B$ of result $=0$ <br> If MSB(SA) $=0$ and $M S B$ of result $=1$ <br> If MSB changes during shift <br> If $\operatorname{MSB}(S A)=0$ and $M S B(D A)=1$, or if $M S B(S A)=M S B(D A)$ <br> and MSB of $[(D A)-(S A)]=0$ <br> If $(S A)=8000_{16}$ |
| ST5 | PARITY | $\begin{aligned} & \hline \text { CB, MOVB } \\ & \text { LDCR, STCR } \\ & A B, S B, S O C B, S Z C B \\ & \hline \end{aligned}$ | If (SA) has odd number of 1 's <br> If $1 \leqslant C \leqslant 8$ and (SA) has odd number of 1 's <br> If result has odd number of 1 's |
| ST6 | XOP | XOP | If XOP instruction is executed |
| ST12-ST15 | INTERRUPT MASK | LIMI RTWP | If corresponding bit of IOP is 1 <br> If corresponding bit of WR15 is 1 |

### 3.5 INSTRUCTIONS

3.5.1 Dual Operand Instructions with Multiple Addressing Modes for Source and Destination Operand

General format: | $O P C O D E$ | $B$ | $T_{D}$ | $D$ | $T_{S}$ | $S$ |
| :---: | :---: | :---: | :---: | :---: | :---: |

## SBP 9900A, SBP 9900A-1

If $B=1$ the operands are bytes and the operand addresses are byte addresses. If $B=0$ the operands are words and the operand addresses are word addresses.

The addressing mode for each operand is determined by the $T$ field of that operand.

| TS OR TD | S OR D | ADDRESSING MODE | NOTES |
| :---: | :--- | :--- | :---: |
| 00 | $0,1, \ldots 15$ | Workspace register | 1 |
| 01 | $0,1, \ldots 15$ | Workspace register indirect |  |
| 10 | 0 | Symbolic | 4 |
| 10 | $1,2, \ldots 15$ | Indexed | 2,4 |
| 11 | $0,1, \ldots 15$ | Workspace register indirect auto-increment | 3 |

NOTES: 1. When a workspace register is the operand of a byte instruction (bit $3=1$ ), the left byte (bits 0 through 7 ) is the operand and the right byte (bits 8 through 15) is unchanged.
2. Workspace register 0 may not be used for indexing.
3. The workspace register is incremented by 1 for byte instructions (bit $3=1$ ) and is incremented by 2 for word instructions (bit $3=0$ ).
4. When $T_{S}=T_{D}=10$, two words are required in addition to the instruction word. The first word is the source operand base address and the second word is the destination operand base address.

| MNEMONIC | OP CODE | B | MEANING | RESULT | STATUS | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 012 | 3 |  | TOO | AFFECTED |  |
| A | $1 \begin{array}{lll}1 & 0 & 1\end{array}$ | 0 | Add | Yes | 0-4 | $(\mathrm{SA})+(\mathrm{DA}) \rightarrow(\mathrm{DA})$ |
| $A B$ | $1 \begin{array}{lll}1 & 0 & 1\end{array}$ | 1 | Add bytes | Yes | 0-5 | $(S A)+(D A) \rightarrow(D A)$ |
| C | 100 | 0 | Compare | No | 0-2 | Compare (SA) to (DA) and set appropriate status bits |
| CB | 100 | 1 | Compare bytes | No | 0-2,5 | Compare (SA) to (DA) and set appropriate status bits |
| S | 0 0 1 1 | 0 | Subtract | Yes | 0-4 | $(D A)-(S A) \rightarrow(D A)$ |
| SB | $0 \begin{array}{lll}0 & 1 & 1\end{array}$ | 1 | Subtract bytes | Yes | 0.5 | $(D A)-(S A) \rightarrow(D A)$ |
| SOC | $\begin{array}{llll}1 & 1 & 1\end{array}$ | 0 | Set ones corresponding | Yes | 0-2 | $(D A)$ OR $(S A) \rightarrow(D A)$ |
| SOCB | $1 \begin{array}{lll}1 & 1 & 1\end{array}$ | 1 | Set ones corresponding bytes | Yes | 0-2,5 | $(\mathrm{DA})$ OR $(S A) \rightarrow(\mathrm{DA})$ |
| SZC | 010 | 0 | Set zeroes corresponding | Yes | 0-2 | $(D A)$ AND $(\overline{S A}) \rightarrow(D A)$ |
| SZCB | 0 | 1 | Set zeroes corresponding bytes | Yes | 0-2,5 | $(\mathrm{DA})$ AND $(\overline{S A}) \rightarrow(\mathrm{DA})$ |
| MOV | 110 | 0 | Move | Yes | $0-2$ | $(S A) \rightarrow(D A)$ |
| MOVB | 110 | 1 | Move bytes | Yes | 0-2,5 | $(S A) \rightarrow(D A)$ |

### 3.5.2 Dual Operand Instructions with Multiple Addressing Modes for the Source Operand and Workspace Register Addressing for the Destination

General format: $\quad$| OP CODE | D | $\mathrm{T}_{\mathrm{S}}$ | S |
| :---: | :---: | :---: | :---: |

The addressing mode for the source operand is determined by the TS field.

| TS | $\mathbf{S}$ | ADDRESSING MODE | NOTES |
| :---: | :---: | :--- | :---: |
| 00 | $0,1, \ldots 15$ | Workspace register |  |
| 01 | $0,1, \ldots 15$ | Workspace register indirect |  |
| 10 | 0 | Symbolic |  |
| 10 | $1,2, \ldots 15$ | Indexed | 1 |
| 11 | $0,1, \ldots 15$ | Workspace register indirect auto increment | 2 |

NOTES: 1. Workspace register 0 may not be used for indexing.
2. The workspace register is incremented by 2.

| MNEMONIC | OP CODE | MEANING | RESULT COMPARED TO 0 | STATUS BITS AFFECTED | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | 012345 |  |  |  |  |
| COC | 001000 | Compare ones corresponding | No | 2 | Test (D) to determine if 1 's are in each bit position where 1 's are in (SA). If so, set ST2. |
| CZC | 001001 | Compare zeros corresponding | No | 2 | Test (D) to determine if 0 's are in each bit position where 1 's are in (SA). If so, set ST2. |
| XOR | 0010010 | Exclusive OR | Yes | 0-2 | (D) $\oplus(S A) \rightarrow$ (D) |
| MPY | 001110 | Multiply | No |  | Multiply unsigned ( $D$ ) by unsigned ( $S A$ ) and place unsigned 32 -bit product in $D$ (most significant) and D+1 (least significant). If WR15 is $D$, the next word in memory after WR15 will be used for the least significant half of the product. |
| DIV | 0001111 | Divide | No | 4 | If unsigned (SA) is less than or equal to unsigned (D), perform no operation and set ST4. Otherwise, divide unsigned ( $D$ ) and ( $D+1$ ) by unsigned (SA). Quotient $\rightarrow$ ( $D$ ), remainder $\rightarrow(D+1)$. If $D=15$, the next word in memory after WR 15 will be used for the remainder. |

### 3.5.3 Extended Operation (XOP) Instruction

General format:

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 1 | 0 | 1 | 1 |  | $D$ |  | 14 | 15 |  |  |

The $T_{S}$ and $S$ fields provide multiple mode addressing capability for the source operand. When the XOP is executed, ST6 is set and the following transfers occur:
$\left(40_{16}+4 D\right) \rightarrow(W P)$
$(4216+4 D) \rightarrow(P C)$
SA $\rightarrow$ (new WR11)
(old WP) $\rightarrow$ (new WR 13)
(old PC) $\rightarrow$ (new WR14)
(old ST) $\rightarrow$ (new WR15)
The 9900 does not test interrupt requests (INTREQ) upon completion of the XOP instruction.

### 3.5.4 Single Operand Instructions

General format:

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | 13 | 14 | 15 |  |  |  |  |  |  |  |  |  |
|  | $O P C O D E$ |  |  |  |  | $T S$ |  | $S$ |  |  |  |  |

The $T_{S}$ and $S$ fields provide multiple mode addressing capability for the source operand.

| MNEMONIC | OP CODE | MEANING | $\begin{gathered} \text { RESULT } \\ \text { COMPARED } \\ \text { TO } 0 \\ \hline \end{gathered}$ | STATUS BITS AFFECTED | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | 0123456789 |  |  |  |  |
| B | $\begin{array}{llllllllll} \hline 0 & 0 & 0 & 0 & 0 & 1 & 0 & 0 & 0 & 1 \\ 0 & 0 & 0 & 0 & 0 & 1 & 1 & 0 & 1 & 0 \\ 0 & 0 & 0 & 0 & 0 & 1 & 0 & 0 & 0 & 0 \end{array}$ | Branch <br> Branch and link Branch and load workspace pointer | No | - | $S A \rightarrow(P C)$ |
| BL |  |  | No | - | $(P C) \rightarrow(W R 11) ; S A \rightarrow(P C)$ |
| BLWP |  |  | No | - | $(S A) \rightarrow(W P) ;(S A+2) \rightarrow(P C) ;$ |
|  |  |  |  |  | (old WP) $\rightarrow$ (new WR 13); <br> (old PC) $\rightarrow$ (new WR14): |
|  |  |  |  |  | (old ST) $\rightarrow$ (new WR 15); |
|  |  |  |  |  | the interrupt input (INTREQ) is not tested upon completion of the |
|  |  |  |  |  | BLWP instruction. |
| CLR | 0000010011 | Clear operand | No | - | $0 \rightarrow(S A)$ |
| SETO | 0000011100 | Set to ones | No | - | FFFF $16 \rightarrow$ (SA) |
| INV | 0000010101 | Invert | Yes | 0-2 | $\overline{(S A)} \rightarrow(S A)$ |
| NEG | 0000010100 | Negate | Yes | 0.4 | $-(S A) \rightarrow(S A)$ |
| ABS | 0000001111001 | Absolute value* | No | 0.4 | $\|(S A)\| \rightarrow$ (SA) |
| SWPB | 00000111011 | Swap bytes | No | - | $(S A)$, bits 0 thru $7 \rightarrow(S A)$, bits |
|  |  |  |  |  | 8 thru 15; (SA), bits 8 thru $15 \rightarrow$ (SA), bits 0 thru 7. |
| INC | 0000010110 | Increment | Yes | 0-4 | $(S A)+1 \rightarrow(S A)$ |
| INCT | 000000011001111 | Increment by two | Yes | 0-4 | $(S A)+2 \rightarrow(S A)$ |
| DEC | 0000011000 | Decrement | Yes | $0-4$ | $(S A)-1 \rightarrow(S A)$ |
| DECT | 0000011001 | Decrement by two | Yes | 0-4 | $(S A)-2 \rightarrow(S A)$ |
| $\mathrm{x}^{\dagger}$ | 0000010010 | Execute | No | - | Execute the instruction at SA. |

*Operand is compared to zero for status bit.
$\dagger$ If additional memory words for the execute instruction are required to define the operands of the instruction located at SA, these words will be accessed from PC and the PC will be updated accordingly. The instruction acquisition signal (IAQ) will not be true when the 9900 accesses the instruction at SA. Status bits are affected in the normal manner for the instruction executed.

### 3.5.5 CRU Multiple-Bit Instructions

General format:

| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

The C field specifies the number of bits to be transferred. If $\mathrm{C}=0,16$ bits will be transferred. The CRU base register (WR12, bits 3 through 14) defines the starting CRU bit address. The bits are transferred serially and the CRU address is incremented with each bit transfer, although the contents of WR12 is not affected. TS and S provide multiple mode addressing capability for the source operand. If 8 or fewer bits are transferred ( $\mathrm{C}=1$ through 8 ), the source address is a byte address. If 9 or more bits are transferred ( $C=0,9$ through 15 ), the source address is a word address. If the source is addressed in the workspace register indirect auto increment mode, the workspace register is incremented by 1 if $\mathrm{C}=1$ through 8 , and is incremented by 2 otherwise.

| MNEMONIC | OP CODE | MEANING |  |  | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | 012345 |  | $\begin{gathered} \text { COMPARED } \\ \text { TO } 0 \\ \hline \end{gathered}$ | BITS <br> AFFECTED |  |
| LDCR | 001100 | Load communcation register | Yes | 0-2,5 ${ }^{\dagger}$ | Beginning with LSB of (SA), transfer the specified number of bits from (SA) to the CRU. |
| STCR | 001101 | Store communcation register | Yes | 0-2,5 ${ }^{\dagger}$ | Beginning with LSB of (SA), transfer the specified number of bits from the CRU to (SA). Load unfilled bit positions with 0 . |

${ }^{\dagger}$ ST5 is affected only if $1 \leqslant C \leqslant 8$.

### 3.5.6 CRU Single-Bit Instructions



CRU relative addressing is used to address the selected CRU bit.

| MNEMONIC | OP CODE | MEANING | STATUS | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
|  | 01234567 |  | BITS <br> AFFECTED |  |
| SBO | 0000111101 | Set bit to one | - | Set the selected CRU output bit to 1 . |
| SBZ | 00001111110 | Set bit to zero | - | Set the selected CRU output bit to 0 . |
| TB | 00001111111 | Test bit | 2 | If the selected CRU input bit $=1$, set ST2. |

### 3.5.7 Jump Instructions

|  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| General format: | OP CODE |  |  |  |  |  |  |  | DISPLACEMENT |  |  |  |  |  |  |  |

Jump instructions cause the PC to be loaded with the value selected by PC relative addressing if the bits of ST are at specified values. Otherwise, no operation occurs and the next instruction is executed since PC points to the next instruction. The displacement field is a word count to be added to PC. Thus, the jump instruction has a range of - 128 to 127 words from memory-word address following the jump instruction. No ST bits are affected by jump instruction.

| MNEMONIC | OP CODE |  |  |  |  |  |  |  | MEANING | ST CONDITION TO LOAD PC |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |  |  |
| JEQ | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | Jump equal | $S T 2=1$ |
| JGT | 0 | 0 | 0 |  | 0 | 1 | 0 | 1 | Jump greater than | ST1 $=1$ |
| JH | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | Jump high | STO $=1$ and ST2 $=0$ |
| JHE | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | Jump high or equal | ST0 $=1$ or ST2 $=1$ |
| JL | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | Jump low | STO $=0$ and ST2 $=0$ |
| JLE | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | Jump low or equal | STO $=0$ or ST2 $=1$ |
| JLT | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | Jump less than | $\mathrm{ST} 1=0$ and $\mathrm{ST} 2=0$ |
| JMP | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | Jump unconditional | unconditional |
| JNC | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | Jump no carry | ST3 $=0$ |
| JNE | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | Jump not equal | ST2 $=0$ |
| JNO | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | Jump no overflow | ST4 $=0$ |
| JOC | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | Jump on carry | ST3 $=1$ |
| JOP | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | Jump odd parity | ST5 = 1 |

### 3.5.8 Shift Instructions



If $C=0$, bits 12 through 15 of WRO contain the shift count. If $C=0$ and bits 12 through 15 of $W R O=0$, the shift count is 16 .

| MNEMONIC | OP CODE |  |  |  |  |  |  | MEANING | $\qquad$ | $\begin{aligned} & \text { STATUS } \\ & \text { BITS } \\ & \text { AFFECTED } \end{aligned}$ | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 1 | 2 |  |  | 6 |  |  |  |  |  |
| SLA | 0 | 0 | 0 |  | 0 | 1 |  | Shift left arith metic | Yes | 0-4 | Shift (WR) left. Fill vacated bit positions with 0 . |
| SRA | 0 | 0 | 0 |  | 0 | 0 |  | Shift right arithmetic | Yes | 0-3 | Shift (WR) right. Fill vacated bit positions with original MSB of (WR). |
| SRC | 0 | 0 | 0 |  | 0 | 1 |  | Shift right circular | Yes | 0-3 | Shift (WR) right. Shift previous LSB into MSB. |
| SRL | 0 | 0 |  |  |  |  |  | Shift right logical | Yes | 0-3 | Shift (WR) right. Fill vacated bit positions with 0's. |

### 3.5.9 Immediate Register Instructions



| MNEMONIC | OP CODE | MEANING | RESULT <br> COMPARED <br> TO 0 | STATUS BITS <br> AFFECTED | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | 012345678910 |  |  |  |  |
| AI | 00000010001 | Add immediate | Yes | 0-4 | (WR) + IOP $\rightarrow$ (WR) |
| ANDI | 00000010010 | AND immediate | Yes | $0 \cdot 2$ | (WR) AND IOP $\rightarrow$ (WR) |
| Cl | 00000010100 | Compare <br> immediate | Yes | 0-2 | Compare (W) to IOP and set appropriate status bits |
| LI | 00000010000 | Load immediate | Yes | 0.2 | $10 \mathrm{P} \rightarrow$ (WR) |
| ORI | 00000010011 | OR immediate | Yes | 0.2 | $($ WR) OR IOP $\rightarrow$ (WR) |

### 3.5.10 Internal Register Load Immediate Instructions



| MNEMONIC | OP CODE |  |  |  |  |  |  |  |  |  |  | MEANING | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 0 | 1 | 2 | 3 | 4 | . 5 | 6 | 7 | 8 | 9 | 10 |  |  |
| LWPI | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | Load workspace pointer immediate | IOP $\rightarrow$ (WP), no ST bits affected |
| LIMI | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | Load interrupt mask | IOP, bits 12 thru $15 \rightarrow$ ST12 thru ST15 |

3.5.11 Internal Register Store Instructions


No ST bits are affected.

| MNEMONIC | OP CODE |  |  |  |  |  |  |  |  |  |  | MEANING | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 |  |  |
| STST | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | Store status register | $(S T) \rightarrow(W R)$ |
| STWP | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | Store workspace pointer | $(W P) \rightarrow$ (WR) |

### 3.5.12 Return Workspace Pointer (RTWP) Instruction

General format:

| 0 | 1 | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 15 | 15 | 0 | 0 |  | $N$ |

The RTWP instruction causes the following transfers to occur:

$$
\begin{aligned}
& (W R 15) \rightarrow(S T) \\
& (W R 14) \rightarrow(P C) \\
& (W R 13) \rightarrow(W P)
\end{aligned}
$$

### 3.5.13 External Instructions



External instructions cause the three most-significant address lines (A0 through A2) to be set to the below-described levels and the CRUCLK line to be pulsed, allowing external control functions to be initiated.

| MNEMONIC | OP CODE |  |  |  |  |  |  |  |  |  |  | MEANING | STATUS BITS AFFECTED | DESCRIPTION | ADDRESS BUS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 12 | 23 | 4 | 5 | 67 | 7 | 8 | 9 |  |  |  |  | A0 | A1 | A2 |
| IDLE |  | 0 | 00 | 0 | 0 | 0 | 11 | 1 | 0 | 1 | 0 | Idle | - | Suspend SBP 9900A instruction execution until an interrupt, $\overline{\text { LOAD }}$, or RESET occurs | L | H | L |
| RSET |  |  | 00 | 0 | 0 | 0 | 11 | 1 | 0 | 1 | 1 | Reset | 12-15 | $0 \rightarrow$ ST12 thru ST15 | L | H | H |
| CKOF |  |  | 0 | 0 | 0 | 0 | 11 | 1 | 1 | 1 | 0 | User defined |  | --- | H | H | L |
| CKON |  |  | 0 | 0 | 0 | 0 | 11 | 1 | 1 | 0 | 1 | User defined |  | -- | H | L | H |
| LREX |  | 0 | 0 | 0 | 0 | 0 | 11 | 1 | 1 | 1 | 1 | User defined |  | --- | H | H | H |

### 3.6 MICROINSTRUCTION CYCLE

The SBP 9900A includes circuitry which will indicate the completion of a microinstruction cycle. Designated as the $\overline{\mathrm{CYCEND}}$ function, it provides CPU status that can simplify system design. The $\overline{\mathrm{CYCEND}}$ output will go to a low logic level as a result of the low-to-high transistion of each clock pulse which initiates the last clock of a microinstruction.

### 3.7 SBP 9900A INSTRUCTION EXECUTION TIMES

Instruction execution times for the SBP 9900A are a function of:

1) Clock cycle time, $\mathrm{t}_{\mathrm{c}}$
2) Addressing mode used where operands have multiple addressing mode capability
3) Number of wait states required per memory access.

The following Table 6 lists the number of clock cycles and memory accesses required to execute each SBP 9900A instruction. For instructions with multiple addressing modes for either or both operands, the table lists the number of clock cycles and memory accesses with all operands addressed in the workspace-register mode. To determine the additional number of clock cycles and memory accesses required for modified addressing, add the appropriate values from the referenced tables. The total instruction-execution time for an instruction is:

$$
T=t_{C}(C+W \cdot M)
$$

where:
$T=$ total instruction execution time;
$\mathrm{t}_{\mathrm{c}}=$ clock cycle time;
$\mathrm{C}=$ number of clock cycles for instruction execution plus address modification;
$W=$ number of required wait states per memory access for instruction execution plus address modification;
$M=$ number of memory accesses.

As an example, the instruction MOVB is used in a system with $t_{c}=0.5 \mu$ and no wait states are required to access memory. Both operands are addressed in the workspace register mode:

$$
T=t_{C}(C+W \cdot M)=0.5(14+0 \cdot 4) \mu \mathrm{s}=7 \mu \mathrm{~s} .
$$

If two wait states per memory access were required, the execution time is:

$$
\mathrm{T}=0.5(14+2 \cdot 4) \mu \mathrm{s}=11 \mu \mathrm{~s} .
$$

If the source operand was addressed in the symbolic mode and two wait states were required:

```
T= tc}(C+W\cdotM
    C=14+8=22
    M=4+1=5
T = 0.5 (22+2.5) \mus=16 \mu\textrm{s}.
```

| INSTRUCTION | $\begin{gathered} \text { cLock } \\ \text { cYcles } \\ \mathrm{C} \\ \hline \end{gathered}$ | $\begin{array}{\|c\|} \hline \text { MEMORY } \\ \text { ACCESS } \\ M \\ \hline \end{array}$ | ADDRESS MODIFICATION ${ }^{\dagger}$ |  | INSTRUCTION | clock cyCLES c | $\begin{gathered} \text { MEMORY } \\ \text { ACCESS } \\ M \\ \hline \end{gathered}$ | ADDRESS MODIFICATION ${ }^{\dagger}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | SOURCE | DEST |  |  |  | SOURCE | DEST |
| A | 14 | 4 | A | A | LWPI | 10 | 2 | - | - |
| $A B$ | 14 | 4 | B | B | MOV | 14 | 4 | A | A |
| $A B S(M S B=0)$ | 12 | 2 | A | - | move | 14 | 4 | B | B |
| ( $\mathrm{MSB}=1$ ) | 14 | 3 | A | - | MPY | 52 | 5 | A | - |
| AI | 14 | 4 | - | - | NEG | 12 | 3 | A | - |
| ANDI | 14 | 4 | - | - | ORI | 14 | 4 | - | - |
| B | 8 | 2 | A | - | RSET | 12 | 1 | - | - |
| BL | 12 | 3 | A | - | RTWP | 14 | 4 | - | - |
| BLWP | 26 | 6 | A | - | S | 14 | 4 | A | A |
| C | 14 | 3 | A | A | SB | 14 | 4 | B | 8 |
| CB | 14 | 3 | B | B | SBO | 12 | 2 | - | - |
| Cl | 14 | 3 | - | - | SBZ | 12 |  | - | - |
| CKOF | 12 | 1 | - | - | SETO | 10 | 3 | A | - |
| CKON | 12 | 1 | - | - | Shift ( $C \neq 0$ ) | 12+2C | 3 | - | - |
| CLR | 10 | 3 | A | - | (C $=0$, Bits 12-15 |  |  |  |  |
| COC | 14 | 3 | A | - | of $W R O=0$ ) | 52 | 4 | - | - |
| czc | 14 | 3 | A | - | ( $\mathrm{C}=0$, Bits 12-15) |  |  |  |  |
| DEC | 10 | 3 | A | - | of $\mathrm{WRP}=\mathrm{N} \neq 0$ ) | 20+2N | 4 | - | - |
| DECT | 10 | 3 | A | - | SOC | 14 | 4 | A | A |
| DIV (ST4 is set) | 16 | 3 | A | - | SOCB | 14 | 4 | B | B |
| DIV (ST4 is reset)* | 92-124 | 6 | A | - | STCR ( $C=0$ ) | 60 | 4 | A | - |
| IDLE | 12 | 1 | - | - | (1<C<7) | 42 | 4 | B | - |
| INC | 10 | 3 | A | - | ( $\mathrm{C}=8$ ) | 44 | 4 | B | - |
| INCT | 10 | 3 | A | - | (9<C<15) | 58 | 4 | A | - |
| INV | 10 | 3 | A | - | STST | 8 | 2 | - | - |
| Jump (PC is changed) | 10 | 1 | - | - | STWP | 8 | 2 | - | - |
| (PC is not changed) | 8 | 1 | - | - | SWPB | 10 | 3 | A | - |
| LDCR ( $C=0$ ) | 52 | 3 | A | - | SZC | 14 | 4 | A | A |
| ( $1<\mathrm{C}<8$ ) | 20+2C | 3 | B | - | SZCB | 14 | 4 | B | B |
| (9<C<15) | 20+2C | 3 | A | - | TB | 12 | 2 | - | - |
| LI | 12 | 3 | - | - | X** | 8 | 2 | A | - |
| LIMI | 14 | 2 | - | - | XOP | 36 | 8 | A | - |
| LREX | 12 | 1 | - | - | XOR | 14 | 4 | A | - |
| $\overline{\text { RESET }}$ function | 26 | 5 | - | -. | Undefined op codes: |  |  |  |  |
| $\overline{\text { LOAD function }}$ | 22 | 5 | - | - | 0000-01FF,0320-033F,0C00-0FFF, | 6 | 1 | - | - |
| Interrupt context switch | 22 | 5 | - | - | 0780-07FF |  |  |  |  |

*Execution time is dependent upon the partial quotient after each clock cycle during execution.
**Execution time is added to the execution time of the instruction located at the source address minus 4 clock cycles and 1 memory access time.
${ }^{\dagger}$ The letters $A$ and $B$ refer to the respective columns in the Address Modification Table.

## ADDRESS MODIFICATION

| ADDRESSING MODE | COLUMN A |  | COLUMN B |  |
| :---: | :---: | :---: | :---: | :---: |
|  | CLOCK CYCLES C | MEMORY ACCESSES M | CLOCK CYCLES C | MEMORY <br> ACCESSES <br> M |
| WR ( $T_{S}$ or $\left.T_{D}=00\right)$ | 0 | 0 | 0 | 0 |
| WR indirect ( $T_{S}$ or $T_{D}=01$ ) | 4 | 1 | 4 | 1 |
| WR indirect auto-increment ( $T_{S}$ or $T_{D}=11$ ) | 8 | 2 | 6 | 2 |
| Symbolic ( $T_{S}$ or $T_{D}=10, S$ or $D=0$ ) | 8 | 1 | 8 | 1 |
| Indexed ( $T_{S}$ or $T_{D}=10, S$ or $D \neq 0$ ) | 8 | 2 | 8 | 2 |

## 4. INTERFACING

The input/output (I/O) accommodations have been designed for TTL compatibility. Direct interfacing, supportable by the entire families of catalog devices, is shown in Figure 13.


FIGURE 13 - MINIMUM SBP 9900A SYSTEM

### 4.1 INPUT CIRCUIT

The input circuit used on the SBP 9900A is basically an RTL configuration which has been modified for TTL compatibility as shown in Figure 14. An input-clamping diode is incorporated to limit negative excursions (ringing) when the SBP 9900A is on the receiving end of a transmission line; and input switching threshold of nominally +1.5 volts has been specified for improved noise immunity. This threshold is achieved via two resistors which function as a voltage divider to increase the one $V_{B E}$ threshold of the $I^{2} \mathrm{~L}$ input transistor to +1.5 volts.


FIGURE 14 - SCHEMATICS OF INPUTS AND INPUT/OUTPUTS

The input circuit characteristics for input current versus input voltage are shown in Figure 15. The $10-k \Omega$ and $20-k \Omega$ load lines and threshold knee at +1.5 volts provide a high-impedance characteristic to reduce input loading and improve the low-logic-level input noise immunity over some standard TTL inputs. Full compatibility is maintained with virtually all 5 -volt-logic families even when the SBP 9900A is powered down (injector current reduced).

### 4.1.1 Sourcing Inputs

The inputs may be driven directly by most 5 -volt-logic families. Functions that feature internal pull-up resistors at their outputs usually require no external interface components. Functions that feature opencollector outputs generally require external pull-up resistors.

### 4.1.2 Terminating Unused Inputs

Inputs that are selected to be hardwired to a


FIGURE 15 - TYPICAL INPUT CHARACTERISTICS logic-level low may be connected directly to ground. Inputs that are selected to be hardwired to a logic-level high must be tied, via a current limiting (pull-up) resistor, to a logic-level-high low-impedance voltage source such as $\mathrm{V}_{\mathrm{C}}$. A single resistor common to all ( N ) inputs may be used for transient protection.


FIGURE 16 - SCHEMATICS OF OUTPUTS AND INPUT/OUTPUTS

### 4.2 OUTPUT CIRCUIT

The output circuit selected for the SBP 9900A is a current-injected, open-collector transistor shown in Figure 16. Since this transistor is current-injected, output sourcing capability is directly related to injector current. In other words, the number of loads that may be driven by an SBP 9900A output is directly reduced as injector current is reduced.

The output circuit characteristic for low-level output voltage ( $\mathrm{V}_{\mathrm{OL}}$ ) versus low-level output current ( $\mathrm{IOL}^{\text {) }}$ is shown in Figure 17. At rated injector current, the SBP 9900A output circuit offers a low-level output voltage of typically 220 mV .

The output circuit characteristics for 1) high-level output voltage ( $\mathrm{VOH}_{\mathrm{OH}}$ ) and current ( I OH ), 2) rise times, and 3) next stage input noise immunity, are a function of the load circuit being driven. The load circuit may be either:
A) the direct input of a five-volt-logic family if no source current is required
or, for greater noise immunity and improved rise times,
B) the direct input of a five-volt-logic family in conjunction with a discrete pull-up resistor.


### 4.2.1 OUTPUT LOAD RESISTOR

When a discrete pull-up resistor $R_{\mathrm{L}}$ is utilized, the fanout requirements will restrict both its maximum and minimum values. The maximum load resistor value $R_{L}(\max )$ will maintain the high-level output voltage minimum ( 2.4 V ) while conducting $I_{O H}+N \cdot I_{\mathrm{I}}\left(\mathrm{I}_{\text {oad }}\right) . R_{\mathrm{L}(\max )}$ may be calculated as shown in Figure 18.

The minimum load resistor $R_{L}(\min )$ should insure that the arithmetic sum of the current through $R_{L}$ and the sink currents of the loads is less than $\mathrm{IOL}_{\mathrm{L}}$. $\mathrm{R}_{\mathrm{L}(\mathrm{min})}$ may be calculated as shown in Figure 18.

Table 7 shows, for convenience, $\mathrm{R}_{\mathrm{L}}(\mathrm{Min})$ and $\mathrm{R}_{\mathrm{L}(\mathrm{Max})}$ values for several fanout values.

## HIGH-LEVEL (OFF-STATE) CIRCUIT CALCULATIONS

The allowable voltage drop across the load resistor $\left(\mathrm{V}_{\mathrm{RL}}\right)$ is the difference between the pull-up source and the $\mathrm{V}_{\mathrm{OH}}$ level required at the load:

$$
V_{R L}=V_{\text {source }}-V_{O H \min }
$$

The total current through the load resistor ( $I_{R L}$ ) is the sum of the load current and the high-level output current ( $\mathrm{IOH}_{\mathrm{OH}}$ ):
$I_{\text {RL }}=$ Load Current (into the load inputs) $+I_{\mathrm{OH}}$ where: $\mathrm{I}_{\mathrm{OH}}=400 \mu \mathrm{~A} \max$

Therefore, calculations for the maximum value of $R_{L}$ would be:

$$
\mathrm{R}_{\mathrm{L}(\text { max })} \text { in ohms }=\frac{\mathrm{V}_{\text {source }}-\mathrm{V}_{\mathrm{OH} \text { min }}}{\text { Load Current }+400 \mu \mathrm{~A}}
$$



Assume: $\quad V_{\text {source }}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}(\min )}=2.4 \mathrm{~V}$,

$$
N=5, I_{I H}=50 \mu \mathrm{~A}
$$

$R_{L(\text { max })}=\frac{V_{\text {source }}-V_{O H}}{I_{\text {oad }}+I_{O H}}$
$R_{L(\max )}=\frac{5 \mathrm{~V}-2.4 \mathrm{~V}}{250 \mu \mathrm{~A}+400 \mu \mathrm{~A}}=\frac{2.6}{0.00065} \Omega=4000 \Omega$
A. $\mathrm{R}_{\mathrm{L}}$ MAXIMUM CALCULATIONS

## LOW-LEVEL. (ON-STATE) CIRCUIT CALCULATIONS

The maximum current through the load resistor when the output is on, plus the amount of current from the low-level input load, must be limited to the IOL capability of the output. Therefore, the equation is:

$$
R_{L(\text { min })}=\frac{V_{\text {source }}-V_{\text {OL max }}}{I_{O L}-I_{\text {load }}}
$$



Assume: $\quad V_{\text {source }}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V}, \mathrm{I}_{\mathrm{IL}}=2 \mathrm{~mA}$, $N=5, I_{O L}$ capability $=20 \mathrm{~mA}$
$R_{\mathrm{L}(\min )}=\frac{V_{\text {source }}-V_{\mathrm{OL}}}{I_{\mathrm{OL}}-I_{\text {load }}}$
$R_{L(\min )}=\frac{5 \mathrm{~V}-0.4 \mathrm{~V}}{20 \mathrm{~mA}-10 \mathrm{~mA}}=\frac{4.6}{0.01} \Omega=460 \Omega$
B. $R_{L}$ MINIMUM CALCULATIONS

TABLE 7
OUTPUT LOAD RESISTOR VALUES ( $R_{L}$ )

| TYPE OF LOGIC | DRIVING <br> 1 LOAD |  | DRIVING 5 LOADS |  | DRIVING 10 LOADS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{R}_{\mathrm{L}}($ min $)$ | $\mathrm{R}_{\mathrm{L} \text { (max) }}$ | $\mathrm{R}_{\mathrm{L}(\text { min })}$ | $\mathrm{R}_{\mathrm{L} \text { ( } \text { max) }}$ | $\mathrm{R}_{\mathrm{L}(\text { min })}$ | $\mathbf{R}_{\text {L (max) }}$ |
| 54LS/74LS | $234 \Omega$ | 6190 ת | $252 \Omega$ | 5200 ת | $280 \Omega$ | $4333 \Omega$ |
| 54/74 | $250 \Omega$ | $5909 \Omega$ | $383 \Omega$ | $4333 \Omega$ | $1150 \Omega$ | $3250 \Omega$ |
| 54S/74S | $256 \Omega$ | $5777 \Omega$ | $460 \Omega$ | $4160 \Omega$ | $2300 \Omega$ | $2888 \Omega$ |
| MOS | $230 \Omega$ | 6341 ת | $230 \Omega$ | 5777 ת | $231 \Omega$ | $5200 \Omega$ |
| C-MOS | $230 \Omega$ | $6500 \Omega$ | $230 \Omega$ | $6500 \Omega$ | $231 \Omega$ | 6498 ת |
| CONDITIONS: |  |  |  | And unit loads | 1 IL | 1 IH |
| $V_{\text {source }}=5 \mathrm{~V}$, |  |  |  | 54LS/74LS | 0.36 mA | $10 \mu \mathrm{~A}$ |
| $\mathrm{V}_{\mathrm{OH}}=2.4 \mathrm{~V}$ (Satisfies most 5-V logic), |  |  |  | 54/74 | 1.6 mA | $40 \mu \mathrm{~A}$ |
| $V_{O L}=0.4 \mathrm{~V}$, |  |  |  | 54S/74S | 2 mA | $50 \mu \mathrm{~A}$ |
| $\mathrm{I}^{\mathrm{OH}}=400 \mu \mathrm{~A}$ (Maximum leakage), |  |  |  | N-MOS | $10 \mu \mathrm{~A}$ | $10 \mu \mathrm{~A}$ |
| $1 \mathrm{OL}=20 \mathrm{~mA}$ |  |  |  | C-MOS | 10 pA | 10 pA |

## 5. POWER SOURCE

${ }^{2} \mathrm{~L}$ is a current-injected logic. When the injector and ground pins are placed across a curve tracer, the processor V -1 characteristic will resemble that of a silicon switching diode. Any voltage or current source capable of supplying the desired current at the injector node voltage required will suffice. A dry-cell battery, a 5 -volt TTL power supply, a programmable current supply (See Figure 19) - literally whatever power source is convenient can be used for most cases. For example, if a 5 -volt TTL power supply is to be used, a series dropping resistor should be connected between the 5 volt supply and the injector pins of the $\mathrm{I}^{2} \mathrm{~L}$ device, as illustrated in Figure 20, to select the desired operating current.


FIGURE 19 - INJECTOR CURRENT SOURCE


GENERAL FORMULA (OHM'S LAW)
R $_{\text {DROP }}=\frac{V_{\text {SUPPLY }}-V_{C C}}{I_{C C}}$
EXAMPLE FOR $V_{S U P P L Y}=5 V$, AND $I_{C C}=500 \mathrm{~mA}$ :

$$
R_{\text {DROP }}=\frac{5-1.05}{0.5}=\frac{3.95}{0.5}=7.9 \text { OHMS }
$$

FIGURE 20 - INJECTOR CURRENT CALCULATIONS

Figures 21 and 22 show the typical injector node voltages that occur across the temperature and injector current ranges.


FIGURE 21 - INJECTOR-NODE VOLTAGE vs FREE-AIR TEMPERATURE


FIGURE 22 - INJECTOR-NODE VOLTAGE vs INJECTOR CURRENT

## SBP 9900A, SBP 9900A-1

## 6. ELECTRICAL AND MECHANICAL SPECIFICATIONS

### 6.1 SBP 9900A AND SBP 9900A-1* RECOMMENDED OPERATING CONDITIONS AT ICC $=$ MAX ${ }^{\dagger}$ (UNLESS OTHERWISE NOTED)

| PARAMETER |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply current, ICC | SBP 9900A MJ/NJ/EJ | 450 | 500 | 550 | mA |
|  | SBP 9900ACJ |  |  |  |  |
| High-level output voltage, V OH |  |  |  | 5.5 | V |
| Low-level output current, 1 OL |  |  |  | 20 | mA |
| Clock frequency, felock |  | 0 |  | 3 | MHz |
| Width of clock pulse, $\mathrm{t}_{\mathbf{w}}$ | High (67\%) | 222 |  |  | ns |
|  | Low (33\%) | 111 |  |  |  |
| Clock rise time, $\mathrm{t}_{\mathrm{r}}$ | Cowel33 |  |  | 20 | ns |
| Clock fall time, $\mathrm{t}_{\mathrm{f}}$ |  |  |  | 20 | ns |
| Setup time, $\mathrm{t}_{\text {su }}$ (see Figure 23) | HOLD | $110 \uparrow$ |  |  | ns |
|  | READY | $70 \uparrow$ |  |  |  |
|  | D0 thru D15 | $65 \uparrow$ |  |  |  |
|  | CRUIN | $50 \uparrow$ |  |  |  |
|  | INTREQ | $25 \uparrow$ |  |  |  |
|  | ICO thru IC3 | $25 \uparrow$ |  |  |  |
| Hold time, $\mathrm{th}_{\text {h }}$ (see Figure 23) | HOLD | $25 \uparrow$ |  |  | ns |
|  | READY | $50 \uparrow$ |  |  |  |
|  | D0 thru D15 | $40 \uparrow$ |  |  |  |
|  | CRUIN | $40 \uparrow$ |  |  |  |
|  | INTREQ | $55 \uparrow$ |  |  |  |
|  | IC0 thru IC3 | 55 $\uparrow$ |  |  |  |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | SBP 9900AMJ, SBP 9900ANJ | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | SBP 9900AEJ | -40 |  | 85 |  |
|  | SBP 9900ACJ | 0 |  | 70 |  |

*References to SBP 9900A apply equally to the SBP 9900A-1 throughout this document except in 6.3 Switching Characteristics. SBP 9900A-1 complies with JAN specification MIL-M-38510/46001 and MIL-STD-883 processing,
${ }^{\dagger}$ For conditions shown as MIN, NOM, MAX, use the appropriate value specified under recommended operating conditions.

### 6.2 SBP 9900A AND SBP 9900A-1* CHARACTERISTICS OVER RECOMMENDED OPERATING FREE-AIR TEMPERATURE RANGE (UNLESS OTHERWISE NOTED)

| PARAMETER |  |  | TEST CCNDITIONS ${ }^{\dagger}$ |  | MIN | TYP ${ }^{\ddagger}$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IH }}$ | High-level input voltage |  |  |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{\text {IK }}$ | Input clamp voltage |  | $\mathrm{I}^{\text {CC }}=\mathrm{MIN}$, | $\mathrm{I}_{1}=-12 \mathrm{~mA}$ |  |  | -1.5 | $\checkmark$ |
| ${ }^{1} \mathrm{OH}$ | High-level output current | I/O Pins | $\begin{aligned} & I_{\mathrm{CC}}=\mathrm{NOM}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{OH}}=2.4 \mathrm{~V} \end{aligned}$ |  |  | 350 | $\mu \mathrm{A}$ |
|  |  | Other outputs |  |  |  |  | 50 | $\mu \mathrm{A}$ |
|  |  | 1/O Pins | $\begin{aligned} & \mathrm{I}_{\mathrm{CC}}=\mathrm{NOM}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{1 \mathrm{H}}=2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OH}}=5.5 \mathrm{~V} \end{aligned}$ |  |  | 1 | mA |
|  |  | Other outputs |  |  |  |  | 250 | $\mu \mathrm{A}$ |
| $V_{\text {OL }}$ | Low-level output voltage |  | $\begin{aligned} I_{C C} & =N O M, \\ V_{I L} & =0.8 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{1 \mathrm{H}}=2 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OL}}=20 \mathrm{~mA} \end{aligned}$ |  |  | 0.4 | V |
|  | Input current | Clock | ICC $=$ NOM, | $V_{1}=2.4 \mathrm{~V}$ |  | 0.6 | 1 | mA |
|  |  | All other inputs |  |  |  | 200 | 300 | $\mu \mathrm{A}$ |

### 6.3 SBP 9900A AND SBP 9900A-1* SWITCHING CHARACTERISTICS OVER RECOMMENDED OPERATING FREE-AIR TEMPERATURE RANGE (UNLESS OTHERWISE NOTED), ICC = MAX, SEE FIGURES 23 AND 24

| PARAMETER | FROM | TO | TEST CONDITIONS ${ }^{\dagger}$ | SBP 9900A |  |  | SBP 9900A-1* |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| tPLH or tPHL | CLOCK | ADDRESS BUS (A0 - A14) | $C_{L}=150 \mathrm{pF}$ |  | 90 | 130 |  | 90 | 140 | ns |
| tPLH or tPHL | CLOCK | DATA BUS (D0 - D15) |  |  | 105 | 145 |  | 105 | 155 | ns |
| tPLH or tPHL | CLOCK | WRITE ENABLE (WE) |  |  | 100 | 155 |  | 100 | 185 | ns |
| tPLH or tPHL | CLOCK | CYCLE END (CYCEND) |  |  | 90 | 135 |  | 90 | 145 | ns |
| tPLH or tPHL | CLOCK | DATA BUS IN (DBIN) |  |  | 115 | 160 |  | 115 | 160 | ns |
| tPLH or tPHL | CLOCK | MEMORY ENABLE (MEMEN) |  |  | 90 | 130 |  | 90 | 140 | ns |
| tPLH or tPHL | CLOCK | CRU CLOCK (CRUCK) |  |  | 95 | 145 |  | 95 | 155 | ns |
| tPLH or tPHL | CLOCK | CRU DATA OUT (CRUOUT) |  |  | 110 | 175 |  | 110 | 185 | ns |
| tPLH or tPHL | CLOCK | HOLD ACKNOWLEDGE (HLDA) |  |  | 190 | 290 |  | 190 | 290 | ns |
| tPLH or tPHL | CLOCK | WAIT |  |  | 90 | 130 |  | 90 | 130 | ns |
| tPLH or tPHL | CLOCK | INSTRUCTION ACQUISITION (IAQ) |  |  | 90 | 130 |  | 90 | 130 | ns |

[^3]

FIGURE 23 - SWITCHING-TIME VOLTAGE WAVEFORMS


FIGURE 24 - SWITCHING-TIME LOAD-CIRCUITS

### 6.4 CLOCK FREQUENCY VS. TEMPERATURE

Stability of the operational frequency over the full temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ is illustrated in Figure 25 . The effects of temperature on clock frequency are nil above $0^{\circ} \mathrm{C}$. Below $0^{\circ} \mathrm{C}$ the effects are typically less than $-5 \%$ with respect to the typical performance.


FIGURE 25 - AC PERFORMANCE FREE-AIR TEMPERATURE
7. MECHANICAL DATA


NOTES: A. Each pin centerline is located within $0.010(2,54)$ of its true longitudinal position.
B. All linear dimensions are in inches and parenthetically in millimeters. Inch dimensions govern.

## SBP 9960 Programmable CRU I/O Expander

## SBP 9960 <br> PROGRAMMABLE CRU I/O EXPANDER

### 1.0 INTRODUCTION

### 1.1 GENERAL DESCRIPTION

The SBP 9960 Programmable CRU I/O Expander is a ruggedized monolithic software-configurable input/output device fabricated with oxide separated Integrated Injection Logic ( 12 L ) technology. The SBP 9960 provides a flexible and efficient Communications Register Unit (CRU) based interface between the SBP/TMS 9900 series Family of microprocessors and auxiliary systems functions ranging from bitoriented sensors and actuators to byte/word/n-bit-field oriented peripherals.

Under software control, each of the SBP 9960's sixteen single-bit I/O ports may be individually configured to either the input or output mode. 12 L technology enables the SBP 9960's static logic, and TTL compatible I/O, to operate over a very wide ambient temperature range from a single d-c power source with output current sink capability up to 40 mA . When the SBP 9960 is used in conjunction with the SBP 9961 I2L Interrupt-Controller/Timer, the SBP 9960/SBP 9961 pair form an I2L systems alternate to the N-channel MOS TMS 9901 Programmable Systems Interface device while maintaining strict compatibility with existing software handlers developed in support of the TMS 9901.

### 1.2 KEY FEATURES

- SBP/TMS 9900 Series Microprocessor Family Peripheral
- 16 Individual, Single Bit, Software Configurable I/O Ports
- 20/40 mA current Sinking Outputs
- Software Compatibility with TMS 9901 when used in Conjunction with SBP 9961
- TTL Compatible I/O
- Wide Ambient Temperature Operation
-SBP 9960CJ: $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
—SBP 9960EJ: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
-SBP 9960MJ: $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
-SBP 9960NJ: $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (with high-reliability processing)
- 2L Technology
- Constant Current Power Source
- Fully Static Operation
-Single Phase Edge-Triggering Clock
—Wide Temperature Stability

DESIGN GOAL.
This document provides tentative information on a product in the developmental stage. Texas Instruments reserves the right to change or discontinue this product without notice.

### 2.0 FUNCTIONAL DESCRIPTION

### 2.1 SBP 9960/CPU INTERFACE

The SBP 9960 communicates with the CPU through the commumications Register Unit (CRU) interface as shown in Figures 1 and 3. The SBP 9960's CRU interface consists of: a) five CRU address select lines (S0-S4), B) a single chip enable (CE), c) a 9960 to CPU serial data-bit line (CRUIN), d) a CPU to 9960 serial data-bit line (CRUOUT), and e) a CPU to 9960 serial data-bit clock (CRUCLK). When CE is activated (logic-level low), S0-S4 select a specific single-bit I/O port as indicated in Table 1. In the case of an SBP 9960 write operation, the datum is transferred from the CPU to the SBP 9960 via the CRUOUT line. The CRUOUT datum is strobed into the selected single-bit port by CRUCLK. In the case of a SBP 9960 read operation, the selected single-bit port is sampled by the CPU via the CRUIN line.


FIGURE 1. SBP9960 FUNCTIONAL BLOCK DIAGRAM

### 2.2 CRU BIT ASSIGNMENTS

Table 1 describes the SBP 9960's CRU bit assignments. Note that CRU bits 1-14 have been reserved for the SBP 9961 thereby insuring software compatibility between the SBP 9960/SBP9961 pair and the TMS 9901.

### 2.3 INPUT/OUTPUT

One of sixteen SBP 9960, single-bit, combination open-collector-output/resistor-divider-input I/O ports is conversationally represented in figure 2. As a direct result of the open-collector output structure, the data flow direction through the port is determined by the stored logic-level of the associated outputregister bit in combination with the data flow direction of the external device serviced by the port. When
the output-register bit $(\mathrm{Q})$ is at logic-level high, the corresponding package pin $(\mathrm{P})$ is essentially floating and therefore free to be externally pulled to either the high or low logic-level. In other words, when $Q$ is at logic-level high, the ports data flow direction can be either inward, where an external device pulls $P$ to the high or low logic-level; or the data flow direction can be outward, where an external resistor (R) both pulls $P$ to logic-level high and sources current drive into the inputs of external devices. When $Q$ is at logic-level low, the ports unconditional data flow direction is outward, where $P$ has the capacity to sink $20 / 40^{*} \mathrm{~mA}$ of current from external devices. Q can be reset to logic-level low through CPU execution of a SET BIT TO ZERO (SBZ) instruction; $Q$ can be set to logic-level high through: 1) a hardware initiated reset ( $\overline{R E S E T}$ ), 2) a software initiated reset ( $\overline{\mathrm{RST}}$ : CRU BIT 15) preceded by setting the control bit (CRU BIT 0) to logic-level high, or 3) CPU execution of a SET BIT TO ONE (SBO) instruction. Note that both $\overline{R E S E T}$ and $\overline{\text { RST }}$ affect all sixteen single-bit I/O ports while CPU execution of either an SBO or SBZ instruction can be targeted at an individual single-bit port independent of uninvolved ports. Once the data flow direction has been established for each single-bit port, CPU communication with the external devices driven or sensed by each individual port is effected through execution of the CRU instructions: LDCR, STCR, SBO, SBZ, and TB.


FIGURE 2. 1 OF 16 SINGLE-BIT I/O PORTS
*Outputs P0, P1, P2, and P3 have extended current sink capability to 40 mA .

DESIGN GOAL
This document provides tentative information on a product in the developmental stage. Texas Instruments reserves the right to change or discontinue this product without notice.

TABLE 1 - SBP 9960 CRU BIT ASSIGNMENTS

| CRU BIT | So | S1 | S2 | S3 | S4 | CRU READ DATA | CRU WRITE DATA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | Control Bit | Control Bit |
| 1.14 |  |  |  |  |  | Note 1 | Note 1 |
| 15 | 0 | 1 | 1 | 1 | 1 | "1" | No Operation/ $\overline{\mathrm{RST}}{ }^{\text {(2) }}$ |
| 16 | 1 | 0 | 0 | 0 | 0 | PO Input ${ }^{(3)}$ | PO Output ${ }^{(4)}$ (5) |
| 17 | 1 | 0 | 0 | 0 | 1 | P1 4 | P1 4 (5) |
| 18 | 1 | 0 | 0 | 1 | 0 | P2 | P2 (5) |
| 19 | 1 | 0 | 0 | 1 | 1 | P3 | P3 (5) |
| 20 | 1 | 0 | 1 | 0 | 0 | P4 | P4 |
| 21 | 1 | 0 | 1 | 0 | 1 | P5 | P5 |
| 22 | 1 | 0 | 1 | 1 | 0 | P6 | P6 |
| 23 | 1 | 0 | 1 | 1 | 1 | P7 | P7 |
| 24 | 1 | 1 | 0 | 0 | 0 | P8 | P8 |
| 25 | 1 | 1 | 0 | 0 | 1 | P9 | P9 |
| 26 | 1 | 1 | 0 | 1 | 0 | P10 | P10 |
| 27 | 1 | 1 | 0 | 1 | 1 | P11 | P11 |
| 28 | 1 | 1 | 1 | 0 | 0 | P12 | P12 |
| 29 | 1 | 1 | 1 | 0 | 1 | P13 | P13 |
| 30 | 1 | 1 | 1 | 1 | 0 | P14 $\downarrow$ | P14 $\downarrow$ |
| 31 | 1 | 1 | 1 | 1 | 1 | P15 Input ${ }^{(3)}$ | P15 Output ${ }^{(4)}$ |

NOTES: (1) Bits $1-14$ reserved for SBP 9961 Interval Timer/interrupt Controller
(2) Writing a zero to bit 15 while CONTROL $=1$ executes a software reset of the $1 / O$ ports.
(3) Data present on the port will be read without affecting the data.
(4) Writing data to the port will both program the port to the output mode and output the data.
(5) These outputs are provided with extended sink-current capability to 40 mA .

### 2.4 SYSTEM OPERATION

During a typical power-up sequence of a SBP 9960-based system, $\overline{\text { RESET }}$ should be activated (logic-level low) to force the SBP 9960 to the state where each of the sixteen individual single-bit I/O ports is in the input mode. System software should then configure each single-bit port as required. If a given port must be reconfigured from the input to output mode after power-up, the associated output-register bit must be set to logic-level high through CPU execution of an SBO instruction.

### 2.5 SBP 9960/SBP 9961 EMULATION OF THE TMS 9901

Figure 3 shows the system configuration of a SBP 9960 functioning in conjunction with a SBP 9961 in emulation of a TMS 9901. Note the common connection of: a) the individual chip enables, and b) the CRU interface lines. For a complete description of the SBP 9961 and the TMS 9901 refer respectively to the SBP 9961 Interrupt-Controller/Timer Data Manual and the TMS 9901 Programmable Systems Interface Data Manual.


FIGURE 3 - SYSTEM CONFIGURATION USING SBP 9960 AND SBP 9961
2.6 SBP 9960 PIN ASSIGNMENTS AND FUNCTIONS

| SIGNATURE | PIN | 1/O | DESCRIPTION |  |
| :---: | :---: | :---: | :---: | :---: |
| S0 | 6 | IN | ADDRESS SELECT LINES. The data bit being accessed by the CRU interface is specified by the 5 -bit code appearing on S0-S4. |  |
| S1 | 7 | IN |  |  |
| S2 | 8 | IN |  |  |
| S3 | 9 | IN |  |  |
| S4 | 10 | IN |  |  |
| CRUIN | 4 | OUT | CRU DATA IN (to CPU). Data specified by S0-S4 is transmitted to the CPU by CRUIN. When $\overline{C E}$ is not active, CRUIN is pulled to logic-leve high. |  |
| CRUOUT | 2 | IN | CRU DATA OUT (from CPU). When $\overline{\mathrm{CE}}$ is active data present on the CRUOUT input will be strobed by CRUCLK and written into the CRU bit specified by S0-S4. |  |
| CRUCLK | 3 | IN | CRU CLOCK (from CPU). CRUCLK specifies that valid data is present on the CRUOUT line. |  |
| $\overline{\text { RESET }}$ | 1 | IN | POWER-UP RESET. When active (low), $\overline{\text { RESET }}$ forces all I/O's (PO-P15) to input mode. |  |
| $\overline{\mathrm{CE}}$ | 5 | IN | CHIP ENABLE. When active (low), data may be bidirectionally transferred between the SBP 9960 and the CPU. |  |
| INJ | 28 |  | Supply Current $\overline { \text { RESET } } 1 \longdiv { \bigcirc }$ | 38 INJ |
| GND | 14 |  | Ground Reference cruout 24 | $]_{27}$ P0 |
| P0 | 27 | 1/O | I/O pins cruclk 3 [ | $\mathrm{J}_{26} \mathrm{P1}$ |
| P1 | 26 | I/O |  |  |
| P2 | 25 | 1/O | CrUin 4 | $25 \quad$ P2 |
| P3 | 24 | 1/0 | $\overline{\text { CE }} 5$ | $]_{24} \quad \mathrm{P3}$ |
| P4 | 23 | 1/O |  |  |
| P5 | 22 | 1/O | So 6 L $\square$ | $]_{23} \mathrm{P4}$ |
| P6 | 21 | 1/O |  |  |
| P7 | 20 | 1/O | S1 7 - | $022 \mathrm{P5}$ |
| P8 | 19 | 1/0 | S2 8 | $721 \quad$ P6 |
| P9 | 18 | 1/0 | S2 8 | $\mathrm{P}^{21}$ P6 |
| P10 | 17 | 1/0 | s3 $9 \square \square$ | $\square^{20}$ P7 |
| P11 | 16 | 1/O |  |  |
| P12 | 15 | 1/O | S4 10 - | $\square^{19}$ P8 |
| P13 | 13 | 1/0 |  | 718 P9 |
| P14 | 12 | 1/0 | P15 11 |  |
| P15 | 11 | 1/0 | P14 12 [ | $]^{17} \mathrm{P} 10$ |
|  |  |  | P13 13 - | 716811 |
|  |  |  | GND 14 [ | $\square^{15}$ P12 |

DESIGN GOAL
This document provides tentative information on a product in the developmental stage. Texas Instruments reserves the right to change or

### 3.1 RECOMMENDED OPERATING CONDITIONS UNLESS OTHERWISE NOTED, ICC = 70 mA

| PARAMETER |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply current, ICC |  | 63 | 70 | 77 | mA |
| High-level output voltage, $\mathrm{V}_{\mathrm{OH}}$ |  |  |  | 5.5 | V |
| Low-level output current, IOL |  |  |  | $20^{\dagger}$ | mA |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | SBP 9960MJ, SBP 9960NJ | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | SBP 9960EJ | -40 |  | 85 |  |
|  | SBP 9960CJ | 0 |  | 70 |  |

${ }^{\dagger} 40 \mathrm{~mA}$ on extended drive outputs PO, P1, P2 , and P3

### 3.2 ELECTRICAL CHARACTERISTICS (OVER RECOMMENDED OPERATING FREE-AIR TEMPERATURE RANGE, UNLESS OTHERWISE NOTED)

| PARAMETER | TEST CONDITIONS ${ }^{\dagger}$ | MIN | TYP\# MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ High-level input voltage |  | 2 | $\underline{-1}$ | V |
| $V_{\text {IL }}$ Low-level input voltage |  |  | 0.8 | V |
| $V_{\text {IK }}$ Input clamp voltage | $\mathrm{I}_{\mathrm{CC}}=\mathrm{MIN}, \quad \mathrm{I}_{1}=-12 \mathrm{~mA}$ |  | -1.5 | V |
| ${ }^{1} \mathrm{OH}$ High-level output current | $\begin{array}{ll} \mathrm{I} \mathrm{CC}=70 \mathrm{~mA}, & \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, & \mathrm{~V}_{\mathrm{OH}}=5.5 \mathrm{~V} \end{array}$ |  | 400 | $\mu \mathrm{A}$ |
| VOL Low-level output voltage | $\begin{array}{ll} \mathrm{I}_{\mathrm{CC}}=70 \mathrm{~mA}, & \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, & \mathrm{I}_{\mathrm{OL}}=20 \mathrm{~mA}(40 \mathrm{~mA}) \end{array}$ |  | 0.5 | $V$ |
| II Input current | $\mathrm{I}_{\mathrm{CC}}=70 \mathrm{~mA}, \quad \mathrm{~V}_{1}=2.4 \mathrm{~V}$ |  | 225 | $\mu \mathrm{A}$ |

${ }^{\dagger}$ For conditions shown as MAX, use the approprlate value specified under recommended operating conditions.
$\ddagger$ All typical values are at ${ }^{{ }^{\circ}} \mathrm{CC}=70 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
§Extended drive outputs only.

### 3.3 TIMING REQUIREMENTS OVER FULL RANGE OF OPERATING CONDITIONS

| PARAMETER |  | MIN NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {su }}$ | Setup time for SO-S4, $\overline{C E}$, or CRUOUT before CRUCLK | 200 |  | ns |
| $\mathrm{t}_{\text {su }}$ | Setup time, input before valid CRUIN | 200 |  | ns |
| ${ }_{\text {w }}$ (CRUCLK) | CRU clock pulse width | 100 |  | ns |
| $\mathrm{t}_{\mathrm{h}}$ | Hold time for Address or Data | 0 |  | ns |

### 3.4 SWITCHING CHARACTERISTICS OVER FULL RANGE OF RECOMMENDED OPERATING CONDITIONS

| PARAMETER | TEST CONDITIONS | MIN | TYP |
| :---: | :---: | :---: | :---: |
| TPD | Propagation delay, SO-S4 or $\overline{\mathrm{CE}}$ <br> to valid CRUIN | $C_{L}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=300 \Omega$ | 300 |



SWITCHING CHARACTERISTICS

### 4.0 INPUT, OUTPUT, AND INPUT/OUTPUT STRUCTURES



DESIGN GOAL
This document provides tentative information on a product in the developmental stage. Texas Instruments reserves the right to change or


NOTES: A. EACH PIN CENTERLINE IS LOCATED WITHIN 0.100 OF ITS TRUE LONGITUDINAL POSITION.
B. ALL LINEAR DIMENSIONS ARE IN INCHES (AND PARENTHETICALLY IN MILLIMETERS FOR REFERENCE ONLY). INCH DIMENSIONS GOVERN.

## SBP 9961 <br> Interrupt Controller <br> and Timer

DESIGN GOAL
This document provides tentative information on a product in the developmental stage. Texas Instruments reserves the right to change or discontinue this product without notice.

## SBP 9961 INTERRUPT CONTROLLER AND TIMER

### 1.0 INTRODUCTION

### 1.1 GENERAL DESCRIPTION

The SBP 9961 Interrupt Controller and Timer is a ruggedized, monolithic, Communications Register Unit (CRU) programmable, multifunction systems support device fabricated with oxide separated Integrated Injection Logic ( ${ }^{2} \mathrm{~L}$ ) technology. The SBP 9961 provides the SBP/TMS 9900 series Family of Microprocessors with a flexible independently clocked interval/event timer plus maskable prioritized interrupt encoding capability. $I^{2} L$ technology enables the SBP 9961 s static logic, and TTL compatible I/O, to operate over a very wide ambient temperature range from a single d-c power source. When the SBP 9961 is used in conjunction with the $I^{2} L$ SBP 9960 CRU I/O Expander, the SBP $9961 / S B P 9960$ pair form an $1^{2} L$ systems alternate to the $N$-channel MOS TMS 9901 Programmable Systems Interface device while maintaining strict compatibility with existing software handlers developed in support of the TMS 9901.

### 1.2 KEY FEATURES

- SBP/TMS 9900 Series Microprocessor Family Peripheral
© 15 Dedicated, Maskable, Prioritized, Encoded Interrupts
- 20 mA Current Sinking Outputs
- 40-Pin Package
- Independently Clocked 14-Bit Interval/Event Timer
- Software Compatible with TMS 9901 when used in conjunction with SBP 9960
- TTL Compatible I/O
- Wide Ambient Temperature Operation
- SBP 9961 CJ: $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
- SBP 9961EJ: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
- SBP 9961MJ: $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
- SBP $9961 \mathrm{NJ}:-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (with high-reliability processing)
- $I^{2} L$ Technology
- Constant Current Power Source
- Fully Static Operation
- Single Phase Edge-Triggering Clock
- Wide Temperature Stability


### 2.0 FUNCTIONAL DESCRIPTION

### 2.1 SBP 9961/CPU INTERFACE

The SBP 9961 communicates with the CPU through the Communications Register Unit (CRU) interface as shown in Figures 1 and 4. The SBP 9961s CRU interface consists of: a) five CRU address select lines (SOS4), b) a single chip enable ( $\overline{\mathrm{CE}}$ ), c) a 9961 to CPU serial data-bit line (CRUIN), d) a CPU to 9961 serial data-bit line (CRUOUT), and e) a CPU to 9961 serial data-bit clock (CRUCLK). When CE is activated (logic-level low), SO-S4 selects a specific CRU-bit function as indicated in Table 1 . In the case of a SBP 9961 write operation, the datum is transferred from the CPU to the SBP 9961 via the CRUOUT line. The CRUOUT datum is strobed into the selected 9961 CRU-bit function by CRUCLK. In the case of a SBP 9961 read operation, the selected CRU-bit function is sampled by the CPU via the CRUIN line.

| CRU BIT | SO | S1 | S2 | S3 | S4 | CRU READ DATA | CRU WRITE DATA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | $0^{(4)}$ | 0 | 0 | 0 | 0 | Control Bit | Control Bit ${ }^{(1)}$ |
| 1 | 0 | 0 | 0 | 0 | 1 | $\overline{\text { INT1/TIM1 }}{ }^{(2)}$ | Mask 1/TiM ${ }^{\text {(3) }}$ |
| 2 | 0 | 0 | 0 | 1 | 0 | INT2/TIM2 | Mask2/TIM2 |
| 3 | 0 | 0 | 0 | 1 | 1 | INT3/TIM3 | Mask3/TIM3 |
| 4 | 0 | 0 | 1 | 0 | 0 | INT4/TIM4 | Mask4/TIM4 |
| 5 | 0 | 0 | 1 | 0 | 1 | INT5/TIM5 | Mask5/TIM5 |
| 6 | 0 | 0 | 1 | 1 | 0 | $\overline{\text { INT6/TIM6 }}$ | Mask6/TIM6 |
| 7 | 0 | 0 | 1 | 1 | 1 | INT7/TIM7 | Mask 7/TIM7 |
| 8 | 0 | 1 | 0 | 0 | 0 | INT8/TIM8 | Mask8/TIM8 |
| 9 | 0 | 1 | 0 | 0 | 1 | $\overline{\text { INT9/TIM9 }}$ | Mask9/TiM9 |
| 10 | 0 | 1 | 0 | 1 | 0 | $\overline{\text { INT10/TIM10 }}$ | Mask 10/TIM10 |
| 11 | 0 | 1 | 0 | 1 | 1 | $\overline{\text { INT11/TIM11 }}$ | Mask11/TIM11 |
| 12 | 0 | 1 | 1 | 0 | 0 | INT12/TIM12 | Mask 12/TIM 12 |
| 13 | 0 | 1 | 1 | 0 | 1 | $\overline{\text { INT13/TIM13 }}$ | Mask 13/TIM13 |
| 14 | 0 | 1 | 1 | 1 | 1 | INT14/TIM14 | Mask 14/TIM14 |
| 15 | 0 | 1 | 1 | 1 | 1 | $\overline{\text { INT15/INTREQ }}$ | Mask 15 |

NOTES: (1) $0=$ Interrupt Mode; $1=$ TIMCK Mode.
(2) Data present on INT input (or timer value) will be read regardless of mask value.
(3) While in the Interrupt Mode (Control Bit = 0), writing a " 1 " into a mask will enable interrupt, " 0 " will disable.
(4) When the SBP 9961 /SBP 9960 pair are used in emulation of the TMS 9901, SO is used to distinguish between activation of the $9961(S O=0)$ v.s. the $9960(S O=1)$.

### 2.2 INTERRUPT CONTROL

A block diagram of the SBP 9961 interrupt control section is shown in Figure 2. The interrupt inputs are sampled on the positive-going edge of CLOCK and are ANDed with their respective mask bits. If an interrupt input is active (low) and enabled (MASK = 1), the signal is passed through the priority encoder where the highest priority signal is encoded into a 4-bit binary word as shown in Table 2. This word, along with an interrupt request, is then output to the CPU on the positive-going edge of the next CLOCK.

The output signals will remain valid until either the corresponding interrupt input is removed, the interrupt is disabled (MASK $=0$ ), or a higher priority enabled interrupt becomes active. When the highest priority enabled interrupt is removed, the code corresponding to the next highest priority enabled interrupt is output. If no enabled interrupt is active, $\overline{I N T R E Q}$ will be pulled to logic-level high with ICO-IC3 retaininy the last asserted interrupt code. $\overline{R E S E T}$ (power-up reset) will force the interrupt code ICO-IC3 to ( $0,0,0,0$ ) with $\overline{\text { INTREO }}$ pulled high, and will reset all mask bits low (interrupts disabled). Individual interrupts can be subsequently enabled (disabled) by programming the appropriate mask bits. Unused interrupt inputs may be used as data inputs by disabling the interrupt (MASK = 0).


FIGURE 1 - SBP 9961 BLOCK DIAGRAM


INTERRUPT CODE GENERATION

| INTERRUPT/STATE | PRIORITY | ICO | IC1 | IC2 | IC3 | INTREQ |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| INT 1 | 1 (HIGHEST) | 0 | 0 | 0 | 1 | 0 |
| INT 2 | 2 | 0 | 0 | 1 | 0 | 0 |
| INT 3 /TIMER | 3 | 0 | 0 | 1 | 1 | 0 |
| INT 4 | 4 | 0 | 1 | 0 | 0 | 0 |
| INT 5 | 5 | 0 | 1 | 0 | 1 | 0 |
| INT 6 | 6 | 0 | 1 | 1 | 0 | 0 |
| INT 7 | 7 | 0 | 1 | 1 | 1 | 0 |
| INT 8 | 8 | 1 | 0 | 0 | 0 | 0 |
| INT 9 | 9 | 1 | 0 | 0 | 1 | 0 |
| INT 10 | 10 | 1 | 0 | 1 | 0 | 0 |
| INT 11 | 11 | 1 | 0 | 1 | 1 | 0 |
| INT 12 | 12 | 1 | 1 | 0 | 0 | 0 |
| INT 13 | 13 | 1 | 1 | 0 | 1 | 0 |
| INT 14 | 14 | 1 | 1 | 1 | 0 | 0 |
| INT 15 | 15 (LOWEST) | 1 | 1 | 1 | 1 | 0 |
| NO INTERRUPT | - | Note 1 | Note 1 | Note 1 | Note 1 | 1 |

(1) ICO-IC3 hold the level code of the previous interrupt.

### 2.3 INTERVAL TIMER

The SBP 9961's interval/event timer, shown in Figure 3, has the following operational features:
a) Independent clock input TIMCK
b) Programmable 14-bit decrementer
c) Timer-reaches-zero level-3 interrupt
d) Timer reaches zero output pulse $\overline{T D Z}$
e) Able to read the current decremented value and therefore function as an event timer
f) Able to determine the SBP 9961's operating mode and value of $\overline{\text { INTREQ. }}$

The SBP 9961 has an independent timer clock input, TIMCK, which allows the user to define an interval timer clock frequency other than that of the CPU. This, however, does not preclude the user option of connecting TIMCK to the CPU's CLOCK input and therefore running the interval timer at the CPU's clock frequency. The typical operating range of TIMCK is $0-5 \mathrm{MHz}$.

The timer's CRU control bits are shown in Table 1. The SBP 9961 is placed into the timer-access mode by writing a logic-level high to the control bit located at CRU address zero. CRU bits 1-14 are then used to initiate the write-register with the desired start count. Writing a non-zero value to the write-register a) enables the decrementer, b) programs the third priority interrupt (INT3) as the timer interrupt, and c) disables the influence of external interrupts on the $\overline{\mathrm{INT3}}$ input pin. A single LDCR instruction can be used to accomplish the above initialization operation. After the write-register has been initialized with the desired start count, the timer begins decrementing toward zero. Upon reaching zero, the timer issues the level-3 interrupt, outputs the timer-zero pulse $\overline{T D Z}$, and restarts itself with the write-register value. Since the timer interrupt is latched, clearing that interrupt is accomplished by writing either a logic-level low or high to the respective interrupt mask bit at CRU address three. The CRUCLK that accompanies that write operation is the stimulus which resets the timers interrupt latch. However, in order to retain the current mask value, the appropriate SBZ or SBO CRU-write instruction must be executed unless the mask value itself is to be changed. At any point in the timer's decrement sequence, a timer restart can be accomplished by either reinitiating the entire write-register with an LDCR instruction, or by writing to any individual write-register bit with an SBZ or SBO instruction.

If the control bit is at logic-level low, the timer's read-register is updated with the current decrementer value after each decrement operation (once every 64 TIMCK clocks); if the control bit is at logic-level high (timeraccess mode), the read-register retains its current value thereby ensuring that the read-register is not changed in the event a CRU read operation is executing during a decrement operation. Consequently, the current value of the timer's decrementer can be interrogated by 1) placing the SBP 9961 into the timeraccess mode, and 2) performing a CRU-read operation on the timer's read-register through execution of an STCR instruction. The timer, then, can function as an event timer by reading the elapsed time between software events as shown in Table 3. Note that when accessing the timer, all interrupts should be disabled. The timer is disabled by either RESET (power-up reset) or by writing all zeroes to the write-register.


FIGURE 3 - INTERVAL/EVENT TIMER

### 2.4 SBP 9961 STATUS

The SBP 9961s status can be determined by reading the value of the control bit located at CRU address zero. If the control bit has a logic-level low value, then the interrupt masks may be changed and data on the interrupt inputs may be read. However, access to the interval timer is inhibited. If the control bit has a logiclevel high value, then the timer may be initiated, restarted, or read. Also, reading CRU address fifteen gives the status of INTREO where logic-level low indicates activation.

TABLE 3 - SOFTWARE EXAMPLES


This document provides tentative information on a product in the developmental stage. Texas Instruments reserves the right to change or discontinue this product without notice.


### 2.5 SYSTEM OPERATION

During power-up, $\overline{\text { RESET }}$ should be activated (low) to force the SBP 9961 into a known state. $\overline{\operatorname{RESET}}$ will disable all interrupts, disable the timer, and force ICO-IC3 to ( $0,0,0,0$ ) with INTREO pulled high. System software should then enable the proper interrupts and program the timer (if used). See Table 3 for an example. After initial power up, the SBP 9961 is accessed only as needed to service the timer and enable or disable interrupts.

Figure 4 shows SBP 9961s system configuration. Figure 5 shows the use of a SBP 9961 with a SBP 9960 CRU I/O expander in emulation of the TMS 9901. (See TMS 9901 Systems Interface Data Manual.)


FIGURE 5 - SYSTEM CONFIGURATION USING SBP 9960 AND SBP 9961

### 2.6 SBP 9961 PIN ASSIGNMENTS AND FUNCTIONS

| SIGNATURE | PIN | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| SO | 33 | IN | ADDRESS SELECT LINES. The data bit being accessed by the CRU interface is speci- |
| S1 | 35 | IN | fied by the 4-bit code appearing on S1-S4. S0 is used as the high order select line when |
| S2 | 31 | IN | the SBP 9961 is used with the SBP 9960 in emulation of the TMS 9901. Otherwise, |
| S3 | 34 | IN | tie SO to logic-level low. |
| S4 | 32 | IN |  |
| CRUIN | 28 | OUT | CRU DATA IN (to CPU). Data specified by SO-S4 is transmitted to the CPU by CRUIN. When $\overline{C E}$ is not active, CRUIN is logic-level high. |
| CRUOUT | 17 | IN | CRU DATA OUT (from CPU). When $\overrightarrow{C E}$ is active, data present on the CRUOUT input will be sampled during CRUCLK and written into the CRU bit specified by SO-S4. |
| CRUCLK | 1 | IN | CRU CLOCK (from CPU). CRUCLK specifies that valid data is present on the CRUOUT line. |
| RESET | 38 | IN | POWER-UP RESET. When active (low), RESET forces all interrupt masks to " 0 ", and disables the clock. |
| $\overline{C E}$ | 2 | IN | CHIP ENABLE. When active (low), data transfers may occur between the CPU and the SBP 9961. |
| TIMCK | 11 | IN | TIMER CLOCK IN. External clock used for the timer decrementer. May be externally tied to the CLOCK input pin. |
| $\overline{T D Z}$ | 30 | OUT | TIMER DECREMENTER EQUALS ZERO. Low active pulse indicating that the timers decrementer contains a value of zero (all logic-level lows). |
| ICO | 3 | OUT | INTERRUPT CODE LINES (to CPU). ICO (MSB) through IC3 output the binary code |
| IC1 | 4 | OUT | corresponding to the highest priority enabled interrupt most recently asserted. |
| IC2 | 5 | OUT |  |
| IC3 | 6 | OUT |  |
| INTREQ | 7 | OUT | INTERRUPT REQUEST (to CPU). When active (low) $\overline{\text { NTREO }}$ indicates to the CPU that an enabled interrupt has been asserted, prioritized, and encoded. |
| CLOCK | 9 | IN | CPU SYSTEM CLOCK. Used by the SBP 9961 to synchronize the interrupt interface (INTREQ, ICO-IC3) to the CPU. |
| INJ | 40 |  | Supply Current |
| GND | 19, 20 |  | Ground Reference |
| VCC | 37 |  | Common voltage return/reference for all I/O pull-up resistors. |
| INT1 | 12 | IN | INTERRUPT INPUTS. When active (low), the signal is ANDed with its corresponding |
| $\overline{\mathrm{NT} 2}$ | 13 | IN | mask bit and if enabled sent to the interrupt control section. $\overline{\text { NT1 }}$ has highest priority. |
| INT3 | 21 | IN |  |
| INT4 | 14 | IN |  |
| INT5 | 15 | IN |  |
| INT6 | 16 | IN |  |
| $\overline{\text { NT7 }}$ | 18 | IN |  |
| INT8 | 8 | IN |  |
| INT9 | 10 | IN |  |
| $\overline{\text { INT10 }}$ | 22 | IN |  |
| INT11 | 23 | IN |  |
| $\overline{\text { ITT } 12}$ | 25 | IN |  |
| INT13 | 26 | IN |  |
| INT14 | 27 | IN |  |
| $\overline{\text { INT15 }}$ | 29 | IN |  |



### 3.0 ELECTRICAL SPECIFICATIONS

3.1 RECOMMENDED OPERATING CONDITIONS, UNLESS OTHERWISE NOTED ${ }^{1} C C=130 \mathrm{~mA}$

| PARAMETER |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply current, ICC |  | 115 | 130 | 145 | mA |
| High-level output voltage, $\mathrm{V}_{\mathrm{OH}}$ |  |  |  | 5.5 | V |
| Low-level output current, IOL |  |  |  | 20 | mA |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | SBP 9961MJ, SBP 9961NJ | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | SBP 9961EJ | -40 |  | 85 |  |
|  | SBP 9961CJ | 0 |  | 70 |  |

### 3.2 ELECTRICAL CHARACTERISTICS (OVER RECOMMENDED OPERATING FREE-AIR TEMPERATURE RANGE, UNLESS OTHERWISE NOTED)

| PARAMETER | TEST CONDITIONS ${ }^{\dagger}$ |  | MIN | TYP\# | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ High-level input voltage |  |  | 2 |  |  | V |
| $V_{\text {IL }}$ Low-level input voltage |  |  |  |  | 0.8 | V |
| $V_{\text {IK }}$ Input clamp voltage | $\mathrm{ICC}=\mathrm{MIN}$, | $\mathrm{I}_{1}=-12 \mathrm{~mA}$ |  |  | -1.5 | V |
| IOH High-level output current | $\begin{aligned} & I_{\mathrm{CC}}=130 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{OH}}=5.5 \mathrm{~V} \end{aligned}$ |  |  | -400 | $\mu \mathrm{A}$ |
| VOL Low-level output voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{CC}}=130 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{OL}}=20 \mathrm{~mA} \end{aligned}$ |  |  | 0.5 | V |
| II Input current | $1 \mathrm{CC}=130 \mathrm{~mA}$, | $\mathrm{V}_{1}=2.4 \mathrm{~V}$ |  | 180 |  | $\mu \mathrm{A}$ |

${ }^{\dagger}{ }^{\dagger}$ For conditions shown as MAX, use the appropriate value specified under recommended operating conditions


### 3.3 TIMING REQUIREMENTS OVER FULL RANGE OF OPERATING CONDITIONS

| PARAMETER |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {t }}$ c | Clock cycle time | 333 |  |  | ns |
| $\mathrm{t}_{\mathrm{r}}$ | Clock rise time |  | 10 | 20 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | Clock fall time |  | 10 | 20 | ns |
| $\mathrm{t}_{\mathrm{wL}}$ | Clock pulse low width | 111 |  |  | ns |
| $\mathrm{t}_{\text {wh }}$ | Clock pulse high width | 222 |  |  | ns |
| $\mathrm{t}_{\text {su }}$ | Setup time for SO-S4, $\overline{\mathrm{CE}}$, or CRUOUT before CRUCLK |  | 200 |  | ns |
| $\mathrm{t}_{\text {su }}$ | Setup time, input before valid CRUIN |  | 200 |  | ns |
| ${ }_{t}{ }_{\text {su }}$ | Setup time, interrupt before clock high |  | 60 |  | ns |
| $\mathrm{t}_{\mathrm{W}}$ (CRUCLK) | CRU clock pulse width |  | 100 |  | ns |
| $\mathrm{t}_{\mathrm{h}}$ | Address hold time |  | 80 |  | ns |
| t' ${ }^{\text {c }}$ | TIMCK cycle time |  | 200 |  | ns |

### 3.4 SWITCHING CHARACTERISITICS OVER FULL RANGE OF RECOMMENDED OPERATING CONDITIONS

| PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\text { tPD } \begin{aligned} & \text { Propagation delay, } \uparrow \text { CLOCK to valid } \\ & \text { INTREO, ICO-IC3 } \end{aligned}$ | $C_{L}=25 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega$ | 150 |  | ns |
|  | $C_{L}=25 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega$ | 330 |  | ns |

### 4.0 INPUT, OUTPUT, AND INPUT/OUTPUT STRUCTURES

A. EQUIVALENT OF EACH INPUT


NOTE 1: ALL TIMING MEASUREMENTS ARE FROM 10\% and 90\% POINTS
switching characteristics

### 5.0 MECHANICAL DATA

### 5.1 40-PIN PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. Each pin centerline is located within $0.010(2,54)$ of its true longitudinal position.
B. All linear dimensions are in inches and parenthetically in millimeters. Inch dimensions govern.

### 5.2 40-PIN CERAMIC DUAL-IN-LINE PACKAGE



## Miscellaneous 9900 Family Products

TIMING CONTROLLER FOR THE SBP 9900A

- 14-Bit Interval Timer-Event Counter
- RESET and LOAD Synchronization
- SBP 9900A Clock Generation
- 20-Pin Package
- TTL Compatible Open-Collector I/O


## DESCRIPTION

The SBP 9964 is a 14 -bit interval timer-event counter, an SBP 9900A clock generator and an SBP 9900A RESET and LOAD signal synchronizer. The interval timer-event counter communicates with the SBP 9900A through the SBP 9900A's Communication Register Unit (CRU) I/O interface. The interval timer-event counter may be efficiently applied to a variety of applications in which the interval between external events, the number of external events, or the initiation of periodic events is desired. RESET and LOAD synchronizers provide for SBP 9900A compatible synchronization of these signals from asynchronously applied external signals.


FIGURE 1 - FUNCTION BLOCK DIAGRAM

## PRODUCT PREVIEW

## PERIPHERAL INTERFACE ADAPTER

- Microprocessor Memory-Mapped I/O Peripheral Interface
- Dual 8-Bit Input/Output Peripheral Ports
- Internal Mask Registers and Associated Compare Logic for Character/Data Recognition
- TTL Compatible Open-Collector I/O
- 40-Pin Package


## DESCRIPTION

The SBP 9965 Peripheral Interface Adapter is a byte oriented, parallel memory-mapped, input/output interface which interfaces to microprocessor CPU's through the memory bus. Two 8-bit I/O ports with independent handshake lines are provided which allow a variety of byte oriented peripheral devices to be efficiently interfaced to the CPU. High data rates are effected through parallel transfers of data between the CPU and the peripheral device.

Two internal mask registers, one associated with each I/O port, may compare logic which flags the CPU whenever an equal condition exists between I/O and mask register data. This feature is useful for byte string searches or control character recognition.


FIGURE 1 - FUNCTIONAL BLOCK DIAGRAM

## [2L MASK-PROGRAMMABLE READ-ONLY MEMORIES

- TTL-Compatible Inputs and Outputs
- Industry Standard Pin Assignments in 24-Pin Plastic and Ceramic Dual-In-Line Packages
- Open-Collector Outputs


## description

These mask-programmed read-only memories offer the designer a wide range of options such as activehigh or active-low memory-enable pins and strobe control for latched or transparent output flip flops (see Programmable Options Table). These flexible, high-density ROMs can provide the basis for costeffective solutions to many design problems including. those in large, fixed program memories with capability for code converters, constants, character generators, and look-up tables.

The SBP 9818M is characterized for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. The SBP 9818 C is designed for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

```
    SBP 9818M...JPACKAGE
    SBP 9818C ...J OR NPACKAGE
        (TOP VIEW)
```



PROGRAMMABLE OPTIONS TABLE

| PINS | MEMORY ENABLE | OUTPUTS |
| :---: | :---: | :---: |
| 18 | S 2 | S 2 |
| 20 | S 1 | S 1 |
| 21 | S 3 | No Output Latches | | Strobe Controlled* |
| :---: |
| Output Latches |

- A TTL high level at pin 21 will make the output flip flops transparent, a low TTL level latches the outputs.
schematics of inputs and outputs

functional block diagram

note: $\qquad$ .. Indicates Programmable Options
recommended operating conditions

|  | SBP 9818C |  |  | SBP 9818M |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply current, ICC | 300 |  | 500 | 300 |  | 500 | mA |
| Strobe pulse width, W (G) | 100 |  |  | 100 |  |  | ns |
| Address setup time, $\mathrm{t}_{\text {su }}(\mathrm{ad})$ | 250 $\downarrow$ |  |  | $250 \downarrow$ |  |  | ns |
| Address hold time, $\mathrm{t}_{\mathrm{h}}(\mathrm{ad})$ | $50 \downarrow$ |  |  | 50 $\downarrow$ |  |  | ns |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | 0 |  | 70 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |

$\downarrow$ The arrow indicates that the high-to-low transition of the strobe input is used for reference.

# TYPES SBP 9818C, SBP 9818M 2048-WORD BY 8-BIT READ.ONLY MEMORIES 

electrical characteristics over recommended operating free-air temperature range
(unless otherwise noted)

switching characterisitics, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$

| PARAMETER | TEST CONDITIONS | TYP |
| :--- | :--- | :---: | :---: |
| $\mathrm{t}_{\mathrm{a}(\mathrm{ad})}$ Access time from address |  | 250 ns |
| $\mathrm{t}_{\mathrm{a}(\mathrm{S})}$ Access time from chip select |  |  |
| $\mathrm{t}_{\mathrm{a}(\mathrm{G})}$ Access time from strobe $=300 \mathrm{~mA}$ | 150 ns |  |



FIGURE 1 - TIMING DIAGRAM

NOTE 2: A typical strobe pulse is indicated by the solid waveform. Select inputs may be active high or active low (as indicated by the dashed reference line) and enable or disable the outputs for the duration of their steady active or inactive conditions respectively.

ORDERING INSTRUCTIONS

## TO BE COMPLETED BY REQUESTOR

## COMPANY:

$\qquad$
ADDRESS: $\qquad$

POSTAL ZIP CODE: $\qquad$
CONTACT (NAME): $\qquad$
PHONE: (Area Code) $\qquad$ (NO.) $\qquad$
CUSTOMER PURCHASE ORDER NO: $\qquad$
CUSTOMER PRINT OR I.D. NO: $\qquad$
CUSTOMER PART NO: $\qquad$
SYMBOLIZE AS PART NO: $\qquad$

ROM MEMORY-ENABLE OPTIONS
(Choose one option for each pin):
A. PIN 18
$\square \mathrm{H}=$ true enable
(Check one)
$\square \mathrm{L}=$ true enable
B. PIN 20$H=$ true enable
(Choose one)
$\square \mathrm{L}=$ true enable

NOTES: 1. $L=$ True enable pins will be logically true if left open.
2. All memory enable pins must be true to enable the outputs.

ROM LATCH/ENABLE OPTIONS
(Choose one option):
A.TRANSPARENT LATCH FOR EACH OUTPUT
(Pin $21=\mathrm{H}$ for transparency, L for storing)
B.LATCHES (Choose memory enable option for pin 21):

B1. PIN 21 (Choose one)
$\square \mathrm{H}=$ true enable $\square L=$ true enable

## BIT PROGRAMMING INSTRUCTIONS

Programming instructions for each bit location of these read-only memories are solicited in the form of a sequenced deck of standard 80 -column data cards providing the information requested below, and accompanied by a properly sequenced listing of these cards. Upon receipt of these items, a computer run will be made from the deck of cards which will produce a complete function table for the requested part. This function table, showing output conditions for each of the words, will be forwarded to the purchaser as verification of the input data as interpreted by the computer-automated design (CAD) program. This single run also generates mask and test program data; therefore, verification of the function table should be completed promptly.

Each card in the deck prepared by the purchaser identifies the words specified and describes the levels at the outputs for each of those words. All addresses must have ail outputs defined and columns designated as "blank" must not be punched. The 512 cards should be punched according to the following data card format:

## Column

1-3 Punch a right-justified integer representing the binary input address (000-2044) for the first set of outputs described on the card.

4 Punch a "-" (Minus sign)

5-7 Punch a right-justified integer representing the binary input address (003-2047) for the last set of outputs described on the card.

8-9 Blank

10-17 Punch "H", "L", or "X' for bits eight, seven, six, five, four, three, two, and one (outputs DO 8, DO 7, DO 6, DO 5, DO 4, DO 3, DO 2, and DO 1 in that order) for the first set of outputs specified on the card. (See note 1.)

Blank

Punch "H". "L", or "X' for the second set of outputs.
Blank
Punch " H ", " L ", or " X " for the third set of outputs.
Blank
37-44 Punch "H', "L'", or "X" for the fourth set of outputs.
45-49 Blank
50-80 Same as the '187 data card format, page 15.

TO BE COMPLETED BY TI
SPECIAL DEVICE NO:
SALES ORDER NO: $\qquad$
CONTACT (NAME):

LOCATION: PHONE EXT: $\qquad$

## SBP/TMS 9900 TRANSPORTABLE CROSS-SUPPORT SOFTWARE PRODUCT DESCRIPTION

## - PACKAGING

The SBP/TMS 9900 transportable cross-support package, which is now available for sales and distribution, is composed of three distinct products: 9900 Cross Assembler, Simulator, and ROM Utility. The part number for the package is SYS9900/ 16F.X. The Product Name is TMS 9900 Transportable Cross-Support Software. Initially, the package will be manufactured only on $1 / 2$ inch, 9 track PE encoded (IBM compatible) magnetic tape recorded at 1600 BPI. The tape will be un-labeled, un-blocked, with 80 ASCII bytes per data record and will contain 131 files. The first file on the tape is a data file which contains:
a) A one-time descriptor for each file on the tape
b) A bill of materials (to verify that the complete package has been received), and
c) An errata list of problems and known solutions for the software version on that tape.

Each file on the tape is terminated by an EOF mark except for the last file which is terminated with a double EOF to indicate end-of-logical tape.

Included in the shipping package is a User Manual for each of the three programs and an Installation Manual covering each of the three programs (4 manuals, total).

## - OPERATING ENVIRONMENT

The programs are written to conform to ANSI STANDARD X3.0 (1966) 16-BIT FORTRAN and are designed to execute on any minicomputer with the following minimum characteristics.

1) ANSI STANDARD X3.0 (1966) 16-BIT FORTRAN COMPILER
2) Two's complement arithmetic
3) Disc capacity for up to 7 simultaneously active sequential files.
4) A 20 K -word user program-memory partition.

To date, the package has been extensively tested on the TI 990/10 under DX10V2.2, DEC PDP11/10 under RSX-11M (FIN IV PLUS), and System 370/160 under MVS.

## - 9900 CROSS ASSEMBLER DESCRIPTION

The SBP/TMS 9900 Assembly Language source is translated by the 9900 Cross Assembler into relocatable linkable SBP/ TMS 9900 Object module format. Both the source input and the object output are fully compatible with the FS 990 Prototype Development System and TMS time-sharing services (GE TERMINET, NCSS, and TYMSHARE).

## - SBP/TMS 9900 SIMULATOR DESCRIPTION

The Simulator is patterned after and affords extensions to the SBP/TMS 9900 Simulator on GE TERMINET, NCSS and TYMSHARE. Object modules generated by the Cross Assembler along with "link-control" statements are input to the first stage of the simulator. The output from this stage, an absolute, non-relocatable load module, plus simulation/debug control statements to the second stage of simulation. This stage may be operated in "batchmode" or interactively (e.g., the simulation/debug control stream is entered to the Simulator from a Keyboard/Display device). In this second phase of Simulation the user's program logic is verified and the program's performance characteristics are ascertained. Performance parameterization is supported for considerations such as target system clock speed, memory characteristics, and I/O part descriptions. Debug features include multiple breakpoints, full instruction trace and snapshots, plus the normal inspect/modify for CPU registers. All program references may be made symbolically, using symbols defined in the user's source program.

## - ROM UTILITY DESCRIPTION

When the application program has been satisfactorily verified, the object module may be input to the ROM Utility Program for translation into a format acceptable for production of a gate placement program (preparatory to mass production). Alternatively, the utility may be used to generate a BNPF formatted file which may be input to a PROM Programmer (DATA $\mathrm{I} / \mathrm{O}$ ) to produce a PROM version of the program. In all, there are 12 acceptable input formats and 12 output formats in support of the TMS 1000 and the SBP/TMS 9900 microprocessors.

## AMPL . . . A COMPLETE MICROPROCESSOR PROTOTYPING LAB

The AMPL* Microprocessor Prototyping Lab combines the high performance 990 computer with the low-cost flexibility of the floppy disk to provide a complete microprocessor prototyping lab. The AMPL lab provides in-circuit emulation support, logic-state trace and analysis, read-only memory implementation aids, and SBP 9900A software development support. This microprocessor lab provides the user a dedicated design center where 9900 -based systems can be developed in an integrated software-hardware design and debug sequence. Substantial savings in design cost and design time in each phase of new product development is ensured with this system.

The microprocessor lab is structured around the FS9900 system, a fellow member of TI's 990 computer family. The FS990 system includes the Model 911 Video Display Terminal dual floppy-disk drive and TX990/TXDS system software license, all packaged in a self-contained single-bay desk. The Texas Instruments Model 810 Printer option for the FS990 system provides the user a fast throughput for software listings, trace data, and other hard-copy output requirements.

## In-Circuit Emulation Support

The SBP 9900A in-circuit emulation feature includes the SBP 9900A emulator, SBP 9900A buffer, and SBP 9900A target connector. This feature allows the SBP 9900A microprocessor-based system design engineer to simulate his target system by utilizing the dedicated 4096 words of emulator memory and the SBP 9900A microprocessor emulator. All functions of the proposed system can be simulated except input/output, and benchmark data can be tabulated.

SBP 9900A emulation is designed to aid the design engineer through each stage of his prototype implementation. Emulation control provided by the FS9900 system allows the design engineer to step through the developed code, setting breakpoints and instruction traces to start/stop tests at desired points within his code.

Two significant advantages included in the emulation feature are the use of dedicated emulator memory and the ability under interactive software control to switch back and forth between target system memory and emulator memory. The dedicated 4096 16-bit words of emulator memory provides a significant speed advantage over systems which utilize host system memory on a cycle-stealing basis. The faster, dedicated emulator is designed so that this dedicated memory can have precedence over target system memory so that even after target system memory is implemented, 9900 code changes can be quickly evaluated and tested before implementing this change in target system ROM/PROM.

## Logic-State Trace

The logic-state trace feature adds a dramatic new dimension to the integration and checkout of the target system.
The FS9900 system trace/emulation features interactive on-line control and analysis to provide fast data reduction and programmable emulation control based on the results of this analysis.

The trace feature can be interconnected with the emulator module or it can utilize the general-purpose Trace Data Probe. When interconnected to the emulator, the design engineer can trace 256 events of both address and 16 -bit data. The Trace Data Probe provides 20 individual logic-line trace probes.

These probes can be used by the design engineer to trace any TTL logic lines desired in his target system. The sampling rate can be controlled by a 10 -megahertz internal clock or by an external clock up to 10 megahertz. Of the 20 trace probes, 4 have a special glitch latch feature and can detect noise pulses down to 10 nanoseconds in width.

In addition to the 20 trace data probes, 4 general-purpose trace clock qualifier probes are provided to allow the user to prequalify trace conditions based on logic-state conditions within his target system. By using the interactive programming features within the host FS990 system, the design engineer can define procedures and functions to automatically process incoming trace data from these events, perform data reduction looking for defined conditions, display or print only the desired results, or branch into other emulation/trace procedures. Thus, for example the design engineer can set qualifying conditions and start trace and emulation in a continuous cycle while looking for those random troublesome noise glitches. Upon detecting a glitch, the trace/emulation cycle can be programmed to pause momentarily, analyze and print conditions, and then continue the trace/emulation sequence looking for the next glitch. This feature can mean tremendous savings in manpower and design checkout time since the full speed and power of the 990 computer is processing the problem.

## SBP 9900A-BASED

## TM 990/110M MICROCOMPUTER

The TM 990/110M is an assembled, tested microcomputer module utilizing as its CPU the powerful, ruggedized, 12 L 16-bit SBP 9900A microprocessor. With RAM and ROM/EPROM included on board as well as programmable serial and parallel I/O, the TM 990/100M is a powerful single-board microcomputer. Since all address, data, and control lines are brought to the board connectors, the board can be expanded to use the entire capabilities of the SBP 9900A in larger systems. The TM $990 / 110 \mathrm{M}$ is also being reformatted to meet the form factor/ruggedness requirements of the U.S. Navy's standard electronic module (SEM) program.

## Features

- SBP 9900A 16 -bit CPU
- 1024 words of 4045 Static RAM
- 1 K words of 2708 EPROM, expandable to 4 K words using 2716 EPROMs
- SBP 9960/SBP 9961 programmable system interface
- TMS 9902 asynchronous communications controller
- EIA or TTY terminal interface option
- Fully expandable bus structure
- Designed to fit the 990/510 chassis
- TIBUG operating monitor.


## Operation

The TM $990 / 110 \mathrm{M}$ microcomputer is a software compatible member of the SBP 9900A/990 family. The SBP 9900A is used as a CPU to provide 16 bits of processing power with a minicomputer instruction set which includes multiply and divide. The TM $990 / 110 \mathrm{M}$ module is designed for $3-\mathrm{MHz}$ operation, utilizing the full 16 levels of prioritized interrupts and the advanced memory-to-memory architecture of the SBP 9900A. Additionally, the bus structures are set up to take advantage of the full 64 K -byte memory-addressing capability of the SBP 9900 A and the nonmultiplexed memory, I/O and interrupt buses.

## Memory

The on-board memory includes both an EPROM/ROM section and a static RAM section. Four sockets are available for TMS 2708, TMS 2716 EPROM or TMS 4700 , TMS 4732 ROM operation. Using the available jumper option, all four sockets can be populated with TMS 2716's; providing a maximum on-board EPROM capability of 4 K words. The static RAM area consists of 1024 words of memory. Four TMS 4045 's are included. The cycle time of this memory is 0.667 microseconds. The minimum area of EPROM/RAM area may not be used for off-board expansion. DMA control lines are also accessible on the bus.

## Interrupts and Timers

Fifteen maskable interrupts plus the reset and load trap vectors are implemented. The SBP 9961 handles all 15 external interrupts which can be generated from either the bus connector or the SBP 9961 I/O bus. The SBP 9961 enables each level to be individually maskable under program control. Additionally, level 3 can be programmed to use the interval timer in the SBP 9961. Level 4 can be generated from the TMS 9902 as an interval timer or for three other serial interface conditions (see the TMS 9902 Data Manual). Two programmable timers, therefore, are available on board.

## I/O

The serial I/O and the parallel I/O are handled over the dedicated I/O bus of the SBP 9900A, the communications register unit (CRU). The TMS 9902 acts as the controller for this asynchronous serial interface. The character length, baud rate (75 to 38,400 ), and parity and stop bits are programmable. Three optional types of interface are supported:

- EIA
- $\quad 20 \mathrm{~mA}$ neutral current loop TTY
- Private wire differential line driver/receiver.

The TM 990/110M board is delivered complete with a 25 -pin RS-232 type female connector, and is jumper selectable to support EIA or TTY operation. The differential line driver is normally unpopulated (see Options). Also, the TMS 9903 synchronous communications controller can be utilized since the TMS 9902/9903 are socket compatible.

The parallel I/O is handled by the SBP 9900/SBP 9961 pair; 16 parallel lines are all interfaced to the top edge connector which as 40 pins on 0.100 inch centers. Additionally, eight parallel lines are interfaced to the bus connectors. All I/O lines are equipped with pullup resistors.

## TIBUG

The TIBUG monitor TM 990/401-1 is normally supplied preprogrammed in the populated TMS 2708 EPROMs (see Options). Its operation is described in the User's Manual or the TM 990 Series literature.

## Options

The TM 990/110M-1 board is equipped with two TMS 2708's preprogrammed with the TIBUG monitor, and the serial I/O is jumper selectable as EIA port or a TTY interface. The TM $990 / 110 \mathrm{M}-2$ board is populated with two blank EPROMs, and a private wire differential line driver interface is populated instead of the TTY interface. Other software or accessories, such as the line by line assembler and the microterminal, may be ordered under separate part numbers.


Figure F-1. TM 990/110 FUNCTIONAL DIAGRAM

## Specifications

## CPU: SBP 9900A

Instruction Set - 69 instructions
8,16 , or 32 -bit operation
3 MHz System Clock
Interrupts: 16 levels -15 may be external
Interval Timers: Two (in SBP 9961 and TMS 9902)

|  | Maximum |  |
| :---: | :---: | :---: |
| Resolution | Interval |  |
| TMS 9961 | $21.3 \mu \mathrm{sec}$ | 349 msec |
|  | $64 \mu \mathrm{sec}$ | 16.32 msec |

Memory: 16-bit word configuration
On-board EPROM/ROM, 1 K words, expandable to 4 K On-board RAM, 1024 words
Off-board expansion to full 32 K words
I/O
Parallel: 16 lines (expandable to 4 K total I/O using CPU)
Serial: Asynchronous Controller TMS 9902
5-8 bit character Programmable data rate, stop bits, parity

Baud Rates (bps): 75
2400
110 4800
150 . 9600
$300 \quad 19,200$
$600 \quad 38,400$
1200

## Interfaces

Bus: Data and Address Control

Parallel I/O and Interrupts:
Serial I/O:

Three-state TTL compatible buffered output
TTL compatible
TTL compatible
RS-232, 20 mA current loop or differential line driver

Software
TIBUG monitor self-contained in EPROM
Mating Connectors

| Bus | 100 pin, 0.125 in. | TI | H321150 (wire wrap) |
| :--- | :--- | :--- | :--- |
|  |  | TI | H322150 (solder tail) |
| Parallel I/O | 40 pin, 0.100 in. | TI | H311120 (wire wrap) |
|  |  | 3 M | $3464-0001$ (no ears) |

## FIBER-OPTIC COMPONENTS

- Inexpensive, Reliable Alternative to Conventional Copper-Wire Systems
- Single 5-Volt Supply
- Inputs and Outputs Compatible with TTL and Low-Level MOS
- Data Rate of 1 Megabit/Second
- Byte-Oriented Expansion Capability for 16-Bit Applications
- Interfaces With a Wide Range of Optical-Link Components
- Space-Saving 20-Pin 300-Mil Package

SN74LS462
J OR N DUAL-IN-LINE PACKAGE
(TOP VIEW)

## SN74LS462 TRANSMITTER

- Drive Current Up To 200 mA
- Three Operational Modes:

Continuous Data Stream
DC Sync (8-Bit or 16-Bit Bursts)
AC Sync (8-Bit or 16-Bit Bursts)

- Automatic Start-Up



## SN74LS463 RECEIVER

- Input Sensitivity of $1 \mu \mathrm{~A}$
- Error Indication
- 3-State Parallel Data Outputs
- Isolated Comparator Ground For Improved Common-Mode Noise Rejection



## description

The SN74LS462 transmitter and SN74LS463 receiver are designed for use in optical-wave data-transmission systems. Fabricated with oxide-isolated Integrated Injection Logic ( 12 L ) and low-power Schottky ${ }^{\dagger}$ TTL technology, these devices are operated from a single 5 -volt dc power source and are completely TTL-compatible on all inputs and outputs. The SN74LS462/SN74LS463 transmitter/receiver pair are designed to provide the appropriate encoding, synchronizing, and decoding logic necessary control the transmission of digital data through a wide variety of serial fiber-optic datalink assemblies.

## TYPES SN74LS462, SN74LS463 <br> FIBER-OPTIC DATA-LINK CONTROLLERS

## description (continued)

The basic fiber-optic data link shown in Figure 1 consists of five stages; encoding logic, which converts parallel data to be transmitted into a modulated serial data stream; a transducer (source) to convert the electrical serial data stream into optical logic levels (LED on or off); an optical waveguide (fiber) for transmission of the optical data stream; a transducer (detector), which converts the optical levels back into electrical logic levels; and lastly, decoding logic to convert the modulated serial data stream back into parallel output data.


FIGURE 1 - TYPICAL SIMPLEX FIBER-OPTIC DATA LINK
The functions of encoding and decoding are efficiently provided by the SN74LS462 transmitter and SN74LS463 receiver, respectively, by incorporating all of the necessary logic in space-saving, 20-pin, 300-mil packaging. Transducer functions and transmission fibers can be selected from a wide variety of plastic, glass, or silica assemblies now available including Texas Instruments TXE series of low-cost, all plastic, source, detector, and fiber-cable assemblies.
The SN74LS462 transmitter accepts eight-bit parallel data inputs, encodes this data into frequency-shift coding (FSC), and transmits this information in the user-selected operating mode out of the serial output. (For an explanation of frequency-shift coding, see the "Operation" section of this data sheet). The serial output is capable of driving directly an infrared-emitting diode (IRED), which is coupled through a fiber-optic cable to a PIN detector diode. The SN74LS463 receiver then accepts very low-level currents from the PIN detector into an internal transimpedance amplifier, which amplifies this signal to the level required by the logic. The receiver then decodes the serial data stream and reconstructs the eight bits of parallel data originally transmitted. The parallel data word may be expanded to 16 -bits through the addition of four standard low-power Schottky components interfaced to the transmitter's and receiver's expand pins. Both transmitter and receiver require either a crystal or TTL-level clock connected to the $\phi$ input.

More detailed information on the functions of these controllers is included elsewhere in this data sheet in the section entitled "Operation".

## schematics of inputs and outputs

EQUIVALENT OF EACH INPUT

# TYPES SN74LS462, SN74LS463 FIBER-OPTIC DATA-LINK CONTROLLERS 

| SN74LS462 |  |  |
| :---: | :---: | :---: |
| PIN | SIGNATURE | FUNCTION |
| 1 | DS | Data start input loads data into the buffer register on the low-to-highlevel transition provided that the data acknowledge output is high. |
| 2 | D7 |  |
| 3 | D6 |  |
| 4 | D5 |  |
| 5 | D4 |  |
| 6 | D3 |  |
| 7 | D2 |  |
| 8 | D1 |  |
| 9 | D0 |  |
| 10 | GND | Ground. |
| 11 | SO | Serial output provides a signal capable of driving an infrared-emitting diode ( 200 mA maximum). SO is connected to the cathode of the diode, and the anode is connected to five volts through a 33 -ohm resistor. |
| 12 | E2 | Expand-2 input accepts inverted data from an external eight-bit shift register for 16-bit operation. |
| 13 | AC | AC sync input, which, if mode input is high, selects the $A C$ mode of operation when high and the DC mode when low. |
| 14 | MODE | Mode input when high allows the $A C$ input to select either $A C$ sync mode or DC sync mode. When low (and AC is low), it selects the continuous mode of operation. |
| 15 | $\phi$ | Clock input for crystal or TTL clock. ( (lock frequency $=8 \mathrm{X}$ data rate) . |
| 16 | CKO | Clock output provides clock frequency to the receiver at the same location when bidirectional operation is required. |
| 17 | E1 | Expand-1 output shifts data out of the external shift register for 16 bit operation. For eight-bit operation this is an input and it must be high. |
| 18 | E0 | Expand-0 output loads external serial shift register for 16-bit operation. |
| 19 | DA | Data-acknowledge output provides a signal that, when high, indicates that the buffer register is ready to accept data. It goes low approximately 250 ns after a low-to-high-level transition of data start thereby acknowledging the input of data. |
| 20 | $V_{C C}$ | +5V Supply. |


| PIN |  |
| :--- | :--- | :--- |
| 1 | SIGNATURE |
| 2 | EO |

## TYPES SN74LS462, SN74LS463 FIBER-OPTIC DATA-LINK CONTROLLERS

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

```Supply voltage, \(\mathrm{V}_{\mathrm{CC}}\) (see Note 1)7 V
```

Input voltage, any logic input ..... 7 V
Off-state output voltage, SN74LS463 data outputs ..... 5.5 V
Operating free-air temperature range ..... $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

```Storage temperature range\(-65^{\circ} \mathrm{C}\) to \(150^{\circ} \mathrm{C}\)
NOTE 1: Voltage values are with respect to the network ground terminal.
```

recommended operating conditions

electrical characteristics over recommended operating free-air temperature (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS ${ }^{\dagger}$ |  | SN74LS462 |  |  | SN74LS463 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP ${ }^{\ddagger}$ | MAX | MIN | TYP ${ }^{\ddagger}$ | MAX |  |
| $\mathrm{V}_{\text {IH }}$ | High-level logic input voltage |  |  |  |  |  | 2 |  |  | 2 |  |  | $\checkmark$ |
| $V_{\text {IL }}$ | Low-level logic input voltage |  |  |  |  |  | 0.8 |  |  | 0.8 | V |
| $V_{\text {IK }}$ | Input clamp voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$, | $\mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  | -1.5 |  |  | -1.5 | V |
| $V_{T}$ | Comparator input threshold voltage |  | $V_{C C}=$ MAX |  |  |  |  |  | 1.2 |  | v |
|  | Comparator input current |  | $\mathrm{V}_{\text {CC }}=\mathrm{MAX}$ |  |  |  |  | 1 |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage <br> (any output except SO) |  | $\begin{aligned} & V_{C C}=M I N, \\ & V_{\mathrm{IL}}=0.8 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} \mathrm{V}_{\mathrm{IH}} & =2 \mathrm{~V}, \\ \mathrm{I}_{\mathrm{OH}} & =0.4 \mathrm{~mA} \end{aligned}$ | 2.4 |  |  | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | SO output | $\begin{aligned} & V_{C C}=M I N, \\ & V_{I L}=0.8 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{1 \mathrm{H}}=2 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{OL}}=\mathrm{MAX} \end{aligned}$ |  |  | 0.5 |  |  |  |  |
|  |  | E1 output |  |  |  | 0.35 | 0.5 |  | 0.35 | 0.5 | $v$ |
|  |  | other outputs |  |  |  | 0.35 | 0.5 |  | 0.35 | 0.5 |  |
| ${ }^{1} \mathrm{OH}$ | High-level output current, (SO output) |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{OH}}=5.5 \mathrm{~V} \end{aligned}$ |  |  | 4 |  |  |  | mA |
| IOZH | Off-state output current, high-level voltage applied (DO-D7 outputs) |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{O}}=2.7 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{1 \mathrm{H}}=2 \mathrm{~V}$, |  |  |  |  |  | 50 | $\mu \mathrm{A}$ |
| lozl | Off-state output current, low-level voltage applied (D0-D7 outputs) |  | $\begin{aligned} & \mathrm{v}_{\mathrm{CC}}=\mathrm{MAX} \\ & \mathrm{v}_{\mathrm{O}}=0.4 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{1 \mathrm{H}}=2 \mathrm{~V}$, |  |  |  |  |  | -50 | $\mu \mathrm{A}$ |
| $1 /$ | Input current at maximum input voltage |  | $V_{\text {cc }}=$ MAX, | $V_{1}=5.5 \mathrm{~V}$ |  |  |  |  |  | 1 | mA |
| ${ }_{1}{ }_{\text {H }}$ | High-level input current |  | $V_{C C}=$ MAX, | $\mathrm{V}_{1}=2.4 \mathrm{~V}$ |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-level input current |  | $\mathrm{V}_{\text {CC }}=\mathrm{MAX}$, | $\mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  | -0.4 |  |  | -0.4 | mA |
| Ios | Short-circuit output current§ |  | $\mathrm{V}_{\text {CC }}=\mathrm{MAX}$ |  | -20 |  | -100 | -20 |  | -100 | mA |
| ICC | Supply current |  | $\mathrm{V}_{\text {CC }}=\mathrm{MAX}$ |  |  |  | 100 |  |  | 100 | mA |

[^4]
## TYPES SN74LS462, SN74IS463

fiber-optic data-link controllers
timing requirements over recommended ranges of $T_{A}$ and $V_{C C}$

| PARAMETER |  | SN74LS462 |  |  | SN74LS463 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| $\mathrm{t}_{\mathrm{c}}(\phi)$ | Clock cycle time | 100 |  |  | 100 |  |  | ns |
| ${ }_{\text {r }}(\phi)$ | Clock rise time |  |  |  |  |  | 18 | ns |
| ${ }^{\text {t }}$ ( $\phi$ ) | Clock fall time |  | 9 |  |  |  | 18 | ns |
| $t_{\text {w }}(\phi)$ | Clock pulse width | 50 |  |  | 50 |  |  | ns |
| ${ }_{\text {t }}^{\text {su }}$ | Setup time, data in before data start | 15 |  |  |  |  |  | ns |
| $\mathrm{th}^{\text {h }}$ | Hold time, data in after data start | 30 |  |  |  |  |  | ns |

switching characteristics over recommended ranges of $T_{A}$ and $V_{C C}$

| PARAMETER | TEST CONDITIONS | SN74LS462 |  |  | SN74LS463 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP ${ }^{\ddagger}$ | MAX | MIN | TYP ${ }^{\ddagger}$ | MAX |  |
| $t_{d}$ Delay time, data start high to | See Figures 2 and 3 |  | 450 |  |  |  |  | ns |
| $t_{\text {d }}$ Delay time, data in to serial out |  |  | 250 |  |  |  |  | ns |
| Delay time, output enable to $\mathrm{t}_{\mathrm{d}}$ data out |  |  |  |  | 35 |  |  | ns |
| ${ }^{\text {t }}$ dDelay time, data in to data <br> available |  |  |  |  |  | 400 |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{d}} \text { Delay time, invalid data to } \\ & \text { error flag } \end{aligned}$ |  |  |  |  |  | 300 |  | ns |
| $\mathrm{t}_{\mathrm{d}} \quad$Delay time, clock $(\phi)$ input to <br> clock output |  |  | 30 |  |  |  |  | ns |
| $t_{w}$ Pulse width, data available high |  |  |  |  |  | 800 |  | ns |

${ }^{\ddagger}$ All typical values are at $V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}$.

## PARAMETER MEASUREMENT INFORMATION



FIGURE 2 - LOAD CIRCUITS

## PARAMETER MEASUREMENT INFORMATION



SN74LS462 VOLTAGE WAVEFORMS


SN74LS463 VOLTAGE WAVEFORMS

FIGURE 3 - SWITCHING CHARACTERISTICS

## OPERATION

## serial data coding and synchronization

## frequency-shift coded (FSC) data

Frequency-shift coding, or FSC, is a term for a data transmission code in which each bit period begins with a transition. A space (' 0 ') has no transition during the bit period, however, a mark (' 1 ') has one transition during the bit period (See Figure 4). FSC formatting provides the advantage that it is self-clocking and therefore precludes the necessity of transmitting a clock signal to the receiving end to define the point in time in which data is valid. The SN74LS462 transmitter and SN74LS463 receiver incorporate FSC data to provide a data rate of one megabit per second.


FIGURE 4-FSC SERIAL DATA

## continuous-data-stream mode

Continuous-data-stream mode refers to a mode of serial data transmission in which the word boundaries between consecutive transmissions are not defined by any type of synchronization periods. (See Figure 5A). That is, the next consecutive word is transmitted immediately following the previous word. When no further data is to be transmitted, the serial data line goes to a logic high (LED off) state until a new word is to be transmitted. Continuous data stream offers the advantage of a higher data rate than synchronized transmission schemes.

## dc-synchronization mode

In the dc-synchronization mode, word boundaries are separated by two bit times at a high logic level (LED off). When no data is to succeed the previous transmission, the serial data line goes to a logic high state until a new word is to be transmitted (See Figure 5B). When new data is to be transmitted after an extended (greater than two bit times) idle period, the current synchronization period will be completed prior to transmission. (i.e., idle periods are always a multiple of two bit time sync periods). Dc synchronization offers the advantage over continuous data stream in that word boundaries are defined by the synchronization period.

## ac-synchronization mode

Ac synchronization refers to a three-bit time synchronization period wherein the signal is low for one half of the synchronization period (one and a half bit times) and is high for the other half of the synchronization period. The initial state of the synchronization period is dependent upon the status of the serial data line when the synchronization period is entered. If the serial line is low, the first half of the synchronization period is high and the second half is low. Likewise, if the serial line is high, the first half of the synchronization period is low and the second half is high. When no further data is to succeed the previous transmission, the alternating synchronization period is repeated until the next word is to be transmitted. The current synchronization period will be completed prior to data transmission. (See Figure 5C). Ac synchronization provides the advantage that the receiving end remains in constant synchronization with the transmitting end, even during extended idle periods.

# TYPES SN74LS462, SN74LS463 FIBER-OPTIC DATA-LINK CONTROLLERS 

## OPERATION



FIGURE 5 - SN74LS462 TRANSMITTER MODES OF OPERATION

## SN74LS462 transmitter functional description

## SN74LS462 operational description

When power is first applied to the transmitter, power-up circuitry causes the data acknowledge (DA) output to go active (high) indicating that the buffer register is empty and ready to accept data. (See Figure 6). Parallel loading of the data present on the DO-D7 input pins is accomplished by taking the data start (DS) input high when the data acknowledge is high. Loading will then occur on the rising edge of data start. The parallel data loaded into the buffer register appears at the inputs of the shift register. Approximately 250 nanoseconds after the rising edge of data start, data acknowledge (DA) goes inactive (low). Simultaneously, control logic sends out a pulse to the shift register, and the shift register loads the data from the buffer register. After this operation is complete, data acknowledge once again goes active (high) to indicate that the buffer register is ready to accept new data. The new data now present on the DO-D7 data lines will be entered into the buffer register upon the occurance of the next low-to-high transition of data start. The shift register begins shifting data, one bit at a time, into the modulator where it is encoded into FSC format and output on the serial output (SO) pin. After the eighth bit has been transmitted, further operation depends upon the mode of operation selected by the MODE and ac-sync (AC) inputs. (See Table 1). If the continuous-data-stream mode is selected, the next eight bits are loaded into the shift register from the buffer register and shifting of the data continues without interruption. In the dc-sync mode, the two-bit synchronization period will be inserted between consecutive transmissions. In the

## OPERATION

ac-sync mode, the three-bit synchronization period will be inserted between consecutive transmissions. (See acsynchronization mode.) In all modes, the output of the modulator is amplified so that the serial output (SO) is capable of directly driving an external infrared-emitting diode (source).

In all modes, if the buffer and shift registers are empty, data acknowledge will be high and the transmitter will enter the wait mode. In the wait mode, if dc-sync or continuous (bit stream) operation is selected, the SO output will remain high (transmit diode off). In the ac-sync mode, the SO output will repeat the three-bit synchronization period. The wait mode is ended by the rising edge of a data start pulse. When exiting an extended wait period, the transmitter will complete the current synchronization period (two bit times for dc-sync, three bit times for ac-sync) prior to beginning serial output from SO.
The transmitter has a clock input $(\phi)$ for connection of crystal or TTL-level clock. The bit time is defined as eight cycles of the clock input so that for one-megabit-per-second operation, the clock $\langle\phi\rangle$ frequency must be 8 megahertz. The clock output (CKO) may be used to source the SN74LS463 receiver clock input when full-duplex (bidirectional) systems are configured. The two expander outputs, E 0 and E 1 , and the expander input E 2 are used to control external devices when the transmitter is configured for 16 -bit operation (see Figure 7). However, for 8 -bit operation E1 must be tied directly to $\mathrm{V}_{\mathrm{CC}}$ ( +5 volts).

FUNCTION TABLE

| INPUTS |  |  |
| :---: | :---: | :--- |
| MODE | AC |  |
| (PIN 14) | SYNC SELECTED |  |
| L | L |  |
| L | H | Continuous (no sync) |
| H | L | Undefined |
| H | H | DC sync |

$H=$ high level, $L=$ low level
TABLE 1 - MODESELECT FUNCTION TABLE


FIGURE 6-SN74LS462 FUNCTIONAL BLOCK DIAGRAM

# TYPES SN74LS462, SN74LS463 FIBER-OPTIC DATA-LINK CONTROLLERS 

## OPERATION

## SN74LS462 transmitter 16-bit expansion

Sixteen-bit expansion of the transmitter is effected through connection of an SN74LS377 octal D-type flip-flop and an SN74LS165 octal shift register to the expander pins of the transmitter (E0, E1, and E2). (See Figure 7). Addition of these two standard low-power Schottky devices effectively expands the buffer and shift registers of the transmitter to 16 bits. Input E2 is the serial data output of the 'LS165. Outputs E0 and E1 control the shift/load and clock functions, respectively, of the 'LS165. Note that the data start (DS) input is also used to clock data into the 'LS377 external buffer register. Operation in 16 -bit mode is identical to 8 -bit operation except that the transmitted word length is now 16 -bits long.

## source interface to SN74LS462 transmitter

The serial output (SO) of the transmitter utilizes extremely large output buffer circuitry to provide 200 milliamperes of low-level sink current. This allows the SN74LS462 transmitter to be interfaced to a wide variety of infrared emitting diode (IRED) source assemblies.

The source assembly is connected in the manner illustrated in Figure 8. Note that for a forward diode current of 100 milliamperes, resistor $R$ is shown to be 32 ohms.



FIGURE 8 - SOURCE ASSEMBLY CONNECTION TO SN74LS462

## OPERATION

## SN74LS463 receiver functional description

## SN74LS463 operation description

The SN74LS463 receiver receives very-low-level currents generated by the external photodiode detector, amplifies this signal, and decodes it into eight (or optionally 16) parallel data outputs. A block diagram of the SN74LS463 is shown in Figure 9.

The SN74LS463 has amplifier/comparator inputs, NONINV and INV, which receive the signal from the photodetector. The clock input ( $\phi$ ) provides the synchronization for the circuit. The error flag (EF) output indicates a long-bit error has occurred during the transmission of the eight (or 16) bits of data. The data available output (AV) indicates when the data is available at the output buffer register (D0-D7). The AV output will remain active (high) until the occurrence of an appropriate edge is received by the receiver. For the ac-sync mode, AV will clear typically 800 nanoseconds after it becomes active. For the continuous and dc-sync modes, the time at which AV is cleared inactive (low) is dependent upon the state of the input when the last bit of a bit stream is received. If the bit stream is concluded with a high logic level, the next input transition that clears AV will not occur until the first transition of the first bit of the next eight (or 16) bits to be received. However, if the bit stream is concluded with a low logic level, AV will be cleared when the transition to the high logic level of idle is entered. Because the actual point when AV becomes inactive (low) is dependent upon the subsequent data transmitted system designers are urged to utilize the rising edge of AV to set flags, control logic, etc. in their systems. The output enable $(\overrightarrow{O E})$ input either enables the eight parallel threestate outputs or forces them into the high-impedance state. The expander outputs, E0, E1, and E2, are used to expand receiver operation to 16 bits. For eight-bit operation, E 1 must be connected to $\mathrm{V}_{\mathrm{CC}}$.
The first stage of the SN74LS463 is a low-noise front-end amplifier optimized for use with a PIN detector diode. When the photodiode detects the infrared signal transmitted through the fiber-optic cable, it produces an output current proportional to the received infrared intensity. This current is converted to a voltage by the comparator transimpedance amplifier and amplified to the levels required for internal logic. The FSC information synchronizes with the timercounter logic in the demodulator where it is demodulated into nọn-return-to-zero (NRZ) format and fed to a serial shift register. The internal shift register accepts eight-bit serial data and transfers it in parallel to the buffer register. The data outputs from the buffer register are controlled by the output enable ( $\overline{\mathrm{OE}}$ ) input; a low at this input enables the outputs, a high forces the outputs to the high-impedance state. If 16 -bit operation is selected, serial data will shift out through output EO to the serial input of an external shift register and data from the external shift register is loaded


FIGURE 9 - SN74LS463 FUNCTIONAL BLOCK DIAGRAM

# TYPES SN74LS462, SN74LS463 FIBER-OPTIC DATA-LINK CONTROLLERS 

## OPERATION

into an external buffer register with a pulse from output E2. A clock signal is supplied to the external shift register through output E1, but for eight-bit operation E1 acts as an input and must be tied to $V_{C C}$.

The receiver counts eight clock pulses for each data bit. If an FSC transition has not occurred within ten clock periods, the bit will time-out. If less than eight bits (or 16 bits for 16 -bit operation) have been received when a time-out error occurs, data available will be inhibited (low) and error flag will go high until eight bits (or 16 bits for 16 -bit operation) have been received without a time-out error occurring on any bit. After eight bits (or 16 bits for 16 -bit operation) have been received without a time-out error, error flag will go low and data available will operate normally. At the end of each eight bits (or 16 bits), a two-bit or longer synchronization pulse (idle period) may occur. This will be recognized as such by the internal circuitry, and error flag will remain low. If synchronization pulses do not occur after eight bits (or 16 bits for 16 -bit operation), the continuous bit-stream mode will be assumed.

## SN74LS463 receiver 16-bit expansion

Sixteen-bit expansion of the receiver is effected through connection of an SN74LS164 8-bit serial shift register and an SN74LS374 octal D-type flip-flop to the expander pins of the receiver (E0, E1, and E2). Figure 10 illustrates the connection of these devices to the receiver.

## detector interface to the SN74LS463 receiver

The detector assembly is connected to the receiver in the manner illustrated in Figure 11. The PIN detector diode is connected to the NONINV comparator input, and the second diode is a compensating diode connected to the INV comparator input to offset the effects of temperature on the PIN diode characteristics and to establish a PIN "dark" low-level current level.


FIGURE 10 - SN74LS463 16-BIT CONFIGURATION


FIGURE 12 - WIRING DIAGRAM 8-BIT AC SYNC MODE


FIGURE 13 - WIRING DIAGRAM 16-BIT AC SYNC MODE

## Bipolar Memories

## PROM NUMBERING SYSTEM AND ORDERING INSTRUCTIONS

To complement Texas Instruments continually expanding line of bipolar PROMs, a new numbering system is being implemented. This system provides the user with information regarding the generic programming family, bit density, organization, temperature range, and the size and type of package without the necessity of looking up this information in tables. Below is a guide for use of this new numbering system.

Factory orders for PROMs described in this book should include a type number as explained in the following example.


USER-PROGRAMMABLE READ-ONLY MEMORY (PROM) LINE SUMMARIES
STANDARD PROMS

|  |  |  |  | TYPICAL PE | RMANCE | $\begin{aligned} & \text { SEE } \\ & \text { PAGE } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TYPE NUMBER | TYPE NUMBER | TYPE ${ }^{\dagger}$ | (ORGANIZATION) | ADDRESS ACCESS TIME | POWER DISSIPATION |  |
| TBP18SA030 | SN74S188 | $\Delta$ | 256 Bits | 25 ns | 400 mW | 5-7 |
| TBP18S030 | SN74S288 | $\nabla$ | (32W $\times 8 \mathrm{~B}$ ) | 25 ns | 400 mw |  |
| TBP14S10 | SN74S287 | $\nabla$ | $\begin{aligned} & 1024 \text { Bits } \\ & (256 \mathrm{~W} \times 4 \mathrm{~B}) \end{aligned}$ | 42 ns | 500 mW |  |
| TBP14SA10 | SN74S387 | $\Delta$ |  |  |  |  |
| TBP24S10 |  | $\nabla$ |  | 5 | 375 | 5-13 |
| TBP24SA10 |  | Q |  | 35 ns | 375 |  |
| TBP18SA22 | SN74S470 | $\Delta$ | 2048 Bits | 50 ns | 550 mW | 5-7 |
| TBP18S22 | SN74S471 | $\nabla$ | (256W X 8B) | 50 ns | 550 mw |  |
| TBP18S42 | SN74S472 | $\nabla$ | $\begin{gathered} 4096 \text { Bits } \\ (512 W \times 8 B) \end{gathered}$ | 55 ns | 600 mW |  |
| TBP18SA42 | SN74S473 | $\underline{\square}$ |  |  |  |  |
| TBP18S46 | SN74S474 | $\nabla$ |  |  |  |  |
| TBP18SA46 | SN74S475 | Q |  |  |  |  |
| TBP28S42 |  | $\nabla$ |  | 35 ns | 500 mW | 5-13 |
| TBP28S45 |  | $\nabla$ |  |  |  |  |
| TBP24S41 | SN74S476 | $\nabla$ | $\begin{gathered} 4096 \text { Bits } \\ (1024 \mathrm{~W} \times 4 \mathrm{~B}) \end{gathered}$ | 40 ns | 475 mW |  |
| TBP24SA41 | SN74S477 | $\underline{\square}$ |  |  |  |  |
| TBP24S81 | SN74S454 | $\nabla$ | $\begin{gathered} 8192 \text { Bits } \\ (2048 W \times 4 B) \\ \hline \end{gathered}$ | 45 ns | 625 mW |  |
| TBP24SA81 | SN74S455 | Q |  |  |  |  |
| TBP28S86 | SN74S478 | $\nabla$ | $\begin{gathered} 8192 \text { Bits } \\ (1024 \mathrm{~W} \times 8 \mathrm{~B}) \end{gathered}$ | 45 ns | 625 mW |  |
| TBP28SA86 | SN74S479 | $\underline{\square}$ |  |  |  |  |
| TBP28S2708 | SN74S2708 | $\nabla$ |  |  |  |  |
| TBP28S85 |  | $\nabla$ |  | 35 ns | 550 mW |  |
| TBP28S166 |  | $\nabla$ | $\begin{aligned} & 16,384 \text { Bits } \\ & (2048 \mathrm{~W} \times 8 \mathrm{~B}) \end{aligned}$ | 35 ns | 500 mW |  |

## LOW-POWER PROMS

|  |  |  |  | TYPICAL PE | RMANCE | $\begin{aligned} & \text { SEE } \\ & \text { PAGE } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TYPE NUMBER | TYPE NUMBER | TYPE ${ }^{\dagger}$ | (ORGANIZATION) | ADDRESS ACCESS TIME | POWER DISSIPATION |  |
| TBP28L22 |  | $\nabla$ | $\begin{gathered} 2048 \text { Bits } \\ (256 W \times 8 B) \end{gathered}$ | 45 ns | 300 mW | 5-13 |
| TBP28L42 |  | $\nabla$ | 4096 Bits |  | 250 mW |  |
| TBP28L45 |  | $\nabla$ | (512W $\times 88$ ) | 60 ns | 250 mW |  |
| TBP28L86 | SN74LS478 | $\nabla$ | 8192 Bits | 80 ns | 350 mW |  |
| TBP28L85 |  | $\nabla$ | (1024W $\times$ 8B) | 65 ns | 275 mW |  |
| TBP28L166 |  | $\nabla$ | $\begin{gathered} 16,384 \text { Bits } \\ (2048 \mathrm{~W} \times 8 \mathrm{~B}) \end{gathered}$ | 65 ns | 250 mW |  |

[^5]POWER-DOWN PROMS

| NEW <br> TYPE NUMBER | OLD <br> TYPE NUMBER | OUTPUT TYPE ${ }^{\dagger}$ | BIT SIZE <br> (ORGANIZATION) | TYPICAL PERFORMANCE |  | $\begin{gathered} \text { SEE } \\ \text { PAGE } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | ADDRESS ACCESS TIME | POWER DISSIPATION |  |
| TBP28P42 |  | $\nabla$ | 4096 Bits | 35 ns | $550 / 60 \mathrm{~mW}$ |  |
| TBP28P45 |  | $\nabla$ | (512W $\times 8 \mathrm{~B}$ ) | 5 ns | $550 / 60 \mathrm{~mW}$ |  |
| TBP28P85 |  | $\nabla$ | $\begin{gathered} 8192 \text { Bits } \\ (1024 \mathrm{~W} \times 8 \mathrm{~B}) \end{gathered}$ | 35 ns | 550/60 mW | 5-13 |
| TBP28P166 |  | $\nabla$ | $\begin{gathered} 16,384 \text { Bits } \\ (2048 \mathrm{~W} \times 8 \mathrm{~B}) \end{gathered}$ | 35 ns | 550/75 mW |  |

REGISTERED PROMS

|  |  |  |  | TYPICAL P | FORMANCE | $\begin{aligned} & \text { SEE } \\ & \text { PAGE } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TYPE NUMBER | TYPE NUMBER | TYPE ${ }^{\dagger}$ | (ORGANIZATION) | CLOCK TO OUTPUT | POWER DISSIPATION |  |
| TBP28R45 |  | $\nabla$ | $\begin{gathered} 4096 \text { Bits } \\ (512 \mathrm{~W} \times 8 \mathrm{~B}) \\ \hline \end{gathered}$ | 20 ns | 550 mW | 5-13 |
| TBP28R85 |  | $\nabla$ | $\begin{gathered} 8192 \text { Bits } \\ (1024 \mathrm{~W} \times 8 \mathrm{~B}) \end{gathered}$ |  | 600 mW |  |
| TBP28R166 |  | $\nabla$ | $\begin{gathered} 16,384 \text { Bits } \\ (2048 \mathrm{~W} \times 8 \mathrm{~B}) \\ \hline \end{gathered}$ |  | 550 mW |  |

READ/WRITE MEMORY (RAM) LINE SUMMARY

| TYPE NUMBER | BIT SIZE (ORGANIZATION) | OUTPUT CONFIGURATION ${ }^{\dagger}$ | TYPICAL PERFORMANCE |  | $\begin{gathered} \text { SEE } \\ \text { PAGE } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | ADDRESS ACCESS TIME | POWER DISSIPATION |  |
| SN54S189/SN74S189 | $\begin{gathered} 64 \text { Bits } \\ (16 \mathrm{~W} \times 4 \mathrm{~B}) \end{gathered}$ | $\nabla$ | 25 ns | 375 mW | 5-29 |
| SN54S289/SN74S289 |  | $\Delta$ |  |  |  |
| SN74S201 | $\begin{gathered} 256 \text { Bits } \\ (256 \mathrm{~W} \times 1 \mathrm{~B}) \end{gathered}$ | $\nabla$ | 42 ns | 500 mW | 5-33 |
| SN74S301 |  | $\underline{0}$ | 42 ns | 500 mW |  |

FIRST-IN/FIRST-OUT (FIFO) MEMORY WITH 3-STATE OUTPUTS

| TYPE NUMBER | BIT SIZE (ORGANIZATION) | TYPICAL PERFORMANCE |  |  |  | $\begin{gathered} \text { SEE } \\ \text { PAGE } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | DATA RATES |  | FALL THROUGH | POWER DISSIPATION |  |
|  |  | INPUT | OUTPUT |  |  |  |
| SN74S225 | $\begin{gathered} 80 \text { Bits } \\ (16 \mathrm{~W} \times 5 \mathrm{~B}) \end{gathered}$ | d-c to 10 MHz | d-c to 10 MHz | 190 ns | 400 mW | 5-37 |

[^6]- Titanium-Tungsten (Ti-W) Fuse Link For Reliable Low-Voltage Full Family Compatible Programming
- Full Decoding And Fast Chip Select Simplify System Design
- P-N-P Inputs For Reduced Loading On System Buffers/Drivers
- Each PROM Supplied With a High Logic Level Stored At Each Bit Location
- Applications Include:

Microprogramming/Firmware Loaders
Code Converters/Character Generators Translators/Emulators
Address Mapping/Look-Up Tables

| NEW TYPE NUMBER | OLD TYPE NUMBER | BIT SIZE (ORGANIZATION) | OUTPUT CONFIGURATION ${ }^{\dagger}$ | TYPICAL PERFORMANCE |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $0^{\circ} \mathrm{C}$ to $70{ }^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |  |  | ADDRESS ACCESS TIME | POWER DISSIPATION |
| TBP18SA030 (J, N) ${ }^{\text {a }}$ | SN74S188 (J, N) | 256 Bits | $\underline{\square}$ |  |  |
| TBP18S030 (J, N) ${ }^{\text {a }}$ | SN74S288 (J, N) | (32W $\times 8 \mathrm{~B}$ ) | $\nabla$ | 5 | 400 m |
| TBP14S10 (J, N) ${ }^{\text {c }}$ | SN74S287 (J, N) | 1024 Bits | $\nabla$ |  |  |
| TBP14SA10 (J, N) ${ }^{\text {4 }}$ | SN74S387 (J, N) | (256W $\times$ 4B) | $\underline{\square}$ | 42 ns | 500 mW |
| TBP18SA22 (J, N) ${ }^{\text {¢ }}$ | SN74S470 (J, N) | 2048 Bits | $\underline{\square}$ | 50 ns | 550 mW |
| TBP18S22 (J, N) ${ }^{\text {A }}$ | SN74S471 (J, N) | (256W $\times 8 \mathrm{~B}$ ) | $\nabla$ | 50 ns | 550 mW |
| TBP18S42 (J, N) ${ }^{\text {4 }}$ | SN74S472 (J, N) | 4096 Bits | $\nabla$ |  | 600 mW |
| TBP18SA42 (J, N) ${ }^{\text {4 }}$ | SN74S473 (J, N) | ( $512 \mathrm{~W} \times 8 \mathrm{~B}$ ) | $\bigcirc$ | 55 ns | 600 mW |
| TBP18546 (J, N) ${ }^{\text {A }}$ | SN74S474 (J, N) | 4096 Bits | $\nabla$ |  |  |
| TBP18SA46 (J, N) ${ }^{\text {4 }}$ | SN74S475 (J, N) | ( $512 \mathrm{~W} \times 8 \mathrm{~B}$ ) | $\underline{\square}$ | 55 ns | 600 mW |

$\triangle$ For full temperature parts $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ use suffix MJ. For devices with MIL-STD 883 B processing ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ) see page $5-2$.
$\dagger \underline{Q}=$ open collector, $\nabla=$ three state.


Pin assignments for all of these memories are the same for all packages.

TBP 18S42, TBP18SA22
4096 BITS
(512 WORDS BY 8 BITS) (TOP VIEW)


TBP18S46, TBP18SA46 4096 BITS
(512 WORDS BY 8 BITS) (TOP VIEW)

| A8 1 | $\begin{gathered} 0.600-\mathrm{in} \\ (15,24-\mathrm{mm}) \\ \text { Row } \\ \text { Spacing } \end{gathered}$ |  | VCC |
| :---: | :---: | :---: | :---: |
| A7 2 |  | 23 | A9 |
| A6 3 |  | 22 | NC |
| A5 4 |  | 21 | S1 |
| A4 5 |  | 20 | S2 |
| A3 6 |  | 19 | S3 |
| A2 7 |  | 18 | S4 |
| A18 |  | 17 | 08 |
| 019 |  | 16 | Q7 |
| Q2 10 |  | 15 | Q6 |
| Q3 11 |  | 14 | Q5 |
| GND 12 |  | 13 | Q4 |

## description

These monolithic TTL programmable read-only memories (PROMs) feature titanium-tungsten (Ti-W) fuse links with each link designed to program in 100 microseconds. The Schottky-clamped versions of these PROMs offer considerable flexibility for upgrading existing designs or improving new designs as they feature full Schottky clamping for improved performance, low-current MOS-compatible p-n-p inputs, choice of bus-driving three-state or open-collector outputs, and improved chip-select access times.

The high-complexity 2048- and 4096 -bit PROMs can be used to significantly improve system density for fixed memories as all are offered in the 20 -pin dual-in-line package having pin-row spacings of 0.300 inch ( $7,62 \mathrm{~mm}$ ).

## SERIES 14 AND 18

PROGRAMMABLE READ-ONLY MEMORIES

## description (continued)

Data can be electronically programmed, as desired, at any bit location in accordance with the programming procedure specified. All PROMs, except the TBP14S10 and TBP14SA10 are supplied with a low-logic-level output condition stored at each bit location. The programming procedure open-circuits Ti-W metal links, which reverses the stored logic level at selected locations. The procedure is irreversible; once altered, the output for that bit location is permanently programmed. Outputs that have never been altered may later be programmed to supply the opposite output level. Operation of the unit within the recommended operating conditions will not atter the memory content.
A low level at the chip-select input(s) enables each PROM. The opposite level at any chip-select input causes the outputs to be off.
The three-state output offers the convenience of an open-collector output with the speed of a totem-pole output; it can be bus-connected to other similar outputs yet it retains the fast rise time characteristic of the TTL totem-pole output. The open-collector output offers the capability of direct interface with a data line having a passive pull-up.
schematics of inputs and outputs

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage (see Note 1) ..... 7V
Input voltage ..... 5.5 V
Off-state output voltage ..... 5.5 V
Operating free-air temperature range: Full-temperature-range circuits ..... $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$Commercial-temperature-range circuits$0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$Storage temperature range$-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
recommended conditions for programming the TBP18S', TBP18SA', TBP14S', and TBP14SA' PROMs

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\text {cc }}$ (see Note 1) | Steady state | 4.75 | 5 | 5.25 | V |
|  | Program pulse | 10 | 10.5 | $11^{\dagger}$ |  |
| Input voltage | High level, $\mathrm{V}_{\text {IH }}$ | 2.4 |  | 5 | V |
|  | Low level, $\mathrm{V}_{\text {IL }}$ | 0 |  | 0.5 |  |
| Termination of all outputs except the one to be programmed |  | See load circuit (Figure 1) |  |  |  |
| Voltage applied to output to be programmed, $\mathrm{V}_{\mathrm{O}}(\mathrm{pr})$ (see Note 2) |  | 0 | 0.25 | 0.3 | V |
| Duration of $\mathrm{V}_{\text {CC }}$ programming pulse X (see Figure 2 and Note 3) |  | 98 | 100 | 1000 | $\mu \mathrm{s}$ |
| Programming duty cycle for $Y$ pulse |  |  | 25 | 35 | \% |
| Free-air temperature |  | 0 |  | 55 | C |

[^7]NOTES: 1. Voltage values are with respect to network ground terminal. The supply voltage rating does not apply during programming.
2. The TBP18S030, TBP18SA030, TBP18SA22, TBP18S22, TBP18S42, TBP18SA42, TBP18S46 and TBP18SA46 are supplied with all bit locations containing a low logic level, and programming a bit changes the output of the bit to high logic level. The TBP14S10, TBP14SA10 are supplied with all bit outputs at a high logic level, and programming a bif changes it to a low logic level.
3. Programming is guaranteed if the pulse applied as $98 \mu \mathrm{~s}$ in duration.
step-by-step programming procedure for the TBP18SA030, TBP18S030, TBP14S10, TBP14SA10, TBP18SA22, TBP18S22, TBP18SA42, TBP18S42, TBP18S46, TBP18SA46

1. Apply steady-state supply voltage ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ ) and address the word to be programmed.
2. Verify that the bit location needs to be programmed. If not, proceed to the next bit.
3. If the bit requires programming, disable the outputs by applying a high-logic-level voltage to the chip-select input(s).
4. Only one bit location is programmed at a time. Connect each output not being programmed to 5 V through $3.9 \mathrm{k} \Omega$ and apply the voltage specified in the table to the output to be programmed. Maximum current into the programmer output is 150 mA .
5. Step $V_{C C}$ to 10.5 V nominal. Maximum supply current required during programming is 750 mA .
6. Apply a low-logic-level voltage to the chip-select input(s). This should occur between $1 \mu \mathrm{~s}$ and 1 ms after $\mathrm{V}_{\mathrm{CC}}$ has reached its $10.5 \cdot \mathrm{~V}$ level. See programming sequence of Figure 2.
7. After the $X$ pulse time is reached, a high logic level is applied to the chip-select inputs to disable the outputs.
8. Within the range of $1 \mu \mathrm{~s}$ to 1 ms after the chip-select input(s) reach a high logic level, $V_{C C}$ should be stepped down to 5 V at which level verification can be accomplished.
9. The chip-select input(s) may be taken to a low logic level (to permit program verification) $1 \mu \mathrm{~s}$ or more after $V_{C C}$ reaches its steady-state value of 5 V .
10. At a $Y$ pulse duty cycle of $35 \%$ or less, repeat steps 1 through 8 for each output where it is desired to program a bit.
11. Verify accurate programming of every word after all words have been programmed using $V_{C C}$ values of 4.5 and 5.5 volts.

NOTE: Only one programming attempt per bit is recommended.


LOAD CIRCUIT FOR EACH OUTPUT
NOT BEING PROGRAMMED OR FOR PROGRAM VERIFICATION

FIGURE 1 - LOAD CIRCUIT


FIGURE 2 - VOLTAGE WAVEFORMS FOR PROGRAMMING

SERIES 14 AND 18

## PROGRAMMABLE READ-ONLY MEMORIES

recommended operating conditions

| PARAMETER |  | TBP14S10, TBP18S22 |  |  | TBP18S030 |  |  | TBP18S42, TBP18S46 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\text {CC }}$ | MJ | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V |
|  | J, N | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 |  |
| High-level output current, $\mathrm{I}_{\mathrm{OH}}$ | MJ |  |  | -2 | , |  | -2 |  |  | -2 | mA |
|  | J, N |  |  | -6.5 |  |  | -6.5 |  |  | -6.5 |  |
| Low-level output current, $\mathrm{l}_{\mathrm{OL}}$ |  |  |  | 16 |  |  | 20 |  |  | 12 | mA |
| Operating free-air temperature, $\mathrm{T}_{\text {A }}$ | MJ | -55 |  | 125 | -55 |  | 125 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | J, N | 0 |  | 70 | 0 |  | 70 | 0 |  | 70 |  |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS ${ }^{\dagger}$ |  | FULL TEMP (MJ) |  |  | COMM. TEMP (J, N) |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP ${ }^{\ddagger}$ | MAX | MIN | TYP ${ }^{\ddagger}$ | MAX |  |
| $V_{\text {IH }}$ | High-level input voltage |  |  |  |  | 2 |  |  | 2 |  |  | V |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  |  | 0.8 |  |  | 0.8 | V |
| VIK | Input clamp voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$, | $I_{1}=-18 \mathrm{~mA}$ |  |  | -1.2 |  |  | -1.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{IOH}_{\mathrm{OH}}=\mathrm{MAX} \end{aligned}$ | 2.4 | 3.4 |  | 2.4 | 3.2 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OL}}=\mathrm{MAX} \end{aligned}$ |  |  | 0.5 |  |  | 0.5 | V |
| ${ }^{\prime} \mathrm{OZH}$ | Off-state output current, high-level voltage applied | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{O}}=2.4 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V},$ |  |  | 50 |  |  | 50 | $\mu \mathrm{A}$ |
| IOZL | Off-state output current, low-level voltage applied | $\begin{aligned} & V_{C C}=\mathrm{MAX} \\ & V_{O}=0.5 \mathrm{~V} \end{aligned}$ | $V_{I H}=2 \mathrm{~V},$ |  |  | -50 |  |  | -50 | $\mu \mathrm{A}$ |
| 11 | Input current at maximum input voltage | $V_{C C}=M A X$, | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  | 1 |  |  | 1 | mA |
| $\mathrm{IIH}^{\text {IH }}$ | High-level input current | $V_{C C}=M A X$, | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  | 25 |  |  | 25 | $\mu \mathrm{A}$ |
| $I_{\text {IL }}$ | Low-level input current | $V_{C C}=M A X$, | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ |  |  | -250 |  |  | -250 | $\mu \mathrm{A}$ |
| IOS | Short-circuit output current § | $V_{C C}=$ MAX |  | -30 |  | -100 | $-30$ |  | -100 | mA |
| ${ }^{\text {I CC }}$ | Supply current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX},$ <br> Chip select(s) at 0 V , <br> Outputs open, <br> See Note 4 | TBP14S10 |  | 100 | 135 |  | 100 | 135 | mA |
|  |  |  | TBP18S030 |  | 80 | 110 |  | 80 | 110 |  |
|  |  |  | TBP18S22 |  | 110 | 155 |  | 110 | 155 |  |
|  |  |  | TBP18S42, TBP18S46 |  | 120 | 155 |  | 120 | 155 |  |

switching characteristics over recommended ranges of $\mathrm{TA}_{A}$ and $\mathrm{V}_{\mathrm{CC}}$ (unless otherwise noted)

| TYPE | TEST CONDITIONS | $t_{a}(A)(n s)$ <br> Access time from address |  |  | $\begin{gathered} \mathrm{t}_{\mathrm{a}}(\mathrm{~S}) \text { (ns) } \\ \text { Access time from } \\ \text { chip select (enable time) } \end{gathered}$ |  |  | tpXZ (ns) <br> Disable time from high or low level |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP ${ }^{\ddagger}$ | MAX | MIN | TYP ${ }^{\ddagger}$ | MAX | MIN | TYP ${ }^{\ddagger}$ | MAX |  |
| TBP14S10MJ | $C_{L}=30 \mathrm{pF}$ for <br> $t_{a}(A)$ and $t_{a}(S)$. <br> 5 pF for tPXZ , $R_{L}=300 \Omega$ <br> See Page 1-14 |  | 42 | 75 |  | 15 | 40 |  | 12 | 40 | ns |
| TBP14S10 |  |  | 42 | 65 |  | 15 | 35 |  | 12 | 35 | ns |
| TBP18S030MJ |  |  | 25 | 50 |  | 12 | 30 |  | 8 | 30 | ns |
| TBP18S030 |  |  | 25 | 40 |  | 12 | 25 |  | 8 | 20 | ns |
| TBP18S22MJ |  |  | 50 | 80 |  | 20 | 40 |  | 15 | 35 | ns |
| TBP18S22 |  |  | 50 | 70 |  | 20 | 35 |  | 15 | 30 | ns |
| TBP18S42MJ, TBP18S46MJ |  |  | 55 | 85 |  | 20 | 45 |  | 15 | 40 | ns |
| TBP18S42, TBP18S46 |  |  | 55 | 75 |  | 20 | 40 |  | 15 | 35 | ns |

NOTE: MJ designates full-temperature-range circuits (formerly 54 Family), J and N designate commercial-temperature-range circuits (formerly 74 Family).
$\dagger$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\neq$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
§ Not more than one output should be shorted at a time and duration of the short circuit should not exceed one second.

- The military product versions of the ' 14 S 10 in the W package operating at free-air temperatures above $108^{\circ} \mathrm{C}$ requires a heat sink that provides a thermal resistance from case-to-free-air, $R_{\theta C A}$, of not more than $42^{\circ} \mathrm{C} / \mathrm{W}$.
NOTE 4: The typical values of ICC are with all outputs low.


# SERIES 14 AND 18 PROGRAMMABLE READ-ONLY MEMORIES 

recommended operating conditions

| PARAMETER |  | TBP14SA10, TBP18SA22 |  |  | TBP18SA030 |  |  | TBP18SA42, TBP18SA46 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ | MJ | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V |
|  | J, N | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 |  |
| High-level output voltage, $\mathrm{V}_{\mathrm{OH}}$ |  |  |  | 5.5 |  |  | 5.5 |  |  | 5.5 | V |
| Low-level output current, IOL |  |  |  | 16 |  |  | 20 |  |  | 16 | mA |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | MJ | -55 |  | 125 | -55 |  | 125 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | J, N | 0 |  | 70 | 0 |  | 70 | 0 |  | 70 |  |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS ${ }^{\dagger}$ |  | MIN | TYP ${ }^{\ddagger}$ | MAX | $\frac{\mathrm{UNIT}}{\mathrm{~V}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  |  | 2 |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{\text {IK }}$ | Input clamp voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$, | $\mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  | -1.2 | V |
| ${ }^{\mathrm{I}} \mathrm{OH}$ | High-level output current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{OH}}=2.4 \mathrm{~V}$ |  |  | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{OH}}=5.5 \mathrm{~V}$ |  |  | 100 |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\begin{aligned} & V_{C C}=M I N, \\ & V_{I L}=0.8 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{OL}}=\mathrm{MAX} \end{aligned}$ |  |  | 0.5 | V |
| $1 /$ | Input current at maximum input voltage | $\mathrm{V}_{\text {CC }}=\mathrm{MAX}$, | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  | 1 | mA |
| ${ }_{1}{ }_{\text {IH }}$ | High-level input current | $\mathrm{V}_{\text {CC }}=$ MAX, | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  | 25 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Low-level input current | $\mathrm{V}_{\text {CC }}=\mathrm{MAX}$, | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ |  |  | -250 | $\mu \mathrm{A}$ |
| Icc | Supply current | $v_{C C}=\operatorname{MAX},$ <br> Chip select(s) at 0 V , <br> Outputs open, <br> See Note 4 | TBP18SA030 |  | 80 | 110 | mA |
|  |  |  | TBP14SA10 |  | 100 | 135 |  |
|  |  |  | TBP18SA22 |  | 110 | 155 |  |
|  |  |  | TBP18SA42, TBP18SA46 |  | 120 | 155 |  |

switching characteristics over recommended ranges of $T_{A}$ and $V_{C C}$ (unless otherwise noted)

| TYPE | TEST CONDITIONS | $t_{a}(A)$ <br> Access time from address |  |  | $t_{a}(S)$ <br> Access time from <br> chip select <br> (enable time) |  |  | ${ }^{\mathrm{t}} \mathrm{PLH}$ <br> Propagation delay time, low-to-high-leve! output from chip select (disable time) |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP ${ }^{\text {\# }}$ | MAX | MIN | TYP ${ }^{\text { }}$ | MAX | MIN | TYP ${ }^{\ddagger}$ | MAX |  |
| TBP18SA030MJ | $\begin{aligned} & C_{\mathrm{L}}=30 \mathrm{pF}, \\ & \mathrm{R}_{\mathrm{L} 1}=300 \Omega, \\ & \mathrm{R}_{\mathrm{L} 2}=600 \Omega, \\ & \text { See Page } 1.14 \end{aligned}$ |  | 25 | 50 |  | 12 | 30 |  | 12 | 30 | ns |
| TBP18SA030 |  |  | 25 | 40 |  | 12 | 25 |  | 12 | 25 | ns |
| TBP14SA10MJ |  |  | 42 | 75 |  | 15 | 40 |  | 15 | 40 | ns |
| TBP14SA10 |  |  | 42 | 65 |  | 15 | 35 |  | 15 | 35 | ns |
| TBP18SA22MJ |  |  | 50 | 80 |  | 20 | 40 |  | 15 | 35 | ns |
| TBPSA22 |  |  | 50 | 70 |  | 20 | 35 |  | 15 | 30 | ns |
| TBP18SA42MJ, TBP18SA46MJ |  |  | 55 | 85 |  | 20 | 45 |  | 15 | 40 | ns |
| TBP18SA42, TBP18SA46 |  |  | 55 | 75 |  | 20 | 40 |  | 15 | 35 | ns |

NOTE: MJ designates full-temperature-range circuits (formerly 54 Family), J and N designate commercial-temperature-range circuits (formerly 74 Family).
${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
${ }^{\ddagger}$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

- The military product versions of the '14SA10 in the $W$ package operating at free-air temperatures above $108^{\circ} \mathrm{C}$ requires a beat sink that provides a thermal resistance from case-to-free-air, $R_{\theta C A}$, of not more than $42^{\circ} \mathrm{C} / \mathrm{W}$.
NOTE 4: The typical values of I CC are with all output low.
- New, Expanded Family of Standard, Low Power, Power Down, And Registered PROMs
- Titanium-Tungsten (Ti-W) Fuse Links for Reliable Low-Voltage Full-Family-Compatible Programming
- Full Decoding And Fast Chip Select Simplify System Design
- P-N-P Inputs for Reduced Loading On System Buffers/Drivers
- Each PROM Supplied With a High Logic Level Stored At Each Bit Location
- Applications Include:

Microprogramming/Firm Ware Loaders Code Converters/Character Generators Translators/Emulators<br>Address Mapping/Look-Up Tables

## STANDARD PROMS

| TYPE NUMBER |  | OUTPUT CONFIGURATION ${ }^{*}$ | BIT SIZE (ORGANIZATION) | TYPICAL PERFORMANCE |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NEW TYPE NUMBER | OLD TYPE NUMBER |  |  | ACCESS TIMES |  | POWERDISSIPATION |
|  |  |  |  | ADDRESS | SELECT |  |
| TBP24S10 $(\mathrm{J}, \mathrm{N})^{\dagger}$ |  | $\nabla$ | 1024 Bits$(256 W \times 4 B)$ | 35 ns | 20 ns | 375 mW |
| TBP24SA $10(\mathrm{~J}, \mathrm{~N})^{\dagger}$ |  | $\underline{\square}$ |  |  |  |  |
| TBP28S42 (J, N) ${ }^{\dagger}$ |  | $\nabla$ | $\begin{gathered} 4096 \text { Bits } \\ (512 W \times 8 B) \end{gathered}$ | 35 ns | 15 ns | 500 mW |
| TBP28S45 (J, N) $\dagger$ |  | $\nabla$ |  |  |  |  |
| TBP24S41 $(\mathrm{J}, \mathrm{N})^{\mathbf{4}}$ | SN74S476 (J, N) | $\nabla$ | $\begin{gathered} 4096 \text { Bits } \\ (1024 W \times 4 B) \end{gathered}$ | 40 ns | 20 ns | 475 mW |
| TBP24SA41 (J, N) ${ }^{\text {¢ }}$ | SN74S477 (J, N) | Q |  |  |  |  |
| TBP24S81 (J, N) | SN74S454 (J, N) | $\nabla$ | $\begin{gathered} 8192 \text { Bits } \\ (2048 W \times 4 B) \end{gathered}$ | 45 ns | 20 ns | 625 mW |
| TBP24SA81 ( $\mathrm{J}, \mathrm{N}$ ) | SN74S455 (J, N) | 0 |  |  |  |  |
| TBP28S86 (J, N) | SN74S478 (J, N) | $\nabla$ | $\begin{gathered} 8192 \text { Bits } \\ (1024 W \times 8 B) \end{gathered}$ | 45 ns | 20 ns | 625 mW |
| TBP28SA86 ( $\mathrm{J}, \mathrm{N}$ ) | SN74S479 (J, N) | $\underline{\square}$ |  |  |  |  |
| TBP28S2708 (J, N) | SN74S2708 (J, N) | $\nabla$ |  |  |  |  |
| TBP28S85 (J, N) $\dagger$ |  | $\nabla$ |  | 35 ns | 15 ns | 550 mW |
| TBP28S166 (J, N) ${ }^{\dagger}$ |  | $\nabla$ | $\begin{gathered} 16,384 \text { Bits } \\ (2048 \mathrm{~W} \times 8 \mathrm{~B}) \end{gathered}$ | 35 ns | 15 ns | 500 mW |

## LOW POWER PROMS

| TYPE NUMBER |  | OUTPUT CONFIGURATION ${ }^{\ddagger}$ | BIT SIZE (ORGANIZATION) | TYPICAL PERFORMANCE |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NEW TYPE NUMBER | OLD TYPE NUMBER |  |  | ACCESS TIMES |  | POWER DISSIPATION |
|  |  |  |  | ADDRESS | SELECT |  |
| TBP28L22 (J, N) ${ }^{\dagger}$ |  | $\nabla$ | $\begin{gathered} 2048 \text { Bits } \\ (256 \mathrm{~W} \times 8 \mathrm{~B}) \end{gathered}$ | 45 ns | 35 ns | $300 \mathrm{~mW}$ |
| TBP28L42 (J, N) ${ }^{\dagger}$ |  | $\nabla$ | 4096 Bits | 60 ns | 30 ns | 250 mW |
| TBP28L45 (J, N) ${ }^{\dagger}$ |  | $\nabla$ | (512W $\times 8 \mathrm{~B}$ ) | 60 ns | 30 ns | 250 mW |
| TBP28L86 $(\mathrm{J}, \mathrm{N})^{\mathbf{4}}$ | SN74LS478 (J, N) | $\nabla$ | 8192 Bits | 80 ns | 35 ns | 350 mW |
| TBP28L85 (J, N) ${ }^{\dagger}$ |  | $\nabla$ | (1024W X 8B) | 65 ns | 30 ns | 275 mW |
| TBP28L166 (J, N) ${ }^{\dagger}$ |  | $\nabla$ | $\begin{gathered} 16,384 \text { Bits } \\ (2048 \mathrm{~W} \times 8 \mathrm{~B}) \end{gathered}$ | 65 ns | 30 ns | 250 mW |

[^8]
## POWER DOWN PROMS

| TYPE NUMBER |  | OUTPUT CONFIGURATION ${ }^{\ddagger}$ | BIT SIZE <br> (ORGANIZATION) | TYPICAL PERFORMANCE |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NEW TYPE NUMBER | OLD TYPE NUMBER |  |  | ACCESS TIMES |  | POWERDISSIPATION |
| NEW TYPE NUMBER | OLD TYPENUMBER |  |  | ADDRESS | SELECT |  |
| TBP28P42 (J,N) ${ }^{\dagger}$ |  | $\nabla$ | $\begin{aligned} & 4096 \text { Bits } \\ & \text { (5RW } \times 8 B \text { ) } \end{aligned}$ | 35 ns | 35 ns | $500 / 60 \mathrm{~mW}$ |
| TBP28P45 (J, N) ${ }^{\dagger}$ |  | $\nabla$ |  |  |  |  |
| TBP28P85 (J, N) ${ }^{\dagger}$ |  | $\nabla$ | $\begin{gathered} 8291 \text { Bits } \\ (1024 \mathrm{~W} \times 8 \mathrm{~B}) \end{gathered}$ | 35 ns | 35 ns | 550/60 mW |
| TBP28P166 (J, N) ${ }^{\dagger}$ |  | $\nabla$ | $\begin{gathered} 16,384 \text { Bits } \\ (2048 \mathrm{~W} \times 8 \mathrm{~B}) \end{gathered}$ | 35 ns | 35 ns | 500/75 mW |

## REGISTERED PROMS

| TYPE NUMBER |  | OUTPUT | BIT SIZE | TYPICAL PERFORMANCE |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NEW TYPE NUMBER | OLD TYPE NUMBER |  |  | CLOCK TO OUTPUT | ADDRESS SET UP TIME | POWER DISSIPATION |
| TBP 28R45 (J, N) ${ }^{\text {+ }}$ |  | $\nabla$ | $\begin{gathered} 4096 \text { Bits } \\ (512 W \times 8 B) \end{gathered}$ | 20 ns | 20 ns | 550 mW |
| TBP28R85 (J, N) ${ }^{\dagger}$ |  | $\nabla$ | $\begin{gathered} 8192 \text { Bits } \\ (1024 \mathrm{~W} \times 8 \mathrm{~B}) \end{gathered}$ |  |  | 600 mW |
| TBP28R166 (J, N) ${ }^{\dagger}$ |  | $\nabla$ | $\begin{gathered} 16,384 \text { Bits } \\ (2048 \mathrm{~W} \times 8 \mathrm{~B}) \end{gathered}$ |  |  | 550 mW |

${ }^{\dagger}$ Electrical parameters for these devices are design goals only.
${ }^{ \pm} \nabla=$ three state.

## description

The new 24 and 28 Series of monolithic TTL programmable read-only memories (PROMs) feature an expanded selection of standard, low-power, power-down, and registered PROMs. This expanded PROM family provides the system designer with considerable flexibility in upgrading existing designs or optimizing new designs. Featuring proven titanium-tungsten (Ti-W) fuse links with low-current MOS-compatible p-n-p inputs, all family members utilize a common programming technique designed to program each link with a 100 -microsecond pulse.

The new 4096 -bit and 8192 -bit PROMs are offered in 24-pin 300 -mil-wide packages, greatly improving system density for large PROM arrays. For systems requiring even higher levels of complexity and density, the 16,384 -bit PROMs provide twice the bit density of the 8192 -bit PROMs in 24 -pin 600 -mil-wide packages. All PROMs are supplied with a logic-high output level stored at each bit location. The programming procedure open-circuits $\mathrm{Ti}-\mathrm{W}$ metal links, which reverses the stored logic level at selected locations. The procedure is irreversible; once altered, the output for that bit location is permanently programmed. Outputs that have never been altered may later be programmed to supply the opposite output level. Operation of the unit within the recommended operating conditions will not alter the memory content.
Active level(s) at the chip-select input(s) (S or $\overline{\mathbf{S}}$ ) enables all of the outputs. An inactive level at any chip-select input causes all outputs to be off. On power-down PROMs, active level(s) at the chip-enable input(s) ( E or $\overline{\mathrm{E}}$ ) power up the device and enables all of the outputs. An inactive level at any chip-enable input causes all the outputs to be off and the PROM to be in a reduced-power standby mode.

The three-state output offers the convenience of an open-collector output with the speed of a totem-pole output; it can be bus connected to other similar outputs, yet it retains the fast rise time characteristics of the TTL totem-pole output. The open-collector output offers the capability of direct interface with a data line having a passive pull-up.

## PIN ASSIGNMENTS (TOP VIEWS)



TBP28S45, TBP28L45, TBP28P45* 4096 BITS (512 WORDS BY 8 BITS)

| A8 1 | $\bigcirc$ | 24.75 |
| :---: | :---: | :---: |
| A7 2 |  | 23 A9 |
| A6 3 |  | 22 S1/E1* |
| A5 4 |  | $21 \overline{S N}^{2} / \overline{E 2}^{*}$ |
| A4 5 | $\begin{gathered} 0.300-\mathrm{in} \\ \text { (7 } 720 \mathrm{mml} \end{gathered}$ | 20 S3/E3 ${ }^{*}$ |
| A3 6 | (7,62-mm) Row | 19 S4/E4* |
| A2 7 | Spacing | 18. $55 / E 5 *$ |
| A18 |  | 1708 |
| 019 |  | 16.07 |
| Q2 10. |  | 15.06 |
| 0311 |  | 14.05 |
| GND 12 |  | 13 04 |

TBP28R45
4096 BITS
(512 WORDS BY 8 BITS)


TBP28S86, TBP28SA86, TBP28L86
8192 BITS
(1024 WORDS BY 8 BITS)

| A8 1 | $\bigcirc$ |  | $\mathrm{V}_{\mathrm{Cl}}$ |
| :---: | :---: | :---: | :---: |
| A7 2 |  | 23 | A9 |
| A6 3 |  | 22 | A10 |
| A5 4 |  | 21 | S1 |
| A4 5 |  | 20 | S2 |
| A3 6 | Row Row | 19 | S3 |
| A2 7 | Spacing | 18 | S4 |
| A18 |  | 17 | 08 |
| Q19 9 |  | 16 | 07 |
| 0210 |  | 15 | Q6 |
| Q3 11 |  | 14 | 05 |
| GND 12 |  | 13 | Q4 |



| A8 ${ }^{1}$ | $\left\{\begin{array}{c} 0.600-\mathrm{in} \\ (15,24-\mathrm{mm}) \\ \text { Row } \\ \text { Spacing } \end{array}\right.$ |  | $V_{\text {cc }}$ |
| :---: | :---: | :---: | :---: |
| A7 2 |  | 23 |  |
| A6 3 |  | 22 | A10 |
| A5 4 |  | 21 | NC |
| A4 5 |  | 20 | $\bar{S}$ |
| A3 6 |  | 19 | NC |
| A2 7 |  | 18 | NC |
| A18 |  | 17 | 08 |
| Q19 9 |  | 16 | 07 |
| 0210 |  | 15 | Q6 |
| 0311 |  | 14 | 05 |
| GND 12 |  | 13 | 04 |

TBP28S85, TBP28L85, TBP28P85* 8192 BITS (1024 WORDS BY 8 BITS)


TBP28R85
8192 BITS
(1024 WORDS BY 8 BITS)


TBP28S166, TBP28L166, TBP28P166*
16,384 BITS
(2048 WORDS BY 8 BITS)


TBP28R166
16,384 BITS (2048 WORDS BY 8 BITS)

NC = No internal connection

* For those pins having dual designations, the designation to the right of the virgule (/) applies only to the type number(s) immediately followed by an asterisk (*) above the pinout drawing.


## standard PROMs

The standard PROM members of Series 24 and 28 offer the highest performance for applications requiring the uncompromised speed of Schottky technology. The fast chip-select access times allow additional decoding delays to occur without degrading speed performance.

## low-power PROMs

To upgrade systems utilizing MOS EPROMs or MOS PROMs, the low-power PROM family offers the increased output drive and speed performance of bipolar technology and the reduced power dissipation necessary to implement effective upgrades. Additionally, low-power PROMs offer substantially reduced power dissipation over standard PROMs with minimal speed penalty.

## power-down PROMs

For power-sensitive systems requiring the speed performance of the standard PROM members as well as reduced system power dissipation, the power-down PROM members allow a $75 \%$ or better reduction in power dissipation when disabled while providing standard PROM speed performance when enabled. The power-down and power-up functions are sequenced to occur with the outputs at a high-impedance state. The enable (power-up) function provides adequate performance to allow power-up to occur during the normal read access time precluding any degradation in memory speed performance.

## registered PROMs

For microprogrammed pipelined systems the Series 24 and 28 registered PROM members offer the system designer reduced package count and improved system performance by incorporating the pipeline register onto the PROM chip. Available in 4096-bit, 8192-bit and 16,384-bit densities, all registered PROMs are provided with synchronous and asynchronous output controls ( G and $\overline{\mathrm{G}}$ ) allowing maximum flexibility in data bus control.

When power is first applied, the edge-triggered latch for the synchronous output control is cleared, and the Q outputs are placed in a high-impedance state. To read data, the address is set up, the synchronous output enable, G(SYNC), is taken high, and a low-to-high transition on the clock (C) input causes the selected data to be stored in the registers. That same transition causes the outputs to be enabled if asynchronous output enable $\bar{G}$ is low. At this time the address may be changed and a new word addressed without affecting the register contents. If the synchronous output enable is low at the time of a low-to-high clock transition, the outputs will be disabled to the high-impedance state. They may be disabled at any time by taking output enable G high.

## block diagram (positive logic)


schematics of inputs and outputs

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage (see Note 1 ) | 7 V |
| :---: | :---: |
| Input voltage | 5.5 V |
| Chip-select peak input voltage (S, S1, S2) (see Note 2) | 11 V |
| Off-state output voltage | 5.5 V |
| Off-state peak output voltage (see Note 2) | 17.25 V |
| Operating free-air temperature range: Full-temperature-range circuits (MJ) | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| Commercial-temperature-range circuits (J, N) | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Storage temperature range | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

NOTES: 1. Voltage values are with respect to network ground terminal.
2. These ratings apply only under the conditions described in the programming procedure.

## SERIES 24 AND 28 <br> STANDARD PROGRAMMABLE READ-ONLY MEMORIES <br> WITH OPEN-COLLECTOR OUTPUTS

recommended operating conditions

| PARAMETER |  | TBP28SA86 |  |  | TBP24SA81, TBP24SA41 |  |  | TBP24SA10* |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\text {CC }}$ | MJ | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V |
|  | J, N | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 |  |
| High-level output voltage, $\mathrm{V}_{\mathrm{OH}}$ |  |  |  | 5.5 |  |  | 5.5 |  |  | 5.5 | V |
| Low-level output current, IOL | MJ |  |  | 12 |  |  | 16 |  |  | 16 | mA |
|  | J, N |  |  | 12 |  |  | 16 |  |  | 16 |  |
| Operating free-air temperature range | MJ | -55 |  | 125 | -55 |  | 125 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | J, N | 0 |  | 70 | 0 |  | 70 | 0 |  | 70 |  |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS ${ }^{\dagger}$ |  | $\begin{aligned} & \text { TBP24SA81 } \\ & \text { TBP28SA86 } \end{aligned}$ |  |  | TBP24SA41 |  |  | TBP24SA10* |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP ${ }^{\ddagger}$ | MAX | MIN | TYP $\ddagger$ | MAX | MIN | TYP ${ }^{\ddagger}$ | MAX |  |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  |  |  |  | 2 |  |  | 2 |  |  | 2 |  |  | V |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  |  | 0.8 |  |  | 0.8 |  |  | 0.8 | V |
| $\mathrm{V}_{\text {IK }}$ | Input clamp voltage | $V_{C C}=$ MIN, $I_{1}=-18 \mathrm{~mA}$ |  |  |  | -1.2 |  |  | -1.2 |  |  | -1.2 | V |
| ${ }^{\mathrm{I}} \mathrm{OH}$ | High-level output current | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{O}}=2.4 \mathrm{~V}$ |  |  | 50 |  |  | 50 |  |  | 50 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=5.5 \mathrm{~V}$ |  |  | 100 |  |  | 100 |  |  | 100 |  |
| $\mathrm{V}_{\text {OL }}$ | Low-level output voltage | $V_{C C}=\mathrm{MIN}$ | MJ |  |  | 0.5 |  |  | 0.5 |  |  | 0.5 | V |
|  |  | $V_{\text {IL }}=0.8 \mathrm{~V}$, | J, N |  |  | 0.5 |  |  | 0.5 |  |  | 0.45 |  |
| 11 | Input current at maximum input voltage | $V_{C C}=\mathrm{MAX}, V_{1}=5.5 \mathrm{~V}$ |  |  |  | 1 |  |  | 1 |  |  | 1 | mA |
| 1 IH | High-level input current | $\mathrm{V}_{C C}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 25 |  |  | 25 |  |  | 25 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=0.5 \mathrm{~V}$ |  |  |  | -250 |  |  | -250 |  |  | -250 | $\mu \mathrm{A}$ |
| ICC Supply current |  | $V_{C C}=$ MAX | MJ | 125 |  |  |  | 95 | 140 | 75 |  |  | mA |
|  |  | J, N |  | 125 | 175 |  | 95 | 140 | 75 |  |  |  |

t For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\neq$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
switching characteristics over recommended ranges of $T_{A}$ and $V_{C C}$ (unless otherwise noted)

| TYPE |  | TEST CONDITIONS | $t_{a}(A)$ <br> Access time from address |  |  | $t_{a}(S)$ <br> Access time from chip select (enable time) |  |  | tPLH <br> Propagation delay time, low-to-high-level output from chip select |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| TBP24SA10* | MJ |  | $C_{L}=30 \mathrm{pF}$ <br> See Page 1-14 |  | 35 |  |  | 20 | 40 |  | 15 | 40 |  |
|  | J, N |  |  | 35 |  |  | 20 | 30 |  | 15 | 30 | ns |
| TBP24SA81 |  |  |  | 45 | 70 |  | 20 | 40 |  | 20 | 40 | ns |
| TBP24SA41 | MJ |  |  | 40 | 75 |  | 20 | 40 |  | 20 | 40 | ns |
|  | J, N |  |  | 40 | 60 |  | 20 | 30 |  | 20 | 30 |  |
| TBP24SA86 |  |  |  | 45 | 70 |  | 20 | 40 |  | 20 | 40 | ns |

* Electrical parameters for these devices are design goals only.

NOTE: MJ designates full-temperature-range circuits (formerly 54 Family), J and $N$ designate commercial-temperature-range circuits (formerly 74 Family).

# SERIES 24 AND 28 STANDARD PROGRAMMABLE READ-ONLY MEMORIES WITH 3-STATE OUTPUTS 

## recommended operating conditions

| PARAMETER |  | TBP24S10* |  |  | TBP28S86, TBP28S2708 |  |  | TBP24S81, TBP24S41 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ | MJ | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V |
|  | J, N | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 |  |
| High-level output current, $\mathrm{IOH}^{\text {OH}}$ | MJ |  |  | -2 |  |  | -2 |  |  | -2 | mA |
|  | J, N |  |  | -3.2 |  |  | -3.2 |  |  | -3.2 |  |
| Low-level output current, IOL | MJ |  |  | 16 |  |  | 12 |  |  | 16 | mA |
|  | J, N |  |  | 16 |  |  | 12 |  |  | 16 |  |
| Operating free-air temperature range | MJ | -55 |  | 125 | -55 |  | 125 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | J, N | 0 |  | 70 | 0 |  | 70 | 0 |  | 70 |  |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS ${ }^{\dagger}$ | TBP24S10* |  | $\begin{gathered} \text { TBP24S81, } \\ \text { TBP24S86, } \\ \text { TBP28S2708 } \end{gathered}$ |  |  | TBP24S41 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP ${ }^{\ddagger}$ MAX | MIN | TYP ${ }^{\ddagger}$ | MAX | MIN TYP ${ }^{\ddagger}$ | MAX |  |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  | 2 |  | 2 |  |  | 2 |  | V |
| $V_{\text {IL }}$ | Low-level input voltage |  |  | 0.8 |  |  | 0.8 |  | 0.8 | V |
| $V_{\text {IK }}$ | Input clamp voltage | $V_{C C}=$ MIN, $I_{1}=-18 \mathrm{~mA}$ |  | -1.2 |  |  | -1.2 |  | -1.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\begin{aligned} & V_{C C}=M I N, V_{I H}=2 \mathrm{~V} \\ & V_{I L}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX} \end{aligned}$ | 2.4 | 3.1 | 2.4 | 3.1 |  | 2.43 .1 |  | V |
| $\mathrm{V}_{\text {OL }}$ | Low-level output voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=\mathrm{MAX} \end{aligned}$ |  | 0.5 |  |  | 0.5 |  | 0.5 | $V$ |
| ${ }^{\text {I OZH }}$ | Off-state output current, high-level voltage applied | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1 H}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=2.4 \mathrm{~V}$ |  | 50 |  |  | 50 |  | 50 | $\mu \mathrm{A}$ |
| IOZL | Off-state output current, low-level voltage applied | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1 H}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{~V}$ |  | -50 |  |  | -50 |  | -50 | $\mu \mathrm{A}$ |
| 11 | Input current at maximum input voltage | $V_{C C}=M A X, V_{1}=5.5 \mathrm{~V}$ |  | 1 |  |  | 1 |  | 1 | mA |
| $l_{1 H}$ | High-level input current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  | 25 |  |  | 25 |  | 25 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Low-level input current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=0.5 \mathrm{~V}$ |  | -250 |  |  | -250 |  | -250 | $\mu \mathrm{A}$ |
| ${ }^{\prime} \mathrm{OS}$ | Short-circuit output current § | $V_{C C}=$ MAX | -15 | -100 | -15 |  | -100 | -15 | -100 | mA |
|  |  |  | -20 | -100 | -20 |  | -100 | -20 | -100 |  |
| ${ }^{\text {ICC }}$ | Supply current | $V_{C C}=M A X$ |  |  |  | 125 | 175 | 95 | 140 | mA |
|  |  |  | 75 |  |  | 125 | 175 | 95 | 140 |  |

$\dagger$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions
${ }^{\ddagger}$ All typical values are at $\mathrm{V} C C=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
§ Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second.
switching characteristics over recommended ranges of $T_{A}$ and $V_{C C}$ (unless otherwise noted)

| TYPE |  | TEST CONDITIONS |  | $t_{a}(A)$ <br> Access time from address |  |  | $t_{a}(S)$ <br> Access time from chip select (enable time) |  |  | $\operatorname{tPXZ}^{2}$ <br> Disable time |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| TBP24S10* | MJ | $\begin{aligned} & C_{L}=30 \mathrm{pF} \\ & \text { for } t_{a}(A) \\ & \text { and } t_{a}(S) \text {, } \\ & C_{L}=5 \mathrm{pF} \\ & \text { for } t P X Z \end{aligned}$ | $R_{L}=300 \Omega$ <br> See Page 1-14 |  | 35 |  |  | 20 | 35 |  | 15 | 35 | ns |
|  | J, N |  |  |  | 35 |  |  | 20 | 40 |  | 15 | 30 | ns |
| TBP24S81 |  |  |  |  | 45 | 70 |  | 20 | 40 |  | 20 | 40 | ns |
| TBP24S41 | MJ |  |  |  | 40 | 75 |  | 20 | 40 |  | 20 | 40 | ns |
|  | J, N |  |  |  | 40 | 60 |  | 20 | 30 |  | 20 | 30 | ns |
| TBP28S86 |  |  |  | 45 |  | 70 | 20 |  | 40 | 20 |  | 40 | ns |
| TBP28S2708 |  |  |  |  |  |  |  |  |  |  |  |  |  |

[^9]SERIES 24 AND 28 STANDARD PROGRAMMABLE READ-ONLY MEMORIES WITH 3-STATE OUTPUTS

## recommended operating conditions

| PARAMETER |  | TBP28S42*, TBP28S45* |  |  | TBP28S85* |  |  | TBP28S166* |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\text {CC }}$ | MJ | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V |
|  | J, N | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 |  |
| High-level output current, $\mathrm{I}_{\mathrm{OH}}$ | MJ |  |  | -2 |  |  | -2 |  |  | -2 | mA |
|  | J, N |  |  | -3.2 |  |  | -3.2 |  |  | -3.2 |  |
| Low-level output current, IOL | MJ |  |  | 16 |  |  | 16 |  |  | 16 | mA |
|  | J, N |  |  | 16 |  |  | 16 |  |  | 16 |  |
| Operating free-air temperature range | MJ | -55 |  | 125 | -55 |  | 125 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | J, N | 0 |  | 70 | 0 |  | 70 | 0 |  | 70 |  |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS ${ }^{\dagger}$ |  | $\begin{aligned} & \text { TBP28S42*, } \\ & \text { TBP28S45* } \end{aligned}$ |  |  | TBP28S85* |  |  | TBP28S166* |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP ${ }^{\ddagger}$ | MAX | MIN | TYP ${ }^{\ddagger}$ | MAX | MIN T | TYP ${ }^{+}$ | MAX |  |
| $V_{\text {IH }}$ | High-level input voltage |  |  |  |  | 2 |  |  | 2 |  |  | 2 |  |  | V |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  |  | 0.8 |  |  | 0.8 |  |  | 0.8 | V |
| VIK | Input clamp voltage | $V_{C C}=\mathrm{MIN}, I_{1}=-18 \mathrm{~mA}$ |  |  |  | -1.2 |  |  | -1.2 |  |  | -1.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX} \end{aligned}$ |  | 2.4 | 3.1 |  | 2.4 | 3.1 |  | 2.4 | 3.1 |  | $\checkmark$ |
| $\mathrm{V}_{\text {OL }}$ | Low-level output voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=\mathrm{MAX} \end{aligned}$ |  |  |  | 0.5 |  |  | 0.5 |  |  | 0.5 | V |
| ${ }^{1} \mathrm{OZH}$ | Off-state output current, high-level voltage applied | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1 \mathrm{H}}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=2.4 \mathrm{~V}$ |  |  |  | 50 |  |  | 50 |  |  | 50 | $\mu \mathrm{A}$ |
| ${ }^{\text {I ORL }}$ | Off-state output current, low-level voltage applied | $V_{C C}=M A X, V_{1 H}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{~V}$ |  |  |  | -50 |  |  | -50 |  |  | -50 | $\mu \mathrm{A}$ |
| 11 | Input current at maximum input voltage | $V_{C C}=M A X, V_{1}=5.5 \mathrm{~V}$ |  |  |  | 1 |  |  | 1 |  |  | 1 | mA |
| $I_{\text {IH }}$ | High-level input current | $\mathrm{V}_{C C}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 25 |  |  | 25 |  |  | 25 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=0.5 \mathrm{~V}$ |  |  |  | -250 |  |  | -250 |  |  | -250 | $\mu \mathrm{A}$ |
| IOS | Short-circuit output current $\S$ | $V_{C C}=$ MAX | MJ | -15 |  | -100 | -15 |  | -100 | -15 |  | -100 | mA |
|  |  |  | J, N | -20 |  | -100 | -20 |  | -100 | -20 |  | -100 |  |
| ${ }^{\text {ICC }}$ | Supply current | $V_{C C}=M A X$ | MJ | 105 |  |  | 110 |  |  | 100 |  |  | mA |
|  |  |  | J, N | 105 |  |  | 110 |  |  | 100 |  |  |  |

$\dagger$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\neq$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
§ Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second.
switching characteristics over recommended ranges of $\mathrm{T}_{\mathrm{A}}$ and $\mathrm{V}_{\mathrm{CC}}$ (unless otherwise noted)

| TYPE | TEST CONDITIONS |  | $t a(A)$ <br> Access time from address |  |  | $t_{a(S)}$Access time from chipselect (enable time) |  |  | $t_{P X Z}$ <br> Disable time |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $\begin{aligned} & \text { TBP28S42* } \\ & \text { TBP28S45* } \end{aligned}$ | $\begin{aligned} & C_{L}=30 \mathrm{pF} \\ & \text { for } t_{a}(\mathrm{~A}) \\ & \text { and } \mathrm{t}_{\mathrm{a}}(\mathrm{~S}), \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \text { for } \mathrm{tPXZ} \end{aligned}$ | $R_{L}=300 \Omega,$ <br> See Page 1-14 |  | 35 |  |  | 15 |  |  | 12 |  | ns |
| TBP28S85* |  |  |  | 35 |  |  | 15 |  |  | 12 |  | ns |
| TBP28S166* |  |  |  | 35 |  |  | 15 |  |  | 12 |  | ns |

*Electrical parameters for these devices are design goals only.
NOTE: MJ designates full-temperature-range circuits (formerly 54 Family), J and $N$ designate commercial-temperature-range circuits (formerly 74 Family).

## recommended operating conditions

| PARAMETER |  | TBP28L22* |  |  | TBP28L42*, TBP28L45* |  |  | TBP28L86 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\text {cc }}$ | MJ | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | $\checkmark$ |
|  | J, N | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 |  |
| High-level output current, $\mathrm{I}^{\mathrm{OH}}$ | MJ |  |  | -1 |  |  | $-1$ |  |  | -1 | mA |
|  | J, N |  |  | -1.6 |  |  | -1.6 |  |  | -1.6 |  |
| Low-level output current, IOL | MJ |  |  | 8 |  |  | 8 |  |  | 4 | mA |
|  | J, N |  |  | 8 |  |  | 8 |  |  | 8 |  |
| Operating free-air temperature range | MJ | -55 |  | 125 | -55 |  | 125 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | J, N | 0 |  | 70 | 0 |  | 70 | 0 |  | 70 |  |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS ${ }^{\dagger}$ |  | TBP28L22* |  |  | $\begin{aligned} & \text { TBP28L42* } \\ & \text { TBP28L42* } \end{aligned}$ |  |  | TBP28L86 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP ${ }^{\ddagger}$ | MAX | MIN | TYP ${ }^{\ddagger}$ | MAX | MIN T | TYP ${ }^{\ddagger}$ | MAX |  |
| $V_{\text {IH }}$ | High-level input voltage |  |  | 2 |  |  | 2 |  |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  |  |  | 0.8 |  |  | 0.8 |  |  | 0.8 | V |
| VIK | Input clamp voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  |  | -1.2 |  |  | -1.2 |  |  | -1.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\begin{aligned} & V_{C C}=M I N, V_{1 H}=2 \mathrm{~V}, \\ & V_{I L}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX} \end{aligned}$ |  | 2.4 | 3.1 |  | 2.4 | 3.1 |  | 2.4 | 3.1 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=\mathrm{MAX} \end{aligned}$ |  |  |  | 0.5 |  |  | 0.5 |  |  | 0.5 | V |
| ${ }^{1} \mathrm{OZH}$ | Off-state output current, high-level voltage applied | $V_{C C}=M A X, V_{\text {IH }}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=2.4 \mathrm{~V}$ |  |  |  | 50 |  |  | 50 |  |  | 50 | $\mu \mathrm{A}$ |
| IOZL | Off-state output current, low-level voltage applied | $V_{C C}=M A X, V_{I H}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{~V}$ |  |  |  | -50 |  |  | -50 |  |  | -50 | $\mu \mathrm{A}$ |
| 11 | Input current at maximum input voltage | $V_{C C}=M A X, V_{1}=5.5 \mathrm{~V}$ |  |  |  | 1 |  |  | 1 |  |  | 1 | mA |
| $\mathrm{I}_{1 \mathrm{H}}$ | High-level input current | $\mathrm{V}_{C C}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 25 |  |  | 25 |  |  | 25 | $\mu \mathrm{A}$ |
| 1 IL | Low-level input current | $\mathrm{V}_{\text {CC }}=\mathrm{MAX}, \mathrm{V}_{1}=0.5 \mathrm{~V}$ |  |  |  | -250 |  |  | -250 |  |  | -250 | $\mu \mathrm{A}$ |
| Ios | Short-circuit output current § | $V_{C C}=M A X$ | MJ | -10 |  | -100 | -10 |  | -100 | -10 |  | -100 | mA |
|  |  |  | J, N | $-10$ |  | -100 | -10 |  | -100 | -10 |  | -100 |  |
| ${ }^{1} \mathrm{CC}$ | Supply current | $V_{C C}=M A X$ | MJ |  |  |  |  |  |  |  | 60 | 100 | mA |
|  |  |  | J, N | $60 \quad 85$ |  |  | 50 |  |  |  | 60 | 100 |  |

$\dagger$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\not{ }^{\ddagger}$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
§ Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second.
switching characteristics over recommended ranges of $T_{A}$ and $V_{C C}$ (unless otherwise noted)

| TYPE |  | TEST CONDITIONS |  | $t_{a}(A)$ Access time from address |  |  | $t_{a}(S)$ <br> Access time from chip select (enable time) |  |  | $t p x z$ <br> Disable time |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| TBP28L22* | MJ |  |  | $\begin{aligned} & C_{L}=30 \mathrm{pF} \\ & \text { for } \mathrm{t}_{\mathrm{a}}(\mathrm{~A}) \\ & \text { and } \mathrm{t}_{\mathrm{a}(\mathrm{~S})} \text {, } \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \text { for } \mathrm{t}_{\mathrm{p}} \mathrm{FZ} \end{aligned}$ | $\mathrm{R}_{\mathrm{L}}=600 \Omega,$ <br> See Page 1-15 |  | 45 |  |  | 20 |  |  | 15 |  | ns |
|  | J, N |  | 45 |  |  |  |  | 20 |  |  | 15 |  | ns |
| $\begin{aligned} & \text { TBP28L42* } \\ & \text { TBP28L45* } \end{aligned}$ |  |  | 60 |  |  |  |  | 30 |  |  | 25 |  | ns |
| TBP28L86 | MJ |  |  |  | 85 | 175 |  | 55 | 135 |  | 50 | 90 | ns |
|  | J, N |  |  |  | 85 | 130 |  | 55 | 90 |  | 50 | 75 |  |

* Electrical parameters for these devices are design goals only.

NOTE: MJ designates full-temperature-range circuits (formerly 54 Family), J and $N$ designate commercial-temperature-range circuits (formerly 74 Family).

SERIES 24 AND 28 LOW-POWER PROGRAMMABLE READ-ONLY MEMORIES WITH 3-STATE OUTPUTS
recommended operating conditions

| PARAMETER |  | TBP28L85* |  |  | TBP28L 166 * |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ | MJ | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V |
|  | J, N | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 |  |
| High-level output current, $\mathrm{I}^{\mathrm{OH}}$ | MJ |  |  | -1 |  |  | -1 | mA |
|  | J, N |  |  | -1.6 |  |  | -1.2 |  |
| Low-level output current, IOL | MJ |  |  | 8 |  |  | 8 | mA |
|  | J, N |  |  | 8 |  |  | 8 |  |
| Operating free-air temperature range | MJ | -55 |  | 125 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | J, N | 0 |  | 70 | 0 |  | 70 |  |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS ${ }^{\dagger}$ |  | TBP28L85* |  |  | TBP28L166* |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP ${ }^{\ddagger}$ | MAX | MIN | TYP ${ }^{\ddagger}$ | MAX |  |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  |  |  |  | 2 |  |  | 2 |  |  | V |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  |  | 0.8 |  |  | 0.8 | V |
| $V_{\text {IK }}$ | Input clamp voltage | $\mathrm{V}_{\text {CC }}=\mathrm{MIN}, \mathrm{l}_{\mathrm{I}}=-18 \mathrm{~mA}$ |  |  |  | -1.2 |  |  | -1.2 | V |
| VOH | High-level output voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX} \end{aligned}$ |  | 2.4 | 3.1 |  | 2.4 | 3.1 |  | V |
| $\mathrm{V}_{\text {OL }}$ | Low-level output voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{IOL}=\mathrm{MAX} \end{aligned}$ |  |  |  | 0.5 |  |  | 0.5 | V |
| IOZH | Off-state output current, high-level voltage applied | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=2.4 \mathrm{~V}$ |  |  |  | 50 |  |  | 50 | $\mu \mathrm{A}$ |
| IozL | Off-state output current, low-level voltage applied | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1 \mathrm{H}}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{~V}$ |  |  |  | -50 |  |  | -50 | $\mu \mathrm{A}$ |
| 1 | Input current at maximum input voltage | $V_{C C}=\mathrm{MAX}, \mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  |  | 1 |  |  | 1 | mA |
| ${ }_{1 / \mathrm{H}}$ | High-level input current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 25 |  |  | 25 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $\mathrm{V}_{C C}=\mathrm{MAX}, \mathrm{V}_{1}=0.5 \mathrm{~V}$ |  |  |  | -250 |  |  | -250 | $\mu \mathrm{A}$ |
| 'os | Short-circuit | $V_{C C}=$ MAX | MJ | -10 |  | -100 | -10 |  | -100 | mA |
|  | output current $\S$ |  | J, N | -10 |  | -100 | -10 |  | -100 |  |
|  | Supply current | $V_{C C}=$ MAX | MJ | 55 |  |  | 50 |  |  | mA |
|  |  |  | J, N | 55 |  |  | 50 |  |  |  |

${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\neq$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
§ Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second.
switching characteristics over recommended ranges of $\mathrm{T}_{\mathrm{A}}$ and $\mathrm{V}_{\mathrm{CC}}$ (unless otherwise noted)

| TYPE | TEST CONDITIONS |  | $t_{a}(A)$ <br> Access time from address |  |  | $t_{a}(S)$ <br> Access time from chip select (enable time) |  |  | tpxz <br> Disable time |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| TBP28L85* | $\begin{aligned} & \hline C_{L}=30 \mathrm{pF} \text { for } \\ & \mathrm{t}_{\mathrm{a}(\mathrm{~A})} \text { and } \mathrm{t}_{\mathrm{a}}(\mathrm{~S}) . \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \text { for } \mathrm{t}_{\mathrm{PXZ}} \\ & \hline \end{aligned}$ | $\begin{aligned} & R_{\mathrm{L}}=600 \Omega, \\ & \text { See Page } 1-15 \end{aligned}$ | 65 |  |  | 30 |  |  | 25 |  |  | ns |
| TBP28L166* |  |  | 65 |  |  | 30 |  |  | 25 |  |  | ns |

[^10]recommended operating conditions

| PARAMETER |  | TBP28P42*, TBP28P45* |  |  | TBP28P85* |  |  | TBP28P166* |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\text {CC }}$ | MJ | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V |
|  | J, N | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 |  |
| High-level output current, $\mathrm{I}^{\mathrm{OH}}$ | MJ |  |  | -2 |  |  | -2 |  |  | -2 | mA |
|  | J, N |  |  | -3.2 |  |  | -3.2 |  |  | -3.2 |  |
| Low-level output current, I OL | MJ |  |  | 16 |  |  | 16 |  |  | 16 | mA |
|  | J, N |  |  | 16 |  |  | 16 |  |  | 16 |  |
| Operating free-air temperature range | MJ | -55 |  | 125 | -55 |  | 125 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | J, N | 0 |  | 70 | 0 |  | 70 | 0 |  | 70 |  |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS ${ }^{\dagger}$ | TBP28P42*, TBP28P45* |  |  | TBP28P85* |  | TBP28P166* |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP ${ }^{\ddagger}$ | MAX | MIN | TYP ${ }^{\ddagger}$ MAX | MIN | TYP ${ }^{+}$MAX |  |
| $V_{\text {IH }}$ | High-level input voltage |  |  |  | 2 |  |  | 2 |  | 2 |  | V |
| $\mathrm{V}_{1} \mathrm{~L}$ | Low-level input voltage |  |  |  |  | 0.8 |  | 0.8 |  | 0.8 | V |
| $\mathrm{V}_{1 \mathrm{~K}}$ | Input clamp voltage |  | $V_{C C}=$ MIN, $I_{1}=-18 \mathrm{~mA}$ |  |  | -1.2 |  | -1.2 |  | -1.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & V_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX} \end{aligned}$ | 2.4 | 3.1 |  | 2.4 | 3.1 | 2.4 | 3.1 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=\mathrm{MAX} \end{aligned}$ |  |  | 0.5 |  | 0.5 |  | 0.5 | V |
| ${ }^{\text {IOZH }}$ | Off-state output current, high-level voltage applied |  | $V_{C C}=M A X, V_{1 H}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=2.4 \mathrm{~V}$ |  |  | 50 |  | 50 |  | 50 | $\mu \mathrm{A}$ |
| ${ }^{\text {I ORL }}$ | Off-state output current, low-level voltage applied |  | $V_{C C}=M A X, V_{\text {IH }}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{~V}$ |  |  | -50 |  | -50 |  | -50 | $\mu \mathrm{A}$ |
| 11 | Input current at maximum input voltage |  | $V_{C C}=M A X, V_{1}=5.5 \mathrm{~V}$ |  |  | 1 |  | 1 |  | 1 | mA |
| $\mathrm{I}_{1 \mathrm{H}}$ | High-level input current |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  | 25 |  | 25 |  | 25 | $\mu \mathrm{A}$ |
| IIL | Low-level input current |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=0.5 \mathrm{~V}$ |  |  | -250 |  | -250 |  | -250 | $\mu \mathrm{A}$ |
| Ios | Short-circuit output current § |  | $v_{C C}=$ MAX | -15 |  | -100 | -15 | -100 | -15 | -100 | mA |
|  |  |  | -20 |  | -100 | -20 | -100 | -20 | -100 |  |
| ${ }^{1} \mathrm{Cc}$ | Supply current | Power Up |  | $V_{C C}=M A X$ | 100 |  |  | 110 |  | 100 |  | $\mathrm{mA}$ |
|  |  | Power Down | 12 |  |  | 12 |  | 15 |  |  |  |

${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
${ }^{\ddagger}$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
§ Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second.
switching characteristics over recommended ranges of $T_{A}$ and $V_{C C}$ (unless otherwise noted)

| TYPE | TEST CONDITIONS |  | $\mathrm{t}_{\mathrm{a}}(\mathrm{A})$ <br> Access time from address |  |  | $t_{a}(E)$ Access time from chip enable (enable time) |  |  | tPXZ <br> Disable time |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $\begin{aligned} & \text { TBP28P42* } \\ & \text { TBP28P45* } \end{aligned}$ | $\begin{aligned} & C_{L}=30 \mathrm{pF} \text { for } \\ & \mathrm{t}_{\mathrm{a}}(\mathrm{~A}) \text { and } \mathrm{t}_{\mathrm{a}(\mathrm{E}),} \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \text { for } \mathrm{tpXZ} \end{aligned}$ | $R_{L}=300 \Omega,$ <br> See Page 1-14 |  | 35 |  |  | 35 |  |  | 12 |  | ns |
| TBP28P85* |  |  |  | 35 |  |  | 35 |  |  | 12 |  | ns |
| TBP28P166* |  |  |  | 35 |  |  | 35 |  |  | 12 |  | ns |

*Electrical parameters for these devices are design goals only.
NOTE: MJ designates full-temperature-range circuits (formerly 54 Family), J and N designate commercial-temperature-range circuits (formerly 74 Family).

## recommended operating conditions

| PARAMETER |  | TBP28R45* |  |  | TBP28R85* |  |  | TBP28R166* |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, VCC | MJ | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V |
|  | J, N | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 |  |
| High-level output current, IOH | MJ |  |  | -2 |  |  | -2 |  |  | -2 | mA |
|  | J, N |  |  | -3.2 |  |  | -3.2 |  |  | -3.2 |  |
| Low-level output current, IOL | MJ |  |  | 16 |  |  | 16 |  |  | 16 | mA |
|  | J, N |  |  | 16 |  |  | 16 |  |  | 16 |  |
| Clock pulse width high, $\mathrm{t}_{\text {w }}(\mathrm{CH})$ |  | 20 |  |  | 20 |  |  | 20 |  |  | ns |
| Clock pulse width low, ${ }_{\text {w }}$ (CL) |  | 20 |  |  | 20 |  |  | 20 |  |  | ns |
| Address setup time, $\mathrm{t}_{\text {su }}(\mathrm{A})$ |  | 20 |  |  | 20 |  |  | 20 |  |  | ns |
| Chip select setup time, $\mathrm{t}_{\text {su }}$ ( S ) |  | 0 |  |  | 0 |  |  | 0 |  |  | ns |
| Address hold time, $\mathrm{th}^{\text {( }} \mathrm{A}$ ) |  | 0 |  |  | 0 |  |  | 0 |  |  | ns |
| Chip select hold time, $\mathrm{th}_{\text {h }}(\mathrm{S})$ |  | 5 |  |  | 5 |  |  | 5 |  |  | ns |
| Operating free-air temperature range | MJ | -55 |  | 125 | -55 |  | 125 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  | J, N | 0 |  | 70 | 0 |  | 70 | 0 |  | 70 |  |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specifled under recommended operating conditions.
${ }^{\ddagger}$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
§ Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second.

* Electrical and switching parameters for these devices are design goals only.

NOTE: MJ designates full-temperature-range circuits (formerly 54 Family), J and $N$ designate commercial-temperature-range circuits (formerlv 74 Family).
switching characteristics over recommended ranges of $T_{A}$ and $V_{C C}$ (unless otherwise noted)
types TBP28R45*, TBP28R85*, TBP28R166*

|  | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{ta}_{\mathrm{a}}(\mathrm{C})$ | Access time from clock | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=300 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \\ & \text { See Figure } 1 \end{aligned}$ | 20 |  | ns |
| tPXZ(C) | Output disable time from clock |  | 20 |  | ns |
| tPZX(C) | Output enable time from clock |  | 20 |  | ns |
| ${ }_{\text {t } P \times Z(G)}$ | Output disable time from G |  | 12 |  | ns |
| tPZX(G) | Output enable time from G |  | 15 |  | ns |

* Electrical and switching parameters for these devices are design goals only.


## PARAMETER MEASUREMENT INFORMATION




FIGURE 1 - SWITCHING WAVEFORMS FOR TYPES TBP28R45, TBP28R85, AND TBP28R166

## SERIES 24 AND 28 <br> PROGRAMMABLE READ-ONLY MEMORIES

recommended conditions for programming

| PARAMETER |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Steady-state supply voltage, VCC |  | 4.5 | 5 | 5.5 | V |
| Address input voltage <br> E3 and E4 input voltage (where appropriate) | $\mathrm{V}_{\text {IH }}$ | 2.4 |  | 5 | V |
|  | $\mathrm{V}_{\text {IL }}$ | 0 |  | 0.5 |  |
|  | $\mathrm{V}_{\text {IH }}$ | 2.4 |  | 5 | $v$ |
| Voltage at all outputs except the one to be programmed |  | 0 |  | 0.5 | V |
| Supply voltage programming putse (see Figure 2) | Voltage, $\mathrm{V}_{\mathrm{CC}}(\mathrm{pr})$ | 5.75 | 6 | 6.25 | V |
|  | Pulse width, $\mathrm{t}_{w}$ | 1000 |  | 2000 | $\mu \mathrm{s}$ |
|  | Duty cycle |  | 25 | 35 | \% |
| Select or enable programming pulse (see Figure 2) | Voltage, $\mathrm{V}_{\text {S }}$ (pr) | 9.75 | 10 | 11 | V |
|  | $V_{\text {IL }}$ |  |  |  |  |
| Output programming pulse (see Figure 2) | Voltage, $\mathrm{V}_{\mathrm{o}}(\mathrm{pr})$ | 16.75 | 17 | 17.25 | V |
|  | Rise time, $\mathrm{t}_{\mathrm{r}}$ | 10 |  | 50 | $\mu \mathrm{s}$ |
|  | Pulse width, $\mathrm{t}_{\mathrm{w}}$ | 98 | 100 | 1000 | $\mu \mathrm{s}$ |
|  | $\mathrm{V}_{\text {IL }}$ | 0 |  | 0.5 |  |
| Registered PROM verify clock pulse width | $\mathrm{t}_{\mathrm{w}}(\mathrm{CH})$ | 20 |  |  | ns |
| Free-air temperature, $\mathrm{T}_{\mathrm{A}}$ |  | 0 |  | 55 | ${ }^{\circ} \mathrm{C}$ |

## step-by-step programming instructions (see Figure 2)

1. Address the word to be programmed, apply $5 \mathrm{~V} \pm 10 \%$ to $\mathrm{V}_{\mathrm{CC}}$ and active levels to all chip select ( S and $\overline{\mathrm{S}}$ ) or chip enable ( $E$ and $\bar{E}$ ) inputs.
2. Verify the status of a bit location by checking the output level. For registered PROMs a clock must be applied to the clock pin to verify the output level.
3. Increase $\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{CC}}(\mathrm{pr})$ with a minimum current capability of 200 milliamperes.
4. Apply $\mathrm{V}_{\mathrm{S}(\mathrm{pr})}$ to all the $\overline{\mathrm{S}}, \overline{\mathrm{E}}$ or $\overline{\mathrm{G}}$ inputs. $\mathrm{I}_{\mathrm{I}} \leqslant 15 \mathrm{~mA}$.
5. Connect all outputs, except the one to be programmed, to a logic low level ( $0 \leqslant \mathrm{~V}_{\text {IL }} \leqslant 0.5 \mathrm{~V}$ ). Only one bit is programmed at a time.
6. Apply the output programming pulse for at least 98 microseconds. Minimum current capability of the programming supply should be 200 milliamperes.
7. After terminating the output pulse, disconnect all outputs from $V_{\text {IL }}$ conditions.
8. Reduce the voltage at $\bar{S}, \bar{E}$ or $\bar{G}$ inputs to $V_{\text {IL }}$.
9. Reduce $\mathrm{V}_{\mathrm{CC}}$ to steady-state voltage and verify output status. Note that for registered PROMs, a clock must be applied to the clock input pin to verify output status.
10. Repeat steps 3 through 9 for each bit location that requires programming.
11. Verify accurate programming of every word after all words have been programmed using $V_{C C}$ values of 4.5 and 5.5 volts. Note that registered PROMs must be clocked to verify the output condition.


FIGURE 2 - TIMING DIAGRAM AND VOLTAGE WAVEFORMS FOR PROGRAMMING SEQUENCE

NOTE: The output to be programmed may be forced to zero volts after the transition to $\mathrm{V}_{\mathrm{O}}$ (pr) at the E input has begun.

## SCHOTTKY $\dagger$ <br> TYPES SN54S189A, SN54S289A, SN74S189A, SN74S289A 64-BIT HIGH-PERFORMANCE RANDOM-ACCESS MEMORIES

## STATIC RANDOM-ACCESS MEMORIES

- Fully Decoded RAM‘s Organized as 16 Words of Four Bits Each
- Schottky-Clamped for High Speed:

Read Cycle Time . . . 25 ns Typical
Write Cycle Time . . . 25 ns Typical

- Choice of Three-State or Open-Collector Outputs
- Compatible with Most TTL and I2L Circuits
- Chip-Select Input Simplifies External Decoding


## description

These 64-bit active-element memories are monolithic Schottky-clamped transistor-transistor logic (TTL) arrays organized as 16 words of four bits each. They are fully decoded and feature a chip-select input to simplify decoding required to achieve expanded system organization. The memories feature p-n-p input transistors that reduce the low-level input current requirement to a maximum of -0.25 milliamperes, only one-eighth that of a Series $54 \mathrm{~S} / 74 \mathrm{~S}$ standard load factor. The chip-select circuitry is implemented with minimal delay times to compensate for added system decoding.

## write cycle

The information applied at the data input is written into the selected location when the chip-select input and the write-enable input are low. While the write-enable input is low, the 'S189A output is in the high-impedance state and the 'S289A output is off. When a number of outputs are bus-connected, this high-impedance or off state will neither load nor drive the bus line, but it will allow the bus line to be driven by another active output or a passive pull-up.
read cycle
The stored information (complement of information applied at the data input during the write cycle) is available at the output when the write-enable input is high and the chip-select input is low. When the chip-select input is high, the 'S189A output will be in the high-impedance state and the 'S289A output will be off.

FUNCTION TABLE

| FUNCTION | INPUTS |  | 'S189A | 'S289A <br>  <br>  CHIP SELECT |
| :---: | :---: | :---: | :---: | :---: |
|  | OUTPUT | OUTPUT |  |  |
| Write | L | L | High Impedance | Off |
| Read | L | H | Complement of Data Entered | Complement of Data Entered |
| Inhibit | H | X | High Impedance | Off |

[^11]
## TYPES SN54S189A, SN54S289A, SN74S189A, SN74S289A 64-BIT HIGH-PERFORMANCE RANDOM-ACCESS MEMORIES

functional block diagram

schematics of inputs and outputs

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)


NOTE 1: Voltage values are with respect to network ground terminal.

# TYPES SN54S189A, SN54S289A, SN74S189A, SN74S289A 64-BIT HIGH-PERFORMANCE RANDOM-ACCESS MEMORIES 

recommended operating conditions

$\dagger \downarrow$ The arrow indicates the transition of the write-enable input used for reference: $\uparrow$ for the low-to-high transition, $\downarrow$ for the high-to-low transltion.
electrical characteristics over recommended operating free-air temperature range (otherwise noted)

| PARAMETER |  | TEST CONDITIONS ${ }^{\dagger}$ |  |  | 'S189A |  |  | 'S289A |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP $\ddagger$ | MAX | MIN | TYP $\ddagger$ | MAX |  |
| $\mathrm{V}_{1} \mathrm{H}$ | High-level input voltage |  |  |  |  |  |  | 2 |  |  | 2 |  |  | V |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  |  |  | 0.8 |  |  | 0.8 | V |
| $V_{\text {IK }}$ | Input clamp voltage | $V_{C C}=\mathrm{MIN}, \quad \mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  |  |  | -1.2 |  |  | -1.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{V}_{\text {CC }}=\mathrm{MIN}$, | $\mathrm{V}_{\text {IH }}=2 \mathrm{~V}$, | SN54S' | 2.4 | 3.4 |  |  |  |  | V |
|  |  | $\mathrm{V}_{1 \mathrm{~L}}=0.8 \mathrm{~V}$, | $\mathrm{I}_{\mathrm{OH}}=\mathrm{MAX}$ | SN74S' | 2.4 | 3.2 |  |  |  |  |  |
| ${ }^{1} \mathrm{OH}$ | High-level output current | $\begin{aligned} & V_{C C}=\mathrm{MIN}, \quad V_{\mathrm{IH}}=2 \mathrm{~V}, \\ & V_{\mathrm{IL}}=0.8 \mathrm{~V} \end{aligned}$ |  | $\mathrm{V}_{\mathrm{O}}=2.4 \mathrm{~V}$ |  |  |  |  |  | 40 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{O}}=5.5 \mathrm{~V}$ |  |  |  |  |  | 100 |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\begin{array}{ll} V_{C C}=M I N, & V_{I H}=2 \mathrm{~V} \\ V_{I L}=0.8 \mathrm{~V}, & \mathrm{I}_{\mathrm{OL}}=16 \mathrm{~mA} \\ \hline \end{array}$ |  | SN54S' |  | 0.35 | 0.5 |  | 0.35 | 0.5 | V |
|  |  |  |  | SN74S' |  | 0.35 | 0.45 |  | 0.35 | 0.45 |  |
| ${ }^{1} \mathrm{OZH}$ | Off-state output current, high-level voltage applied | $\begin{array}{ll} V_{C C}=M A X, & V_{I H}=2 \mathrm{~V} \\ V_{I L}=0.8 \mathrm{~V}, & V_{\mathrm{OH}}=2.4 \mathrm{~V} \\ \hline \end{array}$ |  |  | 50 |  |  |  |  |  | $\mu \mathrm{A}$ |
| IOZL | Off-state output current, low-levei voltage applied | $\begin{array}{ll} V_{\mathrm{CC}}=\mathrm{MAX}, & V_{1 \mathrm{H}}=2 \mathrm{~V} \\ V_{\text {IL }}=0.8 \mathrm{~V}, & V_{\mathrm{OL}}=0.4 \mathrm{~V} \end{array}$ |  |  | -50 |  |  |  |  |  | $\mu \mathrm{A}$ |
| 11 | Input current at maximum input voltage | $V_{C C}=\mathrm{MAX}, \quad V_{1}=5.5 \mathrm{~V}$ |  |  |  |  | 1 |  |  | 1 | mA |
| IIH | High-level input current | $V_{C C}=\mathrm{MAX}, \quad V_{1}=2.7 \mathrm{~V}$ |  |  |  |  | 25 |  |  | 25 | $\mu \mathrm{A}$ |
| I!L | Low-level input current | $V_{C C}=$ MAX, $V_{1}=0.5 \mathrm{~V}$ |  |  |  |  | -250 |  |  | -250 | $\mu \mathrm{A}$ |
| Ios | Short-circuit output current $\S$ | $V_{C C}=M A X$ |  |  | -30 |  | -100 |  |  |  | mA |
| ${ }^{\text {I CC }}$ | Supply current | $V_{C C}=M A X, ~ S e e ~ N o t e ~ 2 ~$ |  |  |  | 75 | 110 |  | 75 | 105 | mA |

${ }^{1}$ For conditions shown as MIN or MAX use the appropriate value specified under recommended operating conditions.
$\dagger$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\prime \prime} \mathrm{C}$.
$\$$ Duration of the short circuit should not exceed one second.
NOTE 2: ${ }^{1} \mathrm{CC}$ is measured with the read/write and chip-select inputs grounded. All other inputs at 4.5 V , and the outputs open.
'S189A switching characteristics over recommended operating ranges of TA and VCC (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS $\begin{aligned} & C_{L}=30 \mathrm{pF} \\ & R_{\mathrm{L}}=300 \mathrm{~s} \end{aligned}$ <br> See Note 3 | SN54S189A |  | SN74S189A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP ${ }^{\text {- }}$ | MAX | TYP $\ddagger$ | MAX |  |
| Access time from address |  |  | 25 | 50 | 25 | 35 | ns |
| Access time from chip select (enable time) |  |  | 18 | 25 | 18 | 22 | ns |
| Sense recovery time |  |  | 22 | 40 | 22 | 35 | ns |
| tPXZ Disable time from high or low lev | from $\bar{S}$ |  | $\begin{aligned} & C_{L}=5 \mathrm{pF} \\ & R_{L}=300 \mathrm{~s} 2 \end{aligned}$ <br> See Note 3 | 12 | 25 | 12 | 17 | ns |
|  | from $\bar{W}$ | 12 |  | 30 | 12 | 25 |  |  |

'S289A switching characteristics over recommended operating ranges of TA and VCC (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS$\begin{aligned} & \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L} 1}=300 \Omega \\ & \mathrm{R}_{\mathrm{L} 2}=600 \Omega \\ & \text { See Note } 3 \end{aligned}$ | SN54S289A |  | SN74S289A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP $\ddagger$ | MAX | TYP $\ddagger$ | MAX |  |
| ta(ad) | Access time from address |  |  | $25^{\circ}$ | 50 | 25 | 35 | ns |
| $\mathrm{ta}_{\mathrm{a}}(\mathrm{S})$ | Access time from chip select (enable time) |  |  | 18 | 25 | 18 | 22 | ns |
| tSR | Sense recovery time |  |  | 22 | 40 | 22 | 35 | ns |
| tPLH | Propagation delay time, low-to-high-level output (disable time) | from $\bar{S}$ |  | 12 | 25 | 12 | 17 | กs |
|  |  | from $\bar{W}$ |  | 12. | 30 | 12 | 25 |  |

$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
NOTE: 3. Load circuit and voltage waveforms are shown on page 1-14.

## STATIC RANDOM-ACCESS MEMORIES

- Static Fully Decoded RAM's Organized as 256 Words of One Bit Each
- Schottky-Clamped for High Performance
- Choice of Three-State or Open-Collector Outputs
- Compatible with Most TTL and $I^{2}$ L Circuits
- Chip-Select Inputs Simplify External Decoding
- Typical Performance:

Read Access Time<br>42 ns<br>Power Dissipation .............. 500 mW

SN74S201, SN74S301 . . J OR N PACKAGE (TOP VIEW)


## description

These 256-bit active-element memories are monolithic transistor-transistor logic (TTL) arrays organized as 256 words of one bit. They are fully decoded and have three chip-select inputs to simplify decoding required to achieve expanded system organizations.
write cycle
The information applied at the data input is written into the selected location when the three chip-select inputs and the write-enable input are low. While the write-enable input is low, the 'S201 outputs are in the high-impedance state and the 'S301 outputs are off. When a number of outputs are bus-connected, this high-impedance or off state will neither load nor drive the bus line, but it will allow the bus line to be driven by another active output or a passive pull-up.
read cycle
The stored information (complement of information applied at the data input during the write cycle) is available at the output when the write-enable input is high and the three chip-select inputs are low. When any one of the chip-select inputs are high, the ' S 201 outputs will be in the high-impedance state and the ' S 301 outputs will be off.

## FUNCTION TABLE

| FUNCTION | INPUTS |  | 'S201 | 'S301 |
| :---: | :---: | :---: | :---: | :---: |
|  | CHIP SELECT (S) | WRITE ENABLE (V) |  |  |
| Write | L | L | High Impedance | Off |
| Read | L | H | Complement of Data Entered | Complement of Data Entered |
| Inhibit | H | X | High Impedance | Off |

[^12]$\ddagger_{\text {For chip-select: } L} \equiv$ all $\bar{S} \bar{i}$ inputs low, $H \equiv$ one or more $\bar{S} i$ inputs high

## TYPES SN74S201, SN74S301 256-BIT HIGH-PERFORMANCE RANDOM-ACCESS MEMORIES

schematics of inputs and outputs

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, $\mathrm{V}_{\text {CC }}$ (see Note 1) | 7 V |
| :---: | :---: |
| Input voltage | 5.5 V |
| Off-State output voltage | 5.5 V |
| Operating free-air temperature range | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Storage temperature range | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

recommended operating conditions

|  | SN74S201 |  |  | SN74S301 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply Voltage, VCC (see Note 1) | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | V |
| High-level output voltage, $\mathrm{V}_{\mathrm{OH}}$ |  |  |  |  |  | 5.5 | V |
| High-level output current, I OH |  |  | -10.3 |  |  |  | mA |
| Low-level output current, IOL |  |  | 16 |  |  | 16 | mA |
| Width of write pulse (write enable low), $\mathrm{t}_{\text {w }}$ (wr) | 65 |  |  | 65 |  |  | ns |
| Setup Address before write pulse, $t_{\text {su }}(\mathrm{ad})$ | $0 \downarrow$ |  |  | 0 $\downarrow$ |  |  | ns |
| time ${ }^{\text {deta }}$ Data before end of write pulse, $\mathrm{t}_{\text {su }}$ (da) | $65 \uparrow$ |  |  | 65 ${ }^{\text {¢ }}$ |  |  |  |
|  | $65 \uparrow$ |  |  | $65 \uparrow$ |  |  |  |
| Hold Address after write pulse, $\mathrm{t}_{\mathrm{h}}(\mathrm{ad})$ | $0 \uparrow$ |  |  | $0 \uparrow$ |  |  | ns |
| time Data after write pulse, $\mathrm{t}_{\mathrm{h}}$ (da) | $0 \uparrow$ |  |  | $0 \uparrow$ |  |  |  |
|  | $0 \uparrow$ |  |  | $0 \uparrow$ |  |  |  |
| Operating free-air temperature, $\mathrm{TA}_{\text {A }}$ | 0 |  | 70 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

$\uparrow \downarrow$ The arrow indicates the transition of the write input used for references: $\uparrow$ for the low to high transistion, $\downarrow$ for the high to low transistion.
NOTE 1: Voltage values are with respect to network ground terminal.

# TYPES SN74S201, SN74S301 256-BIT HIGH-PERFORMANCE RANDOM-ACCESS MEMORIES 

electrical characteristics over recommended operating free-air temperature range (otherwise noted)

${ }^{\dagger}$ For conditions shown as MIN or MAX use the appropriate value specified under recommended operation conditions.
$\ddagger$ These typical values are at $V_{C C}=5 \mathrm{~V} . T_{A}=25^{\circ} \mathrm{C}$.
§Duration of the short circuit should not exceed one second.
NOTE: 2. ${ }^{1} \mathrm{CC}$ is measured with all chip-select inputs grounded, all other inputs at 4.5 V , and the output open

## 'S201 switching characteristics over recommended operating ranges of $T_{A}$ and $V_{C C}$ (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{a}}(\mathrm{ad})$. | Access time from address |  | $\begin{gathered} C_{L}=30 \mathrm{pF}, \\ R_{\mathrm{L}}=300 \Omega, \\ \text { See Note } 3 \end{gathered}$ |  | 42 | 65 | ns |
| $\mathrm{ta}_{\mathrm{a}}(\mathrm{S})$ | Access time from chip select (select time) |  |  |  | 13 | 30 | ns |
| ${ }^{\text {t }}$ SR | Sense recovery time |  |  |  | 20 | 40 | ns |
| tPXZ | Disable time from high or low level | From $\overrightarrow{\mathrm{S}}$ | $\begin{gathered} C_{L}=5 \mathrm{pF}, \\ R_{L}=300 \Omega \\ \text { See Note } 3 \end{gathered}$ |  | 9 | 20 | ns |
|  |  | From W |  |  |  |  |  |

'S301 switching characteristics over recommended operating ranges of $T_{A}$ and $V_{C C}$
(unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{ta}_{\mathrm{a}}(\mathrm{ad})$ | Access time from address |  | $\begin{aligned} \mathrm{C}_{\mathrm{L}} & =30 \mathrm{pF}, \\ \mathrm{R}_{\mathrm{L} 1} & =300 \Omega, \\ \mathrm{R}_{\mathrm{L} 2} & =600 \Omega \end{aligned}$ |  | 42 | 65 | ns |
| $\mathrm{ta}_{\mathrm{a}}(\mathrm{S})$ | Access time from chip enable (enable time) |  |  |  | 13 | 30 | ns |
| ${ }^{\text {t }}$ SR | Sense recovery time |  |  |  | 20 | 40 | ns |
| ${ }^{\text {tPLH }}$ | Propagation delay time, low-to-high-level output (disable time) | From $\overline{\mathrm{S}}$ | See Note 3 |  | 8 | 20 | ns |
|  |  | From W |  |  | 15 | 35 | ns |

$\ddagger$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE: 3. Load circuit and voltage waveforms are shown on page 1-14.

- Independent Synchronous Inputs and Outputs
- Organized as 16 -Words of 5 Bits
- DC to $10-\mathrm{MHz}$ Data Rate
- 3-State Data Outputs
- 20-Pin, 300-mil, High-Density Package


## description

This 80 -bit active-element memory is a monolithic Schottky-clamped transistor-transistor logic (STTL) array organized as 16 words of five-bits each. A memory system using the SN74S225 can easily be expanded in multiples of 16 . words or of 5 bits as shown in Figure 2. The threestate outputs controlled by a single enable, OE, make bus connection and multiplexing easy.

## operation



Pin assignments are same for all packages

A FIFO is a memory storage device which allows data to be written into and/or read from its array at independent data rates. The 'S225 is a FIFO wrich will process data at any desired clock rate from DC to 10 MHz . The data is processed in a parallel format, word by word.

Reading or writing is done independently utilizing separate synchronous data clocks. Data may be written into the array on the low-to-high transition of either load clock input. Data may be read out of the array on the low-to-high transition of the unload clock input (normally high). When writing data into the FIFO one of the load clock inputs must be held high while the other strobes in the data. This arrangement allows either load clock to function as an inhibit for the other.

Status of the 'S225 is provided by three outputs. Input ready monitors the status of the last word location and signifies when the memory is full. This output is high whenever the memory is available to accept any data. The unload clock output also monitors the last word location. This output generates a low-logic-level pulse (synchronized to the internal clock pulse) when the location is vacant. The third status output, output ready, is high when the first word location contains valid data and unload clock input is high. When unload clock input is low, output ready will be low. The first word location is defined as the location from which data is provided to the outputs.

The data outputs are noninverted with respect to the data inputs and are three-state with a common control input, output enable. When output enable is low, the data outputs are enabled to function as totem-pole outputs. A high-logic-level forces each data output to a high-impedance state while all other inputs and outputs remain active.

The clear input invalidates all data stored in the memory array by clearing the control logic and setting output ready to a low-logic-level on the high-to-low transition of a low-active pulse. The data outputs do not change as a result of the clear input; however, the output ready at a low-logic-level signifies invalid data.

## FUNCTION TABLES

Table 1 - Input Functions

| Input | Pin | Description |
| :--- | :---: | :--- |
| CK A | 1 | Load Clock A |
| DI 1- DI 5 | $4-8$ | Data Inputs |
| $\overline{\text { OE }}$ | 9 | Output Enable |
| CK IN | 16 | Unload Clock Input |
| $\overline{C L R}$ | 18 | Clear |
| CK B | 19 | Load Clock B |
| GND | 10 | Ground pin |
| VCC | 20 | Supply Voltage |

Table 2 - Output Functions

| Output | Pin | Description |
| :--- | :---: | :--- |
| IR | 2 | Input Ready |
| CK OUT | 3 | Unload Clock Output |
| DO 5 - DO 1 | $11-15$ | Data Outputs |
| OR | 17 | Output Ready |

schematics of inputs and outputs


## TYPE SN74S225 $16 \times 5$ ASYNCHRONOUS FIRST-IN/FIRST-OUT MEMORY

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

```
Supply Voltage, VCC (see Note 1)7V
```

Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.5 V
Off-State Output Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.5 V
Operating Free-Air Temperature Range . . . . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Storage Temperature Range . . . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
NOTE 1: All voltage values are with respect to network ground terminal.
recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ |  | 4.75 | 5 | 5.25 | V |
| High-level output current, IOH | All Outputs Except Data |  |  | -3.2 | mA |
|  | Data Outputs |  |  | -6.5 |  |
| Low-level output current, IOL | All Outputs Except Data |  |  | 8 | mA |
|  | Data Outputs |  |  | 16 |  |
| Pulse Width | Load Clock A or B, $\mathrm{t}_{\mathrm{w}}$ (high) | 25 |  |  | ns |
|  | Unload Clock Input, $\mathrm{t}_{w}$ (low) | 7 |  |  |  |
|  | Clear, ${ }_{\text {w }}$ (low) | 40 |  |  |  |
| Setup Time | Data to Load Clock, $\mathrm{t}_{\text {su }}$ (DII) See Note 2 | -20个 |  |  | ns |
|  | Clear Release to Load Clock, $\mathrm{t}_{\text {su }}$ | $25+$ |  |  | , |
| Hold Time, Data from Load Clock, th(Di) |  | $70 \dagger$ |  |  | ns |
| Operating free-air temperature, $\mathrm{T}_{A}$ |  | 0 |  | 70 | C |

NOTE 2: Data must be setup within 15 ns after the load clock positive transition.
$t \equiv$ The arrow Indicates that the low-to-high transltion of the load clock is used for reference.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS ${ }^{\dagger}$ |  | MIN | TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1 \mathrm{H}}$ | High-level input voltage |  |  |  | 2 |  |  | V |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  |  |  | 0.8 | V |
| $V_{\text {IK }}$ | Input clamp voltage |  | $V_{C C}=M I N$, | $I_{1}=-18 \mathrm{~mA}$ |  |  | -1.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  | $\begin{aligned} & V_{C C}=\mathrm{MIN}, \\ & V_{I L}=0.8 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{1 \mathrm{H}}=2 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX} \end{aligned}$ | 2.4 | 2.9 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\begin{aligned} & V_{C C}=\mathrm{MIN}, \\ & V_{I L}=0.8 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{OL}}=\mathrm{MAX} \end{aligned}$ |  | 0.35 | 0.50 | V |
| IOZH | Off-state output current, high-level voltage applied |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MAX} \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\text {IH }}=2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{O}}=2.4 \mathrm{~V} \end{aligned}$ |  |  | 50 | $\mu \mathrm{A}$ |
| IOZL | Off-state output current, low-level voltage applied |  | $\begin{aligned} & V_{C C}=M A X \\ & V_{1 L}=0.8 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{1 \mathrm{H}}=2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{~V} \end{aligned}$ |  |  | . 50 | $\mu \mathrm{A}$ |
| 11 | Input current at maximum input voltage |  | $V_{C C}=$ MAX . | $V_{1}=5.5 \mathrm{~V}$ |  |  | 1 | mA |
| IIH | High-level input current | Data In | $V_{C C}=M A X$, | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  | 40 | $\mu \mathrm{A}$ |
|  |  | All Inputs Except Data In |  |  |  |  | 25 |  |
| IIL | Low-level input current | Data In | $V_{C C}=\mathrm{MAX}, \quad V_{l}=0.5 \mathrm{~V}$ |  |  |  | -1 | mA |
|  |  | Alt Inputs Except Data In |  |  |  |  | -250 | $\mu \mathrm{A}$ |
| Ios | Short-circuit output current \$ |  | $V_{C C}=M A X$ |  | -30 |  | -100 | mA |
| ${ }^{\text {I CC }}$ | Supply Current |  | $V_{C C}=M A X$, | See Note 3 |  | 80 | 120 | mA |

[^13]
## $16 \times 5$ ASYNCHRONOUS FIRST-IN/FIRST-OUT MEMORY

switching characteristics over recommended operating ranges of $\mathrm{TA}_{\mathrm{A}}$ and VCC (unless otherwise noted)

| PARAMETERS | FROM | то | TEST CONDITIONS | MIN | TYP*: | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {max }}$ | CK A |  | $\begin{gathered} \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \\ \mathrm{R}_{\mathrm{L}}=300 \Omega, \\ \text { See Note } 4 \end{gathered}$ | 10 | 20 |  | MHz |
| $f_{\text {max }}$ | CK B |  |  | 10 | 20 |  | MHz |
| $f_{\text {max }}$ | CK IN |  |  | 10 | 20 |  | MHz |
| $t_{w}$ | CK OUT |  |  | 7 | 14 |  | ns |
| tpxz | $\overline{O E}$ | DOi | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ |  | 10 | 25 | ns |
| tPZX |  |  | $\begin{gathered} C_{L}=30 \mathrm{pF}, \\ R_{\mathrm{L}}=300 \Omega, \\ \text { See Note } 4 \end{gathered}$ |  | 25 | 40 |  |
| tPLH | CK IN | DOi |  |  | 50 | 75 | ns |
| tPHL |  |  |  |  | 50 | 75 |  |
| tPLH | $\begin{aligned} & \text { CK A } \\ & \text { or } \\ & \text { CK B } \\ & \hline \end{aligned}$ | OR |  |  | 190 | 300 | ns |
| tPLH | CK IN | OR |  |  | 40 | 60 | ns |
| tPHL |  |  |  |  | 30 | 45 |  |
| tPHL | CLR | OR |  |  | 35 | 60 | ns |
| tPHL | $\begin{aligned} & \hline \text { CK A } \\ & \text { or } \\ & \text { CK B } \\ & \hline \end{aligned}$ | CK OUT |  |  | 25 | 50 | ns |
| tPHL | CK IN | CK OUT |  |  | 270 | 400 | ns |
| ${ }^{\text {tPHL}}$ | $\begin{aligned} & \hline \text { CK A } \\ & \text { or } \\ & \text { CK B } \end{aligned}$ | IR |  |  | 55 | 75 | ns |
| tPLH | CK IN | IR |  |  | 255 | 400 | ns |
| tPLH | CLR | IR |  |  | 16 | 35 | ns |
| tPLH | OR $\uparrow$ | DOi |  |  | 10 | 20 | ns |

If $f_{\text {max }} \equiv$ maxlmum clock frequency.
$t_{w} \equiv$ pulse width (output)
$\uparrow \downarrow \equiv$ The arrow Indicates that the low-to-high ( $\uparrow$ ) or high-to-low ( $\downarrow$ ) transition of the output ready (OR) output is used for reference.
${ }^{\text {tPLH }} \equiv$ propagatlon delay time, low-to-high level output.
tPHL $\equiv$ propagation delay time, high-to-low-level output.
$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 4: Load circuit and voltage waveforms are shown on page 1-14.


TYPICAL WAVEFORMS FOR A 16-WORD FIFO


FIGURE 1 - TYPICAL WAVEFORMS FOR A 16-WORD FIFO


FIGURE 2 - EXPANDING THE 'S225 FIFO (48 WORDS OF 10 BITS SHOWN)

## Support Functions

## INDEX TO SUPPORT FUNCTIONS

Octal Buffers and Line Drivers (3-State Outputs)
'LS240, 'LS241, 'LS244, 'S240, 'S241 ..... 6-7
'LS540, 'LS541 ..... 6.77
'S340, 'S341, 'S344 ..... 6-23
'S740, 'S741, 'S744 ..... 6-105
Bus Transceivers
'LS242, 'LS243 (4-Bit) ..... 6-11
'S226 (4-Bit Latched) ..... 6-3
'LS440 thru 'LS444 (4-Bit Tridirectional) ..... 6-59
'LS245 (8-Bit, 3-State Outputs) ..... 6-13
'LS620 thru 'LS623 (8-Bit, Open-Collector and 3-State Outputs) ..... 6-91
'LS640 thru 'LS645 (8-Bit, Open-Collector and 3-State Outputs) ..... 6-99
Clock Generators
'LS424 (2-Phase) ..... 6.47
'LS362 (4-Phase) ..... 6-27
8-Bit Universal Shift/Storage Registers
'LS299, 'S299 ..... 6-15
'LS323 ..... 6-21
Latches
'LS373, 'LS374, 'S373, 'S374 (Octal D-Type Transparent) ..... 6-35
'S412 (Multi-Mode Buffered) ..... 6-42
'LS604 thru 'LS607 (Octal 2-Input Multiplexed) ..... 6-82
Controller and Bus Driver for 8080A Systems
'S428, 'S438 ..... 6-55
BCD-to-Binary and Binary-to-BCD Converters
'S484, 'S485 ..... 6-67
Memory Refresh Controllers
'LS600 thru 'LS603 ..... $6-80$
Memory Cycle Controllers
'LS608 ..... $6-86$
Memory Mappers
'LS610 thru 'LS613 ..... 6.88
16-Bit Error Detection and Correction Circuits
'LS630, LS631 ..... $6-95$

- Universal Transceivers for Implementing System Bus Controllers
- Dual-Rank 4-Bit Transparent Latches Provide: - Exchange of Data Between 2 Buses In One Clock Pulse
- Bus-to-Bus Isolation
- Rapid Data Transfer
- Full Storage Capability
- Hysteresis at Data Inputs Enhances Noise Rejection
- Separate Output-Control Inputs Provide Independent Enable/Disable for Either Bus Output
- 3-State Outputs Drive Bus Lines Directly


## description

These high-performance Schottky ${ }^{\dagger}$ TTL quadruple bus transceivers employ dual-rank bidirectional four-bit transparent latches and feature three-state outputs designed specifically for driving highly-capacitive or relatively low-impedance loads. The bus-management functions implemented and the high-impedance controls offered provide the designer with a controller/transceiver that interfaces and drives system bus-organized lines directly. They are particularly attractive for implementing:

Bidirectional bus transceivers
Data-bus controllers
The bus-management functions, under control of the function-select (S1, S2) inputs, provide complete data integrity for each of the four modes described in the function table. Directional transparency provides for routing data from or to either bus, and the dual store and dual readout capabilities can be used to perform the exchange of data between the two bus lines in the equivalent of a single clock pulse. Storage of data is accomplished by selecting the latch function, setting up the data, and taking the appropriate strobe input low. As long as the strobe is held high, the data is latched for the selected function. Further control is offered through the availability of independent output controls that can be used to enable or disable the outputs as shown in the output-control function table, regardless of the latch function in process. Store operations can be performed with the outputs disabled to a high impedance ( $\mathrm{Hi}-\mathrm{Z}$ ). In the $\mathrm{Hi}-\mathrm{Z}$ state the inputs/outputs neither load nor drive the bus lines significantly. The p-n-p inputs feature typically 400 millivolts of hysteresis to enhance noise rejection.

BUS-MANAGEMENT FUNCTION TABLE

| MODE CONTROLS | STROBES |  | A-TO-B <br> LATCHES |  | B-TO-A LATCHES |  | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| S2 S1 |  |  | 1 | 2 | 1 | 2 |  |
| L L | X | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | Latch | Trans | Trans Latch | Trans <br> Trans | Pass B to A <br> Read out stored data |
| L. H | X | X | Latch | Trans | Latch | Trans | Read out stored data |
| H L | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | X | Trans Latch | Trans Trans | Latch | Trans | Pass A to B <br> Read out stored data |
| H H | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | Trans Latch | Latch Latch | Trans Latch | Latch Latch | Read in both buses Store bus data |

## TYPES SN54S226, SN74S226

## 4-BIT PARALLEL LATCHED BUS TRANSCEIVERS

logic symbol ${ }^{\dagger}$

${ }^{\dagger}$ This symbol is in accordance with IEEE Std 91 /ANSI Y32.14 and current discussions in IEC and IEEE.

## functional block diagram (positive logic)


absolute maximum ratings over operating free-air temperature range (unless otherwise noted)


NOTES: 1. Voltage values are with respect to network ground terminal.
2. An SN54S226 in the J package operating at temperatures above $113^{\circ} \mathrm{C}$ requires a heat-sink that provides a thermal resistance from case to free air, $R_{\theta C A}$, of not more than $48^{\circ} \mathrm{C} / \mathrm{W}$.

## TYPES SN54S226, SN74S226 4-BIT PARALLEL LATCHED BUS TRANSCEIVERS

recommended operating conditions

|  |  |  | N54S22 |  |  | N74S22 |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\text {CC }}$ |  | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V |
| High-level output voltage, $\mathrm{V}_{\mathrm{OH}}$ |  |  |  | 5.5 |  |  | 5.5 | V |
| High-level output current, $\mathrm{I}_{\mathrm{OH}}$ |  |  |  | -6.5 |  |  | -10.3 | mA |
| Width of strobe pulse |  | 30 |  |  | 20 |  |  | ns |
| Setup time, $\mathrm{t}_{\text {su }}$ | To Strobe | $30 \uparrow$ |  |  | $20 \uparrow$ |  |  | ns |
|  | To Select | 30 |  |  | 20 |  |  |  |
| Hold time, $\mathrm{th}^{\text {h }}$ | To Strobe | $0 \uparrow$ |  |  | $0 \uparrow$ |  |  | ns |
|  | To Select | 0 |  |  | 0 |  |  |  |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ (see Note 2) |  | -55 | 125 |  | 0 | 70 |  | ${ }^{\circ} \mathrm{C}$ |

$\uparrow$ The arrow indicates that the low-to-high transition of the strobe input is used for reference.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS ${ }^{+}$ | MIN | TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{1 H}$ | High-level input voltage |  |  | 2 |  | . | V |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  |  | 0.8 | V |
| $V_{\text {IK }}$ | Input clamp voltage |  | $V_{C C}=\mathrm{MIN}, \quad \mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  | -1.2 | V |
| V OH | High-level output voltage | SN54S226 | $\begin{array}{ll} \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, & \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, & \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX} \end{array}$ | 2.4 | 3.3 |  |  |
|  |  | SN74S226 |  | 2.4 | 2.9 |  | $\checkmark$ |
| VOL | Low-level output voltage |  | $\begin{array}{ll} V_{C C}=M I N, & V_{I H}=2 \mathrm{~V}, \\ V_{I L}=0.8 \mathrm{~V}, & I_{O L}=15 \mathrm{~mA} \end{array}$ |  |  | 0.5 | V |
| ${ }^{\text {I OZH }}$ | Off-state output current, high-level voltage applied |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \quad \mathrm{~V}_{1 \mathrm{H}}=2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{O}}=2.4 \mathrm{~V} \end{aligned}$ |  |  | 100 | $\mu \mathrm{A}$ |
| IOZL | Off-state output current, Iow-level voltage applied |  | $\begin{aligned} & V_{C C}=M A X, \quad V_{I H}=2 V \\ & V_{O}=0.5 \mathrm{~V} \end{aligned}$ |  |  | -100 | $\mu \mathrm{A}$ |
| 11 | Input current at maximum input voltage |  | $V_{C C}=M A X, V_{1}=5.5 \mathrm{~V}$ |  |  | 1 | mA |
| $1 / \mathrm{H}$ | High-level input current |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \quad \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | OCAB, OCBA | $V_{C C}=M A X, \quad V_{1}=0.5 \mathrm{~V}$ |  |  | -0.38 | mA |
|  |  | All other inputs |  |  |  | --1.6 | ma |
| IoS | Short-circuit output current § |  | $V_{C C}=$ MAX | -50 |  | -180 | mA |
| ${ }^{\text {ICC }}$ | Supply current |  | $\mathrm{V}_{\text {CC }}=$ MAX, See Note 3 |  | 125 | 185 | mA |

[^14]switching characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS |  | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tPLH | A or B | B or A | $C_{L}=50 \mathrm{pF}$,See Note 4 |  | 20 | 30 |  |
| tPHL |  |  |  |  | 15 | 30 | ns |
| tPLH | Select | Any |  |  | 25 | 37 | ns |
| tPHL |  |  |  |  | 19 | 30 |  |
| tPLH | Strobe GBA or GAB | A or B |  |  | 25 | 37 | ns |
| tPHL |  |  |  |  | 19 | 30 |  |
| tPZH | Output Control OCBA or OCAB | A or B |  |  | 12 | 20 | ns |
| tPZL |  |  |  |  | 12 | 20 |  |
| tPHZ | Output Control OCBA or OCAB | A or B | $C_{L}=5 \mathrm{pF},$ <br> See Note 4 | $\mathrm{R}_{\mathrm{L}}=280 \Omega$, | 10 | 15 | ns |
| tpLZ |  |  |  |  | 10 | 15 |  |

tPLH $\equiv$ propagation delay time, low-to-high-level output
$t_{\text {PHL }} \equiv$ propagation delay time, low-to-high-level output
$t_{Z H} \equiv$ output enable time to high level
$t_{Z L} \equiv$ output enable time to low level
$\mathrm{t}_{\mathrm{H} Z} \equiv$ output disable time from high level
$t_{\mathrm{L} Z} \equiv$ output disable time from low level
NOTE 4: Load circuits and voltage waveforms are shown on page 1-14.

## applications

The following examples demonstrate four fundamental bus-management functions that can be performed with the 'S226. Exchange of data on the two bus lines can be accomplished with a single high-to-low transition at S2 when S1 is high.


## TYPES SN54LS240,SN54LS241,SN54LS244,SN54S240,SN54S241, SN74LS240,SN74LS241,SN74LS244,SN74S240,SN74S241 OCTAL BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS

|  | Typical <br> IOL | Typical <br> IOH | Typical Propagation <br> (Sink <br> (Solay Times |  |
| :--- | :---: | :---: | :---: | :---: |
|  | (Surrent) <br> Current) | Inverting | Noninverting |  |
| SN54LS' | 12 mA | -12 mA | 10.5 ns | 12 ns |
| SN74LS' | 24 mA | -15 mA | 10.5 ns | 12 ns |
| SN54S' | 48 mA | -12 mA | 4.5 ns | 6 ns |
| SN74S' | 64 mA | -15 mA | 4.5 ns | 6 ns |


| Typical <br> Enable/ | Typical Power <br> Dissipation <br> (Enabled) |  |  |
| :---: | :---: | :---: | :---: |
| Disable | (Enverting |  | Noninverting |
| Times | Inver |  |  |
| 18 ns | 130 mW |  |  |
| 18 ns | 130 mW |  |  |
| 9 ns | 450 mW |  |  |
| 9 ns | 450 mW |  |  |

SN54LS240, SN54S240...J SN74LS240, SN74S240...J OR N (TOP VIEW)


SN54LS241, SN54S241 . . J
SN74LS241, SN74S241 . . . J OR N

(TOP VIEW)


TYPES SN54LS240,SN54LS241,SN54LS244, SN74LS240,SN74LS241,SN74LS244 BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS

## absolute maximum ratings

Same as SN54LS245 and SN74LS245 on page 6-13.
recommended operating conditions

| PARAMETER | SN54LS' |  |  | SN74LS' |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, VCC (see Note 1) | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V |
| High-level output current, 1 OH |  |  | -12 |  |  | -15 | mA |
| Low-level output current, IOL |  |  | 12 |  |  | 24 | mA |
| Operating free-air temperature, TA | -55 |  | 125 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE 1: Voltage values are with respect to network ground terminal.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS ${ }^{\dagger}$ |  | SN54LS' |  |  | SN74LS' |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP $\ddagger$ | MAX | MIN | TYP $\ddagger$ | MAX |  |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  |  |  |  |  | 2 |  |  | 2 |  |  | V |
| VIL | Low-level input voltage |  |  |  |  |  | 0.7 |  |  | 0.8 | V |
| VIK | Input clamp voltage |  | $V_{C C}=$ MIN, | $I_{1}=-18 \mathrm{~mA}$ |  |  | -1.5 |  |  | -1.5 | V |
|  | Hysteresis ( $\mathrm{V}_{\mathrm{T}+}-\mathrm{V}_{\mathrm{T} \text { ) }}$ ) |  | $V_{\text {CC }}=$ MIN |  | 0.2 | 0.4 |  | 0.2 | 0.4 |  | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  | $\begin{array}{ll} V_{C C}=M I N, & V_{I H}=2 V, \\ V_{I L}=V_{I L} \text { max }, I_{O H}=-3 \mathrm{~mA} \end{array}$ |  | 2.4 | 3.4 |  | 2.4 | 3.4 |  | V |
|  |  |  | $\begin{array}{ll} V_{C C}=M I N, & V_{I H}=2 \mathrm{~V}, \\ V_{I L}=0.5 \mathrm{~V}, & \mathrm{IOH}_{\mathrm{OH}}=\mathrm{MAX} \end{array}$ |  | 2 |  |  | 2 |  |  | $\checkmark$ |
| VOL | Low-level output voltage |  | $\begin{aligned} & V_{C C}=M I N, \\ & V_{I H}=2 V, \\ & V_{I L}=V_{I L} \text { max } \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  |  | 0.4 |  |  | 0.4 | V |
|  |  |  | $\mathrm{IOL}^{\prime}=24 \mathrm{~mA}$ |  |  |  |  |  | 0.5 |  |
| ${ }^{1} \mathrm{OZH}$ | Off-state output current, high-level voltage applied |  |  | $\begin{aligned} & V_{C C}=M A X, \\ & V_{I H}=2 V_{1} \\ & V_{I L}=V_{I L} \text { max } \end{aligned}$ | $\mathrm{V}_{\mathrm{O}}=2.7 \mathrm{~V}$ |  |  | 20 |  |  | 20 |  |
| IOZL | Off-state output current, low-level voltage applied |  | $V_{O}=0.4 \mathrm{~V}$ |  |  |  | -20 |  |  | -20 | $\mu \mathrm{A}$ |
| 11 | Input current at maximum input voltage |  | $V_{C C}=\mathrm{MAX}$, | $\mathrm{V}_{1}=7 \mathrm{~V}$ |  |  | 0.1 |  |  | 0.1 | mA |
| $1 / \mathrm{H}$ | High-level input current, any input |  | $V_{C C}=$ MAX, | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |
| $1 / 15$ | Low-level input current |  | $V_{C C}=M A X$, | $\mathrm{V}_{1 \mathrm{~L}}=0.4 \mathrm{~V}$ |  |  | -0.2 |  |  | -0.2 | mA |
| IOS | Short-circuit output current ${ }^{\text {¢ }}$ |  | $V_{C C}=$ MAX |  | -40 |  | -225 | -40 |  | -225 | mA |
| ${ }^{\text {I C C }}$ | Supply current | Outputs high | $\mathrm{v}_{\mathrm{CC}}=\mathrm{MAX}$ <br> Outputs open | All |  | 17 | 27 |  | 17 | 27 | mA |
|  |  | Outputs low |  | 'LS240 |  | 26 | 44 |  | 26 | 44 |  |
|  |  | Outputs low |  | 'LS241, 'LS244 |  | 27 | 46 |  | 27 | 46 |  |
|  |  | All outputs disabled |  | 'LS240 |  | 29 | 50 |  | 29 | 50 |  |
|  |  |  |  | 'LS241, 'LS244 |  | 32 | 54 |  | 32 | 54 |  |

${ }^{\text {F F F }}$ or conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\ddagger$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
*Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.
switching characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER |  | TEST CONDITIONS |  | 'L.S240 |  |  | 'LS241, 'LS244 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ${ }^{\text {tPLH }}$ | Propagation delay time, low-to-high-level output |  |  | $C_{L}=45 \mathrm{pF}$ <br> See Note 2 | $R_{L}=667 \Omega$, |  | 9 | 14 |  | 12 | 18 | ns |
| ${ }^{\text {tPHL }}$ | Propagation delay time, high-to-low-level output |  | 12 |  |  | 18 |  | 12 | 18 | ns |
| ${ }^{\text {tPZL }}$ | Output enable time to low level |  | 20 |  |  | 30 |  | 20 | 30 | ns |
| tPZH | Output enable time to high level |  | 15 |  |  | 23 |  | 15 | 23 | ns |
| tPLZ | Output disable time from low level | $\begin{aligned} & C_{L}=5 \mathrm{pF}, \\ & \text { See Note } 2 \end{aligned}$ | $R_{L}=667 \Omega,$ |  | 15 | 25 |  | 15 | 25 | ns |
| ${ }_{\text {tPHZ }}$ | Output disable time from high level |  |  |  | 10 | 18 |  | 10 | 18 | ns |

NOTE 2: Load circuit and voltage waveforms are shown on page 1.15.

# TYPES SN54S240, SN54S241, SN74S240, SN74S241 BUFFERS/LINE DRIVERS/LINE RECEIVERS WITH 3-STATE OUTPUTS 

REVISED AUGUST 1979

absolute maximum ratings
Same as the SN54S740 and SN74S740 maximum ratings on page 6-106.

## recommended operating conditions

| PARAMETER | SN54S' |  |  | SN74S' |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\text {CC }}$ (see Note 1) | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | $\checkmark$ |
| High-level output current, 1 OH |  |  | -12 |  |  | -15 | mA |
| Low-level output current, IOL |  |  | 48 |  |  | 64 | mA |
| External resistance between any input or $\mathrm{V}_{\mathrm{CC}}$ and ground |  |  | 40 |  |  | 40 | $\mathrm{k} \Omega$ |
| Operating free-air temperature, $\mathrm{TA}_{\text {A }}$ (see Note 3) | -55 |  | 125 | 0 |  | 70 | C |

NOTES: 1. Voltage values are with respect to network ground terminal.
3. An SN54S241J operating at free-air temperature above $116^{\circ} \mathrm{C}$ requires a heat sink that provides a thermal resistance from case to free-air, $R_{\theta c A}$, of not more than $40^{\circ} \mathrm{c} / \mathrm{W}$.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS ${ }^{\dagger}$ |  | 'S240 |  |  | 'S241 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP $\ddagger$ | MAX | MIN | TYP $\ddagger$ | MAX |  |
| $V_{\text {IH }}$ | High-level input voltage |  |  |  |  |  | 2 |  |  | 2 |  |  | V |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  |  |  | 0.8 |  |  | 0.8 | V |
| $V_{\text {IK }}$ | Input clamp voltage |  | $V_{C C}=\mathrm{MIN}$, | $I_{1}=-18 \mathrm{~mA}$ |  |  | -1.2 |  |  | -1.2 | V |
|  | Hysteresis ( $\mathrm{V}_{\mathrm{T}_{+}-\mathrm{V}_{\mathrm{T}_{-}} \text {) } \text { ) }{ }^{\text {a }} \text { ( }}$ |  | $V_{C C}=$ MIN |  | 0.2 | 0.4 |  | 0.2 | 0.4 |  | V |
| $\mathrm{VOH}^{\text {OH}}$ | High-level output voltage | SN74S' | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{MIN}, \\ & V_{\mathrm{IL}}=0.8 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & V_{I H}=2 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA} \end{aligned}$ | 2.7 |  |  | 2.7 |  |  | V |
|  |  | SN54S' and SN74S' | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN} \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V} . \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \end{aligned}$ | 2.4 | 3.4 |  | 2.4 | 3.4 |  |  |
|  |  | SN54S' and SN74S' | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.5 \mathrm{~V} . \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{1 H}=2 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX} \end{aligned}$ | 2 |  |  | 2 |  |  |  |
| $\mathrm{VOL}_{\text {OL }}$ | Low-level output voltage |  | $\begin{aligned} & V_{C C}=\mathrm{MIN}, \\ & V_{\text {IL }}=0.8 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OL}}=\mathrm{MAX} \end{aligned}$ |  |  | 0.55 |  |  | 0.55 | V |
| IOZH | Off-state output current, high-level voltage applied |  | $\begin{aligned} & V_{C C}=M A X \\ & V_{I H}=2 V \\ & V_{I L}=0.8 V \end{aligned}$ | $\mathrm{V}_{\mathrm{O}}=2.4 \mathrm{~V}$ |  |  | 50 |  |  | 50 | $\mu \mathrm{A}$ |
| IOZL | Off-state output current, low-level voltage applied |  |  | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ |  |  | -50 |  |  | -50 |  |
| 11 | Input current at maximum input voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \quad V_{1}=5.5 \mathrm{~V}$ |  |  |  | 1 |  |  | 1 | mA |
| $1 / \mathrm{H}$ | High-level input current, any input |  | $V_{C C}=M A X, \quad V_{1}=2.7 \mathrm{~V}$ |  |  |  | 50 |  |  | 50 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | Any A | $V_{C C}=\mathrm{MAX}, \quad V_{1}=0.5 \mathrm{~V}$ |  |  |  | -400 |  |  | -400 | $\mu \mathrm{A}$ |
|  |  | Any G |  |  |  |  | -2 |  |  | -2 | mA |
| Ios | Short-circuit output current* |  | $\mathrm{V}_{\text {CC }}=\mathrm{MAX}$ |  | -50 |  | -225 | -50 |  | -225 | mA |
| Icc | Supply current | Outputs high | $V_{C C}=\operatorname{MAX},$ <br> Outputs open | SN54S' |  | 80 | 123 |  | 95 | 147 | mA |
|  |  |  |  | SN74S' |  | 80 | 135 |  | 95 | 160 |  |
|  |  | Outputs Iow |  | SN54S' |  | 100 | 145 |  | 120 | 170 |  |
|  |  | Outputs low |  | SN74S' |  | 100 | 150 |  | 120 | 180 |  |
|  |  | Outputs |  | SN54S' |  | 100 | 145 |  | 120 | 170 |  |
|  |  | disabled |  | SN74S' |  | 100 | 150 |  | 120 | 180 |  |

$\dagger$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating concitions.
$\ddagger$ All typical values are at $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.

- Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.
switching characteristics, $V_{C C}=5 \mathrm{~V}, \mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER |  | TEST CONDITIONS |  | 'S240 |  |  | 'S241 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ${ }^{\text {tPLH }}$ | Propagation delay time, low-to-high-level output |  |  | $C_{L}=50 \mathrm{pF}, \quad R_{\mathrm{L}}=90 \Omega,$ <br> See Note 4 |  |  | 4.5 | 7 |  | 6 | 9 | ns |
| ${ }^{\text {PPHL }}$ | Propagation delay time, high-to-low-level output |  | 4.5 |  |  | 7 |  | 6 | 9 | ns |
| ${ }_{\text {tPZ }}$ | Output enable time to low level |  | 10 |  |  | 15 |  | 10 | 15 | ns |
| tPZH | Output enable time to high level |  | 6.5 |  |  | 10 |  | 8 | 12 | ns |
| tPLZ | Output disable time from low level | $\begin{array}{ll} \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, & \mathrm{R}_{\mathrm{L}}=90 \mathrm{~s} \\ \text { See Note } 4 & \\ \hline \end{array}$ |  |  | 10 | 15 |  | 10 | 15 | ns |
| tPHZ | Output disable time from high level |  |  |  | 6 | 9 |  | 6 | 9 | ns |

[^15]
'LS241,'S240 USED AS SYSTEM AND/OR MEMORY BUS DRIVER-4-BIT ORGANIZATION CAN BE APPLIED TO HANDLE BINARY OR BCD


PARTY-LINE BUS SYSTEM
WITH MULTIPLE INPUTS, OUTPUTS, AND RECEIVERS
External resistance between any input of the 'S240 or 'S241 and ground or $V_{C C}$ must not exceed $40 \mathrm{k} \Omega$.

## independent 4-bit bus drivers/receivers

 IN A SINGLE PACKAGE- Two-Way Asynchronous Communication Between Data Buses
- P-N-P Inputs Reduce D-C Loading
- Hysteresis (Typically 400 mV ) at Inputs Improves Noise Margin


## description

These four-data-line transceivers are designed for asynchronous two-way communications between data buses. The SN74LS' can be used to drive terminated lines down to 133 ohms.

FUNCTION TABLE (EACH TRANSCEIVER)

| CONTROL INPUTS |  | 'LS242 DATA PORT STATUS |  | 'LS243 DATA PORT STATUS |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{G}} \mathrm{AB}$ | GBA | A | B | A | B |
| H | H | $\bar{O}$ | 1 | 0 | 1 |
| L | H | * | * | * | * |
| H | L |  |  |  |  |
| L | L | 1 | $\overline{0}$ | 1 | 0 |

*Possibly destructive oscillation may occur if the transceivers are enabled in both directions at once.
$\mathrm{I}=$ Input, $\mathrm{O}=$ Output, $\overline{\mathrm{O}}=$ Inverting Output.
schematics of inputs and outputs

| EQUIVALENT <br> OF EACH INPUT | TYPICAL OFF <br> ALL OUTPUTS |
| :---: | :---: |
| VCC |  |

SN54LS242 . . . J OR W
SN74LS242 . . . J OR N
(TOP VIEW)


SN54LS243 . . . J OR W SN74LS243 ... J OR N (TOP VIEW)


NC-No internal connection
absolute maximum ratings
Same as SN54LS245 and SN74LS245 maximum ratings on page 6-13.
recommended operating conditions


NOTE 1: Voltage values are with respect to network ground terminal.

## TYPES SN54LS242, SN54LS243, SN74LS242, SN74LS243 QUADRUPLE BUS TRANSCEIV̈ERS

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\ddagger$ All typical values are at $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
*Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second. NOTE 2: I CC is measured with transceivers enabled in one direction only, or with all transceivers disabled.
switching characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER | TEST CONDITIONS | 'LS242 |  |  | 'LS243 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| tPLH $\begin{aligned} & \text { Propagation delay time, } \\ & \text { low-to-high-level output }\end{aligned}$ | $C_{L}=45 \mathrm{pF}, \quad R_{\mathrm{L}}=667 \Omega,$ <br> See Note 3 |  | 9 | 14 |  | 12 | 18 | ns |
| tPHL $\begin{aligned} & \text { Propagation delay time, } \\ & \text { high-to-low-level output }\end{aligned}$ |  |  | 12 | 18 |  | 12 | 18 | ns |
| tPZL Output enable time to low level |  |  | 20 | 30 |  | 20 | 30 | ns |
| tPZH Output enable time to high level |  |  | 15 | 23 |  | 15 | 23 | ns |
| tPLZ Output disable time from low level | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \quad \mathrm{R}_{\mathrm{L}}=667 \Omega,$ <br> See Note 3 |  | 15 | 25 |  | 15 | 25 | ns |
| tPHZ Output disable time from high level. |  |  | 10 | 18 |  | 10 | 18 | ns |

NOTE 3: Load circuit and waveforms are shown on page 1-15.

- Bi-directional Bus Transceiver in a High-Density 20-Pin Package
- 3-State Outputs Drive Bus Lines Directly
- P-N-P Inputs Reduce D-C Loading on Bus Lines
- Hysteresis at Bus Inputs Improve Noise Margins
- Typical Propagation Delay Times, Port-to-Port . . . 8 ns
- Typical Enable/Disable Times . . . 17 ns
$\left.\begin{array}{ccc} & \text { IOL } \\ \text { TYPE } & \text { (SINK } \\ \text { CURRENT) }\end{array} \begin{array}{c}\text { IOH } \\ \text { (SOURCE } \\ \text { CURRENT) }\end{array}\right]$


## description

## SN54LS245 . . J PACKAGE <br> SN74LS245 . . . J OR N PACKAGE (TOP VIEW)



These octal bus transceivers are designed for asynchronous two-way communication between data buses. The control function implementation minimizes external timing requirements.

The device allows data transmission from the $A$ bus to the $B$ bus or from the $B$ bus to the $A$ bus depending upon the logic level at the direction control (DIR) input. The enable input ( $\bar{G}$ ) can be used to disable the device so that the buses are effectively isolated.

The SN54LS245 is characterized for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. The SN74LS245 is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.
schematics of inputs and outputs


FUNCTION TABLE

| ENABLE <br> $\bar{G}$ | DIRECTION <br> CONTROL <br> DIR | OPERATION |
| :---: | :---: | :---: |
| L | L | B data to A bus |
| L | H | A data to B bus |
| H | X | Isolation |

$H=$ high level, $L=$ low level, $X=$ irrelevant
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage, VCC (see Note 1) ..... 7 V
Input voltage ..... 7 V
Off-state output voltage ..... 5.5 V
Operating free-air temperature range: SN54LS' ..... $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$SN74LS'$0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Storage temperature range ..... $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$

NOTE 1: Voltage values are with respect to network ground terminal.

## TYPES SN54LS245, SN74LS245 <br> OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

## REVISED FEBRUARY 1979

## recommended operating conditions

| PARAMETER | SN54LS245 |  |  | SN74LS245 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, VCC | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V |
| High-level output current, $\mathrm{I}^{\mathrm{OH}}$ |  |  | -12 |  |  | -15 | mA |
| Low-level output current, IOL |  |  | 12 |  |  | 24 | mA |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | -55 |  | 125 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\ddagger$ All typical values are at $V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}$.
Il Not more than one output should be shorted at a time, and duration of the short-circult should not exceed one second.
switching characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER |  | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|   <br> tPLH Propagation delay time, <br> low-to-high-level output | $C_{L}=45 \mathrm{pF}$, | $R_{L}=667 \Omega$, | 8 | 12 | ns |
| tPHLPropagation delay time, <br> high-to-low-level output |  |  | 8 | 12 | ns |
| tpZL Output enable time to low level |  |  | 27 | 40 | ns |
| tPZH Output enable time to high level |  |  | 25 | 40 | ns |
| tPLZ Output disable time from low level | $C_{L}=5 \mathrm{pF}$, | $R_{L}=667 \Omega$, | 15 | 25 | ns |
| tPHZ Output disable time from high level |  |  | 15 | 25 | ns |

NOTE 2: Load circuit and waveforms are shown on page 1-15.

- Multiplexed Inputs/Outputs Provide Improved Bit Density
- Four IVlodes of Operation:

Hold (Store) Shift Left Shift Right Load Data

- Operates with Outputs Enabled or at High Z
- 3-State Outputs Drive Bus Lines Directly
- Can Be Cascaded for N-Bit Word Lengths
- SN54LS323 and SN74LS323 Are Similar But Have Synchronous Clear
- Applications:

Stacked or Push-Down Registers. Buffer Storage, and Accumulator Registers

|  | GUARANTEED | TYPICAL |
| :--- | :---: | :---: |
| TYPE | SHIFT (CLOCK) | POWER |
|  | FREQUENCY | DISSIPATION |
| 'LS299 | 35 MHz | 175 mW |
| 'S299 | 50 MHz | 700 mW |

SN54LS299, SN54S299 . . . J PACKAGE
SN74LS299, SN74S299 . . . J OR N PACKAGE (TOP VIEW)

description
These Schottky ${ }^{\dagger}$ TTL eight-bit universal registers feature multiplexed inputs/outputs to achieve full eight-bit data handling in a single 20 -pin package. Two function-select inputs and two output-control inputs can be used to choose the modes of operation listed in the function table.

Synchronous parallel loading is accomplished by taking both function-select lines, S0 and S1, high. This places the three-state outputs in a high-impedance state, which permits data that is applied on the input/output lines to be clocked into the register. Reading out of the register can be accomplished while the outputs are enabled in any mode. A direct overriding input is provided to clear the register whether the outputs are enabled or off.

FUNCTION TABLE

| MODE | INPUTS |  |  |  |  |  |  |  | INPUTS/OUTPUTS |  |  |  |  |  |  |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | CLEAR | FUNCTION SELECT |  | OUTPUT CONTROL |  | CLOCK | SERIAL <br> SL SR |  | $\mathrm{A}^{\prime} \mathrm{Q}_{\mathrm{A}}$ | $B / Q_{B}$ | ${ }^{C /} Q_{C}$ | ${ }^{\text {/ } / Q_{D}}$ | $E / Q_{E}$ | $F / Q_{F}$ | G/ $\mathbf{Q}_{\mathbf{G}}$ | $\mathrm{H} / \mathrm{O}_{\mathrm{H}}$ | $\mathbf{Q}^{\prime}{ }^{\prime}$ | $\mathbf{O}_{\mathbf{H}^{\prime}}$ |
|  |  | S1 | So | $\overline{\mathrm{G}} 1^{\dagger}$ | $\overline{\mathbf{G} 2}^{\dagger}$ |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Clear | $L$ | X | L | L | L | $x$ | X | $x$ | L | L | L | L | L | L | L | L | L | L |
| ar | L | L | X | L | L | $x$ | $x$ | $x$ | L | L | L | L | L | L | L | L | L | L |
| Hold | H | L | L | L | L | X |  |  | $\mathrm{Q}_{\text {AO }}$ | $\mathrm{Q}_{\mathrm{BO}}$ | $\mathrm{Q}_{\mathrm{Co}}$ | QDo | QE0 | $\mathrm{Q}_{\mathrm{FO}}$ | $\mathrm{Q}_{\text {G0 }}$ | $\mathrm{Q}_{\mathrm{HO}}$ | $\mathrm{Q}_{\text {AO }}$ | $\mathrm{Q}_{\mathrm{HO}}$ |
|  | H | X | X | L | L | L | $x$ | X | $\mathrm{Q}_{\text {AO }}$ | $\mathrm{Q}_{\mathrm{BO}}$ | $\mathrm{Q}_{\mathrm{CO}}$ | QDO | $\mathrm{Q}_{\text {E0 }}$ | $\mathrm{Q}_{\text {Fo }}$ | $\mathrm{Q}_{\mathrm{GO}}$ | $\mathrm{Q}_{\mathrm{HO}}$ | $\mathrm{Q}_{\text {AO }}$ | $\mathrm{Q}_{\mathrm{HO}}$ |
| Shift Right | H | L | H | L | L | $\uparrow$ | $x$ | H | H | $Q_{\text {An }}$ | $\mathrm{O}_{\mathrm{Bn}}$ | $\mathrm{O}_{\mathrm{Cn}}$ | QDn | QEn | $\mathrm{O}_{\mathrm{Fn}}$ | $\mathrm{Q}_{\mathrm{Gn}}$ | H | $\widetilde{\mathrm{O}}_{\mathrm{Gn}}$ |
|  | H | L | H | L | L | $\uparrow$ | X | L | L | $\mathrm{Q}_{\text {An }}$ | $\mathrm{Q}_{\mathrm{Bn}}$ | $\mathrm{O}_{\mathrm{Cn}}$ | QDn | $Q_{\text {En }}$ | $\mathrm{QF}_{\mathrm{F}}$ | $\mathrm{Q}_{\mathrm{Gn}}$ | L | $Q_{G n}$ |
| Shift Left | H | H | L | L | L | $\uparrow$ | H | $\times$ | $\mathrm{O}_{\mathrm{Bn}}$ | ${ }^{Q_{C n}}$ | $\mathrm{Q}_{\mathrm{Dn}}$ | $\mathrm{Q}_{\mathrm{En}}$ | $\mathrm{Q}_{\mathrm{Fn}}$ | $\mathrm{Q}_{\mathrm{Gn}}$ | $\mathrm{Q}_{\mathrm{Hn}}$ | H | $\mathrm{Q}_{\mathrm{Bn}}$ | H |
| Shift Left | H | H | L | L | L | $\uparrow$ | L | $x$ | $\mathrm{O}_{\mathrm{Bn}}$ | $\mathrm{Q}_{\mathrm{Cn}}$ | $\mathrm{O}_{\mathrm{Dn}}$ | $\mathrm{O}_{\mathrm{En}}$ | $\mathrm{Q}_{\mathrm{Fn}}$ | $\mathrm{Q}_{\mathrm{Gn}}$ | $\mathrm{O}_{\mathrm{Hn}}$ | L | $\mathrm{O}_{\mathrm{Bn}}$ | L |
| Load | H | H | H | X | X | $\uparrow$ | X | X | a | b | c | d | e | $f$ | g | h | a | h |

tWhen one or both output controls are high the eight input/output terminals are disabled to the high-impedance state; however, sequential operation or clearing of the register is not affected.
a . . . $h=$ the level of the steady-state input at inputs $A$ through $H$, respectively. These data are loaded into the flip-flops while the flip-flop outputs are isolated from the input/output terminals. See explanation of function tables on page 1-13.

TYPES SN54LS299, SN54S299, SN74LS299, SN74S299

## 8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS

functional block diagram


# TYPES SN54LS299, SN74LS299 8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS 

schematics of inputs and outputs
EQUIVALENT OF EACH INPUT
VCC

| TYPICAL OF OUTPUTS |
| :---: |
| SO, $\mathrm{S} 1: \mathrm{R}_{\mathrm{eq}}=9 \mathrm{k} \Omega \mathrm{NOM}$ |
| All other inputs: $\mathrm{R}_{\mathrm{eq}}=18 \mathrm{k} \Omega \mathrm{NOM}$ |

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)


NOTE 1: Voltage values are with respect to network ground terminal.
recommended operating conditions

|  |  | SN54LS299 |  |  | SN74LS299 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\text {CC }}$ |  | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V |
| High-level output current, ${ }^{1} \mathrm{OH}$ | $\mathrm{Q}_{\mathrm{A}}$ thru $\mathrm{O}_{H}$ |  |  | -1 |  |  | -2.6 | mA |
|  | $\mathrm{Q}_{\mathrm{A}^{\prime}}$ or $\mathrm{Q}_{H^{\prime}}$ |  |  | -0.4 |  |  | -0.4 |  |
| Low-level output current, IOL | $\mathrm{Q}_{A}$ thru $\mathrm{Q}_{\mathrm{H}}$ |  |  | 12 |  |  | 24 | mA |
|  | $\mathrm{Q}_{A^{\prime}}$ or $\mathrm{Q}_{H^{\prime}}$ |  |  | 4 |  |  | 8 |  |
| Clock frequency, folock |  | 0 |  | 30 | 0 |  | 30 | MHz |
| Width of clock pulse, ${ }_{\text {w }}$ (clock) | Clock high | 20 |  |  | 20 |  |  | ns |
|  | Clock low | 20 |  |  | 20 |  |  |  |
| Width of clear pulse, $\mathrm{t}_{\text {w }}$ (clear) | Clear low | 20 |  |  | 20 |  |  | ns |
| Setup time, $\mathrm{t}_{\text {su }}$ | Select | $30 \uparrow$ |  |  | $30 \uparrow$ |  |  | ns |
|  | High-level data ${ }^{\circ}$ | 201 |  |  | $20 \uparrow$ |  |  |  |
|  | Low-level data ${ }^{\circ}$ | $20 \uparrow$ |  |  | $20 \uparrow$ |  |  |  |
|  | Clear inactive-state | $20 \uparrow$ |  |  | $20 \uparrow$ |  |  |  |
| Hold time, $\mathrm{t}_{\mathrm{h}}$ | Select | $10 \uparrow$ |  |  | $10 \uparrow$ |  |  |  |
|  | Data ${ }^{\circ}$ | $0 \uparrow$ |  |  | $0 \uparrow$ |  |  | ns |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ |  | -55 |  | 125 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

${ }^{\circ}$ Data includes the two serial inputs and the eight input/output data lines.

## 8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS

REVISED FEBRUARY 1979
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS ${ }^{\dagger}$ |  | SN54LS299 |  | SN74LS299 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP $\ddagger$ MAX | MIN | TYP $\ddagger$ | MAX |  |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  |  |  |  |  | 2 |  | 2 |  |  | v |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  |  | 0.7 |  |  | 0.8 | V |
| $\mathrm{V}_{\text {IK }}$ | Input clamp voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$, | $\mathrm{I}_{\mathrm{I}}=-18 \mathrm{~mA}$ |  | -1.5 |  |  | -1.5 | V |
| VOH | High-level output voltage | $\mathrm{O}_{\text {A }}$ thru $\mathrm{O}_{\mathrm{H}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\text {IL }}=\mathrm{V}_{\text {IL }} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & I_{O H}=\mathrm{MAX} \end{aligned}$ | 2.4 | 3.2 | 2.4 | 3.1 |  | V |
|  |  | $\mathrm{O}_{A^{\prime}}$ or $\mathrm{O}_{H^{\prime}}$ |  |  | 2. | 3.4 | 2.73 .4 |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $Q_{A}$ thru $Q_{H}$ | $\begin{aligned} & V_{C C}=M I N, \\ & V_{I H}=2 V, \\ & V_{I L}=V_{I L} \max \end{aligned}$ | $\mathrm{T}^{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.250 .4 | 0.25 0.4 |  |  | v |
|  |  |  |  | $\mathrm{I}^{\mathrm{OL}}=24 \mathrm{~mA}$ |  |  | 0.35 0.0 .5 |  |  |  |
|  |  | $\mathrm{a}_{A^{\prime} \text { or }} \mathrm{O}_{H^{\prime}}$ |  | $\mathrm{I}^{\mathrm{OL}}=4 \mathrm{~mA}$ | $0.25 \quad 0.4$ |  | 0.25 0.4 |  |  |  |
|  |  |  |  | IOL $=8 \mathrm{~mA}$ |  |  |  | 0.35 | 0.5 |  |
| 1OZH | Off-state output current, high-level voltage applied | $\mathrm{O}_{\mathrm{A}}$ thru $\mathrm{O}_{\mathrm{H}}$ | $\mathrm{V}_{\mathrm{O}}=2.7 \mathrm{~V}$ |  | 40 |  | 40 |  |  | $\mu \mathrm{A}$ |
| IOZL | Off-state output current, low-level voltage applied | $\mathrm{O}_{\mathrm{A}}$ thru $\mathrm{O}_{\mathrm{H}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{O}}=0.4 \mathrm{~V} \end{aligned}$ | $V_{I H}=2 \mathrm{~V},$ |  | -400 |  |  | -400 | $\mu \mathrm{A}$ |
| 1 | Input current at maximum input voltage | S0, S1 | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}$ | $\mathrm{V}_{1}=7 \mathrm{~V}$ |  | 200 |  |  | 200 | $\mu \mathrm{A}$ |
|  |  | A thru H |  | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  | 100 |  |  | 100 |  |
|  |  | Any other |  | $\mathrm{V}_{1}=7 \mathrm{~V}$ |  | 100 |  |  | 100 |  |
| ${ }^{\prime} \mathrm{IH}^{\text {r }}$ | High-level input current | A thru H, S0, S1 | $V_{C C}=$ MAX, | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ |  | 40 |  |  | 40 | $\mu \mathrm{A}$ |
|  |  | Any other |  |  |  | 20 |  |  | 20 |  |
| IIL | Low-level input current | So, S1 | $V_{C C}=$ MAX, | $V_{1}=0.4 \mathrm{~V}$ |  | -0.8 |  |  | -0.8 | mA |
|  |  | Any other |  |  |  | -0.4 |  |  | -0.4 |  |
| los | Short-circuit output current $\S$ | $\mathrm{a}_{\text {A }}$ thru $\mathrm{O}_{H}$ | $V_{C C}=$ MAX |  | -30 | -130 | -30 |  | -130 | mA |
|  |  | $\mathrm{Q}_{A^{\prime}}$ or $\mathrm{O}_{H^{\prime}}$ |  |  | -20 | -100 | -20 |  | -100 |  |
| ICC | Supply current |  | $\mathrm{V}_{\mathrm{CC}}=$ MAX |  | 3353 |  | $33 \quad 53$ |  |  | mA |

$\dagger_{\text {For conditions shown as }}$ MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\ddagger$ All typical values are at $V_{C C}=5 V, T_{A}=25^{\circ} \mathrm{C}$.
$\S_{\text {Not more the }}$ than one output should be shorted at a time and duration of the short-circuit should not exceed one second.
switching characteristics, $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER ${ }^{\text {® }}$ | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {max }}$ |  |  | See Note 2 |  | 30 | 35 |  | MHz |
| tPLH | Clock | $\mathrm{Q}_{A^{\prime}}$ or $\mathrm{Q}_{H^{\prime}}$ | $C_{L}=15 \mathrm{pF}, \quad R_{L}=2 \mathrm{k} \Omega$, |  |  | 22 | 33 | ns |
| tPHL |  |  |  |  |  | 26 | 39 |  |
| tPHL | Clear | $\mathrm{O}_{\mathrm{A}^{\prime}}$ or $\mathrm{O}_{\mathrm{H}^{\prime}}$ |  |  |  | 27 | 40 | ns |
| tPLH | Clock | $\mathrm{Q}_{\mathrm{A}}$ thru $\mathrm{Q}_{\mathrm{H}}$ | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}, \quad \mathrm{R}_{\mathrm{L}}=665 \Omega,$ <br> See Note 2 |  |  | 17 | 25 | ns |
| tPHL |  |  |  |  |  | 26 | 39 |  |
| tPHL | Clear | $\mathrm{Q}_{\text {A }}$ thru $\mathrm{Q}_{\mathrm{H}}$ |  |  |  | 26 | 40 | ns |
| tPZH | $\overline{\mathrm{G}} 1, \overline{\mathrm{G}} 2$ | $\mathrm{Q}_{\mathrm{A}}$ thru $\mathrm{Q}_{\mathrm{H}}$ |  |  |  | 13 | 21 | ns |
| tPZL |  |  |  |  |  | 19 | 30 |  |
| tPHZ | $\overline{\mathrm{G}} 1, \overline{\mathrm{G}} 2$ | $\mathrm{Q}_{\mathrm{A}}$ thru $\mathrm{Q}_{\mathrm{H}}$ | $C_{L}=5 \mathrm{pF},$ <br> See Note 2 | $R_{L}=665 \Omega,$ |  | 10 | 15 | ns |
| tPLZ |  |  |  |  |  | 10 | 15 |  |

$\|_{f_{\text {max }}} \equiv$ maximum clock frequency
tplH $\equiv$ propagation delay time, low-to-high-level output.
tpHL $\equiv$ propagation delay time, high-to-low-level output
$\mathrm{tPZH}_{\mathrm{P}} \equiv$ output enable time to high level
tpZL $\equiv$ output enable time to low level
tPHZ $\equiv$ output disable time from high level
tpLZ $\equiv$ output disable time from low level
NOTE 2: For testing $f_{\text {max }}$, all outputs are loaded simultaneously, each with $C_{L}$ and $R_{L}$ as specified for the propagation times, See toad circuits and waveforms on page 1-15.
schematics of inputs and outputs

| EQUIVALENT OF CLOCK AND CLEAR INPUTS <br> Clock: $\mathrm{R}_{\mathrm{eq}}=2.8 \mathrm{k} \Omega$ NOM <br> Clear: $R_{\text {eq }}=3.5 \mathrm{k} \Omega$ NOM | EQUIVALENT OF $\overline{\mathrm{G}} 1$ AND $\overline{\mathrm{G}} 2$ INPUTS | EQUIVALENT OF A THRU H ${ }^{\dagger}$, SO, S1, SHIFT RIGHT, AND SHIFT LEFT INPUTS <br> ${ }^{\dagger}$ When 3-state outputs are disabled. |
| :---: | :---: | :---: |


absolute maximum ratings over operating free-air temperature range (unless otherwise noted)


NOTES 1:!Voltage values are with respect to network ground terminal.
recommended operating conditions


[^16]
## TYPES SN54S299, SN74S299 <br> 8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS ${ }^{\dagger}$ | MIN | TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{\text {IK }}$ | Input clamp voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \quad \mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  | -1.2 | V |
| $\mathrm{VOH}^{\text {O }}$ | High-level output voltage | $\mathrm{Q}_{\mathrm{A}}$ thru $\mathrm{Q}_{\mathrm{H}}$ | $\begin{array}{ll} \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, & \mathrm{~V}_{I H}=2 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, & \mathrm{IOH}_{\mathrm{OH}}=\mathrm{MAX} \end{array}$ | 2.4 | 3.2 |  | V |
|  |  | $\mathrm{Q}_{\mathrm{A}^{\prime}}$ or $\mathrm{O}_{H^{\prime}}$ |  | 2.7 | 3.4 |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\begin{array}{ll} V_{C C}=M I N, & V_{I H}=2 \mathrm{~V}, \\ V_{I L}=0.8 \mathrm{~V}, & I_{O L}=M A X \end{array}$ |  |  | 0.5 | V |
| IOZH | Off-state output current, high-level voltage applied | $Q_{\text {A }}$ thru $\mathrm{O}_{\mathrm{H}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \quad \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{O}}=2.4 \mathrm{~V} \end{aligned}$ |  |  | 100 | $\mu \mathrm{A}$ |
| IOZL | Off-state output current, low-level voltage applied | $\mathrm{a}_{\text {A }}$ thru $\mathrm{O}_{\mathrm{H}}$ | $\begin{array}{ll} \mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \quad \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{~V} \end{array}$ |  |  | -250 | $\mu \mathrm{A}$ |
| 11 | Input current at maximum input voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \quad \mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  | 1 | mA |
| IIH | High-level input current | A thru H, S0, S1 | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \quad \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
|  |  | Any other |  |  |  | 50 |  |
| IIL | Low-level input current | Clock or clear | $V_{C C}=M A X, \quad V_{1}=0.5 \mathrm{~V}$ |  |  | -2 | mA |
|  |  | Any other |  |  |  | -250 | $\mu \mathrm{A}$ |
| Ios | Short-circuit output current§ | $\mathrm{Q}_{A}$ thru $\mathrm{O}_{H}$ | $\mathrm{V}_{\mathrm{cc}}=\mathrm{MAX}$ | -40 |  | -100 | mA |
|  |  | $Q_{A^{\prime}}$ or $Q_{H^{\prime}}$ |  | -20 |  | -100 |  |
| Icc | Supply current |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}$ |  | 140 | 225 | mA |

${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
§ Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second.
switching characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER ${ }^{\text {f }}$ | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {max }}$ |  |  | See Note 2 | $50 \quad 70$ |  | MHz |
| tPLH | Clock | $\mathrm{Q}_{\mathrm{A}^{\prime}}$ or $\mathrm{Q}_{\mathrm{H}^{\prime}}$ | $C_{L}=15 \mathrm{pF}, \quad R_{L}=1 \mathrm{k} \Omega$, | 12 | 20 | ns |
| ${ }^{\text {tPHL }}$ |  |  |  | 13 | 20 |  |
| tPHL | Clear | $\mathrm{Q}_{A^{\prime}}$ or $\mathrm{O}_{H^{\prime}}$ |  | 14 | 21 | ns |
| tPLH | Clock | $\mathrm{Q}_{\mathrm{A}}$ thru $\mathrm{Q}_{\mathrm{H}}$ | $C_{L}=45 \mathrm{pF}$,See Note 2 | 15 | 21 | ns |
| tPHL |  |  |  | 15 | 21 |  |
| ${ }^{\text {tPHL }}$ | Clear | $\mathrm{Q}_{\mathrm{A}}$ thru $\mathrm{Q}_{\mathrm{H}}$ |  | 16 | 24 | ns |
| tPZH | $\overline{\mathrm{G}} 1 . \overline{\mathrm{G}} 2$ | $\mathrm{Q}_{\mathbf{A}}$ thru $\mathrm{Q}_{\mathbf{H}}$ |  | 10 | 18 | ns |
| ${ }_{\text {t }}^{\text {PZL }}$ |  |  |  | 12 | 18 |  |
| tPHZ | $\overline{\mathrm{G}} 1, \overline{\mathrm{G}} 2$ | $\mathrm{Q}_{\mathbf{A}}$ thru $\mathrm{Q}_{\mathbf{H}}$ | $C_{L}=5 p F, \quad R_{L}=280 \Omega,$ <br> See Note 3 | 7 | 12 | ns |
| ${ }^{\text {P PLZ }}$ |  |  |  | 7 | 12 |  |

$\tau_{f_{\text {max }}} \equiv$ maximum clock frequency
tPLH $\equiv$ propagation delay time, low-to-high-level output.
$t_{\text {PHL }} \equiv$ propagation delay time, high-to-low-level output
tpZH $\equiv$ output enable time to high level
tPZL $\equiv$ output enable time to low level
tPHZ $\equiv$ output disable time from high level
tpLZ $\equiv$ output disable time from low level
NOTE 3: For testing $f_{m a x}$, all outputs are loaded simultaneously, each with $C_{L}$ and $R_{L}$ as specified for the propagation times. See load circuits and waveforms on page 1-14.

## - Multiplexed Inputs/Outputs Provide

 Improved Bit Density- Four Modes of Operation:

Hold (Store) Shift Left Shift Right Load Data

- Operates with Outputs Enabled or at High Z
- 3-State Outputs Drive Bus Lines Directly
- Can Be Cascaded for N-Bit Word Lengths
- Typical Power Dissipation . . 175 mW
- Guaranteed Shift (Clock) Frequency . . . 30 MHz
- Applications:


## Stacked or Push-Down Registers, Buffer Storage, and Accumulator Registers

- SN54LS299 and SN74LS299 Are Similar But Have Direct Overriding Clear


## description

These Low-Power Schottky ${ }^{\dagger}$ eight-bit universal registers feature multiplexed inputs/outputs to achieve full eight-bit data handling in a single 20 -pin package. Two function-select inputs and two output-control inputs can be used to choose the modes of operation listed in the function table. Synchronous parallel loading is accomplished by taking both function-select lines, S0 and S1, high. This places the three-state outputs in a high-impedance state, which permits data that is applied on the input/output lines to be clocked into the register. Reading out of the register can be accomplished while the outputs are enabled in any mode. The clear function is synchronous, and a low level at the clear input clears the register on the next low-to-high transition of the clock.


TYPES SN54LS323, SN74LS323
8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS

## functional block diagram


switching characteristics, $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER ${ }^{1}$ | FROM (INPUT) | $\begin{gathered} \text { TO } \\ \text { (OUTPUT) } \end{gathered}$ | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\prime}$ max |  |  | See Note 1 | 30 | 35 |  | MHz |
| ${ }_{\text {tPLH }}$ | Clock | $\mathrm{Q}_{\mathrm{A}^{\prime}}$ or $\mathrm{Q}_{\mathrm{H}^{\prime}}$ | $C_{L}=15 \mathrm{pF}, \quad \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega,$ <br> See Note 1 |  | 22 | 33 | ns |
| ${ }^{\text {tPHL }}$ |  |  |  |  | 26 | 39 |  |
| tPLH | Clock | $\mathrm{Q}_{\mathrm{A}}$ thru $\mathrm{Q}_{\mathrm{H}}$ | $C_{L}=45 \mathrm{pF}, \quad \mathrm{R}_{\mathrm{L}}=665 \Omega$,See Note 1 |  | 17 | 25 | ns |
| ${ }^{\text {tPHL}}$ |  |  |  |  | 25 | 39 |  |
| tPZH | $\overline{\mathrm{G}} 1, \overline{\mathrm{G}} 2$ | $\mathrm{Q}_{\mathrm{A}}$ thru $\mathrm{Q}_{\mathrm{H}}$ |  |  | 14 | 21 | ns |
| tPZL |  |  |  |  | 20 | 30 |  |
| tPHZ | $\overline{\mathrm{G}} 1, \overline{\mathrm{G}} 2$ | $\mathbf{Q}_{\mathbf{A}}$ thru $\mathbf{Q}_{\mathbf{H}}$ | $C_{L}=5 \mathrm{pF}$,See Note 1 |  | 10 | 15 | ns |
| ${ }^{\text {tPLZ }}$ |  |  |  |  | 10 | 15 |  |

[^17]|  | IOL <br> Typical <br> (Sink | IOH <br> Typical |
| :---: | :---: | ---: |
|  | Current) | (Source |
|  | Current) |  |
| 'S340 | 64 mA | 15 mA |
| 'S341 | 64 mA | 15 mA |
| 'S344 | 64 mA | 15 mA |

- Pin-for-Pin Compatible With SN74S240 Series
- 3-State Outputs Drive Bus Lines or Buffer Memory Address Registers
- Typical Input and Output Capacitances, $\leqslant 10 \mathrm{pF}$
- 300 mV Guaranteed Hysteresis at Inputs Improves Noise Margins


## description

These octal buffers and line drivers are designed specifically to improve both the performance and density of three-state memory address drivers, clock drivers, and bus-oriented receivers and transmitters. The designer has a choice of selected combinations of inverting and noninverting outputs, symmetrical $\bar{G}$ (active-low output control) inputs, and complementary $G$ and $\bar{G}$ inputs. These devices feature high fan-out, improved fan-in, $700-\mathrm{mV}$ typical noise margin, and the capability of driving lines with terminations as low as 133 ohms.

| 1 $\overline{\mathbf{G}}$ | 2 ${ }_{\text {G }}$ | 1Y OUTPUTS | 2Y OUTPUTS |
| :---: | :---: | :---: | :---: |
| H | H | Z | Z |
| H | $L$ | Z | Enabled (Inverting) |
| $L$ | H | Enabled (Inverting) | Z |
| L | L | Enabled (Inverting) | Enabled (Inverting) |

SN74S341 FUNCTION TABLE

| $\mathbf{1} \overline{\mathbf{G}}$ | $\mathbf{2 G}$ | 1Y OUTPUTS | 2Y OUTPUTS |
| :---: | :---: | :---: | :---: |
| H | H | Z | Enabled |
| H | L | Z | Z |
| L | H | Enabled | Enabled |
| L | L | Enabled | Z |


| $1 \overline{\mathrm{G}}$ | 2 $\bar{G}$ | 1Y OUTPUTS | 2Y OUTPUTS |
| :---: | :---: | :---: | :---: |
| H | H | Z | Z |
| H | L | Z | Enabled |
| L | H | Enabled | Z |
| L | L | Enabled | Enabled |

[^18]| Typical | Typical | Typical |
| :---: | :---: | :---: |
| Propagation | Enable | Disable |
| Delay Times | Times | Times |
| 8 ns | 17 ns | 11 ns |
| 9 ns | 14 ns | 16 ns |
| 9 ns | 14 ns | 14 ns |

SN74S340 . . J J OR N PACKAGE
(TOP VIEW)


SN74S341 . . J JOR N PACKAGE (TOP VIEW)


SN74S344 . . J OR N PACKAGE
(TOP VIEW)

schematics of inputs and outputs

| EQUIVALENT OF EACH INPUT | typical of all OUTPUTS |
| :---: | :---: |

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

recommended operating conditions

| PARAMETER | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage, VCC (see Note 1) | 4.75 | 5 | 5.25 | V |
| High-level output current, 1 OH |  |  | -15 | mA |
| Low-level output current, IOL |  |  | 64 | mA |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE 1: Voltage values are with respect to network ground terminal.

# TYPES SN74S340, SN74S341, SN74S344 OCTAL BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS 

electrical characteristics over recommended operating conditions (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS ${ }^{\dagger}$ |  | SN74S340 |  |  | SN74S341, SN74S344 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | TYP ${ }^{\ddagger}$ | MAX | MIN | TYP ${ }^{\ddagger}$ | MAX |  |
| $V_{\text {T }+}$ | Positive-going threshold voltage |  |  |  |  |  | 1.3 | 1.5 | 1.9 | 1.3 | 1.5 | 1.9 | $\checkmark$ |
| $\mathrm{V}_{\mathrm{T}-}$ | Negative-going threshold voltage |  |  |  | 0.6 | 0.85 | 1.05 | 0.6 | 0.85 | 1.05 | V |
|  | Hysteresis ( $\mathrm{V}_{\mathrm{T}+}$ - $\mathrm{V}_{\mathrm{T}_{-} \text {) }}$ |  |  |  | 0.3 | 0.65 |  | 0.3 | 0.65 |  | V |
| $V_{\text {IK }}$ | Input clamp voltage |  | $V_{C C}=\mathrm{MIN}$, | $\mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  | -1.2 |  |  | -1.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  | $\begin{aligned} & V_{C C}=M I N, \\ & V_{I L}=0.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA} \end{aligned}$ | 2.4 |  |  | 2.4 |  |  | v |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.5 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{1 \mathrm{H}}=2 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \end{aligned}$ | 2.4 | 3.4 |  | 2.4 | 3.4 |  |  |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & V_{I H}=2 V, \\ & I_{O H}=M A X \end{aligned}$ | 2 |  |  | 2 |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\begin{array}{ll} \hline \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, & \mathrm{~V}_{I H}=2 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{IL}}=0.5 \mathrm{~V}, & \mathrm{O}_{\mathrm{OL}}=\mathrm{MAX} \\ \hline \end{array}$ |  | 0.55 |  |  | 0.55 |  |  | v |
| Iozh | Off-state output current, high-level voltage applied |  | $\begin{aligned} & V_{C C}=M A X, \\ & V_{I H}=2 V, \\ & V_{I L}=0 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{O}}=2.4 \mathrm{~V}$ |  |  | 50 |  |  | 50 | $\mu \mathrm{A}$ |
| IOZL | Off-state output current, low-level voltage applied |  |  | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ |  |  | -50 |  |  | -50 |  |
| 11 | Input current at maximum input voltage |  | $V_{C C}=$ MAX , | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ | 1 |  |  | 1 |  |  | mA |
| I/H | High-level input current, any input |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}$, | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ | 50 |  |  | 50 |  |  | $\mu \mathrm{A}$ |
| IIL | Low-level input current | Any A | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}$, | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ |  |  | -250 |  |  | -250 | $\mu \mathrm{A}$ |
|  |  | AnyGorg |  |  |  |  | -250 |  |  | -250 | $\mu \mathrm{A}$ |
| Ios | Short-circuit output current* |  | $\mathrm{V}_{C C}=\mathrm{MAX}$ |  | -50 |  | -225 | -50 |  | -225 | mA |
| ${ }^{\text {I C C }}$ | Supply current |  | $V_{C C}=\operatorname{MAX},$ <br> Outputs open | Outputs high |  |  | 75 | 135 |  |  | mA |
|  |  |  | Outputs low |  |  | 170 |  |  | 180 |  |
|  |  |  | Outputs disabled |  |  | 110 |  |  | 145 |  |

${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
${ }^{\ddagger}$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
*Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.
switching characteristics, $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{TA}=25^{\circ} \mathrm{C}$

| PARAMETER | TEST CONDITIONS |  | SN74S340 |  |  | SN74S341 |  |  | SN74S344 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ${ }^{\text {tPLH }}$ | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \text { See Note } 2 \end{aligned}$ | $R_{L}=90 \Omega$, |  | 7 | 11 |  | 10 | 15 |  | 10 | 15 | ns |
| tPHL |  |  |  | 8 | 12 |  | 8 | 12 |  | 8 | 12 | ns |
| ${ }^{\text {tPZL }}$ |  |  |  | 17 | 25 |  | 14 | 21 |  | 14 | 21 | ns |
| tPZH |  |  |  | 11 | 16 |  | 11 | 17 |  | 11 | 17 | ns |
| tPLZ | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF},$ <br> See Note 2 | $R_{L}=90 \Omega$, |  | 11 | 17 |  | 16 | 25 |  | 14 | 23 | ns |
| tPHZ |  |  |  | 5 | 9 |  | 8 | 13 |  | 5 | 9 | ns |

[^19]TYPICAL APPLICATION DATA


SN74S341 USED AS REPEATER/LEVEL RESTORER


INDEPENDENT 4-BIT BUS DRIVERS/RECEIVERS IN A SINGLE PACKAGE

- Clock Generator/Driver for The TMS 9900 or Other Microprocessors
- High-Level 4-Phase Outputs
- Complementary TTL 4-Phase Outputs
- Self-Contained Oscillator Can be Crystal or Capacitor Controlled
- External Oscillator Can Be Used
- Clocked D-Type Flip-Flop With Schmitt-Trigger Input For Reset Signal Synchronization


## description

The 'LS362 consists of an oscillator, divide-by-four counter, a second divide-by-four counter with gating to generate four clock phases, high-level (12-volt) output drivers, low-level ( 5 -volt) complementary output drivers, and a D-type flip-flop controlled by an external signal and the $\phi 3$ clock. The four high-level clock phases provide clock inputs to a TMS 9900 microprocessor. The four complementary TTL-level clocks can be used to time memory or other logic functions in a TMS 9900 computer system. The D-type flip-flop can be used to provide (for example) a reset signal to a TMS 9900, timed by $\phi 3$, on receipt of an input to the FFD input from power turn-on or a manual switch closure. Other applications are possible. A safety feature has been incorporated in the $\phi$ outputs such that if an open occurs in the $V_{\text {CC }}$ supply common to 'LS362 and TMS 9900, the $\phi$ outputs will go low thus protecting the TMS 9900.

The frequency of the internal oscillator can be established by a quartz crystal or capacitor and LC circuit. Either a fundamental or overtone crystal may be used. The LC circuit connected to the tank inputs selects the desired crystal overtone or establishes the internal oscillator frequency when a capacitor is used instead of a crystal. An LC circuit must always be used at the tank inputs when using the internal oscillator. An external oscillator can be used, if desired, see "Applications Information" for details.
CAUTION: Power dissipation at 3 MHz requires the use of a heat sink that provides a thermal resistance from case to free air, $\mathrm{R}_{\theta \mathrm{CA}}$, of not more than $32^{\circ} \mathrm{C} / W$.
typical phase relationships of inputs and outputs (OSC is internal)


## TYPE SN74LS362 (TIM9904)

FOUR-PHASE CLOCK GENERATOR/DRIVER
functional block diagram


# TYPE SN74LS362 (TIM9904) FOUR-PHASE CLOCK GENERATOR/DRIVER 

Schematics of inputs and outputs
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)


NOTE 1: Voltage values are with respect to the network ground terminals connected together.
recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltages | $V_{\text {CC }}$ | 4.75 | 5 | 5.25 | V |
|  | $V_{\text {DD }}$ | 11.4 | 12 | 12.6 | V |
| High-level output current, $\mathrm{I}^{\mathrm{OH}}$ | $\phi 1, \phi 2, \phi 3, \phi 4$ |  |  | -100 | $\mu \mathrm{A}$ |
|  | All others |  |  | -400 | $\mu \mathrm{A}$ |
| Low-level output current, IOL | $\phi 1, \phi 2, \phi 3, \phi 4$ |  |  | 4 | mA |
|  | All others |  |  | 8 | mA |
| Internal oscillator frequency, $\mathrm{f}_{\text {osc }}$ |  |  | 48 | 54 | MHz |
| External oscillator pulse width, $\mathrm{t}_{\text {w }}$ (osc) |  | 25 |  |  | ns |
| Setup time, FFD input (with respect to falling edge of $\phi 3$ ), $\mathrm{t}_{\text {su }}$ |  | 50 |  |  | ns |
| Hold time, FFD input (with respect to falling edge of $\phi 3$ ), $\mathrm{th}_{\mathrm{h}}$ |  | -30¢ |  |  | ns |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

IThe algebraic convention where the more negative limit is designated minimum is used in this data sheet for time intervals only.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

${ }^{\dagger}$ All typical values are at $V_{C C}=5 \mathrm{~V}, V_{D D}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\ddagger$ Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second. Outputs $\phi 1, \phi 2, \phi 3$, and $\phi 4$ do not have short-circuit protection.
switching characteristics, $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{OSC}}=48 \mathrm{MHz}$, see figure 1

|  | PARAMETER | TEST CONDITIONS | MIN ${ }^{\text {d }}$ | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {out }}$ | Output frequency, any $\phi$ or $\bar{\phi}$ TTL | Output loads:$\begin{aligned} & \phi 1, \phi 3, \phi 4: 100 \mathrm{pF} \text { to } \mathrm{GND} \\ & \phi 2: 200 \mathrm{pF} \text { to } \mathrm{GND} \\ & \text { Others: } \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \\ & \text { See Note } 2 \end{aligned}$ |  | 3 |  | MHz |
| $\mathrm{f}_{\text {out }}$ | Output frequency, OSCOUT |  |  | 12 |  | MHz |
| ${ }^{\mathrm{t}} \mathrm{c}(\phi)$ | Cycle time, any $\phi$ output |  | 330 | 333 | 340 | ns |
| $\mathrm{t}_{\mathrm{r}}(\phi)$ | Rise time, any $\phi$ output |  | 5 | 9 | 20 | ns |
| ${ }_{\text {f }}(\underline{\prime}(\underline{1}$ | Fall time, any $\phi$ output |  | 10 | 14 | 20 | ns |
|  | Pulse width, any $\phi$ output high |  | 40 | 55 | 70 | ns |
|  | Delay time, $\phi 1$ low to $\phi 2$ high |  | 0 | 5 | 15 | ns |
| $\mathrm{t}_{\phi 2 \mathrm{~L}, \phi 3 \mathrm{H}}$ | Delay time, $\phi 2$ low to $\phi 3$ high |  | 0 | 5 | 15 | ns |
|  | Delay time, $\phi 3$ low to $\phi 4$ high |  | 0 | 5 | 15 | ns |
| $\mathrm{t}_{\phi 4 \mathrm{~L}, \phi 1 \mathrm{H}}$ | Delay time, $\phi 4$ low to $\phi 1$ high |  | 0 | 5 | 15 | ns |
| $\mathrm{t}_{\phi 1 \mathrm{H}, \phi 2 \mathrm{H}}$ | Delay time, $\phi 1$ high to $\phi 2$ high |  | 73 | 83 | 96 | ns |
| $\mathrm{t}_{\phi 2 \mathrm{H}, ~}^{\text {¢ }}$ 3 $\mathrm{H}^{\text {d }}$ | Delay time, $\phi 2$ high to $\phi 3$ high |  | 73 | 83 | 96 | ns |
|  | Delay time, $\phi 3$ high to $\phi 4$ high |  | 73 | 83 | 96 | ns |
| $\mathrm{t}_{\phi} 4 \mathrm{H}, \phi 1 \mathrm{H}$ | Delay time, $\phi 4$ high to $\phi 1$ high |  | 73 | 83 | 96 | ns |
| $\mathrm{t}_{\phi} \mathrm{H}_{\mathrm{H}, \phi \mathrm{TL}}$ | Delay time, $\phi_{\mathrm{n}}$ high to $\bar{\phi}_{\mathrm{n}}$ TTL low |  | -14 | -4 | 6 | ns |
| $\mathrm{t}_{\boldsymbol{t} \mathrm{L}, \phi \text { TH }}$ | Delay time, $\phi_{\mathrm{n}}$ low to $\bar{\phi}_{\mathrm{n}}$ TTL high |  | -29 | -19 | -9 | ns |
| $\mathrm{t}_{\phi}{ }^{\text {S }}$, QH | Delay time, $\phi 3$ low to FFQ output high |  | -18 | -8 | 2 | ns |
|  | Delay time, $\phi 3$ low to FFQ output low |  | -19 | -9 | 1 | ns |
| $\mathrm{t}_{\phi \text { L, }}$, OSOH | Delay time, $\phi$ low to OSCOUT high |  | -30 | -20 | -10 | ns |
| $\mathrm{t}_{\phi} \mathrm{H}$, OSOL | Delay time, $\phi$ high to OSCOUT low |  | -27 | -17 | -7 | ns |

NOTE 2: Use load circuit for bi-state totem-pole outputs, page 1-15.
IThe algebraic convention where the more negative limit is designated minimum is used in this data sheet for time intervals only.


## APPLICATION INFORMATION

Figure 2 shows the 'LS362 connected to a TMS9900. The oscillator is shown operating with a quartz crystal and an LC circuit connected to the tank terminals.

For operation of the TMS 9900 microprocessor at 3 MHz , the frequency reference will need a resonant frequency of $48 \mathrm{MHz}(16 \times 3 \mathrm{MHz})$. A quartz crystal used as a frequency reference should be made for series-mode operation with a resistance in the 20 - to $75-\mathrm{ohm}$ range and be capable of a minimum of 2 mW power dissipation. Typical frequency tolerance is $\pm 0.005 \%$. For $48-\mathrm{MHz}$ operation a third-overtone crystal is used. The inductance $L$ connected across the tank terminals should be $0.47 \mu \mathrm{H} \pm 10 \%$, and the capacitance C (including board capacity) should be $22 \mathrm{pF} \pm 5 \%$. The LC circuit should be tuned to the third-overtone crystal frequency for best results. A $0.1-\mu \mathrm{F}$ capacitor can be substituted for the quartz crystal. With a capacitor rather than a crystal, the LC tuned circuit establishes the operating frequencies. LC component values for operation at any frequency can be computed from $f_{\text {osc }}=1 /(2 \pi \sqrt{\text { LC }})$ where $f_{\text {Osc }}$ is the oscillator frequency, $L$ is the inductance value in henries, and $C$ is the capacitance value in farads.

When the internal oscillator is being used, OSCIN should be connected to $V_{C C}$ through a resistor ( $1 \mathrm{k} \Omega$ nominal) and an LC tank circuit must be connected to the tank inputs. An external oscillator can be used by connecting it to OSCIN and disabling the internal oscillator by connecting the crystal terminals to $\mathrm{V}_{\mathrm{CC}}$ and leaving the tank inputs open. An external oscillator must have a frequency four times the desired output clock frequency and a $25 \%$ duty cycle. See Figure 3.

The first low-level external clock pulse will preset the divide-by-four counter, allowing the external oscillator signal to directly drive the phase generator. Figure 3 is a timing diagram illustrating operation with an external oscillator.

Resistors between $\phi 1, \phi 2, \phi 3$, and $\phi 4$ outputs of the 'LS362 and the corresponding clock input terminals of the TMS 9900 should be in the 10 - to 20 -ohm range (See Figure 2). Their purpose is to minimize overshoot and undershoot. The required resistance value is dependent on circuit layout. Clock signal interconnectionsshould be as short as possible.

The D-type flip-flop associated with pins FFD and FFO can be used to provide a power-on reset and a manual reset to the TMS 9900 as shown in Figure 4. A Schmitt-trigger circuit driving the $D$ input generates a fast-rising waveform when the input voltage rises to a specific value. At power turn-on, voltage across the $0.1 \mu \mathrm{~F}$ capacitor in Figure 4 will rise towards $V_{C C}$. This circuit provides a delay that resets the TMS 9900 after $V_{C C}$ has stabilized. An optional manual reset switch can be connected to the delay circuit for resetting the TMS 9900 at any time. The TMS 9900 HOLD signal could alternately be actuated by FFD.

The ground terminals GND1 and GND2 should be connected together and to system ground.


## APPLICATION INFORMATION



FIGURE 3-EXTERNAL OSCILLATOR TIMING


## TYPES SN54LS373, SN54LS374, SN54S373, SN54S374,

- Choice of 8 Latches or 8 D-Type Flip-Flops In a Single Package
- 3-State Bus-Driving Outputs
- Full Parallel-Access for Loading
- Buffered Control Inputs
- Clock/Enable Input Has Hysteresis to Improve Noise Rejection
- P-N-P Inputs Reduce D-C Loading on

Data Lines ('S373 and 'S374)

- SN54LS363 and SN74LS364 Are Similar But Have Higher $\mathrm{V}_{\mathrm{OH}}$ For MOS Interface
'LS373, 'S373
FUNCTION TABLE

| OUTPUT <br> ENABLE | ENABLE <br> LATCH | D | OUTPUT |
| :---: | :---: | :---: | :---: |
| L | H | H | H |
| L | H | L | L |
| L | L | X | $\mathrm{Q}_{0}$ |
| $H$ | X | X | Z |

'LS374, 'S374
FUNCTION TABLE

| OUTPUT ENABLE | CLOCK | D | OUTPUT |
| :---: | :---: | :---: | :---: |
| L | $\uparrow$ | H | H |
| L | $\uparrow$ | L | L |
| L | $L$ | X | $\mathrm{O}_{0}$ |
| H | X | X | Z |

See explanation of function tables on page 1-13.

SN54LS373, SN54S373 . . . JPACKAGE SN74LS373, SN74S373 . . J OR N PACKAGE
(TOP VIEW)


SN54LS374, SN54S374 . . . JPACKAGE SN74LS374, SN74S374 . . J J OR N PACKAGE (TOP VIEW)


## description

These 8 -bit registers feature totem-pole three-state outputs designed specifically for driving highly-capacitive or relatively low-impedance loads. The high-impedance third state and increased high-logic-level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pull-up components. They are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
The eight latches of the 'LS373 and 'S373 are transparent D-type latches meaning that while the enable (G) is high the Q outputs will follow the data (D) inputs. When the enable is taken low the output will be latched at the level of the data that was set up.

# TYPES SN54LS373, SN54LS374, SN54S373, SN54S374, SN74LS373, SN74LS374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS 

description (continued)
The eight flip-flops of the 'LS374 and 'S374 are edge-triggered D-type flip-flops. On the positive transition of the clock, the $\mathbf{Q}$ outputs will be set to the logic states that were setup at the D inputs.

Schmitt-trigger buffered inputs at the enable/clock lines simplify system design as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered output control input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state the outputs neither load nor drive the bus lines significantly.

The output control does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new data can be entered even while the outputs are off.
'LS373, 'S373
TRANSPARENT LATCHES

'LS374, 'S374
POSITIVE-EDGE-TRIGGERED FLIP-FLOPS


## TYPES SN54LS373, SN54LS374, SN74LS373, SN74LS374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS


absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . 7 V
Input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
Off-state output voltage . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
Operating free-air temperature range: SN54LS' . . . . . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
SN74LS'
$0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Storage temperature range
$-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
NOTE 1: Voltage values are with respect to network ground terminal.
recommended operating conditions

|  |  | SN54LS' |  |  | SN74LS ${ }^{\circ}$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ |  | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V |
| High-level output voltage, $\mathrm{V}_{\mathrm{OH}}$ |  |  |  | 5.5 |  |  | 5.5 | V |
| High-level output current, 1 OH |  |  |  | -1 |  |  | -2.6 | mA |
| Width of clock/enable pulse, $\mathrm{t}_{\mathrm{w}}$ | High | 15 |  |  | 15 |  |  | ns |
|  | Low | 15 |  |  | 15 |  |  |  |
| Data setup time, $\mathrm{t}_{\text {su }}$ | 'LS373 | - $\downarrow$ |  |  | O $\downarrow$ |  |  | ns |
|  | ${ }^{\prime}$ LS374 | $20 \uparrow$ |  |  | $20 \uparrow$ |  |  |  |
| Data hold time, th | 'LS373 | $10 \downarrow$ |  |  | $10 \downarrow$ |  |  | - |
|  | ${ }^{\text {'LS374 }}$ | $0 \uparrow$ |  |  | $0 \uparrow$ |  |  | ns |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ |  | -55 |  | 125 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

$\uparrow \downarrow$ The arrow indicates the transition of the clock/enable input used for reference: $\uparrow$ for the low-to-high transition, $\downarrow$ for the high-to-low transition.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS ${ }^{\dagger}$ |  | SN54LS' |  |  | SN74LS' |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP $\ddagger$ | MAX | MIN | TYP $\ddagger$ | MAX |  |
| $V_{\text {IH }}$ | High-level input voltage |  |  |  |  | 2 | . |  | 2 |  |  | V |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  |  | 0.7 |  |  | 0.8 | V |
| $V_{\text {IK }}$ | Input clamp voltage | $\mathrm{V}_{C C}=\mathrm{MIN}, \quad \mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  |  | -1.5 |  |  | -1.5 | V |
| VOH | High-level output voltage | $\begin{array}{ll} V_{C C}=M I N, & V_{I H}=2 V \\ V_{I L}=V_{\text {IL }} \text { max, }, & I_{O H}=M A X \end{array}$ |  | 2.4 | 3.4 |  | 2.4 | 3.1 |  | V |
| $\mathrm{VOL}_{\text {O }}$ | Low-level output voltage | $\begin{aligned} & V_{C C}=M_{I N}, \quad V_{I H}=2 \mathrm{~V}, \\ & V_{I L}=V_{I L} \text { max } \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{I}^{\mathrm{OL}}=24 \mathrm{~mA}$ |  |  |  |  | 0.35 | 0.5 |  |
| IOZH | Off-state output current, high-level voltage applied | $\begin{aligned} & V_{C C}=M A X, \quad V_{I H}=2 V \\ & V_{O}=2.7 V \end{aligned}$ |  |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |
| IOZL. | Off-state output current, low-level voltage applied | $\begin{aligned} & V_{C C}=\mathrm{MAX}, \quad \mathrm{~V}_{1 \mathrm{H}}=2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{O}}=0.4 \mathrm{~V} \end{aligned}$ |  |  |  | -20 |  |  | -20 | $\mu \mathrm{A}$ |
| 11 | Input current at maximum input voltage | $V_{C C}=$ MAX, $V_{1}=7 V$ |  |  |  | 0.1 |  |  | 0.1 | mA |
| $\mathrm{I}_{1 \mathrm{H}}$ | High-level input current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |
| $1 / \mathrm{L}$ | Low-level input current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \quad \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.4 |  |  | -0.4 | mA |
| IOS | Short-circuit output current ${ }^{\text {§ }}$ | $\mathrm{V}_{C C}=\mathrm{MAX}$ |  | -30 |  | -130 | -30 |  | -130 | mA |
| ${ }^{1} \mathrm{CC}$ | Supply current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX},$ <br> Output control at 4.5 V | 'LS373 |  | 24 | 40 |  | 24 | 40 | mA |
|  |  |  | 'LS374 |  | 27 | 40 |  | 27 | 40 |  |

${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\ddagger$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
§ Not more than one output should be shorted at a time and duration of the short circuit should not exceed one second.
switching characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS | 'LS373 |  |  | 'LS374 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $f_{\text {max }}$ |  |  | $C_{L}=45 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=667 \Omega,$ <br> See Notes 2 and 3 |  |  |  | 35 | 50 |  | MHz |
| tPLH | Data | Any 0 |  |  | 12 | 18 |  |  |  | ns |
| tPHL |  |  |  |  | 12 | 18 |  |  |  | ns |
| ${ }^{\text {t PLH }}$ | Clock or enable | Any Q |  |  | 20 | 30 |  | 15 | 28 | ns |
| tPHL |  |  |  |  | 18 | 30 |  | 19 | 28 |  |
| tPZH | Output | Any 0 |  |  | 15 | 28 |  | 20 | 28 | ns |
| tPZL | Control |  |  |  | 25 | 36 |  | 21 | $28^{\circ}$ |  |
| tPHZ | Output Control | Any 0 | $C_{L}=5 p F, \quad R_{L}=667 \Omega$ <br> See Note 3 |  | 12 | 20 |  | 12 | 20 | ns |
| tpLZ |  |  |  |  | 15 | 25 |  | 14 | 25 |  |

NOTES: 2. Maximum clock frequency is tested with all outputs loaded.
3. See load circuits and waveforms on page 1-15.
$f_{\text {max }} \equiv$ maximum clock frequency
${ }^{t_{P L H}} \equiv$ propagation delay time, low-to-high-level output
${ }^{t_{P H L}} \equiv$ propagation delay time, high-to-low-level output
${ }^{\mathrm{t}} \mathrm{P} Z \mathrm{H} \equiv$ 아 $\equiv$ output enable time to high level
${ }^{\text {tpZL }} \equiv$ output enable time to low level
${ }^{\text {t }}$ PHZ $\equiv$ output disable time from high level
$t^{\mathrm{P} L Z} \equiv$ output disable time from low level

# TYPES SN54S373, SN54S374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS 

schematic of inputs and outputs

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)


NOTE 1: Voltage values are with respect to network ground terminal.
recommended operating conditions

|  |  |  | SN54S |  |  | SN74S |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ |  | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V |
| High-level output voltage, $\mathrm{V}_{\mathrm{OH}}$ |  |  |  | 5.5 |  |  | 5.5 | $\checkmark$ |
| High-level output current, $\mathrm{I}^{\mathrm{OH}}$ |  |  |  | -2 |  |  | -6.5 | mA |
| Width of clock/enable pulse, ${ }_{\text {t }}$ | High | 6 |  |  | 6 |  |  |  |
| Widt or clock/enable pulse, ${ }_{\text {w }}$ | Low | 7.3 |  |  | 7.3 |  |  | s |
| Data setup time, $\mathrm{t}_{\text {su }}$ | 'S373 | $0 \downarrow$ |  |  | 0 $\downarrow$ |  |  | ns |
|  | 'S374 | 5 $\uparrow$ |  |  | $5 \uparrow$ |  |  |  |
| Data hold time, $\mathrm{th}_{\mathrm{h}}$ | 'S373 | 10 $\downarrow$ |  |  | $10 \downarrow$ |  |  | ns |
|  | 'S374 | $2 \uparrow$ |  |  | $2 \uparrow$ |  |  |  |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ |  | -55 | 125 |  | 0 | 70 |  | ${ }^{\circ} \mathrm{C}$ |

$\uparrow \downarrow$ The arrow indicates the transition of the clock/enable input used for reference: $\uparrow$ for the low-to-high transition, $\downarrow$ for the high-to-low transition.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS ${ }^{\dagger}$ |  | MIN | TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  |  |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  |  |  |  | 0.8 | V |
| $V_{\text {IK }}$ | Input clamp voltage |  | $V_{C C}=$ MIN, | $1_{1}=-18 \mathrm{~mA}$ |  |  | -1.2 | $v$ |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | SN54S' | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$, | $\mathrm{V}_{1 H}=2 \mathrm{~V}$, | 2.4 | 3.4 |  | V |
|  |  | SN74S' | $\mathrm{V}_{1 \mathrm{~L}}=0.8 \mathrm{~V}$, | $\mathrm{I}^{\text {OH }}=\mathrm{MAX}$ | 2.4 | 3.1 |  |  |
| $\mathrm{V}_{\text {OL }}$ | Low-level output voltage |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{OL}}=20 \mathrm{~mA} \end{aligned}$ |  |  | 0.5 | V |
| IOZH | Off-state output current, high-level voltage applied |  | $\begin{aligned} & V_{C C}=\mathrm{MAX} \\ & \mathrm{~V}_{\mathrm{O}}=2.4 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{1 \mathrm{H}}=2 \mathrm{~V}$, |  |  | 50 | $\mu \mathrm{A}$ |
| IOZL | Off-state output current, low-level voltage applied |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{~V} \end{aligned}$ | $V_{1 H}=2 \mathrm{~V}$, |  |  | -50 | $\mu \mathrm{A}$ |
| 1 | Input current at maximum input voltage |  | $\mathrm{V}_{C C}=\mathrm{MAX}$, | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  | 1 | mA |
| 1/H | High-level input current |  | $V_{C C}=$ MAX, | $V_{1}=2.7 \mathrm{~V}$ |  |  | 50 | $\mu \mathrm{A}$ |
| IIL | Low-level input current |  | $V_{C C}=$ MAX, | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ |  |  | -250 | $\mu \mathrm{A}$ |
| IOS | Short-circuit output current § |  | $V_{C C}=$ MAX |  | -40 |  | -100 | mA |
| 'cc | Supply current |  | $V_{C C}=$ MAX | 'S373 |  | 105 | 160 | mA |
|  |  |  | 'S374 |  | 90 | 140 |  |  |

$\dagger$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\ddagger_{\text {All typical values are at }} \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}_{\text {a }}$
§ Not more than one output should be shorted at a time and duration of the short circuit should not exceed one second.
switching characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS | 'S373 |  |  | 'S374 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $f_{\text {max }}$ |  |  | $C_{L}=15 \mathrm{pF}, R_{L}=280 \Omega,$ <br> See Notes 2 and 4 |  |  |  | 75 | 100 |  | MHz |
| tPLH | Data | Any 0 |  |  | 7 | 12 |  |  |  |  |
| ${ }^{\text {tPHL }}$ |  |  |  |  | 7 | 12 |  |  |  | ns |
| tPLH | Clock or enable | Any 0 |  |  | 7 | 14 |  | 8 | 15 | ns |
| tPHL |  |  |  |  | 12 | 18 |  | 11 | 17 |  |
| ${ }_{\text {tPZH }}$ | Output Control | Any 0 |  |  | 8 | 15 |  | 8 | 15 | ns |
| tPZL |  |  |  |  | 11 | 18 |  | 11 | 18 |  |
| tPHZ | Output Control | Any Q | $C_{L}=5 p F, \quad R_{L}=280 \Omega,$ <br> See Note 3 |  | 6 | 9 |  | 5 | 9 | ns |
| tPLZ |  |  |  |  | 8 | 12 |  | 7 | 12 |  |

NOTES: 2. Maximum clock frequency is tested with all outputs loaded.
4. See load circuits and waveforms on page 1-14.
$f_{\text {max }} \equiv$ maximum clock frequency
$t_{\text {PLH }} \equiv$ propagation delay time, low-to-high-level output
$t_{P H L} \equiv$ propagation delay time, high-to-low-level output
tpZH $\equiv$ output enable time to high level
tPZL $\equiv$ output enable time to low level
${ }^{\text {tPHZ }} \equiv$ output disable time from high level
tPLZ $\equiv$ output disable time from low level

## TYPICAL APPLICATION DATA


clock circuit for eus exchange


[^20]- P-N-P Inputs and 3-State Outputs Maximize I/O and Data Bus Capabilities
- Data Latch Transparency Permits Asynchronous or Latched Receiver Modes
- Mode and Select Inputs Permit Storing With Outputs Enabled or Disabled
- Strobe-Controlled Flag Flip-Flop Indicates Status or Interrupt
- Asynchronous Clear Sets All Eight Data Lines Low and Initializes Status Flag
- High-Level Output Voltage, Typically 4 V , Drives Most MOS Functions Directly
- Direct Replacement for Intel 3212 or 8212

SN54S412...JPACKAGE
SN74S412 ... J OR N PACKAGE (TOP VIEW)


## description

This high-performance eight-bit parallel expandable buffer register incorporates package and mode selection inputs and an edge-triggered status flip-flop designed specifically for implementing bus-organized input/output ports. The three-state data outputs can be connected to a common data bus and controlled from the appropriate select inputs to receive or transmit data. An integral status flip-flop provides package busy or request interrupt commands. The outputs, with a 4-volt typical high-level voltage, are compatible for driving low-threshold MOS directly.

## DATA LATCHES

The eight data latches are fully transparent when the internal gate enable, G, input is high and the outputs are enabled $(O E=H)$. Latch transparency is selected by the mode control ( $M$ ), select ( $\bar{S} 1$ and $S 2$ ), and the strobe (STB) inputs and during transparency each data output ( $\mathrm{DO} \mathrm{O}_{\mathrm{i}}$ ) follows its respective data input ( $\mathrm{D} \mathrm{I}_{\mathrm{i}}$ ). This mode of operation can be terminated by clearing, de-selecting, or holding the data latches. See data latches function table.

## MODE SELECTION

An input mode or an output mode is selectable from this single input line. In the input mode, $M D=L$, the eight data latch inputs are enabled when the strobe is high regardless of device selection. If selected during an input mode, the outputs will follow the data inputs. When the strobe input is taken low, the latches will store the most-recently setup data.

In the output mode, $\mathrm{M}=\mathrm{H}$, the output buffers are enabled regardless of any other control input. During the output mode the content of the register is under control of the select ( $\overline{\mathrm{S} 1}$ and S 2 ) inputs. See data latches function table.

## STATUS FLIP-FLOP

The status flip-flop provides a low-level output signal when:
a. the package is selected
b. a strobe input is received.

This status signal can be used to indicate that the register is busy or to initiate an interrupt type command.
functional block diagram

schematics of inputs and outputs
EQUIVALENT OF CLEAR, STROBE,
MODE, S1, AND S2 INPUTS

## TYPES SN54S412, SN74S412 (TIM8212) MULTI-MODE BUFFERED LATCHES

DATA LATCHES FUNCTION TABLE

| FUNCTION | CLEAR | M | $\overline{\text { S }} 1$ | S2 | STB | DATA IN | DATA OUT |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | L | H | H | X | X | X | L |
|  | L | L | L | H | L | X | L |
| De-select | X | L | X | L | X | X | Z |
|  | X | L | H | X | X | X | Z |
| Hold | H | H | H | L | X | X | Q O $^{\text {O }}$ |
|  | H | L | L | H | L | X | O O |
| Data Bus | H | H | L | H | X | L | L |
|  | H | H | L | H | X | H | H |
| Data Bus | H | L | L | H | H | L | L |
|  | H | L | L | H | H | H | H |

STATUS FLIP.FLOP FUNCTION TABLE

| CLEAR | $\overline{\text { S}} 1$ | S2 | STB | $\overline{\text { INT }}$ |
| :---: | :---: | :---: | :---: | :---: |
| L | H | X | X | H |
| L | X | L | X | H |
| H | X | X | $\downarrow$ | L |
| H | L | H | X | L |

$H \equiv$ high level (steady state)
$L=$ low level (steady state)
$X \equiv i r r e l e v a n t$ (any input, including transitions)
$Z \equiv$ high impedance (off)
$\downarrow \equiv$ transition from low to high level
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

$$
\begin{aligned}
& \text { Supply voltage, VCC (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . } 7 \text { V } \\
& \text { Input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . } 5.5 \mathrm{~V} \\
& \text { Operating free-air temperature range: SN54S412 . . . . . . . . . . . . . . . . . . }-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \\
& \text { SN74S412 . . . . . . . . . . . . . . . . . . . } 0^{\circ} \mathrm{C} \text { to } 70^{\circ} \mathrm{C} \\
& \text { Storage temperature range } \\
& \text {. }-65^{\circ} \mathrm{C} \text { to } 150^{\circ} \mathrm{C} \\
& \text { NOTE 1: Voltage values are with respect to network ground terminal. }
\end{aligned}
$$

recommended operating conditions

|  |  | SN54S412 |  |  | SN74S412 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\text {CC }}$ |  | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V |
| Pulse width, $t_{w}$ <br> (see Figures 1, 2, and 4) | STB or S1 $\cdot$ S2 | 25 |  |  | 25 |  |  | ns |
|  | Clear low | 25 |  |  | 25 |  |  |  |
| Setup time, tsu $^{\text {s }}$ (see Figure 3) |  | $15 \downarrow$ |  |  | 15 $\downarrow$ |  |  | ns |
|  |  | $20 \downarrow$ |  |  | $20 \downarrow$ |  |  | ns |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ |  | -55 |  | 125 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

$\downarrow$ The arrow indicates that the falling edge of the clock pulse is used for reference.

# TYPES SN54S412, SN74S412 (TIM8212) MULTI-MODE BUFFERED LATCHES <br> REVISED FEBRUARY 1979 

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS ${ }^{\dagger}$ |  | SN54S412 |  | SN74S412 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP $\ddagger$ MAX | MIN | TYP $\ddagger$ MAX |  |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  |  |  |  |  | 2 |  | 2 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  |  |  | 0.85 |  | 0.85 | V |
| $V_{\text {IK }}$ | Input clamp voltage |  | $\mathrm{V}_{\text {CC }}=\mathrm{MIN}$; | $\mathrm{I}_{1}=-18 \mathrm{~mA}$ |  | -1.2 |  | -1.2 | V |
| VOH | High-level output voltage |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{IOH}=-1 \mathrm{~mA} \end{aligned}$ | 3.4 | 4 | 3.65 | 4 | V |
| $\mathrm{V}_{\text {OL }}$ | Low-level output voltage |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V} \end{aligned}$ | $1 \mathrm{OL}=15 \mathrm{~mA}$ <br> $\mathrm{IOL}=20 \mathrm{~mA}$ |  | 0.45 0.5 |  | 0.45 0.5 | v |
| Iozh | Off-state output current, high-level voltage applied | $\begin{aligned} & \text { DO } 1 \text { thru } \\ & \text { DO } 8 \end{aligned}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}$, | $\mathrm{V}_{\mathrm{O}}=2.4 \mathrm{~V}$ |  | 50 |  | 50 | $\mu \mathrm{A}$ |
| Iozl | Off-state output current, low-level voltage applied | $\begin{aligned} & \text { DO } 1 \text { thru } \\ & \text { DO } 8 \end{aligned}$ | $\mathrm{V}_{\text {CC }}=\mathrm{MAX}$, | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ |  | -50 |  | -50 | $\mu \mathrm{A}$ |
| 11 | Input current at maximum input voltage |  | $V_{C C}=\mathrm{MAX}$, | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  | 1 |  | 1 | mA |
| $\mathrm{IIH}^{\text {H }}$ | High-level input current |  | $\mathrm{V}_{C C}=\mathrm{MAX}$, | $\mathrm{V}_{1}=5.25 \mathrm{~V}$ |  | 20 |  | 10 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | S1 | $V_{C C}=\mathrm{MAX}, \quad \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  | -1 |  | -1 | mA |
|  |  | M |  |  |  | -0.75 |  | -0.75 |  |
|  |  | All others |  |  |  | -0.25 |  | -0.25 |  |
| los | Short-circuit output current $\S$ |  | $\mathrm{V}_{C C}=$ MAX |  | -20 | -65 | -20 | -65 | mA |
| I'c | Supply current |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}$, | see Note 2 | 82 |  |  | $82 \quad 130$ | mA |

${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions,
$\ddagger$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
§ Not more than one output should be shorted at a time,
NOTE 2: I CC is measured with all outputs open, clear input at 4.5 V , and all other inputs grounded.
switching characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER | FROM | TO | FIGURE | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tpLH | STB, $\overline{\mathrm{S}} 1$, or S2 | Any <br> DO | 1 | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF},$ <br> See Note 3 | 18 | 27 | ns |
| tPHL |  |  |  |  | 15 | 25 |  |
| ${ }^{\text {tPHL }}$ | $\overline{C L R}$ | Any DO | 2 |  | 18 | 27 | ns |
| tPLH | $D I_{i}$ | $\mathrm{DO}_{\mathbf{i}}$ | 3 |  | 12 | 20 | ns |
| tPHL |  |  |  |  | 10 | 20 |  |
| tPLH | S1 or S2 | INT | 4 | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF},$ <br> See Note 3 | 12 | 20 | ns |
| tPHL | STB | INT | 4 |  | 16 | 25 |  |
| ${ }^{\text {tPZ }}$ H | S $1, \mathrm{~S} 2$, or M | Any DO | 5 | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ <br> See Note 3 | 21 | 35 | ns |
| tPZL |  |  |  |  | 25 | 40 |  |
| tPHZ | $\overline{\mathrm{S}} 1, \mathrm{~S} 2$, or M | Any DO | 5 | $C_{L}=5 \mathrm{pF},$ <br> See Note 3 | 9 | 20 | ns |
| tPLZ |  |  |  |  | 12 | 20 |  |

${ }^{\text {tPLH }} \equiv$ propagation delay time, low-to-high-level output
$t_{\text {PHL }} \equiv$ propagation delay time, high-to-low-level output
${ }^{\text {tPZH }} \equiv$ output enable time to high level
$\mathrm{t}_{\mathrm{PZL}} \equiv$ output enable time to low level
${ }^{\text {t PHZ }} \equiv$ Output disable time from high level
${ }^{t} P L Z \equiv$ output disable time from low level
NOTE 3: Load circuit and voltage waveforms are shown on page 1-14.


- Designed to be Interchangeable With Intel 8224
- Single-Chip Clock Driver With Self-Contained Oscillator
- Specifically Designed to Drive All 8080A Microprocessors


## description

This clock generator is capable of driving 12 -volt lines. It contains a crystal-controlled oscillator, a divide-by-nine clock phase generator, two high-level drivers, and auxiliary circuitry.

The internal oscillator is designed to operate with fundamental-mode crystals, or with overtone-mode crystals when using a parallel-tuned circuit connected to the tank terminal, pin 13. The oscillator output appears on pin 12 and drives the divide-by-nine counter. The $\div 9$ clock phase generator output consists of phases $\phi 2$ for driving MOS inputs and $\phi 2$ TTL for driving TTL. Three other TTL outputs, status strobe, reset, and ready, are coupled to the divide-by-nine counter. A sync input from the 8080A is AND'ed with $\phi 1 \mathrm{~A}$ to produce the status strobe. The power-on reset also generates the status strobe signal through an output NOR gate. The reset input works on a voltage-level basis by use of a Schmitt

## functional block diagram

## JOR N PACKAGE

(TOP VIEW)

trigger. A rising voltage waveform is triggered at a particular voltage. A synchronized ready output is obtained by clocking with a $\phi 2$ signal.

The SN74LS424 is characterized for operation over the temperature range of $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

schematics of inputs and outputs

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
Supply voltage, VDD . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 V
Input voltages (sync, reset, ready) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$. . . . . . . . . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
NOTE 1: Voltage values are with respect to network ground terminal.

## TYPE SN74LS424 (TIM8224) TWO-PHASE CLOCK GENERATOR/DRIVER

## recommended operating conditions

|  | MIN | NOM |
| :--- | :---: | :---: |
| Supply voltage, $V_{C C}$ | MAX | UNIT |
| Supply voltage, $V_{D D}$ | 4.75 | 5 |
| Ready input setup time, $t_{\text {su }}(R D Y I N)$ | 11.4 | 12 |
| Ready input hold time, $t_{\text {h }}(R D Y I N)$ | $50-\frac{4 t_{c}}{9}$ |  |
| Operating free-air temperature range, $T_{A}$ | $\frac{4 \mathrm{t}_{\mathrm{C}}}{}$ | V |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS |  | MIN | TYP ${ }^{\ddagger}$ MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage | Reset input |  |  | 2.6 |  | V |
|  |  | All others |  |  | 2 |  |  |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{T}+}-\mathrm{V}_{\mathrm{T}-}$ | Hysteresis | Reset input |  |  | 0.25 |  | V |
| $V_{\text {IK }}$ | Input clamp voltage |  | $V_{C C}=4.75 \mathrm{~V}, V_{D D}=11.4 \mathrm{~V}$ | $1 l^{\prime}=-5 \mathrm{~mA}$ |  | -1 | V |
|  |  |  | $11=-18 \mathrm{~mA}$ |  | -1.5 |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | ¢1, $\phi 2$ |  | $V_{C C}=4.75 \mathrm{~V}, V_{D D}=11.6 \mathrm{~V}$ | ${ }^{1} \mathrm{OH}=-100 \mu \mathrm{~A}$ | 9.4 | 10.4 | V |
|  |  | Ready, reset | 3.6 |  |  | 3.9 |  |  |
|  |  | Others | $1 \mathrm{OH}=-1 \mathrm{~mA}$ |  | 2.4 | 3.1 |  |  |
| VOL | Low-level output voltage | $\phi 1, \phi 2$, reset, status strobe | $V_{C C}=4.75 \mathrm{~V}, V_{D D}=11.4 \mathrm{~V}$ | ${ }^{1} \mathrm{OL}=2.5 \mathrm{~mA}$ |  | 0.20 .45 | V |  |
|  |  | ¢2 TTL, osc |  | $1 \mathrm{OL}=15 \mathrm{~mA}$ |  | 0.250 .45 |  |  |
| 11 | Input current at maximum input voltage |  | $\mathrm{V}_{C C}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=12.6 \mathrm{~V}, \mathrm{~V}_{1}=7 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |  |
| $I_{\text {IH }}$ | High-level input current |  | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \mathrm{~V}_{\text {DD }}=12.6 \mathrm{~V}, \mathrm{~V}_{1}=5.25 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |  |
| 1 IL | Low-level input current |  | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=12.6 \mathrm{~V}, \mathrm{~V}_{1}=0.4 \mathrm{~V}$ |  |  | -0.25 | mA |  |
| 'os | Short-circuit circuit current $\S$ | All except | $V_{C C}=5 \mathrm{~V}, \quad V_{D D}=12 \mathrm{~V}$ |  | $-10$ | -60 | mA |  |
|  |  | $\phi 1, \phi 2$ |  |  |  | -60 | mA |  |
| ${ }^{1} \mathrm{CC}$ | Supply current from $\mathrm{V}_{\text {cC }}$ |  | $\mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \mathrm{~V}_{\text {DD }}=12 \mathrm{~V}$ |  |  | $70 \quad 115$ | mA |  |
| ${ }^{\text {I DD }}$ | Supply current from $\mathrm{V}_{\mathrm{DD}}$ |  | $V_{D D}=12.6 \mathrm{~V}, \mathrm{~V}_{C C}=5 \mathrm{~V}$, | See Note 2 |  | $6 \quad 12$ | mA |  |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  | $\begin{aligned} & V_{C C}=5 \mathrm{~V}, \quad V_{D D}=12 \mathrm{~V}, \\ & \mathrm{f}=1 \mathrm{MHz}, \end{aligned}$ | $V_{1}=2.5 \mathrm{~V},$ <br> See Note 2 |  | 8 | pF |  |

${ }^{\ddagger}$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\S$ Not more than one output should be shorted at a time. $\phi 1$ and $\phi 2$ do not have short-circuit protection. NOTE 2: ICC and IDD are measured with outputs disabled and open.
switching characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, see figure 1

|  | PARAMETER | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {max }}$ | Maximum oscillator frequency | $\phi 1$ and $\phi 2$ : $C_{L}=20 \mathrm{pF} \text { to } 110 \rho F,$ <br> See Figure 2 <br> $\phi 2$ TTL: |  | 27 |  |  | MHz |
| $\mathrm{t}_{\mathrm{c}}$ (osc) | Oscillator cycle time |  |  | $\frac{t_{c}{ }^{\dagger}}{9}$ |  |  | ns |
| $t_{w}(\phi 1)$ | Pulse width, $\phi 1$ high |  |  | $\frac{2 t_{c}}{9}-20$ |  |  | ns |
| $t_{w}(\phi 2)$ | Pulse width, $\phi 2$ high |  |  | $\frac{5 t_{c}}{9}-35$ |  |  | ns |
| ${ }^{\text {t }}$ (SS $)$ | Pulse width, status strobe low |  |  | $\frac{t_{c}}{9}-15$ |  |  | ns |
| $\operatorname{tr}_{(1 \phi)}$ | Rise time, clock outputs | $\phi 2$ TTL:$\begin{array}{ll} C_{L}=30 \mathrm{pF}, & R 1=300 \Omega, \\ R 2=600 \Omega, & \text { See Figure } 3 \end{array}$ |  |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{f}}(\phi)$ | Fall time, clock outputs |  |  |  |  | 20 | ns |
| $\mathrm{t}_{\phi} 1 \mathrm{~L}, \phi 2 \mathrm{H}$ | Delay time, $\phi 1$ low to $\phi 2$ high |  |  | 0 |  |  | ns |
| ${ }^{\text {t }}{ }_{\phi} \mathbf{2 L}, \phi 1 \mathrm{H}$ | Delay time, $\phi 2$ low to $\phi 1$ high | Status Strobe:$\begin{array}{ll} C_{L}=15 \mathrm{pF}, & R 1=2 \mathrm{k} \Omega \\ R 2=4 \mathrm{k} \Omega, & \text { See Figure } 3 \end{array}$ |  | $\frac{2 t_{c}}{9}-30$ |  |  | ns |
| ${ }^{\text {t }}$ ¢ 1 H, ¢ 2 H | Delay time, $\phi 1$ high to $\phi 2$ high |  |  | $\frac{2 t_{c}}{9}$ |  | $\frac{2 t_{c}}{9}+20$ | ns |
| $\mathrm{t}_{\phi 2, \phi 2 \mathrm{~T}}$ | Delay time, $\phi 2$ to $\phi 2$ TTL | OSC, Ready, Reset:$\begin{array}{ll} C_{L}=10 \mathrm{pF}, & R 1=2 \mathrm{k} \Omega \\ R 2=4 \mathrm{k} \Omega, & \text { See Figure } 3 \end{array}$ |  | -5 |  | 15 | ns |
| ${ }^{\text {t }}$ ¢ $2 \mathrm{H}, \mathrm{SSL}$ | Delay time, $\phi 2$ high to status strobe low |  |  | $\frac{6 t_{c}}{9}-50$ |  | $\frac{6 t_{c}}{9}$ | ns |
| ${ }^{\text {t }} \mathrm{RV}$, $\phi 2 \mathrm{~L}$ | Delay time, ready or reset output valid to phase 2 low |  |  | $\frac{4 t_{c}}{9}-25$ |  |  | ns |

$t_{t_{c}} \equiv t_{c}(\phi 1)=t_{c}(\phi 2)$
EXAMPLE: switching times for $\mathrm{f}_{\mathrm{osc}}=20 \mathrm{MHz}\left(\mathrm{t}_{\mathrm{c}(\phi 1)}=\mathrm{t}_{\mathrm{c}(\phi 2)}=450 \mathrm{~ns}\right)$

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| fosc | Oscillator frequency | Same as above |  | 20 |  | MHz |
| $\mathrm{t}_{\mathrm{c}}$ (0sc) | Oscillator cycle time |  |  | 50 |  | ns |
| ${ }^{\text {t }}$ ( ${ }^{(\phi 1)}$ | Pulse width, $\phi 1$ high |  | 80 |  |  | ns |
| ${ }_{\text {w }}(\underline{\prime}$ ( 2 ) | Pulse width, $\phi 2$ high |  | 215 |  |  | ns |
| ${ }^{t}$ w (SS) | Pulse width, status strobe |  | 35 |  |  | ns |
| ${ }^{\text {t }}$ ¢ $1 \mathrm{~L}, \phi 2 \mathrm{H}$ | Delay time, $\phi 1$ low to $\phi 2$ high |  | 0 |  |  | ns |
|  | Delay time, $\phi 2$ low to $\phi 1$ high |  | 70 |  |  | ns |
| ${ }^{\text {t }} 1{ }^{1 H, \phi 2 H}$ | Delay time, $\phi 1$ high to $\phi 2$ high |  | 100 |  | 120 | ns |
| $\mathrm{t}_{\phi 2 \mathrm{H}} \mathbf{S S L}$ | Delay time, $\phi 2$ high to status strobe low |  | 250 |  | 300 | ns |
| ${ }^{\text {t }} \mathrm{RV},{ }^{\text {, }}$ 2L | Delay time, ready or reset output valid to $\phi 2$ low |  | 175 |  |  | ns |



NOTE: Transistion times, pulse widths, and interpulse relationships are distorted in this diagram in order to define various intervals, See Figure 5 for correct relative relationships.

VOLTAGE WAVEFORMS
FIGURE 1


LOAD CIRCUIT
FIGURE 2


LOAD CIRCUIT
FIGURE 3

## TYPICAL APPLICATION DATA

The 'LS424 is a single-chip clock generator/driver for 8080A CPU's, furnishing three clocks ( $\phi 1, \phi 2$ and $\phi 2$ TTL), status strobe, reset, and ready signals. The 'LS424 contains a crystal-controlled oscillator, a divide-by-nine counter, two high-level drivers, and several auxiliary logic functions. Figure 4 is a functional block diagram of the SN74LS424. Figure 5 shows the relationship between $\phi 1, \phi 2$, and the oscillator frequency period.

## oscillator

A high order of clock frequency stability is provided by use of an external quartz crystal to set the oscillator frequency which is nine times the operating frequency of the 8080A. The quartz crystal is operated in a series-resonant mode. A fundamental-mode crystal requires no auxiliary circuitry, but an overtone-mode crystal requires an ac-coupled parallel-resonant circuit to be connected to the tank connection (pin 13). The parallel-resonant circuit, tuned to the oscillator frequency, compensates for the lower $Q$ of the overtone-mode crystal. The required size of the circuit components can be calculated from $f=1 / 2 \pi \sqrt{L C}$ where $f$ is the oscillator frequency, $L$ is inductance value, and $C$ is capacitance value. Figure 6 shows an ac-coupled parallel-tuned circuit used with the SN74LS424.

## clock phase generator

The divide-by-nine clock phase generator contains a divide-by-nine counter, logic required to shape the clock pulses as shown under parameter measurement information, gates and flip-flops to generate auxiliary signals, and output drivers. The divide-by-nine counter waveforms are combined with gates to form a $\phi 1$ pulse with a width of two periods of the oscillator frequency, repeating at intervals of nine oscillator periods. Similarly, the $\phi 2$ pulse, having a width of five oscillator frequency periods, is formed lagging the $\phi 1$ pulse by two oscillator periods.
$\phi 1$ and $\phi 2$ outputs are provided by high-level drivers for direct connection to the 8080A CPU. $\phi 2$ TTL is derived in a manner similar to $\phi 1$ and $\phi 2$, but the output driver output is at TTL voltage levels. The $\phi 2$ TTL pulse width is the same as $\phi 2$. A $\phi 2 \mathrm{TT}$ L application is clocking in direct memory access activities. Figure shows the 'LS424 connected to an 8080A, quartz crystal, and LC circuits.

## status strobe

The 8080A CPU puts status information on its data bus at the beginning of each machine cycle that defines the nature of the machine operation for that cycle. A sync signal from the 8080 A is gated by an internal timing signal ( $\phi 1 \mathrm{~A}$ ) and becomes a status strobe to notify system components that the status data is present on 8080A status output lines. The status strobe signal connects directly to the 'S428 system controller.

The status strobe signal is alternatively generated by the reset input. An external RC series network connected to VCC and the reset input will provide a rising voltage waveform when $V_{C C}$ is turned on. An internal Schmitt trigger circuit generates a sharp, fast-rising waveform when the reset input reaches a particular voltage value. The Schmitt trigger is connected to the D input of a flip-flop clocked by $\phi 2 \mathrm{D}$. When power is turned on, the combination of internal and external circuitry will produce a status strobe signal. A manual reset switch can be connected as in figure 6 to the RC network to produce reset and status strobe signals for the 8080A.

The ready signal indicates to the 8080A that an external device has completed transfer of data to or from the data bus. A ready signal input to the 'LS424 drives the D input of a flip-flop clocked by an internal $\phi 2 \mathrm{D}$ signal. Timing requirements of the 8080A machine cycle are met by the synchronization with the system clocks provided by the flip-flop. This implementation saves about 200 ns of system time during memory cycles (as contrasted with generating a "wait request" within the 8080A's MOS logic) since the bipolar logic of the 'LS424 has much less delay.

## TYPICAL APPLICATION DATA



Figure 4


Example: 8080 A cycle $=450 \mathrm{~ns}$
$f_{\text {osc }}: 20 \mathrm{MHz}$ (unit $=50 \mathrm{~ns}$ )
$t_{w(\phi 1)}=100 \mathrm{~ns}(2 \times 50 \mathrm{~ns})$
$t_{w}(\phi 2)=250 \mathrm{~ns}(5 \times 50 \mathrm{~ns})$
$t_{\phi 2 L}, \phi 1 H=100 \mathrm{~ns}(2 \times 50 \mathrm{~ns})$

FIGURE 5


- Designed to Be Interchangeable with Intel 8228 and 8238


## PIN DESIGNATIONS

| DESIGNATION | PIN NOS. | FUNCTION |
| :--- | :---: | :--- |
| DO thru D7 | $15,17,12,10$, <br> $6,19,21,8$ | BIDIRECTIONAL DATA PORT <br> (TO TMS 808OA) |
| DBO thru DB7 | $13,16,11,9$, <br> $5,18,20,7$ | BIDIRECTIONAL DATA PORT <br> (TO SYSTEM BUS) |
| $\overline{\text { I/OR }}$ | 25 | READ OUTPUT TO I/O <br> (ACTIVE LOW) |
| $\overline{\text { IOIW }}$ | 27 | WRITE OUTPUT TO I/O <br> (ACTIVE LOW) |
| $\overline{\text { MEMR }}$ | 24 | READ OUTPUT TO MEMORY <br> (ACTIVE LOW) |
| $\overline{\text { MEMW }}$ | 26 | WRITE OUTPUT TO MEMORY <br> (ACTIVE LOW) |
| DBIN | 23 | INPUT TO INDICATE <br> TMS 8080A IS IN INPUT <br> MODE (ACTIVE HIGH) |
| $\overline{\text { INTA }}$ | 2 | INTERRUPT ACKNOWLEDGE <br> OUTPUT (ACTIVE LOW) |
| HLDA | 3 | HOLD ACKNOWLEDGE <br> INPUT (ACTIVE HIGH) <br> FROM TMS 808OA |
| $\overline{\text { WR }}$ | INPUT TO INDICATE <br> TMS 8O8OA IS IN WRITE <br> MODE (ACTIVE LOW) |  |
| $\overline{\text { BUSEN }}$ | 22 | SYSTEM DATA PORT <br> ENABLE INPUT (ACTIVE <br> LOW) |
| $\overline{\text { STSTB }}$ | 14 | SYNCHRONIZING STATUS <br> STROBE INPUT FROM <br> SN74LS424 (TIM8224) |
| GND | SUPPLY VOLTAGE (5 V) |  |
| GROUND |  |  |

## N PACKAGE

(TOP VIEW)

functional block diagram


## description

These monolithic Schottky-clamped ${ }^{\dagger}$ TTL system controllers are designed specifically to provide bus-driving and peripheral-control capabilities for interfacing memory and I/O devices with the 8080A in small to medium-large microcomputer systems.

A bidirectional eight-bit parallel bus driver is provided that isolates the 8080A bus from the memory and I/O data bus allowing the system designed to utilize cost-effective memory and peripheral devices while obtaining the maximum efficiency from the microprocessor. T.he TTL system drivers also provide increased fan-out with a lower impedance that enhances noise margins on the system bus.

Implementation of the status latches and control decoding array of the SN74S428/SN74S438 provides for using either a single-level interrupt vector RST7 for small systems, or multiple-byte call instructions for systems needing unlimited interrupt levels.

# TYPES SN74S428(TIM8228), SN74S438(TIM8238) CONTROLLER AND BUS DRIVER FOR 8080A SYSTEMS 

## description (continued)

With respect to the system clocks, the SN74S438 is configured to generate an advanced response for I/O or memory write output signals to further simplify peripheral control implementation of complex systems. See Figure 3.

8-bit paraliel bus transceiver
The 8 -bit parallel bus transceiver buffers the 8080A data bus from the memory and $\mathrm{I} / \mathrm{O}$ system bus by providing one port (DO through D7) to interface with the 8080A and another port (DBO through DB7) to interface with the system devices. The 8080A side of the transceiver is designed specifically to interface with the microprocessor data bus ensuring not only that the processor output drive capabilities are adequate, but also that the inputs are driven with enhanced noise margins. The system bus side features high fan-out buffers designed to drive a number of system devices simultaneously and directly. The system port is rated to sink ten milliamperes of current and to source one milliampere of current at standard low-threshold voltage levels.

Status lines from the 8080A instruction-status decoder and the system bus enable input (BUSEN) provide complete transceiver directional and enable control to ensure integrity of both the processor data and the system bus data.
status latches
During the beginning of each machine cycle, the six status latches receive status information from the 8080A data bus indicating the type of operation that will be performed. When the $\overline{\text { STSTB }}$ input goes low, the latches store the status data and generate the signals needed to enable and sequence the memory and I/O control outputs. The status words and types of machine cycles are enumerated in Table A.

TABLE A - STATUS WORDS

| STATUS WORD | 8080A STATUS OUTPUT |  |  |  |  |  |  |  | TYPE OF <br> MACHINE CYCLE | 'S428/'S438 <br> COMMAND <br> GENERATED |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Do | D1 | D2 | D3 | D4 | D5 | D6 | D7 |  |  |
| 1 | L | H | L | L | L | H | L | H | Instruction fetch | $\overline{\text { MEMR }}$ |
| 2 | L | H | L | L | $L$ | L | L | H | Memory read | MEMR |
| 3 | L | L | L | L | $L$ | L | L | L | Memory write | MEMW |
| 4 | L | H | H | L | L | L | L | H | Stack read | MEMR |
| 5 | L | L | H | L | L | L | L | L | Stack write | MEMW |
| 6 | $L$ | H | L | L | L | L | H | L | Input read | $\overline{1 / O R}$ |
| 7 | L | L | L | L | H | L | L | L | Output write | I/OW |
| 8 | H | H | L | L | L | H | L | L | Interrupt acknowledge | INTA |
| 9 | L | H | L | H | L | L | L | H | Halt acknowledge | NONE |
| 10 | H | H | L | H | L | H | L | L | Interrupt acknowledge at halt | $\overline{\text { INTA }}$ |
|  | $\underset{\geqq}{\Sigma}$ | $10$ |  <br> TAT | ¢ | $\stackrel{5}{\circ}$ | $\Sigma$ TIO |  | $\sum_{\underset{\Sigma}{\mathbb{I}}}^{\Sigma}$ | ' |  |

## decoding array

The decoding array receives enabling commands from the status latches and sequencing commands from the 8080A and generates memory and I/O read/write commands and an interrupt acknowledgement.

# TYPES SN74S428(TIM8228), SN74S438(TIM8238) CONTROLLER AND BUS DRIVER FOR 8080A SYSTEMS 

## description (continued)

The read commands ( $\overline{\mathrm{MEMR}}, \overrightarrow{\mathrm{I} / \mathrm{OR})}$ ) and the interrupt acknowledgement (INTA) are derived from the status bit(s) and the data bus input mode (DBIN) signal. The write commands (MEMW, $\overline{\mathrm{I}} / \mathrm{OW}$ ) are derived from the status bit(s) and the write mode $(\overrightarrow{W R})$ signal. (See Table A.) All control commands are active low to simplify interfacing with memory and I/O controllers.

The interrupt acknowledgement (INTA) command output is actually a dual function pin. As an output, its function is to provide the INTA command to the memory and I/O peripherals as decoded from the status inputs and latches. When CALL is used as an interrupt instruction, the SN74S428/SN74S428 generates the proper sequence of control signals. Additionally, the terminal includes high-threshold decoding logic that permits it to be biased through a onekilohm series resistor to the 12 -volt supply to implement an interrupt structure that automatically inserts an RST7 instruction on the bus when the DBIN input is active and an interrupt is acknowledged. This capability provides a single-level interrupt vector with minimal hardware.

The asynchronous bus enable ( $\overline{B U S E N}$ ) input to the decoding array is a control signal that protects the system bus. The system bus can be accessed and driven from the SN74S428/SN74S428 controller only when the BUSEN input is at a low voltage level.

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

Supply voltage, VCC (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
Input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
Operating free-air temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
NOTE 1: Voltage values are with respect to network ground terminal.
recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ |  | 4.75 | 5 | 5.25 | V |
| High-level output current, ${ }^{1} \mathrm{OH}$ | D0 thru D7 |  |  | -10 | $\mu \mathrm{A}$ |
|  | All others |  |  | -1 | mA |
| Low-level output current, IOL | D0 thru D7 |  |  | 2 | mA |
|  | All others |  |  | 10 |  |
| Status strobe pulse width, ${ }_{\text {w }}$ (STSTB) (see Figure 3) |  | 22 |  |  | ns |
| Setup time, $\mathrm{t}_{\text {su }}$ (see Figure 3) | Status inputs D0 thru D7 | 8 |  |  | ns |
|  | System bus inputs to HLDA | 10 |  |  |  |
| Hold time, $\mathrm{th}^{\text {(see }}$ Figure 3) | Status inputs D0 thru D7 | 5 |  |  | ns |
|  | System bus inputs to HLDA | 20 |  |  |  |
| Operating free-air temperature, $\mathrm{TA}_{\mathrm{A}}$ |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

## TYPES SN74S428(TIM8228), SN74S438(TIM8238) <br> CONTROLLER AND BUS DRIVER FOR 8080A SYSTEMS

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  |  | 2 |  |  | V |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  |  | 0.8 | V |
| $V_{\text {IK }}$ | Input clamp voltage |  | $\mathrm{V}_{\text {CC }}=\mathrm{MIN}, \quad \mathrm{I}_{1}=-5 \mathrm{~mA}$ |  |  | -1 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | D0 thru D7 | $\begin{array}{ll} \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, & \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, & \mathrm{l}_{\mathrm{OH}}=\mathrm{MAX} \end{array}$ | 3.6 | 4 |  | V |
|  |  | All other outputs |  | 2.4 |  |  |  |
| $\mathrm{V}_{\text {OL }}$ | Low-level output voltage |  | $\begin{array}{ll} \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, & \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, & \mathrm{l}_{\mathrm{OL}}=\mathrm{MAX} \\ \hline \end{array}$ |  |  | 0.45 | V |
| $\mathrm{I}^{\mathrm{OZH}}$ | Off-state output current, high-level voltage applied |  | $V_{C C}=\mathrm{MAX}, \quad V_{O}=5.25 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| IOZL | Off-state output current, low-level voltage applied |  | $V_{C C}=M A X, \quad V_{O}=0.45 \mathrm{~V}$ |  |  | -100 | $\mu \mathrm{A}$ |
| IH | High-level input current | $\overline{\text { INTA }}$ | $V_{C C}=$ MIN, $\quad$ See Figure 1 |  |  | 5 | mA |
|  |  | DO thru D7 | $V_{C C}=\mathrm{MAX}, \quad V_{1}=5.25 \mathrm{~V}$ |  |  | 20 | $\mu \mathrm{A}$ |
|  |  | All other inputs |  |  |  | 100 |  |
| IIL | Low-level input current | D2 or D6 | $V_{C C}=\mathrm{MAX}, \quad V_{1}=0.45 \mathrm{~V}$ |  |  | -750 | $\mu \mathrm{A}$ |
|  |  | $\overline{\text { STSTB }}$ |  |  |  | $-500$ |  |
|  |  | All other inputs |  |  |  | -250 |  |
| Ios | Short-circuit output current§ |  | $V_{C C}=$ MAX | -15 |  | -90 | mA |
| ${ }^{\text {ICC }}$ | Supply current |  | $V_{C C}=$ MAX |  | 140 | 190 | mA |

${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\ddagger$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
§Not more than one output should be shorted at a time.
switching characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, see figure 3

| PARAMETER ${ }^{\text {f }}$ | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS |  | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tPD | D0 thru D7 | DB0 thru DB7 | $C_{L}=100 \mathrm{pF}$, | See Figure 2 | 5 | 40 | ns |
| tPD | DB0 thru DB7 | D0 thru D7 | $C_{L}=25 \mathrm{pF}$, | See Figure 2 |  | 30 | ns |
| tPHL | $\overline{\text { STSTB }}$ | $\overline{\text { INTA, }} \overline{\text { I/OR }}, \overline{M E M R}$, TOW, MEMW | $C_{L}=100 \mathrm{pF}$, | See Figure 2 | 20 | 60 | ns |
| tPD | $\overline{W R}$ | I/OW, MEMW |  |  | 5 | 45 | ns |
| tplh | DBIN |  |  |  |  | 30 | ns |
| tpliH | HLDA | INTA, $\overline{\text { I/OR}}$, $\overline{\mathrm{MEMR}}$ |  |  |  | 25 | ns |
| tPZX | DBIN | D0 thru D7 | $C_{L}=25 \mathrm{pF}$, | See Figure 2 |  | 45 | ns |
| tpXZ | DBIN | D0 thru D7 |  |  |  | 45 | ns |
| tPZX | STSTB, $\overline{\text { BUSEN }}$ | DB0 thru DB7 | $C_{L}=100 \mathrm{pF}$, | See Figure 2 |  | 30 | ns |
| tPXZ | BUSEN | DB0 thru DB7 |  |  |  | 30 | ns |

$\|_{t_{P D} \equiv \text { propagation delay time }}$
${ }^{\text {tPHL }} \equiv$ propagation delay time, high-to-low-level output
tpLH $\equiv$ propagation delay time, low-to-high-level output
$t_{P Z X} \equiv$ output enable time from high-impedance state
$t_{p \times Z} \equiv$ output disable time to high-impedance state

TYPES SN74S428(TIM8228), SN74S438(TIM8238) CONTROLLER AND BUS DRIVER FOR 8080A SYSTEMS

## PARAMETER MEASUREMENT INFORMATION



FIGURE 1-INTA INPUT CURRENT TEST CIRCUIT


FIGURE 2-SWITCHING CHARACTERISTICS LOAD CIRCUIT


NOTE A: Advanced response of $\overline{/ O W}$ or $\overline{M E M W}$ for the SN74S438 is indicated by the dashed line.
FIGURE 3-VOLTAGE WAVEFORMS

## TYPES SN74S428(TIM8228), SN74S438(TIM8238)

CONTROLLER AND BUS DRIVER FOR 8080A SYSTEMS

## TYPICAL APPLICATION DATA



FIGURE 4-SYSTEM INTERFACING WITH CENTRAL PROCESSING UNIT

- 3-Way Asynchronous Communication
- On-Chip Bus Selection Decoding
- Input Hysteresis Improves Noise Margin
- Choice of Open-Collector or

3-State Outputs

## description

These bus transceivers are designed for asynchronous three-way communication between four-line data buses. They give the designer a choice of selecting inverting, noninverting, or a combination of inverting and noninverting data paths with either 3 -state or open-collector outputs

The S0 and S1 inputs select the bus from which data are to be transferred. The $\overline{\mathrm{G}}$ inputs enable the bus or buses to which data are to be transferred. The port for any bus selected for input and any other bus not enabled for output will be at high impedance including those of the open-collector devices.

The SN54LS440 through SN54LS444 and SN54LS448 are characterized for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. The SN74LS440 through SN74LS444 and SN74LS448 are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.
SN54LS' . . . . J PACKAGE
SN74LS' . . . . J JR N PACKAGE (TOP VIEW)


| DEVICE | OUTPUT | LOGIC |
| :--- | :---: | :---: |
| 'LS440 | Open-Collector | True |
| 'LS441 | Open-Collector | Inverting |
| 'LS442 | 3-State | True |
| 'LS443 | 3-State | Inverting |
| 'LS444 | 3-State | True/Inverting |
| 'LS448 | Open-Collector | True/Inverting |

FUNCTION TABLE

| INPUTS |  |  | TRANSFERS BETWEEN BUSES |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CS | S1 S0 | $\overline{\mathrm{G}} \mathrm{A} \overline{\mathrm{G}} \mathrm{B} \mathbf{\overline { G }} \mathrm{C}$ | ‘LS440 <br> 'LS442 | 'LS441 <br> 'LS443 | ‘LS444 <br> 'LS448 |
| $H$ <br> $X$ <br> X | $\begin{array}{ll}X & X \\ H & H \\ X & X\end{array}$ | $\begin{array}{lll} \hline X & X & X \\ X & X & X \\ H & H & H \end{array}$ | None <br> None <br> None | None <br> None <br> None | None <br> None <br> None |
| $\times$ <br> X <br> X <br> X | $\begin{array}{ll} \hline L & L \\ L & H \\ H & L \end{array}$ | $\begin{array}{lll} X & H & H \\ H & X & H \\ H & H & X \\ \hline \end{array}$ | None <br> None <br> None | None <br> None <br> None | None <br> None <br> None |
| L | $\begin{array}{ll} L & L \\ L & H \\ H & L \\ \hline \end{array}$ | $\begin{array}{lll} X & L & L \\ L & X & L \\ L & L & X \end{array}$ | $\begin{aligned} & A \rightarrow B, A \rightarrow C \\ & B \rightarrow C, B \rightarrow A \\ & C \rightarrow A, C \rightarrow B \end{aligned}$ | $\begin{aligned} & \bar{A}+B, \bar{A} \rightarrow C \\ & \bar{B}+C, \bar{B} \rightarrow A \\ & \bar{C}+A, \bar{C}+B \end{aligned}$ | $\begin{aligned} & \bar{A} \rightarrow B, \bar{A} \rightarrow C \\ & B \rightarrow C, \bar{B} \rightarrow A \\ & \bar{C} \rightarrow A, C \rightarrow B \end{aligned}$ |
| L | $\begin{array}{ll} L & L \\ L & H \\ H & L \end{array}$ | $\begin{array}{ccc} X & L & H \\ H & X & L \\ L & H & X \\ \hline \end{array}$ | $\begin{aligned} & A \rightarrow B \\ & B \rightarrow C \\ & C \rightarrow A \end{aligned}$ | $\begin{aligned} & \bar{A} \rightarrow B \\ & \bar{B}+C \\ & \bar{C} \rightarrow A \end{aligned}$ | $\begin{aligned} & \bar{A} \rightarrow B \\ & B \rightarrow C \\ & \bar{C} \rightarrow A \end{aligned}$ |
| L | $\begin{array}{ll}L & L \\ L & H \\ H & L\end{array}$ | $\begin{array}{ccc}\text { X } & H & L \\ L & X & H \\ H & L & X\end{array}$ | $\begin{aligned} & A \rightarrow C \\ & B \rightarrow A \\ & C \rightarrow B \end{aligned}$ | $\begin{aligned} & \bar{A}+C \\ & \bar{B} \rightarrow A \\ & \bar{C} \rightarrow B \end{aligned}$ | $\begin{aligned} & \bar{A} \rightarrow C \\ & \bar{B}+A \\ & C \rightarrow B \end{aligned}$ |



[^21]
# TYPES SN54LS440 THRU SN54LS444, SN54LS448, <br> SN74LS440 THRU SN74LS444, SN74LS448 OUADRUPLE TRIDIRECTIONAL BUS TRANSCEIVERS 

functional block diagram (composite showing one of four transceivers from each type, positive logic)

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V |  |
| :---: | :---: |
| Input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V |  |
| Off-state output voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.5 V |  |
| Operating free-air temperature range: SN54LS' . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -55 ${ }^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  |
| SN74LS' | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Storage temperature range | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

NOTE 1: Voltage values are with respect to network ground terminal.

## TYPES SN54LS440, SN54LS441, SN54LS448, SN74LS440, SN74LS441, SN74LS448 <br> QUAD TRIDIRECTIONAL BUS TRANSCEIVERS WITH OPEN-COLLECTOR OUTPUTS

recommended operating conditions

|  | $\begin{array}{c}\text { SN54LS440 } \\ \text { SN54LS441 }\end{array}$ |  | $\begin{array}{c}\text { SN74LS440 } \\ \text { SN74LS441 } \\ \text { SN74LS448 }\end{array}$ |  | UNIT |
| :--- | ---: | ---: | ---: | :---: | :---: |
|  | SN54LS448 |  |  |  |  |$)$

NOTE 1: Voltage values are with respect to the network ground terminal.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  |  | TEST CONDITIONS ${ }^{\dagger}$ |  | SN54LS' |  |  | SN74LS' |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP $\ddagger$ | MAX | MIN | TYP $\ddagger$ | MAX |  |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  |  |  |  |  |  | 2 |  |  | 2 |  |  | V |
| VIL | Low-level input voltage |  |  |  |  |  |  | 0.5 |  |  | 0.6 | V |
| $\mathrm{V}_{\text {IK }}$ | Input clamp voltage |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$, | $11=-18 \mathrm{~mA}$ |  |  | -1.5 |  |  | -1.5 | V |
|  | Hysteresis ( $\mathrm{V}_{\mathrm{T}+}-\mathrm{V}_{\mathrm{T}-}$ ) $\mathbf{A}, \mathrm{B}, \mathrm{C}$ input $^{\text {c }}$ |  |  | $V_{C C}=$ MIN |  | 0.1 | 0.4 |  | 0.2 | 0.4 |  | V |
| IOH | High-level output current |  |  | $\begin{aligned} & V_{C C}=\mathrm{MIN}, \\ & V_{I H}=2 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{OH}}=5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IL}}=\mathrm{V}_{\mathrm{IL}} \mathrm{max} \end{aligned}$ |  |  | 100 |  |  | 100 | $\mu \mathrm{A}$ |
| VOL Low-level output voltage |  |  |  | $\begin{aligned} & V_{C C}=M I N \\ & V_{\text {IH }}=2 \mathrm{~V}, \\ & V_{\text {IL }}=V_{\text {IL }} \text { max } \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 |  | 0.25 | 0.4 | V |
|  |  |  |  | $\mathrm{IOL}^{\prime}=24 \mathrm{~mA}$ |  |  |  |  | 0.35 | 0.5 | V |  |
| 11. | Input current at maximum input voltage |  | A,B,C input |  | $V_{C C}=$ MAX | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  | 0.1 |  |  | 0.1 | mA |
|  |  |  | All others | $\mathrm{V}_{1}=7 \mathrm{~V}$ |  |  |  | 0.1 |  |  | 0.1 |  |  |
| IIH | High-level input current |  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \quad \mathrm{V}_{1}=2.7$ |  |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |  |
| IIL | Low-level input current |  |  | $V_{C C}=M A X$, | $\mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  | -0.4 |  |  | -0.4 | mA |  |
| ICC | Supply current | Outp | uts low | $V_{C C}=M A X$, | Outputs open |  | 62 | 90 |  | 62 | 90 | mA |  |
|  |  | Outputs disabled |  |  |  |  | 64 | 95 |  | 64 | 95 |  |  |

${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\ddagger$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
switching characteristics at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=667 \Omega, \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (see Note 2)

|  | PARAMETER | INPUT | OUTPUT | 'LS440 |  |  | 'LS441 |  |  | 'LS448 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| tPLH | Propagation delay time, low-to-high level output | A | B |  | 24 | 35 |  | 21 | 30 |  | 21 | 30 | ns |
|  |  | A | C |  | 24 | 35 |  | 21 | 30 |  | 21 | 30 |  |
|  |  | B | A |  | 24 | 35 |  | 21 | 30 |  | 21 | 30 |  |
|  |  | B | C |  | 24 | 35 |  | 21 | 30 |  | 24 | 35 |  |
|  |  | C | A |  | 24 | 35 |  | 21 | 30 |  | 21 | 30 |  |
|  |  | C | B |  | 24 | 35 |  | 21 | 30 |  | 24 | 35 |  |
| tPHL | Propagation delay time, high-to-low level output | A | B |  | 20 | 30 |  | 9 | 15 |  | 9 | 15 | ns |
|  |  | A | C |  | 20 | 30 |  | 9 | 15 |  | 9 | 15 |  |
|  |  | B | A |  | 20 | 30 |  | 9 | 15 |  | 9 | 15 |  |
|  |  | B | C |  | 20 | 30 |  | 9 | 15 |  | 20 | 30 |  |
|  |  | C | A |  | 20 | 30 |  | 9 | 15 |  | 9 | 15 |  |
|  |  | C | B |  | 20 | 30 |  | 9 | 15 |  | 20 | 30 |  |
| tPLH | Propagation delay time, low-to-high level output | any $\overline{\mathrm{G}}$ | A, B, C |  | 29 | 45 |  | 23 | 35 |  | 25 | 40 | ns |
|  |  | SO, S1 | A, B, C |  | 33 | 50 |  | 27 | 40 |  | 26 | 40 |  |
|  |  | $\overline{\overline{\mathrm{CS}}}$ | A, B, C |  | 31 | 45 |  | 26 | 40 |  | 25 | 40 |  |
| tPHL | Propagation delay time, high-to-low level output | any $\overline{\mathbf{G}}$ | A, B, C |  | 27 | 40 |  | 20 | 30 |  | 22 | 35 | ns |
|  |  | S0, S1 | A, B, C |  | 32 | 50 |  | 26 | 40 |  | 27 | 40 |  |
|  |  | $\overline{\mathrm{CS}}$ | A, B, C |  | 28 | 45 |  | 21 | 30 |  | 22 | 35 |  |

NOTE 2: Load circuits and voltage waveforms are shown on page 1-15.

# TYPES SN54LS442, SN54LS443, SN54LS444, SN74LS442, SN74LS443, SN74LS444 QUAD TRIDIRECTIONAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS 

recommended operating conditions

|  | SN54LS442 <br> SN54LS443 <br> SN54LS444 |  |  | SN74LS442 <br> SN74LS443 <br> SN74LS444 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\text {CC }}$ (see Note 1) | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V |
| High-level output current, IOH |  |  | -12 |  |  | -15 | mA |
| Low-level output current, IOL |  |  | 12 |  |  | 24 | mA |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | -55 |  | 125 | 0 |  | 70 | C |

NOTE 1: Voltage values are with respect to the network ground terminal.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)


[^22]
## TYPES SN54LS442, SN54LS443, SN54LS444, SN74LS442, SN74LS443, SN74LS444 QUAD TRIDIRECTIONAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

$$
\text { switching characteristics, } \mathrm{VCC}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \text { (see Note 2) }
$$

| PARAMETER | INPUT | OUTPUT | TEST CONDITIONS | 'LS442 |  |  | 'LS443 |  |  | 'LS444 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Propagation delay time, tPLH low-to-high level output | A | B | $\begin{aligned} & C_{L}=45 \mathrm{pF}, \\ & R_{L}=667 \Omega \end{aligned}$ |  | 10 | 14 |  | 9 | 14 |  | 9 | 14 | ns |
|  | A | C |  |  | 10 | 14 |  | 9 | 14 |  | 9 | 14 |  |
|  | B | A |  |  | 10 | 14 |  | 9 | 14 |  | 9 | 14 |  |
|  | B | C |  |  | 10 | 14 |  | 9 | 14. |  | 10 | 14 |  |
|  | C | A |  |  | 10 | 14 |  | 9 | 14 |  | 9 | 14 |  |
|  | C | B |  |  | 10 | 14 |  | 9 | 14 |  | 10 | 14 |  |
| tPHL $\begin{aligned} & \text { Propagation } \\ & \text { delay time, } \\ & \text { high-to-low } \\ & \text { level output }\end{aligned}$ | A | B |  |  | 13 | 20 |  | 7 | 13 |  | 7 | 13 | ns |
|  | A | C |  |  | 13 | 20 |  | 7 | 13 |  | 7 | 13 |  |
|  | B | A |  |  | 13 | 20 |  | 7 | 13 |  | 7 | 13 |  |
|  | B | C |  |  | 13 | 20 |  | 7 | 13 |  | 13 | 20 |  |
|  | C | A |  |  | 13 | 20 |  | 7 | 13 |  | 7 | 13 |  |
|  | C | B |  |  | 13 | 20 |  | 7 | 13 |  | 13 | 20 |  |
| Output enable | Any $\overline{\mathrm{G}}$ | A, B, C |  |  | 22 | 33 |  | 22 | 33 |  | 22 | 33 | ns |
| tPZL time to low | S0 or S1 | A, B, C |  |  | 28 | 42 |  | 28 | 42 |  | 28 | 42 |  |
| level | $\overline{\mathrm{CS}}$, | A, B, C |  |  | 23 | 36 |  | 24 | 36 |  | 23 | 36 |  |
| Output enable tPZH time to high level | $\begin{gathered} \overline{\mathrm{G}}, \mathrm{~S} \\ \overline{\mathrm{CS}} \end{gathered}$ | A, B, C |  |  | 21 | 32 |  | 20 | 32 |  | 24 | 32 | ns |
| Output disable <br> tPLZ time from low level | $\begin{gathered} \bar{G}, \mathrm{~S} \\ \mathrm{GS} \end{gathered}$ | A, B, C | $\begin{aligned} & C_{L}=5 \mathrm{pF} \\ & R_{L}=667 \Omega \end{aligned}$ |  | 14 | 25 |  | 15 | 25 |  | 14 | 25 | ns |
| Output disable tPHZ time from high level | $\frac{\overline{\mathrm{G}}, \mathrm{~S},}{\overline{\mathrm{CS}}}$ | A, B, C |  |  | 14 | 25 |  | 15 | 25 |  | 14 | 25 | ns |

NOTE 2: Load circuits and voltage waveforms are shown on page 1-15.
schematics of inputs and outputs
EQUIVALENT OF EACH INPUT

## SN54S484, SN74S484 BCD-TO-BINARY CONVERTERS SN54S485, SN74S485 BINARY-TO-BCD CONVERTERS

- Significant Savings in Package Count Compared with SN54184, SN54185A, SN74184, or SN74185A (Over Half in Many Applications)
- Three-State Outputs


## description

These monolithic converters are derived from the SN54S371/SN74S371 custom-programmed read-only memories. Both of these converters comprehend that the least-significant bits (LSB) of the binary and BCD are logically equal, and in each case the LSB bypasses the converter as shown in the typical applications. This means that a nine-bit converter is produced in each case. The devices are cascadable to N bits.

The three-state outputs offer the convenience of open-collector outputs with the speed of totempole outputs: they can be bus-connected to other similar outputs yet they retain the fast rise-time characteristic of totem-pole outputs. A high logic level at either enable ( $\bar{G}$ ) input causes the outputs to be in a high-impedance state.

These converters, by including three more bits of conversion than their SN54184/SN74184 or SN54185/SN74185 counterparts, result in a reduction in package count by more than half in most applications, and a significant savings in power consumption in many applications as shown in the tables at right.

SN54S484/SN74S484 vs SN54184/SN74184

| DECADES | PACKAGE COUNT |  | MAXIMUM SUPPLY CURRENT <br> (A) |  | TYPICAL ACCESS TIME <br> @ $T_{A}=25^{\circ} \mathrm{C}$ (ns) |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 'S484 | '184 | 'S484 | '184 | 'S484 | '184 |
| 3 | 3 | 6 | 0.41 | 0.59 | 117 | 135 |
| 4 | 5 | 11 | 0.72 | 1.09 | 180 | 189 |
| 5 | 8 | 18 | 1.18 | 1.78 | 270 | 270 |
| 6 | 12 | 27 | 1.75 | 2.67 | 342 | 351 |
| 7 | 16 | 38 | 2.37 | 3.76 | 405 | 405 |
| 8 | 21 | 49 | 3.14 | 4.85 | 495 | 485 |
| 9 | 27 | 62 | 4.02 | 6.14 | 567 | 540 |


logic symbols ${ }^{\dagger}$

${ }^{\dagger}$ These symbols are in accordance with IEEE Std 91/ANSI Y32.14 and current discussions in IEC and IEEE.

SN54S485/SN74S485 vs SN54185/SN74185

| BINARY BITS | PACKAGE COUNT |  | MAXIMUM SUPPLY CURRENT <br> (A) |  | TYPICAL ACCESS TIME <br> @ $T_{A}=25^{\circ} \mathrm{C}$ <br> (ns) |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 'S485 | '185 | ${ }^{\prime}$ S485 | '185 | ${ }^{\text {'S }} 485$ | ${ }^{\prime} 185$ |
| 8 | 2 | 3 | 0.35 | 0.30 | 72 | 81 |
| 16 | 8 | 16 | 1.44 | 1.58 | 252 | 216 |
| 24 | 19 | 40 | 3.44 | 3.96 | 459 | 351 |
| 32 | 33 | 74 | 4.78 | 5.45 | 612 | 486 |

## TYPES SN54S484, SN54S485, SN74S484, SN74S485

 BCD-TO-BINARY AND BINARY-TO-BCD CONVERTERS| H | $H$ $H$ | $H$ $H$ |  |  | L | H H | $\left.\begin{array}{l}L \\ H\end{array}\right]$ | $\int \begin{aligned} & \mathrm{H} \\ & \mathrm{H}\end{aligned}$ | $H$ $H$ | $\begin{array}{ll}L & H \\ L & H\end{array}$ | $H$ $H$ | L | $L$ $L$ | $L$ $H$ | H |  | L |  | $\begin{aligned} & \mathbf{L} \\ & \mathbf{L} \end{aligned}$ | H H |  | H H |  | [ H | H H | $H$ $H$ | L | L | L L | H H | $L$ $H$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | H | H | H |  | H | L | L | H | H L | L H | H |  | H | L | H |  | L | L | H | L | L | L | L | H | H | H | L | L | H | L | L |
|  |  |  |  |  |  |  |  |  |  | 717 ${ }^{\text {l1 }}$ | 717 | 7 | 17 | 7 | H |  | L | L | H | L | L | L | H | H | H | H | L | H | L | L | L |
| H | H | H | H | L | H | H |  | \% | - | + ${ }^{1}$ V | I | + | I | - 1 | H |  | L | L | H | L | L | H | L | H | H | H | L | H | L | L | H |
| H | H | H | H | L |  | H |  |  |  | IV | - | I | IV | 18 | H | H | L | L | H | L | L | H | H | H | H | H | L | H | L | H | L |
|  | H | H | H | H | L | L | L |  | H L | L H | H | L | H |  | H | H | L | L | H | L | H | L | L | H | H | H | L | H | L | H | H |
| H | H | H | H | H | L | L | H |  | H L | L H | H | H | L | L | H | H | $L$ | L | H | L | H | L | H | H | H | H | L | H | H | L | L |
| H | H | H | H | H | L | H | L |  | H L | L H | H | H | L | H | H | H | L | $L$ | H | L | H | H | L | H | H | H | H | L | L | L | L |
| H | H | H | H | H | L | H | H |  | H L | L H | H | H | H | L | H | H | L | $L$ | H | L | H | H | H | H | H | H | H | L | L | L | H |
| H | H | H | H | H | H | L | L |  | H L | L. H | H | H | H | H | H | H | L | L | H | H | L | L | L | H | H | H | H | L | L | H | L |
|  |  |  | H |  | H | L |  |  | 771 | 77717 | 771 |  |  | 77 | H | H | L | L | H | H | L | L | H | H | H | H | H | L | L | L | H |
| H | H | H | H | H | H | $\mathrm{H}$ | L |  | + | + | I I | + | + | , | H | H | L | L | H | H | L | H | L | H | H | H | H | L | H | L | L |
| H | H | H | H | H | H | H | H |  | Cl | - 1 - |  |  |  | D | H | H | L | L | H | H | L | H | H | H | H | H | H | H | L | L | L |
|  | X | X | X | X | H | X | H |  | H H | H H | H | H | H |  | H | H | L | L | H | H | H | L | L | H | H | H | H | H | L | L | H |
| X | X | X | X | X | H | H | X |  | H H | H H | H | H | H | H | H | H | L | $L$ | H | H | H | L | H | H | H | H | H | H | L | H | L |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | H | L | L | H | H | H | H | L | H | H | H | H | H | L | H | H |
| $H=$ high level |  |  |  | $L$ = low level |  |  |  |  | X = irrelevant |  |  |  |  |  |  | H | L | L | H | H | H | H | H | H | H | H | H | H | H | L | L |
| BCD INPUT LSD |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | H | L | H | L | L | L | L | L |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | H | H | H | H | H | H | H | H |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | H | H | H | H | H | H | H | H |  |  |  |  |  |  |  |  |



## TYPES SN54S484, SN54S485, SN74S484, SN74S485 BCD-TO-BINARY AND BINARY-TO-BCD CONVERTERS

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

```
Supply voltage, VCC (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7V
Input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.5V
Off-state output voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.5V
Operating free-air temperature range: SN54S484, SN54S485 . . . . . . . . . . . . . . . . . . . - - 55 ' C to 125 ' C
SN74S484, SN74S485 . . . . . . . . . . . . . . . . . . . . . . . . . 0}\mp@subsup{0}{}{\circ}\textrm{C}\mathrm{ to }7\mp@subsup{0}{}{\circ}\textrm{C
Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . - -65' C to 150
```


## recommended operating conditions

|  | SN54S' |  |  | SN74S' |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V |
| Off-state output voltage |  |  | 5.5 |  |  | 5.5 | V |
| High-level output current, $\mathrm{I}_{\mathrm{OH}}$ |  |  | -2 |  |  | -6.5 | mA |
| Low-level output current, I OL |  |  | 16 |  |  | 16 | mA |
| Operating free-air temperature | -55 |  | 125 | 0 |  | 70 | C |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS ${ }^{\dagger}$ |  |  | MIN TYP ${ }^{\ddagger}$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  |  |  | 2 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  |  |  | 0.8 | V |
| $V_{\text {IK }}$ | Input clamp voltage | $\mathrm{V}_{\text {CC }}=\mathrm{MIN}$, | $\mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  | -1.2 | V |
| VOH | High-level output voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX} \end{aligned}$ | $V_{1 H}=2 \mathrm{~V},$ | $\mathrm{V}_{\text {IL }}=0.8 \mathrm{~V}$, | 2.4 |  | V |
| VOL | Low-level output voltage | $\begin{aligned} & V_{C C}=\mathrm{MIN}, \\ & \mathrm{IOL}^{2}=\mathrm{MAX} \end{aligned}$ | $\mathrm{V}_{1 \mathrm{H}}=2 \mathrm{~V},$ | $\mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V}$, |  | 0.5 | V |
| IOZH | Off-state output current, high-level voltage applied | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}$ | $\mathrm{V}_{1 \mathrm{H}}=2 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=2.7 \mathrm{~V}$ |  | 50 | $\mu \mathrm{A}$ |
| IozL | Off-state output current low-level voltage applied | $V_{C C}=\mathrm{MAX}$ | $\mathrm{V}_{1 \mathrm{H}}=2 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=0.4 \mathrm{~V}$ |  | -50 | $\mu \mathrm{A}$ |
| $1 /$ | Input current at maximum input voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}$ | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  | 1 | mA |
| $\mathrm{IIH}^{\text {I }}$ | High-level input current | $V_{C C}=M A X$ | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  | 25 | $\mu \mathrm{A}$ |
| 1 IL | Low-level input current | $V_{C C}=M A X$ | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ |  |  | -0.25 | mA |
| Ios | Short-circuit output current ${ }^{\text {§ }}$ | $V_{C C}=M A X$ |  |  | -30 | -100 | mA |
| ICC | Supply current | $V_{C C}=M A X$ | See Note 2 |  | 105 | 155 | mA |
| $\mathrm{C}_{0}$ | Off-state output capacitance | $V_{C C}=5 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=5 \mathrm{~V}$, | $\mathrm{f}=1 \mathrm{MHz}$ | 6.5 |  | pF |

switching characteristics over recommended ranges of $\mathrm{T}_{\mathrm{A}}$ and $\mathrm{V}_{\mathrm{CC}}$ (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS |  | SN54S' |  |  | SN74S' |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP ${ }{ }^{\text { }}$ | MAX | MIN TYP ${ }^{\ddagger}$ | MAX |  |
| $\mathrm{ta}_{\mathrm{a}}(\mathrm{ad})$ | Access time from address |  |  | $C_{L}=30 \mathrm{pF}$, | See Figure 1 |  | 45 | 95 | 45 | 70 | ns |
| tPZX | Output enable time |  | 15 |  |  | 45 | 15 | 30 | ns |
| tpxZ | Output disable time | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$, | See Figure 1 |  | 10 | 40 | 10 | 25 | ns |

${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
${ }^{\ddagger}$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
§ Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second,
NOTES: 1. Voltage values are with respect to network ground terminal.
2. With outputs open and enable ( $\overline{\mathrm{G}}$ ) inputs grounded, I CC is measured first by selecting a word that contains the maximum number of high-level outputs, then be selecting a word that contains the maximum number of low-level inputs,

## TYPES SN54S484, SN54S485, SN74S484, SN74S485 BCD-TO-BINARY AND BINARY-TO-BCD CONVERTERS

PARAMETER MEASUREMENT INFORMATION


NOTES: A. $C_{L}$ includes probe and capacitance.
B. All diodes are IN916 or IN3064.
C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.

FIGURE 1
schematics of inputs and outputs


TYPICAL OF ALL OUTPUTS


TYPICAL APPLICATION DATA
PACKAGES REQUIRED
vs
DECADES OF CONVERSION.


PACKAGES REQUIRED
vs
BINARY BITS OF CONVERSION



6.DECADE-BCD-TO-BINARY

CONVERTER


7-DECADE-BCD-TO-BINARY CONVERTER

*SN54184/SN74184 can be used.
$K=10^{3}, M=10^{6}$

> TYPES SN54S484, SN54S485, SN74S484, SN74S485 BCD-TO-BINARY AND BINARY-TO-BCD CONVERTERS

## TYPICAL APPLICATION DATA <br> SN54S485, SN74S485



15-BIT-BINARY-TO-BCD
 CONVERTER



17-BIT-BINARY-TO-BCD CONVERTER


18-BIT-BINARY-TO-BCD CONVERTER


19-BIT-BINARY-TO-BCD CONVERTER

[^23]$K=10^{3}, M=10^{6}$

## TYPES SN54S484, SN54S485, SN74S484, SN74S485 BCD-TO-BINARY AND BINARY-TO-BCD CONVERTERS

## TYPICAL APPLICATION DATA SN54S485/SN74S485



20-BIT-BINARY-TO-BCD CONVERTER


22-BIT-BINARY-TO-BCD CONVERTER


24-BIT-BINARY-TO-BCD CONVERTER
*SN54185/SN74185 can be used.


21-BIT-BINARY-TO-BCD CONVERTER


25-BIT-BINARY-TO-BCD CONVERTER
$K=10^{3}, M=10^{6}$

# TYPES SN54S484, SN54S485, SN74S484, SN74S485 BCD-TO-BINARY AND BINARY-TO-BCD CONVERTERS 



TYPES SN54S484, SN54S485, SN74S484, SN74S485 BCD-TO-BINARY AND BINARY-TO-BCD CONVERTERS

*SN54185/SN74185 can be used.
$K=10^{3}, M=10^{6}$

- 3-State Outputs Drive Bus Lines or Buffer Memory Address Registers
- P-N-P Inputs Reduce D-C Loading
- Hysteresis at Inputs Improves Noise Margins
- Data Flow-thru Pinout (All Inputs on Opposite Side from Outputs)


## description

These octal buffers and line drivers are designed to have the performance of the popular SN54LS240/ SN74LS240 series and, at the same time, offer a pinout having the inputs and outputs on opposite sides of the package. This arrangement greatly enhances printed circuit board layout.

The three-state control gate is a 2-input NOR such that if either $\overline{\mathrm{G} 1}$ or $\overline{\mathrm{G} 2}$ are high, all eight outputs are in the high-impedance state.

The 'LS540 offers inverting data and the 'LS541 offers true data at the outputs.

The SN54LS540 and SN54LS541 are characterized for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. The SN74LS540 and SN74LS541 are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.
SN54LS' . . . JPACKAGE
SN74LS' . J OR N PACKAGE
(TOP VIEW) (TOP VIEW)


|  | Rated ${ }^{1} \mathrm{OL}$ (Sink | Rated ${ }^{1} \mathrm{OH}$ (Source | Typical Power Dissipation (Enabled) |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Current) | Current) | Inverting | Noninverting |
| SN54LS' | 12 mA | $-12 \mathrm{~mA}$ | 92.5 mW | 117.5 mW |
| SN74LS' | 24 mA | $-15 \mathrm{~mA}$ | 92.5 mW | 117.5 mW |

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V |  |  |
| :---: | :---: | :---: |
| Input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V |  |  |
| Operating free-air temperature range: | SN54LS540, SN54LS541 | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
|  | SN74LS540, SN74LS541 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Storage temperature range |  | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

NOTE 1: Voltage values are with respect to the network ground terminal.
schematics of inputs and outputs


This document contains information on a new product. Specifications are subject to change without notice.

## TYPES SN54LS540, SN54LS541, SN74LS540, SN74LS541 OCTAL BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS

logic symbols ${ }^{\dagger}$
'LS540

'LS541

${ }^{\dagger}$ These symbols are in accordance with IEEE Std 91/ANSI Y 32.14 and current discussions in IEC and IEEE.
functional block diagram (positive logic)
'LS540

'LS541


# TYPES SN54LS540, SN54LS541, SN74LS540, SN74LS541 OCTAL BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS 

## recommended operating conditions

| PARAMETER | SN54LS' |  |  | SN74LS' |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\text {CC }}$ ( (see Note 1) | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V |
| High-level output current, IOH |  |  | -12 |  |  | -15 | mA |
| Low-level output current, IOL |  |  | 12 |  |  | 24 | mA |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | -55 |  | 125 | 0 |  | 70 | C |

NOTE 1: Voltage values are with respect to network ground terminal.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

$\dagger$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\ddagger$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
*Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.
switching characteristics, VCC $=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER |  | TEST CONDITIONS |  | 'LS540 |  |  | 'LS541 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TVP | MAX |  |
| tPLH | Propagation delay time, low-to-high-level output |  |  | $C_{L}=45 \mathrm{pF}, \quad R_{L}=667 \Omega$ <br> See Note 2 |  |  | 9 |  |  | 12 |  | ns |
| tPHL | Propagation delay time, high-to-low-level output |  | 12 |  |  |  |  | 12 |  | ns |
| tPZL | Output enable time to low level |  | 20 |  |  |  |  | 20 |  | ns |
| tPZH | Output enable time to high level |  | 15 |  |  |  |  | 25 |  | ns |
| tPLZ | Output disable time from low level | $C_{L}=5 p F, \quad R_{L}=667 \Omega$ <br> See Note 2 |  |  | 15 |  |  | 15 |  | ns |
| tPHZ | Output disable time from high level |  |  |  | 10 |  |  | 10 |  | ns |

[^24](TIM99600 THRU TIM99603)


SELECTION TABLE

| DEVICE | REFRESH MODES | MEMORY SIZE | PIN ASSIGNMENTS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | PIN 9 | PIN 17 | PIN 18 |
| 'LS600 | Transparent, Burst | 4 K or 16 K | 4K/16K | NC | NC |
| 'LS601 | Transparent, Burst | 64K | A7 | NC | NC |
| 'LS602 | Cycle Steal, Burst | 4 K or 16K | $4 \mathrm{~K} / \overline{16 \mathrm{~K}}$ | $\overline{\text { READY }}$ | RC CYCLE STEAL |
| 'LS603 | Cycle Steal, Burst | 64K | A7 | $\overline{\text { READY }}$ | RC CYCLE STEAL |

$N C=$ No internal connection.

## description

The 'LS600 thru 'LS603 memory refresh controllers contain one 8 -bit synchronous counter, nine 3 -state buffer drivers, four RC-controlled multivibrators, and other control circuitry on a monolithic chip. They are intended for use with RAS-only-refresh dynamic RAMs. These controllers have 3-state $\overline{\operatorname{RAS}}$ and address outputs that are in the high-impedance state when no refresh is in progress. They become active approximately 30 nanoseconds after the REF REQ pins are taken high and remain active until about 30 nanoseconds after the refresh is complete.

## operating modes

In the transparent refresh mode, row refresh cycles occur during inactive CPU-memory times so that, in most cases, the entire memory refresh sequence can be done "transparently" (without interrupting CPU operations). When the REF REQ pins are taken high to indicate an idle CPU/memory period, as many rows as possible are refreshed. A low level on $\overline{B U S Y}$ signals the CPU to wait until the end of the current row refresh cycle before reinstating operations. When the RC time constant programmed at RC BURST indicates that the safe refresh time of the memory has been exceeded, the memory refresh controller will automatically signal the CPU for an emergency burst-mode refresh by taking $\overline{\text { HOLD }}$ low. The CPU must then take the REF REQ pins high and keep them at the level until $\overline{H O L D}$ goes high after all rows have been refreshed. The automatic burst refresh will be initiated by the refresh controller even when transparent or cycle-steal refresh operations are already in progress.

## TYPES SN54LS600 THRU SN54LS603, <br> SN74LS600 THRU SN74LS603 <br> MEMORY REFRESH CONTROLLERS

Cycle-steal refresh is implemented by dividing the safe refresh time into equal segments and refreshing one row in each of those segments. The safe refresh time is programmed by the time constant at RC BURST and the segment time by the time constant at RC CYCLE STEAL. A low level at $\overline{R E A D Y}$ on the 'LS602 and 'LS603 indicates to the CPU to suspend operations for one memory cycle for a row refresh. In effect it "steals" one memory cycle from the CPU.

In all operating modes, the latch on the automatic burst mode circuit is reset at the end of every complete memory refresh cycle.

PIN FUNCTION TABLE

| PIN | PIN NAME | FUNCTIONAL DESCRIPTION |
| :---: | :---: | :---: |
| 1 | $\overline{\text { BUSY }}$ | Active output indicates to the CPU that a refresh cycle is in progress. |
| 16 | $\overline{\text { HOLD }}$ | Active output should be a priority interrupt to the CPU for emergency burst refresh. |
| 15 | $\overline{\text { RAS }}$ | 3 state output row address strobe. |
| 11 | RC $\overline{\mathrm{RAS}} \mathrm{HI}$ | Timing node for high-level portion of $\overline{\mathrm{RAS}}$. See Note 1. |
| 12 | RC $\overline{\text { RAS }} \mathrm{LO}$ | Timing node for low-level portion of $\overline{\mathrm{RAS}}$. See Note 1. |
| 2-8 | A0 thru A6 | 3 state output row address lines. |
| 9 | A7 | MSB row address line for 'LS600 and 'LS603 (64K-bit memory controllers). |
| 9 | $4 \mathrm{~K} / \overline{16 \mathrm{~K}}$ | A high input level disables the A6 row address line for 'LS600 and 'LS602. (The high level input makes the count chain 6 bits long while the low level makes the count chain 5 bits long.) |
| 17 | $\overline{\text { READY }}$ | Interrupt to CPU for cycle steal refresh ('LS602 and 'LS603). No internal connection on 'LS600 and 'LS601. |
| 18 | RC CYCLE STEAL | Timing node that controls the $\overline{\text { READY }}$ output. See Note 1. |
| 19 | RC BURST | Timing node for burst refresh. See Note 1. |
| 13,14 | REF REQ1, REF REQ2 | High level on both pins starts and continues row refresh. Low on either pin inhibits refresh. |
| 20,10 | $V_{\text {CC, }}$ GND | $5-\mathrm{V}$ power supply and network ground pins. |

NOTE 1: All timing nodes require a resistor to $V_{C C}$ and a capacitor to GND. Programmed time is approximately equal to 0.24 RC.

- Choice of Outputs:

Three-State ('LS604, 'LS606)
Open-Collector ('LS605, 'LS607)

- 16 D-Type Registers, One for each Data Input
- Multiplexer Selects Stored Data from Either A Bus or B Bus
- Application Oriented: Maximum Speed ('LS604, 'LS605) Giltch-Free Operation ('LS606, 'LS607)


## description

The 'LS604 through 'LS607 multiplexed latches are ideal for storing data from two input buses, A and B, and providing the output bus with stored data from either the $A$ or $B$ register.

The clock loads data on the positive-going (low-level to high-level) transition. The clock pin also controls the active and high-impedance states of the outputs. When the clock pin is low, the outputs are in the high-impedance or off state. When the clock pin is high, the outputs are enabled.

The 'LS604 and 'LS605 are optimized for high-speed operation. The 'LS606 and 'LS607 are especially designed to eliminate decoding voltage spikes.

SN54LS604 thru SN54LS607 . . . JPACKAGE
SN74LS604 thru SN74LS607 . . . J OR N PACKAGE
(TOP VIEW)


These functions are ideal for interface from a 16 -bit microprocessor to a 64 K RAM board. The row and column addresses can be loaded as one word from the microprocessor and then multiplexed sequentially to the RAM during the time that RAS and CAS are active.

The SN54LS604 through SN54LS607 are characterized for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$; the SN74LS604 through SN74LS607 are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

FUNCTION TABLE

| INPUTS |  |  |  | OUTPUTS |
| :---: | :---: | :---: | :---: | :---: |
| A1-A8 | B1-B8 | SELECT A/ $\bar{B}$ | CLOCK | Y1-Y8 |
| A data | B data | L | $\uparrow$ | B data |
| A data | B data | $H$ | $\uparrow$ | A data |
| X | $X$ | X | L | Z or Off |
| X | X | L | $H$ | B register stored data |
| X | $X$ | $H$ | $H$ | A register stored data |


| $H=$ high level (steady state) | $L=$ low level (steady state) |
| :--- | :--- |
| $X=$ irrelevant | $Z=$ high-impedance state |
| Off $=H$ if pull-up resistor is connected to open-collector output |  |
| $\uparrow=$ transistion from low to high level |  |

## TYPES SN54LS604 THRU SN54LS607, SN74LS604 THRU SN74LS607 OCTAL 2-INPUT MULTIPLEXED LATCHES

logic symbols ${ }^{\dagger}$

'LS605
'LS607

functional block diagram (positive logic)

${ }^{\dagger}$ These symbols are in accordance with IEEE Std 91/ANSI Y32.14 and current discussions in IEC and IEEE.
schematics of inputs and outputs

recommended operating conditions

|  | $\begin{aligned} & \text { SN54LS604 } \\ & \text { SN54LS606 } \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \text { SN74LS604 } \\ & \text { SN74LS606 } \\ & \hline \end{aligned}$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}($ see Note 1) | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V |
| High-level output current, 1 OH |  |  | -1 |  |  | -2.6 | mA |
| Low-level output current, IOL |  |  | 12 |  |  | 24 | mA |
| Width of clock pulse, $\mathrm{t}_{w}$ | 20 |  |  | 20 |  |  | ns |
| Setup time, $\mathrm{t}_{\text {su }}$ | $20 \uparrow$ |  |  | $20 \uparrow$ |  |  | ns |
| Hold time, th | $0 \uparrow$ |  |  | $0 \uparrow$ |  |  | ns |
| Operating free-air temperature, $T_{A}$ | -55 |  | 125 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE 1: Voltage values are with respect to network ground terminal.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS ${ }^{\dagger}$ |  |  | SN54LS604 SN54LS606 |  |  | SN74LS604 SN74LS606 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | MIN | TYP $\ddagger$ | MAX | MIN | TYP $\ddagger$ | MAX |  |
| $\mathrm{V}_{1} \mathrm{H}$ | High-level input voltage |  |  |  | 2 |  |  | 2 |  |  | V |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  |  |  | 0.7 |  |  | 0.8 | V |
| $V_{\text {IK }}$ | Input clamp voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$, | $\mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  |  | -1.5 |  |  | -1.5 | V |
| VOH | High-level output voltage | $\begin{aligned} & V_{C C}=M I N, \\ & V_{\text {IL }}=V_{\text {IL }} \text { max }, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{1 \mathrm{H}}=2 \mathrm{~V} \\ & \mathrm{IOH}_{\mathrm{OH}}=\mathrm{MAX} \end{aligned}$ |  | 2.4 | 3.1 |  | 2.4 | 3.1 |  | V |
| VOL | Low-level output voltage | $\begin{array}{ll} V_{C C}=M I N, & V_{I H}=2 V \\ V_{I L}=V_{I L} \text { max, } \end{array}$ |  | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 |  | 0.25 | 0.4 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  |  |  |  | 0.35 | 0.5 |  |
| ${ }^{\text {I OZH }}$ | Off-state output current, high-level voltage applied | $\begin{array}{ll} V_{C C}=M A X, & V_{I H}=2 V \\ V_{I L}=V_{I L} \max , & V_{O}=2.7 V \end{array}$ |  |  |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |
| IOZL | Off-state output current, low-level voltage applied | $\begin{array}{ll} V_{C C}=M A X, & V_{I H}=2 V_{1} \\ V_{\text {IL }}=V_{\text {IL }} \text { max }, & V_{O}=0.4 \\ \hline \end{array}$ |  |  |  |  | -20 |  |  | -20 | $\mu \mathrm{A}$ |
| 11 | Tnput current at maximum input voltage | $V_{C C}=$ MAX, | $V_{1}=7 \mathrm{~V}$ | A, B |  |  | 0.1 |  |  | 0.1 | mA |
|  |  |  |  | CLK, SELECT |  |  | 0.1 |  |  | 0.1 |  |
| I/H | High-level input current | $V_{C C}=M A X$, | $V_{1}=2.7 \mathrm{~V}$ | A, B |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |
|  |  |  |  | CLK, SELECT |  |  | 20 |  |  | 20 |  |
| 111 | Low-level input current | $V_{C C}=M A X$, | $V_{1}=0.4 \mathrm{~V}$ | A, B |  |  | -0.4 |  |  | -0.4 | mA |
| IIL |  |  |  | CLK, SELECT |  |  | -0.2 |  |  | -0.2 |  |
| Ios | Short-circuit output current § | $V_{C C}=$ MAX |  |  | -30 |  | -130 | $-30$ |  | -130 | mA |
| ${ }^{1} \mathrm{CC}$ | Supply current | $V_{C C}=M A X$, | See Note 2 |  |  | 55 | 70 |  | 55 | 70 | mA |

${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\ddagger$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
§ Note more than one output should be shorted at a time.
NOTE 2: ${ }^{1} \mathrm{CC}$ is tested with all inputs grounded and all outputs open.
switching characteristics, $\mathrm{V} C \mathrm{C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER | FROM (INPUT) | TEST CONDITIONS |  | 'LS604 |  |  | 'LS606 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| tPLH | Select $A / \bar{B}$ <br> (Data: $A=H, B=L$ ) | $C_{L}=45 \mathrm{pF}, \quad R_{L}=667 \Omega,$ <br> See Note 3 |  |  | 15 | 25 |  | 36 | 50 |  |
| tPHL |  |  |  |  | 23 | 35 |  | 16 | 30 | ns |
| ${ }^{\text {tPLH }}$ | Select $A \bar{B}$ <br> (Data: $A=L, B=H$ ) |  |  |  | 31 | 45 |  | 22 | 35 | ns |
| tPHL |  |  |  |  | 19 | 30 |  | 22 | 35 | ns |
| tpZH | Clock |  |  |  | 19 | 30 |  | 27 | 40 | ns |
| tPZL |  |  |  |  | 28 | 40 |  | 35 | 50 | ns |
| tPHZ | Clock | $\begin{aligned} & C_{L}=5 p F \\ & \text { See Note } 3 \end{aligned}$ | $\mathrm{R}_{\mathrm{L}}=667 \Omega$ |  | 20 | 30 |  | 20 | 30 | ns |
| tpLZ |  |  |  |  | 15 | 25 |  | 15 | 25 |  |

[^25]
# TYPES SN54LS605, SN54LS607, SN74LS605, SN74LS607 OCTAL 2-INPUT MULTIPLEXED LATCHES WITH OPEN-COLLECTOR OUTPUTS 

recommended operating conditions

|  | SN54LS605 <br> SN54LS607 |  |  | SN74LS605 SN74LS607 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\text {CC }}$ (see Note 1) | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V |
| High-level output voltage, $\mathrm{V}_{\mathrm{OH}}$ |  |  | 5.5 |  |  | 5.5 | V |
| Low-level output current, $\mathrm{I}_{\mathrm{OL}}$ |  |  | 12 |  |  | 24 | mA |
| Width of clock pulse, $\mathrm{t}_{\mathrm{w}}$. | 20 |  |  | 20 |  |  | ns |
| Setup time, $\mathrm{t}_{\text {su }}$ | $20 \uparrow$ |  |  | $20 \uparrow$ |  |  | ns |
| Hold time, $\mathrm{th}^{\text {h }}$ | $0 \uparrow$ |  |  | $0 \uparrow$ |  |  | ns |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | -55 |  | 125 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE 1: Voltage values are with respect to network ground terminal.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS ${ }^{\dagger}$ |  |  | SN54LS605 SN54LS607 |  |  | SN74LS605 SN74LS607 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | MIN | TYP $\ddagger$ | MAX | MIN | TYP害 | MAX |  |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  |  |  | 2 |  |  | 2 |  |  | V |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  |  |  | 0.7 |  |  | 0.8 | V |
| VIK | Input clamp voltage | $\mathrm{V}_{\text {CC }}=\mathrm{MIN}$, | $I_{1}=-18 \mathrm{~mA}$ |  |  |  | -1.5 |  |  | -1.5 | V |
| ${ }^{\mathrm{I}} \mathrm{OH}$ | High-level output current | $\begin{array}{ll} V_{C C}=M I N, & V_{I H}=2 \mathrm{~V}, \\ V_{\text {IL }}=V_{\text {IL }} \text { max, } & V_{\mathrm{OH}}=5.5 \mathrm{~V} \\ \hline \end{array}$ |  |  |  |  | 250 |  |  | 250 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {OL }}$ | Low-level output voltage | $\begin{array}{ll} V_{C C}=M I N, & V_{I H}=2 V, \\ V_{I L}=V_{I L} \max & \\ \hline \end{array}$ |  | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 |  | 0.25 | 0.4 | V |
|  |  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  |  |  |  | 0.35 | 0.5 |  |
| 11 | Input current at maximum input voltage | $V_{C C}=$ MAX | $V_{1}=7 \mathrm{~V}$ | A, B |  |  | 0.1 |  |  | 0.1 | mA |
|  |  |  |  | CLK, SELECT |  |  | 0.1 |  |  | 0.1 |  |
| ${ }^{1} \mathrm{H}$ | High-level input current | $V_{C C}=$ MAX | $V_{1}=2.7 \mathrm{~V}$ | A, B |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |
|  |  |  |  | CLK, SELECT |  |  | 20 |  |  | 20 |  |
| IIL | Low-level input current | $V_{C C}=M A X$, | $V_{1}=0.4 \mathrm{~V}$ | A, B |  |  | -0.4 |  |  | -0.4 | mA |
|  |  |  |  | CLK, SELECT |  |  | -0.2 |  |  | -0.2 |  |
| $I_{\text {CC }}$ | Supply current | $V_{C C}=$ MAX, See Note 2 |  |  |  | 40 | 60 |  | 40 | 60 | mA |

${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\ddagger$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
NOTE 2: ICC is tested with all inputs grounded and all outputs open.
switching characteristics, VCC $=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER | FROM (INPUT) | TEST CONDITIONS |  | 'LS605 |  |  | 'LS607 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| tPLH | $\begin{aligned} & \text { Select } A / \bar{B} \\ & \text { (Data: } A=H, B=L \text { ) } \end{aligned}$ | $C_{L}=45 p F, \quad R_{L}=667 \Omega,$ <br> See Note 3 |  |  | 28 | 40 |  | 51 | 70 |  |
| tPHL |  |  |  |  | 28 | 40 |  | 21 | 30 | ns |
| ${ }_{\text {tPLH }}$ | $\begin{aligned} & \text { Select } A / \sqrt{B} \\ & \text { (Data: } A=L, B=H \text { ) } \end{aligned}$ |  |  |  | 39 | 60 |  | 28 | 40 | ns |
| ${ }^{\text {tPHL }}$ |  |  |  |  | 25 | 40 |  | 28 | 40 | ns |
| tPLH | Clock |  |  |  | 27 | 40 |  | 30 | 45 | ns |
| tPHL |  |  |  |  | 25 | 40 |  | 32 | 45 |  |

${ }^{\text {tpLH }} \equiv$ propagation delay time, low-to-high-level output
$t_{\text {PHL }} \equiv$ propagation delay time, low-to-high-level output
NOTE 3: Load circuits and voltage waveforms are shown on page 1-14.

- Provides Correct Timing for Memory Cycles
- Read Cycle
- Write Cycle
- Read-Modify-Write Cycle
- RAS-Only Refresh Cycle
- Read-Modify-Write Cycle
- RAS-Only Refresh Cycle
- Page or Normal Modes
- Stand-Alone Controller for CPU-to-Memory

Interface

- Also Designed to be Part of a Three-Chip Set Consisting of 'LS600 thru 'LS603, 'LS604 thru 'LS607, and 'LS608
- $\overline{\mathrm{RAS}}$ Output is 3-State to Share Bus With 'LS600 thru 'LS603
- Critical Times Are User RC-Programmable to Optimize System Performance

SN54LS608 . . J PACKAGE<br>SN74LS608...J OR N PACKAGE (TOP VIEW)



## description

The 'LS608 memory cycle controller is designed to interface between a microprocessor and dynamic RAM memories. It contains six RS latches, five D-type flip-flops, and more than 50 miscellaneous gates on a single chip. The 'LS608 combines maximum flexibility and ease of programming via RC nodes to allow optimum memory cycle performance.

The 'LS608 can operate as a stand-alone interface but is also designed to be part of a three-chip memory controller set. The user must select one of the 'LS600 thru 'LS603 refresh controllers and one of the 'LS604 thru 'LS607 multiplexers to use along with the 'LS608 memory cycle controller for complete dynamic RAM control.

After the user has selected and attached RC networks to pins 1,12 , and 15 , the ' LS 608 will deliver proper $\overline{\mathrm{RAS}}, \overline{\mathrm{CAS}}$, and READ/ $\overline{W R I T E}$ output signals to execute one memory cycle as the start input is switched from low to high. The actual cycle executed will depend upon steady-state input conditions of the 'LS608 as indicated in the table below.

| MEMORY CYCLE | MODE | INPUT CONDITIONS |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { P//̄} \\ & \text { IN } \end{aligned}$ | $\begin{aligned} & \mathrm{R} / \overline{\mathrm{W}} \\ & \mathrm{IN} \end{aligned}$ | $\begin{aligned} & \hline \overline{\text { RMW }} \\ & \text { IN } \end{aligned}$ | $\frac{\overline{\text { RAS }}}{\text { ENABLE }}$ <br> in | $\frac{\overline{\mathrm{CAS}}}{\overline{\text { HOLD }}}$ | $\begin{aligned} & \text { START } \\ & \text { IN } \end{aligned}$ | REFRESH <br> IN |
| READ <br> WRITE <br> READ-MODIFY-WRITE | PAGE | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{~L} \end{aligned}$ | L L L | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \uparrow \\ & \uparrow \\ & \uparrow \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ |
| READ <br> WRITE <br> READ-MODIFY-WRITE | NORMAL | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \uparrow \\ & \uparrow \\ & \uparrow \end{aligned}$ | $\begin{aligned} & \hline L \\ & L \\ & L \end{aligned}$ |
| REFRESH <br> EXTERNAL REFRESH | REFRESH | $x$ | $x$ | $x$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \hline \uparrow \\ & \times \\ & \hline \end{aligned}$ | $\bar{H}$ |

$H=$ High, L= Low, $x=$ irrelevant, $\uparrow=$ low-to-high transition

POST OFFICE BOX 225012 - DALLAS, TEXAS 75265

# TYPES SN54LS608, SN74LS608 memory cycle controllers 

PIN FUNCTION TABLE

| PIN | PIN NAME | FUNCTIONAL DESCRIPTION |
| :---: | :---: | :---: |
| 1 | RC PRECHARGE | User-programmable timing node* for precharge (CAS high and RAS high). |
| 2 | $\mathrm{P} / \overline{\mathrm{N}} \mathrm{IN}$ | When high, enables page mode; when low, enables normal mode. The page mode read or write cycle holds $\overline{\mathrm{RAS}}$ continuously low while $\overline{\mathrm{CAS}}$ and column addresses are sequenced. |
| 3 | R/ $\bar{W}$ IN | When high, initiates a read cycle (holds R/W OUT high). When low, initiates a write cycle (holds R/W OUT low). Pin 4 must be high. |
| 4 | $\overline{R M W}$ IN | When low, enables read-modify-write cycle. $\mathrm{R} / \overline{\mathrm{W}}$ IN must be high at the start of the RMW cycle. |
| 5 | R/W OUT | When high, indicates a read cycle is in progress. When low, indicates a write cycle is in progress. Normally ties to a $\bar{W}$ memory input in a system. |
| 6 | $\overline{\text { RAS }} \overline{\text { ENABLE }}$ IN | When low, enables $\overline{\mathrm{RAS}}$ output. When high, $\overline{\mathrm{RAS}}$ is in the high-impedance or third state. |
| 7 | $\overline{\text { RAS OUT }}$ | 3-state row-address-strobe output controlled by $\overline{\mathrm{RAS}} \overline{\mathrm{ENABLE}}$ IN. In the three-chip controller set, the $\overline{\mathrm{RAS}}$ output of the 'LS608 ties to the $\overline{\mathrm{RAS}}$ output of the refresh controlier ('LS600 thru 'LS603). |
| 8 | GND | Device and substrate ground. |
| 9 | $\overline{\text { CAS OUT }}$ | Column-address-strobe output. |
| 10 | $\overline{\text { CAS }}$ HOLD IN | When low, allows $\overline{\mathrm{CAS}}$ to latch in low state. When high, latch is removed. Can be used to improve data retrieval during read cycle. |
| 11 | $\overline{\text { MEMBSY }}$ and ROW/ $\overline{\text { COLUMN }}$ OUT | In a system where the 'LS608 is a stand-alone controller, this output indicates a memory busy condition to the microprocessor. When the 'LS608 is used as a part of a three-chip controller set, this pin ties to the SELECT $A / B$ input of the multiplexer ('L.S604 thru 'LS607) in addition to indicating a memory busy condition to the microprocessor. |
| 12 | RC RAH | User-programmable timing node* for row address hold time. (high level at $\overline{M E M B S Y}$ and ROW/COLUMN OUT). |
| 13 | StART IN | When changed from low to high, initiates a memory cycle. |
| 14 | REFRESH IN | When high, enables $\overline{\mathrm{RAS}}$-only refresh cycle. |
| 15 | RC CAS LO | User-programmable timing node* for column-address-strobe low time. |
| 16 | $\mathrm{V}_{\mathrm{cc}}$ | 5 -volt power supply terminal. |

*All timing nodes require a resistor to $V_{C C}$ and a capacitor to ground. Programmed time is approximately 0.24 RC.

- Expands 4 Address Lines to 12 Address Lines
- Designed for Paged Memory Mapping
- Output Latches Provided on 'LS610 and 'LS611
- Choice of 3-State or Open-Collector Map Outputs
- Compatible with TMS 9900 and Other Microprocessors

| DEVICE | OUTPUTS | MAP |
| :---: | :---: | :---: |
| LATCHED | OUTPUT TYPE |  |
| 'LS610 | Yes | 3-State |
| 'LS611 | Yes | Open-Collector |
| 'LS612 | No | 3-State |
| 'LS613 | No | Open-Collector |

## description

These memory-mapper integrated circuits contain a 4 -line to 16 -line decoder, a 16 -word by 12 -bit RAM, 16 channels of 2 -line to 1 -line multiplexers, and other miscellaneous circuitry on a monolithic chip. The 'LS610 and 'LS611 also contain 12 latches with an enable control.

SN54LS' . . . J PACKAGE SN74LS' . . J OR N PACKAGE
(TOP VIEW)

*NOTE: Pin 28 has no internal connection on 'LS612 and 'LS613

The memory mappers are designed to expand a microprocessor's memory address capability by eight bits. The four mostsignificant bits of the memory address bus (see Figure 1) can be used to select one of 16 map registers that contain 12 bits each. These 12 bits are presented to the system memory address bus through the map output buffers along with the unused memory address bits from the CPU. However, addressable memory space without reloading the map registers is the same as would be available with the memory mapper left out. The addressable memory space is increased only by periodically reloading the map registers from the data bus.

This configuration lends itself to memory utilization of 16 pages of $2^{(n-4)}$ registers each without reloading ( $n=$ number of address bits available from CPU).

These devices have four modes of operation (read, write, map, and pass). Data may be read from or loaded into the map register selected by the register select inputs (RSO thru RS3) under control of R/(̄W whenever chip select ( $\overline{C S}$ ) is low. The data I/O takes place on the data bus DO thru D7. The map operation will output the contents of the map register selected by the map address inputs (MAO thru MA3) when $\overline{\mathrm{CS}}$ is high and $\overline{\mathrm{MM}}$ (map mode control) is low. The 'LS612 and 'LS613 output stages are transparent in this mode, while the 'LS610 and 'LS611 outputs may be transparent or latched. When $\overline{\mathrm{CS}}$ and $\overline{M M}$ are both high (pass mode), the address bits on MAO thru MA3 appear as the most significant bits at the map outputs (assuming appropriate latch enable) with low levels in the other bit positions.


FIGURE 1

## TYPES SN54LS610 THRU SN54LS613, SN74LS610 THRU SN74LS613 <br> MEMORY MAPPERS

functional block diagram (positive logic)


## PIN FUNCTION TABLE

| PIN | PIN NAME | FUNCTIONAL DESCRIPTION |
| :---: | :---: | :---: |
| $\begin{gathered} 7-12, \\ 29-34 \end{gathered}$ | D0 thru D11 | I/O connections to data and control bus used for reading from and writing to the map register selected by RSO-RS3 when $\overline{\mathrm{CS}}$ is low. Mode controlled by R/W. |
| 36, 38, 1, 3 | RSO thru RS3 | Register select inputs for I/O operations. |
| 6 | $\mathrm{R} / \overline{\mathrm{W}}$ | Read or write control used in I/O operations to select the condition of the data bus. When high, the data bus outputs are active for reading the map register. When low, the data bus is used to write into the register. |
| 5 | STROBE | Strobe input used to enter data into the selected map register during I/O operations. |
| 4 | $\overline{\mathrm{CS}}$ | Chip select input. A low input level selects the memory mapper (assuming more than one used) for an I/O operation. |
| 35, 37, 39, 2 | MA0 thru MA3 | Map address inputs to select one of 16 map registers when in map mode ( $\overline{\mathrm{MM}}$ low and $\overline{\mathrm{CS}}$ high). |
| $\begin{aligned} & 14-19 \\ & 22-27 \end{aligned}$ | MO0 thru MO11 | Map outputs. Present the map register contents to the system memory address bus in the map mode. In the pass mode, these outputs provide the map address data on MO8-MO11 and low levels on MOO-MO7. |
| 13 | $\overline{M M}$ | Map mode input. When low, 12 bits of data are transferred from the selected map register to the map outputs. When high (pass mode), the 4 bits present on the map address inputs are passed to the map outputs. |
| 21 | $\overline{\mathrm{ME}}$ | Map enable for the map outputs. A low level allows the outputs to be active while a high input level puts the outputs at high impedance. |
| 28 | C | Latch enable input for the 'LS610 and 'LS611 (no internal connection for 'LS612 and 'LS613). A high level will transparently pass data to the map outputs. A low level will latch the outputs, |
| 40, 20 | $\mathrm{V}_{\text {CC }}, \mathrm{GND}$ | 5-V power supply and network ground (substrate) pins. |

- Bidirectional Bus Transceivers in High-Density 20-Pin Packages
- Local Bus-Latch Capability
- Hysteresis at Bus Inputs Improves Noise Margins
- Choice of True or Inverting Logic
- Choice of 3-State or Open-Collector Outputs

| DEVICE | OUTPUT | LOGIC |
| :---: | :---: | :---: |
| 'LS620 | 3-State | Inverting |
| 'LS621 | Open-Collector | True |
| 'LS622 | Open-Collector | Inverting |
| 'LS623 | 3-State | True |

## description

These octal bus transceivers are designed for asynchronous two-way communication between data buses. The control function implementation allows for maximum flexibility in timing.

These devices allow data transmission from the $A$ bus to the $B$ bus or from the $B$ bus to the $A$ bus depending upon the logic levels at the enable inputs ( $\overline{\mathrm{G}} \mathrm{BA}$ and GAB).

The enable inputs can be used to disable the device so that the buses are effectively isolated.

The dual-enable configuration gives the 'LS620 thru 'LS623 the capability to store data by simultaneous enabling of $\bar{G} B A$ and $G A B$. Each output reinforces its input in this transceiver configuration. Thus, when both control inputs are enabled and all other data sources to the two sets of bus lines are at high impedance, both sets of bus lines ( 16 in all) will remain at their last states. The 8 -bit codes appearing on the two sets of buses will be identical for the 'LS621 and 'LS623 devices or complementary for the ' LS 620 and ' LS 622.


FUNCTION TABLE

| ENABLE |  | INPUTS | OPERATION |  |
| :---: | :---: | :---: | :---: | :---: |
| GBA | GAB | 'LS620, 'LS622 | 'LS621, 'LS623 |  |
| L | L | $\bar{B}$ data to A bus | B data to A bus |  |
| $H$ | $H$ | $\bar{A}$ data to B bus | A data to B bus |  |
| $H$ | L | Isolation | Isolation |  |
| L | H | $\bar{B}$ data to A bus, | B data to A bus, |  |
| $\bar{A}$ data to B bus | A data to B bus |  |  |  |

$H=$ high level, $L=$ low level, $X=$ irrelevant
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)


NOTE 1: Voltage values are with respect to network ground terminal.

TYPES SN54LS620 THRU SN54LS623,
SN74LS620 THRU SN74LS623
OCTAL BUS TRANSCEIVERS

${ }^{\dagger}$ These symbols are in accordance with IEEE Std 91/ANSI Y 32.14 and current discussions in IEC and IEEE.
functional block diagrams (positive logic)

$$
1 / 4{ }^{\prime} \text { LS620, } 1 / 4 \text { 'LS622 }
$$


$1_{4}^{\prime}{ }^{\prime}$ LS $621,1 / 4$ 'LS623

schematics of inputs and outputs
EQUIVALENT OF EACH INPUT

## recommended operating conditions

| PARAMETER | SN54LS620 SN54LS623 |  |  | $\begin{aligned} & \text { SN74LS620 } \\ & \text { SN74LS623 } \end{aligned}$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\mathrm{C}}$ ( (see Note 1) | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V |
| High-level output current, ${ }^{1} \mathrm{OH}$ |  |  | -12 |  |  | -15 | mA |
| Low-level output current, IOL |  |  | 12 |  |  | 24 | mA |
| Operating free-air temperature, $\mathrm{T}_{\text {A }}$ | -55 |  | 125 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE 1: Voltage values are with respect to network ground terminal.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS ${ }^{\dagger}$ |  | $\begin{aligned} & \text { SN54LS620 } \\ & \text { SN54LS623 } \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \text { SN74LS620 } \\ & \text { SN74LS623 } \end{aligned}$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP $\ddagger$ | MAX | MIN | TYP $\ddagger$ | MAX |  |
| $V_{\text {IH }}$ | High-level input voltage |  |  |  |  |  | 2 |  |  | 2 |  |  | V |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  |  |  | 0.5 |  |  | 0.6 | V |
| VIK | Input clamp voltage |  | $V_{C C}=$ MIN, | $\mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  | -1.5 |  |  | -1.5 | V |
|  | Hysteresis ( $\mathrm{V}_{\mathrm{T}+}-\mathrm{V}_{\mathrm{T}_{-}}$) A or B input |  | $\mathrm{V}_{\text {CC }}=\mathrm{MIN}$ |  | 0.1 | 0.4 |  | 0.2 | 0.4 |  | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  | $\begin{aligned} & V_{C C}=M I N, \\ & V_{I H}=2 V^{2} \\ & V_{I L}=V_{I L} \text { max } \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}$ | 2.4 | 3.4 |  | 2.4 | 3.4 |  | V |
|  |  |  | $\mathrm{I}^{\mathrm{OH}}=\mathrm{MAX}$ | 2 |  |  | 2 |  |  |  |
| VOL | Low-level output voltage |  |  | $\begin{aligned} & V_{C C}=M I N, \\ & V_{\text {IH }}=2 \mathrm{~V}, \\ & \mathrm{~V}_{\text {IL }}=\mathrm{V}_{\text {IL }} \text { max } \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 |  | 0.25 | 0.4 | $\checkmark$ |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  |  |  |  |  | 0.35 | 0.5 |  |  |
| ${ }^{1} \mathrm{OZH}$ | Off-state output current, high-level voltage applied |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \\ & \mathrm{v}_{\mathrm{O}}=2.7 \mathrm{~V} \end{aligned}$ | $\mathcal{G}$ at 2 V , |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |  |
| 'OzL | Off-state output current, low-level voltage applied |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \\ & \mathrm{v}_{\mathrm{O}}=0.4 \mathrm{~V} \end{aligned}$ | $\overline{\mathrm{G}}$ at 2 V, |  |  | -400 |  |  | -400 | $\mu \mathrm{A}$ |  |
| 11 | Input current at maximum input voltage | A or B | $V_{C C}=$ MAX , | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  | 0.1 |  |  | 0.1 | mA |  |
|  |  | GBA or GAB |  | $\mathrm{V}_{1}=7 \mathrm{~V}$ |  |  | 0.1 |  |  | 0.1 |  |  |
| IIH | High-level input current |  | $V_{C C}=M A X$, | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |  |
| 112 | Low-level input current |  | $\begin{array}{ll} V_{C C}=M A X, & V_{1}=0.4 \mathrm{~V} \\ V_{C C}=M A X \\ \hline \end{array}$ |  |  |  | -400 |  |  | -400 | $\mu \mathrm{A}$ |  |
| los | Short-circuit output current ${ }^{\text {d }}$ |  |  |  | -40 |  | -225 | -40 |  | -225 | mA |  |
| ${ }^{1} \mathrm{Cc}$ | Total supply current | Outputs high | $V_{C C}=$ MAX, | Outputs open |  | 48 | 70 |  | 48 | 70 | mA |  |
|  |  | Outputs low |  |  |  | 62 | 90 |  | 62 | 90 |  |  |
|  |  | Outputs at Hi-Z |  |  |  | 64 | 95 |  | 64 | 95 |  |  |

${ }^{\dagger}$ For conditions shown as MIN or MAX use the appropriate value specified under recommended operating conditions.
$\ddagger$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
IN Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.
switching characteristics at $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS | 'LS620 |  |  | 'LS623 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| tPl Propagation delay time, | A | B | $C_{L}=45 \mathrm{pF}$, |  | 6 | 10 |  | 8 | 15 | ns |
| tPLH low-to-high-level output | B | A |  |  | 6 | 10 |  | 8 | 15 |  |
| Propagation delay time, | A | B |  |  | 8 | 15 |  | 11 | 15 | ns |
| tPHL high-to-low-level output | B | A |  |  | 8 | 15 |  | 11 | 15 |  |
| Output enable time to low level | GBA | A | = 667 , |  | 31 | 40 |  | 31 | 40 | ns |
|  | GAB | B | See Note 2 |  | 31 | 40 |  | 31 | 40 |  |
| Output enable time to high level | GBA | A |  |  | 23 | 40 |  | 26 | 40 | ns |
|  | GAB | B |  |  | 23 | 40 |  | 26 | 40 |  |
| Output disable time from low level | $\overline{\text { G }}$ BA | A | $\begin{aligned} & C_{L}=5 \mathrm{pF}, \\ & R_{\mathrm{L}}=667 \Omega, \\ & \text { See Note } 2 \end{aligned}$ |  | 15 | 25 |  | 15 | 25 | ns |
|  | GAB | B |  |  | 15 | 25 |  | 15 | 25 |  |
| ${ }^{\text {tpHZ }}$ Output disable time from high level | $\bar{G} B A$ | A |  |  | 15 | 25 |  | 15 | 25 | ns |
|  | GAB | B |  |  | 15 | 25 |  | 15 | 25 |  |

NOTE 2: For load circuits and voltage waveforms, see page 1-15.

## TYPES SN54LS621, SN54LS622, SN74LS621, SN74LS622

 OCTAL BUS TRANSCEIVERS WITH OPEN-COLLECTOR OUTPUTS
## recommended operating conditions

| PARAMETER | SN54LS621 <br> SN54LS622 |  |  | SN74LS621 <br> SN74LS622 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\text {CC }}$ (see Note 1) | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V |
| High-level output voltage, $\mathrm{V}_{\mathrm{OH}}$ |  |  | 5.5 |  |  | 5.5 | V |
| Low-level output current, 1 OL |  |  | 12 |  |  | 24 | mA |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | -55 |  | 125 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE 1: Voltage values are with respect to network ground terminal.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS ${ }^{\dagger}$ |  | SN54LS621 <br> SN54LS622 |  |  | SN74LS621 <br> SN74LS622 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP $\ddagger$ | MAX | MIN | TYP $\ddagger$ | MAX |  |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  |  |  |  |  | 2 |  |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  |  |  |  | 0.5 |  |  | 0.6 | V |
| $\mathrm{V}_{\text {IK }}$ | Input clamp voltage |  | $V_{C C}=\mathrm{MIN}$, | $\mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  | -1.5 |  |  | -1.5 | V |
|  | Hysteresis ( $\mathrm{V}_{\mathrm{T}+}-\mathrm{V}_{\mathrm{T}_{-}}$) A or B input |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$ |  | 0.1 | 0.4 |  | 0.2 | 0.4 |  | V |
| ${ }^{\mathrm{IOH}}$ | High-level output current |  | $\begin{array}{ll} V_{\mathrm{CC}}=\mathrm{MIN}, & \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{IL}}=\mathrm{V}_{\mathrm{IL}} \text { max }, & \mathrm{V}_{\mathrm{OH}}=5.5 \mathrm{~V} \end{array}$ |  |  |  | 100 |  |  | 100 | $\mu \mathrm{A}$ |
| $V_{\text {OL }}$ | Low-level output voltage |  | $\begin{aligned} & V_{C C}=M I N, \\ & V_{I H}=2 V, \\ & V_{I L}=V_{I L} \text { max } \end{aligned}$ | $\mathrm{I}^{\text {OL }}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 |  | 0.25 | 0.4 | v |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  |  |  |  | 0.35 | 0.5 |  |
| 11 | Input current at maximum input voltage |  |  | $V_{C C}=M A X$, | $\mathrm{V}_{1}=7 \mathrm{~V}$ |  |  | 0.1 |  |  | 0.1 | mA |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current |  | $\mathrm{V}_{\text {CC }}=\mathrm{MAX}$, | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-level input current |  | $V_{C C}=M A X$, | $\mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  | -400 |  |  | -400 | $\mu \mathrm{A}$ |
|  | Total supply current | Outputs high | $V_{C C}=M A X, \quad$ Outputs open |  |  | 48 | 70 |  | 48 | 70 | mA |
|  |  | Outputs low |  |  |  | 62 | 90 |  | 62 | 90 |  |

${ }^{\dagger}$ For conditions shown as MIN or MAX use the appropriate value specified under recommended operating conditions.
$\ddagger$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
switching characteristics at $\mathrm{V}_{\mathrm{C}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER |  | FROM <br> (INPUT) | TO (OUTPUT) | TEST CONDITIONS | 'LS621 |  |  | ${ }^{\text {'LS }} 622$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN |  |  | TYP | MAX | MIN | TYP | MAX |  |
| tPLH | Propagation delay time, |  | A | B | $C_{L}=45 \mathrm{pF}$, |  | 17 | 25 |  | 19 | 25 | ns |
|  | Iow-to-high-level output | B | A |  |  | 17 | 25 |  | 19 | 25 |  |  |
| ${ }^{\text {tPHL}}$ | Propagation delay time, | A | B |  |  | 16 | 25 |  | 14 | 25 | ns |  |
|  | high-to-low-level output | B | A |  |  | 16 | 25 |  | 14 | 25 |  |  |
| ${ }^{\text {tPLH }}$ | Output disable time | $\overline{\text { GBA }}$ | A | See Note 2 |  | 23 | 40 |  | 26 | 40 | ns |  |
|  | from low level | GAB | B |  |  | 25 | 40 |  | 28 | 40 |  |  |
| tPHL | Output disable time | GBA | A |  |  | 34 | 50 |  | 43 | 60 | ns |  |
|  | from high level | GAB | B |  |  | 37 | 50 |  | 39 | 60 |  |  |

NOTE 2: For load circuits and voltage waveforms, see page 1-15.
(TIM99630, TIM99631)

- Detects and Corrects Single-Bit Errors
- Detects and Flags Dual-Bit Errors

SN54LS'...JPACKAGE SN74LS'...J OR N PACKAGE (TOP VIEW)

- Fast Processing Times:

Write Cycle: Generates Checkword in 35 ns Typical
Read Cycle: Flags Errors in 40 ns Typical

- Power Dissipation 600 mW Typical
- Choice of Output Configurations:
'LS630 . . . 3-State
‘LS631 . . . Open-Collector


## description

The 'LS630 and 'LS631 devices are 16-bit parallel error detection and correction circuits (EDACs) in 28 -pin, 600-mil packages. They use a modified Hamming code to generate a 6-bit checkword from a 16 -bit data word. This checkword is stored along with the data word during the memory write cycle. During the memory read cycle, the 22-bit words from memory are processed by the EDACs to determine if errors have occurred in memory.


Single-bit errors in the 16 -bit data word are flagged and corrected.
Single-bit errors in the 6-bit checkword are flagged, and the CPU sends the EDAC through the correction cycle even though the 16 -bit word is not in error. The correction cycle will simply pass along the original 16 -bit word in this case and produce error syndrome bits to pinpoint the error-generating location.

Dual-bit errors are flagged but not corrected. These dual errors may occur in any two bits of the 22 -bit word from memory (two errors in the 16 -bit data word, two errors in the 6 -bit checkword, or one error in each word).

The gross-error condition of all lows or all highs from memory will be detected. Otherwise, errors in three or more bits of the 22-bit word are beyond the capabilities of these devices to detect.

CONTROL FUNCTION TABLE

| Memory Cycle | Control |  | EDAC Function | Data I/O | Checkword I/O | Error Flags |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | S1 | S0 |  |  |  | SEF | DEF |
| WRITE | L | L | Generate Checkword | Input Data | Output Checkword | L | L |
| READ | L | H | Read Data \& Checkword | Input Data | Input Checkword | L | L |
| READ | H | H | Latch \& Flag Errors | Latch Data | Latch Checkword | Enabled |  |
| READ |  | L | Correct Data Word \& Generate Syndrome Bits | Output Corrected Data | Output Syndrome Bits | Enabled |  |

This document contains information on a product under development. Texas Instruments reserves the right to change or discontinue this product without notice.

## TYPES SN54LS630,SN54LS631,SN74LS630,SN74LS631

## 16-BIT PARALLEL ERROR DETECTION AND CORRECTION CIRCUITS

## functional block diagram



ERROR FUNCTION TABLE

| Total Number of Errors |  | Error Flags |  | Data Correction |
| :---: | :---: | :---: | :---: | :--- |
| 16-Bit Data | 6-Bit Checkword | SEF | DEF |  |
| 0 | 0 | L | L | Not Applicable |
| 1 | 0 | H | L | Correction |
| 0 | 1 | H | L | Correction |
| 1 | 1 | $H$ | H | Interrupt |
| 2 | 0 | $H$ | H | Interrupt |
| 0 | 2 | H | H | Interrupt |

In order to be able to determine whether the data from the memory is acceptable to use as presented to the bus, the EDAC must be strobed to enable the error flags and the flags will have to be tested for the zero condition.

The first case in the error function table represents the normal, no-error condition. The CPU sees lows on both flags. The next two cases of single-bit errors require data correction. Although the EDAC can discern the single checkbit error and ignore it, the error flags are identical to the single error in the 16 -bit data word. The CPU will ask for data correction in both cases. An interrupt condition to the CPU results in each of the last three cases, where dual errors occur.

## error detection and correction details

During a memory write cycle, six check bits (CBO-CB5) are generated by eight-input parity generators using the data bits as defined below. During a memory read cycle, the 6 -bit checkword is retrieved along with the actual data.

# TYPES SN54LS630,SN54LS631,SN74LS630,SN74LS631 16-BIT PARALLEL ERROR DETECTION AND CORRECTION CIRCUITS 

| CHECKWORD BIT | 16-BIT DATA WORD |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| CBO | $x$ | $\times$ |  | $x$ | $\times$ |  |  |  | x | x | x |  |  | x |  |  |
| CB1 | x |  | $x$ | $\times$ |  | $\times$ | x |  | x |  |  | $\times$ |  |  | $\times$ |  |
| CB2 |  | x | $\times$ |  | x | x |  | $x$ |  | x |  |  | $x$ |  |  | x |
| CB3 | $\times$ | $\times$ | x |  |  |  | x | $x$ |  |  | x | $x$ | $\times$ |  |  |  |
| CB4 |  |  |  | $\times$ | x | $\times$ | x | $\times$ |  |  |  |  |  | x | x | x |
| CB5 |  |  |  |  |  |  |  |  | x | $x$ | $\times$ | x | $x$ | $x$ | $x$ | x |

The six check bits are parity bits derlved from the matrix of data bits as Indicated by " $x$ " for each blt.
Error detection is accomplished as the 6 -bit checkword and the 16 -bit data word from memory are applied to internal parity generators/checkers. If the parity of all six groupings of data and check bits are correct, it is assumed that no error has occurred and both error flags will be low. (It should be noted that the sense of two of the check bits, bits CBO and CB1, is inverted to ensure that the gross-error condition of all lows and all highs is detected.)

If the parity of one or more of the check groups is incorrect, an error has occurred and the proper error flag or flags will be set high. Any single error in the 16 -bit data word will change the sense of exactly three bits of the 6 -bit checkword. Any single error in the 6 -bit checkword changes the sense of only that one bit. In either case, the single error flag will be set high while the dual error flag will remain low.

Any two-bit error will change the sense of an even number of check bits. The two-bit error is not correctable since the parity tree can only identify single-bit errors. Both error flags are set high when any two-bit error is detected.

Three or more simultaneous bit errors can fool the EDAC into believing that no error, a correctable error, or an uncorrectable error has occurred and produce erroneous results in all three cases.

Error correction is accomplished by identifying the bad bit and inverting it. Identification of the erroneous bit is achieved by comparing the 16 -bit data word and 6 -bit checkword from memory with the new checkword with one (checkword error) or three (data word error) inverted bits.

As the corrected word is made available on the data word I/O port, the checkword I/O port presents a 6-bit syndrome error code. This syndrome code can be used to identify the bad memory chip.

ERROR SYNDROME TABLE

| ERROR LOCATION | SYNDROME ERROR CODE |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | CBO | CB1 | CB2 | CB3 | CB4 | CB5 |
| DB0 | L | L | H | L | H | H |
| DB1 | L | H | L | L | H | H |
| D82 | H | L | L | L | H | H |
| DB3 | L | L | H | H | L | H |
| DB4 | L | H | L | H | L | H |
| DB5 | H | L | L | H | L | H |
| DB6 | H | L | H | L | L | H |
| DB7 | H | H | L | L | L | H |
| DB8 | L | L | H | H | H | L |
| DB9 | L | H | L | H | H | L |
| DB10 | L | H | H | L | H | L. |
| D811 | H | L | H | L | H | L |
| DB12 | H | H | L | L | H | L |
| DB13 | L | H | H | H | L | L |
| DB14 | H | L | H | H | L | L |
| DB15 | H | H | L | H | L | L |
| CBO | L | H | H | H | H | H |
| CB1 | H | L | H | H | H | H |
| CB2 | H | H | L | H | H | H |
| CB3 | H | H | H | L | H | H |
| CB4 | H | H | H | H | L | H |
| CB5 | H | H | H | H | H | L |
| NO ERROR | H | H | H | H | H | H |

# TYPES SN54LS630,SN54LS631,SN74LS630,SN74LS631 <br> 16-BIT PARALLEL ERROR DETECTION AND CORRECTION CIRCUITS 

## applications

It is possible to design the error detection and correction function using a single EDAC. Even though most semiconductor memories have separate inputs and outputs, the EDAC's data and checkbit pins are I/O combinations. But wired.AND logic becomes mandatory, and a fairly complex system timing is required for both bus logic and controlling the EDAC. This scheme becomes difficult to implement both in terms of board layout and timing. System performance is also adversely affected. See Figure 1.


## FIGURE 1-ERROR DETECTION AND CORRECTION USING A SINGLE EDAC UNIT

Optimized systems can be implemented using two EDACs in parallel. One of the units is used strictly as an encoder during the memory write cycle. Both controls S0 and S1 are grounded. This encoder chip will generate the 6-bit checkword for memory storage along with the 16 -bit data.

The second of the two EDACs will be used as a decoder during the memory read cycle. This decoder chip does require timing pulses for proper operation. Control S0 is set low and S1 high as the memory read cycle begins. After the memory output data is valid, the control SO input is moved from the low to a high. This low-to-high transition latches the 22 -bit word from memory into internal registers of this second EDAC and enables the two error flags. If no error occurs, the CPU can accept the 16 -bit word directly from memory. If a single error has occurred, the CPU must move the control S 1 input from the high to a low to output corrected data and the error syndrome bits. Any dual error should be an interrupt condition.

In most applications, status registers will be used to keep tabs on error flags and error syndrome bits. If repeated patterns of error flags and syndrome bits occur, the CPU will be able to recognize these symptoms as a "hard" error. The syndrome bits can be used to pinpoint the faulty memory chip. See Figure 2.


FIGURE 2-ERROR DETECTION AND CORRECTION USING TWO EDAC UNITS

- SN74LS64X-1 Versions Rated at IOL of 48 mA
- Bi-directional Bus Transceivers in HighDensity 20-Pin Packages
- Hysteresis at Bus Inputs Improves Noise Margins
- Choice of True or Inverting Logic
- Choice of 3-State or Open-Collector Outputs
description
These octal bus transceivers are designed for asynchronous two-way communication between data buses. The devices transmit data from the $A$ bus to the $B$ bus or from the $B$ bus to the $A$ bus depending upon the level at the direction control (DIR) input. The enable input ( $\bar{G}$ ) can be used to disable the device so that the buses are effectively isolated.

| DEVICE | OUTPUT | LOGIC |
| :--- | :---: | :---: |
| 'LS640 | 3-State | Inverting |
| 'LS641 | Open-Collector | True |
| 'LS642 | Open-Collector | Inverting |
| 'LS643 | 3-State | True and inverting |
| 'LS644 | Open-Collector | True and inverting |
| 'LS645 | 3-State | True |

FUNCTION TABLE

| CONTROL <br> INPUTS |  | OPERATION |  |  |
| :---: | :---: | :---: | :---: | :---: |
| $\mathbf{~ I N ~}$ | DIR | 'LS640 | 'LS641 | 'LS643 |
| L | L | $\bar{B}$ data to A bus | B data to A bus | B data to A bus |
| L | H | $\bar{A}$ data to $B$ bus | A data to $B$ bus | $\bar{A}$ data to $B$ bus |
| $H$ | $X$ | Isolation | Isolation | Isolation |

$H=$ high level, $L=$ low level, $X=$ irrelevant
absolute maximum ratings
Same as SN54LS245 and SN74LS245 maximum ratings on page 6-13.


> SN54LS641, SN54LS645 . . . J PACKAGE SN74LS641, SN74LS645 . . J OR N PACKAGE (TOP VIEW)


SN54LS643, SN54LS644 . . . J PACKAGE SN74LS643, SN74LS644 . . J OR N PACKAGE (TOP VIEW)

recommended operating conditions

| PARAMETER | SN54LS640 <br> SN54LS643 <br> SN54LS645 |  |  | SN74LS640 <br> SN74LS643 <br> SN74LS645 |  |  | $\begin{aligned} & \text { SN74LS640-1 } \\ & \text { SN74LS643-1 } \\ & \text { SN74LS645-1 } \\ & \hline \end{aligned}$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ (see Note 1) | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | V |
| High-level output current, $\mathrm{I}_{\mathrm{OH}}$ |  |  | -12 |  |  | -15 |  |  | -15 | mA |
| Low-level output current, ${ }^{\text {IOL }}$ |  |  | 12 |  |  | 24 |  |  | 48 | mA |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | -55 |  | 125 | 0 |  | 70 | 0 |  | 70 | C |

NOTE 1: Voltage values are with respect to the network ground terminal.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS ${ }^{\dagger}$ |  | SN54LS640 <br> SN54LS643 <br> SN54LS645 |  |  | SN74LS640 <br> .SN74LS643 <br> SN74LS645 |  |  | SN74LS640-1 <br> SN74LS643-1 <br> SN74LS645-1 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP $\ddagger$ | MAX | MIN | TYP $\ddagger$ | MAX | MIN | TYP ${ }^{\ddagger}$ | MAX |  |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  |  |  |  |  | 2 |  |  | 2 |  |  | 2 |  |  | V |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  |  |  | 0.5 |  |  | 0.6 |  |  | 0.6 | V |
| VIK | Input clamp voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$, | $I_{1}=-18 \mathrm{~mA}$ |  |  | -1.5 |  |  | -1.5 |  |  | -1.5 | V |
|  | Hysteresis ( $\mathrm{V}_{\mathrm{T}+}-\mathrm{V}_{\mathrm{T}-\text { ) }}$ ) A or B input |  | $V_{C C}=$ MIN |  | 0.1 | 0.4 |  | 0.2 | 0.4 |  | 0.2 | 0.4 |  | V |
| VOH | High-level output voltage |  | $\begin{aligned} & V_{C C}=M I N, \\ & V_{I H}=2 V, \\ & V_{I L}=V_{I L} \text { max } \end{aligned}$ | ${ }^{1} \mathrm{OH}=-3 \mathrm{~mA}$ | 2.4 | 3.4 |  | 2.4 | 3.4 |  | 2.4 | 3.4 |  | v |
|  |  |  | ${ }^{\prime} \mathrm{OH}=\mathrm{MAX}$ | 2 |  |  | 2 |  |  | 2 |  |  |  |  |
| VOL | Low-level output voltage |  |  | $\begin{aligned} & V_{C C}=M I N, \\ & V_{I H}=2 V, \\ & V_{I L}=V_{I L} \max \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 |  | 0.25 | 0.4 |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}$ |  |  |  |  |  | 0.35 | 0.5 |  | 0.35 | 0.5 |  |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA}$ |  |  |  |  |  |  |  |  | 0.4 | 0.5 |  |  |
| IOZH | Off-state output current, high-level voltage applied |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \quad \overline{\mathrm{G}} \text { at } 2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{O}}=2.7 \mathrm{~V} \end{aligned}$ |  |  |  | 20 |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |  |
| ${ }^{\text {I ORL }}$ | Off-state output current, low-level voltage applied |  | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{MAX}, \quad \overline{\mathrm{G}} \text { at } 2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{O}}=0.4 \mathrm{~V} \end{aligned}$ |  |  |  | --400 |  |  | -400 |  |  | -400 | $\mu \mathrm{A}$ |  |
| 11 | Input current at maximum input vol tage | A or B | $V_{C C}=$ MAX | $V_{1}=5.5 \mathrm{~V}$ |  |  | 0.1 |  |  | 0.1 |  |  | 0.1 | mA |  |
|  |  | DIR or $\overline{\mathrm{G}}$ |  | $\mathrm{V}_{1}=7 \mathrm{~V}$ |  |  | 0.1 |  |  | 0.1 |  |  | 0.1 |  |  |
| 1/H | High-level input current |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}$, | $\mathrm{V}_{1 \mathrm{H}}=2.7 \mathrm{~V}$ |  |  | 20 |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |  |
| $I_{\text {IL }}$ | Low-level input current |  | $V_{C C}=M A X$, | $\mathrm{V}_{\mathrm{IL}}=0.4 \mathrm{~V}$ |  |  | -400 |  |  | -400 |  |  | -400 | $\mu \mathrm{A}$ |  |
| Ios | Short-circuit output current ${ }^{\text {I }}$ |  | $V_{C C}=M A X$ |  | -40 |  | -225 | -40 |  | -225 | -40 |  | -225 | mA |  |
| ICC | Total supply current | Outputs high | $V_{C C}=$ MAX, | Outputs open |  | 48 | 70 |  | 48 | 70 |  | 48 | 70 | mA |  |
|  |  | Outputs low |  |  |  | 62 | 90 |  | 62 | 90 |  | 62 | 90 |  |  |
|  |  | Outputs at $\mathrm{Hi}-\mathrm{Z}$ |  |  |  | 64 | 95 |  | 64 | 95 |  | 64 | 95 |  |  |

[^26]switching characteristics at $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS | 'LS640, 'LS640-1 |  |  | 'LS643, 'LS643-1 |  |  | 'LS645, 'LS645-1 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ${ }^{\text {t PLH }}$ ( $\begin{aligned} & \text { Propagation delay ti } \\ & \text { low-to-high-level out }\end{aligned}$ | A | B | $C_{L}=45 \mathrm{pF}$, |  | 6 | 10 |  | 6 | 10 |  | 8 | 15 | ns |
|  | B | A |  |  | 6 | 10 |  | 8 | 15 |  | 8 | 15 |  |
| Propagation delay time, <br> ${ }^{\text {tPHL }}$ high-to-low-level output | A | B |  |  | 8 | 15 |  | 9 | 15 |  | 11 | 15 | ns |
|  | B | A | $R_{L}=667 \Omega$,See Note 2 |  | 8 | 15 |  | 11 | 15 |  | 11 | 15 |  |
| ${ }^{\text {t P PL }}$ Output enable time to low level | $\overline{\text { G, DIR }}$ | A |  |  | 31 | 40 |  | 32 | 45 |  | 31 | 40 | ns |
|  | $\overline{\text { G, DIR }}$ | B |  |  | 31 | 40 |  | 32 | 45 |  | 31 | 40 |  |
| tPZH Output enable time to high level | $\overline{\text { G, DIR }}$ | A |  |  | 23 | 40 |  | 27 | 40 |  | 26 | 40 | ns |
|  | G, DIR | B |  |  | 23 | 40 |  | 23 | 40 |  | 26 | 40 |  |
| tPLZ Output disable time from low level | $\overline{\text { G, DIR }}$ | A | $\begin{gathered} C_{L}=5 \mathrm{pF}, \\ \mathrm{R}_{\mathrm{L}}=667 \Omega, \\ \text { See Note } 2 \end{gathered}$ |  | 15 | 25 |  | 15 | 25 |  | 15 | 25 | ns |
|  | $\overline{\text { G, DIR }}$ | B |  |  | 15 | 25 |  | 15 | 25 |  | 15 | 25 |  |
| tPHZ Output disable time from high level | $\overline{\mathrm{G}}$, DIR | A |  |  | 15 | 25 |  | 15 | 25 |  | 15 | 25 | ns |
|  | $\overline{\text { G, DIR }}$ | B |  |  | 15 | 25 |  | 15 | 25 |  | 15 | 25 |  |

NOTE 2: For load circuits and voltage waveforms, see page 1-15.|
schematics of inputs and outputs


SN54LS'
INVERTING OUTPUT VOLTAGE
VS
INPUT VOLTAGE


FIGURE 1

SN54LS'
NONINVERTING OUTPUT VOLTAGE
vs
INPUT VOLTAGE

figure 3

SN74LS'
INVERTING OUTPUT VOLTAGE
VS
INPUT VOLTAGE


FIGURE 2

SN74LS'
NONINVERTING OUTPUT VOLTAGE
vs
INPUT VOLTAGE


FIGURE 4

## recommended operating conditions

| PARAMETER | SN54LS641 <br> SN54L.S642 <br> SN54LS644 |  |  | SN74LS641 <br> SN74LS642 <br> SN74LS644 |  |  | SN74LS641-1 <br> SN74LS642-1 <br> SN74LS644-1 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ (see Note 1) | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | 4.75 | 5 | 5.25 | V |
| High-level output voltage, $\mathrm{V}_{\mathrm{OH}}$ |  |  | 5.5 |  |  | 5.5 |  |  | 5.5 | V |
| Low-level output current, $\mathrm{I}_{\mathrm{OL}}$ |  |  | 12 |  |  | 24 |  |  | 48 | mA |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | -55 |  | 125 | 0 |  | 70 | 0 |  | 70 | C |

NOTE 1 : Voltage values are with respect to network ground terminal.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS ${ }^{\dagger}$ |  | SN54LS641 <br> SN54LS642 <br> SN54LS644 |  |  | SN74LS641 <br> SN74LS642 <br> SN74LS644 |  |  | $\begin{aligned} & \text { SN74LS641-1 } \\ & \text { SN74LS642-1 } \\ & \text { SN74LS644-1 } \end{aligned}$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP $\ddagger$ | MAX | MIN | TYP ${ }^{\ddagger}$ | MAX | MIN | TYP $\ddagger$ | MAX |  |
| $\mathrm{V}_{1} \mathrm{H}$ | High-level input voltage |  |  |  |  |  | 2 |  |  | 2 |  |  | 2 |  |  | V |
| VIL | Low-level input voltage |  |  |  |  |  | 0.5 |  |  | 0.6 |  |  | 0.6 | V |
| $\mathrm{V}_{\text {IK }}$ | Input clamp voltage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$, | $\mathrm{I}_{\mathrm{L}}=-18 \mathrm{~mA}$ |  |  | -1.5 |  |  | -1.5 |  |  | -1.5 | V |
|  | Hysteresis ( $\mathrm{V}_{\mathbf{T}+}-\mathrm{V}_{\mathrm{T}_{-}}$) A or B input |  | $\mathrm{V}_{\text {CC }}=\mathrm{MIN}$ |  | 0.1 | 0.4 |  | 0.2 | 0.4 |  | 0.2 | 0.4 |  | V |
| ${ }^{1} \mathrm{OH}$ | High-level output current |  | $\begin{array}{ll} V_{C C}=M I N, & V_{I H}=2 \mathrm{~V}, \\ V_{I L}=V_{I L} \max , & V_{O H}=5.5 \mathrm{~V} \\ \hline \end{array}$ |  |  |  | 100 |  |  | 100 |  |  | 100 | $\mu \mathrm{A}$ |
| VOL | Low-level output voltage |  | $\begin{aligned} & V_{C C}=M I N \\ & V_{I H}=2 \mathrm{~V}, \\ & V_{I L}=V_{I L} \text { max } \end{aligned}$ | $\mathrm{I}^{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 |  | 0.25 | 0.4 |  | 0.25 | 0.4 | V |
|  |  |  | $\mathrm{I}^{\mathrm{OL}}=24 \mathrm{~mA}$ |  |  |  |  | 0.35 | 0.5 |  | 0.35 | 0.5 |  |
|  |  |  | $\mathrm{I}^{\mathrm{OL}}=48 \mathrm{~mA}$ |  |  |  |  |  |  |  | 0.4 | 0.5 |  |
| 11 | Input current at maximum input voltage |  |  | $V_{C C}=$ MAX , | $\mathrm{V}_{1}=7 \mathrm{~V}$ |  |  | 0.1 |  |  | 0.1 |  |  | 0.1 | mA |
| ${ }_{1} \mathrm{H}$ | High-level input current |  |  | $V_{C C}=$ MAX | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  | 20 |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-level input current |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}$, | $\mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  | -400 |  |  | -400 |  |  | -400 | $\mu \mathrm{A}$ |
| ${ }^{1} \mathrm{CC}$ | Total Supply Current | Outputs high | $V_{C C}=$ MAX, Outputs open |  |  | 48 | 70 |  | 48 | 70 |  | 48 | 70 | mA |
|  |  | Outputs low |  |  |  | 62 | 90 |  | 62 | 90 |  | 62 | 90 |  |
|  |  | Outputs at $\mathrm{Hi}-\mathrm{Z}$ |  |  |  | 64 | 95 |  | 64 | 95 |  | 64 | 95 |  |

${ }^{\dagger}$ For conditions shown as MIN or MAX use the appropriate value specified under recommended operating conditions.
$\ddagger$ All $T_{y p i c a l}$ values are at $V_{C C}=5 \mathrm{~V}, \top_{A}=25^{\circ} \mathrm{C}$.
switching characteristics at $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS | 'LS641, 'LS641-1 |  |  | 'LS642, 'LS642-1 |  |  | 'LS644, 'LS644-1 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ${ }^{\text {t PLH }}$ ( $\begin{aligned} & \text { Propagation de } \\ & \text { low-tohigh-lev }\end{aligned}$ | A | B | $C_{L}=45 \mathrm{pF}$, |  | 17 | 25 |  | 19 | 25 |  | 17 | 25 | ns |
|  | B | A |  |  | 17 | 25 |  | 19 | 25 |  | 19 | 25 |  |
| tPHL $\begin{aligned} & \text { Propagation delay time, } \\ & \text { high-to-fow-level output }\end{aligned}$ | A | B |  |  | 16 | 25 |  | 14 | 25 |  | 14 | 25 | ns |
|  | B | A | $R_{L}=667 \Omega$, |  | 16 | 25 |  | 14 | 25 |  | 16 | 25 |  |
| Output disable time | $\overline{\text { G, DIR }}$ | A |  |  | 23 | 40 |  | 26 | 40 |  | 26 | 40 | ns |
| ${ }^{\text {tPLH }}$ from low level | $\overline{\text { G, DIR }}$ | B |  |  | 25 | 40 |  | 28 | 40 |  | 25 | 40 |  |
| Output disable time tPHL from high level | $\overline{\text { G, DIR }}$ | A | See Note 2 |  | 34 | 50 |  | 43 | 60 |  | 43 | 60 | ns |
|  | $\overline{\text { G , DIR }}$ | B |  |  | 37 | 50 |  | 39 | 60 |  | 37 | 50 |  |

NOTE 2: For load circuits and voltage waveforms, see page 1-15.
schematics of inputs and outputs


BULLETIN NO. DL-S 12711, JUNE 1979 - REVISED AUGUST 1979

|  | IOH <br> Typical <br> (Source <br> Current) | IOL <br> Typical <br> (Sink <br> Current) |  |
| :---: | :---: | :---: | :---: |
|  | -12 mA | 48 mA | 'S740 |
| SN54S' |  |  | '5741 |
|  |  |  |  |
| SN74S' | -15 mA | 64 mA | 'S744 |

## - 3-State Outputs Drive Bus Lines or Buffer Memory Address Registers

- P-N-P Inputs Reduce D-C Loading
- Typical Input and Output Capacitances $\leqslant 10 \mathrm{pF}$


## description

These octal buffers and line drivers are designed specifically to improve both the performance and density of three-state memory address drivers, clock drivers, and bus-oriented receivers and transmitters. The designer has a choice of selected combinations of inverting and noninverting outputs, symmetrical $\overline{\mathrm{G}}$ (active-low output control) inputs, and complementary G and $\overline{\mathrm{G}}$ inputs. These devices feature high fan-out, improved fan-in, and less than 10-picofarad capacitance at inputs and outputs.

- S740 FUNCTION TABLE

| $1 \overline{\mathrm{G}}$ | $2 \overline{\mathrm{G}}$ | 1 Y OUTPUTS | 2 Y OUTPUTS |
| :---: | :---: | :---: | :---: |
| $H$ | H | Z | Z |
| H | L | Z | Enabled <br> (inverting) |
| L | H | Enabled <br> (Inverting) | Z |
| L | L | Enabled <br> (Inverting) | Enabled <br> (Inverting) |


| $1 \overline{\mathrm{G}}$ | 2G | 1Y OUTPUTS | 2Y OUTPUTS |
| :---: | :---: | :---: | :---: |
| H | H | z | Enabled |
| H | L | Z | z |
| L | H | Enabled | Enabled |
| L | L | Enabled | z |

‘S744 FUNCTION TABLE

| $\mathbf{1} \overline{\mathbf{G}}$ | $\mathbf{2} \overline{\mathbf{G}}$ | $\mathbf{1 Y}$ OUTPUTS | 2 Y OUTPUTS |
| :---: | :---: | :---: | :---: |
| $H$ | H | Z | Z |
| $H$ | L | Z | Enabled |
| L | H | Enabled | Z |
| L | L | Enabled | Enabled |

[^27]| Typical | Typical | Typical |
| :---: | :---: | :---: |
| Propagation | Enable | Disable |
| Delay Times | Times | Times |
| 4 ns | 10 ns | 6 ns |
| 6 ns | 10 ns | 11 ns |
| 6 ns | 10 ns | 10 ns |

SN54S740 . . . J PACKAGE
SN74S740 . . J OR N PACKAGE
(TOP VIEW)


SN54S741 . . . JPACKAGE
SN74S741 . . J OR N PACKAGE (TOP VIEW)


SN54S744 . . . JPACKAGE SN54S744 . . J OR N PACKAGE (TOP VIEW)


## TYPES SN54S740, SN54S741, SN54S744, SN74S740, SN74S741, SN74S744

 OCTAL BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTSschematics of inputs and outputs

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1) | 7 V |
| :---: | :---: |
| Input voltage | 5.5 V |
| Off-state output voltage | 5.5 V |
| Operating free-air temperature range: SN54LS' | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| SN74LS' | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Storage temperature range | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

recommended operating conditions

| PARAMETER | SN54S' |  |  | SN74S' |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\mathrm{Cc}}$ (see Note 1) | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V |
| High-level output current, $\mathrm{I}_{\mathrm{OH}}$ |  |  | -12 |  |  | -15 | mA |
| Low-level output current, IOL |  |  | 48 |  |  | 64 | mA |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | -55 |  | 125 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE 1: Voltage values are with respect to network ground terminal.

## TYPES SN54S740, SN54S741, SN54S744, SN74S740, SN74S741, SN74S744 OCTAL BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS ${ }^{\dagger}$ |  | 'S740 |  |  | 'S741, 'S744 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP ${ }^{\ddagger}$ | MAX | MIN | TYP ${ }^{\ddagger}$ | MAX |  |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  |  |  |  |  | 2 |  |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  |  |  |  | 0.8 |  |  | 0.8 | V |
| $V_{\text {IK }}$ | Input ciamp voitage |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$, | $\mathrm{I}_{1}=-18 \mathrm{~mA}$ |  |  | -1.2 |  |  | -1.2 | V |
| VOH | High-level output voltage |  | $\begin{aligned} & V_{C C}=\mathrm{MIN}, \\ & V_{I L}=0.8 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA} \end{aligned}$ | 2.4 |  |  | 2.4 |  |  | V |
|  |  |  | $\begin{aligned} & V_{C C}=\mathrm{MIN} \\ & V_{I L}=0.8 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \end{aligned}$ | 2.4 | 3.4 |  | 2.4 | 3.4 |  |  |
|  |  |  | $\begin{aligned} & V_{C C}=M I N \\ & V_{I L}=0.8 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OH}}=\mathrm{MAX} \end{aligned}$ | 2.4 |  |  | 2.4 |  |  |  |
| $V_{\text {OL }}$ | Low-level output voltage |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OL}}=\mathrm{MAX} \end{aligned}$ |  |  | 0.55 |  |  | 0.55 | V |
| ${ }^{1} \mathrm{OZH}$ | Off-state output current, high-level voltage applied |  | $\begin{aligned} & V_{C C}=M A X, \\ & V_{I H}=2 \mathrm{~V}, \\ & V_{I L}=0.8 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{O}}=2.4 \mathrm{~V}$ |  |  | 50 |  |  | 50 | $\mu \mathrm{A}$ |
| ${ }^{\text {I O PL }}$ | Off-state output current, low-level voltage applied |  |  | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ |  |  | -50 |  |  | -50 |  |
| 11 | Input current at maximum input voltage |  | $V_{C C}=M A X, \quad V_{1}=5.5 \mathrm{~V}$ |  |  |  | 1 |  |  | 1 | mA |
| IIH | High-level input current, any input |  | $V_{C C}=M A X$, | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ |  |  | 50 |  |  | 50 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | Any A | $V_{C C}=M A X$, | $V_{1}=0.5 \mathrm{~V}$ |  |  | -250 |  |  | -250 | $\mu \mathrm{A}$ |
|  |  | Any G or G |  |  |  |  | -250 |  |  | -250 | $\mu \mathrm{A}$ |
| IOS | Short-circuit output current ${ }^{*}$ |  | $V_{C C}=M A X$ |  | -50 |  | -225 | -50 |  | -225 | mA |
| ICC | Supply current | Outputs high | $V_{C C}=M A X,$ <br> Outputs open | SN54S' |  | 25 | 60 |  | 60 | 90 | mA |
|  |  | Outputs high |  | SN74S' |  | 23 | 60 |  | 55 | 90 |  |
|  |  | Outputs low |  | SN54S' |  | 100 | 145 |  | 118 | 160 |  |
|  |  |  |  | SN74S' |  | 97 | 140 |  | 111 | 155 |  |
|  |  | Outputs disabled |  | SN54S' |  | 69 | 110 |  | 72 | 110 |  |
|  |  |  |  | SN74S' |  | 64 | 100 |  | 68 | 100 |  |

${ }^{\dagger}$ For conditions shown as MIN or MAX, use the approprlate value specified under recommended operating conditions.
${ }^{\ddagger}$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
-Not more than one output should be shorted at a time, and duration of the short-circult should not exceed one second.
switching characterisitics, $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER | TEST CONDITIONS |  | ${ }^{\text {S }}$ S740 |  |  | 'S741 |  |  | 'S744 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| tPLH | $C_{L}=50 \mathrm{pF}$ <br> See Note 2 | $\mathrm{R}_{\mathrm{L}}=90 \Omega$, |  | 4 | 7 |  | 6 | 9 |  | 6 | 9 | ns |
| tPHL. |  |  |  | 4 | 7 |  | 5 | 8 |  | 5 | 8 | ns |
| ${ }^{\text {tPZL }}$ |  |  |  | 10 | 15 |  | 10 | 16 |  | 10 | 15 | ns |
| ${ }_{\text {t }}$ |  |  |  | 7 | 11 |  | 8 | 13 |  | 7 | 11 | ns |
| tPLZ | $C_{L}=5 \mathrm{pF},$ <br> See Note 2 | $\mathrm{R}_{\mathrm{L}}=90 \Omega$, |  | 6 | 11 |  | 11 | 18 |  | 10 | 16 | ns |
| tPHZ |  |  |  | 3 | 6 |  | 5 | 9 |  | 3 | 6 | ns |

NOTE 2: Load circult and voltage waveforms are shown on page 1-14.
$t_{\text {PLH }} \equiv$ Propagation delay time, low-to-high-level input
tPHL $\equiv$ Propagation delay time, high-to-low-level input
tpZL $\equiv$ Output enable time to low level
${ }^{t_{P Z H}} \equiv$ Output enable time to high level
tPLZ $\equiv$ Output disable time from low level
$t_{\text {PHZ }} \equiv$ Output disable time from high level

# TYPES SN545740, SN545741, SN545744, SN745740, SN74S741, SN74S744 OCTAL BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS 

TYPICAL APPLICATION DATA



PARTY-LINE BUS SYSTEM WITH MULTIPLE INPUTS, OUTPUTS, AND RECEIVERS External resistance between any input and ground or $V_{C C}$ must not exceed $40 \mathrm{k} \Omega$.

INDEPENDENT 4-BIT BUS DRIVERS/RECEIVERS IN A SINGLE PACKAGE

## SBP 9708 <br> Parallel-Byte Multiplier

# SBP 9708 8-BIT-BY-8-BIT PARALLEL BYTE MULTIPLIER 

## FEATURES

- Signed or Unsigned 8-Bit Multiplier Produces 16-Bit Product
- On-Chip Latches Simplify System Design
- Transparent or Latched (Pipelined) Operating Modes
- Bus Compatible With Popular 8-Bit Microprocessors
- Supports Systems With Bus Data Rates Up to 4 MHz
- Standard 16-Pin Packaging Maximizes Boards Density
- Compatible With TTL and Low-Threshold MOS
- Choice of Ambient Temperature Performance Ranges:

```
SBP 9708M . . - -55 % to 125 %
SBP 9708E ...-40 C to 85 ' C
SBP 9708C . . 0 }\mp@subsup{0}{}{\circ}\textrm{C}\mathrm{ to 70
```


## DESCRIPTION

This 8 -bit by 8 -bit 12 L parallel multiplier provides a 16 -bit signed or unsigned product resulting from two signed 2 's complement or unsigned 8 -bit bytes. Designed specifically to achieve the cost-effectiveness needed for microprocessor based systems, the SBP 9708 combines the static logic of I2L with a pin-efficient organization to make available a low-cost byte-oriented peripheral multiplier that can improve CPU throughput rates and reduce software overhead significantly over iterative algorithms.

Sequential byte-parallel operations can be performed in either a transparent or latched (pipelined) multiply mode. In the transparent mode, the multiplier/multiplicand latches accept the two operators, the 16-bit product bypasses the output latches and is available in two of the multiplier array bytes directly from the 8 -bit 4 -to- 1 multiplexer. This mode is best-suited when the need is for fast, isolated multiply occurrences. In the latched mode, during the first write cycle, the multiplier latch accepts new data and the previous array result is strobed into the two product latches. On the next write cycle, the multiplicand is latched. In this mode, designed for multiply-intensive systems, pipelining allows sequential multiplication operations carried out at a rate $50 \%$ faster than in the transparent mode.

In addition to single line controls for operating mode (MODE) and sign-bit handling ( $\mathrm{S} / \mathrm{U}$ ), active-low chip-select ( $\overline{\mathrm{CS}}$ ) and read-write ( $\mathrm{R} / \overline{\mathrm{W}}$ ) inputs are configured to make the multiplier addressable from hardware and software as either a memory-mapped, or an I/O-mapped peripheral. Sequential parallel byte loading (write) and result output (reading) are steered to or from the storage latches by a single most-significant byte/least-significant byte (M/L) control input.

All versions are TTL and low-threshold MOS compatible. Output pullup resistors are provided on chip to minimize external components.

CONTROL FUNCTION TABLE

| MODE | INPUT |  |  |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | CS | R/W | M/L | MODE |  |
| Transparent Multiply | H | X | X | X | 1/O Disabled |
|  | L | L | L | H | Load Multiplier Latch |
|  | L | L | H | H | Load Multiplicand Latch |
|  | L | H | L | H | Read LSB Product From Adder Array |
|  | L | H | H | H | Read MSB Product From Adder Array |
| Latched Multiply | L | L | L | $L$ | Load Multiplier, Latch, Strobe Adder Array Data into Product Latches |
|  | L | L | H | L | Load Multiplicand Latch |
|  | L | H | L | L | Read LSB Product Latch |
|  | L | H | H | L | Read MSB Product Latch |

SIGN-BIT SELECTION FUNCTION TABLE

| $\mathbf{S} / \overline{\mathbf{U}}$ | I/O SIGNIFICANCE |
| :---: | :--- |
| L | Unsigned Byte Multiply |
| $H$ | Signed Byte Multiply |




## PIN DESCRIPTION

| SIGNATURE | PIN | DESCRIPTION |
| :---: | :---: | :---: |
| VCC | 16 | Provides +5 V connection to resistive pullups on outputs and voltage dividers on inputs. |
| GND | 8 | Ground |
| $1 \mathrm{NJ}{ }^{*}$ | 5 | Injector current input |
| D0-D7 | 7, 9 thru 15 | Data input/output port |
| $\overline{\text { CS }}, \mathrm{R} / \bar{W}$ | 2,4 | Chip select low causes product latch data to be transferred onto the external data bus if read-write is high or causes multiplier/multiplicand data to be input to one of the input latches from the external bus if $R / \bar{W}$ is low. Chip select high causes D0-D7 to be at a logic high level. |
| $M / \bar{L}$ | 3 | Most/Least byte select determines which multiplier latch is loaded on input, which byte of the product is read on output. Byte 1 latch and LSB product latch are accessed on $M / \bar{L}$ low. |
| MODE | 6 | MODE high causes adder array outputs to be passed directly to the 2 to 1 multiplexer. MODE low causes adder array outputs to be strobed into the product latches as the multiplier latch is loaded. Previous product data is then available after new multipliers are loaded. The multiplier latch must be loaded first. |
| $S / \bar{U}$ | 1 | Signed multiply when high, unsigned multiply when low. |

[^28]
## SBP 9708

recommended operating conditions

|  |  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\text {CC }}$ |  |  | 4.5 | 5 | 5.5 | $\checkmark$ |
| Injector current, I 1 NJ |  |  | 155 | 165 | 175 | mA |
| High-level output vol tage, $\mathrm{V}_{\mathrm{OH}}$ |  |  |  |  | 5.5 | V |
| Low-level output current, 10L (SBP 9708C only*) |  |  |  |  | 8 | mA |
| Width of load pulse (chip select low), $\mathrm{t}_{w}(\overline{\overline{C S}})$ |  |  | 100 |  |  | ns |
| Setup time | $\mathrm{M} / \bar{L}$ before load pulse, $\mathrm{t}_{\text {su }}$ |  | 35 $\downarrow$ |  |  | ns |
|  | Data before end of load pulse, $\mathrm{t}_{\text {suld }}$ (da) |  | 601 |  |  |  |
|  | R/W before load puise, $\mathrm{t}_{\text {su }}$ (RW) |  | $40 \downarrow$ |  |  |  |
| Hold time | M/L after load put | h (ML) | $0 \uparrow$ |  |  | ns |
|  | Data after load pulse, th(da) |  | $10 \uparrow$ |  |  |  |
|  | $\mathrm{R} / \overline{\mathrm{W}}$ after chip select, th(WR) |  | $0 \uparrow$ |  |  |  |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ |  | SBP 9708M | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
|  |  | SBP 9708E | -40 |  | 85 |  |
|  |  | SBP 9708C | 0 |  | 70 |  |

- Values for SBP 9708M and SBP 9708E will be announced at a later date.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS $\dagger$ |  | MIN | TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  |  | 2 |  |  | V |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{\text {IK }}$ | Input clamp voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$, | $\mathrm{I}_{1}=-12 \mathrm{~mA}$ |  |  | -1.5 | V |
| VOH | High-level output voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$, | $V_{I H}=2.4 \mathrm{~V}, \quad V_{I L}=0.8 \mathrm{~V},$ <br> No Load | 2.5 | 3.5 |  | V |
| VOL | Low-level output voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \end{aligned}$ | $\begin{array}{ll} \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, & \mathrm{I}_{\mathrm{INJ}}=130 \mathrm{~mA}, \\ \mathrm{IOLL}=8 \mathrm{~mA} & \\ \hline \end{array}$ |  |  | 0.5 | $\checkmark$ |
| Ios | Short-circuit output current | $\mathrm{V}_{\text {CC }}=5.5 \mathrm{~V}$ |  | -0.3 | -0.8 | -1.2 | mA |
| 1 | Input current at maximum input voltage | $V_{C C}=$ MAX, | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  | 0.4 | 1 | mA |
| $\mathrm{IIH}^{\text {H }}$ | High-level input current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}$, | $\mathrm{V}_{1}=2.4 \mathrm{~V}$ |  | -0.3 | -0.7 | mA |
| IIL | Low-level input current | $\mathrm{V}_{C C}=\mathrm{MAX}$, | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ |  | -0.7 | -1.1 | mA |
| ${ }^{\text {I CC }}$ | Supply current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}$ |  |  | 8 | 15 | mA |

switching characteristics over recommended operating free-air temperature range, $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{I} / \mathrm{NJ}=\mathbf{1 6 5} \mathrm{mA}$

| PARAMETER | FROM | TO | TEST CONDITIONS | NO EXTERNAL PULLUP |  |  | SEE LOAD CIRCUIT |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP ${ }^{\ddagger}$ | MAX | MIN | TYP ${ }^{+}$ | MAX |  |
| tPD(CS) | $\stackrel{\rightharpoonup}{\text { CS }}$ | OUTPUT (D7-D0) |  |  | 240 |  |  | 150 | 200 | ns |
| tPD(S/U) | S/U | OUTPUT (D7-D0) | $\mathrm{C}_{\mathrm{L}}=80 \mathrm{pF}$ |  | 340 |  |  | 250 | 325 | ns |
| tPD(M/L) | M/L | OUTPUT (D7-D0) |  |  | 250 |  |  | 160 | 200 | ns |
| tPD(MPY) | CS $\dagger$ | PROD OUT (D7-D0) | $\mathrm{C}_{\mathrm{L}}=80 \mathrm{pF}, \mathrm{V}_{1(\text { mode })}=2 \mathrm{~V}$ |  | 365 |  |  | 275 | 400 | ns |

$\dagger$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
$\neq$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
$\downarrow \uparrow$ The arrow indicates the transition of the chip-select input used for reference: $\uparrow$ for the low-to-high transition, $\downarrow$ for the high-to-low transition.



TIMING DIAGRAM-TYPICAL PIPELINED MODE SEQUENCE OF MULTIPLIES


TIMING DIAGRAM-TYPICAL TRANSPARENT MODE CYCLE



8080A SYSTEM MULTIPLIER LOAD CYCLE USING SN74LS245


8080A SYSTEM PRODUCT READ CYCLE
(MEMORY-MAPPED)


SBP 9708 TYPICAL I/O MAPPED APPLICATION (8080A SYSTEM)



8080A SYSTEM MULTIPLIER READ CYCLE USING SN74S428 OR SN74S438

## MECHANICAL DATA

## ORDERING INSTRUCTIONS

Orders for devices from this book should include the package outline letter(s) at the end of the type number. Examples: SN54S482J, SN74S740N

It is necessary to use only the first letter of the package type ( J or N ) unless the device is available in more than one type of $J$ (dual-in-line ceramic) package, or in more than one type of $N$ (dual-in-line plastic) package.

Special ordering instructions for programmable read-only memories (PROMs) are found on page 5-2.

## MECHANICAL DATA

## J ceramic packages (including JT and JW dual-in-line and JQ quad-in-line packages)

These hermetically sealed dual-in-line packages consist of a ceramic base, ceramic cap, and a 16-, 18-, 20-, 24-, 28-, or 48 lead frame. Hermetic sealing is accomplished with glass. The JT packages are intended for insertion in mounting-hole rows on $0.300(7,62)$ centers, JW packages for mounting-hole rows on $0.600(15,24)$ centers, and the JQ quad-in-line package for mounting-hole rows on $0.600(15,24)$ and $0.800(20,32)$ centers. Once the leads are compressed and inserted sufficient tension is provided to secure the package in the board during soldering. Tin-plated ('bright-dipped") leads require no additional cleaning or processing when used in soldered assembly.

NOTE: For the 16-, 28-, and 20-pin packages, the letter $J$ is used by itself since these packages are available only in the 0.300 (7,62) row spacing. For the 24-pin packages, if no second letter nor row spacing is specified, the package is assumed to have 0.600 ( 15,24 ) row spacing.


NOTES: a. All dimensions are shown in inches (and parenthetically in millimeters for reference only). Inch dimensions govern.
b. Each pin centerline is located within $0.010(0,26)$ of its true longitudinal position.


[^29]b. Each pin centerline is located within $0.010(0,26)$ of its true longitudinal position.

b. Each pin centerline is located within $0.010(0,26)$ of its true longitudinal position.

NOTES: a. All dimensions are shown in inches (and parenthetically in millimeters for reference only). Inch dimensions govern.
b. Each pin centerline is located within $0.010(0,26)$ of its true longitudinal position.


NOTES: a. All dimensions are shown in inches (and parenthetically in millimeters for reference only). Inch dimensions govern.
b. Each pin centerline is located within $0.010(0,26)$ of its true longitudinal position.


## MECHANICAL DATA

## N plastic packages (including NT and NW dual-in-line packages)

These dual-in-line packages consist of a circuit mounted on a $16-18$-, 20-, 24-, or 28 -pin lead frame and encapsulated within an electrically nonconductive plastic compound. The compound will withstand soldering temperature with no deformation and circuit performance characteristics remain stable when operated in high-humidity conditions. The packages are intended for insertion in mounting-hole rows on $0.300(7,62)$ centers for the NT packages and on 0.600 $(15,24)$ centers for the NW packages. Once the leads are compressed and inserted, sufficient tension is provided to secure the package in the board during soldering. Leads require no additional cleaning or processing when used in soldered assembly.

NOTE: For the 16-, 18-, 20-, and 28-pin packages, the letter $N$ is used by itself since these packages are available in only one row-spacing width $-0.300(7,62)$ for the 16-, 18-, and 20-pin packages and $0.600(15,24)$ for the 28-pin package. For the 24-pin package, if no second letter nor row spacing is specified, the package is assumed to have $0.600(15,24)$ row spacing.


NOTES: a. All dimensions are shown in inches (and parenthetically in millimeters for reference only). Inch dimensions govern.
b. Each pin centerline is located within $0.010(0,26)$ of its true longitudinal position.

N plastic packages (continued)


NOTES: a. All dimensions are shown in inches (and parenthetically in millimeters for reference only). Inch dimensions govern.
b. Each pin centerline is located within $0.010(0,26)$ of its true longitudinal position.


NOTES: a. All dimensions are shown in inches (and parenthetically in millimeters for reference only). Inch dimensions govern.
b. Each pin centerline is located within $0.010(0,26)$ of its true longitudinal position.

[^30]b. Each pin centerline is located within $0.010(0,26)$ of its true longitudinal position.
NOTES: a. All dimensions are shown in inches (and parenthetically in millimeters for reference only). Inch dimensions govern.
b. Each pin centerline is located within $0.010(0,26)$ of its true longitudinal position.


## W ceramic flat package

These hermetically sealed flat packages consist of an electrically nonconductive ceramic base and cap, and a 16- or 24lead frame. Hermetic sealing is accomplished with glass. Tin-plated ("bright-dipped") leads ( -00 ) require no additional cleaning or processing when used in soldered assembly.


NOTES: a. All dimensions are shown in inches (and parenthetically in millimeters for reference only). Inch dimensions govern.
b. Index point is provided on cap for terminal identification only.
c. Leads are within $0.005(0,13)$ radius of true position (T.P.) at maximum material condition.
d. This dimension determines a zone within which all body and lead irregularities lie.
e. Not applicable for solder-dipped leads.
f. When solder-dipped leads are specified, dipped area extends from lead tip to within $0.050(1,27)$ of package body.

W ceramic flat package (continued)


NOTES: a. All dimensions are shown in inches (and parenthetically in millimeters for reference only). Inch dimensions govern.
b. Index point is provided on cap for terminal identification only.
c. Leads are within $0.005(0,13)$ radius of true position (T.P.) at maximum material condition.
d. This dimension determines a zone within which all body and lead irregularities lie.
e. Not applicable for solder-dipped leads.
f. When solder-dipped leads are specified, dipped area extends from lead tip to within $0.050(1,27)$ of package body.
g. End configuration of 24 -pin package is at the option of Tl.

## ERRATA

This page and the one that follows correct pages 5－7 and 5－15．In addition to showing pins 18 and 19 of TBP28S85， TBP28L85，and TBP28P85 to be active high（ $E$ ，not $\bar{E}$ ），the rank numbers of all $A, E, G$ ，and $Q$ pins have been changed to correspond with the numbering in the standard pin－outs currently under consideration by the JEDEC Committee on Bipolar Memories，JC42．1．For the same reason， S pins（chip select）have been redesignated G （output enable），these functions being interchangeable in unregistered PROMs．With the exception of the $E$ to $\bar{E}$ corrections，these changes strictly involve nomenclature，not functional changes．

## SERIES 14 AND 18 PROGRAMMABLE READ－ONLY MEMORIES

| TBP 18SA030，TBP18S030 256 BITS （32 WORDS BY 8 BITS） （TOP VIEW） | TBP 14S10，TBP14SA 10 1024 BITS （256 WORDS BY 4 BITS） （TOP VIEW） | TBP 18SA22，TBP 18S22 2048 BITS （256 WORD BY \＆BITS） （TOP VIEW） | TBP 18S42，TBP 18SA22 4096 BITS （512 WORD B Y B BITS） （TOP VIEW） |  | TBP18SA46 6 BITS SY 8 BITS VIEW） |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $000 \mathrm{~T}^{16} \mathrm{Vcc}$ | ${ }^{46}$［1］${ }^{16} \mathrm{~V}_{\mathrm{Cc}}$ | AO $\square^{200} \mathrm{vCC}$ |  | A7 | ${ }^{20} \mathrm{~V} \mathrm{VCC}$ |
| Oi这 甸 $\overline{\mathbf{G}}$ | A5年（197 | A1这旬A7 | A1这 旬A8 | A6 ${ }^{2}$ | A8 |
| O2 ${ }^{3}$ 匍A4 |  | A2 3 年A6 |  | $A 5$ | $2{ }^{2} \mathrm{NC}$ |
| 03每 旬A3 |  |  | A3茴 旬A6 | A4 ${ }^{\text {a }}$ | $\underline{\square 174}$ |
|  |  |  | A4 5 ${ }^{16} \mathrm{~A}$ | A3 ${ }^{5}$ | ${ }_{20} \mathrm{G} 1$ |
|  |  |  | 00 6 ${ }^{15}$ | A2 6 | 1963 |
|  | A2 ${ }^{\text {¢ }}$ 02 | 01 7 ${ }^{\text {70 }} 07$ | 01 园 07 | A1 ${ }^{\text {a }}$ | $8{ }^{6} \mathbf{6}$ |
| GND图－ 07 |  |  |  | A0 ${ }^{8}$ | 07 |
|  |  | 03 囫 05 | 03気 1205 | 00 | 160 06 |
|  |  | GND 10 或04 | GND 10 或 04 | Q1 ${ }^{10}$ | ${ }^{1505}$ |
|  |  |  |  | 02 | 通 04 |
|  |  |  |  | GND ${ }^{12}$ | 囫 03 |

[^31]
# ERRATA 

## SERIES 24 AND 28 PROGRAMMABLE READ-ONLY MEMORIES



[^32].


[^0]:    †Integrated Schottky-Barrier diode-clamped transistor is patented by Texas instruments. U. S. Patent Number 3,463,975.

[^1]:    * Current out of a terminal is given as a negative value.

[^2]:    *Current out of a terminal is given as a negative value.

[^3]:    ${ }^{\dagger}$ For conditions shown MIN, NOM, or MAX, use the appropriate value specifled under recommended operating conditions.
    ${ }^{\ddagger}$ All typical values are at ${ }^{1} C C=N O M, T_{A}=25^{\circ} \mathrm{C}$.
    *References to SBP 9900A apply equally to the SBP 9900A-1 throughout this document except in 6.3 Switching Characteristics. SBP 9900A-1 complies with JAN specIfication MIL-M-38510/46001 and MIL-STD-883 processing.

[^4]:    ${ }^{\dagger}$ F or condltions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions;
    ${ }^{\ddagger}$ All typical values are at $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
    § Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second.

[^5]:    ${ }^{\dagger} \Omega=$ open collector, $\nabla=$ three state.

[^6]:    t $Q=$ open collector, $\nabla=$ three state.

[^7]:    $\dagger$ Absolute maximum ratings.

[^8]:    ${ }^{\dagger}$ NOTE - Electrical parameters for these devices are design goals only.
    $\triangle$ NOTE - These devices avallable as full-temperature-range and as high-rel processed devices (use suffix MJ or NJ).
    $\neq \underline{Q}=$ open collector, $\nabla=$ three state.

[^9]:    * Electrical parameters for these devices are design goals only.

    NOTE: MJ designates full-temperature-range circuits (formerly 54 Family), J and $N$ designate commercial-temperature-range circuits (formerly 74 Family).

[^10]:    * Electrical parameters for these devices are design goals only.

    NOTE: MJ designates full-temperature-range circuits (formerly 54 Family ), J and N designate commercial-temperature-range circuits (formerly 74 Family).

[^11]:    $H \equiv$ high level, $L \equiv$ low level, $X \equiv$ irrelevant

[^12]:    $\mathrm{H} \equiv$ high level, L $\equiv$ low level, $\mathrm{X} \equiv$ irrelevant

[^13]:    $\dagger$ For conditions shown as MIN or MAX use the appropriate value specified under recommended operating conditions.
    $\ddagger$ All typical values are at $V_{C C}-5 \vee, T_{A}=25^{\circ} \mathrm{C}$.
    § Duration of the short circuit should not exceed one second.
    NOTE 3: ICC is measured with all inputs grounded and the output open.

[^14]:    $\dagger_{\text {For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. }}$
    $\ddagger$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
    $\S$ Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second.
    NOTES: 2. An SN54S226 in the J package operating at temperatures above $113^{\circ} \mathrm{C}$ requires a heat-sink that provides a thermal resistance from case to free air, $\mathrm{R}_{\theta \mathrm{CA}}$, of not more than $48^{\circ} \mathrm{C} / \mathrm{W}$.
    3. ICC is measured with all inputs (and outputs) grounded.

[^15]:    NOTE 4: Load circuit and voltage waveforms are shown on page 1-14.

[^16]:    ${ }^{\circ}$ Data includes the two serial inputs and the eight input/output data lines.

[^17]:    If $_{\text {max }} \equiv$ maximum clock frequency
    tpLH $\equiv$ propagation delay time, low-to-high-level output
    ${ }^{\text {t }}$ PHL $\equiv$ propagation delay time, high-to-low-level output
    ${ }^{\mathrm{t} P Z \mathrm{H}} \equiv$ output enable time to high level
    $t_{P Z L} \equiv$ output enable time to low level
    $t_{\text {PHZ }} \equiv$ output disable time from high level
    $t_{p L Z} \equiv$ output disable time from low level
    NOTE 1: For testing $f_{\text {max, }}$ all outputs are loaded simultaneously, each with $C_{L}$ and $R_{L}$ as specified for the propagation times. See load circuits and waveforms on page 1-15.

[^18]:    $z \equiv$ high impedance (output off)

[^19]:    NOTE 2: Load circuit and voltage waveforms are shown on page 1-14
    $t_{P L H} \equiv$ Propagation delay time, low-to-high-level input
    tPHL Propagation delay time, high-to-low-level input
    ${ }^{t} P Z L \equiv$ Output enable time to low level
    ${ }^{\text {tPZH }} \equiv$ Output enable time to high level
    PLZ $\equiv$ Output disable time from low level
    ${ }^{t} \mathrm{PHZ} \equiv$ Output disable time from high level

[^20]:    Texas Instruments

[^21]:    ${ }^{\dagger}$ These symbols are in accordance with IEEE Std 91/ANSI Y 32.14 and current discussions in IEC and IEEE.

[^22]:    $\dagger$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
    $\ddagger$ All typical values are at $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
    I Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second.

[^23]:    *SN54185/SN74185 can be used.

[^24]:    NOTE 2: Load circuit and voltage waveforms are shown on page 1-15.

[^25]:    ${ }^{\mathrm{t} P L H}$. $\equiv$ propagation delay time, low-to-high-level output
    $t_{P H L} \equiv$ propagation delay time, low-to-high-level output
    $\mathrm{t}_{\mathrm{ZH}} \equiv$ output enable time to high level
    ${ }^{t_{Z}} \equiv$ output enable time to low level
    $\mathrm{t}_{\mathrm{HZ}} \equiv$ output disable time from high level
    ${ }^{t_{L}} \mathbf{Z} \equiv$ output disable time from low level
    NOTE 3: Load circuits and voltage waveforms are shown on page 1-14.

[^26]:    ${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
    $\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
    Not more than one output should be shorted at a time. and duration of the short-circuit should not exceed one second.

[^27]:    $Z \equiv$ high impedance (output off)

[^28]:    *Nominal current may be supplied by connection of a $24 \Omega \pm 5 \%$ ( 2 watt) resistor from $V_{C C}$ to INJ input.

[^29]:    NOTES: a. All dimensions are shown in inches (and parenthetically in millimeters for reference only). Inch dimensions govern.

[^30]:    NOTES: a. All dimensions are shown in inches (and parenthetically in millimeters for reference only). Inch dimensions govern.

[^31]:    Pin assignments for all of these memories are the same for all packages．

[^32]:    - For those pins having dual designations, the designation to the right of the virgule (/) applies only to the type number(s) immediately followed by an asterisk (*) above the pinout drawing.

