

#### CONTENTS

| 1. | General       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       . </th <th>4<br/>5<br/>9<br/>15</th>             | 4<br>5<br>9<br>15                                        |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| 2. | LAN Support                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 17                                                       |
| 3. | NEW I/O Capabilities                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 18<br>18<br>19<br>19<br>20<br>21<br>22<br>22<br>22<br>23 |
| 4. | PROGRAMMABLE TIMER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 28<br>28<br>28<br>29<br>30<br>31                         |
| 5. | BOOT ROM and TEST LED Support       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       . <t< td=""><td>34<br/>34<br/>34</td></t<> | 34<br>34<br>34                                           |
| 6. | Keyboard System Support                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 37<br>37<br>38                                           |
| 7. | Buffer Control       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .       .                                                 | 41<br>41                                                 |
| 8. | TEST MODES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 43<br>43<br>43<br>43<br>43                               |



1

# BURNNI BASIC STANDARD I/O

External Reference Specification

Martin Speer Bruce Bergmann Hewlett-Packard Co. Fort Collins System Division February 28, 1990

DESCRIPTION: BURNNI External Reference Specification Dwg no. A-1LY4-0302-1 PAGE 3 of 46



## 1. General

BURNNI is one of two core I/O ASICs developed to save PC board area and cost by integrating most of the "glue logic" surrounding the Series 300 core I/O plus some of the core I/O itself. In addition to this, some new I/O was added to improve system adaptability and improve the ability for a user to configure the system. The enhancement which was added to improve the adaptability of the system was a programmable BUS Error timer. EEPROM support was added in order to eliminate configuration switches and for the storage of the LAN Lanic Address. This allows users to easily change the configuration of their system through the use of configuration software(BOOT ROM resident) and not by opening up the system and trying to figure out switch settings(although this will still be necessary for some optional I/O cards).

## 1.1 Features

This is the fill list of functions performed by BURNNI:

- Enhanced Programmable Timer Module(PTM) software compatible with Motorola MC6840. Interrupts tied to Interrupt Level 6.
- LAN support logic. NOVRAM replaced by 64 nibbles of RAM within BURNNI which is initialized by the BOOT ROM. Dual Port Control of LAN Buffer RAM with enhanced performance via 32 bit RAM interface implementation. Interrupt level and select code switches eliminated through "hidden" registers which are configured by BOOTROM using EEPROM data.
- Address Decode, "DTACK" generation, and Chip Select for interfacing a BOOT ROM to the system. The BOOT ROM's address space can be doubled by setting a bit in one of BURNNI's control registers.
- Address Decode, "DTACK" generation, and write strobe for interfacing System Status LEDs to the system.
- Address Decode, "DTACK" generation, and necessary control signals provided to connect an INTEL 8042 Universal Peripheral Interface 8-Bit Microcomputer into the system with a minimum of other logic(external logic is needed to report the status of Non-Maskable Interrupt).
- Address Decode, "DTACK" generation, Chip Select, and Write Enable provided for interfacing an EEPROM to the system.
- Programmable BUS ERROR time out period(6 micro-seconds to 1026 micro-seconds in 4 micro-second increments). The new design of the BUS ERROR time out counter allows block mode transfers to work properly.
- DIO Bus Buffer Control. "NdmaActive" and "Nima" signals used to perform Buffer Control for the DMA chip and for NIKKI(or any other device sharing the local Data BUS).



# 1.2 Pin List

)

|            |                  |      | BURNNI Pino      | ut   |      |            |          |
|------------|------------------|------|------------------|------|------|------------|----------|
|            |                  |      | DRIVE Capability |      |      |            |          |
|            |                  |      | (0 = Drive  0)   | D 11 |      |            |          |
| <b>n</b> . | NT               | ъ.   | (1=Drive 1)      | Pull | 0'1- | <b>D</b> 1 | D- J     |
| Pin_       | Name             | Dir. | (Z=Tri-State)    | Up   | Side | Ploc       | Pad      |
| 1          | 124(0)           | 1/0  | 017              | v    | ΤΟΡ  | 420        | BUSPAD10 |
|            | lad[0]           | 1/0  | 0,1,2            | v    | TOP  | 420        | BUSPAD10 |
|            | lad[2]           | 1/0  | 0, 1, 2          | v    | TOP  | 400        | BUSPAD10 |
|            | lad[2]           | 1/0  | 0,1,2            | v    | TOP  | 300        | BUSPAD10 |
| 5          | 1ad[3]           | 1/O  | 0,1,2            | Y    | TOP  | 380        | BUSPAD10 |
| 6          | lad[4]           | 1/0  | 0,1,2            | v    | TOP  | 370        | BUSPAD10 |
|            | lad[5]           | 1/0  | 0,1,2            | ·V   | TOP  | 360        | BUSPAD10 |
|            | lad[7]           | 1/0  | 0,1,2            | v    | TOP  | 350        | BUSPAD10 |
| 0          | GND(dirty)       | 1/0  | 0,1,2            | I    | TOP  | 340        | DGNDPAD  |
| 10         | [8]hel           | 1/0  | 017              | Y    | TOP  | 330        | BUSPAD10 |
| 10         | [0]hel           | 1/0  | 0,1,2            | v    | TOP  | 320        | BUSPAD10 |
| 12         | [2]bel           | 1/0  | 0.1.7            | Ŷ    | TOP  | 310        | BUSPAD10 |
| 13         | lad[10]          | 1/0  | 0,1,2            | Ŷ    | TOP  | 300        | BUSPAD10 |
| 13         | lad[12]          | 1/0  | 0.1.7            | Ŷ    | TOP  | 290        | BUSPAD10 |
| 15         | lad[12]          | 1/0  | 017              | Ŷ    | TOP  | 280        | BUSPAD10 |
| 15         | lad[13]          | 1/0  | 0,1,2            | Ŷ    | TOP  | 200        | BUSPAD10 |
| 10         | lad[14]          | 1/0  | 0,1,2            | Ŷ    | TOP  | 260        | BUSPAD10 |
| 18         | VDD(dirty)       | 1/0  | 0,1,22           | 1    | TOP  | 250        | DVDDPAD  |
| 10         | [0]be2           | 1/0  | 017              | Y    | TOP  | 230        | BUSPAD10 |
| 20         | Sad[0]<br>Sad[1] | 1/0  | 017              | Ŷ    | TOP  | 230        | BUSPAD10 |
| 21         | Sad[2]           | 1/0  | 0,1,Z            | Ŷ    | TOP  | 220        | BUSPAD10 |
| 21         | Sad[2]           | 1/0  | 0,1, <b>Z</b>    | Ŷ    | TOP  | 210        | BUSPAD10 |
| 23         | Sad[4]           | 1/0  | 0,1,Z            | Ŷ    | TOP  | 200        | BUSPAD10 |
| 24         | Sad[5]           | I/O  | 0,1,Z            | Ŷ    | TOP  | 190        | BUSPAD10 |
| 25         | Sad[6]           | I/O  | 0,1,Z            | Ŷ    | TOP  | 180        | BUSPAD10 |
| 26         | Sad[7]           | I/O  | 0.1.Z            | Y    | TOP  | 170        | BUSPAD10 |
| 27         | GND(dirty)       | 7 -  |                  |      | TOP  | 160        | DGNDPAD  |
| 28         | Sad[8]           | I/O  | 0.1.Z            | Y    | TOP  | 150        | BUSPAD10 |
| 29         | Sad[9]           | Í/O  | 0.1.Z            | Y    | TOP  | 140        | BUSPAD10 |
| 30         | Sad[10]          | Í/Ō  | 0.1.Z            | Y    | TOP  | 130        | BUSPAD10 |
| 31         | Sad[11]          | I/O  | 0.1.Z            | Y    | TOP  | 120        | BUSPAD10 |
| 32         | Sad[12]          | I/O  | 0.1.Z            | Y    | TOP  | 110        | BUSPAD10 |
| 33         | Sad[13]          | I/O  | 0,1,Z            | Y    | TOP  | 100        | BUSPAD10 |
| 34         | Sad[14]          | Í/Ō  | 0,1.Z            | Y    | TOP  | 90         | BUSPAD10 |
| 35         | Sad[15]          | Í/O  | 0,1,Z            | Y    | TOP  | 80         | BUSPAD10 |
| 36         | NdmaActive       | Ĭ    | , ,              | Y    | TOP  | 50         | BUSPAD10 |
| 37         | Ntest            | Ι    |                  | Y    | TOP  | 40         | BUSPAD10 |
| 38         | oe               | I    |                  | Y    | TOP  | 30         | BUSPAD10 |
| 39         | NsrCsu           | O(I) | 0,1,Z            | Ν    | TOP  | 20         | BUSPAD10 |
| 40         | NsrCsl           | ò    | 0,1,Z            | Ν    | TOP  | 10         | BUSPAD10 |
|            |                  |      |                  |      |      |            |          |

97-109-5



|     |            |      | BURNNI Pinout    | (Cont.) | <u></u> |      |          |
|-----|------------|------|------------------|---------|---------|------|----------|
|     |            |      | DRIVE Capability |         |         |      |          |
|     |            |      | (0 = Drive  0)   |         |         |      |          |
|     |            |      | (1=Drive 1)      | Pull    |         |      |          |
| Pin | Name       | Dir. | (Z=Tri-State)    | Up      | Side    | Ploc | Pad      |
|     |            |      |                  |         |         |      |          |
| 41  | Nsrwr      | Ο    | 0,1,Z            | Ν       | LEFT    | 440  | BUSPAD10 |
| 42  | NsrOe      | 0    | 0,1,Z            | Ν       | LEFT    | 430  | BUSPAD10 |
| 43  | srAle      | 0    | 0,1,Z            | Ν       | LEFT    | 420  | BUSPAD10 |
| 44  | Nkbcs      | O(I) | 0,1,Z            | Y       | LEFT    | 410  | BUSPAD10 |
| 45  | kbRs0      | 0    | 0,1,Z            | Ν       | LEFT    | 400  | BUSPAD10 |
| 46  | NkbReset   | 0    | 0,1,Z            | Ν       | LEFT    | 390  | BUSPAD10 |
| 47  | VDD(dirty) |      |                  |         | LEFT    | 380  | DVDDPAD  |
| 48  | GND(dirty) |      |                  |         | LEFT    | 370  | DGNDPAD  |
| 49  | NkbIor     | 0    | 0,1,Z            | Ν       | LEFT    | 360  | BUSPAD10 |
| 50  | NkbIow     | 0    | 0,1,Z            | Ν       | LEFT    | 350  | BUSPAD10 |
| 51  | Nromcs     | O(I) | 0,1,Z            | Y       | LEFT    | 340  | BUSPAD10 |
| 52  | Nledcs     | O(I) | 0,1,Z            | Y       | LEFT    | 330  | BUSPAD10 |
| 53  | Neeoe      | O(I) | 0,1,Z            | Y       | LEFT    | 320  | BUSPAD10 |
| 54  | Neewe      | O    | 0,1,Z            | Ν       | LEFT    | 310  | BUSPAD10 |
| 55  | GND(dirty) |      |                  |         | LEFT    | 280  | DGNDPAD  |
| 56  | Nclk5M     | O(I) | 0,1,Z            | Ν       | LEFT    | 270  | BUSPAD7  |
| 57  | clk5M      | O(I) | 0,1,Z            | Ν       | LEFT    | 260  | BUSPAD7  |
| 58  | clk10M     | I(Ô) | 0,1,Z            | Ν       | LEFT    | 250  | BUSPAD10 |
| 59  | VDD(dirty) |      |                  |         | LEFT    | 240  | DVDDPAD  |
| 60  | clk40M     | Ι    |                  | Ν       | LEFT    | 210  | BUSPAD10 |
| 61  | GND(core)  |      |                  |         | LEFT    | 200  | GND      |
| 62  | ba[1]      | Ι    |                  | Y       | LEFT    | 190  | BUSPAD10 |
| 63  | ba[2]      | Ι    |                  | Y       | LEFT    | 180  | BUSPAD10 |
| 64  | ba[3]      | Ι    |                  | Y       | LEFT    | 170  | BUSPAD10 |
| 65  | ba[4]      | Ι    |                  | Y       | LEFT    | 160  | BUSPAD10 |
| 66  | ba[5]      | Ι    |                  | Y       | LEFT    | 150  | BUSPAD10 |
| 67  | ba[6]      | Ι    |                  | Y       | LEFT    | 140  | BUSPAD10 |
| 68  | ba[7]      | Ι    |                  | Y       | LEFT    | 130  | BUSPAD10 |
| 69  | ba[8]      | Ι    |                  | Y       | LEFT    | 120  | BUSPAD10 |
| 70  | ba[9]      | Ι    |                  | Y       | LEFT    | 110  | BUSPAD10 |
| 71  | ba[10]     | Ι    | ·                | Y       | LEFT    | 100  | BUSPAD10 |
| 72  | ba[11]     | Ι    |                  | Y       | LEFT    | 90   | BUSPAD10 |
| 73  | ba[12]     | Ι    |                  | Y       | LEFT    | 80   | BUSPAD10 |
| 74  | ba[13]     | Ι    |                  | Y       | LEFT    | 70   | BUSPAD10 |
| 75  | ba[14]     | Ι    |                  | Y       | LEFT    | 60   | BUSPAD10 |
| 76  | ba[15]     | Ι    |                  | Y       | LEFT    | 50   | BUSPAD10 |
| 77  | ba[16]     | Ι    |                  | Y       | LEFT    | 40   | BUSPAD10 |
| 78  | ba[17]     | Ι    |                  | Y       | LEFT    | 30   | BUSPAD10 |
| 79  | ba[18]     | Ι    |                  | Y       | LEFT    | 20   | BUSPAD10 |
| 80  | ba[19]     | Ι    |                  | Y       | LEFT    | 10   | BUSPAD10 |
|     |            |      |                  |         |         |      |          |



|     | <u></u>    |      | BURNNI Pinor     | ut(Cont. | )      |      |          |
|-----|------------|------|------------------|----------|--------|------|----------|
|     |            |      | DRIVE Capability |          |        |      |          |
|     |            |      | (0 = Drive  0)   |          |        |      |          |
|     |            |      | (1 = Drive  1)   | Pull     |        |      |          |
| Pin | Name       | Dir. | (Z=Tri-State)    | Up       | Side   | Ploc | Pad      |
|     |            |      |                  |          |        |      |          |
| 81  | ba[20]     | Ι    |                  | Y        | BOTTOM | 10   | BUSPAD10 |
| 82  | ba[21]     | Ι    |                  | Y        | BOTTOM | 20   | BUSPAD10 |
| 83  | ba[22]     | Ι    |                  | Y        | BOTTOM | 30   | BUSPAD10 |
| 84  | ba[23]     | Ι    |                  | Y        | BOTTOM | 40   | BUSPAD10 |
| 85  | VDD(clean) |      |                  |          | BOTTOM | 50   | CVDDPAD  |
| 86  | bd[0]      | I/O  | 0,1,Z            | Ν        | BOTTOM | 60   | BUSPAD10 |
| 87  | bd[1]      | I/O  | 0,1,Z            | Ν        | BOTTOM | 70   | BUSPAD10 |
| 88  | bd[2]      | I/O  | 0,1,Z            | Ν        | BOTTOM | 80   | BUSPAD10 |
| 89  | bd[3]      | I/O  | 0,1,Z            | Ν        | BOTTOM | 90   | BUSPAD10 |
| 90  | bd[4]      | I/O  | 0,1,Z            | Ν        | BOTTOM | 100  | BUSPAD10 |
| 91  | bd[5]      | I/O  | 0,1,Z            | Ν        | BOTTOM | 110  | BUSPAD10 |
| 92  | bd[6]      | I/O  | 0,1,Z            | Ν        | BOTTOM | 120  | BUSPAD10 |
| 93  | bd[7]      | I/O  | 0,1,Z            | Ν        | BOTTOM | 130  | BUSPAD10 |
| 94  | GND(dirty) |      |                  |          | BOTTOM | 140  | DGNDPAD  |
| 95  | bd[8]      | I/O  | 0,1,Z            | Ν        | BOTTOM | 150  | BUSPAD10 |
| 96  | bd[9]      | I/O  | 0,1,Z            | Ν        | BOTTOM | 160  | BUSPAD10 |
| 97  | bd[10]     | I/O  | 0,1,Z            | Ν        | BOTTOM | 170  | BUSPAD10 |
| 98  | bd[11]     | I/O  | 0,1,Z            | Ν        | BOTTOM | 180  | BUSPAD10 |
| 99  | bd[12]     | I/O  | 0,1,Z            | Ν        | BOTTOM | 190  | BUSPAD10 |
| 100 | bd[13]     | I/O  | 0,1,Z            | Ν        | BOTTOM | 200  | BUSPAD10 |
| 101 | bd[14]     | I/O  | 0,1,Z            | Ν        | BOTTOM | 210  | BUSPAD10 |
| 102 | bd[15]     | I/O  | 0,1,Z            | Ν        | BOTTOM | 220  | BUSPAD10 |
| 103 | VDD(dirty) |      |                  |          | BOTTOM | 230  | DVDDPAD  |
| 104 | xbd[0]     | I/O  | 0,1,Z            | Ν        | BOTTOM | 240  | BUSPAD10 |
| 105 | xbd[1]     | I/O  | 0,1,Z            | Ν        | BOTTOM | 250  | BUSPAD10 |
| 106 | xbd[2]     | I/O  | 0,1,Z            | Ν        | BOTTOM | 260  | BUSPAD10 |
| 107 | xbd[3]     | I/O  | 0,1,Z            | Ν        | BOTTOM | 270  | BUSPAD10 |
| 108 | xbd[4]     | I/O  | 0,1,Z            | Ν        | BOTTOM | 280  | BUSPAD10 |
| 109 | xbd[5]     | I/O  | 0,1,Z            | Ν        | BOTTOM | 290  | BUSPAD10 |
| 110 | xbd[6]     | I/O  | 0,1,Z            | Ν        | BOTTOM | 300  | BUSPAD10 |
| 111 | xbd[7]     | I/O  | 0,1,Z            | Ν        | BOTTOM | 310  | BUSPAD10 |
| 112 | GND(dirty) |      |                  |          | BOTTOM | 320  | DGNDPAD  |
| 113 | xbd[8]     | I/O  | 0,1,Z            | Ν        | BOTTOM | 330  | BUSPAD10 |
| 114 | xbd[9]     | I/O  | 0,1,Z            | Ν        | BOTTOM | 340  | BUSPAD10 |
| 115 | xbd[10]    | I/O  | 0,1,Z            | Ν        | BOTTOM | 350  | BUSPAD10 |
| 116 | GND(clean) |      |                  |          | BOTTOM | 360  | CGNDPAD  |
| 117 | xbd[11]    | I/O  | 0,1,Z            | Ν        | BOTTOM | 370  | BUSPAD10 |
| 118 | xbd[12]    | I/O  | 0,1,Z            | Ν        | BOTTOM | 380  | BUSPAD10 |
| 119 | xbd[13]    | I/O  | 0,1,Z            | Ν        | BOTTOM | 390  | BUSPAD10 |
| 120 | xbd[14]    | I/O  | 0,1,Z            | Ν        | BOTTOM | 400  | BUSPAD10 |
|     |            |      | -                |          |        |      |          |

DESCRIPTION: BURNNI External Reference Specification



|     |            |        | BURNNI Pinout                    | (Cont.) |       |      |          |
|-----|------------|--------|----------------------------------|---------|-------|------|----------|
|     |            |        | O = Drive O                      |         |       |      |          |
|     |            |        | (0 = Drive 0)                    | D.,11   |       |      |          |
| Din | Nomo       | D:-    | (1 = Drive 1)<br>(7 - Tri Stata) | run     | Sida  | Plac | Pad      |
|     | Iname      | DII.   | (Z=111-State)                    | Op      | Side  | FIOC | <u> </u> |
| 121 | xbd[15]    | I/O    | 0.1.Z                            | N       | RIGHT | 10   | BUSPAD10 |
| 122 | Niack      | I      | -,-,-                            | N       | RIGHT | 40   | BUSPAD10 |
| 123 | Nbdrv      | I      |                                  | N       | RIGHT | 50   | BUSPAD10 |
| 124 | Nlwd       | Ī      |                                  | N       | RIGHT | 60   | BUSPAD10 |
| 125 | Nlds       | I      |                                  | N       | RIGHT | 70   | BUSPAD10 |
| 126 | Nuds       | Ι      |                                  | Ν       | RIGHT | 80   | BUSPAD10 |
| 127 | Nbas32     | Ι      |                                  | Ν       | RIGHT | 90   | BUSPAD10 |
| 128 | Nbas24     | I      |                                  | Ν       | RIGHT | 100  | BUSPAD10 |
| 129 | Nwrite     | Ι      |                                  | Ν       | RIGHT | 110  | BUSPAD10 |
| 130 | Ndtkall    | Ι      |                                  | Ν       | RIGHT | 120  | BUSPAD10 |
| 131 | Nreset     | I      |                                  | Ν       | RIGHT | 130  | BUSPAD10 |
| 132 | NPuReset   | Ι      |                                  | Ν       | RIGHT | 140  | BUSPAD10 |
| 133 | Nima       | I/O    | 0,1,Z                            | Y       | RIGHT | 150  | BUSPAD10 |
| 134 | Ndtack16   | O      | 0,Z                              | Y       | RIGHT | 160  | BUSPAD7  |
| 135 | Ndtack32   | Ο      | 0,Z                              | Y       | RIGHT | 170  | BUSPAD7  |
| 136 | Nberr      | O(I)   | 0,Z                              | Y       | RIGHT | 180  | BUSPAD7  |
| 137 | GND(dirty) |        |                                  |         | RIGHT | 190  | DGNDPAD  |
| 138 | Nir[3]     | Ο      | 0,Z                              | Y       | RIGHT | 200  | BUSPAD10 |
| 139 | Nir[4]     | 0      | 0,Z                              | Y       | RIGHT | 210  | BUSPAD10 |
| 140 | Nir[5]     | 0      | 0,Z                              | Y       | RIGHT | 220  | BUSPAD10 |
| 141 | VDD(core)  |        |                                  |         | RIGHT | 230  | VDD      |
| 142 | Nir[6]     | 0      | 0,Z                              | Y       | RIGHT | 240  | BUSPAD10 |
| 143 | bfDir      | 0      | 0,1,Z                            | Ν       | RIGHT | 250  | BUSPAD10 |
| 144 | GND(dirty) |        |                                  |         | RIGHT | 260  | DGNDPAD  |
| 145 | VDD(dirty) |        |                                  |         | RIGHT | 270  | DVDDPAD  |
| 146 | bfHdEn     | 0      | 0,1,Z                            | Ν       | RIGHT | 280  | BUSPAD10 |
| 147 | NbfLdEn    | 0      | 0,1,Z                            | Ν       | RIGHT | 290  | BUSPAD10 |
| 148 | NbfXdEn    | 0      | 0,1,Z                            | Ν       | RIGHT | 300  | BUSPAD10 |
| 149 | NlnBusEn   | I/O    | 0,1,Z                            | Y       | RIGHT | 310  | BUSPAD10 |
| 150 | Inread     | I/O    | 0,1,Z                            | Y       | RIGHT | 320  | BUSPAD10 |
| 151 | GND(dirty) |        |                                  |         | RIGHT | 330  | DGNDPAD  |
| 152 | Nlance     | 1/0    | 0,1,Z                            | Y       | RIGHT | 340  | BUSPAD10 |
| 153 | NInrdy     | 1/0    | 0,1,Z                            | Y       | RIGHT | 350  | BUSPAD10 |
| 154 | NInHIda    | 0      | 0,1,Z                            | N       | RIGHT | 360  | BUSPAD10 |
| 155 | Ninreset   | O<br>V | 0,1,Z                            | Y       | RIGHT | 370  | BUSPAD10 |
| 156 | NInBm0     | 1      |                                  | Y       | RIGHT | 380  | BUSPAD10 |
| 15/ | NINBMI     | 1      |                                  | Y       | RIGHT | 390  | BUSPAD10 |
| 158 |            | I<br>T |                                  | Y       | RIGHT | 400  | BUSPAD10 |
| 159 | NINHOLD    | 1      |                                  | Y       | RIGHT | 410  | BUSPAD10 |
| 100 | Ninintr    | 1      |                                  | Ŷ       | RIGHT | 420  | BO2PAD10 |

DESCRIPTION: BURNNI External Reference Specification Dwg no. A-1LY4-0302-1 PAGE 8 of 46



# 1.3 Pin Description

| 1.3.1 BURNNI DIO/DIO-II signal pins |      |                                                                                                                                                                                                                                                                                                                                                                                         |  |
|-------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pin Name                            | Туре | Description                                                                                                                                                                                                                                                                                                                                                                             |  |
| ba[23:1]                            | I    | DIO address bus lines BA23 through BA1.                                                                                                                                                                                                                                                                                                                                                 |  |
| bd[15:0]                            | I/O  | DIO data bus lines BD15 through BD0. These lines are active during byte and word transfers.                                                                                                                                                                                                                                                                                             |  |
| xbd[15:0]                           | I/O  | DIO-II data bus lines XD15 through XD0. These lines are used only during long word transfers.                                                                                                                                                                                                                                                                                           |  |
| Nbas24                              | Ι    | DIO $\overline{BAS24}$ (Low True Buffered Address Strobe) signal. This signal asserts when there is a valid 24 bit address on the address bus.                                                                                                                                                                                                                                          |  |
| Nbas32                              | Ι    | DIO-II BAS32 (Low True Buffered Address Strobe for 32 bit address) signal.<br>This signal asserts when there is a valid 32 bit address on the address bus. If<br>the upper 8 address lines(BA24 through BA31) are all low, then both Nbas32<br>and Nbas24 will be asserted.                                                                                                             |  |
| Nlds                                | I    | DIO $\overline{BLDS}$ (Low True Buffered Lower Data Strobe) signal. This signal asserts when there is valid data on the lower data bus(BD7 through BD0) for writes and asserts when it is acceptable to drive the lower data bus for reads.                                                                                                                                             |  |
| Nuds                                | Ι    | DIO $\overline{\text{BUDS}}$ (Low True Buffered Upper Data Strobe) signal. This signal asserts when there is valid data on the upper data bus(BD15 through BD8) for writes and when it is acceptable to drive the upper data bus for reads.                                                                                                                                             |  |
| Nwrite                              | I    | DIO $BR/\overline{W}$ (High True Read/Low True Write) signal.                                                                                                                                                                                                                                                                                                                           |  |
| Ndtkall                             | Ι    | Low True DTACK all signal. This pin should be asserted when any of the following DIO/DIO-II signals assert: DTACK16, DSACK32, or DSACK16. This pin can also be asserted when it is disarable to disable the Bus ERROR timeout function.<br>In Test Mode(Ntest low), Ndtkall becomes the "scanen" signal.                                                                                |  |
|                                     |      | Scanen(Ndtkall) high puts the part in serial mode, scanen low puts the part in parallel mode. These modes are used when running ATG test vectors.                                                                                                                                                                                                                                       |  |
| Niack                               | I    | DIO-II IACK32 (Low True) signal. The Interrupt Acknowledge signal only goes to the BUS Error Timer circuit and is treated like Nbas32 and Nbas24 in starting and stopping the DIO Bus Error timer. In fact, Niack is logically OR'ed with Nbas32 and Nbas24 within the BUS ERROR Timer circuit. The DIO BUS Specification does not allow Nbas32 or Nbas24 to assert when Niack asserts. |  |
|                                     |      |                                                                                                                                                                                                                                                                                                                                                                                         |  |

| Nbdrv    | I     | DIO $\overline{\text{BDRV}}$ (Bus Drive Disable) signal. This DIO diagnostic/development signal, when asserted, will only disable BOOT ROM(Both normal and extended) accesses and Test LED accesses. No other BURNNI supported I/O will be affected. However, during the serial phase of test mode(Ntest low and Ndtkall high), this pin becomes the "Scan Path Input" pin.                                                             |
|----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Nlwd     | Ι     | DIO-II LWORD (Low True Long WORD) signal. Long WORD indicates that a long word transfer is being initiated on the bus.                                                                                                                                                                                                                                                                                                                  |
| Nreset   | Ι     | DIO $\overline{\text{RESET}}$ signal. This signal resets the Programmable Timer Module(PTM) within BURNNI, will cause the NkbReset to assert for 26 uS, clears the EEPROM Write Enable bit, and resets the LAN logic.                                                                                                                                                                                                                   |
| NPuReset | Ι     | Power Up Reset Signal which initializes all but the clock generation logic within BURNNI. This signal should be made true(low) when both $\overrightarrow{HALT}$ and $\overrightarrow{RESET}$ are asserted.                                                                                                                                                                                                                             |
| Nima     | I/O   | DIO $\overline{IMA}$ (Low True I'M ADDRESSED) Signal. This pin is driven low when BURNNI sees a valid address for an I/O device it supports and has enabled. This pin is also driven high for 50 nS(50 to 75 nS after Nbas24 or Nbas32 goes high). At all other times, Nima is an input pin which contains information to control the external Data Bus buffers for NIKKI(or any other external I/O device sharing the local data bus). |
| Ndtack16 | O(OC) | DIO $\overline{\text{DTACK16}}$ (Low True Data Transfer ACKnowledge 16) signal. This signal is used to handshake byte and word length data transfers. This pin only drives low, the bus master is expected to pre-charge this line high at the end of the data transfer cycle.                                                                                                                                                          |
| Ndtack32 | O(OC) | DIO-II DSACK32 (Low True Datatransfer and Size ACKnowledge 32) signal.<br>This signal is used to handshake longword data transfers. This pin only drives<br>low, the bus master is expected to pre-charge this line high at the end of the<br>data transfer cycle.                                                                                                                                                                      |
| Nberr    | O(OC) | DIO $\overline{\text{BERR}}$ (Low True Bus ERRor) signal. A bus error is generated if the current bus cycle(Nbas24, Nbas32, or Niack low and Ndtkall not low) has not completed within the time allocated(See Programmable Bus Error Section). This pin only drives low, the bus master is expected to pre-charge this line high at the end of the data transfer cycle.                                                                 |
|          |       | If Nberr is held low through a power-up reset(NPuReset) cycle(See Hold time requirements in timing diagrams), Nberr will remain in tri-state until the next power-up reset in which Nberr is pulled high. If Nberr was held low through a power-up reset, the Bus Error timeout support circuits within BURNNI will be disabled and bit #2 in the Status Register at address \$400003 will be cleared.                                  |
|          |       |                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |       |                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |       |                                                                                                                                                                                                                                                                                                                                                                                                                                         |



Nir[6:3] O(OC) DIO IR6 through IR3 (Low True Interrupt Request) signals. This pin only drives low, a pullup resistor on either the backplane or on the CPU board is expected to return this pin high after the interrupt is serviced. BURNNI's Programmable Timer Module(PTM) can generate an IR6 signal. The LAN circuits can generate an interrupt on IR6 through IR3, depending on which interrupt level is enabled in the LAN's Control Register.

#### 1.3.2 BURNNI Control/Support signals

| Pin Name   | Туре | Description                                                                                                                                                                                                                                                                                                   |
|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clk40M     | Ι    | 40 MHz clock for all logic with the exception of LAN. During test mode(Ntest low), this is the clock source for all flip flops in the scan path.                                                                                                                                                              |
| clk10M     | I(O) | 10 MHz clock for LAN logic. During test mode(Ntest low), this pin is an output driving the clk40M signal out and then back into BURNNI.                                                                                                                                                                       |
| clk5M      | O(I) | 5 MHz clock out used to support the keyboard and low speed HP-IB circuits.<br>During test mode(Ntest low), this pin becomes the "masken" input. When<br>"masken" is high, a one is forced out on "NkbIow". A low on "masken" has no<br>effect on the logic value on "NkbIow".                                 |
| Nclk5M     | 0    | 5 MHz clock(inverted clk5M) clock out used to support the keyboard circuits.<br>During test mode(Ntest low), this pin is tri-stated.                                                                                                                                                                          |
| NbfLdEn    | 0    | Low True Lower Data Bus Buffer Enable.                                                                                                                                                                                                                                                                        |
| bfHdEn     | 0    | High True Upper Data Bus Buffer Enable. This signal is high true so that it can be easily gated with " $\overline{FOLD}$ " in order to complete the logic necessary to control the Upper Data Bus Buffer.                                                                                                     |
| NbfXdEn    | 0    | Low True Extended Data Bus Buffer Enable. This signal enables the xbd[15:0] data bus buffers.                                                                                                                                                                                                                 |
| bfDir      | 0    | Buffer Direction Control. A high is meant to enable data from the local bus onto the DIO bus.                                                                                                                                                                                                                 |
| Ntest      | Ι    | Low True test pin used to prepair the IC for ATG vectors. Asserting this pin<br>also disables all internal pull-ups with the exception of the internal pull up<br>resistor on the Ntest pin itself. The internal pull-up resistor on the Ntest pin is<br>controlled by the first flip-flop in the scan chain. |
| oe         | Ι    | High True output enable pin. When this pin is driven low, all outputs on BURNNI are tri-stated.                                                                                                                                                                                                               |
| NdmaActive | I    | Low True Dma Active signal. This signal is used in the external buffer control equations for active DMA.                                                                                                                                                                                                      |
|            |      |                                                                                                                                                                                                                                                                                                               |

1.3.3 Keyboard Support(8042 Universal Peripheral Interface)

| Pin Name      | Туре     | Description                                                                                                                                                                                                                                                                                                                 |
|---------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| kbRs0         | 0        | Latched ba[1] signal. This is necessary to meet hold time on address for the 8042's "A0" pin.                                                                                                                                                                                                                               |
| NkbIor        | 0        | Low True Keyboard Read Strobe.                                                                                                                                                                                                                                                                                              |
| NkbIow        | 0        | Low True Keyboard Write Strobe.                                                                                                                                                                                                                                                                                             |
| NkbReset      | 0        | This signal goes low for a minimum of 25 micro-seconds as a result of NPuReset or Nreset asserting. This signal is used to reset the 8042(Keyboard) and reset the 9914(Low Speed Internal HP-IB).                                                                                                                           |
| Nkbcs         | O(I)     | Low True Keyboard (8042) Chip Select. This signal is asserted for Read or Write cycles to DIO Address \$42XXXX.                                                                                                                                                                                                             |
|               |          | If Nkbcs is held low through a power-up reset(NPuReset) cycle(See Hold time requirements in timing diagrams), Nkbcs will remain in tri-state until the next power-up reset in which Nkbcs is pulled high. If Nkbcs was held low through a power-up reset, the keyboard support circuits within BURNNI will be disabled.     |
| 1.3.4 BOOT RC | M/Test S | Status LEDs                                                                                                                                                                                                                                                                                                                 |
| Pin Name      | Туре     | Description                                                                                                                                                                                                                                                                                                                 |
| Nromcs        | O(I)     | Low True ROM Chip Select. This signal is asserted for Read cycles to DIO Addresses \$000000 through \$01FFFF. If the "exr" bit is set in the control register at address \$40000A, then the "extended ROM decode" feature is activated and Nromcs will assert for Read cycles to DIO Addresses \$000000 through \$03FFFF.   |
|               |          | If Nromcs is held low through a power-up reset(NPuReset) cycle(See Hold time requirements in timing diagrams), Nromcs will remain in tri-state until the next power-up reset in which Nromcs is pulled high. If Nromcs was held low through a power-up reset, the BOOT ROM support circuits within BURNNI will be disabled. |
|               |          |                                                                                                                                                                                                                                                                                                                             |
|               |          |                                                                                                                                                                                                                                                                                                                             |
|               |          |                                                                                                                                                                                                                                                                                                                             |
|               |          |                                                                                                                                                                                                                                                                                                                             |
|               |          |                                                                                                                                                                                                                                                                                                                             |
|               |          |                                                                                                                                                                                                                                                                                                                             |
|               |          |                                                                                                                                                                                                                                                                                                                             |

DESCRIPTION: BURNNI External Reference Specification Dwg no. A-1LY4-0302-1

|                                                                                    | PACKARD   |                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                           |                                             |  |  |  |
|------------------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--|--|--|
| Nledcs                                                                             | O(I)      | Low True test LED Chip Select. This sig<br>DIO Addresses \$004000 through \$01FFI<br>used to write BOOT ROM Test status in<br>past hardware designs, the address \$<br>information to the test LEDs. Also, write<br>the test LEDs, while writing a '\$FF' will the | gnal is asserted for Write cycles t<br>FF in which ba[14] is high. Nlea<br>formation to an eight LEDs. D<br>501FFFF should be used to<br>ting a '0' to \$01FFFF will turn of<br>urn off all of them.      | o the<br>dcs is<br>ue to<br>write<br>on all |  |  |  |
|                                                                                    |           | If Nledcs is held low through a power-up<br>requirements in timing diagrams), Nledcs<br>power-up reset in which Nledcs is pulled<br>a power-up reset, the test LED suppo<br>disabled, however, if the BOOT ROM<br>ROM address space will still cause a "Ndt        | reset(NPuReset) cycle(See Hold<br>will remain in tri-state until the<br>high. If Nledcs was held low the<br>ort circuits within BURNNI wi<br>is still enabled, writes to the B<br>ack16" to be generated. | time<br>next<br>rough<br>II be<br>OOT       |  |  |  |
| 1.3.5 EEPRON                                                                       | A Support |                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                           |                                             |  |  |  |
| Pin Name                                                                           | Туре      | Description                                                                                                                                                                                                                                                        |                                                                                                                                                                                                           |                                             |  |  |  |
| Neeoe                                                                              | O(I)      | Low True EEPROM Output Enable. Th<br>the DIO Addresses \$408000 through \$401<br>all times unless the EEPROM circuitry ha                                                                                                                                          | is signal is asserted for Read cyc<br>FFFF. The EEPROM can be re<br>is been disabled as described belo                                                                                                    | les to<br>ad at<br>ow.                      |  |  |  |
|                                                                                    |           | If Neeoe is held low through a power-up<br>requirements in timing diagrams), Neeoe<br>power-up reset in which Neeoe is pulled h<br>power-up reset, the EEPROM suppor<br>disabled.                                                                                  | reset(NPuReset) cycle(See Hold<br>will remain in tri-state until the<br>high. If Neeoe was held low thro<br>t circuits within BURNNI wi                                                                   | time<br>next<br>ugh a<br>ll be              |  |  |  |
| Neewe                                                                              | O         | Low True EEPROM Write Enable Stro<br>cycles involving ODD bytes in the DIO A<br>EEPROM writes have been enabled.<br>enabled, then Neewe will not assert<br>asserted(Unless EEPROM support has be                                                                   | be. This signal is asserted for<br>addresses \$408000 through \$40FF<br>If EEPROM writes have not<br>, however, Ndtack16 will stil<br>een disabled using the "Neeoe" pi                                   | Write<br>FF if<br>been<br>ll be<br>n).      |  |  |  |
| 1.3.6 LAN Su                                                                       | pport     |                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                           |                                             |  |  |  |
| Pin Name                                                                           | Туре      | Description                                                                                                                                                                                                                                                        |                                                                                                                                                                                                           |                                             |  |  |  |
| lad[15:0]                                                                          | I/O       | This is a multiplexed address and data bu<br>AMD 7990 LANCE local area network co<br>low, the LANCE chip is the Master of th<br>master.                                                                                                                            | s used for communication to/from<br>ontroller chip. When Holda is ass<br>is bus. At power-up Burnni is th                                                                                                 | n the<br>erted<br>e bus                     |  |  |  |
| Sad[15:0]                                                                          | I/O       | The Static ram multiplexed Address and accessing 8K words of static RAM data. lan packet data is buffered.                                                                                                                                                         | Data bus. This 16 bit bus is use<br>This is where incoming and out                                                                                                                                        | d for<br>going                              |  |  |  |
|                                                                                    |           |                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                           |                                             |  |  |  |
| DESCRIPTION: BURNNI External Reference Specification Dwg no. A-1LY4-0302-1 PAGE 13 |           |                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                           |                                             |  |  |  |

| NsrCsu, and<br>NsrCsl | O(I) | Low True static ram Chip select upper and lower. These are asynchronous chip<br>enables for the 2 Static Ram chips on the Sad bus. They are the output of a<br>multiplexer and reflect The DIO data strobes for CPU accesses, and the Byte<br>Masks from the Lance chips for 7990 accesses. At power-up, the NsrCsu pin is<br>temporarily an input sensing if it is pulled-up or pulled-down. This state is<br>saved and is reflected in a hidden status register; its intent is to let the system<br>software sense if the lan subsystem has been configured for Thin lan (pulled-<br>up) or Thick lan (pull-down).                                    |
|-----------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Nsrwr                 | Ο    | Low True static ram write. This signal is asserted low to perform a write operation of SAD data into the static Ram. Data is valid before the positive edge.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| NsrOe                 | Ο    | Low True static ram Output Enable. This signal is asserted during reads of the static ram. Data is latched on the rising edge.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| srALE                 | Ο    | High True staic ram Address Latch Enable. When this signal is high, the external latch on the SAD bus is enabled to sample an Address to the static ram. When it is low, address is latched for the static ram and a read or write cycle can proceed.                                                                                                                                                                                                                                                                                                                                                                                                   |
| Nlnreset              | 0    | Low True reset signal to the Lance chip also reflects an internal Burnni lan reset. This can be generated by: 1) a power-up reset, 2) a DIO backplane reset, or 3) a write to the lan reset register (reg 1).                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| NlnHold               | Ι    | Low True 'Bus Request' signal from the Lance indicating it wants bus mastership of the lad bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| NlnHlda               | Ο    | Low True 'BusGrant' signal to the Lance indicating it is bus master of the lad<br>bus. This signal once asserted will remain asserted until the Lance chip de-<br>asserts NlnHold.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| lnAle                 | Ι    | High True lan Address Latch Enable. When this signal is high a latch sensing<br>the lad bus is enabled. When NlnHlda is asserted low and lnAle consequently is<br>asserted low, the latch is closed with a valid address from the Lance for the<br>Static Ram. This signal is then synchronized, and used in the CPU/ Lance<br>arbitration for the SAD bus. If a CPU cycle is not in progress, then an internal<br>Lance grant is issued, and a Lance cycle to/from static memory is initiated.<br>This signal also has a special meaning at power-up; if it is high, then the lan<br>section is enabled; if it is low, then all lan logic is disabled. |
| NlnBm1,<br>and NlnBm0 | Ι    | Low True Byte Masks from the Lance chip. When a Lance grant has occured, these signals become NsrCsu and NsrCsl respectively.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| NlnIntr               | Ι    | Low True Lance Interrupt. When the Lance asserts an interrupt, it is reflected<br>in the lan status register. If it is asserted and interrupts are enabled then Burnni<br>will assert one of NIr[6:3] depending on which interrupt level has been<br>programmed.                                                                                                                                                                                                                                                                                                                                                                                        |
|                       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



| Inread   | I/O | High True Read, low true write. This signal is used for Lance communication via the lad bus. If the Lance is a slave, High means the 7990 will drive data on the lad bus, and if Low it will accept data. If the Lance is the lad bus master, High means the 7990 wants to read data from the static ram, Low means it wants to drive the lad bus and write to the static ram.                                                             |
|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Nlance   | I/O | Low true $\overline{DAS}$ to the Lance chip. When the Lance is a Bus Slave, Burnni drives this signal to indicate the data portion of a lad bus transaction. The Lance accepts data on the rising edge. When the Lance is the lad bus master, it drives this signal indicating the data portion of its transaction, the lan interface, however, assumes the data portion of the transaction occurs after lnAle is driven low by the Lance. |
| NlnBusEn | I/O | Low True DALI to the Lance chip. When the Lance is a Bus Slave, Burnni drives this signal low to enable data out to the Lance chip on write cycles. When the Lance chip is Bus Master, it drive NlnBusEn low to enable Burnni to drive data on the lad bus on read cycles.                                                                                                                                                                 |
| NlnRdy   | I/O | Low True Ready. When the Lance chip is a Bus slave, the Lance chip drives NlnRdy. It asserts low to indicate it is ready to accept data on writes, or is providing vaild data on reads. When the Lance chip is a Bus Master, Burnni drives this pin low when it is ready to accept data on Lance writes, or is providing valid data on Lance reads.                                                                                        |

# 1.4 Electrical Specifications

| ABSOLUTE MA               | XIMUM I          | RATINGS      |      |
|---------------------------|------------------|--------------|------|
| Parameter                 | Symbol           | Value        | Unit |
| Supply Voltage            | V <sub>dd</sub>  | 5 to +7.0    | V    |
| Input Voltage             | Vin              | 5 to +7.0    | V    |
| Input DC Current          | I <sub>in</sub>  | ± 100        | mA   |
| Power Dissipation         | PD               | 1.0          | W    |
| Storage Temperature Range | T <sub>stg</sub> | -40 to + 125 | °C   |

Stress beyond listed max. ratings may cause permanent damage to the device. Exposure to max. rated conditions for extended periods will adversely affect device reliability.



| Recommended Operating Cond     | ditions         |      | Lin  | nits |      |
|--------------------------------|-----------------|------|------|------|------|
| Parameter                      | Symbol          | Min. | Nom. | Max. | Unit |
| Supply Voltage                 | V <sub>dd</sub> | 4.75 | 5.00 | 5.25 | V    |
| Supply Current                 | I <sub>dd</sub> |      | 60   | 100  | mA   |
| High-level Input Voltage       | V <sub>IH</sub> | 2    |      |      | V    |
| Low-level Input Voltage        | V <sub>IL</sub> |      |      | 0.8  | V    |
| Operating Free-air Temperature | TA              | 0    |      | 70   | °C   |

| DC Electrical                    | Characteristics                                                |                 |      | Lin  | nits |      |
|----------------------------------|----------------------------------------------------------------|-----------------|------|------|------|------|
| Parameter                        | Pins                                                           | Symbol          | Min. | Nom. | Max. | Unit |
| High-level Output Voltage at IOH | All                                                            | V <sub>OH</sub> | 2.4  |      |      | V    |
| Low-level Output Voltage at IOL  | All                                                            | V <sub>OL</sub> |      |      | 0.4  | V    |
| High-level Output Current        | All except:<br>Nclk5M, clk5M, Nberr,<br>Ndtack16, and Ndtack32 | IOH             |      |      | 3.0  | mA   |
| Low-level Output Current         | All except:<br>Nclk5M, clk5M, Nberr,<br>Ndtack16, and Ndtack32 | IOL             |      |      | 6.2  | mA   |
| High-level Output Current        | Nclk5M, clk5M, Nberr,<br>Ndtack16, and Ndtack32                | IOH             |      |      | 4.4  | mA   |
| Low-level Output Current         | Nclk5M, clk5M, Nberr,<br>Ndtack16, and Ndtack32                | IOL             |      |      | 9.9  | mA   |

| Input Protection                                             |      | Lim  | its  |      |
|--------------------------------------------------------------|------|------|------|------|
| Parameter                                                    | Min. | Nom. | Max. | Unit |
| Electrostatic Discharge(between any 2 pins) without damage ‡ | 2    |      |      | KV   |
| Latchup Current(DC)                                          | ±100 |      |      | mA   |

 $\ddagger \pm 2$  KV through 1500 Ohms in series with 100 pF



| Output Load Capacitance(used for signals in timing    | diagrams)       |
|-------------------------------------------------------|-----------------|
| Pin                                                   | Capacitance(pF) |
| NsrCsu, NsrCsl, Nsrwr, NsrOe, srAle, Nkbcs, kbRs0,    | 60              |
| NkbIor, NkbIow, Nromcs, Nledcs, Neeoe, Neewe, bfHdEn, |                 |
| NbfLdEn, NbfXdEn, NlnBusEn, Inread, Nlance, Nlnrdy,   |                 |
| NlnHlda, Nlnreset                                     |                 |
| lad[015], Sad[015], NkbReset, Nclk5M, clk5M, clk10M,  | 90              |
| Nima, Nir[36], bfDir, Ndtack32                        |                 |
| bd[015], xbd[015]                                     | 150             |
| Nberr, Ndtack16 ‡                                     | 500             |

‡ LAN timing used 90 pF for Ndtack16

# 2. LAN Support

# 3. NEW I/O Capabilities

## 3.1 Overview

BURNNI decodes a previously unused 64K byte internal I/O address space whose starting address is \$00400000. This new internal I/O address space is used to add four new features to the Series 300 family:

- A Programmable Bus Error timer.
- Up to 8K-bytes of EEPROM and EEPROM support.
- Extended BOOT ROM address space decoding.
- Programmable Timer Module(PTM) enhancements.

Also within this internal I/O address space are locations for controlling "built-in I/O" such as the LAN support offered by BURNNI and all the I/O supported by another ASIC which is code named NIKKI.

Addresses \$00400000 through \$0040000B represent control registers for the new I/O capabilities listed above. Addresses \$0040000C through \$0040000F are reserved for future use and currently "Bus Error" when accessed. Addresses \$00400010 through \$0040003F are where the special "built-in I/O" control registers are located. If a register is present, it will "DTACK" otherwise the address will "Bus Error". Addresses \$00400040 through \$004007FFF should not be used. These addresses contain images of address space \$00400000 through \$0040003F, an artifact of not decoding all address lines. This situation could change in the future.

Addresses \$00408000 through \$0040FFFF will "DTACK" if the EEPROM is enabled(a logic "1" is present on the "Neeoe" pin after a Power Up Reset). The lower(odd) bytes within this address range is where the EEPROM is located. The upper(even) bytes are currently reserved and if read, the data returned will be implementation dependent(Designers using BURNNI are strongly urged to put pull-up resistors on the data bus in order to avoid software reading a floating data bus should this upper byte not be used).

The EEPROM is intended to be used to store information which would normally be set using switches and store LAN information which was kept in "NOVRAM" in older systems. Currently, a 2K byte EEPROM will be used which has space left over for other information storage. The BOOT ROM will dictate what information will be stored and what form this information will take. See BOOT ROM documentation for more information.

Two words of caution. First, the 2K byte EEPROM is not an exact fit for the address space being decoded, hence, any one location in the 2K byte EEPROM can be accessed with eight different DIO Bus addresses. A 4K byte EEPROM will be mapped to 4 different DIO Bus addresses and a 8K byte EEPROM to 2 different DIO Bus addresses. Only a 16K byte EEPROM will not be multiply mapped. Second, a XICOR X2816 EEPROM is currently being designed into the first system using BURNNI. This part takes up to 10 milliseconds to write one byte. Software must wait until the EEPROM has had time to complete the current byte write before writing the next byte! Data polling can be used to tell when the write cycle has completed. See the EEPROM data sheet for more information.

"Registers" below refer to bytes of information with the Register number being the byte offset from address \$00400000. In the rest of this section, Only a 24 bit address will be shown. The reader should assume that if the upper 8 address bits are not shown, they are implied to be "0".



# 3.2 Primary ID/Reset Register

Register 1 should be accessed using byte operators operating on address \$400001. Writing any information to this register will generate a signal which will clear the "wen" bit in Register 3. The significance of this is pointed out in the next section dealing with Register 3. The data which was written is ignored and hence, lost. Reading this register will return a "0", which indicates the "true" ID is in Register 5.

Register 0 is not really present, however, due to the way decoding is performed, operations to this register will generate a "DTACK" and writes to this register will have an effect on other registers. Writing Register 0 will have the same effect as writing Register 1, however, reading Register 0 will return whatever value the local Upper Data Bus has floated to.

Registers 0 and 1 can be accessed as a word, however, only the lower byte returned from a read operation will contain valid data. Writing both registers using word operators will have the same effect as writing Register 1 or Register 0 using byte operators.

|       | REGISTER 0 |    |    |    |    |    |   |   |   | GIST | 'ER 1 |   |   |   |   |   |
|-------|------------|----|----|----|----|----|---|---|---|------|-------|---|---|---|---|---|
| BIT   | 15         | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6    | 5     | 4 | 3 | 2 | 1 | 0 |
| READ  | X          | X  | Χ  | X  | X  | Х  | X | X | 0 | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| WRITE | X          | X  | X  | X  | X  | X  | X | X | X | X    | X     | X | X | X | X | X |

#### PRIMARY ID/RESET REGISTER - \$400000

## 3.3 Status/First ARM Control Register

Register 3 should be accessed using byte operators operating on address \$400003. Writing \$53 to this register is the first step in enabling writes to the EEPROM. Writing any data will clear the EEPROM write enable(the same as writing to Register 1), however, writing \$53 will begin the arming process(with only a write of \$CC to Register 5 needed in order to re-arm writes to the EEPROM). Writing Register 2 will also clear the EEPROM write enable. Should Register 2 and Register 3 be written at the same time using word operators, writing \$XX53("X" representing any 4-bit pattern) will have the same effect as writing \$53 to Register 3 using byte operators. Data written to Register 2 is always lost.

#### STATUS/FIRST ARM CONTROL REGISTER - \$400002

|       | REGISTER 2 |    |    |    |    |    |   |   | RE | GIST | ER 3 |     |     |     |   |   |
|-------|------------|----|----|----|----|----|---|---|----|------|------|-----|-----|-----|---|---|
| BIT   | 15         | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6    | 5    | 4   | 3   | 2   | 1 | 0 |
| READ  | X          | X  | X  | X  | X  | X  | X | Χ | 0  | 0    | 0    | wen | een | ben | 0 | 0 |
| WRITE | X          | X  | X  | X  | X  | X  | X | X | X  | X    | Χ    | X   | Х   | X   | Χ | X |

There are three bits within Register 3 which have meaning, the "wen" or "write enable" bit, the "een" or "eeprom enable" bit, and the "ben" or "bus error enable" bit. All three bits are READ only. Data written to these bits is lost.

When "wen" is set, writes to the EEPROM, Registers 10 or Register 11 are allowed to happen. If "wen" is

| DESCRIPTION: BURNNI External Reference Specif | cation Dwg no. | A-1LY4-0302-1 | <b>PAGE</b> 19 of 46 |
|-----------------------------------------------|----------------|---------------|----------------------|
|-----------------------------------------------|----------------|---------------|----------------------|

cleared, writes to the EEPROM complete as usual with "DTACK" asserting, however, the data being written is not transferred and is hence lost. When "wen" is set, data will be transferred when either the EEPROM, Register 10 or Register 11 is written. "wen" is cleared by any of the following operations:

- Register 0 or Register 1 is written(data written is ignored).
- Register 2 or Register 3 is written (Do not write \$53 to Register 3 as this starts the arming process).
- Register 4 is written or Register 5 is written with data other than \$CC.
- A DIO backplane Reset is generated(\*NRESET).

After modifying the EEPROM, Register 10 or Register 11, software should clear the "wen" bit in order to prevent accidental changes from being made. Notice that BURNNI wakes up(when NPuReset goes false) with this bit cleared.

Should a future product decide to not use BURNNI's EEPROM support, the EEPROM circuits can be disabled by tying the "Neeoe" pin low. By doing this, BURNNI will not "DTACK" reads or writes to addresses \$408000 through \$40FFFF. Another effect of tying the "Neeoe" pin low is that the "een" bit of Register 3 will be cleared. When the "Neeoe" pin is not tied low(allowed to float high), the "een" bit of Register 3 will be set and BURNNI will "DTACK" all reads or writes to addresses \$408000 through \$40FFFF. The status of the "Neeoe" pin is sampled shortly after "NPuReset" goes false(HIGH).

The third bit reflects another configuration option of BURNNI. When "ben" is set, BURNNI thinks it is performing the "BUS ERROR timeout" function for the system(or local DIO bus). When "ben" is cleared, then BURNNI is not performing the "BUS ERROR timeout" function. "ben" is cleared by tying "Nberr" low. When "Nberr" is not tied low(allowed to float high), "ben" will be set. The status of the "Nberr" pin is sampled shortly after "NPuReset" goes false(HIGH).

#### 3.4 Extended ID/Second Arm Control Register

BURNNI had Secondary ID \$08 assigned to it. In the past internal I/O devices have not had IDs assigned to them. This has led to internal select codes not being able to be "recycled" and software having to special case all internal I/O devices. It was decided to follow external I/O practices when adding this internal I/O device to BURNNI. Register 5 thus returns the Secondary ID of \$08 when read. Software should check both the Primary ID and Secondary ID before trying to set up any of the Registers being described in this section.

Register 5 should be accessed using byte operators at address \$400005. If Register 4 and Register 5 are read together as a word, only the lower byte(\$08) will be valid. The upper byte will reflect the status of the upper data bus, which may be floating.

|       | REGISTER 4 |    |    |    |    |    |   |   | RE | GIST | ER 5 | í |   |   |   |   |
|-------|------------|----|----|----|----|----|---|---|----|------|------|---|---|---|---|---|
| BIT   | 15         | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6    | 5    | 4 | 3 | 2 | 1 | 0 |
| READ  | X          | X  | X  | X  | X  | X  | X | X | 0  | 0    | 0    | 0 | 1 | 0 | 0 | 0 |
| WRITE | X          | X  | X  | X  | X  | X  | X | X | X  | X    | X    | X | X | X | X | X |

EXTENDED ID/SECOND ARM CONTROL Register - \$400004

Writing \$CC to Register 5 or writing \$XXCC("X" represents any arbitrary 4 bit pattern) to Registers 4 and 5 as a word operation after having first written \$53 to Register 3 will set the "wen" bin in Register 3 assuming

DESCRIPTION: BURNNI External Reference Specification Dwg no. A-1LY4-0302-1 PAGE 20 of 46



none of the following occur between the write to Register 3 and the write to Register 5:

- Register 0 or Register 1 is written(data written is ignored).
- Register 2 or Register 3 is written(data other than \$53 written to Register 3).
- Register 4 is written or Register 5 is written with data other than \$CC.
- A DIO backplane Reset is generated(\*NRESET).

Any of the above will also clear the "wen" bit once it is set. Writing a \$53 to Register 3 will also clear "wen", however, this will leave the write enable process half-way complete.

Writing \$CC to Register 5 will have no effect if the first part of the "wen" arming process has not been completed first. Register 5 will, however, "DTACK" this or any other write.

#### 3.5 Bus Error Timeout Control Register

Reads and writes to Register 6 terminate normally with a "DTACK", however, no other operation is performed. Data is lost for the writes while reads return whatever state the Upper Data Bus has floated to.

Register 7 sets the Bus Error Timeout period. It is recommended that this register be accessed using byte operators to address \$400007, however, word accessed to address \$400006 will also work assuming only the lower byte of the word is treated as useful data for reads and the lower byte of the word contains the "Bus Error Timeout period" for writes.

BUS ERROR TIMEOUT CONTROL REGISTER - \$400006

|       | REGISTER 6 |    |    |    |    |    |   |   |     | REGISTER 7 |   |   |   |   |   |     |
|-------|------------|----|----|----|----|----|---|---|-----|------------|---|---|---|---|---|-----|
| BIT   | 15         | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6          | 5 | 4 | 3 | 2 | 1 | 0   |
| READ  | Χ          | X  | Χ  | X  | X  | X  | X | X | MSB | -          | - | - | - | - | - | LSB |
| WRITE | X          | X  | X  | X  | X  | X  | X | X | MSB | -          | - | - | - | - | - | LSB |

Register 7 is cleared by the Power Up Reset signal. The value of this register is used to determine the length of time it takes for the BUS ERROR timer to time out. \$00 represents a 6 uS timeout period. \$01 represents a 10 uS timeout period and \$02 represents a 14 uS timeout period. The following equation can be used to determine the timeout period:

#### P = 6 + (R \* 4)

where P is the timeout period in micro seconds and R is the decimal value of the Register 7.

The BUS ERROR timer has some additional improvements over earlier designs. Block Mode transfers will now work properly. In the past, the BUS ERROR timer continued to count for as long as Address Strobe( BAS24, and/or BAS32) was held low. BURNNI's implementation will not only reset the timer when "Nbas24", "Nbas32", and "Niack" are all false(HIGH), but it will also reset the timer whenever the "Ndtkall" signal is asserted. "Ndtkall" is the logical "OR" of all system "DTACKs" and is LOW true. "Ndtkall" can also have a "BUS ERROR TIMING DISABLE" signal externally logically "ORed" into its equation for systems which need to temporarily disable the BUS Error timing function. The BUS ERROR

DESCRIPTION: BURNNI External Reference Specification Dwg no. A-1LY4-0302-1 PAGE 21 of 46

timer will be started whenever "Nbas24", "Nbas32", or "Niack" assert and "Ndtkall" is not asserted. Whenever a "TIMEOUT" occurs, the "Nberr" pin(normally in tri-state) asserts thus generating a "BUS ERROR".

## 3.6 Scratch Register

The two Scratch registers(Register 8 and Register 9) can be accessed using byte operators or they both can be accessed together using word operators. These two registers have no control function and can be used by software for any purpose. Both of these registers are cleared by the Power Up Reset signal(NPuReset). Nreset has no effect on the state of these registers. The original purpose of these registers was to assist BOOT ROM code in bring up a multiple processor system.

SCRATCH REGISTER - \$400008

|       | REGISTER 8           PIT         15         14         12         11         10         0         8 |    |    |    |    |    |   |   |   |   | REGISTER 9 |   |   |   |   |   |
|-------|-----------------------------------------------------------------------------------------------------|----|----|----|----|----|---|---|---|---|------------|---|---|---|---|---|
| BIT   | 15                                                                                                  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5          | 4 | 3 | 2 | 1 | 0 |
| READ  | -                                                                                                   | -  | -  | -  | -  | -  | - | - | - | - | -          | - | - | - | - | - |
| WRITE | -                                                                                                   | -  | -  | -  | -  | -  | - | - | - | - | -          | - | - | - | - | - |

# 3.7 PTM/Expanded BOOT ROM Control Register

Register 10 and Register 11 are used for Programmable Timer Module enhancements and for extended BOOT ROM address space decoding. These two registers can be accessed either as two bytes or as one word. They both can be read at any time, however, writes are not allowed("DTACK" occurs, however data is lost) unless the "wen" bit of Register 3(see section above on Register 3) is set. Both registers are cleared by the Power Up Reset(NPuReset) signal.

PTM/EXPANDED BOOT ROM CONTROL REGISTER - \$40000A

|       | REGISTER 10 |     |     |     |     |     |     |     |   | REGISTER 11 |   |   |   |     |     |     |
|-------|-------------|-----|-----|-----|-----|-----|-----|-----|---|-------------|---|---|---|-----|-----|-----|
| BIT   | 15          | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7 | 6           | 5 | 4 | 3 | 2   | 1   | 0   |
| READ  | es7         | es6 | es5 | es4 | es3 | es2 | es1 | es0 | - | -           | - | - | - | t2c | Net | exr |
| WRITE | es7         | es6 | es5 | es4 | es3 | es2 | es1 | es0 | - | -           | - | - | - | t2c | Net | exr |

Register 11's least three significant bits control either PTM enhancements or BOOT ROM decoding. The 5 most significant bits have no control functions and the last data written to these bits(assuming "wen" set in Register 3) can be read back later(the state of "wen" will have no effect on reads). The LSB("exr" or "extended rom") controls the address space occupied by the BOOT ROM(Address Space decoded for the "Nromcs" pin). With "exr" cleared, BOOT ROM decoding is from \$00000000 through \$0001FFFF. With "exr" set, BOOT ROM decoding is extended and now covers the range of addresses starting at \$00000000 and going through \$0003FFFF.

Bit 1, or the "Net" (Not enable timer) bit, enables address decoding for the PTM when it is cleared (the power up default condition). This bit was originally put into BURNNI to aid in system turn-on should there have been a fatal error in BURNNI's PTM design. Should a need be found for it, the "Net" bit can be used

| DESCRIPTION: BURNNI External Reference S | Specification | Dwg no. | A-1LY4-0302-1 | <b>PAGE 22</b> of 46 |
|------------------------------------------|---------------|---------|---------------|----------------------|
|------------------------------------------|---------------|---------|---------------|----------------------|



to disable address decoding(and "DTACK" generation) for BURNNI's PTM. Caution should be exercised if the "Net" bit is ever set. The "Net" bit just disables decoding(and "DTACK" generation) for the PTM. The PTM itself is still operational. The consequence of this is that should BURNNI's PTM be set up to interrupt and counting is enabled before the "Net" bit is set, the PTM will eventually generate an interrupt. This interrupt can not be cleared until the "Net" bit is cleared. Once the "Net" bit is cleared, the interrupt can then be cleared in the usual way(i.e. through PTM register accesses).

Bit 2, or the "t2c" (timer 2 clock)bit, connects Timer #2's clock input( $\overline{C2}$  pin on a Motorola MC6840) to timer 3's output(O3 pin on a Motorola MC6840) when it is cleared(power up default). When "t2c" is set, Timer #2's input is controlled by the "Timer #3 Counter Output Enable" bit in "Control Register #3"(see the "Programmable Timer" Chapter for register location and bit location within the register). With the "Timer #3 Counter Output Enable" bit cleared, the 250 KHz clock will be selected as the clock source. With the "Timer #3 Counter Output Enable" bit set, timer 3's output(O3 pin on a Motorola MC6840) will be selected as the clock source. If "t2c" is cleared and the "Timer #3 Counter Output Enable" bit is also cleared, then there is no signal present to clock Timer #2. For predictable operation of Timer #2, it is recommended that the "t2c" bit not be changed while the PTM is enabled to count. Also, if the "t2c" bit is enabled to count.

Register 10 is used to "program" the "E" clock rate. All bits in this register(es0 through es7) are used to determine the "E" clock rate. A \$00(power up default) in this register will produce an "E" clock period of 100 nS(10 MHz). The "E" clock period is determined by the following expression: Eperiod = (N \* .1) + .1

 $Lpenod = (1 \cdot 1) + .1$ 

Eperiod is in micro-seconds and N is the decimal value stored in Register 10. For predictable operation, it is recommended that Register 10 not be changed while the PTM is enabled to count and there are counters using "E" clock as their clock source.

#### 3.8 Timing

The following two figures specify READ and WRITE cycle timing for the BURNNI registers just discussed. Synchronous timing shown is intended for IC test purposes only. "INTERNAL" signals are also shown to assist in IC test vector generation generation. PC board designers should use the asynchronous timing. The same is true for the next two figures which show timing for READ and WRITE cycles to the EEPROM.









A-1LY4-0302-1 PAGE

AGE 26 of

46



# 4. PROGRAMMABLE TIMER

## 4.1 Features

A Programmable Timer Module(which resembles the Motorola MC6840 Programmable Timer Module) has been integrated into BURNNI. BURNNI's Programmable Timer Module(PTM) looks the same to software as Motorola's MC6840 did in earlier Series 300 Workstations. Not all of the Motorola MC6840's features are present, however, the features used by HP-UX, Pascal Workstation(PAWs), BASIC, the BOOT ROM, and the Series 300 Test Stimulus Board Code are present. Additionally, a few new features not available in older designs using the Motorola MC6840 have been added for software testability and for new functionality needed as a result of the HP/Apollo merger. The PTM within BURNNI has the following features:

- Three 16 bit Timers which were implemented using down counters.
- The counters in all Timers can automatically re-cycle, loading their starting count value from latches.
- Two down counting modes,16-bit and dual 8-bit.
- Two of the original 8 PTM Operating Modes
  - Continuous Operating Mode where Write to Latches or PTM Software Reset Causes Counter Initialization.
  - Continuous Operating Mode where PTM Software Reset Causes Counter Initialization.
- Programmable Interrupts on Nir[6].
- Two Selectable Clock sources for Timer #1 and Timer #3. Three Selectable Clock sources for Timer #2.
- Selectable Prescaler(Divide by 8) for Timer #3(Divides either Clock Source).
- Unambiguous read of each 16 bit timer(via 2 Byte Transfers), Unambiguous read of the Timer #2/Timer #3 pair(via 2 Word Transfers).
- Programmable E clock period from .1 micro-second to 25.6 micro-seconds in .1 micro-second increments.

# 4.2 Power Up Initialization

After a hard system reset(NPuReset asserted), the PTM is set up to look the same as a Motorola MC6840 PTM would have in earlier HP Series 300 Workstations. The output of Timer #3(O3) is connected to the clock input to Timer #2( $\overline{C2}$ ). The PTM itself is "reset" the same as it would have been in older systems:

- All Counter Latches and Counters are preset to \$FF.
- All Control Register bits are cleared with the exception of Control Register #1, bit 0(internal reset bit) which is set.
- All Status Register bits are cleared(interrupt flags).
- E clock frequency set to 10 MHz.
- Timer #3's output is connected to Timer #2's Clock( $\overline{C2}$ ) Input.
- Address Decoding for the PTM is enabled, assuming BURNNI is not in "Second LAN support mode(Nkbcs, Nromcs, Nledcs, Neeoe, and Nberr all tied low)".

E-clock's default value of 10 MHz is faster than previous E-clocks, however, there has not been a standard frequency for E-clocks in the past. This is the only major difference between the BURNNI implementation of the Motorola MC6840 PTM circuit after power-up reset and previous designs.

DESCRIPTION: BURNNI External Reference Specification Dwg no. A-1LY4-0302-1 PAGE 28 of 46



## 4.3 Memory Map

In the original design, the MC6840 address decode did not look at address lines 4 through 13. As a result, the MC6840 register block could be addressed using multiple addresses. In the BURNNI design, This is still the case except that address line 4 is decoded cutting in half the number of alternate addresses which can be used to access the MC6840. Accessing the BURNNI timer with address line 4 high will result in the transfer being completed normally(with DTACK asserting), the data returned will not be useful data. It is strongly recommended that only the primary addresses shown below be used when accessing the MC6840 register set:

| Programmable Timer Module Register Address Map |       |                           |                          |  |  |
|------------------------------------------------|-------|---------------------------|--------------------------|--|--|
| REGISTER                                       |       | REGISTER OPERATION        |                          |  |  |
| ADDRESS                                        | NOTES | WRITE                     | READ                     |  |  |
| \$5F8001                                       | 1     | Write Control Register #3 | No Operation             |  |  |
|                                                | 2     | Write Control Register #1 |                          |  |  |
| \$5F8003                                       |       | Write Control Register #2 | Read Status Register     |  |  |
| \$5F8005                                       |       | Write MSB Buffer Register | Read Timer #1 Counter    |  |  |
| \$5F8007                                       |       | Write Timer #1 Latch      | Read LSB Buffer Register |  |  |
| \$5F8009                                       |       | Write MSB Buffer Register | Read Timer #2 Counter    |  |  |
| \$5F800B                                       |       | Write Timer #2 Latch      | Read LSB Buffer Register |  |  |
| \$5F800D                                       |       | Write MSB Buffer Register | Read Timer #3 Counter    |  |  |
| \$5F800F                                       |       | Write Timer #3 Latch      | Read LSB Buffer Register |  |  |

- Note 1: If Bit 0 of Control Register #2 is set to 0.
- Note 2: If Bit 0 of Control Register #2 is set to 1.

When one of the three Timers is read, the most significant byte of that Timer's count is returned while the least significant byte is latched in a Buffer Register. The least significant byte must be read before reading another timer or it will be overwritten. There is only one Buffer Register which is shared by the three Timers, hence the buffer register can be read at byte addresses \$5F8007, \$5F800B, or \$5F800F. This behavior is consistent with that of Motorola's MC6840.

A new feature based on the Timer read mechanism mentioned above has been added to BURNNI, the ability to do an unambiguous read of the Timer #2/Timer #3 pair. This new feature was added by extending the unambiguous read which already existed for all 16 bit timers. By doing a word read of Timer #2(Using word address \$5F8008), Timer #2's Most Significant Byte(MSB) is returned as the Least Significant Byte(LSB) of the word while Timer #3's MSB is returned in the MSB of the word. Immediately doing a word read of the Buffer Register(Using word address \$5F8006, or \$5F800E) will return Timer #2's LSB as the LSB of the word while Timer #3's LSB will be returned as the MSB of the word. Both of these values were latched when Timer #2 MSB's was read. This feature is useful when connecting Timer #3's output to Timer #2's clock input thus creating a 32 bit counter. The table below illustrates this new feature plus shows some corner cases not mentioned here:



| PTM Word Mode Operation(New Feature) |                    |                 |                    |                 |  |
|--------------------------------------|--------------------|-----------------|--------------------|-----------------|--|
| REGISTER                             | REGISTER OPERATION |                 |                    |                 |  |
| ADDRESS                              | WRITE MSB          | WRITE LSB       | READ MSB           | READ LSB        |  |
| \$5F8000                             | Data Lost          | CR #3/CR #1     | Undefined Data     | Undefined Data  |  |
| \$5F8002                             | Data Lost          | C.R. #2         | Undefined Data     | Status Register |  |
| \$5F8004                             | Data Lost          | MSB Buffer Reg. | Timer #3 MSB       | Timer #1 MSB    |  |
| \$5F8006                             | Data Lost          | Timer #1 Latch  | Timer #3 LSB Latch | LSB Buffer Reg. |  |
| \$5F8008                             | Data Lost          | MSB Buffer Reg. | Timer #3 MSB       | Timer #2 MSB    |  |
| \$5F800A                             | Data Lost          | Timer #2 Latch  | Timer #3 LSB Latch | LSB Buffer Reg. |  |
| \$5F800C                             | Data Lost          | MSB Buffer Reg. | Timer #3 MSB       | Timer #3 MSB    |  |
| \$5F800E                             | Data Lost          | Timer #3 Latch  | Timer #3 LSB Latch | LSB Buffer Reg. |  |

- Note: The value of Bit 0 in Control Register #2 determines which control register(#3 or #1) will be accessed.

#### 4.4 Control

Control of the PTM within BURNNI is the same as control of the Motorola MC6840 PTM except some features have been eliminated. The reader is encouraged to obtain a copy of Motorola's MC6840 PTM data sheet before writing any software for the PTM within BURNNI. This ERS will not go into detail on how the PTM operates.

What follows now is a list of what control bits are not present within the BURNNI implementation of the PTM. In Control Register #1, bit 7 and bit 5 are not present. Bit 7 is the Timer #1 Counter Output Enable. Bit 5 was CR15, one of three Counter Mode selection bits. Neither of these bits had an effect on past implementations of the PTM.

Control Register #2 also did not implement bits 7 and 5 for the same reasons as were mentioned for control Register #1.

Control Register #3 implemented all bits. Since Timer #3 is the only timer whose output was used in past designs, bits 7 and 5 will have an effect on Timer #3's operation.

There are four operating modes whose operation is based on the Gate inputs available on the Motorola MC6840. All past designs disabled these Gate inputs by tying them low. In BURNNI's PTM implementation, there are no Gate inputs. Thus, Four of the PTM operating modes(2 Frequency Comparison modes and 2 Pulse Width Comparison modes) become "counter disabled" modes. And except for Timer #3, There is no difference between "Continuous Operating" modes and "Single Shot" modes. No testing of "Single Shot" modes for Timer #3 are planned and the user is urged to not use this mode of operation.

All other BURNNI PTM registers have been implemented in a manner compatible with the Motorola MC6840. Interrupts generated by the PTM will be asserted on the "Nir[6]" pin on BURNNI, which is connected to the DIO bus interrupt level 6 signal line.



# 4.5 Timing

The following two figures specify READ and WRITE cycles to BURNNI's PTM. Synchronous timing shown is intended for IC test purposes only. "INTERNAL" signals are also shown to assist in IC test vector generation generation. PC board designers should use the asynchronous timing.





# 5. BOOT ROM and TEST LED Support5.1 BOOT ROM and TEST LED Signals

BOOT ROM support is provide by one signal, "Nromcs". This signal becomes true(low) whenever a valid BOOT ROM address is decoded, assuming that BOOT ROM address decoding is enabled. Address decoding is disabled by forcing "Nromcs" low during the power-up reset configuration time window(0 to 400 nS after "NPuReset" goes high). If "Nromcs" is high during the configuration time window, address decoding will be enabled. An internal pull-up on the "Nromcs" will cause "Nromcs" to float high during the 120 mS(DIO Bus Specification) time period for which "NPuReset" must be low.

Valid BOOT ROM addresses are dependent on bit 0 of Register 11(Byte Address \$0040000B) of the "New I/O Capabilities" Register set. Refer to Section 3.7(PTM/Expanded BOOT ROM Control Register) for more information on this Register. When bit 0 of Register 11 is cleared(default), valid BOOT ROM addresses are \$00000000 through \$0001FFFF. Setting bit 0 of Register 11 enables additional address space. The new range of valid BOOT ROM addresses becomes \$00000000 through \$0003FFFF.

BURNNI also generates DTACK for both Reads and Writes to valid BOOT ROM addresses. DTACK timing for both of these cycles can be found in the next section. "Nromcs" DOES NOT assert during Write cycles, however, "Nledcs" may.

"Nledcs" is the TEST LED support signal. The rising edge of this signal is normally used to latch the ODD(or Lower) data byte(DIO data bus lines BD7 through BD0) into a latch whose outputs are tied to LEDs. "Nledcs" is enabled or disabled in the same way "Nromcs" is used to enable or disable BOOT ROM address decoding. Disabling "Nledcs" does NOT necessarily disable DTACK generation for writes to valid TEST LED addresses since these are also valid BOOT ROM addresses. If BOOT ROM address decoding is disabled, then disabling TEST LED decoding will prevent DTACK from being asserted by BURNNI for valid BOOT ROM/TEST LED addresses.

Valid TEST LED addresses are addresses less than or equal to \$0001FFFF which also have Address Line BA14 high. If BA14 is low, "Nledcs" will never assert.

BURNNI provides one additional signal for BOOT ROM/TEST LED support, "Nbdrv". "Nbdrv" should be asserted no later than 100 nS after Address Strobe(Nbas24) has asserted. By asserting "Nbdrv", BURNNI's BOOT ROM/TEST LED cycle is aborted and the external data bus buffers are disabled from driving onto the DIO Data bus. "Nbdrv" is the DIO "BUS DRIVE DISABLE( BDRV )" signal. See the "DIO-II BUS SPECIFICATION" (HP Drawing No: A-5959-0036-1) for more information about the BDRV signal.

## 5.2 Timing

The following two figures specify READ and WRITE cycles supported by BURNNI to a ROM whose starting address is \$00000000. WRITE cycles can be of two types: 1) To a latch which is used to display system status on LEDs and 2) To no device(used by the BOOT process for exception processing. Synchronous timing shown is intended for IC test purposes only. "INTERNAL" signals are also shown to assist in IC test vector generation generation. PC board designers should use the asynchronous timing.







## 6. Keyboard System Support

# 6.1 Keyboard Signals

BURNNI provides support for keyboard by providing interface signals for an Intel 8042(or family member) Peripheral Processor. In Series 300 systems, the 8042 Peripheral Processor is the system keyboard interface, as well as the battery backed real time clock interface and the sound generator or beeper interface. The 8042 Peripheral Processor also has a variety of timers and/or counters programmed into it plus a time-of-day clock(which gets initialized from the battery backed real time clock). For more information on the 8042 Peripheral Processor programmed as the Series 300 keyboard interface, see document A-1820-4784-2.

Interface signals provided for the 8042 Peripheral Processor are:

- clk5M -- A 5 MHz clock.
- Nclk5M -- Complement of the clk5M 5 MHz clock.
- kbRs0 -- 8042 Register Select 0(Latched DIO address BA1).
- Nkbcs -- Chip Select for 8042.
- NkbIor -- Read Strobe for 8042.
- NkbIow -- Write Strobe for 8042.
- NkbReset -- Reset for 8042.

These signals meet Intel's timing requirements for the 8042. The next section contains timing diagrams for all the above signals except "NkbReset". "NkbReset" is triggered by "Nreset" asserting or "NPuReset" asserting. "NkbReset", once asserted, is guaranteed to stay asserted a minimum of 25 micro-Seconds, which meets the 8042 peripheral's requirements.

To disable the keyboard support(Address Decoding), tie "Nkbcs" low. The logic value on this pin is sampled from 200 nS to 400 nS after "NPuReset" goes high. If "Nkbcs" is low, then address decoding for the 8042 is disabled and "Nkbcs" will remain tri-stated. If "Nkbcs" is allowed to float high(with help from an internal pull up resistor built into the I/O pad), keyboard address space decoding will be enabled and "Nkbcs" will start driving high from 200 nS to 400 nS after "NPuReset" goes high. In this case, a valid keyboard address(\$420000 through \$42FFFF) will cause "Nkbcs" to assert as shown in the timing diagrams in the next section. "NPuReset" asserting always tri-states "Nkbcs".

Although a number of signals are provided, these are not all the signals needed to support the 8042 keyboard interface. The keyboard interface can generate two different interrupts, one intended to be driven on DIO interrupt level 1 and the other intended to be driven on DIO interrupt level 7. The signal intended to be driven on DIO interrupt level 1 is HIGH true and must be inverted before being driven using an open collector gate(an inverting open collector gate would do both functions). The signal intended to be driven on DIO interrupt level 7 is, however, LOW true. This signal must be driven on DIO interrupt level 7 with an open collector gate. Additionally, the value of this signal must be reported in bit location 2 of the internal HP-IB interface Register #5(Byte Address \$470005). Another ASIC code named NIKKI(1LY5) implemented the internal HP-IB interface and hence has a pin which can be connected to the 8042's interrupt level 7 interrupt. If NIKKI is not used in the system, Register #5 of the internal HP-IB interface must be constructed using external logic.

A WORD OF CAUTION: When constructing Register #5, be careful with address decoding. Register #5 is shown as DIO address \$470005, however, Series 300 software really uses DIO address \$478005. In other words, DO NOT decode DIO address lines BA5 through BA15.



# 6.2 Timing

The following two figures specify READ and WRITE cycles supported by BURNNI to an Intel 8042 Peripheral Processor. Synchronous timing shown is intended for IC test purposes only. "INTERNAL" signals are also shown to assist in IC test vector generation generation. PC board designers should use the asynchronous timing.



PAGE 39

E 39 of 46





## 7. Buffer Control

## 7.1 Control Signals

For BURNNI, all host interface signals assume DIO/DIO-II(HP Drawing No.: A-5959-0036-1) bus timing. This was done in order to allow BURNNI to be designed into different products with different processor clock frequencies. The DIO/DIO-II bus has the only set of common signals and timing used by the initial set of products for which BURNNI was designed.

With DIO/DIO-II timing assumed, data bus buffer control was necessary for BURNNI to provide a more complete interface. Four data bus buffer control signals are provided, one for direction control and three for buffer enables. Two additional input signals are also provided so that buffer control will work with other I/O devices(including DMA) attached to the local data bus.

"bfDir" is the data bus buffer direction control signal. This signal is asynchronously generated from two signals, the DIO/DIO-II bus signal BR/ $\overline{W}$  ("Nwrite" pin) and "NdmaActive", one of the two additional input signals needed for DMA support. The logic equation(in PALASM format with pin names in upper case characters) for "bfDir" is:

BFDIR = NWRITE \* NDMAACTIVE + /NWRITE \* /NDMAACTIVE

"bfDir" will lag changes in "Nwrite" and/or "NdmaActive" by 20 nS maximum.

"NbfLdEn" is the lower DIO data bus(BD0 through BD7) buffer enable. This signal is LOW true and is asynchronously generated. The logic equation for "NbfLdEn in PALASM(pin names in upper case characters) format is:

NBFLDEN = NLDS \* NWRITE \* NDMAACTIVE + NLIMA \* NIIMA \* NWRITE \* NDMAACTIVE + NWRITE \* NBAS24 \* NBAS32 \* NDMAACTIVE + /NWRITE \* NBAS24 \* NBAS32 \* /NDMAACTIVE

NLIMA, and NIIMA are internal signals which are related to the signal on the "Nima" pin. NLIMA is the LOW true "local" I aM Addressed. This signal will be driven out on the "Nima" pin. NIIMA is the actual signal on the "Nima" pin. "Nima" is an I/O pin which is asserted when a local I/O device is addressed. BURNNI pre-charges this signal high from 50 to 75 nS after "Nbas24" or "Nbas32" goes high. If an I/O device within BURNNI or directly supported by BURNNI is addressed, BURNNI will drive "Nima" low. If a device other than BURNNI is addressed, it should assert "Nima" low in order for BURNNI to properly control the data bus buffers. This device must quit driving "Nima" within 50 nS after either "Nbas24" or "Nbas32" goes high.

"bfHdEn" is the upper DIO data bus(BD8 through BD15) buffer enable. This signal is HIGH true and is asynchronously generated. This signal is high true to support DMA, which requires that "bfHdEn" be gated with FOLD (using a 2-input NAND gate). The LOW true logic equation for "bfHdEn" in PALASM(pin names in upper case characters) format is:

NBFHDEN = NUDS \* NWRITE \* NDMAACTIVE + NLIMA \* NIIMA \* NWRITE \* NDMAACTIVE + NWRITE \* NBAS24 \* NBAS32 \* NDMAACTIVE + /NWRITE \* NBAS24 \* NBAS32 \* /NDMAACTIVE

"NbfXdEn" is the DIO-II data bus(XBD0 through XBD15) buffer enable. This signal is LOW true and is

# HEWLETT

asynchronously generated. The logic equation for "NbfXdEn" in PALASM(pin names in upper case characters) format is:

NBFXDEN = NLIMA \* NIMA \* NWRITE \* NDMAACTIVE
+ NWRITE \* NBAS24 \* NBAS32 \* NDMAACTIVE
+ NWRITE \* NLWORD \* NDMAACTIVE
+ /NWRITE \* NBAS24 \* NBAS32 \* /NDMAACTIVE
+ /NWRITE \* NLWORD \* /NDMAACTIVE



# 8. TEST MODES

# 8.1 Introduction

In addition to the normal mode of operation, there are two test modes supported by BURNNI. In one mode, a number of BURNNI's flip-flops are connected in a serial chain so that their state information can be accessed serially. ATG(Automatic Test Generation) software was used to test BURNNI in this mode. The other test mode is aimed more at the ability to test PC boards into which BURNNI is loaded. In this mode, most of the outputs are tri-stated thus allowing the PC board tester to supply it's own signals. The "Scan Path" and "PC Board Test Support" sections will describe both test modes in more detail.

# 8.2 Initialization

Normally, asserting "NPuReset" is sufficient to put BURNNI in a known state, however, there are self synchronizing state machines which do not see "NPuReset". These state machines are responsible for converting 40 MHz to 20 MHz, 10 MHz, and finally 5 MHz which is driven outside BURNNI. 20 MHz is also used internally to "filter" the NPuReset signal so that the chances of a "glitch" causing a RESET is minimized. It is necessary for these state machines to operate while "NPuReset" is asserted(external logic usually requires a valid clock signal in order to be properly RESET). This causes a problem for IC testers(or testers in general). In order to test BURNNI, a tester must be able to put all flip-flops in a known state. As far as the tester is concerned, the state machines which generate the clocks can never be in a known state.

As a simple example, take a 2-state state machine for dividing 40 MHz down to 20 MHz. This simple state machine has two states, "1" and "0". If this state machine powered up in the "0" state, the next state will be "1". If the state machine powered up in the "1" state, the next state will be "0". As far as the real world is concerned, ether starting state will produce a correct signal(assuming 40 MHz clock cycle number to phase of 20 MHz clock is not important!). For a tester, the state machine powers up in the "X" state. The next state will be " $\overline{X}$ " and the following state will be "X" again. BURNNI solved this problem by allowing these state machines to be initialized in TEST mode("Ntest" low) only.

The following figure shows how a tester should initialize BURNNI. This figure also introduces the 40 MHz clock numbering scheme used on all other timing diagrams. This scheme numbers each 40 MHz clock cycle with two integers, the first integer is the 10 MHz clock cycle number followed in parenthesis by the 40 MHz clock cycle number within that 10 MHz cycle(note that the second number takes on only values 1, 2, 3, or 4). All test vectors must keep track of this information!

# 8.3 Scan Path

The "Scan Path" test mode is used to initialize all flip-flops in the scan chain by serially shifting in the initialization(present state) pattern. Next state information is then generated by temporarily reverting back to parallel mode and clocking once. The next state information is now serially shifted out while new present state information is serially shifted in. ATG(Automatic Test Generation) software is available which uses this mode of operation to build a test vector set with a high degree of test coverage.

When in "Scan Path" test mode, BURNNI can not be operated at its maximum speed. This is partially due to the delay caused by the logic involved in forcing all clocks to be the same. It is also due to the delays built into the serial data path between logic blocks which normally have different clocks to prevent data set-up and hold problems. A large amount of logic functionality which would be difficult(sometimes impossible) to test with parallel vectors is tested by ATG vectors.



PACKARD



Five pins are used to enable and control BURNNI in "Scan Path" test mode. Four of these pins have other functions when not in "Scan Path" test mode. These pins are described in the following paragraphs. Two additional pins are not normally asserted while in "Scan Path" mode doing "Scan Path Testing", "oe" and "NPuReset". "oe" tri-states most of the output pins(some LAN circuit pins are not tri-stated) while "NPuReset" asynchronously clears many of the flip-flops(this feature used during tester initialization).

Asserting "Ntest" (low) puts BURNNI into "Scan Path" test mode. As part of being in this mode, all internal clocks within BURNNI are forced to reflect the signal on the "clk40M" pin. Additionally, "clk10M" (normally an input) becomes an output driving the scan clock (signal applied to "clk40M") off chip and also driving the scan clock back into the LAN support logic. Multiplexer circuits are used in other locations to switch between the normal clock and the scan clock. Care must be taken when "Ntest" changes logic states since the Multiplexer circuits can cause a "glitch" to occur. With the "clk10M" pin also changing from 'receive only' to both 'driving' and 'receiving', the LAN support circuits may also see an invalid clock.

There are other effects of "Ntest" being asserted(driven low). One of these effects is that all "highbias" inputs to the pads are driven low thus disabling the pad pull-ups. A second effect is that the meaning of "Nbdrv" changes such that it becomes "scanin", the serial input data port. "Nclk5M" and "clk5M", which are normally outputs, become inputs with "clk5M" becoming the "masken" signal. "Nclk5M", although becoming an input, is not connected to any logic.

Once in "Scan Path" mode("Ntest" low), "Ndtkall" becomes the "scan enable"("scanen") signal. Taking this pin high puts BURNNI into the serial mode of operation which is used to serially shift data into or out from the flip-flops in the scan chain. Taking "Ndtkall" low puts BURNNI into the parallel mode of operation in which all flip-flops are no longer connected in a serial chain. The flip-flops are now connected as they would be during normal operation(except all flip-flops now share a common clock due to "Ntest" being low).

When "Ndtkall" is high, "Nbdrv" is the input data port for the scan chain("scanin" signal) and "NkbIow" is the output data port for the scan chain("scanout" signal). When "Ndtkall" is low, "NkbIow" reverts back to its original meaning. "Nbdrv" has no function when "Ndtkall" is low.

The last "Scan Path" mode signal is "masken", which is tied to the "clk5M" pin. Driving a 1 on this pin forces "NkbIow" ("scanout") high thus masking an "UNKNOWN" or "DON'T CARE" ("X") signal which the tester may think is present on the "NkbIow" pin. This is desirable since some(all?) testers take longer to test "X" logic values than it does to test either a "1" or a "0". Driving a "0" on "clk5M" allows the real logic value "NkbIow" to present on the "NkbIow" pin(either "NkbIow" or "scanout" information).

## 8.4 PC Board Test Support

PC Board test support is provided by the "oe" signal. During normal operation, "oe" is either tied high through a resistor (or allowed to float high, the "oe" pin has the "highbias" input to the pad enabled). When a PC board tester needs to override signals from BURNNI, it takes the "oe" low and most outputs are asynchronously tri-stated. A few LAN subsystem signals are exceptions. The following signals are not guaranteed to tri-state when "oe" is driven low:

- "Sad" bus
- "lad" bus(See Note below)
- "NlnBusEn"
- "Inread"



- "Nlance"
- "NInrdy"

Note: If the LAN state machine has seen a few "clk10M" cycles, "oe" will tri-state the "lad" bus. However, there is a corner case where it is possible to get the LAN state machines into a state for which "oe" does not tri-state the "lad" bus.

 $\frac{1}{2} \left\{ 1 - \frac{1}{2} \right\}$ 

| DESCRIPTION: BURNNI External Reference Specification | Dwg no. A-1LY4-0302-1     | PAGE 46 of 46  |
|------------------------------------------------------|---------------------------|----------------|
| District Hora Dertrict External Reference opecation  | D "5 10. 11 101 + 0.002-1 | 11100 10 01 10 |