

# VMEmodules

# MC68000 Monoboard Microcomputer User's Manual



M V M E 1 0 1

MC68000 MONOBOARD COMPUTER

USER'S MANUAL

The information in this document has been carefully checked and is believed to be entirely reliable. However, no responsibility is assumed for inaccuracies. Furthermore, Motorola reserves the right to make changes to any products herein to improve reliability, function, or design. Motorola does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others.

> Second Edition, July 1983 Copyright 1983 by Motorola GmbH

| Chapter l                                                                                                                                                                                                    | GENERAL INFORMATION       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.1.<br>1.2.<br>1.3.<br>1.4.<br>1.4.1.<br>1.4.2.<br>1.4.3.                                                                                                                                                   | INTRODUCTION              | 22555555                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Chapter 2                                                                                                                                                                                                    | FUNCTIONAL DESCRIPTION    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 2.1. $2.2.$ $2.3.$ $2.3.1.$ $2.3.2.$ $2.3.3.$ $2.3.4.$ $2.4.1.$ $2.4.2.$ $2.4.2.1.$ $2.4.2.2.$ $2.4.2.3.$ $2.4.2.3.$ $2.4.2.4.$ $2.4.2.5.$ $2.4.3.1.$ $2.4.3.1.$ $2.4.3.2.$ $2.4.3.3.$ $2.4.3.4.$ $2.4.3.5.$ | INTRODUCTION              | 2222344455556666667777                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.4.4.<br>2.4.4.1.<br>2.4.4.2.<br>2.4.4.3.<br>2.4.4.4.<br>2.4.4.5.<br>2.4.5.<br>2.5.<br>2.5.                                                                                                                 | Programmable Timer Module | 7<br>7<br>8<br>8<br>8<br>.8<br>.1<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2.0.<br>2.7.<br>2.7.1.<br>2.7.2.<br>2.8.<br>2.8.1.<br>2.8.2.<br>2.8.2.1.<br>2.8.2.2.<br>2.8.2.3.<br>2.8.2.4.<br>2.9                                                                                          | ADDRESS DECODER           | -15<br>15<br>16<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22<br>22 |
| 2.9.1.<br>2.9.2.<br>2.9.3.                                                                                                                                                                                   | VMEbus Signals            | ∠⊃<br>-25<br>-30<br>-32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

| 2.9.4.<br>2.9.5.<br>2.9.5.1.<br>2.9.5.2.<br>2.9.5.3.<br>2.10.<br>2.11.<br>2.11.1.<br>2.11.2.<br>2.11.3.<br>2.11.4.<br>2.11.5.<br>2.12.                                                                                                                               | Time Out Counters<br>Interface Options<br>System Controller Configuration<br>Standard Configuration<br>Isolated Configuration<br>RESET AND HALT FUNCTIONS<br>INTERRUPT HANDLER<br>Software Abort and AC Failure<br>System Failure<br>Bus Clear<br>On-Board I/O Interrupts<br>VMEbus Interrupts<br>TIMING SPECIFICATIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2-32<br>2-33<br>2-34<br>2-35<br>2-35<br>2-35<br>2-37<br>2-39<br>2-39<br>2-39<br>2-39<br>2-39<br>2-39<br>2-39                                                                                                                        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Chapter 3                                                                                                                                                                                                                                                            | OPERATING INSTRUCTIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                     |
| 3.1. $3.2.$ $3.3.$ $3.4.$ $3.4.1.$ $3.4.2.$ $3.4.3.$ $3.4.4.$ $3.4.5.$ $3.4.6.$ $3.4.6.$ $3.4.7.$ $3.4.6.$ $3.4.7.$ $3.4.8.$ $3.4.9.$ $3.4.10.1.$ $3.4.10.1.$ $3.4.10.1.$ $3.4.10.2.$ $3.4.10.4.$ $3.4.10.4.$ $3.4.10.5.$ $3.5.1.$ $3.5.2.$ $3.5.1.$ $3.5.4.$ $3.6.$ | <pre>INTRODUCTION<br/>UNPACKING INSTRUCTIONS<br/>INSPECTION<br/>HARDWARE PREPARATION<br/>VMEbus Requester Priority<br/>VMEbus System Control Functions<br/>User-Vectorized Interrupt Requests<br/>Auto-Vectorized Interrupt Requests<br/>Serial Ports Configuration<br/>Serial Interface Control<br/>Programmable Timer Configuration<br/>Memorv Sockets Configuration<br/>Local ROM Access Time<br/>Address Map Configuration<br/>Local Memory Addresses<br/>Local I/O Addresses<br/>VMEbus Short I/O Addresses<br/>VMEbus Standard Addresses<br/>Address Decoder PROM Programming<br/>SOFTWARE INITIALIZATION<br/>Serial Communication Interface Initialization<br/>Programmable Timer Module Initialization<br/>Module Control Register Initialization<br/>INSTALLATION</pre> | 3-1<br>3-1<br>3-1<br>3-1<br>3-4<br>3-5<br>3-6<br>3-7<br>3-8<br>3-9<br>3-10<br>3-11<br>3-15<br>3-16<br>3-16<br>3-16<br>3-16<br>3-16<br>3-16<br>3-16<br>3-16<br>3-16<br>3-16<br>3-16<br>3-125<br>3-25<br>3-25<br>3-25<br>3-25<br>3-26 |
| Chapter A                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                     |

Chapter 4 MAINTENANCE INFORMATION

| 4.1. | INTRODUCTION                         | 4-1 |
|------|--------------------------------------|-----|
| 4.2. | PARTS LIST                           | 4-1 |
| 4.3. | ASSEMBLY DRAWING, SCHEMATIC DIAGRAMS | 4-4 |

## APPENDICES

| APPENDIX | А | MC68000 MPU Data Sheet       | A-1 |
|----------|---|------------------------------|-----|
| APPENDIX | В | MC68661 EPCI Data Sheet      | B-1 |
| APPENDIX | С | MC6821 PIA Data Sheet        | C-1 |
| APPENDIX | D | MC6840 PTM Data Sheet        | D-1 |
| APPENDIX | E | BAR101 Bus Arbiter/Requester | E-l |

| Table  | 1.1:  | MVME101 Specifications                          | 1-2        |
|--------|-------|-------------------------------------------------|------------|
| Table  | 2.1:  | Connector P2 Signal Description                 | 2-8        |
| Table  | 2.2:  | Connector P2 Signal Locations                   | 2-10       |
| Table  | 2.3:  | Module Status Register                          | 2-12       |
| Table  | 2.4:  | Module Control Register                         | 2-14       |
| Table  | 2.5:  | Original Address Map                            | 2-18       |
| Table  | 2.6:  | Original I/O-Register Address Map               | 2-19       |
| Table  | 2.7:  | Symbol Definitions                              | 2-25       |
| Table  | 2.8:  | VMEbus Signal Description                       | 2-26       |
| Table  | 2.9:  | Connector Pl Signal Locations                   | 2-30       |
| Table  | 2.10: | Address Modifier Codes                          | 2-32       |
| Table  | 2.11: | Reset and Halt Functions                        | 2-36       |
| Table  | 2.12: | Local Memory Read Cycle Timing                  | 2-41       |
| Table  | 2.13: | Local Memory Write Cycle Timing                 | 2-42       |
| Table  | 2.14: | VMEbus Read Cycle Timing                        | 2-43       |
| Table  | 2.15: | VMEbus Write Cycle Timing                       | 2-44       |
| Table  | 2.16: | Vmebus Request and Acquisition Timing           | 2-45       |
| Table  | 2.17: | Vmebus Release and Bus Grant Propagation Timing | 2-46       |
| mahla. | 2 1.  | MIME101 Jumper Dreed                            | <b>.</b>   |
| Table  | 3.1:  | MWELUI Jumper Aleas Soloation                   | 3-3        |
|        | 2 2 . | WEDUS Requester Fridricy Selection              | )-4<br>) E |
|        | 3.3.  | VMEDUS System Control Configuration             | 3-5        |
| Table  | 3.4.  | Auto-Vectorized Interrupt Selection             | 3-0        |
| Table  | 3.5.  | Corial Dorta Configuration                      | 2-1        |
| Table  | 3.0:  | Serial Ports Configuration                      | 3-8        |
| Table  | 3./:  | Dregremeble Mimer Configuration                 | 3-9        |
| Table  | 3.0:  | Programmable Timer Configuration                | 3-11       |
| Table  | 3.9:  | Signal Connections for RAM Devices              | 3-13       |
| Table  | 3.10: | Signal Connections for ROM Devices              | 3-14       |
| Table  | 3.11: | Configurations for Popular Memories             | 3-14       |
| Table  | 3.12: | LOCAL ROM ACCESS TIME Selection                 | 3-15       |
| Table  | 3.13: | Address Decoder PROM Data Definition            | 3-17       |
|        | 5.14: | Address Boundaries                              | 3-18       |
| Table  | 3.15: | Address Decoder PROM Specification              | 3-19       |
| Table  | 3.16: | Personal Address Map                            | 3-23       |
| тарте  | 3.1/: | Personal 1/0-Register Address Map               | 3-24       |
| Table  | 4.1:  | MVME101 Parts List                              | 4-1        |

.

| Figure                                                                                                                                                       | 1.1:                                                                                                                                                           | The MVME101 Monoboard Computer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1-1                                                                                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure | 2.1:<br>2.2:<br>2.3:<br>2.4:<br>2.5:<br>2.6:<br>2.7:<br>2.8:<br>2.9:<br>2.10:<br>2.11:<br>2.12:<br>2.13:<br>2.14:<br>2.14:<br>2.15:<br>2.16:<br>2.17:<br>2.18: | MVME101 Block Diagram<br>Memory Array<br>Module Status Register<br>Module Control Register<br>Address Decoder<br>Address Map Configuration<br>VMEbus Arbiter and Requester<br>VMEbus Arbiter Operation Flow Chart<br>VMEbus Requester Operation Flow Chart<br>VMEbus Data Transfer Flow Chart<br>Time Out Counters<br>Reset Structure<br>Interrupt Handler<br>Local Memory Read Cycle<br>Local Memory Write Cycle<br>VMEbus Read Cycle<br>VMEbus Write Cycle<br>VMEbus Write Cycle<br>VMEbus Request and Acquisition | $\begin{array}{c} 2-1\\ 2-3\\ 2-11\\ 2-13\\ 2-15\\ 2-16\\ 2-20\\ 2-21\\ 2-23\\ 2-31\\ 2-33\\ 2-36\\ 2-37\\ 2-41\\ 2-42\\ 2-43\\ 2-44\\ 2-45 \end{array}$ |
| Figure                                                                                                                                                       | 2.18:                                                                                                                                                          | VMEbus Release and Bus Grant Propagation                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2-45                                                                                                                                                     |
| Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure                     | 3.1:<br>3.2:<br>3.3:<br>3.4:<br>3.5:<br>3.6:<br>3.7:<br>3.8:<br>3.9:<br>3.10:<br>3.10:<br>3.12:<br>3.13:<br>3.14:<br>3.15:                                     | MVME101 Jumper Area Locations<br>Jumper Area K1<br>Jumper Area K2<br>Jumper Area K3<br>Jumper Area K5<br>Jumper Area K6<br>Jumper Area K7<br>Jumper Area K15<br>Jumper Area K9<br>Jumper Area K10<br>Jumper Area K16<br>Local Memory Organization<br>Memory Pin Assignment<br>Jumper Area K11 - K14<br>Jumper Area K4                                                                                                                                                                                                | 3-2<br>3-4<br>3-5<br>3-6<br>3-7<br>3-8<br>3-9<br>3-10<br>3-11<br>3-12<br>3-13<br>3-15                                                                    |
| Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure<br>Figure                                                             | 4.1:<br>4.2:<br>4.3:<br>4.4:<br>4.5:<br>4.6:<br>4.7:<br>4.8:<br>4.9:<br>4.10:<br>4.11:<br>4.12:                                                                | Assembly Drawing<br>Schematic Diagram Sheet 1/11<br>Schematic Diagram Sheet 2/11<br>Schematic Diagram Sheet 3/11<br>Schematic Diagram Sheet 4/11<br>Schematic Diagram Sheet 5/11<br>Schematic Diagram Sheet 6/11<br>Schematic Diagram Sheet 7/11<br>Schematic Diagram Sheet 8/11<br>Schematic Diagram Sheet 8/11<br>Schematic Diagram Sheet 10/11<br>Schematic Diagram Sheet 10/11                                                                                                                                   | $\begin{array}{r} 4-5 \\ 4-6 \\ 4-7 \\ 4-8 \\ 4-9 \\ 4-10 \\ 4-11 \\ 4-12 \\ 4-13 \\ 4-14 \\ 4-15 \\ 4-16 \end{array}$                                   |

ENERAL INFORMATION



### CHAPTER 1

#### GENERAL INFORMATION

## 1.1. INTRODUCTION

-----

This manual provides general information, functional description, installation instructions and maintenance information for the MVME101 monoboard microcomputer. Figure 1.1 shows the MVME101 module.

#### 1.2. SPECIFICATIONS

The MVME101 monoboard computer specifications are given in the following table.

| +                  |                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CHARACTERISTIC     | SPECIFICATION                                                                                                                                                                                                                                                                                                                                                       |
| Microprocessor     | MC68000, 8 MHz operating frequency, 16-bit<br>data bus, 16 megabyte addresssing range                                                                                                                                                                                                                                                                               |
| Local Memory       | Eight 28-pin sockets, organized as four<br>pairs, for user-provided memory. Each pair<br>is individually configurable to accept any<br>JEDEC-standard compatible byte-wide static<br>RAM or ROM devices, ranging from 2K to 32K<br>bytes each. Local RAM is accessed without<br>wait cycles, local ROM access time is selec-<br>table.                              |
| Serial I/O-Ports   | Two Motorola MC68661 Enhanced Programmable<br>Communication Interfaces, featuring several<br>synchronous and asynchronous protocols and<br>software selectable baud rates from 50 to<br>19200 baud. Both ports are RS232C standard<br>compatible, may be configured as data set or<br>data terminal, and are available at 25-pole<br>connectors at the front panel. |
| Parallel I/O-Ports | A Motorola MC6821 Parallel Interface Adapter<br>provides two independent programmable 8-bit<br>I/O ports with two handshake lines and one<br>interrupt output to the MPU. All peripheral<br>I/O signals are available at the lower rear<br>connector.                                                                                                               |

Table 1.1: MVME101 Specifications





# Table 1.1: MVME101 Specifications (cont'd)

| CHARACTERISTIC                                                                                   | SPECIFICATION                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timer/Counter                                                                                    | A Motorola MC6840 Programmable Timer Module<br>contains three independent 16-bit counters.<br>All peripheral clock, gate and output lines<br>are available at the lower rear connector.<br>A jumper area provides gate enabling, real<br>time counting, bus cycle counting and timer<br>cascading.                                                                                                                                        |
| Address Map                                                                                      | Decoder logic devides a 2 Megabyte address<br>range (000000 - OFFFFF and F00000 - FFFFFF)<br>into 512 segments, each covering 4K bytes.<br>An address decoder PROM assigns each of<br>these segments to one of the four on-board<br>memory pairs, to the on-board I/O devices,<br>or to off-board resources on the VMEbus. All<br>addresses from 100000 to EFFFFF are assumed<br>to be off board and directed to the VMEbus.              |
| VMEbus Interface                                                                                 | The private bus interconnecting all on-board<br>devices is connected to the VMEbus through<br>a VMEbus interface when off-board resources<br>are to be accessed. This interface is fully<br>compatible with the VMEbus Specification<br>Rev.B.                                                                                                                                                                                            |
| VMEbus Requester                                                                                 | For implementation in multiprocessor systems<br>the module contains a VMEbus requester which<br>requests and releases the bus either under<br>direct software control, or indirectly upon<br>decoding off-board and on-board addresses.<br>The bus requester is selectable to operate<br>on one of four prioritized bus arbitration<br>levels.                                                                                            |
| VMEbus Arbiter                                                                                   | For use as the system controller in a VMEbus<br>system, the module contains an option ONE<br>bus arbiter, supporting daisy-chained bus<br>arbitration on a single level.                                                                                                                                                                                                                                                                  |
| Interrupt Handler                                                                                | Any or all of the seven VMEbus interrupt<br>request lines can be strapped to generate<br>prioritized and user-vectorized interrupts.<br>The interrupt outputs of the on-board I/O<br>devices and the VMEbus signals BCLR* and<br>SYSFAIL* can be jumpered to any of six pri-<br>oritized and auto-vectorized interrupts.<br>The ABORT pushbutton and the VMEbus signal<br>ACFAIL* generate a non-maskable auto-vecto-<br>rized interrupt. |
| Time Out Counters                                                                                | Two software controlled time-out counters<br>supervise VMEbus operations. A bus error can<br>be generated if a bus request is not granted<br>within 128 microseconds, or if a bus data<br>transfer is not acknowledged within 8 micro-<br>seconds.                                                                                                                                                                                        |
| ، دور هم هم هم هم هم هو جو من من هم جو هم هو هو هو هو هو من من بور هو | +======================================                                                                                                                                                                                                                                                                                                                                                                                                   |

## Table 1.1: MVME101 Specifications (cont'd)

| CHARACTERISTIC                     | SPECIFICATION                                                                                                                                                                                                                                                                |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Display                            | Programmable hexadecimal LED display at the front panel for status indication.                                                                                                                                                                                               |
| Front Panel Controls               | Two pushbutton switches at the front panel<br>for System Reset and Software Abort.                                                                                                                                                                                           |
| System Control                     | For use as the system controller in a VMEbus<br>system, the module can be configured to<br>drive the bus signals SYSCLK and SYSRESET*.                                                                                                                                       |
| Control Register                   | Through an 8-bit Module Control Register the<br>MPU controls the status display, the VMEbus<br>output SYSFAIL*, the VMEbus requester, and<br>the time-out counters.                                                                                                          |
| Status Register                    | Through an 8-bit Module Status Register the<br>MPU can monitor the VMEbus signals ACFAIL*,<br>SYSFAIL* and BCLR*, the VMEbus availability,<br>the activation of the Software Abort switch,<br>the data input of Serial Port 1, and the<br>occurence of a time-out condition. |
| Mechan. Dimensions                 | Double height VME board with front panel<br>Board Size: 233 mm x 160 mm<br>Front Panel Size: 262 mm x 20 mm                                                                                                                                                                  |
| Connectors                         | One 96 pole DIN 41612 connector for VMEbus,<br>one 64 pole DIN 41612 connector for parallel<br>I/O and timer signals,<br>two 25 pole D-Subminiatur connectors for the<br>serial ports.                                                                                       |
| Power Requirements<br>( See Note ) | + 5 V DC (+/- 5%), 2.0 A (typ), 3.0 A (max)<br>+12 V DC (+/- 5%), 25 mA (typ), 50 mA (max)<br>-12 V DC (+/- 5%), 25 mA (typ), 50 mA (max)                                                                                                                                    |
| Temperature Range                  | Operating temperature: 0 to 55 C<br>Storage temperature: -40 to 100 C                                                                                                                                                                                                        |
| Rel. Humidity Range                | Operating humidity: 0% to 90% non-condensing                                                                                                                                                                                                                                 |

Note: The current at +5 V DC is specified for the MVME101 module without any local memory. To calculate the actual required value, add the supply current of the memory devices used.

The currents at +12 V and -12 V DC are specified for the MVME101 module with the serial port connectors open. The actual required values depend on the load of the RS232C ports. All serial port outputs are current-limited to sink or source 12 mA (max) each.

1.3. REFERENCE MANUALS

------

The following manuals may be used for further information about the MC68000 microprocessor, the MC6840 timer module, the VMEbus system and the VMEbug debugger/monitor:

- \* MC68000UM MC68000 16-bit Microprocessor User's Manual
- \* MC6840UM MC6840 Programmable Timer Fundamentals and Applications
- \* MVMEBS VMEbus Specification Manual
- \* MVME101BUG MVME101bug Debug Package User's Manual

1.4. MANUAL TERMINOLOGY

1.4.1. Address and Data Format

 Throughout this manual, unless otherwise noted, all address and data values are given in hexadecimal format.

1.4.2. Electrical Signal Levels

A signal line is always assumed to be in one of two levels, or in transition between these levels. Whenever the term "high" is used, it refers to a high TTL voltage level (> +2.0 V). The term "low" refers to a low TTL voltage level (< +0.8 V). There are two possible transitions which can appear on a signal line, and these will be referred to as "edges". A "rising edge" is defined as the time period during which a signal line makes its transition from a low level to a high level. The "falling edge" is defined as the time period during which a signal line makes its transition from a low level to a high level.

A signal is defined as "active low", if the function associated with the signal line is valid or initiated by either a low level or a falling edge on the signal line. The mnemonics of active low signals are marked with the suffix "\*".

A signal is defined as "active high", if the function associated with the signal line is valid or initiated by either a high level or a rising edge on the signal line.

# 1.4.3. Logic Signal States

The terms "assert" and "negate" describe the logic state of a signal without indicating the associated voltage level. An active low signal is asserted when its voltage level is low, it is negated when its voltage level is high. An active high signal is asserted when its voltage level is high, it is negated when its voltage level is low.

For signals which are driven by three-state or open-collector outputs, the term "release" describes the high impedance state of the corresponding driver. Typically these signal lines are driven to a high voltage level by pull-up resistors when all drivers on the line are turned off.



2-

#### CHAPTER 2

#### FUNCTIONAL DESCRIPTION

# 2.1. INTRODUCTION

This chapter provides a detailed description of the MVME101 monoboard computer and its various modes of operation. The module can be regarded as consisting of functional blocks, as shown in Figure 2.1. Each block is described in a seperate paragraph in this chapter. For hardware details, Chapter 4 includes the schematic diagrams and an assembly drawing.

The MVME101 is designed to operate either as a monoboard system, as a single MPU controller in a VMEbus system, or as a MPU element in a multiprocessor configuration. Hardware and software application hints for each of these modes are given in this chapter. Detailed electrical and timing specifications of the VMEbus connector signals allow the user to design peripheral modules and his target hardware around the monoboard computer without requiring measurements on the board.

2.2. MICROPROCESSING UNIT

The microprocessing unit of the MVME101 consists of the Motorola MC68000 MPU and some interfacing hardware for other functional blocks. The microprocessor runs at 8 MHz clock frequency.

A detailed description of the microprocessor is given in the Motorola MC68000 Data Sheet in Appendix A of this User's Guide.

2.3 MEMORY

# 2.3.1. Data Organization In Memory

The 16-bit data word of the MC68000 MPU is separated into a lower data byte (D00-D07) and an upper data byte (D08-D15), corresponding to a given memory address (A01-A23). The address line A00 is only internal to the MPU and externally replaced by the data strobe signals LDS\* and UDS\*. A detailed description of the data organization in memory can be found in the MC68000 Data Sheet in Appendix A.

Accordingly any memory block for the MC68000 must be made up of two identical halves, one of them connected to the lower order data lines D00-D07 and activated by LDS\*, the other half connected to the upper order data lines D08-D15 and activated by UDS\*.

## 2.3.2. Memory Array

- As shown in Figure 2.2, the memory array of the MVME101 consists of eight 28-pin sockets, organized as four pairs, for user-provided memory. These sockets accept any RAM or ROM devices which meet the following specifications:
  - 24-pin or 28-pin dual-in-line package compatible with the JEDEC standard pin-out for byte-wide memories,
  - memory size 2K, 4K, 8K, 16K, or 32K bytes per device,
  - static operation,
  - single + 5 V power supply,
  - high impedance inputs (MOS characteristic), three-state outputs,
  - timing requirements accordant with the specifications given in Paragraph 2.12.

A jumper area is associated with each memory pair to support different device sizes and pin-outs. Paragraph 3.4.8 describes the configuration of these jumpers.



Figure 2.2: Memory Array

2.3.3. Memory Map

\_\_\_\_\_\_

For the first four MPU cycles after a board reset, data is fetched from the memory devices located in the socket pair 4, regardless of the addresses assigned. Therefore, the sockets MEM4L and MEM4U must be populated with ROM, and the first eight bytes of this ROM must contain the initial supervisor stack pointer and program counter values.

For the socket pairs 1, 2, and 3, the user is free to install either ROM or RAM or to leave them open. Each memory pair may be placed anywhere in a 2 Megabyte address range ( 000000 - 0FFFFF and F00000 - FFFFFF ) by programming an address decoder PROM according to the desired memory map. Paragraph 2.7 gives a detailed description of the Address Decoder.

As socket pair 4 must contain ROM in any case, it is preferable that this firmware includes at least the board initialization, system monitoring, and failure servicing routines, to ensure their proper execution with a minimum of hardware involved. For the same reason the exception vector table and the stack should reside in on-board RAM.

## 2.3.4. Memory Access Time

Data transfers between MPU and memory are performed in an asynchronous manner. Having asserted address, data, and strobe signals, the MPU inserts wait states until it receives the data transfer acknowledge signal, and then terminates the transfer. A detailed description of the data transfer protocol can be found in the Motorola MC68000 Data Sheet in Appendix A.

On the MVME101 monoboard computer, data to and from the on-board RAM is transferred without inserting wait states. For read operations from the on-board ROM, the configuration of jumper area K4 determines the number of wait states inserted by the MPU. The jumper must be positioned in accordance with the access time requirements of the installed memory devices. Paragraph 2.12 specifies the on-board memory timing. The configuration of jumper area K4 is described in Paragraph 3.4.9.

# 2.4. INPUT/OUTPUT-DEVICES

The following input/output-devices are provided on the MVME101 monoboard computer:

- \* two programmable serial communication interfaces
- \* a programmable parallel peripheral interface adapter
- \* a programmable triple timer module

The serial ports are RS232C standard compatible, may be configured as data set or data terminal, and are available at two 25-pole connectors on the front panel. The peripheral I/O signals of the parallel interface adapter and of the timer module are fed to the lower rear DIN 41612 64-pin connector.

## 2.4.1. Local I/O Access

\_\_\_\_

All on-board I/O-devices, including the Module Control and Status Registers, are memory-mapped and occupy a 4 Kilobyte address segment. This segment may be placed anywhere in a 2 Megabyte address range (000000 - 0FFFFF and F00000 - FFFFFF) by programming the address decoder PROM according to the desired memory map. Paragraph 2.7 gives a detailed description of the Address Decoder.

Data transfers between MPU and on-board I/O-devices are performed in a synchronous manner. When the address decoder detects an address in the local I/O address segment, it asserts the valid peripheral address signal VPA\*. This causes the MPU to terminate the current cycle after internal synchronization with the peripheral clock signal E. A detailed description of the synchronous data transfer protocol can be found in the Motorola MC68000 Data Sheet in Appendix A.

2.4.2. Enhanced Programmable Communication Interfaces

## 2.4.2.1. General Information

On the MVME101 monoboard computer two serial I/O-channels are installed, each of them controlled by a Motorola MC68661C Enhanced Programmable Communication Interface (EPCI). The EPCIs support several synchronous and asynchronous protocols in full or half duplex mode, and software selectable baud rates ranging from 50 to 19200 baud. Both ports are RS232C standard compatible, may be configured as data set or data terminal, and are available at 25-pole connectors on the front panel.

2.4.2.2. Features

Features, common to synchronous and asynchronous operation:

- \* 5 to 8 bit characters
  - \* odd, even or no parity
  - \* local or remote maintenance loop back mode
  - \* 16 programmable baud rates
  - \* double buffered transmitter and receiver
  - \* dynamic character length switching
  - \* half or full duplex operation

Additional features in synchronous operation:

- \* internal or external character synchronization
- \* transparent or non-transparent mode
- \* transparent mode DLE stuffing and detection
- \* single or double SYN operation
- \* automatic SYN or DLE-SYN insertion
- \* SYN, DLE, and DLE-SYN stripping

Additional features in asynchronous operation:

- \* parity, overrun and framing error detection
  - \* line break detection and generation
  - \* false start bit detection
  - \* automatic serial echo mode

## 2.4.2.3. EPCI Device Description

A detailed description of the Enhanced Peripheral Communications Inter-

# 2.4.2.4. Hardware Configuration

Both serial ports may be configured independently as data terminal or as data set on the jumper areas K7 and K15. The EPCI input CTS\* can either be constantly enabled or shortened with the input DSR\* on the jumper areas K9 and K10. The same jumper areas are used to connect the EPCI outputs TXRDY\* and RXRDY\* with the interrupt handler. Paragraph 3.4 includes detailed instructions how to configure the jumper areas for the various modes of operation.

## 2.4.2.5. Programming Information

Prior to initiating data communications, the EPCI registers must be loaded with a set of mode and command bytes. Detailed programming instructions are given in the Motorola MC68661 Data Sheet in Appendix B. The addresses of the EPCI registers are listed in Paragraph 2.7.

The serial data input of SP1 can be monitored through the Module Status Register. This feature supports the automatic detection of a terminal's baud rate: After hitting a specified character on the keyboard, the width of the first serial data bit is measured with the Programmable Timer Module. The result then is compared with a list of values in a lookup table to determine the transmitter's baud rate. (The automatic baud rate detection in MVME101bug is implemented in this way.)

# 2.4.3. Peripheral Interface Adapter

2.4.3.1. General Information

The MC6821 Peripheral Interface Adapter (PIA) provides the universal means of interfacing peripheral equipment to the MVME101 monoboard computer. The PIA can interface the MPU to peripherals through two 8-bit bidirectional peripheral data buses and four control lines.

## 2.4.3.2. Features

- ------
- \* two bidirectional 8-bit buses for interface to peripherals
- \* each peripheral line individually programmable as input or output \* four individually controlled interrupt input lines; two usable as peripheral control outputs
- \* handshake control logic for input and output peripheral operation
- \* high-impedance 3-state and direct transistor drive peripheral lines
- \* program controlled interrupt and interrupt disable capability
- \* CMOS drive capability on side A peripheral lines
- \* two TTL drive capability on all A and B side buffers

## 2.4.3.3. PIA Device Description

#### 

A detailed description of the Peripheral Interface Adapter is given in the Motorola MC6821 Data Sheet in Appendix C.

# 2.4.3.4. Hardware Configuration

All peripheral data and control lines are fed to the DIN 41612 C 96 rear connector P2. A description of the input/output signals is given in Table 2.1. Their locations at P2 are shown in Table 2.2.

Note that the peripheral input/output lines are not buffered between the PIA and the connector P2. Therefore, the electrical characteristics of the signals at P2 are equivalent with the values given in the MC6821 Data Sheet.

The interrupt outputs of the PIA may be wired to one of the Auto-Vectorized Interrupt Request lines on the jumper area K6. Paragraph 3.4.4 describes the configuration of K6.

## 2.4.3.5. Programming Information

The functional configuration of the PIA is programmed by the MPU during system initialization. Each of the peripheral data lines can be programmed to act as an input or output, and each of the four control/interrupt lines may be programmed for one of several control modes. Detailed programming instructions are given in the Motorola MC6821 Data Sheet in Appendix C. The addresses of the PIA registers are listed in Paragraph 2.7.

# 2.4.4. Programmable Timer Module

2.4.4.1. General Information

The MC6840 Programmable Timer Module (PTM) contains three 16-bit binary counters, three corresponding control registers, and a status register. The counters are under software control and may be programmed to generate module interrupts and/or output signals. The PTM can be used for frequency measurements, event counting, interval measuring, and similar tasks. It can generate square waves, gated delay signals, and single pulses of controlled or modulated duration.

2.4.4.2. Features

- \* selectable prescaler on timer 3
- \* programmable interrupt output to MPU
- \* readable down counter indicates counts to go to time-out
- \* selectable gating for frequency or pulse-width comparison
- \* three asynchronous external clock and gate/trigger inputs internally synchronized
- \* three maskable outputs
- \* peripheral inputs/outputs fully TTL compatible

#### 2.4.4.3. PTM Device Description

A detailed description of the Programmable Timer Module is given in the Motorola MC6840 Data Sheet in Appendix D.

# 2.4.4.4. Hardware Configuration

All peripheral clock, gate and output lines are fed to the DIN 41612 C 64 rear connector P2. A description of the input/output signals is given in Table 2.1. Their locations at P2 are shown in Table 2.2.

Note that the peripheral input/output lines are not buffered between the PTM and the connector P2. Therefore, the electrical characteristics of the signals at P2 are equivalent with the values given in the MC6840 Data Sheet.

The gate inputs of the counters can be constantly enabled by setting jumpers on jumper area K16. Also, K16 provides the hardware connections for cascading the PTM's counters, for real time counting, MPU cycle counting, or VMEbus cycle counting. Paragraph 3.4.7 gives a detailed description of jumper area K16.

The interrupt output of the PTM may be wired to one of the Auto-Vectorized Interrupt Request lines on the jumper area K6. Paragraph 3.4.4 describes the configuration of K6.

# 2.4.4.5. Programming Information

The functional configuration of the PTM is programmed by the MPU during system initialization. Detailed programming instructions are given in the Motorola MC6840 Data Sheet in Appendix D. The addresses of the PTM registers are listed in Paragraph 2.7.

2.4.5. Connector P2 Signals

Table 2.1 identifies the peripheral input/output signals by signal mnemonic, connector pin number and signal characteristics, Table 2.2 shows the signal locations at connector P2.

Table 2.1: Connector P2 Signal Description

| SIGNAL | PIN NO. | SIGNAL DESCRIPTION                                                                                                                                                                                    |
|--------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PA0PA7 | C12C19  | PIA SECTION A PERIPHERAL DATA                                                                                                                                                                         |
|        |         | Eight TTL compatible peripheral data lines.<br>Each line can be programmed to act as an<br>output or input by setting the corresponding<br>bit in the PIA Data Direction Register A<br>to "0" or "1". |

2-8

# Table 2.1: Connector P2 Signal Description (cont'd)

|          |        |                 | +                                                                                                                                                                                                                      |
|----------|--------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| •<br>  ~ | SIGNAL | PIN NO.         | SIGNAL DESCRIPTION                                                                                                                                                                                                     |
| 4        | CAl    | C21             | PIA SECTION A INTERRUPT<br>A TTL compatible clock input line that sets<br>the interrupt flag of the PIA Control<br>Register A. The active transition of this<br>signal is programmed by the PIA Control<br>Register A. |
| -        | CA2    | C20             | PIA SECTION A PERIPHERAL CONTROL                                                                                                                                                                                       |
|          |        |                 | by the PIA Control Register A to act as a peripheral control output or an interrupt input.                                                                                                                             |
| •        | PB0PB7 | C4C11           | PIA SECTION B PERIPHERAL DATA                                                                                                                                                                                          |
| -        |        |                 | Eight TTL compatible peripheral data lines.<br>Each line can be programmed to act as an<br>output or high impedance input by setting<br>the corresponding bit in the PIA Data<br>Direction Register B to "0" or "1".   |
| ·        | CB1    | C3              | PIA SECTION B INTERRUPT                                                                                                                                                                                                |
|          |        |                 | A TTL compatible clock input line that sets<br>the interrupt flag of the PIA Control<br>Register B. The active transition of this<br>signal is programmed by the PIA Control<br>Register B.                            |
|          | CB2    | C2              | PIA SECTION B PERIPHERAL CONTROL                                                                                                                                                                                       |
| -        |        |                 | A TTL compatible line that can be programmed<br>by the PIA Control Register B to act as a<br>peripheral control output or a high<br>impedance interrupt input.                                                         |
|          | Cl*C3* | C23, C26        | PTM CLOCK INPUTS 13                                                                                                                                                                                                    |
|          | +      |                 | Three active low TTL compatible high<br>impedance clock inputs that can be used<br>to decrement Timers 13, respectively.                                                                                               |
|          | G1*G3* | C25, C28,       | PTM GATE INPUTS 13                                                                                                                                                                                                     |
|          |        |                 | Three active low TTL compatible high<br>impedance inputs that can be programmed<br>to act as triggers or clock gating functions<br>to Timers 13, respectively.                                                         |
|          | 0103   | C24, C27<br>C30 | PTM OUTPUTS 13                                                                                                                                                                                                         |
| -        |        |                 | Three active high TTL compatible outputs<br>of Timers 13, respectively. The output<br>waveform is defined by the contents of the<br>PTM Control Registers 13, respectively.                                            |
|          | +      | +               | ***************************************                                                                                                                                                                                |

~

| SIGNAL | PIN NO.  | SIGNAL DESCRIPTION            |
|--------|----------|-------------------------------|
| +5V    | C1, C22, | + 5 VOLTS                     |
|        | C32      | + 5 Volts power supply output |
| GND    | AlA32    | GROUND                        |
| +      | +        | Power supply ground lines     |

Table 2.2: Connector P2 Signal Locations

| +          |                  |                  | +          |
|------------|------------------|------------------|------------|
| PIN<br>NO. | ROW A<br>SIGNALS | ROW C<br>SIGNALS | PIN<br>NO. |
| +          | <br>  GND        | +<br>+5V         | +          |
| 2          | GND              | CB2              | 2          |
| 3          | GND              | CB1              | 3          |
| 4          | GND              | PB7              | 4          |
| 5          | GND              | PB6              | 5          |
| 6          | GND              | PB5              | 6          |
| 7          | GND              | PB4              | 7          |
| 8          | GND              | PB3              | 8          |
| 9          | GND              | PB2              | 9          |
| 10         | GND              | PB1              | 10         |
| 11         | GND              | PB0              | 11         |
| 12         | GND              | PA7              | 12         |
| 13         | GND              | PA6              | 13         |
| 14         | GND              | PA5              | 14         |
| 15         | GND              | PA4              | 15         |
| 16         | GND              | PA3              | 16         |
| 17         | GND              | PA2              | 17         |
| 18         | GND              | PAl              | 18         |
| 19         | GND              | PAO              | 19         |
| 20         | GND              | CA2              | 20         |
| 21         | GND              | CAl              | 21         |
| 22         | GND              | +5V              | 22         |
| 23         | GND              | C3*              | 23         |
| 24         | GND              | 03               | 24         |
| 25         | GND              | G3*              | 25         |
| 26         | GND              | C2*              | 26         |
| 27         | GND              | 02               | 27         |
| 28         | GND              | G2*              | 28         |
| 29         | GND              | C1*              | 29         |
| 30         | GND              | 01               | 30         |
| 31         | GND              | G1*              | 31         |
| 32         | GND              | +5V              | 32         |
| +          | +                |                  |            |

## 2.5. MODULE STATUS REGISTER

Through the Module Status Register (MSR) the current status of several on-board signals and VMEbus lines can be monitored. By that the MPU can detect certain system conditions and branch to the appropriate servicing routines.

The MSR appears as an 8-bit register in the on-board I/O-devices address segment. Paragraph 2.7 gives more detailed addressing information.

Figure 2.3 shows how the MSR is interconnected with VMEbus signals and with other functional blocks on the MVMEl01. During a read operation, the outputs of the MSR are enabled and put on the lower order data lines D00-D07. The outputs MSR0-MSR5 represent the current states of the signals ACFAIL\*, SYSFAIL\*, ABORT\*, BCLR\*, BAV\* and PCI1RXD\*. MSR6 and MSR7 are Flip-Flop outputs which are set to 0 when a bus request time-out (MSR6) or a data transfer time-out (MSR7) occured. Any write operation to the MSR clears MSR6 and MSR7 to 1, regardless of the data transferred.

All signals represented in the MSR are active low. A bit value of 0 - indicates that the corresponding signal is asserted, a value of 1 means that it is negated.



Figure 2.3: Module Status Register

Table 2.3 shows the allocation of signals in the MSR and explaines the information contained in each bit.

 $\widehat{}$ 

| Table | 2.3: | Module | Status | Register |
|-------|------|--------|--------|----------|
| TADIC |      |        |        |          |

| BIT  | SIGNAL   | DESCRIPTION                                                         |                                                                                           |
|------|----------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| MSR7 | DTTO*    | MSR7 = 0:<br>MSR7 = 1:                                              | A Data Transfer Time-Out occured.<br>A Data Transfer Time-Out did not occur.              |
|      |          | Note:                                                               | Paragraph 2.9.4 describes the Data<br>Transfer Time Out counter in detail.                |
| MSR6 | BRTO*    | MSR6 = 0:<br>MSR6 = 1:                                              | A Bus Request Time-Out occured.<br>A Bus Request Time-Out did not occur.                  |
| +    | +        | Note:                                                               | Paragraph 2.9.4 describes the Bus<br>Request Time Out counter in detail.                  |
| MSR5 | PCI1RXD* | MSR5 reflects the current state of the data input of Serial Port 1. |                                                                                           |
|      |          | Note:                                                               | Paragraph 2.4.2.5 describes how MSR5<br>can be used for automatic baud rate<br>detection. |
| MSR4 | BAV*     | MSR4 = 0:<br>MSR4 = 1:                                              | The VMEbus is available.<br>The VMEbus is not available.                                  |
|      |          | Note:                                                               | Paragraph 2.8.2 describes how the BAV* signal is used for bus arbitration.                |
| MSR3 | BCLR*    | MSR3 = 0:<br>MSR3 = 1:                                              | The VMEbus signal BCLR* is asserted.<br>The VMEbus signal BCLR* is negated.               |
|      |          | Note:                                                               | Paragraph 2.8.2 describes how the BCLR* signal is used for bus arbitration.               |
| MSR2 | ABORT*   | MSR2 = 0:<br>MSR2 = 1:                                              | The ABORT switch is pressed.<br>The ABORT switch is released.                             |
|      |          | Note:                                                               | Paragraph 2.11.1 describes the ABORT function.                                            |
| MSR1 | SYSFAIL* | MSR1 = 0:<br>MSR1 = 1:                                              | The VMEbus signal SYSFAIL* is asserted.<br>The VMEbus signal SYSFAIL* is negated.         |
|      |          | Note:                                                               | Paragraph 2.11.2 describes the SYSFAIL function.                                          |
| MSRO | ACFAIL*  | MSR0 = 0:<br>MSR0 = 1:                                              | The VMEbus signal ACFAIL* is asserted.<br>The VMEbus signal ACFAIL* is negated.           |
|      |          | Note:                                                               | Paragraph 2.11.1 describes the ACFAIL function.                                           |

÷

2.6. MODULE CONTROL REGISTER

The Module Control Register (MCR) contains eight bits for controlling various module functions and the hexadecimal STATUS display. To support single bit manipulations, the data byte in the MCR can be both written and read.

The MCR appears as an 8-bit register in the on-board I/O-devices address segment. Paragraph 2.7 gives more detailed addressing information.

Figure 2.4 shows how the MCR is interconnected with other functional blocks on the MVME101. During a write operation, the bit pattern on the lower order data lines D00-D07 is stored in the MCR. The four bits represent the hex number to be shown on the STATUS display in MCR0-MCR3 binary data format. In addition, when MCR0-MCR3 all are set to 1, i.e. SYSFAIL\* is when the hex number F is displayed, the VMEbus signal asserted. MCR4 is used to switch the display on and off. MCR5 controls the bus block transfer mode of the VMEbus Requester. The bits MCR6 and MCR7 are used to enable or disable the time-out counters.

After a system reset all bits in the MCR are cleared to 0. Also, when the MPU has halted due to a double bus error, the MCR is cleared, and both decimal points on the STATUS display are lit.

All signals controlled by the MCR are active high. A bit value of 1 causes the assertion of the corresponding signal, a value of 0 causes its negation.



Figure 2.4: Module Control Register

Table 2.4 shows the allocation of signals in the MCR and explaines the function of each bit.

Table 2.4: Module Control Register

| BIT                          | SIGNAL                       | DESCRIPTION                                                                                                                                                                                                                                            |  |
|------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MCR7                         | EDDTO                        | MCR7 = 0: Disable Data Transfer Time-Out counter.<br>MCR7 = 1: Enable Data Transfer Time-Out counter.                                                                                                                                                  |  |
| •                            |                              | Note: Paragraph 2.9.4 describes the Data Trans-<br>fer Time-Out counter in detail.                                                                                                                                                                     |  |
| MCR6                         | EBRTO                        | MCR6 = 0: Disable Bus Request Time-Out counter.<br>MCR6 = 1: Enable Bus Request Time-Out counter.                                                                                                                                                      |  |
|                              |                              | Note: Paragraph 2.9.4 describes the Bus Request<br>Time-Out counter in detail.                                                                                                                                                                         |  |
| MCR5                         | BBTR                         | MCR5 = 0: Negate Bus Block Transfer Request.<br>MCR5 = 1: Assert Bus Block Transfer Request.                                                                                                                                                           |  |
|                              |                              | Note: Paragraph 2.8.2 describes the function of the BBTR signal.                                                                                                                                                                                       |  |
| MCR4                         | SDON                         | MCR4 = 0: Blank STATUS Display.<br>MCR4 = 1: Lit STATUS Display.                                                                                                                                                                                       |  |
|                              |                              | Note: The STATUS Display is also blanked after system reset and when the MPU has halted.                                                                                                                                                               |  |
| MCR3<br>MCR2<br>MCR1<br>MCR0 | SDD3<br>SDD2<br>SDD1<br>SDD0 | <pre>SDD3,SDD2,SDD1,SDD0 = 0,0,0,0: Display "0" SDD3,SDD2,SDD1,SDD0 = 0,0,0,1: Display "1" : : SDD3,SDD2,SDD1,SDD0 = 1,1,1,0: Display "E" SDD3,SDD2,SDD1,SDD0 = 1,1,1,1: Display "F" and assert SYSFAIL*</pre>                                         |  |
|                              |                              | The bits SDD0-SDD3 are the binary equivalent of the<br>hexadecimal number on the STATUS display. Also,<br>these bits are used to assert the SYSFAIL* signal on<br>the VMEbus by setting them all to 1, i.e. by writing<br>"F" into the STATUS display. |  |
| +                            | +                            | Note: Paragraph 2.11.2 describes the SYSFAIL function.                                                                                                                                                                                                 |  |

#### 2.7. ADDRESS DECODER

# 2.7.1. Circuit Description

The Address Decoder logic is responsible for selecting the various onboard devices or the VMEbus Interface, depending on the address asserted by the MPU. Also, it contains circuitry to generate the data transfer handshake signals for on-board operations.

Figure 2.5 shows how the Address Decoder is interconnected with on-board devices and other functional blocks on the MVME101. The data contained in the Decoder PROM determines the address map configuration and assigns address either to one of the on-board devices or to the VMEbus. each The Device Selector receives signals from the Decoder PROM, the MPU, the Interrupt Handler and the Reset Circuit, and determines the current cycle to be either a VMEbus data transfer, a data transfer to or from one of the on-board ROM or RAM devices, an access to the on-board I/O-devices, a VMEbus interrupt acknowledge cycle, an auto-vectorized interrupt acknowledge cycle, or a reset vector fetch. For VMEbus operations, the Device Selector enables the VMEbus Requester and the When on-board memory is accessed, the Device Selector VMEbus Interface. addressed memory pair and causes the DTACK Generator to enables the assert the data transfer acknowledge signal. When one of the on-board I/O-devices is or in case of an auto-vectorized interrupt accessed, acknowledge cycle, the Device Selector asserts the VPA\* signal. After receiving VPA\*, the MPU synchronizes internally with the peripheral This enables the Local I/O-Address clock signal and then asserts VMA\*. Decoder, which selects the addressed I/O-device.



### Figure 2.5: Address Decoder

2-15

### 2.7.2. Address Map Configuration

The Address Decoder logic first devides the 16M byte address map of the MPU into three blocks, as shown in Figure 2.6. The Lo Block covers the lower 1M bytes address range ( 000000-0FFFFF ), the Mid Block comprises the following 14M bytes ( 100000-EFFFFF ), and the Hi Block covers the uppermost 1M bytes address range ( F00000-FFFFFF ).

All addresses in the Mid Block are supposed to be off-board. When the MPU asserts an address in the range 100000-EFFFFF, the Device Selector initiates a VMEbus data transfer by enabling the VMEbus Requester and the VMEbus Interface.

The Lo Block and the Hi Block are further subdivided into address segments of 4K bytes. Each of these 512 segments corresponds to one location of the Decoder PROM. This PROM, organized as 512 x 4 bits, assigns each address segment either to one of the on-board memory pairs, to the on-board I/O-devices, or to the VMEbus. When on-board memory is addressed, the PROM also determines whether the ROM or the RAM access time is used by the DTACK generator. For transferring data to or from global I/O-modules on the VMEbus, the address modifier code for Short I/O Address may be specified for a 64K address field.

Figure 2.6 illustrates how the MPU address map is divided into blocks and segments, and how the segments are represented in the Decoder PROM. The figure also specifies the data to be programmed in the PROM for appointing the devices to the address segments.



Figure 2.6: Address Map Configuration

The address decoding scheme of the MVME101 allows the user to place each memory pair and the on-board I/O-devices anywhere in the Lo Block or the Hi Block of the memory map. All address segments that are not occupied by on-board devices can be defined to be either standard addresses or short I/O addresses on the VMEbus. By that the user may create independent areas for ROM, RAM and I/O-devices, with contiguous on-board and off-board allocation for each area.

The MVME101 module is delivered with a Decoder PROM which contains the address map configuration shown in Table 2.5. This address map is designed to accomodate the MVME101bug Debug Package firmware and in addition 10K bytes RAM for user programs. The addresses 000000-002FFF are assigned to RAM in the memory socket pairs 1-3, where the addresses 000000-0003FF are occupied by the MPU exception vector table, and the addresses 000400-0007FF are used as a temporary data storage area for the MVME101bug parameters. The addresses 000800-002FFF are available for user programs and data. The addresses F00000-F03FFF are assigned to ROM in memory socket pair 4, which may be the MVME101bug package or, after the dubugging phase, any user-provided firmware-resident program. The on-board I/O-devices are located in the address segment FE0000-FE0FFF. The upper 64K bytes in the address map are dedicated to I/O-devices on the VMEbus which are accessed using Short I/O Address encoding in the address modifiers. All other addresses in the map are decoded as VMEbus Standard Addresses for access to off-board memory or memory-mapped devices.

The registers of the on-board I/O-devices occupy a 4K bytes segment in the address map. The register addresses are listed in Table 2.6. As the data width of all I/O-devices is 8 bits, their registers are located on odd addresses, and data transfers to and from the MPU are performed via the lower order data lines D00-D07. The even address locations in the local I/O address segment are redundant and should not be accessed.

The addresses of the on-board I/O-registers are not fully decoded. The upper order 3 digits of the 6-digit address indicate the 4K bytes address segment that is reserved for the local I/O-devices. Then the address lines A04-A06 are decoded to determine the specific device to be selected. As the Local I/O-Address Decoder does not care about the address lines A07-All, the I/O-registers appear virtually multiplied in address increments of hex 80 in the local I/O-address segment. Thus the I/O-register listing in Table 2.6 can be regarded to be one of 32 possible sets of addresses.

If the original address map configuration, as described above, does not meet the user's requirements, he may specify any other configuration, and program the Decoder PROM accordingly. A detailed step-by-step description of this procedure is given in Paragraph 3.4.10.

## Table 2.5: Original Address Map

| ADDRESS                                                                                     | CONTENTS                                                | SELECTED DEVICES                                     |
|---------------------------------------------------------------------------------------------|---------------------------------------------------------|------------------------------------------------------|
| FFFFFF<br>:<br>FF0000                                                                       | VMEbus Short I/O Addresses                              | Global I/O-devices                                   |
| FEFFFF<br>:<br>FE1000                                                                       | VMEbus Standard Addresses                               | Global Memory<br>or<br>Memory-mapped Devices         |
| FEOFFF<br>:<br>FE0000                                                                       | On-board I/O Registers<br>(Only odd addresses used)     | Local I/O-devices                                    |
| FDFFFF<br>:<br>F04000                                                                       | VMEbus Standard Addresses                               | Global Memory<br>or<br>Memory-mapped Devices         |
| F03FFF<br>:<br>F00000                                                                       | MVME101bug Debug Package<br>or<br>User-provided Program | 2 x 8K bytes Local ROM<br>in<br>Memory Socket Pair 4 |
| EFFFFF<br>:<br>:<br>:<br>:<br>:<br>:<br>:<br>:<br>:<br>:<br>:<br>:<br>:<br>:<br>:<br>:<br>: | VMEbus Standard Addresses                               | Global Memory<br>or<br>Memory-mapped Devices         |
| 002FFF<br>002000                                                                            | User Program/Data                                       | 2 x 2K bytes Local RAM<br>in<br>Memory Socket Pair 3 |
| 001FFF<br>:<br>001000                                                                       | User Program/Data                                       | 2 x 2K bytes Local RAM<br>in<br>Memory Socket Pair 2 |
| 000FFF<br>:<br>000800                                                                       | User Program/Data                                       |                                                      |
| 0007FF<br>:<br>000400                                                                       | MVME101bug Data/Stack                                   | 2 x 2K bytes Local RAM<br>in<br>Memory Socket Pair 1 |
| 0003FF<br>:<br>000000                                                                       | MPU Exception Vectors                                   |                                                      |

## Table 2.6: Original I/O-Register Address Map

| DEVICE | ADDRESS     | MODE       | REGISTER                                     |
|--------|-------------|------------|----------------------------------------------|
| MCR    | FE00F1      | r/w        | Module Control Register                      |
| MSR    | FE00El      | r/w        | Module Status Register                       |
| PTM    | FEOODF      | read       | LSB buffer register                          |
|        | FEOODF      | write      | Timer #3 latches                             |
|        | FEOODD      | read       | Timer #3 counter                             |
|        | FEUUDD      | write      | MSB buffer register                          |
|        | FEUUDB      | read       | LSB DUITER register                          |
|        | FEUUDB      | write      | Timer #2 latches                             |
|        | FEU0D9      | read       | MCP buffor registor                          |
|        |             | viite      | ISB buffer register                          |
|        |             | write      | Timer #1 latches                             |
|        |             | read       | Timer #1 counter                             |
|        |             | write      | MSB huffer register                          |
|        | FEOOD3      | read       | status register                              |
|        | FEOOD3      | write      | control register #2                          |
|        | FEOODI      | read       | no operation                                 |
|        | FE00D1      | write      | CR20 = 1: control register #1                |
|        | FE00D1      | write      | CR20 = 0: control register #3                |
| PIA    | FE00C7      | r/w        | Section B control register                   |
|        | FE00C5      | r/w        | CRB-2 = 1: Section B peripheral register     |
|        | FE00C5      | r/w        | CRB-2 = 0: Section B data direction register |
|        | FE00C3      | r/w        | Section A control register                   |
|        | FE00C1      | r/w        | CRA-2 = 1: Section A peripheral register     |
|        | FE00Cl      | r/w        | CRA-2 = 0: Section A data direction register |
| PCI2   | FE00B7      | r/w        | command register                             |
|        | FE00B5      | r/w        | mode register #1 / mode register #2          |
|        | FE00B3      | read       | status register                              |
|        | FE00B3      | write      | SYN1 register / SYN2 register / DLE register |
|        | FE00B1      | read       | receive holding register                     |
|        | FE00B1<br>+ | write<br>+ | transmit holding register<br>+               |
| PCI1   | FE00A7      | r/w        | command register                             |
|        | FE00A5      | r/w        | mode register #1 / mode register #2          |
|        | FE00A3      | read       | status register                              |
|        | FEUUA3      | write      | SINI register / SIN2 register / DLE register |
|        | FEUUAL      | read       | receive holding register                     |
|        | FEUUAL      | write      | i transmit nolding register                  |

2-19

#### 2.8. VMEbus ARBITER AND REQUESTER

Bus arbitration is a technique to request, be granted, and acknowledge bus mastership in a system, where multiple master-type modules share common resources on the bus. For that purpose the MVME101 monoboard computer contains a VMEbus Arbiter and a VMEbus Requester. Most of the logic is included in the BAR101 Bus Arbiter/Requester device, which is described in Appendix E.

On the MVME101, all on-board devices are interconnected by a local bus which is connected to the VME data transfer bus only when off-board devices are to be accessed. This feature allows on-board processing at full speed, while another module transfers data on the VMEbus.



Figure 2.7: VMEbus Arbiter and Requester

#### 2.8.1. VMEbus Arbiter

For use as the System Controller in a VMEbus System, the MVME101 module contains an option ONE single level arbiter which arbitrates bus requests on level 3. Figure 2.7 shows the interconnections of the bus signals with the Arbiter, and the flow chart in Figure 2.8 illustrates its operation. When the VMEbus Arbiter receives a bus request at the input BR3\*, it monitors the BBSY\* line. A low level on BBSY\* indicates that another master module is currently using the bus, and the bus request is made pending. When BBSY\* is high, the VMEbus Arbiter grants the request by asserting BG3IN\*. This signal is propagated along the bus grant daisy-chain through all modules participating in the arbitration until the first bus requester is reached which has asserted BR3\*. This requester acknowledges the bus grant by asserting BBSY\* and negating BR3\*. Upon detecting that, the VMEbus Arbiter negates BG3IN\* and is ready for another arbitration sequence.

When the MVME101 is used as the System Controller, it must be located in slot 1 of the VMEbus backplane to ensure that the VMEbus Arbiter resides to the left of all bus requesters. In this configuration, the VMEbus Requester on the MVME101 is the first in the daisy-chain, and therefore has the highest priority.

bus

When installed on lower bus priorities in a multi-processor system, the VMEbus Arbiter on the MVME101 must be disabled by removing the according jumper from jumper area K3, as described in Paragraph 3.4.2.



Figure 2.8: VMEbus Arbiter Operation Flow Chart

The VMEbus Requester on the MVME101 is responsible for performing the following tasks:

- Assert a bus request when the MPU needs access to off-board devices,
- Acquire bus mastership when the bus request is granted,
- Release the bus upon another request when it is no longer needed,
- Propagate not requested bus grants to the next bus requester.

Each of these functions is described in detail in the following paragraphs. Figure 2.7 shows how the VMEbus Requester is interconnected with the bus signals and with other functional blocks on the MVMEl01. The flow chart in Figure 2.9 illustrates the operation sequence.

The VMEbus Requester can be configured to operate on anyone of the four bus arbitration levels. This is done by setting the appropriate jumpers on the jumper areas Kl and K2, as described in Paragraph 3.4.1.

# 2.8.2.1. Bus Request Assertion

There are two methods by which the MVME101 can request the VMEbus: The indirect, or software transparent method, and the direct method, by which a specific request can be programmed.

An indirect bus request is initiated by the Address Decoder. When the MPU starts either a VMEbus data transfer cycle, or a VMEbus interrupt vector fetch, the Address Decoder asserts the signal BADR\*. If the MVME101 is not the current bus master, the VMEbus Requester then asserts BR\* on the jumpered level. The MPU inserts wait states until the bus arbitration is performed and the addressed slave module acknow-ledges the data transfer.

In applications where a long idle state of the MPU is not acceptable, the Bus Request Time-Out counter can be enabled through the Module Control Register. This counter supervises the bus request and aborts the started MPU cycle if it is not acknowledged within 128 microseconds. The Bus Request Time-Out counter is described in Paragraph 2.9.4.

The direct bus request is initiated under program control by setting the Bus Block Transfer Request bit (BBTR) in the Module Control Register. This causes the VMEbus requester to assert BR\* and, after being granted, to retain bus mastership as long as BBTR is set. This method protects routines against interruption by other bus requests, and therefore is useful for tasks such as data block transfers, system control, or emergency servicing.

Once having requested the bus, the VMEbus Requester keeps BR\* asserted until it receives a bus grant on the same priority level, regardless of further transitions on the signals BBTR and BADR\*. This is necessary to obey the bus arbitration protocol as specified for the VMEbus.




#### 2.8.2.2. Bus Mastership Acquisition

When the VMEbus Requester has a bus request pending and it receives a bus grant on the same priority level, it acquires bus mastership. After the previous bus master has finished its last VMEbus cycle and negated AS\*, the VMEbus Requester acknowledges the bus grant by negating BR\* and asserting BBSY\*, and it enables the VMEbus Interface.

The availability of the VMEbus can be checked by the MPU in the Module Status Register. This feature is useful in programs where the execution of on-board and off-board tasks does not require a fixed sequence. For example, the MPU can prepare an off-board task by setting the BBTR bit in the Module Control Register, and then execute on-board tasks. Now and then it tests the BAV\* bit in the Module Status Register, and when it detects that the bus is available, it starts executing the off-board task.

### 2.8.2.3. Bus Release

As long as the BBTR bit in the Module Control Register is set, the MVMELO1 never releases the bus. However, in a system with a multilevel bus arbitration scheme, the VMEbus Arbiter can interrupt the current program with the BCLR\* signal upon a higher level bus request. When the MVMELO1 operates as bus master in the block-transfer mode, the assertion of BCLR\* causes a maskable auto-vectorized interrupt request at the MPU, and it depends on the executed software, whether and when the BBTR bit is cleared and the VMEbus is released.

The BBTR bit may be set or cleared at any time. If it is set although the MVME101 is already the bus master, it has no effect on the VMEbus Requester, but it protects the execution of the following task.

When BBTR is negated, the VMEbus Requester operates in the releaseon-request mode. In this mode, it retains bus mastership until another module asserts a bus request on any of the four levels. When that happens, the VMEbus Requester waits until the MPU has terminated the current cycle, and then releases the bus by disabling the VMEbus Interface and negating BBSY\*.

This release-on-request scheme provides maximum system efficiency, as unnecessary bus arbitration cycles are avoided.

### 2.8.2.4. Bus Grant Propagation

When the VMEbus Requester receives a bus grant on its priority level, and it has no bus request pending, the corresponding bus grant output signal is produced and propagated to the next bus requester. BGOUT\* keeps asserted as long as BGIN\* is low.

The BGIN\* and BGOUT\* lines which are not on the module's priority level are connected directly on the jumper area K1.

#### 2.9. VMEbus INTERFACE

\_\_\_\_\_

The VMEbus Interface provides the signal path between the local bus of the MVME101 computer and the VMEbus backplane. The interface complies with all requirements for the signal driver/receiver characteristics, and for the bus operation protocol timings, as specified in the VMEbus Specification Manual Rev.B. Any VMEmodule which is designed according to these specifications will run with the MVME101 Monoboard Computer without restrictions.

This chapter gives detailed functional descriptions of all VMEbus signals that are handled by the MVMEl01, and explains the available hardware options. The timing specifications for the VMEbus Interface are included in Paragraph 2.12.

2.9.1. VMEbus Signals

All VMEbus signals are available at the upper rear connector Pl. Table 2.8 identifies all these signals by mnemonics, pin numbers at Pl, and electrical characteristics, and it describes the signal functions on the MVME101. The abbreviations used in Table 2.8 are explained in Table 2.7. The locations of the VMEbus signals at connector Pl are shown in Table 2.9.

VMEbus signals that are not driven by the MVME101 module appear as being high at other modules on the bus, due to the termination resistors on the VMEbus backplane. Such signals are put in parantheses in the following tables.

For some VMEbus signals the user can choose whether the MVME101 handles or ignores them, by setting or removing jumpers. Such signals are termed optional signals.

| SYMBOL | DEFINITION                                         |
|--------|----------------------------------------------------|
| TP     | totem-pole bus driver output                       |
| TS     | three-state bus driver output                      |
| OC     | open-collector bus driver output                   |
| ST     | schmitt-trigger bus receiver input with hysteresis |
| IOH    | minimum high-level output current at 2.4 V         |
| IOL    | minimum low-level output current at 0.5 V          |
| IOZH   | maximum off-state output current at 2.7 V          |
| IOZL   | maximum off-state output current at 0.4 V          |
| IIH    | maximum high-level input current at 2.7 V          |
| IIL    | maximum low-level input current at 0.4 V           |

| Table | 2 7. | Symbol | Definitions |
|-------|------|--------|-------------|
| LADIE | 4.1. | Oymbor | DELIUICIOUS |

Note: The values for the input/output currents listed in Table 2.8 result in the sum of the driver-, receiver-, and pull-up-resistor-currents for each signal.

| ŧ |                                 | +                               |                                                                                                                                                                                                                                                           | +                                                                                    |
|---|---------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
|   | SIGNAL                          | PIN NO.                         | SIGNAL DESCRIPTION                                                                                                                                                                                                                                        | ELEC. SPEC.                                                                          |
|   | D00D07<br>D08D15                | A1A8<br>C1C8                    | DATA BUS<br>16-bit TS-output/ST-input bidi-<br>rectional data bus for trans-<br>ferring data to and from slave<br>modules.                                                                                                                                | IOH -3 mA<br>IOL 48 mA<br>IOZH 20 UA<br>IOZL -400 UA<br>IIH 20 UA<br>IIL -400 UA     |
|   | A01A07<br>A08A23                | A30A24<br>C30C15                | ADDRESS BUS<br>23-bit TS-output address bus<br>capable of addressing up to 16M<br>bytes directly.                                                                                                                                                         | IOH -3 mA<br>IOL 48 mA<br>IOZH 20 uA<br>IOZL -400 uA                                 |
|   | AM0AM2<br>(AM3)<br>AM4<br>(AM5) | B16B18<br>(B19)<br>A23<br>(C14) | ADDRESS MODIFIERS<br>Six TS-output signals providing<br>additional address information.<br>AM3 and AM5 are not connected.                                                                                                                                 | IOH -3 mA<br>IOL 64 mA<br>IOZH 50 uA<br>IOZL -50 uA                                  |
| - | (LWORD*)                        | (C13)                           | LONG WORD<br>LWORD* is not connected.                                                                                                                                                                                                                     |                                                                                      |
|   | WRITE*                          | A14                             | WRITE<br>An active-low TS-output that<br>specifies the direction of a<br>data transfer: A high level<br>indicates a read operation, a<br>low level indicates a write<br>operation.                                                                        | IOH -3 mA<br>IOL 64 mA<br>IOZH 50 uA<br>IOZL -50 uA                                  |
| - | AS*                             | A18                             | ADDRESS STROBE<br>An active low bidirectional TS-<br>output/ST-input signal. During<br>a data transfer the falling<br>edge indicates a valid address<br>on the bus. During bus arbi-<br>tration the rising edge indica-<br>tes the end of the last cycle. | IOH -3 mA<br>IOL 64 mA<br>IOZH -250 uA<br>IOZL -750 uA<br>IIH -250 uA<br>IIL -750 uA |
| - | DS0*                            | A13                             | DATA STROBE 0<br>An active low TS-output that<br>indicates a data transfer on<br>the data lines D00-D07.                                                                                                                                                  | IOH -3 mA<br>IOL 64 mA<br>IOZH 50 uA<br>IOZL -50 uA                                  |
|   | DS1*                            | A12                             | DATA STROBE 1<br>An active low TS-output that<br>indicates a data transfer on<br>the data lines D08-D15.                                                                                                                                                  | IOH -3 mA<br>IOL 64 mA<br>IOZH 50 uA<br>IOZL -50 uA                                  |
|   | +                               | +                               | +                                                                                                                                                                                                                                                         | +                                                                                    |

2-26

### Table 2.8: VMEbus Signal Description (cont'd)

 $\overline{}$ 

| +                                        |                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                         |
|------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| SIGNAL                                   | PIN NO.                  | SIGNAL DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                            | ELEC. SPEC.                                                             |
| DTACK*                                   | A16                      | DATA TRANSFER ACKNOWLEDGE<br>An active low ST-input that<br>indicates the successful com-<br>pletion of a data transfer.                                                                                                                                                                                                                                                                                                                                      | IIH -250 uA<br>IIL -700 uA                                              |
| BERR*                                    | C11                      | BUS ERROR<br>An active low ST-input that<br>indicates that an unrecoverable<br>error has occured during a data<br>transfer.                                                                                                                                                                                                                                                                                                                                   | IIH -250 uA<br>IIL -700 uA                                              |
| BR0*<br>BR1*<br>BR2*<br>BR3*             | B12<br>B13<br>B14<br>B15 | BUS REQUEST LEVEL 0-3<br>One of these active low signals<br>is an optional OC-output at the<br>jumpered bus priority level and<br>indicates that the MVME101<br>module requests bus mastership.<br>All four signals are inputs at<br>the VMEbus Requester to support<br>the release-on-request mode.<br>BR3* is also an input at the<br>MVME101 VMEbus Arbiter                                                                                                | IOL 48 mA<br>IOZH -250 UA<br>IOZL -750 UA<br>IIH -250 UA<br>IIL -750 UA |
| BGOIN*<br>BGIIN*<br>BG2IN*<br>BG3IN*     | B4<br>B6<br>B8<br>B10    | BUS GRANT INPUTS LEVEL 0-3<br>One of these active low signals<br>is an optional ST-input at the<br>jumpered bus priority level. It<br>indicates to the MVME101 VMEbus<br>Requester that a bus request on<br>the same level has been granted<br>by the bus arbiter. The remai-<br>ning three bus grant inputs are<br>jumpered directly to the re-<br>spective bus grant outputs.<br>BG3IN* is also an optional TP-<br>output of the MVME101 VMEbus<br>Arbiter. | IIH -250 uA<br>IIL -700 uA                                              |
| BG00UT*<br>BG10UT*<br>BG20UT*<br>BG30UT* | B5<br>B7<br>B9<br>B11    | BUS GRANT OUTPUTS LEVEL 0-3<br>One of these active low signals<br>is an optional TP-output at the<br>jumpered bus priority level. It<br>indicates to the next module in<br>the bus grant daisy-chain that<br>it may become bus master. The<br>remaining three bus grant out-<br>puts are jumpered directly to<br>the respective bus grant inputs.                                                                                                             | IOH -800 uA<br>IOL 16 mA                                                |

### Table 2.8: VMEbus Signal Description (cont<sup>d</sup>)

| ·+                  |            |                                                                                                                                                                                                                                                                    | +                                                                       |
|---------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| SIGNAL              | PIN NO.    | SIGNAL DESCRIPTION                                                                                                                                                                                                                                                 | ELEC. SPEC.                                                             |
| BBSY*               | B1         | BUS BUSY<br>This active low bidirectional<br>signal indicates that a master<br>module is using the data trans-<br>fer bus. It is an OC-output of<br>the VMEbus Requester and an ST-<br>input at the VMEbus Arbiter.                                                | IOL 48 mA<br>IOZH -250 UA<br>IOZL -900 UA<br>IIH -250 UA<br>IIL -900 UA |
| BCLR*               | В2         | BUS CLEAR<br>This active low ST-input signal<br>is driven by a multilevel bus<br>arbiter when a bus request of a<br>higher than the current bus<br>master's level is pending. On<br>the MVME101 BCLR* can be used<br>for generating an interrupt in<br>this event. | IIH -250 uA<br>IIL -700 uA                                              |
| IRQ1*<br>IRQ7*      | B30<br>B24 | INTERRUPT REQUEST LEVEL 1-7<br>Seven optional active low input<br>signals that generate a prio-<br>ritized interrupt request at<br>the MPU. Level seven is the<br>highest priority.                                                                                | IIH -250 uA<br>IIL -900 uA                                              |
| IACK*               | A20        | INTERRUPT ACKNOWLEDGE<br>An active low TS-output that<br>indicates an interrupt vector<br>fetch on the data transfer bus.                                                                                                                                          | IOH -3 mA<br>IOL 48 mA<br>IOZH 20 uA<br>IOZL -400 uA                    |
| IACKIN*<br>IACKOUT* | A21<br>A22 | INTERRUPT ACKNOWLEDGE INPUT<br>INTERRUPT ACKNOWLEDGE OUTPUT<br>These signals form an interrupt<br>acknowledge daisy-chain through<br>the interrupt requesters. On<br>the MVME101 module IACKIN* and<br>IACKOUT* are directly connected.                            |                                                                         |
| ACFAIL*             | В3         | AC POWER FAILURE<br>An active low ST-input that<br>is driven by the power supply<br>module. It indicates that the<br>DC supply voltages may be out<br>of the specified limits after<br>10 milliseconds and generates a<br>non-maskable interrupt.                  | IIH -250 uA<br>IIL -700 uA                                              |

2-28

# Table 2.8: VMEbus Signal Description (cont'd)

| SIGNALPIN NO.SIGNAL DESCRIPTIONELEC. SPEC.SYSFAIL*C10SYSTEM FAILUREIOL 48 mA<br>IOZH -250 UAThis active low signal indica-<br>tes that a failure has occured<br>in the system. On the MYMEIOL<br>it is an optional bidirectional<br>OC-output/ST-input, and can be<br>jumpered to generate an inter-IOL 48 mA<br>IOZH -250 UASYSRESET*C12SYSTEM RESETIOL 48 mA<br>IOZH -250 UASYSRESET*C12SYSTEM RESETIOL 48 mA<br>IOZH -250 UASYSRESET*C12SYSTEM RESETIOL 48 mA<br>IOZH -250 UAOC-output /ST-input, and causes a<br>complete VME system reset. On<br>the MYMEIOL it is an optional<br>OC-output that is activated by<br>the Reset Switch and upon power<br>up. Also, it is an optional<br>ST-input that causes a board<br>reset when asserted by another<br>module.SYSCLKA10SYSTEM CLOCK<br>SERIAL COMMUNICATION BUS CLOCK<br>signal.SERCLK)(B21)<br>(B22)SERIAL COMMUNICATION BUS CLOCK<br>SERIAL COMMUNICATION BUS DATA<br>SERCLK and SERDAT are not con-<br>nected.GNDA9, A11,<br>A15, A17,<br>A9, B20,<br>B23, C9F5 VOLTS STAND BY POWER<br>+5VTB is not connected.+12VC31+ 12 VOLTS POWER<br>+5VSTB is not connected12VA31- 12 VOLTS POWER                                                                                                                                                                                                                                                                                            |                      |                                               |                                                                                                                                                                                                                                                                                                    |                                                                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| SYSFAIL*       C10       SYSTEM FAILURE       IOL 48 mA         SYSFAIL*       C10       This active low signal indica-<br>tes that a failure has occured<br>in the system. On the MVMEIOI<br>it is an optional bidirectional<br>OC-output/ST-input, and can be<br>jumpered to generate an inter-<br>rupt at the MPU.       IOL 48 mA         SYSRESET*       C12       SYSTEM RESET       IOL 48 mA         This active low signal causes a<br>complete VME system reset. On<br>the MVMEIOI it is an optional<br>OC-output that is activated by<br>the Reset Switch and upon power<br>up. Also, it is an optional<br>ST-input that causes a board<br>reset when asserted by another       IOL 48 mA         SYSCLK       A10       SYSTEM CLOCK       IOH -3 mA         An optional TP-output that de-<br>liveres the 16 MHz system clock<br>signal.       IOH -3 mA         (SERCLK)       (B21)       SERIAL COMMUNICATION BUS CLOCK<br>signal.       IOH -3 mA         SERCLK and SERDAT are not con-<br>nected.       SERIAL COMMUNICATION BUS CLOCK<br>signal       IOH -3 mA         GND       A9, A11,<br>A15, A17,<br>A19, B20,<br>B23, C9       GROUND<br>+5 VOLTS FOWER       IOH -3         +5V       A32, B32,<br>C32       + 5 VOLTS POWER       IOH<br>+5VSTB is not connected.       IOH<br>+12V       C31         +12V       C31       + 12 VOLTS POWER       IOH<br>+5VSTB IS NOT connected.       IOH<br>-12 VOLTS POWER | SIGNAL               | PIN NO.                                       | SIGNAL DESCRIPTION                                                                                                                                                                                                                                                                                 | ELEC. SPEC.                                                             |
| SYSRESET*C12SYSTEM RESETIOL48 mA<br>IOZH -250 uA<br>IOZL -900 uA<br>IIH -250 uA<br>IIL -900 uA<br>OC-output that is activated by<br>the Reset Switch and upon power<br>up. Also, it is an optional<br>ST-input that causes a board<br>reset when asserted by anotherIIL -900 uASYSCLKA10SYSTEM CLOCKIOH -3 mA<br>IOL 60 mASYSCLKA10SYSTEM CLOCKIOH -3 mA<br>IOL 60 mASYSCLKA10SYSTEM CLOCKIOH -3 mA<br>IOL 60 mA(SERCLK)(B21)SERIAL COMMUNICATION BUS CLOCK<br>SERIAL COMMUNICATION BUS DATASERCLK and SERDAT<br>B23, C9A32, B32,<br>E33, C9+ 5 VOLTS POWER<br>+5V C32+5VA32, B32,<br>C32+ 5 VOLTS STAND BY POWER<br>+5VSTB is not connected.+12VC31+ 12 VOLTS POWER-12VA31- 12 VOLTS POWER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | SYSFAIL*             | C10                                           | SYSTEM FAILURE<br>This active low signal indica-<br>tes that a failure has occured<br>in the system. On the MVME101<br>it is an optional bidirectional<br>OC-output/ST-input, and can be<br>jumpered to generate an inter-<br>rupt at the MPU.                                                     | IOL 48 mA<br>IOZH -250 UA<br>IOZL -900 UA<br>IIH -250 UA<br>IIL -900 UA |
| SYSCLKA10SYSTEM CLOCKIOH<br>an optional TP-output that de-<br>liveres the 16 MHz system clock<br>signal.IOH<br>60 mA(SERCLK)<br>(SERDAT)(B21)<br>(B22)SERIAL COMMUNICATION BUS CLOCK<br>SERIAL COMMUNICATION BUS DATA<br>SERCLK and SERDAT are not con-<br>nected.GNDA9, A11,<br>A15, A17,<br>A19, B20,<br>B23, C9GROUND+5VA32, B32,<br>C32+ 5 VOLTS POWER(+5VSTB)(B31)+ 5 VOLTS STAND BY POWER<br>+5VSTB is not connected.+12VC31+ 12 VOLTS POWER-12VA31- 12 VOLTS POWER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | SYSRESET*            | C12                                           | SYSTEM RESET<br>This active low signal causes a<br>complete VME system reset. On<br>the MVME101 it is an optional<br>OC-output that is activated by<br>the Reset Switch and upon power<br>up. Also, it is an optional<br>ST-input that causes a board<br>reset when asserted by another<br>module. | IOL 48 mA<br>IOZH -250 UA<br>IOZL -900 UA<br>IIH -250 UA<br>IIL -900 UA |
| (SERCLK)<br>(SERDAT)(B21)<br>(B22)SERIAL COMMUNICATION BUS CLOCK<br>SERIAL COMMUNICATION BUS DATA<br>SERCLK and SERDAT are not con-<br>nected.GNDA9, A11,<br>A15, A17,<br>A19, B20,<br>B23, C9GROUND+5VA32, B32,<br>C32+ 5 VOLTS POWER<br>+ 5 VOLTS STAND BY POWER<br>+ 5VSTB is not connected.(+5VSTB)(B31)+ 5 VOLTS STAND BY POWER<br>+ 5VSTB is not connected.+12VC31+ 12 VOLTS POWER<br>- 12 VOLTS POWER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SYSCLK               | A10                                           | SYSTEM CLOCK<br>An optional TP-output that de-<br>liveres the 16 MHz system clock<br>signal.                                                                                                                                                                                                       | IOH -3 mA<br>IOL 60 mA                                                  |
| GNDA9, A11,<br>A15, A17,<br>A19, B20,<br>B23, C9GROUND+5VA32, B32,<br>C32+ 5 VOLTS POWER(+5VSTB)(B31)+ 5 VOLTS STAND BY POWER<br>+5VSTB is not connected.+12VC31+ 12 VOLTS POWER-12VA31- 12 VOLTS POWER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | (SERCLK)<br>(SERDAT) | (B21)<br>(B22)                                | SERIAL COMMUNICATION BUS CLOCK<br>SERIAL COMMUNICATION BUS DATA<br>SERCLK and SERDAT are not con-<br>nected.                                                                                                                                                                                       |                                                                         |
| +5V A32, B32, + 5 VOLTS POWER<br>(+5VSTB) (B31) + 5 VOLTS STAND BY POWER<br>+5VSTB is not connected.<br>+12V C31 + 12 VOLTS POWER<br>-12V A31 - 12 VOLTS POWER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | GND                  | A9, A11,<br>A15, A17,<br>A19, B20,<br>B23, C9 | GROUND                                                                                                                                                                                                                                                                                             | +                                                                       |
| <pre>(+5VSTB) (B31) + 5 VOLTS STAND BY POWER<br/>+5VSTB is not connected.<br/>+12V C31 + 12 VOLTS POWER<br/>-12V A31 - 12 VOLTS POWER</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | +5V                  | A32, B32,<br>C32                              | + 5 VOLTS POWER                                                                                                                                                                                                                                                                                    | +                                                                       |
| +12V   C31   + 12 VOLTS POWER  <br>-12V   A31   - 12 VOLTS POWER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | (+5VSTB)             | (B31)                                         | + 5 VOLTS STAND BY POWER<br>+5VSTB is not connected.                                                                                                                                                                                                                                               | +                                                                       |
| -12V   A31   - 12 VOLTS POWER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | +12V                 | C31                                           | + 12 VOLTS POWER                                                                                                                                                                                                                                                                                   | +                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -12V                 | A31                                           | - 12 VOLTS POWER                                                                                                                                                                                                                                                                                   | +                                                                       |

Table 2.9: Connector Pl Signal Locations

| PIN         ROW A         ROW B         ROW C         PIN           NO.         SIGNALS         SIGNALS         SIGNALS         NO.           1         D00         BESY*         D08         1           2         D01         BCLR*         D09         2           3         D02         ACFAIL*         D10         3           4         D03         BGOIN*         D11         4           5         D04         BGOOUT*         D12         5           6         D05         BGIN*         D14         7           8         D07         BG2IN*         D15         8           9         GND         BG30UT*         BERR*         11           12         DS1*         BR0*         SYSRESET*         12           13         DS0*         BR1*<(LWORD*)         13         14           14         WRITE*         BR2*         (AM5)         14           15         GND         BR3*         A23         15           16         DTACK*         AM0         A22         16           17         GND         AM1         A21         17           18 | 4 |                                                                                                                                                                                 |                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | h — — — — — — — — — — J                                                                                                                                                                                                                         |                                                                                                                                                                                 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1         D00         BBSY*         D08         1           2         D01         BCLR*         D09         2           3         D02         ACFAIL*         D10         3           4         D03         BGOIN*         D11         4           5         D04         BGOOUT*         D12         5           6         D05         BGIN*         D14         7           8         D07         BG2IN*         D15         8           9         GND         BG2OUT*         D15         8           9         GND         BG2OUT*         D15         8           9         GND         BG2OUT*         BER*         10           11         GND         BG3OUT*         BER*         11           12         DS1*         BR0*         SYSRESET*         12           13         DS0*         BR1*         (LWORD*)         13           14         WRITE*         BR2*         (AM5)         14           15         GND         AM1         A21         17           18         AS*         AM2         A20         18           19         GND          |   | PIN<br>NO.                                                                                                                                                                      | ROW A<br>SIGNALS                                                                                                                                                                                                                               | ROW B<br>SIGNALS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ROW C<br>SIGNALS                                                                                                                                                                                                                                | PIN<br>NO.                                                                                                                                                                      |
| 30     A01     IRQ1*     A08     30       31     -12V     (+5VSTB)     +12V     31       32     +5V     +5V     +5V     32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |   | PIN<br>NO.<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28<br>29 | ROW A<br>SIGNALS<br>D00<br>D01<br>D02<br>D03<br>D04<br>D05<br>D06<br>D07<br>GND<br>SYSCLK<br>GND<br>DS1*<br>DS0*<br>WRITE*<br>GND<br>DTACK*<br>GND<br>DTACK*<br>IACKIN*<br>IACKIN*<br>IACKUT*<br>AM4<br>A07<br>A06<br>A05<br>A04<br>A03<br>A02 | ROW B<br>SIGNALS<br>BBSY*<br>BCLR*<br>ACFAIL*<br>BG0IN*<br>BG00UT*<br>BG1N*<br>BG10U*<br>BG1N*<br>BG20U*<br>BG2IN*<br>BG20U*<br>BG3IN*<br>BG30UT*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U*<br>BG30U<br>AM1<br>AM2<br>(AM3)<br>GND<br>(SERCLK)<br>(SERDA*)<br>GND<br>IRQ7*<br>IRQ6*<br>IRQ4*<br>IRQ3*<br>IRQ3*<br>IRQ2*<br>IRQ4*<br>IRQ3*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2*<br>IRQ2* | ROW C<br>SIGNALS<br>D08<br>D09<br>D10<br>D11<br>D12<br>D13<br>D14<br>D15<br>GND<br>SYSFAIL*<br>BERR*<br>SYSRESET*<br>(LWORD*)<br>(AM5)<br>A23<br>A22<br>A21<br>A20<br>A19<br>A18<br>A17<br>A16<br>A15<br>A14<br>A13<br>A12<br>A11<br>A10<br>A09 | PIN<br>NO.<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28<br>29 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | - | 30<br>31<br>32                                                                                                                                                                  | A01<br>-12V<br>+5V                                                                                                                                                                                                                             | IRQ1*<br>(+5VSTB)<br>+5V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | A08<br>+12V<br>+5V                                                                                                                                                                                                                              | 30<br>31<br>32                                                                                                                                                                  |

## 2.9.2. VMEbus Data Transfer

The category of VMEbus signals which is responsible for transferring data between master and slave modules is termed the Data Transfer Bus (DTB). On the MVMELO1 module, the DTB drivers and receivers are enabled and disabled by the VMEbus Requester upon acknowledging and releasing bus mastership. For meeting the data transfer protocol and timing requirements of the VMEbus Specification, the VMEbus Interface logic generates its own signal handshaking and timing, independently of the MPU. Figure 2.10 shows a flow chart of the DTB interface operation.



#### 2.9.3. Address Modifiers

The address modifier signals are used to provide slave modules on the VMEbus with additional addressing information, as defined in the VMEbus Specification Manual. The VME101 supports a subset of the specified address modifier codes which is listed in Table 2.10. Note that the signals AM3 and AM5 are not driven by the VMEbus Interface, but kept in the high state by the termination resistors on the VMEbus backplane.

#### Table 2.10: Address Modifier Codes

| AM<br>CÓDE                       | ADDRESS MODIFIER<br>5 4 3 2 1 0                        | FUNCTION                                                                                                                                                                                                                              |
|----------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3E<br>3D<br>3A<br>39<br>2D<br>29 | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | standard supervisory program access<br>standard supervisory data access<br>standard non-privileged program access<br>standard non-privileged data access<br>short supervisory I/O data access<br>short non-privileged I/O data access |

#### 2.9.4. Time-Out Counters

#### 

The MVME101 contains two time-out counters for supervising VMEbus accesses: the Bus Request Time-Out Counter, and the Data Transfer Time-Out Counter. Both counters can be independently enabled and disabled under software control. Figure 2.11 shows how the time out counters are interconnected with other functional blocks on the MVME101.

The Bus Request Time-Out (BRTO) Counter is enabled when bit 6 in the Module Control Register is set. It starts running when the MPU has asserted an off-board address, and the module is not currently the bus master, i. e. when a bus request is initiated by the Address Decoder. Note that if a Bus Block Transfer Request was asserted, the BRTO Counter is not started until the first off-board access. Once being started, the BRTO Counter asserts a Bus Error at the MPU and sets bit 6 in the Module Status Register, if the bus does not become available within 128 microseconds.

The Data Transfer Time-Out (DTTO) Counter is enabled when bit 7 in the Module Control Register is set. It starts running when the MPU has asserted a data strobe signal, and the bus is available, i. e. at the beginning of an off-board data transfer cycle. The DTTO Counter asserts a Bus Error at the MPU and sets bit 7 in the Module Status Register, if the data transfer is not acknowledged within 8 microseconds.

Any assertion of BERR\* causes the MPU to abort the started cycle and to enter an exception routine. In this routine the MPU should test bit 6 and bit 7 in the Module Status Register to determine the source of the Bus Error to be either the BRTO Counter, or the DTTO Counter, or the addressed device, and then branch to the appropriate service routine. After testing the bits, the MPU should perform a dummy write into the Module Status Register to clear the bits 6 and 7.



The Bus Request Time-Out Counter should be used with care. If the MVME101 module does not reside on the highest bus arbitration level. and if another module occupies the bus for transferring large blocks of it may often take more than 128 microseconds until a bus request data, of the MVME101 is granted. As software recovery from a Bus Error is a problematic task under certain conditions, it might sometimes not be abort an off-board cycle. In such cases the BRTO Counter allowed to must be disabled, or the off-board access must be embedded in a routine that is protected by a Bus Block Transfer Request.

The Data Transfer Time-Out Counter should be constantly enabled in all systems that do not contain very slow slave modules with access times of more than 8 microseconds. This prevents the MPU from being hung up in case of system malfunctioning, such as addressing defect devices or non existant locations.

### 2.9.5. Interface Options

Several VMEbus signals are optionally used by the MVME101 Monoboard Computer. By setting or removing jumpers, the module can be configured either as the system controller module in a VMEbus system (System Controller Configuration), or as an MPU module on a selectable priority in a multiprocessor VMEbus system (Standard Configuration), or as an isolated monoboard system that resides only physically on a VMEbus backplane (Isolated Configuration). The jumper configurations for these different modes of operation are described in Chapter 3.

2-33

2.9.5.1. System Controller Configuration

When the MVME101 is configured as the VMEbus system controller, the following options are selected:

VMEbus Arbiter: The VMEbus Arbiter arbitrates bus requests on level 3 and drives BG3IN\*.

VMEbus Requester: The VMEbus Requester operates on level 3. It receives BG3IN\* from the VMEbus Arbiter and drives BG3OUT\*. The remaining three bus grant outputs are not connected.

Interrupt Handler: The Interrupt Handler receives interrupt requests on the jumpered levels.

System Utilities: SYSFAIL\* is both driven through the Module Control Register and received through the Module Status Register. Also, it may be jumpered to generate an interrupt.

> SYSRESET\* is bidirectional. It is driven by the Reset Switch and upon power-up. When received from a power supply module, it causes a board reset.

SYSCLK is driven by the on-board clock oscillator.

2.9.5.2. Standard Configuration

When the MVME101 is configured as a non-controller MPU module in a VMEbus system, the following options are selected:

- VMEbus Arbiter: The VMEbus Arbiter is disconnected from BG3IN\* and thus disabled.
- VMEbus Requester: The VMEbus Requester receives BGIN\* and drives BGOUT\* on the selected priority level. The remaining three bus grant inputs are jumpered directly to the respective bus grant outputs.

Interrupt Handler: The Interrupt Handler receives interrupt requests on the jumpered levels.

System Utilities: SYSFAIL\* is both driven through the Module Control Register and received through the Module Status Register. Also, it may be jumpered to generate an interrupt.

> SYSRESET\* is an input only. When received from another module, it causes a board reset. The Reset Switch has no effect on the bus.

SYSCLK is not connected.

#### 2.9.5.3. Isolated Configuration

نی کے لیے کہ ان کر سے سے سے سے بی کر ان کر ان کے ان کے ان کر ہے جو میں میں ان کر ان کر ان کر ان کر ان کر ان کر

When the MVME101 is configured as an isolated monoboard computer, it can be placed on a VMEbus backplane without effecting other modules in the system. In this configuration, the MVME101 takes its power supply from the VMEbus, but neither drives nor responds to any bus signal, with the exception of ACFAIL\*.

VMEbus Arbiter: The VMEbus Arbiter is disconnected from BG3IN\* and thus disabled.

- VMEbus Requester: The VMEbus Requester is disconnected from the bus. Thus the DTB drivers remain constantly in the highimpedance state. All bus grant inputs are jumpered directly to the respective bus grant outputs.
- Interrupt Handler: The Interrupt Handler does not receive any interrupt requests from the VMEbus.
- System Utilities: SYSFAIL\* is not connected.

SYSRESET\* is not connected. The board is reset by Reset Switch and upon power-up.

SYSCLK is not connected.

### 2.10. RESET AND HALT FUNCTIONS

The reset structure of the MVME101 is shown in Figure 2.12. There are four sources on the module which perform reset functions: The Power-Up Reset cicuit, the Reset Switch, the MPU executing a RESET operation, and the MPU being halted. The interaction between the on-board reset signals and the VMEbus depends on the configuration of jumper area K3.

For the three selectable VMEbus Interface options that are described in Paragraph 2.9.5, the effects of all reset sources on the on-board devices and on the VMEbus signals SYSRESET\* and SYSFAIL\* are listed in Table 2.11.

The Power-Up Reset cicuit and the Reset Switch have identical functions: MPU, PCI1, PCI2, PIA, PTM, MCR, and VMEbus Requester are reset, and the Address Decoder is initialized for the reset vector fetch. When configured as System Controller, the VMEbus SYSRESET\* is asserted.

In the System Controller and in the Standard Configuration the assertion of SYSRESET\* on the VMEbus produces the same effects as the Reset Switch. In the Isolated Configuration a VMEbus reset is ignored.

When the MPU executes a RESET instruction, only the on-board I/O-devices ( PCI1, PCI2, PIA, PTM ) are reset. No other devices are affected.

When the MPU is halted because of a double bus fault, the MCR is reset for negating an eventual Bus Block Transfer Request, and the decimal points on the Display are lit to indicate the halted state. In the System Controller and in the Standard Configuration also the VMEbus signal SYSFAIL\* is asserted.



Table 2.11: Reset and Halt Functions

| 1                               |                                        |                                                                                     |
|---------------------------------|----------------------------------------|-------------------------------------------------------------------------------------|
| RESET SOURCE                    | MODULE CONFIGURATION                   | AFFECTED DEVICES                                                                    |
| Power-Up Reset,<br>Reset Switch | System Controller                      | MPU, PCI1, PCI2, PIA, PTM,<br>MCR, Addr.Decoder, VMEbus<br>Requester, VME SYSRESET* |
|                                 | Standard Config.                       | MPU, PCI1, PCI2, PIA, PTM,<br>MCR, Addr.Decoder, VMEbus<br>Requester                |
|                                 | Isolated Config.                       | MPU, PCI1, PCI2, PIA, PTM,<br>MCR, Address Decoder                                  |
| VMEbus SYSRESET*                | System Controller,<br>Standard Config. | MPU, PCI1, PCI2, PIA, PTM,<br>MCR, Addr.Decoder, VMEbus<br>Requester                |
|                                 | Isolated Config.                       | none                                                                                |
| RESET Instruction               | any                                    | PCI1, PCI2, PIA, PTM                                                                |
| MPU Halted                      | System Controller<br>Standard Config.  | MCR, VMEbus SYSFAIL*                                                                |
| <br>                            | Isolated Config.                       | MCR                                                                                 |
|                                 |                                        |                                                                                     |

#### 2.11. INTERRUPT HANDLER

The Interrupt Handler is responsible for encoding interrupt requests coming from on-board devices or from the VMEbus, for asserting the highest pending interrupt request at the MPU, and for managing the interrupt acknowledge cycle. The MC68000 Data Sheet in Appendix A gives a detailed description how the MPU processes interrupts. A block diagram of the Interrupt Handler and its interconnections with the VMEbus and the on-board devices is shown in Figure 2.13.



Figure 2.13: Interrupt Handler

Interrupt requests are categorized into two groups: seven prioritized Auto-Vectorized Interrupt Requests (AVIRQ1\* - AVIRQ7\*), which are acknowledged in the automatic vectoring mode, and seven prioritized User-Vectorized Interrupt Requests (UVIRQ1\* - UVIRQ7\*), where the interrupt vector number is supplied by the interrupting device. Auto-Vectorized Interrupt Requests may be caused by the on-board I/O-devices, by the Abort switch, or by the VMEbus signals ACFAIL\*, SYSFAIL\* and BCLR\*. The User-Vectorized Interrupt Requests represent the VMEbus interrupt signals IRQ1\* - IRQ7\*.

The Interrupt Handler arbitrates incoming interrupt requests according to their priority levels, and encodes the highest pending request on the interrupt inputs of the MPU. When the interrupt is acknowledged, the Interrupt Handler decodes the priority level of the MPU and compares it with the interrupt requests. If an Auto-Vectorized Interrupt Request is pending on the acknowledged priority, the Interrupt Handler asserts the VPA\* signal, and the MPU uses the interrupt autovector of this priority level as a pointer to the exception routine. Otherwise, the Interrupt Handler assumes an off-board interrupter, and initiates an interrupt acknowledge cycle on the VMEbus for acquiring the user-vector number.

The priority sequence of the fourteen available interrupt requests can be represented as follows:

| Highest | level: | AVIRQ7* | ( | non-maskable | ) |
|---------|--------|---------|---|--------------|---|
| -       |        | UVIRQ7* | ( | non-maskable | ) |
|         |        | AVIRQ6* |   |              |   |
|         |        | UVIRQ6* |   |              |   |
|         |        | AVIRQ5* |   |              |   |
|         |        | UVIRQ5* |   |              |   |
|         |        | AVIRQ4* |   |              |   |
|         |        | UVIRQ4* |   |              |   |
|         |        | AVIRQ3* |   |              |   |
|         |        | UVIRQ3* |   |              |   |
|         |        | AVIRQ2* |   |              |   |
|         |        | UVIRQ2* |   |              |   |
|         |        | AVIRQ1* |   |              |   |
| Lowest  | level: | UVIRQ1* |   |              |   |

The devices capable of asserting Auto-Vectorized Interrupt Requests are not fixed at appointed priority levels, with exception of the Abort switch and the ACFAIL\* signal, which are hard-wired to AVIRQ7\*. All other devices may be jumpered to any of the six interrupt request inputs AVIRQ1\* - AVIRQ6\* on the jumper area K6. Also, two or more of the interrupt outputs of these devices may be connected in a wired-or configuration on one common priority level.

VMEbus interrupt requests used by the Interrupt Handler must be jumpered to the according User-Vectorized Interrupt Requests of the same priority level in a one-to-one configuration on the jumper area K5. Also, they must not be wire-or connected, as that would short the interrupt request signals on the VMEbus.

The configuration of the jumper areas K5 and K6 is described in Paragraphs 3.4.3 and 3.4.4.

### 2.11.1. Software Abort and AC Failure

The Abort switch on the front panel and the VMEbus signal ACFAIL\* are both connected with the Auto-Vectorized Interrupt Request AVIRO7\*, thus causing a non-maskable interrupt of the highest priority. To determine the appropriate service routine, the status of the ABORT\* and ACFAIL\* signals can be read in the Module Status Register.

### 2.11.2. System Failure

When the MVME101 is configured as the System Controller, the VMEbus signal SYSFAIL\* can be jumpered to generate an Auto-Vectorized Interrupt Request on a selectable priority. In case of a system failure, lower priority programs would then be interrupted, and the MVME101 enters a service routine. The status of SYSFAIL\* can be read in the Module Status Register.

2.11.3. Bus Clear

If the MVME101 resides in a system that contains other modules with a higher bus priority, the VMEbus signal BCLR\* should be jumpered to an Auto-Vectorized Interrupt Request. This provides the bus arbiter with the means to interrupt lower priority programs on the MVME101 that are executed in the block-transfer mode, when another module has a bus request of a higher priority pending. BCLR\* can only cause an interrupt when the Bus Block Transfer Bit in the Module Control Register is set. Otherwise BCLR\* is ignored, as the VMEbus Requester then operates in the release-on-request mode. However, the status of BCLR\* can be read at any time in the Module Status register.

## 2.11.4. On-Board I/O Interrupts

All interrupt request outputs of the on-board I/O-devices can be jumpered to generate Auto-Vectorized Interrupt Requests on selectable levels.

2.11.5. VMEbus Interrupts

Any or all of the VMEbus interrupt request signals IRQ1\* - IRQ6\* may be jumpered to generate User-Vectorized Interrupt Requests on the according priorities. The appropriate interrupt vector numbers are fetched from the interrupter in a VMEbus interrupt acknowledge cycle.

#### 2.12. TIMING SPECIFICATIONS

This paragraph provides detailed timing specifications of the MVME101 module for local memory access and for VMEbus operations. The tabulated maximum and minimum times are guaranteed over the recommended operating conditions, as specified in Table 1.1. Whenever possible, typical times for operation at 25 C temperature and 5.00 V supply voltage are given.

The following list summarizes the operations described in this paragraph and the respective figures and tables:

| Local Memory Read Cycle           | Figure 2.14, | Table 2.12, | Page 2-41 |
|-----------------------------------|--------------|-------------|-----------|
| Local Memory Write Cycle          | Figure 2.15, | Table 2.13, | Page 2-42 |
| VMEbus Read Cycle                 | Figure 2.16, | Table 2.14, | Page 2-43 |
| VMEbus Write Cycle                | Figure 2.17, | Table 2.15, | Page 2-44 |
| VMEbus Request and Acquisition    | Figure 2.18, | Table 2.16, | Page 2-45 |
| VMEbus Release and BG Propagation | Figure 2.19, | Table 2.17, | Page 2-46 |

For local memory accesses, the specifications include both the timing supplied by the MPU and the Address Decoder, and the timing requirements for the installed memory devices. As the number of wait cycles inserted by the MPU during local ROM accesses is selectable, the specification of the local memory read cycle timing includes all available options from 0 to 3 wait cycles ( in the tables abbreviated W.C. ). For read operations from local RAM, the times specified for 0 W.C. are valid.

For VMEbus operations, this paragraph specifies the timings that are supplied by the MVME101 module for interactions with other modules on the bus. No timing requirements for these modules are given, but it is assumed that they comply with the VMEbus Specification Rev.B. Whenever possible, the timing relations between MPU signals and VMEbus signals are specified for bus operations.

The signal mnemonics used in the following figures and tables are identical with the signal names used in the schematic diagrams in Chapter 4. To distinguish between on-board and off-board signals, the mnemonics of all on-board signals are put in parantheses.

Figure 2.14: Local Memory Read Cycle



Table 2.12: Local Memory Read Cycle Timing

| NO                   | PARAMETER                                                                                                                                | W.C.                     | MIN                             | TYP                             | MAX                      | UNIT                       |  |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------|---------------------------------|--------------------------|----------------------------|--|
|                      | Supplied Memory Access Timing:                                                                                                           |                          |                                 |                                 |                          |                            |  |
| 1<br>2<br>3          | (Axx) Valid to (MxSEL*) Low<br>(Axx) Valid to (DRD*) Low<br>(MxSEL*) Width Low                                                           | 0-3<br>0-3<br>0<br>1     | 90<br>35<br>190<br>315          | 260<br>385                      |                          | ns<br>ns<br>ns<br>ns       |  |
| 4                    | (DRD*) Width Low                                                                                                                         | 2<br>3<br>0<br>1<br>2    | 440<br>565<br>240<br>365<br>490 | 510<br>635<br>310<br>435<br>560 |                          | ns<br>ns<br>ns<br>ns<br>ns |  |
| 5<br>6               | (MxSEL*) High to (Axx) Invalid<br>(DRD*) High to (Axx) Invalid                                                                           | 3<br>0-3<br>0-3          | 615<br>10<br>25                 | 685                             |                          | ns<br>ns<br>ns             |  |
|                      | Memory Response Requirements:                                                                                                            | +                        |                                 |                                 |                          | +                          |  |
| 7<br>8<br>9          | (DRD*) Low to (Dxx) Low Impedance<br>(MxSEL*) Low to (Dxx) Low Imped.<br>(Axx) Valid to (Dxx) Valid                                      | 0-3<br>0-3<br>0<br>1     | 0<br>0                          |                                 | 290<br>415               | ns<br>ns<br>ns<br>ns       |  |
| 10                   | (DRD*) Low to (Dxx) Valid                                                                                                                | 3<br>0<br>1<br>2         |                                 |                                 | 665<br>225<br>350<br>475 | ns<br>ns<br>ns<br>ns       |  |
| 11                   | (MxSEL*) Low to (Dxx) Valid                                                                                                              |                          |                                 |                                 | 600<br>155<br>280<br>405 | ns<br>ns<br>ns<br>ns       |  |
| 12<br>13<br>14<br>15 | (DRD*) High to (Dxx) Invalid<br>(MxSEL*) High to (Dxx) Invalid<br>(DRD*) High to (Dxx) High Imped.<br>(MxSEL*) High to (Dxx) High Imped. | 0-3<br>0-3<br>0-3<br>0-3 | 0<br>0                          |                                 | 140<br>125               | ns<br>ns<br>ns<br>ns       |  |







| ++                                   |                                                                                                                                                                                                                                                                                                       |                                                 |            |     | ++                                                 |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------|-----|----------------------------------------------------|
| NO                                   | PARAMETER                                                                                                                                                                                                                                                                                             | MIN                                             | TYP        | MAX | UNIT                                               |
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | <pre>(Axx) Valid to (MxSEL*) Low<br/>(Axx) Valid to (LDWR*), (UDWR*) Low<br/>(Dxx) Valid to (LDWR*), (UDWR*) Low<br/>(MxSEL*) Width Low<br/>(LDWR*), (UDWR*) Width Low<br/>(LDWR*), (UDWR*) High to (Dxx) Invalid<br/>(MxSEL*) High to (Axx) Invalid<br/>(LDWR*), (UDWR*) High to (Axx) Invalid</pre> | 90<br>115<br>35<br>315<br>240<br>10<br>10<br>10 | 385<br>310 |     | ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns |
|                                      |                                                                                                                                                                                                                                                                                                       |                                                 |            |     | r+                                                 |





Table 2.14: VMEbus Read Cycle Timing

| NO | PARAMETER                         | NOTES | MIN | TYP | MAX | UNIT      |
|----|-----------------------------------|-------|-----|-----|-----|-----------|
| 1  | (AS*) Low to AS* Low              | +     | 60  | 75  | 90  | +<br>  ns |
| 2  | Axx Valid to AS* Low              |       | 40  |     |     | ns        |
| 3  | DTACK* High to DS0*, DS1* Low     | 1     | 20  | 45  | 75  | ns        |
| 4  | Dxx High Imped. to DSO*, DS1* Low |       | 180 |     |     | ns        |
| 5  | WRITE* High to DSO*, DS1* Low     |       | 120 |     |     | ns        |
| 6  | AS* Low to DSO*, DS1* Low         | 2     | 5   | 15  | 35  | ns        |
| 7  | Dxx Valid to (Dxx) Valid          |       | 5   | 10  | 15  | ns        |
| 8  | DTACK* Low to (DTACK*) Low        | 1     | 10  | 20  | 35  | ns        |
| 9  | DTACK* Low to AS* High            | 1     | 10  |     |     | ns        |
| 10 | DTACK* Low to DSO*, DS1* High     |       | 10  | 1   | 250 | ns        |
| 11 | AS* High to Axx Invalid           |       | 0   |     |     | ns        |
| 12 | DS0*, DS1* High to WRITE* Invalid |       | 65  | İ   | ĺ   | ns        |
| 13 | AS* Width High                    |       | 195 |     |     | ns        |
| 14 | DSO*, DS1* Width High             |       | 210 | 1   |     | ns        |

Note 1 : Provided that AS\* is low. Note 2 : Provided that DTACK\* is high.



Figure 2.17: VMEbus Write Cycle

| Table | 2.15: | VMEbus | Write | Cycle | Timing |
|-------|-------|--------|-------|-------|--------|
|-------|-------|--------|-------|-------|--------|

| NO     | PARAMETER                                                         | NOTES | MIN      | TYP       | MAX  | ++<br>  UNIT |
|--------|-------------------------------------------------------------------|-------|----------|-----------|------|--------------|
| 1<br>2 | (AS*) Low to AS* Low<br>Axx Valid to AS* Low                      |       | 60<br>40 | 75        | 90   | ns<br>ns     |
| 3<br>4 | DTACK* High to DXX Low Impedance<br>DTACK* High to DS0*, DS1* Low |       | 25<br>95 | 50<br>125 | 1 75 | ns           |
| 5      | WRITE* Low to DSO*, DS1* Low                                      |       | 165      |           |      | ns           |
| 6      | Dxx Valid to DS0*, DS1* Low<br>AS* Low to DS0*, DS1* Low          | 2     | 45<br>65 | 160       | 260  | ns           |
| 8      | DTACK* Low to (DTACK*) Low                                        | -     | 10       | 20        | 35   | ns           |
| 9      | DTACK* Low to AS* High                                            |       | 10       |           | 250  | ns           |
| 11     | AS* High to Axx Invalid                                           |       | 10       |           | 250  | ns           |
| 12     | DS0*, DS1* High to Dxx Invalid                                    |       | -20      |           |      | ns           |
| 14     | AS* Width High                                                    |       | 15       |           |      | ns           |
| 15     | DS0*, DS1* Width High                                             |       | 340      |           |      | ns           |

Note 1 : Provided that AS\* is low. Note 2 : Provided that DTACK\* is high.

Figure 2.18: VMEbus Request and Acquisition



Table 2.16: VMEbus Request and Acquisition Timing

| NO | PARAMETER                           | NOTES | MIN | TYP | MAX | UNIT |
|----|-------------------------------------|-------|-----|-----|-----|------|
| 1  | (AS*) Low to BRx* Low               |       | 80  |     | 265 | ns   |
| 2  | BGxIN* Low to BRx* High             | 1     | 140 | ĺ   | 335 | ns   |
| 3  | BGXIN* LOW tO BBSY* LOW             | 1     | 55  |     | 250 | ns   |
| 4  | BGxIN* Low to Axx, WRITE* Valid     | 1     | 25  |     | 225 | ns   |
| 5  | BGxIN* Low to Dxx Valid (write)     | 1,3   | 30  |     | 235 | ns   |
| 6  | BGxIN* Low to Strobes Low Imped.    | 1     | 15  |     | 200 | ns   |
| 7  | AS* High to BBSY* Low               | 2     | 55  |     | 250 | ns   |
| 8  | AS* High to Axx, WRITE* Valid       | 2     | 25  |     | 225 | ns   |
| 9  | AS* High to Dxx Valid (write)       | 2,3   | 30  |     | 235 | ns   |
| 10 | AS* High to Strobes Low Imped.      | 2     | 15  |     | 200 | ns   |
| 11 | Axx, WRITE* Valid to AS* Low        |       | 40  | 60  | 90  | ns   |
| 12 | AS* Low to DSO*, DS1* Low (read)    | 3     | 5   | 15  | 35  | ns   |
| 13 | DTACK* High to DS0*,DS1* Low (read) | 4     | 20  | 45  | 75  | ns   |
| 14 | DTACK* High to Dxx Valid (write)    | 4     | 25  | 50  | 75  | ns   |
| 15 | Dxx Valid to DS0*,DS1* Low (write)  |       | 45  | 80  | 120 | ns   |

Note 1 : Provided that the previous master has released the bus. Note 2 : Provided that the bus request has been granted. Note 3 : Provided that DTACK\* is high.

Note 4 : Provided that AS\* is low.

2-45



| (8MHZ) .     | 55 56 57 50                             |
|--------------|-----------------------------------------|
| (Axx)        |                                         |
| (DxX)        |                                         |
| (WRITE*)     | /////////////////////////////////////// |
| (AS*)        |                                         |
| (UDS*,LD\$*) |                                         |
| (DTACK*)     |                                         |
| Axx          |                                         |
| D×x          |                                         |
| WRITE *      |                                         |
| AS¥          |                                         |
| DSØ*, DS1*   |                                         |
| DTACK\$      |                                         |
| 8857*        |                                         |
| BRXX         |                                         |
| BGx IN#      |                                         |
| B6× OUT €    | tt                                      |

Table 2.17: VMEbus Release and Bus Grant Propagation Timing

| NO                         | PARAMETER                                                                                                                                                                                                         | MIN                        | TYP      | MAX                           | UNIT                             |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------|-------------------------------|----------------------------------|
| 1<br>2<br>3<br>4<br>5<br>6 | DS0*, DS1* High to Dxx Invalid (write)<br>DS0*, DS1* High to DTB High Impedance<br>AS* High to DTB High Impedance<br>DTB High Impedance to BBSY* High<br>BGxIN* Low to BGxOUT* Low<br>BGxIN* High to BGxOUT* High | -20<br>5<br>20<br>45<br>45 | 35<br>40 | 80<br>220<br>60<br>225<br>225 | ns<br>ns<br>ns<br>ns<br>ns<br>ns |

#### CHAPTER 3

#### INSTALLATION

#### 3.1. INTRODUCTION

\_\_\_\_\_\_

This chapter provides the user of the MVME101 monoboard computer with the unpacking, inspection, hardware preparation and installation procedures.

### 3.2. UNPACKING INSTRUCTIONS

IF THE SHIPPING CARTON IS DAMAGED UPON RECEIPT, REQUEST THAT CARRIER'S AGENT BE PRESENT DURING UNPACKING AND INSPECTION OF THE MODULE.

Unpack the MVME101 monoboard computer from its shipping carton. Refer to the packing list and verify that all items are present. Save the packing material for storing or reshipping the module.

AVOID TOUCHING AREAS OF MOS CIRCUITRY. STATIC DISCHARGE CAN DAMAGE INTEGRATED CIRCUITS.

\_ 3.3. INSPECTION

The module should be inspected upon receipt for broken, damaged or missing parts and for physical damage to the printed circuit board.

### 3.4. HARDWARE PREPARATION

This paragraph describes the hardware preparation of the MVME101 module prior to system installation. That includes configuring the jumper areas to select the various optional functions of the module, and programming the Address Decoder PROM according to the desired address map.

Figure 3.1 illustrates the physical location of each jumper area on the module. Table 3.1 lists the function of each jumper area and refers to the detailed descriptions in Paragraphs 3.4.1 through 3.4.9.



|   |                             | 1                                     |                                                                                                                                                              |                                       |
|---|-----------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| - | JUMPER                      | FUNCTION                              | OPTIONS                                                                                                                                                      | PARAGR.                               |
| - | K1,<br>K2                   | VMEbus Requester<br>Priority Level    | Select level 0, 1, 2, or 3,<br>or isolated configuration.                                                                                                    | 3.4.1                                 |
|   | К3                          | VMEbus System<br>Control Functions    | Enable/disable SYSCLK output,<br>enable/disable SYSFAIL*,<br>enable/disable RESET* output,<br>enable/disable RESET* input,<br>enable/disable VMEbus Arbiter. | 3.4.2                                 |
|   | К4                          | Local ROM Access<br>Time              | Insert 0, 1, 2, or 3 wait cycles.                                                                                                                            | 3.4.9                                 |
|   | К5                          | User-Vectorized<br>Interrupt Requests | Enable/disable VMEbus inter-<br>rupt request inputs IRQ1*,<br>IRQ2*, IRQ3*, IRQ4*, IRQ5*,<br>IRQ6*, IRQ7*.                                                   | 3.4.3                                 |
| - | к6                          | Auto-vectorized<br>Interrupt Requests | Enable/disable interrupt re-<br>quest inputs from PCI1, PCI2,<br>PIA, PTM, SYSFAIL*, BCLR*,<br>and select their priorities.                                  | 3.4.4                                 |
|   | K7,<br>K15                  | Serial Ports<br>Configuration         | Configure SP1 and SP2 as Data<br>Set or Data Terminal, and for<br>synchronous or asynchronous<br>operation.                                                  | 3.4.5                                 |
|   | K9,<br>K10                  | Serial Interface<br>Control           | Configure interrupt outputs<br>and control inputs of PCI1<br>and PCI2.                                                                                       | 3.4.6                                 |
|   | K11,<br>K12,<br>K13,<br>K14 | Memory Sockets<br>Configuration       | Configure signal locations at<br>the memory socket pairs MEM1,<br>MEM2, MEM3 and MEM4 according<br>to the used devices.                                      | 3.4.8                                 |
|   | K16                         | PTM Connections                       | Configure PTM clock and gate inputs.                                                                                                                         | 3.4.7                                 |
|   | •                           |                                       | ,                                                                                                                                                            | · · · · · · · · · · · · · · · · · · · |

3-3

## 3.4.1. VMEbus Requester Priority

The jumper areas Kl and K2 determine the priority level on which the VMEbus Requester will operate. On K2 the bus request output signal of the VMEbus Requester is connected with the appropriate bus request line, on K1 it is placed in the corresponding bus grant daisy-chain. Also, on K1 the unused bus grant inputs are jumpered to the respective bus grant outputs.

When the MVME101 is used as the VMEbus system controller, and in any system containing an option ONE single level VMEbus arbiter, the VMEbus Requester must be placed on level 3. For use with a multilevel arbiter, any one of the four priority levels may be selected. When configured as isolated module, the VMEbus Requester is disconnected from the bus.

Original configuration: VMEbus Requester on level 3

Figure 3.2: Jumper Area Kl

Figure 3.3: Jumper Area K2

| VMEbus    |    |    | VMEbus    |
|-----------|----|----|-----------|
| Requester | Kl |    | Signals   |
| +-        |    |    | -+        |
| BGIN*+    | 1  | 2  | + BGOIN*  |
| BGOUT*+   | 3  | 4  | + BG00UT* |
| BGIN*+    | 5  | 6  | + BG1IN*  |
| BGOUT*+   | 7  | 8  | + BG10UT* |
| BGIN*+    | 9  | 10 | + BG2IN*  |
| BGOUT*+   | 11 | 12 | + BG20UT* |
| BGIN*+    | 13 | 14 | + BG3IN*  |
| BGOUT*+   | 15 | 16 | + BG30UT* |
| T -       |    |    |           |

 VMEbus
 VMEbus

 Requester
 K2
 Signals

 +----+
 BROUT\*
 ---- 

 BROUT\*
 ----+
 BROUT\*

 BROUT\*
 ----+
 3

 4
 +---- BRI\*

 BROUT\*
 ----+
 5

 6
 +---- BR2\*

 BROUT\*
 ----+
 7

 8
 +----- BR3\*

Table 3.2: VMEbus Requester Priority Selection

| +                                             | +                                                               |
|-----------------------------------------------|-----------------------------------------------------------------|
| Kl and K2 CONNECTIONS                         | SELECTED PRIORITY LEVEL                                         |
| K1: 1-2, 3-4, 6-8, 10-12, 14-16<br>K2: 1-2    | VMEbus Requester on level 0                                     |
| K1: 2-4, 5-6, 7-8, 10-12, 14-16<br>K2: 3-4    | VMEbus Requester on level 1                                     |
| K1: 2-4, 6-8, 9-10, 11-12, 14-16<br>  K2: 5-6 | VMEbus Requester on level 2                                     |
| K1: 2-4, 6-8, 10-12, 13-14, 15-16<br>K2: 7-8  | VMEbus Requester on level 3,<br>System Controller Configuration |
| Kl: 2-4, 6-8, 10-12, 14-16<br>  K2: none      | Module isolated from VMEbus                                     |

The jumper area K3 is used to enable or disable various VMEbus system control functions. The VMEbus signals SYSCLK, SYSFAIL\*, RESET\*, and the VMEbus Arbiter output are fed through K3, and can be independently selected to be handled by the MVME101 module.

When the MVME101 is used as the VMEbus system controller, all optional system control outputs must be enabled to provide the system clock, system failure, system reset, and bus arbiter functions. When the board is a non-controller MPU module in the standard configuration, the system clock, system reset, and bus arbiter outputs must be disabled. In the isolated configuration, all system control signals must be disconnected from the VMEbus, to ensure proper stand-alone operation.

Original configuration: VMEbus System Controller

Local Signals K3 VMEbus Signals +----+ SYSCLK -----+ 1 2 +----- SYSCLK SYSFAIL\* ----+ 3 4 +----- SYSFAIL\* RESETOUT\* ----+ 5 6 +----- RESET\* RESETIN\* ----+ 7 8 +----- RESET\* BARBG\* -----+ 9 10 +----- BG3IN\*

Figure 3.4: Jumper Area K3

Table 3.3: VMEbus System Control Configuration

| <u>ـ</u> |                                      |                                                                                         |                          |
|----------|--------------------------------------|-----------------------------------------------------------------------------------------|--------------------------|
|          | K3 CONNECTIONS                       | ENABLED FUNCTIONS                                                                       | MODULE CONFIGURATION     |
|          | 1-2,<br>3-4,<br>5-6,<br>7-8,<br>9-10 | SYSCLK output,<br>SYSFAIL* in/out,<br>RESET* output,<br>RESET* input,<br>VMEbus Arbiter | VMEbus System Controller |
|          | 3-4,<br>7-8                          | SYSFAIL* in/out,<br>RESET* input                                                        | Standard Configuration   |
| +-       | none                                 | none                                                                                    | Isolated Configuration   |

#### 3.4.3. User-Vectorized Interrupt Requests

#### 

The jumper area K5 determines which of the seven interrupt request lines on the VMEbus may interrupt the on-board MPU. Originally, all interrupt levels are enabled on K5 and handled by the MVME101. If any other modules capable of handling VMEbus interrupts are present in the system, the user must assign the interrupt levels to the interrupt handlers such that not more than one MPU responds to a given VMEbus interrupt. If a VMEbus interrupt is not to be received by the MVME101, the corresponding jumper must be removed from K5.

VMEbus interrupt requests cannot be wired to a different on-board interrupt level. The jumpers must be installed straight across the pins on jumper area K5.

Original configuration: All VMEbus interrupt requests enabled

| VMEbus | Signals | K5   | ;<br> | Interrupt    | Handler |
|--------|---------|------|-------|--------------|---------|
| IRQ7*  | ++      | 1    | 2     | +            | UVIRQ7* |
| IRQ6*  | <br>++  | 3    | 4     | <br>+        | UVIRQ6* |
| IRQ5*  | +       | - 5  | 6     | <br>+        | UVIRQ5* |
| IRQ4*  | ,<br>++ | • 7  | 8     | <br>+        | UVIRQ4* |
| IRQ3*  | <br>++  | - 9  | 10    | <br><b>+</b> | UVIRQ3* |
| IRQ2*  | +       | · 11 | 12    | <br>+        | UVIRQ2* |
| IRQ1*  | +       | • 13 | 14    | <br>+        | UVIRQ1* |

#### Figure 3.5: Jumper Area K5

#### Table 3.4: User-Vectorized Interrupt Selection

| K5 CONNECTIONS | ENABLED INTERRUPTS               |
|----------------|----------------------------------|
| 1-2            | VMEbus Interrupt Request level 7 |
| 3-4            | VMEbus Interrupt Request level 6 |
| 5-6            | VMEbus Interrupt Request level 5 |
| 7-8            | VMEbus Interrupt Request level 4 |
| 9-10           | VMEbus Interrupt Request level 3 |
| 11-12          | VMEbus Interrupt Request level 2 |
| 13-14          | VMEbus Interrupt Request level 1 |

# 3.4.4. Auto-Vectorized Interrupt Requests

On the jumper area K6 the interrupt request outputs of the on-board I/O-devices and the VMEbus signals SYSFAIL\* and BCLR\* may be jumpered to interrupt the MPU in the auto-vectorized mode. Any of these interrupters may be connected with any of the six lower MPU interrupt levels. Also, two or more interrupters may be jumpered in a wired-or configuration on one common interrupt request level.

The non-maskable auto-vectorized interrupt on level 7 is not available for the user. Instead, it is reserved for software abort and AC power failure.

| Original | configuration: | SYSFAIL* | on | interrupt | level | 1, |
|----------|----------------|----------|----|-----------|-------|----|
| -        | -              | PTM      | on | interrupt | level | 2, |
|          |                | PIA      | on | interrupt | level | 3, |
|          |                | PCI1     | on | interrupt | level | 4, |
|          |                | PCI2     | on | interrupt | level | 5, |
|          |                | BCLR*    | on | interrupt | level | 6  |
|          |                |          |    |           |       |    |

| K(            | 6       | Interrupt Handler                                                |
|---------------|---------|------------------------------------------------------------------|
| +<br>+ 1<br>! | 2       | +AVIRQ6*                                                         |
| + 3           | 4       | <br>+AVIRQ5*                                                     |
| + 5           | 6       | +AVIRQ4*                                                         |
| + 7           | 8       | <br>+AVIRQ3*                                                     |
| <br>+ 9       | 10      | +AVIRQ2*                                                         |
| <br>+ 11<br>+ | 12      | <br>+AVIRQ1*<br>+                                                |
|               | K(<br>+ | К6<br>+ 1 2<br>+ 3 4<br>+ 5 6<br>+ 7 8<br>+ 9 10<br>+ 11 12<br>+ |

Figure 3.6: Jumper Area K6

Table 3.5: Auto-Vectorized Interrupt Selection

| ++     | +                      |  | +      |                   |
|--------|------------------------|--|--------|-------------------|
| K6 PIN | INTERRUPTER            |  | K6 PIN | INTERRUPT REQUEST |
| 1      | VMEbus signal BCLR*    |  | 2      | Interrupt level 6 |
| 3      | PCI2 interrupt output  |  | 4      | Interrupt level 5 |
| 5      | PCI1 interrupt output  |  | 6      | Interrupt level 4 |
| 7      | PIA interrupt output   |  | 8      | Interrupt level 3 |
| 9      | PTM interrupt output   |  | 10     | Interrupt level 2 |
| 11     | VMEbus signal SYSFAIL* |  | 12     | Interrupt level l |

### 3.4.5. Serial Ports Configuration

The peripheral input/output signals of the Programmable Communication Interfaces are fed to the connectors on the front panel through the jumper areas K7 and K15. The jumpers on K7 determine the pin assignment of SP1, the jumpers on K15 that of SP2. Both ports may be configured independently as Data Terminal or Data Set, and for asynchronous or synchronous data transmission. Also, the DSR and CTS inputs may optionally be supported.

Original configuration: SP1 configured as asynchronous Data Set, SP2 configured as asynchronous Data Terminal.

| ++<br>P2-PIN8+ 1 2 + + 12 V |
|-----------------------------|
| P2-PIN8+ 1 2 + + 12 V       |
|                             |
| P2-PIN24+ 3 4 + PCI2-TXC    |
| CI2-DTR+ 5 6 + SP2-PIN20    |
| P2-PIN6+ 7 8 + PCI2-CTS     |
| CI2-DSR+ 9 10 + SP2-PIN5    |
| P2-PIN4+ 11 12 + PCI2-RTS   |
| CI2-RXD+ 13 14 + SP2-PIN3   |
| P2-PIN2+ 15 16 + PCI2-TXD   |
|                             |

Table 3.6: Serial Ports Configuration

| K7 / K15 CONNECTIONS          | SP1 / SP2 CONFIGURATION             |
|-------------------------------|-------------------------------------|
| 1-2, 5-7, 10-12, 13-15, 14-16 | Port configured as Data Set         |
| 6-8                           | DSR/CTS controlled by Data Terminal |
| 9-11                          | DSR/CTS controlled by Data Terminal |
| 1-2, 5-6, 11-12, 13-14, 15-16 | Port configured as Data Terminal    |
| 7-8                           | DSR/CTS controlled by Data Set      |
| 9-10                          | DSR/CTS controlled by Data Set      |
| 3 and 4 open                  | Asynchronous data transmission      |
| 3-4                           | Synchronous data transmission       |
| , <b> </b>                    | ,                                   |

### 3.4.6. Serial Interface Control

On the jumper areas K9 and K10 the interrupt outputs and the CTS\* inputs of the Programmable Communication Interfaces may be configured for different modes of operation. K9 belongs to PCI1, K10 belongs to PCI2. For each interface, either one of the PCI interrupt outputs TXRDY\* and RXRDY\*, or both can be connected with the interrupt request line which is fed to the jumper area K6. There it may be jumpered on any auto-vectorized interrupt request. The CTS\* inputs of the PCIs can be either constantly enabled, or shorted with the DSR\* inputs, to support control from peripherals.

Original configuration:

Interrupt outputs open, CTS\* inputs enabled



Table 3.7: Serial Interface Control

| - |                      |                                        |
|---|----------------------|----------------------------------------|
|   | K9 / K10 CONNECTIONS | PCI1 / PCI2 CONFIGURATION              |
|   | 1-2                  | Interrupt asserted by RXRDY            |
| - | 2-3                  | Interrupt asserted by TXRDY            |
| - | 1-2-3                | Interrupt asserted by RXRDY and TXRDY  |
| - | 4-5                  | CTS input constantly enabled           |
| - | 5-6                  | CTS input enabled by peripheral device |
|   |                      | r                                      |

#### 3.4.7. Programmable Timer Configuration

The peripheral clock, gate, and output signals of the Programmable Timer Module may be configured for several modes of operation on the jumper area K16. The gate inputs can be connected with ground and thus be constantly enabled. For real time counting, the clock input of counter 3 can be connected with the 2 MHz free running clock signal. VMEbus cycles can be counted by connecting the VMEbus address strobe with the clock input of counter 2. MPU cycles can be counted by connecting the MPU address strobe with the clock input of counter 1. Counters can be cascaded by connecting a counter's input with the output of the previous counter.

For other applications of the Programmable Timer Module, all peripheral clock, gate, and output signals are also available at connector P2.

Original configuration: No jumpers set

| PTM | C3*  | +<br>+<br> | 1    | •+    |     |
|-----|------|------------|------|-------|-----|
|     |      |            | 2    | + 2   | MHz |
| PTM | G3*  | ++         | · 3  |       |     |
|     |      |            | 4    | +     | GND |
| PTM | 03 - | <br>+<br>  | • 5  |       |     |
| PTM | C2*  | +          | - 6  |       |     |
|     |      |            | 7    | + VME | AS* |
| PTM | G2*  | +          | - 8  |       |     |
|     |      |            | 9    | +     | GND |
| PTM | 02 - | <br>++     | - 10 |       |     |
| PTM | C1*  | <br>+<br>1 | • 11 |       |     |
|     |      |            | 12   | + MPU | AS* |
| PTM | G3*  | <br>++<br> | - 13 |       |     |
|     |      |            | 14   | <br>+ | GND |

Figure 3.11: Jumper Area K16

#### Table 3.8: Programmable Timer Configurations

| K16 CONNECTIONS | PTM CONFIGURATION                               |
|-----------------|-------------------------------------------------|
| 3-4             | Gate input of counter 3 is constantly enabled   |
| 8-9             | Gate input of counter 2 is constantly enabled   |
| 13-14           | Gate input of counter 1 is constantly enabled   |
| 1-2             | Counter 3 is clocked with 2 Mhz real time clock |
| 6-7             | Counter 2 is clocked with VMEbus address strobe |
| 11-12           | Counter l is clocked with MPU address strobe    |
| 5-6             | Counter 3 and counter 2 are cascaded            |
| 10-11           | Counter 2 and counter 1 are cascaded            |
|                 |                                                 |

# 3.4.8. Memory Sockets Configuration

The jumper areas Kll, Kl2, Kl3, and Kl4 are used to configure the memory sockets on the MVME101 for the various types of memory devices which may be installed. The memory array consists of eight 28-pin sockets, organized as four pairs. Each memory pair is configured individually on its associated jumper area.

#### Figure 3.12: Local Memory Organization

| ++<br>  Kll  <br> 1 19 <br>++ | ++<br>  K12  <br> 1 19 <br>++         | ++<br>  Kl3  <br> l 19 <br>++ | ++<br>  K14  <br> 1 19 <br>++ |
|-------------------------------|---------------------------------------|-------------------------------|-------------------------------|
| 15 14                         | 15 14                                 | 15 14                         | 15 14                         |
| U53<br>MEMlU<br>even bytes    | U54<br>MEM2U<br>even bytes            | U55<br>MEM3U<br>even bytes    | U56<br>MEM4U<br>even bytes    |
| 28 1                          | 28 1                                  | 28 1                          | 28 1                          |
| ++                            | · · · · · · · · · · · · · · · · · · · | ++                            | +                             |
| 15 14                         | 15 14                                 | 15 14                         | 15 14                         |
| U61<br>MEM1L<br>odd bytes     | U62<br>MEM2L<br>odd bytes             | U63<br>MEM3L<br>odd bytes     | U64<br>MEM4L<br>odd bytes     |
| 28 1                          | 28 1                                  | 28 1                          | 28 1                          |

The memory sockets accept 24-pin dual-in-line packages as well as 28-pin packages, provided the devices are compatible with the JEDEC standard pin-out for byte-wide memories. 28-pin devices are inserted with pins 1 - 28 of the device matching pins 1 - 28 of the socket, 24-pin devices are inserted with pins 1 - 24 of the device matching pins 3 - 26 of the socket. By that the memory address inputs A0 - A10 are connected with the MPU address ouputs A01 - A11, the lower order (odd bytes) memory data lines D0 - D7 are connected with the MPU data lines D00 - D07, and the upper order (even bytes) memory data lines D0 - D7 are connected with the MPU data lines D08 - D15. For supporting different device sizes and pin-outs, the signals at pins 18, 20, and 21 of 24-pin memories, and the signals at pins 1, 2, 20, 22, 23, 26, and 27 of 28-pin memories are fed to the configuration jumper areas, where they have to be connected with the appropriate address and control signals. Figure 3.13 illustrates a memory socket pair and the signal connections for 28-pin and 24-pin devices.

| Figure 3.13: Memory Pin Assign | ment |
|--------------------------------|------|
|--------------------------------|------|

MEMxU

| +           |      |     |     |      | +   |          |
|-------------|------|-----|-----|------|-----|----------|
| MPU-D11+15  | (13) | D3  | GND | (12) | 14+ | GND      |
| MPU-D12+16  | (14) | D4  | D2  | (11) | 13+ | MPU-D10  |
| MPU-D13+17  | (15) | D5  | Dl  | (10) | 12+ | MPU-D09  |
| MPU-D14+18  | (16) | D6  | D0  | (9)  | 11+ | MPU-D08  |
| MPU-D15+19  | (17) | D7  | A0  | (8)  | 10+ | MPU-A01  |
| Klx-P20+20  | (18) |     | Al  | (7)  | 9+  | MPU-A02  |
| MPU-All+21  | (19) | A10 | A2  | (6)  | 8+  | MPU-A03  |
| Klx-P22+22  | (20) |     | A3  | (5)  | 7+  | MPU-A04  |
| Klx-UP23+23 | (21) |     | A4  | (4)  | 6+  | MPU-A05  |
| MPU-A10+24  | (22) | A9  | A5  | (3)  | 5+  | MPU-A06  |
| MPU-A09+25  | (23) | A8  | A6  | (2)  | 4+  | MPU-A07  |
| K1x-P26+26  | (24) |     | A7  | (1)  | 3+  | MPU-A08  |
| K1x-P27U+27 |      |     |     |      | 2+  | - Klx-P2 |
| +5V+28      | +5V  |     |     |      | 1+  | - Klx-Pl |
| +           |      |     |     |      | +   |          |

| +           |      |     |     |      | +           |
|-------------|------|-----|-----|------|-------------|
| MPU-D03+15  | (13) | D3  | GND | (12) | 14+ GND     |
| MPU-D04+16  | (14) | D4  | D2  | (11) | 13+ MPU-D02 |
| MPU-D05+17  | (15) | D5  | Dl  | (10) | 12+ MPU-D01 |
| MPU-D06+18  | (16) | D6  | D0  | (9)  | 11+ MPU-D00 |
| MPU-D07+19  | (17) | D7  | A0  | (8)  | 10+ MPU-A01 |
| Klx-P20+20  | (18) |     | Al  | (7)  | 9+ MPU-A02  |
| MPU-All+21  | (19) | A10 | A2  | (6)  | 8+ MPU-A03  |
| Klx-P22+22  | (20) |     | A3  | (5)  | 7+ MPU-A04  |
| Klx-P23L+23 | (21) |     | A4  | (4)  | 6+ MPU-A05  |
| MPU-A10+24  | (22) | A9  | A5  | (3)  | 5+ MPU-A06  |
| MPU-A09+25  | (23) | A8  | A6  | (2)  | 4+ MPU-A07  |
| Klx-P26+26  | (24) |     | A7  | (1)  | 3+ MPU-A08  |
| Klx-P27L+27 |      |     |     |      | 2+ Klx-P2   |
| +5V+28      | +5V  |     |     |      | l+ Klx-Pl   |
| +           |      |     |     |      |             |

MEMxL

Note: The letter "x" reflects the number of the socket pair, and may have a value of 1, 2, 3, or 4.
Figure 3.14 shows the signal assignment on the jumper areas Kll - Kl4. On the local bus side, these signals are the address lines Al2 - Al5, the memory select signal MxS\*, the output enable signal OE\*, the upper byte and lower byte write pulses WRU\* and WRL\*, and the +5V power supply voltage. On the memory side, the socket pins 1, 2, 20, 22, 23U, 23L, 26, 27U, and 27L are fed to the jumper areas.

Figure 3.14: Jumper Areas Kll - Kl4

| 1 | Pin | Numb | ers: | L       | S    | ignals | :    |
|---|-----|------|------|---------|------|--------|------|
|   | 21  | 20   | 19   |         | A13  | P23L   | A12  |
|   | 18  | 17   | 16   |         | P2   | +5V    | P20  |
|   | 15  | 14   | 13   |         | A14  | Pl     | MxS* |
|   | 12  | 11   | 10   |         | P26  | A15    | P22  |
|   | 9   | 8    | 7    |         | +5V  | P27L   | OE*  |
|   | 6   | 5    | 4    |         | P27L | WRL*   | P23L |
| _ | 3   | 2    | 1    | <br>+ - | P27U | WRU*   | P23U |
|   | T   |      |      | т -     |      |        |      |

After having selected the devices to be installed in a memory socket pair, the user has to configure the according jumper area. Table 3.9 and Table 3.10 list which signals must be connected on the jumper areas for RAMs and ROMs of different sizes.

Table 3.9: Signal Connections for RAM Devices

| MEMORY TYPE | SIGNAL CONNECTIONS ON CONFIGURATION JUMPER AREA                                                                                                                                                                    |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2K x 8 RAM  | MxS* to CS* of both RAMs, OE* to OE* of both RAMs,<br>WRU* to WR* of upper RAM, WRL* to WR* of lower RAM                                                                                                           |
| 4K x 8 RAM  | MxS* to CS* of both RAMs, OE* to OE* of both RAMs,<br>WRU* to WR* of upper RAM, WRL* to WR* of lower RAM,<br>Al2 to All of both RAMs                                                                               |
| 8K x 8 RAM  | MxS* to CS* of both RAMs, OE* to OE* of both RAMs,<br>WRU* to WR* of upper RAM, WRL* to WR* of lower RAM,<br>Al2 to All of both RAMs, Al3 to Al2 of both RAMs                                                      |
| 16K x 8 RAM | MxS* to CS* of both RAMs, OE* to OE* of both RAMs,<br>WRU* to WR* of upper RAM, WRL* to WR* of lower RAM,<br>Al2 to All of both RAMs, Al3 to Al2 of both RAMs,<br>Al4 to Al3 of both RAMs                          |
| 32K x 8 RAM | MxS* to CS* of both RAMs, OE* to OE* of both RAMs,<br>WRU* to WR* of upper RAM, WRL* to WR* of lower RAM,<br>Al2 to All of both RAMs, Al3 to Al2 of both RAMs,<br>Al4 to Al3 of both RAMs, Al5 to Al4 of both RAMs |

Table 3.10: Signal Connections for ROM Devices

| MEMORY TYPE | SIGNAL CONNECTIONS ON CONFIGURATION JUMPER AREA                                                                                                             |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2K x 8 ROM  | MxS* to CS* of both ROMs, OE* to OE* of both ROMs,                                                                                                          |
| 4K x 8 ROM  | MxS* to CS* of both ROMs, OE* to OE* of both ROMs,<br>Al2 to All of both ROMs                                                                               |
| 8K x 8 ROM  | MxS* to CS* of both ROMs, OE* to OE* of both ROMs,<br>Al2 to All of both ROMs, Al3 to Al2 of both ROMs                                                      |
| 16K x 8 ROM | MxS* to CS* of both ROMs, OE* to OE* of both ROMs,<br>Al2 to All of both ROMs, Al3 to Al2 of both ROMs,<br>Al4 to Al3 of both ROMs                          |
| 32K x 8 ROM | MxS* to CS* of both ROMs, OE* to OE* of both ROMs,<br>Al2 to All of both ROMs, Al3 to Al2 of both ROMs,<br>Al4 to Al3 of both ROMs, Al5 to Al4 of both ROMs |

Table 3.11 lists several popular RAM and EPROM devices that may be installed in the local memory sockets. If any of these devices, or device types having identical pin-outs, are selected for use, the specified connections must be made on the according jumper areas. When devices with different pin-outs are installed, the user should refer to Tables 3.9 and 3.10 to determine the appropriate jumper configuration.

| K11, K12, K13, K14 CONNEC                                  | CTIONS | MEN          | ORY DEVICE                   |
|------------------------------------------------------------|--------|--------------|------------------------------|
| 1-2, 4-5, 7-10, 9-12, 13-16                                |        | 2128<br>5128 | 2K x 8 RAM<br>2K x 8 RAM     |
| 1-4, 2-3, 5-6, 7-10, 9-12,<br>13-16, 18-21, 19-20          |        | 5188         | 8K x 8 RAM                   |
| 1-4, 7-10, 9-12, 13-16, 17-20                              |        | 2516<br>2716 | 2K x 8 EPROM<br>2K x 8 EPROM |
| 1-4, 9-12, 10-13, 16-19, 17-20                             |        | 2532         | 4K x 8 EPROM                 |
| 1-4, 7-10, 9-12, 13-16, 19-20                              |        | 2732         | 4K x 8 EPROM                 |
| 1-4, 3-6, 7-10, 8-9, 13-16,<br>14-17, 18-21, 19-20         |        | 2764         | 8K x 8 EPROM                 |
| 1-4, 3-6, 7-10, 8-9, 12-15,<br>13-16, 14-17, 18-21, 19-20  |        | 27128        | 16K x 8 EPROM                |
| 1-4, 3-6, 7-10, 8-11, 12-15,<br>13-16, 14-17, 18-21, 19-20 |        | 27256        | 32K x 8 EPROM                |

Table 3.11: Configurations for Popular Memories

## 3.4.9. Local ROM Access Time

The jumper area K4 is used to select the number of wait cycles inserted by the MPU when accessing local ROM. K4 must be configured such that the timing of a read operation from local ROM meets the requirements of the slowest ROM device installed in the memory sockets. For each jumper position on K4, Table 3.12 lists the maximum output delay times of the ROM devices that can be tolerated for proper operation.

More detailed timing specifications of the local memory access are given in Paragraph 2.12.

Original configuration: 3 wait cycles inserted

Figure 3.15: Jumper Area K4

 $\begin{array}{c} +----+ \\ \text{ROMDEL} & ---+ & 8 & 7 & +--- & 0 & \text{W.C.} \\ & & & & & & \\ \text{ROMDEL} & ---+ & 6 & 5 & +--- & 1 & \text{W.C.} \\ & & & & & & \\ \text{ROMDEL} & ---+ & 4 & 3 & +--- & 2 & \text{W.C.} \\ & & & & & & \\ \text{ROMDEL} & ---+ & 2 & 1 & +--- & 3 & \text{W.C.} \\ & & & & +-----+ \end{array}$ 

Table 3.12: Local ROM Access Time Selection

| K4 CONNECTIONS | WAIT CYCLES | MAXIMUM ROM DELAY TIMES                                                     |                      |                   |                |
|----------------|-------------|-----------------------------------------------------------------------------|----------------------|-------------------|----------------|
| 1-2            | 3           | Addr. Valid to Data Valid<br>OE* Low to Data Valid<br>CS* Low to Data Valid | max.<br>max.<br>max. | 665<br>600<br>530 | ns<br>ns<br>ns |
| 3-4            | 2           | Addr. Valid to Data Valid<br>OE* Low to Data Valid<br>CS* Low to Data Valid | max.<br>max.<br>max. | 540<br>475<br>405 | ns<br>ns<br>ns |
| 5-6            | 1           | Addr. Valid to Data Valid<br>OE* Low to Data Valid<br>CS* Low to Data Valid | max.<br>max.<br>max. | 415<br>350<br>280 | ns<br>ns<br>ns |
| 7-8            | 0           | Addr. Valid to Data Valid<br>OE* Low to Data Valid<br>CS* Low to Data Valid | max.<br>max.<br>max. | 290<br>225<br>155 | ns<br>ns<br>ns |

#### 3.4.10. Address Map Configuration

The original configuration of the MVME101 address map, as shipped from the factory, is shown in Table 2.5. If this map does not meet the requirements of the actual application, a new Address Decoder PROM must be programmed according to the demands. For a good comprehension of the following procedure, the user should be familiar with the functional description of the Address Decoder in Paragraph 2.7.

### 3.4.10.1. Local Memory Addresses

After the user has selected the RAM and ROM devices to be used for local memory, the addresses to be contained within each memory socket pair must be specified. To avoid address swapping, the base address of each memory pair must reside on the correct boundary. These boundaries are integer multiples of the memory pair size. Each memory pair occupies an address range of twice the size of a single device. Table 3.14 can assist in the selection of local memory base addresses for the various sizes of memory devices. The position of the local memories may be registered in the personal address map in Table 3.16.

#### 3.4.10.2. Local I/O Addresses

The local I/O-devices occupy one 4K bytes segment in the address map. Any 4K boundary in Table 3.14 may be specified as the base address of the I/O-registers. After the user has selected this base address, he may obtain his personal I/O-register address map by using Table 3.17 and adding the chosen base address to the values listed in the ADDRESS column. The position of the local I/O-devices segment may be registered in the personal address map in Table 3.16.

### 3.4.10.3. VMEbus Short I/O Addresses

When I/O-modules using the address modifier code for Short I/O Address are installed in the system, an address field of 64K bytes must be reserved in the address map for accessing them. Such modules decode only the address lines AO1 - Al5 on the VMEbus, i.e. a 64K address range, when they are enabled by the address modifier lines. The user may specify any 64K boundary in Table 3.14 as the base address of these global I/O devices. Their addresses in the MVME101 memory map, as seen from the MPU, can then be calculated by adding the selected base address as an offset to their 16-bit addresses. The position of the Short I/O Address field may be registered in the personal address map in Table 3.16.

### 3.4.10.4. VMEbus Standard Addresses

All address segments in the Lo Block and in the Hi Block which are not selected as local memory, local I/O, or VMEbus short I/O addresses, should be specified as VMEbus Standard Addresses in the personal address map. By that, on-board and off-board address fields for RAM, ROM, and memory-mapped I/O-devices may be contiguously allocated. 3.4.10.5. Address Decoder PROM Programming

After the user has configured his personal address map, he must specify the contents of the Address Decoder PROM. This PROM is organized as 512 x 4 bits. The PROM locations 000 - OFF represent the Lo Block, the locations 100 - IFF represent the Hi Block of the address map. Each PROM location corresponds to one 4K bytes address segment.

For each of these 512 address segments, the Address Decoder PROM must be programmed to define which device is selected. These devices may be either local RAM or local ROM in one of the four memory socket pairs, or local I/O-devices, or VMEbus I/O modules responding to short I/O addresses, or VMEbus modules responding to standard addresses. The PROM defines the devices using the encoding scheme shown in Table 3.13.

To determine the data to be recorded in each PROM location, the user refers to his personal address map in Table 3.16 and specifies for each MPU address segment in Table 3.15 the device to be selected by entering the appropriate hexadecimal code number of Table 3.13.

The Address Decoder PROM may be a Signetics N82S130 or any electrically and physically compatible bipolar PROM. For proper operation, the maximum address access time of the used PROM must not exceed 50 ns, the maximum chip select access time must not exceed 30 ns.

| PROM DATA             | SELECTED DEVICES                                                                                                     |
|-----------------------|----------------------------------------------------------------------------------------------------------------------|
| 0<br>1<br>2           | Local RAM in socket pair l<br>Local RAM in socket pair 2<br>Local RAM in socket pair 3                               |
| 3                     | Invalid                                                                                                              |
| 4<br>5<br>6<br>7      | Local ROM in socket pair 1<br>Local ROM in socket pair 2<br>Local ROM in socket pair 3<br>Local ROM in socket pair 4 |
| 8                     | Local I/O-devices                                                                                                    |
| 9<br>A<br>B<br>C<br>D | Invalid<br>Invalid<br>Invalid<br>Invalid<br>Invalid<br>Invalid                                                       |
| <br>E<br>F<br>+       | VMEbus Short I/O Address<br>VMEbus Standard Address                                                                  |

Table 3.13: Address Decoder PROM Data Definition

|           | ADDF      | RESS FIELD SI       | ZE                   |                                  | BOUNDARY         |
|-----------|-----------|---------------------|----------------------|----------------------------------|------------------|
|           |           |                     | 8K bytes             | 4K bytes<br>4K bytes<br>4K bytes | FxF000<br>FxE000 |
|           |           | 16K bytes           | 8K bytes             | 4K bytes<br>4K bytes<br>4K bytes | FxC000<br>FxB000 |
|           |           |                     | 8K bytes             | 4K bytes<br>4K bytes             | FxA000<br>Fx9000 |
|           | 32K bytes | 16K bytes           | 8K bytes             | 4K bytes<br>4K bytes             | Fx8000<br>Fx7000 |
|           |           |                     | 8K bytes             | 4K bytes<br>4K bytes             | Fx6000<br>Fx5000 |
|           |           | IOK DYTES           | ØK DYTES<br>8K bytes | 4K bytes<br>4K bytes<br>4K bytes | Fx3000<br>Fx2000 |
| 64K bytes | 32K bytes | 16K bytes           | 8K bytes             | 4K bytes<br>4K bytes<br>4K bytes | Fx1000<br>Fx0000 |
|           |           |                     |                      | 4K bytes                         | <br>  0xF000     |
|           |           |                     | 8K bytes             | 4K bytes<br>4K bytes             | 0xE000<br>0xD000 |
|           |           | 16K bytes           | 8K bytes             | 4K bytes<br>4K bytes             | 0xC000<br>0xB000 |
|           | 328 bytes | 16K bytog           | ok bytes             | 4K bytes<br>4K bytes             | 0x9000           |
|           | JZK DYLES | TOK DYCES           | 8K bytes             | 4K bytes<br>4K bytes<br>4K bytes | 0x7000<br>0x6000 |
|           |           | 16K bytes           | 8K bytes             | 4K bytes<br>4K bytes             | 0x5000<br>0x4000 |
|           |           | - <u>-</u> <u>-</u> | 8K bytes             | 4K bytes<br>4K bytes             | 0x3000<br>0x2000 |
| 64K bytes | 32K bytes | 16K bytes           | 8K bytes             | 4K bytes<br>4K bytes             | 0x1000<br>0x0000 |

Note: The letter "x" in the BOUNDARY column may have any hex value.

### Table 3.15: Address Decoder PROM Specification

| +           | +           |        | + +           |          |                     | - + |        |                  | +          | -      |          |     | +  |
|-------------|-------------|--------|---------------|----------|---------------------|-----|--------|------------------|------------|--------|----------|-----|----|
| MPU         | PR          | ОМ     | MPU           | PRO      | DM                  | ļ   | MPU    | PRO              | ) MC       |        | MPU      | PRO | ом |
| ADDR        | A           | D      | ! ADDR        | A        | D                   |     | ADDR   | Α                | D          |        | ADDR     | Α   | D  |
| +           | +           | +·     | + +           | <b>+</b> | ┝ <i>╼</i> ╺-       | - + |        | • •== == == == - | ⊦ <b>+</b> | -      | <b> </b> |     | ++ |
| FFFXXX      | LFF         | ]      | FDFxxx        | 1DF      |                     |     | FBFxxx | 1BF              |            |        | F9Fxxx   | 19F |    |
| FFEXXX      | 1FE         |        | FDExxx        | lDE      |                     |     | FBEXXX | 1BE              |            |        | F9Exxx   | 19E |    |
| FFDxxx      | 1FD         |        | FDDxxx        | 1DD      |                     |     | FBDxxx | 1BD              |            |        | F9Dxxx   | 19D |    |
| FFCXXX      | 1FC         |        | FDCxxx        | 1DC      |                     | ļ   | FBCxxx | 1BC              |            |        | F9Cxxx   | 19C |    |
| FFBXXX      | lFB         | ]      | FDBxxx        | 1DB      |                     |     | FBBXXX | 1BB              |            |        | F9Bxxx   | 19B |    |
| FFAxxx      | 1FA         |        | FDAxxx        | 1DA      |                     | ·   | FBAxxx | 1BA              |            |        | F9Axxx   | 19A |    |
| FF9xxx      | 1F9         |        | FD9xxx        | 1D9      |                     |     | FB9xxx | 1B9              |            |        | F99xxx   | 199 |    |
| FF8xxx      | <b> 1F8</b> |        | FD8xxx        | 1D8      |                     |     | FB8xxx | 1B8              |            |        | F98xxx   | 198 |    |
| FF7xxx      | 1F7         |        | FD7xxx        | 1D7      |                     |     | FB7xxx | 1B7              |            |        | F97xxx   | 197 |    |
| FF6xxx      | <b> 1F6</b> |        | FD6xxx        | 1D6      |                     |     | FB6xxx | 1B6              |            |        | F96xxx   | 196 |    |
| FF5xxx      | 1F5         |        | FD5xxx        | 1D5      |                     |     | FB5xxx | 1B5              |            |        | F95xxx   | 195 |    |
| FF4xxx      | <b> 1F4</b> |        | FD4xxx        | 1D4      |                     |     | FB4xxx | 1B4              |            |        | F94xxx   | 194 |    |
| FF3xxx      | 1F3         |        | FD3xxx        | 1D3      |                     |     | FB3xxx | 1B3              |            |        | F93xxx   | 193 | 1  |
| FF2xxx      | 1F2         |        | FD2xxx        | 1D2      |                     |     | FB2xxx | 1B2              |            |        | F92xxx   | 192 |    |
| FFlxxx      | 1F1         |        | FDlxxx        | 1D1      |                     |     | FBlxxx | 1B1              |            |        | F91xxx   | 191 |    |
| FF0xxx      | 1F0         |        | FD0xxx        | 1D0      |                     |     | FB0xxx | 1B0              |            |        | F90xxx   | 190 |    |
| +           | +           | +<br>1 | + +           | +        | ┝╼╸ <sub>┻╺</sub> ╺ |     |        |                  | +          | 4      |          |     | +  |
| FEFXXX      | LEF         |        | FCFXXX        | ICF      |                     |     | FAFXXX | 1AF              |            |        | F8Fxxx   | 18F |    |
| FEEXXX      | LEE         | 1      | FCEXXX        | ICE      |                     |     | FAExxx | lae              |            |        | F8Exxx   | 18E |    |
| FEDXXX      | LED         | 1      | FCDxxx        | 1CD      |                     |     | FADXXX | 1AD              |            |        | F8Dxxx   | 18D |    |
| FECXXX      | LEC         | 1      | FCCXXX        | 1CC      |                     |     | FACXXX | 1AC              |            |        | F8Cxxx   | 18C |    |
| FEBXXX      | LEB         |        | FCBXXX        | 1CB      |                     |     | FABXXX | 1AB              |            |        | F8Bxxx   | 18B |    |
| FEAXXX      | LEA         |        | FCAXXX        | 1CA      |                     |     | FAAxxx | 1AA              |            |        | F8Axxx   | 18A |    |
| FE9XXX      | LE9         |        | FC9XXX        | 109      |                     |     | FA9xxx | 1A9              |            |        | F89xxx   | 189 |    |
| FE8XXX      | 1158        | 1      | FC8XXX        | 1C8      |                     |     | FA8xxx | 1A8              |            |        | F88xxx   | 188 |    |
| FE/XXX      |             |        | FC/XXX        | 1C7      |                     |     | FA7xxx | 1A7              |            |        | F87xxx   | 187 |    |
| FEGXXX      | LE6         |        | FC6xxx        | 1C6      |                     |     | FA6xxx | 1A6              |            |        | F86xxx   | 186 |    |
| FE5XXX      | LE5         | 1      | FC5xxx        | 1C5      |                     |     | FA5xxx | 1A5              |            |        | F85xxx   | 185 |    |
| FE4xxx      | 1E4         | 1      | FC4xxx        | 1C4      |                     |     | FA4xxx | 1A4              |            |        | F84xxx   | 184 |    |
| FE3xxx      | 1E3         |        | FC3xxx        | 1C3      |                     |     | FA3xxx | 1A3              |            |        | F83xxx   | 183 |    |
| FE2xxx      | 1E2         |        | FC2xxx        | 1C2      |                     | 1   | FA2xxx | 1A2              | 1          |        | F82xxx   | 182 |    |
| FElxxx      | 1E1         | 1      | FClxxx        | 1C1      |                     |     | FAlxxx | 1A1              |            |        | F81xxx   | 181 | İ  |
| FEOXXX      | 1E0         |        | FC0xxx        | 1C0      |                     |     | FA0xxx | 1A0              | ļ          | 1      | F80xxx   | 180 |    |
| FEUXXX<br>+ | LEO<br>+    | <br>+  | FC0xxx<br>+ + | 1C0      |                     | · + | FA0xxx | 1A0              | <br>++     | <br> - | F80xxx   | 180 |    |

 $\frown$  Note: The letter "x" in the MPU ADDR column represents any hex value.

| ++            | +          | +4     |         | + - | +      |                   | +   |        |     | +    |
|---------------|------------|--------|---------|-----|--------|-------------------|-----|--------|-----|------|
| MPU           | PROM       | MPU    | PROM    | 1   | MPU    | PRO               | N   | MPU    | PRC | DM   |
| ADDR          | AD!        | ADDR   | A D     |     | ADDR   | AI                | D   | ADDR   | Α   | D    |
| +             | ++         | +      | +       | + • | +      | ++·               | + - |        |     |      |
| F7Fxxx        | 17F        | F5Fxxx | 15F     |     | F3Fxxx | 13F               |     | FlFxxx | 11F |      |
| F7Exxx        | 17E        | F5Exxx | 15E     |     | F3Exxx | 13E               |     | FlExxx | 11E |      |
| F7Dxxx        | 17D        | F5Dxxx | 15D     |     | F3Dxxx | 13D               |     | FlDxxx | 11D |      |
| F7Cxxx        | 17C        | F5Cxxx | 15C     |     | F3Cxxx | 13C               |     | FlCxxx | 11C |      |
| F7Bxxx        | 17B        | F5Bxxx | 15B     |     | F3Bxxx | 13B               |     | F1Bxxx | 11B |      |
| F7Axxx        | 17A        | F5Axxx | 15A     |     | F3Axxx | 13A               |     | FIAXXX | 11A |      |
| F79xxx        | 179        | F59xxx | 159     |     | F39xxx | 139               |     | F19xxx | 119 |      |
| F78xxx        | 178        | F58xxx | 158     |     | F38xxx | 138               |     | F18vvv | 118 |      |
| F77xxx        | 177        | F57xxx | 157     |     | F37xxx | 137               |     | F17xxx | 117 |      |
| F76xxx        | 176        | F56xxx | 156     |     | F36xxx | 136               |     | FIGXXY | 116 |      |
| F75xxx        | 175        | F55xxx | 155     |     | F35xxx | 135               |     | F15xxx | 115 |      |
| F74xxx        | 174        | F54xxx | 154     |     | F34xxx | 134               |     | F14xxx | 114 |      |
| F73xxx        | 173        | F53xxx | 153     |     | F33xxx | 133               |     | F13xxx | 113 |      |
| F72xxx        | 172        | F52xxx | 152     |     | F32xxx | 132               | l l | F12xxx | 112 |      |
| F71xxx        | 171        | F51xxx | 151     |     | F31xxx | 131               |     | Fllxxx | 111 |      |
| F70xxx        | 170        | F50xxx | 150     |     | F30xxx | 130               |     | Floxxx | 110 |      |
| +             | ·<br>· + + | · +    | ,<br> + | +   | +      | ,<br><b>} +</b> . |     | +      |     | <br> |
| <b>F6Fxxx</b> | 16F        | F4Fxxx | 14F     | 1   | F2Fxxx | 12F               | 1   | FOFXXX | 105 |      |
| <b>F6Exxx</b> | 16E        | F4Exxx | 14E     |     | F2Exxx | 12E               |     | FOExxx | IOE |      |
| F6Dxxx        | 16D        | F4Dxxx | 14D     |     | F2Dxxx | 120               | Ì   | FODYXX |     |      |
| <b>F6Cxxx</b> | 16C        | F4Cxxx | 14C     |     | F2Cxxx | 12C               |     | FOCXXX |     |      |
| F6Bxxx        | 16B        | F4Bxxx | 14B     |     | F2Bxxx | 12B               |     | FOBXXX | 10B |      |
| <b>F6Axxx</b> | 16A        | F4Axxx | 14A     |     | F2Axxx | 12A               |     | FOAxxx | INA |      |
| F69xxx        | 169        | F49xxx | 149     |     | F29xxx | 129               |     | F09xxx | 109 |      |
| F68xxx        | 168        | F48xxx | 148     |     | F28xxx | 128               |     | F08xxx | 108 |      |
| F67xxx        | 167        | F47xxx | 147     |     | F27xxx | 127               |     | F07xxx | 107 |      |
| F66xxx        | 166        | F46xxx | 146     |     | F26xxx | 126               |     | F06xxx | 106 |      |
| F65xxx        | 165        | F45xxx | 145     |     | F25xxx | 125               |     | F05xxx | 105 |      |
| F64xxx        | 164        | F44xxx | 144     |     | F24xxx | 124               |     | F04xxx | 104 |      |
| F63xxx        | 163        | F43xxx | 143     |     | F23xxx | 123               |     | F03xxx | 103 |      |
| F62xxx        | 162        | F42xxx | 142     |     | F22xxx | 122               | i i | F02xxx | 102 |      |
| F61xxx        | 161        | F41xxx | 141     | 1   | F21xxx | 121               |     | FOlver | 101 |      |
| F60xxx        | 160        | F40xxx | 140     |     | F20xxx | 120               |     | FOOXXX | 100 |      |
|               | ++         | +      | +       | ÷ . | +      | ,  <br><b> </b>   |     | +      |     |      |

Note: The letter "x" in the MPU ADDR column represents any hex value.

Table 3.15: Address Decoder PROM Specification ( cont'd )

| +   | +      |              | +     | +              |             | +          |      | +                |            |                       |         |         |     | +      |
|-----|--------|--------------|-------|----------------|-------------|------------|------|------------------|------------|-----------------------|---------|---------|-----|--------|
|     | MPU    | PRC          | M     | MPU            | PR          | DM         |      | MPU              | PRO        | DM                    |         | MPU     | PRC | )M     |
|     | ADDR   | A            | D !   | ADDR           | A           | D          |      | ADDR             | A          | D                     |         | ADDR    | A   | D      |
| -   | OFFYYY | +<br>  0 ਸ ਸ | +     | ++<br>  0DFvvv | <br>  0 D F | ►          | ► -  | 00Evvv           | <br>0pp    | ┣╶╼╴ <u>╼</u> ╶┥<br>┃ |         |         | 007 | ≻+<br> |
|     | OFFYYY | 0FF<br>0FF   |       | ODEXXX         |             |            |      | ODFXXX           | 0 DF       |                       |         | 095 XXX | 095 |        |
|     | OFDYYY | 050          |       | ODBXXX         |             |            |      | OBDAAA           | מפט        | ł                     |         |         | 090 |        |
|     | OFCYXX | OFC          |       | ODCXXX         |             |            |      | OBCXXX           |            |                       |         | 090     | 090 |        |
|     | OFBYYY | OFB          |       | ODEXXX         | 0DC         |            |      | OBCAAA           |            |                       |         | 090222  | 090 |        |
|     | OFAXXX | OFA          |       | ODAXXX         |             |            |      | OBAXXX           | 0DD<br>0DD |                       |         | 09BXXX  | 090 |        |
|     | 0F9xxx | 0F9          |       | 009888         | 009         |            |      | OBAXXX           | 0BA<br>0BA |                       |         | 094222  | 094 | 1      |
| 1   | 0F8xxx | OF8          | }     | 0D8xxx         | 008         |            |      | 0B8xxx           | 088        | ł                     |         | 098888  | 098 |        |
| 1   | 0F7xxx | 0F7          |       | 0D7xxx         | 0D7         |            |      | 0B7xxx           | 0B7        | į                     |         | 097xxx  | 097 | 1      |
|     | 0F6xxx | OF6          |       | 0D6xxx         | 0D6         |            |      | 0B6xxx           | 0B6        |                       |         | 096xxx  | 096 | 1 1    |
|     | 0F5xxx | 0F5          |       | 0D5xxx         | 005         |            |      | 0B5xxx           | 0B5        | İ                     |         | 095xxx  | 095 |        |
|     | 0F4xxx | 0F4          |       | 0D4xxx         | 0D4         |            |      | 0B4xxx           | 0B4        |                       |         | 094xxx  | 094 |        |
|     | OF3xxx | OF3          |       | 0D3xxx         | 0D3         |            |      | 0B3xxx           | 0B3        |                       |         | 093xxx  | 093 | 1      |
|     | 0F2xxx | 0F2          |       | 0D2xxx         | 0D2         | 1          | 1    | 0B2xxx           | 0B2        | 1                     |         | 092xxx  | 092 |        |
|     | OFlxxx | 0F1          |       | 0D1xxx         | 0D1         |            |      | OBlxxx           | 0B1        | 1                     |         | 091xxx  | 091 |        |
|     | 0F0xxx | 0F0          |       | 0D0xxx         | 000         |            |      | 0B0xxx           | 0B0        | 1                     |         | 090xxx  | 090 |        |
| - • | OFFvvv | 0 F F        | +<br> | +              | +<br>  005  | ╊╼╼┤<br>┨  | <br> |                  |            | ╋╺━╺━-<br>╎           | ┝ -<br> | +       |     | ┝      |
|     | OEEXXX | OFF          |       | OCF XXX        | 10CF        |            |      | OAF XXX          | 0AF        | 1                     |         | 08FXXX  | 085 | {      |
|     | OEDXXX | 0ED          |       | OCDAXX         |             |            |      | 0AEXXX<br>0ADYYY |            |                       |         | OSP     | 005 |        |
|     | 0ECxxx | OEC          |       | OCCXXX         |             |            |      | 0ADXXX<br>0ACXXX | 0AD<br>0AC | Į                     |         | 08CXXX  |     |        |
|     | 0EBxxx | 0EB          |       | OCBXXX         | 0CB         |            |      | OABXXX           | 0AC        |                       |         | 08BVVV  | 088 |        |
| 1   | 0EAxxx | 0EA          |       | 0CAXXX         | OCA         |            |      | OAAxxx           | ΛΔΔ        | ł                     |         | 08Avvv  | 000 |        |
|     | 0E9xxx | 0E9          |       | 0C9xxx         | 0C9         |            |      | 0A9xxx           | 040        | {                     |         | 089 888 | 000 |        |
|     | 0E8xxx | <b>0E8</b>   |       | 0C8xxx         | 0C8         |            |      | 0A8xxx           | 0A8        | 1                     |         | 088777  | 088 |        |
|     | 0E7xxx | 0E7          |       | 0C7xxx         | 0C7         | <b>i</b> 1 |      | 0A7xxx           | 0A7        |                       |         | 087xxx  | 087 | }      |
|     | 0E6xxx | 0E6          |       | 0C6xxx         | 0C6         |            |      | 0A6xxx           | 0A6        | 1                     |         | 086xxx  | 086 |        |
|     | 0E5xxx | 0E5          |       | 0C5xxx         | 0C5         | {          |      | 0A5xxx           | 0A5        |                       |         | 085xxx  | 085 |        |
|     | 0E4xxx | 0E4          | 1     | 0C4xxx         | 0C4         | }          |      | 0A4xxx           | 0A4        | t                     |         | 084xxx  | 084 |        |
|     | 0E3xxx | 0E3          |       | OC3xxx         | 0C3         |            |      | 0A3xxx           | 0A3        | 1                     |         | 083xxx  | 083 |        |
|     | 0E2xxx | 0E2          |       | 0C2xxx         | 0C2         |            |      | 0A2xxx           | 0A2        |                       |         | 082xxx  | 082 |        |
|     | 0Elxxx | 0E1          |       | 0Clxxx         | 0C1         |            |      | 0Alxxx           | 0Al        |                       |         | 081xxx  | 081 |        |
|     | 0E0xxx | 0E0          |       | 0C0xxx         | 0C0         |            |      | 0A0xxx           | 0A0        |                       |         | 080xxx  | 080 |        |
| -   |        |              | +     | +              | +           | ++         | ┝╶╶┥ | 4                |            | +                     | ÷ -     | +       |     | ++     |

Note: The letter "x" in the MPU ADDR column represents any hex value.

Table 3.15: Address Decoder PROM Specification ( cont'd )

| MPU    | PROM | MPU    | PROM |        | PROM       | +      | PROM        |
|--------|------|--------|------|--------|------------|--------|-------------|
| ADDR   | AD!  | ADDR   | A D  | ADDR   | A D        | ADDR   | AD          |
| +4     | ++   | +      | ++   | +      | <b>++</b>  | +      | ++          |
| 07Fxxx | 07F  | 05Fxxx | 05F  | 03Fxxx | 03F        | 01Fxxx | 01F         |
| 07Exxx | 07E  | 05Exxx | 05E  | 03Exxx | 03E        | Olexxx | Ole         |
| 07Dxxx | 07D  | 05Dxxx | 05D  | 03Dxxx | 03D        | 01Dxxx | 01D         |
| 07Cxxx | 07C  | 05Cxxx | 05C  | 03Cxxx | 03C        | 01Cxxx | 01C         |
| 07Bxxx | 07B  | 05Bxxx | 05B  | 03Bxxx | 03B        | 01Bxxx | 01B         |
| 07Axxx | 07A  | 05Axxx | 05A  | 03Axxx | 03A        | 01Axxx | 01A         |
| 079xxx | 079  | 059xxx | 059  | 039xxx | 039        | 019xxx | 019         |
| 078xxx | 078  | 058xxx | 058  | 038xxx | 038        | 018xxx | 018         |
| 077xxx | 077  | 057xxx | 057  | 037xxx | 037        | 017xxx | 017         |
| 076xxx | 076  | 056xxx | 056  | 036xxx | 036        | 016xxx | 016         |
| 075xxx | 075  | 055xxx | 055  | 035xxx | 035        | 015xxx | 015         |
| 074xxx | 074  | 054xxx | 054  | 034xxx | 034        | 014xxx | 014         |
| 073xxx | 073  | 053xxx | 053  | 033xxx | 033        | 013xxx | 013         |
| 072xxx | 072  | 052xxx | 052  | 032xxx | 032        | 012xxx | 012         |
| 071xxx | 071  | 051xxx | 051  | 031xxx | 031        | 011xxx | 011         |
| 070xxx | 070  | 050xxx | 050  | 030xxx | 030        | 010xxx | 010         |
| 06Fxxx | 06F  | 04Fxxx | 04F  | 02Fxxx | ++<br> 02F | +      | ++<br>  00F |
| 06Exxx | 06E  | 04Exxx | 04E  | 02Exxx | 02E        | 00Exxx | OOE         |
| 06Dxxx | 06D  | 04Dxxx | 04D  | 02Dxxx | 02D        | 000xxx | 000         |
| 06Cxxx | 06C  | 04Cxxx | 04C  | 02Cxxx | 02C        | 00Cxxx | 000         |
| 06Bxxx | 06B  | 04Bxxx | 04B  | 02Bxxx | 02B        | 00Bxxx | 00B         |
| 06Axxx | 06A  | 04Axxx | 04A  | 02Axxx | 02A        | 00Axxx | 00A         |
| 069xxx | 069  | 049xxx | 049  | 029xxx | 029        | 009xxx | 009         |
| 068xxx | 068  | 048xxx | 048  | 028xxx | 028        | 008xxx | 008         |
| 067xxx | 067  | 047xxx | 047  | 027xxx | 027        | 007xxx | 007         |
| 066xxx | 066  | 046xxx | 046  | 026xxx | 026        | 006xxx | 006         |
| 065xxx | 065  | 045xxx | 045  | 025xxx | 025        | 005xxx | 005         |
| 064xxx | 064  | 044xxx | 044  | 024xxx | 024        | 004xxx | 004         |
| 063xxx | 063  | 043xxx | 043  | 023xxx | 023        | 003xxx | 003         |
| 062xxx | 062  | 042xxx | 042  | 022xxx | 022        | 002xxx | 002         |
| 061xxx | 061  | 041xxx | 041  | 021xxx | 021        | 001xxx | 001         |
| 060xxx | 060  | 040xxx | 040  | 020xxx | 020        | 000xxx |             |

Note: The letter "x" in the MPU ADDR column represents any hex value.

| -                                      | ADDRESS                                                                                | CONTENTS                  | SELECTED DEVICES            |
|----------------------------------------|----------------------------------------------------------------------------------------|---------------------------|-----------------------------|
|                                        | FFFFFF<br>:<br>F                                                                       |                           |                             |
|                                        | F                                                                                      |                           |                             |
|                                        | F<br>:<br>F                                                                            |                           |                             |
|                                        | F<br>:<br>F                                                                            |                           |                             |
|                                        | F<br>:<br>F                                                                            |                           |                             |
|                                        | F<br>;<br>F00000                                                                       |                           |                             |
|                                        | EFFFFF<br>:                                                                            |                           | Global Memory               |
|                                        | :<br>:<br>100000                                                                       | VMEbus Standard Addresses | or<br>Memory-mapped Devices |
| 4                                      | :<br>:<br>100000<br>OFFFFF<br>:<br>0                                                   | VMEbus Standard Addresses | or<br>Memory-mapped Devices |
|                                        | :<br>:<br>0.00000<br>0FFFFF<br>:<br>0<br>0                                             | VMEbus Standard Addresses | or<br>Memory-mapped Devices |
|                                        | :<br>100000<br>OFFFFF<br>0<br>0<br>0<br>0<br>0                                         | VMEbus Standard Addresses | or<br>Memory-mapped Devices |
|                                        | :<br>100000<br>OFFFFF<br>0<br>0<br>0<br>0<br>0<br>0<br>0                               | VMEbus Standard Addresses | or<br>Memory-mapped Devices |
| ······································ | 100000<br>OFFFFF<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | VMEbus Standard Addresses | or<br>Memory-mapped Devices |

#### Table 3.16: Personal Address Map

### Table 3.17: Personal I/O-Register Address Map

| DEVICE | ADDRESS                                                                                                                    | MODE                                                                                                                                                  | REGISTER                                                                                                                                                                                                                                                                                                                                                                                   |
|--------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MCR    | 0Fl                                                                                                                        | r/w                                                                                                                                                   | Module Control Register                                                                                                                                                                                                                                                                                                                                                                    |
| MSR    | 0E1                                                                                                                        | r/w                                                                                                                                                   | Module Status Register                                                                                                                                                                                                                                                                                                                                                                     |
| PTM    | 0DF<br>0DF<br>0DD<br>0DD<br>0DB<br>0DB<br>0D9<br>0D9<br>0D9<br>0D7<br>0D7<br>0D5<br>0D5<br>0D3<br>0D3<br>0D1<br>0D1<br>0D1 | read<br>write<br>read<br>write<br>read<br>write<br>read<br>write<br>read<br>write<br>read<br>write<br>read<br>write<br>read<br>write<br>read<br>write | LSB buffer register<br>Timer #3 latches<br>Timer #3 counter<br>MSB buffer register<br>LSB buffer register<br>Timer #2 latches<br>Timer #2 counter<br>MSB buffer register<br>LSB buffer register<br>Timer #1 latches<br>Timer #1 counter<br>MSB buffer register<br>status register<br>control register #2<br>no operation<br>CR20 = 1: control register #1<br>CR20 = 0: control register #3 |
| PIA    | 0C7<br>0C5<br>0C5<br>0C3<br>0C1<br>0C1                                                                                     | r/w<br>r/w<br>r/w<br>r/w<br>r/w<br>r/w                                                                                                                | Section B control register<br>CRB-2 = 1: Section B peripheral register<br>CRB-2 = 0: Section B data direction register<br>Section A control register<br>CRA-2 = 1: Section A peripheral register<br>CRA-2 = 0: Section A data direction register                                                                                                                                           |
| PCI2   | 0B7<br>0B5<br>0B3<br>0B3<br>0B1<br>0B1                                                                                     | r/w<br>r/w<br>read<br>write<br>read<br>write                                                                                                          | command register<br>mode register #1 / mode register #2<br>status register<br>SYN1 register / SYN2 register / DLE register<br>receive holding register<br>transmit holding register                                                                                                                                                                                                        |
| PCI1   | 0A7<br>0A5<br>0A3<br>0A3<br>0A1<br>0A1                                                                                     | r/w<br>r/w<br>read<br>write<br>read<br>write                                                                                                          | command register<br>mode register #1 / mode register #2<br>status register<br>SYN1 register / SYN2 register / DLE register<br>receive holding register<br>transmit holding register                                                                                                                                                                                                        |

### 3.5. SOFTWARE INITIALIZATION

In the reset routine, the user has to provide routines for initializing the Serial Communication Interfaces, the Peripheral Interface Adapter, the Programmable Timer Module and the Module Control Register of the MVME101 monoboard computer.

3.5.1. Serial Communication Interface Initialization

Prior to transmitting data via the serial ports, the user has to program the MC68661 devices by initializing their mode and command registers and, for synchronous operation, their SYN1, SYN2 and DLE registers. The Motorola MC68661 EPCI Data Sheet in Appendix B provides detailed programming instructions. The original addresses of the EPCI registers are listed in Table 2.6.

3.5.2. Peripheral Interface Adapter Initialization

The direction of the peripheral input/output lines and the function of the peripheral control lines at the connector P2 are controlled by the data direction and control registers of the MC6821 device. The Motorola MC6821 PIA Data Sheet in Appendix C provides detailed programming instructions. The original addresses of the PIA registers are listed in Table 2.6.

### 3.5.3. Programmable Timer Module Initialization

The initialization of the MC6840 Programmable Timer Module is described in the Motorola MC6840 PTM Data Sheet in Appendix D. The original addresses of the PTM registers are listed in Table 2.6.

### 3.5.4. Module Control Register Initialization

The Module Control Register controls the hexadecimal status display, the bus block transfer request, and the time out counters. Paragraph 2.6 gives a detailed description of the MCR functions. The device is originally located at address FE00F1.

#### 3.6. INSTALLATION

The MVME101 may be used either as the system controller module in a VMEbus system (System Controller Configuration), or as an MPU module on a selectable priority in a multiprocessor VMEbus system (Standard Configuration), or as an isolated monoboard system that resides only physically on the VMEbus backplane (Isolated Configuration). The hardware preparation for these different modes of operation is described in Paragraph 3.4.

In the Isolated Configuration, the MVME101 module may also be used as a monoboard computer system without a VMEbus backplane. In this case, the power supply voltages must be connected to the respective terminals of P1 by a female DIN 41612 C 96 connector. The location of the power supply inputs at P1 is outlined in Table 2.9.

PRIOR TO INSERTING OR REMOVING THE MVME101 MODULE, ENSURE THAT SYSTEM POWER IS SWITCHED OFF, AS COMPONENTS COULD BE DAMAGED.

At the connector P2 the peripheral input/output signals of the PIA and the PTM are available. Note that these lines are not buffered and do not have any overvoltage protection. Therefore the characteristics of the signals applied at P2 must meet the specifications of the MC6821 and MC6840 devices. In addition to the I/O signals, the +5V power voltage is available at P2 and may be used to supply interface buffers. As the maximum +5V input current at P1 is limited to 1.5 Ampere per terminal by the DIN 41612 connector specifications, the maximum +5V output current at P2 must not exceed 4.5 Amperes minus the MVME101 supply current.

#### CHAPTER 4

#### MAINTENANCE INFORMATION

4.1. INTRODUCTION

This chapter provides the parts list, the assembly drawing, and the schematic diagrams for the MVME101 monoboard computer.

4.2. PARTS LIST

-----

Table 4.1 reflects the latest issue of hardware for the MVME101 at the time of printing. The parts locations are shown in Figure 4.1.

Table 4.1: MVME101 Parts List

|   | + +                                       |                                                      | +                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                              |
|---|-------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | QU                                        | DESIGNATION                                          | PART NUMBER                                                                                                                                         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                  |
|   | 2                                         | C1,C2                                                | 23-G9618M05                                                                                                                                         | 100 uF/ 10 V Electrolytic Capacitor                                                                                                                                                                                                                                                                                                          |
|   | 2                                         | C3,C4                                                | 23-G9618M03                                                                                                                                         | 22 uF / 35 V Electrolytic Capacitor                                                                                                                                                                                                                                                                                                          |
|   | 4                                         | C34-C37                                              | 21NW9604A58                                                                                                                                         | 330 pF / 50 V Ceramic Capacitor                                                                                                                                                                                                                                                                                                              |
|   | 37                                        | C5-C33,<br>C38-C45                                   | 21NW9702A09                                                                                                                                         | 0.1 uF / 50 V Ceramic Capacitor                                                                                                                                                                                                                                                                                                              |
|   | 1                                         | CR                                                   | 48NW9616A03                                                                                                                                         | lN4148 Rectifier                                                                                                                                                                                                                                                                                                                             |
|   | 2                                         | K9,K10                                               | 28NW9802D58                                                                                                                                         | Header Single Row / l x 6 Pins                                                                                                                                                                                                                                                                                                               |
|   | 1                                         | K16                                                  | 28NW9802F52                                                                                                                                         | Header Single Row / 1 x 14 Pins                                                                                                                                                                                                                                                                                                              |
| _ | 2                                         | K2,K4                                                | 28NW9802C43                                                                                                                                         | Header Double Row / 2 x 4 Pins                                                                                                                                                                                                                                                                                                               |
|   | 1                                         | КЗ                                                   | 28NW9802C52                                                                                                                                         | Header Double Row / 2 x 5 Pins                                                                                                                                                                                                                                                                                                               |
|   | 1                                         | К6                                                   | 28NW9802C63                                                                                                                                         | Header Double Row / 2 x 6 Pins                                                                                                                                                                                                                                                                                                               |
|   | 1                                         | К5                                                   | 28NW9802C36                                                                                                                                         | Header Double Row / 2 x 7 Pins                                                                                                                                                                                                                                                                                                               |
|   | 3                                         | K1,K7,K15                                            | 28-G9802M01                                                                                                                                         | Header Double Row / 2 x 8 Pins                                                                                                                                                                                                                                                                                                               |
|   | 4                                         | Kll-Kl4                                              | 28NW9802C36<br>+28NW9802F51                                                                                                                         | Header Triple Row / 3 x 7 Pins<br>( 2 x 7 Pins + 1 x 7 Pins )                                                                                                                                                                                                                                                                                |
|   | 1                                         | Pl                                                   | 28-G9802M03                                                                                                                                         | DIN 41612 C 96 Male Connector                                                                                                                                                                                                                                                                                                                |
|   | 1                                         | P2                                                   | 28-G9802M04                                                                                                                                         | DIN 41612 C 64 Male Connector                                                                                                                                                                                                                                                                                                                |
|   | 2                                         | P3,P4                                                | 28-G9802M05                                                                                                                                         | Sub-D 25-pole Female Connector                                                                                                                                                                                                                                                                                                               |
| _ | 1                                         | Rl                                                   | 06SW-124A17                                                                                                                                         | 47 ohm / 0.25 W Carbon Resistor                                                                                                                                                                                                                                                                                                              |
|   | 1<br>1<br>1<br>3<br>4<br>1<br>1<br>2<br>1 | <pre>K3 K6 K5 K1,K7,K15 K11-K14 P1 P2 P3,P4 R1</pre> | 28NW9802C52<br>28NW9802C63<br>28NW9802C36<br>28-G9802M01<br>28NW9802C36<br>+28NW9802F51<br>28-G9802M03<br>28-G9802M04<br>28-G9802M05<br>06SW-124A17 | Header Double Row / 2 x 5 Pins<br>Header Double Row / 2 x 6 Pins<br>Header Double Row / 2 x 7 Pins<br>Header Double Row / 2 x 8 Pins<br>Header Triple Row / 3 x 7 Pins<br>( 2 x 7 Pins + 1 x 7 Pins )<br>DIN 41612 C 96 Male Connector<br>DIN 41612 C 64 Male Connector<br>Sub-D 25-pole Female Connector<br>47 ohm / 0.25 W Carbon Resistor |

### Table 4.1: MVME101 Parts List (cont'd)

| ++<br>  QU | DESIGNATION         | PART NUMBER | DESCRIPTION                        |
|------------|---------------------|-------------|------------------------------------|
| 2          | R4,R5               | 06SW-124A41 | 470 ohm / 0.25 W Carbon Resistor   |
| 2          | R2,R3               | 06SW-124A43 | 560 ohm / 0.25 W Carbon Resistor   |
| 1          | RP4                 | 51NW9626A69 | 7 x 1.0 kohm SIL Resistor Network  |
| 1          | RP7                 | 51NW9626A47 | 7 x 4.7 kohm SIL Resistor Network  |
| 5          | RP1-RP3,<br>RP5,RP6 | 51NW9626A49 | 7 x 10 kohm SIL Resistor Network   |
| 2          | SW1,SW2             | 40NW9801B27 | Momentary Action Pushbutton Switch |
| 1          | at SWl              | 38NW9404A56 | Switch Cap Black                   |
| 1          | at SW2              | 38NW9404B96 | Switch Cap Red                     |
| 1          | U19                 | 48NW9606A33 | Klll4A 16.000 MHz Crystal Osc.     |
| 1          | U51                 | 48AW1014B06 | Klll4A 5.0688 MHz Crystal Osc.     |
| 1          | U36                 | 51-G5017M01 | BAR101B Bus Arbiter/Requester      |
| 1          | U49                 | 51-G5008M01 | MAD101 Address Decoder PROM        |
| 1          | U48                 | 51NW9615G97 | MC68000L8 Microprocessor           |
| 2          | U52,U60             | 51NW9615H19 | MC68661PC Progr. Comm. Interface   |
| 1          | U57                 | 51NW9615B27 | MC6821P Periph. Interf. Adapter    |
| 1          | U65                 | 51NW9615D81 | MC6840P Programmable Timer Module  |
| 2          | U50,U59             | 51NW9615B29 | MC1488P Quad RS232 Driver          |
| 1          | <b>U58</b>          | 51NW9615B30 | MC1489AP Quad RS232 Receiver       |
| 1          | U12                 | 01NW9804B83 | PE21198 Delay Module 50 ns         |
| 1          | ט7                  | 01NW9804B35 | PE21199 Delay Module 100 ns        |
| 1          | <b>U</b> 5          | 01NW9804C33 | PE21264 Delay Module 3 x 40 ns     |
| 1          | U24                 | 51NW9615E91 | SN74LS00N Quad 2-NAND Gate         |
| 2          | U45,U46             | 51NW9615C22 | SN74LS08N Quad 2-AND Gate          |
| 1          | U29                 | 51NW9615H53 | SN74LS09N Quad 2-AND Gate OC       |
| 1          | U26                 | 51NW9615E88 | SN74LS10N Triple 3-NAND Gate       |
| 1          | U4                  | 51NW9615E93 | SN74LS14N Hex Schmitt-Trigger Inv. |

### Table 4.1: MVME101 Parts List (cont'd)

| د   |    |                        |                                       |                                   |
|-----|----|------------------------|---------------------------------------|-----------------------------------|
| ~ _ | QU | DESIGNATION            | PART NUMBER                           | DESCRIPTION                       |
|     | 3  | U18,U27,U30            | 51NW9615C24                           | SN74LS32N Quad 2-OR Gate          |
|     | 1  | U39                    | 51NW9615C69                           | SN74LS138N 3-Bit Binary Decoder   |
|     | 1  | U44                    | 51NW9615G10                           | SN74LS148N 8-Bit Priority Encoder |
|     | 1  | U47                    | 51NW9615E86                           | SN74LS151N 8-Input Multiplexer    |
|     | 2  | U2,U23                 | 51NW9615F41                           | SN74LS164N 8-Bit Shift Register   |
|     | 3  | U8,U32,U33             | 51NW9615F02                           | SN74LS244N Octal Bus Driver TS    |
|     | 1  | U43                    | 51NW9615F09                           | SN74LS266N Quad 2-EXNOR Gate OC   |
|     | 2  | U34,U35                | 51NW9615F52                           | SN74LS273N 8-Bit D-Register       |
|     | 2  | U25,U31                | 51NW9615F38                           | SN74LS393N Dual 4-Bit Bin.Counter |
|     | 1  | U20                    | 51NW9615H83                           | SN74LS641-1N Octal Bus Transc. OC |
|     | 5  | U9,U10,U22,<br>U37,U38 | 51NW9615H89                           | SN74LS645-1N Octal Bus Transc. TS |
|     | 3  | U13,U28,U40            | 51NW9615C94                           | SN74S00N Quad 2-NAND Gate         |
|     | 1  | U16                    | 51NW9615D32                           | SN74S02N Quad 2-NOR Gate          |
|     | 1  | U14                    | 51NW9615C96                           | SN74S04N Hex Inverter             |
|     | 1  | U17                    | 51NW9615E27                           | SN74S10N Triple 3-NAND Gate       |
|     | 1  | U15                    | 51NW9615D90                           | SN74SllN Triple 3-AND Gate        |
|     | 1  | U42                    | 51NW9615F15                           | SN74S15N Triple 3-AND Gate OC     |
|     | 1  | U6                     | 51NW9615D27                           | SN74S32N Quad 2-OR Gate           |
| -   | 1  | נט                     | 51NW9615C95                           | SN74S74N Dual D-Flip-Flop         |
|     | 1  | U41                    | 51NW9615K80                           | SN74S139N Dual 2-bit Binary Dec.  |
|     | 1  | U3                     | 51NW9615J11                           | SN74S140N Dual 4-NAND Driver      |
|     | 1  | U21                    | 51NW9615F65                           | SN74S241N Octal Bus Driver TS     |
|     | 1  | Ull                    | 72NW9624A03                           | TIL311 Hexadecimal LED Display    |
|     | 1  | at U48                 | 09NW9811A30                           | 64-Pin DIL IC Socket              |
|     | 1  | at U57                 | 09NW9811A22                           | 40-Pin DIL IC Socket              |
|     | 11 | at U52-U56,<br>U60-U65 | 09NW9811A21                           | 28-Pin DIL IC Socket              |
|     |    |                        | · · · · · · · · · · · · · · · · · · · |                                   |

Table 4.1: MVME101 Parts List (cont'd)

| +4 | +                        |             | +                                |
|----|--------------------------|-------------|----------------------------------|
| QU | DESIGNATION              | PART NUMBER | DESCRIPTION                      |
| 1  | at U49                   | 09NW9811A04 | 16-Pin DIL IC Socket             |
| 1  | at Ull                   | 09-G9811M01 | 14-Pin DIL Display Socket        |
| 1  | at U19,U51               | 09NW9811A46 | 4-Pin Oscillator Socket          |
| 7  | at Pl,P2,<br>Front Panel | 03SW993D210 | DIN 84 M 2.5 x 10 Flat Head Srew |
| 4  | at P3,P4                 | 03SW993D310 | DIN 84 M 3 X 10 Flat Head Screw  |
| 7  | at Pl,P2,<br>Front Panel | 025W990D001 | DIN 934 M 2.5 Hexagonal Nut      |
| 4  | at P3,P4                 | 02SW990D002 | DIN 934 M 3 Hexagonal Nut        |
| 1  |                          | 84-G8012M01 | MVME101 Printed Circuit Board    |
| 1  |                          | 64-G4073M01 | MVME101 Front Panel              |
| 80 |                          | 29NW9805B17 | Jumper                           |
| +  | +                        | +           | ++                               |

#### 4.3. ASSEMBLY DRAWING, SCHEMATIC DIAGRAMS

The Assembly Drawing in Figure 4.1 shows all part locations on the MVME101 monoboard computer.

The Figures 4.2 to 4.12 show the schematic diagram sheets 1/11 to 11/11.

#### Figure 4.1: Assembly Drawing



REVISION -----ISSUE REL/CH HD DATE APPO +54 • 5 V RPŦ ... U 48 MC 68000 D11 D-15 FCO -> F(# D 44 55 0.14 2₹ FC4 -D F(1 D 13 56 D 13 26 -D F12 FC2 D 12 53 2.12 1720 25 IPL # 58 241 D 11 IPL 1 J IPL 1 # 59 D 18 D 10 1762 23 1 IPL 2 # 4 39 0.09 BERR 22 SERA . 61 28 208 VPA 21 VPA \* 62 37 D#7 VHA 19 -D VMA\* DØS RES 18 63 D6 LOCRES \* 64 D5 HALT 17 DAS -D HALTE 0.04 ᆀᅭ 54 13 DTACK\* BGACK 12 203 U14 23 D#2 86 44 DTACK 18 S CO READ& DZ D#1 101 DØØ WRITE -> WRITE# 25 LDS 8 -D LOS# UDS AS A23 52 A25 SPARE RESISTORS: -D UDS\* A22 51 A22 51 A21 58 A21 U 3,Ø 12 13 14 13 74 L 5 3 2 4 4 + 5 V + 5V A20 48 A20 Ð ₽ -> LOWR\* 419 47 4.19 A 18 46 A 18 A12 45 A17 -> UDWR\* A16 44 A16 A15 43 A15 14 120 NC NC A14 42 A44 13 745 11 11 -> DRD# A13 41 A13 U4**8** A 12 ... A12 -D DS 5 ) 14500 A11 39 A14 U12 PE21178 SPARE GATES : A10 31 A10 U14 APT 17 A9 -3 04 5Ø N 5 115 AA 34 A8 12 4 186 8 HC HC NC 711 U 4 8 A\$7 35 200 A16 34 A6 -D ASDEL2+ P34500 A#5 33 49 AN 32 AJ3 J1 A3 -> ASDEL1\* )<u>11</u> NC 7415266 A\$2 30 745 AZ A84 29 CLK 15 -DAS . -D PCLK -D AB1 - A23 MVME101 SCHEMATIC DIAGRAM MICROPROCESSING UNIT ------1 M.ACT 08C + 1 Integrated Circuits Division 342 Kons Site Frant - Hones, Alcow Box USA -0.8 1 2.00 63AG3012M

)

Figure 4.2: Schematic Diagram Sheet 1/11

4-6

)







#### Figure 4.4: Schematic Diagram Sheet 3/11





4-9

)

REVISION ISSUE MEL/CH NO DATE APPO DESC RIFTION UDwR# LDWR# DRD# M4SEL# -M3SEL# M2SEL# UDWR# UDWRA UDWR# UDWR\* M1SEL\* +54 +54 +5V + 5V +3-# *M4UP27* -- 027 M2UP27 +3. *M3UP23* LDWR\* LDWR\* LDWR# LDWR# ×14 K12 ×14 M4UP27 K13 MAUP23 MZUP23 -000-M4UP23 -000 -010 0-M3UP23 000 HZLP27 M3LP23 M41 P27 MAL P23 MALP27 HZLP23 M36 P23 MALP23 -<u>+</u>@ @ @<del>'+</del> +® C ®+ 000 \_୍ର୍ ତ୍ର୍\_\_ DRD# DRD# DRD\* DEDE 000 ÷0 0 0÷ -0 0 0 -000 H4P22 M1P22 M1 P26 M2P22 M2 P26 M3P22 M3P26 M4 P26 000 +000-M3P4 M4SEL# MAPA M1 P1 M2SEL# M2P1 MASEL# M3SEL# M1P20 M1P2 M2P20 M2P2 M3P20 M3P2 M4P2M M4P2 A 12 A43 412 A13 A 12 A13 A12 A13 000 000 A14 A 14 A 15 A 14 A 15 A14 A15 A 15 US6 MEM4U U53 054 US5 MEMAU MEMZU MEMOU MAUP23 23 23 MAUP27 M2UP23 23 M2UP27 M3UP23 23 27 MOUP27 M4UP23 23 M4UP27 20 MAP26 M4P26 M1022 2 M2P22 22 26 M2 P26 M3P22 22 26 M3 P26 M4P22 22 M1P20 20 MAPZ M2P20 20 MZPZ M3P2# 2 M3P2 MHP20 20 M4P2 MAPA HZPA A11 нзм A 11 M4P1 A 11 21 A11 24 21 A 18 A 10 A 18 A10 24 24 189 A\$9 A09 10 A88 D15 A 88 D15 D15 A08 D15 101 D14 D14 A\$7 407 18 A87 4. D 44 APT 18 D14 A06 17 D13 A86 D13 A 66 D13 A\$6 D13 D12 AS D12 A85 D42 A#5 D12 A 85 16 D11 D11 A64 A84 A84 15 A84 15 D11 15 D11 A#3 D1# A#3 D 1.0 113 D10 AN3 D10 13 13 AJ2 Dø7 A\$2 D#9 A82 **D89** A\$2 D#9 12 12 A #4 A#1 D.8.8 A81 D#8 A81 DØB Des U61 MEM1L U62 MEMZL U63 UB4 MEMHL MEMBL MALP23 2 A MALP27 M21P23 23 7 MZLP27 M34P23 23 1 M3LP27 M4LP23 2 \$ M46 P27 M1P22 22 26 M1P26 M2 P22 22 6 M2P26 M3P22 22 26 M3P26 M4P22 22 26 M4P26 M3P2 M4P28 24 M1P20 20 M2 P28 24 M3P20 20 M4P2 MAP2 M2P2 A11 MIPT A11 M2P1 A11 21 M3P1 A 14 MAPA , A18 A 18 A 18 24 A18 A89 A89 A [1 A 99 25 D#7 A/8 A88 D#7 A #8 D#3 AR 007 AFT D#6 A\$7 206 A.87 18 206 AFT 18 D#6 18 18 12 D#5 A\$6 A.86 D#5 A\$6 D#5 A\$6 205 A 85 14 D04 A#5 204 A#5 D#4 A.85 D#4 A84 Dø3 A**8**4 *D#*3 A84 D#3 A#4 45 D#3 D#2 AFS A#3 D#2 A\$3 202 AIS D#2 13 ABZ 112 D01 A#2 201 AR D#1 A#2 72 DAIN 112 A81 DIA A#1 D.6.8 A#4 D## A.84 300 A#1 - A 15 D MVME101 SCHEMATIC DIAGRAM -----MEMORY ARRAY ------A MOTOROLA mi -----Integrated Circuits Division -0.0 1 THE REPORT STREET PROBAL MERCIPA BEING U.S.A. 63AG3012M 5/11 .....

١



)





1

)

Figure 4.8: Schematic Diagram Sheet 7/11







)

#### Figure 4.10: Schematic Diagram Sheet 9/11







#### APPENDIX A

### MC68000 16-BIT MICROPROCESSING UNIT

# MOTOROLA SEMICONDUCTORS

3501 ED BLUESTEIN BLVD., AUSTIN, TEXAS 78721

#### **Advance Information**

#### **16-BIT MICROPROCESSING UNIT**

Advances in semiconductor technology have provided the capability to place on a single silicon chip a microprocessor at least an order of magnitude higher in performance and circuit complexity than has been previously available. The MC68000 is the first of a family of such VLSI microprocessors from Motorola. It combines state-of-the-art technology and advanced circuit design techniques with computer sciences to achieve an architecturally advanced 16-bit microprocessor.

The resources available to the MC68000 user consist of the following:

- 32-Bit Data and Address Registers
- 16 Megabyte Direct Addressing Range
- 56 Powerful Instruction Types
- Operations on Five Main Data Types
- Memory Mapped I/O
- 14 Addressing Modes

As shown in the programming model, the MC68000 offers seventeen 32-bit registers in addition to the 32-bit program counter and a 16-bit status register. The first eight registers (D0-D7) are used as data registers for byte (8-bit), word (16-bit), and long word (32-bit) data operations. The second set of seven registers (A0-A6) and the system stack pointer may be used as software stack pointers and base address registers. In addition, these registers may be used for word and long word address operations. All seventeen registers may be used as index registers.



MC68000L4 (4 MHz) MC68000L6 (6 MHz) MC68000L8 (8 MHz) MC68000L10 (10 MHz)

#### HMOS

(HIGH-DENSITY, N-CHANNEL, SILICON-GATE DEPLETION LOAD)

16-BIT MICROPROCESSOR



| PIN AS        | SIGNMENT        |
|---------------|-----------------|
| D4 🗖 1 🗨      | 64D5            |
| D3 🗖 2        | 63 D6           |
| D2🗖 3         | 62 D7           |
| D1 <b>C</b> 4 | 61 D8           |
| D0 🗖 5        | 60 🗖 D9         |
| AS C 6        | 59 <b>D</b> D10 |
| UDSC 7        | 58 D11          |
|               | 57 D12          |
|               | 56 D13          |
| DTACK 110     | 55 D14          |
| BGC 11        | 54 D15          |
|               | 53 GND          |
|               | 52 A23          |
|               | 51 A22          |
|               | 50 A21          |
|               |                 |
| HALT C17      | 48 🗖 A20        |
| RESET 18      | 47 A 19         |
|               | 46 A 18         |
|               |                 |
|               |                 |
|               |                 |
|               |                 |
|               |                 |
| FC2F 26       | 39 1 11         |
| FC1 - 27      | 38 1 10         |
| FC0r 28       | 37 - 149        |
| A1 29         | 36 1 48         |
| A2 - 30       | 35 0 47         |
| A3 C 31       | 34 6 46         |
| A4 C32        | 33 645          |
| ₹             |                 |

©MOTOROLA INC., 1981

ADI-814R2

This document contains information on a new product. Specifications and information herein are subject to change without notice.

#### MC68000L4•MC68000L6•MC68000L8•MC68000L10

#### MAXIMUM RATINGS

| Rating                      | Symbol | Value        | Unit |
|-----------------------------|--------|--------------|------|
| Supply Voltage              | Vcc    | -0.3 to +7.0 | V    |
| Input Voltage               | Vin    | -0.3 to +7.0 | V    |
| Operating Temperature Range | TA     | 0 to 70      | °C   |
| Storage Temperature         | Tstg   | - 55 to 150  | °C   |

#### THERMAL CHARACTERISTICS

| Characteristic     | Symbol | Value | Unit |
|--------------------|--------|-------|------|
| Thermal Resistance |        |       |      |
| Ceramic Package    | θια    | 30    | °C/W |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., either VSS or VCC.

(1)

(2)

(3)

#### POWER CONSIDERATIONS

The average chip-junction temperature, TJ, in °C can be obtained from:

 $T_{J} = T_{A} + (P_{D} \bullet \theta_{JA})$ 

Where:

T<sub>A</sub> ≡ Ambient Temperature, °C

 $\theta_{JA} \equiv Package Thermal Resistance, Junction-to-Ambient, °C/W$ 

 $P_D \equiv P_{INT} + P_{I/O}$ 

 $P_{INT} = I_{CC} \times V_{CC}$ , Watts - Chip Internal Power

 $P_{I/O}$  = Power Dissipation on Input and Output Pins – User Determined

For most applications  $P_{I/O} \ll P_{INT}$  and can be neglected.

An approximate relationship between PD and TJ (if PI/O is neglected) is:

 $P_{D} = K + (T_{J} + 273^{\circ}C)$ 

Solving equations 1 and 2 for K gives:

 $\mathsf{K} = \mathsf{P}_{\mathsf{D}} \bullet (\mathsf{T}_{\mathsf{A}} + 273^{\circ}\mathsf{C}) + \theta_{\mathsf{J}\mathsf{A}} \bullet \mathsf{P}_{\mathsf{D}}^2$ 

Where K is a constant pertaining to the particular part. K can be determined from equation 3 by measuring P<sub>D</sub> (at equilibrium) for a known T<sub>A</sub>. Using this value of K the values of P<sub>D</sub> and T<sub>J</sub> can be obtained by solving equations (1) and (2) iteratively for any value of T<sub>A</sub>.

#### DC ELECTRICAL CHARACTERISTICS (V<sub>CC</sub> = 5.0 Vdc $\pm 5\%$ , V<sub>SS</sub> = 0 Vdc; T<sub>A</sub> = 0°C to 70°C. See Figures 1, 2, and 3)

| Characteristic                                                                                                                              |                                                                             | Symbol          | Min                          | Max                      | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------|------------------------------|--------------------------|------|
| Input High Voltage                                                                                                                          |                                                                             | VIH             | 2.0                          | Vcc                      | V    |
| Input Low Voltage                                                                                                                           |                                                                             | VIL             | $V_{SS} = 0.3$               | 0.8                      | V    |
| Input Leakage Current @ 5.25 V                                                                                                              | BERR, BGACK, BR, DTACK,<br>CLK, IPLO-IPL2, VPA<br>HALT, RESET               | lin             | -                            | 2.5<br>20                | μA   |
| Three-State (Off State) Input Current @ 2.4 V/0.4 V                                                                                         | <u>ĀŠ</u> , A1-A23, D0-D15<br>FC0-FC2, LDS, R/W, UDS, VMA                   | ITSI            | -                            | 20                       | μA   |
| Output High Voltage ( $I_{OH} = -400 \mu$ A)                                                                                                | E <b>*</b><br>AS, A1-A23, BG, D0-D15<br>FC0-FC2, LDS, R/W, UDS, VMA         | ∨он             | V <sub>CC</sub> -0.75<br>2.4 | -                        | v    |
| Output Low Voltage<br>(I <sub>OL</sub> = 1.6 mA)<br>(I <sub>OL</sub> = 3.2 mA)<br>(I <sub>OL</sub> = 35.0 mA)<br>(I <sub>OL</sub> = 5.3 mA) | HALT<br>A1-A23, BG, FC0-FC2<br>RESET<br>E, AS, D0-D15, LDS, R/W<br>UDS, VMA | VOL             | -                            | 0.5<br>0.5<br>0.5<br>0.5 | v    |
| Power Dissipation (Clock Frequency = 8 MHz)                                                                                                 |                                                                             | PD              | -                            | 1.5                      | W    |
| Capacitance ( $V_{in} = 0 V$ , $T_A = 25^{\circ}C$ ; Frequency = 1 MHz)                                                                     |                                                                             | C <sub>in</sub> | -                            | 10.0                     | рF   |

\* With external pullup resistor of 470 Ω

### **MOTOROLA** Semiconductor Products Inc.

### MC68000L4•MC68000L6•MC68000L8•MC68000L10



#### CLOCK TIMING (See Figure 4)

| Characteristic         | Symbol     | 4 MHz<br>MC68000L4 |            | 6 MHz<br>MC68000L6 |            | 8 MHz<br>MC68000L8 |            | 10 MHz<br>MC68000L10 |            | Unit |
|------------------------|------------|--------------------|------------|--------------------|------------|--------------------|------------|----------------------|------------|------|
|                        |            | Min                | Max        | Min                | Max        | Min                | Max        | Min                  | Max        |      |
| Frequency of Operation | F          | 2.0                | 4.0        | 2.0                | 6.0        | 2.0                | 8.0        | 2.0                  | 10.0       | MHz  |
| Cycle Time             | tcyc       | 250                | 500        | 167                | 500        | 125                | 500        | 100                  | 500        | ns   |
| Clock Pulse Width      | tCL<br>tCH | 115<br>115         | 250<br>250 | 75<br>75           | 250<br>250 | 55<br>55           | 250<br>250 | 45<br>45             | 250<br>250 | ns   |
| Rise and Fall Times    | tCr<br>tCf | _                  | 10<br>10   | -                  | 10<br>10   | -                  | 10<br>10   | -                    | 10<br>10   | ns   |



**MOTOROLA** Semiconductor Products Inc.

|        |                                                                              |                       | 4 N                                         | AHz      | 6 N       | 1Hz      | 8 N       | AHz      | 10 MHz        |      |         |
|--------|------------------------------------------------------------------------------|-----------------------|---------------------------------------------|----------|-----------|----------|-----------|----------|---------------|------|---------|
| Number | Characteristic                                                               | Symbol                | MC68000L4                                   |          | MC6900016 |          | MC68000L8 |          | MC69000L10    |      | Unit    |
|        |                                                                              |                       | Min                                         | Max      | Min       | Max      | Min       | Max      | Min           | Max  |         |
| 1      | Clock Period                                                                 | tcvc                  | 250                                         | 500      | 167       | 500      | 125       | 500      | 100           | 500  | ns      |
| 2      | Clock Width Low                                                              | tCL                   | 115                                         | 250      | 75        | 250      | 55        | 250      | 45            | 250  | ns      |
| 3      | Clock Width High                                                             | tCH                   | 115                                         | 250      | 75        | 250      | 55        | 250      | 45            | 250  | ns      |
| 4      | Clock Fall Time                                                              | tCf                   | _                                           | 10       | _         | 10       | _         | 10       | -             | 10   | ns      |
| 5      | Clock Rise Time                                                              | tCr                   | _                                           | 10       | _         | 10       | _         | 10       | -             | 10   | ns      |
| 6      | Clock Low to Address                                                         |                       | -                                           | 90       | _         | 80       | _         | 70       |               | 55   | ns      |
| 6A     | Clock High to FC Valid                                                       | ICHECV                | -                                           | 90       | -         | 80       | _         | 70       | -             | 60   | ns      |
| 7      | Clock High to Address Data High Impedance                                    | tCHAZx                | -                                           | 120      | -         | 100      | -         | 80       | -             | 70   | ns      |
| 8      | Clock High to Address/FC Invalid (Minimum)                                   | 1CHA7n                | 0                                           | _        | 0         |          | 0         |          | 0             | _    | ns      |
| 91     | Clock High to AS, DS Low (Maximum)                                           | I TCHSLY              | <u> </u>                                    | 80       | _         | 70       | _         | 60       | <u> </u>      | 55   | ns      |
| 10     | Clock High to AS, DS Low (Minimum)                                           | tousin                | 0                                           |          | 0         |          | 0         |          | $\frac{1}{0}$ | -    | ns      |
| 112    | Address to $\overline{AS}$ $\overline{DS}$ (Bead) Low/ $\overline{AS}$ Write |                       | 55                                          | _        | 35        | -        | 30        |          | 20            | _    | ns      |
| 11A2   | FC Valid to AS, DS, (Read) Low/AS Write                                      | TECVSI                | 80                                          | _        | 70        | -        | 60        | -        | 50            | _    |         |
| 121    | Clock Low to AS, DS High                                                     |                       | -                                           | 90       | -         | 80       |           | 70       | -             | 55   |         |
| 132    | AS, DS High to Address/FC Invalid                                            | tshaz                 | 60                                          |          | 40        | -        | 30        |          | 20            |      |         |
| 142, 5 | AS DS Width Low (Bead)/AS Write                                              | tei                   | 535                                         | _        | 337       | _        | 240       |          | 195           | -    | ns      |
| 14 12  | DS Width Low (Write)                                                         | <u>- '3L</u>          | 285                                         |          | 170       |          | 115       | -        | 95            | _    | ns      |
| 152    | AS DS Width High                                                             | teu                   | 285                                         |          | 180       |          | 150       | -        | 105           | _    |         |
| 16     | Clock High to AS DS High Impedance                                           |                       | -                                           | 120      |           | 100      |           | 80       |               | 70   |         |
| 172    | AS DS High to B/W High                                                       | teupu                 | 60                                          | -20      | 50        |          | 40        | <u> </u> | 20            |      |         |
| 181    | Clock High to B/W High (Maximum)                                             | toupun                |                                             | 90       |           | 80       |           | 70       | 20            | 60   |         |
| 19     | Clock High to B/W High (Minimum)                                             |                       |                                             |          |           |          |           | /0       | 0             |      |         |
| 201    | Clock High to R/W Low                                                        | tour                  | <u> </u>                                    |          | <u> </u>  | -        |           | 70       | <u> </u>      | -    |         |
| 201    |                                                                              |                       | -                                           | 30       |           |          | -         | -/0      | -             | - 00 |         |
| 21-    | EC Valid to R/W Low                                                          |                       | 40                                          |          | 20        | -        | 20        |          | 50            | -    |         |
| 2144   |                                                                              | T TECORE              | 200                                         |          | 140       | <u> </u> | 00        | <u> </u> | 50            | -    | ns      |
| 22-    | Clock Low to Date Out Valid                                                  |                       | 200                                         | -        | 140       | -        |           | 70       | 50            | -    | ns      |
| 23     | DE High to Data Out lovalid                                                  |                       | -                                           | 90       | -         | 00       |           | - /0     | -             | 00   | ns      |
| 204    | Dis High to Data Out Invalid                                                 | <sup>1</sup> SHDO     | 00                                          |          | 40        | <u> </u> | 30        |          | 20            | -    | <u></u> |
| 202    | Data Out valid to DS Low (vviite)                                            | DOSL                  | 20                                          |          | 30        |          | 30        |          | 20            |      | ns      |
| 2/0    |                                                                              | DICL                  | 30                                          | -        | 25        | 100      | 15        | -        | 15            | -    | n       |
|        | AS, DS High to DTACK High                                                    | TSHDAH                |                                             | 240      | 0         | 160      |           | 120      |               | 90   | ns      |
|        |                                                                              | <sup>T</sup> SHDI     |                                             |          | 0         |          | 0         |          |               |      | ns      |
| 30     |                                                                              | <b>TSHBEH</b>         | <u>ــــــــــــــــــــــــــــــــــــ</u> | -        | 0         | -        | <u> </u>  | -        |               |      | ns<br>  |
| 312, 0 | DIACK Low to Data In (Setup Time)                                            | TDALDI                | <u>  -</u>                                  | 180      |           | 120      |           | 90       | -             | 65   | ns      |
| 32     | HALI and RESEI Input Transition Time                                         | <sup>t</sup> RHrf     |                                             | 200      | 0         | 200      |           | 200      | 0             | 200  | n:      |
| 33     |                                                                              | <sup>1</sup> CHGL     | ┣                                           | 90       |           | 80       |           | 70       | -             | 60   | n       |
| 34     | Clock High to BG High                                                        | tCHGH                 | -                                           | 90       | -         | 80       |           | 70       |               | 60   | n       |
| 30     |                                                                              | I TBRLGL              | 1.5                                         | 3.0      | 1.5       | 3.0      | 1.5       | 3.0      | 1.5           | 3.0  | Cik.    |
| 30     |                                                                              | 1 <sup>1</sup> BRHGH  | 1.5                                         | 3.0      | 1.5       | 3.0      | 1.5       | 3.0      | 1.5           | 3.0  | Cik.    |
| 3/     | BGACK LOW to BG High                                                         | GALGH                 | 1.5                                         | 3.0      | 1.5       | 3.0      | 1.5       | 3.0      | 1.5           | 3.0  | Clk F   |
| 38     | BG Low to Bus High Impedance (With AS High)                                  | I GLZ                 | <u>  -</u>                                  | 120      |           | 100      | -         | 80       | -             | 70   | ns      |
| - 39   |                                                                              |                       | 1.5                                         | -        | 1.5       | <u> </u> | 1.5       | -        | 1.5           | -    | Clk.    |
| 46     | BGACK Width                                                                  | tBGL                  | 1.5                                         | -        | 1.5       |          | 1.5       |          | 1.5           | -    | Clk.    |
| 4/0    | Asynchronous Input Setup Lime                                                |                       | 30                                          |          | 25        |          | 20        | -        | 20            | -    | ns      |
| 48     | BERH LOW TO DIACK LOW (Note 3)                                               | [ <sup>1</sup> BELDAL | 50                                          | -        | 50        | -        | 50        | -        | 50            | -    | n       |
| 53     | Data Hold from Clock High                                                    | tCHDO                 | 0                                           |          | 0         | -        | 0         | -        | 0             | -    | ns      |
| - 55   | H/W to Data Bus Impedance Change                                             | TRLDO                 | 55                                          | <u> </u> | 35        |          | 30        | -        | 20            |      | ns      |
| 56     | Hait/RESET Pulse Width (Note 4)                                              | thrpw                 | 10                                          | -        | 10        |          | 10        | -        | 10            | -    | Clk. I  |

NOTES:

1. For a loading capacitance of less than or equal to 500 picofarads, subtract 5 nanoseconds from the values given in these columns.

2. Actual value depends on clock period.

3. If #47 is satisfied for both DTACK and BERR, #48 may be 0 ns.

4. After  $V_{\mbox{CC}}$  has been applied for 100 ms.

5. For T6E, BF4, and R9M mask sets #14 and #14A are one clock period less than the given number.

6. If the asynchronous setup time (#47) requirements are satisfied, the DTACK low-to-data setup time (#31) requirement can be ignored. The data must only satisfy the data-in to clock-low setup time (#27) for the following cycle.

**MOTOROLA** Semiconductor Products Inc. -


FIGURE 5 - READ CYCLE TIMING

#### NOTES:

1. Setup time for the asynchronous inputs BGACK, IPL0-IPL2, and VPA guarantees their recognition at the next falling edge of the clock.

2. BR need fall at this time only in order to insure being recognized at the end of this bus cycle.

3. Timing measurements are referenced to and from a low voltage of 0.8 volts and a high voltage of 2.0 volts, unless otherwise noted.



NOTE: Timing measurements are referenced to and from a low voltage of 0.8 volts and a high voltage of 2.0 volts, unless otherwise noted.

| Number | Characteristic                              | Symbol             | 4 MHz<br>MC68000L4 |     | 6 MHz<br>MC68000L6 |     | 8 MHz<br>MC68000L8 |     | 10 MHz<br>B MC68000L10 |     | Unit      |
|--------|---------------------------------------------|--------------------|--------------------|-----|--------------------|-----|--------------------|-----|------------------------|-----|-----------|
|        |                                             |                    | Min                | Max | Min                | Max | Min                | Max | Min                    | Max |           |
| 33     | Clock High to BG Low                        | <sup>t</sup> CHGL  | -                  | 90  | -                  | 80  | -                  | 70  | -                      | 60  | ns        |
| 34     | Clock High to BG High                       | <sup>t</sup> CHGH  | -                  | 90  | -                  | 80  | -                  | 70  | 1                      | 60  | ns        |
| 35     | BR Low to BG Low                            | <sup>t</sup> BRLGL | 1.5                | 3.5 | 1.5                | 3.5 | 1.5                | 3.5 | 1.5                    | 3.5 | Clk. Per. |
| 36     | BR High to BG High                          | <sup>t</sup> BRHGH | 1.5                | 3.0 | 1.5                | 3.0 | 1.5                | 3.0 | 1.5                    | 3.0 | Clk. Per. |
| 37     | BGACK Low to BG High                        | <sup>t</sup> GALGH | 1.5                | 3.0 | 1.5                | 3.0 | 1.5                | 3.0 | 1.5                    | 3.0 | Clk. Per. |
| 38     | BG Low to Bus High Impedance (with AS High) | tGLZ               | -                  | 120 | -                  | 100 | -                  | 80  | -                      | 70  | ns        |
| 39     | BG Width High                               | tGH                | 1.5                | -   | 1.5                | -   | 1.5                | -   | 1.5                    | -   | Clk. Per. |
| 46     | BGACK Width                                 | <sup>t</sup> BGL   | 1.5                | -   | 1.5                | -   | 1.5                | -   | 1.5                    | -   | Clk. Per. |

AC ELECTRICAL SPECIFICATIONS - BUS ARBITRATION( $V_{CC}$ = 5.0 Vdc ±5%,  $V_{SS}$ = 0 Vdc;  $T_A$ =0°C to 70°C, See Figure 7)

#### FIGURE 7 - AC ELECTRICAL WAVEFORMS - BUS ARBITRATION

These waveforms should only be referenced in regard to the edge-to-edge measurement of the timing specifications. They are not intended as a functional description of the input and output signals. Refer to other functional descriptions and their related diagrams for device operation.



#### NOTES:

1. Setup time for the asynchronous inputs BERR, BGACK, BR, DTACK, IPLO-IPL2, and VPA guarantees their recognition at the next falling edge of the clock.

2. Waveform measurements for all inputs and outputs are specified at: logic high = 2.0 volts, logic low = 0.8 volts.

**MOTOROLA** Semiconductor Products Inc.

7

# SIGNAL DESCRIPTION

The following paragraphs contain a brief description of the input and output signals. A discussion of bus operation during the various machine cycles and operations is also given.

#### SIGNAL DESCRIPTION

The input and output signals can be functionally organized into the groups shown in Figure 8. The following paragraphs provide a brief description of the signals and also a reference (if applicable) to other paragraphs that contain more detail about the function being performed.





ADDRESS BUS (A1 THROUGH A23). This 23-bit, unidirectional, three-state bus is capable of addressing 8 megawords of data. It provides the address for bus operation during all cycles except interrupt cycles. During interrupt cycles, address lines A1, A2, and A3 provide information about what level interrupt is being serviced while address lines A4 through A23 are all set to a logic high.

DATA BUS (D0 THROUGH D15). This 16-bit, bidirectional, three-state bus is the general purpose data path. It can transfer and accept data in either word or byte length. During an interrupt acknowledge cycle, an external device supplies the vector number on data lines D0-D7.

ASYNCHRONOUS BUS CONTROL. Asynchronous data transfers are handled using the following control signals: address strobe, read/write, upper and lower data strobes, and data transfer acknowledge. These signals are explained in the following paragraphs.

Address Strobe (AS). This signal indicates that there is a valid address on the address bus.

**Read/Write** ( $R/\overline{W}$ ). This signal defines the data bus transfer as a read or write cycle. The  $R/\overline{W}$  signal also works in conjunction with the upper and lower data strobes as explained in the following paragraph.

8

Upper And Lower Data Strobes (UDS, LDS). These signals control the data on the data bus, as shown in Table 1. When the  $R/\overline{W}$  line is high, the processor will read from the data bus as indicated. When the  $R/\overline{W}$  line is low, the processor will write to the data bus as shown.

| ŪDS  | LDS  | R/W  | D8-D15                  | D0-D7                    |
|------|------|------|-------------------------|--------------------------|
| High | High | -    | No valid data           | No valid data            |
| Low  | Low  | High | Valid data bits<br>8-15 | Valid data bits<br>0-7   |
| High | Low  | High | No valid data           | Valid data bits<br>0-7   |
| Low  | High | High | Valid data bits<br>8-15 | No valid data            |
| Low  | Low  | Low  | Valid data bits<br>8-15 | Valid data bits<br>0-7   |
| High | Low  | Low  | Valid data bits<br>0-7* | Valid data bits<br>0-7   |
| Low  | High | Low  | Valid data bits<br>8-15 | Valid data bits<br>8-15* |

TABLE 1 - DATA STROBE CONTROL OF DATA BUS

\*These conditions are a result of current implementation and may not appear on future devices.

Data Transfer Acknowledge (DTACK). This input indicates that the data transfer is completed. When the processor recognizes DTACK during a read cycle, data is latched and the bus cycle terminated. When DTACK is recognized during a write cycle, the bus cycle is terminated.

An active transition of data transfer acknowledge, DTACK, indicates the termination of a data transfer on the bus.

If the system must run at a maximum rate determined by RAM access times, the relationship between the times at which DTACK and DATA are sampled are important.

All control and data lines are sampled during the MC68000's clock high time. The clock is internally buffered, which results in some slight differences in the sampling and recognition of various signals. MC68000 mask sets prior to CC1 (R9M and T6E), allowed DTACK to be recognized as early as S2 (bus state 2), and all devices allow BERR or DTACK to be recognized in S4, S6, etc., which terminates the cycle. The DTACK signal, like other control signals, is internally synchronized to allow for valid operation in an asynchronous system. If the required setup time (#47) is met during S4, DTACK will be recognized during S5 and S6, and data will be captured during S6. The data must meet the required setup time (#27).

If an asynchronous control signal does not meet the required setup time, it is possible that it may not be recognized during that cycle. Because of this, asynchronous systems must not allow DTACK to precede data by more than parameter #31.

Asserting DTACK (or BERR) on the rising edge of a clock (such as S4) after the assertion of address strobe will allow a MC68000 system to run at its maximum bus rate. If setup times #27 and #47 are guaranteed, #31 may be ignored.



**BUS ARBITRATION CONTROL.** These three signals form a bus arbitration circuit to determine which device will be the bus master device.

**Bus Request** ( $\overline{BR}$ ). This input is wire ORed with all other devices that could be bus masters. This input indicates to the processor that some other device desires to become the bus master.

**Bus Grant (BG).** This output indicates to all other potential bus master devices that the processor will release bus control at the end of the current bus cycle.

**Bus Grant Acknowledge (BGACK).** This input indicates that some other device has become the bus master. This signal cannot be asserted until the following four conditions are met:

- 1. a Bus Grant has been received
- 2. Address Strobe is inactive which indicates that the microprocessor is not using the bus
- Data Transfer Acknowledge is inactive which indicates that neither memory nor peripherals are using the bus
- 4. Bus Grant Acknowledge is inactive which indicates that no other device is still claiming bus mastership.

**INTERRUPT CONTROL (IPL0, IPL1, IPL2).** These input pins indicate the encoded priority level of the device requesting an interrupt. Level seven is the highest priority while level zero indicates that no interrupts are requested. The least significant bit is given in IPL0 and the most significant bit is contained in IPL2.

**SYSTEM CONTROL.** The system control inputs are used to either reset or halt the processor and to indicate to the processor that bus errors have occurred. The three system control inputs are explained in the following paragraphs.

**Bus Error (BERR).** This input informs the processor that there is a problem with the cycle currently being executed. Problems may be a result of:

- 1. nonresponding devices
- 2. interrupt vector number acquisition failure
- 3. illegal access request as determined by a memory management unit
- 4. other application dependent errors.

The bus error signal interacts with the halt signal to determine if exception processing should be performed or the current bus cycle should be retried.

Refer to **BUS ERROR AND HALT OPERATION** paragraph for additional information about the interaction of the bus error and halt signals.

**Reset (RESET).** This bidirectional signal line acts to reset (initiate a system initialization sequence) the processor in response to an external reset signal. An internally generated reset (result of a RESET instruction) causes all external devices to be reset and the internal state of the processor is not affected. A total system reset (processor and external devices) is the result of external HALT and RESET signals applied at the same time. Refer to **RESET OPERATION** paragraph for additional information about reset operation. Halt (HALT). When this bidirectional line is driven by an external device, it will cause the processor to stop at the completion of the current bus cycle. When the processor has been halted using this input, all control signals are inactive and all three-state lines are put in their high-impedance state. Refer to BUS ERROR AND HALT OPERATION paragraph for additional information about the interaction between the halt and bus error signals.

When the processor has stopped executing instructions, such as in a double bus fault condition, the halt line is driven by the processor to indicate to external devices that the processor has stopped.

**M6800 PERIPHERAL CONTROL.** These control signals are used to allow the interfacing of synchronous M6800 peripheral devices with the asynchronous MC68000. These signals are explained in the following paragraphs.

**Enable (E).** This signal is the standard enable signal common to all M6800 type peripheral devices. The period for this output is ten MC68000 clock periods (six clocks low; four clocks high).

Valid Peripheral Address (VPA). This input indicates that the device or region addressed is a M6800 family device and that data transfer should be synchronized with the enable (E) signal. This input also indicates that the processor should use automatic vectoring for an interrupt. Refer to INTER-FACE WITH M6800 PERIPHERALS.

Valid Memory Address ( $\overline{VMA}$ ). This output is used to indicate to M6800 peripheral devices that there is a valid address on the address bus and the processor is synchronized to enable. This signal only responds to a valid peripheral address ( $\overline{VPA}$ ) input which indicates that the peripheral is a M6800 family device.

**PROCESSOR STATUS (FC0, FC1, FC2).** These function code outputs indicate the state (user or supervisor) and the cycle type currently being executed, as shown in Table 2. The information indicated by the function code outputs is valid whenever address strobe  $(\overline{AS})$  is active.

| FC2  | FC1  | FC0  | Cycle Type            |
|------|------|------|-----------------------|
| Low  | Low  | Low  | (Undefined, Reserved) |
| Low  | Low  | High | User Data             |
| Low  | High | Low  | User Program          |
| Low  | High | High | (Undefined, Reserved) |
| High | Low  | Low  | (Undefined, Reserved) |
| High | Low  | High | Supervisor Data       |
| High | High | Low  | Supervisor Program    |
| High | High | High | Interrupt Acknowledge |

TABLE 2 - FUNCTION CODE OUTPUTS

**CLOCK (CLK).** The clock input is a TTL-compatible signal that is internally buffered for development of the internal clocks needed by the processor. The clock input shall be a constant frequency.

SIGNAL SUMMARY. Table 3 is a summary of all the signals discussed in the previous paragraphs.





| Signal Name                  | Mnemonic         | Input/Output | Active State           | Three<br>State |
|------------------------------|------------------|--------------|------------------------|----------------|
| Address Bus                  | A1-A23           | output       | high                   | yes            |
| Data Bus                     | D0-D15           | input/output | high                   | yes            |
| Address Strobe               | AS               | output       | low                    | yes            |
| Read/Write                   | R/₩              | output       | read-high<br>write-low | yes            |
| Upper and Lower Data Strobes | UDS, LDS         | output       | low                    | yes            |
| Data Transfer Acknowledge    | DTACK            | input        | low                    | no             |
| Bus Request                  | BR               | input        | low                    | no             |
| Bus Grant                    | BG               | output       | low                    | no             |
| Bus Grant Acknowledge        | BGACK            | input        | low                    | no             |
| Interrupt Priority Level     | IPLO, IPL1, IPL2 | input        | low                    | no             |
| Bus Error                    | BERR             | input        | low                    | no             |
| Reset                        | RESET            | input/output | low                    | no <b>*</b>    |
| Halt                         | HALT             | input/output | low                    | no <b>*</b>    |
| Enable                       | E                | output       | high                   | no             |
| Valid Memory Address         | VMA              | output       | low                    | yes            |
| Valid Peripheral Address     | VPA              | input        | low                    | no             |
| Function Code Output         | FC0, FC1, FC2    | output       | high                   | yes            |
| Clock                        | CLK              | input        | high                   | no             |
| Power Input                  | Vcc              | input        | -                      | _              |
| Ground                       | GND              | input        | -                      | -              |

### TABLE 3 - SIGNAL SUMMARY

\*open drain

# **REGISTER DESCRIPTION AND DATA ORGANIZATION**

The following paragraphs describe the registers and data organization of the MC68000.

### **OPERAND SIZE**

Operand sizes are defined as follows: a byte equals 8 bits, a word equals 16 bits, and a long word equals 32 bits. The operand size for each instruction is either explicitly encoded in the instruction or implicitly defined by the instruction operation. All explicit instructions support byte, word or long word operands. Implicit instructions support some subset of all three sizes.

#### DATA ORGANIZATION IN REGISTERS

The eight data registers support data operands of 1, 8, 16, or 32 bits. The seven address registers together with the active stack pointer support address operands of 32 bits.

**DATA REGISTERS.** Each data register is 32 bits wide. Byte operands occupy the low order 8 bits, word operands the low order 16 bits, and long word operands the entire 32 bits. The least significant bit is addressed as bit zero; the most significant bit is addressed as bit 31.

When a data register is used as either a source or destination operand, only the appropriate low-order portion is changed; the remaining high-order portion is neither used nor changed.

ADDRESS REGISTERS. Each address register and the stack pointer is 32 bits wide and holds a full 32 bit address.

Address registers do not support byte sized operands. Therefore, when an address register is used as a source operand, either the low order word or the entire long word operand is used depending upon the operation size. When an address register is used as the destination operand, the entire register is affected regardless of the operation size. If the operation size is word, any other operands are sign extended to 32 bits before the operation is performed.

#### STATUS REGISTER

The status register contains the interrupt mask (eight levels available) as well as the condition codes; extend (X), negative (N), zero (Z), overflow (V), and carry (C). Additional status bits indicate that the processor is in a trace (T) mode and/or in a supervisor (S) state.

#### STATUS REGISTER



#### DATA ORGANIZATION IN MEMORY

Bytes are individually addressable with the high order byte having an even address the same as the word, as shown in Figure 9. The low order byte has an odd address that is one count higher than the word address. Instructions and multibyte data are accessed only on word (even byte) boundaries. If a long word datum is located at address n (n even), then the second word of that datum is located at address n+2.

The data types supported by the MC68000 are: bit data, integer data of 8, 16, or 32 bits, 32-bit addresses and binary coded decimal data. Each of these data types is put in memory, as shown in Figure 10.

#### **BUS OPERATION**

The following paragraphs explain control signal and bus operation during data transfer operations, bus arbitration, bus error and halt conditions, and reset operation.

**DATA TRANSFER OPERATIONS.** Transfer of data between devices involves the following leads:

- Address Bus A1 through A23
- Data Bus D0 through D15
- Control Signals

The address and data buses are separate parallel buses used to transfer data using an asynchronous bus structure. In all cycles, the bus master assumes responsibility for deskewing all signals it issues at both the start and end of a cycle. In addition, the bus master is responsible for deskewing the acknowledge and data signals from the slave device. The following paragraphs explain the read, write, and read-modify-write cycles. The indivisible read-modify-write cycle is the method used by the MC68000 for interlocked multiprocessor communications.

#### NOTE

The terms **assertion** and **negation** will be used extensively. This is done to avoid confusion when dealing with a mixture of "active-low" and "active-high" signals. The term assert or assertion is used to indicate that a signal is active or true independent of whether that voltage is low or high. The term negate or negation is used to indicate that a signal is inactive or false.

**Read Cycle.** During a read cycle, the processor receives data from memory or a peripheral device. The processor reads bytes of data in all cases. If the instruction specifies a word (or double word) operation, the processor reads both bytes. When the instruction specifies byte operation, the processor uses an internal A0 bit to determine which byte to read and then issues the data strobe required for that byte. For byte operations, when the A0 bit equals zero, the upper data strobe is issued. When the A0 bit equals one, the lower data strobe is issued. When the data is received, the processor correctly positions it internally.

A word read cycle flow chart is given in Figure 11. A byte read cycle flow chart is given in Figure 12. Read cycle timing is given in Figure 13. Figure 14 details word and byte read cycle operations.

#### 8 7 15 14 13 12 11 10 9 5 4 1 Word 000000 Byte 000000 Byte 000001 Word 000002 Byte 000002 Byte 000003 Word FFFFFE **Byte FFFFFE** Byte FFFFFF

FIGURE 9 - WORD ORGANIZATION IN MEMORY

|                   |                   |                      |                  | FIGU | IRE 10        | - DAT       |                 | GANIZ/            | ATION       | IN ME     | MORY |     |        |         |            |
|-------------------|-------------------|----------------------|------------------|------|---------------|-------------|-----------------|-------------------|-------------|-----------|------|-----|--------|---------|------------|
|                   |                   |                      |                  |      |               | 1           | Bit D<br>Byte = | ata<br>8 Bits     |             |           |      |     |        |         |            |
|                   |                   |                      |                  | 7    | 6             | 5           | 4               | 3                 | 2           | 1         | 0    |     |        |         |            |
|                   |                   |                      |                  |      |               |             |                 |                   |             |           |      |     |        |         |            |
|                   |                   |                      |                  |      |               |             | Integ<br>1 Byte | er Data<br>=8 Bit | ts          |           |      |     |        |         |            |
| 15                | 14                | 13                   | 12               | 11   | 10            | 9           | 8               | 7                 | 6           | 5         | 4    | 3   | 2      | 1       | 0          |
| MSB               |                   |                      | Ву               | te O |               |             | LSB             |                   |             |           | Byt  | e 1 |        |         |            |
|                   |                   |                      | By               | te 2 |               |             |                 |                   |             |           | Byt  | e 3 |        |         |            |
|                   |                   |                      |                  |      |               | 1           | Word            | = 16 Bi           | ts          |           |      |     |        |         |            |
| 15                | 14                | 13                   | 12               | 11   | 10            | 9           | 8               | 7                 | 6           | 5         | 4    | 3   | 2      | 1_      | 0          |
| MSB               |                   |                      |                  |      |               |             | Wo              | rd 0              |             |           |      |     |        |         | LSB        |
|                   |                   |                      |                  |      |               |             | Wo              | rd 1              |             |           |      |     |        |         |            |
|                   |                   |                      |                  |      | <u></u>       |             |                 |                   |             |           |      |     |        |         |            |
|                   |                   |                      |                  |      |               |             | vvo             |                   |             |           |      |     |        |         |            |
|                   |                   |                      |                  |      |               | 1 Lo        | ong Wo          | ord = 32          | Bits        | _         |      | -   |        |         | _          |
| 15<br>1SB         | 14                | 13                   | 12               | 11   | 10            | 9           | 8               | 7                 | 6           | 5         | 4    | 3   | 2      | 1       |            |
|                   | – Long            | Word                 | 0                |      |               |             | High (<br>      | Jrder             |             |           |      |     |        |         |            |
|                   |                   |                      |                  |      |               |             | Low             | Order             |             |           |      | -   |        |         | LSB        |
|                   | – Long<br>– Long  | Word<br>Word         | 1— -<br>2— -     |      |               | ·           |                 |                   |             |           |      |     | <br>   |         |            |
|                   | _                 |                      |                  |      |               | 1 . 4       | Addres          | SSES              |             |           |      |     |        |         |            |
| 15                | 14                | 13                   | 12               | 11   | 10            | 9           | 8               | - 32 Bit<br>7     | .s<br>6     | 5         | 4    | 3   | 2      | 1       | 0          |
| <b>I</b> SB       |                   |                      |                  |      |               |             | High            | Order             |             |           |      |     |        |         |            |
|                   | - Ado             | iress 0              |                  |      |               |             |                 | <br>Order         | · — -       |           |      |     |        |         |            |
|                   | • Add             | ress 1               |                  |      |               |             |                 |                   |             |           |      |     |        |         | <u>LSB</u> |
|                   | - Add             | ress 2               | _ ~              |      |               |             |                 |                   |             |           |      |     |        |         |            |
| SB = N<br>SB = Le | Aost S<br>aast Si | ignifica<br>gnificar | nt Bit<br>ht Bit |      |               |             |                 |                   |             |           |      |     |        |         |            |
|                   |                   |                      |                  |      | 2 D'          |             | Decima          | l Data            | -14-        | <b>D</b>  |      |     |        |         |            |
| 15                | 14                | 13                   | 12               | 11   | ∠ Binar<br>10 | y Code<br>9 | ea Deci<br>8    | imal Di<br>7      | gnts=1<br>6 | Byte<br>5 | 4    | 3   | 2      | 1       | 0          |
| MSD               | BC                | D 0                  |                  |      | BC            | D 1         |                 |                   | BCI         |           | ·    |     | BC     | <br>D 3 | Ţ          |
|                   | BC                | <br>D 4              |                  |      | <br>R(        | D 5         |                 |                   | BC          | <br>D 6   |      |     | <br>BC |         |            |
|                   |                   | <u></u>              |                  |      |               |             |                 | I                 |             |           |      |     |        |         |            |

MSD = Most Significant Digit LSD = Least Significant Digit

**AA**`





Write Cycle. During a write cycle, the processor sends data to memory or a peripheral device. The processor writes bytes of data in all cases. If the instruction specifies a word operation, the processor writes both bytes. When the instruction specifies a byte operation, the processor uses an internal A0 bit to determine which byte to write and then issues the data strobe required for that byte. For byte operations, when the A0 bit equals zero, the upper data strobe is issued. When the A0 bit equals one, the lower data strobe is issued. A word write cycle flow chart is given in Figure 15. A byte write cycle flow chart is given in Figure 16. Write cycle timing is given in Figure 13. Figure 17 details word and byte write cycle operation.

**Read-Modify-Write Cycle.** The read-modify-write cycle performs a read, modifies the data in the arithmetic-logic unit, and writes the data back to the same address. In the MC68000 this cycle is indivisible in that the address strobe is asserted throughout the entire cycle. The test and set (TAS) instruction uses this cycle to provide meaningful communication between processors in a multiple processor environment. This instruction is the only instruction that uses the read-modify-write cycles and since the test and set instruction only operates on bytes, all read-modify-write cycles are byte operations. A read-modify-write cycle flow chart is given in Figure 18 and a timing diagram is given in Figure 19.

**BUS ARBITRATION.** Bus arbitration is a technique used by master-type devices to request, be granted, and acknowledge bus mastership. In its simplest form, it consists of:

- 1. Asserting a bus mastership request.
- 2. Receiving a grant that the bus is available at the end of the current cycle.
- 3. Acknowledging that mastership has been assumed.

Figure 20 is a flow chart showing the detail involved in a request from a single device. Figure 21 is a timing diagram for the same operations. This technique allows processing of bus requests during data transfer cycles.

The timing diagram shows that the bus request is negated at the time that an acknowledge is asserted. This type of operation would be true for a system consisting of the processor and one device capable of bus mastership. In systems having a number of devices capable of bus mastership, the bus request line from each device is wire ORed to the processor. In this system, it is easy to see that there could be more than one bus request being made. The timing diagram shows that the bus grant signal is negated a few clock cycles after the transition of the acknowledge (BGACK) signal.

However, if the bus requests are still pending, the processor will assert another bus grant within a few clock cycles after it was negated. This additional assertion of bus grant allows external arbitration circuitry to select the next bus master before the current bus master has completed its requirements. The following paragraphs provide additional information about the three steps in the arbitration process.







Requesting the Bus. External devices capable of becoming bus masters request the bus by asserting the bus request (BR) signal. This is a wire ORed signal (although it need not be constructed from open collector devices) that indicates to the processor that some external device requires control of the external bus. The processor is effectively at a lower bus priority level than the external device and will relinquish the bus after it has completed the last bus cycle it has started.

When no acknowledge is received before the bus request signal goes inactive, the processor will continue processing when it detects that the bus request is inactive. This allows ordinary processing to continue if the arbitration circuitry responded to noise inadvertently.

Receiving the Bus Grant. The processor asserts bus grant (BG) as soon as possible. Normally this is immediately after internal synchronization. The only exception to this occurs when the processor has made an internal decision to execute the next bus cycle but has not progressed far enough into the cycle to have asserted the address strobe ( $\overline{AS}$ ) signal. In this case, bus grant will not be asserted until one clock after address strobe is asserted to indicate to external devices that a bus cycle is being executed.

The bus grant signal may be routed through a daisychained network or through a specific priority-encoded network. The processor is not affected by the external method of arbitration as long as the protocol is obeyed.

Acknowledgement of Mastership. Upon receiving a bus grant, the requesting device waits until address strobe, data transfer acknowledge, and bus grant acknowledge are negated before issuing its own BGACK. The negation of the address strobe indicates that the previous master has completed its cycle, the negation of bus grant acknowledge indicates that the previous master has released the bus. (While address strobe is asserted no device is allowed to "break into" a cycle.) The negation of data transfer acknowledge indicates the previous slave has terminated its connection to the previous master. Note that in some applications data transfer acknowledge might not enter into this function. General purpose devices would then be connected such that

www

DMA Device

they were only dependent on address strobe. When bus grant acknowledge is issued the device is bus master until it negates bus grant acknowledge. Bus grant acknowledge should not be negated until after the bus cycle(s) is (are) completed. Bus mastership is terminated at the negation of bus grant acknowledge.

The bus request from the granted device should be dropped after bus grant acknowledge is asserted. If a bus request is still pending, another bus grant will be asserted within a few clocks of the negation of bus grant. Refer to Bus Arbitration Control section. Note that the processor does not perform any external bus cycles before it re-asserts bus grant.

**BUS ARBITRATION CONTROL.** The bus arbitration control unit in the MC68000 is implemented with a finite state machine. A state diagram of this machine is shown in Figure 22. All asynchronous signals to the MC68000 are synchronized before being used internally. This synchronization is accomplished in a maximum of one cycle of the system clock, assuming that the asynchronous input setup time (#47) has

#### FIGURE 22 — STATE DIAGRAM OF MC68000 BUS ARBITRATION UNIT



R = Bus Request Internal

- A = Bus Grant Acknowledge Internal
- G = Bus Grant
- T = Three-State Control to Bus Control Logic
- X = Don't Care
- State machine will not change state if bus is in S0. Refer to BUS ARBITRATION CONTROL for additional information.

been met (see Figure 23). The input signal is sampled on the falling edge of the clock and is valid internally after the next falling edge.

As shown in Figure 22, input signals labeled R and A are internally synchronized on the bus request and bus grant acknowledge pins respectively. The bus grant output is labeled G and the internal three-state control signal T. If T is true, the address, data, and control buses are placed in a high-impedance state when  $\overrightarrow{AS}$  is negated. All signals are shown in positive logic (active high) regardless of their true active voltage level.

State changes (valid outputs) occur on the next rising edge after the internal signal is valid.

A timing diagram of the bus arbitration sequence during a processor bus cycle is shown in Figure 24. The bus arbitration sequence while the bus is inactive (i.e., executing internal operations such as a multiply instruction) is shown in Figure 25.

If a bus request is made at a time when the MPU has already begun a bus cycle but AS has not been asserted (bus state S0), BG will not be asserted on the next rising edge. Instead, BG will be delayed until the second rising edge following it's internal assertion. This sequence is shown in Figure 26.

**BUS ERROR AND HALT OPERATION.** In a bus architecture that requires a handshake from an external device, the possibility exists that the handshake might not occur. Since different systems will require a different maximum response time, a bus error input is provided. External circuitry must be used to determine the duration between address strobe and data transfer acknowledge before issuing a bus error signal. When a bus error signal is received, the processor has two options: initiate a bus error exception sequence or try running the bus cycle again.

# FIGURE 23 - TIMING RELATIONSHIP OF EXTERNAL ASYNCHRONOUS INPUTS TO INTERNAL SIGNALS









**Exception Sequence.** When the bus error signal is asserted, the current bus cycle is terminated. If BERR is asserted before the falling edge of S4, AS will be negated in S7 in either a read or write cycle. As long as BERR remains asserted, the data and address buses will be in the high-impedance state. When BERR is negated, the processor will begin stacking for exception processing. Figure 27 is a timing diagram for the exception sequence. The sequence is composed of the following elements.

- 1. Stacking the program counter and status register
- 2. Stacking the error information

- 3. Reading the bus error vector table entry
- 4. Executing the bus error handler routine

The stacking of the program counter and the status register is the same as if an interrupt had occurred. Several additional items are stacked when a bus error occurs. These items are used to determine the nature of the error and correct it, if possible. The bus error vector is vector number two located at address \$000008. The processor loads the new program counter from this location. A software bus error handler routine is then executed by the processor. Refer to **EXCEPTION PROCESSING** for additional information.

**Re-Running the Bus Cycle.** When, during a bus cycle, the processor receives a bus error signal and the halt pin is being driven by an external device, the processor enters the re-run sequence. Figure 28 is a timing diagram for re-running the bus cycle.

The processor terminates the bus cycle, then puts the address and data output lines in the high-impedance state. The processor remains "halted," and will not run another bus cycle until the halt signal is removed by external logic. Then the processor will re-run the previous bus cycle using the same address, the same function codes, the same data (for a write operation), and the same controls. The bus error signal should be removed at least one clock cycle before the halt signal is removed.

### NOTE

The processor will not re-run a read-modify-write cycle. This restriction is made to guarantee that the entire cycle runs correctly and that the write operation of a Test-and-Set operation is performed without ever releasing AS. If BERR and HALT are asserted during a read-modify-write bus cycle, a bus error operation results.



The processor terminates the bus cycle, then puts the address, data and function code output lines in the highimpedance state. The processor remains "halted," and will not run another bus cycle until the halt signal is removed by external logic. Then the processor will re-run the previous bus cycle using the same address, the same function codes, the same data (for a write operation), and the same controls. The bus error signal should be removed before the halt signal is removed.

Halt Operation with No Bus Error. The halt input signal to the MC68000 performs a Halt/Run/Single-Step function in a similar fashion to the M6800 halt function. The halt and run modes are somewhat self explanatory in that when the halt signal is constantly active the processor "halts" (does nothing) and when the halt signal is constantly inactive the processor "runs" (does something).

The single-step mode is derived from correctly timed transitions on the halt signal input. It forces the processor to execute a single bus cycle by entering the "run" mode until the processor starts a bus cycle then changing to the "halt" mode. Thus, the single-step mode allows the user to proceed through (and therefore debug) processor operations one bus cycle at a time.

Figure 29 details the timing required for correct single-step operations. Some care must be exercised to avoid harmful interactions between the bus error signal and the halt pin when using the single cycle mode as a debugging tool. This is also true of interactions between the halt and reset lines since these can reset the machine.

When the processor completes a bus cycle after recognizing that the halt signal is active, most three-state signals are put in the high-impedance state. These include:

- 1. address lines
- 2. data lines

This is required for correct performance of the re-run bus cycle operation.

While the processor is honoring the halt request, bus arbitration performs as usual. That is, halting has no effect on bus arbitration. It is the bus arbitration function that removes the control signals from the bus.

The halt function and the hardware trace capability allow the hardware debugger to trace single bus cycles or single instructions at a time. These processor capabilities, along with a software debugging package, give total debugging flexibility.

**Double Bus Faults.** When a bus error exception occurs, the processor will attempt to stack several words containing information about the state of the machine. If a bus error exception occurs during the stacking operation, there have been two bus errors in a row. This is commonly referred to as a double bus fault. When a double bus fault occurs, the processor will halt. Once a bus error exception has occurred, any bus error exception occurring before the execution of the next instruction constitutes a double bus fault.

Note that a bus cycle which is re-run does not constitute a bus error exception, and does not contribute to a double bus fault. Note also that this means that as long as the external hardware requests it, the processor will continue to re-run the same bus cycle.

The bus error pin also has an effect on processor operation after the processor receives an external reset input. The processor reads the vector table after a reset to determine the address to start program execution. If a bus error occurs while reading the vector table (or at any time before the first instruction is executed), the processor reacts as if a double bus fault has occurred and it halts. Only an external reset will start a halted processor.



# THE RELATIONSHIP OF DTACK, BERR, AND HALT

In order to properly control termination of a bus cycle for a re-run or a bus error condition, DTACK, BERR, and HALT should be asserted and negated on the rising edge of the MC68000 clock. This will assure that when two signals are asserted simultaneously, the required setup time (#47) for both of them will be met during the same bus state.

This, or some equivalent precaution, should be designed external to the MC68000. Parameter #48 is intended to ensure this operation in a totally asynchronous system, and may be ignored if the above conditions are met.

The preferred bus cycle terminations may be summarized as follows (case numbers refer to Table 4):

Normal Termination: DTACK occurs first (case 1).

Halt Termination:  $\overline{HALT}$  is asserted at same time, or precedes DTACK (no BERR) cases 2 and 3.

**Bus Error Termination:** BERR is asserted in lieu of, at same time, or preceding DTACK (case 4); BERR negated at same time, or after DTACK.

**Re-Run Termination:** HALT and BERR asserted at the same time, or before DTACK (cases 6 and 7); HALT must be negated at least 1 cycle after BERR. (Case 5 indicates BERR

may precede HALT on all except R9M and T6E < early mask sets > which allows fully asynchronous assertion).

Table 4 details the resulting bus cycle termination under various combinations of control signal sequences. The negation of these same control signals under several conditions is shown in Table 5 (DTACK is assumed to be negated normally in all cases; for best results, both DTACK and BERR should be negated when address strobe is negated.)

**Example A:** A system uses a watch-dog timer to terminate accesses to un-populated address space. The timer asserts DTACK and BERR simultaneously after time-out. (case 4)

**Example B:** A system uses error detection on RAM contents. Designer may (a) delay DTACK until data verified, and return BERR and HALT simultaneously to re-run error cycle (case 6), or if valid, return DTACK; (b) delay DTACK until data verified, and return BERR at same time as DTACK if data in error (case 4); (c) return DTACK peor to data verification, as described in previous section. If data invalid, BERR is asserted (case 1) in next cycle. Error-handling software must know how to recover error cycle.

| Case       | Control | Asserted on Rising |          | Result                                                          |
|------------|---------|--------------------|----------|-----------------------------------------------------------------|
| No. Signal |         | N                  | N+2      |                                                                 |
|            | DTACK   | Α                  | S        | Normal cycle terminate and continue.                            |
| 1          | BERR    | NA                 | х        |                                                                 |
|            | HALT    | NA                 | <u> </u> |                                                                 |
|            | DTACK   | A                  | S        | Normal cycle terminate and halt. Continue when HALT removed.    |
| 2          | BERR    | NA                 | Х        |                                                                 |
|            | HALT    | A                  | S        |                                                                 |
|            | DTACK   | NA                 | Α        | Normal cycle terminate and halt. Continue when HALT removed.    |
| 3          | BERR    | NA                 | NA       |                                                                 |
|            | HALT    | A                  | S        |                                                                 |
|            | DTACK   | X                  | х        | Terminate and take bus error trap.                              |
| 4          | BERR    | A                  | S        |                                                                 |
|            | HALT    | NA                 | NA       |                                                                 |
| 1          | DTACK   | NA                 | х        | R9M, T6E, BF4: Unpredictable results, no re-run, no error trap; |
| 5          | BERR    | A                  | S        | usually traps to vector number 0.                               |
|            | HALT    | NA                 | A        | All others: terminate and re-run.                               |
|            | DTACK   | X                  | X        | Terminate and re-run.                                           |
| 6          | BERR    | A                  | S        |                                                                 |
|            | HALT    | A                  | S        |                                                                 |
|            | DTACK   | NA                 | X        | Terminate and re-run when HALT removed.                         |
| 7          | BERR    | NA                 | A        |                                                                 |
|            | HALT    | A                  | I S      |                                                                 |

### TABLE 4 - DTACK, BERR, HALT ASSERTION RESULTS

Legend:

 $N\,-\,$  the number of the current even bus state (e.g., S4, S6, etc.)

A - signal is asserted in this bus state

NA - signal is not asserted in this state

X - don't care

S - signal was asserted in previous state and remains asserted in this state

TABLE 5 - BERR AND HALT NEGATION RESULTS

| Conditions of<br>Termination in | Control      | Negat<br>Edg | ed on<br>e of S | Rising<br>tate | Results — Next Cycle                                           |
|---------------------------------|--------------|--------------|-----------------|----------------|----------------------------------------------------------------|
| Table A                         | Signal       | N            |                 | N+2            |                                                                |
| Bus Error                       | BERR         | •            | or              | •              | Takes bus error trap.                                          |
|                                 | HALI         | •            | or              |                |                                                                |
| Re-run                          | BERR         | •            | or              | •              | Illegal sequence; usually traps to vector number 0.            |
| Re-run                          | BERR<br>HALT | •            |                 | •              | Re-runs the bus cycle.                                         |
| Normal                          | BERR<br>HALT | •            | or              | •              | May lengthen next cycle.                                       |
| Normal                          | BERR<br>HALT | •            | or              | •<br>none      | If next cycle is started it will be terminated as a bus error. |



**RESET OPERATION.** The reset signal is a bidirectional signal that allows either the processor or an external signal to reset the system. Figure 30 is a timing diagram for reset operations. Both the halt and reset lines must be applied to ensure total reset of the processor.

When the reset and halt lines are driven by an external device, it is recognized as an entire system reset, including the processor. The processor responds by reading the reset vector table entry (vector number zero, address \$00000) and loads it into the supervisor stack pointer (SSP). Vector table entry number one at address \$000004 is read next and loaded into the program counter. The processor initializes the status register to an interrupt level of seven. No other

registers are affected by the reset sequence.

When a RESET sequence is executed, the processor drives the reset pin for 124 clock pulses. In this case, the processor is trying to reset the rest of the system. Therefore, there is no effect on the internal state of the processor. All of the processor's internal registers and the status register are unaffected by the execution of a RESET instruction. All external devices connected to the reset line should be reset at the completion of the RESET instruction.

Asserting the Reset and Halt pins for 10 clock cycles will cause a processor reset, except when  $V_{CC}$  is initially applied to the processor. In this case, an external reset must be applied for 100 milliseconds.



# **PROCESSING STATES**

The MC68000 is always in one of three processing states: normal, exception, or halted. The normal processing state is that associated with instruction execution; the memory of the bits in the supervisor portion of the status register are covered: the supervisor/user bit, the trace enable bit, and the processor interrupt priority mask. Finally, the sequence of memory references and actions taken by the processor on exception conditions is detailed.

The MC68000 is always in one of three processing states: normal, exception, or halted. The normal processing state is that associated with instruction execution; the memory references are to fetch instructions and operands, and to store results. A special case of the normal state is the stopped state which the processor enters when a STOP instruction is executed. In this state, no further memory references are made.

The exception processing state is associated with interrupts, trap instructions, tracing and other exceptional conditions. The exception may be internally generated by an instruction or by an unusual condition arising during the execution of an instruction. Externally, exception processing can be forced by an interrupt, by a bus error, or by a reset. Exception processing is designed to provide an efficient context switch so that the processor may handle unusual conditions. The halted processing state is an indication of catastrophic hardware failure. For example, if during the exception processing of a bus error another bus error occurs, the processor assumes that the system is unusable and halts. Only an external reset can restart a halted processor. Note that a processor in the stopped state is not in the halted state, nor vice versa.

#### **PRIVILEGE STATES**

The processor operates in one of two states of privilege: the "user" state or the "supervisor" state. The privilege state determines which operations are legal, is used by the external memory management device to control and translate accesses, and is used to choose between the supervisor stack pointer and the user stack pointer in instruction references.

The privilege state is a mechanism for providing security in a computer system. Programs should access only their own code and data areas, and ought to be restricted from accessing information which they do not need and must not modify.

The privilege mechanism provides security by allowing most programs to execute in user state. In this state, the accesses are controlled, and the effects on other parts of the system are limited. The operating system executes in the supervisor state, has access to all resources, and performs the overhead tasks for the user state programs.



SUPERVISOR STATE. The supervisor state is the higher state of privilege. For instruction execution, the supervisor state is determined by the S-bit of the status register; if the S-bit is asserted (high), the processor is in the supervisor state. All instructions can be executed in the supervisor state. The bus cycles generated by instructions executed in the supervisor state are classified as supervisor references. While the processor is in the supervisor privilege state, those instructions which use either the system stack pointer implicitly or address register seven explicitly access the supervisor stack pointer.

All exception processing is done in the supervisor state, regardless of the setting of the S-bit. The bus cycles generated during exception processing are classified as supervisor references. All stacking operations during exception processing use the supervisor stack pointer.

**USER STATE.** The user state is the lower state of privilege. For instruction execution, the user state is determined by the S-bit of the status register; if the S-bit is negated (low), the processor is executing instructions in the user state.

Most instructions execute the same in user state as in the supervisor state. However, some instructions which have important system effects are made privileged. User programs are not permitted to execute the STOP instruction, or the RESET instruction. To ensure that a user program cannot enter the supervisor state except in a controlled manner, the instructions which modify the whole status register are privileged. To aid in debugging programs which are to be used as operating systems, the move to user stack pointer (MOVE USP) and move from user stack pointer (MOVE from USP) instructions are also privileged.

The bus cycles generated by an instruction executed in user state are classified as user state references. This allows an external memory management device to translate the address and to control access to protected portions of the address space. While the processor is in the user privilege state, those instructions which use either the system stack pointer implicitly, or address register seven explicitly, access the user stack pointer.

**PRIVILEGE STATE CHANGES.** Once the processor is in the user state and executing instructions, only exception processing can change the privilege state. During exception processing, the current setting of the S-bit of the status register is saved and the S-bit is asserted, putting the processing in the supervisor state. Therefore, when instruction execution resumes at the address specified to process the exception, the processor is in the supervisor privilege state.

**REFERENCE CLASSIFICATION.** When the processor makes a reference, it classifies the kind of reference being made, using the encoding on the three function code output lines. This allows external translation of addresses, control of access, and differentiation of special processor states, such as interrupt acknowledge. Table 6 lists the classification of references.

#### TABLE 6 - REFERENCE CLASSIFICATION

| Functi | on Code ( | Dutput | Reference Class       |
|--------|-----------|--------|-----------------------|
| FC2    | FC1       | FC0    | Reference Class       |
| 0      | 0         | 0      | (Unassigned)          |
| 0      | 0         | 1      | User Data             |
| 0      | 1         | 0      | User Program          |
| 0      | 1         | 1      | (Unassigned)          |
| 1      | 0         | 0      | (Unassigned)          |
| 1      | 0         | 1      | Supervisor Data       |
| 1      | 1         | 0      | Supervisor Program    |
| 1      | 1         | 1      | Interrupt Acknowledge |

#### **EXCEPTION PROCESSING**

Before discussing the details of interrupts, traps, and tracing, a general description of exception processing is in order. The processing of an exception occurs in four steps, with variations for different exception causes. During the first step, a temporary copy of the status register is made, and the status register is set for exception processing. In the second step the exception vector is determined, and the third step is the saving of the current processor context. In the fourth step a new context is obtained, and the processor switches to instruction processing.

**EXCEPTION VECTORS.** Exception vectors are memory locations from which the processor fetches the address of a routine which will handle that exception. All exception vectors are two words in length (Figure 31), except for the reset vector, which is four words. All exception vectors lie in the supervisor data space, except for the reset vector which is in the supervisor program space. A vector number is an eightbit number which, when multiplied by four, gives the address of an exception vector. Vector numbers are generated internally or externally, depending on the cause of the exception. In the case of interrupts, during the interrupt acknowledge bus cycle, a peripheral provides an 8-bit vector number (Figure 32) to the processor on data bus lines D0 through D7. The processor translates the vector number into a full 24-bit address, as shown in Figure 33. The memory layout for exception vectors is given in Table 7.

As shown in Table 7, the memory layout is 512 words long (1024 bytes). It starts at address 0 and proceeds through address 1023. This provides 255 unique vectors; some of these are reserved for TRAPS and other system functions. Of the 255, there are 192 reserved for user interrupt vectors. However, there is no protection on the first 64 entries, so user interrupt vectors may overlap at the discretion of the systems designer.

KINDS OF EXCEPTIONS. Exceptions can be generated by either internal or external causes. The externally generated exceptions are the interrupts and the bus error and reset requests. The interrupts are requests from peripheral devices for processor action while the bus error and reset inputs are used for access control and processor restart. The internally generated exceptions come from instructions, or from ad-





TABLE 7 - EXCEPTION VECTOR ASSIGNMENT

| Vector         | Address |     |       | Assignment                     |  |
|----------------|---------|-----|-------|--------------------------------|--|
| Number(s)      | Dec     | Hex | Space | Assignment                     |  |
| 0              | 0       | 000 | SP    | Reset: Initial SSP             |  |
| -              | 4       | 004 | SP    | Reset: Initial PC              |  |
| 2              | 8       | 008 | SD    | Bus Error                      |  |
| 3              | 12      | 00C | SD    | Address Error                  |  |
| 4              | 16      | 010 | SD    | Illegal Instruction            |  |
| 5              | 20      | 014 | SD    | Zero Divide                    |  |
| 6              | 24      | 018 | SD    | CHK Instruction                |  |
| 7              | 28      | 01C | SD    | TRAPV Instruction              |  |
| 88             | 32      | 020 | SD    | Privilege Violation            |  |
| 9              | 36      | 024 | SD    | Trace                          |  |
| 10             | 40      | 028 | SD    | Line 1010 Emulator             |  |
| 11             | 44      | 02C | SD    | Line 1111 Emulator             |  |
| 12*            | 48      | 030 | SD    | (Unassigned, reserved)         |  |
| 13*            | 52      | 034 | SD    | (Unassigned, reserved)         |  |
| 14*            | 56      | 038 | SD    | (Unassigned, reserved)         |  |
| 15             | 60      | 03C | SD    | Uninitialized Interrupt Vector |  |
| 16-23 <b>*</b> | 64      | 04C | SD    | (Unassigned, reserved)         |  |
|                | 95      | 05F |       | _                              |  |
| 24             | 96      | 060 | SD    | Spurious Interrupt             |  |
| 25             | 100     | 064 | SD    | Level 1 Interrupt Autovector   |  |
| 26             | 104     | 068 | SD    | Level 2 Interrupt Autovector   |  |
| 27             | 108     | 06C | SD    | Level 3 Interrupt Autovector   |  |
| 28             | 112     | 070 | SD    | Level 4 Interrupt Autovector   |  |
| 29             | 116     | 074 | SD    | Level 5 Interrupt Autovector   |  |
| 30             | 120     | 078 | SD    | Level 6 Interrupt Autovector   |  |
| 31             | 124     | 07C | SD    | Level 7 Interrupt Autovector   |  |
| 32-47          | 128     | 080 | SD    | TRAP Instruction Vectors       |  |
|                | 191     | OBF |       |                                |  |
| 48-63°         | 192     | 0C0 | SD    | (Unassigned, reserved)         |  |
|                | 255     | OFF |       |                                |  |
| 64-255         | 256     | 100 | SD    | User Interrupt Vectors         |  |
|                | 1023    | 3FF |       | _                              |  |

\*Vector numbers 12, 13, 14, 16 through 23 and 48 through 63 are reserved for future enhancements by Motorola. No user peripheral devices should be assigned these numbers.

dress errors or tracing. The trap (TRAP), trap on overflow (TRAPV), check register against bounds (CHK) and divide (DIV) instructions all can generate exceptions as part of their instruction execution. In addition, illegal instructions, word fetches from odd addresses and privilege violations cause exceptions. Tracing behaves like a very high priority, internally generated interrupt after each instruction execution.

**EXCEPTION PROCESSING SEQUENCE.** Exception processing occurs in four identifiable steps. In the first step, an internal copy is made of the status register. After the copy is made, the S-bit is asserted, putting the processor into the supervisor privilege state. Also, the T-bit is negated which will allow the exception handler to execute unhindered by tracing. For the reset and interrupt exceptions, the interrupt priority mask is also updated.

In the second step, the vector number of the exception is determined. For interrupts, the vector number is obtained by a processor fetch, classified as an interrupt acknowledge. For all other exceptions, internal logic provides the vector number. This vector number is then used to generate the address of the exception vector.

The third step is to save the current processor status, except for the reset exception. The current program counter value and the saved copy of the status register are stacked using the supervisor stack pointer. The program counter value stacked usually points to the next unexecuted instruction, however for bus error and address error, the value stacked for the program counter is unpredictable, and may be incremented from the address of the instruction which caused the error. Additional information defining the current context is stacked for the bus error and address error exceptions.

The last step is the same for all exceptions. The new program counter value is fetched from the exception vector. The processor then resumes instruction execution. The instruction at the address given in the exception vector is fetched, and normal instruction decoding and execution is started.

MULTIPLE EXCEPTIONS. These paragraphs describe the processing which occurs when multiple exceptions arise simultaneously. Exceptions can be grouped according to their occurrence and priority. The Group 0 exceptions are reset, bus error, and address error. These exceptions cause the instruction currently being executed to be aborted, and the exeception processing to commence within two clock cycles. The Group 1 exceptions are trace and interrupt, as well as the privilege violations and illegal instructions. These exceptions allow the current instruction to execute to completion, but preempt the execution of the next instruction by forcing exception processing to occur (privilege violations and illegal instructions are detected when they are the next instruction to be executed). The Group 2 exceptions occur as part of the normal processing of instructions. The TRAP, TRAPV, CHK, and zero divide exceptions are in this group. For these exceptions, the normal execution of an instruction may lead to exception processing.

Group 0 exceptions have highest priority, while Group 2 exceptions have lowest priority. Within Group 0, reset has highest priority, followed by bus error and then address error. Within Group 1, trace has priority over external interrupts, which in turn takes priority over illegal instruction and

privilege violation. Since only one instruction can be executed at a time, there is no priority relation within Group 2.

The priority relation between two exceptions determines which is taken, or taken first, if the conditions for both arise simultaneously. Therefore, if a bus error occurs during a TRAP instruction, the bus error takes precedence, and the TRAP instruction processing is aborted. In another example, if an interrupt request occurs during the execution of an instruction while the T-bit is asserted, the trace exception has priority, and is processed first. Before instruction processing resumes, however, the interrupt exception is also processed, and instruction processing commences finally in the interrupt handler routine. A summary of exception grouping and priority is given in Table 8.

| Group | Exception                                  | Processing                                                      |
|-------|--------------------------------------------|-----------------------------------------------------------------|
| 0     | Reset<br>Bus Error<br>Address Error        | Exception processing begins within two clock cycles.            |
| 1     | Trace<br>Interrupt<br>Illegal<br>Privilege | Exception processing begins before the next instruction         |
| 2     | TRAP, TRAPV,<br>CHK,<br>Zero Divide        | Exception processing is started by normal instruction execution |

#### EXCEPTION PROCESSING DETAILED DISCUSSION

Exceptions have a number of sources, and each exception has processing which is peculiar to it. The following paragraphs detail the sources of exceptions, how each arises, and how each is processed.

**RESET.** The reset input provides the highest exception level. The processing of the reset signal is designed for system initiation, and recovery from catastrophic failure. Any processing in progress at the time of the reset is aborted and cannot be recovered. The processor is forced into the supervisor state, and the trace state is forced off. The processor interrupt priority mask is set at level seven. The vector number is internally generated to reference the reset exception vector at location 0 in the supervisor program space. Because no assumptions can be made about the validity of register contents, in particular the supervisor stack pointer, neither the program counter nor the status register is saved. The address contained in the first two words of the reset exception vector is fetched as the initial supervisor stack pointer, and the address in the last two words of the reset exception vector is fetched as the initial program counter. Finally, instruction execution is started at the address in the program counter. The power-up/restart code should be pointed to by the initial program counter.

The RESET instruction does not cause loading of the reset vector, but does assert the reset line to reset external devices. This allows the software to reset the system to a known state and then continue processing with the next instruction.

**INTERRUPTS.** Seven levels of interrupt priorities are provided. Devices may be chained externally within interrupt priority levels, allowing an unlimited number of peripheral devices to interrupt the processor. Interrupt priority levels



are numbered from one to seven, level seven being the highest priority. The status register contains a three-bit mask which indicates the current processor priority, and interrupts are inhibited for all priority levels less than or equal to the current processor priority.

An interrupt request is made to the processor by encoding the interrupt request level on the interrupt request lines; a zero indicates no interrupt request. Interrupt requests arriving at the processor do not force immediate exception processing, but are made pending. Pending interrupts are detected between instruction executions. If the priority of the pending interrupt is lower than or equal to the current processor priority, execution continues with the next instruction and the interrupt exception processing is postponed. (The recognition of level seven is slightly different, as explained in a following paragraph.)

If the priority of the pending interrupt is greater than the current processor priority, the exception processing sequence is started. First a copy of the status register is saved, and the privilege state is set to supervisor, tracing is suppressed, and the processor priority level is set to the level of the interrupt being acknowledged. The processor fetches the vector number from the interrupting device, classifying the reference as an interrupt acknowledge and displaying the level number of the interrupt being acknowledged on the address bus. If external logic requests an automatic vectoring, the processor internally generates a vector number which is determined by the interrupt level number. If external logic indicates a bus error, the interrupt is taken to be spurious, and the generated vector number references the spurious interrupt vector. The processor then proceeds with the usual exception processing, saving the program counter and status register on the supervisor stack. The saved value of the program counter is the address of the instruction which would have been executed had the interrupt not been present. The content of the interrupt vector whose vector number was previously obtained is fetched and loaded into the program counter, and normal instruction execution commences in the interrupt handling routine. A flow chart for the interrupt acknowledge sequence is given in Figure 34, a timing diagram is given in Figure 35, and the interrupt exception timing sequence is shown in Figure 36.

> CLK A4-A23 A1-A3 ĀS

UDS IDS R/W DTACK D8-D15 D0-D7 FC0-2

IPLO-2



FIGURE 34 - INTERRUPT ACKNOWLEDGE SEQUENCE

28



Priority level seven is a special case. Level seven interrupts cannot be inhibited by the interrupt priority mask, thus providing a "non-maskable interrupt" capability. An interrupt is generated each time the interrupt request level changes from some lower level to level seven. Note that a level seven interrupt may still be caused by the level comparison if the request level is a seven and the processor priority is set to a lower level by an instruction.

**UNINITIALIZED INTERRUPT.** An interrupting device asserts VPA or provides an interrupt vector during an interrupt acknowledge cycle to the MC68000. If the vector register has not been initialized, the responding M68000 Family peripheral will provide vector 15, the unitialized interrupt vector. This provides a uniform way to recover from a programming error.

**SPURIOUS INTERRUPT.** If during the interrupt acknowledge cycle no device responds by asserting DTACK or VPA, the bus error line should be asserted to terminate the vector acquisition. The processor separates the processing of this error from bus error by fetching the spurious interrupt vector instead of the bus error vector. The processor then proceeds with the usual exception processing.

**INSTRUCTION TRAPS.** Traps are exceptions caused by instructions. They arise either from processor recognition of abnormal conditions during instruction execution, or from use of instructions whose normal behavior is trapping.

Some instructions are used specifically to generate traps. The TRAP instruction always forces an exception, and is useful for implementing system calls for user programs. The TRAPV and CHK instructions force an exception if the user program detects a runtime error, which may be an arithmetic overflow or a subscript out of bounds.

The signed divide (DIVS) and unsigned divide (DIVU) instructions will force an exception if a division operation is attempted with a divisor of zero.

ILLEGAL AND UNIMPLEMENTED INSTRUCTIONS. Illegal instruction is the term used to refer to any of the word bit patterns which are not the bit pattern of the first word of a legal instruction. During instruction exception, if such an instruction is fetched, an illegal instruction exception occurs.

Word patterns with bits 15 through 12 equaling 1010 or 1111 are distinguished as unimplemented instructions and separate exception vectors are given to these patterns to permit efficient emulation. This facility allows the operating system to detect program errors, or to emulate unimplemented instructions in software. **PRIVILEGE VIOLATIONS.** In order to provide system security, various instructions are privileged. An attempt to execute one of the privileged instructions while in the user state will cause an exception. The privileged instructions are:

| STOP       | AND (word) Immediate to SR |
|------------|----------------------------|
| RESET      | EOR (word) Immediate to SR |
| RTE        | OR (word) Immediate to SR  |
| MOVE to SR | MOVE USP                   |

**TRACING.** To aid in program development, the MC68000 includes a facility to allow instruction by instruction tracing. In the trace state, after each instruction is executed an exception is forced, allowing a debugging program to monitor the execution of the program under test.

The trace facility uses the T-bit in the supervisor portion of the status register. If the T-bit is negated (off), tracing is disabled, and instruction execution proceeds from instruction to instruction as normal. If the T-bit is asserted (on) at the beginning of the execution of an instruction, a trace exception will be generated after the execution of that instruction is completed. If the instruction is not executed, either because an interrupt is taken, or the instruction is illegal or privileged, the trace exception does not occur. The trace exception also does not occur if the instruction is aborted by a reset, bus error, or address error exception. If the instruction is indeed executed and an interrupt is pending on completion, the trace exception is processed before the interrupt exception. If, during the execution of the instruction, an exception is forced by that instruction, the forced exception is processed before the trace exception.

As an extreme illustration of the above rules, consider the arrival of an interrupt during the execution of a TRAP instruction while tracing is enabled. First the trap exception is processed, then the trace exception, and finally the interrupt exception. Instruction execution resumes in the interrupt handler routine.

**BUS ERROR.** Bus error exceptions occur when the external logic requests that a bus error be processed by an exception. The current bus cycle which the processor is making is then aborted. Whether the processor was doing instruction or exception processing, that processing is terminated, and the processor immediately begins exception processing.

Exception processing for bus error follows the usual sequence of steps. The status register is copied, the supervisor state is entered, and the trace state is turned off. The vector number is generated to refer to the bus error vector. Since the processor was not between instructions when the bus er-

**MOTOROLA** Semiconductor Products Inc. -29

ror exception request was made, the context of the processor is more detailed. To save more of this context, additional information is saved on the supervisor stack. The program counter and the copy of the status register are of course saved. The value saved for the program counter is advanced by some amount, two to ten bytes beyond the address of the first word of the instruction which made the reference causing the bus error. If the bus error occurred during the fetch of the next instruction, the saved program counter has a value in the vicinity of the current instruction, even if the current instruction is a branch, a jump, or a return instruction. Besides the usual information, the processor saves its internal copy of the first word of the instruction being processed, and the address which was being accessed by the aborted bus cycle. Specific information about the access is also saved: whether it was a read or a write, whether the processor was processing an instruction or not, and the classification displayed on the function code outputs when the bus error occurred. The processor is processing an instruction if it is in the normal state or processing a Group 2 exception: the processor is not processing an instruction if it is processing a Group 0 or a Group 1 exception. Figure 37 illustrates how this information is organized on the supervisor stack. Although this information is not sufficient in general to effect full recovery from the bus error, it does allow software diagnosis. Finally, the processor commences instruction processing at the address contained in the vector. It is the responsibility of the error handler routine to clean up the stack and determine where to continue execution.

If a bus error occurs during the exception processing for a bus error, address error, or reset, the processor is halted, and all processing ceases. This simplifies the detection of catastrophic system failure, since the processor removes itself from the system rather than destroy all memory contents. Only the RESET pin can restart a halted processor.

ADDRESS ERROR. Address error exceptions occur when the processor attempts to access a word or a long word operand or an instruction at an odd address. The effect is much like an internally generated bus error, so that the bus cycle is aborted, and the processor ceases whatever processing it is currently doing and begins exception processing. After exception processing commences, the sequence is the same as that for bus error including the information that is stacked, except that the vector number refers to the address error vector instead. Likewise, if an address error occurs dur-

ing the exception processing for a bus error, address error, or reset, the processor is halted. As shown in Figure 38, an address error will execute a short bus cycle followed by exception processing.

#### INTERFACE WITH M6800 PERIPHERALS

Motorola's extensive line of M6800 peripherals are directly compatible with the MC68000. Some of these devices that are particularly useful are:

MC6821 Peripheral Interface Adapter

MC6840 Programmable Timer Module

MC6843 Floppy Disk Controller

MC6845 CRT Controller

MC6850 Asynchronous Communication Interface Adapter

MC6852 Synchronous Serial Data Adapter MC6854 Advanced Data Link Controller

MC68488 General Purpose Interface Adapter

To interface the synchronous M6800 peripherals with the asynchronous MC68000, the processor modifies its bus cycleto meet the M6800 cycle requirements whenever an M6800 device address is detected. This is possible since both processors use memory mapped I/O. Figure 39 is a flow chart of the interface operation between the processor and M6800 devices.

#### DATA TRANSFER OPERATION

Three signals on the processor provide the M6800 interface. They are: enable (E), valid memory address (VMA), and valid peripheral address (VPA). Enable corresponds to the E or  $\phi$ 2 signal in existing M6800 systems. The bus frequency is one tenth of the incoming MC68000 clock frequency. The timing of E allows 1 MHz peripherals to be used with an 8 MHz MC68000. Enable has a 60/40 duty cycle; that is, it is low for six input clocks and high for four input clocks. This duty cycle allows the processor to do successive VPA accesses on successive E pulses.

M6800 cycle timing is given in Figures 40 and 41. At state zero (S0) in the cycle, the address bus is in the highimpedance state. A function code is asserted on the function code output lines. One-half clock later, in state 1, the address bus is released from the high-impedance state.

|                                                                                | 15  | 14      | 13     | 12 | 11 | 10 | 9 | 8   | 7  | 6 | 5_ | 4   | 3   | 2   | 1     | 0       |  |  |  |  |  |  |
|--------------------------------------------------------------------------------|-----|---------|--------|----|----|----|---|-----|----|---|----|-----|-----|-----|-------|---------|--|--|--|--|--|--|
| Lower Address                                                                  |     |         |        |    |    |    |   |     |    |   |    | R/W | I/N | Fun | ction | on Code |  |  |  |  |  |  |
|                                                                                |     | Access  | Addree | 22 |    |    |   | Hig | gh |   |    |     |     |     |       |         |  |  |  |  |  |  |
|                                                                                | Low |         |        |    |    |    |   |     |    |   |    |     |     |     |       |         |  |  |  |  |  |  |
| Instruction Register<br>Status Register                                        |     |         |        |    |    |    |   |     |    |   |    |     |     |     |       |         |  |  |  |  |  |  |
|                                                                                |     |         |        |    |    |    |   |     |    |   |    |     |     |     |       |         |  |  |  |  |  |  |
|                                                                                |     | Broorom | Court  |    |    |    |   | Hi  | gh |   |    |     |     |     |       |         |  |  |  |  |  |  |
|                                                                                |     |         |        |    |    |    |   |     |    |   |    |     |     |     |       |         |  |  |  |  |  |  |
| R/W (read/write): write=0, read=1. I/N (instruction/not): instruction=0, not=1 |     |         |        |    |    |    |   |     |    |   |    |     |     |     |       |         |  |  |  |  |  |  |

#### FIGURE 37 - SUPERVISOR STACK ORDER (GROUP 0)



During state 2, the address strobe  $(\overline{AS})$  is asserted to indicate that there is a valid address on the address bus. If the bus cycle is a read cycle, the upper and/or lower data strobes are also asserted in state 2. If the bus cycle is a write cycle, the read/write  $(R/\overline{W})$  signal is switched to low (write) during state 2. One half clock later, in state 3, the write data is placed on the data bus, and in state 4 the data strobes are issued to indicate valid data on the data bus. The processor now inserts wait states until it recognizes the assertion of  $\overline{VPA}$ .

The  $\overline{VPA}$  input signals the processor that the address on the bus is the address of an M6800 device (or an area reserved for M6800 devices) and that the bus should conform to the  $\phi 2$  transfer characteristics of the M6800 bus. Valid peripheral address is derived by decoding the address bus, conditioned by address strobe.

After the recognition of  $\overline{VPA}$ , the processor assures that the Enable (E) is low, by waiting if necessary, and subsequently asserts  $\overline{VMA}$ . Valid memory address is then used as part of the chip select equation of the peripheral. This ensures that the M6800 peripherals are selected and deselected at the correct time. The peripheral now runs its cycle during the high portion of the E signal. Figures 40 and 41 depict the best and worst case M6800 cycle timing. This cycle length is dependent strictly upon when  $\overline{VPA}$  is asserted in relationship to the E clock.

During a read cycle, the processor latches the peripheral data in state 6. For all cycles, the processor negates the address and data strobes one half clock cycle later in state 7, and the Enable signal goes low at this time. Another half clock later, the address bus is put in the high-impedance state. During a write cycle, the data bus is put in the high-impedance state and the read/write signal is switched high The peripheral logic must remove VPA within one clock after address strobe is negated.

DTACK should not be asserted while VPA is asserted. Notice that the MC68000 VMA is active low, contrasted with the active high M6800 VMA. This allows the processor to put its buses in the high-impedance state on DMA requests without inadvertently selecting peripherals.





)

)

)



)

#### INTERRUPT OPERATION

During an interrupt acknowledge cycle while the processor is fetching the vector, if  $\overline{VPA}$  is asserted, the MC68000 will assert  $\overline{VMA}$  and complete a normal M6800 read cycle as shown in Figure 42. The processor will then use an internally generated vector that is a function of the interrupt being serviced. This process is known as autovectoring. The seven autovectors are vector numbers 25 through 31 (decimal).

This operates in the same fashion (but is not restricted to) the M6800 interrupt sequence. The basic difference is that

there are six normal interrupt vectors and one NMI type vector. As with both the M6800 and the MC68000's normal vectored interrupt, the interrupt service routine can be located anywhere in the address space. This is due to the fact that while the vector numbers are fixed, the contents of the vector table entries are assigned by the user.

Since  $\overline{VMA}$  is asserted during autovectoring, the M6800 peripheral address decoding should prevent unintended accesses.





**MOTOROLA** Semiconductor Products Inc.

34

| AC ELECTRICAL SPECIFICATIONS ( $V_{CC} = 5.0 \text{ Vdc} \pm 5\%$ , V | $V_{SS} = 0$ Vdc, $T_{\Delta} = 0^{\circ}$ C to 70°C, refer to Figures 30 and 31) |
|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------|
|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------|

|        |                                       |                    | 4 N  | IHz   | 6 N  | 1Hz   | 8 N  | IHz   | 10 MHz     |     |      |
|--------|---------------------------------------|--------------------|------|-------|------|-------|------|-------|------------|-----|------|
| Number | Characteristic                        | Symbol             | MC68 | 000L4 | MC68 | 000L6 | MC69 | 00018 | MC68000L10 |     | Unit |
|        |                                       |                    | Min  | Max   | Min  | Max   | Min  | Max   | Min        | Max |      |
| 24     | Clock High to R/W, VMA High Impedance | <sup>t</sup> CHRZ  | -    | 120   | -    | 100   | -    | 80    | -          | 70  | ns   |
| 40     | Clock Low to VMA Low                  | <sup>t</sup> CLVML | -    | 90    | -    | 80    | -    | 70    | -          | 70  | ns   |
| 41     | Clock Low to E Transition             | <sup>t</sup> CLC   | -    | 100   | 1    | 85    | -    | 70    | -          | 55  | ns   |
| 42     | E Output Rise and Fall Time           | tErf               | -    | 25    | -    | 25    | -    | 25    | -          | 25  | ns   |
| 43     | VMA Low to E High                     | <sup>t</sup> VMLEH | 325  | -     | 240  | -     | 200  | -     | 150        | -   | ns   |
| 44     | AS, DS High to VPA High               | <sup>t</sup> SHVPH | 0    | 240   | 0    | 160   | 0    | 120   | 0          | 90  | ns   |
| 45     | E Low to Address/VMA/FC Invalid       | <sup>t</sup> ELAI  | 55   | -     | 35   | -     | 30   | -     | 10         | -   | ns   |
| 49     | E Low to AS, DS Invalid               | telsi              | - 80 | -     | - 80 |       | - 80 | -     | - 80       | -   | ns   |
| 50     | E Width High                          | tEH                | 900  | -     | 600  | 1     | 450  | -     | 350        | -   | ns   |
| 51     | E Width Low                           | tEL                | 1400 | -     | 900  | -     | 700  | -     | 550        | -   | ns   |
| 52     | E Extended Rise Time                  | <sup>t</sup> CIEHX | 80   | -     | 80   | -     | 80   | -     | 80         | -   | ns   |
| 54     | Data Hold from E Low (Write)          | <sup>t</sup> ELDOZ | 60   | -     | 40   | -     | 30   | -     | 20         | -   | ns   |
| 23     | Clock Low to Data Out Valid           | tCLDO              | -    | 90    | -    | 80    | -    | 70    | -          | 55  | ns   |
| 27     | Data In to Clock Low (Setup Time)     | <sup>t</sup> DICL  | 30   | -     | 25   | -     | 15   | -     | 15         | -   | ns   |
| 47     | Asynchronous Input Setup Time         | tAS1               | 30   | -     | 25   | -     | 20   | -     | 20         | -   | ns   |

# DATA TYPES AND ADDRESSING MODES

Five basic data types are supported. These data types are:

- Bits
- BCD Digits (4-bits)
- Bytes (8-bits)
- Word (16-bits)
- Long Words (32-bits)

In addition, operations on other data types such as memory addresses, status word data, etc., are provided for in the instruction set.

The 14 addressing modes, shown in Table 9, include six basic types:

- Register Direct
- Register Indirect
- Absolute
- Immediate
- Program Counter Relative
- Implied

Included in the register indirect addressing modes is the capability to do postincrementing, predecrementing, offsetting and indexing. Program counter relative mode can also be modified via indexing and offsetting.

# TABLE 9 - ADDRESSING MODES

| Mode                                  | Generation                           |  |  |  |  |
|---------------------------------------|--------------------------------------|--|--|--|--|
| Register Direct Addressing            |                                      |  |  |  |  |
| Data Register Direct                  | EA = Dn                              |  |  |  |  |
| Address Register Direct               | EA = An                              |  |  |  |  |
| Absolute Data Addressing              |                                      |  |  |  |  |
| Absolute Short                        | EA = (Next Word)                     |  |  |  |  |
| Absolute Long                         | EA = (Next Two Words)                |  |  |  |  |
| Program Counter Relative Addressing   |                                      |  |  |  |  |
| Relative with Offset                  | $EA = (PC) + d_{16}$                 |  |  |  |  |
| Relative with Index and Offset        | $EA = (PC) + (Xn) + d_8$             |  |  |  |  |
| Register Indirect Addressing          |                                      |  |  |  |  |
| Register Indirect                     | EA = (An)                            |  |  |  |  |
| Postincrement Register Indirect       | EA = (An), An - An + N               |  |  |  |  |
| Predecrement Register Indirect        | An ← An – N, EA = (An)               |  |  |  |  |
| Register Indirect with Offset         | $EA = (An) + d_{16}$                 |  |  |  |  |
| Indexed Register Indirect with Offset | EA = (An) + (Xn) + dg                |  |  |  |  |
| Immediate Data Addressing             |                                      |  |  |  |  |
| Immediate                             | DATA = Next Word(s)                  |  |  |  |  |
| Quick Immediate                       | Inherent Data                        |  |  |  |  |
| Implied Addressing                    |                                      |  |  |  |  |
| Implied Register                      | EA = SR, USP, SP, PC                 |  |  |  |  |
| NOTES:                                |                                      |  |  |  |  |
| EA = Effective Address                | dg = Eight-bit Offset                |  |  |  |  |
| An = Address Register                 | (displacement)                       |  |  |  |  |
| Dn = Data Register                    | d <sub>16</sub> = Sixteen-bit Offset |  |  |  |  |
| Xn = Address or Data Register used    | (displacement)                       |  |  |  |  |
| as Index Register                     | N = 1 for Byte, 2 for                |  |  |  |  |
| SR = Status Register                  | Words and 4 for Long                 |  |  |  |  |

Words

🖛 = Replaces

**MOTOROLA** Semiconductor Products Inc. -

PC = Program Counter

( ) = Contents of

# INSTRUCTION SET OVERVIEW

The MC68000 instruction set is shown in Table 10. Some additional instructions are variations, or subsets, of these and they appear in Table 11. Special emphasis has been given to the instruction set's support of structured high-level languages to facilitate ease of programming. Each instruction, with few exceptions, operates on bytes, words, and long words and most instructions can use any of the 14 addressing modes. Combining instruction types, data types, and addressing modes, over 1000 useful instructions are provided. These instructions include signed and unsigned multiply and divide, "quick" arithmetic operations, BCD arithmetic and expanded operations (through traps).

| Mnemonic        | Description                   | Mnemonic | Description                | Mnemonic        | Description                  |
|-----------------|-------------------------------|----------|----------------------------|-----------------|------------------------------|
| ABCD            | Add Decimal with Extend       | EOR      | Exclusive Or               | PEA             | Push Effective Address       |
| ADD             | Add                           | EXG      | Exchange Registers         | RESET           | Reset External Devices       |
| AND             | Logical And                   | EXT      | Sign Extend                | ROL             | Rotate Left without Extend   |
| ASL             | Arithmetic Shift Left         | JMP      | Jump                       | ROR             | Rotate Right without Extend  |
| ASR             | Arithmetic Shift Right        | JSR      | Jump to Subroutine         | ROXL            | Rotate Left with Extend      |
| B <sub>CC</sub> | Branch Conditionally          | LEA      | Load Effective Address     | ROXR            | Rotate Right with Extend     |
| BCHG            | Bit Test and Change           | LINK     | Link Stack                 | RTE             | Return from Exception        |
| BCLR            | Bit Test and Clear            | LSL      | Logical Shift Left         | RTR             | Return and Restore           |
| BRA             | Branch Always                 | LSR      | Logical Shift Right        | RTS             | Return from Subroutine       |
| BSET            | Bit Test and Set              | MOVE     | Move                       | SBCD            | Subtract Decimal with Extend |
| BSR             | Branch to Subroutine          | MOVEM    | Move Multiple Registers    | S <sub>CC</sub> | Set Conditional              |
| BTST            | Bit Test                      | MOVEP    | Move Peripheral Data       | STOP            | Stop                         |
| CHK             | Check Register Against Bounds | MULS     | Signed Multiply            | SUB             | Subtract                     |
| CLR             | Clear Operand                 | MULU     | Unsigned Multiply          | SWAP            | Swap Data Register Halves    |
|                 | Compare                       | NBCD     | Negate Decimal with Extend | TAS             | Test and Set Operand         |
|                 | Test Condition, Decrement and | NEG      | Negate                     | TRAP            | Trap                         |
|                 | Branch                        | NOP      | No Operation               | TRAPV           | Trap on Overflow             |
|                 | Signed Divide                 | NOT      | One's Complement           | TST             | Test                         |
| DIVU            | Unsigned Divide               | OR       | Logical Or                 | UNLK            | Unlink                       |

# TABLE 10 - INSTRUCTION SET

#### TABLE 11 - VARIATIONS OF INSTRUCTION TYPES

| Instruction<br>Type | Instruction Variation Description   |                                                                     | Instruction<br>Type | Variation                                            | Description                                                                                  |
|---------------------|-------------------------------------|---------------------------------------------------------------------|---------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------|
| ADD                 | ADD<br>ADDA<br>ADDQ<br>ADDI<br>ADDX | Add<br>Add Address<br>Add Quick<br>Add Immediate<br>Add with Extend | MOVE                | MOVE<br>MOVEA<br>MOVEQ<br>MOVE from SR<br>MOVE to SR | Move<br>Move Address<br>Move Quick<br>Move from Status Register<br>Move to Status Register   |
| AND                 | AND<br>ANDI                         | Logical And<br>And Immediate                                        |                     | MOVE to CCR<br>MOVE USP                              | Move to Condition Codes<br>Move User Stack Pointer                                           |
| СМР                 | CMP<br>CMPA                         | Compare<br>Compare Address                                          | NEG                 | NEG<br>NEGX                                          | Negate<br>Negate with Extend                                                                 |
|                     | СМРМ<br>СМРІ                        | Compare Memory<br>Compare Immediate                                 | OR                  | OR<br>ORI                                            | Logical Or<br>Or Immediate'                                                                  |
| EOR                 | <b>EOR</b><br>EORI                  | Exclusive Or<br>Exclusive Or Immediate                              | SUB                 | SUBA<br>SUBA<br>SUBI<br>SUBQ<br>SUBX                 | Subtract<br>Subtract Address<br>Subtract Immediate<br>Subtract Quick<br>Subtract with Extend |

The following paragraphs contain an overview of the form and structure of the MC68000 instruction set. The instructions form a set of tools that include all the machine functions to perform the following operations:

> Data Movement Integer Arithmetic Logical Shift and Rotate Bit Manipulation Binary Coded Decimal Program Control System Control

The complete range of instruction capabilities combined with the flexible addressing modes described previously provide a very flexible base for program development.

#### ADDRESSING

Instructions for the MC68000 contain two kinds of information: the type of function to be performed, and the location of the operand(s) on which to perform that function. The methods used to locate (address) the operand(s) are explained in the following paragraphs.

Instructions specify an operand location in one of three ways:

- Register Specification the number of the register is given in the register field of the instruction.
- Effective Address use of the different effective address modes.
- Implicit Reference the definition of certain instructions implies the use of specific registers.

#### DATA MOVEMENT OPERATIONS

The basic method of data acquisition (transfer and storage) is provided by the move (MOVE) instruction. The move instruction and the effective addressing modes allow both address and data manipulation. Data move instructions allow byte, word, and long word operands to be transferred from memory to memory, memory to register, register to memory, and register to register. Address move instructions allow word and long word operand transfers and ensure that only legal address manipulations are executed. In addition to the general move instruction there are several special data movement instructions: move multiple registers (MOVEM), move peripheral data (MOVEP), exchange registers (EXG), load effective address (LEA), push effective address (PEA), link stack (LINK), unlink stack (UNLK), and move quick (MOVEQ). Table 12 is a summary of the data movement operations.

#### INTEGER ARITHMETIC OPERATIONS

The arithmetic operations include the four basic operations of add (ADD), subtract (SUB), multiply (MUL), and divide (DIV) as well as arithmetic compare (CMP), clear (CLR), and negate (NEG). The add and subtract instructions are available for both address and data operations, with data operations accepting all operand sizes. Address operations are limited to legal address size operands (16 or 32 bits). Data, address, and memory compare operations are also available. The clear and negate instructions may be used on all sizes of data operands. The multiply and divide operations are available for signed and unsigned operands using word multiply to produce a long word product, and a long word dividend with word divisor to produce a word quotient with a word remainder.

Multiprecision and mixed size arithmetic can be accomplished using a set of extended instructions. These instructions are: add extended (ADDX), subtract extended (SUBX), sign extend (EXT), and negate binary with extend (NEGX).

A test operand (TST) instruction that will set the condition codes as a result of a compare of the operand with zero is also available. Test and set (TAS) is a synchronization instruction useful in multiprocessor systems. Table 13 is a summary of the integer arithmetic operations.

| TABLE 12 - DATA MOVEMENT OPERATION |
|------------------------------------|
|------------------------------------|

| Instruction | Operand Size | Operation                            |  |  |  |  |  |
|-------------|--------------|--------------------------------------|--|--|--|--|--|
| EXG         | 32           | Rx ↔ Ry                              |  |  |  |  |  |
| LEA         | 32           | EA → An                              |  |  |  |  |  |
| LINK        | -            | An → SP@ –<br>SP → An<br>SP + d → SP |  |  |  |  |  |
| MOVE        | 8, 16, 32    | (EA)s→ EAd                           |  |  |  |  |  |
| MOVEM       | 16, 32       | (EA) → An, Dn<br>An, Dn → EA         |  |  |  |  |  |
| MOVEP       | 16, 32       | (EA) → Dn<br>Dn → EA                 |  |  |  |  |  |
| MOVEQ       | 8            | <b>#</b> xxx → Dn                    |  |  |  |  |  |
| PEA         | 32           | EA → SP@ -                           |  |  |  |  |  |
| SWAP        | 32           | Dn[31:16] ↔ Dn[15:0]                 |  |  |  |  |  |
| UNLK        | -            | An → Sp<br>SP@ + → An                |  |  |  |  |  |

NOTES:

s = source

d = destination

@ - = indirect with predecrement @ + = indirect with postdecrement

[ ] = bit numbers

# INSTRUCTION FORMAT

Instructions are from one to five words in length, as shown in Figure 43. The length of the instruction and the operation to be performed is specified by the first word of the instruction which is called the operation word. The remaining words further specify the operands. These words are either immediate operands or extensions to the effective address mode specified in the operation word.

#### **PROGRAM/DATA REFERENCES**

The MC68000 separates memory references into two classes: program references, and data references. Program references, as the name implies, are references to that section of memory that contains the program being executed. Data references refer to that section of memory that contains data. Generally, operand reads are from the data space. All operand writes are to the data space.

#### **REGISTER SPECIFICATION**

The register field within an instruction specifies the register to be used. Other fields within the instruction specify whether the register selected is an address or data register and how the register is to be used.

# TABLE 13 - INTEGER ARITHMETIC OPERATIONS

| Instruction | Operand Size        | Operation                                                                                                     |
|-------------|---------------------|---------------------------------------------------------------------------------------------------------------|
| ADD         | 8, 16, 32           | $Dn + (EA) \rightarrow Dn$ $(EA) + Dn \rightarrow EA$ $(EA) + \#xxx \rightarrow EA$                           |
|             | 16, 32<br>8, 16, 32 | $An + (EA) \rightarrow An$ $Dx + Dy + X \rightarrow Dx$                                                       |
| ADDX        | 16, 32              | $Ax@ - Ay@ - + X \rightarrow Ax@$                                                                             |
| CLR         | 8, 16, 32           | 0→ EA                                                                                                         |
| СМР         | 8, 16, 32<br>16, 32 | Dn – (EA)<br>(EA) – <b>≴</b> xxx<br>Ax@ + – Ay@ +<br>An – (EA)                                                |
| DIVS        | 32 + 16             | Dn/(EA)> Dn                                                                                                   |
| DIVU        | 32 + 16             | Dn/(EA) → Dn                                                                                                  |
| EXT         | 8→16<br>16→32       | (Dn)8 → Dn16<br>(Dn)16 → Dn32                                                                                 |
| MULS        | 16°16→32            | Dn*(EA) → Dn                                                                                                  |
| MULU        | 16°16→32            | Dn*(EA) → Dn                                                                                                  |
| NEG         | 8, 16, 32           | 0-(EA) → EA                                                                                                   |
| NEGX        | 8, 16, 32           | 0-(EA)-X-EA                                                                                                   |
| SUB         | 8, 16, 32<br>16, 32 | $Dn - (EA) \rightarrow Dn$ $(EA) - Dn \rightarrow EA$ $(EA) - $xxx \rightarrow EA$ $An - (EA) \rightarrow An$ |
| SUBX        | 8, 16, 32           | $Dx - Dy - X \rightarrow Dx$ $Ax@ Ay@ X \rightarrow Ax@$                                                      |
| TAS         | 8                   | $(EA) = 0, 1 \rightarrow EA[7]$                                                                               |
| TST         | 8, 16, 32           | (EA)-0                                                                                                        |

NOTE: [ ] = bit number

#### **EFFECTIVE ADDRESS**

Most instructions specify the location of an operand by using the effective address field in the operation word. For example, Figure 44 shows the general format of the single effective address instruction operation word. The effective address is composed of two 3-bit fields: the mode field, and the register field. The value in the mode field selects the different address modes. The register field contains the number of a register.

The effective address field may require additional information to fully specify the operand. This additional information, called the effective address extension, is contained in the following word or words and is considered part of the instruction, as shown in Figure 43. The effective address modes are grouped into three categories: register direct, memory addressing, and special.

**REGISTER DIRECT MODES.** These effective addressing modes specify that the operand is in one of the 16 multifunction registers.

Data Register Direct. The operand is in the data register specified by the effective address register field.

Address Register Direct. The operand is in the address register specified by the effective address register field.

**MEMORY ADDRESS MODES.** These effective addressing modes specify that the operand is in memory and provide the specific address of the operand.

Address Register Indirect. The address of the operand is in the address register specified by the register field. The reference is classified as a data reference with the exception of the jump and jump to subroutine instructions.

# FIGURE 43 - INSTRUCTION FORMAT

| 15 | 14 | 13 | 12 | 11 | 10              | 9                 | 8                    | 7                | 6                 | 5      | 4   | 3 | 2 | 1 | 0 |
|----|----|----|----|----|-----------------|-------------------|----------------------|------------------|-------------------|--------|-----|---|---|---|---|
|    |    |    |    | () | First W         | ord Sp            | Operation<br>ecifies | on Wo<br>Operat  | rd<br>ion and     | d Mode | es) |   |   |   |   |
|    |    |    |    |    | (l <sup>.</sup> | Imn<br>f Any,     | nediate<br>One or    | Opera<br>Two     | nd<br>Words)      |        |     |   |   |   |   |
|    |    |    |    |    | Sour<br>(       | ce Effe           | ective A<br>One o    | Address<br>r Two | s Exten<br>Words  | sion   |     |   |   |   |   |
|    |    |    |    |    | Destina<br>(I   | ation E<br>f Any, | ffective<br>One o    | e Addre<br>r Two | ess Exte<br>Words | ension |     |   |   |   |   |

#### FIGURE 44 — SINGLE-EFFECTIVE-ADDRESS INSTRUCTION OPERATION WORD GENERAL FORMAT

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 3             | 32      | 1                 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---------------|---------|-------------------|---|
| ×  | x  | ×  | ×  | ×  | x  | x | x | × | × |   | Effec<br>Mode | tive Ad | dress<br>Register |   |

Address Register Indirect With Postincrement. The address of the operand is in the address register specified by the register field. After the operand address is used, it is incremented by one, two, or four depending upon whether the size of the operand is byte, word, or long word. If the address register is the stack pointer and the operand size is byte, the address is incremented by two rather than one to keep the stack pointer on a word boundary. The reference is classified as a data reference.

Address Register Indirect With Predecrement. The address of the operand is in the address register specified by the register field. Before the operand address is used, it is decremented by one, two, or four depending upon whether the operand size is byte, word, or long word. If the address register is the stack pointer and the operand size is byte, the address is decremented by two rather than one to keep the stack pointer on a word boundary. The reference is classified as a data reference.

Address Register Indirect With Displacement. This address mode requires one word of extension. The address of the operand is the sum of the address in the address register and the sign-extended 16-bit displacement integer in the extension word. The reference is classified as a data reference with the exception of the jump to subroutine instructions.

Address Register Indirect With Index. This address mode requires one word of extension. The address of the operand is the sum of the address in the address register, the signextended displacement integer in the low order eight bits of the extension word, and the contents of the index register. The reference is classified as a data reference with the exception of the jump and jump to subroutine instructions.

**SPECIAL ADDRESS MODE.** The special address modes use the effective address register field to specify the special addressing mode instead of a register number.

Absolute Short Address. This address mode requires one word of extension. The address of the operand is the extension word. The 16-bit address is sign extended before it is used. The reference is classified as a data reference with the exception of the jump and jump to subroutine instructions.

Absolute Long Address. This address mode requires two words of extension. The address of the operand is developed by the concatenation of the extension words. The high-order part of the address is the first extension word; the low-order part of the address is the second extension word. The reference is classified as a data reference with the exception of the jump and jump to subroutine instructions.

**Program Counter With Displacement.** This address mode requires one word of extension. The address of the operand is the sum of the address in the program counter and the sign-extended 16-bit displacement integer in the extension word. The value in the program counter is the address of the

extension word. The reference is classified as a program reference.

**Program Counter With Index.** This address mode requires one word of extension. This address is the sum of the address in the program counter, the sign-extended displacement integer in the lower eight bits of the extension word, and the contents of the index register. The value in the program counter is the address of the extension word. This reference is classified as a program reference.

**Immediate Data.** This address mode requires either one or two words of extension depending on the size of the operation.

- Word operation operand is extension word
- Long word operation operand is in the two extension words, high-order 16 bits are in the first extension word, low-order 16 bits are in the second extension word.

**Condition Codes or Status Register.** A selected set of instructions may reference the status register by means of the effective address field. These are:

> ANDI to CCR ANDI to SR EORI to CCR EORI to SR ORI to CCR ORI to SR

#### EFFECTIVE ADDRESS ENCODING SUMMARY

Table 14 is a summary of the effective addressing modes discussed in the previous paragraphs.

| TABLE 14 - EFFECTIVE ADDRESS ENCODING SUMMA | UMMARY |
|---------------------------------------------|--------|
|---------------------------------------------|--------|

| Addressing Mode                                 | Mode | Register        |
|-------------------------------------------------|------|-----------------|
| Data Register Direct                            | 000  | register number |
| Address Register Direct                         | 001  | register number |
| Address Register Indirect                       | 010  | register number |
| Address Register Indirect with<br>Postincrement | 011  | register number |
| Address Register Indirect with<br>Predecrement  | 100  | register number |
| Address Register Indirect with<br>Displacement  | 101  | register number |
| Address Register Indirect with<br>Index         | 110  | register number |
| Absolute Short                                  | 111  | 000             |
| Absolute Long                                   | 111  | 001             |
| Program Counter with<br>Displacement            | 111  | 010             |
| Program Counter with Index                      | 111  | 011             |
| Immediate                                       | 111  | 100             |



#### **IMPLICIT REFERENCE**

Some instructions make implicit reference to the program counter (PC), the system stack pointer (SP), the supervisor stack pointer (SSP), the user stack pointer (USP), or the status register (SR).

SYSTEM STACK. The system stack is used implicitly by many instructions; user stacks and queues may be created and maintained through the addressing modes. Address register seven (A7) is the system stack pointer (SP). The system stack pointer is either the supervisor stack pointer (SSP) or the user stack pointer (USP), depending on the state of the S-bit in the status register. If the S-bit indicates supervisor state, SSP is the active system stack pointer, and the USP cannot be referenced as an address register. If the S-bit indicates user state, the USP is the active system stack pointer, and the SSP cannot be referenced. Each system stack fills from high memory to low memory.

#### LOGICAL OPERATIONS

Logical operation instructions AND, OR, EOR, and NOT are available for all sizes of integer data operands. A similar set of immediate instructions (ANDI, ORI, and EORI) provide these logical operations with all sizes of immediate data. Table 15 is a summary of the logical operations.

| <b>TABLE 15 -</b> | LOGICAL | <b>OPERATIONS</b> |
|-------------------|---------|-------------------|
|-------------------|---------|-------------------|

| Instruction | Operand Size | Operation                |
|-------------|--------------|--------------------------|
|             |              | DnA(EA) → Dn             |
| AND         | 8, 16, 32    | (EA)ADn → EA             |
|             |              | (EA) <b>∆</b> #xxx → EA  |
|             |              | Dn v (EA) → Dn           |
| OR          | 8, 16, 32    | (EA) v Dn 🕁 EA           |
|             |              | (EA) v <b>#</b> xxx → EA |
| FOR         | 0 16 22      | (EA) ● Dy → EA           |
| EON         | 0, 10, 32    | (EA) ● #xxx → EA         |
| NOT         | 8, 16, 32    | ~ (EA) → EA              |

NOTE: ~ = invert

#### SHIFT AND ROTATE OPERATIONS

Shift operations in both directions are provided by the arithmetic instructions ASR and ASL and logical shift instructions LSR and LSL. The rotate instructions (with and without extend) available are ROXR, ROXL, ROR, and ROL. All shift and rotate operations can be performed in either registers or memory. Register shifts and rotates support all operand sizes and allow a shift count specified in the instruction of one to eight bits, or 0 to 63 specified in a data register.

Memory shifts and rotates are for word operands only and allow only single-bit shifts or rotates.

Table 16 is a summary of the shift and rotate operations.

#### TABLE 16 - SHIFT AND ROTATE OPERATIONS



#### **BIT MANIPULATION OPERATIONS**

Bit manipulation operations are accomplished using the following instructions: bit test (BTST), bit test and set (BSET), bit test and clear (BCLR), and bit test and change (BCHG). Table 17 is a summary of the bit manipulation operations. (Bit 2 of the status register is Z.)

| TABLE 17 - BI | MANIPULA | TION OPE | RATIONS |
|---------------|----------|----------|---------|
|---------------|----------|----------|---------|

| Instruction | Operand Size                                                          | Operation                                                              |
|-------------|-----------------------------------------------------------------------|------------------------------------------------------------------------|
| BTST        | 8, 32                                                                 | ~bit of (EA) → Z                                                       |
| BSET        | 8, 32                                                                 | ~bit of (EA) → Z 1 → bit of EA                                         |
| BCLR        | 8, 32 $\sim$ bit of (EA) $\rightarrow$ Z<br>0 $\rightarrow$ bit of EA |                                                                        |
| BCHG        | 8, 32                                                                 | ~ bit of (EA) $\rightarrow$ Z<br>~ bit of (EA) $\rightarrow$ bit of EA |

#### **BINARY CODED DECIMAL OPERATIONS**

Multiprecision arithmetic operations on binary coded decimal numbers are accomplished using the following instructions: add decimal with extend (ABCD), subtract decimal with extend (SBCD), and negate decimal with extend (NBCD). Table 18 is a summary of the binary coded decimal operations.

| TABLE 18 | BINARY | CODED | DECIMAL | OPERATIONS   |
|----------|--------|-------|---------|--------------|
|          |        |       | CLOIMAL | UT ERA LIUNA |

| Instruction | Operand<br>Size | Operation                                                                        |  |
|-------------|-----------------|----------------------------------------------------------------------------------|--|
| ABCD        | 8               | $Dx_{10} + Dy_{10} + X \rightarrow Dx$ $Ax@ -10 + Ay@ -10 + X \rightarrow Ax@$   |  |
| SBCD        | 8               | $Dx_{10} - Dy_{10} - X \rightarrow Dx$ $Ax@ - 10 - Ay@ - 10 - X \rightarrow Ax@$ |  |
| NBCD        | 8               | $0 - (EA)_{10} - X \rightarrow EA$                                               |  |
## **PROGRAM CONTROL OPERATIONS**

Program control operations are accomplished using a series of conditional and unconditional branch instructions and return instructions. These instructions are summarized in Table 19.

The conditional instructions provide setting and branching for the following conditions:

| CC | <ul> <li>carry clear</li> </ul>      | LS | <ul> <li>low or same</li> </ul> |
|----|--------------------------------------|----|---------------------------------|
| CS | - carry set                          | LT | <ul> <li>less than</li> </ul>   |
| EQ | – equal                              | MI | — minus                         |
| F  | - never true                         | NE | <ul> <li>not equal</li> </ul>   |
| GE | <ul> <li>greater or equal</li> </ul> | PL | – plus                          |
| GT | - greater than                       | т  | <ul> <li>always true</li> </ul> |
| НΙ | — high                               | VC | - no overflow                   |
| LE | <ul> <li>less or equal</li> </ul>    | VS | - overflow                      |

## TABLE 19 - PROGRAM CONTROL OPERATIONS

| Instruction   | Operation                                                          |
|---------------|--------------------------------------------------------------------|
| Conditional   |                                                                    |
| BCC           | Branch conditionally (14 conditions)<br>8- and 16-bit displacement |
| DBCC          | Test condition, decrement, and branch<br>16-bit displacement       |
| SCC           | Set byte conditionally (16 conditions)                             |
| Unconditional |                                                                    |
| BRA           | Branch always<br>8- and 16-bit displacement                        |
| BSR           | Branch to subroutine<br>8- and 16-bit displacement                 |
| JMP           | Jump                                                               |
| JSR           | Jump to subroutine                                                 |
| Returns       |                                                                    |
| RTR           | Return and restore condition codes                                 |
| RTS           | Return from subroutine                                             |

## SYSTEM CONTROL OPERATIONS

System control operations are accomplished by using privileged instructions, trap generating instructions, and instructions that use or modify the status register. These instructions are summarized in Table 20.

## TABLE 20 - SYSTEM CONTROL OPERATIONS

| Instruction     | Operation                      |
|-----------------|--------------------------------|
| Privileged      |                                |
| RESET           | Reset external devices         |
| RTE             | Return from exception          |
| STOP            | Stop program execution         |
| ORI to SR       | Logical OR to status register  |
| MOVE USP        | Move user stack pointer        |
| ANDI to SR      | Logical AND to status register |
| EORI to SR      | Logical EOR to status register |
| MOVE EA to SR   | Load new status register       |
| Trap Generating |                                |
| TRAP            | Тгар                           |
| TRAPV           | Trap on overflow               |
| СНК             | Check register against bounds  |
| Status Register |                                |
| ANDI to CCR     | Logical AND to condition codes |
| EORI to CCR     | Logical EOR to condition codes |
| MOVE EA to CCR  | Load new condition codes       |
| ORI to CCR      | Logical OR to condition codes  |
| MOVE SR to EA   | Store status register          |

**MOTOROLA** Semiconductor Products Inc. –