## MOS and

Special-Purpose Bipolar Integrated Circuits and R-F Power Transistor Circuit Design

Texas Instruments Electronics Series

## MOS and

 Special-Purpose Bipolar Integrated Circuits and R-F Power Transistor Circuit Design
## Edited by Bryan Norris Manager, Applications Laboratory, Texas Instruments Limited

A wide range of semiconductor devices are covered in this volume, grouped into broad device-type sections. The chapters are divided into four sections: MOS integrated circuits . . . special-purpose bipolar ICs . . . field effect transistors . . . and radio-frequency power transistors.

In the first section, the applications chapters cover the important areas of memory, terminals, calculators, and interconnecting or interfacing with other devices. Next, the book covers a broad selection of special bipolar ICs from the many available today. This coverage ranges from circuits which are mainly digital with linear peripherals, such as line drivers and receivers and read-only memories, to completely linear circuits such as the double-balanced mixer and the audio power amplifier.

The next section explores the major areas in which the FET is used, such as R-F applications and high-impedance and switching or "chopping" circuits. The last section explains the use of power transistors in tuned and single-sideband amplifiers and as frequency multipliers.

Focusing on practical applications useful to practicing engineers and designers. this volume offers many worked-out examples and designs that can be adapted or modified for everyday design work. For example, SECTION 1 . . .

- compares standard thick oxide MOS processes with nitride MOS processes
- examines the advantages and disadvantages of the n -channel silicon gate process
- discusses the most important codes used in data transmission
- covers the operation of a 4k RAM
- explains how to design the necessary interface circuitry to make MOS devices compatible with bipolar logic


## SECTION 2 . . .

- covers circuit operation, characteristics, and applications, presenting typical results from using different types and lengths of lines
- analyzes fixed program semiconductor memories, one of the most versatile circuit functions available to designers
- examines the technique of integrating the complete audio power stage using a specific power amplifier as an example


## SECTION $3 .$.

- details the theory and operation of the junction field transistor (JFET)
- analyzes in detail the 4 most important considerations in designing mixer circuits
- details the 3 general methods for reducing zero drift in direct-coupled amplifiers
- presents a simplified equivalent circuit of a JFET operating in the pinch-off region
- considers 3 basic "chopper" circuit configurations: series, shunt, and series-shunt


## SECTION 4 . . .

- covers R-F power transformers and their modulation and transistor requirements, broadband amplifier techniques, and impedances
- examines both a graphical and a simple mathematical approach to filter design
- presents the suggested layout of a tripler circuit

This brief sampling of the book's wide-ranging coverage illustrates its practical usefulness to the working engineer or designer. Application-oriented, the book can save many hours of design or problempractical data.

# MOS and Special-Purpose Bipolar Integrated Circuits and R-F Power Transistor Circuit Design 

## TEXAS INSTRUMENTS ELECTRONICS SERIES



# MOS and Special-Purpose Bipolar Integrated Circuits and R-F Power Transistor Circuit Design 

Edited by<br>BRYAN NORRIS

Manager, Applications Laboratory
Texas Instruments Limited

## McGRAW-HILL BOOK COMPANY

New York St. Louis San Francisco Auckland Bogotá
Düsseldorf Johannesburg London Madrid Mexico
Montreal New Delhi Panama Paris São Paulo
Singapore Sydney Tokyo Toronto

# Library of Congress Cataloging in Publication Data <br> Main entry under title: <br> MOS and special-purpose bipolar integrated circuits and R-F power transistor circuit design. <br> (Texas Instruments electronics series) <br> Includes bibliographical references and index. <br> 1. Integrated circuits. 2. Metal oxide semicon- <br> ductors. 3. Field-effect transistors. I. Norris, <br> Bryan. <br> $\begin{array}{lll}\text { TK7874.M18 } & \mathbf{6 2 1 . 3 8 1 5}{ }^{\prime} 3^{\prime} 042 \quad \text { 76-41175 }\end{array}$ <br> ISBN 0-07-063751-2 

Copyright © 1976 by Texas Instruments Limited. All rights reserved. Printed in the United States of America. No part of this publication may be reproduced, stored in a retrieval system, or transmitted, in any form or by any means, electronic, mechanical, photocopying, recording, or otherwise, without the prior written permission of Texas Instruments Incorporated.

## 234567890 HDHD 7987

Texas Instruments reserve the rights to make changes at any time in order to improve design and supply the best product possible. Information contained in this publication is believed to be accurate and reliable. However, responsibility is assumed neither for its use nor for any infringement of patent or rights of others which may result from its use. No license is granted by implication or otherwise under any patent or patent right of Texas Instruments or others.

## Contents

## SECTION 1. MOS INTEGRATED CIRCUITS

age
NOLOGIES,Standard Thick Oxide Process2
Nitride Process3
Complementary MOS Process ..... 5
Charge Coupled Devices8
Chapter II MOS IN TERMINALS9
Code Converter ..... 12Dhatal Stor17
Display Systems27
THE RANDOM ACCESS MEMORY ..... 31
Opvice Description36
Operation of 4 k RAM ..... 36
Control Circuits for 1k RAM ..... 41Applications48Internal Organisation49
Intoutput Control Function53
Practical Applications ..... 54
Requirements ..... 61
Conclusion ..... 71

## SECTION 2. SPECIAL PURPOSE BIPOLAR INTEGRATED CIRCUITS

Page
Chapter VI LINE DRIVERS AND RECEIVERS ..... 75
Data Transmission ..... 75
Transmission Lines ..... 76
Relevant Device Characteristics ..... 78
Practical Devices ..... 79
System Applications ..... 82
Chapter VII (PROGRAMMABLE) READ-ONLY MEMORIES ..... 91
Description of the SN7488 I.C. ..... 91
Organisation of ROMs ..... 92
Random Logic Function Generators ..... 95
Micro Program Store ..... 95
Code Converters ..... 97
Sequence Generators ..... 98
Arithmetic Operations ..... 99
Analogue Applications ..... 101
References ..... 106
Chapter VIII ZERO CROSSING DETECTOR AND PULSE GENERATOR ..... 107
Circuit Description ..... 107
Transformer and Inductive Loads ..... 108
References ..... 112
Chapter IX A DOUBLE BALANCED MIXER ..... 113
Circuit Description ..... 113
Applications ..... 114
Chapter X AN AUDIO POWER AMPLIFIER ..... 127
Circuit Description ..... 127
Fabrication ..... 128
Mounting ..... 128
Power Dissipation ..... 128
Applications ..... 129
Characterisation ..... 131
References ..... 132

## SECTION 3. FIELD EFFECT TRANSISTORS

Page
Chapter XI THEORY AND OPERATION. ..... 135
Theory ..... 135
Construction of Practical FETs ..... 139
Static Characteristics ..... 141
Biasing the FET ..... 143
References ..... 147
Chapter XII RF APPLICATIONS ..... 149
Non-Linear Devices ..... 149
Cross-Modulation and Intermodulation Distortion ..... 149
Conversion Gain ..... 154
Practical Junction FET Mixer Circuits ..... 155
A Tuner using MOSFETs ..... 160
References ..... 162
Chapter XIII HIGH INPUT IMPEDANCE CIRCUITS ..... 163
Basic Design Conditions ..... 163
Theoretical Temperature Considerations ..... 163
Practical Temperature Considerations ..... 165
The Balanced Amplifier ..... 167
High Input Impedance Amplifier ..... 169
Reference ..... 171
Acknowledgement ..... 171
Appendix ..... 172
Chapter XIV SWITCHING OR ‘CHOPPING’ CIRCUITS ..... 175
Relevant Characteristics ..... 175
The Series Chopper ..... 177
The Shunt Chopper ..... 182
The Series/Shunt Chopper ..... 185
Conclusions ..... 188

## SECTION 4. RADIO FREQUENCY POWER APPLICATIONS

Page
Chapter XV RF POWER TRANSISTORS ..... 193
Class of Operation ..... 193
Modulation and Transistor Requirements ..... 194
Broadband Amplifier Technique ..... 195
Impedances ..... 196
Heat Sink Design ..... 200
References ..... 200
Chapter XVI TUNED AMPLIFIER DESIGN ..... 201
Graphical Approach to Filter Design ..... 201
Simple Mathematical Approach to Filter Design ..... 206
$66-88 \mathrm{MHz}$ Amplifier ..... 211
References ..... 212
Chapter XVII LOW VOLTAGE SINGLE SIDEBAND AMPLIFIERS ..... 213
Circuit Description ..... 213
Driver Stage ..... 216
References ..... 216
Chapter XVIII FREQUENCY MULTIPLIERS ..... 217
Tuned Frequency Multipliers ..... 217
Push-Push Frequency Doublers ..... 221
Index ..... 225

## Preface

The aim of this book is to provide up to date information on a broad range of semiconductors, and to give straightforward examples of how the devices may be used in practice. All the chapters have therefore been written by practising professional engineers with these aims in view.

The chapters in this book on Circuit Design cover a wide range of semiconductor devices and I have grouped them into broad device-type sections. These are MOS Integrated Circuits, Special Purpose Bipolar Integrated Circuits, Field Effect Transistors and Radio Frequency Power Transistors. The first chapter of each section is of an introductory nature.

In the first section on MOS I.C.s the Applications Chapters cover what are, in my opinion, the most important areas: Memory, Terminals, Computational and Interconnecting or Interfacing with other devices.

A wide range of special bipolar integrated circuits exists today but only a small number of their applications can be described. However, the spectrum is covered from circuits which are mainly digital with linear peripherals, such as Line Drivers and Receivers and Read-Only Memories, to completely linear circuits, such as the Double Balanced Mixer and the Audio Power Amplifier.

The major areas in which the FET is used, i.e. R.F. applications, high impedance and switching or 'chopping' circuits, are described in specific chapters of the third section.

Finally, the chapters of the fourth section explain the use of power transistors in tuned and singlesideband amplifiers and as frequency multipliers.

I should like to thank all the authors - for without their efforts this book would obviously not exist - and in particular, my colleague, David Bonham, for his help in tying up the loose ends.

## BRYAN NORRIS

Applications Manager
Texas Instruments Limited

## SECTION 1.

## MOS INTEGRATED CIRCUITS

# I PROCESS TECHNOLOGIES 

by
Howard Cook

To understand why metal-oxide-silicon, MOS, technologies are used for the manufacture of digital integrated circuits to the extent that they are today, it is necessary to examine the basic device and manufacturing processes which are used in its implementation. As opposed to bipolar processes which use the conventional pnp or npn bipolar transistors as the basic circuit elements, MOS processes rely on the field effect transistor (FET) principles.

## BASIC CONSTRUCTION

Figure 1 shows the basic construction of a p channel MOS FET and its schematic symbol. The n type substrate has two p type diffusions in its surface which form the Source and Drain of the device. A thin layer of silicon dioxide covers the area of the $n$ type substrate between the Source and Drain diffusion. An aluminium electrode is deposited on the surface of this oxide layer and forms the Gate electrode. With no bias voltage applied between the gate electrode and $n$ type substrate, there is no conduction path between the two $p$ type diffusions. However, if a negative bias is applied to the gate electrode, the field beneath the electrode may be sufficient to cause the $n$ type substrate material in this area to invert and become $p$ type,
thus forming a conduction channel between the two p type diffusions ${ }^{1}$. The applied gate voltage at which this conduction channel just begins to form is called the 'threshold voltage' of the device. In this case, since the conduction channel is formed by the n type material inverting to p type, this is called a p channel device.

Most of the advantages of this type of device arise from two main features. The first of these features is the very high input impedance and isolation between source and drain. This allows the driver device to fan out to many similar devices in a circuit, since no input dc current is drawn, and also, to isolate charge on capacitive nodes of a circuit, giving rise to a data storage facility. This can be used to construct dynamic circuits, where the power supply to the circuit is disconnected for the majority of the time to reduce power dissipation. Another feature of the MOSFET is that it exhibits bilateral symmetry. The same device may be used to both charge or discharge the subsequent node in the circuit, thus reducing the number of devices necessary to implement many functions. A further advantage of MOS devices is the much lower number of process steps required to fabricate an active element compared with bipolar processing. Although the basic model


FIGURE 1. Basic Construction and Schematic Symbol
shown in Figure 1 is somewhat idealised, it does resemble the most simple of the current processing techniques, i.e. the standard thick oxide process.


FIGURE 2. Standard Thick Oxide MOS Process

## STANDARD THICK OXIDE PROCESS

In practice, the diffusion areas and metal depositions cannot be controlled to the extent suggested by the drawing in Figure 1 and the more irregular appearance shown in Figure 2 is nearer to the actual shapes of these areas. It can be seen that there is considerable overlap between the gate metal electrode and the source and drain diffusions. This gives rise to appreciable capacitances between these electrodes as well as from the electrodes to the substrate. A second feature of this simple device is that threshold voltage is too high, $\bumpeq 4 \mathrm{~V}$, for the device to be directly compatible with TTL.

As already stated, the threshold voltage of an FET is the applied gate bias at which the conduction channel just forms. If this device is to be driven from a common saturated transistor logic family, such as T.T.L., then it is necessary for the threshold voltage of the FET to be similar to the voltage switching levels of the logic family. For operation with T.T.L. this should be in the region of $2 \cdot 2 \mathrm{~V}$. If the threshold voltage is not directly compatible with the logic family, then it becomes necessary to interface either passively or actively, between the logic system and the MOS system, as described in Chapter V.

The threshold voltage can be derived from the expression:
$\mathrm{V}_{\mathrm{T}}=\Phi \mathrm{MS}^{-}-\frac{\mathrm{Q}_{\mathrm{S}}}{\mathrm{C}_{\mathrm{ox}}} \quad+2 . \phi_{\mathrm{f}}-\frac{\mathrm{Q}_{\mathrm{b}}}{\mathrm{C}_{\mathrm{ox}}}$
where
$\mathrm{V}_{\mathrm{T}}=\mathrm{Threshold}$ voltage
$\Phi_{\mathrm{MS}}=$ Work function metal - silicon
$\mathrm{Q}_{\mathrm{S}}=$ Charge per unit surface area at silicon-oxide interface
$\mathrm{C}_{\mathrm{OX}}=$ Gate capacitance corresponding to oxide over channel area
$\phi_{\mathrm{f}}=\quad$ Fermi potential
$\mathrm{Qb}_{\mathrm{b}}=$ Bulk charge/unit area associated with channel depletion region

It can be seen that a significant factor in this expression is the capacitance $\mathrm{C}_{\mathrm{OX}}$ and increasing this gives rise to a lower value of threshold voltage $\mathrm{V}_{\mathrm{T}}$. The value of capacitance $\mathrm{C}_{\mathrm{OX}}$ is given by
$\mathrm{C}_{\mathrm{OX}}=\frac{\epsilon_{\mathrm{O}} \times \epsilon_{\mathrm{OX}}}{\mathrm{t}_{\mathrm{OX}}}$
where
$\mathrm{t}_{\mathrm{ox}}=$ Gate oxide thickness
$\epsilon_{\mathrm{OX}}=$ Relative permittivity of oxide
$\epsilon_{\mathrm{O}}=$ Permittivity of free space (constant)
Hence the capacitance of the gate region can be increased by reducing the thickness of the gate oxide layer, or by changing the insulating material in the gate region from oxide to another material with higher relative permittivity. Reducing the oxide thickness can cause problems in production yields and repeatability, but using a higher permittivity material is feasible, and this method gives rise to the Nitride MOS process.

## NITRIDE PROCESS

Figure 3 shows the construction of a device using this process. The oxide layer in the gate region has been reduced in thickness compared with the standard thick oxide process, but a layer of Silicon Nitride, $\mathrm{Si}_{3} \mathrm{~N}_{4}$, has been added making the total thickness of the gate insulator $\mathrm{t}_{\mathrm{ox}}$. This is normally the same value as $t_{0 x}$ for the thick oxide process but the permittivity of the gate insulator is increased by the use of the nitride layer, which has a higher value of $\epsilon$ than the oxide. This arrangement gives rise to a lower threshold voltage and the device can be made TTL compatible by using a negative voltage rail in the order of -12 V . It is not possible to entirely replace the oxide layer with nitride due to effects at the nitride - substrate interface causing variations in $\mathrm{V}_{\mathrm{T}}$. The stability of the threshold voltage is one factor which limits the extent to which this process technique may be applied, although it does have an extra advantage, in that the nitride layer acts as a good surface protection against contamination.


Table 1

| STANDARD THICK OXIDE MOS PROCESS |  |
| :---: | :---: |
| ADVANTAGES <br> - SIMPLE PROCESS <br> - LOW COST <br> - WELL PROVEN AND UNDERSTOOD <br> - RELIABILITY ESTABLISHED <br> - INDUSTRY STANDARD-WIDE SECOND SOURCING | DISADVANTAGES <br> - NON-TTL COMPATIBLE <br> $\left(V_{T}=-4.0 \mathrm{~V}\right)$ <br> - +12, - 12V POWER RAIL NEEDED FOR TTL COMPATIBILITY <br> - POOR SPEED POWER PERFORMANCE |
| NITRIDE MOS PROCESS |  |
| ADVANTAGES <br> - SIMPLE PROCESS <br> - TTL. COMPATIBILITY $\left(V_{T}=-2\right.$ to $\left.-2.5 \mathrm{~V}\right)$ <br> - LOW COST/HIGH YIELD <br> - IMPROVED DENSITY | DISADVANTAGES <br> - THRESHOLD STABILITY <br> - POOR SPEED/POWER PERFORMANCE <br> - - 12 V RAIL NEEDED IN TTL SYSTEM |

Table 1 shows a comparison of the advantages and disadvantages of these two processes. They are both simple processes using few steps in production and capable of giving high production yields. This gives rise to low cost, and good reliability. Both processes suffer from a poor speed power performance figure, due to the relatively high values of inter-electrode (gate-source, gate-drain, and sourcedrain) capacitances.

A method of improving the speed/power performance by reducing inter-electrode capacitance is by using an ion implantation technique to achieve the doping of the source and drain areas of the chip. Ions of the dopant material are accelerated to high velocity and directed at the surface of the chip. By adjusting the accelerating voltage, the energy of the ion beam can be controlled, and thus the depth of penetration of the ions into the surface of the silicon can also be controlled. Thin layers of silicon oxide will be transparent to the ion beam, but thick oxide areas will stop the ions from being absorbed. Figure 4 shows how this may be used to accurately define the edges of the source and drain diffusions by using the gate metal electrode to mask the gate oxide area from the ion beam. The thin oxide layer at the sides of the gate electrode allows the beam to penetrate to the surface of the substrate and form the edges of the $p$ diffusions. This gives rise to a much smaller overlap between the gate and the source and drain. The ion beam can also be used to modify the doping of the substrate surface in the conduction channel, thus modifying the threshold voltage of the device. Using this method, the threshold voltage can be made as small as required, and, in fact, can be made zero, or even positive. This latter condition would mean that the device would be normally 'on' and would only turn 'off' at a positive value of gate bias.

Such devices are useful as Depletion Mode load devices in place of conventional Enhancement Mode load devices which operate in the usual way, (negative $\mathrm{V}_{\mathrm{T}}$ ).


FIGURE 4. Ion Implant Process

Figure 5 shows two inverters, one using a conventional enhancement load device, and the other using a depletion mode load. The graph shows the characteristics of these devices. It can be seen that the depletion mode device is always 'on' for negative VDS and acts as a current source, supplying constant drain current.

## SILICON GATE PROCESS

Another method used to accurately define the gatesource and gate-drain geometries is the Silicon Gate process. In this construction the gate electrode is made of polycrystalline silicon buried in silicon oxide, as shown in


FIGURE 5. Load Devices and Load Lines

Figure 6. This has two main advantages. The first is that the polycrystalline silicon gate electrode may be used as a mask for the source and drain diffusions, thus making the correct alignment of gate, source and drain automatic. This gives rise to good manufacturing yields and lower interelectrode capacitances. The second major advantage is that the polycrystalline silicon has a lower work function $\Phi$ MS $=$ $0 \cdot 6 \mathrm{~V}$, than aluminium, giving rise to a lower threshold voltage. Devices made using this process may be directly TTL compatible, and are capable of a much better speedpower performance than the processes previously described.


FIGURE 6. P Channel Silicon Gate

Table 2 shows a comparison of the silicon gate process with ion implant processes.
An additional advantage of the silicon gate process is the provision of another level of interconnection between devices on the same chip. As well as having a metal interconnection pattern on the surface, and the $\mathrm{p}+$ diffusions under the surface, there is now the polycrystalline silicon conductor material buried in the oxide, which may be used for interconnecting.

All the examples discussed so far have used an ' $n$ ' type substrate inverting to a ' p ' type conduction channel under the influence of negative gate bias, thus forming $p$ channel devices. There is a major advantage in using the opposite type of construction, i.e. using a $p$ substrate material with $\mathrm{n}+$ diffusions into it. This relies on a conduction channel being formed by the p substrate material inverting to $n$ type under the influence of a positive applied gate bias. In a $n$ channel device, the majority carriers in the

Table 2

| ION IMPLANT PROCESS |  |
| :---: | :---: |
| ADVANTAGES <br> - SIMPLE PROCESS <br> - ESTABLISHED METAL GATE PROCESS <br> - HIGH YIELD (CONTROLLABLE $V_{T}$ ) <br> - GOOD SPEED/POWER PERFORMANCE <br> - TTL COMPATIBILITY POSSIBLE <br> - IMPROVED PACKING DENSITY POSSIBLE <br> - DEPLETION LOADS POSSIBLE | DISADVANTAGES <br> ONLY 2 LEVELS INTERCONNECT (Si GATE $=2 \underline{1} / 2$ ) |
| SILICON GATE PROCESS (P-CHANNEL) |  |
| ADVANTAGES <br> - TTL COMPATIBILITY <br> 2½ LEVEL INTERCONNECT CAPABILITY <br> - higher density than metal gate <br> - better speed/POWER than Nitride (SELF ALIGNED GATE) | DISADVANTAGES <br> - CONSIDERABLY MORE COMPLEX THAN METAL GATE <br> - HIGH PROCESS COST |


| N-CHANNEL SILICON GATE |  |
| :---: | :---: |
| ADVANTAGES <br> - EXCELLENT SPEED/POWER PERFORMANCE <br> - 2½ LEVEL INTERCONNECT <br> - HIGHER PACKING DENSITY THAN P-CHANNEL Si GATE OR METAL GATE <br> - TTL COMPATIBLE <br> - SINGLE RAIL (5V) OPERATION POSSIBLE (DEPLETION LOADS) | DISADVANTAGES <br> MORE COMPLEX PROCESS THAN METAL GATE <br> LOW FIELD THRESHOLD |

channel are electrons, which have a higher mobility than holes, giving rise to a much better speed/power performance. The advantages and disadvantages of this process are shown in Table 3.

So far, various methods of fabricating MOSFETS have been described with some of the basic parameters highlighted to justify the existence of all these processes to non-process engineers. There are other factors which are also important, such as the transconductance ( gm ) which is defined ${ }^{2}$ as
$g_{m}=\left.\frac{\partial I_{D}}{\partial V_{G}}\right|_{V_{D}}$
If the $\mathrm{gm}_{\mathrm{m}}$ per unit area is higher for a given process, then if all other conditions are equal, the device will operate at a faster speed. Alternatively, the size of the device can be reduced, without losing performance.

An expression from which $\mathrm{gm}_{\mathrm{m}}$ may be derived is:-
$\mathrm{gm}_{\mathrm{m}}=\frac{\mu \cdot \epsilon_{\mathrm{O}} \cdot \epsilon_{\mathrm{ox}} \cdot \mathrm{W}}{\mathrm{t}_{\mathrm{OX}} \cdot \mathrm{L}} \times\left(\mathrm{V}_{\mathrm{G}}-\mathrm{V}_{\mathrm{T}}\right)$
where W and L are the device dimensions shown in Figure 1. From this expression it can be seen that with the nitride process, for example, where $C_{0 x}$ is increased, then the $g_{m}$ of the device is increased.

## COMPLEMENTARY MOS PROCESS

The MOS designer has available all these different processing techniques from which to choose the most suitable for the particular application. If the completed MOS device is not going to be used with any other type of logic family, then there is no need to strive to make the device, for example, TTL compatible. There is, however, another design technique which is gaining acceptance as being a major technology in MOS integrated circuit design. This is not so much a new process, but the concept of using both n channel and p channel devices in complementary pair configuration on the same chip, forming the basis of the Complementary MOS process. Figure 8 shows an $n$
channel and a p channel FET both on the same n type substrate. To implement the n channel device (the righthand FET) it is necessary to first diffuse a 'tub' of $p$ type material, which not only takes up considerable chip area, but also substantially increases the number of process steps required. The major advantage of this complementary circuit design technique is that very low power dissipation may be achieved for a given function. The two devices in Figure 8 are shown in the schematic diagram, on the righthand side, connected as an inverter. The gates are connected together, and hence when a logic 'high' level is applied to the gate, the n channel device will turn 'on' and the p channel device will turn 'off'. When a logic 'low' is applied at the input, the opposite will occur. Thus at no time is there a path for dc current to flow through the circuit. The only current that does flow is a transient during the change over time from 'high' to 'low' or 'low' to 'high' state. This gives rise to very low power dissipation at low operating frequencies, which is very useful for battery operated equipment, etc. However, as the frequency of operation increases, the power dissipation due to the current transient at changeover becomes more significant, and at approximately 2 MHz , the dissipation is equal to that of Schottky Low Power TTL (Series 74LS). This is shown in Figure 9.


FIGURE 8. Basic Complementary MOS Construction


## FIGURE 9. Comparison of CMOS and Bipolar Power Consumption with Operating Frequency

A summary of the salient features of all these processes is shown in the comparison chart of Table 4. As the process complexity increases down the table, so the process economy decreases. However, improvements in
manufacturing techniques tend to keep pace with the increasing process complexity, and make these more sophisticated processes a viable proposition.

## CHARGE COUPLED DEVICES

There is a new concept in MOS circuit design which does not use the FET as the basic element. Instead it relies on charge being driven from one stage of the circuit to the next stage by the electric field under a pattern of conductors on the surface of the device. By using multiphase clocks, the charge on one stage may be stepped through successive stages, giving rise to a very simple shift register structure. This is the principle of operation of Charge Coupled Devices (CCD).

Figure 10 shows a cross section through a CCD structure. The metal electrodes are connected to the three phases ( $\phi_{1}, \phi_{2}, \phi_{3}$ ) of the system clock as shown. The bias applied to electrodes $1,4,7$, etc. by clock $\phi_{1}$, causes a 'well' in the depletion layer in the surface of the silicon substrate. Similarly, phases $\phi_{2}$ and $\phi_{3}$ cause 'wells' under

Table 4. Process Comparison

|  | SPEED POWER <br> RATIO | PROCESS <br> ECONOMY | TTL <br> COMPATIBILITY | PACKING <br> DENSITY | SPECIAL <br> FEATURES |
| :--- | :--- | :--- | :--- | :--- | :--- |
| STANDARD <br> THICK OXIDE |  | $\bullet \bullet \bullet \bullet$ |  | $\bullet$ |  |
| NITRIDE | $\bullet$ | $\bullet \bullet \bullet$ | $\bullet \bullet$ | $\bullet$ |  |
| ION <br> IMPLANT | $\bullet \bullet$ | $\bullet \bullet \bullet$ | $\bullet \bullet \bullet$ | $\bullet \bullet$ |  |
| SILICON GATE <br> (P-CH) | $\bullet \bullet$ | $\bullet \bullet$ | $\bullet \bullet$ | $\bullet \bullet \bullet$ | HIGH SPEED- <br> RAMS |
| SILICON GATE <br> (N-CH) | $\bullet \bullet \bullet$ | $\bullet \bullet$ | $\bullet \bullet \bullet$ | $\bullet \bullet \bullet \bullet$ | ULTRA LOW <br> POWER |
| COMPLEMENTARY | $\bullet \bullet \bullet \bullet$ |  | $\bullet \bullet \bullet \bullet$ |  |  |

THE MORE - © THE BETTER


FIGURE 10. Cross Section Through CCD Structure
electrodes 2, 5, 8 etc. and 3, 6, 9 etc. As illustrated in Figure 11, a charge of minority carriers is injected into the depletion region at the beginning of the device (represented by _...) and is propagated along the device by the action shown. In Figure 11(a), charge has been injected into the potential wells under the electrodes. In Figure 11(b), a larger bias has been applied to the $\phi_{2}$ electrodes, causing a deeper potential 'well' under them. The stored charge then moves towards the deeper 'well'. Figure 11(c) shows that the $\phi_{1}$ bias has been removed, and the charge remains isolated in the $\phi_{2}$ 'wells'. By applying a suitable sequence of potentials to the electrodes, the charge can be propagated along the full length of the device.

The stored charge constitutes the signal, and since, in theory, the full charge is transferred from stage to stage, operation can be digital or analogue. Hence this technology is suitabie for digital shift registers, and analogue delay lines. Another field of application is for light image sensing, since light falling on the chip will modify the charge stored at each node according to the light intensity at that point. The construction geometry of these devices is extremely simple and gives rise to very high packing density of storage nodes. This, coupled with the small number of process steps required, makes CCD potentially a very low cost process, and the first devices using this technology are just beginning to appear.


FIGURE 11. CCD Operation

## REFERENCES

1. The Engineering Staff of A.M.I., M.O.S. Integrated Circuits, Van Nostrand, 1972.
2. Robert H. Crawford, MOSFET in Circuit Design, Texas Instruments Electronic Series, McGraw Hill, 1967.

## II MOS IN TERMINALS

The functions performed by terminals are data processing operations such as entry, buffering, transmission/reception and the display of the digital data. MOS/LSI is particularly well suited for these functions.

Figure 1 shows a block diagram of a typical terminal system.

Relative to data processing times, the communications link varies from very slow to slow. Teletype grade lines are generally used for asynchronous transmissions and are limited to about 120 characters per second. Voice grade lines are used for synchronous data transmission and are good for about 600 characters per second. Wideband lease lines are available for up to 1200 characters per second. The modem on the end of the communication line prepares the data for transmission down a serial data channel.

## RECEIVER/TRANSMITTER

Serial data from the line is accepted and translated to parallel data for use in the terminal. For transmission, the parallel data is converted to serial.

A device or subsystem, which is designed to perform these functions, is known as a Universal Asynchronous Receiver Transmitter (UART). An example of such a sub-
system made using MOS technology is the TMS 6011 JC/NC UART.

Figure 2 shows a functional block diagram of the TMS $6011 \mathrm{JC} / \mathrm{NC}$. The receiver section of this device will accept serial data from the transmission line and convert it to parallel data. The serial word will have start, data and stop bits. Parity may be generated and verified. The receiver section will validate the received data transmission by checking the proper parity, start and stop bits and convert the data to parallel. The transmitter section will accept parallet data, convert it to serial form and generate the start, parity, and stop bits. Receiver and transmitter sections are separate and the device can operate in full duplex mode.

To allow maximum flexibility of operation, the unit has also been designed as a fülly programmable circuit. The device can operate either in full duplex (simultaneous transmission and reception) or in half duplex (alternate transmission and reception). The data word may be externally selected to be $5,6,7$, or 8 bits long. The baud rate is externally selected by the clock frequency, which can vary between 0 and 160 Hz . The parity, which is generated in the transmit mode and verified in the receive mode, can be selected as either odd or even. It is also possible to disable the parity bit by inhibiting the parity generation and verifi-


FIGURE 1. Block Diagram of a Typical Terminal System


FIGURE 2. Functional Block Diagram of TMS 6011 JC/NC
cation. The stop bit can be selected as either a single- or double-bit stop. Static logic is used to maximize flexibility of operation and to simplify the task of the user. The data holding registers are static and will hold a data word until it is replaced by another word.

To allow for a wide range of possible configurations, triple-state push-pull buffers have been selected on all outputs except serial transmission and TREmpty flag. They allow the wire-OR configuration.

The subsystem can be used in a wide range of data handling equipment such as Modems, peripherals, printers, data displays, and minicomputers. By taking full advantage of the latest circuit design and processing techniques it has been possible to implement the entire transmit, receive, and format function necessary for digital data communication, in a single package, avoiding the cumbersome circuitry previously necessary.

P-channel enhancement-mode low-threshold technology permits the use of standard power supplies ( +5 V , -12 V ) as well as direct TTL/DTL interface. No external components are needed.

The operation of this device can be best understood by visualizing the subsystem as three separate sections: 1) transmitter, 2) receiver, and 3) common control. The transmitter and receiver sections are independent while the control section directs both receive and transmit.

## Transmitter Section

The transmitter section will accept data in parallel form, serialize it, format it, and transmit it in serial form. Parallel input data is received on the transmitter buffer register data inputs TR1 through TR8. Serial output data is transmitted on the TROutput terminal. Input data is stored in the transmitter buffer register. A logic 'low' on the TBRLoad command terminal will load a character in the transmitter buffer register. If words of less than 8 bits are used, only the least significant bits are accepted. The character is justified into the least significant bit, TR1.

The data is transferred to the transmitter register when TBRLoad terminal goes from 'low' to 'high'. The loading of the transmitter register is delayed if the transmitter section is presently transmitting data. In this case the loading of the transmitter register is delayed until the transmission has been performed.

Data is transmitted in serial form on the TROutput terminal. The data is clocked out by TRClock. The clock rate is 16 times faster than the data rate. The data format is as follows: start bit, data, parity bit, stop bits (1 or 2). Start bits, parity bits, and stop bits are generated by the subsystem. When no data is transmitted the output TROutput sits at a logic 'high'. The start of the transmission is defined as the transition of TROutput from a logic high to a logic 'low'

Two flags are provided. A logic 'high' on the TBREmpty flag indicates that a word has been transferred to the transmitter register and that the transmitter buffer
register is now ready to accept a new word. A logic 'high' on the TREmpty flag indicates that the transmitter section has completed the transmission of a complete word including stop bits. The TREmpty flag will sit at a logic 'high' until the start of transmission of a new word. Both transmitter buffer register and transmitter registers are static and will perform dc storage of data.

## Receiver Section

The data is received in serial form on the receiver input RInput. The data is presented in parallel form on the eight data outputs RR1 through RR8. RInput is the data input terminal. The data from RInput enters the receiver register at a point determined by the character length, the parity, and the number of stop bits. RInput must be maintained high when no data is being received. The data is clocked through the RR clock. The clock rate is 16 times faster than the data rate. Data is transferred from the receiver register to the receiver buffer register and appears on the 8 RR outputs. The MOS output buffers used for the eight RR terminals are triple-state push-pull output buffers which permit the wire-OR configuration through use of the RRDisable terminal. When a logic 'high' is applied to RRDisable, the RR outputs are floating. If the word length is less than 8 bits, the most significant bits will be at a logic 'low'. The output word is right justified. RR1 is the least significant bit and RR8 is the most significant bit.

A logic 'low' applied to the DRReset terminal resets the DReady output to a logic 'low'. Several flags are provided in the receiver section. There are three error flags (parity error, framing error and overrun error) and a dataready flag. All status flags may be disabled through a logic high on the SFDisable terminal.

A logic 'high' on the PError terminal indicates an error in parity. A logic 'high' on the OError terminal indicates an overrun. An overrun occurs when the previous word was not read, i.e., when the DReady line was not reset before the present data was transferred to the data receive holding register. A logic 'high' on the DReady terminal indicates that a word has been received, stored in the receiver buffer register and that the data is available on outputs RR1 through RR8. The DReady terminal can be reset through the DRReset terminal.

## Common Control Section

The common control section directs both the receiver and the transmitter sections. The initialization of the subsystem is performed through the MReset terminal. The Master Reset is strobed to a logic 'high' after power turn-on to reset all registers and to reset the serial output line to a logic 'high'. All status flags (parity error, framing error, overrun error, data ready, transmitter buffer register) are disabled when the SEDisable is at a logic 'high'. When disabled, the status flags float. (3 state buffers in 3rd state). The number of bits per word is controlled by the WLSelect 1 and WLSelect 2 lines. The word length may be $5,6,7$, or 8 bits.

The selection is as follows:

| WORD LENGTH | WLS1 | WLS2 |
| :---: | :--- | :--- |
| 5 | Low | Low |
| 6 | Low | High |
| 7 | High | Low |
| 8 | High | High |

The parity to be checked by the receiver and generated by the transmitter is determined by the PSelect line. A logic 'high' on the PSelect line selects even parity and a logic 'low' selects odd parity. The parity will not be checked or generated if a logic 'high' is applied to PInhibit; in this case the stop bit or bits will immediately follow the data bit. When a logic 'high' is applied to PInhibit, the PError status flag is brought to a logic 'low', indicating a no-parity error because parity is disregarded in this mode. To select either one or two stop bits, the SBSelect terminal is used. A logic 'high' on this terminal will result in two stop bits while a logic 'low' will produce only one. To load the control bits (WLSelect 1, WLSelect 2, PSelect, PInhibit, SBSelect) a logic 'high' is applied to the CRClock terminal. This terminal may be strobed or hardwired to a logic 'high'.

## CODE CONVERTERS

A terminal system is designed to operate with one code, USASCII for example. For it to use information from sources using other than USASCII code, Selectric for example, a code converter must be included in the terminal system.

Codes are used to transfer information over data links between such equipment as peripherals, terminals, and computers.

A code word is a binary word that represents either an alphanumeric character or a command.

For instance:
The letter A is represented by 1000001
The command DEL (delete)
is represented by 1111111 in USASCII code
Depending on the code used, the size of the alphabet (characters and commands) may vary between 64 and 256. The number of bits in a common alphanumeric code word may vary between 6 and 8 .

Many different codes are commonly used in data processing equipment. Equipment is built for a specific code and for that code only. To build a system from several pieces of data processing gear using different codes, it is necessary to convert codes.

MOS ROMs are ideally suited for code conversion. The code to be translated is fed at the input of the ROM and the output of the ROM represents the translated input code.

The most popular ROM size for code converter applications is the 2048 -bit organized as 256 words $\times 8$ bits. A ROM this size will handle all the usual codes for data transmission. (The most cumbersome code is the EBCDIC
with room for 256 characters of 8 bits.) Because most codes use a 7 -bit word and a 128 -character alphabet, it is often possible to make a 2048 -bit ROM, organized as 256 words of 8 bits, work both ways and not only translate code A into code B but also, upon command, translate B into $A$.

## Codes and Their Definitions

An almost endless variety of codes exists for data transmission. This causes a problem because users have difficulty in agreeing on a code, and when they do they often modify it slightly for their own purposes. Some of the most popular codes are:

Hollerith: Hollerith is used on punched cards. It is a 12 -bit code with a very large alphabet ( 256 characters and commands). This is the code used on the 80 -column punched cards as shown in Figure 3. A normal card punch machine will only punch 64 characters. Because of these limitations, the Hollerith code is not generally used for data transmission.

BCD Code (Binary Coded Decimal): BCD is a very simple code with 64 characters of 6 bits. This is the code used with the new SYSTEM 3 IBM punched cards ( 96 columns, 6 bits/column).

EBCDIC (Extended Binary-Coded-Decimal Interchange Code): EBCDIC is a widely-used code with room for 256 characters of 8 bits as shown in Figure 4.

USASCII (USA Standard Code for Information Interchange): USASCII is the only code on which seems to agree with everybody throughout the world. The code uses 128 characters, 7 bits per character. Often, users are not interested in the full 128 characters and need only the 64 characters subset boxed within the table in Figure 5. In this case, only 6 bits per character are needed, and either b7 or b6 may be dropped.

The international version of USASCII is called ISO. The 7-bit ISO is almost identical to the USASCII, except that certain characters may be replaced by national characters ( $£$ instead of $\$$ for instance). The 6-bit ISO is obtained by dropping $\mathrm{b}_{6}$.

Selectric Line Code: Because IBM Selectric Typewriters are commonly used as terminals, several Selectric codes are being used. The most common is the IBM Correspondence Selectric Line Code. It is a 7 -digit 128 -character code. A certain amount of logic is necessary to go from Selectric Line Code to Selectric Bail Code shown in Figure 6.

Baudot Code: A very simple 32-character 5-bit code, the Baudot is used mainly in teletype equipment, illustrated in Figure 7.

## MA1HIII

【【 ! ! | ! !

 \| 1111111111111111111111111111111111111111111111111111111111111111111111111111










FIGURE 3. Card with Hollerith Code


FIGURE 5. USA Standard Code for Information Interchange (USASCII)


FIGURE 4. Extended Binary-Coded-Decimal Interchange Code (EBCDIC)


FIGURE 6. Conversion Necessary to go from Selectric Line Code to Selectric Bail Code and Vice-Versa.


FIGURE 7. Example of Baudot Code

Other common codes include: IBM System 3608 -bit code, Honeywell 64 characters, GE 64 characters, UNIVAC 64 characters, Burroughs 64 characters, and IBM 47 characters.

## Practical Implementation

The ROMs are very adaptable to code conversion and can be programmed for this application. Because of the wide variations within a code family, in each case a truth table of the codes to be converted is needed before the device can be implemented.

The particular device is determined by the number of codes, the number of characters in a code, and the number of bits in a code word, e.g. TMS $4103 \mathrm{JC} / \mathrm{NC}$ ROM has 5 codes, 64 characters and 7 bits.

## DIGITAL STORAGE BUFFERS (DSBs)

It is often necessary to buffer information between the transmission line and a terminal. The rate of data transmission sometimes may be different from the rate of display. Such a function may be accomplished through storage registers but in this case the data is not always available at the output. A good solution for this problem is the use of an organized digital storage buffer also called Silo Buffer.

An example of such a device is the TMS $4024 \mathrm{JC} / \mathrm{NC}$ whose functional block diagram is shown in Figure 8. This is a first-in first-out digital storage buffer that will store up to 64 nine-bit words. The major components of the device include a $9 \times 64$ dynamic random access memory (RAM),
three shift counters, and comparison and control logic. A RAM-type organization results in zero ripple-through time. Data written at the input when the register is empty is immediately available on the output. The input and output are completely independent of each other. Input and output timing can be dependent on the clock timing (synchronous mode) or can be operated independently (asynchronous mode). The dynamic RAM requires two-phase continuous clocking at a specified minimum frequency. The clocks can be driven directly from TTL logic. Again lowthreshold, thick-oxide, MOS p-channel enhancement-mode technology is employed to allow interfacing with TTL/DTL circuits without external components.

The device will process data at any desired rate from dc to one-half the continuous clock frequency. At a nominal 500 kHz clock rate the maximum data rate is 250 kHz . Data is processed in parallel format, word by word. Write and read commands are used to enter and dump data. Data entry and dump may be either synchronous or asynchronous (in relation to the clock). Asynchronous operation is limited to data rates of less than one-third of the clock frequency. A positive-going edge on the read or write line is recognised as a command. It must occur while $\phi 1$ is 'high' for synchronous operation. A write command causes the data present on the input to be transferred into the buffer. Data-in must be true for the periods during which $\phi 2$ is 'low'. For asynchronous operation the Data-in must be true for two periods after the write command is given, because the write command may be given at any time in relation to the clock. If both the read and write lines are brought to a logic 'high', the device is disabled and the data


FIGURE 8. Functional Block Diagram of TMS 4024 JC/NC Digital Storage Buffer


FIGURE 9. Digital Storage Buffers Cascaded
outputs are floating. The data present in the register is conserved while the chip is disabled. A Clear command is provided to clear all contents of the digital storage buffer. When the Clear line is brought to a logic 'high', it invalidates all other commands. Completion of a Clear operation is detected by a logic 'high' on the 'Empty' status output. Status outputs (Empty and Full) are provided to indicate the state of the register and avoid invalid operation. A logic 'high' on the Full status output invalidates Write commands and a logic 'high' on the Empty status output invalidates Read commands.

It can be 'cascaded' to form multiples of 64 words ( x 9 bits) by using the arrangement as shown in Figure 9. Here the Empty output of device 1 is connected to the A input of the first monostable. The Full output of device 2 is inverted and connected to the B input of the monostable as an inhibit function. The Q output of the monostable is connected to the Read input of device 1 and the Write mono. of device 2 . This may be repeated for as many stages as required. The example shown is of three stages giving 192 words of 9 bits. Assuming the sequence begins with a clear command, all Empty flags will be 'high' and Read 'low'. The first Data word is written into device 1 by taking its Write input to a logic ' 1 ' level, for a maximum of one clock period. The Empty output of device 1 goes to a logic ' 0 ' and triggers the first monostable, to give a pulse of approximately one clock period. This causes the data to be read out of device 1 and written into device 2. In this way the data 'ripples' through all the devices, and is eventually stored in the last device. When the last device is full, the Full output changes to a logic ' 1 ' level. This puts a logic ' 0 ' on the B input to the monostable of the previous stage, thus inhibiting any further data transfer into the last device until some data is read out of it. The Full output will then return to logic ' 0 '. It should be realised that it takes several
clock cycles for data to ripple through all the devices from the time it is entered into the first device, until it is available at the output of the last device. The number of clock cycles obviously depends upon the number of stages.

To expand the memory in parallel, the simple arrangement shown in Figure 10 can be used to extend the number of bits.

## CHARACTER GENERATORS

MOS ROMs offer an extremely versatile approach to character generation which can be used advantageously in terminal systems.

They are programmed during manufacture to store data which may be read out on command to create the image of letters, numerals, and symbols in some sort of display system such as a cathode-ray-tube (CRT), array of lamps, or matrix-type printer. Each device can store more than 2000 bits of data (enough for 64 characters in one device) and includes addressing and decoding circuitry. The MOS circuitry is static rather than dynamic. No clocking is required.

Speed performance of static MOS ROMs is adequate for both low-speed applications and high-speed CRT data displays. Their small size and low power consumption in addition to their low cost make them attractive replacements for existing character generators in many display systems.

## Fundamentals

Tube-type character generators take various forms. Some like the monoscope consist of an electron gun, electrostatic deflection plates, and a target on which the characters are formed. In a character generator of this type,


FIGURE 10. Digital Storage Buffers Paralleled
an incoming digital code specifying the character to be displayed is first converted to deflection voltages. The electron beam is deflected accordingly to the appropriate target location which contains a metallized image of the desired character. This beam then scans the target in synchronism with the beam in a cathode-ray tube (CRT) display. Secondary emission from the metal image provides a video signal for the CRT, reproducing the character on its face.

In some CRT displays the character generation is performed within the CRT itself. In this case, a thin metal stencil with character shapes etched through is used to extrude the beam to the desired character shape. After leaving the gun, the beam is deflected to a character location on the stencil, passes through the stencil, and is converged to the tube axis. It is then deflected again, this time to a position on the CRT face, where the shaped beam causes the selected character to appear.

With these tube-type character generators, the digital code specifying a character must first be converted to positional information before character selection can be achieved. On the other hand, digital character generators use a more direct approach than the tube type. Digital types generally consist of a read-only memory (ROM) in which a given input code produces a digital output describing a character specified by the user. This digital output is then converted into a visual image as described below. The use of ROMs for character generation eliminates the need for bulky tubes or special-purpose CRTs. They can also be used in non-CRT applications such as billboard displays and matrix type printers.

## Practical Implementation

There are many different output code schemes that might be designed into an ROM character generator. However, the dot matrix output format is perhaps the easiest to visualize and use. Consider a $5 \times 7$ dot matrix used to present the letter A as shown in Figure 11. If each of
the dot positions is a lamp, then the dots in the letter A are on lamps, while the others are off. The on lamps correspond to logical ' 1 ' outputs of an ROM with a 35 -bit output word, while the off states correspond to a logical ' 0 ' output. In CRT displays, the same logical two-state output can be used to blank and unblank the beam. A sequential output from an ROM is generally more desirable than 35 parallel outputs because video information can be supplied as the beam is moving.

In order to use a ROM to generate a variety of characters a large ROM is necessary. For most display applications 32 characters is a bare minimum. A 64 character alphabet corresponds to a wider range of applications. Certain data display applications will necessitate as many as 96 or even 128 characters. The size of the dot matrix used depends on the definition needed for the display. Most human factor experts agree on the fact that a $7 \times 5$ character font presents enough definition for most applications while a 7 X 9 character font is much more eye pleasing. A $7 \times 9$ font permits, for instance, a good representation of complex characters such as the money sign and the ampersand. The total number of bits needed is as follows:

| 32 characters 7 X 5 | 1120 bits |
| :--- | :--- |
| 64 characters 7 X 5 | 2240 bits |
| 128 characters 7 X 5 | 4480 bits |
| 64 characters 7 X 9 | 4480 bits |
| 128 characters 7 X 9 | 8960 bits |

It would be costly and awkward to implement such a large number of bits through diode or classical bipolar logic. Core memories require special drive and sense circuits and are difficult to modify for different customer character requirements. Therefore in recent years, a viable alternative, especially as far as character generation is concerned, has been ROMs. The cost per bit is low, and likely to decrease further, and there are also savings in weight, size and power consumption.

Two examples of ROMs suitable for character generation are the TMS $2501 \mathrm{JC} / \mathrm{NC}$ with a row output format, and the TMS $4103 \mathrm{JC} / \mathrm{NC}$ with a column output.

Both these devices have been designed with a static logic source which permits the simplest system design and eliminates the need for the special clocking circuits required by dynamic MOS configuration.

The TMS $2501 \mathrm{JC} / \mathrm{NC}$ series allow the user to display one out of 64 characters on a $7 \times 5$ matrix. Rather than having all outputs available simultaneously only one row of the dot matrix is available at a time. By addressing the 3 row select lines as shown in Figure 12 the corresponding row is displayed on the output. The direct character font of the TMS 2501 is represented in Figure 13.

The 3 bit row address input is internally decoded in 8 row select inputs. Only 7 of them will be used for most display applications. Such a 'row output' device will find its application in raster scan displays (TV monitor type displays).

The TMS $4103 \mathrm{JC} / \mathrm{NC}$ device has been designed for use in CRT and billboard displays.

Rather than having all outputs available simultaneously, only one column of the dot matrix is available at a time. By driving one of the five colurnn-select inputs shown


FIGURE 12. Functional Block Diagram of TMS 2501 JC/NC ROM


FIGURE 13. TMS 2501 JC/NC Character Font
in Figure 14, the corresponding column is made available at the output. Thus this character generator accepts USASCII input coding and provides 64 standard characters in a $5 \times 7$ dot array, and an entire character can be obtained in less than $1.5 \mu \mathrm{~s}$.


FIGURE 14. Pin Functions of MOS ROM TMS 4103
The memory matrix of the' 4103 device consists of 2240 P-channel MOS devices arranged in a $32 \times 70$ array. As shown in Figure 15, the 32 horizontal lines drive the MOSFET gates, while their drains are connected to one of the 70 output lines. Every device has its source grounded. When one of the 32 gate lines is driven negative, those devices which have their gate connected are turned on, pulling down the voltage of the corresponding output line. Whether a gate is connected or not is determined by mask programming, with a connected gate corresponding to a dot in the output format.

The block diagram in Figure 15 shows the interconnection of all circuits in an ROM of the TMS 4103 type: the decoder, memory array, and output selection circuits. In order to arrange the 64 characters with a 5 X 7


FIGURE 15. Functional Diagram of all Circuits within an MOS ROM of the TMS 4103
matrix, two characters are encoded on each of the 32 gate lines. Five of the six bits (or six of seven) in the input code are used to drive the decoder, with the sixth bit, as shown in Figure 15, connected to the output buffer to choose between the two characters.

Programming of the MOS ROMs is done at the second-oxide-removal processing stage. Unused transistors have a layer of thick oxide over their gate regions (Figure 16). The other masks used during the process are the same for all the devices in one series. Fully computerised methods


> FIGURE 16. An MOS Transistor can be Either Constructed or Omitted by Growing Either a Thin-Gate Oxide or a Thick-Gate Oxide

are used to cut the second-oxide removal mask ensuring fast turnaround time and completely eliminating code errors. A picture oif the TMS4103 chip is shown in Figure 34 at the end of the chapter. The thin oxide, thick oxide, and metal are different shades of gray. The decoding, buffer and memory matrix sections are on the right, top and centre respectively, and the programmed areas can be seen in the memory matrix.

Power Supply Requirements: Two power supplies are required, $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{GG}}$. The TMS 2501 JC , NC uses a $\mathrm{V}_{\mathrm{DD}}$ of -5 V and a $\mathrm{V}_{\mathrm{GG}}$ of -17 V . In most systems the designer will want to translate all power supplies up by 5 V and the following voltage $\mathrm{V}_{\mathrm{SS}}+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{GG}}=$ -12 V . This will permit a TTL device interface. The typical power dissipation of this device at $50^{\circ} \mathrm{C}$ is 280 mW . VDD and $\mathrm{V}_{\mathrm{GG}}$, are nominally -14 V and -28 V for the' 4103 device. No current is drawn from the $-28 \mathrm{~V} \mathrm{~V}_{\mathrm{GG}}$ supply, since it is internally connected only to MOS gates. About 25 mA is drawn typically by the memory array from the $-14 \mathrm{~V} \mathrm{~V}_{\mathrm{DD}}$ supply at $20^{\circ} \mathrm{C}$ ambient temperature, resulting in a $350-\mathrm{mW}$ power dissipation. Additional power is dissipated in the output buffer devices, depending on the external output conditions. In most cases the designer will translate all power supplies by 14 V , and use $\mathrm{V}_{\mathrm{SS}}=+14 \mathrm{~V}$, $\mathrm{V}_{\mathrm{DD}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{GG}}=-14 \mathrm{~V}$ as power supplies. This will also simplify TTL interface.

Address and Select Inputs: The TMS $2501 \mathrm{JC} / \mathrm{NC}$ type uses an exhaustive decoder ( 6 inputs in $64 \times 8 \times 5$ organisation). It uses a 3 input address for the row (or column) select.

All of these inputs are connected to MOS gates. Each input is protected by a field-plate zener diode against gate damage due to static charge accumulation. Because only gates are being driven, the inputs appear capacitive and require no current other than the small leakage current associated with the protective zener.

The nominal logic voltage on the inputs are the following:

$$
\begin{array}{ll}
\text { Logic High } & \text { VSS } \\
\text { Logic Low } & \text { VDD }
\end{array}
$$

This leads to the following input definition:

TMS 4103
Power supply +14 to -14

|  | MIN | NOM | MAX |
| :--- | :--- | :--- | :--- |
| High $=0$ | +11 V | +14 | 14.3 |
| Low $=1$ |  | 0 | 3 V |

TMS 2501

|  | MIN | NOM | MAX |
| :--- | :--- | :--- | :--- |
| High $=1$ | 3.5 | 5 | 5.3 |
| Low $=0$ |  | 0 | 3 V |

Output Characteristics: The TMS 2501 JC/NC features a triple-state push-pull output buffer connected between VSS and VDD. This will permit direct TTL capability. The fan-out of the TMS 2501 buffer is 2 TTL gates.

The' 4103 type character generators have a single transistor with an open drain at the output which can be returned to a negative voltage through external circuitry. A schematic showing a portion of the relevant internal MOS circuitry for this type appears in Figure 17. When a dot is to occur, the output device is turned on, pulling the drain toward ground. Otherwise, the device remains off.

As in a discrete MOSFET, the drain current of the output buffer is affected by its drain-to-source voltage VDS and gate-to-source voltage $\mathrm{V}_{\mathrm{GS}}$. The value of $\mathrm{V}_{\mathrm{DS}}$ is dependent on the external circuitry being driven, whereas $\mathrm{V}_{\mathrm{GS}}$ is determined internally.

Speed Performance: The output current of an MOS character generator does not change instantaneously after a new input is applied. A delay occurs which is dependent on the following factors: the character program within the memory; whether a character-address, row-address or column-select input is changed; the characters involved if character address is altered; the direction of output change-on to off to on.

A primary source of delay is the charging of the gate lines in the memory array. The more gates connected or the more dots programmed in the character, the larger the capacitance and the longer the time required to charge the line. Position of the character storage area in the matrix


FIGURE 17. Portion of Output Circuitry
also affects delay due to the distributed-RC nature of the diffused drain lines.

Response to a character-address change involves the longest delays. Beginning with an output initially off, if a column or row is selected and an input code is applied that will result in the output turning on, the resulting output current has the appearance in Figure 18(a). If the output is initially on and being turned off, Figure 18(b) is applicable.


FIGURE 18. Voltage Response of an MOS ROM Output When Switched by a Character-Address Change

For a given character, $t_{o n}$ is always greater than $t_{\text {off }}$ because the output resistance of the decoder is greater when charging a gate line than when discharging it. Because these delay times are dependent on the particular character format desired by a customer, no definite values can be assigned to $t_{o n}$ and $t_{\text {off }}$ for all memories.

Within a given memory, both $t_{o n}$ and $t_{\text {off }}$ can vary, depending on the character chosen. Variations from 200 ns to 350 ns for $\mathrm{t}_{\mathrm{on}}$ and from 60 ns to 160 ns for $\mathrm{t}_{\text {off }}$ are possible.

Turn-on and turn-off delays also exist when a column is enabled or disabled with a character-address input already applied. Both of these delays are typically less than 100 ns for the' 4103 device.

The current rise time at an output is always greater than the fall time. Rise times can be as long as 200 ns while fall times are generally less than 100 ns .

The discussion of the speed is not only theoretical. There are many cases when the system design makes a maximum access time mandatory. When a plain TV monitor ( 625 lines) is used, the image is regenerated 25 times per second. If the desirable 80 characters per line of text is to be used a character must be obtained every 625 ns.

At 400 ns over this temperature range the TMS 2501 has speed to spare. The access times of the two character generators are as follows:

TMS 2501 TMS 4103

| Character | 400 ns | 700 ns |
| :--- | :--- | :--- |
| Row (column) select | 300 ns | 300 ns |

Input and Output Interfacing: The TMS $2501 \mathrm{JC} / \mathrm{NC}$ interfaces directly to TTL, DTL as seen in Figure 19. All inputs, outputs, chip select and column select lines are directly TTL compatible without external components.


## FIGURE 19. Interfacing TMS 2501 JC/NC With Series 74 TTL

As far as the TMS 4103 type of device is concerned interfacing is most easily achieved when the ground of the MOS device is brought above the TTL ground as shown in the example given in Figure 20. In this configuration the character-address, row-address and column-select voltages do not have to swing below ground. Consequently, TTL open-collector gates or MSI decoders can be used at the character-address, row-address and column-select inputs. The SN7416 open collector TTL gates are ideal for this purpose. Discrete npn transistors may also be used with their bases driven by a TTL output; the 2N3014 or its plastic version the 2 N 4420 is recommended for this application.

While either the open-collector gates or npn drivers could be used at the column-select inputs, an MSI decoder such as the SN7445 may be more cenvenient since only one output at a time needs to be enabled. The value of load resistance R should be about $2 \mathrm{k} \Omega$ for high-speed operation. It may be increased at lower speeds to lessen current drain.

Output interface circuitry must convert the current output of the character generator to a voltage swing capable


FIGURE 20. Interfacing a'4103 MOS ROM with 54/74 TTL
of driving a $54 / 74$ TTL input. It should not respond to the maximum leakage current for an off output, but must respond to the minimum current for an on output.

A simple circuit which meets these requirements for the '4103 type is the npn transistor inverter shown at an MOS ROM output in Figure 20. The $22 \mathrm{k} \Omega$ base resistance assures that the transistor will not be turned on with an ROM output leakage current and transistor leakage current $\left({ }^{\mathrm{CBO}}\right)$ of $20 \mu \mathrm{~A}$. A $2.2-\mathrm{k} \Omega$ load resistance assures that a good logical 0 appears at the TTL input when the ROM output current is on. A $6.8-\mathrm{k} \Omega$ resistance has been added in series with the MOS output to limit power dissipation in the memory, while the 300 pF capacitor maintains switching speeds. As an alternative, use of low-power 54/74 TTL for the output interface circuitry only requires a $3-\mathrm{k} \Omega$ resistor to ground, to convert the character generator output current into acceptable logic voltages.

In some applications not every output needs a separate interface circuit. The system in Figure 26 which is discussed in the next section, requires only one interface circuit for seven outputs.

## DISPLAY SYSTEMS

## Matrix

A moving billboard display could be arranged as shown in Figure 21. The seven character-generator outputs each drive one lamp in the far right column. Each pattern entered at the right is shifted to the left by other logic circuits in synchronism with the changes of column-select inputs. After five shifts the entire character is visible. All column-select inputs are then disabled so that spaces can be entered in the light matrix between characters.

A column-output character generator can also be used to obtain printed characters. The seven outputs can be connected to a column of seven light-emitting diodes arranged over a strip of moving, light-sensitive paper or film. Movement of the paper provides the spacing between columns as the column-select inputs are sequenced.

## CRT Screen

The logic block diagram of a system for displaying a single character on a CRT is shown in Figure 22. Two


FIGURE 21. Functional Diagram of a Moving Billboard Display Using One MOS ROM for Character Generation


FIGURE 22. Functional Diagram of Circuitry for Projecting One Character on a CRT Using an MOS ROM
counters are involved; one sequences through the seven outputs of an MOS character generator while the other selects a column. A digital-to-analog converter connected to each counter provides a staircase waveform for vertical or
horizontal deflection. The scanning sequence is shown in Figure 23. It begins at the bottom-left dot position of


FIGURE 23. Scan Pattern for Single Character
CRT Display Generated by an MOS ROM
the $5 \times 7$ dot matrix and ends at the top-right position before retrace. At the end of each vertical column scan, the row-select counter resets and advances the column-select counter to the next column position. An entire scan over the 35 dot positions must be repeated rapidly enough so that flicker of the display is not apparent. A rate of 60 Hz is generally considered adequate for all standard CRT phosphors and brightness levels.

Waveforms showing the relationship between the deflection signals, Z-axis output, and counter conditions are shown in Figure 24 for the first two columns of the number " 8 ". The Z-axis output is always low while the


FIGURE 24. Deflection and Z-Axis Signals for Single-Character CRT Display as in Figure 13.
beam is being stepped between dot positions and remains low for a portion of the dwell time at a dot position. This blanking allows the display system to be used with an ordinary laboratory oscilloscope having an ac-coupled


FIGURE 25. Complete Circuit for Single Character CRT Display System

Z-ax is input. It also eliminates all potentially visible retrace lines. Without blanking, the output would not fall when stepping between on dots. The beam would stay turned on between steps, creating dc restoration problems with an ac-coupled Z-axis.

The single-character display system just described is implemented in Figure 25 using TTL for the counters. decoder, and D-to-A conversion. A UJT oscillator running at 4.2 kHz is first divided by two to produce the blanking signal for the Z -axis amplifier. As the blanking signal is applied, the row-select binary counter is clocked. The resultant count is converted to an analog voltage by a 3-bit D-to-A converter consisting of three open-collector TTL inverters and a modified binary ladder network, causing a vertical movement of the beam. When the row-select decoder senses the eighth state of the binary counter, it resets this counter and clocks the column-select counter. An identical D-to-A converter provides the horizontal deflection signal.

The decoder, a SN7445N, used for the column-select counter, interfaces directly with the MOS character generator, using load resistors. The decoder outputs have a $30-\mathrm{V}$ breakdown potential and can sink up to 80 mA .

The decoder for the row-select counter drives opencollector TTL inverters which together with the diode array allow only one output from the character generator to drive


FIGURE 26. Scope Photos of Numeral " 8 " Obtained Using an Oscilloscope (and the Circuit of Figure 25) Different sizes and appearances result from adjusting oscilloscope gain, focus and astigmation controls
the output amplifier. This simple arrangement eliminates the need for separate interface circuits on each output and can be used at high speeds as well as the speeds encountered in this system.

In Figure 26 is shown a photograph of the number ' 8 ' obtained with this system and an ordinary oscilloscope having decoupled X and Y inputs and an a.c. coupled Z input. Size and aspect ratio of the character can be adjusted by the gain controls on the scope, and dot size can be varied with the focus and astigmation controls.

The extension of the single-character display system just discussed to a system capable of displaying one entire line of characters is relatively straightforward. The columnselect decoder must first be modified so that spaces can be inserted between characters. Two column widths are sufficient, and are easily obtained without extensive modification as shown in Figure 27. All columns are disabled for the first two counts of the column-select counter so that no Z-output can occur during this time. (The spacing delay may be used to address a new character in the ROM.) A character-address counter is advanced when the columnselect counter resets. The binary outputs of this counter drive a D-to-A converter with as many output voltage steps as there are characters, each step having a height equal to


FIGURE 27. Modification to Column-Select Decoder in Figure 25 for Character Spacing
seven column-select steps. Summing of the column-select and. character-select D-to-A converter outputs results in the total horizontal deflection signal.

A new character input is applied to the MOS character generator each time the character-address counter advances. This may be achieved by clocking MOS shift registers containing the character codes of the characters to be displayed at each reset of the column-select counter.

As the number of characters on a line becomes large, the horizontal deflection voltage approaches a sawtooth waveform. In practice, a sawtooth can actually be used, eliminating the need for two D-to-A converters. A linear ramp generator which is reset when the character-address counter resets, provides a suitable horizontal signal if a slight tilt to the characters is permissible.

By adding still another counter, several lines of characters can be displayed. This line-address counter is advanced when the character-address counter resets. A D-to-A converter provides a staircase waveform with as many steps as there are lines. This staircase waveform is summed with the staircase waveform from the row-select converter to provide the total vertical deflection signal. The basic organization of this system is apparent from the above.

## TV Raster Scan

Most CRT displays presently being built use raster scan. This is a TV type of sweep. A raster type CRT is very similar to a TV monitor. As a matter of fact, some manufacturers actually use TV monitors for their displays. The CRT beam is swept in a raster of lines by applying a synchronized voltage range to the X and Y deflection circuits.

The image is formed by modulating the beam intensity with a video signal at appropriate times during the raster sweeps.

Typical commercial TV video is essentially an analog signal. There are many shades of gray between pure white and jet black. For a display, we can simplify the video and use only two levels of intensity - black and white. Thus, the video signal can be fed into the CRT as a series of Os and 1 s and the image can be made up of a series of dots and blanks that are interpreted as lines, characters, etc.

## Advantages.

- Economical hardware (TV)
- Simple deflection circuits
- Simple digital logic
- Economical refresh
- Constant flicker rate independent of information


## Disadvantages:

- Use of light pen is difficult
- Need storage even for blank areas of the screen
- If data is not alphanumeric, data preparation is cumbersome

The most common character fonts for raster scan CRT displays employ $5 \times 7$ or $7 \times 9$ matrices.

In a CRT display, only one dot of a character can be presented at a time. For this reason, video information to blank and unblank the beam must be completely serial. Therefore any parallel outputs of a character generator must be sequentially inspected.

In a raster-scanned display like that in conventional television the CRT beam moves vertically after a complete horizontal sweep. Control of the beam to obtain the scanning pattern in Figure 23 for each character is not readily available. It therefore becomes desirable when using a dot-matrix MOS character generator to display only a portion of a character at a time, rather than scan over a complete character before going on to the next one.

One row from each character in a line of characters can be presented during one horizontal sweep as shown in Figure 28. A total of seven sweeps is required to display a character with 5 X 7 dot matrix. Since conventional TV displays use interlaced scanning, alternate rows must be displayed in each field, i.e. rows $1,3,5$, and 7 in one field and rows 2,4 , and 6 in the other.

The character generator output for this kind of display should consist of five parallel outputs chosen on a row-selectable basis. Speed requirements prevent a column-


FIGURE 28. Raster Scanning of Dot Matrix Characters as in a Television Picture Tube
selectable output, such as provided by the ' 4103 type MOS ROMs, from being used effectively. For this reason the 2500 type of row-selectable device was developed.

TV character displays are popular because of the inexpensive monitors available. Additional logic costs above those required for a simpler X-Y display system must be considered along with other system requirements before a decision is made on the scan technique and monitors to be employed.

## CRT 'Stroked'

A CRT character display can be obtained by generating a sequence of vectors or strokes on the CRT to describe a desired character. Instead of using a dot matrix to represent the character, the image is formed from a series of connected lines. Control of these lines comes from information stored in several '4103 type MOS ROMs used together. Consider an 8 position X-Y stroke representation of the character ' $A$ ' as shown in Figure 29. The initial point of operation is at the coordinate $\mathrm{X}=\mathrm{O}, \mathrm{Y}=\mathrm{O}$. The first stroke (1) goes to $\mathrm{X}=1, \mathrm{Y}=1$ with $\mathrm{Z}=0$; therefore, the CRT beam would move diagonally to the new position with the beam off. The second stroke (2) moves the beam


FIGURE 29. Letter " $A$ " in 8 Position, 10 Stroke Matrix
from its last position $(\mathrm{X}=1, \mathrm{Y}=1)$ to the next position $\mathrm{X}=1, \mathrm{Y}=5$ with the beam on, thus drawing a vertical line on the CRT four units high as the beam moves. The strokes continue to describe the character until completed, with the last stroke returning the beam to the initial position. A block diagram of a display system using this technique is shown in Figure 30. Note that of the seven outputs from the ' 4103 type MOS ROMs, three outputs are used to


## FIGURE 30. Functional Diagram of Circuitry for Projecting One Character on a CRT Using Stroke Generation

designate the Y coordinate and one output controls the CRT beam intensity. By using more MOS ROMs, the number of strokes per character can be increased resulting in a displayed character with finer resolution.

A somewhat different approach greatly increases the resolution of the displayed character. Instead of generating the absolute coordinates X and Y at each stroke time, as shown in the system of Figure 30, only the changes in coordinate locations need be generated at each stroke time.

The seven outputs from the 4103 type MOS ROMs would be coded to represent the X axis by 3 outputs (sign and 4 lengths), the Y axis by 3 outputs (sign and 4 lengths) and the Z axis by one output (beam blanked or unblanked). The character begins at an initial position on the CRT. During the first stroke time the CRT beam can move in any direction in increments of $0,1,2$, or 3 units with the beam blanked or unblanked. During the second stroke time the beam can again move in any direction in $0,1,2$, or 3 unit lengths with the beam on or off. The initial position of the beam for the second stroke time is the final position of the beam at the end of the first stroke time. Implementation of the above requires some means of holding the D-to-A output voltage at the end of a stroke time, and then summing this voltage with the change in voltage required during the next stroke period. A second method of implementation would be to use two 3-bit registers to store the absolute coordinates of X and Y and two 3-bit adders that would add the change in locations from the MOS ROM outputs to the location held in the registers, arriving at the new location in absolute coordinates. To maintain the CRT line at the same brightness, the beam intensity can be modulated by observing the unit lengths the beam must move during one stroke time and controlling the Z -axis voltage correspondingly. By using more MOS ROMs of the ' 4103 type, displays having 10,15 , or perhaps 20 strokes per character can be obtained.

## KEYBOARD ENCODER

MOS keyboard encoders provide many advantages compared to bipolar circuits and therefore, are becoming used more and more. MOS provides greater system simplicity. One reason for this is that because of the high level of integration achieved through MOS/LSI, an entire keyboard encoder can be implemented on one single package - direct contrast to the numerous discrete devices and/or integrated circuits used with bipolar techniques. Because it employs fewer components MOS/LSI allows considerable savings in hardware in addition to the simpler, more reliable design.

Furthermore, more cost savings arise from MOS encoders through the savings in related costs, such as printed circuit boards, labour and testing - all again directly related to fewer components. With MOS keyboard encoders, all codes can be changed easily through one mask artwork change. A fixed printed circuit board design can be used. It does not have to be changed when the codes are changed.

Higher degrees of system performance can be achieved. With MOS keyboard encoders, two and N-key rollover are obtained easily. Data-ready terminals, storage flip-flops and other elements can be easily incorporated in the design. In addition, the code words associated to 1 key in the different modes need not be related.

## Basic Functions

Activation: Generally, a key controls a simple switch which is open when the key is at rest and closed when the key is depressed. A common variation is a reed switch controlled by a magnet mechanically attached to the moving part of the key.

In addition to switches there are other ways to detect the depression of a key. The depression can change the capacitance of a capacitor, the ohmic resistance of a resistor or the inductance of a winding. Hall effect (semiconductor) devices also may be used for the activation of a key.

Number: The number of isolated outputs per key varies. Generally, there is only one output per key. But some coding schemes necessitate two, attained by implementing two switches per key or by using two diodes at the output of the switch.

The number of keys in a keyboard varies depending upon the equipment in which the keyboard is used. MOS techniques are applicable to any number of keys. It is believed, however, that MOS techniques are of special interest for numbers of keys between 32 and 128. This is an area in which the considerable cost savings gained by MOS techniques compared to bipolar techniques are most evident. It must be remembered that the total of 128 keys is not a limit imposed by MOS techniques - it is the practical limit of the size of keyboards.

Key Bounce: When a mechanical switch is closed, the contacts do not come to rest immediately. There is a definite "key bounce." Frequency of this contact bounce and the settling time vary according to the characteristics of the switch itself. The encoder must consider this key bounce phenomenon to avoid spurious encoded outputs. Well-designed keyboard encoders provide ways of adjusting for key bounce.

Data Ready Terminal: For indication that the contacts have settled and that the bounce has ceased, an output terminal should be included in the encoder design. A logical signal on this terminal indicates that the output data is valid.

Mode: Depression of a key may result in more than one output word. In many keyboards, for example, depression of the same key generates an upper-case or a lower-case letter (and the corresponding codes at the output of the keyboard encoder). The number of words generated by the depression of a single key is defined as the number of modes. Shift keys (also called mode select keys) are used to determine which mode corresponds to the depression of a key. Most keyboards employed in computer equipment use two, three, or even four modes. Most keyboards used in calculator equipment, however, use only one mode.

It must be noted that an MOS keyboard encoder places no restriction on code words associated with the different modes on any given key. There may be no relation whatever between these coded outputs because MOS
keyboard encoders use read-only memory techniques. It is comparatively easy to implement a multimode keyboard encoder with bipolar techniques as long as the words associated with the different modes for any given key differ by only one or two bits. If such is not the case (which is very common with keyboards used in terminal equipment) the amount of logic needed with bipolar techniques becomes very cumbersome.

Simultaneous Key Depression: It is common for a keyboard operator to depress two or more keys simultaneously. Obviously, this can cause problems with the generation of an output signal. Most keyboards do not include a mechanical key interlock which prevents the depression of more than one key at a time. Therefore, some type of electronic "lockout" or "rollover" must be a necessary part of a keyboard encoder to ensure that only one output the proper output - is generated despite the fact that two or more keys were depressed simultaneously.
$N$-Key Lockout: One way of overcoming the problem of output determination when two or more keys are depressed together is known as N-key Lockout. Such a circuit is a part of certain keyboard encoders.

If this is designed as a part of the circuit, when two or more keys are depressed at the same time, within the settling period of the contacts or the sampling period of the keyboard encoder, the keyboard encoder will not generate any data output. When one key is depressed, the keyboard encoder generates the proper output. But when a second key is depressed while the first one is also depressed, the keyboard encoder does not generate any output as long as the first key is not released. When the first key is released, the output corresponding to the second key is generated. Thus, if N keys are depressed simultaneously no output will be generated until all keys are released except one.

N-Key Rollover: Another way of overcoming the problem of simultaneous key depression is N-key rollover. In an N-key rollover system, when a key is depressed thecorresponding output is generated. If the first key remans depressed while a second key is depressed, the output corresponding to the second key is generated. When a third key is depressed while the two first keys (or one of them) are still depressed, the output corresponding to the third key is generated. In an extreme case, all of the keyboard keys except one may be depressed. When the last key is depressed, the corresponding output is generated.

N-key rollover, which has been shown increases typing speed considerably, is commonly found on electric typewriters. Because most typists are accustomed to electric typewriters, it is extremely desirable to include these same features on keyboards used for terminals.

Generally, it may be assumed that N-key lockout is sufficient when a visual indication CRT screen, paper printout, and other methods corresponds to the depression of a key. N-key rollover, while desirable in all instances, is absolutely necessary when no visual indications corresponding to the depression of a key are provided.

Fairly difficult and complicated to attain with bipolar techniques, N-key rollover is, however, relatively easy to implement with MOS techniques.

Output Wire ORing: A system may include more than one keyboard. Or if a very large number of keys are desired, it may be necessary to use several encoders for one keyboard. The design of the encoder output circuits must be such that the corresponding outputs of several encoders may be directly tied together and that the resulting output be the logic sum of the connected output. In an MOS keyboard encoder, this can be achieved by using single-ended buffers or special enable logic.

Output Latches: It is often desirable to keep the output word corresponding to a key available on the outputs of the keyboard encoder until the next key is depressed. To accomplish this, latches must be provided in the encoder. The MOS encoders discussed later detail how this is accomplished with MOS techniques.

## Static Keyboard Encoders

Static MOS keyboard encoders make use of static ROM techniques. Except for the key bounce circuits and the output latches, an MOS static keyboard encoder essentially consists of a large MOS read-only memory with as many outputs as there are bits in the desired output code.

As shown in Figure 31 a possible implementation would be to assign one key to each read-only memory input. This is not desirable because:

1) The number of input terminals would become much too large (the largest package commonly used in MOS has 40 pins while most keyboards have from 40 to 90 keys). This would force the utilization of several ROMs in a wire-ORed configuration.
2) If an off-the-shelf ROM were to be used, the number of bits would become ludicrous. In a normal ROM the n inputs are decoded in $2^{\mathrm{n}}$ terms. If a custom ROM were to be used, it would, of course, be possible to forego the decoder and to access directly the read-only memory matrix. This is possible since only one switch could be closed at a time.


FIGURE 31. Assigning One Key to Each ROM Input is not Desirable

Static keyboard encoders automatically provide N -key lockout. The decoder section of the ROM is programmed to accept only input words which consist of specific patterns of logic " 1 " and logic " 0 ". No other combinations will be accepted by the decoder, nor result in an output.

N-key rollover may be obtained easily with a static keyboard encoder if the switches are wired to produce a voltage pulse instead of a voltage level upon closure. The width of the voltage pulse must be at least equal to the access time of the ROM.

Static keyboard encoders do not necessitate clock. They are simple to use and N -key rollover is easily obtained. Their only drawback is that two diodes per key are necessary when one-contact switches are used. However, computer-type diodes are inexpensive and can often be mounted in the reed-switch housing, taking the place of the wire going to the upper part of the reed, as shown in Figure 32.

## Dynamic Keyboard Encoder

Scanning techniques are commonly employed when bipolar logic elements are used to implement keyboard encoders. The same techniques are applicable to MOS keyboard encoders.

Basically, a dynamic keyboard encoder consists of these five elements:

1) A binary counter.
2) A decoder driven by the most significant bits of the counter (slow count).
3) A multiplexer driven by the least significant bits of the counter (fast count).
4) A one shot fed by the output of the multiplexer.
5) A ROM for mode select and code conversion.

The key switches are used as cross points in a matrix, the lines of which are the outputs of the decoder, and the columns of which are the inputs to the multiplexer. All of the columns of the matrix are scanned for each step of the decoder. Such a system is shown in Figure 33.

A key closure results in logic ' 1 ' at the output of the multiplexer and the output is used to stop the counter. The output of the counter, when stopped, is the ROM input address. A ' 1 ' on the output of the one-shot signifies that the data is valid (data ready).

The MOS scanning keyboard encoders used in such systems offer many advantages compared to their bipolar counterparts:

1) The high level of integration allows the designer to implement the entire circuit in one package instead of several packages.
2) The ROM section of the MOS keyboard encoder can be expanded to store several unrelated modes/key.
3) Codes can be modified by a single-level artwork change on the MOS device instead of a printed circuit
board change.
4) A clock generator can be incorporated on the chip easily.
5) Two-key rollover is inherent to the scanning approach. N-key rollover may be obtained simply through shift-register techniques in the MOS scanning approach, and this circuitry can be incorporated on the chip.


FIGURE 32. Method of Mounting Diodes in the ReedSwitch Housing When One-Contact Switches Are Used


FIGURE 33. Block Diagram of a Typical Dynamic Keyboard Encoder


FIGURE 34. Photograph of a TMS 4103.

# III THE RANDOM ACCESS MEMORY 

by<br>Howard Cook

The semiconductor memory element has already made an enormous impact on the industrial electronics industry. This is partly due to its higher performance than core memories, and lower cost than high performance magnetic systems such as plated wire. It is also due to its greater convenience of use. No mechanical or physical knowledge is required to build a system using a semiconductor memory device, unlike magnetic systems which require considerable specialised knowledge. These factors combined with the low cost are important factors in the growing interest in memory devices in non-computer applications and it is likely that memory devices similar to those described in this chapter will be used in consumer electrical apparatus. For example, in the T.V. set information transmitted during the frame synch. period, could be stored and then displayed at the touch of a button.

The first major assault by the semiconductor industry on the virtual monopoly of magnetics in memory systems was the introduction of 1024 bit p-channel Random Access Memory (RAM) devices at the beginning of this decade. The first of these to be introduced was the '1103, and despite some undesirable characteristics which required special care in the use of the device, demand for it rapidly increased throughout the industry and many memory system manufacturers were soon committed to designs using the '1103. Later devices, such as the TMS 4062/3 (AMS 6002), offered better performance and fewer problems in use.

The advantages of the later generation of devices were sufficient to influence some systems manufacturers, but the majority felt that they should persevere with the '1103, since so much had been spent on system development with this device, until something happened which would offer a significant cost advantage over the '1103 and warrant new syste $m$ designs.

The next logical step in semiconductor memory development after 1024 bits is 4096 bits of storage per device. To be able to produce devices of this capacity economically called for a change in technology, and the n-channel silicon gate process was therefore developed commercially. This process combines the advantages of the silicon gate technique, i.e. smaller device geometry and easier interconnect, with those of n-channel processing. In the n-channel Field Effect Transistor, FET, the majority carriers are electrons, which have a greater mobility than the hole carriers in a p-channel device. This results in a better speed-power combination for the device, as discussed in Chapter I.

The RAM is not only an essential unit in any high performance memory system, but is also becoming a useful
function in modern logic circuit design. By definition the RAM is a data storage element in which the access time to the stored data is identical for all storage locations. This differs from a recirculating store, for example, where the access time to any particular stored bit depends upon the position of that bit at the moment of accessing.

The usual approach to manufacturing a RAM storage element is to use some form of two dimensional matrix of storage cells, whether these cells are ferrite cores, plated wire elements, or semiconductor circuit. Owing to the regular pattern of the matrix and interconnections, a large number of the latter type, i.e. the semiconductor circuits, may be fabricated in a small area on a silicon chip, and the improvements in semiconductor processing techniquues have enabled devices with up to 4096 ( $64^{2}$ ) storage cells to be manufactured. Examples of two MOS RAMs are the TMS 40631024 bit device (commonly abbreviated to 1 k bit) and the TMS 40304096 bit ( 4 k ) memory.

## DEVICE DESCRIPTIONS

## 1k Bit RAM

The TMS 4063 is a high performance MOS RAM organised as 1024 words by one bit. An access time of 150 ns is attainable, and a cycle time of 290 ns . It only requires two clock signals without any overlap, which considerably simplifies the design of the control circuit.

The ' 4063 differs from the earlier 4062 only in that the 'clock' and 'chip select' inputs to the device are internally connected to a common pin, thus allowing the TMS 4063 to be packaged in an 18 pin dual-in-line (D.I.L.) pack.

The basic cell uses four transistors with unique support circuitry which gives rise to high performance yet low power dissipation. The low input capacitance simplifies the design of driver circuits necessary to interface with transistor-transistor logic (TTL). The differential outputs are capable of being wire-OR'ed to facilitate memory expansion. In this case each memory is controlled separately by the Chip Select/Clock input.

The reading of information stored within the memory is non-destructive, but since the device is dynamic, it is necessary to periodically refresh the stored information.

## 4k Bit RAM

The TMS 4030 is a 4096 word $x 1$ bit dynamic RAM fabricated using n-channel silicon gate processing. Its 300 ns maximum access time and 470 ns maximum cycle times make it ideally suitable for large memory applications. Its inputs and output, except for the single clock, are directly compatible with Diode Transistor Logic (DTL), TTL and all
similar logic families. This enables a considerable cost saving in peripheral interface devices to be made, quite apart from the fact that the memory device itself sells at a lower cost/ bit than any 1 k memory device. The device incorporates internal registers for the Address inputs and the Chip Select input to simplify the input timing requirements. It can be seen from the timing diagrams on the data sheet that the many 'don't care' conditions make it extremely simple to operate the TMS 4030.

The power dissipated during operation at maximum speed is approximately $0.1 \mathrm{~mW} / \mathrm{bit}$, and the power during standby (i.e. Chip Enable at logic 'low') is approximately 2 mW . To obtain these low power requirements, it has been necessary to employ dynamic circuitry techniques in the design of this device, and hence Refresh cycles are necessary in most applications to maintain the integrity of the stored data. The requirement for Refreshing the data is that all 64 combinations of address $\mathrm{A}_{0}-\mathrm{A}_{5}$ must be exercised within the stated Refresh period. $\left(2 \mathrm{~ms}\right.$ at $70^{\circ} \mathrm{C}$ ). The power supplies required to operate the memory are $\mathrm{V}_{\mathrm{DD}}=$ $12 \mathrm{~V}, \mathrm{~V}_{\mathrm{BB}}=-3 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$, and $\mathrm{V}_{\mathrm{SS}}$ connected to 0 V . The +5 V supply is obviously compatible with the logic supply of the remainder of the system, and the -3 V substrate bias supply has to sink only a very small current. This supply may be economically generated within the memory system to save using an external supply.

## The Storage Cell

The first MOS memories developed used static type storage cells as shown in Figure 1a. These are similar in operation to bipolar memory devices being made up of cross coupled bistables. These cells are then arranged in a matrix, and the selection of one X address and one Y address uniquely selects one cell. The differential outputs of the cells are connected to the Read lines. To read the contents of a cell, it is necessary to detect the polarity of the differential current flowing in these lines. The contents of these static cells remain unchanged until new information is written in. In such cells one transistor is always conducting, which gives rise to a certain power dissipation - an important consideration. To reduce power consumption, the dynamic

type of cell was introduced (see Figure 1b). In this cell the transistors making up the bistable are connected to the power rail via two more transistors which are controlled by the clock signal.

When the clock signal is at the $\mathrm{V}_{\text {DD }}$ supply, this cell operates as a static cell, but when the clock signal is at $\mathrm{V}_{\mathrm{SS}}$, the cell is disconnected from the VDD supply and does not conduct current through either transistor. The information is stored on the parasitic capacitors associated with the gate of each transistor which controls the state of the bistable when the clock returns to $\mathrm{V}_{\mathrm{DD}}$. The power consumption is thus reduced, but since the charge leaks away from the gate capacitances, it is necessary to periodically retresh the information simply by pulsing the clock line to $\mathrm{V}_{\mathrm{DD}}$ and allowing the current which then flows through the cell to reinforce the charge on these capacitors. The TMS 4063 uses a dynamic cell such as this (Figure 2).


FIGURE 2. Memory Cell of the TMS4062/3


FIGURE 1. Cell Arrangements

The transistors Q1 and Q2 form the bistable and transistors Q3 and Q4 connect the bi-stable to $\mathrm{V}_{\mathrm{REF}}$. The capacitors C1 and C2 are the parasitic gate capacitors of Q1 and Q2. To write information into this cell either point A or point B is forced to $\mathrm{V}_{\text {SS }}$ by means of external circuitry, thus deciding the state of the bistable. To read the information stored in the cell, it is necessary to detect the current which flows from either point A or point B to $\mathrm{V}_{\mathrm{REF}}$ when the cell is addressed. These functions may be performed by discrete circuitry or by means of an integrated circuit i.e. the SN75370, a device specially designed for this purpose, and described in Chapter IV.

## Organisation of the 1 k Device

The memory cells are arranged in a matrix of 32 rows by 32 columns. The ten addresses $\left(\mathrm{A}_{\mathbf{0}}\right.$ to $\left.\mathrm{A}_{9}\right)$ are divided up such that the first five $\left(\mathrm{A}_{0}\right.$ to $\left.\mathrm{A}_{4}\right)$ select the rows and the last five ( $\mathrm{A}_{5}$ to $\mathrm{A}_{9}$ ) select the columns, via the row and column decoders (see Figures 3 and 4).


FIGURE 3. TMS 4063 Block Diagram


FIGURE 4. Schematic Diagram of Storage Array \& Address Decoders

The clock signal drives all 32 cells in the selected row, and also, at the same time, connects the selected column of 32 cells to the internal data highway which appears externally as the Input/Output (I/O) lines. The Reset input precharges all the internal lines before a cycle, and also drives the row and column decoders. The 32 cells, in the row selected by the decode of 'address $\mathrm{A}_{0}$ to $\mathrm{A}_{4}$, are refreshed by the clock signal. When the clock is at $V_{D D}$, one transistor of each of these cells is held 'on' by the charge on the gate capacitors, and the current, flowing through this device, reinforces this charge. The 32 rows have to be addressed for refreshing at least once during the stated refreshing period ( 2 ms ).

## Organisation of the $4 k$ Device

The heart of the 4 k RAM is a bit cell containing a transistor and a storage capacitor. The 4096 bits are organized in a matrix of 64 rows by 64 columns as can be seen on the photograph of the device, Figure 5. The rows are selected by decoding the addresses $\mathrm{A}_{0}$ through $\mathrm{A}_{5}$ while the columns are selected by decoding the addresses on pins $A_{6}$ through $A_{11}$ (see Figure 6). In the middle of the memory matrix, there are two rows of dummy cells with a differential sense amplifier between them. There are 64 such sense amplifiers, one per column, with a dummy cell on either side. This arrangement is shown in Figure 7 for a single column.

When the chip-enable clock is low, the potentials on both halves of the column inputs to the sense amplifiers are equalized by the internal clock $\phi$. During the same time, an intermediate voltage is directly written into the dummy cell capacitors by the precharge voltage generator. This inter-
mediate voltage is halfway between a high level and a low level that would be stored in a bit location.

When the chip-enable clock goes high, the addresses are gated into the circuit. The row address decode then selects one row of 64 bits and also selects the opposite dummy row, such that the selected row and the dummy row are on opposite sides of the differential amplifiers. During a read operation, the bit-storage capacitors on the selected row share their charge with the parasitic capacitance on their half of the respective column. On the other half of the columns, the dummy bit storage capacitors share their respective charges. This charge sharing then produces a corresponding voltage change on the column. Since the voltage change produced by the bit capacitors is either lower or higher than the voltage change produced by dummy-bit capacitors, a voltage differential is set up across the two inputs to the sense amplifier. The sense amplifier is then enabled by the internally generated $\phi_{\text {DS }}$ clock and causes the sense amplifier (which is basically a pair of crosscoupled inverters) to latch. If one side of the sense amplifier latches high, the other side latches low and vice versa. This restores the voltage readout from the bit-storage capacitors on the selected row, in effect refreshing the 64 bits in a manner similar to the read/restore performed with core memories. The column decode address then gates one of the 64 columns through to the output buffer.

During a write operation, the column decode address selects the column to be tied into the date-in line. During $\phi$ DS the sense amplifier on the selected column latches as dictated by data-in and the new data is then written into the cell selected by the row decode address. The other cells on this row go through a refresh cycle only.


FIGURE 5. Photograph of TMS4030 RAM.


FIGURE 6. Functional Block Diagram of $4 k$ RAM.


FIGURE 7. Sense Circuit For Single Column of $4 k$ RAM.

## OPERATION OF 1k RAM

The connections to the device may be grouped as follows:
(i) Address: The ten address inputs select a particular cell.
(ii) Clock Signals: (Clock and Reset). These two signals control the operation of the device.
(iii) I/O Lines: These two lines are used in reading and writing of information out of and into the device.
(iv) Power Rails: The four power connections are:

| VSX (Substrate Bias) | +22.5 V |
| :--- | :--- |
| VSS (Source) | +20 V |
| VREF (Reference) | +7 V |
| VDD (Drain) | 0 V |

These power rails must be decoupled close to the memory with Tantalum and Ceramic capacitors to keep voltage movement to a minimum. The OV should be supplied as a ground plane or as tracking of generous proportions on the printed circuit board.

The $\mathrm{V}_{\mathrm{SS}}$ supply rail has to supply current to the TMS 4063s whereas the VDD and VREF rails have to sink current. The standby power of the device is in the order of 2 mW . During this time all the address and Clock inputs are at $\mathrm{V}_{\mathrm{SS}}$. When run at maximum speed, the power consumption is in the order of 120 mW .

## Inputs

The Reset: causes all the internal connections and the output lines to be pre-charged after each Read, Write or Refresh cycle. It also disconnects the cells from external signals. In this state the address input capacitance is very low, making it easy to change the address information. The duration of the Reset period may be reduced by driving the Reset input more negative than $V_{D D}$.

The Addresses: may be divided into two groups, X and $Y$. The first five addresses, inputs $A_{0}$ to $A_{4}$, drive the rows of the matrix, and the second group, inputs $\mathrm{A}_{5}$ to $\mathrm{A}_{9}$ drives the columns. Each of these groups is decoded to select one from 32 rows or columns. The Addresses must be set up during the Reset period. Only one cell will be addressed when the Clock is driven to VDD. There is necessarily a delay tDD between Reset going to VSS and Clock going to VDD for the row and column decoders to be discharged (see data sheet).

The Clock: drives one row of 32 cells determined by the row decoder. During the Clock period, all these 32 cells have their information refreshed. It connects the points A and B (see Figure 2) of each cell in the selected column to the I/O lines of the device. The Clock input must be present for all cycles.

Input Capacitance: The inputs to the MOS device are essentially capacitive. It is, therefore, necessary to use circuits capable of driving capacitive loads. Table 1 shows the value of these capacitances. These circuits have to be capable of driving a large number of inputs for large memory arrays. When calculating the total capacitance, it is necessary to also consider the capacitance of the printed circuit wiring.

## Table 1 Input Capacitance

$$
V_{\text {in }}=V_{S S}
$$

|  | CHARACTERISTICS | VALUE | pF |
| :--- | :--- | ---: | ---: |
|  |  | typ. | max. |
| $\mathrm{C}_{\mathrm{AD}}$ | Input Capacitance, Address | 2.5 | 3.5 |
| $\mathrm{C}_{\mathrm{R}}$ | Input Capacitance, Reset | 30.0 | 40.0 |
| $\mathrm{C}_{\mathrm{C}}$ | Input Capacitance, Clock | 30.0 | 36.0 |
| $\mathrm{C}_{\mathrm{I} / 0}$ | Capacitance, I/O (not selected) | 2.5 | 3.5 |

All necessary interface circuits are discussed fully in Chapter V.

## Cycles

Read: The information of the cell selected by the addresses $\mathrm{A}_{0}$ to $\mathrm{A}_{9}$ appears on the I/O lines, a short delay $(\mathrm{t} C D)$ after the negative transition of Clock.

Refresh: This is necessary to maintain the information stored in the cells as described earlier. The refreshing of the 1024 bits of the memory, requires 32 cycles within the 2 ms Refresh period, to select every row at least once. If more than one memory device is connected together to increase the capacity, all the devices may be refreshed simultaneously, thus still only requiring 32 cycles. The Refresh cycle is the same as a Read cycle, but it is necessary to hold the I/O lines to VREF via a low impedance to prevent movement of these lines corrupting stored data. If the 32 rows of the matrix are selected during the Read cycles, within the 2 ms period, then additional refreshing is not necessary.

Write: This is the same as a Read cycle except that one of the $\mathrm{I} / \mathrm{O}$ lines has to be forced to $\mathrm{V}_{\mathrm{SS}}$ during the Clock period.

## OPERATION OF 4k RAM

The areas which are worthy of consideration for exploiting the advantages of the TMS 4030 are:-

Input/output techniques.
Refreshing techniques.
Generating $V_{B B}$.
The refreshing techniques are discussed in the control section of this chapter.

## Input/Output Techniques

The Address, Chip Select, Read/Write, and Data inputs to the TMS 4030 are similar in nature, being approximately 5 pF input capacitance, and requiring input levels as shown in Figure 8. Although the upper threshold is 2.2 V the inputs may be taken as high as $\mathrm{V}_{\mathrm{DD}}$ if required.


## FIGURE 8. Input Voltage Levels (Except CE)

These voltage levels are obviously compatible with TTL, DTL etc. However, although a small number of inputs may be driven from a standard TTL gate, when a large number of inputs are connected in parallel the capacitive load becomes too great to be driven by normal TTL devices without additional components.

Figure 9 shows the normal limiting conditions. In (a) a logic gate with active pull-up is used to charge the capacitive load. The active pull-up (totem pole) resembles a constant current source, and hence the output voltage rises linearly with time. The rate of rise, and hence the time(t) to reach $\mathrm{V}_{\text {out }}(\max )$ depends on the current that
the logic gate can source from its output.
In (b) an open collector gate with a pull-up resistor to 5 V is used for the same function. The output voltage now rises exponentially, with a time constant RC.C $\mathrm{C}_{\mathrm{L}}$. As with any exponential, the output will reach $95 \%$ of its maximum in 3 time constants, i.e. $t=3 . R_{C} . C_{L}$. However if the pull-up resistor is to $\mathrm{V}_{\mathrm{DD}}$, the output voltage will achieve 2.2 V in a much shorter time. The third example, (c), shows the case of a logic gate discharging a capacitive load. It is necessary to use a series resistor, $\mathrm{R}_{\mathrm{S}}$, to limit the current out of the capacitor into the output of the gate. Without this resistor, the initial peak current would exceed the maximum sink capability of the device, and damage could occur. Once again the voltage waveform is exponential, and the time for the output to fall to within $5 \%$ of the minimum voltage is $t=3 . R_{S} . C_{L}$.

One practical method of driving the capacitive load is to use a logic gate with an output stage capable of sourcing and sinking high currents. Two such devices are the SN74128 dual 4 input positive NAND and the SN74S140 quad 2 input positive NOR line drivers. These devices have an output capability of approximately $\pm 50 \mathrm{~mA}$, and hence require a $100 \Omega$ resistor in series with each output. They will drive a 100 pF load with edge speeds of $<30 \mathrm{~ns}$, as shown in Figure 10.

The advantage of using these devices is that they combine the necessary drive capability with a choice of logic function and their static power dissipation is low. For driving much larger capacitive loads, it is necessary to resort to more conventional techniques, e.g. the SN75361 MOS driver device as described in Chapter V. Finally, if economy is more important than power dissipation, then the MOS inputs may be driven from a standard open collector buffer device (e.g. a SN7416, SN7417, SN7438 etc.) with series output resistor, and collector pull-up resistor to VDD as described above.


FIGURE 9. Output Voltage Waveforms


FIGURE 10. Using 50 2 Drivers

The Chip Enable input requiring a 12 V swing, is easily driven from the SN75361 or SN75363 devices specifically designed for this purpose.

The Data Output of the TMS 4030 is capable of driving two standard TTL inputs. (i.e. $\mathrm{I}_{\mathrm{Out}}=-3.2 \mathrm{~mA}$ ). However, if speed is the ultimate criterion, then the capacitance connected to the Data Output should be kept to a minimum, since the current available from the output is relatively low. Hence wiring (printed circuit or otherwise) should be kept as short as possible, and driving one TTL input will give rise to faster edge speeds than when driving two. Although wire -'OR' ing several memory outputs together is normal practice to expand the number of words per bit, it should be remembered that this does add capacitance to the output line, and hence slow down its edge speeds.

## Generating VBB

By generating $\mathrm{V}_{\mathrm{BB}}(-3 \mathrm{~V})$ within the system, the requirement for an additional power supply is removed. This supply is particularly suitable for generation since the current requirement is extremely low, even in very large systems ( $100 \mu \mathrm{~A}$ max/TMS 4030).

The circuit shown in Figure 11 will generate a stable
voltage rail of -3.1 V , capable of sinking 10 mA . This corresponds to the IBB current of 100 TMS 4030s. The clock inputs are derived from the Refresh clock in the system, and the values shown in Figure 6 will be satisfactory for operation from a 500 Hz 1:1 mark-space ratio clock.

## EXPANDING THE MEMORY

It is normal for more than one RAM to be connected together to give greater than 1 k words, and/or greater than 1 bit word length: e.g. $1 \times$ TMS $4063 \quad 1 \mathrm{k}$ words x 1 bit $\mathrm{n} \times$ TMS $4063 \quad \mathrm{nk}$ words $\times 1$ bit mx TMS $4063 \quad 1 \mathrm{k}$ words x m bit m.n.x TMS 4063 nk words x m bit Similarly, more than one card of nk words by m bits may be connected together to further increase system capacity.

## Bit Expansion

The size of the TMS4063 is 1024 words of 1 bit. To increase the system size to 1024 words by N bits, N TMS 4063 devices are connected with all their address and clock inputs paralleled, and each pair of I/O lines connected to $1 / 2$ SN75370 (or other bit drive/sense circuits). Thus when an address is selected, one bit in each memory device is activa-


FIGURE 11. -3V Generator Circuit


FIGURE 12.1k x N. Bit Organisation
ted, forming an N bit word. This organisation is shown in Figure 12.

There is a practical limit to the maximum number of devices which may be connected together. This is due to the capacitive load of the TMS 4063 inputs on the clock and address drivers. Depending on the required speed of operation, these circuits are only capable of driving a certain maximum capacitance. To further increase the word length however, it is permissible to parallel up the clock and address inputs of several planes of N bits, at TTL level. To refresh M cards of N bits still only requires 32 cycles, since cycling addresses $\mathrm{A}_{0}$ to $\mathrm{A}_{4}$ selects every bit in the memory.

## Word Expansion

The differential output lines of the TMS4063 and the corresponding drive/sense lines of the SN75370 are designed to allow more than one TMS 4063 to be wire-OR'ed into it. The capacitance of the I/O lines of a non-selected TMS 4063 is 3.0 pF , and each $1 / 2 \times$ SN75370 is capable of driving 60 pF . When deciding how many 4063 s to wire-OR together, it is necessary to also consider the capacitance of the printed wiring, etc. on the printed circuit board (P.C.B.). Since the output (DO) of the SN75370 is threestate, the outputs of several such devices may also be wireOR'ed together, to further increase the number of words.


FIGURE 13. $4 k$ Word x 8 Bit Memory Organisation

## 4k Word $\times 8$ Bit System

Figure 13 shows the schematic diagram for such a system, which could be assembled on a modest sized P.C.B.

The TMS 4063 packages are arranged as an $8 \times 4$ matrix with the 10 address inputs of all the devices connected to a common 10 drivers. The I/O lines of each of the four devices in each row are wire 'OR'ed together into the I/O inputs of half an SN75370, giving 4096 words $x 8$ bits. The Reset inputs are all commoned, and driven from a single driver. The Clock inputs are used to select the particular row of 1024 words $x 8$ bits to be accessed at any instant, and hence have to be selected by decoding two more addresses, $\mathrm{A}_{10} \mathrm{~A}_{\mathbf{1 1}_{1}}$. The 3-input NAND gates used in this decode also have one input of all four gates connected to a Memory Select point which has to be at a logical ' 1 ' before any row can be selected.

As described, this system is designed for optimum cost rather than power dissipation. To reduce the power dissipation the Reset should also be controlled by the decoded addresses, as is Clock and the Memory Select. Provision should be made for Memory Select to inhibit the address drivers such that when Memory Select is a ' 0 ' (not
selected) all the address and clock inputs of the memory devices are 'high', this being in the 'low' stand-by power state. If this is done, then the Memory Select must be driven to a ' 1 ' whenever a Refresh cycle is required, as well as for normal cycles. Also, during Refresh, the clock inputs, controlled by the decode $\mathrm{A}_{10}$ and $\mathrm{A}_{11}$, must all be enabled, otherwise a greater number of Refresh cycles, including $\mathrm{A}_{\mathbf{1 0}}$ and $\mathrm{A}_{11}$, must be performed.

A single memory module, such as this, may be used as a small system with the necessary control circuitry, or else it may be used as part of a large system, with many such modules to give greater number of words and/or greater word length. However, the control circuitry required to support stored data in either case is identical.

## CONTROL CIRCUITS FOR 1k RAM

The control circuitry for a memory system using 1 k RAM type devices has to serve several functions.
(a) To generate the timing of the various clock pulses, address strobe, Read and Write strobes, and Memory Select (if applicable).
(b) To generate the Refresh addresses, and multiplex these with the addresses from the 'outside world.'
(c) To either generate Refresh cycle requests from an internal clock and process these to initiate Refresh cycles at sufficient frequency to support data, or else to process Refresh cycle requests generated by the computer, or other external source. In each case, the Refresh activity may be either synchronous or asynchronous with the normal memory operation, and the control circuitry must ensure that the Refresh cycle does not clash with a normal cycle in the asynchronous case. (Assuming that this situation does not arise in the synchronous case.)
(d) To decode higher order addresses which are used to select memory modules in large systems using the Memory Select inputs of the modules.
(e) To take care of normal cycle control and interlock and generate necessary output 'flags' required by the processor.
The design of the control circuit is influenced by several factors:
(i) Required Access time
(ii) Required Cycle time
(iii) and (iv) Power dissipation and cost. (Priority depending on individual requirement.)

It may well be that the Access time and Cycle time are not important, in which case the power and cost considerations predominate.

## Synchronous System

It is more usual for cycle times in the range of .5 to $1 \mu \mathrm{~s}$ to be required and the first circuit is designed around this performance. It is suitable for a synchronous system where the controlling clock is supplied from the processor to the memory.

The basis of the timing generation circuit in this first example is an 8 bit serial-in/parallel-out TTL shift register SN74164. This is connected as shown in Figure 14. The data input is initially a ' 1 ' and the first clock pulse moves this ' 1 ' into the first stage, whereby it appears on output A. This output is inverted and used to change the state of the data input latch to a ' $O$ '. Subsequent clock pulses move the stored ' 1 ' through the shift register until it appears on the output connected to the 'clear' monostable the SN74121. The $\overline{\mathrm{Q}}$ output of this monostable resets the data input latch and clears the shift register. Figure 15 shows this action.


FIGURE 14. Basic Timing Generation


FIGURE 15. Sequence of Timing Circuit


FIGURE 16. Timing Generation

In this mode the shift register is acting as a delay line, and combinations of the outputs may be used to generate the required pulse timings. The input clock to the shift register can be generated by a Schmitt gate with CR feedback, which is gated with the cycle control signal. If the clock period is 80 ns a reasonable timing diagram may be obtained. This is shown in Figure 16.

One of the advantages of this system is that the timing of all the outputs is controlled by only one factor, i.e. the Schmitt oscillator. Under normal circumstances the frequency variation of this oscillator when the 5 V logic supply is varied $\pm 0.5 \mathrm{~V}$ does not affect the system reliability, since the waveform timing is generous compared to the minimum values laid down in the device specification. However, if better frequency stability was required, a two-transistor multivibrator could be used, instead of the Schmitt oscillator.

To generate the refresh addresses, the input clock from the processor, etc. must be counted, to give an output
which, in turn, will clock the refresh address counter at the correct rate. This is shown in Figure 17. The input clock to the address counter (an SN7493) is also used as the least significant output, and hence has to be 1:1 mark-space ratio.


FIGURE 17. Refresh Address Generation


FIGURE 18. Refresh Address Multiplex Circuits

## IF REFRESH PERIOD $=2 \mathrm{~ms}$

TIME BETWEEN REFRESH CYCLES $=2 \times 10^{-3} / 32=62.5 \mu \mathrm{~s}$
fAo' LEAST SIGNIFICANT ADDRESS FREQUENCY $=1 / 2 \times 62.5$ $\times 10^{-6}=8 \mathrm{kHz}$.

HENCE N (DIVISION FACTOR) $=\mathrm{f} / 8 \times 10^{3}$
These five addresses $\mathrm{A}_{0}$ to $\mathrm{A}_{4}$ then have to be multiplexed with the operational addresses from the 'outside world'.

The two most economical solutions for the address multiplexing are shown in Figure 18, although another alternative is to use two SN74157 quad 2 line to 1 line multiplexers. The latter takes up less physical space, but has a higher component cost. Figure 18 (a) shows the multiplex function made up from 15 NAND gates, and Figure 18 (b) shows an open collector NAND solution, requiring 10 gates and 5 resistors. The latter solution is particularly suited to driving the addresses through back-plane wiring, etc. in multi-board systems.

The one remaining function for the control logic is to process the Cycle Initiate and Read/Write signals and to co-ordinate the normal cycle and Refresh cycle functions.

With a synchronous system it is fairly straightforward to make the normal cycle and Refresh cycles mutually exclusive. The easiest way of doing this is to use the Refresh cycle pulse to inhibit the normal cycle initiate pulse, thus giving total priority to the Refresh. Having arranged for this to be the case, then a very simple circuit, such as shown in Figure 19, is all that is needed.

The SN74123 monostables give a pulse output at each edge of the $\mathrm{A}_{0}$ Refresh address waveform. These outputs are 'OR'ed into a latch which stores the fact that the cycle, initiated by its output, is a Refresh cycle, and it remains set until the end of the Refresh cycle. The outputs of this latch are used to control the Refresh address multiplexer, and the Read and Write Enable outputs which must be inhibited during Refresh. The latch output is also 'OR'ed into another latch along with the normal cycle initiate, since these two signals never occur together, and this forms the 'Busy' latch, also remaining set until the end of the cycle. The Busy signal may sometimes need to be inhibited during Refresh, and this may be accomplished using the output of the Refresh latch.


FIGURE 19. Refresh/Normal Cycle Control.

Figure 20 shows the complete control system using these circuits. Any extra output pulses that may be required can be generated in a similar manner to those shown, such as Data Available, etc.

There are many ways of generating the system timing pulses, e.g. L.C. delay line, monostables, shift register (as described), latches with time constants, etc. each of which may have its particular merits in terms of timing accuracy, thermal stability, power rail variation immunity, cost or other aspect. One of these alternatives is shown in Figure 21 using D-type latches, Schmitt trigger gates, and CR time constant circuits.

During standby, the capacitors C 1 and C 3 are charged to 3.3 V . The capacitor C 2 is discharged. The output of the Schmitt trigger network N2 is 'low' and N4 is 'high'. At the positive transition of the cycle request, the output Q of N 1 is 'low'. The combination R1 and C1 is discharged. When $\mathrm{V} 1=0.8 \mathrm{~V}$, the output of Schmitt trigger N 2 changes the state of latch N 3 . The output $\overline{\mathrm{Q}}$ of N 4 which is initially at ' O ', goes to a ' 1 '. The latch N 1 is reset to ' 1 ' by the preset input, and components R2 C2 are charged.

When $\mathrm{V} 2=1.6 \mathrm{~V}$, all the inputs of N4 are 'high' and the outputs goes to ' 0 '. Capacitor C3 which was initially charged to $\mathrm{V} 3=3.3 \mathrm{~V}$ discharges through resistor R3


FIGURE 21. Alternative Timing Generation


FIGURE 20. Control Circuit
towards OV . When $\mathrm{V} 3=0.8 \mathrm{~V}$, the positive edge of N 4 drives the latch N5 which resets the latch N3 to $\overline{\mathrm{Q}}=0$ by the preset input. This $\overline{\mathrm{Q}}$ output immediately turns off the Schmitt N4 which ensures that it cannot oscillate. The latch N 5 will be reset to $\mathrm{Q} 3=$ ' 1 ' at the beginning of the next cycle.

The length of the reset signal is determined by components R1 and C1, and by the propagation times of Schmitt N2, latches N1 and N3, and the invertor. The length of the decode delay tDD is determined by components R2 and C2 and by the propagation time of the Schmitt N4. The length of the clock pulse is determined by components R3 and C3 and the propagation delay of Schmitt N4.

The output Q of latch N5 is high throughout the duration of the cycle. This may be used to indicate that the memory is busy.

The temperature stability of these different times depends mainly upon the capacitors. It is necessary to use high stability capacitors, e.g. poly-carbonate, or mica.

## Asynchronous Systems

In an asynchronous system, the cycle request from the processor, and the Refresh activity of the memory are totally independent. Hence there has to be provision to store the normal cycle request if it occurs while a Refresh cycle is in progress, and similarly to store the Refresh cycle request (internally generated) if it occurs during a normal cycle. The problem then arises of priority when a normal cycle request and a Refresh cycle request occur at the same instant. Priority has to be given to one or the other, and the lower significance request has to be stored until the end of the ensuing cycle, and then acted upon.

Apart from this requirement, the control system is the same as the synchronous systems described previously, with respect to timing generation, address multiplexing, etc. Figure 22 shows a block diagram for the system. The
latches A and B store the initiate signals, and are reset appropriately, i.e. when a normal cycle ends, the normal cycle latch B is reset, and not the Refresh latch A (and vice versa).

## CONTROL CIRCUITS FOR 4k RAM

## Refreshing Techniques

The TMS 4030 requires 64 Refresh cycles within the 2 ms minimum refresh period ( $70^{\circ}$ ). However, there are several ways in which they may be implemented, and each has its own advantages. The most simple case is when the normal system activity causes Read or Write cycles to be performed on the 64 combinations of $\mathrm{A}_{0}$ to $\mathrm{A}_{5}$ without any additional cycles, within the 2 ms . This situation does arise when the device is being used in a serial mode (as a shift register).

Another method is possible if the system is not required to operate at the maximum speed of the TMS 4030. A Refresh cycle can be performed at the end of every normal cycle, thus effectively doubling the cycle time of the device. A counter supplies the addresses $\mathrm{A}_{0}-\mathrm{A}_{5}$ in sequence, during the Refresh cycles. However, this relies on there being at least 64 memory cycle requests during the 2 ms . The advantage of this system is that the memory is never 'Not Available' due to Refresh, but simply appears to the processor to have a cycle time of approximately $1 \mu \mathrm{~s}$.

One of the most common systems is to have an oscillator in the memory, generating a pulse every $1 / 64$ th of the Refresh period. This Refresh Clock is either sent out to the Processor (or whatever else is controlling the


FIGURE 22. Asynchronous Control Circuit
memory) to indicate that the next cycle must be a Refresh cycle, or, alternatively, it initiates control circuitry within the memory system to override any subsequent cycle requests, and to perform a Refresh cycle immediately the cycle in progress (if any) is completed. In the first case (synchronous) the processor organises the Refresh cycle, and hence 'knows' that the memory is 'Not Available'. In the second case, (asynchronous), since the Refresh activity is all carried out within the memory system, the only evidence of this to the Processor is an apparently long cycle now and then. The worst case would be when the memory receives a cycle request immediately after a Refresh cycle has commenced, and the Processor has to wait for the Refresh cycle to finish and then for the normal cycle to be executed.

To make use of the low power standby condition possible with the TMS 4030, another possibility is to arrange for the 64 Refresh cycles to take place consecutively in a burst lasting approximately $32 \mu \mathrm{~s}$. The advantage of this system is that the entire control logic of the memory (including the Refresh address counter), with the exception of a 2 ms clock, may be disconnected from the 5 V supply for the remainder of the time (i.e. $2 \mathrm{~ms}-32 \mu \mathrm{~s}=$ 1.968 ms ). This is especially useful where the memory is being operated with a standby battery power supply, and quiescent power dissipation must be kept to an absolute minimum.

These arrangements are shown diagramatically in Figure 23.

If the time taken by Refresh activity is an embarrassment to the processor, it may be reduced by several methods. The dynamic memory device requires refreshing because charge leaks away from the capacitors on which it has been stored. This leakage is the normal semiconductor thermal leakage effect, and is very much a function of temperature. Although the Refresh period is stated as 2 ms at $70^{\circ} \mathrm{C}$, an approximate law may be applied, which states that the leakage doubles for every $10^{\circ} \mathrm{C}$ rise in temperature. Using this law allows two things. First, the device may be operated at temperatures above $70^{\circ} \mathrm{C}$ by increasing the Refresh rate accordingly (e.g. 1 ms at $80^{\circ} \mathrm{C}$ ). The second possibility is to reduce the percentage of time for which the memory is 'Not Available' due to Refresh at lower temperatures. To obtain reliable operation over a wide temperature range, without performing more Refresh cycles than necessary, it is possible to add a temperature dependent component in the Refresh Clock circuit such that the oscillator frequency follows this approximate law.

Some applications may dictate that the interruptions due to Refresh be kept to an absolute minimum. If this is important enough to justify a fairly large increase in the amount of logic necessary to control the Refresh activity, then a memory function can be included in this logic. This is to record the fact that a particular memory address combination has been accessed within the Refresh period, and if this is the case, then the Refresh cycle on that address combination is omitted for that Refresh period. A block diagram for such a system is shown in Figure 24.

|  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CASE 1 | ALTERNATE NORMAL/ REFRESH CYCLES | NORMAL CYCLE | REFRESH CYCLE | NORMAL CYCLE | REFRESH |



FIGURE 23. Various Refresh Organisations

The blocks shown in heavy outline are common to the majority of memory systems. The other blocks perform the Refresh cycle minimisation. Each time a normal cycle takes place, the relevant combination of addresses $\mathrm{A}_{0}-\mathrm{A}_{5}$ is also applied to the 64 bit memory, and a ' 0 ' written into that location. Whenever the Refresh clock calls for a Refresh Cycle, and generates a new Refresh address via the address counter, this address is also applied to the 64 bit memory. The content of this location is read out, and if it is a ' 0 ', the Refresh cycle is prevented from taking place, and a ' 1 ' is written back into the memory. In this way, the Refresh cycles are only allowed to take place on the addresses which have not been accessed (read or write) within the Refresh period.

## APPLICATIONS

MOS RAM devices are suitable for a wide range of applications. As previously stated, they are capable of high speed operation using relatively simple support circuitry and system timing, and also have the advantages of a very low power stand-by mode, when the dissipation is less than 2 mW .

In certain applications, every address of the memory may be accessed within the Refresh period of 2 ms . When this is the case, additional Refresh cycles are not necessary. Such an application is generating the characters for a CRT display for a data terminal. Another application where this condition may be met is using the R.A.M. as a recirculating shift register replacement. Here the memory address inputs are connected to the outputs of a 10 or 12 bit counter, the input of which is continuously clocked. A recirculating
shift register may be considered as a loop of data moving past a stationary point, whereas the R.A.M. used in this application is represented by a point moving round a stationary loop of data. This is effectively the same thing. The advantage is that very large 'shift registers' may be constructed in this manner, using more than one RAM., and only when the number of addresses is so large that the address counter cycle time becomes longer than the Refresh period, does external Refresh circuitry become necessary.

This idea may be modified such that the address counter is not continuously clocked, but instead is clocked by the advent of data to be written in. Hence data appearing at random time intervals from some source may be stored sequentially in the memory and read out again in sequence at a later'stage. This application would require external Refresh cycle generation.

For mainframe applications using the 1 k RAM, it may be necessary to discard the low power dissipation between cycles in favour of the 150 ns access time. However unused memory cards may be disabled on the basis of the most likely address to be next accessed is the one most recently accessed, which is the basic assumption used in shuffling data in a cache memory. Hence a large proportion of the memory can be in the low power state, whilst the average access time can approach the 150 ns .

For applications requiring non-volatile data storage, batteries may be employed at moderate cost. It then only becomes necessary to sense power supply failure (which has been done for many generations of core memories to ensure correct power supply shut-down sequence for data retention) and switch in the stand-by batteries, at the same time inhibiting all memory activity so that all devices are in the low power state.


FIGURE 24. A Sophisticated Refresh Control Circuit for a 4096 Word Memory
by
Bob Parsons

Another major area where LSI MOS devices have made a contribution is in the computational field, the best example being the rapid development and abundance of pocket calculators. The actual devices used for these are specific and generally only supplied to the calculator manufacturer. Also they are not easily adapted to other applications as they have, for example, keyboard entry and de-bounce routines which limit the rate of data inputs, and the output data is coded for a particular type of display, i.e. it is not a normal arithmetic code, e.g. BCD or Binary. However, an MOS computational device is made especially for a wide range of general arithmetic processing, i.e. the TMSO117NC, and this chapter describes this device and its applications in order to illustrate an MOS computational product and its utilization. This digital block is designed to process numerical data in BCD format, and performs the most commonly required arithmetic operations. Numbers of up to ten digits can be processed in under 100 milliseconds. Even when only partially utilized, it gives a considerable cost saving when compared with more conventional arithmetic techniques. Its applications include automatic control systems, 'on-line' data analysis, digital correlators, weighing machines, and computing counters/frequency meters. The device requires a minimal amount of external control logic, and solutions to complex problems may be obtained by using it as a 'mini' central processor unit (CPU) in conjunction with bipolar integrated circuit Programmable Read Only Memories (PROMs) as the microprogram stores, as described both in this chapter and Chapter VII.

The various functions that a processor will perform may be classified into three types - arithmetic, register, and internal control ('housekeeping'). Register and simple arithmetic operations, such as data interchange and add/ subtract 1 , require a minimal amount of internal microprograms and are rapidly executed. More complex arithmetic operations, such as multiplication and division, use a considerable portion of the program space and take proportionately longer to execute. The time taken to carry out 'housekeeping instructions,' e.g. reset after error flag, is variable, being dependent on the state of the internal program.

## INTERNAL ORGANISATION

As shown in Figure 1, internally a typical processor consists of a 3520 bit ROM for microprogram storage and control; a 182 bit 5 register dynamic Random Access Memory (RAM) 3 of which are used for data and two for


FIGURE 1. Internal Organisation of TMS0117
tlag storage, a decimal Arithmetic Logic Unit (ALU), control timing and output decoders.

By using ROMs for program internal storage and 'programmable logic arrays' (PLAs), a very flexible device can be produced. By changing a single mask the microprogram can be modified to carry out operations such as $x^{1 / 2}, x^{-1 / 2},\left(x^{2}+y^{2}\right)^{1 / 2}$ etc.

## DATA INPUT/OUTPUT AND CONTROL FUNCTIONS

The device's inputs, outputs and control terminals are shown in Figure 2.


FIGURE 2. TMS0117 Inputs, Outputs and Control Terminals

Table 1. Input Coding


Table 2. Numeric Coding

DATA $\left\{\begin{array}{cccccccc}\frac{\text { SA }}{} & \frac{\text { SB }}{} & \frac{\text { SC }}{} & \frac{\text { SD }}{} & \frac{\text { SE }}{} & \frac{\text { SF }}{} & \frac{\text { SG }}{} & \frac{\text { DIGIT }}{} \\ 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 1 & 0 & 0 & 0 & 1 \\ 0 & 0 & 1 & 0 & 0 & 0 & 0 & 2 \\ 0 & 1 & 0 & 0 & 0 & 0 & 0 & 3 \\ 0 & 1 & 0 & 1 & 0 & 0 & 0 & 4 \\ 0 & 1 & 1 & 0 & 0 & 0 & 0 & 6 \\ 0 & 1 & 1 & 1 & 0 & 0 & 0 & 7 \\ 1 & 0 & 0 & 0 & 0 & 0 & 0 & 8 \\ 1 & 0 & 0 & 1 & 0 & 0 & 0 & 9\end{array}\right.$

NOTE: Data is extracted from MSD (D10) first to LSD (D1) last.

## Data Input

There are two types of data input, both of which are entered on the KQ terminal i.e. numerical data, operational commands. The serial data input line requires its information in the form of a serial five-bit word. Four bits are used as a data/instruction code and the fifth bit as a control. The control determines whether the four-bit code is interpreted as data or as an instruction. This input coding is shown in Table 1.

In order to reduce the number of package pins required for data entry, the five-bit code is serialized. The processor generates sequential digit strobes, D1 to D11, that enable the input data to be serialized. A gate implementation of the entry logic and a simplified timing diagram are shown in Figure 3.

The data entries are controlled by the enable input, as described under Interfacing. Numeric entries are limited to ten digits. Any zeros that are required to fill the unused most-significant-digit positions preceding number entry ('leading zeros') need not be entered; but if, from a systems point of view, it is necessary to enter them, they will be ignored by the processor. Data are entered most-significantdigit first.

## Data Output

There are two types of data output - numeric and status.

Numeric Data: is presented as digit serial/bit parallel, Binary Coded Decimal (BCD) during digit times D10 (MSD) to D1 (LSD) on outputs SA to SD (see Table 2). This serial information repeats after 11 digit times, i.e. once every digit cycle. Outputs D1 to D10 can be used to strobe an external display or indicate the beginning and end of the output data word. An output digit clock is provided on output SP to enable the user to clock output data into an external register. The digit clock timing is artanged such

that output data is valid on either edge of the digit clock. Similarly digit strobes D1 to D11 also inset the data outputs.

Status Information: i.e. the internal state of the processor (housekeeping), is available on outputs SE to SG during D11 time. Output D11 may be used to clock outputs SE to SG into an external register. The status coding is shown in Table 3.

Table 3. Status Coding


During D11 time, outputs SA to SD are zero. Output SG indicates an error, such as numeric overflow or an invalid operation. Status outputs have the following priorities.

1) Error output SG invalidates all other numeric and status outputs. If an error indication occurs, the processor enters a locked state and must be reset by the KO input.
2) Busy/ready output SE invalidates numeric and sign data, unless it indicates that the processor is ready to accept new data or instructions, i.e. only when there is no error and the ready signal is present are the sign and numeric outputs valid.
An example of the data output timing is shown in Figure 4. As shown, the serial output data represents -0190654003 . The numeric and sign outputs are valid since the processor indicates that it is READY and there is no ERROR during D1 1 time.

## Decimal Point (DP)

The processor operates in fixed-point mode on input and output. The point is not interposed between input digits, i.e., there is no input or output data code representing DP. DP is, in fact, implied by the digit time at which input KN is taken to a logic High. Decimal-point format is shown in Table 4.

KN may be taken to a logic High by means of a fixed link with the required digit output D1 to D10. If the position is to be determined by means of logic inputs, then open collector gates can be used to determine the KN-digit


## Table 4. Decimal Point Format


connection in a manner similar to data entry.
The decimal point is not entered in the normal flow of entering numbers but is set for any calculation by the KN to digit line link. This link does not affect an addition or subtraction problem, but it does affect multiplication and division. The decimal is not stored internally; therefore, erronerous answers will result if the connection is changed while performing a series of calculations. To prevent errors, RESET or CLEAR the chip after changing the decimal point position.

## Timing and Operating Sequence

The timing of the data entry and control is determined by the enable input in conjunction with the
status outputs. It is best expressed in 'digit times', i.e. the time between leading edges of successive digit pulses, and 'digit cycles', i.e. the time between leading edges of successive D1 pulses.

To initiate a data entry cycle, the enable input KP is taken to a logic High (VSS). After a variable delay, the status outputs will indicate that the processor is in the BUSY mode. Data entry will be possible during the READY mode only. The device will ignore inputs when performing an operation. The entry cycle will last 14 to 23 digit times, depending on which digit is 'on' when the enable connects to VSS. Enable must be released within 5 digit times from BUSY signal unless the special mode of operation is desired. (In the special mode the enable is kept High throughout the operation). Data inputs are changed each time the processor goes from the READY to the BUSY state until the entire sequence is completed. This speeds up data input since the processor may be ready internally to accept new data, but, because of the multiplexed output, the READY output cannot be given until D11 time. Since data entry and some operations, such as Add 1, Shift Right, etc., are short, the BUSY time will only be 1 to 3 digit cycles.

Data and instructions are entered in the same order as with a,,$+-=$ type of keyboard. In addition to chain operations, e.g. $\mathrm{zxbxc}=$, there is an 'implied constant' mode. The processor retains the last operator and number

Table 5. Examples


*Decimal point - one switch and only one switch permanently closed.

FIGURE 5. Data Input and Digit Lines
entry before an 'Equal' operation, as a constant.
The + and - code is interpreted as a sign after a Multiply or Divide operation, and as an operation at any other time. Successive Equal operations cause multiple executions of the previously stored instructions and the associated data, i.e. constant mode operation. Various examples of sequential operations are shown in Table 5.

Table 6. Time Required to Complete Functions

| FUNCTION | TIME |
| :--- | :--- |
| Number entry, single digit | 5.2 ms maximum |
| Operation instruction entry | 6.9 ms maximum |
| Shift left or right | 1.72 ms |
| Increment or decrement | 3.4 ms |
| Exchange operands | 5.2 ms |
| Add, subtract | 8.6 ms |
| Multiplication | 70 ms (worst-case numeric inputs) |
| Division | 80 ms (worst-case numeric inputs) |
| Digit cycle time | 1.72 ms |
| Digit time | $156 \mu \mathrm{~s}$ |

Table 6 shows the time required to complete the functions indicated for a nominal $250-\mathrm{kHz}$ clock rate.

## INTERFACING

## Input

As previously explained, input data is serialised by means of the digit strobes. This is shown diagramatically in Figure 5, c.f. Figure 3, where this is implemented with logic gates.

The data input lines are KN, KO, KP and KQ. The 'boxes' represent a logical or direct switch connection between the digit lines D1 to D11 and K inputs. The K inputs will interpret as a logic 'High' a voltage that lies between the substrate supply voltage $\mathrm{V}_{\mathrm{SS}}$ and $\mathrm{V}_{\mathrm{SS}}-1.5 \mathrm{~V}$,
and as logic 'Low' a voltage between the gate supply voltage $\mathrm{V}_{\mathrm{GG}}$ and drain supply voltage $\mathrm{V}_{\mathrm{DD}}+1.2 \mathrm{~V}$. The simplest input interface may be a TTL open-collector gate with a pull-up resistor to $\mathrm{V}_{\text {SS. }}$ (Figure 6)


FIGURE 6. Input Interface Circuit

OUTPUT INTERFACE


FIGURE 7. Output Interface Circuit

All data and control inputs have an internal pull-up resistor to VSS. The load presented to an external driver is the internal resistor ( $30 \mathrm{k} \Omega$ ) and the capacitance of the gate clamp protection diode.

## Output

All outputs, D1 to D11, data and status are open-drain buffers. These output buffers have a typical channel resistance rDS(on) of $250 \Omega$ and can supply in excess of 5 mA from VSS. An economical output interface compatible with TTL is shown in Figure 7.

Any output, e.g. digit clock, that is required to drive a TTL clock input should be interfaced with a Schmitt trigger, such as the SN7414N integrated circuit. The Schmitt trigger is required because the fall time of the open-drain output is of the order of 150 nanoseconds and is not directly compatible with edge-triggered TTL inputs.

## PRACTICAL APPLICATIONS

## A Subsystem

The peripheral circuits required to operate a TMS0117NC are shown in Figure 8. These provide: TTL compatibility on data input and output, a visual display of the contents of the output register and the necessary control logic. The circuit operation is as follows:-

Clock Generation: Transistors Q1 and Q2 form a self-starting single-phase clock generator with a pulse repetition rate of 250 kHz . The required output voltage swing is from $V_{\text {SS }}$ to $\mathrm{V}_{\mathrm{GG}}$. The clock input of the TMS0117 has an internal buffer with a typical capacitance of 10 pF , thus allowing component economy in the design of the clock generator.

Data Input: As previously stated the data input is classified as control and numeric. The class is determined by the select input of a 4-pole 2-way multiplexer N1 whose outputs are serialized by means of the digit strobes and open collector gates N 2 to N 5 . The serial data is interfaced to the input KQ by an open collector buffer N7 with a pull-up resistor to the substrate supply $\mathrm{V}_{\mathrm{SS}}$. The fifth data bit, i.e. the one that tells the processor if the other four inputs are data or an instruction, is serialized by gate N6 and digit strobe D10.

Data Output: Data output consists of status and numeric information. Status information is obtainable only during D11 time from outputs SE, SF and SG. The D11 output clocks these into a 3-bit staticizer N8 to N10. A Schmitt trigger N18 ensures edge speed and loading compatibility between the D11 output and the clock input of the staticizer. Status outputs are then displayed by visible-light-emitting diodes (VLEDs) operated from the staticizer outputs.

Numeric information is available from outputs SA to SD during times D1 to D10 in serial BCD form. By using digit strobes as digit enables for the display it is possible to
produce an economical dynamic display using any multi-digit common cathode 7 segment monolithic device. The serial BCD output is converted to seven-segment code by the decoder N11. This then drives the segment drivers N12 and N13. The displays which have a common cathode for each digit, are enabled by digit drivers N14 and N15, which have been designed for direct compatibility with the TMS 0117 digit outputs. The peak segment current of 40 mA is defined by $56-\Omega$ resistors in series with the segment drivers.

Overall Operation: The data control line to multiplexer N1 is set up by an external input which tells the processor to accept numerical or control data. A single clock edge (start) transfers a logic Low to the output of latch N16. This takes the enable input KP of the processor to a logic High, instructing it to carry out a data entry cycle. A short time after enabling, the status output from latch N8 (BUSY) also goes to a logic High, indicating that the processor is entering data. This output resets and holds the Q output of N16 to a logic High, ensuring that the enable input is removed from the processor as soon as it is BUSY. Thus, further enable commands are prevented from being entered during this time. As soon as the status outputs indicate that the processor is READY, the reset to bistable circuit N16 is released allowing further enable commands.

## Programmable BCD Calculator

In order to economise on package count the system has been arranged to operate with 8 decade numbers.

Programming: So that the calculator may be easily programmed, the program language is constructed with a minimum number of commands. The program format consists of an 8 bit word,

$$
\begin{array}{llllllll}
\text { A8 } & \text { A7 } & \text { A6 } & \text { A5 } & \text { A4 } & \text { A3 } & \mathrm{A} 2 & \mathrm{~A} 1
\end{array}
$$

The first three bits A8, A7 and A6 determine the type of instruction, the five remaining bits specify the Instruction, Memory Address, or an Input/Output Command. An exception is the Branch Command determined by A7 and A8, where the remaining 6 bits specify the Branch Address. Table 7 shows the basic instructions.

Mathematical Operations (000): These are defined by instructions with the following format:-

| A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | X | X | X | X | X |

mathematical operation
type of mathematical operation

Bit A5 is not used. Bits A1 to A4 define the particular mathematical operation. The actual operations for the various codes of A1 to A4 are given in the dotted box section of Table 1.

Table 7. Basic Instructions

| Instruction <br> Number | A8 | A7 | A6 |  |
| :--- | :--- | :--- | :--- | :--- |
|  |  |  |  |  |
| C0 | 0 | 0 | 0 | Mathematical operation |
| C1 | 0 | 0 | 1 | Read (input) |
| C2 | 0 | 1 | 0 | Write (output) |
| C3 | 0 | 1 | 1 | Stop |
| C4, C5 | 1 | 0 | X | 'Jump' if sign + |
| C6, C7 | 1 | 1 | X | 'Jump' if sign - |

Memory Operations, Input/Output (001 and 010): Memory commands control the interchange of data between the calculator and the random access memory. The
instruction 001 XXXXX transfers data from the memory location addressed by XXXXX (A1-A5) into the calculator. Similarly the instruction 010 XXXXX causes output data from the calculator to be stored in the memory location addressed by XXXXX . The bits A1 to A5 can address the first 32 memory locations. Data storage may be classified into 3 types.
a) Temporary storage for results of partial calculations.
b) Constant storage such as $\pi, \epsilon$ etc.
c) Input/Output data. Each of the 32 memory locations could be used as an input/output store through which data could be transferred to and from the calculator.


NOTE: Many of the integrated circuits contain multiple elements; the total number of packages is considerably lower than the number of device designations.

FIGURE 8. TMS0117 as a Subsystem

Stop Instruction (011): When this instruction is carried out the calculator will stop until an external start signal is applied. This instruction is employed, for example, when the calculator is used with automatic test equipment or in machine tool applications, in order to synchronise the calculator with external equipment.

Branch Instructions (10 and 11): This form of instruction is used when 'decisions' i.e. non sequential programming, are to be made, e.g. a particular address contains the instruction (10101000). If the result of the previous calculation is positive, a 'branch' is made to the instruction at address location (101000) and this instruction carried out. If the sign is not positive it continues as normal.

With 6 bits of program address it is possible to address 64 instructions. If the required program contains more than 64 instructions (e.g. 256) it is possible to accommodate these additional instructions by indirect addressing. The program can be divided into groups of 64 instructions and, by placing a Branch Instruction in the most significant bits of an address, it is possible to address from group to group:-

| i.e. Group 1 | Instructions | $0-63$ |
| :---: | :---: | :---: |
| 2 |  | $64-127$ |
| 3 |  | $128-191$ etc. |



## FIGURE 9. Block Diagram of Calculator

Circuit Description: The block diagram of the Programmable BCD calculator is shown in Figure 9. A programme address counter is used to ensure that the programme steps are carried out in the correct order. After the execution of each programme step, the counter is incremented by one. The output from the address counter addresses the
memory containing the programmed instructions that are to be carried out. These programmed instructions are then decoded by an instruction decoder which controls the address counter when a branch instruction occurs and synchronizes the calculator with the memory and input/ output logic.

In the logic circuit of Figure 10, the two 4-bit synchronous counters, N3 and N4, form the programme address counter. Their outputs feed the address inputs of the two memories, N 1 and N 2 , which contain the stored programme. In the circuit shown, SN74188A, user programmable, read only memorys (PROMs) have been used. However, this type of memory should only be used when a 'permanent' programme is required. For programme flexibility a random access memory (RAM) such as the SN7489 or SN74200 may be used. The number of programme steps can, of course, be increased beyond 256 by adding additional memories and address counters. The outputs A1 to A8 of the instruction ROM are divided into two groups as explained previously. Outputs A1 to A5 define a particular operation, add, multiply etc., and A6 to A8 a 'basic' instruction such as perform a mathematical operation, read input data etc. At all other times outputs A1 to A5 specify an address. Bits A6 to A8 are decoded into 1-out-of-8 lines by decoder N 5 to form the control lines C 0 to C 7 . Instructions C2 (write data into output store), C4/5 and C6/7 (branch instructions) are completed within one digit cycle time and the programme counter is incremented at the next D11 pulse. The time taken to carry out instructions C0 and C1 (Mathematical operation/read input data) is variable and is determined by the time taken for the calculator to complete its internal micro programmes. The programme counter moves on to the next instruction when the status output of the device changes from busy to ready. If a 'stop' instruction C3 is decoded, the processor will only step to the next instruction when an 'External Start' signal is applied. A branch instruction is handled as follows:When such an instruction is detected by decoder N5, the output from gate N9B or N9C changes to a logical ' 1 '. This together with the sign input enables gate N8B (AND-OR invert) causing its output to change to a logical ' 0 ', thus enabling the synchronous load input of the programme counters N3 and N4. When clocked, these will not increment by one, but will be loaded with the data present on lines A1 to A6; which is the branch address of the next programme step. Although there are six address bits they may only be used by indirect addressing as explained earlier. The most significant outputs (bits 7 and 8 ) of the 8 bit address counter are reloaded during a branch instruction so that these remain unchanged. When the 'Step Programme/ Continue' switch is in the 'Step Programme' position, the .processor will stop after it has completed each instruction. It may be restarted by means of the External Start or the Increment input.

The input/output control logic, shown in Figure 11, forms part of the instruction decoder. The decoded instruction C2 (write output data in RAM) obtained from the instruction decoder, enables the memory address encoder N27. The inputs of this encoder are obtained from the calculator digit strobe outputs, so that, when encoded,


FIGURE 10. Address Counter/Decoder and Memory Logic
these define the address locations in which the output data from the processor is to be written. During a 'read input' instruction, the address inputs $\mathrm{A}, \mathrm{B}$ and C to the memory are obtained from counter N28 via the multiplexer N26. The read address counter N 28 increments by one after each decade has been entered. After the complete number (8 decades) has been entered the $\mathrm{Q}_{\mathrm{D}}$ output of N 28 changes to a logical ' 1 ', producing a 'ready' output. This enables the instruction counter and decoder, allowing the processor to continue. When an 'Instruction Input' C0 is decoded, the synchronous load input of counter N28 is taken to a logical ' 0 '. After the processor has completed an instruction entry cycle, a Reset-clock (R-clock) is produced (derived from the

Digit-clock (D-clock) and the busy/ready output of the processor, clocking the counter N28. This causes the data ( 0001 ) present on its load inputs to be transferred to its Q outputs and the $\mathrm{QD}_{\mathrm{D}}$ output to change to a logical ' 1 ', again indicating 'entry complete' and allowing the processor to continue.

The random access data memory, shown in Figure 12, is addressed by the A1 to A5 outputs of the programme stores N1 and N2. These 5 bits can address a total of 32 locations. Associated with the store is a parallel data input and output channel. The data words are organised as 8 decade numbers. Each RAM is able to store two such words, i.e. 64 bits. Input data, which is in parallel form,



FIGURE 12. Input/Output Data Memory
is converted to decade serial, by means of multiplexers N 20 to N23. The output of each multiplexer is 'wire ORed' with its corresponding output from the RAM before being transferred into the arithmetic unit. Data for the arithmetic unit may therefore be derived from an external source or from the RAM store by controlling the logic states of inputs C 1 and C 2 or C 0 . Serial output data from the arithmetic unit is converted into parallel form by means of 8 bit shift registers N16 to N19. In the system shown only two SN7489 RAMs have been used, this number may of course be increased to suit a particular application. In many instances it is economical to replace some of the RAM storage by ROM storage in order to hold numerical and conversion factors, constants such as $\epsilon, \pi, \mathrm{cms}$./ins, etc.

The arithmetic functions of the BCD calculator are all performed by a TMS0117 processor, as shown in Figure
13. A master 250 kHz clock is generated by a Schmitt trigger oscillator, N31A, followed by a buffer, N32A, and interface transistor, VT1. The clock waveform generated is symmetrical about the supply VDD with an amplitude of $\pm 7.2 \mathrm{~V}$. Output timing is determined by the 'busy/ready', D11 and D-clock outputs. Bistable network N38 produces a logical ' 1 ' at its Q output for the time that the processor is busy. Pulse synchroniser N39 produces an R-clock every time the processor status outputs change from 'busy' to 'ready' and the R-clock also increments the memory address counter after each data entry. Two types of overflow are produced: one when the magnitude of a numerical calculation exceeds ten digits, (overflow 1); the other when the result of an operation exceeds 8 digits, (overflow 2). The latter signal is produced by 'ANDing' the segment $\mathrm{H}(\mathrm{SH})$ 'dipstick' output with the D9 output.


FIGURE 13. Arithmetic Unit

# V INTERFACING MOS DEVICES 

by
Howard Cook

In terms of speed, cost and packing density, MOS devices are suitable for many functions. Typical of these are memories and shift registers. However, the MOS inputs and outputs are frequently not directly compatible with bipolar logic, e.g. TTL, and the necessary interface circuitry must be carefully designed if cost and speed advantages of the MOS device are to be conserved.

## REQUIREMENTS

## Clock Drivers

P-channel MOS devices usually require input signals (e.g. clocks and addresses) with voltage swings in the order of 20 V peak to peak. These may or may not use 0 V as the upper or lower level. If 0 V is the lower level, then there are some integrated circuits designed specifically for this function. However, if this is not the case, discrete circuits or hybrid circuits have to be used.

MOS inputs have a very high D.C. impedance and thus only present a capacitive load to any driving circuits. This capacitive load may vary from 2 pF for the inputs to some devices, to 40 pF for others (e.g. TMS 4063 Reset mput, 40 pF max.) It is frequently required to drive the inputs of many devices in parallel, and the load on any one driving circuit may be several hundreds of pico Farads.

Since the 'on' impedance of a MOSFET is closely related to its gate potential, the tolerances on the upper or lower levels of the input waveforms to the MOS devices are normally quite tightly specified for operation of the device at maximum speed. This imposes additional requirements on the driver circuits in terms of the 'sit' levels of the output waveforms.

Very often, the propagation delays through the driver circuit, and the output rise and/or fall times contribute directly to the access time of the memory, or the limit on the maximum clocking rate of a shift register. These are further factors to be taken into account. It is also important to consider the two other major factors, power dissipation and cost. With clock drivers it is normal for the quiescent output condition to be one level, and to pulse to the other level during operation. This differs from some address driver applications, where it may be necessary for the output to remain in either state for long periods of time. In this latter case, power dissipation must be kept to a minimum for both output states, if it is, as usual, an important consideration in the system design.

The cost of a driver circuit made up of discrete components is probably $50 \%$ component cost, and $50 \%$ assembly, printed circuit board (P.C.B.) area etc. Hence the
cost is closely related to the number of components. The cost of a totally integrated driver circuit is nearer $90 \%$ component cost, and $10 \%$ assembly, P.C.B. area, etc.

The power dissipation is worth discussing in greater detail, since it is relevant regardless of the type of driver circuit used. The power dissipated in a driving circuit is made up of three components:
(1) As a result of driving charge into and out of the capacitive load.
(2) By the driver circuit elements when the output is static at both high and low levels.
(3) By the driver circuit elements when the output changes state, with no output load connected.

In case (1) the dissipation in the driver output devices can be expressed as

$$
\begin{array}{ll} 
& \mathrm{Pl}=1 / 2 \mathrm{CV}^{2} \cdot 2 \cdot \mathrm{f} \\
\text { where } & \mathrm{C}=\text { load capacitance } \\
& \mathrm{V}=\text { Voltage transition } \\
& \mathrm{f}=\text { cycle frequency. }
\end{array}
$$

as $1 / 2 \mathrm{CV} 2$ is the energy change in the capacitor when the voltage across it is changed by V . In any one cycle this change occurs twice (assuming only one output pulse per cycle), once at each pulse edge. The rate of change of energy is then $1 / 2 \mathrm{CV}^{2}$. 2 .f.

For case (2) the powers can be represented as:
$\mathrm{P}_{\mathrm{OH}}=$ Static power when output is 'high'.
$\mathrm{P}_{\mathrm{OL}}=$ Static power when output is 'low'.
When the device is switching, the static power will be made up of a fraction of both of these, according to duty cycle. If the ratio of 'output high' time to 'output low' time is $\mathrm{N}: 1$ then:

$$
\begin{aligned}
\mathrm{P} 2 & =\mathrm{P}_{\mathrm{OH}} \cdot \mathrm{~N} /(\mathrm{N}+1)+\mathrm{P}_{\mathrm{OL}} \cdot 1 /(\mathrm{N}+1) \\
& =\left(\mathrm{N} \cdot \mathrm{P}_{\mathrm{OH}}+\mathrm{P}_{\mathrm{OL}}\right) /(\mathrm{N}+1)
\end{aligned}
$$

In the third case, the power dissipation is a constant at any one frequency, defined by the driver circuit components. In circuits employing a 'totem pole' type of output stage, this dissipation can become very significant at high frequencies, due to the high current surge through the totem pole devices when they are both instantaneously 'on' during changeover of the output state. If this dissipation is labelled $\mathrm{P}_{\mathrm{CO}}$ then the total power dissipated in the driver, driving a load $C_{L}$ at frequency $f$ through voltage $V$ is given by

$$
\begin{aligned}
\mathrm{P}_{\mathrm{tot}} & =\mathrm{P} 1+\mathrm{P} 2+\mathrm{P} 3 \\
& =\mathrm{C}_{\mathrm{L}} \cdot \mathrm{~V}^{2} \cdot \mathrm{f}+\left(\mathrm{N} \cdot \mathrm{P}_{\mathrm{OH}}+\mathrm{P}_{\mathrm{OL}}\right) /(\mathrm{N}+1)+\mathrm{P}_{\mathrm{CO}}
\end{aligned}
$$

A graph of these components of the total power dissipation may be drawn for some typical totem pole output driver circuit, as shown in Figure 1.


Hz

## FIGURE 1. Typical Power Dissipation Curves.

The total power dissipated in the circuit has to be less than the rated maximum dissipation if the device is an I.C.

Discrete Circuits: The most basic circuit is simply a common emitter inverter, as shown in Figure 2. The output


FIGURE 2. Common Emitter Inverter.
rise time is controlled by the collector resistor $\mathrm{R}_{\mathrm{C}}$. Resistor $R_{B}$ is necessary to draw charge out of the base to ensure a positive turn 'off' action when the input base drive is removed. For fast operation a good switching transistor should be used, with short storage time, low $\mathrm{V}_{\mathrm{CE}}$ (sat), and an acceptable $\mathrm{h}_{\mathrm{FE}}$. (normally 10 or greater). The power dissipation when the output is 'high' $\left(\mathrm{P}_{\mathrm{OH}}\right)$ is zero, and $\mathrm{P}_{\mathrm{OL}}$ is made up of the $\mathrm{I}_{\mathrm{C}}{ }^{2} \cdot \mathrm{R}_{\mathrm{C}}$ dissipated in resistor $\mathrm{R}_{\mathrm{C}}$ and the $V_{B E} / R_{B}{ }^{2}$ of the base resistor. The dynamic power due to the load P1 is shared between the collector resistor and the transistor, whilst the power at changeover is probably not significant at reasonable edge speeds and frequency (i.e. if rise and fall times are small compared with cycle time).

This circuit can drive small capacitive loads, but has the disadvantages that the rising output edge is exponential (defined by $\mathrm{R}_{\mathrm{C}}$ and $\mathrm{C}_{\mathrm{L}}$ ) and that resistor $\mathrm{R}_{\mathrm{C}}$ dissipates power continuously in the $\mathrm{V}_{\mathrm{OL}}$ state. This imposes a practical limit on the minimum value resistor which can be used to achieve a short time constant for the rising exponential.

Both of these problems may be reduced by adding an emitter follower gain stage which uses an extra transistor and diode (and resistor-explained later.) This circuit, Figure 3, will give similar output rise times with a much


FIGURE 3. Improved Basic Inverter Circuit.
larger value of resistor $\mathrm{R}_{\mathrm{C}}$, thus reducing power dissipation and the continuous current requirement of the first transistor. The disadvantages are that the output low level is now one $\mathrm{V}_{\mathrm{CE}(\text { sat })}$ plus the diode forward voltage $\mathrm{V}_{\mathrm{F}}$ above $\mathrm{V}_{\mathrm{L}}$, and the output high voltage is one $\mathrm{V}_{\mathrm{BE}}$ below $\mathrm{V}_{\mathrm{H}}$. However, this is normally acceptable.

Obviously, this circuit can also be used to give fast rise times, by using a lower value of $\mathrm{R}_{\mathrm{C}}$. If this is the case, a small value resistor ( $\bumpeq 22 \Omega$ ) will almost certainly be needed in series with the output. This increases the damping of the circuit formed by the capacitive load and the wiring (printed or otherwise) which is predominantly inductive, so that ringing and overshooting are controlled.

To further increase the load driving capability; i.e. to be able to drive the same load with faster edges, or to drive a larger load with the same edge speeds, a complimentary pnp-npn booster stage can be added to the output, as shown in Figure 4. Once again, these two devices have an effect on the output levels.


FIGURE 4. Inverter with Booster Output.

However, as before this is usually acceptable. The series resistor $\mathrm{R}_{\mathrm{S}}$ is now certainly necessary, due to the low impedance of the output stage, and the faster switching speeds which will probably be used.

All these circuits so far are designed so that they dissipate zero power in the $\mathrm{V}_{\mathrm{OH}}$ state. If it should be necessary to dissipate zero power in the $\mathrm{V}_{0 \mathrm{~L}}$ state, a pnp version can be used, Figure 5. The main disadvantage of this


FIGURE 5. Pnp Version of Driver Circuit.
circuit is the lack of good fast pnp transistors capable of withstanding the necessary voltage. The method of driving the input of these circuits once again depends upon the specific application.

If $V_{L}$ is $O V$ then the input may be driven directly from the output of an open collector TTL gate, as shown in Figure 6. When this is the case, the base turn 'off' resistor is


FIGURE 6. Driving from Open Collector TTL.
omitted, since the $\mathrm{V}_{\mathrm{OL}}$ of the TTL gate is 0.4 V max., which is low enough to turn the transistor 'off' quickly, and hold it 'off'. However, it is necessary for the TTL gate to be situated in close proximity to the transistor it is driving. This, with a good current return path from the transistor emitter to the TTL device ground connection, maintains reasonable switching speeds and noise immunity. If this is not possible, and long printed circuit tracks or wiring are involved, then it is necessary to drive from a device such as the SN74S140 which is capable of sourcing 40 mA from its output, as shown in Figure 7. A series resistor is used to define the current out of the TTL gate, and this may be shunted by a small, low inductance capacitor to speed up the turn 'on' time. A base turn 'off' resistor is now necessary.

These methods are suitable for any duty cycle of operation. However, for duty cycles up to about $80 \%$, capacitor coupling may be used. The TTL gate is open collector, Figure 8. The diode is necessary to recover the


FIGURE 7. Driving from Remote TTL Source.


FIGURE 8. Capacitor Coupling.
coupling capacitor when the TTL gate output goes 'low' again, the resistor in series with the diode limiting the peak current through the capacitor into the gate output. This circuit has the advantage that $\mathrm{V}_{\mathrm{L}}$ does not have to be 0 V . If this is the case and $100 \%$ duty cycle is required then some other form of level shift circuit must be employed, Figure 9. The pnp transistor, used in unity gain common base


FIGURE 9. Pnp Level Shifting.
mode, acts as a level shifter. To reduce the power dissipated in this transistor, there is a resistor in series with its collector to decrease the voltage across the pnp when it is conducting.

Integrated, or Partially Integrated Circuits: The simplest of these, providing that $\mathrm{V}_{\mathrm{L}}=0 \mathrm{~V}$, is to use an open collector TTL gate, with suitable output voltage and current characteristics, e.g. SN7406 Hex inverter, Figure 10. Once again, the output characteristics of this circuit can be improved by adding extra components, as for the
discrete circuits described earlier. Instead of using normal TTL open collector devices, the SN75450B family of peripheral driver devices shown in Figure 11 are very suitable, having high output sink current capability, and being available in a full range of functions.

Using these circuits, the required logic function may be achieved for the overall driver circuit, as shown in Figure 12. Once again, these circuits are only suitable for


FIGURE 10. Simple Integrated Driver.
applications where $\mathrm{V}_{\mathrm{L}}=0 \mathrm{~V}$. If this is not the case, then capacitor coupling has to be used as before. However, for the majority of memory driver applications, it is usual for
$\mathrm{V}_{\mathrm{L}}$ to be 0 V , and there are two fully integrated driver devices which may be used. For driving very large capacitive loads made up of a number of smaller capacitances, it is possible to have one booster circuit associated with each part of the load, and to drive all the boosters from one integrated circuit. This also has the effect of reducing the capacitance due to the printed circuit board layout, since each booster may be situated close to the load that it is driving, as illustrated in Figure 13.

The SN75361AP is a device which is especially suitable for MOS driving. As shown in Figure 14 it is a bipolar circuit consisting of two 2-input NAND gates, with one input of each gate being commoned and the other input free. Inputs 1 and 2 are single TTL loads $(1.6 \mathrm{~mA})$ and the input $S$, is the equivalent of two TTL loads. The device requires two power supplies, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{V}_{\mathrm{SS}}$ of MOS, and 0 V . The outputs are of the high current 'Totem Pole' form with current limiting protection. The device is capable of operating with $\mathrm{V}_{\mathrm{SS}}$ in the range 4.75 V to 24 V . The SN75361AP is capable of driving up to 1000 pF , at speeds suitable for MOS memory clock inputs. The Totem Pole outputs are protected against overshoots by clamping diodes. The standby power consumption (outputs high) is in the order of 10 mW . Since the load driven by this device


FIGURE 11. SN75450B Family


FIGURE 12. Inverting Driver Circuit (NAND).


FIGURE 13. Driving More than One 'Booster' Stage


FIGURE 14. SN75361AP
consists mainly of a lumped capacitance at the end of an inductive line with very little resistance, fast switching of the device output causes serious ringing. To reduce the Q of this reactive load circuit, it is necessary to use a small resistor in series with the driver output. However, this resistor causes a degradation in switching speed and a compromise must be arrived at, whereby the ringing is reduced to acceptable levels, without slowing the edge speeds excessively. To speed up the rise time, it is possible to shunt this resistor with a fast diode (e.g. 1 N 4150 ). Using such a circuit, and with the series resistor of $10 \Omega$, the propagation time $t_{\mathrm{pHL}}$ is about 26 ns and $\mathrm{t}_{\mathrm{pLH}}$ is around 32 ns , with a load of 400 pF . (The propagation times are made up of the delay through the device and the output rise or fall times). The load of 400 pF is equivalent to 160 address inputs, or 14 Reset or Clock inputs of the TMS 4063.

The second fully integrated device is the SN75365 (Figure 15), which is a quad two-input NAND device. This has an extra power supply input $\mathrm{V}_{\mathrm{BB}}$. It may be operated with this connected to the $\mathrm{V}_{\mathrm{SS}}$ input, or when used to drive '1103 type' memory devices, may be connected to the $\mathrm{V}_{\mathrm{BB}}$ supply of the 1103 . Once again, resistors in series with the outputs are required. The data and performance of this device are shown in its data sheet.

## Data Inputs/Outputs

The data input and output levels of most MOS shift registers and Read Only Memories (ROMs) are either directly TTL compatible, or only require the addition of a 'pull-up' or 'pull-down' resistor to interface with a TTL logic gate. However, with Random Access Memories (RAMs), in order to achieve high operating speeds, the data inputs and outputs are often MOS levels, i.e. high voltage swings for data inputs, and low current levels for data outputs. Two examples of this are the ' 1103 type' devices, and the TMS 4063.

In the case of the'1103, the data input is similar in all respects to a clock input, with a capacitance of approximately 7 pF . The drivers suitable for clock driving are also suitable for driving these inputs. The data output is in the form of a current $(500 \mu \mathrm{~A}$ min. for output high) which must be sensed, and converted to a TTL voltage. The most effective way of performing this function is to use the SN75107, 108, 207, 208 devices, depending upon required function and speed, as illustrated in Figure 16.


FIGURE 15. SN75365

These devices are dual circuits, each half comprising of a differential amplifier stage, and a TTL gate. To make full use of the differential amplifier, it is advisable to run a dummy data line all the way from the memory device, alongside the actual data line, and connect the dummy line to the non-inventing input. Thus, any common mode noise picked up in these data lines, from switching clocks etc., is rejected by the differential amplifier. It is necessary to provide a current path to $\mathrm{V}_{\mathrm{DD}}$ for the sense signal at the


FIGURE 16. Data Sensing of 1103


FIGURE 17. Effect of Input Threshold Voltage
amplifier input, via a resistor, to develop a voltage excursion to switch the amplifier. In the case of the SN75107 and 108 (open collector o/p version of the '107) the input threshold is 25 mV . If very fast speeds are required, then the SN75207 and ' 208 allow faster operation, since their input threshold is guaranteed 10 mV max. This means that the output current from the 1103 which is charging up the stray capacitance on the data line, as well as developing a potential difference across the input resistor of the sense amplifier, has to charge these stray capacitances to a lower potential. It can achieve this in a shorter time. This is easily understood by reference to Figure 17.

It is also possible to sense the output of the ' 1103 device using a low power TTL gate, and a resistor to ground, as shown in Figure 18. This is essentially a low cost solution, and is only suitable for applications where high speed is not required.

The TMS 4063 requires specialised circuitry for both the data input and output functions. This memory device has a pair of differential data lines which are used for both writing and reading of data. Figure 19 shows how discrete


FIGURE 18. Simple Sensing Circuit.
transistors may be used with an integrated circuit comparator to perform these functions. A differential amplifier, of the SN72720 type, and a zener diode, such as 1N5230B (in series with a $270 \Omega$ resistor for level conversion), are used.

The SN72720, a dual device with separate outputs, is ideal, and has a response time of about 15 ns to the ramp input presented to it in this application. A similar device is the SN72820, which has an extra gain stage, and is slightly quicker in operation. There is also a version of this available with output strobes, called the SN72514, which is very


FIGURE 19. Discrete Read/Write Circuit


FIGURE 20. Connecting the SN75370 to the TMS4063
useful in applications where an additional strobe gate after the comparator is undesirable. All these devices have an absolute maximum differential input voltage of $\pm 5 \mathrm{~V}$ which must not be exceeded during the Write cycles, and a protective resistor network is necessary on the inputs. If the device is operated between the VSS and $\mathrm{V}_{\text {DD }}$ power rails, the ' $O$ ' level output will be about 7 V . Hence a Zener diode and resistor are necessary on the output to convert to TTL level.

This Read/Write circuit is obviously quite complex, uses many components, takes up much space, and dissipates
considerable power. In a large multi-digit memory, all these factors are undesirable. The alternative solution is to use the SN75370 which is a device specifically designed for this application as shown in Figure 20. This requires no external components, and is a dual device, performing the complete Write-drive Read-sense functions for two memory word bits. For operation it requires two control signals as well as Chip Enable. i.e. Write Enable and Read Enable. The timing diagram, Figure 21, shows the operation of these inputs. The delay from Read Enable going 'low', to the Data Output being valid ( t RED $=$ Read Enable Delay) is typically


FIGURE 21. Timing Diagram

15 ns . It is necessary for the data on the I/O lines to be present for a period previous to this, ( t DS $=$ Data Set-up) of approximately 10 ns ., owing to the propagation time through the sense amplifier of the device. When Read Enable returns 'high', there is a delay ( $\mathrm{t}_{\mathrm{RER}}=$ Read Enable Recovery) before the valid Data Output ends of typically 15 ns .

## WORKED EXAMPLES

This section describes the steps involved, when designing a system for a specific application, to optimise some of the circuits previously mentioned.

Consider a 4 k word $\times 16$ bit modular high speed system where the Access time is the all-important factor. If the memory element used is the TMS4063 1024 bit R.A.M. as described in Chapter III, the following figures may be immediately derived from its data sheet:-
'Reset' input capacitance ( 1 device ) $=30 \mathrm{pF}$ typ., 40pF max. $\therefore 16$ 'Reset' inputs in parallel $\quad=640 \mathrm{pF}$ max.
(Note that when calculating the load, or any other value associated with driver circuits, etc. provision must always be made for reliable operation under 'worst-case' conditions, hence in this case the maximum figure of 40 pF is used for the 'Reset' input.)
$\begin{aligned} \text { 'Clock' input capacitance ( } 1 \text { device) } & =30 \mathrm{pF} \text { typ., } 36 \mathrm{pF} \text { max. } \\ 16{ }^{\text {'Clock' inputs in parallel }} & =576 \mathrm{pF} \text { max. }\end{aligned}$
'Address' input capacitance ( 1 device ) $=2.5 \mathrm{pF}$ typ., 3.5 pF 64 'Address' inputs in parallel $\quad=224 \mathrm{pF}$ max. max.

The requirements for the 'Reset' driver and 'Clock' driver circuits are similar in terms of load, but differ in terms of quiescent output polarity. To achieve a fast Access time, the 'Reset' input to the TMS4063s must remain low between cycles, and the cycle commences with 'Reset' going high. The 'Clock' inputs are high during this time and go 'low' for a minimum of 100 ns , at least 60 ns after Reset has gone 'high'. At the end of the 100 ns min Clock period both 'Clock' and 'Reset' return to their original state, as shown in Figure 22.

The driver circuit shown in Figure 23 will operate with a 570 pF load and an output cycle as shown in Figure 24. This is suitable for the 'Clock' inputs of a TMS 4063 memory array. With capacitor $C_{L}=570 \mathrm{pF}$, to obtain rise and fall times of 20 ns or less:

$$
\begin{aligned}
& { }^{\mathrm{C}_{\mathrm{L}} \mathrm{R}_{\mathrm{S}}<20 \cdot 10^{-9} / 3} \\
& \text { i.e. } \mathrm{R}_{\mathrm{S}}=10 \Omega
\end{aligned}
$$

Transistors VT3 and VT4 are both operating as emitter followers. For VT3 the npn device, a BLY33 VHF transistor is eminently suitable, and the 2 N 2905 A is suitable for VT4. Transistor VT2 is also an emitter follower with $\mathrm{I}_{\mathrm{C}(\max )}{ }^{\text {of }}$ $\bumpeq 100 \mathrm{~mA}$, for which a BFR39 can be used. Transistor VT1 is the only saturating switch, and the TIS55 is a good low cost device. Resistor $\mathrm{R}_{\mathrm{C}}$ has to supply the base current to VT2, and pull up the collector of VT1.

$$
\begin{aligned}
& \therefore \mathrm{I}_{\mathrm{B}(\max )} \text { for VT3 and VT4 }=\mathrm{I}_{\text {Out }(\max )} / 10 \\
& =100 \mathrm{~mA} \\
& \text { The } \mathrm{h}_{\mathrm{FE}} \text { of a BFR39 @ } \mathrm{l}_{\mathrm{C}} . \quad=100 \mathrm{~mA} \text { and } \mathrm{V}_{\mathrm{CE}}=20 \mathrm{~V} \\
& =25 \mathrm{~min} \text {. } \\
& \text { Hence, the base current } \quad=100 / 25 \\
& =4 \mathrm{~mA} \text {. } \\
& \text { The base input capacitance of } \mathrm{VT} 2 \bumpeq 60 \mathrm{pF} \\
& \text { and the collector capacitance of } \mathrm{VTI} \bumpeq 10 \mathrm{pF}
\end{aligned}
$$

Therefore, if the rise time is to be 20 ns and neglecting base current to transistor VT2:

$$
\begin{aligned}
\text { Time constant } \mathrm{CR}_{\mathrm{C}} & =20 \cdot 10^{-9} / 3 \\
\text { or } \mathrm{R}_{\mathrm{C}} & =20 \cdot 10^{-9} / 3 \cdot 70 \cdot 10^{-12} \\
& =94 \Omega
\end{aligned}
$$

Neglecting the capacitance at this point, the value of resistor $R_{C}$ necessary to supply $I_{B}(=4 m A)$ into transistor VT2 is:

$$
\begin{aligned}
& \left(20-\mathrm{V}_{\mathrm{CE}(\mathrm{sat})}-\mathrm{V}_{\mathrm{BE}}-\mathrm{V}_{\mathrm{F}}\right) / 4 \cdot 10^{-3} \\
& =18 / 4 \cdot 10^{-3} \\
& =4 \cdot 5 \mathrm{k} \Omega
\end{aligned}
$$

Hence, taking both requirements into account:

$$
\begin{aligned}
\mathrm{R}_{\mathrm{C}} & =94 \cdot 4 \cdot 5 \cdot 10^{3} /\left(94+4 \cdot 5 \cdot 10^{3}\right) \\
& =92 \Omega-\text { use } 82 \Omega
\end{aligned}
$$



FIGURE 22. Clock \& Reset Timing Requirements


FIGURE 23. Clock Input Driver Circuit


FIGURE 24. Output Duty Cycle Waveform

With $\mathrm{R}_{\mathrm{C}}=82 \Omega$

$$
\begin{aligned}
\mathrm{I}_{\mathrm{C}} \text { for VT1 } & =\left(20-\mathrm{V}_{\mathrm{CE}(\mathrm{sat})}\right) / 82 \\
& =240 \mathrm{~mA}
\end{aligned}
$$

At this collector current:

$$
\begin{aligned}
{ }^{\mathrm{h}_{\mathrm{FE}}} & =15 \min . \\
\therefore \mathrm{I}_{\mathrm{B}} & =240 / 15 \\
& =16 \mathrm{~mA} \\
\mathrm{R}_{\mathrm{B}} & \left.=\left(5-\mathrm{V}_{\mathrm{BE}}\right) / 16 \cdot 10^{-3}\right) \\
& =220 \Omega
\end{aligned}
$$

The TTL output has to $\operatorname{sink}\left(5-V_{\text {out }}\right) / R_{B}(=21 \mathrm{~mA}$.
Hence the SN7438 or similar open collector buffer output device must be used.

With an output 'high' level of 19 V and an output 'low' level of 0.8 V the times for this circuit are:

$$
\begin{array}{rll}
\mathrm{t}_{\mathrm{pd}}\left('^{\prime} 1^{\prime} \text { to }{ }^{\prime} 00^{\prime}\right) & =24 \mathrm{~ns} \\
{ }_{\mathrm{t} d \mathrm{~d}}\left({ }^{\prime} 0^{\prime} \text { to }{ }^{\prime} 1{ }^{\prime}\right) & =16 \mathrm{~ns} \\
{ }^{\mathrm{t}_{\mathrm{r}}} & =24 \mathrm{~ns} \\
\text { and } \mathrm{t}_{\mathrm{f}} & & =26 \mathrm{~ns}
\end{array}
$$

The components of power dissipation are:

$$
\begin{aligned}
\text { P1 }(\text { due to capitive load }) & =\mathrm{C} . \mathrm{V}^{2} \cdot \mathrm{f} \\
& =570 \cdot 10^{-12} \cdot 350 \cdot 3 \cdot 5 \cdot 10^{6} \\
& =698 \mathrm{~mW}
\end{aligned}
$$

This is dissipated mainly in the two output transistors and the output series resistor.

P2 (due to circuit elements in static conditions)

$$
=\mathrm{P}_{\mathrm{OL}} \cdot \mathrm{t}_{\mathrm{OL}} / \mathrm{t}_{\text {cycle }}+\mathrm{P}_{\mathrm{OH}} \cdot{ }^{\mathrm{t}} \mathrm{OH}^{/ t_{c y c l e}}
$$

With the output 'high', the only dissipation is in the output of the TTL gate and its 'pull-up' resistor.

$$
\begin{aligned}
\text { i.e. in TTL gate } \mathrm{I}_{\text {out }} \cdot \mathrm{V}_{\text {out }} & =21 \cdot 10^{-3} \cdot 0 \cdot 4 \\
& =84 \mathrm{~mW} \\
& \\
& \text { in 'pull-up' resistor } \mathrm{I}^{2} \mathrm{R}_{\mathrm{B}} \\
& =\left(21 \cdot 10^{-3}\right)^{2} \cdot 220 \\
\therefore \quad & =97 \mathrm{~mW} \\
\therefore \quad{ }^{\mathrm{OH}} \mathrm{O}(\text { tot }) &
\end{aligned}
$$

With the output 'low'; resistor $\mathrm{R}_{\mathrm{C}}$ will dissipate:

$$
(20-0.5)^{2} / 82=4.63 \mathrm{~W}
$$

Transistor VT1 will dissipate:

$$
\begin{array}{lll} 
& \mathrm{I}_{\mathrm{B}} \cdot \mathrm{~V}_{\mathrm{BE}}+\mathrm{I}_{\mathrm{C}} \cdot \mathrm{~V}_{\mathrm{CE} \text { (sat) }} \\
& & \\
& =3 \cdot 5.1 \cdot 5 / 220 & +19 \cdot 5.0 \cdot 5 / 82 \\
& =0.024 & +0 \cdot 119 \\
& =143 \mathrm{~mW} & \\
\therefore \quad & & \\
& & \\
\text { OL(tot) } & =4 \cdot 77 \mathrm{~W} & \\
\text { and } & & \mathrm{P} 2
\end{array} \quad=4.77 .100 / 290 \quad+0 \cdot 18.190 / 290
$$

P3 (Power dissipation due to the switching losses in the circuit) is insignificant (i.e. $<10 \mathrm{~mW}$ )

A similar procedure is employed to design the opposite polarity for the reset input.

The address driver requirement is not so stringent. Consider the timing diagram shown in Figure 25. If the addresses were to be driven high during the non-valid periods, then only a fast fall time is required, and a very slow rise time ( $<130 \mathrm{~ns}$ ) can be used. A peripheral driver device (SN75450B series) with a pull-up resistor on the output, as shown in Figure 26, would be suitable for this application.

For a 4 k word $\times 16$ bit system, this circuit would have to drive 64 address inputs. From the TMS4063 data sheet, the maximum address input capacitance is 3 pF . Hence the driver load is $3 \times 64=192 \mathrm{pF}=\mathrm{C}_{\mathrm{L}}$. The time constant of the output waveform is $\mathrm{C}_{\mathrm{L}} \mathrm{R}_{\mathrm{C}}$ which must be $<\frac{1}{3} \times 130$ ns if the output voltage is to achieve 95 per cent of $\mathrm{V}_{\mathrm{SS}}$ within 130 ns .

$$
\begin{aligned}
\therefore \quad \mathrm{C}_{\mathrm{L}} \mathrm{R}_{\mathrm{C}} & =43 \cdot 3 \cdot 10^{-9} \\
\mathrm{R}_{\mathrm{C}} & =43 \cdot 3 \cdot 10^{-9} \cdot 1 \cdot 10^{-12} / 192 \\
& =220 \Omega
\end{aligned}
$$

The resistor $\mathrm{R}_{\mathrm{S}}$ is required in series with the output to limit the maximum current out of the load capacitance into the driver output to 300 mA or less.

$$
\begin{aligned}
\mathrm{R}_{\mathrm{S}} & =\mathrm{V}_{\mathrm{SS}} / 0 \cdot 3 \\
& =68 \Omega
\end{aligned}
$$

This should give an output fall time of:

$$
\begin{aligned}
3 \mathrm{C}_{\mathrm{L}} \mathrm{R}_{\mathrm{S}} & =3 \cdot 192 \cdot 10^{-12} \cdot 68 \\
& =39 \mathrm{~ns}
\end{aligned}
$$

The actual performance figures were:

$$
\begin{array}{rlrl}
\mathrm{t}_{\mathrm{pd}}\left({ }^{\prime} 0^{\prime} \text { to }{ }^{\prime} \mathrm{l}^{\prime}\right) & =41 \mathrm{~ns} \\
\mathrm{t}_{\mathrm{pd}}\left({ }^{\prime} \mathrm{l}^{\prime} \text { to ' } 0 \text { ' }\right) & & =19 \mathrm{~ns} \\
\mathrm{t}_{\mathrm{r}} & & =70 \mathrm{~ns} \\
\text { and } \mathrm{t}_{\mathrm{f}} & & =24 \mathrm{~ns}
\end{array}
$$

If a faster fall time is required, a transistor and diode may be added to the output, as shown in Figure 27.
Resistor $\mathrm{R}_{\mathrm{C}}$ is still $220 \Omega$.
Resistor $R_{E}$ has to limit the current through the 2N2905A to $\bumpeq 600 \mathrm{~mA}$.

$$
\begin{aligned}
\therefore \quad \mathrm{R}_{\mathrm{E}} & =20 / 0 \cdot 6 \\
& =33 \Omega
\end{aligned}
$$

The output fall time is now:

$$
\begin{aligned}
& 3 \cdot 192 \cdot 10^{-12} \cdot 33 \\
& =19 \mathrm{~ns}
\end{aligned}
$$

The actual performance figures were:

$$
\begin{aligned}
{ }^{\mathrm{t}_{\mathrm{pd}}}\left({ }^{\prime} 0 \text { ' to ' } 1 \text { ' }\right) & =35 \mathrm{~ns} \\
{ }^{\mathrm{t}_{\mathrm{pd}}}\left({ }^{\prime} 1 \text { ' to ' } 0 \text { ' }\right) & =20 \mathrm{~ns} \\
& =65 \mathrm{~ns} \\
{ }^{\mathrm{t}_{\mathrm{r}}} & \\
{ }^{\mathrm{t}_{\mathrm{f}}} &
\end{aligned}
$$




FIGURE 26. Simple Address Driver and Output Waveform


FIGURE 27. Faster Address Driver.

## CONCLUSION

Interfacing between TTL systems and MOS devices has often been a problem to potential MOS users. There is no mystique involved in designing suitable circuits, as has been shown. It is always a case of deciding on the required factors in order of importance, and then designing the circuit to achieve the best compromise of all the design criteria. With discrete component circuits, the cost is directly proportional to the number of components involved, the final cost being made up of component cost, assembly time, test time, printed circuit board space, reject contingency, etc. These cost factors should be taken into
account when comparing the cost of a discrete component circuit with that of an integrated device.

New MOS devices appear regularly, and many later generation devices are TTL compatible at inputs and outputs. However, very high speed devices will probably be using high level inputs for some time, and will require the use of similar interface circuits to those described.

It is emphasised that the best results from a circuit can only be obtained if the circuit is designed for the specific application. Although a circuit from a report of another system may appear to 'work,' the chances are that it is not optimum for its new application in terms of cost, speed, power dissipation, etc. Such optimum performance has to be designed.

## SECTION 2.

SPECIAL PURPOSE BIPOLAR INTEGRATED CIRCUITS

# VI LINE DRIVERS AND RECEIVERS 

by<br>Dale Pippenger and Richard Mann

A number of the I.C. devices mentioned in the previous chapter can be used as line drivers or receivers, e.g. the SN75450B series are particularly suited for simple line driving. This is because the noise margins of most logic circuits are adequate for the transmission of digital data over a distance of a few inches. The transmission of errorfree data over longer lines in noisy environments, however, requires the use of special transmission-line drivers and receivers and the careful selection of a suitable transmission line. This requirement is especially critical when data transmission is between computer consoles or between a computer and remotely located peripheral equipment. Therefore a series of integrated-circuit line drivers and receivers has been developed which can interface between DTL or TTL circuits and long lines for clean, free data transmissions e.g. Table 1 lists these devices and the transmission system for which they have been especially designed. This chapter contains information which is intended to help systems design engineers by covering circuit operation, circuit characteristics, and applications. Typical results using different types and lengths of lines are also provided.

## DATA TRANSMISSION

A study of the problem of data transmission indicates that the use of a terminated transmission line is desirable from a performance standpoint, since signal reflections are
eliminated, allowing high-speed data transmission. A balanced or two-wire system is often used because in such a system, noise is primarily common-mode and can be rejected by a differential-input line receiver with adequate common-mode rejection properties.

Depending on the length of the transmission line, the costs of the line and of its installation can be influencing factors in the selection of the line. For short transmission lines, the use of relatively expensive shielded coaxial cable may be acceptable. For longer lines, however, the use of less expensive flat or twisted-pair cable is desirable. To further decrease the cost of a transmission system, a 'partyline' system may be employed in which several line drivers and receivers share a common transmission line.

A high-speed driver/receiver system designed for long transmission lines is almost universally applicable since it can also be used to advantage with shorter lines or lower data-transmission speeds. The following characteristics are desirable for such a system:

1) High-speed data transmission ( $\geqslant 10 \mathrm{MHz}$ ).
2) Use of popular supply voltages.
3) Compatibility with popular logic.
4) High sensitivity $(<50 \mathrm{mV})$ at receiver input.
5) Receiver speed insensitive to overdrive.
6) High receiver input impedances.
7) High common-mode rejection at the receiver input.

Table 1 Basic Data Transmission Categories

8) Strobe capability for receiver.
9) Driver capable of driving low-impedance terminated lines.
10) Inhibit capability for driver, with high output impedance in inhibit mode.

A system satisfying these requirements is shown in the functional diagram of Figure 1. A balanced, twisted-pair


FIGURE 1. Functional Diagram of a Basic High-Speed Transmission System
transmission line is terminated at each extreme end in its characteristic impedance. The line terminations also bias both lines at a nominal positive level of a few hundred millivolts. The driver is composed of a stage that converts input logic levels to voltage levels that control a current switch. The current switch unbalances the voltage on the transmission lines, resulting in a voltage difference at the receiver input.

The input stage of the receiver is a differential-input stage that exhibits high rejection of common-mode input signals. An intermediate stage converts the polarity of the line signal to the desired logic levels at the receiver output. It should be noted that the driver output is not affected by the common-mode signals induced on the line, thereby insuring error-free transmission and recovery of data.

An important feature of the system of Figure 1 is that provisions can be made for removing the driver output current from both lines, as indicated in Figure 2. In this inhibit mode, another driver may be used to transmit data over the line. A strobe or gate provision on the receivers allows any driver to communicate with any or all enabled receivers while other drivers are inhibited and other receivers are strobed off. Line receivers and drivers may be connected anywhere along the line. It should be noted that line terminations are required only at the extreme ends of the lines as the output and input impedances of transmitters and receivers are high compared to the line impedance. A single transmission line can therefore service several computer or peripheral equipment consoles.

The concepts described above are implemented by e.g. the SN55107 series. These circuits are designed for compatibility with popular TTL (transistor-transistor logic)


FIGURE 2. Expansion of the Basic System to
'Party Line' Operation
integrated circuits and for use with balanced terminated transmission lines.

## TRANSMISSION LINES

## Types of Lines

Many types of wire and cable are used to interconnect logic systems. Plain insulated wire or loose shielded wire are sometimes used, but not in long line interconnections due to the indeterminate value of their line impedance. Coaxial cables used are typically of the $50-\Omega$ and $75-\Omega$ variety. There are special types of coaxial cables with lower or higher impedances, but seldom are impedances ever over $200 \Omega$.


FIGURE 3. Characteristic Impedances of Parallel and Coaxial Lines as Functions of Dimension Ratio

Twisted pair lines normally have an impedance of 100 $\Omega$ to $200 \Omega$ which may vary under special conditions e.g. ingress of moisture. The chart in Figure 3 shows that for any given cable size a twisted-pair line has considerably greater impedance than a coaxial line.

The impedance of any unknown line may easily be determined with an RX meter-the line impedance $Z$ is computed from the measured short-circuit impedance $Z_{\text {sc }}$ and the open circuit impedance $\mathrm{Z}_{\mathrm{Oc}}$ thus: $\mathrm{Z}=\left(\mathrm{Z}_{\mathrm{Sc}} \mathrm{Z}_{\mathrm{OC}}\right)^{1 / 2}$.

Normally the line impedance is considerably smaller than the driver output or receiver input impedances. This is very desirable since connecting several drivers and receivers to one line does not affect the line impedance, so that critical mismatch is avoided.

## Signal Degradation

In long lines the transmitted signal experiences two types of degradation: frequency-insensitive and frequency-
sensitive. Frequency-insensitive degradation is primarily the attenuation due to line resistance. The resistance of the wire is insensitive to frequency except at very high frequencies where skin effect becomes evident.

Figure 4 shows the resistive attenuation for different line length and resistivity. The signal swing is set by the driver output current and the line impedance. It may be approximated as $\mathrm{I}_{\text {out }} \mathrm{R}_{\mathrm{T}} / 2=\mathrm{I}_{\text {out }} \mathrm{Z}_{0} / 4$, where $\mathrm{R}_{\mathrm{T}}$ is the value of the line-terminating resistors and $\mathrm{Z}_{0}$ is the line impedance.

By using e.g. the $\mathrm{SN} 55 / 75109$ driver ( $\mathrm{I}_{\text {out }}=6 \mathrm{~mA}$ ) and a twisted pair line with an impedance of $100 \Omega$ and an attenuation factor of $0.01 \Omega / \mathrm{ft}$, it can be seen from Figure 4 that data may be transmitted (theoretically) over line lengths of several thousand feet before line resistance effects degrade signal amplitude to an unusable level.


FIGURE 4. Resistive Attentuation With Length of Typical Transmission Lines

The other category of signal degradation, frequencysensitive type, is related to the capacitive characteristics of the line. As an example, Figure 5 shows the attenuation of


## FIGURE 5 Attenuation With Signal Frequency in Typical Coaxial Cables

various coaxial lines with respect to frequency of operation. For instance, type B coaxial cable has an attenuation of about 17 dB per 100 feet of length at 1 MHz .

The attenuation of a twisted pair of flat wires is a little more difficult to determine due to its sensitivity to different physical characteristics and environmental conditions. A typical example of the frequency-sensitive attenuation of twisted pair lines is given in Figure 6.


FIGURE 6. Signal Attenuation With Frequency in Twisted-Pair Transmission Line (SWG Solid Wire 23 With 0.060-in Plastic Cover, (Twisted 4.5 Times Per Foot)

Most receivers are designed to detect differential signals as small as 25 mV . The maximum decibels of attenuation $\mathrm{A}_{\text {max }}$ that can be tolerated may be computed thus: $\mathrm{A}_{\text {max }}=20 \log _{\mathrm{e}} \mathrm{V}_{\text {diff }}-28$, Where $\mathrm{V}_{\text {diff }}$ is the signal swing at the driver output, expressed in millivolts. As an example, in the case of a line driven by a signal of 0.5 V amplitude, the maximum attenuation is $20 \log _{e}$
$500-28=26 \mathrm{~dB}$. From Figure 5 type A coaxial cable has about 1.5 dB attenuation per 100 feet at 10 MHz . The maximum permissible length of coaxial in this example is about 1700 feet. For operation at 1 MHz , type A cable has $0.4 \mathrm{~dB} / 100 \mathrm{ft}$, and the maximum length is about 6500 ft .

When a twisted pair is used, the characteristics of the line need to be known. In a laboratory experiment, a pair of SWG 23 plastic insulated wires were twisted about 4.5 times per foot of length. Figure 6 shows the attenuation per 100 feet at different frequencies. This information may be used to determine the maximum length that could be driven in this particular case.

## RELEVANT DEVICE CHARACTERISTICS

## Receivers

A receiver circuit should have a typical propagation delay of say 15 ns , to make it ideal for use in high-speed systems. The receiver delay should be almost completely insensitive to overdrive voltages of 10 mV or greater. Such a circuit would respond to input signals with repetition rates as high as 20 MHz .

Input Sensitivity: The input sensitivity is defined as the differential d.c. voltage required at the inputs of the receiver to force the output to the logic gate threshold voltage level, and is typically 3 mV . This feature is particularly important when data is transmitted down a long line and the pulse is deteriorated due to line effects. A receiver with this sensitivity also finds many other applications such as comparators, sense amplifiers, level detectors, etc.

Common-mode Voltage Range: The common-mode voltage range or CMVR is defined as that voltage applied simultaneously to both input terminals which, if exceeded, does not allow normal operation of the receiver. The recommended operating CMVR is $\pm 3 \mathrm{~V}$, making it useful in all but the noisiest environments. In extremely noisy environments, common-mode voltage can easily reach $\pm 10$ V to $\pm 15 \mathrm{~V}$ if some precautions are not taken to reduce ground and power supply noise, as well as crosstalk problems. When the receiver must operate in such conditions, input attenuators should be used to decrease the system common-mode noise to a tolerable level at the receiver inputs. Differential noise is also reduced by the same ratio.

These attenuators are often intentionally omitted from IC receiver input terminals so the designer may select resistors which will be compatible with his particular application or environment. Furthermore, the use of attenuators adversely affects the input sensitivity, the propagation time, the power dissipation, and in some cases the input impedance (depending on the selected resistor values), therefore reducing the versatility of the receiver.

The ability of a receiver to operate with a $\pm 15-\mathrm{V}$ common-mode voltage at the inputs can be checked using the circuit shown in Figure 7. Dividers with three different


## FIGURE 7. Common-Mode Circuit for Testing Input Attenuators

values presenting a 5 -to- 1 ratio may be used so as to operate the differential inputs under $\pm 3 \mathrm{~V}$ common-mode voltage. Careful matching of the two attenuators is needed so as to balance the overdrive at the input stage. Examples of the resistances which could be used are:-

$$
\begin{array}{ll}
\text { Attenuator } 1: & 2 \mathrm{k} \Omega \text { to } 0.5 \mathrm{k} \Omega \\
\text { Attenuator } 2: & 6 \mathrm{k} \Omega \text { to } 1.5 \mathrm{k} \Omega \\
\text { Attenuator } 3: & 12 \mathrm{k} \Omega \text { to } 3.0 \mathrm{k} \Omega
\end{array}
$$

Input Termination Resistors: To prevent reflections; the transmission line should be terminated in its characteristic impedance. Matched termination resistances normally in the range of $25 \Omega$ to $200 \Omega$ are required not only to terminate the transmission line in a desired impedance, but also to provide a necessary d-c path for the receiver input bias. Careful matching of the resistor pairs should be observed or the effective common-mode rejection ratio will be reduced. An important point here is that the stray capacities associated with the load resistors should also be balanced with respect to ground by careful layout.

The input circuit of the receivers should meet the requirements for low input currents ( $30 \mu \mathrm{~A}$ typical) and high input impedance for low loading on the lines; important considerations for 'party-line' applications.

Reference Voltage: A differential receiver can be used as a single-ended line receiver or comparator by referencing one input as shown in Figure 8. The operating


FIGURE 8. Some Methods of Referencing Receiver Inputs
threshold voltage level is established by (and is approximately equal to) the applied reference input voltage, $\mathrm{V}_{\text {ref }}$, selected within the operating range.

A simple method of generating the reference voltage is the use of a resistor voltage divider from either the positive $\mathrm{V}_{\mathrm{CC}}+$ or negative $\mathrm{V}_{\mathrm{CC}}$ - voltage supplies as in Figure 8a. The reference can also be obtained by a diode (Figure 8c) or a reference supply or just ground (Figure 8b). The bias current required at the referenced input is low (typically $30 \mu \mathrm{~A}$ ). Therefore, voltage dividers of this type may normally be operated with very low current requirements and may be used also to supply a number of paralleled reference inputs.

In noisy environments, the use of a filter capacitor may be recommended as indicated in Figure 8a.

## Drivers

As stated previously, for reliable operation with less than optimum conditions, drivers should be primarily designed to drive balanced terminated transmission systems which virtually eliminate the adverse effects of line capacitance. These circuits should have low propagation delay (about 10 ns ) for high-speed operation.

Input: Drivers should also accept TTL input levels and convert them into an output current suitable for supplying to the transmission line.

Output: An output current of, say, 10 mA allows very long balanced lines to be driven at normal line impedances of 50 to $200 \Omega$. The resulting low-level differential signals minimize power dissipation. The most positive level at the bases of the driver output transistors should allow at least -3 V of noise induced on the lines before saturation of the driver output occurs. The high collector-emitter breakdown of the driver output transistors should allow up to +10 V of induced noise before transistor breakdown occurs.

## PRACTICAL DEVICES

## Receivers

The functional block diagram of a typical family of dual line receivers is shown in Figure 9. The logic of the two devices in the series is the same, but the SN55/75107A has a standard TTL totem-pole output, while the SN55/75108A has an open-collector output allowing wiredOR operation. Both the drivers and receivers have two functions per package which can be used independently of each other.

The receivers are designed to work with power supplies of +5 V and -5 V so that only one extra supply is needed when used with TTL or similar logic. The circuit consists of a differential input stage which is coupled to another differential amplifier by a pair of emitter followers so that a high common-mode rejection ratio (CMRR) is obtained. A second emitter follower couples the amplifier stage to one input on a standard TTL multi-emitter stage. The two other inputs on this stage are used to provide a
gate function for each individual receiver and a common strobe for both receivers. The conditions for a logical ' 0 ' at the receiver output are that both the gate and strobe inputs are high and the differential input is $\geqslant 25 \mathrm{mV}$ with the positive input being the most negative. Conversely a logical ' 1 ' output occurs when the positive input is more positive by a value $\geqslant 25 \mathrm{mV}$. The SN55/75107A and SN55/75108A will both sink 16 mA at 0.4 V in the low state and the SN55/75107A will source 0.4 mA at 2.4 V in the high state. The SN55/75108A collector leakage is less than $250 \mu \mathrm{~A}$ in the logical ' 1 ' condition.

Due to the design of the balanced input stages of the receivers they will handle a common-mode signal of at least $\pm 3 \mathrm{~V}$ without false operation. The common-mode capability can be increased further by tapping down the line terminating resistors. This will decrease the differential sensitivity pro rata. However, in most cases the differential input will considerably exceed the minimum required.

## Drivers

The line drivers SN55/75109/110A have a circuit arrangement as shown in Figure 10. As with the receivers the power supplies are $\pm 5 \mathrm{~V}$. Each driver in the package consists of a TTL compatible input stage followed by a differential stage, driving a current-mode output stage so that a constant current is switched into either side of the line pair, according to the state of the input. The current to the other side is zero and the driver looks like an open circuit. This current mode of operation allows any value of load resistance to be connected across the line. This is important in a party-line system where a driver may be at the terminating end of a line as well as at the sending end. The driver output current is 6 mA for the SN55/75109 and 12 mA for the SN55/75110.

Another feature important for party-line operation is the inhibit input-gate which allows either driver-output stage to be turned off completely regardless of the data


NOTES: 1. COMPONENT VALUES SHOWN ARE NOMINAL.
2. RESISTANCE VALUES ARE IN OHMS.
3. COMPONENTS SHOWN WITH DASHED LINES ARE APPLICABLE TO THE SN55 107A AND SN75 $107 A$ ONLY.
input. There is also a common inhibit input which allows both drivers to be turned off simultaneously. For an output stage to operate, both the individual and the common inhibitor inputs must be at a logical ' 1 '. In the off condition the output current is less than $30 \mu \mathrm{~A}$ so that a large number of drivers can be used on a line without causing significant loading. The receivers and drivers can both withstand a common-mode line voltage of $\pm 3 \mathrm{~V}$ without running into breakdown or saturation.

## General Considerations

In any application of devices such as, for example, the SN55107 series, there are two important precautions to be observed. First, when only one driver in a package is used, the outputs of the other driver must either be tied to ground or inhibited, or excessive power dissipation may result. Second, when only one receiver in a package is being
used, at least one of the differential inputs of the other receiver should be terminated at some voltage between +3 V and -3 V , preferably at ground. Failure to do so causes improper operation of the unit being used because of common-bias circuitry for the current sources of the two receivers.

There are some other equally basic but less critical recommendations about unused driver gate inputs. Where these inputs are left open-circuited, the propagation delay to a logical ' 0 ' is increased by about one nanosecond per input. In high-speed systems this could be a significant factor. For faster switching times, unused gate inputs can be tied to a positive voltage source of 2.4 V to 5.5 V . The positive supply voltage $\mathrm{V}_{\mathrm{CC}+}$ may be used if it is regulated to 5.5 V maximum. This disposition greatly reduces the distributed capacitance associated with the emitter, bond wire, and package lead of the input transistor. It also


NOTES: 1. COMPONENT VALUES SHOWN ARE NOMINAL.
2. RESISTANCE VALUES ARE IN OHMS.

FIGURE 10. Schematic Diagram for SN55/75109 and SN55/75110 Dual Line Drivers
insures that no additional degradation occurs in the propagation delay times. The best solution is to join unused inputs to a used input on the same gate. This method provides the fastest switching speeds since the stray capacitances are driven by the preceding gate. This method aiso provides protection against excessive supply surges since the $54 / 74$ TTL outputs at a logical ' 1 ' are typically 3.5 V and are current-limited.

The unused gate inputs may be tied to $\mathrm{V}_{\mathrm{CC}}$ through a resistor. The value of the resistor should not be less than $1 \mathrm{k} \Omega$ or the supply voltages transients could damage the inputs. The upper limit is determined by the voltage drop caused by logical ' 1 ' input currents and by the minimum supply voltage.

## SYSTEM APPLICATIONS

## Unbalanced or Single Line (Ended) Systems

Line driver and receiver I.C.s may be used in unbalanced or single line systems whose basic format is as shown in Figure 11. Although this arrangement does not


FIGURE 11. Simple Single Line System
offer the same performance as balanced systems for long lines, it is adequate for very short lines where environmental noise is not severe. As mentioned at the beginning of this chapter, a number of standard TTL devices can be used for this mode of operation. Devices which are much more suitable, however, are the high output current SN55/75450B dual peripheral driver series, as described in the previous chapter, or, especially, the devices designed for this purpose such as the SN55/75121 and '122, the ' 123 and ' 124 , the ' 138 , the SN75150 and ' 152 , and the ' 188 and ' 189 .

Figure 12 shows one of them being applied in a circuit with a $1 / 2$ SN75152 as the receiver. Such a system will drive 1000 feet of co-axial cable up to a frequency of 500 kHz . Additional features of this particular circuit are the 'OR' capability of the driver and the adjustable noise immunity of the receiver. The fact that three voltages are necessary, however, could be inconvenient. If an SN75450B driver, say, is used in conjunction with a receiver such as the (dual) SN75140 or (triple) SN55/75122, the system will operate from a single 5 V supply. An extension of the single line system to include party line operation is shown in Figure 13, where the SN55/75122 receiver is coupled with its partner line circuit the (dual) SN55/75121 driver.

Differential line drivers and receivers may also be used in a single line system, if their greater sensitivity is required. In such systems, the receiver threshold level is established by applying a d-c reference voltage to one receiver input terminal and supplying the transmission line signal to the remaining input. The reference voltage should be optimized so that signal swing is symmetrical with respect to it for maximum noise margin. It can be provided either by a separate voltage source or a voltage divider from one of the available supplies.


FIGURE 12. Single Line System using a Dual Peripheral Devices as a Driver


FIGURE 13. Single Line System with Party Line Operation

A single-ended output from a driver is used in singlewire systems as shown in Figure 14. A coaxial line is preferred, to minimize noise and crosstalk problems. For large signals swings, devices with a high output current are recommended. The unused driver output terminal should be tied to ground as shown in Figure 14. The voltage at the output of the driver is then given by $\mathrm{V}_{\text {out }}=\left(\mathrm{V}_{\mathrm{p}}-\mathrm{R} 2 \mathrm{I}_{\text {out }}\right)$ (R1)/(R1 + R2), where $\mathrm{I}_{\text {out }}$ is the given output sinking current. The values of R1 and R2 affect the amplitude of the pulse and its position with respect to ground.

## One-Channel Balanced Transmission:

As discussed earlier many line circuits are designed for use in high-speed data transmission systems that utilize balanced, terminated transmission media such as twisted


## FIGURE 14. A Typical Single-Line Transmission Method Using Differential Devices

pair lines. Such a system operates in the balanced mode, so that any noise induced on one line is also induced in the other. The noise appears as common-mode at the differential receiver input terminals, where it is rejected. The ground connection between the line driver and line receiver is not part of the signal circuit, so that system performance is not affected by circulating ground currents and ground noise.

The special output circuit of drivers allows terminated transmission lines to be driven at normal line impedances. High-speed operation of a system is ensured since line reflections are virtually eliminated when terminated lines are used. Crosstalk is minimized because of the low signal amplitude, low line impedances, and because the total current in a line pair remains constant.

A basic balanced transmission system of the type given in Figure 1,but using SN55107 series devices is shown in Figure 15. The SN75207 and '208 dual sense amplifiers have a tighter input sensitivity than the SN55/75107A and '108A. (It was this fact that allowed them to operate at higher frequencies as MOS memory sense amplifiers in the previous chapter.). Therefore when used as receivers in the differential system of Figure 15 a longer transmission line length is possible. Data is transmitted on the twisted-pair


FIGURE 15. Use of SN55107 Series Devices in a Typical Single-Driver, Single-Receiver Transmission System


FIGURE 16. Typical Single Supply Differential System
line by unbalancing the line voltages by means of the driver output current. Line termination resistors, labeled $\mathrm{R}_{\mathrm{T}}$, are required only at the extreme ends of the line. For short lines, termination resistors only at the receiver end may prove adequate. Signal phasing depends on the driver output and receiver input polarities on the line.

Again the necessity of using two voltage supplies with the SN55/75107 series of devices might be inconvenient, so Figure 16 shows a system which employs the SN55/75114 and '115 pair of devices which operate from a single supply.

## Party-Line Balanced Systems:

The need to communicate between many receivers and line drivers using one line per channel could require large amounts of wire and consequently increase the installation costs. For example, in transmitting and receiving


FIGURE 17. Simple Party Line System with Driving and Receiving Stations Scattered Along the Line
information from the cockpit of an airplane to some remote area in the tail of the plane, the wire required for a multi-channel system might well weigh more than all of the equipment involved. Thus a method for sharing a single transmission line by several drivers and receivers is desirable.

The strobe feature of receivers and the inhibit feature of line drivers such as the SN55107 series allows them to be used in party-line (also called 'data-bus') applications. Examples are shown in Figures 17, 18 and 19. In each of these systems, an enabled driver transmits data to all enabled receivers on the line while other drivers and receivers are disabled. Data can therefore be timemultiplexed on the transmission line. The party-line system thus offers maximum performance at minimum cost for those applications in which it is usable.


FIGURE 18. Party-Line Concept of One Driver Transmitting to One of Many Receivers


## FIGURE 19. Conceptual Diagram of Four Transmission Channels Sharing the Same Party Line

Addressing System: this application is intended to illustrate the principles involved in party line transmission. Although built and tested satisfactorily, a specific requirement would probably require several modifications to function correctly in the desired mode. However, the application described demonstrates the ability of line drivers and receivers to transmit data on a party line with consistent accuracy. The circuit techniques may be applied to any party line system where remote addressing and address recognition is required.

The block diagram of a two-station system is shown in Figure 20. The operation is as follows: The two stations, A and B, each have a wired-in address code which corresponds to the other station. When driver A starts to transmit, the address code is clocked serially into a pulse generator. The latter encodes a logical ' 0 ' as a pulse with a 2:1 mark/space ratio, and a logical ' 1 ' as a pulse with a $1: 2$ mark/space ratio. Driver B is inhibited during this time. When all eight bits of the code have been transmitted driver A is itself inhibited. The code will have been received by receivers A and B and the pulse width detected so that eight corresponding logic levels are serially shifted into a memory with parallel outputs. The eight outputs are compared with a wired address code and in this case comparator B will recognize its own address. When this happens driver $B$ is enabled and pulse generator $B$ is triggered so that it transmits a code which is recognized by comparator A. This process will stop when one false bit of data is transmitted. There is no need for the station-clock generators to be synchronized as long as the frequency is within the range of the pulse-width discriminators. In a practical system the address code would probably be followed by further data which would be allowed to reach the station output only if the address code was appropriate.

A logic diagram is shown in Figure 21.A 4 MHz , signal clocks flip-flop N1A whose Q1 output drives the rest of the circuit. The clock is gated via the clear input to the flip-flop so that the clock can be started in the correct phase.

Networks N2A and N2B form a three state counter with the following truth table:

| Clock Pulse | Q2 | Q3 |
| :---: | :---: | :---: |
| $0 / 3$ | 0 | 0 |
| 1 | 1 | 0 |
| 2 | 1 | 1 |

By selecting either Q2 or Q3, pulses can be obtained with either $1: 2$ or $2: 1 \mathrm{mark} / \mathrm{space}$ ratios of a pulse repetition frequency (p.r.f.) of $4 /(2 \times 3) \mathrm{MHz}$. The selection is performed by gates N3A, N3B and N3C and controlled by the $D_{0}$ output of shift register N 8 .

At the end of each pulse there is a negative edge at output Q2 which is used to clock the divide-by-8 section of an SN7493N 4-bit counter. This also clocks the shift registers N8 and N9 via gates N6A and N6B so that the next bit of the address code appears at $\mathrm{D}_{\mathrm{o}}$ on N 8 . After eight code pulses there is a negative edge at the $\mathrm{D}_{\mathrm{O}}$ output of the counter N4, which clocks flip-flop N1B. This in turn, clears flip-flop N1A. resets the counter and inhibits the line driver. The action of the pulse generator is now inhibited until network N1B is cleared. The data pulses are continuously detected by all the receivers in the system. The leading edge of each pulse is positive at the output of the receivers. This edge triggers the monostable N 10 , whose pulse width is approximately half way between that of a ' 0 ' pulse and that of a ' 1 ' pulse (in this case $1.250 \mu \mathrm{~s}$ ). When the pulse generator is inhibited gate N6C is enabled by output Q4 so that the negative trailing edges of the data pulses will clock the shift registers. The level of the serial data input $\mathrm{S}_{\mathrm{in}}$, on register N 9 , is controlled by the monostable output. For a narrow pulse the clock edge will occur while the serial input is high putting a logical ' 1 ' into the register. Conversely, a wide pulse puts in a logical ' 0 '. If a condition arises where the outputs of the registers from left to right are 01100101 then the output of gate N7 falls to ' 0 '. This clears flip-flop N1B and changes the mode of the shift registers so that parallel data will be clocked in when the clock input receives a negative edge. This comes from the Q1 output. A new address code (10110100) is now


FIGURE 20. A Block Diagram of a Two Station System


FIGURE 21. Logic Diagram of an Address Code Generator and
Detector in a Two-Station System
clocked into the shift registers resetting the output of N7 to a ' 1 ' and the mode control to the shift condition. The outputs of flip-flop N1B disable gates N5B and N6C so that the shift registers are isolated from the receiver and are clocked only by the pulse generator output Q2

The oscillogram, in Figure 22 shows the input to line driver A (10110100) and the corresponding output from receiver $B$. In this case, the master-clock speed has been increased to approximately 17 MHz giving a pulse repetition frequency of 2.8 MHz . The two stations were linked by 100 yards of bell-flex having a characteristic impedance of $120 \Omega$. The two waveforms are identical in content but there is a delay of 500 ns due to the propagation time of the cable. The propagation delay of the driver and receiver alone is 16 ns . The oscillogram, in Figure 23 shows the differential and common-mode line voltages at the input of receiver B measured under the same working conditions as Figure 22. The time base has been slowed down to show both codes. The signal from driver A has been degraded by the cable but is still ample to drive the receiver. Each pair of codes is followed by a space equal to twice the cable
delay since the codes must travel from B to A and back again before a signal reappears at receiver $B$. The commonmode waveform demonstrates an interesting effect which is


FIGURE 22. Oscillogram Showing the Input to Line Driver A (10110100) and the Corresponding Output from Receiver $B$
due to the inductance of the cable. Although the cable has a fairly constant characteristic impedance between conductors, the impedance between conductors and ground is far from constant unless the cable is balanced and shielded. In practice, the common-mode impedance of the cable appears inductive and therefore when the current changes direction from station to station, regardless of the conductor in which it flows, there will be an exponential common-mode


FIGURE 23. Oscillogram Showing the Differential and Common-Mode Line Voltages Measured at the Input of Receiver B, Under the Same Conditions as Figure 22.


FIGURE 24. Oscillogram Demonstrating the Common-Mode Rejection Capability of the Receivers
voltage spike. This spike depends on the driver current and the time-constant of the cable and terminating resistors. This common-mode signal will normally be within the handling capacity of the receivers, but a method of reducing it is shown later. The common-mode rejection of the receivers is shown in Figure 24 in which a 3 V peak-to-peak 1 MHz signal is produced at the receiver inputs by varying the ground potential seen by the junction of the terminating resistors. Although the differential signal is apparently swamped, the correct code still appears at the output of the receiver. The common-mode signal has no effect on the driver, because, when the line is terminated at each end, the ground potential of the receiver will be halved at the driver, due to the divider network formed by the load resistors (see Figure 25).


# FIGURE 25. Circuit Showing How Common-Mode Signals Have no Effect on the Driver Because the Ground Potential of the Receiver is Halved at the Driver Due to the Divider Network 

## Combined Data and Clock Transmission

The system just described does not have a clock reference common to all stations but relies on the pulse generator frequency staying within the range of the pulse-width detector. If it is necessary to transmit data and the corresponding clock signal down a single line - pair then the inhibit condition of the line drivers can be used to produce the three current states required. The circuit is shown in Figure 26 and the corresponding input and output waveforms in Figure 27. This circuit uses only half of a driver package, a complete receiver package and an SN7400N quad 2-input NAND gate.

The input data is fed to the A terminal on the driver, and the clock or synchronization signal is fed to the inhibit A terminal. This means that when the clock is high, one line or the other will carry the signal current depending on the state of input Al. When the clock is low, neither line conducts, and the receiver outputs are determined by the bias resistors R1 and R2, which ensure that the receiver outputs are high when the driver is inhibited. The clock pulses are recovered by gate G1 which looks for a logical ' 0 'at either of the receiver outputs. The data signal is restored by a simple latch, G2 and G3. This gives a Non


FIGURE 26. Data and Clock Transmission Down a Bifilar Line


INPUT AND OUTPUT WAVEFORMS


HORIZONTAL SCALE $0.5 \mu \mathrm{~s} / \mathrm{cm}$ VERTICAL SCALES $5 \mathrm{~V} / \mathrm{cm}$

FIGURE 27. Input and Output Waveforms for the System Shown in Figure 26.

FIGURE 28. Oscillogram Showing the Inputs and Outputs of the System in Figure 26.

Return to Zero (NRZ) signal. If a Return to Zero (RZ) signal is required this comes from gate G4.

Each of the load resistors $R$, equals half the line impedance $Z_{o}$. The line is loaded at one end only, since data is transmitted in only one direction. If $\mathrm{Z}_{\mathrm{o}}$ is fairly low (about $100 \Omega$ ) a 12 mA driver SN75110N may be required. R1 and R2 are about $47 \Omega$ and $1 \mathrm{k} \Omega$ respectively. This assumes that the full common-mode noise range is required and that the receiver sensitivities are at their minimum. It is not always possible to design a system which will meet these worst case conditions for all practical values of line impedance and attenuation. However, receiver sensitivity is usually well above the minimum and the noise immunity can often be relaxed allowing a workable system to be achieved. The oscillogram, Figure 28 shows the inputs and outputs of a system as described above. The clock rate is approximately 3 MHz and the transmission line is again 100 yards of flat twin bell-flex.

## Reduction of Common-Mode Voltage Spike

As stated earlier, any change in the sum of the currents flowing in the two halves of a bifilar line, either in magnitude or direction, will tend to produce an exponential voltage spike due to the common-mode inductance of the line. This is illustrated in Figure 29 in which a 12 mA driver is alternately switched on and inhibited. The inductance between the line pair and ground is 4.75 mH and this gives a maximum spike of 300 mV with a fall time of $165 \mu \mathrm{~s}$. The rise and fall times will be affected mainly by the line inductance, the mutual inductance between lines and the terminating resistors. It is unlikely that this spike will be of a magnitude that seriously affects the operation of the circuit. However, if it is essential to reduce the spike, the following approaches may be used to keep the total driver-current constant even when the data section is inhibited.

An ideal solution would involve a separate positive current source as shown in Figure 30. With this system the base drivers to the extra transistor, Q1 and Q2 are arranged so that Q1 would source a current equal to the collector current of transistor Q4; and transistors Q2 and Q3 would both be off. For a change of data input level, the conducting and non-conducting pairs reverse and when the IC line driver is inhibited, transistors Q1 and Q2 are both off. This arrangement ensures a zero net current in the line-pair at all times but requires rather elaborate circuitry and a lot of discrete components.

A simpler solution is shown in Figure 31. Here the second driver in a package is used to provide a current sink whenever the first driver, which is used for data transmission, is inhibited. The two resistors R and $\mathrm{R}^{\prime}$ are equalized so that the differential current in the line is zero when the first driver is inhibited. Wiring to the inverter should be as short as possible to minimize the propagation delay between the inhibit functions. By this means the current from a driver station will be constant except during the brief change-over period. Resistors R and $\mathrm{R}^{\prime}$ impose an extra loading on the line. However, they are about $500 \Omega$ each for a 12 mA driver and $1 \mathrm{k} \Omega$ each for 6 mA driver, or
approximately 10 or 20 times the resistance of $Z_{0}$. Figure 32 shows the results of this method applied under the conditions indicated in Figure 29. The width of the voltage spike has been reduced from $165 \mu \mathrm{~s}$ to 15 ns . This allows the amplitude to be reduced by a capacitive filter without seriously affecting the data transmission rate.


FIGURE 29. Oscillogram Showing Voltage Spike Caused by Common-Mode Inductance of Bifilar Line when a 12 mA Driver is Alternatively Switched on and Inhibited


[^0]

FIGURE 31. Circuit Showing the Second Driver in Package Being Used as a Current Sink when the First Driver is Inhibited


FIGURE 32. Oscillogram Showing the Effect of Using the Circuit in Figure 31. Compare to Figure 29 obtained under the same conditions

# VII (PROGRAMMABLE) READ-ONLY MEMORIES 

by Bob Parsons<br>and Jean-Marie Krausener

Since their introduction in the late 1960s, fixed program semiconductor memories have established themselves as one of the most versatile integrated circuit functions available to designers. They offer a unique combination of flexibility, performance and low cost in a highly usable form. Their applications range from micro program storage, code conversion and generation (as discussed with MOS devices in Chapter II), to the production of analogue waveforms. Recently, the progress achieved in bipolar large scale integration technology has allowed the creation of Read-Only Memories (ROMs) with a high capacity and very short access times. These memories are fixed content and are either mask or fusible link programmable. There are, of course, other methods of producing Programmable Read Only Memories (PROMs) e.g. MNOS charge injection devices. All the applications given in this chapter are applicable to these alternative forms of PROM.

As an introduction, the characteristics and organisations of a simple, low capacity ROM/PROM will be described. The organisation and applications of more complex devices will be discussed later.

## DESCRIPTION OF THE SN7488 I.C.

The SN7488 ${ }^{*}$ I.C. is a mask programmed 256 bit readonly memory organised as 32 words of 8 bits each. An average access time of 35 nanoseconds, and TTL inputs and outputs, provide a good system flexibility. The user programmable version of this device is the SN74188A. The memory is organised as 32 words of 8 bits each, and includes essentially (as shown in Figure 1):

- a 5 bit address decoder
- a 256 bit memory
and 8 output buffers.
The memory is addressed in binary notation by 5 inputs A, B, C, D, E. Also provided is a memory enable input G, which must be at a logical 'zero' for the memory to be addressed. When G is at a logical 'one' all outputs are read as logical 'ones'. When the Enable input is a logical 'zero' and an address is applied to the 5 inputs, one of the 32 gates is enabled taking one of the 32 horizontal rows to a ' 1 ' level. Depending on the word which is programmed at this address the vertical lines to the eight output buffers are


[^1]connected to the decoded row or are open circuit. Those vertical lines which are connected are pulled up to a logical ' 1 ' and the word programmed at this address is thus transferred to the 8 output buffers.

## ORGANISATION OF ROMs

## Increasing the length of words

When words of more than 8 bits (number of bits in a word) are to be stored it is necessary to parallel several ROMs as shown in Figure 2. Each word is placed in the various memories in the following way:-

- bits from 1 to 8 are located in the first memory.
- bits from 9 to 16 in the second.
- bits from 17 to 24 , in the third, etc.

The different parts of a word are located at the same address on each device. Figure 2 shows a memory containing 32 words of 32 bits, which requires 4 paralleled SN7488 memories.

Applications requiring an odd number of bits, or less than whole multiples of the number of outputs, can be implemented with a smaller memory and a data selector as illustrated in Figure 3. The arrangement shown will provide one more bit to the word length. Simplicity of design is characterized by the fact that the address of the additional bit is derived directly from the existing address register. Other selectors can be implemented which provide 2 additional bits.

## Increasing the memory capacity

- ROMs containing more than 32 words, while keeping a length of 8 bits, need a decoder acting on the Enable inputs. Thus memories are alternately interrogated and the corresponding outputs are connected in 'Wired-OR' configuration, as shown in Figure 4, which illustrates a 512


FIGURE 3. Modifying Number of Bits in a Word
word 8 bit ROM. This ROM is addressed by 9 bits, $\mathrm{A}, \mathrm{B}, \mathrm{C}$, $\mathrm{D}, \mathrm{E}, \mathrm{F}, \mathrm{G}, \mathrm{H}$ and I ; I being the most and A the least significant. The first 32 words of 8 bits are located in the memory on the left, which acts when the ' 0 ' output of the SN74154 is decoded (F.G.H.I $=0000$ ). The following 32 words are located in the second memory enabled by an output ' 1 ' from the decoder (F.G.H.I $=1000$ ), and so on, such that each of the 32 groups is situated in a SN7488 memory controlled by one of the decoder outputs. Note that as the 16 memories are jointly addressed a buffer is required, e.g. an SN7440 device to drive the address inputs A to E .
Simultaneously increasing the capacity and the word length
High capacity memories with words of more than 8 bits are obtained by combining both principles described previously. For example, if a 16 bit 256 word ROM is


FIGURE 2. ROMs in Parallel


FIGURE 4. Increasing the Memory Capacity
required a circuit similar to that shown in Figure 5 is used. In order to obtain 16 bit-words, it is necessary to use two groups of SN7488 memories, with paralleled outputs. Each group has $8 \times$ SN7488 devices to form the 256 word memory. The first 32 words are included in the M1 memory, M1.1 containing the first 8 and M1.2 the last 8 bits. Words 32 to 63 are placed in the memories M2, etc. To address this memory requires 8 bits. The first 5 in order of increasing weight, $\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D}, \mathrm{E}$, simultaneouslý address all the memories. The last $3, \mathrm{~F}, \mathrm{G}, \mathrm{H}$, act on the inputs of a decoder SN7442. The ' 0 ' output connected to the ENABLE inputs controls the two memories M.1.1 and M.1.2, the ' 1 output' the M2 memories, and so on, until finally 'output 7' controls the M8 memories.

Part of a very much larger memory system, such as may be used for complex character generation, is shown in Figure 6. As illustrated, one-fourth of a 65 k -bit memory, organized as 4096 words of 16 bits, is implemented with an $x, y, z$ decode pattern requiring only a single SN74S139 to complete the memory enable and a resultant address. Word capacity is increased to 4096 due to the fact that 16 sets of outputs are connected to the data output bus lines. The 16 -bit word length is achieved by paralleling the outputs as described previously.

This 65 k -bit memory is implemented with only 65 packages: 64 SN74S287s and an SN74S139. (The 'S287 is a user programmable ROM of 1024 bits arranged as 256 words of 4 bits). Intermediate buffer/drivers are not re-


FIGURE 5. Increasing Both Capacity and Word Length


FIGURE 6. Section of 65k Bit Memory Array
quired between the 2 to 4 line decoder and the enable inputs as all are low-current p-n-p inputs. The total loading on each ' S 139 output is 4 mA sink and $400 \mu \mathrm{~A}$ drive current. Each of the respective 64 address inputs are connected common (i.e. all As , all Bs , etc.) and their loading is only 16 mA sink and 1.6 mA drive current.

## Memories with words of less than 8 bits

Sometimes memories with words of less than 8 bits are needed, for example, 4,2 or 1 bit. By using 2,4 or 8 input multiplexers, these memories can be obtained:

ROM Organized as 128 Words of 4 Bits. This 512 bit memory requires two SN7488 devices as illustrated in Figure 7. 128 words are addressed from 7 bits A, B, C, D, $\mathrm{E}, \mathrm{F}$ and G ; A being the least significant bit and G the most significant. In such an arrangement the words are placed in a memory in the manner shown in Table 1. The output selection is made with SN7451 AND-OR-INVERT gates.

ROM Organized as 128 Words of 2 Bits. In this memory, as illustrated in Figure 8 the output selection is obtained by a dual 4 input multiplexer SN74153. 7 bits, A,


FIGURE 7. ROM Organized as 128 Words of 4 Bits

| ADDRESS | MEMORY 1 |  | MEMORY 2 |  |
| :---: | :---: | :---: | :---: | :---: |
|  | AG 00 | 10 | AG 01 | 11 |
| BCDEF | $\mathrm{O}_{1} \mathrm{O}_{2} \mathrm{O}_{3} \mathrm{O}_{4}$ | $\mathrm{O}_{5} \mathrm{O}_{6} \mathrm{O}_{7} \mathrm{O}_{8}$ | $\mathrm{O}_{1} \mathrm{O}_{2} \mathrm{O}_{3} \mathrm{O}_{4}$ | $0_{5} \mathrm{O}_{6} \mathrm{O}_{7} \mathrm{O}_{8}$ |
| 00000 | WORD 1 | WORD 2 | WORD 65 | WORD 66 |
| 10000 | WORD 3 | WORD 4 | WORD 69 | WORD 68 |
|  |  |  |  |  |
| 11111 | WORD 63 | WORD 64 | WORD 127 | WORD 128 |

$\mathrm{B}, \mathrm{C}, \mathrm{D}, \mathrm{E}, \mathrm{F}$ and G are addressed; G being the most significant bit. The two bits of low weight, A and B , determine the group of two addressed outputs. The organization of such a memory is shown in Table 3.


FIGURE 8. ROM Organized as 128 Words of 2 Bits

TABLE 2

| ADDRESS | $A B=00$ | $A B=10$ | $A B=01$ | $A B=11$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CDEFG | $0_{1} 0_{5}$ | $0_{2} 0_{6}$ | $0_{3} 0_{7}$ | $0_{4} 0_{8}$ |  |
| 000 | 0 | WORD 1 | WORD 2 | WORD 3 | WORD 4 |
| 10000 | WORD 5 | WORD 6 | WORD 7 | WORD 8 |  |
| .. |  | .. | .. | .. |  |
| 11111 | WORD 125 | WORD126 WORD 127 | WORD 128 |  |  |

ROM Organized as 256 Words of 1 Bit Each. In such an application, e.g. where the purpose is to obtain a function of 8 variables, $\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D}, \mathrm{E}, \mathrm{F}, \mathrm{G}, \mathrm{H} ; \mathrm{H}$ being the most significant bit. The choice of the output is made by using an 8 input multiplexer SN74151, addressed by the lowest variables A, B and C (Figure 9). The 256 words of 1 bit each are selected in the following way; the first eight in the first line are addressed by D, E, F, G, H = 00000 and the following eight words in the second line by 10000, etc.

## RANDOM LOGIC FUNCTION GENERATORS ${ }^{1}$

A ROM or a PROM is essentially a store giving access to a location upon application of a specified address. It is, therefore, possible to use any ROM or PROM for the generation of logical functions. As an example the SN7488A or SN74188A memory can produce on its 8


FIGURE 9. ROM Organized as 256 Words of 1 Bit Each
outputs, 8 Boolean functions each of 5 variables. For a specific combination of input variables $A, B, C, D, E$ there is a certain value of function F . The input combination addresses one eight-bit position in the memory, and the desired value of function F is stored at this location. The other possible combinations of the five input variables are stored at the remaining 31 locations. For example, the 8 following fuctions are to be realized.

$$
\begin{aligned}
& \mathrm{F} 1=\mathrm{A} \oplus \mathrm{~B} \oplus \mathrm{C} \oplus \mathrm{D} \oplus \mathrm{E} \\
& \mathrm{~F} 2=\mathrm{AB}+\mathrm{CDE}+\mathrm{ACD} \\
& \mathrm{~F} 3=\mathrm{ABC}+\overline{\mathrm{E}} \\
& \mathrm{~F} 4=(\overline{\mathrm{A}}+\mathrm{B})(\overline{\mathrm{C}}+\overline{\mathrm{D}}) \\
& \mathrm{F} 5=\overline{\mathrm{AB}} \mathrm{CDE}+\mathrm{ABCD} \overline{\mathrm{E}} \\
& \mathrm{~F} 6=\overline{\mathrm{A}} \overline{\mathrm{~B} E}+\mathrm{BC}+\mathrm{B} \overline{\mathrm{D} E}+\overline{\mathrm{B}} \mathrm{D} \\
& \mathrm{~F} 7=\overline{\mathrm{A} B C D E}+\mathrm{A} \overline{\mathrm{~B}} \mathrm{CDE}+\mathrm{AB} \overline{\mathrm{C}} \mathrm{DE}+\mathrm{ABCD} \overline{\mathrm{E}}+ \\
& \mathrm{ABCD} \overline{\mathrm{E}} \\
& \mathrm{~F} 8=\text { maj }(\mathrm{A}, \mathrm{~B}, \mathrm{C}, \mathrm{D}, \mathrm{E}) \text { [e.g. more than } 2 \text { out of } 5]
\end{aligned}
$$

Such functions as these are typical of those which would be required to control the JK inputs of a complex counter. The counter may be, for example, counting in the sequence required to produce a calendar clock.

Table 3 shows how the positive logic functions can be located in the memory. Figure 10 illustrates the equivalent random logic circuits needed to generate three of these functions (i.e. F2, F3 \& F7). The method presented here is expandable to functions of more than 5 binary variables, and it is possible to generate simultaneously more than 8 functions by using the various patterns of expanded ROM or PROM bit capacity.

## MICRO PROGRAMME STORE

ROMs and PROMs are ideally suited to storing control instructions and numerical constants for use with a digital processor. An arrangement, such as shown in Figure 11, can be used to generate trigonometric functions, or process sequential data such as that obtained from a weigh bridge or navigational system. As described in detail in Chapter IV the TMS0117NC is a ten digit MOS 'number cruncher', which requires a five bit instruction code. As explained four of these bits can either be data (binary coded decimal) or an instruction. The fifth bit determines

TABLE 3

| WORD | INPUTS |  |  |  |  |  | OUTPUTS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | BINARY SELECT |  |  |  |  | ENABLE |  |  |  |  |  |  |  |  |
|  | E | D | C | B | A | G | F8 | F7 | F6 | F5 | F4 | F3 | F2 | F1 |
| 0 | L | L | L | L | L | L | L | L | L | L | H | H | L | L |
| 1 | L | L | L | L | H | L | L | L | L | L | L | H | L | H |
| 2 | L | L | L | H | L | L | L | L | L | L | H | H | L | H |
| 3 | L | L | L | H | H | L | L | L | L | L | H | H | H | L |
| 4 | L | L | H | L | L | L | L | L | L | L | H | H | L | H |
| 5 | L | L | H | L | H | L | L | L | L | L | L | H | L | L |
| 6 | L | L | H | H | L | L | L | L | H | L | H | H | L | L |
| 7 | L | L | H | H | H | L | H | L | H | L | H | H | H | H |
| 8 | L | H | L | L | L | L | L | L | H | L | H | H | L | H |
| 9 | L | H | L | L | H | L | L | L | H | L | L | H | L | L |
| 10 | L | H | L | H | L | L | L | L | L | L | H | H | L | L |
| 11 | L | H | L | H | H | L | H | L | L | L | H | H | H | H |
| 12 | L. | H | H | L | L | L | L | L | H | L | L | H | H | L |
| 13 | L | H | H | L | H | L | H | L | H | L | L. | H | L | H |
| 14 | L | H | H | H | L | L | H | L | H | L | L | H | H | H |
| 15 | L | H | H | H | H | L | H | H | H | H | L | H | H | L |
| 16 | H | L | L | L | L | L | L | L | L | L | H | L | L | H |
| 17 | H | L | L | L | H | L | L | L | H | L | L | L | L | L |
| 18 | H | L | L | H | L | L | L | L | H | L | H | L | L | L |
| 19 | H | L | L | H | H | L | H | L | H | L | H | L | H | H |
| 20 | H | L | H | L | L | L | L | L | L | L | H | L | H | L |
| 21 | H | L | H | L | H | L | H | L | H | L | L | L | H | H |
| 22 | H | L. | H | H | L | L | H | $L$ | H | L | H | L | H | H |
| 23 | H | L | H | H | H | L | H | H | H | L | H | H | H | L |
| 24 | H | H | L | L | L | L | L | L | H | L | H | L | L | L |
| 25 | H | H | L | L | H | L | H | L | H | L | L | L | L. | H |
| 26 | H | H | L | H | L | L | H | L | L | L | H | L | L | H |
| 27 | H | H | L | H | H | L | H | H | H | L | H | L | H | L |
| 28 | H | H | H | L | L | L | H | L | H | L | L | L | H | H |
| 29 | H | H | H | L | H | L | H | H | H | L | L | L | L | L |
| 30 | H | H | H | H | L | L | H | H | H | H | L | L | H | L |
| 31 | H | H | H | H | H | L | H | L | H | L | L | H | H | H |
| ALL | X | $\times$ | $\times$ | $\times$ | $\times$ | H | H | H | H | H | H | H | H | H |

F2

F3


F7


FIGURE 10. Some Equivalent Random Logic Circuits


FIGURE 11. Microprogramme Store
whether the other four bits are to be interpreted as an instruction or as numeric data. In order to define the operating sequence, it is necessary to know which operations are to be 'number entry' and which are to be arithmetic instructions. This is defined by the single control bit
obtained from a '188A PROM organised as 32 words of 8 bits. The required organisation is 256 words of 1 bit. The conversion is achieved by using an 'LS152 eight-to-one line demultiplexer to sequentially select the eight outputs of the PROM. The selection inputs of the multiplexer are driven from the last three bits of the 'LS161 control counter. The instruction codes are stored in a separate '188A PROM, the address to this being incremented by the 'LS161 instruction address counter, every time the output from the control PROM changes from a 'data entry' to an 'instruction' command. The instruction PROM is organised as 32 words by 8 bits, and has its output reorganised as 64 words of 4 bits by means of a ' 157 quad two line to one line demultiplexer.

## CODE CONVERTERS

The use of ROMs as code converters was discussed in Chapter II using MOS devices. Further examples of code conversion are explained here. However, apart from the brief segment describing a conventional 'shift and add' technique for comparison purposes, they all use bipolar ROMs/PROMs which are particularly suited for small specialized systems.

## Parallel Operation

A typical example of a specialized code conversion is one which converts Morse code into ASCII. Use of a PROM, e.g. the SN74188A, is necessary to allow the special programme required to be written into the memory. The system is shown in Figure 12. The Morse dots and dashes are sorted in a format generator into logical 'ones' and 'zeros'. To overcome the problem that not all Morse characters are of equal length, they are loaded into a shift register, with each character preceded by a fixed filler code. The combined character output, (Morse and the remainder of the filler code) from the shift register is transferred into a buffer store whose parallel data outputs address PROMs. These are interconnected such that their organisation gives 64 words of 8 bits. Each memory is programmed to convert the Morse/filler code into ASCII code. There is sufficient storage available for the system to handle code groups as well as alpha numeric characters. The ASCII output code addresses a large ROM operating as a character generator, e.g. the TMS4103 as described in Chapter II.

## Arithmetic Operation

Shift and Add Technique: The conventional method ${ }^{2}$ for performing binary to BCD conversions has been the shift and add technique. This is a form of binary to BCD


FIGURE 12. Code Conversion Using PROMs from Morse to ASCII


FIGURE 13. Typical 'Shift \& Add' Digit Conversion
conversion in which 4-bit bytes are shifted through a 'correction' process. As they are shifted through, the presence of a number greater than 9 (1001) is detected, and 6 (0110) is added as a 'correction' to the developing number. Adding 6 to any 4 bit binary number which is not a valid BCD number 'corrects' the binary number to the equivalent BCD number. The primary drawback of the 'shift and add' technique is that it is relatively slow when large numbers are involved. For example, 10 ones (binary 1023) is to be converted into 1000000100011 (BCD 1023). 10 shifts are required, and each of the last 7 shifts may involve corrections. Each correction can generate a carry to the next higher digit only; so, a simple ripple adder may be used with little loss of speed. This operation can be implemented with the SN74298, SN7432, and SN74283, as shown in Figure 13. An obvious method of increasing the conversion speed and to reduce the control logic is to utilize ROMs/PROMs.

Using ROMs/PROMs: An example of a 7 bit BCD code converter is illustrated in Figure 14. The 7 input bits correspond to 128 different decimal positions ( 0 to 127). Note that the hundred digit is ' 0 ' if the input binary number is less than 100 and ' 1 ' if the input binary number is between 100 and 127. Therefore, it is not necessary to store this digit in a memory, a simple decoder for numbers greater than 100 is sufficient. This has been done with a SN74H52 by decoding the hundred in the following way:-

$$
F=2^{6} \cdot 2^{5} \cdot\left(2^{4}+2^{3}+2^{2}\right)
$$

The units correspond to the memory outputs $\mathrm{O}_{5}, \mathrm{O}_{6}, \mathrm{O}_{7}$, $\mathrm{O}_{8}$ and the tens to the outputs of $\mathrm{O}_{1}, \mathrm{O}_{2}, \mathrm{O}_{3}, \mathrm{O}_{4}$. The first 32 numbers (corresponding to the numbers between 0 and 31) are stored in memory 1 , on the right part of the circuit shown in Figure 14, activated by the condition $2^{6} .2^{7}$ applied on the "ENABLE" input. Numbers 32 to 63 are situated in memory 2 , numbers 64 to 95 , in memory 3 ; and numbers 96 to 127 in memory 4 . Each of these memories is made active by placing on the "ENABLE" input the following:-

```
Memory 2 绳ABLE 2 }=\mp@subsup{2}{}{6}.\mp@subsup{2}{}{5
Memory 3 ENABLE 3 = 26}.\mp@subsup{2}{}{5
```



The system shown can be extended to BCD code converters of more than 7 bits by adding blocks of memories for units and tens above 128, and if needed, storing in the memory the hundreds.

Binary to BCD and BCD to Binary code conversions are such a common requirement that specific ROMs have been produced to carry out these conversions i.e. the

SN54/74184/5A. These devices their operation and applications, are discussed fully in a chapter of the preceding volume ${ }^{3}$.

## SEQUENCE GENERATORS

Sequence generators may be used as counters, sequencing through a code that is dependent upon externally applied inputs. During the operation of a sequencer each step performed is dependent on the result of previous operations. Such generators are ideally suited for controlling industrial processes. An example of a simple sequencer is given below.

The study of a sequential system should be made by using a flow diagram. Such a diagram is given in Figure 15. This has 16 states with two external variables M and N which should never be simultaneously at a logical ' 1 '. Also, M and N are at a logical ' 1 ' only during the transition time between the decision period and the following state. As an example, it is assumed that 4 output variables are to be generated at each of the 16 states. In such an application, a ROM is useful because each of the 16 states can be coded by 4 internal variables. The state which exists at a particular moment addresses the memory which in turn indicates, at the output, the address of the following state (Table 4). When the sequence is interrupted, as for example in state 4, coded $\mathrm{ABCD}=0100$, with $\mathrm{E}=0$ (where E stands for $\mathrm{M}+\mathrm{N}$ ); state(5), coded 0101 is obtained if $E=0$, that is $M=0$; and state (13) coded 1101, if $\mathrm{E}=1$, that is $\mathrm{M}=1$.


FIGURE 14. 7 Bit BCD Code Converter Using ROMs


FIGURE 15. Flow Diagram


## FIGURE 16. Synchronous Sequential Generator

A synchronous sequential generator can be constructed as shown in Figure 16, with a 5-bit register (an SN7495 and an SN7474) to hold the address between two clock pulses. When state 12 is reached, i.e. A B C D $=0011$, this position is decoded, and as the next clock pulse goes to a logical ' 1 ' the cross-coupled NAND gate RS latch ( $1 / 2$ SN7400) is cleared, applying a logical ' 1 ' on the ENABLE and setting all the outputs at ' 1 '. The system is then at the STOP position. This method can be used instead of the sequential approach to a system using for example, the HUFFMAN ${ }^{4}$ method, which is always long and tedious. It is sufficient to implement a code for each of the stable states and to memorize the various states by using the given example as a model. Therefore, it is useful, in each case, to adapt the organization of the memory to the number of output bits to be generated. In some cases it is possible to use the output variables as state variables, if the latter are different at each state. In this case, the memory will be considerably simplified.

Table 4.

$H=$ high level, $L=$ low level, $X=$ irrelevant
HProgrammed to supply the functions and/or operand as required.

## ARITHMETIC OPERATIONS

## Binary Multiplication

Common yet comparatively slow operations in, for example, computers are multiplication and division. As described in detail in another chapter of the preceding volume, Wallace tree adders and ROMs acting as look-up tables can be used for fast multiplication ${ }^{5}$. As can be seen, however, from the circuit diagram of a $16 \times 16$ bit multiplier, a large number of devices are required. A considerable reduction can be effected by forming the Wallace tree adders with ROMs. By using low power Schottky fabrication techniques the required bit density necessary to produce these devices can be achieved. Further reduction can be obtained by incorporating the two $4 \times 4$ bit multiplier ROMs in a single device e.g. the SN74S274 as shown in Figure 17. This device can be arranged to provide the basic building block for an n-bit-by-n-bit multiplier as the necessary subproducts are available for accumulation in a SN74S275 7-bit-slice Wallace tree. This is effectively a 7 input adder followed by a 3 input adder. The functional equivalent is shown in Figure 18 and can be used in three ways:
(i) With the simulated 3 bit adder for minimum package count.
(ii) With the SN74H183 for high speed additions as shown in Figure 19.
(iii) It can also be cascaded to handle larger number of bits/slice.


FIGURE 17. 4 Bit by 4 Bit Parallel Multiplier


FIGURE 18. SN74S275 Cascadable 7 Bit Slice Wallace Tree


FIGURE 19. High Speed 7 Bit Slice Wallace Tree

The SN74S274 and SN74S275 can be lised to implement up to a $16 \times 16$ multiplier (with or without the simulated 3 input adder) in only one main level (taking the 3 -to- 2 bit addition as a minor level). Figure 20 is an example of a 16 -by- 16 multiplier which can be implemented with bit-slice accumulation as illustrated in Figures 18 and 19. Table 5 gives an indication of the speed performance of a system, such as shown in Figure 20, comparing two different package arrangements.

## Table 5

| TYPE NO. | REDUCE <br> PKG. COUNT <br> (PACKAGES) | REDUCE <br> MULT. TIME <br> (PACKAGES) |
| :--- | :---: | :---: |
| SN74S274 s | 16 | 16 |
| SN74S275 s | 16 | 16 |
| SN74H183 s | $61 / 2$ | 14 |
| SN74283 s | $61 / 2$ | 1 |
| SN74S181 s |  | 6 |
| SN74S182 s | 45 | 2 |
| TOTAL PACKAGES | 180 ns typ. | 106 ns typ. |
| 16 X 16 MULTIPLY TIME |  |  |

## Binary Division and Square Rooting

Many computing systems use add/subtract and shift algorithms to perform division and square rooting by restoring or non-restoring methods. An iterative method for performing division and square rooting is described here. Both procedures require the use of a very high speed simultaneous multiplier such as that previously described. A small amount of additional logic will convert this system into a divider or square rooter as shown in Figures 21 and 23. As stated, division is carried out by an iterative method. If the dividend is denoted by $A$ and the divisor by $B$ then the first step is to make an approximation $\mathrm{Q}_{1}$ to the quotient Q . This first approximation is then multiplied by the divisor B. The result should be, if the initial choice of the value of $Q_{1}$ was correct, equal to the dividend $A$. The product $Q_{1} B$ is then compared with the dividend. The result of this comparison indicates whether the value of the quotient chosen was too large or small, and therefore the direction of the adjustment that must be made in order to approach the correct value. A system based on this principle is shown in Figure 21.

The high speed multiplier uses 'S274 ROM look up tables in conjunction with 'S275 Wallace tree adders and 'S181 arithmetic logic units (ALUs). The quotient register comprises 'S174 and 'S175 D type storage latches. High speed comparison of the product $\mathrm{Q}_{\mathrm{n}} \mathrm{B}$ with the dividend is carried out by cascaded 'S85 four bit comparators as shown in Figure 22.

The iterative process begins with a one being inserted into the most significant bit location of the quotient register. Comparison of the dividend with the product formed by multiplying the contents of the


FIGURE 20. 16 Bit by 16 Bit Parallel Multiplier


FIGURE 21. High Speed Divider Block Diagram
quotient register by the divisor can give three results:-
(i) If the product is equal to the dividend then the quotient is too small. A one is inserted into the next least significant bit and the most significant bit allowed to remain.
(ii) If the product is greater than the dividend the quotient is too large. The one is removed from the most significant bit location and is inserted into the next least significant bit location.
(iii) The above processes are continued until all positions of the quotient register have been inspected or the 'divide stop' condition is reached.
This method will allow the quotient of two 14 bit binary numbers to be formed in under 2 microseconds.
Binary square rooting may be carried out in a manner that is almost identical to that used for division. The system block diagram is shown in Figure 23. As in the divider example, a one is placed in the most significant digit position of the output register in which x will be formed. The contents of this register is the initial value of x . This is then squared by the high speed multiplier and the result compared with the input $x$. The system operation is now similar to that of the divider previously described.


FIGURE 22. High Speed Comparison using 4 bit Comparators

## ANALOGUE APPLICATIONS

Up to the present time analogue applications have been almost entirely the domain of linear circuits. The availability of large capacity ROMs now means that digital techniques may be applied to solving complex analogue problems. As examples of this further use of ROMs/PROMs two applications are described, analogue transfer function and trigonometric function generation.


FIGURE 23. Binary Square Rooter

## Analogue Transfer Function Generation

An application which, to date, has been a difficult operation is that of analogue transfer function generation e.g. an industrial process employing a non-linear transducer would probably require the transducer output to be linearised in order to control the operation. Figure 24 shows, for example, a curve, $\mathrm{y}=\mathrm{f}(\mathrm{x})$ which needs to be produced in order to linearise the transducer output. The method of achieving this is, first of all, to divide the function up into straight line sections, as shown in the insert, in a similar manner to the method used when generating functions with analogue techniques. However, using these, one is probably limited to, say, twenty sections on the curve, where as with a digital technique several thousand sections could be used depending on the accuracy required.


FIGURE 24. Example of Function to be Reproduced

Figure 25 gives the block diagram of a function generator using linear interpolation. The analog $x$ input goes through an Analog to Digital Converter (ADC) whose output addresses two ROMs, e.g. the 32 words x 8 bits SN7488s or the 256 words $\times 4$ bits '187s, if a fixed func-


FIGURE 25. Transfer Function Generator
tion is required. (Alternatively PROMs such as the 32 words x 8 bits ' 188 A, the 64 words x 8 bits ' 186 , the 256 words x 4 bits 3 state 'S287 or the 256 words x 4 bits 'S387 could be used If an easy modification of the function is required then RAMs such as the 1024 words $x 1$ bit TMS4063, the 4096 words x 1 bit TMS 4030 or the 256 words x 1 bit SN74200 should be employed). In the system shown the gradient of each section of the curve is stored in the first ROM. The second ROM contains the constant value, k , which determines the starting point of a section. The outputs from both the memories are converted to an analog voltage by means of Digital to Analog Converters (DACs). The output from the gradient DAC is then multiplied by the x input in an analog multiplier whose output is therefore the $m x$ term of $y=m x+c$, the equation of a straight line adjoining two adjacent turning points. The constant term, c , defining the beginning of each section is then added to the mx term by means of an analog adder. The output of the adder is therefore $y$, where $y=m x+c$, which defines the output function over each section. Although two ROMs are shown, it is, in fact, not necessary to use both, as the gradient can be obtained simply by subtracting k1 from k2 etc.

## Trigonometric Function Generation

The system to be described may be used to generate a time varying function $f(t)$ or a static function $f(x)$ if $y$ is single valued over the range of interest. Specific values of the required function are stored in a PROM. Intermediate values are obtained by interpolation. Most methods of interpolation require either additional arithmetic elements or another ROM containing a difference table. The system shown in Figure 26 linearly interpolates between $f(x)$ values stored in the ROM by means of a time averaging technique. In order to average between two stored values of $y$ to give the correct value of $y$ at $X+\Delta X$ the two $y$ values are alternately switched into a low pass filter. The ratio of the times that each value is switched into the filter is directly proportional to the magnitude of $\Delta \mathbf{X}$. The output of the filter is therefore a time averaged signal, equal to the value of $Y$ at $X+\Delta X$.

With reference to Figures 26 and 27 the system operation is as follows. The bit address to the SN74186 PROM is obtained from a 6 bit binary adder, the inputs of which are derived either from an external address input (X)


FIGURE 26. System Block Diagram


FIGURE 27. Graphical Representation of System Operation


FIGURE 28. System Logic Diagram
or a 6 bit counter. The carry input $\mathrm{C}_{\mathrm{in}}$ to this adder is derived from the 4 bit interpolation adder. When $\mathrm{C}_{\text {in }}$ is at a logical ' 0 ' the adder outputs represent $\mathrm{X}_{\mathrm{n}}$ and when at a logical ' 1 ' they represent $X_{n+1}$. The time that $C_{n}$ is at a logical ' 1 ' is determined by the carry output of the 4 bit interpolation adder. The interpolation adder is fed from two sources, the $\Delta \mathbf{X}$ input (part of the address counter) and the output of a continuously incrementing counter. If the 4 bit address counter contains zero then no carry output is
produced during a cycle of the incrementing counter, and the 6 bit address to the PROM addresses Xn . If however $\Delta \mathrm{X}$ was 2 for example, a carry would be produced from the interpolation adder for $2 / 16$ of the cycle time of the incrementing counter. The output from the PROM would be the average $2 / 16 \mathrm{X}_{\mathrm{n}}+1$ and $14 / 16 \mathrm{X}_{\mathrm{n}}$. The averaging circuit may be a simple CR filter utilising the output impedance of the digital to analog converter as the resistive component. The complete circuit diagram of the system is shown in Figure 28.

$\operatorname{Sin}^{3}(x)$ No Interpolation

$\operatorname{Sin}^{3}(x)$ Interpolation and Smoothing

Figure 29 illustrates the type of result that may be obtained using this method of generation.

$(\operatorname{Sin} x) / x$ No Interpolation

$(\operatorname{Sin} x) / x$ with Interpolation

$(\operatorname{Sin} x) / x$ with Interpolation and Smoothing

FIGURE 29. Illustrations of some Functions Generated

## REFERENCES

1. B. L. Norris Editor, Semiconductor Circuit Design, Vol. II, Texas Instruments Limited pp. 83-88, April 1973.
J. F. Couleur I.R.E. Transactions on Electronic Computers, Dec. 1958, Volume EC7, No. 4, pp. 313-316.
B. L. Norris Editor, Semiconductor Circuit Design Vol. II Texas Instruments Limited, Chapter XI pp. 101-112, April 1973.
2. D. A. Huffman, Synthesis of Sequential Switching Circuits, J. Franklin Inst. Volume 257 No. 3 pp. 161-190, No. 4, pp. 275-303, March, April 1954.
3. 

B. L. Norris Editor, Semiconductor Circuit Design Vol. II, Texas Instruments Limited, Chapter XII, pp. 113-120, April 1973.

## VIII A ZERO CROSSING DETECTOR AND PULSE GENERATOR

by<br>Jurek Budek

In more recent years, industry has shown itself increasingly ready to accept power control by solid state devices. Many innovations have been introduced in the field of switching and controlling power, e.g., optically coupled triacs with zero voltage switching and gallium arsenide diode light source devices ${ }^{1}$. Furthermore, voltage input phase control for triacs and thyristors, used in conjunction with burst firing techniques for transformer and inductive loads, ${ }^{2}$ enlarge considerably the area in which semiconductors can be used beneficially.

The advantages offered by solid state switching are obvious. Mechanical contactors and relays, having moving parts, are subject to wear and tear and require periodic maintenance. In addition to the cost of the maintenance, the inconvenience caused by the interruption of work, especially in nonattended stations, is another factor to be considered. A triac, used as a semiconductor switch, has features which overcome these difficulties and is ideally suited for frequent operation. It must be remembered, however, that by using a solid state contactor, complete isolation is not possible. In fact, a triac inserts into the circuit a very high impedance when in the 'off' position, and for complete electrical isolation, an 'off' load switch is recommended.

Thyristors and triacs, used in a phase control mode, produce considerable radio frequency interference (RFI) due to the step change in current, and the suppression methods become more difficult and expensive as the load increases. In domestic appliances, particularly, the RFI is acute and must be suppressed according to BS 800 .

Electric heaters, and other loads with a long time constant, may be controlled by passing through them a selected number of full or half cycles. The current then will be in phase with the voltage and since the switching takes place at the point where the voltage crosses zero, there will be no problem of RFI. Such control is called burst firing or zero voltage switching. Burst firing is not suitable for lamp dimming (at $50 / 60 \mathrm{~Hz}$ ) due to the flicker, or for motor speed control, or with transformer loads unless certain steps, which will be explained later, are taken.

The SN72440 zero voltage switching IC is a combination of a threshold detector and a zero-crossing trigger, i.e., it allows a triac (or thyristor) to be triggered when the ac input signal crosses through zero volts.In this manner, the load utilizes the full-cycle supply voltage as opposed to the partial cycle typical to phase control power circuits.

## CIRCUIT DESCRIPTION

Besides the zero-voltage detector and differential amplifier, the circuit includes a sawtooth generator, an
output section, resistors which may be used as a voltage divider for the reference side of the resistance bridge, and the active elements of a sawtooth generator. An external sensor suitable for the application and an external potentiometer form the input side of the resistance bridge.

The SN72440 can be used either as an on-off control with or without hysteresis, or as a proportional control with the use of the internal sawtooth generator. Although its principal application is in temperature control, other uses include photosensitive control, voltage level sensor, ac lamp flasher, small relay driver, or a miniature lamp driver.

The inhibit function (pin 5) prevents any output pulses from occurring when the applied voltage at the inhibit input is typically 1 V or greater.

The circuit shown in Figure 1 provides on-off temperature control. Electrolytic capacitor C1, maintains the dc operating voltage; the voltage developed across it is approximately 12 V due to the arrangement of the two zener diodes, D5 and D6, and the diode D7. The voltage between pins 1 and 4 will fluctuate with the frequency of the firing of triac since the energy to fire a triac comes from capacitor C1. In this circuit configuration, the thermistor used must have a negative temperature coefficient. During most of the ac cycle, transistor Q1 is turned on by the current flow through either D1, Q1 and D4 or D2, Q1 and D3 depending on the polarity of the ac voltage between pins 1 and 3. The collector current of Q1 turns on Q6. With Q6 on, base-drive to transistors Q7 and Q8 is inhibited, resulting in no output pulses to fire the triac. When the ac voltage crosses zero, Q1 and Q6 are turned off, enabling Q7 and Q8 to turn on. The current then will flow from the positive side of capacitor C1 through MT1 and then the gate of the triac to pin 10 and, via transistor Q8, back to the negative of the capacitor C1, thus firing the triac. Each output pulse at every zero-crossing point is either inhibited or permitted by the action of the differential amplifier and resistance bridge circuit. The differential amplifier consists of transistors Q2, Q3, Q4, and Q5 and the resistance bridge consisting externally of the $8-\mathrm{k} \Omega$ thermistor and a $10-\mathrm{k} \Omega$ potentiometer and internally two $10-k \Omega$ resistors joined together by linking pins 8 and 9 . As the controlled temperature begins to rise, the positive voltage applied to pin 13 increases. The differential amplifier acts to lower the potential of the base of transistor Q1 enough to allow it to stay on for the complete cycle, thus inhibiting the output pulses. Similarly, when the temperature falls, Q1 is allowed to turn off during zero-voltage crossing points and permits passage of the output pulses. The width of the output pulses at pin 10 can be varied within certain limits. Increasing the value of external resistor R20 will increase


FIGURE 1. On-Off Temperature Controller using SN72440
the width of the pulses. Typically the pulses are $100 \mu \mathrm{~s}$ with a $33-\mathrm{k} \Omega$ resistor, and approximately $250 \mu$ s with an $82-\mathrm{k} \Omega$ resistor.

It is possible that with only the basic circuit components already mentioned, a 'half waving' of the triac could occur, i.e., the triac will conduct in one direction only. This happens when the 'latching' current, which is different in the direction from MT1 to MT2 than from MT2 to MT1, has not been reached before the triggering pulses disappear. This ' latching-in' current is a function of the instantaneous voltage applied to the main terminals of the triac at the same time as the gate pulses. By shifting the trigger pulses, a higher voltage can, in effect, appear at themainterminal of the triac. This is implemented in the circuit, as shown in Figure 1, by connecting a delay circuit between pins 1 and 3 consisting of a $0.22-\mu \mathrm{F}$ capacitor in series with a $1-\mathrm{k} \Omega$ resistor.

The circuit shown in Figure 2 provides proportional control of a heating system. The circuit is basically the same as Figure 1, with the exception of the sawtooth generator being included in the overall system.

Transistors Q9 and O10 are connected as a thyristor in order to discharge the external capacitor C2 very quickly. The values shown in the Figure 2 give a sawtooth time constant of approximately 1.5 s , i.e., between 10 to 75 times the line voltage period. Although this time constant can be changed by varying either the external capacitor C2 or the external resistor, it is preferable to vary the capacitor because too small a resistor value will cause transistors Q9 and Q10 to stay on continuously.

Figure 3 shows the effect of the sawtooth voltage at pin 13 on the output pulses. At the start of the sawtooth waveform, the base of transistor Q1 is high and output pulses occur at pin 10 . When the sawtooth voltage reaches a certain voltage value or above, the Q1 transistor will turn ' on, ' inhibiting pulses at pin 10. Variation in thermistor resistance, caused by the change in temperature, moves the sawtooth up and down and thus varies the number of pulses which appear at pin 10.

## TRANSFORMER AND INDUCTIVE LOADS

When a transformer is switched ' on' at peak voltage, assuming a demagnetized core, EMF must be immediately established opposing the applied voltage. The flux required must have a maximum rate of change, i.e., will start to increase from zero. These conditions are precisely the same as normal operation conditions, where the magnetizing current lags the voltage by $90^{\circ}$, (i.e., a steady state condition), hence there are no current transients. Assuming that a voltage of zero value is applied to the transformer throughout the first half period, the voltage is positive and subsequently the EMF negative, such that the flux for the first half-cycle must contnnuously increase. It begins at zero and reaches double its normal peak at the end of the first half-cycle. The magnetizing current required to produce twice the normal flux density may be several times greater


FIGURE 2. Proportional Control for a Heating System


(a)

DESIRED TEMPERATURE


OUTPUT PULSES $\square$
TIME
(b)

OUTPUT|

(c) SLIGHTLY DECREASED TEMPERATURE GREATLY DECREASED TEMPERATURE

FIGURE 3. Effect of Sawtooth Voltage on Output Pulses
than the full load current. The severity of inrush current will depend on the point on the sine wave at which the switch has been closed.

Consequently, the application of zero-voltage switching IC to transformer control presents certain problems. First, the SN72440 device controls the switching in half cycles and not in full cycles. Therefore the trains of half sine wave pulses in the burst firing mode may be asymmetrical, i.e., they may contain more positive than negative pulses, which will magnetize the transformer core in one direction and aggravate subsequent switching conditions. Second, since the current lags the voltage in inductive loads, the pulses must be extended, otherwise 'latching, current can never be reached.

## Manual Control

Figure 4 shows a burst firing, manual control for transformer loads. Basically, it uses the zero-voltage pulse generator SN72440 with pulses advanced to lead the supply voltage by $60^{\circ}$ by means of a $0.1-\mu \mathrm{F}$ capacitor in series with a $1-k \Omega$ resistor connected between pin 3 and the line. In order to make the differential amplifier less sensitive, and thus suitable for manual control, $5.6-\mathrm{k} \Omega$ resistors were added between pins 12 and 4 , and 13 and 4 , and the external thermistor replaced by a $10-\mathrm{k} \Omega$ resistor. Connecting a $0.022-\mu \mathrm{F}$ capacitor between pin 3 and 5 inhibits every second pulse, thus generating one pulse every full cycle. For
isolation purposes, the output from pin 10 is applied to the SN7413 Schmitt trigger IC via a pulse transformer.

The Schmitt trigger is used to improve the system noise immunity, as well as to decrease the rise time of the pulses which are applied to the SN74122 retriggerable monostable IC. By adding external timing components, i.e., a $2.2-\mu \mathrm{F}$ capacitor between pins 13 and 11 and a $33-\mathrm{k} \Omega$ resistor between pin 13 and the positive rail, the output from the monostable will maintain the positive extended pulse as long as the input pulses are applied every 20 ms . Its output, pin 8 , is then connected to the gate of the triac via two 2N3708 transistors connected as a Darlington pair.

By varying the $5-\mathrm{k} \Omega$ potentiometer connected to pin 13 of the SN72440, burst firing control can be achieved. Figure 5 shows some of the oscillograms of the primary current of a transformer with an 0.8 power factor load and illustrates that a wide range of control has been achieved, from one cycle to continuous control. The first pulse of the current is always less than steady state and the number of positive and negative pulses is equal.

## Automatic Control

For automatic temperature control of the transformer load, the manual operation circuit of Figure 4 must have some modifications made to it, i.e. the $10 \mathrm{k} \Omega$ resistor is replaced by an $8-\mathrm{k} \Omega$ negative coefficient thermistor, a $10-\mathrm{k} \Omega$ potentiometer takes the place of the $5-\mathrm{k} \Omega$ potenti-



FIGURE 5. Oscillograms Illustrating the Control Range
ometer and $3.3-\mathrm{k} \Omega$ resistor in series, and the two $5.6-\mathrm{k} \Omega$ resistors are removed.

Figure 6 shows some of the oscillograms taken on the primary side of a transformer with 0.8 power factor inductive load. Figure $6(a)$ gives the switching point of the mains supply, triggering pulses advanced approximately $60^{\circ}$. Figure $6(\mathrm{~b})$ shows the transformer primary voltage and current lagging it by $30^{\circ}$. Figure $6(\mathrm{c})$ gives primary volts and current simultaneously when switched on. In order to maintain a continuous pulse from the retriggerable monostable IC, the output pulsewidth, $\mathrm{t}_{\mathrm{W}}$, must be longer than 20 ms , i.e., the time interval of the input pulses.

The pulses, however, must not be too long, otherwise asymmetrical operation will take place. The pulses must be with the limits:

$$
20 \mathrm{~ms}<\mathrm{t}_{\mathrm{w}}<20 \mathrm{~ms}+(\alpha+\phi)
$$

where pulsewidth, $\mathrm{t}_{\mathrm{w}}, \bumpeq 0.32 \mathrm{R}_{\mathrm{ext}} \mathrm{C}_{\mathrm{ext}}\left(1+0.7 / \mathrm{R}_{\mathrm{ext}}\right) \mathrm{ns}$ (from data sheet)

$$
\begin{aligned}
& \mathrm{R}_{\mathrm{ext}} \text { is in } \mathrm{k} \Omega \\
& \mathrm{C}_{\mathrm{ext}}{ }^{\text {in } \mathrm{pF}}
\end{aligned}
$$

$\alpha$ is advancement of the pulses in ms
$\phi$ is the lagging angle between current and voltage in ms.

a)

b)

c)

FIGURE 6. Oscillograms Illustrating<br>Voltage and Current Waveforms

## REFERENCES

1. B. L. Norris Editor, Semiconductor Circuit Design, Vol. 1. Texas Instruments Ltd. pp. 17-18, April 1972.
2. B. L. Norris Editor, Semiconductor Circuit Design, Vol. I, Texas Instruments Ltd. pp. 26-28, April 1972.

## IX A DOUBLE BALANCED MIXER

The process of mixing two signals of two different frequencies to obtain a third signal is a widely used function in all types of communication system. With the widespread use of the single side-band suppressed carrier, (SSB), type of transmission the demand for circuits to perform this function is increasing. In a SSB system the frequency conversion process must be accomplished by a mixing or heterodyning action, rather than the frequency multiplying process which would result in a loss of the original modulating signal plus increased unwanted distortion products. In many respects the processes of modulation, mixing and detection are basically the same; their requirements and circuit analysis are very similar. They operate on the basic principle in which two signals of different frequencies $f_{o}$ and $f_{S}$ are applied to either one or two input ports. The output signal is a complex function best expressed by a power series such as:-
$E_{\text {out }}=a_{0}+a_{1} \cdot V_{\text {in }}+a_{2} \cdot V^{2}$ in $+a_{3} \cdot V^{3}$ in

$$
\begin{equation*}
+a_{4} \cdot V^{4} \text { in } \tag{1}
\end{equation*}
$$

The series and its expansion is covered in detail in Chapter XII.

A mathematical expansion of this expression involving the two input signals of frequency $f_{O}$ and $f_{S}$ will show the following products in the output:
$\mathrm{f}_{\mathrm{o}}, \mathrm{f}_{\mathrm{S}}$
$f_{0} \pm f_{s}$
$2 \mathrm{f}_{\mathrm{o}} \pm \mathrm{f}_{\mathrm{s}}, \mathrm{f}_{\mathrm{o}} \pm 2 \mathrm{f}_{\mathrm{S}}$
$3 f_{o} \pm f_{s}, f_{o} \pm 3 f_{s}$
$4 f_{0} \pm f_{S}, f_{O} \pm 4 f_{S} \quad$ and so on.
The order of the product $\mathrm{nf}_{\mathrm{O}} \pm \mathrm{mf}_{\mathrm{S}}$ is defined as the sum of $\mathrm{n}+\mathrm{m}$. Generally, the strongest components are the lower order products. As such, only these are considered to be of importance. Since the desired output is either the sum or difference frequency $f_{0} \pm f_{s}$, all undesired components should be eliminated.

The attenuation of these undesired components is a major problem in the design of mixers and modulators. Often, mixer and modulator circuits are followed by filters or tuned circuits which attenuate those frequency components outside the desired pass band range. This method of attenuation is adequate for attenuation of high order products and other components outside the desired pass band. However, some of the odd order intermodulation products fall inside or very close to the desired pass band. Their attenuation is primarily a function of the mixer itself.

Balanced modulator mixer circuits have the advantage of suppressing one of the input signals, usually the carrier, and also cancellation of harmonics of the same by applying two signals equal and opposite in phase to each other at the output. In the double balanced mixer, this is extended to
include both input terminals. The degree of attenuation is dependent upon the balance of the two output signals. If both signals are equal and opposite in phase, maximum cancellation occurs. Balance can be achieved by matching components. Since this is impractical when using discrete components one or more adjustment controls, such as variable capacitors or resistors, can be used to offset the balance due to mismatch in components.

Although discrete component matching is impractical, component matching can be achieved by using integrated circuit techniques. A balanced modulator/mixer circuit is ideally suited to integrated circuit design since its power and voltage requirements are not high and no tuned circuits are necessary for obtaining the desired balance. A monolithic integrated circuit that has been developed to perform as a double balanced modulator or mixer will, in general, require no controls to achieve balance. Such an integrated circuit could be produced with seven matched transistors and resistors as shown in Figure 1, i.e. the SN56/76514.

## CIRCUIT DESCRIPTION

Since component matching is achieved with integrated circuit techniques, a high degree of cancellation of undesired frequency components in the output signal is obtained. The device has three inputs and two separate outputs available. Other points in the circuit are brought out for a.c. bypassing and power supply connections. The circuit offers a definite size advantage over discrete component systems. No external adjustments are necessary to meet most of the required attenuation and isolation specifications. The device consists of two cross-coupled differential amplifiers, the tails of which are driven by a third differential pair. Transistors VT1 and VT2 form a differential pair for one input signal whilst transistors VT5 and VT6 form a single ended input stage for the other signal. The device operates as a double balanced system in that both signal inputs are balanced out and appear greatly attenuated at the outputs. The collectors of VT1 to VT4 form the output connections where signals are available in push-pull or single ended form.

## D.C. Characteristics

The circuit may operate from a single supply or two separate supplies. Maximum supply voltage is 15 V (single ended) with a typical operating range of 10 to 12 V . The bases of transistors VT1/4 and VT2/3 form the differential connections for one input signal. If single ended operation
is required, the unused bases should be bypassed to ground by a capacitor, the size of which depends upon the frequency of operation. The base of transistor VT6 is decoupled for both balanced and single ended operation. A.c. coupling should be used to both inputs and outputs to prevent d.c. unbalance in the circuit. Particular care is required when operating a device at low frequencies as the coupling capacitors will usually be of the electrolytic type and leakage in the input capacitors will degrade the balance in the circuit. This still applies if the signal inputs operate around earth potential. A.c. coupling is still required but leakage problems will be minimised.


FIGURE 1. Internal Circuit Diagram of the SN 56/76514 Double Balanced Mixer

## A.C. Characteristics

The device was designed to present a low impedance at the inputs. This is nominally $50 \Omega$ for the signal and $600 \Omega$ for the oscillator inputs for the circuit of Figure 1. Table 1 shows the variation of the real part of the singleended input impedance with frequency.

| Table 1 |  |  |
| :---: | :---: | :---: |
| Frequency Local Oscillator Input | RF Input or Decouple 2 |  |
| $\mathbf{M H z}$ | $\Omega$ | $\Omega$ |
| 5 | 63 | 530 |
| 10 | 62 | 450 |
| 50 | 68 | 360 |
| 100 | 80 | 290 |

The output impedance of the mixer is dependent upon the operating frequency and the collector load resistor, $\mathrm{R}_{\mathrm{L}}$. A $600 \Omega$ resistor is supplied on the chip. This value can be reduced by externally connecting a resistor in parallel from the $+V_{\text {CC }}$ supply to collector. The relationship between
the load resistor $\mathrm{R}_{\mathrm{L}}$ and frequency of operation can be seen from the following equation:-
$f_{\text {max }}=1 / 2 \cdot \pi \cdot R_{L} \cdot C_{m}$
where $C_{m}$ is the input miller effect capacity and is given by:
$\mathrm{C}_{\mathrm{m}}=\mathrm{C}_{\mathrm{BE}} \cdot \mathrm{R}_{\mathrm{L}} / \mathrm{RE}_{\mathrm{E}}$
The circuit of Figure 1 will operate satisfactorily up to 150 MHz . Depending upon the required signal isolation and conversion gain it may be used at higher frequencies. Conversion gain is a function of the oscillator voltage level as related to the desired output signal. A large oscillator voltage will give good conversion gain but the odd order intermodulation products will be higher. A low oscillator voltage results in poor conversion gain, poor noise figure and therefore relatively higher feedthrough ratio. The derivation of the transfer characteristic of the device shows the output, $\mathrm{V}_{\mathrm{O}}$, to be:-
$V_{O}=-600(0.018) e_{2} \tanh \left(38 . e_{1} / 2\right)$
for the on-chip loads of $600 \Omega$, where $e_{1}$ is the RF input voltage and $e_{2}$ is the oscillator input voltage.

## APPLICATIONS

## Mixer

One obvious use of the device is as a mixer, where a carrier $f_{O}$ is mixed with a signal $f_{S}$. The desired outputs are $f_{0} \pm f_{s}$. However, as a result of the deficiencies in the mixing process other outputs are produced. Generally, the higher the order of the intermodulation product, the lower the amplitude.

The curves given in Figures 2, 3 and 4 illustrate the performance of the SN56/76514 double balanced mixer as a frequency converter using the input frequencies of 1 MHz and 10 MHz . These measurements were made with a filter in the 1 MHz input. This improves the level of harmonic distortion present at the input to better than 90 dB down on the wanted sideband. This was necessary to give accurate results for the intermodulation product measurements. Figures 2 and 3 are graphs plotted relative to mean sideband levels. A large number of results have been included because it is not easy to characterise a device such as a mixer, which operates over a wide range of input frequencies and levels. It can also be seen that the user must make a compromise between the levels of intermodulation products at the output and feed-through from the input that he can tolerate. Due to the inherent matching between the circuit elements produced by the monolithic integrated circuit process, the circuit has a good performance as it stands with regard to intermodulation products and feedthrough of input signals. Good thermal matching is also achieved because the elements result from the same diffusion processes and are in close physical proximity to one another. However, the performance can be improved by the introduction of a small d.c. differential off-set current to the upper long tailed pairs (VT1 to VT4). The current required is small, being typically of the order of a microamp. The effect of this off-set current which is applied to the RF input, can be seen in Figures 2, 3 and 4. The input-output characteristics of the device when used as


FIGURE 2. Performance as a Frequency Converter ( $f_{S}$ Amplitude Varied)


FIGURE 3. Performance as a Frequency Converter ( $f_{O}$ Amplitude Varied)


FIGURE 4. Performance as a Frequency Converter (Conversion Gain)
a mixer show that good linearity is preserved up to about 100 mV peak to peak. A typical spectrum analysis of the output of the device when used as a frequency converter is shown in Figure 5.50 mV peak to peak at 10 MHz is applied to the RF input and 250 mV peak to peak at 1 MHz applied at the oscillator input. The vertical scale is logarithnic (in dBs).

Figure 6 shows the well-known bow-tie linearity display, showing how the output voltage amplitude varies linearly into input voltage. The modulating voltage is the horizontal axis and the output of the device, push-pull across $600 \Omega$, is the vertical axis. Input voltages are 100 mV peak to peak in both cases.


FIGURE 6. "Bow-tie" Display Showing Device Linearity


## Frequency Doubler

When the SN56/76514 is used as a frequency doubler the principle employed is that of a multiplier where the same frequency is applied to both input terminals. No tuned circuits are employed and Figure 7 shows the variation of harmonic content in the output waveform with input voltage level relative to twice the input frequency. The user must make the compromise between the tolerable level of 1 MHz component and, in this case particularly, the 4 MHz component. Alternatively, whilst applying the same frequency, different levels can be applied to the input terminals. It has been found that an attenuator placed between the RF and local oscillator inputs, the signal input being applied to the oscillator input, has an effect on the higher harmonics. Figures 8 and 9 show the effect of this attenuator. In the first case (Figure 8) the 1 MHz component is 40 dB down on the wanted 2 MHz component; in the second (Figure 9) with the attenuator, this has been reduced to 30 dB down, but it will be noticed that the third and fourth harmonics are down on their former


FIGURE 8. Spectral Analysis of Frequency Doubler Operation Without Attenuator


FIGURE 9. Spectral Analysis of Frequency Doubler
Operation With Attenuator
values. The value of the attenuation required is roughly 10 dB but this has to be the subject of the individual application if the optimum performance is to be obtained. The attenuator is required because the RF input will tolerate a lower level of input signal than the oscillator input because of the presence of the emitter resistors in the lower long tailed pair VT5 and VT6. Figure 10 shows the input (bottom trace) and output (top trace) waveforms. Because the device is of monolithic integrated construction, there is no reason why the phase balance should not be good and therefore the phase relationship between input and output waveforms preserved over a wide frequency range. It should be noted that when using a device in a doubler application the use of the balance control to apply a small d.c. differential offset between the bases of transistors VT1 and VT3 improves the performance considerably, particularly with regard to fundamental feed-through. Differential d.c. current into these bases is typically in the microamp region. The effect of this current is shown in Figure 7. Figure 11 shows the variation of the twice frequency component.


FIGURE 10. Input and Output Waveforms of Frequency Doubler


FIGURE 11. Variation of Twice Frequency Component in Frequency Doubler

## Analogue Multiplier

The frequency doubling technique described previously is a particular case of the use of the double balanced mixer operating as a linear multiplier. The equation of the transfer characteristic of the device may be expressed in the form:
$\mathrm{E}_{\text {out }}=\mathrm{K}_{1} \cdot \mathrm{e}_{2} \cdot \tanh \mathrm{~K}_{\mathbf{2}} . \mathrm{e}_{\mathbf{1}}$
where $K_{1}$ and $K_{2}$ are constants and $e_{1}$ and $e_{2}$ represent the input at the signal and oscillator ports respectively.
If the input signal is applied to the oscillator and the bases of transitors VT2 and VT3 with the RF input grounded to a.c. then the phase of the output signal is reversed. For small values of $u, \tanh u=u$, and the device will act as an analogue multiplier. Thus in the previous case of the frequency doubler:
$E_{\text {out }}=\mathrm{a}^{2} \sin ^{2} \omega t$

$$
=a^{2}(1-\cos 2 \omega t) / 2
$$

Thus in the output there exists a d.c. term and a term at twice the input frequency. In Figure 12 the input waveform

$2 \mu \mathrm{~s} /$ DIV
FIGURE 12. Analogue Multiplier Waveforms
to both inputs is of ramp form of two different slopes, that is of the form:-
$y=a . t$ where a has two different values of opposite sign dependent upon $t$.
The output waveform will be:-
$\mathrm{E}_{\text {out }}=\mathrm{K} . \mathrm{a}^{2} . \mathrm{t}^{2}$ which is of parabolic form.
Figure 12 shows the input ramp (top trace at 50 $\mathrm{mV} /$ division) and resultant single ended output waveform (bottom trace at $100 \mathrm{mV} /$ division). Note the two parabolic sections and the d.c. section of the output waveform. The measurements were taken with a.c. coupling to the inputs. This means that the mean level will depend upon the input waveform. This level may be modified by applying a d.c.offset voltage to the RF input when the mixer is operating as a frequency doubler. Note that this parabolic waveform generator has no frequency conscious network as in conventional systems and therefore will operate over a wide frequency range without adjustment.

Figure 13 shows a symmetrical input waveform applied to the RF input (top trace at $50 \mathrm{mV} /$ division) and the resultant output (bottom trace at $100 \mathrm{mv} /$ division). It is possible to use the device with d.c. input signals but care must be taken as the input terminals are at different d.c. levels and neither is close to earth potential. If the device is operated with split supplies, the problem is eased as the RF input is now near ground potential, but allowance must be made for the base input current drop across the $600 \Omega$ resistors (typically about 100 mV ) and the temperature coefficient of the same. Variation of driving source impedance will also affect the d.c. conditions. The balanced mode of operation is advantageous when the device is driven from an operational amplifier of the ' 709 , ' 741 , etc. type.


FIGURE 13. Analogue Multiplier Waveforms With Symmetrical Input

## Variable Gain Amplifier

There is often a requirement in communication and radar systems for an amplifier, the gain of which can be controlled over a wide range by means of a control voltage. It is possible to use the double balanced mixer as such as a variable gain amplifier as shown in Figure 14. Potentiometer RV1 is used to set the mean level of the input voltage to the oscillator input. If there were no d.c. component present, the integrated circuit would give zero output at a point corresponding to balance. Either side of that point an output is produced but there will be a phase shift of $\pi$ radians phase change as balance is passed through zero. Figure 15 shows (top trace) a 15 MHz carrier, gain controlled by a ramp waveform, applied to the oscillator input (bottom trace), but with no d.c. applied from RV1. The point of balance is readily seen as well as the $\pi$ radians phase change as balance is passed through. Note that with no d.c. input the crossover point corresponds to the mean level of the input waveform.


FIGURE 14. Voltage Controlled Attenuator


FIGURE 15. Variable Gain Amplifier Waveforms

Figure 16 shows the device used as a swept gain amplifier operating at a signal frequency of 50 MHz . The input controlling waveform (top trace at 100 mV pk to pk ) is superimposed to give some idea of control linearity. (Note that this waveform has been displaced on the oscilloscope to display it more clearly.) The single ended output is shown on the bottom trace $(50 \mathrm{mV} /$ division $)$. The addition


FIGURE 16. Swept Gain Amplifier Waveforms
of potentiometer RV2 is a refinement and serves as a trim control to set the positive and negative portions of the modulation envelope to equal amplitudes. In the majority of applications it is not required. The setting of potentiometer RV1 required depends upon the amplitude of the controlling waveforms and, if it is capacitively coupled, its duty ratio. The aim is to arrange that the mixer is just balanced on one peak of the controlling waveform, corresponding to theoretically zero output. In practice the null level will depend upon the carrier frequency. The output waveform of Figure 16 shows the low level of feedthrough even at 50 MHz . Care must be taken with the layout keeping the input and output separate. A screen between them may be required when operating at high frequencies.

## Amplitude Modulator

The SN56/76514 double balanced mixer can be used as an amplitude modulator in communication systems. Here the modulation can be applied at low level, the output being increased in power level by succeeding linear power amplifiers. Operation is similar to the application as a variable gain amplifier described previously and shown in Figure 14. The RF input is used as the carrier input because it was found that there was less carrier feed-through than when the oscillator input was used. Potentiometer RV2 is not normally required but allows the amplitude of the positive and negative halves of the modulation envelope to be equalised. (Conversely, if some asymmetry is required due perhaps to the characteristic of a later stage, this is readily achieved.) Potentiometer RV1 is used to unbalance
the device so that it just gives theoretically zero output on the negative modulation peaks. If over modulation is attempted, instead of the carrier cutting off, it passes through zero before the modulation peak is reached, reverses in phase and then increases again up to the peak of the modulating waveform. The values of capacitors required depend upon the frequencies used, as mentioned at the beginning of the chapter. Figure 17 shows the result of a 150 mV peak to peak 50 MHz carrier, applied at the RF input, amplitude modulated by a 150 mV 1 MHz waveform, applied at the oscillator input. (The modulation depth is about $98 \%$.)


FIGURE 17. Output Waveform of Amplitude Modulator

## Chopper

The double balanced mixer may be used as a chopper, a device required frequently in the instrumentation and control fields. Here, as shown in Figure 18, unlike the appli-


FIGURE 18. Mixer used as a Chopper
cation as an amplitude modulator, the unbalanced d.c. signal is fed to the input with the high frequency carrier. The carrier can be either sinusoidal or rectangular in form. The majority of the d.c. offset is applied to the upper decoupling point, i.e. the bases of VT2 and VT3 by means of potentiometer RV2. The setting required will depend upon the level of carrier input. If control is required over the symmetry of the positive and negative halves of the resultant envelope, the control RV1 potentiometer is used to apply a small d.c. offset to the oscillator input. Figure 19 shows the result of a 10 MHz carrier, applied to the RF input, chopping a 100 kHz sine wave, applied to the oscillator input. Correct adjustment is shown in (a), (b) shows too much carrier amplitude, and (c) too little carrier amplitude.

## Balanced Modulator

Double balanced mixers are widely used for the generation of single sideband suppressed carrier signals. There are three basic methods for the production of such signals:-
(i) Filter method, using a balanced modulator to mix audio and a frequency of several hundred kilohertz. The resultant double sideband suppressed carrier signal is passed through a fixed frequency filter to remove one sideband. The remaining single sideband suppressed carrier signal is mixed and amplified to the transmitter frequency and power level.
(ii) Phasing method, using two audio signals from a coherent source but with $90^{\circ}$ phase shift between them over the audio range. A similar two-phase carrier source is also required. By mixing all four signals in two double balanced modulators, the two resulting sidebands from each modulator can be added, when it is found that there is cancellation of one, and reinforcement of the other, due to their phase relationships.
(iii) A combination of (i) and (ii) designed by D. K. Weaver. Here the majority of the circuitry is at audio frequency and the filters are easily constructed. The method makes use of the fact that when a lower sideband would theoretically be at a frequency less than zero, it appears at the frequency, but changed in phase by $180^{\circ}$.

The device behaves as a linear mixer as in the section on frequency converters. Use may be made of the characteristic curves given in that section for determining the performance of the device in a particular application. It should be noted that when used as a single sideband suppressed carrier generator, the carrier is required to be suppressed as far as possible. Therefore it should be applied to the oscillator input and the audio to the RF input. A small d.c. offset current applied to the RF input will, if required, enable maximum carrier suppression to be obtained. Many balanced modulators in use today are versions of a two or four diode design which offer no conversion gain. The circuit of Figure 1 gives conversion gain, which is desirable when a filter is used to eliminate one sideband.

(a)

(b)


FIGURE 19. Chopper Waveforms

## Phase Detectors

In the applications previously discussed, circuit operation has been with the input signals very much less in amplitude than that which would cause symmetrical limiting by the base-emitter diodes of the long tailed pairs. It is infor-


FIGURE 20. Transfer Characteristic
mative to consider what happens when the device is overdriven so that limiting occurs. Figure 20 shows a transfer characteristic for the upper long tailed pairs. The transfer characteristic of a long tailed pair is only hyperbolic at low signal currents. As the current is increased, the curve 'flattens' and the circuit limits. The presence of the emitter resistors in the circuit of the lower long tailed pair produces a linearising effect making the transfer characteristic linear at low and medium signal levels. However non-linearity will still set in at high input levels. Consider the case when both inputs, signal and oscillator, are overdriven, giving effectively square wave input waveforms. If they are at the same frequency with a phase difference then the two square waves can be represented by:-

V1 $\quad=\mathrm{K}_{1} \cdot \frac{4}{\pi} \Sigma_{1}^{\infty}(\operatorname{cosn} \pi \omega \mathrm{t}) / \mathrm{n}$

V2 as $\mathrm{f}(\omega+\pi)=-\mathrm{f}(\omega), \mathrm{n}$ is odd only

$$
=K_{2} \cdot \frac{4 .}{\pi} \Sigma_{1}^{\infty}[\operatorname{cosn} \pi(\omega t+\phi)] / n
$$

$$
\text { as } \mathrm{f}(\omega+\pi+\phi)=-\mathrm{f}(\omega+\phi), \mathrm{n} \text { is odd only }
$$

Where V1 and V2 represent the phase shifted input signals $K_{1}$ and $K_{2}$ are constants representing amplitude. Therefore the average value of the product V1.V2:-

$$
=\left(\mathrm{K} / \pi^{2}\right) \Sigma_{1}^{\infty}(\cos n \phi) / \mathrm{n}^{2}
$$

$$
\begin{array}{ll}
\text { which for } 0<\phi<\pi & \text { is } 1-(2 \phi / \pi) \\
\text { and for } \pi<\phi<2 \pi & \text { is }-3+(2 \phi / \pi)
\end{array}
$$

This represents the characteristic shown in Figure 21 which is a plot of output voltage against phase shift.

If the input signals are phase shifted by $\pm \pi / 2$ radians, the net output is zero. That the relationship is linear over $180^{\circ}$ and will give ambiguous outputs if the device is used in a $360^{\circ}$ system. Because the mixer is doubly balanced, it operates in a full wave rather than a half wave mode, producing output frequency components twice that of the


FIGURE 21. Normalised Phase Characteristic
input. This is useful as it eases smoothing problems. The device may be used in a digital system over the range 0 $2 \pi$ radians by means of the circuit shown in Figure 22. Here the input frequencies are divided by two by the dual J.K. master slave flip-flop. The connection between the output of one flip-flop and the Preset or Clear of the other ensures that upon switching on the correct phase relationship between the outputs of the flip-flops is obtained i.e. 0 to $\pi$ or $\pi$ to $2 \pi$. Because of the low impedance of the RF and oscillator inputs, the values of capacitors C must be chosen such that at the operating frequency their reactances are low compared with $50 \Omega$. The output ripple frequency will of course in this case be the same as that of V1 and V2. The value of smoothing capacitance required on the output will depend upon the application. Choice of the flip-flops will depend upon operating frequency, the SN74S112 will toggle at 80 MHz but operation will be below this. Operation from ECL logic is also possible.


FIGURE 22. Digital Phase Detector Circuit

So far, operation with switching signals on both inputs has been considered. Consider the case of one input acting as a switch, the other being below limiting. Performing the same mathematical operations as before with a sinusoidal input to one terminal and assuming linear transfer characteristic, yields the average output as:-
$\mathrm{V}_{0}=\mathrm{K} . \mathrm{V} 1 . \cos \phi \quad$ where V 1 is the low level input. Thus the average output this time is proportional not only to the phase difference but to the amplitude of the signal as well: precisely what is required for a synchronous detector.

## A.C. Sensor Amplifier

The double balanced mixer can be used as a synchronous demodulator for a high frequency capacitance or inductor differential transducer. The ability of the device to operate at frequencies of tens of megahertz makes it useful in this application. Figure 23 shows such a system. Here the different inputs from the sensor are applied to the RF inputs, whilst the reference carrier is fed to the sensor and the oscillator inputs. The carrier should be of high level (limiting) to provide the best system gain as well as stabilising the output level. The mixer feeds a low pass filter and a SN72741N operational amplifier which operates as an output buffer. Resistors R1, R3 and R5 should have the same values as R2, R4 and R6 respectively. Capacitor C1 is a low impedance compared with $50 \Omega$ at the carrier frequency. Capacitor C 2 in conjunction with the output impedance and resistors R1 and R2 provide high frequency roll-off to integrate the pulsed output of the detector.


FIGURE 23. A.C. Sensor Amplifier

## Frequency Modulation Discriminators

The circuit shown in Figure 24 shows how the double balanced mixer may be used as a frequency discriminator.


FIGURE 24. Frequency Discriminator

The action of the tuned circuit and C1 is to produce a $90^{\circ}$ phase shift between the inputs at the centre frequency. Under these conditions the net output from the device is zero. A change of input frequency will result in a change of phase from the $90^{\circ}$. Thus the device will give an output with variation of input frequency. The signal level at both inputs must be of sufficient amplitude to ensure that
limiting occurs. The design of the external coupling network must take into account the input impedance of the oscillator and RF input. The A. M. rejection properties of the device are inherently good at the centre of the characteristic even if the inputs are not limiting, but unless limiting occurs the rejection properties fall off away from centre as in the Travis and Foster-Seeley discriminators. Indeed, the output voltage developed is zero under quadrature input conditions. The advantages of the double balanced configuration are that any low frequency components at the limited output due say to asymmetry in the limiter circuits is cancelled at the output - also the output pulses occur at twice the input frequency and this eases smoothing requirements and reduces possible feedback.

Figure 25 shows an experimental discriminator operating in the 38 MHz region. The oscillator input is tapped down the tuned circuit by a capacitive divider, reflecting roughly $1 \mathrm{k} \Omega$ across the circuit. Figure 26 shows the response of the circuit with an input voltage level of 100 mV r.m.s.


FIGURE 25. Frequency Discriminator
Operating at 38 MHz


FIGURE 26. Frequency Discriminator Characteristic

## Product Detectors

Because the double balanced mixer operates in a linear mode as a voltage multiplier it may be used as a product detector for the reception of single sideband signals. Consider the input signal from the intermediate frequency stages in the receiver to be:-
$e_{1}=E_{1} \cos \left(\omega_{1}+\omega_{2}\right) t$
and the local oscillator to be:
$\mathrm{e}_{2}=\mathrm{E}_{2} \cos \left(\omega_{1}\right) \mathrm{t}$
if the device acts as a multiplier the output voltage will be:-
$e_{0}=K E_{1} \cdot E_{2} \cdot\left[\cos \left(\omega_{1}\right) t\right] \cdot\left[\cos \left(\omega_{1}+\omega_{2}\right) t\right]$
where K is a constant gain. Now:-
$\cos \left(\omega_{1}+\omega_{2}\right) t=\cos \omega_{1} t \cdot \cos \omega_{2} t-\sin \omega_{1} t \cdot \sin \omega_{2} t$
and
$e_{0}=K^{\prime}\left[\cos ^{2} \omega_{1} t \cdot \cos \omega_{2} t-\cos \omega_{1} t \cdot \sin \omega_{1} t \cdot \sin \omega_{2} t\right]$
now:
$\cos ^{2} \omega_{1} t=\frac{\cos 2 \omega_{1} t+1}{2}$
and
$\cos \omega_{1} \mathrm{t} \cdot \sin \omega_{1} \mathrm{t}=\frac{\sin 2 \omega_{1} \mathrm{t}}{2}$
$\left.e_{0}=K^{\prime}\left[\left(\frac{\cos 2 \omega_{1} t+1}{2}\right) \cdot\left(\cos \omega_{2} t\right)-\frac{\sin 2 \omega_{1} t}{2} \cdot \sin \omega_{2} t\right)\right]$
$\mathrm{e}_{0}=\mathrm{K}_{2}^{\prime}\left(\cos 2 \omega_{1} \mathrm{t} \cdot \cos \omega_{2} \mathrm{t}-\sin 2 \omega_{1} \mathrm{t} \sin \omega_{2} \mathrm{t}+\cos \omega_{2} \mathrm{t}\right)$
now
$\cos 2 \omega_{1} \mathrm{t} \cdot \cos \omega_{2} \mathrm{t}-\sin 2 \omega_{1} \mathrm{t} \cdot \sin \omega_{2} \mathrm{t}=\cos \left(2 \omega_{1}+\omega_{2}\right) \mathrm{t}$
$\therefore e_{0}=\frac{K^{\prime}}{2} \cdot\left[\cos \left(2 \omega_{1}+\omega_{2}\right) t+\cos \omega_{2} t\right]$
i.e. the sum of a high frequency and a low frequency component. With the appropriate filters the high frequency component can be removed leaving
$\mathrm{e}_{0}=\frac{\mathrm{K}^{\prime}}{2} \cdot \cos \omega_{2} \mathrm{t}$
The SN56/76514 can also be used for reception of double sideband suppressed carrier signals. Here the phase tolerance is far smaller than in the single sideband case, but if the injected carrier phase is correct, detection will be achieved with low distortion. The device is useful as a product detector as it gives good isolation between ports which results in a minimal amount of injected carrier affecting the A.G.C. line.

## Synchronous Detector

In the case of the synchrodyne detector, where the signal received is a normal amplitude modulated one (full carrier and two sidebands), the injected carrier must be exactly in phase with the carrier. Great interest has recently been shown in this method of detection, a revival of the method proposed by D. G. Tucker in 1947. The requirements for such a system involve a zero-crossing detector to achieve the correct carrier phase relationship. Figure 27 shows the system in principle, with the reference derived
from the input signal. This method of detection is widely used in integrated circuits intended for consumer applications, e.g. television video detectors.


FIGURE 27 Synchronous Detector

The amplifier/limiter combination acts as a zerocrossing detector for the carrier, and gives a square wave output to act as a reference for the double balanced mixer, which operates as a synchronous demodulator. The limiter clips the signal symmetrically to about $1 \%$ of the carrier peak level or less. The system will operate with good linearity up to $95 \%$ modulation depth or higher.

## Pulse Width Modulator

The double balanced mixer may be used as a pulse width modulator. This is shown in Figure 28 The modula-


## FIGURE 28. Pulse Width Modulator

tion and carrier are applied to the decouple 2 and RF inputs respectively. The mixer operates as a zero-crossing detector. Potentiometer RV2 óperates with a large offset which controls the amplitude of the output pulse width modulated envelope. Potentiometer RV1 has a far smaller offset and controls the symmetry of the width modulation. Figure 29 shows the unmodulated output pulse (top trace (a) $0.5 \mathrm{~V} /$ division), the pulse width modulated at 1 kHz (centre trace @ $0.5 \mathrm{~V} /$ division) and the ramp carrier waveform (bottom trace @ $1 \mathrm{~V} /$ division). Ideally the carrier would be a sawtooth waveform with very short flyback and rest times. Use of an ideal waveform would result in a symmetrical output pulse duty cycle and the ability to
modulate to a larger depth. Figure 30 shows the output waveform when integrated by a $0 \cdot 1 \mu \mathrm{~F}$ capacitor superimposed on the input waveform. The slope of the pulse waveform will depend upon the degree to which the device is overdriven.


FIGURE 29. Operating Waveforms of Pulse Width Modulator


FIGURE 30. Input and Integrated Output of P.W.M. Superimposed

## X AN AUDIO POWER AMPLIFIER

by Jonathan Dell

The last special purpose bipolar integrated circuit to be described in this section is an audio power amplifier. Solid state audio amplifiers have evolved from completely discrete designs ${ }^{1}$, to designs where integrated, linear, operational amplifiers are used as drivers for the power stages ${ }^{2}$. However, it is now possible to integrate the complete audio power stage and this technique is described in this chapter with reference to the SN76006, 6 W power amplifier.

## CIRCUIT DESCRIPTION

Figure 1 shows a simplified schematic of the SN76006 integrated audio power amplifier which follows closely typical low frequency amplifier techniques. Transistors VT1 and VT2 form a differential amplifier, the emitters of which are fed by a current source transistor VT3. The differential current in the collectors of VT1 and 2 are combined into a single ended signal in the network comprising the diode D1 and transistor VT4. The current sink, transistor VT4, is modulated by the current in the
collector of transistor VT1 - the current change in the collector of transistor VT2 is the sum of current changes in the two arms of the differential stage. This signal is fed into the base of a Darlington stage VT5 and 6. The main reason for using a Darlington connection at this point is to ensure a high impedance at the base of transistor VT5 so that the open loop frequency response of the amplifier can be controlled by the Miller capacitor C1. This Darlington stage runs in class $\mathbf{A}$ with a dynamic load, the current source transistor VT7, and develops the drive for the output stage.

A quasi-complementary output stage is used, the pnp device being formed by the connection of transistors VT8, 9 and 10, and the npn by the Darlington connection of transistors VT11 and 12. The quiescent bias current in the output stage is set up by the voltage developed across the diodes D2, 3 and 4. Extra circuits within the IC ensure that this bias current is maintained over a wide range of supply voltage. The two main current source transistors, VT3 and VT7 are set up by the voltage developed across diode D5 by the current flowing in resistor R2.


FIGURE 1. Simplified Circuit of '006 Audio Amplifier I.C.

## FABRICATION

The first significant difference between audio devices and the familiar operational amplifier appears in their fabrication - the output devices (VT10 and 12) of the audio amplifier have to handle high current, e.g. for an amplifier delivering 6 W into an $8 \Omega$ load, the peak current is 1.25 A ; whereas most common operational amplifiers will deliver only 25 mA into the load. These high currents call for large devices and a special construction technique to ensure reliable operation.

Figure 2 shows a diagram which represents the relative sizes of an integrated transistor for 5 mA and the output transistor for the ' 006 . The diagram represents the metalization pattern on the surface of the IC and the connections to emitter base and collector are indicated. The collector metal connects to the n-type material which passes underneath the whole device area; this is shown by the x -section in Figure 2. The high current transistor is really a large number of the small transistors connected in parallel, this is done so that the high currents are shared evenly over the surface of the device.

A problem arises with large devices of simple construction in that because the device exhibits slightly different characteristics at different points on its surface; current tends to flow preferentially through some areas. These places start to warm up and the characteristics of these areas are further modified to attract more current into them. Catastrophic failure can result if this current build up is not prevented. The parallel connection of a large number of devices is one way to reduce this problem.

Figure 3 shows a general view of a complete audio device and illustrates the size relation between the output device and the rest of the circuit.


FIGURE 2. Relative Sizes and Construction of Devices in Audio IC.


FIGURE 3. General Picture of an Audio Amplifier IC

## MOUNTING

The audio amplifier under consideration will generate an appreciable amount of heat internally; for a sinewave output from an amplifier running on 24 V and driving an $8 \Omega$ load, the maximum internal dissipation is 3.65 W . It is clear that some method of removing the heat from the audio IC must be provided. The '006 is mounted in a package similar in design to the common 16 pin, N -pack, but the two centre pins are replaced by a broad lead which runs right across the device, as shown at Figure 4(a). The device is bonded directly onto this lead which is coupled to a heat sink outside the case. When the device heats up, the silicon expands and if the lead material does not expand at the same rate a shear stress will be created in the bond and the device will crack. To avoid this problem a special sandwich material, made of copper and Kovar, is used for the lead. This has good thermal conductivity and a thermal expansion coefficient closely matched to that of silicon. When the leads are cut and formed the wide leads are bent upwards, as shown in Figure 4(b), and in a subsequent stage they are crimped into an extruded aluminium fin which provides a large surface area to radiate the heat away. Figure 4(c) shows the fully assembled device with its heat sink.

## POWER DISSIPATION

For a sinusoidal signal an amplifier with a supply voltage of $\mathrm{V}_{\mathrm{CC}}$, an output signal of V (volts r.m.s.) and load resistance of $\mathbf{R}$ (ohms), the internal power dissipation can be calculated from the equation:-
$P_{D}=\frac{V_{C C} \cdot V}{\sqrt{2} \cdot R_{L} \pi}-\frac{V^{2}}{2 R_{L}}$

## APPLICATIONS



FIGURE 4. Assembly Steps for I.C.

For a fixed supply, by differentiating, the maximum internal dissipation is found to occur when
$\mathrm{V}=\frac{\mathrm{V}_{\mathrm{CC}}}{\sqrt{2} \cdot \pi}$
and the internal dissipation under these conditions is then $\mathrm{P}_{\mathrm{D}}($ max $)=\frac{\mathrm{V}_{\mathrm{CC}}{ }^{2}}{2 \cdot \pi^{2} \cdot \mathrm{R}_{\mathrm{L}}}$
Figure 5 shows the derating of the maximum internal dissipation with increasing ambient temperature. This applies when the device is mounted in an exposed situation. When in an enclosed situation the device should be set up with a known internal dissipation and the case temperature measured when equilibrium is reached. From the fact that the thermal resistance between junction and case is about $12^{\circ} \mathrm{C} / \mathrm{W}$, the chip temperature can be calculated. The device should not be operated with a junction temperature higher than $150^{\circ} \mathrm{C}$ - if this temperature is exceeded failure will eventually result.


FIGURE 5. Thermal Derating for '006 Package

## General Arrangement

Figure 6 shows a diagram of the simplest connection of the ' 006 for an audio amplifier application. The gain of the amplifier is determined, as long as the reactance of capacitor C1 is very small compared with resistor R2, by the ratio of resistors R1 and R2 according to the equation below:-
$\mathrm{G}=\frac{\mathrm{R} 1+\mathrm{R} 2}{\mathrm{R} 2}$ or $=20 \log _{10} \frac{\mathrm{R} 1+\mathrm{R} 2}{\mathrm{R} 2} \mathrm{~dB}$
The low frequency roll-off is determined by the capacitor C 1 ; the 6 dB point being the frequency at which the reactance of capacitor C 1 is equal to the resistance of resistor R2.

$$
\mathrm{f}=\frac{1}{2 . \pi \cdot \mathrm{C} 1 . \mathrm{R} 1}
$$

The high frequency roll off is determined by the high frequency roll off incorporated within the IC.


FIGURE 6. Simple Application of '006

Figure 7 shows the open loop frequency response of the unloaded amplifier and the actual frequency response of the loaded amplifier at various settings of the closed loop gain. In all cases the supply was 24 V and the load resistance $8 \Omega$.

In order to ensure stability in the audio amplifier connection it is recommended that a $0.2 \mu \mathrm{~F}$ is connected directly from the output pin (6) to ground, and between the supply pin (10) and ground, both components being positioned as close as possible to the I.C.

## Alternative Supply Configurations

The '006 can be operated satisfactorily with negative or split supply lines. Figure 8 shows the circuit of an amplifier with negative supply. Care must be taken to ensure good decoupling between the negative supply line and the common rail.


FIGURE 7. Frequency Response of the '006


FIGURE 8. Amplifier with Negative Supply

The circuit for an amplifier with split supply lines is shown in Figure 9. This connection needs a minimum number of external components and allows the speaker to be directly connected; providing a small offset voltage, typically 50 mV , is tolerable across the speaker.

Capacitor C2 is included so that the offset is not amplified by a high gain at d.c. Again in this configuration it is important to ensure good decoupling between the supply lines and ground.


FIGURE 9. Amplifier with Split Supply Lines

## Addition of Filters

Figures 10 and 11 show how high and low pass filters can be incorporated into the amplifier circuit. The values used here were calculated from the equations:-
Damping factor $\zeta=\sqrt{\frac{\mathrm{R} 1}{\mathrm{R} 2}}$ and cut off frequency $f_{o}=\frac{1}{2 \pi \mathrm{C} \sqrt{R 1 . R 2}}$ for a high pass filter ${ }^{3}$ and $\zeta=\sqrt{\frac{\mathrm{C} 1}{\mathrm{C} 2}}$ and $\mathrm{f}_{\mathrm{o}}=\frac{1}{2 \pi \mathrm{R} \sqrt{\mathrm{C} 1 . \mathrm{C} 2}}$ for a low pass filter ${ }^{4}$.
These responses are suitable for, respectively, rumble and scratch filtering in an audio system as shown in Figures 12 and 13.


FIGURE 10. High Pass Filter


FIGURE 12. Rumble Filter Response

The actual responses deviate slightly from their theoretical shape because of the modifying effect of the feedback path impedance. By incorporating a rumble filter in the early stages of an amplifier system large amplitude, low frequency signals which give rise to transient distortions, are avoided. Therefore, such a filter will not normally be associated with the output stage as shown here.

## CHARACTERISATION

The parameters governing the limiting performance of the '006 amplifier are shown in Table 1.

Table $1^{\circ}$
ABSOLUTE MAXIMUM RATINGS
SUPPLY VOLTAGE
REPETITIVE PEAK OUTPUT CURRENT INTERNAL POWER DISSIPATION

$$
\begin{aligned}
& 28 \mathrm{~V} \\
& 1.5 \mathrm{~A} \\
& \left.5 \mathrm{~W} \text { (For } T_{A}=25^{\circ} \mathrm{C}\right)
\end{aligned}
$$

## Output Power

For an $8 \Omega$ load the maximum output power is limited to 9 W , and the maximum internal dissipation, with a 28 V supply, is just under 5 W . Figure 14 shows the typical


FIGURE 11. Low Pass Filter


FIGURE 13. Scratch Filter Response


FIGURE 14. Typical Power Output Variation with Supply Voltage
variation of output power with supply voltage. A total harmonic distortion, THD, of $1 \%$ represents the situation just before 'clipping' sets in. For a $4 \Omega$ load resistance the maximum repetitive output current sets a limit of 4.5 W on the maximum output power. The graph of typical output power variation with supply voltage for a $4 \Omega$ load, Figure 15 , shows that the supply must be limited to about 17 V . Under these conditions the maximum internal dissipation will be $3 \cdot 7 \mathrm{~W}$. Optimum performance on low supplies depends on the correct biasing at the output of the I.C., so the effect of input bias currents (typically $1 \mu \mathrm{~A}$ ) on the bias network must be taken into account.


FIGURE 15. Typical Power Input Variation with Supply Voltage


FIGURE 16. Typical T.H.D. vs Frequency

Figure 16 shows a graph of T.H.D. against frequency for two different settings of the closed loop gain ( A CL ). In the case of an $\mathrm{A}_{\mathrm{CL}}=40 \mathrm{~dB}$, the distortion figure is degraded as soon as the open loop gain (see Figure 7) starts to fall off. If the amount of feedback round the amplifier is increased this effect is greatly reduced and, for a closed loop gain of 20 dB , the T.H.D. can be held below $0.1 \%$.

## Output Noise

The noise output voltage on the '006 is guaranteed not to exceed 2 mV rms when the measurement bandwidth is 40 Hz to 15 kHz and the source resistance is $10 \mathrm{k} \Omega$. Figure 17 shows that the noise voltage is typically much less than this value and that it rises steeply once the source resistance is increased above about $50 \mathrm{k} \Omega$.


FIGURE 17. Typical Output Noise Voltage vs Input Source Resistance

## REFERENCES

1. B. L. Norris, Editor, Semiconductor Circuit Design, Vol. I, Texas Instruments Ltd., pp. 161 214, April 1972.
2. Desin. Vol II Tex In Design, Vol. II, Texas Instruments Ltd., Chapter XVI, pp. 159 - 172, April 1973.
3. 

B. L. Norris, Editor, Semiconductor Circuit Design, Vol. II, Texas Instruments Ltd., pp. 138 and 160, April 1973.
4. B. L. Norris, Editor, Semiconductor Circuit Design, Vol. II, Texas Instruments Ltd., pp. 138 -9, 163, April 1973.

SECTION 3.

FIELD EFFECT TRANSISTORS

管

## XI THEORY AND OPERATION

by
Alan Chappell

The concept of a field-effect transistor (FET) pre-dates the bi-polar transistor. Just after the Second World War, researchers in semiconductors at Bell Laboratories were trying to develop a semiconductor analog of the vacuum tube. Their first attempts produced a device that is known today as the 'induced channel' or 'insulated gate' fieldeffect transistor. In this device a thin film of germanium and a metal plate form the two plates of a capacitor, and a channel of conduction is induced along the surface of the germanium by the application of a voltage to the plates of the capacitor. The prototype device failed to yield predicted results because of surface problems. It was their research into these surface problems that led Bardeen and Brattain to the discovery of transistor action. In 1952, Shockley described two field-effect devices in which the conducting channel was inside the semiconductor, removed from the surface. These two devices were the so-called analogue transistor, and, the subject of this section, the field-effect transistor, (initially the unipolar FET).

Unipolar field-effect transistors were first produced commercially in the United States in 1960. Since their introduction, development has been rapid and a large number of companies are producing versions of this device and its modern derivatives such as the MOSFET and MOS integrated circuits (as described in Section 1).

Initially the FET proved most useful in two areas -low-noise applications, and high input impedance applications (because the input terminal is a back-biased diode). However nowadays it is also widely used in RF applications, switching or 'chopping' circuits, and sample and hold techniques.

## THEORY

As the MOSFET was described in Chapter I, the narrative in this chapter, although often applicable to the MOSFET, is particular to the junction field effect transistor (JFET) unless otherwise stated. A FET is essentially a semiconductor current path whose resistance is controlled by applying an electric field perpendicular to the current. The electric field results from reverse biasing a pn junction. When a pn junction is reverse biased a 'depletion' or spacecharge layer develops on both sides of the junction. That is, the current carriers on either side of the junction are swept across and away from the junction, leaving regions that contain a net charge but no free current carriers except those generated by heat. The current carrier density determines how well a semiconductor will conduct current; therefore, the space charge region on either side of a pn junction will be very low in conductivity.

## Resistance of a Semiconductor Bar

Consider a bar of semiconductor silicon crystal having the dimensions shown in Figure 1, excess impurity concentration N , and ohmic (non-rectifying) contacts at each end. The approximate resistance $\mathrm{R}_{\mathbf{0}}$ between terminals S and D is:


FIGURE 1. Diagrammatic Representation of Semiconductor Bar.

The factor $\mathrm{q} \mu \mathrm{N}$ in the denominator is a good approximation for the conductivity $\sigma$ of the semiconductor material if the doping level is such that the minority carrier density is negligible. Since the dimensions of the bar are fixed, the resistance of the bar must be controlled by controlling the conductivity.

## Silicon Bar with PN Junctions

Figure 2 shows a n-type bar of silicon which has had p-type impurities introduced into opposite sides, forming pn junctions. The two p regions are usually electrically connected and a bias voltage ( $\mathrm{V}_{\mathrm{GS}}$ ) is normally applied to the two junctions. The $p$ regions are called gates and the space between the gates is called the channel. The resistance $\mathrm{R}_{0}$ is modulated by depleting carriers from parts of the channel.


FIGURE 2. Diagrammatic Representation of a JFET ( $n$ Channel)

Another view is that the effective thickness of the bar in Figure 1 can be changed by a transverse electric field produced by the bias voltage $\mathrm{V}_{\mathrm{GS}}$. If the doping level in the gates is purposely very large compared to that in the channel, the carrier-depleted or 'space-charge' zone will extend principally into the channel. Figure 3 is a graph of the net charge density, electric field and potential through a cross-section of the channel for a given $\mathrm{V}_{\mathrm{GS}}$. Uniform charge density and ideal step junctions are assumed. The shaded areas above and below the zero concentration axis are equal, because the depleted regions on either side of the junction must contain equal net charge. The electric field and potential plots of Figure 3(b) and 3(c) are obtained by performing successive integrations.


FIGURE 3. Cross Section of Channel for Given VGS.

## Behaviour of Space Charge Layer with Channel Current

The simple FET structure of Figure 2 is reproduced in Figures 4 and 6 to describe the behaviour of the space charge layer with an applied drain-to-source voltage. In Figure 4 as the voltage VDS is increased from zero to small values, the current rises linearly. At small currents, the channel between the drain and source behaves as a linear resistor, but as current increases the parts of the channel near the junctions become significantly negative with respect to the source terminal. Since the p-type gates are connected externally to the source, the junctions are reverse biased and the space-charge layers are extended into the n-type channel, lowering the channel conductance. The electrical behaviour of the structure shown in Figure 4 is plotted in Figure 5. Note that the relatively constant slope at low voltages becomes less linear with increasing applied voltage. At some value of $\mathrm{V}_{\mathrm{DS}}$ the space charge layers,


FIGURE 4. Application of Drain-to-Source Voltage


FIGURE 5. Electrical Behaviour
shown by the shaded areas in Figure 4, extend into the channel until they almost meet, this corresponds approximately to the voltage at the 'knee' of the $\mathrm{V}_{\mathrm{GS}}=0$ curve in Figure 5. Shockley ${ }^{1}$. called this voltage the pinch-off voltage. Above the pinch-off voltage the drain current saturates; i.e., it increases very little for further increases in drain-to-source voltage. The fact that reverse bias on the pn junction is greatest at the drain end gives the space-charge layers their characteristic wedge shape. Most of the potential drop in the channel is confined to the short span where the space-charge layers nearly meet; this is the active or control part of the device. The remainder of the drain-to-source voltage is dropped across the bulk channel resistance between the two terminals and this active part.

In Figure 6 a fixed reverse bias, $\mathrm{V}_{\mathrm{GS}}=\mathrm{V} 1$, is applied to the gates. With no channel current, there is no electric field component tangent to the junction and the spacecharge layer extends uniformly part of the way into the channel, region Asay. When a drain current flows, both tangential and normal components of electric field are present, causing the wedge-shaped space-charge region B. The ratio of the thickness of regions depends on the magnitude of the external reverse bias; higher values of $\mathrm{V}_{\mathrm{GS}}$ increase the thickness of A relative to B . Obviously, less channel current is required to produce pinch-off as $\mathrm{V}_{\mathrm{GS}}$


## FIGURE 6. Reversed Biased Channel

increases. In Figure 5, the $\mathrm{V}_{\mathrm{GS}}=\mathrm{V} 1$ curve has the same shape as the zero bias curve except that pinch-off occurs at a lower drain-to-source voltage and a lower drain current. The reverse bias on the junction required to bring the two space-charge layers together is the sum of the externally applied bias $\mathrm{V}_{\mathrm{GS}}$ and the internal self bias due to current flow through the channel resistance. From this it seems that the external bias required to bring the two space-charge layers together should be capable of reducing the drain current to the reverse saturation current of the pn junction. However, this pinch-off condition never occurs. In practice, the drain current approaches some irreducible minimum greater than the diode reverse saturation current.

Figure 5 is part of a set of curves that look remarkably like the output characteristics of a pentode valve, the drain, source, and gate terminals being analogous to the plate, cathode, and grid terminals respectively. Thus although the FET has only three terminals, its electrical behaviour is closer to the pentode valve than to the triode valve.

## Operation in the Pinch-Off Region

The operation of the device in the mode or pre-pinch-off region e.g. as a switch (or 'chopper') is described in chapter XIV. Use of the FET as an active element operating in the pinch-off region for linear applications has been extensive. Therefore it is necessary to arrive at equations which define the operation of the device in this region reasonably accurately to allow them to be used to design circuits. At this point it is convenient to re-define the pinch-off voltage $\mathrm{V}_{\mathrm{p}}$ as that gate-to-source voltage which should reduce the drain current to the reverse saturation current of the gate-channel diode. In practice, this voltage must be extrapolated from the behavior of drain current with gate-to-source voltage at drain currents significantly greater than zero.

The expression for the saturation drain current as a function of gate-to-source voltage derived by Shockley 1
$I_{D}=I_{D S S}\left[1-3 \frac{V_{G S}}{V_{p}}+2\left(\frac{V_{G S}}{V_{p}}\right)^{3 / 2}\right]$.
The term IDSS is the saturation drain current with zero gate-to-source bias voltage at any drain-to-source
voltage in the pinch-off region below breakdown. Equation (1) was derived assuming a step junction, and is correct for both p-channel and n-channel devices since $\mathrm{V}_{\mathrm{GS}}$ and $\mathrm{V}_{\mathrm{p}}$ carry the same sign. The plot of Equation (1) in Figure 7 is the common-source forward transfer characteristic of the FET analogous to the common-cathode transconductance curve of a vacuum tube. This curve was in good agreement (except at low ID) with transfer curves of practical FETs made by the old alloy process; alloy junctions closely approximate step junctions. Equation (1) could be modified to take into account the diode reverse saturation and leakage current, IGSS:
$\mathrm{I}_{\mathrm{D}}=\left(\mathrm{I}_{\mathrm{DSS}}-\mathrm{I}_{\mathrm{GSS}}\right)\left[1-3 \frac{\mathrm{~V}_{\mathrm{GS}}}{\mathrm{V}_{\mathrm{p}}}+2\left(\frac{\mathrm{~V}_{\mathrm{GS}}}{\mathrm{V}_{\mathrm{p}}}\right)^{3 / 2}\right]+\mathrm{I}_{\mathrm{GSS}}(2)$
The disagreement between this expression and the behaviour of practical devices was most marked at very low values of $I_{D}$. In practice, ID cannot be reduced to IGSS by the reverse bias on the gate-to-channel diode; as a result, $\mathrm{V}_{\mathrm{p}}$ must be inferred rather than measured directly. $\mathrm{V}_{\mathrm{p}}$ can be extrapolated from the measurement of $\mathrm{V}_{\mathrm{GS}}$ at two or more values of $\mathrm{I}_{\mathrm{D}}$, or by measurement of the slope $\mathrm{dI}_{\mathrm{D}} / \mathrm{dV}_{\mathrm{GS}}$ (forward transconductance), of the transfer curve at some value of $\mathrm{V}_{\mathrm{GS}}$ (preferably $\mathrm{V}_{\mathrm{GS}}=0$ ).
From Equation (2):
$\left.\frac{\mathrm{dI}_{\mathrm{D}}}{\mathrm{d}_{\mathrm{GS}}}\right|_{\mathrm{V}_{\mathrm{GS}}=0}=-\frac{3}{\mathrm{~V}_{\mathrm{p}}}\left(\mathrm{I}_{\mathrm{DSS}}-\mathrm{I}_{\mathrm{GSS}}\right)$.
IGSS can usually be neglected when compared to IDSS. Equation (3) implies that a tangent drawn to a transfer curve at $\mathrm{V}_{\mathrm{GS}}=0$ as in Figure 7 will intersect the $\mathrm{I}_{\mathrm{D}}=0$ axis at $1 / 3 \mathrm{~V}_{\mathrm{p}}$.


FIGURE 7. Common Source Forward Transfer Characteristic

The derivation of Equation (1) was done with the assumption that carrier mobility remains constant with reverse gate bias, i.e. the longitudinal electric field in the
channel does not exceed a critical value (around $600 \mathrm{~V} / \mathrm{cm}$ ) above which Ohm's law no longer holds ${ }^{2}$. This assumption was apparently valid for alloy FETs but is not for FETs made by a diffusion process. The longitudinal electric field in the channel of diffused types can exceed $600 \mathrm{~V} / \mathrm{cm}$, and the carrier mobility then becomes proportional to the square root of the electric field. Dacey and Ross ${ }^{3}$ derived an expression for the drain current behaviour with gate-tosource voltage in the pinch-off region for the 'square-root' mobility case:

$$
\begin{align*}
\mathrm{I}_{\mathrm{D}} & =\operatorname{IDSS}\left\{4\left[1-\left(\frac{\mathrm{V}_{\mathrm{GS}}}{\mathrm{~V}_{\mathrm{p}}}\right)^{1 / 2}\right]^{3}-\right. \\
& \left.3\left[1-\left(\frac{\mathrm{V}_{\mathrm{GS}}}{\mathrm{~V}_{\mathrm{p}}}\right)^{1 / 2}\right]^{4}\right\}^{1 / 2} \ldots \tag{4}
\end{align*}
$$

This is a more complicated expression than Equation (1), but it agrees very well with the transfer characteristics of practical diffused type FETs. As in the case of Equation (1), it fails at very low drain currents. An even better approximation to measured transfer curves is given by a simple parabola, properly 'force-fitted' to Equation (4). Figure 8 shows a plot of Equation (4) with the points describing a force-fitted parabola superimposed. The forcefitting technique consists of selecting two points at which the parabola and Equation (4) are forced to coincide. The


FIGURE 8. Approximating the Transfer Curve With a Parabola
particular points selected, $I_{D}=I_{D S S}$ and $I_{D}=0.1 I_{D S S}$, give excellent results and are convenient for measurement. The parabola yields a slightly higher $\mathrm{V}_{\mathrm{p}}$ than Equation (4), i.e. $1 \cdot 06 / 1$, but the normalized transfer curve of a typical planar (diffused) FET plotted in Figure 8 shows that the
parabola is a better approximation at low currents. The equation of the parabola is:-

$$
\begin{equation*}
\mathrm{I}_{\mathrm{D}}=\operatorname{IDSS}\left(1-\frac{\mathrm{V}_{\mathrm{GS}}}{\mathrm{~V}_{\mathrm{p}}}\right)^{2} \tag{5}
\end{equation*}
$$

Taking into account the effect of IGSS:
$I_{D}=\left(I_{D S S}-I_{G S S}\right)\left(1-\frac{\mathrm{V}_{G S}}{\mathrm{~V}_{\mathrm{p}}}\right)^{2}+\mathrm{I}_{\mathrm{GSS}}$
Because virtually all FETs are currently made by some type of diffusion, this simple approximation can be a very powerful engineering tool for circuit design.

## Low Noise Devices

For low noise high input impedance applications both the bipolar transistor and the MOSFET have severe circuit limitations and generally the most suitable component is the JFET. The bipolar transistor has a very high noise current associated with its base current which is several orders of magnitude worse than that of both the MOSFET and the JFET. The usefulness of the MOSFET for low noise applications is limited by a ' $1 / \mathrm{f}$ ' noise voltage below a few MHz. Again, a comparison with the JFET shows the latter to be orders of magnitude better at these frequencies. There are three chief noise mechanisms associated with the JFET: noise current, thermal noise, and ' $1 / \mathrm{f}$ ' noise. Depending upon the impedance of the source and the frequency of operation any one or a combination of these noise sources will limit the signal resolution. The noise current of the JFET is determined by the shot noise of the gate leakage current. This is frequency independent and determined by the well known shot noise relationship.:
$\mathrm{i}_{\mathrm{n}}=\left(2 \mathrm{q} \mathrm{IGS}^{1 / 2}\right.$
where q is the electronic charge.
A good low leakage JFET, e.g. a BF800, will have a typical noise current of $2.5 \times 10^{-16} \mathrm{~A} . \mathrm{Hz}^{-1 / 2}$, compared to a typical bipolar transistor (e.g. 2N3904) of $6 \times 10^{-13} \mathrm{~A}$. $\mathrm{Hz}^{-1 / 2}$, and devices are being developed with noise currents as low as $1 \times 10^{-16} \mathrm{~A} . \mathrm{Hz}^{-1 / 2}$

The noise voltage frequency spectrum of the JFET falls into three sections. At low frequencies, the ' $1 / \mathrm{f}$ ' or excess noise predominates up to a few kHz where the Johnson or thermal noise in the channel becomes dominant. Above about 200 MHz the gain of the JFET starts to fall due to capacitive coupling and as a consequence the noise voltage increases once again. ${ }^{4}$ The generally accepted physical mechanism for the ' $1 / \mathrm{f}$ ' or excess noise voltage is generation - recombination centres within the gate depletion region. ${ }^{5}$ In the practical case the magnitude of the excess noise component is minimised by careful processing. At frequencies between, say 10 kHz and 200 MHz thermal noise is the most significant noise source. The Johnson or thermal noise of the JFET is determined by the noise resistance of the channel ${ }^{6}$ and this can be shown to be given by:-
$\mathrm{R}_{\mathrm{n}} \propto \frac{0.65}{\mathrm{y}_{\mathrm{fs}}}$
where $\mathrm{yfs}_{\mathrm{s}}$ is the gain of the FET. This channel resistance has a noise voltage associated with it which is frequency independent and is given by:-
$\mathrm{e}_{\mathrm{n}}{ }^{2}=4 . \mathrm{k}$. T.R. $\Delta \mathrm{f}$
$\mathrm{K}=$ Boltzmann's constant
$\mathrm{T}=$ absolute temperature
$\Delta f=$ bandwidth of measurement
Thus from equations (8) and (9),
$e_{n} \propto \frac{1}{\left(y_{f o}\right)^{1 / 2}}$
Hence JFETs designed to have a low thermal noise will also have a high gain. For a FET with gate length of 'L' and width 'W' then it can be shown that:-
$y_{f s} \propto 1 / L$
and $y_{f o} \propto W$
In practice the minimum gate length which can be achieved with present production optical alignment techniques is about 2.0 microns. The maximum value of gate width is generally limited by the associated increase in input capacitance. Thus to fit the maximum width gate into the minimum silicon area to get a low noise voltage wafer, e.g. of BF817/8s, an inter-digital structure, as described later, is used. The improvement in thermal noise to be gained from a specific low noise design can be seen by comparing figures for a standard 2N4416 RF FET and a very low noise device such as a BF818, i.e.

|  | $\mathrm{y}_{\mathrm{fs}}(\mathrm{mS})$ | $\mathrm{e}_{\mathrm{n}}-100 \mathrm{kHz}\left(\mathrm{nV} \cdot \mathrm{Hz}^{-1 / 2}\right)$ |
| :--- | :---: | :---: |
| 2N4416 | 4.5 | $1 \cdot 8$ |
| BF818 | 20 | 0.85 |

Devices in development will have noise voltages as low as $0 \cdot 2 \mathrm{nV} . \mathrm{Hz}^{-1 / 2}$.

## CONSTRUCTION OF PRACTICAL FETS

## JFETs

Virtually all JFETs are fabricated using silicon epitaxial planar technology. A thin epitaxial layer is grown on a low resistivity silicon slice. An isolation diffusion then defines the active device area. The gate diffusion and source/drain diffusions complete the processing apart from the deposition of the contact metallisation pattern.

The most commonly used form of FET is the triode construction shown in Figure 9. Here the top gate diffusion is internally connected to the bottom gate contact via the isolation diffusion. Thus when bias is applied to the gate the channel is pinched from the top and the bottom.

The other method of construction which has more specialised applications is the tetrode form shown in Figure 10. This differs from the triode in that the top and bottom gates are brought out of the device can separately. This structure enables devices to be operated as mixers and can also give improved $\mathrm{y}_{\mathrm{fs}} / \mathrm{C}_{\mathrm{iss}}$ ratios.

## Low Noise Devices

The design of low noise JFETs provides an insight into the various parameters which influence device performance. As mentioned previously a low gate leakage current is essential for the production of a low noise current FET. In general the gate leakage current is proportional to the periphery of the gate diffusion. In other words the leakage current is a surface rather than a bulk phenomenon. An examination of low noise current JFETs, such as the BF800 in Figure 11, shows them to have very short gates. This will give the minimum gate periphery consistent with certain minimum $y_{\mathrm{fs}} / \mathrm{e}_{\mathrm{n}}$ requirements. Although a small gate periphery is the major requirement for a low noise current device this is not enough on its own. It is also necessary to ensure that the process conditions are optimised. The critical parameters here being the crystal orientation of the substrate material, doping levels and source, anneal temperatures and the aluminium purity. (It is also worth noting from Figure 11 the small active area necessary for this type of device).


FIGURE 9. JFET With Metallized Contacts


FIGURE 10. Tetrode Form of Construction


FIGURE 11. Photograph of Low Noise Current FET Wafer

The low thermal noise voltage FET is designed to have a high value of yfs as outlined previously. A wide, although of very short length ( 2 microns), gate is used as can be seen for the BF817/8 shown in Figure 12. The interdigitated structure has been used whereby the gate is split into a series of strips flanked by source and drain contacts. Although it has been stated that a very short gate is necessary to achieve good thermal noise a lengthening of the gate will reduce the ' $1 / \mathrm{f}$ ' component. This is at the expense of a reduction in gain and an increase in thermal noise and capacitance.


FIGURE 12. Photograph of Low Noise Voltage FET Wafer

Figure 13 shows an example of how the characteristics of low noise FETs are being improved. This is an experimental device, and has a tetrode structure with a continuous top gate diffusion, metal covered to reduce series resistance. This device has a gain of 120 mS and, apart from previously mentioned characteristics, the tetrode can be biased to give up to $20 \%$ improvement in thermal noise over a triode FET with the same input capacity.


FIGURE 13. Photograph of Very Low Noise Tetrode FET Wafer

## MOSFETs

The structure and operation of a MOSFET was described in Chapter I, this being necessary in order to introduce MOS integrated circuits. Figure 14 illustrates again the basic structure of a MOSFET and shows correct biasing in order to induce the p channel.


FIGURE 14. Elementary MOSFET with Biasing

When used as RF amplifiers a troublesome FET parameter is the magnitude of the feedback capacitance (or common source reverse transfer capacitance CRSS). This limits the gain and causes instability. The dual gate MOSFET, whose basic structure is shown in Figure 15, has


FIGURE 15. Dual Gate MOSFET Structure
an equivalent circuit given in Figure 16. The second FET acts as a shield, and, in a mode analogous to the screen grid in a valve, reduces the $\mathrm{C}_{\text {rss }}$ by a factor of about 100 . This, and for other reasons as mentioned in the next chapter, makes the dual gate MOSFET ideal, therefore, for RF applications. A photograph of a dual gate MOSFET wafer can be seen in Figure 17. The diodes protecting both gates can easily be distinguished.


FIGURE 16. Dual Gate MOSFET Equivalent Circuit


FIGURE 17. Photograph of Dual Gate MOSFET Wafer

## STATIC CHARACTERISTICS

## Gate Cutoff Current

By connecting the drain to the source and reverse biasing, the gate-channel diode, a measure of the directcurrent input impedance and an induction of the quality of the diode can be obtained. A circuit for the measurement of this gate cutoff current $\mathrm{I}_{\mathrm{GSS}}$ is shown in Figure 18. The voltage used in this measurement is 10 V , the gate being negative with respect to the channel for a $n$ channel device. If this voltage were increased in magnitude, a point would be reached at which the gate-channel diode would break down. Figure 19 shows the typical exponential variation of $\mathrm{I}_{\mathrm{GSS}}$ with temperature. Static values of shortcircuit input impedance are in the thousands of megohms near zero degrees centigrade.


FIGURE 18. Gate Cutoff Current Test Circuit


FIGURE 19 Gate Cutoff Current v. Ambient Temperature

## Drain Characteristics

A set of typical FET drain characteristics are given in Figure 20. These are curves of drain current $I_{D}$ as a function of drain-source voltage $\mathrm{V}_{\mathrm{DS}}$ for the commonsource configuration with gate-to-source voltage $\mathrm{V}_{\mathrm{GS}}$ as a varying parameter. (It will be noted that the gate bias
voltage is of opposite polarity to that of the drain supply voltage; hence, for ordinary bias conditions, a greater potential difference exists across the gate-drain diode than exists across the gate-source diode.)


FIGURE 20. Typical FET Drain Characteristics

## Saturation Drain Current (ID(on))

IDSS is the standard symbol for the drain current at zero gate-to-source bias at any drain voltage (see the $\mathrm{V}_{\mathrm{GS}}=$ 0 curve in Figure 20). IDSS, when measured at a specified drain voltage in the pinch-off or current saturation region, is called ID(on). If the output characteristics are relatively flat in the pinch-off region (ie. the output impedance is very high), IDSS can be approximated by $I_{D}\left(\frac{n}{}\right) \cdot I_{D}(o n)$ is strongly temperature dependent. The silicon channel has a positive temperature coefficient of resistance due to decreased carrier mobility as temperature rises, but the carrier concentration at the doping levels involved remains fairly constant with temperature. ${ }^{8}$ The total charge removed from the depletion regions depends only on the transverse electric field. Therefore, as temperature rises, it takes less current to cause sufficient voltage drop in the channel to produce pinch-off.

## Pinch-Off Voltage ( $\mathbf{V}_{\mathbf{p}}$ )

The data sheet gives a parameter $\operatorname{ID}$ (off), called the 'pinch-off current', which is a measure of how much gate bias is required to reduce the drain current below a specified value. While the values of $I_{D}(o n)$ and $I_{D}($ off $)$ give information about the transfer curve near its end points, they do not necessarily convey any useful information about the region between. As, after all, this is the region in which the FET is usually operated, it is essential to be able to describe the behaviour of the FET, particularly its forward transfer characteristic in the pinch-off region. To use a parabola for the transfer curve as described earlier in the chapter, one must know the limits of extrapolated pinch-
off voltage for each device number. Some data sheets do not specifically state extrapolated pinch-off voltages, but the means for extracting this information are provided.

Consider the transfer curves in Figure 21 which show parts of parabolas having end points of the maximum and minimum IDSS given by the data sheet, and the maximum and minimum extrapolated pinch-off voltages, as yet undetermined. The curves are correct for n-channel devices at room temperature. The data sheet also guarantees maximum and minimum values of $|\mathrm{yfs}|$, the small-signal forward transconductance (measured at 1 kHz ), which is simply $\mathrm{dI}_{\mathrm{D}} / \mathrm{dV}_{\mathrm{GS}}$ when $\Delta \mathrm{V}_{\mathrm{DS}}=0$.


FIGURE 21. Transfer Curves

The test conditions given for $\left|y_{f s}\right|$ show that the measurement is made at a drain current corresponding to the minimum IDSS for each type, these points being intersected by the dotted line drawn from IDSS minimum in Figure 21. From Equation 5;
$\frac{\mathrm{dI}_{\mathrm{D}}}{\mathrm{dV}_{\mathrm{GS}}}=\frac{2 \mathrm{I}_{\mathrm{DSS}}}{\mathrm{V}_{\mathrm{p}}}\left(1-\frac{\mathrm{V}_{\mathrm{GS}}}{\mathrm{V}_{\mathrm{p}}}\right)=\mathrm{yfs}_{\mathrm{fs}}$
Evaluated at $\mathrm{ID}_{\mathrm{D}}=\mathrm{I}_{\mathrm{DSS}}$ :
$\left.\frac{\mathrm{dI}_{\mathrm{D}}}{\mathrm{dV}_{\mathrm{GS}}}\right|_{\mathrm{ID}_{\mathrm{D}}=\mathrm{I}_{\mathrm{DSS}}}=\left|\frac{2 \mathrm{I}_{\mathrm{DSS}}}{\mathrm{V}_{\mathrm{D}}}\right|$
Equation (12) implies that the tangent drawn to the transfer curve at $I_{D}=I_{D S S}$ intersects the $I_{D}=0$ axis at $1 / 2$ $\mathrm{V}_{\mathrm{p}}$. Equation (12) can be used to determine the minimum pinch-off voltage:
$\left|V_{p(\min )}\right|=\frac{2|\operatorname{IDSS}(\min )|}{|y f s(\max )|}$

It is one of the features of the parabolic square law that it is ideally suited to mixer applications. As will be shown in the next chapter in order to fully utilize the law for a mixer it is necessary to have the oscillator swing as large as possible. Therefore it is necessary to finish these equation derivations by ascertaining formulae for the maximum value of pinch-off voltage.
In Figure 21, the maximum $\left|y_{f s}\right|$ tangent to the right-hand characteristic curve at $\mathrm{ID}_{\mathrm{D}}=\mathrm{I} \operatorname{DSS}(\mathrm{min})$ is shown intersecting the abscissa at $\mathrm{V}_{\mathrm{GS}}=1 / 2 \mathrm{~V}_{\mathrm{p}(\min )}$. To determine $\mathrm{V}_{\mathrm{p}(\max )}$, Equation (11) must be evaluated for the left hand curve at $\mathrm{I}_{\mathrm{D}}=\mathrm{I}_{\mathrm{DSS}}(\mathrm{min})$. To do this, $\mathrm{V}_{\mathrm{GS}}$ at this current must be found from Equation (5).
$\left.\mathrm{V}_{\mathrm{GS}}\right|_{\mathrm{I}_{\mathrm{D}}}=\mathrm{I}_{\mathrm{DSS}(\min )}=\mathrm{V}_{\mathrm{p}(\text { max })}\left(1-\sqrt{\frac{I_{\mathrm{DSS}(\min )}}{\mathrm{I}_{\mathrm{DSS}}(\max )}}\right)(14)$
Substituting into Equation (11) and solving for $\left|\mathrm{V}_{\mathrm{p}(\max )}\right|$ :
$\left|\mathrm{V}_{\mathrm{p}(\max )}\right|=\frac{2\left|\mathrm{I}_{\mathrm{DSS}(\max )}\right|}{\left|\mathrm{y}_{\mathrm{fs}(\min )}\right|} \sqrt{\frac{\mathrm{IDSS}(\min )}{\mathrm{IDSS}(\max )}}$.
When these pinch-off voltages are to be evaluated from the data sheet parameters at data sheet test conditions, ID(on) is substituted everywhere for IDSS in Equations (14) and (15). Experimental evidence available shows that pinch-off voltage varies little with temperature.

## BIASING THE FET

In linear circuit applications of the FET, the device is biased by an external supply voltage ('fixed' bias), by selfbias, or by a combination of these two techniques. These methods may be used by the designer to set the bias point for several objectives. Two common objectives and how to achieve them are discussed: the desired voltage gain and temperature stability (of drain current and voltage gain).

## Fixed Bias

Figure 22(a) shows the FET biased by an external voltage source - a fixed bias. The input portion of this circuit is redrawn in Figure 22(b) so that a graphical analysis may be used to determine quiescent drain current. The graphical analysis consists of plotting the $V-I$ characteristic looking into the source terminal, and the $\mathrm{V}-\mathrm{I}$ characteristic looking into the supply-voltage terminal. When the source terminal is connected to $\mathrm{V}_{\mathrm{O}}$, currents $\mathrm{I}_{1}$ and $I_{2}$ are equal. Consequently, the quiescent level source (and drain) current is determined by the point of intersection of the V-I plots. Figure 22(b) shows this graphical analysis; the two $I_{2}$ curves illustrate a typical spread of transfer characteristics among devices of the same type (such as a BF244). Quiescent drain current is at the ID1 or ID2 level, depending upon which FET is used in the circuit.

## Self-Bias

Self-bias of the FET circuit will reduce the above variation in quiescent levels of $I_{D}$. Figure 23(a) shows the use of a source resistor $\mathrm{R}_{\mathrm{S}}$ to develop a gate-source reverse
bias voltage. As $I_{D}$ increases, $\mathrm{V}_{\mathrm{GS}}$ becomes more negative, thus tending to prevent an increase in $\mathrm{I}_{\mathrm{D}}$. The input portion of the above circuit is redrawn and analyzed graphically in Figure 23(b). The V-I characteristic for the resistor is a straight line, having a slope equal to $\mathrm{I} / \mathrm{R}_{\mathrm{S}}$. This line intersects the two $\mathrm{I}_{2}$ plots to produce quiescent drain currents less widely separated than in Figure 22.

## Combination Bias

Suppose that it is desired to limit $I_{D}$ to the range of values between points A and B in Figure 23(b). This feat cannot be accomplished with either fixed bias or self-bias but is possible with a combination of the two as shown in Figure 24. The graphical analysis of the equivalent circuit in Figure 24(b) shows that, by proper selection of power supply and resistance values, $\mathrm{ID}_{\mathrm{D}}$ can be bounded by points $A$ and $B$.

An application of combination bias is shown in Figure 25. Here, FET Q1 is biased as a constant-current generator for a differential amplifier to improve the common-mode rejection ratio of the amplifier. The equivalent circuit and graphical analysis for the bias of Q1 are identical to that in Figure 24(b).


FIGURE 22. Biasing with an External Voltage Source

(b) DETERMINATION OF QUIESCENT DRAIN CURRENT USING EQUIVALENT CIRCUIT

FIGURE 23. Biasing with Self-Bias

## Biasing for Voltage Gain

Voltage gain AV of a grounded-source amplifier such as that in Figure 22 is the product of forward transfer admittance and drain load resistance: $A V=y f s R_{L}$. If a source resistor is used to establish the bias point as in Figure 23, the resistor is generally bypassed by a capacitor of negligible reactance at the frequency to be amplified; the equation is valid when this bypass capacitor is used.

The term yfs is dependent upon the gate-to-source reverse voltage of the FET as shown in Figure 26. Maximum yfs is obtained at a zero-voltage level for $\mathrm{V}_{\mathrm{GS}}$ corresponding to a maximum value of $I_{D}$. Consequently, the gain of a circuit is increased when $I_{D}$ and $R_{L}$ are both made large; this requires a relatively large drain-supply voltage.

## Biasing For Temperature Stability

Stability of Drain Current: Figure 27 shows plots of ID versus $\mathrm{V}_{\mathrm{GS}}$ for a single FET , measured at various temperatures. The curves pass through a common point

(a) TWO POSSIBLE BASIC CIRCUIT CONFIGURATIONS

(b) DETERMINATION OF QUIESCENT DRAIN CURRENT USING EQUIVALENT CIRCUIT

FIGURE 24. Biasing with Combination of Fixed Bias
and Self-Bias
which is referred to as a zero-temperature-coefficient (zero-TC) point. If the transistor is biased to operate at this point, there will be no change in drain current as ambient temperature of the circuit is varied.

The zero-TC point for drain current of a device is dependent upon its zero-gate-voltage drain current as indicated in Figure 28 for a family of FETs. The ID0 curve shows the drain current at which one of these devices should be biassed in order to obtain not greater than approximately $\pm 5 \%$ change in $I_{D}$ over a temperature range of $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$. The other curve shows the value of yfs at the zero-TC point.

Stability of Voltage Gain: A zero-TC point also exists for $\mathrm{y}_{\mathrm{fs}}$ of the FET and therefore for AV. This is illustrated in Figure 29 for two devices having considerably different values of IDSS. The ID plot in Figure 30 shows the drain


FIGURE 25. Typical Application of FET (Q1) Using Combination of Fixed Bias and Self-Bias: A Differential Amplifier


FIGURE 26. Dependence of $y_{f_{s}}$ on $V_{G S}$ for a Typical $2 N 3823$ N-Channel Junction-Gate FET at 1 kHz and $V_{D S}=15 \mathrm{~V}$


FIGURE 27. Variation of Transfer Characteristic with Ambient Temperature for a Typical 2N3821 $N$-Channel Junction-Gate FET $V_{D S}=10 \mathrm{~V}$


FIGURE 28. Plots for Predicting Temperature-Stable Quiescent Drain Current (And Resultant
$y_{f s}$ ) from IDSS, for BF244, 2N3821, 2N3822, and 2N3824 FETs


FIGURE 29. Illustration of Zero-Temperature-Coefficient
Points of $y_{f s}$ for two 2N3821 FETs ( $1 \mathrm{kHz} ; V_{D S}=15 \mathrm{~V}$ )


FIGURE 30. Plots for Predicting Temperature-Stable $y_{f s}$ (and Resultant ID) from IDSS, for BF244, 2N3821, 2N3822, and 2N3824 FETs with $V D S=10 \mathrm{~V}$
current to which a FET from one particular family must be biased, at $+25^{\circ} \mathrm{C}$, in order to obtain not greater than approximately $\pm 5 \%$ change in yfs over a temperature range of $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$. The device must be biased in this case with a voltage source and not by any form of self-bias.


1. IDSS $=10.5 \mathrm{~mA}$
2. FROM FIGURE 28 , SELECT $I_{D}=450 \mu$ A AT $25^{\circ} \mathrm{C}$
3. RESULTING $y_{f s}$ IS $1500 \mu \mathrm{~S}$, PREDICTING $A_{V}=y_{f s} R_{L}=15$ AT $25{ }^{\circ} \mathrm{C}$
4. MEASURED RESULT: ID VARIED FROM $444 \mu \mathrm{~A}$ to $453 \mu \mathrm{~A}$ AS TA VARIED FROM $-40^{\circ} \mathrm{C}$ TO $+100^{\circ} \mathrm{C}$

FIGURE 31. Biasing for Approximately Constant Quiescent Drain Current Over Ambient
Temperature Range from $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$, Using Figure 28


1. $1 \mathrm{DSS}=9.5 \mathrm{~mA}$
2. FROM FIGURE 30, SELECT $I_{D}=100 \mu$ AT $25^{\circ} \mathrm{C}$
3. RESULTING $y_{f s}$ IS $800 \mu \mathrm{~S}$,

PREDICTING A $V_{V}=y_{f s} R_{L}=8$ AT $25^{\circ} \mathrm{C}$

FIGURE 32. Biasing for Approximately Constant $y_{f s}$ Over Ambient Temperature Range from $-40^{\circ} \mathrm{C}$ to $+100^{\circ}$ C Using Figure 30

Examples: Figures 31 and 32 show two examples of the use of Figures 28 and 30 to select the bias point for temperature stability of drain current and voltage gain respectively.

These examples are typical of how FET performance can be optimized with simple analysis techniques.

## REFERENCES

1. 
2. 
3. 
4. F. M. Klaasen and J. Prins, 'Noise of FieldEffect Transistors at Very High Frequencies', IEEE Trans. in Electron Devices, Nov. 1969.
5. 

C. T. Sah; 'Theory of Low Frequency Generation Noise in Junction-Gate Field-Effect Transistors', Proc. I.E.E.E., July 1964.
A. Van Der Ziel, 'Thermal Noise in Field-Effect Transistors', Proc. IRE, Vol., pp. 1808-1812, August 1962.
R. S. C. Cobbald, Theory and Application of Field-Effect Transistors', Wiley Interscience, Chapter 3, 1970 .
8.
8.

Shockley, Electrons and Holes in Semiconductors, D. Van Nostrand Co., Inc., Princeton, N. J., 1950, pp. 18-19.

by Mike Stevens<br>and Bob Parsons

The characteristics of FETs make them particularly suitable for RF applications, notably mixers and amplifiers. In general the design of a mixer is similar to that of an RF amplifier. The theoretical reason for the superior performance of the FET when compared with, for instance, a bipolar device, is given in this chapter with particular reference to mixers. The important considerations when designing mixer circuits are:-
(i) cross modulation and intermodulation distortion
(ii) the conversion gain
(iii) bandwidth
and (iv) stability.
The first of these, cross modulation and intermodulation distortion, is the most important consideration, because when they take place in any stage of a receiver, it is difficult and often impossible to remove the unwanted signals. They arise from third and higher order terms in the transfer characteristic of the active device. Thus, it is from here that the FET, with its near square-law characteristic, gets its major advantages. Dual-gate MOSFETs, with their more ideal characteristic, have a further advantage over junction FETs. (The MOSFETs' low feedback capacitance, low noise figure, large dynamic range, and second gate available for either AGC or local oscillator injection, adds to their suitability for use in both the RF amplifier and mixer sections of a tuner.)

The intermediate frequency gain is given by the product of the conversion transconductance, $\mathrm{g}_{\mathrm{c}}$, and the impedance presented to the output circuit at the intermediate frequency, $\mathrm{Z}_{\mathrm{IF}}$.

The mixer bandwidth is determined by the selectivity of the output tuned circuit, usually a double tuned transformer.

Stability is a problem encountered in the design of most RF circuits. In the case of a mixer, instability is unlikely to occur at either the signal or local oscillator frequencies since there is no appreciable gain at these frequencies. However, there exists the possibility of instability at the IF frequency, particularly if the reverse feedback within the active device is appreciable. IF instability is best avoided by adequate screening of the output circuit and by ensuring that all other terminals of the active device are presented with a low impedance at the IF frequency, if necessary by the use of an IF trap.

This chapter considers the theoretical cross modulation and gain performance of a FET, compares this with the results obtained from practical circuits using junction FETs and describes the use of dual-gate MOSFETs in the 'front end' of a tuner.

## NON-LINEAR DEVICES

In the following analysis of mixer operation, it is assumed that the local oscillator voltage is large compared with the signal voltage and hence the transconductance of the active device is determined only by the instantaneous amplitude of the local oscillator voltage. This assumption is valid for most practical circuits. Mixing can only occur in a device which is essentially non-linear. If the output current is considered as a function of the input voltage, i.e.
$\mathrm{I}_{\mathrm{O}}=\mathrm{F} .\left(\mathrm{V}_{\mathrm{in}}\right)$
then the transconductance, gm , is defined as:-
$\mathrm{gm}_{\mathrm{m}}=\mathrm{dI}_{\mathrm{o}} / \mathrm{dV}_{\mathrm{in}}=\mathrm{F}^{\prime} .\left(\mathrm{V}_{\mathrm{in}}\right)$
If mixing is to occur, then the transconductance must be a function of the input voltage and not a constant. Therefore, the output current must be a non-linear function of the input voltage, i.e.
$\mathrm{I}_{\mathrm{O}}=\mathrm{F} .\left(\mathrm{V}_{\mathrm{in}}\right)^{\mathrm{n}}$
Most active devices fulfil this condition, i.e. for the triode:-
$\mathrm{I}_{\mathrm{a}}=\mathrm{F} .\left(\mathrm{V}_{\mathrm{g}}\right)^{3 / 2}$
and the transistor
$\mathrm{I}_{\mathrm{C}}=\mathrm{F} .\left(\mathrm{ek} . \mathrm{V}_{\mathrm{BE}}\right)$
The field effect transistor, however, has a near square-law characteristic of the form:-
$\mathrm{I}_{\mathrm{D}}=\mathrm{I}_{\mathrm{D}} \mathrm{SS} \cdot\left(1-\mathrm{V}_{\mathrm{GS}} / \mathrm{Vp}\right)^{2} \ldots$ (Equation 5 of Chapter XI) and it is therefore this characteristic which is assumed when applying the theoretical results to the FET.

## CROSS-MODULATION AND INTERMODULATION DISTORTION

## General

Cross-modulation is the transfer of modulation on one carrier to the carrier of another signal. When the active device is used as a linear amplifier, the cross-modulation performance can be analysed by assuming that the input signal is comprised of two sinusoidal voltages, one amplitude modulated and the other an unmodulated carrier. The cross-modulation performance of the device can then be determined from the amount of modulation on the previously unmodulated carrier at the output of the amplifier. When the device is used as a mixer, however, the situation is more complex. In this case, the output circuit is usually tuned to the intermediate frequency - the difference between two input signals and hence the interest lies in any unwanted modulation transferred to the intermediate frequency. The cross-modulation performance of the device as a mixer is, therefore, analysed by assuming that the input signal consists of three sinusoidal voltages,
one modulated carrier and two unmodulated carriers. The output circuit is tuned to the difference frequency of the two unmodulated carriers and the amount of unwanted modulation transferred from the modulated carrier to the intermediate frequency determined. It will be shown later that cross-modulation in an active device used as an amplifier and as a mixer is caused by different orders of non-linearity in the transfer characteristic of the device.

## Theoretical Detail

If it is assumed that the output current of the device is related to the input voltage by a continuous curve then the output current can be represented by a Taylor's series of the form:-
$I=I_{0}+a_{1} \cdot V_{\text {in }}+a_{2} \cdot V_{\text {in }}{ }^{2}+a_{3} \cdot V_{\text {in }}{ }^{3}+a_{4} \cdot V_{\text {in }}{ }^{4}+\ldots$ (1)
where the coefficients $a_{1}, a_{2}, a_{3}$, etc. are given by:-
$\mathrm{a}_{\mathrm{n}}=\frac{1}{\mathrm{~m}} \cdot\left(\frac{\mathrm{~d}^{\mathrm{n}}}{\mathrm{d}^{\mathrm{n}} \mathrm{V}_{\mathrm{in}}}\right)$
When the amplitude of the input signals is low or the curvature of the characteristic is of such a value that terms higher than the second degree may be neglected, then the device is essentially square law. On the other hand, if the amplitude of the input signals is large (as in the case of most practical circuits), the first three terms of equation (1) are not always a sufficiently good approximation and it is necessary to include third and fourth order terms in the analysis. For the general case, therefore, it is assumed here that:-
$V_{\text {in }}=E_{1}+E_{2}+E_{3}$
where $\mathrm{E}_{1}=\mathrm{E}_{1} \cdot \sin \omega_{1} \mathrm{t}$
$E_{2}=E_{2} \cdot \sin \omega_{2} t$
$\mathrm{E}_{3}=\mathrm{E}_{3} \cdot(1+\mathrm{m} \cdot \operatorname{sinpt}) \cdot \sin \omega_{3} \mathrm{t}$
The various components of the output current can be examined by substituting for $\mathrm{V}_{\mathrm{in}}$ in equation (1) and considering the terms of the series one by one.

The first two terms represent the d.c. term $\mathrm{I}_{0}$ and the original signals multiplied by the coefficient, $\mathrm{a}_{1}$.

The third term:-
$a_{2} \cdot\left(E_{1}+E_{2}+E_{3}\right)^{2}$
when expanded yields:-
$\mathrm{a}_{2}\left(\mathrm{E}_{1}{ }^{2}+2 \mathrm{E}_{1} \mathrm{E}_{2}+2 \mathrm{E}_{1} \mathrm{E}_{3}+2 \mathrm{E}_{2} \mathrm{E}_{3}+\mathrm{E}_{2}{ }^{2}+\mathrm{E}_{3}{ }^{2}\right)$
The squared terms will produce components of twice the frequency of the applied signals and when one of the signals is modulated with a frequency $\mathrm{p} / 2 \pi$, additional components at frequencies of $p / 2 \pi, 2 p / 2 \pi,(\omega \pm p) / 2 \pi$ and $(2 \omega \pm 2 p) / 2 \pi$ will occur. Terms of the form $\mathrm{E}_{1} \mathrm{E}_{2}$ will produce components at frequencies equal to the sum and difference of the original signals, i.e.
$\left(\omega_{1} \pm \omega_{2}\right) / 2 \pi \quad$ and $\left(\omega_{2} \pm \omega_{3} / 2 \pi\right.$ etc.
If one of the signals is amplitude modulated, the sum and difference components will also be amplitude modulated.

When the device is considered as an amplifier, the components of the output current produced by the second order term in the characteristic are of some importance. In the case of a linear wideband amplifier, the spurious signals generated by the second order term may well be within the passband of the amplifier. If the second order term is large,
the d.c. component of the output current can cause a shift in the operating point of the amplifier. If, on the other hand, the amplifier is tuned and narrow band, the majority of spurious components of the output current will lie outside the passband, but if one of the input signals is modulated at an audio frequency $\mathrm{p} / 2 \pi$, the components of the form $(\omega \pm p) / 2 \pi$ and $(2 \omega \pm 2 p) / 2 \pi$ often fall within the amplifier passband.

For mixer applications, the sum and difference terms represent the desired output current components and since the output circuit is tuned to one or other of these components, other spurious components generated by the second order term are usually of no importance. From this, it can be seen that the second order term in the characteristic does not contribute to cross-modulation when the device is used as an amplifier or mixer.

Considering the fourth term in the series of (1) $\mathrm{a}_{3} \cdot\left(\mathrm{E}_{1}+\mathrm{E}_{2}+\mathrm{E}_{3}\right)^{3}$, when expanded, this yields:$\mathrm{a}_{3} \cdot\left(\mathrm{E}_{1}{ }^{3}+\mathrm{E}_{2}{ }^{3}+\mathrm{E}_{3}{ }^{3}+3 \mathrm{E}_{1}{ }^{2} \mathrm{E}_{2}+3 \mathrm{E}_{1}{ }^{2} \mathrm{E}_{3}+3 \mathrm{E}_{1} \mathrm{E}_{2}{ }^{2}\right.$ $+3 \mathrm{E}_{1} \mathrm{E}_{3}{ }^{2}+3 \mathrm{E}_{2}{ }^{2} \mathrm{E}_{3}+3 \mathrm{E}_{2} \mathrm{E}_{3}{ }^{2}+6 \mathrm{E}_{1} \mathrm{E}_{2} \mathrm{E}_{3}$ )
By application of further trigonometry, it can be shown that the following components of current are produced:-
(i) Components at three times the frequency of the input signals, i.e. $3 \omega_{1} / 2 \pi, 3 \omega_{2} / 2 \pi$ and $3 \omega_{3} / 2 \pi$ and with amplitudes proportional to the cube of the amplitude of the respective input signals.
(ii) Components having all combinations of frequencies of the form $\left(2 \omega_{1} \pm \omega_{2}\right) / 2 \pi$ and $\left(2 \omega_{2} \pm \omega_{3}\right) / 2 \pi$ etc. and amplitudes proportional to $\mathrm{E}_{1}{ }^{2} \mathrm{E}_{2}$ and $\mathrm{E}_{2}{ }^{2} \mathrm{E}_{3}$, etc.
(iii) Components at all the possible combinations of the form $\left(\omega_{1} \pm \omega_{2} \pm \omega_{3}\right) / 2 \pi$ and having amplitudes proportional to the products of the amplitudes of the input signals, i.e. $\mathrm{E}_{1} \mathrm{E}_{2} \mathrm{E}_{3}$.
and
(iv) Components at frequencies equal to the input signal frequencies and with amplitudes proportional to the cube of the amplitude of the respective input signals.
It is easy to show that the third order term in the characteristic also produces many additional unwanted sidebands. When one of the input signals is an audio frequency $\mathrm{p} / 2 \pi$, then sidebands such as $\left(\omega_{1} \pm 2 \mathrm{p}\right) / 2 \pi\left(\omega_{2} \pm 2 \mathrm{p}\right) / 2 \pi$, etc. will be in the same general band as the second order terms $\left(\omega_{1} \pm p\right) / 2 \pi,\left(\omega_{2} \pm p\right) / 2 \pi$, etc. thus producing nonlinear distortion within the system. Third order terms of the type $3 \mathrm{E}_{1}{ }^{2} \mathrm{E}_{2}$ are of particular interest when the device is used as a linear amplifier. If two input signals of the form below are considered,
$\mathrm{E}_{1}=\overline{\mathrm{E}}_{1} \cdot(1+\mathrm{m} \cdot \operatorname{sinpt}) \cdot \sin \omega_{1} \mathrm{t}-$ modulated carrier
$\mathrm{E}_{2}=\bar{E}_{2} \cdot \sin \omega_{2} \mathrm{t}$ - modulated carrier
then, substituting these in the above third order term:-
$\mathrm{a}_{3} \cdot 3 \mathrm{E}_{1}{ }^{2} \cdot \mathrm{E}_{2}=3 \mathrm{a}_{3} \overline{\mathrm{E}}_{1}{ }^{2} \overline{\mathrm{E}}_{2} \cdot(1+\mathrm{m} \cdot \operatorname{sinpt})^{2} \cdot \sin ^{2} \omega_{1} \mathrm{t} \cdot \sin \omega_{2} \mathrm{t}$
$=\mathrm{a}_{3} \cdot \overline{\mathrm{E}}_{1}{ }^{2} \overline{\mathrm{E}}_{2} \cdot\left(1+2 \mathrm{~m} \cdot \operatorname{sinpt}+\mathrm{m}^{2} \cdot \sin ^{2} \mathrm{pt}\right) \cdot \sin \omega_{2} \mathrm{t}$.
$\left(1-\cos 2 \omega_{1} t\right) / 2$
This expression contains the term:-
$1 / 2 \cdot a_{3} \cdot E_{1}{ }^{2} \cdot E_{2} \cdot(1+2 m \cdot \sin p t) \cdot \sin \omega_{2} t$
Thus, the modulation in the signal $\mathrm{E}_{1}$ has been transferred to the previously unmodulated signal $\mathrm{E}_{2}$. It can, therefore,
be concluded that the third order term in the characteristic produces unwanted third order sidebands and crossmodulation between two signals appearing at the input. These are important considerations when the device is used as an amplifier. On the other hand, they are of little consideration when the device is used as a mixer unless the third order sidebands lie in the desired intermediate frequency band.

The fifth term of the Taylor's series is of the form $\mathrm{a}_{4}\left(\mathrm{E}_{1}+\mathrm{E}_{2}+\mathrm{E}_{3}\right)^{4}$. A complete expansion of this term is too lengthy to present in full, and so the discussion will be confined to terms of particular interest. Probably the most significant term is that of the form $E_{3}{ }^{2} E_{1} E_{2}$. If $E_{3}$ is an undesired modulated carrier and $E_{1}$ and $E_{2}$ two signals, the sum or difference frequency of which is the desired mixer output frequency, then substitution of these three signals in the above fourth order term yields:-
$\mathrm{E}_{3}{ }^{2} \cdot \mathrm{E}_{1} \cdot \mathrm{E}_{2}=\mathrm{E}_{3}{ }^{2} \cdot(1+\mathrm{m} \cdot \sin \mathrm{pt})^{2} \cdot \sin ^{2} \omega_{3} \mathrm{t} \cdot \mathrm{E}_{2} \sin \omega_{2} \mathrm{t}$.

$$
E_{1} \cdot \sin \omega_{1} t
$$

$=\frac{E_{3}{ }^{2} \cdot E_{1} \cdot E_{2}}{4} \cdot\left(1+2 m \cdot \operatorname{sinpt}+m^{2} \cdot \sin ^{2} p t\right)\left(1-\cos 2 \omega_{3} t\right)$. $\left(\cos \left(\omega_{1}-\omega_{2}\right) t-\cos \left(\omega_{1}+\omega_{2}\right) t\right)$
In this expression $\left(\omega_{1} \pm \omega_{2}\right) / 2$ are the desired sideband frequencies. From this, it can be seen that the above expression contains the terms:-
$\frac{\mathrm{E}_{3}{ }^{2} \cdot \mathrm{E}_{1} \cdot \mathrm{E}_{2}}{4} \cdot(1+2 \mathrm{~m} \cdot \operatorname{sinpt}) \cdot \cos \left(\omega_{1} \pm \omega_{2}\right) \cdot \mathrm{t}$
Thus, the modulation on the signal $\mathrm{E}_{3}$ has been transferred to the desired sidebands. From this, it can be seen that the fourth order term contributes directly to cross-modulation and the production of sum and difference frequencies when the device is used as a mixer. In fact, it can be shown that all even order terms of the series contribute to the production of sum and difference frequencies. Higher order modulation terms can be evaluated from the following expression:-

$$
i_{n}=\frac{a_{n}}{2^{n}-1} \sum_{i=1} \sum_{i=n=1} E_{i} \cdot E_{j} \cdot E_{k} \ldots . E_{n_{\cos }}^{\sin }\left(\omega_{i} \pm \omega_{j} \pm \ldots\right.
$$

Using this expression, it is possible to evaluate the nth order modulation term due to a signal with m frequencies.

Having established the effect of the various non-linear cemponents of output current on the performance of the device both as an amplifier and mixer, it is necessary to examine the transfer characteristic of the FET in more detail.

## Application to the FET

As stated, for an ideal FET, the drain current as a function of gate source voltage is given by:-
$I_{D}=I_{D S S} .\left(1-V_{G S} / V_{p}\right)^{2}$
If this expression is differentiated with respect to $\mathrm{V}_{\mathrm{GS}}$, it gives:-
$\mathrm{d} \mathrm{I}_{\mathrm{D}} / \mathrm{dV}_{\mathrm{GS}}=\left(\mathrm{V}_{\mathrm{GS}} / \mathrm{V}_{\mathrm{p}}-1\right) \cdot 2 \cdot \mathrm{I}_{\mathrm{DSS}} / \mathrm{V}_{\mathrm{p}}$

From this, it can be seen that, ideally, the transconductance is a linear function of the gate source voltage. In a mixer device, mixing action occurs when the device transconductance is varied by the local oscillator voltage. Therefore, the greater the slope of the $\mathrm{gm}_{\mathrm{m}}$ versus $\mathrm{V}_{\mathrm{GS}}$ curve, the greater the conversion gain. In the ideal case, the slope is:2 IDSS $/ \mathrm{V}_{\mathrm{p}}$
.... (Equation 13 of Chapter XI) and for a square law device, this term is the second order coefficient $\mathrm{a}_{2}$. There are, of course, no third or higher order terms.
In most practical FETs however, the exponent in the drain current is less than two, due to bulk resistance and finite channel dimensions. Bulk resistance in the source has the effect of linearising the characteristic due to negative feedback. In most current FETs, the actual bulk resistance is usually less than $100 \Omega$ and in some cases, at least an order lower. When the device is used as a mixer, one signal is applied to the gate and the other to the source. In this case, the output impedance of the generator supplying the source signal appears in series with the bulk resistance and is very often appreciable in value.

The effect of various values of both bypassed and unbypassed source resistance on the $\mathrm{gm}_{\mathrm{m}}$ versus $\mathrm{V}_{\mathrm{GS}}$ curve for an FET of the BF244 family at 10 MHz is shown in Figure 1. From this, it can be seen that as the source resistance is increased, the slope of the curve is reduced over most of the dynamic range but exhibits an increasingly large change of slope near pinch-off. This series feedback will have considerable effect on the performance of the device as a mixer. With zero external impedance in the source, it is possible to swing the $\mathrm{gm}_{\mathrm{m}}$ from its zero bias value of approximately $2 \mathrm{I}_{\mathrm{DSS}} / \mathrm{V}_{\mathrm{p}}$ to zero with a gate-source voltage swing of $0-\mathrm{V}_{\mathrm{p}}$. Under these conditions, the device is working under as near square law condition as possible. As the source impedance is increased, the zero bias $\mathrm{g}_{\mathrm{m}}$ falls and the variation of $g_{m}$ with gate-source voltage decreases over a large portion of the characteristic. In this region, the conversion gain will be reduced. In the portion of the characteristic near pinch-off the $\mathrm{g}_{\mathrm{m}}$ falls rapidly to zero, and in this region, the conversion gain will be relatively high due to the increase in second and higher orders of nonlinearity. Unfortunately, the increase in the fourth order terms also causes a reduction in the cross-modulation performance.

The effect of source impedance can be determined theoretically by including the feedback voltage in the drain current equation thus:-
$\mathrm{I}_{\mathrm{D}}=\mathrm{I}_{\mathrm{DSS}} .\left\{1-\left(\mathrm{V}_{\mathrm{GS}}-\mathrm{I}_{\mathrm{D}} \mathrm{Z}_{\mathrm{S}}\right) / \mathrm{V}_{\mathrm{p}}\right\}^{2}$
From this equation the derivatives $\mathrm{d}^{\mathrm{n}}{ }_{\mathrm{D}} / \mathrm{dv}^{\mathrm{n}} \mathrm{GS}(\mathrm{n}=1,2,3$, etc.) can be evaluated. Although this equation is valid at d.c. and low frequencies, at high frequencies, the effects of the device conductances gDS, gGS and gGD and generator and local oscillator impedances also have an effect on the characteristic. Thus, the situation becomes considerably more complex. It is, therefore, difficult to evaluate the coefficients of the series with reasonable accuracy at very high frequencies. However, it is possible to obtain a fairly good idea of the effect of source resistance on the first four


FIGURE 1. Variation of $g_{m}$ with $V_{G S}$, Various Values of Bypassed and Unbypassed Source Resistance


FIGURE 2. Variation of Harmonic Content with $V_{G S}, R_{S}=0$
coefficients of the series by using the device as a large signal amplifier with a sinusoidal input signal and measuring the fundamental, second, third and fourth harmonic components of the output current. The variation of these harmonic components with gate-source bias for two values of source impedance for a BF244 at 10 MHz is shown in Figures 2 and 3 . From these curves, it can be seen that with zero source impedance, the second harmonic is fairly constant over the majority of the characteristic and the fourth harmonic has a minimum at a bias of approximately $\mathrm{V}_{\mathrm{p}} / 2$. A useful figure of merit for a mixer based on the Taylor coefficients is the ratio $a_{2} / a_{4}$, which is virtually the ratio of conversion gain to cross-modulation. Thus, with zero source impedance, the figure of merit is a maximum at a bias of $\mathrm{V}_{\mathrm{p}} / 2$. As the source impedance is increased, the second, third and fourth order components fall in the region near zero bias but rise in the region near pinch-off. Thus, it is apparent that if the gate source voltage swing and bias is such that the dynamic swing is confined to the region of the characteristic near zero bias, then the figure of merit will be improved, but this imposes restrictions on the maximum gate-source voltage swing which are difficult to define. With this mode of operation, the conversion gain will be considerably reduced if the source impedance is at all excessive. The same figure of merit can be obtained over the majority of the characteristic with zero source impe-
dance by reduction of the input voltage swing.
In the preceding discussion, it has been assumed that all the input signals to the device are pure sinusoids. In a mixer, the largest signal is normally the local oscillator voltage which swings the gate-source voltage about the d.c. bias point. The usable range of gate-source voltage for an FET is $\mathrm{V}_{\mathrm{p}}<\mathrm{V}_{\mathrm{GS}}<0$. The gate-source voltage should never be allowed to exceed zero or the gate-source diode will become forward biased and the input impedance of the device will fall, reducing the selectivity of the input tuned circuit. However, under some conditions of bias, the local oscillator voltage will drive the device into the cut-off region. This condition arises when bias is set at pinch-off and the device is driven on during alternate half cycles of the local oscillator voltage. In this case, the drive voltage is clipped at the point where it exceeds $\mathrm{V}_{\mathrm{p}}$. It is, therefore, necessary to consider also harmonics in the local oscillator voltage when calculating the components of the output current. It can easily be shown that when the input voltage is clipped, the harmonics generated contribute to the conversion gain. If, for instance, the second harmonic of local oscillator voltage is appreciable, then this, in conjunction with the third order term in the characteristic, will contribute to the difference frequency current component. In order to evaluate the effects of the harmonic content of the local oscillator waveform, it is necessary to determine the harmonic amplitudes by a Fourier Analysis.


FIGURE 3. Variation of Harmonic Content with $V_{G S}, R_{S}=180 \Omega$

## CONVERSION GAIN

If it is assumed that the FET is a perfect square law device and working under conditions of zero source impedance, then the conversion conductance at any bias level and local oscillator injection can be determined by Fourier analysis. The operation of the device biassed at $\mathrm{V}_{\mathrm{p}}$ and $\mathrm{V}_{\mathrm{p}} / 2$ is shown in Figure 4. This shows that the device transconductance varies with time according to the instantaneous value of local oscillator voltage. The output voltage is the product of the instantaneous transconductance and the signal voltage. The instantaneous transconductance as a function of time can be represented by the Fourier series:-
$g_{m}=b_{o}+\sum_{n=1}^{n=\infty}\left(b_{n} \cdot \cos n \omega t+a_{n} \cdot \sin n \omega t\right)$
where $\mathrm{g}_{\mathrm{m}}=$ instantaneous transconductance
$\omega / 2=$ local oscillator frequency
$a_{n}$ and $b_{n}=$ coefficients determined by $g_{m}$ as a function of time.
The coefficients $b_{o}, b_{n}$ and $a_{n}$ can be determined, according to Fourier theory from:-


The instantaneous drain current is the product of the instantaneous transconductance and the signal voltage, $\mathrm{E}_{\mathrm{S}} \cdot \sin \omega_{\mathrm{s}} \mathrm{t}$, i.e.
$\mathrm{i}_{\mathrm{d}}=\mathrm{gm}_{\mathrm{m}} \cdot \mathrm{E}_{\mathrm{S}} \cdot \sin \omega_{\mathrm{s}} \mathrm{t}$
Therefore, using the above series for gm
$i_{d}=b_{o}+\sum_{n=1}^{n=\infty}\left(a_{n} \sin \omega_{n} t+b_{n} \cos \omega_{n} t\right) E_{s} \cdot \sin \omega_{s} t$

If this expression is expanded, it can be seen that the two components of drain current at the difference frequency $\left(\omega_{\mathrm{S}}-\omega\right) / 2 \pi$ are $b_{1} / 2$ and $a_{1} / 2$. These terms represent the conversion transconductance, $\mathrm{g}_{\mathrm{c}}$, which when multiplied by the amplitude of the applied signal, will give the amplitude of the difference frequency component of the drain current. Thus, in order to determine the conversion transconductance, $g_{c}$, for the active device, it is necessary to evaluate the coefficients $a_{1}$ and $b_{1}$.
$g_{m}=g_{m o}\left(\frac{V_{G S}}{V_{p}}-1\right)$
i.e. $g_{m}+g_{m o}=g_{m o} . V_{G S} / V_{p}$

Therefore, the variation of $\mathrm{gm}_{\mathrm{m}}$ as a function of time is:$\mathrm{gm}_{\mathrm{m}} \cdot \mathrm{F} .(\mathrm{t})=\mathrm{V}_{\mathrm{GS}} . \mathrm{F} .(\mathrm{t}) \cdot \mathrm{gmo}_{\mathrm{mo}} / \mathrm{V}_{\mathrm{p}}$
Using this method, it is possible to evaluate the conversion conductance for the ideal FET under any conditions of bias and local oscillator injection. In this chapter, two conditions of bias only will be considered. Pinch-off bias and half pinch-off bias. From Figure 4, it can be seen that with half pinch-off bias and a peak local oscillator voltage less than $V_{p} / 2$, i.e. $0<E_{\text {Osc }}<V_{p} / 2$, both the variation of $g_{m}$ and local oscillator voltage with time is sinusoidal. Thus:$\mathrm{V}_{\mathrm{GS}}=\mathrm{E}_{\mathrm{O}}\left[\cos \omega_{\mathrm{o}} \mathrm{t}\right] \begin{gathered}2 \pi \\ 0\end{gathered}$

Since $g_{m}$ is an even function defined in the range $0-2 \pi$, the Fourier series will contain cosine terms only, hence:-


From this, it follows that at half pinch-off bias, the conversion transconductance is proportional to the peak amplitude of the local oscillator voltage and the zero bias transconductance and inversely proportional to the pinchoff voltage $\mathrm{V}_{\mathrm{p}}$. Since $\mathrm{g}_{\mathrm{mo}}$ is given approximately by:$\mathrm{gmo}_{\mathrm{mo}}=2 \cdot \mathrm{IDSS}_{\mathrm{D}} / \mathrm{V}_{\mathrm{p}}$
then it can be seen that the conversion bias conductance is proportional to:-
2I DSS/ $\mathrm{V}_{\mathrm{p}}{ }^{2}$
which was previously shown to be the second order coefficient of the Taylor's series. If the maximum peak local oscillator swing $E_{O}=V_{p} / 2$ is substituted in the expression for $\mathrm{g}_{\mathrm{c}}$, the maximum conversion transconductance is given by:-
$\overline{\mathrm{g}}_{\mathrm{c}}=\mathrm{gmo}_{\mathrm{mo}} / 4$
This expression is dependent only on the zero bias transconductance $\mathrm{gmo}_{\mathrm{mo}}$. The expression obtained for $\mathrm{g}_{\mathrm{c}}$ is fairly accurate in practice providing the source impedance at the local oscillator frequency is kept to a minimum and the local oscillator injection is limited to a peak value of $\mathrm{V}_{\mathrm{p}} / 2$.

When the device is biassed at cut-off and driven on on alternate half cycles of local oscillator voltage as shown in Figure 4, the conversion transconductance is given by:-

$$
\begin{aligned}
\mathrm{g}_{\mathrm{c}} & =\frac{1}{2 \pi} \int_{-\pi / 2}^{\pi / 2} \mathrm{gmo}_{\mathrm{mo}} \cdot \mathrm{E}_{\mathrm{o}} \cdot \cos \omega_{\mathrm{o}} \mathrm{t} \cdot \mathrm{~d}\left(\omega_{\mathrm{o}} \mathrm{t}\right)+\int_{\pi / 2}^{3 \pi / 2} 0 \underset{\substack{\cos _{\mathrm{o}} \mathrm{t} \cdot \mathrm{~d} \\
\left(\omega_{\mathrm{o}} t\right)}}{ } \\
& =\frac{\mathrm{g}_{\mathrm{mo}} \mathrm{E}_{\mathrm{o}}}{2 \mathrm{~V}_{\mathrm{p}}} \int_{-\pi / 2}^{\pi / 2} \cos ^{2} \omega_{\mathrm{o}} \mathrm{t} \cdot \mathrm{~d}\left(\omega_{\mathrm{o}} \mathrm{t}\right) \\
& =\underline{\underline{g_{m o}} \cdot \mathrm{E}_{\mathrm{o}} / 4 \cdot V_{\mathrm{p}}}
\end{aligned}
$$

In this case, the maximum peak local oscillator voltage is $\mathrm{E}_{\mathrm{O}}=\mathrm{V}_{\mathrm{p}}$. The maximum conversion conductance is then:$\mathrm{gc}_{\mathrm{c}}=\mathrm{gmo}^{\mathrm{m}} / 4$
This is the same value as that obtained for $\mathrm{V}_{\mathrm{p}} / 2$ bias except that in this case, the local oscillator voltage required is twice the previous value. Unfortunately, this expression is not very accurate in practice. Even under conditions of zero
source impedance, there is still considerable curvature of the characteristic near pinch-off and this, together with the high harmonic content of the unidirectional pulses of gate voltage, results in much higher mixer gain than predicted and worse cross-modulation performance than in the circuit biassed at $\mathrm{V}_{\mathrm{p}} / 2$.

## PRACTICAL JUNCTION FET MIXER CIRCUITS

## General

In the preceding discussion, it was established that distortion and cross-modulation in FET mixer stages is caused, at least in part, by bulk resistance and series impedance in the source of the device. It was also established that the conversion transconductance is proportional to the ratio $2 \mathrm{I}_{\mathrm{DSS}} / \mathrm{V}_{\mathrm{p}}{ }^{2}$. It is, therefore, apparent that the most suitable device for mixer applications is a device with


FIGURE 4. Waveforms Illustrating Mixer Action
a high zero bias drain current IDSS and a low pinch-off voltage. The circuit should be designed so that the impedance in the source circuit is as low as possible at the local oscillator frequency. It is, of course, necessary to choose a device with low bulk resistance, but since the FET on resistance is given approximately by rDS (on) $=\mathrm{V}_{\mathrm{p}} / 2 \mathrm{I}_{\mathrm{DSS}}$, it follows that a high IDSS, low $\mathrm{V}_{\mathrm{p}}$ device will also have low bulk resistance and hence a near square-law characteristic. In general, high IDSS FETs have large interelectrode capacities and this often limits their use at high frequencies. At very high frequencies, where stray capacity has to be kept to a minimum a lower IDSS device must be used.

The following examples deal with practical mixer circuits using the BF246 rather than the BF244 FET. The BF246 has a very high ratio $21 \mathrm{DSS} / \mathrm{V}_{\mathrm{p}}{ }^{2}$ of approximately $3 \mathrm{~mA} / \mathrm{V}^{2}$ and relatively large interelectrode capacities. The BF244, on the other hand, has a low ratio 2IDSS $/ \mathrm{V}_{\mathrm{p}}{ }^{2}$ of approximately $0.6 \mathrm{~mA} / \mathrm{V}^{2}$ and low interelectrode capacity,
and will therefore not perform as well as the BF246 in a mixer circuit.

## Cross-Modulation

The cross-modulation performance of an FET used as a mixer can be measured using the circuit of Figure 5. In order to obtain a fair assessment of the performance of the device, the input circuit is untuned. The curves in Figure 6 show the cross-modulation performance obtained from high and low pinch-off samples of a BF246 in the circuit of Figure 5. From these curves, it can be seen that, at half pinch-off bias, the amplitude of the undesired signal producing $1 \%$ cross-modulation was approximately equal to $0.12 \mathrm{~V}_{\mathrm{p}}$ for the total spread in $\mathrm{V}_{\mathrm{p}}$ of device pinch-off voltage. On the other hand, under pinch-off bias, the undesired signal amplitude lies within the shaded area of the graph, high pinch-off samples requiring a higher level of undesired signal. These curves show quite clearly that the best cross-modulation performance is obtained when the device is biassed at half pinch-off.


FIGURE 5. Cross-Modulation Test Circuit


FIGURE 6. 1\% Cross-Modulation Performance (for BF246)

## Conversion Gain

An assessment of the conversion gain of an FET used as a mixer can be evaluated using the circuit of Figure 7. The signal is applied to the source via a tuned matching transformer and the local oscillator voltage applied to the gate, together with the d.c. gate bias voltage. The output circuit consists of a double tuned 10.7 MHz IF transformer with the $50 \Omega$ load tapped in the secondary to give a loaded Q of approximately 20 . The conversion voltage gain, $A_{C}$, of the mixer is given by:-
$\mathrm{A}_{\mathrm{C}}=\mathrm{g}_{\mathrm{c}} . \mathrm{Z}_{\mathrm{IF}}$
where $\mathrm{g}_{\mathrm{c}}=$ conversion transconductance
$\mathrm{Z}_{\mathrm{IF}}=$ impedance presented to the output terminals of the device at the intermediate frequency.
Thus, the $\mathrm{Z}_{\mathrm{IF}}$ should be as high as possible. The theoretical maximum for a power match is $\mathrm{Z}_{\mathrm{IF}}$ equal to the output conductance of the FET. Due to the high output conductance of the FET and overload considerations, a power match is rarely practically possible. In view of relatively high values of $\mathrm{Z}_{\text {IF }}$ necessary to give high gain in FET mixer circuits, shunt losses in the IF transformer should be minimised by designing the transformer to have a high unloaded Q. The transformer in Figure 7 consisted of two equal coils of 10 mH each on a single former tuned with a total capacity of 30 pF .

It was shown in the preceding discussion that the conversion gain is proportional to the ratio $2 \mathrm{IDSS}_{\mathrm{DS}} / \mathrm{V}_{\mathrm{p}}{ }^{2}$, and that for the BF246 and BF244 this ratio is $3 \mathrm{~mA} / \mathrm{V}^{2}$ and
$0.6 \mathrm{~mA} / \mathrm{V}^{2}$ respectively. It is, therefore, reasonable to assume that under similar conditions a mixer using the BF246 will give about 7 dB more power gain than a BF244 mixer. The conversion gain of several samples of each device was measured using the circuit of Figure 7, under both cut-off and half pinch-off bias conditions, and with the maximum allowable local oscillator injection. Figure 8 shows the variation of conversion gain with peak local oscillator injection (normalised to $\mathrm{V}_{\mathrm{p}}$ ) for a BF246 mixer under both conditions of bias. From this, it can be seen that, for a given local oscillator injection, maximum conversion gain occurs when the device is biassed near pinch-off. It can also be seen that in this case, the conversion gain tends to flatten off at a local oscillator injection of approximately $0.4 \mathrm{~V}_{\mathrm{p}}$. This is mainly due to two reasons. Examination of a typical curve of $g_{m}$ versus $V_{G S}$ of Figure 1 shows that the curvature is most pronounced near pinch-off and in this region, third and higher order non-linearities contribute considerably to the gain. It must also be remembered that with the bias set near $\mathrm{V}_{\mathrm{p}}$, the gate voltage is, in effect, a half-wave rectified sine wave and contains a considerable second harmonic content. This, together with the increased third order non-linearity in the characteristic, significantly increases the conversion gain. The second reason is that the source is tapped into the signal tuned circuit, thus there is an impedance in the source circuit at the local oscillator frequency and it has been shown that this tends to linearise the characteristic in the region near $\mathrm{V}_{\mathrm{GS}}=0$, and increases the curvature near pinch-off. The curve of conversion gain against local oscillator voltage for the half pinch-off bias


FIGURE 7. Conversion Gain Test Circuit


FIGURE 8. Variation of Conversion Gain with Peak Local Oscillator Injection
condition showed that the gain is $4-5 \mathrm{~dB}$ lower than with the device biassed at pinch-off. The conversion gain also exhibited are almost linear dependent on the local oscillator injection thus indicating that the device was operating under near square law conditions. On comparing with the BF244 device results it was found that the variation of conversion gain is very similar for both devices but that under both conditions of bias, the BF246 gives about 8 dB more gain than the BF244 mixer, i.e. the gain difference is almost identical to the difference between the figures of merit of the devices of 3 and $0.6 \mathrm{~mA} / \mathrm{V}^{2}$.

## Circuits With Automatic Bias

In most practical cases, a separate negative supply for the gate bias is not readily available. In this case, the correct bias voltage can be obtained by connecting a resistor between the source of the FET and ground. The device is self-biassed by the voltage drop across this resistor, in the same way as a valve derives automatic bias from a cathode resistor. The resistor should be bypassed to signal frequencies by a suitable capacitor. The correct values of source resistor for automatic bias at $\mathrm{V}_{\mathrm{p}} / 2$ can be determined
by a graphical analysis of the drain current versus gate source voltage curves. For the BF246, the value is $220 \Omega$. It is obviously impossible to bias the device at cut-off by this method since infinite source resistance would be required to obtain zero drain current. However, cut-off bias can be approximated by the use of a sufficiently large source resistor. A resistor of approximately ten times the value for $\mathrm{V}_{\mathrm{p}} / 2$ bias will usually reduce the drain current to 1 mA or less. Therefore, for the BF246, a source resistor of $2.7 \mathrm{k} \Omega$ will bias the device near cut -off.

The FET mixer circuit with automatic source bias is shown in Figure 9. The variation of conversion gain with normalised local oscillator voltage under the two conditions of bias is shown in Figure 10. From a comparison of Figures 8 and 10 it can be seen that when the device is automatically biassed at $\mathrm{V}_{\mathrm{p}} / 2$, by a source resistor, the variation of conversion gain with local oscillator is very similar to that with the device biassed with a separate power supply. However, with automatic bias, the conversion gain is slightly higher. This is due to the small d.c. component of the drain current shifting the bias towards pinch-off under large signal conditions. When the device is



> FIGURE 10. Variation of Conversion Gain with Peak Local Oscillator Injection for Automatic Bias Circuit
biassed near cut-off with a large source resistor, the conversion gain curve tends to flatten off far more rapidly than with external gate bias. Examination of the curves of Figure 1 show that the inclusion of a large bypassed source resistor tends to reduce the zero bias transconductance and flatten the $\mathrm{gm}_{\mathrm{m}}$ versus VGS curve. Since the gate source is effectively a half wave rectified sine wave, it contains a large harmonic content and d.c. component. The d.c. component of the drain current flows through the source resistance and biases the device well into the cut-off region. Thus, as the local oscillator voltage on the gate is increased, the d.c. component tends to keep the device biassed in the cut-off region. The gain, therefore, tends to saturate rapidly as the local oscillator injection is increased. Under these conditions, the cross-modulation performance is worse than when the device is biassed at cut-off by external gate bias.

## Conclusions

It has been shown that for the FET, conversion gain is proportional to the ratio ${ }^{2} \mathrm{I}_{\mathrm{DSS}} / \mathrm{V}_{\mathrm{p}}{ }^{2}$ and that in general, cross-modulation occurs when there is appreciable fourth order non-linearity in the device characteristic. (Since a BF246 is a physically larger device than a BF244, the ratio 2IDSS/ $\mathrm{V}_{\mathrm{p}}{ }^{2}$ is higher and the device approximates more nearly the ideal square law). It has also been established that impedance in the source circuit at the local oscillator frequency reduces the transconductance, linearises the characteristic in the region near zero bias and increases the slope in the pinch-off region. This has the effect of reducing the conversion gain near zero bias and increasing gain and cross-modulation near pinch-off.

A quantitive analysis of the FET characteristic to determine the extent of the fourth order non-linearity is extremely difficult at high frequencies. However, the effect of source impedance on the linearity of the device was illustrated by harmonic measurements on a large signal FET amplifier. The results indicated that as the source impedance was increased, the harmonic content in the output current increased in the region near pinch-off. Thus, if high source impedance is unavoidable, the dynamic operating range should be confined to the region near zero bias if linear operation is desired.

The curves showing the cross-modulation performance indicate that the best results are obtained from a high pinch-off device under half pinch-off bias. If some relaxation in cross-modulation performance is possible, then high gain is available with the device biassed at pinch-off. Under conditions of pinch-off bias, the conversion gain is relatively independent of the device pinch-off voltage.

In many practical circuits, particularly if the local oscillator and signal frequencies are close to each other, impedance in the source at the local oscillator frequency is unavoidable. In this case, a great improvement in crossmodulation performance can be obtained by the use of a tetrode FET. The signal and local oscillator voltage are applied to the two gates and the source grounded via a suitable bias resistor.

In order to obtain the maximum possible conversion gain from FET mixers, the impedance in the drain circuit at the intermediate frequency ( $\mathrm{Z}_{\mathrm{IF}}$ ) should be as high as possible. However, consideration should be given to possible drain overload under large signal conditions. If the instantaneous drain voltage falls below the value required to keep the device in the pinch-off region, the output impedance of the FET will fall and load the output tuned circuit.

## A TUNER USING MOSFETs

## General

A typical basic tuner block diagram, together with operating levels, is shown in Figure 11. The tuner 'front end', i.e. RF amplifier, mixer and oscillator, is shown in Figure 12. The design philosophy was to provide a tuner that is only limited by the performance of this section. The 'front end' has an overall conversion gain of 22 to 24 dB and a noise figure of 2.8 dB . Typical gain figures are 8 dB for the RF amplifier and 14 dB for the mixer. The output of the mixer is capacitively matched into the IF amplifier. This amplifier provides $>70 \mathrm{~dB}$ of limiting gain at 10.7 MHz . If required, an RF AGC voltage proportional to input level can be obtained from the IF amplifier. This is then detected and the resulting signal used to control the gain of the first RF amplifier preceding the mixer. The amplitude limited output from the IF amplifier would then feed the FM detector. This would provide a demodulated signal and a d.c. level which, with suitable temperature compensation, could be used for AFC. The demodulated output from the detector would then feed into a multiplex decoder that separates the


FIGURE 11. Basic Tuner Block Diagram


FIGURE 12. RF Amplifier, Oscillator and Mixer
composite input signal into two separate channels required for stereo reception. ${ }^{1}$

As stated in the introduction to the chapter dual gate MOSFETs are ideal for use as the RF amplifier and mixer due to their square low characteristic, low feedback capacitance, low noise figure and large dynamic range. Besides using the second gate for AGC or local oscillator injection, it can provide isolation between input and output ports. This enables high RF and conversion gains to be achieved without the need for neutralisation. The 3N204/5 used in this tuner are n channel depletion mode dual gate FETs with integral back to back zener diodes between both gates and the source. These eliminate the requirement for special handling procedures that are associated with unprotected MOSFETs. At the operating frequency of 100 MHz the reverse transfer admittance ( $\mathrm{y}_{\mathrm{rs}}$ ) and input and output conductances of these devices are very small and are not easily measured with any degree of accuracy. This means that the dominant feedback elements are circuit strays, which makes the design dependent on circuit layout and a mathematical analysis difficult.

## RF Amplifier

The double tuned bandpass input transformer matches the aerial impedance to the MOSFET VT1's input resistance giving maximum power gain. In order to minimise the tuner noise figure the insertion loss of the input matching network must be low, i.e. the ratio of loaded to unloaded Q small. It is necessary that the insertion loss should be small because the tuner noise figure is degraded in proportion to the losses in the circuits preceding the MOSFET. However, to minimise crossmodulation and increase image rejection, the input tuned circuit should have a high Q . A compromise is provided by the double tuned transformer formed by inductors L1 and L2. Since this RF stage provides a gain in excess of 10 dB , the NF of the receiver is, to a first order, determined by this stage. The output tuned circuit is formed by inductor L3, capacitors C8, C9 and varactor diodes D5 and D6. With most bipolar RF amplifiers operating at 100 MHz it is necessary to remove the effects of the reverse transfer admittance with a neutralization circuit. Because the grounded source dual gate MOSFET is very similar to a pair of cascode FETs with the second gate acting as a screen between input and output, its $\mathrm{y}_{\mathrm{rs}}$ is so small that neutralisation is not required. ${ }^{2}$

## Mixer

The mixer stage should have high gain at the IF frequency and a square law transfer function. To obtain good mixing the MOSFET VT2 requires to be biassed near the 'pinch-off' region. This, however, gives low gain which can only be increased by increasing the drain current. In practice, the mixer bias is optimised experimentally to give the greatest conversion gain with a minimum of spurious products. In both the RF amplifier and mixer stages biassing is stabilised by source resistors which give degenerative feedback. Local oscillator injection is achieved by means of the second gate of the mixer MOSFET. This mode of operation is preferred to that of applying the local oscil-
lator and signal to the first gate of VT2. Interaction (e.g. pulling) between oscillator and signal tuned circuits is minimised, easing alignment. Also, improved crossmodulation performance is obtained, together with reduced oscillator feedthrough to the RF stage. This method does, however, require a larger oscillator voltage and gives approximately 4 to 5 dB less conversion gain than the single gate mixer. ${ }^{3,4}$ The output of the mixer is capacitively matched into the IF amplifier by L4, C11 and C12. The bandwidth of this tuned circuit being determined by the input impedance of the following IF amplifier.

## Oscillator

Common base bipolar transistor amplifiers are generally regenerative at VHF frequencies, making them suitable for use as oscillators. Since a MOSFET is used as the mixer, the oscillator must be designed to produce the large injection voltage required to obtain conversion gain. Capacitors C18 and C19 provide positive feedback between the collector and emitter of transistor VT3. Components L5, C14, C15 and C16, varactor diodes D7, D8 and D9 and the transistor collector base capacity form the frequencydetermining parallel resonant circuit. Capacitor C13 provides the required injection level to the mixer. AFC is provided by a varactor D9. This is independent of the main tuning varactors. The series drive resistors to the oscillator varactors should not be of so high a value that noise, i.e. change of capacitance, due to diode leakage, occurs.

## REFERENCES

1. N. van Hurk, F.L.H.M. Stumpers and M. Weeda, Stereophonic Radio Broadcasting, 1 Systems and Circuits, Philips Technical Review, Vol. 26, No. 11/12, 1965.
2. S. Weaver, Selecting FETs for RF Amplifiers, Electronic Design, Vol. 17, No. 6, March 15, 1969.
3 \& 4. R. Klein, MOSFET FM Tuner Design, and S. Weaver, Dual-Gate MOSFETs in TV IF Amplifiers, both in IEEE Transactions on Broadcast and Television Receivers, Vol. BTR16, No. 2, May 1970.

# XIII HIGH INPUT IMPEDANCE CIRCUITS 

by<br>Mike Stevens

Amplifiers which will operate satisfactorily from generator impedances of the order of megohms, are substantially independent of environmental changes and have a reliability far in excess of valve amplifiers, are often a requirement of analogue computers, industrial control equipment, measuring instruments and medical electronics. Conventional bipolar transistor amplifiers give excellent performance when generator impedances are below about $1 \mathrm{M} \Omega$. Pairs of devices can be matched to extremely low equivalent input voltage drift specifications and exhibit a very small $1 / \mathrm{f}$ noise component. However, the bipolar transistor is a current operated device and even when operated with very low collector currents, requires substantial base current drive. When the source impedance is high, variations of base current due to variations in current gain, hFE, can cause considerable drift in the amplifier. The ' $1 / \mathrm{f}$ ' component of the equivalent input noise voltage also increases with source impedance. Thus, when the source impedance is high, it is often necessary to employ the vacuum tube or its solid state equivalent, the FET, which, with its pentodelike characteristics, is essentially voltage operated and has a high input impedance. Leakage currents are generally orders of magnitude lower than normal operating base currents of bipolar transistors and the equivalent input noise voltage is extremely low when the device is driven from a high impedance source. FETs are superior to bipolar transistors in d.c. or direct coupled amplifiers when driven from generator resistances of about one megohm or greater.

## BASIC DESIGN CONSIDERATIONS

One of the main limitations on the accuracy of an electronic measuring system is the noise generated within the system itself. In a.c. systems, the noise is generally expressed as an equivalent input noise voltage generator. In a d.c. system, however, a further limitation on the accuracy is imposed by drift in the system. Drift usually occurs with a change in environment, in particular with change in temperature. In most instances, drift as a function of temperature is a prime consideration and, again, this is usually referred to the input as an effective drift in input signal.

Drift in direct coupled amplifiers can be attributed to two main causes:-
(i) Gain Drift: This is the drift in the current or voltage gain of the amplifier, and is usually specified as an effective change in input signal. Gain drift is usually reduced to an acceptable level by designing the amplifier with high open loop gain and applying
sufficient negative feedback to reduce both gain and drift to the desired level.
(ii) Zero Drift: This is the drift in output with constant or zero input signal and is specified as the input signal required to restore the output to its original level. Zero drift can only be improved by some form of compensation.
There are several methods of reducing zero drift, among the most frequently used are:-
(i) The use of temperature sensitive components such as diodes and silicon resistors for compensation.
(ii) The balanced amplifier, in which the variations in one device are balanced by similar variations in another matched device.
(iii) The use of 'chopper' techniques in which the input signal is chopped and amplified with a gain stable a.c. amplifier. (As described in the following chapter).
The primary causes of gain and zero drift are variations of device parameters with temperature. In the case of the bipolar transistor, the prime temperature sensitive parameters are the base-emitter voltage, $\mathrm{V}_{\mathrm{BE}}$; the current gain, $\mathrm{h}_{\mathrm{FE}}$, and the leakage current, ICBO. Whereas, in the case of the FET, the sensitive parameters are the drain current, $I_{D}$; mutual conductance, $\mathrm{gm}_{\mathrm{m}}$; and gate leakage current, IGSS: The factors which affect these changes and how they vary with temperature are now considered.

## THEORETICAL TEMPERATURE CONSIDERATIONS

## Drain Current Variation

There are two main independent temperature varying parameters which determine the variation of drain current with temperature in a silicon diffused FET. These are:-
(i) The resistivity of the channel, which increases with temperature and decreases the drain current.
(ii) The pinch-off voltage, which increases with temperature and thus increases the drain current.
Since these two parameters have opposing effects on the drain current, it might be expected that they will cancel each other under certain operating conditions. In order to examine the temperature effects in more detail, it can be assumed that the FET is a perfect square law device. Therefore, ignoring for the moment the gate leakage current, IGSS, from equation (5) of chapter XI the drain current is related to the gate-source voltage by the equation:-
$\mathrm{I}_{\mathrm{D}}=\mathrm{I}_{\mathrm{DSS}}\left(1-\mathrm{V}_{\mathrm{GS}} / \mathrm{V}_{\mathrm{p}}\right)^{2}$.
If it is assumed that the temperature dependent variables are the pinch-off voltage, $\mathrm{V}_{\mathrm{p}}$, and the zero bias drain
current, IDSS, (IDSS is, in fact, determined by the channel resistivity and the space charge width) then differentiating equation (1) with respect to temperature gives:-

$$
\begin{array}{r}
\frac{\mathrm{d}_{\mathrm{D}}}{\mathrm{dT}}=\left(1-\frac{\mathrm{v}_{\mathrm{GS}}}{\mathrm{v}_{\mathrm{p}}}\right) \cdot\left\{\frac{\mathrm{d}_{\mathrm{IDSS}}}{\mathrm{dT}} \cdot\left(1-\frac{\mathrm{V}_{\mathrm{GS}}}{\mathrm{v}_{\mathrm{p}}}\right)\right. \\
\left.+\frac{\mathrm{d} \mathrm{~V}_{\mathrm{p}}}{\mathrm{dT}} \cdot \frac{2 \mathrm{I}_{\mathrm{DSS}} \mathrm{~V}_{\mathrm{GS}}}{\mathrm{~V}_{\mathrm{p} 2}}\right\} \tag{2}
\end{array}
$$

Equation (2) can be written in terms of the device constants:-

$$
\begin{equation*}
\frac{\mathrm{dI}_{\mathrm{D}}}{\mathrm{dT}}=\frac{\mathrm{dI}_{\mathrm{DSS}}}{\mathrm{dT}} \cdot \frac{\mathrm{I}_{\mathrm{D}}}{\mathrm{I}_{\mathrm{DSS}}}-\frac{\mathrm{dV}_{\mathrm{p}}}{\mathrm{dT}} \cdot \mathrm{~g}_{\mathrm{m}} \cdot \frac{\mathrm{~V}_{G S}}{\mathrm{~V}_{\mathrm{p}}} \tag{3}
\end{equation*}
$$

Returning to equation (2) and by accepting the existence of a zero temperature coefficient point.

For zero change in drain current then:-
$\frac{d_{\text {DSS }}}{d T} \cdot\left(1-\frac{V_{G S}}{V_{p}}\right)=-\frac{d V_{p}}{d T} \cdot \frac{2 I_{D S S} V_{G S}}{V_{p} 2 .}$
From (4), the gate bias for zero temperature coefficient, $\mathrm{V}_{\mathrm{GSQ}}$, is given by:-

$$
\begin{equation*}
\frac{\mathrm{V}_{\mathrm{GSQ}}}{\mathrm{~V}_{\mathrm{p}}}=\frac{\mathrm{dI}_{\mathrm{DSS}} / \mathrm{dT}}{\frac{\mathrm{dI}_{\mathrm{DSS}}}{\mathrm{dT}}-\frac{2 I_{\mathrm{DSS}}}{\mathrm{~V}_{\mathrm{p}}} \cdot \frac{d V_{\mathrm{p}}}{\mathrm{dT}}} \tag{5}
\end{equation*}
$$

The zero temperature coefficient bias current $I_{D Q}$ can be determined by substituting for $\mathrm{V}_{\mathrm{GSQ}}$ in equation (1) and solving for IDQ. Then,

$$
\overline{\mathrm{IDSS}}
$$

$\frac{I_{D Q}}{I_{D S S}}=-\frac{2 I_{D S S} / V_{p} \frac{d V_{p}}{d T}}{\frac{d I_{D S S}}{d T}-\frac{2 I_{D S S}}{V_{p}} \cdot \frac{d V_{p}}{d T}}$.
At this point, it is convenient to deal with the variations of IDSS and $V_{p}$ separately.

Variation of $I_{D S S}$ : The zero bias drain current, IDSS, which is a function of both the channel resistivity and pinch-off voltage, can be expressed thus:-
$\mathrm{I}_{\mathrm{DSS}}=\mathrm{a} \cdot \mu_{\mathrm{n}} \cdot \mathrm{V}_{\mathrm{p}}{ }^{2}$.
where a is a constant. From this equation, it is apparent that the temperature dependence of IDSS lies in the carrier mobility and pinch-off voltage. From Gartner ${ }^{1}$, the lattice mobility of electrons in silicon ( n -channel) is given by:-
$\mu_{\mathrm{n}}=2.1 \pm 0.2 \times 10^{9} \times \mathrm{T}^{-2.5 \pm 0.1} \mathrm{~cm}^{2} \mathrm{~V}^{-1} \mathrm{sec}^{-1}$ $=\mathrm{c}^{-2.5}$ say .
With normally used impurity levels, the lattice mobility is approximately equal to the carrier mobility. Hence, equation (8) represents the carrier mobility. Substitution of
equation (8) into (7) yields:-
IDSS $=\mathrm{c} . \mathrm{T}^{-2.5} \mathrm{~V}_{\mathrm{p}}{ }^{2}$
Differentiating (9) with respect to temperature,

$$
\begin{align*}
\frac{\mathrm{dI}_{\mathrm{DSS}}}{\mathrm{dT}} & =2 \mathrm{cT}^{-2.5} \mathrm{~V}_{\mathrm{p}} \cdot \frac{\mathrm{dV}_{\mathrm{p}}}{\mathrm{dT}}-2.5 \mathrm{cT}^{-3.5} \mathrm{~V}_{\mathrm{p}}^{2} \\
& =\mathrm{cV}_{\mathrm{p}^{-2.5}} \cdot 2 \frac{\mathrm{dV}_{\mathrm{p}}}{\mathrm{dT}}-\frac{2.5 \mathrm{~V}_{\mathrm{p}}}{\mathrm{~T}} \tag{10}
\end{align*}
$$

Equation (10) shows that the variation of IDSS with temperature is a function of temperature itself and of the temperature variation of the pinch-off voltage. Substituting equations (9) and (10) in equation (7) yields:-

$$
\begin{align*}
& \sqrt{\frac{\mathrm{I}_{\mathrm{DQ}}}{\mathrm{I}_{\mathrm{DSS}}}}=\frac{2}{2.5} \cdot \frac{\mathrm{~T}}{\mathrm{~V}_{\mathrm{p}}} \cdot \frac{\mathrm{dV}}{\mathrm{dT}} \\
& \text { or }  \tag{11}\\
& \frac{\mathrm{IDQ}}{\mathrm{IDSS}_{\mathrm{DS}}}=\frac{4}{2.5^{2}} \frac{\mathrm{~T}^{2}}{\mathrm{~V}_{\mathrm{p}}^{2}}\left\{\frac{\mathrm{dV}_{\mathrm{p}}}{\mathrm{dT}}\right\}^{2}
\end{align*}
$$

Variation of $V_{p}$ : Under normal operating conditions, the junction voltage is the algebraic sum of the applied voltage and the contact potential. Assuming a constant applied voltage, the temperature dependence of pinch-off voltage is that due to the contact potential $\phi$.
$\phi=\frac{\mathrm{kT}}{\mathrm{q}} . \log _{e} \frac{\mathrm{~N}_{\mathrm{a}} \mathrm{N}_{\mathrm{d}}}{\mathrm{n}_{\mathrm{i}}{ }^{2}}$
where $\mathrm{k}=$ Boltzmans constant
$\mathrm{T}=$ absolute temperature ${ }^{\circ} \mathrm{K}$
$\mathrm{q}=$ electronic charge
$\mathrm{N}_{\mathrm{a}}=$ acceptor impurity density
$\mathrm{N}_{\mathrm{d}}=$ donor impurity density
$\mathrm{n}_{\mathrm{i}}=$ intrinsic free carrier density
Ignoring for the moment practical values for $\mathrm{N}_{\mathrm{a}}$ and $\mathrm{N}_{\mathrm{d}}$, from Gartner ${ }^{1}$, the value of $n_{i}{ }^{2}$ for silicon is:-
$\mathrm{n}_{\mathrm{i}}{ }^{2}=1.5 \times 10^{45} \times \mathrm{T}^{3} \times \exp (-14028 / \mathrm{T}) \mathrm{m}^{-6}$
$\therefore$ from (12)
$\phi=\frac{\mathrm{kT}}{\mathrm{q}} \cdot \log _{\mathrm{e}}\left(\frac{\mathrm{N}_{\mathrm{a}} \mathrm{N}_{\mathrm{d}}}{1.5 \times 10^{45}}\right)-3 \log _{\mathrm{e}} \mathrm{T}+\frac{14028}{\mathrm{~T}}$
Differentiating with respect to temperature
$\frac{\mathrm{d} \phi}{\mathrm{dT}}=\frac{\mathrm{k}}{\mathrm{q}} \log _{\mathrm{e}}\left(\frac{\mathrm{N}_{\mathrm{a}} \mathrm{N}_{\mathrm{d}}}{1.5 \times 10^{45}}\right)-3\left(1+\log _{\mathrm{e}} \mathrm{T}\right)$.
Equation (14) shows that the variation of contact potential with temperature is a function of the temperature itself and of the impurity levels in the channel and gate. Typical values of $\mathrm{N}_{\mathrm{a}}$ and $\mathrm{N}_{\mathrm{d}}$ for n -channel silicon FETs are now necessary. A representation of a cross section through an FET showing a typical diffusion profile is shown in Figure 1. Since the junction is not abrupt, the gate impurity density, $\mathrm{N}_{\mathrm{a}}$, will vary with applied voltage as the depletion region extends into the gate. For 1 ohm cm channel resistivity, the impurity density, $\mathrm{N}_{\mathrm{d}}$, will be approximately:-
$\mathrm{N}_{\mathrm{d}}=1 \times 10^{21}$ atoms m ${ }^{-3}$
and under normal operating conditions, a typical value for the gate impurity density, $\mathrm{N}_{\mathrm{a}}$ would be:-
$\mathrm{N}_{\mathrm{a}}=1 \times 10^{25}$ atoms $\mathrm{m}^{-3}$
Substituting these values of $\mathrm{N}_{\mathrm{a}}$ and $\mathrm{N}_{\mathrm{d}}$ in equation (14) yields:-
$\frac{\mathrm{d} \phi}{\mathrm{dT}}=\frac{\mathrm{k}}{\mathrm{q}} \log _{\mathrm{e}}\left(1 \times 10^{-2}\right)-3\left(1+\log _{\mathrm{e}} \mathrm{T}\right)$.
At room temperature, $300^{\circ} \mathrm{K}$, the rate of change is:-
$\begin{aligned} \frac{\mathrm{d} \phi}{\mathrm{dT}} & \bumpeq-0.86 \times 10^{-4}(4.6+20.07) \\ & \bumpeq 2.1 \mathrm{mV} /{ }^{\circ} \mathrm{K}\end{aligned}$
It must be appreciated that $\mathrm{d} \phi / \mathrm{dT}$ is quite strongly dependent on the impurity densities operating voltage and temperature. Values usually lie between 1.8 and $2.7 \mathrm{mV} /{ }^{\circ} \mathrm{K}$ for silicon.
Substituting for $\frac{d \phi}{d T}\left(=\frac{\mathrm{dV}_{\mathrm{p}}}{\mathrm{dT}}\right)$ in equation (11) yields:-
$\frac{\mathrm{IDQ}}{\mathrm{IDSS}}=\frac{\mathrm{T}^{2} 4}{2.5^{2}}\left\{\frac{\mathrm{dV}_{\mathrm{p}}}{\mathrm{dT}}\right\}^{2}$ at $\mathrm{T}=300^{\circ} \mathrm{K}$
$\frac{\mathrm{I}_{\mathrm{DQ}}}{\mathrm{I}_{\mathrm{DSS}}}=\frac{0.26}{\mathrm{~V}_{\mathrm{p}}{ }^{2}}$.
From equation (8), it can be seen that there is some spread in the value of the lattice mobility and its temperature dependence. Using extreme values, the value of $I D Q$

IDSS
will usually be found to vary between
$\frac{0.25}{\mathrm{~V}_{\mathrm{p}}{ }^{2}}$ and $\frac{0.39}{\mathrm{~V}_{\mathrm{p}}{ }^{2}}$

## Mutual Conductance Variation:

The mutual conductance, gm , is given by:-

$$
\begin{aligned}
& \mathrm{gm}_{\mathrm{m}}=\frac{\mathrm{dI}_{\mathrm{D}}}{\mathrm{dV}}=\frac{21_{\mathrm{GS}}}{\mathrm{~V}_{\mathrm{p}}} \cdot\left\{\frac{\mathrm{~V}_{\mathrm{GS}}}{\mathrm{v}_{\mathrm{p}}}-1\right\} \\
& \therefore \frac{\mathrm{dg}_{\mathrm{m}}}{\mathrm{dT}}=\frac{\mathrm{dI}_{\mathrm{DSS}}}{\mathrm{dT}} \cdot \frac{2}{\mathrm{v}_{\mathrm{p}}} \cdot\left\{\frac{\mathrm{v}_{\mathrm{GS}}}{\mathrm{v}_{\mathrm{p}}}-1\right\}-\frac{\mathrm{d} \mathrm{~V}_{\mathrm{p}}}{\mathrm{dT}} \cdot \frac{2 \mathrm{I}_{\mathrm{DSS}}}{\mathrm{~V}_{\mathrm{p}}{ }^{2}} \\
& \left\{\frac{\left\{\frac{2 \mathrm{v}_{\mathrm{GS}}}{\mathrm{v}_{\mathrm{p}}}-1\right\}}{}\right.
\end{aligned}
$$

By performing the necessary algebraic manipulations, it is possible to show that the bias current for zero temperature coefficient of $g_{m}, I_{D G Q}$, is equal to $I_{D Q} / 4$, i.e.

## $\mathrm{IDGQ}=\mathrm{IDQ}_{\mathrm{D}} / 4$

It is apparent that IDGQ is a relatively low value of current, usually about $200 \mu \mathrm{~A}$. This is quite useful because it is usual to bias the device at a low value of drain current to achieve high gain.

FIGURE 1. Graphical Representation of FET Diffusion Profile

## Leakage Current

The remaining temperature dependent parameter to be considered is the gate leakage current. The effect of the leakage current on the performance of the amplifier will depend on the generator resistance and the operating temperature. With normal circuit values, the effect of leakage current is usually negligible except at elevated temperatures. The data sheet parameter is the gate reverse current, IGSS. This is the reverse leakage current between the gate and the source and drain strapped together. This is usually of the order of a few pico-amps at $0^{\circ} \mathrm{C}$ and increases by a factor of approximately 1.7 for every $10^{\circ} \mathrm{C}$ rise in temperature. This current is dependent on the gate to channel voltage and to minimise leakage, the drain to gate voltage should be as low as possible. With exceptionally high drain-gate voltage (usually $>30 \mathrm{~V}$ ), large increases in leakage current can occur due to the depletion region extending almost to the drain and carriers entering the drain terminal being swept towards the gate.

## PRACTICAL TEMPERATURE CONSIDERATIONS

## Gain Drift

In the theoretical discussion, it was predicted that there is a value of bias current at which the temperature coefficient of the mutual conductance, $g_{m}$, is zero. Furthermore, it was shown that this bias current is one fourth of the current at which the temperature coefficient of drain current is zero. The variation of mutual conductance with temperature of some sample dual devices was determined using the test circuit of Figure 2, and typical results are shown in Figure 3. (The curves for the second half of the device matched those for the first half shown and graphically no difference could be seen). The curves show that for this particular device the bias current for zero temperature coefficient of $\mathrm{gm}_{\mathrm{m}}$, at $300^{\circ} \mathrm{K}$ is approximately $230 \mu \mathrm{~A}$. From the 'Variation of Drain Current Temperature' curves, Figure 4, the bias current for zero temperature coefficient of drain
current at $300^{\circ} \mathrm{K}$ is approximately $940 \mu \mathrm{~A}$. Thus, the practical results are in good agreement with theory.


FIGURE 2. Gain Drift Test Circuit


## FIGURE 3. Variation of Mutual Conductance with Temperature

## Drain Current Drift

In the theoretical treatment of temperature effects, it was shown that the variation of drain current is dependent upon factors which vary from device to device. The existance of a zero temperature coefficient bias current was proposed and the value of this current was found to be, to some extent, dependent on temperature. In order to clarify the situation, the variation of drain current with temperature, several samples of 2N5045 dual FET were measured at various values of bias current using the circuit of Figure 5. Measurements were made on each half of each device separately, and typical results are shown in Figure 4 for the same device and same half as used for Figure 3. From these curves, it can be seen that for each value of bias current chosen, there is a particular temperature at which the slope


FIGURE 4. Variation of Drain Current with Temperature
or change of drain current is zero. For temperatures below this value, the temperature dependence of pinch-off voltage predominates and above this value, the variation of IDSS predominates. At the point at which the slope of the curve is zero, the two mechanisms cancel.

If, for example, requirements called for a device with minimum drift over the range $10-50^{\circ} \mathrm{C}$, the bias current would be set at $940 \mu \mathrm{~A}$ (Figure 4), where, over this range, the drift would be approximately $2 \mu \mathrm{~A}$. To refer this drift to the input, it is necessary to divide the current drift by the mutual conductance, i.e.
$\Delta V_{\text {in }}=\frac{\Delta I_{D}}{g_{m}}$
At $940 \mu \mathrm{~A}$, the $\mathrm{gm}_{\mathrm{m}}$ for this particular device is approximately $2.3 \mathrm{~mA} / \mathrm{V}$.


FIGURE 5. Drain Current Drift Test Circuit
$\therefore \Delta \mathrm{V}_{\mathrm{in}}=\frac{2 \times 10^{-6}}{2.3 \times 10^{-3}}$

$$
=0.87 \times 10^{-3} \mathrm{~V}
$$

or

$$
\frac{0.87 \times 10^{-3}}{40} \quad \mathrm{mV} /{ }^{\circ} \mathrm{C}
$$

$$
\underline{\underline{22 \mu \mathrm{~V}} /^{\circ} \mathrm{C}}
$$

On the other hand, if the bias current had been set at $800 \mu \mathrm{~A}$, the total drift would be about $18 \mu \mathrm{~A}$ and the gm , $1.7-1.8 \mathrm{~mA} / \mathrm{V}$. Therefore, in this case, the input drift would be approximately $260 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$. Figure 4 shows that the zero temperature coefficient bias current at $25^{\circ} \mathrm{C}$ (or $300^{\circ} \mathrm{K}$ ) is approximately $940 \mu \mathrm{~A}$. For this particular device, the zero bias drain current, IDSS, and pinch-off voltage, $\mathrm{V}_{\mathrm{p}}$, are 3.4 mA and 1.25 V respectively. With this information it is possible to check the expression previously obtained for $I_{D Q}$, i.e.
$\frac{\mathrm{I}_{\mathrm{DQ}}}{\mathrm{IDSS}}=\frac{0.27}{\mathrm{~V}_{\mathrm{p}}{ }^{2}}$ to $\frac{0.39}{\mathrm{~V}_{\mathrm{p}}{ }^{2}}$ or $\frac{\mathrm{c}^{\prime}}{\mathrm{V}_{\mathrm{p}}{ }^{2}}$
Substituting the values for $I_{D Q}, I_{D S S}$ and $V_{p}$ yields:-
$\frac{0.94}{3.4}=\frac{\mathrm{c}^{\prime}}{1.25^{2}}$
$c^{\prime}$ is approximately 0.43 . This is in reasonable agreement with the theoretical value of 0.27 to 0.39 , especially considering the number of variable factors involved.

The measurements made on drain current drift (Figure 4) clearly show the dependence of drift on bias current and temperature. In order to minimise drift over a particular range of temperature, the bias current should be chosen to yield a point of inflexion in the centre of the temperature range. Thus, in order to bias the device correctly, it is necessary to be able to predict its behaviour with temperature accurately. In the earlier discussion, it was shown that this behaviour depends upon a number of factors which vary from device to device, such as pinch-off voltage, $\mathrm{V}_{\mathrm{p}}$, zero drain current, IDSS, and the impurity concentrations $\mathrm{N}_{\mathrm{a}}$ and $\mathrm{N}_{\mathrm{d}}$, on each side of the junction. Therefore, in order to obtain optimum conditions, measurements would have to be made on each individual device. In most cases, individual selection is impractical and the only solution is to use some means of compensation or a balanced amplifier.

## Compensation

Compensation is usually achieved by the use of temperature sensitive elements such as diodes or silicon resistors. Whatever element is chosen, the drift should be the exact complement of the drift in the device to be compensated. Under most normal operating conditions, the temperature coefficient of drain current of a device such as the 2N5045 Dual FET changes from positive to negative in the temperature range -10 to $100^{\circ} \mathrm{C}$, thus making accurate compensation virtually impossible. In the earlier part of this
chapter, it was shown that it is possible to achieve an equivalent input voltage drift as low as $22 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ from a single stage FET amplifier. If a significant improvement in this figure is required, then it is necessary to use a balanced amplifier.

## THE BALANCED AMPLIFIER

## Device Matching

In the balanced amplifier, the drift in one device is balanced by that in the second device. In the preceeding discussion, it was shown that the drift in drain current with temperature is dependent on the zero bias drain current, IDSS, the pinch-off voltage, $\mathrm{V}_{\mathrm{p}}$, the diffusion profile and the impurity concentrations in the gate and channel. It is, therefore, these parameters which should be matched to optimise thermal tracking between the two devices. The best method to ensure matching all these parameters is to select devices which have undergone identical diffusion. Once selected, they should be mounted in such a way as to be in good thermal contact with each other. If the generator resistance is high, it is usually necessary to match the gate leakage currents, IGSS.

## Thermal Tracking

The thermal tracking of the two halves of a 2 N 5045 was checked by measuring the drain current drift with temperature at various bias currents of each half separately and superimposing the curves. These curves show that, within the limits of measuring accuracy, the drain current drift in the two halves of this device is identical. The same technique was followed to compare the tracking of the mutual conductance of the two devices and the curves showed similar results. Comparable results were obtained with several other samples of a 2 N 5045 , showing that this device is admirably suited to balanced amplifier applications.

## Practical Design Considerations

The most common balanced amplifier configuration is the long tailed pair. An approximate analysis of this circuit is given in the Appendix. From this analysis, it can be seen that in order to maintain the performance under dynamic (a.c.) conditions, a number of dynamic parameters should be matched. The gains of the two stages should be identical and thus, matching on the forward transfer admittance, $\mathrm{y}_{\mathrm{fs}}$, is essential. If the static bias current is low, and the drain load high, as is usually the case, then it is necessary to match the output admittances, yos. These parameters should be matched under the expected static operation conditions.

The results show that the two halves of a 2 N 5045 track extremely well at all values of bias current. There is therefore, no apparent reason why the devices should not be biased with low values of drain current and high drain resistors to improve the dynamic gain. In most practical circuits, bias currents usually lie between 50 and $500 \mu \mathrm{~A}$.

The previous experimental data indicates that thermal
tracking is extremely good when both halves of the devices have identical bias current. From the curves obtained previously, it is shown that if the amplifier stage was unbalanced by a differential input signal, then the two devices will have different drain currents and if the unbalance is sufficient to bias one device into a region of positive and the other in a region of negative temperature coefficient, the results could be disastrous. It is quite obvious that unbalance in the amplifier should be minimised and this is usually the case when the FET stage is followed by a high gain integrated circuit amplifier with overall feedback. If the amplifier is required to handle large input voltages, it may be necessary to resort to using two source followers, each with its own constant current generator. Figure 6 shows a practical FET differential amplifier. The values shown are for the devices biased at $940 \mu \mathrm{~A}$, while the values given in brackets are for the devices biased at $230 \mu \mathrm{~A}$. The FETs are biased from a common current source to ensure stable bias conditions and improve the common mode rejection. A brief summary of the performance for each set of circuit values is given on the diagram. The most important feature of these amplifiers is the exceptionally low equivalent input voltage drift, i.e. 2 and $3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$. This drift was measured with no circuit unbalance, i.e. with both devices biased with identical drain currents. Although this type of circuit is capable of


VOLTAGE GAIN $\bumpeq 23$ (56)
COMMON MODE REJECTION $\bumpeq 96 \mathrm{db}(100 \mathrm{~dB})$
EQUIVALENT INPUT DRIFT AT BALANCE $=3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}\left(\left\langle 2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}\right)\right.$

FIGURE 6. D.C. Balanced Amplifier Circuit
providing considerable gain, it has the disadvantage in that when an input signal is applied, the drain currents in the two FETs become unbalanced, the degree of unbalance being proportional to the amplitude of the difference signal on the gates. Thus, under normal operating conditions, it is to be expected that the drain currents in the two devices will not be identical and that drift will be considerably worse than that measured under balanced conditions.

## Drift Under Balanced Conditions

In order to assess the effect of unbalance on the drift performance of the amplifier, the equivalent input voltage drift with temperature was measured for various values of unbalance from $0-25 \%$. The measurements were taken at two values of static bias current, i.e. 940 and $230 \mu \mathrm{~A}$, at $25^{\circ} \mathrm{C}$. The results are shown in Figure 7. In these graphs, the effective input drift over a temperature range of 0 $100^{\circ} \mathrm{C}$ is plotted against percentage unbalance $0-25 \%$. These curves indicate that the drift is proportional to the percentage circuit unbalance. For a given circuit unbalance, the drift is least in the amplifier with the lowest bias current, i.e. $230 \mu \mathrm{~A}$. These results indicate that under conditions where considerable circuit unbalance is expected, it is necessary to bias the devices at a low value of drain current where the temperature coefficient of drain current does not change sign over the desired temperature range. Over the temperature range $0-100^{\circ} \mathrm{C}$, the best results are obtained at bias currents of between 50 and $200 \mu \mathrm{~A}$.


FIGURE 7. Variation of Drift with Circuit Unbalance

In circuits where unbalance cannot be minimised and the input stage is to be used as an impedance transformer rather than as an amplifier, a pair of source followers biased with identical drain currents with separate current sources, as shown in Figure 8, will yield input drifts as low as $2 \mu \mathrm{~V} /{ }^{\wedge} \mathrm{C}$ and a voltage gain near unity. This type of circuit is suitable for driving most currently available I.C. amplifiers. Dual FETs with tighter matching specifications on $\mathrm{V}_{\mathrm{GS}}$ temperature drift, $\mathrm{yfs}_{\mathrm{fs}}$, IDSS, reduced leakage and capacitance etc., than the 2 N 5045 e.g. the $2 \mathrm{~N} 5545 / 6 / 7$, would obviously give a better balanced amplifier.

## HIGH INPUT IMPEDANCE AMPLIFIERS

## Simple Bootstrapped Configuration

As the input impedances of FETs lie in the gigaohm region an amplifier with an input resistance of $1 \mathrm{G} \Omega$ can easily be designed using a FET. The circuit diagram (Figure 9) shows an amplifier acting as source follower with a voltage gain close to one. The input resistance may be realised with a gate resistor of a minimum value of $1 G \Omega$. Because such high-ohmic resistors are too big and too expensive, a gate voltage divider is used. This consists of two $10 \mathrm{M} \Omega$ resistors and a bootstrapping capacitor from the source to the midpoint of this voltage divider. Thus a gate resistor of $22 \mathrm{M} \Omega$ will, by using the bootstrapping effect, give an input resistance of more than $1 \mathrm{G} \Omega$. The output admittance of the FET,
$\mathrm{y}_{21 \mathrm{~S}} \bumpeq 1 \mathrm{mS}$ at $\mathrm{ID}_{\mathrm{D}}=0.2 \mathrm{~mA}$
thus the voltage gain

$$
\begin{aligned}
\mathrm{A}_{\mathrm{V}} & =100 \times 10^{3} /\left(100 \times 10^{3}+1 / \mathrm{y}_{21 \mathrm{~S}}\right) \\
& =10^{5} /\left(10^{5}+10^{3}\right)=0.99
\end{aligned}
$$

and the input resistance
$r_{\text {in }} \quad=22 \times 10^{6} .100 \times 10^{3} /(1 / \mathrm{y} 21 \mathrm{~S})$

$$
=2.2 \times 10^{9} \Omega
$$

The measured input resistance was about $1.5 \mathrm{G} \Omega$ greater than the calculated value. This circuit is especially applicable as an electrostatic microphone preamplifier, a measuring amplifier, a preamplifier for oscilloscopes, etc.


FIGURE 8. Low Input Drift Configuration


FIGURE 9. High Input Impedance Amplifier

## Low Noise Current Amplifier

A low frequency high impedance application requiring the use of a low noise current FET is the infra-red pyroelectric detector. The detector element is usually either a ceramic, such as lead zirconate titanate (PZT), or the organic tri-glycine sulphate (TGS). The impedance of the detector crystal is usually of the order of $10^{12} \Omega$ and the FET current noise generator limits the overall noise equivalent power. A circuit similar to that shown in Figure 10 has been used with a TGS detector to give detectivities ( $\mathrm{D}^{*}$ ) of $4.5 \times 10^{8} \mathrm{~cm} . \mathrm{Hz}^{2} \mathrm{~W}^{-1}$. This circuit performance is only made possible by the use of a very low leakage JFET such as BF800. Although the application outlined is particularly useful for specialised applications such as night vision systems, intruder alarms, etc. it also has wider applications. These include a range of high impedance circuits such as electromates, pH meters and smoke/fire detectors.

## Low Noise Voltage Amplifier

Circuits for applications such as a large area X-ray spectrometer need to use very low thermal noise devices, e.g. a BF818. Using the circuit shown in Figure 11, resolutions of less than 2 keV have been achieved. The same type of FET and circuit can also be used for a range of low noise wide bandwidth applications. Extensions to this type of circuit using an experimental very low noise FET (of typical thermal noise $0.4 \mathrm{nV} . \mathrm{Hz}^{-1 / 2}$ ) are currently being used to evaluate the performance of lead-tin-telluride photovoltaic detectors.

## Channel Multiplier Preamplifier

A channel electron multiplier is used with a scanning electron microscope or similar equipment, to detect small currents in the $10^{-14}$ to $10^{-10} \mathrm{~A}$ range. The wall resistance or output impedance of a channel multiplier is $3 \mathrm{G} \Omega$ so that, running at its nominal output potential of $1.5 \mathrm{kV}, 500 \mathrm{~mA}$


FIGURE 10. Low Noise Current Amplifier


FIGURE 11. Low Noise Voltage Amplifier
flows in the wall. In order for the channel multiplier to operate in a linear amplifying mode the signal output current must not exceed one or two percent of the wall current ( 5 or 6 nA say). Thus this almost perfect current source will require a low noise wideband preamplifier stage in order to amplify its $5-6 \mathrm{nA}$ output up to the mA region for conventional circuit processing. A first suggestion for a circuit to perform this function might be a high performance operational amplifier with a large feedback resistor from its output to its inverting input. A pole is, however, produced in the response of the feedback loop due to reaction with the input capacitance; which is likely to
cause oscillation. Placing a capacitor across the feedback resistor to compensate and remove this pole will reduce the bandwidth.

The FET circuit, shown in Figure 12, however, will amplify 6 nA current with 1 MHz bandwidth. The 6 nA current flowing in the $1 \mathrm{M} \Omega$ signal resistor produces a voltage signal of 6 mV at the input of the preamplifier. The open circuit input noise of the preamplifier is less than $400 \mu \mathrm{~V}$ peak to peak so that the signal to noise ratio at the preamplifier is better than 35 dB . The input device in the preamplifier is a 2 N 4416 n -channel FET operating as a

source follower. The drain current flowing in the 2 N 4416 FET is stabilized at 3 mA by a TIS58 FET connected as a current source driving into the source of the 2N4416. This ensures that the voltage gain of the 2 N 4416 is very close to unity and the gate to source capacitance is 'bootstrapped' out. The signal from the 2 N 4416 source is converted to very low impedance by a transistor operating as an emitter follower. Positive feedback from the emitter of this transistor is applied via a $1 \mu \mathrm{~F}$ capacitor to the drain of the 2N4416 to bootstrap out its gate to drain capacitance. A copper guard encloses the output end of the channel multiplier, the $1 \mu \mathrm{~F}$ input coupling capacitor and the can of the 2 N 4416 which is connected to the guard. The guard is connected to the preamplifier output, hence stray capacitance at the input is also 'bootstrapped' out. The $2 \mathrm{M} \Omega$ signal resistors pass through holes in the guard to remove most of their end to end capacitance. The input capacitance of the prototype preamplifier was measured at $0.15 \mathrm{pF} \pm .05 \mathrm{pF}$ at 1 MHz .

## REFERENCE

1. W. W. Gartner, 'Temperature Dependence of Carrier Densities, Mobilities, Diffusion Constants and Conductivities in Germanium and Silicon' Semiconductor Products, July, 1960.

## ACKNOWLEDGEMENT

The author would like to express his thanks to C. S. den Brinker for many helpful discussions and ideas.

## APPENDIX

A simplified equivalent circuit of a junction FET operating in the pinch-off region is shown in Figure 13a. At d.c. and low frequencies, the input resistance R1 is usually of the order of $100 \mathrm{M} \Omega$ and the output resistance R3 in excess of $10 \mathrm{M} \Omega$. The input and output capacities C 1 and C3 are strongly voltage dependent but generally only a few picofarads in value. The feedback resistance and capacitance R 2 and C 2 are of the order of $1 \mathrm{M} \Omega$ and $1-3 \mathrm{pF}$ respectively, the capacitance being voltage dependent. In most practical circuits, the effects of the input and reverse transfer admittances $y_{i}$ and $y_{r}$ can be ignored, and providing the load admittance is very much greater than the output admittance, $\mathrm{y}_{\mathrm{OS}}$, this too can be ignored. The gate leakage current is generally less than 0.25 nA at $25^{\circ} \mathrm{C}$ and 250 nA at $150^{\circ} \mathrm{C}$ and since the effect of leakage current is dealt with in the preceeding text, it will be ignored for the purposes of this analysis.

The equivalent circuit then reduces to that shown in Figure 13b, enabling a very simple analysis to be performed. Assuming that gDS, gSG and gDG $\bumpeq 0$ :-

$$
\begin{align*}
& \mathrm{i}_{\mathrm{D} 1}=\mathrm{gm}_{\mathrm{m}} \mathrm{~V}_{\mathrm{GS} 1} \\
& \mathrm{i}_{\mathrm{D}} 2=\mathrm{gm}_{\mathrm{m}} \mathrm{~V}_{\mathrm{GS}} 2 \\
& \mathrm{~V}_{\mathrm{GS} 1}=\mathrm{V}_{\mathrm{G} 1}-\mathrm{R}_{\mathrm{s}} \mathrm{i}_{\mathbf{s}} \\
& \mathrm{V}_{\mathrm{GS} 2}=\mathrm{V}_{\mathrm{G} 2}-\mathrm{R}_{\mathrm{s}} \mathrm{i}_{\mathrm{s}} .  \tag{2}\\
& \mathrm{i}_{\mathrm{s}}=\mathrm{i}_{\mathrm{D}} 1+\mathrm{i}_{\mathrm{D}} 2 \tag{3}
\end{align*}
$$

From (1) and (2)

$$
\mathrm{i} D 1=\mathrm{g}_{\mathrm{m} 1}\left(\mathrm{~V}_{\mathrm{G} 1}-\mathrm{R}_{\mathrm{S}} \mathrm{i}_{\mathrm{s}}\right)
$$

From (3)

$$
i \mathrm{D} 1=\mathrm{g}_{\mathrm{m} 1}\left(\mathrm{~V}_{\mathrm{G} 1}-\mathrm{R}_{\mathrm{S}}(\mathrm{i} 1+\mathrm{i} 12)\right)
$$

i.e.

$$
\begin{equation*}
i_{D 1}\left(1+g_{m} 1 R_{s}\right)+i_{D} g_{m 1} R_{s}=g_{m 1} V_{G 1} \tag{4}
\end{equation*}
$$

By symmetry

$$
\mathrm{i}_{\mathrm{D} 2}\left(1+\mathrm{g}_{\mathrm{m} 2} \mathrm{R}_{\mathrm{s}}\right)+\mathrm{i}_{\mathrm{D} 1} \mathrm{gm}_{\mathrm{m}} \mathrm{R}_{\mathrm{s}}=\mathrm{gm}_{\mathrm{m}} \mathrm{~V}_{\mathrm{G} 2}
$$

i.e.

$$
\begin{equation*}
\mathrm{iD} 1\left(\mathrm{gm}_{2} \mathrm{R}_{\mathrm{s}}\right)+\mathrm{i}_{\mathrm{D}}\left(1+\mathrm{g}_{\mathrm{m}} 2 \mathrm{R}_{\mathrm{s}}\right)=\mathrm{gm}_{\mathrm{m}} \overline{\mathrm{~V}}_{\mathrm{G} 2} . \tag{5}
\end{equation*}
$$

Solving (4) and (5) for iD1 yields

$$
\left|\begin{array}{ll}
g_{m} 1 & V_{G 1} \\
g_{m} 2 & \mathrm{~V}_{\mathrm{G} 2} 1
\end{array} \quad\left(1+\mathrm{g}_{\mathrm{s}}, R_{\mathrm{s}}\right)\right|
$$

$\mathrm{i}_{\mathrm{D}} 1=$

$$
\left|\begin{array}{ll}
\left(1+g_{m 1} R_{s}\right) & g_{m 1} R_{s} \\
g_{m} R_{s} & \left(1+g_{m 2} R_{s}\right)
\end{array}\right|
$$

${ }_{i D 1}$ i.e. $=\frac{g_{m 1} V_{G 1}\left(1+g_{m} R_{s}\right)-g_{m} 2 g_{m 1} R_{s} V_{G 2}}{\left(1+g_{m 1} R_{s}\right) \cdot\left(1+g_{m} 2 R_{s}\right)-g_{m} 1 g_{m} R_{s} R_{s}}$
and by symmetry

$$
\begin{equation*}
i_{D 2}=\frac{g_{m} V_{G 2}\left(1+g_{m 1} R_{s}\right)-g_{m} 1 g_{m} R_{s} V_{G 1}}{1+R_{s}\left(g_{m} 1+g_{m} 2\right)} . \tag{7}
\end{equation*}
$$

Single Ended Gain, i.e. $V_{G 2}=0$
then

$$
\mathrm{i}_{\mathrm{D} 1}=\frac{\mathrm{gm}_{\mathrm{m} 1} \mathrm{~V}_{\mathrm{G} 1}\left(1+\mathrm{g}_{\mathrm{m} 2} \mathrm{R}_{\mathrm{s}}\right)}{1+\mathrm{R}_{\mathrm{s}}\left(\mathrm{~g}_{\mathrm{m} 1}+\mathrm{g}_{\mathrm{m} 2}\right)}
$$

i.e.

$$
\begin{equation*}
\frac{V_{D 1}}{V_{G 1}}=\frac{g_{m 1}\left(1+g_{m 2} R_{s}\right) R_{D 1}}{1+R_{s}\left(g_{m 1}+g_{m} 2\right)} \tag{8}
\end{equation*}
$$

Assuming matched transistors, i.e. $\mathrm{gml}_{\mathrm{m}}=\mathrm{gm}_{\mathrm{m}}$

$$
\begin{aligned}
& \frac{V_{D 1}}{V_{G 1}}=\frac{\left(g_{m}+g_{m}^{2} R_{s}\right) R_{D 1}}{1+2 g_{m} R_{S}} \\
& =\frac{\left(\frac{1}{R_{S}}+g_{m}\right) R_{D 1}}{\frac{1}{g_{m} R_{s}}+2}
\end{aligned}
$$

If $\mathrm{R}_{\mathrm{S}}$ is very large
$\frac{V_{\mathrm{D} 1}}{\mathrm{~V}_{\mathrm{G} 1}} \bumpeq \frac{\mathrm{gm}_{\mathrm{m}} \mathrm{R}_{\mathrm{D} 1}}{2}$

For the output at $\mathrm{D}_{2}$

$$
\mathrm{i}_{\mathrm{D} 2}=\frac{-\mathrm{g}_{\mathrm{m} 1} \mathrm{gm}_{\mathrm{m}} \mathrm{R}_{\mathrm{s}} \mathrm{~V}_{\mathrm{G} 1}}{1+\mathrm{R}_{\mathrm{s}}\left(\mathrm{~g}_{\mathrm{m} 1}+\mathrm{g}_{\mathrm{m} 2}\right)}
$$

$$
\text { If } \mathrm{gm} 1=\mathrm{gm}_{\mathrm{m}}
$$

$$
\mathrm{i}_{\mathrm{D} 2}=\frac{\mathrm{gm}^{2} \mathrm{R}_{\mathrm{s}} \mathrm{~V}_{\mathrm{G} 1}}{1+2 \mathrm{R}_{\mathrm{s}} \mathrm{gm}_{m}}
$$

$$
\underline{\underline{\mathrm{V}_{\mathrm{D} 2}}}=-\frac{\mathrm{g}_{\mathrm{m}} \mathrm{R}_{\mathrm{D} 2}}{2} \text { for } \mathrm{R}_{\mathrm{s}} \text { very large }
$$

Differential Gain

$$
\begin{aligned}
& i_{D 1}-i_{D} 2= V_{G 1}\left(g_{m}+g_{m}{ }^{2} R_{s}\right)-g_{m}{ }^{2} V_{G 2} R_{s}- \\
& V_{G 2}\left(g_{m}+g_{m}{ }^{2} R_{s}\right)-g_{m}{ }^{2} V_{G 1} R_{s} \\
& 1+g_{m} R_{s}{ }^{2}
\end{aligned}
$$

If $\mathrm{R}_{\mathrm{D} 1}=\mathrm{R}_{\mathrm{D} 2}$ then

$$
V_{D 1}-V_{D 2}=V_{G 1}-V_{G 2} \frac{\left(g_{m}+g_{m}^{2} 2 R_{s}\right) R_{D}}{1+g_{m} R_{s}^{2}}
$$

for large $\mathrm{R}_{\mathrm{S}}$
$\underline{\underline{\Delta V_{D}}}=g_{m} R_{D}$
Single Ended Common Mode Gain
i.e. $V_{G 1}=V_{G 2}=V_{G}$

$$
\begin{aligned}
& i_{D 1}=\frac{V_{G} \cdot g_{m}+g_{m}^{2} R_{S}-g_{m}^{2} R_{S}}{1+2 g_{m} R_{S}} \\
& \frac{V_{D 1}}{V_{G}}=\frac{g_{m} R_{D 1}}{1+2 g_{m} R_{s}}
\end{aligned}
$$

$$
\begin{array}{|l}
\frac{\mathrm{R}_{\mathrm{D} 1}}{2 \mathrm{R}_{\mathrm{s}}} \\
\hline
\end{array}
$$


(a)

(b)


FIGURE 13. Approximate Small Signal Equivalent of Long Tailed Pair Circuit

Conditions for No C.M. Gain

$$
\begin{aligned}
& V_{D 1}=R_{D 1} \frac{g_{m 1} V_{G 1}\left(1+g_{m} R_{s}\right)-g_{m 2} V_{G 2} g_{m 1} R_{s}}{1+R_{S}\left(g_{m 1}+g_{m} 2\right)} \\
& V_{D 2}=R_{D 2} \frac{g_{m 2} V_{G 2}\left(1+g_{m 1} R_{S}\right)-g_{m 1} V_{G 1} g_{m 1} R_{S}}{1+R_{s}\left(g_{m 1}+g_{m 2}\right)}
\end{aligned}
$$

$V_{D 1}-V_{D} 2=\Delta V$

$$
\frac{\left[R_{D 1}\left\{g_{m 1} V_{G 1}\left(1+g_{m} 2 R_{s}\right)-g_{m 2} V_{G 2} g_{m 1} R_{s}\right\}-R_{D 2}\left\{g_{m 2} V_{G 2}\left(1+g_{m 1} R_{s}\right)-g_{m 1} V_{G 1} g_{m 1} R_{s}\right\}\right]}{\left\{1+R_{s}\left(g_{m 1}+g_{m 2}\right)\right\}}
$$

For no C.M. gain coefficient of $\mathrm{V}_{\mathrm{G} 1}=$ coefficient of $\mathrm{V}_{\mathrm{G} 2}$, i.e.

$$
\begin{aligned}
& R_{D 1} g_{m 1}\left(1+g_{m} R_{s}\right)-g_{m} 2 g_{m 1} R_{s} R_{D 2}=g_{m 2}\left(1+g_{m 1} R_{s}\right) \\
& \text { or } \frac{R_{D 2}-g_{m 1} g_{m} 2 R_{s} R_{D 1}}{R_{D 1}}=\frac{g_{m 1}}{g_{m 2}}
\end{aligned}
$$

# XIV SWITCHING OR ‘CHOPPER’ CIRCUITS 

by<br>Mike Stevens

When very low frequency or d.c. signals are amplified by conventional direct coupled amplifiers, zero drift in the amplifier caused by ageing or ambient temperature changes, (discussed in the preceding chapter), sets a lower limit to the amplitude of the input signal that can be measured to a given accuracy. In order to eliminate errors due to zero drift, it is necessary to modify the input signal before it is applied to the amplifier. (Errors due to zero drift are absolute and not a percentage of the input signal as are errors due to gain drift). The most common system is to chop the input signal and then amplify with a gain stable a.c. amplifier. The input signal can be chopped by placing a fast acting switch in series, shunt or series and shunt with the amplifier and alternately connecting and disconnecting the signal. The signal appearing at the amplifier input appears to be chopped when viewed on a time scale. The switching system is thus referred to as a 'chopper'.

The basic requirement of this type of chopper system is a fast acting switch which passes and blocks the signal perfectly. The characteristics of the ideal switch are zero resistance and zero voltage sources in the 'on'
condition, infinite resistance and zero current sources in the 'off' condition and zero switching time. The control terminal should be completely isolated from the input and output terminals and there should be no limit to the current through the switch in the 'on' condition or voltage across it in the 'off' condition. Other practical considerations are drive power requirements, size and reliability. The characteristics of some chopper FETs, e.g. the 2N4856A series, closely approach those of the ideal switch. The 'off' resistance is very high, of the order of $10^{10} \Omega$, and the leakage current very low, less than 0.25 nA , at $25^{\circ} \mathrm{C}$. The offset voltage is zero and the 'on' resistance $25 \Omega$ maximum for the 2 N 4856 A . The effect of the other parameters, such as the interelectrode capacities, on the performance of the device as a switch is discussed in detail in this chapter.

## RELEVANT CHARACTERISTICS

## General

Figure 1 shows a typical FET output characteristic with two distinct regions marked. To the right of the


FIGURE 1. Common Source Output Characteristics


FIGURE 2. Output Characteristics Near the Origin
dotted line is the pinch-off region. In this region, the characteristics are near horizontal and hence the dynamic output impedance is high. To the left of the dotted line is the prepinch-off region. It is this region that is of particular interest when the device is used in small signal switching circuits. In order to examine the characteristics near the
origin, the portion within the dotted area has been enlarged as shown in Figure 2. These curves show that, with low drain-source voltages, the device behaves as a bilateral linear resistor, the value of which depends upon the gate-source voltage. An important feature of the FET is that all the output characteristics pass through the origin. This clearly
shows the absence of any inherent off-set voltage. A gate voltage step of 0 to $\mathrm{V}_{\mathrm{p}}$ will switch the device from a low impedance $\left(\mathrm{V}_{\mathrm{GS}}=0\right)$ to a high impedance $\left(\mathrm{V}_{\mathrm{GS}}>\mathrm{V}_{\mathrm{p}}\right)$.

Since the FET is a majority carrier device, the main limitation on the switching speed is the ability of the circuit to charge and discharge the parasitic capacitance. Under certain conditions, the turn 'on' and turn 'off' times are as low as 5 ns.

## Equivalent Circuits

Simplified equivalent circuits of the FET in both the 'on' and 'off' conditions are shown in Figure 3 (a) and (b). The leakage currents are represented by the current generators $\mathrm{I}_{\mathrm{GDO}}, \mathrm{I}_{\mathrm{GSO}}$ and $\mathrm{I}_{\mathrm{DS}}$ (off). The diodes are included to show that, in the case of an n-channel device, gate current will flow if the gate potential is made positive to either drain or source. Both the 'on' and 'off' equivalent circuits will be discussed in detail.
'On' Equivalent Circuit: The simplified 'on' equivalent circuit is shown in Figure 3 (a). In most practical circuits, the effect of leakage current when the device is in the 'on' state can be neglected and hence the leakage current generators may be omitted. Since the device is in the 'on' condition the resistance between drain and source is extremely low, e.g. a maximum of $25 \Omega$ for the 2 N 4856 A , and there is no offset voltage. The interelectrode capacities associated with the FET, $\mathrm{C}_{\mathrm{GS}}, \mathrm{C}_{\mathrm{GD}}$ and CDS, are a combination of the header capacity and the depletion layer of the reverse biased junctions. In general, the smaller the device geometry, the lower the interelectrode capacities. However, large geometry devices have low 'on' resistance and a compromise has to be made between 'on' resistance and capacitance when selecting a device for a particular switching application. The gate-to-channel capacities are responsible for the feed-through of the high frequency components of the gate signal to the drain and source. In particular, these capacities cause transient spikes to appear at the drain and source when the gate is driven by a square wave with fast rising edges. Since the bulk of the device capacities are due to the depletion layer capacitance of the reverse biased junction, they are voltage dependent.

Thus, when the device is in the 'on' condition and all three terminals are virtually at the same potential, the capacities are a maximum.
'Off' Equivalvent Circuit: This simplified 'off' equivalent circuit is shown in Figure 3 (b). The leakage current generators are included since these can be a source of error in the 'off' state at elevated temperatures. When the device is turned 'off', the drain-source resistance increases to a value of the order of $10^{10} \Omega$. (IDS(off) is determined mainly by the drain-source leakage current IDS(off)). The gate is usually biased at a fairly large negative potential with respect to the drain and source, and thus the device capacities are lower than in the 'on' state. The drain-source capacitance is of great importance in analogue switching applications as it determines the ability of the device to block high frequency input signals.

## THE SERIES CHOPPER

## Basic Circuit Description

The basic FET series chopper circuit is shown in Figure 4 (a). In this circuit, the device is connected in series with the signal and switched 'on' and 'off' thereby alternately connecting and disconnecting the load $\mathrm{R}_{\mathrm{L}}$ to the generator. Such a circuit is suitable for chopping small positive and negative input signals of amplitude less than about 500 mV . The gate drive voltage should switch the gate from ground to a negative potential equal to or greater than the pinch-off voltage, $\mathrm{V}_{\mathrm{p}}$.

Feedthrough Spikes: Internal capacities associated with the FET are responsible for the generation of both positive and negative transient spikes at the output of all FET chopper circuits with square wave gate drive. Although the duration of the spikes is usually very short, their amplitude can easily exceed a few tenths of a volt, producing undesirable off-set voltages at the output and in some cases overloading succeeding stages. The amplitude and duration of the feedthrough spikes depends upon the capacitance between the gate and the output, the load and generator resistances and the amplitude and rise time of the gate drive

(a)

(b)

FIGURE 3. Simplified Switch Equivalent Circuits


FIGURE 4. Series Chopper Circuits
signal. When the device is used as a series chopper, the amplitude of the feedthrough spikes is very much dependent on the generator resistance. Consider the basic circuit of Figure 4 (a). When the device is in the 'on' condition and a fast rising negative going edge applied to the gate to turn it 'off', a negative transient spike is transmitted to the output through the drain-gate and gate-source capacities. If the generator impedance is very low, the transient spike at first sees a very low resistance, i.e. $\mathrm{R}_{\mathrm{G}}$ and IDS(on). As the amplitude of the gate drive voltage increases, the device begins to turn 'off'. The output spike is then due solely to the drain-gate capacitance and, as the
device turns off, the load resistance $\mathrm{R}_{\mathrm{L}}$. Since the time constant $\mathrm{C}_{\mathrm{DG}} . \mathrm{R}_{\mathrm{L}}$ is usually fairly long, the result is a large negative transient spike at the output. When the device is in the 'off' state and turned 'on' by the positive going edge of the drive voltage, a positive transient spike is transmitted to the output. The FET is initially in a high impedance state and thus the gate to drain capacity has to charge through the load resistance. As the drive voltage increases positively, the device turns 'on' thus providing a low resistance path to charge CDS via the generator and the device on resistance. In circuits where the generator resistance is significantly lower than that of the load, the positive transient spike is of shorter duration than the negative spike.

As previously stated, undesirable off-set voltages at the output and possible overload of succeeding amplifier stages can be produced by spike feedthrough. Since the latter is independent of input signal amplitude, the problem is most acute with very small input signals. Careful design of chopper circuitry can reduce transient spikes to very low levels enabling very small input voltages to be chopped without serious error being introduced. Decreasing the load resistance will produce a correspondingly shorter time constant especially if a low capacitance device is used. This, however, results in an increase in error because of the device 'on' resistance mentioned earlier. An additional decrease in transient error voltage results when the drive pulse frequency is reduced and the amplitude arranged so that it does not greatly exceed the pinch-off voltage. The increasing of the rise and fall times of the drive waveform, reducing the high frequency content of the pulse, improves the error considerably and for best results, a waveform approaching a sine wave should be used if possible. Because the rise and fall times of the drive waveform must in some cases be very fast, $<1 \mu \mathrm{~s}$, care must be taken to ensure that additional capacitance is not introduced by the construction, and shielding may be needed between the drive and output circuitry of the switch.
'Off' State Error: When the device is in the 'off' state, the output voltage should ideally fall to zero. The actual value of the output voltage will depend on the values of the load resistance, the device 'off' resistance and the generator resistance. The error voltage in the 'off' state is given by:-
$\Delta V=\frac{V_{\text {in }} \cdot R_{L}}{R_{L}+R_{G}+r_{D S}(o f f)}$
Since rDS(off) is very large at low frequencies (of the order of $10^{10} \Omega$ ) this error only becomes important when the load resistance is very large, for instance when the chopper is feeding into a source follower. Since the device is an extremely high series impedance in the 'off' state, the series chopper is not suitable for driving capacitively coupled loads.
'On' State Error: The main source of error in the 'on' state is the device on resistance, rDS (on) In the 'on' state, the output voltage is given by:-
$\mathrm{V}_{\mathrm{O}}=\frac{\mathrm{V}_{\text {in }} \cdot \mathrm{R}_{\mathrm{L}}}{\mathrm{r}_{\mathrm{DS}}(\text { on })+\mathrm{R}_{\mathrm{G}}+\mathrm{R}_{\mathrm{L}}}$

The error voltage, $\Delta \mathrm{V}$, is therefore:-
$\Delta V=V_{\text {in }}-V_{\mathbf{O}}$
$\Delta \mathrm{V}=\frac{\left.\mathrm{V}_{\text {in }} \mathrm{rDS}(\text { on })+\mathrm{R}_{\mathrm{G}}\right)}{\mathrm{r}_{\mathrm{DS}}(\text { on })+\mathrm{R}_{\mathrm{G}}+\mathrm{R}_{\mathrm{L}}}$
This error is a minimum when $r_{D S}(o n)$ is very small and $R_{L}$ is very large. The requirement for large $\mathrm{R}_{\mathrm{L}}$ is not compatible with the condition for minimum error in the 'off' condition.

Leakage Current Error: Leakage currents are also a source of error at elevated temperatures. Gate leakage current in the 'on' state causes an increase in the voltage drop across the generator resistance. This error is given by:-

$$
\begin{align*}
\Delta V & =I_{G S S} \frac{R_{G}}{R_{G}+R_{L}} \\
& =I_{G S S} \frac{R_{G}}{R_{L}} \text { if } R_{G} \ll R_{L} \tag{4}
\end{align*}
$$

When the device is in the 'off' state, leakage current between drain and source, IDS(off), and leakage current between gate and drain, IDGO, produce an error voltage equal to:-
$\Delta V=\left(I_{\text {DGO }}+I_{D S}(\right.$ off $\left.)\right) R_{L}$
Provided that the load and source resistances are not exceptionally high, errors produced by the leakage currents are negligible except at elevated temperatures.

## Practical Circuits

Feedthrough Spikes: In order to illustrate the effect of component values and gate drive voltage amplitude and rise time on the feedthrough spikes, the output transients of the circuit of Figure 4 (a) were examined with zero input signal and two values of load resistance and gate signal rise time.

The oscillographs of Figure 5 clearly show the effect of decreasing gate voltage rise time. Figure 5 (a) and 5 (b) show the positive and negative output transients with a $2 \mathrm{k} \Omega$ load resistance and gate drive voltage of 500 ns rise time and just sufficient amplitude to switch the device under test. With these circuit parameters the amplitude of the positive transient is about 110 mV and its half amplitude duration about 50 ns . The amplitude and half amplitude duration of the negative, or turn-off, transient are 95 mV and about 80 ns respectively. Thus, it can be seen that although the amplitude of the transients is very similar, the duration of the turn 'off' transient is much greater due to the increasing circuit resistance.

Figures 5 (c) and (d) show the output transients under similar conditions but with the gate voltage rise time reduced to 200 ns . The amplitude of both transients has increased to about 160 mV each with a half amplitude duration of about 30 ns and 65 ns for the positive and negative transients respectively. These oscillographs clearly show the increase in spike amplitude with decreasing gate voltage rise time. Although the amplitudes of the turn 'on' and turn
'of $f$ 'transients is very similar, the energy contained within the turn 'off' transient is considerably greater and this produces greater contribution to offset voltages at the output.


## FIGURE 5. Oscillographs of Output Transients with $R_{L}=2 k \Omega$

The oscillographs of Figure 6 (a) and (b) show the output transients with a load resistance of $1 \mathrm{k} \Omega$ and a gate rise time of 200 ns . Comparing these oscillographs with those of Figure 5 (c) and (d), it can be seen that reducing the load resistance has reduced the amplitude of the turn 'on' transient and both the amplitude and duration of the turn 'off' transient.

The oscillographs of Figure 6 (c) and (d) show the effect of increasing the gate drive amplitude to -10 V , the value required to ensure switching of the whole spread of a 2 N 4846 A . (The pinch-off voltage of the test device was about 5 V .) The amplitude and duration of both transients has considerably increased. (Note that in these two oscillographs, the vertical sensitivity has been increased to 100 mV / division).


FIGURE 6. Oscillographs of Output Transients with $R_{L}=1 k \Omega$

Practical Errors. The 'on' and 'off' state errors of the series chopper circuit can be calculated from equations (2) and (3). With a $2 \mathrm{k} \Omega$ load resistance and negligible generator resistance, the 'on' state error is:-
$\Delta V=\frac{\mathrm{V}_{\text {in }} \mathrm{rDS}(\text { on })}{\mathrm{r}_{\mathrm{DS}}(\mathrm{on})+\mathrm{R}_{\mathrm{L}}}$
The maximum 'on' resistance of a $2 N 4856 \mathrm{~A}$ is $25 \Omega$.
Therefore:-
$\Delta \mathrm{V}$ max. $=1.23 \% \mathrm{~V}_{\text {in }}$
The 'off' state error is of the order of $25 \times 10^{-8} \%$ of $\mathrm{V}_{\text {in }}$ and is virtually immeasurable. The 'on' state error can be reduced by increasing the load resistance. For example, with $\mathrm{R}_{\mathrm{L}}=20 \mathrm{k} \Omega$, the error is:-
$\Delta \mathrm{V}_{\text {max. }}=0.125 \% \mathrm{~V}_{\text {in }}$
The 'off' state error is increased to approximately 20 x $10^{-7} \%$. The 'off' state errors calculated are only valid for d.c. or very low frequency input signals where the effect of
the drain-source capacity on the 'off' resistance of the device may be neglected.

(a)

(b)

(c)

FIGURE 7. Typical Output Transients

The oscillographs of Figure 7 show typical output transients (bottom traces $\uparrow 100 \mathrm{mV} /$ division) from the circuit of Figure 4 (a) with $a+100 \mathrm{mV}$ input signal applied to the source and the gate drive (top traces $\uparrow 2 \mathrm{~V} /$ division) operating at a repetition rate of 400 Hz . In Figure 7 (a) the load resistor $R_{L}$ is $1 \mathrm{k} \Omega$ and the gate drive rise time 500 ns ; in Figure 7 (b) $\mathrm{R}_{\mathrm{L}}$ is $2 \mathrm{k} \Omega$ and the rise time 500 ns ; and in Figure 7 (c) $\mathrm{R}_{\mathrm{L}}$ is maintained at $2 \mathrm{k} \Omega$ but the rise time reduced to 200 ns . In each oscillograph expanded views of input and output edges together with the gate drive voltage are shown. Although the series chopper is not suitable for feeding capacity coupled loads, small values of shunt load capacity reduced the amplitude of the output transients due to the potential divider effect of $\mathrm{C}_{\mathrm{DG}}$ and $\mathrm{C}_{\mathrm{L}}$. The basic circuit of Figure 4 (a) is not suitable for input signals in excess of a few hundred millivolts. With large positive input signals, the gate source voltage is not zero with zero gate voltage and the device does not turn 'on' properly. With large negative input signals, the gate-drain diode becomes forward biased with zero gate voltage.

A modified circuit which overcomes this difficulty is shown in Figure 4 (b) in which a diode has been included in series with the gate to prevent gate-channel conduction. So that the circuit can chop large input signals, it is necessary to modify the gate drive voltage. If, for example, the maximum expected input signal is $\pm 10 \mathrm{~V}$, the gate must be switched from 10 V to $-\left(10 \mathrm{~V}+\mathrm{V}_{\mathrm{p}}\right)$ i.e. for a 2 N 4856 A , $\mathrm{V}_{\mathrm{GS}}=+10 \mathrm{~V}$ to -20 V . The pulse amplifier, transistor VT2, is used to obtain the correct gate voltage levels. The inclusion of the series diode presents certain difficulties. When the device is being turned 'on', a fast positive going edge is applied to the gate. If the diode is of the fast recovery type, it cuts off before the device capacities are charged to the new gate potential. These capacitances therefore have to charge through the extremely high impedance of the reverse biased diode, resulting in an extremely long turn 'on' time on the output voltage. The oscillographs of


FIGURE 8. Oscillographs of Output
Voltages of Figure 4 (b).

Figure 8 show the output voltage with a positive (top trace) and negative (bottom trace) 10 V input signal and a fast silicon diode (1S44) in series with the gate. From these oscillographs, it can be seen that the rise time of output voltage is 15 ms with the positive and 5 ms with the negative input. The difference is due to the fact that the device capacities do not have to charge to as high a voltage with negative input signals.
This problem can be overcome in one of tiree ways.
(i) A slow recovery diode such as a zener diode should be used in series with the gate.
(ii) A fairly large capacitor ( $\approx 100 \mathrm{pF}$ ) can be placed in shunt with the diode to enable the device capacities to charge. (The diode can be a fast recovery silicon diode). This method improves the output rise time but the circuit is relatively slow to react to changes in input signal and on initial switch 'on'.
(iii) The final and most frequently used method is to use a fast diode D1 with a small capacitor C1 in parallel (2 -5 pF ) and connect a fairly large resistor between gate and source ( $\approx 100 \mathrm{k} \Omega$ ). This is shown in Figure 4 (c). This method usually results in a fast rising output which reacts very quickly to changes in input level. The only disadvantage of this method is that the gate signal is fed through into the generator via the gatesource resistor.
The output voltage rise and fall times of the circuit of Figure 4 (c) is shown in the oscillograph of 9 . The top trace is the output voltage and the bottom trace the gate drive voltage; $\left(\mathrm{V}_{\mathrm{in}}=-10 \mathrm{~V}\right.$ and $\left.\mathrm{C} 1=4 \mathrm{pF}\right)$.


## FIGURE 9. Oscillographs of Voltages of Figure 4 (c).

Series Chopper with High Frequency Input Signal: The junction FET can be used to chop high frequency signals. The main limitation on the ability of the device to effectively block very high frequency input signals is the drain-source capacity. The effect of device capacity depends very much on the impedance from gate to ground.

If the impedance is very high, the drain gate capacity in series with the gate-source capacity also appear across the device in the 'off' condition. If the gate-ground impedance is very low, these two capacities appear in shunt with input signal and the load. The oscillographs in Figure 10 show the output signal (lower traces $-500 \mathrm{mV} /$ division) of the circuit of Figure 4 (b) with a 10 MHz input signal, $\mathrm{V}_{\mathrm{in}}$, of amplitude 1 V pk -pk and 'on' and 'off' times, $t_{\text {on }}$ and $t_{\text {off }}$ equal to 500 ns . The gate, (top traces $-2 \mathrm{~V} /$ division) is driven from a $50 \Omega$ pulse generator and the load resistance $R_{L}$ is $1 \mathrm{k} \Omega$. The output signal has an 'on' to 'off' ratio at the output of 100:1. This shows that an FET such as the 2N4856A can be usefully employed to chop high frequency signals.

(b) ((a) EXPANDED) $\rightarrow 200 \mathrm{~ns} /$ DIV

FIGURE 10. Oscillographs of High Frequency Signal Operation

## THE SHUNT CHOPPER

## Basic Circuit Description

The basic FET shunt chopper circuit is shown in

Figure 11 (a). The device is in parallel with the load resistance and alternately switched 'on' and 'off' by the gate drive voltage. When the device is in the 'off' state, the generator voltage is applied to the potential divider R1 in series with $\mathrm{R}_{\mathrm{L}}$ and rDS(off) in parallel. When the device is in the 'on' state, the load $\mathrm{R}_{\mathrm{L}}$ is shorted to ground and the output voltage should ideally fall to zero. The series resistor R1 is necessary when chopping signals from a low impedance source to limit the current through the device in the 'on' state and enable the output voltage to fall to near zero. This resistance, however, introduces some error by preventing the full generator voltage from appearing across the load when the device is in the 'off' state. The source terminal of the device is grounded and thus large positive or small negative signals can be chopped by simply switching the gate from ground to a negative potential equal to or greater than the pinch-off voltage, $\mathrm{V}_{\mathrm{p}}$. Large negative input signals cannot be accommodated in the basic circuit since, with the gate at zero voltage and a negative potential on the drain, the drain gate junction is forward biased.

Feedthrough Spikes: When the device is in the 'on' state, a fast rising negative going pulse is applied to the gate to turn it 'off', the transient spike conducted by the drain gate capacity, C $_{\text {DS }}$, sees a very low impedance $r_{\text {on }}$ which

(a)

(b)

(c)

FIGURE 11. Shunt Chopper Circuits
increases as the device turns 'off'. Thus a negative transient spike will appear at the output. When the device is in the 'off' state and turned 'on' by the positive going edge of the gate voltage, the charge on CDS is initially dissipated into the load and then into the decreasing 'on' resistance of the FET. The positive spike is usually much smaller than the negative spike. The amplitude of the transient spikes, as in the series chopper, depends upon the capacity (CDG), the load and generator resistances. The techniques for reducing transient spikes in the shunt chopper are basically the same as those for the series chopper. The chopping frequency should be low, the amplitude of the gate drive signal should be adjusted to just equal the pinch-off voltage of each individual device, the rise time of the gate signal should be as long as possible and the load resistance as low as possible.
'Off' State Error: When the device is in the 'off state, the output voltage should equal the generator voltage, $\mathrm{V}_{\text {in }}$. However, series resistor R1 prevents the full input voltage from appearing across the load. The input voltage is applied to a potential divider consisting of $\mathrm{R}_{\mathrm{G}}, \mathrm{R} 1$ and $\mathrm{R}_{\mathrm{L}}$ in series (assuming the shunting effect of $\mathrm{R}_{\mathrm{DS}}$ (off) on $\mathrm{R}_{\mathrm{L}}$ is negligible). The output voltage is given by:-
$V_{\text {out }}=\frac{V_{\text {in }} R_{L}}{R_{G}+R_{1}+R_{L}}$
The error voltage is given by:-
$\Delta V=V_{\text {out }}-V_{\text {in }}$

$$
\begin{equation*}
=\frac{-\left(\mathrm{R} 1+\mathrm{R}_{\mathrm{G}}\right) \mathrm{V}_{\text {in }}}{\mathrm{R} 1+\mathrm{R}_{\mathrm{L}}+\mathrm{R}_{\mathrm{G}}} \tag{6}
\end{equation*}
$$

This error tends to be a minimum as R 1 approaches zero and $\mathrm{R}_{\mathrm{L}}$ approaches infinity. The generator resistance $\mathrm{R}_{\mathrm{L}}$ plays an important part in the total circuit error and if this is reduced to a minimum, then a larger value of R1 can be used for a given error.
'On' State Errors: With the device in the 'on' state, the output voltage should ideally fall to zero. However, because of the finite 'on' resistance of the FET, the output voltages does not fall to zero and is given by:-

$$
\Delta V=\begin{gather*}
\mathrm{rDS}(\mathrm{on}) \cdot V_{\text {in }}  \tag{7}\\
\mathrm{Rl}+\mathrm{R}_{\mathrm{G}}+\mathrm{r} \mathrm{DS}(\mathrm{on})
\end{gather*}
$$

Assuming that $\mathrm{rDS}(\mathrm{on}) \ll \mathrm{R}_{\mathrm{L}}$.
For a given value of rDS(on), the error in the 'on' state is minimised by having large values of R 1 and $\mathrm{R}_{\mathrm{G}}$. This requirement is incompatible with the conditions for minimum error in the 'off' state.

A compromise which will yield the optimum value of R1 to produce minimum error in the output in both the 'on' and 'off' state is the geometric mean of $\operatorname{TDS}(o n)$ and RL, i.e.
Optimum R1 $=\sqrt{\mathrm{r}_{\mathrm{DS}}\left(\text { on) } \mathrm{R}_{\mathrm{L}}\right.} \ldots$
By making $\mathrm{R}_{\mathrm{L}}$ very large, high values of R 1 can be tolerated. This can be achieved by feeding the signal into a high impedance buffer stage such as an emitter follower or preferably a source follower. The error in the 'off' state,
equation (6), can be eliminated by following the chopper by an amplifier having a gain equal to the attenuation produced by the voltage divider.

Leakage Current Error: At elevated temperatures, the drain gate leakage current may cause errors, particularly in the 'off' state. Thus, leakage current flows through the resistors R 1 and $\mathrm{R}_{\mathrm{G}}$ in parallel with $\mathrm{R}_{\mathrm{L}}$. If R 1 and $\mathrm{R}_{\mathrm{G}}$ is very much smaller than $R_{L}$, then the error voltage is IDG. ( $\mathrm{R} 1+\mathrm{R}_{\mathrm{L}}$ ). If this error is unacceptable, it can be reduced by some form of compensation.

## Practical Circuits

Feedthrough Spikes: Figures 11 (b) and (c) show two practical shunt chopper circuits with load resistances of $1 \mathrm{k} \Omega$ and $10 \mathrm{k} \Omega$ and the corresponding values of series resistance obtained from equation 8 . The oscillographs of Figure 12 show the spike output obtained from the circuit of 11 (c) on an expanded time scale and with zero input signal. (In all cases load resistance $\mathrm{R}_{\mathrm{L}}$ is $10 \mathrm{k} \Omega$ ).


FIGURE 12. Oscillographs of Spike Output Obtained from Figure 11 (c)

Figures 12 (a) and (b) show the positive and negative output transient spikes with gate drive amplitude adjusted to just equal the pinch-off voltage of the test device and a 200 ns rise and fall time. These oscillographs clearly show that when driven from a low resistance generator, the spike output from the shunt chopper is very much less than that from the series chopper. This is due to the fact that the drain terminal is common to both input and output and there is a relatively low resistance path to ground via R1 and the generator in both the 'on' and 'off' conditions.

The oscillographs of Figure 12 (c) and (d) show a further reduction in spike feedthrough by increasing the gate voltage rise-time to 500 ns .

Practical Errors: From equations (6) and (7), the errors in the circuit of Figure 11 (b) are:-
'off' state error assuming zero generator resistance

$$
\begin{aligned}
\Delta \mathrm{V} & =\frac{158}{158+1000} \mathrm{~V}_{\text {in }} \\
& =\underline{13.6 \%} \mathrm{~V}_{\text {in }}
\end{aligned}
$$

'on'state error for a 2 N 4856 A

$$
\begin{aligned}
\Delta \mathrm{V} & =\frac{25}{158+25} \mathrm{~V}_{\text {in }} \\
& =\underline{13 \cdot 6 \%} \mathrm{~V}_{\text {in }}
\end{aligned}
$$

The corresponding errors for the circuit of Figure 11(c) are $4.5 \%$ and $5 \%$ respectively. From these results, it can be seen that the errors in the shunt chopper circuit, when driven from a low impedance generator, are much larger than those of the series chopper. Comparison of the errors in the circuits of (b) and (c) show that errors are reduced as the load resistance is increased.


FIGURE 13. Oscillographs of Output Voltage of Figure 11(b) with $V_{\text {in }}=+100 \mathrm{mV}$.

The output voltage of the chopper circuit of Figure 11 (b) with $\mathrm{a}+100 \mathrm{mV}$ input signal are shown in the oscillographs of Figure 13 (a) and (b), with a 200ns gate voltage turn 'on' and 'off' time. ( $\mathrm{V}_{\mathrm{in}}=+100 \mathrm{mV}$ and $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ ). If the gate drive voltage amplitude is increased to -10 V to ensure correct switching of the whole spread of a 2 N 4856 A , the spike amplitude and duration will be considerably increased as in the case of the series chopper. When the shunt chopper is driven from a low impedance source, care must be taken in the selection of the value of the series resistor R1 to ensure that, when the device is in the 'on' condition, the current taken is less than the zero bias drive current of the particular device, i.e.
$\frac{\mathrm{V}_{\text {in }}}{\mathrm{R}_{\mathrm{G}}+\mathrm{R} 1+\mathrm{r}_{\mathrm{DS}}(\mathrm{on})}<\mathrm{I}_{\mathrm{DSS}}$
IDSS is a minimum of 50 mA for a 2 N 4856 A . The basic circuits shown in Figure 11 are only suitable for positive or small negative input signals. If the device is required to chop negative input signals in excess of about 500 mV , it is necessary to modify the basic circuit as shown in Figure 14. In this circuit, a diode has been added in series with the gate and the gate voltage is now switched from zero to a negative potential equal to the sum of the maximum negative input signal and the pinch-off voltage, i.e. $\mathrm{V}_{\mathrm{GS}}=0$ to $-\left(\mathrm{V}_{\mathrm{p}}+\mathrm{V}_{\mathrm{in}}\right)$. In order to improve the switching speed, it is necessary to use a very slow recovery diode for D1 or if a fast silicon diode is used, such as the 1 S 44 , it should be bypassed with a fairly large capacitor, as in the case of the series chopper. Although this circuit switches extremely fast, it is often slow to respond to changes in input level. The response of the circuit can be improved by connecting a small capacitor across the diode and adding a resistor between gate and drain. However, since the drain is common to both input and output, a portion of the gate drive voltage will be fed through to the output. When the device is in the 'off' condition, the gate signal is applied to a


FIGURE 14. Modified Shunt Chopper for Negative Input Signals
potential divider consisting of R 2 in series with R 1 and $\mathrm{R}_{\mathrm{L}}$ in parallel. Considering the circuit of Figure 11 (b). If the maximum expected input signal is $\pm 10 \mathrm{~V}$, then the gate must be switched from 0 to -20 V ( $\mathrm{V}_{\mathrm{p}}$ maximum for a 2 N 4856 A is -10 V ). Neglecting the shunting effect of rDS(off) and assuming zero generator resistance, the feedthrough gate signal appearing at the output is given by:-
$\Delta V=\frac{V_{G S} \times \frac{R_{1} 1 R_{L}}{R 1+R_{L}}}{R 2+\frac{R_{1} 1 R_{L}}{R 1+R_{L}}}$
$=\frac{20 \times 470}{100 \times 10^{3}+470}=\underline{94 \mathrm{mV}}$
This feedthrough signal imposes a limitation on the accuracy of the circuit and hence the small signal performance. Thus, this circuit is not suitable for chopping small signals.

In both the series and shunt chopper circuits, a compromise has to be made on the circuit values in order to minimise errors in both 'on' and 'off' states. In the case of the shunt chopper, the series resistance should be high when the device is in the 'on' state and low when the device is in the 'off' state. For the series chopper, the load resistance should be low when the device is in the 'off' state and high when the device is in the 'on' state. The simplest way in which these conditions can be fulfilled is the series-shunt chopper. This circuit also reduces the spike feedthrough.

## THE SERIES-SHUNT CHOPPER

## Basic Circuit Description

The basic series-shunt chopper circuit is shown in Figure 15. Two FETs are used, one in series with the signal, the other in shunt with the load and alternately switched with antiphase gate signals. When the series device and the shunt device are 'off' the load is connected to the generator. When the series device is 'off' and the shunt device 'on', the load is shorted to ground. Such a circuit is suitable for chopping small positive and negative signals of less than about 500 mV amplitude. The gate drive voltages must be in antiphase and switch the gates between zero and a negative potential equal to or greater than the pinch-off voltage. The most common form of drive circuit is a multivibrator running from a negative supply of sufficient amplitude to switch the particular type of device used. The gates can be connected directly to the antiphase outputs.

Feedthrough Spikes: The mechanism of spike feedthrough in the series-shunt chopper is basically the same as that of the series and shunt choppers, i.e. the device and stray circuit capacity from the gates to the output. However, since the devices are switched in antiphase, one device feeds through a negative gain spike whilst the other device feeds through a positive going spike. If these spikes occur simultaneously and are of the same amplitude and duration they will cancel, thus eliminating any feedthrough.


FIGURE 15. Basic Series-Shunt Chopper

It is instructive to examine the generation of both spikes in detail. If the shunt device is in the 'on' state and the series device in the 'off' state, a fast rising negative edge is applied to the gate of the shunt device to turn it 'off'. The transient spike first sees a fairly high resistance consisting of the 'off' resistance of FET VT1 in parallel with $\mathrm{R}_{\mathrm{L}}$. At the same time, a fast rising positive edge is applied to the gate of FET VT1 to turn it 'on'. Thus, the resistance seen by the negative spike falls rapidly to the 'on' resistance of FET VT1 in series with $\mathrm{R}_{\mathrm{G}}$. The positive edge applied to the gate of FET VT1 first sees a low resistance of the order of rDS(on) of FET VT2 which increases to R ${ }_{\mathrm{L}}$ as FET VT2 turns'off'. When the shunt device is in the 'off' state, and the series device is in the 'on' state, a fast rising positive edge is applied to the gate of the shunt device, VT2, to turn it 'on'. The transient spike at first sees a low resistance consisting of the 'on' resistance of VT1 in series with $\mathrm{R}_{\mathrm{G}}$. At the same time, a fast rising negative edge is applied to the gate of FET VT1 to turn it 'off'. Thus, the resistance seen by the positive spike rises rapidly to $\mathrm{R}_{\mathrm{L}}$. The negative going edge applied to the gate of VT1 first sees a fairly high resistance $\mathrm{R}_{\mathrm{L}}$ which drops rapidly to rDS(on) as FET VT2 turns 'on'.

From the preceding discussion, it is apparent that during the transient period, the resistances seen by the positive and negative edges differ considerably. The gatedrain capacities of the devices are very dependent on the gate-drain voltage. Since the devices are being switched in antiphase, the gate-drive capacities will differ considerably. Perfect cancellation of the spikes is therefore virtually impossible. However, in most practical circuits, spike feedthrough from the series-shunt chopper is at least an order lower than that from either the shunt or series chopper.

Sources of Error: In this type of circuit, the errors introduced by the device 'on' resistance, generator and load resistances are considerably reduced. When the series device is 'on' and the shunt device 'off', the output voltage is given by:-

$$
=\frac{-V_{\text {in }}\left(R_{G}+r_{D S}(o n)\right)}{R_{G}+r_{D S}(o n)+\frac{r_{D S}(o f f)}{R_{L}+R_{L}}}
$$

This error is a minimum when ${ }^{\mathrm{D} S}(\mathrm{on})$ and the generator resistance $\mathrm{R}_{\mathrm{L}}$ are small and the parallel combination of $\mathrm{rDS}_{\text {(off) }}$ and $\mathrm{R}_{\mathrm{L}}$ is large, i.e. large $\mathrm{R}_{\mathrm{L}}$. When the series device is 'off' and the shunt device 'on', the output voltage should ideally fall to zero. The actual value of output voltage is given by:-

$$
\begin{equation*}
V_{o}=V_{i n} \cdot \frac{\frac{r D S(\text { on }) R_{L}}{R_{L}+r_{D S}(\text { on })}}{r_{D S(\text { off })}+R_{G}+\frac{r_{D S}(\text { on }) R_{L}}{R_{L}+r_{D S}(o n)}} \tag{10}
\end{equation*}
$$

This is a minimum when the parallel combination of $\mathrm{rDS}_{(o n)}$ and $\mathrm{R}_{\mathrm{L}}$ is low and the value of rDS (off) is high. If the value of $\mathrm{rDS}(\mathrm{on})$ is extremely low (as in the case of a 2 N 4856 A ), large values of $\mathrm{R}_{\mathrm{L}}$ do not contribute significantly to the error in the 'off' state. Thus, it is apparent that there is virtually no incompatibility in the requirements for
minimum error in 'on' and 'off' conditions. The value of rDS(on) should be as small as possible and the value of $\mathrm{R}_{\mathrm{L}}$ large. With fairly low values of load resistance, of the order of $1 \mathrm{k} \Omega$ the errors in the series-shunt chopper are similar to those of the series chopper. However, with low values of generator resistance, $\mathrm{R}_{\mathrm{G}}$, there is always a low resistance path to ground enabling the device capacities to be charged rapidly thus reducing switching times. When the chopper is driving a high impedance load in excess of about $100 \mathrm{k} \Omega$, such as an SN72709 integrated circuit amplifier or an amplifier with an FET input stage, the series-shunt chopper shows considerable improvement in both errors and switching speed over the series chopper. In many cases, when the chopper is driving an exceptionally high load resistance, a device with a higher 'on' resistance such as a 2N5549 (rDS(on) $=100 \Omega$ maximum) may be used without introducing appreciable errors.

## Practical Circuits

Using $N$-channel Devices: Figure 16 is the test circuit used to assess the performance of the series-shunt chopper. The gate drive signals were derived from a single source via a phase splitter to enable the rise times to be varied simultaneously and to ensure minimum delay between the two gate signals. With gate signal rise and fall times of 200 ns and amplitude just sufficient to ensure correct switching of the


FIGURE 16. Practical Series-Shunt Chopper
devices under test, the spike feedthrough was virtually zero. The oscillographs of Figure 17 show an expanded portion of the output voltage across a $2.2 \mathrm{k} \Omega$ load from a 50 mV input signal. (The drive waveform is at 400 Hz ). Apart from

what appears to be some slight ringing in the circuit, there is virtually no spike feedthrough.

Figure 18 shows the series-shunt chopper driving an SN72709 integrated circuit amplifier. Feedback is applied to set the voltage gain to 60 dB (1000) and the bandwidth to about 500 kHz . The potentiometer R1 was included to correct the output offset voltage. The oscillographs of Figure 19 show a portion of the output voltage on an expanded time scale. The relatively slow rise time is due to the limited bandwidth of the amplifier and the complete absence of spike feedthrough is due to the combined effects of cancellation and limited bandwidth. The input voltage was -5 mV , the chopping frequency 400 Hz and the gate voltage rise and fall times 200 ns . The output voltage is a -5 V square wave and can be restored to either a positive or negative d.c. signal by a suitable FET synchronous switch.

## The Complementary Series-Shunt Chopper

In many practical applications the antiphase drive voltages required for the series-shunt chopper using two n -channel devices are not readily available. In these cases it is more convenient to use a complementary chopper circuit of the type shown in Figure 20. In this circuit the series device is an n -channel 2 N 4856 A and the shunt device a p-channel 2N3993. Since the devices are switched alternately and require gate voltages of opposite polarity to turn


FIGURE 18. Series-Shunt Chopper Amplifier Using Integrated Circuit


T2V/DIV $\rightarrow 1 / s / D I V$
them 'off' the gates may be strapped together and connected to a common point. This point must be switched positive and negative such that when positive, the voltage is sufficient to pinch-off the p-channel device and when negative, sufficient to pinch-off the n-channel device. In this circuit, diodes in series with the gates are essential because of the large forward bias on them in the 'on' condition. The diodes should be of the slow recovery type or if fast diodes are used, small capacitors should be connected in parallel with them.

In general, p-channel FETs do not have such low 'on' resistances as $n$-channel devices, e.g. the maximum 'on' resistance of a 2 N 3993 is $150 \Omega$. This is of little consequence in most series shunt chopper circuits but if the load resistance is very low, the p-channel device should be placed where it produces least error.

## CONCLUSIONS

The main advantages of using the FET as an analogue switch are the absence of offset voltage, low 'on' resistance,

low drive power requirements and simplicity of drive circuitry. The main disadvantage is the relatively high interelectrode capacitance and the resulting transient spike feedthrough from gate to drain and source. Under adverse conditions the spike feedthrough can impose serious limitations on the performance of FET choppers. However, with careful circuit design, layout and adjustment of the drive voltage, the spike feedthrough, although not completely eliminated, can be reduced to acceptable levels.

Three basic chopper configurations were considered and the results showed that when the load resistance is low and switching speed not important, the most convenient configuration is the series chopper. The errors are low, the circuit is capable of chopping large input signals, drive circuitry is extremely simple and spike feedthrough is moderate.

When the load resistance is high and switching speed and spike feedthrough are prime considerations (as in the case with low input signals), the series shunt chopper offers superior performance.

The shunt chopper produces relatively large errors although spike feedthrough is lower and switching speed higher when compared with series chopper. The shunt chopper does not appear to have any great advantage over the series chopper except where large signals are involved and spike feedthrough and switching time has to be minimised.

## SECTION 4.

RADIO FREQUENCY POWER APPLICATIONS

# XV RF POWER TRANSISTORS 

by Garry Garrard

Bipolar transistors delivering powers of up to 100 W are available over much of the RF spectrum, and the power level at which valves can economically be replaced by transistors is now at least 1 kW , not only in the H.F. band, but even at L band for pulsed radar applications. In high power transmitters the methods used to combine the outputs of a number of transistors result in not just improved reliability, but what is effectively a new concept in reliability. Hybrid couplers isolating individual output transistors ensure that the failure of one transistor has only a minor effect on the total output power. Under these circumstances, mean time before failure (MTBF) is meaningless, since a catastrophic device failure does not result in transmitter failure, and the transmitter operates on a principle of reliability through redundancy.

The successful use of RF power transistors at any power level and frequency requires careful selection of the most suitable devices and a skillful blend of theory and techniques in their application. Frequently, limitations on performance will be imposed by the practical realisation of the components theoretically required.

## CLASS OF OPERATION

The class of operation for VHF power transistors is determined by the circuit performance required in the particular application.

## Class A

Class A amplifiers are used where extremely high linearity is required - for example CATV amplifiers and drive stages for S.S.B. transmitters. Due to the high dissipation of Class A stages - efficiency rarely exceeds $25 \%$ - they are never used unless absolutely necessary, in spite of the fact that power gain is considerably higher than that of Class B or C stages.

## Class B

When linearity is still important, but heat dissipation limitations preclude the use of Class A, then Class B is used. In the output stage of S.S.B. transmitters, delivering maybe 125W from a push-pull pair of devices, Class B is essential. Class B operation has a collector conduction angle of $180^{\circ}$. This requires sufficient base bias to overcome the transistor base-emitter voltage of about $0 \cdot 7 \mathrm{~V}$. It is usual to operate with a small amount of quiescent current under no-signal conditions.

## Class C

The majority of RF power transistors are used in the Class C mode. Under this condition gain is not as high as Class B but efficiency is considerably increased. Usually the base of the transistor is held at the same d.c. potential as the emitter, using an RF choke, as in Figure 1a. The $0 \cdot 7 \mathrm{~V}$ $\mathrm{V}_{\mathrm{BE}}$ is sufficient to ensure Class C operation. Further bias may be applied by use of a resistor as in Figure 1b.

(a)

(b)

FIGURE 1. Class C Bias Configurations.

## MODULATION AND TRANSISTOR REQUIREMENTS

The RF signals generated by high frequency, high power transistors will usually be required to carry information (speech, data, music etc.) by means of some form of modulation. The type of modulation used and the method of generation are important factors in the choice of suitable transistors.

## Frequency Modulation (FM)

This has the least effect on the transistor requirements. Transistors may be selected simply at carrier power level and the appropriate supply voltage.

## Amplitude Modulation (AM)

In this type of modulation the instantaneous amplitude is proportional to the modulating signal. The peak power requirement will be four times the carrier power if the circuit is designed for $100 \%$ modulation depth.

The choice of transistors for AM requirements requires care and will be decided by the system used for applying the modulation to the signal. Three common amplitude modulation methods are described below, and in each case the output transistor requirements are given for a 10W carrier power with $100 \%$ AM applied. In high-level AM systems it is usual to modulate the drive stage also, but the
principles involved are identical with those described below.
A mixture of high and low level modulation may be used in some equipments, often with envelope feedback to improve modulation distortion.

High Level Transformer Modulation: This is the best known method of amplitude modulation. As shown in Figure 3 audio power is supplied to a transformer in series with the d.c. supply. Transistor supply voltage in the illustrated example is 13 V unmodulated and $0-26 \mathrm{~V}$ under $100 \%$ modulation. The RF output transistor must be capable of delivering 40 W at 26 V and 10 W at 13 V .

High Level Series Regulator Method: The principle here is similar to transformer modulation inasmuch as output power is varied by altering the supply voltage on the RF output transistor collector. In this method shown in Figure 4, the supply voltage is halved to 6.5 V without modulation and 13 V peak to peak with $100 \%$ modulation applied. The d.c. supply is connected via a power transistor used as a series regulator. This has the audio signal superimposed on its reference voltage. It is now often more economic to use power semiconductors in place of transformers. An added bonus is the resulting saving in weight. In the example shown, the transistor must be capable of delivering 40 W at 13 V and 10 W at 6.5 V . Power gain must obviously be good at $6 \cdot 5 \mathrm{~V}$.


FIGURE 2. A.M. Envelope


Low Level Modulation: In this method, as shown in Figure 5, the collector supply voltage is kept constant and the RF signal is modulated in an earlier low-level stage. The advantage of this is that it is not necessary to generate any audio power. However, the output transistor must be very linear and it is possible that Class B may be required. Problems associated with the use of RF power transistors at very low voltages are however avoided.


FIGURE 5. Low Level Modulation

## Single Sideband (SSB)

Single sideband modulation is a sophisticated form of AM giving greatly improved transmitter efficiency. It is commonly used in the $1.5-30 \mathrm{MHz}$ frequency band in professional equipments, although amateur radio enthusiasts use this form of modulation at 144 MHz and even 432 MHz .

SSB signals can only be generated at low power levels however and require very linear power amplifiers. These are usually run in Class B, with the exception of some drive stages operating in Class A. Because of the large bandwidths involved, SSB amplifiers are nearly always push-pull to reduce the level of even harmonies so devices are used in pairs. Transistors intended for SSB use are always specified for linearity in addition to power gain. Due to the practical
difficulties involved in making push-pull circuits operate at high frequencies and over broad bandwidths, transistors are often used apparently below their normal rating in order to achieve adequate linearity. For example, two 80W transistors may be used to obtain 125 W of output power.

## BROADBAND AMPLIFIER TECHNIQUES

The majority of requirements for RF power amplifiers may be satisfied by tuned amplifiers, which are covered in detail in Chapter XVII. There is, however, an increasing need for amplifiers covering complete communication bands - for example $66-88 \mathrm{MHz}, 145-175$ MHz and $225-400 \mathrm{MHz}$. In general it is necessary to have a better knowledge of impedance levels when designing broadband circuits than is necessary when designing tuned amplifiers. Some aspects of this are discussed later in the chapter. The subject of broadband impedance matching networks is complex and only a brief description of available methods is possible here.

## Broadband Transformers

The performance of transformers at high frequencies is limited by leakage inductance and self-capacity. If these are combined in the correct ratio a transmission line results and good impedance transformations are possible at frequencies up to 200 MHz . The principle disadvantage of this method is the mechanical problem of making low impedance transmission lines in a small space. It is possible to compensate for lines higher in impedance than theoretically required. The use of this technique is illustrated in Chapter XVII.

The circuit configuration shown in Figure 6 is one of the most versatile broadband circuits. The optimum method of obtaining the ladder network values will depend on the fractional bandwidth and centre frequency of the amplifier. As the centre frequency increases, any given fractional bandwidth becomes more difficult to achieve.


FIGURE 6. Typical Ladder Network Broadband Circuit

For extremely broadband circuits (e.g. $225-400 \mathrm{MHz}$ ) a computerised optimisation procedure used in conjunction with precise impedance measurements will be almost indispensible. Since the transistor impedances are frequency dependent, published tables of impedance transformation networks are not adequate: in nearly all cases they are suitable only for use with a constant resistive load. A technique is described in section 11.09 of reference ${ }^{1}$ which provides a possible solution to the design of broadband matching networks with a frequency dependent load. This method however is best avoided unless the use of a computer is not available.

For applications such as the VHF mobile communications bands ( $66-88 \mathrm{MHz}$ and $144-175 \mathrm{MHz}$ ) involving a fractional bandwidth of less than $30 \%$, circuit values may be taken directly out of Matthieu's tables ${ }^{2}$, for a first estimation. Providing impedances are known approximately final optimisation of circuit values should not be too difficult. It is important to reproduce the calculated values as accurately as possible when constructing the circuit. In particular any inductance in series with the shunt capacitors will alter the frequency characteristics of the network. Over a bandwidth of $30 \%$ it may be possible to compensate for some parastic inductance but the optimisation procedure will be made more difficult. The use of this method is illustrated by the following example. If the required bandwidth is $66-88$ MHz,

$$
\begin{aligned}
\mathrm{w}(\text { fractional bandwidth }) & =\frac{(88-66)}{88+66} \times 2 \\
& =0.29
\end{aligned}
$$

The required impedance transformation is $50 \Omega$ to the $1 \Omega$ base input impedance; $\therefore \mathrm{r}=50$.
From reference ${ }^{2}$,
With 2 elements, ripple $\mathrm{A}_{\mathrm{L}}=3.08 \mathrm{~dB}(\mathrm{w}=0.3)$
With 4 elements, ripple $A_{L}=0.1 \mathrm{~dB}(w=0.3)$
Four elements will be required.

| gi | = | 2.75 | L1 |
| :---: | :---: | :---: | :---: |
| g2 | = | . 359 | C2 |
| g3 | = | $.359 \times 50=17.95$ | L3 |
| g4 | = | $\frac{2.75}{50}=.055$ | C4 |
| L1 | = | $\frac{2 \cdot 75 \cdot 10^{9}}{2 . \pi \cdot 77 \cdot 10^{6}} \mathrm{nH}$ | $=5.6 \mathrm{nH}$ |
| L3 | = | 36.7 nH |  |
| C2 | = | $\frac{.359 \times 10^{12}}{2 . \pi .77 \times 10^{6}} \mathrm{pF}$ | $=739 \mathrm{pF}$ |
| C4 | $=$ | 113pF. |  |

Therefore the completed ladder network is as shown in Figure 7.


FIGURE 7. Completed Broadband Matching Circuit.

## Distributed Transformers

At higher frequencies - usually not below 150 MHz the use of distributed transformers in stripline construction is often an elegant solution to broadband matching problems. The resulting circuit is highly reproducible when properly designed, and very simple in mechanical construction. Design is quite straightforward with sufficient information. Full details of the design of this type of circuit may be found in reference ${ }^{1}$, which contains a considerable amount of information on stripline design and other distributed techniques.

## IMPEDANCES

All the circuits and techniques involved with high frequency power transistors are completely dependent on an adequate knowledge of the transistor impedances. In small signal design, input and output matching circuits can be adjusted to give suitable stability and performance, using impedance measurements that are extremely accurate. Under the large signal conditions of Class C amplifiers accurate values of the base input impedance and the collector load impedance are extremely difficult to obtain.

## Collector Load Impedance

Collector load impedance is usually calculated from the well-known formula:
$P_{\text {out }}=\frac{\left(V_{C E}-V_{\text {sat }}\right)^{2}}{2 R_{L}}$
This is quite adequate for tuned amplifiers in the VHF region, but is at best a considerable approximation. It assumes a sinusoidal collector voltage with peak to peak amplitude equal to twice the supply voltage. In tuned amplifiers in particular this is rarely true. The collector current is approximately sinusoidal but due to the non-linear nature of the output capacity, the collector voltage is extremely 'spiky' and will have an amplitude considerably greater than twice the supply voltage. Many engineers have been alarmed to find maybe 60 V peak-to-peak of RF on a transistor with a d.c. breakdown voltage of 18 V . This is quite normal and has been investigated by at least two authorities ${ }^{\mathbf{3}, 4,5}$. The output
matching network becomes more critical in broadband circuits and the collector load impedance must satisfy requirements for gain, efficiency and saturated power output. These requirements are usually in conflict and it may be necessary to sacrifice some power gain in order to obtain sufficient saturated output power. As the frequency increases, the expression given above for collector load impedance becomes completely unusable, due to changes in waveforms, phasing, conduction angle and collector RF saturation voltage. It is impracticable to analyse these effects and extensive measurements may be necessary for extremely critical applications. 'Load pulling' measurements can interrelate the required performance parameters and details of this method are given in reference 6. Load pulling measurement facilities may not be available to some engineers and some alternative approaches are also described.

## Input Impedance

Base input impedance is a critical factor in determining the network used to transfer RF power into the transistor. The input Q is usually the limiting factor on available bandwidth and the low value of input resistance requires care in the design of the input matching network if serious losses are to be avoided.

The dynamic input impedance of any RF power transistor is very different under large signal conditions to the more usual small signal measurements. It is dependent on almost every other operating parameter - input level, supply voltage, frequency, and, in particular, mounting arrangements. Input impedance can be expressed approximately as:
$\mathrm{Z}_{\mathrm{in}}=\left(\mathrm{r}_{\mathrm{b}}+\omega_{\mathrm{T}} \cdot \mathrm{L}_{\mathrm{e}}\right)+\mathrm{j}\left(\omega \mathrm{L}_{\mathrm{e}}-\frac{\left(\omega_{\mathrm{T}}\right)}{(\omega)} \mathrm{r}_{\mathrm{e}}\right)$
where $\omega \mathrm{T}=2 . \pi \mathrm{f}_{\mathrm{T}}$
and $\quad \mathrm{L}_{\mathrm{e}} \quad=$ emitter parasitic inductance.
From this expression it is apparent that the resistive part of the input impedance is dependent on the emitter inductance. Increasing emitter inductance will reduce the input $Q$ but, at the same time, will reduce power gain and emitter inductance must normally be minimised, unless power gain can be sacrificed. As in the case of collector, load impedance, the accuracy with which the base input impedance must be determined is dependent on the type of application.

For non-critical, tuned amplifiers, similar to those described in the next chapter, only an approximate value of input impedance is necessary, even small signal measurements are sufficient in many instances if available. It is usual in this type of circuit to use adjustable capacitors and these can compensate for any errors in calculation. Some improvement in accuracy may be obtained by reducing the real part of the small signal input impedance by $50 \%$. If $h_{i e}$ has a value of $7+\mathrm{j} 5$, then the large signal value may be estimated at $3 \cdot 5+\mathrm{j} 5$. Obviously this is completely empirical but experience shows it to be reliable.

For broadband circuits a better indication of input
impedance will be necessary. As a minimum requirement, a large signal measurement is necessary: this information may be found on some data sheets. However, this is often of limited value. As mentioned earlier input impedance is very dependent on mounting arrangements and the actual arrangement being used will probably differ from that used by the transistor manufacturer. Changes in reference points on the leads will alter both real and imaginary parts of the input impedance. Also, the transistor may be operating at a different supply voltage, power level or frequency and all of these will affect the input impedance. For bandwidths of up to $30 \%$ at VHF, published data may be sufficient but anything in excess of this will require measurements to be done in situ. The transistor should be working into its intended collector matching circuit for any base impedance measurements, since changes in loading will be reflected in. the input.

## Measuring Techniques

When measuring low or high impedances at VHF, UHF and microwave frequencies, the slotted line is the most accurate instrument available. In the slotted line, a probe is inserted into a coaxial line and the standing wave pattern observed with a detector, see Figure 8. The


FIGURE 8. Slotted Line
apparatus required for small signal slotted line measurements is shown in Figure 9. A 1000 Hz modulation signal is applied to the signal generator and a 1000 Hz tuned amplifier is used after the detector. This system is very sensitive and limited by detector noise at low amplitudes and by the detector deviating from the square law characteristic with high level signals. For large voltage standing wave ratio, (VSWR), the limitations are the dynamic range available from the detector and the effect of the probe at voltage maxima.

This system, however, is not applicable to large signal measurements on active devices for the following reason. An active device is always non-linear and will generate harmonics from a sinewave. These harmonics will be present in the wave reflected from the device. The standing wave pattern will be not only the sum of two single


FIGURE 9. Small Signal Impedance Measurement
frequency components, but also some higher frequencies. These will confuse the standing wave pattern and make simple interpretation impossible. The way in which this problem is overcome is not to use a broadband detector but one tuned to the measurement frequency. It is possible with such a detection system to measure just the standing wave pattern produced by the fundamental frequency. Two detectors that could be used are a vector voltmeter and a spectrum analyser. The vector voltmeter is, however, very difficult to use. It has high impedance sampling probes which can be fitted into a BNC adaptor. The carriage on the slotted line could be modified to eliminate the detector diode and the vector voltmeter probe connected in place of this. With a 20W UHF amplifier near the probe, there is a large amount of radiation present and even with careful
screening of the amplifier, the high impedance probes and the leads into the vector voltmeter would pick up large amounts of radiation. A sensitivity of 0.1 mV is necessary, but it would be difficult to reduce the pick-up below 0.3 mV . In some applications it could be used and then it would offer a simplified system.

The apparatus used for large signals is shown in Figure 10. This differs from the small signal apparatus in the inclusion of double stub tuners to achieve a power match on input and output, and the different detector. This adaptation of the slotted line technique to measure large signals gives an accuracy of a few per cent over a wide frequency range. It is important to realise in these measurements that the generator impedance seen by the slotted line is much different from $50 \Omega$. It would appear


FIGURE 10. Large Signal Input Impedance
that this mismatch on the generator side of the slotted line would affect the VSWR measured on the line. However, if the reflection coefficient at the load is $\rho$ (where $\rho=$ reflected voltage)/ incident voltage $)$, it can be shown that $\rho=\left(\mathrm{Z}_{\mathrm{L}}-\right.$ $\left.\mathrm{Z}_{0}\right) /\left(\mathrm{Z}_{\mathrm{L}}+\mathrm{Z}_{0}\right)$ where $\mathrm{Z}_{0}=$ characteristic impedance of the line and $\mathrm{Z}_{\mathrm{L}}=$ impedance of the load. Since the VSWR $=$ $\left(1+I_{\rho} \mid\right) /\left(1-I_{\rho} I\right)$, it is a function of the load impedance $Z_{L}$ and the characteristic impedance of the line $\mathrm{Z}_{0}$ only. Thus, although the double stub tuner produces a large mismatch at the input to the slotted line, the standing wave pattern is determined only by the load impedance. Two methods can be used to obtain the VSWR from the measurements. The simple method is to measure peak voltage, $\mathrm{V}_{\mathrm{p}}$, minimum voltage, $\mathrm{V}_{\mathrm{M}}$ and then VSWR $=\mathrm{V}_{\mathrm{p}} / \mathrm{V}_{\mathrm{M}}$ (see Figure 11). The


FIGURE 11. Voltage Standing Wave


FIGURE 12. Voltage Near a Minimum

VSWR produced by the transistor is at least 50 and for a VSWR this high, the simple method has two dis-advantages:-
(i) The probe on the slotted line is adjustable for penetration and in order to get a signal well above noise at the minimum of the standing wave pattern, the penetration must be large. This means that at the
voltage maximum, the interaction of the probe with the standing wave pattern can be significant.
(ii) The large ratio of $\mathrm{V}_{\mathrm{P}}$ to $\mathrm{V}_{\mathrm{M}}$ requires a large dynamic range for the detector, $30-40 \mathrm{~dB}$. This dynamic range requirement can be eliminated by the use of either RF attenuators before the spectrum analyser, or IF attenuator provided on the spectrum analyser. The IF attenuator is convenient for use, but still requires a linear mixer (in the spectrum analyser). The RF attenuator method is less convenient but makes no demand on the dynamic range of the detector.
The second method of obtaining VSWR from the standing wave pattern is to plot the shape of the pattern near a minimum, see Figure 12. For this method, the distance between the points on the standing wave pattern, where the power is twice that at the minimum, is $\Delta$; then VSWR $=\lambda / \pi \Delta(\lambda=$ wavelength on line $)$ for VSWR $>10$. This technique has several advantages which overcome the disadvantage of the tedious nature of the measurements.
(i) Since the probe is at all times near a voltage minimum, interaction between the probe and the pattern is a minimum.
(ii) The dynamic range needed from the detector is small (less than 10 dB ).
(iii) If the short slotted line ( 50 cms ) is used at low frequencies, a minimum and maximum do not both exist on the line, and extension lines would be needed to measure both $\mathrm{V}_{\mathrm{p}}$ and $\mathrm{V}_{\mathrm{M}}$
(iv) In order to find the imaginary part of the device impedance, the position of the minimum must be determined precisely and this measurement is more accurate if the field around the minimum is plotted. The problem of pick up, which occurs with a vector voltmeter, is eliminated by the use of a spectrum analyser, which has $50 \Omega$ coaxial inputs and double screened $50 \Omega$ coaxial cable can be used for connection. This reduces the pick-up to below the noise level of the spectrum analyser $(-110 \mathrm{dBm})$. The Sierra Generator gives 80W output and this is isolated by a pair of 3 dB 50 W attenuators, see Figure 10. The frequency of this generator can shift by several MHz when either the coupling or output control is varied or when the double stub tuner is adjusted. A frequency stability of $0.05 \%$ is required over the period of several minutes while the pattern is being plotted to avoid a shift greater than 0.1 mm . A stable reference signal with a stability better than $0.0025 \%$ is introduced to the spectrum analyser and the frequency of the Sierra generator is adjusted to coincide with this before each measurement.

The double stub tuner matches the $50 \Omega$ source impedance into the device. This is a $50: 1$ transformation, representing a high Q matching circuit with high losses which, in fact, were as large as 6 dB . Thus, only 5 W of drive power is available into the device and for higher power testing a lower loss matching component would have to be used. No simple circuit, tunable over an octave, is easily devised to give a lower loss match, so the loss is tolerated.

The test amplifier is shown in Figure 13. A $50 \Omega$ transmission line is maintained up to the base of the device


FIGURE 13. Test Amplifier
which is grounded with a high impedance base choke. This is wound on a ferrite toroid and its impedance is greater than $1 \mathrm{k} \Omega$ from 10 MHz to above 400 MHz . The whole amplifier is enclosed in a copper screen which should be well earthed at input and output. The H.T. lead is screened cable and passed through the copper by means of a feed through capacitor. These precautions are essential to reduce the pick-up from the d.c. supply lead to below -110 dBm .

Obtaining Results: With the probe at a minimum of the standing wave pattern, the gain of the spectrum analyser is adjusted to give full scale deflection. The 3 dB of I.F. attenuation is switched in and the probe positions for equal deflections noted. This is repeated for different attentuations so that a complete graph of the minima can be drawn (see Figure 12). The probe is then moved to a voltage maximum and the I.F. attenuation needed to give full scale deflection noted. Then the anrplifier is replaced by a short circuit with a length equal to the length of the line to the transistor. The new position of the minimum is then determined. The impedance is given by:-
Z $\quad 1-\mathrm{j}(\mathrm{SWR}) \tan \mathrm{L}$
$\overline{50}=\overline{(S W R)-j \tan L}$
where $L=2 \pi d / \lambda$
$\mathrm{d}=$ shift of minimum when the short circuit is applied, and $\lambda=$ wavelength on the line
When $\operatorname{SWR} \gg 1$ and $\mathrm{d} \ll \lambda$ i.e. $\tan \mathrm{L} \ll 1$ or $\tan \mathrm{L} \bumpeq \mathrm{L}$, then $\operatorname{Re}(Z)=50 /(\mathrm{SWR}) \Omega$ and $\operatorname{Im}(Z)=100 \pi \mathrm{~d} / \lambda . \Omega$. These relations are used to find the real and imaginary parts of the input impedance.

## HEATSINK DESIGN

Care must be taken to provide adequate heatsinking for VHF power transistors. The design of heat dissipators is outside the scope of this book, but some aspects of this specific application need special attention. Two points in particular make the requirements greater than may initially seem necessary.

Due to the relatively low power gain of most output devices, the contribution to total power dissipation of the drive power and the driver stage can become significant. For example, consider a 10 W output stage with a gain of 6 dB , and a collector efficiency of $65 \%$.
$P_{C}=10 \cdot \frac{35}{65} \mathrm{~W}=5.4 \mathrm{~W}$
To this must be added the input power of 2.5 W , so that the dissipation in the output stage is $(5.4+2.5) \mathrm{W}=7.9 \mathrm{~W}$. If the driver stage has $65 \%$ efficiency and 10 dB gain,
$P_{D}=\left(0.25+2.5 \times \frac{35}{65}\right)=1.6 \mathrm{~W}$
So total dissipation in both stages is $(1.6+7.9)=9.5 \mathrm{~W}$; nearly double the output stage collector dissipation.

The other major factor contributing to dissipation is operation under mismatched load conditions. Modern high frequency power transistors will usually withstand any phase of infinite VSWR, but the heatsink must be able to handle the resulting power dissipation. Under short circuit conditions, not only is all the output power dissipated within the output transistor, but the collector current will actually increase by a factor of up to 1.5 . Thus for the transistor considered above:-
Output stage efficiency $=65 \%$
Collector current $\left(\mathrm{V}_{\mathrm{CC}}=13 \mathrm{~V}\right)$
$=10 \times \frac{100}{65} \times \frac{1}{13}=1 \cdot 19 \mathrm{~A}$
If this increased by 1.5 under short circuit conditions,
$\mathrm{I}_{\mathrm{SC}}=1.78$
and collector or dissipation is increased to
$\mathrm{P}_{\mathrm{C}}=1.78 \times 13=23 \mathrm{~W}$.
Adding on the driver dissipation, the heatsink must now dissipate approximately 27 W instead of 9.5 W under matched conditions.

## REFERENCES

1. George L. Matthieu, Leo. Young and E.M.T. Jones, Microwave Filters, Impedance Matching Networks and Coupling Structures', McGraw Hill.
2. George L. Matthieu, 'Tables of Chebyshev Impedance Transforming Networks of Low Pass Filter Form, Proc. IEEE, pp. 939-963, Aug. 1964.
3. 'Maximum RF Power Transistor Collector Voltage', Proc. IEEE (Letters), Vol. 57, pp. 1789-1791, October 1969.
4. John Chroma, Jr., 'Comments on Maximum RF Power Transistor Collector Voltage', Proc. IEEE (Letters), Vol. 58, pp. 918-919, June 1970.
5. in Diffused Transistors', IEEE Transactions on Electron Devices', Vol. Ed. 18 No. 6, pp. 347-349, June 1971.
6. 

Octavius Pitzalis Jr., and Russell A. Gibson, 'Broadband Microwave Class-C Transistor Amplifiers', IEEE Transactions on Microwave Theory and Techniques', Vol. MTT-21 No. 11, pp. 660-668, November 1973.

# XVI TUNED AMPLIFIER DESIGN 

by
Garry Garrard

The majority of VHF/UHF transmitter applications require the use of tuned Class C amplifiers. The design of these is principally an exercise in designing reactive filter networks. These perform two functions - the transformation of impedance levels and the rejection of harmonics of the signal. There are two approaches to the design of these networks - graphical and mathematical. Both methods are equally valid and will give identical results - the choice depends purely on personal preference.

## GRAPHICAL APPROACH TO FILTER DESIGN

## Impedance-Admittance ( $\mathrm{z}-\mathrm{y}$ ) Chart

The use of this chart for the analysis of filters which combine series and parallel reactances is described in the literature ${ }^{1,2}$ The advantage of the method is that a plot on the chart is obtained which shows the part played by each component in the impedance transformation and the effect of changing the value of a component can be easily assessed. The $z-y$ chart is made up by laying a transparent Smith chart over a second chart with the zero point of the upper chart over the infinity point on the lower one. For series elements in a network the upper ( z ) chart is used and for parallel elements the plot is continued on the lower ( y ) chart. The component values used have to be normalised to some arbitrary resistance value. The best method of demonstrating the application of the chart is to take an example of an actual amplifier design. Although the calculations are made at 175 MHz , the circuit configurations and the methods of calculation are valid at any frequency.

The design presented is a 15 W VHF amplifier suitable for mobile transmitters operating in the $145-176 \mathrm{MHz}$ band. The transistors used are the BLY61, BLY62 and BLY63, which are specially designed for optimum gain at low supply voltages, and to withstand any phase of infinite VSWR at the full rated 15 W output power.

## Output Matching Network

To calculate the load resistance required at the collector for a particular value of output power, $\mathrm{P}_{\text {out }}$, a peak RF voltage at the collector equal to the rail voltage is assumed. This makes no allowance for the saturation voltage, but has been found to yield a result sufficiently accurate for most design purposes. In this case:
Peak voltage $\mathrm{V}_{\mathrm{p}}=\mathrm{V}_{\text {rail }}=13.5 \mathrm{~V}$
Load resistance $\mathrm{R}_{\mathrm{L}}=\left(\mathrm{V}_{\mathrm{p}}\right)^{2} / 2 \mathrm{P}_{\text {out }}=6 \Omega$
The problem now is to determine a filter which will transform the $50 \Omega$ load to $6 \Omega$ at the collector and which will attenuate the harmonics to an acceptable level for normal VHF communications purposes. A single tuned series
resonant circuit is suitable for this and its component values may be determined by the use of the impedance-admittance chart. In the present case, a single tuned circuit filter is required which will convert the nominal $50 \Omega$ output load resistance to present $6 \Omega$ to the transistor collector. In practice the working Q is chosen as a compromise between good harmonic rejection and low losses in the filter. A value of 5 is chosen in this case.

The type of filter shown in Figure 1 has the advantage of simplicity and also it puts no large parallel capacity between the transistor collector and ground. Non-linear capacities in the transistor contribute to high collector efficiency and large circuit capacities swamp these internal capacities.


FIGURE 1. Output Matching Network

The matching action is that capacitor C2 effectively reduces the $50 \Omega$ load to a series $6 \Omega$ and a series tuned circuit is formed by inductor L , capacitor Cl and the series equivalent to capacitor C 2 and the $50 \Omega$

The plot of this circuit is shown on the $z-y$ chart in Figure 2. An explanation of the steps in the plot now follows. The chart has a normalising impedance and admittance. In this case we chose $Z_{O}=50 \Omega$ and hence $Y_{O}=$ 0.02 S .
(i) Load into which power is delivered $=\mathrm{R}_{1}=50+\mathrm{j} 0 \Omega$ Normalised $\mathrm{r}_{1}=1+\mathrm{j} 0$
This is plotted at centre of chart (point B)
(ii) Resistance to be presented at collector $\mathrm{R}_{\mathrm{in}}=6+\mathrm{j} 0 \Omega$ Normalised $\mathrm{r}_{\mathrm{in}}=0.12+\mathrm{j} 0$
This is plotted at point A.
(iii) Trace an arc AC anticlockwise along a constant R circle $(r=0.12)$ of the upper $Z$ chart to point $C$. Point $C$ is determined by the required loaded Q of the circuit. The Q is defined by the ratio series reactance to series resistance of any point on the chart and it is possible to draw a series of curved lines from $L$ to $M$ which are lines of constant Q . The lines can be drawn in the upper or lower half of the chart.


FIGURE 2. Impedance-Admittance Chart for Output Matching Network

The $\mathrm{Q}=5$ line is drawn in Figure 2 and contains point C . The plot of a filter section may cross several lines of constant Q . When this happens the operating Q may be taken as that of the highest value of Q touched by the plot. The assumption is that all other values are overridden by the high Q section of the circuit. Point C represents the highest Q point in the circuit under discussion. In Figure 2 the series inductance $L$ is represented by the total positive reactance change from $A$ to $C$.
i.e. from 0 to +j 0.6
$\therefore \mathrm{X}_{\mathrm{L}}=+\mathrm{j} 0.6$
De-normalising $\mathrm{Z}_{\mathrm{L}}=+\mathrm{j} \omega \mathrm{L}=+\mathrm{j} 0.6 \times 50$
$\therefore \mathrm{L}=\left(0.6 \times 50 \times 10^{9}\right) /\left(2 \pi \times 175 \times 10^{6}\right) \mathrm{nH}$

$$
=27 \mathrm{nH}
$$

(iv) The next element, working towards the $50 \Omega$ load, is the series capacitor C1. As shown when adding a series inductance to the circuit an arc is traced on the chart clockwise along a constant resistance circle. To add series capacity therefore a trace is made along the same arc in an anti-clockwise direction to point D ; Point D is located by the fact that it lies on the constant $\mathrm{g}=1$ circle on the y chart (see later). Capacitor C 1 is represented by arc C to D . i.e. +j 0.6 to +j 0.32
$\therefore \mathrm{X}_{\mathrm{C} 1}=-\mathrm{j}(0.6-0.32)=-\mathrm{j} 0.28$
Denormalising $\mathrm{X}_{\mathrm{C} 1}=0.28 \times 50$
$\begin{aligned} & \therefore \mathrm{C} 1=10^{12} /(11 \times 10 \times 0.28 \times 50) \\ &=64 \mathrm{pF}\end{aligned}$
(v) The final element is a parallel capacitor C 2 across the $50 \Omega$ load. Parallel susceptance is added by tracing round
constant conductance circles on the Y chart. This means tracing clockwise to add parallel capacity and anticlockwise to add parallel inductance. In the present case the final goal is the centre of the chart point B which represents $1+\mathrm{j} 0$ or $50 \Omega$. Hence, we move on the $\mathrm{g}=1$ circle on the y chart to point $B$ and the amount of parallel capacity needed to do this is proportional to length of arc DB.
i.e. from $D$ to $B$
from +2.68 to 0
Susceptance $\mathrm{b}_{\mathrm{C} 2}=+2.68$
Denormalising $\mathrm{B}_{\mathrm{C} 2}=+\mathrm{j} 2.68 \times .02=+\mathrm{j} \omega \mathrm{C} 2$

$$
\begin{aligned}
\therefore \mathrm{C} 2 & =2.68 \times .02 \times 10^{12} / 11 \times 10^{8} \\
& =49 \mathrm{pF}
\end{aligned}
$$

Hence the value of capacitor C 2 is fixed.
(vi) There are two other elements to be considered in the circuit of Figure 2. These are the transistor output capacity. $\mathrm{C}_{\text {oep }}$ for BLY63 devices is 45 pF . The radio frequency choke cannot be a self resonant choke at 175 MHz for reasons explained later and the value is chosen so that it resonates with $\mathrm{C}_{\text {oep }}$ at 175 MHz . This value is 18 nH . The effect of these two components on the filter $z-y$ plot is quite small, but for the sake of completeness, these elements are represented by the arc AE in Figure 2. The capacity contributes a susceptance $\mathrm{B}_{\mathrm{C}}$ given by
$\mathrm{B}_{\mathrm{C}}=\mathrm{j} \omega \mathrm{C}=2 \pi 1.7510^{8} .45 \cdot 10^{-12} \mathrm{~S}$

$$
=0.0495 \mathrm{~S}
$$

Normalising, $\mathrm{b}_{\mathrm{C}}=0.0495 / 0.02=\mathrm{j} 2.43$
The choke contributes an equal negative susceptance.

## Interstage Transformer Between Driver and Output Stages

The minimum gain figure for the BLY63 transistor shows that for 15 W of output power, a drive power of 5 W is required. The load resistance to be presented to the collector of the BLY62 transistor equals $13.5^{2} / 2 \times 5=18.2 \Omega$
There are two or more networks which will do this job equally well. The arrangements shown in Figure 3 was chosen. The large signal input impedance of the device is at A ( $1.6-\mathrm{j} 1$ ohms) on the $\mathrm{z}-\mathrm{y}$ chart in Figure 4, and the $\mathrm{R}_{\mathrm{L}}$ (= 18.2 ohms) is at D . The plot is formed by tracing backwards along a series reactance from A to the $\mathrm{Q}=7$ line at point B .


FIGURE 3. Interstage Network

The other two components are given by a parallel susceptance CB and a series reactance D.C. The direcion of plot is arranged as shown as that:
DC is the series capacitance Cl
CB is the parallel capacitance C 2
BA is the series inductance L
From the $z-y$ chart
Reactance $\mathrm{X}_{\mathrm{C} 1}=\mathrm{j} 0.65$, or $-\mathrm{j}(0.65 \times 50)$
$\therefore \mathrm{Cl}=28 \mathrm{pF}$
Susceptance $\mathrm{b}_{\mathrm{C} 2}=+\mathrm{j}(4.25-1.2)=+\mathrm{j} 3.05$
$\therefore+\mathrm{j} \omega \mathrm{C} 2=+\mathrm{j}(3.05 \times .02)$
$\therefore \mathrm{C} 2=55 \mathrm{pF}$
Inductive reactance $\mathrm{X}_{\mathrm{L}}=+\mathrm{j}(0.23-0.02)=+\mathrm{j} 0.21$
$\therefore+\mathrm{j} \omega \mathrm{L}=+\mathrm{j}(0.21 \times 50)$
$\therefore \mathrm{L}=9 \mathrm{nH}$

## Interstage Transformer Between Input and Driver Stages

The large signal input impedance of the BLY62 transistor at 175 MHz is $3.4+\mathrm{j} 2$. The gain of the transistor is such that a maximum of 1.0 W input is required for 5 W output power.
$\therefore$ Collector the load required by a BLY61 transistor is:
$13.5^{2} / 2 \times 1=91 \Omega$


FIGURE 4. Impendance-Admittance Chart for the Interstage Networks


FIGURE 5. Input Matching Network

An identical configuration to that used for the other interstage network is employed. The procedure is exactly the same, and the element values for a Q of 7 are:-

$$
\begin{aligned}
& \mathrm{L}=19 \mathrm{nH} \\
& \mathrm{C} 1=10.7 \mathrm{pF} \\
& \mathrm{C} 2=32.4 \mathrm{pF}
\end{aligned}
$$

## Input Matching Network

The large signal input impedance of the BLY61 transistor is $7-j 7$ at 175 MHz . The circuit in Figure 5 is used to match this impedance to $50 \Omega$. A $\mathrm{z}-\mathrm{y}$ plot is shown in Figure 6.

From the chart:-
$\mathrm{L}($ represented by arc AC$)=38 \mathrm{nH}$
$\mathrm{C} 2($ represented by $\operatorname{arc} \mathrm{CD})=51 \mathrm{pF}$
$\mathrm{C} 1($ represented by arc CB$)=45 \mathrm{pF}$

## Practical Amplifier

The complete circuit is shown in Figure 7. The capacitors in all the matching circuits are variable. This is to enable the circuit to tune over the 146 to 175 MHz frequency band, and in addition to allow for approximations in the matching circuit calculations.

A frequent problem in VHF power amplifiers is that of low frequency oscillation. The principal precaution that must be taken is good decoupling of the supply line at low frequencies as well as at VHF. If this is combined with the use of lossy ferrite chokes for the base d.c. returns and a careful layout, few problems arise. Spurious oscillations are usually under load mismatch conditions, and mismatch tests should include examination for spurious, which may cause damage or complete failure of VHF power transistors.

The most convenient way to construct a practical amplifier is to use double sided printed circuit board. One side is used as an earth plane and connections are made by normal printed circuit track on the opposite side. Clearance holes are used for the stud mounting transistors, allowing


FIGURE 6. Impedance-Admittance Chart for Input Matching Network


| C3, C6, C11 | 4700pF | L3 |
| :--- | :--- | :--- |
| C7 | $4 \mu \mathrm{~F}$ |  |
| C1, C2, C5, C9, C10, C12 | 100pF TRIMMER | L4 |
| C4, C13 | $60 p F$ | L5 |
| R1, R2 | $150 \Omega$ |  |
| VT1 | BLY61 | L7 |
| VT2 | BLY62 | L9 |
| VT3 | BLY63 |  |
| L2, L6, L8 | LTURN ON NEOSID F8 BEAD | L10 |
|  | 2 TURNS, 5/16in. INTERNAL |  |

4 TURNS, 1/4in. INTERNAL DIAMETER 1 mm SILVER WIRE 1 TURN, $5 / 16 \mathrm{in}$. INTERNAL DIAMETER 1 mm SILVER WIRE 3 TURNS, $1 / 4 \mathrm{in}$. INTERNAL DIAMETER $1 \mathbf{m m}$ SILVER WIRE 1/2in. 1 mm SILVER WIRE 2 TURNS, $1 / 4 \mathrm{in}$. INTERNAL DIAMETER 1 mm SILVER WIRE 2 TURNS, $1 / 4 \mathrm{in}$. INTERNAL DIAMETER 1 mm SILVER WIRE

FIGURE 7. 15 W 146-175MHz Power Amplifier Circuit


FIGURE 8. Photograph of Completed Power Amplifier
the circuit to be fitted to any suitable heatsink. Layout is not critical, the use of a solid copper earth plane on one side of the board eases this problem considerably. Components are mounted on the earth side of the board, all holes in the earth plane have the copper cleared from around them. A photograph of such a construction is shown in Figure 8.

The overall performance of the amplifier is summarized by the following results which were made at 175 MHz using transistors with typical gains:
Output power $=15 \mathrm{~W}$
Input power $=45 \mathrm{~mW}$
D.C. current $=2.05 \mathrm{~A}$

Supply voltage $=13.5 \mathrm{~V}$
Overall Efficiency $=54 \%$
Harmonic output $>30 \mathrm{~dB}$ down on fundamental

## SIMPLE MATHEMATICAL APPROACH TO FILTER DESIGN

## Equivalent Circuits

Any series combination of resistance and reactance may be converted at a given frequency to an equivalent parallel combination of similar elements-resistance and capacitance or resistance and inductance.

(a)

(b)

FIGURE 9. Series/Parallel Equivalent Circuits

In Figure $9, \mathrm{X}_{\mathrm{S}}$ and $\mathrm{X}_{\mathrm{p}}$ are reactances, and may be capacitors or inductors, but must be the same in each circuit. For Figure 9 (a):-
$y_{\text {in }}=\frac{1}{ \pm j X_{S}+R_{S}}=\frac{R_{S} \pm j X_{S}}{R_{S}{ }^{2}+X_{S}{ }^{2}}$
for Figure 1(b):-
$y_{\text {in }}=\frac{1}{ \pm j X_{p}}+\frac{1}{R_{p}}$
If the real and imaginary parts of the two circuits are equated:-
$\frac{1}{\mathrm{R}_{\mathrm{p}}}=\frac{\mathrm{R}_{\mathrm{S}}}{\mathrm{R}_{\mathrm{S}}{ }^{2}+\mathrm{X}_{\mathrm{s}}{ }^{2}}$
$\therefore \mathrm{R}_{\mathrm{p}}=\frac{\mathrm{R}_{\mathrm{S}}{ }^{2}+\mathrm{X}_{\mathrm{S}}{ }^{2}}{\mathrm{R}_{\mathrm{S}}}$
.... Equation 1
$\pm \frac{1}{j X_{p}}= \pm \frac{j X_{S}}{R_{S}{ }^{2}+X_{S}{ }^{2}}$
$\therefore \mathrm{X}_{\mathrm{p}}=\frac{\mathrm{R}_{\mathrm{s}}{ }^{2}+\mathrm{X}_{\mathrm{s}}{ }^{2}}{\mathrm{X}_{\mathrm{S}}}$
.... Equation 2

A similar procedure may be adopted for a parallel to series conversion. In this case,
$\mathrm{R}_{\mathrm{S}}=\mathrm{R}_{\mathrm{p}} \cdot \frac{\mathrm{X}_{\mathrm{p}}{ }^{2}}{\mathrm{R}_{\mathrm{p}}{ }^{2}+\mathrm{X}_{\mathrm{p}}{ }^{2}}$
.... Equation 3
$X_{S}=X_{p} \cdot \frac{R_{p}{ }^{2}}{\mathrm{R}_{\mathrm{p}}{ }^{2}+\mathrm{X}_{\mathrm{p}}{ }^{2}}$
... Equation 4

If the equivalent reactance in equations (2) or (4) is tuned out by a complementary reactance, then the equivalent resistance in equations (1) or (3) remains. A series to parallel conversion always increases resistance and a parallel to series conversion reduces it. More complicated matching networks may be calculated using this method, by breaking the circuit into L sections, and making the conversion in several steps. Examples of this are given in Figure 10.

It should be noted that the reactances calculated are the net reactance values in any branch of the circuit. Where bandwidth is not a critical factor, additional reactances may be added providing the sum in any branch remains the same at the required frequency. This is particularly important at UHF since it is difficult to obtain trimmer capacitors which have not got significant inductance at this frequency. As an example, if a reactance of -j 30 is required in one branch, this may be made up of -j 65 and +j 35 in series. The total


FIGURE 10. Build Up of Matching Circuits
circuit Q will, of course, be changed. In many instances, this will be both necessary and desirable. As with the graphical approach the application of this method is best illustrated by a design example.

The design chosen in this instance is a 470 MHz amplifier, using the BLW12/13/14 series of transistors.

## Output Matching Network

For an output power, $\mathrm{P}_{\text {out }}$, of 7 W from a 13 V supply voltage, the load resistance, $\mathrm{R}_{\mathrm{L}}$
$=\frac{13^{2}}{2.7}=12 \Omega$.
Therefore it is necessary to transform from the $50 \Omega$ load to the $12 \Omega$ at the collector. A parallel to series conversion will ensure a good collector efficiency. As a low pass filter is desirable, a shunt capacitor is used, as shown in Figure 11.


FIGURE 11. Shunt Capacitor across Output Load
Using equation (3):-

$$
12=50 . \frac{X_{C}{ }^{2}}{\mathrm{X}_{\mathrm{C}}{ }^{2}+2500}
$$

i.e. $\mathrm{X}_{\mathrm{C}}=28.1 \Omega$

Using equation (4), the equivalent series reactance will be:-
$28.1 \frac{50^{2}}{50^{2}+28.1^{2}}=-\mathrm{j} 21.4 \Omega$
This is capacitive, and may be tuned out with a similar valued inductor. However, this value of inductance is very small, and in addition, it is desirable to have reasonable Q in the output, to maintain efficiency and reject harmonics. If $a \mathrm{Q}$ of 4 is used then $\mathrm{X}_{\mathrm{L}}=+\mathrm{j}(5 \times 12)=+\mathrm{j} 60$.
To keep the total branch reactance the same, a capacitor of reactance $-\mathrm{j}(60-21.4)=38.6$ must be added in series.
The matching circuit is then as in Figure 12.
The above reactances may be converted into circuit values.


FIGURE 12. Output Matching Circuit
$-\mathrm{j} 38.6=\frac{1}{2 . \pi \cdot 4.7 \cdot 10^{8} \cdot 38.6}=8.7 \mathrm{pF}$
$-\mathrm{j} 28.1=\frac{1}{2 \cdot \pi \cdot 4 \cdot 7 \cdot 10^{8} \cdot 28.1}=12 \mathrm{pF}$
$+\mathrm{j} 60=\frac{6}{2 \cdot \pi \cdot 4 \cdot 7 \cdot 10^{8}}=20 \mathrm{nH}$

The only remaining element in the output circuit is the collector choke. This should resonate with the output capacity at 470 MHz . From data sheet, $\mathrm{COBO}=12.5 \mathrm{pF}$, therefore, $\mathrm{C}_{\text {out }}=25 \mathrm{pF}$. To resonate this at 470 MHz required 5 nH .

## Interstage Transformer Between Driver and Output Stages

From the data sheet, a BLW14 transistor requires 2W in for 7 W out. Therefore the required collector load for the BLW13 transistor is:-
$\frac{13^{2}}{2 \cdot 2}=42 \Omega$
The input impedance Ri of the BLW14 transistor at 470 MHz is $4.5+\mathrm{j} 7$ and therefore $4.5 \Omega$ must be transformed into $42 \Omega$. The simplest transformation is an ordinary series to parallel conversion, but this would result in a shunt capacity across the collector of the BLW13 transistor, and loading at harmonic frequencies. The circuit in Figure 10(b) is more suitable. This gives a series tuned circuit at the collector. The intermediate transformation resistance ( $\mathrm{R}_{\mathrm{T}}$ ) is arbitrary, but must be greater than $\mathrm{R}_{\mathrm{i}}$. As there is a single inductor in the circuit in series with the load resistance, the Q may be easily calculated from
$\mathrm{Q}=\frac{\mathrm{X}_{\mathrm{L}}}{\mathrm{R}_{\mathrm{L}}}$
To make $\mathrm{R}_{\mathrm{T}}$ greater than $\mathrm{R}_{\mathrm{i}}$, it is necessary that:-
$\frac{\mathrm{R}_{\mathrm{i}}}{\mathrm{R}_{\mathrm{L}}}<\left(1+\mathrm{Q}^{2}\right)$
$\therefore \frac{42}{4 \cdot 5}<\left(1+\mathrm{Q}^{2}\right) \quad \therefore \mathrm{Q}>2.89$

To keep a practical value of inductance, it is necessary to have a moderately high $Q$. If a $Q$ of 8 is used then $X_{L}=+j 8$ $\mathrm{x} 4.5=+\mathrm{j} 36 \Omega$. The transistor input impedance will contribute +j 7 , so the required inductor will be $+\mathrm{j}(36-7)=$ $+\mathrm{j} 29 \Omega$. The above values are now converted into the parallel equivalent using equations (1) and (2).
i.e. $R_{p}=\frac{4 \cdot 5^{2}+36^{2}}{4 \cdot 5}=286$

$$
X_{p}=+\mathrm{j} \frac{4 \cdot 5^{2}+36^{2}}{36}=+\mathrm{j} 36 \cdot 4
$$

The resistive part of this must now be converted to $42 \Omega$. Since it will be necessary to provide adjustment in the circuit, it is convenient in this case to use a high-pass filter element, shunting the intermediate value of resistance with an inductance, and tuning out with a series capacitor.

To transform $286 \Omega$ to $42 \Omega$, use equation (3). Then:-
$42=286 \cdot \frac{\mathrm{X}_{\mathrm{p}}{ }^{2}}{286^{2}+\mathrm{X}_{\mathrm{p}}{ }^{2}}$
$\therefore \mathrm{X}_{\mathrm{p}}=119$ (In this case, an inductance).
The equivalent series reactance will be:-
$X_{S}=+j 119 \cdot \frac{286^{2}}{286^{2}+119^{2}}=j 102 \Omega$
This must be tuned out with an equivalent capacity. The two transformations are shown in Figure 13.

To combine the two circuits, it is necessary only to add a shunt capacity to change the inductance in Figure 13a of +j 36.4 to the required value of +j 119 .
$\frac{-36 \cdot 4 \mathrm{X}_{\mathrm{C}}}{36 \cdot 4-\mathrm{X}_{\mathrm{C}}}=119$
$\therefore \mathrm{X}_{\mathrm{C}}=-\mathrm{j} 51 \cdot 6$

The completed matching circuit then becomes as shown in Figure 14a, which, when converted to circuit values is as shown in Figure 14b.


The only remaining element for this network is the collector choke. From data sheet, $\mathrm{COBO}=6.8 \mathrm{pF}$. Therefore, the output capacity $\simeq 10 \mathrm{pF}$. This requires 11 nH to resonate it at 470 MHz .

## Interstage Transformer Between Input and Driver Stages

An identical procedure is used for calculating this network as employed for the preceding network. The BLW13 transistor requires 0.5 W in for 2 W out. Therefore, the collector load for a BLW72 transistor is $169 \Omega$. The input impedance of the BLW13 transistor is $6+\mathrm{j} 9$. Using a Q of 8 again, gives the circuit shown in Figure 15.

The collector choke must be 14 nH .


FIGURE 15. Interstage Matching Network

FIGURE 13. Interstage Matching Transformations


FIGURE 14. Completed Interstage Matching Circuit

The input impedance of the BLW12 transistor is $8+$ j7. To transform $8 \Omega$ into $50 \Omega$ a series to parallel conversion is employed.

By equation (1), $50=\frac{8^{2}+X_{S}^{2}}{8}$
$\therefore \mathrm{X}_{\mathrm{S}}=+\mathrm{j} 18.35$

This represents, however, an impracticably small inductor. If a $Q$ of 6 is used, then $X_{L}=+j(6 \times 8)=+j 48$. To restore the branch reactance to +j 18.35 , a capacitor of reactance $-\mathrm{j}(48-18.35)=-\mathrm{j} 29.65$ is added. The equivalent parallel reactance is $\frac{8^{2}+18.35^{2}}{18.35}=+\mathrm{j} 21.8$. This is tuned out with -j 21.8 . The resulting input network is shown in Figure 16.

A complete circuit is shown in Figure 17. Trimmers are used for all matching circuit capacitors; to allow adjustment for all approximations made in the calculations and also any parasitic reactances that may be present.

(b)

FIGURE 16. Input Matching Network


C1, C2, C5, C6, $\quad 1$ - 14pF OXLEY MINIATURE
C9, C10, C14, C15 AIRSPACED TRIMMER
$\mathrm{Cl}, \mathrm{c} 10, \mathrm{c} 14, \mathrm{c} 15$ AIRSPACED TRIMMER
$\mathrm{C3}, \mathrm{c}, \mathrm{c} 11$
1000pF CERAMIC FEEDTHROUGH
C4, C8, C12
c13
L2, L5, L8
$L 1$
13
L4

10nF CERAMIC $4 \mu \mathrm{~F} 40 \mathrm{~V}$ ELECTROLYTIC 3 TURNS 20 SWG ENAMELLED WIRE, 0.125" INTERNAL DIAMETER. TURNS SPACED 1 WIRE DIAMETER. 1" 2 mm SILVERED COPPER WIRE BENT TO 'U' SHAPE. 1.5 TURNS 1 mm SILVERED COPPER WIRE, $0.0125^{\prime \prime}$ INTERNAL DIAMETER. 0.75 " 2 mm SILVERED COPPER WIRE

BENT TO 'U' SHAPE.
1 TURN 1 mm SILVERED COPPER WIRE,
$0.125^{\prime \prime}$ INTERNAL DIAMETER. $0.5 " 2 \mathrm{~mm}$ SILVERED COPPER WIRE,
BENT TO 'U' SHAPE.
1 " 2 mm SILVERED COPPER WIRE.
1:5 TURNS 2 mm COPPER WIRE,
SPACED 1 WIRE DIAMETER,
INTERNAL DIAMETER 0.25"
100 $\Omega$ ERIE TYPE 16
BLW12
BLW13
BLW14

FIGURE 17. 7W 470MHz Tuned Amplifier Circuit

A picture of the completed amplifier may be seen in Figure 18. A piece of $1 / 32^{\prime \prime}$ brass, bent as shown, serves as both a heatsink and ground plane. Earthing is extremely important, and all R.F. earth connections are made directly to the brass. The emitter leads are soldered to islands of $1 / 10^{\prime \prime}$ brass, either brazed or soldered to the main heat sink. This avoids about $1 / 10$ "of emitter lead that would be involved if connection were made directly to the earth-plane. The
amplifier would work with connections this long, but the gain would be reduced by about 2 dB . All other circuit connections are made on a piece of fibreglass printed circuit board, copper side up, which covers two-thirds of the width of the heat sink. Layout is not critical with the exception of the above points. Other circuit precautions were as discussed in the preceding chapter.


FIGURE 18. Photograph of the Completed 470 MHz Amplifier

The techniques described in the first two sections of this chapter are valid at all frequencies where quasi-lumped circuit design is possible. A VHF low-band ( $66-88 \mathrm{MHz}$ ) amplifier is shown in Figure 19 and the similarity in configuration to those already described is obvious when the circuit diagrams are compared.

The overall performance of this amplifier may be summarised as follows:

| $\mathrm{P}_{\text {out }}$ | 15 W |
| :--- | :--- |
| $\mathrm{P}_{\text {in }}$ | 70 mW |
| $\mathrm{~V}_{\text {CC }}$ | 13 V |
| Overall efficiency | $60 \%$ |

Harmonics
The overall Q is relatively low, giving a 1 dB bandwidth of about 2.5 MHz .


C1, C2, C3, C6, C9 4-100pF P.T.F.E. DIELECTRIC TRIMMERS
C5
C4, C8
C3, C 7
C11
R1.
VT1
VT1
VT2

L1 5 TURNS: 040" SILVERED COPPER WIRE,
0.25" INTERNAL DIAMETER. TURNS SPÁCED 1 WIRE DIAMETER
4 TURNS: 040" SILVERED COPPER WIRE,
4-60 pF P.T.F.E. DIELECTRIC TRIMMER 1000pF CERAMIC FEEDTHROUGH

L4 $0.01 \mu$ F CERAMIC
$0.01 \mu$ F CERAMIC
$4 \mu$ F ELECTROLYTIC
$100 \Omega$
BLY62
BLY63
0.375" INTERNAL DIAMETER. TURNS SPACED 1 WIRE DIAMETER
2 TURNS: 040' SILVERED COPPER WIRE. $0.25^{\prime \prime}$ INTERNAL DIAMETER. TURNS SPACED 1 WIRE DIAMETER
5 TURNS: 040" SILVERED COPPER WIRE, 0-25" INTERNAL DIAMETER. TURNS SPÁCED 1 WIRE DIAMETER
5 TURNS 040" SILVERED COPPER WIRE 0.25" INTERNAL DIAMETER. TURNS SPACED 1 WIRE DIAMETER.
0.47 PAINTON SUB-MINIATURE R.F.C.

FIGURE 19. Circuit of 88 MHz Tuned Amplifier

## REFERENCES

1. Linvill and Gibbons, Active Circuits, McGraw-Hill
2. "RF Large Signal Transistor Power Amplifiers Electronic Design News, Part III July 1965.

# XVII LOW VOLTAGE SINGLE SIDEBAND AMPLIFIERS 

by<br>Garry Garrard

If single sideband amplifiers operate from low voltage power supplies (for example, in mobile applications) rather than the more usual 28 volt supply, the design requirements are much more difficult to meet. Not only does the transistor current handling capability need to be much greater, but also the collector impedance matching becomes more difficult because of the lower impedances involved. This makes the wideband transformer design more critical.

The principal cause of nonlinearity in transistors used for SSB amplifiers is change in internal cutoff frequency, $\mathrm{f}_{\mathrm{T}}$, with collector current. The transistors used should have an $\mathrm{f}_{\mathrm{T}}$ that is nearly constant over the working current range. The BLY 63 transistors used in the circuit in this chapter were originally intended as VHF mobile devices, but due to their high robustness, and constant $\mathrm{f}_{\mathrm{T}}$ characteristics, they are very suitable for SSB applications.

## CIRCUIT DESCRIPTION

A circuit diagram of the push-pull amplifier, capable of delivering 20 W of linear power over the full 1.6 to $30 \mathrm{MHz} \mathrm{H.F}$. Band is shown in Figure 1. It is intended for operation from a 13.5 V supply, but is suitable for operation with voltages of 10 V to 16 V .

## Input Circuit

Transformers T1 and T 2 form a $180^{\circ}$ power-splitting hybrid. Transformer T1 provides two outputs nominally of equal amplitude and $180^{\circ}$ phase difference. Any imbalance is corrected by transformer T2. Errors in phase and power are dissipated in resistor R1.

This circuit also gives sufficient impedance matching to provide a reasonable input Voltage Standing Wave Ratio (VSWR).

## Output Circuit

The collector load ( $\mathrm{R}_{\mathrm{L}}$ ) required may be calculated from the well known expression:

$$
\begin{equation*}
P_{\text {out }}=\frac{\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{CE}(\mathrm{sat})}\right)^{2}}{2 \mathrm{R}_{\mathrm{L}}} \tag{1}
\end{equation*}
$$

If

$$
\begin{aligned}
\mathrm{P}_{\text {out }} & =10 \mathrm{~W} \text { for each device } \\
\mathrm{V}_{\mathrm{CC}} & =13.5 \mathrm{~V} \\
\mathrm{~V}_{\mathrm{CE} \text { (sat) }} & =2 \mathrm{~V}
\end{aligned}
$$

Then

$$
\mathrm{R}_{\mathrm{L}}=6.6 \Omega \text { theoretically }
$$

Thus the required impedance transformation is

$$
\frac{50}{6.6}=7.6
$$

However, using distributed transformers, only certain integer values of impedance transformation are possible. The nearest of these values to 7.6 is 8 , given by a $4: 1$ impedance transformer and an additional impedance ratio of 2.1 in the unbalance-to-balance transformation.

There are several ways of combining $4: 1$ transformers and balance-to-unbalance transformers to achieve the required push-pull output. The configuration used was chosen because it was possible to achieve the required performance with relatively simple transformer windings. Even though the number of ferrite cores required is not the minimum possible, the overall mechanical complexity is less than that required if more complex winding techniques are used.

T3 and T4 are $4: 1$ distributed transformers, transforming the $6.25 \Omega$ collector load to $25 \Omega$. The two anti-phase $25 \Omega$ outputs are combined and transformed to $50 \Omega$ in transformers T5 and T6, which forms a similar hybrid to transformers T1 and T2 on the input.

If some relaxation in performance is permissible, transformer T5 may be omitted. This will worsen the intermodulation distortion by 2 or 3 dB at rated output, and also give higher harmonic output.

## Transformer Design

All the transformers are of distributed construction and are designed using the principles described in references 1 and 2 . Optimum winding impedances for each transformer are given in Table 1. Constructing windings to the impedances in Table 1 will result in very large transformers, in spite of the fact that only very small ferrite cores are necessary to handle the power.

Table 1

| Transformer | Optimum Characteristic <br> Impedance $(\Omega)$ |
| :---: | :---: |
| T1 | 50 |
| T2 | 25 |
| T3 | 12.5 |
| T4 | 12.5 |
| T5 | 25 |
| T6 | 50 |



FIGURE 1. 20 Watt, 1.6 to 30 MHz Push-Pull Amplifier

In this design, all transformer windings, except T 5 , are wound with a single pair of twisted wires giving a characteristic impedance of approximately $70 \Omega$. In order to achieve satisfactory low frequency performance, 18 turns are necessary for transformers T3 and T4 on the ferrite cores used. This gives a winding length of 18 cm , or an equivalent electrical length ( $\beta \ell$ ) at 30 MHz of $6.5^{\circ}$.

From information in Reference 1:

$$
\begin{equation*}
\mathrm{Z}_{\mathrm{in}}=\mathrm{Z}_{\mathrm{o}}\left\{\frac{\mathrm{Z}_{\mathrm{L}} \cos \beta \ell+\mathrm{j} \mathrm{Z}_{\mathrm{o}} \sin \beta \ell}{2 \mathrm{Z}_{\mathrm{o}}(1+\cos \beta \ell)+\mathrm{j} \mathrm{Z}_{\mathrm{L}} \sin \beta \ell}\right\} \tag{2}
\end{equation*}
$$

Where

$$
\begin{aligned}
& \mathrm{Z}_{\mathrm{in}}=\text { low impedance input }(\text { collector load }) \\
& \mathrm{Z}_{\mathrm{o}}=\text { winding impedance } \\
& \mathrm{Z}_{\mathrm{L}}=\text { load impedance }
\end{aligned}
$$

With a $25 \Omega$ load, and a winding as above,

$$
\mathrm{Z}_{\mathrm{in}}=(5.88+\mathrm{j} 2.2) \Omega
$$

Thus there is an inductive element in the collector load when using a high line impedance, together with a lower resistive part than required.

Experience shows that a complex collector load impedance with an inductive element giving a phase angle of even $10^{\circ}$ can give serious degradation of intermodulation distortion even though the change in modulus is quite small. A collector load of the same complex value and phase angle but with capacitive reactance will have little effect on linearity, however. This makes it necessary to compensate for the above inductive element in the collector load.

The transformer input impedance above may be considered as an equivalent parallel circuit as shown in Figure 2. The addition of a shunt capacitor of reactance -j 18 will result in a resistive load of $6.7 \Omega$ at 30 MHz : $\mathrm{C}=300 \mathrm{pF}$.

Capacitors C4 and C5 on the circuit diagram, together with the output capacity of the transistors make up this compensating reactance. Capacitor C9 performs the same function for the output hybrid. As the frequency is reduced the line impedance becomes less critical and the capacitors have less effect on the circuit.


## FIGURE 2. Transformer Input Impedance Considered as an Equivalent Parallel Circuit

## Bias Supply

The bias circuitry is not critical providing it has a reasonably low output impedance, and may be adjusted to give about 10 mA of quiescent current in the BLY 63 transistors.

Fairly simple temperature compensation may be used. Ballasting built into the transistors will prevent thermal runaway. The bias circuit used for making measurements is shown in Figure 3.

It is advisable to use a pair of BLY 63 transistors with dc gain matched to within approximately $10 \%$ for optimum performance, unless separate bias supplies are used for the two devices.

## Performance

Detailed information on performance is given in Figures 4, 5, 6, 7, and 8. It may be summarized briefly as follows:

| Frequency Range | 1.5 to 30 MHz |
| :--- | :--- |
| $\mathrm{P}_{\text {out }}$ | 20 W |
| Supply Voltage | 13.5 V nominal |
| Gain | 16 dB minimum |
| Intermodulation | -30 dB relative to either signal |
| $\quad$ Distortion | of two tone output. |

The amplifier will withstand any mismatch at full output power.


FIGURE 3. Bias Circuit Used for Measurements


FIGURE 4. Intermodulation Distortion versus Frequency. $\left(V_{C C}=13.5 \mathrm{~V}\right.$. $P_{\text {out }}=20 \mathrm{~W}$ PEP, 10 W Average.)


FIGURE 5. Gain versus Frequency. $\left(V_{C C}=13.5 \mathrm{~V}\right.$. $P_{\text {out }}=20$ W PEP, 10 W Average.)


FIGURE 6. VSWR versus Frequency. $\left(V_{C C}=13.5 \mathrm{~V}\right.$.
$P_{\text {out }}=20 \mathrm{WPEP}, 10 \mathrm{~W}$ Average.)


FIGURE 7. Intermodulation Distortion versus Output Power ( $V_{C C}=13.5 \mathrm{~V}$.

Frequency $=30 \mathrm{MHz}$.)


FIGURE 8. Linear Output Capability versus Supply Voltage. (IMD $=-30 \mathrm{~dB}$.)

## DRIVER STAGE

With 16 dB gain, the maximum drive level required is 0.5 W . This may be simple obtained from a single BLY 62 transistor in class A operation.

A suitable circuit is shown in Figure 9. Overall gain of the driver and push-pull output stage is 33 dB minimum. With the drive level required, the addition of the extra stage results in very little degradation of linearity from that resulting from the output stage. The maximum input power then required is 10 mW at the top of the band, and considerably less at the center of the band.


FIGURE 9. Driver Stage

## REFERENCES

1. Ruthroff, C. L., Some Broadband Transformers, Proc. IRE, August 1959, pp. 1337-1342.
2. Couse, T. and Pitzalis, O., Broadband Transformer Design for RF Transistor Power Amplifiers, Proc. 1968 Electronics Components Conference, pp. 207-216.

# XVIII FREQUENCY MULTIPLIERS 

by<br>Garry Garrard

The requirements of any frequency multiplier must be compatible with the overall system it is used in, and the characteristics of multipliers should be considered at an early stage in the system design.

The majority of transmitters must maintain frequency stabilities that can be obtained only from crystal oscillators. Although it is possible to make crystal oscillators at frequencies up to at least 150 MHz , for many equipments the practical limit will be considerably lower than this. VHF or UHF signals must be derived either directly by frequency multiplication or indirectly by phase-lock methods.

The frequency of the crystal oscillator should be as high as possible to reduce the number of multiplier stages. This will simplify the rejection of unwanted harmonics. If frequency modulation is required it is possible to obtain excellent linearity by direct modulation of the crystal oscillator, using a varactor as the modulating element. This avoids the high order of multiplication necessary if phase modulation is used.

The crystal oscillator should use an FET as the active element, to improve stability. The power output will typically be about 5 mW , limited by the necessity to keep the crystal dissipation down to a small fraction of a milliwatt. As frequency multipliers are less efficient than amplifiers, optimum system efficiency will be obtained if multiplication is made at as low a power level as possible - that is, directly after the oscillator, or after a buffer stage, if required. Power amplification is now quite straightforward with transistors at VHF and UHF. An added advantage is that any succeeding tuned stages will contribute to spurious rejection.

## TUNED FREQUENCY MULTIPLIERS

## General

Tuned transistor multipliers are sometimes considered as falling into two distinct types - parametric multipliers and class-C multipliers. Parametric transistor multipliers, which use the nonlinear collector-base capacity as a varactor, may be used to obtain outputs from a transistor at frequencies in excess of its $f_{\mathrm{T}}$. To make full use of this effect relatively complicated circuits are required.

Class-C multipliers operate theoretically by using the harmonic content of a pulse train. However, the parametric action of the collector to base capacity is still present, and all efficient multipliers depend to a certain extent on this property.

The order of multiplication is quite important. Most multipliers are either doublers or triplers. The second har-
monic is predominant in the output of a high-frequency power transistor; this contributes to making doublers much easier to design than triplers.

To obtain good efficiency it is essential that no power is taken from the collector at any unwanted harmonic. At all frequencies other than the required output the collector should see an open circuit. In theory a series tuned output circuit would be suitable, but in practice it is often not possible to obtain sufficient loaded $Q$. In this case, a parallel resonant 'stop' may be required.

When properly tuned under these conditions, the transistor is terminated in an open circuit at the input frequency. Very high r.f. voltages will be developed at the collector. High-frequency power transistors will withstand r.f. voltages considerably in excess of the d.c. ratings, due to the finite time interval before voltage breakdown occurs. This time interval reduces as the voltage peak is increased, and is inversely proportional to the ${ }^{5} \mathrm{~T}$ of the device. If a device is used with an input frequency substantially lower than that intended for it, the effect may cause voltage breakdown in some circuits. Either the supply rail must be reduced, or a transistor with higher breakdown voltages must be used.

The choice of circuit configuration should be carefully considered. Either common base or common emitter operation is possible. In theory common base.circuits will give the best gain and efficiency, particularly at low levels. However, problems with instability are so serious that it is advisable to use common emitter circuits in most cases.

The circuit techniques that may be used are best illustrated by examples. The circuits following are chosen to have a variety of tuning arrangements. Any of these may be used at other frequencies, using appropriate transistors.

## 43.5 to 174 MHz Quadrupler and Amplifier

A circuit which acts as both a quadrupler and amplifier is shown in Figure 1. Here transistors VT1 and VT2 act as doubler stages, and transistor VT3 is a 174 MHz amplifier. The circuit is intended for use immediately after a crystal oscillator, and requires an input level of 3 mW . Inductor L1 provides an approximate input impedance match to $50 \Omega$. Since the input level is too low to turn on transistor VT1 at any point in the r.f. cycle, slight forward bias is applied by resistors R1 and R2; operation is approximately class-B. The output capacity of transistor VT1 is resonated at 43.5 MHz by the combination of inductors L2 and L3. This ensures a high circulating current in the output capacity of transistor VT1; this is required for good efficiency. The base of transistor VT2 is connected through a series tuned circuit ( $\mathrm{L} 4, \mathrm{C} 4$ ) at 87 MHz to the junction of inductors L 2


| $\begin{aligned} & \text { C1, C2, C3, C5, c9 } \\ & \text { C4, C6, C8, c10 } \end{aligned}$ | 5nF CERAMIC STEATITE 2.5 to 6pF 7-S-TRIKO |
| :---: | :---: |
| C7, C11 | STEATITE 4 TO 20pF |
| R1 | $4.7 \mathrm{k} \Omega$ |
| R2 | $220 \Omega$ |
| R3 | $33 \Omega$ |
| R4 | $47 \Omega$ |
| L1, L4, L8, L11 | PAINTON CHOKE, TYPE-C10, $0-22 \mu \mathrm{H}$ |
| L2 | PAINTONCHOKE, TYPE-C10, $0.33 \mu \mathrm{H}$ |
| L3 | PAINTON CHOKE, TYPE-C10, 1.0 $\mu \mathrm{H}$ |

$L 5$
L6, L9

L7
L10

VT1
VT2
VT3

10 TURNS, 26 SWG WIRE $1 / 4$ in DIA.
TAPPED AT 5 TURNS
RFC 6 TURNS WOUND
ON SIEMENS HALSKE
4mm TORROID, N22
MATERIAL.
5 TURNS, 26 SWG WIRE,
$1 / 4 \mathrm{in}$. DIA.
5 TURNS, 26 SWG WIRE,
$1 / 4 \mathrm{in}$. DIA. TAPPED AT
$2 \cdot 5$ TURNS.
TIS49
2N3866
BLY61

FIGURE 1. 43.5 to 174MHz Quadrupler and Amplifier Circuit
and L3 providing impedance transformation. Operation of transistor VT2 is similar in principle to that of transistor VT1. No forward bias is necessary; in fact, the stage works well in Class-C; a small reverse bias is provided by resistor R4. The output capacity is tuned at 87 MHz by inductor L5, and once again, impedance transformation is made by tapping into this coil. To reduce spurious levels, a more complicated network is used to transfer power to the base of transistor VT3. This final stage operates as an orthodox tuned amplifier.

Transistor VT1 has extremely low dissipation and may be a silect device. This is chosen to have a high output capacity and cut-off frequency. Although the TIS49 is characterised as a switching device, it performs very well as a frequency doubler. Transistor VT2 has rather higher dissipation, and requires a TO39 device. A BLY61 gives very good gain, but the high r.f. voltages developed at the collector may cause voltage break-down. For this reason a 2N3866 was selected. The increase in maximum voltage rating more than compensates for the fact that the transistor is used at a much lower frequency than that intended for it. The choice of transistor VT3 is quite straightforward. The BLY61 is designed specifically as a 175 MHz amplifier, with a 13 V supply and an output power of about 1 W .

The circuit was built on a normal printed circuit board, using a good quality dielectric. Layout is not critical providing the following points are noted:
(i) The earth path should be as broad and direct as possible and earth loops avoided.
(ii) The capacitors decoupling the collector coils should be earthed as near to the respective emitters as possible.
(iii) All connections should be reasonably short.

The overall performance of the circuit is summarized by the following figures:-

| Input | 3 mW at 43.5 MHz |
| :--- | :--- |
| Output | 0.9 W at 174 MHz |
| Overall Efficiency | $45 \%$ |
| Spurious Rejection | Better than -50 dB for all spurious not |
|  | harmonically related to 174 MHz. |

## 235 to $\mathbf{4 7 0 M H z}$ Doubler

This example shows how a simple circuit can operate very effectively. The circuit diagram may be seen in Figure 2. Components $\mathrm{C} 1, \mathrm{C} 2$ and L 2 match the base of transistor VT1 to $50 \Omega$, at 235 MHz . The $Q$ of this circuit is about 6 . The output capacity of transistor VT1 is resonated at

235 MHz by inductor L3, and impedance transformation to the output made by tapping into this coil. The circuit relies on the fact that the second harmonic predominates in the output from a VHF power transistor. Because of this, it is necessary only to prevent the fundamental from reaching the output. Components L3 and C3 provide a very high impedance at 235 MHz .


FIGURE 2. 235 to 470 MHz Doubler Circuit

Layout is quite important, and a sketch of the suggested layout is shown in Figure 3. A piece of printed-circuit board is used, copper side up. This is mounted on a piece of brass, which is used only as a heat sink.


FIGURE 3. Suggested Layout of 235 to 470MHz Doubler Circuit

The overall performance of this circuit is summarized by the following figures.

| Input | 50 mW at 235 MHz |
| :--- | :--- |
| Output | 250 mW at 470 MHz |
| Efficiency | $50 \%$ |
| Spurious levels | $235 \mathrm{MHz}-45 \mathrm{~dB}$ |
|  | $705 \mathrm{MHz}-20 \mathrm{~dB}$ |
|  | $940 \mathrm{MHz}-30 \mathrm{~dB}$ |

Output
fficiency
Spurious levels

50 mW at 235 MHz
250 mW at 470 MHz
$235 \mathrm{MHz}-45 \mathrm{~dB}$
$940 \mathrm{MHz}-30 \mathrm{~dB}$

The circuit will function satisfactorily over a range of input levels from $20-80 \mathrm{~mW}$, but for optimum efficiency at any level, the tap position in inductor L3 should be adjusted.

## 156.7 to 470 MHz Tripler

This is much more complicated than the previous circuits, as may be seen in Figure 4.


FIGURE 4. 156.7 to 470 MHz Tripler Circuit

The base input impedance of transistor VT1 is matched to $50 \Omega$ by components $\mathrm{C} 1, \mathrm{C} 2, \mathrm{~L} 1$ at $156 \cdot 7 \mathrm{MHz}$. Components L3 and C3 form a series-tuned circuit at the output frequency, and provide a low impedance return for the collector-base capacity. These two components may be omitted with a loss in gain of 1 dB and a similar loss of efficiency. Inductor L4 resonates the output capacity (in fact collector to base capacity) at 156.7 MHz , ensuring high circulating current at the fundamental frequency. Inductors L5, L6 provide a low-impedance path for $313 \cdot 4 \mathrm{MHz}$. This recirculates the second harmonic component through the collector-base capacity improving the efficiency. Components C7, L7 prevent any output at $156 \cdot 7 \mathrm{MHz}$, and L7, C8 form a series tuned circuit at 470 MHz , to reduce the level of all unwanted harmonics.

Although layout is not critical, care should be taken, particularly with earth connections. In the prototype, all r.f. earths were made to a $1 / 32$ in brass earth-plane, and components mounted on printed-circuit board, copper side up. A sketch is shown in Figure 5 of a suggested layout for the tripler.


FIGURE 5. Suggested Layout of Tripler Circuit

The performance of the circuit is shown in the graphs in Figure 6.


FIGURE 6. Performance Graphs of
Tripler Circuit

At the optimum level:-

| $\mathrm{P}_{\text {in }}=$ | 100 mW |  |
| :--- | :--- | :--- |
| $\mathrm{P}_{\text {out }}=$ |  |  |
| Efficiency | $=280 \mathrm{~mW}$ |  |
| Spurious | Fundamental | -50 dB |
|  | 2nd Harmonic | -42 dB |
|  | 4th Harmonic | -28 dB |
|  | 5th Harmonic | -60 dB |

The gain and efficiency may be seen to be much lower than that for the doubler even though a much more complicated circuit is used.

## 500 MHz to $\mathbf{1 G H z}$ Doubler

At 1 GHz , the wavelength is comparable with the size of components used, and distributed techniques must be used. Even using Rexolite, which has a relatively low dielectric constant, a quarter-wavelength is only about 2 in ; so even a very short connection may have significant effects on the circuit. The circuit diagram is shown in Figure 7. Operation is similar in principle to previous doublers. Components C1, C2 and L1 provide an impedance match at

500 MHz . Components L3 and C4 provide a low impedance path for 1 GHz , which is developed in the collector to base capacity. The collector to base capacity is resonated at 500 MHz by line 1 and capacitor G3. Line 2 tunes with capacitor C 5 at 1 GHz , rejecting unwanted harmonics.

Layout, particularly in the collector circuit, is critical. Construction is in stripline form, using $1 / 16^{\prime \prime}$ double sided copper clad rexolite. A sketch is shown in Figure 8.


| C1, $\mathrm{C}^{2}$ | 3 TO 14pF WINGROVE AND ROGERS MINITRIMMER |
| :---: | :---: |
| C3 | 1000pF CERAMIC DISC |
| C4 | 30pF AIRTRONIC |
| C5 | 10pF AIRTRONIC |
| C6 | 1000pF CERAMIC |
| C7 | $0.01 \mu \mathrm{~F}$ CERAMIC |
| L1 | $1^{\circ}$ TURN 1 mm SILVER WIRE, $1 / 4 \mathrm{in}$. DIA. |
| L2 | 3 TURN, 24 SWG, $1 / 8$ in. DIAMETER |
| L3 | SELF-INDUCTANCE OF C4 |
| L4 | 3 TURNS, 24 SWG, $/ 8 \mathrm{in}$. DIAMETER |
| VT1 | 2N4429 |

FIGURE 7. 500MHz to 1 GHz Doubler Circuit


FIGURE 8. Suggested Layout of 500 MHz to
1GHz Doubler Circuit

The overall performance of this circuit is summarized by the following figures:-

| Input | 100 mW at 500 MHz |
| :--- | :--- |
| Output | 300 mW at 1 GHz |
| Efficiency | $25 \%$ |
| Harmonic | Fundamental -30 dB |
| Rejection | 3rd Harmonic -20 dB |

## PUSH-PUSH FREQUENCY DOUBLERS

## General

The balanced doubler, or push-push doubler, is an extremely versatile circuit with many possible transmitter applications, at frequencies up to about 200 MHz .

The principle of operation is similar to a full wave rectifier. The base-emitter junctions of two transistors are used as diodes, and the two half-wave signals combined at the collectors, after amplification. In a full wave rectifier the output ripple is at twice the input frequency. Instead of rejecting the fundamental with tuned circuits, theoretically there is no fundamental component in the output. In fact, any unbalance between the two halves of the circuit, and internal transistor capacities will give some fundamental output, but the level will be considerably lower than the second harmonic even without any tuned circuits.

One advantage of the circuit is that satisfactory operation is possible over a significant bandwidth, without any retuning. As the frequency of operation is increased, the output capacity of the transistors has more effect, and must be resonated for optimum performance. If no additional capacity is used, the $Q$ of the output circuit will increase with frequency, but the absolute bandwidth will remain approximately constant.

Output circuit $Q=\frac{R_{\mathrm{L}}}{\overline{X_{\mathrm{C}}}}=R_{\mathrm{L}} \omega C$
where $R_{\mathrm{L}}=$ collector load
$\omega=$ output frequency (angular)
$C=$ transistor output capacitance (sum of two devices)

Also $Q=\frac{\omega}{\Delta \omega}$
where $\Delta \omega=3 \mathrm{~dB}$ bandwidth
Therefore $\frac{\omega}{\Delta \omega}=\mathrm{R}_{\mathrm{L}} \omega C$
Thus $\Delta \omega=\frac{1}{R C}$ or $\Delta f=\frac{1}{2 \pi R C}$

So $\Delta \omega$ is constant.
For example, using TIS18 transistors, $C=2 \mathrm{x} 1 \cdot 7 \mathrm{pF}=3 \cdot 4 \mathrm{pF}$. If $\mathrm{R}_{\mathrm{L}}=400 \Omega$, then $\Delta f=37 \cdot 5 \mathrm{MHz}$.

It may be necessary to compromise between gain and bandwidth. If a larger bandwidth is required, resistor $R_{\mathrm{L}}$ must be reduced, but loss in gain and efficiency may result.

The following examples show some of the possibilities of this type of circuit.

## 88.5 to 175 MHz Doubler

As shown in Figure 9, the transistors used in this 88.5 to 175 MHz doubler are the Silect TIS18 type, which have low $C_{\mathrm{OBO}}$ and good high-frequency gain. The input signal feeds the primary of a wideband transformer. The two secondary windings are connected to give outputs in
opposite phases; these are used to drive the transistor bases. The collector circuit is designed to resonate the output


FIGURE 9. 88.5 to 175 MHz Push-Pull Doubler Circuit
capacity at 175 MHz , and also match the $50 \Omega$ load to a suitable value at the collector. Inductor L2 is merely an r.f. choke. The remainder of the collector circuit may be simply redrawn as in Figure 10.


## FIGURE 10. Colllector Circuit and Its Equivalent Circuit

Matching is achieved in the normal manner by series-to-parallel conversion. The predicted 3 dB bandwidth is given by

$$
\frac{2 \times 1 \cdot 75 \times 10^{8} \times 0 \cdot 12 \times 10^{-6}}{50}=\frac{f}{\Delta f}
$$

$$
\Delta f=\frac{50}{2 \times 0 \cdot 12}=67 \mathrm{MHz}
$$

The performance of the circuit may be seen in Figure 11. The 3 dB bandwidth is about 75 MHz ; very close to that predicted. Efficiency varies from $34 \%$ at the centre frequency to $20 \%$ at the 3 dB points.

## $47 \cdot 5$ to 95 MHz Doubler

The circuit diagram of a 47.5 to 95 MHz push-pull doubler is shown in Figure 12.


FIGURE 11. Performance Graphs of 88.5 to 175 MHz Doubler Circuit


FIGURE 12. 47.5 to 95 MHz Push-Pull Doubler Circuit

Operation of this circuit is similar to the 175 MHz example. The main difference is that the input level is much lower and it is necessary to forward bias the transistors. Operation in this case is very roughly Class B. The emitters in this example have separate bias resistors. One of these is variable, making it possible to optimise the fundamental rejection.

The performance of the circuit is shown in Figure 13.

## Wideband Doubler

By using a wideband transformer to couple the output, satisfactory operation is achieved in this circuit over an output frequency range from 15 to 90 MHz . The low-frequency response is limited only by the transformer inductance, and could easily be extended. The circuit may be seen in Figure 14. The base circuit is identical to the last example. The collector circuit consists of a broadband $4: 1$ impedance transformer. (As described in reference 1 of the preceding chapter).


FIGURE 13. Performance Graphs of 47.5 to 95 MHz Doubler Circuit


FIGURE 14. Wideband Doubler Circuit

The performance of the wideband circuit is shown in Figure 15.


FIGURE 15. Performance Graphs of Wideband Doubler Circuit.

## Index

A.c. sensor amplifier, 123

Adders, Wallace tree, 100-101
Address:
drivers, 70-71
RAMs, 36
and select inputs, ROM, 21
Amplifier:
a.c. sensor, 123
audio power, 127-132
balanced (differential), 127, 145, 163, 167-168
'bootstrapped', high input impedance, 169
broadband, 195-196
'chopper', 120-121
class, A, B, C, 193
integrated circuit, operational, 123, 168, 170, 187
low noise current, 169
low noise voltage, 170
push-push, 221-222
RF, tuner, 161-162
SSB, low voltage, $20 \mathrm{~W}, 1 \cdot 6-30 \mathrm{MHz}, 213-216$
tuned, design of, 201-212
UHF, 7W, 470MHz, 217-220
variable gain, 119-120
VHF, 15W, 66-88MHz, 211
VHF, $15 \mathrm{~W}, 146-175 \mathrm{MHz}, 205$
Amplitude modulator, 120
Analog(ue):
multiplier, 118-119
to digital converter (ADC), use of, 102
transfer function generator, 101-102
Arithmetic:
logic unit (ALU), 49, 100
operations, 99-101
processor, 49-60, 95-97
processor subsystem, 54-55
(US) ASCII code, 12-13, 97
Audio power amplifier:
applications, 129-131
characterisation, 131-132
circuit description, 127
dissipation, 128-129
fabrication, 128
mounting, 128-129
Automatic bias, circuits with, 159-160
Balanced:
amplifier, 127, 145, 163, 167-168
modulator, 121
transmission, 75-76, 83-91
Baudot code, 12, 15

Biasing the FET:
automatic, mixer, 159-160
combined, 143-145
fixed, 143
self, 143-144
temperature stability, for, 144-146
voltage gain, for, 144-145
'Billboard' display, 18-23
Binary coded decimal (BCD):
division, 100-101
multiplication, 99-100
to BCD conversion, 97-98
Bootstrapped high impedance amplifier, simple, 169
Broadband:
amplifier techniques, 195-196
matching networks (circuits), 196
Burst firing, 107-112

Calculator, programmable BCD, 54-60
Cathode ray oscilloscope (CRT), 17-19, 23-27
Cascading, DSBs, 16-17
Cell, memory, 32-33
Channel:
multiplier preamplifier, 170-171
n and p in FETs, 1, 31, 135-142
Character:
font, 19
generators, 17-27
Characteristics:
audio power amplifier, 131-132
double balanced mixer, 113-114, 122
drain, 141-142
relevant to FET choppers, 175-177
relevant to line drivers/receivers, 78-79
static FET, 141-143
Chart, impedance-admittance (z-y), 201-205
Chopper:
series, 177-182, 189
series-shunt, 185-189
shunt, 182-185, 189
techniques, 163, 175-189
using double balanced mixer, 120-121
Circuits, equivalent:
FET, 177
filter, 206-207
Class of operation, A, B, C, 193
Clock drivers:
discrete, 62-63, 69
integrated circuit, 63-65

Code:
comparators, 100-101
converters, 12-15, 97-98
Codes:
Baudot, 12, 15
BCD, 12
EBCDIC, 12, 14
Hollerith, 12-13
Morse, 97
Selectric line, 12, 15
(US) ASCII, 12-13, 97
Collector load impedances, 196-197
Combined data and clock transmission, 87-89
Common-mode voltage range (CMVR), 78-79
Common-mode voltage spike reduction, 89-90
Complementary:
MOS, 5
series-shunt chopper circuit, 187-189
Computational products, 49-60
Control:
circuits for RAM, 41-48
functions for arithmetic processor, 49-53
Converter:
code, 12-15, 97-98
frequency, 114-116
Conversion gain, 149, 154-162
Cross-modulation and intermodulation distortion, 149-153, 156-162

Data:
input/output of arithmetic processor, 49-51
transmission, 9, 75-90
Decimal point format, arithmetic processor, 51-52
Degradation, signal in transmission lines, 77-78
Design:
filter graphically, 201-205
filter mathematically, 206-211
heatsink, 200
Detector:
phase, 121-122
product, 124
synchronous, 124
zero crossing, 124
zero crossing and pulse generator, 107-112
Differential (balanced) amplifier, 127, 145, 163, 167168
Differential gain, 173
Diode-transistor-logic (DTL), 31, 75
Digital to analogue converter (DAC), use of, 24, 102104
Digital storage buffers (DSBs), 15-17
Discriminators, frequency modulation, 123
Display:
'billboard', 18-23
CRT screen, 23-25
CRT stroked, 26-27
matrix, 22
TV raster scan, 25-26
systems, 17-27
Distortion:
audio power amplifier, 132
cross and intermodulation, 149-153, 156-162
Division, binary, 100-101

Double balanced mixer, 113-125
Doubler circuits:
frequency, 117-118
wideband, 222
$47 \cdot 5$ to $95 \mathrm{MHz}, 221-222$
$88 \cdot 5$ to $175 \mathrm{MHz}, 221$
235 to $470 \mathrm{MHz}, 218-219$
500 to $1000 \mathrm{MHz}, 220$
Drain characteristics, 141-142
Drain current variation, 163-167
Drift of FETs, 163-168
Driver:
clock, 61-65
line, 75-90
peripheral, 64
stage for SSB amplifier, 216
Dual gate MOSFET, 141, 149, 160-162
Encoder, keyboard, 27-29
Enhancement mode, 11
Equivalent circuits:
FET, 177
filter, 206-207
Expansion, memory, 38-41, 92-95
Extended BCD interchange code (EBCDIC), 12, 14
Fabrication of audio power amplifier, 128
Feedthrough spikes, 177-189
Field effect transistors (FETs):
biasing, 143-146
construction, 1, 139-141
dual gate MOS, 141, 149, 160-162
junction (JFET), 135-189
low noise, 138-140, 163, 169-170
MOS, 1-71, 135, 140-141, 149, 160-162
theory, 135-139
Filter:
design, graphical approach, 201-205
design, simple mathematical approach, 206-211
high pass, rumble, 130-132
low pass, scratch, 130-132
Firing, burst, 107-112
Frequency:
converter, 114-116
discriminator, 123
doublers, 117-118, 218-222
modulation, 194
multipliers, 217-222
quadrupler, 217-218
tripler, 219-220
Function generators:
analogue transfer, 101-102
random logic, 95-96
trigonometrical, 102-105
Gain:
conversion, 149, 154-162
differential, 173
drift, 163-168
single ended, 172
single ended common mode, 173
Gartner, 164, 171
Gate cutoff current, 137-138, 141, 165

## Generator:

analogue transfer function, 101-102
character, 17-27
pulse and zero crossing detector, 107-112
random logic function, 95-96
sequence, 98-99
trigonometric function, 102-105
Half waving, of triac, 108
Harmonic:
content, mixing, etc., 150-153
distortion, total (THD), 132
Heating system-proportional control for, 108-109
Heatsink:
audio power amplifier, 128
design, 200
High input impedance circuits, 163-173
Hollerith code, 12-13
Huffman method, 99, 106
Impedance:
-admittance (z-y) chart, 201-205, 212
collector load, 196-197
input, 197
measuring techniques, 197-200
Increasing memory capacity, 38-41, 92-95
Inductive and transformer loads, 107-111
Input:
impedance, 197
interfacing, 22, 53-54, 65-71
matching network (circuit), 204, 209
Integrated circuit, operational amplifier, 123, 168, 170, 187
Interfacing, 22, 53-54, 61-71
Intermodulation distortion, 149-153, 156-162
Interstage matching network (circuit), 203-204, 207208
Ion implant, 3
JFETs, 135-189
Junction, pn, 135-139
Keyboard encoders, 27-29
Keybounce, 27
Line drivers and receivers, 75-90
Logic unit, arithmetic, 49, 100
Low noise FETs and circuits, 138-140, 163, 169-170
Low voltage SSB amplifiers, 213-216
Matrix, display, 22
Mathematical approach to filter design, 206-211
Matching networks (circuits):
broadband, 196
input, 204, 209
interstage, 203-204, 207-208
output, 201-202, 207
Memories:
cell, 32-33
expansion of, 38-41, 92-95
random-access (RAM), 15, 31-49, 59-60, 67
read-only (ROM), 12, 15, 17-28, 49, 56-57, 65, 91106

Microprogram store, 49, 95-97
Mixer:
FET, 149-162
double balanced, 113-125
tuner, 161-162
Modulation:
AM, 194-195
cross-, 149-153, 156-162
FM, 194
Modulator:
amplitude, 120
balanced, 121
pulse width, 124-125
Monoscope, 17
Morse to ASCII code converter, 97
MOSFETs, 1-71, 135, 140-141, 149, 160-162
Multiplication, binary, 99-100
Multiplier:
analogue, 118-119
frequency, 217-222
Mutual conductance variation, 165
NAND circuit, 64
Noise:
audio power amplifier, 132
FET, 138-140, 163
low noise circuits, 169-170
Nitride process, 2-3
N-Key lockout, 27
N-Key rollover, 27-28
Non-linear devices, 149
One-channel balanced transmission, 75-76, 83-84, 95
Operations, arithmetic, 99-101
Organisation:
arithmetic processor, 49
RAMs, 31-35
ROMs, 92-95
Oscillator, tuner, 161-162
Output:
characteristics, ROM, 21
interfacing, 22, 54, 65-71
matching network (circuit), 201-202, 207
power of audio amplifier, 131-132
Party line systems, 75-76, 82, 98
Peripheral drivers, 64
Phase detectors, 121-122
Pinch-off, 136-138, 142-143, 164-167, 172-173, 176
Power dissipation of audio amplifier, 128-129
Preamplifier, channel multiplier, 170-171
Processes:
complementary, 5
ion implant, 3
MOS, 1-8
nitride, 2-3
silicon gate, 3-4
standard thick oxide, 2-3
Processor, arithmetic, 49-60, 95-97
Product detectors, 124
Programmable:
BCD calculator, 54-60
logic array (PLA), 49
ROMs, 91-106

Pulse:
generator and zero crossing detector, 107-112
width modulator, 124-125
Push-push frequency doublers, 221-222
Quadrupler, $43 \cdot 5$ to 174 MHz , and amplifier, $217-218$
Radio frequency (RF):
amplifier, tuner, 161-162
applications, 149-162
interference (RFI), 107
power applications, 193-222
power transistors, 193-200
Random-access memory (RAM):
arithmetic processor, 49
applications, 48
cell, 32-33
control circuits, 41-48
description, 31-35
DSB, 15
expanding, 38-41
interfacing, 67
operation, 36-38
used in programmable BCD calculator, 59-60
Read-only memory (ROM):
arithmetic processor, 49
applications, 95-106
character generator, 17-28
code converter, 12, 15
description, 91-92
interfacing, 65
organisation, 92-95
used in programmable BCD calculator, 56-57
Read/write circuits, 67
Receivers:
line, 75-90
section of UART, 9-11
Reduction of common-mode voltage spike, 89-90
Saturation drain current, 137-138, 142-143
Selectric line code, 12, 15
Sequence generators, 98-99
'Shift and add technique' code convertion, 97, 106
Shockley, 135-137, 147
Signal degradation in transmission line, 77-78
Single ended:
common mode gain, 173
gain, 172
line systems, 75, 82-83, 113
Smith chart, 201-205, 212
Single sideband (SSB):
amplifiers, low voltage, 213-216
systems, 113, 121, 193, 195
Space charge, 136-137
Spikes, feedthrough of, 177-189
Square rooting, 100-101
Static characteristics of FET, 141-143
Storage cell, 32-33
Store, microprogram, 95-97
Switching:
or 'chopping' circuits, 175-189
zero voltage, 107-112, 124

Synchronous detector, 124
Taylor's series, 150-151
Temperature:
considerations FETs, 163-166
controller, 107-111
stability, biasing for, 144-146
Terminals, MOS in, 9-30
Test circuit:
conversion gain, 157-158
cross modulation, 156
drain current, 166
gain drift, 166
gate cutoff current, 141
RF amplifier, 199-200
Threshold voltage, 2, 26
Timing and operating sequence of arithmetic processor, 52-53
Total harmonic distortion (THD), 132
Transfer curve FET, 137-138, 142
Transformer:
broadband, 195-196
design, 213-214
distributed, 196
and inductive loads, 107-111
Transmission:
combined data and clock, 87-89
data, 9, 75-90
lines, 75-78
Transmitter:
section of UART, 9-12
VHF/UHF, 201-212
Triac, 105-109
Trigonometric function generation, 102-105
Tripler circuit, $156 \cdot 7$ to $470 \mathrm{MHz}, 219-220$
Transistor-transistor-logic (TTL), 2, 10, 31, 35, 54-56, 66, 75-106
Tuned amplifier design, 201-212
Tuner, 160-162

UHF amplifier, $7 \mathrm{~W}, 470 \mathrm{MHz}, 209-210$
Unbalanced or single ended (line) systems, 75, 82-83, 113
Universal asynchronous receiver/transmitter (UART), 9-12
USA standard code for information interchange (ASCII), 12-13, 97

Variable gain amplifier, 119-120
Variation:
drain current, 163-165
mutual conductance, 165
VHF amplifier:
15W, 66-88MHz, 211
$15 \mathrm{~W}, 146-175 \mathrm{MHz}, 205$
Voltage standing wave ration (VSWR), 197-200
Wallace tree adders, 100-101
Zero crossing detector and pulse generator, 107-112
Z-y chart, 201-205, 212

# Selected Titles in McGraw-Hill's TEXAS INSTRUMENTS ELECTRONICS SERIES 

## DIGITAL-INTEGRATED-CIRCUIT, OPERATIONAL-AMPLIFIER, AND OPTOELECTRONIC CIRCUIT DESIGNS

## Prepared by TEXAS INSTRUMENTS INCORPORATED

Aimed at the circuit designer, this book covers a wide range of important topics in the digital, operational-amplifier, and optoelectronic areas. The emphasis throughout is on practical applications to help working designers save time and trouble when creating circuit designs from a wide array of semiconductor devices. The first section describes Schottky transistortransistor logic and related subjects. The second section deals with applications and ends with a concentrated chapter on stereo amplifiers. The final section illuminates the theory and applications of optoelectronics with practical considerations of these new semiconductor devices.

## ELECTRONIC POWER CONTROL AND DIGITAL TECHNIQUES Prepared by TEXAS INSTRUMENTS INCORPORATED

Unlike other available works, this volume is not arranged by device types. Rather, it is divided into two broad application areas: power control and digital processing techniques. In the first section, rectifiers, high-voltage power transistors, programmable unijunction transistors, touch control, and the control of light through sound are examined. Section Two defines and groups microprocessors and microcomputers, as well as peripheral devices and circuits. A wealth of circuit designs that can be used as they stand or adapted for specific purposes are included.

## TRANSISTOR CIRCUIT DESIGN

Prepared By THE ENGINEERING STAFF OF TEXAS INSTRUMENTS INCORPORATED
523 pages, $71 / 8 \times 97 / 8,526$ illustrations
You can solve your circuit design problems quickly and accurately with the help of this authoritative guide which translates the most frequently used elements of transistor theory into practical solutions and gives you a large number of circuit examples with clear, easy-to-follow design procedures. It classifies all commercially available transistors, showing their relationship to each other and to the five basic fabricating techniques. It shows how to interpret data sheets and device numbers, illustrates equivalent circuits, details techniques for measuring transistor characteristics, and demonstrates the application of transistorized circuitry to air navigation, radar, remote control, and other areas.

## FIELD-EFFECT TRANSISTORS

## By LEONCE J. SEVIN

## 130 pages, $71 / 8 \times 97 / 8,137$ illustrations

In this concise volume you can get all the practical data you need on the theory, characterization, and application of field-effect transistors. Its presentation of physical theory is based on Maxwell's equations applied to the motion of charged particles in a semiconductor. From this theory the book develops and uses a lumped linear model or equivalent circuit to describe the interaction of the device and its electrical environment. The book examines the physical behavior of the field-effect transistor, and then explains in detail the electrical characteristics of field effects in circuit applications. It also covers the development of the FET as a circuit element in low-level It also covers the development of the
linear, non-linear. and power circuits.

## SILICON SEMICONDUCTOR TECHNOLOGY

By W. R. RUNYAN, (Semiconductor Research and Development Laboratory, Texas Instruments Incorporated) 288 pages, $71 / 8 \times 97 / 8$, 278 illustrations
Presenting the first extensive coverage of silicon from the semiconductor standpoint, this comprehensive volume fully explains the use of silicon in transistors and integrated circuits. It brings together information on silicon manufacturing, casting processes, crystal growth and orientation, doping procedures, diffusion. electrical and optical properties, and metallurgy. Hundreds of illustrations, diagrams, and tabular data help clarify such essential information as measuring diffusion coefficients, silicon breaking strengths, melting silicon in molds, distribution of impurities during zone melting, silicon tetrachloride and trichlorosilane processes, and shape and position of melted-solid interface.

designing with til integrated circuits<br>Prepared By the IC APPLICATIONS STAFF OF TEXAS INSTRUMENTS INCORPORATED<br>Edited By ROBERT L. MORRIS and JOHN R. MILLER<br>322 pages, $71 / 8 \times 97 / 8,380$ illustrations

Designed as a ready reference for all electronics engineers, computer designers, systems analysts, and professionals involved in logic planning and design, this is the first book devoted exclusively to the transistor-transistor logic family of integrated circuits. It familiarizes the reader with the entire TTL family, covering not only design philosophy, economics, basic descriptions, and electrical performance of the devices, but many practical applications of the circuits in digital systems. It will give even the uninitiate a clear picture of how virtually any logical function may be implemented using TTL integrated circuits.

## SEMICONDUCTOR MEASUREMENTS AND INSTRUMENTATION

By W. R. RUNYAN, Manager of Materials Processing, Special Products Department, Texas Instruments Incorporated

As anyone involved with semiconductor measurement, analysis or defect detection knows, keeping pace with the latest advances in the field is a formidable task. With the aid of this unique guide, however, you can be brought up to date immediately. The only reference volume devoted solely to semiconductor measurements, it covers the latest information available on the subject, including techniques never published before. Because of the wide variety of techniques listed, the advantages and disadvantages of each measurement can be quickly assessed, and the reader may be stimulated to experiment with new aproaches.

## SOLID-STATE ELECTRONICS

A Basic Course for Engineers and Technicians<br>By ROBERT G. HIBBERD, Semiconductor-Components Division, Texas Instruments Incorporated<br>164 pages, $7 \times 10,90$ illustrations

This unique work presents the principles of semiconductors in an unusual way. It starts with a description of semiconductors and their properties, the p-n junction and the junction transistors, and the characteristics of transistors and basic transistor amplifier circuits. It then describes the manufacture of transistors and other semiconductor materials and devices. The book also discusses the whole family of semiconductor devices and examines the applications of integrated circuits. Down to earth in presentation, it can be used by non-technical readers to obtain a working familiarity with the subject.

## CIRCUIT DESIGN FOR AUDIO, AM/FM, AND TV Prepared By THE ENGINEERING STAFF OF TEXAS INSTRUMENTS INCORPORATED 352 pages, $71 / 8 \times 97 / 8$, 145 illustrations

Stressing time- and cost-cutting approaches, this practical volume is packed with proven new procedures for solving typical problems in audio, AM/FM, and TV circuit design. With examples and procedures illustrating the latest available transistor devices, it covers such important topics as design of IF strips, neutralized and unneutralized amplifiers, IF amplifier designs for AM/FM and FM IF amplifier circuit applications, specific design examples for each major TV receiver system, UHF and VHF tuners, sync separators, vertical oscillators, video amplifier systems, TV automatic gain control, and more.

At your bookstore, or write to Suite 26-1, McGraw-Hill.


[^0]:    FIGURE 30. Separate Positive Current Source that May Be Used to Ensure that the Total Current From a Driver is Constant Even When the Data Section is Inhibited

[^1]:    * The SN7488 is now designated SN7488A

